IB/mad: Ensure fairness in ib_mad_completion_handler
[linux-2.6-block.git] / drivers / infiniband / hw / cxgb4 / device.c
CommitLineData
cfdda9d7
SW
1/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/debugfs.h>
e572568f 35#include <linux/vmalloc.h>
da388973 36#include <linux/math64.h>
cfdda9d7
SW
37
38#include <rdma/ib_verbs.h>
39
40#include "iw_cxgb4.h"
41
42#define DRV_VERSION "0.1"
43
44MODULE_AUTHOR("Steve Wise");
f079af7a 45MODULE_DESCRIPTION("Chelsio T4/T5 RDMA Driver");
cfdda9d7
SW
46MODULE_LICENSE("Dual BSD/GPL");
47MODULE_VERSION(DRV_VERSION);
48
80ccdd60
VP
49static int allow_db_fc_on_t5;
50module_param(allow_db_fc_on_t5, int, 0644);
51MODULE_PARM_DESC(allow_db_fc_on_t5,
52 "Allow DB Flow Control on T5 (default = 0)");
53
54static int allow_db_coalescing_on_t5;
55module_param(allow_db_coalescing_on_t5, int, 0644);
56MODULE_PARM_DESC(allow_db_coalescing_on_t5,
57 "Allow DB Coalescing on T5 (default = 0)");
58
7730b4c7
HS
59int c4iw_wr_log = 0;
60module_param(c4iw_wr_log, int, 0444);
61MODULE_PARM_DESC(c4iw_wr_log, "Enables logging of work request timing data.");
62
65d4c01a 63static int c4iw_wr_log_size_order = 12;
7730b4c7
HS
64module_param(c4iw_wr_log_size_order, int, 0444);
65MODULE_PARM_DESC(c4iw_wr_log_size_order,
66 "Number of entries (log2) in the work request timing log.");
67
2c974781
VP
68struct uld_ctx {
69 struct list_head entry;
70 struct cxgb4_lld_info lldi;
71 struct c4iw_dev *dev;
72};
73
2f25e9a5 74static LIST_HEAD(uld_ctx_list);
cfdda9d7
SW
75static DEFINE_MUTEX(dev_mutex);
76
05eb2389
SW
77#define DB_FC_RESUME_SIZE 64
78#define DB_FC_RESUME_DELAY 1
79#define DB_FC_DRAIN_THRESH 0
80
cfdda9d7
SW
81static struct dentry *c4iw_debugfs_root;
82
9e8d1fa3 83struct c4iw_debugfs_data {
cfdda9d7
SW
84 struct c4iw_dev *devp;
85 char *buf;
86 int bufsize;
87 int pos;
88};
89
9eccfe10
SW
90/* registered cxgb4 netlink callbacks */
91static struct ibnl_client_cbs c4iw_nl_cb_table[] = {
92 [RDMA_NL_IWPM_REG_PID] = {.dump = iwpm_register_pid_cb},
93 [RDMA_NL_IWPM_ADD_MAPPING] = {.dump = iwpm_add_mapping_cb},
94 [RDMA_NL_IWPM_QUERY_MAPPING] = {.dump = iwpm_add_and_query_mapping_cb},
95 [RDMA_NL_IWPM_HANDLE_ERR] = {.dump = iwpm_mapping_error_cb},
5b6b8fe6 96 [RDMA_NL_IWPM_REMOTE_INFO] = {.dump = iwpm_remote_info_cb},
9eccfe10
SW
97 [RDMA_NL_IWPM_MAPINFO] = {.dump = iwpm_mapping_info_cb},
98 [RDMA_NL_IWPM_MAPINFO_NUM] = {.dump = iwpm_ack_mapping_info_cb}
99};
100
9e8d1fa3 101static int count_idrs(int id, void *p, void *data)
cfdda9d7 102{
cfdda9d7
SW
103 int *countp = data;
104
cfdda9d7
SW
105 *countp = *countp + 1;
106 return 0;
107}
108
9e8d1fa3
SW
109static ssize_t debugfs_read(struct file *file, char __user *buf, size_t count,
110 loff_t *ppos)
111{
112 struct c4iw_debugfs_data *d = file->private_data;
9e8d1fa3 113
3160977a 114 return simple_read_from_buffer(buf, count, ppos, d->buf, d->pos);
9e8d1fa3
SW
115}
116
7730b4c7
HS
117void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe)
118{
119 struct wr_log_entry le;
120 int idx;
121
122 if (!wq->rdev->wr_log)
123 return;
124
125 idx = (atomic_inc_return(&wq->rdev->wr_log_idx) - 1) &
126 (wq->rdev->wr_log_size - 1);
127 le.poll_sge_ts = cxgb4_read_sge_timestamp(wq->rdev->lldi.ports[0]);
128 getnstimeofday(&le.poll_host_ts);
129 le.valid = 1;
130 le.cqe_sge_ts = CQE_TS(cqe);
131 if (SQ_TYPE(cqe)) {
132 le.qid = wq->sq.qid;
133 le.opcode = CQE_OPCODE(cqe);
134 le.post_host_ts = wq->sq.sw_sq[wq->sq.cidx].host_ts;
135 le.post_sge_ts = wq->sq.sw_sq[wq->sq.cidx].sge_ts;
136 le.wr_id = CQE_WRID_SQ_IDX(cqe);
137 } else {
138 le.qid = wq->rq.qid;
139 le.opcode = FW_RI_RECEIVE;
140 le.post_host_ts = wq->rq.sw_rq[wq->rq.cidx].host_ts;
141 le.post_sge_ts = wq->rq.sw_rq[wq->rq.cidx].sge_ts;
142 le.wr_id = CQE_WRID_MSN(cqe);
143 }
144 wq->rdev->wr_log[idx] = le;
145}
146
147static int wr_log_show(struct seq_file *seq, void *v)
148{
149 struct c4iw_dev *dev = seq->private;
150 struct timespec prev_ts = {0, 0};
151 struct wr_log_entry *lep;
152 int prev_ts_set = 0;
153 int idx, end;
154
6198dd8d 155#define ts2ns(ts) div64_u64((ts) * dev->rdev.lldi.cclk_ps, 1000)
7730b4c7
HS
156
157 idx = atomic_read(&dev->rdev.wr_log_idx) &
158 (dev->rdev.wr_log_size - 1);
159 end = idx - 1;
160 if (end < 0)
161 end = dev->rdev.wr_log_size - 1;
162 lep = &dev->rdev.wr_log[idx];
163 while (idx != end) {
164 if (lep->valid) {
165 if (!prev_ts_set) {
166 prev_ts_set = 1;
167 prev_ts = lep->poll_host_ts;
168 }
169 seq_printf(seq, "%04u: sec %lu nsec %lu qid %u opcode "
170 "%u %s 0x%x host_wr_delta sec %lu nsec %lu "
171 "post_sge_ts 0x%llx cqe_sge_ts 0x%llx "
172 "poll_sge_ts 0x%llx post_poll_delta_ns %llu "
173 "cqe_poll_delta_ns %llu\n",
174 idx,
175 timespec_sub(lep->poll_host_ts,
176 prev_ts).tv_sec,
177 timespec_sub(lep->poll_host_ts,
178 prev_ts).tv_nsec,
179 lep->qid, lep->opcode,
180 lep->opcode == FW_RI_RECEIVE ?
181 "msn" : "wrid",
182 lep->wr_id,
183 timespec_sub(lep->poll_host_ts,
184 lep->post_host_ts).tv_sec,
185 timespec_sub(lep->poll_host_ts,
186 lep->post_host_ts).tv_nsec,
187 lep->post_sge_ts, lep->cqe_sge_ts,
188 lep->poll_sge_ts,
189 ts2ns(lep->poll_sge_ts - lep->post_sge_ts),
190 ts2ns(lep->poll_sge_ts - lep->cqe_sge_ts));
191 prev_ts = lep->poll_host_ts;
192 }
193 idx++;
194 if (idx > (dev->rdev.wr_log_size - 1))
195 idx = 0;
196 lep = &dev->rdev.wr_log[idx];
197 }
198#undef ts2ns
199 return 0;
200}
201
202static int wr_log_open(struct inode *inode, struct file *file)
203{
204 return single_open(file, wr_log_show, inode->i_private);
205}
206
207static ssize_t wr_log_clear(struct file *file, const char __user *buf,
208 size_t count, loff_t *pos)
209{
210 struct c4iw_dev *dev = ((struct seq_file *)file->private_data)->private;
211 int i;
212
213 if (dev->rdev.wr_log)
214 for (i = 0; i < dev->rdev.wr_log_size; i++)
215 dev->rdev.wr_log[i].valid = 0;
216 return count;
217}
218
219static const struct file_operations wr_log_debugfs_fops = {
220 .owner = THIS_MODULE,
221 .open = wr_log_open,
222 .release = single_release,
223 .read = seq_read,
224 .llseek = seq_lseek,
225 .write = wr_log_clear,
226};
227
9e8d1fa3 228static int dump_qp(int id, void *p, void *data)
cfdda9d7
SW
229{
230 struct c4iw_qp *qp = p;
9e8d1fa3 231 struct c4iw_debugfs_data *qpd = data;
cfdda9d7
SW
232 int space;
233 int cc;
234
235 if (id != qp->wq.sq.qid)
236 return 0;
237
238 space = qpd->bufsize - qpd->pos - 1;
239 if (space == 0)
240 return 1;
241
830662f6
VP
242 if (qp->ep) {
243 if (qp->ep->com.local_addr.ss_family == AF_INET) {
244 struct sockaddr_in *lsin = (struct sockaddr_in *)
245 &qp->ep->com.local_addr;
246 struct sockaddr_in *rsin = (struct sockaddr_in *)
247 &qp->ep->com.remote_addr;
9eccfe10
SW
248 struct sockaddr_in *mapped_lsin = (struct sockaddr_in *)
249 &qp->ep->com.mapped_local_addr;
250 struct sockaddr_in *mapped_rsin = (struct sockaddr_in *)
251 &qp->ep->com.mapped_remote_addr;
830662f6
VP
252
253 cc = snprintf(qpd->buf + qpd->pos, space,
254 "rc qp sq id %u rq id %u state %u "
255 "onchip %u ep tid %u state %u "
9eccfe10 256 "%pI4:%u/%u->%pI4:%u/%u\n",
830662f6
VP
257 qp->wq.sq.qid, qp->wq.rq.qid,
258 (int)qp->attr.state,
259 qp->wq.sq.flags & T4_SQ_ONCHIP,
260 qp->ep->hwtid, (int)qp->ep->com.state,
261 &lsin->sin_addr, ntohs(lsin->sin_port),
9eccfe10
SW
262 ntohs(mapped_lsin->sin_port),
263 &rsin->sin_addr, ntohs(rsin->sin_port),
264 ntohs(mapped_rsin->sin_port));
830662f6
VP
265 } else {
266 struct sockaddr_in6 *lsin6 = (struct sockaddr_in6 *)
267 &qp->ep->com.local_addr;
268 struct sockaddr_in6 *rsin6 = (struct sockaddr_in6 *)
269 &qp->ep->com.remote_addr;
9eccfe10
SW
270 struct sockaddr_in6 *mapped_lsin6 =
271 (struct sockaddr_in6 *)
272 &qp->ep->com.mapped_local_addr;
273 struct sockaddr_in6 *mapped_rsin6 =
274 (struct sockaddr_in6 *)
275 &qp->ep->com.mapped_remote_addr;
830662f6
VP
276
277 cc = snprintf(qpd->buf + qpd->pos, space,
278 "rc qp sq id %u rq id %u state %u "
279 "onchip %u ep tid %u state %u "
9eccfe10 280 "%pI6:%u/%u->%pI6:%u/%u\n",
830662f6
VP
281 qp->wq.sq.qid, qp->wq.rq.qid,
282 (int)qp->attr.state,
283 qp->wq.sq.flags & T4_SQ_ONCHIP,
284 qp->ep->hwtid, (int)qp->ep->com.state,
285 &lsin6->sin6_addr,
286 ntohs(lsin6->sin6_port),
9eccfe10 287 ntohs(mapped_lsin6->sin6_port),
830662f6 288 &rsin6->sin6_addr,
9eccfe10
SW
289 ntohs(rsin6->sin6_port),
290 ntohs(mapped_rsin6->sin6_port));
830662f6
VP
291 }
292 } else
db5d040d
SW
293 cc = snprintf(qpd->buf + qpd->pos, space,
294 "qp sq id %u rq id %u state %u onchip %u\n",
295 qp->wq.sq.qid, qp->wq.rq.qid,
296 (int)qp->attr.state,
297 qp->wq.sq.flags & T4_SQ_ONCHIP);
cfdda9d7
SW
298 if (cc < space)
299 qpd->pos += cc;
300 return 0;
301}
302
303static int qp_release(struct inode *inode, struct file *file)
304{
9e8d1fa3 305 struct c4iw_debugfs_data *qpd = file->private_data;
cfdda9d7
SW
306 if (!qpd) {
307 printk(KERN_INFO "%s null qpd?\n", __func__);
308 return 0;
309 }
d716a2a0 310 vfree(qpd->buf);
cfdda9d7
SW
311 kfree(qpd);
312 return 0;
313}
314
315static int qp_open(struct inode *inode, struct file *file)
316{
9e8d1fa3 317 struct c4iw_debugfs_data *qpd;
cfdda9d7
SW
318 int ret = 0;
319 int count = 1;
320
321 qpd = kmalloc(sizeof *qpd, GFP_KERNEL);
322 if (!qpd) {
323 ret = -ENOMEM;
324 goto out;
325 }
326 qpd->devp = inode->i_private;
327 qpd->pos = 0;
328
329 spin_lock_irq(&qpd->devp->lock);
9e8d1fa3 330 idr_for_each(&qpd->devp->qpidr, count_idrs, &count);
cfdda9d7
SW
331 spin_unlock_irq(&qpd->devp->lock);
332
333 qpd->bufsize = count * 128;
d716a2a0 334 qpd->buf = vmalloc(qpd->bufsize);
cfdda9d7
SW
335 if (!qpd->buf) {
336 ret = -ENOMEM;
337 goto err1;
338 }
339
340 spin_lock_irq(&qpd->devp->lock);
9e8d1fa3 341 idr_for_each(&qpd->devp->qpidr, dump_qp, qpd);
cfdda9d7
SW
342 spin_unlock_irq(&qpd->devp->lock);
343
344 qpd->buf[qpd->pos++] = 0;
345 file->private_data = qpd;
346 goto out;
347err1:
348 kfree(qpd);
349out:
350 return ret;
351}
352
9e8d1fa3
SW
353static const struct file_operations qp_debugfs_fops = {
354 .owner = THIS_MODULE,
355 .open = qp_open,
356 .release = qp_release,
357 .read = debugfs_read,
8bbac892 358 .llseek = default_llseek,
9e8d1fa3
SW
359};
360
361static int dump_stag(int id, void *p, void *data)
cfdda9d7 362{
9e8d1fa3
SW
363 struct c4iw_debugfs_data *stagd = data;
364 int space;
365 int cc;
031cf476
HS
366 struct fw_ri_tpte tpte;
367 int ret;
cfdda9d7 368
9e8d1fa3
SW
369 space = stagd->bufsize - stagd->pos - 1;
370 if (space == 0)
371 return 1;
372
031cf476
HS
373 ret = cxgb4_read_tpte(stagd->devp->rdev.lldi.ports[0], (u32)id<<8,
374 (__be32 *)&tpte);
375 if (ret) {
376 dev_err(&stagd->devp->rdev.lldi.pdev->dev,
377 "%s cxgb4_read_tpte err %d\n", __func__, ret);
378 return ret;
379 }
380 cc = snprintf(stagd->buf + stagd->pos, space,
381 "stag: idx 0x%x valid %d key 0x%x state %d pdid %d "
382 "perm 0x%x ps %d len 0x%llx va 0x%llx\n",
383 (u32)id<<8,
cf7fe64a
HS
384 FW_RI_TPTE_VALID_G(ntohl(tpte.valid_to_pdid)),
385 FW_RI_TPTE_STAGKEY_G(ntohl(tpte.valid_to_pdid)),
386 FW_RI_TPTE_STAGSTATE_G(ntohl(tpte.valid_to_pdid)),
387 FW_RI_TPTE_PDID_G(ntohl(tpte.valid_to_pdid)),
388 FW_RI_TPTE_PERM_G(ntohl(tpte.locread_to_qpid)),
389 FW_RI_TPTE_PS_G(ntohl(tpte.locread_to_qpid)),
031cf476
HS
390 ((u64)ntohl(tpte.len_hi) << 32) | ntohl(tpte.len_lo),
391 ((u64)ntohl(tpte.va_hi) << 32) | ntohl(tpte.va_lo_fbo));
9e8d1fa3
SW
392 if (cc < space)
393 stagd->pos += cc;
394 return 0;
395}
396
397static int stag_release(struct inode *inode, struct file *file)
398{
399 struct c4iw_debugfs_data *stagd = file->private_data;
400 if (!stagd) {
401 printk(KERN_INFO "%s null stagd?\n", __func__);
cfdda9d7 402 return 0;
9e8d1fa3 403 }
031cf476 404 vfree(stagd->buf);
9e8d1fa3
SW
405 kfree(stagd);
406 return 0;
407}
cfdda9d7 408
9e8d1fa3
SW
409static int stag_open(struct inode *inode, struct file *file)
410{
411 struct c4iw_debugfs_data *stagd;
412 int ret = 0;
413 int count = 1;
cfdda9d7 414
9e8d1fa3
SW
415 stagd = kmalloc(sizeof *stagd, GFP_KERNEL);
416 if (!stagd) {
417 ret = -ENOMEM;
418 goto out;
419 }
420 stagd->devp = inode->i_private;
421 stagd->pos = 0;
cfdda9d7 422
9e8d1fa3
SW
423 spin_lock_irq(&stagd->devp->lock);
424 idr_for_each(&stagd->devp->mmidr, count_idrs, &count);
425 spin_unlock_irq(&stagd->devp->lock);
426
031cf476
HS
427 stagd->bufsize = count * 256;
428 stagd->buf = vmalloc(stagd->bufsize);
9e8d1fa3
SW
429 if (!stagd->buf) {
430 ret = -ENOMEM;
431 goto err1;
cfdda9d7 432 }
9e8d1fa3
SW
433
434 spin_lock_irq(&stagd->devp->lock);
435 idr_for_each(&stagd->devp->mmidr, dump_stag, stagd);
436 spin_unlock_irq(&stagd->devp->lock);
437
438 stagd->buf[stagd->pos++] = 0;
439 file->private_data = stagd;
440 goto out;
441err1:
442 kfree(stagd);
443out:
444 return ret;
cfdda9d7
SW
445}
446
9e8d1fa3 447static const struct file_operations stag_debugfs_fops = {
cfdda9d7 448 .owner = THIS_MODULE,
9e8d1fa3
SW
449 .open = stag_open,
450 .release = stag_release,
451 .read = debugfs_read,
8bbac892 452 .llseek = default_llseek,
cfdda9d7
SW
453};
454
05eb2389 455static char *db_state_str[] = {"NORMAL", "FLOW_CONTROL", "RECOVERY", "STOPPED"};
422eea0a 456
8d81ef34
VP
457static int stats_show(struct seq_file *seq, void *v)
458{
459 struct c4iw_dev *dev = seq->private;
460
ec3eead2
VP
461 seq_printf(seq, " Object: %10s %10s %10s %10s\n", "Total", "Current",
462 "Max", "Fail");
463 seq_printf(seq, " PDID: %10llu %10llu %10llu %10llu\n",
8d81ef34 464 dev->rdev.stats.pd.total, dev->rdev.stats.pd.cur,
ec3eead2
VP
465 dev->rdev.stats.pd.max, dev->rdev.stats.pd.fail);
466 seq_printf(seq, " QID: %10llu %10llu %10llu %10llu\n",
8d81ef34 467 dev->rdev.stats.qid.total, dev->rdev.stats.qid.cur,
ec3eead2
VP
468 dev->rdev.stats.qid.max, dev->rdev.stats.qid.fail);
469 seq_printf(seq, " TPTMEM: %10llu %10llu %10llu %10llu\n",
8d81ef34 470 dev->rdev.stats.stag.total, dev->rdev.stats.stag.cur,
ec3eead2
VP
471 dev->rdev.stats.stag.max, dev->rdev.stats.stag.fail);
472 seq_printf(seq, " PBLMEM: %10llu %10llu %10llu %10llu\n",
8d81ef34 473 dev->rdev.stats.pbl.total, dev->rdev.stats.pbl.cur,
ec3eead2
VP
474 dev->rdev.stats.pbl.max, dev->rdev.stats.pbl.fail);
475 seq_printf(seq, " RQTMEM: %10llu %10llu %10llu %10llu\n",
8d81ef34 476 dev->rdev.stats.rqt.total, dev->rdev.stats.rqt.cur,
ec3eead2
VP
477 dev->rdev.stats.rqt.max, dev->rdev.stats.rqt.fail);
478 seq_printf(seq, " OCQPMEM: %10llu %10llu %10llu %10llu\n",
8d81ef34 479 dev->rdev.stats.ocqp.total, dev->rdev.stats.ocqp.cur,
ec3eead2 480 dev->rdev.stats.ocqp.max, dev->rdev.stats.ocqp.fail);
2c974781
VP
481 seq_printf(seq, " DB FULL: %10llu\n", dev->rdev.stats.db_full);
482 seq_printf(seq, " DB EMPTY: %10llu\n", dev->rdev.stats.db_empty);
483 seq_printf(seq, " DB DROP: %10llu\n", dev->rdev.stats.db_drop);
05eb2389 484 seq_printf(seq, " DB State: %s Transitions %llu FC Interruptions %llu\n",
422eea0a 485 db_state_str[dev->db_state],
05eb2389
SW
486 dev->rdev.stats.db_state_transitions,
487 dev->rdev.stats.db_fc_interruptions);
1cab775c 488 seq_printf(seq, "TCAM_FULL: %10llu\n", dev->rdev.stats.tcam_full);
793dad94
VP
489 seq_printf(seq, "ACT_OFLD_CONN_FAILS: %10llu\n",
490 dev->rdev.stats.act_ofld_conn_fails);
491 seq_printf(seq, "PAS_OFLD_CONN_FAILS: %10llu\n",
492 dev->rdev.stats.pas_ofld_conn_fails);
179d03bb 493 seq_printf(seq, "NEG_ADV_RCVD: %10llu\n", dev->rdev.stats.neg_adv);
4c2c5763 494 seq_printf(seq, "AVAILABLE IRD: %10u\n", dev->avail_ird);
8d81ef34
VP
495 return 0;
496}
497
498static int stats_open(struct inode *inode, struct file *file)
499{
500 return single_open(file, stats_show, inode->i_private);
501}
502
503static ssize_t stats_clear(struct file *file, const char __user *buf,
504 size_t count, loff_t *pos)
505{
506 struct c4iw_dev *dev = ((struct seq_file *)file->private_data)->private;
507
508 mutex_lock(&dev->rdev.stats.lock);
509 dev->rdev.stats.pd.max = 0;
ec3eead2 510 dev->rdev.stats.pd.fail = 0;
8d81ef34 511 dev->rdev.stats.qid.max = 0;
ec3eead2 512 dev->rdev.stats.qid.fail = 0;
8d81ef34 513 dev->rdev.stats.stag.max = 0;
ec3eead2 514 dev->rdev.stats.stag.fail = 0;
8d81ef34 515 dev->rdev.stats.pbl.max = 0;
ec3eead2 516 dev->rdev.stats.pbl.fail = 0;
8d81ef34 517 dev->rdev.stats.rqt.max = 0;
ec3eead2 518 dev->rdev.stats.rqt.fail = 0;
8d81ef34 519 dev->rdev.stats.ocqp.max = 0;
ec3eead2 520 dev->rdev.stats.ocqp.fail = 0;
2c974781
VP
521 dev->rdev.stats.db_full = 0;
522 dev->rdev.stats.db_empty = 0;
523 dev->rdev.stats.db_drop = 0;
422eea0a 524 dev->rdev.stats.db_state_transitions = 0;
793dad94
VP
525 dev->rdev.stats.tcam_full = 0;
526 dev->rdev.stats.act_ofld_conn_fails = 0;
527 dev->rdev.stats.pas_ofld_conn_fails = 0;
8d81ef34
VP
528 mutex_unlock(&dev->rdev.stats.lock);
529 return count;
530}
531
532static const struct file_operations stats_debugfs_fops = {
533 .owner = THIS_MODULE,
534 .open = stats_open,
535 .release = single_release,
536 .read = seq_read,
537 .llseek = seq_lseek,
538 .write = stats_clear,
539};
540
793dad94
VP
541static int dump_ep(int id, void *p, void *data)
542{
543 struct c4iw_ep *ep = p;
544 struct c4iw_debugfs_data *epd = data;
545 int space;
546 int cc;
547
548 space = epd->bufsize - epd->pos - 1;
549 if (space == 0)
550 return 1;
551
830662f6
VP
552 if (ep->com.local_addr.ss_family == AF_INET) {
553 struct sockaddr_in *lsin = (struct sockaddr_in *)
554 &ep->com.local_addr;
555 struct sockaddr_in *rsin = (struct sockaddr_in *)
556 &ep->com.remote_addr;
9eccfe10
SW
557 struct sockaddr_in *mapped_lsin = (struct sockaddr_in *)
558 &ep->com.mapped_local_addr;
559 struct sockaddr_in *mapped_rsin = (struct sockaddr_in *)
560 &ep->com.mapped_remote_addr;
830662f6
VP
561
562 cc = snprintf(epd->buf + epd->pos, space,
563 "ep %p cm_id %p qp %p state %d flags 0x%lx "
564 "history 0x%lx hwtid %d atid %d "
179d03bb 565 "conn_na %u abort_na %u "
9eccfe10 566 "%pI4:%d/%d <-> %pI4:%d/%d\n",
830662f6
VP
567 ep, ep->com.cm_id, ep->com.qp,
568 (int)ep->com.state, ep->com.flags,
569 ep->com.history, ep->hwtid, ep->atid,
179d03bb
H
570 ep->stats.connect_neg_adv,
571 ep->stats.abort_neg_adv,
830662f6 572 &lsin->sin_addr, ntohs(lsin->sin_port),
9eccfe10
SW
573 ntohs(mapped_lsin->sin_port),
574 &rsin->sin_addr, ntohs(rsin->sin_port),
575 ntohs(mapped_rsin->sin_port));
830662f6
VP
576 } else {
577 struct sockaddr_in6 *lsin6 = (struct sockaddr_in6 *)
578 &ep->com.local_addr;
579 struct sockaddr_in6 *rsin6 = (struct sockaddr_in6 *)
580 &ep->com.remote_addr;
9eccfe10
SW
581 struct sockaddr_in6 *mapped_lsin6 = (struct sockaddr_in6 *)
582 &ep->com.mapped_local_addr;
583 struct sockaddr_in6 *mapped_rsin6 = (struct sockaddr_in6 *)
584 &ep->com.mapped_remote_addr;
830662f6
VP
585
586 cc = snprintf(epd->buf + epd->pos, space,
587 "ep %p cm_id %p qp %p state %d flags 0x%lx "
588 "history 0x%lx hwtid %d atid %d "
179d03bb 589 "conn_na %u abort_na %u "
9eccfe10 590 "%pI6:%d/%d <-> %pI6:%d/%d\n",
830662f6
VP
591 ep, ep->com.cm_id, ep->com.qp,
592 (int)ep->com.state, ep->com.flags,
593 ep->com.history, ep->hwtid, ep->atid,
179d03bb
H
594 ep->stats.connect_neg_adv,
595 ep->stats.abort_neg_adv,
830662f6 596 &lsin6->sin6_addr, ntohs(lsin6->sin6_port),
9eccfe10
SW
597 ntohs(mapped_lsin6->sin6_port),
598 &rsin6->sin6_addr, ntohs(rsin6->sin6_port),
599 ntohs(mapped_rsin6->sin6_port));
830662f6 600 }
793dad94
VP
601 if (cc < space)
602 epd->pos += cc;
603 return 0;
604}
605
606static int dump_listen_ep(int id, void *p, void *data)
607{
608 struct c4iw_listen_ep *ep = p;
609 struct c4iw_debugfs_data *epd = data;
610 int space;
611 int cc;
612
613 space = epd->bufsize - epd->pos - 1;
614 if (space == 0)
615 return 1;
616
830662f6
VP
617 if (ep->com.local_addr.ss_family == AF_INET) {
618 struct sockaddr_in *lsin = (struct sockaddr_in *)
619 &ep->com.local_addr;
9eccfe10
SW
620 struct sockaddr_in *mapped_lsin = (struct sockaddr_in *)
621 &ep->com.mapped_local_addr;
830662f6
VP
622
623 cc = snprintf(epd->buf + epd->pos, space,
624 "ep %p cm_id %p state %d flags 0x%lx stid %d "
9eccfe10 625 "backlog %d %pI4:%d/%d\n",
830662f6
VP
626 ep, ep->com.cm_id, (int)ep->com.state,
627 ep->com.flags, ep->stid, ep->backlog,
9eccfe10
SW
628 &lsin->sin_addr, ntohs(lsin->sin_port),
629 ntohs(mapped_lsin->sin_port));
830662f6
VP
630 } else {
631 struct sockaddr_in6 *lsin6 = (struct sockaddr_in6 *)
632 &ep->com.local_addr;
9eccfe10
SW
633 struct sockaddr_in6 *mapped_lsin6 = (struct sockaddr_in6 *)
634 &ep->com.mapped_local_addr;
830662f6
VP
635
636 cc = snprintf(epd->buf + epd->pos, space,
637 "ep %p cm_id %p state %d flags 0x%lx stid %d "
9eccfe10 638 "backlog %d %pI6:%d/%d\n",
830662f6
VP
639 ep, ep->com.cm_id, (int)ep->com.state,
640 ep->com.flags, ep->stid, ep->backlog,
9eccfe10
SW
641 &lsin6->sin6_addr, ntohs(lsin6->sin6_port),
642 ntohs(mapped_lsin6->sin6_port));
830662f6 643 }
793dad94
VP
644 if (cc < space)
645 epd->pos += cc;
646 return 0;
647}
648
649static int ep_release(struct inode *inode, struct file *file)
650{
651 struct c4iw_debugfs_data *epd = file->private_data;
652 if (!epd) {
653 pr_info("%s null qpd?\n", __func__);
654 return 0;
655 }
656 vfree(epd->buf);
657 kfree(epd);
658 return 0;
659}
660
661static int ep_open(struct inode *inode, struct file *file)
662{
663 struct c4iw_debugfs_data *epd;
664 int ret = 0;
665 int count = 1;
666
667 epd = kmalloc(sizeof(*epd), GFP_KERNEL);
668 if (!epd) {
669 ret = -ENOMEM;
670 goto out;
671 }
672 epd->devp = inode->i_private;
673 epd->pos = 0;
674
675 spin_lock_irq(&epd->devp->lock);
676 idr_for_each(&epd->devp->hwtid_idr, count_idrs, &count);
677 idr_for_each(&epd->devp->atid_idr, count_idrs, &count);
678 idr_for_each(&epd->devp->stid_idr, count_idrs, &count);
679 spin_unlock_irq(&epd->devp->lock);
680
63a71ba6 681 epd->bufsize = count * 240;
793dad94
VP
682 epd->buf = vmalloc(epd->bufsize);
683 if (!epd->buf) {
684 ret = -ENOMEM;
685 goto err1;
686 }
687
688 spin_lock_irq(&epd->devp->lock);
689 idr_for_each(&epd->devp->hwtid_idr, dump_ep, epd);
690 idr_for_each(&epd->devp->atid_idr, dump_ep, epd);
691 idr_for_each(&epd->devp->stid_idr, dump_listen_ep, epd);
692 spin_unlock_irq(&epd->devp->lock);
693
694 file->private_data = epd;
695 goto out;
696err1:
697 kfree(epd);
698out:
699 return ret;
700}
701
702static const struct file_operations ep_debugfs_fops = {
703 .owner = THIS_MODULE,
704 .open = ep_open,
705 .release = ep_release,
706 .read = debugfs_read,
707};
708
cfdda9d7
SW
709static int setup_debugfs(struct c4iw_dev *devp)
710{
cfdda9d7
SW
711 if (!devp->debugfs_root)
712 return -1;
713
e59b4e91
DH
714 debugfs_create_file_size("qps", S_IWUSR, devp->debugfs_root,
715 (void *)devp, &qp_debugfs_fops, 4096);
716
717 debugfs_create_file_size("stags", S_IWUSR, devp->debugfs_root,
718 (void *)devp, &stag_debugfs_fops, 4096);
719
720 debugfs_create_file_size("stats", S_IWUSR, devp->debugfs_root,
721 (void *)devp, &stats_debugfs_fops, 4096);
722
723 debugfs_create_file_size("eps", S_IWUSR, devp->debugfs_root,
724 (void *)devp, &ep_debugfs_fops, 4096);
725
726 if (c4iw_wr_log)
727 debugfs_create_file_size("wr_log", S_IWUSR, devp->debugfs_root,
728 (void *)devp, &wr_log_debugfs_fops, 4096);
cfdda9d7
SW
729 return 0;
730}
731
732void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
733 struct c4iw_dev_ucontext *uctx)
734{
735 struct list_head *pos, *nxt;
736 struct c4iw_qid_list *entry;
737
738 mutex_lock(&uctx->lock);
739 list_for_each_safe(pos, nxt, &uctx->qpids) {
740 entry = list_entry(pos, struct c4iw_qid_list, entry);
741 list_del_init(&entry->entry);
8d81ef34 742 if (!(entry->qid & rdev->qpmask)) {
ec3eead2
VP
743 c4iw_put_resource(&rdev->resource.qid_table,
744 entry->qid);
8d81ef34
VP
745 mutex_lock(&rdev->stats.lock);
746 rdev->stats.qid.cur -= rdev->qpmask + 1;
747 mutex_unlock(&rdev->stats.lock);
748 }
cfdda9d7
SW
749 kfree(entry);
750 }
751
752 list_for_each_safe(pos, nxt, &uctx->qpids) {
753 entry = list_entry(pos, struct c4iw_qid_list, entry);
754 list_del_init(&entry->entry);
755 kfree(entry);
756 }
757 mutex_unlock(&uctx->lock);
758}
759
760void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
761 struct c4iw_dev_ucontext *uctx)
762{
763 INIT_LIST_HEAD(&uctx->qpids);
764 INIT_LIST_HEAD(&uctx->cqids);
765 mutex_init(&uctx->lock);
766}
767
768/* Caller takes care of locking if needed */
769static int c4iw_rdev_open(struct c4iw_rdev *rdev)
770{
771 int err;
772
773 c4iw_init_dev_ucontext(rdev, &rdev->uctx);
774
4a75a86c
H
775 /*
776 * This implementation assumes udb_density == ucq_density! Eventually
777 * we might need to support this but for now fail the open. Also the
778 * cqid and qpid range must match for now.
779 */
780 if (rdev->lldi.udb_density != rdev->lldi.ucq_density) {
781 pr_err(MOD "%s: unsupported udb/ucq densities %u/%u\n",
782 pci_name(rdev->lldi.pdev), rdev->lldi.udb_density,
783 rdev->lldi.ucq_density);
784 err = -EINVAL;
785 goto err1;
786 }
787 if (rdev->lldi.vr->qp.start != rdev->lldi.vr->cq.start ||
788 rdev->lldi.vr->qp.size != rdev->lldi.vr->cq.size) {
789 pr_err(MOD "%s: unsupported qp and cq id ranges "
790 "qp start %u size %u cq start %u size %u\n",
791 pci_name(rdev->lldi.pdev), rdev->lldi.vr->qp.start,
792 rdev->lldi.vr->qp.size, rdev->lldi.vr->cq.size,
793 rdev->lldi.vr->cq.size);
794 err = -EINVAL;
795 goto err1;
796 }
797
cfdda9d7 798 rdev->qpmask = rdev->lldi.udb_density - 1;
cfdda9d7
SW
799 rdev->cqmask = rdev->lldi.ucq_density - 1;
800 PDBG("%s dev %s stag start 0x%0x size 0x%0x num stags %d "
93fb72e4
SW
801 "pbl start 0x%0x size 0x%0x rq start 0x%0x size 0x%0x "
802 "qp qid start %u size %u cq qid start %u size %u\n",
cfdda9d7
SW
803 __func__, pci_name(rdev->lldi.pdev), rdev->lldi.vr->stag.start,
804 rdev->lldi.vr->stag.size, c4iw_num_stags(rdev),
805 rdev->lldi.vr->pbl.start,
806 rdev->lldi.vr->pbl.size, rdev->lldi.vr->rq.start,
93fb72e4
SW
807 rdev->lldi.vr->rq.size,
808 rdev->lldi.vr->qp.start,
809 rdev->lldi.vr->qp.size,
810 rdev->lldi.vr->cq.start,
811 rdev->lldi.vr->cq.size);
74217d4c
H
812 PDBG("udb len 0x%x udb base %p db_reg %p gts_reg %p "
813 "qpmask 0x%x cqmask 0x%x\n",
cfdda9d7 814 (unsigned)pci_resource_len(rdev->lldi.pdev, 2),
6198dd8d 815 (void *)pci_resource_start(rdev->lldi.pdev, 2),
74217d4c
H
816 rdev->lldi.db_reg, rdev->lldi.gts_reg,
817 rdev->qpmask, rdev->cqmask);
cfdda9d7
SW
818
819 if (c4iw_num_stags(rdev) == 0) {
820 err = -EINVAL;
821 goto err1;
822 }
823
8d81ef34
VP
824 rdev->stats.pd.total = T4_MAX_NUM_PD;
825 rdev->stats.stag.total = rdev->lldi.vr->stag.size;
826 rdev->stats.pbl.total = rdev->lldi.vr->pbl.size;
827 rdev->stats.rqt.total = rdev->lldi.vr->rq.size;
828 rdev->stats.ocqp.total = rdev->lldi.vr->ocq.size;
829 rdev->stats.qid.total = rdev->lldi.vr->qp.size;
830
cfdda9d7
SW
831 err = c4iw_init_resource(rdev, c4iw_num_stags(rdev), T4_MAX_NUM_PD);
832 if (err) {
833 printk(KERN_ERR MOD "error %d initializing resources\n", err);
834 goto err1;
835 }
836 err = c4iw_pblpool_create(rdev);
837 if (err) {
838 printk(KERN_ERR MOD "error %d initializing pbl pool\n", err);
839 goto err2;
840 }
841 err = c4iw_rqtpool_create(rdev);
842 if (err) {
843 printk(KERN_ERR MOD "error %d initializing rqt pool\n", err);
844 goto err3;
845 }
c6d7b267
SW
846 err = c4iw_ocqp_pool_create(rdev);
847 if (err) {
848 printk(KERN_ERR MOD "error %d initializing ocqp pool\n", err);
849 goto err4;
850 }
05eb2389
SW
851 rdev->status_page = (struct t4_dev_status_page *)
852 __get_free_page(GFP_KERNEL);
853 if (!rdev->status_page) {
854 pr_err(MOD "error allocating status page\n");
855 goto err4;
856 }
8fd90bb8 857
7730b4c7
HS
858 if (c4iw_wr_log) {
859 rdev->wr_log = kzalloc((1 << c4iw_wr_log_size_order) *
860 sizeof(*rdev->wr_log), GFP_KERNEL);
861 if (rdev->wr_log) {
862 rdev->wr_log_size = 1 << c4iw_wr_log_size_order;
863 atomic_set(&rdev->wr_log_idx, 0);
864 } else {
865 pr_err(MOD "error allocating wr_log. Logging disabled\n");
866 }
867 }
8fd90bb8 868
6b54d54d 869 rdev->status_page->db_off = 0;
8fd90bb8 870
cfdda9d7 871 return 0;
c6d7b267
SW
872err4:
873 c4iw_rqtpool_destroy(rdev);
cfdda9d7
SW
874err3:
875 c4iw_pblpool_destroy(rdev);
876err2:
877 c4iw_destroy_resource(&rdev->resource);
878err1:
879 return err;
880}
881
882static void c4iw_rdev_close(struct c4iw_rdev *rdev)
883{
7730b4c7 884 kfree(rdev->wr_log);
05eb2389 885 free_page((unsigned long)rdev->status_page);
cfdda9d7
SW
886 c4iw_pblpool_destroy(rdev);
887 c4iw_rqtpool_destroy(rdev);
888 c4iw_destroy_resource(&rdev->resource);
889}
890
9efe10a1 891static void c4iw_dealloc(struct uld_ctx *ctx)
cfdda9d7 892{
2f25e9a5
SW
893 c4iw_rdev_close(&ctx->dev->rdev);
894 idr_destroy(&ctx->dev->cqidr);
895 idr_destroy(&ctx->dev->qpidr);
896 idr_destroy(&ctx->dev->mmidr);
793dad94
VP
897 idr_destroy(&ctx->dev->hwtid_idr);
898 idr_destroy(&ctx->dev->stid_idr);
899 idr_destroy(&ctx->dev->atid_idr);
fa658a98
SW
900 if (ctx->dev->rdev.bar2_kva)
901 iounmap(ctx->dev->rdev.bar2_kva);
902 if (ctx->dev->rdev.oc_mw_kva)
903 iounmap(ctx->dev->rdev.oc_mw_kva);
2f25e9a5
SW
904 ib_dealloc_device(&ctx->dev->ibdev);
905 ctx->dev = NULL;
cfdda9d7
SW
906}
907
9efe10a1
SW
908static void c4iw_remove(struct uld_ctx *ctx)
909{
910 PDBG("%s c4iw_dev %p\n", __func__, ctx->dev);
911 c4iw_unregister_device(ctx->dev);
912 c4iw_dealloc(ctx);
913}
914
915static int rdma_supported(const struct cxgb4_lld_info *infop)
916{
917 return infop->vr->stag.size > 0 && infop->vr->pbl.size > 0 &&
918 infop->vr->rq.size > 0 && infop->vr->qp.size > 0 &&
f079af7a 919 infop->vr->cq.size > 0;
9efe10a1
SW
920}
921
cfdda9d7
SW
922static struct c4iw_dev *c4iw_alloc(const struct cxgb4_lld_info *infop)
923{
924 struct c4iw_dev *devp;
925 int ret;
926
9efe10a1
SW
927 if (!rdma_supported(infop)) {
928 printk(KERN_INFO MOD "%s: RDMA not supported on this device.\n",
929 pci_name(infop->pdev));
930 return ERR_PTR(-ENOSYS);
931 }
f079af7a
VP
932 if (!ocqp_supported(infop))
933 pr_info("%s: On-Chip Queues not supported on this device.\n",
934 pci_name(infop->pdev));
80ccdd60 935
cfdda9d7
SW
936 devp = (struct c4iw_dev *)ib_alloc_device(sizeof(*devp));
937 if (!devp) {
938 printk(KERN_ERR MOD "Cannot allocate ib device\n");
bbe9a0a2 939 return ERR_PTR(-ENOMEM);
cfdda9d7
SW
940 }
941 devp->rdev.lldi = *infop;
942
04e10e21
HS
943 /* init various hw-queue params based on lld info */
944 PDBG("%s: Ing. padding boundary is %d, egrsstatuspagesize = %d\n",
945 __func__, devp->rdev.lldi.sge_ingpadboundary,
946 devp->rdev.lldi.sge_egrstatuspagesize);
947
948 devp->rdev.hw_queue.t4_eq_status_entries =
949 devp->rdev.lldi.sge_ingpadboundary > 64 ? 2 : 1;
66eb19af
HS
950 devp->rdev.hw_queue.t4_max_eq_size = 65520;
951 devp->rdev.hw_queue.t4_max_iq_size = 65520;
952 devp->rdev.hw_queue.t4_max_rq_size = 8192 -
953 devp->rdev.hw_queue.t4_eq_status_entries - 1;
04e10e21 954 devp->rdev.hw_queue.t4_max_sq_size =
66eb19af
HS
955 devp->rdev.hw_queue.t4_max_eq_size -
956 devp->rdev.hw_queue.t4_eq_status_entries - 1;
04e10e21 957 devp->rdev.hw_queue.t4_max_qp_depth =
66eb19af 958 devp->rdev.hw_queue.t4_max_rq_size;
04e10e21 959 devp->rdev.hw_queue.t4_max_cq_depth =
66eb19af 960 devp->rdev.hw_queue.t4_max_iq_size - 2;
04e10e21
HS
961 devp->rdev.hw_queue.t4_stat_len =
962 devp->rdev.lldi.sge_egrstatuspagesize;
963
fa658a98 964 /*
963cab50 965 * For T5/T6 devices, we map all of BAR2 with WC.
fa658a98
SW
966 * For T4 devices with onchip qp mem, we map only that part
967 * of BAR2 with WC.
968 */
969 devp->rdev.bar2_pa = pci_resource_start(devp->rdev.lldi.pdev, 2);
963cab50 970 if (!is_t4(devp->rdev.lldi.adapter_type)) {
fa658a98
SW
971 devp->rdev.bar2_kva = ioremap_wc(devp->rdev.bar2_pa,
972 pci_resource_len(devp->rdev.lldi.pdev, 2));
973 if (!devp->rdev.bar2_kva) {
974 pr_err(MOD "Unable to ioremap BAR2\n");
65b302ad 975 ib_dealloc_device(&devp->ibdev);
fa658a98
SW
976 return ERR_PTR(-EINVAL);
977 }
978 } else if (ocqp_supported(infop)) {
979 devp->rdev.oc_mw_pa =
980 pci_resource_start(devp->rdev.lldi.pdev, 2) +
981 pci_resource_len(devp->rdev.lldi.pdev, 2) -
982 roundup_pow_of_two(devp->rdev.lldi.vr->ocq.size);
983 devp->rdev.oc_mw_kva = ioremap_wc(devp->rdev.oc_mw_pa,
984 devp->rdev.lldi.vr->ocq.size);
985 if (!devp->rdev.oc_mw_kva) {
986 pr_err(MOD "Unable to ioremap onchip mem\n");
65b302ad 987 ib_dealloc_device(&devp->ibdev);
fa658a98
SW
988 return ERR_PTR(-EINVAL);
989 }
990 }
c6d7b267 991
2f25e9a5 992 PDBG(KERN_INFO MOD "ocq memory: "
c6d7b267
SW
993 "hw_start 0x%x size %u mw_pa 0x%lx mw_kva %p\n",
994 devp->rdev.lldi.vr->ocq.start, devp->rdev.lldi.vr->ocq.size,
995 devp->rdev.oc_mw_pa, devp->rdev.oc_mw_kva);
996
cfdda9d7
SW
997 ret = c4iw_rdev_open(&devp->rdev);
998 if (ret) {
cfdda9d7
SW
999 printk(KERN_ERR MOD "Unable to open CXIO rdev err %d\n", ret);
1000 ib_dealloc_device(&devp->ibdev);
bbe9a0a2 1001 return ERR_PTR(ret);
cfdda9d7
SW
1002 }
1003
1004 idr_init(&devp->cqidr);
1005 idr_init(&devp->qpidr);
1006 idr_init(&devp->mmidr);
793dad94
VP
1007 idr_init(&devp->hwtid_idr);
1008 idr_init(&devp->stid_idr);
1009 idr_init(&devp->atid_idr);
cfdda9d7 1010 spin_lock_init(&devp->lock);
8d81ef34 1011 mutex_init(&devp->rdev.stats.lock);
2c974781 1012 mutex_init(&devp->db_mutex);
05eb2389 1013 INIT_LIST_HEAD(&devp->db_fc_list);
4c2c5763 1014 devp->avail_ird = devp->rdev.lldi.max_ird_adapter;
cfdda9d7 1015
cfdda9d7
SW
1016 if (c4iw_debugfs_root) {
1017 devp->debugfs_root = debugfs_create_dir(
1018 pci_name(devp->rdev.lldi.pdev),
1019 c4iw_debugfs_root);
1020 setup_debugfs(devp);
1021 }
9eccfe10 1022
9eccfe10 1023
cfdda9d7
SW
1024 return devp;
1025}
1026
1027static void *c4iw_uld_add(const struct cxgb4_lld_info *infop)
1028{
2f25e9a5 1029 struct uld_ctx *ctx;
cfdda9d7
SW
1030 static int vers_printed;
1031 int i;
1032
1033 if (!vers_printed++)
f079af7a
VP
1034 pr_info("Chelsio T4/T5 RDMA Driver - version %s\n",
1035 DRV_VERSION);
cfdda9d7 1036
2f25e9a5
SW
1037 ctx = kzalloc(sizeof *ctx, GFP_KERNEL);
1038 if (!ctx) {
1039 ctx = ERR_PTR(-ENOMEM);
cfdda9d7 1040 goto out;
2f25e9a5
SW
1041 }
1042 ctx->lldi = *infop;
cfdda9d7
SW
1043
1044 PDBG("%s found device %s nchan %u nrxq %u ntxq %u nports %u\n",
2f25e9a5
SW
1045 __func__, pci_name(ctx->lldi.pdev),
1046 ctx->lldi.nchan, ctx->lldi.nrxq,
1047 ctx->lldi.ntxq, ctx->lldi.nports);
1048
1049 mutex_lock(&dev_mutex);
1050 list_add_tail(&ctx->entry, &uld_ctx_list);
1051 mutex_unlock(&dev_mutex);
cfdda9d7 1052
2f25e9a5
SW
1053 for (i = 0; i < ctx->lldi.nrxq; i++)
1054 PDBG("rxqid[%u] %u\n", i, ctx->lldi.rxq_ids[i]);
cfdda9d7 1055out:
2f25e9a5 1056 return ctx;
cfdda9d7
SW
1057}
1058
1cab775c
VP
1059static inline struct sk_buff *copy_gl_to_skb_pkt(const struct pkt_gl *gl,
1060 const __be64 *rsp,
1061 u32 pktshift)
1062{
1063 struct sk_buff *skb;
1064
1065 /*
1066 * Allocate space for cpl_pass_accept_req which will be synthesized by
1067 * driver. Once the driver synthesizes the request the skb will go
1068 * through the regular cpl_pass_accept_req processing.
1069 * The math here assumes sizeof cpl_pass_accept_req >= sizeof
1070 * cpl_rx_pkt.
1071 */
1072 skb = alloc_skb(gl->tot_len + sizeof(struct cpl_pass_accept_req) +
1073 sizeof(struct rss_header) - pktshift, GFP_ATOMIC);
1074 if (unlikely(!skb))
1075 return NULL;
1076
1077 __skb_put(skb, gl->tot_len + sizeof(struct cpl_pass_accept_req) +
1078 sizeof(struct rss_header) - pktshift);
1079
1080 /*
1081 * This skb will contain:
1082 * rss_header from the rspq descriptor (1 flit)
1083 * cpl_rx_pkt struct from the rspq descriptor (2 flits)
1084 * space for the difference between the size of an
1085 * rx_pkt and pass_accept_req cpl (1 flit)
1086 * the packet data from the gl
1087 */
1088 skb_copy_to_linear_data(skb, rsp, sizeof(struct cpl_pass_accept_req) +
1089 sizeof(struct rss_header));
1090 skb_copy_to_linear_data_offset(skb, sizeof(struct rss_header) +
1091 sizeof(struct cpl_pass_accept_req),
1092 gl->va + pktshift,
1093 gl->tot_len - pktshift);
1094 return skb;
1095}
1096
1097static inline int recv_rx_pkt(struct c4iw_dev *dev, const struct pkt_gl *gl,
1098 const __be64 *rsp)
1099{
1100 unsigned int opcode = *(u8 *)rsp;
1101 struct sk_buff *skb;
1102
1103 if (opcode != CPL_RX_PKT)
1104 goto out;
1105
1106 skb = copy_gl_to_skb_pkt(gl , rsp, dev->rdev.lldi.sge_pktshift);
1107 if (skb == NULL)
1108 goto out;
1109
1110 if (c4iw_handlers[opcode] == NULL) {
1111 pr_info("%s no handler opcode 0x%x...\n", __func__,
1112 opcode);
1113 kfree_skb(skb);
1114 goto out;
1115 }
1116 c4iw_handlers[opcode](dev, skb);
1117 return 1;
1118out:
1119 return 0;
1120}
1121
cfdda9d7
SW
1122static int c4iw_uld_rx_handler(void *handle, const __be64 *rsp,
1123 const struct pkt_gl *gl)
1124{
2f25e9a5
SW
1125 struct uld_ctx *ctx = handle;
1126 struct c4iw_dev *dev = ctx->dev;
cfdda9d7 1127 struct sk_buff *skb;
1cab775c 1128 u8 opcode;
cfdda9d7
SW
1129
1130 if (gl == NULL) {
1131 /* omit RSS and rsp_ctrl at end of descriptor */
1132 unsigned int len = 64 - sizeof(struct rsp_ctrl) - 8;
1133
1134 skb = alloc_skb(256, GFP_ATOMIC);
1135 if (!skb)
1136 goto nomem;
1137 __skb_put(skb, len);
1138 skb_copy_to_linear_data(skb, &rsp[1], len);
1139 } else if (gl == CXGB4_MSG_AN) {
1140 const struct rsp_ctrl *rc = (void *)rsp;
1141
1142 u32 qid = be32_to_cpu(rc->pldbuflen_qid);
1143 c4iw_ev_handler(dev, qid);
1cab775c
VP
1144 return 0;
1145 } else if (unlikely(*(u8 *)rsp != *(u8 *)gl->va)) {
1146 if (recv_rx_pkt(dev, gl, rsp))
1147 return 0;
1148
1149 pr_info("%s: unexpected FL contents at %p, " \
1150 "RSS %#llx, FL %#llx, len %u\n",
1151 pci_name(ctx->lldi.pdev), gl->va,
1152 (unsigned long long)be64_to_cpu(*rsp),
ef5d6355
VP
1153 (unsigned long long)be64_to_cpu(
1154 *(__force __be64 *)gl->va),
1cab775c
VP
1155 gl->tot_len);
1156
cfdda9d7
SW
1157 return 0;
1158 } else {
da411ba1 1159 skb = cxgb4_pktgl_to_skb(gl, 128, 128);
cfdda9d7
SW
1160 if (unlikely(!skb))
1161 goto nomem;
1162 }
1163
1cab775c 1164 opcode = *(u8 *)rsp;
dbb084cc 1165 if (c4iw_handlers[opcode]) {
cfdda9d7 1166 c4iw_handlers[opcode](dev, skb);
dbb084cc 1167 } else {
1cab775c 1168 pr_info("%s no handler opcode 0x%x...\n", __func__,
cfdda9d7 1169 opcode);
dbb084cc
SW
1170 kfree_skb(skb);
1171 }
cfdda9d7
SW
1172
1173 return 0;
1174nomem:
1175 return -1;
1176}
1177
1178static int c4iw_uld_state_change(void *handle, enum cxgb4_state new_state)
1179{
2f25e9a5 1180 struct uld_ctx *ctx = handle;
1c01c538 1181
cfdda9d7 1182 PDBG("%s new_state %u\n", __func__, new_state);
1c01c538
SW
1183 switch (new_state) {
1184 case CXGB4_STATE_UP:
2f25e9a5
SW
1185 printk(KERN_INFO MOD "%s: Up\n", pci_name(ctx->lldi.pdev));
1186 if (!ctx->dev) {
9efe10a1 1187 int ret;
2f25e9a5
SW
1188
1189 ctx->dev = c4iw_alloc(&ctx->lldi);
9efe10a1
SW
1190 if (IS_ERR(ctx->dev)) {
1191 printk(KERN_ERR MOD
1192 "%s: initialization failed: %ld\n",
1193 pci_name(ctx->lldi.pdev),
1194 PTR_ERR(ctx->dev));
1195 ctx->dev = NULL;
1196 break;
1197 }
1198 ret = c4iw_register_device(ctx->dev);
1199 if (ret) {
1c01c538
SW
1200 printk(KERN_ERR MOD
1201 "%s: RDMA registration failed: %d\n",
2f25e9a5 1202 pci_name(ctx->lldi.pdev), ret);
9efe10a1
SW
1203 c4iw_dealloc(ctx);
1204 }
1c01c538
SW
1205 }
1206 break;
1207 case CXGB4_STATE_DOWN:
1208 printk(KERN_INFO MOD "%s: Down\n",
2f25e9a5
SW
1209 pci_name(ctx->lldi.pdev));
1210 if (ctx->dev)
1211 c4iw_remove(ctx);
1c01c538
SW
1212 break;
1213 case CXGB4_STATE_START_RECOVERY:
1214 printk(KERN_INFO MOD "%s: Fatal Error\n",
2f25e9a5
SW
1215 pci_name(ctx->lldi.pdev));
1216 if (ctx->dev) {
767fbe81
SW
1217 struct ib_event event;
1218
2f25e9a5 1219 ctx->dev->rdev.flags |= T4_FATAL_ERROR;
767fbe81
SW
1220 memset(&event, 0, sizeof event);
1221 event.event = IB_EVENT_DEVICE_FATAL;
2f25e9a5 1222 event.device = &ctx->dev->ibdev;
767fbe81 1223 ib_dispatch_event(&event);
2f25e9a5 1224 c4iw_remove(ctx);
767fbe81 1225 }
1c01c538
SW
1226 break;
1227 case CXGB4_STATE_DETACH:
1228 printk(KERN_INFO MOD "%s: Detach\n",
2f25e9a5
SW
1229 pci_name(ctx->lldi.pdev));
1230 if (ctx->dev)
1231 c4iw_remove(ctx);
1c01c538
SW
1232 break;
1233 }
cfdda9d7
SW
1234 return 0;
1235}
1236
2c974781
VP
1237static int disable_qp_db(int id, void *p, void *data)
1238{
1239 struct c4iw_qp *qp = p;
1240
1241 t4_disable_wq_db(&qp->wq);
1242 return 0;
1243}
1244
1245static void stop_queues(struct uld_ctx *ctx)
1246{
05eb2389
SW
1247 unsigned long flags;
1248
1249 spin_lock_irqsave(&ctx->dev->lock, flags);
1250 ctx->dev->rdev.stats.db_state_transitions++;
1251 ctx->dev->db_state = STOPPED;
1252 if (ctx->dev->rdev.flags & T4_STATUS_PAGE_DISABLED)
422eea0a 1253 idr_for_each(&ctx->dev->qpidr, disable_qp_db, NULL);
05eb2389
SW
1254 else
1255 ctx->dev->rdev.status_page->db_off = 1;
1256 spin_unlock_irqrestore(&ctx->dev->lock, flags);
2c974781
VP
1257}
1258
1259static int enable_qp_db(int id, void *p, void *data)
1260{
1261 struct c4iw_qp *qp = p;
1262
1263 t4_enable_wq_db(&qp->wq);
1264 return 0;
1265}
1266
05eb2389
SW
1267static void resume_rc_qp(struct c4iw_qp *qp)
1268{
1269 spin_lock(&qp->lock);
963cab50 1270 t4_ring_sq_db(&qp->wq, qp->wq.sq.wq_pidx_inc, NULL);
05eb2389 1271 qp->wq.sq.wq_pidx_inc = 0;
963cab50 1272 t4_ring_rq_db(&qp->wq, qp->wq.rq.wq_pidx_inc, NULL);
05eb2389
SW
1273 qp->wq.rq.wq_pidx_inc = 0;
1274 spin_unlock(&qp->lock);
1275}
1276
1277static void resume_a_chunk(struct uld_ctx *ctx)
1278{
1279 int i;
1280 struct c4iw_qp *qp;
1281
1282 for (i = 0; i < DB_FC_RESUME_SIZE; i++) {
1283 qp = list_first_entry(&ctx->dev->db_fc_list, struct c4iw_qp,
1284 db_fc_entry);
1285 list_del_init(&qp->db_fc_entry);
1286 resume_rc_qp(qp);
1287 if (list_empty(&ctx->dev->db_fc_list))
1288 break;
1289 }
1290}
1291
2c974781
VP
1292static void resume_queues(struct uld_ctx *ctx)
1293{
1294 spin_lock_irq(&ctx->dev->lock);
05eb2389
SW
1295 if (ctx->dev->db_state != STOPPED)
1296 goto out;
1297 ctx->dev->db_state = FLOW_CONTROL;
1298 while (1) {
1299 if (list_empty(&ctx->dev->db_fc_list)) {
1300 WARN_ON(ctx->dev->db_state != FLOW_CONTROL);
1301 ctx->dev->db_state = NORMAL;
1302 ctx->dev->rdev.stats.db_state_transitions++;
1303 if (ctx->dev->rdev.flags & T4_STATUS_PAGE_DISABLED) {
1304 idr_for_each(&ctx->dev->qpidr, enable_qp_db,
1305 NULL);
1306 } else {
1307 ctx->dev->rdev.status_page->db_off = 0;
1308 }
1309 break;
1310 } else {
1311 if (cxgb4_dbfifo_count(ctx->dev->rdev.lldi.ports[0], 1)
1312 < (ctx->dev->rdev.lldi.dbfifo_int_thresh <<
1313 DB_FC_DRAIN_THRESH)) {
1314 resume_a_chunk(ctx);
1315 }
1316 if (!list_empty(&ctx->dev->db_fc_list)) {
1317 spin_unlock_irq(&ctx->dev->lock);
1318 if (DB_FC_RESUME_DELAY) {
1319 set_current_state(TASK_UNINTERRUPTIBLE);
1320 schedule_timeout(DB_FC_RESUME_DELAY);
1321 }
1322 spin_lock_irq(&ctx->dev->lock);
1323 if (ctx->dev->db_state != FLOW_CONTROL)
1324 break;
1325 }
1326 }
422eea0a 1327 }
05eb2389
SW
1328out:
1329 if (ctx->dev->db_state != NORMAL)
1330 ctx->dev->rdev.stats.db_fc_interruptions++;
422eea0a
VP
1331 spin_unlock_irq(&ctx->dev->lock);
1332}
1333
1334struct qp_list {
1335 unsigned idx;
1336 struct c4iw_qp **qps;
1337};
1338
1339static int add_and_ref_qp(int id, void *p, void *data)
1340{
1341 struct qp_list *qp_listp = data;
1342 struct c4iw_qp *qp = p;
1343
1344 c4iw_qp_add_ref(&qp->ibqp);
1345 qp_listp->qps[qp_listp->idx++] = qp;
1346 return 0;
1347}
1348
1349static int count_qps(int id, void *p, void *data)
1350{
1351 unsigned *countp = data;
1352 (*countp)++;
1353 return 0;
1354}
1355
05eb2389 1356static void deref_qps(struct qp_list *qp_list)
422eea0a
VP
1357{
1358 int idx;
1359
05eb2389
SW
1360 for (idx = 0; idx < qp_list->idx; idx++)
1361 c4iw_qp_rem_ref(&qp_list->qps[idx]->ibqp);
422eea0a
VP
1362}
1363
1364static void recover_lost_dbs(struct uld_ctx *ctx, struct qp_list *qp_list)
1365{
1366 int idx;
1367 int ret;
1368
1369 for (idx = 0; idx < qp_list->idx; idx++) {
1370 struct c4iw_qp *qp = qp_list->qps[idx];
1371
05eb2389
SW
1372 spin_lock_irq(&qp->rhp->lock);
1373 spin_lock(&qp->lock);
422eea0a
VP
1374 ret = cxgb4_sync_txq_pidx(qp->rhp->rdev.lldi.ports[0],
1375 qp->wq.sq.qid,
1376 t4_sq_host_wq_pidx(&qp->wq),
1377 t4_sq_wq_size(&qp->wq));
1378 if (ret) {
f4f01b54 1379 pr_err(MOD "%s: Fatal error - "
422eea0a
VP
1380 "DB overflow recovery failed - "
1381 "error syncing SQ qid %u\n",
1382 pci_name(ctx->lldi.pdev), qp->wq.sq.qid);
05eb2389
SW
1383 spin_unlock(&qp->lock);
1384 spin_unlock_irq(&qp->rhp->lock);
422eea0a
VP
1385 return;
1386 }
05eb2389 1387 qp->wq.sq.wq_pidx_inc = 0;
422eea0a
VP
1388
1389 ret = cxgb4_sync_txq_pidx(qp->rhp->rdev.lldi.ports[0],
1390 qp->wq.rq.qid,
1391 t4_rq_host_wq_pidx(&qp->wq),
1392 t4_rq_wq_size(&qp->wq));
1393
1394 if (ret) {
f4f01b54 1395 pr_err(MOD "%s: Fatal error - "
422eea0a
VP
1396 "DB overflow recovery failed - "
1397 "error syncing RQ qid %u\n",
1398 pci_name(ctx->lldi.pdev), qp->wq.rq.qid);
05eb2389
SW
1399 spin_unlock(&qp->lock);
1400 spin_unlock_irq(&qp->rhp->lock);
422eea0a
VP
1401 return;
1402 }
05eb2389
SW
1403 qp->wq.rq.wq_pidx_inc = 0;
1404 spin_unlock(&qp->lock);
1405 spin_unlock_irq(&qp->rhp->lock);
422eea0a
VP
1406
1407 /* Wait for the dbfifo to drain */
1408 while (cxgb4_dbfifo_count(qp->rhp->rdev.lldi.ports[0], 1) > 0) {
1409 set_current_state(TASK_UNINTERRUPTIBLE);
1410 schedule_timeout(usecs_to_jiffies(10));
1411 }
1412 }
1413}
1414
1415static void recover_queues(struct uld_ctx *ctx)
1416{
1417 int count = 0;
1418 struct qp_list qp_list;
1419 int ret;
1420
422eea0a
VP
1421 /* slow everybody down */
1422 set_current_state(TASK_UNINTERRUPTIBLE);
1423 schedule_timeout(usecs_to_jiffies(1000));
1424
422eea0a
VP
1425 /* flush the SGE contexts */
1426 ret = cxgb4_flush_eq_cache(ctx->dev->rdev.lldi.ports[0]);
1427 if (ret) {
1428 printk(KERN_ERR MOD "%s: Fatal error - DB overflow recovery failed\n",
1429 pci_name(ctx->lldi.pdev));
05eb2389 1430 return;
422eea0a
VP
1431 }
1432
1433 /* Count active queues so we can build a list of queues to recover */
1434 spin_lock_irq(&ctx->dev->lock);
05eb2389
SW
1435 WARN_ON(ctx->dev->db_state != STOPPED);
1436 ctx->dev->db_state = RECOVERY;
422eea0a
VP
1437 idr_for_each(&ctx->dev->qpidr, count_qps, &count);
1438
1439 qp_list.qps = kzalloc(count * sizeof *qp_list.qps, GFP_ATOMIC);
1440 if (!qp_list.qps) {
1441 printk(KERN_ERR MOD "%s: Fatal error - DB overflow recovery failed\n",
1442 pci_name(ctx->lldi.pdev));
1443 spin_unlock_irq(&ctx->dev->lock);
05eb2389 1444 return;
422eea0a
VP
1445 }
1446 qp_list.idx = 0;
1447
1448 /* add and ref each qp so it doesn't get freed */
1449 idr_for_each(&ctx->dev->qpidr, add_and_ref_qp, &qp_list);
1450
2c974781 1451 spin_unlock_irq(&ctx->dev->lock);
422eea0a
VP
1452
1453 /* now traverse the list in a safe context to recover the db state*/
1454 recover_lost_dbs(ctx, &qp_list);
1455
1456 /* we're almost done! deref the qps and clean up */
05eb2389 1457 deref_qps(&qp_list);
422eea0a
VP
1458 kfree(qp_list.qps);
1459
422eea0a 1460 spin_lock_irq(&ctx->dev->lock);
05eb2389
SW
1461 WARN_ON(ctx->dev->db_state != RECOVERY);
1462 ctx->dev->db_state = STOPPED;
422eea0a 1463 spin_unlock_irq(&ctx->dev->lock);
2c974781
VP
1464}
1465
1466static int c4iw_uld_control(void *handle, enum cxgb4_control control, ...)
1467{
1468 struct uld_ctx *ctx = handle;
1469
1470 switch (control) {
1471 case CXGB4_CONTROL_DB_FULL:
1472 stop_queues(ctx);
2c974781 1473 ctx->dev->rdev.stats.db_full++;
2c974781
VP
1474 break;
1475 case CXGB4_CONTROL_DB_EMPTY:
1476 resume_queues(ctx);
1477 mutex_lock(&ctx->dev->rdev.stats.lock);
1478 ctx->dev->rdev.stats.db_empty++;
1479 mutex_unlock(&ctx->dev->rdev.stats.lock);
1480 break;
1481 case CXGB4_CONTROL_DB_DROP:
422eea0a 1482 recover_queues(ctx);
2c974781
VP
1483 mutex_lock(&ctx->dev->rdev.stats.lock);
1484 ctx->dev->rdev.stats.db_drop++;
1485 mutex_unlock(&ctx->dev->rdev.stats.lock);
1486 break;
1487 default:
1488 printk(KERN_WARNING MOD "%s: unknown control cmd %u\n",
1489 pci_name(ctx->lldi.pdev), control);
1490 break;
1491 }
1492 return 0;
1493}
1494
cfdda9d7
SW
1495static struct cxgb4_uld_info c4iw_uld_info = {
1496 .name = DRV_NAME,
1497 .add = c4iw_uld_add,
1498 .rx_handler = c4iw_uld_rx_handler,
1499 .state_change = c4iw_uld_state_change,
2c974781 1500 .control = c4iw_uld_control,
cfdda9d7
SW
1501};
1502
1503static int __init c4iw_init_module(void)
1504{
1505 int err;
1506
1507 err = c4iw_cm_init();
1508 if (err)
1509 return err;
1510
1511 c4iw_debugfs_root = debugfs_create_dir(DRV_NAME, NULL);
1512 if (!c4iw_debugfs_root)
1513 printk(KERN_WARNING MOD
1514 "could not create debugfs entry, continuing\n");
1515
9eccfe10
SW
1516 if (ibnl_add_client(RDMA_NL_C4IW, RDMA_NL_IWPM_NUM_OPS,
1517 c4iw_nl_cb_table))
1518 pr_err("%s[%u]: Failed to add netlink callback\n"
1519 , __func__, __LINE__);
1520
46c1376d
SW
1521 err = iwpm_init(RDMA_NL_C4IW);
1522 if (err) {
1523 pr_err("port mapper initialization failed with %d\n", err);
1524 ibnl_remove_client(RDMA_NL_C4IW);
1525 c4iw_cm_term();
1526 debugfs_remove_recursive(c4iw_debugfs_root);
1527 return err;
1528 }
1529
cfdda9d7
SW
1530 cxgb4_register_uld(CXGB4_ULD_RDMA, &c4iw_uld_info);
1531
1532 return 0;
1533}
1534
1535static void __exit c4iw_exit_module(void)
1536{
2f25e9a5 1537 struct uld_ctx *ctx, *tmp;
cfdda9d7 1538
cfdda9d7 1539 mutex_lock(&dev_mutex);
2f25e9a5
SW
1540 list_for_each_entry_safe(ctx, tmp, &uld_ctx_list, entry) {
1541 if (ctx->dev)
1542 c4iw_remove(ctx);
1543 kfree(ctx);
cfdda9d7
SW
1544 }
1545 mutex_unlock(&dev_mutex);
fd388ce6 1546 cxgb4_unregister_uld(CXGB4_ULD_RDMA);
46c1376d 1547 iwpm_exit(RDMA_NL_C4IW);
9eccfe10 1548 ibnl_remove_client(RDMA_NL_C4IW);
cfdda9d7
SW
1549 c4iw_cm_term();
1550 debugfs_remove_recursive(c4iw_debugfs_root);
1551}
1552
1553module_init(c4iw_init_module);
1554module_exit(c4iw_exit_module);