accel/ivpu: Fix dev open/close races with unbind
[linux-2.6-block.git] / drivers / iio / cdc / ad7746.c
CommitLineData
2506abea 1// SPDX-License-Identifier: GPL-2.0
83e416f4
MH
2/*
3 * AD7746 capacitive sensor driver supporting AD7745, AD7746 and AD7747
4 *
5 * Copyright 2011 Analog Devices Inc.
83e416f4
MH
6 */
7
9eee2fc4 8#include <linux/bitfield.h>
7adedec2 9#include <linux/delay.h>
83e416f4 10#include <linux/device.h>
83e416f4 11#include <linux/i2c.h>
7adedec2
HG
12#include <linux/interrupt.h>
13#include <linux/kernel.h>
6a37b041 14#include <linux/module.h>
7adedec2 15#include <linux/slab.h>
6a37b041 16#include <linux/stat.h>
7adedec2 17#include <linux/sysfs.h>
83e416f4 18
ebf30bed
JC
19#include <asm/unaligned.h>
20
06458e27
JC
21#include <linux/iio/iio.h>
22#include <linux/iio/sysfs.h>
83e416f4 23
6d6c7609 24/* AD7746 Register Definition */
83e416f4
MH
25
26#define AD7746_REG_STATUS 0
27#define AD7746_REG_CAP_DATA_HIGH 1
83e416f4 28#define AD7746_REG_VT_DATA_HIGH 4
83e416f4
MH
29#define AD7746_REG_CAP_SETUP 7
30#define AD7746_REG_VT_SETUP 8
31#define AD7746_REG_EXC_SETUP 9
32#define AD7746_REG_CFG 10
33#define AD7746_REG_CAPDACA 11
34#define AD7746_REG_CAPDACB 12
35#define AD7746_REG_CAP_OFFH 13
83e416f4 36#define AD7746_REG_CAP_GAINH 15
83e416f4 37#define AD7746_REG_VOLT_GAINH 17
83e416f4
MH
38
39/* Status Register Bit Designations (AD7746_REG_STATUS) */
5b8ffb55
SB
40#define AD7746_STATUS_EXCERR BIT(3)
41#define AD7746_STATUS_RDY BIT(2)
42#define AD7746_STATUS_RDYVT BIT(1)
43#define AD7746_STATUS_RDYCAP BIT(0)
83e416f4
MH
44
45/* Capacitive Channel Setup Register Bit Designations (AD7746_REG_CAP_SETUP) */
e29e7b32
AS
46#define AD7746_CAPSETUP_CAPEN BIT(7)
47#define AD7746_CAPSETUP_CIN2 BIT(6) /* AD7746 only */
48#define AD7746_CAPSETUP_CAPDIFF BIT(5)
49#define AD7746_CAPSETUP_CACHOP BIT(0)
83e416f4
MH
50
51/* Voltage/Temperature Setup Register Bit Designations (AD7746_REG_VT_SETUP) */
9eee2fc4
JC
52#define AD7746_VTSETUP_VTEN BIT(7)
53#define AD7746_VTSETUP_VTMD_MASK GENMASK(6, 5)
54#define AD7746_VTSETUP_VTMD_INT_TEMP 0
55#define AD7746_VTSETUP_VTMD_EXT_TEMP 1
56#define AD7746_VTSETUP_VTMD_VDD_MON 2
57#define AD7746_VTSETUP_VTMD_EXT_VIN 3
e29e7b32
AS
58#define AD7746_VTSETUP_EXTREF BIT(4)
59#define AD7746_VTSETUP_VTSHORT BIT(1)
60#define AD7746_VTSETUP_VTCHOP BIT(0)
83e416f4
MH
61
62/* Excitation Setup Register Bit Designations (AD7746_REG_EXC_SETUP) */
46d4503b
SB
63#define AD7746_EXCSETUP_CLKCTRL BIT(7)
64#define AD7746_EXCSETUP_EXCON BIT(6)
65#define AD7746_EXCSETUP_EXCB BIT(5)
66#define AD7746_EXCSETUP_NEXCB BIT(4)
67#define AD7746_EXCSETUP_EXCA BIT(3)
68#define AD7746_EXCSETUP_NEXCA BIT(2)
9eee2fc4 69#define AD7746_EXCSETUP_EXCLVL_MASK GENMASK(1, 0)
83e416f4
MH
70
71/* Config Register Bit Designations (AD7746_REG_CFG) */
579d5425
ERR
72#define AD7746_CONF_VTFS_MASK GENMASK(7, 6)
73#define AD7746_CONF_CAPFS_MASK GENMASK(5, 3)
9eee2fc4
JC
74#define AD7746_CONF_MODE_MASK GENMASK(2, 0)
75#define AD7746_CONF_MODE_IDLE 0
76#define AD7746_CONF_MODE_CONT_CONV 1
77#define AD7746_CONF_MODE_SINGLE_CONV 2
78#define AD7746_CONF_MODE_PWRDN 3
79#define AD7746_CONF_MODE_OFFS_CAL 5
80#define AD7746_CONF_MODE_GAIN_CAL 6
83e416f4
MH
81
82/* CAPDAC Register Bit Designations (AD7746_REG_CAPDACx) */
e29e7b32 83#define AD7746_CAPDAC_DACEN BIT(7)
9eee2fc4 84#define AD7746_CAPDAC_DACP_MASK GENMASK(6, 0)
83e416f4 85
83e416f4
MH
86struct ad7746_chip_info {
87 struct i2c_client *client;
9854a1b5 88 struct mutex lock; /* protect sensor state */
83e416f4
MH
89 /*
90 * Capacitive channel digital filter setup;
91 * conversion time/update rate setup per channel
92 */
93 u8 config;
94 u8 cap_setup;
95 u8 vt_setup;
96 u8 capdac[2][2];
97 s8 capdac_set;
98};
99
100enum ad7746_chan {
101 VIN,
102 VIN_VDD,
103 TEMP_INT,
104 TEMP_EXT,
105 CIN1,
106 CIN1_DIFF,
107 CIN2,
108 CIN2_DIFF,
109};
110
9eee2fc4
JC
111struct ad7746_chan_info {
112 u8 addr;
113 union {
114 u8 vtmd;
115 struct { /* CAP SETUP fields */
116 unsigned int cin2 : 1;
117 unsigned int capdiff : 1;
118 };
119 };
120};
121
122static const struct ad7746_chan_info ad7746_chan_info[] = {
123 [VIN] = {
124 .addr = AD7746_REG_VT_DATA_HIGH,
125 .vtmd = AD7746_VTSETUP_VTMD_EXT_VIN,
126 },
127 [VIN_VDD] = {
128 .addr = AD7746_REG_VT_DATA_HIGH,
129 .vtmd = AD7746_VTSETUP_VTMD_VDD_MON,
130 },
131 [TEMP_INT] = {
132 .addr = AD7746_REG_VT_DATA_HIGH,
133 .vtmd = AD7746_VTSETUP_VTMD_INT_TEMP,
134 },
135 [TEMP_EXT] = {
136 .addr = AD7746_REG_VT_DATA_HIGH,
137 .vtmd = AD7746_VTSETUP_VTMD_EXT_TEMP,
138 },
139 [CIN1] = {
140 .addr = AD7746_REG_CAP_DATA_HIGH,
141 },
142 [CIN1_DIFF] = {
143 .addr = AD7746_REG_CAP_DATA_HIGH,
144 .capdiff = 1,
145 },
146 [CIN2] = {
147 .addr = AD7746_REG_CAP_DATA_HIGH,
148 .cin2 = 1,
149 },
150 [CIN2_DIFF] = {
151 .addr = AD7746_REG_CAP_DATA_HIGH,
152 .cin2 = 1,
153 .capdiff = 1,
154 },
155};
156
83e416f4
MH
157static const struct iio_chan_spec ad7746_channels[] = {
158 [VIN] = {
159 .type = IIO_VOLTAGE,
160 .indexed = 1,
161 .channel = 0,
104827ec
JC
162 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | BIT(IIO_CHAN_INFO_SCALE),
163 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 164 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 165 .address = VIN,
83e416f4
MH
166 },
167 [VIN_VDD] = {
168 .type = IIO_VOLTAGE,
169 .indexed = 1,
170 .channel = 1,
171 .extend_name = "supply",
104827ec
JC
172 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | BIT(IIO_CHAN_INFO_SCALE),
173 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 174 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 175 .address = VIN_VDD,
83e416f4
MH
176 },
177 [TEMP_INT] = {
178 .type = IIO_TEMP,
179 .indexed = 1,
180 .channel = 0,
431e9147
JC
181 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW),
182 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),
9eee2fc4 183 .address = TEMP_INT,
83e416f4
MH
184 },
185 [TEMP_EXT] = {
186 .type = IIO_TEMP,
187 .indexed = 1,
188 .channel = 1,
431e9147
JC
189 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW),
190 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),
9eee2fc4 191 .address = TEMP_EXT,
83e416f4
MH
192 },
193 [CIN1] = {
194 .type = IIO_CAPACITANCE,
195 .indexed = 1,
196 .channel = 0,
a556d172
JC
197 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
198 BIT(IIO_CHAN_INFO_CALIBSCALE) | BIT(IIO_CHAN_INFO_OFFSET),
199 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_CALIBBIAS) |
2296c062 200 BIT(IIO_CHAN_INFO_SCALE) | BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 201 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 202 .address = CIN1,
83e416f4
MH
203 },
204 [CIN1_DIFF] = {
205 .type = IIO_CAPACITANCE,
206 .differential = 1,
207 .indexed = 1,
208 .channel = 0,
209 .channel2 = 2,
a556d172 210 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
2d72ead2 211 BIT(IIO_CHAN_INFO_CALIBSCALE) | BIT(IIO_CHAN_INFO_ZEROPOINT),
a556d172 212 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_CALIBBIAS) |
2296c062 213 BIT(IIO_CHAN_INFO_SCALE) | BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 214 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 215 .address = CIN1_DIFF,
83e416f4
MH
216 },
217 [CIN2] = {
218 .type = IIO_CAPACITANCE,
219 .indexed = 1,
220 .channel = 1,
a556d172
JC
221 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
222 BIT(IIO_CHAN_INFO_CALIBSCALE) | BIT(IIO_CHAN_INFO_OFFSET),
223 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_CALIBBIAS) |
2296c062 224 BIT(IIO_CHAN_INFO_SCALE) | BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 225 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 226 .address = CIN2,
83e416f4
MH
227 },
228 [CIN2_DIFF] = {
229 .type = IIO_CAPACITANCE,
230 .differential = 1,
231 .indexed = 1,
232 .channel = 1,
233 .channel2 = 3,
a556d172 234 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
2d72ead2 235 BIT(IIO_CHAN_INFO_CALIBSCALE) | BIT(IIO_CHAN_INFO_ZEROPOINT),
a556d172 236 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_CALIBBIAS) |
2296c062 237 BIT(IIO_CHAN_INFO_SCALE) | BIT(IIO_CHAN_INFO_SAMP_FREQ),
4b717201 238 .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
9eee2fc4 239 .address = CIN2_DIFF,
83e416f4
MH
240 }
241};
242
243/* Values are Update Rate (Hz), Conversion Time (ms) + 1*/
244static const unsigned char ad7746_vt_filter_rate_table[][2] = {
6d6c7609 245 { 50, 20 + 1 }, { 31, 32 + 1 }, { 16, 62 + 1 }, { 8, 122 + 1 },
83e416f4
MH
246};
247
248static const unsigned char ad7746_cap_filter_rate_table[][2] = {
6d6c7609
JC
249 { 91, 11 + 1 }, { 84, 12 + 1 }, { 50, 20 + 1 }, { 26, 38 + 1 },
250 { 16, 62 + 1 }, { 13, 77 + 1 }, { 11, 92 + 1 }, { 9, 110 + 1 },
83e416f4
MH
251};
252
6a7e4b04
LS
253static int ad7746_set_capdac(struct ad7746_chip_info *chip, int channel)
254{
255 int ret = i2c_smbus_write_byte_data(chip->client,
256 AD7746_REG_CAPDACA,
257 chip->capdac[channel][0]);
258 if (ret < 0)
259 return ret;
260
261 return i2c_smbus_write_byte_data(chip->client,
262 AD7746_REG_CAPDACB,
263 chip->capdac[channel][1]);
264}
265
83e416f4 266static int ad7746_select_channel(struct iio_dev *indio_dev,
d90f2140 267 struct iio_chan_spec const *chan)
83e416f4
MH
268{
269 struct ad7746_chip_info *chip = iio_priv(indio_dev);
83e416f4 270 u8 vt_setup, cap_setup;
afcd0b22 271 int ret, delay, idx;
83e416f4
MH
272
273 switch (chan->type) {
274 case IIO_CAPACITANCE:
9eee2fc4
JC
275 cap_setup = FIELD_PREP(AD7746_CAPSETUP_CIN2,
276 ad7746_chan_info[chan->address].cin2) |
277 FIELD_PREP(AD7746_CAPSETUP_CAPDIFF,
278 ad7746_chan_info[chan->address].capdiff) |
279 FIELD_PREP(AD7746_CAPSETUP_CAPEN, 1);
83e416f4 280 vt_setup = chip->vt_setup & ~AD7746_VTSETUP_VTEN;
9eee2fc4 281 idx = FIELD_GET(AD7746_CONF_CAPFS_MASK, chip->config);
579d5425 282 delay = ad7746_cap_filter_rate_table[idx][1];
83e416f4 283
6a7e4b04
LS
284 ret = ad7746_set_capdac(chip, chan->channel);
285 if (ret < 0)
286 return ret;
287
eae3e6f1 288 chip->capdac_set = chan->channel;
83e416f4
MH
289 break;
290 case IIO_VOLTAGE:
291 case IIO_TEMP:
9eee2fc4
JC
292 vt_setup = FIELD_PREP(AD7746_VTSETUP_VTMD_MASK,
293 ad7746_chan_info[chan->address].vtmd) |
294 FIELD_PREP(AD7746_VTSETUP_VTEN, 1);
83e416f4 295 cap_setup = chip->cap_setup & ~AD7746_CAPSETUP_CAPEN;
9eee2fc4 296 idx = FIELD_GET(AD7746_CONF_VTFS_MASK, chip->config);
579d5425 297 delay = ad7746_cap_filter_rate_table[idx][1];
83e416f4
MH
298 break;
299 default:
300 return -EINVAL;
301 }
302
303 if (chip->cap_setup != cap_setup) {
304 ret = i2c_smbus_write_byte_data(chip->client,
305 AD7746_REG_CAP_SETUP,
306 cap_setup);
307 if (ret < 0)
308 return ret;
309
310 chip->cap_setup = cap_setup;
311 }
312
313 if (chip->vt_setup != vt_setup) {
314 ret = i2c_smbus_write_byte_data(chip->client,
315 AD7746_REG_VT_SETUP,
316 vt_setup);
317 if (ret < 0)
318 return ret;
319
320 chip->vt_setup = vt_setup;
321 }
322
323 return delay;
324}
325
326static inline ssize_t ad7746_start_calib(struct device *dev,
327 struct device_attribute *attr,
328 const char *buf,
329 size_t len,
330 u8 regval)
331{
d30a7f9d 332 struct iio_dev *indio_dev = dev_to_iio_dev(dev);
83e416f4 333 struct ad7746_chip_info *chip = iio_priv(indio_dev);
83e416f4 334 int ret, timeout = 10;
afcd0b22 335 bool doit;
83e416f4 336
74f582ec 337 ret = kstrtobool(buf, &doit);
83e416f4
MH
338 if (ret < 0)
339 return ret;
340
341 if (!doit)
342 return 0;
343
9854a1b5 344 mutex_lock(&chip->lock);
83e416f4
MH
345 regval |= chip->config;
346 ret = i2c_smbus_write_byte_data(chip->client, AD7746_REG_CFG, regval);
aa6b707c
ME
347 if (ret < 0)
348 goto unlock;
83e416f4
MH
349
350 do {
351 msleep(20);
352 ret = i2c_smbus_read_byte_data(chip->client, AD7746_REG_CFG);
aa6b707c
ME
353 if (ret < 0)
354 goto unlock;
355
83e416f4
MH
356 } while ((ret == regval) && timeout--);
357
9854a1b5 358 mutex_unlock(&chip->lock);
83e416f4
MH
359
360 return len;
aa6b707c
ME
361
362unlock:
363 mutex_unlock(&chip->lock);
364 return ret;
83e416f4
MH
365}
366
367static ssize_t ad7746_start_offset_calib(struct device *dev,
368 struct device_attribute *attr,
369 const char *buf,
370 size_t len)
371{
d30a7f9d 372 struct iio_dev *indio_dev = dev_to_iio_dev(dev);
83e416f4
MH
373 int ret = ad7746_select_channel(indio_dev,
374 &ad7746_channels[to_iio_dev_attr(attr)->address]);
375 if (ret < 0)
376 return ret;
377
378 return ad7746_start_calib(dev, attr, buf, len,
9eee2fc4
JC
379 FIELD_PREP(AD7746_CONF_MODE_MASK,
380 AD7746_CONF_MODE_OFFS_CAL));
83e416f4
MH
381}
382
383static ssize_t ad7746_start_gain_calib(struct device *dev,
384 struct device_attribute *attr,
385 const char *buf,
386 size_t len)
387{
d30a7f9d 388 struct iio_dev *indio_dev = dev_to_iio_dev(dev);
83e416f4
MH
389 int ret = ad7746_select_channel(indio_dev,
390 &ad7746_channels[to_iio_dev_attr(attr)->address]);
391 if (ret < 0)
392 return ret;
393
394 return ad7746_start_calib(dev, attr, buf, len,
9eee2fc4
JC
395 FIELD_PREP(AD7746_CONF_MODE_MASK,
396 AD7746_CONF_MODE_GAIN_CAL));
83e416f4
MH
397}
398
399static IIO_DEVICE_ATTR(in_capacitance0_calibbias_calibration,
1aca2026 400 0200, NULL, ad7746_start_offset_calib, CIN1);
83e416f4 401static IIO_DEVICE_ATTR(in_capacitance1_calibbias_calibration,
1aca2026 402 0200, NULL, ad7746_start_offset_calib, CIN2);
83e416f4 403static IIO_DEVICE_ATTR(in_capacitance0_calibscale_calibration,
1aca2026 404 0200, NULL, ad7746_start_gain_calib, CIN1);
83e416f4 405static IIO_DEVICE_ATTR(in_capacitance1_calibscale_calibration,
1aca2026 406 0200, NULL, ad7746_start_gain_calib, CIN2);
83e416f4 407static IIO_DEVICE_ATTR(in_voltage0_calibscale_calibration,
1aca2026 408 0200, NULL, ad7746_start_gain_calib, VIN);
83e416f4 409
2296c062
ERR
410static int ad7746_store_cap_filter_rate_setup(struct ad7746_chip_info *chip,
411 int val)
83e416f4 412{
2296c062 413 int i;
83e416f4
MH
414
415 for (i = 0; i < ARRAY_SIZE(ad7746_cap_filter_rate_table); i++)
2296c062 416 if (val >= ad7746_cap_filter_rate_table[i][0])
83e416f4
MH
417 break;
418
419 if (i >= ARRAY_SIZE(ad7746_cap_filter_rate_table))
420 i = ARRAY_SIZE(ad7746_cap_filter_rate_table) - 1;
421
579d5425 422 chip->config &= ~AD7746_CONF_CAPFS_MASK;
9eee2fc4 423 chip->config |= FIELD_PREP(AD7746_CONF_CAPFS_MASK, i);
83e416f4 424
2296c062 425 return 0;
83e416f4
MH
426}
427
2296c062
ERR
428static int ad7746_store_vt_filter_rate_setup(struct ad7746_chip_info *chip,
429 int val)
83e416f4 430{
2296c062 431 int i;
83e416f4
MH
432
433 for (i = 0; i < ARRAY_SIZE(ad7746_vt_filter_rate_table); i++)
2296c062 434 if (val >= ad7746_vt_filter_rate_table[i][0])
83e416f4
MH
435 break;
436
437 if (i >= ARRAY_SIZE(ad7746_vt_filter_rate_table))
438 i = ARRAY_SIZE(ad7746_vt_filter_rate_table) - 1;
439
579d5425 440 chip->config &= ~AD7746_CONF_VTFS_MASK;
9eee2fc4 441 chip->config |= FIELD_PREP(AD7746_CONF_VTFS_MASK, i);
83e416f4 442
2296c062 443 return 0;
83e416f4
MH
444}
445
83e416f4 446static struct attribute *ad7746_attributes[] = {
83e416f4
MH
447 &iio_dev_attr_in_capacitance0_calibbias_calibration.dev_attr.attr,
448 &iio_dev_attr_in_capacitance0_calibscale_calibration.dev_attr.attr,
449 &iio_dev_attr_in_capacitance1_calibscale_calibration.dev_attr.attr,
450 &iio_dev_attr_in_capacitance1_calibbias_calibration.dev_attr.attr,
451 &iio_dev_attr_in_voltage0_calibscale_calibration.dev_attr.attr,
83e416f4
MH
452 NULL,
453};
454
455static const struct attribute_group ad7746_attribute_group = {
456 .attrs = ad7746_attributes,
457};
458
459static int ad7746_write_raw(struct iio_dev *indio_dev,
460 struct iio_chan_spec const *chan,
461 int val,
462 int val2,
463 long mask)
464{
465 struct ad7746_chip_info *chip = iio_priv(indio_dev);
466 int ret, reg;
467
83e416f4 468 switch (mask) {
c8a9f805 469 case IIO_CHAN_INFO_CALIBSCALE:
b1f567bd
JC
470 if (val != 1)
471 return -EINVAL;
83e416f4
MH
472
473 val = (val2 * 1024) / 15625;
474
475 switch (chan->type) {
476 case IIO_CAPACITANCE:
477 reg = AD7746_REG_CAP_GAINH;
478 break;
479 case IIO_VOLTAGE:
480 reg = AD7746_REG_VOLT_GAINH;
481 break;
482 default:
b1f567bd 483 return -EINVAL;
83e416f4
MH
484 }
485
b1f567bd 486 mutex_lock(&chip->lock);
95302e54 487 ret = i2c_smbus_write_word_swapped(chip->client, reg, val);
b1f567bd 488 mutex_unlock(&chip->lock);
83e416f4 489 if (ret < 0)
b1f567bd 490 return ret;
83e416f4 491
b1f567bd 492 return 0;
c8a9f805 493 case IIO_CHAN_INFO_CALIBBIAS:
b1f567bd
JC
494 if (val < 0 || val > 0xFFFF)
495 return -EINVAL;
496
497 mutex_lock(&chip->lock);
95302e54
HG
498 ret = i2c_smbus_write_word_swapped(chip->client,
499 AD7746_REG_CAP_OFFH, val);
b1f567bd 500 mutex_unlock(&chip->lock);
83e416f4 501 if (ret < 0)
b1f567bd 502 return ret;
83e416f4 503
b1f567bd 504 return 0;
c8a9f805 505 case IIO_CHAN_INFO_OFFSET:
2d72ead2 506 case IIO_CHAN_INFO_ZEROPOINT:
b1f567bd
JC
507 if (val < 0 || val > 43008000) /* 21pF */
508 return -EINVAL;
83e416f4 509
18a16b5e
HC
510 /*
511 * CAPDAC Scale = 21pF_typ / 127
83e416f4
MH
512 * CIN Scale = 8.192pF / 2^24
513 * Offset Scale = CAPDAC Scale / CIN Scale = 338646
bdddc22f 514 */
83e416f4
MH
515
516 val /= 338646;
b1f567bd 517 mutex_lock(&chip->lock);
77cb59a4 518 chip->capdac[chan->channel][chan->differential] = val > 0 ?
9eee2fc4 519 FIELD_PREP(AD7746_CAPDAC_DACP_MASK, val) | AD7746_CAPDAC_DACEN : 0;
83e416f4 520
6a7e4b04 521 ret = ad7746_set_capdac(chip, chan->channel);
b1f567bd
JC
522 if (ret < 0) {
523 mutex_unlock(&chip->lock);
524 return ret;
525 }
83e416f4
MH
526
527 chip->capdac_set = chan->channel;
b1f567bd 528 mutex_unlock(&chip->lock);
83e416f4 529
b1f567bd 530 return 0;
2296c062 531 case IIO_CHAN_INFO_SAMP_FREQ:
b1f567bd
JC
532 if (val2)
533 return -EINVAL;
2296c062
ERR
534
535 switch (chan->type) {
536 case IIO_CAPACITANCE:
b1f567bd 537 mutex_lock(&chip->lock);
2296c062 538 ret = ad7746_store_cap_filter_rate_setup(chip, val);
b1f567bd
JC
539 mutex_unlock(&chip->lock);
540 return ret;
2296c062 541 case IIO_VOLTAGE:
b1f567bd 542 mutex_lock(&chip->lock);
2296c062 543 ret = ad7746_store_vt_filter_rate_setup(chip, val);
b1f567bd
JC
544 mutex_unlock(&chip->lock);
545 return ret;
2296c062 546 default:
b1f567bd 547 return -EINVAL;
2296c062 548 }
83e416f4 549 default:
b1f567bd 550 return -EINVAL;
83e416f4 551 }
83e416f4
MH
552}
553
4b717201
JC
554static const int ad7746_v_samp_freq[] = { 50, 31, 16, 8, };
555static const int ad7746_cap_samp_freq[] = { 91, 84, 50, 26, 16, 13, 11, 9, };
556
557static int ad7746_read_avail(struct iio_dev *indio_dev,
558 struct iio_chan_spec const *chan, const int **vals,
559 int *type, int *length, long mask)
560{
561 if (mask != IIO_CHAN_INFO_SAMP_FREQ)
562 return -EINVAL;
563
564 switch (chan->type) {
565 case IIO_VOLTAGE:
566 *vals = ad7746_v_samp_freq;
567 *length = ARRAY_SIZE(ad7746_v_samp_freq);
568 break;
569 case IIO_CAPACITANCE:
570 *vals = ad7746_cap_samp_freq;
571 *length = ARRAY_SIZE(ad7746_cap_samp_freq);
572 break;
573 default:
574 return -EINVAL;
575 }
576 *type = IIO_VAL_INT;
577 return IIO_AVAIL_LIST;
578}
579
5d54564e
JC
580static int ad7746_read_channel(struct iio_dev *indio_dev,
581 struct iio_chan_spec const *chan,
582 int *val)
583{
584 struct ad7746_chip_info *chip = iio_priv(indio_dev);
585 int ret, delay;
586 u8 data[3];
587 u8 regval;
588
589 ret = ad7746_select_channel(indio_dev, chan);
590 if (ret < 0)
591 return ret;
592 delay = ret;
593
9eee2fc4
JC
594 regval = chip->config | FIELD_PREP(AD7746_CONF_MODE_MASK,
595 AD7746_CONF_MODE_SINGLE_CONV);
5d54564e
JC
596 ret = i2c_smbus_write_byte_data(chip->client, AD7746_REG_CFG, regval);
597 if (ret < 0)
598 return ret;
599
600 msleep(delay);
601 /* Now read the actual register */
9eee2fc4
JC
602 ret = i2c_smbus_read_i2c_block_data(chip->client,
603 ad7746_chan_info[chan->address].addr,
5d54564e
JC
604 sizeof(data), data);
605 if (ret < 0)
606 return ret;
607
2d72ead2
JC
608 /*
609 * Offset applied internally becaue the _offset userspace interface is
610 * needed for the CAP DACs which apply a controllable offset.
611 */
5d54564e
JC
612 *val = get_unaligned_be24(data) - 0x800000;
613
5d54564e
JC
614 return 0;
615}
616
83e416f4
MH
617static int ad7746_read_raw(struct iio_dev *indio_dev,
618 struct iio_chan_spec const *chan,
619 int *val, int *val2,
620 long mask)
621{
622 struct ad7746_chip_info *chip = iio_priv(indio_dev);
5d54564e
JC
623 int ret, idx;
624 u8 reg;
83e416f4 625
83e416f4 626 switch (mask) {
e33e0750 627 case IIO_CHAN_INFO_RAW:
b1f567bd 628 mutex_lock(&chip->lock);
5d54564e 629 ret = ad7746_read_channel(indio_dev, chan, val);
b1f567bd 630 mutex_unlock(&chip->lock);
83e416f4 631 if (ret < 0)
b1f567bd 632 return ret;
83e416f4 633
b1f567bd 634 return IIO_VAL_INT;
c8a9f805 635 case IIO_CHAN_INFO_CALIBSCALE:
83e416f4
MH
636 switch (chan->type) {
637 case IIO_CAPACITANCE:
638 reg = AD7746_REG_CAP_GAINH;
639 break;
640 case IIO_VOLTAGE:
641 reg = AD7746_REG_VOLT_GAINH;
642 break;
643 default:
b1f567bd 644 return -EINVAL;
83e416f4
MH
645 }
646
b1f567bd 647 mutex_lock(&chip->lock);
95302e54 648 ret = i2c_smbus_read_word_swapped(chip->client, reg);
b1f567bd 649 mutex_unlock(&chip->lock);
83e416f4 650 if (ret < 0)
b1f567bd 651 return ret;
83e416f4
MH
652 /* 1 + gain_val / 2^16 */
653 *val = 1;
95302e54 654 *val2 = (15625 * ret) / 1024;
83e416f4 655
b1f567bd 656 return IIO_VAL_INT_PLUS_MICRO;
c8a9f805 657 case IIO_CHAN_INFO_CALIBBIAS:
b1f567bd 658 mutex_lock(&chip->lock);
95302e54
HG
659 ret = i2c_smbus_read_word_swapped(chip->client,
660 AD7746_REG_CAP_OFFH);
b1f567bd 661 mutex_unlock(&chip->lock);
83e416f4 662 if (ret < 0)
b1f567bd 663 return ret;
95302e54 664 *val = ret;
83e416f4 665
b1f567bd 666 return IIO_VAL_INT;
c8a9f805 667 case IIO_CHAN_INFO_OFFSET:
2d72ead2 668 case IIO_CHAN_INFO_ZEROPOINT:
9eee2fc4
JC
669 *val = FIELD_GET(AD7746_CAPDAC_DACP_MASK,
670 chip->capdac[chan->channel][chan->differential]) * 338646;
83e416f4 671
b1f567bd 672 return IIO_VAL_INT;
c8a9f805 673 case IIO_CHAN_INFO_SCALE:
83e416f4
MH
674 switch (chan->type) {
675 case IIO_CAPACITANCE:
676 /* 8.192pf / 2^24 */
83e416f4 677 *val = 0;
4f9be985 678 *val2 = 488;
b1f567bd 679 return IIO_VAL_INT_PLUS_NANO;
83e416f4
MH
680 case IIO_VOLTAGE:
681 /* 1170mV / 2^23 */
4f9be985 682 *val = 1170;
104827ec
JC
683 if (chan->channel == 1)
684 *val *= 6;
4f9be985 685 *val2 = 23;
b1f567bd 686 return IIO_VAL_FRACTIONAL_LOG2;
431e9147
JC
687 case IIO_TEMP:
688 *val = 125;
689 *val2 = 8;
690 return IIO_VAL_FRACTIONAL_LOG2;
83e416f4 691 default:
b1f567bd 692 return -EINVAL;
83e416f4 693 }
2296c062
ERR
694 case IIO_CHAN_INFO_SAMP_FREQ:
695 switch (chan->type) {
696 case IIO_CAPACITANCE:
9eee2fc4 697 idx = FIELD_GET(AD7746_CONF_CAPFS_MASK, chip->config);
579d5425 698 *val = ad7746_cap_filter_rate_table[idx][0];
b1f567bd 699 return IIO_VAL_INT;
2296c062 700 case IIO_VOLTAGE:
9eee2fc4 701 idx = FIELD_GET(AD7746_CONF_VTFS_MASK, chip->config);
579d5425 702 *val = ad7746_vt_filter_rate_table[idx][0];
b1f567bd 703 return IIO_VAL_INT;
2296c062 704 default:
b1f567bd 705 return -EINVAL;
2296c062 706 }
83e416f4 707 default:
b1f567bd 708 return -EINVAL;
73327b4c 709 }
83e416f4
MH
710}
711
712static const struct iio_info ad7746_info = {
713 .attrs = &ad7746_attribute_group,
95d73c61 714 .read_raw = ad7746_read_raw,
4b717201 715 .read_avail = ad7746_read_avail,
95d73c61 716 .write_raw = ad7746_write_raw,
83e416f4
MH
717};
718
9b1cd21e 719static int ad7746_probe(struct i2c_client *client)
83e416f4 720{
9b1cd21e 721 const struct i2c_device_id *id = i2c_client_get_device_id(client);
bbd125f8 722 struct device *dev = &client->dev;
83e416f4
MH
723 struct ad7746_chip_info *chip;
724 struct iio_dev *indio_dev;
83e416f4 725 unsigned char regval = 0;
bbd125f8 726 unsigned int vdd_permille;
842b1722 727 int ret;
83e416f4 728
0eab65c6
SK
729 indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*chip));
730 if (!indio_dev)
731 return -ENOMEM;
6d6c7609 732
83e416f4 733 chip = iio_priv(indio_dev);
9854a1b5 734 mutex_init(&chip->lock);
83e416f4
MH
735
736 chip->client = client;
737 chip->capdac_set = -1;
738
83e416f4 739 indio_dev->name = id->name;
83e416f4
MH
740 indio_dev->info = &ad7746_info;
741 indio_dev->channels = ad7746_channels;
742 if (id->driver_data == 7746)
743 indio_dev->num_channels = ARRAY_SIZE(ad7746_channels);
744 else
745 indio_dev->num_channels = ARRAY_SIZE(ad7746_channels) - 2;
83e416f4
MH
746 indio_dev->modes = INDIO_DIRECT_MODE;
747
bbd125f8
LS
748 if (device_property_read_bool(dev, "adi,exca-output-en")) {
749 if (device_property_read_bool(dev, "adi,exca-output-invert"))
750 regval |= AD7746_EXCSETUP_NEXCA;
751 else
752 regval |= AD7746_EXCSETUP_EXCA;
753 }
83e416f4 754
bbd125f8
LS
755 if (device_property_read_bool(dev, "adi,excb-output-en")) {
756 if (device_property_read_bool(dev, "adi,excb-output-invert"))
757 regval |= AD7746_EXCSETUP_NEXCB;
758 else
759 regval |= AD7746_EXCSETUP_EXCB;
760 }
83e416f4 761
bbd125f8
LS
762 ret = device_property_read_u32(dev, "adi,excitation-vdd-permille",
763 &vdd_permille);
764 if (!ret) {
765 switch (vdd_permille) {
766 case 125:
9eee2fc4 767 regval |= FIELD_PREP(AD7746_EXCSETUP_EXCLVL_MASK, 0);
bbd125f8
LS
768 break;
769 case 250:
9eee2fc4 770 regval |= FIELD_PREP(AD7746_EXCSETUP_EXCLVL_MASK, 1);
bbd125f8
LS
771 break;
772 case 375:
9eee2fc4 773 regval |= FIELD_PREP(AD7746_EXCSETUP_EXCLVL_MASK, 2);
bbd125f8
LS
774 break;
775 case 500:
9eee2fc4 776 regval |= FIELD_PREP(AD7746_EXCSETUP_EXCLVL_MASK, 3);
bbd125f8
LS
777 break;
778 default:
779 break;
780 }
83e416f4
MH
781 }
782
6d6c7609
JC
783 ret = i2c_smbus_write_byte_data(chip->client, AD7746_REG_EXC_SETUP,
784 regval);
83e416f4 785 if (ret < 0)
0eab65c6 786 return ret;
83e416f4 787
7d3049fb 788 return devm_iio_device_register(indio_dev->dev.parent, indio_dev);
83e416f4
MH
789}
790
83e416f4
MH
791static const struct i2c_device_id ad7746_id[] = {
792 { "ad7745", 7745 },
793 { "ad7746", 7746 },
794 { "ad7747", 7747 },
795 {}
796};
83e416f4
MH
797MODULE_DEVICE_TABLE(i2c, ad7746_id);
798
094c52db
JS
799static const struct of_device_id ad7746_of_match[] = {
800 { .compatible = "adi,ad7745" },
801 { .compatible = "adi,ad7746" },
802 { .compatible = "adi,ad7747" },
803 { },
804};
094c52db
JS
805MODULE_DEVICE_TABLE(of, ad7746_of_match);
806
83e416f4
MH
807static struct i2c_driver ad7746_driver = {
808 .driver = {
809 .name = KBUILD_MODNAME,
094c52db 810 .of_match_table = ad7746_of_match,
83e416f4 811 },
7cf15f42 812 .probe = ad7746_probe,
83e416f4
MH
813 .id_table = ad7746_id,
814};
6e5af184 815module_i2c_driver(ad7746_driver);
83e416f4 816
9920ed25 817MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
83e416f4
MH
818MODULE_DESCRIPTION("Analog Devices AD7746/5/7 capacitive sensor driver");
819MODULE_LICENSE("GPL v2");