Merge branch 'next-tpm' of git://git.kernel.org/pub/scm/linux/kernel/git/jmorris...
[linux-2.6-block.git] / drivers / ide / sl82c105.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * SL82C105/Winbond 553 IDE driver
3 *
4 * Maintainer unknown.
5 *
6 * Drive tuning added from Rebel.com's kernel sources
7 * -- Russell King (15/11/98) linux@arm.linux.org.uk
8 *
9 * Merge in Russell's HW workarounds, fix various problems
10 * with the timing registers setup.
11 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
e93df705 12 *
75c2d7d7 13 * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
6ae8b1ef 14 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
15 */
16
1da177e4
LT
17#include <linux/types.h>
18#include <linux/module.h>
19#include <linux/kernel.h>
1da177e4
LT
20#include <linux/pci.h>
21#include <linux/ide.h>
22
23#include <asm/io.h>
1da177e4 24
ced3ec8a
BZ
25#define DRV_NAME "sl82c105"
26
1da177e4
LT
27/*
28 * SL82C105 PCI config register 0x40 bits.
29 */
30#define CTRL_IDE_IRQB (1 << 30)
31#define CTRL_IDE_IRQA (1 << 28)
32#define CTRL_LEGIRQ (1 << 11)
33#define CTRL_P1F16 (1 << 5)
34#define CTRL_P1EN (1 << 4)
35#define CTRL_P0F16 (1 << 1)
36#define CTRL_P0EN (1 << 0)
37
38/*
e93df705
SS
39 * Convert a PIO mode and cycle time to the required on/off times
40 * for the interface. This has protection against runaway timings.
1da177e4 41 */
7dd00083 42static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
1da177e4 43{
3f847571 44 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
e93df705 45 unsigned int cmd_on, cmd_off;
2229833c 46 u8 iordy = 0;
1da177e4 47
3f847571 48 cmd_on = (t->active + 29) / 30;
7dd00083 49 cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
1da177e4 50
1da177e4
LT
51 if (cmd_on == 0)
52 cmd_on = 1;
53
1da177e4
LT
54 if (cmd_off == 0)
55 cmd_off = 1;
56
c9ef59ff 57 if (ide_pio_need_iordy(drive, pio))
2229833c
BZ
58 iordy = 0x40;
59
60 return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
1da177e4
LT
61}
62
63/*
e93df705 64 * Configure the chipset for PIO mode.
1da177e4 65 */
e085b3ca 66static void sl82c105_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
1da177e4 67{
e085b3ca 68 struct pci_dev *dev = to_pci_dev(hwif->dev);
5bfb151f 69 unsigned long timings = (unsigned long)ide_get_drivedata(drive);
e93df705 70 int reg = 0x44 + drive->dn * 4;
e93df705 71 u16 drv_ctrl;
e085b3ca 72 const u8 pio = drive->pio_mode - XFER_PIO_0;
1da177e4 73
7dd00083 74 drv_ctrl = get_pio_timings(drive, pio);
46cedc9b
SS
75
76 /*
77 * Store the PIO timings so that we can restore them
78 * in case DMA will be turned off...
79 */
5bfb151f
JR
80 timings &= 0xffff0000;
81 timings |= drv_ctrl;
82 ide_set_drivedata(drive, (void *)timings);
1da177e4 83
6ae8b1ef
BZ
84 pci_write_config_word(dev, reg, drv_ctrl);
85 pci_read_config_word (dev, reg, &drv_ctrl);
e93df705
SS
86
87 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
7dd00083
BZ
88 ide_xfer_verbose(pio + XFER_PIO_0),
89 ide_pio_cycle_time(drive, pio), drv_ctrl);
1da177e4
LT
90}
91
46cedc9b 92/*
88b2b32b 93 * Configure the chipset for DMA mode.
46cedc9b 94 */
8776168c 95static void sl82c105_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
46cedc9b
SS
96{
97 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
5bfb151f 98 unsigned long timings = (unsigned long)ide_get_drivedata(drive);
46cedc9b 99 u16 drv_ctrl;
8776168c 100 const u8 speed = drive->dma_mode;
46cedc9b 101
4db90a14 102 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
46cedc9b 103
4db90a14
BZ
104 /*
105 * Store the DMA timings so that we can actually program
106 * them when DMA will be turned on...
107 */
5bfb151f
JR
108 timings &= 0x0000ffff;
109 timings |= (unsigned long)drv_ctrl << 16;
110 ide_set_drivedata(drive, (void *)timings);
46cedc9b
SS
111}
112
3779f818
SS
113static int sl82c105_test_irq(ide_hwif_t *hwif)
114{
115 struct pci_dev *dev = to_pci_dev(hwif->dev);
116 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
117
118 pci_read_config_dword(dev, 0x40, &val);
119
120 return (val & mask) ? 1 : 0;
121}
122
1da177e4
LT
123/*
124 * The SL82C105 holds off all IDE interrupts while in DMA mode until
125 * all DMA activity is completed. Sometimes this causes problems (eg,
126 * when the drive wants to report an error condition).
127 *
128 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
129 * state machine. We need to kick this to work around various bugs.
130 */
131static inline void sl82c105_reset_host(struct pci_dev *dev)
132{
133 u16 val;
134
135 pci_read_config_word(dev, 0x7e, &val);
136 pci_write_config_word(dev, 0x7e, val | (1 << 2));
137 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
138}
139
140/*
141 * If we get an IRQ timeout, it might be that the DMA state machine
142 * got confused. Fix from Todd Inglett. Details from Winbond.
143 *
144 * This function is called when the IDE timer expires, the drive
145 * indicates that it is READY, and we were waiting for DMA to complete.
146 */
841d2a9b 147static void sl82c105_dma_lost_irq(ide_drive_t *drive)
1da177e4 148{
898ec223 149 ide_hwif_t *hwif = drive->hwif;
36501650 150 struct pci_dev *dev = to_pci_dev(hwif->dev);
688a87d1
SS
151 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
152 u8 dma_cmd;
1da177e4 153
75c2d7d7 154 printk(KERN_WARNING "sl82c105: lost IRQ, resetting host\n");
1da177e4
LT
155
156 /*
157 * Check the raw interrupt from the drive.
158 */
159 pci_read_config_dword(dev, 0x40, &val);
160 if (val & mask)
75c2d7d7
SS
161 printk(KERN_INFO "sl82c105: drive was requesting IRQ, "
162 "but host lost it\n");
1da177e4
LT
163
164 /*
165 * Was DMA enabled? If so, disable it - we're resetting the
166 * host. The IDE layer will be handling the drive for us.
167 */
cab7f8ed 168 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
688a87d1 169 if (dma_cmd & 1) {
cab7f8ed 170 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
75c2d7d7 171 printk(KERN_INFO "sl82c105: DMA was enabled\n");
1da177e4
LT
172 }
173
174 sl82c105_reset_host(dev);
1da177e4
LT
175}
176
177/*
178 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
179 * Winbond recommend that the DMA state machine is reset prior to
180 * setting the bus master DMA enable bit.
181 *
182 * The generic IDE core will have disabled the BMEN bit before this
183 * function is called.
184 */
688a87d1 185static void sl82c105_dma_start(ide_drive_t *drive)
1da177e4 186{
898ec223 187 ide_hwif_t *hwif = drive->hwif;
36501650 188 struct pci_dev *dev = to_pci_dev(hwif->dev);
6ae8b1ef
BZ
189 int reg = 0x44 + drive->dn * 4;
190
5bfb151f
JR
191 pci_write_config_word(dev, reg,
192 (unsigned long)ide_get_drivedata(drive) >> 16);
1da177e4
LT
193
194 sl82c105_reset_host(dev);
195 ide_dma_start(drive);
196}
197
35c9b4da 198static void sl82c105_dma_clear(ide_drive_t *drive)
1da177e4 199{
36501650
BZ
200 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
201
36501650 202 sl82c105_reset_host(dev);
1da177e4
LT
203}
204
6ae8b1ef 205static int sl82c105_dma_end(ide_drive_t *drive)
1da177e4 206{
36501650 207 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
e93df705 208 int reg = 0x44 + drive->dn * 4;
f9288e15 209 int ret = ide_dma_end(drive);
7469aaf6 210
5bfb151f
JR
211 pci_write_config_word(dev, reg,
212 (unsigned long)ide_get_drivedata(drive));
e93df705 213
6ae8b1ef 214 return ret;
1da177e4
LT
215}
216
1da177e4
LT
217/*
218 * ATA reset will clear the 16 bits mode in the control
08590556 219 * register, we need to reprogram it
1da177e4
LT
220 */
221static void sl82c105_resetproc(ide_drive_t *drive)
222{
36501650 223 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
1da177e4
LT
224 u32 val;
225
1da177e4 226 pci_read_config_dword(dev, 0x40, &val);
08590556
BZ
227 val |= (CTRL_P1F16 | CTRL_P0F16);
228 pci_write_config_dword(dev, 0x40, val);
1da177e4 229}
1da177e4
LT
230
231/*
232 * Return the revision of the Winbond bridge
233 * which this function is part of.
234 */
6c610641 235static u8 sl82c105_bridge_revision(struct pci_dev *dev)
1da177e4
LT
236{
237 struct pci_dev *bridge;
1da177e4
LT
238
239 /*
240 * The bridge should be part of the same device, but function 0.
241 */
8c016394
SK
242 bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus),
243 dev->bus->number,
244 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
1da177e4
LT
245 if (!bridge)
246 return -1;
247
248 /*
249 * Make sure it is a Winbond 553 and is an ISA bridge.
250 */
251 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
252 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
640b31bf
AC
253 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
254 pci_dev_put(bridge);
1da177e4 255 return -1;
640b31bf 256 }
1da177e4
LT
257 /*
258 * We need to find function 0's revision, not function 1
259 */
640b31bf 260 pci_dev_put(bridge);
1da177e4 261
44c10138 262 return bridge->revision;
1da177e4
LT
263}
264
265/*
266 * Enable the PCI device
267 *
268 * --BenH: It's arch fixup code that should enable channels that
269 * have not been enabled by firmware. I decided we can still enable
270 * channel 0 here at least, but channel 1 has to be enabled by
271 * firmware or arch code. We still set both to 16 bits mode.
272 */
2ed0ef54 273static int init_chipset_sl82c105(struct pci_dev *dev)
1da177e4
LT
274{
275 u32 val;
276
1da177e4
LT
277 pci_read_config_dword(dev, 0x40, &val);
278 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
279 pci_write_config_dword(dev, 0x40, val);
280
2ed0ef54 281 return 0;
1da177e4
LT
282}
283
ac95beed
BZ
284static const struct ide_port_ops sl82c105_port_ops = {
285 .set_pio_mode = sl82c105_set_pio_mode,
286 .set_dma_mode = sl82c105_set_dma_mode,
287 .resetproc = sl82c105_resetproc,
3779f818 288 .test_irq = sl82c105_test_irq,
ac95beed
BZ
289};
290
f37afdac
BZ
291static const struct ide_dma_ops sl82c105_dma_ops = {
292 .dma_host_set = ide_dma_host_set,
293 .dma_setup = ide_dma_setup,
5e37bdc0
BZ
294 .dma_start = sl82c105_dma_start,
295 .dma_end = sl82c105_dma_end,
f37afdac 296 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 297 .dma_lost_irq = sl82c105_dma_lost_irq,
22117d6e 298 .dma_timer_expiry = ide_dma_sff_timer_expiry,
35c9b4da 299 .dma_clear = sl82c105_dma_clear,
592b5315 300 .dma_sff_read_status = ide_dma_sff_read_status,
5e37bdc0
BZ
301};
302
fe31edc8 303static const struct ide_port_info sl82c105_chipset = {
ced3ec8a 304 .name = DRV_NAME,
1da177e4 305 .init_chipset = init_chipset_sl82c105,
1da177e4 306 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
ac95beed 307 .port_ops = &sl82c105_port_ops,
5e37bdc0 308 .dma_ops = &sl82c105_dma_ops,
caea7602
BZ
309 .host_flags = IDE_HFLAG_IO_32BIT |
310 IDE_HFLAG_UNMASK_IRQS |
1fd18905 311 IDE_HFLAG_SERIALIZE_DMA |
5e71d9c5 312 IDE_HFLAG_NO_AUTODMA,
4099d143 313 .pio_mask = ATA_PIO5,
6c610641 314 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
315};
316
fe31edc8 317static int sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1da177e4 318{
6c610641
BZ
319 struct ide_port_info d = sl82c105_chipset;
320 u8 rev = sl82c105_bridge_revision(dev);
321
322 if (rev <= 5) {
323 /*
324 * Never ever EVER under any circumstances enable
325 * DMA when the bridge is this old.
326 */
ced3ec8a 327 printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
6c610641 328 "revision %d, BM-DMA disabled\n", rev);
5e37bdc0 329 d.dma_ops = NULL;
6c610641 330 d.mwdma_mask = 0;
1fd18905 331 d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
6c610641
BZ
332 }
333
6cdf6eb3 334 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
335}
336
9cbcc5e3
BZ
337static const struct pci_device_id sl82c105_pci_tbl[] = {
338 { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
1da177e4
LT
339 { 0, },
340};
341MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
342
a9ab09e2 343static struct pci_driver sl82c105_pci_driver = {
1da177e4
LT
344 .name = "W82C105_IDE",
345 .id_table = sl82c105_pci_tbl,
346 .probe = sl82c105_init_one,
6ce71998 347 .remove = ide_pci_remove,
feb22b7f
BZ
348 .suspend = ide_pci_suspend,
349 .resume = ide_pci_resume,
1da177e4
LT
350};
351
82ab1eec 352static int __init sl82c105_ide_init(void)
1da177e4 353{
a9ab09e2 354 return ide_pci_register_driver(&sl82c105_pci_driver);
1da177e4
LT
355}
356
6ce71998
BZ
357static void __exit sl82c105_ide_exit(void)
358{
a9ab09e2 359 pci_unregister_driver(&sl82c105_pci_driver);
6ce71998
BZ
360}
361
1da177e4 362module_init(sl82c105_ide_init);
6ce71998 363module_exit(sl82c105_ide_exit);
1da177e4
LT
364
365MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
366MODULE_LICENSE("GPL");