mm: update get_user_pages_longterm to migrate pages allocated from CMA region
[linux-2.6-block.git] / drivers / ide / pmac.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Support for IDE interfaces on PowerMacs.
58f189fc 3 *
1da177e4
LT
4 * These IDE interfaces are memory-mapped and have a DBDMA channel
5 * for doing DMA.
6 *
7 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
8a97206e 8 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 * Some code taken from drivers/ide/ide-dma.c:
16 *
17 * Copyright (c) 1995-1998 Mark Lord
18 *
19 * TODO: - Use pre-calculated (kauai) timing tables all the time and
20 * get rid of the "rounded" tables used previously, so we have the
21 * same table format for all controllers and can then just have one
22 * big table
23 *
24 */
1da177e4
LT
25#include <linux/types.h>
26#include <linux/kernel.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/delay.h>
29#include <linux/ide.h>
30#include <linux/notifier.h>
bff7832d 31#include <linux/module.h>
1da177e4
LT
32#include <linux/reboot.h>
33#include <linux/pci.h>
34#include <linux/adb.h>
35#include <linux/pmu.h>
36#include <linux/scatterlist.h>
5a0e3ad6 37#include <linux/slab.h>
1da177e4
LT
38
39#include <asm/prom.h>
40#include <asm/io.h>
41#include <asm/dbdma.h>
42#include <asm/ide.h>
1da177e4
LT
43#include <asm/machdep.h>
44#include <asm/pmac_feature.h>
45#include <asm/sections.h>
46#include <asm/irq.h>
1da177e4 47#include <asm/mediabay.h>
1da177e4 48
b36ba532
BZ
49#define DRV_NAME "ide-pmac"
50
1da177e4
LT
51#undef IDE_PMAC_DEBUG
52
53#define DMA_WAIT_TIMEOUT 50
54
55typedef struct pmac_ide_hwif {
56 unsigned long regbase;
57 int irq;
58 int kind;
59 int aapl_bus_id;
1da177e4
LT
60 unsigned broken_dma : 1;
61 unsigned broken_dma_warn : 1;
62 struct device_node* node;
63 struct macio_dev *mdev;
64 u32 timings[4];
65 volatile u32 __iomem * *kauai_fcr;
d58b0c39
BH
66 ide_hwif_t *hwif;
67
1da177e4
LT
68 /* Those fields are duplicating what is in hwif. We currently
69 * can't use the hwif ones because of some assumptions that are
70 * beeing done by the generic code about the kind of dma controller
71 * and format of the dma table. This will have to be fixed though.
72 */
73 volatile struct dbdma_regs __iomem * dma_regs;
74 struct dbdma_cmd* dma_table_cpu;
1da177e4
LT
75} pmac_ide_hwif_t;
76
1da177e4
LT
77enum {
78 controller_ohare, /* OHare based */
79 controller_heathrow, /* Heathrow/Paddington */
80 controller_kl_ata3, /* KeyLargo ATA-3 */
81 controller_kl_ata4, /* KeyLargo ATA-4 */
82 controller_un_ata6, /* UniNorth2 ATA-6 */
83 controller_k2_ata6, /* K2 ATA-6 */
84 controller_sh_ata6, /* Shasta ATA-6 */
85};
86
87static const char* model_name[] = {
88 "OHare ATA", /* OHare based */
89 "Heathrow ATA", /* Heathrow/Paddington */
90 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
91 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
92 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
93 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
94 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
95};
96
97/*
98 * Extra registers, both 32-bit little-endian
99 */
100#define IDE_TIMING_CONFIG 0x200
101#define IDE_INTERRUPT 0x300
102
103/* Kauai (U2) ATA has different register setup */
104#define IDE_KAUAI_PIO_CONFIG 0x200
105#define IDE_KAUAI_ULTRA_CONFIG 0x210
106#define IDE_KAUAI_POLL_CONFIG 0x220
107
108/*
109 * Timing configuration register definitions
110 */
111
112/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
113#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
114#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
115#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
116#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
117
118/* 133Mhz cell, found in shasta.
119 * See comments about 100 Mhz Uninorth 2...
120 * Note that PIO_MASK and MDMA_MASK seem to overlap
121 */
122#define TR_133_PIOREG_PIO_MASK 0xff000fff
123#define TR_133_PIOREG_MDMA_MASK 0x00fff800
124#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
125#define TR_133_UDMAREG_UDMA_EN 0x00000001
126
127/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
128 * this one yet, it appears as a pci device (106b/0033) on uninorth
129 * internal PCI bus and it's clock is controlled like gem or fw. It
130 * appears to be an evolution of keylargo ATA4 with a timing register
131 * extended to 2 32bits registers and a similar DBDMA channel. Other
132 * registers seem to exist but I can't tell much about them.
133 *
134 * So far, I'm using pre-calculated tables for this extracted from
135 * the values used by the MacOS X driver.
136 *
137 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
138 * register controls the UDMA timings. At least, it seems bit 0
139 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
140 * cycle time in units of 10ns. Bits 8..15 are used by I don't
141 * know their meaning yet
142 */
143#define TR_100_PIOREG_PIO_MASK 0xff000fff
144#define TR_100_PIOREG_MDMA_MASK 0x00fff000
145#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
146#define TR_100_UDMAREG_UDMA_EN 0x00000001
147
148
149/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
150 * 40 connector cable and to 4 on 80 connector one.
151 * Clock unit is 15ns (66Mhz)
152 *
153 * 3 Values can be programmed:
154 * - Write data setup, which appears to match the cycle time. They
155 * also call it DIOW setup.
156 * - Ready to pause time (from spec)
157 * - Address setup. That one is weird. I don't see where exactly
158 * it fits in UDMA cycles, I got it's name from an obscure piece
159 * of commented out code in Darwin. They leave it to 0, we do as
160 * well, despite a comment that would lead to think it has a
161 * min value of 45ns.
162 * Apple also add 60ns to the write data setup (or cycle time ?) on
163 * reads.
164 */
165#define TR_66_UDMA_MASK 0xfff00000
166#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
167#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
168#define TR_66_UDMA_ADDRSETUP_SHIFT 29
169#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
170#define TR_66_UDMA_RDY2PAUS_SHIFT 25
171#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
172#define TR_66_UDMA_WRDATASETUP_SHIFT 21
173#define TR_66_MDMA_MASK 0x000ffc00
174#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
175#define TR_66_MDMA_RECOVERY_SHIFT 15
176#define TR_66_MDMA_ACCESS_MASK 0x00007c00
177#define TR_66_MDMA_ACCESS_SHIFT 10
178#define TR_66_PIO_MASK 0x000003ff
179#define TR_66_PIO_RECOVERY_MASK 0x000003e0
180#define TR_66_PIO_RECOVERY_SHIFT 5
181#define TR_66_PIO_ACCESS_MASK 0x0000001f
182#define TR_66_PIO_ACCESS_SHIFT 0
183
184/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
185 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
186 *
187 * The access time and recovery time can be programmed. Some older
188 * Darwin code base limit OHare to 150ns cycle time. I decided to do
189 * the same here fore safety against broken old hardware ;)
190 * The HalfTick bit, when set, adds half a clock (15ns) to the access
191 * time and removes one from recovery. It's not supported on KeyLargo
192 * implementation afaik. The E bit appears to be set for PIO mode 0 and
193 * is used to reach long timings used in this mode.
194 */
195#define TR_33_MDMA_MASK 0x003ff800
196#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
197#define TR_33_MDMA_RECOVERY_SHIFT 16
198#define TR_33_MDMA_ACCESS_MASK 0x0000f800
199#define TR_33_MDMA_ACCESS_SHIFT 11
200#define TR_33_MDMA_HALFTICK 0x00200000
201#define TR_33_PIO_MASK 0x000007ff
202#define TR_33_PIO_E 0x00000400
203#define TR_33_PIO_RECOVERY_MASK 0x000003e0
204#define TR_33_PIO_RECOVERY_SHIFT 5
205#define TR_33_PIO_ACCESS_MASK 0x0000001f
206#define TR_33_PIO_ACCESS_SHIFT 0
207
208/*
209 * Interrupt register definitions
210 */
211#define IDE_INTR_DMA 0x80000000
212#define IDE_INTR_DEVICE 0x40000000
213
214/*
215 * FCR Register on Kauai. Not sure what bit 0x4 is ...
216 */
217#define KAUAI_FCR_UATA_MAGIC 0x00000004
218#define KAUAI_FCR_UATA_RESET_N 0x00000002
219#define KAUAI_FCR_UATA_ENABLE 0x00000001
220
1da177e4
LT
221/* Rounded Multiword DMA timings
222 *
223 * I gave up finding a generic formula for all controller
224 * types and instead, built tables based on timing values
225 * used by Apple in Darwin's implementation.
226 */
227struct mdma_timings_t {
228 int accessTime;
229 int recoveryTime;
230 int cycleTime;
231};
232
aacaf9bd 233struct mdma_timings_t mdma_timings_33[] =
1da177e4
LT
234{
235 { 240, 240, 480 },
236 { 180, 180, 360 },
237 { 135, 135, 270 },
238 { 120, 120, 240 },
239 { 105, 105, 210 },
240 { 90, 90, 180 },
241 { 75, 75, 150 },
242 { 75, 45, 120 },
243 { 0, 0, 0 }
244};
245
aacaf9bd 246struct mdma_timings_t mdma_timings_33k[] =
1da177e4
LT
247{
248 { 240, 240, 480 },
249 { 180, 180, 360 },
250 { 150, 150, 300 },
251 { 120, 120, 240 },
252 { 90, 120, 210 },
253 { 90, 90, 180 },
254 { 90, 60, 150 },
255 { 90, 30, 120 },
256 { 0, 0, 0 }
257};
258
aacaf9bd 259struct mdma_timings_t mdma_timings_66[] =
1da177e4
LT
260{
261 { 240, 240, 480 },
262 { 180, 180, 360 },
263 { 135, 135, 270 },
264 { 120, 120, 240 },
265 { 105, 105, 210 },
266 { 90, 90, 180 },
267 { 90, 75, 165 },
268 { 75, 45, 120 },
269 { 0, 0, 0 }
270};
271
272/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
273struct {
274 int addrSetup; /* ??? */
275 int rdy2pause;
276 int wrDataSetup;
aacaf9bd 277} kl66_udma_timings[] =
1da177e4
LT
278{
279 { 0, 180, 120 }, /* Mode 0 */
280 { 0, 150, 90 }, /* 1 */
281 { 0, 120, 60 }, /* 2 */
282 { 0, 90, 45 }, /* 3 */
283 { 0, 90, 30 } /* 4 */
284};
285
286/* UniNorth 2 ATA/100 timings */
287struct kauai_timing {
288 int cycle_time;
289 u32 timing_reg;
290};
291
aacaf9bd 292static struct kauai_timing kauai_pio_timings[] =
1da177e4
LT
293{
294 { 930 , 0x08000fff },
295 { 600 , 0x08000a92 },
296 { 383 , 0x0800060f },
297 { 360 , 0x08000492 },
298 { 330 , 0x0800048f },
299 { 300 , 0x080003cf },
300 { 270 , 0x080003cc },
301 { 240 , 0x0800038b },
302 { 239 , 0x0800030c },
303 { 180 , 0x05000249 },
c15d5d43
BZ
304 { 120 , 0x04000148 },
305 { 0 , 0 },
1da177e4
LT
306};
307
aacaf9bd 308static struct kauai_timing kauai_mdma_timings[] =
1da177e4
LT
309{
310 { 1260 , 0x00fff000 },
311 { 480 , 0x00618000 },
312 { 360 , 0x00492000 },
313 { 270 , 0x0038e000 },
314 { 240 , 0x0030c000 },
315 { 210 , 0x002cb000 },
316 { 180 , 0x00249000 },
317 { 150 , 0x00209000 },
318 { 120 , 0x00148000 },
319 { 0 , 0 },
320};
321
aacaf9bd 322static struct kauai_timing kauai_udma_timings[] =
1da177e4
LT
323{
324 { 120 , 0x000070c0 },
325 { 90 , 0x00005d80 },
326 { 60 , 0x00004a60 },
327 { 45 , 0x00003a50 },
328 { 30 , 0x00002a30 },
329 { 20 , 0x00002921 },
330 { 0 , 0 },
331};
332
aacaf9bd 333static struct kauai_timing shasta_pio_timings[] =
1da177e4
LT
334{
335 { 930 , 0x08000fff },
336 { 600 , 0x0A000c97 },
337 { 383 , 0x07000712 },
338 { 360 , 0x040003cd },
339 { 330 , 0x040003cd },
340 { 300 , 0x040003cd },
341 { 270 , 0x040003cd },
342 { 240 , 0x040003cd },
343 { 239 , 0x040003cd },
344 { 180 , 0x0400028b },
c15d5d43
BZ
345 { 120 , 0x0400010a },
346 { 0 , 0 },
1da177e4
LT
347};
348
aacaf9bd 349static struct kauai_timing shasta_mdma_timings[] =
1da177e4
LT
350{
351 { 1260 , 0x00fff000 },
352 { 480 , 0x00820800 },
353 { 360 , 0x00820800 },
354 { 270 , 0x00820800 },
355 { 240 , 0x00820800 },
356 { 210 , 0x00820800 },
357 { 180 , 0x00820800 },
358 { 150 , 0x0028b000 },
359 { 120 , 0x001ca000 },
360 { 0 , 0 },
361};
362
aacaf9bd 363static struct kauai_timing shasta_udma133_timings[] =
1da177e4
LT
364{
365 { 120 , 0x00035901, },
366 { 90 , 0x000348b1, },
367 { 60 , 0x00033881, },
368 { 45 , 0x00033861, },
369 { 30 , 0x00033841, },
370 { 20 , 0x00033031, },
371 { 15 , 0x00033021, },
372 { 0 , 0 },
373};
374
375
376static inline u32
377kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
378{
379 int i;
380
381 for (i=0; table[i].cycle_time; i++)
382 if (cycle_time > table[i+1].cycle_time)
383 return table[i].timing_reg;
90a87ea4 384 BUG();
1da177e4
LT
385 return 0;
386}
387
388/* allow up to 256 DBDMA commands per xfer */
389#define MAX_DCMDS 256
390
391/*
392 * Wait 1s for disk to answer on IDE bus after a hard reset
393 * of the device (via GPIO/FCR).
394 *
395 * Some devices seem to "pollute" the bus even after dropping
396 * the BSY bit (typically some combo drives slave on the UDMA
397 * bus) after a hard reset. Since we hard reset all drives on
398 * KeyLargo ATA66, we have to keep that delay around. I may end
399 * up not hard resetting anymore on these and keep the delay only
400 * for older interfaces instead (we have to reset when coming
401 * from MacOS...) --BenH.
402 */
403#define IDE_WAKEUP_DELAY (1*HZ)
404
0d071922 405static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
1da177e4 406
23579a2a 407#define PMAC_IDE_REG(x) \
4c3032d8 408 ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
1da177e4
LT
409
410/*
411 * Apply the timings of the proper unit (master/slave) to the shared
412 * timing register when selecting that unit. This version is for
413 * ASICs with a single timing register
414 */
abb596b2 415static void pmac_ide_apply_timings(ide_drive_t *drive)
1da177e4 416{
7b8797ac 417 ide_hwif_t *hwif = drive->hwif;
58e48be7 418 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4 419
123995b9 420 if (drive->dn & 1)
1da177e4
LT
421 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
422 else
423 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
424 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
425}
426
427/*
428 * Apply the timings of the proper unit (master/slave) to the shared
429 * timing register when selecting that unit. This version is for
430 * ASICs with a dual timing register (Kauai)
431 */
abb596b2 432static void pmac_ide_kauai_apply_timings(ide_drive_t *drive)
1da177e4 433{
7b8797ac 434 ide_hwif_t *hwif = drive->hwif;
58e48be7 435 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4 436
123995b9 437 if (drive->dn & 1) {
1da177e4
LT
438 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
439 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
440 } else {
441 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
442 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
443 }
444 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
445}
446
447/*
448 * Force an update of controller timing values for a given drive
449 */
aacaf9bd 450static void
1da177e4
LT
451pmac_ide_do_update_timings(ide_drive_t *drive)
452{
7b8797ac 453 ide_hwif_t *hwif = drive->hwif;
58e48be7 454 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4 455
1da177e4
LT
456 if (pmif->kind == controller_sh_ata6 ||
457 pmif->kind == controller_un_ata6 ||
458 pmif->kind == controller_k2_ata6)
abb596b2 459 pmac_ide_kauai_apply_timings(drive);
1da177e4 460 else
abb596b2
SS
461 pmac_ide_apply_timings(drive);
462}
463
464static void pmac_dev_select(ide_drive_t *drive)
465{
466 pmac_ide_apply_timings(drive);
467
468 writeb(drive->select | ATA_DEVICE_OBS,
469 (void __iomem *)drive->hwif->io_ports.device_addr);
470}
471
472static void pmac_kauai_dev_select(ide_drive_t *drive)
473{
474 pmac_ide_kauai_apply_timings(drive);
475
476 writeb(drive->select | ATA_DEVICE_OBS,
477 (void __iomem *)drive->hwif->io_ports.device_addr);
1da177e4
LT
478}
479
c6dfa867
BZ
480static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
481{
482 writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
483 (void)readl((void __iomem *)(hwif->io_ports.data_addr
484 + IDE_TIMING_CONFIG));
485}
486
ecf3a31d 487static void pmac_write_devctl(ide_hwif_t *hwif, u8 ctl)
6e6afb3b 488{
6e6afb3b
BZ
489 writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
490 (void)readl((void __iomem *)(hwif->io_ports.data_addr
491 + IDE_TIMING_CONFIG));
492}
493
1da177e4
LT
494/*
495 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
496 */
e085b3ca 497static void pmac_ide_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
1da177e4 498{
58e48be7 499 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
e085b3ca 500 const u8 pio = drive->pio_mode - XFER_PIO_0;
8a97206e 501 struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
0b46ff2e 502 u32 *timings, t;
1da177e4
LT
503 unsigned accessTicks, recTicks;
504 unsigned accessTime, recTime;
7dd00083
BZ
505 unsigned int cycle_time;
506
1da177e4 507 /* which drive is it ? */
123995b9 508 timings = &pmif->timings[drive->dn & 1];
0b46ff2e 509 t = *timings;
1da177e4 510
7dd00083 511 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4
LT
512
513 switch (pmif->kind) {
514 case controller_sh_ata6: {
515 /* 133Mhz cell */
7dd00083 516 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
0b46ff2e 517 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
1da177e4
LT
518 break;
519 }
520 case controller_un_ata6:
521 case controller_k2_ata6: {
522 /* 100Mhz cell */
7dd00083 523 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
0b46ff2e 524 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
1da177e4
LT
525 break;
526 }
527 case controller_kl_ata4:
528 /* 66Mhz cell */
8a97206e 529 recTime = cycle_time - tim->active - tim->setup;
1da177e4 530 recTime = max(recTime, 150U);
8a97206e 531 accessTime = tim->active;
1da177e4
LT
532 accessTime = max(accessTime, 150U);
533 accessTicks = SYSCLK_TICKS_66(accessTime);
534 accessTicks = min(accessTicks, 0x1fU);
535 recTicks = SYSCLK_TICKS_66(recTime);
536 recTicks = min(recTicks, 0x1fU);
0b46ff2e
BH
537 t = (t & ~TR_66_PIO_MASK) |
538 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
539 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
1da177e4
LT
540 break;
541 default: {
542 /* 33Mhz cell */
543 int ebit = 0;
8a97206e 544 recTime = cycle_time - tim->active - tim->setup;
1da177e4 545 recTime = max(recTime, 150U);
8a97206e 546 accessTime = tim->active;
1da177e4
LT
547 accessTime = max(accessTime, 150U);
548 accessTicks = SYSCLK_TICKS(accessTime);
549 accessTicks = min(accessTicks, 0x1fU);
550 accessTicks = max(accessTicks, 4U);
551 recTicks = SYSCLK_TICKS(recTime);
552 recTicks = min(recTicks, 0x1fU);
553 recTicks = max(recTicks, 5U) - 4;
554 if (recTicks > 9) {
555 recTicks--; /* guess, but it's only for PIO0, so... */
556 ebit = 1;
557 }
0b46ff2e 558 t = (t & ~TR_33_PIO_MASK) |
1da177e4
LT
559 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
560 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
561 if (ebit)
0b46ff2e 562 t |= TR_33_PIO_E;
1da177e4
LT
563 break;
564 }
565 }
566
567#ifdef IDE_PMAC_DEBUG
568 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
569 drive->name, pio, *timings);
570#endif
571
0b46ff2e 572 *timings = t;
c15d5d43 573 pmac_ide_do_update_timings(drive);
1da177e4
LT
574}
575
1da177e4
LT
576/*
577 * Calculate KeyLargo ATA/66 UDMA timings
578 */
aacaf9bd 579static int
1da177e4
LT
580set_timings_udma_ata4(u32 *timings, u8 speed)
581{
582 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
583
584 if (speed > XFER_UDMA_4)
585 return 1;
586
587 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
588 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
589 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
590
591 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
592 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
593 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
594 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
595 TR_66_UDMA_EN;
596#ifdef IDE_PMAC_DEBUG
597 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
598 speed & 0xf, *timings);
599#endif
600
601 return 0;
602}
603
604/*
605 * Calculate Kauai ATA/100 UDMA timings
606 */
aacaf9bd 607static int
1da177e4
LT
608set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
609{
610 struct ide_timing *t = ide_timing_find_mode(speed);
611 u32 tr;
612
613 if (speed > XFER_UDMA_5 || t == NULL)
614 return 1;
615 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
1da177e4
LT
616 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
617 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
618
619 return 0;
620}
621
622/*
623 * Calculate Shasta ATA/133 UDMA timings
624 */
aacaf9bd 625static int
1da177e4
LT
626set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
627{
628 struct ide_timing *t = ide_timing_find_mode(speed);
629 u32 tr;
630
631 if (speed > XFER_UDMA_6 || t == NULL)
632 return 1;
633 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
1da177e4
LT
634 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
635 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
636
637 return 0;
638}
639
640/*
641 * Calculate MDMA timings for all cells
642 */
90f72eca 643static void
1da177e4 644set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
90f72eca 645 u8 speed)
1da177e4 646{
4dde4492 647 u16 *id = drive->id;
1da177e4
LT
648 int cycleTime, accessTime = 0, recTime = 0;
649 unsigned accessTicks, recTicks;
650 struct mdma_timings_t* tm = NULL;
651 int i;
652
653 /* Get default cycle time for mode */
654 switch(speed & 0xf) {
655 case 0: cycleTime = 480; break;
656 case 1: cycleTime = 150; break;
657 case 2: cycleTime = 120; break;
658 default:
90f72eca
BZ
659 BUG();
660 break;
1da177e4 661 }
90f72eca
BZ
662
663 /* Check if drive provides explicit DMA cycle time */
4dde4492
BZ
664 if ((id[ATA_ID_FIELD_VALID] & 2) && id[ATA_ID_EIDE_DMA_TIME])
665 cycleTime = max_t(int, id[ATA_ID_EIDE_DMA_TIME], cycleTime);
90f72eca 666
1da177e4
LT
667 /* OHare limits according to some old Apple sources */
668 if ((intf_type == controller_ohare) && (cycleTime < 150))
669 cycleTime = 150;
670 /* Get the proper timing array for this controller */
671 switch(intf_type) {
672 case controller_sh_ata6:
673 case controller_un_ata6:
674 case controller_k2_ata6:
675 break;
676 case controller_kl_ata4:
677 tm = mdma_timings_66;
678 break;
679 case controller_kl_ata3:
680 tm = mdma_timings_33k;
681 break;
682 default:
683 tm = mdma_timings_33;
684 break;
685 }
686 if (tm != NULL) {
687 /* Lookup matching access & recovery times */
688 i = -1;
689 for (;;) {
690 if (tm[i+1].cycleTime < cycleTime)
691 break;
692 i++;
693 }
1da177e4
LT
694 cycleTime = tm[i].cycleTime;
695 accessTime = tm[i].accessTime;
696 recTime = tm[i].recoveryTime;
697
698#ifdef IDE_PMAC_DEBUG
699 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
700 drive->name, cycleTime, accessTime, recTime);
701#endif
702 }
703 switch(intf_type) {
704 case controller_sh_ata6: {
705 /* 133Mhz cell */
706 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
1da177e4
LT
707 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
708 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
709 }
d4f8c2e0 710 break;
1da177e4
LT
711 case controller_un_ata6:
712 case controller_k2_ata6: {
713 /* 100Mhz cell */
714 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
1da177e4
LT
715 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
716 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
717 }
718 break;
719 case controller_kl_ata4:
720 /* 66Mhz cell */
721 accessTicks = SYSCLK_TICKS_66(accessTime);
722 accessTicks = min(accessTicks, 0x1fU);
723 accessTicks = max(accessTicks, 0x1U);
724 recTicks = SYSCLK_TICKS_66(recTime);
725 recTicks = min(recTicks, 0x1fU);
726 recTicks = max(recTicks, 0x3U);
727 /* Clear out mdma bits and disable udma */
728 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
729 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
730 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
731 break;
732 case controller_kl_ata3:
733 /* 33Mhz cell on KeyLargo */
734 accessTicks = SYSCLK_TICKS(accessTime);
735 accessTicks = max(accessTicks, 1U);
736 accessTicks = min(accessTicks, 0x1fU);
737 accessTime = accessTicks * IDE_SYSCLK_NS;
738 recTicks = SYSCLK_TICKS(recTime);
739 recTicks = max(recTicks, 1U);
740 recTicks = min(recTicks, 0x1fU);
741 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
742 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
743 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
744 break;
745 default: {
746 /* 33Mhz cell on others */
747 int halfTick = 0;
748 int origAccessTime = accessTime;
749 int origRecTime = recTime;
750
751 accessTicks = SYSCLK_TICKS(accessTime);
752 accessTicks = max(accessTicks, 1U);
753 accessTicks = min(accessTicks, 0x1fU);
754 accessTime = accessTicks * IDE_SYSCLK_NS;
755 recTicks = SYSCLK_TICKS(recTime);
756 recTicks = max(recTicks, 2U) - 1;
757 recTicks = min(recTicks, 0x1fU);
758 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
759 if ((accessTicks > 1) &&
760 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
761 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
762 halfTick = 1;
763 accessTicks--;
764 }
765 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
766 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
767 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
768 if (halfTick)
769 *timings |= TR_33_MDMA_HALFTICK;
770 }
771 }
772#ifdef IDE_PMAC_DEBUG
773 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
774 drive->name, speed & 0xf, *timings);
775#endif
1da177e4 776}
1da177e4 777
8776168c 778static void pmac_ide_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
1da177e4 779{
58e48be7 780 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4 781 int ret = 0;
085798b1 782 u32 *timings, *timings2, tl[2];
123995b9 783 u8 unit = drive->dn & 1;
8776168c 784 const u8 speed = drive->dma_mode;
1da177e4 785
1da177e4
LT
786 timings = &pmif->timings[unit];
787 timings2 = &pmif->timings[unit+2];
085798b1
BZ
788
789 /* Copy timings to local image */
790 tl[0] = *timings;
791 tl[1] = *timings2;
792
4db90a14
BZ
793 if (speed >= XFER_UDMA_0) {
794 if (pmif->kind == controller_kl_ata4)
795 ret = set_timings_udma_ata4(&tl[0], speed);
796 else if (pmif->kind == controller_un_ata6
797 || pmif->kind == controller_k2_ata6)
798 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
799 else if (pmif->kind == controller_sh_ata6)
800 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
801 else
802 ret = -1;
803 } else
804 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
53846574 805
1da177e4 806 if (ret)
88b2b32b 807 return;
085798b1
BZ
808
809 /* Apply timings to controller */
810 *timings = tl[0];
811 *timings2 = tl[1];
812
1da177e4 813 pmac_ide_do_update_timings(drive);
1da177e4
LT
814}
815
816/*
817 * Blast some well known "safe" values to the timing registers at init or
818 * wakeup from sleep time, before we do real calculation
819 */
aacaf9bd 820static void
1da177e4
LT
821sanitize_timings(pmac_ide_hwif_t *pmif)
822{
823 unsigned int value, value2 = 0;
824
825 switch(pmif->kind) {
826 case controller_sh_ata6:
827 value = 0x0a820c97;
828 value2 = 0x00033031;
829 break;
830 case controller_un_ata6:
831 case controller_k2_ata6:
832 value = 0x08618a92;
833 value2 = 0x00002921;
834 break;
835 case controller_kl_ata4:
836 value = 0x0008438c;
837 break;
838 case controller_kl_ata3:
839 value = 0x00084526;
840 break;
841 case controller_heathrow:
842 case controller_ohare:
843 default:
844 value = 0x00074526;
845 break;
846 }
847 pmif->timings[0] = pmif->timings[1] = value;
848 pmif->timings[2] = pmif->timings[3] = value2;
849}
850
d58b0c39
BH
851static int on_media_bay(pmac_ide_hwif_t *pmif)
852{
853 return pmif->mdev && pmif->mdev->media_bay != NULL;
854}
855
1da177e4
LT
856/* Suspend call back, should be called after the child devices
857 * have actually been suspended
858 */
7b8797ac 859static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
1da177e4 860{
1da177e4
LT
861 /* We clear the timings */
862 pmif->timings[0] = 0;
863 pmif->timings[1] = 0;
864
616299af
BH
865 disable_irq(pmif->irq);
866
1da177e4 867 /* The media bay will handle itself just fine */
d58b0c39 868 if (on_media_bay(pmif))
1da177e4
LT
869 return 0;
870
871 /* Kauai has bus control FCRs directly here */
872 if (pmif->kauai_fcr) {
873 u32 fcr = readl(pmif->kauai_fcr);
874 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
875 writel(fcr, pmif->kauai_fcr);
876 }
877
878 /* Disable the bus on older machines and the cell on kauai */
879 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
880 0);
881
882 return 0;
883}
884
885/* Resume call back, should be called before the child devices
886 * are resumed
887 */
7b8797ac 888static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
1da177e4 889{
1da177e4 890 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
d58b0c39 891 if (!on_media_bay(pmif)) {
1da177e4
LT
892 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
893 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
894 msleep(10);
895 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
1da177e4
LT
896
897 /* Kauai has it different */
898 if (pmif->kauai_fcr) {
899 u32 fcr = readl(pmif->kauai_fcr);
900 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
901 writel(fcr, pmif->kauai_fcr);
902 }
616299af
BH
903
904 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1da177e4
LT
905 }
906
907 /* Sanitize drive timings */
908 sanitize_timings(pmif);
909
616299af
BH
910 enable_irq(pmif->irq);
911
1da177e4
LT
912 return 0;
913}
914
07a6c66d
BZ
915static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
916{
58e48be7 917 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
07a6c66d
BZ
918 struct device_node *np = pmif->node;
919 const char *cable = of_get_property(np, "cable-type", NULL);
a9d5a97f
TH
920 struct device_node *root = of_find_node_by_path("/");
921 const char *model = of_get_property(root, "model", NULL);
07a6c66d 922
a51921c0 923 of_node_put(root);
07a6c66d 924 /* Get cable type from device-tree. */
a9d5a97f
TH
925 if (cable && !strncmp(cable, "80-", 3)) {
926 /* Some drives fail to detect 80c cable in PowerBook */
927 /* These machine use proprietary short IDE cable anyway */
928 if (!strncmp(model, "PowerBook", 9))
929 return ATA_CBL_PATA40_SHORT;
930 else
931 return ATA_CBL_PATA80;
932 }
07a6c66d
BZ
933
934 /*
935 * G5's seem to have incorrect cable type in device-tree.
936 * Let's assume they have a 80 conductor cable, this seem
937 * to be always the case unless the user mucked around.
938 */
939 if (of_device_is_compatible(np, "K2-UATA") ||
940 of_device_is_compatible(np, "shasta-ata"))
941 return ATA_CBL_PATA80;
942
943 return ATA_CBL_PATA40;
944}
945
07eb106f
BZ
946static void pmac_ide_init_dev(ide_drive_t *drive)
947{
948 ide_hwif_t *hwif = drive->hwif;
58e48be7 949 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
07eb106f 950
d58b0c39
BH
951 if (on_media_bay(pmif)) {
952 if (check_media_bay(pmif->mdev->media_bay) == MB_CD) {
97100fc8 953 drive->dev_flags &= ~IDE_DFLAG_NOPROBE;
07eb106f
BZ
954 return;
955 }
97100fc8 956 drive->dev_flags |= IDE_DFLAG_NOPROBE;
07eb106f
BZ
957 }
958}
959
374e042c
BZ
960static const struct ide_tp_ops pmac_tp_ops = {
961 .exec_command = pmac_exec_command,
962 .read_status = ide_read_status,
963 .read_altstatus = ide_read_altstatus,
ecf3a31d 964 .write_devctl = pmac_write_devctl,
374e042c 965
abb596b2 966 .dev_select = pmac_dev_select,
374e042c
BZ
967 .tf_load = ide_tf_load,
968 .tf_read = ide_tf_read,
969
970 .input_data = ide_input_data,
971 .output_data = ide_output_data,
972};
973
abb596b2
SS
974static const struct ide_tp_ops pmac_ata6_tp_ops = {
975 .exec_command = pmac_exec_command,
976 .read_status = ide_read_status,
977 .read_altstatus = ide_read_altstatus,
978 .write_devctl = pmac_write_devctl,
979
980 .dev_select = pmac_kauai_dev_select,
981 .tf_load = ide_tf_load,
982 .tf_read = ide_tf_read,
983
984 .input_data = ide_input_data,
985 .output_data = ide_output_data,
07a6c66d
BZ
986};
987
988static const struct ide_port_ops pmac_ide_ata4_port_ops = {
07eb106f 989 .init_dev = pmac_ide_init_dev,
07a6c66d
BZ
990 .set_pio_mode = pmac_ide_set_pio_mode,
991 .set_dma_mode = pmac_ide_set_dma_mode,
07a6c66d 992 .cable_detect = pmac_ide_cable_detect,
ac95beed
BZ
993};
994
995static const struct ide_port_ops pmac_ide_port_ops = {
07eb106f 996 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
997 .set_pio_mode = pmac_ide_set_pio_mode,
998 .set_dma_mode = pmac_ide_set_dma_mode,
ac95beed
BZ
999};
1000
f37afdac 1001static const struct ide_dma_ops pmac_dma_ops;
5e37bdc0 1002
c413b9b9 1003static const struct ide_port_info pmac_port_info = {
b36ba532 1004 .name = DRV_NAME,
0d071922 1005 .init_dma = pmac_ide_init_dma,
c413b9b9 1006 .chipset = ide_pmac,
374e042c
BZ
1007 .tp_ops = &pmac_tp_ops,
1008 .port_ops = &pmac_ide_port_ops,
5e37bdc0 1009 .dma_ops = &pmac_dma_ops,
c413b9b9 1010 .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
c413b9b9 1011 IDE_HFLAG_POST_SET_MODE |
c5dd43ec 1012 IDE_HFLAG_MMIO |
c413b9b9
BZ
1013 IDE_HFLAG_UNMASK_IRQS,
1014 .pio_mask = ATA_PIO4,
1015 .mwdma_mask = ATA_MWDMA2,
1016};
1017
1da177e4
LT
1018/*
1019 * Setup, register & probe an IDE channel driven by this driver, this is
5b16464a 1020 * called by one of the 2 probe functions (macio or PCI).
1da177e4 1021 */
fe31edc8 1022static int pmac_ide_setup_device(pmac_ide_hwif_t *pmif, struct ide_hw *hw)
1da177e4
LT
1023{
1024 struct device_node *np = pmif->node;
018a3d1d 1025 const int *bidp;
48c3c107 1026 struct ide_host *host;
b36ba532 1027 ide_hwif_t *hwif;
9f36d314 1028 struct ide_hw *hws[] = { hw };
c413b9b9 1029 struct ide_port_info d = pmac_port_info;
6f904d01 1030 int rc;
1da177e4 1031
1da177e4 1032 pmif->broken_dma = pmif->broken_dma_warn = 0;
c413b9b9 1033 if (of_device_is_compatible(np, "shasta-ata")) {
1da177e4 1034 pmif->kind = controller_sh_ata6;
abb596b2
SS
1035 d.tp_ops = &pmac_ata6_tp_ops;
1036 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1037 d.udma_mask = ATA_UDMA6;
1038 } else if (of_device_is_compatible(np, "kauai-ata")) {
1da177e4 1039 pmif->kind = controller_un_ata6;
abb596b2
SS
1040 d.tp_ops = &pmac_ata6_tp_ops;
1041 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1042 d.udma_mask = ATA_UDMA5;
1043 } else if (of_device_is_compatible(np, "K2-UATA")) {
1da177e4 1044 pmif->kind = controller_k2_ata6;
abb596b2
SS
1045 d.tp_ops = &pmac_ata6_tp_ops;
1046 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1047 d.udma_mask = ATA_UDMA5;
1048 } else if (of_device_is_compatible(np, "keylargo-ata")) {
c1fa31b0 1049 if (of_node_name_eq(np, "ata-4")) {
1da177e4 1050 pmif->kind = controller_kl_ata4;
07a6c66d 1051 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1052 d.udma_mask = ATA_UDMA4;
1053 } else
1da177e4 1054 pmif->kind = controller_kl_ata3;
c413b9b9 1055 } else if (of_device_is_compatible(np, "heathrow-ata")) {
1da177e4 1056 pmif->kind = controller_heathrow;
c413b9b9 1057 } else {
1da177e4
LT
1058 pmif->kind = controller_ohare;
1059 pmif->broken_dma = 1;
1060 }
1061
40cd3a45 1062 bidp = of_get_property(np, "AAPL,bus-id", NULL);
1da177e4
LT
1063 pmif->aapl_bus_id = bidp ? *bidp : 0;
1064
1da177e4
LT
1065 /* On Kauai-type controllers, we make sure the FCR is correct */
1066 if (pmif->kauai_fcr)
1067 writel(KAUAI_FCR_UATA_MAGIC |
1068 KAUAI_FCR_UATA_RESET_N |
1069 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1da177e4
LT
1070
1071 /* Make sure we have sane timings */
1072 sanitize_timings(pmif);
1073
d58b0c39
BH
1074 /* If we are on a media bay, wait for it to settle and lock it */
1075 if (pmif->mdev)
1076 lock_media_bay(pmif->mdev->media_bay);
1077
dca39830 1078 host = ide_host_alloc(&d, hws, 1);
d58b0c39
BH
1079 if (host == NULL) {
1080 rc = -ENOMEM;
1081 goto bail;
1082 }
1083 hwif = pmif->hwif = host->ports[0];
9842727d 1084
d58b0c39
BH
1085 if (on_media_bay(pmif)) {
1086 /* Fixup bus ID for media bay */
1da177e4
LT
1087 if (!bidp)
1088 pmif->aapl_bus_id = 1;
1089 } else if (pmif->kind == controller_ohare) {
1090 /* The code below is having trouble on some ohare machines
1091 * (timing related ?). Until I can put my hand on one of these
1092 * units, I keep the old way
1093 */
1094 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
d58b0c39 1095 } else {
1da177e4
LT
1096 /* This is necessary to enable IDE when net-booting */
1097 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1098 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1099 msleep(10);
1100 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1101 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1102 }
1103
b36ba532 1104 printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
d58b0c39
BH
1105 "bus ID %d%s, irq %d\n", model_name[pmif->kind],
1106 pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
1107 on_media_bay(pmif) ? " (mediabay)" : "", hw->irq);
b36ba532 1108
9842727d 1109 rc = ide_host_register(host, &d, hws);
d58b0c39
BH
1110 if (rc)
1111 pmif->hwif = NULL;
5cbf79cd 1112
d58b0c39
BH
1113 if (pmif->mdev)
1114 unlock_media_bay(pmif->mdev->media_bay);
1115
1116 bail:
1117 if (rc && host)
1118 ide_host_free(host);
1119 return rc;
1da177e4
LT
1120}
1121
fe31edc8 1122static void pmac_ide_init_ports(struct ide_hw *hw, unsigned long base)
5c58666f
BZ
1123{
1124 int i;
1125
1126 for (i = 0; i < 8; ++i)
4c3032d8
BZ
1127 hw->io_ports_array[i] = base + i * 0x10;
1128
1129 hw->io_ports.ctl_addr = base + 0x160;
5c58666f
BZ
1130}
1131
1da177e4
LT
1132/*
1133 * Attach to a macio probed interface
1134 */
fe31edc8
GKH
1135static int pmac_ide_macio_attach(struct macio_dev *mdev,
1136 const struct of_device_id *match)
1da177e4
LT
1137{
1138 void __iomem *base;
1139 unsigned long regbase;
1da177e4 1140 pmac_ide_hwif_t *pmif;
939b0f1d 1141 int irq, rc;
9f36d314 1142 struct ide_hw hw;
1da177e4 1143
5297a3e5
BZ
1144 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1145 if (pmif == NULL)
1146 return -ENOMEM;
1147
cc5d0189 1148 if (macio_resource_count(mdev) == 0) {
859420e3
RH
1149 printk(KERN_WARNING "ide-pmac: no address for %pOF\n",
1150 mdev->ofdev.dev.of_node);
5297a3e5
BZ
1151 rc = -ENXIO;
1152 goto out_free_pmif;
1da177e4
LT
1153 }
1154
1155 /* Request memory resource for IO ports */
1156 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
939b0f1d 1157 printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
859420e3 1158 "%pOF!\n", mdev->ofdev.dev.of_node);
5297a3e5
BZ
1159 rc = -EBUSY;
1160 goto out_free_pmif;
1da177e4
LT
1161 }
1162
1163 /* XXX This is bogus. Should be fixed in the registry by checking
1164 * the kind of host interrupt controller, a bit like gatwick
1165 * fixes in irq.c. That works well enough for the single case
1166 * where that happens though...
1167 */
1168 if (macio_irq_count(mdev) == 0) {
859420e3
RH
1169 printk(KERN_WARNING "ide-pmac: no intrs for device %pOF, using "
1170 "13\n", mdev->ofdev.dev.of_node);
69917c26 1171 irq = irq_create_mapping(NULL, 13);
1da177e4
LT
1172 } else
1173 irq = macio_irq(mdev, 0);
1174
1175 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1176 regbase = (unsigned long) base;
1177
1da177e4 1178 pmif->mdev = mdev;
61c7a080 1179 pmif->node = mdev->ofdev.dev.of_node;
1da177e4
LT
1180 pmif->regbase = regbase;
1181 pmif->irq = irq;
1182 pmif->kauai_fcr = NULL;
53846574 1183
1da177e4
LT
1184 if (macio_resource_count(mdev) >= 2) {
1185 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
939b0f1d 1186 printk(KERN_WARNING "ide-pmac: can't request DMA "
859420e3
RH
1187 "resource for %pOF!\n",
1188 mdev->ofdev.dev.of_node);
1da177e4
LT
1189 else
1190 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1191 } else
1192 pmif->dma_regs = NULL;
53846574 1193
7b8797ac 1194 dev_set_drvdata(&mdev->ofdev.dev, pmif);
1da177e4 1195
57c802e8 1196 memset(&hw, 0, sizeof(hw));
5c58666f 1197 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8 1198 hw.irq = irq;
c56c5648
BZ
1199 hw.dev = &mdev->bus->pdev->dev;
1200 hw.parent = &mdev->ofdev.dev;
57c802e8 1201
b36ba532 1202 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1203 if (rc != 0) {
1204 /* The inteface is released to the common IDE layer */
1205 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1206 iounmap(base);
ed908fa1 1207 if (pmif->dma_regs) {
1da177e4 1208 iounmap(pmif->dma_regs);
ed908fa1
BZ
1209 macio_release_resource(mdev, 1);
1210 }
1da177e4 1211 macio_release_resource(mdev, 0);
5297a3e5 1212 kfree(pmif);
1da177e4
LT
1213 }
1214
1215 return rc;
5297a3e5
BZ
1216
1217out_free_pmif:
1218 kfree(pmif);
1219 return rc;
1da177e4
LT
1220}
1221
1222static int
8b4b8a24 1223pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
1da177e4 1224{
58e48be7 1225 pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
7b8797ac 1226 int rc = 0;
1da177e4 1227
8b4b8a24 1228 if (mesg.event != mdev->ofdev.dev.power.power_state.event
3a2d5b70 1229 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1230 rc = pmac_ide_do_suspend(pmif);
1da177e4 1231 if (rc == 0)
8b4b8a24 1232 mdev->ofdev.dev.power.power_state = mesg;
1da177e4
LT
1233 }
1234
1235 return rc;
1236}
1237
1238static int
1239pmac_ide_macio_resume(struct macio_dev *mdev)
1240{
58e48be7 1241 pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
7b8797ac
BZ
1242 int rc = 0;
1243
ca078bae 1244 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1245 rc = pmac_ide_do_resume(pmif);
1da177e4 1246 if (rc == 0)
829ca9a3 1247 mdev->ofdev.dev.power.power_state = PMSG_ON;
1da177e4
LT
1248 }
1249
1250 return rc;
1251}
1252
1253/*
1254 * Attach to a PCI probed interface
1255 */
fe31edc8
GKH
1256static int pmac_ide_pci_attach(struct pci_dev *pdev,
1257 const struct pci_device_id *id)
1da177e4 1258{
1da177e4
LT
1259 struct device_node *np;
1260 pmac_ide_hwif_t *pmif;
1261 void __iomem *base;
1262 unsigned long rbase, rlen;
939b0f1d 1263 int rc;
9f36d314 1264 struct ide_hw hw;
1da177e4
LT
1265
1266 np = pci_device_to_OF_node(pdev);
1267 if (np == NULL) {
1268 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1269 return -ENODEV;
1270 }
5297a3e5
BZ
1271
1272 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1273 if (pmif == NULL)
1274 return -ENOMEM;
1275
1da177e4 1276 if (pci_enable_device(pdev)) {
939b0f1d 1277 printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
859420e3 1278 "%pOF\n", np);
5297a3e5
BZ
1279 rc = -ENXIO;
1280 goto out_free_pmif;
1da177e4
LT
1281 }
1282 pci_set_master(pdev);
1283
1284 if (pci_request_regions(pdev, "Kauai ATA")) {
939b0f1d 1285 printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
859420e3 1286 "%pOF\n", np);
5297a3e5
BZ
1287 rc = -ENXIO;
1288 goto out_free_pmif;
1da177e4
LT
1289 }
1290
1da177e4
LT
1291 pmif->mdev = NULL;
1292 pmif->node = np;
1293
1294 rbase = pci_resource_start(pdev, 0);
1295 rlen = pci_resource_len(pdev, 0);
1296
1297 base = ioremap(rbase, rlen);
1298 pmif->regbase = (unsigned long) base + 0x2000;
1da177e4 1299 pmif->dma_regs = base + 0x1000;
1da177e4
LT
1300 pmif->kauai_fcr = base;
1301 pmif->irq = pdev->irq;
1302
7b8797ac 1303 pci_set_drvdata(pdev, pmif);
1da177e4 1304
57c802e8 1305 memset(&hw, 0, sizeof(hw));
5c58666f 1306 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8
BZ
1307 hw.irq = pdev->irq;
1308 hw.dev = &pdev->dev;
1309
b36ba532 1310 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1311 if (rc != 0) {
1312 /* The inteface is released to the common IDE layer */
1da177e4 1313 iounmap(base);
1da177e4 1314 pci_release_regions(pdev);
5297a3e5 1315 kfree(pmif);
1da177e4
LT
1316 }
1317
1318 return rc;
5297a3e5
BZ
1319
1320out_free_pmif:
1321 kfree(pmif);
1322 return rc;
1da177e4
LT
1323}
1324
1325static int
8b4b8a24 1326pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
1da177e4 1327{
f2ba70a2 1328 pmac_ide_hwif_t *pmif = pci_get_drvdata(pdev);
7b8797ac
BZ
1329 int rc = 0;
1330
8b4b8a24 1331 if (mesg.event != pdev->dev.power.power_state.event
3a2d5b70 1332 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1333 rc = pmac_ide_do_suspend(pmif);
1da177e4 1334 if (rc == 0)
8b4b8a24 1335 pdev->dev.power.power_state = mesg;
1da177e4
LT
1336 }
1337
1338 return rc;
1339}
1340
1341static int
1342pmac_ide_pci_resume(struct pci_dev *pdev)
1343{
f2ba70a2 1344 pmac_ide_hwif_t *pmif = pci_get_drvdata(pdev);
7b8797ac
BZ
1345 int rc = 0;
1346
ca078bae 1347 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1348 rc = pmac_ide_do_resume(pmif);
1da177e4 1349 if (rc == 0)
829ca9a3 1350 pdev->dev.power.power_state = PMSG_ON;
1da177e4
LT
1351 }
1352
1353 return rc;
1354}
1355
d58b0c39
BH
1356#ifdef CONFIG_PMAC_MEDIABAY
1357static void pmac_ide_macio_mb_event(struct macio_dev* mdev, int mb_state)
1358{
58e48be7 1359 pmac_ide_hwif_t *pmif = dev_get_drvdata(&mdev->ofdev.dev);
d58b0c39
BH
1360
1361 switch(mb_state) {
1362 case MB_CD:
1363 if (!pmif->hwif->present)
1364 ide_port_scan(pmif->hwif);
1365 break;
1366 default:
1367 if (pmif->hwif->present)
1368 ide_port_unregister_devices(pmif->hwif);
1369 }
1370}
1371#endif /* CONFIG_PMAC_MEDIABAY */
1372
1373
5e655772 1374static struct of_device_id pmac_ide_macio_match[] =
1da177e4
LT
1375{
1376 {
1377 .name = "IDE",
1da177e4
LT
1378 },
1379 {
1380 .name = "ATA",
1da177e4
LT
1381 },
1382 {
1da177e4 1383 .type = "ide",
1da177e4
LT
1384 },
1385 {
1da177e4 1386 .type = "ata",
1da177e4
LT
1387 },
1388 {},
1389};
1390
1391static struct macio_driver pmac_ide_macio_driver =
1392{
c2cdf6ab
BH
1393 .driver = {
1394 .name = "ide-pmac",
1395 .owner = THIS_MODULE,
1396 .of_match_table = pmac_ide_macio_match,
1397 },
1da177e4
LT
1398 .probe = pmac_ide_macio_attach,
1399 .suspend = pmac_ide_macio_suspend,
1400 .resume = pmac_ide_macio_resume,
d58b0c39
BH
1401#ifdef CONFIG_PMAC_MEDIABAY
1402 .mediabay_event = pmac_ide_macio_mb_event,
1403#endif
1da177e4
LT
1404};
1405
9cbcc5e3
BZ
1406static const struct pci_device_id pmac_ide_pci_match[] = {
1407 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1408 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1409 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1410 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1411 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
71e4eda8 1412 {},
1da177e4
LT
1413};
1414
1415static struct pci_driver pmac_ide_pci_driver = {
1416 .name = "ide-pmac",
1417 .id_table = pmac_ide_pci_match,
1418 .probe = pmac_ide_pci_attach,
1419 .suspend = pmac_ide_pci_suspend,
1420 .resume = pmac_ide_pci_resume,
1421};
1422MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1423
9e5755bc 1424int __init pmac_ide_probe(void)
1da177e4 1425{
9e5755bc
AM
1426 int error;
1427
e8222502 1428 if (!machine_is(powermac))
9e5755bc 1429 return -ENODEV;
1da177e4
LT
1430
1431#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
9e5755bc
AM
1432 error = pci_register_driver(&pmac_ide_pci_driver);
1433 if (error)
1434 goto out;
1435 error = macio_register_driver(&pmac_ide_macio_driver);
1436 if (error) {
1437 pci_unregister_driver(&pmac_ide_pci_driver);
1438 goto out;
1439 }
1da177e4 1440#else
9e5755bc
AM
1441 error = macio_register_driver(&pmac_ide_macio_driver);
1442 if (error)
1443 goto out;
1444 error = pci_register_driver(&pmac_ide_pci_driver);
1445 if (error) {
1446 macio_unregister_driver(&pmac_ide_macio_driver);
1447 goto out;
1448 }
1beb6a7d 1449#endif
9e5755bc
AM
1450out:
1451 return error;
1da177e4
LT
1452}
1453
1da177e4
LT
1454/*
1455 * pmac_ide_build_dmatable builds the DBDMA command list
1456 * for a transfer and sets the DBDMA channel to point to it.
1457 */
22981694 1458static int pmac_ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 1459{
7b8797ac 1460 ide_hwif_t *hwif = drive->hwif;
58e48be7 1461 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4 1462 struct dbdma_cmd *table;
1da177e4
LT
1463 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1464 struct scatterlist *sg;
22981694
BZ
1465 int wr = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
1466 int i = cmd->sg_nents, count = 0;
1da177e4
LT
1467
1468 /* DMA table is already aligned */
1469 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1470
1471 /* Make sure DMA controller is stopped (necessary ?) */
1472 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1473 while (readl(&dma->status) & RUN)
1474 udelay(1);
1475
1da177e4
LT
1476 /* Build DBDMA commands list */
1477 sg = hwif->sg_table;
1478 while (i && sg_dma_len(sg)) {
1479 u32 cur_addr;
1480 u32 cur_len;
1481
1482 cur_addr = sg_dma_address(sg);
1483 cur_len = sg_dma_len(sg);
1484
1485 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1486 if (pmif->broken_dma_warn == 0) {
aca38a51 1487 printk(KERN_WARNING "%s: DMA on non aligned address, "
1da177e4
LT
1488 "switching to PIO on Ohare chipset\n", drive->name);
1489 pmif->broken_dma_warn = 1;
1490 }
11998b31 1491 return 0;
1da177e4
LT
1492 }
1493 while (cur_len) {
1494 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1495
1496 if (count++ >= MAX_DCMDS) {
1497 printk(KERN_WARNING "%s: DMA table too small\n",
1498 drive->name);
11998b31 1499 return 0;
1da177e4 1500 }
f5718726
DG
1501 table->command = cpu_to_le16(wr? OUTPUT_MORE: INPUT_MORE);
1502 table->req_count = cpu_to_le16(tc);
1503 table->phy_addr = cpu_to_le32(cur_addr);
1da177e4
LT
1504 table->cmd_dep = 0;
1505 table->xfer_status = 0;
1506 table->res_count = 0;
1507 cur_addr += tc;
1508 cur_len -= tc;
1509 ++table;
1510 }
55c16a70 1511 sg = sg_next(sg);
1da177e4
LT
1512 i--;
1513 }
1514
1515 /* convert the last command to an input/output last command */
1516 if (count) {
f5718726 1517 table[-1].command = cpu_to_le16(wr? OUTPUT_LAST: INPUT_LAST);
1da177e4
LT
1518 /* add the stop command to the end of the list */
1519 memset(table, 0, sizeof(struct dbdma_cmd));
f5718726 1520 table->command = cpu_to_le16(DBDMA_STOP);
1da177e4
LT
1521 mb();
1522 writel(hwif->dmatable_dma, &dma->cmdptr);
1523 return 1;
1524 }
1525
1526 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
f6fb786d 1527
1da177e4
LT
1528 return 0; /* revert to PIO for this request */
1529}
1530
1da177e4
LT
1531/*
1532 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1533 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1534 */
22981694 1535static int pmac_ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
1da177e4 1536{
898ec223 1537 ide_hwif_t *hwif = drive->hwif;
58e48be7 1538 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1539 u8 unit = drive->dn & 1, ata4 = (pmif->kind == controller_kl_ata4);
22981694 1540 u8 write = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
1da177e4 1541
11998b31 1542 if (pmac_ide_build_dmatable(drive, cmd) == 0)
1da177e4 1543 return 1;
1da177e4
LT
1544
1545 /* Apple adds 60ns to wrDataSetup on reads */
1546 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
22981694 1547 writel(pmif->timings[unit] + (write ? 0 : 0x00800000UL),
1da177e4
LT
1548 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1549 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1550 }
1551
1da177e4
LT
1552 return 0;
1553}
1554
1da177e4
LT
1555/*
1556 * Kick the DMA controller into life after the DMA command has been issued
1557 * to the drive.
1558 */
aacaf9bd 1559static void
1da177e4
LT
1560pmac_ide_dma_start(ide_drive_t *drive)
1561{
7b8797ac 1562 ide_hwif_t *hwif = drive->hwif;
58e48be7 1563 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1564 volatile struct dbdma_regs __iomem *dma;
1565
1566 dma = pmif->dma_regs;
1567
1568 writel((RUN << 16) | RUN, &dma->control);
1569 /* Make sure it gets to the controller right now */
1570 (void)readl(&dma->control);
1571}
1572
1573/*
1574 * After a DMA transfer, make sure the controller is stopped
1575 */
aacaf9bd 1576static int
1da177e4
LT
1577pmac_ide_dma_end (ide_drive_t *drive)
1578{
7b8797ac 1579 ide_hwif_t *hwif = drive->hwif;
58e48be7 1580 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1581 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1da177e4 1582 u32 dstat;
1da177e4 1583
1da177e4
LT
1584 dstat = readl(&dma->status);
1585 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
f5e0b5ec 1586
1da177e4
LT
1587 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1588 * in theory, but with ATAPI decices doing buffer underruns, that would
1589 * cause us to disable DMA, which isn't what we want
1590 */
1591 return (dstat & (RUN|DEAD)) != RUN;
1592}
1593
1594/*
1595 * Check out that the interrupt we got was for us. We can't always know this
1596 * for sure with those Apple interfaces (well, we could on the recent ones but
1597 * that's not implemented yet), on the other hand, we don't have shared interrupts
1598 * so it's not really a problem
1599 */
aacaf9bd 1600static int
1da177e4
LT
1601pmac_ide_dma_test_irq (ide_drive_t *drive)
1602{
7b8797ac 1603 ide_hwif_t *hwif = drive->hwif;
58e48be7 1604 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
9055ba3e 1605 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1da177e4
LT
1606 unsigned long status, timeout;
1607
1da177e4
LT
1608 /* We have to things to deal with here:
1609 *
1610 * - The dbdma won't stop if the command was started
1611 * but completed with an error without transferring all
1612 * datas. This happens when bad blocks are met during
1613 * a multi-block transfer.
1614 *
1615 * - The dbdma fifo hasn't yet finished flushing to
1616 * to system memory when the disk interrupt occurs.
1617 *
1618 */
1619
1620 /* If ACTIVE is cleared, the STOP command have passed and
1621 * transfer is complete.
1622 */
1623 status = readl(&dma->status);
1624 if (!(status & ACTIVE))
1625 return 1;
1da177e4
LT
1626
1627 /* If dbdma didn't execute the STOP command yet, the
1628 * active bit is still set. We consider that we aren't
1629 * sharing interrupts (which is hopefully the case with
1630 * those controllers) and so we just try to flush the
1631 * channel for pending data in the fifo
1632 */
1633 udelay(1);
1634 writel((FLUSH << 16) | FLUSH, &dma->control);
1635 timeout = 0;
1636 for (;;) {
1637 udelay(1);
1638 status = readl(&dma->status);
1639 if ((status & FLUSH) == 0)
1640 break;
1641 if (++timeout > 100) {
b1681c56
JP
1642 printk(KERN_WARNING "ide%d, ide_dma_test_irq timeout flushing channel\n",
1643 hwif->index);
1da177e4
LT
1644 break;
1645 }
1646 }
1647 return 1;
1648}
1649
15ce926a 1650static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
1da177e4 1651{
1da177e4
LT
1652}
1653
841d2a9b
SS
1654static void
1655pmac_ide_dma_lost_irq (ide_drive_t *drive)
1da177e4 1656{
7b8797ac 1657 ide_hwif_t *hwif = drive->hwif;
58e48be7 1658 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
9055ba3e
BZ
1659 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1660 unsigned long status = readl(&dma->status);
1da177e4 1661
1da177e4 1662 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
1da177e4
LT
1663}
1664
f37afdac 1665static const struct ide_dma_ops pmac_dma_ops = {
5e37bdc0
BZ
1666 .dma_host_set = pmac_ide_dma_host_set,
1667 .dma_setup = pmac_ide_dma_setup,
5e37bdc0
BZ
1668 .dma_start = pmac_ide_dma_start,
1669 .dma_end = pmac_ide_dma_end,
1670 .dma_test_irq = pmac_ide_dma_test_irq,
5e37bdc0
BZ
1671 .dma_lost_irq = pmac_ide_dma_lost_irq,
1672};
1673
1da177e4
LT
1674/*
1675 * Allocate the data structures needed for using DMA with an interface
1676 * and fill the proper list of functions pointers
1677 */
fe31edc8 1678static int pmac_ide_init_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
1da177e4 1679{
58e48be7 1680 pmac_ide_hwif_t *pmif = dev_get_drvdata(hwif->gendev.parent);
36501650
BZ
1681 struct pci_dev *dev = to_pci_dev(hwif->dev);
1682
1da177e4
LT
1683 /* We won't need pci_dev if we switch to generic consistent
1684 * DMA routines ...
1685 */
0d071922 1686 if (dev == NULL || pmif->dma_regs == 0)
c413b9b9 1687 return -ENODEV;
1da177e4
LT
1688 /*
1689 * Allocate space for the DBDMA commands.
1690 * The +2 is +1 for the stop command and +1 to allow for
1691 * aligning the start address to a multiple of 16 bytes.
1692 */
d681f116 1693 pmif->dma_table_cpu = dma_alloc_coherent(&dev->dev,
1da177e4 1694 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
d681f116 1695 &hwif->dmatable_dma, GFP_KERNEL);
1da177e4
LT
1696 if (pmif->dma_table_cpu == NULL) {
1697 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1698 hwif->name);
c413b9b9 1699 return -ENOMEM;
1da177e4
LT
1700 }
1701
4f52a329
BZ
1702 hwif->sg_max_nents = MAX_DCMDS;
1703
c413b9b9 1704 return 0;
1da177e4 1705}
ade2daf9
BZ
1706
1707module_init(pmac_ide_probe);
de9facbf
AB
1708
1709MODULE_LICENSE("GPL");