backlight: Add driver for Tabletkiosk Sahara TouchIT-213 Tablet PC
[linux-2.6-block.git] / drivers / ide / pci / sgiioc4.c
CommitLineData
1da177e4 1/*
0271fc2d 2 * Copyright (c) 2003-2006 Silicon Graphics, Inc. All Rights Reserved.
aa95f0e7 3 * Copyright (C) 2008 MontaVista Software, Inc.
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License
7 * as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it would be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
12 *
13 * You should have received a copy of the GNU General Public
14 * License along with this program; if not, write the Free Software
15 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
16 *
1da177e4
LT
17 * For further information regarding this notice, see:
18 *
19 * http://oss.sgi.com/projects/GenInfo/NoticeExplan
20 */
21
22#include <linux/module.h>
23#include <linux/types.h>
24#include <linux/pci.h>
25#include <linux/delay.h>
1da177e4
LT
26#include <linux/init.h>
27#include <linux/kernel.h>
1da177e4
LT
28#include <linux/ioport.h>
29#include <linux/blkdev.h>
55c16a70 30#include <linux/scatterlist.h>
22329b51 31#include <linux/ioc4.h>
1da177e4
LT
32#include <asm/io.h>
33
34#include <linux/ide.h>
35
ca1997c1
BZ
36#define DRV_NAME "SGIIOC4"
37
1da177e4
LT
38/* IOC4 Specific Definitions */
39#define IOC4_CMD_OFFSET 0x100
40#define IOC4_CTRL_OFFSET 0x120
41#define IOC4_DMA_OFFSET 0x140
42#define IOC4_INTR_OFFSET 0x0
43
44#define IOC4_TIMING 0x00
45#define IOC4_DMA_PTR_L 0x01
46#define IOC4_DMA_PTR_H 0x02
47#define IOC4_DMA_ADDR_L 0x03
48#define IOC4_DMA_ADDR_H 0x04
49#define IOC4_BC_DEV 0x05
50#define IOC4_BC_MEM 0x06
51#define IOC4_DMA_CTRL 0x07
52#define IOC4_DMA_END_ADDR 0x08
53
54/* Bits in the IOC4 Control/Status Register */
55#define IOC4_S_DMA_START 0x01
56#define IOC4_S_DMA_STOP 0x02
57#define IOC4_S_DMA_DIR 0x04
58#define IOC4_S_DMA_ACTIVE 0x08
59#define IOC4_S_DMA_ERROR 0x10
60#define IOC4_ATA_MEMERR 0x02
61
62/* Read/Write Directions */
63#define IOC4_DMA_WRITE 0x04
64#define IOC4_DMA_READ 0x00
65
66/* Interrupt Register Offsets */
67#define IOC4_INTR_REG 0x03
68#define IOC4_INTR_SET 0x05
69#define IOC4_INTR_CLEAR 0x07
70
71#define IOC4_IDE_CACHELINE_SIZE 128
72#define IOC4_CMD_CTL_BLK_SIZE 0x20
73#define IOC4_SUPPORTED_FIRMWARE_REV 46
74
75typedef struct {
76 u32 timing_reg0;
77 u32 timing_reg1;
78 u32 low_mem_ptr;
79 u32 high_mem_ptr;
80 u32 low_mem_addr;
81 u32 high_mem_addr;
82 u32 dev_byte_count;
83 u32 mem_byte_count;
84 u32 status;
85} ioc4_dma_regs_t;
86
87/* Each Physical Region Descriptor Entry size is 16 bytes (2 * 64 bits) */
88/* IOC4 has only 1 IDE channel */
89#define IOC4_PRD_BYTES 16
90#define IOC4_PRD_ENTRIES (PAGE_SIZE /(4*IOC4_PRD_BYTES))
91
92
93static void
94sgiioc4_init_hwif_ports(hw_regs_t * hw, unsigned long data_port,
95 unsigned long ctrl_port, unsigned long irq_port)
96{
97 unsigned long reg = data_port;
98 int i;
99
100 /* Registers are word (32 bit) aligned */
4c3032d8
BZ
101 for (i = 0; i <= 7; i++)
102 hw->io_ports_array[i] = reg + i * 4;
1da177e4
LT
103
104 if (ctrl_port)
4c3032d8 105 hw->io_ports.ctl_addr = ctrl_port;
1da177e4
LT
106
107 if (irq_port)
4c3032d8 108 hw->io_ports.irq_addr = irq_port;
1da177e4
LT
109}
110
111static void
112sgiioc4_maskproc(ide_drive_t * drive, int mask)
113{
ff074883 114 writeb(ATA_DEVCTL_OBS | (mask ? 2 : 0),
4c3032d8 115 (void __iomem *)drive->hwif->io_ports.ctl_addr);
1da177e4
LT
116}
117
1da177e4
LT
118static int
119sgiioc4_checkirq(ide_hwif_t * hwif)
120{
0ecdca26 121 unsigned long intr_addr =
4c3032d8 122 hwif->io_ports.irq_addr + IOC4_INTR_REG * 4;
1da177e4 123
0ecdca26 124 if ((u8)readl((void __iomem *)intr_addr) & 0x03)
1da177e4
LT
125 return 1;
126
127 return 0;
128}
129
b73c7ee2 130static u8 sgiioc4_read_status(ide_hwif_t *);
1da177e4
LT
131
132static int
133sgiioc4_clearirq(ide_drive_t * drive)
134{
135 u32 intr_reg;
136 ide_hwif_t *hwif = HWIF(drive);
4c3032d8
BZ
137 struct ide_io_ports *io_ports = &hwif->io_ports;
138 unsigned long other_ir = io_ports->irq_addr + (IOC4_INTR_REG << 2);
1da177e4
LT
139
140 /* Code to check for PCI error conditions */
0ecdca26 141 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
142 if (intr_reg & 0x03) { /* Valid IOC4-IDE interrupt */
143 /*
b73c7ee2
BZ
144 * Using sgiioc4_read_status to read the Status register has a
145 * side effect of clearing the interrupt. The first read should
23579a2a
BZ
146 * clear it if it is set. The second read should return
147 * a "clear" status if it got cleared. If not, then spin
148 * for a bit trying to clear it.
1da177e4 149 */
b73c7ee2 150 u8 stat = sgiioc4_read_status(hwif);
1da177e4 151 int count = 0;
b73c7ee2
BZ
152
153 stat = sgiioc4_read_status(hwif);
aa95f0e7 154 while ((stat & ATA_BUSY) && (count++ < 100)) {
1da177e4 155 udelay(1);
b73c7ee2 156 stat = sgiioc4_read_status(hwif);
1da177e4
LT
157 }
158
159 if (intr_reg & 0x02) {
36501650 160 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
161 /* Error when transferring DMA data on PCI bus */
162 u32 pci_err_addr_low, pci_err_addr_high,
163 pci_stat_cmd_reg;
164
165 pci_err_addr_low =
4c3032d8 166 readl((void __iomem *)io_ports->irq_addr);
1da177e4 167 pci_err_addr_high =
4c3032d8 168 readl((void __iomem *)(io_ports->irq_addr + 4));
36501650 169 pci_read_config_dword(dev, PCI_COMMAND,
1da177e4
LT
170 &pci_stat_cmd_reg);
171 printk(KERN_ERR
172 "%s(%s) : PCI Bus Error when doing DMA:"
173 " status-cmd reg is 0x%x\n",
eb63963a 174 __func__, drive->name, pci_stat_cmd_reg);
1da177e4
LT
175 printk(KERN_ERR
176 "%s(%s) : PCI Error Address is 0x%x%x\n",
eb63963a 177 __func__, drive->name,
1da177e4
LT
178 pci_err_addr_high, pci_err_addr_low);
179 /* Clear the PCI Error indicator */
36501650 180 pci_write_config_dword(dev, PCI_COMMAND, 0x00000146);
1da177e4
LT
181 }
182
183 /* Clear the Interrupt, Error bits on the IOC4 */
0ecdca26 184 writel(0x03, (void __iomem *)other_ir);
1da177e4 185
0ecdca26 186 intr_reg = readl((void __iomem *)other_ir);
1da177e4
LT
187 }
188
189 return intr_reg & 3;
190}
191
5e37bdc0 192static void sgiioc4_dma_start(ide_drive_t *drive)
1da177e4
LT
193{
194 ide_hwif_t *hwif = HWIF(drive);
0ecdca26
BZ
195 unsigned long ioc4_dma_addr = hwif->dma_base + IOC4_DMA_CTRL * 4;
196 unsigned int reg = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
197 unsigned int temp_reg = reg | IOC4_S_DMA_START;
198
0ecdca26 199 writel(temp_reg, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
200}
201
202static u32
203sgiioc4_ide_dma_stop(ide_hwif_t *hwif, u64 dma_base)
204{
0ecdca26 205 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
206 u32 ioc4_dma;
207 int count;
208
209 count = 0;
0ecdca26 210 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
211 while ((ioc4_dma & IOC4_S_DMA_STOP) && (count++ < 200)) {
212 udelay(1);
0ecdca26 213 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
214 }
215 return ioc4_dma;
216}
217
218/* Stops the IOC4 DMA Engine */
5e37bdc0 219static int sgiioc4_dma_end(ide_drive_t *drive)
1da177e4
LT
220{
221 u32 ioc4_dma, bc_dev, bc_mem, num, valid = 0, cnt = 0;
222 ide_hwif_t *hwif = HWIF(drive);
0ecdca26 223 unsigned long dma_base = hwif->dma_base;
1da177e4 224 int dma_stat = 0;
3f63c5e8 225 unsigned long *ending_dma = ide_get_hwifdata(hwif);
1da177e4 226
0ecdca26 227 writel(IOC4_S_DMA_STOP, (void __iomem *)(dma_base + IOC4_DMA_CTRL * 4));
1da177e4
LT
228
229 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
230
231 if (ioc4_dma & IOC4_S_DMA_STOP) {
232 printk(KERN_ERR
233 "%s(%s): IOC4 DMA STOP bit is still 1 :"
234 "ioc4_dma_reg 0x%x\n",
eb63963a 235 __func__, drive->name, ioc4_dma);
1da177e4
LT
236 dma_stat = 1;
237 }
238
239 /*
240 * The IOC4 will DMA 1's to the ending dma area to indicate that
241 * previous data DMA is complete. This is necessary because of relaxed
242 * ordering between register reads and DMA writes on the Altix.
243 */
244 while ((cnt++ < 200) && (!valid)) {
245 for (num = 0; num < 16; num++) {
246 if (ending_dma[num]) {
247 valid = 1;
248 break;
249 }
250 }
251 udelay(1);
252 }
253 if (!valid) {
eb63963a 254 printk(KERN_ERR "%s(%s) : DMA incomplete\n", __func__,
1da177e4
LT
255 drive->name);
256 dma_stat = 1;
257 }
258
0ecdca26
BZ
259 bc_dev = readl((void __iomem *)(dma_base + IOC4_BC_DEV * 4));
260 bc_mem = readl((void __iomem *)(dma_base + IOC4_BC_MEM * 4));
1da177e4
LT
261
262 if ((bc_dev & 0x01FF) || (bc_mem & 0x1FF)) {
263 if (bc_dev > bc_mem + 8) {
264 printk(KERN_ERR
265 "%s(%s): WARNING!! byte_count_dev %d "
266 "!= byte_count_mem %d\n",
eb63963a 267 __func__, drive->name, bc_dev, bc_mem);
1da177e4
LT
268 }
269 }
270
271 drive->waiting_for_dma = 0;
272 ide_destroy_dmatable(drive);
273
274 return dma_stat;
275}
276
88b2b32b 277static void sgiioc4_set_dma_mode(ide_drive_t *drive, const u8 speed)
ca1997c1 278{
ca1997c1
BZ
279}
280
1da177e4 281/* returns 1 if dma irq issued, 0 otherwise */
5e37bdc0 282static int sgiioc4_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
283{
284 return sgiioc4_checkirq(HWIF(drive));
285}
286
15ce926a 287static void sgiioc4_dma_host_set(ide_drive_t *drive, int on)
1da177e4 288{
15ce926a
BZ
289 if (!on)
290 sgiioc4_clearirq(drive);
1da177e4
LT
291}
292
1da177e4
LT
293static void
294sgiioc4_resetproc(ide_drive_t * drive)
295{
5e37bdc0 296 sgiioc4_dma_end(drive);
1da177e4
LT
297 sgiioc4_clearirq(drive);
298}
299
841d2a9b
SS
300static void
301sgiioc4_dma_lost_irq(ide_drive_t * drive)
302{
303 sgiioc4_resetproc(drive);
304
305 ide_dma_lost_irq(drive);
306}
307
b73c7ee2 308static u8 sgiioc4_read_status(ide_hwif_t *hwif)
1da177e4 309{
b73c7ee2 310 unsigned long port = hwif->io_ports.status_addr;
a835fa79 311 u8 reg = (u8) readb((void __iomem *) port);
1da177e4
LT
312
313 if ((port & 0xFFF) == 0x11C) { /* Status register of IOC4 */
aa95f0e7 314 if (!(reg & ATA_BUSY)) { /* Not busy... check for interrupt */
1da177e4 315 unsigned long other_ir = port - 0x110;
a835fa79 316 unsigned int intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4
LT
317
318 /* Clear the Interrupt, Error bits on the IOC4 */
319 if (intr_reg & 0x03) {
a835fa79
JH
320 writel(0x03, (void __iomem *) other_ir);
321 intr_reg = (u32) readl((void __iomem *) other_ir);
1da177e4
LT
322 }
323 }
324 }
325
326 return reg;
327}
328
329/* Creates a dma map for the scatter-gather list entries */
ca1997c1 330static int __devinit
04216fa1 331ide_dma_sgiioc4(ide_hwif_t *hwif, const struct ide_port_info *d)
1da177e4 332{
36501650 333 struct pci_dev *dev = to_pci_dev(hwif->dev);
04216fa1 334 unsigned long dma_base = pci_resource_start(dev, 0) + IOC4_DMA_OFFSET;
1678df37 335 void __iomem *virt_dma_base;
1da177e4 336 int num_ports = sizeof (ioc4_dma_regs_t);
3f63c5e8 337 void *pad;
1da177e4 338
04216fa1
BZ
339 if (dma_base == 0)
340 return -1;
341
9b5a18e1 342 printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name);
1da177e4 343
9b5a18e1
SS
344 if (request_mem_region(dma_base, num_ports, hwif->name) == NULL) {
345 printk(KERN_ERR "%s(%s) -- ERROR: addresses 0x%08lx to 0x%08lx "
346 "already in use\n", __func__, hwif->name,
347 dma_base, dma_base + num_ports - 1);
ca1997c1 348 return -1;
1da177e4
LT
349 }
350
1678df37
JK
351 virt_dma_base = ioremap(dma_base, num_ports);
352 if (virt_dma_base == NULL) {
9b5a18e1
SS
353 printk(KERN_ERR "%s(%s) -- ERROR: unable to map addresses "
354 "0x%lx to 0x%lx\n", __func__, hwif->name,
355 dma_base, dma_base + num_ports - 1);
1678df37
JK
356 goto dma_remap_failure;
357 }
358 hwif->dma_base = (unsigned long) virt_dma_base;
359
2bbd57ca 360 hwif->sg_max_nents = IOC4_PRD_ENTRIES;
1da177e4 361
2bbd57ca
BZ
362 hwif->prd_max_nents = IOC4_PRD_ENTRIES;
363 hwif->prd_ent_size = IOC4_PRD_BYTES;
1da177e4 364
2bbd57ca
BZ
365 if (ide_allocate_dma_engine(hwif))
366 goto dma_pci_alloc_failure;
1da177e4 367
36501650 368 pad = pci_alloc_consistent(dev, IOC4_IDE_CACHELINE_SIZE,
912ef6d9 369 (dma_addr_t *)&hwif->extra_base);
3f63c5e8
SS
370 if (pad) {
371 ide_set_hwifdata(hwif, pad);
ca1997c1 372 return 0;
3f63c5e8 373 }
1da177e4 374
2bbd57ca
BZ
375 ide_release_dma_engine(hwif);
376
9b5a18e1 377 printk(KERN_ERR "%s(%s) -- ERROR: Unable to allocate DMA maps\n",
eb63963a 378 __func__, hwif->name);
9b5a18e1 379 printk(KERN_INFO "%s: changing from DMA to PIO mode", hwif->name);
1da177e4 380
1678df37
JK
381dma_pci_alloc_failure:
382 iounmap(virt_dma_base);
383
384dma_remap_failure:
385 release_mem_region(dma_base, num_ports);
386
ca1997c1 387 return -1;
1da177e4
LT
388}
389
390/* Initializes the IOC4 DMA Engine */
391static void
392sgiioc4_configure_for_dma(int dma_direction, ide_drive_t * drive)
393{
394 u32 ioc4_dma;
395 ide_hwif_t *hwif = HWIF(drive);
0ecdca26
BZ
396 unsigned long dma_base = hwif->dma_base;
397 unsigned long ioc4_dma_addr = dma_base + IOC4_DMA_CTRL * 4;
1da177e4
LT
398 u32 dma_addr, ending_dma_addr;
399
0ecdca26 400 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
401
402 if (ioc4_dma & IOC4_S_DMA_ACTIVE) {
403 printk(KERN_WARNING
404 "%s(%s):Warning!! DMA from previous transfer was still active\n",
eb63963a 405 __func__, drive->name);
0ecdca26 406 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
407 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
408
409 if (ioc4_dma & IOC4_S_DMA_STOP)
410 printk(KERN_ERR
411 "%s(%s) : IOC4 Dma STOP bit is still 1\n",
eb63963a 412 __func__, drive->name);
1da177e4
LT
413 }
414
0ecdca26 415 ioc4_dma = readl((void __iomem *)ioc4_dma_addr);
1da177e4
LT
416 if (ioc4_dma & IOC4_S_DMA_ERROR) {
417 printk(KERN_WARNING
418 "%s(%s) : Warning!! - DMA Error during Previous"
419 " transfer | status 0x%x\n",
eb63963a 420 __func__, drive->name, ioc4_dma);
0ecdca26 421 writel(IOC4_S_DMA_STOP, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
422 ioc4_dma = sgiioc4_ide_dma_stop(hwif, dma_base);
423
424 if (ioc4_dma & IOC4_S_DMA_STOP)
425 printk(KERN_ERR
426 "%s(%s) : IOC4 DMA STOP bit is still 1\n",
eb63963a 427 __func__, drive->name);
1da177e4
LT
428 }
429
430 /* Address of the Scatter Gather List */
431 dma_addr = cpu_to_le32(hwif->dmatable_dma);
0ecdca26 432 writel(dma_addr, (void __iomem *)(dma_base + IOC4_DMA_PTR_L * 4));
1da177e4
LT
433
434 /* Address of the Ending DMA */
3f63c5e8 435 memset(ide_get_hwifdata(hwif), 0, IOC4_IDE_CACHELINE_SIZE);
912ef6d9 436 ending_dma_addr = cpu_to_le32(hwif->extra_base);
0ecdca26 437 writel(ending_dma_addr, (void __iomem *)(dma_base + IOC4_DMA_END_ADDR * 4));
1da177e4 438
0ecdca26 439 writel(dma_direction, (void __iomem *)ioc4_dma_addr);
1da177e4
LT
440 drive->waiting_for_dma = 1;
441}
442
443/* IOC4 Scatter Gather list Format */
444/* 128 Bit entries to support 64 bit addresses in the future */
445/* The Scatter Gather list Entry should be in the BIG-ENDIAN Format */
446/* --------------------------------------------------------------------- */
447/* | Upper 32 bits - Zero | Lower 32 bits- address | */
448/* --------------------------------------------------------------------- */
449/* | Upper 32 bits - Zero |EOL| 15 unused | 16 Bit Length| */
450/* --------------------------------------------------------------------- */
451/* Creates the scatter gather list, DMA Table */
452static unsigned int
453sgiioc4_build_dma_table(ide_drive_t * drive, struct request *rq, int ddir)
454{
455 ide_hwif_t *hwif = HWIF(drive);
456 unsigned int *table = hwif->dmatable_cpu;
457 unsigned int count = 0, i = 1;
458 struct scatterlist *sg;
459
460 hwif->sg_nents = i = ide_build_sglist(drive, rq);
461
462 if (!i)
463 return 0; /* sglist of length Zero */
464
465 sg = hwif->sg_table;
466 while (i && sg_dma_len(sg)) {
467 dma_addr_t cur_addr;
468 int cur_len;
469 cur_addr = sg_dma_address(sg);
470 cur_len = sg_dma_len(sg);
471
472 while (cur_len) {
473 if (count++ >= IOC4_PRD_ENTRIES) {
474 printk(KERN_WARNING
475 "%s: DMA table too small\n",
476 drive->name);
477 goto use_pio_instead;
478 } else {
0271fc2d 479 u32 bcount =
1da177e4
LT
480 0x10000 - (cur_addr & 0xffff);
481
482 if (bcount > cur_len)
483 bcount = cur_len;
484
485 /* put the addr, length in
486 * the IOC4 dma-table format */
487 *table = 0x0;
488 table++;
489 *table = cpu_to_be32(cur_addr);
490 table++;
491 *table = 0x0;
492 table++;
493
0271fc2d 494 *table = cpu_to_be32(bcount);
1da177e4
LT
495 table++;
496
497 cur_addr += bcount;
498 cur_len -= bcount;
499 }
500 }
501
55c16a70 502 sg = sg_next(sg);
1da177e4
LT
503 i--;
504 }
505
506 if (count) {
507 table--;
508 *table |= cpu_to_be32(0x80000000);
509 return count;
510 }
511
512use_pio_instead:
f6fb786d 513 ide_destroy_dmatable(drive);
1da177e4
LT
514
515 return 0; /* revert to PIO for this request */
516}
517
5e37bdc0 518static int sgiioc4_dma_setup(ide_drive_t *drive)
1da177e4
LT
519{
520 struct request *rq = HWGROUP(drive)->rq;
521 unsigned int count = 0;
522 int ddir;
523
524 if (rq_data_dir(rq))
525 ddir = PCI_DMA_TODEVICE;
526 else
527 ddir = PCI_DMA_FROMDEVICE;
528
529 if (!(count = sgiioc4_build_dma_table(drive, rq, ddir))) {
530 /* try PIO instead of DMA */
531 ide_map_sg(drive, rq);
532 return 1;
533 }
534
535 if (rq_data_dir(rq))
536 /* Writes TO the IOC4 FROM Main Memory */
537 ddir = IOC4_DMA_READ;
538 else
539 /* Writes FROM the IOC4 TO Main Memory */
540 ddir = IOC4_DMA_WRITE;
541
542 sgiioc4_configure_for_dma(ddir, drive);
543
544 return 0;
545}
546
374e042c
BZ
547static const struct ide_tp_ops sgiioc4_tp_ops = {
548 .exec_command = ide_exec_command,
549 .read_status = sgiioc4_read_status,
550 .read_altstatus = ide_read_altstatus,
551 .read_sff_dma_status = ide_read_sff_dma_status,
552
553 .set_irq = ide_set_irq,
554
555 .tf_load = ide_tf_load,
556 .tf_read = ide_tf_read,
557
558 .input_data = ide_input_data,
559 .output_data = ide_output_data,
560};
561
ac95beed
BZ
562static const struct ide_port_ops sgiioc4_port_ops = {
563 .set_dma_mode = sgiioc4_set_dma_mode,
564 /* reset DMA engine, clear IRQs */
565 .resetproc = sgiioc4_resetproc,
566 /* mask on/off NIEN register */
567 .maskproc = sgiioc4_maskproc,
568};
569
f37afdac 570static const struct ide_dma_ops sgiioc4_dma_ops = {
5e37bdc0
BZ
571 .dma_host_set = sgiioc4_dma_host_set,
572 .dma_setup = sgiioc4_dma_setup,
573 .dma_start = sgiioc4_dma_start,
574 .dma_end = sgiioc4_dma_end,
575 .dma_test_irq = sgiioc4_dma_test_irq,
576 .dma_lost_irq = sgiioc4_dma_lost_irq,
577 .dma_timeout = ide_dma_timeout,
578};
579
c413b9b9 580static const struct ide_port_info sgiioc4_port_info __devinitdata = {
eb3aff55 581 .name = DRV_NAME,
c413b9b9 582 .chipset = ide_pci,
04216fa1 583 .init_dma = ide_dma_sgiioc4,
374e042c 584 .tp_ops = &sgiioc4_tp_ops,
ac95beed 585 .port_ops = &sgiioc4_port_ops,
5e37bdc0 586 .dma_ops = &sgiioc4_dma_ops,
c5dd43ec 587 .host_flags = IDE_HFLAG_MMIO,
c413b9b9
BZ
588 .mwdma_mask = ATA_MWDMA2_ONLY,
589};
590
1da177e4 591static int __devinit
ca1997c1 592sgiioc4_ide_setup_pci_device(struct pci_dev *dev)
1da177e4 593{
04216fa1 594 unsigned long cmd_base, irqport;
1678df37
JK
595 unsigned long bar0, cmd_phys_base, ctl;
596 void __iomem *virt_base;
48c3c107 597 struct ide_host *host;
c97c6aca 598 hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
c413b9b9 599 struct ide_port_info d = sgiioc4_port_info;
8a69580e 600 int rc;
1da177e4 601
1da177e4 602 /* Get the CmdBlk and CtrlBlk Base Registers */
1678df37
JK
603 bar0 = pci_resource_start(dev, 0);
604 virt_base = ioremap(bar0, pci_resource_len(dev, 0));
605 if (virt_base == NULL) {
606 printk(KERN_ERR "%s: Unable to remap BAR 0 address: 0x%lx\n",
ca1997c1 607 DRV_NAME, bar0);
1678df37
JK
608 return -ENOMEM;
609 }
610 cmd_base = (unsigned long) virt_base + IOC4_CMD_OFFSET;
611 ctl = (unsigned long) virt_base + IOC4_CTRL_OFFSET;
612 irqport = (unsigned long) virt_base + IOC4_INTR_OFFSET;
1da177e4 613
1678df37 614 cmd_phys_base = bar0 + IOC4_CMD_OFFSET;
9b5a18e1
SS
615 if (request_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE,
616 DRV_NAME) == NULL) {
617 printk(KERN_ERR "%s %s -- ERROR: addresses 0x%08lx to 0x%08lx "
618 "already in use\n", DRV_NAME, pci_name(dev),
619 cmd_phys_base, cmd_phys_base + IOC4_CMD_CTL_BLK_SIZE);
620 return -EBUSY;
1da177e4
LT
621 }
622
8f8e8483
BZ
623 /* Initialize the IO registers */
624 memset(&hw, 0, sizeof(hw));
625 sgiioc4_init_hwif_ports(&hw, cmd_base, ctl, irqport);
57c802e8
BZ
626 hw.irq = dev->irq;
627 hw.chipset = ide_pci;
628 hw.dev = &dev->dev;
ce30e401 629
1da177e4 630 /* Initializing chipset IRQ Registers */
0ecdca26 631 writel(0x03, (void __iomem *)(irqport + IOC4_INTR_SET * 4));
1da177e4 632
48c3c107 633 host = ide_host_alloc(&d, hws);
8a69580e
BZ
634 if (host == NULL) {
635 rc = -ENOMEM;
48c3c107 636 goto err;
8a69580e 637 }
1da177e4 638
8a69580e
BZ
639 rc = ide_host_register(host, &d, hws);
640 if (rc)
641 goto err_free;
1da177e4
LT
642
643 return 0;
8a69580e
BZ
644err_free:
645 ide_host_free(host);
ce30e401
BZ
646err:
647 release_mem_region(cmd_phys_base, IOC4_CMD_CTL_BLK_SIZE);
648 iounmap(virt_base);
8a69580e 649 return rc;
1da177e4
LT
650}
651
652static unsigned int __devinit
ca1997c1 653pci_init_sgiioc4(struct pci_dev *dev)
1da177e4 654{
1da177e4
LT
655 int ret;
656
1da177e4 657 printk(KERN_INFO "%s: IDE controller at PCI slot %s, revision %d\n",
fc212bb1
BZ
658 DRV_NAME, pci_name(dev), dev->revision);
659
660 if (dev->revision < IOC4_SUPPORTED_FIRMWARE_REV) {
1da177e4 661 printk(KERN_ERR "Skipping %s IDE controller in slot %s: "
ca1997c1
BZ
662 "firmware is obsolete - please upgrade to "
663 "revision46 or higher\n",
664 DRV_NAME, pci_name(dev));
1da177e4
LT
665 ret = -EAGAIN;
666 goto out;
667 }
ca1997c1 668 ret = sgiioc4_ide_setup_pci_device(dev);
1da177e4
LT
669out:
670 return ret;
671}
672
1da177e4 673int
22329b51 674ioc4_ide_attach_one(struct ioc4_driver_data *idd)
1da177e4 675{
f5befceb
BC
676 /* PCI-RT does not bring out IDE connection.
677 * Do not attach to this particular IOC4.
678 */
679 if (idd->idd_variant == IOC4_VARIANT_PCI_RT)
680 return 0;
681
ca1997c1 682 return pci_init_sgiioc4(idd->idd_pdev);
1da177e4
LT
683}
684
22329b51
BC
685static struct ioc4_submodule ioc4_ide_submodule = {
686 .is_name = "IOC4_ide",
687 .is_owner = THIS_MODULE,
688 .is_probe = ioc4_ide_attach_one,
689/* .is_remove = ioc4_ide_remove_one, */
690};
691
82ab1eec 692static int __init ioc4_ide_init(void)
22329b51
BC
693{
694 return ioc4_register_submodule(&ioc4_ide_submodule);
695}
696
59f14800 697late_initcall(ioc4_ide_init); /* Call only after IDE init is done */
1da177e4 698
a835fa79 699MODULE_AUTHOR("Aniket Malatpure/Jeremy Higdon");
1da177e4
LT
700MODULE_DESCRIPTION("IDE PCI driver module for SGI IOC4 Base-IO Card");
701MODULE_LICENSE("GPL");