treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 157
[linux-2.6-block.git] / drivers / i2c / busses / i2c-piix4.c
CommitLineData
c942fddf 1// SPDX-License-Identifier: GPL-2.0-or-later
1da177e4 2/*
1da177e4
LT
3 Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
4 Philip Edelbrock <phil@netroedge.com>
5
1da177e4
LT
6*/
7
8/*
9 Supports:
10 Intel PIIX4, 440MX
506a8b6c 11 Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
2a2f7404 12 ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
032f708b 13 AMD Hudson-2, ML, CZ
24beb83a 14 Hygon CZ
1da177e4
LT
15 SMSC Victory66
16
2a2f7404
AA
17 Note: we assume there can only be one device, with one or more
18 SMBus interfaces.
2fee61d2
CF
19 The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
20 For devices supporting multiple ports the i2c_adapter should provide
21 an i2c_algorithm to access them.
1da177e4
LT
22*/
23
1da177e4
LT
24#include <linux/module.h>
25#include <linux/moduleparam.h>
26#include <linux/pci.h>
27#include <linux/kernel.h>
28#include <linux/delay.h>
29#include <linux/stddef.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/i2c.h>
c415b303 32#include <linux/slab.h>
1da177e4 33#include <linux/dmi.h>
54fb4a05 34#include <linux/acpi.h>
21782180 35#include <linux/io.h>
1da177e4
LT
36
37
1da177e4
LT
38/* PIIX4 SMBus address offsets */
39#define SMBHSTSTS (0 + piix4_smba)
40#define SMBHSLVSTS (1 + piix4_smba)
41#define SMBHSTCNT (2 + piix4_smba)
42#define SMBHSTCMD (3 + piix4_smba)
43#define SMBHSTADD (4 + piix4_smba)
44#define SMBHSTDAT0 (5 + piix4_smba)
45#define SMBHSTDAT1 (6 + piix4_smba)
46#define SMBBLKDAT (7 + piix4_smba)
47#define SMBSLVCNT (8 + piix4_smba)
48#define SMBSHDWCMD (9 + piix4_smba)
49#define SMBSLVEVT (0xA + piix4_smba)
50#define SMBSLVDAT (0xC + piix4_smba)
51
52/* count for request_region */
f43128c7 53#define SMBIOSIZE 9
1da177e4
LT
54
55/* PCI Address Constants */
56#define SMBBA 0x090
57#define SMBHSTCFG 0x0D2
58#define SMBSLVC 0x0D3
59#define SMBSHDW1 0x0D4
60#define SMBSHDW2 0x0D5
61#define SMBREV 0x0D6
62
63/* Other settings */
64#define MAX_TIMEOUT 500
65#define ENABLE_INT9 0
66
67/* PIIX4 constants */
68#define PIIX4_QUICK 0x00
69#define PIIX4_BYTE 0x04
70#define PIIX4_BYTE_DATA 0x08
71#define PIIX4_WORD_DATA 0x0C
72#define PIIX4_BLOCK_DATA 0x14
73
ca2061e1
CF
74/* Multi-port constants */
75#define PIIX4_MAX_ADAPTERS 4
76
2fee61d2
CF
77/* SB800 constants */
78#define SB800_PIIX4_SMB_IDX 0xcd6
79
88fa2dfb
RRD
80#define KERNCZ_IMC_IDX 0x3e
81#define KERNCZ_IMC_DATA 0x3f
82
6befa3fd
JD
83/*
84 * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
85 * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
86 * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
87 */
2fee61d2 88#define SB800_PIIX4_PORT_IDX 0x2c
6befa3fd
JD
89#define SB800_PIIX4_PORT_IDX_ALT 0x2e
90#define SB800_PIIX4_PORT_IDX_SEL 0x2f
2fee61d2 91#define SB800_PIIX4_PORT_IDX_MASK 0x06
0fe16195
GR
92#define SB800_PIIX4_PORT_IDX_SHIFT 1
93
94/* On kerncz, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
95#define SB800_PIIX4_PORT_IDX_KERNCZ 0x02
96#define SB800_PIIX4_PORT_IDX_MASK_KERNCZ 0x18
97#define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ 3
2fee61d2 98
1da177e4
LT
99/* insmod parameters */
100
101/* If force is set to anything different from 0, we forcibly enable the
102 PIIX4. DANGEROUS! */
60507095 103static int force;
1da177e4
LT
104module_param (force, int, 0);
105MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
106
107/* If force_addr is set to anything different from 0, we forcibly enable
108 the PIIX4 at the given address. VERY DANGEROUS! */
60507095 109static int force_addr;
c78babcc 110module_param_hw(force_addr, int, ioport, 0);
1da177e4
LT
111MODULE_PARM_DESC(force_addr,
112 "Forcibly enable the PIIX4 at the given address. "
113 "EXTREMELY DANGEROUS!");
114
b1c1759c 115static int srvrworks_csb5_delay;
d6072f84 116static struct pci_driver piix4_driver;
1da177e4 117
0b255e92 118static const struct dmi_system_id piix4_dmi_blacklist[] = {
c2fc54fc
JD
119 {
120 .ident = "Sapphire AM2RD790",
121 .matches = {
122 DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
123 DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
124 },
125 },
126 {
127 .ident = "DFI Lanparty UT 790FX",
128 .matches = {
129 DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
130 DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
131 },
132 },
133 { }
134};
135
136/* The IBM entry is in a separate table because we only check it
137 on Intel-based systems */
0b255e92 138static const struct dmi_system_id piix4_dmi_ibm[] = {
1da177e4
LT
139 {
140 .ident = "IBM",
141 .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
142 },
143 { },
144};
145
6befa3fd
JD
146/*
147 * SB800 globals
6befa3fd 148 */
6befa3fd 149static u8 piix4_port_sel_sb800;
0fe16195
GR
150static u8 piix4_port_mask_sb800;
151static u8 piix4_port_shift_sb800;
725d2e3f 152static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
52795f6f 153 " port 0", " port 2", " port 3", " port 4"
725d2e3f 154};
52795f6f 155static const char *piix4_aux_port_name_sb800 = " port 1";
725d2e3f 156
14a8086d
AA
157struct i2c_piix4_adapdata {
158 unsigned short smba;
2fee61d2
CF
159
160 /* SB800 */
161 bool sb800_main;
88fa2dfb 162 bool notify_imc;
33f5ccc3 163 u8 port; /* Port number, shifted */
14a8086d
AA
164};
165
0b255e92
BP
166static int piix4_setup(struct pci_dev *PIIX4_dev,
167 const struct pci_device_id *id)
1da177e4
LT
168{
169 unsigned char temp;
14a8086d 170 unsigned short piix4_smba;
1da177e4 171
b1c1759c
DM
172 if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
173 (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
174 srvrworks_csb5_delay = 1;
175
c2fc54fc
JD
176 /* On some motherboards, it was reported that accessing the SMBus
177 caused severe hardware problems */
178 if (dmi_check_system(piix4_dmi_blacklist)) {
179 dev_err(&PIIX4_dev->dev,
180 "Accessing the SMBus on this system is unsafe!\n");
181 return -EPERM;
182 }
183
1da177e4 184 /* Don't access SMBus on IBM systems which get corrupted eeproms */
c2fc54fc 185 if (dmi_check_system(piix4_dmi_ibm) &&
1da177e4 186 PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
f9ba6c04 187 dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
1da177e4
LT
188 "may corrupt your serial eeprom! Refusing to load "
189 "module!\n");
190 return -EPERM;
191 }
192
193 /* Determine the address of the SMBus areas */
194 if (force_addr) {
195 piix4_smba = force_addr & 0xfff0;
196 force = 0;
197 } else {
198 pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
199 piix4_smba &= 0xfff0;
200 if(piix4_smba == 0) {
fa63cd56 201 dev_err(&PIIX4_dev->dev, "SMBus base address "
1da177e4
LT
202 "uninitialized - upgrade BIOS or use "
203 "force_addr=0xaddr\n");
204 return -ENODEV;
205 }
206 }
207
54fb4a05 208 if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
18669eab 209 return -ENODEV;
54fb4a05 210
d6072f84 211 if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
fa63cd56 212 dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
1da177e4 213 piix4_smba);
fa63cd56 214 return -EBUSY;
1da177e4
LT
215 }
216
217 pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
218
1da177e4
LT
219 /* If force_addr is set, we program the new address here. Just to make
220 sure, we disable the PIIX4 first. */
221 if (force_addr) {
222 pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
223 pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
224 pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
225 dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
226 "new address %04x!\n", piix4_smba);
227 } else if ((temp & 1) == 0) {
228 if (force) {
229 /* This should never need to be done, but has been
230 * noted that many Dell machines have the SMBus
231 * interface on the PIIX4 disabled!? NOTE: This assumes
232 * I/O space and other allocations WERE done by the
233 * Bios! Don't complain if your hardware does weird
234 * things after enabling this. :') Check for Bios
235 * updates before resorting to this.
236 */
237 pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
238 temp | 1);
8117e41e
JP
239 dev_notice(&PIIX4_dev->dev,
240 "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
1da177e4
LT
241 } else {
242 dev_err(&PIIX4_dev->dev,
66f8a8ff 243 "SMBus Host Controller not enabled!\n");
1da177e4 244 release_region(piix4_smba, SMBIOSIZE);
1da177e4
LT
245 return -ENODEV;
246 }
247 }
248
54aaa1ca 249 if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
66f8a8ff 250 dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
1da177e4 251 else if ((temp & 0x0E) == 0)
66f8a8ff 252 dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
1da177e4
LT
253 else
254 dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
255 "(or code out of date)!\n");
256
257 pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
fa63cd56
JD
258 dev_info(&PIIX4_dev->dev,
259 "SMBus Host Controller at 0x%x, revision %d\n",
260 piix4_smba, temp);
1da177e4 261
14a8086d 262 return piix4_smba;
1da177e4
LT
263}
264
0b255e92 265static int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
a94dd00f 266 const struct pci_device_id *id, u8 aux)
87e1960e 267{
14a8086d 268 unsigned short piix4_smba;
6befa3fd 269 u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel;
032f708b 270 u8 i2ccfg, i2ccfg_offset = 0x10;
87e1960e 271
3806e94b 272 /* SB800 and later SMBus does not support forcing address */
87e1960e 273 if (force || force_addr) {
3806e94b 274 dev_err(&PIIX4_dev->dev, "SMBus does not support "
87e1960e
SH
275 "forcing address!\n");
276 return -EINVAL;
277 }
278
279 /* Determine the address of the SMBus areas */
032f708b
SH
280 if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
281 PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
282 PIIX4_dev->revision >= 0x41) ||
283 (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
bcb29994 284 PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
24beb83a
PW
285 PIIX4_dev->revision >= 0x49) ||
286 (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON &&
287 PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS))
032f708b
SH
288 smb_en = 0x00;
289 else
290 smb_en = (aux) ? 0x28 : 0x2c;
a94dd00f 291
04b6fcab
GR
292 if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) {
293 dev_err(&PIIX4_dev->dev,
294 "SMB base address index region 0x%x already in use.\n",
295 SB800_PIIX4_SMB_IDX);
296 return -EBUSY;
297 }
298
2fee61d2
CF
299 outb_p(smb_en, SB800_PIIX4_SMB_IDX);
300 smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
301 outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
302 smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
04b6fcab
GR
303
304 release_region(SB800_PIIX4_SMB_IDX, 2);
87e1960e 305
032f708b
SH
306 if (!smb_en) {
307 smb_en_status = smba_en_lo & 0x10;
308 piix4_smba = smba_en_hi << 8;
309 if (aux)
310 piix4_smba |= 0x20;
311 } else {
312 smb_en_status = smba_en_lo & 0x01;
313 piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
314 }
315
316 if (!smb_en_status) {
87e1960e 317 dev_err(&PIIX4_dev->dev,
66f8a8ff 318 "SMBus Host Controller not enabled!\n");
87e1960e
SH
319 return -ENODEV;
320 }
321
87e1960e 322 if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
18669eab 323 return -ENODEV;
87e1960e
SH
324
325 if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
326 dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
327 piix4_smba);
328 return -EBUSY;
329 }
330
a94dd00f
RM
331 /* Aux SMBus does not support IRQ information */
332 if (aux) {
333 dev_info(&PIIX4_dev->dev,
85fd0fe6
SH
334 "Auxiliary SMBus Host Controller at 0x%x\n",
335 piix4_smba);
a94dd00f
RM
336 return piix4_smba;
337 }
338
87e1960e
SH
339 /* Request the SMBus I2C bus config region */
340 if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
341 dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
342 "0x%x already in use!\n", piix4_smba + i2ccfg_offset);
343 release_region(piix4_smba, SMBIOSIZE);
87e1960e
SH
344 return -EBUSY;
345 }
346 i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
347 release_region(piix4_smba + i2ccfg_offset, 1);
348
349 if (i2ccfg & 1)
66f8a8ff 350 dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
87e1960e 351 else
66f8a8ff 352 dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
87e1960e
SH
353
354 dev_info(&PIIX4_dev->dev,
355 "SMBus Host Controller at 0x%x, revision %d\n",
356 piix4_smba, i2ccfg >> 4);
357
6befa3fd 358 /* Find which register is used for port selection */
24beb83a
PW
359 if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD ||
360 PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) {
0fe16195
GR
361 switch (PIIX4_dev->device) {
362 case PCI_DEVICE_ID_AMD_KERNCZ_SMBUS:
363 piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
364 piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
365 piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
366 break;
367 case PCI_DEVICE_ID_AMD_HUDSON2_SMBUS:
368 default:
369 piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
370 piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
371 piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
372 break;
373 }
6befa3fd 374 } else {
04b6fcab
GR
375 if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2,
376 "sb800_piix4_smb")) {
377 release_region(piix4_smba, SMBIOSIZE);
378 return -EBUSY;
379 }
380
6befa3fd
JD
381 outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
382 port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
383 piix4_port_sel_sb800 = (port_sel & 0x01) ?
384 SB800_PIIX4_PORT_IDX_ALT :
385 SB800_PIIX4_PORT_IDX;
0fe16195
GR
386 piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
387 piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
04b6fcab 388 release_region(SB800_PIIX4_SMB_IDX, 2);
6befa3fd
JD
389 }
390
391 dev_info(&PIIX4_dev->dev,
392 "Using register 0x%02x for SMBus port selection\n",
393 (unsigned int)piix4_port_sel_sb800);
394
14a8086d 395 return piix4_smba;
87e1960e
SH
396}
397
0b255e92
BP
398static int piix4_setup_aux(struct pci_dev *PIIX4_dev,
399 const struct pci_device_id *id,
400 unsigned short base_reg_addr)
2a2f7404
AA
401{
402 /* Set up auxiliary SMBus controllers found on some
403 * AMD chipsets e.g. SP5100 (SB700 derivative) */
404
405 unsigned short piix4_smba;
406
407 /* Read address of auxiliary SMBus controller */
408 pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
409 if ((piix4_smba & 1) == 0) {
410 dev_dbg(&PIIX4_dev->dev,
411 "Auxiliary SMBus controller not enabled\n");
412 return -ENODEV;
413 }
414
415 piix4_smba &= 0xfff0;
416 if (piix4_smba == 0) {
417 dev_dbg(&PIIX4_dev->dev,
418 "Auxiliary SMBus base address uninitialized\n");
419 return -ENODEV;
420 }
421
422 if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
423 return -ENODEV;
424
425 if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
426 dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
427 "already in use!\n", piix4_smba);
428 return -EBUSY;
429 }
430
431 dev_info(&PIIX4_dev->dev,
432 "Auxiliary SMBus Host Controller at 0x%x\n",
433 piix4_smba);
434
435 return piix4_smba;
436}
437
e154bf6f 438static int piix4_transaction(struct i2c_adapter *piix4_adapter)
1da177e4 439{
e154bf6f
AA
440 struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
441 unsigned short piix4_smba = adapdata->smba;
1da177e4
LT
442 int temp;
443 int result = 0;
444 int timeout = 0;
445
e154bf6f 446 dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
1da177e4
LT
447 "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
448 inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
449 inb_p(SMBHSTDAT1));
450
451 /* Make sure the SMBus host is ready to start transmitting */
452 if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
e154bf6f 453 dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
541e6a02 454 "Resetting...\n", temp);
1da177e4
LT
455 outb_p(temp, SMBHSTSTS);
456 if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
e154bf6f 457 dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
97140342 458 return -EBUSY;
1da177e4 459 } else {
e154bf6f 460 dev_dbg(&piix4_adapter->dev, "Successful!\n");
1da177e4
LT
461 }
462 }
463
464 /* start the transaction by setting bit 6 */
465 outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
466
467 /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
b1c1759c 468 if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
0e89b2fe 469 usleep_range(2000, 2100);
b1c1759c 470 else
0e89b2fe 471 usleep_range(250, 500);
b1c1759c 472
b6a31950 473 while ((++timeout < MAX_TIMEOUT) &&
b1c1759c 474 ((temp = inb_p(SMBHSTSTS)) & 0x01))
0e89b2fe 475 usleep_range(250, 500);
1da177e4
LT
476
477 /* If the SMBus is still busy, we give up */
b6a31950 478 if (timeout == MAX_TIMEOUT) {
e154bf6f 479 dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
97140342 480 result = -ETIMEDOUT;
1da177e4
LT
481 }
482
483 if (temp & 0x10) {
97140342 484 result = -EIO;
e154bf6f 485 dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
1da177e4
LT
486 }
487
488 if (temp & 0x08) {
97140342 489 result = -EIO;
e154bf6f 490 dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
1da177e4
LT
491 "locked until next hard reset. (sorry!)\n");
492 /* Clock stops and slave is stuck in mid-transmission */
493 }
494
495 if (temp & 0x04) {
97140342 496 result = -ENXIO;
e154bf6f 497 dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
1da177e4
LT
498 }
499
500 if (inb_p(SMBHSTSTS) != 0x00)
501 outb_p(inb(SMBHSTSTS), SMBHSTSTS);
502
503 if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
e154bf6f 504 dev_err(&piix4_adapter->dev, "Failed reset at end of "
1da177e4
LT
505 "transaction (%02x)\n", temp);
506 }
e154bf6f 507 dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
1da177e4
LT
508 "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
509 inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
510 inb_p(SMBHSTDAT1));
511 return result;
512}
513
97140342 514/* Return negative errno on error. */
1da177e4
LT
515static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
516 unsigned short flags, char read_write,
517 u8 command, int size, union i2c_smbus_data * data)
518{
14a8086d
AA
519 struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
520 unsigned short piix4_smba = adapdata->smba;
1da177e4 521 int i, len;
97140342 522 int status;
1da177e4
LT
523
524 switch (size) {
1da177e4 525 case I2C_SMBUS_QUICK:
fa63cd56 526 outb_p((addr << 1) | read_write,
1da177e4
LT
527 SMBHSTADD);
528 size = PIIX4_QUICK;
529 break;
530 case I2C_SMBUS_BYTE:
fa63cd56 531 outb_p((addr << 1) | read_write,
1da177e4
LT
532 SMBHSTADD);
533 if (read_write == I2C_SMBUS_WRITE)
534 outb_p(command, SMBHSTCMD);
535 size = PIIX4_BYTE;
536 break;
537 case I2C_SMBUS_BYTE_DATA:
fa63cd56 538 outb_p((addr << 1) | read_write,
1da177e4
LT
539 SMBHSTADD);
540 outb_p(command, SMBHSTCMD);
541 if (read_write == I2C_SMBUS_WRITE)
542 outb_p(data->byte, SMBHSTDAT0);
543 size = PIIX4_BYTE_DATA;
544 break;
545 case I2C_SMBUS_WORD_DATA:
fa63cd56 546 outb_p((addr << 1) | read_write,
1da177e4
LT
547 SMBHSTADD);
548 outb_p(command, SMBHSTCMD);
549 if (read_write == I2C_SMBUS_WRITE) {
550 outb_p(data->word & 0xff, SMBHSTDAT0);
551 outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
552 }
553 size = PIIX4_WORD_DATA;
554 break;
555 case I2C_SMBUS_BLOCK_DATA:
fa63cd56 556 outb_p((addr << 1) | read_write,
1da177e4
LT
557 SMBHSTADD);
558 outb_p(command, SMBHSTCMD);
559 if (read_write == I2C_SMBUS_WRITE) {
560 len = data->block[0];
fa63cd56
JD
561 if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
562 return -EINVAL;
1da177e4 563 outb_p(len, SMBHSTDAT0);
d7a4c763 564 inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
1da177e4
LT
565 for (i = 1; i <= len; i++)
566 outb_p(data->block[i], SMBBLKDAT);
567 }
568 size = PIIX4_BLOCK_DATA;
569 break;
ac7fc4fb
JD
570 default:
571 dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
572 return -EOPNOTSUPP;
1da177e4
LT
573 }
574
575 outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
576
e154bf6f 577 status = piix4_transaction(adap);
97140342
DB
578 if (status)
579 return status;
1da177e4
LT
580
581 if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
582 return 0;
583
584
585 switch (size) {
3578a075 586 case PIIX4_BYTE:
1da177e4
LT
587 case PIIX4_BYTE_DATA:
588 data->byte = inb_p(SMBHSTDAT0);
589 break;
590 case PIIX4_WORD_DATA:
591 data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
592 break;
593 case PIIX4_BLOCK_DATA:
594 data->block[0] = inb_p(SMBHSTDAT0);
fa63cd56
JD
595 if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
596 return -EPROTO;
d7a4c763 597 inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
1da177e4
LT
598 for (i = 1; i <= data->block[0]; i++)
599 data->block[i] = inb_p(SMBBLKDAT);
600 break;
601 }
602 return 0;
603}
604
88fa2dfb
RRD
605static uint8_t piix4_imc_read(uint8_t idx)
606{
607 outb_p(idx, KERNCZ_IMC_IDX);
608 return inb_p(KERNCZ_IMC_DATA);
609}
610
611static void piix4_imc_write(uint8_t idx, uint8_t value)
612{
613 outb_p(idx, KERNCZ_IMC_IDX);
614 outb_p(value, KERNCZ_IMC_DATA);
615}
616
617static int piix4_imc_sleep(void)
618{
619 int timeout = MAX_TIMEOUT;
620
621 if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
622 return -EBUSY;
623
624 /* clear response register */
625 piix4_imc_write(0x82, 0x00);
626 /* request ownership flag */
627 piix4_imc_write(0x83, 0xB4);
628 /* kick off IMC Mailbox command 96 */
629 piix4_imc_write(0x80, 0x96);
630
631 while (timeout--) {
632 if (piix4_imc_read(0x82) == 0xfa) {
633 release_region(KERNCZ_IMC_IDX, 2);
634 return 0;
635 }
636 usleep_range(1000, 2000);
637 }
638
639 release_region(KERNCZ_IMC_IDX, 2);
640 return -ETIMEDOUT;
641}
642
643static void piix4_imc_wakeup(void)
644{
645 int timeout = MAX_TIMEOUT;
646
647 if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
648 return;
649
650 /* clear response register */
651 piix4_imc_write(0x82, 0x00);
652 /* release ownership flag */
653 piix4_imc_write(0x83, 0xB5);
654 /* kick off IMC Mailbox command 96 */
655 piix4_imc_write(0x80, 0x96);
656
657 while (timeout--) {
658 if (piix4_imc_read(0x82) == 0xfa)
659 break;
660 usleep_range(1000, 2000);
661 }
662
663 release_region(KERNCZ_IMC_IDX, 2);
664}
665
2fee61d2
CF
666/*
667 * Handles access to multiple SMBus ports on the SB800.
668 * The port is selected by bits 2:1 of the smb_en register (0x2c).
669 * Returns negative errno on error.
670 *
671 * Note: The selected port must be returned to the initial selection to avoid
672 * problems on certain systems.
673 */
674static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
675 unsigned short flags, char read_write,
676 u8 command, int size, union i2c_smbus_data *data)
677{
678 struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
701dc207
RR
679 unsigned short piix4_smba = adapdata->smba;
680 int retries = MAX_TIMEOUT;
681 int smbslvcnt;
2fee61d2
CF
682 u8 smba_en_lo;
683 u8 port;
684 int retval;
685
04b6fcab
GR
686 if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb"))
687 return -EBUSY;
bbb27fc3 688
701dc207
RR
689 /* Request the SMBUS semaphore, avoid conflicts with the IMC */
690 smbslvcnt = inb_p(SMBSLVCNT);
691 do {
692 outb_p(smbslvcnt | 0x10, SMBSLVCNT);
693
694 /* Check the semaphore status */
695 smbslvcnt = inb_p(SMBSLVCNT);
696 if (smbslvcnt & 0x10)
697 break;
698
699 usleep_range(1000, 2000);
700 } while (--retries);
701 /* SMBus is still owned by the IMC, we give up */
bbb27fc3 702 if (!retries) {
04b6fcab
GR
703 retval = -EBUSY;
704 goto release;
bbb27fc3 705 }
2fee61d2 706
88fa2dfb
RRD
707 /*
708 * Notify the IMC (Integrated Micro Controller) if required.
709 * Among other responsibilities, the IMC is in charge of monitoring
710 * the System fans and temperature sensors, and act accordingly.
711 * All this is done through SMBus and can/will collide
712 * with our transactions if they are long (BLOCK_DATA).
713 * Therefore we need to request the ownership flag during those
714 * transactions.
715 */
716 if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) {
717 int ret;
718
719 ret = piix4_imc_sleep();
720 switch (ret) {
721 case -EBUSY:
722 dev_warn(&adap->dev,
723 "IMC base address index region 0x%x already in use.\n",
724 KERNCZ_IMC_IDX);
725 break;
726 case -ETIMEDOUT:
727 dev_warn(&adap->dev,
728 "Failed to communicate with the IMC.\n");
729 break;
730 default:
731 break;
732 }
733
734 /* If IMC communication fails do not retry */
735 if (ret) {
736 dev_warn(&adap->dev,
737 "Continuing without IMC notification.\n");
738 adapdata->notify_imc = false;
739 }
740 }
741
6befa3fd 742 outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
2fee61d2
CF
743 smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
744
745 port = adapdata->port;
0fe16195
GR
746 if ((smba_en_lo & piix4_port_mask_sb800) != port)
747 outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port,
2fee61d2
CF
748 SB800_PIIX4_SMB_IDX + 1);
749
750 retval = piix4_access(adap, addr, flags, read_write,
751 command, size, data);
752
753 outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1);
754
701dc207
RR
755 /* Release the semaphore */
756 outb_p(smbslvcnt | 0x20, SMBSLVCNT);
757
88fa2dfb
RRD
758 if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc)
759 piix4_imc_wakeup();
760
04b6fcab
GR
761release:
762 release_region(SB800_PIIX4_SMB_IDX, 2);
2fee61d2
CF
763 return retval;
764}
765
1da177e4
LT
766static u32 piix4_func(struct i2c_adapter *adapter)
767{
768 return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
769 I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
770 I2C_FUNC_SMBUS_BLOCK_DATA;
771}
772
8f9082c5 773static const struct i2c_algorithm smbus_algorithm = {
1da177e4
LT
774 .smbus_xfer = piix4_access,
775 .functionality = piix4_func,
776};
777
2fee61d2
CF
778static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
779 .smbus_xfer = piix4_access_sb800,
780 .functionality = piix4_func,
781};
782
392debf1 783static const struct pci_device_id piix4_ids[] = {
9b7389c0
JD
784 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
785 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
786 { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
787 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
788 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
789 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
790 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
3806e94b 791 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
bcb29994 792 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
24beb83a 793 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
9b7389c0
JD
794 { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
795 PCI_DEVICE_ID_SERVERWORKS_OSB4) },
796 { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
797 PCI_DEVICE_ID_SERVERWORKS_CSB5) },
798 { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
799 PCI_DEVICE_ID_SERVERWORKS_CSB6) },
800 { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
801 PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
506a8b6c
FL
802 { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
803 PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
1da177e4
LT
804 { 0, }
805};
806
807MODULE_DEVICE_TABLE (pci, piix4_ids);
808
ca2061e1 809static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
2a2f7404 810static struct i2c_adapter *piix4_aux_adapter;
e154bf6f 811
0b255e92 812static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
88fa2dfb 813 bool sb800_main, u8 port, bool notify_imc,
725d2e3f 814 const char *name, struct i2c_adapter **padap)
e154bf6f
AA
815{
816 struct i2c_adapter *adap;
817 struct i2c_piix4_adapdata *adapdata;
818 int retval;
819
820 adap = kzalloc(sizeof(*adap), GFP_KERNEL);
821 if (adap == NULL) {
822 release_region(smba, SMBIOSIZE);
823 return -ENOMEM;
824 }
825
826 adap->owner = THIS_MODULE;
827 adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
83c60158
JD
828 adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
829 : &smbus_algorithm;
e154bf6f
AA
830
831 adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
832 if (adapdata == NULL) {
833 kfree(adap);
834 release_region(smba, SMBIOSIZE);
835 return -ENOMEM;
836 }
837
838 adapdata->smba = smba;
83c60158 839 adapdata->sb800_main = sb800_main;
0fe16195 840 adapdata->port = port << piix4_port_shift_sb800;
88fa2dfb 841 adapdata->notify_imc = notify_imc;
e154bf6f
AA
842
843 /* set up the sysfs linkage to our parent device */
844 adap->dev.parent = &dev->dev;
845
846 snprintf(adap->name, sizeof(adap->name),
52795f6f 847 "SMBus PIIX4 adapter%s at %04x", name, smba);
e154bf6f
AA
848
849 i2c_set_adapdata(adap, adapdata);
850
851 retval = i2c_add_adapter(adap);
852 if (retval) {
e154bf6f
AA
853 kfree(adapdata);
854 kfree(adap);
855 release_region(smba, SMBIOSIZE);
856 return retval;
857 }
858
859 *padap = adap;
860 return 0;
861}
862
88fa2dfb
RRD
863static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba,
864 bool notify_imc)
2fee61d2 865{
2fee61d2
CF
866 struct i2c_piix4_adapdata *adapdata;
867 int port;
868 int retval;
869
2fee61d2 870 for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) {
88fa2dfb 871 retval = piix4_add_adapter(dev, smba, true, port, notify_imc,
725d2e3f 872 piix4_main_port_names_sb800[port],
2fee61d2
CF
873 &piix4_main_adapters[port]);
874 if (retval < 0)
875 goto error;
2fee61d2
CF
876 }
877
878 return retval;
879
880error:
881 dev_err(&dev->dev,
882 "Error setting up SB800 adapters. Unregistering!\n");
883 while (--port >= 0) {
884 adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
885 if (adapdata->smba) {
886 i2c_del_adapter(piix4_main_adapters[port]);
887 kfree(adapdata);
888 kfree(piix4_main_adapters[port]);
889 piix4_main_adapters[port] = NULL;
890 }
891 }
892
2fee61d2
CF
893 return retval;
894}
895
0b255e92 896static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
1da177e4
LT
897{
898 int retval;
52795f6f 899 bool is_sb800 = false;
1da177e4 900
76b3e28f
CC
901 if ((dev->vendor == PCI_VENDOR_ID_ATI &&
902 dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
903 dev->revision >= 0x40) ||
24beb83a
PW
904 dev->vendor == PCI_VENDOR_ID_AMD ||
905 dev->vendor == PCI_VENDOR_ID_HYGON) {
88fa2dfb 906 bool notify_imc = false;
52795f6f
JD
907 is_sb800 = true;
908
24beb83a
PW
909 if ((dev->vendor == PCI_VENDOR_ID_AMD ||
910 dev->vendor == PCI_VENDOR_ID_HYGON) &&
88fa2dfb
RRD
911 dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) {
912 u8 imc;
913
914 /*
915 * Detect if IMC is active or not, this method is
916 * described on coreboot's AMD IMC notes
917 */
918 pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3),
919 0x40, &imc);
920 if (imc & 0x80)
921 notify_imc = true;
922 }
923
87e1960e 924 /* base address location etc changed in SB800 */
a94dd00f 925 retval = piix4_setup_sb800(dev, id, 0);
04b6fcab 926 if (retval < 0)
2fee61d2 927 return retval;
87e1960e 928
2fee61d2
CF
929 /*
930 * Try to register multiplexed main SMBus adapter,
931 * give up if we can't
932 */
88fa2dfb 933 retval = piix4_add_adapters_sb800(dev, retval, notify_imc);
04b6fcab 934 if (retval < 0)
2fee61d2 935 return retval;
2fee61d2
CF
936 } else {
937 retval = piix4_setup(dev, id);
938 if (retval < 0)
939 return retval;
1da177e4 940
2fee61d2 941 /* Try to register main SMBus adapter, give up if we can't */
88fa2dfb 942 retval = piix4_add_adapter(dev, retval, false, 0, false, "",
2fee61d2
CF
943 &piix4_main_adapters[0]);
944 if (retval < 0)
945 return retval;
946 }
2a2f7404
AA
947
948 /* Check for auxiliary SMBus on some AMD chipsets */
a94dd00f
RM
949 retval = -ENODEV;
950
2a2f7404 951 if (dev->vendor == PCI_VENDOR_ID_ATI &&
a94dd00f
RM
952 dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
953 if (dev->revision < 0x40) {
954 retval = piix4_setup_aux(dev, id, 0x58);
955 } else {
956 /* SB800 added aux bus too */
957 retval = piix4_setup_sb800(dev, id, 1);
2a2f7404
AA
958 }
959 }
960
a94dd00f
RM
961 if (dev->vendor == PCI_VENDOR_ID_AMD &&
962 dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) {
963 retval = piix4_setup_sb800(dev, id, 1);
964 }
965
966 if (retval > 0) {
967 /* Try to add the aux adapter if it exists,
968 * piix4_add_adapter will clean up if this fails */
88fa2dfb 969 piix4_add_adapter(dev, retval, false, 0, false,
52795f6f 970 is_sb800 ? piix4_aux_port_name_sb800 : "",
725d2e3f 971 &piix4_aux_adapter);
a94dd00f
RM
972 }
973
2a2f7404 974 return 0;
1da177e4
LT
975}
976
0b255e92 977static void piix4_adap_remove(struct i2c_adapter *adap)
1da177e4 978{
14a8086d
AA
979 struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
980
981 if (adapdata->smba) {
982 i2c_del_adapter(adap);
04b6fcab 983 if (adapdata->port == (0 << piix4_port_shift_sb800))
2fee61d2 984 release_region(adapdata->smba, SMBIOSIZE);
e154bf6f
AA
985 kfree(adapdata);
986 kfree(adap);
1da177e4
LT
987 }
988}
989
0b255e92 990static void piix4_remove(struct pci_dev *dev)
14a8086d 991{
ca2061e1
CF
992 int port = PIIX4_MAX_ADAPTERS;
993
994 while (--port >= 0) {
995 if (piix4_main_adapters[port]) {
996 piix4_adap_remove(piix4_main_adapters[port]);
997 piix4_main_adapters[port] = NULL;
998 }
e154bf6f 999 }
2a2f7404
AA
1000
1001 if (piix4_aux_adapter) {
1002 piix4_adap_remove(piix4_aux_adapter);
1003 piix4_aux_adapter = NULL;
1004 }
14a8086d
AA
1005}
1006
1da177e4
LT
1007static struct pci_driver piix4_driver = {
1008 .name = "piix4_smbus",
1009 .id_table = piix4_ids,
1010 .probe = piix4_probe,
0b255e92 1011 .remove = piix4_remove,
1da177e4
LT
1012};
1013
56f21788 1014module_pci_driver(piix4_driver);
1da177e4
LT
1015
1016MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and "
1017 "Philip Edelbrock <phil@netroedge.com>");
1018MODULE_DESCRIPTION("PIIX4 SMBus driver");
1019MODULE_LICENSE("GPL");