kernel/watchdog.c: Use proper ANSI C prototypes
[linux-2.6-block.git] / drivers / hwmon / coretemp.c
CommitLineData
bebe4678
RM
1/*
2 * coretemp.c - Linux kernel module for hardware monitoring
3 *
4 * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
5 *
6 * Inspired from many hwmon drivers
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
20 * 02110-1301 USA.
21 */
22
f8bb8925
JP
23#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
bebe4678 25#include <linux/module.h>
bebe4678
RM
26#include <linux/init.h>
27#include <linux/slab.h>
28#include <linux/jiffies.h>
29#include <linux/hwmon.h>
30#include <linux/sysfs.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/err.h>
33#include <linux/mutex.h>
34#include <linux/list.h>
35#include <linux/platform_device.h>
36#include <linux/cpu.h>
1fe63ab4 37#include <linux/pci.h>
4cc45275 38#include <linux/smp.h>
bebe4678
RM
39#include <asm/msr.h>
40#include <asm/processor.h>
41
42#define DRVNAME "coretemp"
43
199e0de7
D
44#define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
45#define NUM_REAL_CORES 16 /* Number of Real cores per cpu */
46#define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */
47#define MAX_ATTRS 5 /* Maximum no of per-core attrs */
48#define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
49
50#ifdef CONFIG_SMP
51#define TO_PHYS_ID(cpu) cpu_data(cpu).phys_proc_id
52#define TO_CORE_ID(cpu) cpu_data(cpu).cpu_core_id
53#define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
bb74e8ca 54#define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
199e0de7
D
55#else
56#define TO_PHYS_ID(cpu) (cpu)
57#define TO_CORE_ID(cpu) (cpu)
58#define TO_ATTR_NO(cpu) (cpu)
bb74e8ca 59#define for_each_sibling(i, cpu) for (i = 0; false; )
199e0de7 60#endif
bebe4678
RM
61
62/*
199e0de7
D
63 * Per-Core Temperature Data
64 * @last_updated: The time when the current temperature value was updated
65 * earlier (in jiffies).
66 * @cpu_core_id: The CPU Core from which temperature values should be read
67 * This value is passed as "id" field to rdmsr/wrmsr functions.
68 * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
69 * from where the temperature values should be read.
70 * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
71 * Otherwise, temp_data holds coretemp data.
72 * @valid: If this is 1, the current temperature is valid.
bebe4678 73 */
199e0de7 74struct temp_data {
bebe4678 75 int temp;
6369a288 76 int ttarget;
199e0de7
D
77 int tjmax;
78 unsigned long last_updated;
79 unsigned int cpu;
80 u32 cpu_core_id;
81 u32 status_reg;
82 bool is_pkg_data;
83 bool valid;
84 struct sensor_device_attribute sd_attrs[MAX_ATTRS];
85 char attr_name[MAX_ATTRS][CORETEMP_NAME_LENGTH];
86 struct mutex update_lock;
bebe4678
RM
87};
88
199e0de7
D
89/* Platform Data per Physical CPU */
90struct platform_data {
91 struct device *hwmon_dev;
92 u16 phys_proc_id;
93 struct temp_data *core_data[MAX_CORE_DATA];
94 struct device_attribute name_attr;
95};
bebe4678 96
199e0de7
D
97struct pdev_entry {
98 struct list_head list;
99 struct platform_device *pdev;
100 unsigned int cpu;
101 u16 phys_proc_id;
102 u16 cpu_core_id;
103};
104
105static LIST_HEAD(pdev_list);
106static DEFINE_MUTEX(pdev_list_mutex);
107
108static ssize_t show_name(struct device *dev,
109 struct device_attribute *devattr, char *buf)
110{
111 return sprintf(buf, "%s\n", DRVNAME);
112}
113
114static ssize_t show_label(struct device *dev,
115 struct device_attribute *devattr, char *buf)
bebe4678 116{
bebe4678 117 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
199e0de7
D
118 struct platform_data *pdata = dev_get_drvdata(dev);
119 struct temp_data *tdata = pdata->core_data[attr->index];
120
121 if (tdata->is_pkg_data)
122 return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
bebe4678 123
199e0de7 124 return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
bebe4678
RM
125}
126
199e0de7
D
127static ssize_t show_crit_alarm(struct device *dev,
128 struct device_attribute *devattr, char *buf)
bebe4678 129{
199e0de7
D
130 u32 eax, edx;
131 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
132 struct platform_data *pdata = dev_get_drvdata(dev);
133 struct temp_data *tdata = pdata->core_data[attr->index];
134
135 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
136
137 return sprintf(buf, "%d\n", (eax >> 5) & 1);
bebe4678
RM
138}
139
199e0de7
D
140static ssize_t show_tjmax(struct device *dev,
141 struct device_attribute *devattr, char *buf)
bebe4678
RM
142{
143 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
199e0de7 144 struct platform_data *pdata = dev_get_drvdata(dev);
bebe4678 145
199e0de7 146 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
bebe4678
RM
147}
148
199e0de7
D
149static ssize_t show_ttarget(struct device *dev,
150 struct device_attribute *devattr, char *buf)
151{
152 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
153 struct platform_data *pdata = dev_get_drvdata(dev);
bebe4678 154
199e0de7
D
155 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
156}
bebe4678 157
199e0de7
D
158static ssize_t show_temp(struct device *dev,
159 struct device_attribute *devattr, char *buf)
bebe4678 160{
199e0de7
D
161 u32 eax, edx;
162 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
163 struct platform_data *pdata = dev_get_drvdata(dev);
164 struct temp_data *tdata = pdata->core_data[attr->index];
bebe4678 165
199e0de7 166 mutex_lock(&tdata->update_lock);
bebe4678 167
199e0de7
D
168 /* Check whether the time interval has elapsed */
169 if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
170 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
171 tdata->valid = 0;
172 /* Check whether the data is valid */
bebe4678 173 if (eax & 0x80000000) {
199e0de7 174 tdata->temp = tdata->tjmax -
4cc45275 175 ((eax >> 16) & 0x7f) * 1000;
199e0de7 176 tdata->valid = 1;
bebe4678 177 }
199e0de7 178 tdata->last_updated = jiffies;
bebe4678
RM
179 }
180
199e0de7
D
181 mutex_unlock(&tdata->update_lock);
182 return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN;
bebe4678
RM
183}
184
199e0de7 185static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
118a8871
RM
186{
187 /* The 100C is default for both mobile and non mobile CPUs */
188
189 int tjmax = 100000;
eccfed42 190 int tjmax_ee = 85000;
708a62bc 191 int usemsr_ee = 1;
118a8871
RM
192 int err;
193 u32 eax, edx;
1fe63ab4 194 struct pci_dev *host_bridge;
118a8871
RM
195
196 /* Early chips have no MSR for TjMax */
197
4cc45275 198 if (c->x86_model == 0xf && c->x86_mask < 4)
708a62bc 199 usemsr_ee = 0;
118a8871 200
1fe63ab4 201 /* Atom CPUs */
708a62bc
RM
202
203 if (c->x86_model == 0x1c) {
204 usemsr_ee = 0;
1fe63ab4
YW
205
206 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
207
208 if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL
209 && (host_bridge->device == 0xa000 /* NM10 based nettop */
210 || host_bridge->device == 0xa010)) /* NM10 based netbook */
211 tjmax = 100000;
212 else
213 tjmax = 90000;
214
215 pci_dev_put(host_bridge);
708a62bc
RM
216 }
217
4cc45275 218 if (c->x86_model > 0xe && usemsr_ee) {
eccfed42 219 u8 platform_id;
118a8871 220
4cc45275
GR
221 /*
222 * Now we can detect the mobile CPU using Intel provided table
223 * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
224 * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
225 */
118a8871
RM
226 err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
227 if (err) {
228 dev_warn(dev,
229 "Unable to access MSR 0x17, assuming desktop"
230 " CPU\n");
708a62bc 231 usemsr_ee = 0;
eccfed42 232 } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
4cc45275
GR
233 /*
234 * Trust bit 28 up to Penryn, I could not find any
235 * documentation on that; if you happen to know
236 * someone at Intel please ask
237 */
708a62bc 238 usemsr_ee = 0;
eccfed42
RM
239 } else {
240 /* Platform ID bits 52:50 (EDX starts at bit 32) */
241 platform_id = (edx >> 18) & 0x7;
242
4cc45275
GR
243 /*
244 * Mobile Penryn CPU seems to be platform ID 7 or 5
245 * (guesswork)
246 */
247 if (c->x86_model == 0x17 &&
248 (platform_id == 5 || platform_id == 7)) {
249 /*
250 * If MSR EE bit is set, set it to 90 degrees C,
251 * otherwise 105 degrees C
252 */
eccfed42
RM
253 tjmax_ee = 90000;
254 tjmax = 105000;
255 }
118a8871
RM
256 }
257 }
258
708a62bc 259 if (usemsr_ee) {
118a8871
RM
260 err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
261 if (err) {
262 dev_warn(dev,
263 "Unable to access MSR 0xEE, for Tjmax, left"
4d7a5644 264 " at default\n");
118a8871 265 } else if (eax & 0x40000000) {
eccfed42 266 tjmax = tjmax_ee;
118a8871 267 }
708a62bc 268 } else if (tjmax == 100000) {
4cc45275
GR
269 /*
270 * If we don't use msr EE it means we are desktop CPU
271 * (with exeception of Atom)
272 */
118a8871
RM
273 dev_warn(dev, "Using relative temperature scale!\n");
274 }
275
276 return tjmax;
277}
278
199e0de7 279static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
a321cedb
CE
280{
281 /* The 100C is default for both mobile and non mobile CPUs */
282 int err;
283 u32 eax, edx;
284 u32 val;
285
4cc45275
GR
286 /*
287 * A new feature of current Intel(R) processors, the
288 * IA32_TEMPERATURE_TARGET contains the TjMax value
289 */
a321cedb
CE
290 err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
291 if (err) {
292 dev_warn(dev, "Unable to read TjMax from CPU.\n");
293 } else {
294 val = (eax >> 16) & 0xff;
295 /*
296 * If the TjMax is not plausible, an assumption
297 * will be used
298 */
4cc45275 299 if (val > 80 && val < 120) {
a321cedb
CE
300 dev_info(dev, "TjMax is %d C.\n", val);
301 return val * 1000;
302 }
303 }
304
305 /*
306 * An assumption is made for early CPUs and unreadable MSR.
307 * NOTE: the given value may not be correct.
308 */
309
310 switch (c->x86_model) {
311 case 0xe:
312 case 0xf:
313 case 0x16:
314 case 0x1a:
315 dev_warn(dev, "TjMax is assumed as 100 C!\n");
316 return 100000;
a321cedb
CE
317 case 0x17:
318 case 0x1c: /* Atom CPUs */
319 return adjust_tjmax(c, id, dev);
a321cedb
CE
320 default:
321 dev_warn(dev, "CPU (model=0x%x) is not supported yet,"
322 " using default TjMax of 100C.\n", c->x86_model);
323 return 100000;
324 }
325}
326
32478006
JB
327static void __devinit get_ucode_rev_on_cpu(void *edx)
328{
329 u32 eax;
330
331 wrmsr(MSR_IA32_UCODE_REV, 0, 0);
332 sync_core();
333 rdmsr(MSR_IA32_UCODE_REV, eax, *(u32 *)edx);
334}
335
199e0de7 336static int get_pkg_tjmax(unsigned int cpu, struct device *dev)
bebe4678 337{
bebe4678 338 int err;
199e0de7 339 u32 eax, edx, val;
bebe4678 340
199e0de7
D
341 err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
342 if (!err) {
343 val = (eax >> 16) & 0xff;
4cc45275 344 if (val > 80 && val < 120)
199e0de7 345 return val * 1000;
bebe4678 346 }
199e0de7
D
347 dev_warn(dev, "Unable to read Pkg-TjMax from CPU:%u\n", cpu);
348 return 100000; /* Default TjMax: 100 degree celsius */
349}
bebe4678 350
199e0de7
D
351static int create_name_attr(struct platform_data *pdata, struct device *dev)
352{
353 pdata->name_attr.attr.name = "name";
354 pdata->name_attr.attr.mode = S_IRUGO;
355 pdata->name_attr.show = show_name;
356 return device_create_file(dev, &pdata->name_attr);
357}
bebe4678 358
199e0de7
D
359static int create_core_attrs(struct temp_data *tdata, struct device *dev,
360 int attr_no)
361{
362 int err, i;
363 static ssize_t (*rd_ptr[MAX_ATTRS]) (struct device *dev,
364 struct device_attribute *devattr, char *buf) = {
365 show_label, show_crit_alarm, show_ttarget,
366 show_temp, show_tjmax };
367 static const char *names[MAX_ATTRS] = {
368 "temp%d_label", "temp%d_crit_alarm",
369 "temp%d_max", "temp%d_input",
370 "temp%d_crit" };
371
372 for (i = 0; i < MAX_ATTRS; i++) {
373 snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
374 attr_no);
375 tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
376 tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
377 tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
378 tdata->sd_attrs[i].dev_attr.store = NULL;
379 tdata->sd_attrs[i].index = attr_no;
380 err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr);
381 if (err)
382 goto exit_free;
bebe4678 383 }
199e0de7
D
384 return 0;
385
386exit_free:
387 while (--i >= 0)
388 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
389 return err;
390}
391
392static void update_ttarget(__u8 cpu_model, struct temp_data *tdata,
393 struct device *dev)
394{
395 int err;
396 u32 eax, edx;
397
398 /*
399 * Initialize ttarget value. Eventually this will be
400 * initialized with the value from MSR_IA32_THERM_INTERRUPT
401 * register. If IA32_TEMPERATURE_TARGET is supported, this
402 * value will be over written below.
403 * To Do: Patch to initialize ttarget from MSR_IA32_THERM_INTERRUPT
404 */
405 tdata->ttarget = tdata->tjmax - 20000;
bebe4678 406
199e0de7
D
407 /*
408 * Read the still undocumented IA32_TEMPERATURE_TARGET. It exists
409 * on older CPUs but not in this register,
410 * Atoms don't have it either.
411 */
4cc45275 412 if (cpu_model > 0xe && cpu_model != 0x1c) {
199e0de7
D
413 err = rdmsr_safe_on_cpu(tdata->cpu,
414 MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
415 if (err) {
416 dev_warn(dev,
417 "Unable to read IA32_TEMPERATURE_TARGET MSR\n");
418 } else {
419 tdata->ttarget = tdata->tjmax -
4cc45275 420 ((eax >> 8) & 0xff) * 1000;
199e0de7
D
421 }
422 }
423}
424
425static int chk_ucode_version(struct platform_device *pdev)
426{
427 struct cpuinfo_x86 *c = &cpu_data(pdev->id);
428 int err;
429 u32 edx;
67f363b1 430
199e0de7
D
431 /*
432 * Check if we have problem with errata AE18 of Core processors:
433 * Readings might stop update when processor visited too deep sleep,
434 * fixed for stepping D0 (6EC).
435 */
4cc45275 436 if (c->x86_model == 0xe && c->x86_mask < 0xc) {
67f363b1 437 /* check for microcode update */
199e0de7 438 err = smp_call_function_single(pdev->id, get_ucode_rev_on_cpu,
32478006
JB
439 &edx, 1);
440 if (err) {
441 dev_err(&pdev->dev,
442 "Cannot determine microcode revision of "
199e0de7
D
443 "CPU#%u (%d)!\n", pdev->id, err);
444 return -ENODEV;
32478006 445 } else if (edx < 0x39) {
67f363b1
RM
446 dev_err(&pdev->dev,
447 "Errata AE18 not fixed, update BIOS or "
448 "microcode of the CPU!\n");
199e0de7 449 return -ENODEV;
67f363b1
RM
450 }
451 }
199e0de7
D
452 return 0;
453}
454
455static struct platform_device *coretemp_get_pdev(unsigned int cpu)
456{
457 u16 phys_proc_id = TO_PHYS_ID(cpu);
458 struct pdev_entry *p;
459
460 mutex_lock(&pdev_list_mutex);
461
462 list_for_each_entry(p, &pdev_list, list)
463 if (p->phys_proc_id == phys_proc_id) {
464 mutex_unlock(&pdev_list_mutex);
465 return p->pdev;
466 }
467
468 mutex_unlock(&pdev_list_mutex);
469 return NULL;
470}
471
472static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag)
473{
474 struct temp_data *tdata;
475
476 tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
477 if (!tdata)
478 return NULL;
479
480 tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
481 MSR_IA32_THERM_STATUS;
482 tdata->is_pkg_data = pkg_flag;
483 tdata->cpu = cpu;
484 tdata->cpu_core_id = TO_CORE_ID(cpu);
485 mutex_init(&tdata->update_lock);
486 return tdata;
487}
67f363b1 488
199e0de7
D
489static int create_core_data(struct platform_data *pdata,
490 struct platform_device *pdev,
491 unsigned int cpu, int pkg_flag)
492{
493 struct temp_data *tdata;
494 struct cpuinfo_x86 *c = &cpu_data(cpu);
495 u32 eax, edx;
496 int err, attr_no;
bebe4678 497
a321cedb 498 /*
199e0de7
D
499 * Find attr number for sysfs:
500 * We map the attr number to core id of the CPU
501 * The attr number is always core id + 2
502 * The Pkgtemp will always show up as temp1_*, if available
a321cedb 503 */
199e0de7 504 attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
6369a288 505
199e0de7
D
506 if (attr_no > MAX_CORE_DATA - 1)
507 return -ERANGE;
508
509 /* Skip if it is a HT core, Not an error */
510 if (pdata->core_data[attr_no] != NULL)
511 return 0;
6369a288 512
199e0de7
D
513 tdata = init_temp_data(cpu, pkg_flag);
514 if (!tdata)
515 return -ENOMEM;
bebe4678 516
199e0de7
D
517 /* Test if we can access the status register */
518 err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
519 if (err)
520 goto exit_free;
521
522 /* We can access status register. Get Critical Temperature */
523 if (pkg_flag)
524 tdata->tjmax = get_pkg_tjmax(pdev->id, &pdev->dev);
525 else
526 tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
527
528 update_ttarget(c->x86_model, tdata, &pdev->dev);
529 pdata->core_data[attr_no] = tdata;
530
531 /* Create sysfs interfaces */
532 err = create_core_attrs(tdata, &pdev->dev, attr_no);
533 if (err)
534 goto exit_free;
bebe4678
RM
535
536 return 0;
199e0de7
D
537exit_free:
538 kfree(tdata);
539 return err;
540}
541
542static void coretemp_add_core(unsigned int cpu, int pkg_flag)
543{
544 struct platform_data *pdata;
545 struct platform_device *pdev = coretemp_get_pdev(cpu);
546 int err;
547
548 if (!pdev)
549 return;
550
551 pdata = platform_get_drvdata(pdev);
552
553 err = create_core_data(pdata, pdev, cpu, pkg_flag);
554 if (err)
555 dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
556}
557
558static void coretemp_remove_core(struct platform_data *pdata,
559 struct device *dev, int indx)
560{
561 int i;
562 struct temp_data *tdata = pdata->core_data[indx];
563
564 /* Remove the sysfs attributes */
565 for (i = 0; i < MAX_ATTRS; i++)
566 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
567
568 kfree(pdata->core_data[indx]);
569 pdata->core_data[indx] = NULL;
570}
571
572static int __devinit coretemp_probe(struct platform_device *pdev)
573{
574 struct platform_data *pdata;
575 int err;
bebe4678 576
199e0de7
D
577 /* Check the microcode version of the CPU */
578 err = chk_ucode_version(pdev);
579 if (err)
580 return err;
581
582 /* Initialize the per-package data structures */
583 pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL);
584 if (!pdata)
585 return -ENOMEM;
586
587 err = create_name_attr(pdata, &pdev->dev);
588 if (err)
589 goto exit_free;
590
591 pdata->phys_proc_id = TO_PHYS_ID(pdev->id);
592 platform_set_drvdata(pdev, pdata);
593
594 pdata->hwmon_dev = hwmon_device_register(&pdev->dev);
595 if (IS_ERR(pdata->hwmon_dev)) {
596 err = PTR_ERR(pdata->hwmon_dev);
597 dev_err(&pdev->dev, "Class registration failed (%d)\n", err);
598 goto exit_name;
599 }
600 return 0;
601
602exit_name:
603 device_remove_file(&pdev->dev, &pdata->name_attr);
604 platform_set_drvdata(pdev, NULL);
bebe4678 605exit_free:
199e0de7 606 kfree(pdata);
bebe4678
RM
607 return err;
608}
609
610static int __devexit coretemp_remove(struct platform_device *pdev)
611{
199e0de7
D
612 struct platform_data *pdata = platform_get_drvdata(pdev);
613 int i;
bebe4678 614
199e0de7
D
615 for (i = MAX_CORE_DATA - 1; i >= 0; --i)
616 if (pdata->core_data[i])
617 coretemp_remove_core(pdata, &pdev->dev, i);
618
619 device_remove_file(&pdev->dev, &pdata->name_attr);
620 hwmon_device_unregister(pdata->hwmon_dev);
bebe4678 621 platform_set_drvdata(pdev, NULL);
199e0de7 622 kfree(pdata);
bebe4678
RM
623 return 0;
624}
625
626static struct platform_driver coretemp_driver = {
627 .driver = {
628 .owner = THIS_MODULE,
629 .name = DRVNAME,
630 },
631 .probe = coretemp_probe,
632 .remove = __devexit_p(coretemp_remove),
633};
634
bebe4678
RM
635static int __cpuinit coretemp_device_add(unsigned int cpu)
636{
637 int err;
638 struct platform_device *pdev;
639 struct pdev_entry *pdev_entry;
d883b9f0
JD
640
641 mutex_lock(&pdev_list_mutex);
642
bebe4678
RM
643 pdev = platform_device_alloc(DRVNAME, cpu);
644 if (!pdev) {
645 err = -ENOMEM;
f8bb8925 646 pr_err("Device allocation failed\n");
bebe4678
RM
647 goto exit;
648 }
649
650 pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
651 if (!pdev_entry) {
652 err = -ENOMEM;
653 goto exit_device_put;
654 }
655
656 err = platform_device_add(pdev);
657 if (err) {
f8bb8925 658 pr_err("Device addition failed (%d)\n", err);
bebe4678
RM
659 goto exit_device_free;
660 }
661
662 pdev_entry->pdev = pdev;
663 pdev_entry->cpu = cpu;
199e0de7
D
664 pdev_entry->phys_proc_id = TO_PHYS_ID(cpu);
665 pdev_entry->cpu_core_id = TO_CORE_ID(cpu);
666
bebe4678
RM
667 list_add_tail(&pdev_entry->list, &pdev_list);
668 mutex_unlock(&pdev_list_mutex);
669
670 return 0;
671
672exit_device_free:
673 kfree(pdev_entry);
674exit_device_put:
675 platform_device_put(pdev);
676exit:
d883b9f0 677 mutex_unlock(&pdev_list_mutex);
bebe4678
RM
678 return err;
679}
680
199e0de7 681static void coretemp_device_remove(unsigned int cpu)
bebe4678 682{
199e0de7
D
683 struct pdev_entry *p, *n;
684 u16 phys_proc_id = TO_PHYS_ID(cpu);
e40cc4bd 685
bebe4678 686 mutex_lock(&pdev_list_mutex);
199e0de7
D
687 list_for_each_entry_safe(p, n, &pdev_list, list) {
688 if (p->phys_proc_id != phys_proc_id)
e40cc4bd 689 continue;
e40cc4bd
JB
690 platform_device_unregister(p->pdev);
691 list_del(&p->list);
e40cc4bd 692 kfree(p);
bebe4678
RM
693 }
694 mutex_unlock(&pdev_list_mutex);
695}
696
199e0de7
D
697static bool is_any_core_online(struct platform_data *pdata)
698{
699 int i;
700
701 /* Find online cores, except pkgtemp data */
702 for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
703 if (pdata->core_data[i] &&
704 !pdata->core_data[i]->is_pkg_data) {
705 return true;
706 }
707 }
708 return false;
709}
710
711static void __cpuinit get_core_online(unsigned int cpu)
712{
713 struct cpuinfo_x86 *c = &cpu_data(cpu);
714 struct platform_device *pdev = coretemp_get_pdev(cpu);
715 int err;
716
717 /*
718 * CPUID.06H.EAX[0] indicates whether the CPU has thermal
719 * sensors. We check this bit only, all the early CPUs
720 * without thermal sensors will be filtered out.
721 */
722 if (!cpu_has(c, X86_FEATURE_DTS))
723 return;
724
725 if (!pdev) {
726 /*
727 * Alright, we have DTS support.
728 * We are bringing the _first_ core in this pkg
729 * online. So, initialize per-pkg data structures and
730 * then bring this core online.
731 */
732 err = coretemp_device_add(cpu);
733 if (err)
734 return;
735 /*
736 * Check whether pkgtemp support is available.
737 * If so, add interfaces for pkgtemp.
738 */
739 if (cpu_has(c, X86_FEATURE_PTS))
740 coretemp_add_core(cpu, 1);
741 }
742 /*
743 * Physical CPU device already exists.
744 * So, just add interfaces for this core.
745 */
746 coretemp_add_core(cpu, 0);
747}
748
749static void __cpuinit put_core_offline(unsigned int cpu)
750{
751 int i, indx;
752 struct platform_data *pdata;
753 struct platform_device *pdev = coretemp_get_pdev(cpu);
754
755 /* If the physical CPU device does not exist, just return */
756 if (!pdev)
757 return;
758
759 pdata = platform_get_drvdata(pdev);
760
761 indx = TO_ATTR_NO(cpu);
762
763 if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
764 coretemp_remove_core(pdata, &pdev->dev, indx);
765
766 /* Online the HT version of this core, if any */
bb74e8ca 767 for_each_sibling(i, cpu) {
199e0de7
D
768 if (i != cpu) {
769 get_core_online(i);
770 break;
771 }
772 }
773 /*
774 * If all cores in this pkg are offline, remove the device.
775 * coretemp_device_remove calls unregister_platform_device,
776 * which in turn calls coretemp_remove. This removes the
777 * pkgtemp entry and does other clean ups.
778 */
779 if (!is_any_core_online(pdata))
780 coretemp_device_remove(cpu);
781}
782
ba7c1927 783static int __cpuinit coretemp_cpu_callback(struct notifier_block *nfb,
bebe4678
RM
784 unsigned long action, void *hcpu)
785{
786 unsigned int cpu = (unsigned long) hcpu;
787
788 switch (action) {
789 case CPU_ONLINE:
561d9a96 790 case CPU_DOWN_FAILED:
199e0de7 791 get_core_online(cpu);
bebe4678 792 break;
561d9a96 793 case CPU_DOWN_PREPARE:
199e0de7 794 put_core_offline(cpu);
bebe4678
RM
795 break;
796 }
797 return NOTIFY_OK;
798}
799
ba7c1927 800static struct notifier_block coretemp_cpu_notifier __refdata = {
bebe4678
RM
801 .notifier_call = coretemp_cpu_callback,
802};
bebe4678
RM
803
804static int __init coretemp_init(void)
805{
806 int i, err = -ENODEV;
bebe4678 807
bebe4678 808 /* quick check if we run Intel */
92cb7612 809 if (cpu_data(0).x86_vendor != X86_VENDOR_INTEL)
bebe4678
RM
810 goto exit;
811
812 err = platform_driver_register(&coretemp_driver);
813 if (err)
814 goto exit;
815
a4659053 816 for_each_online_cpu(i)
199e0de7 817 get_core_online(i);
89a3fd35
JB
818
819#ifndef CONFIG_HOTPLUG_CPU
bebe4678
RM
820 if (list_empty(&pdev_list)) {
821 err = -ENODEV;
822 goto exit_driver_unreg;
823 }
89a3fd35 824#endif
bebe4678 825
bebe4678 826 register_hotcpu_notifier(&coretemp_cpu_notifier);
bebe4678
RM
827 return 0;
828
0dca94ba 829#ifndef CONFIG_HOTPLUG_CPU
89a3fd35 830exit_driver_unreg:
bebe4678 831 platform_driver_unregister(&coretemp_driver);
0dca94ba 832#endif
bebe4678
RM
833exit:
834 return err;
835}
836
837static void __exit coretemp_exit(void)
838{
839 struct pdev_entry *p, *n;
17c10d61 840
bebe4678 841 unregister_hotcpu_notifier(&coretemp_cpu_notifier);
bebe4678
RM
842 mutex_lock(&pdev_list_mutex);
843 list_for_each_entry_safe(p, n, &pdev_list, list) {
844 platform_device_unregister(p->pdev);
845 list_del(&p->list);
846 kfree(p);
847 }
848 mutex_unlock(&pdev_list_mutex);
849 platform_driver_unregister(&coretemp_driver);
850}
851
852MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
853MODULE_DESCRIPTION("Intel Core temperature monitor");
854MODULE_LICENSE("GPL");
855
856module_init(coretemp_init)
857module_exit(coretemp_exit)