drm/xe: Remove double new lines in devcoredump
[linux-block.git] / drivers / gpu / drm / xe / xe_guc_submit.c
CommitLineData
dd08ebf6
MB
1// SPDX-License-Identifier: MIT
2/*
3 * Copyright © 2022 Intel Corporation
4 */
5
ea9f879d
LDM
6#include "xe_guc_submit.h"
7
dd08ebf6
MB
8#include <linux/bitfield.h>
9#include <linux/bitmap.h>
10#include <linux/circ_buf.h>
11#include <linux/delay.h>
12#include <linux/dma-fence-array.h>
13
14#include <drm/drm_managed.h>
15
b67cb798
MW
16#include "abi/guc_actions_abi.h"
17#include "abi/guc_klvs_abi.h"
0992884d 18#include "regs/xe_lrc_layout.h"
c73acc1e 19#include "xe_assert.h"
e7994850 20#include "xe_devcoredump.h"
dd08ebf6 21#include "xe_device.h"
c22a4ed0 22#include "xe_exec_queue.h"
ea9f879d
LDM
23#include "xe_force_wake.h"
24#include "xe_gpu_scheduler.h"
25#include "xe_gt.h"
dd08ebf6
MB
26#include "xe_guc.h"
27#include "xe_guc_ct.h"
9b9529ce 28#include "xe_guc_exec_queue_types.h"
1825c492 29#include "xe_guc_submit_types.h"
dd08ebf6
MB
30#include "xe_hw_engine.h"
31#include "xe_hw_fence.h"
32#include "xe_lrc.h"
33#include "xe_macros.h"
34#include "xe_map.h"
35#include "xe_mocs.h"
36#include "xe_ring_ops_types.h"
37#include "xe_sched_job.h"
38#include "xe_trace.h"
39#include "xe_vm.h"
40
dd08ebf6 41static struct xe_guc *
9b9529ce 42exec_queue_to_guc(struct xe_exec_queue *q)
dd08ebf6 43{
9b9529ce 44 return &q->gt->uc.guc;
dd08ebf6
MB
45}
46
47/*
48 * Helpers for engine state, using an atomic as some of the bits can transition
49 * as the same time (e.g. a suspend can be happning at the same time as schedule
50 * engine done being processed).
51 */
9b9529ce 52#define EXEC_QUEUE_STATE_REGISTERED (1 << 0)
dd08ebf6 53#define ENGINE_STATE_ENABLED (1 << 1)
9b9529ce
FD
54#define EXEC_QUEUE_STATE_PENDING_ENABLE (1 << 2)
55#define EXEC_QUEUE_STATE_PENDING_DISABLE (1 << 3)
56#define EXEC_QUEUE_STATE_DESTROYED (1 << 4)
dd08ebf6 57#define ENGINE_STATE_SUSPENDED (1 << 5)
9b9529ce 58#define EXEC_QUEUE_STATE_RESET (1 << 6)
dd08ebf6
MB
59#define ENGINE_STATE_KILLED (1 << 7)
60
9b9529ce 61static bool exec_queue_registered(struct xe_exec_queue *q)
dd08ebf6 62{
9b9529ce 63 return atomic_read(&q->guc->state) & EXEC_QUEUE_STATE_REGISTERED;
dd08ebf6
MB
64}
65
9b9529ce 66static void set_exec_queue_registered(struct xe_exec_queue *q)
dd08ebf6 67{
9b9529ce 68 atomic_or(EXEC_QUEUE_STATE_REGISTERED, &q->guc->state);
dd08ebf6
MB
69}
70
9b9529ce 71static void clear_exec_queue_registered(struct xe_exec_queue *q)
dd08ebf6 72{
9b9529ce 73 atomic_and(~EXEC_QUEUE_STATE_REGISTERED, &q->guc->state);
dd08ebf6
MB
74}
75
9b9529ce 76static bool exec_queue_enabled(struct xe_exec_queue *q)
dd08ebf6 77{
9b9529ce 78 return atomic_read(&q->guc->state) & ENGINE_STATE_ENABLED;
dd08ebf6
MB
79}
80
9b9529ce 81static void set_exec_queue_enabled(struct xe_exec_queue *q)
dd08ebf6 82{
9b9529ce 83 atomic_or(ENGINE_STATE_ENABLED, &q->guc->state);
dd08ebf6
MB
84}
85
9b9529ce 86static void clear_exec_queue_enabled(struct xe_exec_queue *q)
dd08ebf6 87{
9b9529ce 88 atomic_and(~ENGINE_STATE_ENABLED, &q->guc->state);
dd08ebf6
MB
89}
90
9b9529ce 91static bool exec_queue_pending_enable(struct xe_exec_queue *q)
dd08ebf6 92{
9b9529ce 93 return atomic_read(&q->guc->state) & EXEC_QUEUE_STATE_PENDING_ENABLE;
dd08ebf6
MB
94}
95
9b9529ce 96static void set_exec_queue_pending_enable(struct xe_exec_queue *q)
dd08ebf6 97{
9b9529ce 98 atomic_or(EXEC_QUEUE_STATE_PENDING_ENABLE, &q->guc->state);
dd08ebf6
MB
99}
100
9b9529ce 101static void clear_exec_queue_pending_enable(struct xe_exec_queue *q)
dd08ebf6 102{
9b9529ce 103 atomic_and(~EXEC_QUEUE_STATE_PENDING_ENABLE, &q->guc->state);
dd08ebf6
MB
104}
105
9b9529ce 106static bool exec_queue_pending_disable(struct xe_exec_queue *q)
dd08ebf6 107{
9b9529ce 108 return atomic_read(&q->guc->state) & EXEC_QUEUE_STATE_PENDING_DISABLE;
dd08ebf6
MB
109}
110
9b9529ce 111static void set_exec_queue_pending_disable(struct xe_exec_queue *q)
dd08ebf6 112{
9b9529ce 113 atomic_or(EXEC_QUEUE_STATE_PENDING_DISABLE, &q->guc->state);
dd08ebf6
MB
114}
115
9b9529ce 116static void clear_exec_queue_pending_disable(struct xe_exec_queue *q)
dd08ebf6 117{
9b9529ce 118 atomic_and(~EXEC_QUEUE_STATE_PENDING_DISABLE, &q->guc->state);
dd08ebf6
MB
119}
120
9b9529ce 121static bool exec_queue_destroyed(struct xe_exec_queue *q)
dd08ebf6 122{
9b9529ce 123 return atomic_read(&q->guc->state) & EXEC_QUEUE_STATE_DESTROYED;
dd08ebf6
MB
124}
125
9b9529ce 126static void set_exec_queue_destroyed(struct xe_exec_queue *q)
dd08ebf6 127{
9b9529ce 128 atomic_or(EXEC_QUEUE_STATE_DESTROYED, &q->guc->state);
dd08ebf6
MB
129}
130
9b9529ce 131static bool exec_queue_banned(struct xe_exec_queue *q)
dd08ebf6 132{
9b9529ce 133 return (q->flags & EXEC_QUEUE_FLAG_BANNED);
dd08ebf6
MB
134}
135
9b9529ce 136static void set_exec_queue_banned(struct xe_exec_queue *q)
dd08ebf6 137{
9b9529ce 138 q->flags |= EXEC_QUEUE_FLAG_BANNED;
dd08ebf6
MB
139}
140
9b9529ce 141static bool exec_queue_suspended(struct xe_exec_queue *q)
dd08ebf6 142{
9b9529ce 143 return atomic_read(&q->guc->state) & ENGINE_STATE_SUSPENDED;
dd08ebf6
MB
144}
145
9b9529ce 146static void set_exec_queue_suspended(struct xe_exec_queue *q)
dd08ebf6 147{
9b9529ce 148 atomic_or(ENGINE_STATE_SUSPENDED, &q->guc->state);
dd08ebf6
MB
149}
150
9b9529ce 151static void clear_exec_queue_suspended(struct xe_exec_queue *q)
dd08ebf6 152{
9b9529ce 153 atomic_and(~ENGINE_STATE_SUSPENDED, &q->guc->state);
dd08ebf6
MB
154}
155
9b9529ce 156static bool exec_queue_reset(struct xe_exec_queue *q)
dd08ebf6 157{
9b9529ce 158 return atomic_read(&q->guc->state) & EXEC_QUEUE_STATE_RESET;
dd08ebf6
MB
159}
160
9b9529ce 161static void set_exec_queue_reset(struct xe_exec_queue *q)
dd08ebf6 162{
9b9529ce 163 atomic_or(EXEC_QUEUE_STATE_RESET, &q->guc->state);
dd08ebf6
MB
164}
165
9b9529ce 166static bool exec_queue_killed(struct xe_exec_queue *q)
dd08ebf6 167{
9b9529ce 168 return atomic_read(&q->guc->state) & ENGINE_STATE_KILLED;
dd08ebf6
MB
169}
170
9b9529ce 171static void set_exec_queue_killed(struct xe_exec_queue *q)
dd08ebf6 172{
9b9529ce 173 atomic_or(ENGINE_STATE_KILLED, &q->guc->state);
dd08ebf6
MB
174}
175
9b9529ce 176static bool exec_queue_killed_or_banned(struct xe_exec_queue *q)
dd08ebf6 177{
9b9529ce 178 return exec_queue_killed(q) || exec_queue_banned(q);
dd08ebf6
MB
179}
180
a839e365
MB
181#ifdef CONFIG_PROVE_LOCKING
182static int alloc_submit_wq(struct xe_guc *guc)
183{
184 int i;
185
186 for (i = 0; i < NUM_SUBMIT_WQ; ++i) {
187 guc->submission_state.submit_wq_pool[i] =
188 alloc_ordered_workqueue("submit_wq", 0);
189 if (!guc->submission_state.submit_wq_pool[i])
190 goto err_free;
191 }
192
193 return 0;
194
195err_free:
196 while (i)
197 destroy_workqueue(guc->submission_state.submit_wq_pool[--i]);
198
199 return -ENOMEM;
200}
201
202static void free_submit_wq(struct xe_guc *guc)
203{
204 int i;
205
206 for (i = 0; i < NUM_SUBMIT_WQ; ++i)
207 destroy_workqueue(guc->submission_state.submit_wq_pool[i]);
208}
209
210static struct workqueue_struct *get_submit_wq(struct xe_guc *guc)
211{
212 int idx = guc->submission_state.submit_wq_idx++ % NUM_SUBMIT_WQ;
213
214 return guc->submission_state.submit_wq_pool[idx];
215}
216#else
217static int alloc_submit_wq(struct xe_guc *guc)
218{
219 return 0;
220}
221
222static void free_submit_wq(struct xe_guc *guc)
223{
224
225}
226
227static struct workqueue_struct *get_submit_wq(struct xe_guc *guc)
228{
229 return NULL;
230}
231#endif
232
dd08ebf6
MB
233static void guc_submit_fini(struct drm_device *drm, void *arg)
234{
235 struct xe_guc *guc = arg;
236
9b9529ce 237 xa_destroy(&guc->submission_state.exec_queue_lookup);
dd08ebf6
MB
238 ida_destroy(&guc->submission_state.guc_ids);
239 bitmap_free(guc->submission_state.guc_ids_bitmap);
a839e365 240 free_submit_wq(guc);
28b1d915 241 mutex_destroy(&guc->submission_state.lock);
dd08ebf6
MB
242}
243
244#define GUC_ID_MAX 65535
245#define GUC_ID_NUMBER_MLRC 4096
246#define GUC_ID_NUMBER_SLRC (GUC_ID_MAX - GUC_ID_NUMBER_MLRC)
247#define GUC_ID_START_MLRC GUC_ID_NUMBER_SLRC
248
9b9529ce 249static const struct xe_exec_queue_ops guc_exec_queue_ops;
dd08ebf6
MB
250
251static void primelockdep(struct xe_guc *guc)
252{
253 if (!IS_ENABLED(CONFIG_LOCKDEP))
254 return;
255
256 fs_reclaim_acquire(GFP_KERNEL);
257
258 mutex_lock(&guc->submission_state.lock);
259 might_lock(&guc->submission_state.suspend.lock);
260 mutex_unlock(&guc->submission_state.lock);
261
262 fs_reclaim_release(GFP_KERNEL);
263}
264
265int xe_guc_submit_init(struct xe_guc *guc)
266{
267 struct xe_device *xe = guc_to_xe(guc);
268 struct xe_gt *gt = guc_to_gt(guc);
269 int err;
270
271 guc->submission_state.guc_ids_bitmap =
272 bitmap_zalloc(GUC_ID_NUMBER_MLRC, GFP_KERNEL);
273 if (!guc->submission_state.guc_ids_bitmap)
274 return -ENOMEM;
275
a839e365
MB
276 err = alloc_submit_wq(guc);
277 if (err) {
278 bitmap_free(guc->submission_state.guc_ids_bitmap);
279 return err;
280 }
281
9b9529ce 282 gt->exec_queue_ops = &guc_exec_queue_ops;
dd08ebf6
MB
283
284 mutex_init(&guc->submission_state.lock);
9b9529ce 285 xa_init(&guc->submission_state.exec_queue_lookup);
dd08ebf6
MB
286 ida_init(&guc->submission_state.guc_ids);
287
288 spin_lock_init(&guc->submission_state.suspend.lock);
289 guc->submission_state.suspend.context = dma_fence_context_alloc(1);
290
291 primelockdep(guc);
292
293 err = drmm_add_action_or_reset(&xe->drm, guc_submit_fini, guc);
294 if (err)
295 return err;
296
297 return 0;
298}
299
cb90d469
DCS
300static void __release_guc_id(struct xe_guc *guc, struct xe_exec_queue *q, u32 xa_count)
301{
302 int i;
303
304 lockdep_assert_held(&guc->submission_state.lock);
305
306 for (i = 0; i < xa_count; ++i)
307 xa_erase(&guc->submission_state.exec_queue_lookup, q->guc->id + i);
308
309 if (xe_exec_queue_is_parallel(q))
310 bitmap_release_region(guc->submission_state.guc_ids_bitmap,
311 q->guc->id - GUC_ID_START_MLRC,
312 order_base_2(q->width));
313 else
314 ida_simple_remove(&guc->submission_state.guc_ids, q->guc->id);
315}
316
9b9529ce 317static int alloc_guc_id(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6
MB
318{
319 int ret;
320 void *ptr;
cb90d469 321 int i;
dd08ebf6
MB
322
323 /*
324 * Must use GFP_NOWAIT as this lock is in the dma fence signalling path,
325 * worse case user gets -ENOMEM on engine create and has to try again.
326 *
327 * FIXME: Have caller pre-alloc or post-alloc /w GFP_KERNEL to prevent
328 * failure.
329 */
330 lockdep_assert_held(&guc->submission_state.lock);
331
9b9529ce 332 if (xe_exec_queue_is_parallel(q)) {
dd08ebf6
MB
333 void *bitmap = guc->submission_state.guc_ids_bitmap;
334
335 ret = bitmap_find_free_region(bitmap, GUC_ID_NUMBER_MLRC,
9b9529ce 336 order_base_2(q->width));
dd08ebf6
MB
337 } else {
338 ret = ida_simple_get(&guc->submission_state.guc_ids, 0,
339 GUC_ID_NUMBER_SLRC, GFP_NOWAIT);
340 }
341 if (ret < 0)
342 return ret;
343
9b9529ce
FD
344 q->guc->id = ret;
345 if (xe_exec_queue_is_parallel(q))
346 q->guc->id += GUC_ID_START_MLRC;
dd08ebf6 347
cb90d469
DCS
348 for (i = 0; i < q->width; ++i) {
349 ptr = xa_store(&guc->submission_state.exec_queue_lookup,
350 q->guc->id + i, q, GFP_NOWAIT);
351 if (IS_ERR(ptr)) {
352 ret = PTR_ERR(ptr);
353 goto err_release;
354 }
dd08ebf6
MB
355 }
356
357 return 0;
358
359err_release:
cb90d469
DCS
360 __release_guc_id(guc, q, i);
361
dd08ebf6
MB
362 return ret;
363}
364
9b9529ce 365static void release_guc_id(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6
MB
366{
367 mutex_lock(&guc->submission_state.lock);
cb90d469 368 __release_guc_id(guc, q, q->width);
dd08ebf6
MB
369 mutex_unlock(&guc->submission_state.lock);
370}
371
9b9529ce 372struct exec_queue_policy {
dd08ebf6 373 u32 count;
9b9529ce 374 struct guc_update_exec_queue_policy h2g;
dd08ebf6
MB
375};
376
9b9529ce 377static u32 __guc_exec_queue_policy_action_size(struct exec_queue_policy *policy)
dd08ebf6
MB
378{
379 size_t bytes = sizeof(policy->h2g.header) +
380 (sizeof(policy->h2g.klv[0]) * policy->count);
381
382 return bytes / sizeof(u32);
383}
384
9b9529ce
FD
385static void __guc_exec_queue_policy_start_klv(struct exec_queue_policy *policy,
386 u16 guc_id)
dd08ebf6
MB
387{
388 policy->h2g.header.action =
389 XE_GUC_ACTION_HOST2GUC_UPDATE_CONTEXT_POLICIES;
390 policy->h2g.header.guc_id = guc_id;
391 policy->count = 0;
392}
393
9b9529ce
FD
394#define MAKE_EXEC_QUEUE_POLICY_ADD(func, id) \
395static void __guc_exec_queue_policy_add_##func(struct exec_queue_policy *policy, \
dd08ebf6
MB
396 u32 data) \
397{ \
99fea682 398 XE_WARN_ON(policy->count >= GUC_CONTEXT_POLICIES_KLV_NUM_IDS); \
3e8e7ee6 399\
dd08ebf6
MB
400 policy->h2g.klv[policy->count].kl = \
401 FIELD_PREP(GUC_KLV_0_KEY, \
402 GUC_CONTEXT_POLICIES_KLV_ID_##id) | \
403 FIELD_PREP(GUC_KLV_0_LEN, 1); \
404 policy->h2g.klv[policy->count].value = data; \
405 policy->count++; \
406}
407
9b9529ce
FD
408MAKE_EXEC_QUEUE_POLICY_ADD(execution_quantum, EXECUTION_QUANTUM)
409MAKE_EXEC_QUEUE_POLICY_ADD(preemption_timeout, PREEMPTION_TIMEOUT)
410MAKE_EXEC_QUEUE_POLICY_ADD(priority, SCHEDULING_PRIORITY)
411#undef MAKE_EXEC_QUEUE_POLICY_ADD
dd08ebf6 412
9b9529ce
FD
413static const int xe_exec_queue_prio_to_guc[] = {
414 [XE_EXEC_QUEUE_PRIORITY_LOW] = GUC_CLIENT_PRIORITY_NORMAL,
415 [XE_EXEC_QUEUE_PRIORITY_NORMAL] = GUC_CLIENT_PRIORITY_KMD_NORMAL,
416 [XE_EXEC_QUEUE_PRIORITY_HIGH] = GUC_CLIENT_PRIORITY_HIGH,
417 [XE_EXEC_QUEUE_PRIORITY_KERNEL] = GUC_CLIENT_PRIORITY_KMD_HIGH,
dd08ebf6
MB
418};
419
9b9529ce 420static void init_policies(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6 421{
9b9529ce 422 struct exec_queue_policy policy;
c73acc1e 423 struct xe_device *xe = guc_to_xe(guc);
a8004af3 424 enum xe_exec_queue_priority prio = q->sched_props.priority;
9b9529ce
FD
425 u32 timeslice_us = q->sched_props.timeslice_us;
426 u32 preempt_timeout_us = q->sched_props.preempt_timeout_us;
dd08ebf6 427
c73acc1e 428 xe_assert(xe, exec_queue_registered(q));
dd08ebf6 429
9b9529ce
FD
430 __guc_exec_queue_policy_start_klv(&policy, q->guc->id);
431 __guc_exec_queue_policy_add_priority(&policy, xe_exec_queue_prio_to_guc[prio]);
432 __guc_exec_queue_policy_add_execution_quantum(&policy, timeslice_us);
433 __guc_exec_queue_policy_add_preemption_timeout(&policy, preempt_timeout_us);
dd08ebf6
MB
434
435 xe_guc_ct_send(&guc->ct, (u32 *)&policy.h2g,
9b9529ce 436 __guc_exec_queue_policy_action_size(&policy), 0, 0);
dd08ebf6
MB
437}
438
9b9529ce 439static void set_min_preemption_timeout(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6 440{
9b9529ce 441 struct exec_queue_policy policy;
dd08ebf6 442
9b9529ce
FD
443 __guc_exec_queue_policy_start_klv(&policy, q->guc->id);
444 __guc_exec_queue_policy_add_preemption_timeout(&policy, 1);
dd08ebf6
MB
445
446 xe_guc_ct_send(&guc->ct, (u32 *)&policy.h2g,
9b9529ce 447 __guc_exec_queue_policy_action_size(&policy), 0, 0);
dd08ebf6
MB
448}
449
dd08ebf6 450#define parallel_read(xe_, map_, field_) \
1825c492
RV
451 xe_map_rd_field(xe_, &map_, 0, struct guc_submit_parallel_scratch, \
452 field_)
dd08ebf6 453#define parallel_write(xe_, map_, field_, val_) \
1825c492
RV
454 xe_map_wr_field(xe_, &map_, 0, struct guc_submit_parallel_scratch, \
455 field_, val_)
dd08ebf6
MB
456
457static void __register_mlrc_engine(struct xe_guc *guc,
9b9529ce 458 struct xe_exec_queue *q,
dd08ebf6
MB
459 struct guc_ctxt_registration_info *info)
460{
461#define MAX_MLRC_REG_SIZE (13 + XE_HW_ENGINE_MAX_INSTANCE * 2)
c73acc1e 462 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6
MB
463 u32 action[MAX_MLRC_REG_SIZE];
464 int len = 0;
465 int i;
466
c73acc1e 467 xe_assert(xe, xe_exec_queue_is_parallel(q));
dd08ebf6
MB
468
469 action[len++] = XE_GUC_ACTION_REGISTER_CONTEXT_MULTI_LRC;
470 action[len++] = info->flags;
471 action[len++] = info->context_idx;
472 action[len++] = info->engine_class;
473 action[len++] = info->engine_submit_mask;
474 action[len++] = info->wq_desc_lo;
475 action[len++] = info->wq_desc_hi;
476 action[len++] = info->wq_base_lo;
477 action[len++] = info->wq_base_hi;
478 action[len++] = info->wq_size;
9b9529ce 479 action[len++] = q->width;
dd08ebf6
MB
480 action[len++] = info->hwlrca_lo;
481 action[len++] = info->hwlrca_hi;
482
9b9529ce
FD
483 for (i = 1; i < q->width; ++i) {
484 struct xe_lrc *lrc = q->lrc + i;
dd08ebf6
MB
485
486 action[len++] = lower_32_bits(xe_lrc_descriptor(lrc));
487 action[len++] = upper_32_bits(xe_lrc_descriptor(lrc));
488 }
489
c73acc1e 490 xe_assert(xe, len <= MAX_MLRC_REG_SIZE);
dd08ebf6
MB
491#undef MAX_MLRC_REG_SIZE
492
493 xe_guc_ct_send(&guc->ct, action, len, 0, 0);
494}
495
496static void __register_engine(struct xe_guc *guc,
497 struct guc_ctxt_registration_info *info)
498{
499 u32 action[] = {
500 XE_GUC_ACTION_REGISTER_CONTEXT,
501 info->flags,
502 info->context_idx,
503 info->engine_class,
504 info->engine_submit_mask,
505 info->wq_desc_lo,
506 info->wq_desc_hi,
507 info->wq_base_lo,
508 info->wq_base_hi,
509 info->wq_size,
510 info->hwlrca_lo,
511 info->hwlrca_hi,
512 };
513
514 xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action), 0, 0);
515}
516
9b9529ce 517static void register_engine(struct xe_exec_queue *q)
dd08ebf6 518{
9b9529ce 519 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 520 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 521 struct xe_lrc *lrc = q->lrc;
dd08ebf6
MB
522 struct guc_ctxt_registration_info info;
523
c73acc1e 524 xe_assert(xe, !exec_queue_registered(q));
dd08ebf6
MB
525
526 memset(&info, 0, sizeof(info));
9b9529ce
FD
527 info.context_idx = q->guc->id;
528 info.engine_class = xe_engine_class_to_guc_class(q->class);
529 info.engine_submit_mask = q->logical_mask;
dd08ebf6
MB
530 info.hwlrca_lo = lower_32_bits(xe_lrc_descriptor(lrc));
531 info.hwlrca_hi = upper_32_bits(xe_lrc_descriptor(lrc));
532 info.flags = CONTEXT_REGISTRATION_FLAG_KMD;
533
9b9529ce 534 if (xe_exec_queue_is_parallel(q)) {
dd08ebf6
MB
535 u32 ggtt_addr = xe_lrc_parallel_ggtt_addr(lrc);
536 struct iosys_map map = xe_lrc_parallel_map(lrc);
537
538 info.wq_desc_lo = lower_32_bits(ggtt_addr +
1825c492 539 offsetof(struct guc_submit_parallel_scratch, wq_desc));
dd08ebf6 540 info.wq_desc_hi = upper_32_bits(ggtt_addr +
1825c492 541 offsetof(struct guc_submit_parallel_scratch, wq_desc));
dd08ebf6 542 info.wq_base_lo = lower_32_bits(ggtt_addr +
1825c492 543 offsetof(struct guc_submit_parallel_scratch, wq[0]));
dd08ebf6 544 info.wq_base_hi = upper_32_bits(ggtt_addr +
1825c492 545 offsetof(struct guc_submit_parallel_scratch, wq[0]));
dd08ebf6
MB
546 info.wq_size = WQ_SIZE;
547
9b9529ce
FD
548 q->guc->wqi_head = 0;
549 q->guc->wqi_tail = 0;
dd08ebf6
MB
550 xe_map_memset(xe, &map, 0, 0, PARALLEL_SCRATCH_SIZE - WQ_SIZE);
551 parallel_write(xe, map, wq_desc.wq_status, WQ_STATUS_ACTIVE);
552 }
553
8ae8a2e8
MB
554 /*
555 * We must keep a reference for LR engines if engine is registered with
556 * the GuC as jobs signal immediately and can't destroy an engine if the
557 * GuC has a reference to it.
558 */
9b9529ce
FD
559 if (xe_exec_queue_is_lr(q))
560 xe_exec_queue_get(q);
8ae8a2e8 561
9b9529ce
FD
562 set_exec_queue_registered(q);
563 trace_xe_exec_queue_register(q);
564 if (xe_exec_queue_is_parallel(q))
565 __register_mlrc_engine(guc, q, &info);
dd08ebf6
MB
566 else
567 __register_engine(guc, &info);
9b9529ce 568 init_policies(guc, q);
dd08ebf6
MB
569}
570
9b9529ce 571static u32 wq_space_until_wrap(struct xe_exec_queue *q)
dd08ebf6 572{
9b9529ce 573 return (WQ_SIZE - q->guc->wqi_tail);
dd08ebf6
MB
574}
575
9b9529ce 576static int wq_wait_for_space(struct xe_exec_queue *q, u32 wqi_size)
dd08ebf6 577{
9b9529ce 578 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 579 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 580 struct iosys_map map = xe_lrc_parallel_map(q->lrc);
dd08ebf6
MB
581 unsigned int sleep_period_ms = 1;
582
583#define AVAILABLE_SPACE \
9b9529ce 584 CIRC_SPACE(q->guc->wqi_tail, q->guc->wqi_head, WQ_SIZE)
dd08ebf6
MB
585 if (wqi_size > AVAILABLE_SPACE) {
586try_again:
9b9529ce 587 q->guc->wqi_head = parallel_read(xe, map, wq_desc.head);
dd08ebf6
MB
588 if (wqi_size > AVAILABLE_SPACE) {
589 if (sleep_period_ms == 1024) {
9b9529ce 590 xe_gt_reset_async(q->gt);
dd08ebf6
MB
591 return -ENODEV;
592 }
593
594 msleep(sleep_period_ms);
595 sleep_period_ms <<= 1;
596 goto try_again;
597 }
598 }
599#undef AVAILABLE_SPACE
600
601 return 0;
602}
603
9b9529ce 604static int wq_noop_append(struct xe_exec_queue *q)
dd08ebf6 605{
9b9529ce 606 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 607 struct xe_device *xe = guc_to_xe(guc);
9b9529ce
FD
608 struct iosys_map map = xe_lrc_parallel_map(q->lrc);
609 u32 len_dw = wq_space_until_wrap(q) / sizeof(u32) - 1;
dd08ebf6 610
9b9529ce 611 if (wq_wait_for_space(q, wq_space_until_wrap(q)))
dd08ebf6
MB
612 return -ENODEV;
613
c73acc1e 614 xe_assert(xe, FIELD_FIT(WQ_LEN_MASK, len_dw));
dd08ebf6 615
9b9529ce 616 parallel_write(xe, map, wq[q->guc->wqi_tail / sizeof(u32)],
dd08ebf6
MB
617 FIELD_PREP(WQ_TYPE_MASK, WQ_TYPE_NOOP) |
618 FIELD_PREP(WQ_LEN_MASK, len_dw));
9b9529ce 619 q->guc->wqi_tail = 0;
dd08ebf6
MB
620
621 return 0;
622}
623
9b9529ce 624static void wq_item_append(struct xe_exec_queue *q)
dd08ebf6 625{
9b9529ce 626 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 627 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 628 struct iosys_map map = xe_lrc_parallel_map(q->lrc);
e3828ebf
MB
629#define WQ_HEADER_SIZE 4 /* Includes 1 LRC address too */
630 u32 wqi[XE_HW_ENGINE_MAX_INSTANCE + (WQ_HEADER_SIZE - 1)];
9b9529ce 631 u32 wqi_size = (q->width + (WQ_HEADER_SIZE - 1)) * sizeof(u32);
dd08ebf6
MB
632 u32 len_dw = (wqi_size / sizeof(u32)) - 1;
633 int i = 0, j;
634
9b9529ce
FD
635 if (wqi_size > wq_space_until_wrap(q)) {
636 if (wq_noop_append(q))
dd08ebf6
MB
637 return;
638 }
9b9529ce 639 if (wq_wait_for_space(q, wqi_size))
dd08ebf6
MB
640 return;
641
642 wqi[i++] = FIELD_PREP(WQ_TYPE_MASK, WQ_TYPE_MULTI_LRC) |
643 FIELD_PREP(WQ_LEN_MASK, len_dw);
9b9529ce
FD
644 wqi[i++] = xe_lrc_descriptor(q->lrc);
645 wqi[i++] = FIELD_PREP(WQ_GUC_ID_MASK, q->guc->id) |
646 FIELD_PREP(WQ_RING_TAIL_MASK, q->lrc->ring.tail / sizeof(u64));
dd08ebf6 647 wqi[i++] = 0;
9b9529ce
FD
648 for (j = 1; j < q->width; ++j) {
649 struct xe_lrc *lrc = q->lrc + j;
dd08ebf6
MB
650
651 wqi[i++] = lrc->ring.tail / sizeof(u64);
652 }
653
c73acc1e 654 xe_assert(xe, i == wqi_size / sizeof(u32));
dd08ebf6 655
1825c492 656 iosys_map_incr(&map, offsetof(struct guc_submit_parallel_scratch,
9b9529ce 657 wq[q->guc->wqi_tail / sizeof(u32)]));
dd08ebf6 658 xe_map_memcpy_to(xe, &map, 0, wqi, wqi_size);
9b9529ce 659 q->guc->wqi_tail += wqi_size;
c73acc1e 660 xe_assert(xe, q->guc->wqi_tail <= WQ_SIZE);
dd08ebf6
MB
661
662 xe_device_wmb(xe);
663
9b9529ce
FD
664 map = xe_lrc_parallel_map(q->lrc);
665 parallel_write(xe, map, wq_desc.tail, q->guc->wqi_tail);
dd08ebf6
MB
666}
667
668#define RESUME_PENDING ~0x0ull
9b9529ce 669static void submit_exec_queue(struct xe_exec_queue *q)
dd08ebf6 670{
9b9529ce 671 struct xe_guc *guc = exec_queue_to_guc(q);
c73acc1e 672 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 673 struct xe_lrc *lrc = q->lrc;
dd08ebf6
MB
674 u32 action[3];
675 u32 g2h_len = 0;
676 u32 num_g2h = 0;
677 int len = 0;
678 bool extra_submit = false;
679
c73acc1e 680 xe_assert(xe, exec_queue_registered(q));
dd08ebf6 681
9b9529ce
FD
682 if (xe_exec_queue_is_parallel(q))
683 wq_item_append(q);
dd08ebf6
MB
684 else
685 xe_lrc_write_ctx_reg(lrc, CTX_RING_TAIL, lrc->ring.tail);
686
9b9529ce 687 if (exec_queue_suspended(q) && !xe_exec_queue_is_parallel(q))
dd08ebf6
MB
688 return;
689
9b9529ce 690 if (!exec_queue_enabled(q) && !exec_queue_suspended(q)) {
dd08ebf6 691 action[len++] = XE_GUC_ACTION_SCHED_CONTEXT_MODE_SET;
9b9529ce 692 action[len++] = q->guc->id;
dd08ebf6
MB
693 action[len++] = GUC_CONTEXT_ENABLE;
694 g2h_len = G2H_LEN_DW_SCHED_CONTEXT_MODE_SET;
695 num_g2h = 1;
9b9529ce 696 if (xe_exec_queue_is_parallel(q))
dd08ebf6
MB
697 extra_submit = true;
698
9b9529ce
FD
699 q->guc->resume_time = RESUME_PENDING;
700 set_exec_queue_pending_enable(q);
701 set_exec_queue_enabled(q);
702 trace_xe_exec_queue_scheduling_enable(q);
dd08ebf6
MB
703 } else {
704 action[len++] = XE_GUC_ACTION_SCHED_CONTEXT;
9b9529ce
FD
705 action[len++] = q->guc->id;
706 trace_xe_exec_queue_submit(q);
dd08ebf6
MB
707 }
708
709 xe_guc_ct_send(&guc->ct, action, len, g2h_len, num_g2h);
710
711 if (extra_submit) {
712 len = 0;
713 action[len++] = XE_GUC_ACTION_SCHED_CONTEXT;
9b9529ce
FD
714 action[len++] = q->guc->id;
715 trace_xe_exec_queue_submit(q);
dd08ebf6
MB
716
717 xe_guc_ct_send(&guc->ct, action, len, 0, 0);
718 }
719}
720
721static struct dma_fence *
9b9529ce 722guc_exec_queue_run_job(struct drm_sched_job *drm_job)
dd08ebf6
MB
723{
724 struct xe_sched_job *job = to_xe_sched_job(drm_job);
9b9529ce 725 struct xe_exec_queue *q = job->q;
c73acc1e
FD
726 struct xe_guc *guc = exec_queue_to_guc(q);
727 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 728 bool lr = xe_exec_queue_is_lr(q);
dd08ebf6 729
c73acc1e
FD
730 xe_assert(xe, !(exec_queue_destroyed(q) || exec_queue_pending_disable(q)) ||
731 exec_queue_banned(q) || exec_queue_suspended(q));
dd08ebf6
MB
732
733 trace_xe_sched_job_run(job);
734
9b9529ce
FD
735 if (!exec_queue_killed_or_banned(q) && !xe_sched_job_is_error(job)) {
736 if (!exec_queue_registered(q))
737 register_engine(q);
8ae8a2e8 738 if (!lr) /* LR jobs are emitted in the exec IOCTL */
9b9529ce
FD
739 q->ring_ops->emit_job(job);
740 submit_exec_queue(q);
dd08ebf6
MB
741 }
742
8ae8a2e8
MB
743 if (lr) {
744 xe_sched_job_set_error(job, -EOPNOTSUPP);
745 return NULL;
746 } else if (test_and_set_bit(JOB_FLAG_SUBMIT, &job->fence->flags)) {
dd08ebf6 747 return job->fence;
8ae8a2e8 748 } else {
dd08ebf6 749 return dma_fence_get(job->fence);
8ae8a2e8 750 }
dd08ebf6
MB
751}
752
9b9529ce 753static void guc_exec_queue_free_job(struct drm_sched_job *drm_job)
dd08ebf6
MB
754{
755 struct xe_sched_job *job = to_xe_sched_job(drm_job);
756
757 trace_xe_sched_job_free(job);
758 xe_sched_job_put(job);
759}
760
761static int guc_read_stopped(struct xe_guc *guc)
762{
763 return atomic_read(&guc->submission_state.stopped);
764}
765
9b9529ce 766#define MAKE_SCHED_CONTEXT_ACTION(q, enable_disable) \
dd08ebf6
MB
767 u32 action[] = { \
768 XE_GUC_ACTION_SCHED_CONTEXT_MODE_SET, \
9b9529ce 769 q->guc->id, \
dd08ebf6
MB
770 GUC_CONTEXT_##enable_disable, \
771 }
772
773static void disable_scheduling_deregister(struct xe_guc *guc,
9b9529ce 774 struct xe_exec_queue *q)
dd08ebf6 775{
9b9529ce 776 MAKE_SCHED_CONTEXT_ACTION(q, DISABLE);
5c0553cd 777 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6
MB
778 int ret;
779
9b9529ce 780 set_min_preemption_timeout(guc, q);
dd08ebf6 781 smp_rmb();
9b9529ce 782 ret = wait_event_timeout(guc->ct.wq, !exec_queue_pending_enable(q) ||
dd08ebf6
MB
783 guc_read_stopped(guc), HZ * 5);
784 if (!ret) {
9b9529ce 785 struct xe_gpu_scheduler *sched = &q->guc->sched;
dd08ebf6 786
5c0553cd 787 drm_warn(&xe->drm, "Pending enable failed to respond");
dd08ebf6 788 xe_sched_submission_start(sched);
9b9529ce 789 xe_gt_reset_async(q->gt);
dd08ebf6
MB
790 xe_sched_tdr_queue_imm(sched);
791 return;
792 }
793
9b9529ce
FD
794 clear_exec_queue_enabled(q);
795 set_exec_queue_pending_disable(q);
796 set_exec_queue_destroyed(q);
797 trace_xe_exec_queue_scheduling_disable(q);
dd08ebf6
MB
798
799 /*
800 * Reserve space for both G2H here as the 2nd G2H is sent from a G2H
801 * handler and we are not allowed to reserved G2H space in handlers.
802 */
803 xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action),
804 G2H_LEN_DW_SCHED_CONTEXT_MODE_SET +
805 G2H_LEN_DW_DEREGISTER_CONTEXT, 2);
806}
807
9b9529ce 808static void guc_exec_queue_print(struct xe_exec_queue *q, struct drm_printer *p);
dd08ebf6
MB
809
810#if IS_ENABLED(CONFIG_DRM_XE_SIMPLE_ERROR_CAPTURE)
9b9529ce 811static void simple_error_capture(struct xe_exec_queue *q)
dd08ebf6 812{
9b9529ce 813 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6
MB
814 struct drm_printer p = drm_err_printer("");
815 struct xe_hw_engine *hwe;
816 enum xe_hw_engine_id id;
9b9529ce
FD
817 u32 adj_logical_mask = q->logical_mask;
818 u32 width_mask = (0x1 << q->width) - 1;
dd08ebf6
MB
819 int i;
820 bool cookie;
821
9b9529ce
FD
822 if (q->vm && !q->vm->error_capture.capture_once) {
823 q->vm->error_capture.capture_once = true;
dd08ebf6 824 cookie = dma_fence_begin_signalling();
9b9529ce 825 for (i = 0; q->width > 1 && i < XE_HW_ENGINE_MAX_INSTANCE;) {
dd08ebf6
MB
826 if (adj_logical_mask & BIT(i)) {
827 adj_logical_mask |= width_mask << i;
9b9529ce 828 i += q->width;
dd08ebf6
MB
829 } else {
830 ++i;
831 }
832 }
833
834 xe_force_wake_get(gt_to_fw(guc_to_gt(guc)), XE_FORCEWAKE_ALL);
513260df 835 xe_guc_ct_print(&guc->ct, &p, true);
9b9529ce 836 guc_exec_queue_print(q, &p);
dd08ebf6 837 for_each_hw_engine(hwe, guc_to_gt(guc), id) {
9b9529ce 838 if (hwe->class != q->hwe->class ||
dd08ebf6
MB
839 !(BIT(hwe->logical_instance) & adj_logical_mask))
840 continue;
a4db5555 841 xe_hw_engine_print(hwe, &p);
dd08ebf6 842 }
9b9529ce 843 xe_analyze_vm(&p, q->vm, q->gt->info.id);
dd08ebf6
MB
844 xe_force_wake_put(gt_to_fw(guc_to_gt(guc)), XE_FORCEWAKE_ALL);
845 dma_fence_end_signalling(cookie);
846 }
847}
848#else
9b9529ce 849static void simple_error_capture(struct xe_exec_queue *q)
dd08ebf6
MB
850{
851}
852#endif
853
9b9529ce 854static void xe_guc_exec_queue_trigger_cleanup(struct xe_exec_queue *q)
8ae8a2e8 855{
9b9529ce 856 struct xe_guc *guc = exec_queue_to_guc(q);
e670f0b4
BK
857 struct xe_device *xe = guc_to_xe(guc);
858
859 /** to wakeup xe_wait_user_fence ioctl if exec queue is reset */
860 wake_up_all(&xe->ufence_wq);
8ae8a2e8 861
9b9529ce
FD
862 if (xe_exec_queue_is_lr(q))
863 queue_work(guc_to_gt(guc)->ordered_wq, &q->guc->lr_tdr);
8ae8a2e8 864 else
9b9529ce 865 xe_sched_tdr_queue_imm(&q->guc->sched);
8ae8a2e8
MB
866}
867
9b9529ce 868static void xe_guc_exec_queue_lr_cleanup(struct work_struct *w)
8ae8a2e8 869{
9b9529ce
FD
870 struct xe_guc_exec_queue *ge =
871 container_of(w, struct xe_guc_exec_queue, lr_tdr);
872 struct xe_exec_queue *q = ge->q;
5c0553cd
FD
873 struct xe_guc *guc = exec_queue_to_guc(q);
874 struct xe_device *xe = guc_to_xe(guc);
8ae8a2e8
MB
875 struct xe_gpu_scheduler *sched = &ge->sched;
876
c73acc1e 877 xe_assert(xe, xe_exec_queue_is_lr(q));
9b9529ce 878 trace_xe_exec_queue_lr_cleanup(q);
8ae8a2e8
MB
879
880 /* Kill the run_job / process_msg entry points */
881 xe_sched_submission_stop(sched);
882
31b57683
MA
883 /*
884 * Engine state now mostly stable, disable scheduling / deregister if
885 * needed. This cleanup routine might be called multiple times, where
886 * the actual async engine deregister drops the final engine ref.
887 * Calling disable_scheduling_deregister will mark the engine as
888 * destroyed and fire off the CT requests to disable scheduling /
889 * deregister, which we only want to do once. We also don't want to mark
890 * the engine as pending_disable again as this may race with the
891 * xe_guc_deregister_done_handler() which treats it as an unexpected
892 * state.
893 */
894 if (exec_queue_registered(q) && !exec_queue_destroyed(q)) {
9b9529ce 895 struct xe_guc *guc = exec_queue_to_guc(q);
8ae8a2e8
MB
896 int ret;
897
9b9529ce
FD
898 set_exec_queue_banned(q);
899 disable_scheduling_deregister(guc, q);
8ae8a2e8
MB
900
901 /*
902 * Must wait for scheduling to be disabled before signalling
903 * any fences, if GT broken the GT reset code should signal us.
904 */
905 ret = wait_event_timeout(guc->ct.wq,
9b9529ce 906 !exec_queue_pending_disable(q) ||
8ae8a2e8
MB
907 guc_read_stopped(guc), HZ * 5);
908 if (!ret) {
5c0553cd 909 drm_warn(&xe->drm, "Schedule disable failed to respond");
8ae8a2e8 910 xe_sched_submission_start(sched);
9b9529ce 911 xe_gt_reset_async(q->gt);
8ae8a2e8
MB
912 return;
913 }
914 }
915
916 xe_sched_submission_start(sched);
917}
918
dd08ebf6 919static enum drm_gpu_sched_stat
9b9529ce 920guc_exec_queue_timedout_job(struct drm_sched_job *drm_job)
dd08ebf6
MB
921{
922 struct xe_sched_job *job = to_xe_sched_job(drm_job);
923 struct xe_sched_job *tmp_job;
9b9529ce
FD
924 struct xe_exec_queue *q = job->q;
925 struct xe_gpu_scheduler *sched = &q->guc->sched;
926 struct xe_device *xe = guc_to_xe(exec_queue_to_guc(q));
dd08ebf6
MB
927 int err = -ETIME;
928 int i = 0;
929
930 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &job->fence->flags)) {
c73acc1e
FD
931 xe_assert(xe, !(q->flags & EXEC_QUEUE_FLAG_KERNEL));
932 xe_assert(xe, !(q->flags & EXEC_QUEUE_FLAG_VM && !exec_queue_killed(q)));
dd08ebf6
MB
933
934 drm_notice(&xe->drm, "Timedout job: seqno=%u, guc_id=%d, flags=0x%lx",
9b9529ce
FD
935 xe_sched_job_seqno(job), q->guc->id, q->flags);
936 simple_error_capture(q);
937 xe_devcoredump(q);
dd08ebf6
MB
938 } else {
939 drm_dbg(&xe->drm, "Timedout signaled job: seqno=%u, guc_id=%d, flags=0x%lx",
9b9529ce 940 xe_sched_job_seqno(job), q->guc->id, q->flags);
dd08ebf6
MB
941 }
942 trace_xe_sched_job_timedout(job);
943
944 /* Kill the run_job entry point */
945 xe_sched_submission_stop(sched);
946
947 /*
948 * Kernel jobs should never fail, nor should VM jobs if they do
949 * somethings has gone wrong and the GT needs a reset
950 */
9b9529ce
FD
951 if (q->flags & EXEC_QUEUE_FLAG_KERNEL ||
952 (q->flags & EXEC_QUEUE_FLAG_VM && !exec_queue_killed(q))) {
dd08ebf6
MB
953 if (!xe_sched_invalidate_job(job, 2)) {
954 xe_sched_add_pending_job(sched, job);
955 xe_sched_submission_start(sched);
9b9529ce 956 xe_gt_reset_async(q->gt);
dd08ebf6
MB
957 goto out;
958 }
959 }
960
961 /* Engine state now stable, disable scheduling if needed */
ef6ea972 962 if (exec_queue_registered(q)) {
9b9529ce 963 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6
MB
964 int ret;
965
9b9529ce 966 if (exec_queue_reset(q))
dd08ebf6 967 err = -EIO;
9b9529ce 968 set_exec_queue_banned(q);
ef6ea972
MA
969 if (!exec_queue_destroyed(q)) {
970 xe_exec_queue_get(q);
971 disable_scheduling_deregister(guc, q);
972 }
dd08ebf6
MB
973
974 /*
975 * Must wait for scheduling to be disabled before signalling
976 * any fences, if GT broken the GT reset code should signal us.
977 *
978 * FIXME: Tests can generate a ton of 0x6000 (IOMMU CAT fault
979 * error) messages which can cause the schedule disable to get
980 * lost. If this occurs, trigger a GT reset to recover.
981 */
982 smp_rmb();
983 ret = wait_event_timeout(guc->ct.wq,
9b9529ce 984 !exec_queue_pending_disable(q) ||
dd08ebf6 985 guc_read_stopped(guc), HZ * 5);
ef6ea972 986 if (!ret || guc_read_stopped(guc)) {
5c0553cd 987 drm_warn(&xe->drm, "Schedule disable failed to respond");
dd08ebf6
MB
988 xe_sched_add_pending_job(sched, job);
989 xe_sched_submission_start(sched);
9b9529ce 990 xe_gt_reset_async(q->gt);
dd08ebf6
MB
991 xe_sched_tdr_queue_imm(sched);
992 goto out;
993 }
994 }
995
996 /* Stop fence signaling */
9b9529ce 997 xe_hw_fence_irq_stop(q->fence_irq);
dd08ebf6
MB
998
999 /*
1000 * Fence state now stable, stop / start scheduler which cleans up any
1001 * fences that are complete
1002 */
1003 xe_sched_add_pending_job(sched, job);
1004 xe_sched_submission_start(sched);
9b9529ce 1005 xe_guc_exec_queue_trigger_cleanup(q);
dd08ebf6
MB
1006
1007 /* Mark all outstanding jobs as bad, thus completing them */
1008 spin_lock(&sched->base.job_list_lock);
1009 list_for_each_entry(tmp_job, &sched->base.pending_list, drm.list)
1010 xe_sched_job_set_error(tmp_job, !i++ ? err : -ECANCELED);
1011 spin_unlock(&sched->base.job_list_lock);
1012
1013 /* Start fence signaling */
9b9529ce 1014 xe_hw_fence_irq_start(q->fence_irq);
dd08ebf6
MB
1015
1016out:
1017 return DRM_GPU_SCHED_STAT_NOMINAL;
1018}
1019
9b9529ce 1020static void __guc_exec_queue_fini_async(struct work_struct *w)
dd08ebf6 1021{
9b9529ce
FD
1022 struct xe_guc_exec_queue *ge =
1023 container_of(w, struct xe_guc_exec_queue, fini_async);
1024 struct xe_exec_queue *q = ge->q;
1025 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1026
9b9529ce 1027 trace_xe_exec_queue_destroy(q);
dd08ebf6 1028
9b9529ce 1029 if (xe_exec_queue_is_lr(q))
8ae8a2e8 1030 cancel_work_sync(&ge->lr_tdr);
9b9529ce
FD
1031 if (q->flags & EXEC_QUEUE_FLAG_PERSISTENT)
1032 xe_device_remove_persistent_exec_queues(gt_to_xe(q->gt), q);
1033 release_guc_id(guc, q);
dd08ebf6
MB
1034 xe_sched_entity_fini(&ge->entity);
1035 xe_sched_fini(&ge->sched);
1036
a20c75db
MB
1037 kfree(ge);
1038 xe_exec_queue_fini(q);
dd08ebf6
MB
1039}
1040
9b9529ce 1041static void guc_exec_queue_fini_async(struct xe_exec_queue *q)
dd08ebf6 1042{
9b9529ce 1043 INIT_WORK(&q->guc->fini_async, __guc_exec_queue_fini_async);
dd08ebf6
MB
1044
1045 /* We must block on kernel engines so slabs are empty on driver unload */
923e4238 1046 if (q->flags & EXEC_QUEUE_FLAG_PERMANENT)
a20c75db
MB
1047 __guc_exec_queue_fini_async(&q->guc->fini_async);
1048 else
1049 queue_work(system_wq, &q->guc->fini_async);
dd08ebf6
MB
1050}
1051
9b9529ce 1052static void __guc_exec_queue_fini(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6
MB
1053{
1054 /*
1055 * Might be done from within the GPU scheduler, need to do async as we
1056 * fini the scheduler when the engine is fini'd, the scheduler can't
1057 * complete fini within itself (circular dependency). Async resolves
1058 * this we and don't really care when everything is fini'd, just that it
1059 * is.
1060 */
9b9529ce 1061 guc_exec_queue_fini_async(q);
dd08ebf6
MB
1062}
1063
9b9529ce 1064static void __guc_exec_queue_process_msg_cleanup(struct xe_sched_msg *msg)
dd08ebf6 1065{
9b9529ce
FD
1066 struct xe_exec_queue *q = msg->private_data;
1067 struct xe_guc *guc = exec_queue_to_guc(q);
c73acc1e 1068 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6 1069
c73acc1e 1070 xe_assert(xe, !(q->flags & EXEC_QUEUE_FLAG_PERMANENT));
9b9529ce 1071 trace_xe_exec_queue_cleanup_entity(q);
dd08ebf6 1072
9b9529ce
FD
1073 if (exec_queue_registered(q))
1074 disable_scheduling_deregister(guc, q);
dd08ebf6 1075 else
9b9529ce 1076 __guc_exec_queue_fini(guc, q);
dd08ebf6
MB
1077}
1078
9b9529ce 1079static bool guc_exec_queue_allowed_to_change_state(struct xe_exec_queue *q)
dd08ebf6 1080{
9b9529ce 1081 return !exec_queue_killed_or_banned(q) && exec_queue_registered(q);
dd08ebf6
MB
1082}
1083
9b9529ce 1084static void __guc_exec_queue_process_msg_set_sched_props(struct xe_sched_msg *msg)
dd08ebf6 1085{
9b9529ce
FD
1086 struct xe_exec_queue *q = msg->private_data;
1087 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1088
9b9529ce
FD
1089 if (guc_exec_queue_allowed_to_change_state(q))
1090 init_policies(guc, q);
dd08ebf6
MB
1091 kfree(msg);
1092}
1093
9b9529ce 1094static void suspend_fence_signal(struct xe_exec_queue *q)
dd08ebf6 1095{
9b9529ce 1096 struct xe_guc *guc = exec_queue_to_guc(q);
c73acc1e 1097 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6 1098
c73acc1e
FD
1099 xe_assert(xe, exec_queue_suspended(q) || exec_queue_killed(q) ||
1100 guc_read_stopped(guc));
1101 xe_assert(xe, q->guc->suspend_pending);
dd08ebf6 1102
9b9529ce 1103 q->guc->suspend_pending = false;
dd08ebf6 1104 smp_wmb();
9b9529ce 1105 wake_up(&q->guc->suspend_wait);
dd08ebf6
MB
1106}
1107
9b9529ce 1108static void __guc_exec_queue_process_msg_suspend(struct xe_sched_msg *msg)
dd08ebf6 1109{
9b9529ce
FD
1110 struct xe_exec_queue *q = msg->private_data;
1111 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1112
9b9529ce
FD
1113 if (guc_exec_queue_allowed_to_change_state(q) && !exec_queue_suspended(q) &&
1114 exec_queue_enabled(q)) {
1115 wait_event(guc->ct.wq, q->guc->resume_time != RESUME_PENDING ||
dd08ebf6
MB
1116 guc_read_stopped(guc));
1117
1118 if (!guc_read_stopped(guc)) {
9b9529ce 1119 MAKE_SCHED_CONTEXT_ACTION(q, DISABLE);
dd08ebf6
MB
1120 s64 since_resume_ms =
1121 ktime_ms_delta(ktime_get(),
9b9529ce
FD
1122 q->guc->resume_time);
1123 s64 wait_ms = q->vm->preempt.min_run_period_ms -
dd08ebf6
MB
1124 since_resume_ms;
1125
9b9529ce 1126 if (wait_ms > 0 && q->guc->resume_time)
dd08ebf6
MB
1127 msleep(wait_ms);
1128
9b9529ce
FD
1129 set_exec_queue_suspended(q);
1130 clear_exec_queue_enabled(q);
1131 set_exec_queue_pending_disable(q);
1132 trace_xe_exec_queue_scheduling_disable(q);
dd08ebf6
MB
1133
1134 xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action),
1135 G2H_LEN_DW_SCHED_CONTEXT_MODE_SET, 1);
1136 }
9b9529ce
FD
1137 } else if (q->guc->suspend_pending) {
1138 set_exec_queue_suspended(q);
1139 suspend_fence_signal(q);
dd08ebf6
MB
1140 }
1141}
1142
9b9529ce 1143static void __guc_exec_queue_process_msg_resume(struct xe_sched_msg *msg)
dd08ebf6 1144{
9b9529ce
FD
1145 struct xe_exec_queue *q = msg->private_data;
1146 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1147
9b9529ce
FD
1148 if (guc_exec_queue_allowed_to_change_state(q)) {
1149 MAKE_SCHED_CONTEXT_ACTION(q, ENABLE);
dd08ebf6 1150
9b9529ce
FD
1151 q->guc->resume_time = RESUME_PENDING;
1152 clear_exec_queue_suspended(q);
1153 set_exec_queue_pending_enable(q);
1154 set_exec_queue_enabled(q);
1155 trace_xe_exec_queue_scheduling_enable(q);
dd08ebf6
MB
1156
1157 xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action),
1158 G2H_LEN_DW_SCHED_CONTEXT_MODE_SET, 1);
1159 } else {
9b9529ce 1160 clear_exec_queue_suspended(q);
dd08ebf6
MB
1161 }
1162}
1163
1164#define CLEANUP 1 /* Non-zero values to catch uninitialized msg */
1165#define SET_SCHED_PROPS 2
1166#define SUSPEND 3
1167#define RESUME 4
1168
9b9529ce 1169static void guc_exec_queue_process_msg(struct xe_sched_msg *msg)
dd08ebf6
MB
1170{
1171 trace_xe_sched_msg_recv(msg);
1172
1173 switch (msg->opcode) {
1174 case CLEANUP:
9b9529ce 1175 __guc_exec_queue_process_msg_cleanup(msg);
dd08ebf6
MB
1176 break;
1177 case SET_SCHED_PROPS:
9b9529ce 1178 __guc_exec_queue_process_msg_set_sched_props(msg);
dd08ebf6
MB
1179 break;
1180 case SUSPEND:
9b9529ce 1181 __guc_exec_queue_process_msg_suspend(msg);
dd08ebf6
MB
1182 break;
1183 case RESUME:
9b9529ce 1184 __guc_exec_queue_process_msg_resume(msg);
dd08ebf6
MB
1185 break;
1186 default:
99fea682 1187 XE_WARN_ON("Unknown message type");
dd08ebf6
MB
1188 }
1189}
1190
1191static const struct drm_sched_backend_ops drm_sched_ops = {
9b9529ce
FD
1192 .run_job = guc_exec_queue_run_job,
1193 .free_job = guc_exec_queue_free_job,
1194 .timedout_job = guc_exec_queue_timedout_job,
dd08ebf6
MB
1195};
1196
1197static const struct xe_sched_backend_ops xe_sched_ops = {
9b9529ce 1198 .process_msg = guc_exec_queue_process_msg,
dd08ebf6
MB
1199};
1200
9b9529ce 1201static int guc_exec_queue_init(struct xe_exec_queue *q)
dd08ebf6
MB
1202{
1203 struct xe_gpu_scheduler *sched;
9b9529ce 1204 struct xe_guc *guc = exec_queue_to_guc(q);
c73acc1e 1205 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1206 struct xe_guc_exec_queue *ge;
dd08ebf6
MB
1207 long timeout;
1208 int err;
1209
c4991ee0 1210 xe_assert(xe, xe_device_uc_enabled(guc_to_xe(guc)));
dd08ebf6
MB
1211
1212 ge = kzalloc(sizeof(*ge), GFP_KERNEL);
1213 if (!ge)
1214 return -ENOMEM;
1215
9b9529ce
FD
1216 q->guc = ge;
1217 ge->q = q;
dd08ebf6
MB
1218 init_waitqueue_head(&ge->suspend_wait);
1219
fdb6a053 1220 timeout = (q->vm && xe_vm_in_lr_mode(q->vm)) ? MAX_SCHEDULE_TIMEOUT :
6ae24344 1221 q->sched_props.job_timeout_ms;
a839e365
MB
1222 err = xe_sched_init(&ge->sched, &drm_sched_ops, &xe_sched_ops,
1223 get_submit_wq(guc),
1224 q->lrc[0].ring.size / MAX_JOB_SIZE_BYTES, 64,
1225 timeout, guc_to_gt(guc)->ordered_wq, NULL,
1226 q->name, gt_to_xe(q->gt)->drm.dev);
dd08ebf6
MB
1227 if (err)
1228 goto err_free;
1229
1230 sched = &ge->sched;
1231 err = xe_sched_entity_init(&ge->entity, sched);
1232 if (err)
1233 goto err_sched;
dd08ebf6 1234
9b9529ce
FD
1235 if (xe_exec_queue_is_lr(q))
1236 INIT_WORK(&q->guc->lr_tdr, xe_guc_exec_queue_lr_cleanup);
8ae8a2e8 1237
dd08ebf6
MB
1238 mutex_lock(&guc->submission_state.lock);
1239
9b9529ce 1240 err = alloc_guc_id(guc, q);
dd08ebf6
MB
1241 if (err)
1242 goto err_entity;
1243
9b9529ce 1244 q->entity = &ge->entity;
dd08ebf6
MB
1245
1246 if (guc_read_stopped(guc))
1247 xe_sched_stop(sched);
1248
1249 mutex_unlock(&guc->submission_state.lock);
1250
0b1d1473 1251 xe_exec_queue_assign_name(q, q->guc->id);
dd08ebf6 1252
9b9529ce 1253 trace_xe_exec_queue_create(q);
dd08ebf6
MB
1254
1255 return 0;
1256
1257err_entity:
1258 xe_sched_entity_fini(&ge->entity);
1259err_sched:
1260 xe_sched_fini(&ge->sched);
1261err_free:
1262 kfree(ge);
1263
1264 return err;
1265}
1266
9b9529ce 1267static void guc_exec_queue_kill(struct xe_exec_queue *q)
dd08ebf6 1268{
9b9529ce
FD
1269 trace_xe_exec_queue_kill(q);
1270 set_exec_queue_killed(q);
1271 xe_guc_exec_queue_trigger_cleanup(q);
dd08ebf6
MB
1272}
1273
9b9529ce
FD
1274static void guc_exec_queue_add_msg(struct xe_exec_queue *q, struct xe_sched_msg *msg,
1275 u32 opcode)
dd08ebf6
MB
1276{
1277 INIT_LIST_HEAD(&msg->link);
1278 msg->opcode = opcode;
9b9529ce 1279 msg->private_data = q;
dd08ebf6
MB
1280
1281 trace_xe_sched_msg_add(msg);
9b9529ce 1282 xe_sched_add_msg(&q->guc->sched, msg);
dd08ebf6
MB
1283}
1284
1285#define STATIC_MSG_CLEANUP 0
1286#define STATIC_MSG_SUSPEND 1
1287#define STATIC_MSG_RESUME 2
9b9529ce 1288static void guc_exec_queue_fini(struct xe_exec_queue *q)
dd08ebf6 1289{
9b9529ce 1290 struct xe_sched_msg *msg = q->guc->static_msgs + STATIC_MSG_CLEANUP;
dd08ebf6 1291
923e4238 1292 if (!(q->flags & EXEC_QUEUE_FLAG_PERMANENT))
9b9529ce 1293 guc_exec_queue_add_msg(q, msg, CLEANUP);
dd08ebf6 1294 else
9b9529ce 1295 __guc_exec_queue_fini(exec_queue_to_guc(q), q);
dd08ebf6
MB
1296}
1297
9b9529ce
FD
1298static int guc_exec_queue_set_priority(struct xe_exec_queue *q,
1299 enum xe_exec_queue_priority priority)
dd08ebf6
MB
1300{
1301 struct xe_sched_msg *msg;
1302
a8004af3 1303 if (q->sched_props.priority == priority || exec_queue_killed_or_banned(q))
dd08ebf6
MB
1304 return 0;
1305
1306 msg = kmalloc(sizeof(*msg), GFP_KERNEL);
1307 if (!msg)
1308 return -ENOMEM;
1309
a8004af3 1310 q->sched_props.priority = priority;
b16483f9 1311 guc_exec_queue_add_msg(q, msg, SET_SCHED_PROPS);
dd08ebf6
MB
1312
1313 return 0;
1314}
1315
9b9529ce 1316static int guc_exec_queue_set_timeslice(struct xe_exec_queue *q, u32 timeslice_us)
dd08ebf6
MB
1317{
1318 struct xe_sched_msg *msg;
1319
9b9529ce
FD
1320 if (q->sched_props.timeslice_us == timeslice_us ||
1321 exec_queue_killed_or_banned(q))
dd08ebf6
MB
1322 return 0;
1323
1324 msg = kmalloc(sizeof(*msg), GFP_KERNEL);
1325 if (!msg)
1326 return -ENOMEM;
1327
9b9529ce
FD
1328 q->sched_props.timeslice_us = timeslice_us;
1329 guc_exec_queue_add_msg(q, msg, SET_SCHED_PROPS);
dd08ebf6
MB
1330
1331 return 0;
1332}
1333
9b9529ce
FD
1334static int guc_exec_queue_set_preempt_timeout(struct xe_exec_queue *q,
1335 u32 preempt_timeout_us)
dd08ebf6
MB
1336{
1337 struct xe_sched_msg *msg;
1338
9b9529ce
FD
1339 if (q->sched_props.preempt_timeout_us == preempt_timeout_us ||
1340 exec_queue_killed_or_banned(q))
dd08ebf6
MB
1341 return 0;
1342
1343 msg = kmalloc(sizeof(*msg), GFP_KERNEL);
1344 if (!msg)
1345 return -ENOMEM;
1346
9b9529ce
FD
1347 q->sched_props.preempt_timeout_us = preempt_timeout_us;
1348 guc_exec_queue_add_msg(q, msg, SET_SCHED_PROPS);
dd08ebf6
MB
1349
1350 return 0;
1351}
1352
9b9529ce 1353static int guc_exec_queue_suspend(struct xe_exec_queue *q)
dd08ebf6 1354{
9b9529ce 1355 struct xe_sched_msg *msg = q->guc->static_msgs + STATIC_MSG_SUSPEND;
dd08ebf6 1356
9b9529ce 1357 if (exec_queue_killed_or_banned(q) || q->guc->suspend_pending)
dd08ebf6
MB
1358 return -EINVAL;
1359
9b9529ce
FD
1360 q->guc->suspend_pending = true;
1361 guc_exec_queue_add_msg(q, msg, SUSPEND);
dd08ebf6
MB
1362
1363 return 0;
1364}
1365
9b9529ce 1366static void guc_exec_queue_suspend_wait(struct xe_exec_queue *q)
dd08ebf6 1367{
9b9529ce 1368 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1369
9b9529ce 1370 wait_event(q->guc->suspend_wait, !q->guc->suspend_pending ||
dd08ebf6
MB
1371 guc_read_stopped(guc));
1372}
1373
9b9529ce 1374static void guc_exec_queue_resume(struct xe_exec_queue *q)
dd08ebf6 1375{
9b9529ce 1376 struct xe_sched_msg *msg = q->guc->static_msgs + STATIC_MSG_RESUME;
c73acc1e
FD
1377 struct xe_guc *guc = exec_queue_to_guc(q);
1378 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6 1379
c73acc1e 1380 xe_assert(xe, !q->guc->suspend_pending);
dd08ebf6 1381
9b9529ce 1382 guc_exec_queue_add_msg(q, msg, RESUME);
dd08ebf6
MB
1383}
1384
e670f0b4
BK
1385static bool guc_exec_queue_reset_status(struct xe_exec_queue *q)
1386{
1387 return exec_queue_reset(q);
1388}
1389
dd08ebf6
MB
1390/*
1391 * All of these functions are an abstraction layer which other parts of XE can
1392 * use to trap into the GuC backend. All of these functions, aside from init,
1393 * really shouldn't do much other than trap into the DRM scheduler which
1394 * synchronizes these operations.
1395 */
9b9529ce
FD
1396static const struct xe_exec_queue_ops guc_exec_queue_ops = {
1397 .init = guc_exec_queue_init,
1398 .kill = guc_exec_queue_kill,
1399 .fini = guc_exec_queue_fini,
1400 .set_priority = guc_exec_queue_set_priority,
1401 .set_timeslice = guc_exec_queue_set_timeslice,
1402 .set_preempt_timeout = guc_exec_queue_set_preempt_timeout,
9b9529ce
FD
1403 .suspend = guc_exec_queue_suspend,
1404 .suspend_wait = guc_exec_queue_suspend_wait,
1405 .resume = guc_exec_queue_resume,
e670f0b4 1406 .reset_status = guc_exec_queue_reset_status,
dd08ebf6
MB
1407};
1408
9b9529ce 1409static void guc_exec_queue_stop(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6 1410{
9b9529ce 1411 struct xe_gpu_scheduler *sched = &q->guc->sched;
dd08ebf6
MB
1412
1413 /* Stop scheduling + flush any DRM scheduler operations */
1414 xe_sched_submission_stop(sched);
1415
1416 /* Clean up lost G2H + reset engine state */
9b9529ce
FD
1417 if (exec_queue_registered(q)) {
1418 if ((exec_queue_banned(q) && exec_queue_destroyed(q)) ||
1419 xe_exec_queue_is_lr(q))
1420 xe_exec_queue_put(q);
1421 else if (exec_queue_destroyed(q))
1422 __guc_exec_queue_fini(guc, q);
dd08ebf6 1423 }
9b9529ce
FD
1424 if (q->guc->suspend_pending) {
1425 set_exec_queue_suspended(q);
1426 suspend_fence_signal(q);
dd08ebf6 1427 }
9b9529ce
FD
1428 atomic_and(EXEC_QUEUE_STATE_DESTROYED | ENGINE_STATE_SUSPENDED,
1429 &q->guc->state);
1430 q->guc->resume_time = 0;
1431 trace_xe_exec_queue_stop(q);
dd08ebf6
MB
1432
1433 /*
1434 * Ban any engine (aside from kernel and engines used for VM ops) with a
1435 * started but not complete job or if a job has gone through a GT reset
1436 * more than twice.
1437 */
9b9529ce 1438 if (!(q->flags & (EXEC_QUEUE_FLAG_KERNEL | EXEC_QUEUE_FLAG_VM))) {
dd08ebf6
MB
1439 struct xe_sched_job *job = xe_sched_first_pending_job(sched);
1440
1441 if (job) {
1442 if ((xe_sched_job_started(job) &&
1443 !xe_sched_job_completed(job)) ||
1444 xe_sched_invalidate_job(job, 2)) {
1445 trace_xe_sched_job_ban(job);
9b9529ce
FD
1446 xe_sched_tdr_queue_imm(&q->guc->sched);
1447 set_exec_queue_banned(q);
dd08ebf6
MB
1448 }
1449 }
1450 }
1451}
1452
1453int xe_guc_submit_reset_prepare(struct xe_guc *guc)
1454{
1455 int ret;
1456
1457 /*
1458 * Using an atomic here rather than submission_state.lock as this
1459 * function can be called while holding the CT lock (engine reset
1460 * failure). submission_state.lock needs the CT lock to resubmit jobs.
1461 * Atomic is not ideal, but it works to prevent against concurrent reset
1462 * and releasing any TDRs waiting on guc->submission_state.stopped.
1463 */
1464 ret = atomic_fetch_or(1, &guc->submission_state.stopped);
1465 smp_wmb();
1466 wake_up_all(&guc->ct.wq);
1467
1468 return ret;
1469}
1470
1471void xe_guc_submit_reset_wait(struct xe_guc *guc)
1472{
1473 wait_event(guc->ct.wq, !guc_read_stopped(guc));
1474}
1475
1476int xe_guc_submit_stop(struct xe_guc *guc)
1477{
9b9529ce 1478 struct xe_exec_queue *q;
dd08ebf6 1479 unsigned long index;
c73acc1e 1480 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6 1481
c73acc1e 1482 xe_assert(xe, guc_read_stopped(guc) == 1);
dd08ebf6
MB
1483
1484 mutex_lock(&guc->submission_state.lock);
1485
9b9529ce
FD
1486 xa_for_each(&guc->submission_state.exec_queue_lookup, index, q)
1487 guc_exec_queue_stop(guc, q);
dd08ebf6
MB
1488
1489 mutex_unlock(&guc->submission_state.lock);
1490
1491 /*
1492 * No one can enter the backend at this point, aside from new engine
1493 * creation which is protected by guc->submission_state.lock.
1494 */
1495
1496 return 0;
1497}
1498
9b9529ce 1499static void guc_exec_queue_start(struct xe_exec_queue *q)
dd08ebf6 1500{
9b9529ce 1501 struct xe_gpu_scheduler *sched = &q->guc->sched;
dd08ebf6 1502
9b9529ce 1503 if (!exec_queue_killed_or_banned(q)) {
dd08ebf6
MB
1504 int i;
1505
9b9529ce
FD
1506 trace_xe_exec_queue_resubmit(q);
1507 for (i = 0; i < q->width; ++i)
1508 xe_lrc_set_ring_head(q->lrc + i, q->lrc[i].ring.tail);
dd08ebf6
MB
1509 xe_sched_resubmit_jobs(sched);
1510 }
1511
1512 xe_sched_submission_start(sched);
1513}
1514
1515int xe_guc_submit_start(struct xe_guc *guc)
1516{
9b9529ce 1517 struct xe_exec_queue *q;
dd08ebf6 1518 unsigned long index;
c73acc1e 1519 struct xe_device *xe = guc_to_xe(guc);
dd08ebf6 1520
c73acc1e 1521 xe_assert(xe, guc_read_stopped(guc) == 1);
dd08ebf6
MB
1522
1523 mutex_lock(&guc->submission_state.lock);
1524 atomic_dec(&guc->submission_state.stopped);
9b9529ce
FD
1525 xa_for_each(&guc->submission_state.exec_queue_lookup, index, q)
1526 guc_exec_queue_start(q);
dd08ebf6
MB
1527 mutex_unlock(&guc->submission_state.lock);
1528
1529 wake_up_all(&guc->ct.wq);
1530
1531 return 0;
1532}
1533
9b9529ce
FD
1534static struct xe_exec_queue *
1535g2h_exec_queue_lookup(struct xe_guc *guc, u32 guc_id)
dd08ebf6
MB
1536{
1537 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1538 struct xe_exec_queue *q;
dd08ebf6
MB
1539
1540 if (unlikely(guc_id >= GUC_ID_MAX)) {
1541 drm_err(&xe->drm, "Invalid guc_id %u", guc_id);
1542 return NULL;
1543 }
1544
9b9529ce
FD
1545 q = xa_load(&guc->submission_state.exec_queue_lookup, guc_id);
1546 if (unlikely(!q)) {
dd08ebf6
MB
1547 drm_err(&xe->drm, "Not engine present for guc_id %u", guc_id);
1548 return NULL;
1549 }
1550
cb90d469
DCS
1551 xe_assert(xe, guc_id >= q->guc->id);
1552 xe_assert(xe, guc_id < (q->guc->id + q->width));
dd08ebf6 1553
9b9529ce 1554 return q;
dd08ebf6
MB
1555}
1556
9b9529ce 1557static void deregister_exec_queue(struct xe_guc *guc, struct xe_exec_queue *q)
dd08ebf6
MB
1558{
1559 u32 action[] = {
1560 XE_GUC_ACTION_DEREGISTER_CONTEXT,
9b9529ce 1561 q->guc->id,
dd08ebf6
MB
1562 };
1563
9b9529ce 1564 trace_xe_exec_queue_deregister(q);
dd08ebf6
MB
1565
1566 xe_guc_ct_send_g2h_handler(&guc->ct, action, ARRAY_SIZE(action));
1567}
1568
1569int xe_guc_sched_done_handler(struct xe_guc *guc, u32 *msg, u32 len)
1570{
1571 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1572 struct xe_exec_queue *q;
dd08ebf6
MB
1573 u32 guc_id = msg[0];
1574
1575 if (unlikely(len < 2)) {
1576 drm_err(&xe->drm, "Invalid length %u", len);
1577 return -EPROTO;
1578 }
1579
9b9529ce
FD
1580 q = g2h_exec_queue_lookup(guc, guc_id);
1581 if (unlikely(!q))
dd08ebf6
MB
1582 return -EPROTO;
1583
9b9529ce
FD
1584 if (unlikely(!exec_queue_pending_enable(q) &&
1585 !exec_queue_pending_disable(q))) {
dd08ebf6 1586 drm_err(&xe->drm, "Unexpected engine state 0x%04x",
9b9529ce 1587 atomic_read(&q->guc->state));
dd08ebf6
MB
1588 return -EPROTO;
1589 }
1590
9b9529ce 1591 trace_xe_exec_queue_scheduling_done(q);
dd08ebf6 1592
9b9529ce
FD
1593 if (exec_queue_pending_enable(q)) {
1594 q->guc->resume_time = ktime_get();
1595 clear_exec_queue_pending_enable(q);
dd08ebf6
MB
1596 smp_wmb();
1597 wake_up_all(&guc->ct.wq);
1598 } else {
9b9529ce
FD
1599 clear_exec_queue_pending_disable(q);
1600 if (q->guc->suspend_pending) {
1601 suspend_fence_signal(q);
dd08ebf6 1602 } else {
9b9529ce 1603 if (exec_queue_banned(q)) {
dd08ebf6
MB
1604 smp_wmb();
1605 wake_up_all(&guc->ct.wq);
1606 }
9b9529ce 1607 deregister_exec_queue(guc, q);
dd08ebf6
MB
1608 }
1609 }
1610
1611 return 0;
1612}
1613
1614int xe_guc_deregister_done_handler(struct xe_guc *guc, u32 *msg, u32 len)
1615{
1616 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1617 struct xe_exec_queue *q;
dd08ebf6
MB
1618 u32 guc_id = msg[0];
1619
1620 if (unlikely(len < 1)) {
1621 drm_err(&xe->drm, "Invalid length %u", len);
1622 return -EPROTO;
1623 }
1624
9b9529ce
FD
1625 q = g2h_exec_queue_lookup(guc, guc_id);
1626 if (unlikely(!q))
dd08ebf6
MB
1627 return -EPROTO;
1628
9b9529ce
FD
1629 if (!exec_queue_destroyed(q) || exec_queue_pending_disable(q) ||
1630 exec_queue_pending_enable(q) || exec_queue_enabled(q)) {
dd08ebf6 1631 drm_err(&xe->drm, "Unexpected engine state 0x%04x",
9b9529ce 1632 atomic_read(&q->guc->state));
dd08ebf6
MB
1633 return -EPROTO;
1634 }
1635
9b9529ce 1636 trace_xe_exec_queue_deregister_done(q);
dd08ebf6 1637
9b9529ce 1638 clear_exec_queue_registered(q);
8ae8a2e8 1639
9b9529ce
FD
1640 if (exec_queue_banned(q) || xe_exec_queue_is_lr(q))
1641 xe_exec_queue_put(q);
dd08ebf6 1642 else
9b9529ce 1643 __guc_exec_queue_fini(guc, q);
dd08ebf6
MB
1644
1645 return 0;
1646}
1647
9b9529ce 1648int xe_guc_exec_queue_reset_handler(struct xe_guc *guc, u32 *msg, u32 len)
dd08ebf6
MB
1649{
1650 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1651 struct xe_exec_queue *q;
dd08ebf6
MB
1652 u32 guc_id = msg[0];
1653
1654 if (unlikely(len < 1)) {
1655 drm_err(&xe->drm, "Invalid length %u", len);
1656 return -EPROTO;
1657 }
1658
9b9529ce
FD
1659 q = g2h_exec_queue_lookup(guc, guc_id);
1660 if (unlikely(!q))
dd08ebf6
MB
1661 return -EPROTO;
1662
1663 drm_info(&xe->drm, "Engine reset: guc_id=%d", guc_id);
1664
1665 /* FIXME: Do error capture, most likely async */
1666
9b9529ce 1667 trace_xe_exec_queue_reset(q);
dd08ebf6
MB
1668
1669 /*
1670 * A banned engine is a NOP at this point (came from
9b9529ce 1671 * guc_exec_queue_timedout_job). Otherwise, kick drm scheduler to cancel
dd08ebf6 1672 * jobs by setting timeout of the job to the minimum value kicking
9b9529ce 1673 * guc_exec_queue_timedout_job.
dd08ebf6 1674 */
9b9529ce
FD
1675 set_exec_queue_reset(q);
1676 if (!exec_queue_banned(q))
1677 xe_guc_exec_queue_trigger_cleanup(q);
dd08ebf6
MB
1678
1679 return 0;
1680}
1681
9b9529ce
FD
1682int xe_guc_exec_queue_memory_cat_error_handler(struct xe_guc *guc, u32 *msg,
1683 u32 len)
dd08ebf6
MB
1684{
1685 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1686 struct xe_exec_queue *q;
dd08ebf6
MB
1687 u32 guc_id = msg[0];
1688
1689 if (unlikely(len < 1)) {
1690 drm_err(&xe->drm, "Invalid length %u", len);
1691 return -EPROTO;
1692 }
1693
9b9529ce
FD
1694 q = g2h_exec_queue_lookup(guc, guc_id);
1695 if (unlikely(!q))
dd08ebf6
MB
1696 return -EPROTO;
1697
17d28aa8 1698 drm_dbg(&xe->drm, "Engine memory cat error: guc_id=%d", guc_id);
9b9529ce 1699 trace_xe_exec_queue_memory_cat_error(q);
dd08ebf6
MB
1700
1701 /* Treat the same as engine reset */
9b9529ce
FD
1702 set_exec_queue_reset(q);
1703 if (!exec_queue_banned(q))
1704 xe_guc_exec_queue_trigger_cleanup(q);
dd08ebf6
MB
1705
1706 return 0;
1707}
1708
9b9529ce 1709int xe_guc_exec_queue_reset_failure_handler(struct xe_guc *guc, u32 *msg, u32 len)
dd08ebf6
MB
1710{
1711 struct xe_device *xe = guc_to_xe(guc);
1712 u8 guc_class, instance;
1713 u32 reason;
1714
1715 if (unlikely(len != 3)) {
1716 drm_err(&xe->drm, "Invalid length %u", len);
1717 return -EPROTO;
1718 }
1719
1720 guc_class = msg[0];
1721 instance = msg[1];
1722 reason = msg[2];
1723
1724 /* Unexpected failure of a hardware feature, log an actual error */
1725 drm_err(&xe->drm, "GuC engine reset request failed on %d:%d because 0x%08X",
1726 guc_class, instance, reason);
1727
1728 xe_gt_reset_async(guc_to_gt(guc));
1729
1730 return 0;
1731}
1732
bbdf97c1 1733static void
9b9529ce
FD
1734guc_exec_queue_wq_snapshot_capture(struct xe_exec_queue *q,
1735 struct xe_guc_submit_exec_queue_snapshot *snapshot)
dd08ebf6 1736{
9b9529ce 1737 struct xe_guc *guc = exec_queue_to_guc(q);
dd08ebf6 1738 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1739 struct iosys_map map = xe_lrc_parallel_map(q->lrc);
dd08ebf6
MB
1740 int i;
1741
9b9529ce
FD
1742 snapshot->guc.wqi_head = q->guc->wqi_head;
1743 snapshot->guc.wqi_tail = q->guc->wqi_tail;
bbdf97c1
RV
1744 snapshot->parallel.wq_desc.head = parallel_read(xe, map, wq_desc.head);
1745 snapshot->parallel.wq_desc.tail = parallel_read(xe, map, wq_desc.tail);
1746 snapshot->parallel.wq_desc.status = parallel_read(xe, map,
1747 wq_desc.wq_status);
1748
1749 if (snapshot->parallel.wq_desc.head !=
1750 snapshot->parallel.wq_desc.tail) {
1751 for (i = snapshot->parallel.wq_desc.head;
1752 i != snapshot->parallel.wq_desc.tail;
1753 i = (i + sizeof(u32)) % WQ_SIZE)
1754 snapshot->parallel.wq[i / sizeof(u32)] =
1755 parallel_read(xe, map, wq[i / sizeof(u32)]);
1756 }
1757}
1758
1759static void
9b9529ce
FD
1760guc_exec_queue_wq_snapshot_print(struct xe_guc_submit_exec_queue_snapshot *snapshot,
1761 struct drm_printer *p)
bbdf97c1
RV
1762{
1763 int i;
1764
dd08ebf6 1765 drm_printf(p, "\tWQ head: %u (internal), %d (memory)\n",
bbdf97c1 1766 snapshot->guc.wqi_head, snapshot->parallel.wq_desc.head);
dd08ebf6 1767 drm_printf(p, "\tWQ tail: %u (internal), %d (memory)\n",
bbdf97c1
RV
1768 snapshot->guc.wqi_tail, snapshot->parallel.wq_desc.tail);
1769 drm_printf(p, "\tWQ status: %u\n", snapshot->parallel.wq_desc.status);
1770
1771 if (snapshot->parallel.wq_desc.head !=
1772 snapshot->parallel.wq_desc.tail) {
1773 for (i = snapshot->parallel.wq_desc.head;
1774 i != snapshot->parallel.wq_desc.tail;
dd08ebf6 1775 i = (i + sizeof(u32)) % WQ_SIZE)
857912c3 1776 drm_printf(p, "\tWQ[%zu]: 0x%08x\n", i / sizeof(u32),
bbdf97c1 1777 snapshot->parallel.wq[i / sizeof(u32)]);
dd08ebf6
MB
1778 }
1779}
1780
bbdf97c1 1781/**
9b9529ce
FD
1782 * xe_guc_exec_queue_snapshot_capture - Take a quick snapshot of the GuC Engine.
1783 * @q: Xe exec queue.
bbdf97c1
RV
1784 *
1785 * This can be printed out in a later stage like during dev_coredump
1786 * analysis.
1787 *
1788 * Returns: a GuC Submit Engine snapshot object that must be freed by the
9b9529ce 1789 * caller, using `xe_guc_exec_queue_snapshot_free`.
bbdf97c1 1790 */
9b9529ce
FD
1791struct xe_guc_submit_exec_queue_snapshot *
1792xe_guc_exec_queue_snapshot_capture(struct xe_exec_queue *q)
dd08ebf6 1793{
9b9529ce 1794 struct xe_guc *guc = exec_queue_to_guc(q);
bbdf97c1 1795 struct xe_device *xe = guc_to_xe(guc);
9b9529ce 1796 struct xe_gpu_scheduler *sched = &q->guc->sched;
dd08ebf6 1797 struct xe_sched_job *job;
9b9529ce 1798 struct xe_guc_submit_exec_queue_snapshot *snapshot;
bbdf97c1
RV
1799 int i;
1800
1801 snapshot = kzalloc(sizeof(*snapshot), GFP_ATOMIC);
1802
1803 if (!snapshot) {
1804 drm_err(&xe->drm, "Skipping GuC Engine snapshot entirely.\n");
1805 return NULL;
1806 }
1807
9b9529ce
FD
1808 snapshot->guc.id = q->guc->id;
1809 memcpy(&snapshot->name, &q->name, sizeof(snapshot->name));
1810 snapshot->class = q->class;
1811 snapshot->logical_mask = q->logical_mask;
1812 snapshot->width = q->width;
1813 snapshot->refcount = kref_read(&q->refcount);
bbdf97c1 1814 snapshot->sched_timeout = sched->base.timeout;
9b9529ce 1815 snapshot->sched_props.timeslice_us = q->sched_props.timeslice_us;
bbdf97c1 1816 snapshot->sched_props.preempt_timeout_us =
9b9529ce 1817 q->sched_props.preempt_timeout_us;
bbdf97c1 1818
9b9529ce 1819 snapshot->lrc = kmalloc_array(q->width, sizeof(struct lrc_snapshot),
bbdf97c1
RV
1820 GFP_ATOMIC);
1821
1822 if (!snapshot->lrc) {
1823 drm_err(&xe->drm, "Skipping GuC Engine LRC snapshot.\n");
1824 } else {
9b9529ce
FD
1825 for (i = 0; i < q->width; ++i) {
1826 struct xe_lrc *lrc = q->lrc + i;
bbdf97c1
RV
1827
1828 snapshot->lrc[i].context_desc =
1829 lower_32_bits(xe_lrc_ggtt_addr(lrc));
1830 snapshot->lrc[i].head = xe_lrc_ring_head(lrc);
1831 snapshot->lrc[i].tail.internal = lrc->ring.tail;
1832 snapshot->lrc[i].tail.memory =
1833 xe_lrc_read_ctx_reg(lrc, CTX_RING_TAIL);
1834 snapshot->lrc[i].start_seqno = xe_lrc_start_seqno(lrc);
1835 snapshot->lrc[i].seqno = xe_lrc_seqno(lrc);
1836 }
1837 }
1838
9b9529ce
FD
1839 snapshot->schedule_state = atomic_read(&q->guc->state);
1840 snapshot->exec_queue_flags = q->flags;
bbdf97c1 1841
9b9529ce 1842 snapshot->parallel_execution = xe_exec_queue_is_parallel(q);
bbdf97c1 1843 if (snapshot->parallel_execution)
9b9529ce 1844 guc_exec_queue_wq_snapshot_capture(q, snapshot);
bbdf97c1
RV
1845
1846 spin_lock(&sched->base.job_list_lock);
1847 snapshot->pending_list_size = list_count_nodes(&sched->base.pending_list);
1848 snapshot->pending_list = kmalloc_array(snapshot->pending_list_size,
1849 sizeof(struct pending_list_snapshot),
1850 GFP_ATOMIC);
1851
1852 if (!snapshot->pending_list) {
1853 drm_err(&xe->drm, "Skipping GuC Engine pending_list snapshot.\n");
1854 } else {
1855 i = 0;
1856 list_for_each_entry(job, &sched->base.pending_list, drm.list) {
1857 snapshot->pending_list[i].seqno =
1858 xe_sched_job_seqno(job);
1859 snapshot->pending_list[i].fence =
1860 dma_fence_is_signaled(job->fence) ? 1 : 0;
1861 snapshot->pending_list[i].finished =
1862 dma_fence_is_signaled(&job->drm.s_fence->finished)
1863 ? 1 : 0;
1864 i++;
1865 }
1866 }
1867
1868 spin_unlock(&sched->base.job_list_lock);
1869
1870 return snapshot;
1871}
1872
1873/**
9b9529ce 1874 * xe_guc_exec_queue_snapshot_print - Print out a given GuC Engine snapshot.
bbdf97c1
RV
1875 * @snapshot: GuC Submit Engine snapshot object.
1876 * @p: drm_printer where it will be printed out.
1877 *
1878 * This function prints out a given GuC Submit Engine snapshot object.
1879 */
1880void
9b9529ce
FD
1881xe_guc_exec_queue_snapshot_print(struct xe_guc_submit_exec_queue_snapshot *snapshot,
1882 struct drm_printer *p)
bbdf97c1 1883{
dd08ebf6
MB
1884 int i;
1885
bbdf97c1
RV
1886 if (!snapshot)
1887 return;
1888
1889 drm_printf(p, "\nGuC ID: %d\n", snapshot->guc.id);
1890 drm_printf(p, "\tName: %s\n", snapshot->name);
1891 drm_printf(p, "\tClass: %d\n", snapshot->class);
1892 drm_printf(p, "\tLogical mask: 0x%x\n", snapshot->logical_mask);
1893 drm_printf(p, "\tWidth: %d\n", snapshot->width);
1894 drm_printf(p, "\tRef: %d\n", snapshot->refcount);
1895 drm_printf(p, "\tTimeout: %ld (ms)\n", snapshot->sched_timeout);
1896 drm_printf(p, "\tTimeslice: %u (us)\n",
1897 snapshot->sched_props.timeslice_us);
dd08ebf6 1898 drm_printf(p, "\tPreempt timeout: %u (us)\n",
bbdf97c1 1899 snapshot->sched_props.preempt_timeout_us);
dd08ebf6 1900
bbdf97c1 1901 for (i = 0; snapshot->lrc && i < snapshot->width; ++i) {
dd08ebf6 1902 drm_printf(p, "\tHW Context Desc: 0x%08x\n",
bbdf97c1 1903 snapshot->lrc[i].context_desc);
dd08ebf6 1904 drm_printf(p, "\tLRC Head: (memory) %u\n",
bbdf97c1 1905 snapshot->lrc[i].head);
dd08ebf6 1906 drm_printf(p, "\tLRC Tail: (internal) %u, (memory) %u\n",
bbdf97c1
RV
1907 snapshot->lrc[i].tail.internal,
1908 snapshot->lrc[i].tail.memory);
dd08ebf6 1909 drm_printf(p, "\tStart seqno: (memory) %d\n",
bbdf97c1
RV
1910 snapshot->lrc[i].start_seqno);
1911 drm_printf(p, "\tSeqno: (memory) %d\n", snapshot->lrc[i].seqno);
dd08ebf6 1912 }
bbdf97c1 1913 drm_printf(p, "\tSchedule State: 0x%x\n", snapshot->schedule_state);
9b9529ce 1914 drm_printf(p, "\tFlags: 0x%lx\n", snapshot->exec_queue_flags);
dd08ebf6 1915
bbdf97c1 1916 if (snapshot->parallel_execution)
9b9529ce 1917 guc_exec_queue_wq_snapshot_print(snapshot, p);
1825c492 1918
bbdf97c1
RV
1919 for (i = 0; snapshot->pending_list && i < snapshot->pending_list_size;
1920 i++)
dd08ebf6 1921 drm_printf(p, "\tJob: seqno=%d, fence=%d, finished=%d\n",
bbdf97c1
RV
1922 snapshot->pending_list[i].seqno,
1923 snapshot->pending_list[i].fence,
1924 snapshot->pending_list[i].finished);
1925}
1926
1927/**
9b9529ce 1928 * xe_guc_exec_queue_snapshot_free - Free all allocated objects for a given
bbdf97c1
RV
1929 * snapshot.
1930 * @snapshot: GuC Submit Engine snapshot object.
1931 *
1932 * This function free all the memory that needed to be allocated at capture
1933 * time.
1934 */
9b9529ce 1935void xe_guc_exec_queue_snapshot_free(struct xe_guc_submit_exec_queue_snapshot *snapshot)
bbdf97c1
RV
1936{
1937 if (!snapshot)
1938 return;
1939
1940 kfree(snapshot->lrc);
1941 kfree(snapshot->pending_list);
1942 kfree(snapshot);
dd08ebf6
MB
1943}
1944
9b9529ce 1945static void guc_exec_queue_print(struct xe_exec_queue *q, struct drm_printer *p)
bbdf97c1 1946{
9b9529ce 1947 struct xe_guc_submit_exec_queue_snapshot *snapshot;
bbdf97c1 1948
9b9529ce
FD
1949 snapshot = xe_guc_exec_queue_snapshot_capture(q);
1950 xe_guc_exec_queue_snapshot_print(snapshot, p);
1951 xe_guc_exec_queue_snapshot_free(snapshot);
bbdf97c1
RV
1952}
1953
1954/**
1955 * xe_guc_submit_print - GuC Submit Print.
1956 * @guc: GuC.
1957 * @p: drm_printer where it will be printed out.
1958 *
1959 * This function capture and prints snapshots of **all** GuC Engines.
1960 */
dd08ebf6
MB
1961void xe_guc_submit_print(struct xe_guc *guc, struct drm_printer *p)
1962{
9b9529ce 1963 struct xe_exec_queue *q;
dd08ebf6
MB
1964 unsigned long index;
1965
c4991ee0 1966 if (!xe_device_uc_enabled(guc_to_xe(guc)))
dd08ebf6
MB
1967 return;
1968
1969 mutex_lock(&guc->submission_state.lock);
9b9529ce
FD
1970 xa_for_each(&guc->submission_state.exec_queue_lookup, index, q)
1971 guc_exec_queue_print(q, p);
dd08ebf6
MB
1972 mutex_unlock(&guc->submission_state.lock);
1973}