Merge tag 'locking_urgent_for_v5.15_rc1' of git://git.kernel.org/pub/scm/linux/kernel...
[linux-block.git] / drivers / gpu / drm / via / via_dma.c
CommitLineData
22f579c6 1/* via_dma.c -- DMA support for the VIA Unichrome/Pro
b5e89ed5 2 *
22f579c6
DA
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
7 * All Rights Reserved.
b5e89ed5 8 *
22f579c6
DA
9 * Copyright 2004 The Unichrome project.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sub license,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the
20 * next paragraph) shall be included in all copies or substantial portions
21 * of the Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
b5e89ed5
DA
26 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
27 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
28 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22f579c6
DA
29 * USE OR OTHER DEALINGS IN THE SOFTWARE.
30 *
b5e89ed5
DA
31 * Authors:
32 * Tungsten Graphics,
33 * Erdi Chen,
22f579c6
DA
34 * Thomas Hellstrom.
35 */
36
0005cbda
SR
37#include <linux/delay.h>
38#include <linux/uaccess.h>
39
40#include <drm/drm.h>
0005cbda
SR
41#include <drm/drm_device.h>
42#include <drm/drm_file.h>
760285e7 43#include <drm/via_drm.h>
0005cbda 44
22f579c6
DA
45#include "via_drv.h"
46#include "via_3d_reg.h"
47
48#define CMDBUF_ALIGNMENT_SIZE (0x100)
49#define CMDBUF_ALIGNMENT_MASK (0x0ff)
50
51/* defines for VIA 3D registers */
52#define VIA_REG_STATUS 0x400
53#define VIA_REG_TRANSET 0x43C
54#define VIA_REG_TRANSPACE 0x440
55
56/* VIA_REG_STATUS(0x400): Engine Status */
57#define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
58#define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
59#define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
60#define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
61
62#define SetReg2DAGP(nReg, nData) { \
63 *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
64 *((uint32_t *)(vb) + 1) = (nData); \
65 vb = ((uint32_t *)vb) + 2; \
58c1e85a 66 dev_priv->dma_low += 8; \
22f579c6
DA
67}
68
85b2331b 69#define via_flush_write_combine() mb()
22f579c6 70
58c1e85a 71#define VIA_OUT_RING_QW(w1, w2) do { \
22f579c6
DA
72 *vb++ = (w1); \
73 *vb++ = (w2); \
58c1e85a
NK
74 dev_priv->dma_low += 8; \
75} while (0)
22f579c6 76
58c1e85a
NK
77static void via_cmdbuf_start(drm_via_private_t *dev_priv);
78static void via_cmdbuf_pause(drm_via_private_t *dev_priv);
79static void via_cmdbuf_reset(drm_via_private_t *dev_priv);
80static void via_cmdbuf_rewind(drm_via_private_t *dev_priv);
81static int via_wait_idle(drm_via_private_t *dev_priv);
82static void via_pad_cache(drm_via_private_t *dev_priv, int qwords);
22f579c6
DA
83
84/*
85 * Free space in command buffer.
86 */
87
58c1e85a 88static uint32_t via_cmdbuf_space(drm_via_private_t *dev_priv)
22f579c6 89{
b5e89ed5 90 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
22f579c6 91 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
b5e89ed5
DA
92
93 return ((hw_addr <= dev_priv->dma_low) ?
94 (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
22f579c6
DA
95 (hw_addr - dev_priv->dma_low));
96}
97
98/*
99 * How much does the command regulator lag behind?
100 */
101
58c1e85a 102static uint32_t via_cmdbuf_lag(drm_via_private_t *dev_priv)
22f579c6 103{
b5e89ed5 104 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
22f579c6 105 uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
b5e89ed5
DA
106
107 return ((hw_addr <= dev_priv->dma_low) ?
108 (dev_priv->dma_low - hw_addr) :
22f579c6
DA
109 (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
110}
111
112/*
113 * Check that the given size fits in the buffer, otherwise wait.
114 */
115
116static inline int
58c1e85a 117via_cmdbuf_wait(drm_via_private_t *dev_priv, unsigned int size)
22f579c6
DA
118{
119 uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
120 uint32_t cur_addr, hw_addr, next_addr;
121 volatile uint32_t *hw_addr_ptr;
122 uint32_t count;
123 hw_addr_ptr = dev_priv->hw_addr_ptr;
124 cur_addr = dev_priv->dma_low;
b5e89ed5 125 next_addr = cur_addr + size + 512 * 1024;
22f579c6
DA
126 count = 1000000;
127 do {
b5e89ed5 128 hw_addr = *hw_addr_ptr - agp_base;
22f579c6 129 if (count-- == 0) {
b5e89ed5
DA
130 DRM_ERROR
131 ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
132 hw_addr, cur_addr, next_addr);
22f579c6
DA
133 return -1;
134 }
f0fb6d77
TH
135 if ((cur_addr < hw_addr) && (next_addr >= hw_addr))
136 msleep(1);
22f579c6
DA
137 } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
138 return 0;
139}
140
22f579c6
DA
141/*
142 * Checks whether buffer head has reach the end. Rewind the ring buffer
143 * when necessary.
144 *
145 * Returns virtual pointer to ring buffer.
146 */
147
148static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
149 unsigned int size)
150{
b5e89ed5
DA
151 if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
152 dev_priv->dma_high) {
22f579c6
DA
153 via_cmdbuf_rewind(dev_priv);
154 }
58c1e85a 155 if (via_cmdbuf_wait(dev_priv, size) != 0)
22f579c6 156 return NULL;
22f579c6
DA
157
158 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
159}
160
58c1e85a 161int via_dma_cleanup(struct drm_device *dev)
22f579c6
DA
162{
163 if (dev->dev_private) {
164 drm_via_private_t *dev_priv =
b5e89ed5 165 (drm_via_private_t *) dev->dev_private;
22f579c6
DA
166
167 if (dev_priv->ring.virtual_start) {
168 via_cmdbuf_reset(dev_priv);
169
86c1fbd5 170 drm_legacy_ioremapfree(&dev_priv->ring.map, dev);
22f579c6
DA
171 dev_priv->ring.virtual_start = NULL;
172 }
173
174 }
175
176 return 0;
177}
178
58c1e85a
NK
179static int via_initialize(struct drm_device *dev,
180 drm_via_private_t *dev_priv,
181 drm_via_dma_init_t *init)
22f579c6
DA
182{
183 if (!dev_priv || !dev_priv->mmio) {
184 DRM_ERROR("via_dma_init called before via_map_init\n");
20caafa6 185 return -EFAULT;
22f579c6
DA
186 }
187
188 if (dev_priv->ring.virtual_start != NULL) {
3e684eae 189 DRM_ERROR("called again without calling cleanup\n");
20caafa6 190 return -EFAULT;
22f579c6
DA
191 }
192
193 if (!dev->agp || !dev->agp->base) {
3e684eae 194 DRM_ERROR("called with no agp memory available\n");
20caafa6 195 return -EFAULT;
22f579c6
DA
196 }
197
756db73d
TH
198 if (dev_priv->chipset == VIA_DX9_0) {
199 DRM_ERROR("AGP DMA is not supported on this chip\n");
20caafa6 200 return -EINVAL;
756db73d
TH
201 }
202
22f579c6
DA
203 dev_priv->ring.map.offset = dev->agp->base + init->offset;
204 dev_priv->ring.map.size = init->size;
205 dev_priv->ring.map.type = 0;
206 dev_priv->ring.map.flags = 0;
207 dev_priv->ring.map.mtrr = 0;
208
86c1fbd5 209 drm_legacy_ioremap(&dev_priv->ring.map, dev);
22f579c6
DA
210
211 if (dev_priv->ring.map.handle == NULL) {
212 via_dma_cleanup(dev);
213 DRM_ERROR("can not ioremap virtual address for"
214 " ring buffer\n");
20caafa6 215 return -ENOMEM;
22f579c6
DA
216 }
217
218 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
219
220 dev_priv->dma_ptr = dev_priv->ring.virtual_start;
221 dev_priv->dma_low = 0;
222 dev_priv->dma_high = init->size;
223 dev_priv->dma_wrap = init->size;
224 dev_priv->dma_offset = init->offset;
225 dev_priv->last_pause_ptr = NULL;
92514243
DA
226 dev_priv->hw_addr_ptr =
227 (volatile uint32_t *)((char *)dev_priv->mmio->handle +
228 init->reg_pause_addr);
22f579c6
DA
229
230 via_cmdbuf_start(dev_priv);
231
232 return 0;
233}
234
c153f45f 235static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
22f579c6 236{
22f579c6 237 drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
c153f45f 238 drm_via_dma_init_t *init = data;
22f579c6
DA
239 int retcode = 0;
240
c153f45f 241 switch (init->func) {
22f579c6 242 case VIA_INIT_DMA:
4cda878b 243 if (!capable(CAP_SYS_ADMIN))
20caafa6 244 retcode = -EPERM;
22f579c6 245 else
c153f45f 246 retcode = via_initialize(dev, dev_priv, init);
22f579c6
DA
247 break;
248 case VIA_CLEANUP_DMA:
4cda878b 249 if (!capable(CAP_SYS_ADMIN))
20caafa6 250 retcode = -EPERM;
22f579c6
DA
251 else
252 retcode = via_dma_cleanup(dev);
253 break;
b5e89ed5
DA
254 case VIA_DMA_INITIALIZED:
255 retcode = (dev_priv->ring.virtual_start != NULL) ?
20caafa6 256 0 : -EFAULT;
b5e89ed5 257 break;
22f579c6 258 default:
20caafa6 259 retcode = -EINVAL;
22f579c6
DA
260 break;
261 }
262
263 return retcode;
264}
265
58c1e85a 266static int via_dispatch_cmdbuffer(struct drm_device *dev, drm_via_cmdbuffer_t *cmd)
22f579c6
DA
267{
268 drm_via_private_t *dev_priv;
269 uint32_t *vb;
270 int ret;
271
272 dev_priv = (drm_via_private_t *) dev->dev_private;
273
274 if (dev_priv->ring.virtual_start == NULL) {
3e684eae 275 DRM_ERROR("called without initializing AGP ring buffer.\n");
20caafa6 276 return -EFAULT;
22f579c6
DA
277 }
278
58c1e85a 279 if (cmd->size > VIA_PCI_BUF_SIZE)
20caafa6 280 return -ENOMEM;
22f579c6 281
1d6ac185 282 if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
20caafa6 283 return -EFAULT;
22f579c6
DA
284
285 /*
286 * Running this function on AGP memory is dead slow. Therefore
287 * we run it on a temporary cacheable system memory buffer and
288 * copy it to AGP memory when ready.
289 */
290
b5e89ed5
DA
291 if ((ret =
292 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
293 cmd->size, dev, 1))) {
22f579c6
DA
294 return ret;
295 }
b5e89ed5 296
22f579c6 297 vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
58c1e85a 298 if (vb == NULL)
20caafa6 299 return -EAGAIN;
22f579c6
DA
300
301 memcpy(vb, dev_priv->pci_buf, cmd->size);
b5e89ed5 302
22f579c6
DA
303 dev_priv->dma_low += cmd->size;
304
305 /*
306 * Small submissions somehow stalls the CPU. (AGP cache effects?)
307 * pad to greater size.
308 */
309
310 if (cmd->size < 0x100)
b5e89ed5 311 via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
22f579c6
DA
312 via_cmdbuf_pause(dev_priv);
313
314 return 0;
315}
316
58c1e85a 317int via_driver_dma_quiescent(struct drm_device *dev)
22f579c6
DA
318{
319 drm_via_private_t *dev_priv = dev->dev_private;
320
58c1e85a 321 if (!via_wait_idle(dev_priv))
20caafa6 322 return -EBUSY;
22f579c6
DA
323 return 0;
324}
325
c153f45f 326static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
22f579c6 327{
22f579c6 328
6c340eac 329 LOCK_TEST_WITH_RETURN(dev, file_priv);
22f579c6
DA
330
331 return via_driver_dma_quiescent(dev);
332}
333
c153f45f 334static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
22f579c6 335{
c153f45f 336 drm_via_cmdbuffer_t *cmdbuf = data;
22f579c6
DA
337 int ret;
338
6c340eac 339 LOCK_TEST_WITH_RETURN(dev, file_priv);
22f579c6 340
3e684eae 341 DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
22f579c6 342
c153f45f 343 ret = via_dispatch_cmdbuffer(dev, cmdbuf);
58c1e85a 344 return ret;
22f579c6
DA
345}
346
58c1e85a
NK
347static int via_dispatch_pci_cmdbuffer(struct drm_device *dev,
348 drm_via_cmdbuffer_t *cmd)
22f579c6
DA
349{
350 drm_via_private_t *dev_priv = dev->dev_private;
351 int ret;
352
58c1e85a 353 if (cmd->size > VIA_PCI_BUF_SIZE)
20caafa6 354 return -ENOMEM;
1d6ac185 355 if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
20caafa6 356 return -EFAULT;
b5e89ed5
DA
357
358 if ((ret =
359 via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
360 cmd->size, dev, 0))) {
22f579c6
DA
361 return ret;
362 }
b5e89ed5
DA
363
364 ret =
365 via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
366 cmd->size);
22f579c6
DA
367 return ret;
368}
369
c153f45f 370static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
22f579c6 371{
c153f45f 372 drm_via_cmdbuffer_t *cmdbuf = data;
22f579c6
DA
373 int ret;
374
6c340eac 375 LOCK_TEST_WITH_RETURN(dev, file_priv);
22f579c6 376
3e684eae 377 DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
22f579c6 378
c153f45f 379 ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
58c1e85a 380 return ret;
22f579c6
DA
381}
382
58c1e85a 383static inline uint32_t *via_align_buffer(drm_via_private_t *dev_priv,
22f579c6
DA
384 uint32_t * vb, int qw_count)
385{
58c1e85a 386 for (; qw_count > 0; --qw_count)
22f579c6 387 VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
22f579c6
DA
388 return vb;
389}
390
22f579c6 391/*
8dfba4d7 392 * This function is used internally by ring buffer management code.
22f579c6
DA
393 *
394 * Returns virtual pointer to ring buffer.
395 */
58c1e85a 396static inline uint32_t *via_get_dma(drm_via_private_t *dev_priv)
22f579c6
DA
397{
398 return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
399}
400
401/*
402 * Hooks a segment of data into the tail of the ring-buffer by
403 * modifying the pause address stored in the buffer itself. If
404 * the regulator has already paused, restart it.
405 */
58c1e85a 406static int via_hook_segment(drm_via_private_t *dev_priv,
22f579c6
DA
407 uint32_t pause_addr_hi, uint32_t pause_addr_lo,
408 int no_pci_fire)
409{
410 int paused, count;
411 volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
58c1e85a 412 uint32_t reader, ptr;
f0fb6d77 413 uint32_t diff;
22f579c6 414
a0a6dd0b 415 paused = 0;
22f579c6 416 via_flush_write_combine();
58c1e85a 417 (void) *(volatile uint32_t *)(via_get_dma(dev_priv) - 1);
f0fb6d77 418
ef68d295 419 *paused_at = pause_addr_lo;
22f579c6 420 via_flush_write_combine();
ef68d295 421 (void) *paused_at;
f0fb6d77 422
a0a6dd0b
TH
423 reader = *(dev_priv->hw_addr_ptr);
424 ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
425 dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
f0fb6d77 426
22f579c6 427 dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
22f579c6 428
f0fb6d77 429 /*
58c1e85a 430 * If there is a possibility that the command reader will
f0fb6d77
TH
431 * miss the new pause address and pause on the old one,
432 * In that case we need to program the new start address
433 * using PCI.
434 */
435
436 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
437 count = 10000000;
58c1e85a 438 while (diff == 0 && count--) {
3bf2a06e 439 paused = (via_read(dev_priv, 0x41c) & 0x80000000);
58c1e85a 440 if (paused)
f0fb6d77
TH
441 break;
442 reader = *(dev_priv->hw_addr_ptr);
443 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
22f579c6 444 }
b5e89ed5 445
3bf2a06e 446 paused = via_read(dev_priv, 0x41c) & 0x80000000;
f0fb6d77 447
22f579c6 448 if (paused && !no_pci_fire) {
a0a6dd0b 449 reader = *(dev_priv->hw_addr_ptr);
f0fb6d77
TH
450 diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
451 diff &= (dev_priv->dma_high - 1);
452 if (diff != 0 && diff < (dev_priv->dma_high >> 1)) {
453 DRM_ERROR("Paused at incorrect address. "
454 "0x%08x, 0x%08x 0x%08x\n",
455 ptr, reader, dev_priv->dma_diff);
456 } else if (diff == 0) {
a0a6dd0b
TH
457 /*
458 * There is a concern that these writes may stall the PCI bus
459 * if the GPU is not idle. However, idling the GPU first
460 * doesn't make a difference.
461 */
b5e89ed5 462
3bf2a06e
SR
463 via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
464 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
465 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
466 via_read(dev_priv, VIA_REG_TRANSPACE);
b5e89ed5 467 }
22f579c6
DA
468 }
469 return paused;
470}
471
58c1e85a 472static int via_wait_idle(drm_via_private_t *dev_priv)
22f579c6
DA
473{
474 int count = 10000000;
a0a6dd0b 475
3bf2a06e 476 while (!(via_read(dev_priv, VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && --count)
d9c6f546 477 ;
a0a6dd0b 478
3bf2a06e 479 while (count && (via_read(dev_priv, VIA_REG_STATUS) &
22f579c6 480 (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
d9c6f546
RK
481 VIA_3D_ENG_BUSY)))
482 --count;
22f579c6
DA
483 return count;
484}
485
58c1e85a
NK
486static uint32_t *via_align_cmd(drm_via_private_t *dev_priv, uint32_t cmd_type,
487 uint32_t addr, uint32_t *cmd_addr_hi,
488 uint32_t *cmd_addr_lo, int skip_wait)
22f579c6
DA
489{
490 uint32_t agp_base;
491 uint32_t cmd_addr, addr_lo, addr_hi;
492 uint32_t *vb;
493 uint32_t qw_pad_count;
494
495 if (!skip_wait)
b5e89ed5 496 via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
22f579c6
DA
497
498 vb = via_get_dma(dev_priv);
b5e89ed5
DA
499 VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
500 (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
22f579c6
DA
501 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
502 qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
b5e89ed5 503 ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
22f579c6 504
b5e89ed5
DA
505 cmd_addr = (addr) ? addr :
506 agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
22f579c6
DA
507 addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
508 (cmd_addr & HC_HAGPBpL_MASK));
509 addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
510
511 vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
b5e89ed5 512 VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
22f579c6
DA
513 return vb;
514}
515
58c1e85a 516static void via_cmdbuf_start(drm_via_private_t *dev_priv)
22f579c6
DA
517{
518 uint32_t pause_addr_lo, pause_addr_hi;
519 uint32_t start_addr, start_addr_lo;
520 uint32_t end_addr, end_addr_lo;
521 uint32_t command;
522 uint32_t agp_base;
a0a6dd0b
TH
523 uint32_t ptr;
524 uint32_t reader;
525 int count;
22f579c6 526
22f579c6
DA
527 dev_priv->dma_low = 0;
528
529 agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
530 start_addr = agp_base;
531 end_addr = agp_base + dev_priv->dma_high;
532
533 start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
534 end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
535 command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
536 ((end_addr & 0xff000000) >> 16));
537
b5e89ed5
DA
538 dev_priv->last_pause_ptr =
539 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
540 &pause_addr_hi, &pause_addr_lo, 1) - 1;
22f579c6
DA
541
542 via_flush_write_combine();
ef68d295 543 (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
22f579c6 544
3bf2a06e
SR
545 via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
546 via_write(dev_priv, VIA_REG_TRANSPACE, command);
547 via_write(dev_priv, VIA_REG_TRANSPACE, start_addr_lo);
548 via_write(dev_priv, VIA_REG_TRANSPACE, end_addr_lo);
22f579c6 549
3bf2a06e
SR
550 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
551 via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
85b2331b 552 wmb();
3bf2a06e
SR
553 via_write(dev_priv, VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
554 via_read(dev_priv, VIA_REG_TRANSPACE);
a0a6dd0b
TH
555
556 dev_priv->dma_diff = 0;
557
558 count = 10000000;
3bf2a06e 559 while (!(via_read(dev_priv, 0x41c) & 0x80000000) && count--);
a0a6dd0b
TH
560
561 reader = *(dev_priv->hw_addr_ptr);
562 ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
563 dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
564
565 /*
566 * This is the difference between where we tell the
567 * command reader to pause and where it actually pauses.
568 * This differs between hw implementation so we need to
569 * detect it.
570 */
571
572 dev_priv->dma_diff = ptr - reader;
22f579c6
DA
573}
574
58c1e85a 575static void via_pad_cache(drm_via_private_t *dev_priv, int qwords)
22f579c6
DA
576{
577 uint32_t *vb;
578
579 via_cmdbuf_wait(dev_priv, qwords + 2);
580 vb = via_get_dma(dev_priv);
b5e89ed5
DA
581 VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
582 via_align_buffer(dev_priv, vb, qwords);
22f579c6
DA
583}
584
58c1e85a 585static inline void via_dummy_bitblt(drm_via_private_t *dev_priv)
22f579c6
DA
586{
587 uint32_t *vb = via_get_dma(dev_priv);
588 SetReg2DAGP(0x0C, (0 | (0 << 16)));
589 SetReg2DAGP(0x10, 0 | (0 << 16));
b5e89ed5 590 SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
22f579c6
DA
591}
592
58c1e85a 593static void via_cmdbuf_jump(drm_via_private_t *dev_priv)
22f579c6 594{
22f579c6
DA
595 uint32_t pause_addr_lo, pause_addr_hi;
596 uint32_t jump_addr_lo, jump_addr_hi;
597 volatile uint32_t *last_pause_ptr;
f0fb6d77 598 uint32_t dma_low_save1, dma_low_save2;
22f579c6 599
b5e89ed5 600 via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
22f579c6 601 &jump_addr_lo, 0);
22f579c6 602
b5e89ed5 603 dev_priv->dma_wrap = dev_priv->dma_low;
22f579c6
DA
604
605 /*
606 * Wrap command buffer to the beginning.
607 */
608
609 dev_priv->dma_low = 0;
58c1e85a 610 if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0)
22f579c6 611 DRM_ERROR("via_cmdbuf_jump failed\n");
22f579c6
DA
612
613 via_dummy_bitblt(dev_priv);
b5e89ed5 614 via_dummy_bitblt(dev_priv);
22f579c6 615
b5e89ed5
DA
616 last_pause_ptr =
617 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
618 &pause_addr_lo, 0) - 1;
619 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
22f579c6
DA
620 &pause_addr_lo, 0);
621
622 *last_pause_ptr = pause_addr_lo;
f0fb6d77 623 dma_low_save1 = dev_priv->dma_low;
22f579c6 624
f0fb6d77
TH
625 /*
626 * Now, set a trap that will pause the regulator if it tries to rerun the old
627 * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
628 * and reissues the jump command over PCI, while the regulator has already taken the jump
629 * and actually paused at the current buffer end).
630 * There appears to be no other way to detect this condition, since the hw_addr_pointer
631 * does not seem to get updated immediately when a jump occurs.
632 */
633
634 last_pause_ptr =
635 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
636 &pause_addr_lo, 0) - 1;
637 via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
638 &pause_addr_lo, 0);
639 *last_pause_ptr = pause_addr_lo;
640
641 dma_low_save2 = dev_priv->dma_low;
642 dev_priv->dma_low = dma_low_save1;
643 via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
644 dev_priv->dma_low = dma_low_save2;
645 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
22f579c6
DA
646}
647
a0a6dd0b 648
58c1e85a 649static void via_cmdbuf_rewind(drm_via_private_t *dev_priv)
22f579c6 650{
b5e89ed5 651 via_cmdbuf_jump(dev_priv);
22f579c6
DA
652}
653
58c1e85a 654static void via_cmdbuf_flush(drm_via_private_t *dev_priv, uint32_t cmd_type)
22f579c6
DA
655{
656 uint32_t pause_addr_lo, pause_addr_hi;
657
658 via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
b5e89ed5 659 via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
22f579c6
DA
660}
661
58c1e85a 662static void via_cmdbuf_pause(drm_via_private_t *dev_priv)
22f579c6
DA
663{
664 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
665}
666
58c1e85a 667static void via_cmdbuf_reset(drm_via_private_t *dev_priv)
22f579c6
DA
668{
669 via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
670 via_wait_idle(dev_priv);
671}
672
673/*
674 * User interface to the space and lag functions.
675 */
676
c153f45f 677static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
22f579c6 678{
c153f45f 679 drm_via_cmdbuf_size_t *d_siz = data;
22f579c6
DA
680 int ret = 0;
681 uint32_t tmp_size, count;
682 drm_via_private_t *dev_priv;
683
3e684eae 684 DRM_DEBUG("\n");
6c340eac 685 LOCK_TEST_WITH_RETURN(dev, file_priv);
22f579c6
DA
686
687 dev_priv = (drm_via_private_t *) dev->dev_private;
688
689 if (dev_priv->ring.virtual_start == NULL) {
3e684eae 690 DRM_ERROR("called without initializing AGP ring buffer.\n");
20caafa6 691 return -EFAULT;
22f579c6
DA
692 }
693
22f579c6 694 count = 1000000;
c153f45f
EA
695 tmp_size = d_siz->size;
696 switch (d_siz->func) {
22f579c6 697 case VIA_CMDBUF_SPACE:
c153f45f 698 while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
d9c6f546 699 && --count) {
58c1e85a 700 if (!d_siz->wait)
22f579c6 701 break;
22f579c6
DA
702 }
703 if (!count) {
704 DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
20caafa6 705 ret = -EAGAIN;
22f579c6
DA
706 }
707 break;
708 case VIA_CMDBUF_LAG:
c153f45f 709 while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
d9c6f546 710 && --count) {
58c1e85a 711 if (!d_siz->wait)
22f579c6 712 break;
22f579c6
DA
713 }
714 if (!count) {
715 DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
20caafa6 716 ret = -EAGAIN;
22f579c6
DA
717 }
718 break;
719 default:
20caafa6 720 ret = -EFAULT;
22f579c6 721 }
c153f45f 722 d_siz->size = tmp_size;
22f579c6 723
22f579c6
DA
724 return ret;
725}
92514243 726
baa70943 727const struct drm_ioctl_desc via_ioctls[] = {
1b2f1489
DA
728 DRM_IOCTL_DEF_DRV(VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
729 DRM_IOCTL_DEF_DRV(VIA_FREEMEM, via_mem_free, DRM_AUTH),
730 DRM_IOCTL_DEF_DRV(VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
731 DRM_IOCTL_DEF_DRV(VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
732 DRM_IOCTL_DEF_DRV(VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
733 DRM_IOCTL_DEF_DRV(VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
734 DRM_IOCTL_DEF_DRV(VIA_DMA_INIT, via_dma_init, DRM_AUTH),
735 DRM_IOCTL_DEF_DRV(VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
736 DRM_IOCTL_DEF_DRV(VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
737 DRM_IOCTL_DEF_DRV(VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
738 DRM_IOCTL_DEF_DRV(VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
739 DRM_IOCTL_DEF_DRV(VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
740 DRM_IOCTL_DEF_DRV(VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
741 DRM_IOCTL_DEF_DRV(VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
92514243
DA
742};
743
f95aeb17 744int via_max_ioctl = ARRAY_SIZE(via_ioctls);