Commit | Line | Data |
---|---|---|
771fe6b9 JG |
1 | /* |
2 | * Copyright 2009 Jerome Glisse. | |
3 | * All Rights Reserved. | |
4 | * | |
5 | * Permission is hereby granted, free of charge, to any person obtaining a | |
6 | * copy of this software and associated documentation files (the | |
7 | * "Software"), to deal in the Software without restriction, including | |
8 | * without limitation the rights to use, copy, modify, merge, publish, | |
9 | * distribute, sub license, and/or sell copies of the Software, and to | |
10 | * permit persons to whom the Software is furnished to do so, subject to | |
11 | * the following conditions: | |
12 | * | |
13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL | |
16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, | |
17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR | |
18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE | |
19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. | |
20 | * | |
21 | * The above copyright notice and this permission notice (including the | |
22 | * next paragraph) shall be included in all copies or substantial portions | |
23 | * of the Software. | |
24 | * | |
25 | */ | |
26 | /* | |
27 | * Authors: | |
28 | * Jerome Glisse <glisse@freedesktop.org> | |
29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> | |
30 | * Dave Airlie | |
31 | */ | |
32 | #include <ttm/ttm_bo_api.h> | |
33 | #include <ttm/ttm_bo_driver.h> | |
34 | #include <ttm/ttm_placement.h> | |
35 | #include <ttm/ttm_module.h> | |
8d7cddcd | 36 | #include <ttm/ttm_page_alloc.h> |
771fe6b9 JG |
37 | #include <drm/drmP.h> |
38 | #include <drm/radeon_drm.h> | |
fa8a1238 | 39 | #include <linux/seq_file.h> |
5a0e3ad6 | 40 | #include <linux/slab.h> |
4cfe7629 | 41 | #include <linux/swiotlb.h> |
f72a113a CK |
42 | #include <linux/swap.h> |
43 | #include <linux/pagemap.h> | |
2014b569 | 44 | #include <linux/debugfs.h> |
771fe6b9 JG |
45 | #include "radeon_reg.h" |
46 | #include "radeon.h" | |
47 | ||
48 | #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT) | |
49 | ||
fa8a1238 | 50 | static int radeon_ttm_debugfs_init(struct radeon_device *rdev); |
2014b569 | 51 | static void radeon_ttm_debugfs_fini(struct radeon_device *rdev); |
fa8a1238 | 52 | |
771fe6b9 JG |
53 | static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev) |
54 | { | |
55 | struct radeon_mman *mman; | |
56 | struct radeon_device *rdev; | |
57 | ||
58 | mman = container_of(bdev, struct radeon_mman, bdev); | |
59 | rdev = container_of(mman, struct radeon_device, mman); | |
60 | return rdev; | |
61 | } | |
62 | ||
63 | ||
64 | /* | |
65 | * Global memory. | |
66 | */ | |
ba4420c2 | 67 | static int radeon_ttm_mem_global_init(struct drm_global_reference *ref) |
771fe6b9 JG |
68 | { |
69 | return ttm_mem_global_init(ref->object); | |
70 | } | |
71 | ||
ba4420c2 | 72 | static void radeon_ttm_mem_global_release(struct drm_global_reference *ref) |
771fe6b9 JG |
73 | { |
74 | ttm_mem_global_release(ref->object); | |
75 | } | |
76 | ||
77 | static int radeon_ttm_global_init(struct radeon_device *rdev) | |
78 | { | |
ba4420c2 | 79 | struct drm_global_reference *global_ref; |
771fe6b9 JG |
80 | int r; |
81 | ||
82 | rdev->mman.mem_global_referenced = false; | |
83 | global_ref = &rdev->mman.mem_global_ref; | |
ba4420c2 | 84 | global_ref->global_type = DRM_GLOBAL_TTM_MEM; |
771fe6b9 JG |
85 | global_ref->size = sizeof(struct ttm_mem_global); |
86 | global_ref->init = &radeon_ttm_mem_global_init; | |
87 | global_ref->release = &radeon_ttm_mem_global_release; | |
ba4420c2 | 88 | r = drm_global_item_ref(global_ref); |
771fe6b9 | 89 | if (r != 0) { |
a987fcaa TH |
90 | DRM_ERROR("Failed setting up TTM memory accounting " |
91 | "subsystem.\n"); | |
771fe6b9 JG |
92 | return r; |
93 | } | |
a987fcaa TH |
94 | |
95 | rdev->mman.bo_global_ref.mem_glob = | |
96 | rdev->mman.mem_global_ref.object; | |
97 | global_ref = &rdev->mman.bo_global_ref.ref; | |
ba4420c2 | 98 | global_ref->global_type = DRM_GLOBAL_TTM_BO; |
7f5f4db2 | 99 | global_ref->size = sizeof(struct ttm_bo_global); |
a987fcaa TH |
100 | global_ref->init = &ttm_bo_global_init; |
101 | global_ref->release = &ttm_bo_global_release; | |
ba4420c2 | 102 | r = drm_global_item_ref(global_ref); |
a987fcaa TH |
103 | if (r != 0) { |
104 | DRM_ERROR("Failed setting up TTM BO subsystem.\n"); | |
ba4420c2 | 105 | drm_global_item_unref(&rdev->mman.mem_global_ref); |
a987fcaa TH |
106 | return r; |
107 | } | |
108 | ||
771fe6b9 JG |
109 | rdev->mman.mem_global_referenced = true; |
110 | return 0; | |
111 | } | |
112 | ||
113 | static void radeon_ttm_global_fini(struct radeon_device *rdev) | |
114 | { | |
115 | if (rdev->mman.mem_global_referenced) { | |
ba4420c2 DA |
116 | drm_global_item_unref(&rdev->mman.bo_global_ref.ref); |
117 | drm_global_item_unref(&rdev->mman.mem_global_ref); | |
771fe6b9 JG |
118 | rdev->mman.mem_global_referenced = false; |
119 | } | |
120 | } | |
121 | ||
771fe6b9 JG |
122 | static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags) |
123 | { | |
124 | return 0; | |
125 | } | |
126 | ||
127 | static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type, | |
128 | struct ttm_mem_type_manager *man) | |
129 | { | |
130 | struct radeon_device *rdev; | |
131 | ||
132 | rdev = radeon_get_rdev(bdev); | |
133 | ||
134 | switch (type) { | |
135 | case TTM_PL_SYSTEM: | |
136 | /* System memory */ | |
137 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; | |
138 | man->available_caching = TTM_PL_MASK_CACHING; | |
139 | man->default_caching = TTM_PL_FLAG_CACHED; | |
140 | break; | |
141 | case TTM_PL_TT: | |
d961db75 | 142 | man->func = &ttm_bo_manager_func; |
d594e46a | 143 | man->gpu_offset = rdev->mc.gtt_start; |
771fe6b9 JG |
144 | man->available_caching = TTM_PL_MASK_CACHING; |
145 | man->default_caching = TTM_PL_FLAG_CACHED; | |
55c93278 | 146 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA; |
a7fb8a23 | 147 | #if IS_ENABLED(CONFIG_AGP) |
771fe6b9 | 148 | if (rdev->flags & RADEON_IS_AGP) { |
d9906753 | 149 | if (!rdev->ddev->agp) { |
771fe6b9 JG |
150 | DRM_ERROR("AGP is not enabled for memory type %u\n", |
151 | (unsigned)type); | |
152 | return -EINVAL; | |
153 | } | |
55c93278 | 154 | if (!rdev->ddev->agp->cant_use_aperture) |
0a2d50e3 | 155 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
771fe6b9 JG |
156 | man->available_caching = TTM_PL_FLAG_UNCACHED | |
157 | TTM_PL_FLAG_WC; | |
158 | man->default_caching = TTM_PL_FLAG_WC; | |
771fe6b9 | 159 | } |
0c321c79 | 160 | #endif |
771fe6b9 JG |
161 | break; |
162 | case TTM_PL_VRAM: | |
163 | /* "On-card" video ram */ | |
d961db75 | 164 | man->func = &ttm_bo_manager_func; |
d594e46a | 165 | man->gpu_offset = rdev->mc.vram_start; |
771fe6b9 | 166 | man->flags = TTM_MEMTYPE_FLAG_FIXED | |
771fe6b9 JG |
167 | TTM_MEMTYPE_FLAG_MAPPABLE; |
168 | man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC; | |
169 | man->default_caching = TTM_PL_FLAG_WC; | |
771fe6b9 JG |
170 | break; |
171 | default: | |
172 | DRM_ERROR("Unsupported memory type %u\n", (unsigned)type); | |
173 | return -EINVAL; | |
174 | } | |
175 | return 0; | |
176 | } | |
177 | ||
312ea8da JG |
178 | static void radeon_evict_flags(struct ttm_buffer_object *bo, |
179 | struct ttm_placement *placement) | |
771fe6b9 | 180 | { |
f1217ed0 CK |
181 | static struct ttm_place placements = { |
182 | .fpfn = 0, | |
183 | .lpfn = 0, | |
184 | .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM | |
185 | }; | |
186 | ||
d03d8589 | 187 | struct radeon_bo *rbo; |
d03d8589 JG |
188 | |
189 | if (!radeon_ttm_bo_is_radeon_bo(bo)) { | |
d03d8589 JG |
190 | placement->placement = &placements; |
191 | placement->busy_placement = &placements; | |
192 | placement->num_placement = 1; | |
193 | placement->num_busy_placement = 1; | |
194 | return; | |
195 | } | |
196 | rbo = container_of(bo, struct radeon_bo, tbo); | |
771fe6b9 | 197 | switch (bo->mem.mem_type) { |
312ea8da | 198 | case TTM_PL_VRAM: |
5e5c21ca | 199 | if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false) |
9270eb1b | 200 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU); |
2a85aedd MD |
201 | else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size && |
202 | bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) { | |
203 | unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT; | |
204 | int i; | |
205 | ||
206 | /* Try evicting to the CPU inaccessible part of VRAM | |
207 | * first, but only set GTT as busy placement, so this | |
208 | * BO will be evicted to GTT rather than causing other | |
209 | * BOs to be evicted from VRAM | |
210 | */ | |
211 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM | | |
212 | RADEON_GEM_DOMAIN_GTT); | |
213 | rbo->placement.num_busy_placement = 0; | |
214 | for (i = 0; i < rbo->placement.num_placement; i++) { | |
215 | if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) { | |
216 | if (rbo->placements[0].fpfn < fpfn) | |
217 | rbo->placements[0].fpfn = fpfn; | |
218 | } else { | |
219 | rbo->placement.busy_placement = | |
220 | &rbo->placements[i]; | |
221 | rbo->placement.num_busy_placement = 1; | |
222 | } | |
223 | } | |
224 | } else | |
9270eb1b | 225 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT); |
312ea8da JG |
226 | break; |
227 | case TTM_PL_TT: | |
771fe6b9 | 228 | default: |
312ea8da | 229 | radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU); |
771fe6b9 | 230 | } |
eaa5fd1a | 231 | *placement = rbo->placement; |
771fe6b9 JG |
232 | } |
233 | ||
234 | static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp) | |
235 | { | |
acb46527 DH |
236 | struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo); |
237 | ||
b5dcec69 JG |
238 | if (radeon_ttm_tt_has_userptr(bo->ttm)) |
239 | return -EPERM; | |
acb46527 | 240 | return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp); |
771fe6b9 JG |
241 | } |
242 | ||
243 | static void radeon_move_null(struct ttm_buffer_object *bo, | |
244 | struct ttm_mem_reg *new_mem) | |
245 | { | |
246 | struct ttm_mem_reg *old_mem = &bo->mem; | |
247 | ||
248 | BUG_ON(old_mem->mm_node != NULL); | |
249 | *old_mem = *new_mem; | |
250 | new_mem->mm_node = NULL; | |
251 | } | |
252 | ||
253 | static int radeon_move_blit(struct ttm_buffer_object *bo, | |
97a875cb | 254 | bool evict, bool no_wait_gpu, |
9d87fa21 JG |
255 | struct ttm_mem_reg *new_mem, |
256 | struct ttm_mem_reg *old_mem) | |
771fe6b9 JG |
257 | { |
258 | struct radeon_device *rdev; | |
259 | uint64_t old_start, new_start; | |
876dc9f3 | 260 | struct radeon_fence *fence; |
57d20a43 | 261 | unsigned num_pages; |
876dc9f3 | 262 | int r, ridx; |
771fe6b9 JG |
263 | |
264 | rdev = radeon_get_rdev(bo->bdev); | |
876dc9f3 | 265 | ridx = radeon_copy_ring_index(rdev); |
d961db75 BS |
266 | old_start = old_mem->start << PAGE_SHIFT; |
267 | new_start = new_mem->start << PAGE_SHIFT; | |
771fe6b9 JG |
268 | |
269 | switch (old_mem->mem_type) { | |
270 | case TTM_PL_VRAM: | |
d594e46a | 271 | old_start += rdev->mc.vram_start; |
771fe6b9 JG |
272 | break; |
273 | case TTM_PL_TT: | |
d594e46a | 274 | old_start += rdev->mc.gtt_start; |
771fe6b9 JG |
275 | break; |
276 | default: | |
277 | DRM_ERROR("Unknown placement %d\n", old_mem->mem_type); | |
278 | return -EINVAL; | |
279 | } | |
280 | switch (new_mem->mem_type) { | |
281 | case TTM_PL_VRAM: | |
d594e46a | 282 | new_start += rdev->mc.vram_start; |
771fe6b9 JG |
283 | break; |
284 | case TTM_PL_TT: | |
d594e46a | 285 | new_start += rdev->mc.gtt_start; |
771fe6b9 JG |
286 | break; |
287 | default: | |
288 | DRM_ERROR("Unknown placement %d\n", old_mem->mem_type); | |
289 | return -EINVAL; | |
290 | } | |
876dc9f3 | 291 | if (!rdev->ring[ridx].ready) { |
3000bf39 | 292 | DRM_ERROR("Trying to move memory with ring turned off.\n"); |
771fe6b9 JG |
293 | return -EINVAL; |
294 | } | |
003cefe0 AD |
295 | |
296 | BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0); | |
297 | ||
57d20a43 CK |
298 | num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); |
299 | fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv); | |
300 | if (IS_ERR(fence)) | |
301 | return PTR_ERR(fence); | |
302 | ||
f2c24b83 | 303 | r = ttm_bo_move_accel_cleanup(bo, &fence->base, |
97a875cb | 304 | evict, no_wait_gpu, new_mem); |
771fe6b9 JG |
305 | radeon_fence_unref(&fence); |
306 | return r; | |
307 | } | |
308 | ||
309 | static int radeon_move_vram_ram(struct ttm_buffer_object *bo, | |
9d87fa21 | 310 | bool evict, bool interruptible, |
97a875cb | 311 | bool no_wait_gpu, |
771fe6b9 JG |
312 | struct ttm_mem_reg *new_mem) |
313 | { | |
314 | struct radeon_device *rdev; | |
315 | struct ttm_mem_reg *old_mem = &bo->mem; | |
316 | struct ttm_mem_reg tmp_mem; | |
f1217ed0 | 317 | struct ttm_place placements; |
312ea8da | 318 | struct ttm_placement placement; |
771fe6b9 JG |
319 | int r; |
320 | ||
321 | rdev = radeon_get_rdev(bo->bdev); | |
322 | tmp_mem = *new_mem; | |
323 | tmp_mem.mm_node = NULL; | |
312ea8da JG |
324 | placement.num_placement = 1; |
325 | placement.placement = &placements; | |
326 | placement.num_busy_placement = 1; | |
327 | placement.busy_placement = &placements; | |
f1217ed0 CK |
328 | placements.fpfn = 0; |
329 | placements.lpfn = 0; | |
330 | placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT; | |
312ea8da | 331 | r = ttm_bo_mem_space(bo, &placement, &tmp_mem, |
97a875cb | 332 | interruptible, no_wait_gpu); |
771fe6b9 JG |
333 | if (unlikely(r)) { |
334 | return r; | |
335 | } | |
df67bed9 DA |
336 | |
337 | r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement); | |
338 | if (unlikely(r)) { | |
339 | goto out_cleanup; | |
340 | } | |
341 | ||
771fe6b9 JG |
342 | r = ttm_tt_bind(bo->ttm, &tmp_mem); |
343 | if (unlikely(r)) { | |
344 | goto out_cleanup; | |
345 | } | |
97a875cb | 346 | r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem); |
771fe6b9 JG |
347 | if (unlikely(r)) { |
348 | goto out_cleanup; | |
349 | } | |
97a875cb | 350 | r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem); |
771fe6b9 | 351 | out_cleanup: |
42311ff9 | 352 | ttm_bo_mem_put(bo, &tmp_mem); |
771fe6b9 JG |
353 | return r; |
354 | } | |
355 | ||
356 | static int radeon_move_ram_vram(struct ttm_buffer_object *bo, | |
9d87fa21 | 357 | bool evict, bool interruptible, |
97a875cb | 358 | bool no_wait_gpu, |
771fe6b9 JG |
359 | struct ttm_mem_reg *new_mem) |
360 | { | |
361 | struct radeon_device *rdev; | |
362 | struct ttm_mem_reg *old_mem = &bo->mem; | |
363 | struct ttm_mem_reg tmp_mem; | |
312ea8da | 364 | struct ttm_placement placement; |
f1217ed0 | 365 | struct ttm_place placements; |
771fe6b9 JG |
366 | int r; |
367 | ||
368 | rdev = radeon_get_rdev(bo->bdev); | |
369 | tmp_mem = *new_mem; | |
370 | tmp_mem.mm_node = NULL; | |
312ea8da JG |
371 | placement.num_placement = 1; |
372 | placement.placement = &placements; | |
373 | placement.num_busy_placement = 1; | |
374 | placement.busy_placement = &placements; | |
f1217ed0 CK |
375 | placements.fpfn = 0; |
376 | placements.lpfn = 0; | |
377 | placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT; | |
97a875cb ML |
378 | r = ttm_bo_mem_space(bo, &placement, &tmp_mem, |
379 | interruptible, no_wait_gpu); | |
771fe6b9 JG |
380 | if (unlikely(r)) { |
381 | return r; | |
382 | } | |
97a875cb | 383 | r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem); |
771fe6b9 JG |
384 | if (unlikely(r)) { |
385 | goto out_cleanup; | |
386 | } | |
97a875cb | 387 | r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem); |
771fe6b9 JG |
388 | if (unlikely(r)) { |
389 | goto out_cleanup; | |
390 | } | |
391 | out_cleanup: | |
42311ff9 | 392 | ttm_bo_mem_put(bo, &tmp_mem); |
771fe6b9 JG |
393 | return r; |
394 | } | |
395 | ||
396 | static int radeon_bo_move(struct ttm_buffer_object *bo, | |
9d87fa21 | 397 | bool evict, bool interruptible, |
97a875cb | 398 | bool no_wait_gpu, |
9d87fa21 | 399 | struct ttm_mem_reg *new_mem) |
771fe6b9 JG |
400 | { |
401 | struct radeon_device *rdev; | |
e1a575ad | 402 | struct radeon_bo *rbo; |
771fe6b9 JG |
403 | struct ttm_mem_reg *old_mem = &bo->mem; |
404 | int r; | |
405 | ||
e1a575ad MD |
406 | /* Can't move a pinned BO */ |
407 | rbo = container_of(bo, struct radeon_bo, tbo); | |
408 | if (WARN_ON_ONCE(rbo->pin_count > 0)) | |
409 | return -EINVAL; | |
410 | ||
771fe6b9 JG |
411 | rdev = radeon_get_rdev(bo->bdev); |
412 | if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) { | |
413 | radeon_move_null(bo, new_mem); | |
414 | return 0; | |
415 | } | |
416 | if ((old_mem->mem_type == TTM_PL_TT && | |
417 | new_mem->mem_type == TTM_PL_SYSTEM) || | |
418 | (old_mem->mem_type == TTM_PL_SYSTEM && | |
419 | new_mem->mem_type == TTM_PL_TT)) { | |
af901ca1 | 420 | /* bind is enough */ |
771fe6b9 JG |
421 | radeon_move_null(bo, new_mem); |
422 | return 0; | |
423 | } | |
27cd7769 AD |
424 | if (!rdev->ring[radeon_copy_ring_index(rdev)].ready || |
425 | rdev->asic->copy.copy == NULL) { | |
771fe6b9 | 426 | /* use memcpy */ |
1ab2e105 | 427 | goto memcpy; |
771fe6b9 JG |
428 | } |
429 | ||
430 | if (old_mem->mem_type == TTM_PL_VRAM && | |
431 | new_mem->mem_type == TTM_PL_SYSTEM) { | |
1ab2e105 | 432 | r = radeon_move_vram_ram(bo, evict, interruptible, |
97a875cb | 433 | no_wait_gpu, new_mem); |
771fe6b9 JG |
434 | } else if (old_mem->mem_type == TTM_PL_SYSTEM && |
435 | new_mem->mem_type == TTM_PL_VRAM) { | |
1ab2e105 | 436 | r = radeon_move_ram_vram(bo, evict, interruptible, |
97a875cb | 437 | no_wait_gpu, new_mem); |
771fe6b9 | 438 | } else { |
97a875cb | 439 | r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem); |
771fe6b9 | 440 | } |
1ab2e105 MD |
441 | |
442 | if (r) { | |
443 | memcpy: | |
97a875cb | 444 | r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem); |
67e8e3f9 MO |
445 | if (r) { |
446 | return r; | |
447 | } | |
1ab2e105 | 448 | } |
67e8e3f9 MO |
449 | |
450 | /* update statistics */ | |
451 | atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved); | |
452 | return 0; | |
771fe6b9 JG |
453 | } |
454 | ||
0a2d50e3 JG |
455 | static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) |
456 | { | |
457 | struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type]; | |
458 | struct radeon_device *rdev = radeon_get_rdev(bdev); | |
459 | ||
460 | mem->bus.addr = NULL; | |
461 | mem->bus.offset = 0; | |
462 | mem->bus.size = mem->num_pages << PAGE_SHIFT; | |
463 | mem->bus.base = 0; | |
464 | mem->bus.is_iomem = false; | |
465 | if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE)) | |
466 | return -EINVAL; | |
467 | switch (mem->mem_type) { | |
468 | case TTM_PL_SYSTEM: | |
469 | /* system memory */ | |
470 | return 0; | |
471 | case TTM_PL_TT: | |
a7fb8a23 | 472 | #if IS_ENABLED(CONFIG_AGP) |
0a2d50e3 JG |
473 | if (rdev->flags & RADEON_IS_AGP) { |
474 | /* RADEON_IS_AGP is set only if AGP is active */ | |
d961db75 | 475 | mem->bus.offset = mem->start << PAGE_SHIFT; |
0a2d50e3 | 476 | mem->bus.base = rdev->mc.agp_base; |
365048ff | 477 | mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture; |
0a2d50e3 JG |
478 | } |
479 | #endif | |
480 | break; | |
481 | case TTM_PL_VRAM: | |
d961db75 | 482 | mem->bus.offset = mem->start << PAGE_SHIFT; |
0a2d50e3 JG |
483 | /* check if it's visible */ |
484 | if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size) | |
485 | return -EINVAL; | |
486 | mem->bus.base = rdev->mc.aper_base; | |
487 | mem->bus.is_iomem = true; | |
ffb57c4b JE |
488 | #ifdef __alpha__ |
489 | /* | |
490 | * Alpha: use bus.addr to hold the ioremap() return, | |
491 | * so we can modify bus.base below. | |
492 | */ | |
493 | if (mem->placement & TTM_PL_FLAG_WC) | |
494 | mem->bus.addr = | |
495 | ioremap_wc(mem->bus.base + mem->bus.offset, | |
496 | mem->bus.size); | |
497 | else | |
498 | mem->bus.addr = | |
499 | ioremap_nocache(mem->bus.base + mem->bus.offset, | |
500 | mem->bus.size); | |
501 | ||
502 | /* | |
503 | * Alpha: Use just the bus offset plus | |
504 | * the hose/domain memory base for bus.base. | |
505 | * It then can be used to build PTEs for VRAM | |
506 | * access, as done in ttm_bo_vm_fault(). | |
507 | */ | |
508 | mem->bus.base = (mem->bus.base & 0x0ffffffffUL) + | |
509 | rdev->ddev->hose->dense_mem_base; | |
510 | #endif | |
0a2d50e3 JG |
511 | break; |
512 | default: | |
513 | return -EINVAL; | |
514 | } | |
515 | return 0; | |
516 | } | |
517 | ||
518 | static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) | |
519 | { | |
520 | } | |
521 | ||
649bf3ca JG |
522 | /* |
523 | * TTM backend functions. | |
524 | */ | |
525 | struct radeon_ttm_tt { | |
8e7e7052 | 526 | struct ttm_dma_tt ttm; |
649bf3ca JG |
527 | struct radeon_device *rdev; |
528 | u64 offset; | |
f72a113a CK |
529 | |
530 | uint64_t userptr; | |
531 | struct mm_struct *usermm; | |
532 | uint32_t userflags; | |
649bf3ca JG |
533 | }; |
534 | ||
f72a113a CK |
535 | /* prepare the sg table with the user pages */ |
536 | static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm) | |
537 | { | |
538 | struct radeon_device *rdev = radeon_get_rdev(ttm->bdev); | |
539 | struct radeon_ttm_tt *gtt = (void *)ttm; | |
540 | unsigned pinned = 0, nents; | |
541 | int r; | |
542 | ||
543 | int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY); | |
544 | enum dma_data_direction direction = write ? | |
545 | DMA_BIDIRECTIONAL : DMA_TO_DEVICE; | |
546 | ||
547 | if (current->mm != gtt->usermm) | |
548 | return -EPERM; | |
549 | ||
ddd00e33 CK |
550 | if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) { |
551 | /* check that we only pin down anonymous memory | |
552 | to prevent problems with writeback */ | |
553 | unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE; | |
554 | struct vm_area_struct *vma; | |
555 | vma = find_vma(gtt->usermm, gtt->userptr); | |
556 | if (!vma || vma->vm_file || vma->vm_end < end) | |
557 | return -EPERM; | |
558 | } | |
559 | ||
f72a113a CK |
560 | do { |
561 | unsigned num_pages = ttm->num_pages - pinned; | |
562 | uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE; | |
563 | struct page **pages = ttm->pages + pinned; | |
564 | ||
d4edcf0d | 565 | r = get_user_pages(userptr, num_pages, write, 0, pages, NULL); |
f72a113a CK |
566 | if (r < 0) |
567 | goto release_pages; | |
568 | ||
569 | pinned += r; | |
570 | ||
571 | } while (pinned < ttm->num_pages); | |
572 | ||
573 | r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0, | |
574 | ttm->num_pages << PAGE_SHIFT, | |
575 | GFP_KERNEL); | |
576 | if (r) | |
577 | goto release_sg; | |
578 | ||
579 | r = -ENOMEM; | |
580 | nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction); | |
581 | if (nents != ttm->sg->nents) | |
582 | goto release_sg; | |
583 | ||
584 | drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages, | |
585 | gtt->ttm.dma_address, ttm->num_pages); | |
586 | ||
587 | return 0; | |
588 | ||
589 | release_sg: | |
590 | kfree(ttm->sg); | |
591 | ||
592 | release_pages: | |
593 | release_pages(ttm->pages, pinned, 0); | |
594 | return r; | |
595 | } | |
596 | ||
597 | static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm) | |
598 | { | |
599 | struct radeon_device *rdev = radeon_get_rdev(ttm->bdev); | |
600 | struct radeon_ttm_tt *gtt = (void *)ttm; | |
db12973c | 601 | struct sg_page_iter sg_iter; |
f72a113a CK |
602 | |
603 | int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY); | |
604 | enum dma_data_direction direction = write ? | |
605 | DMA_BIDIRECTIONAL : DMA_TO_DEVICE; | |
606 | ||
863653fe CK |
607 | /* double check that we don't free the table twice */ |
608 | if (!ttm->sg->sgl) | |
609 | return; | |
610 | ||
f72a113a CK |
611 | /* free the sg table and pages again */ |
612 | dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction); | |
613 | ||
db12973c | 614 | for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) { |
615 | struct page *page = sg_page_iter_page(&sg_iter); | |
f72a113a CK |
616 | if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY)) |
617 | set_page_dirty(page); | |
618 | ||
619 | mark_page_accessed(page); | |
09cbfeaf | 620 | put_page(page); |
f72a113a CK |
621 | } |
622 | ||
623 | sg_free_table(ttm->sg); | |
624 | } | |
625 | ||
649bf3ca JG |
626 | static int radeon_ttm_backend_bind(struct ttm_tt *ttm, |
627 | struct ttm_mem_reg *bo_mem) | |
628 | { | |
8e7e7052 | 629 | struct radeon_ttm_tt *gtt = (void*)ttm; |
77497f27 MD |
630 | uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ | |
631 | RADEON_GART_PAGE_WRITE; | |
649bf3ca JG |
632 | int r; |
633 | ||
f72a113a CK |
634 | if (gtt->userptr) { |
635 | radeon_ttm_tt_pin_userptr(ttm); | |
636 | flags &= ~RADEON_GART_PAGE_WRITE; | |
637 | } | |
638 | ||
649bf3ca JG |
639 | gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT); |
640 | if (!ttm->num_pages) { | |
641 | WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", | |
642 | ttm->num_pages, bo_mem, ttm); | |
643 | } | |
77497f27 MD |
644 | if (ttm->caching_state == tt_cached) |
645 | flags |= RADEON_GART_PAGE_SNOOP; | |
646 | r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages, | |
647 | ttm->pages, gtt->ttm.dma_address, flags); | |
649bf3ca JG |
648 | if (r) { |
649 | DRM_ERROR("failed to bind %lu pages at 0x%08X\n", | |
650 | ttm->num_pages, (unsigned)gtt->offset); | |
651 | return r; | |
652 | } | |
653 | return 0; | |
654 | } | |
655 | ||
656 | static int radeon_ttm_backend_unbind(struct ttm_tt *ttm) | |
657 | { | |
8e7e7052 | 658 | struct radeon_ttm_tt *gtt = (void *)ttm; |
649bf3ca | 659 | |
649bf3ca | 660 | radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages); |
f72a113a CK |
661 | |
662 | if (gtt->userptr) | |
663 | radeon_ttm_tt_unpin_userptr(ttm); | |
664 | ||
649bf3ca JG |
665 | return 0; |
666 | } | |
667 | ||
668 | static void radeon_ttm_backend_destroy(struct ttm_tt *ttm) | |
669 | { | |
8e7e7052 | 670 | struct radeon_ttm_tt *gtt = (void *)ttm; |
649bf3ca | 671 | |
8e7e7052 | 672 | ttm_dma_tt_fini(>t->ttm); |
649bf3ca JG |
673 | kfree(gtt); |
674 | } | |
675 | ||
676 | static struct ttm_backend_func radeon_backend_func = { | |
677 | .bind = &radeon_ttm_backend_bind, | |
678 | .unbind = &radeon_ttm_backend_unbind, | |
679 | .destroy = &radeon_ttm_backend_destroy, | |
680 | }; | |
681 | ||
1109ca09 | 682 | static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev, |
649bf3ca JG |
683 | unsigned long size, uint32_t page_flags, |
684 | struct page *dummy_read_page) | |
685 | { | |
686 | struct radeon_device *rdev; | |
687 | struct radeon_ttm_tt *gtt; | |
688 | ||
689 | rdev = radeon_get_rdev(bdev); | |
a7fb8a23 | 690 | #if IS_ENABLED(CONFIG_AGP) |
649bf3ca JG |
691 | if (rdev->flags & RADEON_IS_AGP) { |
692 | return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge, | |
693 | size, page_flags, dummy_read_page); | |
694 | } | |
695 | #endif | |
696 | ||
697 | gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL); | |
698 | if (gtt == NULL) { | |
699 | return NULL; | |
700 | } | |
8e7e7052 | 701 | gtt->ttm.ttm.func = &radeon_backend_func; |
649bf3ca | 702 | gtt->rdev = rdev; |
8e7e7052 JG |
703 | if (ttm_dma_tt_init(>t->ttm, bdev, size, page_flags, dummy_read_page)) { |
704 | kfree(gtt); | |
649bf3ca JG |
705 | return NULL; |
706 | } | |
8e7e7052 | 707 | return >t->ttm.ttm; |
649bf3ca JG |
708 | } |
709 | ||
3840a656 CK |
710 | static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm) |
711 | { | |
712 | if (!ttm || ttm->func != &radeon_backend_func) | |
713 | return NULL; | |
714 | return (struct radeon_ttm_tt *)ttm; | |
715 | } | |
716 | ||
c52494f6 KRW |
717 | static int radeon_ttm_tt_populate(struct ttm_tt *ttm) |
718 | { | |
3840a656 | 719 | struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm); |
c52494f6 KRW |
720 | struct radeon_device *rdev; |
721 | unsigned i; | |
722 | int r; | |
40f5cf99 | 723 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
c52494f6 KRW |
724 | |
725 | if (ttm->state != tt_unpopulated) | |
726 | return 0; | |
727 | ||
3840a656 | 728 | if (gtt && gtt->userptr) { |
69ee2410 | 729 | ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL); |
f72a113a CK |
730 | if (!ttm->sg) |
731 | return -ENOMEM; | |
732 | ||
733 | ttm->page_flags |= TTM_PAGE_FLAG_SG; | |
734 | ttm->state = tt_unbound; | |
735 | return 0; | |
736 | } | |
737 | ||
40f5cf99 AD |
738 | if (slave && ttm->sg) { |
739 | drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages, | |
740 | gtt->ttm.dma_address, ttm->num_pages); | |
741 | ttm->state = tt_unbound; | |
742 | return 0; | |
743 | } | |
744 | ||
c52494f6 | 745 | rdev = radeon_get_rdev(ttm->bdev); |
a7fb8a23 | 746 | #if IS_ENABLED(CONFIG_AGP) |
dea7e0ac JG |
747 | if (rdev->flags & RADEON_IS_AGP) { |
748 | return ttm_agp_tt_populate(ttm); | |
749 | } | |
750 | #endif | |
c52494f6 KRW |
751 | |
752 | #ifdef CONFIG_SWIOTLB | |
753 | if (swiotlb_nr_tbl()) { | |
8e7e7052 | 754 | return ttm_dma_populate(>t->ttm, rdev->dev); |
c52494f6 KRW |
755 | } |
756 | #endif | |
757 | ||
758 | r = ttm_pool_populate(ttm); | |
759 | if (r) { | |
760 | return r; | |
761 | } | |
762 | ||
763 | for (i = 0; i < ttm->num_pages; i++) { | |
8e7e7052 JG |
764 | gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i], |
765 | 0, PAGE_SIZE, | |
766 | PCI_DMA_BIDIRECTIONAL); | |
767 | if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) { | |
bc3f5d8c | 768 | while (i--) { |
8e7e7052 | 769 | pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i], |
c52494f6 | 770 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
8e7e7052 | 771 | gtt->ttm.dma_address[i] = 0; |
c52494f6 KRW |
772 | } |
773 | ttm_pool_unpopulate(ttm); | |
774 | return -EFAULT; | |
775 | } | |
776 | } | |
777 | return 0; | |
778 | } | |
779 | ||
780 | static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm) | |
781 | { | |
782 | struct radeon_device *rdev; | |
3840a656 | 783 | struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm); |
c52494f6 | 784 | unsigned i; |
40f5cf99 AD |
785 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
786 | ||
3840a656 | 787 | if (gtt && gtt->userptr) { |
f72a113a CK |
788 | kfree(ttm->sg); |
789 | ttm->page_flags &= ~TTM_PAGE_FLAG_SG; | |
790 | return; | |
791 | } | |
792 | ||
40f5cf99 AD |
793 | if (slave) |
794 | return; | |
c52494f6 KRW |
795 | |
796 | rdev = radeon_get_rdev(ttm->bdev); | |
a7fb8a23 | 797 | #if IS_ENABLED(CONFIG_AGP) |
dea7e0ac JG |
798 | if (rdev->flags & RADEON_IS_AGP) { |
799 | ttm_agp_tt_unpopulate(ttm); | |
800 | return; | |
801 | } | |
802 | #endif | |
c52494f6 KRW |
803 | |
804 | #ifdef CONFIG_SWIOTLB | |
805 | if (swiotlb_nr_tbl()) { | |
8e7e7052 | 806 | ttm_dma_unpopulate(>t->ttm, rdev->dev); |
c52494f6 KRW |
807 | return; |
808 | } | |
809 | #endif | |
810 | ||
811 | for (i = 0; i < ttm->num_pages; i++) { | |
8e7e7052 JG |
812 | if (gtt->ttm.dma_address[i]) { |
813 | pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i], | |
c52494f6 KRW |
814 | PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); |
815 | } | |
816 | } | |
817 | ||
818 | ttm_pool_unpopulate(ttm); | |
819 | } | |
649bf3ca | 820 | |
f72a113a CK |
821 | int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, |
822 | uint32_t flags) | |
823 | { | |
3840a656 | 824 | struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm); |
f72a113a CK |
825 | |
826 | if (gtt == NULL) | |
827 | return -EINVAL; | |
828 | ||
829 | gtt->userptr = addr; | |
830 | gtt->usermm = current->mm; | |
831 | gtt->userflags = flags; | |
832 | return 0; | |
833 | } | |
834 | ||
835 | bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm) | |
836 | { | |
3840a656 | 837 | struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm); |
f72a113a CK |
838 | |
839 | if (gtt == NULL) | |
840 | return false; | |
841 | ||
842 | return !!gtt->userptr; | |
843 | } | |
844 | ||
845 | bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm) | |
846 | { | |
3840a656 | 847 | struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm); |
f72a113a CK |
848 | |
849 | if (gtt == NULL) | |
850 | return false; | |
851 | ||
852 | return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY); | |
853 | } | |
854 | ||
771fe6b9 | 855 | static struct ttm_bo_driver radeon_bo_driver = { |
649bf3ca | 856 | .ttm_tt_create = &radeon_ttm_tt_create, |
c52494f6 KRW |
857 | .ttm_tt_populate = &radeon_ttm_tt_populate, |
858 | .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate, | |
771fe6b9 JG |
859 | .invalidate_caches = &radeon_invalidate_caches, |
860 | .init_mem_type = &radeon_init_mem_type, | |
861 | .evict_flags = &radeon_evict_flags, | |
862 | .move = &radeon_bo_move, | |
863 | .verify_access = &radeon_verify_access, | |
e024e110 DA |
864 | .move_notify = &radeon_bo_move_notify, |
865 | .fault_reserve_notify = &radeon_bo_fault_reserve_notify, | |
0a2d50e3 JG |
866 | .io_mem_reserve = &radeon_ttm_io_mem_reserve, |
867 | .io_mem_free = &radeon_ttm_io_mem_free, | |
771fe6b9 JG |
868 | }; |
869 | ||
870 | int radeon_ttm_init(struct radeon_device *rdev) | |
871 | { | |
872 | int r; | |
873 | ||
874 | r = radeon_ttm_global_init(rdev); | |
875 | if (r) { | |
876 | return r; | |
877 | } | |
878 | /* No others user of address space so set it to 0 */ | |
879 | r = ttm_bo_device_init(&rdev->mman.bdev, | |
a987fcaa | 880 | rdev->mman.bo_global_ref.ref.object, |
44d847b7 DH |
881 | &radeon_bo_driver, |
882 | rdev->ddev->anon_inode->i_mapping, | |
883 | DRM_FILE_PAGE_OFFSET, | |
ad49f501 | 884 | rdev->need_dma32); |
771fe6b9 JG |
885 | if (r) { |
886 | DRM_ERROR("failed initializing buffer object driver(%d).\n", r); | |
887 | return r; | |
888 | } | |
0a0c7596 | 889 | rdev->mman.initialized = true; |
4c788679 | 890 | r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM, |
312ea8da | 891 | rdev->mc.real_vram_size >> PAGE_SHIFT); |
771fe6b9 JG |
892 | if (r) { |
893 | DRM_ERROR("Failed initializing VRAM heap.\n"); | |
894 | return r; | |
895 | } | |
14eedc32 LK |
896 | /* Change the size here instead of the init above so only lpfn is affected */ |
897 | radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); | |
898 | ||
441921d5 | 899 | r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true, |
831b6966 | 900 | RADEON_GEM_DOMAIN_VRAM, 0, NULL, |
40f5cf99 | 901 | NULL, &rdev->stollen_vga_memory); |
771fe6b9 JG |
902 | if (r) { |
903 | return r; | |
904 | } | |
4c788679 JG |
905 | r = radeon_bo_reserve(rdev->stollen_vga_memory, false); |
906 | if (r) | |
907 | return r; | |
908 | r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL); | |
909 | radeon_bo_unreserve(rdev->stollen_vga_memory); | |
771fe6b9 | 910 | if (r) { |
4c788679 | 911 | radeon_bo_unref(&rdev->stollen_vga_memory); |
771fe6b9 JG |
912 | return r; |
913 | } | |
914 | DRM_INFO("radeon: %uM of VRAM memory ready\n", | |
fc986034 | 915 | (unsigned) (rdev->mc.real_vram_size / (1024 * 1024))); |
4c788679 | 916 | r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT, |
312ea8da | 917 | rdev->mc.gtt_size >> PAGE_SHIFT); |
771fe6b9 JG |
918 | if (r) { |
919 | DRM_ERROR("Failed initializing GTT heap.\n"); | |
920 | return r; | |
921 | } | |
922 | DRM_INFO("radeon: %uM of GTT memory ready.\n", | |
3ce0a23d | 923 | (unsigned)(rdev->mc.gtt_size / (1024 * 1024))); |
fa8a1238 DA |
924 | |
925 | r = radeon_ttm_debugfs_init(rdev); | |
926 | if (r) { | |
927 | DRM_ERROR("Failed to init debugfs\n"); | |
928 | return r; | |
929 | } | |
771fe6b9 JG |
930 | return 0; |
931 | } | |
932 | ||
933 | void radeon_ttm_fini(struct radeon_device *rdev) | |
934 | { | |
4c788679 JG |
935 | int r; |
936 | ||
0a0c7596 JG |
937 | if (!rdev->mman.initialized) |
938 | return; | |
2014b569 | 939 | radeon_ttm_debugfs_fini(rdev); |
771fe6b9 | 940 | if (rdev->stollen_vga_memory) { |
4c788679 JG |
941 | r = radeon_bo_reserve(rdev->stollen_vga_memory, false); |
942 | if (r == 0) { | |
943 | radeon_bo_unpin(rdev->stollen_vga_memory); | |
944 | radeon_bo_unreserve(rdev->stollen_vga_memory); | |
945 | } | |
946 | radeon_bo_unref(&rdev->stollen_vga_memory); | |
771fe6b9 JG |
947 | } |
948 | ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM); | |
949 | ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT); | |
950 | ttm_bo_device_release(&rdev->mman.bdev); | |
951 | radeon_gart_fini(rdev); | |
952 | radeon_ttm_global_fini(rdev); | |
0a0c7596 | 953 | rdev->mman.initialized = false; |
771fe6b9 JG |
954 | DRM_INFO("radeon: ttm finalized\n"); |
955 | } | |
956 | ||
53595338 DA |
957 | /* this should only be called at bootup or when userspace |
958 | * isn't running */ | |
959 | void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size) | |
960 | { | |
961 | struct ttm_mem_type_manager *man; | |
962 | ||
963 | if (!rdev->mman.initialized) | |
964 | return; | |
965 | ||
966 | man = &rdev->mman.bdev.man[TTM_PL_VRAM]; | |
967 | /* this just adjusts TTM size idea, which sets lpfn to the correct value */ | |
968 | man->size = size >> PAGE_SHIFT; | |
969 | } | |
970 | ||
771fe6b9 | 971 | static struct vm_operations_struct radeon_ttm_vm_ops; |
f0f37e2f | 972 | static const struct vm_operations_struct *ttm_vm_ops = NULL; |
771fe6b9 JG |
973 | |
974 | static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf) | |
975 | { | |
976 | struct ttm_buffer_object *bo; | |
5876dd24 | 977 | struct radeon_device *rdev; |
771fe6b9 JG |
978 | int r; |
979 | ||
5876dd24 | 980 | bo = (struct ttm_buffer_object *)vma->vm_private_data; |
771fe6b9 JG |
981 | if (bo == NULL) { |
982 | return VM_FAULT_NOPAGE; | |
983 | } | |
5876dd24 | 984 | rdev = radeon_get_rdev(bo->bdev); |
db7fce39 | 985 | down_read(&rdev->pm.mclk_lock); |
771fe6b9 | 986 | r = ttm_vm_ops->fault(vma, vmf); |
db7fce39 | 987 | up_read(&rdev->pm.mclk_lock); |
771fe6b9 JG |
988 | return r; |
989 | } | |
990 | ||
991 | int radeon_mmap(struct file *filp, struct vm_area_struct *vma) | |
992 | { | |
993 | struct drm_file *file_priv; | |
994 | struct radeon_device *rdev; | |
995 | int r; | |
996 | ||
997 | if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) { | |
884c6dab | 998 | return -EINVAL; |
771fe6b9 JG |
999 | } |
1000 | ||
40b3be3f | 1001 | file_priv = filp->private_data; |
771fe6b9 JG |
1002 | rdev = file_priv->minor->dev->dev_private; |
1003 | if (rdev == NULL) { | |
1004 | return -EINVAL; | |
1005 | } | |
1006 | r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev); | |
1007 | if (unlikely(r != 0)) { | |
1008 | return r; | |
1009 | } | |
1010 | if (unlikely(ttm_vm_ops == NULL)) { | |
1011 | ttm_vm_ops = vma->vm_ops; | |
1012 | radeon_ttm_vm_ops = *ttm_vm_ops; | |
1013 | radeon_ttm_vm_ops.fault = &radeon_ttm_fault; | |
1014 | } | |
1015 | vma->vm_ops = &radeon_ttm_vm_ops; | |
1016 | return 0; | |
1017 | } | |
1018 | ||
fa8a1238 | 1019 | #if defined(CONFIG_DEBUG_FS) |
893d6e6e | 1020 | |
fa8a1238 DA |
1021 | static int radeon_mm_dump_table(struct seq_file *m, void *data) |
1022 | { | |
1023 | struct drm_info_node *node = (struct drm_info_node *)m->private; | |
893d6e6e | 1024 | unsigned ttm_pl = *(int *)node->info_ent->data; |
fa8a1238 DA |
1025 | struct drm_device *dev = node->minor->dev; |
1026 | struct radeon_device *rdev = dev->dev_private; | |
893d6e6e | 1027 | struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv; |
fa8a1238 DA |
1028 | int ret; |
1029 | struct ttm_bo_global *glob = rdev->mman.bdev.glob; | |
1030 | ||
1031 | spin_lock(&glob->lru_lock); | |
1032 | ret = drm_mm_dump_table(m, mm); | |
1033 | spin_unlock(&glob->lru_lock); | |
1034 | return ret; | |
1035 | } | |
893d6e6e CK |
1036 | |
1037 | static int ttm_pl_vram = TTM_PL_VRAM; | |
1038 | static int ttm_pl_tt = TTM_PL_TT; | |
1039 | ||
1040 | static struct drm_info_list radeon_ttm_debugfs_list[] = { | |
1041 | {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram}, | |
1042 | {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt}, | |
1043 | {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL}, | |
1044 | #ifdef CONFIG_SWIOTLB | |
1045 | {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL} | |
1046 | #endif | |
1047 | }; | |
1048 | ||
2014b569 CK |
1049 | static int radeon_ttm_vram_open(struct inode *inode, struct file *filep) |
1050 | { | |
1051 | struct radeon_device *rdev = inode->i_private; | |
1052 | i_size_write(inode, rdev->mc.mc_vram_size); | |
1053 | filep->private_data = inode->i_private; | |
1054 | return 0; | |
1055 | } | |
1056 | ||
1057 | static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf, | |
1058 | size_t size, loff_t *pos) | |
1059 | { | |
1060 | struct radeon_device *rdev = f->private_data; | |
1061 | ssize_t result = 0; | |
1062 | int r; | |
1063 | ||
1064 | if (size & 0x3 || *pos & 0x3) | |
1065 | return -EINVAL; | |
1066 | ||
1067 | while (size) { | |
1068 | unsigned long flags; | |
1069 | uint32_t value; | |
1070 | ||
1071 | if (*pos >= rdev->mc.mc_vram_size) | |
1072 | return result; | |
1073 | ||
1074 | spin_lock_irqsave(&rdev->mmio_idx_lock, flags); | |
1075 | WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000); | |
1076 | if (rdev->family >= CHIP_CEDAR) | |
1077 | WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31); | |
1078 | value = RREG32(RADEON_MM_DATA); | |
1079 | spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags); | |
1080 | ||
1081 | r = put_user(value, (uint32_t *)buf); | |
1082 | if (r) | |
1083 | return r; | |
1084 | ||
1085 | result += 4; | |
1086 | buf += 4; | |
1087 | *pos += 4; | |
1088 | size -= 4; | |
1089 | } | |
1090 | ||
1091 | return result; | |
1092 | } | |
1093 | ||
1094 | static const struct file_operations radeon_ttm_vram_fops = { | |
1095 | .owner = THIS_MODULE, | |
1096 | .open = radeon_ttm_vram_open, | |
1097 | .read = radeon_ttm_vram_read, | |
1098 | .llseek = default_llseek | |
1099 | }; | |
1100 | ||
dd66d20e CK |
1101 | static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep) |
1102 | { | |
1103 | struct radeon_device *rdev = inode->i_private; | |
1104 | i_size_write(inode, rdev->mc.gtt_size); | |
1105 | filep->private_data = inode->i_private; | |
1106 | return 0; | |
1107 | } | |
1108 | ||
1109 | static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf, | |
1110 | size_t size, loff_t *pos) | |
1111 | { | |
1112 | struct radeon_device *rdev = f->private_data; | |
1113 | ssize_t result = 0; | |
1114 | int r; | |
1115 | ||
1116 | while (size) { | |
1117 | loff_t p = *pos / PAGE_SIZE; | |
1118 | unsigned off = *pos & ~PAGE_MASK; | |
0d997b68 | 1119 | size_t cur_size = min_t(size_t, size, PAGE_SIZE - off); |
dd66d20e CK |
1120 | struct page *page; |
1121 | void *ptr; | |
1122 | ||
1123 | if (p >= rdev->gart.num_cpu_pages) | |
1124 | return result; | |
1125 | ||
1126 | page = rdev->gart.pages[p]; | |
1127 | if (page) { | |
1128 | ptr = kmap(page); | |
1129 | ptr += off; | |
1130 | ||
1131 | r = copy_to_user(buf, ptr, cur_size); | |
1132 | kunmap(rdev->gart.pages[p]); | |
1133 | } else | |
1134 | r = clear_user(buf, cur_size); | |
1135 | ||
1136 | if (r) | |
1137 | return -EFAULT; | |
1138 | ||
1139 | result += cur_size; | |
1140 | buf += cur_size; | |
1141 | *pos += cur_size; | |
1142 | size -= cur_size; | |
1143 | } | |
1144 | ||
1145 | return result; | |
1146 | } | |
1147 | ||
1148 | static const struct file_operations radeon_ttm_gtt_fops = { | |
1149 | .owner = THIS_MODULE, | |
1150 | .open = radeon_ttm_gtt_open, | |
1151 | .read = radeon_ttm_gtt_read, | |
1152 | .llseek = default_llseek | |
1153 | }; | |
1154 | ||
fa8a1238 DA |
1155 | #endif |
1156 | ||
1157 | static int radeon_ttm_debugfs_init(struct radeon_device *rdev) | |
1158 | { | |
f4e45d02 | 1159 | #if defined(CONFIG_DEBUG_FS) |
2014b569 CK |
1160 | unsigned count; |
1161 | ||
1162 | struct drm_minor *minor = rdev->ddev->primary; | |
1163 | struct dentry *ent, *root = minor->debugfs_root; | |
1164 | ||
1165 | ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root, | |
1166 | rdev, &radeon_ttm_vram_fops); | |
1167 | if (IS_ERR(ent)) | |
1168 | return PTR_ERR(ent); | |
1169 | rdev->mman.vram = ent; | |
1170 | ||
dd66d20e CK |
1171 | ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root, |
1172 | rdev, &radeon_ttm_gtt_fops); | |
1173 | if (IS_ERR(ent)) | |
1174 | return PTR_ERR(ent); | |
1175 | rdev->mman.gtt = ent; | |
1176 | ||
2014b569 | 1177 | count = ARRAY_SIZE(radeon_ttm_debugfs_list); |
fa8a1238 | 1178 | |
c52494f6 | 1179 | #ifdef CONFIG_SWIOTLB |
893d6e6e CK |
1180 | if (!swiotlb_nr_tbl()) |
1181 | --count; | |
c52494f6 | 1182 | #endif |
fa8a1238 | 1183 | |
893d6e6e CK |
1184 | return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count); |
1185 | #else | |
1186 | ||
fa8a1238 | 1187 | return 0; |
893d6e6e | 1188 | #endif |
fa8a1238 | 1189 | } |
2014b569 CK |
1190 | |
1191 | static void radeon_ttm_debugfs_fini(struct radeon_device *rdev) | |
1192 | { | |
1193 | #if defined(CONFIG_DEBUG_FS) | |
1194 | ||
1195 | debugfs_remove(rdev->mman.vram); | |
1196 | rdev->mman.vram = NULL; | |
dd66d20e CK |
1197 | |
1198 | debugfs_remove(rdev->mman.gtt); | |
1199 | rdev->mman.gtt = NULL; | |
2014b569 CK |
1200 | #endif |
1201 | } |