drm/ttm: introduce utility function to free an allocated memory node
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_ttm.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
8d7cddcd 36#include <ttm/ttm_page_alloc.h>
771fe6b9
JG
37#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
fa8a1238 39#include <linux/seq_file.h>
5a0e3ad6 40#include <linux/slab.h>
771fe6b9
JG
41#include "radeon_reg.h"
42#include "radeon.h"
43
44#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
45
fa8a1238
DA
46static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
47
771fe6b9
JG
48static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
49{
50 struct radeon_mman *mman;
51 struct radeon_device *rdev;
52
53 mman = container_of(bdev, struct radeon_mman, bdev);
54 rdev = container_of(mman, struct radeon_device, mman);
55 return rdev;
56}
57
58
59/*
60 * Global memory.
61 */
ba4420c2 62static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
771fe6b9
JG
63{
64 return ttm_mem_global_init(ref->object);
65}
66
ba4420c2 67static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
771fe6b9
JG
68{
69 ttm_mem_global_release(ref->object);
70}
71
72static int radeon_ttm_global_init(struct radeon_device *rdev)
73{
ba4420c2 74 struct drm_global_reference *global_ref;
771fe6b9
JG
75 int r;
76
77 rdev->mman.mem_global_referenced = false;
78 global_ref = &rdev->mman.mem_global_ref;
ba4420c2 79 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
771fe6b9
JG
80 global_ref->size = sizeof(struct ttm_mem_global);
81 global_ref->init = &radeon_ttm_mem_global_init;
82 global_ref->release = &radeon_ttm_mem_global_release;
ba4420c2 83 r = drm_global_item_ref(global_ref);
771fe6b9 84 if (r != 0) {
a987fcaa
TH
85 DRM_ERROR("Failed setting up TTM memory accounting "
86 "subsystem.\n");
771fe6b9
JG
87 return r;
88 }
a987fcaa
TH
89
90 rdev->mman.bo_global_ref.mem_glob =
91 rdev->mman.mem_global_ref.object;
92 global_ref = &rdev->mman.bo_global_ref.ref;
ba4420c2 93 global_ref->global_type = DRM_GLOBAL_TTM_BO;
7f5f4db2 94 global_ref->size = sizeof(struct ttm_bo_global);
a987fcaa
TH
95 global_ref->init = &ttm_bo_global_init;
96 global_ref->release = &ttm_bo_global_release;
ba4420c2 97 r = drm_global_item_ref(global_ref);
a987fcaa
TH
98 if (r != 0) {
99 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
ba4420c2 100 drm_global_item_unref(&rdev->mman.mem_global_ref);
a987fcaa
TH
101 return r;
102 }
103
771fe6b9
JG
104 rdev->mman.mem_global_referenced = true;
105 return 0;
106}
107
108static void radeon_ttm_global_fini(struct radeon_device *rdev)
109{
110 if (rdev->mman.mem_global_referenced) {
ba4420c2
DA
111 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
112 drm_global_item_unref(&rdev->mman.mem_global_ref);
771fe6b9
JG
113 rdev->mman.mem_global_referenced = false;
114 }
115}
116
117struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
118
119static struct ttm_backend*
120radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
121{
122 struct radeon_device *rdev;
123
124 rdev = radeon_get_rdev(bdev);
125#if __OS_HAS_AGP
126 if (rdev->flags & RADEON_IS_AGP) {
127 return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
128 } else
129#endif
130 {
131 return radeon_ttm_backend_create(rdev);
132 }
133}
134
135static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
136{
137 return 0;
138}
139
140static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
141 struct ttm_mem_type_manager *man)
142{
143 struct radeon_device *rdev;
144
145 rdev = radeon_get_rdev(bdev);
146
147 switch (type) {
148 case TTM_PL_SYSTEM:
149 /* System memory */
150 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
151 man->available_caching = TTM_PL_MASK_CACHING;
152 man->default_caching = TTM_PL_FLAG_CACHED;
153 break;
154 case TTM_PL_TT:
d594e46a 155 man->gpu_offset = rdev->mc.gtt_start;
771fe6b9
JG
156 man->available_caching = TTM_PL_MASK_CACHING;
157 man->default_caching = TTM_PL_FLAG_CACHED;
55c93278 158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
771fe6b9
JG
159#if __OS_HAS_AGP
160 if (rdev->flags & RADEON_IS_AGP) {
161 if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
162 DRM_ERROR("AGP is not enabled for memory type %u\n",
163 (unsigned)type);
164 return -EINVAL;
165 }
55c93278 166 if (!rdev->ddev->agp->cant_use_aperture)
0a2d50e3 167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
771fe6b9
JG
168 man->available_caching = TTM_PL_FLAG_UNCACHED |
169 TTM_PL_FLAG_WC;
170 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9 171 }
0c321c79 172#endif
771fe6b9
JG
173 break;
174 case TTM_PL_VRAM:
175 /* "On-card" video ram */
d594e46a 176 man->gpu_offset = rdev->mc.vram_start;
771fe6b9 177 man->flags = TTM_MEMTYPE_FLAG_FIXED |
771fe6b9
JG
178 TTM_MEMTYPE_FLAG_MAPPABLE;
179 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
180 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9
JG
181 break;
182 default:
183 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
184 return -EINVAL;
185 }
186 return 0;
187}
188
312ea8da
JG
189static void radeon_evict_flags(struct ttm_buffer_object *bo,
190 struct ttm_placement *placement)
771fe6b9 191{
d03d8589
JG
192 struct radeon_bo *rbo;
193 static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
194
195 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
196 placement->fpfn = 0;
197 placement->lpfn = 0;
198 placement->placement = &placements;
199 placement->busy_placement = &placements;
200 placement->num_placement = 1;
201 placement->num_busy_placement = 1;
202 return;
203 }
204 rbo = container_of(bo, struct radeon_bo, tbo);
771fe6b9 205 switch (bo->mem.mem_type) {
312ea8da 206 case TTM_PL_VRAM:
9270eb1b
DA
207 if (rbo->rdev->cp.ready == false)
208 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
209 else
210 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
312ea8da
JG
211 break;
212 case TTM_PL_TT:
771fe6b9 213 default:
312ea8da 214 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
771fe6b9 215 }
eaa5fd1a 216 *placement = rbo->placement;
771fe6b9
JG
217}
218
219static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
220{
221 return 0;
222}
223
224static void radeon_move_null(struct ttm_buffer_object *bo,
225 struct ttm_mem_reg *new_mem)
226{
227 struct ttm_mem_reg *old_mem = &bo->mem;
228
229 BUG_ON(old_mem->mm_node != NULL);
230 *old_mem = *new_mem;
231 new_mem->mm_node = NULL;
232}
233
234static int radeon_move_blit(struct ttm_buffer_object *bo,
9d87fa21
JG
235 bool evict, int no_wait_reserve, bool no_wait_gpu,
236 struct ttm_mem_reg *new_mem,
237 struct ttm_mem_reg *old_mem)
771fe6b9
JG
238{
239 struct radeon_device *rdev;
240 uint64_t old_start, new_start;
241 struct radeon_fence *fence;
242 int r;
243
244 rdev = radeon_get_rdev(bo->bdev);
245 r = radeon_fence_create(rdev, &fence);
246 if (unlikely(r)) {
247 return r;
248 }
249 old_start = old_mem->mm_node->start << PAGE_SHIFT;
250 new_start = new_mem->mm_node->start << PAGE_SHIFT;
251
252 switch (old_mem->mem_type) {
253 case TTM_PL_VRAM:
d594e46a 254 old_start += rdev->mc.vram_start;
771fe6b9
JG
255 break;
256 case TTM_PL_TT:
d594e46a 257 old_start += rdev->mc.gtt_start;
771fe6b9
JG
258 break;
259 default:
260 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
261 return -EINVAL;
262 }
263 switch (new_mem->mem_type) {
264 case TTM_PL_VRAM:
d594e46a 265 new_start += rdev->mc.vram_start;
771fe6b9
JG
266 break;
267 case TTM_PL_TT:
d594e46a 268 new_start += rdev->mc.gtt_start;
771fe6b9
JG
269 break;
270 default:
271 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
272 return -EINVAL;
273 }
274 if (!rdev->cp.ready) {
275 DRM_ERROR("Trying to move memory with CP turned off.\n");
276 return -EINVAL;
277 }
278 r = radeon_copy(rdev, old_start, new_start, new_mem->num_pages, fence);
279 /* FIXME: handle copy error */
280 r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
9d87fa21 281 evict, no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9
JG
282 radeon_fence_unref(&fence);
283 return r;
284}
285
286static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
9d87fa21
JG
287 bool evict, bool interruptible,
288 bool no_wait_reserve, bool no_wait_gpu,
771fe6b9
JG
289 struct ttm_mem_reg *new_mem)
290{
291 struct radeon_device *rdev;
292 struct ttm_mem_reg *old_mem = &bo->mem;
293 struct ttm_mem_reg tmp_mem;
312ea8da
JG
294 u32 placements;
295 struct ttm_placement placement;
771fe6b9
JG
296 int r;
297
298 rdev = radeon_get_rdev(bo->bdev);
299 tmp_mem = *new_mem;
300 tmp_mem.mm_node = NULL;
312ea8da
JG
301 placement.fpfn = 0;
302 placement.lpfn = 0;
303 placement.num_placement = 1;
304 placement.placement = &placements;
305 placement.num_busy_placement = 1;
306 placement.busy_placement = &placements;
307 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
308 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
9d87fa21 309 interruptible, no_wait_reserve, no_wait_gpu);
771fe6b9
JG
310 if (unlikely(r)) {
311 return r;
312 }
df67bed9
DA
313
314 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
315 if (unlikely(r)) {
316 goto out_cleanup;
317 }
318
771fe6b9
JG
319 r = ttm_tt_bind(bo->ttm, &tmp_mem);
320 if (unlikely(r)) {
321 goto out_cleanup;
322 }
9d87fa21 323 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
771fe6b9
JG
324 if (unlikely(r)) {
325 goto out_cleanup;
326 }
9d87fa21 327 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9 328out_cleanup:
42311ff9 329 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
330 return r;
331}
332
333static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
9d87fa21
JG
334 bool evict, bool interruptible,
335 bool no_wait_reserve, bool no_wait_gpu,
771fe6b9
JG
336 struct ttm_mem_reg *new_mem)
337{
338 struct radeon_device *rdev;
339 struct ttm_mem_reg *old_mem = &bo->mem;
340 struct ttm_mem_reg tmp_mem;
312ea8da
JG
341 struct ttm_placement placement;
342 u32 placements;
771fe6b9
JG
343 int r;
344
345 rdev = radeon_get_rdev(bo->bdev);
346 tmp_mem = *new_mem;
347 tmp_mem.mm_node = NULL;
312ea8da
JG
348 placement.fpfn = 0;
349 placement.lpfn = 0;
350 placement.num_placement = 1;
351 placement.placement = &placements;
352 placement.num_busy_placement = 1;
353 placement.busy_placement = &placements;
354 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
9d87fa21 355 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
771fe6b9
JG
356 if (unlikely(r)) {
357 return r;
358 }
9d87fa21 359 r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
771fe6b9
JG
360 if (unlikely(r)) {
361 goto out_cleanup;
362 }
9d87fa21 363 r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
771fe6b9
JG
364 if (unlikely(r)) {
365 goto out_cleanup;
366 }
367out_cleanup:
42311ff9 368 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
369 return r;
370}
371
372static int radeon_bo_move(struct ttm_buffer_object *bo,
9d87fa21
JG
373 bool evict, bool interruptible,
374 bool no_wait_reserve, bool no_wait_gpu,
375 struct ttm_mem_reg *new_mem)
771fe6b9
JG
376{
377 struct radeon_device *rdev;
378 struct ttm_mem_reg *old_mem = &bo->mem;
379 int r;
380
381 rdev = radeon_get_rdev(bo->bdev);
382 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
383 radeon_move_null(bo, new_mem);
384 return 0;
385 }
386 if ((old_mem->mem_type == TTM_PL_TT &&
387 new_mem->mem_type == TTM_PL_SYSTEM) ||
388 (old_mem->mem_type == TTM_PL_SYSTEM &&
389 new_mem->mem_type == TTM_PL_TT)) {
af901ca1 390 /* bind is enough */
771fe6b9
JG
391 radeon_move_null(bo, new_mem);
392 return 0;
393 }
3ce0a23d 394 if (!rdev->cp.ready || rdev->asic->copy == NULL) {
771fe6b9 395 /* use memcpy */
1ab2e105 396 goto memcpy;
771fe6b9
JG
397 }
398
399 if (old_mem->mem_type == TTM_PL_VRAM &&
400 new_mem->mem_type == TTM_PL_SYSTEM) {
1ab2e105 401 r = radeon_move_vram_ram(bo, evict, interruptible,
9d87fa21 402 no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9
JG
403 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
404 new_mem->mem_type == TTM_PL_VRAM) {
1ab2e105 405 r = radeon_move_ram_vram(bo, evict, interruptible,
9d87fa21 406 no_wait_reserve, no_wait_gpu, new_mem);
771fe6b9 407 } else {
9d87fa21 408 r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
771fe6b9 409 }
1ab2e105
MD
410
411 if (r) {
412memcpy:
9d87fa21 413 r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
1ab2e105 414 }
771fe6b9
JG
415 return r;
416}
417
0a2d50e3
JG
418static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
419{
420 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
421 struct radeon_device *rdev = radeon_get_rdev(bdev);
422
423 mem->bus.addr = NULL;
424 mem->bus.offset = 0;
425 mem->bus.size = mem->num_pages << PAGE_SHIFT;
426 mem->bus.base = 0;
427 mem->bus.is_iomem = false;
428 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
429 return -EINVAL;
430 switch (mem->mem_type) {
431 case TTM_PL_SYSTEM:
432 /* system memory */
433 return 0;
434 case TTM_PL_TT:
435#if __OS_HAS_AGP
436 if (rdev->flags & RADEON_IS_AGP) {
437 /* RADEON_IS_AGP is set only if AGP is active */
438 mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
439 mem->bus.base = rdev->mc.agp_base;
365048ff 440 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
0a2d50e3
JG
441 }
442#endif
443 break;
444 case TTM_PL_VRAM:
445 mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
446 /* check if it's visible */
447 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
448 return -EINVAL;
449 mem->bus.base = rdev->mc.aper_base;
450 mem->bus.is_iomem = true;
451 break;
452 default:
453 return -EINVAL;
454 }
455 return 0;
456}
457
458static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
459{
460}
461
771fe6b9
JG
462static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
463 bool lazy, bool interruptible)
464{
465 return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
466}
467
468static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
469{
470 return 0;
471}
472
473static void radeon_sync_obj_unref(void **sync_obj)
474{
475 radeon_fence_unref((struct radeon_fence **)sync_obj);
476}
477
478static void *radeon_sync_obj_ref(void *sync_obj)
479{
480 return radeon_fence_ref((struct radeon_fence *)sync_obj);
481}
482
483static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
484{
485 return radeon_fence_signaled((struct radeon_fence *)sync_obj);
486}
487
488static struct ttm_bo_driver radeon_bo_driver = {
771fe6b9
JG
489 .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
490 .invalidate_caches = &radeon_invalidate_caches,
491 .init_mem_type = &radeon_init_mem_type,
492 .evict_flags = &radeon_evict_flags,
493 .move = &radeon_bo_move,
494 .verify_access = &radeon_verify_access,
495 .sync_obj_signaled = &radeon_sync_obj_signaled,
496 .sync_obj_wait = &radeon_sync_obj_wait,
497 .sync_obj_flush = &radeon_sync_obj_flush,
498 .sync_obj_unref = &radeon_sync_obj_unref,
499 .sync_obj_ref = &radeon_sync_obj_ref,
e024e110
DA
500 .move_notify = &radeon_bo_move_notify,
501 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
0a2d50e3
JG
502 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
503 .io_mem_free = &radeon_ttm_io_mem_free,
771fe6b9
JG
504};
505
506int radeon_ttm_init(struct radeon_device *rdev)
507{
508 int r;
509
510 r = radeon_ttm_global_init(rdev);
511 if (r) {
512 return r;
513 }
514 /* No others user of address space so set it to 0 */
515 r = ttm_bo_device_init(&rdev->mman.bdev,
a987fcaa 516 rdev->mman.bo_global_ref.ref.object,
ad49f501
DA
517 &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
518 rdev->need_dma32);
771fe6b9
JG
519 if (r) {
520 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
521 return r;
522 }
0a0c7596 523 rdev->mman.initialized = true;
4c788679 524 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
312ea8da 525 rdev->mc.real_vram_size >> PAGE_SHIFT);
771fe6b9
JG
526 if (r) {
527 DRM_ERROR("Failed initializing VRAM heap.\n");
528 return r;
529 }
4c788679
JG
530 r = radeon_bo_create(rdev, NULL, 256 * 1024, true,
531 RADEON_GEM_DOMAIN_VRAM,
532 &rdev->stollen_vga_memory);
771fe6b9
JG
533 if (r) {
534 return r;
535 }
4c788679
JG
536 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
537 if (r)
538 return r;
539 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
540 radeon_bo_unreserve(rdev->stollen_vga_memory);
771fe6b9 541 if (r) {
4c788679 542 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
543 return r;
544 }
545 DRM_INFO("radeon: %uM of VRAM memory ready\n",
3ce0a23d 546 (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
4c788679 547 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
312ea8da 548 rdev->mc.gtt_size >> PAGE_SHIFT);
771fe6b9
JG
549 if (r) {
550 DRM_ERROR("Failed initializing GTT heap.\n");
551 return r;
552 }
553 DRM_INFO("radeon: %uM of GTT memory ready.\n",
3ce0a23d 554 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
771fe6b9
JG
555 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
556 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
557 }
fa8a1238
DA
558
559 r = radeon_ttm_debugfs_init(rdev);
560 if (r) {
561 DRM_ERROR("Failed to init debugfs\n");
562 return r;
563 }
771fe6b9
JG
564 return 0;
565}
566
567void radeon_ttm_fini(struct radeon_device *rdev)
568{
4c788679
JG
569 int r;
570
0a0c7596
JG
571 if (!rdev->mman.initialized)
572 return;
771fe6b9 573 if (rdev->stollen_vga_memory) {
4c788679
JG
574 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
575 if (r == 0) {
576 radeon_bo_unpin(rdev->stollen_vga_memory);
577 radeon_bo_unreserve(rdev->stollen_vga_memory);
578 }
579 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
580 }
581 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
582 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
583 ttm_bo_device_release(&rdev->mman.bdev);
584 radeon_gart_fini(rdev);
585 radeon_ttm_global_fini(rdev);
0a0c7596 586 rdev->mman.initialized = false;
771fe6b9
JG
587 DRM_INFO("radeon: ttm finalized\n");
588}
589
590static struct vm_operations_struct radeon_ttm_vm_ops;
f0f37e2f 591static const struct vm_operations_struct *ttm_vm_ops = NULL;
771fe6b9
JG
592
593static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
594{
595 struct ttm_buffer_object *bo;
5876dd24 596 struct radeon_device *rdev;
771fe6b9
JG
597 int r;
598
5876dd24 599 bo = (struct ttm_buffer_object *)vma->vm_private_data;
771fe6b9
JG
600 if (bo == NULL) {
601 return VM_FAULT_NOPAGE;
602 }
5876dd24
MG
603 rdev = radeon_get_rdev(bo->bdev);
604 mutex_lock(&rdev->vram_mutex);
771fe6b9 605 r = ttm_vm_ops->fault(vma, vmf);
5876dd24 606 mutex_unlock(&rdev->vram_mutex);
771fe6b9
JG
607 return r;
608}
609
610int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
611{
612 struct drm_file *file_priv;
613 struct radeon_device *rdev;
614 int r;
615
616 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
617 return drm_mmap(filp, vma);
618 }
619
620 file_priv = (struct drm_file *)filp->private_data;
621 rdev = file_priv->minor->dev->dev_private;
622 if (rdev == NULL) {
623 return -EINVAL;
624 }
625 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
626 if (unlikely(r != 0)) {
627 return r;
628 }
629 if (unlikely(ttm_vm_ops == NULL)) {
630 ttm_vm_ops = vma->vm_ops;
631 radeon_ttm_vm_ops = *ttm_vm_ops;
632 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
633 }
634 vma->vm_ops = &radeon_ttm_vm_ops;
635 return 0;
636}
637
638
639/*
640 * TTM backend functions.
641 */
642struct radeon_ttm_backend {
643 struct ttm_backend backend;
644 struct radeon_device *rdev;
645 unsigned long num_pages;
646 struct page **pages;
647 struct page *dummy_read_page;
648 bool populated;
649 bool bound;
650 unsigned offset;
651};
652
653static int radeon_ttm_backend_populate(struct ttm_backend *backend,
654 unsigned long num_pages,
655 struct page **pages,
656 struct page *dummy_read_page)
657{
658 struct radeon_ttm_backend *gtt;
659
660 gtt = container_of(backend, struct radeon_ttm_backend, backend);
661 gtt->pages = pages;
662 gtt->num_pages = num_pages;
663 gtt->dummy_read_page = dummy_read_page;
664 gtt->populated = true;
665 return 0;
666}
667
668static void radeon_ttm_backend_clear(struct ttm_backend *backend)
669{
670 struct radeon_ttm_backend *gtt;
671
672 gtt = container_of(backend, struct radeon_ttm_backend, backend);
673 gtt->pages = NULL;
674 gtt->num_pages = 0;
675 gtt->dummy_read_page = NULL;
676 gtt->populated = false;
677 gtt->bound = false;
678}
679
680
681static int radeon_ttm_backend_bind(struct ttm_backend *backend,
682 struct ttm_mem_reg *bo_mem)
683{
684 struct radeon_ttm_backend *gtt;
685 int r;
686
687 gtt = container_of(backend, struct radeon_ttm_backend, backend);
688 gtt->offset = bo_mem->mm_node->start << PAGE_SHIFT;
689 if (!gtt->num_pages) {
690 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", gtt->num_pages, bo_mem, backend);
691 }
692 r = radeon_gart_bind(gtt->rdev, gtt->offset,
693 gtt->num_pages, gtt->pages);
694 if (r) {
695 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
696 gtt->num_pages, gtt->offset);
697 return r;
698 }
699 gtt->bound = true;
700 return 0;
701}
702
703static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
704{
705 struct radeon_ttm_backend *gtt;
706
707 gtt = container_of(backend, struct radeon_ttm_backend, backend);
708 radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
709 gtt->bound = false;
710 return 0;
711}
712
713static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
714{
715 struct radeon_ttm_backend *gtt;
716
717 gtt = container_of(backend, struct radeon_ttm_backend, backend);
718 if (gtt->bound) {
719 radeon_ttm_backend_unbind(backend);
720 }
721 kfree(gtt);
722}
723
724static struct ttm_backend_func radeon_backend_func = {
725 .populate = &radeon_ttm_backend_populate,
726 .clear = &radeon_ttm_backend_clear,
727 .bind = &radeon_ttm_backend_bind,
728 .unbind = &radeon_ttm_backend_unbind,
729 .destroy = &radeon_ttm_backend_destroy,
730};
731
732struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
733{
734 struct radeon_ttm_backend *gtt;
735
736 gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
737 if (gtt == NULL) {
738 return NULL;
739 }
740 gtt->backend.bdev = &rdev->mman.bdev;
741 gtt->backend.flags = 0;
742 gtt->backend.func = &radeon_backend_func;
743 gtt->rdev = rdev;
744 gtt->pages = NULL;
745 gtt->num_pages = 0;
746 gtt->dummy_read_page = NULL;
747 gtt->populated = false;
748 gtt->bound = false;
749 return &gtt->backend;
750}
fa8a1238
DA
751
752#define RADEON_DEBUGFS_MEM_TYPES 2
753
fa8a1238
DA
754#if defined(CONFIG_DEBUG_FS)
755static int radeon_mm_dump_table(struct seq_file *m, void *data)
756{
757 struct drm_info_node *node = (struct drm_info_node *)m->private;
758 struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
759 struct drm_device *dev = node->minor->dev;
760 struct radeon_device *rdev = dev->dev_private;
761 int ret;
762 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
763
764 spin_lock(&glob->lru_lock);
765 ret = drm_mm_dump_table(m, mm);
766 spin_unlock(&glob->lru_lock);
767 return ret;
768}
769#endif
770
771static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
772{
f4e45d02 773#if defined(CONFIG_DEBUG_FS)
8d7cddcd
PN
774 static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES+1];
775 static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES+1][32];
fa8a1238
DA
776 unsigned i;
777
fa8a1238
DA
778 for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
779 if (i == 0)
780 sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
781 else
782 sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
783 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
784 radeon_mem_types_list[i].show = &radeon_mm_dump_table;
785 radeon_mem_types_list[i].driver_features = 0;
786 if (i == 0)
787 radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_VRAM].manager;
788 else
789 radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_TT].manager;
790
791 }
8d7cddcd
PN
792 /* Add ttm page pool to debugfs */
793 sprintf(radeon_mem_types_names[i], "ttm_page_pool");
794 radeon_mem_types_list[i].name = radeon_mem_types_names[i];
795 radeon_mem_types_list[i].show = &ttm_page_alloc_debugfs;
796 radeon_mem_types_list[i].driver_features = 0;
797 radeon_mem_types_list[i].data = NULL;
798 return radeon_debugfs_add_files(rdev, radeon_mem_types_list, RADEON_DEBUGFS_MEM_TYPES+1);
fa8a1238
DA
799
800#endif
801 return 0;
802}