Commit | Line | Data |
---|---|---|
771fe6b9 JG |
1 | /* |
2 | * Copyright 2008 Advanced Micro Devices, Inc. | |
3 | * Copyright 2008 Red Hat Inc. | |
4 | * Copyright 2009 Jerome Glisse. | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a | |
7 | * copy of this software and associated documentation files (the "Software"), | |
8 | * to deal in the Software without restriction, including without limitation | |
9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
10 | * and/or sell copies of the Software, and to permit persons to whom the | |
11 | * Software is furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | |
20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | |
21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | |
22 | * OTHER DEALINGS IN THE SOFTWARE. | |
23 | * | |
24 | * Authors: Dave Airlie | |
25 | * Alex Deucher | |
26 | * Jerome Glisse | |
c507f7ef | 27 | * Christian König |
771fe6b9 JG |
28 | */ |
29 | #include <linux/seq_file.h> | |
5a0e3ad6 | 30 | #include <linux/slab.h> |
760285e7 DH |
31 | #include <drm/drmP.h> |
32 | #include <drm/radeon_drm.h> | |
771fe6b9 JG |
33 | #include "radeon_reg.h" |
34 | #include "radeon.h" | |
35 | #include "atom.h" | |
36 | ||
c507f7ef | 37 | /* |
75923280 AD |
38 | * IB |
39 | * IBs (Indirect Buffers) and areas of GPU accessible memory where | |
40 | * commands are stored. You can put a pointer to the IB in the | |
41 | * command ring and the hw will fetch the commands from the IB | |
42 | * and execute them. Generally userspace acceleration drivers | |
43 | * produce command buffers which are send to the kernel and | |
44 | * put in IBs for execution by the requested ring. | |
c507f7ef | 45 | */ |
1109ca09 | 46 | static int radeon_debugfs_sa_init(struct radeon_device *rdev); |
771fe6b9 | 47 | |
75923280 AD |
48 | /** |
49 | * radeon_ib_get - request an IB (Indirect Buffer) | |
50 | * | |
51 | * @rdev: radeon_device pointer | |
52 | * @ring: ring index the IB is associated with | |
53 | * @ib: IB object returned | |
54 | * @size: requested IB size | |
55 | * | |
56 | * Request an IB (all asics). IBs are allocated using the | |
57 | * suballocator. | |
58 | * Returns 0 on success, error on failure. | |
59 | */ | |
69e130a6 | 60 | int radeon_ib_get(struct radeon_device *rdev, int ring, |
4bf3dd92 CK |
61 | struct radeon_ib *ib, struct radeon_vm *vm, |
62 | unsigned size) | |
771fe6b9 | 63 | { |
1654b817 | 64 | int r; |
b15ba512 | 65 | |
f2e39221 | 66 | r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true); |
c507f7ef JG |
67 | if (r) { |
68 | dev_err(rdev->dev, "failed to get a new IB (%d)\n", r); | |
c507f7ef | 69 | return r; |
b15ba512 | 70 | } |
c507f7ef | 71 | |
220907d9 CK |
72 | r = radeon_semaphore_create(rdev, &ib->semaphore); |
73 | if (r) { | |
74 | return r; | |
75 | } | |
76 | ||
876dc9f3 CK |
77 | ib->ring = ring; |
78 | ib->fence = NULL; | |
f2e39221 | 79 | ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo); |
4bf3dd92 CK |
80 | ib->vm = vm; |
81 | if (vm) { | |
ca19f21e CK |
82 | /* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address |
83 | * space and soffset is the offset inside the pool bo | |
4bf3dd92 | 84 | */ |
ca19f21e | 85 | ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET; |
4bf3dd92 CK |
86 | } else { |
87 | ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo); | |
88 | } | |
f2e39221 | 89 | ib->is_const_ib = false; |
c507f7ef JG |
90 | |
91 | return 0; | |
771fe6b9 JG |
92 | } |
93 | ||
75923280 AD |
94 | /** |
95 | * radeon_ib_free - free an IB (Indirect Buffer) | |
96 | * | |
97 | * @rdev: radeon_device pointer | |
98 | * @ib: IB object to free | |
99 | * | |
100 | * Free an IB (all asics). | |
101 | */ | |
f2e39221 | 102 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib) |
771fe6b9 | 103 | { |
220907d9 | 104 | radeon_semaphore_free(rdev, &ib->semaphore, ib->fence); |
f2e39221 JG |
105 | radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence); |
106 | radeon_fence_unref(&ib->fence); | |
771fe6b9 JG |
107 | } |
108 | ||
75923280 AD |
109 | /** |
110 | * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring | |
111 | * | |
112 | * @rdev: radeon_device pointer | |
113 | * @ib: IB object to schedule | |
114 | * @const_ib: Const IB to schedule (SI only) | |
115 | * | |
116 | * Schedule an IB on the associated ring (all asics). | |
117 | * Returns 0 on success, error on failure. | |
118 | * | |
119 | * On SI, there are two parallel engines fed from the primary ring, | |
120 | * the CE (Constant Engine) and the DE (Drawing Engine). Since | |
121 | * resource descriptors have moved to memory, the CE allows you to | |
122 | * prime the caches while the DE is updating register state so that | |
123 | * the resource descriptors will be already in cache when the draw is | |
124 | * processed. To accomplish this, the userspace driver submits two | |
125 | * IBs, one for the CE and one for the DE. If there is a CE IB (called | |
126 | * a CONST_IB), it will be put on the ring prior to the DE IB. Prior | |
127 | * to SI there was just a DE IB. | |
128 | */ | |
4ef72566 CK |
129 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib, |
130 | struct radeon_ib *const_ib) | |
771fe6b9 | 131 | { |
876dc9f3 | 132 | struct radeon_ring *ring = &rdev->ring[ib->ring]; |
1654b817 | 133 | int r = 0; |
771fe6b9 | 134 | |
e32eb50d | 135 | if (!ib->length_dw || !ring->ready) { |
771fe6b9 | 136 | /* TODO: Nothings in the ib we should report. */ |
c507f7ef | 137 | dev_err(rdev->dev, "couldn't schedule ib\n"); |
771fe6b9 JG |
138 | return -EINVAL; |
139 | } | |
ecb114a1 | 140 | |
6cdf6585 | 141 | /* 64 dwords should be enough for fence too */ |
8f53492f | 142 | r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_SYNCS * 8); |
771fe6b9 | 143 | if (r) { |
c507f7ef | 144 | dev_err(rdev->dev, "scheduling IB failed (%d).\n", r); |
771fe6b9 JG |
145 | return r; |
146 | } | |
1654b817 CK |
147 | |
148 | /* sync with other rings */ | |
149 | r = radeon_semaphore_sync_rings(rdev, ib->semaphore, ib->ring); | |
150 | if (r) { | |
151 | dev_err(rdev->dev, "failed to sync rings (%d)\n", r); | |
152 | radeon_ring_unlock_undo(rdev, ring); | |
153 | return r; | |
220907d9 | 154 | } |
1654b817 | 155 | |
9b40e5d8 | 156 | /* if we can't remember our last VM flush then flush now! */ |
466476df JG |
157 | /* XXX figure out why we have to flush for every IB */ |
158 | if (ib->vm /*&& !ib->vm->last_flush*/) { | |
498522b4 | 159 | radeon_ring_vm_flush(rdev, ib->ring, ib->vm); |
9b40e5d8 | 160 | } |
4ef72566 CK |
161 | if (const_ib) { |
162 | radeon_ring_ib_execute(rdev, const_ib->ring, const_ib); | |
163 | radeon_semaphore_free(rdev, &const_ib->semaphore, NULL); | |
164 | } | |
876dc9f3 CK |
165 | radeon_ring_ib_execute(rdev, ib->ring, ib); |
166 | r = radeon_fence_emit(rdev, &ib->fence, ib->ring); | |
167 | if (r) { | |
168 | dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r); | |
169 | radeon_ring_unlock_undo(rdev, ring); | |
170 | return r; | |
171 | } | |
4ef72566 CK |
172 | if (const_ib) { |
173 | const_ib->fence = radeon_fence_ref(ib->fence); | |
174 | } | |
9b40e5d8 CK |
175 | /* we just flushed the VM, remember that */ |
176 | if (ib->vm && !ib->vm->last_flush) { | |
177 | ib->vm->last_flush = radeon_fence_ref(ib->fence); | |
178 | } | |
e32eb50d | 179 | radeon_ring_unlock_commit(rdev, ring); |
771fe6b9 JG |
180 | return 0; |
181 | } | |
182 | ||
75923280 AD |
183 | /** |
184 | * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool | |
185 | * | |
186 | * @rdev: radeon_device pointer | |
187 | * | |
188 | * Initialize the suballocator to manage a pool of memory | |
189 | * for use as IBs (all asics). | |
190 | * Returns 0 on success, error on failure. | |
191 | */ | |
771fe6b9 JG |
192 | int radeon_ib_pool_init(struct radeon_device *rdev) |
193 | { | |
c507f7ef | 194 | int r; |
771fe6b9 | 195 | |
c507f7ef | 196 | if (rdev->ib_pool_ready) { |
d54fbd49 JG |
197 | return 0; |
198 | } | |
c507f7ef | 199 | r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo, |
c3b7fe8b | 200 | RADEON_IB_POOL_SIZE*64*1024, |
6c4f978b | 201 | RADEON_GPU_PAGE_SIZE, |
c3b7fe8b CK |
202 | RADEON_GEM_DOMAIN_GTT); |
203 | if (r) { | |
c3b7fe8b CK |
204 | return r; |
205 | } | |
2898c348 CK |
206 | |
207 | r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo); | |
208 | if (r) { | |
209 | return r; | |
210 | } | |
211 | ||
c507f7ef JG |
212 | rdev->ib_pool_ready = true; |
213 | if (radeon_debugfs_sa_init(rdev)) { | |
214 | dev_err(rdev->dev, "failed to register debugfs file for SA\n"); | |
771fe6b9 | 215 | } |
b15ba512 | 216 | return 0; |
771fe6b9 JG |
217 | } |
218 | ||
75923280 AD |
219 | /** |
220 | * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool | |
221 | * | |
222 | * @rdev: radeon_device pointer | |
223 | * | |
224 | * Tear down the suballocator managing the pool of memory | |
225 | * for use as IBs (all asics). | |
226 | */ | |
771fe6b9 JG |
227 | void radeon_ib_pool_fini(struct radeon_device *rdev) |
228 | { | |
c507f7ef | 229 | if (rdev->ib_pool_ready) { |
2898c348 | 230 | radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo); |
c507f7ef JG |
231 | radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo); |
232 | rdev->ib_pool_ready = false; | |
771fe6b9 | 233 | } |
771fe6b9 JG |
234 | } |
235 | ||
75923280 AD |
236 | /** |
237 | * radeon_ib_ring_tests - test IBs on the rings | |
238 | * | |
239 | * @rdev: radeon_device pointer | |
240 | * | |
241 | * Test an IB (Indirect Buffer) on each ring. | |
242 | * If the test fails, disable the ring. | |
243 | * Returns 0 on success, error if the primary GFX ring | |
244 | * IB test fails. | |
245 | */ | |
7bd560e8 CK |
246 | int radeon_ib_ring_tests(struct radeon_device *rdev) |
247 | { | |
248 | unsigned i; | |
249 | int r; | |
250 | ||
251 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { | |
252 | struct radeon_ring *ring = &rdev->ring[i]; | |
253 | ||
254 | if (!ring->ready) | |
255 | continue; | |
256 | ||
257 | r = radeon_ib_test(rdev, i, ring); | |
258 | if (r) { | |
259 | ring->ready = false; | |
260 | ||
261 | if (i == RADEON_RING_TYPE_GFX_INDEX) { | |
262 | /* oh, oh, that's really bad */ | |
263 | DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r); | |
264 | rdev->accel_working = false; | |
265 | return r; | |
266 | ||
267 | } else { | |
268 | /* still not good, but we can live with it */ | |
269 | DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r); | |
270 | } | |
271 | } | |
272 | } | |
273 | return 0; | |
274 | } | |
275 | ||
771fe6b9 | 276 | /* |
75923280 AD |
277 | * Rings |
278 | * Most engines on the GPU are fed via ring buffers. Ring | |
279 | * buffers are areas of GPU accessible memory that the host | |
280 | * writes commands into and the GPU reads commands out of. | |
281 | * There is a rptr (read pointer) that determines where the | |
282 | * GPU is currently reading, and a wptr (write pointer) | |
283 | * which determines where the host has written. When the | |
284 | * pointers are equal, the ring is idle. When the host | |
285 | * writes commands to the ring buffer, it increments the | |
286 | * wptr. The GPU then starts fetching commands and executes | |
287 | * them until the pointers are equal again. | |
771fe6b9 | 288 | */ |
1109ca09 | 289 | static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring); |
c507f7ef | 290 | |
75923280 AD |
291 | /** |
292 | * radeon_ring_write - write a value to the ring | |
293 | * | |
294 | * @ring: radeon_ring structure holding ring information | |
295 | * @v: dword (dw) value to write | |
296 | * | |
297 | * Write a value to the requested ring buffer (all asics). | |
298 | */ | |
c507f7ef JG |
299 | void radeon_ring_write(struct radeon_ring *ring, uint32_t v) |
300 | { | |
301 | #if DRM_DEBUG_CODE | |
302 | if (ring->count_dw <= 0) { | |
8ad33cdf | 303 | DRM_ERROR("radeon: writing more dwords to the ring than expected!\n"); |
c507f7ef JG |
304 | } |
305 | #endif | |
306 | ring->ring[ring->wptr++] = v; | |
307 | ring->wptr &= ring->ptr_mask; | |
308 | ring->count_dw--; | |
309 | ring->ring_free_dw--; | |
310 | } | |
311 | ||
75923280 AD |
312 | /** |
313 | * radeon_ring_supports_scratch_reg - check if the ring supports | |
314 | * writing to scratch registers | |
315 | * | |
316 | * @rdev: radeon_device pointer | |
317 | * @ring: radeon_ring structure holding ring information | |
318 | * | |
319 | * Check if a specific ring supports writing to scratch registers (all asics). | |
320 | * Returns true if the ring supports writing to scratch regs, false if not. | |
321 | */ | |
89d35807 AD |
322 | bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev, |
323 | struct radeon_ring *ring) | |
324 | { | |
325 | switch (ring->idx) { | |
326 | case RADEON_RING_TYPE_GFX_INDEX: | |
327 | case CAYMAN_RING_TYPE_CP1_INDEX: | |
328 | case CAYMAN_RING_TYPE_CP2_INDEX: | |
329 | return true; | |
330 | default: | |
331 | return false; | |
332 | } | |
333 | } | |
334 | ||
75923280 AD |
335 | /** |
336 | * radeon_ring_free_size - update the free size | |
337 | * | |
338 | * @rdev: radeon_device pointer | |
339 | * @ring: radeon_ring structure holding ring information | |
340 | * | |
341 | * Update the free dw slots in the ring buffer (all asics). | |
342 | */ | |
e32eb50d | 343 | void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring) |
771fe6b9 | 344 | { |
f93bdefe | 345 | ring->rptr = radeon_ring_get_rptr(rdev, ring); |
771fe6b9 | 346 | /* This works because ring_size is a power of 2 */ |
e32eb50d CK |
347 | ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4)); |
348 | ring->ring_free_dw -= ring->wptr; | |
349 | ring->ring_free_dw &= ring->ptr_mask; | |
350 | if (!ring->ring_free_dw) { | |
351 | ring->ring_free_dw = ring->ring_size / 4; | |
771fe6b9 JG |
352 | } |
353 | } | |
354 | ||
75923280 AD |
355 | /** |
356 | * radeon_ring_alloc - allocate space on the ring buffer | |
357 | * | |
358 | * @rdev: radeon_device pointer | |
359 | * @ring: radeon_ring structure holding ring information | |
360 | * @ndw: number of dwords to allocate in the ring buffer | |
361 | * | |
362 | * Allocate @ndw dwords in the ring buffer (all asics). | |
363 | * Returns 0 on success, error on failure. | |
364 | */ | |
e32eb50d | 365 | int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) |
771fe6b9 JG |
366 | { |
367 | int r; | |
368 | ||
fd5d93a0 AD |
369 | /* make sure we aren't trying to allocate more space than there is on the ring */ |
370 | if (ndw > (ring->ring_size / 4)) | |
371 | return -ENOMEM; | |
771fe6b9 JG |
372 | /* Align requested size with padding so unlock_commit can |
373 | * pad safely */ | |
8444d5c6 JG |
374 | radeon_ring_free_size(rdev, ring); |
375 | if (ring->ring_free_dw == (ring->ring_size / 4)) { | |
376 | /* This is an empty ring update lockup info to avoid | |
377 | * false positive. | |
378 | */ | |
379 | radeon_ring_lockup_update(ring); | |
380 | } | |
e32eb50d CK |
381 | ndw = (ndw + ring->align_mask) & ~ring->align_mask; |
382 | while (ndw > (ring->ring_free_dw - 1)) { | |
383 | radeon_ring_free_size(rdev, ring); | |
384 | if (ndw < ring->ring_free_dw) { | |
771fe6b9 JG |
385 | break; |
386 | } | |
8b25ed34 | 387 | r = radeon_fence_wait_next_locked(rdev, ring->idx); |
91700f3c | 388 | if (r) |
771fe6b9 | 389 | return r; |
771fe6b9 | 390 | } |
e32eb50d CK |
391 | ring->count_dw = ndw; |
392 | ring->wptr_old = ring->wptr; | |
771fe6b9 JG |
393 | return 0; |
394 | } | |
395 | ||
75923280 AD |
396 | /** |
397 | * radeon_ring_lock - lock the ring and allocate space on it | |
398 | * | |
399 | * @rdev: radeon_device pointer | |
400 | * @ring: radeon_ring structure holding ring information | |
401 | * @ndw: number of dwords to allocate in the ring buffer | |
402 | * | |
403 | * Lock the ring and allocate @ndw dwords in the ring buffer | |
404 | * (all asics). | |
405 | * Returns 0 on success, error on failure. | |
406 | */ | |
e32eb50d | 407 | int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) |
91700f3c MG |
408 | { |
409 | int r; | |
410 | ||
d6999bc7 | 411 | mutex_lock(&rdev->ring_lock); |
e32eb50d | 412 | r = radeon_ring_alloc(rdev, ring, ndw); |
91700f3c | 413 | if (r) { |
d6999bc7 | 414 | mutex_unlock(&rdev->ring_lock); |
91700f3c MG |
415 | return r; |
416 | } | |
417 | return 0; | |
418 | } | |
419 | ||
75923280 AD |
420 | /** |
421 | * radeon_ring_commit - tell the GPU to execute the new | |
422 | * commands on the ring buffer | |
423 | * | |
424 | * @rdev: radeon_device pointer | |
425 | * @ring: radeon_ring structure holding ring information | |
426 | * | |
427 | * Update the wptr (write pointer) to tell the GPU to | |
428 | * execute new commands on the ring buffer (all asics). | |
429 | */ | |
e32eb50d | 430 | void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring) |
771fe6b9 | 431 | { |
771fe6b9 | 432 | /* We pad to match fetch size */ |
07a71330 | 433 | while (ring->wptr & ring->align_mask) { |
78c5560a | 434 | radeon_ring_write(ring, ring->nop); |
771fe6b9 | 435 | } |
85b2331b | 436 | mb(); |
f93bdefe | 437 | radeon_ring_set_wptr(rdev, ring); |
91700f3c MG |
438 | } |
439 | ||
75923280 AD |
440 | /** |
441 | * radeon_ring_unlock_commit - tell the GPU to execute the new | |
442 | * commands on the ring buffer and unlock it | |
443 | * | |
444 | * @rdev: radeon_device pointer | |
445 | * @ring: radeon_ring structure holding ring information | |
446 | * | |
447 | * Call radeon_ring_commit() then unlock the ring (all asics). | |
448 | */ | |
e32eb50d | 449 | void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring) |
91700f3c | 450 | { |
e32eb50d | 451 | radeon_ring_commit(rdev, ring); |
d6999bc7 | 452 | mutex_unlock(&rdev->ring_lock); |
771fe6b9 JG |
453 | } |
454 | ||
75923280 AD |
455 | /** |
456 | * radeon_ring_undo - reset the wptr | |
457 | * | |
458 | * @ring: radeon_ring structure holding ring information | |
459 | * | |
501f9d4c | 460 | * Reset the driver's copy of the wptr (all asics). |
75923280 | 461 | */ |
d6999bc7 | 462 | void radeon_ring_undo(struct radeon_ring *ring) |
771fe6b9 | 463 | { |
e32eb50d | 464 | ring->wptr = ring->wptr_old; |
d6999bc7 CK |
465 | } |
466 | ||
75923280 AD |
467 | /** |
468 | * radeon_ring_unlock_undo - reset the wptr and unlock the ring | |
469 | * | |
470 | * @ring: radeon_ring structure holding ring information | |
471 | * | |
472 | * Call radeon_ring_undo() then unlock the ring (all asics). | |
473 | */ | |
d6999bc7 CK |
474 | void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring) |
475 | { | |
476 | radeon_ring_undo(ring); | |
477 | mutex_unlock(&rdev->ring_lock); | |
771fe6b9 JG |
478 | } |
479 | ||
75923280 AD |
480 | /** |
481 | * radeon_ring_force_activity - add some nop packets to the ring | |
482 | * | |
483 | * @rdev: radeon_device pointer | |
484 | * @ring: radeon_ring structure holding ring information | |
485 | * | |
486 | * Add some nop packets to the ring to force activity (all asics). | |
487 | * Used for lockup detection to see if the rptr is advancing. | |
488 | */ | |
7b9ef16b CK |
489 | void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring) |
490 | { | |
491 | int r; | |
492 | ||
7b9ef16b CK |
493 | radeon_ring_free_size(rdev, ring); |
494 | if (ring->rptr == ring->wptr) { | |
495 | r = radeon_ring_alloc(rdev, ring, 1); | |
496 | if (!r) { | |
497 | radeon_ring_write(ring, ring->nop); | |
498 | radeon_ring_commit(rdev, ring); | |
499 | } | |
500 | } | |
7b9ef16b CK |
501 | } |
502 | ||
75923280 | 503 | /** |
501f9d4c | 504 | * radeon_ring_lockup_update - update lockup variables |
75923280 AD |
505 | * |
506 | * @ring: radeon_ring structure holding ring information | |
507 | * | |
508 | * Update the last rptr value and timestamp (all asics). | |
509 | */ | |
069211e5 CK |
510 | void radeon_ring_lockup_update(struct radeon_ring *ring) |
511 | { | |
512 | ring->last_rptr = ring->rptr; | |
513 | ring->last_activity = jiffies; | |
514 | } | |
515 | ||
516 | /** | |
517 | * radeon_ring_test_lockup() - check if ring is lockedup by recording information | |
518 | * @rdev: radeon device structure | |
519 | * @ring: radeon_ring structure holding ring information | |
520 | * | |
521 | * We don't need to initialize the lockup tracking information as we will either | |
522 | * have CP rptr to a different value of jiffies wrap around which will force | |
523 | * initialization of the lockup tracking informations. | |
524 | * | |
525 | * A possible false positivie is if we get call after while and last_cp_rptr == | |
526 | * the current CP rptr, even if it's unlikely it might happen. To avoid this | |
527 | * if the elapsed time since last call is bigger than 2 second than we return | |
528 | * false and update the tracking information. Due to this the caller must call | |
529 | * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported | |
530 | * the fencing code should be cautious about that. | |
531 | * | |
532 | * Caller should write to the ring to force CP to do something so we don't get | |
533 | * false positive when CP is just gived nothing to do. | |
534 | * | |
535 | **/ | |
536 | bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring) | |
537 | { | |
538 | unsigned long cjiffies, elapsed; | |
069211e5 CK |
539 | |
540 | cjiffies = jiffies; | |
541 | if (!time_after(cjiffies, ring->last_activity)) { | |
542 | /* likely a wrap around */ | |
543 | radeon_ring_lockup_update(ring); | |
544 | return false; | |
545 | } | |
f93bdefe | 546 | ring->rptr = radeon_ring_get_rptr(rdev, ring); |
069211e5 CK |
547 | if (ring->rptr != ring->last_rptr) { |
548 | /* CP is still working no lockup */ | |
549 | radeon_ring_lockup_update(ring); | |
550 | return false; | |
551 | } | |
552 | elapsed = jiffies_to_msecs(cjiffies - ring->last_activity); | |
3368ff0c | 553 | if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) { |
069211e5 CK |
554 | dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); |
555 | return true; | |
556 | } | |
557 | /* give a chance to the GPU ... */ | |
558 | return false; | |
559 | } | |
560 | ||
55d7c221 CK |
561 | /** |
562 | * radeon_ring_backup - Back up the content of a ring | |
563 | * | |
564 | * @rdev: radeon_device pointer | |
565 | * @ring: the ring we want to back up | |
566 | * | |
567 | * Saves all unprocessed commits from a ring, returns the number of dwords saved. | |
568 | */ | |
569 | unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring, | |
570 | uint32_t **data) | |
571 | { | |
572 | unsigned size, ptr, i; | |
55d7c221 CK |
573 | |
574 | /* just in case lock the ring */ | |
575 | mutex_lock(&rdev->ring_lock); | |
576 | *data = NULL; | |
577 | ||
89d35807 | 578 | if (ring->ring_obj == NULL) { |
55d7c221 CK |
579 | mutex_unlock(&rdev->ring_lock); |
580 | return 0; | |
581 | } | |
582 | ||
583 | /* it doesn't make sense to save anything if all fences are signaled */ | |
8b25ed34 | 584 | if (!radeon_fence_count_emitted(rdev, ring->idx)) { |
55d7c221 CK |
585 | mutex_unlock(&rdev->ring_lock); |
586 | return 0; | |
587 | } | |
588 | ||
589 | /* calculate the number of dw on the ring */ | |
89d35807 AD |
590 | if (ring->rptr_save_reg) |
591 | ptr = RREG32(ring->rptr_save_reg); | |
592 | else if (rdev->wb.enabled) | |
593 | ptr = le32_to_cpu(*ring->next_rptr_cpu_addr); | |
594 | else { | |
595 | /* no way to read back the next rptr */ | |
596 | mutex_unlock(&rdev->ring_lock); | |
597 | return 0; | |
598 | } | |
599 | ||
55d7c221 CK |
600 | size = ring->wptr + (ring->ring_size / 4); |
601 | size -= ptr; | |
602 | size &= ring->ptr_mask; | |
603 | if (size == 0) { | |
604 | mutex_unlock(&rdev->ring_lock); | |
605 | return 0; | |
606 | } | |
607 | ||
608 | /* and then save the content of the ring */ | |
1e179d4e DC |
609 | *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL); |
610 | if (!*data) { | |
611 | mutex_unlock(&rdev->ring_lock); | |
612 | return 0; | |
613 | } | |
55d7c221 CK |
614 | for (i = 0; i < size; ++i) { |
615 | (*data)[i] = ring->ring[ptr++]; | |
616 | ptr &= ring->ptr_mask; | |
617 | } | |
618 | ||
619 | mutex_unlock(&rdev->ring_lock); | |
620 | return size; | |
621 | } | |
622 | ||
623 | /** | |
624 | * radeon_ring_restore - append saved commands to the ring again | |
625 | * | |
626 | * @rdev: radeon_device pointer | |
627 | * @ring: ring to append commands to | |
628 | * @size: number of dwords we want to write | |
629 | * @data: saved commands | |
630 | * | |
631 | * Allocates space on the ring and restore the previously saved commands. | |
632 | */ | |
633 | int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring, | |
634 | unsigned size, uint32_t *data) | |
635 | { | |
636 | int i, r; | |
637 | ||
638 | if (!size || !data) | |
639 | return 0; | |
640 | ||
641 | /* restore the saved ring content */ | |
642 | r = radeon_ring_lock(rdev, ring, size); | |
643 | if (r) | |
644 | return r; | |
645 | ||
646 | for (i = 0; i < size; ++i) { | |
647 | radeon_ring_write(ring, data[i]); | |
648 | } | |
649 | ||
650 | radeon_ring_unlock_commit(rdev, ring); | |
651 | kfree(data); | |
652 | return 0; | |
653 | } | |
654 | ||
75923280 AD |
655 | /** |
656 | * radeon_ring_init - init driver ring struct. | |
657 | * | |
658 | * @rdev: radeon_device pointer | |
659 | * @ring: radeon_ring structure holding ring information | |
660 | * @ring_size: size of the ring | |
661 | * @rptr_offs: offset of the rptr writeback location in the WB buffer | |
75923280 AD |
662 | * @nop: nop packet for this ring |
663 | * | |
664 | * Initialize the driver information for the selected ring (all asics). | |
665 | * Returns 0 on success, error on failure. | |
666 | */ | |
e32eb50d | 667 | int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size, |
ea31bf69 | 668 | unsigned rptr_offs, u32 nop) |
771fe6b9 JG |
669 | { |
670 | int r; | |
671 | ||
e32eb50d CK |
672 | ring->ring_size = ring_size; |
673 | ring->rptr_offs = rptr_offs; | |
78c5560a | 674 | ring->nop = nop; |
771fe6b9 | 675 | /* Allocate ring buffer */ |
e32eb50d CK |
676 | if (ring->ring_obj == NULL) { |
677 | r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true, | |
40f5cf99 AD |
678 | RADEON_GEM_DOMAIN_GTT, |
679 | NULL, &ring->ring_obj); | |
771fe6b9 | 680 | if (r) { |
4c788679 | 681 | dev_err(rdev->dev, "(%d) ring create failed\n", r); |
771fe6b9 JG |
682 | return r; |
683 | } | |
e32eb50d | 684 | r = radeon_bo_reserve(ring->ring_obj, false); |
4c788679 JG |
685 | if (unlikely(r != 0)) |
686 | return r; | |
e32eb50d CK |
687 | r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT, |
688 | &ring->gpu_addr); | |
771fe6b9 | 689 | if (r) { |
e32eb50d | 690 | radeon_bo_unreserve(ring->ring_obj); |
4c788679 | 691 | dev_err(rdev->dev, "(%d) ring pin failed\n", r); |
771fe6b9 JG |
692 | return r; |
693 | } | |
e32eb50d CK |
694 | r = radeon_bo_kmap(ring->ring_obj, |
695 | (void **)&ring->ring); | |
696 | radeon_bo_unreserve(ring->ring_obj); | |
771fe6b9 | 697 | if (r) { |
4c788679 | 698 | dev_err(rdev->dev, "(%d) ring map failed\n", r); |
771fe6b9 JG |
699 | return r; |
700 | } | |
701 | } | |
e32eb50d CK |
702 | ring->ptr_mask = (ring->ring_size / 4) - 1; |
703 | ring->ring_free_dw = ring->ring_size / 4; | |
89d35807 AD |
704 | if (rdev->wb.enabled) { |
705 | u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4); | |
706 | ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index; | |
707 | ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4]; | |
708 | } | |
ec1a6cce CK |
709 | if (radeon_debugfs_ring_init(rdev, ring)) { |
710 | DRM_ERROR("Failed to register debugfs file for rings !\n"); | |
711 | } | |
48c0ac99 | 712 | radeon_ring_lockup_update(ring); |
771fe6b9 JG |
713 | return 0; |
714 | } | |
715 | ||
75923280 AD |
716 | /** |
717 | * radeon_ring_fini - tear down the driver ring struct. | |
718 | * | |
719 | * @rdev: radeon_device pointer | |
720 | * @ring: radeon_ring structure holding ring information | |
721 | * | |
722 | * Tear down the driver information for the selected ring (all asics). | |
723 | */ | |
e32eb50d | 724 | void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring) |
771fe6b9 | 725 | { |
4c788679 | 726 | int r; |
ca2af923 | 727 | struct radeon_bo *ring_obj; |
4c788679 | 728 | |
d6999bc7 | 729 | mutex_lock(&rdev->ring_lock); |
e32eb50d | 730 | ring_obj = ring->ring_obj; |
d6999bc7 | 731 | ring->ready = false; |
e32eb50d CK |
732 | ring->ring = NULL; |
733 | ring->ring_obj = NULL; | |
d6999bc7 | 734 | mutex_unlock(&rdev->ring_lock); |
ca2af923 AD |
735 | |
736 | if (ring_obj) { | |
737 | r = radeon_bo_reserve(ring_obj, false); | |
4c788679 | 738 | if (likely(r == 0)) { |
ca2af923 AD |
739 | radeon_bo_kunmap(ring_obj); |
740 | radeon_bo_unpin(ring_obj); | |
741 | radeon_bo_unreserve(ring_obj); | |
4c788679 | 742 | } |
ca2af923 | 743 | radeon_bo_unref(&ring_obj); |
771fe6b9 | 744 | } |
771fe6b9 JG |
745 | } |
746 | ||
771fe6b9 JG |
747 | /* |
748 | * Debugfs info | |
749 | */ | |
750 | #if defined(CONFIG_DEBUG_FS) | |
af9720f4 CK |
751 | |
752 | static int radeon_debugfs_ring_info(struct seq_file *m, void *data) | |
753 | { | |
754 | struct drm_info_node *node = (struct drm_info_node *) m->private; | |
755 | struct drm_device *dev = node->minor->dev; | |
756 | struct radeon_device *rdev = dev->dev_private; | |
757 | int ridx = *(int*)node->info_ent->data; | |
758 | struct radeon_ring *ring = &rdev->ring[ridx]; | |
df893a25 CK |
759 | |
760 | uint32_t rptr, wptr, rptr_next; | |
af9720f4 CK |
761 | unsigned count, i, j; |
762 | ||
763 | radeon_ring_free_size(rdev, ring); | |
764 | count = (ring->ring_size / 4) - ring->ring_free_dw; | |
df893a25 CK |
765 | |
766 | wptr = radeon_ring_get_wptr(rdev, ring); | |
ea31bf69 AD |
767 | seq_printf(m, "wptr: 0x%08x [%5d]\n", |
768 | wptr, wptr); | |
df893a25 CK |
769 | |
770 | rptr = radeon_ring_get_rptr(rdev, ring); | |
ea31bf69 AD |
771 | seq_printf(m, "rptr: 0x%08x [%5d]\n", |
772 | rptr, rptr); | |
df893a25 | 773 | |
45df6803 | 774 | if (ring->rptr_save_reg) { |
df893a25 CK |
775 | rptr_next = RREG32(ring->rptr_save_reg); |
776 | seq_printf(m, "rptr next(0x%04x): 0x%08x [%5d]\n", | |
777 | ring->rptr_save_reg, rptr_next, rptr_next); | |
778 | } else | |
779 | rptr_next = ~0; | |
780 | ||
781 | seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", | |
782 | ring->wptr, ring->wptr); | |
783 | seq_printf(m, "driver's copy of the rptr: 0x%08x [%5d]\n", | |
784 | ring->rptr, ring->rptr); | |
785 | seq_printf(m, "last semaphore signal addr : 0x%016llx\n", | |
786 | ring->last_semaphore_signal_addr); | |
787 | seq_printf(m, "last semaphore wait addr : 0x%016llx\n", | |
788 | ring->last_semaphore_wait_addr); | |
af9720f4 CK |
789 | seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); |
790 | seq_printf(m, "%u dwords in ring\n", count); | |
df893a25 CK |
791 | |
792 | if (!ring->ready) | |
793 | return 0; | |
794 | ||
4d009190 JG |
795 | /* print 8 dw before current rptr as often it's the last executed |
796 | * packet that is the root issue | |
797 | */ | |
df893a25 CK |
798 | i = (rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask; |
799 | for (j = 0; j <= (count + 32); j++) { | |
800 | seq_printf(m, "r[%5d]=0x%08x", i, ring->ring[i]); | |
801 | if (rptr == i) | |
802 | seq_puts(m, " *"); | |
803 | if (rptr_next == i) | |
804 | seq_puts(m, " #"); | |
805 | seq_puts(m, "\n"); | |
806 | i = (i + 1) & ring->ptr_mask; | |
af9720f4 CK |
807 | } |
808 | return 0; | |
809 | } | |
810 | ||
f2ba57b5 CK |
811 | static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX; |
812 | static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX; | |
813 | static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX; | |
814 | static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX; | |
815 | static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX; | |
816 | static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX; | |
af9720f4 CK |
817 | |
818 | static struct drm_info_list radeon_debugfs_ring_info_list[] = { | |
f2ba57b5 CK |
819 | {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index}, |
820 | {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index}, | |
821 | {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index}, | |
822 | {"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index}, | |
823 | {"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index}, | |
824 | {"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index}, | |
af9720f4 CK |
825 | }; |
826 | ||
711a9729 CK |
827 | static int radeon_debugfs_sa_info(struct seq_file *m, void *data) |
828 | { | |
829 | struct drm_info_node *node = (struct drm_info_node *) m->private; | |
830 | struct drm_device *dev = node->minor->dev; | |
831 | struct radeon_device *rdev = dev->dev_private; | |
832 | ||
c507f7ef | 833 | radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m); |
711a9729 CK |
834 | |
835 | return 0; | |
836 | ||
837 | } | |
838 | ||
839 | static struct drm_info_list radeon_debugfs_sa_list[] = { | |
840 | {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL}, | |
841 | }; | |
842 | ||
771fe6b9 JG |
843 | #endif |
844 | ||
1109ca09 | 845 | static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring) |
af9720f4 CK |
846 | { |
847 | #if defined(CONFIG_DEBUG_FS) | |
ec1a6cce CK |
848 | unsigned i; |
849 | for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) { | |
850 | struct drm_info_list *info = &radeon_debugfs_ring_info_list[i]; | |
851 | int ridx = *(int*)radeon_debugfs_ring_info_list[i].data; | |
852 | unsigned r; | |
853 | ||
854 | if (&rdev->ring[ridx] != ring) | |
855 | continue; | |
856 | ||
857 | r = radeon_debugfs_add_files(rdev, info, 1); | |
858 | if (r) | |
859 | return r; | |
860 | } | |
af9720f4 | 861 | #endif |
ec1a6cce | 862 | return 0; |
af9720f4 CK |
863 | } |
864 | ||
1109ca09 | 865 | static int radeon_debugfs_sa_init(struct radeon_device *rdev) |
771fe6b9 JG |
866 | { |
867 | #if defined(CONFIG_DEBUG_FS) | |
c507f7ef | 868 | return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1); |
771fe6b9 JG |
869 | #else |
870 | return 0; | |
871 | #endif | |
872 | } |