drivers: gpu: Move prototype declarations to header file radeon_mode.h from radeon_at...
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_pm.c
CommitLineData
7433874e
RM
1/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
56278a8e 21 * Alex Deucher <alexdeucher@gmail.com>
7433874e 22 */
760285e7 23#include <drm/drmP.h>
7433874e 24#include "radeon.h"
f735261b 25#include "avivod.h"
8a83ec5e 26#include "atom.h"
ce8f5370 27#include <linux/power_supply.h>
21a8122a
AD
28#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
7433874e 30
c913e23a
RM
31#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
73a6d3fc 33#define RADEON_WAIT_VBLANK_TIMEOUT 200
c913e23a 34
f712d0c7 35static const char *radeon_pm_state_type_name[5] = {
eb2c27a0 36 "",
f712d0c7
RM
37 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
ce8f5370 43static void radeon_dynpm_idle_work_handler(struct work_struct *work);
c913e23a 44static int radeon_debugfs_pm_init(struct radeon_device *rdev);
ce8f5370
AD
45static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
a4c9e2ee
AD
50int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
c4917074 68void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
ce8f5370 69{
1c71bda0
AD
70 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
71 mutex_lock(&rdev->pm.mutex);
72 if (power_supply_is_system_supplied() > 0)
73 rdev->pm.dpm.ac_power = true;
74 else
75 rdev->pm.dpm.ac_power = false;
76 if (rdev->asic->dpm.enable_bapm)
77 radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
78 mutex_unlock(&rdev->pm.mutex);
79 } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
c4917074
AD
80 if (rdev->pm.profile == PM_PROFILE_AUTO) {
81 mutex_lock(&rdev->pm.mutex);
82 radeon_pm_update_profile(rdev);
83 radeon_pm_set_clocks(rdev);
84 mutex_unlock(&rdev->pm.mutex);
ce8f5370
AD
85 }
86 }
ce8f5370 87}
ce8f5370
AD
88
89static void radeon_pm_update_profile(struct radeon_device *rdev)
90{
91 switch (rdev->pm.profile) {
92 case PM_PROFILE_DEFAULT:
93 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
94 break;
95 case PM_PROFILE_AUTO:
96 if (power_supply_is_system_supplied() > 0) {
97 if (rdev->pm.active_crtc_count > 1)
98 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
99 else
100 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
101 } else {
102 if (rdev->pm.active_crtc_count > 1)
c9e75b21 103 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
ce8f5370 104 else
c9e75b21 105 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
ce8f5370
AD
106 }
107 break;
108 case PM_PROFILE_LOW:
109 if (rdev->pm.active_crtc_count > 1)
110 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
111 else
112 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
113 break;
c9e75b21
AD
114 case PM_PROFILE_MID:
115 if (rdev->pm.active_crtc_count > 1)
116 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117 else
118 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119 break;
ce8f5370
AD
120 case PM_PROFILE_HIGH:
121 if (rdev->pm.active_crtc_count > 1)
122 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
123 else
124 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
125 break;
126 }
127
128 if (rdev->pm.active_crtc_count == 0) {
129 rdev->pm.requested_power_state_index =
130 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
131 rdev->pm.requested_clock_mode_index =
132 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
133 } else {
134 rdev->pm.requested_power_state_index =
135 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
136 rdev->pm.requested_clock_mode_index =
137 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
138 }
139}
c913e23a 140
5876dd24
MG
141static void radeon_unmap_vram_bos(struct radeon_device *rdev)
142{
143 struct radeon_bo *bo, *n;
144
145 if (list_empty(&rdev->gem.objects))
146 return;
147
148 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
149 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
150 ttm_bo_unmap_virtual(&bo->tbo);
151 }
5876dd24
MG
152}
153
ce8f5370 154static void radeon_sync_with_vblank(struct radeon_device *rdev)
a424816f 155{
ce8f5370
AD
156 if (rdev->pm.active_crtcs) {
157 rdev->pm.vblank_sync = false;
158 wait_event_timeout(
159 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
160 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
161 }
162}
163
164static void radeon_set_power_state(struct radeon_device *rdev)
165{
166 u32 sclk, mclk;
92645879 167 bool misc_after = false;
ce8f5370
AD
168
169 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
170 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
171 return;
172
173 if (radeon_gui_idle(rdev)) {
174 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
175 clock_info[rdev->pm.requested_clock_mode_index].sclk;
9ace9f7b
AD
176 if (sclk > rdev->pm.default_sclk)
177 sclk = rdev->pm.default_sclk;
ce8f5370 178
27810fb2
AD
179 /* starting with BTC, there is one state that is used for both
180 * MH and SH. Difference is that we always use the high clock index for
7ae764b1 181 * mclk and vddci.
27810fb2
AD
182 */
183 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
184 (rdev->family >= CHIP_BARTS) &&
185 rdev->pm.active_crtc_count &&
186 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
187 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
188 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
190 else
191 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192 clock_info[rdev->pm.requested_clock_mode_index].mclk;
193
9ace9f7b
AD
194 if (mclk > rdev->pm.default_mclk)
195 mclk = rdev->pm.default_mclk;
ce8f5370 196
92645879
AD
197 /* upvolt before raising clocks, downvolt after lowering clocks */
198 if (sclk < rdev->pm.current_sclk)
199 misc_after = true;
ce8f5370 200
92645879 201 radeon_sync_with_vblank(rdev);
ce8f5370 202
92645879 203 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
ce8f5370
AD
204 if (!radeon_pm_in_vbl(rdev))
205 return;
92645879 206 }
ce8f5370 207
92645879 208 radeon_pm_prepare(rdev);
ce8f5370 209
92645879
AD
210 if (!misc_after)
211 /* voltage, pcie lanes, etc.*/
212 radeon_pm_misc(rdev);
213
214 /* set engine clock */
215 if (sclk != rdev->pm.current_sclk) {
216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_engine_clock(rdev, sclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_sclk = sclk;
d9fdaafb 220 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
92645879
AD
221 }
222
223 /* set memory clock */
798bcf73 224 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
92645879
AD
225 radeon_pm_debug_check_in_vbl(rdev, false);
226 radeon_set_memory_clock(rdev, mclk);
227 radeon_pm_debug_check_in_vbl(rdev, true);
228 rdev->pm.current_mclk = mclk;
d9fdaafb 229 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
ce8f5370 230 }
2aba631c 231
92645879
AD
232 if (misc_after)
233 /* voltage, pcie lanes, etc.*/
234 radeon_pm_misc(rdev);
235
236 radeon_pm_finish(rdev);
237
ce8f5370
AD
238 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240 } else
d9fdaafb 241 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
ce8f5370
AD
242}
243
244static void radeon_pm_set_clocks(struct radeon_device *rdev)
245{
5f8f635e 246 int i, r;
c37d230a 247
4e186b2d
AD
248 /* no need to take locks, etc. if nothing's going to change */
249 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
250 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
251 return;
252
612e06ce 253 mutex_lock(&rdev->ddev->struct_mutex);
db7fce39 254 down_write(&rdev->pm.mclk_lock);
d6999bc7 255 mutex_lock(&rdev->ring_lock);
4f3218cb 256
95f5a3ac
AD
257 /* wait for the rings to drain */
258 for (i = 0; i < RADEON_NUM_RINGS; i++) {
259 struct radeon_ring *ring = &rdev->ring[i];
5f8f635e
JG
260 if (!ring->ready) {
261 continue;
262 }
263 r = radeon_fence_wait_empty_locked(rdev, i);
264 if (r) {
265 /* needs a GPU reset dont reset here */
266 mutex_unlock(&rdev->ring_lock);
267 up_write(&rdev->pm.mclk_lock);
268 mutex_unlock(&rdev->ddev->struct_mutex);
269 return;
270 }
4f3218cb 271 }
95f5a3ac 272
5876dd24
MG
273 radeon_unmap_vram_bos(rdev);
274
ce8f5370 275 if (rdev->irq.installed) {
2aba631c
MG
276 for (i = 0; i < rdev->num_crtc; i++) {
277 if (rdev->pm.active_crtcs & (1 << i)) {
278 rdev->pm.req_vblank |= (1 << i);
279 drm_vblank_get(rdev->ddev, i);
280 }
281 }
282 }
539d2418 283
ce8f5370 284 radeon_set_power_state(rdev);
2aba631c 285
ce8f5370 286 if (rdev->irq.installed) {
2aba631c
MG
287 for (i = 0; i < rdev->num_crtc; i++) {
288 if (rdev->pm.req_vblank & (1 << i)) {
289 rdev->pm.req_vblank &= ~(1 << i);
290 drm_vblank_put(rdev->ddev, i);
291 }
292 }
293 }
5876dd24 294
a424816f
AD
295 /* update display watermarks based on new power state */
296 radeon_update_bandwidth_info(rdev);
297 if (rdev->pm.active_crtc_count)
298 radeon_bandwidth_update(rdev);
299
ce8f5370 300 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2aba631c 301
d6999bc7 302 mutex_unlock(&rdev->ring_lock);
db7fce39 303 up_write(&rdev->pm.mclk_lock);
612e06ce 304 mutex_unlock(&rdev->ddev->struct_mutex);
a424816f
AD
305}
306
f712d0c7
RM
307static void radeon_pm_print_states(struct radeon_device *rdev)
308{
309 int i, j;
310 struct radeon_power_state *power_state;
311 struct radeon_pm_clock_info *clock_info;
312
d9fdaafb 313 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
f712d0c7
RM
314 for (i = 0; i < rdev->pm.num_power_states; i++) {
315 power_state = &rdev->pm.power_state[i];
d9fdaafb 316 DRM_DEBUG_DRIVER("State %d: %s\n", i,
f712d0c7
RM
317 radeon_pm_state_type_name[power_state->type]);
318 if (i == rdev->pm.default_power_state_index)
d9fdaafb 319 DRM_DEBUG_DRIVER("\tDefault");
f712d0c7 320 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
d9fdaafb 321 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
f712d0c7 322 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
d9fdaafb
DA
323 DRM_DEBUG_DRIVER("\tSingle display only\n");
324 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
f712d0c7
RM
325 for (j = 0; j < power_state->num_clock_modes; j++) {
326 clock_info = &(power_state->clock_info[j]);
327 if (rdev->flags & RADEON_IS_IGP)
eb2c27a0
AD
328 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329 j,
330 clock_info->sclk * 10);
f712d0c7 331 else
eb2c27a0
AD
332 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333 j,
334 clock_info->sclk * 10,
335 clock_info->mclk * 10,
336 clock_info->voltage.voltage);
f712d0c7
RM
337 }
338 }
339}
340
ce8f5370
AD
341static ssize_t radeon_get_pm_profile(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
a424816f 344{
3e4e2129 345 struct drm_device *ddev = dev_get_drvdata(dev);
a424816f 346 struct radeon_device *rdev = ddev->dev_private;
ce8f5370 347 int cp = rdev->pm.profile;
a424816f 348
ce8f5370
AD
349 return snprintf(buf, PAGE_SIZE, "%s\n",
350 (cp == PM_PROFILE_AUTO) ? "auto" :
351 (cp == PM_PROFILE_LOW) ? "low" :
12e27be8 352 (cp == PM_PROFILE_MID) ? "mid" :
ce8f5370 353 (cp == PM_PROFILE_HIGH) ? "high" : "default");
a424816f
AD
354}
355
ce8f5370
AD
356static ssize_t radeon_set_pm_profile(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
a424816f 360{
3e4e2129 361 struct drm_device *ddev = dev_get_drvdata(dev);
a424816f 362 struct radeon_device *rdev = ddev->dev_private;
a424816f
AD
363
364 mutex_lock(&rdev->pm.mutex);
ce8f5370
AD
365 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
366 if (strncmp("default", buf, strlen("default")) == 0)
367 rdev->pm.profile = PM_PROFILE_DEFAULT;
368 else if (strncmp("auto", buf, strlen("auto")) == 0)
369 rdev->pm.profile = PM_PROFILE_AUTO;
370 else if (strncmp("low", buf, strlen("low")) == 0)
371 rdev->pm.profile = PM_PROFILE_LOW;
c9e75b21
AD
372 else if (strncmp("mid", buf, strlen("mid")) == 0)
373 rdev->pm.profile = PM_PROFILE_MID;
ce8f5370
AD
374 else if (strncmp("high", buf, strlen("high")) == 0)
375 rdev->pm.profile = PM_PROFILE_HIGH;
376 else {
1783e4bf 377 count = -EINVAL;
ce8f5370 378 goto fail;
a424816f 379 }
ce8f5370
AD
380 radeon_pm_update_profile(rdev);
381 radeon_pm_set_clocks(rdev);
1783e4bf
TR
382 } else
383 count = -EINVAL;
384
ce8f5370 385fail:
a424816f
AD
386 mutex_unlock(&rdev->pm.mutex);
387
388 return count;
389}
390
ce8f5370
AD
391static ssize_t radeon_get_pm_method(struct device *dev,
392 struct device_attribute *attr,
393 char *buf)
a424816f 394{
3e4e2129 395 struct drm_device *ddev = dev_get_drvdata(dev);
a424816f 396 struct radeon_device *rdev = ddev->dev_private;
ce8f5370 397 int pm = rdev->pm.pm_method;
a424816f
AD
398
399 return snprintf(buf, PAGE_SIZE, "%s\n",
da321c8a
AD
400 (pm == PM_METHOD_DYNPM) ? "dynpm" :
401 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
a424816f
AD
402}
403
ce8f5370
AD
404static ssize_t radeon_set_pm_method(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
a424816f 408{
3e4e2129 409 struct drm_device *ddev = dev_get_drvdata(dev);
a424816f 410 struct radeon_device *rdev = ddev->dev_private;
a424816f 411
da321c8a
AD
412 /* we don't support the legacy modes with dpm */
413 if (rdev->pm.pm_method == PM_METHOD_DPM) {
414 count = -EINVAL;
415 goto fail;
416 }
ce8f5370
AD
417
418 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
a424816f 419 mutex_lock(&rdev->pm.mutex);
ce8f5370
AD
420 rdev->pm.pm_method = PM_METHOD_DYNPM;
421 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
422 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
a424816f 423 mutex_unlock(&rdev->pm.mutex);
ce8f5370
AD
424 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
425 mutex_lock(&rdev->pm.mutex);
ce8f5370
AD
426 /* disable dynpm */
427 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
428 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3f53eb6f 429 rdev->pm.pm_method = PM_METHOD_PROFILE;
ce8f5370 430 mutex_unlock(&rdev->pm.mutex);
32c87fca 431 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
ce8f5370 432 } else {
1783e4bf 433 count = -EINVAL;
ce8f5370
AD
434 goto fail;
435 }
436 radeon_pm_compute_clocks(rdev);
437fail:
a424816f
AD
438 return count;
439}
440
da321c8a
AD
441static ssize_t radeon_get_dpm_state(struct device *dev,
442 struct device_attribute *attr,
443 char *buf)
444{
3e4e2129 445 struct drm_device *ddev = dev_get_drvdata(dev);
da321c8a
AD
446 struct radeon_device *rdev = ddev->dev_private;
447 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
448
449 return snprintf(buf, PAGE_SIZE, "%s\n",
450 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
451 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
452}
453
454static ssize_t radeon_set_dpm_state(struct device *dev,
455 struct device_attribute *attr,
456 const char *buf,
457 size_t count)
458{
3e4e2129 459 struct drm_device *ddev = dev_get_drvdata(dev);
da321c8a
AD
460 struct radeon_device *rdev = ddev->dev_private;
461
462 mutex_lock(&rdev->pm.mutex);
463 if (strncmp("battery", buf, strlen("battery")) == 0)
464 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
465 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
466 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
467 else if (strncmp("performance", buf, strlen("performance")) == 0)
468 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
469 else {
470 mutex_unlock(&rdev->pm.mutex);
471 count = -EINVAL;
472 goto fail;
473 }
474 mutex_unlock(&rdev->pm.mutex);
475 radeon_pm_compute_clocks(rdev);
476fail:
477 return count;
478}
479
70d01a5e
AD
480static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
481 struct device_attribute *attr,
482 char *buf)
483{
3e4e2129 484 struct drm_device *ddev = dev_get_drvdata(dev);
70d01a5e
AD
485 struct radeon_device *rdev = ddev->dev_private;
486 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
487
488 return snprintf(buf, PAGE_SIZE, "%s\n",
489 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
490 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
491}
492
493static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
494 struct device_attribute *attr,
495 const char *buf,
496 size_t count)
497{
3e4e2129 498 struct drm_device *ddev = dev_get_drvdata(dev);
70d01a5e
AD
499 struct radeon_device *rdev = ddev->dev_private;
500 enum radeon_dpm_forced_level level;
501 int ret = 0;
502
503 mutex_lock(&rdev->pm.mutex);
504 if (strncmp("low", buf, strlen("low")) == 0) {
505 level = RADEON_DPM_FORCED_LEVEL_LOW;
506 } else if (strncmp("high", buf, strlen("high")) == 0) {
507 level = RADEON_DPM_FORCED_LEVEL_HIGH;
508 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
509 level = RADEON_DPM_FORCED_LEVEL_AUTO;
510 } else {
70d01a5e
AD
511 count = -EINVAL;
512 goto fail;
513 }
514 if (rdev->asic->dpm.force_performance_level) {
0a17af37
AD
515 if (rdev->pm.dpm.thermal_active) {
516 count = -EINVAL;
517 goto fail;
518 }
70d01a5e
AD
519 ret = radeon_dpm_force_performance_level(rdev, level);
520 if (ret)
521 count = -EINVAL;
522 }
70d01a5e 523fail:
0a17af37
AD
524 mutex_unlock(&rdev->pm.mutex);
525
70d01a5e
AD
526 return count;
527}
528
ce8f5370
AD
529static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
530static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
da321c8a 531static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
70d01a5e
AD
532static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
533 radeon_get_dpm_forced_performance_level,
534 radeon_set_dpm_forced_performance_level);
a424816f 535
21a8122a
AD
536static ssize_t radeon_hwmon_show_temp(struct device *dev,
537 struct device_attribute *attr,
538 char *buf)
539{
ec39f64b 540 struct radeon_device *rdev = dev_get_drvdata(dev);
20d391d7 541 int temp;
21a8122a 542
6bd1c385
AD
543 if (rdev->asic->pm.get_temperature)
544 temp = radeon_get_temperature(rdev);
545 else
21a8122a 546 temp = 0;
21a8122a
AD
547
548 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
549}
550
6ea4e84d
JD
551static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
552 struct device_attribute *attr,
553 char *buf)
554{
e4158f1b 555 struct radeon_device *rdev = dev_get_drvdata(dev);
6ea4e84d
JD
556 int hyst = to_sensor_dev_attr(attr)->index;
557 int temp;
558
559 if (hyst)
560 temp = rdev->pm.dpm.thermal.min_temp;
561 else
562 temp = rdev->pm.dpm.thermal.max_temp;
563
564 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
565}
566
21a8122a 567static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
6ea4e84d
JD
568static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
569static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
21a8122a
AD
570
571static struct attribute *hwmon_attributes[] = {
572 &sensor_dev_attr_temp1_input.dev_attr.attr,
6ea4e84d
JD
573 &sensor_dev_attr_temp1_crit.dev_attr.attr,
574 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
21a8122a
AD
575 NULL
576};
577
6ea4e84d
JD
578static umode_t hwmon_attributes_visible(struct kobject *kobj,
579 struct attribute *attr, int index)
580{
581 struct device *dev = container_of(kobj, struct device, kobj);
e4158f1b 582 struct radeon_device *rdev = dev_get_drvdata(dev);
6ea4e84d
JD
583
584 /* Skip limit attributes if DPM is not enabled */
585 if (rdev->pm.pm_method != PM_METHOD_DPM &&
586 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
587 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
588 return 0;
589
590 return attr->mode;
591}
592
21a8122a
AD
593static const struct attribute_group hwmon_attrgroup = {
594 .attrs = hwmon_attributes,
6ea4e84d 595 .is_visible = hwmon_attributes_visible,
21a8122a
AD
596};
597
ec39f64b
GR
598static const struct attribute_group *hwmon_groups[] = {
599 &hwmon_attrgroup,
600 NULL
601};
602
0d18abed 603static int radeon_hwmon_init(struct radeon_device *rdev)
21a8122a 604{
0d18abed 605 int err = 0;
ec39f64b 606 struct device *hwmon_dev;
21a8122a
AD
607
608 switch (rdev->pm.int_thermal_type) {
609 case THERMAL_TYPE_RV6XX:
610 case THERMAL_TYPE_RV770:
611 case THERMAL_TYPE_EVERGREEN:
457558ed 612 case THERMAL_TYPE_NI:
e33df25f 613 case THERMAL_TYPE_SUMO:
1bd47d2e 614 case THERMAL_TYPE_SI:
286d9cc6
AD
615 case THERMAL_TYPE_CI:
616 case THERMAL_TYPE_KV:
6bd1c385 617 if (rdev->asic->pm.get_temperature == NULL)
5d7486c7 618 return err;
ec39f64b
GR
619 hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
620 "radeon", rdev,
621 hwmon_groups);
622 if (IS_ERR(hwmon_dev)) {
623 err = PTR_ERR(hwmon_dev);
0d18abed
DC
624 dev_err(rdev->dev,
625 "Unable to register hwmon device: %d\n", err);
0d18abed 626 }
21a8122a
AD
627 break;
628 default:
629 break;
630 }
0d18abed
DC
631
632 return err;
21a8122a
AD
633}
634
da321c8a
AD
635static void radeon_dpm_thermal_work_handler(struct work_struct *work)
636{
637 struct radeon_device *rdev =
638 container_of(work, struct radeon_device,
639 pm.dpm.thermal.work);
640 /* switch to the thermal state */
641 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
642
643 if (!rdev->pm.dpm_enabled)
644 return;
645
646 if (rdev->asic->pm.get_temperature) {
647 int temp = radeon_get_temperature(rdev);
648
649 if (temp < rdev->pm.dpm.thermal.min_temp)
650 /* switch back the user state */
651 dpm_state = rdev->pm.dpm.user_state;
652 } else {
653 if (rdev->pm.dpm.thermal.high_to_low)
654 /* switch back the user state */
655 dpm_state = rdev->pm.dpm.user_state;
656 }
60320347
AD
657 mutex_lock(&rdev->pm.mutex);
658 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
659 rdev->pm.dpm.thermal_active = true;
660 else
661 rdev->pm.dpm.thermal_active = false;
662 rdev->pm.dpm.state = dpm_state;
663 mutex_unlock(&rdev->pm.mutex);
664
665 radeon_pm_compute_clocks(rdev);
da321c8a
AD
666}
667
668static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
669 enum radeon_pm_state_type dpm_state)
670{
671 int i;
672 struct radeon_ps *ps;
673 u32 ui_class;
48783069
AD
674 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
675 true : false;
676
677 /* check if the vblank period is too short to adjust the mclk */
678 if (single_display && rdev->asic->dpm.vblank_too_short) {
679 if (radeon_dpm_vblank_too_short(rdev))
680 single_display = false;
681 }
da321c8a 682
edcaa5b1
AD
683 /* certain older asics have a separare 3D performance state,
684 * so try that first if the user selected performance
685 */
686 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
687 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
da321c8a
AD
688 /* balanced states don't exist at the moment */
689 if (dpm_state == POWER_STATE_TYPE_BALANCED)
690 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
691
edcaa5b1 692restart_search:
da321c8a
AD
693 /* Pick the best power state based on current conditions */
694 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
695 ps = &rdev->pm.dpm.ps[i];
696 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
697 switch (dpm_state) {
698 /* user states */
699 case POWER_STATE_TYPE_BATTERY:
700 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
701 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
48783069 702 if (single_display)
da321c8a
AD
703 return ps;
704 } else
705 return ps;
706 }
707 break;
708 case POWER_STATE_TYPE_BALANCED:
709 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
710 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
48783069 711 if (single_display)
da321c8a
AD
712 return ps;
713 } else
714 return ps;
715 }
716 break;
717 case POWER_STATE_TYPE_PERFORMANCE:
718 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
719 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
48783069 720 if (single_display)
da321c8a
AD
721 return ps;
722 } else
723 return ps;
724 }
725 break;
726 /* internal states */
727 case POWER_STATE_TYPE_INTERNAL_UVD:
d4d3278c
AD
728 if (rdev->pm.dpm.uvd_ps)
729 return rdev->pm.dpm.uvd_ps;
730 else
731 break;
da321c8a
AD
732 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
733 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
734 return ps;
735 break;
736 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
737 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
738 return ps;
739 break;
740 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
741 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
742 return ps;
743 break;
744 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
745 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
746 return ps;
747 break;
748 case POWER_STATE_TYPE_INTERNAL_BOOT:
749 return rdev->pm.dpm.boot_ps;
750 case POWER_STATE_TYPE_INTERNAL_THERMAL:
751 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
752 return ps;
753 break;
754 case POWER_STATE_TYPE_INTERNAL_ACPI:
755 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
756 return ps;
757 break;
758 case POWER_STATE_TYPE_INTERNAL_ULV:
759 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
760 return ps;
761 break;
edcaa5b1
AD
762 case POWER_STATE_TYPE_INTERNAL_3DPERF:
763 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
764 return ps;
765 break;
da321c8a
AD
766 default:
767 break;
768 }
769 }
770 /* use a fallback state if we didn't match */
771 switch (dpm_state) {
772 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
ce3537d5
AD
773 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
774 goto restart_search;
da321c8a
AD
775 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
776 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
777 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
d4d3278c
AD
778 if (rdev->pm.dpm.uvd_ps) {
779 return rdev->pm.dpm.uvd_ps;
780 } else {
781 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
782 goto restart_search;
783 }
da321c8a
AD
784 case POWER_STATE_TYPE_INTERNAL_THERMAL:
785 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
786 goto restart_search;
787 case POWER_STATE_TYPE_INTERNAL_ACPI:
788 dpm_state = POWER_STATE_TYPE_BATTERY;
789 goto restart_search;
790 case POWER_STATE_TYPE_BATTERY:
edcaa5b1
AD
791 case POWER_STATE_TYPE_BALANCED:
792 case POWER_STATE_TYPE_INTERNAL_3DPERF:
da321c8a
AD
793 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
794 goto restart_search;
795 default:
796 break;
797 }
798
799 return NULL;
800}
801
802static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
803{
804 int i;
805 struct radeon_ps *ps;
806 enum radeon_pm_state_type dpm_state;
84dd1928 807 int ret;
da321c8a
AD
808
809 /* if dpm init failed */
810 if (!rdev->pm.dpm_enabled)
811 return;
812
813 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
814 /* add other state override checks here */
8a227555
AD
815 if ((!rdev->pm.dpm.thermal_active) &&
816 (!rdev->pm.dpm.uvd_active))
da321c8a
AD
817 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
818 }
819 dpm_state = rdev->pm.dpm.state;
820
821 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
822 if (ps)
89c9bc56 823 rdev->pm.dpm.requested_ps = ps;
da321c8a
AD
824 else
825 return;
826
d22b7e40 827 /* no need to reprogram if nothing changed unless we are on BTC+ */
da321c8a 828 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
d22b7e40
AD
829 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
830 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
831 * all we need to do is update the display configuration.
832 */
833 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
834 /* update display watermarks based on new power state */
835 radeon_bandwidth_update(rdev);
836 /* update displays */
837 radeon_dpm_display_configuration_changed(rdev);
838 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
839 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
840 }
841 return;
842 } else {
843 /* for BTC+ if the num crtcs hasn't changed and state is the same,
844 * nothing to do, if the num crtcs is > 1 and state is the same,
845 * update display configuration.
846 */
847 if (rdev->pm.dpm.new_active_crtcs ==
848 rdev->pm.dpm.current_active_crtcs) {
849 return;
850 } else {
851 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
852 (rdev->pm.dpm.new_active_crtc_count > 1)) {
853 /* update display watermarks based on new power state */
854 radeon_bandwidth_update(rdev);
855 /* update displays */
856 radeon_dpm_display_configuration_changed(rdev);
857 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
858 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
859 return;
860 }
861 }
da321c8a 862 }
da321c8a
AD
863 }
864
033a37df
AD
865 if (radeon_dpm == 1) {
866 printk("switching from power state:\n");
867 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
868 printk("switching to power state:\n");
869 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
870 }
da321c8a
AD
871 mutex_lock(&rdev->ddev->struct_mutex);
872 down_write(&rdev->pm.mclk_lock);
873 mutex_lock(&rdev->ring_lock);
874
89c9bc56
AD
875 ret = radeon_dpm_pre_set_power_state(rdev);
876 if (ret)
877 goto done;
84dd1928 878
da321c8a
AD
879 /* update display watermarks based on new power state */
880 radeon_bandwidth_update(rdev);
881 /* update displays */
882 radeon_dpm_display_configuration_changed(rdev);
883
884 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
885 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
886
887 /* wait for the rings to drain */
888 for (i = 0; i < RADEON_NUM_RINGS; i++) {
889 struct radeon_ring *ring = &rdev->ring[i];
890 if (ring->ready)
891 radeon_fence_wait_empty_locked(rdev, i);
892 }
893
894 /* program the new power state */
895 radeon_dpm_set_power_state(rdev);
896
897 /* update current power state */
898 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
899
89c9bc56 900 radeon_dpm_post_set_power_state(rdev);
84dd1928 901
1cd8b21a 902 if (rdev->asic->dpm.force_performance_level) {
14ac88af
AD
903 if (rdev->pm.dpm.thermal_active) {
904 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
1cd8b21a
AD
905 /* force low perf level for thermal */
906 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
14ac88af
AD
907 /* save the user's level */
908 rdev->pm.dpm.forced_level = level;
909 } else {
910 /* otherwise, user selected level */
911 radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
912 }
60320347
AD
913 }
914
84dd1928 915done:
da321c8a
AD
916 mutex_unlock(&rdev->ring_lock);
917 up_write(&rdev->pm.mclk_lock);
918 mutex_unlock(&rdev->ddev->struct_mutex);
919}
920
ce3537d5
AD
921void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
922{
923 enum radeon_pm_state_type dpm_state;
924
9e9d9762 925 if (rdev->asic->dpm.powergate_uvd) {
ce3537d5 926 mutex_lock(&rdev->pm.mutex);
9e9d9762
AD
927 /* enable/disable UVD */
928 radeon_dpm_powergate_uvd(rdev, !enable);
ce3537d5
AD
929 mutex_unlock(&rdev->pm.mutex);
930 } else {
9e9d9762
AD
931 if (enable) {
932 mutex_lock(&rdev->pm.mutex);
933 rdev->pm.dpm.uvd_active = true;
dca5086a
AD
934 /* disable this for now */
935#if 0
9e9d9762
AD
936 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
937 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
938 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
939 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
940 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
941 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
942 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
943 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
944 else
dca5086a 945#endif
9e9d9762
AD
946 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
947 rdev->pm.dpm.state = dpm_state;
948 mutex_unlock(&rdev->pm.mutex);
949 } else {
950 mutex_lock(&rdev->pm.mutex);
951 rdev->pm.dpm.uvd_active = false;
952 mutex_unlock(&rdev->pm.mutex);
953 }
ce3537d5 954
9e9d9762
AD
955 radeon_pm_compute_clocks(rdev);
956 }
ce3537d5
AD
957}
958
da321c8a 959static void radeon_pm_suspend_old(struct radeon_device *rdev)
56278a8e 960{
ce8f5370 961 mutex_lock(&rdev->pm.mutex);
3f53eb6f 962 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
3f53eb6f
RW
963 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
964 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
3f53eb6f 965 }
ce8f5370 966 mutex_unlock(&rdev->pm.mutex);
32c87fca
TH
967
968 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
56278a8e
AD
969}
970
da321c8a
AD
971static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
972{
973 mutex_lock(&rdev->pm.mutex);
974 /* disable dpm */
975 radeon_dpm_disable(rdev);
976 /* reset the power state */
977 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
978 rdev->pm.dpm_enabled = false;
979 mutex_unlock(&rdev->pm.mutex);
980}
981
982void radeon_pm_suspend(struct radeon_device *rdev)
983{
984 if (rdev->pm.pm_method == PM_METHOD_DPM)
985 radeon_pm_suspend_dpm(rdev);
986 else
987 radeon_pm_suspend_old(rdev);
988}
989
990static void radeon_pm_resume_old(struct radeon_device *rdev)
d0d6cb81 991{
ed18a360 992 /* set up the default clocks if the MC ucode is loaded */
2e3b3b10 993 if ((rdev->family >= CHIP_BARTS) &&
36099186 994 (rdev->family <= CHIP_CAYMAN) &&
2e3b3b10 995 rdev->mc_fw) {
ed18a360 996 if (rdev->pm.default_vddc)
8a83ec5e
AD
997 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
998 SET_VOLTAGE_TYPE_ASIC_VDDC);
2feea49a
AD
999 if (rdev->pm.default_vddci)
1000 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1001 SET_VOLTAGE_TYPE_ASIC_VDDCI);
ed18a360
AD
1002 if (rdev->pm.default_sclk)
1003 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1004 if (rdev->pm.default_mclk)
1005 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1006 }
f8ed8b4c
AD
1007 /* asic init will reset the default power state */
1008 mutex_lock(&rdev->pm.mutex);
1009 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1010 rdev->pm.current_clock_mode_index = 0;
9ace9f7b
AD
1011 rdev->pm.current_sclk = rdev->pm.default_sclk;
1012 rdev->pm.current_mclk = rdev->pm.default_mclk;
4d60173f 1013 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2feea49a 1014 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
3f53eb6f
RW
1015 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1016 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1017 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
32c87fca
TH
1018 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1019 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
3f53eb6f 1020 }
f8ed8b4c 1021 mutex_unlock(&rdev->pm.mutex);
ce8f5370 1022 radeon_pm_compute_clocks(rdev);
d0d6cb81
RM
1023}
1024
da321c8a
AD
1025static void radeon_pm_resume_dpm(struct radeon_device *rdev)
1026{
1027 int ret;
1028
1029 /* asic init will reset to the boot state */
1030 mutex_lock(&rdev->pm.mutex);
1031 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1032 radeon_dpm_setup_asic(rdev);
1033 ret = radeon_dpm_enable(rdev);
1034 mutex_unlock(&rdev->pm.mutex);
e14cd2bb
AD
1035 if (ret)
1036 goto dpm_resume_fail;
e14cd2bb
AD
1037 rdev->pm.dpm_enabled = true;
1038 radeon_pm_compute_clocks(rdev);
1039 return;
1040
1041dpm_resume_fail:
1042 DRM_ERROR("radeon: dpm resume failed\n");
1043 if ((rdev->family >= CHIP_BARTS) &&
1044 (rdev->family <= CHIP_CAYMAN) &&
1045 rdev->mc_fw) {
1046 if (rdev->pm.default_vddc)
1047 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1048 SET_VOLTAGE_TYPE_ASIC_VDDC);
1049 if (rdev->pm.default_vddci)
1050 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1051 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1052 if (rdev->pm.default_sclk)
1053 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1054 if (rdev->pm.default_mclk)
1055 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
da321c8a
AD
1056 }
1057}
1058
1059void radeon_pm_resume(struct radeon_device *rdev)
1060{
1061 if (rdev->pm.pm_method == PM_METHOD_DPM)
1062 radeon_pm_resume_dpm(rdev);
1063 else
1064 radeon_pm_resume_old(rdev);
1065}
1066
1067static int radeon_pm_init_old(struct radeon_device *rdev)
7433874e 1068{
26481fb1 1069 int ret;
0d18abed 1070
f8ed8b4c 1071 rdev->pm.profile = PM_PROFILE_DEFAULT;
ce8f5370
AD
1072 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1073 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1074 rdev->pm.dynpm_can_upclock = true;
1075 rdev->pm.dynpm_can_downclock = true;
9ace9f7b
AD
1076 rdev->pm.default_sclk = rdev->clock.default_sclk;
1077 rdev->pm.default_mclk = rdev->clock.default_mclk;
f8ed8b4c
AD
1078 rdev->pm.current_sclk = rdev->clock.default_sclk;
1079 rdev->pm.current_mclk = rdev->clock.default_mclk;
21a8122a 1080 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
c913e23a 1081
56278a8e
AD
1082 if (rdev->bios) {
1083 if (rdev->is_atom_bios)
1084 radeon_atombios_get_power_modes(rdev);
1085 else
1086 radeon_combios_get_power_modes(rdev);
f712d0c7 1087 radeon_pm_print_states(rdev);
ce8f5370 1088 radeon_pm_init_profile(rdev);
ed18a360 1089 /* set up the default clocks if the MC ucode is loaded */
2e3b3b10 1090 if ((rdev->family >= CHIP_BARTS) &&
36099186 1091 (rdev->family <= CHIP_CAYMAN) &&
2e3b3b10 1092 rdev->mc_fw) {
ed18a360 1093 if (rdev->pm.default_vddc)
8a83ec5e
AD
1094 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1095 SET_VOLTAGE_TYPE_ASIC_VDDC);
4639dd21
AD
1096 if (rdev->pm.default_vddci)
1097 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1098 SET_VOLTAGE_TYPE_ASIC_VDDCI);
ed18a360
AD
1099 if (rdev->pm.default_sclk)
1100 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1101 if (rdev->pm.default_mclk)
1102 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1103 }
56278a8e
AD
1104 }
1105
21a8122a 1106 /* set up the internal thermal sensor if applicable */
0d18abed
DC
1107 ret = radeon_hwmon_init(rdev);
1108 if (ret)
1109 return ret;
32c87fca
TH
1110
1111 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1112
ce8f5370 1113 if (rdev->pm.num_power_states > 1) {
ce8f5370 1114 /* where's the best place to put these? */
26481fb1
DA
1115 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1116 if (ret)
1117 DRM_ERROR("failed to create device file for power profile\n");
1118 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1119 if (ret)
1120 DRM_ERROR("failed to create device file for power method\n");
a424816f 1121
ce8f5370
AD
1122 if (radeon_debugfs_pm_init(rdev)) {
1123 DRM_ERROR("Failed to register debugfs file for PM!\n");
1124 }
c913e23a 1125
ce8f5370
AD
1126 DRM_INFO("radeon: power management initialized\n");
1127 }
c913e23a 1128
7433874e
RM
1129 return 0;
1130}
1131
da321c8a
AD
1132static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1133{
1134 int i;
1135
1136 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1137 printk("== power state %d ==\n", i);
1138 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1139 }
1140}
1141
1142static int radeon_pm_init_dpm(struct radeon_device *rdev)
1143{
1144 int ret;
1145
1cd8b21a 1146 /* default to balanced state */
edcaa5b1
AD
1147 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1148 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
1cd8b21a 1149 rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
da321c8a
AD
1150 rdev->pm.default_sclk = rdev->clock.default_sclk;
1151 rdev->pm.default_mclk = rdev->clock.default_mclk;
1152 rdev->pm.current_sclk = rdev->clock.default_sclk;
1153 rdev->pm.current_mclk = rdev->clock.default_mclk;
1154 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1155
1156 if (rdev->bios && rdev->is_atom_bios)
1157 radeon_atombios_get_power_modes(rdev);
1158 else
1159 return -EINVAL;
1160
1161 /* set up the internal thermal sensor if applicable */
1162 ret = radeon_hwmon_init(rdev);
1163 if (ret)
1164 return ret;
1165
1166 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1167 mutex_lock(&rdev->pm.mutex);
1168 radeon_dpm_init(rdev);
1169 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
033a37df
AD
1170 if (radeon_dpm == 1)
1171 radeon_dpm_print_power_states(rdev);
da321c8a
AD
1172 radeon_dpm_setup_asic(rdev);
1173 ret = radeon_dpm_enable(rdev);
1174 mutex_unlock(&rdev->pm.mutex);
e14cd2bb
AD
1175 if (ret)
1176 goto dpm_failed;
da321c8a 1177 rdev->pm.dpm_enabled = true;
da321c8a 1178
bb5abf9f
AD
1179 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1180 if (ret)
1181 DRM_ERROR("failed to create device file for dpm state\n");
1182 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1183 if (ret)
1184 DRM_ERROR("failed to create device file for dpm state\n");
1185 /* XXX: these are noops for dpm but are here for backwards compat */
1186 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1187 if (ret)
1188 DRM_ERROR("failed to create device file for power profile\n");
1189 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1190 if (ret)
1191 DRM_ERROR("failed to create device file for power method\n");
1316b792 1192
bb5abf9f
AD
1193 if (radeon_debugfs_pm_init(rdev)) {
1194 DRM_ERROR("Failed to register debugfs file for dpm!\n");
da321c8a
AD
1195 }
1196
bb5abf9f
AD
1197 DRM_INFO("radeon: dpm initialized\n");
1198
da321c8a 1199 return 0;
e14cd2bb
AD
1200
1201dpm_failed:
1202 rdev->pm.dpm_enabled = false;
1203 if ((rdev->family >= CHIP_BARTS) &&
1204 (rdev->family <= CHIP_CAYMAN) &&
1205 rdev->mc_fw) {
1206 if (rdev->pm.default_vddc)
1207 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1208 SET_VOLTAGE_TYPE_ASIC_VDDC);
1209 if (rdev->pm.default_vddci)
1210 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1211 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1212 if (rdev->pm.default_sclk)
1213 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1214 if (rdev->pm.default_mclk)
1215 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1216 }
1217 DRM_ERROR("radeon: dpm initialization failed\n");
1218 return ret;
da321c8a
AD
1219}
1220
1221int radeon_pm_init(struct radeon_device *rdev)
1222{
1223 /* enable dpm on rv6xx+ */
1224 switch (rdev->family) {
4a6369e9
AD
1225 case CHIP_RV610:
1226 case CHIP_RV630:
1227 case CHIP_RV620:
1228 case CHIP_RV635:
1229 case CHIP_RV670:
9d67006e
AD
1230 case CHIP_RS780:
1231 case CHIP_RS880:
69e0b57a 1232 case CHIP_CAYMAN:
8a53fa23 1233 /* DPM requires the RLC, RV770+ dGPU requires SMC */
761bfb99
AD
1234 if (!rdev->rlc_fw)
1235 rdev->pm.pm_method = PM_METHOD_PROFILE;
8a53fa23
AD
1236 else if ((rdev->family >= CHIP_RV770) &&
1237 (!(rdev->flags & RADEON_IS_IGP)) &&
1238 (!rdev->smc_fw))
1239 rdev->pm.pm_method = PM_METHOD_PROFILE;
761bfb99 1240 else if (radeon_dpm == 1)
9d67006e
AD
1241 rdev->pm.pm_method = PM_METHOD_DPM;
1242 else
1243 rdev->pm.pm_method = PM_METHOD_PROFILE;
1244 break;
ab70b1dd
AD
1245 case CHIP_RV770:
1246 case CHIP_RV730:
1247 case CHIP_RV710:
1248 case CHIP_RV740:
59f7a2f2
AD
1249 case CHIP_CEDAR:
1250 case CHIP_REDWOOD:
1251 case CHIP_JUNIPER:
1252 case CHIP_CYPRESS:
1253 case CHIP_HEMLOCK:
5a16f761
AD
1254 case CHIP_PALM:
1255 case CHIP_SUMO:
1256 case CHIP_SUMO2:
56684ec5
AD
1257 case CHIP_BARTS:
1258 case CHIP_TURKS:
1259 case CHIP_CAICOS:
3a118989 1260 case CHIP_ARUBA:
68bc7785
AD
1261 case CHIP_TAHITI:
1262 case CHIP_PITCAIRN:
1263 case CHIP_VERDE:
1264 case CHIP_OLAND:
1265 case CHIP_HAINAN:
4f22dde3 1266 case CHIP_BONAIRE:
e308b1d3
AD
1267 case CHIP_KABINI:
1268 case CHIP_KAVERI:
4f22dde3 1269 case CHIP_HAWAII:
5a16f761
AD
1270 /* DPM requires the RLC, RV770+ dGPU requires SMC */
1271 if (!rdev->rlc_fw)
1272 rdev->pm.pm_method = PM_METHOD_PROFILE;
1273 else if ((rdev->family >= CHIP_RV770) &&
1274 (!(rdev->flags & RADEON_IS_IGP)) &&
1275 (!rdev->smc_fw))
1276 rdev->pm.pm_method = PM_METHOD_PROFILE;
1277 else if (radeon_dpm == 0)
1278 rdev->pm.pm_method = PM_METHOD_PROFILE;
1279 else
1280 rdev->pm.pm_method = PM_METHOD_DPM;
1281 break;
da321c8a
AD
1282 default:
1283 /* default to profile method */
1284 rdev->pm.pm_method = PM_METHOD_PROFILE;
1285 break;
1286 }
1287
1288 if (rdev->pm.pm_method == PM_METHOD_DPM)
1289 return radeon_pm_init_dpm(rdev);
1290 else
1291 return radeon_pm_init_old(rdev);
1292}
1293
914a8987
AD
1294int radeon_pm_late_init(struct radeon_device *rdev)
1295{
1296 int ret = 0;
1297
1298 if (rdev->pm.pm_method == PM_METHOD_DPM) {
1299 mutex_lock(&rdev->pm.mutex);
1300 ret = radeon_dpm_late_enable(rdev);
1301 mutex_unlock(&rdev->pm.mutex);
1302 }
1303 return ret;
1304}
1305
da321c8a 1306static void radeon_pm_fini_old(struct radeon_device *rdev)
29fb52ca 1307{
ce8f5370 1308 if (rdev->pm.num_power_states > 1) {
a424816f 1309 mutex_lock(&rdev->pm.mutex);
ce8f5370
AD
1310 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1311 rdev->pm.profile = PM_PROFILE_DEFAULT;
1312 radeon_pm_update_profile(rdev);
1313 radeon_pm_set_clocks(rdev);
1314 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
ce8f5370
AD
1315 /* reset default clocks */
1316 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1317 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1318 radeon_pm_set_clocks(rdev);
1319 }
a424816f 1320 mutex_unlock(&rdev->pm.mutex);
32c87fca
TH
1321
1322 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
58e21dff 1323
ce8f5370
AD
1324 device_remove_file(rdev->dev, &dev_attr_power_profile);
1325 device_remove_file(rdev->dev, &dev_attr_power_method);
ce8f5370 1326 }
a424816f 1327
0975b162
AD
1328 if (rdev->pm.power_state)
1329 kfree(rdev->pm.power_state);
29fb52ca
AD
1330}
1331
da321c8a
AD
1332static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1333{
1334 if (rdev->pm.num_power_states > 1) {
1335 mutex_lock(&rdev->pm.mutex);
1336 radeon_dpm_disable(rdev);
1337 mutex_unlock(&rdev->pm.mutex);
1338
1339 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
70d01a5e 1340 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
da321c8a
AD
1341 /* XXX backwards compat */
1342 device_remove_file(rdev->dev, &dev_attr_power_profile);
1343 device_remove_file(rdev->dev, &dev_attr_power_method);
1344 }
1345 radeon_dpm_fini(rdev);
1346
1347 if (rdev->pm.power_state)
1348 kfree(rdev->pm.power_state);
da321c8a
AD
1349}
1350
1351void radeon_pm_fini(struct radeon_device *rdev)
1352{
1353 if (rdev->pm.pm_method == PM_METHOD_DPM)
1354 radeon_pm_fini_dpm(rdev);
1355 else
1356 radeon_pm_fini_old(rdev);
1357}
1358
1359static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
c913e23a
RM
1360{
1361 struct drm_device *ddev = rdev->ddev;
a48b9b4e 1362 struct drm_crtc *crtc;
c913e23a 1363 struct radeon_crtc *radeon_crtc;
c913e23a 1364
ce8f5370
AD
1365 if (rdev->pm.num_power_states < 2)
1366 return;
1367
c913e23a
RM
1368 mutex_lock(&rdev->pm.mutex);
1369
1370 rdev->pm.active_crtcs = 0;
a48b9b4e
AD
1371 rdev->pm.active_crtc_count = 0;
1372 list_for_each_entry(crtc,
1373 &ddev->mode_config.crtc_list, head) {
1374 radeon_crtc = to_radeon_crtc(crtc);
1375 if (radeon_crtc->enabled) {
c913e23a 1376 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
a48b9b4e 1377 rdev->pm.active_crtc_count++;
c913e23a
RM
1378 }
1379 }
1380
ce8f5370
AD
1381 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1382 radeon_pm_update_profile(rdev);
1383 radeon_pm_set_clocks(rdev);
1384 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1385 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1386 if (rdev->pm.active_crtc_count > 1) {
1387 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1388 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1389
1390 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1391 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1392 radeon_pm_get_dynpm_state(rdev);
1393 radeon_pm_set_clocks(rdev);
1394
d9fdaafb 1395 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
ce8f5370
AD
1396 }
1397 } else if (rdev->pm.active_crtc_count == 1) {
1398 /* TODO: Increase clocks if needed for current mode */
1399
1400 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1401 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1402 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1403 radeon_pm_get_dynpm_state(rdev);
1404 radeon_pm_set_clocks(rdev);
1405
32c87fca
TH
1406 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1407 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
ce8f5370
AD
1408 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1409 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
32c87fca
TH
1410 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1411 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
d9fdaafb 1412 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
ce8f5370
AD
1413 }
1414 } else { /* count == 0 */
1415 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1416 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1417
1418 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1419 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1420 radeon_pm_get_dynpm_state(rdev);
1421 radeon_pm_set_clocks(rdev);
1422 }
1423 }
c913e23a 1424 }
c913e23a 1425 }
73a6d3fc
RM
1426
1427 mutex_unlock(&rdev->pm.mutex);
c913e23a
RM
1428}
1429
da321c8a
AD
1430static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1431{
1432 struct drm_device *ddev = rdev->ddev;
1433 struct drm_crtc *crtc;
1434 struct radeon_crtc *radeon_crtc;
1435
6c7bccea
AD
1436 if (!rdev->pm.dpm_enabled)
1437 return;
1438
da321c8a
AD
1439 mutex_lock(&rdev->pm.mutex);
1440
5ca302f7 1441 /* update active crtc counts */
da321c8a
AD
1442 rdev->pm.dpm.new_active_crtcs = 0;
1443 rdev->pm.dpm.new_active_crtc_count = 0;
1444 list_for_each_entry(crtc,
1445 &ddev->mode_config.crtc_list, head) {
1446 radeon_crtc = to_radeon_crtc(crtc);
1447 if (crtc->enabled) {
1448 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1449 rdev->pm.dpm.new_active_crtc_count++;
1450 }
1451 }
1452
5ca302f7
AD
1453 /* update battery/ac status */
1454 if (power_supply_is_system_supplied() > 0)
1455 rdev->pm.dpm.ac_power = true;
1456 else
1457 rdev->pm.dpm.ac_power = false;
1458
da321c8a
AD
1459 radeon_dpm_change_power_state_locked(rdev);
1460
1461 mutex_unlock(&rdev->pm.mutex);
8a227555 1462
da321c8a
AD
1463}
1464
1465void radeon_pm_compute_clocks(struct radeon_device *rdev)
1466{
1467 if (rdev->pm.pm_method == PM_METHOD_DPM)
1468 radeon_pm_compute_clocks_dpm(rdev);
1469 else
1470 radeon_pm_compute_clocks_old(rdev);
1471}
1472
ce8f5370 1473static bool radeon_pm_in_vbl(struct radeon_device *rdev)
f735261b 1474{
75fa0b08 1475 int crtc, vpos, hpos, vbl_status;
f735261b
DA
1476 bool in_vbl = true;
1477
75fa0b08
MK
1478 /* Iterate over all active crtc's. All crtc's must be in vblank,
1479 * otherwise return in_vbl == false.
1480 */
1481 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1482 if (rdev->pm.active_crtcs & (1 << crtc)) {
d47abc58 1483 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos, NULL, NULL);
f5a80209
MK
1484 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1485 !(vbl_status & DRM_SCANOUTPOS_INVBL))
f735261b
DA
1486 in_vbl = false;
1487 }
1488 }
f81f2024
MG
1489
1490 return in_vbl;
1491}
1492
ce8f5370 1493static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
f81f2024
MG
1494{
1495 u32 stat_crtc = 0;
1496 bool in_vbl = radeon_pm_in_vbl(rdev);
1497
f735261b 1498 if (in_vbl == false)
d9fdaafb 1499 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
bae6b562 1500 finish ? "exit" : "entry");
f735261b
DA
1501 return in_vbl;
1502}
c913e23a 1503
ce8f5370 1504static void radeon_dynpm_idle_work_handler(struct work_struct *work)
c913e23a
RM
1505{
1506 struct radeon_device *rdev;
d9932a32 1507 int resched;
c913e23a 1508 rdev = container_of(work, struct radeon_device,
ce8f5370 1509 pm.dynpm_idle_work.work);
c913e23a 1510
d9932a32 1511 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
c913e23a 1512 mutex_lock(&rdev->pm.mutex);
ce8f5370 1513 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
c913e23a 1514 int not_processed = 0;
7465280c
AD
1515 int i;
1516
7465280c 1517 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
0ec0612a
AD
1518 struct radeon_ring *ring = &rdev->ring[i];
1519
1520 if (ring->ready) {
1521 not_processed += radeon_fence_count_emitted(rdev, i);
1522 if (not_processed >= 3)
1523 break;
1524 }
c913e23a 1525 }
c913e23a
RM
1526
1527 if (not_processed >= 3) { /* should upclock */
ce8f5370
AD
1528 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1529 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1530 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1531 rdev->pm.dynpm_can_upclock) {
1532 rdev->pm.dynpm_planned_action =
1533 DYNPM_ACTION_UPCLOCK;
1534 rdev->pm.dynpm_action_timeout = jiffies +
c913e23a
RM
1535 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1536 }
1537 } else if (not_processed == 0) { /* should downclock */
ce8f5370
AD
1538 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1539 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1540 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1541 rdev->pm.dynpm_can_downclock) {
1542 rdev->pm.dynpm_planned_action =
1543 DYNPM_ACTION_DOWNCLOCK;
1544 rdev->pm.dynpm_action_timeout = jiffies +
c913e23a
RM
1545 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1546 }
1547 }
1548
d7311171
AD
1549 /* Note, radeon_pm_set_clocks is called with static_switch set
1550 * to false since we want to wait for vbl to avoid flicker.
1551 */
ce8f5370
AD
1552 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1553 jiffies > rdev->pm.dynpm_action_timeout) {
1554 radeon_pm_get_dynpm_state(rdev);
1555 radeon_pm_set_clocks(rdev);
c913e23a 1556 }
3f53eb6f 1557
32c87fca
TH
1558 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1559 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
c913e23a
RM
1560 }
1561 mutex_unlock(&rdev->pm.mutex);
d9932a32 1562 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
c913e23a
RM
1563}
1564
7433874e
RM
1565/*
1566 * Debugfs info
1567 */
1568#if defined(CONFIG_DEBUG_FS)
1569
1570static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1571{
1572 struct drm_info_node *node = (struct drm_info_node *) m->private;
1573 struct drm_device *dev = node->minor->dev;
1574 struct radeon_device *rdev = dev->dev_private;
1575
1316b792
AD
1576 if (rdev->pm.dpm_enabled) {
1577 mutex_lock(&rdev->pm.mutex);
1578 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1579 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1580 else
71375929 1581 seq_printf(m, "Debugfs support not implemented for this asic\n");
1316b792
AD
1582 mutex_unlock(&rdev->pm.mutex);
1583 } else {
1584 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1585 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1586 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1587 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1588 else
1589 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1590 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1591 if (rdev->asic->pm.get_memory_clock)
1592 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1593 if (rdev->pm.current_vddc)
1594 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1595 if (rdev->asic->pm.get_pcie_lanes)
1596 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1597 }
7433874e
RM
1598
1599 return 0;
1600}
1601
1602static struct drm_info_list radeon_pm_info_list[] = {
1603 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1604};
1605#endif
1606
c913e23a 1607static int radeon_debugfs_pm_init(struct radeon_device *rdev)
7433874e
RM
1608{
1609#if defined(CONFIG_DEBUG_FS)
1610 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1611#else
1612 return 0;
1613#endif
1614}