drm/radeon: add query for number of active CUs
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_kms.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
760285e7 28#include <drm/drmP.h>
771fe6b9 29#include "radeon.h"
760285e7 30#include <drm/radeon_drm.h>
6759a0a7 31#include "radeon_asic.h"
771fe6b9 32
6a9ee8af 33#include <linux/vga_switcheroo.h>
5a0e3ad6 34#include <linux/slab.h>
10ebc0bc 35#include <linux/pm_runtime.h>
78488659
AD
36
37#if defined(CONFIG_VGA_SWITCHEROO)
90c4cde9 38bool radeon_has_atpx(void);
78488659 39#else
90c4cde9 40static inline bool radeon_has_atpx(void) { return false; }
78488659
AD
41#endif
42
f482a141
AD
43/**
44 * radeon_driver_unload_kms - Main unload function for KMS.
45 *
46 * @dev: drm dev pointer
47 *
48 * This is the main unload function for KMS (all asics).
49 * It calls radeon_modeset_fini() to tear down the
50 * displays, and radeon_device_fini() to tear down
51 * the rest of the device (CP, writeback, etc.).
52 * Returns 0 on success.
53 */
cf0fe456
JG
54int radeon_driver_unload_kms(struct drm_device *dev)
55{
56 struct radeon_device *rdev = dev->dev_private;
57
58 if (rdev == NULL)
59 return 0;
10ebc0bc 60
0cd9cb76
AD
61 if (rdev->rmmio == NULL)
62 goto done_free;
10ebc0bc
DA
63
64 pm_runtime_get_sync(dev->dev);
65
c4917074 66 radeon_acpi_fini(rdev);
10ebc0bc 67
cf0fe456
JG
68 radeon_modeset_fini(rdev);
69 radeon_device_fini(rdev);
0cd9cb76
AD
70
71done_free:
cf0fe456
JG
72 kfree(rdev);
73 dev->dev_private = NULL;
74 return 0;
75}
771fe6b9 76
f482a141
AD
77/**
78 * radeon_driver_load_kms - Main load function for KMS.
79 *
80 * @dev: drm dev pointer
81 * @flags: device flags
82 *
83 * This is the main load function for KMS (all asics).
84 * It calls radeon_device_init() to set up the non-display
85 * parts of the chip (asic init, CP, writeback, etc.), and
86 * radeon_modeset_init() to set up the display parts
87 * (crtcs, encoders, hotplug detect, etc.).
88 * Returns 0 on success, error on failure.
89 */
771fe6b9
JG
90int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
91{
92 struct radeon_device *rdev;
d7a2952f 93 int r, acpi_status;
771fe6b9
JG
94
95 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
96 if (rdev == NULL) {
97 return -ENOMEM;
98 }
99 dev->dev_private = (void *)rdev;
100
101 /* update BUS flag */
8410ea3b 102 if (drm_pci_device_is_agp(dev)) {
771fe6b9 103 flags |= RADEON_IS_AGP;
58b6542b 104 } else if (pci_is_pcie(dev->pdev)) {
771fe6b9
JG
105 flags |= RADEON_IS_PCIE;
106 } else {
107 flags |= RADEON_IS_PCI;
108 }
109
73acacc7
AD
110 if ((radeon_runtime_pm != 0) &&
111 radeon_has_atpx() &&
112 ((flags & RADEON_IS_IGP) == 0))
90c4cde9
AD
113 flags |= RADEON_IS_PX;
114
6cf8a3f5
JG
115 /* radeon_device_init should report only fatal error
116 * like memory allocation failure or iomapping failure,
117 * or memory manager initialization failure, it must
118 * properly initialize the GPU MC controller and permit
119 * VRAM allocation
120 */
771fe6b9
JG
121 r = radeon_device_init(rdev, dev, dev->pdev, flags);
122 if (r) {
cf0fe456
JG
123 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
124 goto out;
6cf8a3f5 125 }
d7a2952f 126
6cf8a3f5
JG
127 /* Again modeset_init should fail only on fatal error
128 * otherwise it should provide enough functionalities
129 * for shadowfb to run
130 */
131 r = radeon_modeset_init(rdev);
cf0fe456
JG
132 if (r)
133 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
fda4b25c
LT
134
135 /* Call ACPI methods: require modeset init
136 * but failure is not fatal
137 */
138 if (!r) {
139 acpi_status = radeon_acpi_init(rdev);
140 if (acpi_status)
141 dev_dbg(&dev->pdev->dev,
142 "Error during ACPI methods call\n");
143 }
144
90c4cde9 145 if (radeon_is_px(dev)) {
10ebc0bc
DA
146 pm_runtime_use_autosuspend(dev->dev);
147 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
148 pm_runtime_set_active(dev->dev);
149 pm_runtime_allow(dev->dev);
150 pm_runtime_mark_last_busy(dev->dev);
151 pm_runtime_put_autosuspend(dev->dev);
152 }
153
cf0fe456
JG
154out:
155 if (r)
156 radeon_driver_unload_kms(dev);
10ebc0bc
DA
157
158
cf0fe456 159 return r;
771fe6b9
JG
160}
161
f482a141
AD
162/**
163 * radeon_set_filp_rights - Set filp right.
164 *
165 * @dev: drm dev pointer
166 * @owner: drm file
167 * @applier: drm file
168 * @value: value
169 *
170 * Sets the filp rights for the device (all asics).
171 */
9eba4a93
MO
172static void radeon_set_filp_rights(struct drm_device *dev,
173 struct drm_file **owner,
174 struct drm_file *applier,
175 uint32_t *value)
176{
177 mutex_lock(&dev->struct_mutex);
178 if (*value == 1) {
179 /* wants rights */
180 if (!*owner)
181 *owner = applier;
182 } else if (*value == 0) {
183 /* revokes rights */
184 if (*owner == applier)
185 *owner = NULL;
186 }
187 *value = *owner == applier ? 1 : 0;
188 mutex_unlock(&dev->struct_mutex);
189}
771fe6b9
JG
190
191/*
9eba4a93 192 * Userspace get information ioctl
771fe6b9 193 */
f482a141
AD
194/**
195 * radeon_info_ioctl - answer a device specific request.
196 *
197 * @rdev: radeon device pointer
198 * @data: request object
199 * @filp: drm filp
200 *
201 * This function is used to pass device specific parameters to the userspace
202 * drivers. Examples include: pci device id, pipeline parms, tiling params,
203 * etc. (all asics).
204 * Returns 0 on success, -EINVAL on failure.
205 */
5520345f 206static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
771fe6b9
JG
207{
208 struct radeon_device *rdev = dev->dev_private;
6759a0a7 209 struct drm_radeon_info *info = data;
bc35afdb 210 struct radeon_mode_info *minfo = &rdev->mode_info;
64d7b8be
JG
211 uint32_t *value, value_tmp, *value_ptr, value_size;
212 uint64_t value64;
bc35afdb
JG
213 struct drm_crtc *crtc;
214 int i, found;
771fe6b9 215
771fe6b9 216 value_ptr = (uint32_t *)((unsigned long)info->value);
64d7b8be
JG
217 value = &value_tmp;
218 value_size = sizeof(uint32_t);
d8ab3557 219
771fe6b9
JG
220 switch (info->request) {
221 case RADEON_INFO_DEVICE_ID:
ffbab09b 222 *value = dev->pdev->device;
771fe6b9
JG
223 break;
224 case RADEON_INFO_NUM_GB_PIPES:
64d7b8be 225 *value = rdev->num_gb_pipes;
771fe6b9 226 break;
f779b3e5 227 case RADEON_INFO_NUM_Z_PIPES:
64d7b8be 228 *value = rdev->num_z_pipes;
f779b3e5 229 break;
733289c2 230 case RADEON_INFO_ACCEL_WORKING:
148a03bc
AD
231 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
232 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
64d7b8be 233 *value = false;
148a03bc 234 else
64d7b8be 235 *value = rdev->accel_working;
733289c2 236 break;
bc35afdb 237 case RADEON_INFO_CRTC_FROM_ID:
1d6ac185 238 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
239 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
240 return -EFAULT;
241 }
bc35afdb
JG
242 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
243 crtc = (struct drm_crtc *)minfo->crtcs[i];
64d7b8be 244 if (crtc && crtc->base.id == *value) {
0baf2d8f 245 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
64d7b8be 246 *value = radeon_crtc->crtc_id;
bc35afdb
JG
247 found = 1;
248 break;
249 }
250 }
251 if (!found) {
64d7b8be 252 DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
bc35afdb
JG
253 return -EINVAL;
254 }
255 break;
148a03bc 256 case RADEON_INFO_ACCEL_WORKING2:
64d7b8be 257 *value = rdev->accel_working;
148a03bc 258 break;
e7aeeba6 259 case RADEON_INFO_TILING_CONFIG:
64f759cc
AD
260 if (rdev->family >= CHIP_BONAIRE)
261 *value = rdev->config.cik.tile_config;
262 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 263 *value = rdev->config.si.tile_config;
c1b2f69f 264 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 265 *value = rdev->config.cayman.tile_config;
fecf1d07 266 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 267 *value = rdev->config.evergreen.tile_config;
e7aeeba6 268 else if (rdev->family >= CHIP_RV770)
64d7b8be 269 *value = rdev->config.rv770.tile_config;
e7aeeba6 270 else if (rdev->family >= CHIP_R600)
64d7b8be 271 *value = rdev->config.r600.tile_config;
e7aeeba6 272 else {
d9fdaafb 273 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
e7aeeba6
AD
274 return -EINVAL;
275 }
b824b364 276 break;
ab9e1f59 277 case RADEON_INFO_WANT_HYPERZ:
43861f71
MO
278 /* The "value" here is both an input and output parameter.
279 * If the input value is 1, filp requests hyper-z access.
280 * If the input value is 0, filp revokes its hyper-z access.
281 *
282 * When returning, the value is 1 if filp owns hyper-z access,
283 * 0 otherwise. */
1d6ac185 284 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
285 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
286 return -EFAULT;
287 }
288 if (*value >= 2) {
289 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
43861f71
MO
290 return -EINVAL;
291 }
64d7b8be 292 radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
9eba4a93
MO
293 break;
294 case RADEON_INFO_WANT_CMASK:
295 /* The same logic as Hyper-Z. */
1d6ac185 296 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
297 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
298 return -EFAULT;
299 }
300 if (*value >= 2) {
301 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
9eba4a93 302 return -EINVAL;
ab9e1f59 303 }
64d7b8be 304 radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
e7aeeba6 305 break;
58bbf018
AD
306 case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
307 /* return clock value in KHz */
454d2e2a 308 if (rdev->asic->get_xclk)
64d7b8be 309 *value = radeon_get_xclk(rdev) * 10;
454d2e2a 310 else
64d7b8be 311 *value = rdev->clock.spll.reference_freq * 10;
58bbf018 312 break;
486af189 313 case RADEON_INFO_NUM_BACKENDS:
64f759cc
AD
314 if (rdev->family >= CHIP_BONAIRE)
315 *value = rdev->config.cik.max_backends_per_se *
316 rdev->config.cik.max_shader_engines;
317 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 318 *value = rdev->config.si.max_backends_per_se *
c1b2f69f
MD
319 rdev->config.si.max_shader_engines;
320 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 321 *value = rdev->config.cayman.max_backends_per_se *
fecf1d07
AD
322 rdev->config.cayman.max_shader_engines;
323 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 324 *value = rdev->config.evergreen.max_backends;
486af189 325 else if (rdev->family >= CHIP_RV770)
64d7b8be 326 *value = rdev->config.rv770.max_backends;
486af189 327 else if (rdev->family >= CHIP_R600)
64d7b8be 328 *value = rdev->config.r600.max_backends;
486af189
DA
329 else {
330 return -EINVAL;
331 }
332 break;
6565945b 333 case RADEON_INFO_NUM_TILE_PIPES:
64f759cc
AD
334 if (rdev->family >= CHIP_BONAIRE)
335 *value = rdev->config.cik.max_tile_pipes;
336 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 337 *value = rdev->config.si.max_tile_pipes;
c1b2f69f 338 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 339 *value = rdev->config.cayman.max_tile_pipes;
6565945b 340 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 341 *value = rdev->config.evergreen.max_tile_pipes;
6565945b 342 else if (rdev->family >= CHIP_RV770)
64d7b8be 343 *value = rdev->config.rv770.max_tile_pipes;
6565945b 344 else if (rdev->family >= CHIP_R600)
64d7b8be 345 *value = rdev->config.r600.max_tile_pipes;
6565945b
AD
346 else {
347 return -EINVAL;
348 }
349 break;
8aeb96f8 350 case RADEON_INFO_FUSION_GART_WORKING:
64d7b8be 351 *value = 1;
8aeb96f8 352 break;
e55b9422 353 case RADEON_INFO_BACKEND_MAP:
64f759cc 354 if (rdev->family >= CHIP_BONAIRE)
1ddce27d 355 *value = rdev->config.cik.backend_map;
64f759cc 356 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 357 *value = rdev->config.si.backend_map;
c1b2f69f 358 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 359 *value = rdev->config.cayman.backend_map;
e55b9422 360 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 361 *value = rdev->config.evergreen.backend_map;
e55b9422 362 else if (rdev->family >= CHIP_RV770)
64d7b8be 363 *value = rdev->config.rv770.backend_map;
e55b9422 364 else if (rdev->family >= CHIP_R600)
64d7b8be 365 *value = rdev->config.r600.backend_map;
e55b9422
AD
366 else {
367 return -EINVAL;
368 }
369 break;
721604a1
JG
370 case RADEON_INFO_VA_START:
371 /* this is where we report if vm is supported or not */
372 if (rdev->family < CHIP_CAYMAN)
373 return -EINVAL;
64d7b8be 374 *value = RADEON_VA_RESERVED_SIZE;
721604a1
JG
375 break;
376 case RADEON_INFO_IB_VM_MAX_SIZE:
377 /* this is where we report if vm is supported or not */
378 if (rdev->family < CHIP_CAYMAN)
379 return -EINVAL;
64d7b8be 380 *value = RADEON_IB_VM_MAX_SIZE;
721604a1 381 break;
609c1e15 382 case RADEON_INFO_MAX_PIPES:
64f759cc
AD
383 if (rdev->family >= CHIP_BONAIRE)
384 *value = rdev->config.cik.max_cu_per_sh;
385 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 386 *value = rdev->config.si.max_cu_per_sh;
c1b2f69f 387 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 388 *value = rdev->config.cayman.max_pipes_per_simd;
609c1e15 389 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 390 *value = rdev->config.evergreen.max_pipes;
609c1e15 391 else if (rdev->family >= CHIP_RV770)
64d7b8be 392 *value = rdev->config.rv770.max_pipes;
609c1e15 393 else if (rdev->family >= CHIP_R600)
64d7b8be 394 *value = rdev->config.r600.max_pipes;
609c1e15
TS
395 else {
396 return -EINVAL;
397 }
398 break;
64d7b8be
JG
399 case RADEON_INFO_TIMESTAMP:
400 if (rdev->family < CHIP_R600) {
401 DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
402 return -EINVAL;
403 }
404 value = (uint32_t*)&value64;
405 value_size = sizeof(uint64_t);
406 value64 = radeon_get_gpu_clock_counter(rdev);
407 break;
2e1a7674 408 case RADEON_INFO_MAX_SE:
64f759cc
AD
409 if (rdev->family >= CHIP_BONAIRE)
410 *value = rdev->config.cik.max_shader_engines;
411 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 412 *value = rdev->config.si.max_shader_engines;
2e1a7674 413 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 414 *value = rdev->config.cayman.max_shader_engines;
2e1a7674 415 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 416 *value = rdev->config.evergreen.num_ses;
2e1a7674 417 else
64d7b8be 418 *value = 1;
2e1a7674
AD
419 break;
420 case RADEON_INFO_MAX_SH_PER_SE:
64f759cc
AD
421 if (rdev->family >= CHIP_BONAIRE)
422 *value = rdev->config.cik.max_sh_per_se;
423 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 424 *value = rdev->config.si.max_sh_per_se;
2e1a7674
AD
425 else
426 return -EINVAL;
427 break;
a0a53aa8 428 case RADEON_INFO_FASTFB_WORKING:
64d7b8be 429 *value = rdev->fastfb_working;
a0a53aa8 430 break;
902aaef6 431 case RADEON_INFO_RING_WORKING:
1d6ac185 432 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
433 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
434 return -EFAULT;
435 }
436 switch (*value) {
902aaef6
CK
437 case RADEON_CS_RING_GFX:
438 case RADEON_CS_RING_COMPUTE:
64d7b8be 439 *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
902aaef6
CK
440 break;
441 case RADEON_CS_RING_DMA:
64d7b8be
JG
442 *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
443 *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
902aaef6
CK
444 break;
445 case RADEON_CS_RING_UVD:
64d7b8be 446 *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
902aaef6 447 break;
f7ba8b04
CK
448 case RADEON_CS_RING_VCE:
449 *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
450 break;
902aaef6
CK
451 default:
452 return -EINVAL;
453 }
454 break;
64d7b8be 455 case RADEON_INFO_SI_TILE_MODE_ARRAY:
64f759cc 456 if (rdev->family >= CHIP_BONAIRE) {
39aee490
AD
457 value = rdev->config.cik.tile_mode_array;
458 value_size = sizeof(uint32_t)*32;
459 } else if (rdev->family >= CHIP_TAHITI) {
460 value = rdev->config.si.tile_mode_array;
461 value_size = sizeof(uint32_t)*32;
462 } else {
463 DRM_DEBUG_KMS("tile mode array is si+ only!\n");
64f759cc
AD
464 return -EINVAL;
465 }
64d7b8be 466 break;
32f79a8a
MD
467 case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
468 if (rdev->family >= CHIP_BONAIRE) {
469 value = rdev->config.cik.macrotile_mode_array;
470 value_size = sizeof(uint32_t)*16;
471 } else {
472 DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
473 return -EINVAL;
474 }
475 break;
e5b9e750
TS
476 case RADEON_INFO_SI_CP_DMA_COMPUTE:
477 *value = 1;
478 break;
439a1cff
MO
479 case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
480 if (rdev->family >= CHIP_BONAIRE) {
481 *value = rdev->config.cik.backend_enable_mask;
482 } else if (rdev->family >= CHIP_TAHITI) {
483 *value = rdev->config.si.backend_enable_mask;
484 } else {
485 DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
486 }
487 break;
f5f1f897
AD
488 case RADEON_INFO_MAX_SCLK:
489 if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
490 rdev->pm.dpm_enabled)
491 *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
492 else
493 *value = rdev->pm.default_sclk * 10;
494 break;
98ccc291
CK
495 case RADEON_INFO_VCE_FW_VERSION:
496 *value = rdev->vce.fw_version;
497 break;
498 case RADEON_INFO_VCE_FB_VERSION:
499 *value = rdev->vce.fb_version;
500 break;
67e8e3f9
MO
501 case RADEON_INFO_NUM_BYTES_MOVED:
502 value = (uint32_t*)&value64;
503 value_size = sizeof(uint64_t);
504 value64 = atomic64_read(&rdev->num_bytes_moved);
505 break;
506 case RADEON_INFO_VRAM_USAGE:
507 value = (uint32_t*)&value64;
508 value_size = sizeof(uint64_t);
509 value64 = atomic64_read(&rdev->vram_usage);
510 break;
511 case RADEON_INFO_GTT_USAGE:
512 value = (uint32_t*)&value64;
513 value_size = sizeof(uint64_t);
514 value64 = atomic64_read(&rdev->gtt_usage);
515 break;
65fcf668
AD
516 case RADEON_INFO_ACTIVE_CU_COUNT:
517 if (rdev->family >= CHIP_BONAIRE)
518 *value = rdev->config.cik.active_cus;
519 else if (rdev->family >= CHIP_TAHITI)
520 *value = rdev->config.si.active_cus;
521 else if (rdev->family >= CHIP_CAYMAN)
522 *value = rdev->config.cayman.active_simds;
523 else if (rdev->family >= CHIP_CEDAR)
524 *value = rdev->config.evergreen.active_simds;
525 else if (rdev->family >= CHIP_RV770)
526 *value = rdev->config.rv770.active_simds;
527 else if (rdev->family >= CHIP_R600)
528 *value = rdev->config.r600.active_simds;
529 else
530 *value = 1;
531 break;
771fe6b9 532 default:
d9fdaafb 533 DRM_DEBUG_KMS("Invalid request %d\n", info->request);
771fe6b9
JG
534 return -EINVAL;
535 }
1d6ac185 536 if (copy_to_user(value_ptr, (char*)value, value_size)) {
6759a0a7 537 DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
771fe6b9
JG
538 return -EFAULT;
539 }
540 return 0;
541}
542
543
544/*
545 * Outdated mess for old drm with Xorg being in charge (void function now).
546 */
f482a141
AD
547/**
548 * radeon_driver_firstopen_kms - drm callback for last close
549 *
550 * @dev: drm dev pointer
551 *
552 * Switch vga switcheroo state after last close (all asics).
553 */
771fe6b9
JG
554void radeon_driver_lastclose_kms(struct drm_device *dev)
555{
6a9ee8af 556 vga_switcheroo_process_delayed_switch();
771fe6b9
JG
557}
558
f482a141
AD
559/**
560 * radeon_driver_open_kms - drm callback for open
561 *
562 * @dev: drm dev pointer
563 * @file_priv: drm file
564 *
565 * On device open, init vm on cayman+ (all asics).
566 * Returns 0 on success, error on failure.
567 */
771fe6b9
JG
568int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
569{
721604a1 570 struct radeon_device *rdev = dev->dev_private;
10ebc0bc 571 int r;
721604a1
JG
572
573 file_priv->driver_priv = NULL;
574
10ebc0bc
DA
575 r = pm_runtime_get_sync(dev->dev);
576 if (r < 0)
577 return r;
578
721604a1
JG
579 /* new gpu have virtual address space support */
580 if (rdev->family >= CHIP_CAYMAN) {
581 struct radeon_fpriv *fpriv;
d72d43cf 582 struct radeon_bo_va *bo_va;
721604a1
JG
583 int r;
584
585 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
586 if (unlikely(!fpriv)) {
587 return -ENOMEM;
588 }
589
6d2f2944 590 r = radeon_vm_init(rdev, &fpriv->vm);
74073c9d
QC
591 if (r) {
592 kfree(fpriv);
6d2f2944 593 return r;
74073c9d 594 }
d72d43cf 595
24f47acc
JG
596 if (rdev->accel_working) {
597 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
598 if (r) {
599 radeon_vm_fini(rdev, &fpriv->vm);
600 kfree(fpriv);
601 return r;
602 }
f1e3dc70 603
24f47acc
JG
604 /* map the ib pool buffer read only into
605 * virtual address space */
606 bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
607 rdev->ring_tmp_bo.bo);
608 r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
609 RADEON_VM_PAGE_READABLE |
610 RADEON_VM_PAGE_SNOOPED);
f1e3dc70 611
24f47acc
JG
612 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
613 if (r) {
614 radeon_vm_fini(rdev, &fpriv->vm);
615 kfree(fpriv);
616 return r;
617 }
721604a1 618 }
721604a1
JG
619 file_priv->driver_priv = fpriv;
620 }
10ebc0bc
DA
621
622 pm_runtime_mark_last_busy(dev->dev);
623 pm_runtime_put_autosuspend(dev->dev);
771fe6b9
JG
624 return 0;
625}
626
f482a141
AD
627/**
628 * radeon_driver_postclose_kms - drm callback for post close
629 *
630 * @dev: drm dev pointer
631 * @file_priv: drm file
632 *
633 * On device post close, tear down vm on cayman+ (all asics).
634 */
771fe6b9
JG
635void radeon_driver_postclose_kms(struct drm_device *dev,
636 struct drm_file *file_priv)
637{
721604a1
JG
638 struct radeon_device *rdev = dev->dev_private;
639
640 /* new gpu have virtual address space support */
641 if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
642 struct radeon_fpriv *fpriv = file_priv->driver_priv;
d72d43cf
CK
643 struct radeon_bo_va *bo_va;
644 int r;
645
24f47acc
JG
646 if (rdev->accel_working) {
647 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
648 if (!r) {
649 bo_va = radeon_vm_bo_find(&fpriv->vm,
650 rdev->ring_tmp_bo.bo);
651 if (bo_va)
652 radeon_vm_bo_rmv(rdev, bo_va);
653 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
654 }
d72d43cf 655 }
721604a1
JG
656
657 radeon_vm_fini(rdev, &fpriv->vm);
658 kfree(fpriv);
659 file_priv->driver_priv = NULL;
660 }
771fe6b9
JG
661}
662
f482a141
AD
663/**
664 * radeon_driver_preclose_kms - drm callback for pre close
665 *
666 * @dev: drm dev pointer
667 * @file_priv: drm file
668 *
669 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
670 * (all asics).
671 */
771fe6b9
JG
672void radeon_driver_preclose_kms(struct drm_device *dev,
673 struct drm_file *file_priv)
674{
ab9e1f59
DA
675 struct radeon_device *rdev = dev->dev_private;
676 if (rdev->hyperz_filp == file_priv)
677 rdev->hyperz_filp = NULL;
dca0d612
MO
678 if (rdev->cmask_filp == file_priv)
679 rdev->cmask_filp = NULL;
f2ba57b5 680 radeon_uvd_free_handles(rdev, file_priv);
d93f7937 681 radeon_vce_free_handles(rdev, file_priv);
771fe6b9
JG
682}
683
771fe6b9
JG
684/*
685 * VBlank related functions.
686 */
f482a141
AD
687/**
688 * radeon_get_vblank_counter_kms - get frame count
689 *
690 * @dev: drm dev pointer
691 * @crtc: crtc to get the frame count from
692 *
693 * Gets the frame count on the requested crtc (all asics).
694 * Returns frame count on success, -EINVAL on failure.
695 */
771fe6b9
JG
696u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
697{
7ed220d7
MD
698 struct radeon_device *rdev = dev->dev_private;
699
9c950a43 700 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
701 DRM_ERROR("Invalid crtc %d\n", crtc);
702 return -EINVAL;
703 }
704
705 return radeon_get_vblank_counter(rdev, crtc);
771fe6b9
JG
706}
707
f482a141
AD
708/**
709 * radeon_enable_vblank_kms - enable vblank interrupt
710 *
711 * @dev: drm dev pointer
712 * @crtc: crtc to enable vblank interrupt for
713 *
714 * Enable the interrupt on the requested crtc (all asics).
715 * Returns 0 on success, -EINVAL on failure.
716 */
771fe6b9
JG
717int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
718{
7ed220d7 719 struct radeon_device *rdev = dev->dev_private;
fb98257a
CK
720 unsigned long irqflags;
721 int r;
7ed220d7 722
9c950a43 723 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
724 DRM_ERROR("Invalid crtc %d\n", crtc);
725 return -EINVAL;
726 }
727
fb98257a 728 spin_lock_irqsave(&rdev->irq.lock, irqflags);
7ed220d7 729 rdev->irq.crtc_vblank_int[crtc] = true;
fb98257a
CK
730 r = radeon_irq_set(rdev);
731 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
732 return r;
771fe6b9
JG
733}
734
f482a141
AD
735/**
736 * radeon_disable_vblank_kms - disable vblank interrupt
737 *
738 * @dev: drm dev pointer
739 * @crtc: crtc to disable vblank interrupt for
740 *
741 * Disable the interrupt on the requested crtc (all asics).
742 */
771fe6b9
JG
743void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
744{
7ed220d7 745 struct radeon_device *rdev = dev->dev_private;
fb98257a 746 unsigned long irqflags;
7ed220d7 747
9c950a43 748 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
749 DRM_ERROR("Invalid crtc %d\n", crtc);
750 return;
751 }
752
fb98257a 753 spin_lock_irqsave(&rdev->irq.lock, irqflags);
7ed220d7 754 rdev->irq.crtc_vblank_int[crtc] = false;
7ed220d7 755 radeon_irq_set(rdev);
fb98257a 756 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
771fe6b9
JG
757}
758
f482a141
AD
759/**
760 * radeon_get_vblank_timestamp_kms - get vblank timestamp
761 *
762 * @dev: drm dev pointer
763 * @crtc: crtc to get the timestamp for
764 * @max_error: max error
765 * @vblank_time: time value
766 * @flags: flags passed to the driver
767 *
768 * Gets the timestamp on the requested crtc based on the
769 * scanout position. (all asics).
770 * Returns postive status flags on success, negative error on failure.
771 */
f5a80209
MK
772int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
773 int *max_error,
774 struct timeval *vblank_time,
775 unsigned flags)
776{
777 struct drm_crtc *drmcrtc;
778 struct radeon_device *rdev = dev->dev_private;
779
780 if (crtc < 0 || crtc >= dev->num_crtcs) {
781 DRM_ERROR("Invalid crtc %d\n", crtc);
782 return -EINVAL;
783 }
784
785 /* Get associated drm_crtc: */
786 drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
787
788 /* Helper routine in DRM core does all the work: */
789 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
790 vblank_time, flags,
7da903ef 791 drmcrtc, &drmcrtc->hwmode);
f5a80209 792}
771fe6b9 793
771fe6b9 794#define KMS_INVALID_IOCTL(name) \
f6e2e407
RK
795static int name(struct drm_device *dev, void *data, struct drm_file \
796 *file_priv) \
771fe6b9
JG
797{ \
798 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
799 return -EINVAL; \
800}
801
802/*
803 * All these ioctls are invalid in kms world.
804 */
805KMS_INVALID_IOCTL(radeon_cp_init_kms)
806KMS_INVALID_IOCTL(radeon_cp_start_kms)
807KMS_INVALID_IOCTL(radeon_cp_stop_kms)
808KMS_INVALID_IOCTL(radeon_cp_reset_kms)
809KMS_INVALID_IOCTL(radeon_cp_idle_kms)
810KMS_INVALID_IOCTL(radeon_cp_resume_kms)
811KMS_INVALID_IOCTL(radeon_engine_reset_kms)
812KMS_INVALID_IOCTL(radeon_fullscreen_kms)
813KMS_INVALID_IOCTL(radeon_cp_swap_kms)
814KMS_INVALID_IOCTL(radeon_cp_clear_kms)
815KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
816KMS_INVALID_IOCTL(radeon_cp_indices_kms)
817KMS_INVALID_IOCTL(radeon_cp_texture_kms)
818KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
819KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
820KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
821KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
822KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
823KMS_INVALID_IOCTL(radeon_cp_flip_kms)
824KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
825KMS_INVALID_IOCTL(radeon_mem_free_kms)
826KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
827KMS_INVALID_IOCTL(radeon_irq_emit_kms)
828KMS_INVALID_IOCTL(radeon_irq_wait_kms)
829KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
830KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
831KMS_INVALID_IOCTL(radeon_surface_free_kms)
832
833
baa70943 834const struct drm_ioctl_desc radeon_ioctls_kms[] = {
1b2f1489
DA
835 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
836 DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
837 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
838 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
839 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
840 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
841 DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
842 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
843 DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
844 DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
845 DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
846 DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
847 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
848 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
849 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
850 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
851 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
852 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
853 DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
854 DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
855 DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
856 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
857 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
858 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
859 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
860 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
861 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
771fe6b9 862 /* KMS */
f33bcab9
CK
863 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
864 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
865 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
866 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
867 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
868 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
f33bcab9
CK
869 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
870 DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
871 DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
872 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
873 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
874 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
875 DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
bda72d58 876 DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
771fe6b9
JG
877};
878int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);