drm/radeon/kms: add dpm support for SI (v7)
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
37e9b6a6 45void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 46u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6 47void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 48u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6 49
f93bdefe
AD
50u32 radeon_ring_generic_get_rptr(struct radeon_device *rdev,
51 struct radeon_ring *ring);
52u32 radeon_ring_generic_get_wptr(struct radeon_device *rdev,
53 struct radeon_ring *ring);
54void radeon_ring_generic_set_wptr(struct radeon_device *rdev,
55 struct radeon_ring *ring);
37e9b6a6 56
771fe6b9 57/*
44ca7478 58 * r100,rv100,rs100,rv200,rs200
771fe6b9 59 */
2b497502
DV
60struct r100_mc_save {
61 u32 GENMO_WT;
62 u32 CRTC_EXT_CNTL;
63 u32 CRTC_GEN_CNTL;
64 u32 CRTC2_GEN_CNTL;
65 u32 CUR_OFFSET;
66 u32 CUR2_OFFSET;
67};
68int r100_init(struct radeon_device *rdev);
69void r100_fini(struct radeon_device *rdev);
70int r100_suspend(struct radeon_device *rdev);
71int r100_resume(struct radeon_device *rdev);
28d52043 72void r100_vga_set_state(struct radeon_device *rdev, bool state);
e32eb50d 73bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 74int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 75u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
76void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
77int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
f712812e 78void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
771fe6b9
JG
79int r100_irq_set(struct radeon_device *rdev);
80int r100_irq_process(struct radeon_device *rdev);
81void r100_fence_ring_emit(struct radeon_device *rdev,
82 struct radeon_fence *fence);
15d3332f 83void r100_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 84 struct radeon_ring *cp,
15d3332f 85 struct radeon_semaphore *semaphore,
7b1f2485 86 bool emit_wait);
771fe6b9
JG
87int r100_cs_parse(struct radeon_cs_parser *p);
88void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
89uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
90int r100_copy_blit(struct radeon_device *rdev,
91 uint64_t src_offset,
92 uint64_t dst_offset,
003cefe0 93 unsigned num_gpu_pages,
876dc9f3 94 struct radeon_fence **fence);
e024e110
DA
95int r100_set_surface_reg(struct radeon_device *rdev, int reg,
96 uint32_t tiling_flags, uint32_t pitch,
97 uint32_t offset, uint32_t obj_size);
9479c54f 98void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 99void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 100void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 101int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
429770b3
AD
102void r100_hpd_init(struct radeon_device *rdev);
103void r100_hpd_fini(struct radeon_device *rdev);
104bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
105void r100_hpd_set_polarity(struct radeon_device *rdev,
106 enum radeon_hpd_id hpd);
2b497502
DV
107int r100_debugfs_rbbm_init(struct radeon_device *rdev);
108int r100_debugfs_cp_init(struct radeon_device *rdev);
109void r100_cp_disable(struct radeon_device *rdev);
110int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
111void r100_cp_fini(struct radeon_device *rdev);
112int r100_pci_gart_init(struct radeon_device *rdev);
113void r100_pci_gart_fini(struct radeon_device *rdev);
114int r100_pci_gart_enable(struct radeon_device *rdev);
115void r100_pci_gart_disable(struct radeon_device *rdev);
116int r100_debugfs_mc_info_init(struct radeon_device *rdev);
117int r100_gui_wait_for_idle(struct radeon_device *rdev);
f712812e 118int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
2b497502
DV
119void r100_irq_disable(struct radeon_device *rdev);
120void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
121void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
122void r100_vram_init_sizes(struct radeon_device *rdev);
2b497502
DV
123int r100_cp_reset(struct radeon_device *rdev);
124void r100_vga_render_disable(struct radeon_device *rdev);
4c712e6c 125void r100_restore_sanity(struct radeon_device *rdev);
2b497502
DV
126int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
127 struct radeon_cs_packet *pkt,
128 struct radeon_bo *robj);
129int r100_cs_parse_packet0(struct radeon_cs_parser *p,
130 struct radeon_cs_packet *pkt,
131 const unsigned *auth, unsigned n,
132 radeon_packet0_check_t check);
133int r100_cs_packet_parse(struct radeon_cs_parser *p,
134 struct radeon_cs_packet *pkt,
135 unsigned idx);
136void r100_enable_bm(struct radeon_device *rdev);
137void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 138void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 139extern bool r100_gui_idle(struct radeon_device *rdev);
49e02b73
AD
140extern void r100_pm_misc(struct radeon_device *rdev);
141extern void r100_pm_prepare(struct radeon_device *rdev);
142extern void r100_pm_finish(struct radeon_device *rdev);
ce8f5370
AD
143extern void r100_pm_init_profile(struct radeon_device *rdev);
144extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
6f34be50
AD
145extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
146extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
147extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 148extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 149extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
bae6b562 150
44ca7478
PN
151/*
152 * r200,rv250,rs300,rv280
153 */
154extern int r200_copy_dma(struct radeon_device *rdev,
187f3da3
DV
155 uint64_t src_offset,
156 uint64_t dst_offset,
003cefe0 157 unsigned num_gpu_pages,
876dc9f3 158 struct radeon_fence **fence);
187f3da3 159void r200_set_safe_registers(struct radeon_device *rdev);
771fe6b9
JG
160
161/*
162 * r300,r350,rv350,rv380
163 */
207bf9e9
JG
164extern int r300_init(struct radeon_device *rdev);
165extern void r300_fini(struct radeon_device *rdev);
166extern int r300_suspend(struct radeon_device *rdev);
167extern int r300_resume(struct radeon_device *rdev);
a2d07b74 168extern int r300_asic_reset(struct radeon_device *rdev);
f712812e 169extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
207bf9e9
JG
170extern void r300_fence_ring_emit(struct radeon_device *rdev,
171 struct radeon_fence *fence);
172extern int r300_cs_parse(struct radeon_cs_parser *p);
173extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
174extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
207bf9e9 175extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 176extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
187f3da3
DV
177extern void r300_set_reg_safe(struct radeon_device *rdev);
178extern void r300_mc_program(struct radeon_device *rdev);
179extern void r300_mc_init(struct radeon_device *rdev);
180extern void r300_clock_startup(struct radeon_device *rdev);
181extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
182extern int rv370_pcie_gart_init(struct radeon_device *rdev);
183extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
184extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
185extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
89e5181f 186extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
44ca7478 187
771fe6b9
JG
188/*
189 * r420,r423,rv410
190 */
9f022ddf
JG
191extern int r420_init(struct radeon_device *rdev);
192extern void r420_fini(struct radeon_device *rdev);
193extern int r420_suspend(struct radeon_device *rdev);
194extern int r420_resume(struct radeon_device *rdev);
ce8f5370 195extern void r420_pm_init_profile(struct radeon_device *rdev);
187f3da3
DV
196extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
197extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
198extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
199extern void r420_pipes_init(struct radeon_device *rdev);
771fe6b9
JG
200
201/*
202 * rs400,rs480
203 */
ca6ffc64
JG
204extern int rs400_init(struct radeon_device *rdev);
205extern void rs400_fini(struct radeon_device *rdev);
206extern int rs400_suspend(struct radeon_device *rdev);
207extern int rs400_resume(struct radeon_device *rdev);
771fe6b9
JG
208void rs400_gart_tlb_flush(struct radeon_device *rdev);
209int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
210uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
211void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
187f3da3
DV
212int rs400_gart_init(struct radeon_device *rdev);
213int rs400_gart_enable(struct radeon_device *rdev);
214void rs400_gart_adjust_size(struct radeon_device *rdev);
215void rs400_gart_disable(struct radeon_device *rdev);
216void rs400_gart_fini(struct radeon_device *rdev);
89e5181f 217extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
187f3da3 218
771fe6b9
JG
219/*
220 * rs600.
221 */
90aca4d2 222extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
223extern int rs600_init(struct radeon_device *rdev);
224extern void rs600_fini(struct radeon_device *rdev);
225extern int rs600_suspend(struct radeon_device *rdev);
226extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 227int rs600_irq_set(struct radeon_device *rdev);
7ed220d7 228int rs600_irq_process(struct radeon_device *rdev);
187f3da3 229void rs600_irq_disable(struct radeon_device *rdev);
7ed220d7 230u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
231void rs600_gart_tlb_flush(struct radeon_device *rdev);
232int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
233uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
234void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 235void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
236void rs600_hpd_init(struct radeon_device *rdev);
237void rs600_hpd_fini(struct radeon_device *rdev);
238bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
239void rs600_hpd_set_polarity(struct radeon_device *rdev,
240 enum radeon_hpd_id hpd);
49e02b73
AD
241extern void rs600_pm_misc(struct radeon_device *rdev);
242extern void rs600_pm_prepare(struct radeon_device *rdev);
243extern void rs600_pm_finish(struct radeon_device *rdev);
6f34be50
AD
244extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
245extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
246extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
187f3da3 247void rs600_set_safe_registers(struct radeon_device *rdev);
3ae19b75 248extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 249extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
429770b3 250
771fe6b9
JG
251/*
252 * rs690,rs740
253 */
3bc68535
JG
254int rs690_init(struct radeon_device *rdev);
255void rs690_fini(struct radeon_device *rdev);
256int rs690_resume(struct radeon_device *rdev);
257int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
258uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
259void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 260void rs690_bandwidth_update(struct radeon_device *rdev);
187f3da3
DV
261void rs690_line_buffer_adjust(struct radeon_device *rdev,
262 struct drm_display_mode *mode1,
263 struct drm_display_mode *mode2);
89e5181f 264extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
265
266/*
267 * rv515
268 */
187f3da3 269struct rv515_mc_save {
187f3da3
DV
270 u32 vga_render_control;
271 u32 vga_hdp_control;
6253e4c7 272 bool crtc_enabled[2];
187f3da3 273};
81ee8fb6 274
068a117c 275int rv515_init(struct radeon_device *rdev);
d39c3b89 276void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
277uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
278void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
f712812e 279void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
c93bb85b 280void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
281int rv515_resume(struct radeon_device *rdev);
282int rv515_suspend(struct radeon_device *rdev);
187f3da3
DV
283void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
284void rv515_vga_render_disable(struct radeon_device *rdev);
285void rv515_set_safe_registers(struct radeon_device *rdev);
286void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
287void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
288void rv515_clock_startup(struct radeon_device *rdev);
289void rv515_debugfs(struct radeon_device *rdev);
89e5181f 290int rv515_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
291
292/*
293 * r520,rv530,rv560,rv570,r580
294 */
d39c3b89 295int r520_init(struct radeon_device *rdev);
f0ed1f65 296int r520_resume(struct radeon_device *rdev);
89e5181f 297int r520_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
298
299/*
3ce0a23d 300 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 301 */
3ce0a23d
JG
302int r600_init(struct radeon_device *rdev);
303void r600_fini(struct radeon_device *rdev);
304int r600_suspend(struct radeon_device *rdev);
305int r600_resume(struct radeon_device *rdev);
28d52043 306void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
307int r600_wb_init(struct radeon_device *rdev);
308void r600_wb_fini(struct radeon_device *rdev);
3ce0a23d 309void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
310uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
311void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d 312int r600_cs_parse(struct radeon_cs_parser *p);
cf4ccd01 313int r600_dma_cs_parse(struct radeon_cs_parser *p);
3ce0a23d
JG
314void r600_fence_ring_emit(struct radeon_device *rdev,
315 struct radeon_fence *fence);
15d3332f 316void r600_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 317 struct radeon_ring *cp,
15d3332f 318 struct radeon_semaphore *semaphore,
7b1f2485 319 bool emit_wait);
4d75658b
AD
320void r600_dma_fence_ring_emit(struct radeon_device *rdev,
321 struct radeon_fence *fence);
322void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
323 struct radeon_ring *ring,
324 struct radeon_semaphore *semaphore,
325 bool emit_wait);
326void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
327bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
123bc183 328bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 329int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
330int r600_set_surface_reg(struct radeon_device *rdev, int reg,
331 uint32_t tiling_flags, uint32_t pitch,
332 uint32_t offset, uint32_t obj_size);
9479c54f 333void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
f712812e 334int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
4d75658b 335int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
3ce0a23d 336void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 337int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
4d75658b 338int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
f2ba57b5 339int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
3ce0a23d
JG
340int r600_copy_blit(struct radeon_device *rdev,
341 uint64_t src_offset, uint64_t dst_offset,
876dc9f3 342 unsigned num_gpu_pages, struct radeon_fence **fence);
4d75658b
AD
343int r600_copy_dma(struct radeon_device *rdev,
344 uint64_t src_offset, uint64_t dst_offset,
345 unsigned num_gpu_pages, struct radeon_fence **fence);
429770b3
AD
346void r600_hpd_init(struct radeon_device *rdev);
347void r600_hpd_fini(struct radeon_device *rdev);
348bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
349void r600_hpd_set_polarity(struct radeon_device *rdev,
350 enum radeon_hpd_id hpd);
062b389c 351extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 352extern bool r600_gui_idle(struct radeon_device *rdev);
49e02b73 353extern void r600_pm_misc(struct radeon_device *rdev);
ce8f5370
AD
354extern void r600_pm_init_profile(struct radeon_device *rdev);
355extern void rs780_pm_init_profile(struct radeon_device *rdev);
65337e60
SL
356extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
357extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
ce8f5370 358extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
3313e3d4
AD
359extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
360extern int r600_get_pcie_lanes(struct radeon_device *rdev);
3574dda4
DV
361bool r600_card_posted(struct radeon_device *rdev);
362void r600_cp_stop(struct radeon_device *rdev);
363int r600_cp_start(struct radeon_device *rdev);
e32eb50d 364void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
3574dda4
DV
365int r600_cp_resume(struct radeon_device *rdev);
366void r600_cp_fini(struct radeon_device *rdev);
367int r600_count_pipe_bits(uint32_t val);
368int r600_mc_wait_for_idle(struct radeon_device *rdev);
369int r600_pcie_gart_init(struct radeon_device *rdev);
370void r600_scratch_init(struct radeon_device *rdev);
371int r600_blit_init(struct radeon_device *rdev);
372void r600_blit_fini(struct radeon_device *rdev);
373int r600_init_microcode(struct radeon_device *rdev);
374/* r600 irq */
375int r600_irq_process(struct radeon_device *rdev);
376int r600_irq_init(struct radeon_device *rdev);
377void r600_irq_fini(struct radeon_device *rdev);
378void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
379int r600_irq_set(struct radeon_device *rdev);
380void r600_irq_suspend(struct radeon_device *rdev);
381void r600_disable_interrupts(struct radeon_device *rdev);
382void r600_rlc_stop(struct radeon_device *rdev);
383/* r600 audio */
384int r600_audio_init(struct radeon_device *rdev);
3299de95 385struct r600_audio r600_audio_status(struct radeon_device *rdev);
3574dda4 386void r600_audio_fini(struct radeon_device *rdev);
3574dda4
DV
387int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
388void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
a973bea1
AD
389void r600_hdmi_enable(struct drm_encoder *encoder, bool enable);
390void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
4546b2c1 391/* r600 blit */
f237750f 392int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
220907d9
CK
393 struct radeon_fence **fence, struct radeon_sa_bo **vb,
394 struct radeon_semaphore **sem);
876dc9f3 395void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
220907d9 396 struct radeon_sa_bo *vb, struct radeon_semaphore *sem);
4546b2c1
DV
397void r600_kms_blit_copy(struct radeon_device *rdev,
398 u64 src_gpu_addr, u64 dst_gpu_addr,
f237750f
CK
399 unsigned num_gpu_pages,
400 struct radeon_sa_bo *vb);
89e5181f 401int r600_mc_wait_for_idle(struct radeon_device *rdev);
454d2e2a 402u32 r600_get_xclk(struct radeon_device *rdev);
d0418894 403uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
6bd1c385 404int rv6xx_get_temp(struct radeon_device *rdev);
98243917
AD
405int r600_dpm_pre_set_power_state(struct radeon_device *rdev);
406void r600_dpm_post_set_power_state(struct radeon_device *rdev);
4a6369e9
AD
407/* rv6xx dpm */
408int rv6xx_dpm_init(struct radeon_device *rdev);
409int rv6xx_dpm_enable(struct radeon_device *rdev);
410void rv6xx_dpm_disable(struct radeon_device *rdev);
411int rv6xx_dpm_set_power_state(struct radeon_device *rdev);
412void rv6xx_setup_asic(struct radeon_device *rdev);
413void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev);
414void rv6xx_dpm_fini(struct radeon_device *rdev);
415u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low);
416u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low);
417void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
418 struct radeon_ps *ps);
9d67006e
AD
419/* rs780 dpm */
420int rs780_dpm_init(struct radeon_device *rdev);
421int rs780_dpm_enable(struct radeon_device *rdev);
422void rs780_dpm_disable(struct radeon_device *rdev);
423int rs780_dpm_set_power_state(struct radeon_device *rdev);
424void rs780_dpm_setup_asic(struct radeon_device *rdev);
425void rs780_dpm_display_configuration_changed(struct radeon_device *rdev);
426void rs780_dpm_fini(struct radeon_device *rdev);
427u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low);
428u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low);
429void rs780_dpm_print_power_state(struct radeon_device *rdev,
430 struct radeon_ps *ps);
3ce0a23d 431
f2ba57b5
CK
432/* uvd */
433int r600_uvd_init(struct radeon_device *rdev);
434int r600_uvd_rbc_start(struct radeon_device *rdev);
435void r600_uvd_rbc_stop(struct radeon_device *rdev);
436int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
437void r600_uvd_fence_emit(struct radeon_device *rdev,
438 struct radeon_fence *fence);
439void r600_uvd_semaphore_emit(struct radeon_device *rdev,
440 struct radeon_ring *ring,
441 struct radeon_semaphore *semaphore,
442 bool emit_wait);
443void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
444
3ce0a23d
JG
445/*
446 * rv770,rv730,rv710,rv740
447 */
448int rv770_init(struct radeon_device *rdev);
449void rv770_fini(struct radeon_device *rdev);
450int rv770_suspend(struct radeon_device *rdev);
451int rv770_resume(struct radeon_device *rdev);
3574dda4
DV
452void rv770_pm_misc(struct radeon_device *rdev);
453u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
454void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
455void r700_cp_stop(struct radeon_device *rdev);
456void r700_cp_fini(struct radeon_device *rdev);
43fb7787
AD
457int rv770_copy_dma(struct radeon_device *rdev,
458 uint64_t src_offset, uint64_t dst_offset,
459 unsigned num_gpu_pages,
460 struct radeon_fence **fence);
454d2e2a 461u32 rv770_get_xclk(struct radeon_device *rdev);
f2ba57b5 462int rv770_uvd_resume(struct radeon_device *rdev);
ef0e6e65 463int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6bd1c385 464int rv770_get_temp(struct radeon_device *rdev);
66229b20
AD
465/* rv7xx pm */
466int rv770_dpm_init(struct radeon_device *rdev);
467int rv770_dpm_enable(struct radeon_device *rdev);
468void rv770_dpm_disable(struct radeon_device *rdev);
469int rv770_dpm_set_power_state(struct radeon_device *rdev);
470void rv770_dpm_setup_asic(struct radeon_device *rdev);
471void rv770_dpm_display_configuration_changed(struct radeon_device *rdev);
472void rv770_dpm_fini(struct radeon_device *rdev);
473u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low);
474u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low);
475void rv770_dpm_print_power_state(struct radeon_device *rdev,
476 struct radeon_ps *ps);
3ce0a23d 477
bcc1c2a1
AD
478/*
479 * evergreen
480 */
3574dda4 481struct evergreen_mc_save {
3574dda4
DV
482 u32 vga_render_control;
483 u32 vga_hdp_control;
62444b74 484 bool crtc_enabled[RADEON_MAX_CRTCS];
3574dda4 485};
81ee8fb6 486
0fcdb61e 487void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
488int evergreen_init(struct radeon_device *rdev);
489void evergreen_fini(struct radeon_device *rdev);
490int evergreen_suspend(struct radeon_device *rdev);
491int evergreen_resume(struct radeon_device *rdev);
123bc183
AD
492bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
493bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 494int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1 495void evergreen_bandwidth_update(struct radeon_device *rdev);
12920591 496void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bcc1c2a1
AD
497void evergreen_hpd_init(struct radeon_device *rdev);
498void evergreen_hpd_fini(struct radeon_device *rdev);
499bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
500void evergreen_hpd_set_polarity(struct radeon_device *rdev,
501 enum radeon_hpd_id hpd);
45f9a39b
AD
502u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
503int evergreen_irq_set(struct radeon_device *rdev);
504int evergreen_irq_process(struct radeon_device *rdev);
cb5fcbd5 505extern int evergreen_cs_parse(struct radeon_cs_parser *p);
d2ead3ea 506extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
49e02b73
AD
507extern void evergreen_pm_misc(struct radeon_device *rdev);
508extern void evergreen_pm_prepare(struct radeon_device *rdev);
509extern void evergreen_pm_finish(struct radeon_device *rdev);
a4c9e2ee 510extern void sumo_pm_init_profile(struct radeon_device *rdev);
27810fb2 511extern void btc_pm_init_profile(struct radeon_device *rdev);
23d33ba3 512int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
a8b4925c 513int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6f34be50
AD
514extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
515extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
516extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 517extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
3574dda4
DV
518void evergreen_disable_interrupt_state(struct radeon_device *rdev);
519int evergreen_blit_init(struct radeon_device *rdev);
89e5181f 520int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
233d1ad5
AD
521void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
522 struct radeon_fence *fence);
523void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
524 struct radeon_ib *ib);
525int evergreen_copy_dma(struct radeon_device *rdev,
526 uint64_t src_offset, uint64_t dst_offset,
527 unsigned num_gpu_pages,
528 struct radeon_fence **fence);
a973bea1
AD
529void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable);
530void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
6bd1c385
AD
531int evergreen_get_temp(struct radeon_device *rdev);
532int sumo_get_temp(struct radeon_device *rdev);
29a15221 533int tn_get_temp(struct radeon_device *rdev);
dc50ba7f
AD
534int cypress_dpm_init(struct radeon_device *rdev);
535void cypress_dpm_setup_asic(struct radeon_device *rdev);
536int cypress_dpm_enable(struct radeon_device *rdev);
537void cypress_dpm_disable(struct radeon_device *rdev);
538int cypress_dpm_set_power_state(struct radeon_device *rdev);
539void cypress_dpm_display_configuration_changed(struct radeon_device *rdev);
540void cypress_dpm_fini(struct radeon_device *rdev);
6596afd4
AD
541int btc_dpm_init(struct radeon_device *rdev);
542void btc_dpm_setup_asic(struct radeon_device *rdev);
543int btc_dpm_enable(struct radeon_device *rdev);
544void btc_dpm_disable(struct radeon_device *rdev);
e8a9539f 545int btc_dpm_pre_set_power_state(struct radeon_device *rdev);
6596afd4 546int btc_dpm_set_power_state(struct radeon_device *rdev);
e8a9539f 547void btc_dpm_post_set_power_state(struct radeon_device *rdev);
6596afd4 548void btc_dpm_fini(struct radeon_device *rdev);
e8a9539f
AD
549u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low);
550u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low);
80ea2c12
AD
551int sumo_dpm_init(struct radeon_device *rdev);
552int sumo_dpm_enable(struct radeon_device *rdev);
553void sumo_dpm_disable(struct radeon_device *rdev);
422a56bc 554int sumo_dpm_pre_set_power_state(struct radeon_device *rdev);
80ea2c12 555int sumo_dpm_set_power_state(struct radeon_device *rdev);
422a56bc 556void sumo_dpm_post_set_power_state(struct radeon_device *rdev);
80ea2c12
AD
557void sumo_dpm_setup_asic(struct radeon_device *rdev);
558void sumo_dpm_display_configuration_changed(struct radeon_device *rdev);
559void sumo_dpm_fini(struct radeon_device *rdev);
560u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low);
561u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low);
562void sumo_dpm_print_power_state(struct radeon_device *rdev,
563 struct radeon_ps *ps);
4546b2c1 564
e3487629
AD
565/*
566 * cayman
567 */
b40e7e16
AD
568void cayman_fence_ring_emit(struct radeon_device *rdev,
569 struct radeon_fence *fence);
f2ba57b5
CK
570void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
571 struct radeon_ring *ring,
572 struct radeon_semaphore *semaphore,
573 bool emit_wait);
e3487629
AD
574void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
575int cayman_init(struct radeon_device *rdev);
576void cayman_fini(struct radeon_device *rdev);
577int cayman_suspend(struct radeon_device *rdev);
578int cayman_resume(struct radeon_device *rdev);
e3487629 579int cayman_asic_reset(struct radeon_device *rdev);
721604a1
JG
580void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
581int cayman_vm_init(struct radeon_device *rdev);
582void cayman_vm_fini(struct radeon_device *rdev);
498522b4 583void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
089a786e 584uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
43f1214a
AD
585void cayman_vm_set_page(struct radeon_device *rdev,
586 struct radeon_ib *ib,
587 uint64_t pe,
dce34bfd
CK
588 uint64_t addr, unsigned count,
589 uint32_t incr, uint32_t flags);
721604a1 590int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
cd459e52 591int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
f60cbd11
AD
592void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
593 struct radeon_ib *ib);
123bc183 594bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
f60cbd11
AD
595bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
596void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
45f9a39b 597
69e0b57a
AD
598int ni_dpm_init(struct radeon_device *rdev);
599void ni_dpm_setup_asic(struct radeon_device *rdev);
600int ni_dpm_enable(struct radeon_device *rdev);
601void ni_dpm_disable(struct radeon_device *rdev);
fee3d744 602int ni_dpm_pre_set_power_state(struct radeon_device *rdev);
69e0b57a 603int ni_dpm_set_power_state(struct radeon_device *rdev);
fee3d744 604void ni_dpm_post_set_power_state(struct radeon_device *rdev);
69e0b57a
AD
605void ni_dpm_fini(struct radeon_device *rdev);
606u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low);
607u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low);
608void ni_dpm_print_power_state(struct radeon_device *rdev,
609 struct radeon_ps *ps);
d70229f7
AD
610int trinity_dpm_init(struct radeon_device *rdev);
611int trinity_dpm_enable(struct radeon_device *rdev);
612void trinity_dpm_disable(struct radeon_device *rdev);
a284c48a 613int trinity_dpm_pre_set_power_state(struct radeon_device *rdev);
d70229f7 614int trinity_dpm_set_power_state(struct radeon_device *rdev);
a284c48a 615void trinity_dpm_post_set_power_state(struct radeon_device *rdev);
d70229f7
AD
616void trinity_dpm_setup_asic(struct radeon_device *rdev);
617void trinity_dpm_display_configuration_changed(struct radeon_device *rdev);
618void trinity_dpm_fini(struct radeon_device *rdev);
619u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low);
620u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low);
621void trinity_dpm_print_power_state(struct radeon_device *rdev,
622 struct radeon_ps *ps);
623
43b3cd99
AD
624/* DCE6 - SI */
625void dce6_bandwidth_update(struct radeon_device *rdev);
626
02779c08
AD
627/*
628 * si
629 */
630void si_fence_ring_emit(struct radeon_device *rdev,
631 struct radeon_fence *fence);
632void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
633int si_init(struct radeon_device *rdev);
634void si_fini(struct radeon_device *rdev);
635int si_suspend(struct radeon_device *rdev);
636int si_resume(struct radeon_device *rdev);
123bc183
AD
637bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
638bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
02779c08
AD
639int si_asic_reset(struct radeon_device *rdev);
640void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
641int si_irq_set(struct radeon_device *rdev);
642int si_irq_process(struct radeon_device *rdev);
643int si_vm_init(struct radeon_device *rdev);
644void si_vm_fini(struct radeon_device *rdev);
43f1214a
AD
645void si_vm_set_page(struct radeon_device *rdev,
646 struct radeon_ib *ib,
647 uint64_t pe,
82ffd92b
AD
648 uint64_t addr, unsigned count,
649 uint32_t incr, uint32_t flags);
498522b4 650void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
02779c08 651int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
8c5fd7ef
AD
652int si_copy_dma(struct radeon_device *rdev,
653 uint64_t src_offset, uint64_t dst_offset,
654 unsigned num_gpu_pages,
655 struct radeon_fence **fence);
656void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
454d2e2a 657u32 si_get_xclk(struct radeon_device *rdev);
d0418894 658uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
2539eb02 659int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6bd1c385 660int si_get_temp(struct radeon_device *rdev);
a9e61410
AD
661int si_dpm_init(struct radeon_device *rdev);
662void si_dpm_setup_asic(struct radeon_device *rdev);
663int si_dpm_enable(struct radeon_device *rdev);
664void si_dpm_disable(struct radeon_device *rdev);
665int si_dpm_pre_set_power_state(struct radeon_device *rdev);
666int si_dpm_set_power_state(struct radeon_device *rdev);
667void si_dpm_post_set_power_state(struct radeon_device *rdev);
668void si_dpm_fini(struct radeon_device *rdev);
669void si_dpm_display_configuration_changed(struct radeon_device *rdev);
02779c08 670
0672e27b
AD
671/* DCE8 - CIK */
672void dce8_bandwidth_update(struct radeon_device *rdev);
673
44fa346f
AD
674/*
675 * cik
676 */
677uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);
2c67912c 678u32 cik_get_xclk(struct radeon_device *rdev);
6e2c3c0a
AD
679uint32_t cik_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
680void cik_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
87167bb1
CK
681int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
682int cik_uvd_resume(struct radeon_device *rdev);
0672e27b
AD
683void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
684 struct radeon_fence *fence);
685void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
686 struct radeon_ring *ring,
687 struct radeon_semaphore *semaphore,
688 bool emit_wait);
689void cik_sdma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
690int cik_copy_dma(struct radeon_device *rdev,
691 uint64_t src_offset, uint64_t dst_offset,
692 unsigned num_gpu_pages,
693 struct radeon_fence **fence);
694int cik_sdma_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
695int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
696bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
697void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
698 struct radeon_fence *fence);
699void cik_fence_compute_ring_emit(struct radeon_device *rdev,
700 struct radeon_fence *fence);
701void cik_semaphore_ring_emit(struct radeon_device *rdev,
702 struct radeon_ring *cp,
703 struct radeon_semaphore *semaphore,
704 bool emit_wait);
705void cik_pcie_gart_tlb_flush(struct radeon_device *rdev);
706int cik_init(struct radeon_device *rdev);
707void cik_fini(struct radeon_device *rdev);
708int cik_suspend(struct radeon_device *rdev);
709int cik_resume(struct radeon_device *rdev);
710bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
711int cik_asic_reset(struct radeon_device *rdev);
712void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
713int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
714int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
715int cik_irq_set(struct radeon_device *rdev);
716int cik_irq_process(struct radeon_device *rdev);
717int cik_vm_init(struct radeon_device *rdev);
718void cik_vm_fini(struct radeon_device *rdev);
719void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
720void cik_vm_set_page(struct radeon_device *rdev,
721 struct radeon_ib *ib,
722 uint64_t pe,
723 uint64_t addr, unsigned count,
724 uint32_t incr, uint32_t flags);
725void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
726int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
727u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
728 struct radeon_ring *ring);
729u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
730 struct radeon_ring *ring);
731void cik_compute_ring_set_wptr(struct radeon_device *rdev,
732 struct radeon_ring *ring);
44fa346f 733
771fe6b9 734#endif