drm/radeon: remove 0x4243 pci id
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
45/*
44ca7478 46 * r100,rv100,rs100,rv200,rs200
771fe6b9 47 */
2b497502
DV
48struct r100_mc_save {
49 u32 GENMO_WT;
50 u32 CRTC_EXT_CNTL;
51 u32 CRTC_GEN_CNTL;
52 u32 CRTC2_GEN_CNTL;
53 u32 CUR_OFFSET;
54 u32 CUR2_OFFSET;
55};
56int r100_init(struct radeon_device *rdev);
57void r100_fini(struct radeon_device *rdev);
58int r100_suspend(struct radeon_device *rdev);
59int r100_resume(struct radeon_device *rdev);
771fe6b9
JG
60uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
61void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
28d52043 62void r100_vga_set_state(struct radeon_device *rdev, bool state);
225758d8 63bool r100_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 64int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 65u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
66void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
67int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
3ce0a23d 68void r100_cp_commit(struct radeon_device *rdev);
771fe6b9
JG
69void r100_ring_start(struct radeon_device *rdev);
70int r100_irq_set(struct radeon_device *rdev);
71int r100_irq_process(struct radeon_device *rdev);
72void r100_fence_ring_emit(struct radeon_device *rdev,
73 struct radeon_fence *fence);
74int r100_cs_parse(struct radeon_cs_parser *p);
75void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
76uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
77int r100_copy_blit(struct radeon_device *rdev,
78 uint64_t src_offset,
79 uint64_t dst_offset,
80 unsigned num_pages,
81 struct radeon_fence *fence);
e024e110
DA
82int r100_set_surface_reg(struct radeon_device *rdev, int reg,
83 uint32_t tiling_flags, uint32_t pitch,
84 uint32_t offset, uint32_t obj_size);
9479c54f 85void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 86void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 87void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
3ce0a23d 88int r100_ring_test(struct radeon_device *rdev);
429770b3
AD
89void r100_hpd_init(struct radeon_device *rdev);
90void r100_hpd_fini(struct radeon_device *rdev);
91bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
92void r100_hpd_set_polarity(struct radeon_device *rdev,
93 enum radeon_hpd_id hpd);
2b497502
DV
94int r100_debugfs_rbbm_init(struct radeon_device *rdev);
95int r100_debugfs_cp_init(struct radeon_device *rdev);
96void r100_cp_disable(struct radeon_device *rdev);
97int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
98void r100_cp_fini(struct radeon_device *rdev);
99int r100_pci_gart_init(struct radeon_device *rdev);
100void r100_pci_gart_fini(struct radeon_device *rdev);
101int r100_pci_gart_enable(struct radeon_device *rdev);
102void r100_pci_gart_disable(struct radeon_device *rdev);
103int r100_debugfs_mc_info_init(struct radeon_device *rdev);
104int r100_gui_wait_for_idle(struct radeon_device *rdev);
187f3da3
DV
105void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup,
106 struct radeon_cp *cp);
107bool r100_gpu_cp_is_lockup(struct radeon_device *rdev,
108 struct r100_gpu_lockup *lockup,
109 struct radeon_cp *cp);
2b497502
DV
110void r100_ib_fini(struct radeon_device *rdev);
111int r100_ib_init(struct radeon_device *rdev);
112void r100_irq_disable(struct radeon_device *rdev);
113void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
114void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
115void r100_vram_init_sizes(struct radeon_device *rdev);
2b497502
DV
116int r100_cp_reset(struct radeon_device *rdev);
117void r100_vga_render_disable(struct radeon_device *rdev);
4c712e6c 118void r100_restore_sanity(struct radeon_device *rdev);
2b497502
DV
119int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
120 struct radeon_cs_packet *pkt,
121 struct radeon_bo *robj);
122int r100_cs_parse_packet0(struct radeon_cs_parser *p,
123 struct radeon_cs_packet *pkt,
124 const unsigned *auth, unsigned n,
125 radeon_packet0_check_t check);
126int r100_cs_packet_parse(struct radeon_cs_parser *p,
127 struct radeon_cs_packet *pkt,
128 unsigned idx);
129void r100_enable_bm(struct radeon_device *rdev);
130void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 131void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 132extern bool r100_gui_idle(struct radeon_device *rdev);
49e02b73
AD
133extern void r100_pm_misc(struct radeon_device *rdev);
134extern void r100_pm_prepare(struct radeon_device *rdev);
135extern void r100_pm_finish(struct radeon_device *rdev);
ce8f5370
AD
136extern void r100_pm_init_profile(struct radeon_device *rdev);
137extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
6f34be50
AD
138extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
139extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
140extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
bae6b562 141
44ca7478
PN
142/*
143 * r200,rv250,rs300,rv280
144 */
145extern int r200_copy_dma(struct radeon_device *rdev,
187f3da3
DV
146 uint64_t src_offset,
147 uint64_t dst_offset,
148 unsigned num_pages,
225758d8 149 struct radeon_fence *fence);
187f3da3 150void r200_set_safe_registers(struct radeon_device *rdev);
771fe6b9
JG
151
152/*
153 * r300,r350,rv350,rv380
154 */
207bf9e9
JG
155extern int r300_init(struct radeon_device *rdev);
156extern void r300_fini(struct radeon_device *rdev);
157extern int r300_suspend(struct radeon_device *rdev);
158extern int r300_resume(struct radeon_device *rdev);
225758d8 159extern bool r300_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 160extern int r300_asic_reset(struct radeon_device *rdev);
207bf9e9
JG
161extern void r300_ring_start(struct radeon_device *rdev);
162extern void r300_fence_ring_emit(struct radeon_device *rdev,
163 struct radeon_fence *fence);
164extern int r300_cs_parse(struct radeon_cs_parser *p);
165extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
166extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
167extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
168extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
169extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 170extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
187f3da3
DV
171extern void r300_set_reg_safe(struct radeon_device *rdev);
172extern void r300_mc_program(struct radeon_device *rdev);
173extern void r300_mc_init(struct radeon_device *rdev);
174extern void r300_clock_startup(struct radeon_device *rdev);
175extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
176extern int rv370_pcie_gart_init(struct radeon_device *rdev);
177extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
178extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
179extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
44ca7478 180
771fe6b9
JG
181/*
182 * r420,r423,rv410
183 */
9f022ddf
JG
184extern int r420_init(struct radeon_device *rdev);
185extern void r420_fini(struct radeon_device *rdev);
186extern int r420_suspend(struct radeon_device *rdev);
187extern int r420_resume(struct radeon_device *rdev);
ce8f5370 188extern void r420_pm_init_profile(struct radeon_device *rdev);
187f3da3
DV
189extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
190extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
191extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
192extern void r420_pipes_init(struct radeon_device *rdev);
771fe6b9
JG
193
194/*
195 * rs400,rs480
196 */
ca6ffc64
JG
197extern int rs400_init(struct radeon_device *rdev);
198extern void rs400_fini(struct radeon_device *rdev);
199extern int rs400_suspend(struct radeon_device *rdev);
200extern int rs400_resume(struct radeon_device *rdev);
771fe6b9
JG
201void rs400_gart_tlb_flush(struct radeon_device *rdev);
202int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
203uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
204void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
187f3da3
DV
205int rs400_gart_init(struct radeon_device *rdev);
206int rs400_gart_enable(struct radeon_device *rdev);
207void rs400_gart_adjust_size(struct radeon_device *rdev);
208void rs400_gart_disable(struct radeon_device *rdev);
209void rs400_gart_fini(struct radeon_device *rdev);
210
771fe6b9
JG
211
212/*
213 * rs600.
214 */
90aca4d2 215extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
216extern int rs600_init(struct radeon_device *rdev);
217extern void rs600_fini(struct radeon_device *rdev);
218extern int rs600_suspend(struct radeon_device *rdev);
219extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 220int rs600_irq_set(struct radeon_device *rdev);
7ed220d7 221int rs600_irq_process(struct radeon_device *rdev);
187f3da3 222void rs600_irq_disable(struct radeon_device *rdev);
7ed220d7 223u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
224void rs600_gart_tlb_flush(struct radeon_device *rdev);
225int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
226uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
227void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 228void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
229void rs600_hpd_init(struct radeon_device *rdev);
230void rs600_hpd_fini(struct radeon_device *rdev);
231bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
232void rs600_hpd_set_polarity(struct radeon_device *rdev,
233 enum radeon_hpd_id hpd);
49e02b73
AD
234extern void rs600_pm_misc(struct radeon_device *rdev);
235extern void rs600_pm_prepare(struct radeon_device *rdev);
236extern void rs600_pm_finish(struct radeon_device *rdev);
6f34be50
AD
237extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
238extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
239extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
187f3da3
DV
240void rs600_set_safe_registers(struct radeon_device *rdev);
241
429770b3 242
771fe6b9
JG
243/*
244 * rs690,rs740
245 */
3bc68535
JG
246int rs690_init(struct radeon_device *rdev);
247void rs690_fini(struct radeon_device *rdev);
248int rs690_resume(struct radeon_device *rdev);
249int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
250uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
251void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 252void rs690_bandwidth_update(struct radeon_device *rdev);
187f3da3
DV
253void rs690_line_buffer_adjust(struct radeon_device *rdev,
254 struct drm_display_mode *mode1,
255 struct drm_display_mode *mode2);
771fe6b9
JG
256
257/*
258 * rv515
259 */
187f3da3
DV
260struct rv515_mc_save {
261 u32 d1vga_control;
262 u32 d2vga_control;
263 u32 vga_render_control;
264 u32 vga_hdp_control;
265 u32 d1crtc_control;
266 u32 d2crtc_control;
267};
068a117c 268int rv515_init(struct radeon_device *rdev);
d39c3b89 269void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
270uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
271void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
272void rv515_ring_start(struct radeon_device *rdev);
273uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
274void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 275void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
276int rv515_resume(struct radeon_device *rdev);
277int rv515_suspend(struct radeon_device *rdev);
187f3da3
DV
278void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
279void rv515_vga_render_disable(struct radeon_device *rdev);
280void rv515_set_safe_registers(struct radeon_device *rdev);
281void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
282void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
283void rv515_clock_startup(struct radeon_device *rdev);
284void rv515_debugfs(struct radeon_device *rdev);
285
771fe6b9
JG
286
287/*
288 * r520,rv530,rv560,rv570,r580
289 */
d39c3b89 290int r520_init(struct radeon_device *rdev);
f0ed1f65 291int r520_resume(struct radeon_device *rdev);
771fe6b9
JG
292
293/*
3ce0a23d 294 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 295 */
3ce0a23d
JG
296int r600_init(struct radeon_device *rdev);
297void r600_fini(struct radeon_device *rdev);
298int r600_suspend(struct radeon_device *rdev);
299int r600_resume(struct radeon_device *rdev);
28d52043 300void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
301int r600_wb_init(struct radeon_device *rdev);
302void r600_wb_fini(struct radeon_device *rdev);
303void r600_cp_commit(struct radeon_device *rdev);
304void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
305uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
306void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d
JG
307int r600_cs_parse(struct radeon_cs_parser *p);
308void r600_fence_ring_emit(struct radeon_device *rdev,
309 struct radeon_fence *fence);
3ce0a23d
JG
310int r600_irq_process(struct radeon_device *rdev);
311int r600_irq_set(struct radeon_device *rdev);
225758d8 312bool r600_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 313int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
314int r600_set_surface_reg(struct radeon_device *rdev, int reg,
315 uint32_t tiling_flags, uint32_t pitch,
316 uint32_t offset, uint32_t obj_size);
9479c54f 317void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
3ce0a23d 318void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
3ce0a23d
JG
319int r600_ring_test(struct radeon_device *rdev);
320int r600_copy_blit(struct radeon_device *rdev,
321 uint64_t src_offset, uint64_t dst_offset,
322 unsigned num_pages, struct radeon_fence *fence);
429770b3
AD
323void r600_hpd_init(struct radeon_device *rdev);
324void r600_hpd_fini(struct radeon_device *rdev);
325bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
326void r600_hpd_set_polarity(struct radeon_device *rdev,
327 enum radeon_hpd_id hpd);
062b389c 328extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 329extern bool r600_gui_idle(struct radeon_device *rdev);
49e02b73 330extern void r600_pm_misc(struct radeon_device *rdev);
ce8f5370
AD
331extern void r600_pm_init_profile(struct radeon_device *rdev);
332extern void rs780_pm_init_profile(struct radeon_device *rdev);
333extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
3313e3d4
AD
334extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
335extern int r600_get_pcie_lanes(struct radeon_device *rdev);
3ce0a23d 336
3ce0a23d
JG
337/*
338 * rv770,rv730,rv710,rv740
339 */
340int rv770_init(struct radeon_device *rdev);
341void rv770_fini(struct radeon_device *rdev);
342int rv770_suspend(struct radeon_device *rdev);
343int rv770_resume(struct radeon_device *rdev);
49e02b73 344extern void rv770_pm_misc(struct radeon_device *rdev);
6f34be50 345extern u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
3ce0a23d 346
bcc1c2a1
AD
347/*
348 * evergreen
349 */
0fcdb61e 350void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
351int evergreen_init(struct radeon_device *rdev);
352void evergreen_fini(struct radeon_device *rdev);
353int evergreen_suspend(struct radeon_device *rdev);
354int evergreen_resume(struct radeon_device *rdev);
225758d8 355bool evergreen_gpu_is_lockup(struct radeon_device *rdev);
a2d07b74 356int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1 357void evergreen_bandwidth_update(struct radeon_device *rdev);
d7ccd8fc
AD
358int evergreen_copy_blit(struct radeon_device *rdev,
359 uint64_t src_offset, uint64_t dst_offset,
360 unsigned num_pages, struct radeon_fence *fence);
bcc1c2a1
AD
361void evergreen_hpd_init(struct radeon_device *rdev);
362void evergreen_hpd_fini(struct radeon_device *rdev);
363bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
364void evergreen_hpd_set_polarity(struct radeon_device *rdev,
365 enum radeon_hpd_id hpd);
45f9a39b
AD
366u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
367int evergreen_irq_set(struct radeon_device *rdev);
368int evergreen_irq_process(struct radeon_device *rdev);
cb5fcbd5 369extern int evergreen_cs_parse(struct radeon_cs_parser *p);
49e02b73
AD
370extern void evergreen_pm_misc(struct radeon_device *rdev);
371extern void evergreen_pm_prepare(struct radeon_device *rdev);
372extern void evergreen_pm_finish(struct radeon_device *rdev);
6f34be50
AD
373extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
374extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
375extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
45f9a39b 376
771fe6b9 377#endif