drm/radeon: add a asic callback to get the xclk
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon_asic.c
CommitLineData
0a10c851
DV
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
abf1dc67
AD
43/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
0a10c851
DV
53static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
abf1dc67
AD
60/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
0a10c851
DV
70static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
abf1dc67
AD
77/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
0a10c851
DV
85static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
b4df8be1 125 if (rdev->family >= CHIP_R600) {
0a10c851
DV
126 rdev->pciep_rreg = &r600_pciep_rreg;
127 rdev->pciep_wreg = &r600_pciep_wreg;
128 }
129}
130
131
132/* helper to disable agp */
abf1dc67
AD
133/**
134 * radeon_agp_disable - AGP disable helper function
135 *
136 * @rdev: radeon device pointer
137 *
138 * Removes AGP flags and changes the gart callbacks on AGP
139 * cards when using the internal gart rather than AGP (all asics).
140 */
0a10c851
DV
141void radeon_agp_disable(struct radeon_device *rdev)
142{
143 rdev->flags &= ~RADEON_IS_AGP;
144 if (rdev->family >= CHIP_R600) {
145 DRM_INFO("Forcing AGP to PCIE mode\n");
146 rdev->flags |= RADEON_IS_PCIE;
147 } else if (rdev->family >= CHIP_RV515 ||
148 rdev->family == CHIP_RV380 ||
149 rdev->family == CHIP_RV410 ||
150 rdev->family == CHIP_R423) {
151 DRM_INFO("Forcing AGP to PCIE mode\n");
152 rdev->flags |= RADEON_IS_PCIE;
c5b3b850
AD
153 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
154 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
0a10c851
DV
155 } else {
156 DRM_INFO("Forcing AGP to PCI mode\n");
157 rdev->flags |= RADEON_IS_PCI;
c5b3b850
AD
158 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
159 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
0a10c851
DV
160 }
161 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
162}
163
164/*
165 * ASIC
166 */
48e7a5f1
DV
167static struct radeon_asic r100_asic = {
168 .init = &r100_init,
169 .fini = &r100_fini,
170 .suspend = &r100_suspend,
171 .resume = &r100_resume,
172 .vga_set_state = &r100_vga_set_state,
a2d07b74 173 .asic_reset = &r100_asic_reset,
54e88e06
AD
174 .ioctl_wait_idle = NULL,
175 .gui_idle = &r100_gui_idle,
176 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
177 .gart = {
178 .tlb_flush = &r100_pci_gart_tlb_flush,
179 .set_page = &r100_pci_gart_set_page,
180 },
4c87bc26
CK
181 .ring = {
182 [RADEON_RING_TYPE_GFX_INDEX] = {
183 .ib_execute = &r100_ring_ib_execute,
184 .emit_fence = &r100_fence_ring_emit,
185 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 186 .cs_parse = &r100_cs_parse,
f712812e
AD
187 .ring_start = &r100_ring_start,
188 .ring_test = &r100_ring_test,
189 .ib_test = &r100_ib_test,
312c4a8c 190 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
191 }
192 },
b35ea4ab
AD
193 .irq = {
194 .set = &r100_irq_set,
195 .process = &r100_irq_process,
196 },
c79a49ca
AD
197 .display = {
198 .bandwidth_update = &r100_bandwidth_update,
199 .get_vblank_counter = &r100_get_vblank_counter,
200 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 201 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 202 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 203 },
27cd7769
AD
204 .copy = {
205 .blit = &r100_copy_blit,
206 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
207 .dma = NULL,
208 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
209 .copy = &r100_copy_blit,
210 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
211 },
9e6f3d02
AD
212 .surface = {
213 .set_reg = r100_set_surface_reg,
214 .clear_reg = r100_clear_surface_reg,
215 },
901ea57d
AD
216 .hpd = {
217 .init = &r100_hpd_init,
218 .fini = &r100_hpd_fini,
219 .sense = &r100_hpd_sense,
220 .set_polarity = &r100_hpd_set_polarity,
221 },
a02fa397
AD
222 .pm = {
223 .misc = &r100_pm_misc,
224 .prepare = &r100_pm_prepare,
225 .finish = &r100_pm_finish,
226 .init_profile = &r100_pm_init_profile,
227 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
228 .get_engine_clock = &radeon_legacy_get_engine_clock,
229 .set_engine_clock = &radeon_legacy_set_engine_clock,
230 .get_memory_clock = &radeon_legacy_get_memory_clock,
231 .set_memory_clock = NULL,
232 .get_pcie_lanes = NULL,
233 .set_pcie_lanes = NULL,
234 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 235 },
0f9e006c
AD
236 .pflip = {
237 .pre_page_flip = &r100_pre_page_flip,
238 .page_flip = &r100_page_flip,
239 .post_page_flip = &r100_post_page_flip,
240 },
48e7a5f1
DV
241};
242
243static struct radeon_asic r200_asic = {
244 .init = &r100_init,
245 .fini = &r100_fini,
246 .suspend = &r100_suspend,
247 .resume = &r100_resume,
248 .vga_set_state = &r100_vga_set_state,
a2d07b74 249 .asic_reset = &r100_asic_reset,
54e88e06
AD
250 .ioctl_wait_idle = NULL,
251 .gui_idle = &r100_gui_idle,
252 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
253 .gart = {
254 .tlb_flush = &r100_pci_gart_tlb_flush,
255 .set_page = &r100_pci_gart_set_page,
256 },
4c87bc26
CK
257 .ring = {
258 [RADEON_RING_TYPE_GFX_INDEX] = {
259 .ib_execute = &r100_ring_ib_execute,
260 .emit_fence = &r100_fence_ring_emit,
261 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 262 .cs_parse = &r100_cs_parse,
f712812e
AD
263 .ring_start = &r100_ring_start,
264 .ring_test = &r100_ring_test,
265 .ib_test = &r100_ib_test,
312c4a8c 266 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
267 }
268 },
b35ea4ab
AD
269 .irq = {
270 .set = &r100_irq_set,
271 .process = &r100_irq_process,
272 },
c79a49ca
AD
273 .display = {
274 .bandwidth_update = &r100_bandwidth_update,
275 .get_vblank_counter = &r100_get_vblank_counter,
276 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 277 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 278 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 279 },
27cd7769
AD
280 .copy = {
281 .blit = &r100_copy_blit,
282 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
283 .dma = &r200_copy_dma,
284 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
285 .copy = &r100_copy_blit,
286 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
287 },
9e6f3d02
AD
288 .surface = {
289 .set_reg = r100_set_surface_reg,
290 .clear_reg = r100_clear_surface_reg,
291 },
901ea57d
AD
292 .hpd = {
293 .init = &r100_hpd_init,
294 .fini = &r100_hpd_fini,
295 .sense = &r100_hpd_sense,
296 .set_polarity = &r100_hpd_set_polarity,
297 },
a02fa397
AD
298 .pm = {
299 .misc = &r100_pm_misc,
300 .prepare = &r100_pm_prepare,
301 .finish = &r100_pm_finish,
302 .init_profile = &r100_pm_init_profile,
303 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
304 .get_engine_clock = &radeon_legacy_get_engine_clock,
305 .set_engine_clock = &radeon_legacy_set_engine_clock,
306 .get_memory_clock = &radeon_legacy_get_memory_clock,
307 .set_memory_clock = NULL,
308 .get_pcie_lanes = NULL,
309 .set_pcie_lanes = NULL,
310 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 311 },
0f9e006c
AD
312 .pflip = {
313 .pre_page_flip = &r100_pre_page_flip,
314 .page_flip = &r100_page_flip,
315 .post_page_flip = &r100_post_page_flip,
316 },
48e7a5f1
DV
317};
318
319static struct radeon_asic r300_asic = {
320 .init = &r300_init,
321 .fini = &r300_fini,
322 .suspend = &r300_suspend,
323 .resume = &r300_resume,
324 .vga_set_state = &r100_vga_set_state,
a2d07b74 325 .asic_reset = &r300_asic_reset,
54e88e06
AD
326 .ioctl_wait_idle = NULL,
327 .gui_idle = &r100_gui_idle,
328 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
329 .gart = {
330 .tlb_flush = &r100_pci_gart_tlb_flush,
331 .set_page = &r100_pci_gart_set_page,
332 },
4c87bc26
CK
333 .ring = {
334 [RADEON_RING_TYPE_GFX_INDEX] = {
335 .ib_execute = &r100_ring_ib_execute,
336 .emit_fence = &r300_fence_ring_emit,
337 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 338 .cs_parse = &r300_cs_parse,
f712812e
AD
339 .ring_start = &r300_ring_start,
340 .ring_test = &r100_ring_test,
341 .ib_test = &r100_ib_test,
8ba957b5 342 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
343 }
344 },
b35ea4ab
AD
345 .irq = {
346 .set = &r100_irq_set,
347 .process = &r100_irq_process,
348 },
c79a49ca
AD
349 .display = {
350 .bandwidth_update = &r100_bandwidth_update,
351 .get_vblank_counter = &r100_get_vblank_counter,
352 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 353 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 354 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 355 },
27cd7769
AD
356 .copy = {
357 .blit = &r100_copy_blit,
358 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
359 .dma = &r200_copy_dma,
360 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
361 .copy = &r100_copy_blit,
362 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
363 },
9e6f3d02
AD
364 .surface = {
365 .set_reg = r100_set_surface_reg,
366 .clear_reg = r100_clear_surface_reg,
367 },
901ea57d
AD
368 .hpd = {
369 .init = &r100_hpd_init,
370 .fini = &r100_hpd_fini,
371 .sense = &r100_hpd_sense,
372 .set_polarity = &r100_hpd_set_polarity,
373 },
a02fa397
AD
374 .pm = {
375 .misc = &r100_pm_misc,
376 .prepare = &r100_pm_prepare,
377 .finish = &r100_pm_finish,
378 .init_profile = &r100_pm_init_profile,
379 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
380 .get_engine_clock = &radeon_legacy_get_engine_clock,
381 .set_engine_clock = &radeon_legacy_set_engine_clock,
382 .get_memory_clock = &radeon_legacy_get_memory_clock,
383 .set_memory_clock = NULL,
384 .get_pcie_lanes = &rv370_get_pcie_lanes,
385 .set_pcie_lanes = &rv370_set_pcie_lanes,
386 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 387 },
0f9e006c
AD
388 .pflip = {
389 .pre_page_flip = &r100_pre_page_flip,
390 .page_flip = &r100_page_flip,
391 .post_page_flip = &r100_post_page_flip,
392 },
48e7a5f1
DV
393};
394
395static struct radeon_asic r300_asic_pcie = {
396 .init = &r300_init,
397 .fini = &r300_fini,
398 .suspend = &r300_suspend,
399 .resume = &r300_resume,
400 .vga_set_state = &r100_vga_set_state,
a2d07b74 401 .asic_reset = &r300_asic_reset,
54e88e06
AD
402 .ioctl_wait_idle = NULL,
403 .gui_idle = &r100_gui_idle,
404 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
405 .gart = {
406 .tlb_flush = &rv370_pcie_gart_tlb_flush,
407 .set_page = &rv370_pcie_gart_set_page,
408 },
4c87bc26
CK
409 .ring = {
410 [RADEON_RING_TYPE_GFX_INDEX] = {
411 .ib_execute = &r100_ring_ib_execute,
412 .emit_fence = &r300_fence_ring_emit,
413 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 414 .cs_parse = &r300_cs_parse,
f712812e
AD
415 .ring_start = &r300_ring_start,
416 .ring_test = &r100_ring_test,
417 .ib_test = &r100_ib_test,
8ba957b5 418 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
419 }
420 },
b35ea4ab
AD
421 .irq = {
422 .set = &r100_irq_set,
423 .process = &r100_irq_process,
424 },
c79a49ca
AD
425 .display = {
426 .bandwidth_update = &r100_bandwidth_update,
427 .get_vblank_counter = &r100_get_vblank_counter,
428 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 429 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 430 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 431 },
27cd7769
AD
432 .copy = {
433 .blit = &r100_copy_blit,
434 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
435 .dma = &r200_copy_dma,
436 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
437 .copy = &r100_copy_blit,
438 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
439 },
9e6f3d02
AD
440 .surface = {
441 .set_reg = r100_set_surface_reg,
442 .clear_reg = r100_clear_surface_reg,
443 },
901ea57d
AD
444 .hpd = {
445 .init = &r100_hpd_init,
446 .fini = &r100_hpd_fini,
447 .sense = &r100_hpd_sense,
448 .set_polarity = &r100_hpd_set_polarity,
449 },
a02fa397
AD
450 .pm = {
451 .misc = &r100_pm_misc,
452 .prepare = &r100_pm_prepare,
453 .finish = &r100_pm_finish,
454 .init_profile = &r100_pm_init_profile,
455 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
456 .get_engine_clock = &radeon_legacy_get_engine_clock,
457 .set_engine_clock = &radeon_legacy_set_engine_clock,
458 .get_memory_clock = &radeon_legacy_get_memory_clock,
459 .set_memory_clock = NULL,
460 .get_pcie_lanes = &rv370_get_pcie_lanes,
461 .set_pcie_lanes = &rv370_set_pcie_lanes,
462 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 463 },
0f9e006c
AD
464 .pflip = {
465 .pre_page_flip = &r100_pre_page_flip,
466 .page_flip = &r100_page_flip,
467 .post_page_flip = &r100_post_page_flip,
468 },
48e7a5f1
DV
469};
470
471static struct radeon_asic r420_asic = {
472 .init = &r420_init,
473 .fini = &r420_fini,
474 .suspend = &r420_suspend,
475 .resume = &r420_resume,
476 .vga_set_state = &r100_vga_set_state,
a2d07b74 477 .asic_reset = &r300_asic_reset,
54e88e06
AD
478 .ioctl_wait_idle = NULL,
479 .gui_idle = &r100_gui_idle,
480 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
481 .gart = {
482 .tlb_flush = &rv370_pcie_gart_tlb_flush,
483 .set_page = &rv370_pcie_gart_set_page,
484 },
4c87bc26
CK
485 .ring = {
486 [RADEON_RING_TYPE_GFX_INDEX] = {
487 .ib_execute = &r100_ring_ib_execute,
488 .emit_fence = &r300_fence_ring_emit,
489 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 490 .cs_parse = &r300_cs_parse,
f712812e
AD
491 .ring_start = &r300_ring_start,
492 .ring_test = &r100_ring_test,
493 .ib_test = &r100_ib_test,
8ba957b5 494 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
495 }
496 },
b35ea4ab
AD
497 .irq = {
498 .set = &r100_irq_set,
499 .process = &r100_irq_process,
500 },
c79a49ca
AD
501 .display = {
502 .bandwidth_update = &r100_bandwidth_update,
503 .get_vblank_counter = &r100_get_vblank_counter,
504 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 505 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 506 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 507 },
27cd7769
AD
508 .copy = {
509 .blit = &r100_copy_blit,
510 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
511 .dma = &r200_copy_dma,
512 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
513 .copy = &r100_copy_blit,
514 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
515 },
9e6f3d02
AD
516 .surface = {
517 .set_reg = r100_set_surface_reg,
518 .clear_reg = r100_clear_surface_reg,
519 },
901ea57d
AD
520 .hpd = {
521 .init = &r100_hpd_init,
522 .fini = &r100_hpd_fini,
523 .sense = &r100_hpd_sense,
524 .set_polarity = &r100_hpd_set_polarity,
525 },
a02fa397
AD
526 .pm = {
527 .misc = &r100_pm_misc,
528 .prepare = &r100_pm_prepare,
529 .finish = &r100_pm_finish,
530 .init_profile = &r420_pm_init_profile,
531 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
532 .get_engine_clock = &radeon_atom_get_engine_clock,
533 .set_engine_clock = &radeon_atom_set_engine_clock,
534 .get_memory_clock = &radeon_atom_get_memory_clock,
535 .set_memory_clock = &radeon_atom_set_memory_clock,
536 .get_pcie_lanes = &rv370_get_pcie_lanes,
537 .set_pcie_lanes = &rv370_set_pcie_lanes,
538 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 539 },
0f9e006c
AD
540 .pflip = {
541 .pre_page_flip = &r100_pre_page_flip,
542 .page_flip = &r100_page_flip,
543 .post_page_flip = &r100_post_page_flip,
544 },
48e7a5f1
DV
545};
546
547static struct radeon_asic rs400_asic = {
548 .init = &rs400_init,
549 .fini = &rs400_fini,
550 .suspend = &rs400_suspend,
551 .resume = &rs400_resume,
552 .vga_set_state = &r100_vga_set_state,
a2d07b74 553 .asic_reset = &r300_asic_reset,
54e88e06
AD
554 .ioctl_wait_idle = NULL,
555 .gui_idle = &r100_gui_idle,
556 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
c5b3b850
AD
557 .gart = {
558 .tlb_flush = &rs400_gart_tlb_flush,
559 .set_page = &rs400_gart_set_page,
560 },
4c87bc26
CK
561 .ring = {
562 [RADEON_RING_TYPE_GFX_INDEX] = {
563 .ib_execute = &r100_ring_ib_execute,
564 .emit_fence = &r300_fence_ring_emit,
565 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 566 .cs_parse = &r300_cs_parse,
f712812e
AD
567 .ring_start = &r300_ring_start,
568 .ring_test = &r100_ring_test,
569 .ib_test = &r100_ib_test,
8ba957b5 570 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
571 }
572 },
b35ea4ab
AD
573 .irq = {
574 .set = &r100_irq_set,
575 .process = &r100_irq_process,
576 },
c79a49ca
AD
577 .display = {
578 .bandwidth_update = &r100_bandwidth_update,
579 .get_vblank_counter = &r100_get_vblank_counter,
580 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 581 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 582 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 583 },
27cd7769
AD
584 .copy = {
585 .blit = &r100_copy_blit,
586 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
587 .dma = &r200_copy_dma,
588 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
589 .copy = &r100_copy_blit,
590 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
591 },
9e6f3d02
AD
592 .surface = {
593 .set_reg = r100_set_surface_reg,
594 .clear_reg = r100_clear_surface_reg,
595 },
901ea57d
AD
596 .hpd = {
597 .init = &r100_hpd_init,
598 .fini = &r100_hpd_fini,
599 .sense = &r100_hpd_sense,
600 .set_polarity = &r100_hpd_set_polarity,
601 },
a02fa397
AD
602 .pm = {
603 .misc = &r100_pm_misc,
604 .prepare = &r100_pm_prepare,
605 .finish = &r100_pm_finish,
606 .init_profile = &r100_pm_init_profile,
607 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
608 .get_engine_clock = &radeon_legacy_get_engine_clock,
609 .set_engine_clock = &radeon_legacy_set_engine_clock,
610 .get_memory_clock = &radeon_legacy_get_memory_clock,
611 .set_memory_clock = NULL,
612 .get_pcie_lanes = NULL,
613 .set_pcie_lanes = NULL,
614 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 615 },
0f9e006c
AD
616 .pflip = {
617 .pre_page_flip = &r100_pre_page_flip,
618 .page_flip = &r100_page_flip,
619 .post_page_flip = &r100_post_page_flip,
620 },
48e7a5f1
DV
621};
622
623static struct radeon_asic rs600_asic = {
624 .init = &rs600_init,
625 .fini = &rs600_fini,
626 .suspend = &rs600_suspend,
627 .resume = &rs600_resume,
628 .vga_set_state = &r100_vga_set_state,
90aca4d2 629 .asic_reset = &rs600_asic_reset,
54e88e06
AD
630 .ioctl_wait_idle = NULL,
631 .gui_idle = &r100_gui_idle,
632 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
c5b3b850
AD
633 .gart = {
634 .tlb_flush = &rs600_gart_tlb_flush,
635 .set_page = &rs600_gart_set_page,
636 },
4c87bc26
CK
637 .ring = {
638 [RADEON_RING_TYPE_GFX_INDEX] = {
639 .ib_execute = &r100_ring_ib_execute,
640 .emit_fence = &r300_fence_ring_emit,
641 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 642 .cs_parse = &r300_cs_parse,
f712812e
AD
643 .ring_start = &r300_ring_start,
644 .ring_test = &r100_ring_test,
645 .ib_test = &r100_ib_test,
8ba957b5 646 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
647 }
648 },
b35ea4ab
AD
649 .irq = {
650 .set = &rs600_irq_set,
651 .process = &rs600_irq_process,
652 },
c79a49ca
AD
653 .display = {
654 .bandwidth_update = &rs600_bandwidth_update,
655 .get_vblank_counter = &rs600_get_vblank_counter,
656 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 657 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 658 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 659 },
27cd7769
AD
660 .copy = {
661 .blit = &r100_copy_blit,
662 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
663 .dma = &r200_copy_dma,
664 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
665 .copy = &r100_copy_blit,
666 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
667 },
9e6f3d02
AD
668 .surface = {
669 .set_reg = r100_set_surface_reg,
670 .clear_reg = r100_clear_surface_reg,
671 },
901ea57d
AD
672 .hpd = {
673 .init = &rs600_hpd_init,
674 .fini = &rs600_hpd_fini,
675 .sense = &rs600_hpd_sense,
676 .set_polarity = &rs600_hpd_set_polarity,
677 },
a02fa397
AD
678 .pm = {
679 .misc = &rs600_pm_misc,
680 .prepare = &rs600_pm_prepare,
681 .finish = &rs600_pm_finish,
682 .init_profile = &r420_pm_init_profile,
683 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
684 .get_engine_clock = &radeon_atom_get_engine_clock,
685 .set_engine_clock = &radeon_atom_set_engine_clock,
686 .get_memory_clock = &radeon_atom_get_memory_clock,
687 .set_memory_clock = &radeon_atom_set_memory_clock,
688 .get_pcie_lanes = NULL,
689 .set_pcie_lanes = NULL,
690 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 691 },
0f9e006c
AD
692 .pflip = {
693 .pre_page_flip = &rs600_pre_page_flip,
694 .page_flip = &rs600_page_flip,
695 .post_page_flip = &rs600_post_page_flip,
696 },
48e7a5f1
DV
697};
698
699static struct radeon_asic rs690_asic = {
700 .init = &rs690_init,
701 .fini = &rs690_fini,
702 .suspend = &rs690_suspend,
703 .resume = &rs690_resume,
704 .vga_set_state = &r100_vga_set_state,
90aca4d2 705 .asic_reset = &rs600_asic_reset,
54e88e06
AD
706 .ioctl_wait_idle = NULL,
707 .gui_idle = &r100_gui_idle,
708 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
c5b3b850
AD
709 .gart = {
710 .tlb_flush = &rs400_gart_tlb_flush,
711 .set_page = &rs400_gart_set_page,
712 },
4c87bc26
CK
713 .ring = {
714 [RADEON_RING_TYPE_GFX_INDEX] = {
715 .ib_execute = &r100_ring_ib_execute,
716 .emit_fence = &r300_fence_ring_emit,
717 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 718 .cs_parse = &r300_cs_parse,
f712812e
AD
719 .ring_start = &r300_ring_start,
720 .ring_test = &r100_ring_test,
721 .ib_test = &r100_ib_test,
8ba957b5 722 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
723 }
724 },
b35ea4ab
AD
725 .irq = {
726 .set = &rs600_irq_set,
727 .process = &rs600_irq_process,
728 },
c79a49ca
AD
729 .display = {
730 .get_vblank_counter = &rs600_get_vblank_counter,
731 .bandwidth_update = &rs690_bandwidth_update,
732 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 733 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 734 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 735 },
27cd7769
AD
736 .copy = {
737 .blit = &r100_copy_blit,
738 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
739 .dma = &r200_copy_dma,
740 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
741 .copy = &r200_copy_dma,
742 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
743 },
9e6f3d02
AD
744 .surface = {
745 .set_reg = r100_set_surface_reg,
746 .clear_reg = r100_clear_surface_reg,
747 },
901ea57d
AD
748 .hpd = {
749 .init = &rs600_hpd_init,
750 .fini = &rs600_hpd_fini,
751 .sense = &rs600_hpd_sense,
752 .set_polarity = &rs600_hpd_set_polarity,
753 },
a02fa397
AD
754 .pm = {
755 .misc = &rs600_pm_misc,
756 .prepare = &rs600_pm_prepare,
757 .finish = &rs600_pm_finish,
758 .init_profile = &r420_pm_init_profile,
759 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
760 .get_engine_clock = &radeon_atom_get_engine_clock,
761 .set_engine_clock = &radeon_atom_set_engine_clock,
762 .get_memory_clock = &radeon_atom_get_memory_clock,
763 .set_memory_clock = &radeon_atom_set_memory_clock,
764 .get_pcie_lanes = NULL,
765 .set_pcie_lanes = NULL,
766 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 767 },
0f9e006c
AD
768 .pflip = {
769 .pre_page_flip = &rs600_pre_page_flip,
770 .page_flip = &rs600_page_flip,
771 .post_page_flip = &rs600_post_page_flip,
772 },
48e7a5f1
DV
773};
774
775static struct radeon_asic rv515_asic = {
776 .init = &rv515_init,
777 .fini = &rv515_fini,
778 .suspend = &rv515_suspend,
779 .resume = &rv515_resume,
780 .vga_set_state = &r100_vga_set_state,
90aca4d2 781 .asic_reset = &rs600_asic_reset,
54e88e06
AD
782 .ioctl_wait_idle = NULL,
783 .gui_idle = &r100_gui_idle,
784 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
c5b3b850
AD
785 .gart = {
786 .tlb_flush = &rv370_pcie_gart_tlb_flush,
787 .set_page = &rv370_pcie_gart_set_page,
788 },
4c87bc26
CK
789 .ring = {
790 [RADEON_RING_TYPE_GFX_INDEX] = {
791 .ib_execute = &r100_ring_ib_execute,
792 .emit_fence = &r300_fence_ring_emit,
793 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 794 .cs_parse = &r300_cs_parse,
f712812e
AD
795 .ring_start = &rv515_ring_start,
796 .ring_test = &r100_ring_test,
797 .ib_test = &r100_ib_test,
8ba957b5 798 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
799 }
800 },
b35ea4ab
AD
801 .irq = {
802 .set = &rs600_irq_set,
803 .process = &rs600_irq_process,
804 },
c79a49ca
AD
805 .display = {
806 .get_vblank_counter = &rs600_get_vblank_counter,
807 .bandwidth_update = &rv515_bandwidth_update,
808 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 809 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 810 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 811 },
27cd7769
AD
812 .copy = {
813 .blit = &r100_copy_blit,
814 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
815 .dma = &r200_copy_dma,
816 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
817 .copy = &r100_copy_blit,
818 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
819 },
9e6f3d02
AD
820 .surface = {
821 .set_reg = r100_set_surface_reg,
822 .clear_reg = r100_clear_surface_reg,
823 },
901ea57d
AD
824 .hpd = {
825 .init = &rs600_hpd_init,
826 .fini = &rs600_hpd_fini,
827 .sense = &rs600_hpd_sense,
828 .set_polarity = &rs600_hpd_set_polarity,
829 },
a02fa397
AD
830 .pm = {
831 .misc = &rs600_pm_misc,
832 .prepare = &rs600_pm_prepare,
833 .finish = &rs600_pm_finish,
834 .init_profile = &r420_pm_init_profile,
835 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
836 .get_engine_clock = &radeon_atom_get_engine_clock,
837 .set_engine_clock = &radeon_atom_set_engine_clock,
838 .get_memory_clock = &radeon_atom_get_memory_clock,
839 .set_memory_clock = &radeon_atom_set_memory_clock,
840 .get_pcie_lanes = &rv370_get_pcie_lanes,
841 .set_pcie_lanes = &rv370_set_pcie_lanes,
842 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 843 },
0f9e006c
AD
844 .pflip = {
845 .pre_page_flip = &rs600_pre_page_flip,
846 .page_flip = &rs600_page_flip,
847 .post_page_flip = &rs600_post_page_flip,
848 },
48e7a5f1
DV
849};
850
851static struct radeon_asic r520_asic = {
852 .init = &r520_init,
853 .fini = &rv515_fini,
854 .suspend = &rv515_suspend,
855 .resume = &r520_resume,
856 .vga_set_state = &r100_vga_set_state,
90aca4d2 857 .asic_reset = &rs600_asic_reset,
54e88e06
AD
858 .ioctl_wait_idle = NULL,
859 .gui_idle = &r100_gui_idle,
860 .mc_wait_for_idle = &r520_mc_wait_for_idle,
c5b3b850
AD
861 .gart = {
862 .tlb_flush = &rv370_pcie_gart_tlb_flush,
863 .set_page = &rv370_pcie_gart_set_page,
864 },
4c87bc26
CK
865 .ring = {
866 [RADEON_RING_TYPE_GFX_INDEX] = {
867 .ib_execute = &r100_ring_ib_execute,
868 .emit_fence = &r300_fence_ring_emit,
869 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 870 .cs_parse = &r300_cs_parse,
f712812e
AD
871 .ring_start = &rv515_ring_start,
872 .ring_test = &r100_ring_test,
873 .ib_test = &r100_ib_test,
8ba957b5 874 .is_lockup = &r100_gpu_is_lockup,
4c87bc26
CK
875 }
876 },
b35ea4ab
AD
877 .irq = {
878 .set = &rs600_irq_set,
879 .process = &rs600_irq_process,
880 },
c79a49ca
AD
881 .display = {
882 .bandwidth_update = &rv515_bandwidth_update,
883 .get_vblank_counter = &rs600_get_vblank_counter,
884 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 885 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 886 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 887 },
27cd7769
AD
888 .copy = {
889 .blit = &r100_copy_blit,
890 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
891 .dma = &r200_copy_dma,
892 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
893 .copy = &r100_copy_blit,
894 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
895 },
9e6f3d02
AD
896 .surface = {
897 .set_reg = r100_set_surface_reg,
898 .clear_reg = r100_clear_surface_reg,
899 },
901ea57d
AD
900 .hpd = {
901 .init = &rs600_hpd_init,
902 .fini = &rs600_hpd_fini,
903 .sense = &rs600_hpd_sense,
904 .set_polarity = &rs600_hpd_set_polarity,
905 },
a02fa397
AD
906 .pm = {
907 .misc = &rs600_pm_misc,
908 .prepare = &rs600_pm_prepare,
909 .finish = &rs600_pm_finish,
910 .init_profile = &r420_pm_init_profile,
911 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
912 .get_engine_clock = &radeon_atom_get_engine_clock,
913 .set_engine_clock = &radeon_atom_set_engine_clock,
914 .get_memory_clock = &radeon_atom_get_memory_clock,
915 .set_memory_clock = &radeon_atom_set_memory_clock,
916 .get_pcie_lanes = &rv370_get_pcie_lanes,
917 .set_pcie_lanes = &rv370_set_pcie_lanes,
918 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 919 },
0f9e006c
AD
920 .pflip = {
921 .pre_page_flip = &rs600_pre_page_flip,
922 .page_flip = &rs600_page_flip,
923 .post_page_flip = &rs600_post_page_flip,
924 },
48e7a5f1
DV
925};
926
927static struct radeon_asic r600_asic = {
928 .init = &r600_init,
929 .fini = &r600_fini,
930 .suspend = &r600_suspend,
931 .resume = &r600_resume,
48e7a5f1 932 .vga_set_state = &r600_vga_set_state,
a2d07b74 933 .asic_reset = &r600_asic_reset,
54e88e06
AD
934 .ioctl_wait_idle = r600_ioctl_wait_idle,
935 .gui_idle = &r600_gui_idle,
936 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 937 .get_xclk = &r600_get_xclk,
c5b3b850
AD
938 .gart = {
939 .tlb_flush = &r600_pcie_gart_tlb_flush,
940 .set_page = &rs600_gart_set_page,
941 },
4c87bc26
CK
942 .ring = {
943 [RADEON_RING_TYPE_GFX_INDEX] = {
944 .ib_execute = &r600_ring_ib_execute,
945 .emit_fence = &r600_fence_ring_emit,
946 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 947 .cs_parse = &r600_cs_parse,
f712812e
AD
948 .ring_test = &r600_ring_test,
949 .ib_test = &r600_ib_test,
123bc183 950 .is_lockup = &r600_gfx_is_lockup,
4d75658b
AD
951 },
952 [R600_RING_TYPE_DMA_INDEX] = {
953 .ib_execute = &r600_dma_ring_ib_execute,
954 .emit_fence = &r600_dma_fence_ring_emit,
955 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 956 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
957 .ring_test = &r600_dma_ring_test,
958 .ib_test = &r600_dma_ib_test,
959 .is_lockup = &r600_dma_is_lockup,
4c87bc26
CK
960 }
961 },
b35ea4ab
AD
962 .irq = {
963 .set = &r600_irq_set,
964 .process = &r600_irq_process,
965 },
c79a49ca
AD
966 .display = {
967 .bandwidth_update = &rv515_bandwidth_update,
968 .get_vblank_counter = &rs600_get_vblank_counter,
969 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 970 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 971 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 972 },
27cd7769
AD
973 .copy = {
974 .blit = &r600_copy_blit,
975 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
976 .dma = &r600_copy_dma,
977 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
978 .copy = &r600_copy_dma,
979 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 980 },
9e6f3d02
AD
981 .surface = {
982 .set_reg = r600_set_surface_reg,
983 .clear_reg = r600_clear_surface_reg,
984 },
901ea57d
AD
985 .hpd = {
986 .init = &r600_hpd_init,
987 .fini = &r600_hpd_fini,
988 .sense = &r600_hpd_sense,
989 .set_polarity = &r600_hpd_set_polarity,
990 },
a02fa397
AD
991 .pm = {
992 .misc = &r600_pm_misc,
993 .prepare = &rs600_pm_prepare,
994 .finish = &rs600_pm_finish,
995 .init_profile = &r600_pm_init_profile,
996 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
997 .get_engine_clock = &radeon_atom_get_engine_clock,
998 .set_engine_clock = &radeon_atom_set_engine_clock,
999 .get_memory_clock = &radeon_atom_get_memory_clock,
1000 .set_memory_clock = &radeon_atom_set_memory_clock,
1001 .get_pcie_lanes = &r600_get_pcie_lanes,
1002 .set_pcie_lanes = &r600_set_pcie_lanes,
1003 .set_clock_gating = NULL,
a02fa397 1004 },
0f9e006c
AD
1005 .pflip = {
1006 .pre_page_flip = &rs600_pre_page_flip,
1007 .page_flip = &rs600_page_flip,
1008 .post_page_flip = &rs600_post_page_flip,
1009 },
48e7a5f1
DV
1010};
1011
f47299c5
AD
1012static struct radeon_asic rs780_asic = {
1013 .init = &r600_init,
1014 .fini = &r600_fini,
1015 .suspend = &r600_suspend,
1016 .resume = &r600_resume,
f47299c5 1017 .vga_set_state = &r600_vga_set_state,
a2d07b74 1018 .asic_reset = &r600_asic_reset,
54e88e06
AD
1019 .ioctl_wait_idle = r600_ioctl_wait_idle,
1020 .gui_idle = &r600_gui_idle,
1021 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1022 .get_xclk = &r600_get_xclk,
c5b3b850
AD
1023 .gart = {
1024 .tlb_flush = &r600_pcie_gart_tlb_flush,
1025 .set_page = &rs600_gart_set_page,
1026 },
4c87bc26
CK
1027 .ring = {
1028 [RADEON_RING_TYPE_GFX_INDEX] = {
1029 .ib_execute = &r600_ring_ib_execute,
1030 .emit_fence = &r600_fence_ring_emit,
1031 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1032 .cs_parse = &r600_cs_parse,
f712812e
AD
1033 .ring_test = &r600_ring_test,
1034 .ib_test = &r600_ib_test,
123bc183 1035 .is_lockup = &r600_gfx_is_lockup,
4d75658b
AD
1036 },
1037 [R600_RING_TYPE_DMA_INDEX] = {
1038 .ib_execute = &r600_dma_ring_ib_execute,
1039 .emit_fence = &r600_dma_fence_ring_emit,
1040 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1041 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1042 .ring_test = &r600_dma_ring_test,
1043 .ib_test = &r600_dma_ib_test,
1044 .is_lockup = &r600_dma_is_lockup,
4c87bc26
CK
1045 }
1046 },
b35ea4ab
AD
1047 .irq = {
1048 .set = &r600_irq_set,
1049 .process = &r600_irq_process,
1050 },
c79a49ca
AD
1051 .display = {
1052 .bandwidth_update = &rs690_bandwidth_update,
1053 .get_vblank_counter = &rs600_get_vblank_counter,
1054 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1055 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1056 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1057 },
27cd7769
AD
1058 .copy = {
1059 .blit = &r600_copy_blit,
1060 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1061 .dma = &r600_copy_dma,
1062 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1063 .copy = &r600_copy_dma,
1064 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1065 },
9e6f3d02
AD
1066 .surface = {
1067 .set_reg = r600_set_surface_reg,
1068 .clear_reg = r600_clear_surface_reg,
1069 },
901ea57d
AD
1070 .hpd = {
1071 .init = &r600_hpd_init,
1072 .fini = &r600_hpd_fini,
1073 .sense = &r600_hpd_sense,
1074 .set_polarity = &r600_hpd_set_polarity,
1075 },
a02fa397
AD
1076 .pm = {
1077 .misc = &r600_pm_misc,
1078 .prepare = &rs600_pm_prepare,
1079 .finish = &rs600_pm_finish,
1080 .init_profile = &rs780_pm_init_profile,
1081 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1082 .get_engine_clock = &radeon_atom_get_engine_clock,
1083 .set_engine_clock = &radeon_atom_set_engine_clock,
1084 .get_memory_clock = NULL,
1085 .set_memory_clock = NULL,
1086 .get_pcie_lanes = NULL,
1087 .set_pcie_lanes = NULL,
1088 .set_clock_gating = NULL,
a02fa397 1089 },
0f9e006c
AD
1090 .pflip = {
1091 .pre_page_flip = &rs600_pre_page_flip,
1092 .page_flip = &rs600_page_flip,
1093 .post_page_flip = &rs600_post_page_flip,
1094 },
f47299c5
AD
1095};
1096
48e7a5f1
DV
1097static struct radeon_asic rv770_asic = {
1098 .init = &rv770_init,
1099 .fini = &rv770_fini,
1100 .suspend = &rv770_suspend,
1101 .resume = &rv770_resume,
a2d07b74 1102 .asic_reset = &r600_asic_reset,
48e7a5f1 1103 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1104 .ioctl_wait_idle = r600_ioctl_wait_idle,
1105 .gui_idle = &r600_gui_idle,
1106 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1107 .get_xclk = &rv770_get_xclk,
c5b3b850
AD
1108 .gart = {
1109 .tlb_flush = &r600_pcie_gart_tlb_flush,
1110 .set_page = &rs600_gart_set_page,
1111 },
4c87bc26
CK
1112 .ring = {
1113 [RADEON_RING_TYPE_GFX_INDEX] = {
1114 .ib_execute = &r600_ring_ib_execute,
1115 .emit_fence = &r600_fence_ring_emit,
1116 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1117 .cs_parse = &r600_cs_parse,
f712812e
AD
1118 .ring_test = &r600_ring_test,
1119 .ib_test = &r600_ib_test,
123bc183 1120 .is_lockup = &r600_gfx_is_lockup,
4d75658b
AD
1121 },
1122 [R600_RING_TYPE_DMA_INDEX] = {
1123 .ib_execute = &r600_dma_ring_ib_execute,
1124 .emit_fence = &r600_dma_fence_ring_emit,
1125 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1126 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1127 .ring_test = &r600_dma_ring_test,
1128 .ib_test = &r600_dma_ib_test,
1129 .is_lockup = &r600_dma_is_lockup,
4c87bc26
CK
1130 }
1131 },
b35ea4ab
AD
1132 .irq = {
1133 .set = &r600_irq_set,
1134 .process = &r600_irq_process,
1135 },
c79a49ca
AD
1136 .display = {
1137 .bandwidth_update = &rv515_bandwidth_update,
1138 .get_vblank_counter = &rs600_get_vblank_counter,
1139 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1140 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1141 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1142 },
27cd7769
AD
1143 .copy = {
1144 .blit = &r600_copy_blit,
1145 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
43fb7787 1146 .dma = &rv770_copy_dma,
4d75658b 1147 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
43fb7787 1148 .copy = &rv770_copy_dma,
2d6cc729 1149 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1150 },
9e6f3d02
AD
1151 .surface = {
1152 .set_reg = r600_set_surface_reg,
1153 .clear_reg = r600_clear_surface_reg,
1154 },
901ea57d
AD
1155 .hpd = {
1156 .init = &r600_hpd_init,
1157 .fini = &r600_hpd_fini,
1158 .sense = &r600_hpd_sense,
1159 .set_polarity = &r600_hpd_set_polarity,
1160 },
a02fa397
AD
1161 .pm = {
1162 .misc = &rv770_pm_misc,
1163 .prepare = &rs600_pm_prepare,
1164 .finish = &rs600_pm_finish,
1165 .init_profile = &r600_pm_init_profile,
1166 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1167 .get_engine_clock = &radeon_atom_get_engine_clock,
1168 .set_engine_clock = &radeon_atom_set_engine_clock,
1169 .get_memory_clock = &radeon_atom_get_memory_clock,
1170 .set_memory_clock = &radeon_atom_set_memory_clock,
1171 .get_pcie_lanes = &r600_get_pcie_lanes,
1172 .set_pcie_lanes = &r600_set_pcie_lanes,
1173 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 1174 },
0f9e006c
AD
1175 .pflip = {
1176 .pre_page_flip = &rs600_pre_page_flip,
1177 .page_flip = &rv770_page_flip,
1178 .post_page_flip = &rs600_post_page_flip,
1179 },
48e7a5f1
DV
1180};
1181
1182static struct radeon_asic evergreen_asic = {
1183 .init = &evergreen_init,
1184 .fini = &evergreen_fini,
1185 .suspend = &evergreen_suspend,
1186 .resume = &evergreen_resume,
a2d07b74 1187 .asic_reset = &evergreen_asic_reset,
48e7a5f1 1188 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1189 .ioctl_wait_idle = r600_ioctl_wait_idle,
1190 .gui_idle = &r600_gui_idle,
1191 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1192 .get_xclk = &rv770_get_xclk,
c5b3b850
AD
1193 .gart = {
1194 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1195 .set_page = &rs600_gart_set_page,
1196 },
4c87bc26
CK
1197 .ring = {
1198 [RADEON_RING_TYPE_GFX_INDEX] = {
1199 .ib_execute = &evergreen_ring_ib_execute,
1200 .emit_fence = &r600_fence_ring_emit,
1201 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1202 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1203 .ring_test = &r600_ring_test,
1204 .ib_test = &r600_ib_test,
123bc183 1205 .is_lockup = &evergreen_gfx_is_lockup,
233d1ad5
AD
1206 },
1207 [R600_RING_TYPE_DMA_INDEX] = {
1208 .ib_execute = &evergreen_dma_ring_ib_execute,
1209 .emit_fence = &evergreen_dma_fence_ring_emit,
1210 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1211 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1212 .ring_test = &r600_dma_ring_test,
1213 .ib_test = &r600_dma_ib_test,
123bc183 1214 .is_lockup = &evergreen_dma_is_lockup,
4c87bc26
CK
1215 }
1216 },
b35ea4ab
AD
1217 .irq = {
1218 .set = &evergreen_irq_set,
1219 .process = &evergreen_irq_process,
1220 },
c79a49ca
AD
1221 .display = {
1222 .bandwidth_update = &evergreen_bandwidth_update,
1223 .get_vblank_counter = &evergreen_get_vblank_counter,
1224 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1225 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1226 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1227 },
27cd7769
AD
1228 .copy = {
1229 .blit = &r600_copy_blit,
1230 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1231 .dma = &evergreen_copy_dma,
1232 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1233 .copy = &evergreen_copy_dma,
1234 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1235 },
9e6f3d02
AD
1236 .surface = {
1237 .set_reg = r600_set_surface_reg,
1238 .clear_reg = r600_clear_surface_reg,
1239 },
901ea57d
AD
1240 .hpd = {
1241 .init = &evergreen_hpd_init,
1242 .fini = &evergreen_hpd_fini,
1243 .sense = &evergreen_hpd_sense,
1244 .set_polarity = &evergreen_hpd_set_polarity,
1245 },
a02fa397
AD
1246 .pm = {
1247 .misc = &evergreen_pm_misc,
1248 .prepare = &evergreen_pm_prepare,
1249 .finish = &evergreen_pm_finish,
1250 .init_profile = &r600_pm_init_profile,
1251 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1252 .get_engine_clock = &radeon_atom_get_engine_clock,
1253 .set_engine_clock = &radeon_atom_set_engine_clock,
1254 .get_memory_clock = &radeon_atom_get_memory_clock,
1255 .set_memory_clock = &radeon_atom_set_memory_clock,
1256 .get_pcie_lanes = &r600_get_pcie_lanes,
1257 .set_pcie_lanes = &r600_set_pcie_lanes,
1258 .set_clock_gating = NULL,
a02fa397 1259 },
0f9e006c
AD
1260 .pflip = {
1261 .pre_page_flip = &evergreen_pre_page_flip,
1262 .page_flip = &evergreen_page_flip,
1263 .post_page_flip = &evergreen_post_page_flip,
1264 },
48e7a5f1
DV
1265};
1266
958261d1
AD
1267static struct radeon_asic sumo_asic = {
1268 .init = &evergreen_init,
1269 .fini = &evergreen_fini,
1270 .suspend = &evergreen_suspend,
1271 .resume = &evergreen_resume,
958261d1
AD
1272 .asic_reset = &evergreen_asic_reset,
1273 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1274 .ioctl_wait_idle = r600_ioctl_wait_idle,
1275 .gui_idle = &r600_gui_idle,
1276 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1277 .get_xclk = &r600_get_xclk,
c5b3b850
AD
1278 .gart = {
1279 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1280 .set_page = &rs600_gart_set_page,
1281 },
4c87bc26
CK
1282 .ring = {
1283 [RADEON_RING_TYPE_GFX_INDEX] = {
1284 .ib_execute = &evergreen_ring_ib_execute,
1285 .emit_fence = &r600_fence_ring_emit,
1286 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1287 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1288 .ring_test = &r600_ring_test,
1289 .ib_test = &r600_ib_test,
123bc183 1290 .is_lockup = &evergreen_gfx_is_lockup,
eb0c19c5 1291 },
233d1ad5
AD
1292 [R600_RING_TYPE_DMA_INDEX] = {
1293 .ib_execute = &evergreen_dma_ring_ib_execute,
1294 .emit_fence = &evergreen_dma_fence_ring_emit,
1295 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1296 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1297 .ring_test = &r600_dma_ring_test,
1298 .ib_test = &r600_dma_ib_test,
123bc183 1299 .is_lockup = &evergreen_dma_is_lockup,
233d1ad5 1300 }
4c87bc26 1301 },
b35ea4ab
AD
1302 .irq = {
1303 .set = &evergreen_irq_set,
1304 .process = &evergreen_irq_process,
1305 },
c79a49ca
AD
1306 .display = {
1307 .bandwidth_update = &evergreen_bandwidth_update,
1308 .get_vblank_counter = &evergreen_get_vblank_counter,
1309 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1310 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1311 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1312 },
27cd7769
AD
1313 .copy = {
1314 .blit = &r600_copy_blit,
1315 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1316 .dma = &evergreen_copy_dma,
1317 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1318 .copy = &evergreen_copy_dma,
1319 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1320 },
9e6f3d02
AD
1321 .surface = {
1322 .set_reg = r600_set_surface_reg,
1323 .clear_reg = r600_clear_surface_reg,
1324 },
901ea57d
AD
1325 .hpd = {
1326 .init = &evergreen_hpd_init,
1327 .fini = &evergreen_hpd_fini,
1328 .sense = &evergreen_hpd_sense,
1329 .set_polarity = &evergreen_hpd_set_polarity,
1330 },
a02fa397
AD
1331 .pm = {
1332 .misc = &evergreen_pm_misc,
1333 .prepare = &evergreen_pm_prepare,
1334 .finish = &evergreen_pm_finish,
1335 .init_profile = &sumo_pm_init_profile,
1336 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1337 .get_engine_clock = &radeon_atom_get_engine_clock,
1338 .set_engine_clock = &radeon_atom_set_engine_clock,
1339 .get_memory_clock = NULL,
1340 .set_memory_clock = NULL,
1341 .get_pcie_lanes = NULL,
1342 .set_pcie_lanes = NULL,
1343 .set_clock_gating = NULL,
a02fa397 1344 },
0f9e006c
AD
1345 .pflip = {
1346 .pre_page_flip = &evergreen_pre_page_flip,
1347 .page_flip = &evergreen_page_flip,
1348 .post_page_flip = &evergreen_post_page_flip,
1349 },
958261d1
AD
1350};
1351
a43b7665
AD
1352static struct radeon_asic btc_asic = {
1353 .init = &evergreen_init,
1354 .fini = &evergreen_fini,
1355 .suspend = &evergreen_suspend,
1356 .resume = &evergreen_resume,
a43b7665
AD
1357 .asic_reset = &evergreen_asic_reset,
1358 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1359 .ioctl_wait_idle = r600_ioctl_wait_idle,
1360 .gui_idle = &r600_gui_idle,
1361 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1362 .get_xclk = &rv770_get_xclk,
c5b3b850
AD
1363 .gart = {
1364 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1365 .set_page = &rs600_gart_set_page,
1366 },
4c87bc26
CK
1367 .ring = {
1368 [RADEON_RING_TYPE_GFX_INDEX] = {
1369 .ib_execute = &evergreen_ring_ib_execute,
1370 .emit_fence = &r600_fence_ring_emit,
1371 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1372 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1373 .ring_test = &r600_ring_test,
1374 .ib_test = &r600_ib_test,
123bc183 1375 .is_lockup = &evergreen_gfx_is_lockup,
233d1ad5
AD
1376 },
1377 [R600_RING_TYPE_DMA_INDEX] = {
1378 .ib_execute = &evergreen_dma_ring_ib_execute,
1379 .emit_fence = &evergreen_dma_fence_ring_emit,
1380 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1381 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1382 .ring_test = &r600_dma_ring_test,
1383 .ib_test = &r600_dma_ib_test,
123bc183 1384 .is_lockup = &evergreen_dma_is_lockup,
4c87bc26
CK
1385 }
1386 },
b35ea4ab
AD
1387 .irq = {
1388 .set = &evergreen_irq_set,
1389 .process = &evergreen_irq_process,
1390 },
c79a49ca
AD
1391 .display = {
1392 .bandwidth_update = &evergreen_bandwidth_update,
1393 .get_vblank_counter = &evergreen_get_vblank_counter,
1394 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1395 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1396 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1397 },
27cd7769
AD
1398 .copy = {
1399 .blit = &r600_copy_blit,
1400 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1401 .dma = &evergreen_copy_dma,
1402 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1403 .copy = &evergreen_copy_dma,
1404 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1405 },
9e6f3d02
AD
1406 .surface = {
1407 .set_reg = r600_set_surface_reg,
1408 .clear_reg = r600_clear_surface_reg,
1409 },
901ea57d
AD
1410 .hpd = {
1411 .init = &evergreen_hpd_init,
1412 .fini = &evergreen_hpd_fini,
1413 .sense = &evergreen_hpd_sense,
1414 .set_polarity = &evergreen_hpd_set_polarity,
1415 },
a02fa397
AD
1416 .pm = {
1417 .misc = &evergreen_pm_misc,
1418 .prepare = &evergreen_pm_prepare,
1419 .finish = &evergreen_pm_finish,
27810fb2 1420 .init_profile = &btc_pm_init_profile,
a02fa397 1421 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1422 .get_engine_clock = &radeon_atom_get_engine_clock,
1423 .set_engine_clock = &radeon_atom_set_engine_clock,
1424 .get_memory_clock = &radeon_atom_get_memory_clock,
1425 .set_memory_clock = &radeon_atom_set_memory_clock,
1426 .get_pcie_lanes = NULL,
1427 .set_pcie_lanes = NULL,
1428 .set_clock_gating = NULL,
a02fa397 1429 },
0f9e006c
AD
1430 .pflip = {
1431 .pre_page_flip = &evergreen_pre_page_flip,
1432 .page_flip = &evergreen_page_flip,
1433 .post_page_flip = &evergreen_post_page_flip,
1434 },
a43b7665
AD
1435};
1436
e3487629
AD
1437static struct radeon_asic cayman_asic = {
1438 .init = &cayman_init,
1439 .fini = &cayman_fini,
1440 .suspend = &cayman_suspend,
1441 .resume = &cayman_resume,
e3487629
AD
1442 .asic_reset = &cayman_asic_reset,
1443 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1444 .ioctl_wait_idle = r600_ioctl_wait_idle,
1445 .gui_idle = &r600_gui_idle,
1446 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1447 .get_xclk = &rv770_get_xclk,
c5b3b850
AD
1448 .gart = {
1449 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1450 .set_page = &rs600_gart_set_page,
1451 },
05b07147
CK
1452 .vm = {
1453 .init = &cayman_vm_init,
1454 .fini = &cayman_vm_fini,
df160044 1455 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1456 .set_page = &cayman_vm_set_page,
1457 },
4c87bc26
CK
1458 .ring = {
1459 [RADEON_RING_TYPE_GFX_INDEX] = {
721604a1
JG
1460 .ib_execute = &cayman_ring_ib_execute,
1461 .ib_parse = &evergreen_ib_parse,
b40e7e16 1462 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1463 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1464 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1465 .ring_test = &r600_ring_test,
1466 .ib_test = &r600_ib_test,
123bc183 1467 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1468 .vm_flush = &cayman_vm_flush,
4c87bc26
CK
1469 },
1470 [CAYMAN_RING_TYPE_CP1_INDEX] = {
721604a1
JG
1471 .ib_execute = &cayman_ring_ib_execute,
1472 .ib_parse = &evergreen_ib_parse,
b40e7e16 1473 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1474 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1475 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1476 .ring_test = &r600_ring_test,
1477 .ib_test = &r600_ib_test,
123bc183 1478 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1479 .vm_flush = &cayman_vm_flush,
4c87bc26
CK
1480 },
1481 [CAYMAN_RING_TYPE_CP2_INDEX] = {
721604a1
JG
1482 .ib_execute = &cayman_ring_ib_execute,
1483 .ib_parse = &evergreen_ib_parse,
b40e7e16 1484 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1485 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1486 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1487 .ring_test = &r600_ring_test,
1488 .ib_test = &r600_ib_test,
123bc183 1489 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1490 .vm_flush = &cayman_vm_flush,
f60cbd11
AD
1491 },
1492 [R600_RING_TYPE_DMA_INDEX] = {
1493 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1494 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1495 .emit_fence = &evergreen_dma_fence_ring_emit,
1496 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1497 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1498 .ring_test = &r600_dma_ring_test,
1499 .ib_test = &r600_dma_ib_test,
1500 .is_lockup = &cayman_dma_is_lockup,
1501 .vm_flush = &cayman_dma_vm_flush,
1502 },
1503 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1504 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1505 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1506 .emit_fence = &evergreen_dma_fence_ring_emit,
1507 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1508 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1509 .ring_test = &r600_dma_ring_test,
1510 .ib_test = &r600_dma_ib_test,
1511 .is_lockup = &cayman_dma_is_lockup,
1512 .vm_flush = &cayman_dma_vm_flush,
4c87bc26
CK
1513 }
1514 },
b35ea4ab
AD
1515 .irq = {
1516 .set = &evergreen_irq_set,
1517 .process = &evergreen_irq_process,
1518 },
c79a49ca
AD
1519 .display = {
1520 .bandwidth_update = &evergreen_bandwidth_update,
1521 .get_vblank_counter = &evergreen_get_vblank_counter,
1522 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1523 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1524 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 1525 },
27cd7769
AD
1526 .copy = {
1527 .blit = &r600_copy_blit,
1528 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
1529 .dma = &evergreen_copy_dma,
1530 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1531 .copy = &evergreen_copy_dma,
1532 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1533 },
9e6f3d02
AD
1534 .surface = {
1535 .set_reg = r600_set_surface_reg,
1536 .clear_reg = r600_clear_surface_reg,
1537 },
901ea57d
AD
1538 .hpd = {
1539 .init = &evergreen_hpd_init,
1540 .fini = &evergreen_hpd_fini,
1541 .sense = &evergreen_hpd_sense,
1542 .set_polarity = &evergreen_hpd_set_polarity,
1543 },
a02fa397
AD
1544 .pm = {
1545 .misc = &evergreen_pm_misc,
1546 .prepare = &evergreen_pm_prepare,
1547 .finish = &evergreen_pm_finish,
27810fb2 1548 .init_profile = &btc_pm_init_profile,
a02fa397 1549 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1550 .get_engine_clock = &radeon_atom_get_engine_clock,
1551 .set_engine_clock = &radeon_atom_set_engine_clock,
1552 .get_memory_clock = &radeon_atom_get_memory_clock,
1553 .set_memory_clock = &radeon_atom_set_memory_clock,
1554 .get_pcie_lanes = NULL,
1555 .set_pcie_lanes = NULL,
1556 .set_clock_gating = NULL,
a02fa397 1557 },
0f9e006c
AD
1558 .pflip = {
1559 .pre_page_flip = &evergreen_pre_page_flip,
1560 .page_flip = &evergreen_page_flip,
1561 .post_page_flip = &evergreen_post_page_flip,
1562 },
e3487629
AD
1563};
1564
be63fe8c
AD
1565static struct radeon_asic trinity_asic = {
1566 .init = &cayman_init,
1567 .fini = &cayman_fini,
1568 .suspend = &cayman_suspend,
1569 .resume = &cayman_resume,
be63fe8c
AD
1570 .asic_reset = &cayman_asic_reset,
1571 .vga_set_state = &r600_vga_set_state,
1572 .ioctl_wait_idle = r600_ioctl_wait_idle,
1573 .gui_idle = &r600_gui_idle,
1574 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1575 .get_xclk = &r600_get_xclk,
be63fe8c
AD
1576 .gart = {
1577 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1578 .set_page = &rs600_gart_set_page,
1579 },
05b07147
CK
1580 .vm = {
1581 .init = &cayman_vm_init,
1582 .fini = &cayman_vm_fini,
df160044 1583 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1584 .set_page = &cayman_vm_set_page,
1585 },
be63fe8c
AD
1586 .ring = {
1587 [RADEON_RING_TYPE_GFX_INDEX] = {
1588 .ib_execute = &cayman_ring_ib_execute,
1589 .ib_parse = &evergreen_ib_parse,
1590 .emit_fence = &cayman_fence_ring_emit,
1591 .emit_semaphore = &r600_semaphore_ring_emit,
1592 .cs_parse = &evergreen_cs_parse,
1593 .ring_test = &r600_ring_test,
1594 .ib_test = &r600_ib_test,
123bc183 1595 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1596 .vm_flush = &cayman_vm_flush,
be63fe8c
AD
1597 },
1598 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1599 .ib_execute = &cayman_ring_ib_execute,
1600 .ib_parse = &evergreen_ib_parse,
1601 .emit_fence = &cayman_fence_ring_emit,
1602 .emit_semaphore = &r600_semaphore_ring_emit,
1603 .cs_parse = &evergreen_cs_parse,
1604 .ring_test = &r600_ring_test,
1605 .ib_test = &r600_ib_test,
123bc183 1606 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1607 .vm_flush = &cayman_vm_flush,
be63fe8c
AD
1608 },
1609 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1610 .ib_execute = &cayman_ring_ib_execute,
1611 .ib_parse = &evergreen_ib_parse,
1612 .emit_fence = &cayman_fence_ring_emit,
1613 .emit_semaphore = &r600_semaphore_ring_emit,
1614 .cs_parse = &evergreen_cs_parse,
1615 .ring_test = &r600_ring_test,
1616 .ib_test = &r600_ib_test,
123bc183 1617 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1618 .vm_flush = &cayman_vm_flush,
f60cbd11
AD
1619 },
1620 [R600_RING_TYPE_DMA_INDEX] = {
1621 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1622 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1623 .emit_fence = &evergreen_dma_fence_ring_emit,
1624 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1625 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1626 .ring_test = &r600_dma_ring_test,
1627 .ib_test = &r600_dma_ib_test,
1628 .is_lockup = &cayman_dma_is_lockup,
1629 .vm_flush = &cayman_dma_vm_flush,
1630 },
1631 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1632 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1633 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1634 .emit_fence = &evergreen_dma_fence_ring_emit,
1635 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1636 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1637 .ring_test = &r600_dma_ring_test,
1638 .ib_test = &r600_dma_ib_test,
1639 .is_lockup = &cayman_dma_is_lockup,
1640 .vm_flush = &cayman_dma_vm_flush,
be63fe8c
AD
1641 }
1642 },
1643 .irq = {
1644 .set = &evergreen_irq_set,
1645 .process = &evergreen_irq_process,
1646 },
1647 .display = {
1648 .bandwidth_update = &dce6_bandwidth_update,
1649 .get_vblank_counter = &evergreen_get_vblank_counter,
1650 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1651 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1652 .get_backlight_level = &atombios_get_backlight_level,
be63fe8c
AD
1653 },
1654 .copy = {
1655 .blit = &r600_copy_blit,
1656 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
1657 .dma = &evergreen_copy_dma,
1658 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1659 .copy = &evergreen_copy_dma,
1660 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
be63fe8c
AD
1661 },
1662 .surface = {
1663 .set_reg = r600_set_surface_reg,
1664 .clear_reg = r600_clear_surface_reg,
1665 },
1666 .hpd = {
1667 .init = &evergreen_hpd_init,
1668 .fini = &evergreen_hpd_fini,
1669 .sense = &evergreen_hpd_sense,
1670 .set_polarity = &evergreen_hpd_set_polarity,
1671 },
1672 .pm = {
1673 .misc = &evergreen_pm_misc,
1674 .prepare = &evergreen_pm_prepare,
1675 .finish = &evergreen_pm_finish,
1676 .init_profile = &sumo_pm_init_profile,
1677 .get_dynpm_state = &r600_pm_get_dynpm_state,
1678 .get_engine_clock = &radeon_atom_get_engine_clock,
1679 .set_engine_clock = &radeon_atom_set_engine_clock,
1680 .get_memory_clock = NULL,
1681 .set_memory_clock = NULL,
1682 .get_pcie_lanes = NULL,
1683 .set_pcie_lanes = NULL,
1684 .set_clock_gating = NULL,
1685 },
1686 .pflip = {
1687 .pre_page_flip = &evergreen_pre_page_flip,
1688 .page_flip = &evergreen_page_flip,
1689 .post_page_flip = &evergreen_post_page_flip,
1690 },
1691};
1692
02779c08
AD
1693static struct radeon_asic si_asic = {
1694 .init = &si_init,
1695 .fini = &si_fini,
1696 .suspend = &si_suspend,
1697 .resume = &si_resume,
02779c08
AD
1698 .asic_reset = &si_asic_reset,
1699 .vga_set_state = &r600_vga_set_state,
1700 .ioctl_wait_idle = r600_ioctl_wait_idle,
1701 .gui_idle = &r600_gui_idle,
1702 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1703 .get_xclk = &si_get_xclk,
02779c08
AD
1704 .gart = {
1705 .tlb_flush = &si_pcie_gart_tlb_flush,
1706 .set_page = &rs600_gart_set_page,
1707 },
05b07147
CK
1708 .vm = {
1709 .init = &si_vm_init,
1710 .fini = &si_vm_fini,
df160044 1711 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
82ffd92b 1712 .set_page = &si_vm_set_page,
05b07147 1713 },
02779c08
AD
1714 .ring = {
1715 [RADEON_RING_TYPE_GFX_INDEX] = {
1716 .ib_execute = &si_ring_ib_execute,
1717 .ib_parse = &si_ib_parse,
1718 .emit_fence = &si_fence_ring_emit,
1719 .emit_semaphore = &r600_semaphore_ring_emit,
1720 .cs_parse = NULL,
1721 .ring_test = &r600_ring_test,
1722 .ib_test = &r600_ib_test,
123bc183 1723 .is_lockup = &si_gfx_is_lockup,
ee60e29f 1724 .vm_flush = &si_vm_flush,
02779c08
AD
1725 },
1726 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1727 .ib_execute = &si_ring_ib_execute,
1728 .ib_parse = &si_ib_parse,
1729 .emit_fence = &si_fence_ring_emit,
1730 .emit_semaphore = &r600_semaphore_ring_emit,
1731 .cs_parse = NULL,
1732 .ring_test = &r600_ring_test,
1733 .ib_test = &r600_ib_test,
123bc183 1734 .is_lockup = &si_gfx_is_lockup,
ee60e29f 1735 .vm_flush = &si_vm_flush,
02779c08
AD
1736 },
1737 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1738 .ib_execute = &si_ring_ib_execute,
1739 .ib_parse = &si_ib_parse,
1740 .emit_fence = &si_fence_ring_emit,
1741 .emit_semaphore = &r600_semaphore_ring_emit,
1742 .cs_parse = NULL,
1743 .ring_test = &r600_ring_test,
1744 .ib_test = &r600_ib_test,
123bc183 1745 .is_lockup = &si_gfx_is_lockup,
ee60e29f 1746 .vm_flush = &si_vm_flush,
8c5fd7ef
AD
1747 },
1748 [R600_RING_TYPE_DMA_INDEX] = {
1749 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1750 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
1751 .emit_fence = &evergreen_dma_fence_ring_emit,
1752 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1753 .cs_parse = NULL,
1754 .ring_test = &r600_dma_ring_test,
1755 .ib_test = &r600_dma_ib_test,
123bc183 1756 .is_lockup = &si_dma_is_lockup,
8c5fd7ef
AD
1757 .vm_flush = &si_dma_vm_flush,
1758 },
1759 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1760 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1761 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
1762 .emit_fence = &evergreen_dma_fence_ring_emit,
1763 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1764 .cs_parse = NULL,
1765 .ring_test = &r600_dma_ring_test,
1766 .ib_test = &r600_dma_ib_test,
123bc183 1767 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 1768 .vm_flush = &si_dma_vm_flush,
02779c08
AD
1769 }
1770 },
1771 .irq = {
1772 .set = &si_irq_set,
1773 .process = &si_irq_process,
1774 },
1775 .display = {
1776 .bandwidth_update = &dce6_bandwidth_update,
1777 .get_vblank_counter = &evergreen_get_vblank_counter,
1778 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1779 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1780 .get_backlight_level = &atombios_get_backlight_level,
02779c08
AD
1781 },
1782 .copy = {
1783 .blit = NULL,
1784 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
8c5fd7ef
AD
1785 .dma = &si_copy_dma,
1786 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1787 .copy = &si_copy_dma,
1788 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
02779c08
AD
1789 },
1790 .surface = {
1791 .set_reg = r600_set_surface_reg,
1792 .clear_reg = r600_clear_surface_reg,
1793 },
1794 .hpd = {
1795 .init = &evergreen_hpd_init,
1796 .fini = &evergreen_hpd_fini,
1797 .sense = &evergreen_hpd_sense,
1798 .set_polarity = &evergreen_hpd_set_polarity,
1799 },
1800 .pm = {
1801 .misc = &evergreen_pm_misc,
1802 .prepare = &evergreen_pm_prepare,
1803 .finish = &evergreen_pm_finish,
1804 .init_profile = &sumo_pm_init_profile,
1805 .get_dynpm_state = &r600_pm_get_dynpm_state,
1806 .get_engine_clock = &radeon_atom_get_engine_clock,
1807 .set_engine_clock = &radeon_atom_set_engine_clock,
1808 .get_memory_clock = &radeon_atom_get_memory_clock,
1809 .set_memory_clock = &radeon_atom_set_memory_clock,
1810 .get_pcie_lanes = NULL,
1811 .set_pcie_lanes = NULL,
1812 .set_clock_gating = NULL,
1813 },
1814 .pflip = {
1815 .pre_page_flip = &evergreen_pre_page_flip,
1816 .page_flip = &evergreen_page_flip,
1817 .post_page_flip = &evergreen_post_page_flip,
1818 },
1819};
1820
abf1dc67
AD
1821/**
1822 * radeon_asic_init - register asic specific callbacks
1823 *
1824 * @rdev: radeon device pointer
1825 *
1826 * Registers the appropriate asic specific callbacks for each
1827 * chip family. Also sets other asics specific info like the number
1828 * of crtcs and the register aperture accessors (all asics).
1829 * Returns 0 for success.
1830 */
0a10c851
DV
1831int radeon_asic_init(struct radeon_device *rdev)
1832{
1833 radeon_register_accessor_init(rdev);
ba7e05e9
AD
1834
1835 /* set the number of crtcs */
1836 if (rdev->flags & RADEON_SINGLE_CRTC)
1837 rdev->num_crtc = 1;
1838 else
1839 rdev->num_crtc = 2;
1840
0a10c851
DV
1841 switch (rdev->family) {
1842 case CHIP_R100:
1843 case CHIP_RV100:
1844 case CHIP_RS100:
1845 case CHIP_RV200:
1846 case CHIP_RS200:
1847 rdev->asic = &r100_asic;
1848 break;
1849 case CHIP_R200:
1850 case CHIP_RV250:
1851 case CHIP_RS300:
1852 case CHIP_RV280:
1853 rdev->asic = &r200_asic;
1854 break;
1855 case CHIP_R300:
1856 case CHIP_R350:
1857 case CHIP_RV350:
1858 case CHIP_RV380:
1859 if (rdev->flags & RADEON_IS_PCIE)
1860 rdev->asic = &r300_asic_pcie;
1861 else
1862 rdev->asic = &r300_asic;
1863 break;
1864 case CHIP_R420:
1865 case CHIP_R423:
1866 case CHIP_RV410:
1867 rdev->asic = &r420_asic;
07bb084c
AD
1868 /* handle macs */
1869 if (rdev->bios == NULL) {
798bcf73
AD
1870 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
1871 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
1872 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
1873 rdev->asic->pm.set_memory_clock = NULL;
37e9b6a6 1874 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
07bb084c 1875 }
0a10c851
DV
1876 break;
1877 case CHIP_RS400:
1878 case CHIP_RS480:
1879 rdev->asic = &rs400_asic;
1880 break;
1881 case CHIP_RS600:
1882 rdev->asic = &rs600_asic;
1883 break;
1884 case CHIP_RS690:
1885 case CHIP_RS740:
1886 rdev->asic = &rs690_asic;
1887 break;
1888 case CHIP_RV515:
1889 rdev->asic = &rv515_asic;
1890 break;
1891 case CHIP_R520:
1892 case CHIP_RV530:
1893 case CHIP_RV560:
1894 case CHIP_RV570:
1895 case CHIP_R580:
1896 rdev->asic = &r520_asic;
1897 break;
1898 case CHIP_R600:
1899 case CHIP_RV610:
1900 case CHIP_RV630:
1901 case CHIP_RV620:
1902 case CHIP_RV635:
1903 case CHIP_RV670:
f47299c5
AD
1904 rdev->asic = &r600_asic;
1905 break;
0a10c851
DV
1906 case CHIP_RS780:
1907 case CHIP_RS880:
f47299c5 1908 rdev->asic = &rs780_asic;
0a10c851
DV
1909 break;
1910 case CHIP_RV770:
1911 case CHIP_RV730:
1912 case CHIP_RV710:
1913 case CHIP_RV740:
1914 rdev->asic = &rv770_asic;
1915 break;
1916 case CHIP_CEDAR:
1917 case CHIP_REDWOOD:
1918 case CHIP_JUNIPER:
1919 case CHIP_CYPRESS:
1920 case CHIP_HEMLOCK:
ba7e05e9
AD
1921 /* set num crtcs */
1922 if (rdev->family == CHIP_CEDAR)
1923 rdev->num_crtc = 4;
1924 else
1925 rdev->num_crtc = 6;
0a10c851
DV
1926 rdev->asic = &evergreen_asic;
1927 break;
958261d1 1928 case CHIP_PALM:
89da5a37
AD
1929 case CHIP_SUMO:
1930 case CHIP_SUMO2:
958261d1
AD
1931 rdev->asic = &sumo_asic;
1932 break;
a43b7665
AD
1933 case CHIP_BARTS:
1934 case CHIP_TURKS:
1935 case CHIP_CAICOS:
ba7e05e9
AD
1936 /* set num crtcs */
1937 if (rdev->family == CHIP_CAICOS)
1938 rdev->num_crtc = 4;
1939 else
1940 rdev->num_crtc = 6;
a43b7665
AD
1941 rdev->asic = &btc_asic;
1942 break;
e3487629
AD
1943 case CHIP_CAYMAN:
1944 rdev->asic = &cayman_asic;
ba7e05e9
AD
1945 /* set num crtcs */
1946 rdev->num_crtc = 6;
e3487629 1947 break;
be63fe8c
AD
1948 case CHIP_ARUBA:
1949 rdev->asic = &trinity_asic;
1950 /* set num crtcs */
1951 rdev->num_crtc = 4;
be63fe8c 1952 break;
02779c08
AD
1953 case CHIP_TAHITI:
1954 case CHIP_PITCAIRN:
1955 case CHIP_VERDE:
e737a14c 1956 case CHIP_OLAND:
02779c08
AD
1957 rdev->asic = &si_asic;
1958 /* set num crtcs */
e737a14c
AD
1959 if (rdev->family == CHIP_OLAND)
1960 rdev->num_crtc = 2;
1961 else
1962 rdev->num_crtc = 6;
02779c08 1963 break;
0a10c851
DV
1964 default:
1965 /* FIXME: not supported yet */
1966 return -EINVAL;
1967 }
1968
1969 if (rdev->flags & RADEON_IS_IGP) {
798bcf73
AD
1970 rdev->asic->pm.get_memory_clock = NULL;
1971 rdev->asic->pm.set_memory_clock = NULL;
0a10c851
DV
1972 }
1973
1974 return 0;
1975}
1976