drm/radeon/cik: log and handle VM page fault interrupts
[linux-block.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
a0a53aa8 98extern int radeon_fastfb;
771fe6b9
JG
99
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
bb635567
JG
104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 106/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 111
1b37078b 112/* max number of rings */
f2ba57b5 113#define RADEON_NUM_RINGS 6
bb635567
JG
114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
f2ba57b5 120#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
121
122/* cayman has 2 compute CP rings */
f2ba57b5
CK
123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 125
4d75658b
AD
126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
f60cbd11
AD
128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
4d75658b 130
f2ba57b5
CK
131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
721604a1 134/* hardcode those limit for now */
ca19f21e 135#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 138
ec46c76d
AD
139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
9ff0744c
AD
143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
ec46c76d 152
771fe6b9
JG
153/*
154 * Errata workarounds.
155 */
156enum radeon_pll_errata {
157 CHIP_ERRATA_R300_CG = 0x00000001,
158 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
159 CHIP_ERRATA_PLL_DELAY = 0x00000004
160};
161
162
163struct radeon_device;
164
165
166/*
167 * BIOS.
168 */
169bool radeon_get_bios(struct radeon_device *rdev);
170
171/*
3ce0a23d 172 * Dummy page
771fe6b9 173 */
3ce0a23d
JG
174struct radeon_dummy_page {
175 struct page *page;
176 dma_addr_t addr;
177};
178int radeon_dummy_page_init(struct radeon_device *rdev);
179void radeon_dummy_page_fini(struct radeon_device *rdev);
180
771fe6b9 181
3ce0a23d
JG
182/*
183 * Clocks
184 */
771fe6b9
JG
185struct radeon_clock {
186 struct radeon_pll p1pll;
187 struct radeon_pll p2pll;
bcc1c2a1 188 struct radeon_pll dcpll;
771fe6b9
JG
189 struct radeon_pll spll;
190 struct radeon_pll mpll;
191 /* 10 Khz units */
192 uint32_t default_mclk;
193 uint32_t default_sclk;
bcc1c2a1
AD
194 uint32_t default_dispclk;
195 uint32_t dp_extclk;
b20f9bef 196 uint32_t max_pixel_clock;
771fe6b9
JG
197};
198
7433874e
RM
199/*
200 * Power management
201 */
202int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 203void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 204void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
205void radeon_pm_suspend(struct radeon_device *rdev);
206void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
207void radeon_combios_get_power_modes(struct radeon_device *rdev);
208void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7062ab67
CK
209int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
210 u8 clock_type,
211 u32 clock,
212 bool strobe_mode,
213 struct atom_clock_dividers *dividers);
8a83ec5e 214void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 215void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
216extern int rv6xx_get_temp(struct radeon_device *rdev);
217extern int rv770_get_temp(struct radeon_device *rdev);
218extern int evergreen_get_temp(struct radeon_device *rdev);
219extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 220extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
221extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
222 unsigned *bankh, unsigned *mtaspect,
223 unsigned *tile_split);
3ce0a23d 224
771fe6b9
JG
225/*
226 * Fences.
227 */
228struct radeon_fence_driver {
229 uint32_t scratch_reg;
30eb77f4
JG
230 uint64_t gpu_addr;
231 volatile uint32_t *cpu_addr;
68e250b7
CK
232 /* sync_seq is protected by ring emission lock */
233 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 234 atomic64_t last_seq;
36abacae 235 unsigned long last_activity;
0a0c7596 236 bool initialized;
771fe6b9
JG
237};
238
239struct radeon_fence {
240 struct radeon_device *rdev;
241 struct kref kref;
771fe6b9 242 /* protected by radeon_fence.lock */
bb635567 243 uint64_t seq;
7465280c 244 /* RB, DMA, etc. */
bb635567 245 unsigned ring;
771fe6b9
JG
246};
247
30eb77f4
JG
248int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
249int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 250void radeon_fence_driver_fini(struct radeon_device *rdev);
76903b96 251void radeon_fence_driver_force_completion(struct radeon_device *rdev);
876dc9f3 252int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 253void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
254bool radeon_fence_signaled(struct radeon_fence *fence);
255int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 256int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
5f8f635e 257int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
258int radeon_fence_wait_any(struct radeon_device *rdev,
259 struct radeon_fence **fences,
260 bool intr);
771fe6b9
JG
261struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
262void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 263unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
264bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
265void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
266static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
267 struct radeon_fence *b)
268{
269 if (!a) {
270 return b;
271 }
272
273 if (!b) {
274 return a;
275 }
276
277 BUG_ON(a->ring != b->ring);
278
279 if (a->seq > b->seq) {
280 return a;
281 } else {
282 return b;
283 }
284}
771fe6b9 285
ee60e29f
CK
286static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
287 struct radeon_fence *b)
288{
289 if (!a) {
290 return false;
291 }
292
293 if (!b) {
294 return true;
295 }
296
297 BUG_ON(a->ring != b->ring);
298
299 return a->seq < b->seq;
300}
301
e024e110
DA
302/*
303 * Tiling registers
304 */
305struct radeon_surface_reg {
4c788679 306 struct radeon_bo *bo;
e024e110
DA
307};
308
309#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
310
311/*
4c788679 312 * TTM.
771fe6b9 313 */
4c788679
JG
314struct radeon_mman {
315 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 316 struct drm_global_reference mem_global_ref;
4c788679 317 struct ttm_bo_device bdev;
0a0c7596
JG
318 bool mem_global_referenced;
319 bool initialized;
4c788679
JG
320};
321
721604a1
JG
322/* bo virtual address in a specific vm */
323struct radeon_bo_va {
e971bd5e 324 /* protected by bo being reserved */
721604a1 325 struct list_head bo_list;
721604a1
JG
326 uint64_t soffset;
327 uint64_t eoffset;
328 uint32_t flags;
329 bool valid;
e971bd5e
CK
330 unsigned ref_count;
331
332 /* protected by vm mutex */
333 struct list_head vm_list;
334
335 /* constant after initialization */
336 struct radeon_vm *vm;
337 struct radeon_bo *bo;
721604a1
JG
338};
339
4c788679
JG
340struct radeon_bo {
341 /* Protected by gem.mutex */
342 struct list_head list;
343 /* Protected by tbo.reserved */
312ea8da
JG
344 u32 placements[3];
345 struct ttm_placement placement;
4c788679
JG
346 struct ttm_buffer_object tbo;
347 struct ttm_bo_kmap_obj kmap;
348 unsigned pin_count;
349 void *kptr;
350 u32 tiling_flags;
351 u32 pitch;
352 int surface_reg;
721604a1
JG
353 /* list of all virtual address to which this bo
354 * is associated to
355 */
356 struct list_head va;
4c788679
JG
357 /* Constant after initialization */
358 struct radeon_device *rdev;
441921d5 359 struct drm_gem_object gem_base;
63bc620b 360
409851f4
JG
361 struct ttm_bo_kmap_obj dma_buf_vmap;
362 pid_t pid;
4c788679 363};
7e4d15d9 364#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 365
4c788679 366struct radeon_bo_list {
147666fb 367 struct ttm_validate_buffer tv;
4c788679 368 struct radeon_bo *bo;
771fe6b9 369 uint64_t gpu_offset;
4474f3a9
CK
370 bool written;
371 unsigned domain;
372 unsigned alt_domain;
4c788679 373 u32 tiling_flags;
771fe6b9
JG
374};
375
409851f4
JG
376int radeon_gem_debugfs_init(struct radeon_device *rdev);
377
b15ba512
JG
378/* sub-allocation manager, it has to be protected by another lock.
379 * By conception this is an helper for other part of the driver
380 * like the indirect buffer or semaphore, which both have their
381 * locking.
382 *
383 * Principe is simple, we keep a list of sub allocation in offset
384 * order (first entry has offset == 0, last entry has the highest
385 * offset).
386 *
387 * When allocating new object we first check if there is room at
388 * the end total_size - (last_object_offset + last_object_size) >=
389 * alloc_size. If so we allocate new object there.
390 *
391 * When there is not enough room at the end, we start waiting for
392 * each sub object until we reach object_offset+object_size >=
393 * alloc_size, this object then become the sub object we return.
394 *
395 * Alignment can't be bigger than page size.
396 *
397 * Hole are not considered for allocation to keep things simple.
398 * Assumption is that there won't be hole (all object on same
399 * alignment).
400 */
401struct radeon_sa_manager {
bfb38d35 402 wait_queue_head_t wq;
b15ba512 403 struct radeon_bo *bo;
c3b7fe8b
CK
404 struct list_head *hole;
405 struct list_head flist[RADEON_NUM_RINGS];
406 struct list_head olist;
b15ba512
JG
407 unsigned size;
408 uint64_t gpu_addr;
409 void *cpu_ptr;
410 uint32_t domain;
411};
412
413struct radeon_sa_bo;
414
415/* sub-allocation buffer */
416struct radeon_sa_bo {
c3b7fe8b
CK
417 struct list_head olist;
418 struct list_head flist;
b15ba512 419 struct radeon_sa_manager *manager;
e6661a96
CK
420 unsigned soffset;
421 unsigned eoffset;
557017a0 422 struct radeon_fence *fence;
b15ba512
JG
423};
424
771fe6b9
JG
425/*
426 * GEM objects.
427 */
428struct radeon_gem {
4c788679 429 struct mutex mutex;
771fe6b9
JG
430 struct list_head objects;
431};
432
433int radeon_gem_init(struct radeon_device *rdev);
434void radeon_gem_fini(struct radeon_device *rdev);
435int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
436 int alignment, int initial_domain,
437 bool discardable, bool kernel,
438 struct drm_gem_object **obj);
771fe6b9 439
ff72145b
DA
440int radeon_mode_dumb_create(struct drm_file *file_priv,
441 struct drm_device *dev,
442 struct drm_mode_create_dumb *args);
443int radeon_mode_dumb_mmap(struct drm_file *filp,
444 struct drm_device *dev,
445 uint32_t handle, uint64_t *offset_p);
446int radeon_mode_dumb_destroy(struct drm_file *file_priv,
447 struct drm_device *dev,
448 uint32_t handle);
771fe6b9 449
c1341e52
JG
450/*
451 * Semaphores.
452 */
c1341e52
JG
453/* everything here is constant */
454struct radeon_semaphore {
a8c05940
JG
455 struct radeon_sa_bo *sa_bo;
456 signed waiters;
c1341e52 457 uint64_t gpu_addr;
c1341e52
JG
458};
459
c1341e52
JG
460int radeon_semaphore_create(struct radeon_device *rdev,
461 struct radeon_semaphore **semaphore);
462void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
463 struct radeon_semaphore *semaphore);
464void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
465 struct radeon_semaphore *semaphore);
8f676c4c
CK
466int radeon_semaphore_sync_rings(struct radeon_device *rdev,
467 struct radeon_semaphore *semaphore,
220907d9 468 int signaler, int waiter);
c1341e52 469void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 470 struct radeon_semaphore **semaphore,
a8c05940 471 struct radeon_fence *fence);
c1341e52 472
771fe6b9
JG
473/*
474 * GART structures, functions & helpers
475 */
476struct radeon_mc;
477
a77f1718 478#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 479#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 480#define RADEON_GPU_PAGE_SHIFT 12
721604a1 481#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 482
771fe6b9
JG
483struct radeon_gart {
484 dma_addr_t table_addr;
c9a1be96
JG
485 struct radeon_bo *robj;
486 void *ptr;
771fe6b9
JG
487 unsigned num_gpu_pages;
488 unsigned num_cpu_pages;
489 unsigned table_size;
771fe6b9
JG
490 struct page **pages;
491 dma_addr_t *pages_addr;
492 bool ready;
493};
494
495int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
496void radeon_gart_table_ram_free(struct radeon_device *rdev);
497int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
498void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
499int radeon_gart_table_vram_pin(struct radeon_device *rdev);
500void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
501int radeon_gart_init(struct radeon_device *rdev);
502void radeon_gart_fini(struct radeon_device *rdev);
503void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
504 int pages);
505int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
506 int pages, struct page **pagelist,
507 dma_addr_t *dma_addr);
c9a1be96 508void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
509
510
511/*
512 * GPU MC structures, functions & helpers
513 */
514struct radeon_mc {
515 resource_size_t aper_size;
516 resource_size_t aper_base;
517 resource_size_t agp_base;
7a50f01a
DA
518 /* for some chips with <= 32MB we need to lie
519 * about vram size near mc fb location */
3ce0a23d 520 u64 mc_vram_size;
d594e46a 521 u64 visible_vram_size;
3ce0a23d
JG
522 u64 gtt_size;
523 u64 gtt_start;
524 u64 gtt_end;
3ce0a23d
JG
525 u64 vram_start;
526 u64 vram_end;
771fe6b9 527 unsigned vram_width;
3ce0a23d 528 u64 real_vram_size;
771fe6b9
JG
529 int vram_mtrr;
530 bool vram_is_ddr;
d594e46a 531 bool igp_sideport_enabled;
8d369bb1 532 u64 gtt_base_align;
9ed8b1f9 533 u64 mc_mask;
771fe6b9
JG
534};
535
06b6476d
AD
536bool radeon_combios_sideport_present(struct radeon_device *rdev);
537bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
538
539/*
540 * GPU scratch registers structures, functions & helpers
541 */
542struct radeon_scratch {
543 unsigned num_reg;
724c80e1 544 uint32_t reg_base;
771fe6b9
JG
545 bool free[32];
546 uint32_t reg[32];
547};
548
549int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
550void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
551
552
553/*
554 * IRQS.
555 */
6f34be50
AD
556
557struct radeon_unpin_work {
558 struct work_struct work;
559 struct radeon_device *rdev;
560 int crtc_id;
561 struct radeon_fence *fence;
562 struct drm_pending_vblank_event *event;
563 struct radeon_bo *old_rbo;
564 u64 new_crtc_base;
565};
566
567struct r500_irq_stat_regs {
568 u32 disp_int;
f122c610 569 u32 hdmi0_status;
6f34be50
AD
570};
571
572struct r600_irq_stat_regs {
573 u32 disp_int;
574 u32 disp_int_cont;
575 u32 disp_int_cont2;
576 u32 d1grph_int;
577 u32 d2grph_int;
f122c610
AD
578 u32 hdmi0_status;
579 u32 hdmi1_status;
6f34be50
AD
580};
581
582struct evergreen_irq_stat_regs {
583 u32 disp_int;
584 u32 disp_int_cont;
585 u32 disp_int_cont2;
586 u32 disp_int_cont3;
587 u32 disp_int_cont4;
588 u32 disp_int_cont5;
589 u32 d1grph_int;
590 u32 d2grph_int;
591 u32 d3grph_int;
592 u32 d4grph_int;
593 u32 d5grph_int;
594 u32 d6grph_int;
f122c610
AD
595 u32 afmt_status1;
596 u32 afmt_status2;
597 u32 afmt_status3;
598 u32 afmt_status4;
599 u32 afmt_status5;
600 u32 afmt_status6;
6f34be50
AD
601};
602
a59781bb
AD
603struct cik_irq_stat_regs {
604 u32 disp_int;
605 u32 disp_int_cont;
606 u32 disp_int_cont2;
607 u32 disp_int_cont3;
608 u32 disp_int_cont4;
609 u32 disp_int_cont5;
610 u32 disp_int_cont6;
611};
612
6f34be50
AD
613union radeon_irq_stat_regs {
614 struct r500_irq_stat_regs r500;
615 struct r600_irq_stat_regs r600;
616 struct evergreen_irq_stat_regs evergreen;
a59781bb 617 struct cik_irq_stat_regs cik;
6f34be50
AD
618};
619
54bd5206
IH
620#define RADEON_MAX_HPD_PINS 6
621#define RADEON_MAX_CRTCS 6
f122c610 622#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 623
771fe6b9 624struct radeon_irq {
fb98257a
CK
625 bool installed;
626 spinlock_t lock;
736fc37f 627 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 628 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 629 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
630 wait_queue_head_t vblank_queue;
631 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
632 bool afmt[RADEON_MAX_AFMT_BLOCKS];
633 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
634};
635
636int radeon_irq_kms_init(struct radeon_device *rdev);
637void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
638void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
639void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
640void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
641void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
642void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
643void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
644void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
645void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
646
647/*
e32eb50d 648 * CP & rings.
771fe6b9 649 */
7465280c 650
771fe6b9 651struct radeon_ib {
68470ae7
JG
652 struct radeon_sa_bo *sa_bo;
653 uint32_t length_dw;
654 uint64_t gpu_addr;
655 uint32_t *ptr;
876dc9f3 656 int ring;
68470ae7 657 struct radeon_fence *fence;
4bf3dd92 658 struct radeon_vm *vm;
68470ae7 659 bool is_const_ib;
220907d9 660 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 661 struct radeon_semaphore *semaphore;
771fe6b9
JG
662};
663
e32eb50d 664struct radeon_ring {
4c788679 665 struct radeon_bo *ring_obj;
771fe6b9
JG
666 volatile uint32_t *ring;
667 unsigned rptr;
5596a9db
CK
668 unsigned rptr_offs;
669 unsigned rptr_reg;
45df6803 670 unsigned rptr_save_reg;
89d35807
AD
671 u64 next_rptr_gpu_addr;
672 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
673 unsigned wptr;
674 unsigned wptr_old;
5596a9db 675 unsigned wptr_reg;
771fe6b9
JG
676 unsigned ring_size;
677 unsigned ring_free_dw;
678 int count_dw;
069211e5
CK
679 unsigned long last_activity;
680 unsigned last_rptr;
771fe6b9
JG
681 uint64_t gpu_addr;
682 uint32_t align_mask;
683 uint32_t ptr_mask;
771fe6b9 684 bool ready;
78c5560a
AD
685 u32 ptr_reg_shift;
686 u32 ptr_reg_mask;
687 u32 nop;
8b25ed34 688 u32 idx;
5f0839c1
JG
689 u64 last_semaphore_signal_addr;
690 u64 last_semaphore_wait_addr;
771fe6b9
JG
691};
692
721604a1
JG
693/*
694 * VM
695 */
ee60e29f 696
fa87e62d 697/* maximum number of VMIDs */
ee60e29f
CK
698#define RADEON_NUM_VM 16
699
fa87e62d
DC
700/* defines number of bits in page table versus page directory,
701 * a page is 4KB so we have 12 bits offset, 9 bits in the page
702 * table and the remaining 19 bits are in the page directory */
703#define RADEON_VM_BLOCK_SIZE 9
704
705/* number of entries in page table */
706#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
707
721604a1
JG
708struct radeon_vm {
709 struct list_head list;
710 struct list_head va;
ee60e29f 711 unsigned id;
90a51a32
CK
712
713 /* contains the page directory */
714 struct radeon_sa_bo *page_directory;
715 uint64_t pd_gpu_addr;
716
717 /* array of page tables, one for each page directory entry */
718 struct radeon_sa_bo **page_tables;
719
721604a1
JG
720 struct mutex mutex;
721 /* last fence for cs using this vm */
722 struct radeon_fence *fence;
9b40e5d8
CK
723 /* last flush or NULL if we still need to flush */
724 struct radeon_fence *last_flush;
721604a1
JG
725};
726
721604a1 727struct radeon_vm_manager {
36ff39c4 728 struct mutex lock;
721604a1 729 struct list_head lru_vm;
ee60e29f 730 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
731 struct radeon_sa_manager sa_manager;
732 uint32_t max_pfn;
721604a1
JG
733 /* number of VMIDs */
734 unsigned nvm;
735 /* vram base address for page table entry */
736 u64 vram_base_offset;
67e915e4
AD
737 /* is vm enabled? */
738 bool enabled;
721604a1
JG
739};
740
741/*
742 * file private structure
743 */
744struct radeon_fpriv {
745 struct radeon_vm vm;
746};
747
d8f60cfc
AD
748/*
749 * R6xx+ IH ring
750 */
751struct r600_ih {
4c788679 752 struct radeon_bo *ring_obj;
d8f60cfc
AD
753 volatile uint32_t *ring;
754 unsigned rptr;
d8f60cfc
AD
755 unsigned ring_size;
756 uint64_t gpu_addr;
d8f60cfc 757 uint32_t ptr_mask;
c20dc369 758 atomic_t lock;
d8f60cfc
AD
759 bool enabled;
760};
761
8eec9d6f
IH
762struct r600_blit_cp_primitives {
763 void (*set_render_target)(struct radeon_device *rdev, int format,
764 int w, int h, u64 gpu_addr);
765 void (*cp_set_surface_sync)(struct radeon_device *rdev,
766 u32 sync_type, u32 size,
767 u64 mc_addr);
768 void (*set_shaders)(struct radeon_device *rdev);
769 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
770 void (*set_tex_resource)(struct radeon_device *rdev,
771 int format, int w, int h, int pitch,
9bb7703c 772 u64 gpu_addr, u32 size);
8eec9d6f
IH
773 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
774 int x2, int y2);
775 void (*draw_auto)(struct radeon_device *rdev);
776 void (*set_default_state)(struct radeon_device *rdev);
777};
778
3ce0a23d 779struct r600_blit {
4c788679 780 struct radeon_bo *shader_obj;
8eec9d6f
IH
781 struct r600_blit_cp_primitives primitives;
782 int max_dim;
783 int ring_size_common;
784 int ring_size_per_loop;
3ce0a23d
JG
785 u64 shader_gpu_addr;
786 u32 vs_offset, ps_offset;
787 u32 state_offset;
788 u32 state_len;
3ce0a23d
JG
789};
790
347e7592
AD
791/*
792 * SI RLC stuff
793 */
794struct si_rlc {
795 /* for power gating */
796 struct radeon_bo *save_restore_obj;
797 uint64_t save_restore_gpu_addr;
798 /* for clear state */
799 struct radeon_bo *clear_state_obj;
800 uint64_t clear_state_gpu_addr;
801};
802
69e130a6 803int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
804 struct radeon_ib *ib, struct radeon_vm *vm,
805 unsigned size);
f2e39221 806void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
43f1214a 807void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
4ef72566
CK
808int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
809 struct radeon_ib *const_ib);
771fe6b9
JG
810int radeon_ib_pool_init(struct radeon_device *rdev);
811void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 812int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 813/* Ring access between begin & end cannot sleep */
89d35807
AD
814bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
815 struct radeon_ring *ring);
e32eb50d
CK
816void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
817int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
818int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
819void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
820void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 821void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
822void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
823int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 824void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
825void radeon_ring_lockup_update(struct radeon_ring *ring);
826bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
827unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
828 uint32_t **data);
829int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
830 unsigned size, uint32_t *data);
e32eb50d 831int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
832 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
833 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 834void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
835
836
4d75658b
AD
837/* r600 async dma */
838void r600_dma_stop(struct radeon_device *rdev);
839int r600_dma_resume(struct radeon_device *rdev);
840void r600_dma_fini(struct radeon_device *rdev);
841
8c5fd7ef
AD
842void cayman_dma_stop(struct radeon_device *rdev);
843int cayman_dma_resume(struct radeon_device *rdev);
844void cayman_dma_fini(struct radeon_device *rdev);
845
771fe6b9
JG
846/*
847 * CS.
848 */
849struct radeon_cs_reloc {
850 struct drm_gem_object *gobj;
4c788679
JG
851 struct radeon_bo *robj;
852 struct radeon_bo_list lobj;
771fe6b9
JG
853 uint32_t handle;
854 uint32_t flags;
855};
856
857struct radeon_cs_chunk {
858 uint32_t chunk_id;
859 uint32_t length_dw;
721604a1
JG
860 int kpage_idx[2];
861 uint32_t *kpage[2];
771fe6b9 862 uint32_t *kdata;
721604a1
JG
863 void __user *user_ptr;
864 int last_copied_page;
865 int last_page_index;
771fe6b9
JG
866};
867
868struct radeon_cs_parser {
c8c15ff1 869 struct device *dev;
771fe6b9
JG
870 struct radeon_device *rdev;
871 struct drm_file *filp;
872 /* chunks */
873 unsigned nchunks;
874 struct radeon_cs_chunk *chunks;
875 uint64_t *chunks_array;
876 /* IB */
877 unsigned idx;
878 /* relocations */
879 unsigned nrelocs;
880 struct radeon_cs_reloc *relocs;
881 struct radeon_cs_reloc **relocs_ptr;
882 struct list_head validated;
cf4ccd01 883 unsigned dma_reloc_idx;
771fe6b9
JG
884 /* indices of various chunks */
885 int chunk_ib_idx;
886 int chunk_relocs_idx;
721604a1 887 int chunk_flags_idx;
dfcf5f36 888 int chunk_const_ib_idx;
f2e39221
JG
889 struct radeon_ib ib;
890 struct radeon_ib const_ib;
771fe6b9 891 void *track;
3ce0a23d 892 unsigned family;
e70f224c 893 int parser_error;
721604a1
JG
894 u32 cs_flags;
895 u32 ring;
896 s32 priority;
771fe6b9
JG
897};
898
513bcb46 899extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 900extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 901
771fe6b9
JG
902struct radeon_cs_packet {
903 unsigned idx;
904 unsigned type;
905 unsigned reg;
906 unsigned opcode;
907 int count;
908 unsigned one_reg_wr;
909};
910
911typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
912 struct radeon_cs_packet *pkt,
913 unsigned idx, unsigned reg);
914typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
915 struct radeon_cs_packet *pkt);
916
917
918/*
919 * AGP
920 */
921int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 922void radeon_agp_resume(struct radeon_device *rdev);
10b06122 923void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
924void radeon_agp_fini(struct radeon_device *rdev);
925
926
927/*
928 * Writeback
929 */
930struct radeon_wb {
4c788679 931 struct radeon_bo *wb_obj;
771fe6b9
JG
932 volatile uint32_t *wb;
933 uint64_t gpu_addr;
724c80e1 934 bool enabled;
d0f8a854 935 bool use_event;
771fe6b9
JG
936};
937
724c80e1 938#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 939#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 940#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
941#define RADEON_WB_CP1_RPTR_OFFSET 1280
942#define RADEON_WB_CP2_RPTR_OFFSET 1536
4d75658b 943#define R600_WB_DMA_RPTR_OFFSET 1792
724c80e1 944#define R600_WB_IH_WPTR_OFFSET 2048
f60cbd11 945#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
f2ba57b5 946#define R600_WB_UVD_RPTR_OFFSET 2560
d0f8a854 947#define R600_WB_EVENT_OFFSET 3072
724c80e1 948
c93bb85b
JG
949/**
950 * struct radeon_pm - power management datas
951 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
952 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
953 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
954 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
955 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
956 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
957 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
958 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
959 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 960 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
961 * @needed_bandwidth: current bandwidth needs
962 *
963 * It keeps track of various data needed to take powermanagement decision.
25985edc 964 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
965 * Equation between gpu/memory clock and available bandwidth is hw dependent
966 * (type of memory, bus size, efficiency, ...)
967 */
ce8f5370
AD
968
969enum radeon_pm_method {
970 PM_METHOD_PROFILE,
971 PM_METHOD_DYNPM,
972};
973
974enum radeon_dynpm_state {
975 DYNPM_STATE_DISABLED,
976 DYNPM_STATE_MINIMUM,
977 DYNPM_STATE_PAUSED,
3f53eb6f
RW
978 DYNPM_STATE_ACTIVE,
979 DYNPM_STATE_SUSPENDED,
c913e23a 980};
ce8f5370
AD
981enum radeon_dynpm_action {
982 DYNPM_ACTION_NONE,
983 DYNPM_ACTION_MINIMUM,
984 DYNPM_ACTION_DOWNCLOCK,
985 DYNPM_ACTION_UPCLOCK,
986 DYNPM_ACTION_DEFAULT
c913e23a 987};
56278a8e
AD
988
989enum radeon_voltage_type {
990 VOLTAGE_NONE = 0,
991 VOLTAGE_GPIO,
992 VOLTAGE_VDDC,
993 VOLTAGE_SW
994};
995
0ec0e74f
AD
996enum radeon_pm_state_type {
997 POWER_STATE_TYPE_DEFAULT,
998 POWER_STATE_TYPE_POWERSAVE,
999 POWER_STATE_TYPE_BATTERY,
1000 POWER_STATE_TYPE_BALANCED,
1001 POWER_STATE_TYPE_PERFORMANCE,
1002};
1003
ce8f5370
AD
1004enum radeon_pm_profile_type {
1005 PM_PROFILE_DEFAULT,
1006 PM_PROFILE_AUTO,
1007 PM_PROFILE_LOW,
c9e75b21 1008 PM_PROFILE_MID,
ce8f5370
AD
1009 PM_PROFILE_HIGH,
1010};
1011
1012#define PM_PROFILE_DEFAULT_IDX 0
1013#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
1014#define PM_PROFILE_MID_SH_IDX 2
1015#define PM_PROFILE_HIGH_SH_IDX 3
1016#define PM_PROFILE_LOW_MH_IDX 4
1017#define PM_PROFILE_MID_MH_IDX 5
1018#define PM_PROFILE_HIGH_MH_IDX 6
1019#define PM_PROFILE_MAX 7
ce8f5370
AD
1020
1021struct radeon_pm_profile {
1022 int dpms_off_ps_idx;
1023 int dpms_on_ps_idx;
1024 int dpms_off_cm_idx;
1025 int dpms_on_cm_idx;
516d0e46
AD
1026};
1027
21a8122a
AD
1028enum radeon_int_thermal_type {
1029 THERMAL_TYPE_NONE,
1030 THERMAL_TYPE_RV6XX,
1031 THERMAL_TYPE_RV770,
1032 THERMAL_TYPE_EVERGREEN,
e33df25f 1033 THERMAL_TYPE_SUMO,
4fddba1f 1034 THERMAL_TYPE_NI,
14607d08 1035 THERMAL_TYPE_SI,
21a8122a
AD
1036};
1037
56278a8e
AD
1038struct radeon_voltage {
1039 enum radeon_voltage_type type;
1040 /* gpio voltage */
1041 struct radeon_gpio_rec gpio;
1042 u32 delay; /* delay in usec from voltage drop to sclk change */
1043 bool active_high; /* voltage drop is active when bit is high */
1044 /* VDDC voltage */
1045 u8 vddc_id; /* index into vddc voltage table */
1046 u8 vddci_id; /* index into vddci voltage table */
1047 bool vddci_enabled;
1048 /* r6xx+ sw */
2feea49a
AD
1049 u16 voltage;
1050 /* evergreen+ vddci */
1051 u16 vddci;
56278a8e
AD
1052};
1053
d7311171
AD
1054/* clock mode flags */
1055#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1056
56278a8e
AD
1057struct radeon_pm_clock_info {
1058 /* memory clock */
1059 u32 mclk;
1060 /* engine clock */
1061 u32 sclk;
1062 /* voltage info */
1063 struct radeon_voltage voltage;
d7311171 1064 /* standardized clock flags */
56278a8e
AD
1065 u32 flags;
1066};
1067
a48b9b4e 1068/* state flags */
d7311171 1069#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1070
56278a8e 1071struct radeon_power_state {
0ec0e74f 1072 enum radeon_pm_state_type type;
8f3f1c9a 1073 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1074 /* number of valid clock modes in this power state */
1075 int num_clock_modes;
56278a8e 1076 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1077 /* standardized state flags */
1078 u32 flags;
79daedc9
AD
1079 u32 misc; /* vbios specific flags */
1080 u32 misc2; /* vbios specific flags */
1081 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1082};
1083
27459324
RM
1084/*
1085 * Some modes are overclocked by very low value, accept them
1086 */
1087#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1088
c93bb85b 1089struct radeon_pm {
c913e23a 1090 struct mutex mutex;
db7fce39
CK
1091 /* write locked while reprogramming mclk */
1092 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1093 u32 active_crtcs;
1094 int active_crtc_count;
c913e23a 1095 int req_vblank;
839461d3 1096 bool vblank_sync;
c93bb85b
JG
1097 fixed20_12 max_bandwidth;
1098 fixed20_12 igp_sideport_mclk;
1099 fixed20_12 igp_system_mclk;
1100 fixed20_12 igp_ht_link_clk;
1101 fixed20_12 igp_ht_link_width;
1102 fixed20_12 k8_bandwidth;
1103 fixed20_12 sideport_bandwidth;
1104 fixed20_12 ht_bandwidth;
1105 fixed20_12 core_bandwidth;
1106 fixed20_12 sclk;
f47299c5 1107 fixed20_12 mclk;
c93bb85b 1108 fixed20_12 needed_bandwidth;
0975b162 1109 struct radeon_power_state *power_state;
56278a8e
AD
1110 /* number of valid power states */
1111 int num_power_states;
a48b9b4e
AD
1112 int current_power_state_index;
1113 int current_clock_mode_index;
1114 int requested_power_state_index;
1115 int requested_clock_mode_index;
1116 int default_power_state_index;
1117 u32 current_sclk;
1118 u32 current_mclk;
2feea49a
AD
1119 u16 current_vddc;
1120 u16 current_vddci;
9ace9f7b
AD
1121 u32 default_sclk;
1122 u32 default_mclk;
2feea49a
AD
1123 u16 default_vddc;
1124 u16 default_vddci;
29fb52ca 1125 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1126 /* selected pm method */
1127 enum radeon_pm_method pm_method;
1128 /* dynpm power management */
1129 struct delayed_work dynpm_idle_work;
1130 enum radeon_dynpm_state dynpm_state;
1131 enum radeon_dynpm_action dynpm_planned_action;
1132 unsigned long dynpm_action_timeout;
1133 bool dynpm_can_upclock;
1134 bool dynpm_can_downclock;
1135 /* profile-based power management */
1136 enum radeon_pm_profile_type profile;
1137 int profile_index;
1138 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1139 /* internal thermal controller on rv6xx+ */
1140 enum radeon_int_thermal_type int_thermal_type;
1141 struct device *int_hwmon_dev;
c93bb85b
JG
1142};
1143
a4c9e2ee
AD
1144int radeon_pm_get_type_index(struct radeon_device *rdev,
1145 enum radeon_pm_state_type ps_type,
1146 int instance);
f2ba57b5
CK
1147/*
1148 * UVD
1149 */
1150#define RADEON_MAX_UVD_HANDLES 10
1151#define RADEON_UVD_STACK_SIZE (1024*1024)
1152#define RADEON_UVD_HEAP_SIZE (1024*1024)
1153
1154struct radeon_uvd {
1155 struct radeon_bo *vcpu_bo;
1156 void *cpu_addr;
1157 uint64_t gpu_addr;
1158 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1159 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
55b51c88 1160 struct delayed_work idle_work;
f2ba57b5
CK
1161};
1162
1163int radeon_uvd_init(struct radeon_device *rdev);
1164void radeon_uvd_fini(struct radeon_device *rdev);
1165int radeon_uvd_suspend(struct radeon_device *rdev);
1166int radeon_uvd_resume(struct radeon_device *rdev);
1167int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1168 uint32_t handle, struct radeon_fence **fence);
1169int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1170 uint32_t handle, struct radeon_fence **fence);
1171void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1172void radeon_uvd_free_handles(struct radeon_device *rdev,
1173 struct drm_file *filp);
1174int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
55b51c88 1175void radeon_uvd_note_usage(struct radeon_device *rdev);
facd112d
CK
1176int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1177 unsigned vclk, unsigned dclk,
1178 unsigned vco_min, unsigned vco_max,
1179 unsigned fb_factor, unsigned fb_mask,
1180 unsigned pd_min, unsigned pd_max,
1181 unsigned pd_even,
1182 unsigned *optimal_fb_div,
1183 unsigned *optimal_vclk_div,
1184 unsigned *optimal_dclk_div);
1185int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1186 unsigned cg_upll_func_cntl);
771fe6b9 1187
a92553ab 1188struct r600_audio {
a92553ab
RM
1189 int channels;
1190 int rate;
1191 int bits_per_sample;
1192 u8 status_bits;
1193 u8 category_code;
1194};
1195
771fe6b9
JG
1196/*
1197 * Benchmarking
1198 */
638dd7db 1199void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1200
1201
ecc0b326
MD
1202/*
1203 * Testing
1204 */
1205void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1206void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1207 struct radeon_ring *cpA,
1208 struct radeon_ring *cpB);
60a7e396 1209void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1210
1211
771fe6b9
JG
1212/*
1213 * Debugfs
1214 */
4d8bf9ae
CK
1215struct radeon_debugfs {
1216 struct drm_info_list *files;
1217 unsigned num_files;
1218};
1219
771fe6b9
JG
1220int radeon_debugfs_add_files(struct radeon_device *rdev,
1221 struct drm_info_list *files,
1222 unsigned nfiles);
1223int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1224
1225
1226/*
1227 * ASIC specific functions.
1228 */
1229struct radeon_asic {
068a117c 1230 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1231 void (*fini)(struct radeon_device *rdev);
1232 int (*resume)(struct radeon_device *rdev);
1233 int (*suspend)(struct radeon_device *rdev);
28d52043 1234 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1235 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1236 /* ioctl hw specific callback. Some hw might want to perform special
1237 * operation on specific ioctl. For instance on wait idle some hw
1238 * might want to perform and HDP flush through MMIO as it seems that
1239 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1240 * through ring.
1241 */
1242 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1243 /* check if 3D engine is idle */
1244 bool (*gui_idle)(struct radeon_device *rdev);
1245 /* wait for mc_idle */
1246 int (*mc_wait_for_idle)(struct radeon_device *rdev);
454d2e2a
AD
1247 /* get the reference clock */
1248 u32 (*get_xclk)(struct radeon_device *rdev);
d0418894
AD
1249 /* get the gpu clock counter */
1250 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
54e88e06 1251 /* gart */
c5b3b850
AD
1252 struct {
1253 void (*tlb_flush)(struct radeon_device *rdev);
1254 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1255 } gart;
05b07147
CK
1256 struct {
1257 int (*init)(struct radeon_device *rdev);
1258 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1259
1260 u32 pt_ring_index;
43f1214a
AD
1261 void (*set_page)(struct radeon_device *rdev,
1262 struct radeon_ib *ib,
1263 uint64_t pe,
dce34bfd
CK
1264 uint64_t addr, unsigned count,
1265 uint32_t incr, uint32_t flags);
05b07147 1266 } vm;
54e88e06 1267 /* ring specific callbacks */
4c87bc26
CK
1268 struct {
1269 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1270 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1271 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1272 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1273 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1274 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1275 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1276 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1277 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1278 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
498522b4 1279 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
4c87bc26 1280 } ring[RADEON_NUM_RINGS];
54e88e06 1281 /* irqs */
b35ea4ab
AD
1282 struct {
1283 int (*set)(struct radeon_device *rdev);
1284 int (*process)(struct radeon_device *rdev);
1285 } irq;
54e88e06 1286 /* displays */
c79a49ca
AD
1287 struct {
1288 /* display watermarks */
1289 void (*bandwidth_update)(struct radeon_device *rdev);
1290 /* get frame count */
1291 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1292 /* wait for vblank */
1293 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1294 /* set backlight level */
1295 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1296 /* get backlight level */
1297 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
a973bea1
AD
1298 /* audio callbacks */
1299 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1300 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
c79a49ca 1301 } display;
54e88e06 1302 /* copy functions for bo handling */
27cd7769
AD
1303 struct {
1304 int (*blit)(struct radeon_device *rdev,
1305 uint64_t src_offset,
1306 uint64_t dst_offset,
1307 unsigned num_gpu_pages,
876dc9f3 1308 struct radeon_fence **fence);
27cd7769
AD
1309 u32 blit_ring_index;
1310 int (*dma)(struct radeon_device *rdev,
1311 uint64_t src_offset,
1312 uint64_t dst_offset,
1313 unsigned num_gpu_pages,
876dc9f3 1314 struct radeon_fence **fence);
27cd7769
AD
1315 u32 dma_ring_index;
1316 /* method used for bo copy */
1317 int (*copy)(struct radeon_device *rdev,
1318 uint64_t src_offset,
1319 uint64_t dst_offset,
1320 unsigned num_gpu_pages,
876dc9f3 1321 struct radeon_fence **fence);
27cd7769
AD
1322 /* ring used for bo copies */
1323 u32 copy_ring_index;
1324 } copy;
54e88e06 1325 /* surfaces */
9e6f3d02
AD
1326 struct {
1327 int (*set_reg)(struct radeon_device *rdev, int reg,
1328 uint32_t tiling_flags, uint32_t pitch,
1329 uint32_t offset, uint32_t obj_size);
1330 void (*clear_reg)(struct radeon_device *rdev, int reg);
1331 } surface;
54e88e06 1332 /* hotplug detect */
901ea57d
AD
1333 struct {
1334 void (*init)(struct radeon_device *rdev);
1335 void (*fini)(struct radeon_device *rdev);
1336 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1337 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1338 } hpd;
ce8f5370 1339 /* power management */
a02fa397
AD
1340 struct {
1341 void (*misc)(struct radeon_device *rdev);
1342 void (*prepare)(struct radeon_device *rdev);
1343 void (*finish)(struct radeon_device *rdev);
1344 void (*init_profile)(struct radeon_device *rdev);
1345 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1346 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1347 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1348 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1349 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1350 int (*get_pcie_lanes)(struct radeon_device *rdev);
1351 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1352 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
73afc70d 1353 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
a02fa397 1354 } pm;
6f34be50 1355 /* pageflipping */
0f9e006c
AD
1356 struct {
1357 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1358 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1359 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1360 } pflip;
771fe6b9
JG
1361};
1362
21f9a437
JG
1363/*
1364 * Asic structures
1365 */
551ebd83 1366struct r100_asic {
225758d8
JG
1367 const unsigned *reg_safe_bm;
1368 unsigned reg_safe_bm_size;
1369 u32 hdp_cntl;
551ebd83
DA
1370};
1371
21f9a437 1372struct r300_asic {
225758d8
JG
1373 const unsigned *reg_safe_bm;
1374 unsigned reg_safe_bm_size;
1375 u32 resync_scratch;
1376 u32 hdp_cntl;
21f9a437
JG
1377};
1378
1379struct r600_asic {
225758d8
JG
1380 unsigned max_pipes;
1381 unsigned max_tile_pipes;
1382 unsigned max_simds;
1383 unsigned max_backends;
1384 unsigned max_gprs;
1385 unsigned max_threads;
1386 unsigned max_stack_entries;
1387 unsigned max_hw_contexts;
1388 unsigned max_gs_threads;
1389 unsigned sx_max_export_size;
1390 unsigned sx_max_export_pos_size;
1391 unsigned sx_max_export_smx_size;
1392 unsigned sq_num_cf_insts;
1393 unsigned tiling_nbanks;
1394 unsigned tiling_npipes;
1395 unsigned tiling_group_size;
e7aeeba6 1396 unsigned tile_config;
e55b9422 1397 unsigned backend_map;
21f9a437
JG
1398};
1399
1400struct rv770_asic {
225758d8
JG
1401 unsigned max_pipes;
1402 unsigned max_tile_pipes;
1403 unsigned max_simds;
1404 unsigned max_backends;
1405 unsigned max_gprs;
1406 unsigned max_threads;
1407 unsigned max_stack_entries;
1408 unsigned max_hw_contexts;
1409 unsigned max_gs_threads;
1410 unsigned sx_max_export_size;
1411 unsigned sx_max_export_pos_size;
1412 unsigned sx_max_export_smx_size;
1413 unsigned sq_num_cf_insts;
1414 unsigned sx_num_of_sets;
1415 unsigned sc_prim_fifo_size;
1416 unsigned sc_hiz_tile_fifo_size;
1417 unsigned sc_earlyz_tile_fifo_fize;
1418 unsigned tiling_nbanks;
1419 unsigned tiling_npipes;
1420 unsigned tiling_group_size;
e7aeeba6 1421 unsigned tile_config;
e55b9422 1422 unsigned backend_map;
21f9a437
JG
1423};
1424
32fcdbf4
AD
1425struct evergreen_asic {
1426 unsigned num_ses;
1427 unsigned max_pipes;
1428 unsigned max_tile_pipes;
1429 unsigned max_simds;
1430 unsigned max_backends;
1431 unsigned max_gprs;
1432 unsigned max_threads;
1433 unsigned max_stack_entries;
1434 unsigned max_hw_contexts;
1435 unsigned max_gs_threads;
1436 unsigned sx_max_export_size;
1437 unsigned sx_max_export_pos_size;
1438 unsigned sx_max_export_smx_size;
1439 unsigned sq_num_cf_insts;
1440 unsigned sx_num_of_sets;
1441 unsigned sc_prim_fifo_size;
1442 unsigned sc_hiz_tile_fifo_size;
1443 unsigned sc_earlyz_tile_fifo_size;
1444 unsigned tiling_nbanks;
1445 unsigned tiling_npipes;
1446 unsigned tiling_group_size;
e7aeeba6 1447 unsigned tile_config;
e55b9422 1448 unsigned backend_map;
32fcdbf4
AD
1449};
1450
fecf1d07
AD
1451struct cayman_asic {
1452 unsigned max_shader_engines;
1453 unsigned max_pipes_per_simd;
1454 unsigned max_tile_pipes;
1455 unsigned max_simds_per_se;
1456 unsigned max_backends_per_se;
1457 unsigned max_texture_channel_caches;
1458 unsigned max_gprs;
1459 unsigned max_threads;
1460 unsigned max_gs_threads;
1461 unsigned max_stack_entries;
1462 unsigned sx_num_of_sets;
1463 unsigned sx_max_export_size;
1464 unsigned sx_max_export_pos_size;
1465 unsigned sx_max_export_smx_size;
1466 unsigned max_hw_contexts;
1467 unsigned sq_num_cf_insts;
1468 unsigned sc_prim_fifo_size;
1469 unsigned sc_hiz_tile_fifo_size;
1470 unsigned sc_earlyz_tile_fifo_size;
1471
1472 unsigned num_shader_engines;
1473 unsigned num_shader_pipes_per_simd;
1474 unsigned num_tile_pipes;
1475 unsigned num_simds_per_se;
1476 unsigned num_backends_per_se;
1477 unsigned backend_disable_mask_per_asic;
1478 unsigned backend_map;
1479 unsigned num_texture_channel_caches;
1480 unsigned mem_max_burst_length_bytes;
1481 unsigned mem_row_size_in_kb;
1482 unsigned shader_engine_tile_size;
1483 unsigned num_gpus;
1484 unsigned multi_gpu_tile_size;
1485
1486 unsigned tile_config;
fecf1d07
AD
1487};
1488
0a96d72b
AD
1489struct si_asic {
1490 unsigned max_shader_engines;
0a96d72b 1491 unsigned max_tile_pipes;
1a8ca750
AD
1492 unsigned max_cu_per_sh;
1493 unsigned max_sh_per_se;
0a96d72b
AD
1494 unsigned max_backends_per_se;
1495 unsigned max_texture_channel_caches;
1496 unsigned max_gprs;
1497 unsigned max_gs_threads;
1498 unsigned max_hw_contexts;
1499 unsigned sc_prim_fifo_size_frontend;
1500 unsigned sc_prim_fifo_size_backend;
1501 unsigned sc_hiz_tile_fifo_size;
1502 unsigned sc_earlyz_tile_fifo_size;
1503
0a96d72b
AD
1504 unsigned num_tile_pipes;
1505 unsigned num_backends_per_se;
1506 unsigned backend_disable_mask_per_asic;
1507 unsigned backend_map;
1508 unsigned num_texture_channel_caches;
1509 unsigned mem_max_burst_length_bytes;
1510 unsigned mem_row_size_in_kb;
1511 unsigned shader_engine_tile_size;
1512 unsigned num_gpus;
1513 unsigned multi_gpu_tile_size;
1514
1515 unsigned tile_config;
64d7b8be 1516 uint32_t tile_mode_array[32];
0a96d72b
AD
1517};
1518
8cc1a532
AD
1519struct cik_asic {
1520 unsigned max_shader_engines;
1521 unsigned max_tile_pipes;
1522 unsigned max_cu_per_sh;
1523 unsigned max_sh_per_se;
1524 unsigned max_backends_per_se;
1525 unsigned max_texture_channel_caches;
1526 unsigned max_gprs;
1527 unsigned max_gs_threads;
1528 unsigned max_hw_contexts;
1529 unsigned sc_prim_fifo_size_frontend;
1530 unsigned sc_prim_fifo_size_backend;
1531 unsigned sc_hiz_tile_fifo_size;
1532 unsigned sc_earlyz_tile_fifo_size;
1533
1534 unsigned num_tile_pipes;
1535 unsigned num_backends_per_se;
1536 unsigned backend_disable_mask_per_asic;
1537 unsigned backend_map;
1538 unsigned num_texture_channel_caches;
1539 unsigned mem_max_burst_length_bytes;
1540 unsigned mem_row_size_in_kb;
1541 unsigned shader_engine_tile_size;
1542 unsigned num_gpus;
1543 unsigned multi_gpu_tile_size;
1544
1545 unsigned tile_config;
1546};
1547
068a117c
JG
1548union radeon_asic_config {
1549 struct r300_asic r300;
551ebd83 1550 struct r100_asic r100;
3ce0a23d
JG
1551 struct r600_asic r600;
1552 struct rv770_asic rv770;
32fcdbf4 1553 struct evergreen_asic evergreen;
fecf1d07 1554 struct cayman_asic cayman;
0a96d72b 1555 struct si_asic si;
8cc1a532 1556 struct cik_asic cik;
068a117c
JG
1557};
1558
0a10c851
DV
1559/*
1560 * asic initizalization from radeon_asic.c
1561 */
1562void radeon_agp_disable(struct radeon_device *rdev);
1563int radeon_asic_init(struct radeon_device *rdev);
1564
771fe6b9
JG
1565
1566/*
1567 * IOCTL.
1568 */
1569int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1570 struct drm_file *filp);
1571int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1572 struct drm_file *filp);
1573int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1574 struct drm_file *file_priv);
1575int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1576 struct drm_file *file_priv);
1577int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1578 struct drm_file *file_priv);
1579int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1580 struct drm_file *file_priv);
1581int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1582 struct drm_file *filp);
1583int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1584 struct drm_file *filp);
1585int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1586 struct drm_file *filp);
1587int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1588 struct drm_file *filp);
721604a1
JG
1589int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *filp);
771fe6b9 1591int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1592int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1593 struct drm_file *filp);
1594int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1595 struct drm_file *filp);
771fe6b9 1596
16cdf04d
AD
1597/* VRAM scratch page for HDP bug, default vram page */
1598struct r600_vram_scratch {
87cbf8f2
AD
1599 struct radeon_bo *robj;
1600 volatile uint32_t *ptr;
16cdf04d 1601 u64 gpu_addr;
87cbf8f2 1602};
771fe6b9 1603
fd64ca8a
LT
1604/*
1605 * ACPI
1606 */
1607struct radeon_atif_notification_cfg {
1608 bool enabled;
1609 int command_code;
1610};
1611
1612struct radeon_atif_notifications {
1613 bool display_switch;
1614 bool expansion_mode_change;
1615 bool thermal_state;
1616 bool forced_power_state;
1617 bool system_power_state;
1618 bool display_conf_change;
1619 bool px_gfx_switch;
1620 bool brightness_change;
1621 bool dgpu_display_event;
1622};
1623
1624struct radeon_atif_functions {
1625 bool system_params;
1626 bool sbios_requests;
1627 bool select_active_disp;
1628 bool lid_state;
1629 bool get_tv_standard;
1630 bool set_tv_standard;
1631 bool get_panel_expansion_mode;
1632 bool set_panel_expansion_mode;
1633 bool temperature_change;
1634 bool graphics_device_types;
1635};
1636
1637struct radeon_atif {
1638 struct radeon_atif_notifications notifications;
1639 struct radeon_atif_functions functions;
1640 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1641 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1642};
7a1619b9 1643
e3a15920
AD
1644struct radeon_atcs_functions {
1645 bool get_ext_state;
1646 bool pcie_perf_req;
1647 bool pcie_dev_rdy;
1648 bool pcie_bus_width;
1649};
1650
1651struct radeon_atcs {
1652 struct radeon_atcs_functions functions;
1653};
1654
771fe6b9
JG
1655/*
1656 * Core structure, functions and helpers.
1657 */
1658typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1659typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1660
1661struct radeon_device {
9f022ddf 1662 struct device *dev;
771fe6b9
JG
1663 struct drm_device *ddev;
1664 struct pci_dev *pdev;
dee53e7f 1665 struct rw_semaphore exclusive_lock;
771fe6b9 1666 /* ASIC */
068a117c 1667 union radeon_asic_config config;
771fe6b9
JG
1668 enum radeon_family family;
1669 unsigned long flags;
1670 int usec_timeout;
1671 enum radeon_pll_errata pll_errata;
1672 int num_gb_pipes;
f779b3e5 1673 int num_z_pipes;
771fe6b9
JG
1674 int disp_priority;
1675 /* BIOS */
1676 uint8_t *bios;
1677 bool is_atom_bios;
1678 uint16_t bios_header_start;
4c788679 1679 struct radeon_bo *stollen_vga_memory;
771fe6b9 1680 /* Register mmio */
4c9bc75c
DA
1681 resource_size_t rmmio_base;
1682 resource_size_t rmmio_size;
2c385151
DV
1683 /* protects concurrent MM_INDEX/DATA based register access */
1684 spinlock_t mmio_idx_lock;
a0533fbf 1685 void __iomem *rmmio;
771fe6b9
JG
1686 radeon_rreg_t mc_rreg;
1687 radeon_wreg_t mc_wreg;
1688 radeon_rreg_t pll_rreg;
1689 radeon_wreg_t pll_wreg;
de1b2898 1690 uint32_t pcie_reg_mask;
771fe6b9
JG
1691 radeon_rreg_t pciep_rreg;
1692 radeon_wreg_t pciep_wreg;
351a52a2
AD
1693 /* io port */
1694 void __iomem *rio_mem;
1695 resource_size_t rio_mem_size;
771fe6b9
JG
1696 struct radeon_clock clock;
1697 struct radeon_mc mc;
1698 struct radeon_gart gart;
1699 struct radeon_mode_info mode_info;
1700 struct radeon_scratch scratch;
1701 struct radeon_mman mman;
7465280c 1702 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1703 wait_queue_head_t fence_queue;
d6999bc7 1704 struct mutex ring_lock;
e32eb50d 1705 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1706 bool ib_pool_ready;
1707 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1708 struct radeon_irq irq;
1709 struct radeon_asic *asic;
1710 struct radeon_gem gem;
c93bb85b 1711 struct radeon_pm pm;
f2ba57b5 1712 struct radeon_uvd uvd;
f657c2a7 1713 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1714 struct radeon_wb wb;
3ce0a23d 1715 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1716 bool shutdown;
1717 bool suspend;
ad49f501 1718 bool need_dma32;
733289c2 1719 bool accel_working;
a0a53aa8 1720 bool fastfb_working; /* IGP feature*/
e024e110 1721 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1722 const struct firmware *me_fw; /* all family ME firmware */
1723 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1724 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1725 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1726 const struct firmware *ce_fw; /* SI CE firmware */
f2ba57b5 1727 const struct firmware *uvd_fw; /* UVD firmware */
02c81327 1728 const struct firmware *mec_fw; /* CIK MEC firmware */
3ce0a23d 1729 struct r600_blit r600_blit;
16cdf04d 1730 struct r600_vram_scratch vram_scratch;
3e5cb98d 1731 int msi_enabled; /* msi enabled */
d8f60cfc 1732 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1733 struct si_rlc rlc;
d4877cf2 1734 struct work_struct hotplug_work;
f122c610 1735 struct work_struct audio_work;
8f61b34c 1736 struct work_struct reset_work;
18917b60 1737 int num_crtc; /* number of crtcs */
40bacf16 1738 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95 1739 bool audio_enabled;
948bee3f 1740 bool has_uvd;
3299de95 1741 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1742 struct notifier_block acpi_nb;
9eba4a93 1743 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1744 struct drm_file *hyperz_filp;
9eba4a93 1745 struct drm_file *cmask_filp;
f376b94f
AD
1746 /* i2c buses */
1747 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1748 /* debugfs */
1749 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1750 unsigned debugfs_count;
721604a1
JG
1751 /* virtual memory */
1752 struct radeon_vm_manager vm_manager;
6759a0a7 1753 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1754 /* ACPI interface */
1755 struct radeon_atif atif;
e3a15920 1756 struct radeon_atcs atcs;
771fe6b9
JG
1757};
1758
1759int radeon_device_init(struct radeon_device *rdev,
1760 struct drm_device *ddev,
1761 struct pci_dev *pdev,
1762 uint32_t flags);
1763void radeon_device_fini(struct radeon_device *rdev);
1764int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1765
2ef9bdfe
DV
1766uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1767 bool always_indirect);
1768void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1769 bool always_indirect);
6fcbef7a
AK
1770u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1771void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1772
4c788679
JG
1773/*
1774 * Cast helper
1775 */
1776#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1777
1778/*
1779 * Registers read & write functions.
1780 */
a0533fbf
BH
1781#define RREG8(reg) readb((rdev->rmmio) + (reg))
1782#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1783#define RREG16(reg) readw((rdev->rmmio) + (reg))
1784#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2ef9bdfe
DV
1785#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1786#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1787#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1788#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1789#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
771fe6b9
JG
1790#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1791#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1792#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1793#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1794#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1795#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1796#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1797#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
492d2b61
AD
1798#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1799#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1800#define WREG32_P(reg, val, mask) \
1801 do { \
1802 uint32_t tmp_ = RREG32(reg); \
1803 tmp_ &= (mask); \
1804 tmp_ |= ((val) & ~(mask)); \
1805 WREG32(reg, tmp_); \
1806 } while (0)
d5169fc4
RM
1807#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1808#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
771fe6b9
JG
1809#define WREG32_PLL_P(reg, val, mask) \
1810 do { \
1811 uint32_t tmp_ = RREG32_PLL(reg); \
1812 tmp_ &= (mask); \
1813 tmp_ |= ((val) & ~(mask)); \
1814 WREG32_PLL(reg, tmp_); \
1815 } while (0)
2ef9bdfe 1816#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
351a52a2
AD
1817#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1818#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1819
de1b2898
DA
1820/*
1821 * Indirect registers accessor
1822 */
1823static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1824{
1825 uint32_t r;
1826
1827 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1828 r = RREG32(RADEON_PCIE_DATA);
1829 return r;
1830}
1831
1832static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1833{
1834 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1835 WREG32(RADEON_PCIE_DATA, (v));
1836}
1837
771fe6b9
JG
1838void r100_pll_errata_after_index(struct radeon_device *rdev);
1839
1840
1841/*
1842 * ASICs helpers.
1843 */
b995e433
DA
1844#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1845 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1846#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1847 (rdev->family == CHIP_RV200) || \
1848 (rdev->family == CHIP_RS100) || \
1849 (rdev->family == CHIP_RS200) || \
1850 (rdev->family == CHIP_RV250) || \
1851 (rdev->family == CHIP_RV280) || \
1852 (rdev->family == CHIP_RS300))
1853#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1854 (rdev->family == CHIP_RV350) || \
1855 (rdev->family == CHIP_R350) || \
1856 (rdev->family == CHIP_RV380) || \
1857 (rdev->family == CHIP_R420) || \
1858 (rdev->family == CHIP_R423) || \
1859 (rdev->family == CHIP_RV410) || \
1860 (rdev->family == CHIP_RS400) || \
1861 (rdev->family == CHIP_RS480))
3313e3d4
AD
1862#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1863 (rdev->ddev->pdev->device == 0x9443) || \
1864 (rdev->ddev->pdev->device == 0x944B) || \
1865 (rdev->ddev->pdev->device == 0x9506) || \
1866 (rdev->ddev->pdev->device == 0x9509) || \
1867 (rdev->ddev->pdev->device == 0x950F) || \
1868 (rdev->ddev->pdev->device == 0x689C) || \
1869 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1870#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1871#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1872 (rdev->family == CHIP_RS690) || \
1873 (rdev->family == CHIP_RS740) || \
1874 (rdev->family >= CHIP_R600))
771fe6b9
JG
1875#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1876#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1877#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1878#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1879 (rdev->flags & RADEON_IS_IGP))
1fe18305 1880#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1881#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1882#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1883 (rdev->flags & RADEON_IS_IGP))
624d3524 1884#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
b5d9d726 1885#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
e282917c 1886#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
771fe6b9
JG
1887
1888/*
1889 * BIOS helpers.
1890 */
1891#define RBIOS8(i) (rdev->bios[i])
1892#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1893#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1894
1895int radeon_combios_init(struct radeon_device *rdev);
1896void radeon_combios_fini(struct radeon_device *rdev);
1897int radeon_atombios_init(struct radeon_device *rdev);
1898void radeon_atombios_fini(struct radeon_device *rdev);
1899
1900
1901/*
1902 * RING helpers.
1903 */
ce580fab 1904#if DRM_DEBUG_CODE == 0
e32eb50d 1905static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1906{
e32eb50d
CK
1907 ring->ring[ring->wptr++] = v;
1908 ring->wptr &= ring->ptr_mask;
1909 ring->count_dw--;
1910 ring->ring_free_dw--;
771fe6b9 1911}
ce580fab
AK
1912#else
1913/* With debugging this is just too big to inline */
e32eb50d 1914void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1915#endif
771fe6b9
JG
1916
1917/*
1918 * ASICs macro.
1919 */
068a117c 1920#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1921#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1922#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1923#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1924#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1925#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1926#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1927#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1928#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1929#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1930#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
43f1214a 1931#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
f712812e
AD
1932#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1933#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1934#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1935#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1936#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1937#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
498522b4 1938#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
b35ea4ab
AD
1939#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1940#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1941#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1942#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 1943#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
a973bea1
AD
1944#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
1945#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
4c87bc26
CK
1946#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1947#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1948#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1949#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1950#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1951#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1952#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1953#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1954#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1955#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1956#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1957#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1958#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1959#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1960#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
73afc70d 1961#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
9e6f3d02
AD
1962#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1963#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1964#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1965#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1966#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1967#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1968#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1969#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1970#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1971#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1972#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1973#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1974#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1975#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1976#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1977#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1978#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1979#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
454d2e2a 1980#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
d0418894 1981#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
771fe6b9 1982
6cf8a3f5 1983/* Common functions */
700a0cc0 1984/* AGP */
90aca4d2 1985extern int radeon_gpu_reset(struct radeon_device *rdev);
410a3418 1986extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
700a0cc0 1987extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1988extern int radeon_modeset_init(struct radeon_device *rdev);
1989extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1990extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1991extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1992extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1993extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1994extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1995extern void radeon_wb_fini(struct radeon_device *rdev);
1996extern int radeon_wb_init(struct radeon_device *rdev);
1997extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1998extern void radeon_surface_init(struct radeon_device *rdev);
1999extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 2000extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 2001extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 2002extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 2003extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
2004extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2005extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
2006extern int radeon_resume_kms(struct drm_device *dev);
2007extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 2008extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2e1b65f9
AD
2009extern void radeon_program_register_sequence(struct radeon_device *rdev,
2010 const u32 *registers,
2011 const u32 array_size);
6cf8a3f5 2012
721604a1
JG
2013/*
2014 * vm
2015 */
2016int radeon_vm_manager_init(struct radeon_device *rdev);
2017void radeon_vm_manager_fini(struct radeon_device *rdev);
d72d43cf 2018void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 2019void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 2020int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
13e55c38 2021void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
2022struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2023 struct radeon_vm *vm, int ring);
2024void radeon_vm_fence(struct radeon_device *rdev,
2025 struct radeon_vm *vm,
2026 struct radeon_fence *fence);
dce34bfd 2027uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
721604a1
JG
2028int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2029 struct radeon_vm *vm,
2030 struct radeon_bo *bo,
2031 struct ttm_mem_reg *mem);
2032void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2033 struct radeon_bo *bo);
421ca7ab
CK
2034struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2035 struct radeon_bo *bo);
e971bd5e
CK
2036struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2037 struct radeon_vm *vm,
2038 struct radeon_bo *bo);
2039int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2040 struct radeon_bo_va *bo_va,
2041 uint64_t offset,
2042 uint32_t flags);
721604a1 2043int radeon_vm_bo_rmv(struct radeon_device *rdev,
e971bd5e 2044 struct radeon_bo_va *bo_va);
721604a1 2045
f122c610
AD
2046/* audio */
2047void r600_audio_update_hdmi(struct work_struct *work);
721604a1 2048
16cdf04d
AD
2049/*
2050 * R600 vram scratch functions
2051 */
2052int r600_vram_scratch_init(struct radeon_device *rdev);
2053void r600_vram_scratch_fini(struct radeon_device *rdev);
2054
285484e2
JG
2055/*
2056 * r600 cs checking helper
2057 */
2058unsigned r600_mip_minify(unsigned size, unsigned level);
2059bool r600_fmt_is_valid_color(u32 format);
2060bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2061int r600_fmt_get_blocksize(u32 format);
2062int r600_fmt_get_nblocksx(u32 format, u32 w);
2063int r600_fmt_get_nblocksy(u32 format, u32 h);
2064
3574dda4
DV
2065/*
2066 * r600 functions used by radeon_encoder.c
2067 */
1b688d08
RM
2068struct radeon_hdmi_acr {
2069 u32 clock;
2070
2071 int n_32khz;
2072 int cts_32khz;
2073
2074 int n_44_1khz;
2075 int cts_44_1khz;
2076
2077 int n_48khz;
2078 int cts_48khz;
2079
2080};
2081
e55d3e6c
RM
2082extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2083
416a2bd2
AD
2084extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2085 u32 tiling_pipe_num,
2086 u32 max_rb_num,
2087 u32 total_max_rb_num,
2088 u32 enabled_rb_mask);
fe251e2f 2089
e55d3e6c
RM
2090/*
2091 * evergreen functions used by radeon_encoder.c
2092 */
2093
0af62b01 2094extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 2095extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 2096
c4917074
AD
2097/* radeon_acpi.c */
2098#if defined(CONFIG_ACPI)
2099extern int radeon_acpi_init(struct radeon_device *rdev);
2100extern void radeon_acpi_fini(struct radeon_device *rdev);
2101#else
2102static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2103static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2104#endif
d7a2952f 2105
c38f34b5
IH
2106int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2107 struct radeon_cs_packet *pkt,
2108 unsigned idx);
9ffb7a6d 2109bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
c3ad63af
IH
2110void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2111 struct radeon_cs_packet *pkt);
e9716993
IH
2112int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2113 struct radeon_cs_reloc **cs_reloc,
2114 int nomm);
40592a17
IH
2115int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2116 uint32_t *vline_start_end,
2117 uint32_t *vline_status);
c38f34b5 2118
4c788679
JG
2119#include "radeon_object.h"
2120
771fe6b9 2121#endif