drm/radeon: remove radeon_fence_create
[linux-block.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
bb635567
JG
112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
721604a1 125/* hardcode those limit for now */
bb635567
JG
126#define RADEON_VA_RESERVED_SIZE (8 << 20)
127#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 128
771fe6b9
JG
129/*
130 * Errata workarounds.
131 */
132enum radeon_pll_errata {
133 CHIP_ERRATA_R300_CG = 0x00000001,
134 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
135 CHIP_ERRATA_PLL_DELAY = 0x00000004
136};
137
138
139struct radeon_device;
140
141
142/*
143 * BIOS.
144 */
6a9ee8af
DA
145#define ATRM_BIOS_PAGE 4096
146
8edb381d 147#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
148bool radeon_atrm_supported(struct pci_dev *pdev);
149int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
150#else
151static inline bool radeon_atrm_supported(struct pci_dev *pdev)
152{
153 return false;
154}
155
156static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
157 return -EINVAL;
158}
159#endif
771fe6b9
JG
160bool radeon_get_bios(struct radeon_device *rdev);
161
3ce0a23d 162
9fc04b50
JG
163/*
164 * Mutex which allows recursive locking from the same process.
165 */
166struct radeon_mutex {
167 struct mutex mutex;
168 struct task_struct *owner;
169 int level;
170};
171
172static inline void radeon_mutex_init(struct radeon_mutex *mutex)
173{
174 mutex_init(&mutex->mutex);
175 mutex->owner = NULL;
176 mutex->level = 0;
177}
178
179static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
180{
181 if (mutex_trylock(&mutex->mutex)) {
182 /* The mutex was unlocked before, so it's ours now */
183 mutex->owner = current;
184 } else if (mutex->owner != current) {
185 /* Another process locked the mutex, take it */
186 mutex_lock(&mutex->mutex);
187 mutex->owner = current;
188 }
189 /* Otherwise the mutex was already locked by this process */
190
191 mutex->level++;
192}
193
194static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
195{
196 if (--mutex->level > 0)
197 return;
198
199 mutex->owner = NULL;
200 mutex_unlock(&mutex->mutex);
201}
202
203
771fe6b9 204/*
3ce0a23d 205 * Dummy page
771fe6b9 206 */
3ce0a23d
JG
207struct radeon_dummy_page {
208 struct page *page;
209 dma_addr_t addr;
210};
211int radeon_dummy_page_init(struct radeon_device *rdev);
212void radeon_dummy_page_fini(struct radeon_device *rdev);
213
771fe6b9 214
3ce0a23d
JG
215/*
216 * Clocks
217 */
771fe6b9
JG
218struct radeon_clock {
219 struct radeon_pll p1pll;
220 struct radeon_pll p2pll;
bcc1c2a1 221 struct radeon_pll dcpll;
771fe6b9
JG
222 struct radeon_pll spll;
223 struct radeon_pll mpll;
224 /* 10 Khz units */
225 uint32_t default_mclk;
226 uint32_t default_sclk;
bcc1c2a1
AD
227 uint32_t default_dispclk;
228 uint32_t dp_extclk;
b20f9bef 229 uint32_t max_pixel_clock;
771fe6b9
JG
230};
231
7433874e
RM
232/*
233 * Power management
234 */
235int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 236void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 237void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
238void radeon_pm_suspend(struct radeon_device *rdev);
239void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
240void radeon_combios_get_power_modes(struct radeon_device *rdev);
241void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 242void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 243void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
244extern int rv6xx_get_temp(struct radeon_device *rdev);
245extern int rv770_get_temp(struct radeon_device *rdev);
246extern int evergreen_get_temp(struct radeon_device *rdev);
247extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 248extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
249extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
250 unsigned *bankh, unsigned *mtaspect,
251 unsigned *tile_split);
3ce0a23d 252
771fe6b9
JG
253/*
254 * Fences.
255 */
256struct radeon_fence_driver {
257 uint32_t scratch_reg;
30eb77f4
JG
258 uint64_t gpu_addr;
259 volatile uint32_t *cpu_addr;
bb635567
JG
260 /* seq is protected by ring emission lock */
261 uint64_t seq;
262 atomic64_t last_seq;
36abacae 263 unsigned long last_activity;
0a0c7596 264 bool initialized;
771fe6b9
JG
265};
266
267struct radeon_fence {
268 struct radeon_device *rdev;
269 struct kref kref;
771fe6b9 270 /* protected by radeon_fence.lock */
bb635567 271 uint64_t seq;
7465280c 272 /* RB, DMA, etc. */
bb635567 273 unsigned ring;
771fe6b9
JG
274};
275
30eb77f4
JG
276int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
277int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 278void radeon_fence_driver_fini(struct radeon_device *rdev);
876dc9f3 279int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 280void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
281bool radeon_fence_signaled(struct radeon_fence *fence);
282int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e
CK
283int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
284int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
285int radeon_fence_wait_any(struct radeon_device *rdev,
286 struct radeon_fence **fences,
287 bool intr);
771fe6b9
JG
288struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
289void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 290unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
771fe6b9 291
e024e110
DA
292/*
293 * Tiling registers
294 */
295struct radeon_surface_reg {
4c788679 296 struct radeon_bo *bo;
e024e110
DA
297};
298
299#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
300
301/*
4c788679 302 * TTM.
771fe6b9 303 */
4c788679
JG
304struct radeon_mman {
305 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 306 struct drm_global_reference mem_global_ref;
4c788679 307 struct ttm_bo_device bdev;
0a0c7596
JG
308 bool mem_global_referenced;
309 bool initialized;
4c788679
JG
310};
311
721604a1
JG
312/* bo virtual address in a specific vm */
313struct radeon_bo_va {
314 /* bo list is protected by bo being reserved */
315 struct list_head bo_list;
316 /* vm list is protected by vm mutex */
317 struct list_head vm_list;
318 /* constant after initialization */
319 struct radeon_vm *vm;
320 struct radeon_bo *bo;
321 uint64_t soffset;
322 uint64_t eoffset;
323 uint32_t flags;
324 bool valid;
325};
326
4c788679
JG
327struct radeon_bo {
328 /* Protected by gem.mutex */
329 struct list_head list;
330 /* Protected by tbo.reserved */
312ea8da
JG
331 u32 placements[3];
332 struct ttm_placement placement;
4c788679
JG
333 struct ttm_buffer_object tbo;
334 struct ttm_bo_kmap_obj kmap;
335 unsigned pin_count;
336 void *kptr;
337 u32 tiling_flags;
338 u32 pitch;
339 int surface_reg;
721604a1
JG
340 /* list of all virtual address to which this bo
341 * is associated to
342 */
343 struct list_head va;
4c788679
JG
344 /* Constant after initialization */
345 struct radeon_device *rdev;
441921d5 346 struct drm_gem_object gem_base;
63bc620b
DA
347
348 struct ttm_bo_kmap_obj dma_buf_vmap;
349 int vmapping_count;
4c788679 350};
7e4d15d9 351#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 352
4c788679 353struct radeon_bo_list {
147666fb 354 struct ttm_validate_buffer tv;
4c788679 355 struct radeon_bo *bo;
771fe6b9
JG
356 uint64_t gpu_offset;
357 unsigned rdomain;
358 unsigned wdomain;
4c788679 359 u32 tiling_flags;
771fe6b9
JG
360};
361
b15ba512
JG
362/* sub-allocation manager, it has to be protected by another lock.
363 * By conception this is an helper for other part of the driver
364 * like the indirect buffer or semaphore, which both have their
365 * locking.
366 *
367 * Principe is simple, we keep a list of sub allocation in offset
368 * order (first entry has offset == 0, last entry has the highest
369 * offset).
370 *
371 * When allocating new object we first check if there is room at
372 * the end total_size - (last_object_offset + last_object_size) >=
373 * alloc_size. If so we allocate new object there.
374 *
375 * When there is not enough room at the end, we start waiting for
376 * each sub object until we reach object_offset+object_size >=
377 * alloc_size, this object then become the sub object we return.
378 *
379 * Alignment can't be bigger than page size.
380 *
381 * Hole are not considered for allocation to keep things simple.
382 * Assumption is that there won't be hole (all object on same
383 * alignment).
384 */
385struct radeon_sa_manager {
a651c55a 386 spinlock_t lock;
b15ba512 387 struct radeon_bo *bo;
c3b7fe8b
CK
388 struct list_head *hole;
389 struct list_head flist[RADEON_NUM_RINGS];
390 struct list_head olist;
b15ba512
JG
391 unsigned size;
392 uint64_t gpu_addr;
393 void *cpu_ptr;
394 uint32_t domain;
395};
396
397struct radeon_sa_bo;
398
399/* sub-allocation buffer */
400struct radeon_sa_bo {
c3b7fe8b
CK
401 struct list_head olist;
402 struct list_head flist;
b15ba512 403 struct radeon_sa_manager *manager;
e6661a96
CK
404 unsigned soffset;
405 unsigned eoffset;
557017a0 406 struct radeon_fence *fence;
b15ba512
JG
407};
408
771fe6b9
JG
409/*
410 * GEM objects.
411 */
412struct radeon_gem {
4c788679 413 struct mutex mutex;
771fe6b9
JG
414 struct list_head objects;
415};
416
417int radeon_gem_init(struct radeon_device *rdev);
418void radeon_gem_fini(struct radeon_device *rdev);
419int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
420 int alignment, int initial_domain,
421 bool discardable, bool kernel,
422 struct drm_gem_object **obj);
771fe6b9 423
ff72145b
DA
424int radeon_mode_dumb_create(struct drm_file *file_priv,
425 struct drm_device *dev,
426 struct drm_mode_create_dumb *args);
427int radeon_mode_dumb_mmap(struct drm_file *filp,
428 struct drm_device *dev,
429 uint32_t handle, uint64_t *offset_p);
430int radeon_mode_dumb_destroy(struct drm_file *file_priv,
431 struct drm_device *dev,
432 uint32_t handle);
771fe6b9 433
c1341e52
JG
434/*
435 * Semaphores.
436 */
c1341e52
JG
437/* everything here is constant */
438struct radeon_semaphore {
a8c05940
JG
439 struct radeon_sa_bo *sa_bo;
440 signed waiters;
c1341e52 441 uint64_t gpu_addr;
c1341e52
JG
442};
443
c1341e52
JG
444int radeon_semaphore_create(struct radeon_device *rdev,
445 struct radeon_semaphore **semaphore);
446void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
447 struct radeon_semaphore *semaphore);
448void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
449 struct radeon_semaphore *semaphore);
8f676c4c
CK
450int radeon_semaphore_sync_rings(struct radeon_device *rdev,
451 struct radeon_semaphore *semaphore,
452 bool sync_to[RADEON_NUM_RINGS],
453 int dst_ring);
c1341e52 454void radeon_semaphore_free(struct radeon_device *rdev,
a8c05940
JG
455 struct radeon_semaphore *semaphore,
456 struct radeon_fence *fence);
c1341e52 457
771fe6b9
JG
458/*
459 * GART structures, functions & helpers
460 */
461struct radeon_mc;
462
a77f1718 463#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 464#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 465#define RADEON_GPU_PAGE_SHIFT 12
721604a1 466#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 467
771fe6b9
JG
468struct radeon_gart {
469 dma_addr_t table_addr;
c9a1be96
JG
470 struct radeon_bo *robj;
471 void *ptr;
771fe6b9
JG
472 unsigned num_gpu_pages;
473 unsigned num_cpu_pages;
474 unsigned table_size;
771fe6b9
JG
475 struct page **pages;
476 dma_addr_t *pages_addr;
477 bool ready;
478};
479
480int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
481void radeon_gart_table_ram_free(struct radeon_device *rdev);
482int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
483void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
484int radeon_gart_table_vram_pin(struct radeon_device *rdev);
485void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
486int radeon_gart_init(struct radeon_device *rdev);
487void radeon_gart_fini(struct radeon_device *rdev);
488void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
489 int pages);
490int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
491 int pages, struct page **pagelist,
492 dma_addr_t *dma_addr);
c9a1be96 493void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
494
495
496/*
497 * GPU MC structures, functions & helpers
498 */
499struct radeon_mc {
500 resource_size_t aper_size;
501 resource_size_t aper_base;
502 resource_size_t agp_base;
7a50f01a
DA
503 /* for some chips with <= 32MB we need to lie
504 * about vram size near mc fb location */
3ce0a23d 505 u64 mc_vram_size;
d594e46a 506 u64 visible_vram_size;
3ce0a23d
JG
507 u64 gtt_size;
508 u64 gtt_start;
509 u64 gtt_end;
3ce0a23d
JG
510 u64 vram_start;
511 u64 vram_end;
771fe6b9 512 unsigned vram_width;
3ce0a23d 513 u64 real_vram_size;
771fe6b9
JG
514 int vram_mtrr;
515 bool vram_is_ddr;
d594e46a 516 bool igp_sideport_enabled;
8d369bb1 517 u64 gtt_base_align;
771fe6b9
JG
518};
519
06b6476d
AD
520bool radeon_combios_sideport_present(struct radeon_device *rdev);
521bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
522
523/*
524 * GPU scratch registers structures, functions & helpers
525 */
526struct radeon_scratch {
527 unsigned num_reg;
724c80e1 528 uint32_t reg_base;
771fe6b9
JG
529 bool free[32];
530 uint32_t reg[32];
531};
532
533int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
534void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
535
536
537/*
538 * IRQS.
539 */
6f34be50
AD
540
541struct radeon_unpin_work {
542 struct work_struct work;
543 struct radeon_device *rdev;
544 int crtc_id;
545 struct radeon_fence *fence;
546 struct drm_pending_vblank_event *event;
547 struct radeon_bo *old_rbo;
548 u64 new_crtc_base;
549};
550
551struct r500_irq_stat_regs {
552 u32 disp_int;
f122c610 553 u32 hdmi0_status;
6f34be50
AD
554};
555
556struct r600_irq_stat_regs {
557 u32 disp_int;
558 u32 disp_int_cont;
559 u32 disp_int_cont2;
560 u32 d1grph_int;
561 u32 d2grph_int;
f122c610
AD
562 u32 hdmi0_status;
563 u32 hdmi1_status;
6f34be50
AD
564};
565
566struct evergreen_irq_stat_regs {
567 u32 disp_int;
568 u32 disp_int_cont;
569 u32 disp_int_cont2;
570 u32 disp_int_cont3;
571 u32 disp_int_cont4;
572 u32 disp_int_cont5;
573 u32 d1grph_int;
574 u32 d2grph_int;
575 u32 d3grph_int;
576 u32 d4grph_int;
577 u32 d5grph_int;
578 u32 d6grph_int;
f122c610
AD
579 u32 afmt_status1;
580 u32 afmt_status2;
581 u32 afmt_status3;
582 u32 afmt_status4;
583 u32 afmt_status5;
584 u32 afmt_status6;
6f34be50
AD
585};
586
587union radeon_irq_stat_regs {
588 struct r500_irq_stat_regs r500;
589 struct r600_irq_stat_regs r600;
590 struct evergreen_irq_stat_regs evergreen;
591};
592
54bd5206
IH
593#define RADEON_MAX_HPD_PINS 6
594#define RADEON_MAX_CRTCS 6
f122c610 595#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 596
771fe6b9
JG
597struct radeon_irq {
598 bool installed;
1b37078b 599 bool sw_int[RADEON_NUM_RINGS];
54bd5206
IH
600 bool crtc_vblank_int[RADEON_MAX_CRTCS];
601 bool pflip[RADEON_MAX_CRTCS];
73a6d3fc 602 wait_queue_head_t vblank_queue;
54bd5206 603 bool hpd[RADEON_MAX_HPD_PINS];
2031f77c
AD
604 bool gui_idle;
605 bool gui_idle_acked;
606 wait_queue_head_t idle_queue;
f122c610 607 bool afmt[RADEON_MAX_AFMT_BLOCKS];
1614f8b1 608 spinlock_t sw_lock;
1b37078b 609 int sw_refcount[RADEON_NUM_RINGS];
6f34be50 610 union radeon_irq_stat_regs stat_regs;
54bd5206
IH
611 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
612 int pflip_refcount[RADEON_MAX_CRTCS];
771fe6b9
JG
613};
614
615int radeon_irq_kms_init(struct radeon_device *rdev);
616void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
617void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
618void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
619void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
620void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
771fe6b9
JG
621
622/*
e32eb50d 623 * CP & rings.
771fe6b9 624 */
7465280c 625
771fe6b9 626struct radeon_ib {
68470ae7
JG
627 struct radeon_sa_bo *sa_bo;
628 uint32_t length_dw;
629 uint64_t gpu_addr;
630 uint32_t *ptr;
876dc9f3 631 int ring;
68470ae7
JG
632 struct radeon_fence *fence;
633 unsigned vm_id;
634 bool is_const_ib;
635 struct radeon_semaphore *semaphore;
771fe6b9
JG
636};
637
e32eb50d 638struct radeon_ring {
4c788679 639 struct radeon_bo *ring_obj;
771fe6b9
JG
640 volatile uint32_t *ring;
641 unsigned rptr;
5596a9db
CK
642 unsigned rptr_offs;
643 unsigned rptr_reg;
771fe6b9
JG
644 unsigned wptr;
645 unsigned wptr_old;
5596a9db 646 unsigned wptr_reg;
771fe6b9
JG
647 unsigned ring_size;
648 unsigned ring_free_dw;
649 int count_dw;
069211e5
CK
650 unsigned long last_activity;
651 unsigned last_rptr;
771fe6b9
JG
652 uint64_t gpu_addr;
653 uint32_t align_mask;
654 uint32_t ptr_mask;
771fe6b9 655 bool ready;
78c5560a
AD
656 u32 ptr_reg_shift;
657 u32 ptr_reg_mask;
658 u32 nop;
771fe6b9
JG
659};
660
721604a1
JG
661/*
662 * VM
663 */
664struct radeon_vm {
665 struct list_head list;
666 struct list_head va;
667 int id;
668 unsigned last_pfn;
669 u64 pt_gpu_addr;
670 u64 *pt;
2e0d9910 671 struct radeon_sa_bo *sa_bo;
721604a1
JG
672 struct mutex mutex;
673 /* last fence for cs using this vm */
674 struct radeon_fence *fence;
675};
676
677struct radeon_vm_funcs {
678 int (*init)(struct radeon_device *rdev);
679 void (*fini)(struct radeon_device *rdev);
680 /* cs mutex must be lock for schedule_ib */
681 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
682 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
683 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
684 uint32_t (*page_flags)(struct radeon_device *rdev,
685 struct radeon_vm *vm,
686 uint32_t flags);
687 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
688 unsigned pfn, uint64_t addr, uint32_t flags);
689};
690
691struct radeon_vm_manager {
692 struct list_head lru_vm;
693 uint32_t use_bitmap;
694 struct radeon_sa_manager sa_manager;
695 uint32_t max_pfn;
696 /* fields constant after init */
697 const struct radeon_vm_funcs *funcs;
698 /* number of VMIDs */
699 unsigned nvm;
700 /* vram base address for page table entry */
701 u64 vram_base_offset;
67e915e4
AD
702 /* is vm enabled? */
703 bool enabled;
721604a1
JG
704};
705
706/*
707 * file private structure
708 */
709struct radeon_fpriv {
710 struct radeon_vm vm;
711};
712
d8f60cfc
AD
713/*
714 * R6xx+ IH ring
715 */
716struct r600_ih {
4c788679 717 struct radeon_bo *ring_obj;
d8f60cfc
AD
718 volatile uint32_t *ring;
719 unsigned rptr;
bf852799 720 unsigned rptr_offs;
d8f60cfc
AD
721 unsigned wptr;
722 unsigned wptr_old;
723 unsigned ring_size;
724 uint64_t gpu_addr;
d8f60cfc
AD
725 uint32_t ptr_mask;
726 spinlock_t lock;
727 bool enabled;
728};
729
8eec9d6f
IH
730struct r600_blit_cp_primitives {
731 void (*set_render_target)(struct radeon_device *rdev, int format,
732 int w, int h, u64 gpu_addr);
733 void (*cp_set_surface_sync)(struct radeon_device *rdev,
734 u32 sync_type, u32 size,
735 u64 mc_addr);
736 void (*set_shaders)(struct radeon_device *rdev);
737 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
738 void (*set_tex_resource)(struct radeon_device *rdev,
739 int format, int w, int h, int pitch,
9bb7703c 740 u64 gpu_addr, u32 size);
8eec9d6f
IH
741 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
742 int x2, int y2);
743 void (*draw_auto)(struct radeon_device *rdev);
744 void (*set_default_state)(struct radeon_device *rdev);
745};
746
3ce0a23d 747struct r600_blit {
4c788679 748 struct radeon_bo *shader_obj;
8eec9d6f
IH
749 struct r600_blit_cp_primitives primitives;
750 int max_dim;
751 int ring_size_common;
752 int ring_size_per_loop;
3ce0a23d
JG
753 u64 shader_gpu_addr;
754 u32 vs_offset, ps_offset;
755 u32 state_offset;
756 u32 state_len;
3ce0a23d
JG
757};
758
6ddddfe7
AD
759void r600_blit_suspend(struct radeon_device *rdev);
760
347e7592
AD
761/*
762 * SI RLC stuff
763 */
764struct si_rlc {
765 /* for power gating */
766 struct radeon_bo *save_restore_obj;
767 uint64_t save_restore_gpu_addr;
768 /* for clear state */
769 struct radeon_bo *clear_state_obj;
770 uint64_t clear_state_gpu_addr;
771};
772
69e130a6 773int radeon_ib_get(struct radeon_device *rdev, int ring,
f2e39221
JG
774 struct radeon_ib *ib, unsigned size);
775void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
776int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
777int radeon_ib_pool_init(struct radeon_device *rdev);
778void radeon_ib_pool_fini(struct radeon_device *rdev);
b15ba512
JG
779int radeon_ib_pool_start(struct radeon_device *rdev);
780int radeon_ib_pool_suspend(struct radeon_device *rdev);
7bd560e8 781int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 782/* Ring access between begin & end cannot sleep */
e32eb50d
CK
783int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
784void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
785int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
786int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
787void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
788void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 789void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
790void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
791int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 792void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
793void radeon_ring_lockup_update(struct radeon_ring *ring);
794bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
e32eb50d 795int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
796 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
797 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 798void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
799
800
801/*
802 * CS.
803 */
804struct radeon_cs_reloc {
805 struct drm_gem_object *gobj;
4c788679
JG
806 struct radeon_bo *robj;
807 struct radeon_bo_list lobj;
771fe6b9
JG
808 uint32_t handle;
809 uint32_t flags;
810};
811
812struct radeon_cs_chunk {
813 uint32_t chunk_id;
814 uint32_t length_dw;
721604a1
JG
815 int kpage_idx[2];
816 uint32_t *kpage[2];
771fe6b9 817 uint32_t *kdata;
721604a1
JG
818 void __user *user_ptr;
819 int last_copied_page;
820 int last_page_index;
771fe6b9
JG
821};
822
823struct radeon_cs_parser {
c8c15ff1 824 struct device *dev;
771fe6b9
JG
825 struct radeon_device *rdev;
826 struct drm_file *filp;
827 /* chunks */
828 unsigned nchunks;
829 struct radeon_cs_chunk *chunks;
830 uint64_t *chunks_array;
831 /* IB */
832 unsigned idx;
833 /* relocations */
834 unsigned nrelocs;
835 struct radeon_cs_reloc *relocs;
836 struct radeon_cs_reloc **relocs_ptr;
837 struct list_head validated;
838 /* indices of various chunks */
839 int chunk_ib_idx;
840 int chunk_relocs_idx;
721604a1 841 int chunk_flags_idx;
dfcf5f36 842 int chunk_const_ib_idx;
f2e39221
JG
843 struct radeon_ib ib;
844 struct radeon_ib const_ib;
771fe6b9 845 void *track;
3ce0a23d 846 unsigned family;
e70f224c 847 int parser_error;
721604a1
JG
848 u32 cs_flags;
849 u32 ring;
850 s32 priority;
771fe6b9
JG
851};
852
513bcb46 853extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 854extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 855
771fe6b9
JG
856struct radeon_cs_packet {
857 unsigned idx;
858 unsigned type;
859 unsigned reg;
860 unsigned opcode;
861 int count;
862 unsigned one_reg_wr;
863};
864
865typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
866 struct radeon_cs_packet *pkt,
867 unsigned idx, unsigned reg);
868typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
869 struct radeon_cs_packet *pkt);
870
871
872/*
873 * AGP
874 */
875int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 876void radeon_agp_resume(struct radeon_device *rdev);
10b06122 877void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
878void radeon_agp_fini(struct radeon_device *rdev);
879
880
881/*
882 * Writeback
883 */
884struct radeon_wb {
4c788679 885 struct radeon_bo *wb_obj;
771fe6b9
JG
886 volatile uint32_t *wb;
887 uint64_t gpu_addr;
724c80e1 888 bool enabled;
d0f8a854 889 bool use_event;
771fe6b9
JG
890};
891
724c80e1
AD
892#define RADEON_WB_SCRATCH_OFFSET 0
893#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
894#define RADEON_WB_CP1_RPTR_OFFSET 1280
895#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 896#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 897#define R600_WB_EVENT_OFFSET 3072
724c80e1 898
c93bb85b
JG
899/**
900 * struct radeon_pm - power management datas
901 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
902 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
903 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
904 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
905 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
906 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
907 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
908 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
909 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 910 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
911 * @needed_bandwidth: current bandwidth needs
912 *
913 * It keeps track of various data needed to take powermanagement decision.
25985edc 914 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
915 * Equation between gpu/memory clock and available bandwidth is hw dependent
916 * (type of memory, bus size, efficiency, ...)
917 */
ce8f5370
AD
918
919enum radeon_pm_method {
920 PM_METHOD_PROFILE,
921 PM_METHOD_DYNPM,
922};
923
924enum radeon_dynpm_state {
925 DYNPM_STATE_DISABLED,
926 DYNPM_STATE_MINIMUM,
927 DYNPM_STATE_PAUSED,
3f53eb6f
RW
928 DYNPM_STATE_ACTIVE,
929 DYNPM_STATE_SUSPENDED,
c913e23a 930};
ce8f5370
AD
931enum radeon_dynpm_action {
932 DYNPM_ACTION_NONE,
933 DYNPM_ACTION_MINIMUM,
934 DYNPM_ACTION_DOWNCLOCK,
935 DYNPM_ACTION_UPCLOCK,
936 DYNPM_ACTION_DEFAULT
c913e23a 937};
56278a8e
AD
938
939enum radeon_voltage_type {
940 VOLTAGE_NONE = 0,
941 VOLTAGE_GPIO,
942 VOLTAGE_VDDC,
943 VOLTAGE_SW
944};
945
0ec0e74f
AD
946enum radeon_pm_state_type {
947 POWER_STATE_TYPE_DEFAULT,
948 POWER_STATE_TYPE_POWERSAVE,
949 POWER_STATE_TYPE_BATTERY,
950 POWER_STATE_TYPE_BALANCED,
951 POWER_STATE_TYPE_PERFORMANCE,
952};
953
ce8f5370
AD
954enum radeon_pm_profile_type {
955 PM_PROFILE_DEFAULT,
956 PM_PROFILE_AUTO,
957 PM_PROFILE_LOW,
c9e75b21 958 PM_PROFILE_MID,
ce8f5370
AD
959 PM_PROFILE_HIGH,
960};
961
962#define PM_PROFILE_DEFAULT_IDX 0
963#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
964#define PM_PROFILE_MID_SH_IDX 2
965#define PM_PROFILE_HIGH_SH_IDX 3
966#define PM_PROFILE_LOW_MH_IDX 4
967#define PM_PROFILE_MID_MH_IDX 5
968#define PM_PROFILE_HIGH_MH_IDX 6
969#define PM_PROFILE_MAX 7
ce8f5370
AD
970
971struct radeon_pm_profile {
972 int dpms_off_ps_idx;
973 int dpms_on_ps_idx;
974 int dpms_off_cm_idx;
975 int dpms_on_cm_idx;
516d0e46
AD
976};
977
21a8122a
AD
978enum radeon_int_thermal_type {
979 THERMAL_TYPE_NONE,
980 THERMAL_TYPE_RV6XX,
981 THERMAL_TYPE_RV770,
982 THERMAL_TYPE_EVERGREEN,
e33df25f 983 THERMAL_TYPE_SUMO,
4fddba1f 984 THERMAL_TYPE_NI,
14607d08 985 THERMAL_TYPE_SI,
21a8122a
AD
986};
987
56278a8e
AD
988struct radeon_voltage {
989 enum radeon_voltage_type type;
990 /* gpio voltage */
991 struct radeon_gpio_rec gpio;
992 u32 delay; /* delay in usec from voltage drop to sclk change */
993 bool active_high; /* voltage drop is active when bit is high */
994 /* VDDC voltage */
995 u8 vddc_id; /* index into vddc voltage table */
996 u8 vddci_id; /* index into vddci voltage table */
997 bool vddci_enabled;
998 /* r6xx+ sw */
2feea49a
AD
999 u16 voltage;
1000 /* evergreen+ vddci */
1001 u16 vddci;
56278a8e
AD
1002};
1003
d7311171
AD
1004/* clock mode flags */
1005#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1006
56278a8e
AD
1007struct radeon_pm_clock_info {
1008 /* memory clock */
1009 u32 mclk;
1010 /* engine clock */
1011 u32 sclk;
1012 /* voltage info */
1013 struct radeon_voltage voltage;
d7311171 1014 /* standardized clock flags */
56278a8e
AD
1015 u32 flags;
1016};
1017
a48b9b4e 1018/* state flags */
d7311171 1019#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1020
56278a8e 1021struct radeon_power_state {
0ec0e74f 1022 enum radeon_pm_state_type type;
8f3f1c9a 1023 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1024 /* number of valid clock modes in this power state */
1025 int num_clock_modes;
56278a8e 1026 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1027 /* standardized state flags */
1028 u32 flags;
79daedc9
AD
1029 u32 misc; /* vbios specific flags */
1030 u32 misc2; /* vbios specific flags */
1031 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1032};
1033
27459324
RM
1034/*
1035 * Some modes are overclocked by very low value, accept them
1036 */
1037#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1038
c93bb85b 1039struct radeon_pm {
c913e23a 1040 struct mutex mutex;
a48b9b4e
AD
1041 u32 active_crtcs;
1042 int active_crtc_count;
c913e23a 1043 int req_vblank;
839461d3 1044 bool vblank_sync;
2031f77c 1045 bool gui_idle;
c93bb85b
JG
1046 fixed20_12 max_bandwidth;
1047 fixed20_12 igp_sideport_mclk;
1048 fixed20_12 igp_system_mclk;
1049 fixed20_12 igp_ht_link_clk;
1050 fixed20_12 igp_ht_link_width;
1051 fixed20_12 k8_bandwidth;
1052 fixed20_12 sideport_bandwidth;
1053 fixed20_12 ht_bandwidth;
1054 fixed20_12 core_bandwidth;
1055 fixed20_12 sclk;
f47299c5 1056 fixed20_12 mclk;
c93bb85b 1057 fixed20_12 needed_bandwidth;
0975b162 1058 struct radeon_power_state *power_state;
56278a8e
AD
1059 /* number of valid power states */
1060 int num_power_states;
a48b9b4e
AD
1061 int current_power_state_index;
1062 int current_clock_mode_index;
1063 int requested_power_state_index;
1064 int requested_clock_mode_index;
1065 int default_power_state_index;
1066 u32 current_sclk;
1067 u32 current_mclk;
2feea49a
AD
1068 u16 current_vddc;
1069 u16 current_vddci;
9ace9f7b
AD
1070 u32 default_sclk;
1071 u32 default_mclk;
2feea49a
AD
1072 u16 default_vddc;
1073 u16 default_vddci;
29fb52ca 1074 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1075 /* selected pm method */
1076 enum radeon_pm_method pm_method;
1077 /* dynpm power management */
1078 struct delayed_work dynpm_idle_work;
1079 enum radeon_dynpm_state dynpm_state;
1080 enum radeon_dynpm_action dynpm_planned_action;
1081 unsigned long dynpm_action_timeout;
1082 bool dynpm_can_upclock;
1083 bool dynpm_can_downclock;
1084 /* profile-based power management */
1085 enum radeon_pm_profile_type profile;
1086 int profile_index;
1087 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1088 /* internal thermal controller on rv6xx+ */
1089 enum radeon_int_thermal_type int_thermal_type;
1090 struct device *int_hwmon_dev;
c93bb85b
JG
1091};
1092
a4c9e2ee
AD
1093int radeon_pm_get_type_index(struct radeon_device *rdev,
1094 enum radeon_pm_state_type ps_type,
1095 int instance);
771fe6b9 1096
a92553ab 1097struct r600_audio {
a92553ab
RM
1098 int channels;
1099 int rate;
1100 int bits_per_sample;
1101 u8 status_bits;
1102 u8 category_code;
1103};
1104
771fe6b9
JG
1105/*
1106 * Benchmarking
1107 */
638dd7db 1108void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1109
1110
ecc0b326
MD
1111/*
1112 * Testing
1113 */
1114void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1115void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1116 struct radeon_ring *cpA,
1117 struct radeon_ring *cpB);
60a7e396 1118void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1119
1120
771fe6b9
JG
1121/*
1122 * Debugfs
1123 */
4d8bf9ae
CK
1124struct radeon_debugfs {
1125 struct drm_info_list *files;
1126 unsigned num_files;
1127};
1128
771fe6b9
JG
1129int radeon_debugfs_add_files(struct radeon_device *rdev,
1130 struct drm_info_list *files,
1131 unsigned nfiles);
1132int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1133
1134
1135/*
1136 * ASIC specific functions.
1137 */
1138struct radeon_asic {
068a117c 1139 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1140 void (*fini)(struct radeon_device *rdev);
1141 int (*resume)(struct radeon_device *rdev);
1142 int (*suspend)(struct radeon_device *rdev);
28d52043 1143 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1144 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1145 /* ioctl hw specific callback. Some hw might want to perform special
1146 * operation on specific ioctl. For instance on wait idle some hw
1147 * might want to perform and HDP flush through MMIO as it seems that
1148 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1149 * through ring.
1150 */
1151 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1152 /* check if 3D engine is idle */
1153 bool (*gui_idle)(struct radeon_device *rdev);
1154 /* wait for mc_idle */
1155 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1156 /* gart */
c5b3b850
AD
1157 struct {
1158 void (*tlb_flush)(struct radeon_device *rdev);
1159 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1160 } gart;
54e88e06 1161 /* ring specific callbacks */
4c87bc26
CK
1162 struct {
1163 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1164 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1165 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1166 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1167 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1168 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1169 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1170 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1171 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1172 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
4c87bc26 1173 } ring[RADEON_NUM_RINGS];
54e88e06 1174 /* irqs */
b35ea4ab
AD
1175 struct {
1176 int (*set)(struct radeon_device *rdev);
1177 int (*process)(struct radeon_device *rdev);
1178 } irq;
54e88e06 1179 /* displays */
c79a49ca
AD
1180 struct {
1181 /* display watermarks */
1182 void (*bandwidth_update)(struct radeon_device *rdev);
1183 /* get frame count */
1184 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1185 /* wait for vblank */
1186 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1187 } display;
54e88e06 1188 /* copy functions for bo handling */
27cd7769
AD
1189 struct {
1190 int (*blit)(struct radeon_device *rdev,
1191 uint64_t src_offset,
1192 uint64_t dst_offset,
1193 unsigned num_gpu_pages,
876dc9f3 1194 struct radeon_fence **fence);
27cd7769
AD
1195 u32 blit_ring_index;
1196 int (*dma)(struct radeon_device *rdev,
1197 uint64_t src_offset,
1198 uint64_t dst_offset,
1199 unsigned num_gpu_pages,
876dc9f3 1200 struct radeon_fence **fence);
27cd7769
AD
1201 u32 dma_ring_index;
1202 /* method used for bo copy */
1203 int (*copy)(struct radeon_device *rdev,
1204 uint64_t src_offset,
1205 uint64_t dst_offset,
1206 unsigned num_gpu_pages,
876dc9f3 1207 struct radeon_fence **fence);
27cd7769
AD
1208 /* ring used for bo copies */
1209 u32 copy_ring_index;
1210 } copy;
54e88e06 1211 /* surfaces */
9e6f3d02
AD
1212 struct {
1213 int (*set_reg)(struct radeon_device *rdev, int reg,
1214 uint32_t tiling_flags, uint32_t pitch,
1215 uint32_t offset, uint32_t obj_size);
1216 void (*clear_reg)(struct radeon_device *rdev, int reg);
1217 } surface;
54e88e06 1218 /* hotplug detect */
901ea57d
AD
1219 struct {
1220 void (*init)(struct radeon_device *rdev);
1221 void (*fini)(struct radeon_device *rdev);
1222 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1223 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1224 } hpd;
ce8f5370 1225 /* power management */
a02fa397
AD
1226 struct {
1227 void (*misc)(struct radeon_device *rdev);
1228 void (*prepare)(struct radeon_device *rdev);
1229 void (*finish)(struct radeon_device *rdev);
1230 void (*init_profile)(struct radeon_device *rdev);
1231 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1232 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1233 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1234 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1235 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1236 int (*get_pcie_lanes)(struct radeon_device *rdev);
1237 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1238 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1239 } pm;
6f34be50 1240 /* pageflipping */
0f9e006c
AD
1241 struct {
1242 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1243 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1244 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1245 } pflip;
771fe6b9
JG
1246};
1247
21f9a437
JG
1248/*
1249 * Asic structures
1250 */
551ebd83 1251struct r100_asic {
225758d8
JG
1252 const unsigned *reg_safe_bm;
1253 unsigned reg_safe_bm_size;
1254 u32 hdp_cntl;
551ebd83
DA
1255};
1256
21f9a437 1257struct r300_asic {
225758d8
JG
1258 const unsigned *reg_safe_bm;
1259 unsigned reg_safe_bm_size;
1260 u32 resync_scratch;
1261 u32 hdp_cntl;
21f9a437
JG
1262};
1263
1264struct r600_asic {
225758d8
JG
1265 unsigned max_pipes;
1266 unsigned max_tile_pipes;
1267 unsigned max_simds;
1268 unsigned max_backends;
1269 unsigned max_gprs;
1270 unsigned max_threads;
1271 unsigned max_stack_entries;
1272 unsigned max_hw_contexts;
1273 unsigned max_gs_threads;
1274 unsigned sx_max_export_size;
1275 unsigned sx_max_export_pos_size;
1276 unsigned sx_max_export_smx_size;
1277 unsigned sq_num_cf_insts;
1278 unsigned tiling_nbanks;
1279 unsigned tiling_npipes;
1280 unsigned tiling_group_size;
e7aeeba6 1281 unsigned tile_config;
e55b9422 1282 unsigned backend_map;
21f9a437
JG
1283};
1284
1285struct rv770_asic {
225758d8
JG
1286 unsigned max_pipes;
1287 unsigned max_tile_pipes;
1288 unsigned max_simds;
1289 unsigned max_backends;
1290 unsigned max_gprs;
1291 unsigned max_threads;
1292 unsigned max_stack_entries;
1293 unsigned max_hw_contexts;
1294 unsigned max_gs_threads;
1295 unsigned sx_max_export_size;
1296 unsigned sx_max_export_pos_size;
1297 unsigned sx_max_export_smx_size;
1298 unsigned sq_num_cf_insts;
1299 unsigned sx_num_of_sets;
1300 unsigned sc_prim_fifo_size;
1301 unsigned sc_hiz_tile_fifo_size;
1302 unsigned sc_earlyz_tile_fifo_fize;
1303 unsigned tiling_nbanks;
1304 unsigned tiling_npipes;
1305 unsigned tiling_group_size;
e7aeeba6 1306 unsigned tile_config;
e55b9422 1307 unsigned backend_map;
21f9a437
JG
1308};
1309
32fcdbf4
AD
1310struct evergreen_asic {
1311 unsigned num_ses;
1312 unsigned max_pipes;
1313 unsigned max_tile_pipes;
1314 unsigned max_simds;
1315 unsigned max_backends;
1316 unsigned max_gprs;
1317 unsigned max_threads;
1318 unsigned max_stack_entries;
1319 unsigned max_hw_contexts;
1320 unsigned max_gs_threads;
1321 unsigned sx_max_export_size;
1322 unsigned sx_max_export_pos_size;
1323 unsigned sx_max_export_smx_size;
1324 unsigned sq_num_cf_insts;
1325 unsigned sx_num_of_sets;
1326 unsigned sc_prim_fifo_size;
1327 unsigned sc_hiz_tile_fifo_size;
1328 unsigned sc_earlyz_tile_fifo_size;
1329 unsigned tiling_nbanks;
1330 unsigned tiling_npipes;
1331 unsigned tiling_group_size;
e7aeeba6 1332 unsigned tile_config;
e55b9422 1333 unsigned backend_map;
32fcdbf4
AD
1334};
1335
fecf1d07
AD
1336struct cayman_asic {
1337 unsigned max_shader_engines;
1338 unsigned max_pipes_per_simd;
1339 unsigned max_tile_pipes;
1340 unsigned max_simds_per_se;
1341 unsigned max_backends_per_se;
1342 unsigned max_texture_channel_caches;
1343 unsigned max_gprs;
1344 unsigned max_threads;
1345 unsigned max_gs_threads;
1346 unsigned max_stack_entries;
1347 unsigned sx_num_of_sets;
1348 unsigned sx_max_export_size;
1349 unsigned sx_max_export_pos_size;
1350 unsigned sx_max_export_smx_size;
1351 unsigned max_hw_contexts;
1352 unsigned sq_num_cf_insts;
1353 unsigned sc_prim_fifo_size;
1354 unsigned sc_hiz_tile_fifo_size;
1355 unsigned sc_earlyz_tile_fifo_size;
1356
1357 unsigned num_shader_engines;
1358 unsigned num_shader_pipes_per_simd;
1359 unsigned num_tile_pipes;
1360 unsigned num_simds_per_se;
1361 unsigned num_backends_per_se;
1362 unsigned backend_disable_mask_per_asic;
1363 unsigned backend_map;
1364 unsigned num_texture_channel_caches;
1365 unsigned mem_max_burst_length_bytes;
1366 unsigned mem_row_size_in_kb;
1367 unsigned shader_engine_tile_size;
1368 unsigned num_gpus;
1369 unsigned multi_gpu_tile_size;
1370
1371 unsigned tile_config;
fecf1d07
AD
1372};
1373
0a96d72b
AD
1374struct si_asic {
1375 unsigned max_shader_engines;
0a96d72b 1376 unsigned max_tile_pipes;
1a8ca750
AD
1377 unsigned max_cu_per_sh;
1378 unsigned max_sh_per_se;
0a96d72b
AD
1379 unsigned max_backends_per_se;
1380 unsigned max_texture_channel_caches;
1381 unsigned max_gprs;
1382 unsigned max_gs_threads;
1383 unsigned max_hw_contexts;
1384 unsigned sc_prim_fifo_size_frontend;
1385 unsigned sc_prim_fifo_size_backend;
1386 unsigned sc_hiz_tile_fifo_size;
1387 unsigned sc_earlyz_tile_fifo_size;
1388
0a96d72b
AD
1389 unsigned num_tile_pipes;
1390 unsigned num_backends_per_se;
1391 unsigned backend_disable_mask_per_asic;
1392 unsigned backend_map;
1393 unsigned num_texture_channel_caches;
1394 unsigned mem_max_burst_length_bytes;
1395 unsigned mem_row_size_in_kb;
1396 unsigned shader_engine_tile_size;
1397 unsigned num_gpus;
1398 unsigned multi_gpu_tile_size;
1399
1400 unsigned tile_config;
0a96d72b
AD
1401};
1402
068a117c
JG
1403union radeon_asic_config {
1404 struct r300_asic r300;
551ebd83 1405 struct r100_asic r100;
3ce0a23d
JG
1406 struct r600_asic r600;
1407 struct rv770_asic rv770;
32fcdbf4 1408 struct evergreen_asic evergreen;
fecf1d07 1409 struct cayman_asic cayman;
0a96d72b 1410 struct si_asic si;
068a117c
JG
1411};
1412
0a10c851
DV
1413/*
1414 * asic initizalization from radeon_asic.c
1415 */
1416void radeon_agp_disable(struct radeon_device *rdev);
1417int radeon_asic_init(struct radeon_device *rdev);
1418
771fe6b9
JG
1419
1420/*
1421 * IOCTL.
1422 */
1423int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1424 struct drm_file *filp);
1425int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1426 struct drm_file *filp);
1427int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1428 struct drm_file *file_priv);
1429int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1430 struct drm_file *file_priv);
1431int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *file_priv);
1433int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *file_priv);
1435int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *filp);
1437int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1438 struct drm_file *filp);
1439int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1440 struct drm_file *filp);
1441int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1442 struct drm_file *filp);
721604a1
JG
1443int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1444 struct drm_file *filp);
771fe6b9 1445int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1446int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1447 struct drm_file *filp);
1448int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1449 struct drm_file *filp);
771fe6b9 1450
16cdf04d
AD
1451/* VRAM scratch page for HDP bug, default vram page */
1452struct r600_vram_scratch {
87cbf8f2
AD
1453 struct radeon_bo *robj;
1454 volatile uint32_t *ptr;
16cdf04d 1455 u64 gpu_addr;
87cbf8f2 1456};
771fe6b9 1457
7a1619b9 1458
771fe6b9
JG
1459/*
1460 * Core structure, functions and helpers.
1461 */
1462typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1463typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1464
1465struct radeon_device {
9f022ddf 1466 struct device *dev;
771fe6b9
JG
1467 struct drm_device *ddev;
1468 struct pci_dev *pdev;
1469 /* ASIC */
068a117c 1470 union radeon_asic_config config;
771fe6b9
JG
1471 enum radeon_family family;
1472 unsigned long flags;
1473 int usec_timeout;
1474 enum radeon_pll_errata pll_errata;
1475 int num_gb_pipes;
f779b3e5 1476 int num_z_pipes;
771fe6b9
JG
1477 int disp_priority;
1478 /* BIOS */
1479 uint8_t *bios;
1480 bool is_atom_bios;
1481 uint16_t bios_header_start;
4c788679 1482 struct radeon_bo *stollen_vga_memory;
771fe6b9 1483 /* Register mmio */
4c9bc75c
DA
1484 resource_size_t rmmio_base;
1485 resource_size_t rmmio_size;
a0533fbf 1486 void __iomem *rmmio;
771fe6b9
JG
1487 radeon_rreg_t mc_rreg;
1488 radeon_wreg_t mc_wreg;
1489 radeon_rreg_t pll_rreg;
1490 radeon_wreg_t pll_wreg;
de1b2898 1491 uint32_t pcie_reg_mask;
771fe6b9
JG
1492 radeon_rreg_t pciep_rreg;
1493 radeon_wreg_t pciep_wreg;
351a52a2
AD
1494 /* io port */
1495 void __iomem *rio_mem;
1496 resource_size_t rio_mem_size;
771fe6b9
JG
1497 struct radeon_clock clock;
1498 struct radeon_mc mc;
1499 struct radeon_gart gart;
1500 struct radeon_mode_info mode_info;
1501 struct radeon_scratch scratch;
1502 struct radeon_mman mman;
7465280c 1503 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1504 wait_queue_head_t fence_queue;
d6999bc7 1505 struct mutex ring_lock;
e32eb50d 1506 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1507 bool ib_pool_ready;
1508 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1509 struct radeon_irq irq;
1510 struct radeon_asic *asic;
1511 struct radeon_gem gem;
c93bb85b 1512 struct radeon_pm pm;
f657c2a7 1513 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
7a1619b9 1514 struct radeon_mutex cs_mutex;
771fe6b9 1515 struct radeon_wb wb;
3ce0a23d 1516 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1517 bool shutdown;
1518 bool suspend;
ad49f501 1519 bool need_dma32;
733289c2 1520 bool accel_working;
e024e110 1521 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1522 const struct firmware *me_fw; /* all family ME firmware */
1523 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1524 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1525 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1526 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1527 struct r600_blit r600_blit;
16cdf04d 1528 struct r600_vram_scratch vram_scratch;
3e5cb98d 1529 int msi_enabled; /* msi enabled */
d8f60cfc 1530 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1531 struct si_rlc rlc;
d4877cf2 1532 struct work_struct hotplug_work;
f122c610 1533 struct work_struct audio_work;
18917b60 1534 int num_crtc; /* number of crtcs */
40bacf16 1535 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1536 struct mutex vram_mutex;
3299de95
RM
1537 bool audio_enabled;
1538 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1539 struct notifier_block acpi_nb;
9eba4a93 1540 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1541 struct drm_file *hyperz_filp;
9eba4a93 1542 struct drm_file *cmask_filp;
f376b94f
AD
1543 /* i2c buses */
1544 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1545 /* debugfs */
1546 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1547 unsigned debugfs_count;
721604a1
JG
1548 /* virtual memory */
1549 struct radeon_vm_manager vm_manager;
771fe6b9
JG
1550};
1551
1552int radeon_device_init(struct radeon_device *rdev,
1553 struct drm_device *ddev,
1554 struct pci_dev *pdev,
1555 uint32_t flags);
1556void radeon_device_fini(struct radeon_device *rdev);
1557int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1558
6fcbef7a
AK
1559uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1560void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1561u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1562void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1563
4c788679
JG
1564/*
1565 * Cast helper
1566 */
1567#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1568
1569/*
1570 * Registers read & write functions.
1571 */
a0533fbf
BH
1572#define RREG8(reg) readb((rdev->rmmio) + (reg))
1573#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1574#define RREG16(reg) readw((rdev->rmmio) + (reg))
1575#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1576#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1577#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1578#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1579#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1580#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1581#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1582#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1583#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1584#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1585#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1586#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1587#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1588#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1589#define WREG32_P(reg, val, mask) \
1590 do { \
1591 uint32_t tmp_ = RREG32(reg); \
1592 tmp_ &= (mask); \
1593 tmp_ |= ((val) & ~(mask)); \
1594 WREG32(reg, tmp_); \
1595 } while (0)
1596#define WREG32_PLL_P(reg, val, mask) \
1597 do { \
1598 uint32_t tmp_ = RREG32_PLL(reg); \
1599 tmp_ &= (mask); \
1600 tmp_ |= ((val) & ~(mask)); \
1601 WREG32_PLL(reg, tmp_); \
1602 } while (0)
3ce0a23d 1603#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1604#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1605#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1606
de1b2898
DA
1607/*
1608 * Indirect registers accessor
1609 */
1610static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1611{
1612 uint32_t r;
1613
1614 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1615 r = RREG32(RADEON_PCIE_DATA);
1616 return r;
1617}
1618
1619static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1620{
1621 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1622 WREG32(RADEON_PCIE_DATA, (v));
1623}
1624
771fe6b9
JG
1625void r100_pll_errata_after_index(struct radeon_device *rdev);
1626
1627
1628/*
1629 * ASICs helpers.
1630 */
b995e433
DA
1631#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1632 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1633#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1634 (rdev->family == CHIP_RV200) || \
1635 (rdev->family == CHIP_RS100) || \
1636 (rdev->family == CHIP_RS200) || \
1637 (rdev->family == CHIP_RV250) || \
1638 (rdev->family == CHIP_RV280) || \
1639 (rdev->family == CHIP_RS300))
1640#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1641 (rdev->family == CHIP_RV350) || \
1642 (rdev->family == CHIP_R350) || \
1643 (rdev->family == CHIP_RV380) || \
1644 (rdev->family == CHIP_R420) || \
1645 (rdev->family == CHIP_R423) || \
1646 (rdev->family == CHIP_RV410) || \
1647 (rdev->family == CHIP_RS400) || \
1648 (rdev->family == CHIP_RS480))
3313e3d4
AD
1649#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1650 (rdev->ddev->pdev->device == 0x9443) || \
1651 (rdev->ddev->pdev->device == 0x944B) || \
1652 (rdev->ddev->pdev->device == 0x9506) || \
1653 (rdev->ddev->pdev->device == 0x9509) || \
1654 (rdev->ddev->pdev->device == 0x950F) || \
1655 (rdev->ddev->pdev->device == 0x689C) || \
1656 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1657#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1658#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1659 (rdev->family == CHIP_RS690) || \
1660 (rdev->family == CHIP_RS740) || \
1661 (rdev->family >= CHIP_R600))
771fe6b9
JG
1662#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1663#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1664#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1665#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1666 (rdev->flags & RADEON_IS_IGP))
1fe18305 1667#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1668#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1669#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1670 (rdev->flags & RADEON_IS_IGP))
771fe6b9
JG
1671
1672/*
1673 * BIOS helpers.
1674 */
1675#define RBIOS8(i) (rdev->bios[i])
1676#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1677#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1678
1679int radeon_combios_init(struct radeon_device *rdev);
1680void radeon_combios_fini(struct radeon_device *rdev);
1681int radeon_atombios_init(struct radeon_device *rdev);
1682void radeon_atombios_fini(struct radeon_device *rdev);
1683
1684
1685/*
1686 * RING helpers.
1687 */
ce580fab 1688#if DRM_DEBUG_CODE == 0
e32eb50d 1689static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1690{
e32eb50d
CK
1691 ring->ring[ring->wptr++] = v;
1692 ring->wptr &= ring->ptr_mask;
1693 ring->count_dw--;
1694 ring->ring_free_dw--;
771fe6b9 1695}
ce580fab
AK
1696#else
1697/* With debugging this is just too big to inline */
e32eb50d 1698void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1699#endif
771fe6b9
JG
1700
1701/*
1702 * ASICs macro.
1703 */
068a117c 1704#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1705#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1706#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1707#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1708#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1709#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1710#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1711#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1712#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
f712812e
AD
1713#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1714#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1715#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1716#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1717#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1718#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
b35ea4ab
AD
1719#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1720#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1721#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
4c87bc26
CK
1722#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1723#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1724#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1725#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1726#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1727#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1728#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1729#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1730#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1731#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1732#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1733#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1734#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1735#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1736#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1737#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1738#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1739#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1740#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1741#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1742#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1743#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1744#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1745#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1746#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1747#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1748#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1749#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
0f9e006c
AD
1750#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
1751#define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
1752#define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
c79a49ca 1753#define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
89e5181f 1754#define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
771fe6b9 1755
6cf8a3f5 1756/* Common functions */
700a0cc0 1757/* AGP */
90aca4d2 1758extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1759extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1760extern int radeon_modeset_init(struct radeon_device *rdev);
1761extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1762extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1763extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1764extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1765extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1766extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1767extern void radeon_wb_fini(struct radeon_device *rdev);
1768extern int radeon_wb_init(struct radeon_device *rdev);
1769extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1770extern void radeon_surface_init(struct radeon_device *rdev);
1771extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1772extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1773extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1774extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1775extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1776extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1777extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1778extern int radeon_resume_kms(struct drm_device *dev);
1779extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1780extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1781
721604a1
JG
1782/*
1783 * vm
1784 */
1785int radeon_vm_manager_init(struct radeon_device *rdev);
1786void radeon_vm_manager_fini(struct radeon_device *rdev);
1787int radeon_vm_manager_start(struct radeon_device *rdev);
1788int radeon_vm_manager_suspend(struct radeon_device *rdev);
1789int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1790void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1791int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1792void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1793int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1794 struct radeon_vm *vm,
1795 struct radeon_bo *bo,
1796 struct ttm_mem_reg *mem);
1797void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1798 struct radeon_bo *bo);
1799int radeon_vm_bo_add(struct radeon_device *rdev,
1800 struct radeon_vm *vm,
1801 struct radeon_bo *bo,
1802 uint64_t offset,
1803 uint32_t flags);
1804int radeon_vm_bo_rmv(struct radeon_device *rdev,
1805 struct radeon_vm *vm,
1806 struct radeon_bo *bo);
1807
f122c610
AD
1808/* audio */
1809void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1810
16cdf04d
AD
1811/*
1812 * R600 vram scratch functions
1813 */
1814int r600_vram_scratch_init(struct radeon_device *rdev);
1815void r600_vram_scratch_fini(struct radeon_device *rdev);
1816
285484e2
JG
1817/*
1818 * r600 cs checking helper
1819 */
1820unsigned r600_mip_minify(unsigned size, unsigned level);
1821bool r600_fmt_is_valid_color(u32 format);
1822bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1823int r600_fmt_get_blocksize(u32 format);
1824int r600_fmt_get_nblocksx(u32 format, u32 w);
1825int r600_fmt_get_nblocksy(u32 format, u32 h);
1826
3574dda4
DV
1827/*
1828 * r600 functions used by radeon_encoder.c
1829 */
1b688d08
RM
1830struct radeon_hdmi_acr {
1831 u32 clock;
1832
1833 int n_32khz;
1834 int cts_32khz;
1835
1836 int n_44_1khz;
1837 int cts_44_1khz;
1838
1839 int n_48khz;
1840 int cts_48khz;
1841
1842};
1843
e55d3e6c
RM
1844extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1845
2cd6218c
RM
1846extern void r600_hdmi_enable(struct drm_encoder *encoder);
1847extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1848extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1849extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1850 u32 tiling_pipe_num,
1851 u32 max_rb_num,
1852 u32 total_max_rb_num,
1853 u32 enabled_rb_mask);
fe251e2f 1854
e55d3e6c
RM
1855/*
1856 * evergreen functions used by radeon_encoder.c
1857 */
1858
1859extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1860
0af62b01 1861extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1862extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1863
d7a2952f
AM
1864/* radeon_acpi.c */
1865#if defined(CONFIG_ACPI)
1866extern int radeon_acpi_init(struct radeon_device *rdev);
1867#else
1868static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1869#endif
1870
4c788679
JG
1871#include "radeon_object.h"
1872
771fe6b9 1873#endif