drm/radeon: fix typo in si_select_se_sh()
[linux-block.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
a0a53aa8 98extern int radeon_fastfb;
771fe6b9
JG
99
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
bb635567
JG
104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 106/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 111
1b37078b 112/* max number of rings */
f2ba57b5 113#define RADEON_NUM_RINGS 6
bb635567
JG
114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
f2ba57b5 120#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
121
122/* cayman has 2 compute CP rings */
f2ba57b5
CK
123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 125
4d75658b
AD
126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
f60cbd11
AD
128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
4d75658b 130
f2ba57b5
CK
131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
721604a1 134/* hardcode those limit for now */
ca19f21e 135#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 138
ec46c76d
AD
139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
9ff0744c
AD
143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
ec46c76d 152
771fe6b9
JG
153/*
154 * Errata workarounds.
155 */
156enum radeon_pll_errata {
157 CHIP_ERRATA_R300_CG = 0x00000001,
158 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
159 CHIP_ERRATA_PLL_DELAY = 0x00000004
160};
161
162
163struct radeon_device;
164
165
166/*
167 * BIOS.
168 */
169bool radeon_get_bios(struct radeon_device *rdev);
170
171/*
3ce0a23d 172 * Dummy page
771fe6b9 173 */
3ce0a23d
JG
174struct radeon_dummy_page {
175 struct page *page;
176 dma_addr_t addr;
177};
178int radeon_dummy_page_init(struct radeon_device *rdev);
179void radeon_dummy_page_fini(struct radeon_device *rdev);
180
771fe6b9 181
3ce0a23d
JG
182/*
183 * Clocks
184 */
771fe6b9
JG
185struct radeon_clock {
186 struct radeon_pll p1pll;
187 struct radeon_pll p2pll;
bcc1c2a1 188 struct radeon_pll dcpll;
771fe6b9
JG
189 struct radeon_pll spll;
190 struct radeon_pll mpll;
191 /* 10 Khz units */
192 uint32_t default_mclk;
193 uint32_t default_sclk;
bcc1c2a1
AD
194 uint32_t default_dispclk;
195 uint32_t dp_extclk;
b20f9bef 196 uint32_t max_pixel_clock;
771fe6b9
JG
197};
198
7433874e
RM
199/*
200 * Power management
201 */
202int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 203void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 204void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
205void radeon_pm_suspend(struct radeon_device *rdev);
206void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
207void radeon_combios_get_power_modes(struct radeon_device *rdev);
208void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7062ab67
CK
209int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
210 u8 clock_type,
211 u32 clock,
212 bool strobe_mode,
213 struct atom_clock_dividers *dividers);
8a83ec5e 214void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 215void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
216extern int rv6xx_get_temp(struct radeon_device *rdev);
217extern int rv770_get_temp(struct radeon_device *rdev);
218extern int evergreen_get_temp(struct radeon_device *rdev);
219extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 220extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
221extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
222 unsigned *bankh, unsigned *mtaspect,
223 unsigned *tile_split);
3ce0a23d 224
771fe6b9
JG
225/*
226 * Fences.
227 */
228struct radeon_fence_driver {
229 uint32_t scratch_reg;
30eb77f4
JG
230 uint64_t gpu_addr;
231 volatile uint32_t *cpu_addr;
68e250b7
CK
232 /* sync_seq is protected by ring emission lock */
233 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 234 atomic64_t last_seq;
36abacae 235 unsigned long last_activity;
0a0c7596 236 bool initialized;
771fe6b9
JG
237};
238
239struct radeon_fence {
240 struct radeon_device *rdev;
241 struct kref kref;
771fe6b9 242 /* protected by radeon_fence.lock */
bb635567 243 uint64_t seq;
7465280c 244 /* RB, DMA, etc. */
bb635567 245 unsigned ring;
771fe6b9
JG
246};
247
30eb77f4
JG
248int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
249int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 250void radeon_fence_driver_fini(struct radeon_device *rdev);
76903b96 251void radeon_fence_driver_force_completion(struct radeon_device *rdev);
876dc9f3 252int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 253void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
254bool radeon_fence_signaled(struct radeon_fence *fence);
255int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 256int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
5f8f635e 257int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
258int radeon_fence_wait_any(struct radeon_device *rdev,
259 struct radeon_fence **fences,
260 bool intr);
771fe6b9
JG
261struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
262void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 263unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
264bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
265void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
266static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
267 struct radeon_fence *b)
268{
269 if (!a) {
270 return b;
271 }
272
273 if (!b) {
274 return a;
275 }
276
277 BUG_ON(a->ring != b->ring);
278
279 if (a->seq > b->seq) {
280 return a;
281 } else {
282 return b;
283 }
284}
771fe6b9 285
ee60e29f
CK
286static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
287 struct radeon_fence *b)
288{
289 if (!a) {
290 return false;
291 }
292
293 if (!b) {
294 return true;
295 }
296
297 BUG_ON(a->ring != b->ring);
298
299 return a->seq < b->seq;
300}
301
e024e110
DA
302/*
303 * Tiling registers
304 */
305struct radeon_surface_reg {
4c788679 306 struct radeon_bo *bo;
e024e110
DA
307};
308
309#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
310
311/*
4c788679 312 * TTM.
771fe6b9 313 */
4c788679
JG
314struct radeon_mman {
315 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 316 struct drm_global_reference mem_global_ref;
4c788679 317 struct ttm_bo_device bdev;
0a0c7596
JG
318 bool mem_global_referenced;
319 bool initialized;
4c788679
JG
320};
321
721604a1
JG
322/* bo virtual address in a specific vm */
323struct radeon_bo_va {
e971bd5e 324 /* protected by bo being reserved */
721604a1 325 struct list_head bo_list;
721604a1
JG
326 uint64_t soffset;
327 uint64_t eoffset;
328 uint32_t flags;
329 bool valid;
e971bd5e
CK
330 unsigned ref_count;
331
332 /* protected by vm mutex */
333 struct list_head vm_list;
334
335 /* constant after initialization */
336 struct radeon_vm *vm;
337 struct radeon_bo *bo;
721604a1
JG
338};
339
4c788679
JG
340struct radeon_bo {
341 /* Protected by gem.mutex */
342 struct list_head list;
343 /* Protected by tbo.reserved */
312ea8da
JG
344 u32 placements[3];
345 struct ttm_placement placement;
4c788679
JG
346 struct ttm_buffer_object tbo;
347 struct ttm_bo_kmap_obj kmap;
348 unsigned pin_count;
349 void *kptr;
350 u32 tiling_flags;
351 u32 pitch;
352 int surface_reg;
721604a1
JG
353 /* list of all virtual address to which this bo
354 * is associated to
355 */
356 struct list_head va;
4c788679
JG
357 /* Constant after initialization */
358 struct radeon_device *rdev;
441921d5 359 struct drm_gem_object gem_base;
63bc620b
DA
360
361 struct ttm_bo_kmap_obj dma_buf_vmap;
4c788679 362};
7e4d15d9 363#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 364
4c788679 365struct radeon_bo_list {
147666fb 366 struct ttm_validate_buffer tv;
4c788679 367 struct radeon_bo *bo;
771fe6b9 368 uint64_t gpu_offset;
4474f3a9
CK
369 bool written;
370 unsigned domain;
371 unsigned alt_domain;
4c788679 372 u32 tiling_flags;
771fe6b9
JG
373};
374
b15ba512
JG
375/* sub-allocation manager, it has to be protected by another lock.
376 * By conception this is an helper for other part of the driver
377 * like the indirect buffer or semaphore, which both have their
378 * locking.
379 *
380 * Principe is simple, we keep a list of sub allocation in offset
381 * order (first entry has offset == 0, last entry has the highest
382 * offset).
383 *
384 * When allocating new object we first check if there is room at
385 * the end total_size - (last_object_offset + last_object_size) >=
386 * alloc_size. If so we allocate new object there.
387 *
388 * When there is not enough room at the end, we start waiting for
389 * each sub object until we reach object_offset+object_size >=
390 * alloc_size, this object then become the sub object we return.
391 *
392 * Alignment can't be bigger than page size.
393 *
394 * Hole are not considered for allocation to keep things simple.
395 * Assumption is that there won't be hole (all object on same
396 * alignment).
397 */
398struct radeon_sa_manager {
bfb38d35 399 wait_queue_head_t wq;
b15ba512 400 struct radeon_bo *bo;
c3b7fe8b
CK
401 struct list_head *hole;
402 struct list_head flist[RADEON_NUM_RINGS];
403 struct list_head olist;
b15ba512
JG
404 unsigned size;
405 uint64_t gpu_addr;
406 void *cpu_ptr;
407 uint32_t domain;
408};
409
410struct radeon_sa_bo;
411
412/* sub-allocation buffer */
413struct radeon_sa_bo {
c3b7fe8b
CK
414 struct list_head olist;
415 struct list_head flist;
b15ba512 416 struct radeon_sa_manager *manager;
e6661a96
CK
417 unsigned soffset;
418 unsigned eoffset;
557017a0 419 struct radeon_fence *fence;
b15ba512
JG
420};
421
771fe6b9
JG
422/*
423 * GEM objects.
424 */
425struct radeon_gem {
4c788679 426 struct mutex mutex;
771fe6b9
JG
427 struct list_head objects;
428};
429
430int radeon_gem_init(struct radeon_device *rdev);
431void radeon_gem_fini(struct radeon_device *rdev);
432int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
433 int alignment, int initial_domain,
434 bool discardable, bool kernel,
435 struct drm_gem_object **obj);
771fe6b9 436
ff72145b
DA
437int radeon_mode_dumb_create(struct drm_file *file_priv,
438 struct drm_device *dev,
439 struct drm_mode_create_dumb *args);
440int radeon_mode_dumb_mmap(struct drm_file *filp,
441 struct drm_device *dev,
442 uint32_t handle, uint64_t *offset_p);
443int radeon_mode_dumb_destroy(struct drm_file *file_priv,
444 struct drm_device *dev,
445 uint32_t handle);
771fe6b9 446
c1341e52
JG
447/*
448 * Semaphores.
449 */
c1341e52
JG
450/* everything here is constant */
451struct radeon_semaphore {
a8c05940
JG
452 struct radeon_sa_bo *sa_bo;
453 signed waiters;
c1341e52 454 uint64_t gpu_addr;
c1341e52
JG
455};
456
c1341e52
JG
457int radeon_semaphore_create(struct radeon_device *rdev,
458 struct radeon_semaphore **semaphore);
459void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
460 struct radeon_semaphore *semaphore);
461void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
462 struct radeon_semaphore *semaphore);
8f676c4c
CK
463int radeon_semaphore_sync_rings(struct radeon_device *rdev,
464 struct radeon_semaphore *semaphore,
220907d9 465 int signaler, int waiter);
c1341e52 466void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 467 struct radeon_semaphore **semaphore,
a8c05940 468 struct radeon_fence *fence);
c1341e52 469
771fe6b9
JG
470/*
471 * GART structures, functions & helpers
472 */
473struct radeon_mc;
474
a77f1718 475#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 476#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 477#define RADEON_GPU_PAGE_SHIFT 12
721604a1 478#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 479
771fe6b9
JG
480struct radeon_gart {
481 dma_addr_t table_addr;
c9a1be96
JG
482 struct radeon_bo *robj;
483 void *ptr;
771fe6b9
JG
484 unsigned num_gpu_pages;
485 unsigned num_cpu_pages;
486 unsigned table_size;
771fe6b9
JG
487 struct page **pages;
488 dma_addr_t *pages_addr;
489 bool ready;
490};
491
492int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
493void radeon_gart_table_ram_free(struct radeon_device *rdev);
494int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
495void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
496int radeon_gart_table_vram_pin(struct radeon_device *rdev);
497void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
498int radeon_gart_init(struct radeon_device *rdev);
499void radeon_gart_fini(struct radeon_device *rdev);
500void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
501 int pages);
502int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
503 int pages, struct page **pagelist,
504 dma_addr_t *dma_addr);
c9a1be96 505void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
506
507
508/*
509 * GPU MC structures, functions & helpers
510 */
511struct radeon_mc {
512 resource_size_t aper_size;
513 resource_size_t aper_base;
514 resource_size_t agp_base;
7a50f01a
DA
515 /* for some chips with <= 32MB we need to lie
516 * about vram size near mc fb location */
3ce0a23d 517 u64 mc_vram_size;
d594e46a 518 u64 visible_vram_size;
3ce0a23d
JG
519 u64 gtt_size;
520 u64 gtt_start;
521 u64 gtt_end;
3ce0a23d
JG
522 u64 vram_start;
523 u64 vram_end;
771fe6b9 524 unsigned vram_width;
3ce0a23d 525 u64 real_vram_size;
771fe6b9
JG
526 int vram_mtrr;
527 bool vram_is_ddr;
d594e46a 528 bool igp_sideport_enabled;
8d369bb1 529 u64 gtt_base_align;
9ed8b1f9 530 u64 mc_mask;
771fe6b9
JG
531};
532
06b6476d
AD
533bool radeon_combios_sideport_present(struct radeon_device *rdev);
534bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
535
536/*
537 * GPU scratch registers structures, functions & helpers
538 */
539struct radeon_scratch {
540 unsigned num_reg;
724c80e1 541 uint32_t reg_base;
771fe6b9
JG
542 bool free[32];
543 uint32_t reg[32];
544};
545
546int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
547void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
548
549
550/*
551 * IRQS.
552 */
6f34be50
AD
553
554struct radeon_unpin_work {
555 struct work_struct work;
556 struct radeon_device *rdev;
557 int crtc_id;
558 struct radeon_fence *fence;
559 struct drm_pending_vblank_event *event;
560 struct radeon_bo *old_rbo;
561 u64 new_crtc_base;
562};
563
564struct r500_irq_stat_regs {
565 u32 disp_int;
f122c610 566 u32 hdmi0_status;
6f34be50
AD
567};
568
569struct r600_irq_stat_regs {
570 u32 disp_int;
571 u32 disp_int_cont;
572 u32 disp_int_cont2;
573 u32 d1grph_int;
574 u32 d2grph_int;
f122c610
AD
575 u32 hdmi0_status;
576 u32 hdmi1_status;
6f34be50
AD
577};
578
579struct evergreen_irq_stat_regs {
580 u32 disp_int;
581 u32 disp_int_cont;
582 u32 disp_int_cont2;
583 u32 disp_int_cont3;
584 u32 disp_int_cont4;
585 u32 disp_int_cont5;
586 u32 d1grph_int;
587 u32 d2grph_int;
588 u32 d3grph_int;
589 u32 d4grph_int;
590 u32 d5grph_int;
591 u32 d6grph_int;
f122c610
AD
592 u32 afmt_status1;
593 u32 afmt_status2;
594 u32 afmt_status3;
595 u32 afmt_status4;
596 u32 afmt_status5;
597 u32 afmt_status6;
6f34be50
AD
598};
599
600union radeon_irq_stat_regs {
601 struct r500_irq_stat_regs r500;
602 struct r600_irq_stat_regs r600;
603 struct evergreen_irq_stat_regs evergreen;
604};
605
54bd5206
IH
606#define RADEON_MAX_HPD_PINS 6
607#define RADEON_MAX_CRTCS 6
f122c610 608#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 609
771fe6b9 610struct radeon_irq {
fb98257a
CK
611 bool installed;
612 spinlock_t lock;
736fc37f 613 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 614 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 615 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
616 wait_queue_head_t vblank_queue;
617 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
618 bool afmt[RADEON_MAX_AFMT_BLOCKS];
619 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
620};
621
622int radeon_irq_kms_init(struct radeon_device *rdev);
623void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
624void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
625void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
626void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
627void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
628void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
629void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
630void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
631void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
632
633/*
e32eb50d 634 * CP & rings.
771fe6b9 635 */
7465280c 636
771fe6b9 637struct radeon_ib {
68470ae7
JG
638 struct radeon_sa_bo *sa_bo;
639 uint32_t length_dw;
640 uint64_t gpu_addr;
641 uint32_t *ptr;
876dc9f3 642 int ring;
68470ae7 643 struct radeon_fence *fence;
4bf3dd92 644 struct radeon_vm *vm;
68470ae7 645 bool is_const_ib;
220907d9 646 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 647 struct radeon_semaphore *semaphore;
771fe6b9
JG
648};
649
e32eb50d 650struct radeon_ring {
4c788679 651 struct radeon_bo *ring_obj;
771fe6b9
JG
652 volatile uint32_t *ring;
653 unsigned rptr;
5596a9db
CK
654 unsigned rptr_offs;
655 unsigned rptr_reg;
45df6803 656 unsigned rptr_save_reg;
89d35807
AD
657 u64 next_rptr_gpu_addr;
658 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
659 unsigned wptr;
660 unsigned wptr_old;
5596a9db 661 unsigned wptr_reg;
771fe6b9
JG
662 unsigned ring_size;
663 unsigned ring_free_dw;
664 int count_dw;
069211e5
CK
665 unsigned long last_activity;
666 unsigned last_rptr;
771fe6b9
JG
667 uint64_t gpu_addr;
668 uint32_t align_mask;
669 uint32_t ptr_mask;
771fe6b9 670 bool ready;
78c5560a
AD
671 u32 ptr_reg_shift;
672 u32 ptr_reg_mask;
673 u32 nop;
8b25ed34 674 u32 idx;
5f0839c1
JG
675 u64 last_semaphore_signal_addr;
676 u64 last_semaphore_wait_addr;
771fe6b9
JG
677};
678
721604a1
JG
679/*
680 * VM
681 */
ee60e29f 682
fa87e62d 683/* maximum number of VMIDs */
ee60e29f
CK
684#define RADEON_NUM_VM 16
685
fa87e62d
DC
686/* defines number of bits in page table versus page directory,
687 * a page is 4KB so we have 12 bits offset, 9 bits in the page
688 * table and the remaining 19 bits are in the page directory */
689#define RADEON_VM_BLOCK_SIZE 9
690
691/* number of entries in page table */
692#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
693
721604a1
JG
694struct radeon_vm {
695 struct list_head list;
696 struct list_head va;
ee60e29f 697 unsigned id;
90a51a32
CK
698
699 /* contains the page directory */
700 struct radeon_sa_bo *page_directory;
701 uint64_t pd_gpu_addr;
702
703 /* array of page tables, one for each page directory entry */
704 struct radeon_sa_bo **page_tables;
705
721604a1
JG
706 struct mutex mutex;
707 /* last fence for cs using this vm */
708 struct radeon_fence *fence;
9b40e5d8
CK
709 /* last flush or NULL if we still need to flush */
710 struct radeon_fence *last_flush;
721604a1
JG
711};
712
721604a1 713struct radeon_vm_manager {
36ff39c4 714 struct mutex lock;
721604a1 715 struct list_head lru_vm;
ee60e29f 716 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
717 struct radeon_sa_manager sa_manager;
718 uint32_t max_pfn;
721604a1
JG
719 /* number of VMIDs */
720 unsigned nvm;
721 /* vram base address for page table entry */
722 u64 vram_base_offset;
67e915e4
AD
723 /* is vm enabled? */
724 bool enabled;
721604a1
JG
725};
726
727/*
728 * file private structure
729 */
730struct radeon_fpriv {
731 struct radeon_vm vm;
732};
733
d8f60cfc
AD
734/*
735 * R6xx+ IH ring
736 */
737struct r600_ih {
4c788679 738 struct radeon_bo *ring_obj;
d8f60cfc
AD
739 volatile uint32_t *ring;
740 unsigned rptr;
d8f60cfc
AD
741 unsigned ring_size;
742 uint64_t gpu_addr;
d8f60cfc 743 uint32_t ptr_mask;
c20dc369 744 atomic_t lock;
d8f60cfc
AD
745 bool enabled;
746};
747
8eec9d6f
IH
748struct r600_blit_cp_primitives {
749 void (*set_render_target)(struct radeon_device *rdev, int format,
750 int w, int h, u64 gpu_addr);
751 void (*cp_set_surface_sync)(struct radeon_device *rdev,
752 u32 sync_type, u32 size,
753 u64 mc_addr);
754 void (*set_shaders)(struct radeon_device *rdev);
755 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
756 void (*set_tex_resource)(struct radeon_device *rdev,
757 int format, int w, int h, int pitch,
9bb7703c 758 u64 gpu_addr, u32 size);
8eec9d6f
IH
759 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
760 int x2, int y2);
761 void (*draw_auto)(struct radeon_device *rdev);
762 void (*set_default_state)(struct radeon_device *rdev);
763};
764
3ce0a23d 765struct r600_blit {
4c788679 766 struct radeon_bo *shader_obj;
8eec9d6f
IH
767 struct r600_blit_cp_primitives primitives;
768 int max_dim;
769 int ring_size_common;
770 int ring_size_per_loop;
3ce0a23d
JG
771 u64 shader_gpu_addr;
772 u32 vs_offset, ps_offset;
773 u32 state_offset;
774 u32 state_len;
3ce0a23d
JG
775};
776
347e7592
AD
777/*
778 * SI RLC stuff
779 */
780struct si_rlc {
781 /* for power gating */
782 struct radeon_bo *save_restore_obj;
783 uint64_t save_restore_gpu_addr;
784 /* for clear state */
785 struct radeon_bo *clear_state_obj;
786 uint64_t clear_state_gpu_addr;
787};
788
69e130a6 789int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
790 struct radeon_ib *ib, struct radeon_vm *vm,
791 unsigned size);
f2e39221 792void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
43f1214a 793void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
4ef72566
CK
794int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
795 struct radeon_ib *const_ib);
771fe6b9
JG
796int radeon_ib_pool_init(struct radeon_device *rdev);
797void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 798int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 799/* Ring access between begin & end cannot sleep */
89d35807
AD
800bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
801 struct radeon_ring *ring);
e32eb50d
CK
802void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
803int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
804int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
805void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
806void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 807void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
808void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
809int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 810void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
811void radeon_ring_lockup_update(struct radeon_ring *ring);
812bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
813unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
814 uint32_t **data);
815int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
816 unsigned size, uint32_t *data);
e32eb50d 817int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
818 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
819 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 820void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
821
822
4d75658b
AD
823/* r600 async dma */
824void r600_dma_stop(struct radeon_device *rdev);
825int r600_dma_resume(struct radeon_device *rdev);
826void r600_dma_fini(struct radeon_device *rdev);
827
8c5fd7ef
AD
828void cayman_dma_stop(struct radeon_device *rdev);
829int cayman_dma_resume(struct radeon_device *rdev);
830void cayman_dma_fini(struct radeon_device *rdev);
831
771fe6b9
JG
832/*
833 * CS.
834 */
835struct radeon_cs_reloc {
836 struct drm_gem_object *gobj;
4c788679
JG
837 struct radeon_bo *robj;
838 struct radeon_bo_list lobj;
771fe6b9
JG
839 uint32_t handle;
840 uint32_t flags;
841};
842
843struct radeon_cs_chunk {
844 uint32_t chunk_id;
845 uint32_t length_dw;
721604a1
JG
846 int kpage_idx[2];
847 uint32_t *kpage[2];
771fe6b9 848 uint32_t *kdata;
721604a1
JG
849 void __user *user_ptr;
850 int last_copied_page;
851 int last_page_index;
771fe6b9
JG
852};
853
854struct radeon_cs_parser {
c8c15ff1 855 struct device *dev;
771fe6b9
JG
856 struct radeon_device *rdev;
857 struct drm_file *filp;
858 /* chunks */
859 unsigned nchunks;
860 struct radeon_cs_chunk *chunks;
861 uint64_t *chunks_array;
862 /* IB */
863 unsigned idx;
864 /* relocations */
865 unsigned nrelocs;
866 struct radeon_cs_reloc *relocs;
867 struct radeon_cs_reloc **relocs_ptr;
868 struct list_head validated;
cf4ccd01 869 unsigned dma_reloc_idx;
771fe6b9
JG
870 /* indices of various chunks */
871 int chunk_ib_idx;
872 int chunk_relocs_idx;
721604a1 873 int chunk_flags_idx;
dfcf5f36 874 int chunk_const_ib_idx;
f2e39221
JG
875 struct radeon_ib ib;
876 struct radeon_ib const_ib;
771fe6b9 877 void *track;
3ce0a23d 878 unsigned family;
e70f224c 879 int parser_error;
721604a1
JG
880 u32 cs_flags;
881 u32 ring;
882 s32 priority;
771fe6b9
JG
883};
884
513bcb46 885extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 886extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 887
771fe6b9
JG
888struct radeon_cs_packet {
889 unsigned idx;
890 unsigned type;
891 unsigned reg;
892 unsigned opcode;
893 int count;
894 unsigned one_reg_wr;
895};
896
897typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
898 struct radeon_cs_packet *pkt,
899 unsigned idx, unsigned reg);
900typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
901 struct radeon_cs_packet *pkt);
902
903
904/*
905 * AGP
906 */
907int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 908void radeon_agp_resume(struct radeon_device *rdev);
10b06122 909void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
910void radeon_agp_fini(struct radeon_device *rdev);
911
912
913/*
914 * Writeback
915 */
916struct radeon_wb {
4c788679 917 struct radeon_bo *wb_obj;
771fe6b9
JG
918 volatile uint32_t *wb;
919 uint64_t gpu_addr;
724c80e1 920 bool enabled;
d0f8a854 921 bool use_event;
771fe6b9
JG
922};
923
724c80e1 924#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 925#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 926#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
927#define RADEON_WB_CP1_RPTR_OFFSET 1280
928#define RADEON_WB_CP2_RPTR_OFFSET 1536
4d75658b 929#define R600_WB_DMA_RPTR_OFFSET 1792
724c80e1 930#define R600_WB_IH_WPTR_OFFSET 2048
f60cbd11 931#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
f2ba57b5 932#define R600_WB_UVD_RPTR_OFFSET 2560
d0f8a854 933#define R600_WB_EVENT_OFFSET 3072
724c80e1 934
c93bb85b
JG
935/**
936 * struct radeon_pm - power management datas
937 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
938 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
939 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
940 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
941 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
942 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
943 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
944 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
945 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 946 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
947 * @needed_bandwidth: current bandwidth needs
948 *
949 * It keeps track of various data needed to take powermanagement decision.
25985edc 950 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
951 * Equation between gpu/memory clock and available bandwidth is hw dependent
952 * (type of memory, bus size, efficiency, ...)
953 */
ce8f5370
AD
954
955enum radeon_pm_method {
956 PM_METHOD_PROFILE,
957 PM_METHOD_DYNPM,
958};
959
960enum radeon_dynpm_state {
961 DYNPM_STATE_DISABLED,
962 DYNPM_STATE_MINIMUM,
963 DYNPM_STATE_PAUSED,
3f53eb6f
RW
964 DYNPM_STATE_ACTIVE,
965 DYNPM_STATE_SUSPENDED,
c913e23a 966};
ce8f5370
AD
967enum radeon_dynpm_action {
968 DYNPM_ACTION_NONE,
969 DYNPM_ACTION_MINIMUM,
970 DYNPM_ACTION_DOWNCLOCK,
971 DYNPM_ACTION_UPCLOCK,
972 DYNPM_ACTION_DEFAULT
c913e23a 973};
56278a8e
AD
974
975enum radeon_voltage_type {
976 VOLTAGE_NONE = 0,
977 VOLTAGE_GPIO,
978 VOLTAGE_VDDC,
979 VOLTAGE_SW
980};
981
0ec0e74f
AD
982enum radeon_pm_state_type {
983 POWER_STATE_TYPE_DEFAULT,
984 POWER_STATE_TYPE_POWERSAVE,
985 POWER_STATE_TYPE_BATTERY,
986 POWER_STATE_TYPE_BALANCED,
987 POWER_STATE_TYPE_PERFORMANCE,
988};
989
ce8f5370
AD
990enum radeon_pm_profile_type {
991 PM_PROFILE_DEFAULT,
992 PM_PROFILE_AUTO,
993 PM_PROFILE_LOW,
c9e75b21 994 PM_PROFILE_MID,
ce8f5370
AD
995 PM_PROFILE_HIGH,
996};
997
998#define PM_PROFILE_DEFAULT_IDX 0
999#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
1000#define PM_PROFILE_MID_SH_IDX 2
1001#define PM_PROFILE_HIGH_SH_IDX 3
1002#define PM_PROFILE_LOW_MH_IDX 4
1003#define PM_PROFILE_MID_MH_IDX 5
1004#define PM_PROFILE_HIGH_MH_IDX 6
1005#define PM_PROFILE_MAX 7
ce8f5370
AD
1006
1007struct radeon_pm_profile {
1008 int dpms_off_ps_idx;
1009 int dpms_on_ps_idx;
1010 int dpms_off_cm_idx;
1011 int dpms_on_cm_idx;
516d0e46
AD
1012};
1013
21a8122a
AD
1014enum radeon_int_thermal_type {
1015 THERMAL_TYPE_NONE,
1016 THERMAL_TYPE_RV6XX,
1017 THERMAL_TYPE_RV770,
1018 THERMAL_TYPE_EVERGREEN,
e33df25f 1019 THERMAL_TYPE_SUMO,
4fddba1f 1020 THERMAL_TYPE_NI,
14607d08 1021 THERMAL_TYPE_SI,
21a8122a
AD
1022};
1023
56278a8e
AD
1024struct radeon_voltage {
1025 enum radeon_voltage_type type;
1026 /* gpio voltage */
1027 struct radeon_gpio_rec gpio;
1028 u32 delay; /* delay in usec from voltage drop to sclk change */
1029 bool active_high; /* voltage drop is active when bit is high */
1030 /* VDDC voltage */
1031 u8 vddc_id; /* index into vddc voltage table */
1032 u8 vddci_id; /* index into vddci voltage table */
1033 bool vddci_enabled;
1034 /* r6xx+ sw */
2feea49a
AD
1035 u16 voltage;
1036 /* evergreen+ vddci */
1037 u16 vddci;
56278a8e
AD
1038};
1039
d7311171
AD
1040/* clock mode flags */
1041#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1042
56278a8e
AD
1043struct radeon_pm_clock_info {
1044 /* memory clock */
1045 u32 mclk;
1046 /* engine clock */
1047 u32 sclk;
1048 /* voltage info */
1049 struct radeon_voltage voltage;
d7311171 1050 /* standardized clock flags */
56278a8e
AD
1051 u32 flags;
1052};
1053
a48b9b4e 1054/* state flags */
d7311171 1055#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1056
56278a8e 1057struct radeon_power_state {
0ec0e74f 1058 enum radeon_pm_state_type type;
8f3f1c9a 1059 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1060 /* number of valid clock modes in this power state */
1061 int num_clock_modes;
56278a8e 1062 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1063 /* standardized state flags */
1064 u32 flags;
79daedc9
AD
1065 u32 misc; /* vbios specific flags */
1066 u32 misc2; /* vbios specific flags */
1067 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1068};
1069
27459324
RM
1070/*
1071 * Some modes are overclocked by very low value, accept them
1072 */
1073#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1074
c93bb85b 1075struct radeon_pm {
c913e23a 1076 struct mutex mutex;
db7fce39
CK
1077 /* write locked while reprogramming mclk */
1078 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1079 u32 active_crtcs;
1080 int active_crtc_count;
c913e23a 1081 int req_vblank;
839461d3 1082 bool vblank_sync;
c93bb85b
JG
1083 fixed20_12 max_bandwidth;
1084 fixed20_12 igp_sideport_mclk;
1085 fixed20_12 igp_system_mclk;
1086 fixed20_12 igp_ht_link_clk;
1087 fixed20_12 igp_ht_link_width;
1088 fixed20_12 k8_bandwidth;
1089 fixed20_12 sideport_bandwidth;
1090 fixed20_12 ht_bandwidth;
1091 fixed20_12 core_bandwidth;
1092 fixed20_12 sclk;
f47299c5 1093 fixed20_12 mclk;
c93bb85b 1094 fixed20_12 needed_bandwidth;
0975b162 1095 struct radeon_power_state *power_state;
56278a8e
AD
1096 /* number of valid power states */
1097 int num_power_states;
a48b9b4e
AD
1098 int current_power_state_index;
1099 int current_clock_mode_index;
1100 int requested_power_state_index;
1101 int requested_clock_mode_index;
1102 int default_power_state_index;
1103 u32 current_sclk;
1104 u32 current_mclk;
2feea49a
AD
1105 u16 current_vddc;
1106 u16 current_vddci;
9ace9f7b
AD
1107 u32 default_sclk;
1108 u32 default_mclk;
2feea49a
AD
1109 u16 default_vddc;
1110 u16 default_vddci;
29fb52ca 1111 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1112 /* selected pm method */
1113 enum radeon_pm_method pm_method;
1114 /* dynpm power management */
1115 struct delayed_work dynpm_idle_work;
1116 enum radeon_dynpm_state dynpm_state;
1117 enum radeon_dynpm_action dynpm_planned_action;
1118 unsigned long dynpm_action_timeout;
1119 bool dynpm_can_upclock;
1120 bool dynpm_can_downclock;
1121 /* profile-based power management */
1122 enum radeon_pm_profile_type profile;
1123 int profile_index;
1124 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1125 /* internal thermal controller on rv6xx+ */
1126 enum radeon_int_thermal_type int_thermal_type;
1127 struct device *int_hwmon_dev;
c93bb85b
JG
1128};
1129
a4c9e2ee
AD
1130int radeon_pm_get_type_index(struct radeon_device *rdev,
1131 enum radeon_pm_state_type ps_type,
1132 int instance);
f2ba57b5
CK
1133/*
1134 * UVD
1135 */
1136#define RADEON_MAX_UVD_HANDLES 10
1137#define RADEON_UVD_STACK_SIZE (1024*1024)
1138#define RADEON_UVD_HEAP_SIZE (1024*1024)
1139
1140struct radeon_uvd {
1141 struct radeon_bo *vcpu_bo;
1142 void *cpu_addr;
1143 uint64_t gpu_addr;
1144 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1145 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
55b51c88 1146 struct delayed_work idle_work;
f2ba57b5
CK
1147};
1148
1149int radeon_uvd_init(struct radeon_device *rdev);
1150void radeon_uvd_fini(struct radeon_device *rdev);
1151int radeon_uvd_suspend(struct radeon_device *rdev);
1152int radeon_uvd_resume(struct radeon_device *rdev);
1153int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1154 uint32_t handle, struct radeon_fence **fence);
1155int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1156 uint32_t handle, struct radeon_fence **fence);
1157void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1158void radeon_uvd_free_handles(struct radeon_device *rdev,
1159 struct drm_file *filp);
1160int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
55b51c88 1161void radeon_uvd_note_usage(struct radeon_device *rdev);
771fe6b9 1162
a92553ab 1163struct r600_audio {
a92553ab
RM
1164 int channels;
1165 int rate;
1166 int bits_per_sample;
1167 u8 status_bits;
1168 u8 category_code;
1169};
1170
771fe6b9
JG
1171/*
1172 * Benchmarking
1173 */
638dd7db 1174void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1175
1176
ecc0b326
MD
1177/*
1178 * Testing
1179 */
1180void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1181void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1182 struct radeon_ring *cpA,
1183 struct radeon_ring *cpB);
60a7e396 1184void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1185
1186
771fe6b9
JG
1187/*
1188 * Debugfs
1189 */
4d8bf9ae
CK
1190struct radeon_debugfs {
1191 struct drm_info_list *files;
1192 unsigned num_files;
1193};
1194
771fe6b9
JG
1195int radeon_debugfs_add_files(struct radeon_device *rdev,
1196 struct drm_info_list *files,
1197 unsigned nfiles);
1198int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1199
1200
1201/*
1202 * ASIC specific functions.
1203 */
1204struct radeon_asic {
068a117c 1205 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1206 void (*fini)(struct radeon_device *rdev);
1207 int (*resume)(struct radeon_device *rdev);
1208 int (*suspend)(struct radeon_device *rdev);
28d52043 1209 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1210 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1211 /* ioctl hw specific callback. Some hw might want to perform special
1212 * operation on specific ioctl. For instance on wait idle some hw
1213 * might want to perform and HDP flush through MMIO as it seems that
1214 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1215 * through ring.
1216 */
1217 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1218 /* check if 3D engine is idle */
1219 bool (*gui_idle)(struct radeon_device *rdev);
1220 /* wait for mc_idle */
1221 int (*mc_wait_for_idle)(struct radeon_device *rdev);
454d2e2a
AD
1222 /* get the reference clock */
1223 u32 (*get_xclk)(struct radeon_device *rdev);
d0418894
AD
1224 /* get the gpu clock counter */
1225 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
54e88e06 1226 /* gart */
c5b3b850
AD
1227 struct {
1228 void (*tlb_flush)(struct radeon_device *rdev);
1229 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1230 } gart;
05b07147
CK
1231 struct {
1232 int (*init)(struct radeon_device *rdev);
1233 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1234
1235 u32 pt_ring_index;
43f1214a
AD
1236 void (*set_page)(struct radeon_device *rdev,
1237 struct radeon_ib *ib,
1238 uint64_t pe,
dce34bfd
CK
1239 uint64_t addr, unsigned count,
1240 uint32_t incr, uint32_t flags);
05b07147 1241 } vm;
54e88e06 1242 /* ring specific callbacks */
4c87bc26
CK
1243 struct {
1244 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1245 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1246 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1247 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1248 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1249 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1250 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1251 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1252 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1253 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
498522b4 1254 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
4c87bc26 1255 } ring[RADEON_NUM_RINGS];
54e88e06 1256 /* irqs */
b35ea4ab
AD
1257 struct {
1258 int (*set)(struct radeon_device *rdev);
1259 int (*process)(struct radeon_device *rdev);
1260 } irq;
54e88e06 1261 /* displays */
c79a49ca
AD
1262 struct {
1263 /* display watermarks */
1264 void (*bandwidth_update)(struct radeon_device *rdev);
1265 /* get frame count */
1266 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1267 /* wait for vblank */
1268 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1269 /* set backlight level */
1270 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1271 /* get backlight level */
1272 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
a973bea1
AD
1273 /* audio callbacks */
1274 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1275 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
c79a49ca 1276 } display;
54e88e06 1277 /* copy functions for bo handling */
27cd7769
AD
1278 struct {
1279 int (*blit)(struct radeon_device *rdev,
1280 uint64_t src_offset,
1281 uint64_t dst_offset,
1282 unsigned num_gpu_pages,
876dc9f3 1283 struct radeon_fence **fence);
27cd7769
AD
1284 u32 blit_ring_index;
1285 int (*dma)(struct radeon_device *rdev,
1286 uint64_t src_offset,
1287 uint64_t dst_offset,
1288 unsigned num_gpu_pages,
876dc9f3 1289 struct radeon_fence **fence);
27cd7769
AD
1290 u32 dma_ring_index;
1291 /* method used for bo copy */
1292 int (*copy)(struct radeon_device *rdev,
1293 uint64_t src_offset,
1294 uint64_t dst_offset,
1295 unsigned num_gpu_pages,
876dc9f3 1296 struct radeon_fence **fence);
27cd7769
AD
1297 /* ring used for bo copies */
1298 u32 copy_ring_index;
1299 } copy;
54e88e06 1300 /* surfaces */
9e6f3d02
AD
1301 struct {
1302 int (*set_reg)(struct radeon_device *rdev, int reg,
1303 uint32_t tiling_flags, uint32_t pitch,
1304 uint32_t offset, uint32_t obj_size);
1305 void (*clear_reg)(struct radeon_device *rdev, int reg);
1306 } surface;
54e88e06 1307 /* hotplug detect */
901ea57d
AD
1308 struct {
1309 void (*init)(struct radeon_device *rdev);
1310 void (*fini)(struct radeon_device *rdev);
1311 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1312 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1313 } hpd;
ce8f5370 1314 /* power management */
a02fa397
AD
1315 struct {
1316 void (*misc)(struct radeon_device *rdev);
1317 void (*prepare)(struct radeon_device *rdev);
1318 void (*finish)(struct radeon_device *rdev);
1319 void (*init_profile)(struct radeon_device *rdev);
1320 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1321 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1322 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1323 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1324 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1325 int (*get_pcie_lanes)(struct radeon_device *rdev);
1326 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1327 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
73afc70d 1328 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
a02fa397 1329 } pm;
6f34be50 1330 /* pageflipping */
0f9e006c
AD
1331 struct {
1332 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1333 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1334 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1335 } pflip;
771fe6b9
JG
1336};
1337
21f9a437
JG
1338/*
1339 * Asic structures
1340 */
551ebd83 1341struct r100_asic {
225758d8
JG
1342 const unsigned *reg_safe_bm;
1343 unsigned reg_safe_bm_size;
1344 u32 hdp_cntl;
551ebd83
DA
1345};
1346
21f9a437 1347struct r300_asic {
225758d8
JG
1348 const unsigned *reg_safe_bm;
1349 unsigned reg_safe_bm_size;
1350 u32 resync_scratch;
1351 u32 hdp_cntl;
21f9a437
JG
1352};
1353
1354struct r600_asic {
225758d8
JG
1355 unsigned max_pipes;
1356 unsigned max_tile_pipes;
1357 unsigned max_simds;
1358 unsigned max_backends;
1359 unsigned max_gprs;
1360 unsigned max_threads;
1361 unsigned max_stack_entries;
1362 unsigned max_hw_contexts;
1363 unsigned max_gs_threads;
1364 unsigned sx_max_export_size;
1365 unsigned sx_max_export_pos_size;
1366 unsigned sx_max_export_smx_size;
1367 unsigned sq_num_cf_insts;
1368 unsigned tiling_nbanks;
1369 unsigned tiling_npipes;
1370 unsigned tiling_group_size;
e7aeeba6 1371 unsigned tile_config;
e55b9422 1372 unsigned backend_map;
21f9a437
JG
1373};
1374
1375struct rv770_asic {
225758d8
JG
1376 unsigned max_pipes;
1377 unsigned max_tile_pipes;
1378 unsigned max_simds;
1379 unsigned max_backends;
1380 unsigned max_gprs;
1381 unsigned max_threads;
1382 unsigned max_stack_entries;
1383 unsigned max_hw_contexts;
1384 unsigned max_gs_threads;
1385 unsigned sx_max_export_size;
1386 unsigned sx_max_export_pos_size;
1387 unsigned sx_max_export_smx_size;
1388 unsigned sq_num_cf_insts;
1389 unsigned sx_num_of_sets;
1390 unsigned sc_prim_fifo_size;
1391 unsigned sc_hiz_tile_fifo_size;
1392 unsigned sc_earlyz_tile_fifo_fize;
1393 unsigned tiling_nbanks;
1394 unsigned tiling_npipes;
1395 unsigned tiling_group_size;
e7aeeba6 1396 unsigned tile_config;
e55b9422 1397 unsigned backend_map;
21f9a437
JG
1398};
1399
32fcdbf4
AD
1400struct evergreen_asic {
1401 unsigned num_ses;
1402 unsigned max_pipes;
1403 unsigned max_tile_pipes;
1404 unsigned max_simds;
1405 unsigned max_backends;
1406 unsigned max_gprs;
1407 unsigned max_threads;
1408 unsigned max_stack_entries;
1409 unsigned max_hw_contexts;
1410 unsigned max_gs_threads;
1411 unsigned sx_max_export_size;
1412 unsigned sx_max_export_pos_size;
1413 unsigned sx_max_export_smx_size;
1414 unsigned sq_num_cf_insts;
1415 unsigned sx_num_of_sets;
1416 unsigned sc_prim_fifo_size;
1417 unsigned sc_hiz_tile_fifo_size;
1418 unsigned sc_earlyz_tile_fifo_size;
1419 unsigned tiling_nbanks;
1420 unsigned tiling_npipes;
1421 unsigned tiling_group_size;
e7aeeba6 1422 unsigned tile_config;
e55b9422 1423 unsigned backend_map;
32fcdbf4
AD
1424};
1425
fecf1d07
AD
1426struct cayman_asic {
1427 unsigned max_shader_engines;
1428 unsigned max_pipes_per_simd;
1429 unsigned max_tile_pipes;
1430 unsigned max_simds_per_se;
1431 unsigned max_backends_per_se;
1432 unsigned max_texture_channel_caches;
1433 unsigned max_gprs;
1434 unsigned max_threads;
1435 unsigned max_gs_threads;
1436 unsigned max_stack_entries;
1437 unsigned sx_num_of_sets;
1438 unsigned sx_max_export_size;
1439 unsigned sx_max_export_pos_size;
1440 unsigned sx_max_export_smx_size;
1441 unsigned max_hw_contexts;
1442 unsigned sq_num_cf_insts;
1443 unsigned sc_prim_fifo_size;
1444 unsigned sc_hiz_tile_fifo_size;
1445 unsigned sc_earlyz_tile_fifo_size;
1446
1447 unsigned num_shader_engines;
1448 unsigned num_shader_pipes_per_simd;
1449 unsigned num_tile_pipes;
1450 unsigned num_simds_per_se;
1451 unsigned num_backends_per_se;
1452 unsigned backend_disable_mask_per_asic;
1453 unsigned backend_map;
1454 unsigned num_texture_channel_caches;
1455 unsigned mem_max_burst_length_bytes;
1456 unsigned mem_row_size_in_kb;
1457 unsigned shader_engine_tile_size;
1458 unsigned num_gpus;
1459 unsigned multi_gpu_tile_size;
1460
1461 unsigned tile_config;
fecf1d07
AD
1462};
1463
0a96d72b
AD
1464struct si_asic {
1465 unsigned max_shader_engines;
0a96d72b 1466 unsigned max_tile_pipes;
1a8ca750
AD
1467 unsigned max_cu_per_sh;
1468 unsigned max_sh_per_se;
0a96d72b
AD
1469 unsigned max_backends_per_se;
1470 unsigned max_texture_channel_caches;
1471 unsigned max_gprs;
1472 unsigned max_gs_threads;
1473 unsigned max_hw_contexts;
1474 unsigned sc_prim_fifo_size_frontend;
1475 unsigned sc_prim_fifo_size_backend;
1476 unsigned sc_hiz_tile_fifo_size;
1477 unsigned sc_earlyz_tile_fifo_size;
1478
0a96d72b
AD
1479 unsigned num_tile_pipes;
1480 unsigned num_backends_per_se;
1481 unsigned backend_disable_mask_per_asic;
1482 unsigned backend_map;
1483 unsigned num_texture_channel_caches;
1484 unsigned mem_max_burst_length_bytes;
1485 unsigned mem_row_size_in_kb;
1486 unsigned shader_engine_tile_size;
1487 unsigned num_gpus;
1488 unsigned multi_gpu_tile_size;
1489
1490 unsigned tile_config;
64d7b8be 1491 uint32_t tile_mode_array[32];
0a96d72b
AD
1492};
1493
068a117c
JG
1494union radeon_asic_config {
1495 struct r300_asic r300;
551ebd83 1496 struct r100_asic r100;
3ce0a23d
JG
1497 struct r600_asic r600;
1498 struct rv770_asic rv770;
32fcdbf4 1499 struct evergreen_asic evergreen;
fecf1d07 1500 struct cayman_asic cayman;
0a96d72b 1501 struct si_asic si;
068a117c
JG
1502};
1503
0a10c851
DV
1504/*
1505 * asic initizalization from radeon_asic.c
1506 */
1507void radeon_agp_disable(struct radeon_device *rdev);
1508int radeon_asic_init(struct radeon_device *rdev);
1509
771fe6b9
JG
1510
1511/*
1512 * IOCTL.
1513 */
1514int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1515 struct drm_file *filp);
1516int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1517 struct drm_file *filp);
1518int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1519 struct drm_file *file_priv);
1520int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1521 struct drm_file *file_priv);
1522int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1523 struct drm_file *file_priv);
1524int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1525 struct drm_file *file_priv);
1526int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *filp);
1528int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *filp);
1530int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1531 struct drm_file *filp);
1532int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *filp);
721604a1
JG
1534int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1535 struct drm_file *filp);
771fe6b9 1536int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1537int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *filp);
1539int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1540 struct drm_file *filp);
771fe6b9 1541
16cdf04d
AD
1542/* VRAM scratch page for HDP bug, default vram page */
1543struct r600_vram_scratch {
87cbf8f2
AD
1544 struct radeon_bo *robj;
1545 volatile uint32_t *ptr;
16cdf04d 1546 u64 gpu_addr;
87cbf8f2 1547};
771fe6b9 1548
fd64ca8a
LT
1549/*
1550 * ACPI
1551 */
1552struct radeon_atif_notification_cfg {
1553 bool enabled;
1554 int command_code;
1555};
1556
1557struct radeon_atif_notifications {
1558 bool display_switch;
1559 bool expansion_mode_change;
1560 bool thermal_state;
1561 bool forced_power_state;
1562 bool system_power_state;
1563 bool display_conf_change;
1564 bool px_gfx_switch;
1565 bool brightness_change;
1566 bool dgpu_display_event;
1567};
1568
1569struct radeon_atif_functions {
1570 bool system_params;
1571 bool sbios_requests;
1572 bool select_active_disp;
1573 bool lid_state;
1574 bool get_tv_standard;
1575 bool set_tv_standard;
1576 bool get_panel_expansion_mode;
1577 bool set_panel_expansion_mode;
1578 bool temperature_change;
1579 bool graphics_device_types;
1580};
1581
1582struct radeon_atif {
1583 struct radeon_atif_notifications notifications;
1584 struct radeon_atif_functions functions;
1585 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1586 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1587};
7a1619b9 1588
e3a15920
AD
1589struct radeon_atcs_functions {
1590 bool get_ext_state;
1591 bool pcie_perf_req;
1592 bool pcie_dev_rdy;
1593 bool pcie_bus_width;
1594};
1595
1596struct radeon_atcs {
1597 struct radeon_atcs_functions functions;
1598};
1599
771fe6b9
JG
1600/*
1601 * Core structure, functions and helpers.
1602 */
1603typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1604typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1605
1606struct radeon_device {
9f022ddf 1607 struct device *dev;
771fe6b9
JG
1608 struct drm_device *ddev;
1609 struct pci_dev *pdev;
dee53e7f 1610 struct rw_semaphore exclusive_lock;
771fe6b9 1611 /* ASIC */
068a117c 1612 union radeon_asic_config config;
771fe6b9
JG
1613 enum radeon_family family;
1614 unsigned long flags;
1615 int usec_timeout;
1616 enum radeon_pll_errata pll_errata;
1617 int num_gb_pipes;
f779b3e5 1618 int num_z_pipes;
771fe6b9
JG
1619 int disp_priority;
1620 /* BIOS */
1621 uint8_t *bios;
1622 bool is_atom_bios;
1623 uint16_t bios_header_start;
4c788679 1624 struct radeon_bo *stollen_vga_memory;
771fe6b9 1625 /* Register mmio */
4c9bc75c
DA
1626 resource_size_t rmmio_base;
1627 resource_size_t rmmio_size;
2c385151
DV
1628 /* protects concurrent MM_INDEX/DATA based register access */
1629 spinlock_t mmio_idx_lock;
a0533fbf 1630 void __iomem *rmmio;
771fe6b9
JG
1631 radeon_rreg_t mc_rreg;
1632 radeon_wreg_t mc_wreg;
1633 radeon_rreg_t pll_rreg;
1634 radeon_wreg_t pll_wreg;
de1b2898 1635 uint32_t pcie_reg_mask;
771fe6b9
JG
1636 radeon_rreg_t pciep_rreg;
1637 radeon_wreg_t pciep_wreg;
351a52a2
AD
1638 /* io port */
1639 void __iomem *rio_mem;
1640 resource_size_t rio_mem_size;
771fe6b9
JG
1641 struct radeon_clock clock;
1642 struct radeon_mc mc;
1643 struct radeon_gart gart;
1644 struct radeon_mode_info mode_info;
1645 struct radeon_scratch scratch;
1646 struct radeon_mman mman;
7465280c 1647 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1648 wait_queue_head_t fence_queue;
d6999bc7 1649 struct mutex ring_lock;
e32eb50d 1650 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1651 bool ib_pool_ready;
1652 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1653 struct radeon_irq irq;
1654 struct radeon_asic *asic;
1655 struct radeon_gem gem;
c93bb85b 1656 struct radeon_pm pm;
f2ba57b5 1657 struct radeon_uvd uvd;
f657c2a7 1658 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1659 struct radeon_wb wb;
3ce0a23d 1660 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1661 bool shutdown;
1662 bool suspend;
ad49f501 1663 bool need_dma32;
733289c2 1664 bool accel_working;
a0a53aa8 1665 bool fastfb_working; /* IGP feature*/
e024e110 1666 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1667 const struct firmware *me_fw; /* all family ME firmware */
1668 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1669 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1670 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1671 const struct firmware *ce_fw; /* SI CE firmware */
f2ba57b5 1672 const struct firmware *uvd_fw; /* UVD firmware */
3ce0a23d 1673 struct r600_blit r600_blit;
16cdf04d 1674 struct r600_vram_scratch vram_scratch;
3e5cb98d 1675 int msi_enabled; /* msi enabled */
d8f60cfc 1676 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1677 struct si_rlc rlc;
d4877cf2 1678 struct work_struct hotplug_work;
f122c610 1679 struct work_struct audio_work;
18917b60 1680 int num_crtc; /* number of crtcs */
40bacf16 1681 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1682 bool audio_enabled;
1683 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1684 struct notifier_block acpi_nb;
9eba4a93 1685 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1686 struct drm_file *hyperz_filp;
9eba4a93 1687 struct drm_file *cmask_filp;
f376b94f
AD
1688 /* i2c buses */
1689 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1690 /* debugfs */
1691 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1692 unsigned debugfs_count;
721604a1
JG
1693 /* virtual memory */
1694 struct radeon_vm_manager vm_manager;
6759a0a7 1695 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1696 /* ACPI interface */
1697 struct radeon_atif atif;
e3a15920 1698 struct radeon_atcs atcs;
771fe6b9
JG
1699};
1700
1701int radeon_device_init(struct radeon_device *rdev,
1702 struct drm_device *ddev,
1703 struct pci_dev *pdev,
1704 uint32_t flags);
1705void radeon_device_fini(struct radeon_device *rdev);
1706int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1707
2ef9bdfe
DV
1708uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1709 bool always_indirect);
1710void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1711 bool always_indirect);
6fcbef7a
AK
1712u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1713void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1714
4c788679
JG
1715/*
1716 * Cast helper
1717 */
1718#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1719
1720/*
1721 * Registers read & write functions.
1722 */
a0533fbf
BH
1723#define RREG8(reg) readb((rdev->rmmio) + (reg))
1724#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1725#define RREG16(reg) readw((rdev->rmmio) + (reg))
1726#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2ef9bdfe
DV
1727#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1728#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1729#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1730#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1731#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
771fe6b9
JG
1732#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1733#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1734#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1735#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1736#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1737#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1738#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1739#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
492d2b61
AD
1740#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1741#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1742#define WREG32_P(reg, val, mask) \
1743 do { \
1744 uint32_t tmp_ = RREG32(reg); \
1745 tmp_ &= (mask); \
1746 tmp_ |= ((val) & ~(mask)); \
1747 WREG32(reg, tmp_); \
1748 } while (0)
d5169fc4
RM
1749#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1750#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
771fe6b9
JG
1751#define WREG32_PLL_P(reg, val, mask) \
1752 do { \
1753 uint32_t tmp_ = RREG32_PLL(reg); \
1754 tmp_ &= (mask); \
1755 tmp_ |= ((val) & ~(mask)); \
1756 WREG32_PLL(reg, tmp_); \
1757 } while (0)
2ef9bdfe 1758#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
351a52a2
AD
1759#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1760#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1761
de1b2898
DA
1762/*
1763 * Indirect registers accessor
1764 */
1765static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1766{
1767 uint32_t r;
1768
1769 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1770 r = RREG32(RADEON_PCIE_DATA);
1771 return r;
1772}
1773
1774static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1775{
1776 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1777 WREG32(RADEON_PCIE_DATA, (v));
1778}
1779
771fe6b9
JG
1780void r100_pll_errata_after_index(struct radeon_device *rdev);
1781
1782
1783/*
1784 * ASICs helpers.
1785 */
b995e433
DA
1786#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1787 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1788#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1789 (rdev->family == CHIP_RV200) || \
1790 (rdev->family == CHIP_RS100) || \
1791 (rdev->family == CHIP_RS200) || \
1792 (rdev->family == CHIP_RV250) || \
1793 (rdev->family == CHIP_RV280) || \
1794 (rdev->family == CHIP_RS300))
1795#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1796 (rdev->family == CHIP_RV350) || \
1797 (rdev->family == CHIP_R350) || \
1798 (rdev->family == CHIP_RV380) || \
1799 (rdev->family == CHIP_R420) || \
1800 (rdev->family == CHIP_R423) || \
1801 (rdev->family == CHIP_RV410) || \
1802 (rdev->family == CHIP_RS400) || \
1803 (rdev->family == CHIP_RS480))
3313e3d4
AD
1804#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1805 (rdev->ddev->pdev->device == 0x9443) || \
1806 (rdev->ddev->pdev->device == 0x944B) || \
1807 (rdev->ddev->pdev->device == 0x9506) || \
1808 (rdev->ddev->pdev->device == 0x9509) || \
1809 (rdev->ddev->pdev->device == 0x950F) || \
1810 (rdev->ddev->pdev->device == 0x689C) || \
1811 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1812#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1813#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1814 (rdev->family == CHIP_RS690) || \
1815 (rdev->family == CHIP_RS740) || \
1816 (rdev->family >= CHIP_R600))
771fe6b9
JG
1817#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1818#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1819#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1820#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1821 (rdev->flags & RADEON_IS_IGP))
1fe18305 1822#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1823#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1824#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1825 (rdev->flags & RADEON_IS_IGP))
624d3524 1826#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
771fe6b9
JG
1827
1828/*
1829 * BIOS helpers.
1830 */
1831#define RBIOS8(i) (rdev->bios[i])
1832#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1833#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1834
1835int radeon_combios_init(struct radeon_device *rdev);
1836void radeon_combios_fini(struct radeon_device *rdev);
1837int radeon_atombios_init(struct radeon_device *rdev);
1838void radeon_atombios_fini(struct radeon_device *rdev);
1839
1840
1841/*
1842 * RING helpers.
1843 */
ce580fab 1844#if DRM_DEBUG_CODE == 0
e32eb50d 1845static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1846{
e32eb50d
CK
1847 ring->ring[ring->wptr++] = v;
1848 ring->wptr &= ring->ptr_mask;
1849 ring->count_dw--;
1850 ring->ring_free_dw--;
771fe6b9 1851}
ce580fab
AK
1852#else
1853/* With debugging this is just too big to inline */
e32eb50d 1854void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1855#endif
771fe6b9
JG
1856
1857/*
1858 * ASICs macro.
1859 */
068a117c 1860#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1861#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1862#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1863#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1864#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1865#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1866#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1867#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1868#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1869#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1870#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
43f1214a 1871#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
f712812e
AD
1872#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1873#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1874#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1875#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1876#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1877#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
498522b4 1878#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
b35ea4ab
AD
1879#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1880#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1881#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1882#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 1883#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
a973bea1
AD
1884#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
1885#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
4c87bc26
CK
1886#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1887#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1888#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1889#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1890#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1891#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1892#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1893#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1894#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1895#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1896#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1897#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1898#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1899#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1900#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
73afc70d 1901#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
9e6f3d02
AD
1902#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1903#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1904#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1905#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1906#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1907#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1908#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1909#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1910#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1911#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1912#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1913#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1914#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1915#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1916#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1917#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1918#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1919#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
454d2e2a 1920#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
d0418894 1921#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
771fe6b9 1922
6cf8a3f5 1923/* Common functions */
700a0cc0 1924/* AGP */
90aca4d2 1925extern int radeon_gpu_reset(struct radeon_device *rdev);
410a3418 1926extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
700a0cc0 1927extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1928extern int radeon_modeset_init(struct radeon_device *rdev);
1929extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1930extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1931extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1932extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1933extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1934extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1935extern void radeon_wb_fini(struct radeon_device *rdev);
1936extern int radeon_wb_init(struct radeon_device *rdev);
1937extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1938extern void radeon_surface_init(struct radeon_device *rdev);
1939extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1940extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1941extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1942extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1943extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1944extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1945extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1946extern int radeon_resume_kms(struct drm_device *dev);
1947extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1948extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1949
721604a1
JG
1950/*
1951 * vm
1952 */
1953int radeon_vm_manager_init(struct radeon_device *rdev);
1954void radeon_vm_manager_fini(struct radeon_device *rdev);
d72d43cf 1955void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 1956void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 1957int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
13e55c38 1958void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
1959struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1960 struct radeon_vm *vm, int ring);
1961void radeon_vm_fence(struct radeon_device *rdev,
1962 struct radeon_vm *vm,
1963 struct radeon_fence *fence);
dce34bfd 1964uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
721604a1
JG
1965int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1966 struct radeon_vm *vm,
1967 struct radeon_bo *bo,
1968 struct ttm_mem_reg *mem);
1969void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1970 struct radeon_bo *bo);
421ca7ab
CK
1971struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1972 struct radeon_bo *bo);
e971bd5e
CK
1973struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1974 struct radeon_vm *vm,
1975 struct radeon_bo *bo);
1976int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1977 struct radeon_bo_va *bo_va,
1978 uint64_t offset,
1979 uint32_t flags);
721604a1 1980int radeon_vm_bo_rmv(struct radeon_device *rdev,
e971bd5e 1981 struct radeon_bo_va *bo_va);
721604a1 1982
f122c610
AD
1983/* audio */
1984void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1985
16cdf04d
AD
1986/*
1987 * R600 vram scratch functions
1988 */
1989int r600_vram_scratch_init(struct radeon_device *rdev);
1990void r600_vram_scratch_fini(struct radeon_device *rdev);
1991
285484e2
JG
1992/*
1993 * r600 cs checking helper
1994 */
1995unsigned r600_mip_minify(unsigned size, unsigned level);
1996bool r600_fmt_is_valid_color(u32 format);
1997bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1998int r600_fmt_get_blocksize(u32 format);
1999int r600_fmt_get_nblocksx(u32 format, u32 w);
2000int r600_fmt_get_nblocksy(u32 format, u32 h);
2001
3574dda4
DV
2002/*
2003 * r600 functions used by radeon_encoder.c
2004 */
1b688d08
RM
2005struct radeon_hdmi_acr {
2006 u32 clock;
2007
2008 int n_32khz;
2009 int cts_32khz;
2010
2011 int n_44_1khz;
2012 int cts_44_1khz;
2013
2014 int n_48khz;
2015 int cts_48khz;
2016
2017};
2018
e55d3e6c
RM
2019extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2020
416a2bd2
AD
2021extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2022 u32 tiling_pipe_num,
2023 u32 max_rb_num,
2024 u32 total_max_rb_num,
2025 u32 enabled_rb_mask);
fe251e2f 2026
e55d3e6c
RM
2027/*
2028 * evergreen functions used by radeon_encoder.c
2029 */
2030
0af62b01 2031extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 2032extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 2033
c4917074
AD
2034/* radeon_acpi.c */
2035#if defined(CONFIG_ACPI)
2036extern int radeon_acpi_init(struct radeon_device *rdev);
2037extern void radeon_acpi_fini(struct radeon_device *rdev);
2038#else
2039static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2040static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2041#endif
d7a2952f 2042
c38f34b5
IH
2043int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2044 struct radeon_cs_packet *pkt,
2045 unsigned idx);
9ffb7a6d 2046bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
c3ad63af
IH
2047void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2048 struct radeon_cs_packet *pkt);
e9716993
IH
2049int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2050 struct radeon_cs_reloc **cs_reloc,
2051 int nomm);
40592a17
IH
2052int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2053 uint32_t *vline_start_end,
2054 uint32_t *vline_status);
c38f34b5 2055
4c788679
JG
2056#include "radeon_object.h"
2057
771fe6b9 2058#endif