drm/radeon: fix some missing parens in asic macros
[linux-2.6-block.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
bb635567
JG
112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
721604a1 125/* hardcode those limit for now */
bb635567
JG
126#define RADEON_VA_RESERVED_SIZE (8 << 20)
127#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 128
771fe6b9
JG
129/*
130 * Errata workarounds.
131 */
132enum radeon_pll_errata {
133 CHIP_ERRATA_R300_CG = 0x00000001,
134 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
135 CHIP_ERRATA_PLL_DELAY = 0x00000004
136};
137
138
139struct radeon_device;
140
141
142/*
143 * BIOS.
144 */
6a9ee8af
DA
145#define ATRM_BIOS_PAGE 4096
146
8edb381d 147#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
148bool radeon_atrm_supported(struct pci_dev *pdev);
149int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
150#else
151static inline bool radeon_atrm_supported(struct pci_dev *pdev)
152{
153 return false;
154}
155
156static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
157 return -EINVAL;
158}
159#endif
771fe6b9
JG
160bool radeon_get_bios(struct radeon_device *rdev);
161
162/*
3ce0a23d 163 * Dummy page
771fe6b9 164 */
3ce0a23d
JG
165struct radeon_dummy_page {
166 struct page *page;
167 dma_addr_t addr;
168};
169int radeon_dummy_page_init(struct radeon_device *rdev);
170void radeon_dummy_page_fini(struct radeon_device *rdev);
171
771fe6b9 172
3ce0a23d
JG
173/*
174 * Clocks
175 */
771fe6b9
JG
176struct radeon_clock {
177 struct radeon_pll p1pll;
178 struct radeon_pll p2pll;
bcc1c2a1 179 struct radeon_pll dcpll;
771fe6b9
JG
180 struct radeon_pll spll;
181 struct radeon_pll mpll;
182 /* 10 Khz units */
183 uint32_t default_mclk;
184 uint32_t default_sclk;
bcc1c2a1
AD
185 uint32_t default_dispclk;
186 uint32_t dp_extclk;
b20f9bef 187 uint32_t max_pixel_clock;
771fe6b9
JG
188};
189
7433874e
RM
190/*
191 * Power management
192 */
193int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 194void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 195void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
196void radeon_pm_suspend(struct radeon_device *rdev);
197void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
198void radeon_combios_get_power_modes(struct radeon_device *rdev);
199void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 200void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 201void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
202extern int rv6xx_get_temp(struct radeon_device *rdev);
203extern int rv770_get_temp(struct radeon_device *rdev);
204extern int evergreen_get_temp(struct radeon_device *rdev);
205extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 206extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
207extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
208 unsigned *bankh, unsigned *mtaspect,
209 unsigned *tile_split);
3ce0a23d 210
771fe6b9
JG
211/*
212 * Fences.
213 */
214struct radeon_fence_driver {
215 uint32_t scratch_reg;
30eb77f4
JG
216 uint64_t gpu_addr;
217 volatile uint32_t *cpu_addr;
68e250b7
CK
218 /* sync_seq is protected by ring emission lock */
219 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 220 atomic64_t last_seq;
36abacae 221 unsigned long last_activity;
0a0c7596 222 bool initialized;
771fe6b9
JG
223};
224
225struct radeon_fence {
226 struct radeon_device *rdev;
227 struct kref kref;
771fe6b9 228 /* protected by radeon_fence.lock */
bb635567 229 uint64_t seq;
7465280c 230 /* RB, DMA, etc. */
bb635567 231 unsigned ring;
771fe6b9
JG
232};
233
30eb77f4
JG
234int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
235int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 236void radeon_fence_driver_fini(struct radeon_device *rdev);
876dc9f3 237int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 238void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
239bool radeon_fence_signaled(struct radeon_fence *fence);
240int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 241int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
7ecc45e3 242void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
243int radeon_fence_wait_any(struct radeon_device *rdev,
244 struct radeon_fence **fences,
245 bool intr);
771fe6b9
JG
246struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
247void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 248unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
249bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
250void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
251static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
252 struct radeon_fence *b)
253{
254 if (!a) {
255 return b;
256 }
257
258 if (!b) {
259 return a;
260 }
261
262 BUG_ON(a->ring != b->ring);
263
264 if (a->seq > b->seq) {
265 return a;
266 } else {
267 return b;
268 }
269}
771fe6b9 270
e024e110
DA
271/*
272 * Tiling registers
273 */
274struct radeon_surface_reg {
4c788679 275 struct radeon_bo *bo;
e024e110
DA
276};
277
278#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
279
280/*
4c788679 281 * TTM.
771fe6b9 282 */
4c788679
JG
283struct radeon_mman {
284 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 285 struct drm_global_reference mem_global_ref;
4c788679 286 struct ttm_bo_device bdev;
0a0c7596
JG
287 bool mem_global_referenced;
288 bool initialized;
4c788679
JG
289};
290
721604a1
JG
291/* bo virtual address in a specific vm */
292struct radeon_bo_va {
293 /* bo list is protected by bo being reserved */
294 struct list_head bo_list;
295 /* vm list is protected by vm mutex */
296 struct list_head vm_list;
297 /* constant after initialization */
298 struct radeon_vm *vm;
299 struct radeon_bo *bo;
300 uint64_t soffset;
301 uint64_t eoffset;
302 uint32_t flags;
303 bool valid;
304};
305
4c788679
JG
306struct radeon_bo {
307 /* Protected by gem.mutex */
308 struct list_head list;
309 /* Protected by tbo.reserved */
312ea8da
JG
310 u32 placements[3];
311 struct ttm_placement placement;
4c788679
JG
312 struct ttm_buffer_object tbo;
313 struct ttm_bo_kmap_obj kmap;
314 unsigned pin_count;
315 void *kptr;
316 u32 tiling_flags;
317 u32 pitch;
318 int surface_reg;
721604a1
JG
319 /* list of all virtual address to which this bo
320 * is associated to
321 */
322 struct list_head va;
4c788679
JG
323 /* Constant after initialization */
324 struct radeon_device *rdev;
441921d5 325 struct drm_gem_object gem_base;
63bc620b
DA
326
327 struct ttm_bo_kmap_obj dma_buf_vmap;
328 int vmapping_count;
4c788679 329};
7e4d15d9 330#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 331
4c788679 332struct radeon_bo_list {
147666fb 333 struct ttm_validate_buffer tv;
4c788679 334 struct radeon_bo *bo;
771fe6b9
JG
335 uint64_t gpu_offset;
336 unsigned rdomain;
337 unsigned wdomain;
4c788679 338 u32 tiling_flags;
771fe6b9
JG
339};
340
b15ba512
JG
341/* sub-allocation manager, it has to be protected by another lock.
342 * By conception this is an helper for other part of the driver
343 * like the indirect buffer or semaphore, which both have their
344 * locking.
345 *
346 * Principe is simple, we keep a list of sub allocation in offset
347 * order (first entry has offset == 0, last entry has the highest
348 * offset).
349 *
350 * When allocating new object we first check if there is room at
351 * the end total_size - (last_object_offset + last_object_size) >=
352 * alloc_size. If so we allocate new object there.
353 *
354 * When there is not enough room at the end, we start waiting for
355 * each sub object until we reach object_offset+object_size >=
356 * alloc_size, this object then become the sub object we return.
357 *
358 * Alignment can't be bigger than page size.
359 *
360 * Hole are not considered for allocation to keep things simple.
361 * Assumption is that there won't be hole (all object on same
362 * alignment).
363 */
364struct radeon_sa_manager {
bfb38d35 365 wait_queue_head_t wq;
b15ba512 366 struct radeon_bo *bo;
c3b7fe8b
CK
367 struct list_head *hole;
368 struct list_head flist[RADEON_NUM_RINGS];
369 struct list_head olist;
b15ba512
JG
370 unsigned size;
371 uint64_t gpu_addr;
372 void *cpu_ptr;
373 uint32_t domain;
374};
375
376struct radeon_sa_bo;
377
378/* sub-allocation buffer */
379struct radeon_sa_bo {
c3b7fe8b
CK
380 struct list_head olist;
381 struct list_head flist;
b15ba512 382 struct radeon_sa_manager *manager;
e6661a96
CK
383 unsigned soffset;
384 unsigned eoffset;
557017a0 385 struct radeon_fence *fence;
b15ba512
JG
386};
387
771fe6b9
JG
388/*
389 * GEM objects.
390 */
391struct radeon_gem {
4c788679 392 struct mutex mutex;
771fe6b9
JG
393 struct list_head objects;
394};
395
396int radeon_gem_init(struct radeon_device *rdev);
397void radeon_gem_fini(struct radeon_device *rdev);
398int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
399 int alignment, int initial_domain,
400 bool discardable, bool kernel,
401 struct drm_gem_object **obj);
771fe6b9 402
ff72145b
DA
403int radeon_mode_dumb_create(struct drm_file *file_priv,
404 struct drm_device *dev,
405 struct drm_mode_create_dumb *args);
406int radeon_mode_dumb_mmap(struct drm_file *filp,
407 struct drm_device *dev,
408 uint32_t handle, uint64_t *offset_p);
409int radeon_mode_dumb_destroy(struct drm_file *file_priv,
410 struct drm_device *dev,
411 uint32_t handle);
771fe6b9 412
c1341e52
JG
413/*
414 * Semaphores.
415 */
c1341e52
JG
416/* everything here is constant */
417struct radeon_semaphore {
a8c05940
JG
418 struct radeon_sa_bo *sa_bo;
419 signed waiters;
c1341e52 420 uint64_t gpu_addr;
c1341e52
JG
421};
422
c1341e52
JG
423int radeon_semaphore_create(struct radeon_device *rdev,
424 struct radeon_semaphore **semaphore);
425void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
426 struct radeon_semaphore *semaphore);
427void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
428 struct radeon_semaphore *semaphore);
8f676c4c
CK
429int radeon_semaphore_sync_rings(struct radeon_device *rdev,
430 struct radeon_semaphore *semaphore,
220907d9 431 int signaler, int waiter);
c1341e52 432void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 433 struct radeon_semaphore **semaphore,
a8c05940 434 struct radeon_fence *fence);
c1341e52 435
771fe6b9
JG
436/*
437 * GART structures, functions & helpers
438 */
439struct radeon_mc;
440
a77f1718 441#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 442#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 443#define RADEON_GPU_PAGE_SHIFT 12
721604a1 444#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 445
771fe6b9
JG
446struct radeon_gart {
447 dma_addr_t table_addr;
c9a1be96
JG
448 struct radeon_bo *robj;
449 void *ptr;
771fe6b9
JG
450 unsigned num_gpu_pages;
451 unsigned num_cpu_pages;
452 unsigned table_size;
771fe6b9
JG
453 struct page **pages;
454 dma_addr_t *pages_addr;
455 bool ready;
456};
457
458int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
459void radeon_gart_table_ram_free(struct radeon_device *rdev);
460int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
461void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
462int radeon_gart_table_vram_pin(struct radeon_device *rdev);
463void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
464int radeon_gart_init(struct radeon_device *rdev);
465void radeon_gart_fini(struct radeon_device *rdev);
466void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
467 int pages);
468int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
469 int pages, struct page **pagelist,
470 dma_addr_t *dma_addr);
c9a1be96 471void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
472
473
474/*
475 * GPU MC structures, functions & helpers
476 */
477struct radeon_mc {
478 resource_size_t aper_size;
479 resource_size_t aper_base;
480 resource_size_t agp_base;
7a50f01a
DA
481 /* for some chips with <= 32MB we need to lie
482 * about vram size near mc fb location */
3ce0a23d 483 u64 mc_vram_size;
d594e46a 484 u64 visible_vram_size;
3ce0a23d
JG
485 u64 gtt_size;
486 u64 gtt_start;
487 u64 gtt_end;
3ce0a23d
JG
488 u64 vram_start;
489 u64 vram_end;
771fe6b9 490 unsigned vram_width;
3ce0a23d 491 u64 real_vram_size;
771fe6b9
JG
492 int vram_mtrr;
493 bool vram_is_ddr;
d594e46a 494 bool igp_sideport_enabled;
8d369bb1 495 u64 gtt_base_align;
771fe6b9
JG
496};
497
06b6476d
AD
498bool radeon_combios_sideport_present(struct radeon_device *rdev);
499bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
500
501/*
502 * GPU scratch registers structures, functions & helpers
503 */
504struct radeon_scratch {
505 unsigned num_reg;
724c80e1 506 uint32_t reg_base;
771fe6b9
JG
507 bool free[32];
508 uint32_t reg[32];
509};
510
511int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
512void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
513
514
515/*
516 * IRQS.
517 */
6f34be50
AD
518
519struct radeon_unpin_work {
520 struct work_struct work;
521 struct radeon_device *rdev;
522 int crtc_id;
523 struct radeon_fence *fence;
524 struct drm_pending_vblank_event *event;
525 struct radeon_bo *old_rbo;
526 u64 new_crtc_base;
527};
528
529struct r500_irq_stat_regs {
530 u32 disp_int;
f122c610 531 u32 hdmi0_status;
6f34be50
AD
532};
533
534struct r600_irq_stat_regs {
535 u32 disp_int;
536 u32 disp_int_cont;
537 u32 disp_int_cont2;
538 u32 d1grph_int;
539 u32 d2grph_int;
f122c610
AD
540 u32 hdmi0_status;
541 u32 hdmi1_status;
6f34be50
AD
542};
543
544struct evergreen_irq_stat_regs {
545 u32 disp_int;
546 u32 disp_int_cont;
547 u32 disp_int_cont2;
548 u32 disp_int_cont3;
549 u32 disp_int_cont4;
550 u32 disp_int_cont5;
551 u32 d1grph_int;
552 u32 d2grph_int;
553 u32 d3grph_int;
554 u32 d4grph_int;
555 u32 d5grph_int;
556 u32 d6grph_int;
f122c610
AD
557 u32 afmt_status1;
558 u32 afmt_status2;
559 u32 afmt_status3;
560 u32 afmt_status4;
561 u32 afmt_status5;
562 u32 afmt_status6;
6f34be50
AD
563};
564
565union radeon_irq_stat_regs {
566 struct r500_irq_stat_regs r500;
567 struct r600_irq_stat_regs r600;
568 struct evergreen_irq_stat_regs evergreen;
569};
570
54bd5206
IH
571#define RADEON_MAX_HPD_PINS 6
572#define RADEON_MAX_CRTCS 6
f122c610 573#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 574
771fe6b9 575struct radeon_irq {
fb98257a
CK
576 bool installed;
577 spinlock_t lock;
736fc37f 578 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 579 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 580 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
581 wait_queue_head_t vblank_queue;
582 bool hpd[RADEON_MAX_HPD_PINS];
583 bool gui_idle;
584 bool gui_idle_acked;
585 wait_queue_head_t idle_queue;
586 bool afmt[RADEON_MAX_AFMT_BLOCKS];
587 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
588};
589
590int radeon_irq_kms_init(struct radeon_device *rdev);
591void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
592void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
593void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
594void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
595void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
596void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
597void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
598void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
599void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
600int radeon_irq_kms_wait_gui_idle(struct radeon_device *rdev);
771fe6b9
JG
601
602/*
e32eb50d 603 * CP & rings.
771fe6b9 604 */
7465280c 605
771fe6b9 606struct radeon_ib {
68470ae7
JG
607 struct radeon_sa_bo *sa_bo;
608 uint32_t length_dw;
609 uint64_t gpu_addr;
610 uint32_t *ptr;
876dc9f3 611 int ring;
68470ae7
JG
612 struct radeon_fence *fence;
613 unsigned vm_id;
614 bool is_const_ib;
220907d9 615 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 616 struct radeon_semaphore *semaphore;
771fe6b9
JG
617};
618
e32eb50d 619struct radeon_ring {
4c788679 620 struct radeon_bo *ring_obj;
771fe6b9
JG
621 volatile uint32_t *ring;
622 unsigned rptr;
5596a9db
CK
623 unsigned rptr_offs;
624 unsigned rptr_reg;
45df6803 625 unsigned rptr_save_reg;
89d35807
AD
626 u64 next_rptr_gpu_addr;
627 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
628 unsigned wptr;
629 unsigned wptr_old;
5596a9db 630 unsigned wptr_reg;
771fe6b9
JG
631 unsigned ring_size;
632 unsigned ring_free_dw;
633 int count_dw;
069211e5
CK
634 unsigned long last_activity;
635 unsigned last_rptr;
771fe6b9
JG
636 uint64_t gpu_addr;
637 uint32_t align_mask;
638 uint32_t ptr_mask;
771fe6b9 639 bool ready;
78c5560a
AD
640 u32 ptr_reg_shift;
641 u32 ptr_reg_mask;
642 u32 nop;
8b25ed34 643 u32 idx;
771fe6b9
JG
644};
645
721604a1
JG
646/*
647 * VM
648 */
649struct radeon_vm {
650 struct list_head list;
651 struct list_head va;
652 int id;
653 unsigned last_pfn;
654 u64 pt_gpu_addr;
655 u64 *pt;
2e0d9910 656 struct radeon_sa_bo *sa_bo;
721604a1
JG
657 struct mutex mutex;
658 /* last fence for cs using this vm */
659 struct radeon_fence *fence;
660};
661
662struct radeon_vm_funcs {
663 int (*init)(struct radeon_device *rdev);
664 void (*fini)(struct radeon_device *rdev);
665 /* cs mutex must be lock for schedule_ib */
666 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
667 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
668 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
669 uint32_t (*page_flags)(struct radeon_device *rdev,
670 struct radeon_vm *vm,
671 uint32_t flags);
672 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
673 unsigned pfn, uint64_t addr, uint32_t flags);
674};
675
676struct radeon_vm_manager {
36ff39c4 677 struct mutex lock;
721604a1
JG
678 struct list_head lru_vm;
679 uint32_t use_bitmap;
680 struct radeon_sa_manager sa_manager;
681 uint32_t max_pfn;
682 /* fields constant after init */
683 const struct radeon_vm_funcs *funcs;
684 /* number of VMIDs */
685 unsigned nvm;
686 /* vram base address for page table entry */
687 u64 vram_base_offset;
67e915e4
AD
688 /* is vm enabled? */
689 bool enabled;
721604a1
JG
690};
691
692/*
693 * file private structure
694 */
695struct radeon_fpriv {
696 struct radeon_vm vm;
697};
698
d8f60cfc
AD
699/*
700 * R6xx+ IH ring
701 */
702struct r600_ih {
4c788679 703 struct radeon_bo *ring_obj;
d8f60cfc
AD
704 volatile uint32_t *ring;
705 unsigned rptr;
d8f60cfc
AD
706 unsigned ring_size;
707 uint64_t gpu_addr;
d8f60cfc 708 uint32_t ptr_mask;
c20dc369 709 atomic_t lock;
d8f60cfc
AD
710 bool enabled;
711};
712
8eec9d6f
IH
713struct r600_blit_cp_primitives {
714 void (*set_render_target)(struct radeon_device *rdev, int format,
715 int w, int h, u64 gpu_addr);
716 void (*cp_set_surface_sync)(struct radeon_device *rdev,
717 u32 sync_type, u32 size,
718 u64 mc_addr);
719 void (*set_shaders)(struct radeon_device *rdev);
720 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
721 void (*set_tex_resource)(struct radeon_device *rdev,
722 int format, int w, int h, int pitch,
9bb7703c 723 u64 gpu_addr, u32 size);
8eec9d6f
IH
724 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
725 int x2, int y2);
726 void (*draw_auto)(struct radeon_device *rdev);
727 void (*set_default_state)(struct radeon_device *rdev);
728};
729
3ce0a23d 730struct r600_blit {
4c788679 731 struct radeon_bo *shader_obj;
8eec9d6f
IH
732 struct r600_blit_cp_primitives primitives;
733 int max_dim;
734 int ring_size_common;
735 int ring_size_per_loop;
3ce0a23d
JG
736 u64 shader_gpu_addr;
737 u32 vs_offset, ps_offset;
738 u32 state_offset;
739 u32 state_len;
3ce0a23d
JG
740};
741
347e7592
AD
742/*
743 * SI RLC stuff
744 */
745struct si_rlc {
746 /* for power gating */
747 struct radeon_bo *save_restore_obj;
748 uint64_t save_restore_gpu_addr;
749 /* for clear state */
750 struct radeon_bo *clear_state_obj;
751 uint64_t clear_state_gpu_addr;
752};
753
69e130a6 754int radeon_ib_get(struct radeon_device *rdev, int ring,
f2e39221
JG
755 struct radeon_ib *ib, unsigned size);
756void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
4ef72566
CK
757int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
758 struct radeon_ib *const_ib);
771fe6b9
JG
759int radeon_ib_pool_init(struct radeon_device *rdev);
760void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 761int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 762/* Ring access between begin & end cannot sleep */
89d35807
AD
763bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
764 struct radeon_ring *ring);
e32eb50d
CK
765void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
766int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
767int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
768void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
769void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 770void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
771void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
772int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 773void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
774void radeon_ring_lockup_update(struct radeon_ring *ring);
775bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
776unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
777 uint32_t **data);
778int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
779 unsigned size, uint32_t *data);
e32eb50d 780int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
781 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
782 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 783void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
784
785
786/*
787 * CS.
788 */
789struct radeon_cs_reloc {
790 struct drm_gem_object *gobj;
4c788679
JG
791 struct radeon_bo *robj;
792 struct radeon_bo_list lobj;
771fe6b9
JG
793 uint32_t handle;
794 uint32_t flags;
795};
796
797struct radeon_cs_chunk {
798 uint32_t chunk_id;
799 uint32_t length_dw;
721604a1
JG
800 int kpage_idx[2];
801 uint32_t *kpage[2];
771fe6b9 802 uint32_t *kdata;
721604a1
JG
803 void __user *user_ptr;
804 int last_copied_page;
805 int last_page_index;
771fe6b9
JG
806};
807
808struct radeon_cs_parser {
c8c15ff1 809 struct device *dev;
771fe6b9
JG
810 struct radeon_device *rdev;
811 struct drm_file *filp;
812 /* chunks */
813 unsigned nchunks;
814 struct radeon_cs_chunk *chunks;
815 uint64_t *chunks_array;
816 /* IB */
817 unsigned idx;
818 /* relocations */
819 unsigned nrelocs;
820 struct radeon_cs_reloc *relocs;
821 struct radeon_cs_reloc **relocs_ptr;
822 struct list_head validated;
823 /* indices of various chunks */
824 int chunk_ib_idx;
825 int chunk_relocs_idx;
721604a1 826 int chunk_flags_idx;
dfcf5f36 827 int chunk_const_ib_idx;
f2e39221
JG
828 struct radeon_ib ib;
829 struct radeon_ib const_ib;
771fe6b9 830 void *track;
3ce0a23d 831 unsigned family;
e70f224c 832 int parser_error;
721604a1
JG
833 u32 cs_flags;
834 u32 ring;
835 s32 priority;
771fe6b9
JG
836};
837
513bcb46 838extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 839extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 840
771fe6b9
JG
841struct radeon_cs_packet {
842 unsigned idx;
843 unsigned type;
844 unsigned reg;
845 unsigned opcode;
846 int count;
847 unsigned one_reg_wr;
848};
849
850typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
851 struct radeon_cs_packet *pkt,
852 unsigned idx, unsigned reg);
853typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
854 struct radeon_cs_packet *pkt);
855
856
857/*
858 * AGP
859 */
860int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 861void radeon_agp_resume(struct radeon_device *rdev);
10b06122 862void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
863void radeon_agp_fini(struct radeon_device *rdev);
864
865
866/*
867 * Writeback
868 */
869struct radeon_wb {
4c788679 870 struct radeon_bo *wb_obj;
771fe6b9
JG
871 volatile uint32_t *wb;
872 uint64_t gpu_addr;
724c80e1 873 bool enabled;
d0f8a854 874 bool use_event;
771fe6b9
JG
875};
876
724c80e1 877#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 878#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 879#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
880#define RADEON_WB_CP1_RPTR_OFFSET 1280
881#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 882#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 883#define R600_WB_EVENT_OFFSET 3072
724c80e1 884
c93bb85b
JG
885/**
886 * struct radeon_pm - power management datas
887 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
888 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
889 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
890 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
891 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
892 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
893 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
894 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
895 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 896 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
897 * @needed_bandwidth: current bandwidth needs
898 *
899 * It keeps track of various data needed to take powermanagement decision.
25985edc 900 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
901 * Equation between gpu/memory clock and available bandwidth is hw dependent
902 * (type of memory, bus size, efficiency, ...)
903 */
ce8f5370
AD
904
905enum radeon_pm_method {
906 PM_METHOD_PROFILE,
907 PM_METHOD_DYNPM,
908};
909
910enum radeon_dynpm_state {
911 DYNPM_STATE_DISABLED,
912 DYNPM_STATE_MINIMUM,
913 DYNPM_STATE_PAUSED,
3f53eb6f
RW
914 DYNPM_STATE_ACTIVE,
915 DYNPM_STATE_SUSPENDED,
c913e23a 916};
ce8f5370
AD
917enum radeon_dynpm_action {
918 DYNPM_ACTION_NONE,
919 DYNPM_ACTION_MINIMUM,
920 DYNPM_ACTION_DOWNCLOCK,
921 DYNPM_ACTION_UPCLOCK,
922 DYNPM_ACTION_DEFAULT
c913e23a 923};
56278a8e
AD
924
925enum radeon_voltage_type {
926 VOLTAGE_NONE = 0,
927 VOLTAGE_GPIO,
928 VOLTAGE_VDDC,
929 VOLTAGE_SW
930};
931
0ec0e74f
AD
932enum radeon_pm_state_type {
933 POWER_STATE_TYPE_DEFAULT,
934 POWER_STATE_TYPE_POWERSAVE,
935 POWER_STATE_TYPE_BATTERY,
936 POWER_STATE_TYPE_BALANCED,
937 POWER_STATE_TYPE_PERFORMANCE,
938};
939
ce8f5370
AD
940enum radeon_pm_profile_type {
941 PM_PROFILE_DEFAULT,
942 PM_PROFILE_AUTO,
943 PM_PROFILE_LOW,
c9e75b21 944 PM_PROFILE_MID,
ce8f5370
AD
945 PM_PROFILE_HIGH,
946};
947
948#define PM_PROFILE_DEFAULT_IDX 0
949#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
950#define PM_PROFILE_MID_SH_IDX 2
951#define PM_PROFILE_HIGH_SH_IDX 3
952#define PM_PROFILE_LOW_MH_IDX 4
953#define PM_PROFILE_MID_MH_IDX 5
954#define PM_PROFILE_HIGH_MH_IDX 6
955#define PM_PROFILE_MAX 7
ce8f5370
AD
956
957struct radeon_pm_profile {
958 int dpms_off_ps_idx;
959 int dpms_on_ps_idx;
960 int dpms_off_cm_idx;
961 int dpms_on_cm_idx;
516d0e46
AD
962};
963
21a8122a
AD
964enum radeon_int_thermal_type {
965 THERMAL_TYPE_NONE,
966 THERMAL_TYPE_RV6XX,
967 THERMAL_TYPE_RV770,
968 THERMAL_TYPE_EVERGREEN,
e33df25f 969 THERMAL_TYPE_SUMO,
4fddba1f 970 THERMAL_TYPE_NI,
14607d08 971 THERMAL_TYPE_SI,
21a8122a
AD
972};
973
56278a8e
AD
974struct radeon_voltage {
975 enum radeon_voltage_type type;
976 /* gpio voltage */
977 struct radeon_gpio_rec gpio;
978 u32 delay; /* delay in usec from voltage drop to sclk change */
979 bool active_high; /* voltage drop is active when bit is high */
980 /* VDDC voltage */
981 u8 vddc_id; /* index into vddc voltage table */
982 u8 vddci_id; /* index into vddci voltage table */
983 bool vddci_enabled;
984 /* r6xx+ sw */
2feea49a
AD
985 u16 voltage;
986 /* evergreen+ vddci */
987 u16 vddci;
56278a8e
AD
988};
989
d7311171
AD
990/* clock mode flags */
991#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
992
56278a8e
AD
993struct radeon_pm_clock_info {
994 /* memory clock */
995 u32 mclk;
996 /* engine clock */
997 u32 sclk;
998 /* voltage info */
999 struct radeon_voltage voltage;
d7311171 1000 /* standardized clock flags */
56278a8e
AD
1001 u32 flags;
1002};
1003
a48b9b4e 1004/* state flags */
d7311171 1005#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1006
56278a8e 1007struct radeon_power_state {
0ec0e74f 1008 enum radeon_pm_state_type type;
8f3f1c9a 1009 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1010 /* number of valid clock modes in this power state */
1011 int num_clock_modes;
56278a8e 1012 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1013 /* standardized state flags */
1014 u32 flags;
79daedc9
AD
1015 u32 misc; /* vbios specific flags */
1016 u32 misc2; /* vbios specific flags */
1017 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1018};
1019
27459324
RM
1020/*
1021 * Some modes are overclocked by very low value, accept them
1022 */
1023#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1024
c93bb85b 1025struct radeon_pm {
c913e23a 1026 struct mutex mutex;
db7fce39
CK
1027 /* write locked while reprogramming mclk */
1028 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1029 u32 active_crtcs;
1030 int active_crtc_count;
c913e23a 1031 int req_vblank;
839461d3 1032 bool vblank_sync;
c93bb85b
JG
1033 fixed20_12 max_bandwidth;
1034 fixed20_12 igp_sideport_mclk;
1035 fixed20_12 igp_system_mclk;
1036 fixed20_12 igp_ht_link_clk;
1037 fixed20_12 igp_ht_link_width;
1038 fixed20_12 k8_bandwidth;
1039 fixed20_12 sideport_bandwidth;
1040 fixed20_12 ht_bandwidth;
1041 fixed20_12 core_bandwidth;
1042 fixed20_12 sclk;
f47299c5 1043 fixed20_12 mclk;
c93bb85b 1044 fixed20_12 needed_bandwidth;
0975b162 1045 struct radeon_power_state *power_state;
56278a8e
AD
1046 /* number of valid power states */
1047 int num_power_states;
a48b9b4e
AD
1048 int current_power_state_index;
1049 int current_clock_mode_index;
1050 int requested_power_state_index;
1051 int requested_clock_mode_index;
1052 int default_power_state_index;
1053 u32 current_sclk;
1054 u32 current_mclk;
2feea49a
AD
1055 u16 current_vddc;
1056 u16 current_vddci;
9ace9f7b
AD
1057 u32 default_sclk;
1058 u32 default_mclk;
2feea49a
AD
1059 u16 default_vddc;
1060 u16 default_vddci;
29fb52ca 1061 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1062 /* selected pm method */
1063 enum radeon_pm_method pm_method;
1064 /* dynpm power management */
1065 struct delayed_work dynpm_idle_work;
1066 enum radeon_dynpm_state dynpm_state;
1067 enum radeon_dynpm_action dynpm_planned_action;
1068 unsigned long dynpm_action_timeout;
1069 bool dynpm_can_upclock;
1070 bool dynpm_can_downclock;
1071 /* profile-based power management */
1072 enum radeon_pm_profile_type profile;
1073 int profile_index;
1074 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1075 /* internal thermal controller on rv6xx+ */
1076 enum radeon_int_thermal_type int_thermal_type;
1077 struct device *int_hwmon_dev;
c93bb85b
JG
1078};
1079
a4c9e2ee
AD
1080int radeon_pm_get_type_index(struct radeon_device *rdev,
1081 enum radeon_pm_state_type ps_type,
1082 int instance);
771fe6b9 1083
a92553ab 1084struct r600_audio {
a92553ab
RM
1085 int channels;
1086 int rate;
1087 int bits_per_sample;
1088 u8 status_bits;
1089 u8 category_code;
1090};
1091
771fe6b9
JG
1092/*
1093 * Benchmarking
1094 */
638dd7db 1095void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1096
1097
ecc0b326
MD
1098/*
1099 * Testing
1100 */
1101void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1102void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1103 struct radeon_ring *cpA,
1104 struct radeon_ring *cpB);
60a7e396 1105void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1106
1107
771fe6b9
JG
1108/*
1109 * Debugfs
1110 */
4d8bf9ae
CK
1111struct radeon_debugfs {
1112 struct drm_info_list *files;
1113 unsigned num_files;
1114};
1115
771fe6b9
JG
1116int radeon_debugfs_add_files(struct radeon_device *rdev,
1117 struct drm_info_list *files,
1118 unsigned nfiles);
1119int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1120
1121
1122/*
1123 * ASIC specific functions.
1124 */
1125struct radeon_asic {
068a117c 1126 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1127 void (*fini)(struct radeon_device *rdev);
1128 int (*resume)(struct radeon_device *rdev);
1129 int (*suspend)(struct radeon_device *rdev);
28d52043 1130 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1131 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1132 /* ioctl hw specific callback. Some hw might want to perform special
1133 * operation on specific ioctl. For instance on wait idle some hw
1134 * might want to perform and HDP flush through MMIO as it seems that
1135 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1136 * through ring.
1137 */
1138 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1139 /* check if 3D engine is idle */
1140 bool (*gui_idle)(struct radeon_device *rdev);
1141 /* wait for mc_idle */
1142 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1143 /* gart */
c5b3b850
AD
1144 struct {
1145 void (*tlb_flush)(struct radeon_device *rdev);
1146 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1147 } gart;
54e88e06 1148 /* ring specific callbacks */
4c87bc26
CK
1149 struct {
1150 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1151 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1152 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1153 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1154 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1155 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1156 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1157 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1158 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1159 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
4c87bc26 1160 } ring[RADEON_NUM_RINGS];
54e88e06 1161 /* irqs */
b35ea4ab
AD
1162 struct {
1163 int (*set)(struct radeon_device *rdev);
1164 int (*process)(struct radeon_device *rdev);
1165 } irq;
54e88e06 1166 /* displays */
c79a49ca
AD
1167 struct {
1168 /* display watermarks */
1169 void (*bandwidth_update)(struct radeon_device *rdev);
1170 /* get frame count */
1171 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1172 /* wait for vblank */
1173 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1174 } display;
54e88e06 1175 /* copy functions for bo handling */
27cd7769
AD
1176 struct {
1177 int (*blit)(struct radeon_device *rdev,
1178 uint64_t src_offset,
1179 uint64_t dst_offset,
1180 unsigned num_gpu_pages,
876dc9f3 1181 struct radeon_fence **fence);
27cd7769
AD
1182 u32 blit_ring_index;
1183 int (*dma)(struct radeon_device *rdev,
1184 uint64_t src_offset,
1185 uint64_t dst_offset,
1186 unsigned num_gpu_pages,
876dc9f3 1187 struct radeon_fence **fence);
27cd7769
AD
1188 u32 dma_ring_index;
1189 /* method used for bo copy */
1190 int (*copy)(struct radeon_device *rdev,
1191 uint64_t src_offset,
1192 uint64_t dst_offset,
1193 unsigned num_gpu_pages,
876dc9f3 1194 struct radeon_fence **fence);
27cd7769
AD
1195 /* ring used for bo copies */
1196 u32 copy_ring_index;
1197 } copy;
54e88e06 1198 /* surfaces */
9e6f3d02
AD
1199 struct {
1200 int (*set_reg)(struct radeon_device *rdev, int reg,
1201 uint32_t tiling_flags, uint32_t pitch,
1202 uint32_t offset, uint32_t obj_size);
1203 void (*clear_reg)(struct radeon_device *rdev, int reg);
1204 } surface;
54e88e06 1205 /* hotplug detect */
901ea57d
AD
1206 struct {
1207 void (*init)(struct radeon_device *rdev);
1208 void (*fini)(struct radeon_device *rdev);
1209 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1210 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1211 } hpd;
ce8f5370 1212 /* power management */
a02fa397
AD
1213 struct {
1214 void (*misc)(struct radeon_device *rdev);
1215 void (*prepare)(struct radeon_device *rdev);
1216 void (*finish)(struct radeon_device *rdev);
1217 void (*init_profile)(struct radeon_device *rdev);
1218 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1219 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1220 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1221 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1222 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1223 int (*get_pcie_lanes)(struct radeon_device *rdev);
1224 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1225 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1226 } pm;
6f34be50 1227 /* pageflipping */
0f9e006c
AD
1228 struct {
1229 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1230 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1231 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1232 } pflip;
771fe6b9
JG
1233};
1234
21f9a437
JG
1235/*
1236 * Asic structures
1237 */
551ebd83 1238struct r100_asic {
225758d8
JG
1239 const unsigned *reg_safe_bm;
1240 unsigned reg_safe_bm_size;
1241 u32 hdp_cntl;
551ebd83
DA
1242};
1243
21f9a437 1244struct r300_asic {
225758d8
JG
1245 const unsigned *reg_safe_bm;
1246 unsigned reg_safe_bm_size;
1247 u32 resync_scratch;
1248 u32 hdp_cntl;
21f9a437
JG
1249};
1250
1251struct r600_asic {
225758d8
JG
1252 unsigned max_pipes;
1253 unsigned max_tile_pipes;
1254 unsigned max_simds;
1255 unsigned max_backends;
1256 unsigned max_gprs;
1257 unsigned max_threads;
1258 unsigned max_stack_entries;
1259 unsigned max_hw_contexts;
1260 unsigned max_gs_threads;
1261 unsigned sx_max_export_size;
1262 unsigned sx_max_export_pos_size;
1263 unsigned sx_max_export_smx_size;
1264 unsigned sq_num_cf_insts;
1265 unsigned tiling_nbanks;
1266 unsigned tiling_npipes;
1267 unsigned tiling_group_size;
e7aeeba6 1268 unsigned tile_config;
e55b9422 1269 unsigned backend_map;
21f9a437
JG
1270};
1271
1272struct rv770_asic {
225758d8
JG
1273 unsigned max_pipes;
1274 unsigned max_tile_pipes;
1275 unsigned max_simds;
1276 unsigned max_backends;
1277 unsigned max_gprs;
1278 unsigned max_threads;
1279 unsigned max_stack_entries;
1280 unsigned max_hw_contexts;
1281 unsigned max_gs_threads;
1282 unsigned sx_max_export_size;
1283 unsigned sx_max_export_pos_size;
1284 unsigned sx_max_export_smx_size;
1285 unsigned sq_num_cf_insts;
1286 unsigned sx_num_of_sets;
1287 unsigned sc_prim_fifo_size;
1288 unsigned sc_hiz_tile_fifo_size;
1289 unsigned sc_earlyz_tile_fifo_fize;
1290 unsigned tiling_nbanks;
1291 unsigned tiling_npipes;
1292 unsigned tiling_group_size;
e7aeeba6 1293 unsigned tile_config;
e55b9422 1294 unsigned backend_map;
21f9a437
JG
1295};
1296
32fcdbf4
AD
1297struct evergreen_asic {
1298 unsigned num_ses;
1299 unsigned max_pipes;
1300 unsigned max_tile_pipes;
1301 unsigned max_simds;
1302 unsigned max_backends;
1303 unsigned max_gprs;
1304 unsigned max_threads;
1305 unsigned max_stack_entries;
1306 unsigned max_hw_contexts;
1307 unsigned max_gs_threads;
1308 unsigned sx_max_export_size;
1309 unsigned sx_max_export_pos_size;
1310 unsigned sx_max_export_smx_size;
1311 unsigned sq_num_cf_insts;
1312 unsigned sx_num_of_sets;
1313 unsigned sc_prim_fifo_size;
1314 unsigned sc_hiz_tile_fifo_size;
1315 unsigned sc_earlyz_tile_fifo_size;
1316 unsigned tiling_nbanks;
1317 unsigned tiling_npipes;
1318 unsigned tiling_group_size;
e7aeeba6 1319 unsigned tile_config;
e55b9422 1320 unsigned backend_map;
32fcdbf4
AD
1321};
1322
fecf1d07
AD
1323struct cayman_asic {
1324 unsigned max_shader_engines;
1325 unsigned max_pipes_per_simd;
1326 unsigned max_tile_pipes;
1327 unsigned max_simds_per_se;
1328 unsigned max_backends_per_se;
1329 unsigned max_texture_channel_caches;
1330 unsigned max_gprs;
1331 unsigned max_threads;
1332 unsigned max_gs_threads;
1333 unsigned max_stack_entries;
1334 unsigned sx_num_of_sets;
1335 unsigned sx_max_export_size;
1336 unsigned sx_max_export_pos_size;
1337 unsigned sx_max_export_smx_size;
1338 unsigned max_hw_contexts;
1339 unsigned sq_num_cf_insts;
1340 unsigned sc_prim_fifo_size;
1341 unsigned sc_hiz_tile_fifo_size;
1342 unsigned sc_earlyz_tile_fifo_size;
1343
1344 unsigned num_shader_engines;
1345 unsigned num_shader_pipes_per_simd;
1346 unsigned num_tile_pipes;
1347 unsigned num_simds_per_se;
1348 unsigned num_backends_per_se;
1349 unsigned backend_disable_mask_per_asic;
1350 unsigned backend_map;
1351 unsigned num_texture_channel_caches;
1352 unsigned mem_max_burst_length_bytes;
1353 unsigned mem_row_size_in_kb;
1354 unsigned shader_engine_tile_size;
1355 unsigned num_gpus;
1356 unsigned multi_gpu_tile_size;
1357
1358 unsigned tile_config;
fecf1d07
AD
1359};
1360
0a96d72b
AD
1361struct si_asic {
1362 unsigned max_shader_engines;
0a96d72b 1363 unsigned max_tile_pipes;
1a8ca750
AD
1364 unsigned max_cu_per_sh;
1365 unsigned max_sh_per_se;
0a96d72b
AD
1366 unsigned max_backends_per_se;
1367 unsigned max_texture_channel_caches;
1368 unsigned max_gprs;
1369 unsigned max_gs_threads;
1370 unsigned max_hw_contexts;
1371 unsigned sc_prim_fifo_size_frontend;
1372 unsigned sc_prim_fifo_size_backend;
1373 unsigned sc_hiz_tile_fifo_size;
1374 unsigned sc_earlyz_tile_fifo_size;
1375
0a96d72b
AD
1376 unsigned num_tile_pipes;
1377 unsigned num_backends_per_se;
1378 unsigned backend_disable_mask_per_asic;
1379 unsigned backend_map;
1380 unsigned num_texture_channel_caches;
1381 unsigned mem_max_burst_length_bytes;
1382 unsigned mem_row_size_in_kb;
1383 unsigned shader_engine_tile_size;
1384 unsigned num_gpus;
1385 unsigned multi_gpu_tile_size;
1386
1387 unsigned tile_config;
0a96d72b
AD
1388};
1389
068a117c
JG
1390union radeon_asic_config {
1391 struct r300_asic r300;
551ebd83 1392 struct r100_asic r100;
3ce0a23d
JG
1393 struct r600_asic r600;
1394 struct rv770_asic rv770;
32fcdbf4 1395 struct evergreen_asic evergreen;
fecf1d07 1396 struct cayman_asic cayman;
0a96d72b 1397 struct si_asic si;
068a117c
JG
1398};
1399
0a10c851
DV
1400/*
1401 * asic initizalization from radeon_asic.c
1402 */
1403void radeon_agp_disable(struct radeon_device *rdev);
1404int radeon_asic_init(struct radeon_device *rdev);
1405
771fe6b9
JG
1406
1407/*
1408 * IOCTL.
1409 */
1410int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1411 struct drm_file *filp);
1412int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1413 struct drm_file *filp);
1414int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1415 struct drm_file *file_priv);
1416int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1417 struct drm_file *file_priv);
1418int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1419 struct drm_file *file_priv);
1420int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1421 struct drm_file *file_priv);
1422int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1423 struct drm_file *filp);
1424int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1425 struct drm_file *filp);
1426int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1427 struct drm_file *filp);
1428int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1429 struct drm_file *filp);
721604a1
JG
1430int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *filp);
771fe6b9 1432int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1433int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *filp);
1435int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *filp);
771fe6b9 1437
16cdf04d
AD
1438/* VRAM scratch page for HDP bug, default vram page */
1439struct r600_vram_scratch {
87cbf8f2
AD
1440 struct radeon_bo *robj;
1441 volatile uint32_t *ptr;
16cdf04d 1442 u64 gpu_addr;
87cbf8f2 1443};
771fe6b9 1444
7a1619b9 1445
771fe6b9
JG
1446/*
1447 * Core structure, functions and helpers.
1448 */
1449typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1450typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1451
1452struct radeon_device {
9f022ddf 1453 struct device *dev;
771fe6b9
JG
1454 struct drm_device *ddev;
1455 struct pci_dev *pdev;
dee53e7f 1456 struct rw_semaphore exclusive_lock;
771fe6b9 1457 /* ASIC */
068a117c 1458 union radeon_asic_config config;
771fe6b9
JG
1459 enum radeon_family family;
1460 unsigned long flags;
1461 int usec_timeout;
1462 enum radeon_pll_errata pll_errata;
1463 int num_gb_pipes;
f779b3e5 1464 int num_z_pipes;
771fe6b9
JG
1465 int disp_priority;
1466 /* BIOS */
1467 uint8_t *bios;
1468 bool is_atom_bios;
1469 uint16_t bios_header_start;
4c788679 1470 struct radeon_bo *stollen_vga_memory;
771fe6b9 1471 /* Register mmio */
4c9bc75c
DA
1472 resource_size_t rmmio_base;
1473 resource_size_t rmmio_size;
a0533fbf 1474 void __iomem *rmmio;
771fe6b9
JG
1475 radeon_rreg_t mc_rreg;
1476 radeon_wreg_t mc_wreg;
1477 radeon_rreg_t pll_rreg;
1478 radeon_wreg_t pll_wreg;
de1b2898 1479 uint32_t pcie_reg_mask;
771fe6b9
JG
1480 radeon_rreg_t pciep_rreg;
1481 radeon_wreg_t pciep_wreg;
351a52a2
AD
1482 /* io port */
1483 void __iomem *rio_mem;
1484 resource_size_t rio_mem_size;
771fe6b9
JG
1485 struct radeon_clock clock;
1486 struct radeon_mc mc;
1487 struct radeon_gart gart;
1488 struct radeon_mode_info mode_info;
1489 struct radeon_scratch scratch;
1490 struct radeon_mman mman;
7465280c 1491 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1492 wait_queue_head_t fence_queue;
d6999bc7 1493 struct mutex ring_lock;
e32eb50d 1494 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1495 bool ib_pool_ready;
1496 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1497 struct radeon_irq irq;
1498 struct radeon_asic *asic;
1499 struct radeon_gem gem;
c93bb85b 1500 struct radeon_pm pm;
f657c2a7 1501 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1502 struct radeon_wb wb;
3ce0a23d 1503 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1504 bool shutdown;
1505 bool suspend;
ad49f501 1506 bool need_dma32;
733289c2 1507 bool accel_working;
e024e110 1508 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1509 const struct firmware *me_fw; /* all family ME firmware */
1510 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1511 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1512 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1513 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1514 struct r600_blit r600_blit;
16cdf04d 1515 struct r600_vram_scratch vram_scratch;
3e5cb98d 1516 int msi_enabled; /* msi enabled */
d8f60cfc 1517 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1518 struct si_rlc rlc;
d4877cf2 1519 struct work_struct hotplug_work;
f122c610 1520 struct work_struct audio_work;
18917b60 1521 int num_crtc; /* number of crtcs */
40bacf16 1522 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1523 bool audio_enabled;
1524 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1525 struct notifier_block acpi_nb;
9eba4a93 1526 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1527 struct drm_file *hyperz_filp;
9eba4a93 1528 struct drm_file *cmask_filp;
f376b94f
AD
1529 /* i2c buses */
1530 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1531 /* debugfs */
1532 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1533 unsigned debugfs_count;
721604a1
JG
1534 /* virtual memory */
1535 struct radeon_vm_manager vm_manager;
771fe6b9
JG
1536};
1537
1538int radeon_device_init(struct radeon_device *rdev,
1539 struct drm_device *ddev,
1540 struct pci_dev *pdev,
1541 uint32_t flags);
1542void radeon_device_fini(struct radeon_device *rdev);
1543int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1544
6fcbef7a
AK
1545uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1546void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1547u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1548void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1549
4c788679
JG
1550/*
1551 * Cast helper
1552 */
1553#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1554
1555/*
1556 * Registers read & write functions.
1557 */
a0533fbf
BH
1558#define RREG8(reg) readb((rdev->rmmio) + (reg))
1559#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1560#define RREG16(reg) readw((rdev->rmmio) + (reg))
1561#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1562#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1563#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1564#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1565#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1566#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1567#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1568#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1569#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1570#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1571#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1572#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1573#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1574#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1575#define WREG32_P(reg, val, mask) \
1576 do { \
1577 uint32_t tmp_ = RREG32(reg); \
1578 tmp_ &= (mask); \
1579 tmp_ |= ((val) & ~(mask)); \
1580 WREG32(reg, tmp_); \
1581 } while (0)
1582#define WREG32_PLL_P(reg, val, mask) \
1583 do { \
1584 uint32_t tmp_ = RREG32_PLL(reg); \
1585 tmp_ &= (mask); \
1586 tmp_ |= ((val) & ~(mask)); \
1587 WREG32_PLL(reg, tmp_); \
1588 } while (0)
3ce0a23d 1589#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1590#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1591#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1592
de1b2898
DA
1593/*
1594 * Indirect registers accessor
1595 */
1596static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1597{
1598 uint32_t r;
1599
1600 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1601 r = RREG32(RADEON_PCIE_DATA);
1602 return r;
1603}
1604
1605static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1606{
1607 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1608 WREG32(RADEON_PCIE_DATA, (v));
1609}
1610
771fe6b9
JG
1611void r100_pll_errata_after_index(struct radeon_device *rdev);
1612
1613
1614/*
1615 * ASICs helpers.
1616 */
b995e433
DA
1617#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1618 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1619#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1620 (rdev->family == CHIP_RV200) || \
1621 (rdev->family == CHIP_RS100) || \
1622 (rdev->family == CHIP_RS200) || \
1623 (rdev->family == CHIP_RV250) || \
1624 (rdev->family == CHIP_RV280) || \
1625 (rdev->family == CHIP_RS300))
1626#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1627 (rdev->family == CHIP_RV350) || \
1628 (rdev->family == CHIP_R350) || \
1629 (rdev->family == CHIP_RV380) || \
1630 (rdev->family == CHIP_R420) || \
1631 (rdev->family == CHIP_R423) || \
1632 (rdev->family == CHIP_RV410) || \
1633 (rdev->family == CHIP_RS400) || \
1634 (rdev->family == CHIP_RS480))
3313e3d4
AD
1635#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1636 (rdev->ddev->pdev->device == 0x9443) || \
1637 (rdev->ddev->pdev->device == 0x944B) || \
1638 (rdev->ddev->pdev->device == 0x9506) || \
1639 (rdev->ddev->pdev->device == 0x9509) || \
1640 (rdev->ddev->pdev->device == 0x950F) || \
1641 (rdev->ddev->pdev->device == 0x689C) || \
1642 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1643#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1644#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1645 (rdev->family == CHIP_RS690) || \
1646 (rdev->family == CHIP_RS740) || \
1647 (rdev->family >= CHIP_R600))
771fe6b9
JG
1648#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1649#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1650#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1651#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1652 (rdev->flags & RADEON_IS_IGP))
1fe18305 1653#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1654#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1655#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1656 (rdev->flags & RADEON_IS_IGP))
771fe6b9
JG
1657
1658/*
1659 * BIOS helpers.
1660 */
1661#define RBIOS8(i) (rdev->bios[i])
1662#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1663#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1664
1665int radeon_combios_init(struct radeon_device *rdev);
1666void radeon_combios_fini(struct radeon_device *rdev);
1667int radeon_atombios_init(struct radeon_device *rdev);
1668void radeon_atombios_fini(struct radeon_device *rdev);
1669
1670
1671/*
1672 * RING helpers.
1673 */
ce580fab 1674#if DRM_DEBUG_CODE == 0
e32eb50d 1675static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1676{
e32eb50d
CK
1677 ring->ring[ring->wptr++] = v;
1678 ring->wptr &= ring->ptr_mask;
1679 ring->count_dw--;
1680 ring->ring_free_dw--;
771fe6b9 1681}
ce580fab
AK
1682#else
1683/* With debugging this is just too big to inline */
e32eb50d 1684void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1685#endif
771fe6b9
JG
1686
1687/*
1688 * ASICs macro.
1689 */
068a117c 1690#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1691#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1692#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1693#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1694#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1695#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1696#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1697#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1698#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
f712812e
AD
1699#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1700#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1701#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1702#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1703#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1704#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
b35ea4ab
AD
1705#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1706#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1707#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
4c87bc26
CK
1708#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1709#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1710#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1711#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1712#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1713#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1714#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1715#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1716#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1717#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1718#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1719#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1720#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1721#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1722#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1723#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1724#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1725#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1726#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1727#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1728#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1729#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1730#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1731#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1732#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1733#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1734#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1735#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1736#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1737#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1738#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1739#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1740#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
771fe6b9 1741
6cf8a3f5 1742/* Common functions */
700a0cc0 1743/* AGP */
90aca4d2 1744extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1745extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1746extern int radeon_modeset_init(struct radeon_device *rdev);
1747extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1748extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1749extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1750extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1751extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1752extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1753extern void radeon_wb_fini(struct radeon_device *rdev);
1754extern int radeon_wb_init(struct radeon_device *rdev);
1755extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1756extern void radeon_surface_init(struct radeon_device *rdev);
1757extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1758extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1759extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1760extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1761extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1762extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1763extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1764extern int radeon_resume_kms(struct drm_device *dev);
1765extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1766extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1767
721604a1
JG
1768/*
1769 * vm
1770 */
1771int radeon_vm_manager_init(struct radeon_device *rdev);
1772void radeon_vm_manager_fini(struct radeon_device *rdev);
721604a1
JG
1773int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1774void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1775int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1776void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1777int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1778 struct radeon_vm *vm,
1779 struct radeon_bo *bo,
1780 struct ttm_mem_reg *mem);
1781void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1782 struct radeon_bo *bo);
1783int radeon_vm_bo_add(struct radeon_device *rdev,
1784 struct radeon_vm *vm,
1785 struct radeon_bo *bo,
1786 uint64_t offset,
1787 uint32_t flags);
1788int radeon_vm_bo_rmv(struct radeon_device *rdev,
1789 struct radeon_vm *vm,
1790 struct radeon_bo *bo);
1791
f122c610
AD
1792/* audio */
1793void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1794
16cdf04d
AD
1795/*
1796 * R600 vram scratch functions
1797 */
1798int r600_vram_scratch_init(struct radeon_device *rdev);
1799void r600_vram_scratch_fini(struct radeon_device *rdev);
1800
285484e2
JG
1801/*
1802 * r600 cs checking helper
1803 */
1804unsigned r600_mip_minify(unsigned size, unsigned level);
1805bool r600_fmt_is_valid_color(u32 format);
1806bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1807int r600_fmt_get_blocksize(u32 format);
1808int r600_fmt_get_nblocksx(u32 format, u32 w);
1809int r600_fmt_get_nblocksy(u32 format, u32 h);
1810
3574dda4
DV
1811/*
1812 * r600 functions used by radeon_encoder.c
1813 */
1b688d08
RM
1814struct radeon_hdmi_acr {
1815 u32 clock;
1816
1817 int n_32khz;
1818 int cts_32khz;
1819
1820 int n_44_1khz;
1821 int cts_44_1khz;
1822
1823 int n_48khz;
1824 int cts_48khz;
1825
1826};
1827
e55d3e6c
RM
1828extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1829
2cd6218c
RM
1830extern void r600_hdmi_enable(struct drm_encoder *encoder);
1831extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1832extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1833extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1834 u32 tiling_pipe_num,
1835 u32 max_rb_num,
1836 u32 total_max_rb_num,
1837 u32 enabled_rb_mask);
fe251e2f 1838
e55d3e6c
RM
1839/*
1840 * evergreen functions used by radeon_encoder.c
1841 */
1842
1843extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1844
0af62b01 1845extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1846extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1847
d7a2952f
AM
1848/* radeon_acpi.c */
1849#if defined(CONFIG_ACPI)
1850extern int radeon_acpi_init(struct radeon_device *rdev);
1851#else
1852static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1853#endif
1854
4c788679
JG
1855#include "radeon_object.h"
1856
771fe6b9 1857#endif