drm/radeon: fix dp link rate selection (v2)
[linux-2.6-block.git] / drivers / gpu / drm / radeon / atombios_dp.c
CommitLineData
746c1aa4
DA
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
8d1c702a 25 * Jerome Glisse
746c1aa4 26 */
760285e7
DH
27#include <drm/drmP.h>
28#include <drm/radeon_drm.h>
746c1aa4
DA
29#include "radeon.h"
30
31#include "atom.h"
32#include "atom-bits.h"
760285e7 33#include <drm/drm_dp_helper.h>
746c1aa4 34
f92a8b67 35/* move these to drm_dp_helper.c/h */
5801ead6 36#define DP_LINK_CONFIGURATION_SIZE 9
1a644cd4 37#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
5801ead6
AD
38
39static char *voltage_names[] = {
40 "0.4V", "0.6V", "0.8V", "1.2V"
41};
42static char *pre_emph_names[] = {
43 "0dB", "3.5dB", "6dB", "9.5dB"
44};
f92a8b67 45
224d94b1 46/***** radeon AUX functions *****/
34be8c9a
AD
47
48/* Atom needs data in little endian format
49 * so swap as appropriate when copying data to
50 * or from atom. Note that atom operates on
51 * dw units.
52 */
4543eda5 53void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
34be8c9a
AD
54{
55#ifdef __BIG_ENDIAN
56 u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
57 u32 *dst32, *src32;
58 int i;
59
60 memcpy(src_tmp, src, num_bytes);
61 src32 = (u32 *)src_tmp;
62 dst32 = (u32 *)dst_tmp;
63 if (to_le) {
64 for (i = 0; i < ((num_bytes + 3) / 4); i++)
65 dst32[i] = cpu_to_le32(src32[i]);
66 memcpy(dst, dst_tmp, num_bytes);
67 } else {
68 u8 dws = num_bytes & ~3;
69 for (i = 0; i < ((num_bytes + 3) / 4); i++)
70 dst32[i] = le32_to_cpu(src32[i]);
71 memcpy(dst, dst_tmp, dws);
72 if (num_bytes % 4) {
73 for (i = 0; i < (num_bytes % 4); i++)
74 dst[dws+i] = dst_tmp[dws+i];
75 }
76 }
77#else
78 memcpy(dst, src, num_bytes);
79#endif
80}
81
224d94b1
AD
82union aux_channel_transaction {
83 PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
84 PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
f92a8b67
AD
85};
86
224d94b1
AD
87static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
88 u8 *send, int send_bytes,
89 u8 *recv, int recv_size,
90 u8 delay, u8 *ack)
91{
92 struct drm_device *dev = chan->dev;
93 struct radeon_device *rdev = dev->dev_private;
94 union aux_channel_transaction args;
95 int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
96 unsigned char *base;
97 int recv_bytes;
831719d6 98 int r = 0;
224d94b1
AD
99
100 memset(&args, 0, sizeof(args));
f92a8b67 101
831719d6 102 mutex_lock(&chan->mutex);
1c949842 103 mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
831719d6 104
97412a7a 105 base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
224d94b1 106
4543eda5 107 radeon_atom_copy_swap(base, send, send_bytes, true);
224d94b1 108
34be8c9a
AD
109 args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
110 args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
224d94b1
AD
111 args.v1.ucDataOutLen = 0;
112 args.v1.ucChannelID = chan->rec.i2c_id;
113 args.v1.ucDelay = delay / 10;
114 if (ASIC_IS_DCE4(rdev))
115 args.v2.ucHPD_ID = chan->rec.hpd;
116
1c949842 117 atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
224d94b1
AD
118
119 *ack = args.v1.ucReplyStatus;
120
121 /* timeout */
122 if (args.v1.ucReplyStatus == 1) {
123 DRM_DEBUG_KMS("dp_aux_ch timeout\n");
831719d6
AD
124 r = -ETIMEDOUT;
125 goto done;
224d94b1
AD
126 }
127
128 /* flags not zero */
129 if (args.v1.ucReplyStatus == 2) {
130 DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
f6be5e64 131 r = -EIO;
831719d6 132 goto done;
224d94b1
AD
133 }
134
135 /* error */
136 if (args.v1.ucReplyStatus == 3) {
137 DRM_DEBUG_KMS("dp_aux_ch error\n");
831719d6
AD
138 r = -EIO;
139 goto done;
224d94b1
AD
140 }
141
142 recv_bytes = args.v1.ucDataOutLen;
143 if (recv_bytes > recv_size)
144 recv_bytes = recv_size;
145
146 if (recv && recv_size)
4543eda5 147 radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
224d94b1 148
831719d6
AD
149 r = recv_bytes;
150done:
1c949842 151 mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
831719d6
AD
152 mutex_unlock(&chan->mutex);
153
154 return r;
224d94b1
AD
155}
156
25377b92
AD
157#define BARE_ADDRESS_SIZE 3
158#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
5801ead6 159
496263bf 160static ssize_t
875711f0 161radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
f92a8b67 162{
496263bf
AD
163 struct radeon_i2c_chan *chan =
164 container_of(aux, struct radeon_i2c_chan, aux);
224d94b1 165 int ret;
496263bf
AD
166 u8 tx_buf[20];
167 size_t tx_size;
168 u8 ack, delay = 0;
169
170 if (WARN_ON(msg->size > 16))
171 return -E2BIG;
172
173 tx_buf[0] = msg->address & 0xff;
3f8340cc
VS
174 tx_buf[1] = (msg->address >> 8) & 0xff;
175 tx_buf[2] = (msg->request << 4) |
176 ((msg->address >> 16) & 0xf);
25377b92 177 tx_buf[3] = msg->size ? (msg->size - 1) : 0;
496263bf
AD
178
179 switch (msg->request & ~DP_AUX_I2C_MOT) {
180 case DP_AUX_NATIVE_WRITE:
181 case DP_AUX_I2C_WRITE:
1f75b29d 182 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
94a47c49
AD
183 /* The atom implementation only supports writes with a max payload of
184 * 12 bytes since it uses 4 bits for the total count (header + payload)
185 * in the parameter space. The atom interface supports 16 byte
186 * payloads for reads. The hw itself supports up to 16 bytes of payload.
187 */
188 if (WARN_ON_ONCE(msg->size > 12))
189 return -E2BIG;
25377b92
AD
190 /* tx_size needs to be 4 even for bare address packets since the atom
191 * table needs the info in tx_buf[3].
192 */
496263bf 193 tx_size = HEADER_SIZE + msg->size;
25377b92
AD
194 if (msg->size == 0)
195 tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
196 else
197 tx_buf[3] |= tx_size << 4;
496263bf
AD
198 memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
199 ret = radeon_process_aux_ch(chan,
200 tx_buf, tx_size, NULL, 0, delay, &ack);
201 if (ret >= 0)
202 /* Return payload size. */
203 ret = msg->size;
204 break;
205 case DP_AUX_NATIVE_READ:
206 case DP_AUX_I2C_READ:
25377b92
AD
207 /* tx_size needs to be 4 even for bare address packets since the atom
208 * table needs the info in tx_buf[3].
209 */
496263bf 210 tx_size = HEADER_SIZE;
25377b92
AD
211 if (msg->size == 0)
212 tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
213 else
214 tx_buf[3] |= tx_size << 4;
496263bf
AD
215 ret = radeon_process_aux_ch(chan,
216 tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
217 break;
218 default:
219 ret = -EINVAL;
220 break;
224d94b1 221 }
6375bda0 222
25377b92 223 if (ret >= 0)
496263bf 224 msg->reply = ack >> 4;
f92a8b67 225
496263bf 226 return ret;
224d94b1
AD
227}
228
496263bf 229void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
224d94b1 230{
875711f0
DA
231 struct drm_device *dev = radeon_connector->base.dev;
232 struct radeon_device *rdev = dev->dev_private;
224d94b1 233 int ret;
f92a8b67 234
ad47b8fa 235 radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
379dfc25 236 radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
875711f0
DA
237 if (ASIC_IS_DCE5(rdev)) {
238 if (radeon_auxch)
239 radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
240 else
241 radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
242 } else {
243 radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
244 }
4f71d0cb
DA
245
246 ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
379dfc25
AD
247 if (!ret)
248 radeon_connector->ddc_bus->has_aux = true;
f92a8b67 249
4f71d0cb 250 WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
5801ead6
AD
251}
252
224d94b1
AD
253/***** general DP utility functions *****/
254
9cecb371
SJ
255#define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
256#define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
5801ead6 257
0c3a8840 258static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
5801ead6
AD
259 int lane_count,
260 u8 train_set[4])
261{
262 u8 v = 0;
263 u8 p = 0;
264 int lane;
265
266 for (lane = 0; lane < lane_count; lane++) {
0f037bde
DV
267 u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
268 u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
5801ead6 269
d9fdaafb 270 DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
53c1e09f
AD
271 lane,
272 voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
273 pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
5801ead6
AD
274
275 if (this_v > v)
276 v = this_v;
277 if (this_p > p)
278 p = this_p;
279 }
280
281 if (v >= DP_VOLTAGE_MAX)
224d94b1 282 v |= DP_TRAIN_MAX_SWING_REACHED;
5801ead6 283
224d94b1
AD
284 if (p >= DP_PRE_EMPHASIS_MAX)
285 p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
5801ead6 286
d9fdaafb 287 DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
53c1e09f
AD
288 voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
289 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
5801ead6
AD
290
291 for (lane = 0; lane < 4; lane++)
292 train_set[lane] = v | p;
293}
294
224d94b1
AD
295/* convert bits per color to bits per pixel */
296/* get bpc from the EDID */
297static int convert_bpc_to_bpp(int bpc)
746c1aa4 298{
224d94b1
AD
299 if (bpc == 0)
300 return 24;
301 else
302 return bpc * 3;
303}
746c1aa4 304
224d94b1 305/***** radeon specific DP functions *****/
746c1aa4 306
092c96a8
AD
307int radeon_dp_get_dp_link_config(struct drm_connector *connector,
308 const u8 dpcd[DP_DPCD_SIZE],
309 unsigned pix_clock,
310 unsigned *dp_lanes, unsigned *dp_rate)
224d94b1 311{
eccea792 312 int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
092c96a8
AD
313 static const unsigned link_rates[3] = { 162000, 270000, 540000 };
314 unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
315 unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
316 unsigned lane_num, i, max_pix_clock;
317
318 for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
319 for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
320 max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
321 if (max_pix_clock >= pix_clock) {
322 *dp_lanes = lane_num;
323 *dp_rate = link_rates[i];
324 return 0;
325 }
326 }
834b2904 327 }
224d94b1 328
092c96a8 329 return -EINVAL;
746c1aa4
DA
330}
331
834b2904
AD
332static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
333 int action, int dp_clock,
224d94b1 334 u8 ucconfig, u8 lane_num)
5801ead6
AD
335{
336 DP_ENCODER_SERVICE_PARAMETERS args;
337 int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
338
339 memset(&args, 0, sizeof(args));
340 args.ucLinkClock = dp_clock / 10;
341 args.ucConfig = ucconfig;
342 args.ucAction = action;
343 args.ucLaneNum = lane_num;
344 args.ucStatus = 0;
345
346 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
347 return args.ucStatus;
348}
349
350u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
351{
5801ead6
AD
352 struct drm_device *dev = radeon_connector->base.dev;
353 struct radeon_device *rdev = dev->dev_private;
354
355 return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
379dfc25 356 radeon_connector->ddc_bus->rec.i2c_id, 0);
5801ead6
AD
357}
358
40c5d876
AJ
359static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
360{
361 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
362 u8 buf[3];
363
364 if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
365 return;
366
aa019b79 367 if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
40c5d876
AJ
368 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
369 buf[0], buf[1], buf[2]);
370
aa019b79 371 if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
40c5d876
AJ
372 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
373 buf[0], buf[1], buf[2]);
374}
375
9fa05c98 376bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
746c1aa4 377{
5801ead6 378 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
1a644cd4 379 u8 msg[DP_DPCD_SIZE];
0f28d128 380 int ret, i;
4e5f97de 381
0f28d128
AD
382 for (i = 0; i < 7; i++) {
383 ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
384 DP_DPCD_SIZE);
385 if (ret == DP_DPCD_SIZE) {
386 memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
4e5f97de 387
0f28d128
AD
388 DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
389 dig_connector->dpcd);
40c5d876 390
0f28d128 391 radeon_dp_probe_oui(radeon_connector);
40c5d876 392
0f28d128
AD
393 return true;
394 }
746c1aa4 395 }
5801ead6 396 dig_connector->dpcd[0] = 0;
9fa05c98 397 return false;
746c1aa4
DA
398}
399
386d4d75
AD
400int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
401 struct drm_connector *connector)
224d94b1
AD
402{
403 struct drm_device *dev = encoder->dev;
404 struct radeon_device *rdev = dev->dev_private;
00dfb8df 405 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
496263bf 406 struct radeon_connector_atom_dig *dig_connector;
224d94b1 407 int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
0ceb996c
AD
408 u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
409 u8 tmp;
224d94b1
AD
410
411 if (!ASIC_IS_DCE4(rdev))
386d4d75 412 return panel_mode;
224d94b1 413
496263bf
AD
414 if (!radeon_connector->con_priv)
415 return panel_mode;
416
417 dig_connector = radeon_connector->con_priv;
418
0ceb996c
AD
419 if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
420 /* DP bridge chips */
aa019b79
AD
421 if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
422 DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
423 if (tmp & 1)
424 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
425 else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
426 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
427 panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
428 else
429 panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
430 }
304a4840 431 } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
0ceb996c 432 /* eDP */
aa019b79
AD
433 if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
434 DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
435 if (tmp & 1)
436 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
437 }
00dfb8df 438 }
224d94b1 439
386d4d75 440 return panel_mode;
224d94b1
AD
441}
442
5801ead6 443void radeon_dp_set_link_config(struct drm_connector *connector,
e811f5ae 444 const struct drm_display_mode *mode)
5801ead6 445{
224d94b1 446 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
5801ead6 447 struct radeon_connector_atom_dig *dig_connector;
092c96a8 448 int ret;
5801ead6 449
5801ead6
AD
450 if (!radeon_connector->con_priv)
451 return;
452 dig_connector = radeon_connector->con_priv;
453
224d94b1
AD
454 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
455 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
092c96a8
AD
456 ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
457 mode->clock,
458 &dig_connector->dp_lane_count,
459 &dig_connector->dp_clock);
460 if (ret) {
461 dig_connector->dp_clock = 0;
462 dig_connector->dp_lane_count = 0;
463 }
224d94b1 464 }
5801ead6
AD
465}
466
224d94b1 467int radeon_dp_mode_valid_helper(struct drm_connector *connector,
5801ead6
AD
468 struct drm_display_mode *mode)
469{
224d94b1
AD
470 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
471 struct radeon_connector_atom_dig *dig_connector;
092c96a8
AD
472 unsigned dp_clock, dp_lanes;
473 int ret;
5801ead6 474
410cce2a
AD
475 if ((mode->clock > 340000) &&
476 (!radeon_connector_is_dp12_capable(connector)))
477 return MODE_CLOCK_HIGH;
478
224d94b1
AD
479 if (!radeon_connector->con_priv)
480 return MODE_CLOCK_HIGH;
481 dig_connector = radeon_connector->con_priv;
482
092c96a8
AD
483 ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
484 mode->clock,
485 &dp_lanes,
486 &dp_clock);
487 if (ret)
488 return MODE_CLOCK_HIGH;
224d94b1
AD
489
490 if ((dp_clock == 540000) &&
491 (!radeon_connector_is_dp12_capable(connector)))
492 return MODE_CLOCK_HIGH;
493
494 return MODE_OK;
5801ead6
AD
495}
496
d5811e87
AD
497bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
498{
499 u8 link_status[DP_LINK_STATUS_SIZE];
500 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
501
379dfc25
AD
502 if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
503 <= 0)
d5811e87 504 return false;
1ffdff13 505 if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
d5811e87
AD
506 return false;
507 return true;
508}
509
2953da15
AD
510void radeon_dp_set_rx_power_state(struct drm_connector *connector,
511 u8 power_state)
512{
513 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
514 struct radeon_connector_atom_dig *dig_connector;
515
516 if (!radeon_connector->con_priv)
517 return;
518
519 dig_connector = radeon_connector->con_priv;
520
521 /* power up/down the sink */
522 if (dig_connector->dpcd[0] >= 0x11) {
379dfc25 523 drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
2953da15
AD
524 DP_SET_POWER, power_state);
525 usleep_range(1000, 2000);
526 }
527}
528
529
224d94b1
AD
530struct radeon_dp_link_train_info {
531 struct radeon_device *rdev;
532 struct drm_encoder *encoder;
533 struct drm_connector *connector;
224d94b1
AD
534 int enc_id;
535 int dp_clock;
536 int dp_lane_count;
224d94b1 537 bool tp3_supported;
1a644cd4 538 u8 dpcd[DP_RECEIVER_CAP_SIZE];
224d94b1
AD
539 u8 train_set[4];
540 u8 link_status[DP_LINK_STATUS_SIZE];
541 u8 tries;
5a96a899 542 bool use_dpencoder;
496263bf 543 struct drm_dp_aux *aux;
224d94b1 544};
5801ead6 545
224d94b1 546static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
5801ead6 547{
224d94b1
AD
548 /* set the initial vs/emph on the source */
549 atombios_dig_transmitter_setup(dp_info->encoder,
550 ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
551 0, dp_info->train_set[0]); /* sets all lanes at once */
552
553 /* set the vs/emph on the sink */
496263bf
AD
554 drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
555 dp_info->train_set, dp_info->dp_lane_count);
5801ead6
AD
556}
557
224d94b1 558static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
746c1aa4 559{
224d94b1 560 int rtp = 0;
746c1aa4 561
224d94b1 562 /* set training pattern on the source */
5a96a899 563 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
224d94b1
AD
564 switch (tp) {
565 case DP_TRAINING_PATTERN_1:
566 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
567 break;
568 case DP_TRAINING_PATTERN_2:
569 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
570 break;
571 case DP_TRAINING_PATTERN_3:
572 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
573 break;
574 }
575 atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
576 } else {
577 switch (tp) {
578 case DP_TRAINING_PATTERN_1:
579 rtp = 0;
580 break;
581 case DP_TRAINING_PATTERN_2:
582 rtp = 1;
583 break;
584 }
585 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
586 dp_info->dp_clock, dp_info->enc_id, rtp);
587 }
746c1aa4 588
224d94b1 589 /* enable training pattern on the sink */
496263bf 590 drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
746c1aa4
DA
591}
592
224d94b1 593static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
5801ead6 594{
386d4d75
AD
595 struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
596 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
224d94b1 597 u8 tmp;
5801ead6 598
224d94b1 599 /* power up the sink */
2953da15 600 radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
224d94b1
AD
601
602 /* possibly enable downspread on the sink */
603 if (dp_info->dpcd[3] & 0x1)
496263bf
AD
604 drm_dp_dpcd_writeb(dp_info->aux,
605 DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
224d94b1 606 else
496263bf
AD
607 drm_dp_dpcd_writeb(dp_info->aux,
608 DP_DOWNSPREAD_CTRL, 0);
5801ead6 609
66c2b84b 610 if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
496263bf 611 drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
5801ead6 612
224d94b1
AD
613 /* set the lane count on the sink */
614 tmp = dp_info->dp_lane_count;
27f75dc6 615 if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
224d94b1 616 tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
496263bf 617 drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
5801ead6 618
224d94b1 619 /* set the link rate on the sink */
3b5c662e 620 tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
496263bf 621 drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
5801ead6 622
224d94b1 623 /* start training on the source */
5a96a899 624 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
224d94b1
AD
625 atombios_dig_encoder_setup(dp_info->encoder,
626 ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
5801ead6 627 else
224d94b1
AD
628 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
629 dp_info->dp_clock, dp_info->enc_id, 0);
5801ead6 630
5801ead6 631 /* disable the training pattern on the sink */
496263bf
AD
632 drm_dp_dpcd_writeb(dp_info->aux,
633 DP_TRAINING_PATTERN_SET,
634 DP_TRAINING_PATTERN_DISABLE);
224d94b1
AD
635
636 return 0;
637}
5801ead6 638
224d94b1
AD
639static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
640{
5801ead6 641 udelay(400);
5801ead6 642
224d94b1 643 /* disable the training pattern on the sink */
496263bf
AD
644 drm_dp_dpcd_writeb(dp_info->aux,
645 DP_TRAINING_PATTERN_SET,
646 DP_TRAINING_PATTERN_DISABLE);
224d94b1
AD
647
648 /* disable the training pattern on the source */
5a96a899 649 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
224d94b1
AD
650 atombios_dig_encoder_setup(dp_info->encoder,
651 ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
652 else
653 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
654 dp_info->dp_clock, dp_info->enc_id, 0);
655
656 return 0;
657}
658
659static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
660{
661 bool clock_recovery;
662 u8 voltage;
663 int i;
664
665 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
666 memset(dp_info->train_set, 0, 4);
667 radeon_dp_update_vs_emph(dp_info);
668
669 udelay(400);
5fbfce7f 670
5801ead6
AD
671 /* clock recovery loop */
672 clock_recovery = false;
224d94b1 673 dp_info->tries = 0;
5801ead6 674 voltage = 0xff;
224d94b1 675 while (1) {
1a644cd4 676 drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
224d94b1 677
ab8f1a2a
AD
678 if (drm_dp_dpcd_read_link_status(dp_info->aux,
679 dp_info->link_status) <= 0) {
8d1c702a 680 DRM_ERROR("displayport link status failed\n");
5801ead6 681 break;
8d1c702a 682 }
5801ead6 683
01916270 684 if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
5801ead6
AD
685 clock_recovery = true;
686 break;
687 }
688
224d94b1
AD
689 for (i = 0; i < dp_info->dp_lane_count; i++) {
690 if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
5801ead6
AD
691 break;
692 }
224d94b1 693 if (i == dp_info->dp_lane_count) {
5801ead6
AD
694 DRM_ERROR("clock recovery reached max voltage\n");
695 break;
696 }
697
224d94b1
AD
698 if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
699 ++dp_info->tries;
700 if (dp_info->tries == 5) {
5801ead6
AD
701 DRM_ERROR("clock recovery tried 5 times\n");
702 break;
703 }
704 } else
224d94b1 705 dp_info->tries = 0;
5801ead6 706
224d94b1 707 voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
5801ead6
AD
708
709 /* Compute new train_set as requested by sink */
224d94b1
AD
710 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
711
712 radeon_dp_update_vs_emph(dp_info);
5801ead6 713 }
224d94b1 714 if (!clock_recovery) {
5801ead6 715 DRM_ERROR("clock recovery failed\n");
224d94b1
AD
716 return -1;
717 } else {
d9fdaafb 718 DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
224d94b1
AD
719 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
720 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
53c1e09f 721 DP_TRAIN_PRE_EMPHASIS_SHIFT);
224d94b1
AD
722 return 0;
723 }
724}
5801ead6 725
224d94b1
AD
726static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
727{
728 bool channel_eq;
5801ead6 729
224d94b1
AD
730 if (dp_info->tp3_supported)
731 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
bcc1c2a1 732 else
224d94b1 733 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
5801ead6
AD
734
735 /* channel equalization loop */
224d94b1 736 dp_info->tries = 0;
5801ead6 737 channel_eq = false;
224d94b1 738 while (1) {
1a644cd4 739 drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
224d94b1 740
ab8f1a2a
AD
741 if (drm_dp_dpcd_read_link_status(dp_info->aux,
742 dp_info->link_status) <= 0) {
8d1c702a 743 DRM_ERROR("displayport link status failed\n");
5801ead6 744 break;
8d1c702a 745 }
5801ead6 746
1ffdff13 747 if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
5801ead6
AD
748 channel_eq = true;
749 break;
750 }
751
752 /* Try 5 times */
224d94b1 753 if (dp_info->tries > 5) {
5801ead6
AD
754 DRM_ERROR("channel eq failed: 5 tries\n");
755 break;
756 }
757
758 /* Compute new train_set as requested by sink */
224d94b1 759 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
5801ead6 760
224d94b1
AD
761 radeon_dp_update_vs_emph(dp_info);
762 dp_info->tries++;
5801ead6
AD
763 }
764
224d94b1 765 if (!channel_eq) {
5801ead6 766 DRM_ERROR("channel eq failed\n");
224d94b1
AD
767 return -1;
768 } else {
d9fdaafb 769 DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
224d94b1
AD
770 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
771 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
53c1e09f 772 >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
224d94b1
AD
773 return 0;
774 }
5801ead6
AD
775}
776
224d94b1
AD
777void radeon_dp_link_train(struct drm_encoder *encoder,
778 struct drm_connector *connector)
746c1aa4 779{
224d94b1
AD
780 struct drm_device *dev = encoder->dev;
781 struct radeon_device *rdev = dev->dev_private;
782 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
783 struct radeon_encoder_atom_dig *dig;
784 struct radeon_connector *radeon_connector;
785 struct radeon_connector_atom_dig *dig_connector;
786 struct radeon_dp_link_train_info dp_info;
5a96a899
JG
787 int index;
788 u8 tmp, frev, crev;
746c1aa4 789
224d94b1
AD
790 if (!radeon_encoder->enc_priv)
791 return;
792 dig = radeon_encoder->enc_priv;
746c1aa4 793
224d94b1
AD
794 radeon_connector = to_radeon_connector(connector);
795 if (!radeon_connector->con_priv)
796 return;
797 dig_connector = radeon_connector->con_priv;
834b2904 798
224d94b1
AD
799 if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
800 (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
801 return;
746c1aa4 802
5a96a899
JG
803 /* DPEncoderService newer than 1.1 can't program properly the
804 * training pattern. When facing such version use the
805 * DIGXEncoderControl (X== 1 | 2)
806 */
807 dp_info.use_dpencoder = true;
808 index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
809 if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
810 if (crev > 1) {
811 dp_info.use_dpencoder = false;
812 }
813 }
814
224d94b1
AD
815 dp_info.enc_id = 0;
816 if (dig->dig_encoder)
817 dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
818 else
819 dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
820 if (dig->linkb)
821 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
822 else
823 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
834b2904 824
aa019b79
AD
825 if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
826 == 1) {
827 if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
828 dp_info.tp3_supported = true;
829 else
830 dp_info.tp3_supported = false;
831 } else {
224d94b1 832 dp_info.tp3_supported = false;
aa019b79 833 }
224d94b1 834
1a644cd4 835 memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
224d94b1
AD
836 dp_info.rdev = rdev;
837 dp_info.encoder = encoder;
838 dp_info.connector = connector;
224d94b1
AD
839 dp_info.dp_lane_count = dig_connector->dp_lane_count;
840 dp_info.dp_clock = dig_connector->dp_clock;
379dfc25 841 dp_info.aux = &radeon_connector->ddc_bus->aux;
224d94b1
AD
842
843 if (radeon_dp_link_train_init(&dp_info))
844 goto done;
845 if (radeon_dp_link_train_cr(&dp_info))
846 goto done;
847 if (radeon_dp_link_train_ce(&dp_info))
848 goto done;
849done:
850 if (radeon_dp_link_train_finish(&dp_info))
851 return;
746c1aa4 852}