drm/nouveau: port all engines to new engine module format
[linux-block.git] / drivers / gpu / drm / nouveau / core / subdev / device / nve0.c
CommitLineData
9274f4a9
BS
1/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <subdev/device.h>
70c0f263 26#include <subdev/bios.h>
e0996aea 27#include <subdev/gpio.h>
4196faa8 28#include <subdev/i2c.h>
8aceb7de 29#include <subdev/clock.h>
cb75d97e 30#include <subdev/devinit.h>
7d9115de 31#include <subdev/mc.h>
5a5c7432 32#include <subdev/timer.h>
861d2107
BS
33#include <subdev/fb.h>
34#include <subdev/ltcg.h>
3863c9bc
BS
35#include <subdev/instmem.h>
36#include <subdev/vm.h>
37#include <subdev/bar.h>
9274f4a9 38
ebb945a9
BS
39#include <engine/dmaobj.h>
40#include <engine/fifo.h>
41#include <engine/software.h>
42#include <engine/graph.h>
43#include <engine/disp.h>
44
9274f4a9
BS
45int
46nve0_identify(struct nouveau_device *device)
47{
48 switch (device->chipset) {
49 case 0xe4:
70c0f263 50 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 51 device->oclass[NVDEV_SUBDEV_GPIO ] = &nvd0_gpio_oclass;
4196faa8 52 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
8aceb7de 53 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
cb75d97e 54 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
7d9115de 55 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
5a5c7432 56 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107
BS
57 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
58 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
3863c9bc
BS
59 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
60 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
61 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
ebb945a9
BS
62 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
63 device->oclass[NVDEV_ENGINE_FIFO ] = &nve0_fifo_oclass;
64 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
65 device->oclass[NVDEV_ENGINE_GR ] = &nve0_graph_oclass;
66 device->oclass[NVDEV_ENGINE_DISP ] = &nvd0_disp_oclass;
9274f4a9
BS
67 break;
68 case 0xe7:
70c0f263 69 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
e0996aea 70 device->oclass[NVDEV_SUBDEV_GPIO ] = &nvd0_gpio_oclass;
4196faa8 71 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
8aceb7de 72 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
cb75d97e 73 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
7d9115de 74 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
5a5c7432 75 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
861d2107
BS
76 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
77 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
3863c9bc
BS
78 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
79 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
80 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
ebb945a9
BS
81 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
82 device->oclass[NVDEV_ENGINE_FIFO ] = &nve0_fifo_oclass;
83 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
84 device->oclass[NVDEV_ENGINE_GR ] = &nve0_graph_oclass;
85 device->oclass[NVDEV_ENGINE_DISP ] = &nvd0_disp_oclass;
9274f4a9
BS
86 break;
87 default:
88 nv_fatal(device, "unknown Kepler chipset\n");
89 return -EINVAL;
90 }
91
92 return 0;
93}