drm/i915: add assert_rpm_wakelock_held helper
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_uncore.c
CommitLineData
907b28c5
CW
1/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 */
23
24#include "i915_drv.h"
25#include "intel_drv.h"
cf9d2890 26#include "i915_vgpu.h"
907b28c5 27
6daccb0b
CW
28#include <linux/pm_runtime.h>
29
83e33372 30#define FORCEWAKE_ACK_TIMEOUT_MS 50
907b28c5 31
75aa3f63 32#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
6af5d92f 33
05a2fb15
MK
34static const char * const forcewake_domain_names[] = {
35 "render",
36 "blitter",
37 "media",
38};
39
40const char *
48c1026a 41intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
05a2fb15 42{
53abb679 43 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
05a2fb15
MK
44
45 if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
46 return forcewake_domain_names[id];
47
48 WARN_ON(id);
49
50 return "unknown";
51}
52
05a2fb15
MK
53static inline void
54fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
907b28c5 55{
f0f59a00 56 WARN_ON(!i915_mmio_reg_valid(d->reg_set));
05a2fb15 57 __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
907b28c5
CW
58}
59
05a2fb15
MK
60static inline void
61fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
907b28c5 62{
05a2fb15 63 mod_timer_pinned(&d->timer, jiffies + 1);
907b28c5
CW
64}
65
05a2fb15
MK
66static inline void
67fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
907b28c5 68{
05a2fb15
MK
69 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
70 FORCEWAKE_KERNEL) == 0,
907b28c5 71 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
72 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
73 intel_uncore_forcewake_domain_to_str(d->id));
74}
907b28c5 75
05a2fb15
MK
76static inline void
77fw_domain_get(const struct intel_uncore_forcewake_domain *d)
78{
79 __raw_i915_write32(d->i915, d->reg_set, d->val_set);
80}
907b28c5 81
05a2fb15
MK
82static inline void
83fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
84{
85 if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
86 FORCEWAKE_KERNEL),
907b28c5 87 FORCEWAKE_ACK_TIMEOUT_MS))
05a2fb15
MK
88 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
89 intel_uncore_forcewake_domain_to_str(d->id));
90}
907b28c5 91
05a2fb15
MK
92static inline void
93fw_domain_put(const struct intel_uncore_forcewake_domain *d)
94{
95 __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
907b28c5
CW
96}
97
05a2fb15
MK
98static inline void
99fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
907b28c5 100{
05a2fb15 101 /* something from same cacheline, but not from the set register */
f0f59a00 102 if (i915_mmio_reg_valid(d->reg_post))
05a2fb15 103 __raw_posting_read(d->i915, d->reg_post);
907b28c5
CW
104}
105
05a2fb15 106static void
48c1026a 107fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
907b28c5 108{
05a2fb15 109 struct intel_uncore_forcewake_domain *d;
48c1026a 110 enum forcewake_domain_id id;
907b28c5 111
05a2fb15
MK
112 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
113 fw_domain_wait_ack_clear(d);
114 fw_domain_get(d);
05a2fb15
MK
115 fw_domain_wait_ack(d);
116 }
117}
907b28c5 118
05a2fb15 119static void
48c1026a 120fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
121{
122 struct intel_uncore_forcewake_domain *d;
48c1026a 123 enum forcewake_domain_id id;
907b28c5 124
05a2fb15
MK
125 for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
126 fw_domain_put(d);
127 fw_domain_posting_read(d);
128 }
129}
907b28c5 130
05a2fb15
MK
131static void
132fw_domains_posting_read(struct drm_i915_private *dev_priv)
133{
134 struct intel_uncore_forcewake_domain *d;
48c1026a 135 enum forcewake_domain_id id;
05a2fb15
MK
136
137 /* No need to do for all, just do for first found */
138 for_each_fw_domain(d, dev_priv, id) {
139 fw_domain_posting_read(d);
140 break;
141 }
142}
143
144static void
48c1026a 145fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
05a2fb15
MK
146{
147 struct intel_uncore_forcewake_domain *d;
48c1026a 148 enum forcewake_domain_id id;
05a2fb15 149
3225b2f9
MK
150 if (dev_priv->uncore.fw_domains == 0)
151 return;
f9b3927a 152
05a2fb15
MK
153 for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
154 fw_domain_reset(d);
155
156 fw_domains_posting_read(dev_priv);
157}
158
159static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
160{
161 /* w/a for a sporadic read returning 0 by waiting for the GT
162 * thread to wake up.
163 */
164 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
165 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
166 DRM_ERROR("GT thread status wait timed out\n");
167}
168
169static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
48c1026a 170 enum forcewake_domains fw_domains)
05a2fb15
MK
171{
172 fw_domains_get(dev_priv, fw_domains);
907b28c5 173
05a2fb15 174 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
c549f738 175 __gen6_gt_wait_for_thread_c0(dev_priv);
907b28c5
CW
176}
177
178static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
179{
180 u32 gtfifodbg;
6af5d92f
CW
181
182 gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
90f256b5
VS
183 if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
184 __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
907b28c5
CW
185}
186
05a2fb15 187static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
48c1026a 188 enum forcewake_domains fw_domains)
907b28c5 189{
05a2fb15 190 fw_domains_put(dev_priv, fw_domains);
907b28c5
CW
191 gen6_gt_check_fifodbg(dev_priv);
192}
193
c32e3788
DG
194static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
195{
196 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
197
198 return count & GT_FIFO_FREE_ENTRIES_MASK;
199}
200
907b28c5
CW
201static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
202{
203 int ret = 0;
204
5135d64b
D
205 /* On VLV, FIFO will be shared by both SW and HW.
206 * So, we need to read the FREE_ENTRIES everytime */
207 if (IS_VALLEYVIEW(dev_priv->dev))
c32e3788 208 dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
5135d64b 209
907b28c5
CW
210 if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
211 int loop = 500;
c32e3788
DG
212 u32 fifo = fifo_free_entries(dev_priv);
213
907b28c5
CW
214 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
215 udelay(10);
c32e3788 216 fifo = fifo_free_entries(dev_priv);
907b28c5
CW
217 }
218 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
219 ++ret;
220 dev_priv->uncore.fifo_count = fifo;
221 }
222 dev_priv->uncore.fifo_count--;
223
224 return ret;
225}
226
59bad947 227static void intel_uncore_fw_release_timer(unsigned long arg)
38cff0b1 228{
b2cff0db
CW
229 struct intel_uncore_forcewake_domain *domain = (void *)arg;
230 unsigned long irqflags;
38cff0b1 231
da5827c3 232 assert_rpm_device_not_suspended(domain->i915);
38cff0b1 233
b2cff0db
CW
234 spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
235 if (WARN_ON(domain->wake_count == 0))
236 domain->wake_count++;
237
238 if (--domain->wake_count == 0)
239 domain->i915->uncore.funcs.force_wake_put(domain->i915,
240 1 << domain->id);
241
242 spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
38cff0b1
ZW
243}
244
b2cff0db 245void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
38cff0b1 246{
b2cff0db 247 struct drm_i915_private *dev_priv = dev->dev_private;
48c1026a 248 unsigned long irqflags;
b2cff0db 249 struct intel_uncore_forcewake_domain *domain;
48c1026a
MK
250 int retry_count = 100;
251 enum forcewake_domain_id id;
252 enum forcewake_domains fw = 0, active_domains;
38cff0b1 253
b2cff0db
CW
254 /* Hold uncore.lock across reset to prevent any register access
255 * with forcewake not set correctly. Wait until all pending
256 * timers are run before holding.
257 */
258 while (1) {
259 active_domains = 0;
38cff0b1 260
b2cff0db
CW
261 for_each_fw_domain(domain, dev_priv, id) {
262 if (del_timer_sync(&domain->timer) == 0)
263 continue;
38cff0b1 264
59bad947 265 intel_uncore_fw_release_timer((unsigned long)domain);
b2cff0db 266 }
aec347ab 267
b2cff0db 268 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
b2ec142c 269
b2cff0db
CW
270 for_each_fw_domain(domain, dev_priv, id) {
271 if (timer_pending(&domain->timer))
272 active_domains |= (1 << id);
273 }
3123fcaf 274
b2cff0db
CW
275 if (active_domains == 0)
276 break;
aec347ab 277
b2cff0db
CW
278 if (--retry_count == 0) {
279 DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
280 break;
281 }
0294ae7b 282
b2cff0db
CW
283 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
284 cond_resched();
285 }
0294ae7b 286
b2cff0db
CW
287 WARN_ON(active_domains);
288
289 for_each_fw_domain(domain, dev_priv, id)
290 if (domain->wake_count)
291 fw |= 1 << id;
292
293 if (fw)
294 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
ef46e0d2 295
05a2fb15 296 fw_domains_reset(dev_priv, FORCEWAKE_ALL);
38cff0b1 297
0294ae7b 298 if (restore) { /* If reset with a user forcewake, try to restore */
0294ae7b
CW
299 if (fw)
300 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
301
302 if (IS_GEN6(dev) || IS_GEN7(dev))
303 dev_priv->uncore.fifo_count =
c32e3788 304 fifo_free_entries(dev_priv);
0294ae7b
CW
305 }
306
b2cff0db 307 if (!restore)
59bad947 308 assert_forcewakes_inactive(dev_priv);
b2cff0db 309
0294ae7b 310 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
ef46e0d2
DV
311}
312
f9b3927a 313static void intel_uncore_ellc_detect(struct drm_device *dev)
907b28c5
CW
314{
315 struct drm_i915_private *dev_priv = dev->dev_private;
316
e25dca86
DL
317 if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
318 INTEL_INFO(dev)->gen >= 9) &&
2db59d53 319 (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
18ce3994
BW
320 /* The docs do not explain exactly how the calculation can be
321 * made. It is somewhat guessable, but for now, it's always
322 * 128MB.
323 * NB: We can't write IDICR yet because we do not have gt funcs
324 * set up */
325 dev_priv->ellc_size = 128;
326 DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
327 }
f9b3927a
MK
328}
329
330static void __intel_uncore_early_sanitize(struct drm_device *dev,
331 bool restore_forcewake)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
334
335 if (HAS_FPGA_DBG_UNCLAIMED(dev))
336 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5 337
97058870
VS
338 /* clear out old GT FIFO errors */
339 if (IS_GEN6(dev) || IS_GEN7(dev))
340 __raw_i915_write32(dev_priv, GTFIFODBG,
341 __raw_i915_read32(dev_priv, GTFIFODBG));
342
a04f90a3
D
343 /* WaDisableShadowRegForCpd:chv */
344 if (IS_CHERRYVIEW(dev)) {
345 __raw_i915_write32(dev_priv, GTFIFOCTL,
346 __raw_i915_read32(dev_priv, GTFIFOCTL) |
347 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
348 GT_FIFO_CTL_RC6_POLICY_STALL);
349 }
350
10018603 351 intel_uncore_forcewake_reset(dev, restore_forcewake);
521198a2
MK
352}
353
ed493883
ID
354void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
355{
356 __intel_uncore_early_sanitize(dev, restore_forcewake);
357 i915_check_and_clear_faults(dev);
358}
359
521198a2
MK
360void intel_uncore_sanitize(struct drm_device *dev)
361{
907b28c5
CW
362 /* BIOS often leaves RC6 enabled, but disable it for hw init */
363 intel_disable_gt_powersave(dev);
364}
365
a6111f7b
CW
366static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
367 enum forcewake_domains fw_domains)
368{
369 struct intel_uncore_forcewake_domain *domain;
370 enum forcewake_domain_id id;
371
372 if (!dev_priv->uncore.funcs.force_wake_get)
373 return;
374
375 fw_domains &= dev_priv->uncore.fw_domains;
376
377 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
378 if (domain->wake_count++)
379 fw_domains &= ~(1 << id);
380 }
381
382 if (fw_domains)
383 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
384}
385
59bad947
MK
386/**
387 * intel_uncore_forcewake_get - grab forcewake domain references
388 * @dev_priv: i915 device instance
389 * @fw_domains: forcewake domains to get reference on
390 *
391 * This function can be used get GT's forcewake domain references.
392 * Normal register access will handle the forcewake domains automatically.
393 * However if some sequence requires the GT to not power down a particular
394 * forcewake domains this function should be called at the beginning of the
395 * sequence. And subsequently the reference should be dropped by symmetric
396 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
397 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
907b28c5 398 */
59bad947 399void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 400 enum forcewake_domains fw_domains)
907b28c5
CW
401{
402 unsigned long irqflags;
403
ab484f8f
BW
404 if (!dev_priv->uncore.funcs.force_wake_get)
405 return;
406
6daccb0b 407 WARN_ON(dev_priv->pm.suspended);
c8c8fb33 408
6daccb0b 409 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
a6111f7b 410 __intel_uncore_forcewake_get(dev_priv, fw_domains);
907b28c5
CW
411 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
412}
413
59bad947 414/**
a6111f7b 415 * intel_uncore_forcewake_get__locked - grab forcewake domain references
59bad947 416 * @dev_priv: i915 device instance
a6111f7b 417 * @fw_domains: forcewake domains to get reference on
59bad947 418 *
a6111f7b
CW
419 * See intel_uncore_forcewake_get(). This variant places the onus
420 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
907b28c5 421 */
a6111f7b
CW
422void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
423 enum forcewake_domains fw_domains)
424{
425 assert_spin_locked(&dev_priv->uncore.lock);
426
427 if (!dev_priv->uncore.funcs.force_wake_get)
428 return;
429
430 __intel_uncore_forcewake_get(dev_priv, fw_domains);
431}
432
433static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
434 enum forcewake_domains fw_domains)
907b28c5 435{
b2cff0db 436 struct intel_uncore_forcewake_domain *domain;
48c1026a 437 enum forcewake_domain_id id;
907b28c5 438
ab484f8f
BW
439 if (!dev_priv->uncore.funcs.force_wake_put)
440 return;
441
b2cff0db
CW
442 fw_domains &= dev_priv->uncore.fw_domains;
443
b2cff0db
CW
444 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
445 if (WARN_ON(domain->wake_count == 0))
446 continue;
447
448 if (--domain->wake_count)
449 continue;
450
451 domain->wake_count++;
05a2fb15 452 fw_domain_arm_timer(domain);
aec347ab 453 }
a6111f7b 454}
dc9fb09c 455
a6111f7b
CW
456/**
457 * intel_uncore_forcewake_put - release a forcewake domain reference
458 * @dev_priv: i915 device instance
459 * @fw_domains: forcewake domains to put references
460 *
461 * This function drops the device-level forcewakes for specified
462 * domains obtained by intel_uncore_forcewake_get().
463 */
464void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
465 enum forcewake_domains fw_domains)
466{
467 unsigned long irqflags;
468
469 if (!dev_priv->uncore.funcs.force_wake_put)
470 return;
471
472 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
473 __intel_uncore_forcewake_put(dev_priv, fw_domains);
907b28c5
CW
474 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
475}
476
a6111f7b
CW
477/**
478 * intel_uncore_forcewake_put__locked - grab forcewake domain references
479 * @dev_priv: i915 device instance
480 * @fw_domains: forcewake domains to get reference on
481 *
482 * See intel_uncore_forcewake_put(). This variant places the onus
483 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
484 */
485void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
486 enum forcewake_domains fw_domains)
487{
488 assert_spin_locked(&dev_priv->uncore.lock);
489
490 if (!dev_priv->uncore.funcs.force_wake_put)
491 return;
492
493 __intel_uncore_forcewake_put(dev_priv, fw_domains);
494}
495
59bad947 496void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
e998c40f 497{
b2cff0db 498 struct intel_uncore_forcewake_domain *domain;
48c1026a 499 enum forcewake_domain_id id;
b2cff0db 500
e998c40f
PZ
501 if (!dev_priv->uncore.funcs.force_wake_get)
502 return;
503
05a2fb15 504 for_each_fw_domain(domain, dev_priv, id)
b2cff0db 505 WARN_ON(domain->wake_count);
e998c40f
PZ
506}
507
907b28c5 508/* We give fast paths for the really cool registers */
40181697 509#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
907b28c5 510
1938e59a 511#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
38fb6a40 512
1938e59a
D
513#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
514 (REG_RANGE((reg), 0x2000, 0x4000) || \
515 REG_RANGE((reg), 0x5000, 0x8000) || \
516 REG_RANGE((reg), 0xB000, 0x12000) || \
517 REG_RANGE((reg), 0x2E000, 0x30000))
518
519#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
520 (REG_RANGE((reg), 0x12000, 0x14000) || \
521 REG_RANGE((reg), 0x22000, 0x24000) || \
522 REG_RANGE((reg), 0x30000, 0x40000))
523
524#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
525 (REG_RANGE((reg), 0x2000, 0x4000) || \
db5ff4ac 526 REG_RANGE((reg), 0x5200, 0x8000) || \
1938e59a 527 REG_RANGE((reg), 0x8300, 0x8500) || \
db5ff4ac 528 REG_RANGE((reg), 0xB000, 0xB480) || \
1938e59a
D
529 REG_RANGE((reg), 0xE000, 0xE800))
530
531#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
532 (REG_RANGE((reg), 0x8800, 0x8900) || \
533 REG_RANGE((reg), 0xD000, 0xD800) || \
534 REG_RANGE((reg), 0x12000, 0x14000) || \
535 REG_RANGE((reg), 0x1A000, 0x1C000) || \
536 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
db5ff4ac 537 REG_RANGE((reg), 0x30000, 0x38000))
1938e59a
D
538
539#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
540 (REG_RANGE((reg), 0x4000, 0x5000) || \
541 REG_RANGE((reg), 0x8000, 0x8300) || \
542 REG_RANGE((reg), 0x8500, 0x8600) || \
543 REG_RANGE((reg), 0x9000, 0xB000) || \
db5ff4ac 544 REG_RANGE((reg), 0xF000, 0x10000))
38fb6a40 545
4597a88a 546#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
8ee558d8 547 REG_RANGE((reg), 0xB00, 0x2000)
4597a88a
ZW
548
549#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
8ee558d8
AG
550 (REG_RANGE((reg), 0x2000, 0x2700) || \
551 REG_RANGE((reg), 0x3000, 0x4000) || \
4597a88a 552 REG_RANGE((reg), 0x5200, 0x8000) || \
8ee558d8 553 REG_RANGE((reg), 0x8140, 0x8160) || \
4597a88a
ZW
554 REG_RANGE((reg), 0x8300, 0x8500) || \
555 REG_RANGE((reg), 0x8C00, 0x8D00) || \
556 REG_RANGE((reg), 0xB000, 0xB480) || \
8ee558d8
AG
557 REG_RANGE((reg), 0xE000, 0xE900) || \
558 REG_RANGE((reg), 0x24400, 0x24800))
4597a88a
ZW
559
560#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
8ee558d8
AG
561 (REG_RANGE((reg), 0x8130, 0x8140) || \
562 REG_RANGE((reg), 0x8800, 0x8A00) || \
4597a88a
ZW
563 REG_RANGE((reg), 0xD000, 0xD800) || \
564 REG_RANGE((reg), 0x12000, 0x14000) || \
565 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
566 REG_RANGE((reg), 0x30000, 0x40000))
567
568#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
569 REG_RANGE((reg), 0x9400, 0x9800)
570
571#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
0c8bfe52 572 ((reg) < 0x40000 && \
4597a88a
ZW
573 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
574 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
575 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
576 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
577
907b28c5
CW
578static void
579ilk_dummy_write(struct drm_i915_private *dev_priv)
580{
581 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
582 * the chip from rc6 before touching it for real. MI_MODE is masked,
583 * hence harmless to write 0 into. */
6af5d92f 584 __raw_i915_write32(dev_priv, MI_MODE, 0);
907b28c5
CW
585}
586
587static void
f0f59a00
VS
588hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv,
589 i915_reg_t reg, bool read, bool before)
907b28c5 590{
5978118c
PZ
591 const char *op = read ? "reading" : "writing to";
592 const char *when = before ? "before" : "after";
593
594 if (!i915.mmio_debug)
595 return;
596
ab484f8f 597 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
5978118c 598 WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
f0f59a00 599 when, op, i915_mmio_reg_offset(reg));
6af5d92f 600 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 601 i915.mmio_debug--; /* Only report the first N failures */
907b28c5
CW
602 }
603}
604
605static void
5978118c 606hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
907b28c5 607{
48572edd
CW
608 static bool mmio_debug_once = true;
609
610 if (i915.mmio_debug || !mmio_debug_once)
5978118c
PZ
611 return;
612
ab484f8f 613 if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
48572edd
CW
614 DRM_DEBUG("Unclaimed register detected, "
615 "enabling oneshot unclaimed register reporting. "
616 "Please use i915.mmio_debug=N for more information.\n");
6af5d92f 617 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
48572edd 618 i915.mmio_debug = mmio_debug_once--;
907b28c5
CW
619 }
620}
621
51f67885 622#define GEN2_READ_HEADER(x) \
5d738795 623 u##x val = 0; \
da5827c3 624 assert_rpm_wakelock_held(dev_priv);
5d738795 625
51f67885 626#define GEN2_READ_FOOTER \
5d738795
BW
627 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
628 return val
629
51f67885 630#define __gen2_read(x) \
0b274481 631static u##x \
f0f59a00 632gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 633 GEN2_READ_HEADER(x); \
3967018e 634 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 635 GEN2_READ_FOOTER; \
3967018e
BW
636}
637
638#define __gen5_read(x) \
639static u##x \
f0f59a00 640gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 641 GEN2_READ_HEADER(x); \
3967018e
BW
642 ilk_dummy_write(dev_priv); \
643 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 644 GEN2_READ_FOOTER; \
3967018e
BW
645}
646
51f67885
CW
647__gen5_read(8)
648__gen5_read(16)
649__gen5_read(32)
650__gen5_read(64)
651__gen2_read(8)
652__gen2_read(16)
653__gen2_read(32)
654__gen2_read(64)
655
656#undef __gen5_read
657#undef __gen2_read
658
659#undef GEN2_READ_FOOTER
660#undef GEN2_READ_HEADER
661
662#define GEN6_READ_HEADER(x) \
f0f59a00 663 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
664 unsigned long irqflags; \
665 u##x val = 0; \
da5827c3 666 assert_rpm_wakelock_held(dev_priv); \
51f67885
CW
667 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
668
669#define GEN6_READ_FOOTER \
670 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
671 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
672 return val
673
b2cff0db 674static inline void __force_wake_get(struct drm_i915_private *dev_priv,
48c1026a 675 enum forcewake_domains fw_domains)
b2cff0db
CW
676{
677 struct intel_uncore_forcewake_domain *domain;
48c1026a 678 enum forcewake_domain_id id;
b2cff0db
CW
679
680 if (WARN_ON(!fw_domains))
681 return;
682
683 /* Ideally GCC would be constant-fold and eliminate this loop */
05a2fb15 684 for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
b2cff0db 685 if (domain->wake_count) {
05a2fb15 686 fw_domains &= ~(1 << id);
b2cff0db
CW
687 continue;
688 }
689
690 domain->wake_count++;
05a2fb15 691 fw_domain_arm_timer(domain);
b2cff0db
CW
692 }
693
694 if (fw_domains)
695 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
696}
697
3967018e
BW
698#define __gen6_read(x) \
699static u##x \
f0f59a00 700gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
51f67885 701 GEN6_READ_HEADER(x); \
5978118c 702 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
0670c5a6 703 if (NEEDS_FORCE_WAKE(offset)) \
b2cff0db 704 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
dc9fb09c 705 val = __raw_i915_read##x(dev_priv, reg); \
5978118c 706 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 707 GEN6_READ_FOOTER; \
907b28c5
CW
708}
709
940aece4
D
710#define __vlv_read(x) \
711static u##x \
f0f59a00 712vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 713 enum forcewake_domains fw_engine = 0; \
51f67885 714 GEN6_READ_HEADER(x); \
0670c5a6 715 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 716 fw_engine = 0; \
0670c5a6 717 else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 718 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 719 else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4
VS
720 fw_engine = FORCEWAKE_MEDIA; \
721 if (fw_engine) \
722 __force_wake_get(dev_priv, fw_engine); \
6fe72865 723 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 724 GEN6_READ_FOOTER; \
940aece4
D
725}
726
1938e59a
D
727#define __chv_read(x) \
728static u##x \
f0f59a00 729chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
6a42d0f4 730 enum forcewake_domains fw_engine = 0; \
51f67885 731 GEN6_READ_HEADER(x); \
0670c5a6 732 if (!NEEDS_FORCE_WAKE(offset)) \
e97d8fbe 733 fw_engine = 0; \
0670c5a6 734 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 735 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 736 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 737 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 738 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
739 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
740 if (fw_engine) \
741 __force_wake_get(dev_priv, fw_engine); \
1938e59a 742 val = __raw_i915_read##x(dev_priv, reg); \
51f67885 743 GEN6_READ_FOOTER; \
1938e59a 744}
940aece4 745
ded17493 746#define SKL_NEEDS_FORCE_WAKE(reg) \
0c8bfe52 747 ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
4597a88a
ZW
748
749#define __gen9_read(x) \
750static u##x \
f0f59a00 751gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
48c1026a 752 enum forcewake_domains fw_engine; \
51f67885 753 GEN6_READ_HEADER(x); \
6c908bf4 754 hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
0670c5a6 755 if (!SKL_NEEDS_FORCE_WAKE(offset)) \
b2cff0db 756 fw_engine = 0; \
0670c5a6 757 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 758 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 759 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 760 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 761 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
762 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
763 else \
764 fw_engine = FORCEWAKE_BLITTER; \
765 if (fw_engine) \
766 __force_wake_get(dev_priv, fw_engine); \
767 val = __raw_i915_read##x(dev_priv, reg); \
6c908bf4 768 hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
51f67885 769 GEN6_READ_FOOTER; \
4597a88a
ZW
770}
771
772__gen9_read(8)
773__gen9_read(16)
774__gen9_read(32)
775__gen9_read(64)
1938e59a
D
776__chv_read(8)
777__chv_read(16)
778__chv_read(32)
779__chv_read(64)
940aece4
D
780__vlv_read(8)
781__vlv_read(16)
782__vlv_read(32)
783__vlv_read(64)
3967018e
BW
784__gen6_read(8)
785__gen6_read(16)
786__gen6_read(32)
787__gen6_read(64)
3967018e 788
4597a88a 789#undef __gen9_read
1938e59a 790#undef __chv_read
940aece4 791#undef __vlv_read
3967018e 792#undef __gen6_read
51f67885
CW
793#undef GEN6_READ_FOOTER
794#undef GEN6_READ_HEADER
5d738795 795
8a74db7a
VS
796#define VGPU_READ_HEADER(x) \
797 unsigned long irqflags; \
798 u##x val = 0; \
da5827c3 799 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
800 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
801
802#define VGPU_READ_FOOTER \
803 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
804 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
805 return val
806
807#define __vgpu_read(x) \
808static u##x \
f0f59a00 809vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
8a74db7a
VS
810 VGPU_READ_HEADER(x); \
811 val = __raw_i915_read##x(dev_priv, reg); \
812 VGPU_READ_FOOTER; \
813}
814
815__vgpu_read(8)
816__vgpu_read(16)
817__vgpu_read(32)
818__vgpu_read(64)
819
820#undef __vgpu_read
821#undef VGPU_READ_FOOTER
822#undef VGPU_READ_HEADER
823
51f67885 824#define GEN2_WRITE_HEADER \
5d738795 825 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 826 assert_rpm_wakelock_held(dev_priv); \
907b28c5 827
51f67885 828#define GEN2_WRITE_FOOTER
0d965301 829
51f67885 830#define __gen2_write(x) \
0b274481 831static void \
f0f59a00 832gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 833 GEN2_WRITE_HEADER; \
4032ef43 834 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 835 GEN2_WRITE_FOOTER; \
4032ef43
BW
836}
837
838#define __gen5_write(x) \
839static void \
f0f59a00 840gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 841 GEN2_WRITE_HEADER; \
4032ef43
BW
842 ilk_dummy_write(dev_priv); \
843 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 844 GEN2_WRITE_FOOTER; \
4032ef43
BW
845}
846
51f67885
CW
847__gen5_write(8)
848__gen5_write(16)
849__gen5_write(32)
850__gen5_write(64)
851__gen2_write(8)
852__gen2_write(16)
853__gen2_write(32)
854__gen2_write(64)
855
856#undef __gen5_write
857#undef __gen2_write
858
859#undef GEN2_WRITE_FOOTER
860#undef GEN2_WRITE_HEADER
861
862#define GEN6_WRITE_HEADER \
f0f59a00 863 u32 offset = i915_mmio_reg_offset(reg); \
51f67885
CW
864 unsigned long irqflags; \
865 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 866 assert_rpm_wakelock_held(dev_priv); \
51f67885
CW
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
868
869#define GEN6_WRITE_FOOTER \
870 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
871
4032ef43
BW
872#define __gen6_write(x) \
873static void \
f0f59a00 874gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
4032ef43 875 u32 __fifo_ret = 0; \
51f67885 876 GEN6_WRITE_HEADER; \
0670c5a6 877 if (NEEDS_FORCE_WAKE(offset)) { \
4032ef43
BW
878 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
879 } \
880 __raw_i915_write##x(dev_priv, reg, val); \
881 if (unlikely(__fifo_ret)) { \
882 gen6_gt_check_fifodbg(dev_priv); \
883 } \
51f67885 884 GEN6_WRITE_FOOTER; \
4032ef43
BW
885}
886
887#define __hsw_write(x) \
888static void \
f0f59a00 889hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
907b28c5 890 u32 __fifo_ret = 0; \
51f67885 891 GEN6_WRITE_HEADER; \
0670c5a6 892 if (NEEDS_FORCE_WAKE(offset)) { \
907b28c5
CW
893 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
894 } \
5978118c 895 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
6af5d92f 896 __raw_i915_write##x(dev_priv, reg, val); \
907b28c5
CW
897 if (unlikely(__fifo_ret)) { \
898 gen6_gt_check_fifodbg(dev_priv); \
899 } \
5978118c
PZ
900 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
901 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 902 GEN6_WRITE_FOOTER; \
907b28c5 903}
3967018e 904
f0f59a00 905static const i915_reg_t gen8_shadowed_regs[] = {
ab2aa47e
BW
906 FORCEWAKE_MT,
907 GEN6_RPNSWREQ,
908 GEN6_RC_VIDEO_FREQ,
909 RING_TAIL(RENDER_RING_BASE),
910 RING_TAIL(GEN6_BSD_RING_BASE),
911 RING_TAIL(VEBOX_RING_BASE),
912 RING_TAIL(BLT_RING_BASE),
913 /* TODO: Other registers are not yet used */
914};
915
f0f59a00
VS
916static bool is_gen8_shadowed(struct drm_i915_private *dev_priv,
917 i915_reg_t reg)
ab2aa47e
BW
918{
919 int i;
920 for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
f0f59a00 921 if (i915_mmio_reg_equal(reg, gen8_shadowed_regs[i]))
ab2aa47e
BW
922 return true;
923
924 return false;
925}
926
927#define __gen8_write(x) \
928static void \
f0f59a00 929gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
51f67885 930 GEN6_WRITE_HEADER; \
66bc2cab 931 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
0670c5a6 932 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(dev_priv, reg)) \
b2cff0db
CW
933 __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
934 __raw_i915_write##x(dev_priv, reg, val); \
66bc2cab
PZ
935 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
936 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 937 GEN6_WRITE_FOOTER; \
ab2aa47e
BW
938}
939
1938e59a
D
940#define __chv_write(x) \
941static void \
f0f59a00 942chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
6a42d0f4 943 enum forcewake_domains fw_engine = 0; \
51f67885 944 GEN6_WRITE_HEADER; \
0670c5a6 945 if (!NEEDS_FORCE_WAKE(offset) || \
e97d8fbe 946 is_gen8_shadowed(dev_priv, reg)) \
6a42d0f4 947 fw_engine = 0; \
0670c5a6 948 else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
6a42d0f4 949 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 950 else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
6a42d0f4 951 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 952 else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
6a42d0f4
VS
953 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
954 if (fw_engine) \
955 __force_wake_get(dev_priv, fw_engine); \
1938e59a 956 __raw_i915_write##x(dev_priv, reg, val); \
51f67885 957 GEN6_WRITE_FOOTER; \
1938e59a
D
958}
959
f0f59a00 960static const i915_reg_t gen9_shadowed_regs[] = {
7c859007
ZW
961 RING_TAIL(RENDER_RING_BASE),
962 RING_TAIL(GEN6_BSD_RING_BASE),
963 RING_TAIL(VEBOX_RING_BASE),
964 RING_TAIL(BLT_RING_BASE),
965 FORCEWAKE_BLITTER_GEN9,
966 FORCEWAKE_RENDER_GEN9,
967 FORCEWAKE_MEDIA_GEN9,
968 GEN6_RPNSWREQ,
969 GEN6_RC_VIDEO_FREQ,
970 /* TODO: Other registers are not yet used */
971};
972
f0f59a00
VS
973static bool is_gen9_shadowed(struct drm_i915_private *dev_priv,
974 i915_reg_t reg)
7c859007
ZW
975{
976 int i;
977 for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
f0f59a00 978 if (i915_mmio_reg_equal(reg, gen9_shadowed_regs[i]))
7c859007
ZW
979 return true;
980
981 return false;
982}
983
4597a88a
ZW
984#define __gen9_write(x) \
985static void \
f0f59a00 986gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
4597a88a 987 bool trace) { \
48c1026a 988 enum forcewake_domains fw_engine; \
51f67885 989 GEN6_WRITE_HEADER; \
6c908bf4 990 hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
0670c5a6 991 if (!SKL_NEEDS_FORCE_WAKE(offset) || \
b2cff0db
CW
992 is_gen9_shadowed(dev_priv, reg)) \
993 fw_engine = 0; \
0670c5a6 994 else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
b2cff0db 995 fw_engine = FORCEWAKE_RENDER; \
0670c5a6 996 else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
b2cff0db 997 fw_engine = FORCEWAKE_MEDIA; \
0670c5a6 998 else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
b2cff0db
CW
999 fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
1000 else \
1001 fw_engine = FORCEWAKE_BLITTER; \
1002 if (fw_engine) \
1003 __force_wake_get(dev_priv, fw_engine); \
1004 __raw_i915_write##x(dev_priv, reg, val); \
6c908bf4
PZ
1005 hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
1006 hsw_unclaimed_reg_detect(dev_priv); \
51f67885 1007 GEN6_WRITE_FOOTER; \
4597a88a
ZW
1008}
1009
1010__gen9_write(8)
1011__gen9_write(16)
1012__gen9_write(32)
1013__gen9_write(64)
1938e59a
D
1014__chv_write(8)
1015__chv_write(16)
1016__chv_write(32)
1017__chv_write(64)
ab2aa47e
BW
1018__gen8_write(8)
1019__gen8_write(16)
1020__gen8_write(32)
1021__gen8_write(64)
4032ef43
BW
1022__hsw_write(8)
1023__hsw_write(16)
1024__hsw_write(32)
1025__hsw_write(64)
1026__gen6_write(8)
1027__gen6_write(16)
1028__gen6_write(32)
1029__gen6_write(64)
4032ef43 1030
4597a88a 1031#undef __gen9_write
1938e59a 1032#undef __chv_write
ab2aa47e 1033#undef __gen8_write
4032ef43
BW
1034#undef __hsw_write
1035#undef __gen6_write
51f67885
CW
1036#undef GEN6_WRITE_FOOTER
1037#undef GEN6_WRITE_HEADER
907b28c5 1038
8a74db7a
VS
1039#define VGPU_WRITE_HEADER \
1040 unsigned long irqflags; \
1041 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
da5827c3 1042 assert_rpm_device_not_suspended(dev_priv); \
8a74db7a
VS
1043 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
1044
1045#define VGPU_WRITE_FOOTER \
1046 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
1047
1048#define __vgpu_write(x) \
1049static void vgpu_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 1050 i915_reg_t reg, u##x val, bool trace) { \
8a74db7a
VS
1051 VGPU_WRITE_HEADER; \
1052 __raw_i915_write##x(dev_priv, reg, val); \
1053 VGPU_WRITE_FOOTER; \
1054}
1055
1056__vgpu_write(8)
1057__vgpu_write(16)
1058__vgpu_write(32)
1059__vgpu_write(64)
1060
1061#undef __vgpu_write
1062#undef VGPU_WRITE_FOOTER
1063#undef VGPU_WRITE_HEADER
1064
43d942a7
YZ
1065#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
1066do { \
1067 dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
1068 dev_priv->uncore.funcs.mmio_writew = x##_write16; \
1069 dev_priv->uncore.funcs.mmio_writel = x##_write32; \
1070 dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
1071} while (0)
1072
1073#define ASSIGN_READ_MMIO_VFUNCS(x) \
1074do { \
1075 dev_priv->uncore.funcs.mmio_readb = x##_read8; \
1076 dev_priv->uncore.funcs.mmio_readw = x##_read16; \
1077 dev_priv->uncore.funcs.mmio_readl = x##_read32; \
1078 dev_priv->uncore.funcs.mmio_readq = x##_read64; \
1079} while (0)
1080
05a2fb15
MK
1081
1082static void fw_domain_init(struct drm_i915_private *dev_priv,
48c1026a 1083 enum forcewake_domain_id domain_id,
f0f59a00
VS
1084 i915_reg_t reg_set,
1085 i915_reg_t reg_ack)
05a2fb15
MK
1086{
1087 struct intel_uncore_forcewake_domain *d;
1088
1089 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
1090 return;
1091
1092 d = &dev_priv->uncore.fw_domain[domain_id];
1093
1094 WARN_ON(d->wake_count);
1095
1096 d->wake_count = 0;
1097 d->reg_set = reg_set;
1098 d->reg_ack = reg_ack;
1099
1100 if (IS_GEN6(dev_priv)) {
1101 d->val_reset = 0;
1102 d->val_set = FORCEWAKE_KERNEL;
1103 d->val_clear = 0;
1104 } else {
8543747c 1105 /* WaRsClearFWBitsAtReset:bdw,skl */
05a2fb15
MK
1106 d->val_reset = _MASKED_BIT_DISABLE(0xffff);
1107 d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
1108 d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
1109 }
1110
666a4537 1111 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
05a2fb15
MK
1112 d->reg_post = FORCEWAKE_ACK_VLV;
1113 else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
1114 d->reg_post = ECOBUS;
05a2fb15
MK
1115
1116 d->i915 = dev_priv;
1117 d->id = domain_id;
1118
59bad947 1119 setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
05a2fb15
MK
1120
1121 dev_priv->uncore.fw_domains |= (1 << domain_id);
f9b3927a
MK
1122
1123 fw_domain_reset(d);
05a2fb15
MK
1124}
1125
f9b3927a 1126static void intel_uncore_fw_domains_init(struct drm_device *dev)
0b274481
BW
1127{
1128 struct drm_i915_private *dev_priv = dev->dev_private;
0b274481 1129
3225b2f9
MK
1130 if (INTEL_INFO(dev_priv->dev)->gen <= 5)
1131 return;
1132
38cff0b1 1133 if (IS_GEN9(dev)) {
05a2fb15
MK
1134 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1135 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1136 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1137 FORCEWAKE_RENDER_GEN9,
1138 FORCEWAKE_ACK_RENDER_GEN9);
1139 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
1140 FORCEWAKE_BLITTER_GEN9,
1141 FORCEWAKE_ACK_BLITTER_GEN9);
1142 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1143 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
666a4537 1144 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
05a2fb15 1145 dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
756c349d
MK
1146 if (!IS_CHERRYVIEW(dev))
1147 dev_priv->uncore.funcs.force_wake_put =
1148 fw_domains_put_with_fifo;
1149 else
1150 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
05a2fb15
MK
1151 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1152 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
1153 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
1154 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
f98cd096 1155 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
05a2fb15
MK
1156 dev_priv->uncore.funcs.force_wake_get =
1157 fw_domains_get_with_thread_status;
1158 dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1159 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1160 FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
0b274481
BW
1161 } else if (IS_IVYBRIDGE(dev)) {
1162 u32 ecobus;
1163
1164 /* IVB configs may use multi-threaded forcewake */
1165
1166 /* A small trick here - if the bios hasn't configured
1167 * MT forcewake, and if the device is in RC6, then
1168 * force_wake_mt_get will not wake the device and the
1169 * ECOBUS read will return zero. Which will be
1170 * (correctly) interpreted by the test below as MT
1171 * forcewake being disabled.
1172 */
05a2fb15
MK
1173 dev_priv->uncore.funcs.force_wake_get =
1174 fw_domains_get_with_thread_status;
1175 dev_priv->uncore.funcs.force_wake_put =
1176 fw_domains_put_with_fifo;
1177
f9b3927a
MK
1178 /* We need to init first for ECOBUS access and then
1179 * determine later if we want to reinit, in case of MT access is
6ea2556f
MK
1180 * not working. In this stage we don't know which flavour this
1181 * ivb is, so it is better to reset also the gen6 fw registers
1182 * before the ecobus check.
f9b3927a 1183 */
6ea2556f
MK
1184
1185 __raw_i915_write32(dev_priv, FORCEWAKE, 0);
1186 __raw_posting_read(dev_priv, ECOBUS);
1187
05a2fb15
MK
1188 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1189 FORCEWAKE_MT, FORCEWAKE_MT_ACK);
f9b3927a 1190
0b274481 1191 mutex_lock(&dev->struct_mutex);
05a2fb15 1192 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
0b274481 1193 ecobus = __raw_i915_read32(dev_priv, ECOBUS);
05a2fb15 1194 fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
0b274481
BW
1195 mutex_unlock(&dev->struct_mutex);
1196
05a2fb15 1197 if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
0b274481
BW
1198 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
1199 DRM_INFO("when using vblank-synced partial screen updates.\n");
05a2fb15
MK
1200 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1201 FORCEWAKE, FORCEWAKE_ACK);
0b274481
BW
1202 }
1203 } else if (IS_GEN6(dev)) {
1204 dev_priv->uncore.funcs.force_wake_get =
05a2fb15 1205 fw_domains_get_with_thread_status;
0b274481 1206 dev_priv->uncore.funcs.force_wake_put =
05a2fb15
MK
1207 fw_domains_put_with_fifo;
1208 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
1209 FORCEWAKE, FORCEWAKE_ACK);
0b274481 1210 }
3225b2f9
MK
1211
1212 /* All future platforms are expected to require complex power gating */
1213 WARN_ON(dev_priv->uncore.fw_domains == 0);
f9b3927a
MK
1214}
1215
1216void intel_uncore_init(struct drm_device *dev)
1217{
1218 struct drm_i915_private *dev_priv = dev->dev_private;
1219
cf9d2890
YZ
1220 i915_check_vgpu(dev);
1221
f9b3927a
MK
1222 intel_uncore_ellc_detect(dev);
1223 intel_uncore_fw_domains_init(dev);
1224 __intel_uncore_early_sanitize(dev, false);
0b274481 1225
3967018e 1226 switch (INTEL_INFO(dev)->gen) {
ab2aa47e 1227 default:
4597a88a
ZW
1228 case 9:
1229 ASSIGN_WRITE_MMIO_VFUNCS(gen9);
1230 ASSIGN_READ_MMIO_VFUNCS(gen9);
1231 break;
1232 case 8:
1938e59a 1233 if (IS_CHERRYVIEW(dev)) {
43d942a7
YZ
1234 ASSIGN_WRITE_MMIO_VFUNCS(chv);
1235 ASSIGN_READ_MMIO_VFUNCS(chv);
1938e59a
D
1236
1237 } else {
43d942a7
YZ
1238 ASSIGN_WRITE_MMIO_VFUNCS(gen8);
1239 ASSIGN_READ_MMIO_VFUNCS(gen6);
1938e59a 1240 }
ab2aa47e 1241 break;
3967018e
BW
1242 case 7:
1243 case 6:
4032ef43 1244 if (IS_HASWELL(dev)) {
43d942a7 1245 ASSIGN_WRITE_MMIO_VFUNCS(hsw);
4032ef43 1246 } else {
43d942a7 1247 ASSIGN_WRITE_MMIO_VFUNCS(gen6);
4032ef43 1248 }
940aece4
D
1249
1250 if (IS_VALLEYVIEW(dev)) {
43d942a7 1251 ASSIGN_READ_MMIO_VFUNCS(vlv);
940aece4 1252 } else {
43d942a7 1253 ASSIGN_READ_MMIO_VFUNCS(gen6);
940aece4 1254 }
3967018e
BW
1255 break;
1256 case 5:
43d942a7
YZ
1257 ASSIGN_WRITE_MMIO_VFUNCS(gen5);
1258 ASSIGN_READ_MMIO_VFUNCS(gen5);
3967018e
BW
1259 break;
1260 case 4:
1261 case 3:
1262 case 2:
51f67885
CW
1263 ASSIGN_WRITE_MMIO_VFUNCS(gen2);
1264 ASSIGN_READ_MMIO_VFUNCS(gen2);
3967018e
BW
1265 break;
1266 }
ed493883 1267
3be0bf5a
YZ
1268 if (intel_vgpu_active(dev)) {
1269 ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
1270 ASSIGN_READ_MMIO_VFUNCS(vgpu);
1271 }
1272
ed493883 1273 i915_check_and_clear_faults(dev);
0b274481 1274}
43d942a7
YZ
1275#undef ASSIGN_WRITE_MMIO_VFUNCS
1276#undef ASSIGN_READ_MMIO_VFUNCS
0b274481
BW
1277
1278void intel_uncore_fini(struct drm_device *dev)
1279{
0b274481
BW
1280 /* Paranoia: make sure we have disabled everything before we exit. */
1281 intel_uncore_sanitize(dev);
0294ae7b 1282 intel_uncore_forcewake_reset(dev, false);
0b274481
BW
1283}
1284
af76ae44
DL
1285#define GEN_RANGE(l, h) GENMASK(h, l)
1286
907b28c5 1287static const struct register_whitelist {
f0f59a00 1288 i915_reg_t offset_ldw, offset_udw;
907b28c5 1289 uint32_t size;
af76ae44
DL
1290 /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1291 uint32_t gen_bitmask;
907b28c5 1292} whitelist[] = {
8697600b
VS
1293 { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
1294 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
1295 .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
907b28c5
CW
1296};
1297
1298int i915_reg_read_ioctl(struct drm_device *dev,
1299 void *data, struct drm_file *file)
1300{
1301 struct drm_i915_private *dev_priv = dev->dev_private;
1302 struct drm_i915_reg_read *reg = data;
1303 struct register_whitelist const *entry = whitelist;
648a9bc5 1304 unsigned size;
f0f59a00 1305 i915_reg_t offset_ldw, offset_udw;
cf67c70f 1306 int i, ret = 0;
907b28c5
CW
1307
1308 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
f0f59a00 1309 if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
907b28c5
CW
1310 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1311 break;
1312 }
1313
1314 if (i == ARRAY_SIZE(whitelist))
1315 return -EINVAL;
1316
648a9bc5
CW
1317 /* We use the low bits to encode extra flags as the register should
1318 * be naturally aligned (and those that are not so aligned merely
1319 * limit the available flags for that register).
1320 */
8697600b
VS
1321 offset_ldw = entry->offset_ldw;
1322 offset_udw = entry->offset_udw;
648a9bc5 1323 size = entry->size;
f0f59a00 1324 size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
648a9bc5 1325
cf67c70f
PZ
1326 intel_runtime_pm_get(dev_priv);
1327
648a9bc5
CW
1328 switch (size) {
1329 case 8 | 1:
8697600b 1330 reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
648a9bc5 1331 break;
907b28c5 1332 case 8:
8697600b 1333 reg->val = I915_READ64(offset_ldw);
907b28c5
CW
1334 break;
1335 case 4:
8697600b 1336 reg->val = I915_READ(offset_ldw);
907b28c5
CW
1337 break;
1338 case 2:
8697600b 1339 reg->val = I915_READ16(offset_ldw);
907b28c5
CW
1340 break;
1341 case 1:
8697600b 1342 reg->val = I915_READ8(offset_ldw);
907b28c5
CW
1343 break;
1344 default:
cf67c70f
PZ
1345 ret = -EINVAL;
1346 goto out;
907b28c5
CW
1347 }
1348
cf67c70f
PZ
1349out:
1350 intel_runtime_pm_put(dev_priv);
1351 return ret;
907b28c5
CW
1352}
1353
b6359918
MK
1354int i915_get_reset_stats_ioctl(struct drm_device *dev,
1355 void *data, struct drm_file *file)
1356{
1357 struct drm_i915_private *dev_priv = dev->dev_private;
1358 struct drm_i915_reset_stats *args = data;
1359 struct i915_ctx_hang_stats *hs;
273497e5 1360 struct intel_context *ctx;
b6359918
MK
1361 int ret;
1362
661df041
MK
1363 if (args->flags || args->pad)
1364 return -EINVAL;
1365
821d66dd 1366 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
b6359918
MK
1367 return -EPERM;
1368
1369 ret = mutex_lock_interruptible(&dev->struct_mutex);
1370 if (ret)
1371 return ret;
1372
41bde553
BW
1373 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1374 if (IS_ERR(ctx)) {
b6359918 1375 mutex_unlock(&dev->struct_mutex);
41bde553 1376 return PTR_ERR(ctx);
b6359918 1377 }
41bde553 1378 hs = &ctx->hang_stats;
b6359918
MK
1379
1380 if (capable(CAP_SYS_ADMIN))
1381 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1382 else
1383 args->reset_count = 0;
1384
1385 args->batch_active = hs->batch_active;
1386 args->batch_pending = hs->batch_pending;
1387
1388 mutex_unlock(&dev->struct_mutex);
1389
1390 return 0;
1391}
1392
59ea9054 1393static int i915_reset_complete(struct drm_device *dev)
907b28c5
CW
1394{
1395 u8 gdrst;
59ea9054 1396 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1397 return (gdrst & GRDOM_RESET_STATUS) == 0;
907b28c5
CW
1398}
1399
59ea9054 1400static int i915_do_reset(struct drm_device *dev)
907b28c5 1401{
73bbf6bd 1402 /* assert reset for at least 20 usec */
59ea9054 1403 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
73bbf6bd 1404 udelay(20);
59ea9054 1405 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
907b28c5 1406
59ea9054 1407 return wait_for(i915_reset_complete(dev), 500);
73bbf6bd
VS
1408}
1409
1410static int g4x_reset_complete(struct drm_device *dev)
1411{
1412 u8 gdrst;
59ea9054 1413 pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
73bbf6bd 1414 return (gdrst & GRDOM_RESET_ENABLE) == 0;
907b28c5
CW
1415}
1416
408d4b9e
VS
1417static int g33_do_reset(struct drm_device *dev)
1418{
408d4b9e
VS
1419 pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
1420 return wait_for(g4x_reset_complete(dev), 500);
1421}
1422
fa4f53c4
VS
1423static int g4x_do_reset(struct drm_device *dev)
1424{
1425 struct drm_i915_private *dev_priv = dev->dev_private;
1426 int ret;
1427
59ea9054 1428 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1429 GRDOM_RENDER | GRDOM_RESET_ENABLE);
73bbf6bd 1430 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1431 if (ret)
1432 return ret;
1433
1434 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1435 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
1436 POSTING_READ(VDECCLK_GATE_D);
1437
59ea9054 1438 pci_write_config_byte(dev->pdev, I915_GDRST,
fa4f53c4 1439 GRDOM_MEDIA | GRDOM_RESET_ENABLE);
73bbf6bd 1440 ret = wait_for(g4x_reset_complete(dev), 500);
fa4f53c4
VS
1441 if (ret)
1442 return ret;
1443
1444 /* WaVcpClkGateDisableForMediaReset:ctg,elk */
1445 I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
1446 POSTING_READ(VDECCLK_GATE_D);
1447
59ea9054 1448 pci_write_config_byte(dev->pdev, I915_GDRST, 0);
fa4f53c4
VS
1449
1450 return 0;
1451}
1452
907b28c5
CW
1453static int ironlake_do_reset(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
907b28c5
CW
1456 int ret;
1457
c039b7f2 1458 I915_WRITE(ILK_GDSR,
0f08ffd6 1459 ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1460 ret = wait_for((I915_READ(ILK_GDSR) &
b3a3f03d 1461 ILK_GRDOM_RESET_ENABLE) == 0, 500);
907b28c5
CW
1462 if (ret)
1463 return ret;
1464
c039b7f2 1465 I915_WRITE(ILK_GDSR,
0f08ffd6 1466 ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
c039b7f2 1467 ret = wait_for((I915_READ(ILK_GDSR) &
9aa7250f
VS
1468 ILK_GRDOM_RESET_ENABLE) == 0, 500);
1469 if (ret)
1470 return ret;
1471
c039b7f2 1472 I915_WRITE(ILK_GDSR, 0);
9aa7250f
VS
1473
1474 return 0;
907b28c5
CW
1475}
1476
1477static int gen6_do_reset(struct drm_device *dev)
1478{
1479 struct drm_i915_private *dev_priv = dev->dev_private;
1480 int ret;
907b28c5
CW
1481
1482 /* Reset the chip */
1483
1484 /* GEN6_GDRST is not in the gt power well, no need to check
1485 * for fifo space for the write or forcewake the chip for
1486 * the read
1487 */
6af5d92f 1488 __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
907b28c5
CW
1489
1490 /* Spin waiting for the device to ack the reset request */
6af5d92f 1491 ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
907b28c5 1492
0294ae7b 1493 intel_uncore_forcewake_reset(dev, true);
5babf0fc 1494
907b28c5
CW
1495 return ret;
1496}
1497
7fd2d269 1498static int wait_for_register(struct drm_i915_private *dev_priv,
f0f59a00 1499 i915_reg_t reg,
7fd2d269
MK
1500 const u32 mask,
1501 const u32 value,
1502 const unsigned long timeout_ms)
1503{
1504 return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
1505}
1506
1507static int gen8_do_reset(struct drm_device *dev)
1508{
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510 struct intel_engine_cs *engine;
1511 int i;
1512
1513 for_each_ring(engine, dev_priv, i) {
1514 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1515 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
1516
1517 if (wait_for_register(dev_priv,
1518 RING_RESET_CTL(engine->mmio_base),
1519 RESET_CTL_READY_TO_RESET,
1520 RESET_CTL_READY_TO_RESET,
1521 700)) {
1522 DRM_ERROR("%s: reset request timeout\n", engine->name);
1523 goto not_ready;
1524 }
1525 }
1526
1527 return gen6_do_reset(dev);
1528
1529not_ready:
1530 for_each_ring(engine, dev_priv, i)
1531 I915_WRITE(RING_RESET_CTL(engine->mmio_base),
1532 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1533
1534 return -EIO;
1535}
1536
49e4d842 1537static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
907b28c5 1538{
b1330fbb
CW
1539 if (!i915.reset)
1540 return NULL;
1541
7fd2d269
MK
1542 if (INTEL_INFO(dev)->gen >= 8)
1543 return gen8_do_reset;
1544 else if (INTEL_INFO(dev)->gen >= 6)
49e4d842 1545 return gen6_do_reset;
542c184f 1546 else if (IS_GEN5(dev))
49e4d842 1547 return ironlake_do_reset;
542c184f 1548 else if (IS_G4X(dev))
49e4d842 1549 return g4x_do_reset;
408d4b9e 1550 else if (IS_G33(dev))
49e4d842 1551 return g33_do_reset;
408d4b9e 1552 else if (INTEL_INFO(dev)->gen >= 3)
49e4d842 1553 return i915_do_reset;
542c184f 1554 else
49e4d842
CW
1555 return NULL;
1556}
1557
1558int intel_gpu_reset(struct drm_device *dev)
1559{
99106bc1 1560 struct drm_i915_private *dev_priv = to_i915(dev);
49e4d842 1561 int (*reset)(struct drm_device *);
99106bc1 1562 int ret;
49e4d842
CW
1563
1564 reset = intel_get_gpu_reset(dev);
1565 if (reset == NULL)
542c184f 1566 return -ENODEV;
49e4d842 1567
99106bc1
MK
1568 /* If the power well sleeps during the reset, the reset
1569 * request may be dropped and never completes (causing -EIO).
1570 */
1571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1572 ret = reset(dev);
1573 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1574
1575 return ret;
49e4d842
CW
1576}
1577
1578bool intel_has_gpu_reset(struct drm_device *dev)
1579{
1580 return intel_get_gpu_reset(dev) != NULL;
907b28c5
CW
1581}
1582
907b28c5
CW
1583void intel_uncore_check_errors(struct drm_device *dev)
1584{
1585 struct drm_i915_private *dev_priv = dev->dev_private;
1586
1587 if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
6af5d92f 1588 (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
907b28c5 1589 DRM_ERROR("Unclaimed register before interrupt\n");
6af5d92f 1590 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
907b28c5
CW
1591 }
1592}