drm/i915/ringbuffer: Check that we setup the ringbuffer
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
CommitLineData
62fdfeaf
EA
1/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
62fdfeaf 32#include "i915_drv.h"
8187a2b7 33#include "i915_drm.h"
62fdfeaf 34#include "i915_trace.h"
881f47b6 35#include "intel_drv.h"
62fdfeaf 36
6f392d54
CW
37static u32 i915_gem_get_seqno(struct drm_device *dev)
38{
39 drm_i915_private_t *dev_priv = dev->dev_private;
40 u32 seqno;
41
42 seqno = dev_priv->next_seqno;
43
44 /* reserve 0 for non-seqno */
45 if (++dev_priv->next_seqno == 0)
46 dev_priv->next_seqno = 1;
47
48 return seqno;
49}
50
8187a2b7 51static void
78501eac 52render_ring_flush(struct intel_ring_buffer *ring,
ab6f8e32
CW
53 u32 invalidate_domains,
54 u32 flush_domains)
62fdfeaf 55{
78501eac 56 struct drm_device *dev = ring->dev;
6f392d54
CW
57 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 cmd;
59
62fdfeaf
EA
60#if WATCH_EXEC
61 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
62 invalidate_domains, flush_domains);
63#endif
6f392d54
CW
64
65 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
62fdfeaf
EA
66 invalidate_domains, flush_domains);
67
62fdfeaf
EA
68 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
69 /*
70 * read/write caches:
71 *
72 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
73 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
74 * also flushed at 2d versus 3d pipeline switches.
75 *
76 * read-only caches:
77 *
78 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
79 * MI_READ_FLUSH is set, and is always flushed on 965.
80 *
81 * I915_GEM_DOMAIN_COMMAND may not exist?
82 *
83 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
84 * invalidated when MI_EXE_FLUSH is set.
85 *
86 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
87 * invalidated with every MI_FLUSH.
88 *
89 * TLBs:
90 *
91 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
92 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
93 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
94 * are flushed at any MI_FLUSH.
95 */
96
97 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
98 if ((invalidate_domains|flush_domains) &
99 I915_GEM_DOMAIN_RENDER)
100 cmd &= ~MI_NO_WRITE_FLUSH;
a6c45cf0 101 if (INTEL_INFO(dev)->gen < 4) {
62fdfeaf
EA
102 /*
103 * On the 965, the sampler cache always gets flushed
104 * and this bit is reserved.
105 */
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108 }
109 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
110 cmd |= MI_EXE_FLUSH;
111
112#if WATCH_EXEC
113 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
114#endif
e1f99ce6
CW
115 if (intel_ring_begin(ring, 2) == 0) {
116 intel_ring_emit(ring, cmd);
117 intel_ring_emit(ring, MI_NOOP);
118 intel_ring_advance(ring);
119 }
62fdfeaf 120 }
8187a2b7
ZN
121}
122
78501eac 123static void ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 124 u32 value)
d46eefa2 125{
78501eac 126 drm_i915_private_t *dev_priv = ring->dev->dev_private;
297b0c5b 127 I915_WRITE_TAIL(ring, value);
d46eefa2
XH
128}
129
78501eac 130u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
8187a2b7 131{
78501eac
CW
132 drm_i915_private_t *dev_priv = ring->dev->dev_private;
133 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
3d281d8c 134 RING_ACTHD(ring->mmio_base) : ACTHD;
8187a2b7
ZN
135
136 return I915_READ(acthd_reg);
137}
138
78501eac 139static int init_ring_common(struct intel_ring_buffer *ring)
8187a2b7 140{
78501eac
CW
141 drm_i915_private_t *dev_priv = ring->dev->dev_private;
142 struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
8187a2b7 143 u32 head;
8187a2b7
ZN
144
145 /* Stop the ring if it's running. */
7f2ab699 146 I915_WRITE_CTL(ring, 0);
570ef608 147 I915_WRITE_HEAD(ring, 0);
78501eac 148 ring->write_tail(ring, 0);
8187a2b7
ZN
149
150 /* Initialize the ring. */
6c0e1c55 151 I915_WRITE_START(ring, obj_priv->gtt_offset);
570ef608 152 head = I915_READ_HEAD(ring) & HEAD_ADDR;
8187a2b7
ZN
153
154 /* G45 ring initialization fails to reset head to zero */
155 if (head != 0) {
156 DRM_ERROR("%s head not reset to zero "
157 "ctl %08x head %08x tail %08x start %08x\n",
158 ring->name,
7f2ab699 159 I915_READ_CTL(ring),
570ef608 160 I915_READ_HEAD(ring),
870e86dd 161 I915_READ_TAIL(ring),
6c0e1c55 162 I915_READ_START(ring));
8187a2b7 163
570ef608 164 I915_WRITE_HEAD(ring, 0);
8187a2b7
ZN
165
166 DRM_ERROR("%s head forced to zero "
167 "ctl %08x head %08x tail %08x start %08x\n",
168 ring->name,
7f2ab699 169 I915_READ_CTL(ring),
570ef608 170 I915_READ_HEAD(ring),
870e86dd 171 I915_READ_TAIL(ring),
6c0e1c55 172 I915_READ_START(ring));
8187a2b7
ZN
173 }
174
7f2ab699 175 I915_WRITE_CTL(ring,
8187a2b7
ZN
176 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
177 | RING_NO_REPORT | RING_VALID);
178
8187a2b7 179 /* If the head is still not zero, the ring is dead */
176f28eb
CW
180 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
181 I915_READ_START(ring) != obj_priv->gtt_offset ||
182 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
8187a2b7
ZN
183 DRM_ERROR("%s initialization failed "
184 "ctl %08x head %08x tail %08x start %08x\n",
185 ring->name,
7f2ab699 186 I915_READ_CTL(ring),
570ef608 187 I915_READ_HEAD(ring),
870e86dd 188 I915_READ_TAIL(ring),
6c0e1c55 189 I915_READ_START(ring));
8187a2b7
ZN
190 return -EIO;
191 }
192
78501eac
CW
193 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
194 i915_kernel_lost_context(ring->dev);
8187a2b7 195 else {
570ef608 196 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
870e86dd 197 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
8187a2b7
ZN
198 ring->space = ring->head - (ring->tail + 8);
199 if (ring->space < 0)
200 ring->space += ring->size;
201 }
202 return 0;
203}
204
78501eac 205static int init_render_ring(struct intel_ring_buffer *ring)
8187a2b7 206{
78501eac
CW
207 struct drm_device *dev = ring->dev;
208 int ret = init_ring_common(ring);
a69ffdbf 209
a6c45cf0 210 if (INTEL_INFO(dev)->gen > 3) {
78501eac
CW
211 drm_i915_private_t *dev_priv = dev->dev_private;
212 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
a69ffdbf
ZW
213 if (IS_GEN6(dev))
214 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
215 I915_WRITE(MI_MODE, mode);
8187a2b7 216 }
78501eac 217
8187a2b7
ZN
218 return ret;
219}
220
78501eac 221#define PIPE_CONTROL_FLUSH(ring__, addr__) \
8187a2b7 222do { \
78501eac 223 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
ca76482e 224 PIPE_CONTROL_DEPTH_STALL | 2); \
78501eac
CW
225 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
226 intel_ring_emit(ring__, 0); \
227 intel_ring_emit(ring__, 0); \
8187a2b7 228} while (0)
62fdfeaf
EA
229
230/**
231 * Creates a new sequence number, emitting a write of it to the status page
232 * plus an interrupt, which will trigger i915_user_interrupt_handler.
233 *
234 * Must be called with struct_lock held.
235 *
236 * Returned sequence numbers are nonzero on success.
237 */
3cce469c 238static int
78501eac 239render_ring_add_request(struct intel_ring_buffer *ring,
3cce469c 240 u32 *result)
62fdfeaf 241{
78501eac 242 struct drm_device *dev = ring->dev;
62fdfeaf 243 drm_i915_private_t *dev_priv = dev->dev_private;
3cce469c
CW
244 u32 seqno = i915_gem_get_seqno(dev);
245 int ret;
ca76482e
ZW
246
247 if (IS_GEN6(dev)) {
3cce469c
CW
248 ret = intel_ring_begin(ring, 6);
249 if (ret)
250 return ret;
251
252 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
253 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
254 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
255 PIPE_CONTROL_NOTIFY);
256 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
257 intel_ring_emit(ring, seqno);
258 intel_ring_emit(ring, 0);
259 intel_ring_emit(ring, 0);
ca76482e 260 } else if (HAS_PIPE_CONTROL(dev)) {
62fdfeaf
EA
261 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
262
263 /*
264 * Workaround qword write incoherence by flushing the
265 * PIPE_NOTIFY buffers out to memory before requesting
266 * an interrupt.
267 */
3cce469c
CW
268 ret = intel_ring_begin(ring, 32);
269 if (ret)
270 return ret;
271
272 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
273 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
274 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
275 intel_ring_emit(ring, seqno);
276 intel_ring_emit(ring, 0);
277 PIPE_CONTROL_FLUSH(ring, scratch_addr);
278 scratch_addr += 128; /* write to separate cachelines */
279 PIPE_CONTROL_FLUSH(ring, scratch_addr);
280 scratch_addr += 128;
281 PIPE_CONTROL_FLUSH(ring, scratch_addr);
282 scratch_addr += 128;
283 PIPE_CONTROL_FLUSH(ring, scratch_addr);
284 scratch_addr += 128;
285 PIPE_CONTROL_FLUSH(ring, scratch_addr);
286 scratch_addr += 128;
287 PIPE_CONTROL_FLUSH(ring, scratch_addr);
288 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
289 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
290 PIPE_CONTROL_NOTIFY);
291 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
292 intel_ring_emit(ring, seqno);
293 intel_ring_emit(ring, 0);
62fdfeaf 294 } else {
3cce469c
CW
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
62fdfeaf 298
3cce469c
CW
299 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
300 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
301 intel_ring_emit(ring, seqno);
302
303 intel_ring_emit(ring, MI_USER_INTERRUPT);
62fdfeaf 304 }
3cce469c
CW
305
306 intel_ring_advance(ring);
307 *result = seqno;
308 return 0;
62fdfeaf
EA
309}
310
8187a2b7 311static u32
78501eac 312render_ring_get_seqno(struct intel_ring_buffer *ring)
8187a2b7 313{
78501eac 314 struct drm_device *dev = ring->dev;
8187a2b7
ZN
315 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
316 if (HAS_PIPE_CONTROL(dev))
317 return ((volatile u32 *)(dev_priv->seqno_page))[0];
318 else
319 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
320}
321
322static void
78501eac 323render_ring_get_user_irq(struct intel_ring_buffer *ring)
62fdfeaf 324{
78501eac 325 struct drm_device *dev = ring->dev;
62fdfeaf
EA
326 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
327 unsigned long irqflags;
328
329 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8187a2b7 330 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
62fdfeaf
EA
331 if (HAS_PCH_SPLIT(dev))
332 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
333 else
334 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
335 }
336 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
337}
338
8187a2b7 339static void
78501eac 340render_ring_put_user_irq(struct intel_ring_buffer *ring)
62fdfeaf 341{
78501eac 342 struct drm_device *dev = ring->dev;
62fdfeaf
EA
343 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
344 unsigned long irqflags;
345
346 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
8187a2b7
ZN
347 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
348 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
62fdfeaf
EA
349 if (HAS_PCH_SPLIT(dev))
350 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
351 else
352 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
353 }
354 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
355}
356
78501eac 357void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
8187a2b7 358{
78501eac
CW
359 drm_i915_private_t *dev_priv = ring->dev->dev_private;
360 u32 mmio = IS_GEN6(ring->dev) ?
361 RING_HWS_PGA_GEN6(ring->mmio_base) :
362 RING_HWS_PGA(ring->mmio_base);
363 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
364 POSTING_READ(mmio);
8187a2b7
ZN
365}
366
ab6f8e32 367static void
78501eac
CW
368bsd_ring_flush(struct intel_ring_buffer *ring,
369 u32 invalidate_domains,
370 u32 flush_domains)
d1b851fc 371{
e1f99ce6
CW
372 if (intel_ring_begin(ring, 2) == 0) {
373 intel_ring_emit(ring, MI_FLUSH);
374 intel_ring_emit(ring, MI_NOOP);
375 intel_ring_advance(ring);
376 }
d1b851fc
ZN
377}
378
3cce469c 379static int
78501eac 380ring_add_request(struct intel_ring_buffer *ring,
3cce469c 381 u32 *result)
d1b851fc
ZN
382{
383 u32 seqno;
3cce469c
CW
384 int ret;
385
386 ret = intel_ring_begin(ring, 4);
387 if (ret)
388 return ret;
6f392d54 389
78501eac 390 seqno = i915_gem_get_seqno(ring->dev);
6f392d54 391
3cce469c
CW
392 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
393 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
394 intel_ring_emit(ring, seqno);
395 intel_ring_emit(ring, MI_USER_INTERRUPT);
396 intel_ring_advance(ring);
d1b851fc
ZN
397
398 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
3cce469c
CW
399 *result = seqno;
400 return 0;
d1b851fc
ZN
401}
402
d1b851fc 403static void
78501eac 404bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
d1b851fc
ZN
405{
406 /* do nothing */
407}
408static void
78501eac 409bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
d1b851fc
ZN
410{
411 /* do nothing */
412}
413
414static u32
78501eac 415ring_status_page_get_seqno(struct intel_ring_buffer *ring)
d1b851fc
ZN
416{
417 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
418}
419
420static int
78501eac
CW
421ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
422 struct drm_i915_gem_execbuffer2 *exec,
423 struct drm_clip_rect *cliprects,
424 uint64_t exec_offset)
d1b851fc
ZN
425{
426 uint32_t exec_start;
e1f99ce6 427 int ret;
78501eac 428
d1b851fc 429 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
78501eac 430
e1f99ce6
CW
431 ret = intel_ring_begin(ring, 2);
432 if (ret)
433 return ret;
434
78501eac
CW
435 intel_ring_emit(ring,
436 MI_BATCH_BUFFER_START |
437 (2 << 6) |
438 MI_BATCH_NON_SECURE_I965);
439 intel_ring_emit(ring, exec_start);
440 intel_ring_advance(ring);
441
d1b851fc
ZN
442 return 0;
443}
444
8187a2b7 445static int
78501eac
CW
446render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
447 struct drm_i915_gem_execbuffer2 *exec,
448 struct drm_clip_rect *cliprects,
449 uint64_t exec_offset)
62fdfeaf 450{
78501eac 451 struct drm_device *dev = ring->dev;
62fdfeaf
EA
452 drm_i915_private_t *dev_priv = dev->dev_private;
453 int nbox = exec->num_cliprects;
62fdfeaf 454 uint32_t exec_start, exec_len;
e1f99ce6 455 int i, count, ret;
78501eac 456
62fdfeaf
EA
457 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
458 exec_len = (uint32_t) exec->batch_len;
459
6f392d54 460 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
62fdfeaf
EA
461
462 count = nbox ? nbox : 1;
62fdfeaf
EA
463 for (i = 0; i < count; i++) {
464 if (i < nbox) {
e1f99ce6
CW
465 ret = i915_emit_box(dev, cliprects, i,
466 exec->DR1, exec->DR4);
62fdfeaf
EA
467 if (ret)
468 return ret;
469 }
470
471 if (IS_I830(dev) || IS_845G(dev)) {
e1f99ce6
CW
472 ret = intel_ring_begin(ring, 4);
473 if (ret)
474 return ret;
475
78501eac
CW
476 intel_ring_emit(ring, MI_BATCH_BUFFER);
477 intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
478 intel_ring_emit(ring, exec_start + exec_len - 4);
479 intel_ring_emit(ring, 0);
62fdfeaf 480 } else {
e1f99ce6
CW
481 ret = intel_ring_begin(ring, 2);
482 if (ret)
483 return ret;
484
a6c45cf0 485 if (INTEL_INFO(dev)->gen >= 4) {
78501eac 486 intel_ring_emit(ring,
8187a2b7
ZN
487 MI_BATCH_BUFFER_START | (2 << 6)
488 | MI_BATCH_NON_SECURE_I965);
78501eac 489 intel_ring_emit(ring, exec_start);
62fdfeaf 490 } else {
78501eac 491 intel_ring_emit(ring, MI_BATCH_BUFFER_START
8187a2b7 492 | (2 << 6));
78501eac 493 intel_ring_emit(ring, exec_start |
8187a2b7 494 MI_BATCH_NON_SECURE);
62fdfeaf 495 }
62fdfeaf 496 }
78501eac 497 intel_ring_advance(ring);
62fdfeaf
EA
498 }
499
f00a3ddf 500 if (IS_G4X(dev) || IS_GEN5(dev)) {
e1f99ce6
CW
501 if (intel_ring_begin(ring, 2) == 0) {
502 intel_ring_emit(ring, MI_FLUSH |
503 MI_NO_WRITE_FLUSH |
504 MI_INVALIDATE_ISP );
505 intel_ring_emit(ring, MI_NOOP);
506 intel_ring_advance(ring);
507 }
1cafd347 508 }
62fdfeaf 509 /* XXX breadcrumb */
1cafd347 510
62fdfeaf
EA
511 return 0;
512}
513
78501eac 514static void cleanup_status_page(struct intel_ring_buffer *ring)
62fdfeaf 515{
78501eac 516 drm_i915_private_t *dev_priv = ring->dev->dev_private;
62fdfeaf
EA
517 struct drm_gem_object *obj;
518 struct drm_i915_gem_object *obj_priv;
519
8187a2b7
ZN
520 obj = ring->status_page.obj;
521 if (obj == NULL)
62fdfeaf 522 return;
62fdfeaf
EA
523 obj_priv = to_intel_bo(obj);
524
525 kunmap(obj_priv->pages[0]);
526 i915_gem_object_unpin(obj);
527 drm_gem_object_unreference(obj);
8187a2b7 528 ring->status_page.obj = NULL;
62fdfeaf
EA
529
530 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
531}
532
78501eac 533static int init_status_page(struct intel_ring_buffer *ring)
62fdfeaf 534{
78501eac 535 struct drm_device *dev = ring->dev;
62fdfeaf
EA
536 drm_i915_private_t *dev_priv = dev->dev_private;
537 struct drm_gem_object *obj;
538 struct drm_i915_gem_object *obj_priv;
539 int ret;
540
62fdfeaf
EA
541 obj = i915_gem_alloc_object(dev, 4096);
542 if (obj == NULL) {
543 DRM_ERROR("Failed to allocate status page\n");
544 ret = -ENOMEM;
545 goto err;
546 }
547 obj_priv = to_intel_bo(obj);
548 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
549
920afa77 550 ret = i915_gem_object_pin(obj, 4096, true);
62fdfeaf 551 if (ret != 0) {
62fdfeaf
EA
552 goto err_unref;
553 }
554
8187a2b7
ZN
555 ring->status_page.gfx_addr = obj_priv->gtt_offset;
556 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
557 if (ring->status_page.page_addr == NULL) {
62fdfeaf 558 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
62fdfeaf
EA
559 goto err_unpin;
560 }
8187a2b7
ZN
561 ring->status_page.obj = obj;
562 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
62fdfeaf 563
78501eac 564 intel_ring_setup_status_page(ring);
8187a2b7
ZN
565 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
566 ring->name, ring->status_page.gfx_addr);
62fdfeaf
EA
567
568 return 0;
569
570err_unpin:
571 i915_gem_object_unpin(obj);
572err_unref:
573 drm_gem_object_unreference(obj);
574err:
8187a2b7 575 return ret;
62fdfeaf
EA
576}
577
8187a2b7 578int intel_init_ring_buffer(struct drm_device *dev,
ab6f8e32 579 struct intel_ring_buffer *ring)
62fdfeaf 580{
870e86dd 581 struct drm_i915_private *dev_priv = dev->dev_private;
8187a2b7
ZN
582 struct drm_i915_gem_object *obj_priv;
583 struct drm_gem_object *obj;
dd785e35
CW
584 int ret;
585
8187a2b7 586 ring->dev = dev;
23bc5982
CW
587 INIT_LIST_HEAD(&ring->active_list);
588 INIT_LIST_HEAD(&ring->request_list);
64193406 589 INIT_LIST_HEAD(&ring->gpu_write_list);
62fdfeaf 590
8187a2b7 591 if (I915_NEED_GFX_HWS(dev)) {
78501eac 592 ret = init_status_page(ring);
8187a2b7
ZN
593 if (ret)
594 return ret;
595 }
62fdfeaf 596
8187a2b7 597 obj = i915_gem_alloc_object(dev, ring->size);
62fdfeaf
EA
598 if (obj == NULL) {
599 DRM_ERROR("Failed to allocate ringbuffer\n");
8187a2b7 600 ret = -ENOMEM;
dd785e35 601 goto err_hws;
62fdfeaf 602 }
62fdfeaf 603
8187a2b7
ZN
604 ring->gem_object = obj;
605
920afa77 606 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
dd785e35
CW
607 if (ret)
608 goto err_unref;
62fdfeaf 609
8187a2b7
ZN
610 obj_priv = to_intel_bo(obj);
611 ring->map.size = ring->size;
62fdfeaf 612 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
62fdfeaf
EA
613 ring->map.type = 0;
614 ring->map.flags = 0;
615 ring->map.mtrr = 0;
616
617 drm_core_ioremap_wc(&ring->map, dev);
618 if (ring->map.handle == NULL) {
619 DRM_ERROR("Failed to map ringbuffer.\n");
8187a2b7 620 ret = -EINVAL;
dd785e35 621 goto err_unpin;
62fdfeaf
EA
622 }
623
8187a2b7 624 ring->virtual_start = ring->map.handle;
78501eac 625 ret = ring->init(ring);
dd785e35
CW
626 if (ret)
627 goto err_unmap;
62fdfeaf 628
62fdfeaf
EA
629 if (!drm_core_check_feature(dev, DRIVER_MODESET))
630 i915_kernel_lost_context(dev);
631 else {
570ef608 632 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
870e86dd 633 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
62fdfeaf
EA
634 ring->space = ring->head - (ring->tail + 8);
635 if (ring->space < 0)
8187a2b7 636 ring->space += ring->size;
62fdfeaf 637 }
8187a2b7 638 return ret;
dd785e35
CW
639
640err_unmap:
641 drm_core_ioremapfree(&ring->map, dev);
642err_unpin:
643 i915_gem_object_unpin(obj);
644err_unref:
645 drm_gem_object_unreference(obj);
646 ring->gem_object = NULL;
647err_hws:
78501eac 648 cleanup_status_page(ring);
8187a2b7 649 return ret;
62fdfeaf
EA
650}
651
78501eac 652void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 653{
8187a2b7 654 if (ring->gem_object == NULL)
62fdfeaf
EA
655 return;
656
78501eac 657 drm_core_ioremapfree(&ring->map, ring->dev);
62fdfeaf 658
8187a2b7
ZN
659 i915_gem_object_unpin(ring->gem_object);
660 drm_gem_object_unreference(ring->gem_object);
661 ring->gem_object = NULL;
78501eac
CW
662
663 cleanup_status_page(ring);
62fdfeaf
EA
664}
665
78501eac 666static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
62fdfeaf 667{
8187a2b7 668 unsigned int *virt;
62fdfeaf 669 int rem;
8187a2b7 670 rem = ring->size - ring->tail;
62fdfeaf 671
8187a2b7 672 if (ring->space < rem) {
78501eac 673 int ret = intel_wait_ring_buffer(ring, rem);
62fdfeaf
EA
674 if (ret)
675 return ret;
676 }
62fdfeaf 677
8187a2b7 678 virt = (unsigned int *)(ring->virtual_start + ring->tail);
1741dd4a
CW
679 rem /= 8;
680 while (rem--) {
62fdfeaf 681 *virt++ = MI_NOOP;
1741dd4a
CW
682 *virt++ = MI_NOOP;
683 }
62fdfeaf 684
8187a2b7 685 ring->tail = 0;
43ed340a 686 ring->space = ring->head - 8;
62fdfeaf
EA
687
688 return 0;
689}
690
78501eac 691int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
62fdfeaf 692{
78501eac 693 struct drm_device *dev = ring->dev;
570ef608 694 drm_i915_private_t *dev_priv = dev->dev_private;
78501eac 695 unsigned long end;
62fdfeaf
EA
696
697 trace_i915_ring_wait_begin (dev);
8187a2b7
ZN
698 end = jiffies + 3 * HZ;
699 do {
570ef608 700 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
62fdfeaf
EA
701 ring->space = ring->head - (ring->tail + 8);
702 if (ring->space < 0)
8187a2b7 703 ring->space += ring->size;
62fdfeaf 704 if (ring->space >= n) {
78501eac 705 trace_i915_ring_wait_end(dev);
62fdfeaf
EA
706 return 0;
707 }
708
709 if (dev->primary->master) {
710 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
711 if (master_priv->sarea_priv)
712 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
713 }
d1b851fc 714
e60a0b10 715 msleep(1);
8187a2b7
ZN
716 } while (!time_after(jiffies, end));
717 trace_i915_ring_wait_end (dev);
718 return -EBUSY;
719}
62fdfeaf 720
e1f99ce6
CW
721int intel_ring_begin(struct intel_ring_buffer *ring,
722 int num_dwords)
8187a2b7 723{
be26a10b 724 int n = 4*num_dwords;
e1f99ce6 725 int ret;
78501eac 726
e1f99ce6
CW
727 if (unlikely(ring->tail + n > ring->size)) {
728 ret = intel_wrap_ring_buffer(ring);
729 if (unlikely(ret))
730 return ret;
731 }
78501eac 732
e1f99ce6
CW
733 if (unlikely(ring->space < n)) {
734 ret = intel_wait_ring_buffer(ring, n);
735 if (unlikely(ret))
736 return ret;
737 }
d97ed339
CW
738
739 ring->space -= n;
e1f99ce6 740 return 0;
8187a2b7 741}
62fdfeaf 742
78501eac 743void intel_ring_advance(struct intel_ring_buffer *ring)
8187a2b7 744{
d97ed339 745 ring->tail &= ring->size - 1;
78501eac 746 ring->write_tail(ring, ring->tail);
8187a2b7 747}
62fdfeaf 748
e070868e 749static const struct intel_ring_buffer render_ring = {
8187a2b7 750 .name = "render ring",
9220434a 751 .id = RING_RENDER,
333e9fe9 752 .mmio_base = RENDER_RING_BASE,
8187a2b7 753 .size = 32 * PAGE_SIZE,
8187a2b7 754 .init = init_render_ring,
297b0c5b 755 .write_tail = ring_write_tail,
8187a2b7
ZN
756 .flush = render_ring_flush,
757 .add_request = render_ring_add_request,
f787a5f5 758 .get_seqno = render_ring_get_seqno,
8187a2b7
ZN
759 .user_irq_get = render_ring_get_user_irq,
760 .user_irq_put = render_ring_put_user_irq,
78501eac 761 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
8187a2b7 762};
d1b851fc
ZN
763
764/* ring buffer for bit-stream decoder */
765
e070868e 766static const struct intel_ring_buffer bsd_ring = {
d1b851fc 767 .name = "bsd ring",
9220434a 768 .id = RING_BSD,
333e9fe9 769 .mmio_base = BSD_RING_BASE,
d1b851fc 770 .size = 32 * PAGE_SIZE,
78501eac 771 .init = init_ring_common,
297b0c5b 772 .write_tail = ring_write_tail,
d1b851fc 773 .flush = bsd_ring_flush,
549f7365
CW
774 .add_request = ring_add_request,
775 .get_seqno = ring_status_page_get_seqno,
d1b851fc
ZN
776 .user_irq_get = bsd_ring_get_user_irq,
777 .user_irq_put = bsd_ring_put_user_irq,
78501eac 778 .dispatch_execbuffer = ring_dispatch_execbuffer,
d1b851fc 779};
5c1143bb 780
881f47b6 781
78501eac 782static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
297b0c5b 783 u32 value)
881f47b6 784{
78501eac 785 drm_i915_private_t *dev_priv = ring->dev->dev_private;
881f47b6
XH
786
787 /* Every tail move must follow the sequence below */
788 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
789 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
790 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
791 I915_WRITE(GEN6_BSD_RNCID, 0x0);
792
793 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
794 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
795 50))
796 DRM_ERROR("timed out waiting for IDLE Indicator\n");
797
870e86dd 798 I915_WRITE_TAIL(ring, value);
881f47b6
XH
799 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
800 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
801 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
802}
803
78501eac 804static void gen6_ring_flush(struct intel_ring_buffer *ring,
549f7365
CW
805 u32 invalidate_domains,
806 u32 flush_domains)
881f47b6 807{
e1f99ce6
CW
808 if (intel_ring_begin(ring, 4) == 0) {
809 intel_ring_emit(ring, MI_FLUSH_DW);
810 intel_ring_emit(ring, 0);
811 intel_ring_emit(ring, 0);
812 intel_ring_emit(ring, 0);
813 intel_ring_advance(ring);
814 }
881f47b6
XH
815}
816
817static int
78501eac
CW
818gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
819 struct drm_i915_gem_execbuffer2 *exec,
820 struct drm_clip_rect *cliprects,
821 uint64_t exec_offset)
881f47b6
XH
822{
823 uint32_t exec_start;
e1f99ce6 824 int ret;
ab6f8e32 825
881f47b6 826 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
ab6f8e32 827
e1f99ce6
CW
828 ret = intel_ring_begin(ring, 2);
829 if (ret)
830 return ret;
831
78501eac 832 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
ab6f8e32 833 /* bit0-7 is the length on GEN6+ */
78501eac
CW
834 intel_ring_emit(ring, exec_start);
835 intel_ring_advance(ring);
ab6f8e32 836
881f47b6
XH
837 return 0;
838}
839
840/* ring buffer for Video Codec for Gen6+ */
e070868e 841static const struct intel_ring_buffer gen6_bsd_ring = {
881f47b6
XH
842 .name = "gen6 bsd ring",
843 .id = RING_BSD,
333e9fe9 844 .mmio_base = GEN6_BSD_RING_BASE,
881f47b6 845 .size = 32 * PAGE_SIZE,
78501eac 846 .init = init_ring_common,
297b0c5b 847 .write_tail = gen6_bsd_ring_write_tail,
549f7365
CW
848 .flush = gen6_ring_flush,
849 .add_request = ring_add_request,
850 .get_seqno = ring_status_page_get_seqno,
881f47b6
XH
851 .user_irq_get = bsd_ring_get_user_irq,
852 .user_irq_put = bsd_ring_put_user_irq,
78501eac 853 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
549f7365
CW
854};
855
856/* Blitter support (SandyBridge+) */
857
858static void
78501eac 859blt_ring_get_user_irq(struct intel_ring_buffer *ring)
549f7365
CW
860{
861 /* do nothing */
862}
863static void
78501eac 864blt_ring_put_user_irq(struct intel_ring_buffer *ring)
549f7365
CW
865{
866 /* do nothing */
867}
868
869static const struct intel_ring_buffer gen6_blt_ring = {
870 .name = "blt ring",
871 .id = RING_BLT,
872 .mmio_base = BLT_RING_BASE,
873 .size = 32 * PAGE_SIZE,
874 .init = init_ring_common,
297b0c5b 875 .write_tail = ring_write_tail,
549f7365
CW
876 .flush = gen6_ring_flush,
877 .add_request = ring_add_request,
878 .get_seqno = ring_status_page_get_seqno,
879 .user_irq_get = blt_ring_get_user_irq,
880 .user_irq_put = blt_ring_put_user_irq,
78501eac 881 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
881f47b6
XH
882};
883
5c1143bb
XH
884int intel_init_render_ring_buffer(struct drm_device *dev)
885{
886 drm_i915_private_t *dev_priv = dev->dev_private;
887
888 dev_priv->render_ring = render_ring;
889
890 if (!I915_NEED_GFX_HWS(dev)) {
891 dev_priv->render_ring.status_page.page_addr
892 = dev_priv->status_page_dmah->vaddr;
893 memset(dev_priv->render_ring.status_page.page_addr,
894 0, PAGE_SIZE);
895 }
896
897 return intel_init_ring_buffer(dev, &dev_priv->render_ring);
898}
899
900int intel_init_bsd_ring_buffer(struct drm_device *dev)
901{
902 drm_i915_private_t *dev_priv = dev->dev_private;
903
881f47b6
XH
904 if (IS_GEN6(dev))
905 dev_priv->bsd_ring = gen6_bsd_ring;
906 else
907 dev_priv->bsd_ring = bsd_ring;
5c1143bb
XH
908
909 return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
910}
549f7365
CW
911
912int intel_init_blt_ring_buffer(struct drm_device *dev)
913{
914 drm_i915_private_t *dev_priv = dev->dev_private;
915
916 dev_priv->blt_ring = gen6_blt_ring;
917
918 return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
919}