drm/i915: Delete defunct i915_gem_request_assign()
[linux-block.git] / drivers / gpu / drm / i915 / intel_lrc.c
CommitLineData
b20385f1
OM
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
73e4d07f
OM
31/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
b20385f1
OM
35 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
73e4d07f
OM
39 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
b20385f1
OM
90 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
73e4d07f
OM
92 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
b20385f1 133 */
27af5eea 134#include <linux/interrupt.h>
b20385f1
OM
135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
7c2fa7fa 139#include "i915_gem_render_state.h"
3bbaba0c 140#include "intel_mocs.h"
127f1003 141
e981e7b1
TD
142#define RING_EXECLIST_QFULL (1 << 0x2)
143#define RING_EXECLIST1_VALID (1 << 0x3)
144#define RING_EXECLIST0_VALID (1 << 0x4)
145#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
146#define RING_EXECLIST1_ACTIVE (1 << 0x11)
147#define RING_EXECLIST0_ACTIVE (1 << 0x12)
148
149#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
150#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
151#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
152#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
153#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
154#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
8670d6f9 155
70c2a24d 156#define GEN8_CTX_STATUS_COMPLETED_MASK \
d8747afb 157 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
70c2a24d 158
8670d6f9
OM
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
56e51bf0 188#define CTX_REG(reg_state, pos, reg, val) do { \
f0f59a00 189 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
0d925ea0
VS
190 (reg_state)[(pos)+1] = (val); \
191} while (0)
192
193#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
d852c7bf 194 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
e5815a2e
MT
195 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
196 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
9244a817 197} while (0)
e5815a2e 198
9244a817 199#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
2dba3239
MT
200 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
201 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
9244a817 202} while (0)
2dba3239 203
71562919
MT
204#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
205#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
7bd0a2c6 206#define GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x19
84b790f8 207
0e93cdd4
CW
208/* Typical size of the average request (2 pipecontrols and a MI_BB) */
209#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
a3aabe86 210#define WA_TAIL_DWORDS 2
7e4992ac 211#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
beecec90 212#define PREEMPT_ID 0x1
a3aabe86 213
e2efd130 214static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
978f1e09 215 struct intel_engine_cs *engine);
a3aabe86
CW
216static void execlists_init_reg_state(u32 *reg_state,
217 struct i915_gem_context *ctx,
218 struct intel_engine_cs *engine,
219 struct intel_ring *ring);
7ba717cf 220
73e4d07f 221/**
ca82580c
TU
222 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
223 * descriptor for a pinned context
ca82580c 224 * @ctx: Context to work on
9021ad03 225 * @engine: Engine the descriptor will be used with
73e4d07f 226 *
ca82580c
TU
227 * The context descriptor encodes various attributes of a context,
228 * including its GTT address and some flags. Because it's fairly
229 * expensive to calculate, we'll just do it once and cache the result,
230 * which remains valid until the context is unpinned.
231 *
6e5248b5
DV
232 * This is what a descriptor looks like, from LSB to MSB::
233 *
2355cf08 234 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
6e5248b5
DV
235 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
236 * bits 32-52: ctx ID, a globally unique tag
237 * bits 53-54: mbz, reserved for use by hardware
238 * bits 55-63: group ID, currently unused and set to 0
73e4d07f 239 */
ca82580c 240static void
e2efd130 241intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
0bc40be8 242 struct intel_engine_cs *engine)
84b790f8 243{
9021ad03 244 struct intel_context *ce = &ctx->engine[engine->id];
7069b144 245 u64 desc;
84b790f8 246
7069b144 247 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
84b790f8 248
2355cf08 249 desc = ctx->desc_template; /* bits 0-11 */
0b29c75a 250 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
9021ad03 251 /* bits 12-31 */
7069b144 252 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
5af05fef 253
9021ad03 254 ce->lrc_desc = desc;
5af05fef
MT
255}
256
27606fd8
CW
257static struct i915_priolist *
258lookup_priolist(struct intel_engine_cs *engine,
259 struct i915_priotree *pt,
260 int prio)
08dd3e1a 261{
b620e870 262 struct intel_engine_execlists * const execlists = &engine->execlists;
08dd3e1a
CW
263 struct i915_priolist *p;
264 struct rb_node **parent, *rb;
265 bool first = true;
266
b620e870 267 if (unlikely(execlists->no_priolist))
08dd3e1a
CW
268 prio = I915_PRIORITY_NORMAL;
269
270find_priolist:
271 /* most positive priority is scheduled first, equal priorities fifo */
272 rb = NULL;
b620e870 273 parent = &execlists->queue.rb_node;
08dd3e1a
CW
274 while (*parent) {
275 rb = *parent;
276 p = rb_entry(rb, typeof(*p), node);
277 if (prio > p->priority) {
278 parent = &rb->rb_left;
279 } else if (prio < p->priority) {
280 parent = &rb->rb_right;
281 first = false;
282 } else {
27606fd8 283 return p;
08dd3e1a
CW
284 }
285 }
286
287 if (prio == I915_PRIORITY_NORMAL) {
b620e870 288 p = &execlists->default_priolist;
08dd3e1a
CW
289 } else {
290 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
291 /* Convert an allocation failure to a priority bump */
292 if (unlikely(!p)) {
293 prio = I915_PRIORITY_NORMAL; /* recurses just once */
294
295 /* To maintain ordering with all rendering, after an
296 * allocation failure we have to disable all scheduling.
297 * Requests will then be executed in fifo, and schedule
298 * will ensure that dependencies are emitted in fifo.
299 * There will be still some reordering with existing
300 * requests, so if userspace lied about their
301 * dependencies that reordering may be visible.
302 */
b620e870 303 execlists->no_priolist = true;
08dd3e1a
CW
304 goto find_priolist;
305 }
306 }
307
308 p->priority = prio;
27606fd8 309 INIT_LIST_HEAD(&p->requests);
08dd3e1a 310 rb_link_node(&p->node, rb, parent);
b620e870 311 rb_insert_color(&p->node, &execlists->queue);
08dd3e1a 312
08dd3e1a 313 if (first)
b620e870 314 execlists->first = &p->node;
08dd3e1a 315
27606fd8 316 return ptr_pack_bits(p, first, 1);
08dd3e1a
CW
317}
318
7e4992ac
CW
319static void unwind_wa_tail(struct drm_i915_gem_request *rq)
320{
321 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
322 assert_ring_tail_valid(rq->ring, rq->tail);
323}
324
a4598d17 325static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
7e4992ac
CW
326{
327 struct drm_i915_gem_request *rq, *rn;
097a9481
MW
328 struct i915_priolist *uninitialized_var(p);
329 int last_prio = I915_PRIORITY_INVALID;
7e4992ac
CW
330
331 lockdep_assert_held(&engine->timeline->lock);
332
333 list_for_each_entry_safe_reverse(rq, rn,
334 &engine->timeline->requests,
335 link) {
7e4992ac
CW
336 if (i915_gem_request_completed(rq))
337 return;
338
339 __i915_gem_request_unsubmit(rq);
340 unwind_wa_tail(rq);
341
097a9481
MW
342 GEM_BUG_ON(rq->priotree.priority == I915_PRIORITY_INVALID);
343 if (rq->priotree.priority != last_prio) {
344 p = lookup_priolist(engine,
345 &rq->priotree,
346 rq->priotree.priority);
347 p = ptr_mask_bits(p, 1);
348
349 last_prio = rq->priotree.priority;
350 }
351
352 list_add(&rq->priotree.link, &p->requests);
7e4992ac
CW
353 }
354}
355
c41937fd 356void
a4598d17
MW
357execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
358{
359 struct intel_engine_cs *engine =
360 container_of(execlists, typeof(*engine), execlists);
361
362 spin_lock_irq(&engine->timeline->lock);
363 __unwind_incomplete_requests(engine);
364 spin_unlock_irq(&engine->timeline->lock);
365}
366
bbd6c47e
CW
367static inline void
368execlists_context_status_change(struct drm_i915_gem_request *rq,
369 unsigned long status)
84b790f8 370{
bbd6c47e
CW
371 /*
372 * Only used when GVT-g is enabled now. When GVT-g is disabled,
373 * The compiler should eliminate this function as dead-code.
374 */
375 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
376 return;
6daccb0b 377
3fc03069
CD
378 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
379 status, rq);
84b790f8
BW
380}
381
73fd9d38
TU
382static inline void
383execlists_context_schedule_in(struct drm_i915_gem_request *rq)
384{
385 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
30e17b78 386 intel_engine_context_in(rq->engine);
73fd9d38
TU
387}
388
389static inline void
390execlists_context_schedule_out(struct drm_i915_gem_request *rq)
391{
30e17b78 392 intel_engine_context_out(rq->engine);
73fd9d38
TU
393 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
394}
395
c6a2ac71
TU
396static void
397execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
398{
399 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
400 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
401 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
402 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
403}
404
70c2a24d 405static u64 execlists_update_context(struct drm_i915_gem_request *rq)
ae1250b9 406{
70c2a24d 407 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
04da811b
ZW
408 struct i915_hw_ppgtt *ppgtt =
409 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
70c2a24d 410 u32 *reg_state = ce->lrc_reg_state;
ae1250b9 411
e6ba9992 412 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
ae1250b9 413
c6a2ac71
TU
414 /* True 32b PPGTT with dynamic page allocation: update PDP
415 * registers and point the unallocated PDPs to scratch page.
416 * PML4 is allocated during ppgtt init, so this is not needed
417 * in 48-bit mode.
418 */
949e8ab3 419 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
c6a2ac71 420 execlists_update_context_pdps(ppgtt, reg_state);
70c2a24d
CW
421
422 return ce->lrc_desc;
ae1250b9
OM
423}
424
beecec90
CW
425static inline void elsp_write(u64 desc, u32 __iomem *elsp)
426{
427 writel(upper_32_bits(desc), elsp);
428 writel(lower_32_bits(desc), elsp);
429}
430
70c2a24d 431static void execlists_submit_ports(struct intel_engine_cs *engine)
bbd6c47e 432{
b620e870 433 struct execlist_port *port = engine->execlists.port;
77f0d0e9 434 unsigned int n;
bbd6c47e 435
76e70087 436 for (n = execlists_num_ports(&engine->execlists); n--; ) {
77f0d0e9
CW
437 struct drm_i915_gem_request *rq;
438 unsigned int count;
439 u64 desc;
440
441 rq = port_unpack(&port[n], &count);
442 if (rq) {
443 GEM_BUG_ON(count > !n);
444 if (!count++)
73fd9d38 445 execlists_context_schedule_in(rq);
77f0d0e9
CW
446 port_set(&port[n], port_pack(rq, count));
447 desc = execlists_update_context(rq);
448 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
bccd3b83
CW
449
450 GEM_TRACE("%s in[%d]: ctx=%d.%d, seqno=%x\n",
451 engine->name, n,
16c8619a 452 port[n].context_id, count,
bccd3b83 453 rq->global_seqno);
77f0d0e9
CW
454 } else {
455 GEM_BUG_ON(!n);
456 desc = 0;
457 }
bbd6c47e 458
2fc7a06a 459 elsp_write(desc, engine->execlists.elsp);
77f0d0e9 460 }
ba74cb10 461 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
bbd6c47e
CW
462}
463
70c2a24d 464static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
84b790f8 465{
70c2a24d 466 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
6095868a 467 i915_gem_context_force_single_submission(ctx));
70c2a24d 468}
84b790f8 469
70c2a24d
CW
470static bool can_merge_ctx(const struct i915_gem_context *prev,
471 const struct i915_gem_context *next)
472{
473 if (prev != next)
474 return false;
26720ab9 475
70c2a24d
CW
476 if (ctx_single_port_submission(prev))
477 return false;
26720ab9 478
70c2a24d 479 return true;
84b790f8
BW
480}
481
77f0d0e9
CW
482static void port_assign(struct execlist_port *port,
483 struct drm_i915_gem_request *rq)
484{
485 GEM_BUG_ON(rq == port_request(port));
486
487 if (port_isset(port))
488 i915_gem_request_put(port_request(port));
489
490 port_set(port, port_pack(i915_gem_request_get(rq), port_count(port)));
491}
492
beecec90
CW
493static void inject_preempt_context(struct intel_engine_cs *engine)
494{
495 struct intel_context *ce =
496 &engine->i915->preempt_context->engine[engine->id];
beecec90
CW
497 unsigned int n;
498
499 GEM_BUG_ON(engine->i915->preempt_context->hw_id != PREEMPT_ID);
500 GEM_BUG_ON(!IS_ALIGNED(ce->ring->size, WA_TAIL_BYTES));
501
502 memset(ce->ring->vaddr + ce->ring->tail, 0, WA_TAIL_BYTES);
503 ce->ring->tail += WA_TAIL_BYTES;
504 ce->ring->tail &= (ce->ring->size - 1);
505 ce->lrc_reg_state[CTX_RING_TAIL+1] = ce->ring->tail;
506
16a87394 507 GEM_TRACE("%s\n", engine->name);
beecec90 508 for (n = execlists_num_ports(&engine->execlists); --n; )
2fc7a06a 509 elsp_write(0, engine->execlists.elsp);
beecec90 510
2fc7a06a 511 elsp_write(ce->lrc_desc, engine->execlists.elsp);
ba74cb10 512 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
beecec90
CW
513}
514
70c2a24d 515static void execlists_dequeue(struct intel_engine_cs *engine)
acdd884a 516{
7a62cc61
MK
517 struct intel_engine_execlists * const execlists = &engine->execlists;
518 struct execlist_port *port = execlists->port;
76e70087
MK
519 const struct execlist_port * const last_port =
520 &execlists->port[execlists->port_mask];
beecec90 521 struct drm_i915_gem_request *last = port_request(port);
20311bd3 522 struct rb_node *rb;
70c2a24d
CW
523 bool submit = false;
524
70c2a24d
CW
525 /* Hardware submission is through 2 ports. Conceptually each port
526 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
527 * static for a context, and unique to each, so we only execute
528 * requests belonging to a single context from each ring. RING_HEAD
529 * is maintained by the CS in the context image, it marks the place
530 * where it got up to last time, and through RING_TAIL we tell the CS
531 * where we want to execute up to this time.
532 *
533 * In this list the requests are in order of execution. Consecutive
534 * requests from the same context are adjacent in the ringbuffer. We
535 * can combine these requests into a single RING_TAIL update:
536 *
537 * RING_HEAD...req1...req2
538 * ^- RING_TAIL
539 * since to execute req2 the CS must first execute req1.
540 *
541 * Our goal then is to point each port to the end of a consecutive
542 * sequence of requests as being the most optimal (fewest wake ups
543 * and context switches) submission.
779949f4 544 */
acdd884a 545
9f7886d0 546 spin_lock_irq(&engine->timeline->lock);
7a62cc61
MK
547 rb = execlists->first;
548 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
beecec90
CW
549 if (!rb)
550 goto unlock;
551
552 if (last) {
553 /*
554 * Don't resubmit or switch until all outstanding
555 * preemptions (lite-restore) are seen. Then we
556 * know the next preemption status we see corresponds
557 * to this ELSP update.
558 */
ba74cb10 559 GEM_BUG_ON(!port_count(&port[0]));
beecec90
CW
560 if (port_count(&port[0]) > 1)
561 goto unlock;
562
ba74cb10
MT
563 /*
564 * If we write to ELSP a second time before the HW has had
565 * a chance to respond to the previous write, we can confuse
566 * the HW and hit "undefined behaviour". After writing to ELSP,
567 * we must then wait until we see a context-switch event from
568 * the HW to indicate that it has had a chance to respond.
569 */
570 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
571 goto unlock;
572
a4598d17 573 if (HAS_LOGICAL_RING_PREEMPTION(engine->i915) &&
beecec90
CW
574 rb_entry(rb, struct i915_priolist, node)->priority >
575 max(last->priotree.priority, 0)) {
576 /*
577 * Switch to our empty preempt context so
578 * the state of the GPU is known (idle).
579 */
580 inject_preempt_context(engine);
4a118ecb
CW
581 execlists_set_active(execlists,
582 EXECLISTS_ACTIVE_PREEMPT);
beecec90
CW
583 goto unlock;
584 } else {
585 /*
586 * In theory, we could coalesce more requests onto
587 * the second port (the first port is active, with
588 * no preemptions pending). However, that means we
589 * then have to deal with the possible lite-restore
590 * of the second port (as we submit the ELSP, there
591 * may be a context-switch) but also we may complete
592 * the resubmission before the context-switch. Ergo,
593 * coalescing onto the second port will cause a
594 * preemption event, but we cannot predict whether
595 * that will affect port[0] or port[1].
596 *
597 * If the second port is already active, we can wait
598 * until the next context-switch before contemplating
599 * new requests. The GPU will be busy and we should be
600 * able to resubmit the new ELSP before it idles,
601 * avoiding pipeline bubbles (momentary pauses where
602 * the driver is unable to keep up the supply of new
603 * work).
604 */
605 if (port_count(&port[1]))
606 goto unlock;
607
608 /* WaIdleLiteRestore:bdw,skl
609 * Apply the wa NOOPs to prevent
610 * ring:HEAD == req:TAIL as we resubmit the
611 * request. See gen8_emit_breadcrumb() for
612 * where we prepare the padding after the
613 * end of the request.
614 */
615 last->tail = last->wa_tail;
616 }
617 }
618
619 do {
6c067579
CW
620 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
621 struct drm_i915_gem_request *rq, *rn;
622
623 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
624 /*
625 * Can we combine this request with the current port?
626 * It has to be the same context/ringbuffer and not
627 * have any exceptions (e.g. GVT saying never to
628 * combine contexts).
629 *
630 * If we can combine the requests, we can execute both
631 * by updating the RING_TAIL to point to the end of the
632 * second request, and so we never need to tell the
633 * hardware about the first.
70c2a24d 634 */
6c067579
CW
635 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
636 /*
637 * If we are on the second port and cannot
638 * combine this request with the last, then we
639 * are done.
640 */
76e70087 641 if (port == last_port) {
6c067579
CW
642 __list_del_many(&p->requests,
643 &rq->priotree.link);
644 goto done;
645 }
646
647 /*
648 * If GVT overrides us we only ever submit
649 * port[0], leaving port[1] empty. Note that we
650 * also have to be careful that we don't queue
651 * the same context (even though a different
652 * request) to the second port.
653 */
654 if (ctx_single_port_submission(last->ctx) ||
655 ctx_single_port_submission(rq->ctx)) {
656 __list_del_many(&p->requests,
657 &rq->priotree.link);
658 goto done;
659 }
660
661 GEM_BUG_ON(last->ctx == rq->ctx);
662
663 if (submit)
664 port_assign(port, last);
665 port++;
7a62cc61
MK
666
667 GEM_BUG_ON(port_isset(port));
6c067579 668 }
70c2a24d 669
6c067579 670 INIT_LIST_HEAD(&rq->priotree.link);
6c067579 671 __i915_gem_request_submit(rq);
7a62cc61 672 trace_i915_gem_request_in(rq, port_index(port, execlists));
6c067579
CW
673 last = rq;
674 submit = true;
70c2a24d 675 }
d55ac5bf 676
20311bd3 677 rb = rb_next(rb);
7a62cc61 678 rb_erase(&p->node, &execlists->queue);
6c067579
CW
679 INIT_LIST_HEAD(&p->requests);
680 if (p->priority != I915_PRIORITY_NORMAL)
c5cf9a91 681 kmem_cache_free(engine->i915->priorities, p);
beecec90 682 } while (rb);
6c067579 683done:
7a62cc61 684 execlists->first = rb;
6c067579 685 if (submit)
77f0d0e9 686 port_assign(port, last);
beecec90 687unlock:
9f7886d0 688 spin_unlock_irq(&engine->timeline->lock);
53292cdb 689
4a118ecb
CW
690 if (submit) {
691 execlists_set_active(execlists, EXECLISTS_ACTIVE_USER);
70c2a24d 692 execlists_submit_ports(engine);
4a118ecb 693 }
acdd884a
MT
694}
695
c41937fd 696void
a4598d17 697execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
cf4591d1 698{
3f9e6cd8 699 struct execlist_port *port = execlists->port;
dc2279e1 700 unsigned int num_ports = execlists_num_ports(execlists);
cf4591d1 701
3f9e6cd8 702 while (num_ports-- && port_isset(port)) {
7e44fc28
CW
703 struct drm_i915_gem_request *rq = port_request(port);
704
4a118ecb 705 GEM_BUG_ON(!execlists->active);
30e17b78 706 intel_engine_context_out(rq->engine);
d6c05113 707 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_PREEMPTED);
7e44fc28
CW
708 i915_gem_request_put(rq);
709
3f9e6cd8
CW
710 memset(port, 0, sizeof(*port));
711 port++;
712 }
cf4591d1
MK
713}
714
27a5f61b
CW
715static void execlists_cancel_requests(struct intel_engine_cs *engine)
716{
b620e870 717 struct intel_engine_execlists * const execlists = &engine->execlists;
27a5f61b
CW
718 struct drm_i915_gem_request *rq, *rn;
719 struct rb_node *rb;
720 unsigned long flags;
27a5f61b
CW
721
722 spin_lock_irqsave(&engine->timeline->lock, flags);
723
724 /* Cancel the requests on the HW and clear the ELSP tracker. */
a4598d17 725 execlists_cancel_port_requests(execlists);
27a5f61b
CW
726
727 /* Mark all executing requests as skipped. */
728 list_for_each_entry(rq, &engine->timeline->requests, link) {
729 GEM_BUG_ON(!rq->global_seqno);
730 if (!i915_gem_request_completed(rq))
731 dma_fence_set_error(&rq->fence, -EIO);
732 }
733
734 /* Flush the queued requests to the timeline list (for retiring). */
b620e870 735 rb = execlists->first;
27a5f61b
CW
736 while (rb) {
737 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
738
739 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
740 INIT_LIST_HEAD(&rq->priotree.link);
27a5f61b
CW
741
742 dma_fence_set_error(&rq->fence, -EIO);
743 __i915_gem_request_submit(rq);
744 }
745
746 rb = rb_next(rb);
b620e870 747 rb_erase(&p->node, &execlists->queue);
27a5f61b
CW
748 INIT_LIST_HEAD(&p->requests);
749 if (p->priority != I915_PRIORITY_NORMAL)
750 kmem_cache_free(engine->i915->priorities, p);
751 }
752
753 /* Remaining _unready_ requests will be nop'ed when submitted */
754
cf4591d1 755
b620e870
MK
756 execlists->queue = RB_ROOT;
757 execlists->first = NULL;
3f9e6cd8 758 GEM_BUG_ON(port_isset(execlists->port));
27a5f61b
CW
759
760 /*
761 * The port is checked prior to scheduling a tasklet, but
762 * just in case we have suspended the tasklet to do the
763 * wedging make sure that when it wakes, it decides there
764 * is no work to do by clearing the irq_posted bit.
765 */
766 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
767
768 spin_unlock_irqrestore(&engine->timeline->lock, flags);
769}
770
6e5248b5 771/*
73e4d07f
OM
772 * Check the unread Context Status Buffers and manage the submission of new
773 * contexts to the ELSP accordingly.
774 */
c6dce8f1 775static void execlists_submission_tasklet(unsigned long data)
e981e7b1 776{
b620e870
MK
777 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
778 struct intel_engine_execlists * const execlists = &engine->execlists;
beecec90 779 struct execlist_port * const port = execlists->port;
c033666a 780 struct drm_i915_private *dev_priv = engine->i915;
c6a2ac71 781
48921260
CW
782 /* We can skip acquiring intel_runtime_pm_get() here as it was taken
783 * on our behalf by the request (see i915_gem_mark_busy()) and it will
784 * not be relinquished until the device is idle (see
785 * i915_gem_idle_work_handler()). As a precaution, we make sure
786 * that all ELSP are drained i.e. we have processed the CSB,
787 * before allowing ourselves to idle and calling intel_runtime_pm_put().
788 */
789 GEM_BUG_ON(!dev_priv->gt.awake);
790
b620e870 791 intel_uncore_forcewake_get(dev_priv, execlists->fw_domains);
c6a2ac71 792
899f6204
CW
793 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
794 * imposing the cost of a locked atomic transaction when submitting a
795 * new request (outside of the context-switch interrupt).
796 */
797 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
6d2cb5aa
CW
798 /* The HWSP contains a (cacheable) mirror of the CSB */
799 const u32 *buf =
800 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
4af0d727 801 unsigned int head, tail;
70c2a24d 802
b620e870 803 if (unlikely(execlists->csb_use_mmio)) {
6d2cb5aa
CW
804 buf = (u32 * __force)
805 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
b620e870 806 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
6d2cb5aa
CW
807 }
808
2e70b8c6
CW
809 /* The write will be ordered by the uncached read (itself
810 * a memory barrier), so we do not need another in the form
811 * of a locked instruction. The race between the interrupt
812 * handler and the split test/clear is harmless as we order
813 * our clear before the CSB read. If the interrupt arrived
814 * first between the test and the clear, we read the updated
815 * CSB and clear the bit. If the interrupt arrives as we read
816 * the CSB or later (i.e. after we had cleared the bit) the bit
817 * is set and we do a new loop.
818 */
819 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
b620e870 820 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
767a983a
CW
821 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
822 tail = GEN8_CSB_WRITE_PTR(head);
823 head = GEN8_CSB_READ_PTR(head);
b620e870 824 execlists->csb_head = head;
767a983a
CW
825 } else {
826 const int write_idx =
827 intel_hws_csb_write_index(dev_priv) -
828 I915_HWS_CSB_BUF0_INDEX;
829
b620e870 830 head = execlists->csb_head;
767a983a
CW
831 tail = READ_ONCE(buf[write_idx]);
832 }
bccd3b83
CW
833 GEM_TRACE("%s cs-irq head=%d [%d], tail=%d [%d]\n",
834 engine->name,
835 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))),
836 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))));
b620e870 837
4af0d727 838 while (head != tail) {
77f0d0e9 839 struct drm_i915_gem_request *rq;
4af0d727 840 unsigned int status;
77f0d0e9 841 unsigned int count;
4af0d727
CW
842
843 if (++head == GEN8_CSB_ENTRIES)
844 head = 0;
70c2a24d 845
2ffe80aa
CW
846 /* We are flying near dragons again.
847 *
848 * We hold a reference to the request in execlist_port[]
849 * but no more than that. We are operating in softirq
850 * context and so cannot hold any mutex or sleep. That
851 * prevents us stopping the requests we are processing
852 * in port[] from being retired simultaneously (the
853 * breadcrumb will be complete before we see the
854 * context-switch). As we only hold the reference to the
855 * request, any pointer chasing underneath the request
856 * is subject to a potential use-after-free. Thus we
857 * store all of the bookkeeping within port[] as
858 * required, and avoid using unguarded pointers beneath
859 * request itself. The same applies to the atomic
860 * status notifier.
861 */
862
6d2cb5aa 863 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
193a98dc 864 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
bccd3b83 865 engine->name, head,
193a98dc
CW
866 status, buf[2*head + 1],
867 execlists->active);
ba74cb10
MT
868
869 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
870 GEN8_CTX_STATUS_PREEMPTED))
871 execlists_set_active(execlists,
872 EXECLISTS_ACTIVE_HWACK);
873 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
874 execlists_clear_active(execlists,
875 EXECLISTS_ACTIVE_HWACK);
876
70c2a24d
CW
877 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
878 continue;
879
1f5f9edb
CW
880 /* We should never get a COMPLETED | IDLE_ACTIVE! */
881 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
882
e40dd226 883 if (status & GEN8_CTX_STATUS_COMPLETE &&
beecec90 884 buf[2*head + 1] == PREEMPT_ID) {
193a98dc
CW
885 GEM_TRACE("%s preempt-idle\n", engine->name);
886
a4598d17
MW
887 execlists_cancel_port_requests(execlists);
888 execlists_unwind_incomplete_requests(execlists);
beecec90 889
4a118ecb
CW
890 GEM_BUG_ON(!execlists_is_active(execlists,
891 EXECLISTS_ACTIVE_PREEMPT));
892 execlists_clear_active(execlists,
893 EXECLISTS_ACTIVE_PREEMPT);
beecec90
CW
894 continue;
895 }
896
897 if (status & GEN8_CTX_STATUS_PREEMPTED &&
4a118ecb
CW
898 execlists_is_active(execlists,
899 EXECLISTS_ACTIVE_PREEMPT))
beecec90
CW
900 continue;
901
4a118ecb
CW
902 GEM_BUG_ON(!execlists_is_active(execlists,
903 EXECLISTS_ACTIVE_USER));
904
86aa7e76 905 /* Check the context/desc id for this event matches */
6d2cb5aa 906 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
86aa7e76 907
77f0d0e9 908 rq = port_unpack(port, &count);
bccd3b83
CW
909 GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%x\n",
910 engine->name,
16c8619a 911 port->context_id, count,
16a87394 912 rq ? rq->global_seqno : 0);
77f0d0e9
CW
913 GEM_BUG_ON(count == 0);
914 if (--count == 0) {
70c2a24d 915 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
d8747afb
CW
916 GEM_BUG_ON(port_isset(&port[1]) &&
917 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
77f0d0e9 918 GEM_BUG_ON(!i915_gem_request_completed(rq));
73fd9d38 919 execlists_context_schedule_out(rq);
77f0d0e9
CW
920 trace_i915_gem_request_out(rq);
921 i915_gem_request_put(rq);
70c2a24d 922
7a62cc61 923 execlists_port_complete(execlists, port);
77f0d0e9
CW
924 } else {
925 port_set(port, port_pack(rq, count));
70c2a24d 926 }
26720ab9 927
77f0d0e9
CW
928 /* After the final element, the hw should be idle */
929 GEM_BUG_ON(port_count(port) == 0 &&
70c2a24d 930 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
4a118ecb
CW
931 if (port_count(port) == 0)
932 execlists_clear_active(execlists,
933 EXECLISTS_ACTIVE_USER);
4af0d727 934 }
e1fee72c 935
b620e870
MK
936 if (head != execlists->csb_head) {
937 execlists->csb_head = head;
767a983a
CW
938 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
939 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
940 }
e981e7b1
TD
941 }
942
4a118ecb 943 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
70c2a24d 944 execlists_dequeue(engine);
c6a2ac71 945
b620e870 946 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
e981e7b1
TD
947}
948
27606fd8
CW
949static void insert_request(struct intel_engine_cs *engine,
950 struct i915_priotree *pt,
951 int prio)
952{
953 struct i915_priolist *p = lookup_priolist(engine, pt, prio);
954
955 list_add_tail(&pt->link, &ptr_mask_bits(p, 1)->requests);
beecec90 956 if (ptr_unmask_bits(p, 1))
c6dce8f1 957 tasklet_hi_schedule(&engine->execlists.tasklet);
27606fd8
CW
958}
959
f4ea6bdd 960static void execlists_submit_request(struct drm_i915_gem_request *request)
acdd884a 961{
4a570db5 962 struct intel_engine_cs *engine = request->engine;
5590af3e 963 unsigned long flags;
acdd884a 964
663f71e7
CW
965 /* Will be called from irq-context when using foreign fences. */
966 spin_lock_irqsave(&engine->timeline->lock, flags);
acdd884a 967
27606fd8 968 insert_request(engine, &request->priotree, request->priotree.priority);
acdd884a 969
b620e870 970 GEM_BUG_ON(!engine->execlists.first);
6c067579
CW
971 GEM_BUG_ON(list_empty(&request->priotree.link));
972
663f71e7 973 spin_unlock_irqrestore(&engine->timeline->lock, flags);
acdd884a
MT
974}
975
1f181225
CW
976static struct drm_i915_gem_request *pt_to_request(struct i915_priotree *pt)
977{
978 return container_of(pt, struct drm_i915_gem_request, priotree);
979}
980
20311bd3
CW
981static struct intel_engine_cs *
982pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
983{
1f181225 984 struct intel_engine_cs *engine = pt_to_request(pt)->engine;
a79a524e
CW
985
986 GEM_BUG_ON(!locked);
20311bd3 987
20311bd3 988 if (engine != locked) {
a79a524e
CW
989 spin_unlock(&locked->timeline->lock);
990 spin_lock(&engine->timeline->lock);
20311bd3
CW
991 }
992
993 return engine;
994}
995
996static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
997{
a79a524e 998 struct intel_engine_cs *engine;
20311bd3
CW
999 struct i915_dependency *dep, *p;
1000 struct i915_dependency stack;
1001 LIST_HEAD(dfs);
1002
7d1ea609
CW
1003 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1004
20311bd3
CW
1005 if (prio <= READ_ONCE(request->priotree.priority))
1006 return;
1007
70cd1476
CW
1008 /* Need BKL in order to use the temporary link inside i915_dependency */
1009 lockdep_assert_held(&request->i915->drm.struct_mutex);
20311bd3
CW
1010
1011 stack.signaler = &request->priotree;
1012 list_add(&stack.dfs_link, &dfs);
1013
1014 /* Recursively bump all dependent priorities to match the new request.
1015 *
1016 * A naive approach would be to use recursion:
1017 * static void update_priorities(struct i915_priotree *pt, prio) {
1018 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
1019 * update_priorities(dep->signal, prio)
1020 * insert_request(pt);
1021 * }
1022 * but that may have unlimited recursion depth and so runs a very
1023 * real risk of overunning the kernel stack. Instead, we build
1024 * a flat list of all dependencies starting with the current request.
1025 * As we walk the list of dependencies, we add all of its dependencies
1026 * to the end of the list (this may include an already visited
1027 * request) and continue to walk onwards onto the new dependencies. The
1028 * end result is a topological list of requests in reverse order, the
1029 * last element in the list is the request we must execute first.
1030 */
1031 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
1032 struct i915_priotree *pt = dep->signaler;
1033
a79a524e
CW
1034 /* Within an engine, there can be no cycle, but we may
1035 * refer to the same dependency chain multiple times
1036 * (redundant dependencies are not eliminated) and across
1037 * engines.
1038 */
1039 list_for_each_entry(p, &pt->signalers_list, signal_link) {
1f181225
CW
1040 if (i915_gem_request_completed(pt_to_request(p->signaler)))
1041 continue;
1042
a79a524e 1043 GEM_BUG_ON(p->signaler->priority < pt->priority);
20311bd3
CW
1044 if (prio > READ_ONCE(p->signaler->priority))
1045 list_move_tail(&p->dfs_link, &dfs);
a79a524e 1046 }
20311bd3 1047
0798cff4 1048 list_safe_reset_next(dep, p, dfs_link);
20311bd3
CW
1049 }
1050
349bdb68
CW
1051 /* If we didn't need to bump any existing priorities, and we haven't
1052 * yet submitted this request (i.e. there is no potential race with
1053 * execlists_submit_request()), we can set our own priority and skip
1054 * acquiring the engine locks.
1055 */
7d1ea609 1056 if (request->priotree.priority == I915_PRIORITY_INVALID) {
349bdb68
CW
1057 GEM_BUG_ON(!list_empty(&request->priotree.link));
1058 request->priotree.priority = prio;
1059 if (stack.dfs_link.next == stack.dfs_link.prev)
1060 return;
1061 __list_del_entry(&stack.dfs_link);
1062 }
1063
a79a524e
CW
1064 engine = request->engine;
1065 spin_lock_irq(&engine->timeline->lock);
1066
20311bd3
CW
1067 /* Fifo and depth-first replacement ensure our deps execute before us */
1068 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1069 struct i915_priotree *pt = dep->signaler;
1070
1071 INIT_LIST_HEAD(&dep->dfs_link);
1072
1073 engine = pt_lock_engine(pt, engine);
1074
1075 if (prio <= pt->priority)
1076 continue;
1077
20311bd3 1078 pt->priority = prio;
6c067579
CW
1079 if (!list_empty(&pt->link)) {
1080 __list_del_entry(&pt->link);
1081 insert_request(engine, pt, prio);
a79a524e 1082 }
20311bd3
CW
1083 }
1084
a79a524e 1085 spin_unlock_irq(&engine->timeline->lock);
20311bd3
CW
1086}
1087
f4e15af7
CW
1088static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1089{
1090 unsigned int flags;
1091 int err;
1092
1093 /*
1094 * Clear this page out of any CPU caches for coherent swap-in/out.
1095 * We only want to do this on the first bind so that we do not stall
1096 * on an active context (which by nature is already on the GPU).
1097 */
1098 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1099 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1100 if (err)
1101 return err;
1102 }
1103
1104 flags = PIN_GLOBAL | PIN_HIGH;
1105 if (ctx->ggtt_offset_bias)
1106 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1107
1108 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1109}
1110
266a240b
CW
1111static struct intel_ring *
1112execlists_context_pin(struct intel_engine_cs *engine,
1113 struct i915_gem_context *ctx)
dcb4c12a 1114{
9021ad03 1115 struct intel_context *ce = &ctx->engine[engine->id];
7d774cac 1116 void *vaddr;
ca82580c 1117 int ret;
dcb4c12a 1118
91c8a326 1119 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
ca82580c 1120
266a240b
CW
1121 if (likely(ce->pin_count++))
1122 goto out;
a533b4ba 1123 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
24f1d3cc 1124
e8a9c58f
CW
1125 if (!ce->state) {
1126 ret = execlists_context_deferred_alloc(ctx, engine);
1127 if (ret)
1128 goto err;
1129 }
56f6e0a7 1130 GEM_BUG_ON(!ce->state);
e8a9c58f 1131
f4e15af7 1132 ret = __context_pin(ctx, ce->state);
e84fe803 1133 if (ret)
24f1d3cc 1134 goto err;
7ba717cf 1135
bf3783e5 1136 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
7d774cac
TU
1137 if (IS_ERR(vaddr)) {
1138 ret = PTR_ERR(vaddr);
bf3783e5 1139 goto unpin_vma;
82352e90
TU
1140 }
1141
d822bb18 1142 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
e84fe803 1143 if (ret)
7d774cac 1144 goto unpin_map;
d1675198 1145
0bc40be8 1146 intel_lr_context_descriptor_update(ctx, engine);
9021ad03 1147
a3aabe86
CW
1148 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1149 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
bde13ebd 1150 i915_ggtt_offset(ce->ring->vma);
a3aabe86 1151
3d574a6b 1152 ce->state->obj->pin_global++;
9a6feaf0 1153 i915_gem_context_get(ctx);
266a240b
CW
1154out:
1155 return ce->ring;
7ba717cf 1156
7d774cac 1157unpin_map:
bf3783e5
CW
1158 i915_gem_object_unpin_map(ce->state->obj);
1159unpin_vma:
1160 __i915_vma_unpin(ce->state);
24f1d3cc 1161err:
9021ad03 1162 ce->pin_count = 0;
266a240b 1163 return ERR_PTR(ret);
e84fe803
NH
1164}
1165
e8a9c58f
CW
1166static void execlists_context_unpin(struct intel_engine_cs *engine,
1167 struct i915_gem_context *ctx)
e84fe803 1168{
9021ad03 1169 struct intel_context *ce = &ctx->engine[engine->id];
e84fe803 1170
91c8a326 1171 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
9021ad03 1172 GEM_BUG_ON(ce->pin_count == 0);
321fe304 1173
9021ad03 1174 if (--ce->pin_count)
24f1d3cc 1175 return;
e84fe803 1176
aad29fbb 1177 intel_ring_unpin(ce->ring);
dcb4c12a 1178
3d574a6b 1179 ce->state->obj->pin_global--;
bf3783e5
CW
1180 i915_gem_object_unpin_map(ce->state->obj);
1181 i915_vma_unpin(ce->state);
321fe304 1182
9a6feaf0 1183 i915_gem_context_put(ctx);
dcb4c12a
OM
1184}
1185
f73e7399 1186static int execlists_request_alloc(struct drm_i915_gem_request *request)
ef11c01d
CW
1187{
1188 struct intel_engine_cs *engine = request->engine;
1189 struct intel_context *ce = &request->ctx->engine[engine->id];
fd138212 1190 int ret;
ef11c01d 1191
e8a9c58f
CW
1192 GEM_BUG_ON(!ce->pin_count);
1193
ef11c01d
CW
1194 /* Flush enough space to reduce the likelihood of waiting after
1195 * we start building the request - in which case we will just
1196 * have to repeat work.
1197 */
1198 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1199
fd138212
CW
1200 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1201 if (ret)
1202 return ret;
ef11c01d 1203
ef11c01d
CW
1204 /* Note that after this point, we have committed to using
1205 * this request as it is being used to both track the
1206 * state of engine initialisation and liveness of the
1207 * golden renderstate above. Think twice before you try
1208 * to cancel/unwind this request now.
1209 */
1210
1211 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1212 return 0;
ef11c01d
CW
1213}
1214
9e000847
AS
1215/*
1216 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1217 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1218 * but there is a slight complication as this is applied in WA batch where the
1219 * values are only initialized once so we cannot take register value at the
1220 * beginning and reuse it further; hence we save its value to memory, upload a
1221 * constant value with bit21 set and then we restore it back with the saved value.
1222 * To simplify the WA, a constant value is formed by using the default value
1223 * of this register. This shouldn't be a problem because we are only modifying
1224 * it for a short period and this batch in non-premptible. We can ofcourse
1225 * use additional instructions that read the actual value of the register
1226 * at that time and set our bit of interest but it makes the WA complicated.
1227 *
1228 * This WA is also required for Gen9 so extracting as a function avoids
1229 * code duplication.
1230 */
097d4f1c
TU
1231static u32 *
1232gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
17ee950d 1233{
097d4f1c
TU
1234 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1235 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1236 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1237 *batch++ = 0;
1238
1239 *batch++ = MI_LOAD_REGISTER_IMM(1);
1240 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1241 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
1242
9f235dfa
TU
1243 batch = gen8_emit_pipe_control(batch,
1244 PIPE_CONTROL_CS_STALL |
1245 PIPE_CONTROL_DC_FLUSH_ENABLE,
1246 0);
097d4f1c
TU
1247
1248 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1249 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1250 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1251 *batch++ = 0;
1252
1253 return batch;
17ee950d
AS
1254}
1255
6e5248b5
DV
1256/*
1257 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1258 * initialized at the beginning and shared across all contexts but this field
1259 * helps us to have multiple batches at different offsets and select them based
1260 * on a criteria. At the moment this batch always start at the beginning of the page
1261 * and at this point we don't have multiple wa_ctx batch buffers.
4d78c8dc 1262 *
6e5248b5
DV
1263 * The number of WA applied are not known at the beginning; we use this field
1264 * to return the no of DWORDS written.
17ee950d 1265 *
6e5248b5
DV
1266 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1267 * so it adds NOOPs as padding to make it cacheline aligned.
1268 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1269 * makes a complete batch buffer.
17ee950d 1270 */
097d4f1c 1271static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
17ee950d 1272{
7ad00d1a 1273 /* WaDisableCtxRestoreArbitration:bdw,chv */
097d4f1c 1274 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
17ee950d 1275
c82435bb 1276 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
097d4f1c
TU
1277 if (IS_BROADWELL(engine->i915))
1278 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
c82435bb 1279
0160f055
AS
1280 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1281 /* Actual scratch location is at 128 bytes offset */
9f235dfa
TU
1282 batch = gen8_emit_pipe_control(batch,
1283 PIPE_CONTROL_FLUSH_L3 |
1284 PIPE_CONTROL_GLOBAL_GTT_IVB |
1285 PIPE_CONTROL_CS_STALL |
1286 PIPE_CONTROL_QW_WRITE,
1287 i915_ggtt_offset(engine->scratch) +
1288 2 * CACHELINE_BYTES);
0160f055 1289
beecec90
CW
1290 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1291
17ee950d 1292 /* Pad to end of cacheline */
097d4f1c
TU
1293 while ((unsigned long)batch % CACHELINE_BYTES)
1294 *batch++ = MI_NOOP;
17ee950d
AS
1295
1296 /*
1297 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1298 * execution depends on the length specified in terms of cache lines
1299 * in the register CTX_RCS_INDIRECT_CTX
1300 */
1301
097d4f1c 1302 return batch;
17ee950d
AS
1303}
1304
097d4f1c 1305static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
0504cffc 1306{
beecec90
CW
1307 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1308
9fb5026f 1309 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
097d4f1c 1310 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
a4106a78 1311
9fb5026f 1312 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
097d4f1c
TU
1313 *batch++ = MI_LOAD_REGISTER_IMM(1);
1314 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1315 *batch++ = _MASKED_BIT_DISABLE(
1316 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1317 *batch++ = MI_NOOP;
873e8171 1318
066d4628
MK
1319 /* WaClearSlmSpaceAtContextSwitch:kbl */
1320 /* Actual scratch location is at 128 bytes offset */
097d4f1c 1321 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
9f235dfa
TU
1322 batch = gen8_emit_pipe_control(batch,
1323 PIPE_CONTROL_FLUSH_L3 |
1324 PIPE_CONTROL_GLOBAL_GTT_IVB |
1325 PIPE_CONTROL_CS_STALL |
1326 PIPE_CONTROL_QW_WRITE,
1327 i915_ggtt_offset(engine->scratch)
1328 + 2 * CACHELINE_BYTES);
066d4628 1329 }
3485d99e 1330
9fb5026f 1331 /* WaMediaPoolStateCmdInWABB:bxt,glk */
3485d99e
TG
1332 if (HAS_POOLED_EU(engine->i915)) {
1333 /*
1334 * EU pool configuration is setup along with golden context
1335 * during context initialization. This value depends on
1336 * device type (2x6 or 3x6) and needs to be updated based
1337 * on which subslice is disabled especially for 2x6
1338 * devices, however it is safe to load default
1339 * configuration of 3x6 device instead of masking off
1340 * corresponding bits because HW ignores bits of a disabled
1341 * subslice and drops down to appropriate config. Please
1342 * see render_state_setup() in i915_gem_render_state.c for
1343 * possible configurations, to avoid duplication they are
1344 * not shown here again.
1345 */
097d4f1c
TU
1346 *batch++ = GEN9_MEDIA_POOL_STATE;
1347 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1348 *batch++ = 0x00777000;
1349 *batch++ = 0;
1350 *batch++ = 0;
1351 *batch++ = 0;
3485d99e
TG
1352 }
1353
beecec90
CW
1354 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1355
0504cffc 1356 /* Pad to end of cacheline */
097d4f1c
TU
1357 while ((unsigned long)batch % CACHELINE_BYTES)
1358 *batch++ = MI_NOOP;
0504cffc 1359
097d4f1c 1360 return batch;
0504cffc
AS
1361}
1362
097d4f1c
TU
1363#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1364
1365static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
17ee950d 1366{
48bb74e4
CW
1367 struct drm_i915_gem_object *obj;
1368 struct i915_vma *vma;
1369 int err;
17ee950d 1370
097d4f1c 1371 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
48bb74e4
CW
1372 if (IS_ERR(obj))
1373 return PTR_ERR(obj);
17ee950d 1374
a01cb37a 1375 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
48bb74e4
CW
1376 if (IS_ERR(vma)) {
1377 err = PTR_ERR(vma);
1378 goto err;
17ee950d
AS
1379 }
1380
48bb74e4
CW
1381 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1382 if (err)
1383 goto err;
1384
1385 engine->wa_ctx.vma = vma;
17ee950d 1386 return 0;
48bb74e4
CW
1387
1388err:
1389 i915_gem_object_put(obj);
1390 return err;
17ee950d
AS
1391}
1392
097d4f1c 1393static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
17ee950d 1394{
19880c4a 1395 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
17ee950d
AS
1396}
1397
097d4f1c
TU
1398typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1399
0bc40be8 1400static int intel_init_workaround_bb(struct intel_engine_cs *engine)
17ee950d 1401{
48bb74e4 1402 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
097d4f1c
TU
1403 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1404 &wa_ctx->per_ctx };
1405 wa_bb_func_t wa_bb_fn[2];
17ee950d 1406 struct page *page;
097d4f1c
TU
1407 void *batch, *batch_ptr;
1408 unsigned int i;
48bb74e4 1409 int ret;
17ee950d 1410
097d4f1c
TU
1411 if (WARN_ON(engine->id != RCS || !engine->scratch))
1412 return -EINVAL;
17ee950d 1413
097d4f1c 1414 switch (INTEL_GEN(engine->i915)) {
90007bca
RV
1415 case 10:
1416 return 0;
097d4f1c
TU
1417 case 9:
1418 wa_bb_fn[0] = gen9_init_indirectctx_bb;
b8aa2233 1419 wa_bb_fn[1] = NULL;
097d4f1c
TU
1420 break;
1421 case 8:
1422 wa_bb_fn[0] = gen8_init_indirectctx_bb;
3ad7b52d 1423 wa_bb_fn[1] = NULL;
097d4f1c
TU
1424 break;
1425 default:
1426 MISSING_CASE(INTEL_GEN(engine->i915));
5e60d790 1427 return 0;
0504cffc 1428 }
5e60d790 1429
097d4f1c 1430 ret = lrc_setup_wa_ctx(engine);
17ee950d
AS
1431 if (ret) {
1432 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1433 return ret;
1434 }
1435
48bb74e4 1436 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
097d4f1c 1437 batch = batch_ptr = kmap_atomic(page);
17ee950d 1438
097d4f1c
TU
1439 /*
1440 * Emit the two workaround batch buffers, recording the offset from the
1441 * start of the workaround batch buffer object for each and their
1442 * respective sizes.
1443 */
1444 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1445 wa_bb[i]->offset = batch_ptr - batch;
1446 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1447 ret = -EINVAL;
1448 break;
1449 }
604a8f6f
CW
1450 if (wa_bb_fn[i])
1451 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
097d4f1c 1452 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
17ee950d
AS
1453 }
1454
097d4f1c
TU
1455 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1456
17ee950d
AS
1457 kunmap_atomic(batch);
1458 if (ret)
097d4f1c 1459 lrc_destroy_wa_ctx(engine);
17ee950d
AS
1460
1461 return ret;
1462}
1463
64f09f00
CW
1464static u8 gtiir[] = {
1465 [RCS] = 0,
1466 [BCS] = 0,
1467 [VCS] = 1,
1468 [VCS2] = 1,
1469 [VECS] = 3,
1470};
1471
0bc40be8 1472static int gen8_init_common_ring(struct intel_engine_cs *engine)
9b1136d5 1473{
c033666a 1474 struct drm_i915_private *dev_priv = engine->i915;
b620e870 1475 struct intel_engine_execlists * const execlists = &engine->execlists;
821ed7df
CW
1476 int ret;
1477
1478 ret = intel_mocs_init_engine(engine);
1479 if (ret)
1480 return ret;
9b1136d5 1481
ad07dfcd 1482 intel_engine_reset_breadcrumbs(engine);
f3b8f912 1483 intel_engine_init_hangcheck(engine);
821ed7df 1484
0bc40be8 1485 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
0bc40be8 1486 I915_WRITE(RING_MODE_GEN7(engine),
9b1136d5 1487 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
f3b8f912
CW
1488 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1489 engine->status_page.ggtt_offset);
1490 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
dfc53c5e 1491
0bc40be8 1492 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
9b1136d5 1493
64f09f00
CW
1494 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
1495
1496 /*
1497 * Clear any pending interrupt state.
1498 *
1499 * We do it twice out of paranoia that some of the IIR are double
1500 * buffered, and if we only reset it once there may still be
1501 * an interrupt pending.
1502 */
1503 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1504 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
1505 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1506 GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
f747026c 1507 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
b620e870 1508 execlists->csb_head = -1;
4a118ecb 1509 execlists->active = 0;
6b764a59 1510
2fc7a06a
CW
1511 execlists->elsp =
1512 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
1513
64f09f00 1514 /* After a GPU reset, we may have requests to replay */
9bdc3573 1515 if (execlists->first)
c6dce8f1 1516 tasklet_schedule(&execlists->tasklet);
6b764a59 1517
821ed7df 1518 return 0;
9b1136d5
OM
1519}
1520
0bc40be8 1521static int gen8_init_render_ring(struct intel_engine_cs *engine)
9b1136d5 1522{
c033666a 1523 struct drm_i915_private *dev_priv = engine->i915;
9b1136d5
OM
1524 int ret;
1525
0bc40be8 1526 ret = gen8_init_common_ring(engine);
9b1136d5
OM
1527 if (ret)
1528 return ret;
1529
1530 /* We need to disable the AsyncFlip performance optimisations in order
1531 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1532 * programmed to '1' on all products.
1533 *
1534 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1535 */
1536 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1537
9b1136d5
OM
1538 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1539
0bc40be8 1540 return init_workarounds_ring(engine);
9b1136d5
OM
1541}
1542
0bc40be8 1543static int gen9_init_render_ring(struct intel_engine_cs *engine)
82ef822e
DL
1544{
1545 int ret;
1546
0bc40be8 1547 ret = gen8_init_common_ring(engine);
82ef822e
DL
1548 if (ret)
1549 return ret;
1550
0bc40be8 1551 return init_workarounds_ring(engine);
82ef822e
DL
1552}
1553
821ed7df
CW
1554static void reset_common_ring(struct intel_engine_cs *engine,
1555 struct drm_i915_gem_request *request)
1556{
b620e870 1557 struct intel_engine_execlists * const execlists = &engine->execlists;
c0dcb203 1558 struct intel_context *ce;
221ab971 1559 unsigned long flags;
cdb6ded4 1560
16a87394
CW
1561 GEM_TRACE("%s seqno=%x\n",
1562 engine->name, request ? request->global_seqno : 0);
221ab971
CW
1563 spin_lock_irqsave(&engine->timeline->lock, flags);
1564
cdb6ded4
CW
1565 /*
1566 * Catch up with any missed context-switch interrupts.
1567 *
1568 * Ideally we would just read the remaining CSB entries now that we
1569 * know the gpu is idle. However, the CSB registers are sometimes^W
1570 * often trashed across a GPU reset! Instead we have to rely on
1571 * guessing the missed context-switch events by looking at what
1572 * requests were completed.
1573 */
a4598d17 1574 execlists_cancel_port_requests(execlists);
cdb6ded4 1575
221ab971 1576 /* Push back any incomplete requests for replay after the reset. */
a4598d17 1577 __unwind_incomplete_requests(engine);
cdb6ded4 1578
221ab971 1579 spin_unlock_irqrestore(&engine->timeline->lock, flags);
c0dcb203
CW
1580
1581 /* If the request was innocent, we leave the request in the ELSP
1582 * and will try to replay it on restarting. The context image may
1583 * have been corrupted by the reset, in which case we may have
1584 * to service a new GPU hang, but more likely we can continue on
1585 * without impact.
1586 *
1587 * If the request was guilty, we presume the context is corrupt
1588 * and have to at least restore the RING register in the context
1589 * image back to the expected values to skip over the guilty request.
1590 */
221ab971 1591 if (!request || request->fence.error != -EIO)
c0dcb203 1592 return;
821ed7df 1593
a3aabe86
CW
1594 /* We want a simple context + ring to execute the breadcrumb update.
1595 * We cannot rely on the context being intact across the GPU hang,
1596 * so clear it and rebuild just what we need for the breadcrumb.
1597 * All pending requests for this context will be zapped, and any
1598 * future request will be after userspace has had the opportunity
1599 * to recreate its own state.
1600 */
c0dcb203 1601 ce = &request->ctx->engine[engine->id];
a3aabe86
CW
1602 execlists_init_reg_state(ce->lrc_reg_state,
1603 request->ctx, engine, ce->ring);
1604
821ed7df 1605 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
a3aabe86
CW
1606 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1607 i915_ggtt_offset(ce->ring->vma);
821ed7df 1608 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
a3aabe86 1609
821ed7df 1610 request->ring->head = request->postfix;
821ed7df
CW
1611 intel_ring_update_space(request->ring);
1612
a3aabe86 1613 /* Reset WaIdleLiteRestore:bdw,skl as well */
7e4992ac 1614 unwind_wa_tail(request);
821ed7df
CW
1615}
1616
7a01a0a2
MT
1617static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1618{
1619 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
4a570db5 1620 struct intel_engine_cs *engine = req->engine;
e7167769 1621 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
73dec95e
TU
1622 u32 *cs;
1623 int i;
7a01a0a2 1624
73dec95e
TU
1625 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1626 if (IS_ERR(cs))
1627 return PTR_ERR(cs);
7a01a0a2 1628
73dec95e 1629 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
e7167769 1630 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
7a01a0a2
MT
1631 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1632
73dec95e
TU
1633 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1634 *cs++ = upper_32_bits(pd_daddr);
1635 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1636 *cs++ = lower_32_bits(pd_daddr);
7a01a0a2
MT
1637 }
1638
73dec95e
TU
1639 *cs++ = MI_NOOP;
1640 intel_ring_advance(req, cs);
7a01a0a2
MT
1641
1642 return 0;
1643}
1644
be795fc1 1645static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
803688ba 1646 u64 offset, u32 len,
54af56db 1647 const unsigned int flags)
15648585 1648{
73dec95e 1649 u32 *cs;
15648585
OM
1650 int ret;
1651
7a01a0a2
MT
1652 /* Don't rely in hw updating PDPs, specially in lite-restore.
1653 * Ideally, we should set Force PD Restore in ctx descriptor,
1654 * but we can't. Force Restore would be a second option, but
1655 * it is unsafe in case of lite-restore (because the ctx is
2dba3239
MT
1656 * not idle). PML4 is allocated during ppgtt init so this is
1657 * not needed in 48-bit.*/
7a01a0a2 1658 if (req->ctx->ppgtt &&
54af56db
MK
1659 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1660 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1661 !intel_vgpu_active(req->i915)) {
1662 ret = intel_logical_ring_emit_pdps(req);
1663 if (ret)
1664 return ret;
7a01a0a2 1665
666796da 1666 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
7a01a0a2
MT
1667 }
1668
73dec95e
TU
1669 cs = intel_ring_begin(req, 4);
1670 if (IS_ERR(cs))
1671 return PTR_ERR(cs);
15648585 1672
279f5a00
CW
1673 /*
1674 * WaDisableCtxRestoreArbitration:bdw,chv
1675 *
1676 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1677 * particular all the gen that do not need the w/a at all!), if we
1678 * took care to make sure that on every switch into this context
1679 * (both ordinary and for preemption) that arbitrartion was enabled
1680 * we would be fine. However, there doesn't seem to be a downside to
1681 * being paranoid and making sure it is set before each batch and
1682 * every context-switch.
1683 *
1684 * Note that if we fail to enable arbitration before the request
1685 * is complete, then we do not see the context-switch interrupt and
1686 * the engine hangs (with RING_HEAD == RING_TAIL).
1687 *
1688 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1689 */
3ad7b52d
CW
1690 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1691
15648585 1692 /* FIXME(BDW): Address space and security selectors. */
54af56db
MK
1693 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1694 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1695 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
73dec95e
TU
1696 *cs++ = lower_32_bits(offset);
1697 *cs++ = upper_32_bits(offset);
73dec95e 1698 intel_ring_advance(req, cs);
15648585
OM
1699
1700 return 0;
1701}
1702
31bb59cc 1703static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
73d477f6 1704{
c033666a 1705 struct drm_i915_private *dev_priv = engine->i915;
31bb59cc
CW
1706 I915_WRITE_IMR(engine,
1707 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1708 POSTING_READ_FW(RING_IMR(engine->mmio_base));
73d477f6
OM
1709}
1710
31bb59cc 1711static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
73d477f6 1712{
c033666a 1713 struct drm_i915_private *dev_priv = engine->i915;
31bb59cc 1714 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
73d477f6
OM
1715}
1716
7c9cf4e3 1717static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
4712274c 1718{
73dec95e 1719 u32 cmd, *cs;
4712274c 1720
73dec95e
TU
1721 cs = intel_ring_begin(request, 4);
1722 if (IS_ERR(cs))
1723 return PTR_ERR(cs);
4712274c
OM
1724
1725 cmd = MI_FLUSH_DW + 1;
1726
f0a1fb10
CW
1727 /* We always require a command barrier so that subsequent
1728 * commands, such as breadcrumb interrupts, are strictly ordered
1729 * wrt the contents of the write cache being flushed to memory
1730 * (and thus being coherent from the CPU).
1731 */
1732 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1733
7c9cf4e3 1734 if (mode & EMIT_INVALIDATE) {
f0a1fb10 1735 cmd |= MI_INVALIDATE_TLB;
1dae2dfb 1736 if (request->engine->id == VCS)
f0a1fb10 1737 cmd |= MI_INVALIDATE_BSD;
4712274c
OM
1738 }
1739
73dec95e
TU
1740 *cs++ = cmd;
1741 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1742 *cs++ = 0; /* upper addr */
1743 *cs++ = 0; /* value */
1744 intel_ring_advance(request, cs);
4712274c
OM
1745
1746 return 0;
1747}
1748
7deb4d39 1749static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
7c9cf4e3 1750 u32 mode)
4712274c 1751{
b5321f30 1752 struct intel_engine_cs *engine = request->engine;
bde13ebd
CW
1753 u32 scratch_addr =
1754 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
0b2d0934 1755 bool vf_flush_wa = false, dc_flush_wa = false;
73dec95e 1756 u32 *cs, flags = 0;
0b2d0934 1757 int len;
4712274c
OM
1758
1759 flags |= PIPE_CONTROL_CS_STALL;
1760
7c9cf4e3 1761 if (mode & EMIT_FLUSH) {
4712274c
OM
1762 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1763 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
965fd602 1764 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
40a24488 1765 flags |= PIPE_CONTROL_FLUSH_ENABLE;
4712274c
OM
1766 }
1767
7c9cf4e3 1768 if (mode & EMIT_INVALIDATE) {
4712274c
OM
1769 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1770 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1771 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1772 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1773 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1774 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1775 flags |= PIPE_CONTROL_QW_WRITE;
1776 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
4712274c 1777
1a5a9ce7
BW
1778 /*
1779 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1780 * pipe control.
1781 */
c033666a 1782 if (IS_GEN9(request->i915))
1a5a9ce7 1783 vf_flush_wa = true;
0b2d0934
MK
1784
1785 /* WaForGAMHang:kbl */
1786 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1787 dc_flush_wa = true;
1a5a9ce7 1788 }
9647ff36 1789
0b2d0934
MK
1790 len = 6;
1791
1792 if (vf_flush_wa)
1793 len += 6;
1794
1795 if (dc_flush_wa)
1796 len += 12;
1797
73dec95e
TU
1798 cs = intel_ring_begin(request, len);
1799 if (IS_ERR(cs))
1800 return PTR_ERR(cs);
4712274c 1801
9f235dfa
TU
1802 if (vf_flush_wa)
1803 cs = gen8_emit_pipe_control(cs, 0, 0);
9647ff36 1804
9f235dfa
TU
1805 if (dc_flush_wa)
1806 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1807 0);
0b2d0934 1808
9f235dfa 1809 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
0b2d0934 1810
9f235dfa
TU
1811 if (dc_flush_wa)
1812 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
0b2d0934 1813
73dec95e 1814 intel_ring_advance(request, cs);
4712274c
OM
1815
1816 return 0;
1817}
1818
7c17d377
CW
1819/*
1820 * Reserve space for 2 NOOPs at the end of each request to be
1821 * used as a workaround for not being allowed to do lite
1822 * restore with HEAD==TAIL (WaIdleLiteRestore).
1823 */
73dec95e 1824static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
4da46e1e 1825{
beecec90
CW
1826 /* Ensure there's always at least one preemption point per-request. */
1827 *cs++ = MI_ARB_CHECK;
73dec95e
TU
1828 *cs++ = MI_NOOP;
1829 request->wa_tail = intel_ring_offset(request, cs);
caddfe71 1830}
4da46e1e 1831
73dec95e 1832static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
caddfe71 1833{
7c17d377
CW
1834 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1835 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
4da46e1e 1836
df77cd83
MW
1837 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
1838 intel_hws_seqno_address(request->engine));
73dec95e
TU
1839 *cs++ = MI_USER_INTERRUPT;
1840 *cs++ = MI_NOOP;
1841 request->tail = intel_ring_offset(request, cs);
ed1501d4 1842 assert_ring_tail_valid(request->ring, request->tail);
caddfe71 1843
73dec95e 1844 gen8_emit_wa_tail(request, cs);
7c17d377 1845}
98f29e8d
CW
1846static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1847
df77cd83 1848static void gen8_emit_breadcrumb_rcs(struct drm_i915_gem_request *request,
73dec95e 1849 u32 *cs)
7c17d377 1850{
ce81a65c
MW
1851 /* We're using qword write, seqno should be aligned to 8 bytes. */
1852 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1853
df77cd83
MW
1854 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
1855 intel_hws_seqno_address(request->engine));
73dec95e
TU
1856 *cs++ = MI_USER_INTERRUPT;
1857 *cs++ = MI_NOOP;
1858 request->tail = intel_ring_offset(request, cs);
ed1501d4 1859 assert_ring_tail_valid(request->ring, request->tail);
caddfe71 1860
73dec95e 1861 gen8_emit_wa_tail(request, cs);
4da46e1e 1862}
df77cd83 1863static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
98f29e8d 1864
8753181e 1865static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
e7778be1
TD
1866{
1867 int ret;
1868
4ac9659e 1869 ret = intel_ring_workarounds_emit(req);
e7778be1
TD
1870 if (ret)
1871 return ret;
1872
3bbaba0c
PA
1873 ret = intel_rcs_context_init_mocs(req);
1874 /*
1875 * Failing to program the MOCS is non-fatal.The system will not
1876 * run at peak performance. So generate an error and carry on.
1877 */
1878 if (ret)
1879 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1880
4e50f082 1881 return i915_gem_render_state_emit(req);
e7778be1
TD
1882}
1883
73e4d07f
OM
1884/**
1885 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
14bb2c11 1886 * @engine: Engine Command Streamer.
73e4d07f 1887 */
0bc40be8 1888void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
454afebd 1889{
6402c330 1890 struct drm_i915_private *dev_priv;
9832b9da 1891
27af5eea
TU
1892 /*
1893 * Tasklet cannot be active at this point due intel_mark_active/idle
1894 * so this is just for documentation.
1895 */
c6dce8f1
SAK
1896 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
1897 &engine->execlists.tasklet.state)))
1898 tasklet_kill(&engine->execlists.tasklet);
27af5eea 1899
c033666a 1900 dev_priv = engine->i915;
6402c330 1901
0bc40be8 1902 if (engine->buffer) {
0bc40be8 1903 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
b0366a54 1904 }
48d82387 1905
0bc40be8
TU
1906 if (engine->cleanup)
1907 engine->cleanup(engine);
48d82387 1908
e8a9c58f 1909 intel_engine_cleanup_common(engine);
17ee950d 1910
097d4f1c 1911 lrc_destroy_wa_ctx(engine);
c033666a 1912 engine->i915 = NULL;
3b3f1650
AG
1913 dev_priv->engine[engine->id] = NULL;
1914 kfree(engine);
454afebd
OM
1915}
1916
ff44ad51 1917static void execlists_set_default_submission(struct intel_engine_cs *engine)
ddd66c51 1918{
ff44ad51 1919 engine->submit_request = execlists_submit_request;
27a5f61b 1920 engine->cancel_requests = execlists_cancel_requests;
ff44ad51 1921 engine->schedule = execlists_schedule;
c6dce8f1 1922 engine->execlists.tasklet.func = execlists_submission_tasklet;
aba5e278
CW
1923
1924 engine->park = NULL;
1925 engine->unpark = NULL;
cf669b4e
TU
1926
1927 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
ddd66c51
CW
1928}
1929
c9cacf93 1930static void
e1382efb 1931logical_ring_default_vfuncs(struct intel_engine_cs *engine)
c9cacf93
TU
1932{
1933 /* Default vfuncs which can be overriden by each engine. */
0bc40be8 1934 engine->init_hw = gen8_init_common_ring;
821ed7df 1935 engine->reset_hw = reset_common_ring;
e8a9c58f
CW
1936
1937 engine->context_pin = execlists_context_pin;
1938 engine->context_unpin = execlists_context_unpin;
1939
f73e7399
CW
1940 engine->request_alloc = execlists_request_alloc;
1941
0bc40be8 1942 engine->emit_flush = gen8_emit_flush;
9b81d556 1943 engine->emit_breadcrumb = gen8_emit_breadcrumb;
98f29e8d 1944 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
ff44ad51
CW
1945
1946 engine->set_default_submission = execlists_set_default_submission;
ddd66c51 1947
31bb59cc
CW
1948 engine->irq_enable = gen8_logical_ring_enable_irq;
1949 engine->irq_disable = gen8_logical_ring_disable_irq;
0bc40be8 1950 engine->emit_bb_start = gen8_emit_bb_start;
c9cacf93
TU
1951}
1952
d9f3af96 1953static inline void
c2c7f240 1954logical_ring_default_irqs(struct intel_engine_cs *engine)
d9f3af96 1955{
c2c7f240 1956 unsigned shift = engine->irq_shift;
0bc40be8
TU
1957 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1958 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
d9f3af96
TU
1959}
1960
bb45438f
TU
1961static void
1962logical_ring_setup(struct intel_engine_cs *engine)
1963{
1964 struct drm_i915_private *dev_priv = engine->i915;
1965 enum forcewake_domains fw_domains;
1966
019bf277
TU
1967 intel_engine_setup_common(engine);
1968
bb45438f
TU
1969 /* Intentionally left blank. */
1970 engine->buffer = NULL;
1971
1972 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1973 RING_ELSP(engine),
1974 FW_REG_WRITE);
1975
1976 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1977 RING_CONTEXT_STATUS_PTR(engine),
1978 FW_REG_READ | FW_REG_WRITE);
1979
1980 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1981 RING_CONTEXT_STATUS_BUF_BASE(engine),
1982 FW_REG_READ);
1983
b620e870 1984 engine->execlists.fw_domains = fw_domains;
bb45438f 1985
c6dce8f1
SAK
1986 tasklet_init(&engine->execlists.tasklet,
1987 execlists_submission_tasklet, (unsigned long)engine);
bb45438f 1988
bb45438f
TU
1989 logical_ring_default_vfuncs(engine);
1990 logical_ring_default_irqs(engine);
bb45438f
TU
1991}
1992
486e93f7 1993static int logical_ring_init(struct intel_engine_cs *engine)
a19d6ff2 1994{
a19d6ff2
TU
1995 int ret;
1996
019bf277 1997 ret = intel_engine_init_common(engine);
a19d6ff2
TU
1998 if (ret)
1999 goto error;
2000
a19d6ff2
TU
2001 return 0;
2002
2003error:
2004 intel_logical_ring_cleanup(engine);
2005 return ret;
2006}
2007
88d2ba2e 2008int logical_render_ring_init(struct intel_engine_cs *engine)
a19d6ff2
TU
2009{
2010 struct drm_i915_private *dev_priv = engine->i915;
2011 int ret;
2012
bb45438f
TU
2013 logical_ring_setup(engine);
2014
a19d6ff2
TU
2015 if (HAS_L3_DPF(dev_priv))
2016 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2017
2018 /* Override some for render ring. */
2019 if (INTEL_GEN(dev_priv) >= 9)
2020 engine->init_hw = gen9_init_render_ring;
2021 else
2022 engine->init_hw = gen8_init_render_ring;
2023 engine->init_context = gen8_init_rcs_context;
a19d6ff2 2024 engine->emit_flush = gen8_emit_flush_render;
df77cd83
MW
2025 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2026 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
a19d6ff2 2027
f51455d4 2028 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
a19d6ff2
TU
2029 if (ret)
2030 return ret;
2031
2032 ret = intel_init_workaround_bb(engine);
2033 if (ret) {
2034 /*
2035 * We continue even if we fail to initialize WA batch
2036 * because we only expect rare glitches but nothing
2037 * critical to prevent us from using GPU
2038 */
2039 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2040 ret);
2041 }
2042
d038fc7e 2043 return logical_ring_init(engine);
a19d6ff2
TU
2044}
2045
88d2ba2e 2046int logical_xcs_ring_init(struct intel_engine_cs *engine)
bb45438f
TU
2047{
2048 logical_ring_setup(engine);
2049
2050 return logical_ring_init(engine);
454afebd
OM
2051}
2052
0cea6502 2053static u32
c033666a 2054make_rpcs(struct drm_i915_private *dev_priv)
0cea6502
JM
2055{
2056 u32 rpcs = 0;
2057
2058 /*
2059 * No explicit RPCS request is needed to ensure full
2060 * slice/subslice/EU enablement prior to Gen9.
2061 */
c033666a 2062 if (INTEL_GEN(dev_priv) < 9)
0cea6502
JM
2063 return 0;
2064
2065 /*
2066 * Starting in Gen9, render power gating can leave
2067 * slice/subslice/EU in a partially enabled state. We
2068 * must make an explicit request through RPCS for full
2069 * enablement.
2070 */
43b67998 2071 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
0cea6502 2072 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
f08a0c92 2073 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
0cea6502
JM
2074 GEN8_RPCS_S_CNT_SHIFT;
2075 rpcs |= GEN8_RPCS_ENABLE;
2076 }
2077
43b67998 2078 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
0cea6502 2079 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
57ec171e 2080 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
0cea6502
JM
2081 GEN8_RPCS_SS_CNT_SHIFT;
2082 rpcs |= GEN8_RPCS_ENABLE;
2083 }
2084
43b67998
ID
2085 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2086 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
0cea6502 2087 GEN8_RPCS_EU_MIN_SHIFT;
43b67998 2088 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
0cea6502
JM
2089 GEN8_RPCS_EU_MAX_SHIFT;
2090 rpcs |= GEN8_RPCS_ENABLE;
2091 }
2092
2093 return rpcs;
2094}
2095
0bc40be8 2096static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
71562919
MT
2097{
2098 u32 indirect_ctx_offset;
2099
c033666a 2100 switch (INTEL_GEN(engine->i915)) {
71562919 2101 default:
c033666a 2102 MISSING_CASE(INTEL_GEN(engine->i915));
71562919 2103 /* fall through */
7bd0a2c6
MT
2104 case 10:
2105 indirect_ctx_offset =
2106 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2107 break;
71562919
MT
2108 case 9:
2109 indirect_ctx_offset =
2110 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2111 break;
2112 case 8:
2113 indirect_ctx_offset =
2114 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2115 break;
2116 }
2117
2118 return indirect_ctx_offset;
2119}
2120
56e51bf0 2121static void execlists_init_reg_state(u32 *regs,
a3aabe86
CW
2122 struct i915_gem_context *ctx,
2123 struct intel_engine_cs *engine,
2124 struct intel_ring *ring)
8670d6f9 2125{
a3aabe86
CW
2126 struct drm_i915_private *dev_priv = engine->i915;
2127 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
56e51bf0
TU
2128 u32 base = engine->mmio_base;
2129 bool rcs = engine->id == RCS;
2130
2131 /* A context is actually a big batch buffer with several
2132 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2133 * values we are setting here are only for the first context restore:
2134 * on a subsequent save, the GPU will recreate this batchbuffer with new
2135 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2136 * we are not initializing here).
2137 */
2138 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2139 MI_LRI_FORCE_POSTED;
2140
2141 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
2142 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
56e51bf0
TU
2143 (HAS_RESOURCE_STREAMER(dev_priv) ?
2144 CTX_CTRL_RS_CTX_ENABLE : 0)));
2145 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2146 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2147 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2148 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2149 RING_CTL_SIZE(ring->size) | RING_VALID);
2150 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2151 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2152 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2153 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2154 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2155 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2156 if (rcs) {
604a8f6f
CW
2157 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2158
56e51bf0
TU
2159 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2160 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2161 RING_INDIRECT_CTX_OFFSET(base), 0);
604a8f6f 2162 if (wa_ctx->indirect_ctx.size) {
bde13ebd 2163 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
17ee950d 2164
56e51bf0 2165 regs[CTX_RCS_INDIRECT_CTX + 1] =
097d4f1c
TU
2166 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2167 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
17ee950d 2168
56e51bf0 2169 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
0bc40be8 2170 intel_lr_indirect_ctx_offset(engine) << 6;
604a8f6f
CW
2171 }
2172
2173 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2174 if (wa_ctx->per_ctx.size) {
2175 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
17ee950d 2176
56e51bf0 2177 regs[CTX_BB_PER_CTX_PTR + 1] =
097d4f1c 2178 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
17ee950d 2179 }
8670d6f9 2180 }
56e51bf0
TU
2181
2182 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2183
2184 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
0d925ea0 2185 /* PDP values well be assigned later if needed */
56e51bf0
TU
2186 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2187 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2188 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2189 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2190 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2191 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2192 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2193 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
d7b2633d 2194
949e8ab3 2195 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
2dba3239
MT
2196 /* 64b PPGTT (48bit canonical)
2197 * PDP0_DESCRIPTOR contains the base address to PML4 and
2198 * other PDP Descriptors are ignored.
2199 */
56e51bf0 2200 ASSIGN_CTX_PML4(ppgtt, regs);
2dba3239
MT
2201 }
2202
56e51bf0
TU
2203 if (rcs) {
2204 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2205 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2206 make_rpcs(dev_priv));
19f81df2
RB
2207
2208 i915_oa_init_reg_state(engine, ctx, regs);
8670d6f9 2209 }
a3aabe86
CW
2210}
2211
2212static int
2213populate_lr_context(struct i915_gem_context *ctx,
2214 struct drm_i915_gem_object *ctx_obj,
2215 struct intel_engine_cs *engine,
2216 struct intel_ring *ring)
2217{
2218 void *vaddr;
d2b4b979 2219 u32 *regs;
a3aabe86
CW
2220 int ret;
2221
2222 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2223 if (ret) {
2224 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2225 return ret;
2226 }
2227
2228 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2229 if (IS_ERR(vaddr)) {
2230 ret = PTR_ERR(vaddr);
2231 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2232 return ret;
2233 }
a4f5ea64 2234 ctx_obj->mm.dirty = true;
a3aabe86 2235
d2b4b979
CW
2236 if (engine->default_state) {
2237 /*
2238 * We only want to copy over the template context state;
2239 * skipping over the headers reserved for GuC communication,
2240 * leaving those as zero.
2241 */
2242 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2243 void *defaults;
2244
2245 defaults = i915_gem_object_pin_map(engine->default_state,
2246 I915_MAP_WB);
2247 if (IS_ERR(defaults))
2248 return PTR_ERR(defaults);
2249
2250 memcpy(vaddr + start, defaults + start, engine->context_size);
2251 i915_gem_object_unpin_map(engine->default_state);
2252 }
2253
a3aabe86
CW
2254 /* The second page of the context object contains some fields which must
2255 * be set up prior to the first execution. */
d2b4b979
CW
2256 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2257 execlists_init_reg_state(regs, ctx, engine, ring);
2258 if (!engine->default_state)
2259 regs[CTX_CONTEXT_CONTROL + 1] |=
2260 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
8670d6f9 2261
7d774cac 2262 i915_gem_object_unpin_map(ctx_obj);
8670d6f9
OM
2263
2264 return 0;
2265}
2266
e2efd130 2267static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
978f1e09 2268 struct intel_engine_cs *engine)
ede7d42b 2269{
8c857917 2270 struct drm_i915_gem_object *ctx_obj;
9021ad03 2271 struct intel_context *ce = &ctx->engine[engine->id];
bf3783e5 2272 struct i915_vma *vma;
8c857917 2273 uint32_t context_size;
7e37f889 2274 struct intel_ring *ring;
8c857917
OM
2275 int ret;
2276
9021ad03 2277 WARN_ON(ce->state);
ede7d42b 2278
63ffbcda 2279 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
8c857917 2280
0b29c75a
MT
2281 /*
2282 * Before the actual start of the context image, we insert a few pages
2283 * for our own use and for sharing with the GuC.
2284 */
2285 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
d1675198 2286
12d79d78 2287 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
fe3db79b 2288 if (IS_ERR(ctx_obj)) {
3126a660 2289 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
fe3db79b 2290 return PTR_ERR(ctx_obj);
8c857917
OM
2291 }
2292
a01cb37a 2293 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
bf3783e5
CW
2294 if (IS_ERR(vma)) {
2295 ret = PTR_ERR(vma);
2296 goto error_deref_obj;
2297 }
2298
7e37f889 2299 ring = intel_engine_create_ring(engine, ctx->ring_size);
dca33ecc
CW
2300 if (IS_ERR(ring)) {
2301 ret = PTR_ERR(ring);
e84fe803 2302 goto error_deref_obj;
8670d6f9
OM
2303 }
2304
dca33ecc 2305 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
8670d6f9
OM
2306 if (ret) {
2307 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
dca33ecc 2308 goto error_ring_free;
84c2377f
OM
2309 }
2310
dca33ecc 2311 ce->ring = ring;
bf3783e5 2312 ce->state = vma;
ede7d42b
OM
2313
2314 return 0;
8670d6f9 2315
dca33ecc 2316error_ring_free:
7e37f889 2317 intel_ring_free(ring);
e84fe803 2318error_deref_obj:
f8c417cd 2319 i915_gem_object_put(ctx_obj);
8670d6f9 2320 return ret;
ede7d42b 2321}
3e5b6f05 2322
821ed7df 2323void intel_lr_context_resume(struct drm_i915_private *dev_priv)
3e5b6f05 2324{
e2f80391 2325 struct intel_engine_cs *engine;
bafb2f7d 2326 struct i915_gem_context *ctx;
3b3f1650 2327 enum intel_engine_id id;
bafb2f7d
CW
2328
2329 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2330 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2331 * that stored in context. As we only write new commands from
2332 * ce->ring->tail onwards, everything before that is junk. If the GPU
2333 * starts reading from its RING_HEAD from the context, it may try to
2334 * execute that junk and die.
2335 *
2336 * So to avoid that we reset the context images upon resume. For
2337 * simplicity, we just zero everything out.
2338 */
829a0af2 2339 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
3b3f1650 2340 for_each_engine(engine, dev_priv, id) {
bafb2f7d
CW
2341 struct intel_context *ce = &ctx->engine[engine->id];
2342 u32 *reg;
3e5b6f05 2343
bafb2f7d
CW
2344 if (!ce->state)
2345 continue;
7d774cac 2346
bafb2f7d
CW
2347 reg = i915_gem_object_pin_map(ce->state->obj,
2348 I915_MAP_WB);
2349 if (WARN_ON(IS_ERR(reg)))
2350 continue;
3e5b6f05 2351
bafb2f7d
CW
2352 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2353 reg[CTX_RING_HEAD+1] = 0;
2354 reg[CTX_RING_TAIL+1] = 0;
3e5b6f05 2355
a4f5ea64 2356 ce->state->obj->mm.dirty = true;
bafb2f7d 2357 i915_gem_object_unpin_map(ce->state->obj);
3e5b6f05 2358
e6ba9992 2359 intel_ring_reset(ce->ring, 0);
bafb2f7d 2360 }
3e5b6f05
TD
2361 }
2362}