drm/i915: GuC-specific firmware loader
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_guc_loader.c
CommitLineData
33a732f4
AD
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Vinit Azad <vinit.azad@intel.com>
25 * Ben Widawsky <ben@bwidawsk.net>
26 * Dave Gordon <david.s.gordon@intel.com>
27 * Alex Dai <yu.dai@intel.com>
28 */
29#include <linux/firmware.h>
30#include "i915_drv.h"
31#include "intel_guc.h"
32
33/**
34 * DOC: GuC
35 *
36 * intel_guc:
37 * Top level structure of guc. It handles firmware loading and manages client
38 * pool and doorbells. intel_guc owns a i915_guc_client to replace the legacy
39 * ExecList submission.
40 *
41 * Firmware versioning:
42 * The firmware build process will generate a version header file with major and
43 * minor version defined. The versions are built into CSS header of firmware.
44 * i915 kernel driver set the minimal firmware version required per platform.
45 * The firmware installation package will install (symbolic link) proper version
46 * of firmware.
47 *
48 * GuC address space:
49 * GuC does not allow any gfx GGTT address that falls into range [0, WOPCM_TOP),
50 * which is reserved for Boot ROM, SRAM and WOPCM. Currently this top address is
51 * 512K. In order to exclude 0-512K address space from GGTT, all gfx objects
52 * used by GuC is pinned with PIN_OFFSET_BIAS along with size of WOPCM.
53 *
54 * Firmware log:
55 * Firmware log is enabled by setting i915.guc_log_level to non-negative level.
56 * Log data is printed out via reading debugfs i915_guc_log_dump. Reading from
57 * i915_guc_load_status will print out firmware loading status and scratch
58 * registers value.
59 *
60 */
61
62#define I915_SKL_GUC_UCODE "i915/skl_guc_ver3.bin"
63MODULE_FIRMWARE(I915_SKL_GUC_UCODE);
64
65/* User-friendly representation of an enum */
66const char *intel_guc_fw_status_repr(enum intel_guc_fw_status status)
67{
68 switch (status) {
69 case GUC_FIRMWARE_FAIL:
70 return "FAIL";
71 case GUC_FIRMWARE_NONE:
72 return "NONE";
73 case GUC_FIRMWARE_PENDING:
74 return "PENDING";
75 case GUC_FIRMWARE_SUCCESS:
76 return "SUCCESS";
77 default:
78 return "UNKNOWN!";
79 }
80};
81
82static u32 get_gttype(struct drm_i915_private *dev_priv)
83{
84 /* XXX: GT type based on PCI device ID? field seems unused by fw */
85 return 0;
86}
87
88static u32 get_core_family(struct drm_i915_private *dev_priv)
89{
90 switch (INTEL_INFO(dev_priv)->gen) {
91 case 9:
92 return GFXCORE_FAMILY_GEN9;
93
94 default:
95 DRM_ERROR("GUC: unsupported core family\n");
96 return GFXCORE_FAMILY_UNKNOWN;
97 }
98}
99
100static void set_guc_init_params(struct drm_i915_private *dev_priv)
101{
102 struct intel_guc *guc = &dev_priv->guc;
103 u32 params[GUC_CTL_MAX_DWORDS];
104 int i;
105
106 memset(&params, 0, sizeof(params));
107
108 params[GUC_CTL_DEVICE_INFO] |=
109 (get_gttype(dev_priv) << GUC_CTL_GTTYPE_SHIFT) |
110 (get_core_family(dev_priv) << GUC_CTL_COREFAMILY_SHIFT);
111
112 /*
113 * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
114 * second. This ARAR is calculated by:
115 * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
116 */
117 params[GUC_CTL_ARAT_HIGH] = 0;
118 params[GUC_CTL_ARAT_LOW] = 100000000;
119
120 params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
121
122 params[GUC_CTL_FEATURE] |= GUC_CTL_DISABLE_SCHEDULER |
123 GUC_CTL_VCS2_ENABLED;
124
125 if (i915.guc_log_level >= 0) {
126 params[GUC_CTL_LOG_PARAMS] = guc->log_flags;
127 params[GUC_CTL_DEBUG] =
128 i915.guc_log_level << GUC_LOG_VERBOSITY_SHIFT;
129 }
130
131 I915_WRITE(SOFT_SCRATCH(0), 0);
132
133 for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
134 I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
135}
136
137/*
138 * Read the GuC status register (GUC_STATUS) and store it in the
139 * specified location; then return a boolean indicating whether
140 * the value matches either of two values representing completion
141 * of the GuC boot process.
142 *
143 * This is used for polling the GuC status in a wait_for_atomic()
144 * loop below.
145 */
146static inline bool guc_ucode_response(struct drm_i915_private *dev_priv,
147 u32 *status)
148{
149 u32 val = I915_READ(GUC_STATUS);
150 *status = val;
151 return ((val & GS_UKERNEL_MASK) == GS_UKERNEL_READY ||
152 (val & GS_UKERNEL_MASK) == GS_UKERNEL_LAPIC_DONE);
153}
154
155/*
156 * Transfer the firmware image to RAM for execution by the microcontroller.
157 *
158 * GuC Firmware layout:
159 * +-------------------------------+ ----
160 * | CSS header | 128B
161 * | contains major/minor version |
162 * +-------------------------------+ ----
163 * | uCode |
164 * +-------------------------------+ ----
165 * | RSA signature | 256B
166 * +-------------------------------+ ----
167 * | RSA public Key | 256B
168 * +-------------------------------+ ----
169 * | Public key modulus | 4B
170 * +-------------------------------+ ----
171 *
172 * Architecturally, the DMA engine is bidirectional, and can potentially even
173 * transfer between GTT locations. This functionality is left out of the API
174 * for now as there is no need for it.
175 *
176 * Note that GuC needs the CSS header plus uKernel code to be copied by the
177 * DMA engine in one operation, whereas the RSA signature is loaded via MMIO.
178 */
179
180#define UOS_CSS_HEADER_OFFSET 0
181#define UOS_VER_MINOR_OFFSET 0x44
182#define UOS_VER_MAJOR_OFFSET 0x46
183#define UOS_CSS_HEADER_SIZE 0x80
184#define UOS_RSA_SIG_SIZE 0x100
185#define UOS_CSS_SIGNING_SIZE 0x204
186
187static int guc_ucode_xfer_dma(struct drm_i915_private *dev_priv)
188{
189 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
190 struct drm_i915_gem_object *fw_obj = guc_fw->guc_fw_obj;
191 unsigned long offset;
192 struct sg_table *sg = fw_obj->pages;
193 u32 status, ucode_size, rsa[UOS_RSA_SIG_SIZE / sizeof(u32)];
194 int i, ret = 0;
195
196 /* uCode size, also is where RSA signature starts */
197 offset = ucode_size = guc_fw->guc_fw_size - UOS_CSS_SIGNING_SIZE;
198 I915_WRITE(DMA_COPY_SIZE, ucode_size);
199
200 /* Copy RSA signature from the fw image to HW for verification */
201 sg_pcopy_to_buffer(sg->sgl, sg->nents, rsa, UOS_RSA_SIG_SIZE, offset);
202 for (i = 0; i < UOS_RSA_SIG_SIZE / sizeof(u32); i++)
203 I915_WRITE(UOS_RSA_SCRATCH_0 + i * sizeof(u32), rsa[i]);
204
205 /* Set the source address for the new blob */
206 offset = i915_gem_obj_ggtt_offset(fw_obj);
207 I915_WRITE(DMA_ADDR_0_LOW, lower_32_bits(offset));
208 I915_WRITE(DMA_ADDR_0_HIGH, upper_32_bits(offset) & 0xFFFF);
209
210 /*
211 * Set the DMA destination. Current uCode expects the code to be
212 * loaded at 8k; locations below this are used for the stack.
213 */
214 I915_WRITE(DMA_ADDR_1_LOW, 0x2000);
215 I915_WRITE(DMA_ADDR_1_HIGH, DMA_ADDRESS_SPACE_WOPCM);
216
217 /* Finally start the DMA */
218 I915_WRITE(DMA_CTRL, _MASKED_BIT_ENABLE(UOS_MOVE | START_DMA));
219
220 /*
221 * Spin-wait for the DMA to complete & the GuC to start up.
222 * NB: Docs recommend not using the interrupt for completion.
223 * Measurements indicate this should take no more than 20ms, so a
224 * timeout here indicates that the GuC has failed and is unusable.
225 * (Higher levels of the driver will attempt to fall back to
226 * execlist mode if this happens.)
227 */
228 ret = wait_for_atomic(guc_ucode_response(dev_priv, &status), 100);
229
230 DRM_DEBUG_DRIVER("DMA status 0x%x, GuC status 0x%x\n",
231 I915_READ(DMA_CTRL), status);
232
233 if ((status & GS_BOOTROM_MASK) == GS_BOOTROM_RSA_FAILED) {
234 DRM_ERROR("GuC firmware signature verification failed\n");
235 ret = -ENOEXEC;
236 }
237
238 DRM_DEBUG_DRIVER("returning %d\n", ret);
239
240 return ret;
241}
242
243/*
244 * Load the GuC firmware blob into the MinuteIA.
245 */
246static int guc_ucode_xfer(struct drm_i915_private *dev_priv)
247{
248 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
249 struct drm_device *dev = dev_priv->dev;
250 int ret;
251
252 ret = i915_gem_object_set_to_gtt_domain(guc_fw->guc_fw_obj, false);
253 if (ret) {
254 DRM_DEBUG_DRIVER("set-domain failed %d\n", ret);
255 return ret;
256 }
257
258 ret = i915_gem_obj_ggtt_pin(guc_fw->guc_fw_obj, 0, 0);
259 if (ret) {
260 DRM_DEBUG_DRIVER("pin failed %d\n", ret);
261 return ret;
262 }
263
264 /* Invalidate GuC TLB to let GuC take the latest updates to GTT. */
265 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
266
267 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
268
269 /* init WOPCM */
270 I915_WRITE(GUC_WOPCM_SIZE, GUC_WOPCM_SIZE_VALUE);
271 I915_WRITE(DMA_GUC_WOPCM_OFFSET, GUC_WOPCM_OFFSET_VALUE);
272
273 /* Enable MIA caching. GuC clock gating is disabled. */
274 I915_WRITE(GUC_SHIM_CONTROL, GUC_SHIM_CONTROL_VALUE);
275
276 /* WaC6DisallowByGfxPause*/
277 I915_WRITE(GEN6_GFXPAUSE, 0x30FFF);
278
279 if (IS_BROXTON(dev))
280 I915_WRITE(GEN9LP_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
281 else
282 I915_WRITE(GEN9_GT_PM_CONFIG, GT_DOORBELL_ENABLE);
283
284 if (IS_GEN9(dev)) {
285 /* DOP Clock Gating Enable for GuC clocks */
286 I915_WRITE(GEN7_MISCCPCTL, (GEN8_DOP_CLOCK_GATE_GUC_ENABLE |
287 I915_READ(GEN7_MISCCPCTL)));
288
289 /* allows for 5us before GT can go to RC6 */
290 I915_WRITE(GUC_ARAT_C6DIS, 0x1FF);
291 }
292
293 set_guc_init_params(dev_priv);
294
295 ret = guc_ucode_xfer_dma(dev_priv);
296
297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
298
299 /*
300 * We keep the object pages for reuse during resume. But we can unpin it
301 * now that DMA has completed, so it doesn't continue to take up space.
302 */
303 i915_gem_object_ggtt_unpin(guc_fw->guc_fw_obj);
304
305 return ret;
306}
307
308/**
309 * intel_guc_ucode_load() - load GuC uCode into the device
310 * @dev: drm device
311 *
312 * Called from gem_init_hw() during driver loading and also after a GPU reset.
313 *
314 * The firmware image should have already been fetched into memory by the
315 * earlier call to intel_guc_ucode_init(), so here we need only check that
316 * is succeeded, and then transfer the image to the h/w.
317 *
318 * Return: non-zero code on error
319 */
320int intel_guc_ucode_load(struct drm_device *dev)
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
324 int err = 0;
325
326 DRM_DEBUG_DRIVER("GuC fw status: fetch %s, load %s\n",
327 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status),
328 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
329
330 if (guc_fw->guc_fw_fetch_status == GUC_FIRMWARE_NONE)
331 return 0;
332
333 if (guc_fw->guc_fw_fetch_status == GUC_FIRMWARE_SUCCESS &&
334 guc_fw->guc_fw_load_status == GUC_FIRMWARE_FAIL)
335 return -ENOEXEC;
336
337 guc_fw->guc_fw_load_status = GUC_FIRMWARE_PENDING;
338
339 DRM_DEBUG_DRIVER("GuC fw fetch status %s\n",
340 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
341
342 switch (guc_fw->guc_fw_fetch_status) {
343 case GUC_FIRMWARE_FAIL:
344 /* something went wrong :( */
345 err = -EIO;
346 goto fail;
347
348 case GUC_FIRMWARE_NONE:
349 case GUC_FIRMWARE_PENDING:
350 default:
351 /* "can't happen" */
352 WARN_ONCE(1, "GuC fw %s invalid guc_fw_fetch_status %s [%d]\n",
353 guc_fw->guc_fw_path,
354 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status),
355 guc_fw->guc_fw_fetch_status);
356 err = -ENXIO;
357 goto fail;
358
359 case GUC_FIRMWARE_SUCCESS:
360 break;
361 }
362
363 err = guc_ucode_xfer(dev_priv);
364 if (err)
365 goto fail;
366
367 guc_fw->guc_fw_load_status = GUC_FIRMWARE_SUCCESS;
368
369 DRM_DEBUG_DRIVER("GuC fw status: fetch %s, load %s\n",
370 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status),
371 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
372
373 return 0;
374
375fail:
376 if (guc_fw->guc_fw_load_status == GUC_FIRMWARE_PENDING)
377 guc_fw->guc_fw_load_status = GUC_FIRMWARE_FAIL;
378
379 return err;
380}
381
382static void guc_fw_fetch(struct drm_device *dev, struct intel_guc_fw *guc_fw)
383{
384 struct drm_i915_gem_object *obj;
385 const struct firmware *fw;
386 const u8 *css_header;
387 const size_t minsize = UOS_CSS_HEADER_SIZE + UOS_CSS_SIGNING_SIZE;
388 const size_t maxsize = GUC_WOPCM_SIZE_VALUE + UOS_CSS_SIGNING_SIZE
389 - 0x8000; /* 32k reserved (8K stack + 24k context) */
390 int err;
391
392 DRM_DEBUG_DRIVER("before requesting firmware: GuC fw fetch status %s\n",
393 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
394
395 err = request_firmware(&fw, guc_fw->guc_fw_path, &dev->pdev->dev);
396 if (err)
397 goto fail;
398 if (!fw)
399 goto fail;
400
401 DRM_DEBUG_DRIVER("fetch GuC fw from %s succeeded, fw %p\n",
402 guc_fw->guc_fw_path, fw);
403 DRM_DEBUG_DRIVER("firmware file size %zu (minimum %zu, maximum %zu)\n",
404 fw->size, minsize, maxsize);
405
406 /* Check the size of the blob befoe examining buffer contents */
407 if (fw->size < minsize || fw->size > maxsize)
408 goto fail;
409
410 /*
411 * The GuC firmware image has the version number embedded at a well-known
412 * offset within the firmware blob; note that major / minor version are
413 * TWO bytes each (i.e. u16), although all pointers and offsets are defined
414 * in terms of bytes (u8).
415 */
416 css_header = fw->data + UOS_CSS_HEADER_OFFSET;
417 guc_fw->guc_fw_major_found = *(u16 *)(css_header + UOS_VER_MAJOR_OFFSET);
418 guc_fw->guc_fw_minor_found = *(u16 *)(css_header + UOS_VER_MINOR_OFFSET);
419
420 if (guc_fw->guc_fw_major_found != guc_fw->guc_fw_major_wanted ||
421 guc_fw->guc_fw_minor_found < guc_fw->guc_fw_minor_wanted) {
422 DRM_ERROR("GuC firmware version %d.%d, required %d.%d\n",
423 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found,
424 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
425 err = -ENOEXEC;
426 goto fail;
427 }
428
429 DRM_DEBUG_DRIVER("firmware version %d.%d OK (minimum %d.%d)\n",
430 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found,
431 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
432
433 obj = i915_gem_object_create_from_data(dev, fw->data, fw->size);
434 if (IS_ERR_OR_NULL(obj)) {
435 err = obj ? PTR_ERR(obj) : -ENOMEM;
436 goto fail;
437 }
438
439 guc_fw->guc_fw_obj = obj;
440 guc_fw->guc_fw_size = fw->size;
441
442 DRM_DEBUG_DRIVER("GuC fw fetch status SUCCESS, obj %p\n",
443 guc_fw->guc_fw_obj);
444
445 release_firmware(fw);
446 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_SUCCESS;
447 return;
448
449fail:
450 DRM_DEBUG_DRIVER("GuC fw fetch status FAIL; err %d, fw %p, obj %p\n",
451 err, fw, guc_fw->guc_fw_obj);
452 DRM_ERROR("Failed to fetch GuC firmware from %s (error %d)\n",
453 guc_fw->guc_fw_path, err);
454
455 obj = guc_fw->guc_fw_obj;
456 if (obj)
457 drm_gem_object_unreference(&obj->base);
458 guc_fw->guc_fw_obj = NULL;
459
460 release_firmware(fw); /* OK even if fw is NULL */
461 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_FAIL;
462}
463
464/**
465 * intel_guc_ucode_init() - define parameters and fetch firmware
466 * @dev: drm device
467 *
468 * Called early during driver load, but after GEM is initialised.
469 * The device struct_mutex must be held by the caller, as we're
470 * going to allocate a GEM object to hold the firmware image.
471 *
472 * The firmware will be transferred to the GuC's memory later,
473 * when intel_guc_ucode_load() is called.
474 */
475void intel_guc_ucode_init(struct drm_device *dev)
476{
477 struct drm_i915_private *dev_priv = dev->dev_private;
478 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
479 const char *fw_path;
480
481 if (!HAS_GUC_SCHED(dev))
482 i915.enable_guc_submission = false;
483
484 if (!HAS_GUC_UCODE(dev)) {
485 fw_path = NULL;
486 } else if (IS_SKYLAKE(dev)) {
487 fw_path = I915_SKL_GUC_UCODE;
488 guc_fw->guc_fw_major_wanted = 3;
489 guc_fw->guc_fw_minor_wanted = 0;
490 } else {
491 i915.enable_guc_submission = false;
492 fw_path = ""; /* unknown device */
493 }
494
495 guc_fw->guc_dev = dev;
496 guc_fw->guc_fw_path = fw_path;
497 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_NONE;
498 guc_fw->guc_fw_load_status = GUC_FIRMWARE_NONE;
499
500 if (fw_path == NULL)
501 return;
502
503 if (*fw_path == '\0') {
504 DRM_ERROR("No GuC firmware known for this platform\n");
505 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_FAIL;
506 return;
507 }
508
509 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_PENDING;
510 DRM_DEBUG_DRIVER("GuC firmware pending, path %s\n", fw_path);
511 guc_fw_fetch(dev, guc_fw);
512 /* status must now be FAIL or SUCCESS */
513}
514
515/**
516 * intel_guc_ucode_fini() - clean up all allocated resources
517 * @dev: drm device
518 */
519void intel_guc_ucode_fini(struct drm_device *dev)
520{
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
523
524 if (guc_fw->guc_fw_obj)
525 drm_gem_object_unreference(&guc_fw->guc_fw_obj->base);
526 guc_fw->guc_fw_obj = NULL;
527
528 guc_fw->guc_fw_fetch_status = GUC_FIRMWARE_NONE;
529}