Merge remote-tracking branch 'asoc/topic/pcm5102a' into asoc-next
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
d1d70677 28#include <linux/async.h>
79e53945 29#include <linux/i2c.h>
178f736a 30#include <linux/hdmi.h>
e6017571 31#include <linux/sched/clock.h>
760285e7 32#include <drm/i915_drm.h>
80824003 33#include "i915_drv.h"
760285e7
DH
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
9338203c 36#include <drm/drm_encoder.h>
760285e7 37#include <drm/drm_fb_helper.h>
b1ba124d 38#include <drm/drm_dp_dual_mode_helper.h>
0e32b39c 39#include <drm/drm_dp_mst_helper.h>
eeca778a 40#include <drm/drm_rect.h>
10f81c19 41#include <drm/drm_atomic.h>
913d8d11 42
1d5bfac9
DV
43/**
44 * _wait_for - magic (register) wait macro
45 *
46 * Does the right thing for modeset paths when run under kdgb or similar atomic
47 * contexts. Note that it's important that we check the condition again after
48 * having timed out, since the timeout could be due to preemption or similar and
49 * we've never had a chance to check the condition before the timeout.
50 */
a54b1873 51#define _wait_for(COND, US, Wmin, Wmax) ({ \
3f177625 52 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
a54b1873 53 long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
b0876afd 54 int ret__; \
290b20a6 55 might_sleep(); \
b0876afd
DG
56 for (;;) { \
57 bool expired__ = time_after(jiffies, timeout__); \
58 if (COND) { \
59 ret__ = 0; \
60 break; \
61 } \
62 if (expired__) { \
63 ret__ = -ETIMEDOUT; \
913d8d11
CW
64 break; \
65 } \
a54b1873
CW
66 usleep_range(wait__, wait__ * 2); \
67 if (wait__ < (Wmax)) \
68 wait__ <<= 1; \
913d8d11
CW
69 } \
70 ret__; \
71})
72
a54b1873 73#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 10, 1000)
3f177625 74
0351b939
TU
75/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
76#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
18f4b843 77# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
0351b939 78#else
18f4b843 79# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
0351b939
TU
80#endif
81
18f4b843
TU
82#define _wait_for_atomic(COND, US, ATOMIC) \
83({ \
84 int cpu, ret, timeout = (US) * 1000; \
85 u64 base; \
86 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
18f4b843
TU
87 if (!(ATOMIC)) { \
88 preempt_disable(); \
89 cpu = smp_processor_id(); \
90 } \
91 base = local_clock(); \
92 for (;;) { \
93 u64 now = local_clock(); \
94 if (!(ATOMIC)) \
95 preempt_enable(); \
96 if (COND) { \
97 ret = 0; \
98 break; \
99 } \
100 if (now - base >= timeout) { \
101 ret = -ETIMEDOUT; \
0351b939
TU
102 break; \
103 } \
104 cpu_relax(); \
18f4b843
TU
105 if (!(ATOMIC)) { \
106 preempt_disable(); \
107 if (unlikely(cpu != smp_processor_id())) { \
108 timeout -= now - base; \
109 cpu = smp_processor_id(); \
110 base = local_clock(); \
111 } \
112 } \
0351b939 113 } \
18f4b843
TU
114 ret; \
115})
116
117#define wait_for_us(COND, US) \
118({ \
119 int ret__; \
120 BUILD_BUG_ON(!__builtin_constant_p(US)); \
121 if ((US) > 10) \
a54b1873 122 ret__ = _wait_for((COND), (US), 10, 10); \
18f4b843
TU
123 else \
124 ret__ = _wait_for_atomic((COND), (US), 0); \
0351b939
TU
125 ret__; \
126})
127
939cf46c
TU
128#define wait_for_atomic_us(COND, US) \
129({ \
130 BUILD_BUG_ON(!__builtin_constant_p(US)); \
131 BUILD_BUG_ON((US) > 50000); \
132 _wait_for_atomic((COND), (US), 1); \
133})
134
135#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
481b6af3 136
49938ac4
JN
137#define KHz(x) (1000 * (x))
138#define MHz(x) KHz(1000 * (x))
021357ac 139
79e53945
JB
140/*
141 * Display related stuff
142 */
143
144/* store information about an Ixxx DVO */
145/* The i830->i865 use multiple DVOs with multiple i2cs */
146/* the i915, i945 have a single sDVO i2c bus - which is different */
147#define MAX_OUTPUTS 6
148/* maximum connectors per crtcs in the mode set */
79e53945 149
4726e0b0
SK
150/* Maximum cursor sizes */
151#define GEN2_CURSOR_WIDTH 64
152#define GEN2_CURSOR_HEIGHT 64
068be561
DL
153#define MAX_CURSOR_WIDTH 256
154#define MAX_CURSOR_HEIGHT 256
4726e0b0 155
79e53945
JB
156#define INTEL_I2C_BUS_DVO 1
157#define INTEL_I2C_BUS_SDVO 2
158
159/* these are outputs from the chip - integrated only
160 external chips are via DVO or SDVO output */
6847d71b
PZ
161enum intel_output_type {
162 INTEL_OUTPUT_UNUSED = 0,
163 INTEL_OUTPUT_ANALOG = 1,
164 INTEL_OUTPUT_DVO = 2,
165 INTEL_OUTPUT_SDVO = 3,
166 INTEL_OUTPUT_LVDS = 4,
167 INTEL_OUTPUT_TVOUT = 5,
168 INTEL_OUTPUT_HDMI = 6,
cca0502b 169 INTEL_OUTPUT_DP = 7,
6847d71b
PZ
170 INTEL_OUTPUT_EDP = 8,
171 INTEL_OUTPUT_DSI = 9,
7e732cac 172 INTEL_OUTPUT_DDI = 10,
6847d71b
PZ
173 INTEL_OUTPUT_DP_MST = 11,
174};
79e53945
JB
175
176#define INTEL_DVO_CHIP_NONE 0
177#define INTEL_DVO_CHIP_LVDS 1
178#define INTEL_DVO_CHIP_TMDS 2
179#define INTEL_DVO_CHIP_TVOUT 4
180
dfba2e2d
SK
181#define INTEL_DSI_VIDEO_MODE 0
182#define INTEL_DSI_COMMAND_MODE 1
72ffa333 183
79e53945
JB
184struct intel_framebuffer {
185 struct drm_framebuffer base;
05394f39 186 struct drm_i915_gem_object *obj;
2d7a215f 187 struct intel_rotation_info rot_info;
6687c906
VS
188
189 /* for each plane in the normal GTT view */
190 struct {
191 unsigned int x, y;
192 } normal[2];
193 /* for each plane in the rotated GTT view */
194 struct {
195 unsigned int x, y;
196 unsigned int pitch; /* pixels */
197 } rotated[2];
79e53945
JB
198};
199
37811fcc
CW
200struct intel_fbdev {
201 struct drm_fb_helper helper;
8bcd4553 202 struct intel_framebuffer *fb;
058d88c4 203 struct i915_vma *vma;
43cee314 204 async_cookie_t cookie;
d978ef14 205 int preferred_bpp;
37811fcc 206};
79e53945 207
21d40d37 208struct intel_encoder {
4ef69c7a 209 struct drm_encoder base;
9a935856 210
6847d71b 211 enum intel_output_type type;
03cdc1d4 212 enum port port;
bc079e8b 213 unsigned int cloneable;
21d40d37 214 void (*hot_plug)(struct intel_encoder *);
7e732cac
VS
215 enum intel_output_type (*compute_output_type)(struct intel_encoder *,
216 struct intel_crtc_state *,
217 struct drm_connector_state *);
7ae89233 218 bool (*compute_config)(struct intel_encoder *,
0a478c27
ML
219 struct intel_crtc_state *,
220 struct drm_connector_state *);
fd6bbda9 221 void (*pre_pll_enable)(struct intel_encoder *,
5f88a9c6
VS
222 const struct intel_crtc_state *,
223 const struct drm_connector_state *);
fd6bbda9 224 void (*pre_enable)(struct intel_encoder *,
5f88a9c6
VS
225 const struct intel_crtc_state *,
226 const struct drm_connector_state *);
fd6bbda9 227 void (*enable)(struct intel_encoder *,
5f88a9c6
VS
228 const struct intel_crtc_state *,
229 const struct drm_connector_state *);
fd6bbda9 230 void (*disable)(struct intel_encoder *,
5f88a9c6
VS
231 const struct intel_crtc_state *,
232 const struct drm_connector_state *);
fd6bbda9 233 void (*post_disable)(struct intel_encoder *,
5f88a9c6
VS
234 const struct intel_crtc_state *,
235 const struct drm_connector_state *);
fd6bbda9 236 void (*post_pll_disable)(struct intel_encoder *,
5f88a9c6
VS
237 const struct intel_crtc_state *,
238 const struct drm_connector_state *);
f0947c37
DV
239 /* Read out the current hw state of this connector, returning true if
240 * the encoder is active. If the encoder is enabled it also set the pipe
241 * it is connected to in the pipe parameter. */
242 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 243 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 244 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
245 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
246 * be set correctly before calling this function. */
045ac3b5 247 void (*get_config)(struct intel_encoder *,
5cec258b 248 struct intel_crtc_state *pipe_config);
62b69566
ACO
249 /* Returns a mask of power domains that need to be referenced as part
250 * of the hardware state readout code. */
251 u64 (*get_power_domains)(struct intel_encoder *encoder);
07f9cd0b
ID
252 /*
253 * Called during system suspend after all pending requests for the
254 * encoder are flushed (for example for DP AUX transactions) and
255 * device interrupts are disabled.
256 */
257 void (*suspend)(struct intel_encoder *);
f8aed700 258 int crtc_mask;
1d843f9d 259 enum hpd_pin hpd_pin;
79f255a0 260 enum intel_display_power_domain power_domain;
f1a3acea
PD
261 /* for communication with audio component; protected by av_mutex */
262 const struct drm_connector *audio_connector;
79e53945
JB
263};
264
1d508706 265struct intel_panel {
dd06f90e 266 struct drm_display_mode *fixed_mode;
dc911f5b 267 struct drm_display_mode *alt_fixed_mode;
ec9ed197 268 struct drm_display_mode *downclock_mode;
58c68779
JN
269
270 /* backlight */
271 struct {
c91c9f32 272 bool present;
58c68779 273 u32 level;
6dda730e 274 u32 min;
7bd688cd 275 u32 max;
58c68779 276 bool enabled;
636baebf
JN
277 bool combination_mode; /* gen 2/4 only */
278 bool active_low_pwm;
32b421e7 279 bool alternate_pwm_increment; /* lpt+ */
b029e66f
SK
280
281 /* PWM chip */
022e4e52
SK
282 bool util_pin_active_low; /* bxt+ */
283 u8 controller; /* bxt+ only */
b029e66f
SK
284 struct pwm_device *pwm;
285
58c68779 286 struct backlight_device *device;
ab656bb9 287
5507faeb
JN
288 /* Connector and platform specific backlight functions */
289 int (*setup)(struct intel_connector *connector, enum pipe pipe);
290 uint32_t (*get)(struct intel_connector *connector);
7d025e08
ML
291 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
292 void (*disable)(const struct drm_connector_state *conn_state);
293 void (*enable)(const struct intel_crtc_state *crtc_state,
294 const struct drm_connector_state *conn_state);
5507faeb
JN
295 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
296 uint32_t hz);
297 void (*power)(struct intel_connector *, bool enable);
298 } backlight;
1d508706
JN
299};
300
5daa55eb
ZW
301struct intel_connector {
302 struct drm_connector base;
9a935856
DV
303 /*
304 * The fixed encoder this connector is connected to.
305 */
df0e9248 306 struct intel_encoder *encoder;
9a935856 307
8e1b56a4
JN
308 /* ACPI device id for ACPI and driver cooperation */
309 u32 acpi_device_id;
310
f0947c37
DV
311 /* Reads out the current hw, returning true if the connector is enabled
312 * and active (i.e. dpms ON state). */
313 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
314
315 /* Panel info for eDP and LVDS */
316 struct intel_panel panel;
9cd300e0
JN
317
318 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
319 struct edid *edid;
beb60608 320 struct edid *detect_edid;
821450c6
EE
321
322 /* since POLL and HPD connectors may use the same HPD line keep the native
323 state of connector->polled in case hotplug storm detection changes it */
324 u8 polled;
0e32b39c
DA
325
326 void *port; /* store this opaque as its illegal to dereference it */
327
328 struct intel_dp *mst_port;
9301397a
MN
329
330 /* Work struct to schedule a uevent on link train failure */
331 struct work_struct modeset_retry_work;
5daa55eb
ZW
332};
333
11c1a9ec
ML
334struct intel_digital_connector_state {
335 struct drm_connector_state base;
336
337 enum hdmi_force_audio force_audio;
338 int broadcast_rgb;
339};
340
341#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
342
9e2c8475 343struct dpll {
80ad9206
VS
344 /* given values */
345 int n;
346 int m1, m2;
347 int p1, p2;
348 /* derived values */
349 int dot;
350 int vco;
351 int m;
352 int p;
9e2c8475 353};
80ad9206 354
de419ab6
ML
355struct intel_atomic_state {
356 struct drm_atomic_state base;
357
bb0f4aab
VS
358 struct {
359 /*
360 * Logical state of cdclk (used for all scaling, watermark,
361 * etc. calculations and checks). This is computed as if all
362 * enabled crtcs were active.
363 */
364 struct intel_cdclk_state logical;
365
366 /*
367 * Actual state of cdclk, can be different from the logical
368 * state only when all crtc's are DPMS off.
369 */
370 struct intel_cdclk_state actual;
371 } cdclk;
1a617b77 372
565602d7
ML
373 bool dpll_set, modeset;
374
8b4a7d05
MR
375 /*
376 * Does this transaction change the pipes that are active? This mask
377 * tracks which CRTC's have changed their active state at the end of
378 * the transaction (not counting the temporary disable during modesets).
379 * This mask should only be non-zero when intel_state->modeset is true,
380 * but the converse is not necessarily true; simply changing a mode may
381 * not flip the final active status of any CRTC's
382 */
383 unsigned int active_pipe_changes;
384
565602d7 385 unsigned int active_crtcs;
d305e061
VS
386 /* minimum acceptable cdclk for each pipe */
387 int min_cdclk[I915_MAX_PIPES];
53e9bf5e
VS
388 /* minimum acceptable voltage level for each pipe */
389 u8 min_voltage_level[I915_MAX_PIPES];
565602d7 390
2c42e535 391 struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
ed4a6a7c
MR
392
393 /*
394 * Current watermarks can't be trusted during hardware readout, so
395 * don't bother calculating intermediate watermarks.
396 */
397 bool skip_intermediate_wm;
98d39494
MR
398
399 /* Gen9+ only */
734fa01f 400 struct skl_wm_values wm_results;
c004a90b
CW
401
402 struct i915_sw_fence commit_ready;
eb955eee
CW
403
404 struct llist_node freed;
de419ab6
ML
405};
406
eeca778a 407struct intel_plane_state {
2b875c22 408 struct drm_plane_state base;
eeca778a 409 struct drm_rect clip;
be1e3415 410 struct i915_vma *vma;
32b7eeec 411
b63a16f6
VS
412 struct {
413 u32 offset;
414 int x, y;
415 } main;
8d970654
VS
416 struct {
417 u32 offset;
418 int x, y;
419 } aux;
b63a16f6 420
a0864d59
VS
421 /* plane control register */
422 u32 ctl;
423
4036c78c
JA
424 /* plane color control register */
425 u32 color_ctl;
426
be41e336
CK
427 /*
428 * scaler_id
429 * = -1 : not using a scaler
430 * >= 0 : using a scalers
431 *
432 * plane requiring a scaler:
433 * - During check_plane, its bit is set in
434 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 435 * update_scaler_plane.
be41e336
CK
436 * - scaler_id indicates the scaler it got assigned.
437 *
438 * plane doesn't require a scaler:
439 * - this can happen when scaling is no more required or plane simply
440 * got disabled.
441 * - During check_plane, corresponding bit is reset in
442 * crtc_state->scaler_state.scaler_users by calling helper function
86adf9d7 443 * update_scaler_plane.
be41e336
CK
444 */
445 int scaler_id;
818ed961
ML
446
447 struct drm_intel_sprite_colorkey ckey;
eeca778a
GP
448};
449
5724dbd1 450struct intel_initial_plane_config {
2d14030b 451 struct intel_framebuffer *fb;
49af449b 452 unsigned int tiling;
46f297fb
JB
453 int size;
454 u32 base;
455};
456
be41e336
CK
457#define SKL_MIN_SRC_W 8
458#define SKL_MAX_SRC_W 4096
459#define SKL_MIN_SRC_H 8
6156a456 460#define SKL_MAX_SRC_H 4096
be41e336
CK
461#define SKL_MIN_DST_W 8
462#define SKL_MAX_DST_W 4096
463#define SKL_MIN_DST_H 8
6156a456 464#define SKL_MAX_DST_H 4096
be41e336
CK
465
466struct intel_scaler {
be41e336
CK
467 int in_use;
468 uint32_t mode;
469};
470
471struct intel_crtc_scaler_state {
472#define SKL_NUM_SCALERS 2
473 struct intel_scaler scalers[SKL_NUM_SCALERS];
474
475 /*
476 * scaler_users: keeps track of users requesting scalers on this crtc.
477 *
478 * If a bit is set, a user is using a scaler.
479 * Here user can be a plane or crtc as defined below:
480 * bits 0-30 - plane (bit position is index from drm_plane_index)
481 * bit 31 - crtc
482 *
483 * Instead of creating a new index to cover planes and crtc, using
484 * existing drm_plane_index for planes which is well less than 31
485 * planes and bit 31 for crtc. This should be fine to cover all
486 * our platforms.
487 *
488 * intel_atomic_setup_scalers will setup available scalers to users
489 * requesting scalers. It will gracefully fail if request exceeds
490 * avilability.
491 */
492#define SKL_CRTC_INDEX 31
493 unsigned scaler_users;
494
495 /* scaler used by crtc for panel fitting purpose */
496 int scaler_id;
497};
498
1ed51de9
DV
499/* drm_mode->private_flags */
500#define I915_MODE_FLAG_INHERITED 1
aec0246f
US
501/* Flag to get scanline using frame time stamps */
502#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
1ed51de9 503
4e0963c7
MR
504struct intel_pipe_wm {
505 struct intel_wm_level wm[5];
506 uint32_t linetime;
507 bool fbc_wm_enabled;
508 bool pipe_enabled;
509 bool sprites_enabled;
510 bool sprites_scaled;
511};
512
a62163e9 513struct skl_plane_wm {
4e0963c7
MR
514 struct skl_wm_level wm[8];
515 struct skl_wm_level trans_wm;
a62163e9
L
516};
517
518struct skl_pipe_wm {
519 struct skl_plane_wm planes[I915_MAX_PLANES];
4e0963c7
MR
520 uint32_t linetime;
521};
522
855c79f5
VS
523enum vlv_wm_level {
524 VLV_WM_LEVEL_PM2,
525 VLV_WM_LEVEL_PM5,
526 VLV_WM_LEVEL_DDR_DVFS,
527 NUM_VLV_WM_LEVELS,
528};
529
530struct vlv_wm_state {
114d7dc0
VS
531 struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
532 struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
855c79f5 533 uint8_t num_levels;
855c79f5
VS
534 bool cxsr;
535};
536
814e7f0b
VS
537struct vlv_fifo_state {
538 u16 plane[I915_MAX_PLANES];
539};
540
04548cba
VS
541enum g4x_wm_level {
542 G4X_WM_LEVEL_NORMAL,
543 G4X_WM_LEVEL_SR,
544 G4X_WM_LEVEL_HPLL,
545 NUM_G4X_WM_LEVELS,
546};
547
548struct g4x_wm_state {
549 struct g4x_pipe_wm wm;
550 struct g4x_sr_wm sr;
551 struct g4x_sr_wm hpll;
552 bool cxsr;
553 bool hpll_en;
554 bool fbc_en;
555};
556
e8f1f02e
MR
557struct intel_crtc_wm_state {
558 union {
559 struct {
560 /*
561 * Intermediate watermarks; these can be
562 * programmed immediately since they satisfy
563 * both the current configuration we're
564 * switching away from and the new
565 * configuration we're switching to.
566 */
567 struct intel_pipe_wm intermediate;
568
569 /*
570 * Optimal watermarks, programmed post-vblank
571 * when this state is committed.
572 */
573 struct intel_pipe_wm optimal;
574 } ilk;
575
576 struct {
577 /* gen9+ only needs 1-step wm programming */
578 struct skl_pipe_wm optimal;
ce0ba283 579 struct skl_ddb_entry ddb;
e8f1f02e 580 } skl;
855c79f5
VS
581
582 struct {
5012e604 583 /* "raw" watermarks (not inverted) */
114d7dc0 584 struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
4841da51
VS
585 /* intermediate watermarks (inverted) */
586 struct vlv_wm_state intermediate;
855c79f5
VS
587 /* optimal watermarks (inverted) */
588 struct vlv_wm_state optimal;
814e7f0b
VS
589 /* display FIFO split */
590 struct vlv_fifo_state fifo_state;
855c79f5 591 } vlv;
04548cba
VS
592
593 struct {
594 /* "raw" watermarks */
595 struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
596 /* intermediate watermarks */
597 struct g4x_wm_state intermediate;
598 /* optimal watermarks */
599 struct g4x_wm_state optimal;
600 } g4x;
e8f1f02e
MR
601 };
602
603 /*
604 * Platforms with two-step watermark programming will need to
605 * update watermark programming post-vblank to switch from the
606 * safe intermediate watermarks to the optimal final
607 * watermarks.
608 */
609 bool need_postvbl_update;
610};
611
5cec258b 612struct intel_crtc_state {
2d112de7
ACO
613 struct drm_crtc_state base;
614
bb760063
DV
615 /**
616 * quirks - bitfield with hw state readout quirks
617 *
618 * For various reasons the hw state readout code might not be able to
619 * completely faithfully read out the current state. These cases are
620 * tracked with quirk flags so that fastboot and state checker can act
621 * accordingly.
622 */
9953599b 623#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
bb760063
DV
624 unsigned long quirks;
625
cd202f69 626 unsigned fb_bits; /* framebuffers to flip */
ab1d3a0e
ML
627 bool update_pipe; /* can a fast modeset be performed? */
628 bool disable_cxsr;
caed361d 629 bool update_wm_pre, update_wm_post; /* watermarks are updated */
e8861675 630 bool fb_changed; /* fb on any of the planes is changed */
236c48e6 631 bool fifo_changed; /* FIFO split is changed */
bfd16b2a 632
37327abd
VS
633 /* Pipe source size (ie. panel fitter input size)
634 * All planes will be positioned inside this space,
635 * and get clipped at the edges. */
636 int pipe_src_w, pipe_src_h;
637
a7d1b3f4
VS
638 /*
639 * Pipe pixel rate, adjusted for
640 * panel fitter/pipe scaler downscaling.
641 */
642 unsigned int pixel_rate;
643
5bfe2ac0
DV
644 /* Whether to set up the PCH/FDI. Note that we never allow sharing
645 * between pch encoders and cpu encoders. */
646 bool has_pch_encoder;
50f3b016 647
e43823ec
JB
648 /* Are we sending infoframes on the attached port */
649 bool has_infoframe;
650
3b117c8f 651 /* CPU Transcoder for the pipe. Currently this can only differ from the
4d1de975
JN
652 * pipe on Haswell and later (where we have a special eDP transcoder)
653 * and Broxton (where we have special DSI transcoders). */
3b117c8f
DV
654 enum transcoder cpu_transcoder;
655
50f3b016
DV
656 /*
657 * Use reduced/limited/broadcast rbg range, compressing from the full
658 * range fed into the crtcs.
659 */
660 bool limited_color_range;
661
253c84c8
VS
662 /* Bitmask of encoder types (enum intel_output_type)
663 * driven by the pipe.
664 */
665 unsigned int output_types;
666
6897b4b5
DV
667 /* Whether we should send NULL infoframes. Required for audio. */
668 bool has_hdmi_sink;
669
9ed109a7
DV
670 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
671 * has_dp_encoder is set. */
672 bool has_audio;
673
d8b32247
DV
674 /*
675 * Enable dithering, used when the selected pipe bpp doesn't match the
676 * plane bpp.
677 */
965e0c48 678 bool dither;
f47709a9 679
611032bf
MN
680 /*
681 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
682 * compliance video pattern tests.
683 * Disable dither only if it is a compliance test request for
684 * 18bpp.
685 */
686 bool dither_force_disable;
687
f47709a9
DV
688 /* Controls for the clock computation, to override various stages. */
689 bool clock_set;
690
09ede541
DV
691 /* SDVO TV has a bunch of special case. To make multifunction encoders
692 * work correctly, we need to track this at runtime.*/
693 bool sdvo_tv_clock;
694
e29c22c0
DV
695 /*
696 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
697 * required. This is set in the 2nd loop of calling encoder's
698 * ->compute_config if the first pick doesn't work out.
699 */
700 bool bw_constrained;
701
f47709a9
DV
702 /* Settings for the intel dpll used on pretty much everything but
703 * haswell. */
80ad9206 704 struct dpll dpll;
f47709a9 705
8106ddbd
ACO
706 /* Selected dpll when shared or NULL. */
707 struct intel_shared_dpll *shared_dpll;
a43f6e0f 708
66e985c0
DV
709 /* Actual register state of the dpll, for shared dpll cross-checking. */
710 struct intel_dpll_hw_state dpll_hw_state;
711
47eacbab
VS
712 /* DSI PLL registers */
713 struct {
714 u32 ctrl, div;
715 } dsi_pll;
716
965e0c48 717 int pipe_bpp;
6cf86a5e 718 struct intel_link_m_n dp_m_n;
ff9a6750 719
439d7ac0
PB
720 /* m2_n2 for eDP downclock */
721 struct intel_link_m_n dp_m2_n2;
f769cd24 722 bool has_drrs;
439d7ac0 723
4d90f2d5
VS
724 bool has_psr;
725 bool has_psr2;
726
ff9a6750
DV
727 /*
728 * Frequence the dpll for the port should run at. Differs from the
3c52f4eb
VS
729 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
730 * already multiplied by pixel_multiplier.
df92b1e6 731 */
ff9a6750
DV
732 int port_clock;
733
6cc5f341
DV
734 /* Used by SDVO (and if we ever fix it, HDMI). */
735 unsigned pixel_multiplier;
2dd24552 736
90a6b7b0
VS
737 uint8_t lane_count;
738
95a7a2ae
ID
739 /*
740 * Used by platforms having DP/HDMI PHY with programmable lane
741 * latency optimization.
742 */
743 uint8_t lane_lat_optim_mask;
744
53e9bf5e
VS
745 /* minimum acceptable voltage level */
746 u8 min_voltage_level;
747
2dd24552 748 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
749 struct {
750 u32 control;
751 u32 pgm_ratios;
68fc8742 752 u32 lvds_border_bits;
b074cec8
JB
753 } gmch_pfit;
754
755 /* Panel fitter placement and size for Ironlake+ */
756 struct {
757 u32 pos;
758 u32 size;
fd4daa9c 759 bool enabled;
fabf6e51 760 bool force_thru;
b074cec8 761 } pch_pfit;
33d29b14 762
ca3a0ff8 763 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 764 int fdi_lanes;
ca3a0ff8 765 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
766
767 bool ips_enabled;
6e644626 768 bool ips_force_disable;
cf532bb2 769
f51be2e0
PZ
770 bool enable_fbc;
771
cf532bb2 772 bool double_wide;
0e32b39c 773
0e32b39c 774 int pbn;
be41e336
CK
775
776 struct intel_crtc_scaler_state scaler_state;
99d736a2
ML
777
778 /* w/a for waiting 2 vblanks during crtc enable */
779 enum pipe hsw_workaround_pipe;
d21fbe87
MR
780
781 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
782 bool disable_lp_wm;
4e0963c7 783
e8f1f02e 784 struct intel_crtc_wm_state wm;
05dc698c
LL
785
786 /* Gamma mode programmed on the pipe */
787 uint32_t gamma_mode;
e9728bd8
VS
788
789 /* bitmask of visible planes (enum plane_id) */
790 u8 active_planes;
15953637
SS
791
792 /* HDMI scrambling status */
793 bool hdmi_scrambling;
794
795 /* HDMI High TMDS char rate ratio */
796 bool hdmi_high_tmds_clock_ratio;
60436fd4
SS
797
798 /* output format is YCBCR 4:2:0 */
799 bool ycbcr420;
b8cecdf5
DV
800};
801
79e53945
JB
802struct intel_crtc {
803 struct drm_crtc base;
80824003 804 enum pipe pipe;
08a48469
DV
805 /*
806 * Whether the crtc and the connected output pipeline is active. Implies
807 * that crtc->enabled is set, i.e. the current mode configuration has
808 * some outputs connected to this crtc.
08a48469
DV
809 */
810 bool active;
d97d7b48 811 u8 plane_ids_mask;
d8fc70b7 812 unsigned long long enabled_power_domains;
02e792fb 813 struct intel_overlay *overlay;
cda4b7d3 814
6e3c9717 815 struct intel_crtc_state *config;
b8cecdf5 816
8af29b0c
CW
817 /* global reset count when the last flip was submitted */
818 unsigned int reset_count;
5a21b665 819
8664281b
PZ
820 /* Access to these should be protected by dev_priv->irq_lock. */
821 bool cpu_fifo_underrun_disabled;
822 bool pch_fifo_underrun_disabled;
0b2ae6d7
VS
823
824 /* per-pipe watermark state */
825 struct {
826 /* watermarks currently being used */
4e0963c7
MR
827 union {
828 struct intel_pipe_wm ilk;
7eb4941f 829 struct vlv_wm_state vlv;
04548cba 830 struct g4x_wm_state g4x;
4e0963c7 831 } active;
0b2ae6d7 832 } wm;
8d7849db 833
80715b2f 834 int scanline_offset;
32b7eeec 835
eb120ef6
JB
836 struct {
837 unsigned start_vbl_count;
838 ktime_t start_vbl_time;
839 int min_vbl, max_vbl;
840 int scanline_start;
841 } debug;
85a62bf9 842
be41e336
CK
843 /* scalers available on this crtc */
844 int num_scalers;
79e53945
JB
845};
846
b840d907
JB
847struct intel_plane {
848 struct drm_plane base;
ed15030d 849 enum i9xx_plane_id i9xx_plane;
b14e5848 850 enum plane_id id;
b840d907 851 enum pipe pipe;
2d354c34 852 bool can_scale;
b840d907 853 int max_downscale;
a9ff8714 854 uint32_t frontbuffer_bit;
526682e9 855
cd5dcbf1
VS
856 struct {
857 u32 base, cntl, size;
858 } cursor;
859
8e7d688b
MR
860 /*
861 * NOTE: Do not place new plane state fields here (e.g., when adding
862 * new plane properties). New runtime state should now be placed in
2fde1391 863 * the intel_plane_state structure and accessed via plane_state.
8e7d688b
MR
864 */
865
282dbf9b 866 void (*update_plane)(struct intel_plane *plane,
2fde1391
ML
867 const struct intel_crtc_state *crtc_state,
868 const struct intel_plane_state *plane_state);
282dbf9b
VS
869 void (*disable_plane)(struct intel_plane *plane,
870 struct intel_crtc *crtc);
51f5a096 871 bool (*get_hw_state)(struct intel_plane *plane);
282dbf9b 872 int (*check_plane)(struct intel_plane *plane,
061e4b8d 873 struct intel_crtc_state *crtc_state,
c59cb179 874 struct intel_plane_state *state);
b840d907
JB
875};
876
b445e3b0 877struct intel_watermark_params {
ae9400ca
TU
878 u16 fifo_size;
879 u16 max_wm;
880 u8 default_wm;
881 u8 guard_size;
882 u8 cacheline_size;
b445e3b0
ED
883};
884
885struct cxsr_latency {
c13fb778
TU
886 bool is_desktop : 1;
887 bool is_ddr3 : 1;
44a655ca
TU
888 u16 fsb_freq;
889 u16 mem_freq;
890 u16 display_sr;
891 u16 display_hpll_disable;
892 u16 cursor_sr;
893 u16 cursor_hpll_disable;
b445e3b0
ED
894};
895
de419ab6 896#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
79e53945 897#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
10f81c19 898#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
5daa55eb 899#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 900#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 901#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 902#define to_intel_plane(x) container_of(x, struct intel_plane, base)
ea2c67bb 903#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
155e6369 904#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
79e53945 905
f5bbfca3 906struct intel_hdmi {
f0f59a00 907 i915_reg_t hdmi_reg;
f5bbfca3 908 int ddc_bus;
b1ba124d
VS
909 struct {
910 enum drm_dp_dual_mode_type type;
911 int max_tmds_clock;
912 } dp_dual_mode;
f5bbfca3
ED
913 bool has_hdmi_sink;
914 bool has_audio;
abedc077 915 bool rgb_quant_range_selectable;
d8b4c43a 916 struct intel_connector *attached_connector;
f5bbfca3
ED
917};
918
0e32b39c 919struct intel_dp_mst_encoder;
b091cd92 920#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6 921
fe3cd48d
R
922/*
923 * enum link_m_n_set:
924 * When platform provides two set of M_N registers for dp, we can
925 * program them and switch between them incase of DRRS.
926 * But When only one such register is provided, we have to program the
927 * required divider value on that registers itself based on the DRRS state.
928 *
929 * M1_N1 : Program dp_m_n on M1_N1 registers
930 * dp_m2_n2 on M2_N2 registers (If supported)
931 *
932 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
933 * M2_N2 registers are not supported
934 */
935
936enum link_m_n_set {
937 /* Sets the m1_n1 and m2_n2 */
938 M1_N1 = 0,
939 M2_N2
940};
941
c1617abc
MN
942struct intel_dp_compliance_data {
943 unsigned long edid;
611032bf
MN
944 uint8_t video_pattern;
945 uint16_t hdisplay, vdisplay;
946 uint8_t bpc;
c1617abc
MN
947};
948
949struct intel_dp_compliance {
950 unsigned long test_type;
951 struct intel_dp_compliance_data test_data;
952 bool test_active;
da15f7cb
MN
953 int test_link_rate;
954 u8 test_lane_count;
c1617abc
MN
955};
956
54d63ca6 957struct intel_dp {
f0f59a00
VS
958 i915_reg_t output_reg;
959 i915_reg_t aux_ch_ctl_reg;
960 i915_reg_t aux_ch_data_reg[5];
54d63ca6 961 uint32_t DP;
901c2daf
VS
962 int link_rate;
963 uint8_t lane_count;
30d9aa42 964 uint8_t sink_count;
64ee2fd2 965 bool link_mst;
54d63ca6 966 bool has_audio;
7d23e3c3 967 bool detect_done;
c92bd2fa 968 bool channel_eq_status;
d7e8ef02 969 bool reset_link_params;
54d63ca6 970 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
2293bb5c 971 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
b091cd92 972 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
86ee27b5 973 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
55cfc580
JN
974 /* source rates */
975 int num_source_rates;
976 const int *source_rates;
68f357cb
JN
977 /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
978 int num_sink_rates;
94ca719e 979 int sink_rates[DP_MAX_SUPPORTED_RATES];
68f357cb 980 bool use_rate_select;
975ee5fc
JN
981 /* intersection of source and sink rates */
982 int num_common_rates;
983 int common_rates[DP_MAX_SUPPORTED_RATES];
e6c0c64a
JN
984 /* Max lane count for the current link */
985 int max_link_lane_count;
986 /* Max rate for the current link */
987 int max_link_rate;
7b3fc170 988 /* sink or branch descriptor */
84c36753 989 struct drm_dp_desc desc;
9d1a1031 990 struct drm_dp_aux aux;
5432fcaf 991 enum intel_display_power_domain aux_power_domain;
54d63ca6
SK
992 uint8_t train_set[4];
993 int panel_power_up_delay;
994 int panel_power_down_delay;
995 int panel_power_cycle_delay;
996 int backlight_on_delay;
997 int backlight_off_delay;
54d63ca6
SK
998 struct delayed_work panel_vdd_work;
999 bool want_panel_vdd;
dce56b3c
PZ
1000 unsigned long last_power_on;
1001 unsigned long last_backlight_off;
d28d4731 1002 ktime_t panel_power_off_time;
5d42f82a 1003
01527b31
CT
1004 struct notifier_block edp_notifier;
1005
a4a5d2f8
VS
1006 /*
1007 * Pipe whose power sequencer is currently locked into
1008 * this port. Only relevant on VLV/CHV.
1009 */
1010 enum pipe pps_pipe;
9f2bdb00
VS
1011 /*
1012 * Pipe currently driving the port. Used for preventing
1013 * the use of the PPS for any pipe currentrly driving
1014 * external DP as that will mess things up on VLV.
1015 */
1016 enum pipe active_pipe;
78597996
ID
1017 /*
1018 * Set if the sequencer may be reset due to a power transition,
1019 * requiring a reinitialization. Only relevant on BXT.
1020 */
1021 bool pps_reset;
36b5f425 1022 struct edp_power_seq pps_delays;
a4a5d2f8 1023
0e32b39c
DA
1024 bool can_mst; /* this port supports mst */
1025 bool is_mst;
19e0b4ca 1026 int active_mst_links;
0e32b39c 1027 /* connector directly attached - won't be use for modeset in mst world */
dd06f90e 1028 struct intel_connector *attached_connector;
ec5b01dd 1029
0e32b39c
DA
1030 /* mst connector list */
1031 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1032 struct drm_dp_mst_topology_mgr mst_mgr;
1033
ec5b01dd 1034 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
153b1100
DL
1035 /*
1036 * This function returns the value we have to program the AUX_CTL
1037 * register with to kick off an AUX transaction.
1038 */
1039 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1040 bool has_aux_irq,
1041 int send_bytes,
1042 uint32_t aux_clock_divider);
ad64217b
ACO
1043
1044 /* This is called before a link training is starterd */
1045 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1046
c5d5ab7a 1047 /* Displayport compliance testing */
c1617abc 1048 struct intel_dp_compliance compliance;
54d63ca6
SK
1049};
1050
dbe9e61b
SS
1051struct intel_lspcon {
1052 bool active;
1053 enum drm_lspcon_mode mode;
dbe9e61b
SS
1054};
1055
da63a9f2
PZ
1056struct intel_digital_port {
1057 struct intel_encoder base;
bcf53de4 1058 u32 saved_port_bits;
da63a9f2
PZ
1059 struct intel_dp dp;
1060 struct intel_hdmi hdmi;
dbe9e61b 1061 struct intel_lspcon lspcon;
b2c5c181 1062 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
b0b33846 1063 bool release_cl2_override;
ccb1a831 1064 uint8_t max_lanes;
62b69566 1065 enum intel_display_power_domain ddi_io_power_domain;
f99be1b3
VS
1066
1067 void (*write_infoframe)(struct drm_encoder *encoder,
1068 const struct intel_crtc_state *crtc_state,
1d776538 1069 unsigned int type,
f99be1b3
VS
1070 const void *frame, ssize_t len);
1071 void (*set_infoframes)(struct drm_encoder *encoder,
1072 bool enable,
1073 const struct intel_crtc_state *crtc_state,
1074 const struct drm_connector_state *conn_state);
1075 bool (*infoframe_enabled)(struct drm_encoder *encoder,
1076 const struct intel_crtc_state *pipe_config);
da63a9f2
PZ
1077};
1078
0e32b39c
DA
1079struct intel_dp_mst_encoder {
1080 struct intel_encoder base;
1081 enum pipe pipe;
1082 struct intel_digital_port *primary;
0552f765 1083 struct intel_connector *connector;
0e32b39c
DA
1084};
1085
65d64cc5 1086static inline enum dpio_channel
89b667f8
JB
1087vlv_dport_to_channel(struct intel_digital_port *dport)
1088{
8f4f2797 1089 switch (dport->base.port) {
89b667f8 1090 case PORT_B:
00fc31b7 1091 case PORT_D:
e4607fcf 1092 return DPIO_CH0;
89b667f8 1093 case PORT_C:
e4607fcf 1094 return DPIO_CH1;
89b667f8
JB
1095 default:
1096 BUG();
1097 }
1098}
1099
65d64cc5
VS
1100static inline enum dpio_phy
1101vlv_dport_to_phy(struct intel_digital_port *dport)
1102{
8f4f2797 1103 switch (dport->base.port) {
65d64cc5
VS
1104 case PORT_B:
1105 case PORT_C:
1106 return DPIO_PHY0;
1107 case PORT_D:
1108 return DPIO_PHY1;
1109 default:
1110 BUG();
1111 }
1112}
1113
1114static inline enum dpio_channel
eb69b0e5
CML
1115vlv_pipe_to_channel(enum pipe pipe)
1116{
1117 switch (pipe) {
1118 case PIPE_A:
1119 case PIPE_C:
1120 return DPIO_CH0;
1121 case PIPE_B:
1122 return DPIO_CH1;
1123 default:
1124 BUG();
1125 }
1126}
1127
e2af48c6 1128static inline struct intel_crtc *
b91eb5cc 1129intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
f875c15a 1130{
f875c15a
CW
1131 return dev_priv->pipe_to_crtc_mapping[pipe];
1132}
1133
e2af48c6 1134static inline struct intel_crtc *
ed15030d 1135intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
417ae147 1136{
417ae147
CW
1137 return dev_priv->plane_to_crtc_mapping[plane];
1138}
1139
5f1aae65 1140struct intel_load_detect_pipe {
edde3617 1141 struct drm_atomic_state *restore_state;
5f1aae65 1142};
79e53945 1143
5f1aae65
PZ
1144static inline struct intel_encoder *
1145intel_attached_encoder(struct drm_connector *connector)
df0e9248
CW
1146{
1147 return to_intel_connector(connector)->encoder;
1148}
1149
da63a9f2
PZ
1150static inline struct intel_digital_port *
1151enc_to_dig_port(struct drm_encoder *encoder)
1152{
9a5da00b
ACO
1153 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1154
1155 switch (intel_encoder->type) {
7e732cac 1156 case INTEL_OUTPUT_DDI:
9a5da00b
ACO
1157 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1158 case INTEL_OUTPUT_DP:
1159 case INTEL_OUTPUT_EDP:
1160 case INTEL_OUTPUT_HDMI:
1161 return container_of(encoder, struct intel_digital_port,
1162 base.base);
1163 default:
1164 return NULL;
1165 }
9ff8c9ba
ID
1166}
1167
0e32b39c
DA
1168static inline struct intel_dp_mst_encoder *
1169enc_to_mst(struct drm_encoder *encoder)
1170{
1171 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1172}
1173
9ff8c9ba
ID
1174static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1175{
1176 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
1177}
1178
1179static inline struct intel_digital_port *
1180dp_to_dig_port(struct intel_dp *intel_dp)
1181{
1182 return container_of(intel_dp, struct intel_digital_port, dp);
1183}
1184
dd75f6dd
ID
1185static inline struct intel_lspcon *
1186dp_to_lspcon(struct intel_dp *intel_dp)
1187{
1188 return &dp_to_dig_port(intel_dp)->lspcon;
1189}
1190
da63a9f2
PZ
1191static inline struct intel_digital_port *
1192hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1193{
1194 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
1195}
1196
b2b55502
VS
1197static inline struct intel_plane_state *
1198intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1199 struct intel_plane *plane)
1200{
1201 return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1202 &plane->base));
1203}
1204
7b510451
VS
1205static inline struct intel_crtc_state *
1206intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1207 struct intel_crtc *crtc)
1208{
1209 return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1210 &crtc->base));
1211}
1212
d3a8fb32
VS
1213static inline struct intel_crtc_state *
1214intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1215 struct intel_crtc *crtc)
1216{
1217 return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1218 &crtc->base));
1219}
1220
47339cd9 1221/* intel_fifo_underrun.c */
a72e4c9f 1222bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
87440425 1223 enum pipe pipe, bool enable);
a72e4c9f 1224bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
a2196033 1225 enum pipe pch_transcoder,
87440425 1226 bool enable);
1f7247c0
DV
1227void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1228 enum pipe pipe);
1229void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
a2196033 1230 enum pipe pch_transcoder);
aca7b684
VS
1231void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1232void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
47339cd9
DV
1233
1234/* i915_irq.c */
480c8033
DV
1235void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1236void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
f4e9af4f
AG
1237void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1238void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
dc97997a 1239void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
91d14251
TU
1240void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1241void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1300b4f8
CW
1242
1243static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1244 u32 mask)
1245{
562d9bae 1246 return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1300b4f8
CW
1247}
1248
b963291c
DV
1249void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1250void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
9df7575f
JB
1251static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1252{
1253 /*
1254 * We only use drm_irq_uninstall() at unload and VT switch, so
1255 * this is the only thing we need to check.
1256 */
ad1443f0 1257 return dev_priv->runtime_pm.irqs_enabled;
9df7575f
JB
1258}
1259
a225f079 1260int intel_get_crtc_scanline(struct intel_crtc *crtc);
4c6c03be 1261void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
001bd2cb 1262 u8 pipe_mask);
aae8ba84 1263void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
001bd2cb 1264 u8 pipe_mask);
26705e20
SAK
1265void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1266void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1267void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
5f1aae65 1268
5f1aae65 1269/* intel_crt.c */
c39055b0 1270void intel_crt_init(struct drm_i915_private *dev_priv);
9504a892 1271void intel_crt_reset(struct drm_encoder *encoder);
5f1aae65
PZ
1272
1273/* intel_ddi.c */
b7076546 1274void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
5f88a9c6
VS
1275 const struct intel_crtc_state *old_crtc_state,
1276 const struct drm_connector_state *old_conn_state);
dc4a1094
ACO
1277void hsw_fdi_link_train(struct intel_crtc *crtc,
1278 const struct intel_crtc_state *crtc_state);
c39055b0 1279void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
87440425 1280bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
3dc38eea 1281void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
87440425
PZ
1282void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1283 enum transcoder cpu_transcoder);
3dc38eea
ACO
1284void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1285void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state);
44a126ba
PZ
1286struct intel_encoder *
1287intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
3dc38eea 1288void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
ad64217b 1289void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
87440425 1290bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
87440425 1291void intel_ddi_get_config(struct intel_encoder *encoder,
5cec258b 1292 struct intel_crtc_state *pipe_config);
5f1aae65 1293
3dc38eea
ACO
1294void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1295 bool state);
53e9bf5e
VS
1296void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1297 struct intel_crtc_state *crtc_state);
d509af6c 1298u32 bxt_signal_levels(struct intel_dp *intel_dp);
f8896f5d 1299uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
ffe5111e
VS
1300u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1301
d88c4afd
VS
1302unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1303 int plane, unsigned int height);
b680c37a 1304
7c10a2b5 1305/* intel_audio.c */
88212941 1306void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
bbf35e9d
ML
1307void intel_audio_codec_enable(struct intel_encoder *encoder,
1308 const struct intel_crtc_state *crtc_state,
1309 const struct drm_connector_state *conn_state);
8ec47de2
VS
1310void intel_audio_codec_disable(struct intel_encoder *encoder,
1311 const struct intel_crtc_state *old_crtc_state,
1312 const struct drm_connector_state *old_conn_state);
58fddc28
ID
1313void i915_audio_component_init(struct drm_i915_private *dev_priv);
1314void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
eef57324
JA
1315void intel_audio_init(struct drm_i915_private *dev_priv);
1316void intel_audio_deinit(struct drm_i915_private *dev_priv);
7c10a2b5 1317
7ff89ca2 1318/* intel_cdclk.c */
d305e061 1319int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
e1cd3325
PZ
1320void skl_init_cdclk(struct drm_i915_private *dev_priv);
1321void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
d8d4a512
VS
1322void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1323void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
e1cd3325
PZ
1324void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1325void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
7ff89ca2
VS
1326void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1327void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1328void intel_update_cdclk(struct drm_i915_private *dev_priv);
1329void intel_update_rawclk(struct drm_i915_private *dev_priv);
64600bd5 1330bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
49cd97a3 1331 const struct intel_cdclk_state *b);
64600bd5
VS
1332bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1333 const struct intel_cdclk_state *b);
b0587e4d
VS
1334void intel_set_cdclk(struct drm_i915_private *dev_priv,
1335 const struct intel_cdclk_state *cdclk_state);
cfddadc9
VS
1336void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1337 const char *context);
7ff89ca2 1338
b680c37a 1339/* intel_display.c */
2ee0da16
VS
1340void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1341void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
a2196033 1342enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
19ab4ed3 1343void intel_update_rawclk(struct drm_i915_private *dev_priv);
49cd97a3 1344int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
c30fec65
VS
1345int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1346 const char *name, u32 reg, int ref_freq);
7ff89ca2
VS
1347int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1348 const char *name, u32 reg);
b7076546
ML
1349void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1350void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
88212941 1351void intel_init_display_hooks(struct drm_i915_private *dev_priv);
6687c906 1352unsigned int intel_fb_xy_to_linear(int x, int y,
2949056c
VS
1353 const struct intel_plane_state *state,
1354 int plane);
6687c906 1355void intel_add_fb_offsets(int *x, int *y,
2949056c 1356 const struct intel_plane_state *state, int plane);
1663b9d6 1357unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
49d73912 1358bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
7d993739
TU
1359void intel_mark_busy(struct drm_i915_private *dev_priv);
1360void intel_mark_idle(struct drm_i915_private *dev_priv);
70e0bd74 1361int intel_display_suspend(struct drm_device *dev);
8090ba8c 1362void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
87440425 1363void intel_encoder_destroy(struct drm_encoder *encoder);
08d9bc92
ACO
1364int intel_connector_init(struct intel_connector *);
1365struct intel_connector *intel_connector_alloc(void);
091a4f91 1366void intel_connector_free(struct intel_connector *connector);
87440425 1367bool intel_connector_get_hw_state(struct intel_connector *connector);
87440425
PZ
1368void intel_connector_attach_encoder(struct intel_connector *connector,
1369 struct intel_encoder *encoder);
de330815
VS
1370struct drm_display_mode *
1371intel_encoder_current_mode(struct intel_encoder *encoder);
1372
752aa88a 1373enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
08d7b3d1
CW
1374int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
87440425
PZ
1376enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1377 enum pipe pipe);
2d84d2b3
VS
1378static inline bool
1379intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1380 enum intel_output_type type)
1381{
1382 return crtc_state->output_types & (1 << type);
1383}
37a5650b
VS
1384static inline bool
1385intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1386{
1387 return crtc_state->output_types &
cca0502b 1388 ((1 << INTEL_OUTPUT_DP) |
37a5650b
VS
1389 (1 << INTEL_OUTPUT_DP_MST) |
1390 (1 << INTEL_OUTPUT_EDP));
1391}
4f905cf9 1392static inline void
0f0f74bc 1393intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
4f905cf9 1394{
0f0f74bc 1395 drm_wait_one_vblank(&dev_priv->drm, pipe);
4f905cf9 1396}
0c241d5b 1397static inline void
0f0f74bc 1398intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
0c241d5b 1399{
b91eb5cc 1400 const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
0c241d5b
VS
1401
1402 if (crtc->active)
0f0f74bc 1403 intel_wait_for_vblank(dev_priv, pipe);
0c241d5b 1404}
a2991414
ML
1405
1406u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1407
87440425 1408int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
e4607fcf 1409void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1410 struct intel_digital_port *dport,
1411 unsigned int expected_mask);
6c5ed5ae 1412int intel_get_load_detect_pipe(struct drm_connector *connector,
bacdcd55 1413 const struct drm_display_mode *mode,
6c5ed5ae
ML
1414 struct intel_load_detect_pipe *old,
1415 struct drm_modeset_acquire_ctx *ctx);
87440425 1416void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
1417 struct intel_load_detect_pipe *old,
1418 struct drm_modeset_acquire_ctx *ctx);
058d88c4
CW
1419struct i915_vma *
1420intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
be1e3415 1421void intel_unpin_fb_vma(struct i915_vma *vma);
a8bb6818 1422struct drm_framebuffer *
24dbf51a
CW
1423intel_framebuffer_create(struct drm_i915_gem_object *obj,
1424 struct drm_mode_fb_cmd2 *mode_cmd);
6beb8c23 1425int intel_prepare_plane_fb(struct drm_plane *plane,
1832040d 1426 struct drm_plane_state *new_state);
38f3ce3a 1427void intel_cleanup_plane_fb(struct drm_plane *plane,
1832040d 1428 struct drm_plane_state *old_state);
a98b3431
MR
1429int intel_plane_atomic_get_property(struct drm_plane *plane,
1430 const struct drm_plane_state *state,
1431 struct drm_property *property,
1432 uint64_t *val);
1433int intel_plane_atomic_set_property(struct drm_plane *plane,
1434 struct drm_plane_state *state,
1435 struct drm_property *property,
1436 uint64_t val);
b2b55502
VS
1437int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1438 struct drm_crtc_state *crtc_state,
1439 const struct intel_plane_state *old_plane_state,
da20eabd 1440 struct drm_plane_state *plane_state);
716c2e55 1441
7abd4b35
ACO
1442void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1443 enum pipe pipe);
1444
30ad9814 1445int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
3f36b937 1446 const struct dpll *dpll);
30ad9814 1447void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
8802e5b6 1448int lpt_get_iclkip(struct drm_i915_private *dev_priv);
d288f65f 1449
716c2e55 1450/* modesetting asserts */
b680c37a
DV
1451void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1452 enum pipe pipe);
55607e8a
DV
1453void assert_pll(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, bool state);
1455#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1456#define assert_pll_disabled(d, p) assert_pll(d, p, false)
8563b1e8
LL
1457void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1458#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1459#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
55607e8a
DV
1460void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1461 enum pipe pipe, bool state);
1462#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1463#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
87440425 1464void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
b840d907
JB
1465#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1466#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
4f2d9934 1467u32 intel_compute_tile_offset(int *x, int *y,
2949056c 1468 const struct intel_plane_state *state, int plane);
c033666a
CW
1469void intel_prepare_reset(struct drm_i915_private *dev_priv);
1470void intel_finish_reset(struct drm_i915_private *dev_priv);
a14cb6fc
PZ
1471void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1472void hsw_disable_pc8(struct drm_i915_private *dev_priv);
da2f41d1 1473void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
664326f8
SK
1474void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1475void bxt_disable_dc9(struct drm_i915_private *dev_priv);
f62c79b3 1476void gen9_enable_dc5(struct drm_i915_private *dev_priv);
c89e39f3 1477unsigned int skl_cdclk_get_vco(unsigned int freq);
0a9d2bed
AM
1478void skl_enable_dc6(struct drm_i915_private *dev_priv);
1479void skl_disable_dc6(struct drm_i915_private *dev_priv);
87440425 1480void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 1481 struct intel_crtc_state *pipe_config);
fe3cd48d 1482void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
87440425 1483int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
5ab7b0b7 1484bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475
ACO
1485 struct dpll *best_clock);
1486int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
dccbea3b 1487
525b9311 1488bool intel_crtc_active(struct intel_crtc *crtc);
24f28450 1489bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
199ea381
ML
1490void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1491void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
79f255a0 1492enum intel_display_power_domain intel_port_to_power_domain(enum port port);
f6a83288 1493void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 1494 struct intel_crtc_state *pipe_config);
86adf9d7 1495
e435d6e5 1496int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
6156a456 1497int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
8ea30864 1498
be1e3415
CW
1499static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1500{
1501 return i915_ggtt_offset(state->vma);
1502}
dedf278c 1503
4036c78c
JA
1504u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1505 const struct intel_plane_state *plane_state);
2e881264
VS
1506u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1507 const struct intel_plane_state *plane_state);
d2196774
VS
1508u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1509 unsigned int rotation);
b63a16f6 1510int skl_check_plane_surface(struct intel_plane_state *plane_state);
f9407ae1 1511int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
121920fa 1512
eb805623 1513/* intel_csr.c */
f4448375 1514void intel_csr_ucode_init(struct drm_i915_private *);
2abc525b 1515void intel_csr_load_program(struct drm_i915_private *);
f4448375 1516void intel_csr_ucode_fini(struct drm_i915_private *);
f74ed08d
ID
1517void intel_csr_ucode_suspend(struct drm_i915_private *);
1518void intel_csr_ucode_resume(struct drm_i915_private *);
eb805623 1519
5f1aae65 1520/* intel_dp.c */
c39055b0
ACO
1521bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1522 enum port port);
87440425
PZ
1523bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1524 struct intel_connector *intel_connector);
901c2daf 1525void intel_dp_set_link_params(struct intel_dp *intel_dp,
dfa10480
ACO
1526 int link_rate, uint8_t lane_count,
1527 bool link_mst);
fdb14d33
MN
1528int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1529 int link_rate, uint8_t lane_count);
87440425 1530void intel_dp_start_link_train(struct intel_dp *intel_dp);
87440425
PZ
1531void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1532void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
bf93ba67
ID
1533void intel_dp_encoder_reset(struct drm_encoder *encoder);
1534void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
87440425 1535void intel_dp_encoder_destroy(struct drm_encoder *encoder);
93313538
ML
1536int intel_dp_sink_crc(struct intel_dp *intel_dp,
1537 struct intel_crtc_state *crtc_state, u8 *crc);
87440425 1538bool intel_dp_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1539 struct intel_crtc_state *pipe_config,
1540 struct drm_connector_state *conn_state);
1853a9da 1541bool intel_dp_is_edp(struct intel_dp *intel_dp);
7b91bf7f 1542bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
b2c5c181
DV
1543enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1544 bool long_hpd);
b037d58f
ML
1545void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1546 const struct drm_connector_state *conn_state);
1547void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
24f3e092 1548void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
4be73780
DV
1549void intel_edp_panel_on(struct intel_dp *intel_dp);
1550void intel_edp_panel_off(struct intel_dp *intel_dp);
0e32b39c
DA
1551void intel_dp_mst_suspend(struct drm_device *dev);
1552void intel_dp_mst_resume(struct drm_device *dev);
50fec21a 1553int intel_dp_max_link_rate(struct intel_dp *intel_dp);
3d65a735 1554int intel_dp_max_lane_count(struct intel_dp *intel_dp);
ed4e9c1d 1555int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
0e32b39c 1556void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
78597996 1557void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
0bc12bcb 1558uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
4a3b8769 1559void intel_plane_destroy(struct drm_plane *plane);
85cb48a1 1560void intel_edp_drrs_enable(struct intel_dp *intel_dp,
5f88a9c6 1561 const struct intel_crtc_state *crtc_state);
85cb48a1 1562void intel_edp_drrs_disable(struct intel_dp *intel_dp,
5f88a9c6 1563 const struct intel_crtc_state *crtc_state);
5748b6a1
CW
1564void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1565 unsigned int frontbuffer_bits);
1566void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1567 unsigned int frontbuffer_bits);
0bc12bcb 1568
94223d04
ACO
1569void
1570intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1571 uint8_t dp_train_pat);
1572void
1573intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1574void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1575uint8_t
1576intel_dp_voltage_max(struct intel_dp *intel_dp);
1577uint8_t
1578intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1579void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1580 uint8_t *link_bw, uint8_t *rate_select);
e588fa18 1581bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
94223d04
ACO
1582bool
1583intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1584
419b1b7a
ACO
1585static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1586{
1587 return ~((1 << lane_count) - 1) & 0xf;
1588}
1589
24e807e7 1590bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
22a2c8e0
DP
1591int intel_dp_link_required(int pixel_clock, int bpp);
1592int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
390b4e00
ID
1593bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1594 struct intel_digital_port *port);
24e807e7 1595
e7156c83
YA
1596/* intel_dp_aux_backlight.c */
1597int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1598
0e32b39c
DA
1599/* intel_dp_mst.c */
1600int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1601void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
5f1aae65 1602/* intel_dsi.c */
c39055b0 1603void intel_dsi_init(struct drm_i915_private *dev_priv);
5f1aae65 1604
90198355
JN
1605/* intel_dsi_dcs_backlight.c */
1606int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
5f1aae65
PZ
1607
1608/* intel_dvo.c */
c39055b0 1609void intel_dvo_init(struct drm_i915_private *dev_priv);
19625e85
L
1610/* intel_hotplug.c */
1611void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1612
1613
0632fef6 1614/* legacy fbdev emulation in intel_fbdev.c */
0695726e 1615#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1616extern int intel_fbdev_init(struct drm_device *dev);
e00bf696 1617extern void intel_fbdev_initial_config_async(struct drm_device *dev);
4f256d82
DV
1618extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1619extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
82e3b8c1 1620extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
0632fef6
DV
1621extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1622extern void intel_fbdev_restore_mode(struct drm_device *dev);
4520f53a
DV
1623#else
1624static inline int intel_fbdev_init(struct drm_device *dev)
1625{
1626 return 0;
1627}
5f1aae65 1628
e00bf696 1629static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
4520f53a
DV
1630{
1631}
1632
4f256d82
DV
1633static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1634{
1635}
1636
1637static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
4520f53a
DV
1638{
1639}
1640
82e3b8c1 1641static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
4520f53a
DV
1642{
1643}
1644
d9c409d6
JN
1645static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1646{
1647}
1648
0632fef6 1649static inline void intel_fbdev_restore_mode(struct drm_device *dev)
4520f53a
DV
1650{
1651}
1652#endif
5f1aae65 1653
7ff0ebcc 1654/* intel_fbc.c */
f51be2e0 1655void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
dd57602e 1656 struct intel_atomic_state *state);
0e631adc 1657bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
faf68d92
ML
1658void intel_fbc_pre_update(struct intel_crtc *crtc,
1659 struct intel_crtc_state *crtc_state,
1660 struct intel_plane_state *plane_state);
1eb52238 1661void intel_fbc_post_update(struct intel_crtc *crtc);
7ff0ebcc 1662void intel_fbc_init(struct drm_i915_private *dev_priv);
010cf73d 1663void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
faf68d92
ML
1664void intel_fbc_enable(struct intel_crtc *crtc,
1665 struct intel_crtc_state *crtc_state,
1666 struct intel_plane_state *plane_state);
c937ab3e
PZ
1667void intel_fbc_disable(struct intel_crtc *crtc);
1668void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
dbef0f15
PZ
1669void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1670 unsigned int frontbuffer_bits,
1671 enum fb_op_origin origin);
1672void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 1673 unsigned int frontbuffer_bits, enum fb_op_origin origin);
7733b49b 1674void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
61a585d6 1675void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
7ff0ebcc 1676
5f1aae65 1677/* intel_hdmi.c */
c39055b0
ACO
1678void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1679 enum port port);
87440425
PZ
1680void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1681 struct intel_connector *intel_connector);
1682struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1683bool intel_hdmi_compute_config(struct intel_encoder *encoder,
0a478c27
ML
1684 struct intel_crtc_state *pipe_config,
1685 struct drm_connector_state *conn_state);
15953637
SS
1686void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1687 struct drm_connector *connector,
1688 bool high_tmds_clock_ratio,
1689 bool scrambling);
b2ccb822 1690void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
385e4de0 1691void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
5f1aae65
PZ
1692
1693
1694/* intel_lvds.c */
c39055b0 1695void intel_lvds_init(struct drm_i915_private *dev_priv);
97a824e1 1696struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
87440425 1697bool intel_is_dual_link_lvds(struct drm_device *dev);
5f1aae65
PZ
1698
1699
1700/* intel_modes.c */
1701int intel_connector_update_modes(struct drm_connector *connector,
87440425 1702 struct edid *edid);
5f1aae65 1703int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
87440425
PZ
1704void intel_attach_force_audio_property(struct drm_connector *connector);
1705void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
7949dd47 1706void intel_attach_aspect_ratio_property(struct drm_connector *connector);
5f1aae65
PZ
1707
1708
1709/* intel_overlay.c */
1ee8da6d
CW
1710void intel_setup_overlay(struct drm_i915_private *dev_priv);
1711void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
87440425 1712int intel_overlay_switch_off(struct intel_overlay *overlay);
1ee8da6d
CW
1713int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1714 struct drm_file *file_priv);
1715int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1716 struct drm_file *file_priv);
1362b776 1717void intel_overlay_reset(struct drm_i915_private *dev_priv);
5f1aae65
PZ
1718
1719
1720/* intel_panel.c */
87440425 1721int intel_panel_init(struct intel_panel *panel,
4b6ed685 1722 struct drm_display_mode *fixed_mode,
dc911f5b 1723 struct drm_display_mode *alt_fixed_mode,
4b6ed685 1724 struct drm_display_mode *downclock_mode);
87440425
PZ
1725void intel_panel_fini(struct intel_panel *panel);
1726void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1727 struct drm_display_mode *adjusted_mode);
1728void intel_pch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1729 struct intel_crtc_state *pipe_config,
87440425
PZ
1730 int fitting_mode);
1731void intel_gmch_panel_fitting(struct intel_crtc *crtc,
5cec258b 1732 struct intel_crtc_state *pipe_config,
87440425 1733 int fitting_mode);
90d7cd24 1734void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
6dda730e 1735 u32 level, u32 max);
fda9ee98
CW
1736int intel_panel_setup_backlight(struct drm_connector *connector,
1737 enum pipe pipe);
b037d58f
ML
1738void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1739 const struct drm_connector_state *conn_state);
1740void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
db31af1d 1741void intel_panel_destroy_backlight(struct drm_connector *connector);
1650be74 1742enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
ec9ed197 1743extern struct drm_display_mode *intel_find_panel_downclock(
a318b4c4 1744 struct drm_i915_private *dev_priv,
ec9ed197
VK
1745 struct drm_display_mode *fixed_mode,
1746 struct drm_connector *connector);
e63d87c0
CW
1747
1748#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1ebaa0b9 1749int intel_backlight_device_register(struct intel_connector *connector);
e63d87c0
CW
1750void intel_backlight_device_unregister(struct intel_connector *connector);
1751#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
2de2d0b0 1752static inline int intel_backlight_device_register(struct intel_connector *connector)
1ebaa0b9
CW
1753{
1754 return 0;
1755}
e63d87c0
CW
1756static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1757{
1758}
1759#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
0962c3c9 1760
5f1aae65 1761
0bc12bcb 1762/* intel_psr.c */
d2419ffc
VS
1763void intel_psr_enable(struct intel_dp *intel_dp,
1764 const struct intel_crtc_state *crtc_state);
1765void intel_psr_disable(struct intel_dp *intel_dp,
1766 const struct intel_crtc_state *old_crtc_state);
5748b6a1 1767void intel_psr_invalidate(struct drm_i915_private *dev_priv,
20c8838b 1768 unsigned frontbuffer_bits);
5748b6a1 1769void intel_psr_flush(struct drm_i915_private *dev_priv,
169de131
RV
1770 unsigned frontbuffer_bits,
1771 enum fb_op_origin origin);
c39055b0 1772void intel_psr_init(struct drm_i915_private *dev_priv);
5748b6a1 1773void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
20c8838b 1774 unsigned frontbuffer_bits);
4d90f2d5
VS
1775void intel_psr_compute_config(struct intel_dp *intel_dp,
1776 struct intel_crtc_state *crtc_state);
0bc12bcb 1777
9c065a7d
DV
1778/* intel_runtime_pm.c */
1779int intel_power_domains_init(struct drm_i915_private *);
f458ebbc 1780void intel_power_domains_fini(struct drm_i915_private *);
73dfc227
ID
1781void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1782void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
8d8c386c 1783void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
d7d7c9ee
ID
1784void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1785void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
f458ebbc 1786void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
9895ad03
DS
1787const char *
1788intel_display_power_domain_str(enum intel_display_power_domain domain);
9c065a7d 1789
f458ebbc
DV
1790bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1791 enum intel_display_power_domain domain);
1792bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1793 enum intel_display_power_domain domain);
9c065a7d
DV
1794void intel_display_power_get(struct drm_i915_private *dev_priv,
1795 enum intel_display_power_domain domain);
09731280
ID
1796bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1797 enum intel_display_power_domain domain);
9c065a7d
DV
1798void intel_display_power_put(struct drm_i915_private *dev_priv,
1799 enum intel_display_power_domain domain);
da5827c3
ID
1800
1801static inline void
1802assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1803{
ad1443f0 1804 WARN_ONCE(dev_priv->runtime_pm.suspended,
da5827c3
ID
1805 "Device suspended during HW access\n");
1806}
1807
1808static inline void
1809assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1810{
1811 assert_rpm_device_not_suspended(dev_priv);
ad1443f0 1812 WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1f58c8e7 1813 "RPM wakelock ref not held during HW access");
da5827c3
ID
1814}
1815
1f814dac
ID
1816/**
1817 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1818 * @dev_priv: i915 device instance
1819 *
1820 * This function disable asserts that check if we hold an RPM wakelock
1821 * reference, while keeping the device-not-suspended checks still enabled.
1822 * It's meant to be used only in special circumstances where our rule about
1823 * the wakelock refcount wrt. the device power state doesn't hold. According
1824 * to this rule at any point where we access the HW or want to keep the HW in
1825 * an active state we must hold an RPM wakelock reference acquired via one of
1826 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1827 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1828 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1829 * users should avoid using this function.
1830 *
1831 * Any calls to this function must have a symmetric call to
1832 * enable_rpm_wakeref_asserts().
1833 */
1834static inline void
1835disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1836{
ad1443f0 1837 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1f814dac
ID
1838}
1839
1840/**
1841 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1842 * @dev_priv: i915 device instance
1843 *
1844 * This function re-enables the RPM assert checks after disabling them with
1845 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1846 * circumstances otherwise its use should be avoided.
1847 *
1848 * Any calls to this function must have a symmetric call to
1849 * disable_rpm_wakeref_asserts().
1850 */
1851static inline void
1852enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1853{
ad1443f0 1854 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1f814dac
ID
1855}
1856
9c065a7d 1857void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
09731280 1858bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
9c065a7d
DV
1859void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1860void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1861
d9bc89d9
DV
1862void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1863
e0fce78f
VS
1864void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1865 bool override, unsigned int mask);
b0b33846
VS
1866bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1867 enum dpio_channel ch, bool override);
e0fce78f
VS
1868
1869
5f1aae65 1870/* intel_pm.c */
46f16e63 1871void intel_init_clock_gating(struct drm_i915_private *dev_priv);
712bf364 1872void intel_suspend_hw(struct drm_i915_private *dev_priv);
5db94019 1873int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
432081bc 1874void intel_update_watermarks(struct intel_crtc *crtc);
62d75df7 1875void intel_init_pm(struct drm_i915_private *dev_priv);
bb400da9 1876void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
192aa181 1877void intel_pm_setup(struct drm_i915_private *dev_priv);
87440425
PZ
1878void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1879void intel_gpu_ips_teardown(void);
dc97997a 1880void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f
CW
1881void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1882void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
dc97997a
CW
1883void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1884void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
54b4f68f 1885void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
43cf3bf0
CW
1886void gen6_rps_busy(struct drm_i915_private *dev_priv);
1887void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
076e29f2 1888void gen6_rps_idle(struct drm_i915_private *dev_priv);
7b92c1bd
CW
1889void gen6_rps_boost(struct drm_i915_gem_request *rq,
1890 struct intel_rps_client *rps);
04548cba 1891void g4x_wm_get_hw_state(struct drm_device *dev);
6eb1a681 1892void vlv_wm_get_hw_state(struct drm_device *dev);
243e6a44 1893void ilk_wm_get_hw_state(struct drm_device *dev);
3078999f 1894void skl_wm_get_hw_state(struct drm_device *dev);
08db6652
DL
1895void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1896 struct skl_ddb_allocation *ddb /* out */);
bf9d99ad 1897void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1898 struct skl_pipe_wm *out);
04548cba 1899void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
602ae835 1900void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
16dcdc4e
PZ
1901bool intel_can_enable_sagv(struct drm_atomic_state *state);
1902int intel_enable_sagv(struct drm_i915_private *dev_priv);
1903int intel_disable_sagv(struct drm_i915_private *dev_priv);
45ece230 1904bool skl_wm_level_equals(const struct skl_wm_level *l1,
1905 const struct skl_wm_level *l2);
2b68504b
MK
1906bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
1907 const struct skl_ddb_entry **entries,
5eff503b
ML
1908 const struct skl_ddb_entry *ddb,
1909 int ignore);
ed4a6a7c 1910bool ilk_disable_lp_wm(struct drm_device *dev);
73b0ca8e
MK
1911int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
1912 struct intel_crtc_state *cstate);
2503a0fe
KM
1913void intel_init_ipc(struct drm_i915_private *dev_priv);
1914void intel_enable_ipc(struct drm_i915_private *dev_priv);
72662e10 1915
5f1aae65 1916/* intel_sdvo.c */
c39055b0 1917bool intel_sdvo_init(struct drm_i915_private *dev_priv,
f0f59a00 1918 i915_reg_t reg, enum port port);
96a02917 1919
2b28bb1b 1920
5f1aae65 1921/* intel_sprite.c */
dfd2e9ab
VS
1922int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1923 int usecs);
580503c7 1924struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
b079bd17 1925 enum pipe pipe, int plane);
87440425
PZ
1926int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1927 struct drm_file *file_priv);
d3a8fb32
VS
1928void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
1929void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
9a8cc576
JPH
1930void skl_update_plane(struct intel_plane *plane,
1931 const struct intel_crtc_state *crtc_state,
1932 const struct intel_plane_state *plane_state);
779d4d8f 1933void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
51f5a096 1934bool skl_plane_get_hw_state(struct intel_plane *plane);
5f1aae65
PZ
1935
1936/* intel_tv.c */
c39055b0 1937void intel_tv_init(struct drm_i915_private *dev_priv);
20ddf665 1938
ea2c67bb 1939/* intel_atomic.c */
11c1a9ec
ML
1940int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
1941 const struct drm_connector_state *state,
1942 struct drm_property *property,
1943 uint64_t *val);
1944int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
1945 struct drm_connector_state *state,
1946 struct drm_property *property,
1947 uint64_t val);
1948int intel_digital_connector_atomic_check(struct drm_connector *conn,
1949 struct drm_connector_state *new_state);
1950struct drm_connector_state *
1951intel_digital_connector_duplicate_state(struct drm_connector *connector);
1952
1356837e
MR
1953struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1954void intel_crtc_destroy_state(struct drm_crtc *crtc,
1955 struct drm_crtc_state *state);
de419ab6
ML
1956struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1957void intel_atomic_state_clear(struct drm_atomic_state *);
de419ab6 1958
10f81c19
ACO
1959static inline struct intel_crtc_state *
1960intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1961 struct intel_crtc *crtc)
1962{
1963 struct drm_crtc_state *crtc_state;
1964 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1965 if (IS_ERR(crtc_state))
0b6cc188 1966 return ERR_CAST(crtc_state);
10f81c19
ACO
1967
1968 return to_intel_crtc_state(crtc_state);
1969}
e3bddded 1970
ccc24b39
MK
1971static inline struct intel_crtc_state *
1972intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
1973 struct intel_crtc *crtc)
1974{
1975 struct drm_crtc_state *crtc_state;
1976
1977 crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
1978
1979 if (crtc_state)
1980 return to_intel_crtc_state(crtc_state);
1981 else
1982 return NULL;
1983}
1984
e3bddded
ML
1985static inline struct intel_plane_state *
1986intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1987 struct intel_plane *plane)
1988{
1989 struct drm_plane_state *plane_state;
1990
1991 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1992
1993 return to_intel_plane_state(plane_state);
1994}
1995
6ebc6923
ACO
1996int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
1997 struct intel_crtc *intel_crtc,
1998 struct intel_crtc_state *crtc_state);
5ee67f1c
MR
1999
2000/* intel_atomic_plane.c */
8e7d688b 2001struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
ea2c67bb
MR
2002struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2003void intel_plane_destroy_state(struct drm_plane *plane,
2004 struct drm_plane_state *state);
2005extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
b2b55502
VS
2006int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2007 struct intel_crtc_state *crtc_state,
2008 const struct intel_plane_state *old_plane_state,
f79f2692 2009 struct intel_plane_state *intel_state);
ea2c67bb 2010
8563b1e8
LL
2011/* intel_color.c */
2012void intel_color_init(struct drm_crtc *crtc);
82cf435b 2013int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
b95c5321
ML
2014void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2015void intel_color_load_luts(struct drm_crtc_state *crtc_state);
8563b1e8 2016
dbe9e61b
SS
2017/* intel_lspcon.c */
2018bool lspcon_init(struct intel_digital_port *intel_dig_port);
910530c0 2019void lspcon_resume(struct intel_lspcon *lspcon);
357c0ae9 2020void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
731035fe
TV
2021
2022/* intel_pipe_crc.c */
2023int intel_pipe_crc_create(struct drm_minor *minor);
8c6b709d
TV
2024#ifdef CONFIG_DEBUG_FS
2025int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2026 size_t *values_cnt);
2027#else
2028#define intel_crtc_set_crc_source NULL
2029#endif
731035fe 2030extern const struct file_operations i915_display_crc_ctl_fops;
79e53945 2031#endif /* __INTEL_DRV_H__ */