drm/i915: Rewrite broxton_get_display_clock_speed() in terms of the DE PLL vco/refclk
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
465c120c 51/* Primary plane formats for gen <= 3 */
568db4f2 52static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
53 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
465c120c 55 DRM_FORMAT_XRGB1555,
67fe7dc5 56 DRM_FORMAT_XRGB8888,
465c120c
MR
57};
58
59/* Primary plane formats for gen >= 4 */
568db4f2 60static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
61 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
465c120c 73 DRM_FORMAT_XBGR8888,
67fe7dc5 74 DRM_FORMAT_ARGB8888,
465c120c
MR
75 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
465c120c 77 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
78 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
465c120c
MR
82};
83
3d7d6510
MR
84/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
f1f644dc 89static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 90 struct intel_crtc_state *pipe_config);
18442d08 91static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 92 struct intel_crtc_state *pipe_config);
f1f644dc 93
eb1bfe80
JB
94static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
5b18e57c
DV
98static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
29407aab 104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 105static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 106static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 107static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
d288f65f 109static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 110 const struct intel_crtc_state *pipe_config);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
113static void skylake_pfit_enable(struct intel_crtc *crtc);
114static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
115static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 116static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 117static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 118static int ilk_max_pixel_rate(struct drm_atomic_state *state);
143f73b3
ML
119static void intel_modeset_verify_crtc(struct drm_crtc *crtc,
120 struct drm_crtc_state *old_state,
121 struct drm_crtc_state *new_state);
e7457a9a 122
d4906093 123struct intel_limit {
4c5def93
ACO
124 struct {
125 int min, max;
126 } dot, vco, n, m, m1, m2, p, p1;
127
128 struct {
129 int dot_limit;
130 int p2_slow, p2_fast;
131 } p2;
d4906093 132};
79e53945 133
bfa7df01
VS
134/* returns HPLL frequency in kHz */
135static int valleyview_get_vco(struct drm_i915_private *dev_priv)
136{
137 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
138
139 /* Obtain SKU information */
140 mutex_lock(&dev_priv->sb_lock);
141 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
142 CCK_FUSE_HPLL_FREQ_MASK;
143 mutex_unlock(&dev_priv->sb_lock);
144
145 return vco_freq[hpll_freq] * 1000;
146}
147
c30fec65
VS
148int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
149 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
150{
151 u32 val;
152 int divider;
153
bfa7df01
VS
154 mutex_lock(&dev_priv->sb_lock);
155 val = vlv_cck_read(dev_priv, reg);
156 mutex_unlock(&dev_priv->sb_lock);
157
158 divider = val & CCK_FREQUENCY_VALUES;
159
160 WARN((val & CCK_FREQUENCY_STATUS) !=
161 (divider << CCK_FREQUENCY_STATUS_SHIFT),
162 "%s change in progress\n", name);
163
c30fec65
VS
164 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
165}
166
167static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
168 const char *name, u32 reg)
169{
170 if (dev_priv->hpll_freq == 0)
171 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
172
173 return vlv_get_cck_clock(dev_priv, name, reg,
174 dev_priv->hpll_freq);
bfa7df01
VS
175}
176
e7dc33f3
VS
177static int
178intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 179{
e7dc33f3
VS
180 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
181}
d2acd215 182
e7dc33f3
VS
183static int
184intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
185{
19ab4ed3 186 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
187 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
188 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
189}
190
e7dc33f3
VS
191static int
192intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 193{
79e50a4f
JN
194 uint32_t clkcfg;
195
e7dc33f3 196 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
197 clkcfg = I915_READ(CLKCFG);
198 switch (clkcfg & CLKCFG_FSB_MASK) {
199 case CLKCFG_FSB_400:
e7dc33f3 200 return 100000;
79e50a4f 201 case CLKCFG_FSB_533:
e7dc33f3 202 return 133333;
79e50a4f 203 case CLKCFG_FSB_667:
e7dc33f3 204 return 166667;
79e50a4f 205 case CLKCFG_FSB_800:
e7dc33f3 206 return 200000;
79e50a4f 207 case CLKCFG_FSB_1067:
e7dc33f3 208 return 266667;
79e50a4f 209 case CLKCFG_FSB_1333:
e7dc33f3 210 return 333333;
79e50a4f
JN
211 /* these two are just a guess; one of them might be right */
212 case CLKCFG_FSB_1600:
213 case CLKCFG_FSB_1600_ALT:
e7dc33f3 214 return 400000;
79e50a4f 215 default:
e7dc33f3 216 return 133333;
79e50a4f
JN
217 }
218}
219
19ab4ed3 220void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
221{
222 if (HAS_PCH_SPLIT(dev_priv))
223 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
224 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
225 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
226 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
228 else
229 return; /* no rawclk on other platforms, or no need to know it */
230
231 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
232}
233
bfa7df01
VS
234static void intel_update_czclk(struct drm_i915_private *dev_priv)
235{
666a4537 236 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
237 return;
238
239 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
240 CCK_CZ_CLOCK_CONTROL);
241
242 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
243}
244
021357ac 245static inline u32 /* units of 100MHz */
21a727b3
VS
246intel_fdi_link_freq(struct drm_i915_private *dev_priv,
247 const struct intel_crtc_state *pipe_config)
021357ac 248{
21a727b3
VS
249 if (HAS_DDI(dev_priv))
250 return pipe_config->port_clock; /* SPLL */
251 else if (IS_GEN5(dev_priv))
252 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 253 else
21a727b3 254 return 270000;
021357ac
CW
255}
256
1b6f4958 257static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 258 .dot = { .min = 25000, .max = 350000 },
9c333719 259 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 260 .n = { .min = 2, .max = 16 },
0206e353
AJ
261 .m = { .min = 96, .max = 140 },
262 .m1 = { .min = 18, .max = 26 },
263 .m2 = { .min = 6, .max = 16 },
264 .p = { .min = 4, .max = 128 },
265 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
266 .p2 = { .dot_limit = 165000,
267 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
268};
269
1b6f4958 270static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 271 .dot = { .min = 25000, .max = 350000 },
9c333719 272 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 273 .n = { .min = 2, .max = 16 },
5d536e28
DV
274 .m = { .min = 96, .max = 140 },
275 .m1 = { .min = 18, .max = 26 },
276 .m2 = { .min = 6, .max = 16 },
277 .p = { .min = 4, .max = 128 },
278 .p1 = { .min = 2, .max = 33 },
279 .p2 = { .dot_limit = 165000,
280 .p2_slow = 4, .p2_fast = 4 },
281};
282
1b6f4958 283static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 284 .dot = { .min = 25000, .max = 350000 },
9c333719 285 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 286 .n = { .min = 2, .max = 16 },
0206e353
AJ
287 .m = { .min = 96, .max = 140 },
288 .m1 = { .min = 18, .max = 26 },
289 .m2 = { .min = 6, .max = 16 },
290 .p = { .min = 4, .max = 128 },
291 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
292 .p2 = { .dot_limit = 165000,
293 .p2_slow = 14, .p2_fast = 7 },
e4b36699 294};
273e27ca 295
1b6f4958 296static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1400000, .max = 2800000 },
299 .n = { .min = 1, .max = 6 },
300 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
301 .m1 = { .min = 8, .max = 18 },
302 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
303 .p = { .min = 5, .max = 80 },
304 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
305 .p2 = { .dot_limit = 200000,
306 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
307};
308
1b6f4958 309static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
310 .dot = { .min = 20000, .max = 400000 },
311 .vco = { .min = 1400000, .max = 2800000 },
312 .n = { .min = 1, .max = 6 },
313 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
314 .m1 = { .min = 8, .max = 18 },
315 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
316 .p = { .min = 7, .max = 98 },
317 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
318 .p2 = { .dot_limit = 112000,
319 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
320};
321
273e27ca 322
1b6f4958 323static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
324 .dot = { .min = 25000, .max = 270000 },
325 .vco = { .min = 1750000, .max = 3500000},
326 .n = { .min = 1, .max = 4 },
327 .m = { .min = 104, .max = 138 },
328 .m1 = { .min = 17, .max = 23 },
329 .m2 = { .min = 5, .max = 11 },
330 .p = { .min = 10, .max = 30 },
331 .p1 = { .min = 1, .max = 3},
332 .p2 = { .dot_limit = 270000,
333 .p2_slow = 10,
334 .p2_fast = 10
044c7c41 335 },
e4b36699
KP
336};
337
1b6f4958 338static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
339 .dot = { .min = 22000, .max = 400000 },
340 .vco = { .min = 1750000, .max = 3500000},
341 .n = { .min = 1, .max = 4 },
342 .m = { .min = 104, .max = 138 },
343 .m1 = { .min = 16, .max = 23 },
344 .m2 = { .min = 5, .max = 11 },
345 .p = { .min = 5, .max = 80 },
346 .p1 = { .min = 1, .max = 8},
347 .p2 = { .dot_limit = 165000,
348 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
349};
350
1b6f4958 351static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
352 .dot = { .min = 20000, .max = 115000 },
353 .vco = { .min = 1750000, .max = 3500000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 104, .max = 138 },
356 .m1 = { .min = 17, .max = 23 },
357 .m2 = { .min = 5, .max = 11 },
358 .p = { .min = 28, .max = 112 },
359 .p1 = { .min = 2, .max = 8 },
360 .p2 = { .dot_limit = 0,
361 .p2_slow = 14, .p2_fast = 14
044c7c41 362 },
e4b36699
KP
363};
364
1b6f4958 365static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
366 .dot = { .min = 80000, .max = 224000 },
367 .vco = { .min = 1750000, .max = 3500000 },
368 .n = { .min = 1, .max = 3 },
369 .m = { .min = 104, .max = 138 },
370 .m1 = { .min = 17, .max = 23 },
371 .m2 = { .min = 5, .max = 11 },
372 .p = { .min = 14, .max = 42 },
373 .p1 = { .min = 2, .max = 6 },
374 .p2 = { .dot_limit = 0,
375 .p2_slow = 7, .p2_fast = 7
044c7c41 376 },
e4b36699
KP
377};
378
1b6f4958 379static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
380 .dot = { .min = 20000, .max = 400000},
381 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 382 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
383 .n = { .min = 3, .max = 6 },
384 .m = { .min = 2, .max = 256 },
273e27ca 385 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
386 .m1 = { .min = 0, .max = 0 },
387 .m2 = { .min = 0, .max = 254 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
390 .p2 = { .dot_limit = 200000,
391 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
392};
393
1b6f4958 394static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
395 .dot = { .min = 20000, .max = 400000 },
396 .vco = { .min = 1700000, .max = 3500000 },
397 .n = { .min = 3, .max = 6 },
398 .m = { .min = 2, .max = 256 },
399 .m1 = { .min = 0, .max = 0 },
400 .m2 = { .min = 0, .max = 254 },
401 .p = { .min = 7, .max = 112 },
402 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
403 .p2 = { .dot_limit = 112000,
404 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
405};
406
273e27ca
EA
407/* Ironlake / Sandybridge
408 *
409 * We calculate clock using (register_value + 2) for N/M1/M2, so here
410 * the range value for them is (actual_value - 2).
411 */
1b6f4958 412static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
413 .dot = { .min = 25000, .max = 350000 },
414 .vco = { .min = 1760000, .max = 3510000 },
415 .n = { .min = 1, .max = 5 },
416 .m = { .min = 79, .max = 127 },
417 .m1 = { .min = 12, .max = 22 },
418 .m2 = { .min = 5, .max = 9 },
419 .p = { .min = 5, .max = 80 },
420 .p1 = { .min = 1, .max = 8 },
421 .p2 = { .dot_limit = 225000,
422 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
423};
424
1b6f4958 425static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
426 .dot = { .min = 25000, .max = 350000 },
427 .vco = { .min = 1760000, .max = 3510000 },
428 .n = { .min = 1, .max = 3 },
429 .m = { .min = 79, .max = 118 },
430 .m1 = { .min = 12, .max = 22 },
431 .m2 = { .min = 5, .max = 9 },
432 .p = { .min = 28, .max = 112 },
433 .p1 = { .min = 2, .max = 8 },
434 .p2 = { .dot_limit = 225000,
435 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
436};
437
1b6f4958 438static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
439 .dot = { .min = 25000, .max = 350000 },
440 .vco = { .min = 1760000, .max = 3510000 },
441 .n = { .min = 1, .max = 3 },
442 .m = { .min = 79, .max = 127 },
443 .m1 = { .min = 12, .max = 22 },
444 .m2 = { .min = 5, .max = 9 },
445 .p = { .min = 14, .max = 56 },
446 .p1 = { .min = 2, .max = 8 },
447 .p2 = { .dot_limit = 225000,
448 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
449};
450
273e27ca 451/* LVDS 100mhz refclk limits. */
1b6f4958 452static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
453 .dot = { .min = 25000, .max = 350000 },
454 .vco = { .min = 1760000, .max = 3510000 },
455 .n = { .min = 1, .max = 2 },
456 .m = { .min = 79, .max = 126 },
457 .m1 = { .min = 12, .max = 22 },
458 .m2 = { .min = 5, .max = 9 },
459 .p = { .min = 28, .max = 112 },
0206e353 460 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
461 .p2 = { .dot_limit = 225000,
462 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
463};
464
1b6f4958 465static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
466 .dot = { .min = 25000, .max = 350000 },
467 .vco = { .min = 1760000, .max = 3510000 },
468 .n = { .min = 1, .max = 3 },
469 .m = { .min = 79, .max = 126 },
470 .m1 = { .min = 12, .max = 22 },
471 .m2 = { .min = 5, .max = 9 },
472 .p = { .min = 14, .max = 42 },
0206e353 473 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
474 .p2 = { .dot_limit = 225000,
475 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
476};
477
1b6f4958 478static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
479 /*
480 * These are the data rate limits (measured in fast clocks)
481 * since those are the strictest limits we have. The fast
482 * clock and actual rate limits are more relaxed, so checking
483 * them would make no difference.
484 */
485 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 486 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 487 .n = { .min = 1, .max = 7 },
a0c4da24
JB
488 .m1 = { .min = 2, .max = 3 },
489 .m2 = { .min = 11, .max = 156 },
b99ab663 490 .p1 = { .min = 2, .max = 3 },
5fdc9c49 491 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
492};
493
1b6f4958 494static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
495 /*
496 * These are the data rate limits (measured in fast clocks)
497 * since those are the strictest limits we have. The fast
498 * clock and actual rate limits are more relaxed, so checking
499 * them would make no difference.
500 */
501 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 502 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
503 .n = { .min = 1, .max = 1 },
504 .m1 = { .min = 2, .max = 2 },
505 .m2 = { .min = 24 << 22, .max = 175 << 22 },
506 .p1 = { .min = 2, .max = 4 },
507 .p2 = { .p2_slow = 1, .p2_fast = 14 },
508};
509
1b6f4958 510static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
511 /* FIXME: find real dot limits */
512 .dot = { .min = 0, .max = INT_MAX },
e6292556 513 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
514 .n = { .min = 1, .max = 1 },
515 .m1 = { .min = 2, .max = 2 },
516 /* FIXME: find real m2 limits */
517 .m2 = { .min = 2 << 22, .max = 255 << 22 },
518 .p1 = { .min = 2, .max = 4 },
519 .p2 = { .p2_slow = 1, .p2_fast = 20 },
520};
521
cdba954e
ACO
522static bool
523needs_modeset(struct drm_crtc_state *state)
524{
fc596660 525 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
526}
527
e0638cdf
PZ
528/**
529 * Returns whether any output on the specified pipe is of the specified type
530 */
4093561b 531bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 532{
409ee761 533 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
534 struct intel_encoder *encoder;
535
409ee761 536 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
537 if (encoder->type == type)
538 return true;
539
540 return false;
541}
542
d0737e1d
ACO
543/**
544 * Returns whether any output on the specified pipe will have the specified
545 * type after a staged modeset is complete, i.e., the same as
546 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
547 * encoder->crtc.
548 */
a93e255f
ACO
549static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
550 int type)
d0737e1d 551{
a93e255f 552 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 553 struct drm_connector *connector;
a93e255f 554 struct drm_connector_state *connector_state;
d0737e1d 555 struct intel_encoder *encoder;
a93e255f
ACO
556 int i, num_connectors = 0;
557
da3ced29 558 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
559 if (connector_state->crtc != crtc_state->base.crtc)
560 continue;
561
562 num_connectors++;
d0737e1d 563
a93e255f
ACO
564 encoder = to_intel_encoder(connector_state->best_encoder);
565 if (encoder->type == type)
d0737e1d 566 return true;
a93e255f
ACO
567 }
568
569 WARN_ON(num_connectors == 0);
d0737e1d
ACO
570
571 return false;
572}
573
dccbea3b
ID
574/*
575 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
576 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
577 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
578 * The helpers' return value is the rate of the clock that is fed to the
579 * display engine's pipe which can be the above fast dot clock rate or a
580 * divided-down version of it.
581 */
f2b115e6 582/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 583static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 584{
2177832f
SL
585 clock->m = clock->m2 + 2;
586 clock->p = clock->p1 * clock->p2;
ed5ca77e 587 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 588 return 0;
fb03ac01
VS
589 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
590 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
591
592 return clock->dot;
2177832f
SL
593}
594
7429e9d4
DV
595static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
596{
597 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
598}
599
9e2c8475 600static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 601{
7429e9d4 602 clock->m = i9xx_dpll_compute_m(clock);
79e53945 603 clock->p = clock->p1 * clock->p2;
ed5ca77e 604 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 605 return 0;
fb03ac01
VS
606 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
607 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
608
609 return clock->dot;
79e53945
JB
610}
611
9e2c8475 612static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
613{
614 clock->m = clock->m1 * clock->m2;
615 clock->p = clock->p1 * clock->p2;
616 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 617 return 0;
589eca67
ID
618 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
619 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
620
621 return clock->dot / 5;
589eca67
ID
622}
623
9e2c8475 624int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
625{
626 clock->m = clock->m1 * clock->m2;
627 clock->p = clock->p1 * clock->p2;
628 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 629 return 0;
ef9348c8
CML
630 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
631 clock->n << 22);
632 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
633
634 return clock->dot / 5;
ef9348c8
CML
635}
636
7c04d1d9 637#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
638/**
639 * Returns whether the given set of divisors are valid for a given refclk with
640 * the given connectors.
641 */
642
1b894b59 643static bool intel_PLL_is_valid(struct drm_device *dev,
1b6f4958 644 const struct intel_limit *limit,
9e2c8475 645 const struct dpll *clock)
79e53945 646{
f01b7962
VS
647 if (clock->n < limit->n.min || limit->n.max < clock->n)
648 INTELPllInvalid("n out of range\n");
79e53945 649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 650 INTELPllInvalid("p1 out of range\n");
79e53945 651 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 652 INTELPllInvalid("m2 out of range\n");
79e53945 653 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 654 INTELPllInvalid("m1 out of range\n");
f01b7962 655
666a4537
WB
656 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
657 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
658 if (clock->m1 <= clock->m2)
659 INTELPllInvalid("m1 <= m2\n");
660
666a4537 661 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
662 if (clock->p < limit->p.min || limit->p.max < clock->p)
663 INTELPllInvalid("p out of range\n");
664 if (clock->m < limit->m.min || limit->m.max < clock->m)
665 INTELPllInvalid("m out of range\n");
666 }
667
79e53945 668 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 669 INTELPllInvalid("vco out of range\n");
79e53945
JB
670 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
671 * connector, etc., rather than just a single range.
672 */
673 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 674 INTELPllInvalid("dot out of range\n");
79e53945
JB
675
676 return true;
677}
678
3b1429d9 679static int
1b6f4958 680i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
681 const struct intel_crtc_state *crtc_state,
682 int target)
79e53945 683{
3b1429d9 684 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 685
a93e255f 686 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 687 /*
a210b028
DV
688 * For LVDS just rely on its current settings for dual-channel.
689 * We haven't figured out how to reliably set up different
690 * single/dual channel state, if we even can.
79e53945 691 */
1974cad0 692 if (intel_is_dual_link_lvds(dev))
3b1429d9 693 return limit->p2.p2_fast;
79e53945 694 else
3b1429d9 695 return limit->p2.p2_slow;
79e53945
JB
696 } else {
697 if (target < limit->p2.dot_limit)
3b1429d9 698 return limit->p2.p2_slow;
79e53945 699 else
3b1429d9 700 return limit->p2.p2_fast;
79e53945 701 }
3b1429d9
VS
702}
703
70e8aa21
ACO
704/*
705 * Returns a set of divisors for the desired target clock with the given
706 * refclk, or FALSE. The returned values represent the clock equation:
707 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
708 *
709 * Target and reference clocks are specified in kHz.
710 *
711 * If match_clock is provided, then best_clock P divider must match the P
712 * divider from @match_clock used for LVDS downclocking.
713 */
3b1429d9 714static bool
1b6f4958 715i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 716 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
717 int target, int refclk, struct dpll *match_clock,
718 struct dpll *best_clock)
3b1429d9
VS
719{
720 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 721 struct dpll clock;
3b1429d9 722 int err = target;
79e53945 723
0206e353 724 memset(best_clock, 0, sizeof(*best_clock));
79e53945 725
3b1429d9
VS
726 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
727
42158660
ZY
728 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
729 clock.m1++) {
730 for (clock.m2 = limit->m2.min;
731 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 732 if (clock.m2 >= clock.m1)
42158660
ZY
733 break;
734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
738 int this_err;
739
dccbea3b 740 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
743 continue;
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
70e8aa21
ACO
761/*
762 * Returns a set of divisors for the desired target clock with the given
763 * refclk, or FALSE. The returned values represent the clock equation:
764 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
765 *
766 * Target and reference clocks are specified in kHz.
767 *
768 * If match_clock is provided, then best_clock P divider must match the P
769 * divider from @match_clock used for LVDS downclocking.
770 */
ac58c3f0 771static bool
1b6f4958 772pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 773 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
774 int target, int refclk, struct dpll *match_clock,
775 struct dpll *best_clock)
79e53945 776{
3b1429d9 777 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 778 struct dpll clock;
79e53945
JB
779 int err = target;
780
0206e353 781 memset(best_clock, 0, sizeof(*best_clock));
79e53945 782
3b1429d9
VS
783 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
784
42158660
ZY
785 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
786 clock.m1++) {
787 for (clock.m2 = limit->m2.min;
788 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
789 for (clock.n = limit->n.min;
790 clock.n <= limit->n.max; clock.n++) {
791 for (clock.p1 = limit->p1.min;
792 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
793 int this_err;
794
dccbea3b 795 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
796 if (!intel_PLL_is_valid(dev, limit,
797 &clock))
79e53945 798 continue;
cec2f356
SP
799 if (match_clock &&
800 clock.p != match_clock->p)
801 continue;
79e53945
JB
802
803 this_err = abs(clock.dot - target);
804 if (this_err < err) {
805 *best_clock = clock;
806 err = this_err;
807 }
808 }
809 }
810 }
811 }
812
813 return (err != target);
814}
815
997c030c
ACO
816/*
817 * Returns a set of divisors for the desired target clock with the given
818 * refclk, or FALSE. The returned values represent the clock equation:
819 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
820 *
821 * Target and reference clocks are specified in kHz.
822 *
823 * If match_clock is provided, then best_clock P divider must match the P
824 * divider from @match_clock used for LVDS downclocking.
997c030c 825 */
d4906093 826static bool
1b6f4958 827g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 828 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
829 int target, int refclk, struct dpll *match_clock,
830 struct dpll *best_clock)
d4906093 831{
3b1429d9 832 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 833 struct dpll clock;
d4906093 834 int max_n;
3b1429d9 835 bool found = false;
6ba770dc
AJ
836 /* approximately equals target * 0.00585 */
837 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
838
839 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
840
841 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
842
d4906093 843 max_n = limit->n.max;
f77f13e2 844 /* based on hardware requirement, prefer smaller n to precision */
d4906093 845 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 846 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
847 for (clock.m1 = limit->m1.max;
848 clock.m1 >= limit->m1.min; clock.m1--) {
849 for (clock.m2 = limit->m2.max;
850 clock.m2 >= limit->m2.min; clock.m2--) {
851 for (clock.p1 = limit->p1.max;
852 clock.p1 >= limit->p1.min; clock.p1--) {
853 int this_err;
854
dccbea3b 855 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
856 if (!intel_PLL_is_valid(dev, limit,
857 &clock))
d4906093 858 continue;
1b894b59
CW
859
860 this_err = abs(clock.dot - target);
d4906093
ML
861 if (this_err < err_most) {
862 *best_clock = clock;
863 err_most = this_err;
864 max_n = clock.n;
865 found = true;
866 }
867 }
868 }
869 }
870 }
2c07245f
ZW
871 return found;
872}
873
d5dd62bd
ID
874/*
875 * Check if the calculated PLL configuration is more optimal compared to the
876 * best configuration and error found so far. Return the calculated error.
877 */
878static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
879 const struct dpll *calculated_clock,
880 const struct dpll *best_clock,
d5dd62bd
ID
881 unsigned int best_error_ppm,
882 unsigned int *error_ppm)
883{
9ca3ba01
ID
884 /*
885 * For CHV ignore the error and consider only the P value.
886 * Prefer a bigger P value based on HW requirements.
887 */
888 if (IS_CHERRYVIEW(dev)) {
889 *error_ppm = 0;
890
891 return calculated_clock->p > best_clock->p;
892 }
893
24be4e46
ID
894 if (WARN_ON_ONCE(!target_freq))
895 return false;
896
d5dd62bd
ID
897 *error_ppm = div_u64(1000000ULL *
898 abs(target_freq - calculated_clock->dot),
899 target_freq);
900 /*
901 * Prefer a better P value over a better (smaller) error if the error
902 * is small. Ensure this preference for future configurations too by
903 * setting the error to 0.
904 */
905 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
906 *error_ppm = 0;
907
908 return true;
909 }
910
911 return *error_ppm + 10 < best_error_ppm;
912}
913
65b3d6a9
ACO
914/*
915 * Returns a set of divisors for the desired target clock with the given
916 * refclk, or FALSE. The returned values represent the clock equation:
917 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
918 */
a0c4da24 919static bool
1b6f4958 920vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 921 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
922 int target, int refclk, struct dpll *match_clock,
923 struct dpll *best_clock)
a0c4da24 924{
a93e255f 925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 926 struct drm_device *dev = crtc->base.dev;
9e2c8475 927 struct dpll clock;
69e4f900 928 unsigned int bestppm = 1000000;
27e639bf
VS
929 /* min update 19.2 MHz */
930 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 931 bool found = false;
a0c4da24 932
6b4bf1c4
VS
933 target *= 5; /* fast clock */
934
935 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
936
937 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 938 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 939 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 940 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 942 clock.p = clock.p1 * clock.p2;
a0c4da24 943 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 944 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 945 unsigned int ppm;
69e4f900 946
6b4bf1c4
VS
947 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
948 refclk * clock.m1);
949
dccbea3b 950 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 951
f01b7962
VS
952 if (!intel_PLL_is_valid(dev, limit,
953 &clock))
43b0ac53
VS
954 continue;
955
d5dd62bd
ID
956 if (!vlv_PLL_is_optimal(dev, target,
957 &clock,
958 best_clock,
959 bestppm, &ppm))
960 continue;
6b4bf1c4 961
d5dd62bd
ID
962 *best_clock = clock;
963 bestppm = ppm;
964 found = true;
a0c4da24
JB
965 }
966 }
967 }
968 }
a0c4da24 969
49e497ef 970 return found;
a0c4da24 971}
a4fc5ed6 972
65b3d6a9
ACO
973/*
974 * Returns a set of divisors for the desired target clock with the given
975 * refclk, or FALSE. The returned values represent the clock equation:
976 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
977 */
ef9348c8 978static bool
1b6f4958 979chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 980 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
981 int target, int refclk, struct dpll *match_clock,
982 struct dpll *best_clock)
ef9348c8 983{
a93e255f 984 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 985 struct drm_device *dev = crtc->base.dev;
9ca3ba01 986 unsigned int best_error_ppm;
9e2c8475 987 struct dpll clock;
ef9348c8
CML
988 uint64_t m2;
989 int found = false;
990
991 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 992 best_error_ppm = 1000000;
ef9348c8
CML
993
994 /*
995 * Based on hardware doc, the n always set to 1, and m1 always
996 * set to 2. If requires to support 200Mhz refclk, we need to
997 * revisit this because n may not 1 anymore.
998 */
999 clock.n = 1, clock.m1 = 2;
1000 target *= 5; /* fast clock */
1001
1002 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1003 for (clock.p2 = limit->p2.p2_fast;
1004 clock.p2 >= limit->p2.p2_slow;
1005 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1006 unsigned int error_ppm;
ef9348c8
CML
1007
1008 clock.p = clock.p1 * clock.p2;
1009
1010 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1011 clock.n) << 22, refclk * clock.m1);
1012
1013 if (m2 > INT_MAX/clock.m1)
1014 continue;
1015
1016 clock.m2 = m2;
1017
dccbea3b 1018 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1019
1020 if (!intel_PLL_is_valid(dev, limit, &clock))
1021 continue;
1022
9ca3ba01
ID
1023 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1024 best_error_ppm, &error_ppm))
1025 continue;
1026
1027 *best_clock = clock;
1028 best_error_ppm = error_ppm;
1029 found = true;
ef9348c8
CML
1030 }
1031 }
1032
1033 return found;
1034}
1035
5ab7b0b7 1036bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1037 struct dpll *best_clock)
5ab7b0b7 1038{
65b3d6a9 1039 int refclk = 100000;
1b6f4958 1040 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1041
65b3d6a9 1042 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1043 target_clock, refclk, NULL, best_clock);
1044}
1045
20ddf665
VS
1046bool intel_crtc_active(struct drm_crtc *crtc)
1047{
1048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1049
1050 /* Be paranoid as we can arrive here with only partial
1051 * state retrieved from the hardware during setup.
1052 *
241bfc38 1053 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1054 * as Haswell has gained clock readout/fastboot support.
1055 *
66e514c1 1056 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1057 * properly reconstruct framebuffers.
c3d1f436
MR
1058 *
1059 * FIXME: The intel_crtc->active here should be switched to
1060 * crtc->state->active once we have proper CRTC states wired up
1061 * for atomic.
20ddf665 1062 */
c3d1f436 1063 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1064 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1065}
1066
a5c961d1
PZ
1067enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1068 enum pipe pipe)
1069{
1070 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072
6e3c9717 1073 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1074}
1075
fbf49ea2
VS
1076static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1077{
1078 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1079 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1080 u32 line1, line2;
1081 u32 line_mask;
1082
1083 if (IS_GEN2(dev))
1084 line_mask = DSL_LINEMASK_GEN2;
1085 else
1086 line_mask = DSL_LINEMASK_GEN3;
1087
1088 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1089 msleep(5);
fbf49ea2
VS
1090 line2 = I915_READ(reg) & line_mask;
1091
1092 return line1 == line2;
1093}
1094
ab7ad7f6
KP
1095/*
1096 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1097 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1098 *
1099 * After disabling a pipe, we can't wait for vblank in the usual way,
1100 * spinning on the vblank interrupt status bit, since we won't actually
1101 * see an interrupt when the pipe is disabled.
1102 *
ab7ad7f6
KP
1103 * On Gen4 and above:
1104 * wait for the pipe register state bit to turn off
1105 *
1106 * Otherwise:
1107 * wait for the display line value to settle (it usually
1108 * ends up stopping at the start of the next frame).
58e10eb9 1109 *
9d0498a2 1110 */
575f7ab7 1111static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1112{
575f7ab7 1113 struct drm_device *dev = crtc->base.dev;
9d0498a2 1114 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1115 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1116 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1117
1118 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1119 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1120
1121 /* Wait for the Pipe State to go off */
58e10eb9
CW
1122 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1123 100))
284637d9 1124 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1125 } else {
ab7ad7f6 1126 /* Wait for the display line to settle */
fbf49ea2 1127 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1128 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1129 }
79e53945
JB
1130}
1131
b24e7179 1132/* Only for pre-ILK configs */
55607e8a
DV
1133void assert_pll(struct drm_i915_private *dev_priv,
1134 enum pipe pipe, bool state)
b24e7179 1135{
b24e7179
JB
1136 u32 val;
1137 bool cur_state;
1138
649636ef 1139 val = I915_READ(DPLL(pipe));
b24e7179 1140 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1141 I915_STATE_WARN(cur_state != state,
b24e7179 1142 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1143 onoff(state), onoff(cur_state));
b24e7179 1144}
b24e7179 1145
23538ef1 1146/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1147void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1148{
1149 u32 val;
1150 bool cur_state;
1151
a580516d 1152 mutex_lock(&dev_priv->sb_lock);
23538ef1 1153 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1154 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1155
1156 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1157 I915_STATE_WARN(cur_state != state,
23538ef1 1158 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1159 onoff(state), onoff(cur_state));
23538ef1 1160}
23538ef1 1161
040484af
JB
1162static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1163 enum pipe pipe, bool state)
1164{
040484af 1165 bool cur_state;
ad80a810
PZ
1166 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1167 pipe);
040484af 1168
2d1fe073 1169 if (HAS_DDI(dev_priv)) {
affa9354 1170 /* DDI does not have a specific FDI_TX register */
649636ef 1171 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1172 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1173 } else {
649636ef 1174 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1175 cur_state = !!(val & FDI_TX_ENABLE);
1176 }
e2c719b7 1177 I915_STATE_WARN(cur_state != state,
040484af 1178 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1179 onoff(state), onoff(cur_state));
040484af
JB
1180}
1181#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1182#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1183
1184static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
040484af
JB
1187 u32 val;
1188 bool cur_state;
1189
649636ef 1190 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1191 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1192 I915_STATE_WARN(cur_state != state,
040484af 1193 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1194 onoff(state), onoff(cur_state));
040484af
JB
1195}
1196#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1197#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1198
1199static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe)
1201{
040484af
JB
1202 u32 val;
1203
1204 /* ILK FDI PLL is always enabled */
7e22dbbb 1205 if (IS_GEN5(dev_priv))
040484af
JB
1206 return;
1207
bf507ef7 1208 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1209 if (HAS_DDI(dev_priv))
bf507ef7
ED
1210 return;
1211
649636ef 1212 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1213 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1214}
1215
55607e8a
DV
1216void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
040484af 1218{
040484af 1219 u32 val;
55607e8a 1220 bool cur_state;
040484af 1221
649636ef 1222 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1223 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1224 I915_STATE_WARN(cur_state != state,
55607e8a 1225 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1226 onoff(state), onoff(cur_state));
040484af
JB
1227}
1228
b680c37a
DV
1229void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1230 enum pipe pipe)
ea0760cf 1231{
bedd4dba 1232 struct drm_device *dev = dev_priv->dev;
f0f59a00 1233 i915_reg_t pp_reg;
ea0760cf
JB
1234 u32 val;
1235 enum pipe panel_pipe = PIPE_A;
0de3b485 1236 bool locked = true;
ea0760cf 1237
bedd4dba
JN
1238 if (WARN_ON(HAS_DDI(dev)))
1239 return;
1240
1241 if (HAS_PCH_SPLIT(dev)) {
1242 u32 port_sel;
1243
ea0760cf 1244 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1245 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1246
1247 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1248 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1249 panel_pipe = PIPE_B;
1250 /* XXX: else fix for eDP */
666a4537 1251 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1252 /* presumably write lock depends on pipe, not port select */
1253 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1254 panel_pipe = pipe;
ea0760cf
JB
1255 } else {
1256 pp_reg = PP_CONTROL;
bedd4dba
JN
1257 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1258 panel_pipe = PIPE_B;
ea0760cf
JB
1259 }
1260
1261 val = I915_READ(pp_reg);
1262 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1263 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1264 locked = false;
1265
e2c719b7 1266 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1267 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1268 pipe_name(pipe));
ea0760cf
JB
1269}
1270
93ce0ba6
JN
1271static void assert_cursor(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
1273{
1274 struct drm_device *dev = dev_priv->dev;
1275 bool cur_state;
1276
d9d82081 1277 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1278 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1279 else
5efb3e28 1280 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1281
e2c719b7 1282 I915_STATE_WARN(cur_state != state,
93ce0ba6 1283 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1284 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1285}
1286#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1287#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1288
b840d907
JB
1289void assert_pipe(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, bool state)
b24e7179 1291{
63d7bbe9 1292 bool cur_state;
702e7a56
PZ
1293 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1294 pipe);
4feed0eb 1295 enum intel_display_power_domain power_domain;
b24e7179 1296
b6b5d049
VS
1297 /* if we need the pipe quirk it must be always on */
1298 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1299 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1300 state = true;
1301
4feed0eb
ID
1302 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1303 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1304 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1305 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1306
1307 intel_display_power_put(dev_priv, power_domain);
1308 } else {
1309 cur_state = false;
69310161
PZ
1310 }
1311
e2c719b7 1312 I915_STATE_WARN(cur_state != state,
63d7bbe9 1313 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1314 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1315}
1316
931872fc
CW
1317static void assert_plane(struct drm_i915_private *dev_priv,
1318 enum plane plane, bool state)
b24e7179 1319{
b24e7179 1320 u32 val;
931872fc 1321 bool cur_state;
b24e7179 1322
649636ef 1323 val = I915_READ(DSPCNTR(plane));
931872fc 1324 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1325 I915_STATE_WARN(cur_state != state,
931872fc 1326 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1327 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1328}
1329
931872fc
CW
1330#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1331#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1332
b24e7179
JB
1333static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1334 enum pipe pipe)
1335{
653e1026 1336 struct drm_device *dev = dev_priv->dev;
649636ef 1337 int i;
b24e7179 1338
653e1026
VS
1339 /* Primary planes are fixed to pipes on gen4+ */
1340 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1341 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1342 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1343 "plane %c assertion failure, should be disabled but not\n",
1344 plane_name(pipe));
19ec1358 1345 return;
28c05794 1346 }
19ec1358 1347
b24e7179 1348 /* Need to check both planes against the pipe */
055e393f 1349 for_each_pipe(dev_priv, i) {
649636ef
VS
1350 u32 val = I915_READ(DSPCNTR(i));
1351 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1352 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1353 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1354 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1355 plane_name(i), pipe_name(pipe));
b24e7179
JB
1356 }
1357}
1358
19332d7a
JB
1359static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe)
1361{
20674eef 1362 struct drm_device *dev = dev_priv->dev;
649636ef 1363 int sprite;
19332d7a 1364
7feb8b88 1365 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1366 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1367 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1368 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1369 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1370 sprite, pipe_name(pipe));
1371 }
666a4537 1372 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1373 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1374 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1375 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1376 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1377 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1378 }
1379 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1380 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1381 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1383 plane_name(pipe), pipe_name(pipe));
1384 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1385 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1386 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1388 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1389 }
1390}
1391
08c71e5e
VS
1392static void assert_vblank_disabled(struct drm_crtc *crtc)
1393{
e2c719b7 1394 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1395 drm_crtc_vblank_put(crtc);
1396}
1397
7abd4b35
ACO
1398void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
92f2584a 1400{
92f2584a
JB
1401 u32 val;
1402 bool enabled;
1403
649636ef 1404 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1405 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1406 I915_STATE_WARN(enabled,
9db4a9c7
JB
1407 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1408 pipe_name(pipe));
92f2584a
JB
1409}
1410
4e634389
KP
1411static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1413{
1414 if ((val & DP_PORT_EN) == 0)
1415 return false;
1416
2d1fe073 1417 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1418 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
2d1fe073 1421 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
f0575e92
KP
1424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
1519b995
KP
1431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
dc0fa718 1434 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1435 return false;
1436
2d1fe073 1437 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1439 return false;
2d1fe073 1440 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
1519b995 1443 } else {
dc0fa718 1444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
2d1fe073 1456 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
2d1fe073 1471 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
291906f1 1481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1482 enum pipe pipe, i915_reg_t reg,
1483 u32 port_sel)
291906f1 1484{
47a05eca 1485 u32 val = I915_READ(reg);
e2c719b7 1486 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1487 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1488 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1489
2d1fe073 1490 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1491 && (val & DP_PIPEB_SELECT),
de9a35ab 1492 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1493}
1494
1495static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1496 enum pipe pipe, i915_reg_t reg)
291906f1 1497{
47a05eca 1498 u32 val = I915_READ(reg);
e2c719b7 1499 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1500 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1501 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1502
2d1fe073 1503 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1504 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1505 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1506}
1507
1508static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe)
1510{
291906f1 1511 u32 val;
291906f1 1512
f0575e92
KP
1513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1516
649636ef 1517 val = I915_READ(PCH_ADPA);
e2c719b7 1518 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1519 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1520 pipe_name(pipe));
291906f1 1521
649636ef 1522 val = I915_READ(PCH_LVDS);
e2c719b7 1523 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1524 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1525 pipe_name(pipe));
291906f1 1526
e2debe91
PZ
1527 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1530}
1531
cd2d34d9
VS
1532static void _vlv_enable_pll(struct intel_crtc *crtc,
1533 const struct intel_crtc_state *pipe_config)
1534{
1535 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1536 enum pipe pipe = crtc->pipe;
1537
1538 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1539 POSTING_READ(DPLL(pipe));
1540 udelay(150);
1541
1542 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1543 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1544}
1545
d288f65f 1546static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1547 const struct intel_crtc_state *pipe_config)
87442f73 1548{
cd2d34d9 1549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1550 enum pipe pipe = crtc->pipe;
87442f73 1551
8bd3f301 1552 assert_pipe_disabled(dev_priv, pipe);
87442f73 1553
87442f73 1554 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1555 assert_panel_unlocked(dev_priv, pipe);
87442f73 1556
cd2d34d9
VS
1557 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1558 _vlv_enable_pll(crtc, pipe_config);
426115cf 1559
8bd3f301
VS
1560 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1561 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1562}
1563
cd2d34d9
VS
1564
1565static void _chv_enable_pll(struct intel_crtc *crtc,
1566 const struct intel_crtc_state *pipe_config)
9d556c99 1567{
cd2d34d9 1568 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1569 enum pipe pipe = crtc->pipe;
9d556c99 1570 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1571 u32 tmp;
1572
a580516d 1573 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1574
1575 /* Enable back the 10bit clock to display controller */
1576 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1577 tmp |= DPIO_DCLKP_EN;
1578 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1579
54433e91
VS
1580 mutex_unlock(&dev_priv->sb_lock);
1581
9d556c99
CML
1582 /*
1583 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1584 */
1585 udelay(1);
1586
1587 /* Enable PLL */
d288f65f 1588 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1589
1590 /* Check PLL is locked */
a11b0703 1591 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99 1592 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1593}
1594
1595static void chv_enable_pll(struct intel_crtc *crtc,
1596 const struct intel_crtc_state *pipe_config)
1597{
1598 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1599 enum pipe pipe = crtc->pipe;
1600
1601 assert_pipe_disabled(dev_priv, pipe);
1602
1603 /* PLL is protected by panel, make sure we can write it */
1604 assert_panel_unlocked(dev_priv, pipe);
1605
1606 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1607 _chv_enable_pll(crtc, pipe_config);
9d556c99 1608
c231775c
VS
1609 if (pipe != PIPE_A) {
1610 /*
1611 * WaPixelRepeatModeFixForC0:chv
1612 *
1613 * DPLLCMD is AWOL. Use chicken bits to propagate
1614 * the value from DPLLBMD to either pipe B or C.
1615 */
1616 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1617 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1618 I915_WRITE(CBR4_VLV, 0);
1619 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1620
1621 /*
1622 * DPLLB VGA mode also seems to cause problems.
1623 * We should always have it disabled.
1624 */
1625 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1626 } else {
1627 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1628 POSTING_READ(DPLL_MD(pipe));
1629 }
9d556c99
CML
1630}
1631
1c4e0274
VS
1632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
3538b9df 1638 count += crtc->base.state->active &&
409ee761 1639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1640
1641 return count;
1642}
1643
66e3d5c0 1644static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1645{
66e3d5c0
DV
1646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1648 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1649 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1650
66e3d5c0 1651 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1652
63d7bbe9 1653 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1654 if (IS_MOBILE(dev) && !IS_I830(dev))
1655 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1656
1c4e0274
VS
1657 /* Enable DVO 2x clock on both PLLs if necessary */
1658 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1659 /*
1660 * It appears to be important that we don't enable this
1661 * for the current pipe before otherwise configuring the
1662 * PLL. No idea how this should be handled if multiple
1663 * DVO outputs are enabled simultaneosly.
1664 */
1665 dpll |= DPLL_DVO_2X_MODE;
1666 I915_WRITE(DPLL(!crtc->pipe),
1667 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1668 }
66e3d5c0 1669
c2b63374
VS
1670 /*
1671 * Apparently we need to have VGA mode enabled prior to changing
1672 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1673 * dividers, even though the register value does change.
1674 */
1675 I915_WRITE(reg, 0);
1676
8e7a65aa
VS
1677 I915_WRITE(reg, dpll);
1678
66e3d5c0
DV
1679 /* Wait for the clocks to stabilize. */
1680 POSTING_READ(reg);
1681 udelay(150);
1682
1683 if (INTEL_INFO(dev)->gen >= 4) {
1684 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1685 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1686 } else {
1687 /* The pixel multiplier can only be updated once the
1688 * DPLL is enabled and the clocks are stable.
1689 *
1690 * So write it again.
1691 */
1692 I915_WRITE(reg, dpll);
1693 }
63d7bbe9
JB
1694
1695 /* We do this three times for luck */
66e3d5c0 1696 I915_WRITE(reg, dpll);
63d7bbe9
JB
1697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
66e3d5c0 1699 I915_WRITE(reg, dpll);
63d7bbe9
JB
1700 POSTING_READ(reg);
1701 udelay(150); /* wait for warmup */
66e3d5c0 1702 I915_WRITE(reg, dpll);
63d7bbe9
JB
1703 POSTING_READ(reg);
1704 udelay(150); /* wait for warmup */
1705}
1706
1707/**
50b44a44 1708 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1709 * @dev_priv: i915 private structure
1710 * @pipe: pipe PLL to disable
1711 *
1712 * Disable the PLL for @pipe, making sure the pipe is off first.
1713 *
1714 * Note! This is for pre-ILK only.
1715 */
1c4e0274 1716static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1717{
1c4e0274
VS
1718 struct drm_device *dev = crtc->base.dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 enum pipe pipe = crtc->pipe;
1721
1722 /* Disable DVO 2x clock on both PLLs if necessary */
1723 if (IS_I830(dev) &&
409ee761 1724 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1725 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1726 I915_WRITE(DPLL(PIPE_B),
1727 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1728 I915_WRITE(DPLL(PIPE_A),
1729 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1730 }
1731
b6b5d049
VS
1732 /* Don't disable pipe or pipe PLLs if needed */
1733 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1734 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1735 return;
1736
1737 /* Make sure the pipe isn't still relying on us */
1738 assert_pipe_disabled(dev_priv, pipe);
1739
b8afb911 1740 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1741 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1742}
1743
f6071166
JB
1744static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1745{
b8afb911 1746 u32 val;
f6071166
JB
1747
1748 /* Make sure the pipe isn't still relying on us */
1749 assert_pipe_disabled(dev_priv, pipe);
1750
03ed5cbf
VS
1751 val = DPLL_INTEGRATED_REF_CLK_VLV |
1752 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1753 if (pipe != PIPE_A)
1754 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1755
f6071166
JB
1756 I915_WRITE(DPLL(pipe), val);
1757 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1758}
1759
1760static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1761{
d752048d 1762 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1763 u32 val;
1764
a11b0703
VS
1765 /* Make sure the pipe isn't still relying on us */
1766 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1767
60bfe44f
VS
1768 val = DPLL_SSC_REF_CLK_CHV |
1769 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1770 if (pipe != PIPE_A)
1771 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1772
a11b0703
VS
1773 I915_WRITE(DPLL(pipe), val);
1774 POSTING_READ(DPLL(pipe));
d752048d 1775
a580516d 1776 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1777
1778 /* Disable 10bit clock to display controller */
1779 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1780 val &= ~DPIO_DCLKP_EN;
1781 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1782
a580516d 1783 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1784}
1785
e4607fcf 1786void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1787 struct intel_digital_port *dport,
1788 unsigned int expected_mask)
89b667f8
JB
1789{
1790 u32 port_mask;
f0f59a00 1791 i915_reg_t dpll_reg;
89b667f8 1792
e4607fcf
CML
1793 switch (dport->port) {
1794 case PORT_B:
89b667f8 1795 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1796 dpll_reg = DPLL(0);
e4607fcf
CML
1797 break;
1798 case PORT_C:
89b667f8 1799 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1800 dpll_reg = DPLL(0);
9b6de0a1 1801 expected_mask <<= 4;
00fc31b7
CML
1802 break;
1803 case PORT_D:
1804 port_mask = DPLL_PORTD_READY_MASK;
1805 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1806 break;
1807 default:
1808 BUG();
1809 }
89b667f8 1810
9b6de0a1
VS
1811 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1812 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1813 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1814}
1815
b8a4f404
PZ
1816static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1817 enum pipe pipe)
040484af 1818{
23670b32 1819 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1820 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1822 i915_reg_t reg;
1823 uint32_t val, pipeconf_val;
040484af 1824
040484af 1825 /* Make sure PCH DPLL is enabled */
8106ddbd 1826 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1827
1828 /* FDI must be feeding us bits for PCH ports */
1829 assert_fdi_tx_enabled(dev_priv, pipe);
1830 assert_fdi_rx_enabled(dev_priv, pipe);
1831
23670b32
DV
1832 if (HAS_PCH_CPT(dev)) {
1833 /* Workaround: Set the timing override bit before enabling the
1834 * pch transcoder. */
1835 reg = TRANS_CHICKEN2(pipe);
1836 val = I915_READ(reg);
1837 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1838 I915_WRITE(reg, val);
59c859d6 1839 }
23670b32 1840
ab9412ba 1841 reg = PCH_TRANSCONF(pipe);
040484af 1842 val = I915_READ(reg);
5f7f726d 1843 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1844
2d1fe073 1845 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1846 /*
c5de7c6f
VS
1847 * Make the BPC in transcoder be consistent with
1848 * that in pipeconf reg. For HDMI we must use 8bpc
1849 * here for both 8bpc and 12bpc.
e9bcff5c 1850 */
dfd07d72 1851 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1852 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1853 val |= PIPECONF_8BPC;
1854 else
1855 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1856 }
5f7f726d
PZ
1857
1858 val &= ~TRANS_INTERLACE_MASK;
1859 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1860 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1861 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1862 val |= TRANS_LEGACY_INTERLACED_ILK;
1863 else
1864 val |= TRANS_INTERLACED;
5f7f726d
PZ
1865 else
1866 val |= TRANS_PROGRESSIVE;
1867
040484af
JB
1868 I915_WRITE(reg, val | TRANS_ENABLE);
1869 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1870 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1871}
1872
8fb033d7 1873static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1874 enum transcoder cpu_transcoder)
040484af 1875{
8fb033d7 1876 u32 val, pipeconf_val;
8fb033d7 1877
8fb033d7 1878 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1879 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1880 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1881
223a6fdf 1882 /* Workaround: set timing override bit. */
36c0d0cf 1883 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1884 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1885 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1886
25f3ef11 1887 val = TRANS_ENABLE;
937bb610 1888 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1889
9a76b1c6
PZ
1890 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1891 PIPECONF_INTERLACED_ILK)
a35f2679 1892 val |= TRANS_INTERLACED;
8fb033d7
PZ
1893 else
1894 val |= TRANS_PROGRESSIVE;
1895
ab9412ba
DV
1896 I915_WRITE(LPT_TRANSCONF, val);
1897 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1898 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1899}
1900
b8a4f404
PZ
1901static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1902 enum pipe pipe)
040484af 1903{
23670b32 1904 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1905 i915_reg_t reg;
1906 uint32_t val;
040484af
JB
1907
1908 /* FDI relies on the transcoder */
1909 assert_fdi_tx_disabled(dev_priv, pipe);
1910 assert_fdi_rx_disabled(dev_priv, pipe);
1911
291906f1
JB
1912 /* Ports must be off as well */
1913 assert_pch_ports_disabled(dev_priv, pipe);
1914
ab9412ba 1915 reg = PCH_TRANSCONF(pipe);
040484af
JB
1916 val = I915_READ(reg);
1917 val &= ~TRANS_ENABLE;
1918 I915_WRITE(reg, val);
1919 /* wait for PCH transcoder off, transcoder state */
1920 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1921 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1922
c465613b 1923 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1924 /* Workaround: Clear the timing override chicken bit again. */
1925 reg = TRANS_CHICKEN2(pipe);
1926 val = I915_READ(reg);
1927 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1928 I915_WRITE(reg, val);
1929 }
040484af
JB
1930}
1931
ab4d966c 1932static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1933{
8fb033d7
PZ
1934 u32 val;
1935
ab9412ba 1936 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1937 val &= ~TRANS_ENABLE;
ab9412ba 1938 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1939 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1940 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1941 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1942
1943 /* Workaround: clear timing override bit. */
36c0d0cf 1944 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1945 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1946 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1947}
1948
b24e7179 1949/**
309cfea8 1950 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1951 * @crtc: crtc responsible for the pipe
b24e7179 1952 *
0372264a 1953 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1954 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1955 */
e1fdc473 1956static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1957{
0372264a
PZ
1958 struct drm_device *dev = crtc->base.dev;
1959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 enum pipe pipe = crtc->pipe;
1a70a728 1961 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1962 enum pipe pch_transcoder;
f0f59a00 1963 i915_reg_t reg;
b24e7179
JB
1964 u32 val;
1965
9e2ee2dd
VS
1966 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1967
58c6eaa2 1968 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1969 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1970 assert_sprites_disabled(dev_priv, pipe);
1971
2d1fe073 1972 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1973 pch_transcoder = TRANSCODER_A;
1974 else
1975 pch_transcoder = pipe;
1976
b24e7179
JB
1977 /*
1978 * A pipe without a PLL won't actually be able to drive bits from
1979 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1980 * need the check.
1981 */
2d1fe073 1982 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1983 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1984 assert_dsi_pll_enabled(dev_priv);
1985 else
1986 assert_pll_enabled(dev_priv, pipe);
040484af 1987 else {
6e3c9717 1988 if (crtc->config->has_pch_encoder) {
040484af 1989 /* if driving the PCH, we need FDI enabled */
cc391bbb 1990 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1991 assert_fdi_tx_pll_enabled(dev_priv,
1992 (enum pipe) cpu_transcoder);
040484af
JB
1993 }
1994 /* FIXME: assert CPU port conditions for SNB+ */
1995 }
b24e7179 1996
702e7a56 1997 reg = PIPECONF(cpu_transcoder);
b24e7179 1998 val = I915_READ(reg);
7ad25d48 1999 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2000 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2001 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2002 return;
7ad25d48 2003 }
00d70b15
CW
2004
2005 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2006 POSTING_READ(reg);
b7792d8b
VS
2007
2008 /*
2009 * Until the pipe starts DSL will read as 0, which would cause
2010 * an apparent vblank timestamp jump, which messes up also the
2011 * frame count when it's derived from the timestamps. So let's
2012 * wait for the pipe to start properly before we call
2013 * drm_crtc_vblank_on()
2014 */
2015 if (dev->max_vblank_count == 0 &&
2016 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2017 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2018}
2019
2020/**
309cfea8 2021 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2022 * @crtc: crtc whose pipes is to be disabled
b24e7179 2023 *
575f7ab7
VS
2024 * Disable the pipe of @crtc, making sure that various hardware
2025 * specific requirements are met, if applicable, e.g. plane
2026 * disabled, panel fitter off, etc.
b24e7179
JB
2027 *
2028 * Will wait until the pipe has shut down before returning.
2029 */
575f7ab7 2030static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2031{
575f7ab7 2032 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2033 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2034 enum pipe pipe = crtc->pipe;
f0f59a00 2035 i915_reg_t reg;
b24e7179
JB
2036 u32 val;
2037
9e2ee2dd
VS
2038 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2039
b24e7179
JB
2040 /*
2041 * Make sure planes won't keep trying to pump pixels to us,
2042 * or we might hang the display.
2043 */
2044 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2045 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2046 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2047
702e7a56 2048 reg = PIPECONF(cpu_transcoder);
b24e7179 2049 val = I915_READ(reg);
00d70b15
CW
2050 if ((val & PIPECONF_ENABLE) == 0)
2051 return;
2052
67adc644
VS
2053 /*
2054 * Double wide has implications for planes
2055 * so best keep it disabled when not needed.
2056 */
6e3c9717 2057 if (crtc->config->double_wide)
67adc644
VS
2058 val &= ~PIPECONF_DOUBLE_WIDE;
2059
2060 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2061 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2062 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2063 val &= ~PIPECONF_ENABLE;
2064
2065 I915_WRITE(reg, val);
2066 if ((val & PIPECONF_ENABLE) == 0)
2067 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2068}
2069
693db184
CW
2070static bool need_vtd_wa(struct drm_device *dev)
2071{
2072#ifdef CONFIG_INTEL_IOMMU
2073 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2074 return true;
2075#endif
2076 return false;
2077}
2078
832be82f
VS
2079static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2080{
2081 return IS_GEN2(dev_priv) ? 2048 : 4096;
2082}
2083
27ba3910
VS
2084static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2085 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2086{
2087 switch (fb_modifier) {
2088 case DRM_FORMAT_MOD_NONE:
2089 return cpp;
2090 case I915_FORMAT_MOD_X_TILED:
2091 if (IS_GEN2(dev_priv))
2092 return 128;
2093 else
2094 return 512;
2095 case I915_FORMAT_MOD_Y_TILED:
2096 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Yf_TILED:
2101 switch (cpp) {
2102 case 1:
2103 return 64;
2104 case 2:
2105 case 4:
2106 return 128;
2107 case 8:
2108 case 16:
2109 return 256;
2110 default:
2111 MISSING_CASE(cpp);
2112 return cpp;
2113 }
2114 break;
2115 default:
2116 MISSING_CASE(fb_modifier);
2117 return cpp;
2118 }
2119}
2120
832be82f
VS
2121unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2122 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2123{
832be82f
VS
2124 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2125 return 1;
2126 else
2127 return intel_tile_size(dev_priv) /
27ba3910 2128 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2129}
2130
8d0deca8
VS
2131/* Return the tile dimensions in pixel units */
2132static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2133 unsigned int *tile_width,
2134 unsigned int *tile_height,
2135 uint64_t fb_modifier,
2136 unsigned int cpp)
2137{
2138 unsigned int tile_width_bytes =
2139 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2140
2141 *tile_width = tile_width_bytes / cpp;
2142 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2143}
2144
6761dd31
TU
2145unsigned int
2146intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2147 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2148{
832be82f
VS
2149 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2150 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2151
2152 return ALIGN(height, tile_height);
a57ce0b2
JB
2153}
2154
1663b9d6
VS
2155unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2156{
2157 unsigned int size = 0;
2158 int i;
2159
2160 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2161 size += rot_info->plane[i].width * rot_info->plane[i].height;
2162
2163 return size;
2164}
2165
75c82a53 2166static void
3465c580
VS
2167intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2168 const struct drm_framebuffer *fb,
2169 unsigned int rotation)
f64b98cd 2170{
2d7a215f
VS
2171 if (intel_rotation_90_or_270(rotation)) {
2172 *view = i915_ggtt_view_rotated;
2173 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2174 } else {
2175 *view = i915_ggtt_view_normal;
2176 }
2177}
50470bb0 2178
2d7a215f
VS
2179static void
2180intel_fill_fb_info(struct drm_i915_private *dev_priv,
2181 struct drm_framebuffer *fb)
2182{
2183 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2184 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2185
d9b3288e
VS
2186 tile_size = intel_tile_size(dev_priv);
2187
2188 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2189 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2190 fb->modifier[0], cpp);
d9b3288e 2191
1663b9d6
VS
2192 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2193 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2194
89e3e142 2195 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2196 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2197 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2198 fb->modifier[1], cpp);
d9b3288e 2199
2d7a215f 2200 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2201 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2202 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2203 }
f64b98cd
TU
2204}
2205
603525d7 2206static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2207{
2208 if (INTEL_INFO(dev_priv)->gen >= 9)
2209 return 256 * 1024;
985b8bb4 2210 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2211 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2212 return 128 * 1024;
2213 else if (INTEL_INFO(dev_priv)->gen >= 4)
2214 return 4 * 1024;
2215 else
44c5905e 2216 return 0;
4e9a86b6
VS
2217}
2218
603525d7
VS
2219static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2220 uint64_t fb_modifier)
2221{
2222 switch (fb_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 return intel_linear_alignment(dev_priv);
2225 case I915_FORMAT_MOD_X_TILED:
2226 if (INTEL_INFO(dev_priv)->gen >= 9)
2227 return 256 * 1024;
2228 return 0;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 case I915_FORMAT_MOD_Yf_TILED:
2231 return 1 * 1024 * 1024;
2232 default:
2233 MISSING_CASE(fb_modifier);
2234 return 0;
2235 }
2236}
2237
127bd2ac 2238int
3465c580
VS
2239intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2240 unsigned int rotation)
6b95a207 2241{
850c4cdc 2242 struct drm_device *dev = fb->dev;
ce453d81 2243 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2244 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2245 struct i915_ggtt_view view;
6b95a207
KH
2246 u32 alignment;
2247 int ret;
2248
ebcdd39e
MR
2249 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2250
603525d7 2251 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2252
3465c580 2253 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2254
693db184
CW
2255 /* Note that the w/a also requires 64 PTE of padding following the
2256 * bo. We currently fill all unused PTE with the shadow page and so
2257 * we should always have valid PTE following the scanout preventing
2258 * the VT-d warning.
2259 */
2260 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2261 alignment = 256 * 1024;
2262
d6dd6843
PZ
2263 /*
2264 * Global gtt pte registers are special registers which actually forward
2265 * writes to a chunk of system memory. Which means that there is no risk
2266 * that the register values disappear as soon as we call
2267 * intel_runtime_pm_put(), so it is correct to wrap only the
2268 * pin/unpin/fence and not more.
2269 */
2270 intel_runtime_pm_get(dev_priv);
2271
7580d774
ML
2272 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2273 &view);
48b956c5 2274 if (ret)
b26a6b35 2275 goto err_pm;
6b95a207
KH
2276
2277 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2278 * fence, whereas 965+ only requires a fence if using
2279 * framebuffer compression. For simplicity, we always install
2280 * a fence as the cost is not that onerous.
2281 */
9807216f
VK
2282 if (view.type == I915_GGTT_VIEW_NORMAL) {
2283 ret = i915_gem_object_get_fence(obj);
2284 if (ret == -EDEADLK) {
2285 /*
2286 * -EDEADLK means there are no free fences
2287 * no pending flips.
2288 *
2289 * This is propagated to atomic, but it uses
2290 * -EDEADLK to force a locking recovery, so
2291 * change the returned error to -EBUSY.
2292 */
2293 ret = -EBUSY;
2294 goto err_unpin;
2295 } else if (ret)
2296 goto err_unpin;
1690e1eb 2297
9807216f
VK
2298 i915_gem_object_pin_fence(obj);
2299 }
6b95a207 2300
d6dd6843 2301 intel_runtime_pm_put(dev_priv);
6b95a207 2302 return 0;
48b956c5
CW
2303
2304err_unpin:
f64b98cd 2305 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2306err_pm:
d6dd6843 2307 intel_runtime_pm_put(dev_priv);
48b956c5 2308 return ret;
6b95a207
KH
2309}
2310
fb4b8ce1 2311void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2312{
82bc3b2d 2313 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2314 struct i915_ggtt_view view;
82bc3b2d 2315
ebcdd39e
MR
2316 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2317
3465c580 2318 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2319
9807216f
VK
2320 if (view.type == I915_GGTT_VIEW_NORMAL)
2321 i915_gem_object_unpin_fence(obj);
2322
f64b98cd 2323 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2324}
2325
29cf9491
VS
2326/*
2327 * Adjust the tile offset by moving the difference into
2328 * the x/y offsets.
2329 *
2330 * Input tile dimensions and pitch must already be
2331 * rotated to match x and y, and in pixel units.
2332 */
2333static u32 intel_adjust_tile_offset(int *x, int *y,
2334 unsigned int tile_width,
2335 unsigned int tile_height,
2336 unsigned int tile_size,
2337 unsigned int pitch_tiles,
2338 u32 old_offset,
2339 u32 new_offset)
2340{
2341 unsigned int tiles;
2342
2343 WARN_ON(old_offset & (tile_size - 1));
2344 WARN_ON(new_offset & (tile_size - 1));
2345 WARN_ON(new_offset > old_offset);
2346
2347 tiles = (old_offset - new_offset) / tile_size;
2348
2349 *y += tiles / pitch_tiles * tile_height;
2350 *x += tiles % pitch_tiles * tile_width;
2351
2352 return new_offset;
2353}
2354
8d0deca8
VS
2355/*
2356 * Computes the linear offset to the base tile and adjusts
2357 * x, y. bytes per pixel is assumed to be a power-of-two.
2358 *
2359 * In the 90/270 rotated case, x and y are assumed
2360 * to be already rotated to match the rotated GTT view, and
2361 * pitch is the tile_height aligned framebuffer height.
2362 */
4f2d9934
VS
2363u32 intel_compute_tile_offset(int *x, int *y,
2364 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2365 unsigned int pitch,
2366 unsigned int rotation)
c2c75131 2367{
4f2d9934
VS
2368 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2369 uint64_t fb_modifier = fb->modifier[plane];
2370 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2371 u32 offset, offset_aligned, alignment;
2372
2373 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2374 if (alignment)
2375 alignment--;
2376
b5c65338 2377 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2378 unsigned int tile_size, tile_width, tile_height;
2379 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2380
d843310d 2381 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2382 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2383 fb_modifier, cpp);
2384
2385 if (intel_rotation_90_or_270(rotation)) {
2386 pitch_tiles = pitch / tile_height;
2387 swap(tile_width, tile_height);
2388 } else {
2389 pitch_tiles = pitch / (tile_width * cpp);
2390 }
d843310d
VS
2391
2392 tile_rows = *y / tile_height;
2393 *y %= tile_height;
c2c75131 2394
8d0deca8
VS
2395 tiles = *x / tile_width;
2396 *x %= tile_width;
bc752862 2397
29cf9491
VS
2398 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2399 offset_aligned = offset & ~alignment;
bc752862 2400
29cf9491
VS
2401 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2402 tile_size, pitch_tiles,
2403 offset, offset_aligned);
2404 } else {
bc752862 2405 offset = *y * pitch + *x * cpp;
29cf9491
VS
2406 offset_aligned = offset & ~alignment;
2407
4e9a86b6
VS
2408 *y = (offset & alignment) / pitch;
2409 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2410 }
29cf9491
VS
2411
2412 return offset_aligned;
c2c75131
DV
2413}
2414
b35d63fa 2415static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2416{
2417 switch (format) {
2418 case DISPPLANE_8BPP:
2419 return DRM_FORMAT_C8;
2420 case DISPPLANE_BGRX555:
2421 return DRM_FORMAT_XRGB1555;
2422 case DISPPLANE_BGRX565:
2423 return DRM_FORMAT_RGB565;
2424 default:
2425 case DISPPLANE_BGRX888:
2426 return DRM_FORMAT_XRGB8888;
2427 case DISPPLANE_RGBX888:
2428 return DRM_FORMAT_XBGR8888;
2429 case DISPPLANE_BGRX101010:
2430 return DRM_FORMAT_XRGB2101010;
2431 case DISPPLANE_RGBX101010:
2432 return DRM_FORMAT_XBGR2101010;
2433 }
2434}
2435
bc8d7dff
DL
2436static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2437{
2438 switch (format) {
2439 case PLANE_CTL_FORMAT_RGB_565:
2440 return DRM_FORMAT_RGB565;
2441 default:
2442 case PLANE_CTL_FORMAT_XRGB_8888:
2443 if (rgb_order) {
2444 if (alpha)
2445 return DRM_FORMAT_ABGR8888;
2446 else
2447 return DRM_FORMAT_XBGR8888;
2448 } else {
2449 if (alpha)
2450 return DRM_FORMAT_ARGB8888;
2451 else
2452 return DRM_FORMAT_XRGB8888;
2453 }
2454 case PLANE_CTL_FORMAT_XRGB_2101010:
2455 if (rgb_order)
2456 return DRM_FORMAT_XBGR2101010;
2457 else
2458 return DRM_FORMAT_XRGB2101010;
2459 }
2460}
2461
5724dbd1 2462static bool
f6936e29
DV
2463intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2464 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2465{
2466 struct drm_device *dev = crtc->base.dev;
3badb49f 2467 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2468 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2469 struct drm_i915_gem_object *obj = NULL;
2470 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2471 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2472 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2473 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2474 PAGE_SIZE);
2475
2476 size_aligned -= base_aligned;
46f297fb 2477
ff2652ea
CW
2478 if (plane_config->size == 0)
2479 return false;
2480
3badb49f
PZ
2481 /* If the FB is too big, just don't use it since fbdev is not very
2482 * important and we should probably use that space with FBC or other
2483 * features. */
72e96d64 2484 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2485 return false;
2486
12c83d99
TU
2487 mutex_lock(&dev->struct_mutex);
2488
f37b5c2b
DV
2489 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2490 base_aligned,
2491 base_aligned,
2492 size_aligned);
12c83d99
TU
2493 if (!obj) {
2494 mutex_unlock(&dev->struct_mutex);
484b41dd 2495 return false;
12c83d99 2496 }
46f297fb 2497
49af449b
DL
2498 obj->tiling_mode = plane_config->tiling;
2499 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2500 obj->stride = fb->pitches[0];
46f297fb 2501
6bf129df
DL
2502 mode_cmd.pixel_format = fb->pixel_format;
2503 mode_cmd.width = fb->width;
2504 mode_cmd.height = fb->height;
2505 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2506 mode_cmd.modifier[0] = fb->modifier[0];
2507 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2508
6bf129df 2509 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2510 &mode_cmd, obj)) {
46f297fb
JB
2511 DRM_DEBUG_KMS("intel fb init failed\n");
2512 goto out_unref_obj;
2513 }
12c83d99 2514
46f297fb 2515 mutex_unlock(&dev->struct_mutex);
484b41dd 2516
f6936e29 2517 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2518 return true;
46f297fb
JB
2519
2520out_unref_obj:
2521 drm_gem_object_unreference(&obj->base);
2522 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2523 return false;
2524}
2525
5724dbd1 2526static void
f6936e29
DV
2527intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2528 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2529{
2530 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2531 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2532 struct drm_crtc *c;
2533 struct intel_crtc *i;
2ff8fde1 2534 struct drm_i915_gem_object *obj;
88595ac9 2535 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2536 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2537 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2538 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2539 struct intel_plane_state *intel_state =
2540 to_intel_plane_state(plane_state);
88595ac9 2541 struct drm_framebuffer *fb;
484b41dd 2542
2d14030b 2543 if (!plane_config->fb)
484b41dd
JB
2544 return;
2545
f6936e29 2546 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2547 fb = &plane_config->fb->base;
2548 goto valid_fb;
f55548b5 2549 }
484b41dd 2550
2d14030b 2551 kfree(plane_config->fb);
484b41dd
JB
2552
2553 /*
2554 * Failed to alloc the obj, check to see if we should share
2555 * an fb with another CRTC instead
2556 */
70e1e0ec 2557 for_each_crtc(dev, c) {
484b41dd
JB
2558 i = to_intel_crtc(c);
2559
2560 if (c == &intel_crtc->base)
2561 continue;
2562
2ff8fde1
MR
2563 if (!i->active)
2564 continue;
2565
88595ac9
DV
2566 fb = c->primary->fb;
2567 if (!fb)
484b41dd
JB
2568 continue;
2569
88595ac9 2570 obj = intel_fb_obj(fb);
2ff8fde1 2571 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2572 drm_framebuffer_reference(fb);
2573 goto valid_fb;
484b41dd
JB
2574 }
2575 }
88595ac9 2576
200757f5
MR
2577 /*
2578 * We've failed to reconstruct the BIOS FB. Current display state
2579 * indicates that the primary plane is visible, but has a NULL FB,
2580 * which will lead to problems later if we don't fix it up. The
2581 * simplest solution is to just disable the primary plane now and
2582 * pretend the BIOS never had it enabled.
2583 */
2584 to_intel_plane_state(plane_state)->visible = false;
2585 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2586 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2587 intel_plane->disable_plane(primary, &intel_crtc->base);
2588
88595ac9
DV
2589 return;
2590
2591valid_fb:
f44e2659
VS
2592 plane_state->src_x = 0;
2593 plane_state->src_y = 0;
be5651f2
ML
2594 plane_state->src_w = fb->width << 16;
2595 plane_state->src_h = fb->height << 16;
2596
f44e2659
VS
2597 plane_state->crtc_x = 0;
2598 plane_state->crtc_y = 0;
be5651f2
ML
2599 plane_state->crtc_w = fb->width;
2600 plane_state->crtc_h = fb->height;
2601
0a8d8a86
MR
2602 intel_state->src.x1 = plane_state->src_x;
2603 intel_state->src.y1 = plane_state->src_y;
2604 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2605 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2606 intel_state->dst.x1 = plane_state->crtc_x;
2607 intel_state->dst.y1 = plane_state->crtc_y;
2608 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2609 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2610
88595ac9
DV
2611 obj = intel_fb_obj(fb);
2612 if (obj->tiling_mode != I915_TILING_NONE)
2613 dev_priv->preserve_bios_swizzle = true;
2614
be5651f2
ML
2615 drm_framebuffer_reference(fb);
2616 primary->fb = primary->state->fb = fb;
36750f28 2617 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2618 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2619 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2620}
2621
a8d201af
ML
2622static void i9xx_update_primary_plane(struct drm_plane *primary,
2623 const struct intel_crtc_state *crtc_state,
2624 const struct intel_plane_state *plane_state)
81255565 2625{
a8d201af 2626 struct drm_device *dev = primary->dev;
81255565 2627 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2629 struct drm_framebuffer *fb = plane_state->base.fb;
2630 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2631 int plane = intel_crtc->plane;
54ea9da8 2632 u32 linear_offset;
81255565 2633 u32 dspcntr;
f0f59a00 2634 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2635 unsigned int rotation = plane_state->base.rotation;
ac484963 2636 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2637 int x = plane_state->src.x1 >> 16;
2638 int y = plane_state->src.y1 >> 16;
c9ba6fad 2639
f45651ba
VS
2640 dspcntr = DISPPLANE_GAMMA_ENABLE;
2641
fdd508a6 2642 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2643
2644 if (INTEL_INFO(dev)->gen < 4) {
2645 if (intel_crtc->pipe == PIPE_B)
2646 dspcntr |= DISPPLANE_SEL_PIPE_B;
2647
2648 /* pipesrc and dspsize control the size that is scaled from,
2649 * which should always be the user's requested size.
2650 */
2651 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2652 ((crtc_state->pipe_src_h - 1) << 16) |
2653 (crtc_state->pipe_src_w - 1));
f45651ba 2654 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2655 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2656 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2657 ((crtc_state->pipe_src_h - 1) << 16) |
2658 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2659 I915_WRITE(PRIMPOS(plane), 0);
2660 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2661 }
81255565 2662
57779d06
VS
2663 switch (fb->pixel_format) {
2664 case DRM_FORMAT_C8:
81255565
JB
2665 dspcntr |= DISPPLANE_8BPP;
2666 break;
57779d06 2667 case DRM_FORMAT_XRGB1555:
57779d06 2668 dspcntr |= DISPPLANE_BGRX555;
81255565 2669 break;
57779d06
VS
2670 case DRM_FORMAT_RGB565:
2671 dspcntr |= DISPPLANE_BGRX565;
2672 break;
2673 case DRM_FORMAT_XRGB8888:
57779d06
VS
2674 dspcntr |= DISPPLANE_BGRX888;
2675 break;
2676 case DRM_FORMAT_XBGR8888:
57779d06
VS
2677 dspcntr |= DISPPLANE_RGBX888;
2678 break;
2679 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2680 dspcntr |= DISPPLANE_BGRX101010;
2681 break;
2682 case DRM_FORMAT_XBGR2101010:
57779d06 2683 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2684 break;
2685 default:
baba133a 2686 BUG();
81255565 2687 }
57779d06 2688
f45651ba
VS
2689 if (INTEL_INFO(dev)->gen >= 4 &&
2690 obj->tiling_mode != I915_TILING_NONE)
2691 dspcntr |= DISPPLANE_TILED;
81255565 2692
de1aa629
VS
2693 if (IS_G4X(dev))
2694 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2695
ac484963 2696 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2697
c2c75131
DV
2698 if (INTEL_INFO(dev)->gen >= 4) {
2699 intel_crtc->dspaddr_offset =
4f2d9934 2700 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2701 fb->pitches[0], rotation);
c2c75131
DV
2702 linear_offset -= intel_crtc->dspaddr_offset;
2703 } else {
e506a0c6 2704 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2705 }
e506a0c6 2706
8d0deca8 2707 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2708 dspcntr |= DISPPLANE_ROTATE_180;
2709
a8d201af
ML
2710 x += (crtc_state->pipe_src_w - 1);
2711 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2712
2713 /* Finding the last pixel of the last line of the display
2714 data and adding to linear_offset*/
2715 linear_offset +=
a8d201af 2716 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2717 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2718 }
2719
2db3366b
PZ
2720 intel_crtc->adjusted_x = x;
2721 intel_crtc->adjusted_y = y;
2722
48404c1e
SJ
2723 I915_WRITE(reg, dspcntr);
2724
01f2c773 2725 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2726 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2727 I915_WRITE(DSPSURF(plane),
2728 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2729 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2730 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2731 } else
f343c5f6 2732 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2733 POSTING_READ(reg);
17638cd6
JB
2734}
2735
a8d201af
ML
2736static void i9xx_disable_primary_plane(struct drm_plane *primary,
2737 struct drm_crtc *crtc)
17638cd6
JB
2738{
2739 struct drm_device *dev = crtc->dev;
2740 struct drm_i915_private *dev_priv = dev->dev_private;
2741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2742 int plane = intel_crtc->plane;
f45651ba 2743
a8d201af
ML
2744 I915_WRITE(DSPCNTR(plane), 0);
2745 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2746 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2747 else
2748 I915_WRITE(DSPADDR(plane), 0);
2749 POSTING_READ(DSPCNTR(plane));
2750}
c9ba6fad 2751
a8d201af
ML
2752static void ironlake_update_primary_plane(struct drm_plane *primary,
2753 const struct intel_crtc_state *crtc_state,
2754 const struct intel_plane_state *plane_state)
2755{
2756 struct drm_device *dev = primary->dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2759 struct drm_framebuffer *fb = plane_state->base.fb;
2760 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2761 int plane = intel_crtc->plane;
54ea9da8 2762 u32 linear_offset;
a8d201af
ML
2763 u32 dspcntr;
2764 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2765 unsigned int rotation = plane_state->base.rotation;
ac484963 2766 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2767 int x = plane_state->src.x1 >> 16;
2768 int y = plane_state->src.y1 >> 16;
c9ba6fad 2769
f45651ba 2770 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2771 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2772
2773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2774 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2775
57779d06
VS
2776 switch (fb->pixel_format) {
2777 case DRM_FORMAT_C8:
17638cd6
JB
2778 dspcntr |= DISPPLANE_8BPP;
2779 break;
57779d06
VS
2780 case DRM_FORMAT_RGB565:
2781 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2782 break;
57779d06 2783 case DRM_FORMAT_XRGB8888:
57779d06
VS
2784 dspcntr |= DISPPLANE_BGRX888;
2785 break;
2786 case DRM_FORMAT_XBGR8888:
57779d06
VS
2787 dspcntr |= DISPPLANE_RGBX888;
2788 break;
2789 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2790 dspcntr |= DISPPLANE_BGRX101010;
2791 break;
2792 case DRM_FORMAT_XBGR2101010:
57779d06 2793 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2794 break;
2795 default:
baba133a 2796 BUG();
17638cd6
JB
2797 }
2798
2799 if (obj->tiling_mode != I915_TILING_NONE)
2800 dspcntr |= DISPPLANE_TILED;
17638cd6 2801
f45651ba 2802 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2803 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2804
ac484963 2805 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2806 intel_crtc->dspaddr_offset =
4f2d9934 2807 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2808 fb->pitches[0], rotation);
c2c75131 2809 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2810 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2811 dspcntr |= DISPPLANE_ROTATE_180;
2812
2813 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2814 x += (crtc_state->pipe_src_w - 1);
2815 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2816
2817 /* Finding the last pixel of the last line of the display
2818 data and adding to linear_offset*/
2819 linear_offset +=
a8d201af 2820 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2821 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2822 }
2823 }
2824
2db3366b
PZ
2825 intel_crtc->adjusted_x = x;
2826 intel_crtc->adjusted_y = y;
2827
48404c1e 2828 I915_WRITE(reg, dspcntr);
17638cd6 2829
01f2c773 2830 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2831 I915_WRITE(DSPSURF(plane),
2832 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2833 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2834 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2835 } else {
2836 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2837 I915_WRITE(DSPLINOFF(plane), linear_offset);
2838 }
17638cd6 2839 POSTING_READ(reg);
17638cd6
JB
2840}
2841
7b49f948
VS
2842u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2843 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2844{
7b49f948 2845 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2846 return 64;
7b49f948
VS
2847 } else {
2848 int cpp = drm_format_plane_cpp(pixel_format, 0);
2849
27ba3910 2850 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2851 }
2852}
2853
44eb0cb9
MK
2854u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2855 struct drm_i915_gem_object *obj,
2856 unsigned int plane)
121920fa 2857{
ce7f1728 2858 struct i915_ggtt_view view;
dedf278c 2859 struct i915_vma *vma;
44eb0cb9 2860 u64 offset;
121920fa 2861
e7941294 2862 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2863 intel_plane->base.state->rotation);
121920fa 2864
ce7f1728 2865 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2866 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2867 view.type))
dedf278c
TU
2868 return -1;
2869
44eb0cb9 2870 offset = vma->node.start;
dedf278c
TU
2871
2872 if (plane == 1) {
7723f47d 2873 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2874 PAGE_SIZE;
2875 }
2876
44eb0cb9
MK
2877 WARN_ON(upper_32_bits(offset));
2878
2879 return lower_32_bits(offset);
121920fa
TU
2880}
2881
e435d6e5
ML
2882static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2883{
2884 struct drm_device *dev = intel_crtc->base.dev;
2885 struct drm_i915_private *dev_priv = dev->dev_private;
2886
2887 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2888 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2889 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2890}
2891
a1b2278e
CK
2892/*
2893 * This function detaches (aka. unbinds) unused scalers in hardware
2894 */
0583236e 2895static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2896{
a1b2278e
CK
2897 struct intel_crtc_scaler_state *scaler_state;
2898 int i;
2899
a1b2278e
CK
2900 scaler_state = &intel_crtc->config->scaler_state;
2901
2902 /* loop through and disable scalers that aren't in use */
2903 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2904 if (!scaler_state->scalers[i].in_use)
2905 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2906 }
2907}
2908
6156a456 2909u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2910{
6156a456 2911 switch (pixel_format) {
d161cf7a 2912 case DRM_FORMAT_C8:
c34ce3d1 2913 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2914 case DRM_FORMAT_RGB565:
c34ce3d1 2915 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2916 case DRM_FORMAT_XBGR8888:
c34ce3d1 2917 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2918 case DRM_FORMAT_XRGB8888:
c34ce3d1 2919 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2920 /*
2921 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2922 * to be already pre-multiplied. We need to add a knob (or a different
2923 * DRM_FORMAT) for user-space to configure that.
2924 */
f75fb42a 2925 case DRM_FORMAT_ABGR8888:
c34ce3d1 2926 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2927 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2928 case DRM_FORMAT_ARGB8888:
c34ce3d1 2929 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2930 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2931 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2932 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2933 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2934 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2935 case DRM_FORMAT_YUYV:
c34ce3d1 2936 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2937 case DRM_FORMAT_YVYU:
c34ce3d1 2938 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2939 case DRM_FORMAT_UYVY:
c34ce3d1 2940 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2941 case DRM_FORMAT_VYUY:
c34ce3d1 2942 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2943 default:
4249eeef 2944 MISSING_CASE(pixel_format);
70d21f0e 2945 }
8cfcba41 2946
c34ce3d1 2947 return 0;
6156a456 2948}
70d21f0e 2949
6156a456
CK
2950u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2951{
6156a456 2952 switch (fb_modifier) {
30af77c4 2953 case DRM_FORMAT_MOD_NONE:
70d21f0e 2954 break;
30af77c4 2955 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2956 return PLANE_CTL_TILED_X;
b321803d 2957 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2958 return PLANE_CTL_TILED_Y;
b321803d 2959 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2960 return PLANE_CTL_TILED_YF;
70d21f0e 2961 default:
6156a456 2962 MISSING_CASE(fb_modifier);
70d21f0e 2963 }
8cfcba41 2964
c34ce3d1 2965 return 0;
6156a456 2966}
70d21f0e 2967
6156a456
CK
2968u32 skl_plane_ctl_rotation(unsigned int rotation)
2969{
3b7a5119 2970 switch (rotation) {
6156a456
CK
2971 case BIT(DRM_ROTATE_0):
2972 break;
1e8df167
SJ
2973 /*
2974 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2975 * while i915 HW rotation is clockwise, thats why this swapping.
2976 */
3b7a5119 2977 case BIT(DRM_ROTATE_90):
1e8df167 2978 return PLANE_CTL_ROTATE_270;
3b7a5119 2979 case BIT(DRM_ROTATE_180):
c34ce3d1 2980 return PLANE_CTL_ROTATE_180;
3b7a5119 2981 case BIT(DRM_ROTATE_270):
1e8df167 2982 return PLANE_CTL_ROTATE_90;
6156a456
CK
2983 default:
2984 MISSING_CASE(rotation);
2985 }
2986
c34ce3d1 2987 return 0;
6156a456
CK
2988}
2989
a8d201af
ML
2990static void skylake_update_primary_plane(struct drm_plane *plane,
2991 const struct intel_crtc_state *crtc_state,
2992 const struct intel_plane_state *plane_state)
6156a456 2993{
a8d201af 2994 struct drm_device *dev = plane->dev;
6156a456 2995 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2997 struct drm_framebuffer *fb = plane_state->base.fb;
2998 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
2999 int pipe = intel_crtc->pipe;
3000 u32 plane_ctl, stride_div, stride;
3001 u32 tile_height, plane_offset, plane_size;
a8d201af 3002 unsigned int rotation = plane_state->base.rotation;
6156a456 3003 int x_offset, y_offset;
44eb0cb9 3004 u32 surf_addr;
a8d201af
ML
3005 int scaler_id = plane_state->scaler_id;
3006 int src_x = plane_state->src.x1 >> 16;
3007 int src_y = plane_state->src.y1 >> 16;
3008 int src_w = drm_rect_width(&plane_state->src) >> 16;
3009 int src_h = drm_rect_height(&plane_state->src) >> 16;
3010 int dst_x = plane_state->dst.x1;
3011 int dst_y = plane_state->dst.y1;
3012 int dst_w = drm_rect_width(&plane_state->dst);
3013 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3014
6156a456
CK
3015 plane_ctl = PLANE_CTL_ENABLE |
3016 PLANE_CTL_PIPE_GAMMA_ENABLE |
3017 PLANE_CTL_PIPE_CSC_ENABLE;
3018
3019 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3020 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3021 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3022 plane_ctl |= skl_plane_ctl_rotation(rotation);
3023
7b49f948 3024 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3025 fb->pixel_format);
dedf278c 3026 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3027
a42e5a23
PZ
3028 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3029
3b7a5119 3030 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3031 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3032
3b7a5119 3033 /* stride = Surface height in tiles */
832be82f 3034 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3035 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3036 x_offset = stride * tile_height - src_y - src_h;
3037 y_offset = src_x;
6156a456 3038 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3039 } else {
3040 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3041 x_offset = src_x;
3042 y_offset = src_y;
6156a456 3043 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3044 }
3045 plane_offset = y_offset << 16 | x_offset;
b321803d 3046
2db3366b
PZ
3047 intel_crtc->adjusted_x = x_offset;
3048 intel_crtc->adjusted_y = y_offset;
3049
70d21f0e 3050 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3051 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3052 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3053 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3054
3055 if (scaler_id >= 0) {
3056 uint32_t ps_ctrl = 0;
3057
3058 WARN_ON(!dst_w || !dst_h);
3059 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3060 crtc_state->scaler_state.scalers[scaler_id].mode;
3061 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3062 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3063 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3064 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3065 I915_WRITE(PLANE_POS(pipe, 0), 0);
3066 } else {
3067 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3068 }
3069
121920fa 3070 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3071
3072 POSTING_READ(PLANE_SURF(pipe, 0));
3073}
3074
a8d201af
ML
3075static void skylake_disable_primary_plane(struct drm_plane *primary,
3076 struct drm_crtc *crtc)
17638cd6
JB
3077{
3078 struct drm_device *dev = crtc->dev;
3079 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3080 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3081
a8d201af
ML
3082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_SURF(pipe, 0));
3085}
29b9bde6 3086
a8d201af
ML
3087/* Assume fb object is pinned & idle & fenced and just update base pointers */
3088static int
3089intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3090 int x, int y, enum mode_set_atomic state)
3091{
3092 /* Support for kgdboc is disabled, this needs a major rework. */
3093 DRM_ERROR("legacy panic handler not supported any more.\n");
3094
3095 return -ENODEV;
81255565
JB
3096}
3097
7514747d
VS
3098static void intel_update_primary_planes(struct drm_device *dev)
3099{
7514747d 3100 struct drm_crtc *crtc;
96a02917 3101
70e1e0ec 3102 for_each_crtc(dev, crtc) {
11c22da6
ML
3103 struct intel_plane *plane = to_intel_plane(crtc->primary);
3104 struct intel_plane_state *plane_state;
96a02917 3105
11c22da6 3106 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3107 plane_state = to_intel_plane_state(plane->base.state);
3108
a8d201af
ML
3109 if (plane_state->visible)
3110 plane->update_plane(&plane->base,
3111 to_intel_crtc_state(crtc->state),
3112 plane_state);
11c22da6
ML
3113
3114 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3115 }
3116}
3117
c033666a 3118void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d
VS
3119{
3120 /* no reset support for gen2 */
c033666a 3121 if (IS_GEN2(dev_priv))
7514747d
VS
3122 return;
3123
3124 /* reset doesn't touch the display */
c033666a 3125 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
7514747d
VS
3126 return;
3127
c033666a 3128 drm_modeset_lock_all(dev_priv->dev);
f98ce92f
VS
3129 /*
3130 * Disabling the crtcs gracefully seems nicer. Also the
3131 * g33 docs say we should at least disable all the planes.
3132 */
c033666a 3133 intel_display_suspend(dev_priv->dev);
7514747d
VS
3134}
3135
c033666a 3136void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3137{
7514747d 3138 /* no reset support for gen2 */
c033666a 3139 if (IS_GEN2(dev_priv))
7514747d
VS
3140 return;
3141
3142 /* reset doesn't touch the display */
c033666a 3143 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
7514747d
VS
3144 /*
3145 * Flips in the rings have been nuked by the reset,
3146 * so update the base address of all primary
3147 * planes to the the last fb to make sure we're
3148 * showing the correct fb after a reset.
11c22da6
ML
3149 *
3150 * FIXME: Atomic will make this obsolete since we won't schedule
3151 * CS-based flips (which might get lost in gpu resets) any more.
7514747d 3152 */
c033666a 3153 intel_update_primary_planes(dev_priv->dev);
7514747d
VS
3154 return;
3155 }
3156
3157 /*
3158 * The display has been reset as well,
3159 * so need a full re-initialization.
3160 */
3161 intel_runtime_pm_disable_interrupts(dev_priv);
3162 intel_runtime_pm_enable_interrupts(dev_priv);
3163
c033666a 3164 intel_modeset_init_hw(dev_priv->dev);
7514747d
VS
3165
3166 spin_lock_irq(&dev_priv->irq_lock);
3167 if (dev_priv->display.hpd_irq_setup)
91d14251 3168 dev_priv->display.hpd_irq_setup(dev_priv);
7514747d
VS
3169 spin_unlock_irq(&dev_priv->irq_lock);
3170
c033666a 3171 intel_display_resume(dev_priv->dev);
7514747d
VS
3172
3173 intel_hpd_init(dev_priv);
3174
c033666a 3175 drm_modeset_unlock_all(dev_priv->dev);
7514747d
VS
3176}
3177
7d5e3799
CW
3178static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3179{
6885843a 3180 return !list_empty_careful(&to_intel_crtc(crtc)->flip_work);
7d5e3799
CW
3181}
3182
bfd16b2a
ML
3183static void intel_update_pipe_config(struct intel_crtc *crtc,
3184 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3185{
3186 struct drm_device *dev = crtc->base.dev;
3187 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3188 struct intel_crtc_state *pipe_config =
3189 to_intel_crtc_state(crtc->base.state);
e30e8f75 3190
bfd16b2a
ML
3191 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3192 crtc->base.mode = crtc->base.state->mode;
3193
3194 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3195 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3196 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3197
3198 /*
3199 * Update pipe size and adjust fitter if needed: the reason for this is
3200 * that in compute_mode_changes we check the native mode (not the pfit
3201 * mode) to see if we can flip rather than do a full mode set. In the
3202 * fastboot case, we'll flip, but if we don't update the pipesrc and
3203 * pfit state, we'll end up with a big fb scanned out into the wrong
3204 * sized surface.
e30e8f75
GP
3205 */
3206
e30e8f75 3207 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3208 ((pipe_config->pipe_src_w - 1) << 16) |
3209 (pipe_config->pipe_src_h - 1));
3210
3211 /* on skylake this is done by detaching scalers */
3212 if (INTEL_INFO(dev)->gen >= 9) {
3213 skl_detach_scalers(crtc);
3214
3215 if (pipe_config->pch_pfit.enabled)
3216 skylake_pfit_enable(crtc);
3217 } else if (HAS_PCH_SPLIT(dev)) {
3218 if (pipe_config->pch_pfit.enabled)
3219 ironlake_pfit_enable(crtc);
3220 else if (old_crtc_state->pch_pfit.enabled)
3221 ironlake_pfit_disable(crtc, true);
e30e8f75 3222 }
e30e8f75
GP
3223}
3224
5e84e1a4
ZW
3225static void intel_fdi_normal_train(struct drm_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3230 int pipe = intel_crtc->pipe;
f0f59a00
VS
3231 i915_reg_t reg;
3232 u32 temp;
5e84e1a4
ZW
3233
3234 /* enable normal train */
3235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
61e499bf 3237 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3238 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3239 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3243 }
5e84e1a4
ZW
3244 I915_WRITE(reg, temp);
3245
3246 reg = FDI_RX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 if (HAS_PCH_CPT(dev)) {
3249 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3250 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3251 } else {
3252 temp &= ~FDI_LINK_TRAIN_NONE;
3253 temp |= FDI_LINK_TRAIN_NONE;
3254 }
3255 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3256
3257 /* wait one idle pattern time */
3258 POSTING_READ(reg);
3259 udelay(1000);
357555c0
JB
3260
3261 /* IVB wants error correction enabled */
3262 if (IS_IVYBRIDGE(dev))
3263 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3264 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3265}
3266
8db9d77b
ZW
3267/* The FDI link training functions for ILK/Ibexpeak. */
3268static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3269{
3270 struct drm_device *dev = crtc->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3273 int pipe = intel_crtc->pipe;
f0f59a00
VS
3274 i915_reg_t reg;
3275 u32 temp, tries;
8db9d77b 3276
1c8562f6 3277 /* FDI needs bits from pipe first */
0fc932b8 3278 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3279
e1a44743
AJ
3280 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3281 for train result */
5eddb70b
CW
3282 reg = FDI_RX_IMR(pipe);
3283 temp = I915_READ(reg);
e1a44743
AJ
3284 temp &= ~FDI_RX_SYMBOL_LOCK;
3285 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3286 I915_WRITE(reg, temp);
3287 I915_READ(reg);
e1a44743
AJ
3288 udelay(150);
3289
8db9d77b 3290 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
627eb5a3 3293 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3294 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3295 temp &= ~FDI_LINK_TRAIN_NONE;
3296 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3297 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3298
5eddb70b
CW
3299 reg = FDI_RX_CTL(pipe);
3300 temp = I915_READ(reg);
8db9d77b
ZW
3301 temp &= ~FDI_LINK_TRAIN_NONE;
3302 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3303 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3304
3305 POSTING_READ(reg);
8db9d77b
ZW
3306 udelay(150);
3307
5b2adf89 3308 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3309 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3310 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3311 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3312
5eddb70b 3313 reg = FDI_RX_IIR(pipe);
e1a44743 3314 for (tries = 0; tries < 5; tries++) {
5eddb70b 3315 temp = I915_READ(reg);
8db9d77b
ZW
3316 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3317
3318 if ((temp & FDI_RX_BIT_LOCK)) {
3319 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3320 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3321 break;
3322 }
8db9d77b 3323 }
e1a44743 3324 if (tries == 5)
5eddb70b 3325 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3326
3327 /* Train 2 */
5eddb70b
CW
3328 reg = FDI_TX_CTL(pipe);
3329 temp = I915_READ(reg);
8db9d77b
ZW
3330 temp &= ~FDI_LINK_TRAIN_NONE;
3331 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3332 I915_WRITE(reg, temp);
8db9d77b 3333
5eddb70b
CW
3334 reg = FDI_RX_CTL(pipe);
3335 temp = I915_READ(reg);
8db9d77b
ZW
3336 temp &= ~FDI_LINK_TRAIN_NONE;
3337 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3338 I915_WRITE(reg, temp);
8db9d77b 3339
5eddb70b
CW
3340 POSTING_READ(reg);
3341 udelay(150);
8db9d77b 3342
5eddb70b 3343 reg = FDI_RX_IIR(pipe);
e1a44743 3344 for (tries = 0; tries < 5; tries++) {
5eddb70b 3345 temp = I915_READ(reg);
8db9d77b
ZW
3346 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3347
3348 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3349 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3350 DRM_DEBUG_KMS("FDI train 2 done.\n");
3351 break;
3352 }
8db9d77b 3353 }
e1a44743 3354 if (tries == 5)
5eddb70b 3355 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3356
3357 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3358
8db9d77b
ZW
3359}
3360
0206e353 3361static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3362 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3363 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3364 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3365 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3366};
3367
3368/* The FDI link training functions for SNB/Cougarpoint. */
3369static void gen6_fdi_link_train(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
f0f59a00
VS
3375 i915_reg_t reg;
3376 u32 temp, i, retry;
8db9d77b 3377
e1a44743
AJ
3378 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3379 for train result */
5eddb70b
CW
3380 reg = FDI_RX_IMR(pipe);
3381 temp = I915_READ(reg);
e1a44743
AJ
3382 temp &= ~FDI_RX_SYMBOL_LOCK;
3383 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
e1a44743
AJ
3387 udelay(150);
3388
8db9d77b 3389 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3390 reg = FDI_TX_CTL(pipe);
3391 temp = I915_READ(reg);
627eb5a3 3392 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3393 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_PATTERN_1;
3396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3397 /* SNB-B */
3398 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3399 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3400
d74cf324
DV
3401 I915_WRITE(FDI_RX_MISC(pipe),
3402 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3403
5eddb70b
CW
3404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
8db9d77b
ZW
3406 if (HAS_PCH_CPT(dev)) {
3407 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3408 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3409 } else {
3410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_1;
3412 }
5eddb70b
CW
3413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
8db9d77b
ZW
3416 udelay(150);
3417
0206e353 3418 for (i = 0; i < 4; i++) {
5eddb70b
CW
3419 reg = FDI_TX_CTL(pipe);
3420 temp = I915_READ(reg);
8db9d77b
ZW
3421 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3422 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3423 I915_WRITE(reg, temp);
3424
3425 POSTING_READ(reg);
8db9d77b
ZW
3426 udelay(500);
3427
fa37d39e
SP
3428 for (retry = 0; retry < 5; retry++) {
3429 reg = FDI_RX_IIR(pipe);
3430 temp = I915_READ(reg);
3431 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3432 if (temp & FDI_RX_BIT_LOCK) {
3433 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3434 DRM_DEBUG_KMS("FDI train 1 done.\n");
3435 break;
3436 }
3437 udelay(50);
8db9d77b 3438 }
fa37d39e
SP
3439 if (retry < 5)
3440 break;
8db9d77b
ZW
3441 }
3442 if (i == 4)
5eddb70b 3443 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3444
3445 /* Train 2 */
5eddb70b
CW
3446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
8db9d77b
ZW
3448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_2;
3450 if (IS_GEN6(dev)) {
3451 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3452 /* SNB-B */
3453 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3454 }
5eddb70b 3455 I915_WRITE(reg, temp);
8db9d77b 3456
5eddb70b
CW
3457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
8db9d77b
ZW
3459 if (HAS_PCH_CPT(dev)) {
3460 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3461 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3462 } else {
3463 temp &= ~FDI_LINK_TRAIN_NONE;
3464 temp |= FDI_LINK_TRAIN_PATTERN_2;
3465 }
5eddb70b
CW
3466 I915_WRITE(reg, temp);
3467
3468 POSTING_READ(reg);
8db9d77b
ZW
3469 udelay(150);
3470
0206e353 3471 for (i = 0; i < 4; i++) {
5eddb70b
CW
3472 reg = FDI_TX_CTL(pipe);
3473 temp = I915_READ(reg);
8db9d77b
ZW
3474 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3475 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3476 I915_WRITE(reg, temp);
3477
3478 POSTING_READ(reg);
8db9d77b
ZW
3479 udelay(500);
3480
fa37d39e
SP
3481 for (retry = 0; retry < 5; retry++) {
3482 reg = FDI_RX_IIR(pipe);
3483 temp = I915_READ(reg);
3484 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
3486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
3490 udelay(50);
8db9d77b 3491 }
fa37d39e
SP
3492 if (retry < 5)
3493 break;
8db9d77b
ZW
3494 }
3495 if (i == 4)
5eddb70b 3496 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3497
3498 DRM_DEBUG_KMS("FDI train done.\n");
3499}
3500
357555c0
JB
3501/* Manual link training for Ivy Bridge A0 parts */
3502static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3503{
3504 struct drm_device *dev = crtc->dev;
3505 struct drm_i915_private *dev_priv = dev->dev_private;
3506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3507 int pipe = intel_crtc->pipe;
f0f59a00
VS
3508 i915_reg_t reg;
3509 u32 temp, i, j;
357555c0
JB
3510
3511 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3512 for train result */
3513 reg = FDI_RX_IMR(pipe);
3514 temp = I915_READ(reg);
3515 temp &= ~FDI_RX_SYMBOL_LOCK;
3516 temp &= ~FDI_RX_BIT_LOCK;
3517 I915_WRITE(reg, temp);
3518
3519 POSTING_READ(reg);
3520 udelay(150);
3521
01a415fd
DV
3522 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3523 I915_READ(FDI_RX_IIR(pipe)));
3524
139ccd3f
JB
3525 /* Try each vswing and preemphasis setting twice before moving on */
3526 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3527 /* disable first in case we need to retry */
3528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
3530 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3531 temp &= ~FDI_TX_ENABLE;
3532 I915_WRITE(reg, temp);
357555c0 3533
139ccd3f
JB
3534 reg = FDI_RX_CTL(pipe);
3535 temp = I915_READ(reg);
3536 temp &= ~FDI_LINK_TRAIN_AUTO;
3537 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3538 temp &= ~FDI_RX_ENABLE;
3539 I915_WRITE(reg, temp);
357555c0 3540
139ccd3f 3541 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
139ccd3f 3544 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3545 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3546 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3547 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3548 temp |= snb_b_fdi_train_param[j/2];
3549 temp |= FDI_COMPOSITE_SYNC;
3550 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3551
139ccd3f
JB
3552 I915_WRITE(FDI_RX_MISC(pipe),
3553 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3554
139ccd3f 3555 reg = FDI_RX_CTL(pipe);
357555c0 3556 temp = I915_READ(reg);
139ccd3f
JB
3557 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3558 temp |= FDI_COMPOSITE_SYNC;
3559 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3560
139ccd3f
JB
3561 POSTING_READ(reg);
3562 udelay(1); /* should be 0.5us */
357555c0 3563
139ccd3f
JB
3564 for (i = 0; i < 4; i++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3568
139ccd3f
JB
3569 if (temp & FDI_RX_BIT_LOCK ||
3570 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3571 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3572 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3573 i);
3574 break;
3575 }
3576 udelay(1); /* should be 0.5us */
3577 }
3578 if (i == 4) {
3579 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3580 continue;
3581 }
357555c0 3582
139ccd3f 3583 /* Train 2 */
357555c0
JB
3584 reg = FDI_TX_CTL(pipe);
3585 temp = I915_READ(reg);
139ccd3f
JB
3586 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3588 I915_WRITE(reg, temp);
3589
3590 reg = FDI_RX_CTL(pipe);
3591 temp = I915_READ(reg);
3592 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3593 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3594 I915_WRITE(reg, temp);
3595
3596 POSTING_READ(reg);
139ccd3f 3597 udelay(2); /* should be 1.5us */
357555c0 3598
139ccd3f
JB
3599 for (i = 0; i < 4; i++) {
3600 reg = FDI_RX_IIR(pipe);
3601 temp = I915_READ(reg);
3602 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3603
139ccd3f
JB
3604 if (temp & FDI_RX_SYMBOL_LOCK ||
3605 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3606 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3607 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3608 i);
3609 goto train_done;
3610 }
3611 udelay(2); /* should be 1.5us */
357555c0 3612 }
139ccd3f
JB
3613 if (i == 4)
3614 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3615 }
357555c0 3616
139ccd3f 3617train_done:
357555c0
JB
3618 DRM_DEBUG_KMS("FDI train done.\n");
3619}
3620
88cefb6c 3621static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3622{
88cefb6c 3623 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3624 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3625 int pipe = intel_crtc->pipe;
f0f59a00
VS
3626 i915_reg_t reg;
3627 u32 temp;
c64e311e 3628
c98e9dcf 3629 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3630 reg = FDI_RX_CTL(pipe);
3631 temp = I915_READ(reg);
627eb5a3 3632 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3633 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3634 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3635 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3636
3637 POSTING_READ(reg);
c98e9dcf
JB
3638 udelay(200);
3639
3640 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3641 temp = I915_READ(reg);
3642 I915_WRITE(reg, temp | FDI_PCDCLK);
3643
3644 POSTING_READ(reg);
c98e9dcf
JB
3645 udelay(200);
3646
20749730
PZ
3647 /* Enable CPU FDI TX PLL, always on for Ironlake */
3648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
3650 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3651 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3652
20749730
PZ
3653 POSTING_READ(reg);
3654 udelay(100);
6be4a607 3655 }
0e23b99d
JB
3656}
3657
88cefb6c
DV
3658static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3659{
3660 struct drm_device *dev = intel_crtc->base.dev;
3661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 int pipe = intel_crtc->pipe;
f0f59a00
VS
3663 i915_reg_t reg;
3664 u32 temp;
88cefb6c
DV
3665
3666 /* Switch from PCDclk to Rawclk */
3667 reg = FDI_RX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3670
3671 /* Disable CPU FDI TX PLL */
3672 reg = FDI_TX_CTL(pipe);
3673 temp = I915_READ(reg);
3674 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3675
3676 POSTING_READ(reg);
3677 udelay(100);
3678
3679 reg = FDI_RX_CTL(pipe);
3680 temp = I915_READ(reg);
3681 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3682
3683 /* Wait for the clocks to turn off. */
3684 POSTING_READ(reg);
3685 udelay(100);
3686}
3687
0fc932b8
JB
3688static void ironlake_fdi_disable(struct drm_crtc *crtc)
3689{
3690 struct drm_device *dev = crtc->dev;
3691 struct drm_i915_private *dev_priv = dev->dev_private;
3692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3693 int pipe = intel_crtc->pipe;
f0f59a00
VS
3694 i915_reg_t reg;
3695 u32 temp;
0fc932b8
JB
3696
3697 /* disable CPU FDI tx and PCH FDI rx */
3698 reg = FDI_TX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3701 POSTING_READ(reg);
3702
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~(0x7 << 16);
dfd07d72 3706 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3707 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3708
3709 POSTING_READ(reg);
3710 udelay(100);
3711
3712 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3713 if (HAS_PCH_IBX(dev))
6f06ce18 3714 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3715
3716 /* still set train pattern 1 */
3717 reg = FDI_TX_CTL(pipe);
3718 temp = I915_READ(reg);
3719 temp &= ~FDI_LINK_TRAIN_NONE;
3720 temp |= FDI_LINK_TRAIN_PATTERN_1;
3721 I915_WRITE(reg, temp);
3722
3723 reg = FDI_RX_CTL(pipe);
3724 temp = I915_READ(reg);
3725 if (HAS_PCH_CPT(dev)) {
3726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3727 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3728 } else {
3729 temp &= ~FDI_LINK_TRAIN_NONE;
3730 temp |= FDI_LINK_TRAIN_PATTERN_1;
3731 }
3732 /* BPC in FDI rx is consistent with that in PIPECONF */
3733 temp &= ~(0x07 << 16);
dfd07d72 3734 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3735 I915_WRITE(reg, temp);
3736
3737 POSTING_READ(reg);
3738 udelay(100);
3739}
3740
5dce5b93
CW
3741bool intel_has_pending_fb_unpin(struct drm_device *dev)
3742{
3743 struct intel_crtc *crtc;
3744
3745 /* Note that we don't need to be called with mode_config.lock here
3746 * as our list of CRTC objects is static for the lifetime of the
3747 * device and so cannot disappear as we iterate. Similarly, we can
3748 * happily treat the predicates as racy, atomic checks as userspace
3749 * cannot claim and pin a new fb without at least acquring the
3750 * struct_mutex and so serialising with us.
3751 */
d3fcc808 3752 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3753 if (atomic_read(&crtc->unpin_work_count) == 0)
3754 continue;
3755
6885843a 3756 if (!list_empty_careful(&crtc->flip_work))
5dce5b93
CW
3757 intel_wait_for_vblank(dev, crtc->pipe);
3758
3759 return true;
3760 }
3761
3762 return false;
3763}
3764
6885843a 3765static void page_flip_completed(struct intel_crtc *intel_crtc, struct intel_flip_work *work)
d6bbafa1
CW
3766{
3767 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
143f73b3
ML
3768 struct drm_plane_state *new_plane_state;
3769 struct drm_plane *primary = intel_crtc->base.primary;
d6bbafa1
CW
3770
3771 if (work->event)
560ce1dc 3772 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3773
3774 drm_crtc_vblank_put(&intel_crtc->base);
3775
143f73b3
ML
3776 new_plane_state = &work->old_plane_state[0]->base;
3777 if (work->num_planes >= 1 &&
3778 new_plane_state->plane == primary &&
3779 new_plane_state->fb)
3780 trace_i915_flip_complete(intel_crtc->plane,
3781 intel_fb_obj(new_plane_state->fb));
d6bbafa1 3782
143f73b3
ML
3783 if (work->can_async_unpin) {
3784 list_del_init(&work->head);
3785 wake_up_all(&dev_priv->pending_flip_queue);
3786 }
3787
3788 queue_work(dev_priv->wq, &work->unpin_work);
d6bbafa1
CW
3789}
3790
5008e874 3791static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3792{
0f91128d 3793 struct drm_device *dev = crtc->dev;
5bb61643 3794 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3795 long ret;
e6c3a2a6 3796
2c10d571 3797 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3798
3799 ret = wait_event_interruptible_timeout(
3800 dev_priv->pending_flip_queue,
3801 !intel_crtc_has_pending_flip(crtc),
3802 60*HZ);
3803
3804 if (ret < 0)
3805 return ret;
3806
8dd634d9 3807 WARN(ret == 0, "Stuck page flip\n");
5bb61643 3808
5008e874 3809 return 0;
e6c3a2a6
CW
3810}
3811
060f02d8
VS
3812static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3813{
3814 u32 temp;
3815
3816 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3817
3818 mutex_lock(&dev_priv->sb_lock);
3819
3820 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3821 temp |= SBI_SSCCTL_DISABLE;
3822 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3823
3824 mutex_unlock(&dev_priv->sb_lock);
3825}
3826
e615efe4
ED
3827/* Program iCLKIP clock to the desired frequency */
3828static void lpt_program_iclkip(struct drm_crtc *crtc)
3829{
64b46a06 3830 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3831 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3832 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3833 u32 temp;
3834
060f02d8 3835 lpt_disable_iclkip(dev_priv);
e615efe4 3836
64b46a06
VS
3837 /* The iCLK virtual clock root frequency is in MHz,
3838 * but the adjusted_mode->crtc_clock in in KHz. To get the
3839 * divisors, it is necessary to divide one by another, so we
3840 * convert the virtual clock precision to KHz here for higher
3841 * precision.
3842 */
3843 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3844 u32 iclk_virtual_root_freq = 172800 * 1000;
3845 u32 iclk_pi_range = 64;
64b46a06 3846 u32 desired_divisor;
e615efe4 3847
64b46a06
VS
3848 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3849 clock << auxdiv);
3850 divsel = (desired_divisor / iclk_pi_range) - 2;
3851 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3852
64b46a06
VS
3853 /*
3854 * Near 20MHz is a corner case which is
3855 * out of range for the 7-bit divisor
3856 */
3857 if (divsel <= 0x7f)
3858 break;
e615efe4
ED
3859 }
3860
3861 /* This should not happen with any sane values */
3862 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3863 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3864 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3865 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3866
3867 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3868 clock,
e615efe4
ED
3869 auxdiv,
3870 divsel,
3871 phasedir,
3872 phaseinc);
3873
060f02d8
VS
3874 mutex_lock(&dev_priv->sb_lock);
3875
e615efe4 3876 /* Program SSCDIVINTPHASE6 */
988d6ee8 3877 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3878 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3879 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3880 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3881 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3882 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3883 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3884 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3885
3886 /* Program SSCAUXDIV */
988d6ee8 3887 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3888 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3889 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3890 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3891
3892 /* Enable modulator and associated divider */
988d6ee8 3893 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3894 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3895 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3896
060f02d8
VS
3897 mutex_unlock(&dev_priv->sb_lock);
3898
e615efe4
ED
3899 /* Wait for initialization time */
3900 udelay(24);
3901
3902 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3903}
3904
8802e5b6
VS
3905int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3906{
3907 u32 divsel, phaseinc, auxdiv;
3908 u32 iclk_virtual_root_freq = 172800 * 1000;
3909 u32 iclk_pi_range = 64;
3910 u32 desired_divisor;
3911 u32 temp;
3912
3913 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3914 return 0;
3915
3916 mutex_lock(&dev_priv->sb_lock);
3917
3918 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3919 if (temp & SBI_SSCCTL_DISABLE) {
3920 mutex_unlock(&dev_priv->sb_lock);
3921 return 0;
3922 }
3923
3924 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3925 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3926 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3927 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3928 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3929
3930 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3931 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3932 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3933
3934 mutex_unlock(&dev_priv->sb_lock);
3935
3936 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3937
3938 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3939 desired_divisor << auxdiv);
3940}
3941
275f01b2
DV
3942static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3943 enum pipe pch_transcoder)
3944{
3945 struct drm_device *dev = crtc->base.dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3947 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3948
3949 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3950 I915_READ(HTOTAL(cpu_transcoder)));
3951 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3952 I915_READ(HBLANK(cpu_transcoder)));
3953 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3954 I915_READ(HSYNC(cpu_transcoder)));
3955
3956 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3957 I915_READ(VTOTAL(cpu_transcoder)));
3958 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3959 I915_READ(VBLANK(cpu_transcoder)));
3960 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3961 I915_READ(VSYNC(cpu_transcoder)));
3962 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3963 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3964}
3965
003632d9 3966static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
3967{
3968 struct drm_i915_private *dev_priv = dev->dev_private;
3969 uint32_t temp;
3970
3971 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 3972 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
3973 return;
3974
3975 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3976 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3977
003632d9
ACO
3978 temp &= ~FDI_BC_BIFURCATION_SELECT;
3979 if (enable)
3980 temp |= FDI_BC_BIFURCATION_SELECT;
3981
3982 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
3983 I915_WRITE(SOUTH_CHICKEN1, temp);
3984 POSTING_READ(SOUTH_CHICKEN1);
3985}
3986
3987static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3988{
3989 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
3990
3991 switch (intel_crtc->pipe) {
3992 case PIPE_A:
3993 break;
3994 case PIPE_B:
6e3c9717 3995 if (intel_crtc->config->fdi_lanes > 2)
003632d9 3996 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 3997 else
003632d9 3998 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
3999
4000 break;
4001 case PIPE_C:
003632d9 4002 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4003
4004 break;
4005 default:
4006 BUG();
4007 }
4008}
4009
c48b5305
VS
4010/* Return which DP Port should be selected for Transcoder DP control */
4011static enum port
4012intel_trans_dp_port_sel(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct intel_encoder *encoder;
4016
4017 for_each_encoder_on_crtc(dev, crtc, encoder) {
4018 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4019 encoder->type == INTEL_OUTPUT_EDP)
4020 return enc_to_dig_port(&encoder->base)->port;
4021 }
4022
4023 return -1;
4024}
4025
f67a559d
JB
4026/*
4027 * Enable PCH resources required for PCH ports:
4028 * - PCH PLLs
4029 * - FDI training & RX/TX
4030 * - update transcoder timings
4031 * - DP transcoding bits
4032 * - transcoder
4033 */
4034static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4035{
4036 struct drm_device *dev = crtc->dev;
4037 struct drm_i915_private *dev_priv = dev->dev_private;
4038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4039 int pipe = intel_crtc->pipe;
f0f59a00 4040 u32 temp;
2c07245f 4041
ab9412ba 4042 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4043
1fbc0d78
DV
4044 if (IS_IVYBRIDGE(dev))
4045 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4046
cd986abb
DV
4047 /* Write the TU size bits before fdi link training, so that error
4048 * detection works. */
4049 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4050 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4051
c98e9dcf 4052 /* For PCH output, training FDI link */
674cf967 4053 dev_priv->display.fdi_link_train(crtc);
2c07245f 4054
3ad8a208
DV
4055 /* We need to program the right clock selection before writing the pixel
4056 * mutliplier into the DPLL. */
303b81e0 4057 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4058 u32 sel;
4b645f14 4059
c98e9dcf 4060 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4061 temp |= TRANS_DPLL_ENABLE(pipe);
4062 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4063 if (intel_crtc->config->shared_dpll ==
4064 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4065 temp |= sel;
4066 else
4067 temp &= ~sel;
c98e9dcf 4068 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4069 }
5eddb70b 4070
3ad8a208
DV
4071 /* XXX: pch pll's can be enabled any time before we enable the PCH
4072 * transcoder, and we actually should do this to not upset any PCH
4073 * transcoder that already use the clock when we share it.
4074 *
4075 * Note that enable_shared_dpll tries to do the right thing, but
4076 * get_shared_dpll unconditionally resets the pll - we need that to have
4077 * the right LVDS enable sequence. */
85b3894f 4078 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4079
d9b6cb56
JB
4080 /* set transcoder timing, panel must allow it */
4081 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4082 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4083
303b81e0 4084 intel_fdi_normal_train(crtc);
5e84e1a4 4085
c98e9dcf 4086 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4087 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4088 const struct drm_display_mode *adjusted_mode =
4089 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4090 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4091 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4092 temp = I915_READ(reg);
4093 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4094 TRANS_DP_SYNC_MASK |
4095 TRANS_DP_BPC_MASK);
e3ef4479 4096 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4097 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4098
9c4edaee 4099 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4100 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4101 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4102 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4103
4104 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4105 case PORT_B:
5eddb70b 4106 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4107 break;
c48b5305 4108 case PORT_C:
5eddb70b 4109 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4110 break;
c48b5305 4111 case PORT_D:
5eddb70b 4112 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4113 break;
4114 default:
e95d41e1 4115 BUG();
32f9d658 4116 }
2c07245f 4117
5eddb70b 4118 I915_WRITE(reg, temp);
6be4a607 4119 }
b52eb4dc 4120
b8a4f404 4121 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4122}
4123
1507e5bd
PZ
4124static void lpt_pch_enable(struct drm_crtc *crtc)
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4129 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4130
ab9412ba 4131 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4132
8c52b5e8 4133 lpt_program_iclkip(crtc);
1507e5bd 4134
0540e488 4135 /* Set transcoder timing. */
275f01b2 4136 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4137
937bb610 4138 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4139}
4140
a1520318 4141static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4142{
4143 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4144 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4145 u32 temp;
4146
4147 temp = I915_READ(dslreg);
4148 udelay(500);
4149 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4150 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4151 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4152 }
4153}
4154
86adf9d7
ML
4155static int
4156skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4157 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4158 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4159{
86adf9d7
ML
4160 struct intel_crtc_scaler_state *scaler_state =
4161 &crtc_state->scaler_state;
4162 struct intel_crtc *intel_crtc =
4163 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4164 int need_scaling;
6156a456
CK
4165
4166 need_scaling = intel_rotation_90_or_270(rotation) ?
4167 (src_h != dst_w || src_w != dst_h):
4168 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4169
4170 /*
4171 * if plane is being disabled or scaler is no more required or force detach
4172 * - free scaler binded to this plane/crtc
4173 * - in order to do this, update crtc->scaler_usage
4174 *
4175 * Here scaler state in crtc_state is set free so that
4176 * scaler can be assigned to other user. Actual register
4177 * update to free the scaler is done in plane/panel-fit programming.
4178 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4179 */
86adf9d7 4180 if (force_detach || !need_scaling) {
a1b2278e 4181 if (*scaler_id >= 0) {
86adf9d7 4182 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4183 scaler_state->scalers[*scaler_id].in_use = 0;
4184
86adf9d7
ML
4185 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4186 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4187 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4188 scaler_state->scaler_users);
4189 *scaler_id = -1;
4190 }
4191 return 0;
4192 }
4193
4194 /* range checks */
4195 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4196 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4197
4198 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4199 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4200 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4201 "size is out of scaler range\n",
86adf9d7 4202 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4203 return -EINVAL;
4204 }
4205
86adf9d7
ML
4206 /* mark this plane as a scaler user in crtc_state */
4207 scaler_state->scaler_users |= (1 << scaler_user);
4208 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4209 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4210 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4211 scaler_state->scaler_users);
4212
4213 return 0;
4214}
4215
4216/**
4217 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4218 *
4219 * @state: crtc's scaler state
86adf9d7
ML
4220 *
4221 * Return
4222 * 0 - scaler_usage updated successfully
4223 * error - requested scaling cannot be supported or other error condition
4224 */
e435d6e5 4225int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4226{
4227 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4228 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4229
4230 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4231 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4232
e435d6e5 4233 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4234 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4235 state->pipe_src_w, state->pipe_src_h,
aad941d5 4236 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4237}
4238
4239/**
4240 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4241 *
4242 * @state: crtc's scaler state
86adf9d7
ML
4243 * @plane_state: atomic plane state to update
4244 *
4245 * Return
4246 * 0 - scaler_usage updated successfully
4247 * error - requested scaling cannot be supported or other error condition
4248 */
da20eabd
ML
4249static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4250 struct intel_plane_state *plane_state)
86adf9d7
ML
4251{
4252
4253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4254 struct intel_plane *intel_plane =
4255 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4256 struct drm_framebuffer *fb = plane_state->base.fb;
4257 int ret;
4258
4259 bool force_detach = !fb || !plane_state->visible;
4260
4261 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4262 intel_plane->base.base.id, intel_crtc->pipe,
4263 drm_plane_index(&intel_plane->base));
4264
4265 ret = skl_update_scaler(crtc_state, force_detach,
4266 drm_plane_index(&intel_plane->base),
4267 &plane_state->scaler_id,
4268 plane_state->base.rotation,
4269 drm_rect_width(&plane_state->src) >> 16,
4270 drm_rect_height(&plane_state->src) >> 16,
4271 drm_rect_width(&plane_state->dst),
4272 drm_rect_height(&plane_state->dst));
4273
4274 if (ret || plane_state->scaler_id < 0)
4275 return ret;
4276
a1b2278e 4277 /* check colorkey */
818ed961 4278 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4279 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4280 intel_plane->base.base.id);
a1b2278e
CK
4281 return -EINVAL;
4282 }
4283
4284 /* Check src format */
86adf9d7
ML
4285 switch (fb->pixel_format) {
4286 case DRM_FORMAT_RGB565:
4287 case DRM_FORMAT_XBGR8888:
4288 case DRM_FORMAT_XRGB8888:
4289 case DRM_FORMAT_ABGR8888:
4290 case DRM_FORMAT_ARGB8888:
4291 case DRM_FORMAT_XRGB2101010:
4292 case DRM_FORMAT_XBGR2101010:
4293 case DRM_FORMAT_YUYV:
4294 case DRM_FORMAT_YVYU:
4295 case DRM_FORMAT_UYVY:
4296 case DRM_FORMAT_VYUY:
4297 break;
4298 default:
4299 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4300 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4301 return -EINVAL;
a1b2278e
CK
4302 }
4303
a1b2278e
CK
4304 return 0;
4305}
4306
e435d6e5
ML
4307static void skylake_scaler_disable(struct intel_crtc *crtc)
4308{
4309 int i;
4310
4311 for (i = 0; i < crtc->num_scalers; i++)
4312 skl_detach_scaler(crtc, i);
4313}
4314
4315static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4316{
4317 struct drm_device *dev = crtc->base.dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 int pipe = crtc->pipe;
a1b2278e
CK
4320 struct intel_crtc_scaler_state *scaler_state =
4321 &crtc->config->scaler_state;
4322
4323 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4324
6e3c9717 4325 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4326 int id;
4327
4328 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4329 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4330 return;
4331 }
4332
4333 id = scaler_state->scaler_id;
4334 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4335 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4336 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4337 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4338
4339 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4340 }
4341}
4342
b074cec8
JB
4343static void ironlake_pfit_enable(struct intel_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->base.dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 int pipe = crtc->pipe;
4348
6e3c9717 4349 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4350 /* Force use of hard-coded filter coefficients
4351 * as some pre-programmed values are broken,
4352 * e.g. x201.
4353 */
4354 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4355 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4356 PF_PIPE_SEL_IVB(pipe));
4357 else
4358 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4359 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4360 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4361 }
4362}
4363
20bc8673 4364void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4365{
cea165c3
VS
4366 struct drm_device *dev = crtc->base.dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4368
6e3c9717 4369 if (!crtc->config->ips_enabled)
d77e4531
PZ
4370 return;
4371
307e4498
ML
4372 /*
4373 * We can only enable IPS after we enable a plane and wait for a vblank
4374 * This function is called from post_plane_update, which is run after
4375 * a vblank wait.
4376 */
cea165c3 4377
d77e4531 4378 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4379 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4380 mutex_lock(&dev_priv->rps.hw_lock);
4381 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4382 mutex_unlock(&dev_priv->rps.hw_lock);
4383 /* Quoting Art Runyan: "its not safe to expect any particular
4384 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4385 * mailbox." Moreover, the mailbox may return a bogus state,
4386 * so we need to just enable it and continue on.
2a114cc1
BW
4387 */
4388 } else {
4389 I915_WRITE(IPS_CTL, IPS_ENABLE);
4390 /* The bit only becomes 1 in the next vblank, so this wait here
4391 * is essentially intel_wait_for_vblank. If we don't have this
4392 * and don't wait for vblanks until the end of crtc_enable, then
4393 * the HW state readout code will complain that the expected
4394 * IPS_CTL value is not the one we read. */
4395 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4396 DRM_ERROR("Timed out waiting for IPS enable\n");
4397 }
d77e4531
PZ
4398}
4399
20bc8673 4400void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4401{
4402 struct drm_device *dev = crtc->base.dev;
4403 struct drm_i915_private *dev_priv = dev->dev_private;
4404
6e3c9717 4405 if (!crtc->config->ips_enabled)
d77e4531
PZ
4406 return;
4407
4408 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4409 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4410 mutex_lock(&dev_priv->rps.hw_lock);
4411 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4412 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4413 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4414 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4415 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4416 } else {
2a114cc1 4417 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4418 POSTING_READ(IPS_CTL);
4419 }
d77e4531
PZ
4420
4421 /* We need to wait for a vblank before we can disable the plane. */
4422 intel_wait_for_vblank(dev, crtc->pipe);
4423}
4424
7cac945f 4425static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4426{
7cac945f 4427 if (intel_crtc->overlay) {
d3eedb1a
VS
4428 struct drm_device *dev = intel_crtc->base.dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
4430
4431 mutex_lock(&dev->struct_mutex);
4432 dev_priv->mm.interruptible = false;
4433 (void) intel_overlay_switch_off(intel_crtc->overlay);
4434 dev_priv->mm.interruptible = true;
4435 mutex_unlock(&dev->struct_mutex);
4436 }
4437
4438 /* Let userspace switch the overlay on again. In most cases userspace
4439 * has to recompute where to put it anyway.
4440 */
4441}
4442
87d4300a
ML
4443/**
4444 * intel_post_enable_primary - Perform operations after enabling primary plane
4445 * @crtc: the CRTC whose primary plane was just enabled
4446 *
4447 * Performs potentially sleeping operations that must be done after the primary
4448 * plane is enabled, such as updating FBC and IPS. Note that this may be
4449 * called due to an explicit primary plane update, or due to an implicit
4450 * re-enable that is caused when a sprite plane is updated to no longer
4451 * completely hide the primary plane.
4452 */
4453static void
4454intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4455{
4456 struct drm_device *dev = crtc->dev;
87d4300a 4457 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4459 int pipe = intel_crtc->pipe;
a5c4d7bc 4460
87d4300a
ML
4461 /*
4462 * FIXME IPS should be fine as long as one plane is
4463 * enabled, but in practice it seems to have problems
4464 * when going from primary only to sprite only and vice
4465 * versa.
4466 */
a5c4d7bc
VS
4467 hsw_enable_ips(intel_crtc);
4468
f99d7069 4469 /*
87d4300a
ML
4470 * Gen2 reports pipe underruns whenever all planes are disabled.
4471 * So don't enable underrun reporting before at least some planes
4472 * are enabled.
4473 * FIXME: Need to fix the logic to work when we turn off all planes
4474 * but leave the pipe running.
f99d7069 4475 */
87d4300a
ML
4476 if (IS_GEN2(dev))
4477 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4478
aca7b684
VS
4479 /* Underruns don't always raise interrupts, so check manually. */
4480 intel_check_cpu_fifo_underruns(dev_priv);
4481 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4482}
4483
2622a081 4484/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4485static void
4486intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4487{
4488 struct drm_device *dev = crtc->dev;
4489 struct drm_i915_private *dev_priv = dev->dev_private;
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4491 int pipe = intel_crtc->pipe;
a5c4d7bc 4492
87d4300a
ML
4493 /*
4494 * Gen2 reports pipe underruns whenever all planes are disabled.
4495 * So diasble underrun reporting before all the planes get disabled.
4496 * FIXME: Need to fix the logic to work when we turn off all planes
4497 * but leave the pipe running.
4498 */
4499 if (IS_GEN2(dev))
4500 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4501
2622a081
VS
4502 /*
4503 * FIXME IPS should be fine as long as one plane is
4504 * enabled, but in practice it seems to have problems
4505 * when going from primary only to sprite only and vice
4506 * versa.
4507 */
4508 hsw_disable_ips(intel_crtc);
4509}
4510
4511/* FIXME get rid of this and use pre_plane_update */
4512static void
4513intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518 int pipe = intel_crtc->pipe;
4519
4520 intel_pre_disable_primary(crtc);
4521
87d4300a
ML
4522 /*
4523 * Vblank time updates from the shadow to live plane control register
4524 * are blocked if the memory self-refresh mode is active at that
4525 * moment. So to make sure the plane gets truly disabled, disable
4526 * first the self-refresh mode. The self-refresh enable bit in turn
4527 * will be checked/applied by the HW only at the next frame start
4528 * event which is after the vblank start event, so we need to have a
4529 * wait-for-vblank between disabling the plane and the pipe.
4530 */
262cd2e1 4531 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4532 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4533 dev_priv->wm.vlv.cxsr = false;
4534 intel_wait_for_vblank(dev, pipe);
4535 }
87d4300a
ML
4536}
4537
5c74cd73 4538static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4539{
5c74cd73 4540 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4541 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4542 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4543 struct intel_crtc_state *pipe_config =
4544 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4545 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4546 struct drm_plane *primary = crtc->base.primary;
4547 struct drm_plane_state *old_pri_state =
4548 drm_atomic_get_existing_plane_state(old_state, primary);
4549 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4550
5c74cd73
ML
4551 if (old_pri_state) {
4552 struct intel_plane_state *primary_state =
4553 to_intel_plane_state(primary->state);
4554 struct intel_plane_state *old_primary_state =
4555 to_intel_plane_state(old_pri_state);
4556
2099deff 4557 intel_fbc_pre_update(crtc, pipe_config, primary_state);
31ae71fc 4558
5c74cd73
ML
4559 if (old_primary_state->visible &&
4560 (modeset || !primary_state->visible))
4561 intel_pre_disable_primary(&crtc->base);
4562 }
852eb00d 4563
ab1d3a0e 4564 if (pipe_config->disable_cxsr) {
852eb00d 4565 crtc->wm.cxsr_allowed = false;
2dfd178d 4566
2622a081
VS
4567 /*
4568 * Vblank time updates from the shadow to live plane control register
4569 * are blocked if the memory self-refresh mode is active at that
4570 * moment. So to make sure the plane gets truly disabled, disable
4571 * first the self-refresh mode. The self-refresh enable bit in turn
4572 * will be checked/applied by the HW only at the next frame start
4573 * event which is after the vblank start event, so we need to have a
4574 * wait-for-vblank between disabling the plane and the pipe.
4575 */
4576 if (old_crtc_state->base.active) {
2dfd178d 4577 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4578 dev_priv->wm.vlv.cxsr = false;
4579 intel_wait_for_vblank(dev, crtc->pipe);
4580 }
852eb00d 4581 }
92826fcd 4582
ed4a6a7c
MR
4583 /*
4584 * IVB workaround: must disable low power watermarks for at least
4585 * one frame before enabling scaling. LP watermarks can be re-enabled
4586 * when scaling is disabled.
4587 *
4588 * WaCxSRDisabledForSpriteScaling:ivb
4589 */
4590 if (pipe_config->disable_lp_wm) {
4591 ilk_disable_lp_wm(dev);
4592 intel_wait_for_vblank(dev, crtc->pipe);
4593 }
4594
4595 /*
4596 * If we're doing a modeset, we're done. No need to do any pre-vblank
4597 * watermark programming here.
4598 */
4599 if (needs_modeset(&pipe_config->base))
4600 return;
4601
4602 /*
4603 * For platforms that support atomic watermarks, program the
4604 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4605 * will be the intermediate values that are safe for both pre- and
4606 * post- vblank; when vblank happens, the 'active' values will be set
4607 * to the final 'target' values and we'll do this again to get the
4608 * optimal watermarks. For gen9+ platforms, the values we program here
4609 * will be the final target values which will get automatically latched
4610 * at vblank time; no further programming will be necessary.
4611 *
4612 * If a platform hasn't been transitioned to atomic watermarks yet,
4613 * we'll continue to update watermarks the old way, if flags tell
4614 * us to.
4615 */
4616 if (dev_priv->display.initial_watermarks != NULL)
4617 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4618 else if (pipe_config->update_wm_pre)
92826fcd 4619 intel_update_watermarks(&crtc->base);
ac21b225
ML
4620}
4621
d032ffa0 4622static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4623{
4624 struct drm_device *dev = crtc->dev;
4625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4626 struct drm_plane *p;
87d4300a
ML
4627 int pipe = intel_crtc->pipe;
4628
7cac945f 4629 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4630
d032ffa0
ML
4631 drm_for_each_plane_mask(p, dev, plane_mask)
4632 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4633
f99d7069
DV
4634 /*
4635 * FIXME: Once we grow proper nuclear flip support out of this we need
4636 * to compute the mask of flip planes precisely. For the time being
4637 * consider this a flip to a NULL plane.
4638 */
4639 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4640}
4641
f67a559d
JB
4642static void ironlake_crtc_enable(struct drm_crtc *crtc)
4643{
4644 struct drm_device *dev = crtc->dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4647 struct intel_encoder *encoder;
f67a559d 4648 int pipe = intel_crtc->pipe;
b95c5321
ML
4649 struct intel_crtc_state *pipe_config =
4650 to_intel_crtc_state(crtc->state);
f67a559d 4651
53d9f4e9 4652 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4653 return;
4654
b2c0593a
VS
4655 /*
4656 * Sometimes spurious CPU pipe underruns happen during FDI
4657 * training, at least with VGA+HDMI cloning. Suppress them.
4658 *
4659 * On ILK we get an occasional spurious CPU pipe underruns
4660 * between eDP port A enable and vdd enable. Also PCH port
4661 * enable seems to result in the occasional CPU pipe underrun.
4662 *
4663 * Spurious PCH underruns also occur during PCH enabling.
4664 */
4665 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4666 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4667 if (intel_crtc->config->has_pch_encoder)
4668 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4669
6e3c9717 4670 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4671 intel_prepare_shared_dpll(intel_crtc);
4672
6e3c9717 4673 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4674 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4675
4676 intel_set_pipe_timings(intel_crtc);
bc58be60 4677 intel_set_pipe_src_size(intel_crtc);
29407aab 4678
6e3c9717 4679 if (intel_crtc->config->has_pch_encoder) {
29407aab 4680 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4681 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4682 }
4683
4684 ironlake_set_pipeconf(crtc);
4685
f67a559d 4686 intel_crtc->active = true;
8664281b 4687
f6736a1a 4688 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4689 if (encoder->pre_enable)
4690 encoder->pre_enable(encoder);
f67a559d 4691
6e3c9717 4692 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4693 /* Note: FDI PLL enabling _must_ be done before we enable the
4694 * cpu pipes, hence this is separate from all the other fdi/pch
4695 * enabling. */
88cefb6c 4696 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4697 } else {
4698 assert_fdi_tx_disabled(dev_priv, pipe);
4699 assert_fdi_rx_disabled(dev_priv, pipe);
4700 }
f67a559d 4701
b074cec8 4702 ironlake_pfit_enable(intel_crtc);
f67a559d 4703
9c54c0dd
JB
4704 /*
4705 * On ILK+ LUT must be loaded before the pipe is running but with
4706 * clocks enabled
4707 */
b95c5321 4708 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4709
1d5bf5d9
ID
4710 if (dev_priv->display.initial_watermarks != NULL)
4711 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4712 intel_enable_pipe(intel_crtc);
f67a559d 4713
6e3c9717 4714 if (intel_crtc->config->has_pch_encoder)
f67a559d 4715 ironlake_pch_enable(crtc);
c98e9dcf 4716
f9b61ff6
DV
4717 assert_vblank_disabled(crtc);
4718 drm_crtc_vblank_on(crtc);
4719
fa5c73b1
DV
4720 for_each_encoder_on_crtc(dev, crtc, encoder)
4721 encoder->enable(encoder);
61b77ddd
DV
4722
4723 if (HAS_PCH_CPT(dev))
a1520318 4724 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4725
4726 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4727 if (intel_crtc->config->has_pch_encoder)
4728 intel_wait_for_vblank(dev, pipe);
b2c0593a 4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4730 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4731}
4732
42db64ef
PZ
4733/* IPS only exists on ULT machines and is tied to pipe A. */
4734static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4735{
f5adf94e 4736 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4737}
4738
4f771f10
PZ
4739static void haswell_crtc_enable(struct drm_crtc *crtc)
4740{
4741 struct drm_device *dev = crtc->dev;
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4744 struct intel_encoder *encoder;
99d736a2 4745 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4746 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4747 struct intel_crtc_state *pipe_config =
4748 to_intel_crtc_state(crtc->state);
4f771f10 4749
53d9f4e9 4750 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4751 return;
4752
81b088ca
VS
4753 if (intel_crtc->config->has_pch_encoder)
4754 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4755 false);
4756
8106ddbd 4757 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4758 intel_enable_shared_dpll(intel_crtc);
4759
6e3c9717 4760 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4761 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4762
4d1de975
JN
4763 if (!intel_crtc->config->has_dsi_encoder)
4764 intel_set_pipe_timings(intel_crtc);
4765
bc58be60 4766 intel_set_pipe_src_size(intel_crtc);
229fca97 4767
4d1de975
JN
4768 if (cpu_transcoder != TRANSCODER_EDP &&
4769 !transcoder_is_dsi(cpu_transcoder)) {
4770 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4771 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4772 }
4773
6e3c9717 4774 if (intel_crtc->config->has_pch_encoder) {
229fca97 4775 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4776 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4777 }
4778
4d1de975
JN
4779 if (!intel_crtc->config->has_dsi_encoder)
4780 haswell_set_pipeconf(crtc);
4781
391bf048 4782 haswell_set_pipemisc(crtc);
229fca97 4783
b95c5321 4784 intel_color_set_csc(&pipe_config->base);
229fca97 4785
4f771f10 4786 intel_crtc->active = true;
8664281b 4787
6b698516
DV
4788 if (intel_crtc->config->has_pch_encoder)
4789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4790 else
4791 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4792
7d4aefd0 4793 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4794 if (encoder->pre_enable)
4795 encoder->pre_enable(encoder);
7d4aefd0 4796 }
4f771f10 4797
d2d65408 4798 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4799 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4800
a65347ba 4801 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4802 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4803
1c132b44 4804 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4805 skylake_pfit_enable(intel_crtc);
ff6d9f55 4806 else
1c132b44 4807 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4808
4809 /*
4810 * On ILK+ LUT must be loaded before the pipe is running but with
4811 * clocks enabled
4812 */
b95c5321 4813 intel_color_load_luts(&pipe_config->base);
4f771f10 4814
1f544388 4815 intel_ddi_set_pipe_settings(crtc);
a65347ba 4816 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4817 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4818
1d5bf5d9
ID
4819 if (dev_priv->display.initial_watermarks != NULL)
4820 dev_priv->display.initial_watermarks(pipe_config);
4821 else
4822 intel_update_watermarks(crtc);
4d1de975
JN
4823
4824 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4825 if (!intel_crtc->config->has_dsi_encoder)
4826 intel_enable_pipe(intel_crtc);
42db64ef 4827
6e3c9717 4828 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4829 lpt_pch_enable(crtc);
4f771f10 4830
a65347ba 4831 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4832 intel_ddi_set_vc_payload_alloc(crtc, true);
4833
f9b61ff6
DV
4834 assert_vblank_disabled(crtc);
4835 drm_crtc_vblank_on(crtc);
4836
8807e55b 4837 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4838 encoder->enable(encoder);
8807e55b
JN
4839 intel_opregion_notify_encoder(encoder, true);
4840 }
4f771f10 4841
6b698516
DV
4842 if (intel_crtc->config->has_pch_encoder) {
4843 intel_wait_for_vblank(dev, pipe);
4844 intel_wait_for_vblank(dev, pipe);
4845 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4846 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4847 true);
6b698516 4848 }
d2d65408 4849
e4916946
PZ
4850 /* If we change the relative order between pipe/planes enabling, we need
4851 * to change the workaround. */
99d736a2
ML
4852 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4853 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4854 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4855 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4856 }
4f771f10
PZ
4857}
4858
bfd16b2a 4859static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4860{
4861 struct drm_device *dev = crtc->base.dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 int pipe = crtc->pipe;
4864
4865 /* To avoid upsetting the power well on haswell only disable the pfit if
4866 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4867 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4868 I915_WRITE(PF_CTL(pipe), 0);
4869 I915_WRITE(PF_WIN_POS(pipe), 0);
4870 I915_WRITE(PF_WIN_SZ(pipe), 0);
4871 }
4872}
4873
6be4a607
JB
4874static void ironlake_crtc_disable(struct drm_crtc *crtc)
4875{
4876 struct drm_device *dev = crtc->dev;
4877 struct drm_i915_private *dev_priv = dev->dev_private;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4879 struct intel_encoder *encoder;
6be4a607 4880 int pipe = intel_crtc->pipe;
b52eb4dc 4881
b2c0593a
VS
4882 /*
4883 * Sometimes spurious CPU pipe underruns happen when the
4884 * pipe is already disabled, but FDI RX/TX is still enabled.
4885 * Happens at least with VGA+HDMI cloning. Suppress them.
4886 */
4887 if (intel_crtc->config->has_pch_encoder) {
4888 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4889 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4890 }
37ca8d4c 4891
ea9d758d
DV
4892 for_each_encoder_on_crtc(dev, crtc, encoder)
4893 encoder->disable(encoder);
4894
f9b61ff6
DV
4895 drm_crtc_vblank_off(crtc);
4896 assert_vblank_disabled(crtc);
4897
575f7ab7 4898 intel_disable_pipe(intel_crtc);
32f9d658 4899
bfd16b2a 4900 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4901
b2c0593a 4902 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4903 ironlake_fdi_disable(crtc);
4904
bf49ec8c
DV
4905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 if (encoder->post_disable)
4907 encoder->post_disable(encoder);
2c07245f 4908
6e3c9717 4909 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4910 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4911
d925c59a 4912 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
4913 i915_reg_t reg;
4914 u32 temp;
4915
d925c59a
DV
4916 /* disable TRANS_DP_CTL */
4917 reg = TRANS_DP_CTL(pipe);
4918 temp = I915_READ(reg);
4919 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4920 TRANS_DP_PORT_SEL_MASK);
4921 temp |= TRANS_DP_PORT_SEL_NONE;
4922 I915_WRITE(reg, temp);
4923
4924 /* disable DPLL_SEL */
4925 temp = I915_READ(PCH_DPLL_SEL);
11887397 4926 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4927 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4928 }
e3421a18 4929
d925c59a
DV
4930 ironlake_fdi_pll_disable(intel_crtc);
4931 }
81b088ca 4932
b2c0593a 4933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 4934 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 4935}
1b3c7a47 4936
4f771f10 4937static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4938{
4f771f10
PZ
4939 struct drm_device *dev = crtc->dev;
4940 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4942 struct intel_encoder *encoder;
6e3c9717 4943 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 4944
d2d65408
VS
4945 if (intel_crtc->config->has_pch_encoder)
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4947 false);
4948
8807e55b
JN
4949 for_each_encoder_on_crtc(dev, crtc, encoder) {
4950 intel_opregion_notify_encoder(encoder, false);
4f771f10 4951 encoder->disable(encoder);
8807e55b 4952 }
4f771f10 4953
f9b61ff6
DV
4954 drm_crtc_vblank_off(crtc);
4955 assert_vblank_disabled(crtc);
4956
4d1de975
JN
4957 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4958 if (!intel_crtc->config->has_dsi_encoder)
4959 intel_disable_pipe(intel_crtc);
4f771f10 4960
6e3c9717 4961 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
4962 intel_ddi_set_vc_payload_alloc(crtc, false);
4963
a65347ba 4964 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4965 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4966
1c132b44 4967 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4968 skylake_scaler_disable(intel_crtc);
ff6d9f55 4969 else
bfd16b2a 4970 ironlake_pfit_disable(intel_crtc, false);
4f771f10 4971
a65347ba 4972 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4973 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4974
97b040aa
ID
4975 for_each_encoder_on_crtc(dev, crtc, encoder)
4976 if (encoder->post_disable)
4977 encoder->post_disable(encoder);
81b088ca 4978
92966a37
VS
4979 if (intel_crtc->config->has_pch_encoder) {
4980 lpt_disable_pch_transcoder(dev_priv);
503a74e9 4981 lpt_disable_iclkip(dev_priv);
92966a37
VS
4982 intel_ddi_fdi_disable(crtc);
4983
81b088ca
VS
4984 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4985 true);
92966a37 4986 }
4f771f10
PZ
4987}
4988
2dd24552
JB
4989static void i9xx_pfit_enable(struct intel_crtc *crtc)
4990{
4991 struct drm_device *dev = crtc->base.dev;
4992 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4993 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 4994
681a8504 4995 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
4996 return;
4997
2dd24552 4998 /*
c0b03411
DV
4999 * The panel fitter should only be adjusted whilst the pipe is disabled,
5000 * according to register description and PRM.
2dd24552 5001 */
c0b03411
DV
5002 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5003 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5004
b074cec8
JB
5005 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5006 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5007
5008 /* Border color in case we don't scale up to the full screen. Black by
5009 * default, change to something else for debugging. */
5010 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5011}
5012
d05410f9
DA
5013static enum intel_display_power_domain port_to_power_domain(enum port port)
5014{
5015 switch (port) {
5016 case PORT_A:
6331a704 5017 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5018 case PORT_B:
6331a704 5019 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5020 case PORT_C:
6331a704 5021 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5022 case PORT_D:
6331a704 5023 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5024 case PORT_E:
6331a704 5025 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5026 default:
b9fec167 5027 MISSING_CASE(port);
d05410f9
DA
5028 return POWER_DOMAIN_PORT_OTHER;
5029 }
5030}
5031
25f78f58
VS
5032static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5033{
5034 switch (port) {
5035 case PORT_A:
5036 return POWER_DOMAIN_AUX_A;
5037 case PORT_B:
5038 return POWER_DOMAIN_AUX_B;
5039 case PORT_C:
5040 return POWER_DOMAIN_AUX_C;
5041 case PORT_D:
5042 return POWER_DOMAIN_AUX_D;
5043 case PORT_E:
5044 /* FIXME: Check VBT for actual wiring of PORT E */
5045 return POWER_DOMAIN_AUX_D;
5046 default:
b9fec167 5047 MISSING_CASE(port);
25f78f58
VS
5048 return POWER_DOMAIN_AUX_A;
5049 }
5050}
5051
319be8ae
ID
5052enum intel_display_power_domain
5053intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5054{
5055 struct drm_device *dev = intel_encoder->base.dev;
5056 struct intel_digital_port *intel_dig_port;
5057
5058 switch (intel_encoder->type) {
5059 case INTEL_OUTPUT_UNKNOWN:
5060 /* Only DDI platforms should ever use this output type */
5061 WARN_ON_ONCE(!HAS_DDI(dev));
5062 case INTEL_OUTPUT_DISPLAYPORT:
5063 case INTEL_OUTPUT_HDMI:
5064 case INTEL_OUTPUT_EDP:
5065 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5066 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5067 case INTEL_OUTPUT_DP_MST:
5068 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5069 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5070 case INTEL_OUTPUT_ANALOG:
5071 return POWER_DOMAIN_PORT_CRT;
5072 case INTEL_OUTPUT_DSI:
5073 return POWER_DOMAIN_PORT_DSI;
5074 default:
5075 return POWER_DOMAIN_PORT_OTHER;
5076 }
5077}
5078
25f78f58
VS
5079enum intel_display_power_domain
5080intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5081{
5082 struct drm_device *dev = intel_encoder->base.dev;
5083 struct intel_digital_port *intel_dig_port;
5084
5085 switch (intel_encoder->type) {
5086 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5087 case INTEL_OUTPUT_HDMI:
5088 /*
5089 * Only DDI platforms should ever use these output types.
5090 * We can get here after the HDMI detect code has already set
5091 * the type of the shared encoder. Since we can't be sure
5092 * what's the status of the given connectors, play safe and
5093 * run the DP detection too.
5094 */
25f78f58
VS
5095 WARN_ON_ONCE(!HAS_DDI(dev));
5096 case INTEL_OUTPUT_DISPLAYPORT:
5097 case INTEL_OUTPUT_EDP:
5098 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5099 return port_to_aux_power_domain(intel_dig_port->port);
5100 case INTEL_OUTPUT_DP_MST:
5101 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5102 return port_to_aux_power_domain(intel_dig_port->port);
5103 default:
b9fec167 5104 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5105 return POWER_DOMAIN_AUX_A;
5106 }
5107}
5108
74bff5f9
ML
5109static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5110 struct intel_crtc_state *crtc_state)
77d22dca 5111{
319be8ae 5112 struct drm_device *dev = crtc->dev;
74bff5f9 5113 struct drm_encoder *encoder;
319be8ae
ID
5114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5115 enum pipe pipe = intel_crtc->pipe;
77d22dca 5116 unsigned long mask;
74bff5f9 5117 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5118
74bff5f9 5119 if (!crtc_state->base.active)
292b990e
ML
5120 return 0;
5121
77d22dca
ID
5122 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5123 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5124 if (crtc_state->pch_pfit.enabled ||
5125 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5126 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5127
74bff5f9
ML
5128 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5129 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5130
319be8ae 5131 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5132 }
319be8ae 5133
15e7ec29
ML
5134 if (crtc_state->shared_dpll)
5135 mask |= BIT(POWER_DOMAIN_PLLS);
5136
77d22dca
ID
5137 return mask;
5138}
5139
74bff5f9
ML
5140static unsigned long
5141modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5142 struct intel_crtc_state *crtc_state)
77d22dca 5143{
292b990e
ML
5144 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5146 enum intel_display_power_domain domain;
a6747b73 5147 unsigned long domains, new_domains, old_domains, ms_domain = 0;
77d22dca 5148
292b990e 5149 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5150 intel_crtc->enabled_power_domains = new_domains =
5151 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5152
a6747b73
ML
5153 if (needs_modeset(&crtc_state->base))
5154 ms_domain = BIT(POWER_DOMAIN_MODESET);
5155
5156 domains = (new_domains & ~old_domains) | ms_domain;
292b990e
ML
5157
5158 for_each_power_domain(domain, domains)
5159 intel_display_power_get(dev_priv, domain);
5160
a6747b73 5161 return (old_domains & ~new_domains) | ms_domain;
292b990e
ML
5162}
5163
5164static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5165 unsigned long domains)
5166{
5167 enum intel_display_power_domain domain;
5168
5169 for_each_power_domain(domain, domains)
5170 intel_display_power_put(dev_priv, domain);
5171}
77d22dca 5172
adafdc6f
MK
5173static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5174{
5175 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5176
5177 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5178 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5179 return max_cdclk_freq;
5180 else if (IS_CHERRYVIEW(dev_priv))
5181 return max_cdclk_freq*95/100;
5182 else if (INTEL_INFO(dev_priv)->gen < 4)
5183 return 2*max_cdclk_freq*90/100;
5184 else
5185 return max_cdclk_freq*90/100;
5186}
5187
b2045352
VS
5188static int skl_calc_cdclk(int max_pixclk, int vco);
5189
560a7ae4
DL
5190static void intel_update_max_cdclk(struct drm_device *dev)
5191{
5192 struct drm_i915_private *dev_priv = dev->dev_private;
5193
ef11bdb3 5194 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4 5195 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5196 int max_cdclk, vco;
5197
5198 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5199 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5200
b2045352
VS
5201 /*
5202 * Use the lower (vco 8640) cdclk values as a
5203 * first guess. skl_calc_cdclk() will correct it
5204 * if the preferred vco is 8100 instead.
5205 */
560a7ae4 5206 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5207 max_cdclk = 617143;
560a7ae4 5208 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5209 max_cdclk = 540000;
560a7ae4 5210 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5211 max_cdclk = 432000;
560a7ae4 5212 else
487ed2e4 5213 max_cdclk = 308571;
b2045352
VS
5214
5215 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
281c114f
MR
5216 } else if (IS_BROXTON(dev)) {
5217 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5218 } else if (IS_BROADWELL(dev)) {
5219 /*
5220 * FIXME with extra cooling we can allow
5221 * 540 MHz for ULX and 675 Mhz for ULT.
5222 * How can we know if extra cooling is
5223 * available? PCI ID, VTB, something else?
5224 */
5225 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5226 dev_priv->max_cdclk_freq = 450000;
5227 else if (IS_BDW_ULX(dev))
5228 dev_priv->max_cdclk_freq = 450000;
5229 else if (IS_BDW_ULT(dev))
5230 dev_priv->max_cdclk_freq = 540000;
5231 else
5232 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5233 } else if (IS_CHERRYVIEW(dev)) {
5234 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5235 } else if (IS_VALLEYVIEW(dev)) {
5236 dev_priv->max_cdclk_freq = 400000;
5237 } else {
5238 /* otherwise assume cdclk is fixed */
5239 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5240 }
5241
adafdc6f
MK
5242 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5243
560a7ae4
DL
5244 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5245 dev_priv->max_cdclk_freq);
adafdc6f
MK
5246
5247 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5248 dev_priv->max_dotclk_freq);
560a7ae4
DL
5249}
5250
5251static void intel_update_cdclk(struct drm_device *dev)
5252{
5253 struct drm_i915_private *dev_priv = dev->dev_private;
5254
5255 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
2f2a121a 5256
83d7c81f 5257 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5258 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5259 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5260 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5261 else
5262 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5263 dev_priv->cdclk_freq);
560a7ae4
DL
5264
5265 /*
b5d99ff9
VS
5266 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5267 * Programmng [sic] note: bit[9:2] should be programmed to the number
5268 * of cdclk that generates 4MHz reference clock freq which is used to
5269 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5270 */
b5d99ff9 5271 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5272 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5273}
5274
92891e45
VS
5275/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5276static int skl_cdclk_decimal(int cdclk)
5277{
5278 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5279}
5280
2b73001e
VS
5281static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5282{
5283 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5284
5285 /* Timeout 200us */
5286 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5287 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5288
5289 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5290}
5291
5292static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, u32 ratio)
5293{
5294 u32 val;
5295
5296 val = I915_READ(BXT_DE_PLL_CTL);
5297 val &= ~BXT_DE_PLL_RATIO_MASK;
5298 val |= ratio;
5299 I915_WRITE(BXT_DE_PLL_CTL, val);
5300
5301 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5302
5303 /* Timeout 200us */
5304 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5305 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f
VS
5306
5307 dev_priv->cdclk_pll.vco = ratio * dev_priv->cdclk_pll.ref;
2b73001e
VS
5308}
5309
9ef56154 5310static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5311{
f8437dd1
VK
5312 uint32_t divider;
5313 uint32_t ratio;
9ef56154 5314 uint32_t current_cdclk;
f8437dd1
VK
5315 int ret;
5316
5317 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
9ef56154 5318 switch (cdclk) {
f8437dd1
VK
5319 case 144000:
5320 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5321 ratio = BXT_DE_PLL_RATIO(60);
5322 break;
5323 case 288000:
5324 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5325 ratio = BXT_DE_PLL_RATIO(60);
5326 break;
5327 case 384000:
5328 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5329 ratio = BXT_DE_PLL_RATIO(60);
5330 break;
5331 case 576000:
5332 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5333 ratio = BXT_DE_PLL_RATIO(60);
5334 break;
5335 case 624000:
5336 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5337 ratio = BXT_DE_PLL_RATIO(65);
5338 break;
5339 case 19200:
5340 /*
5341 * Bypass frequency with DE PLL disabled. Init ratio, divider
5342 * to suppress GCC warning.
5343 */
5344 ratio = 0;
5345 divider = 0;
5346 break;
5347 default:
9ef56154 5348 DRM_ERROR("unsupported CDCLK freq %d", cdclk);
f8437dd1
VK
5349
5350 return;
5351 }
5352
5353 mutex_lock(&dev_priv->rps.hw_lock);
5354 /* Inform power controller of upcoming frequency change */
5355 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5356 0x80000000);
5357 mutex_unlock(&dev_priv->rps.hw_lock);
5358
5359 if (ret) {
5360 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 5361 ret, cdclk);
f8437dd1
VK
5362 return;
5363 }
5364
9ef56154 5365 current_cdclk = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
f8437dd1 5366 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
9ef56154 5367 current_cdclk = current_cdclk * 500 + 1000;
f8437dd1
VK
5368
5369 /*
5370 * DE PLL has to be disabled when
5371 * - setting to 19.2MHz (bypass, PLL isn't used)
5372 * - before setting to 624MHz (PLL needs toggling)
5373 * - before setting to any frequency from 624MHz (PLL needs toggling)
5374 */
9ef56154
VS
5375 if (cdclk == 19200 || cdclk == 624000 ||
5376 current_cdclk == 624000) {
2b73001e 5377 bxt_de_pll_disable(dev_priv);
f8437dd1
VK
5378 }
5379
9ef56154 5380 if (cdclk != 19200) {
f8437dd1
VK
5381 uint32_t val;
5382
2b73001e 5383 bxt_de_pll_enable(dev_priv, ratio);
f8437dd1 5384
b8e75705 5385 val = divider | skl_cdclk_decimal(cdclk);
7fe62757
VS
5386 /*
5387 * FIXME if only the cd2x divider needs changing, it could be done
5388 * without shutting off the pipe (if only one pipe is active).
5389 */
5390 val |= BXT_CDCLK_CD2X_PIPE_NONE;
f8437dd1
VK
5391 /*
5392 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5393 * enable otherwise.
5394 */
9ef56154 5395 if (cdclk >= 500000)
f8437dd1 5396 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
f8437dd1
VK
5397 I915_WRITE(CDCLK_CTL, val);
5398 }
5399
5400 mutex_lock(&dev_priv->rps.hw_lock);
5401 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 5402 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
5403 mutex_unlock(&dev_priv->rps.hw_lock);
5404
5405 if (ret) {
5406 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 5407 ret, cdclk);
f8437dd1
VK
5408 return;
5409 }
5410
c6c4696f 5411 intel_update_cdclk(dev_priv->dev);
f8437dd1
VK
5412}
5413
c2e001ef
ID
5414static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5415{
5416 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5417 return false;
5418
5419 /* TODO: Check for a valid CDCLK rate */
5420
c2e001ef
ID
5421 return true;
5422}
5423
adc7f04b
ID
5424bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5425{
5426 return broxton_cdclk_is_enabled(dev_priv);
5427}
5428
c6c4696f 5429void broxton_init_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5430{
089c6fd5 5431 intel_update_cdclk(dev_priv->dev);
f8437dd1 5432
089c6fd5
VS
5433 if (dev_priv->cdclk_pll.vco != 0)
5434 return;
c2e001ef 5435
f8437dd1
VK
5436 /*
5437 * FIXME:
5438 * - The initial CDCLK needs to be read from VBT.
5439 * Need to make this change after VBT has changes for BXT.
5440 * - check if setting the max (or any) cdclk freq is really necessary
5441 * here, it belongs to modeset time
5442 */
c6c4696f 5443 broxton_set_cdclk(dev_priv, 624000);
f8437dd1
VK
5444}
5445
c6c4696f 5446void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5447{
f8437dd1 5448 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
c6c4696f 5449 broxton_set_cdclk(dev_priv, 19200);
f8437dd1
VK
5450}
5451
a8ca4934
VS
5452static int skl_calc_cdclk(int max_pixclk, int vco)
5453{
63911d72 5454 if (vco == 8640000) {
a8ca4934 5455 if (max_pixclk > 540000)
487ed2e4 5456 return 617143;
a8ca4934
VS
5457 else if (max_pixclk > 432000)
5458 return 540000;
487ed2e4 5459 else if (max_pixclk > 308571)
a8ca4934
VS
5460 return 432000;
5461 else
487ed2e4 5462 return 308571;
a8ca4934 5463 } else {
a8ca4934
VS
5464 if (max_pixclk > 540000)
5465 return 675000;
5466 else if (max_pixclk > 450000)
5467 return 540000;
5468 else if (max_pixclk > 337500)
5469 return 450000;
5470 else
5471 return 337500;
5472 }
5473}
5474
ea61791e
VS
5475static void
5476skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 5477{
ea61791e 5478 u32 val;
5d96d8af 5479
709e05c3
VS
5480 dev_priv->cdclk_pll.ref = 24000;
5481
ea61791e
VS
5482 val = I915_READ(LCPLL1_CTL);
5483 if ((val & LCPLL_PLL_ENABLE) == 0) {
63911d72 5484 dev_priv->cdclk_pll.vco = 0;
ea61791e 5485 return;
5d96d8af
DL
5486 }
5487
9f7eb31a
VS
5488 WARN_ON((val & LCPLL_PLL_LOCK) == 0);
5489
ea61791e
VS
5490 val = I915_READ(DPLL_CTRL1);
5491
9f7eb31a
VS
5492 WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5493 DPLL_CTRL1_SSC(SKL_DPLL0) |
5494 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5495 DPLL_CTRL1_OVERRIDE(SKL_DPLL0));
5496
ea61791e
VS
5497 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5498 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5499 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5500 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5501 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 5502 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
5503 break;
5504 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5505 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 5506 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
5507 break;
5508 default:
5509 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
63911d72 5510 dev_priv->cdclk_pll.vco = 0;
ea61791e
VS
5511 break;
5512 }
5d96d8af
DL
5513}
5514
b2045352
VS
5515void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5516{
5517 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5518
5519 dev_priv->skl_preferred_vco_freq = vco;
5520
5521 if (changed)
5522 intel_update_max_cdclk(dev_priv->dev);
5523}
5524
5d96d8af 5525static void
3861fc60 5526skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 5527{
a8ca4934 5528 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
5529 u32 val;
5530
63911d72 5531 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 5532
5d96d8af 5533 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 5534 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
5535 I915_WRITE(CDCLK_CTL, val);
5536 POSTING_READ(CDCLK_CTL);
5537
5538 /*
5539 * We always enable DPLL0 with the lowest link rate possible, but still
5540 * taking into account the VCO required to operate the eDP panel at the
5541 * desired frequency. The usual DP link rates operate with a VCO of
5542 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5543 * The modeset code is responsible for the selection of the exact link
5544 * rate later on, with the constraint of choosing a frequency that
a8ca4934 5545 * works with vco.
5d96d8af
DL
5546 */
5547 val = I915_READ(DPLL_CTRL1);
5548
5549 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5550 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5551 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 5552 if (vco == 8640000)
5d96d8af
DL
5553 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5554 SKL_DPLL0);
5555 else
5556 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5557 SKL_DPLL0);
5558
5559 I915_WRITE(DPLL_CTRL1, val);
5560 POSTING_READ(DPLL_CTRL1);
5561
5562 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5563
5564 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5565 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 5566
63911d72 5567 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
5568
5569 /* We'll want to keep using the current vco from now on. */
5570 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
5571}
5572
430e05de
VS
5573static void
5574skl_dpll0_disable(struct drm_i915_private *dev_priv)
5575{
5576 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5577 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5578 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 5579
63911d72 5580 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
5581}
5582
5d96d8af
DL
5583static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5584{
5585 int ret;
5586 u32 val;
5587
5588 /* inform PCU we want to change CDCLK */
5589 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5590 mutex_lock(&dev_priv->rps.hw_lock);
5591 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5592 mutex_unlock(&dev_priv->rps.hw_lock);
5593
5594 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5595}
5596
5597static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5598{
5599 unsigned int i;
5600
5601 for (i = 0; i < 15; i++) {
5602 if (skl_cdclk_pcu_ready(dev_priv))
5603 return true;
5604 udelay(10);
5605 }
5606
5607 return false;
5608}
5609
1cd593e0 5610static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af 5611{
560a7ae4 5612 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5613 u32 freq_select, pcu_ack;
5614
1cd593e0
VS
5615 WARN_ON((cdclk == 24000) != (vco == 0));
5616
63911d72 5617 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
5618
5619 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5620 DRM_ERROR("failed to inform PCU about cdclk change\n");
5621 return;
5622 }
5623
5624 /* set CDCLK_CTL */
9ef56154 5625 switch (cdclk) {
5d96d8af
DL
5626 case 450000:
5627 case 432000:
5628 freq_select = CDCLK_FREQ_450_432;
5629 pcu_ack = 1;
5630 break;
5631 case 540000:
5632 freq_select = CDCLK_FREQ_540;
5633 pcu_ack = 2;
5634 break;
487ed2e4 5635 case 308571:
5d96d8af
DL
5636 case 337500:
5637 default:
5638 freq_select = CDCLK_FREQ_337_308;
5639 pcu_ack = 0;
5640 break;
487ed2e4 5641 case 617143:
5d96d8af
DL
5642 case 675000:
5643 freq_select = CDCLK_FREQ_675_617;
5644 pcu_ack = 3;
5645 break;
5646 }
5647
63911d72
VS
5648 if (dev_priv->cdclk_pll.vco != 0 &&
5649 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5650 skl_dpll0_disable(dev_priv);
5651
63911d72 5652 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5653 skl_dpll0_enable(dev_priv, vco);
5654
9ef56154 5655 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
5656 POSTING_READ(CDCLK_CTL);
5657
5658 /* inform PCU of the change */
5659 mutex_lock(&dev_priv->rps.hw_lock);
5660 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5661 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5662
5663 intel_update_cdclk(dev);
5d96d8af
DL
5664}
5665
9f7eb31a
VS
5666static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5667
5d96d8af
DL
5668void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5669{
709e05c3 5670 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
5671}
5672
5673void skl_init_cdclk(struct drm_i915_private *dev_priv)
5674{
9f7eb31a
VS
5675 int cdclk, vco;
5676
5677 skl_sanitize_cdclk(dev_priv);
5d96d8af 5678
63911d72 5679 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
5680 /*
5681 * Use the current vco as our initial
5682 * guess as to what the preferred vco is.
5683 */
5684 if (dev_priv->skl_preferred_vco_freq == 0)
5685 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 5686 dev_priv->cdclk_pll.vco);
70c2c184 5687 return;
1cd593e0 5688 }
5d96d8af 5689
70c2c184
VS
5690 vco = dev_priv->skl_preferred_vco_freq;
5691 if (vco == 0)
63911d72 5692 vco = 8100000;
70c2c184 5693 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 5694
70c2c184 5695 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
5696}
5697
9f7eb31a 5698static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 5699{
09492498 5700 uint32_t cdctl, expected;
c73666f3 5701
f1b391a5
SK
5702 /*
5703 * check if the pre-os intialized the display
5704 * There is SWF18 scratchpad register defined which is set by the
5705 * pre-os which can be used by the OS drivers to check the status
5706 */
5707 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5708 goto sanitize;
5709
c73666f3 5710 /* Is PLL enabled and locked ? */
09492498
VS
5711 if ((I915_READ(LCPLL1_CTL) & (LCPLL_PLL_ENABLE | LCPLL_PLL_LOCK)) !=
5712 (LCPLL_PLL_ENABLE | LCPLL_PLL_LOCK))
5713 goto sanitize;
5714
5715 if ((I915_READ(DPLL_CTRL1) & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5716 DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5718 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))
c73666f3
SK
5719 goto sanitize;
5720
9f7eb31a
VS
5721 intel_update_cdclk(dev_priv->dev);
5722
c73666f3
SK
5723 /* DPLL okay; verify the cdclock
5724 *
5725 * Noticed in some instances that the freq selection is correct but
5726 * decimal part is programmed wrong from BIOS where pre-os does not
5727 * enable display. Verify the same as well.
5728 */
09492498
VS
5729 cdctl = I915_READ(CDCLK_CTL);
5730 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5731 skl_cdclk_decimal(dev_priv->cdclk_freq);
5732 if (cdctl == expected)
c73666f3 5733 /* All well; nothing to sanitize */
9f7eb31a 5734 return;
c89e39f3 5735
9f7eb31a
VS
5736sanitize:
5737 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 5738
9f7eb31a
VS
5739 /* force cdclk programming */
5740 dev_priv->cdclk_freq = 0;
5741 /* force full PLL disable + enable */
63911d72 5742 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
5743}
5744
30a970c6
JB
5745/* Adjust CDclk dividers to allow high res or save power if possible */
5746static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5747{
5748 struct drm_i915_private *dev_priv = dev->dev_private;
5749 u32 val, cmd;
5750
164dfd28
VK
5751 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5752 != dev_priv->cdclk_freq);
d60c4473 5753
dfcab17e 5754 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5755 cmd = 2;
dfcab17e 5756 else if (cdclk == 266667)
30a970c6
JB
5757 cmd = 1;
5758 else
5759 cmd = 0;
5760
5761 mutex_lock(&dev_priv->rps.hw_lock);
5762 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5763 val &= ~DSPFREQGUAR_MASK;
5764 val |= (cmd << DSPFREQGUAR_SHIFT);
5765 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5766 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5767 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5768 50)) {
5769 DRM_ERROR("timed out waiting for CDclk change\n");
5770 }
5771 mutex_unlock(&dev_priv->rps.hw_lock);
5772
54433e91
VS
5773 mutex_lock(&dev_priv->sb_lock);
5774
dfcab17e 5775 if (cdclk == 400000) {
6bcda4f0 5776 u32 divider;
30a970c6 5777
6bcda4f0 5778 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5779
30a970c6
JB
5780 /* adjust cdclk divider */
5781 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5782 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5783 val |= divider;
5784 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5785
5786 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5787 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5788 50))
5789 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5790 }
5791
30a970c6
JB
5792 /* adjust self-refresh exit latency value */
5793 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5794 val &= ~0x7f;
5795
5796 /*
5797 * For high bandwidth configs, we set a higher latency in the bunit
5798 * so that the core display fetch happens in time to avoid underruns.
5799 */
dfcab17e 5800 if (cdclk == 400000)
30a970c6
JB
5801 val |= 4500 / 250; /* 4.5 usec */
5802 else
5803 val |= 3000 / 250; /* 3.0 usec */
5804 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5805
a580516d 5806 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5807
b6283055 5808 intel_update_cdclk(dev);
30a970c6
JB
5809}
5810
383c5a6a
VS
5811static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5812{
5813 struct drm_i915_private *dev_priv = dev->dev_private;
5814 u32 val, cmd;
5815
164dfd28
VK
5816 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5817 != dev_priv->cdclk_freq);
383c5a6a
VS
5818
5819 switch (cdclk) {
383c5a6a
VS
5820 case 333333:
5821 case 320000:
383c5a6a 5822 case 266667:
383c5a6a 5823 case 200000:
383c5a6a
VS
5824 break;
5825 default:
5f77eeb0 5826 MISSING_CASE(cdclk);
383c5a6a
VS
5827 return;
5828 }
5829
9d0d3fda
VS
5830 /*
5831 * Specs are full of misinformation, but testing on actual
5832 * hardware has shown that we just need to write the desired
5833 * CCK divider into the Punit register.
5834 */
5835 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5836
383c5a6a
VS
5837 mutex_lock(&dev_priv->rps.hw_lock);
5838 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5839 val &= ~DSPFREQGUAR_MASK_CHV;
5840 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5841 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5842 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5843 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5844 50)) {
5845 DRM_ERROR("timed out waiting for CDclk change\n");
5846 }
5847 mutex_unlock(&dev_priv->rps.hw_lock);
5848
b6283055 5849 intel_update_cdclk(dev);
383c5a6a
VS
5850}
5851
30a970c6
JB
5852static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5853 int max_pixclk)
5854{
6bcda4f0 5855 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5856 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5857
30a970c6
JB
5858 /*
5859 * Really only a few cases to deal with, as only 4 CDclks are supported:
5860 * 200MHz
5861 * 267MHz
29dc7ef3 5862 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5863 * 400MHz (VLV only)
5864 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5865 * of the lower bin and adjust if needed.
e37c67a1
VS
5866 *
5867 * We seem to get an unstable or solid color picture at 200MHz.
5868 * Not sure what's wrong. For now use 200MHz only when all pipes
5869 * are off.
30a970c6 5870 */
6cca3195
VS
5871 if (!IS_CHERRYVIEW(dev_priv) &&
5872 max_pixclk > freq_320*limit/100)
dfcab17e 5873 return 400000;
6cca3195 5874 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5875 return freq_320;
e37c67a1 5876 else if (max_pixclk > 0)
dfcab17e 5877 return 266667;
e37c67a1
VS
5878 else
5879 return 200000;
30a970c6
JB
5880}
5881
c44deb6c 5882static int broxton_calc_cdclk(int max_pixclk)
f8437dd1
VK
5883{
5884 /*
5885 * FIXME:
f8437dd1
VK
5886 * - set 19.2MHz bypass frequency if there are no active pipes
5887 */
760e1477 5888 if (max_pixclk > 576000)
f8437dd1 5889 return 624000;
760e1477 5890 else if (max_pixclk > 384000)
f8437dd1 5891 return 576000;
760e1477 5892 else if (max_pixclk > 288000)
f8437dd1 5893 return 384000;
760e1477 5894 else if (max_pixclk > 144000)
f8437dd1
VK
5895 return 288000;
5896 else
5897 return 144000;
5898}
5899
e8788cbc 5900/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
5901static int intel_mode_max_pixclk(struct drm_device *dev,
5902 struct drm_atomic_state *state)
30a970c6 5903{
565602d7
ML
5904 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906 struct drm_crtc *crtc;
5907 struct drm_crtc_state *crtc_state;
5908 unsigned max_pixclk = 0, i;
5909 enum pipe pipe;
30a970c6 5910
565602d7
ML
5911 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5912 sizeof(intel_state->min_pixclk));
304603f4 5913
565602d7
ML
5914 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5915 int pixclk = 0;
5916
5917 if (crtc_state->enable)
5918 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 5919
565602d7 5920 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
5921 }
5922
565602d7
ML
5923 for_each_pipe(dev_priv, pipe)
5924 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5925
30a970c6
JB
5926 return max_pixclk;
5927}
5928
27c329ed 5929static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5930{
27c329ed
ML
5931 struct drm_device *dev = state->dev;
5932 struct drm_i915_private *dev_priv = dev->dev_private;
5933 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
5934 struct intel_atomic_state *intel_state =
5935 to_intel_atomic_state(state);
30a970c6 5936
1a617b77 5937 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 5938 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5939
1a617b77
ML
5940 if (!intel_state->active_crtcs)
5941 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5942
27c329ed
ML
5943 return 0;
5944}
304603f4 5945
27c329ed
ML
5946static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5947{
4e5ca60f 5948 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
5949 struct intel_atomic_state *intel_state =
5950 to_intel_atomic_state(state);
85a96e7a 5951
1a617b77 5952 intel_state->cdclk = intel_state->dev_cdclk =
c44deb6c 5953 broxton_calc_cdclk(max_pixclk);
85a96e7a 5954
1a617b77 5955 if (!intel_state->active_crtcs)
c44deb6c 5956 intel_state->dev_cdclk = broxton_calc_cdclk(0);
1a617b77 5957
27c329ed 5958 return 0;
30a970c6
JB
5959}
5960
1e69cd74
VS
5961static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5962{
5963 unsigned int credits, default_credits;
5964
5965 if (IS_CHERRYVIEW(dev_priv))
5966 default_credits = PFI_CREDIT(12);
5967 else
5968 default_credits = PFI_CREDIT(8);
5969
bfa7df01 5970 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5971 /* CHV suggested value is 31 or 63 */
5972 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5973 credits = PFI_CREDIT_63;
1e69cd74
VS
5974 else
5975 credits = PFI_CREDIT(15);
5976 } else {
5977 credits = default_credits;
5978 }
5979
5980 /*
5981 * WA - write default credits before re-programming
5982 * FIXME: should we also set the resend bit here?
5983 */
5984 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5985 default_credits);
5986
5987 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5988 credits | PFI_CREDIT_RESEND);
5989
5990 /*
5991 * FIXME is this guaranteed to clear
5992 * immediately or should we poll for it?
5993 */
5994 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5995}
5996
27c329ed 5997static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 5998{
a821fc46 5999 struct drm_device *dev = old_state->dev;
30a970c6 6000 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6001 struct intel_atomic_state *old_intel_state =
6002 to_intel_atomic_state(old_state);
6003 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6004
27c329ed
ML
6005 /*
6006 * FIXME: We can end up here with all power domains off, yet
6007 * with a CDCLK frequency other than the minimum. To account
6008 * for this take the PIPE-A power domain, which covers the HW
6009 * blocks needed for the following programming. This can be
6010 * removed once it's guaranteed that we get here either with
6011 * the minimum CDCLK set, or the required power domains
6012 * enabled.
6013 */
6014 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6015
27c329ed
ML
6016 if (IS_CHERRYVIEW(dev))
6017 cherryview_set_cdclk(dev, req_cdclk);
6018 else
6019 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6020
27c329ed 6021 vlv_program_pfi_credits(dev_priv);
1e69cd74 6022
27c329ed 6023 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6024}
6025
89b667f8
JB
6026static void valleyview_crtc_enable(struct drm_crtc *crtc)
6027{
6028 struct drm_device *dev = crtc->dev;
a72e4c9f 6029 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6031 struct intel_encoder *encoder;
b95c5321
ML
6032 struct intel_crtc_state *pipe_config =
6033 to_intel_crtc_state(crtc->state);
89b667f8 6034 int pipe = intel_crtc->pipe;
89b667f8 6035
53d9f4e9 6036 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6037 return;
6038
6e3c9717 6039 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6040 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6041
6042 intel_set_pipe_timings(intel_crtc);
bc58be60 6043 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6044
c14b0485
VS
6045 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6046 struct drm_i915_private *dev_priv = dev->dev_private;
6047
6048 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6049 I915_WRITE(CHV_CANVAS(pipe), 0);
6050 }
6051
5b18e57c
DV
6052 i9xx_set_pipeconf(intel_crtc);
6053
89b667f8 6054 intel_crtc->active = true;
89b667f8 6055
a72e4c9f 6056 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6057
89b667f8
JB
6058 for_each_encoder_on_crtc(dev, crtc, encoder)
6059 if (encoder->pre_pll_enable)
6060 encoder->pre_pll_enable(encoder);
6061
cd2d34d9
VS
6062 if (IS_CHERRYVIEW(dev)) {
6063 chv_prepare_pll(intel_crtc, intel_crtc->config);
6064 chv_enable_pll(intel_crtc, intel_crtc->config);
6065 } else {
6066 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6067 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6068 }
89b667f8
JB
6069
6070 for_each_encoder_on_crtc(dev, crtc, encoder)
6071 if (encoder->pre_enable)
6072 encoder->pre_enable(encoder);
6073
2dd24552
JB
6074 i9xx_pfit_enable(intel_crtc);
6075
b95c5321 6076 intel_color_load_luts(&pipe_config->base);
63cbb074 6077
caed361d 6078 intel_update_watermarks(crtc);
e1fdc473 6079 intel_enable_pipe(intel_crtc);
be6a6f8e 6080
4b3a9526
VS
6081 assert_vblank_disabled(crtc);
6082 drm_crtc_vblank_on(crtc);
6083
f9b61ff6
DV
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 encoder->enable(encoder);
89b667f8
JB
6086}
6087
f13c2ef3
DV
6088static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6089{
6090 struct drm_device *dev = crtc->base.dev;
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092
6e3c9717
ACO
6093 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6094 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6095}
6096
0b8765c6 6097static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6098{
6099 struct drm_device *dev = crtc->dev;
a72e4c9f 6100 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6102 struct intel_encoder *encoder;
b95c5321
ML
6103 struct intel_crtc_state *pipe_config =
6104 to_intel_crtc_state(crtc->state);
cd2d34d9 6105 enum pipe pipe = intel_crtc->pipe;
79e53945 6106
53d9f4e9 6107 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6108 return;
6109
f13c2ef3
DV
6110 i9xx_set_pll_dividers(intel_crtc);
6111
6e3c9717 6112 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6113 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6114
6115 intel_set_pipe_timings(intel_crtc);
bc58be60 6116 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6117
5b18e57c
DV
6118 i9xx_set_pipeconf(intel_crtc);
6119
f7abfe8b 6120 intel_crtc->active = true;
6b383a7f 6121
4a3436e8 6122 if (!IS_GEN2(dev))
a72e4c9f 6123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6124
9d6d9f19
MK
6125 for_each_encoder_on_crtc(dev, crtc, encoder)
6126 if (encoder->pre_enable)
6127 encoder->pre_enable(encoder);
6128
f6736a1a
DV
6129 i9xx_enable_pll(intel_crtc);
6130
2dd24552
JB
6131 i9xx_pfit_enable(intel_crtc);
6132
b95c5321 6133 intel_color_load_luts(&pipe_config->base);
63cbb074 6134
f37fcc2a 6135 intel_update_watermarks(crtc);
e1fdc473 6136 intel_enable_pipe(intel_crtc);
be6a6f8e 6137
4b3a9526
VS
6138 assert_vblank_disabled(crtc);
6139 drm_crtc_vblank_on(crtc);
6140
f9b61ff6
DV
6141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 encoder->enable(encoder);
0b8765c6 6143}
79e53945 6144
87476d63
DV
6145static void i9xx_pfit_disable(struct intel_crtc *crtc)
6146{
6147 struct drm_device *dev = crtc->base.dev;
6148 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6149
6e3c9717 6150 if (!crtc->config->gmch_pfit.control)
328d8e82 6151 return;
87476d63 6152
328d8e82 6153 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6154
328d8e82
DV
6155 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6156 I915_READ(PFIT_CONTROL));
6157 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6158}
6159
0b8765c6
JB
6160static void i9xx_crtc_disable(struct drm_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6165 struct intel_encoder *encoder;
0b8765c6 6166 int pipe = intel_crtc->pipe;
ef9c3aee 6167
6304cd91
VS
6168 /*
6169 * On gen2 planes are double buffered but the pipe isn't, so we must
6170 * wait for planes to fully turn off before disabling the pipe.
6171 */
90e83e53
ACO
6172 if (IS_GEN2(dev))
6173 intel_wait_for_vblank(dev, pipe);
6304cd91 6174
4b3a9526
VS
6175 for_each_encoder_on_crtc(dev, crtc, encoder)
6176 encoder->disable(encoder);
6177
f9b61ff6
DV
6178 drm_crtc_vblank_off(crtc);
6179 assert_vblank_disabled(crtc);
6180
575f7ab7 6181 intel_disable_pipe(intel_crtc);
24a1f16d 6182
87476d63 6183 i9xx_pfit_disable(intel_crtc);
24a1f16d 6184
89b667f8
JB
6185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 if (encoder->post_disable)
6187 encoder->post_disable(encoder);
6188
a65347ba 6189 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6190 if (IS_CHERRYVIEW(dev))
6191 chv_disable_pll(dev_priv, pipe);
6192 else if (IS_VALLEYVIEW(dev))
6193 vlv_disable_pll(dev_priv, pipe);
6194 else
1c4e0274 6195 i9xx_disable_pll(intel_crtc);
076ed3b2 6196 }
0b8765c6 6197
d6db995f
VS
6198 for_each_encoder_on_crtc(dev, crtc, encoder)
6199 if (encoder->post_pll_disable)
6200 encoder->post_pll_disable(encoder);
6201
4a3436e8 6202 if (!IS_GEN2(dev))
a72e4c9f 6203 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6204}
6205
b17d48e2
ML
6206static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6207{
842e0307 6208 struct intel_encoder *encoder;
b17d48e2
ML
6209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6210 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6211 enum intel_display_power_domain domain;
6212 unsigned long domains;
6213
6214 if (!intel_crtc->active)
6215 return;
6216
a539205a 6217 if (to_intel_plane_state(crtc->primary->state)->visible) {
6885843a 6218 WARN_ON(list_empty(&intel_crtc->flip_work));
fc32b1fd 6219
2622a081 6220 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6221
6222 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6223 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6224 }
6225
b17d48e2 6226 dev_priv->display.crtc_disable(crtc);
842e0307
ML
6227
6228 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6229 crtc->base.id);
6230
6231 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6232 crtc->state->active = false;
37d9078b 6233 intel_crtc->active = false;
842e0307
ML
6234 crtc->enabled = false;
6235 crtc->state->connector_mask = 0;
6236 crtc->state->encoder_mask = 0;
6237
6238 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6239 encoder->base.crtc = NULL;
6240
58f9c0bc 6241 intel_fbc_disable(intel_crtc);
37d9078b 6242 intel_update_watermarks(crtc);
1f7457b1 6243 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6244
6245 domains = intel_crtc->enabled_power_domains;
6246 for_each_power_domain(domain, domains)
6247 intel_display_power_put(dev_priv, domain);
6248 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6249
6250 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6251 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6252}
6253
6b72d486
ML
6254/*
6255 * turn all crtc's off, but do not adjust state
6256 * This has to be paired with a call to intel_modeset_setup_hw_state.
6257 */
70e0bd74 6258int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6259{
e2c8b870 6260 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6261 struct drm_atomic_state *state;
e2c8b870 6262 int ret;
70e0bd74 6263
e2c8b870
ML
6264 state = drm_atomic_helper_suspend(dev);
6265 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6266 if (ret)
6267 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6268 else
6269 dev_priv->modeset_restore_state = state;
a6747b73
ML
6270
6271 /*
6272 * Make sure all unpin_work completes before returning.
6273 */
6274 flush_workqueue(dev_priv->wq);
6275
70e0bd74 6276 return ret;
ee7b9f93
JB
6277}
6278
ea5b213a 6279void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6280{
4ef69c7a 6281 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6282
ea5b213a
CW
6283 drm_encoder_cleanup(encoder);
6284 kfree(intel_encoder);
7e7d76c3
JB
6285}
6286
0a91ca29
DV
6287/* Cross check the actual hw state with our own modeset state tracking (and it's
6288 * internal consistency). */
03f476e1
ML
6289static void intel_connector_verify_state(struct intel_connector *connector,
6290 struct drm_connector_state *conn_state)
79e53945 6291{
03f476e1 6292 struct drm_crtc *crtc = conn_state->crtc;
35dd3c64
ML
6293
6294 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6295 connector->base.base.id,
6296 connector->base.name);
6297
0a91ca29 6298 if (connector->get_hw_state(connector)) {
e85376cb 6299 struct intel_encoder *encoder = connector->encoder;
0a91ca29 6300
35dd3c64
ML
6301 I915_STATE_WARN(!crtc,
6302 "connector enabled without attached crtc\n");
0a91ca29 6303
35dd3c64
ML
6304 if (!crtc)
6305 return;
6306
6307 I915_STATE_WARN(!crtc->state->active,
6308 "connector is active, but attached crtc isn't\n");
6309
e85376cb 6310 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6311 return;
6312
e85376cb 6313 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6314 "atomic encoder doesn't match attached encoder\n");
6315
e85376cb 6316 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6317 "attached encoder crtc differs from connector crtc\n");
6318 } else {
4d688a2a
ML
6319 I915_STATE_WARN(crtc && crtc->state->active,
6320 "attached crtc is active, but connector isn't\n");
03f476e1 6321 I915_STATE_WARN(!crtc && conn_state->best_encoder,
35dd3c64 6322 "best encoder set without crtc!\n");
0a91ca29 6323 }
79e53945
JB
6324}
6325
08d9bc92
ACO
6326int intel_connector_init(struct intel_connector *connector)
6327{
5350a031 6328 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6329
5350a031 6330 if (!connector->base.state)
08d9bc92
ACO
6331 return -ENOMEM;
6332
08d9bc92
ACO
6333 return 0;
6334}
6335
6336struct intel_connector *intel_connector_alloc(void)
6337{
6338 struct intel_connector *connector;
6339
6340 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6341 if (!connector)
6342 return NULL;
6343
6344 if (intel_connector_init(connector) < 0) {
6345 kfree(connector);
6346 return NULL;
6347 }
6348
6349 return connector;
6350}
6351
f0947c37
DV
6352/* Simple connector->get_hw_state implementation for encoders that support only
6353 * one connector and no cloning and hence the encoder state determines the state
6354 * of the connector. */
6355bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6356{
24929352 6357 enum pipe pipe = 0;
f0947c37 6358 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6359
f0947c37 6360 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6361}
6362
6d293983 6363static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6364{
6d293983
ACO
6365 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6366 return crtc_state->fdi_lanes;
d272ddfa
VS
6367
6368 return 0;
6369}
6370
6d293983 6371static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6372 struct intel_crtc_state *pipe_config)
1857e1da 6373{
6d293983
ACO
6374 struct drm_atomic_state *state = pipe_config->base.state;
6375 struct intel_crtc *other_crtc;
6376 struct intel_crtc_state *other_crtc_state;
6377
1857e1da
DV
6378 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6379 pipe_name(pipe), pipe_config->fdi_lanes);
6380 if (pipe_config->fdi_lanes > 4) {
6381 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6382 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6383 return -EINVAL;
1857e1da
DV
6384 }
6385
bafb6553 6386 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6387 if (pipe_config->fdi_lanes > 2) {
6388 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6389 pipe_config->fdi_lanes);
6d293983 6390 return -EINVAL;
1857e1da 6391 } else {
6d293983 6392 return 0;
1857e1da
DV
6393 }
6394 }
6395
6396 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6397 return 0;
1857e1da
DV
6398
6399 /* Ivybridge 3 pipe is really complicated */
6400 switch (pipe) {
6401 case PIPE_A:
6d293983 6402 return 0;
1857e1da 6403 case PIPE_B:
6d293983
ACO
6404 if (pipe_config->fdi_lanes <= 2)
6405 return 0;
6406
6407 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6408 other_crtc_state =
6409 intel_atomic_get_crtc_state(state, other_crtc);
6410 if (IS_ERR(other_crtc_state))
6411 return PTR_ERR(other_crtc_state);
6412
6413 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6414 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6415 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6416 return -EINVAL;
1857e1da 6417 }
6d293983 6418 return 0;
1857e1da 6419 case PIPE_C:
251cc67c
VS
6420 if (pipe_config->fdi_lanes > 2) {
6421 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6422 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6423 return -EINVAL;
251cc67c 6424 }
6d293983
ACO
6425
6426 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6427 other_crtc_state =
6428 intel_atomic_get_crtc_state(state, other_crtc);
6429 if (IS_ERR(other_crtc_state))
6430 return PTR_ERR(other_crtc_state);
6431
6432 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6433 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6434 return -EINVAL;
1857e1da 6435 }
6d293983 6436 return 0;
1857e1da
DV
6437 default:
6438 BUG();
6439 }
6440}
6441
e29c22c0
DV
6442#define RETRY 1
6443static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6444 struct intel_crtc_state *pipe_config)
877d48d5 6445{
1857e1da 6446 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6447 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6448 int lane, link_bw, fdi_dotclock, ret;
6449 bool needs_recompute = false;
877d48d5 6450
e29c22c0 6451retry:
877d48d5
DV
6452 /* FDI is a binary signal running at ~2.7GHz, encoding
6453 * each output octet as 10 bits. The actual frequency
6454 * is stored as a divider into a 100MHz clock, and the
6455 * mode pixel clock is stored in units of 1KHz.
6456 * Hence the bw of each lane in terms of the mode signal
6457 * is:
6458 */
21a727b3 6459 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6460
241bfc38 6461 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6462
2bd89a07 6463 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6464 pipe_config->pipe_bpp);
6465
6466 pipe_config->fdi_lanes = lane;
6467
2bd89a07 6468 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6469 link_bw, &pipe_config->fdi_m_n);
1857e1da 6470
e3b247da 6471 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6472 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6473 pipe_config->pipe_bpp -= 2*3;
6474 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6475 pipe_config->pipe_bpp);
6476 needs_recompute = true;
6477 pipe_config->bw_constrained = true;
6478
6479 goto retry;
6480 }
6481
6482 if (needs_recompute)
6483 return RETRY;
6484
6d293983 6485 return ret;
877d48d5
DV
6486}
6487
8cfb3407
VS
6488static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6489 struct intel_crtc_state *pipe_config)
6490{
6491 if (pipe_config->pipe_bpp > 24)
6492 return false;
6493
6494 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6495 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6496 return true;
6497
6498 /*
b432e5cf
VS
6499 * We compare against max which means we must take
6500 * the increased cdclk requirement into account when
6501 * calculating the new cdclk.
6502 *
6503 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6504 */
6505 return ilk_pipe_pixel_rate(pipe_config) <=
6506 dev_priv->max_cdclk_freq * 95 / 100;
6507}
6508
42db64ef 6509static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6510 struct intel_crtc_state *pipe_config)
42db64ef 6511{
8cfb3407
VS
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514
d330a953 6515 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6516 hsw_crtc_supports_ips(crtc) &&
6517 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6518}
6519
39acb4aa
VS
6520static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6521{
6522 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6523
6524 /* GDG double wide on either pipe, otherwise pipe A only */
6525 return INTEL_INFO(dev_priv)->gen < 4 &&
6526 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6527}
6528
a43f6e0f 6529static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6530 struct intel_crtc_state *pipe_config)
79e53945 6531{
a43f6e0f 6532 struct drm_device *dev = crtc->base.dev;
8bd31e67 6533 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6534 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6535
ad3a4479 6536 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6537 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6538 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6539
6540 /*
39acb4aa 6541 * Enable double wide mode when the dot clock
cf532bb2 6542 * is > 90% of the (display) core speed.
cf532bb2 6543 */
39acb4aa
VS
6544 if (intel_crtc_supports_double_wide(crtc) &&
6545 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6546 clock_limit *= 2;
cf532bb2 6547 pipe_config->double_wide = true;
ad3a4479
VS
6548 }
6549
39acb4aa
VS
6550 if (adjusted_mode->crtc_clock > clock_limit) {
6551 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6552 adjusted_mode->crtc_clock, clock_limit,
6553 yesno(pipe_config->double_wide));
e29c22c0 6554 return -EINVAL;
39acb4aa 6555 }
2c07245f 6556 }
89749350 6557
1d1d0e27
VS
6558 /*
6559 * Pipe horizontal size must be even in:
6560 * - DVO ganged mode
6561 * - LVDS dual channel mode
6562 * - Double wide pipe
6563 */
a93e255f 6564 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6565 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6566 pipe_config->pipe_src_w &= ~1;
6567
8693a824
DL
6568 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6569 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6570 */
6571 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6572 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6573 return -EINVAL;
44f46b42 6574
f5adf94e 6575 if (HAS_IPS(dev))
a43f6e0f
DV
6576 hsw_compute_ips_config(crtc, pipe_config);
6577
877d48d5 6578 if (pipe_config->has_pch_encoder)
a43f6e0f 6579 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6580
cf5a15be 6581 return 0;
79e53945
JB
6582}
6583
1652d19e
VS
6584static int skylake_get_display_clock_speed(struct drm_device *dev)
6585{
6586 struct drm_i915_private *dev_priv = to_i915(dev);
ea61791e 6587 uint32_t cdctl;
1652d19e 6588
ea61791e 6589 skl_dpll0_update(dev_priv);
1652d19e 6590
63911d72 6591 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 6592 return dev_priv->cdclk_pll.ref;
1652d19e 6593
ea61791e 6594 cdctl = I915_READ(CDCLK_CTL);
1652d19e 6595
63911d72 6596 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
6597 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6598 case CDCLK_FREQ_450_432:
6599 return 432000;
6600 case CDCLK_FREQ_337_308:
487ed2e4 6601 return 308571;
ea61791e
VS
6602 case CDCLK_FREQ_540:
6603 return 540000;
1652d19e 6604 case CDCLK_FREQ_675_617:
487ed2e4 6605 return 617143;
1652d19e 6606 default:
ea61791e 6607 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6608 }
6609 } else {
1652d19e
VS
6610 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6611 case CDCLK_FREQ_450_432:
6612 return 450000;
6613 case CDCLK_FREQ_337_308:
6614 return 337500;
ea61791e
VS
6615 case CDCLK_FREQ_540:
6616 return 540000;
1652d19e
VS
6617 case CDCLK_FREQ_675_617:
6618 return 675000;
6619 default:
ea61791e 6620 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6621 }
6622 }
6623
709e05c3 6624 return dev_priv->cdclk_pll.ref;
1652d19e
VS
6625}
6626
83d7c81f
VS
6627static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6628{
6629 u32 val;
6630
6631 dev_priv->cdclk_pll.ref = 19200;
6632
6633 val = I915_READ(BXT_DE_PLL_ENABLE);
6634 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0) {
6635 dev_priv->cdclk_pll.vco = 0;
6636 return;
6637 }
6638
6639 WARN_ON((val & BXT_DE_PLL_LOCK) == 0);
6640
6641 val = I915_READ(BXT_DE_PLL_CTL);
6642 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6643 dev_priv->cdclk_pll.ref;
6644}
6645
acd3f3d3
BP
6646static int broxton_get_display_clock_speed(struct drm_device *dev)
6647{
6648 struct drm_i915_private *dev_priv = to_i915(dev);
f5986242
VS
6649 u32 divider;
6650 int div, vco;
acd3f3d3 6651
83d7c81f
VS
6652 bxt_de_pll_update(dev_priv);
6653
f5986242
VS
6654 vco = dev_priv->cdclk_pll.vco;
6655 if (vco == 0)
6656 return dev_priv->cdclk_pll.ref;
acd3f3d3 6657
f5986242 6658 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 6659
f5986242 6660 switch (divider) {
acd3f3d3 6661 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
6662 div = 2;
6663 break;
acd3f3d3 6664 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
6665 div = 3;
6666 break;
acd3f3d3 6667 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
6668 div = 4;
6669 break;
acd3f3d3 6670 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
6671 div = 8;
6672 break;
6673 default:
6674 MISSING_CASE(divider);
6675 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
6676 }
6677
f5986242 6678 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
6679}
6680
1652d19e
VS
6681static int broadwell_get_display_clock_speed(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 uint32_t lcpll = I915_READ(LCPLL_CTL);
6685 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6686
6687 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6688 return 800000;
6689 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6690 return 450000;
6691 else if (freq == LCPLL_CLK_FREQ_450)
6692 return 450000;
6693 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6694 return 540000;
6695 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6696 return 337500;
6697 else
6698 return 675000;
6699}
6700
6701static int haswell_get_display_clock_speed(struct drm_device *dev)
6702{
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 uint32_t lcpll = I915_READ(LCPLL_CTL);
6705 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6706
6707 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6708 return 800000;
6709 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6710 return 450000;
6711 else if (freq == LCPLL_CLK_FREQ_450)
6712 return 450000;
6713 else if (IS_HSW_ULT(dev))
6714 return 337500;
6715 else
6716 return 540000;
79e53945
JB
6717}
6718
25eb05fc
JB
6719static int valleyview_get_display_clock_speed(struct drm_device *dev)
6720{
bfa7df01
VS
6721 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6722 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6723}
6724
b37a6434
VS
6725static int ilk_get_display_clock_speed(struct drm_device *dev)
6726{
6727 return 450000;
6728}
6729
e70236a8
JB
6730static int i945_get_display_clock_speed(struct drm_device *dev)
6731{
6732 return 400000;
6733}
79e53945 6734
e70236a8 6735static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6736{
e907f170 6737 return 333333;
e70236a8 6738}
79e53945 6739
e70236a8
JB
6740static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6741{
6742 return 200000;
6743}
79e53945 6744
257a7ffc
DV
6745static int pnv_get_display_clock_speed(struct drm_device *dev)
6746{
6747 u16 gcfgc = 0;
6748
6749 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6750
6751 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6752 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6753 return 266667;
257a7ffc 6754 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6755 return 333333;
257a7ffc 6756 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6757 return 444444;
257a7ffc
DV
6758 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6759 return 200000;
6760 default:
6761 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6762 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6763 return 133333;
257a7ffc 6764 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6765 return 166667;
257a7ffc
DV
6766 }
6767}
6768
e70236a8
JB
6769static int i915gm_get_display_clock_speed(struct drm_device *dev)
6770{
6771 u16 gcfgc = 0;
79e53945 6772
e70236a8
JB
6773 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6774
6775 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6776 return 133333;
e70236a8
JB
6777 else {
6778 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6779 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6780 return 333333;
e70236a8
JB
6781 default:
6782 case GC_DISPLAY_CLOCK_190_200_MHZ:
6783 return 190000;
79e53945 6784 }
e70236a8
JB
6785 }
6786}
6787
6788static int i865_get_display_clock_speed(struct drm_device *dev)
6789{
e907f170 6790 return 266667;
e70236a8
JB
6791}
6792
1b1d2716 6793static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6794{
6795 u16 hpllcc = 0;
1b1d2716 6796
65cd2b3f
VS
6797 /*
6798 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6799 * encoding is different :(
6800 * FIXME is this the right way to detect 852GM/852GMV?
6801 */
6802 if (dev->pdev->revision == 0x1)
6803 return 133333;
6804
1b1d2716
VS
6805 pci_bus_read_config_word(dev->pdev->bus,
6806 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6807
e70236a8
JB
6808 /* Assume that the hardware is in the high speed state. This
6809 * should be the default.
6810 */
6811 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6812 case GC_CLOCK_133_200:
1b1d2716 6813 case GC_CLOCK_133_200_2:
e70236a8
JB
6814 case GC_CLOCK_100_200:
6815 return 200000;
6816 case GC_CLOCK_166_250:
6817 return 250000;
6818 case GC_CLOCK_100_133:
e907f170 6819 return 133333;
1b1d2716
VS
6820 case GC_CLOCK_133_266:
6821 case GC_CLOCK_133_266_2:
6822 case GC_CLOCK_166_266:
6823 return 266667;
e70236a8 6824 }
79e53945 6825
e70236a8
JB
6826 /* Shouldn't happen */
6827 return 0;
6828}
79e53945 6829
e70236a8
JB
6830static int i830_get_display_clock_speed(struct drm_device *dev)
6831{
e907f170 6832 return 133333;
79e53945
JB
6833}
6834
34edce2f
VS
6835static unsigned int intel_hpll_vco(struct drm_device *dev)
6836{
6837 struct drm_i915_private *dev_priv = dev->dev_private;
6838 static const unsigned int blb_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 4800000,
6843 [4] = 6400000,
6844 };
6845 static const unsigned int pnv_vco[8] = {
6846 [0] = 3200000,
6847 [1] = 4000000,
6848 [2] = 5333333,
6849 [3] = 4800000,
6850 [4] = 2666667,
6851 };
6852 static const unsigned int cl_vco[8] = {
6853 [0] = 3200000,
6854 [1] = 4000000,
6855 [2] = 5333333,
6856 [3] = 6400000,
6857 [4] = 3333333,
6858 [5] = 3566667,
6859 [6] = 4266667,
6860 };
6861 static const unsigned int elk_vco[8] = {
6862 [0] = 3200000,
6863 [1] = 4000000,
6864 [2] = 5333333,
6865 [3] = 4800000,
6866 };
6867 static const unsigned int ctg_vco[8] = {
6868 [0] = 3200000,
6869 [1] = 4000000,
6870 [2] = 5333333,
6871 [3] = 6400000,
6872 [4] = 2666667,
6873 [5] = 4266667,
6874 };
6875 const unsigned int *vco_table;
6876 unsigned int vco;
6877 uint8_t tmp = 0;
6878
6879 /* FIXME other chipsets? */
6880 if (IS_GM45(dev))
6881 vco_table = ctg_vco;
6882 else if (IS_G4X(dev))
6883 vco_table = elk_vco;
6884 else if (IS_CRESTLINE(dev))
6885 vco_table = cl_vco;
6886 else if (IS_PINEVIEW(dev))
6887 vco_table = pnv_vco;
6888 else if (IS_G33(dev))
6889 vco_table = blb_vco;
6890 else
6891 return 0;
6892
6893 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6894
6895 vco = vco_table[tmp & 0x7];
6896 if (vco == 0)
6897 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6898 else
6899 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6900
6901 return vco;
6902}
6903
6904static int gm45_get_display_clock_speed(struct drm_device *dev)
6905{
6906 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6907 uint16_t tmp = 0;
6908
6909 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6910
6911 cdclk_sel = (tmp >> 12) & 0x1;
6912
6913 switch (vco) {
6914 case 2666667:
6915 case 4000000:
6916 case 5333333:
6917 return cdclk_sel ? 333333 : 222222;
6918 case 3200000:
6919 return cdclk_sel ? 320000 : 228571;
6920 default:
6921 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6922 return 222222;
6923 }
6924}
6925
6926static int i965gm_get_display_clock_speed(struct drm_device *dev)
6927{
6928 static const uint8_t div_3200[] = { 16, 10, 8 };
6929 static const uint8_t div_4000[] = { 20, 12, 10 };
6930 static const uint8_t div_5333[] = { 24, 16, 14 };
6931 const uint8_t *div_table;
6932 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6933 uint16_t tmp = 0;
6934
6935 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6936
6937 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6938
6939 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6940 goto fail;
6941
6942 switch (vco) {
6943 case 3200000:
6944 div_table = div_3200;
6945 break;
6946 case 4000000:
6947 div_table = div_4000;
6948 break;
6949 case 5333333:
6950 div_table = div_5333;
6951 break;
6952 default:
6953 goto fail;
6954 }
6955
6956 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6957
caf4e252 6958fail:
34edce2f
VS
6959 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6960 return 200000;
6961}
6962
6963static int g33_get_display_clock_speed(struct drm_device *dev)
6964{
6965 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6966 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6967 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6968 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6969 const uint8_t *div_table;
6970 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6971 uint16_t tmp = 0;
6972
6973 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6974
6975 cdclk_sel = (tmp >> 4) & 0x7;
6976
6977 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6978 goto fail;
6979
6980 switch (vco) {
6981 case 3200000:
6982 div_table = div_3200;
6983 break;
6984 case 4000000:
6985 div_table = div_4000;
6986 break;
6987 case 4800000:
6988 div_table = div_4800;
6989 break;
6990 case 5333333:
6991 div_table = div_5333;
6992 break;
6993 default:
6994 goto fail;
6995 }
6996
6997 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6998
caf4e252 6999fail:
34edce2f
VS
7000 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7001 return 190476;
7002}
7003
2c07245f 7004static void
a65851af 7005intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7006{
a65851af
VS
7007 while (*num > DATA_LINK_M_N_MASK ||
7008 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7009 *num >>= 1;
7010 *den >>= 1;
7011 }
7012}
7013
a65851af
VS
7014static void compute_m_n(unsigned int m, unsigned int n,
7015 uint32_t *ret_m, uint32_t *ret_n)
7016{
7017 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7018 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7019 intel_reduce_m_n_ratio(ret_m, ret_n);
7020}
7021
e69d0bc1
DV
7022void
7023intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7024 int pixel_clock, int link_clock,
7025 struct intel_link_m_n *m_n)
2c07245f 7026{
e69d0bc1 7027 m_n->tu = 64;
a65851af
VS
7028
7029 compute_m_n(bits_per_pixel * pixel_clock,
7030 link_clock * nlanes * 8,
7031 &m_n->gmch_m, &m_n->gmch_n);
7032
7033 compute_m_n(pixel_clock, link_clock,
7034 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7035}
7036
a7615030
CW
7037static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7038{
d330a953
JN
7039 if (i915.panel_use_ssc >= 0)
7040 return i915.panel_use_ssc != 0;
41aa3448 7041 return dev_priv->vbt.lvds_use_ssc
435793df 7042 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7043}
7044
7429e9d4 7045static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7046{
7df00d7a 7047 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7048}
f47709a9 7049
7429e9d4
DV
7050static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7051{
7052 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7053}
7054
f47709a9 7055static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7056 struct intel_crtc_state *crtc_state,
9e2c8475 7057 struct dpll *reduced_clock)
a7516a05 7058{
f47709a9 7059 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7060 u32 fp, fp2 = 0;
7061
7062 if (IS_PINEVIEW(dev)) {
190f68c5 7063 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7064 if (reduced_clock)
7429e9d4 7065 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7066 } else {
190f68c5 7067 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7068 if (reduced_clock)
7429e9d4 7069 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7070 }
7071
190f68c5 7072 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7073
f47709a9 7074 crtc->lowfreq_avail = false;
a93e255f 7075 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7076 reduced_clock) {
190f68c5 7077 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7078 crtc->lowfreq_avail = true;
a7516a05 7079 } else {
190f68c5 7080 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7081 }
7082}
7083
5e69f97f
CML
7084static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7085 pipe)
89b667f8
JB
7086{
7087 u32 reg_val;
7088
7089 /*
7090 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7091 * and set it to a reasonable value instead.
7092 */
ab3c759a 7093 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7094 reg_val &= 0xffffff00;
7095 reg_val |= 0x00000030;
ab3c759a 7096 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7097
ab3c759a 7098 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7099 reg_val &= 0x8cffffff;
7100 reg_val = 0x8c000000;
ab3c759a 7101 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7102
ab3c759a 7103 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7104 reg_val &= 0xffffff00;
ab3c759a 7105 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7106
ab3c759a 7107 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7108 reg_val &= 0x00ffffff;
7109 reg_val |= 0xb0000000;
ab3c759a 7110 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7111}
7112
b551842d
DV
7113static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7114 struct intel_link_m_n *m_n)
7115{
7116 struct drm_device *dev = crtc->base.dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 int pipe = crtc->pipe;
7119
e3b95f1e
DV
7120 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7121 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7122 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7123 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7124}
7125
7126static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7127 struct intel_link_m_n *m_n,
7128 struct intel_link_m_n *m2_n2)
b551842d
DV
7129{
7130 struct drm_device *dev = crtc->base.dev;
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 int pipe = crtc->pipe;
6e3c9717 7133 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7134
7135 if (INTEL_INFO(dev)->gen >= 5) {
7136 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7137 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7138 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7139 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7140 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7141 * for gen < 8) and if DRRS is supported (to make sure the
7142 * registers are not unnecessarily accessed).
7143 */
44395bfe 7144 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7145 crtc->config->has_drrs) {
f769cd24
VK
7146 I915_WRITE(PIPE_DATA_M2(transcoder),
7147 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7148 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7149 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7150 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7151 }
b551842d 7152 } else {
e3b95f1e
DV
7153 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7154 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7155 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7156 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7157 }
7158}
7159
fe3cd48d 7160void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7161{
fe3cd48d
R
7162 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7163
7164 if (m_n == M1_N1) {
7165 dp_m_n = &crtc->config->dp_m_n;
7166 dp_m2_n2 = &crtc->config->dp_m2_n2;
7167 } else if (m_n == M2_N2) {
7168
7169 /*
7170 * M2_N2 registers are not supported. Hence m2_n2 divider value
7171 * needs to be programmed into M1_N1.
7172 */
7173 dp_m_n = &crtc->config->dp_m2_n2;
7174 } else {
7175 DRM_ERROR("Unsupported divider value\n");
7176 return;
7177 }
7178
6e3c9717
ACO
7179 if (crtc->config->has_pch_encoder)
7180 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7181 else
fe3cd48d 7182 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7183}
7184
251ac862
DV
7185static void vlv_compute_dpll(struct intel_crtc *crtc,
7186 struct intel_crtc_state *pipe_config)
bdd4b6a6 7187{
03ed5cbf 7188 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7189 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7190 if (crtc->pipe != PIPE_A)
7191 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7192
cd2d34d9 7193 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7194 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7195 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7196 DPLL_EXT_BUFFER_ENABLE_VLV;
7197
03ed5cbf
VS
7198 pipe_config->dpll_hw_state.dpll_md =
7199 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7200}
bdd4b6a6 7201
03ed5cbf
VS
7202static void chv_compute_dpll(struct intel_crtc *crtc,
7203 struct intel_crtc_state *pipe_config)
7204{
7205 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7206 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7207 if (crtc->pipe != PIPE_A)
7208 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7209
cd2d34d9 7210 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7211 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7212 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7213
03ed5cbf
VS
7214 pipe_config->dpll_hw_state.dpll_md =
7215 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7216}
7217
d288f65f 7218static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7219 const struct intel_crtc_state *pipe_config)
a0c4da24 7220{
f47709a9 7221 struct drm_device *dev = crtc->base.dev;
a0c4da24 7222 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7223 enum pipe pipe = crtc->pipe;
bdd4b6a6 7224 u32 mdiv;
a0c4da24 7225 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7226 u32 coreclk, reg_val;
a0c4da24 7227
cd2d34d9
VS
7228 /* Enable Refclk */
7229 I915_WRITE(DPLL(pipe),
7230 pipe_config->dpll_hw_state.dpll &
7231 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7232
7233 /* No need to actually set up the DPLL with DSI */
7234 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7235 return;
7236
a580516d 7237 mutex_lock(&dev_priv->sb_lock);
09153000 7238
d288f65f
VS
7239 bestn = pipe_config->dpll.n;
7240 bestm1 = pipe_config->dpll.m1;
7241 bestm2 = pipe_config->dpll.m2;
7242 bestp1 = pipe_config->dpll.p1;
7243 bestp2 = pipe_config->dpll.p2;
a0c4da24 7244
89b667f8
JB
7245 /* See eDP HDMI DPIO driver vbios notes doc */
7246
7247 /* PLL B needs special handling */
bdd4b6a6 7248 if (pipe == PIPE_B)
5e69f97f 7249 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7250
7251 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7252 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7253
7254 /* Disable target IRef on PLL */
ab3c759a 7255 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7256 reg_val &= 0x00ffffff;
ab3c759a 7257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7258
7259 /* Disable fast lock */
ab3c759a 7260 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7261
7262 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7263 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7264 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7265 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7266 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7267
7268 /*
7269 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7270 * but we don't support that).
7271 * Note: don't use the DAC post divider as it seems unstable.
7272 */
7273 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7275
a0c4da24 7276 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7278
89b667f8 7279 /* Set HBR and RBR LPF coefficients */
d288f65f 7280 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7281 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7282 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7284 0x009f0003);
89b667f8 7285 else
ab3c759a 7286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7287 0x00d0000f);
7288
681a8504 7289 if (pipe_config->has_dp_encoder) {
89b667f8 7290 /* Use SSC source */
bdd4b6a6 7291 if (pipe == PIPE_A)
ab3c759a 7292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7293 0x0df40000);
7294 else
ab3c759a 7295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7296 0x0df70000);
7297 } else { /* HDMI or VGA */
7298 /* Use bend source */
bdd4b6a6 7299 if (pipe == PIPE_A)
ab3c759a 7300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7301 0x0df70000);
7302 else
ab3c759a 7303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7304 0x0df40000);
7305 }
a0c4da24 7306
ab3c759a 7307 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7308 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7309 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7310 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7311 coreclk |= 0x01000000;
ab3c759a 7312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7313
ab3c759a 7314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7315 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7316}
7317
d288f65f 7318static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7319 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7320{
7321 struct drm_device *dev = crtc->base.dev;
7322 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7323 enum pipe pipe = crtc->pipe;
9d556c99 7324 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7325 u32 loopfilter, tribuf_calcntr;
9d556c99 7326 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7327 u32 dpio_val;
9cbe40c1 7328 int vco;
9d556c99 7329
cd2d34d9
VS
7330 /* Enable Refclk and SSC */
7331 I915_WRITE(DPLL(pipe),
7332 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7333
7334 /* No need to actually set up the DPLL with DSI */
7335 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7336 return;
7337
d288f65f
VS
7338 bestn = pipe_config->dpll.n;
7339 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7340 bestm1 = pipe_config->dpll.m1;
7341 bestm2 = pipe_config->dpll.m2 >> 22;
7342 bestp1 = pipe_config->dpll.p1;
7343 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7344 vco = pipe_config->dpll.vco;
a945ce7e 7345 dpio_val = 0;
9cbe40c1 7346 loopfilter = 0;
9d556c99 7347
a580516d 7348 mutex_lock(&dev_priv->sb_lock);
9d556c99 7349
9d556c99
CML
7350 /* p1 and p2 divider */
7351 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7352 5 << DPIO_CHV_S1_DIV_SHIFT |
7353 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7354 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7355 1 << DPIO_CHV_K_DIV_SHIFT);
7356
7357 /* Feedback post-divider - m2 */
7358 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7359
7360 /* Feedback refclk divider - n and m1 */
7361 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7362 DPIO_CHV_M1_DIV_BY_2 |
7363 1 << DPIO_CHV_N_DIV_SHIFT);
7364
7365 /* M2 fraction division */
25a25dfc 7366 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7367
7368 /* M2 fraction division enable */
a945ce7e
VP
7369 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7370 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7371 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7372 if (bestm2_frac)
7373 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7374 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7375
de3a0fde
VP
7376 /* Program digital lock detect threshold */
7377 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7378 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7379 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7380 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7381 if (!bestm2_frac)
7382 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7384
9d556c99 7385 /* Loop filter */
9cbe40c1
VP
7386 if (vco == 5400000) {
7387 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7388 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7389 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7390 tribuf_calcntr = 0x9;
7391 } else if (vco <= 6200000) {
7392 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7393 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7394 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7395 tribuf_calcntr = 0x9;
7396 } else if (vco <= 6480000) {
7397 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x8;
7401 } else {
7402 /* Not supported. Apply the same limits as in the max case */
7403 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7404 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7405 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7406 tribuf_calcntr = 0;
7407 }
9d556c99
CML
7408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7409
968040b2 7410 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7411 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7412 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7414
9d556c99
CML
7415 /* AFC Recal */
7416 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7417 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7418 DPIO_AFC_RECAL);
7419
a580516d 7420 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7421}
7422
d288f65f
VS
7423/**
7424 * vlv_force_pll_on - forcibly enable just the PLL
7425 * @dev_priv: i915 private structure
7426 * @pipe: pipe PLL to enable
7427 * @dpll: PLL configuration
7428 *
7429 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7430 * in cases where we need the PLL enabled even when @pipe is not going to
7431 * be enabled.
7432 */
3f36b937
TU
7433int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7434 const struct dpll *dpll)
d288f65f
VS
7435{
7436 struct intel_crtc *crtc =
7437 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7438 struct intel_crtc_state *pipe_config;
7439
7440 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7441 if (!pipe_config)
7442 return -ENOMEM;
7443
7444 pipe_config->base.crtc = &crtc->base;
7445 pipe_config->pixel_multiplier = 1;
7446 pipe_config->dpll = *dpll;
d288f65f
VS
7447
7448 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7449 chv_compute_dpll(crtc, pipe_config);
7450 chv_prepare_pll(crtc, pipe_config);
7451 chv_enable_pll(crtc, pipe_config);
d288f65f 7452 } else {
3f36b937
TU
7453 vlv_compute_dpll(crtc, pipe_config);
7454 vlv_prepare_pll(crtc, pipe_config);
7455 vlv_enable_pll(crtc, pipe_config);
d288f65f 7456 }
3f36b937
TU
7457
7458 kfree(pipe_config);
7459
7460 return 0;
d288f65f
VS
7461}
7462
7463/**
7464 * vlv_force_pll_off - forcibly disable just the PLL
7465 * @dev_priv: i915 private structure
7466 * @pipe: pipe PLL to disable
7467 *
7468 * Disable the PLL for @pipe. To be used in cases where we need
7469 * the PLL enabled even when @pipe is not going to be enabled.
7470 */
7471void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7472{
7473 if (IS_CHERRYVIEW(dev))
7474 chv_disable_pll(to_i915(dev), pipe);
7475 else
7476 vlv_disable_pll(to_i915(dev), pipe);
7477}
7478
251ac862
DV
7479static void i9xx_compute_dpll(struct intel_crtc *crtc,
7480 struct intel_crtc_state *crtc_state,
9e2c8475 7481 struct dpll *reduced_clock)
eb1cbe48 7482{
f47709a9 7483 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7484 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7485 u32 dpll;
7486 bool is_sdvo;
190f68c5 7487 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7488
190f68c5 7489 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7490
a93e255f
ACO
7491 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7492 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7493
7494 dpll = DPLL_VGA_MODE_DIS;
7495
a93e255f 7496 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7497 dpll |= DPLLB_MODE_LVDS;
7498 else
7499 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7500
ef1b460d 7501 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7502 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7503 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7504 }
198a037f
DV
7505
7506 if (is_sdvo)
4a33e48d 7507 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7508
190f68c5 7509 if (crtc_state->has_dp_encoder)
4a33e48d 7510 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7511
7512 /* compute bitmask from p1 value */
7513 if (IS_PINEVIEW(dev))
7514 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7515 else {
7516 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7517 if (IS_G4X(dev) && reduced_clock)
7518 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7519 }
7520 switch (clock->p2) {
7521 case 5:
7522 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7523 break;
7524 case 7:
7525 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7526 break;
7527 case 10:
7528 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7529 break;
7530 case 14:
7531 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7532 break;
7533 }
7534 if (INTEL_INFO(dev)->gen >= 4)
7535 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7536
190f68c5 7537 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7538 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7539 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7540 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7541 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7542 else
7543 dpll |= PLL_REF_INPUT_DREFCLK;
7544
7545 dpll |= DPLL_VCO_ENABLE;
190f68c5 7546 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7547
eb1cbe48 7548 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7549 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7550 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7551 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7552 }
7553}
7554
251ac862
DV
7555static void i8xx_compute_dpll(struct intel_crtc *crtc,
7556 struct intel_crtc_state *crtc_state,
9e2c8475 7557 struct dpll *reduced_clock)
eb1cbe48 7558{
f47709a9 7559 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7560 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7561 u32 dpll;
190f68c5 7562 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7563
190f68c5 7564 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7565
eb1cbe48
DV
7566 dpll = DPLL_VGA_MODE_DIS;
7567
a93e255f 7568 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7569 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7570 } else {
7571 if (clock->p1 == 2)
7572 dpll |= PLL_P1_DIVIDE_BY_TWO;
7573 else
7574 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7575 if (clock->p2 == 4)
7576 dpll |= PLL_P2_DIVIDE_BY_4;
7577 }
7578
a93e255f 7579 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7580 dpll |= DPLL_DVO_2X_MODE;
7581
a93e255f 7582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7583 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7584 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7585 else
7586 dpll |= PLL_REF_INPUT_DREFCLK;
7587
7588 dpll |= DPLL_VCO_ENABLE;
190f68c5 7589 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7590}
7591
8a654f3b 7592static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7593{
7594 struct drm_device *dev = intel_crtc->base.dev;
7595 struct drm_i915_private *dev_priv = dev->dev_private;
7596 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7597 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7598 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7599 uint32_t crtc_vtotal, crtc_vblank_end;
7600 int vsyncshift = 0;
4d8a62ea
DV
7601
7602 /* We need to be careful not to changed the adjusted mode, for otherwise
7603 * the hw state checker will get angry at the mismatch. */
7604 crtc_vtotal = adjusted_mode->crtc_vtotal;
7605 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7606
609aeaca 7607 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7608 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7609 crtc_vtotal -= 1;
7610 crtc_vblank_end -= 1;
609aeaca 7611
409ee761 7612 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7613 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7614 else
7615 vsyncshift = adjusted_mode->crtc_hsync_start -
7616 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7617 if (vsyncshift < 0)
7618 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7619 }
7620
7621 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7622 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7623
fe2b8f9d 7624 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7625 (adjusted_mode->crtc_hdisplay - 1) |
7626 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7627 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7628 (adjusted_mode->crtc_hblank_start - 1) |
7629 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7630 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7631 (adjusted_mode->crtc_hsync_start - 1) |
7632 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7633
fe2b8f9d 7634 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7635 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7636 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7637 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7638 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7639 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7640 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7641 (adjusted_mode->crtc_vsync_start - 1) |
7642 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7643
b5e508d4
PZ
7644 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7645 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7646 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7647 * bits. */
7648 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7649 (pipe == PIPE_B || pipe == PIPE_C))
7650 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7651
bc58be60
JN
7652}
7653
7654static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7655{
7656 struct drm_device *dev = intel_crtc->base.dev;
7657 struct drm_i915_private *dev_priv = dev->dev_private;
7658 enum pipe pipe = intel_crtc->pipe;
7659
b0e77b9c
PZ
7660 /* pipesrc controls the size that is scaled from, which should
7661 * always be the user's requested size.
7662 */
7663 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7664 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7665 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7666}
7667
1bd1bd80 7668static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7669 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7670{
7671 struct drm_device *dev = crtc->base.dev;
7672 struct drm_i915_private *dev_priv = dev->dev_private;
7673 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7674 uint32_t tmp;
7675
7676 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7677 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7678 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7679 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7680 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7681 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7682 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7683 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7685
7686 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7687 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7689 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7690 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7692 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7693 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7695
7696 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7697 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7698 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7699 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7700 }
bc58be60
JN
7701}
7702
7703static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7704 struct intel_crtc_state *pipe_config)
7705{
7706 struct drm_device *dev = crtc->base.dev;
7707 struct drm_i915_private *dev_priv = dev->dev_private;
7708 u32 tmp;
1bd1bd80
DV
7709
7710 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7711 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7712 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7713
2d112de7
ACO
7714 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7715 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7716}
7717
f6a83288 7718void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7719 struct intel_crtc_state *pipe_config)
babea61d 7720{
2d112de7
ACO
7721 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7722 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7723 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7724 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7725
2d112de7
ACO
7726 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7727 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7728 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7729 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7730
2d112de7 7731 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7732 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7733
2d112de7
ACO
7734 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7735 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7736
7737 mode->hsync = drm_mode_hsync(mode);
7738 mode->vrefresh = drm_mode_vrefresh(mode);
7739 drm_mode_set_name(mode);
babea61d
JB
7740}
7741
84b046f3
DV
7742static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7743{
7744 struct drm_device *dev = intel_crtc->base.dev;
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 uint32_t pipeconf;
7747
9f11a9e4 7748 pipeconf = 0;
84b046f3 7749
b6b5d049
VS
7750 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7751 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7752 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7753
6e3c9717 7754 if (intel_crtc->config->double_wide)
cf532bb2 7755 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7756
ff9ce46e 7757 /* only g4x and later have fancy bpc/dither controls */
666a4537 7758 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7759 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7760 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7761 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7762 PIPECONF_DITHER_TYPE_SP;
84b046f3 7763
6e3c9717 7764 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7765 case 18:
7766 pipeconf |= PIPECONF_6BPC;
7767 break;
7768 case 24:
7769 pipeconf |= PIPECONF_8BPC;
7770 break;
7771 case 30:
7772 pipeconf |= PIPECONF_10BPC;
7773 break;
7774 default:
7775 /* Case prevented by intel_choose_pipe_bpp_dither. */
7776 BUG();
84b046f3
DV
7777 }
7778 }
7779
7780 if (HAS_PIPE_CXSR(dev)) {
7781 if (intel_crtc->lowfreq_avail) {
7782 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7783 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7784 } else {
7785 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7786 }
7787 }
7788
6e3c9717 7789 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7790 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7791 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7792 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7793 else
7794 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7795 } else
84b046f3
DV
7796 pipeconf |= PIPECONF_PROGRESSIVE;
7797
666a4537
WB
7798 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7799 intel_crtc->config->limited_color_range)
9f11a9e4 7800 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7801
84b046f3
DV
7802 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7803 POSTING_READ(PIPECONF(intel_crtc->pipe));
7804}
7805
81c97f52
ACO
7806static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7807 struct intel_crtc_state *crtc_state)
7808{
7809 struct drm_device *dev = crtc->base.dev;
7810 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7811 const struct intel_limit *limit;
81c97f52
ACO
7812 int refclk = 48000;
7813
7814 memset(&crtc_state->dpll_hw_state, 0,
7815 sizeof(crtc_state->dpll_hw_state));
7816
7817 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7818 if (intel_panel_use_ssc(dev_priv)) {
7819 refclk = dev_priv->vbt.lvds_ssc_freq;
7820 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7821 }
7822
7823 limit = &intel_limits_i8xx_lvds;
7824 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7825 limit = &intel_limits_i8xx_dvo;
7826 } else {
7827 limit = &intel_limits_i8xx_dac;
7828 }
7829
7830 if (!crtc_state->clock_set &&
7831 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7832 refclk, NULL, &crtc_state->dpll)) {
7833 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7834 return -EINVAL;
7835 }
7836
7837 i8xx_compute_dpll(crtc, crtc_state, NULL);
7838
7839 return 0;
7840}
7841
19ec6693
ACO
7842static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7843 struct intel_crtc_state *crtc_state)
7844{
7845 struct drm_device *dev = crtc->base.dev;
7846 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7847 const struct intel_limit *limit;
19ec6693
ACO
7848 int refclk = 96000;
7849
7850 memset(&crtc_state->dpll_hw_state, 0,
7851 sizeof(crtc_state->dpll_hw_state));
7852
7853 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7854 if (intel_panel_use_ssc(dev_priv)) {
7855 refclk = dev_priv->vbt.lvds_ssc_freq;
7856 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7857 }
7858
7859 if (intel_is_dual_link_lvds(dev))
7860 limit = &intel_limits_g4x_dual_channel_lvds;
7861 else
7862 limit = &intel_limits_g4x_single_channel_lvds;
7863 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7864 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7865 limit = &intel_limits_g4x_hdmi;
7866 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7867 limit = &intel_limits_g4x_sdvo;
7868 } else {
7869 /* The option is for other outputs */
7870 limit = &intel_limits_i9xx_sdvo;
7871 }
7872
7873 if (!crtc_state->clock_set &&
7874 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7875 refclk, NULL, &crtc_state->dpll)) {
7876 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7877 return -EINVAL;
7878 }
7879
7880 i9xx_compute_dpll(crtc, crtc_state, NULL);
7881
7882 return 0;
7883}
7884
70e8aa21
ACO
7885static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7886 struct intel_crtc_state *crtc_state)
7887{
7888 struct drm_device *dev = crtc->base.dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7890 const struct intel_limit *limit;
70e8aa21
ACO
7891 int refclk = 96000;
7892
7893 memset(&crtc_state->dpll_hw_state, 0,
7894 sizeof(crtc_state->dpll_hw_state));
7895
7896 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7897 if (intel_panel_use_ssc(dev_priv)) {
7898 refclk = dev_priv->vbt.lvds_ssc_freq;
7899 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7900 }
7901
7902 limit = &intel_limits_pineview_lvds;
7903 } else {
7904 limit = &intel_limits_pineview_sdvo;
7905 }
7906
7907 if (!crtc_state->clock_set &&
7908 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7909 refclk, NULL, &crtc_state->dpll)) {
7910 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7911 return -EINVAL;
7912 }
7913
7914 i9xx_compute_dpll(crtc, crtc_state, NULL);
7915
7916 return 0;
7917}
7918
190f68c5
ACO
7919static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7920 struct intel_crtc_state *crtc_state)
79e53945 7921{
c7653199 7922 struct drm_device *dev = crtc->base.dev;
79e53945 7923 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7924 const struct intel_limit *limit;
81c97f52 7925 int refclk = 96000;
79e53945 7926
dd3cd74a
ACO
7927 memset(&crtc_state->dpll_hw_state, 0,
7928 sizeof(crtc_state->dpll_hw_state));
7929
70e8aa21
ACO
7930 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7931 if (intel_panel_use_ssc(dev_priv)) {
7932 refclk = dev_priv->vbt.lvds_ssc_freq;
7933 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7934 }
43565a06 7935
70e8aa21
ACO
7936 limit = &intel_limits_i9xx_lvds;
7937 } else {
7938 limit = &intel_limits_i9xx_sdvo;
81c97f52 7939 }
79e53945 7940
70e8aa21
ACO
7941 if (!crtc_state->clock_set &&
7942 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7943 refclk, NULL, &crtc_state->dpll)) {
7944 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7945 return -EINVAL;
f47709a9 7946 }
7026d4ac 7947
81c97f52 7948 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 7949
c8f7a0db 7950 return 0;
f564048e
EA
7951}
7952
65b3d6a9
ACO
7953static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7954 struct intel_crtc_state *crtc_state)
7955{
7956 int refclk = 100000;
1b6f4958 7957 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
7958
7959 memset(&crtc_state->dpll_hw_state, 0,
7960 sizeof(crtc_state->dpll_hw_state));
7961
65b3d6a9
ACO
7962 if (!crtc_state->clock_set &&
7963 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7964 refclk, NULL, &crtc_state->dpll)) {
7965 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7966 return -EINVAL;
7967 }
7968
7969 chv_compute_dpll(crtc, crtc_state);
7970
7971 return 0;
7972}
7973
7974static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7975 struct intel_crtc_state *crtc_state)
7976{
7977 int refclk = 100000;
1b6f4958 7978 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
7979
7980 memset(&crtc_state->dpll_hw_state, 0,
7981 sizeof(crtc_state->dpll_hw_state));
7982
65b3d6a9
ACO
7983 if (!crtc_state->clock_set &&
7984 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7985 refclk, NULL, &crtc_state->dpll)) {
7986 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7987 return -EINVAL;
7988 }
7989
7990 vlv_compute_dpll(crtc, crtc_state);
7991
7992 return 0;
7993}
7994
2fa2fe9a 7995static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7996 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7997{
7998 struct drm_device *dev = crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 uint32_t tmp;
8001
dc9e7dec
VS
8002 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8003 return;
8004
2fa2fe9a 8005 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8006 if (!(tmp & PFIT_ENABLE))
8007 return;
2fa2fe9a 8008
06922821 8009 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8010 if (INTEL_INFO(dev)->gen < 4) {
8011 if (crtc->pipe != PIPE_B)
8012 return;
2fa2fe9a
DV
8013 } else {
8014 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8015 return;
8016 }
8017
06922821 8018 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8019 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8020}
8021
acbec814 8022static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8023 struct intel_crtc_state *pipe_config)
acbec814
JB
8024{
8025 struct drm_device *dev = crtc->base.dev;
8026 struct drm_i915_private *dev_priv = dev->dev_private;
8027 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8028 struct dpll clock;
acbec814 8029 u32 mdiv;
662c6ecb 8030 int refclk = 100000;
acbec814 8031
b521973b
VS
8032 /* In case of DSI, DPLL will not be used */
8033 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8034 return;
8035
a580516d 8036 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8037 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8038 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8039
8040 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8041 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8042 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8043 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8044 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8045
dccbea3b 8046 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8047}
8048
5724dbd1
DL
8049static void
8050i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8051 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8052{
8053 struct drm_device *dev = crtc->base.dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 u32 val, base, offset;
8056 int pipe = crtc->pipe, plane = crtc->plane;
8057 int fourcc, pixel_format;
6761dd31 8058 unsigned int aligned_height;
b113d5ee 8059 struct drm_framebuffer *fb;
1b842c89 8060 struct intel_framebuffer *intel_fb;
1ad292b5 8061
42a7b088
DL
8062 val = I915_READ(DSPCNTR(plane));
8063 if (!(val & DISPLAY_PLANE_ENABLE))
8064 return;
8065
d9806c9f 8066 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8067 if (!intel_fb) {
1ad292b5
JB
8068 DRM_DEBUG_KMS("failed to alloc fb\n");
8069 return;
8070 }
8071
1b842c89
DL
8072 fb = &intel_fb->base;
8073
18c5247e
DV
8074 if (INTEL_INFO(dev)->gen >= 4) {
8075 if (val & DISPPLANE_TILED) {
49af449b 8076 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8077 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8078 }
8079 }
1ad292b5
JB
8080
8081 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8082 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8083 fb->pixel_format = fourcc;
8084 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8085
8086 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8087 if (plane_config->tiling)
1ad292b5
JB
8088 offset = I915_READ(DSPTILEOFF(plane));
8089 else
8090 offset = I915_READ(DSPLINOFF(plane));
8091 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8092 } else {
8093 base = I915_READ(DSPADDR(plane));
8094 }
8095 plane_config->base = base;
8096
8097 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8098 fb->width = ((val >> 16) & 0xfff) + 1;
8099 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8100
8101 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8102 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8103
b113d5ee 8104 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8105 fb->pixel_format,
8106 fb->modifier[0]);
1ad292b5 8107
f37b5c2b 8108 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8109
2844a921
DL
8110 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8111 pipe_name(pipe), plane, fb->width, fb->height,
8112 fb->bits_per_pixel, base, fb->pitches[0],
8113 plane_config->size);
1ad292b5 8114
2d14030b 8115 plane_config->fb = intel_fb;
1ad292b5
JB
8116}
8117
70b23a98 8118static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8119 struct intel_crtc_state *pipe_config)
70b23a98
VS
8120{
8121 struct drm_device *dev = crtc->base.dev;
8122 struct drm_i915_private *dev_priv = dev->dev_private;
8123 int pipe = pipe_config->cpu_transcoder;
8124 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8125 struct dpll clock;
0d7b6b11 8126 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8127 int refclk = 100000;
8128
b521973b
VS
8129 /* In case of DSI, DPLL will not be used */
8130 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8131 return;
8132
a580516d 8133 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8134 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8135 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8136 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8137 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8138 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8139 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8140
8141 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8142 clock.m2 = (pll_dw0 & 0xff) << 22;
8143 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8144 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8145 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8146 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8147 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8148
dccbea3b 8149 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8150}
8151
0e8ffe1b 8152static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8153 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8154{
8155 struct drm_device *dev = crtc->base.dev;
8156 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8157 enum intel_display_power_domain power_domain;
0e8ffe1b 8158 uint32_t tmp;
1729050e 8159 bool ret;
0e8ffe1b 8160
1729050e
ID
8161 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8162 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8163 return false;
8164
e143a21c 8165 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8166 pipe_config->shared_dpll = NULL;
eccb140b 8167
1729050e
ID
8168 ret = false;
8169
0e8ffe1b
DV
8170 tmp = I915_READ(PIPECONF(crtc->pipe));
8171 if (!(tmp & PIPECONF_ENABLE))
1729050e 8172 goto out;
0e8ffe1b 8173
666a4537 8174 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8175 switch (tmp & PIPECONF_BPC_MASK) {
8176 case PIPECONF_6BPC:
8177 pipe_config->pipe_bpp = 18;
8178 break;
8179 case PIPECONF_8BPC:
8180 pipe_config->pipe_bpp = 24;
8181 break;
8182 case PIPECONF_10BPC:
8183 pipe_config->pipe_bpp = 30;
8184 break;
8185 default:
8186 break;
8187 }
8188 }
8189
666a4537
WB
8190 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8191 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8192 pipe_config->limited_color_range = true;
8193
282740f7
VS
8194 if (INTEL_INFO(dev)->gen < 4)
8195 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8196
1bd1bd80 8197 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8198 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8199
2fa2fe9a
DV
8200 i9xx_get_pfit_config(crtc, pipe_config);
8201
6c49f241 8202 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8203 /* No way to read it out on pipes B and C */
8204 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8205 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8206 else
8207 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8208 pipe_config->pixel_multiplier =
8209 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8210 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8211 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8212 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8213 tmp = I915_READ(DPLL(crtc->pipe));
8214 pipe_config->pixel_multiplier =
8215 ((tmp & SDVO_MULTIPLIER_MASK)
8216 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8217 } else {
8218 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8219 * port and will be fixed up in the encoder->get_config
8220 * function. */
8221 pipe_config->pixel_multiplier = 1;
8222 }
8bcc2795 8223 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8224 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8225 /*
8226 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8227 * on 830. Filter it out here so that we don't
8228 * report errors due to that.
8229 */
8230 if (IS_I830(dev))
8231 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8232
8bcc2795
DV
8233 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8234 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8235 } else {
8236 /* Mask out read-only status bits. */
8237 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8238 DPLL_PORTC_READY_MASK |
8239 DPLL_PORTB_READY_MASK);
8bcc2795 8240 }
6c49f241 8241
70b23a98
VS
8242 if (IS_CHERRYVIEW(dev))
8243 chv_crtc_clock_get(crtc, pipe_config);
8244 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8245 vlv_crtc_clock_get(crtc, pipe_config);
8246 else
8247 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8248
0f64614d
VS
8249 /*
8250 * Normally the dotclock is filled in by the encoder .get_config()
8251 * but in case the pipe is enabled w/o any ports we need a sane
8252 * default.
8253 */
8254 pipe_config->base.adjusted_mode.crtc_clock =
8255 pipe_config->port_clock / pipe_config->pixel_multiplier;
8256
1729050e
ID
8257 ret = true;
8258
8259out:
8260 intel_display_power_put(dev_priv, power_domain);
8261
8262 return ret;
0e8ffe1b
DV
8263}
8264
dde86e2d 8265static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8266{
8267 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8268 struct intel_encoder *encoder;
74cfd7ac 8269 u32 val, final;
13d83a67 8270 bool has_lvds = false;
199e5d79 8271 bool has_cpu_edp = false;
199e5d79 8272 bool has_panel = false;
99eb6a01
KP
8273 bool has_ck505 = false;
8274 bool can_ssc = false;
13d83a67
JB
8275
8276 /* We need to take the global config into account */
b2784e15 8277 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8278 switch (encoder->type) {
8279 case INTEL_OUTPUT_LVDS:
8280 has_panel = true;
8281 has_lvds = true;
8282 break;
8283 case INTEL_OUTPUT_EDP:
8284 has_panel = true;
2de6905f 8285 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8286 has_cpu_edp = true;
8287 break;
6847d71b
PZ
8288 default:
8289 break;
13d83a67
JB
8290 }
8291 }
8292
99eb6a01 8293 if (HAS_PCH_IBX(dev)) {
41aa3448 8294 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8295 can_ssc = has_ck505;
8296 } else {
8297 has_ck505 = false;
8298 can_ssc = true;
8299 }
8300
2de6905f
ID
8301 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8302 has_panel, has_lvds, has_ck505);
13d83a67
JB
8303
8304 /* Ironlake: try to setup display ref clock before DPLL
8305 * enabling. This is only under driver's control after
8306 * PCH B stepping, previous chipset stepping should be
8307 * ignoring this setting.
8308 */
74cfd7ac
CW
8309 val = I915_READ(PCH_DREF_CONTROL);
8310
8311 /* As we must carefully and slowly disable/enable each source in turn,
8312 * compute the final state we want first and check if we need to
8313 * make any changes at all.
8314 */
8315 final = val;
8316 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8317 if (has_ck505)
8318 final |= DREF_NONSPREAD_CK505_ENABLE;
8319 else
8320 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8321
8322 final &= ~DREF_SSC_SOURCE_MASK;
8323 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8324 final &= ~DREF_SSC1_ENABLE;
8325
8326 if (has_panel) {
8327 final |= DREF_SSC_SOURCE_ENABLE;
8328
8329 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8330 final |= DREF_SSC1_ENABLE;
8331
8332 if (has_cpu_edp) {
8333 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8334 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8335 else
8336 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8337 } else
8338 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8339 } else {
8340 final |= DREF_SSC_SOURCE_DISABLE;
8341 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8342 }
8343
8344 if (final == val)
8345 return;
8346
13d83a67 8347 /* Always enable nonspread source */
74cfd7ac 8348 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8349
99eb6a01 8350 if (has_ck505)
74cfd7ac 8351 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8352 else
74cfd7ac 8353 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8354
199e5d79 8355 if (has_panel) {
74cfd7ac
CW
8356 val &= ~DREF_SSC_SOURCE_MASK;
8357 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8358
199e5d79 8359 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8360 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8361 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8362 val |= DREF_SSC1_ENABLE;
e77166b5 8363 } else
74cfd7ac 8364 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8365
8366 /* Get SSC going before enabling the outputs */
74cfd7ac 8367 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8368 POSTING_READ(PCH_DREF_CONTROL);
8369 udelay(200);
8370
74cfd7ac 8371 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8372
8373 /* Enable CPU source on CPU attached eDP */
199e5d79 8374 if (has_cpu_edp) {
99eb6a01 8375 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8376 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8377 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8378 } else
74cfd7ac 8379 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8380 } else
74cfd7ac 8381 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8382
74cfd7ac 8383 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8384 POSTING_READ(PCH_DREF_CONTROL);
8385 udelay(200);
8386 } else {
8387 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8388
74cfd7ac 8389 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8390
8391 /* Turn off CPU output */
74cfd7ac 8392 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8393
74cfd7ac 8394 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8395 POSTING_READ(PCH_DREF_CONTROL);
8396 udelay(200);
8397
8398 /* Turn off the SSC source */
74cfd7ac
CW
8399 val &= ~DREF_SSC_SOURCE_MASK;
8400 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8401
8402 /* Turn off SSC1 */
74cfd7ac 8403 val &= ~DREF_SSC1_ENABLE;
199e5d79 8404
74cfd7ac 8405 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8406 POSTING_READ(PCH_DREF_CONTROL);
8407 udelay(200);
8408 }
74cfd7ac
CW
8409
8410 BUG_ON(val != final);
13d83a67
JB
8411}
8412
f31f2d55 8413static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8414{
f31f2d55 8415 uint32_t tmp;
dde86e2d 8416
0ff066a9
PZ
8417 tmp = I915_READ(SOUTH_CHICKEN2);
8418 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8419 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8420
0ff066a9
PZ
8421 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8422 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8423 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8424
0ff066a9
PZ
8425 tmp = I915_READ(SOUTH_CHICKEN2);
8426 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8427 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8428
0ff066a9
PZ
8429 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8430 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8431 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8432}
8433
8434/* WaMPhyProgramming:hsw */
8435static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8436{
8437 uint32_t tmp;
dde86e2d
PZ
8438
8439 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8440 tmp &= ~(0xFF << 24);
8441 tmp |= (0x12 << 24);
8442 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8443
dde86e2d
PZ
8444 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8445 tmp |= (1 << 11);
8446 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8447
8448 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8449 tmp |= (1 << 11);
8450 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8451
dde86e2d
PZ
8452 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8453 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8454 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8455
8456 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8457 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8458 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8459
0ff066a9
PZ
8460 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8461 tmp &= ~(7 << 13);
8462 tmp |= (5 << 13);
8463 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8464
0ff066a9
PZ
8465 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8466 tmp &= ~(7 << 13);
8467 tmp |= (5 << 13);
8468 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8469
8470 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8471 tmp &= ~0xFF;
8472 tmp |= 0x1C;
8473 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8474
8475 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8476 tmp &= ~0xFF;
8477 tmp |= 0x1C;
8478 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8479
8480 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8481 tmp &= ~(0xFF << 16);
8482 tmp |= (0x1C << 16);
8483 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8484
8485 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8486 tmp &= ~(0xFF << 16);
8487 tmp |= (0x1C << 16);
8488 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8489
0ff066a9
PZ
8490 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8491 tmp |= (1 << 27);
8492 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8493
0ff066a9
PZ
8494 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8495 tmp |= (1 << 27);
8496 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8497
0ff066a9
PZ
8498 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8499 tmp &= ~(0xF << 28);
8500 tmp |= (4 << 28);
8501 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8502
0ff066a9
PZ
8503 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8504 tmp &= ~(0xF << 28);
8505 tmp |= (4 << 28);
8506 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8507}
8508
2fa86a1f
PZ
8509/* Implements 3 different sequences from BSpec chapter "Display iCLK
8510 * Programming" based on the parameters passed:
8511 * - Sequence to enable CLKOUT_DP
8512 * - Sequence to enable CLKOUT_DP without spread
8513 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8514 */
8515static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8516 bool with_fdi)
f31f2d55
PZ
8517{
8518 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8519 uint32_t reg, tmp;
8520
8521 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8522 with_spread = true;
c2699524 8523 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8524 with_fdi = false;
f31f2d55 8525
a580516d 8526 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8527
8528 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8529 tmp &= ~SBI_SSCCTL_DISABLE;
8530 tmp |= SBI_SSCCTL_PATHALT;
8531 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8532
8533 udelay(24);
8534
2fa86a1f
PZ
8535 if (with_spread) {
8536 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8537 tmp &= ~SBI_SSCCTL_PATHALT;
8538 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8539
2fa86a1f
PZ
8540 if (with_fdi) {
8541 lpt_reset_fdi_mphy(dev_priv);
8542 lpt_program_fdi_mphy(dev_priv);
8543 }
8544 }
dde86e2d 8545
c2699524 8546 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8547 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8548 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8549 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8550
a580516d 8551 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8552}
8553
47701c3b
PZ
8554/* Sequence to disable CLKOUT_DP */
8555static void lpt_disable_clkout_dp(struct drm_device *dev)
8556{
8557 struct drm_i915_private *dev_priv = dev->dev_private;
8558 uint32_t reg, tmp;
8559
a580516d 8560 mutex_lock(&dev_priv->sb_lock);
47701c3b 8561
c2699524 8562 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8563 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8564 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8565 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8566
8567 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8568 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8569 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8570 tmp |= SBI_SSCCTL_PATHALT;
8571 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8572 udelay(32);
8573 }
8574 tmp |= SBI_SSCCTL_DISABLE;
8575 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8576 }
8577
a580516d 8578 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8579}
8580
f7be2c21
VS
8581#define BEND_IDX(steps) ((50 + (steps)) / 5)
8582
8583static const uint16_t sscdivintphase[] = {
8584 [BEND_IDX( 50)] = 0x3B23,
8585 [BEND_IDX( 45)] = 0x3B23,
8586 [BEND_IDX( 40)] = 0x3C23,
8587 [BEND_IDX( 35)] = 0x3C23,
8588 [BEND_IDX( 30)] = 0x3D23,
8589 [BEND_IDX( 25)] = 0x3D23,
8590 [BEND_IDX( 20)] = 0x3E23,
8591 [BEND_IDX( 15)] = 0x3E23,
8592 [BEND_IDX( 10)] = 0x3F23,
8593 [BEND_IDX( 5)] = 0x3F23,
8594 [BEND_IDX( 0)] = 0x0025,
8595 [BEND_IDX( -5)] = 0x0025,
8596 [BEND_IDX(-10)] = 0x0125,
8597 [BEND_IDX(-15)] = 0x0125,
8598 [BEND_IDX(-20)] = 0x0225,
8599 [BEND_IDX(-25)] = 0x0225,
8600 [BEND_IDX(-30)] = 0x0325,
8601 [BEND_IDX(-35)] = 0x0325,
8602 [BEND_IDX(-40)] = 0x0425,
8603 [BEND_IDX(-45)] = 0x0425,
8604 [BEND_IDX(-50)] = 0x0525,
8605};
8606
8607/*
8608 * Bend CLKOUT_DP
8609 * steps -50 to 50 inclusive, in steps of 5
8610 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8611 * change in clock period = -(steps / 10) * 5.787 ps
8612 */
8613static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8614{
8615 uint32_t tmp;
8616 int idx = BEND_IDX(steps);
8617
8618 if (WARN_ON(steps % 5 != 0))
8619 return;
8620
8621 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8622 return;
8623
8624 mutex_lock(&dev_priv->sb_lock);
8625
8626 if (steps % 10 != 0)
8627 tmp = 0xAAAAAAAB;
8628 else
8629 tmp = 0x00000000;
8630 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8631
8632 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8633 tmp &= 0xffff0000;
8634 tmp |= sscdivintphase[idx];
8635 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8636
8637 mutex_unlock(&dev_priv->sb_lock);
8638}
8639
8640#undef BEND_IDX
8641
bf8fa3d3
PZ
8642static void lpt_init_pch_refclk(struct drm_device *dev)
8643{
bf8fa3d3
PZ
8644 struct intel_encoder *encoder;
8645 bool has_vga = false;
8646
b2784e15 8647 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8648 switch (encoder->type) {
8649 case INTEL_OUTPUT_ANALOG:
8650 has_vga = true;
8651 break;
6847d71b
PZ
8652 default:
8653 break;
bf8fa3d3
PZ
8654 }
8655 }
8656
f7be2c21
VS
8657 if (has_vga) {
8658 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8659 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8660 } else {
47701c3b 8661 lpt_disable_clkout_dp(dev);
f7be2c21 8662 }
bf8fa3d3
PZ
8663}
8664
dde86e2d
PZ
8665/*
8666 * Initialize reference clocks when the driver loads
8667 */
8668void intel_init_pch_refclk(struct drm_device *dev)
8669{
8670 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8671 ironlake_init_pch_refclk(dev);
8672 else if (HAS_PCH_LPT(dev))
8673 lpt_init_pch_refclk(dev);
8674}
8675
6ff93609 8676static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8677{
c8203565 8678 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8680 int pipe = intel_crtc->pipe;
c8203565
PZ
8681 uint32_t val;
8682
78114071 8683 val = 0;
c8203565 8684
6e3c9717 8685 switch (intel_crtc->config->pipe_bpp) {
c8203565 8686 case 18:
dfd07d72 8687 val |= PIPECONF_6BPC;
c8203565
PZ
8688 break;
8689 case 24:
dfd07d72 8690 val |= PIPECONF_8BPC;
c8203565
PZ
8691 break;
8692 case 30:
dfd07d72 8693 val |= PIPECONF_10BPC;
c8203565
PZ
8694 break;
8695 case 36:
dfd07d72 8696 val |= PIPECONF_12BPC;
c8203565
PZ
8697 break;
8698 default:
cc769b62
PZ
8699 /* Case prevented by intel_choose_pipe_bpp_dither. */
8700 BUG();
c8203565
PZ
8701 }
8702
6e3c9717 8703 if (intel_crtc->config->dither)
c8203565
PZ
8704 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8705
6e3c9717 8706 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8707 val |= PIPECONF_INTERLACED_ILK;
8708 else
8709 val |= PIPECONF_PROGRESSIVE;
8710
6e3c9717 8711 if (intel_crtc->config->limited_color_range)
3685a8f3 8712 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8713
c8203565
PZ
8714 I915_WRITE(PIPECONF(pipe), val);
8715 POSTING_READ(PIPECONF(pipe));
8716}
8717
6ff93609 8718static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8719{
391bf048 8720 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8722 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8723 u32 val = 0;
ee2b0b38 8724
391bf048 8725 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8726 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8727
6e3c9717 8728 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8729 val |= PIPECONF_INTERLACED_ILK;
8730 else
8731 val |= PIPECONF_PROGRESSIVE;
8732
702e7a56
PZ
8733 I915_WRITE(PIPECONF(cpu_transcoder), val);
8734 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8735}
8736
391bf048
JN
8737static void haswell_set_pipemisc(struct drm_crtc *crtc)
8738{
8739 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8741
391bf048
JN
8742 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8743 u32 val = 0;
756f85cf 8744
6e3c9717 8745 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8746 case 18:
8747 val |= PIPEMISC_DITHER_6_BPC;
8748 break;
8749 case 24:
8750 val |= PIPEMISC_DITHER_8_BPC;
8751 break;
8752 case 30:
8753 val |= PIPEMISC_DITHER_10_BPC;
8754 break;
8755 case 36:
8756 val |= PIPEMISC_DITHER_12_BPC;
8757 break;
8758 default:
8759 /* Case prevented by pipe_config_set_bpp. */
8760 BUG();
8761 }
8762
6e3c9717 8763 if (intel_crtc->config->dither)
756f85cf
PZ
8764 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8765
391bf048 8766 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8767 }
ee2b0b38
PZ
8768}
8769
d4b1931c
PZ
8770int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8771{
8772 /*
8773 * Account for spread spectrum to avoid
8774 * oversubscribing the link. Max center spread
8775 * is 2.5%; use 5% for safety's sake.
8776 */
8777 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8778 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8779}
8780
7429e9d4 8781static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8782{
7429e9d4 8783 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8784}
8785
b75ca6f6
ACO
8786static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8787 struct intel_crtc_state *crtc_state,
9e2c8475 8788 struct dpll *reduced_clock)
79e53945 8789{
de13a2e3 8790 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8791 struct drm_device *dev = crtc->dev;
8792 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8793 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8794 struct drm_connector *connector;
55bb9992
ACO
8795 struct drm_connector_state *connector_state;
8796 struct intel_encoder *encoder;
b75ca6f6 8797 u32 dpll, fp, fp2;
ceb41007 8798 int factor, i;
09ede541 8799 bool is_lvds = false, is_sdvo = false;
79e53945 8800
da3ced29 8801 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8802 if (connector_state->crtc != crtc_state->base.crtc)
8803 continue;
8804
8805 encoder = to_intel_encoder(connector_state->best_encoder);
8806
8807 switch (encoder->type) {
79e53945
JB
8808 case INTEL_OUTPUT_LVDS:
8809 is_lvds = true;
8810 break;
8811 case INTEL_OUTPUT_SDVO:
7d57382e 8812 case INTEL_OUTPUT_HDMI:
79e53945 8813 is_sdvo = true;
79e53945 8814 break;
6847d71b
PZ
8815 default:
8816 break;
79e53945
JB
8817 }
8818 }
79e53945 8819
c1858123 8820 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8821 factor = 21;
8822 if (is_lvds) {
8823 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8824 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8825 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8826 factor = 25;
190f68c5 8827 } else if (crtc_state->sdvo_tv_clock)
8febb297 8828 factor = 20;
c1858123 8829
b75ca6f6
ACO
8830 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8831
190f68c5 8832 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8833 fp |= FP_CB_TUNE;
8834
8835 if (reduced_clock) {
8836 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8837
b75ca6f6
ACO
8838 if (reduced_clock->m < factor * reduced_clock->n)
8839 fp2 |= FP_CB_TUNE;
8840 } else {
8841 fp2 = fp;
8842 }
9a7c7890 8843
5eddb70b 8844 dpll = 0;
2c07245f 8845
a07d6787
EA
8846 if (is_lvds)
8847 dpll |= DPLLB_MODE_LVDS;
8848 else
8849 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8850
190f68c5 8851 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8852 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8853
8854 if (is_sdvo)
4a33e48d 8855 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8856 if (crtc_state->has_dp_encoder)
4a33e48d 8857 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8858
a07d6787 8859 /* compute bitmask from p1 value */
190f68c5 8860 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8861 /* also FPA1 */
190f68c5 8862 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8863
190f68c5 8864 switch (crtc_state->dpll.p2) {
a07d6787
EA
8865 case 5:
8866 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8867 break;
8868 case 7:
8869 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8870 break;
8871 case 10:
8872 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8873 break;
8874 case 14:
8875 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8876 break;
79e53945
JB
8877 }
8878
ceb41007 8879 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8880 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8881 else
8882 dpll |= PLL_REF_INPUT_DREFCLK;
8883
b75ca6f6
ACO
8884 dpll |= DPLL_VCO_ENABLE;
8885
8886 crtc_state->dpll_hw_state.dpll = dpll;
8887 crtc_state->dpll_hw_state.fp0 = fp;
8888 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
8889}
8890
190f68c5
ACO
8891static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8892 struct intel_crtc_state *crtc_state)
de13a2e3 8893{
997c030c
ACO
8894 struct drm_device *dev = crtc->base.dev;
8895 struct drm_i915_private *dev_priv = dev->dev_private;
9e2c8475 8896 struct dpll reduced_clock;
7ed9f894 8897 bool has_reduced_clock = false;
e2b78267 8898 struct intel_shared_dpll *pll;
1b6f4958 8899 const struct intel_limit *limit;
997c030c 8900 int refclk = 120000;
de13a2e3 8901
dd3cd74a
ACO
8902 memset(&crtc_state->dpll_hw_state, 0,
8903 sizeof(crtc_state->dpll_hw_state));
8904
ded220e2
ACO
8905 crtc->lowfreq_avail = false;
8906
8907 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8908 if (!crtc_state->has_pch_encoder)
8909 return 0;
79e53945 8910
997c030c
ACO
8911 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8912 if (intel_panel_use_ssc(dev_priv)) {
8913 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8914 dev_priv->vbt.lvds_ssc_freq);
8915 refclk = dev_priv->vbt.lvds_ssc_freq;
8916 }
8917
8918 if (intel_is_dual_link_lvds(dev)) {
8919 if (refclk == 100000)
8920 limit = &intel_limits_ironlake_dual_lvds_100m;
8921 else
8922 limit = &intel_limits_ironlake_dual_lvds;
8923 } else {
8924 if (refclk == 100000)
8925 limit = &intel_limits_ironlake_single_lvds_100m;
8926 else
8927 limit = &intel_limits_ironlake_single_lvds;
8928 }
8929 } else {
8930 limit = &intel_limits_ironlake_dac;
8931 }
8932
364ee29d 8933 if (!crtc_state->clock_set &&
997c030c
ACO
8934 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8935 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
8936 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8937 return -EINVAL;
f47709a9 8938 }
79e53945 8939
b75ca6f6
ACO
8940 ironlake_compute_dpll(crtc, crtc_state,
8941 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 8942
ded220e2
ACO
8943 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8944 if (pll == NULL) {
8945 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8946 pipe_name(crtc->pipe));
8947 return -EINVAL;
3fb37703 8948 }
79e53945 8949
ded220e2
ACO
8950 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8951 has_reduced_clock)
c7653199 8952 crtc->lowfreq_avail = true;
e2b78267 8953
c8f7a0db 8954 return 0;
79e53945
JB
8955}
8956
eb14cb74
VS
8957static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8958 struct intel_link_m_n *m_n)
8959{
8960 struct drm_device *dev = crtc->base.dev;
8961 struct drm_i915_private *dev_priv = dev->dev_private;
8962 enum pipe pipe = crtc->pipe;
8963
8964 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8965 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8966 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8967 & ~TU_SIZE_MASK;
8968 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8969 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8970 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8971}
8972
8973static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8974 enum transcoder transcoder,
b95af8be
VK
8975 struct intel_link_m_n *m_n,
8976 struct intel_link_m_n *m2_n2)
72419203
DV
8977{
8978 struct drm_device *dev = crtc->base.dev;
8979 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8980 enum pipe pipe = crtc->pipe;
72419203 8981
eb14cb74
VS
8982 if (INTEL_INFO(dev)->gen >= 5) {
8983 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8984 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8985 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8986 & ~TU_SIZE_MASK;
8987 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8988 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8990 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8991 * gen < 8) and if DRRS is supported (to make sure the
8992 * registers are not unnecessarily read).
8993 */
8994 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8995 crtc->config->has_drrs) {
b95af8be
VK
8996 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8997 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8998 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8999 & ~TU_SIZE_MASK;
9000 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9001 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9002 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9003 }
eb14cb74
VS
9004 } else {
9005 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9006 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9007 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9008 & ~TU_SIZE_MASK;
9009 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9010 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9011 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9012 }
9013}
9014
9015void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9016 struct intel_crtc_state *pipe_config)
eb14cb74 9017{
681a8504 9018 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9019 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9020 else
9021 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9022 &pipe_config->dp_m_n,
9023 &pipe_config->dp_m2_n2);
eb14cb74 9024}
72419203 9025
eb14cb74 9026static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9027 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9028{
9029 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9030 &pipe_config->fdi_m_n, NULL);
72419203
DV
9031}
9032
bd2e244f 9033static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9034 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9035{
9036 struct drm_device *dev = crtc->base.dev;
9037 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9038 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9039 uint32_t ps_ctrl = 0;
9040 int id = -1;
9041 int i;
bd2e244f 9042
a1b2278e
CK
9043 /* find scaler attached to this pipe */
9044 for (i = 0; i < crtc->num_scalers; i++) {
9045 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9046 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9047 id = i;
9048 pipe_config->pch_pfit.enabled = true;
9049 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9050 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9051 break;
9052 }
9053 }
bd2e244f 9054
a1b2278e
CK
9055 scaler_state->scaler_id = id;
9056 if (id >= 0) {
9057 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9058 } else {
9059 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9060 }
9061}
9062
5724dbd1
DL
9063static void
9064skylake_get_initial_plane_config(struct intel_crtc *crtc,
9065 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9066{
9067 struct drm_device *dev = crtc->base.dev;
9068 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9069 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9070 int pipe = crtc->pipe;
9071 int fourcc, pixel_format;
6761dd31 9072 unsigned int aligned_height;
bc8d7dff 9073 struct drm_framebuffer *fb;
1b842c89 9074 struct intel_framebuffer *intel_fb;
bc8d7dff 9075
d9806c9f 9076 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9077 if (!intel_fb) {
bc8d7dff
DL
9078 DRM_DEBUG_KMS("failed to alloc fb\n");
9079 return;
9080 }
9081
1b842c89
DL
9082 fb = &intel_fb->base;
9083
bc8d7dff 9084 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9085 if (!(val & PLANE_CTL_ENABLE))
9086 goto error;
9087
bc8d7dff
DL
9088 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9089 fourcc = skl_format_to_fourcc(pixel_format,
9090 val & PLANE_CTL_ORDER_RGBX,
9091 val & PLANE_CTL_ALPHA_MASK);
9092 fb->pixel_format = fourcc;
9093 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9094
40f46283
DL
9095 tiling = val & PLANE_CTL_TILED_MASK;
9096 switch (tiling) {
9097 case PLANE_CTL_TILED_LINEAR:
9098 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9099 break;
9100 case PLANE_CTL_TILED_X:
9101 plane_config->tiling = I915_TILING_X;
9102 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9103 break;
9104 case PLANE_CTL_TILED_Y:
9105 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9106 break;
9107 case PLANE_CTL_TILED_YF:
9108 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9109 break;
9110 default:
9111 MISSING_CASE(tiling);
9112 goto error;
9113 }
9114
bc8d7dff
DL
9115 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9116 plane_config->base = base;
9117
9118 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9119
9120 val = I915_READ(PLANE_SIZE(pipe, 0));
9121 fb->height = ((val >> 16) & 0xfff) + 1;
9122 fb->width = ((val >> 0) & 0x1fff) + 1;
9123
9124 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9125 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9126 fb->pixel_format);
bc8d7dff
DL
9127 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9128
9129 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9130 fb->pixel_format,
9131 fb->modifier[0]);
bc8d7dff 9132
f37b5c2b 9133 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9134
9135 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9136 pipe_name(pipe), fb->width, fb->height,
9137 fb->bits_per_pixel, base, fb->pitches[0],
9138 plane_config->size);
9139
2d14030b 9140 plane_config->fb = intel_fb;
bc8d7dff
DL
9141 return;
9142
9143error:
9144 kfree(fb);
9145}
9146
2fa2fe9a 9147static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9148 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9149{
9150 struct drm_device *dev = crtc->base.dev;
9151 struct drm_i915_private *dev_priv = dev->dev_private;
9152 uint32_t tmp;
9153
9154 tmp = I915_READ(PF_CTL(crtc->pipe));
9155
9156 if (tmp & PF_ENABLE) {
fd4daa9c 9157 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9158 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9159 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9160
9161 /* We currently do not free assignements of panel fitters on
9162 * ivb/hsw (since we don't use the higher upscaling modes which
9163 * differentiates them) so just WARN about this case for now. */
9164 if (IS_GEN7(dev)) {
9165 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9166 PF_PIPE_SEL_IVB(crtc->pipe));
9167 }
2fa2fe9a 9168 }
79e53945
JB
9169}
9170
5724dbd1
DL
9171static void
9172ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9173 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
9177 u32 val, base, offset;
aeee5a49 9178 int pipe = crtc->pipe;
4c6baa59 9179 int fourcc, pixel_format;
6761dd31 9180 unsigned int aligned_height;
b113d5ee 9181 struct drm_framebuffer *fb;
1b842c89 9182 struct intel_framebuffer *intel_fb;
4c6baa59 9183
42a7b088
DL
9184 val = I915_READ(DSPCNTR(pipe));
9185 if (!(val & DISPLAY_PLANE_ENABLE))
9186 return;
9187
d9806c9f 9188 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9189 if (!intel_fb) {
4c6baa59
JB
9190 DRM_DEBUG_KMS("failed to alloc fb\n");
9191 return;
9192 }
9193
1b842c89
DL
9194 fb = &intel_fb->base;
9195
18c5247e
DV
9196 if (INTEL_INFO(dev)->gen >= 4) {
9197 if (val & DISPPLANE_TILED) {
49af449b 9198 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9199 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9200 }
9201 }
4c6baa59
JB
9202
9203 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9204 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9205 fb->pixel_format = fourcc;
9206 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9207
aeee5a49 9208 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9209 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9210 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9211 } else {
49af449b 9212 if (plane_config->tiling)
aeee5a49 9213 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9214 else
aeee5a49 9215 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9216 }
9217 plane_config->base = base;
9218
9219 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9220 fb->width = ((val >> 16) & 0xfff) + 1;
9221 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9222
9223 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9224 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9225
b113d5ee 9226 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9227 fb->pixel_format,
9228 fb->modifier[0]);
4c6baa59 9229
f37b5c2b 9230 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9231
2844a921
DL
9232 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9233 pipe_name(pipe), fb->width, fb->height,
9234 fb->bits_per_pixel, base, fb->pitches[0],
9235 plane_config->size);
b113d5ee 9236
2d14030b 9237 plane_config->fb = intel_fb;
4c6baa59
JB
9238}
9239
0e8ffe1b 9240static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9241 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9242{
9243 struct drm_device *dev = crtc->base.dev;
9244 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9245 enum intel_display_power_domain power_domain;
0e8ffe1b 9246 uint32_t tmp;
1729050e 9247 bool ret;
0e8ffe1b 9248
1729050e
ID
9249 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9250 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9251 return false;
9252
e143a21c 9253 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9254 pipe_config->shared_dpll = NULL;
eccb140b 9255
1729050e 9256 ret = false;
0e8ffe1b
DV
9257 tmp = I915_READ(PIPECONF(crtc->pipe));
9258 if (!(tmp & PIPECONF_ENABLE))
1729050e 9259 goto out;
0e8ffe1b 9260
42571aef
VS
9261 switch (tmp & PIPECONF_BPC_MASK) {
9262 case PIPECONF_6BPC:
9263 pipe_config->pipe_bpp = 18;
9264 break;
9265 case PIPECONF_8BPC:
9266 pipe_config->pipe_bpp = 24;
9267 break;
9268 case PIPECONF_10BPC:
9269 pipe_config->pipe_bpp = 30;
9270 break;
9271 case PIPECONF_12BPC:
9272 pipe_config->pipe_bpp = 36;
9273 break;
9274 default:
9275 break;
9276 }
9277
b5a9fa09
DV
9278 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9279 pipe_config->limited_color_range = true;
9280
ab9412ba 9281 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9282 struct intel_shared_dpll *pll;
8106ddbd 9283 enum intel_dpll_id pll_id;
66e985c0 9284
88adfff1
DV
9285 pipe_config->has_pch_encoder = true;
9286
627eb5a3
DV
9287 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9288 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9289 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9290
9291 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9292
2d1fe073 9293 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9294 /*
9295 * The pipe->pch transcoder and pch transcoder->pll
9296 * mapping is fixed.
9297 */
8106ddbd 9298 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9299 } else {
9300 tmp = I915_READ(PCH_DPLL_SEL);
9301 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9302 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9303 else
8106ddbd 9304 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9305 }
66e985c0 9306
8106ddbd
ACO
9307 pipe_config->shared_dpll =
9308 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9309 pll = pipe_config->shared_dpll;
66e985c0 9310
2edd6443
ACO
9311 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9312 &pipe_config->dpll_hw_state));
c93f54cf
DV
9313
9314 tmp = pipe_config->dpll_hw_state.dpll;
9315 pipe_config->pixel_multiplier =
9316 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9317 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9318
9319 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9320 } else {
9321 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9322 }
9323
1bd1bd80 9324 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9325 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9326
2fa2fe9a
DV
9327 ironlake_get_pfit_config(crtc, pipe_config);
9328
1729050e
ID
9329 ret = true;
9330
9331out:
9332 intel_display_power_put(dev_priv, power_domain);
9333
9334 return ret;
0e8ffe1b
DV
9335}
9336
be256dc7
PZ
9337static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9338{
9339 struct drm_device *dev = dev_priv->dev;
be256dc7 9340 struct intel_crtc *crtc;
be256dc7 9341
d3fcc808 9342 for_each_intel_crtc(dev, crtc)
e2c719b7 9343 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9344 pipe_name(crtc->pipe));
9345
e2c719b7
RC
9346 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9347 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9348 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9349 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9350 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9351 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9352 "CPU PWM1 enabled\n");
c5107b87 9353 if (IS_HASWELL(dev))
e2c719b7 9354 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9355 "CPU PWM2 enabled\n");
e2c719b7 9356 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9357 "PCH PWM1 enabled\n");
e2c719b7 9358 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9359 "Utility pin enabled\n");
e2c719b7 9360 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9361
9926ada1
PZ
9362 /*
9363 * In theory we can still leave IRQs enabled, as long as only the HPD
9364 * interrupts remain enabled. We used to check for that, but since it's
9365 * gen-specific and since we only disable LCPLL after we fully disable
9366 * the interrupts, the check below should be enough.
9367 */
e2c719b7 9368 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9369}
9370
9ccd5aeb
PZ
9371static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9372{
9373 struct drm_device *dev = dev_priv->dev;
9374
9375 if (IS_HASWELL(dev))
9376 return I915_READ(D_COMP_HSW);
9377 else
9378 return I915_READ(D_COMP_BDW);
9379}
9380
3c4c9b81
PZ
9381static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9382{
9383 struct drm_device *dev = dev_priv->dev;
9384
9385 if (IS_HASWELL(dev)) {
9386 mutex_lock(&dev_priv->rps.hw_lock);
9387 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9388 val))
f475dadf 9389 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9390 mutex_unlock(&dev_priv->rps.hw_lock);
9391 } else {
9ccd5aeb
PZ
9392 I915_WRITE(D_COMP_BDW, val);
9393 POSTING_READ(D_COMP_BDW);
3c4c9b81 9394 }
be256dc7
PZ
9395}
9396
9397/*
9398 * This function implements pieces of two sequences from BSpec:
9399 * - Sequence for display software to disable LCPLL
9400 * - Sequence for display software to allow package C8+
9401 * The steps implemented here are just the steps that actually touch the LCPLL
9402 * register. Callers should take care of disabling all the display engine
9403 * functions, doing the mode unset, fixing interrupts, etc.
9404 */
6ff58d53
PZ
9405static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9406 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9407{
9408 uint32_t val;
9409
9410 assert_can_disable_lcpll(dev_priv);
9411
9412 val = I915_READ(LCPLL_CTL);
9413
9414 if (switch_to_fclk) {
9415 val |= LCPLL_CD_SOURCE_FCLK;
9416 I915_WRITE(LCPLL_CTL, val);
9417
9418 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9419 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9420 DRM_ERROR("Switching to FCLK failed\n");
9421
9422 val = I915_READ(LCPLL_CTL);
9423 }
9424
9425 val |= LCPLL_PLL_DISABLE;
9426 I915_WRITE(LCPLL_CTL, val);
9427 POSTING_READ(LCPLL_CTL);
9428
9429 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9430 DRM_ERROR("LCPLL still locked\n");
9431
9ccd5aeb 9432 val = hsw_read_dcomp(dev_priv);
be256dc7 9433 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9434 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9435 ndelay(100);
9436
9ccd5aeb
PZ
9437 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9438 1))
be256dc7
PZ
9439 DRM_ERROR("D_COMP RCOMP still in progress\n");
9440
9441 if (allow_power_down) {
9442 val = I915_READ(LCPLL_CTL);
9443 val |= LCPLL_POWER_DOWN_ALLOW;
9444 I915_WRITE(LCPLL_CTL, val);
9445 POSTING_READ(LCPLL_CTL);
9446 }
9447}
9448
9449/*
9450 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9451 * source.
9452 */
6ff58d53 9453static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9454{
9455 uint32_t val;
9456
9457 val = I915_READ(LCPLL_CTL);
9458
9459 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9460 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9461 return;
9462
a8a8bd54
PZ
9463 /*
9464 * Make sure we're not on PC8 state before disabling PC8, otherwise
9465 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9466 */
59bad947 9467 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9468
be256dc7
PZ
9469 if (val & LCPLL_POWER_DOWN_ALLOW) {
9470 val &= ~LCPLL_POWER_DOWN_ALLOW;
9471 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9472 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9473 }
9474
9ccd5aeb 9475 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9476 val |= D_COMP_COMP_FORCE;
9477 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9478 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9479
9480 val = I915_READ(LCPLL_CTL);
9481 val &= ~LCPLL_PLL_DISABLE;
9482 I915_WRITE(LCPLL_CTL, val);
9483
9484 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9485 DRM_ERROR("LCPLL not locked yet\n");
9486
9487 if (val & LCPLL_CD_SOURCE_FCLK) {
9488 val = I915_READ(LCPLL_CTL);
9489 val &= ~LCPLL_CD_SOURCE_FCLK;
9490 I915_WRITE(LCPLL_CTL, val);
9491
9492 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9493 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9494 DRM_ERROR("Switching back to LCPLL failed\n");
9495 }
215733fa 9496
59bad947 9497 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9498 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9499}
9500
765dab67
PZ
9501/*
9502 * Package states C8 and deeper are really deep PC states that can only be
9503 * reached when all the devices on the system allow it, so even if the graphics
9504 * device allows PC8+, it doesn't mean the system will actually get to these
9505 * states. Our driver only allows PC8+ when going into runtime PM.
9506 *
9507 * The requirements for PC8+ are that all the outputs are disabled, the power
9508 * well is disabled and most interrupts are disabled, and these are also
9509 * requirements for runtime PM. When these conditions are met, we manually do
9510 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9511 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9512 * hang the machine.
9513 *
9514 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9515 * the state of some registers, so when we come back from PC8+ we need to
9516 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9517 * need to take care of the registers kept by RC6. Notice that this happens even
9518 * if we don't put the device in PCI D3 state (which is what currently happens
9519 * because of the runtime PM support).
9520 *
9521 * For more, read "Display Sequences for Package C8" on the hardware
9522 * documentation.
9523 */
a14cb6fc 9524void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9525{
c67a470b
PZ
9526 struct drm_device *dev = dev_priv->dev;
9527 uint32_t val;
9528
c67a470b
PZ
9529 DRM_DEBUG_KMS("Enabling package C8+\n");
9530
c2699524 9531 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9532 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9533 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9534 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9535 }
9536
9537 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9538 hsw_disable_lcpll(dev_priv, true, true);
9539}
9540
a14cb6fc 9541void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9542{
9543 struct drm_device *dev = dev_priv->dev;
9544 uint32_t val;
9545
c67a470b
PZ
9546 DRM_DEBUG_KMS("Disabling package C8+\n");
9547
9548 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9549 lpt_init_pch_refclk(dev);
9550
c2699524 9551 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9552 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9553 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9554 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9555 }
c67a470b
PZ
9556}
9557
27c329ed 9558static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9559{
a821fc46 9560 struct drm_device *dev = old_state->dev;
1a617b77
ML
9561 struct intel_atomic_state *old_intel_state =
9562 to_intel_atomic_state(old_state);
9563 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9564
c6c4696f 9565 broxton_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
9566}
9567
b432e5cf 9568/* compute the max rate for new configuration */
27c329ed 9569static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9570{
565602d7
ML
9571 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9572 struct drm_i915_private *dev_priv = state->dev->dev_private;
9573 struct drm_crtc *crtc;
9574 struct drm_crtc_state *cstate;
27c329ed 9575 struct intel_crtc_state *crtc_state;
565602d7
ML
9576 unsigned max_pixel_rate = 0, i;
9577 enum pipe pipe;
b432e5cf 9578
565602d7
ML
9579 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9580 sizeof(intel_state->min_pixclk));
27c329ed 9581
565602d7
ML
9582 for_each_crtc_in_state(state, crtc, cstate, i) {
9583 int pixel_rate;
27c329ed 9584
565602d7
ML
9585 crtc_state = to_intel_crtc_state(cstate);
9586 if (!crtc_state->base.enable) {
9587 intel_state->min_pixclk[i] = 0;
b432e5cf 9588 continue;
565602d7 9589 }
b432e5cf 9590
27c329ed 9591 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9592
9593 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9594 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9595 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9596
565602d7 9597 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9598 }
9599
565602d7
ML
9600 for_each_pipe(dev_priv, pipe)
9601 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9602
b432e5cf
VS
9603 return max_pixel_rate;
9604}
9605
9606static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9607{
9608 struct drm_i915_private *dev_priv = dev->dev_private;
9609 uint32_t val, data;
9610 int ret;
9611
9612 if (WARN((I915_READ(LCPLL_CTL) &
9613 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9614 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9615 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9616 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9617 "trying to change cdclk frequency with cdclk not enabled\n"))
9618 return;
9619
9620 mutex_lock(&dev_priv->rps.hw_lock);
9621 ret = sandybridge_pcode_write(dev_priv,
9622 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9623 mutex_unlock(&dev_priv->rps.hw_lock);
9624 if (ret) {
9625 DRM_ERROR("failed to inform pcode about cdclk change\n");
9626 return;
9627 }
9628
9629 val = I915_READ(LCPLL_CTL);
9630 val |= LCPLL_CD_SOURCE_FCLK;
9631 I915_WRITE(LCPLL_CTL, val);
9632
5ba00178
TU
9633 if (wait_for_us(I915_READ(LCPLL_CTL) &
9634 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9635 DRM_ERROR("Switching to FCLK failed\n");
9636
9637 val = I915_READ(LCPLL_CTL);
9638 val &= ~LCPLL_CLK_FREQ_MASK;
9639
9640 switch (cdclk) {
9641 case 450000:
9642 val |= LCPLL_CLK_FREQ_450;
9643 data = 0;
9644 break;
9645 case 540000:
9646 val |= LCPLL_CLK_FREQ_54O_BDW;
9647 data = 1;
9648 break;
9649 case 337500:
9650 val |= LCPLL_CLK_FREQ_337_5_BDW;
9651 data = 2;
9652 break;
9653 case 675000:
9654 val |= LCPLL_CLK_FREQ_675_BDW;
9655 data = 3;
9656 break;
9657 default:
9658 WARN(1, "invalid cdclk frequency\n");
9659 return;
9660 }
9661
9662 I915_WRITE(LCPLL_CTL, val);
9663
9664 val = I915_READ(LCPLL_CTL);
9665 val &= ~LCPLL_CD_SOURCE_FCLK;
9666 I915_WRITE(LCPLL_CTL, val);
9667
5ba00178
TU
9668 if (wait_for_us((I915_READ(LCPLL_CTL) &
9669 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9670 DRM_ERROR("Switching back to LCPLL failed\n");
9671
9672 mutex_lock(&dev_priv->rps.hw_lock);
9673 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9674 mutex_unlock(&dev_priv->rps.hw_lock);
9675
7f1052a8
VS
9676 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9677
b432e5cf
VS
9678 intel_update_cdclk(dev);
9679
9680 WARN(cdclk != dev_priv->cdclk_freq,
9681 "cdclk requested %d kHz but got %d kHz\n",
9682 cdclk, dev_priv->cdclk_freq);
9683}
9684
587c7914
VS
9685static int broadwell_calc_cdclk(int max_pixclk)
9686{
9687 if (max_pixclk > 540000)
9688 return 675000;
9689 else if (max_pixclk > 450000)
9690 return 540000;
9691 else if (max_pixclk > 337500)
9692 return 450000;
9693 else
9694 return 337500;
9695}
9696
27c329ed 9697static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9698{
27c329ed 9699 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9700 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9701 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9702 int cdclk;
9703
9704 /*
9705 * FIXME should also account for plane ratio
9706 * once 64bpp pixel formats are supported.
9707 */
587c7914 9708 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 9709
b432e5cf 9710 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9711 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9712 cdclk, dev_priv->max_cdclk_freq);
9713 return -EINVAL;
b432e5cf
VS
9714 }
9715
1a617b77
ML
9716 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9717 if (!intel_state->active_crtcs)
587c7914 9718 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
9719
9720 return 0;
9721}
9722
27c329ed 9723static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9724{
27c329ed 9725 struct drm_device *dev = old_state->dev;
1a617b77
ML
9726 struct intel_atomic_state *old_intel_state =
9727 to_intel_atomic_state(old_state);
9728 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9729
27c329ed 9730 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9731}
9732
c89e39f3
CT
9733static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9734{
9735 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9736 struct drm_i915_private *dev_priv = to_i915(state->dev);
9737 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 9738 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
9739 int cdclk;
9740
9741 /*
9742 * FIXME should also account for plane ratio
9743 * once 64bpp pixel formats are supported.
9744 */
a8ca4934 9745 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
9746
9747 /*
9748 * FIXME move the cdclk caclulation to
9749 * compute_config() so we can fail gracegully.
9750 */
9751 if (cdclk > dev_priv->max_cdclk_freq) {
9752 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9753 cdclk, dev_priv->max_cdclk_freq);
9754 cdclk = dev_priv->max_cdclk_freq;
9755 }
9756
9757 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9758 if (!intel_state->active_crtcs)
a8ca4934 9759 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
9760
9761 return 0;
9762}
9763
9764static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9765{
1cd593e0
VS
9766 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9767 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9768 unsigned int req_cdclk = intel_state->dev_cdclk;
9769 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 9770
1cd593e0 9771 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
9772}
9773
190f68c5
ACO
9774static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9775 struct intel_crtc_state *crtc_state)
09b4ddf9 9776{
af3997b5
MK
9777 struct intel_encoder *intel_encoder =
9778 intel_ddi_get_crtc_new_encoder(crtc_state);
9779
9780 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9781 if (!intel_ddi_pll_select(crtc, crtc_state))
9782 return -EINVAL;
9783 }
716c2e55 9784
c7653199 9785 crtc->lowfreq_avail = false;
644cef34 9786
c8f7a0db 9787 return 0;
79e53945
JB
9788}
9789
3760b59c
S
9790static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9791 enum port port,
9792 struct intel_crtc_state *pipe_config)
9793{
8106ddbd
ACO
9794 enum intel_dpll_id id;
9795
3760b59c
S
9796 switch (port) {
9797 case PORT_A:
9798 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9799 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9800 break;
9801 case PORT_B:
9802 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9803 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9804 break;
9805 case PORT_C:
9806 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9807 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9808 break;
9809 default:
9810 DRM_ERROR("Incorrect port type\n");
8106ddbd 9811 return;
3760b59c 9812 }
8106ddbd
ACO
9813
9814 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9815}
9816
96b7dfb7
S
9817static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9818 enum port port,
5cec258b 9819 struct intel_crtc_state *pipe_config)
96b7dfb7 9820{
8106ddbd 9821 enum intel_dpll_id id;
a3c988ea 9822 u32 temp;
96b7dfb7
S
9823
9824 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9825 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9826
9827 switch (pipe_config->ddi_pll_sel) {
3148ade7 9828 case SKL_DPLL0:
a3c988ea
ACO
9829 id = DPLL_ID_SKL_DPLL0;
9830 break;
96b7dfb7 9831 case SKL_DPLL1:
8106ddbd 9832 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9833 break;
9834 case SKL_DPLL2:
8106ddbd 9835 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9836 break;
9837 case SKL_DPLL3:
8106ddbd 9838 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9839 break;
8106ddbd
ACO
9840 default:
9841 MISSING_CASE(pipe_config->ddi_pll_sel);
9842 return;
96b7dfb7 9843 }
8106ddbd
ACO
9844
9845 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9846}
9847
7d2c8175
DL
9848static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9849 enum port port,
5cec258b 9850 struct intel_crtc_state *pipe_config)
7d2c8175 9851{
8106ddbd
ACO
9852 enum intel_dpll_id id;
9853
7d2c8175
DL
9854 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9855
9856 switch (pipe_config->ddi_pll_sel) {
9857 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9858 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9859 break;
9860 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9861 id = DPLL_ID_WRPLL2;
7d2c8175 9862 break;
00490c22 9863 case PORT_CLK_SEL_SPLL:
8106ddbd 9864 id = DPLL_ID_SPLL;
79bd23da 9865 break;
9d16da65
ACO
9866 case PORT_CLK_SEL_LCPLL_810:
9867 id = DPLL_ID_LCPLL_810;
9868 break;
9869 case PORT_CLK_SEL_LCPLL_1350:
9870 id = DPLL_ID_LCPLL_1350;
9871 break;
9872 case PORT_CLK_SEL_LCPLL_2700:
9873 id = DPLL_ID_LCPLL_2700;
9874 break;
8106ddbd
ACO
9875 default:
9876 MISSING_CASE(pipe_config->ddi_pll_sel);
9877 /* fall through */
9878 case PORT_CLK_SEL_NONE:
8106ddbd 9879 return;
7d2c8175 9880 }
8106ddbd
ACO
9881
9882 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
9883}
9884
cf30429e
JN
9885static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9886 struct intel_crtc_state *pipe_config,
9887 unsigned long *power_domain_mask)
9888{
9889 struct drm_device *dev = crtc->base.dev;
9890 struct drm_i915_private *dev_priv = dev->dev_private;
9891 enum intel_display_power_domain power_domain;
9892 u32 tmp;
9893
d9a7bc67
ID
9894 /*
9895 * The pipe->transcoder mapping is fixed with the exception of the eDP
9896 * transcoder handled below.
9897 */
cf30429e
JN
9898 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9899
9900 /*
9901 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9902 * consistency and less surprising code; it's in always on power).
9903 */
9904 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9905 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9906 enum pipe trans_edp_pipe;
9907 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9908 default:
9909 WARN(1, "unknown pipe linked to edp transcoder\n");
9910 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9911 case TRANS_DDI_EDP_INPUT_A_ON:
9912 trans_edp_pipe = PIPE_A;
9913 break;
9914 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9915 trans_edp_pipe = PIPE_B;
9916 break;
9917 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9918 trans_edp_pipe = PIPE_C;
9919 break;
9920 }
9921
9922 if (trans_edp_pipe == crtc->pipe)
9923 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9924 }
9925
9926 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9927 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9928 return false;
9929 *power_domain_mask |= BIT(power_domain);
9930
9931 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9932
9933 return tmp & PIPECONF_ENABLE;
9934}
9935
4d1de975
JN
9936static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9937 struct intel_crtc_state *pipe_config,
9938 unsigned long *power_domain_mask)
9939{
9940 struct drm_device *dev = crtc->base.dev;
9941 struct drm_i915_private *dev_priv = dev->dev_private;
9942 enum intel_display_power_domain power_domain;
9943 enum port port;
9944 enum transcoder cpu_transcoder;
9945 u32 tmp;
9946
9947 pipe_config->has_dsi_encoder = false;
9948
9949 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9950 if (port == PORT_A)
9951 cpu_transcoder = TRANSCODER_DSI_A;
9952 else
9953 cpu_transcoder = TRANSCODER_DSI_C;
9954
9955 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9956 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9957 continue;
9958 *power_domain_mask |= BIT(power_domain);
9959
db18b6a6
ID
9960 /*
9961 * The PLL needs to be enabled with a valid divider
9962 * configuration, otherwise accessing DSI registers will hang
9963 * the machine. See BSpec North Display Engine
9964 * registers/MIPI[BXT]. We can break out here early, since we
9965 * need the same DSI PLL to be enabled for both DSI ports.
9966 */
9967 if (!intel_dsi_pll_is_enabled(dev_priv))
9968 break;
9969
4d1de975
JN
9970 /* XXX: this works for video mode only */
9971 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9972 if (!(tmp & DPI_ENABLE))
9973 continue;
9974
9975 tmp = I915_READ(MIPI_CTRL(port));
9976 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9977 continue;
9978
9979 pipe_config->cpu_transcoder = cpu_transcoder;
9980 pipe_config->has_dsi_encoder = true;
9981 break;
9982 }
9983
9984 return pipe_config->has_dsi_encoder;
9985}
9986
26804afd 9987static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9988 struct intel_crtc_state *pipe_config)
26804afd
DV
9989{
9990 struct drm_device *dev = crtc->base.dev;
9991 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9992 struct intel_shared_dpll *pll;
26804afd
DV
9993 enum port port;
9994 uint32_t tmp;
9995
9996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9997
9998 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9999
ef11bdb3 10000 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10001 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10002 else if (IS_BROXTON(dev))
10003 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10004 else
10005 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10006
8106ddbd
ACO
10007 pll = pipe_config->shared_dpll;
10008 if (pll) {
2edd6443
ACO
10009 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10010 &pipe_config->dpll_hw_state));
d452c5b6
DV
10011 }
10012
26804afd
DV
10013 /*
10014 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10015 * DDI E. So just check whether this pipe is wired to DDI E and whether
10016 * the PCH transcoder is on.
10017 */
ca370455
DL
10018 if (INTEL_INFO(dev)->gen < 9 &&
10019 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10020 pipe_config->has_pch_encoder = true;
10021
10022 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10023 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10024 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10025
10026 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10027 }
10028}
10029
0e8ffe1b 10030static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10031 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10032{
10033 struct drm_device *dev = crtc->base.dev;
10034 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10035 enum intel_display_power_domain power_domain;
10036 unsigned long power_domain_mask;
cf30429e 10037 bool active;
0e8ffe1b 10038
1729050e
ID
10039 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10040 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10041 return false;
1729050e
ID
10042 power_domain_mask = BIT(power_domain);
10043
8106ddbd 10044 pipe_config->shared_dpll = NULL;
c0d43d62 10045
cf30429e 10046 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10047
4d1de975
JN
10048 if (IS_BROXTON(dev_priv)) {
10049 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10050 &power_domain_mask);
10051 WARN_ON(active && pipe_config->has_dsi_encoder);
10052 if (pipe_config->has_dsi_encoder)
10053 active = true;
10054 }
10055
cf30429e 10056 if (!active)
1729050e 10057 goto out;
0e8ffe1b 10058
4d1de975
JN
10059 if (!pipe_config->has_dsi_encoder) {
10060 haswell_get_ddi_port_state(crtc, pipe_config);
10061 intel_get_pipe_timings(crtc, pipe_config);
10062 }
627eb5a3 10063
bc58be60 10064 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10065
05dc698c
LL
10066 pipe_config->gamma_mode =
10067 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10068
a1b2278e
CK
10069 if (INTEL_INFO(dev)->gen >= 9) {
10070 skl_init_scalers(dev, crtc, pipe_config);
10071 }
10072
af99ceda
CK
10073 if (INTEL_INFO(dev)->gen >= 9) {
10074 pipe_config->scaler_state.scaler_id = -1;
10075 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10076 }
10077
1729050e
ID
10078 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10079 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10080 power_domain_mask |= BIT(power_domain);
1c132b44 10081 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10082 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10083 else
1c132b44 10084 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10085 }
88adfff1 10086
e59150dc
JB
10087 if (IS_HASWELL(dev))
10088 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10089 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10090
4d1de975
JN
10091 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10092 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10093 pipe_config->pixel_multiplier =
10094 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10095 } else {
10096 pipe_config->pixel_multiplier = 1;
10097 }
6c49f241 10098
1729050e
ID
10099out:
10100 for_each_power_domain(power_domain, power_domain_mask)
10101 intel_display_power_put(dev_priv, power_domain);
10102
cf30429e 10103 return active;
0e8ffe1b
DV
10104}
10105
55a08b3f
ML
10106static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10107 const struct intel_plane_state *plane_state)
560b85bb
CW
10108{
10109 struct drm_device *dev = crtc->dev;
10110 struct drm_i915_private *dev_priv = dev->dev_private;
10111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10112 uint32_t cntl = 0, size = 0;
560b85bb 10113
55a08b3f
ML
10114 if (plane_state && plane_state->visible) {
10115 unsigned int width = plane_state->base.crtc_w;
10116 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10117 unsigned int stride = roundup_pow_of_two(width) * 4;
10118
10119 switch (stride) {
10120 default:
10121 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10122 width, stride);
10123 stride = 256;
10124 /* fallthrough */
10125 case 256:
10126 case 512:
10127 case 1024:
10128 case 2048:
10129 break;
4b0e333e
CW
10130 }
10131
dc41c154
VS
10132 cntl |= CURSOR_ENABLE |
10133 CURSOR_GAMMA_ENABLE |
10134 CURSOR_FORMAT_ARGB |
10135 CURSOR_STRIDE(stride);
10136
10137 size = (height << 12) | width;
4b0e333e 10138 }
560b85bb 10139
dc41c154
VS
10140 if (intel_crtc->cursor_cntl != 0 &&
10141 (intel_crtc->cursor_base != base ||
10142 intel_crtc->cursor_size != size ||
10143 intel_crtc->cursor_cntl != cntl)) {
10144 /* On these chipsets we can only modify the base/size/stride
10145 * whilst the cursor is disabled.
10146 */
0b87c24e
VS
10147 I915_WRITE(CURCNTR(PIPE_A), 0);
10148 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10149 intel_crtc->cursor_cntl = 0;
4b0e333e 10150 }
560b85bb 10151
99d1f387 10152 if (intel_crtc->cursor_base != base) {
0b87c24e 10153 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10154 intel_crtc->cursor_base = base;
10155 }
4726e0b0 10156
dc41c154
VS
10157 if (intel_crtc->cursor_size != size) {
10158 I915_WRITE(CURSIZE, size);
10159 intel_crtc->cursor_size = size;
4b0e333e 10160 }
560b85bb 10161
4b0e333e 10162 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10163 I915_WRITE(CURCNTR(PIPE_A), cntl);
10164 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10165 intel_crtc->cursor_cntl = cntl;
560b85bb 10166 }
560b85bb
CW
10167}
10168
55a08b3f
ML
10169static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10170 const struct intel_plane_state *plane_state)
65a21cd6
JB
10171{
10172 struct drm_device *dev = crtc->dev;
10173 struct drm_i915_private *dev_priv = dev->dev_private;
10174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10175 int pipe = intel_crtc->pipe;
663f3122 10176 uint32_t cntl = 0;
4b0e333e 10177
55a08b3f 10178 if (plane_state && plane_state->visible) {
4b0e333e 10179 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10180 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10181 case 64:
10182 cntl |= CURSOR_MODE_64_ARGB_AX;
10183 break;
10184 case 128:
10185 cntl |= CURSOR_MODE_128_ARGB_AX;
10186 break;
10187 case 256:
10188 cntl |= CURSOR_MODE_256_ARGB_AX;
10189 break;
10190 default:
55a08b3f 10191 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10192 return;
65a21cd6 10193 }
4b0e333e 10194 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10195
fc6f93bc 10196 if (HAS_DDI(dev))
47bf17a7 10197 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10198
55a08b3f
ML
10199 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10200 cntl |= CURSOR_ROTATE_180;
10201 }
4398ad45 10202
4b0e333e
CW
10203 if (intel_crtc->cursor_cntl != cntl) {
10204 I915_WRITE(CURCNTR(pipe), cntl);
10205 POSTING_READ(CURCNTR(pipe));
10206 intel_crtc->cursor_cntl = cntl;
65a21cd6 10207 }
4b0e333e 10208
65a21cd6 10209 /* and commit changes on next vblank */
5efb3e28
VS
10210 I915_WRITE(CURBASE(pipe), base);
10211 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10212
10213 intel_crtc->cursor_base = base;
65a21cd6
JB
10214}
10215
cda4b7d3 10216/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10217static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10218 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10219{
10220 struct drm_device *dev = crtc->dev;
10221 struct drm_i915_private *dev_priv = dev->dev_private;
10222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10223 int pipe = intel_crtc->pipe;
55a08b3f
ML
10224 u32 base = intel_crtc->cursor_addr;
10225 u32 pos = 0;
cda4b7d3 10226
55a08b3f
ML
10227 if (plane_state) {
10228 int x = plane_state->base.crtc_x;
10229 int y = plane_state->base.crtc_y;
cda4b7d3 10230
55a08b3f
ML
10231 if (x < 0) {
10232 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10233 x = -x;
10234 }
10235 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10236
55a08b3f
ML
10237 if (y < 0) {
10238 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10239 y = -y;
10240 }
10241 pos |= y << CURSOR_Y_SHIFT;
10242
10243 /* ILK+ do this automagically */
10244 if (HAS_GMCH_DISPLAY(dev) &&
10245 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10246 base += (plane_state->base.crtc_h *
10247 plane_state->base.crtc_w - 1) * 4;
10248 }
cda4b7d3 10249 }
cda4b7d3 10250
5efb3e28
VS
10251 I915_WRITE(CURPOS(pipe), pos);
10252
8ac54669 10253 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10254 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10255 else
55a08b3f 10256 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10257}
10258
dc41c154
VS
10259static bool cursor_size_ok(struct drm_device *dev,
10260 uint32_t width, uint32_t height)
10261{
10262 if (width == 0 || height == 0)
10263 return false;
10264
10265 /*
10266 * 845g/865g are special in that they are only limited by
10267 * the width of their cursors, the height is arbitrary up to
10268 * the precision of the register. Everything else requires
10269 * square cursors, limited to a few power-of-two sizes.
10270 */
10271 if (IS_845G(dev) || IS_I865G(dev)) {
10272 if ((width & 63) != 0)
10273 return false;
10274
10275 if (width > (IS_845G(dev) ? 64 : 512))
10276 return false;
10277
10278 if (height > 1023)
10279 return false;
10280 } else {
10281 switch (width | height) {
10282 case 256:
10283 case 128:
10284 if (IS_GEN2(dev))
10285 return false;
10286 case 64:
10287 break;
10288 default:
10289 return false;
10290 }
10291 }
10292
10293 return true;
10294}
10295
79e53945
JB
10296/* VESA 640x480x72Hz mode to set on the pipe */
10297static struct drm_display_mode load_detect_mode = {
10298 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10299 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10300};
10301
a8bb6818
DV
10302struct drm_framebuffer *
10303__intel_framebuffer_create(struct drm_device *dev,
10304 struct drm_mode_fb_cmd2 *mode_cmd,
10305 struct drm_i915_gem_object *obj)
d2dff872
CW
10306{
10307 struct intel_framebuffer *intel_fb;
10308 int ret;
10309
10310 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10311 if (!intel_fb)
d2dff872 10312 return ERR_PTR(-ENOMEM);
d2dff872
CW
10313
10314 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10315 if (ret)
10316 goto err;
d2dff872
CW
10317
10318 return &intel_fb->base;
dcb1394e 10319
dd4916c5 10320err:
dd4916c5 10321 kfree(intel_fb);
dd4916c5 10322 return ERR_PTR(ret);
d2dff872
CW
10323}
10324
b5ea642a 10325static struct drm_framebuffer *
a8bb6818
DV
10326intel_framebuffer_create(struct drm_device *dev,
10327 struct drm_mode_fb_cmd2 *mode_cmd,
10328 struct drm_i915_gem_object *obj)
10329{
10330 struct drm_framebuffer *fb;
10331 int ret;
10332
10333 ret = i915_mutex_lock_interruptible(dev);
10334 if (ret)
10335 return ERR_PTR(ret);
10336 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10337 mutex_unlock(&dev->struct_mutex);
10338
10339 return fb;
10340}
10341
d2dff872
CW
10342static u32
10343intel_framebuffer_pitch_for_width(int width, int bpp)
10344{
10345 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10346 return ALIGN(pitch, 64);
10347}
10348
10349static u32
10350intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10351{
10352 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10353 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10354}
10355
10356static struct drm_framebuffer *
10357intel_framebuffer_create_for_mode(struct drm_device *dev,
10358 struct drm_display_mode *mode,
10359 int depth, int bpp)
10360{
dcb1394e 10361 struct drm_framebuffer *fb;
d2dff872 10362 struct drm_i915_gem_object *obj;
0fed39bd 10363 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 10364
d37cd8a8 10365 obj = i915_gem_object_create(dev,
d2dff872 10366 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
10367 if (IS_ERR(obj))
10368 return ERR_CAST(obj);
d2dff872
CW
10369
10370 mode_cmd.width = mode->hdisplay;
10371 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10372 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10373 bpp);
5ca0c34a 10374 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10375
dcb1394e
LW
10376 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10377 if (IS_ERR(fb))
10378 drm_gem_object_unreference_unlocked(&obj->base);
10379
10380 return fb;
d2dff872
CW
10381}
10382
10383static struct drm_framebuffer *
10384mode_fits_in_fbdev(struct drm_device *dev,
10385 struct drm_display_mode *mode)
10386{
0695726e 10387#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10388 struct drm_i915_private *dev_priv = dev->dev_private;
10389 struct drm_i915_gem_object *obj;
10390 struct drm_framebuffer *fb;
10391
4c0e5528 10392 if (!dev_priv->fbdev)
d2dff872
CW
10393 return NULL;
10394
4c0e5528 10395 if (!dev_priv->fbdev->fb)
d2dff872
CW
10396 return NULL;
10397
4c0e5528
DV
10398 obj = dev_priv->fbdev->fb->obj;
10399 BUG_ON(!obj);
10400
8bcd4553 10401 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10402 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10403 fb->bits_per_pixel))
d2dff872
CW
10404 return NULL;
10405
01f2c773 10406 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10407 return NULL;
10408
edde3617 10409 drm_framebuffer_reference(fb);
d2dff872 10410 return fb;
4520f53a
DV
10411#else
10412 return NULL;
10413#endif
d2dff872
CW
10414}
10415
d3a40d1b
ACO
10416static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10417 struct drm_crtc *crtc,
10418 struct drm_display_mode *mode,
10419 struct drm_framebuffer *fb,
10420 int x, int y)
10421{
10422 struct drm_plane_state *plane_state;
10423 int hdisplay, vdisplay;
10424 int ret;
10425
10426 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10427 if (IS_ERR(plane_state))
10428 return PTR_ERR(plane_state);
10429
10430 if (mode)
10431 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10432 else
10433 hdisplay = vdisplay = 0;
10434
10435 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10436 if (ret)
10437 return ret;
10438 drm_atomic_set_fb_for_plane(plane_state, fb);
10439 plane_state->crtc_x = 0;
10440 plane_state->crtc_y = 0;
10441 plane_state->crtc_w = hdisplay;
10442 plane_state->crtc_h = vdisplay;
10443 plane_state->src_x = x << 16;
10444 plane_state->src_y = y << 16;
10445 plane_state->src_w = hdisplay << 16;
10446 plane_state->src_h = vdisplay << 16;
10447
10448 return 0;
10449}
10450
d2434ab7 10451bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10452 struct drm_display_mode *mode,
51fd371b
RC
10453 struct intel_load_detect_pipe *old,
10454 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10455{
10456 struct intel_crtc *intel_crtc;
d2434ab7
DV
10457 struct intel_encoder *intel_encoder =
10458 intel_attached_encoder(connector);
79e53945 10459 struct drm_crtc *possible_crtc;
4ef69c7a 10460 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10461 struct drm_crtc *crtc = NULL;
10462 struct drm_device *dev = encoder->dev;
94352cf9 10463 struct drm_framebuffer *fb;
51fd371b 10464 struct drm_mode_config *config = &dev->mode_config;
edde3617 10465 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10466 struct drm_connector_state *connector_state;
4be07317 10467 struct intel_crtc_state *crtc_state;
51fd371b 10468 int ret, i = -1;
79e53945 10469
d2dff872 10470 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10471 connector->base.id, connector->name,
8e329a03 10472 encoder->base.id, encoder->name);
d2dff872 10473
edde3617
ML
10474 old->restore_state = NULL;
10475
51fd371b
RC
10476retry:
10477 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10478 if (ret)
ad3c558f 10479 goto fail;
6e9f798d 10480
79e53945
JB
10481 /*
10482 * Algorithm gets a little messy:
7a5e4805 10483 *
79e53945
JB
10484 * - if the connector already has an assigned crtc, use it (but make
10485 * sure it's on first)
7a5e4805 10486 *
79e53945
JB
10487 * - try to find the first unused crtc that can drive this connector,
10488 * and use that if we find one
79e53945
JB
10489 */
10490
10491 /* See if we already have a CRTC for this connector */
edde3617
ML
10492 if (connector->state->crtc) {
10493 crtc = connector->state->crtc;
8261b191 10494
51fd371b 10495 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10496 if (ret)
ad3c558f 10497 goto fail;
8261b191
CW
10498
10499 /* Make sure the crtc and connector are running */
edde3617 10500 goto found;
79e53945
JB
10501 }
10502
10503 /* Find an unused one (if possible) */
70e1e0ec 10504 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10505 i++;
10506 if (!(encoder->possible_crtcs & (1 << i)))
10507 continue;
edde3617
ML
10508
10509 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10510 if (ret)
10511 goto fail;
10512
10513 if (possible_crtc->state->enable) {
10514 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10515 continue;
edde3617 10516 }
a459249c
VS
10517
10518 crtc = possible_crtc;
10519 break;
79e53945
JB
10520 }
10521
10522 /*
10523 * If we didn't find an unused CRTC, don't use any.
10524 */
10525 if (!crtc) {
7173188d 10526 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10527 goto fail;
79e53945
JB
10528 }
10529
edde3617
ML
10530found:
10531 intel_crtc = to_intel_crtc(crtc);
10532
4d02e2de
DV
10533 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10534 if (ret)
ad3c558f 10535 goto fail;
79e53945 10536
83a57153 10537 state = drm_atomic_state_alloc(dev);
edde3617
ML
10538 restore_state = drm_atomic_state_alloc(dev);
10539 if (!state || !restore_state) {
10540 ret = -ENOMEM;
10541 goto fail;
10542 }
83a57153
ACO
10543
10544 state->acquire_ctx = ctx;
edde3617 10545 restore_state->acquire_ctx = ctx;
83a57153 10546
944b0c76
ACO
10547 connector_state = drm_atomic_get_connector_state(state, connector);
10548 if (IS_ERR(connector_state)) {
10549 ret = PTR_ERR(connector_state);
10550 goto fail;
10551 }
10552
edde3617
ML
10553 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10554 if (ret)
10555 goto fail;
944b0c76 10556
4be07317
ACO
10557 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10558 if (IS_ERR(crtc_state)) {
10559 ret = PTR_ERR(crtc_state);
10560 goto fail;
10561 }
10562
49d6fa21 10563 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10564
6492711d
CW
10565 if (!mode)
10566 mode = &load_detect_mode;
79e53945 10567
d2dff872
CW
10568 /* We need a framebuffer large enough to accommodate all accesses
10569 * that the plane may generate whilst we perform load detection.
10570 * We can not rely on the fbcon either being present (we get called
10571 * during its initialisation to detect all boot displays, or it may
10572 * not even exist) or that it is large enough to satisfy the
10573 * requested mode.
10574 */
94352cf9
DV
10575 fb = mode_fits_in_fbdev(dev, mode);
10576 if (fb == NULL) {
d2dff872 10577 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10578 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10579 } else
10580 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10581 if (IS_ERR(fb)) {
d2dff872 10582 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10583 goto fail;
79e53945 10584 }
79e53945 10585
d3a40d1b
ACO
10586 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10587 if (ret)
10588 goto fail;
10589
edde3617
ML
10590 drm_framebuffer_unreference(fb);
10591
10592 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10593 if (ret)
10594 goto fail;
10595
10596 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10597 if (!ret)
10598 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10599 if (!ret)
10600 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10601 if (ret) {
10602 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10603 goto fail;
10604 }
8c7b5ccb 10605
3ba86073
ML
10606 ret = drm_atomic_commit(state);
10607 if (ret) {
6492711d 10608 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10609 goto fail;
79e53945 10610 }
edde3617
ML
10611
10612 old->restore_state = restore_state;
7173188d 10613
79e53945 10614 /* let the connector get through one full cycle before testing */
9d0498a2 10615 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10616 return true;
412b61d8 10617
ad3c558f 10618fail:
e5d958ef 10619 drm_atomic_state_free(state);
edde3617
ML
10620 drm_atomic_state_free(restore_state);
10621 restore_state = state = NULL;
83a57153 10622
51fd371b
RC
10623 if (ret == -EDEADLK) {
10624 drm_modeset_backoff(ctx);
10625 goto retry;
10626 }
10627
412b61d8 10628 return false;
79e53945
JB
10629}
10630
d2434ab7 10631void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10632 struct intel_load_detect_pipe *old,
10633 struct drm_modeset_acquire_ctx *ctx)
79e53945 10634{
d2434ab7
DV
10635 struct intel_encoder *intel_encoder =
10636 intel_attached_encoder(connector);
4ef69c7a 10637 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10638 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10639 int ret;
79e53945 10640
d2dff872 10641 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10642 connector->base.id, connector->name,
8e329a03 10643 encoder->base.id, encoder->name);
d2dff872 10644
edde3617 10645 if (!state)
0622a53c 10646 return;
79e53945 10647
edde3617
ML
10648 ret = drm_atomic_commit(state);
10649 if (ret) {
10650 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10651 drm_atomic_state_free(state);
10652 }
79e53945
JB
10653}
10654
da4a1efa 10655static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10656 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10657{
10658 struct drm_i915_private *dev_priv = dev->dev_private;
10659 u32 dpll = pipe_config->dpll_hw_state.dpll;
10660
10661 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10662 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10663 else if (HAS_PCH_SPLIT(dev))
10664 return 120000;
10665 else if (!IS_GEN2(dev))
10666 return 96000;
10667 else
10668 return 48000;
10669}
10670
79e53945 10671/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10672static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10673 struct intel_crtc_state *pipe_config)
79e53945 10674{
f1f644dc 10675 struct drm_device *dev = crtc->base.dev;
79e53945 10676 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10677 int pipe = pipe_config->cpu_transcoder;
293623f7 10678 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 10679 u32 fp;
9e2c8475 10680 struct dpll clock;
dccbea3b 10681 int port_clock;
da4a1efa 10682 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10683
10684 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10685 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10686 else
293623f7 10687 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10688
10689 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10690 if (IS_PINEVIEW(dev)) {
10691 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10692 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10693 } else {
10694 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10695 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10696 }
10697
a6c45cf0 10698 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10699 if (IS_PINEVIEW(dev))
10700 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10701 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10702 else
10703 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10704 DPLL_FPA01_P1_POST_DIV_SHIFT);
10705
10706 switch (dpll & DPLL_MODE_MASK) {
10707 case DPLLB_MODE_DAC_SERIAL:
10708 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10709 5 : 10;
10710 break;
10711 case DPLLB_MODE_LVDS:
10712 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10713 7 : 14;
10714 break;
10715 default:
28c97730 10716 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10717 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10718 return;
79e53945
JB
10719 }
10720
ac58c3f0 10721 if (IS_PINEVIEW(dev))
dccbea3b 10722 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10723 else
dccbea3b 10724 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10725 } else {
0fb58223 10726 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10727 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10728
10729 if (is_lvds) {
10730 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10731 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10732
10733 if (lvds & LVDS_CLKB_POWER_UP)
10734 clock.p2 = 7;
10735 else
10736 clock.p2 = 14;
79e53945
JB
10737 } else {
10738 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10739 clock.p1 = 2;
10740 else {
10741 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10742 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10743 }
10744 if (dpll & PLL_P2_DIVIDE_BY_4)
10745 clock.p2 = 4;
10746 else
10747 clock.p2 = 2;
79e53945 10748 }
da4a1efa 10749
dccbea3b 10750 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10751 }
10752
18442d08
VS
10753 /*
10754 * This value includes pixel_multiplier. We will use
241bfc38 10755 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10756 * encoder's get_config() function.
10757 */
dccbea3b 10758 pipe_config->port_clock = port_clock;
f1f644dc
JB
10759}
10760
6878da05
VS
10761int intel_dotclock_calculate(int link_freq,
10762 const struct intel_link_m_n *m_n)
f1f644dc 10763{
f1f644dc
JB
10764 /*
10765 * The calculation for the data clock is:
1041a02f 10766 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10767 * But we want to avoid losing precison if possible, so:
1041a02f 10768 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10769 *
10770 * and the link clock is simpler:
1041a02f 10771 * link_clock = (m * link_clock) / n
f1f644dc
JB
10772 */
10773
6878da05
VS
10774 if (!m_n->link_n)
10775 return 0;
f1f644dc 10776
6878da05
VS
10777 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10778}
f1f644dc 10779
18442d08 10780static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10781 struct intel_crtc_state *pipe_config)
6878da05 10782{
e3b247da 10783 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10784
18442d08
VS
10785 /* read out port_clock from the DPLL */
10786 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10787
f1f644dc 10788 /*
e3b247da
VS
10789 * In case there is an active pipe without active ports,
10790 * we may need some idea for the dotclock anyway.
10791 * Calculate one based on the FDI configuration.
79e53945 10792 */
2d112de7 10793 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10794 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10795 &pipe_config->fdi_m_n);
79e53945
JB
10796}
10797
10798/** Returns the currently programmed mode of the given pipe. */
10799struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10800 struct drm_crtc *crtc)
10801{
548f245b 10802 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10804 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10805 struct drm_display_mode *mode;
3f36b937 10806 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10807 int htot = I915_READ(HTOTAL(cpu_transcoder));
10808 int hsync = I915_READ(HSYNC(cpu_transcoder));
10809 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10810 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10811 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10812
10813 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10814 if (!mode)
10815 return NULL;
10816
3f36b937
TU
10817 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10818 if (!pipe_config) {
10819 kfree(mode);
10820 return NULL;
10821 }
10822
f1f644dc
JB
10823 /*
10824 * Construct a pipe_config sufficient for getting the clock info
10825 * back out of crtc_clock_get.
10826 *
10827 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10828 * to use a real value here instead.
10829 */
3f36b937
TU
10830 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10831 pipe_config->pixel_multiplier = 1;
10832 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10833 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10834 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10835 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10836
10837 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10838 mode->hdisplay = (htot & 0xffff) + 1;
10839 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10840 mode->hsync_start = (hsync & 0xffff) + 1;
10841 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10842 mode->vdisplay = (vtot & 0xffff) + 1;
10843 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10844 mode->vsync_start = (vsync & 0xffff) + 1;
10845 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10846
10847 drm_mode_set_name(mode);
79e53945 10848
3f36b937
TU
10849 kfree(pipe_config);
10850
79e53945
JB
10851 return mode;
10852}
10853
7d993739 10854void intel_mark_busy(struct drm_i915_private *dev_priv)
f047e395 10855{
f62a0076
CW
10856 if (dev_priv->mm.busy)
10857 return;
10858
43694d69 10859 intel_runtime_pm_get(dev_priv);
c67a470b 10860 i915_update_gfx_val(dev_priv);
7d993739 10861 if (INTEL_GEN(dev_priv) >= 6)
43cf3bf0 10862 gen6_rps_busy(dev_priv);
f62a0076 10863 dev_priv->mm.busy = true;
f047e395
CW
10864}
10865
7d993739 10866void intel_mark_idle(struct drm_i915_private *dev_priv)
652c393a 10867{
f62a0076
CW
10868 if (!dev_priv->mm.busy)
10869 return;
10870
10871 dev_priv->mm.busy = false;
10872
7d993739
TU
10873 if (INTEL_GEN(dev_priv) >= 6)
10874 gen6_rps_idle(dev_priv);
bb4cdd53 10875
43694d69 10876 intel_runtime_pm_put(dev_priv);
652c393a
JB
10877}
10878
a6747b73 10879void intel_free_flip_work(struct intel_flip_work *work)
03f476e1
ML
10880{
10881 kfree(work->old_connector_state);
10882 kfree(work->new_connector_state);
10883 kfree(work);
10884}
10885
79e53945
JB
10886static void intel_crtc_destroy(struct drm_crtc *crtc)
10887{
10888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 10889 struct drm_device *dev = crtc->dev;
51cbaf01 10890 struct intel_flip_work *work;
67e77c5a 10891
5e2d7afc 10892 spin_lock_irq(&dev->event_lock);
6885843a
ML
10893 while (!list_empty(&intel_crtc->flip_work)) {
10894 work = list_first_entry(&intel_crtc->flip_work,
10895 struct intel_flip_work, head);
10896 list_del_init(&work->head);
10897 spin_unlock_irq(&dev->event_lock);
67e77c5a 10898
51cbaf01
ML
10899 cancel_work_sync(&work->mmio_work);
10900 cancel_work_sync(&work->unpin_work);
03f476e1 10901 intel_free_flip_work(work);
6885843a
ML
10902
10903 spin_lock_irq(&dev->event_lock);
67e77c5a 10904 }
6885843a 10905 spin_unlock_irq(&dev->event_lock);
79e53945
JB
10906
10907 drm_crtc_cleanup(crtc);
67e77c5a 10908
79e53945
JB
10909 kfree(intel_crtc);
10910}
10911
143f73b3
ML
10912static void intel_crtc_post_flip_update(struct intel_flip_work *work,
10913 struct drm_crtc *crtc)
10914{
10915 struct intel_crtc_state *crtc_state = work->new_crtc_state;
10916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10917
10918 if (crtc_state->disable_cxsr)
10919 intel_crtc->wm.cxsr_allowed = true;
10920
10921 if (crtc_state->update_wm_post && crtc_state->base.active)
10922 intel_update_watermarks(crtc);
10923
10924 if (work->num_planes > 0 &&
10925 work->old_plane_state[0]->base.plane == crtc->primary) {
10926 struct intel_plane_state *plane_state =
10927 work->new_plane_state[0];
10928
10929 if (plane_state->visible &&
10930 (needs_modeset(&crtc_state->base) ||
10931 !work->old_plane_state[0]->visible))
10932 intel_post_enable_primary(crtc);
10933 }
10934}
10935
6b95a207
KH
10936static void intel_unpin_work_fn(struct work_struct *__work)
10937{
51cbaf01
ML
10938 struct intel_flip_work *work =
10939 container_of(__work, struct intel_flip_work, unpin_work);
143f73b3
ML
10940 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
10941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10942 struct drm_device *dev = crtc->dev;
10943 struct drm_i915_private *dev_priv = dev->dev_private;
10944 int i;
6b95a207 10945
143f73b3
ML
10946 if (work->fb_bits)
10947 intel_frontbuffer_flip_complete(dev, work->fb_bits);
51cbaf01 10948
143f73b3
ML
10949 /*
10950 * Unless work->can_async_unpin is false, there's no way to ensure
10951 * that work->new_crtc_state contains valid memory during unpin
10952 * because intel_atomic_commit may free it before this runs.
10953 */
a6747b73 10954 if (!work->can_async_unpin) {
143f73b3
ML
10955 intel_crtc_post_flip_update(work, crtc);
10956
a6747b73
ML
10957 if (dev_priv->display.optimize_watermarks)
10958 dev_priv->display.optimize_watermarks(work->new_crtc_state);
10959 }
10960
143f73b3
ML
10961 if (work->fb_bits & to_intel_plane(crtc->primary)->frontbuffer_bit)
10962 intel_fbc_post_update(intel_crtc);
10963
10964 if (work->put_power_domains)
10965 modeset_put_power_domains(dev_priv, work->put_power_domains);
10966
10967 /* Make sure mmio work is completely finished before freeing all state here. */
10968 flush_work(&work->mmio_work);
10969
03f476e1
ML
10970 if (!work->can_async_unpin &&
10971 (work->new_crtc_state->update_pipe ||
10972 needs_modeset(&work->new_crtc_state->base))) {
143f73b3
ML
10973 /* This must be called before work is unpinned for serialization. */
10974 intel_modeset_verify_crtc(crtc, &work->old_crtc_state->base,
10975 &work->new_crtc_state->base);
10976
03f476e1
ML
10977 for (i = 0; i < work->num_new_connectors; i++) {
10978 struct drm_connector_state *conn_state =
10979 work->new_connector_state[i];
10980 struct drm_connector *con = conn_state->connector;
10981
a6747b73
ML
10982 WARN_ON(!con);
10983
03f476e1
ML
10984 intel_connector_verify_state(to_intel_connector(con),
10985 conn_state);
10986 }
10987 }
10988
10989 for (i = 0; i < work->num_old_connectors; i++) {
10990 struct drm_connector_state *old_con_state =
10991 work->old_connector_state[i];
10992 struct drm_connector *con =
10993 old_con_state->connector;
10994
10995 con->funcs->atomic_destroy_state(con, old_con_state);
10996 }
10997
143f73b3
ML
10998 if (!work->can_async_unpin || !list_empty(&work->head)) {
10999 spin_lock_irq(&dev->event_lock);
11000 WARN(list_empty(&work->head) != work->can_async_unpin,
11001 "[CRTC:%i] Pin work %p async %i with %i planes, active %i -> %i ms %i\n",
11002 crtc->base.id, work, work->can_async_unpin, work->num_planes,
11003 work->old_crtc_state->base.active, work->new_crtc_state->base.active,
11004 needs_modeset(&work->new_crtc_state->base));
11005
11006 if (!list_empty(&work->head))
11007 list_del(&work->head);
11008
11009 wake_up_all(&dev_priv->pending_flip_queue);
11010 spin_unlock_irq(&dev->event_lock);
11011 }
11012
a6747b73
ML
11013 /* New crtc_state freed? */
11014 if (work->free_new_crtc_state)
11015 intel_crtc_destroy_state(crtc, &work->new_crtc_state->base);
11016
143f73b3 11017 intel_crtc_destroy_state(crtc, &work->old_crtc_state->base);
d9e86c0e 11018
143f73b3
ML
11019 for (i = 0; i < work->num_planes; i++) {
11020 struct intel_plane_state *old_plane_state =
11021 work->old_plane_state[i];
11022 struct drm_framebuffer *old_fb = old_plane_state->base.fb;
11023 struct drm_plane *plane = old_plane_state->base.plane;
11024 struct drm_i915_gem_request *req;
11025
11026 req = old_plane_state->wait_req;
11027 old_plane_state->wait_req = NULL;
a6747b73
ML
11028 if (req)
11029 i915_gem_request_unreference(req);
143f73b3
ML
11030
11031 fence_put(old_plane_state->base.fence);
11032 old_plane_state->base.fence = NULL;
11033
11034 if (old_fb &&
11035 (plane->type != DRM_PLANE_TYPE_CURSOR ||
11036 !INTEL_INFO(dev_priv)->cursor_needs_physical)) {
11037 mutex_lock(&dev->struct_mutex);
11038 intel_unpin_fb_obj(old_fb, old_plane_state->base.rotation);
11039 mutex_unlock(&dev->struct_mutex);
11040 }
b4a98e57 11041
143f73b3
ML
11042 intel_plane_destroy_state(plane, &old_plane_state->base);
11043 }
f99d7069 11044
143f73b3
ML
11045 if (!WARN_ON(atomic_read(&intel_crtc->unpin_work_count) == 0))
11046 atomic_dec(&intel_crtc->unpin_work_count);
b4a98e57 11047
03f476e1 11048 intel_free_flip_work(work);
6b95a207
KH
11049}
11050
51cbaf01
ML
11051
11052static bool pageflip_finished(struct intel_crtc *crtc,
11053 struct intel_flip_work *work)
11054{
11055 if (!atomic_read(&work->pending))
11056 return false;
11057
11058 smp_rmb();
11059
51cbaf01 11060 /*
8dd634d9
ML
11061 * MMIO work completes when vblank is different from
11062 * flip_queued_vblank.
51cbaf01 11063 */
8dd634d9 11064 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
75f7f3ec
VS
11065}
11066
51cbaf01 11067void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11068{
91d14251 11069 struct drm_device *dev = dev_priv->dev;
5251f04e
ML
11070 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51cbaf01 11072 struct intel_flip_work *work;
6b95a207
KH
11073 unsigned long flags;
11074
5251f04e
ML
11075 /* Ignore early vblank irqs */
11076 if (!crtc)
11077 return;
f326038a
DV
11078
11079 /*
11080 * This is called both by irq handlers and the reset code (to complete
11081 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11082 */
6b95a207 11083 spin_lock_irqsave(&dev->event_lock, flags);
6885843a
ML
11084 while (!list_empty(&intel_crtc->flip_work)) {
11085 work = list_first_entry(&intel_crtc->flip_work,
11086 struct intel_flip_work,
11087 head);
5251f04e 11088
143f73b3
ML
11089 if (!pageflip_finished(intel_crtc, work) ||
11090 work_busy(&work->unpin_work))
6885843a 11091 break;
5251f04e 11092
6885843a
ML
11093 page_flip_completed(intel_crtc, work);
11094 }
6b95a207
KH
11095 spin_unlock_irqrestore(&dev->event_lock, flags);
11096}
11097
51cbaf01 11098static void intel_mmio_flip_work_func(struct work_struct *w)
84c33a64 11099{
51cbaf01
ML
11100 struct intel_flip_work *work =
11101 container_of(w, struct intel_flip_work, mmio_work);
143f73b3
ML
11102 struct drm_crtc *crtc = work->old_crtc_state->base.crtc;
11103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11104 struct intel_crtc_state *crtc_state = work->new_crtc_state;
11105 struct drm_device *dev = crtc->dev;
aa420ddd 11106 struct drm_i915_private *dev_priv = dev->dev_private;
143f73b3 11107 struct drm_i915_gem_request *req;
d55dbd06 11108 int i, ret;
84c33a64 11109
a6747b73
ML
11110 if (!needs_modeset(&crtc_state->base) && crtc_state->update_pipe) {
11111 work->put_power_domains =
11112 modeset_get_crtc_power_domains(crtc, crtc_state);
11113 }
11114
143f73b3
ML
11115 for (i = 0; i < work->num_planes; i++) {
11116 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
11117
11118 /* For framebuffer backed by dmabuf, wait for fence */
11119 if (old_plane_state->base.fence)
11120 WARN_ON(fence_wait(old_plane_state->base.fence, false) < 0);
11121
11122 req = old_plane_state->wait_req;
11123 if (!req)
11124 continue;
11125
11126 WARN_ON(__i915_wait_request(req, false, NULL,
51cbaf01 11127 &dev_priv->rps.mmioflips));
143f73b3 11128 }
84c33a64 11129
d55dbd06
ML
11130 ret = drm_crtc_vblank_get(crtc);
11131 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
11132
11133 if (work->num_planes &&
11134 work->old_plane_state[0]->base.plane == crtc->primary)
11135 intel_fbc_enable(intel_crtc, work->new_crtc_state, work->new_plane_state[0]);
11136
11137 intel_frontbuffer_flip_prepare(dev, work->fb_bits);
fd8e058a 11138
143f73b3
ML
11139 intel_pipe_update_start(intel_crtc);
11140 if (!needs_modeset(&crtc_state->base)) {
11141 if (crtc_state->base.color_mgmt_changed || crtc_state->update_pipe) {
11142 intel_color_set_csc(&crtc_state->base);
11143 intel_color_load_luts(&crtc_state->base);
11144 }
84c33a64 11145
143f73b3
ML
11146 if (crtc_state->update_pipe)
11147 intel_update_pipe_config(intel_crtc, work->old_crtc_state);
11148 else if (INTEL_INFO(dev)->gen >= 9)
11149 skl_detach_scalers(intel_crtc);
11150 }
11151
11152 for (i = 0; i < work->num_planes; i++) {
11153 struct intel_plane_state *new_plane_state = work->new_plane_state[i];
11154 struct intel_plane *plane = to_intel_plane(new_plane_state->base.plane);
11155
d55dbd06
ML
11156 if (new_plane_state->visible)
11157 plane->update_plane(&plane->base, crtc_state, new_plane_state);
11158 else
11159 plane->disable_plane(&plane->base, crtc);
143f73b3
ML
11160 }
11161
11162 intel_pipe_update_end(intel_crtc, work);
8c9f3aaf
JB
11163}
11164
da20eabd
ML
11165/**
11166 * intel_wm_need_update - Check whether watermarks need updating
11167 * @plane: drm plane
11168 * @state: new plane state
11169 *
11170 * Check current plane state versus the new one to determine whether
11171 * watermarks need to be recalculated.
11172 *
11173 * Returns true or false.
11174 */
11175static bool intel_wm_need_update(struct drm_plane *plane,
11176 struct drm_plane_state *state)
11177{
d21fbe87
MR
11178 struct intel_plane_state *new = to_intel_plane_state(state);
11179 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11180
11181 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11182 if (new->visible != cur->visible)
11183 return true;
11184
11185 if (!cur->base.fb || !new->base.fb)
11186 return false;
11187
11188 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11189 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11190 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11191 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11192 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11193 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11194 return true;
7809e5ae 11195
2791a16c 11196 return false;
7809e5ae
MR
11197}
11198
d21fbe87
MR
11199static bool needs_scaling(struct intel_plane_state *state)
11200{
11201 int src_w = drm_rect_width(&state->src) >> 16;
11202 int src_h = drm_rect_height(&state->src) >> 16;
11203 int dst_w = drm_rect_width(&state->dst);
11204 int dst_h = drm_rect_height(&state->dst);
11205
11206 return (src_w != dst_w || src_h != dst_h);
11207}
11208
da20eabd
ML
11209int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11210 struct drm_plane_state *plane_state)
11211{
ab1d3a0e 11212 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11213 struct drm_crtc *crtc = crtc_state->crtc;
11214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11215 struct drm_plane *plane = plane_state->plane;
11216 struct drm_device *dev = crtc->dev;
ed4a6a7c 11217 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11218 struct intel_plane_state *old_plane_state =
11219 to_intel_plane_state(plane->state);
11220 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11221 bool mode_changed = needs_modeset(crtc_state);
11222 bool was_crtc_enabled = crtc->state->active;
11223 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11224 bool turn_off, turn_on, visible, was_visible;
11225 struct drm_framebuffer *fb = plane_state->fb;
11226
11227 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11228 plane->type != DRM_PLANE_TYPE_CURSOR) {
11229 ret = skl_update_scaler_plane(
11230 to_intel_crtc_state(crtc_state),
11231 to_intel_plane_state(plane_state));
11232 if (ret)
11233 return ret;
11234 }
11235
da20eabd
ML
11236 was_visible = old_plane_state->visible;
11237 visible = to_intel_plane_state(plane_state)->visible;
11238
11239 if (!was_crtc_enabled && WARN_ON(was_visible))
11240 was_visible = false;
11241
35c08f43
ML
11242 /*
11243 * Visibility is calculated as if the crtc was on, but
11244 * after scaler setup everything depends on it being off
11245 * when the crtc isn't active.
f818ffea
VS
11246 *
11247 * FIXME this is wrong for watermarks. Watermarks should also
11248 * be computed as if the pipe would be active. Perhaps move
11249 * per-plane wm computation to the .check_plane() hook, and
11250 * only combine the results from all planes in the current place?
35c08f43
ML
11251 */
11252 if (!is_crtc_enabled)
11253 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11254
11255 if (!was_visible && !visible)
11256 return 0;
11257
e8861675
ML
11258 if (fb != old_plane_state->base.fb)
11259 pipe_config->fb_changed = true;
11260
da20eabd
ML
11261 turn_off = was_visible && (!visible || mode_changed);
11262 turn_on = visible && (!was_visible || mode_changed);
11263
11264 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11265 plane->base.id, fb ? fb->base.id : -1);
11266
11267 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11268 plane->base.id, was_visible, visible,
11269 turn_off, turn_on, mode_changed);
11270
caed361d
VS
11271 if (turn_on) {
11272 pipe_config->update_wm_pre = true;
11273
11274 /* must disable cxsr around plane enable/disable */
11275 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11276 pipe_config->disable_cxsr = true;
11277 } else if (turn_off) {
11278 pipe_config->update_wm_post = true;
92826fcd 11279
852eb00d 11280 /* must disable cxsr around plane enable/disable */
e8861675 11281 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11282 pipe_config->disable_cxsr = true;
852eb00d 11283 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
11284 /* FIXME bollocks */
11285 pipe_config->update_wm_pre = true;
11286 pipe_config->update_wm_post = true;
852eb00d 11287 }
da20eabd 11288
ed4a6a7c 11289 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
11290 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11291 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
11292 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11293
8be6ca85 11294 if (visible || was_visible)
cd202f69 11295 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 11296
31ae71fc
ML
11297 /*
11298 * WaCxSRDisabledForSpriteScaling:ivb
11299 *
11300 * cstate->update_wm was already set above, so this flag will
11301 * take effect when we commit and program watermarks.
11302 */
11303 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11304 needs_scaling(to_intel_plane_state(plane_state)) &&
11305 !needs_scaling(old_plane_state))
11306 pipe_config->disable_lp_wm = true;
d21fbe87 11307
da20eabd
ML
11308 return 0;
11309}
11310
6d3a1ce7
ML
11311static bool encoders_cloneable(const struct intel_encoder *a,
11312 const struct intel_encoder *b)
11313{
11314 /* masks could be asymmetric, so check both ways */
11315 return a == b || (a->cloneable & (1 << b->type) &&
11316 b->cloneable & (1 << a->type));
11317}
11318
11319static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11320 struct intel_crtc *crtc,
11321 struct intel_encoder *encoder)
11322{
11323 struct intel_encoder *source_encoder;
11324 struct drm_connector *connector;
11325 struct drm_connector_state *connector_state;
11326 int i;
11327
11328 for_each_connector_in_state(state, connector, connector_state, i) {
11329 if (connector_state->crtc != &crtc->base)
11330 continue;
11331
11332 source_encoder =
11333 to_intel_encoder(connector_state->best_encoder);
11334 if (!encoders_cloneable(encoder, source_encoder))
11335 return false;
11336 }
11337
11338 return true;
11339}
11340
11341static bool check_encoder_cloning(struct drm_atomic_state *state,
11342 struct intel_crtc *crtc)
11343{
11344 struct intel_encoder *encoder;
11345 struct drm_connector *connector;
11346 struct drm_connector_state *connector_state;
11347 int i;
11348
11349 for_each_connector_in_state(state, connector, connector_state, i) {
11350 if (connector_state->crtc != &crtc->base)
11351 continue;
11352
11353 encoder = to_intel_encoder(connector_state->best_encoder);
11354 if (!check_single_encoder_cloning(state, crtc, encoder))
11355 return false;
11356 }
11357
11358 return true;
11359}
11360
11361static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11362 struct drm_crtc_state *crtc_state)
11363{
cf5a15be 11364 struct drm_device *dev = crtc->dev;
ad421372 11365 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11367 struct intel_crtc_state *pipe_config =
11368 to_intel_crtc_state(crtc_state);
6d3a1ce7 11369 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11370 int ret;
6d3a1ce7
ML
11371 bool mode_changed = needs_modeset(crtc_state);
11372
11373 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11374 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11375 return -EINVAL;
11376 }
11377
852eb00d 11378 if (mode_changed && !crtc_state->active)
caed361d 11379 pipe_config->update_wm_post = true;
eddfcbcd 11380
ad421372
ML
11381 if (mode_changed && crtc_state->enable &&
11382 dev_priv->display.crtc_compute_clock &&
8106ddbd 11383 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
11384 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11385 pipe_config);
11386 if (ret)
11387 return ret;
11388 }
11389
82cf435b
LL
11390 if (crtc_state->color_mgmt_changed) {
11391 ret = intel_color_check(crtc, crtc_state);
11392 if (ret)
11393 return ret;
11394 }
11395
e435d6e5 11396 ret = 0;
86c8bbbe 11397 if (dev_priv->display.compute_pipe_wm) {
e3bddded 11398 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
11399 if (ret) {
11400 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11401 return ret;
11402 }
11403 }
11404
11405 if (dev_priv->display.compute_intermediate_wm &&
11406 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11407 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11408 return 0;
11409
11410 /*
11411 * Calculate 'intermediate' watermarks that satisfy both the
11412 * old state and the new state. We can program these
11413 * immediately.
11414 */
11415 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11416 intel_crtc,
11417 pipe_config);
11418 if (ret) {
11419 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 11420 return ret;
ed4a6a7c 11421 }
e3d5457c
VS
11422 } else if (dev_priv->display.compute_intermediate_wm) {
11423 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11424 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
11425 }
11426
e435d6e5
ML
11427 if (INTEL_INFO(dev)->gen >= 9) {
11428 if (mode_changed)
11429 ret = skl_update_scaler_crtc(pipe_config);
11430
11431 if (!ret)
11432 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11433 pipe_config);
11434 }
11435
11436 return ret;
6d3a1ce7
ML
11437}
11438
65b38e0d 11439static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 11440 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6d3a1ce7 11441 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11442};
11443
d29b2f9d
ACO
11444static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11445{
11446 struct intel_connector *connector;
11447
11448 for_each_intel_connector(dev, connector) {
8863dc7f
DV
11449 if (connector->base.state->crtc)
11450 drm_connector_unreference(&connector->base);
11451
d29b2f9d
ACO
11452 if (connector->base.encoder) {
11453 connector->base.state->best_encoder =
11454 connector->base.encoder;
11455 connector->base.state->crtc =
11456 connector->base.encoder->crtc;
8863dc7f
DV
11457
11458 drm_connector_reference(&connector->base);
d29b2f9d
ACO
11459 } else {
11460 connector->base.state->best_encoder = NULL;
11461 connector->base.state->crtc = NULL;
11462 }
11463 }
11464}
11465
050f7aeb 11466static void
eba905b2 11467connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11468 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11469{
11470 int bpp = pipe_config->pipe_bpp;
11471
11472 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11473 connector->base.base.id,
c23cc417 11474 connector->base.name);
050f7aeb
DV
11475
11476 /* Don't use an invalid EDID bpc value */
11477 if (connector->base.display_info.bpc &&
11478 connector->base.display_info.bpc * 3 < bpp) {
11479 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11480 bpp, connector->base.display_info.bpc*3);
11481 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11482 }
11483
013dd9e0
JN
11484 /* Clamp bpp to default limit on screens without EDID 1.4 */
11485 if (connector->base.display_info.bpc == 0) {
11486 int type = connector->base.connector_type;
11487 int clamp_bpp = 24;
11488
11489 /* Fall back to 18 bpp when DP sink capability is unknown. */
11490 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
11491 type == DRM_MODE_CONNECTOR_eDP)
11492 clamp_bpp = 18;
11493
11494 if (bpp > clamp_bpp) {
11495 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
11496 bpp, clamp_bpp);
11497 pipe_config->pipe_bpp = clamp_bpp;
11498 }
050f7aeb
DV
11499 }
11500}
11501
4e53c2e0 11502static int
050f7aeb 11503compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11504 struct intel_crtc_state *pipe_config)
4e53c2e0 11505{
050f7aeb 11506 struct drm_device *dev = crtc->base.dev;
1486017f 11507 struct drm_atomic_state *state;
da3ced29
ACO
11508 struct drm_connector *connector;
11509 struct drm_connector_state *connector_state;
1486017f 11510 int bpp, i;
4e53c2e0 11511
666a4537 11512 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 11513 bpp = 10*3;
d328c9d7
DV
11514 else if (INTEL_INFO(dev)->gen >= 5)
11515 bpp = 12*3;
11516 else
11517 bpp = 8*3;
11518
4e53c2e0 11519
4e53c2e0
DV
11520 pipe_config->pipe_bpp = bpp;
11521
1486017f
ACO
11522 state = pipe_config->base.state;
11523
4e53c2e0 11524 /* Clamp display bpp to EDID value */
da3ced29
ACO
11525 for_each_connector_in_state(state, connector, connector_state, i) {
11526 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11527 continue;
11528
da3ced29
ACO
11529 connected_sink_compute_bpp(to_intel_connector(connector),
11530 pipe_config);
4e53c2e0
DV
11531 }
11532
11533 return bpp;
11534}
11535
644db711
DV
11536static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11537{
11538 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11539 "type: 0x%x flags: 0x%x\n",
1342830c 11540 mode->crtc_clock,
644db711
DV
11541 mode->crtc_hdisplay, mode->crtc_hsync_start,
11542 mode->crtc_hsync_end, mode->crtc_htotal,
11543 mode->crtc_vdisplay, mode->crtc_vsync_start,
11544 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11545}
11546
c0b03411 11547static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11548 struct intel_crtc_state *pipe_config,
c0b03411
DV
11549 const char *context)
11550{
6a60cd87
CK
11551 struct drm_device *dev = crtc->base.dev;
11552 struct drm_plane *plane;
11553 struct intel_plane *intel_plane;
11554 struct intel_plane_state *state;
11555 struct drm_framebuffer *fb;
11556
11557 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11558 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 11559
da205630 11560 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
11561 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11562 pipe_config->pipe_bpp, pipe_config->dither);
11563 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11564 pipe_config->has_pch_encoder,
11565 pipe_config->fdi_lanes,
11566 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11567 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11568 pipe_config->fdi_m_n.tu);
90a6b7b0 11569 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11570 pipe_config->has_dp_encoder,
90a6b7b0 11571 pipe_config->lane_count,
eb14cb74
VS
11572 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11573 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11574 pipe_config->dp_m_n.tu);
b95af8be 11575
90a6b7b0 11576 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11577 pipe_config->has_dp_encoder,
90a6b7b0 11578 pipe_config->lane_count,
b95af8be
VK
11579 pipe_config->dp_m2_n2.gmch_m,
11580 pipe_config->dp_m2_n2.gmch_n,
11581 pipe_config->dp_m2_n2.link_m,
11582 pipe_config->dp_m2_n2.link_n,
11583 pipe_config->dp_m2_n2.tu);
11584
55072d19
DV
11585 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11586 pipe_config->has_audio,
11587 pipe_config->has_infoframe);
11588
c0b03411 11589 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11590 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11591 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11592 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11593 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11594 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11595 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11596 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11597 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11598 crtc->num_scalers,
11599 pipe_config->scaler_state.scaler_users,
11600 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11601 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11602 pipe_config->gmch_pfit.control,
11603 pipe_config->gmch_pfit.pgm_ratios,
11604 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11605 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11606 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11607 pipe_config->pch_pfit.size,
11608 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11609 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11610 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11611
415ff0f6 11612 if (IS_BROXTON(dev)) {
05712c15 11613 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11614 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11615 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11616 pipe_config->ddi_pll_sel,
11617 pipe_config->dpll_hw_state.ebb0,
05712c15 11618 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11619 pipe_config->dpll_hw_state.pll0,
11620 pipe_config->dpll_hw_state.pll1,
11621 pipe_config->dpll_hw_state.pll2,
11622 pipe_config->dpll_hw_state.pll3,
11623 pipe_config->dpll_hw_state.pll6,
11624 pipe_config->dpll_hw_state.pll8,
05712c15 11625 pipe_config->dpll_hw_state.pll9,
c8453338 11626 pipe_config->dpll_hw_state.pll10,
415ff0f6 11627 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 11628 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
11629 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11630 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11631 pipe_config->ddi_pll_sel,
11632 pipe_config->dpll_hw_state.ctrl1,
11633 pipe_config->dpll_hw_state.cfgcr1,
11634 pipe_config->dpll_hw_state.cfgcr2);
11635 } else if (HAS_DDI(dev)) {
1260f07e 11636 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 11637 pipe_config->ddi_pll_sel,
00490c22
ML
11638 pipe_config->dpll_hw_state.wrpll,
11639 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
11640 } else {
11641 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11642 "fp0: 0x%x, fp1: 0x%x\n",
11643 pipe_config->dpll_hw_state.dpll,
11644 pipe_config->dpll_hw_state.dpll_md,
11645 pipe_config->dpll_hw_state.fp0,
11646 pipe_config->dpll_hw_state.fp1);
11647 }
11648
6a60cd87
CK
11649 DRM_DEBUG_KMS("planes on this crtc\n");
11650 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11651 intel_plane = to_intel_plane(plane);
11652 if (intel_plane->pipe != crtc->pipe)
11653 continue;
11654
11655 state = to_intel_plane_state(plane->state);
11656 fb = state->base.fb;
11657 if (!fb) {
11658 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11659 "disabled, scaler_id = %d\n",
11660 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11661 plane->base.id, intel_plane->pipe,
11662 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11663 drm_plane_index(plane), state->scaler_id);
11664 continue;
11665 }
11666
11667 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11668 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11669 plane->base.id, intel_plane->pipe,
11670 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11671 drm_plane_index(plane));
11672 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11673 fb->base.id, fb->width, fb->height, fb->pixel_format);
11674 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11675 state->scaler_id,
11676 state->src.x1 >> 16, state->src.y1 >> 16,
11677 drm_rect_width(&state->src) >> 16,
11678 drm_rect_height(&state->src) >> 16,
11679 state->dst.x1, state->dst.y1,
11680 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11681 }
c0b03411
DV
11682}
11683
5448a00d 11684static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 11685{
5448a00d 11686 struct drm_device *dev = state->dev;
da3ced29 11687 struct drm_connector *connector;
00f0b378
VS
11688 unsigned int used_ports = 0;
11689
11690 /*
11691 * Walk the connector list instead of the encoder
11692 * list to detect the problem on ddi platforms
11693 * where there's just one encoder per digital port.
11694 */
0bff4858
VS
11695 drm_for_each_connector(connector, dev) {
11696 struct drm_connector_state *connector_state;
11697 struct intel_encoder *encoder;
11698
11699 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11700 if (!connector_state)
11701 connector_state = connector->state;
11702
5448a00d 11703 if (!connector_state->best_encoder)
00f0b378
VS
11704 continue;
11705
5448a00d
ACO
11706 encoder = to_intel_encoder(connector_state->best_encoder);
11707
11708 WARN_ON(!connector_state->crtc);
00f0b378
VS
11709
11710 switch (encoder->type) {
11711 unsigned int port_mask;
11712 case INTEL_OUTPUT_UNKNOWN:
11713 if (WARN_ON(!HAS_DDI(dev)))
11714 break;
11715 case INTEL_OUTPUT_DISPLAYPORT:
11716 case INTEL_OUTPUT_HDMI:
11717 case INTEL_OUTPUT_EDP:
11718 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11719
11720 /* the same port mustn't appear more than once */
11721 if (used_ports & port_mask)
11722 return false;
11723
11724 used_ports |= port_mask;
11725 default:
11726 break;
11727 }
11728 }
11729
11730 return true;
11731}
11732
83a57153
ACO
11733static void
11734clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11735{
11736 struct drm_crtc_state tmp_state;
663a3640 11737 struct intel_crtc_scaler_state scaler_state;
4978cc93 11738 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 11739 struct intel_shared_dpll *shared_dpll;
8504c74c 11740 uint32_t ddi_pll_sel;
c4e2d043 11741 bool force_thru;
83a57153 11742
7546a384
ACO
11743 /* FIXME: before the switch to atomic started, a new pipe_config was
11744 * kzalloc'd. Code that depends on any field being zero should be
11745 * fixed, so that the crtc_state can be safely duplicated. For now,
11746 * only fields that are know to not cause problems are preserved. */
11747
83a57153 11748 tmp_state = crtc_state->base;
663a3640 11749 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
11750 shared_dpll = crtc_state->shared_dpll;
11751 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 11752 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 11753 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 11754
83a57153 11755 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 11756
83a57153 11757 crtc_state->base = tmp_state;
663a3640 11758 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
11759 crtc_state->shared_dpll = shared_dpll;
11760 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 11761 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 11762 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
11763}
11764
548ee15b 11765static int
b8cecdf5 11766intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 11767 struct intel_crtc_state *pipe_config)
ee7b9f93 11768{
b359283a 11769 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 11770 struct intel_encoder *encoder;
da3ced29 11771 struct drm_connector *connector;
0b901879 11772 struct drm_connector_state *connector_state;
d328c9d7 11773 int base_bpp, ret = -EINVAL;
0b901879 11774 int i;
e29c22c0 11775 bool retry = true;
ee7b9f93 11776
83a57153 11777 clear_intel_crtc_state(pipe_config);
7758a113 11778
e143a21c
DV
11779 pipe_config->cpu_transcoder =
11780 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 11781
2960bc9c
ID
11782 /*
11783 * Sanitize sync polarity flags based on requested ones. If neither
11784 * positive or negative polarity is requested, treat this as meaning
11785 * negative polarity.
11786 */
2d112de7 11787 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11788 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 11789 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 11790
2d112de7 11791 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11792 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 11793 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 11794
d328c9d7
DV
11795 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11796 pipe_config);
11797 if (base_bpp < 0)
4e53c2e0
DV
11798 goto fail;
11799
e41a56be
VS
11800 /*
11801 * Determine the real pipe dimensions. Note that stereo modes can
11802 * increase the actual pipe size due to the frame doubling and
11803 * insertion of additional space for blanks between the frame. This
11804 * is stored in the crtc timings. We use the requested mode to do this
11805 * computation to clearly distinguish it from the adjusted mode, which
11806 * can be changed by the connectors in the below retry loop.
11807 */
2d112de7 11808 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
11809 &pipe_config->pipe_src_w,
11810 &pipe_config->pipe_src_h);
e41a56be 11811
e29c22c0 11812encoder_retry:
ef1b460d 11813 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 11814 pipe_config->port_clock = 0;
ef1b460d 11815 pipe_config->pixel_multiplier = 1;
ff9a6750 11816
135c81b8 11817 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
11818 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11819 CRTC_STEREO_DOUBLE);
135c81b8 11820
7758a113
DV
11821 /* Pass our mode to the connectors and the CRTC to give them a chance to
11822 * adjust it according to limitations or connector properties, and also
11823 * a chance to reject the mode entirely.
47f1c6c9 11824 */
da3ced29 11825 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 11826 if (connector_state->crtc != crtc)
7758a113 11827 continue;
7ae89233 11828
0b901879
ACO
11829 encoder = to_intel_encoder(connector_state->best_encoder);
11830
efea6e8e
DV
11831 if (!(encoder->compute_config(encoder, pipe_config))) {
11832 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
11833 goto fail;
11834 }
ee7b9f93 11835 }
47f1c6c9 11836
ff9a6750
DV
11837 /* Set default port clock if not overwritten by the encoder. Needs to be
11838 * done afterwards in case the encoder adjusts the mode. */
11839 if (!pipe_config->port_clock)
2d112de7 11840 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 11841 * pipe_config->pixel_multiplier;
ff9a6750 11842
a43f6e0f 11843 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 11844 if (ret < 0) {
7758a113
DV
11845 DRM_DEBUG_KMS("CRTC fixup failed\n");
11846 goto fail;
ee7b9f93 11847 }
e29c22c0
DV
11848
11849 if (ret == RETRY) {
11850 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11851 ret = -EINVAL;
11852 goto fail;
11853 }
11854
11855 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11856 retry = false;
11857 goto encoder_retry;
11858 }
11859
e8fa4270
DV
11860 /* Dithering seems to not pass-through bits correctly when it should, so
11861 * only enable it on 6bpc panels. */
11862 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 11863 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 11864 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 11865
7758a113 11866fail:
548ee15b 11867 return ret;
ee7b9f93 11868}
47f1c6c9 11869
ea9d758d 11870static void
4740b0f2 11871intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 11872{
0a9ab303
ACO
11873 struct drm_crtc *crtc;
11874 struct drm_crtc_state *crtc_state;
8a75d157 11875 int i;
ea9d758d 11876
7668851f 11877 /* Double check state. */
8a75d157 11878 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 11879 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
11880
11881 /* Update hwmode for vblank functions */
11882 if (crtc->state->active)
11883 crtc->hwmode = crtc->state->adjusted_mode;
11884 else
11885 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
11886
11887 /*
11888 * Update legacy state to satisfy fbc code. This can
11889 * be removed when fbc uses the atomic state.
11890 */
11891 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11892 struct drm_plane_state *plane_state = crtc->primary->state;
11893
11894 crtc->primary->fb = plane_state->fb;
11895 crtc->x = plane_state->src_x >> 16;
11896 crtc->y = plane_state->src_y >> 16;
11897 }
ea9d758d 11898 }
ea9d758d
DV
11899}
11900
3bd26263 11901static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 11902{
3bd26263 11903 int diff;
f1f644dc
JB
11904
11905 if (clock1 == clock2)
11906 return true;
11907
11908 if (!clock1 || !clock2)
11909 return false;
11910
11911 diff = abs(clock1 - clock2);
11912
11913 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11914 return true;
11915
11916 return false;
11917}
11918
25c5b266
DV
11919#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11920 list_for_each_entry((intel_crtc), \
11921 &(dev)->mode_config.crtc_list, \
11922 base.head) \
95150bdf 11923 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 11924
cfb23ed6
ML
11925static bool
11926intel_compare_m_n(unsigned int m, unsigned int n,
11927 unsigned int m2, unsigned int n2,
11928 bool exact)
11929{
11930 if (m == m2 && n == n2)
11931 return true;
11932
11933 if (exact || !m || !n || !m2 || !n2)
11934 return false;
11935
11936 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11937
31d10b57
ML
11938 if (n > n2) {
11939 while (n > n2) {
cfb23ed6
ML
11940 m2 <<= 1;
11941 n2 <<= 1;
11942 }
31d10b57
ML
11943 } else if (n < n2) {
11944 while (n < n2) {
cfb23ed6
ML
11945 m <<= 1;
11946 n <<= 1;
11947 }
11948 }
11949
31d10b57
ML
11950 if (n != n2)
11951 return false;
11952
11953 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
11954}
11955
11956static bool
11957intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11958 struct intel_link_m_n *m2_n2,
11959 bool adjust)
11960{
11961 if (m_n->tu == m2_n2->tu &&
11962 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11963 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11964 intel_compare_m_n(m_n->link_m, m_n->link_n,
11965 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11966 if (adjust)
11967 *m2_n2 = *m_n;
11968
11969 return true;
11970 }
11971
11972 return false;
11973}
11974
0e8ffe1b 11975static bool
2fa2fe9a 11976intel_pipe_config_compare(struct drm_device *dev,
5cec258b 11977 struct intel_crtc_state *current_config,
cfb23ed6
ML
11978 struct intel_crtc_state *pipe_config,
11979 bool adjust)
0e8ffe1b 11980{
cfb23ed6
ML
11981 bool ret = true;
11982
11983#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
11984 do { \
11985 if (!adjust) \
11986 DRM_ERROR(fmt, ##__VA_ARGS__); \
11987 else \
11988 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
11989 } while (0)
11990
66e985c0
DV
11991#define PIPE_CONF_CHECK_X(name) \
11992 if (current_config->name != pipe_config->name) { \
cfb23ed6 11993 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
11994 "(expected 0x%08x, found 0x%08x)\n", \
11995 current_config->name, \
11996 pipe_config->name); \
cfb23ed6 11997 ret = false; \
66e985c0
DV
11998 }
11999
08a24034
DV
12000#define PIPE_CONF_CHECK_I(name) \
12001 if (current_config->name != pipe_config->name) { \
cfb23ed6 12002 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12003 "(expected %i, found %i)\n", \
12004 current_config->name, \
12005 pipe_config->name); \
cfb23ed6
ML
12006 ret = false; \
12007 }
12008
8106ddbd
ACO
12009#define PIPE_CONF_CHECK_P(name) \
12010 if (current_config->name != pipe_config->name) { \
12011 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12012 "(expected %p, found %p)\n", \
12013 current_config->name, \
12014 pipe_config->name); \
12015 ret = false; \
12016 }
12017
cfb23ed6
ML
12018#define PIPE_CONF_CHECK_M_N(name) \
12019 if (!intel_compare_link_m_n(&current_config->name, \
12020 &pipe_config->name,\
12021 adjust)) { \
12022 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12023 "(expected tu %i gmch %i/%i link %i/%i, " \
12024 "found tu %i, gmch %i/%i link %i/%i)\n", \
12025 current_config->name.tu, \
12026 current_config->name.gmch_m, \
12027 current_config->name.gmch_n, \
12028 current_config->name.link_m, \
12029 current_config->name.link_n, \
12030 pipe_config->name.tu, \
12031 pipe_config->name.gmch_m, \
12032 pipe_config->name.gmch_n, \
12033 pipe_config->name.link_m, \
12034 pipe_config->name.link_n); \
12035 ret = false; \
12036 }
12037
55c561a7
DV
12038/* This is required for BDW+ where there is only one set of registers for
12039 * switching between high and low RR.
12040 * This macro can be used whenever a comparison has to be made between one
12041 * hw state and multiple sw state variables.
12042 */
cfb23ed6
ML
12043#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12044 if (!intel_compare_link_m_n(&current_config->name, \
12045 &pipe_config->name, adjust) && \
12046 !intel_compare_link_m_n(&current_config->alt_name, \
12047 &pipe_config->name, adjust)) { \
12048 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12049 "(expected tu %i gmch %i/%i link %i/%i, " \
12050 "or tu %i gmch %i/%i link %i/%i, " \
12051 "found tu %i, gmch %i/%i link %i/%i)\n", \
12052 current_config->name.tu, \
12053 current_config->name.gmch_m, \
12054 current_config->name.gmch_n, \
12055 current_config->name.link_m, \
12056 current_config->name.link_n, \
12057 current_config->alt_name.tu, \
12058 current_config->alt_name.gmch_m, \
12059 current_config->alt_name.gmch_n, \
12060 current_config->alt_name.link_m, \
12061 current_config->alt_name.link_n, \
12062 pipe_config->name.tu, \
12063 pipe_config->name.gmch_m, \
12064 pipe_config->name.gmch_n, \
12065 pipe_config->name.link_m, \
12066 pipe_config->name.link_n); \
12067 ret = false; \
88adfff1
DV
12068 }
12069
1bd1bd80
DV
12070#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12071 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12072 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12073 "(expected %i, found %i)\n", \
12074 current_config->name & (mask), \
12075 pipe_config->name & (mask)); \
cfb23ed6 12076 ret = false; \
1bd1bd80
DV
12077 }
12078
5e550656
VS
12079#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12080 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12081 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12082 "(expected %i, found %i)\n", \
12083 current_config->name, \
12084 pipe_config->name); \
cfb23ed6 12085 ret = false; \
5e550656
VS
12086 }
12087
bb760063
DV
12088#define PIPE_CONF_QUIRK(quirk) \
12089 ((current_config->quirks | pipe_config->quirks) & (quirk))
12090
eccb140b
DV
12091 PIPE_CONF_CHECK_I(cpu_transcoder);
12092
08a24034
DV
12093 PIPE_CONF_CHECK_I(has_pch_encoder);
12094 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12095 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12096
eb14cb74 12097 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12098 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12099
12100 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12101 PIPE_CONF_CHECK_M_N(dp_m_n);
12102
cfb23ed6
ML
12103 if (current_config->has_drrs)
12104 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12105 } else
12106 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12107
a65347ba
JN
12108 PIPE_CONF_CHECK_I(has_dsi_encoder);
12109
2d112de7
ACO
12110 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12111 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12112 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12113 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12114 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12115 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12116
2d112de7
ACO
12117 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12118 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12119 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12120 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12121 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12122 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12123
c93f54cf 12124 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12125 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12126 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12127 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12128 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12129 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12130
9ed109a7
DV
12131 PIPE_CONF_CHECK_I(has_audio);
12132
2d112de7 12133 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12134 DRM_MODE_FLAG_INTERLACE);
12135
bb760063 12136 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12137 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12138 DRM_MODE_FLAG_PHSYNC);
2d112de7 12139 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12140 DRM_MODE_FLAG_NHSYNC);
2d112de7 12141 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12142 DRM_MODE_FLAG_PVSYNC);
2d112de7 12143 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12144 DRM_MODE_FLAG_NVSYNC);
12145 }
045ac3b5 12146
333b8ca8 12147 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12148 /* pfit ratios are autocomputed by the hw on gen4+ */
12149 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12150 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12151 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12152
bfd16b2a
ML
12153 if (!adjust) {
12154 PIPE_CONF_CHECK_I(pipe_src_w);
12155 PIPE_CONF_CHECK_I(pipe_src_h);
12156
12157 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12158 if (current_config->pch_pfit.enabled) {
12159 PIPE_CONF_CHECK_X(pch_pfit.pos);
12160 PIPE_CONF_CHECK_X(pch_pfit.size);
12161 }
2fa2fe9a 12162
7aefe2b5
ML
12163 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12164 }
a1b2278e 12165
e59150dc
JB
12166 /* BDW+ don't expose a synchronous way to read the state */
12167 if (IS_HASWELL(dev))
12168 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12169
282740f7
VS
12170 PIPE_CONF_CHECK_I(double_wide);
12171
26804afd
DV
12172 PIPE_CONF_CHECK_X(ddi_pll_sel);
12173
8106ddbd 12174 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12175 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12176 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12177 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12178 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12179 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12180 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12181 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12182 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12183 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12184
47eacbab
VS
12185 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12186 PIPE_CONF_CHECK_X(dsi_pll.div);
12187
42571aef
VS
12188 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12189 PIPE_CONF_CHECK_I(pipe_bpp);
12190
2d112de7 12191 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12192 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12193
66e985c0 12194#undef PIPE_CONF_CHECK_X
08a24034 12195#undef PIPE_CONF_CHECK_I
8106ddbd 12196#undef PIPE_CONF_CHECK_P
1bd1bd80 12197#undef PIPE_CONF_CHECK_FLAGS
5e550656 12198#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12199#undef PIPE_CONF_QUIRK
cfb23ed6 12200#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12201
cfb23ed6 12202 return ret;
0e8ffe1b
DV
12203}
12204
e3b247da
VS
12205static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12206 const struct intel_crtc_state *pipe_config)
12207{
12208 if (pipe_config->has_pch_encoder) {
21a727b3 12209 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12210 &pipe_config->fdi_m_n);
12211 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12212
12213 /*
12214 * FDI already provided one idea for the dotclock.
12215 * Yell if the encoder disagrees.
12216 */
12217 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12218 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12219 fdi_dotclock, dotclock);
12220 }
12221}
12222
c0ead703
ML
12223static void verify_wm_state(struct drm_crtc *crtc,
12224 struct drm_crtc_state *new_state)
08db6652 12225{
e7c84544 12226 struct drm_device *dev = crtc->dev;
08db6652
DL
12227 struct drm_i915_private *dev_priv = dev->dev_private;
12228 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12229 struct skl_ddb_entry *hw_entry, *sw_entry;
12230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12231 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12232 int plane;
12233
e7c84544 12234 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12235 return;
12236
12237 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12238 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12239
e7c84544
ML
12240 /* planes */
12241 for_each_plane(dev_priv, pipe, plane) {
12242 hw_entry = &hw_ddb.plane[pipe][plane];
12243 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12244
e7c84544 12245 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12246 continue;
12247
e7c84544
ML
12248 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12249 "(expected (%u,%u), found (%u,%u))\n",
12250 pipe_name(pipe), plane + 1,
12251 sw_entry->start, sw_entry->end,
12252 hw_entry->start, hw_entry->end);
12253 }
08db6652 12254
e7c84544
ML
12255 /* cursor */
12256 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12257 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12258
e7c84544 12259 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12260 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12261 "(expected (%u,%u), found (%u,%u))\n",
12262 pipe_name(pipe),
12263 sw_entry->start, sw_entry->end,
12264 hw_entry->start, hw_entry->end);
12265 }
12266}
12267
91d1b4bd 12268static void
c0ead703 12269verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12270{
35dd3c64 12271 struct drm_connector *connector;
8af6cf88 12272
e7c84544 12273 drm_for_each_connector(connector, dev) {
35dd3c64
ML
12274 struct drm_encoder *encoder = connector->encoder;
12275 struct drm_connector_state *state = connector->state;
ad3c558f 12276
e7c84544
ML
12277 if (state->crtc != crtc)
12278 continue;
12279
03f476e1
ML
12280 intel_connector_verify_state(to_intel_connector(connector),
12281 connector->state);
8af6cf88 12282
ad3c558f 12283 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12284 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12285 }
91d1b4bd
DV
12286}
12287
12288static void
c0ead703 12289verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
12290{
12291 struct intel_encoder *encoder;
12292 struct intel_connector *connector;
8af6cf88 12293
b2784e15 12294 for_each_intel_encoder(dev, encoder) {
8af6cf88 12295 bool enabled = false;
4d20cd86 12296 enum pipe pipe;
8af6cf88
DV
12297
12298 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12299 encoder->base.base.id,
8e329a03 12300 encoder->base.name);
8af6cf88 12301
3a3371ff 12302 for_each_intel_connector(dev, connector) {
4d20cd86 12303 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12304 continue;
12305 enabled = true;
ad3c558f
ML
12306
12307 I915_STATE_WARN(connector->base.state->crtc !=
12308 encoder->base.crtc,
12309 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12310 }
0e32b39c 12311
e2c719b7 12312 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12313 "encoder's enabled state mismatch "
12314 "(expected %i, found %i)\n",
12315 !!encoder->base.crtc, enabled);
7c60d198
ML
12316
12317 if (!encoder->base.crtc) {
4d20cd86 12318 bool active;
7c60d198 12319
4d20cd86
ML
12320 active = encoder->get_hw_state(encoder, &pipe);
12321 I915_STATE_WARN(active,
12322 "encoder detached but still enabled on pipe %c.\n",
12323 pipe_name(pipe));
7c60d198 12324 }
8af6cf88 12325 }
91d1b4bd
DV
12326}
12327
12328static void
c0ead703
ML
12329verify_crtc_state(struct drm_crtc *crtc,
12330 struct drm_crtc_state *old_crtc_state,
12331 struct drm_crtc_state *new_crtc_state)
91d1b4bd 12332{
e7c84544 12333 struct drm_device *dev = crtc->dev;
fbee40df 12334 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12335 struct intel_encoder *encoder;
e7c84544
ML
12336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12337 struct intel_crtc_state *pipe_config, *sw_config;
12338 struct drm_atomic_state *old_state;
12339 bool active;
045ac3b5 12340
e7c84544
ML
12341 old_state = old_crtc_state->state;
12342 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12343 pipe_config = to_intel_crtc_state(old_crtc_state);
12344 memset(pipe_config, 0, sizeof(*pipe_config));
12345 pipe_config->base.crtc = crtc;
12346 pipe_config->base.state = old_state;
8af6cf88 12347
e7c84544 12348 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
8af6cf88 12349
e7c84544 12350 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 12351
e7c84544
ML
12352 /* hw state is inconsistent with the pipe quirk */
12353 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12354 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12355 active = new_crtc_state->active;
6c49f241 12356
e7c84544
ML
12357 I915_STATE_WARN(new_crtc_state->active != active,
12358 "crtc active state doesn't match with hw state "
12359 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 12360
e7c84544
ML
12361 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12362 "transitional active state does not match atomic hw state "
12363 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 12364
e7c84544
ML
12365 for_each_encoder_on_crtc(dev, crtc, encoder) {
12366 enum pipe pipe;
4d20cd86 12367
e7c84544
ML
12368 active = encoder->get_hw_state(encoder, &pipe);
12369 I915_STATE_WARN(active != new_crtc_state->active,
12370 "[ENCODER:%i] active %i with crtc active %i\n",
12371 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 12372
e7c84544
ML
12373 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12374 "Encoder connected to wrong pipe %c\n",
12375 pipe_name(pipe));
4d20cd86 12376
e7c84544
ML
12377 if (active)
12378 encoder->get_config(encoder, pipe_config);
12379 }
53d9f4e9 12380
e7c84544
ML
12381 if (!new_crtc_state->active)
12382 return;
cfb23ed6 12383
e7c84544 12384 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 12385
e7c84544
ML
12386 sw_config = to_intel_crtc_state(crtc->state);
12387 if (!intel_pipe_config_compare(dev, sw_config,
12388 pipe_config, false)) {
12389 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12390 intel_dump_pipe_config(intel_crtc, pipe_config,
12391 "[hw state]");
12392 intel_dump_pipe_config(intel_crtc, sw_config,
12393 "[sw state]");
8af6cf88
DV
12394 }
12395}
12396
91d1b4bd 12397static void
c0ead703
ML
12398verify_single_dpll_state(struct drm_i915_private *dev_priv,
12399 struct intel_shared_dpll *pll,
12400 struct drm_crtc *crtc,
12401 struct drm_crtc_state *new_state)
91d1b4bd 12402{
91d1b4bd 12403 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
12404 unsigned crtc_mask;
12405 bool active;
5358901f 12406
e7c84544 12407 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 12408
e7c84544 12409 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 12410
e7c84544 12411 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 12412
e7c84544
ML
12413 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12414 I915_STATE_WARN(!pll->on && pll->active_mask,
12415 "pll in active use but not on in sw tracking\n");
12416 I915_STATE_WARN(pll->on && !pll->active_mask,
12417 "pll is on but not used by any active crtc\n");
12418 I915_STATE_WARN(pll->on != active,
12419 "pll on state mismatch (expected %i, found %i)\n",
12420 pll->on, active);
12421 }
5358901f 12422
e7c84544 12423 if (!crtc) {
2dd66ebd 12424 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
12425 "more active pll users than references: %x vs %x\n",
12426 pll->active_mask, pll->config.crtc_mask);
5358901f 12427
e7c84544
ML
12428 return;
12429 }
12430
12431 crtc_mask = 1 << drm_crtc_index(crtc);
12432
12433 if (new_state->active)
12434 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12435 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12436 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12437 else
12438 I915_STATE_WARN(pll->active_mask & crtc_mask,
12439 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12440 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 12441
e7c84544
ML
12442 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
12443 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12444 crtc_mask, pll->config.crtc_mask);
66e985c0 12445
e7c84544
ML
12446 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
12447 &dpll_hw_state,
12448 sizeof(dpll_hw_state)),
12449 "pll hw state mismatch\n");
12450}
12451
12452static void
c0ead703
ML
12453verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12454 struct drm_crtc_state *old_crtc_state,
12455 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
12456{
12457 struct drm_i915_private *dev_priv = dev->dev_private;
12458 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12459 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12460
12461 if (new_state->shared_dpll)
c0ead703 12462 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
12463
12464 if (old_state->shared_dpll &&
12465 old_state->shared_dpll != new_state->shared_dpll) {
12466 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12467 struct intel_shared_dpll *pll = old_state->shared_dpll;
12468
12469 I915_STATE_WARN(pll->active_mask & crtc_mask,
12470 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12471 pipe_name(drm_crtc_index(crtc)));
12472 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
12473 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12474 pipe_name(drm_crtc_index(crtc)));
5358901f 12475 }
8af6cf88
DV
12476}
12477
e7c84544 12478static void
c0ead703 12479intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
12480 struct drm_crtc_state *old_state,
12481 struct drm_crtc_state *new_state)
12482{
c0ead703 12483 verify_wm_state(crtc, new_state);
c0ead703
ML
12484 verify_crtc_state(crtc, old_state, new_state);
12485 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
12486}
12487
12488static void
c0ead703 12489verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
12490{
12491 struct drm_i915_private *dev_priv = dev->dev_private;
12492 int i;
12493
12494 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 12495 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
12496}
12497
12498static void
c0ead703 12499intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 12500{
c0ead703
ML
12501 verify_encoder_state(dev);
12502 verify_connector_state(dev, NULL);
12503 verify_disabled_dpll_state(dev);
e7c84544
ML
12504}
12505
80715b2f
VS
12506static void update_scanline_offset(struct intel_crtc *crtc)
12507{
12508 struct drm_device *dev = crtc->base.dev;
12509
12510 /*
12511 * The scanline counter increments at the leading edge of hsync.
12512 *
12513 * On most platforms it starts counting from vtotal-1 on the
12514 * first active line. That means the scanline counter value is
12515 * always one less than what we would expect. Ie. just after
12516 * start of vblank, which also occurs at start of hsync (on the
12517 * last active line), the scanline counter will read vblank_start-1.
12518 *
12519 * On gen2 the scanline counter starts counting from 1 instead
12520 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12521 * to keep the value positive), instead of adding one.
12522 *
12523 * On HSW+ the behaviour of the scanline counter depends on the output
12524 * type. For DP ports it behaves like most other platforms, but on HDMI
12525 * there's an extra 1 line difference. So we need to add two instead of
12526 * one to the value.
12527 */
12528 if (IS_GEN2(dev)) {
124abe07 12529 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12530 int vtotal;
12531
124abe07
VS
12532 vtotal = adjusted_mode->crtc_vtotal;
12533 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12534 vtotal /= 2;
12535
12536 crtc->scanline_offset = vtotal - 1;
12537 } else if (HAS_DDI(dev) &&
409ee761 12538 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12539 crtc->scanline_offset = 2;
12540 } else
12541 crtc->scanline_offset = 1;
12542}
12543
ad421372 12544static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12545{
225da59b 12546 struct drm_device *dev = state->dev;
ed6739ef 12547 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12548 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
12549 struct drm_crtc *crtc;
12550 struct drm_crtc_state *crtc_state;
0a9ab303 12551 int i;
ed6739ef
ACO
12552
12553 if (!dev_priv->display.crtc_compute_clock)
ad421372 12554 return;
ed6739ef 12555
0a9ab303 12556 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 12557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
12558 struct intel_shared_dpll *old_dpll =
12559 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 12560
fb1a38a9 12561 if (!needs_modeset(crtc_state))
225da59b
ACO
12562 continue;
12563
8106ddbd 12564 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 12565
8106ddbd 12566 if (!old_dpll)
fb1a38a9 12567 continue;
0a9ab303 12568
ad421372
ML
12569 if (!shared_dpll)
12570 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12571
8106ddbd 12572 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 12573 }
ed6739ef
ACO
12574}
12575
99d736a2
ML
12576/*
12577 * This implements the workaround described in the "notes" section of the mode
12578 * set sequence documentation. When going from no pipes or single pipe to
12579 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12580 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12581 */
12582static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12583{
12584 struct drm_crtc_state *crtc_state;
12585 struct intel_crtc *intel_crtc;
12586 struct drm_crtc *crtc;
12587 struct intel_crtc_state *first_crtc_state = NULL;
12588 struct intel_crtc_state *other_crtc_state = NULL;
12589 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12590 int i;
12591
12592 /* look at all crtc's that are going to be enabled in during modeset */
12593 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12594 intel_crtc = to_intel_crtc(crtc);
12595
12596 if (!crtc_state->active || !needs_modeset(crtc_state))
12597 continue;
12598
12599 if (first_crtc_state) {
12600 other_crtc_state = to_intel_crtc_state(crtc_state);
12601 break;
12602 } else {
12603 first_crtc_state = to_intel_crtc_state(crtc_state);
12604 first_pipe = intel_crtc->pipe;
12605 }
12606 }
12607
12608 /* No workaround needed? */
12609 if (!first_crtc_state)
12610 return 0;
12611
12612 /* w/a possibly needed, check how many crtc's are already enabled. */
12613 for_each_intel_crtc(state->dev, intel_crtc) {
12614 struct intel_crtc_state *pipe_config;
12615
12616 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12617 if (IS_ERR(pipe_config))
12618 return PTR_ERR(pipe_config);
12619
12620 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12621
12622 if (!pipe_config->base.active ||
12623 needs_modeset(&pipe_config->base))
12624 continue;
12625
12626 /* 2 or more enabled crtcs means no need for w/a */
12627 if (enabled_pipe != INVALID_PIPE)
12628 return 0;
12629
12630 enabled_pipe = intel_crtc->pipe;
12631 }
12632
12633 if (enabled_pipe != INVALID_PIPE)
12634 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12635 else if (other_crtc_state)
12636 other_crtc_state->hsw_workaround_pipe = first_pipe;
12637
12638 return 0;
12639}
12640
27c329ed
ML
12641static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12642{
12643 struct drm_crtc *crtc;
12644 struct drm_crtc_state *crtc_state;
12645 int ret = 0;
12646
12647 /* add all active pipes to the state */
12648 for_each_crtc(state->dev, crtc) {
12649 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12650 if (IS_ERR(crtc_state))
12651 return PTR_ERR(crtc_state);
12652
12653 if (!crtc_state->active || needs_modeset(crtc_state))
12654 continue;
12655
12656 crtc_state->mode_changed = true;
12657
12658 ret = drm_atomic_add_affected_connectors(state, crtc);
12659 if (ret)
12660 break;
12661
12662 ret = drm_atomic_add_affected_planes(state, crtc);
12663 if (ret)
12664 break;
12665 }
12666
12667 return ret;
12668}
12669
c347a676 12670static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 12671{
565602d7
ML
12672 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12673 struct drm_i915_private *dev_priv = state->dev->dev_private;
12674 struct drm_crtc *crtc;
12675 struct drm_crtc_state *crtc_state;
12676 int ret = 0, i;
054518dd 12677
b359283a
ML
12678 if (!check_digital_port_conflicts(state)) {
12679 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12680 return -EINVAL;
12681 }
12682
565602d7
ML
12683 intel_state->modeset = true;
12684 intel_state->active_crtcs = dev_priv->active_crtcs;
12685
12686 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12687 if (crtc_state->active)
12688 intel_state->active_crtcs |= 1 << i;
12689 else
12690 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
12691
12692 if (crtc_state->active != crtc->state->active)
12693 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
12694 }
12695
054518dd
ACO
12696 /*
12697 * See if the config requires any additional preparation, e.g.
12698 * to adjust global state with pipes off. We need to do this
12699 * here so we can get the modeset_pipe updated config for the new
12700 * mode set on this crtc. For other crtcs we need to use the
12701 * adjusted_mode bits in the crtc directly.
12702 */
27c329ed 12703 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 12704 if (!intel_state->cdclk_pll_vco)
63911d72 12705 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
12706 if (!intel_state->cdclk_pll_vco)
12707 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 12708
27c329ed 12709 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
12710 if (ret < 0)
12711 return ret;
27c329ed 12712
c89e39f3 12713 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 12714 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
12715 ret = intel_modeset_all_pipes(state);
12716
12717 if (ret < 0)
054518dd 12718 return ret;
e8788cbc
ML
12719
12720 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
12721 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 12722 } else
1a617b77 12723 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 12724
ad421372 12725 intel_modeset_clear_plls(state);
054518dd 12726
565602d7 12727 if (IS_HASWELL(dev_priv))
ad421372 12728 return haswell_mode_set_planes_workaround(state);
99d736a2 12729
ad421372 12730 return 0;
c347a676
ACO
12731}
12732
aa363136
MR
12733/*
12734 * Handle calculation of various watermark data at the end of the atomic check
12735 * phase. The code here should be run after the per-crtc and per-plane 'check'
12736 * handlers to ensure that all derived state has been updated.
12737 */
55994c2c 12738static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
12739{
12740 struct drm_device *dev = state->dev;
98d39494 12741 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
12742
12743 /* Is there platform-specific watermark information to calculate? */
12744 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
12745 return dev_priv->display.compute_global_watermarks(state);
12746
12747 return 0;
aa363136
MR
12748}
12749
74c090b1
ML
12750/**
12751 * intel_atomic_check - validate state object
12752 * @dev: drm device
12753 * @state: state to validate
12754 */
12755static int intel_atomic_check(struct drm_device *dev,
12756 struct drm_atomic_state *state)
c347a676 12757{
dd8b3bdb 12758 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 12759 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
12760 struct drm_crtc *crtc;
12761 struct drm_crtc_state *crtc_state;
12762 int ret, i;
61333b60 12763 bool any_ms = false;
c347a676 12764
74c090b1 12765 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
12766 if (ret)
12767 return ret;
12768
c347a676 12769 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
12770 struct intel_crtc_state *pipe_config =
12771 to_intel_crtc_state(crtc_state);
1ed51de9
DV
12772
12773 /* Catch I915_MODE_FLAG_INHERITED */
12774 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
12775 crtc_state->mode_changed = true;
cfb23ed6 12776
af4a879e 12777 if (!needs_modeset(crtc_state))
c347a676
ACO
12778 continue;
12779
af4a879e
DV
12780 if (!crtc_state->enable) {
12781 any_ms = true;
cfb23ed6 12782 continue;
af4a879e 12783 }
cfb23ed6 12784
26495481
DV
12785 /* FIXME: For only active_changed we shouldn't need to do any
12786 * state recomputation at all. */
12787
1ed51de9
DV
12788 ret = drm_atomic_add_affected_connectors(state, crtc);
12789 if (ret)
12790 return ret;
b359283a 12791
cfb23ed6 12792 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
12793 if (ret) {
12794 intel_dump_pipe_config(to_intel_crtc(crtc),
12795 pipe_config, "[failed]");
c347a676 12796 return ret;
25aa1c39 12797 }
c347a676 12798
73831236 12799 if (i915.fastboot &&
dd8b3bdb 12800 intel_pipe_config_compare(dev,
cfb23ed6 12801 to_intel_crtc_state(crtc->state),
1ed51de9 12802 pipe_config, true)) {
26495481 12803 crtc_state->mode_changed = false;
bfd16b2a 12804 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
12805 }
12806
af4a879e 12807 if (needs_modeset(crtc_state))
26495481 12808 any_ms = true;
cfb23ed6 12809
af4a879e
DV
12810 ret = drm_atomic_add_affected_planes(state, crtc);
12811 if (ret)
12812 return ret;
61333b60 12813
26495481
DV
12814 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12815 needs_modeset(crtc_state) ?
12816 "[modeset]" : "[fastset]");
c347a676
ACO
12817 }
12818
61333b60
ML
12819 if (any_ms) {
12820 ret = intel_modeset_checks(state);
12821
12822 if (ret)
12823 return ret;
27c329ed 12824 } else
dd8b3bdb 12825 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 12826
dd8b3bdb 12827 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
12828 if (ret)
12829 return ret;
12830
f51be2e0 12831 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 12832 return calc_watermark_data(state);
054518dd
ACO
12833}
12834
a6747b73
ML
12835static bool needs_work(struct drm_crtc_state *crtc_state)
12836{
12837 /* hw state checker needs to run */
12838 if (needs_modeset(crtc_state))
12839 return true;
12840
12841 /* unpin old fb's, possibly vblank update */
12842 if (crtc_state->planes_changed)
12843 return true;
12844
12845 /* pipe parameters need to be updated, and hw state checker */
12846 if (to_intel_crtc_state(crtc_state)->update_pipe)
12847 return true;
12848
12849 /* vblank event requested? */
12850 if (crtc_state->event)
12851 return true;
12852
12853 return false;
12854}
12855
5008e874
ML
12856static int intel_atomic_prepare_commit(struct drm_device *dev,
12857 struct drm_atomic_state *state,
81072bfd 12858 bool nonblock)
5008e874 12859{
7580d774 12860 struct drm_i915_private *dev_priv = dev->dev_private;
a6747b73 12861 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
7580d774 12862 struct drm_plane_state *plane_state;
5008e874 12863 struct drm_crtc_state *crtc_state;
7580d774 12864 struct drm_plane *plane;
5008e874
ML
12865 struct drm_crtc *crtc;
12866 int i, ret;
12867
5008e874 12868 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a6747b73
ML
12869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12870 struct intel_flip_work *work;
12871
95c2ccdc
ML
12872 if (!state->legacy_cursor_update) {
12873 ret = intel_crtc_wait_for_pending_flips(crtc);
12874 if (ret)
12875 return ret;
7580d774 12876
95c2ccdc
ML
12877 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
12878 flush_workqueue(dev_priv->wq);
12879 }
a6747b73
ML
12880
12881 /* test if we need to update something */
12882 if (!needs_work(crtc_state))
12883 continue;
12884
12885 intel_state->work[i] = work =
12886 kzalloc(sizeof(**intel_state->work), GFP_KERNEL);
12887
12888 if (!work)
12889 return -ENOMEM;
12890
12891 if (needs_modeset(crtc_state) ||
12892 to_intel_crtc_state(crtc_state)->update_pipe) {
12893 work->num_old_connectors = hweight32(crtc->state->connector_mask);
12894
12895 work->old_connector_state = kcalloc(work->num_old_connectors,
12896 sizeof(*work->old_connector_state),
12897 GFP_KERNEL);
12898
12899 work->num_new_connectors = hweight32(crtc_state->connector_mask);
12900 work->new_connector_state = kcalloc(work->num_new_connectors,
12901 sizeof(*work->new_connector_state),
12902 GFP_KERNEL);
12903
12904 if (!work->old_connector_state || !work->new_connector_state)
12905 return -ENOMEM;
12906 }
5008e874
ML
12907 }
12908
d55dbd06
ML
12909 if (intel_state->modeset && nonblock) {
12910 DRM_DEBUG_ATOMIC("Nonblock modesets are not yet supported!\n");
12911 return -EINVAL;
12912 }
12913
f935675f
ML
12914 ret = mutex_lock_interruptible(&dev->struct_mutex);
12915 if (ret)
12916 return ret;
12917
5008e874 12918 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 12919 mutex_unlock(&dev->struct_mutex);
7580d774 12920
21daaeee 12921 if (!ret && !nonblock) {
7580d774
ML
12922 for_each_plane_in_state(state, plane, plane_state, i) {
12923 struct intel_plane_state *intel_plane_state =
12924 to_intel_plane_state(plane_state);
12925
84fc494b
ML
12926 if (plane_state->fence) {
12927 long lret = fence_wait(plane_state->fence, true);
12928
12929 if (lret < 0) {
12930 ret = lret;
12931 break;
12932 }
12933 }
12934
7580d774
ML
12935 if (!intel_plane_state->wait_req)
12936 continue;
12937
12938 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 12939 true, NULL, NULL);
f7e5838b 12940 if (ret) {
f4457ae7
CW
12941 /* Any hang should be swallowed by the wait */
12942 WARN_ON(ret == -EIO);
f7e5838b
CW
12943 mutex_lock(&dev->struct_mutex);
12944 drm_atomic_helper_cleanup_planes(dev, state);
12945 mutex_unlock(&dev->struct_mutex);
7580d774 12946 break;
f7e5838b 12947 }
7580d774 12948 }
7580d774 12949 }
5008e874
ML
12950
12951 return ret;
12952}
12953
a2991414
ML
12954u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12955{
12956 struct drm_device *dev = crtc->base.dev;
12957
12958 if (!dev->max_vblank_count)
12959 return drm_accurate_vblank_count(&crtc->base);
12960
12961 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12962}
12963
a6747b73
ML
12964static void intel_prepare_work(struct drm_crtc *crtc,
12965 struct intel_flip_work *work,
12966 struct drm_atomic_state *state,
12967 struct drm_crtc_state *old_crtc_state)
e8861675 12968{
a6747b73
ML
12969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12970 struct drm_plane_state *old_plane_state;
12971 struct drm_plane *plane;
12972 int i, j = 0;
e8861675 12973
a6747b73
ML
12974 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
12975 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
12976 atomic_inc(&intel_crtc->unpin_work_count);
e8861675 12977
a6747b73
ML
12978 for_each_plane_in_state(state, plane, old_plane_state, i) {
12979 struct intel_plane_state *old_state = to_intel_plane_state(old_plane_state);
12980 struct intel_plane_state *new_state = to_intel_plane_state(plane->state);
e8861675 12981
a6747b73
ML
12982 if (old_state->base.crtc != crtc &&
12983 new_state->base.crtc != crtc)
e8861675
ML
12984 continue;
12985
a6747b73
ML
12986 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
12987 plane->fb = new_state->base.fb;
12988 crtc->x = new_state->base.src_x >> 16;
12989 crtc->y = new_state->base.src_y >> 16;
e8861675
ML
12990 }
12991
a6747b73
ML
12992 old_state->wait_req = new_state->wait_req;
12993 new_state->wait_req = NULL;
12994
12995 old_state->base.fence = new_state->base.fence;
12996 new_state->base.fence = NULL;
12997
12998 /* remove plane state from the atomic state and move it to work */
12999 old_plane_state->state = NULL;
13000 state->planes[i] = NULL;
13001 state->plane_states[i] = NULL;
13002
13003 work->old_plane_state[j] = old_state;
13004 work->new_plane_state[j++] = new_state;
e8861675
ML
13005 }
13006
a6747b73
ML
13007 old_crtc_state->state = NULL;
13008 state->crtcs[drm_crtc_index(crtc)] = NULL;
13009 state->crtc_states[drm_crtc_index(crtc)] = NULL;
e8861675 13010
a6747b73
ML
13011 work->old_crtc_state = to_intel_crtc_state(old_crtc_state);
13012 work->new_crtc_state = to_intel_crtc_state(crtc->state);
13013 work->num_planes = j;
e8861675 13014
a6747b73
ML
13015 work->event = crtc->state->event;
13016 crtc->state->event = NULL;
e8861675 13017
a6747b73
ML
13018 if (needs_modeset(crtc->state) || work->new_crtc_state->update_pipe) {
13019 struct drm_connector *conn;
13020 struct drm_connector_state *old_conn_state;
13021 int k = 0;
e8861675 13022
a6747b73
ML
13023 j = 0;
13024
13025 /*
13026 * intel_unpin_work_fn cannot depend on the connector list
13027 * because it may be freed from underneath it, so add
13028 * them all to the work struct while we're holding locks.
13029 */
13030 for_each_connector_in_state(state, conn, old_conn_state, i) {
13031 if (old_conn_state->crtc == crtc) {
13032 work->old_connector_state[j++] = old_conn_state;
13033
13034 state->connectors[i] = NULL;
13035 state->connector_states[i] = NULL;
13036 }
13037 }
13038
13039 /* If another crtc has stolen the connector from state,
13040 * then for_each_connector_in_state is no longer reliable,
13041 * so use drm_for_each_connector here.
13042 */
13043 drm_for_each_connector(conn, state->dev)
13044 if (conn->state->crtc == crtc)
13045 work->new_connector_state[k++] = conn->state;
13046
13047 WARN(j != work->num_old_connectors, "j = %i, expected %i\n", j, work->num_old_connectors);
13048 WARN(k != work->num_new_connectors, "k = %i, expected %i\n", k, work->num_new_connectors);
13049 } else if (!work->new_crtc_state->update_wm_post)
13050 work->can_async_unpin = true;
13051
13052 work->fb_bits = work->new_crtc_state->fb_bits;
e8861675
ML
13053}
13054
a6747b73
ML
13055static void intel_schedule_unpin(struct drm_crtc *crtc,
13056 struct intel_atomic_state *state,
13057 struct intel_flip_work *work)
e8861675 13058{
a6747b73
ML
13059 struct drm_device *dev = crtc->dev;
13060 struct drm_i915_private *dev_priv = dev->dev_private;
e8861675 13061
a6747b73 13062 to_intel_crtc(crtc)->config = work->new_crtc_state;
e8861675 13063
a6747b73
ML
13064 queue_work(dev_priv->wq, &work->unpin_work);
13065}
e8861675 13066
d55dbd06
ML
13067static void intel_schedule_flip(struct drm_crtc *crtc,
13068 struct intel_atomic_state *state,
13069 struct intel_flip_work *work,
13070 bool nonblock)
13071{
13072 struct intel_crtc_state *crtc_state = work->new_crtc_state;
13073
13074 if (crtc_state->base.planes_changed ||
13075 needs_modeset(&crtc_state->base) ||
13076 crtc_state->update_pipe) {
13077 if (nonblock)
13078 schedule_work(&work->mmio_work);
13079 else
13080 intel_mmio_flip_work_func(&work->mmio_work);
13081 } else {
13082 int ret;
13083
13084 ret = drm_crtc_vblank_get(crtc);
13085 I915_STATE_WARN(ret < 0, "enabling vblank failed with %i\n", ret);
13086
13087 work->flip_queued_vblank = intel_crtc_get_vblank_counter(to_intel_crtc(crtc));
13088 smp_mb__before_atomic();
13089 atomic_set(&work->pending, 1);
13090 }
13091}
13092
a6747b73
ML
13093static void intel_schedule_update(struct drm_crtc *crtc,
13094 struct intel_atomic_state *state,
d55dbd06
ML
13095 struct intel_flip_work *work,
13096 bool nonblock)
a6747b73
ML
13097{
13098 struct drm_device *dev = crtc->dev;
d55dbd06 13099 struct intel_crtc_state *pipe_config = work->new_crtc_state;
a6747b73 13100
d55dbd06 13101 if (!pipe_config->base.active && work->can_async_unpin) {
a6747b73
ML
13102 INIT_LIST_HEAD(&work->head);
13103 intel_schedule_unpin(crtc, state, work);
13104 return;
13105 }
13106
13107 spin_lock_irq(&dev->event_lock);
13108 list_add_tail(&work->head, &to_intel_crtc(crtc)->flip_work);
13109 spin_unlock_irq(&dev->event_lock);
13110
d55dbd06
ML
13111 if (!pipe_config->base.active)
13112 intel_schedule_unpin(crtc, state, work);
13113 else
13114 intel_schedule_flip(crtc, state, work, nonblock);
e8861675
ML
13115}
13116
74c090b1
ML
13117/**
13118 * intel_atomic_commit - commit validated state object
13119 * @dev: DRM device
13120 * @state: the top-level driver state object
81072bfd 13121 * @nonblock: nonblocking commit
74c090b1
ML
13122 *
13123 * This function commits a top-level state object that has been validated
13124 * with drm_atomic_helper_check().
13125 *
13126 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13127 * we can only handle plane-related operations and do not yet support
81072bfd 13128 * nonblocking commit.
74c090b1
ML
13129 *
13130 * RETURNS
13131 * Zero for success or -errno.
13132 */
13133static int intel_atomic_commit(struct drm_device *dev,
13134 struct drm_atomic_state *state,
81072bfd 13135 bool nonblock)
a6778b3c 13136{
565602d7 13137 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13138 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13139 struct drm_crtc_state *old_crtc_state;
7580d774 13140 struct drm_crtc *crtc;
565602d7 13141 int ret = 0, i;
a6778b3c 13142
81072bfd 13143 ret = intel_atomic_prepare_commit(dev, state, nonblock);
7580d774
ML
13144 if (ret) {
13145 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13146 return ret;
7580d774 13147 }
d4afb8cc 13148
1c5e19f8 13149 drm_atomic_helper_swap_state(dev, state);
279e99d7 13150 dev_priv->wm.distrust_bios_wm = false;
734fa01f 13151 dev_priv->wm.skl_results = intel_state->wm_results;
a1475e77 13152 intel_shared_dpll_commit(state);
1c5e19f8 13153
565602d7
ML
13154 if (intel_state->modeset) {
13155 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13156 sizeof(intel_state->min_pixclk));
13157 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13158 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
565602d7
ML
13159 }
13160
29ceb0e6 13161 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13163
61333b60
ML
13164 if (!needs_modeset(crtc->state))
13165 continue;
13166
29ceb0e6 13167 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13168
a6747b73
ML
13169 intel_state->work[i]->put_power_domains =
13170 modeset_get_crtc_power_domains(crtc,
13171 to_intel_crtc_state(crtc->state));
13172
29ceb0e6
VS
13173 if (old_crtc_state->active) {
13174 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13175 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13176 intel_crtc->active = false;
58f9c0bc 13177 intel_fbc_disable(intel_crtc);
eddfcbcd 13178 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13179
13180 /*
13181 * Underruns don't always raise
13182 * interrupts, so check manually.
13183 */
13184 intel_check_cpu_fifo_underruns(dev_priv);
13185 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13186
13187 if (!crtc->state->active)
13188 intel_update_watermarks(crtc);
a539205a 13189 }
b8cecdf5 13190 }
7758a113 13191
ea9d758d
DV
13192 /* Only after disabling all output pipelines that will be changed can we
13193 * update the the output configuration. */
4740b0f2 13194 intel_modeset_update_crtc_state(state);
f6e5b160 13195
565602d7 13196 if (intel_state->modeset) {
4740b0f2 13197 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13198
13199 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 13200 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13201 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 13202 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13203
c0ead703 13204 intel_modeset_verify_disabled(dev);
4740b0f2 13205 }
47fab737 13206
a6778b3c 13207 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13208 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
d55dbd06 13209 struct intel_flip_work *work = intel_state->work[i];
f6ac4b2a
ML
13210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13211 bool modeset = needs_modeset(crtc->state);
9f836f90 13212
f6ac4b2a 13213 if (modeset && crtc->state->active) {
a539205a
ML
13214 update_scanline_offset(to_intel_crtc(crtc));
13215 dev_priv->display.crtc_enable(crtc);
13216 }
80715b2f 13217
f6ac4b2a 13218 if (!modeset)
29ceb0e6 13219 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13220
a6747b73
ML
13221 if (!work) {
13222 if (!list_empty_careful(&intel_crtc->flip_work)) {
13223 spin_lock_irq(&dev->event_lock);
13224 if (!list_empty(&intel_crtc->flip_work))
13225 work = list_last_entry(&intel_crtc->flip_work,
13226 struct intel_flip_work, head);
13227
13228 if (work && work->new_crtc_state == to_intel_crtc_state(old_crtc_state)) {
13229 work->free_new_crtc_state = true;
13230 state->crtc_states[i] = NULL;
13231 state->crtcs[i] = NULL;
13232 }
13233 spin_unlock_irq(&dev->event_lock);
13234 }
13235 continue;
13236 }
f6d1973d 13237
a6747b73
ML
13238 intel_state->work[i] = NULL;
13239 intel_prepare_work(crtc, work, state, old_crtc_state);
d55dbd06 13240 intel_schedule_update(crtc, intel_state, work, nonblock);
177246a8
MR
13241 }
13242
d55dbd06
ML
13243 /* FIXME: add subpixel order */
13244
ee165b1a 13245 drm_atomic_state_free(state);
f30da187 13246
75714940
MK
13247 /* As one of the primary mmio accessors, KMS has a high likelihood
13248 * of triggering bugs in unclaimed access. After we finish
13249 * modesetting, see if an error has been flagged, and if so
13250 * enable debugging for the next modeset - and hope we catch
13251 * the culprit.
13252 *
13253 * XXX note that we assume display power is on at this point.
13254 * This might hold true now but we need to add pm helper to check
13255 * unclaimed only when the hardware is on, as atomic commits
13256 * can happen also when the device is completely off.
13257 */
13258 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13259
74c090b1 13260 return 0;
7f27126e
JB
13261}
13262
c0c36b94
CW
13263void intel_crtc_restore_mode(struct drm_crtc *crtc)
13264{
83a57153
ACO
13265 struct drm_device *dev = crtc->dev;
13266 struct drm_atomic_state *state;
e694eb02 13267 struct drm_crtc_state *crtc_state;
2bfb4627 13268 int ret;
83a57153
ACO
13269
13270 state = drm_atomic_state_alloc(dev);
13271 if (!state) {
e694eb02 13272 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13273 crtc->base.id);
13274 return;
13275 }
13276
e694eb02 13277 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13278
e694eb02
ML
13279retry:
13280 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13281 ret = PTR_ERR_OR_ZERO(crtc_state);
13282 if (!ret) {
13283 if (!crtc_state->active)
13284 goto out;
83a57153 13285
e694eb02 13286 crtc_state->mode_changed = true;
74c090b1 13287 ret = drm_atomic_commit(state);
83a57153
ACO
13288 }
13289
e694eb02
ML
13290 if (ret == -EDEADLK) {
13291 drm_atomic_state_clear(state);
13292 drm_modeset_backoff(state->acquire_ctx);
13293 goto retry;
4ed9fb37 13294 }
4be07317 13295
2bfb4627 13296 if (ret)
e694eb02 13297out:
2bfb4627 13298 drm_atomic_state_free(state);
c0c36b94
CW
13299}
13300
25c5b266
DV
13301#undef for_each_intel_crtc_masked
13302
f6e5b160 13303static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13304 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13305 .set_config = drm_atomic_helper_set_config,
82cf435b 13306 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 13307 .destroy = intel_crtc_destroy,
d55dbd06 13308 .page_flip = drm_atomic_helper_page_flip,
1356837e
MR
13309 .atomic_duplicate_state = intel_crtc_duplicate_state,
13310 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13311};
13312
d55dbd06
ML
13313static struct fence *intel_get_excl_fence(struct drm_i915_gem_object *obj)
13314{
13315 struct reservation_object *resv;
13316
13317
13318 if (!obj->base.dma_buf)
13319 return NULL;
13320
13321 resv = obj->base.dma_buf->resv;
13322
13323 /* For framebuffer backed by dmabuf, wait for fence */
13324 while (1) {
13325 struct fence *fence_excl, *ret = NULL;
13326
13327 rcu_read_lock();
13328
13329 fence_excl = rcu_dereference(resv->fence_excl);
13330 if (fence_excl)
13331 ret = fence_get_rcu(fence_excl);
13332
13333 rcu_read_unlock();
13334
13335 if (ret == fence_excl)
13336 return ret;
13337 }
13338}
13339
6beb8c23
MR
13340/**
13341 * intel_prepare_plane_fb - Prepare fb for usage on plane
13342 * @plane: drm plane to prepare for
13343 * @fb: framebuffer to prepare for presentation
13344 *
13345 * Prepares a framebuffer for usage on a display plane. Generally this
13346 * involves pinning the underlying object and updating the frontbuffer tracking
13347 * bits. Some older platforms need special physical address handling for
13348 * cursor planes.
13349 *
f935675f
ML
13350 * Must be called with struct_mutex held.
13351 *
6beb8c23
MR
13352 * Returns 0 on success, negative error code on failure.
13353 */
13354int
13355intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13356 const struct drm_plane_state *new_state)
465c120c
MR
13357{
13358 struct drm_device *dev = plane->dev;
844f9111 13359 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13360 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13361 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13362 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
15c86bdb 13363 struct drm_crtc *crtc = new_state->crtc ?: plane->state->crtc;
6beb8c23 13364 int ret = 0;
465c120c 13365
1ee49399 13366 if (!obj && !old_obj)
465c120c
MR
13367 return 0;
13368
15c86bdb
ML
13369 if (WARN_ON(!new_state->state) || WARN_ON(!crtc) ||
13370 WARN_ON(!to_intel_atomic_state(new_state->state)->work[to_intel_crtc(crtc)->pipe])) {
13371 if (WARN_ON(old_obj != obj))
13372 return -EINVAL;
13373
13374 return 0;
13375 }
13376
5008e874
ML
13377 if (old_obj) {
13378 struct drm_crtc_state *crtc_state =
13379 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13380
13381 /* Big Hammer, we also need to ensure that any pending
13382 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13383 * current scanout is retired before unpinning the old
13384 * framebuffer. Note that we rely on userspace rendering
13385 * into the buffer attached to the pipe they are waiting
13386 * on. If not, userspace generates a GPU hang with IPEHR
13387 * point to the MI_WAIT_FOR_EVENT.
13388 *
13389 * This should only fail upon a hung GPU, in which case we
13390 * can safely continue.
13391 */
13392 if (needs_modeset(crtc_state))
13393 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
13394 if (ret) {
13395 /* GPU hangs should have been swallowed by the wait */
13396 WARN_ON(ret == -EIO);
f935675f 13397 return ret;
f4457ae7 13398 }
5008e874
ML
13399 }
13400
1ee49399
ML
13401 if (!obj) {
13402 ret = 0;
13403 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13404 INTEL_INFO(dev)->cursor_needs_physical) {
13405 int align = IS_I830(dev) ? 16 * 1024 : 256;
13406 ret = i915_gem_object_attach_phys(obj, align);
13407 if (ret)
13408 DRM_DEBUG_KMS("failed to attach phys object\n");
13409 } else {
3465c580 13410 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 13411 }
465c120c 13412
7580d774
ML
13413 if (ret == 0) {
13414 if (obj) {
13415 struct intel_plane_state *plane_state =
13416 to_intel_plane_state(new_state);
13417
13418 i915_gem_request_assign(&plane_state->wait_req,
13419 obj->last_write_req);
84fc494b
ML
13420
13421 plane_state->base.fence = intel_get_excl_fence(obj);
7580d774
ML
13422 }
13423
a9ff8714 13424 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13425 }
fdd508a6 13426
6beb8c23
MR
13427 return ret;
13428}
13429
38f3ce3a
MR
13430/**
13431 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13432 * @plane: drm plane to clean up for
13433 * @fb: old framebuffer that was on plane
13434 *
13435 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13436 *
13437 * Must be called with struct_mutex held.
38f3ce3a
MR
13438 */
13439void
13440intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13441 const struct drm_plane_state *old_state)
38f3ce3a
MR
13442{
13443 struct drm_device *dev = plane->dev;
1ee49399 13444 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13445 struct intel_plane_state *old_intel_state;
1ee49399
ML
13446 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13447 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13448
7580d774
ML
13449 old_intel_state = to_intel_plane_state(old_state);
13450
1ee49399 13451 if (!obj && !old_obj)
38f3ce3a
MR
13452 return;
13453
1ee49399
ML
13454 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13455 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 13456 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
13457
13458 /* prepare_fb aborted? */
13459 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13460 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13461 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13462
13463 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
84fc494b
ML
13464
13465 fence_put(old_intel_state->base.fence);
13466 old_intel_state->base.fence = NULL;
465c120c
MR
13467}
13468
6156a456
CK
13469int
13470skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13471{
13472 int max_scale;
13473 struct drm_device *dev;
13474 struct drm_i915_private *dev_priv;
13475 int crtc_clock, cdclk;
13476
bf8a0af0 13477 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13478 return DRM_PLANE_HELPER_NO_SCALING;
13479
13480 dev = intel_crtc->base.dev;
13481 dev_priv = dev->dev_private;
13482 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13483 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13484
54bf1ce6 13485 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13486 return DRM_PLANE_HELPER_NO_SCALING;
13487
13488 /*
13489 * skl max scale is lower of:
13490 * close to 3 but not 3, -1 is for that purpose
13491 * or
13492 * cdclk/crtc_clock
13493 */
13494 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13495
13496 return max_scale;
13497}
13498
465c120c 13499static int
3c692a41 13500intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13501 struct intel_crtc_state *crtc_state,
3c692a41
GP
13502 struct intel_plane_state *state)
13503{
2b875c22
MR
13504 struct drm_crtc *crtc = state->base.crtc;
13505 struct drm_framebuffer *fb = state->base.fb;
6156a456 13506 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13507 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13508 bool can_position = false;
465c120c 13509
693bdc28
VS
13510 if (INTEL_INFO(plane->dev)->gen >= 9) {
13511 /* use scaler when colorkey is not required */
13512 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13513 min_scale = 1;
13514 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13515 }
d8106366 13516 can_position = true;
6156a456 13517 }
d8106366 13518
061e4b8d
ML
13519 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13520 &state->dst, &state->clip,
da20eabd
ML
13521 min_scale, max_scale,
13522 can_position, true,
13523 &state->visible);
14af293f
GP
13524}
13525
cf4c7c12 13526/**
4a3b8769
MR
13527 * intel_plane_destroy - destroy a plane
13528 * @plane: plane to destroy
cf4c7c12 13529 *
4a3b8769
MR
13530 * Common destruction function for all types of planes (primary, cursor,
13531 * sprite).
cf4c7c12 13532 */
4a3b8769 13533void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13534{
13535 struct intel_plane *intel_plane = to_intel_plane(plane);
13536 drm_plane_cleanup(plane);
13537 kfree(intel_plane);
13538}
13539
65a3fea0 13540const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13541 .update_plane = drm_atomic_helper_update_plane,
13542 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13543 .destroy = intel_plane_destroy,
c196e1d6 13544 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13545 .atomic_get_property = intel_plane_atomic_get_property,
13546 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13547 .atomic_duplicate_state = intel_plane_duplicate_state,
13548 .atomic_destroy_state = intel_plane_destroy_state,
13549
465c120c
MR
13550};
13551
13552static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13553 int pipe)
13554{
fca0ce2a
VS
13555 struct intel_plane *primary = NULL;
13556 struct intel_plane_state *state = NULL;
465c120c 13557 const uint32_t *intel_primary_formats;
45e3743a 13558 unsigned int num_formats;
fca0ce2a 13559 int ret;
465c120c
MR
13560
13561 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
13562 if (!primary)
13563 goto fail;
465c120c 13564
8e7d688b 13565 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
13566 if (!state)
13567 goto fail;
8e7d688b 13568 primary->base.state = &state->base;
ea2c67bb 13569
465c120c
MR
13570 primary->can_scale = false;
13571 primary->max_downscale = 1;
6156a456
CK
13572 if (INTEL_INFO(dev)->gen >= 9) {
13573 primary->can_scale = true;
af99ceda 13574 state->scaler_id = -1;
6156a456 13575 }
465c120c
MR
13576 primary->pipe = pipe;
13577 primary->plane = pipe;
a9ff8714 13578 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 13579 primary->check_plane = intel_check_primary_plane;
465c120c
MR
13580 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13581 primary->plane = !pipe;
13582
6c0fd451
DL
13583 if (INTEL_INFO(dev)->gen >= 9) {
13584 intel_primary_formats = skl_primary_formats;
13585 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
13586
13587 primary->update_plane = skylake_update_primary_plane;
13588 primary->disable_plane = skylake_disable_primary_plane;
13589 } else if (HAS_PCH_SPLIT(dev)) {
13590 intel_primary_formats = i965_primary_formats;
13591 num_formats = ARRAY_SIZE(i965_primary_formats);
13592
13593 primary->update_plane = ironlake_update_primary_plane;
13594 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 13595 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13596 intel_primary_formats = i965_primary_formats;
13597 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
13598
13599 primary->update_plane = i9xx_update_primary_plane;
13600 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
13601 } else {
13602 intel_primary_formats = i8xx_primary_formats;
13603 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
13604
13605 primary->update_plane = i9xx_update_primary_plane;
13606 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
13607 }
13608
fca0ce2a
VS
13609 ret = drm_universal_plane_init(dev, &primary->base, 0,
13610 &intel_plane_funcs,
13611 intel_primary_formats, num_formats,
13612 DRM_PLANE_TYPE_PRIMARY, NULL);
13613 if (ret)
13614 goto fail;
48404c1e 13615
3b7a5119
SJ
13616 if (INTEL_INFO(dev)->gen >= 4)
13617 intel_create_rotation_property(dev, primary);
48404c1e 13618
ea2c67bb
MR
13619 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13620
465c120c 13621 return &primary->base;
fca0ce2a
VS
13622
13623fail:
13624 kfree(state);
13625 kfree(primary);
13626
13627 return NULL;
465c120c
MR
13628}
13629
3b7a5119
SJ
13630void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13631{
13632 if (!dev->mode_config.rotation_property) {
13633 unsigned long flags = BIT(DRM_ROTATE_0) |
13634 BIT(DRM_ROTATE_180);
13635
13636 if (INTEL_INFO(dev)->gen >= 9)
13637 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13638
13639 dev->mode_config.rotation_property =
13640 drm_mode_create_rotation_property(dev, flags);
13641 }
13642 if (dev->mode_config.rotation_property)
13643 drm_object_attach_property(&plane->base.base,
13644 dev->mode_config.rotation_property,
13645 plane->base.state->rotation);
13646}
13647
3d7d6510 13648static int
852e787c 13649intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13650 struct intel_crtc_state *crtc_state,
852e787c 13651 struct intel_plane_state *state)
3d7d6510 13652{
061e4b8d 13653 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13654 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13655 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 13656 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
13657 unsigned stride;
13658 int ret;
3d7d6510 13659
061e4b8d
ML
13660 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13661 &state->dst, &state->clip,
3d7d6510
MR
13662 DRM_PLANE_HELPER_NO_SCALING,
13663 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13664 true, true, &state->visible);
757f9a3e
GP
13665 if (ret)
13666 return ret;
13667
757f9a3e
GP
13668 /* if we want to turn off the cursor ignore width and height */
13669 if (!obj)
da20eabd 13670 return 0;
757f9a3e 13671
757f9a3e 13672 /* Check for which cursor types we support */
061e4b8d 13673 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13674 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13675 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13676 return -EINVAL;
13677 }
13678
ea2c67bb
MR
13679 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13680 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13681 DRM_DEBUG_KMS("buffer is too small\n");
13682 return -ENOMEM;
13683 }
13684
3a656b54 13685 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13686 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13687 return -EINVAL;
32b7eeec
MR
13688 }
13689
b29ec92c
VS
13690 /*
13691 * There's something wrong with the cursor on CHV pipe C.
13692 * If it straddles the left edge of the screen then
13693 * moving it away from the edge or disabling it often
13694 * results in a pipe underrun, and often that can lead to
13695 * dead pipe (constant underrun reported, and it scans
13696 * out just a solid color). To recover from that, the
13697 * display power well must be turned off and on again.
13698 * Refuse the put the cursor into that compromised position.
13699 */
13700 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
13701 state->visible && state->base.crtc_x < 0) {
13702 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
13703 return -EINVAL;
13704 }
13705
da20eabd 13706 return 0;
852e787c 13707}
3d7d6510 13708
a8ad0d8e
ML
13709static void
13710intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13711 struct drm_crtc *crtc)
a8ad0d8e 13712{
f2858021
ML
13713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13714
13715 intel_crtc->cursor_addr = 0;
55a08b3f 13716 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
13717}
13718
f4a2cf29 13719static void
55a08b3f
ML
13720intel_update_cursor_plane(struct drm_plane *plane,
13721 const struct intel_crtc_state *crtc_state,
13722 const struct intel_plane_state *state)
852e787c 13723{
55a08b3f
ML
13724 struct drm_crtc *crtc = crtc_state->base.crtc;
13725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 13726 struct drm_device *dev = plane->dev;
2b875c22 13727 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13728 uint32_t addr;
852e787c 13729
f4a2cf29 13730 if (!obj)
a912f12f 13731 addr = 0;
f4a2cf29 13732 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13733 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13734 else
a912f12f 13735 addr = obj->phys_handle->busaddr;
852e787c 13736
a912f12f 13737 intel_crtc->cursor_addr = addr;
55a08b3f 13738 intel_crtc_update_cursor(crtc, state);
852e787c
GP
13739}
13740
3d7d6510
MR
13741static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13742 int pipe)
13743{
fca0ce2a
VS
13744 struct intel_plane *cursor = NULL;
13745 struct intel_plane_state *state = NULL;
13746 int ret;
3d7d6510
MR
13747
13748 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
13749 if (!cursor)
13750 goto fail;
3d7d6510 13751
8e7d688b 13752 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
13753 if (!state)
13754 goto fail;
8e7d688b 13755 cursor->base.state = &state->base;
ea2c67bb 13756
3d7d6510
MR
13757 cursor->can_scale = false;
13758 cursor->max_downscale = 1;
13759 cursor->pipe = pipe;
13760 cursor->plane = pipe;
a9ff8714 13761 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 13762 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 13763 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 13764 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 13765
fca0ce2a
VS
13766 ret = drm_universal_plane_init(dev, &cursor->base, 0,
13767 &intel_plane_funcs,
13768 intel_cursor_formats,
13769 ARRAY_SIZE(intel_cursor_formats),
13770 DRM_PLANE_TYPE_CURSOR, NULL);
13771 if (ret)
13772 goto fail;
4398ad45
VS
13773
13774 if (INTEL_INFO(dev)->gen >= 4) {
13775 if (!dev->mode_config.rotation_property)
13776 dev->mode_config.rotation_property =
13777 drm_mode_create_rotation_property(dev,
13778 BIT(DRM_ROTATE_0) |
13779 BIT(DRM_ROTATE_180));
13780 if (dev->mode_config.rotation_property)
13781 drm_object_attach_property(&cursor->base.base,
13782 dev->mode_config.rotation_property,
8e7d688b 13783 state->base.rotation);
4398ad45
VS
13784 }
13785
af99ceda
CK
13786 if (INTEL_INFO(dev)->gen >=9)
13787 state->scaler_id = -1;
13788
ea2c67bb
MR
13789 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13790
3d7d6510 13791 return &cursor->base;
fca0ce2a
VS
13792
13793fail:
13794 kfree(state);
13795 kfree(cursor);
13796
13797 return NULL;
3d7d6510
MR
13798}
13799
549e2bfb
CK
13800static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13801 struct intel_crtc_state *crtc_state)
13802{
13803 int i;
13804 struct intel_scaler *intel_scaler;
13805 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13806
13807 for (i = 0; i < intel_crtc->num_scalers; i++) {
13808 intel_scaler = &scaler_state->scalers[i];
13809 intel_scaler->in_use = 0;
549e2bfb
CK
13810 intel_scaler->mode = PS_SCALER_MODE_DYN;
13811 }
13812
13813 scaler_state->scaler_id = -1;
13814}
13815
b358d0a6 13816static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13817{
fbee40df 13818 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13819 struct intel_crtc *intel_crtc;
f5de6e07 13820 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13821 struct drm_plane *primary = NULL;
13822 struct drm_plane *cursor = NULL;
8563b1e8 13823 int ret;
79e53945 13824
955382f3 13825 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13826 if (intel_crtc == NULL)
13827 return;
13828
f5de6e07
ACO
13829 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13830 if (!crtc_state)
13831 goto fail;
550acefd
ACO
13832 intel_crtc->config = crtc_state;
13833 intel_crtc->base.state = &crtc_state->base;
07878248 13834 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13835
6885843a
ML
13836 INIT_LIST_HEAD(&intel_crtc->flip_work);
13837
549e2bfb
CK
13838 /* initialize shared scalers */
13839 if (INTEL_INFO(dev)->gen >= 9) {
13840 if (pipe == PIPE_C)
13841 intel_crtc->num_scalers = 1;
13842 else
13843 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13844
13845 skl_init_scalers(dev, intel_crtc, crtc_state);
13846 }
13847
465c120c 13848 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13849 if (!primary)
13850 goto fail;
13851
13852 cursor = intel_cursor_plane_create(dev, pipe);
13853 if (!cursor)
13854 goto fail;
13855
465c120c 13856 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 13857 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
13858 if (ret)
13859 goto fail;
79e53945 13860
1f1c2e24
VS
13861 /*
13862 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13863 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13864 */
80824003
JB
13865 intel_crtc->pipe = pipe;
13866 intel_crtc->plane = pipe;
3a77c4c4 13867 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13868 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13869 intel_crtc->plane = !pipe;
80824003
JB
13870 }
13871
4b0e333e
CW
13872 intel_crtc->cursor_base = ~0;
13873 intel_crtc->cursor_cntl = ~0;
dc41c154 13874 intel_crtc->cursor_size = ~0;
8d7849db 13875
852eb00d
VS
13876 intel_crtc->wm.cxsr_allowed = true;
13877
22fd0fab
JB
13878 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13879 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13880 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13881 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13882
79e53945 13883 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 13884
8563b1e8
LL
13885 intel_color_init(&intel_crtc->base);
13886
87b6b101 13887 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13888 return;
13889
13890fail:
13891 if (primary)
13892 drm_plane_cleanup(primary);
13893 if (cursor)
13894 drm_plane_cleanup(cursor);
f5de6e07 13895 kfree(crtc_state);
3d7d6510 13896 kfree(intel_crtc);
79e53945
JB
13897}
13898
752aa88a
JB
13899enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13900{
13901 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13902 struct drm_device *dev = connector->base.dev;
752aa88a 13903
51fd371b 13904 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13905
d3babd3f 13906 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13907 return INVALID_PIPE;
13908
13909 return to_intel_crtc(encoder->crtc)->pipe;
13910}
13911
08d7b3d1 13912int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13913 struct drm_file *file)
08d7b3d1 13914{
08d7b3d1 13915 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13916 struct drm_crtc *drmmode_crtc;
c05422d5 13917 struct intel_crtc *crtc;
08d7b3d1 13918
7707e653 13919 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13920
7707e653 13921 if (!drmmode_crtc) {
08d7b3d1 13922 DRM_ERROR("no such CRTC id\n");
3f2c2057 13923 return -ENOENT;
08d7b3d1
CW
13924 }
13925
7707e653 13926 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13927 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13928
c05422d5 13929 return 0;
08d7b3d1
CW
13930}
13931
66a9278e 13932static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13933{
66a9278e
DV
13934 struct drm_device *dev = encoder->base.dev;
13935 struct intel_encoder *source_encoder;
79e53945 13936 int index_mask = 0;
79e53945
JB
13937 int entry = 0;
13938
b2784e15 13939 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13940 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13941 index_mask |= (1 << entry);
13942
79e53945
JB
13943 entry++;
13944 }
4ef69c7a 13945
79e53945
JB
13946 return index_mask;
13947}
13948
4d302442
CW
13949static bool has_edp_a(struct drm_device *dev)
13950{
13951 struct drm_i915_private *dev_priv = dev->dev_private;
13952
13953 if (!IS_MOBILE(dev))
13954 return false;
13955
13956 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13957 return false;
13958
e3589908 13959 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13960 return false;
13961
13962 return true;
13963}
13964
84b4e042
JB
13965static bool intel_crt_present(struct drm_device *dev)
13966{
13967 struct drm_i915_private *dev_priv = dev->dev_private;
13968
884497ed
DL
13969 if (INTEL_INFO(dev)->gen >= 9)
13970 return false;
13971
cf404ce4 13972 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13973 return false;
13974
13975 if (IS_CHERRYVIEW(dev))
13976 return false;
13977
65e472e4
VS
13978 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
13979 return false;
13980
70ac54d0
VS
13981 /* DDI E can't be used if DDI A requires 4 lanes */
13982 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
13983 return false;
13984
e4abb733 13985 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
13986 return false;
13987
13988 return true;
13989}
13990
79e53945
JB
13991static void intel_setup_outputs(struct drm_device *dev)
13992{
725e30ad 13993 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13994 struct intel_encoder *encoder;
cb0953d7 13995 bool dpd_is_edp = false;
79e53945 13996
c9093354 13997 intel_lvds_init(dev);
79e53945 13998
84b4e042 13999 if (intel_crt_present(dev))
79935fca 14000 intel_crt_init(dev);
cb0953d7 14001
c776eb2e
VK
14002 if (IS_BROXTON(dev)) {
14003 /*
14004 * FIXME: Broxton doesn't support port detection via the
14005 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14006 * detect the ports.
14007 */
14008 intel_ddi_init(dev, PORT_A);
14009 intel_ddi_init(dev, PORT_B);
14010 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14011
14012 intel_dsi_init(dev);
c776eb2e 14013 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14014 int found;
14015
de31facd
JB
14016 /*
14017 * Haswell uses DDI functions to detect digital outputs.
14018 * On SKL pre-D0 the strap isn't connected, so we assume
14019 * it's there.
14020 */
77179400 14021 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14022 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14023 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14024 intel_ddi_init(dev, PORT_A);
14025
14026 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14027 * register */
14028 found = I915_READ(SFUSE_STRAP);
14029
14030 if (found & SFUSE_STRAP_DDIB_DETECTED)
14031 intel_ddi_init(dev, PORT_B);
14032 if (found & SFUSE_STRAP_DDIC_DETECTED)
14033 intel_ddi_init(dev, PORT_C);
14034 if (found & SFUSE_STRAP_DDID_DETECTED)
14035 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14036 /*
14037 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14038 */
ef11bdb3 14039 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14040 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14041 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14042 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14043 intel_ddi_init(dev, PORT_E);
14044
0e72a5b5 14045 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14046 int found;
5d8a7752 14047 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14048
14049 if (has_edp_a(dev))
14050 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14051
dc0fa718 14052 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14053 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14054 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14055 if (!found)
e2debe91 14056 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14057 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14058 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14059 }
14060
dc0fa718 14061 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14062 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14063
dc0fa718 14064 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14065 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14066
5eb08b69 14067 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14068 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14069
270b3042 14070 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14071 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14072 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14073 /*
14074 * The DP_DETECTED bit is the latched state of the DDC
14075 * SDA pin at boot. However since eDP doesn't require DDC
14076 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14077 * eDP ports may have been muxed to an alternate function.
14078 * Thus we can't rely on the DP_DETECTED bit alone to detect
14079 * eDP ports. Consult the VBT as well as DP_DETECTED to
14080 * detect eDP ports.
14081 */
e66eb81d 14082 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14083 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14084 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14085 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14086 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14087 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14088
e66eb81d 14089 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14090 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14091 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14092 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14093 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14094 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14095
9418c1f1 14096 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14097 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14098 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14099 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14100 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14101 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14102 }
14103
3cfca973 14104 intel_dsi_init(dev);
09da55dc 14105 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14106 bool found = false;
7d57382e 14107
e2debe91 14108 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14109 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14110 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14111 if (!found && IS_G4X(dev)) {
b01f2c3a 14112 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14113 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14114 }
27185ae1 14115
3fec3d2f 14116 if (!found && IS_G4X(dev))
ab9d7c30 14117 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14118 }
13520b05
KH
14119
14120 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14121
e2debe91 14122 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14123 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14124 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14125 }
27185ae1 14126
e2debe91 14127 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14128
3fec3d2f 14129 if (IS_G4X(dev)) {
b01f2c3a 14130 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14131 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14132 }
3fec3d2f 14133 if (IS_G4X(dev))
ab9d7c30 14134 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14135 }
27185ae1 14136
3fec3d2f 14137 if (IS_G4X(dev) &&
e7281eab 14138 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14139 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14140 } else if (IS_GEN2(dev))
79e53945
JB
14141 intel_dvo_init(dev);
14142
103a196f 14143 if (SUPPORTS_TV(dev))
79e53945
JB
14144 intel_tv_init(dev);
14145
0bc12bcb 14146 intel_psr_init(dev);
7c8f8a70 14147
b2784e15 14148 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14149 encoder->base.possible_crtcs = encoder->crtc_mask;
14150 encoder->base.possible_clones =
66a9278e 14151 intel_encoder_clones(encoder);
79e53945 14152 }
47356eb6 14153
dde86e2d 14154 intel_init_pch_refclk(dev);
270b3042
DV
14155
14156 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14157}
14158
14159static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14160{
60a5ca01 14161 struct drm_device *dev = fb->dev;
79e53945 14162 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14163
ef2d633e 14164 drm_framebuffer_cleanup(fb);
60a5ca01 14165 mutex_lock(&dev->struct_mutex);
ef2d633e 14166 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14167 drm_gem_object_unreference(&intel_fb->obj->base);
14168 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14169 kfree(intel_fb);
14170}
14171
14172static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14173 struct drm_file *file,
79e53945
JB
14174 unsigned int *handle)
14175{
14176 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14177 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14178
cc917ab4
CW
14179 if (obj->userptr.mm) {
14180 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14181 return -EINVAL;
14182 }
14183
05394f39 14184 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14185}
14186
86c98588
RV
14187static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14188 struct drm_file *file,
14189 unsigned flags, unsigned color,
14190 struct drm_clip_rect *clips,
14191 unsigned num_clips)
14192{
14193 struct drm_device *dev = fb->dev;
14194 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14195 struct drm_i915_gem_object *obj = intel_fb->obj;
14196
14197 mutex_lock(&dev->struct_mutex);
74b4ea1e 14198 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14199 mutex_unlock(&dev->struct_mutex);
14200
14201 return 0;
14202}
14203
79e53945
JB
14204static const struct drm_framebuffer_funcs intel_fb_funcs = {
14205 .destroy = intel_user_framebuffer_destroy,
14206 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14207 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14208};
14209
b321803d
DL
14210static
14211u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14212 uint32_t pixel_format)
14213{
14214 u32 gen = INTEL_INFO(dev)->gen;
14215
14216 if (gen >= 9) {
ac484963
VS
14217 int cpp = drm_format_plane_cpp(pixel_format, 0);
14218
b321803d
DL
14219 /* "The stride in bytes must not exceed the of the size of 8K
14220 * pixels and 32K bytes."
14221 */
ac484963 14222 return min(8192 * cpp, 32768);
666a4537 14223 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14224 return 32*1024;
14225 } else if (gen >= 4) {
14226 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14227 return 16*1024;
14228 else
14229 return 32*1024;
14230 } else if (gen >= 3) {
14231 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14232 return 8*1024;
14233 else
14234 return 16*1024;
14235 } else {
14236 /* XXX DSPC is limited to 4k tiled */
14237 return 8*1024;
14238 }
14239}
14240
b5ea642a
DV
14241static int intel_framebuffer_init(struct drm_device *dev,
14242 struct intel_framebuffer *intel_fb,
14243 struct drm_mode_fb_cmd2 *mode_cmd,
14244 struct drm_i915_gem_object *obj)
79e53945 14245{
7b49f948 14246 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14247 unsigned int aligned_height;
79e53945 14248 int ret;
b321803d 14249 u32 pitch_limit, stride_alignment;
79e53945 14250
dd4916c5
DV
14251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14252
2a80eada
DV
14253 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14254 /* Enforce that fb modifier and tiling mode match, but only for
14255 * X-tiled. This is needed for FBC. */
14256 if (!!(obj->tiling_mode == I915_TILING_X) !=
14257 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14258 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14259 return -EINVAL;
14260 }
14261 } else {
14262 if (obj->tiling_mode == I915_TILING_X)
14263 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14264 else if (obj->tiling_mode == I915_TILING_Y) {
14265 DRM_DEBUG("No Y tiling for legacy addfb\n");
14266 return -EINVAL;
14267 }
14268 }
14269
9a8f0a12
TU
14270 /* Passed in modifier sanity checking. */
14271 switch (mode_cmd->modifier[0]) {
14272 case I915_FORMAT_MOD_Y_TILED:
14273 case I915_FORMAT_MOD_Yf_TILED:
14274 if (INTEL_INFO(dev)->gen < 9) {
14275 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14276 mode_cmd->modifier[0]);
14277 return -EINVAL;
14278 }
14279 case DRM_FORMAT_MOD_NONE:
14280 case I915_FORMAT_MOD_X_TILED:
14281 break;
14282 default:
c0f40428
JB
14283 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14284 mode_cmd->modifier[0]);
57cd6508 14285 return -EINVAL;
c16ed4be 14286 }
57cd6508 14287
7b49f948
VS
14288 stride_alignment = intel_fb_stride_alignment(dev_priv,
14289 mode_cmd->modifier[0],
b321803d
DL
14290 mode_cmd->pixel_format);
14291 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14292 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14293 mode_cmd->pitches[0], stride_alignment);
57cd6508 14294 return -EINVAL;
c16ed4be 14295 }
57cd6508 14296
b321803d
DL
14297 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14298 mode_cmd->pixel_format);
a35cdaa0 14299 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14300 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14301 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14302 "tiled" : "linear",
a35cdaa0 14303 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14304 return -EINVAL;
c16ed4be 14305 }
5d7bd705 14306
2a80eada 14307 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14308 mode_cmd->pitches[0] != obj->stride) {
14309 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14310 mode_cmd->pitches[0], obj->stride);
5d7bd705 14311 return -EINVAL;
c16ed4be 14312 }
5d7bd705 14313
57779d06 14314 /* Reject formats not supported by any plane early. */
308e5bcb 14315 switch (mode_cmd->pixel_format) {
57779d06 14316 case DRM_FORMAT_C8:
04b3924d
VS
14317 case DRM_FORMAT_RGB565:
14318 case DRM_FORMAT_XRGB8888:
14319 case DRM_FORMAT_ARGB8888:
57779d06
VS
14320 break;
14321 case DRM_FORMAT_XRGB1555:
c16ed4be 14322 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14323 DRM_DEBUG("unsupported pixel format: %s\n",
14324 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14325 return -EINVAL;
c16ed4be 14326 }
57779d06 14327 break;
57779d06 14328 case DRM_FORMAT_ABGR8888:
666a4537
WB
14329 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14330 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14331 DRM_DEBUG("unsupported pixel format: %s\n",
14332 drm_get_format_name(mode_cmd->pixel_format));
14333 return -EINVAL;
14334 }
14335 break;
14336 case DRM_FORMAT_XBGR8888:
04b3924d 14337 case DRM_FORMAT_XRGB2101010:
57779d06 14338 case DRM_FORMAT_XBGR2101010:
c16ed4be 14339 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14340 DRM_DEBUG("unsupported pixel format: %s\n",
14341 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14342 return -EINVAL;
c16ed4be 14343 }
b5626747 14344 break;
7531208b 14345 case DRM_FORMAT_ABGR2101010:
666a4537 14346 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14347 DRM_DEBUG("unsupported pixel format: %s\n",
14348 drm_get_format_name(mode_cmd->pixel_format));
14349 return -EINVAL;
14350 }
14351 break;
04b3924d
VS
14352 case DRM_FORMAT_YUYV:
14353 case DRM_FORMAT_UYVY:
14354 case DRM_FORMAT_YVYU:
14355 case DRM_FORMAT_VYUY:
c16ed4be 14356 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14357 DRM_DEBUG("unsupported pixel format: %s\n",
14358 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14359 return -EINVAL;
c16ed4be 14360 }
57cd6508
CW
14361 break;
14362 default:
4ee62c76
VS
14363 DRM_DEBUG("unsupported pixel format: %s\n",
14364 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14365 return -EINVAL;
14366 }
14367
90f9a336
VS
14368 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14369 if (mode_cmd->offsets[0] != 0)
14370 return -EINVAL;
14371
ec2c981e 14372 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14373 mode_cmd->pixel_format,
14374 mode_cmd->modifier[0]);
53155c0a
DV
14375 /* FIXME drm helper for size checks (especially planar formats)? */
14376 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14377 return -EINVAL;
14378
c7d73f6a
DV
14379 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14380 intel_fb->obj = obj;
14381
2d7a215f
VS
14382 intel_fill_fb_info(dev_priv, &intel_fb->base);
14383
79e53945
JB
14384 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14385 if (ret) {
14386 DRM_ERROR("framebuffer init failed %d\n", ret);
14387 return ret;
14388 }
14389
0b05e1e0
VS
14390 intel_fb->obj->framebuffer_references++;
14391
79e53945
JB
14392 return 0;
14393}
14394
79e53945
JB
14395static struct drm_framebuffer *
14396intel_user_framebuffer_create(struct drm_device *dev,
14397 struct drm_file *filp,
1eb83451 14398 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14399{
dcb1394e 14400 struct drm_framebuffer *fb;
05394f39 14401 struct drm_i915_gem_object *obj;
76dc3769 14402 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14403
308e5bcb 14404 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14405 mode_cmd.handles[0]));
c8725226 14406 if (&obj->base == NULL)
cce13ff7 14407 return ERR_PTR(-ENOENT);
79e53945 14408
92907cbb 14409 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14410 if (IS_ERR(fb))
14411 drm_gem_object_unreference_unlocked(&obj->base);
14412
14413 return fb;
79e53945
JB
14414}
14415
0695726e 14416#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14417static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14418{
14419}
14420#endif
14421
79e53945 14422static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14423 .fb_create = intel_user_framebuffer_create,
0632fef6 14424 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14425 .atomic_check = intel_atomic_check,
14426 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14427 .atomic_state_alloc = intel_atomic_state_alloc,
14428 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14429};
14430
88212941
ID
14431/**
14432 * intel_init_display_hooks - initialize the display modesetting hooks
14433 * @dev_priv: device private
14434 */
14435void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 14436{
88212941 14437 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 14438 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14439 dev_priv->display.get_initial_plane_config =
14440 skylake_get_initial_plane_config;
bc8d7dff
DL
14441 dev_priv->display.crtc_compute_clock =
14442 haswell_crtc_compute_clock;
14443 dev_priv->display.crtc_enable = haswell_crtc_enable;
14444 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14445 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 14446 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14447 dev_priv->display.get_initial_plane_config =
14448 ironlake_get_initial_plane_config;
797d0259
ACO
14449 dev_priv->display.crtc_compute_clock =
14450 haswell_crtc_compute_clock;
4f771f10
PZ
14451 dev_priv->display.crtc_enable = haswell_crtc_enable;
14452 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 14453 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 14454 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14455 dev_priv->display.get_initial_plane_config =
14456 ironlake_get_initial_plane_config;
3fb37703
ACO
14457 dev_priv->display.crtc_compute_clock =
14458 ironlake_crtc_compute_clock;
76e5a89c
DV
14459 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14460 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 14461 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 14462 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14463 dev_priv->display.get_initial_plane_config =
14464 i9xx_get_initial_plane_config;
65b3d6a9
ACO
14465 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14466 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14467 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14468 } else if (IS_VALLEYVIEW(dev_priv)) {
14469 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14470 dev_priv->display.get_initial_plane_config =
14471 i9xx_get_initial_plane_config;
14472 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
14473 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14474 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
14475 } else if (IS_G4X(dev_priv)) {
14476 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14477 dev_priv->display.get_initial_plane_config =
14478 i9xx_get_initial_plane_config;
14479 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14480 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14481 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
14482 } else if (IS_PINEVIEW(dev_priv)) {
14483 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14484 dev_priv->display.get_initial_plane_config =
14485 i9xx_get_initial_plane_config;
14486 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14487 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14488 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 14489 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 14490 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14491 dev_priv->display.get_initial_plane_config =
14492 i9xx_get_initial_plane_config;
d6dfee7a 14493 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14494 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14495 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
14496 } else {
14497 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14498 dev_priv->display.get_initial_plane_config =
14499 i9xx_get_initial_plane_config;
14500 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14501 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14502 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14503 }
e70236a8 14504
e70236a8 14505 /* Returns the core display clock speed */
88212941 14506 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
14507 dev_priv->display.get_display_clock_speed =
14508 skylake_get_display_clock_speed;
88212941 14509 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
14510 dev_priv->display.get_display_clock_speed =
14511 broxton_get_display_clock_speed;
88212941 14512 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
14513 dev_priv->display.get_display_clock_speed =
14514 broadwell_get_display_clock_speed;
88212941 14515 else if (IS_HASWELL(dev_priv))
1652d19e
VS
14516 dev_priv->display.get_display_clock_speed =
14517 haswell_get_display_clock_speed;
88212941 14518 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
14519 dev_priv->display.get_display_clock_speed =
14520 valleyview_get_display_clock_speed;
88212941 14521 else if (IS_GEN5(dev_priv))
b37a6434
VS
14522 dev_priv->display.get_display_clock_speed =
14523 ilk_get_display_clock_speed;
88212941
ID
14524 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14525 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
14526 dev_priv->display.get_display_clock_speed =
14527 i945_get_display_clock_speed;
88212941 14528 else if (IS_GM45(dev_priv))
34edce2f
VS
14529 dev_priv->display.get_display_clock_speed =
14530 gm45_get_display_clock_speed;
88212941 14531 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
14532 dev_priv->display.get_display_clock_speed =
14533 i965gm_get_display_clock_speed;
88212941 14534 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
14535 dev_priv->display.get_display_clock_speed =
14536 pnv_get_display_clock_speed;
88212941 14537 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
14538 dev_priv->display.get_display_clock_speed =
14539 g33_get_display_clock_speed;
88212941 14540 else if (IS_I915G(dev_priv))
e70236a8
JB
14541 dev_priv->display.get_display_clock_speed =
14542 i915_get_display_clock_speed;
88212941 14543 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
14544 dev_priv->display.get_display_clock_speed =
14545 i9xx_misc_get_display_clock_speed;
88212941 14546 else if (IS_I915GM(dev_priv))
e70236a8
JB
14547 dev_priv->display.get_display_clock_speed =
14548 i915gm_get_display_clock_speed;
88212941 14549 else if (IS_I865G(dev_priv))
e70236a8
JB
14550 dev_priv->display.get_display_clock_speed =
14551 i865_get_display_clock_speed;
88212941 14552 else if (IS_I85X(dev_priv))
e70236a8 14553 dev_priv->display.get_display_clock_speed =
1b1d2716 14554 i85x_get_display_clock_speed;
623e01e5 14555 else { /* 830 */
88212941 14556 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14557 dev_priv->display.get_display_clock_speed =
14558 i830_get_display_clock_speed;
623e01e5 14559 }
e70236a8 14560
88212941 14561 if (IS_GEN5(dev_priv)) {
3bb11b53 14562 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 14563 } else if (IS_GEN6(dev_priv)) {
3bb11b53 14564 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 14565 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
14566 /* FIXME: detect B0+ stepping and use auto training */
14567 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 14568 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 14569 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
14570 }
14571
14572 if (IS_BROADWELL(dev_priv)) {
14573 dev_priv->display.modeset_commit_cdclk =
14574 broadwell_modeset_commit_cdclk;
14575 dev_priv->display.modeset_calc_cdclk =
14576 broadwell_modeset_calc_cdclk;
88212941 14577 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
14578 dev_priv->display.modeset_commit_cdclk =
14579 valleyview_modeset_commit_cdclk;
14580 dev_priv->display.modeset_calc_cdclk =
14581 valleyview_modeset_calc_cdclk;
88212941 14582 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
14583 dev_priv->display.modeset_commit_cdclk =
14584 broxton_modeset_commit_cdclk;
14585 dev_priv->display.modeset_calc_cdclk =
14586 broxton_modeset_calc_cdclk;
c89e39f3
CT
14587 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
14588 dev_priv->display.modeset_commit_cdclk =
14589 skl_modeset_commit_cdclk;
14590 dev_priv->display.modeset_calc_cdclk =
14591 skl_modeset_calc_cdclk;
e70236a8
JB
14592 }
14593}
14594
b690e96c
JB
14595/*
14596 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14597 * resume, or other times. This quirk makes sure that's the case for
14598 * affected systems.
14599 */
0206e353 14600static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14601{
14602 struct drm_i915_private *dev_priv = dev->dev_private;
14603
14604 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14605 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14606}
14607
b6b5d049
VS
14608static void quirk_pipeb_force(struct drm_device *dev)
14609{
14610 struct drm_i915_private *dev_priv = dev->dev_private;
14611
14612 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14613 DRM_INFO("applying pipe b force quirk\n");
14614}
14615
435793df
KP
14616/*
14617 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14618 */
14619static void quirk_ssc_force_disable(struct drm_device *dev)
14620{
14621 struct drm_i915_private *dev_priv = dev->dev_private;
14622 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14623 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14624}
14625
4dca20ef 14626/*
5a15ab5b
CE
14627 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14628 * brightness value
4dca20ef
CE
14629 */
14630static void quirk_invert_brightness(struct drm_device *dev)
14631{
14632 struct drm_i915_private *dev_priv = dev->dev_private;
14633 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14634 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14635}
14636
9c72cc6f
SD
14637/* Some VBT's incorrectly indicate no backlight is present */
14638static void quirk_backlight_present(struct drm_device *dev)
14639{
14640 struct drm_i915_private *dev_priv = dev->dev_private;
14641 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14642 DRM_INFO("applying backlight present quirk\n");
14643}
14644
b690e96c
JB
14645struct intel_quirk {
14646 int device;
14647 int subsystem_vendor;
14648 int subsystem_device;
14649 void (*hook)(struct drm_device *dev);
14650};
14651
5f85f176
EE
14652/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14653struct intel_dmi_quirk {
14654 void (*hook)(struct drm_device *dev);
14655 const struct dmi_system_id (*dmi_id_list)[];
14656};
14657
14658static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14659{
14660 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14661 return 1;
14662}
14663
14664static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14665 {
14666 .dmi_id_list = &(const struct dmi_system_id[]) {
14667 {
14668 .callback = intel_dmi_reverse_brightness,
14669 .ident = "NCR Corporation",
14670 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14671 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14672 },
14673 },
14674 { } /* terminating entry */
14675 },
14676 .hook = quirk_invert_brightness,
14677 },
14678};
14679
c43b5634 14680static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14681 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14682 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14683
b690e96c
JB
14684 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14685 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14686
5f080c0f
VS
14687 /* 830 needs to leave pipe A & dpll A up */
14688 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14689
b6b5d049
VS
14690 /* 830 needs to leave pipe B & dpll B up */
14691 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14692
435793df
KP
14693 /* Lenovo U160 cannot use SSC on LVDS */
14694 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14695
14696 /* Sony Vaio Y cannot use SSC on LVDS */
14697 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14698
be505f64
AH
14699 /* Acer Aspire 5734Z must invert backlight brightness */
14700 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14701
14702 /* Acer/eMachines G725 */
14703 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14704
14705 /* Acer/eMachines e725 */
14706 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14707
14708 /* Acer/Packard Bell NCL20 */
14709 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14710
14711 /* Acer Aspire 4736Z */
14712 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14713
14714 /* Acer Aspire 5336 */
14715 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14716
14717 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14718 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14719
dfb3d47b
SD
14720 /* Acer C720 Chromebook (Core i3 4005U) */
14721 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14722
b2a9601c 14723 /* Apple Macbook 2,1 (Core 2 T7400) */
14724 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14725
1b9448b0
JN
14726 /* Apple Macbook 4,1 */
14727 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14728
d4967d8c
SD
14729 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14730 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14731
14732 /* HP Chromebook 14 (Celeron 2955U) */
14733 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14734
14735 /* Dell Chromebook 11 */
14736 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
14737
14738 /* Dell Chromebook 11 (2015 version) */
14739 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14740};
14741
14742static void intel_init_quirks(struct drm_device *dev)
14743{
14744 struct pci_dev *d = dev->pdev;
14745 int i;
14746
14747 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14748 struct intel_quirk *q = &intel_quirks[i];
14749
14750 if (d->device == q->device &&
14751 (d->subsystem_vendor == q->subsystem_vendor ||
14752 q->subsystem_vendor == PCI_ANY_ID) &&
14753 (d->subsystem_device == q->subsystem_device ||
14754 q->subsystem_device == PCI_ANY_ID))
14755 q->hook(dev);
14756 }
5f85f176
EE
14757 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14758 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14759 intel_dmi_quirks[i].hook(dev);
14760 }
b690e96c
JB
14761}
14762
9cce37f4
JB
14763/* Disable the VGA plane that we never use */
14764static void i915_disable_vga(struct drm_device *dev)
14765{
14766 struct drm_i915_private *dev_priv = dev->dev_private;
14767 u8 sr1;
f0f59a00 14768 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14769
2b37c616 14770 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14771 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14772 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14773 sr1 = inb(VGA_SR_DATA);
14774 outb(sr1 | 1<<5, VGA_SR_DATA);
14775 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14776 udelay(300);
14777
01f5a626 14778 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14779 POSTING_READ(vga_reg);
14780}
14781
f817586c
DV
14782void intel_modeset_init_hw(struct drm_device *dev)
14783{
1a617b77
ML
14784 struct drm_i915_private *dev_priv = dev->dev_private;
14785
b6283055 14786 intel_update_cdclk(dev);
1a617b77
ML
14787
14788 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
14789
f817586c 14790 intel_init_clock_gating(dev);
dc97997a 14791 intel_enable_gt_powersave(dev_priv);
f817586c
DV
14792}
14793
d93c0372
MR
14794/*
14795 * Calculate what we think the watermarks should be for the state we've read
14796 * out of the hardware and then immediately program those watermarks so that
14797 * we ensure the hardware settings match our internal state.
14798 *
14799 * We can calculate what we think WM's should be by creating a duplicate of the
14800 * current state (which was constructed during hardware readout) and running it
14801 * through the atomic check code to calculate new watermark values in the
14802 * state object.
14803 */
14804static void sanitize_watermarks(struct drm_device *dev)
14805{
14806 struct drm_i915_private *dev_priv = to_i915(dev);
14807 struct drm_atomic_state *state;
14808 struct drm_crtc *crtc;
14809 struct drm_crtc_state *cstate;
14810 struct drm_modeset_acquire_ctx ctx;
14811 int ret;
14812 int i;
14813
14814 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 14815 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
14816 return;
14817
14818 /*
14819 * We need to hold connection_mutex before calling duplicate_state so
14820 * that the connector loop is protected.
14821 */
14822 drm_modeset_acquire_init(&ctx, 0);
14823retry:
0cd1262d 14824 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
14825 if (ret == -EDEADLK) {
14826 drm_modeset_backoff(&ctx);
14827 goto retry;
14828 } else if (WARN_ON(ret)) {
0cd1262d 14829 goto fail;
d93c0372
MR
14830 }
14831
14832 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14833 if (WARN_ON(IS_ERR(state)))
0cd1262d 14834 goto fail;
d93c0372 14835
ed4a6a7c
MR
14836 /*
14837 * Hardware readout is the only time we don't want to calculate
14838 * intermediate watermarks (since we don't trust the current
14839 * watermarks).
14840 */
14841 to_intel_atomic_state(state)->skip_intermediate_wm = true;
14842
d93c0372
MR
14843 ret = intel_atomic_check(dev, state);
14844 if (ret) {
14845 /*
14846 * If we fail here, it means that the hardware appears to be
14847 * programmed in a way that shouldn't be possible, given our
14848 * understanding of watermark requirements. This might mean a
14849 * mistake in the hardware readout code or a mistake in the
14850 * watermark calculations for a given platform. Raise a WARN
14851 * so that this is noticeable.
14852 *
14853 * If this actually happens, we'll have to just leave the
14854 * BIOS-programmed watermarks untouched and hope for the best.
14855 */
14856 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 14857 goto fail;
d93c0372
MR
14858 }
14859
14860 /* Write calculated watermark values back */
d93c0372
MR
14861 for_each_crtc_in_state(state, crtc, cstate, i) {
14862 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14863
ed4a6a7c
MR
14864 cs->wm.need_postvbl_update = true;
14865 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
14866 }
14867
14868 drm_atomic_state_free(state);
0cd1262d 14869fail:
d93c0372
MR
14870 drm_modeset_drop_locks(&ctx);
14871 drm_modeset_acquire_fini(&ctx);
14872}
14873
79e53945
JB
14874void intel_modeset_init(struct drm_device *dev)
14875{
72e96d64
JL
14876 struct drm_i915_private *dev_priv = to_i915(dev);
14877 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 14878 int sprite, ret;
8cc87b75 14879 enum pipe pipe;
46f297fb 14880 struct intel_crtc *crtc;
79e53945
JB
14881
14882 drm_mode_config_init(dev);
14883
14884 dev->mode_config.min_width = 0;
14885 dev->mode_config.min_height = 0;
14886
019d96cb
DA
14887 dev->mode_config.preferred_depth = 24;
14888 dev->mode_config.prefer_shadow = 1;
14889
25bab385
TU
14890 dev->mode_config.allow_fb_modifiers = true;
14891
e6ecefaa 14892 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14893
b690e96c
JB
14894 intel_init_quirks(dev);
14895
1fa61106
ED
14896 intel_init_pm(dev);
14897
e3c74757
BW
14898 if (INTEL_INFO(dev)->num_pipes == 0)
14899 return;
14900
69f92f67
LW
14901 /*
14902 * There may be no VBT; and if the BIOS enabled SSC we can
14903 * just keep using it to avoid unnecessary flicker. Whereas if the
14904 * BIOS isn't using it, don't assume it will work even if the VBT
14905 * indicates as much.
14906 */
14907 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14908 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14909 DREF_SSC1_ENABLE);
14910
14911 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14912 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14913 bios_lvds_use_ssc ? "en" : "dis",
14914 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14915 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14916 }
14917 }
14918
a6c45cf0
CW
14919 if (IS_GEN2(dev)) {
14920 dev->mode_config.max_width = 2048;
14921 dev->mode_config.max_height = 2048;
14922 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14923 dev->mode_config.max_width = 4096;
14924 dev->mode_config.max_height = 4096;
79e53945 14925 } else {
a6c45cf0
CW
14926 dev->mode_config.max_width = 8192;
14927 dev->mode_config.max_height = 8192;
79e53945 14928 }
068be561 14929
dc41c154
VS
14930 if (IS_845G(dev) || IS_I865G(dev)) {
14931 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14932 dev->mode_config.cursor_height = 1023;
14933 } else if (IS_GEN2(dev)) {
068be561
DL
14934 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14935 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14936 } else {
14937 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14938 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14939 }
14940
72e96d64 14941 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 14942
28c97730 14943 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14944 INTEL_INFO(dev)->num_pipes,
14945 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14946
055e393f 14947 for_each_pipe(dev_priv, pipe) {
8cc87b75 14948 intel_crtc_init(dev, pipe);
3bdcfc0c 14949 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14950 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14951 if (ret)
06da8da2 14952 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14953 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14954 }
79e53945
JB
14955 }
14956
bfa7df01
VS
14957 intel_update_czclk(dev_priv);
14958 intel_update_cdclk(dev);
14959
e72f9fbf 14960 intel_shared_dpll_init(dev);
ee7b9f93 14961
b2045352
VS
14962 if (dev_priv->max_cdclk_freq == 0)
14963 intel_update_max_cdclk(dev);
14964
9cce37f4
JB
14965 /* Just disable it once at startup */
14966 i915_disable_vga(dev);
79e53945 14967 intel_setup_outputs(dev);
11be49eb 14968
6e9f798d 14969 drm_modeset_lock_all(dev);
043e9bda 14970 intel_modeset_setup_hw_state(dev);
6e9f798d 14971 drm_modeset_unlock_all(dev);
46f297fb 14972
d3fcc808 14973 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14974 struct intel_initial_plane_config plane_config = {};
14975
46f297fb
JB
14976 if (!crtc->active)
14977 continue;
14978
46f297fb 14979 /*
46f297fb
JB
14980 * Note that reserving the BIOS fb up front prevents us
14981 * from stuffing other stolen allocations like the ring
14982 * on top. This prevents some ugliness at boot time, and
14983 * can even allow for smooth boot transitions if the BIOS
14984 * fb is large enough for the active pipe configuration.
14985 */
eeebeac5
ML
14986 dev_priv->display.get_initial_plane_config(crtc,
14987 &plane_config);
14988
14989 /*
14990 * If the fb is shared between multiple heads, we'll
14991 * just get the first one.
14992 */
14993 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14994 }
d93c0372
MR
14995
14996 /*
14997 * Make sure hardware watermarks really match the state we read out.
14998 * Note that we need to do this after reconstructing the BIOS fb's
14999 * since the watermark calculation done here will use pstate->fb.
15000 */
15001 sanitize_watermarks(dev);
2c7111db
CW
15002}
15003
7fad798e
DV
15004static void intel_enable_pipe_a(struct drm_device *dev)
15005{
15006 struct intel_connector *connector;
15007 struct drm_connector *crt = NULL;
15008 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15009 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15010
15011 /* We can't just switch on the pipe A, we need to set things up with a
15012 * proper mode and output configuration. As a gross hack, enable pipe A
15013 * by enabling the load detect pipe once. */
3a3371ff 15014 for_each_intel_connector(dev, connector) {
7fad798e
DV
15015 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15016 crt = &connector->base;
15017 break;
15018 }
15019 }
15020
15021 if (!crt)
15022 return;
15023
208bf9fd 15024 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15025 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15026}
15027
fa555837
DV
15028static bool
15029intel_check_plane_mapping(struct intel_crtc *crtc)
15030{
7eb552ae
BW
15031 struct drm_device *dev = crtc->base.dev;
15032 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15033 u32 val;
fa555837 15034
7eb552ae 15035 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15036 return true;
15037
649636ef 15038 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15039
15040 if ((val & DISPLAY_PLANE_ENABLE) &&
15041 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15042 return false;
15043
15044 return true;
15045}
15046
02e93c35
VS
15047static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15048{
15049 struct drm_device *dev = crtc->base.dev;
15050 struct intel_encoder *encoder;
15051
15052 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15053 return true;
15054
15055 return false;
15056}
15057
dd756198
VS
15058static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15059{
15060 struct drm_device *dev = encoder->base.dev;
15061 struct intel_connector *connector;
15062
15063 for_each_connector_on_encoder(dev, &encoder->base, connector)
15064 return true;
15065
15066 return false;
15067}
15068
24929352
DV
15069static void intel_sanitize_crtc(struct intel_crtc *crtc)
15070{
15071 struct drm_device *dev = crtc->base.dev;
15072 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15074
24929352 15075 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15076 if (!transcoder_is_dsi(cpu_transcoder)) {
15077 i915_reg_t reg = PIPECONF(cpu_transcoder);
15078
15079 I915_WRITE(reg,
15080 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15081 }
24929352 15082
d3eaf884 15083 /* restore vblank interrupts to correct state */
9625604c 15084 drm_crtc_vblank_reset(&crtc->base);
d297e103 15085 if (crtc->active) {
f9cd7b88
VS
15086 struct intel_plane *plane;
15087
9625604c 15088 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15089
15090 /* Disable everything but the primary plane */
15091 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15092 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15093 continue;
15094
15095 plane->disable_plane(&plane->base, &crtc->base);
15096 }
9625604c 15097 }
d3eaf884 15098
24929352 15099 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15100 * disable the crtc (and hence change the state) if it is wrong. Note
15101 * that gen4+ has a fixed plane -> pipe mapping. */
15102 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15103 bool plane;
15104
24929352
DV
15105 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15106 crtc->base.base.id);
15107
15108 /* Pipe has the wrong plane attached and the plane is active.
15109 * Temporarily change the plane mapping and disable everything
15110 * ... */
15111 plane = crtc->plane;
b70709a6 15112 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15113 crtc->plane = !plane;
b17d48e2 15114 intel_crtc_disable_noatomic(&crtc->base);
24929352 15115 crtc->plane = plane;
24929352 15116 }
24929352 15117
7fad798e
DV
15118 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15119 crtc->pipe == PIPE_A && !crtc->active) {
15120 /* BIOS forgot to enable pipe A, this mostly happens after
15121 * resume. Force-enable the pipe to fix this, the update_dpms
15122 * call below we restore the pipe to the right state, but leave
15123 * the required bits on. */
15124 intel_enable_pipe_a(dev);
15125 }
15126
24929352
DV
15127 /* Adjust the state of the output pipe according to whether we
15128 * have active connectors/encoders. */
842e0307 15129 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15130 intel_crtc_disable_noatomic(&crtc->base);
24929352 15131
a3ed6aad 15132 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15133 /*
15134 * We start out with underrun reporting disabled to avoid races.
15135 * For correct bookkeeping mark this on active crtcs.
15136 *
c5ab3bc0
DV
15137 * Also on gmch platforms we dont have any hardware bits to
15138 * disable the underrun reporting. Which means we need to start
15139 * out with underrun reporting disabled also on inactive pipes,
15140 * since otherwise we'll complain about the garbage we read when
15141 * e.g. coming up after runtime pm.
15142 *
4cc31489
DV
15143 * No protection against concurrent access is required - at
15144 * worst a fifo underrun happens which also sets this to false.
15145 */
15146 crtc->cpu_fifo_underrun_disabled = true;
15147 crtc->pch_fifo_underrun_disabled = true;
15148 }
24929352
DV
15149}
15150
15151static void intel_sanitize_encoder(struct intel_encoder *encoder)
15152{
15153 struct intel_connector *connector;
15154 struct drm_device *dev = encoder->base.dev;
15155
15156 /* We need to check both for a crtc link (meaning that the
15157 * encoder is active and trying to read from a pipe) and the
15158 * pipe itself being active. */
15159 bool has_active_crtc = encoder->base.crtc &&
15160 to_intel_crtc(encoder->base.crtc)->active;
15161
dd756198 15162 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15163 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15164 encoder->base.base.id,
8e329a03 15165 encoder->base.name);
24929352
DV
15166
15167 /* Connector is active, but has no active pipe. This is
15168 * fallout from our resume register restoring. Disable
15169 * the encoder manually again. */
15170 if (encoder->base.crtc) {
15171 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15172 encoder->base.base.id,
8e329a03 15173 encoder->base.name);
24929352 15174 encoder->disable(encoder);
a62d1497
VS
15175 if (encoder->post_disable)
15176 encoder->post_disable(encoder);
24929352 15177 }
7f1950fb 15178 encoder->base.crtc = NULL;
24929352
DV
15179
15180 /* Inconsistent output/port/pipe state happens presumably due to
15181 * a bug in one of the get_hw_state functions. Or someplace else
15182 * in our code, like the register restore mess on resume. Clamp
15183 * things to off as a safer default. */
3a3371ff 15184 for_each_intel_connector(dev, connector) {
24929352
DV
15185 if (connector->encoder != encoder)
15186 continue;
7f1950fb
EE
15187 connector->base.dpms = DRM_MODE_DPMS_OFF;
15188 connector->base.encoder = NULL;
24929352
DV
15189 }
15190 }
15191 /* Enabled encoders without active connectors will be fixed in
15192 * the crtc fixup. */
15193}
15194
04098753 15195void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15196{
15197 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15198 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15199
04098753
ID
15200 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15201 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15202 i915_disable_vga(dev);
15203 }
15204}
15205
15206void i915_redisable_vga(struct drm_device *dev)
15207{
15208 struct drm_i915_private *dev_priv = dev->dev_private;
15209
8dc8a27c
PZ
15210 /* This function can be called both from intel_modeset_setup_hw_state or
15211 * at a very early point in our resume sequence, where the power well
15212 * structures are not yet restored. Since this function is at a very
15213 * paranoid "someone might have enabled VGA while we were not looking"
15214 * level, just check if the power well is enabled instead of trying to
15215 * follow the "don't touch the power well if we don't need it" policy
15216 * the rest of the driver uses. */
6392f847 15217 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15218 return;
15219
04098753 15220 i915_redisable_vga_power_on(dev);
6392f847
ID
15221
15222 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15223}
15224
f9cd7b88 15225static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15226{
f9cd7b88 15227 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15228
f9cd7b88 15229 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15230}
15231
f9cd7b88
VS
15232/* FIXME read out full plane state for all planes */
15233static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15234{
b26d3ea3 15235 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15236 struct intel_plane_state *plane_state =
b26d3ea3 15237 to_intel_plane_state(primary->state);
d032ffa0 15238
19b8d387 15239 plane_state->visible = crtc->active &&
b26d3ea3
ML
15240 primary_get_hw_state(to_intel_plane(primary));
15241
15242 if (plane_state->visible)
15243 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15244}
15245
30e984df 15246static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15247{
15248 struct drm_i915_private *dev_priv = dev->dev_private;
15249 enum pipe pipe;
24929352
DV
15250 struct intel_crtc *crtc;
15251 struct intel_encoder *encoder;
15252 struct intel_connector *connector;
5358901f 15253 int i;
24929352 15254
565602d7
ML
15255 dev_priv->active_crtcs = 0;
15256
d3fcc808 15257 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15258 struct intel_crtc_state *crtc_state = crtc->config;
15259 int pixclk = 0;
3b117c8f 15260
565602d7
ML
15261 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15262 memset(crtc_state, 0, sizeof(*crtc_state));
15263 crtc_state->base.crtc = &crtc->base;
24929352 15264
565602d7
ML
15265 crtc_state->base.active = crtc_state->base.enable =
15266 dev_priv->display.get_pipe_config(crtc, crtc_state);
15267
15268 crtc->base.enabled = crtc_state->base.enable;
15269 crtc->active = crtc_state->base.active;
15270
15271 if (crtc_state->base.active) {
15272 dev_priv->active_crtcs |= 1 << crtc->pipe;
15273
c89e39f3 15274 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 15275 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 15276 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
15277 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15278 else
15279 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
15280
15281 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15282 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15283 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
15284 }
15285
15286 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15287
f9cd7b88 15288 readout_plane_state(crtc);
24929352
DV
15289
15290 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15291 crtc->base.base.id,
15292 crtc->active ? "enabled" : "disabled");
15293 }
15294
5358901f
DV
15295 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15296 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15297
2edd6443
ACO
15298 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15299 &pll->config.hw_state);
3e369b76 15300 pll->config.crtc_mask = 0;
d3fcc808 15301 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15302 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15303 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15304 }
2dd66ebd 15305 pll->active_mask = pll->config.crtc_mask;
5358901f 15306
1e6f2ddc 15307 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15308 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15309 }
15310
b2784e15 15311 for_each_intel_encoder(dev, encoder) {
24929352
DV
15312 pipe = 0;
15313
15314 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15315 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15316 encoder->base.crtc = &crtc->base;
6e3c9717 15317 encoder->get_config(encoder, crtc->config);
24929352
DV
15318 } else {
15319 encoder->base.crtc = NULL;
15320 }
15321
6f2bcceb 15322 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15323 encoder->base.base.id,
8e329a03 15324 encoder->base.name,
24929352 15325 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15326 pipe_name(pipe));
24929352
DV
15327 }
15328
3a3371ff 15329 for_each_intel_connector(dev, connector) {
24929352
DV
15330 if (connector->get_hw_state(connector)) {
15331 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15332
15333 encoder = connector->encoder;
15334 connector->base.encoder = &encoder->base;
15335
15336 if (encoder->base.crtc &&
15337 encoder->base.crtc->state->active) {
15338 /*
15339 * This has to be done during hardware readout
15340 * because anything calling .crtc_disable may
15341 * rely on the connector_mask being accurate.
15342 */
15343 encoder->base.crtc->state->connector_mask |=
15344 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15345 encoder->base.crtc->state->encoder_mask |=
15346 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15347 }
15348
24929352
DV
15349 } else {
15350 connector->base.dpms = DRM_MODE_DPMS_OFF;
15351 connector->base.encoder = NULL;
15352 }
15353 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15354 connector->base.base.id,
c23cc417 15355 connector->base.name,
24929352
DV
15356 connector->base.encoder ? "enabled" : "disabled");
15357 }
7f4c6284
VS
15358
15359 for_each_intel_crtc(dev, crtc) {
15360 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15361
15362 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15363 if (crtc->base.state->active) {
15364 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15365 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15366 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15367
15368 /*
15369 * The initial mode needs to be set in order to keep
15370 * the atomic core happy. It wants a valid mode if the
15371 * crtc's enabled, so we do the above call.
15372 *
15373 * At this point some state updated by the connectors
15374 * in their ->detect() callback has not run yet, so
15375 * no recalculation can be done yet.
15376 *
15377 * Even if we could do a recalculation and modeset
15378 * right now it would cause a double modeset if
15379 * fbdev or userspace chooses a different initial mode.
15380 *
15381 * If that happens, someone indicated they wanted a
15382 * mode change, which means it's safe to do a full
15383 * recalculation.
15384 */
15385 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15386
15387 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15388 update_scanline_offset(crtc);
7f4c6284 15389 }
e3b247da
VS
15390
15391 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 15392 }
30e984df
DV
15393}
15394
043e9bda
ML
15395/* Scan out the current hw modeset state,
15396 * and sanitizes it to the current state
15397 */
15398static void
15399intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15400{
15401 struct drm_i915_private *dev_priv = dev->dev_private;
15402 enum pipe pipe;
30e984df
DV
15403 struct intel_crtc *crtc;
15404 struct intel_encoder *encoder;
35c95375 15405 int i;
30e984df
DV
15406
15407 intel_modeset_readout_hw_state(dev);
24929352
DV
15408
15409 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15410 for_each_intel_encoder(dev, encoder) {
24929352
DV
15411 intel_sanitize_encoder(encoder);
15412 }
15413
055e393f 15414 for_each_pipe(dev_priv, pipe) {
24929352
DV
15415 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15416 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15417 intel_dump_pipe_config(crtc, crtc->config,
15418 "[setup_hw_state]");
24929352 15419 }
9a935856 15420
d29b2f9d
ACO
15421 intel_modeset_update_connector_atomic_state(dev);
15422
35c95375
DV
15423 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15424 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15425
2dd66ebd 15426 if (!pll->on || pll->active_mask)
35c95375
DV
15427 continue;
15428
15429 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15430
2edd6443 15431 pll->funcs.disable(dev_priv, pll);
35c95375
DV
15432 pll->on = false;
15433 }
15434
666a4537 15435 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15436 vlv_wm_get_hw_state(dev);
15437 else if (IS_GEN9(dev))
3078999f
PB
15438 skl_wm_get_hw_state(dev);
15439 else if (HAS_PCH_SPLIT(dev))
243e6a44 15440 ilk_wm_get_hw_state(dev);
292b990e
ML
15441
15442 for_each_intel_crtc(dev, crtc) {
15443 unsigned long put_domains;
15444
74bff5f9 15445 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
15446 if (WARN_ON(put_domains))
15447 modeset_put_power_domains(dev_priv, put_domains);
15448 }
15449 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15450
15451 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15452}
7d0bc1ea 15453
043e9bda
ML
15454void intel_display_resume(struct drm_device *dev)
15455{
e2c8b870
ML
15456 struct drm_i915_private *dev_priv = to_i915(dev);
15457 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15458 struct drm_modeset_acquire_ctx ctx;
043e9bda 15459 int ret;
e2c8b870 15460 bool setup = false;
f30da187 15461
e2c8b870 15462 dev_priv->modeset_restore_state = NULL;
043e9bda 15463
ea49c9ac
ML
15464 /*
15465 * This is a cludge because with real atomic modeset mode_config.mutex
15466 * won't be taken. Unfortunately some probed state like
15467 * audio_codec_enable is still protected by mode_config.mutex, so lock
15468 * it here for now.
15469 */
15470 mutex_lock(&dev->mode_config.mutex);
e2c8b870 15471 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15472
e2c8b870
ML
15473retry:
15474 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15475
e2c8b870
ML
15476 if (ret == 0 && !setup) {
15477 setup = true;
043e9bda 15478
e2c8b870
ML
15479 intel_modeset_setup_hw_state(dev);
15480 i915_redisable_vga(dev);
45e2b5f6 15481 }
8af6cf88 15482
e2c8b870
ML
15483 if (ret == 0 && state) {
15484 struct drm_crtc_state *crtc_state;
15485 struct drm_crtc *crtc;
15486 int i;
043e9bda 15487
e2c8b870
ML
15488 state->acquire_ctx = &ctx;
15489
e3d5457c
VS
15490 /* ignore any reset values/BIOS leftovers in the WM registers */
15491 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15492
e2c8b870
ML
15493 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15494 /*
15495 * Force recalculation even if we restore
15496 * current state. With fast modeset this may not result
15497 * in a modeset when the state is compatible.
15498 */
15499 crtc_state->mode_changed = true;
15500 }
15501
15502 ret = drm_atomic_commit(state);
043e9bda
ML
15503 }
15504
e2c8b870
ML
15505 if (ret == -EDEADLK) {
15506 drm_modeset_backoff(&ctx);
15507 goto retry;
15508 }
043e9bda 15509
e2c8b870
ML
15510 drm_modeset_drop_locks(&ctx);
15511 drm_modeset_acquire_fini(&ctx);
ea49c9ac 15512 mutex_unlock(&dev->mode_config.mutex);
043e9bda 15513
e2c8b870
ML
15514 if (ret) {
15515 DRM_ERROR("Restoring old state failed with %i\n", ret);
15516 drm_atomic_state_free(state);
15517 }
2c7111db
CW
15518}
15519
15520void intel_modeset_gem_init(struct drm_device *dev)
15521{
dc97997a 15522 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 15523 struct drm_crtc *c;
2ff8fde1 15524 struct drm_i915_gem_object *obj;
e0d6149b 15525 int ret;
484b41dd 15526
dc97997a 15527 intel_init_gt_powersave(dev_priv);
ae48434c 15528
1833b134 15529 intel_modeset_init_hw(dev);
02e792fb 15530
1ee8da6d 15531 intel_setup_overlay(dev_priv);
484b41dd
JB
15532
15533 /*
15534 * Make sure any fbs we allocated at startup are properly
15535 * pinned & fenced. When we do the allocation it's too early
15536 * for this.
15537 */
70e1e0ec 15538 for_each_crtc(dev, c) {
2ff8fde1
MR
15539 obj = intel_fb_obj(c->primary->fb);
15540 if (obj == NULL)
484b41dd
JB
15541 continue;
15542
e0d6149b 15543 mutex_lock(&dev->struct_mutex);
3465c580
VS
15544 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15545 c->primary->state->rotation);
e0d6149b
TU
15546 mutex_unlock(&dev->struct_mutex);
15547 if (ret) {
484b41dd
JB
15548 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15549 to_intel_crtc(c)->pipe);
66e514c1 15550 drm_framebuffer_unreference(c->primary->fb);
143f73b3
ML
15551 drm_framebuffer_unreference(c->primary->state->fb);
15552 c->primary->fb = c->primary->state->fb = NULL;
36750f28 15553 c->primary->crtc = c->primary->state->crtc = NULL;
36750f28 15554 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15555 }
15556 }
0962c3c9
VS
15557
15558 intel_backlight_register(dev);
79e53945
JB
15559}
15560
4932e2c3
ID
15561void intel_connector_unregister(struct intel_connector *intel_connector)
15562{
15563 struct drm_connector *connector = &intel_connector->base;
15564
15565 intel_panel_destroy_backlight(connector);
34ea3d38 15566 drm_connector_unregister(connector);
4932e2c3
ID
15567}
15568
79e53945
JB
15569void intel_modeset_cleanup(struct drm_device *dev)
15570{
652c393a 15571 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 15572 struct intel_connector *connector;
652c393a 15573
dc97997a 15574 intel_disable_gt_powersave(dev_priv);
2eb5252e 15575
0962c3c9
VS
15576 intel_backlight_unregister(dev);
15577
fd0c0642
DV
15578 /*
15579 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15580 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15581 * experience fancy races otherwise.
15582 */
2aeb7d3a 15583 intel_irq_uninstall(dev_priv);
eb21b92b 15584
fd0c0642
DV
15585 /*
15586 * Due to the hpd irq storm handling the hotplug work can re-arm the
15587 * poll handlers. Hence disable polling after hpd handling is shut down.
15588 */
f87ea761 15589 drm_kms_helper_poll_fini(dev);
fd0c0642 15590
723bfd70
JB
15591 intel_unregister_dsm_handler();
15592
c937ab3e 15593 intel_fbc_global_disable(dev_priv);
69341a5e 15594
1630fe75
CW
15595 /* flush any delayed tasks or pending work */
15596 flush_scheduled_work();
15597
db31af1d 15598 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
15599 for_each_intel_connector(dev, connector)
15600 connector->unregister(connector);
d9255d57 15601
79e53945 15602 drm_mode_config_cleanup(dev);
4d7bb011 15603
1ee8da6d 15604 intel_cleanup_overlay(dev_priv);
ae48434c 15605
dc97997a 15606 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
15607
15608 intel_teardown_gmbus(dev);
79e53945
JB
15609}
15610
f1c79df3
ZW
15611/*
15612 * Return which encoder is currently attached for connector.
15613 */
df0e9248 15614struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15615{
df0e9248
CW
15616 return &intel_attached_encoder(connector)->base;
15617}
f1c79df3 15618
df0e9248
CW
15619void intel_connector_attach_encoder(struct intel_connector *connector,
15620 struct intel_encoder *encoder)
15621{
15622 connector->encoder = encoder;
15623 drm_mode_connector_attach_encoder(&connector->base,
15624 &encoder->base);
79e53945 15625}
28d52043
DA
15626
15627/*
15628 * set vga decode state - true == enable VGA decode
15629 */
15630int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15631{
15632 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15633 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15634 u16 gmch_ctrl;
15635
75fa041d
CW
15636 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15637 DRM_ERROR("failed to read control word\n");
15638 return -EIO;
15639 }
15640
c0cc8a55
CW
15641 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15642 return 0;
15643
28d52043
DA
15644 if (state)
15645 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15646 else
15647 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15648
15649 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15650 DRM_ERROR("failed to write control word\n");
15651 return -EIO;
15652 }
15653
28d52043
DA
15654 return 0;
15655}
c4a1d9e4 15656
c4a1d9e4 15657struct intel_display_error_state {
ff57f1b0
PZ
15658
15659 u32 power_well_driver;
15660
63b66e5b
CW
15661 int num_transcoders;
15662
c4a1d9e4
CW
15663 struct intel_cursor_error_state {
15664 u32 control;
15665 u32 position;
15666 u32 base;
15667 u32 size;
52331309 15668 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15669
15670 struct intel_pipe_error_state {
ddf9c536 15671 bool power_domain_on;
c4a1d9e4 15672 u32 source;
f301b1e1 15673 u32 stat;
52331309 15674 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15675
15676 struct intel_plane_error_state {
15677 u32 control;
15678 u32 stride;
15679 u32 size;
15680 u32 pos;
15681 u32 addr;
15682 u32 surface;
15683 u32 tile_offset;
52331309 15684 } plane[I915_MAX_PIPES];
63b66e5b
CW
15685
15686 struct intel_transcoder_error_state {
ddf9c536 15687 bool power_domain_on;
63b66e5b
CW
15688 enum transcoder cpu_transcoder;
15689
15690 u32 conf;
15691
15692 u32 htotal;
15693 u32 hblank;
15694 u32 hsync;
15695 u32 vtotal;
15696 u32 vblank;
15697 u32 vsync;
15698 } transcoder[4];
c4a1d9e4
CW
15699};
15700
15701struct intel_display_error_state *
c033666a 15702intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 15703{
c4a1d9e4 15704 struct intel_display_error_state *error;
63b66e5b
CW
15705 int transcoders[] = {
15706 TRANSCODER_A,
15707 TRANSCODER_B,
15708 TRANSCODER_C,
15709 TRANSCODER_EDP,
15710 };
c4a1d9e4
CW
15711 int i;
15712
c033666a 15713 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
15714 return NULL;
15715
9d1cb914 15716 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15717 if (error == NULL)
15718 return NULL;
15719
c033666a 15720 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
15721 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15722
055e393f 15723 for_each_pipe(dev_priv, i) {
ddf9c536 15724 error->pipe[i].power_domain_on =
f458ebbc
DV
15725 __intel_display_power_is_enabled(dev_priv,
15726 POWER_DOMAIN_PIPE(i));
ddf9c536 15727 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15728 continue;
15729
5efb3e28
VS
15730 error->cursor[i].control = I915_READ(CURCNTR(i));
15731 error->cursor[i].position = I915_READ(CURPOS(i));
15732 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15733
15734 error->plane[i].control = I915_READ(DSPCNTR(i));
15735 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 15736 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 15737 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15738 error->plane[i].pos = I915_READ(DSPPOS(i));
15739 }
c033666a 15740 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 15741 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 15742 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
15743 error->plane[i].surface = I915_READ(DSPSURF(i));
15744 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15745 }
15746
c4a1d9e4 15747 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15748
c033666a 15749 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 15750 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15751 }
15752
4d1de975 15753 /* Note: this does not include DSI transcoders. */
c033666a 15754 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 15755 if (HAS_DDI(dev_priv))
63b66e5b
CW
15756 error->num_transcoders++; /* Account for eDP. */
15757
15758 for (i = 0; i < error->num_transcoders; i++) {
15759 enum transcoder cpu_transcoder = transcoders[i];
15760
ddf9c536 15761 error->transcoder[i].power_domain_on =
f458ebbc 15762 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15763 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15764 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15765 continue;
15766
63b66e5b
CW
15767 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15768
15769 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15770 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15771 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15772 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15773 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15774 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15775 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15776 }
15777
15778 return error;
15779}
15780
edc3d884
MK
15781#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15782
c4a1d9e4 15783void
edc3d884 15784intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15785 struct drm_device *dev,
15786 struct intel_display_error_state *error)
15787{
055e393f 15788 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15789 int i;
15790
63b66e5b
CW
15791 if (!error)
15792 return;
15793
edc3d884 15794 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15795 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15796 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15797 error->power_well_driver);
055e393f 15798 for_each_pipe(dev_priv, i) {
edc3d884 15799 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 15800 err_printf(m, " Power: %s\n",
87ad3212 15801 onoff(error->pipe[i].power_domain_on));
edc3d884 15802 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15803 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15804
15805 err_printf(m, "Plane [%d]:\n", i);
15806 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15807 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15808 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15809 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15810 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15811 }
4b71a570 15812 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15813 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15814 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15815 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15816 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15817 }
15818
edc3d884
MK
15819 err_printf(m, "Cursor [%d]:\n", i);
15820 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15821 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15822 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15823 }
63b66e5b
CW
15824
15825 for (i = 0; i < error->num_transcoders; i++) {
da205630 15826 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 15827 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 15828 err_printf(m, " Power: %s\n",
87ad3212 15829 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
15830 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15831 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15832 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15833 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15834 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15835 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15836 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15837 }
c4a1d9e4 15838}