Commit | Line | Data |
---|---|---|
79e53945 JB |
1 | /* |
2 | * Copyright © 2006-2007 Intel Corporation | |
3 | * | |
4 | * Permission is hereby granted, free of charge, to any person obtaining a | |
5 | * copy of this software and associated documentation files (the "Software"), | |
6 | * to deal in the Software without restriction, including without limitation | |
7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
8 | * and/or sell copies of the Software, and to permit persons to whom the | |
9 | * Software is furnished to do so, subject to the following conditions: | |
10 | * | |
11 | * The above copyright notice and this permission notice (including the next | |
12 | * paragraph) shall be included in all copies or substantial portions of the | |
13 | * Software. | |
14 | * | |
15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | |
20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER | |
21 | * DEALINGS IN THE SOFTWARE. | |
22 | * | |
23 | * Authors: | |
24 | * Eric Anholt <eric@anholt.net> | |
25 | */ | |
26 | ||
618563e3 | 27 | #include <linux/dmi.h> |
c1c7af60 JB |
28 | #include <linux/module.h> |
29 | #include <linux/input.h> | |
79e53945 | 30 | #include <linux/i2c.h> |
7662c8bd | 31 | #include <linux/kernel.h> |
5a0e3ad6 | 32 | #include <linux/slab.h> |
9cce37f4 | 33 | #include <linux/vgaarb.h> |
e0dac65e | 34 | #include <drm/drm_edid.h> |
760285e7 | 35 | #include <drm/drmP.h> |
79e53945 | 36 | #include "intel_drv.h" |
760285e7 | 37 | #include <drm/i915_drm.h> |
79e53945 | 38 | #include "i915_drv.h" |
e5510fac | 39 | #include "i915_trace.h" |
760285e7 DH |
40 | #include <drm/drm_dp_helper.h> |
41 | #include <drm/drm_crtc_helper.h> | |
c0f372b3 | 42 | #include <linux/dma_remapping.h> |
79e53945 | 43 | |
3dec0095 | 44 | static void intel_increase_pllclock(struct drm_crtc *crtc); |
6b383a7f | 45 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on); |
79e53945 | 46 | |
f1f644dc JB |
47 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
48 | struct intel_crtc_config *pipe_config); | |
18442d08 VS |
49 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
50 | struct intel_crtc_config *pipe_config); | |
f1f644dc | 51 | |
e7457a9a DL |
52 | static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode, |
53 | int x, int y, struct drm_framebuffer *old_fb); | |
eb1bfe80 JB |
54 | static int intel_framebuffer_init(struct drm_device *dev, |
55 | struct intel_framebuffer *ifb, | |
56 | struct drm_mode_fb_cmd2 *mode_cmd, | |
57 | struct drm_i915_gem_object *obj); | |
e7457a9a | 58 | |
79e53945 | 59 | typedef struct { |
0206e353 | 60 | int min, max; |
79e53945 JB |
61 | } intel_range_t; |
62 | ||
63 | typedef struct { | |
0206e353 AJ |
64 | int dot_limit; |
65 | int p2_slow, p2_fast; | |
79e53945 JB |
66 | } intel_p2_t; |
67 | ||
d4906093 ML |
68 | typedef struct intel_limit intel_limit_t; |
69 | struct intel_limit { | |
0206e353 AJ |
70 | intel_range_t dot, vco, n, m, m1, m2, p, p1; |
71 | intel_p2_t p2; | |
d4906093 | 72 | }; |
79e53945 | 73 | |
d2acd215 DV |
74 | int |
75 | intel_pch_rawclk(struct drm_device *dev) | |
76 | { | |
77 | struct drm_i915_private *dev_priv = dev->dev_private; | |
78 | ||
79 | WARN_ON(!HAS_PCH_SPLIT(dev)); | |
80 | ||
81 | return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK; | |
82 | } | |
83 | ||
021357ac CW |
84 | static inline u32 /* units of 100MHz */ |
85 | intel_fdi_link_freq(struct drm_device *dev) | |
86 | { | |
8b99e68c CW |
87 | if (IS_GEN5(dev)) { |
88 | struct drm_i915_private *dev_priv = dev->dev_private; | |
89 | return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2; | |
90 | } else | |
91 | return 27; | |
021357ac CW |
92 | } |
93 | ||
5d536e28 | 94 | static const intel_limit_t intel_limits_i8xx_dac = { |
0206e353 | 95 | .dot = { .min = 25000, .max = 350000 }, |
9c333719 | 96 | .vco = { .min = 908000, .max = 1512000 }, |
91dbe5fb | 97 | .n = { .min = 2, .max = 16 }, |
0206e353 AJ |
98 | .m = { .min = 96, .max = 140 }, |
99 | .m1 = { .min = 18, .max = 26 }, | |
100 | .m2 = { .min = 6, .max = 16 }, | |
101 | .p = { .min = 4, .max = 128 }, | |
102 | .p1 = { .min = 2, .max = 33 }, | |
273e27ca EA |
103 | .p2 = { .dot_limit = 165000, |
104 | .p2_slow = 4, .p2_fast = 2 }, | |
e4b36699 KP |
105 | }; |
106 | ||
5d536e28 DV |
107 | static const intel_limit_t intel_limits_i8xx_dvo = { |
108 | .dot = { .min = 25000, .max = 350000 }, | |
9c333719 | 109 | .vco = { .min = 908000, .max = 1512000 }, |
91dbe5fb | 110 | .n = { .min = 2, .max = 16 }, |
5d536e28 DV |
111 | .m = { .min = 96, .max = 140 }, |
112 | .m1 = { .min = 18, .max = 26 }, | |
113 | .m2 = { .min = 6, .max = 16 }, | |
114 | .p = { .min = 4, .max = 128 }, | |
115 | .p1 = { .min = 2, .max = 33 }, | |
116 | .p2 = { .dot_limit = 165000, | |
117 | .p2_slow = 4, .p2_fast = 4 }, | |
118 | }; | |
119 | ||
e4b36699 | 120 | static const intel_limit_t intel_limits_i8xx_lvds = { |
0206e353 | 121 | .dot = { .min = 25000, .max = 350000 }, |
9c333719 | 122 | .vco = { .min = 908000, .max = 1512000 }, |
91dbe5fb | 123 | .n = { .min = 2, .max = 16 }, |
0206e353 AJ |
124 | .m = { .min = 96, .max = 140 }, |
125 | .m1 = { .min = 18, .max = 26 }, | |
126 | .m2 = { .min = 6, .max = 16 }, | |
127 | .p = { .min = 4, .max = 128 }, | |
128 | .p1 = { .min = 1, .max = 6 }, | |
273e27ca EA |
129 | .p2 = { .dot_limit = 165000, |
130 | .p2_slow = 14, .p2_fast = 7 }, | |
e4b36699 | 131 | }; |
273e27ca | 132 | |
e4b36699 | 133 | static const intel_limit_t intel_limits_i9xx_sdvo = { |
0206e353 AJ |
134 | .dot = { .min = 20000, .max = 400000 }, |
135 | .vco = { .min = 1400000, .max = 2800000 }, | |
136 | .n = { .min = 1, .max = 6 }, | |
137 | .m = { .min = 70, .max = 120 }, | |
4f7dfb67 PJ |
138 | .m1 = { .min = 8, .max = 18 }, |
139 | .m2 = { .min = 3, .max = 7 }, | |
0206e353 AJ |
140 | .p = { .min = 5, .max = 80 }, |
141 | .p1 = { .min = 1, .max = 8 }, | |
273e27ca EA |
142 | .p2 = { .dot_limit = 200000, |
143 | .p2_slow = 10, .p2_fast = 5 }, | |
e4b36699 KP |
144 | }; |
145 | ||
146 | static const intel_limit_t intel_limits_i9xx_lvds = { | |
0206e353 AJ |
147 | .dot = { .min = 20000, .max = 400000 }, |
148 | .vco = { .min = 1400000, .max = 2800000 }, | |
149 | .n = { .min = 1, .max = 6 }, | |
150 | .m = { .min = 70, .max = 120 }, | |
53a7d2d1 PJ |
151 | .m1 = { .min = 8, .max = 18 }, |
152 | .m2 = { .min = 3, .max = 7 }, | |
0206e353 AJ |
153 | .p = { .min = 7, .max = 98 }, |
154 | .p1 = { .min = 1, .max = 8 }, | |
273e27ca EA |
155 | .p2 = { .dot_limit = 112000, |
156 | .p2_slow = 14, .p2_fast = 7 }, | |
e4b36699 KP |
157 | }; |
158 | ||
273e27ca | 159 | |
e4b36699 | 160 | static const intel_limit_t intel_limits_g4x_sdvo = { |
273e27ca EA |
161 | .dot = { .min = 25000, .max = 270000 }, |
162 | .vco = { .min = 1750000, .max = 3500000}, | |
163 | .n = { .min = 1, .max = 4 }, | |
164 | .m = { .min = 104, .max = 138 }, | |
165 | .m1 = { .min = 17, .max = 23 }, | |
166 | .m2 = { .min = 5, .max = 11 }, | |
167 | .p = { .min = 10, .max = 30 }, | |
168 | .p1 = { .min = 1, .max = 3}, | |
169 | .p2 = { .dot_limit = 270000, | |
170 | .p2_slow = 10, | |
171 | .p2_fast = 10 | |
044c7c41 | 172 | }, |
e4b36699 KP |
173 | }; |
174 | ||
175 | static const intel_limit_t intel_limits_g4x_hdmi = { | |
273e27ca EA |
176 | .dot = { .min = 22000, .max = 400000 }, |
177 | .vco = { .min = 1750000, .max = 3500000}, | |
178 | .n = { .min = 1, .max = 4 }, | |
179 | .m = { .min = 104, .max = 138 }, | |
180 | .m1 = { .min = 16, .max = 23 }, | |
181 | .m2 = { .min = 5, .max = 11 }, | |
182 | .p = { .min = 5, .max = 80 }, | |
183 | .p1 = { .min = 1, .max = 8}, | |
184 | .p2 = { .dot_limit = 165000, | |
185 | .p2_slow = 10, .p2_fast = 5 }, | |
e4b36699 KP |
186 | }; |
187 | ||
188 | static const intel_limit_t intel_limits_g4x_single_channel_lvds = { | |
273e27ca EA |
189 | .dot = { .min = 20000, .max = 115000 }, |
190 | .vco = { .min = 1750000, .max = 3500000 }, | |
191 | .n = { .min = 1, .max = 3 }, | |
192 | .m = { .min = 104, .max = 138 }, | |
193 | .m1 = { .min = 17, .max = 23 }, | |
194 | .m2 = { .min = 5, .max = 11 }, | |
195 | .p = { .min = 28, .max = 112 }, | |
196 | .p1 = { .min = 2, .max = 8 }, | |
197 | .p2 = { .dot_limit = 0, | |
198 | .p2_slow = 14, .p2_fast = 14 | |
044c7c41 | 199 | }, |
e4b36699 KP |
200 | }; |
201 | ||
202 | static const intel_limit_t intel_limits_g4x_dual_channel_lvds = { | |
273e27ca EA |
203 | .dot = { .min = 80000, .max = 224000 }, |
204 | .vco = { .min = 1750000, .max = 3500000 }, | |
205 | .n = { .min = 1, .max = 3 }, | |
206 | .m = { .min = 104, .max = 138 }, | |
207 | .m1 = { .min = 17, .max = 23 }, | |
208 | .m2 = { .min = 5, .max = 11 }, | |
209 | .p = { .min = 14, .max = 42 }, | |
210 | .p1 = { .min = 2, .max = 6 }, | |
211 | .p2 = { .dot_limit = 0, | |
212 | .p2_slow = 7, .p2_fast = 7 | |
044c7c41 | 213 | }, |
e4b36699 KP |
214 | }; |
215 | ||
f2b115e6 | 216 | static const intel_limit_t intel_limits_pineview_sdvo = { |
0206e353 AJ |
217 | .dot = { .min = 20000, .max = 400000}, |
218 | .vco = { .min = 1700000, .max = 3500000 }, | |
273e27ca | 219 | /* Pineview's Ncounter is a ring counter */ |
0206e353 AJ |
220 | .n = { .min = 3, .max = 6 }, |
221 | .m = { .min = 2, .max = 256 }, | |
273e27ca | 222 | /* Pineview only has one combined m divider, which we treat as m2. */ |
0206e353 AJ |
223 | .m1 = { .min = 0, .max = 0 }, |
224 | .m2 = { .min = 0, .max = 254 }, | |
225 | .p = { .min = 5, .max = 80 }, | |
226 | .p1 = { .min = 1, .max = 8 }, | |
273e27ca EA |
227 | .p2 = { .dot_limit = 200000, |
228 | .p2_slow = 10, .p2_fast = 5 }, | |
e4b36699 KP |
229 | }; |
230 | ||
f2b115e6 | 231 | static const intel_limit_t intel_limits_pineview_lvds = { |
0206e353 AJ |
232 | .dot = { .min = 20000, .max = 400000 }, |
233 | .vco = { .min = 1700000, .max = 3500000 }, | |
234 | .n = { .min = 3, .max = 6 }, | |
235 | .m = { .min = 2, .max = 256 }, | |
236 | .m1 = { .min = 0, .max = 0 }, | |
237 | .m2 = { .min = 0, .max = 254 }, | |
238 | .p = { .min = 7, .max = 112 }, | |
239 | .p1 = { .min = 1, .max = 8 }, | |
273e27ca EA |
240 | .p2 = { .dot_limit = 112000, |
241 | .p2_slow = 14, .p2_fast = 14 }, | |
e4b36699 KP |
242 | }; |
243 | ||
273e27ca EA |
244 | /* Ironlake / Sandybridge |
245 | * | |
246 | * We calculate clock using (register_value + 2) for N/M1/M2, so here | |
247 | * the range value for them is (actual_value - 2). | |
248 | */ | |
b91ad0ec | 249 | static const intel_limit_t intel_limits_ironlake_dac = { |
273e27ca EA |
250 | .dot = { .min = 25000, .max = 350000 }, |
251 | .vco = { .min = 1760000, .max = 3510000 }, | |
252 | .n = { .min = 1, .max = 5 }, | |
253 | .m = { .min = 79, .max = 127 }, | |
254 | .m1 = { .min = 12, .max = 22 }, | |
255 | .m2 = { .min = 5, .max = 9 }, | |
256 | .p = { .min = 5, .max = 80 }, | |
257 | .p1 = { .min = 1, .max = 8 }, | |
258 | .p2 = { .dot_limit = 225000, | |
259 | .p2_slow = 10, .p2_fast = 5 }, | |
e4b36699 KP |
260 | }; |
261 | ||
b91ad0ec | 262 | static const intel_limit_t intel_limits_ironlake_single_lvds = { |
273e27ca EA |
263 | .dot = { .min = 25000, .max = 350000 }, |
264 | .vco = { .min = 1760000, .max = 3510000 }, | |
265 | .n = { .min = 1, .max = 3 }, | |
266 | .m = { .min = 79, .max = 118 }, | |
267 | .m1 = { .min = 12, .max = 22 }, | |
268 | .m2 = { .min = 5, .max = 9 }, | |
269 | .p = { .min = 28, .max = 112 }, | |
270 | .p1 = { .min = 2, .max = 8 }, | |
271 | .p2 = { .dot_limit = 225000, | |
272 | .p2_slow = 14, .p2_fast = 14 }, | |
b91ad0ec ZW |
273 | }; |
274 | ||
275 | static const intel_limit_t intel_limits_ironlake_dual_lvds = { | |
273e27ca EA |
276 | .dot = { .min = 25000, .max = 350000 }, |
277 | .vco = { .min = 1760000, .max = 3510000 }, | |
278 | .n = { .min = 1, .max = 3 }, | |
279 | .m = { .min = 79, .max = 127 }, | |
280 | .m1 = { .min = 12, .max = 22 }, | |
281 | .m2 = { .min = 5, .max = 9 }, | |
282 | .p = { .min = 14, .max = 56 }, | |
283 | .p1 = { .min = 2, .max = 8 }, | |
284 | .p2 = { .dot_limit = 225000, | |
285 | .p2_slow = 7, .p2_fast = 7 }, | |
b91ad0ec ZW |
286 | }; |
287 | ||
273e27ca | 288 | /* LVDS 100mhz refclk limits. */ |
b91ad0ec | 289 | static const intel_limit_t intel_limits_ironlake_single_lvds_100m = { |
273e27ca EA |
290 | .dot = { .min = 25000, .max = 350000 }, |
291 | .vco = { .min = 1760000, .max = 3510000 }, | |
292 | .n = { .min = 1, .max = 2 }, | |
293 | .m = { .min = 79, .max = 126 }, | |
294 | .m1 = { .min = 12, .max = 22 }, | |
295 | .m2 = { .min = 5, .max = 9 }, | |
296 | .p = { .min = 28, .max = 112 }, | |
0206e353 | 297 | .p1 = { .min = 2, .max = 8 }, |
273e27ca EA |
298 | .p2 = { .dot_limit = 225000, |
299 | .p2_slow = 14, .p2_fast = 14 }, | |
b91ad0ec ZW |
300 | }; |
301 | ||
302 | static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = { | |
273e27ca EA |
303 | .dot = { .min = 25000, .max = 350000 }, |
304 | .vco = { .min = 1760000, .max = 3510000 }, | |
305 | .n = { .min = 1, .max = 3 }, | |
306 | .m = { .min = 79, .max = 126 }, | |
307 | .m1 = { .min = 12, .max = 22 }, | |
308 | .m2 = { .min = 5, .max = 9 }, | |
309 | .p = { .min = 14, .max = 42 }, | |
0206e353 | 310 | .p1 = { .min = 2, .max = 6 }, |
273e27ca EA |
311 | .p2 = { .dot_limit = 225000, |
312 | .p2_slow = 7, .p2_fast = 7 }, | |
4547668a ZY |
313 | }; |
314 | ||
dc730512 | 315 | static const intel_limit_t intel_limits_vlv = { |
f01b7962 VS |
316 | /* |
317 | * These are the data rate limits (measured in fast clocks) | |
318 | * since those are the strictest limits we have. The fast | |
319 | * clock and actual rate limits are more relaxed, so checking | |
320 | * them would make no difference. | |
321 | */ | |
322 | .dot = { .min = 25000 * 5, .max = 270000 * 5 }, | |
75e53986 | 323 | .vco = { .min = 4000000, .max = 6000000 }, |
a0c4da24 | 324 | .n = { .min = 1, .max = 7 }, |
a0c4da24 JB |
325 | .m1 = { .min = 2, .max = 3 }, |
326 | .m2 = { .min = 11, .max = 156 }, | |
b99ab663 | 327 | .p1 = { .min = 2, .max = 3 }, |
5fdc9c49 | 328 | .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */ |
a0c4da24 JB |
329 | }; |
330 | ||
6b4bf1c4 VS |
331 | static void vlv_clock(int refclk, intel_clock_t *clock) |
332 | { | |
333 | clock->m = clock->m1 * clock->m2; | |
334 | clock->p = clock->p1 * clock->p2; | |
ed5ca77e VS |
335 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
336 | return; | |
fb03ac01 VS |
337 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
338 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | |
6b4bf1c4 VS |
339 | } |
340 | ||
e0638cdf PZ |
341 | /** |
342 | * Returns whether any output on the specified pipe is of the specified type | |
343 | */ | |
344 | static bool intel_pipe_has_type(struct drm_crtc *crtc, int type) | |
345 | { | |
346 | struct drm_device *dev = crtc->dev; | |
347 | struct intel_encoder *encoder; | |
348 | ||
349 | for_each_encoder_on_crtc(dev, crtc, encoder) | |
350 | if (encoder->type == type) | |
351 | return true; | |
352 | ||
353 | return false; | |
354 | } | |
355 | ||
1b894b59 CW |
356 | static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc, |
357 | int refclk) | |
2c07245f | 358 | { |
b91ad0ec | 359 | struct drm_device *dev = crtc->dev; |
2c07245f | 360 | const intel_limit_t *limit; |
b91ad0ec ZW |
361 | |
362 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | |
1974cad0 | 363 | if (intel_is_dual_link_lvds(dev)) { |
1b894b59 | 364 | if (refclk == 100000) |
b91ad0ec ZW |
365 | limit = &intel_limits_ironlake_dual_lvds_100m; |
366 | else | |
367 | limit = &intel_limits_ironlake_dual_lvds; | |
368 | } else { | |
1b894b59 | 369 | if (refclk == 100000) |
b91ad0ec ZW |
370 | limit = &intel_limits_ironlake_single_lvds_100m; |
371 | else | |
372 | limit = &intel_limits_ironlake_single_lvds; | |
373 | } | |
c6bb3538 | 374 | } else |
b91ad0ec | 375 | limit = &intel_limits_ironlake_dac; |
2c07245f ZW |
376 | |
377 | return limit; | |
378 | } | |
379 | ||
044c7c41 ML |
380 | static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc) |
381 | { | |
382 | struct drm_device *dev = crtc->dev; | |
044c7c41 ML |
383 | const intel_limit_t *limit; |
384 | ||
385 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | |
1974cad0 | 386 | if (intel_is_dual_link_lvds(dev)) |
e4b36699 | 387 | limit = &intel_limits_g4x_dual_channel_lvds; |
044c7c41 | 388 | else |
e4b36699 | 389 | limit = &intel_limits_g4x_single_channel_lvds; |
044c7c41 ML |
390 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) || |
391 | intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) { | |
e4b36699 | 392 | limit = &intel_limits_g4x_hdmi; |
044c7c41 | 393 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) { |
e4b36699 | 394 | limit = &intel_limits_g4x_sdvo; |
044c7c41 | 395 | } else /* The option is for other outputs */ |
e4b36699 | 396 | limit = &intel_limits_i9xx_sdvo; |
044c7c41 ML |
397 | |
398 | return limit; | |
399 | } | |
400 | ||
1b894b59 | 401 | static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk) |
79e53945 JB |
402 | { |
403 | struct drm_device *dev = crtc->dev; | |
404 | const intel_limit_t *limit; | |
405 | ||
bad720ff | 406 | if (HAS_PCH_SPLIT(dev)) |
1b894b59 | 407 | limit = intel_ironlake_limit(crtc, refclk); |
2c07245f | 408 | else if (IS_G4X(dev)) { |
044c7c41 | 409 | limit = intel_g4x_limit(crtc); |
f2b115e6 | 410 | } else if (IS_PINEVIEW(dev)) { |
2177832f | 411 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) |
f2b115e6 | 412 | limit = &intel_limits_pineview_lvds; |
2177832f | 413 | else |
f2b115e6 | 414 | limit = &intel_limits_pineview_sdvo; |
a0c4da24 | 415 | } else if (IS_VALLEYVIEW(dev)) { |
dc730512 | 416 | limit = &intel_limits_vlv; |
a6c45cf0 CW |
417 | } else if (!IS_GEN2(dev)) { |
418 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) | |
419 | limit = &intel_limits_i9xx_lvds; | |
420 | else | |
421 | limit = &intel_limits_i9xx_sdvo; | |
79e53945 JB |
422 | } else { |
423 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) | |
e4b36699 | 424 | limit = &intel_limits_i8xx_lvds; |
5d536e28 | 425 | else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO)) |
e4b36699 | 426 | limit = &intel_limits_i8xx_dvo; |
5d536e28 DV |
427 | else |
428 | limit = &intel_limits_i8xx_dac; | |
79e53945 JB |
429 | } |
430 | return limit; | |
431 | } | |
432 | ||
f2b115e6 AJ |
433 | /* m1 is reserved as 0 in Pineview, n is a ring counter */ |
434 | static void pineview_clock(int refclk, intel_clock_t *clock) | |
79e53945 | 435 | { |
2177832f SL |
436 | clock->m = clock->m2 + 2; |
437 | clock->p = clock->p1 * clock->p2; | |
ed5ca77e VS |
438 | if (WARN_ON(clock->n == 0 || clock->p == 0)) |
439 | return; | |
fb03ac01 VS |
440 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n); |
441 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | |
2177832f SL |
442 | } |
443 | ||
7429e9d4 DV |
444 | static uint32_t i9xx_dpll_compute_m(struct dpll *dpll) |
445 | { | |
446 | return 5 * (dpll->m1 + 2) + (dpll->m2 + 2); | |
447 | } | |
448 | ||
ac58c3f0 | 449 | static void i9xx_clock(int refclk, intel_clock_t *clock) |
2177832f | 450 | { |
7429e9d4 | 451 | clock->m = i9xx_dpll_compute_m(clock); |
79e53945 | 452 | clock->p = clock->p1 * clock->p2; |
ed5ca77e VS |
453 | if (WARN_ON(clock->n + 2 == 0 || clock->p == 0)) |
454 | return; | |
fb03ac01 VS |
455 | clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2); |
456 | clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p); | |
79e53945 JB |
457 | } |
458 | ||
7c04d1d9 | 459 | #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0) |
79e53945 JB |
460 | /** |
461 | * Returns whether the given set of divisors are valid for a given refclk with | |
462 | * the given connectors. | |
463 | */ | |
464 | ||
1b894b59 CW |
465 | static bool intel_PLL_is_valid(struct drm_device *dev, |
466 | const intel_limit_t *limit, | |
467 | const intel_clock_t *clock) | |
79e53945 | 468 | { |
f01b7962 VS |
469 | if (clock->n < limit->n.min || limit->n.max < clock->n) |
470 | INTELPllInvalid("n out of range\n"); | |
79e53945 | 471 | if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1) |
0206e353 | 472 | INTELPllInvalid("p1 out of range\n"); |
79e53945 | 473 | if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2) |
0206e353 | 474 | INTELPllInvalid("m2 out of range\n"); |
79e53945 | 475 | if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1) |
0206e353 | 476 | INTELPllInvalid("m1 out of range\n"); |
f01b7962 VS |
477 | |
478 | if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev)) | |
479 | if (clock->m1 <= clock->m2) | |
480 | INTELPllInvalid("m1 <= m2\n"); | |
481 | ||
482 | if (!IS_VALLEYVIEW(dev)) { | |
483 | if (clock->p < limit->p.min || limit->p.max < clock->p) | |
484 | INTELPllInvalid("p out of range\n"); | |
485 | if (clock->m < limit->m.min || limit->m.max < clock->m) | |
486 | INTELPllInvalid("m out of range\n"); | |
487 | } | |
488 | ||
79e53945 | 489 | if (clock->vco < limit->vco.min || limit->vco.max < clock->vco) |
0206e353 | 490 | INTELPllInvalid("vco out of range\n"); |
79e53945 JB |
491 | /* XXX: We may need to be checking "Dot clock" depending on the multiplier, |
492 | * connector, etc., rather than just a single range. | |
493 | */ | |
494 | if (clock->dot < limit->dot.min || limit->dot.max < clock->dot) | |
0206e353 | 495 | INTELPllInvalid("dot out of range\n"); |
79e53945 JB |
496 | |
497 | return true; | |
498 | } | |
499 | ||
d4906093 | 500 | static bool |
ee9300bb | 501 | i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, |
cec2f356 SP |
502 | int target, int refclk, intel_clock_t *match_clock, |
503 | intel_clock_t *best_clock) | |
79e53945 JB |
504 | { |
505 | struct drm_device *dev = crtc->dev; | |
79e53945 | 506 | intel_clock_t clock; |
79e53945 JB |
507 | int err = target; |
508 | ||
a210b028 | 509 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { |
79e53945 | 510 | /* |
a210b028 DV |
511 | * For LVDS just rely on its current settings for dual-channel. |
512 | * We haven't figured out how to reliably set up different | |
513 | * single/dual channel state, if we even can. | |
79e53945 | 514 | */ |
1974cad0 | 515 | if (intel_is_dual_link_lvds(dev)) |
79e53945 JB |
516 | clock.p2 = limit->p2.p2_fast; |
517 | else | |
518 | clock.p2 = limit->p2.p2_slow; | |
519 | } else { | |
520 | if (target < limit->p2.dot_limit) | |
521 | clock.p2 = limit->p2.p2_slow; | |
522 | else | |
523 | clock.p2 = limit->p2.p2_fast; | |
524 | } | |
525 | ||
0206e353 | 526 | memset(best_clock, 0, sizeof(*best_clock)); |
79e53945 | 527 | |
42158660 ZY |
528 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
529 | clock.m1++) { | |
530 | for (clock.m2 = limit->m2.min; | |
531 | clock.m2 <= limit->m2.max; clock.m2++) { | |
c0efc387 | 532 | if (clock.m2 >= clock.m1) |
42158660 ZY |
533 | break; |
534 | for (clock.n = limit->n.min; | |
535 | clock.n <= limit->n.max; clock.n++) { | |
536 | for (clock.p1 = limit->p1.min; | |
537 | clock.p1 <= limit->p1.max; clock.p1++) { | |
79e53945 JB |
538 | int this_err; |
539 | ||
ac58c3f0 DV |
540 | i9xx_clock(refclk, &clock); |
541 | if (!intel_PLL_is_valid(dev, limit, | |
542 | &clock)) | |
543 | continue; | |
544 | if (match_clock && | |
545 | clock.p != match_clock->p) | |
546 | continue; | |
547 | ||
548 | this_err = abs(clock.dot - target); | |
549 | if (this_err < err) { | |
550 | *best_clock = clock; | |
551 | err = this_err; | |
552 | } | |
553 | } | |
554 | } | |
555 | } | |
556 | } | |
557 | ||
558 | return (err != target); | |
559 | } | |
560 | ||
561 | static bool | |
ee9300bb DV |
562 | pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, |
563 | int target, int refclk, intel_clock_t *match_clock, | |
564 | intel_clock_t *best_clock) | |
79e53945 JB |
565 | { |
566 | struct drm_device *dev = crtc->dev; | |
79e53945 | 567 | intel_clock_t clock; |
79e53945 JB |
568 | int err = target; |
569 | ||
a210b028 | 570 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { |
79e53945 | 571 | /* |
a210b028 DV |
572 | * For LVDS just rely on its current settings for dual-channel. |
573 | * We haven't figured out how to reliably set up different | |
574 | * single/dual channel state, if we even can. | |
79e53945 | 575 | */ |
1974cad0 | 576 | if (intel_is_dual_link_lvds(dev)) |
79e53945 JB |
577 | clock.p2 = limit->p2.p2_fast; |
578 | else | |
579 | clock.p2 = limit->p2.p2_slow; | |
580 | } else { | |
581 | if (target < limit->p2.dot_limit) | |
582 | clock.p2 = limit->p2.p2_slow; | |
583 | else | |
584 | clock.p2 = limit->p2.p2_fast; | |
585 | } | |
586 | ||
0206e353 | 587 | memset(best_clock, 0, sizeof(*best_clock)); |
79e53945 | 588 | |
42158660 ZY |
589 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; |
590 | clock.m1++) { | |
591 | for (clock.m2 = limit->m2.min; | |
592 | clock.m2 <= limit->m2.max; clock.m2++) { | |
42158660 ZY |
593 | for (clock.n = limit->n.min; |
594 | clock.n <= limit->n.max; clock.n++) { | |
595 | for (clock.p1 = limit->p1.min; | |
596 | clock.p1 <= limit->p1.max; clock.p1++) { | |
79e53945 JB |
597 | int this_err; |
598 | ||
ac58c3f0 | 599 | pineview_clock(refclk, &clock); |
1b894b59 CW |
600 | if (!intel_PLL_is_valid(dev, limit, |
601 | &clock)) | |
79e53945 | 602 | continue; |
cec2f356 SP |
603 | if (match_clock && |
604 | clock.p != match_clock->p) | |
605 | continue; | |
79e53945 JB |
606 | |
607 | this_err = abs(clock.dot - target); | |
608 | if (this_err < err) { | |
609 | *best_clock = clock; | |
610 | err = this_err; | |
611 | } | |
612 | } | |
613 | } | |
614 | } | |
615 | } | |
616 | ||
617 | return (err != target); | |
618 | } | |
619 | ||
d4906093 | 620 | static bool |
ee9300bb DV |
621 | g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, |
622 | int target, int refclk, intel_clock_t *match_clock, | |
623 | intel_clock_t *best_clock) | |
d4906093 ML |
624 | { |
625 | struct drm_device *dev = crtc->dev; | |
d4906093 ML |
626 | intel_clock_t clock; |
627 | int max_n; | |
628 | bool found; | |
6ba770dc AJ |
629 | /* approximately equals target * 0.00585 */ |
630 | int err_most = (target >> 8) + (target >> 9); | |
d4906093 ML |
631 | found = false; |
632 | ||
633 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) { | |
1974cad0 | 634 | if (intel_is_dual_link_lvds(dev)) |
d4906093 ML |
635 | clock.p2 = limit->p2.p2_fast; |
636 | else | |
637 | clock.p2 = limit->p2.p2_slow; | |
638 | } else { | |
639 | if (target < limit->p2.dot_limit) | |
640 | clock.p2 = limit->p2.p2_slow; | |
641 | else | |
642 | clock.p2 = limit->p2.p2_fast; | |
643 | } | |
644 | ||
645 | memset(best_clock, 0, sizeof(*best_clock)); | |
646 | max_n = limit->n.max; | |
f77f13e2 | 647 | /* based on hardware requirement, prefer smaller n to precision */ |
d4906093 | 648 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
f77f13e2 | 649 | /* based on hardware requirement, prefere larger m1,m2 */ |
d4906093 ML |
650 | for (clock.m1 = limit->m1.max; |
651 | clock.m1 >= limit->m1.min; clock.m1--) { | |
652 | for (clock.m2 = limit->m2.max; | |
653 | clock.m2 >= limit->m2.min; clock.m2--) { | |
654 | for (clock.p1 = limit->p1.max; | |
655 | clock.p1 >= limit->p1.min; clock.p1--) { | |
656 | int this_err; | |
657 | ||
ac58c3f0 | 658 | i9xx_clock(refclk, &clock); |
1b894b59 CW |
659 | if (!intel_PLL_is_valid(dev, limit, |
660 | &clock)) | |
d4906093 | 661 | continue; |
1b894b59 CW |
662 | |
663 | this_err = abs(clock.dot - target); | |
d4906093 ML |
664 | if (this_err < err_most) { |
665 | *best_clock = clock; | |
666 | err_most = this_err; | |
667 | max_n = clock.n; | |
668 | found = true; | |
669 | } | |
670 | } | |
671 | } | |
672 | } | |
673 | } | |
2c07245f ZW |
674 | return found; |
675 | } | |
676 | ||
a0c4da24 | 677 | static bool |
ee9300bb DV |
678 | vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc, |
679 | int target, int refclk, intel_clock_t *match_clock, | |
680 | intel_clock_t *best_clock) | |
a0c4da24 | 681 | { |
f01b7962 | 682 | struct drm_device *dev = crtc->dev; |
6b4bf1c4 | 683 | intel_clock_t clock; |
69e4f900 | 684 | unsigned int bestppm = 1000000; |
27e639bf VS |
685 | /* min update 19.2 MHz */ |
686 | int max_n = min(limit->n.max, refclk / 19200); | |
49e497ef | 687 | bool found = false; |
a0c4da24 | 688 | |
6b4bf1c4 VS |
689 | target *= 5; /* fast clock */ |
690 | ||
691 | memset(best_clock, 0, sizeof(*best_clock)); | |
a0c4da24 JB |
692 | |
693 | /* based on hardware requirement, prefer smaller n to precision */ | |
27e639bf | 694 | for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) { |
811bbf05 | 695 | for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) { |
889059d8 | 696 | for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow; |
c1a9ae43 | 697 | clock.p2 -= clock.p2 > 10 ? 2 : 1) { |
6b4bf1c4 | 698 | clock.p = clock.p1 * clock.p2; |
a0c4da24 | 699 | /* based on hardware requirement, prefer bigger m1,m2 values */ |
6b4bf1c4 | 700 | for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) { |
69e4f900 VS |
701 | unsigned int ppm, diff; |
702 | ||
6b4bf1c4 VS |
703 | clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n, |
704 | refclk * clock.m1); | |
705 | ||
706 | vlv_clock(refclk, &clock); | |
43b0ac53 | 707 | |
f01b7962 VS |
708 | if (!intel_PLL_is_valid(dev, limit, |
709 | &clock)) | |
43b0ac53 VS |
710 | continue; |
711 | ||
6b4bf1c4 VS |
712 | diff = abs(clock.dot - target); |
713 | ppm = div_u64(1000000ULL * diff, target); | |
714 | ||
715 | if (ppm < 100 && clock.p > best_clock->p) { | |
43b0ac53 | 716 | bestppm = 0; |
6b4bf1c4 | 717 | *best_clock = clock; |
49e497ef | 718 | found = true; |
43b0ac53 | 719 | } |
6b4bf1c4 | 720 | |
c686122c | 721 | if (bestppm >= 10 && ppm < bestppm - 10) { |
69e4f900 | 722 | bestppm = ppm; |
6b4bf1c4 | 723 | *best_clock = clock; |
49e497ef | 724 | found = true; |
a0c4da24 JB |
725 | } |
726 | } | |
727 | } | |
728 | } | |
729 | } | |
a0c4da24 | 730 | |
49e497ef | 731 | return found; |
a0c4da24 | 732 | } |
a4fc5ed6 | 733 | |
20ddf665 VS |
734 | bool intel_crtc_active(struct drm_crtc *crtc) |
735 | { | |
736 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
737 | ||
738 | /* Be paranoid as we can arrive here with only partial | |
739 | * state retrieved from the hardware during setup. | |
740 | * | |
241bfc38 | 741 | * We can ditch the adjusted_mode.crtc_clock check as soon |
20ddf665 VS |
742 | * as Haswell has gained clock readout/fastboot support. |
743 | * | |
744 | * We can ditch the crtc->fb check as soon as we can | |
745 | * properly reconstruct framebuffers. | |
746 | */ | |
747 | return intel_crtc->active && crtc->fb && | |
241bfc38 | 748 | intel_crtc->config.adjusted_mode.crtc_clock; |
20ddf665 VS |
749 | } |
750 | ||
a5c961d1 PZ |
751 | enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv, |
752 | enum pipe pipe) | |
753 | { | |
754 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; | |
755 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
756 | ||
3b117c8f | 757 | return intel_crtc->config.cpu_transcoder; |
a5c961d1 PZ |
758 | } |
759 | ||
57e22f4a | 760 | static void g4x_wait_for_vblank(struct drm_device *dev, int pipe) |
a928d536 PZ |
761 | { |
762 | struct drm_i915_private *dev_priv = dev->dev_private; | |
57e22f4a | 763 | u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe); |
a928d536 PZ |
764 | |
765 | frame = I915_READ(frame_reg); | |
766 | ||
767 | if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50)) | |
768 | DRM_DEBUG_KMS("vblank wait timed out\n"); | |
769 | } | |
770 | ||
9d0498a2 JB |
771 | /** |
772 | * intel_wait_for_vblank - wait for vblank on a given pipe | |
773 | * @dev: drm device | |
774 | * @pipe: pipe to wait for | |
775 | * | |
776 | * Wait for vblank to occur on a given pipe. Needed for various bits of | |
777 | * mode setting code. | |
778 | */ | |
779 | void intel_wait_for_vblank(struct drm_device *dev, int pipe) | |
79e53945 | 780 | { |
9d0498a2 | 781 | struct drm_i915_private *dev_priv = dev->dev_private; |
9db4a9c7 | 782 | int pipestat_reg = PIPESTAT(pipe); |
9d0498a2 | 783 | |
57e22f4a VS |
784 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
785 | g4x_wait_for_vblank(dev, pipe); | |
a928d536 PZ |
786 | return; |
787 | } | |
788 | ||
300387c0 CW |
789 | /* Clear existing vblank status. Note this will clear any other |
790 | * sticky status fields as well. | |
791 | * | |
792 | * This races with i915_driver_irq_handler() with the result | |
793 | * that either function could miss a vblank event. Here it is not | |
794 | * fatal, as we will either wait upon the next vblank interrupt or | |
795 | * timeout. Generally speaking intel_wait_for_vblank() is only | |
796 | * called during modeset at which time the GPU should be idle and | |
797 | * should *not* be performing page flips and thus not waiting on | |
798 | * vblanks... | |
799 | * Currently, the result of us stealing a vblank from the irq | |
800 | * handler is that a single frame will be skipped during swapbuffers. | |
801 | */ | |
802 | I915_WRITE(pipestat_reg, | |
803 | I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS); | |
804 | ||
9d0498a2 | 805 | /* Wait for vblank interrupt bit to set */ |
481b6af3 CW |
806 | if (wait_for(I915_READ(pipestat_reg) & |
807 | PIPE_VBLANK_INTERRUPT_STATUS, | |
808 | 50)) | |
9d0498a2 JB |
809 | DRM_DEBUG_KMS("vblank wait timed out\n"); |
810 | } | |
811 | ||
fbf49ea2 VS |
812 | static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe) |
813 | { | |
814 | struct drm_i915_private *dev_priv = dev->dev_private; | |
815 | u32 reg = PIPEDSL(pipe); | |
816 | u32 line1, line2; | |
817 | u32 line_mask; | |
818 | ||
819 | if (IS_GEN2(dev)) | |
820 | line_mask = DSL_LINEMASK_GEN2; | |
821 | else | |
822 | line_mask = DSL_LINEMASK_GEN3; | |
823 | ||
824 | line1 = I915_READ(reg) & line_mask; | |
825 | mdelay(5); | |
826 | line2 = I915_READ(reg) & line_mask; | |
827 | ||
828 | return line1 == line2; | |
829 | } | |
830 | ||
ab7ad7f6 KP |
831 | /* |
832 | * intel_wait_for_pipe_off - wait for pipe to turn off | |
9d0498a2 JB |
833 | * @dev: drm device |
834 | * @pipe: pipe to wait for | |
835 | * | |
836 | * After disabling a pipe, we can't wait for vblank in the usual way, | |
837 | * spinning on the vblank interrupt status bit, since we won't actually | |
838 | * see an interrupt when the pipe is disabled. | |
839 | * | |
ab7ad7f6 KP |
840 | * On Gen4 and above: |
841 | * wait for the pipe register state bit to turn off | |
842 | * | |
843 | * Otherwise: | |
844 | * wait for the display line value to settle (it usually | |
845 | * ends up stopping at the start of the next frame). | |
58e10eb9 | 846 | * |
9d0498a2 | 847 | */ |
58e10eb9 | 848 | void intel_wait_for_pipe_off(struct drm_device *dev, int pipe) |
9d0498a2 JB |
849 | { |
850 | struct drm_i915_private *dev_priv = dev->dev_private; | |
702e7a56 PZ |
851 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
852 | pipe); | |
ab7ad7f6 KP |
853 | |
854 | if (INTEL_INFO(dev)->gen >= 4) { | |
702e7a56 | 855 | int reg = PIPECONF(cpu_transcoder); |
ab7ad7f6 KP |
856 | |
857 | /* Wait for the Pipe State to go off */ | |
58e10eb9 CW |
858 | if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, |
859 | 100)) | |
284637d9 | 860 | WARN(1, "pipe_off wait timed out\n"); |
ab7ad7f6 | 861 | } else { |
ab7ad7f6 | 862 | /* Wait for the display line to settle */ |
fbf49ea2 | 863 | if (wait_for(pipe_dsl_stopped(dev, pipe), 100)) |
284637d9 | 864 | WARN(1, "pipe_off wait timed out\n"); |
ab7ad7f6 | 865 | } |
79e53945 JB |
866 | } |
867 | ||
b0ea7d37 DL |
868 | /* |
869 | * ibx_digital_port_connected - is the specified port connected? | |
870 | * @dev_priv: i915 private structure | |
871 | * @port: the port to test | |
872 | * | |
873 | * Returns true if @port is connected, false otherwise. | |
874 | */ | |
875 | bool ibx_digital_port_connected(struct drm_i915_private *dev_priv, | |
876 | struct intel_digital_port *port) | |
877 | { | |
878 | u32 bit; | |
879 | ||
c36346e3 DL |
880 | if (HAS_PCH_IBX(dev_priv->dev)) { |
881 | switch(port->port) { | |
882 | case PORT_B: | |
883 | bit = SDE_PORTB_HOTPLUG; | |
884 | break; | |
885 | case PORT_C: | |
886 | bit = SDE_PORTC_HOTPLUG; | |
887 | break; | |
888 | case PORT_D: | |
889 | bit = SDE_PORTD_HOTPLUG; | |
890 | break; | |
891 | default: | |
892 | return true; | |
893 | } | |
894 | } else { | |
895 | switch(port->port) { | |
896 | case PORT_B: | |
897 | bit = SDE_PORTB_HOTPLUG_CPT; | |
898 | break; | |
899 | case PORT_C: | |
900 | bit = SDE_PORTC_HOTPLUG_CPT; | |
901 | break; | |
902 | case PORT_D: | |
903 | bit = SDE_PORTD_HOTPLUG_CPT; | |
904 | break; | |
905 | default: | |
906 | return true; | |
907 | } | |
b0ea7d37 DL |
908 | } |
909 | ||
910 | return I915_READ(SDEISR) & bit; | |
911 | } | |
912 | ||
b24e7179 JB |
913 | static const char *state_string(bool enabled) |
914 | { | |
915 | return enabled ? "on" : "off"; | |
916 | } | |
917 | ||
918 | /* Only for pre-ILK configs */ | |
55607e8a DV |
919 | void assert_pll(struct drm_i915_private *dev_priv, |
920 | enum pipe pipe, bool state) | |
b24e7179 JB |
921 | { |
922 | int reg; | |
923 | u32 val; | |
924 | bool cur_state; | |
925 | ||
926 | reg = DPLL(pipe); | |
927 | val = I915_READ(reg); | |
928 | cur_state = !!(val & DPLL_VCO_ENABLE); | |
929 | WARN(cur_state != state, | |
930 | "PLL state assertion failure (expected %s, current %s)\n", | |
931 | state_string(state), state_string(cur_state)); | |
932 | } | |
b24e7179 | 933 | |
23538ef1 JN |
934 | /* XXX: the dsi pll is shared between MIPI DSI ports */ |
935 | static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state) | |
936 | { | |
937 | u32 val; | |
938 | bool cur_state; | |
939 | ||
940 | mutex_lock(&dev_priv->dpio_lock); | |
941 | val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL); | |
942 | mutex_unlock(&dev_priv->dpio_lock); | |
943 | ||
944 | cur_state = val & DSI_PLL_VCO_EN; | |
945 | WARN(cur_state != state, | |
946 | "DSI PLL state assertion failure (expected %s, current %s)\n", | |
947 | state_string(state), state_string(cur_state)); | |
948 | } | |
949 | #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true) | |
950 | #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false) | |
951 | ||
55607e8a | 952 | struct intel_shared_dpll * |
e2b78267 DV |
953 | intel_crtc_to_shared_dpll(struct intel_crtc *crtc) |
954 | { | |
955 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; | |
956 | ||
a43f6e0f | 957 | if (crtc->config.shared_dpll < 0) |
e2b78267 DV |
958 | return NULL; |
959 | ||
a43f6e0f | 960 | return &dev_priv->shared_dplls[crtc->config.shared_dpll]; |
e2b78267 DV |
961 | } |
962 | ||
040484af | 963 | /* For ILK+ */ |
55607e8a DV |
964 | void assert_shared_dpll(struct drm_i915_private *dev_priv, |
965 | struct intel_shared_dpll *pll, | |
966 | bool state) | |
040484af | 967 | { |
040484af | 968 | bool cur_state; |
5358901f | 969 | struct intel_dpll_hw_state hw_state; |
040484af | 970 | |
9d82aa17 ED |
971 | if (HAS_PCH_LPT(dev_priv->dev)) { |
972 | DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n"); | |
973 | return; | |
974 | } | |
975 | ||
92b27b08 | 976 | if (WARN (!pll, |
46edb027 | 977 | "asserting DPLL %s with no DPLL\n", state_string(state))) |
ee7b9f93 | 978 | return; |
ee7b9f93 | 979 | |
5358901f | 980 | cur_state = pll->get_hw_state(dev_priv, pll, &hw_state); |
92b27b08 | 981 | WARN(cur_state != state, |
5358901f DV |
982 | "%s assertion failure (expected %s, current %s)\n", |
983 | pll->name, state_string(state), state_string(cur_state)); | |
040484af | 984 | } |
040484af JB |
985 | |
986 | static void assert_fdi_tx(struct drm_i915_private *dev_priv, | |
987 | enum pipe pipe, bool state) | |
988 | { | |
989 | int reg; | |
990 | u32 val; | |
991 | bool cur_state; | |
ad80a810 PZ |
992 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
993 | pipe); | |
040484af | 994 | |
affa9354 PZ |
995 | if (HAS_DDI(dev_priv->dev)) { |
996 | /* DDI does not have a specific FDI_TX register */ | |
ad80a810 | 997 | reg = TRANS_DDI_FUNC_CTL(cpu_transcoder); |
bf507ef7 | 998 | val = I915_READ(reg); |
ad80a810 | 999 | cur_state = !!(val & TRANS_DDI_FUNC_ENABLE); |
bf507ef7 ED |
1000 | } else { |
1001 | reg = FDI_TX_CTL(pipe); | |
1002 | val = I915_READ(reg); | |
1003 | cur_state = !!(val & FDI_TX_ENABLE); | |
1004 | } | |
040484af JB |
1005 | WARN(cur_state != state, |
1006 | "FDI TX state assertion failure (expected %s, current %s)\n", | |
1007 | state_string(state), state_string(cur_state)); | |
1008 | } | |
1009 | #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true) | |
1010 | #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false) | |
1011 | ||
1012 | static void assert_fdi_rx(struct drm_i915_private *dev_priv, | |
1013 | enum pipe pipe, bool state) | |
1014 | { | |
1015 | int reg; | |
1016 | u32 val; | |
1017 | bool cur_state; | |
1018 | ||
d63fa0dc PZ |
1019 | reg = FDI_RX_CTL(pipe); |
1020 | val = I915_READ(reg); | |
1021 | cur_state = !!(val & FDI_RX_ENABLE); | |
040484af JB |
1022 | WARN(cur_state != state, |
1023 | "FDI RX state assertion failure (expected %s, current %s)\n", | |
1024 | state_string(state), state_string(cur_state)); | |
1025 | } | |
1026 | #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true) | |
1027 | #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false) | |
1028 | ||
1029 | static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv, | |
1030 | enum pipe pipe) | |
1031 | { | |
1032 | int reg; | |
1033 | u32 val; | |
1034 | ||
1035 | /* ILK FDI PLL is always enabled */ | |
3d13ef2e | 1036 | if (INTEL_INFO(dev_priv->dev)->gen == 5) |
040484af JB |
1037 | return; |
1038 | ||
bf507ef7 | 1039 | /* On Haswell, DDI ports are responsible for the FDI PLL setup */ |
affa9354 | 1040 | if (HAS_DDI(dev_priv->dev)) |
bf507ef7 ED |
1041 | return; |
1042 | ||
040484af JB |
1043 | reg = FDI_TX_CTL(pipe); |
1044 | val = I915_READ(reg); | |
1045 | WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n"); | |
1046 | } | |
1047 | ||
55607e8a DV |
1048 | void assert_fdi_rx_pll(struct drm_i915_private *dev_priv, |
1049 | enum pipe pipe, bool state) | |
040484af JB |
1050 | { |
1051 | int reg; | |
1052 | u32 val; | |
55607e8a | 1053 | bool cur_state; |
040484af JB |
1054 | |
1055 | reg = FDI_RX_CTL(pipe); | |
1056 | val = I915_READ(reg); | |
55607e8a DV |
1057 | cur_state = !!(val & FDI_RX_PLL_ENABLE); |
1058 | WARN(cur_state != state, | |
1059 | "FDI RX PLL assertion failure (expected %s, current %s)\n", | |
1060 | state_string(state), state_string(cur_state)); | |
040484af JB |
1061 | } |
1062 | ||
ea0760cf JB |
1063 | static void assert_panel_unlocked(struct drm_i915_private *dev_priv, |
1064 | enum pipe pipe) | |
1065 | { | |
1066 | int pp_reg, lvds_reg; | |
1067 | u32 val; | |
1068 | enum pipe panel_pipe = PIPE_A; | |
0de3b485 | 1069 | bool locked = true; |
ea0760cf JB |
1070 | |
1071 | if (HAS_PCH_SPLIT(dev_priv->dev)) { | |
1072 | pp_reg = PCH_PP_CONTROL; | |
1073 | lvds_reg = PCH_LVDS; | |
1074 | } else { | |
1075 | pp_reg = PP_CONTROL; | |
1076 | lvds_reg = LVDS; | |
1077 | } | |
1078 | ||
1079 | val = I915_READ(pp_reg); | |
1080 | if (!(val & PANEL_POWER_ON) || | |
1081 | ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS)) | |
1082 | locked = false; | |
1083 | ||
1084 | if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT) | |
1085 | panel_pipe = PIPE_B; | |
1086 | ||
1087 | WARN(panel_pipe == pipe && locked, | |
1088 | "panel assertion failure, pipe %c regs locked\n", | |
9db4a9c7 | 1089 | pipe_name(pipe)); |
ea0760cf JB |
1090 | } |
1091 | ||
93ce0ba6 JN |
1092 | static void assert_cursor(struct drm_i915_private *dev_priv, |
1093 | enum pipe pipe, bool state) | |
1094 | { | |
1095 | struct drm_device *dev = dev_priv->dev; | |
1096 | bool cur_state; | |
1097 | ||
d9d82081 | 1098 | if (IS_845G(dev) || IS_I865G(dev)) |
93ce0ba6 | 1099 | cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE; |
d9d82081 | 1100 | else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) |
93ce0ba6 | 1101 | cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE; |
d9d82081 PZ |
1102 | else |
1103 | cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE; | |
93ce0ba6 JN |
1104 | |
1105 | WARN(cur_state != state, | |
1106 | "cursor on pipe %c assertion failure (expected %s, current %s)\n", | |
1107 | pipe_name(pipe), state_string(state), state_string(cur_state)); | |
1108 | } | |
1109 | #define assert_cursor_enabled(d, p) assert_cursor(d, p, true) | |
1110 | #define assert_cursor_disabled(d, p) assert_cursor(d, p, false) | |
1111 | ||
b840d907 JB |
1112 | void assert_pipe(struct drm_i915_private *dev_priv, |
1113 | enum pipe pipe, bool state) | |
b24e7179 JB |
1114 | { |
1115 | int reg; | |
1116 | u32 val; | |
63d7bbe9 | 1117 | bool cur_state; |
702e7a56 PZ |
1118 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
1119 | pipe); | |
b24e7179 | 1120 | |
8e636784 DV |
1121 | /* if we need the pipe A quirk it must be always on */ |
1122 | if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) | |
1123 | state = true; | |
1124 | ||
da7e29bd | 1125 | if (!intel_display_power_enabled(dev_priv, |
b97186f0 | 1126 | POWER_DOMAIN_TRANSCODER(cpu_transcoder))) { |
69310161 PZ |
1127 | cur_state = false; |
1128 | } else { | |
1129 | reg = PIPECONF(cpu_transcoder); | |
1130 | val = I915_READ(reg); | |
1131 | cur_state = !!(val & PIPECONF_ENABLE); | |
1132 | } | |
1133 | ||
63d7bbe9 JB |
1134 | WARN(cur_state != state, |
1135 | "pipe %c assertion failure (expected %s, current %s)\n", | |
9db4a9c7 | 1136 | pipe_name(pipe), state_string(state), state_string(cur_state)); |
b24e7179 JB |
1137 | } |
1138 | ||
931872fc CW |
1139 | static void assert_plane(struct drm_i915_private *dev_priv, |
1140 | enum plane plane, bool state) | |
b24e7179 JB |
1141 | { |
1142 | int reg; | |
1143 | u32 val; | |
931872fc | 1144 | bool cur_state; |
b24e7179 JB |
1145 | |
1146 | reg = DSPCNTR(plane); | |
1147 | val = I915_READ(reg); | |
931872fc CW |
1148 | cur_state = !!(val & DISPLAY_PLANE_ENABLE); |
1149 | WARN(cur_state != state, | |
1150 | "plane %c assertion failure (expected %s, current %s)\n", | |
1151 | plane_name(plane), state_string(state), state_string(cur_state)); | |
b24e7179 JB |
1152 | } |
1153 | ||
931872fc CW |
1154 | #define assert_plane_enabled(d, p) assert_plane(d, p, true) |
1155 | #define assert_plane_disabled(d, p) assert_plane(d, p, false) | |
1156 | ||
b24e7179 JB |
1157 | static void assert_planes_disabled(struct drm_i915_private *dev_priv, |
1158 | enum pipe pipe) | |
1159 | { | |
653e1026 | 1160 | struct drm_device *dev = dev_priv->dev; |
b24e7179 JB |
1161 | int reg, i; |
1162 | u32 val; | |
1163 | int cur_pipe; | |
1164 | ||
653e1026 VS |
1165 | /* Primary planes are fixed to pipes on gen4+ */ |
1166 | if (INTEL_INFO(dev)->gen >= 4) { | |
28c05794 AJ |
1167 | reg = DSPCNTR(pipe); |
1168 | val = I915_READ(reg); | |
83f26f16 | 1169 | WARN(val & DISPLAY_PLANE_ENABLE, |
28c05794 AJ |
1170 | "plane %c assertion failure, should be disabled but not\n", |
1171 | plane_name(pipe)); | |
19ec1358 | 1172 | return; |
28c05794 | 1173 | } |
19ec1358 | 1174 | |
b24e7179 | 1175 | /* Need to check both planes against the pipe */ |
08e2a7de | 1176 | for_each_pipe(i) { |
b24e7179 JB |
1177 | reg = DSPCNTR(i); |
1178 | val = I915_READ(reg); | |
1179 | cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >> | |
1180 | DISPPLANE_SEL_PIPE_SHIFT; | |
1181 | WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe, | |
9db4a9c7 JB |
1182 | "plane %c assertion failure, should be off on pipe %c but is still active\n", |
1183 | plane_name(i), pipe_name(pipe)); | |
b24e7179 JB |
1184 | } |
1185 | } | |
1186 | ||
19332d7a JB |
1187 | static void assert_sprites_disabled(struct drm_i915_private *dev_priv, |
1188 | enum pipe pipe) | |
1189 | { | |
20674eef | 1190 | struct drm_device *dev = dev_priv->dev; |
1fe47785 | 1191 | int reg, sprite; |
19332d7a JB |
1192 | u32 val; |
1193 | ||
20674eef | 1194 | if (IS_VALLEYVIEW(dev)) { |
1fe47785 DL |
1195 | for_each_sprite(pipe, sprite) { |
1196 | reg = SPCNTR(pipe, sprite); | |
20674eef | 1197 | val = I915_READ(reg); |
83f26f16 | 1198 | WARN(val & SP_ENABLE, |
20674eef | 1199 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
1fe47785 | 1200 | sprite_name(pipe, sprite), pipe_name(pipe)); |
20674eef VS |
1201 | } |
1202 | } else if (INTEL_INFO(dev)->gen >= 7) { | |
1203 | reg = SPRCTL(pipe); | |
19332d7a | 1204 | val = I915_READ(reg); |
83f26f16 | 1205 | WARN(val & SPRITE_ENABLE, |
06da8da2 | 1206 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
20674eef VS |
1207 | plane_name(pipe), pipe_name(pipe)); |
1208 | } else if (INTEL_INFO(dev)->gen >= 5) { | |
1209 | reg = DVSCNTR(pipe); | |
19332d7a | 1210 | val = I915_READ(reg); |
83f26f16 | 1211 | WARN(val & DVS_ENABLE, |
06da8da2 | 1212 | "sprite %c assertion failure, should be off on pipe %c but is still active\n", |
20674eef | 1213 | plane_name(pipe), pipe_name(pipe)); |
19332d7a JB |
1214 | } |
1215 | } | |
1216 | ||
89eff4be | 1217 | static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv) |
92f2584a JB |
1218 | { |
1219 | u32 val; | |
1220 | bool enabled; | |
1221 | ||
89eff4be | 1222 | WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev))); |
9d82aa17 | 1223 | |
92f2584a JB |
1224 | val = I915_READ(PCH_DREF_CONTROL); |
1225 | enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK | | |
1226 | DREF_SUPERSPREAD_SOURCE_MASK)); | |
1227 | WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n"); | |
1228 | } | |
1229 | ||
ab9412ba DV |
1230 | static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv, |
1231 | enum pipe pipe) | |
92f2584a JB |
1232 | { |
1233 | int reg; | |
1234 | u32 val; | |
1235 | bool enabled; | |
1236 | ||
ab9412ba | 1237 | reg = PCH_TRANSCONF(pipe); |
92f2584a JB |
1238 | val = I915_READ(reg); |
1239 | enabled = !!(val & TRANS_ENABLE); | |
9db4a9c7 JB |
1240 | WARN(enabled, |
1241 | "transcoder assertion failed, should be off on pipe %c but is still active\n", | |
1242 | pipe_name(pipe)); | |
92f2584a JB |
1243 | } |
1244 | ||
4e634389 KP |
1245 | static bool dp_pipe_enabled(struct drm_i915_private *dev_priv, |
1246 | enum pipe pipe, u32 port_sel, u32 val) | |
f0575e92 KP |
1247 | { |
1248 | if ((val & DP_PORT_EN) == 0) | |
1249 | return false; | |
1250 | ||
1251 | if (HAS_PCH_CPT(dev_priv->dev)) { | |
1252 | u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe); | |
1253 | u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg); | |
1254 | if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel) | |
1255 | return false; | |
1256 | } else { | |
1257 | if ((val & DP_PIPE_MASK) != (pipe << 30)) | |
1258 | return false; | |
1259 | } | |
1260 | return true; | |
1261 | } | |
1262 | ||
1519b995 KP |
1263 | static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv, |
1264 | enum pipe pipe, u32 val) | |
1265 | { | |
dc0fa718 | 1266 | if ((val & SDVO_ENABLE) == 0) |
1519b995 KP |
1267 | return false; |
1268 | ||
1269 | if (HAS_PCH_CPT(dev_priv->dev)) { | |
dc0fa718 | 1270 | if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe)) |
1519b995 KP |
1271 | return false; |
1272 | } else { | |
dc0fa718 | 1273 | if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe)) |
1519b995 KP |
1274 | return false; |
1275 | } | |
1276 | return true; | |
1277 | } | |
1278 | ||
1279 | static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv, | |
1280 | enum pipe pipe, u32 val) | |
1281 | { | |
1282 | if ((val & LVDS_PORT_EN) == 0) | |
1283 | return false; | |
1284 | ||
1285 | if (HAS_PCH_CPT(dev_priv->dev)) { | |
1286 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) | |
1287 | return false; | |
1288 | } else { | |
1289 | if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe)) | |
1290 | return false; | |
1291 | } | |
1292 | return true; | |
1293 | } | |
1294 | ||
1295 | static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv, | |
1296 | enum pipe pipe, u32 val) | |
1297 | { | |
1298 | if ((val & ADPA_DAC_ENABLE) == 0) | |
1299 | return false; | |
1300 | if (HAS_PCH_CPT(dev_priv->dev)) { | |
1301 | if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe)) | |
1302 | return false; | |
1303 | } else { | |
1304 | if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe)) | |
1305 | return false; | |
1306 | } | |
1307 | return true; | |
1308 | } | |
1309 | ||
291906f1 | 1310 | static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv, |
f0575e92 | 1311 | enum pipe pipe, int reg, u32 port_sel) |
291906f1 | 1312 | { |
47a05eca | 1313 | u32 val = I915_READ(reg); |
4e634389 | 1314 | WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val), |
291906f1 | 1315 | "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n", |
9db4a9c7 | 1316 | reg, pipe_name(pipe)); |
de9a35ab | 1317 | |
75c5da27 DV |
1318 | WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0 |
1319 | && (val & DP_PIPEB_SELECT), | |
de9a35ab | 1320 | "IBX PCH dp port still using transcoder B\n"); |
291906f1 JB |
1321 | } |
1322 | ||
1323 | static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv, | |
1324 | enum pipe pipe, int reg) | |
1325 | { | |
47a05eca | 1326 | u32 val = I915_READ(reg); |
b70ad586 | 1327 | WARN(hdmi_pipe_enabled(dev_priv, pipe, val), |
23c99e77 | 1328 | "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n", |
9db4a9c7 | 1329 | reg, pipe_name(pipe)); |
de9a35ab | 1330 | |
dc0fa718 | 1331 | WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0 |
75c5da27 | 1332 | && (val & SDVO_PIPE_B_SELECT), |
de9a35ab | 1333 | "IBX PCH hdmi port still using transcoder B\n"); |
291906f1 JB |
1334 | } |
1335 | ||
1336 | static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv, | |
1337 | enum pipe pipe) | |
1338 | { | |
1339 | int reg; | |
1340 | u32 val; | |
291906f1 | 1341 | |
f0575e92 KP |
1342 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B); |
1343 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C); | |
1344 | assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D); | |
291906f1 JB |
1345 | |
1346 | reg = PCH_ADPA; | |
1347 | val = I915_READ(reg); | |
b70ad586 | 1348 | WARN(adpa_pipe_enabled(dev_priv, pipe, val), |
291906f1 | 1349 | "PCH VGA enabled on transcoder %c, should be disabled\n", |
9db4a9c7 | 1350 | pipe_name(pipe)); |
291906f1 JB |
1351 | |
1352 | reg = PCH_LVDS; | |
1353 | val = I915_READ(reg); | |
b70ad586 | 1354 | WARN(lvds_pipe_enabled(dev_priv, pipe, val), |
291906f1 | 1355 | "PCH LVDS enabled on transcoder %c, should be disabled\n", |
9db4a9c7 | 1356 | pipe_name(pipe)); |
291906f1 | 1357 | |
e2debe91 PZ |
1358 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB); |
1359 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC); | |
1360 | assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID); | |
291906f1 JB |
1361 | } |
1362 | ||
40e9cf64 JB |
1363 | static void intel_init_dpio(struct drm_device *dev) |
1364 | { | |
1365 | struct drm_i915_private *dev_priv = dev->dev_private; | |
1366 | ||
1367 | if (!IS_VALLEYVIEW(dev)) | |
1368 | return; | |
1369 | ||
e4607fcf | 1370 | DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO; |
5382f5f3 JB |
1371 | } |
1372 | ||
1373 | static void intel_reset_dpio(struct drm_device *dev) | |
1374 | { | |
1375 | struct drm_i915_private *dev_priv = dev->dev_private; | |
1376 | ||
1377 | if (!IS_VALLEYVIEW(dev)) | |
1378 | return; | |
1379 | ||
e5cbfbfb ID |
1380 | /* |
1381 | * Enable the CRI clock source so we can get at the display and the | |
1382 | * reference clock for VGA hotplug / manual detection. | |
1383 | */ | |
404faabc | 1384 | I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) | |
e5cbfbfb | 1385 | DPLL_REFA_CLK_ENABLE_VLV | |
404faabc ID |
1386 | DPLL_INTEGRATED_CRI_CLK_VLV); |
1387 | ||
40e9cf64 JB |
1388 | /* |
1389 | * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx - | |
1390 | * 6. De-assert cmn_reset/side_reset. Same as VLV X0. | |
1391 | * a. GUnit 0x2110 bit[0] set to 1 (def 0) | |
1392 | * b. The other bits such as sfr settings / modesel may all be set | |
1393 | * to 0. | |
1394 | * | |
1395 | * This should only be done on init and resume from S3 with both | |
1396 | * PLLs disabled, or we risk losing DPIO and PLL synchronization. | |
1397 | */ | |
1398 | I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST); | |
1399 | } | |
1400 | ||
426115cf | 1401 | static void vlv_enable_pll(struct intel_crtc *crtc) |
87442f73 | 1402 | { |
426115cf DV |
1403 | struct drm_device *dev = crtc->base.dev; |
1404 | struct drm_i915_private *dev_priv = dev->dev_private; | |
1405 | int reg = DPLL(crtc->pipe); | |
1406 | u32 dpll = crtc->config.dpll_hw_state.dpll; | |
87442f73 | 1407 | |
426115cf | 1408 | assert_pipe_disabled(dev_priv, crtc->pipe); |
87442f73 DV |
1409 | |
1410 | /* No really, not for ILK+ */ | |
1411 | BUG_ON(!IS_VALLEYVIEW(dev_priv->dev)); | |
1412 | ||
1413 | /* PLL is protected by panel, make sure we can write it */ | |
1414 | if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev)) | |
426115cf | 1415 | assert_panel_unlocked(dev_priv, crtc->pipe); |
87442f73 | 1416 | |
426115cf DV |
1417 | I915_WRITE(reg, dpll); |
1418 | POSTING_READ(reg); | |
1419 | udelay(150); | |
1420 | ||
1421 | if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1)) | |
1422 | DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe); | |
1423 | ||
1424 | I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md); | |
1425 | POSTING_READ(DPLL_MD(crtc->pipe)); | |
87442f73 DV |
1426 | |
1427 | /* We do this three times for luck */ | |
426115cf | 1428 | I915_WRITE(reg, dpll); |
87442f73 DV |
1429 | POSTING_READ(reg); |
1430 | udelay(150); /* wait for warmup */ | |
426115cf | 1431 | I915_WRITE(reg, dpll); |
87442f73 DV |
1432 | POSTING_READ(reg); |
1433 | udelay(150); /* wait for warmup */ | |
426115cf | 1434 | I915_WRITE(reg, dpll); |
87442f73 DV |
1435 | POSTING_READ(reg); |
1436 | udelay(150); /* wait for warmup */ | |
1437 | } | |
1438 | ||
66e3d5c0 | 1439 | static void i9xx_enable_pll(struct intel_crtc *crtc) |
63d7bbe9 | 1440 | { |
66e3d5c0 DV |
1441 | struct drm_device *dev = crtc->base.dev; |
1442 | struct drm_i915_private *dev_priv = dev->dev_private; | |
1443 | int reg = DPLL(crtc->pipe); | |
1444 | u32 dpll = crtc->config.dpll_hw_state.dpll; | |
63d7bbe9 | 1445 | |
66e3d5c0 | 1446 | assert_pipe_disabled(dev_priv, crtc->pipe); |
58c6eaa2 | 1447 | |
63d7bbe9 | 1448 | /* No really, not for ILK+ */ |
3d13ef2e | 1449 | BUG_ON(INTEL_INFO(dev)->gen >= 5); |
63d7bbe9 JB |
1450 | |
1451 | /* PLL is protected by panel, make sure we can write it */ | |
66e3d5c0 DV |
1452 | if (IS_MOBILE(dev) && !IS_I830(dev)) |
1453 | assert_panel_unlocked(dev_priv, crtc->pipe); | |
63d7bbe9 | 1454 | |
66e3d5c0 DV |
1455 | I915_WRITE(reg, dpll); |
1456 | ||
1457 | /* Wait for the clocks to stabilize. */ | |
1458 | POSTING_READ(reg); | |
1459 | udelay(150); | |
1460 | ||
1461 | if (INTEL_INFO(dev)->gen >= 4) { | |
1462 | I915_WRITE(DPLL_MD(crtc->pipe), | |
1463 | crtc->config.dpll_hw_state.dpll_md); | |
1464 | } else { | |
1465 | /* The pixel multiplier can only be updated once the | |
1466 | * DPLL is enabled and the clocks are stable. | |
1467 | * | |
1468 | * So write it again. | |
1469 | */ | |
1470 | I915_WRITE(reg, dpll); | |
1471 | } | |
63d7bbe9 JB |
1472 | |
1473 | /* We do this three times for luck */ | |
66e3d5c0 | 1474 | I915_WRITE(reg, dpll); |
63d7bbe9 JB |
1475 | POSTING_READ(reg); |
1476 | udelay(150); /* wait for warmup */ | |
66e3d5c0 | 1477 | I915_WRITE(reg, dpll); |
63d7bbe9 JB |
1478 | POSTING_READ(reg); |
1479 | udelay(150); /* wait for warmup */ | |
66e3d5c0 | 1480 | I915_WRITE(reg, dpll); |
63d7bbe9 JB |
1481 | POSTING_READ(reg); |
1482 | udelay(150); /* wait for warmup */ | |
1483 | } | |
1484 | ||
1485 | /** | |
50b44a44 | 1486 | * i9xx_disable_pll - disable a PLL |
63d7bbe9 JB |
1487 | * @dev_priv: i915 private structure |
1488 | * @pipe: pipe PLL to disable | |
1489 | * | |
1490 | * Disable the PLL for @pipe, making sure the pipe is off first. | |
1491 | * | |
1492 | * Note! This is for pre-ILK only. | |
1493 | */ | |
50b44a44 | 1494 | static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
63d7bbe9 | 1495 | { |
63d7bbe9 JB |
1496 | /* Don't disable pipe A or pipe A PLLs if needed */ |
1497 | if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE)) | |
1498 | return; | |
1499 | ||
1500 | /* Make sure the pipe isn't still relying on us */ | |
1501 | assert_pipe_disabled(dev_priv, pipe); | |
1502 | ||
50b44a44 DV |
1503 | I915_WRITE(DPLL(pipe), 0); |
1504 | POSTING_READ(DPLL(pipe)); | |
63d7bbe9 JB |
1505 | } |
1506 | ||
f6071166 JB |
1507 | static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe) |
1508 | { | |
1509 | u32 val = 0; | |
1510 | ||
1511 | /* Make sure the pipe isn't still relying on us */ | |
1512 | assert_pipe_disabled(dev_priv, pipe); | |
1513 | ||
e5cbfbfb ID |
1514 | /* |
1515 | * Leave integrated clock source and reference clock enabled for pipe B. | |
1516 | * The latter is needed for VGA hotplug / manual detection. | |
1517 | */ | |
f6071166 | 1518 | if (pipe == PIPE_B) |
e5cbfbfb | 1519 | val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV; |
f6071166 JB |
1520 | I915_WRITE(DPLL(pipe), val); |
1521 | POSTING_READ(DPLL(pipe)); | |
1522 | } | |
1523 | ||
e4607fcf CML |
1524 | void vlv_wait_port_ready(struct drm_i915_private *dev_priv, |
1525 | struct intel_digital_port *dport) | |
89b667f8 JB |
1526 | { |
1527 | u32 port_mask; | |
1528 | ||
e4607fcf CML |
1529 | switch (dport->port) { |
1530 | case PORT_B: | |
89b667f8 | 1531 | port_mask = DPLL_PORTB_READY_MASK; |
e4607fcf CML |
1532 | break; |
1533 | case PORT_C: | |
89b667f8 | 1534 | port_mask = DPLL_PORTC_READY_MASK; |
e4607fcf CML |
1535 | break; |
1536 | default: | |
1537 | BUG(); | |
1538 | } | |
89b667f8 JB |
1539 | |
1540 | if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000)) | |
1541 | WARN(1, "timed out waiting for port %c ready: 0x%08x\n", | |
be46ffd4 | 1542 | port_name(dport->port), I915_READ(DPLL(0))); |
89b667f8 JB |
1543 | } |
1544 | ||
92f2584a | 1545 | /** |
e72f9fbf | 1546 | * ironlake_enable_shared_dpll - enable PCH PLL |
92f2584a JB |
1547 | * @dev_priv: i915 private structure |
1548 | * @pipe: pipe PLL to enable | |
1549 | * | |
1550 | * The PCH PLL needs to be enabled before the PCH transcoder, since it | |
1551 | * drives the transcoder clock. | |
1552 | */ | |
e2b78267 | 1553 | static void ironlake_enable_shared_dpll(struct intel_crtc *crtc) |
92f2584a | 1554 | { |
3d13ef2e DL |
1555 | struct drm_device *dev = crtc->base.dev; |
1556 | struct drm_i915_private *dev_priv = dev->dev_private; | |
e2b78267 | 1557 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); |
92f2584a | 1558 | |
48da64a8 | 1559 | /* PCH PLLs only available on ILK, SNB and IVB */ |
3d13ef2e | 1560 | BUG_ON(INTEL_INFO(dev)->gen < 5); |
87a875bb | 1561 | if (WARN_ON(pll == NULL)) |
48da64a8 CW |
1562 | return; |
1563 | ||
1564 | if (WARN_ON(pll->refcount == 0)) | |
1565 | return; | |
ee7b9f93 | 1566 | |
46edb027 DV |
1567 | DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n", |
1568 | pll->name, pll->active, pll->on, | |
e2b78267 | 1569 | crtc->base.base.id); |
92f2584a | 1570 | |
cdbd2316 DV |
1571 | if (pll->active++) { |
1572 | WARN_ON(!pll->on); | |
e9d6944e | 1573 | assert_shared_dpll_enabled(dev_priv, pll); |
ee7b9f93 JB |
1574 | return; |
1575 | } | |
f4a091c7 | 1576 | WARN_ON(pll->on); |
ee7b9f93 | 1577 | |
46edb027 | 1578 | DRM_DEBUG_KMS("enabling %s\n", pll->name); |
e7b903d2 | 1579 | pll->enable(dev_priv, pll); |
ee7b9f93 | 1580 | pll->on = true; |
92f2584a JB |
1581 | } |
1582 | ||
e2b78267 | 1583 | static void intel_disable_shared_dpll(struct intel_crtc *crtc) |
92f2584a | 1584 | { |
3d13ef2e DL |
1585 | struct drm_device *dev = crtc->base.dev; |
1586 | struct drm_i915_private *dev_priv = dev->dev_private; | |
e2b78267 | 1587 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); |
4c609cb8 | 1588 | |
92f2584a | 1589 | /* PCH only available on ILK+ */ |
3d13ef2e | 1590 | BUG_ON(INTEL_INFO(dev)->gen < 5); |
87a875bb | 1591 | if (WARN_ON(pll == NULL)) |
ee7b9f93 | 1592 | return; |
92f2584a | 1593 | |
48da64a8 CW |
1594 | if (WARN_ON(pll->refcount == 0)) |
1595 | return; | |
7a419866 | 1596 | |
46edb027 DV |
1597 | DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n", |
1598 | pll->name, pll->active, pll->on, | |
e2b78267 | 1599 | crtc->base.base.id); |
7a419866 | 1600 | |
48da64a8 | 1601 | if (WARN_ON(pll->active == 0)) { |
e9d6944e | 1602 | assert_shared_dpll_disabled(dev_priv, pll); |
48da64a8 CW |
1603 | return; |
1604 | } | |
1605 | ||
e9d6944e | 1606 | assert_shared_dpll_enabled(dev_priv, pll); |
f4a091c7 | 1607 | WARN_ON(!pll->on); |
cdbd2316 | 1608 | if (--pll->active) |
7a419866 | 1609 | return; |
ee7b9f93 | 1610 | |
46edb027 | 1611 | DRM_DEBUG_KMS("disabling %s\n", pll->name); |
e7b903d2 | 1612 | pll->disable(dev_priv, pll); |
ee7b9f93 | 1613 | pll->on = false; |
92f2584a JB |
1614 | } |
1615 | ||
b8a4f404 PZ |
1616 | static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
1617 | enum pipe pipe) | |
040484af | 1618 | { |
23670b32 | 1619 | struct drm_device *dev = dev_priv->dev; |
7c26e5c6 | 1620 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
e2b78267 | 1621 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
23670b32 | 1622 | uint32_t reg, val, pipeconf_val; |
040484af JB |
1623 | |
1624 | /* PCH only available on ILK+ */ | |
3d13ef2e | 1625 | BUG_ON(INTEL_INFO(dev)->gen < 5); |
040484af JB |
1626 | |
1627 | /* Make sure PCH DPLL is enabled */ | |
e72f9fbf | 1628 | assert_shared_dpll_enabled(dev_priv, |
e9d6944e | 1629 | intel_crtc_to_shared_dpll(intel_crtc)); |
040484af JB |
1630 | |
1631 | /* FDI must be feeding us bits for PCH ports */ | |
1632 | assert_fdi_tx_enabled(dev_priv, pipe); | |
1633 | assert_fdi_rx_enabled(dev_priv, pipe); | |
1634 | ||
23670b32 DV |
1635 | if (HAS_PCH_CPT(dev)) { |
1636 | /* Workaround: Set the timing override bit before enabling the | |
1637 | * pch transcoder. */ | |
1638 | reg = TRANS_CHICKEN2(pipe); | |
1639 | val = I915_READ(reg); | |
1640 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; | |
1641 | I915_WRITE(reg, val); | |
59c859d6 | 1642 | } |
23670b32 | 1643 | |
ab9412ba | 1644 | reg = PCH_TRANSCONF(pipe); |
040484af | 1645 | val = I915_READ(reg); |
5f7f726d | 1646 | pipeconf_val = I915_READ(PIPECONF(pipe)); |
e9bcff5c JB |
1647 | |
1648 | if (HAS_PCH_IBX(dev_priv->dev)) { | |
1649 | /* | |
1650 | * make the BPC in transcoder be consistent with | |
1651 | * that in pipeconf reg. | |
1652 | */ | |
dfd07d72 DV |
1653 | val &= ~PIPECONF_BPC_MASK; |
1654 | val |= pipeconf_val & PIPECONF_BPC_MASK; | |
e9bcff5c | 1655 | } |
5f7f726d PZ |
1656 | |
1657 | val &= ~TRANS_INTERLACE_MASK; | |
1658 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK) | |
7c26e5c6 PZ |
1659 | if (HAS_PCH_IBX(dev_priv->dev) && |
1660 | intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) | |
1661 | val |= TRANS_LEGACY_INTERLACED_ILK; | |
1662 | else | |
1663 | val |= TRANS_INTERLACED; | |
5f7f726d PZ |
1664 | else |
1665 | val |= TRANS_PROGRESSIVE; | |
1666 | ||
040484af JB |
1667 | I915_WRITE(reg, val | TRANS_ENABLE); |
1668 | if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100)) | |
4bb6f1f3 | 1669 | DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe)); |
040484af JB |
1670 | } |
1671 | ||
8fb033d7 | 1672 | static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv, |
937bb610 | 1673 | enum transcoder cpu_transcoder) |
040484af | 1674 | { |
8fb033d7 | 1675 | u32 val, pipeconf_val; |
8fb033d7 PZ |
1676 | |
1677 | /* PCH only available on ILK+ */ | |
3d13ef2e | 1678 | BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5); |
8fb033d7 | 1679 | |
8fb033d7 | 1680 | /* FDI must be feeding us bits for PCH ports */ |
1a240d4d | 1681 | assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder); |
937bb610 | 1682 | assert_fdi_rx_enabled(dev_priv, TRANSCODER_A); |
8fb033d7 | 1683 | |
223a6fdf PZ |
1684 | /* Workaround: set timing override bit. */ |
1685 | val = I915_READ(_TRANSA_CHICKEN2); | |
23670b32 | 1686 | val |= TRANS_CHICKEN2_TIMING_OVERRIDE; |
223a6fdf PZ |
1687 | I915_WRITE(_TRANSA_CHICKEN2, val); |
1688 | ||
25f3ef11 | 1689 | val = TRANS_ENABLE; |
937bb610 | 1690 | pipeconf_val = I915_READ(PIPECONF(cpu_transcoder)); |
8fb033d7 | 1691 | |
9a76b1c6 PZ |
1692 | if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) == |
1693 | PIPECONF_INTERLACED_ILK) | |
a35f2679 | 1694 | val |= TRANS_INTERLACED; |
8fb033d7 PZ |
1695 | else |
1696 | val |= TRANS_PROGRESSIVE; | |
1697 | ||
ab9412ba DV |
1698 | I915_WRITE(LPT_TRANSCONF, val); |
1699 | if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100)) | |
937bb610 | 1700 | DRM_ERROR("Failed to enable PCH transcoder\n"); |
8fb033d7 PZ |
1701 | } |
1702 | ||
b8a4f404 PZ |
1703 | static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv, |
1704 | enum pipe pipe) | |
040484af | 1705 | { |
23670b32 DV |
1706 | struct drm_device *dev = dev_priv->dev; |
1707 | uint32_t reg, val; | |
040484af JB |
1708 | |
1709 | /* FDI relies on the transcoder */ | |
1710 | assert_fdi_tx_disabled(dev_priv, pipe); | |
1711 | assert_fdi_rx_disabled(dev_priv, pipe); | |
1712 | ||
291906f1 JB |
1713 | /* Ports must be off as well */ |
1714 | assert_pch_ports_disabled(dev_priv, pipe); | |
1715 | ||
ab9412ba | 1716 | reg = PCH_TRANSCONF(pipe); |
040484af JB |
1717 | val = I915_READ(reg); |
1718 | val &= ~TRANS_ENABLE; | |
1719 | I915_WRITE(reg, val); | |
1720 | /* wait for PCH transcoder off, transcoder state */ | |
1721 | if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50)) | |
4bb6f1f3 | 1722 | DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe)); |
23670b32 DV |
1723 | |
1724 | if (!HAS_PCH_IBX(dev)) { | |
1725 | /* Workaround: Clear the timing override chicken bit again. */ | |
1726 | reg = TRANS_CHICKEN2(pipe); | |
1727 | val = I915_READ(reg); | |
1728 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; | |
1729 | I915_WRITE(reg, val); | |
1730 | } | |
040484af JB |
1731 | } |
1732 | ||
ab4d966c | 1733 | static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv) |
8fb033d7 | 1734 | { |
8fb033d7 PZ |
1735 | u32 val; |
1736 | ||
ab9412ba | 1737 | val = I915_READ(LPT_TRANSCONF); |
8fb033d7 | 1738 | val &= ~TRANS_ENABLE; |
ab9412ba | 1739 | I915_WRITE(LPT_TRANSCONF, val); |
8fb033d7 | 1740 | /* wait for PCH transcoder off, transcoder state */ |
ab9412ba | 1741 | if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50)) |
8a52fd9f | 1742 | DRM_ERROR("Failed to disable PCH transcoder\n"); |
223a6fdf PZ |
1743 | |
1744 | /* Workaround: clear timing override bit. */ | |
1745 | val = I915_READ(_TRANSA_CHICKEN2); | |
23670b32 | 1746 | val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE; |
223a6fdf | 1747 | I915_WRITE(_TRANSA_CHICKEN2, val); |
040484af JB |
1748 | } |
1749 | ||
b24e7179 | 1750 | /** |
309cfea8 | 1751 | * intel_enable_pipe - enable a pipe, asserting requirements |
0372264a | 1752 | * @crtc: crtc responsible for the pipe |
b24e7179 | 1753 | * |
0372264a | 1754 | * Enable @crtc's pipe, making sure that various hardware specific requirements |
b24e7179 | 1755 | * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc. |
b24e7179 | 1756 | */ |
e1fdc473 | 1757 | static void intel_enable_pipe(struct intel_crtc *crtc) |
b24e7179 | 1758 | { |
0372264a PZ |
1759 | struct drm_device *dev = crtc->base.dev; |
1760 | struct drm_i915_private *dev_priv = dev->dev_private; | |
1761 | enum pipe pipe = crtc->pipe; | |
702e7a56 PZ |
1762 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
1763 | pipe); | |
1a240d4d | 1764 | enum pipe pch_transcoder; |
b24e7179 JB |
1765 | int reg; |
1766 | u32 val; | |
1767 | ||
58c6eaa2 | 1768 | assert_planes_disabled(dev_priv, pipe); |
93ce0ba6 | 1769 | assert_cursor_disabled(dev_priv, pipe); |
58c6eaa2 DV |
1770 | assert_sprites_disabled(dev_priv, pipe); |
1771 | ||
681e5811 | 1772 | if (HAS_PCH_LPT(dev_priv->dev)) |
cc391bbb PZ |
1773 | pch_transcoder = TRANSCODER_A; |
1774 | else | |
1775 | pch_transcoder = pipe; | |
1776 | ||
b24e7179 JB |
1777 | /* |
1778 | * A pipe without a PLL won't actually be able to drive bits from | |
1779 | * a plane. On ILK+ the pipe PLLs are integrated, so we don't | |
1780 | * need the check. | |
1781 | */ | |
1782 | if (!HAS_PCH_SPLIT(dev_priv->dev)) | |
fbf3218a | 1783 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI)) |
23538ef1 JN |
1784 | assert_dsi_pll_enabled(dev_priv); |
1785 | else | |
1786 | assert_pll_enabled(dev_priv, pipe); | |
040484af | 1787 | else { |
30421c4f | 1788 | if (crtc->config.has_pch_encoder) { |
040484af | 1789 | /* if driving the PCH, we need FDI enabled */ |
cc391bbb | 1790 | assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder); |
1a240d4d DV |
1791 | assert_fdi_tx_pll_enabled(dev_priv, |
1792 | (enum pipe) cpu_transcoder); | |
040484af JB |
1793 | } |
1794 | /* FIXME: assert CPU port conditions for SNB+ */ | |
1795 | } | |
b24e7179 | 1796 | |
702e7a56 | 1797 | reg = PIPECONF(cpu_transcoder); |
b24e7179 | 1798 | val = I915_READ(reg); |
7ad25d48 PZ |
1799 | if (val & PIPECONF_ENABLE) { |
1800 | WARN_ON(!(pipe == PIPE_A && | |
1801 | dev_priv->quirks & QUIRK_PIPEA_FORCE)); | |
00d70b15 | 1802 | return; |
7ad25d48 | 1803 | } |
00d70b15 CW |
1804 | |
1805 | I915_WRITE(reg, val | PIPECONF_ENABLE); | |
851855d8 | 1806 | POSTING_READ(reg); |
e1fdc473 PZ |
1807 | |
1808 | /* | |
1809 | * There's no guarantee the pipe will really start running now. It | |
1810 | * depends on the Gen, the output type and the relative order between | |
1811 | * pipe and plane enabling. Avoid waiting on HSW+ since it's not | |
1812 | * necessary. | |
1813 | * TODO: audit the previous gens. | |
1814 | */ | |
1815 | if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) | |
851855d8 | 1816 | intel_wait_for_vblank(dev_priv->dev, pipe); |
b24e7179 JB |
1817 | } |
1818 | ||
1819 | /** | |
309cfea8 | 1820 | * intel_disable_pipe - disable a pipe, asserting requirements |
b24e7179 JB |
1821 | * @dev_priv: i915 private structure |
1822 | * @pipe: pipe to disable | |
1823 | * | |
1824 | * Disable @pipe, making sure that various hardware specific requirements | |
1825 | * are met, if applicable, e.g. plane disabled, panel fitter off, etc. | |
1826 | * | |
1827 | * @pipe should be %PIPE_A or %PIPE_B. | |
1828 | * | |
1829 | * Will wait until the pipe has shut down before returning. | |
1830 | */ | |
1831 | static void intel_disable_pipe(struct drm_i915_private *dev_priv, | |
1832 | enum pipe pipe) | |
1833 | { | |
702e7a56 PZ |
1834 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
1835 | pipe); | |
b24e7179 JB |
1836 | int reg; |
1837 | u32 val; | |
1838 | ||
1839 | /* | |
1840 | * Make sure planes won't keep trying to pump pixels to us, | |
1841 | * or we might hang the display. | |
1842 | */ | |
1843 | assert_planes_disabled(dev_priv, pipe); | |
93ce0ba6 | 1844 | assert_cursor_disabled(dev_priv, pipe); |
19332d7a | 1845 | assert_sprites_disabled(dev_priv, pipe); |
b24e7179 JB |
1846 | |
1847 | /* Don't disable pipe A or pipe A PLLs if needed */ | |
1848 | if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE)) | |
1849 | return; | |
1850 | ||
702e7a56 | 1851 | reg = PIPECONF(cpu_transcoder); |
b24e7179 | 1852 | val = I915_READ(reg); |
00d70b15 CW |
1853 | if ((val & PIPECONF_ENABLE) == 0) |
1854 | return; | |
1855 | ||
1856 | I915_WRITE(reg, val & ~PIPECONF_ENABLE); | |
b24e7179 JB |
1857 | intel_wait_for_pipe_off(dev_priv->dev, pipe); |
1858 | } | |
1859 | ||
d74362c9 KP |
1860 | /* |
1861 | * Plane regs are double buffered, going from enabled->disabled needs a | |
1862 | * trigger in order to latch. The display address reg provides this. | |
1863 | */ | |
1dba99f4 VS |
1864 | void intel_flush_primary_plane(struct drm_i915_private *dev_priv, |
1865 | enum plane plane) | |
d74362c9 | 1866 | { |
3d13ef2e DL |
1867 | struct drm_device *dev = dev_priv->dev; |
1868 | u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane); | |
1dba99f4 VS |
1869 | |
1870 | I915_WRITE(reg, I915_READ(reg)); | |
1871 | POSTING_READ(reg); | |
d74362c9 KP |
1872 | } |
1873 | ||
b24e7179 | 1874 | /** |
262ca2b0 | 1875 | * intel_enable_primary_hw_plane - enable the primary plane on a given pipe |
b24e7179 JB |
1876 | * @dev_priv: i915 private structure |
1877 | * @plane: plane to enable | |
1878 | * @pipe: pipe being fed | |
1879 | * | |
1880 | * Enable @plane on @pipe, making sure that @pipe is running first. | |
1881 | */ | |
262ca2b0 MR |
1882 | static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv, |
1883 | enum plane plane, enum pipe pipe) | |
b24e7179 | 1884 | { |
939c2fe8 VS |
1885 | struct intel_crtc *intel_crtc = |
1886 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | |
b24e7179 JB |
1887 | int reg; |
1888 | u32 val; | |
1889 | ||
1890 | /* If the pipe isn't enabled, we can't pump pixels and may hang */ | |
1891 | assert_pipe_enabled(dev_priv, pipe); | |
1892 | ||
4c445e0e | 1893 | WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n"); |
0037f71c | 1894 | |
4c445e0e | 1895 | intel_crtc->primary_enabled = true; |
939c2fe8 | 1896 | |
b24e7179 JB |
1897 | reg = DSPCNTR(plane); |
1898 | val = I915_READ(reg); | |
00d70b15 CW |
1899 | if (val & DISPLAY_PLANE_ENABLE) |
1900 | return; | |
1901 | ||
1902 | I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE); | |
1dba99f4 | 1903 | intel_flush_primary_plane(dev_priv, plane); |
b24e7179 JB |
1904 | intel_wait_for_vblank(dev_priv->dev, pipe); |
1905 | } | |
1906 | ||
b24e7179 | 1907 | /** |
262ca2b0 | 1908 | * intel_disable_primary_hw_plane - disable the primary hardware plane |
b24e7179 JB |
1909 | * @dev_priv: i915 private structure |
1910 | * @plane: plane to disable | |
1911 | * @pipe: pipe consuming the data | |
1912 | * | |
1913 | * Disable @plane; should be an independent operation. | |
1914 | */ | |
262ca2b0 MR |
1915 | static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv, |
1916 | enum plane plane, enum pipe pipe) | |
b24e7179 | 1917 | { |
939c2fe8 VS |
1918 | struct intel_crtc *intel_crtc = |
1919 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | |
b24e7179 JB |
1920 | int reg; |
1921 | u32 val; | |
1922 | ||
4c445e0e | 1923 | WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n"); |
0037f71c | 1924 | |
4c445e0e | 1925 | intel_crtc->primary_enabled = false; |
939c2fe8 | 1926 | |
b24e7179 JB |
1927 | reg = DSPCNTR(plane); |
1928 | val = I915_READ(reg); | |
00d70b15 CW |
1929 | if ((val & DISPLAY_PLANE_ENABLE) == 0) |
1930 | return; | |
1931 | ||
1932 | I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE); | |
1dba99f4 | 1933 | intel_flush_primary_plane(dev_priv, plane); |
b24e7179 JB |
1934 | intel_wait_for_vblank(dev_priv->dev, pipe); |
1935 | } | |
1936 | ||
693db184 CW |
1937 | static bool need_vtd_wa(struct drm_device *dev) |
1938 | { | |
1939 | #ifdef CONFIG_INTEL_IOMMU | |
1940 | if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped) | |
1941 | return true; | |
1942 | #endif | |
1943 | return false; | |
1944 | } | |
1945 | ||
a57ce0b2 JB |
1946 | static int intel_align_height(struct drm_device *dev, int height, bool tiled) |
1947 | { | |
1948 | int tile_height; | |
1949 | ||
1950 | tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1; | |
1951 | return ALIGN(height, tile_height); | |
1952 | } | |
1953 | ||
127bd2ac | 1954 | int |
48b956c5 | 1955 | intel_pin_and_fence_fb_obj(struct drm_device *dev, |
05394f39 | 1956 | struct drm_i915_gem_object *obj, |
919926ae | 1957 | struct intel_ring_buffer *pipelined) |
6b95a207 | 1958 | { |
ce453d81 | 1959 | struct drm_i915_private *dev_priv = dev->dev_private; |
6b95a207 KH |
1960 | u32 alignment; |
1961 | int ret; | |
1962 | ||
05394f39 | 1963 | switch (obj->tiling_mode) { |
6b95a207 | 1964 | case I915_TILING_NONE: |
534843da CW |
1965 | if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) |
1966 | alignment = 128 * 1024; | |
a6c45cf0 | 1967 | else if (INTEL_INFO(dev)->gen >= 4) |
534843da CW |
1968 | alignment = 4 * 1024; |
1969 | else | |
1970 | alignment = 64 * 1024; | |
6b95a207 KH |
1971 | break; |
1972 | case I915_TILING_X: | |
1973 | /* pin() will align the object as required by fence */ | |
1974 | alignment = 0; | |
1975 | break; | |
1976 | case I915_TILING_Y: | |
80075d49 | 1977 | WARN(1, "Y tiled bo slipped through, driver bug!\n"); |
6b95a207 KH |
1978 | return -EINVAL; |
1979 | default: | |
1980 | BUG(); | |
1981 | } | |
1982 | ||
693db184 CW |
1983 | /* Note that the w/a also requires 64 PTE of padding following the |
1984 | * bo. We currently fill all unused PTE with the shadow page and so | |
1985 | * we should always have valid PTE following the scanout preventing | |
1986 | * the VT-d warning. | |
1987 | */ | |
1988 | if (need_vtd_wa(dev) && alignment < 256 * 1024) | |
1989 | alignment = 256 * 1024; | |
1990 | ||
ce453d81 | 1991 | dev_priv->mm.interruptible = false; |
2da3b9b9 | 1992 | ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined); |
48b956c5 | 1993 | if (ret) |
ce453d81 | 1994 | goto err_interruptible; |
6b95a207 KH |
1995 | |
1996 | /* Install a fence for tiled scan-out. Pre-i965 always needs a | |
1997 | * fence, whereas 965+ only requires a fence if using | |
1998 | * framebuffer compression. For simplicity, we always install | |
1999 | * a fence as the cost is not that onerous. | |
2000 | */ | |
06d98131 | 2001 | ret = i915_gem_object_get_fence(obj); |
9a5a53b3 CW |
2002 | if (ret) |
2003 | goto err_unpin; | |
1690e1eb | 2004 | |
9a5a53b3 | 2005 | i915_gem_object_pin_fence(obj); |
6b95a207 | 2006 | |
ce453d81 | 2007 | dev_priv->mm.interruptible = true; |
6b95a207 | 2008 | return 0; |
48b956c5 CW |
2009 | |
2010 | err_unpin: | |
cc98b413 | 2011 | i915_gem_object_unpin_from_display_plane(obj); |
ce453d81 CW |
2012 | err_interruptible: |
2013 | dev_priv->mm.interruptible = true; | |
48b956c5 | 2014 | return ret; |
6b95a207 KH |
2015 | } |
2016 | ||
1690e1eb CW |
2017 | void intel_unpin_fb_obj(struct drm_i915_gem_object *obj) |
2018 | { | |
2019 | i915_gem_object_unpin_fence(obj); | |
cc98b413 | 2020 | i915_gem_object_unpin_from_display_plane(obj); |
1690e1eb CW |
2021 | } |
2022 | ||
c2c75131 DV |
2023 | /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel |
2024 | * is assumed to be a power-of-two. */ | |
bc752862 CW |
2025 | unsigned long intel_gen4_compute_page_offset(int *x, int *y, |
2026 | unsigned int tiling_mode, | |
2027 | unsigned int cpp, | |
2028 | unsigned int pitch) | |
c2c75131 | 2029 | { |
bc752862 CW |
2030 | if (tiling_mode != I915_TILING_NONE) { |
2031 | unsigned int tile_rows, tiles; | |
c2c75131 | 2032 | |
bc752862 CW |
2033 | tile_rows = *y / 8; |
2034 | *y %= 8; | |
c2c75131 | 2035 | |
bc752862 CW |
2036 | tiles = *x / (512/cpp); |
2037 | *x %= 512/cpp; | |
2038 | ||
2039 | return tile_rows * pitch * 8 + tiles * 4096; | |
2040 | } else { | |
2041 | unsigned int offset; | |
2042 | ||
2043 | offset = *y * pitch + *x * cpp; | |
2044 | *y = 0; | |
2045 | *x = (offset & 4095) / cpp; | |
2046 | return offset & -4096; | |
2047 | } | |
c2c75131 DV |
2048 | } |
2049 | ||
46f297fb JB |
2050 | int intel_format_to_fourcc(int format) |
2051 | { | |
2052 | switch (format) { | |
2053 | case DISPPLANE_8BPP: | |
2054 | return DRM_FORMAT_C8; | |
2055 | case DISPPLANE_BGRX555: | |
2056 | return DRM_FORMAT_XRGB1555; | |
2057 | case DISPPLANE_BGRX565: | |
2058 | return DRM_FORMAT_RGB565; | |
2059 | default: | |
2060 | case DISPPLANE_BGRX888: | |
2061 | return DRM_FORMAT_XRGB8888; | |
2062 | case DISPPLANE_RGBX888: | |
2063 | return DRM_FORMAT_XBGR8888; | |
2064 | case DISPPLANE_BGRX101010: | |
2065 | return DRM_FORMAT_XRGB2101010; | |
2066 | case DISPPLANE_RGBX101010: | |
2067 | return DRM_FORMAT_XBGR2101010; | |
2068 | } | |
2069 | } | |
2070 | ||
484b41dd | 2071 | static bool intel_alloc_plane_obj(struct intel_crtc *crtc, |
46f297fb JB |
2072 | struct intel_plane_config *plane_config) |
2073 | { | |
2074 | struct drm_device *dev = crtc->base.dev; | |
2075 | struct drm_i915_gem_object *obj = NULL; | |
2076 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; | |
2077 | u32 base = plane_config->base; | |
2078 | ||
ff2652ea CW |
2079 | if (plane_config->size == 0) |
2080 | return false; | |
2081 | ||
46f297fb JB |
2082 | obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base, |
2083 | plane_config->size); | |
2084 | if (!obj) | |
484b41dd | 2085 | return false; |
46f297fb JB |
2086 | |
2087 | if (plane_config->tiled) { | |
2088 | obj->tiling_mode = I915_TILING_X; | |
484b41dd | 2089 | obj->stride = crtc->base.fb->pitches[0]; |
46f297fb JB |
2090 | } |
2091 | ||
484b41dd JB |
2092 | mode_cmd.pixel_format = crtc->base.fb->pixel_format; |
2093 | mode_cmd.width = crtc->base.fb->width; | |
2094 | mode_cmd.height = crtc->base.fb->height; | |
2095 | mode_cmd.pitches[0] = crtc->base.fb->pitches[0]; | |
46f297fb JB |
2096 | |
2097 | mutex_lock(&dev->struct_mutex); | |
2098 | ||
484b41dd JB |
2099 | if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.fb), |
2100 | &mode_cmd, obj)) { | |
46f297fb JB |
2101 | DRM_DEBUG_KMS("intel fb init failed\n"); |
2102 | goto out_unref_obj; | |
2103 | } | |
2104 | ||
2105 | mutex_unlock(&dev->struct_mutex); | |
484b41dd JB |
2106 | |
2107 | DRM_DEBUG_KMS("plane fb obj %p\n", obj); | |
2108 | return true; | |
46f297fb JB |
2109 | |
2110 | out_unref_obj: | |
2111 | drm_gem_object_unreference(&obj->base); | |
2112 | mutex_unlock(&dev->struct_mutex); | |
484b41dd JB |
2113 | return false; |
2114 | } | |
2115 | ||
2116 | static void intel_find_plane_obj(struct intel_crtc *intel_crtc, | |
2117 | struct intel_plane_config *plane_config) | |
2118 | { | |
2119 | struct drm_device *dev = intel_crtc->base.dev; | |
2120 | struct drm_crtc *c; | |
2121 | struct intel_crtc *i; | |
2122 | struct intel_framebuffer *fb; | |
2123 | ||
2124 | if (!intel_crtc->base.fb) | |
2125 | return; | |
2126 | ||
2127 | if (intel_alloc_plane_obj(intel_crtc, plane_config)) | |
2128 | return; | |
2129 | ||
2130 | kfree(intel_crtc->base.fb); | |
d1a59868 | 2131 | intel_crtc->base.fb = NULL; |
484b41dd JB |
2132 | |
2133 | /* | |
2134 | * Failed to alloc the obj, check to see if we should share | |
2135 | * an fb with another CRTC instead | |
2136 | */ | |
2137 | list_for_each_entry(c, &dev->mode_config.crtc_list, head) { | |
2138 | i = to_intel_crtc(c); | |
2139 | ||
2140 | if (c == &intel_crtc->base) | |
2141 | continue; | |
2142 | ||
2143 | if (!i->active || !c->fb) | |
2144 | continue; | |
2145 | ||
2146 | fb = to_intel_framebuffer(c->fb); | |
2147 | if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) { | |
2148 | drm_framebuffer_reference(c->fb); | |
2149 | intel_crtc->base.fb = c->fb; | |
2150 | break; | |
2151 | } | |
2152 | } | |
46f297fb JB |
2153 | } |
2154 | ||
262ca2b0 MR |
2155 | static int i9xx_update_primary_plane(struct drm_crtc *crtc, |
2156 | struct drm_framebuffer *fb, | |
2157 | int x, int y) | |
81255565 JB |
2158 | { |
2159 | struct drm_device *dev = crtc->dev; | |
2160 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2161 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2162 | struct intel_framebuffer *intel_fb; | |
05394f39 | 2163 | struct drm_i915_gem_object *obj; |
81255565 | 2164 | int plane = intel_crtc->plane; |
e506a0c6 | 2165 | unsigned long linear_offset; |
81255565 | 2166 | u32 dspcntr; |
5eddb70b | 2167 | u32 reg; |
81255565 JB |
2168 | |
2169 | switch (plane) { | |
2170 | case 0: | |
2171 | case 1: | |
2172 | break; | |
2173 | default: | |
84f44ce7 | 2174 | DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane)); |
81255565 JB |
2175 | return -EINVAL; |
2176 | } | |
2177 | ||
2178 | intel_fb = to_intel_framebuffer(fb); | |
2179 | obj = intel_fb->obj; | |
81255565 | 2180 | |
5eddb70b CW |
2181 | reg = DSPCNTR(plane); |
2182 | dspcntr = I915_READ(reg); | |
81255565 JB |
2183 | /* Mask out pixel format bits in case we change it */ |
2184 | dspcntr &= ~DISPPLANE_PIXFORMAT_MASK; | |
57779d06 VS |
2185 | switch (fb->pixel_format) { |
2186 | case DRM_FORMAT_C8: | |
81255565 JB |
2187 | dspcntr |= DISPPLANE_8BPP; |
2188 | break; | |
57779d06 VS |
2189 | case DRM_FORMAT_XRGB1555: |
2190 | case DRM_FORMAT_ARGB1555: | |
2191 | dspcntr |= DISPPLANE_BGRX555; | |
81255565 | 2192 | break; |
57779d06 VS |
2193 | case DRM_FORMAT_RGB565: |
2194 | dspcntr |= DISPPLANE_BGRX565; | |
2195 | break; | |
2196 | case DRM_FORMAT_XRGB8888: | |
2197 | case DRM_FORMAT_ARGB8888: | |
2198 | dspcntr |= DISPPLANE_BGRX888; | |
2199 | break; | |
2200 | case DRM_FORMAT_XBGR8888: | |
2201 | case DRM_FORMAT_ABGR8888: | |
2202 | dspcntr |= DISPPLANE_RGBX888; | |
2203 | break; | |
2204 | case DRM_FORMAT_XRGB2101010: | |
2205 | case DRM_FORMAT_ARGB2101010: | |
2206 | dspcntr |= DISPPLANE_BGRX101010; | |
2207 | break; | |
2208 | case DRM_FORMAT_XBGR2101010: | |
2209 | case DRM_FORMAT_ABGR2101010: | |
2210 | dspcntr |= DISPPLANE_RGBX101010; | |
81255565 JB |
2211 | break; |
2212 | default: | |
baba133a | 2213 | BUG(); |
81255565 | 2214 | } |
57779d06 | 2215 | |
a6c45cf0 | 2216 | if (INTEL_INFO(dev)->gen >= 4) { |
05394f39 | 2217 | if (obj->tiling_mode != I915_TILING_NONE) |
81255565 JB |
2218 | dspcntr |= DISPPLANE_TILED; |
2219 | else | |
2220 | dspcntr &= ~DISPPLANE_TILED; | |
2221 | } | |
2222 | ||
de1aa629 VS |
2223 | if (IS_G4X(dev)) |
2224 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; | |
2225 | ||
5eddb70b | 2226 | I915_WRITE(reg, dspcntr); |
81255565 | 2227 | |
e506a0c6 | 2228 | linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8); |
81255565 | 2229 | |
c2c75131 DV |
2230 | if (INTEL_INFO(dev)->gen >= 4) { |
2231 | intel_crtc->dspaddr_offset = | |
bc752862 CW |
2232 | intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode, |
2233 | fb->bits_per_pixel / 8, | |
2234 | fb->pitches[0]); | |
c2c75131 DV |
2235 | linear_offset -= intel_crtc->dspaddr_offset; |
2236 | } else { | |
e506a0c6 | 2237 | intel_crtc->dspaddr_offset = linear_offset; |
c2c75131 | 2238 | } |
e506a0c6 | 2239 | |
f343c5f6 BW |
2240 | DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n", |
2241 | i915_gem_obj_ggtt_offset(obj), linear_offset, x, y, | |
2242 | fb->pitches[0]); | |
01f2c773 | 2243 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
a6c45cf0 | 2244 | if (INTEL_INFO(dev)->gen >= 4) { |
85ba7b7d DV |
2245 | I915_WRITE(DSPSURF(plane), |
2246 | i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); | |
5eddb70b | 2247 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); |
e506a0c6 | 2248 | I915_WRITE(DSPLINOFF(plane), linear_offset); |
5eddb70b | 2249 | } else |
f343c5f6 | 2250 | I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset); |
5eddb70b | 2251 | POSTING_READ(reg); |
81255565 | 2252 | |
17638cd6 JB |
2253 | return 0; |
2254 | } | |
2255 | ||
262ca2b0 MR |
2256 | static int ironlake_update_primary_plane(struct drm_crtc *crtc, |
2257 | struct drm_framebuffer *fb, | |
2258 | int x, int y) | |
17638cd6 JB |
2259 | { |
2260 | struct drm_device *dev = crtc->dev; | |
2261 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2262 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2263 | struct intel_framebuffer *intel_fb; | |
2264 | struct drm_i915_gem_object *obj; | |
2265 | int plane = intel_crtc->plane; | |
e506a0c6 | 2266 | unsigned long linear_offset; |
17638cd6 JB |
2267 | u32 dspcntr; |
2268 | u32 reg; | |
2269 | ||
2270 | switch (plane) { | |
2271 | case 0: | |
2272 | case 1: | |
27f8227b | 2273 | case 2: |
17638cd6 JB |
2274 | break; |
2275 | default: | |
84f44ce7 | 2276 | DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane)); |
17638cd6 JB |
2277 | return -EINVAL; |
2278 | } | |
2279 | ||
2280 | intel_fb = to_intel_framebuffer(fb); | |
2281 | obj = intel_fb->obj; | |
2282 | ||
2283 | reg = DSPCNTR(plane); | |
2284 | dspcntr = I915_READ(reg); | |
2285 | /* Mask out pixel format bits in case we change it */ | |
2286 | dspcntr &= ~DISPPLANE_PIXFORMAT_MASK; | |
57779d06 VS |
2287 | switch (fb->pixel_format) { |
2288 | case DRM_FORMAT_C8: | |
17638cd6 JB |
2289 | dspcntr |= DISPPLANE_8BPP; |
2290 | break; | |
57779d06 VS |
2291 | case DRM_FORMAT_RGB565: |
2292 | dspcntr |= DISPPLANE_BGRX565; | |
17638cd6 | 2293 | break; |
57779d06 VS |
2294 | case DRM_FORMAT_XRGB8888: |
2295 | case DRM_FORMAT_ARGB8888: | |
2296 | dspcntr |= DISPPLANE_BGRX888; | |
2297 | break; | |
2298 | case DRM_FORMAT_XBGR8888: | |
2299 | case DRM_FORMAT_ABGR8888: | |
2300 | dspcntr |= DISPPLANE_RGBX888; | |
2301 | break; | |
2302 | case DRM_FORMAT_XRGB2101010: | |
2303 | case DRM_FORMAT_ARGB2101010: | |
2304 | dspcntr |= DISPPLANE_BGRX101010; | |
2305 | break; | |
2306 | case DRM_FORMAT_XBGR2101010: | |
2307 | case DRM_FORMAT_ABGR2101010: | |
2308 | dspcntr |= DISPPLANE_RGBX101010; | |
17638cd6 JB |
2309 | break; |
2310 | default: | |
baba133a | 2311 | BUG(); |
17638cd6 JB |
2312 | } |
2313 | ||
2314 | if (obj->tiling_mode != I915_TILING_NONE) | |
2315 | dspcntr |= DISPPLANE_TILED; | |
2316 | else | |
2317 | dspcntr &= ~DISPPLANE_TILED; | |
2318 | ||
b42c6009 | 2319 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
1f5d76db PZ |
2320 | dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE; |
2321 | else | |
2322 | dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE; | |
17638cd6 JB |
2323 | |
2324 | I915_WRITE(reg, dspcntr); | |
2325 | ||
e506a0c6 | 2326 | linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8); |
c2c75131 | 2327 | intel_crtc->dspaddr_offset = |
bc752862 CW |
2328 | intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode, |
2329 | fb->bits_per_pixel / 8, | |
2330 | fb->pitches[0]); | |
c2c75131 | 2331 | linear_offset -= intel_crtc->dspaddr_offset; |
17638cd6 | 2332 | |
f343c5f6 BW |
2333 | DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n", |
2334 | i915_gem_obj_ggtt_offset(obj), linear_offset, x, y, | |
2335 | fb->pitches[0]); | |
01f2c773 | 2336 | I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]); |
85ba7b7d DV |
2337 | I915_WRITE(DSPSURF(plane), |
2338 | i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); | |
b3dc685e | 2339 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
bc1c91eb DL |
2340 | I915_WRITE(DSPOFFSET(plane), (y << 16) | x); |
2341 | } else { | |
2342 | I915_WRITE(DSPTILEOFF(plane), (y << 16) | x); | |
2343 | I915_WRITE(DSPLINOFF(plane), linear_offset); | |
2344 | } | |
17638cd6 JB |
2345 | POSTING_READ(reg); |
2346 | ||
2347 | return 0; | |
2348 | } | |
2349 | ||
2350 | /* Assume fb object is pinned & idle & fenced and just update base pointers */ | |
2351 | static int | |
2352 | intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb, | |
2353 | int x, int y, enum mode_set_atomic state) | |
2354 | { | |
2355 | struct drm_device *dev = crtc->dev; | |
2356 | struct drm_i915_private *dev_priv = dev->dev_private; | |
17638cd6 | 2357 | |
6b8e6ed0 CW |
2358 | if (dev_priv->display.disable_fbc) |
2359 | dev_priv->display.disable_fbc(dev); | |
3dec0095 | 2360 | intel_increase_pllclock(crtc); |
81255565 | 2361 | |
262ca2b0 | 2362 | return dev_priv->display.update_primary_plane(crtc, fb, x, y); |
81255565 JB |
2363 | } |
2364 | ||
96a02917 VS |
2365 | void intel_display_handle_reset(struct drm_device *dev) |
2366 | { | |
2367 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2368 | struct drm_crtc *crtc; | |
2369 | ||
2370 | /* | |
2371 | * Flips in the rings have been nuked by the reset, | |
2372 | * so complete all pending flips so that user space | |
2373 | * will get its events and not get stuck. | |
2374 | * | |
2375 | * Also update the base address of all primary | |
2376 | * planes to the the last fb to make sure we're | |
2377 | * showing the correct fb after a reset. | |
2378 | * | |
2379 | * Need to make two loops over the crtcs so that we | |
2380 | * don't try to grab a crtc mutex before the | |
2381 | * pending_flip_queue really got woken up. | |
2382 | */ | |
2383 | ||
2384 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
2385 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2386 | enum plane plane = intel_crtc->plane; | |
2387 | ||
2388 | intel_prepare_page_flip(dev, plane); | |
2389 | intel_finish_page_flip_plane(dev, plane); | |
2390 | } | |
2391 | ||
2392 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
2393 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2394 | ||
2395 | mutex_lock(&crtc->mutex); | |
947fdaad CW |
2396 | /* |
2397 | * FIXME: Once we have proper support for primary planes (and | |
2398 | * disabling them without disabling the entire crtc) allow again | |
2399 | * a NULL crtc->fb. | |
2400 | */ | |
2401 | if (intel_crtc->active && crtc->fb) | |
262ca2b0 MR |
2402 | dev_priv->display.update_primary_plane(crtc, |
2403 | crtc->fb, | |
2404 | crtc->x, | |
2405 | crtc->y); | |
96a02917 VS |
2406 | mutex_unlock(&crtc->mutex); |
2407 | } | |
2408 | } | |
2409 | ||
14667a4b CW |
2410 | static int |
2411 | intel_finish_fb(struct drm_framebuffer *old_fb) | |
2412 | { | |
2413 | struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj; | |
2414 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; | |
2415 | bool was_interruptible = dev_priv->mm.interruptible; | |
2416 | int ret; | |
2417 | ||
14667a4b CW |
2418 | /* Big Hammer, we also need to ensure that any pending |
2419 | * MI_WAIT_FOR_EVENT inside a user batch buffer on the | |
2420 | * current scanout is retired before unpinning the old | |
2421 | * framebuffer. | |
2422 | * | |
2423 | * This should only fail upon a hung GPU, in which case we | |
2424 | * can safely continue. | |
2425 | */ | |
2426 | dev_priv->mm.interruptible = false; | |
2427 | ret = i915_gem_object_finish_gpu(obj); | |
2428 | dev_priv->mm.interruptible = was_interruptible; | |
2429 | ||
2430 | return ret; | |
2431 | } | |
2432 | ||
7d5e3799 CW |
2433 | static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc) |
2434 | { | |
2435 | struct drm_device *dev = crtc->dev; | |
2436 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2437 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2438 | unsigned long flags; | |
2439 | bool pending; | |
2440 | ||
2441 | if (i915_reset_in_progress(&dev_priv->gpu_error) || | |
2442 | intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) | |
2443 | return false; | |
2444 | ||
2445 | spin_lock_irqsave(&dev->event_lock, flags); | |
2446 | pending = to_intel_crtc(crtc)->unpin_work != NULL; | |
2447 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
2448 | ||
2449 | return pending; | |
2450 | } | |
2451 | ||
5c3b82e2 | 2452 | static int |
3c4fdcfb | 2453 | intel_pipe_set_base(struct drm_crtc *crtc, int x, int y, |
94352cf9 | 2454 | struct drm_framebuffer *fb) |
79e53945 JB |
2455 | { |
2456 | struct drm_device *dev = crtc->dev; | |
6b8e6ed0 | 2457 | struct drm_i915_private *dev_priv = dev->dev_private; |
79e53945 | 2458 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
94352cf9 | 2459 | struct drm_framebuffer *old_fb; |
5c3b82e2 | 2460 | int ret; |
79e53945 | 2461 | |
7d5e3799 CW |
2462 | if (intel_crtc_has_pending_flip(crtc)) { |
2463 | DRM_ERROR("pipe is still busy with an old pageflip\n"); | |
2464 | return -EBUSY; | |
2465 | } | |
2466 | ||
79e53945 | 2467 | /* no fb bound */ |
94352cf9 | 2468 | if (!fb) { |
a5071c2f | 2469 | DRM_ERROR("No FB bound\n"); |
5c3b82e2 CW |
2470 | return 0; |
2471 | } | |
2472 | ||
7eb552ae | 2473 | if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) { |
84f44ce7 VS |
2474 | DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n", |
2475 | plane_name(intel_crtc->plane), | |
2476 | INTEL_INFO(dev)->num_pipes); | |
5c3b82e2 | 2477 | return -EINVAL; |
79e53945 JB |
2478 | } |
2479 | ||
5c3b82e2 | 2480 | mutex_lock(&dev->struct_mutex); |
265db958 | 2481 | ret = intel_pin_and_fence_fb_obj(dev, |
94352cf9 | 2482 | to_intel_framebuffer(fb)->obj, |
919926ae | 2483 | NULL); |
8ac36ec1 | 2484 | mutex_unlock(&dev->struct_mutex); |
5c3b82e2 | 2485 | if (ret != 0) { |
a5071c2f | 2486 | DRM_ERROR("pin & fence failed\n"); |
5c3b82e2 CW |
2487 | return ret; |
2488 | } | |
79e53945 | 2489 | |
bb2043de DL |
2490 | /* |
2491 | * Update pipe size and adjust fitter if needed: the reason for this is | |
2492 | * that in compute_mode_changes we check the native mode (not the pfit | |
2493 | * mode) to see if we can flip rather than do a full mode set. In the | |
2494 | * fastboot case, we'll flip, but if we don't update the pipesrc and | |
2495 | * pfit state, we'll end up with a big fb scanned out into the wrong | |
2496 | * sized surface. | |
2497 | * | |
2498 | * To fix this properly, we need to hoist the checks up into | |
2499 | * compute_mode_changes (or above), check the actual pfit state and | |
2500 | * whether the platform allows pfit disable with pipe active, and only | |
2501 | * then update the pipesrc and pfit state, even on the flip path. | |
2502 | */ | |
d330a953 | 2503 | if (i915.fastboot) { |
d7bf63f2 DL |
2504 | const struct drm_display_mode *adjusted_mode = |
2505 | &intel_crtc->config.adjusted_mode; | |
2506 | ||
4d6a3e63 | 2507 | I915_WRITE(PIPESRC(intel_crtc->pipe), |
d7bf63f2 DL |
2508 | ((adjusted_mode->crtc_hdisplay - 1) << 16) | |
2509 | (adjusted_mode->crtc_vdisplay - 1)); | |
fd4daa9c | 2510 | if (!intel_crtc->config.pch_pfit.enabled && |
4d6a3e63 JB |
2511 | (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || |
2512 | intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) { | |
2513 | I915_WRITE(PF_CTL(intel_crtc->pipe), 0); | |
2514 | I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0); | |
2515 | I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0); | |
2516 | } | |
0637d60d JB |
2517 | intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay; |
2518 | intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay; | |
4d6a3e63 JB |
2519 | } |
2520 | ||
262ca2b0 | 2521 | ret = dev_priv->display.update_primary_plane(crtc, fb, x, y); |
4e6cfefc | 2522 | if (ret) { |
8ac36ec1 | 2523 | mutex_lock(&dev->struct_mutex); |
94352cf9 | 2524 | intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj); |
5c3b82e2 | 2525 | mutex_unlock(&dev->struct_mutex); |
a5071c2f | 2526 | DRM_ERROR("failed to update base address\n"); |
4e6cfefc | 2527 | return ret; |
79e53945 | 2528 | } |
3c4fdcfb | 2529 | |
94352cf9 DV |
2530 | old_fb = crtc->fb; |
2531 | crtc->fb = fb; | |
6c4c86f5 DV |
2532 | crtc->x = x; |
2533 | crtc->y = y; | |
94352cf9 | 2534 | |
b7f1de28 | 2535 | if (old_fb) { |
d7697eea DV |
2536 | if (intel_crtc->active && old_fb != fb) |
2537 | intel_wait_for_vblank(dev, intel_crtc->pipe); | |
8ac36ec1 | 2538 | mutex_lock(&dev->struct_mutex); |
1690e1eb | 2539 | intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj); |
8ac36ec1 | 2540 | mutex_unlock(&dev->struct_mutex); |
b7f1de28 | 2541 | } |
652c393a | 2542 | |
8ac36ec1 | 2543 | mutex_lock(&dev->struct_mutex); |
6b8e6ed0 | 2544 | intel_update_fbc(dev); |
4906557e | 2545 | intel_edp_psr_update(dev); |
5c3b82e2 | 2546 | mutex_unlock(&dev->struct_mutex); |
79e53945 | 2547 | |
5c3b82e2 | 2548 | return 0; |
79e53945 JB |
2549 | } |
2550 | ||
5e84e1a4 ZW |
2551 | static void intel_fdi_normal_train(struct drm_crtc *crtc) |
2552 | { | |
2553 | struct drm_device *dev = crtc->dev; | |
2554 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2555 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2556 | int pipe = intel_crtc->pipe; | |
2557 | u32 reg, temp; | |
2558 | ||
2559 | /* enable normal train */ | |
2560 | reg = FDI_TX_CTL(pipe); | |
2561 | temp = I915_READ(reg); | |
61e499bf | 2562 | if (IS_IVYBRIDGE(dev)) { |
357555c0 JB |
2563 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
2564 | temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE; | |
61e499bf KP |
2565 | } else { |
2566 | temp &= ~FDI_LINK_TRAIN_NONE; | |
2567 | temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE; | |
357555c0 | 2568 | } |
5e84e1a4 ZW |
2569 | I915_WRITE(reg, temp); |
2570 | ||
2571 | reg = FDI_RX_CTL(pipe); | |
2572 | temp = I915_READ(reg); | |
2573 | if (HAS_PCH_CPT(dev)) { | |
2574 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
2575 | temp |= FDI_LINK_TRAIN_NORMAL_CPT; | |
2576 | } else { | |
2577 | temp &= ~FDI_LINK_TRAIN_NONE; | |
2578 | temp |= FDI_LINK_TRAIN_NONE; | |
2579 | } | |
2580 | I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE); | |
2581 | ||
2582 | /* wait one idle pattern time */ | |
2583 | POSTING_READ(reg); | |
2584 | udelay(1000); | |
357555c0 JB |
2585 | |
2586 | /* IVB wants error correction enabled */ | |
2587 | if (IS_IVYBRIDGE(dev)) | |
2588 | I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE | | |
2589 | FDI_FE_ERRC_ENABLE); | |
5e84e1a4 ZW |
2590 | } |
2591 | ||
1fbc0d78 | 2592 | static bool pipe_has_enabled_pch(struct intel_crtc *crtc) |
1e833f40 | 2593 | { |
1fbc0d78 DV |
2594 | return crtc->base.enabled && crtc->active && |
2595 | crtc->config.has_pch_encoder; | |
1e833f40 DV |
2596 | } |
2597 | ||
01a415fd DV |
2598 | static void ivb_modeset_global_resources(struct drm_device *dev) |
2599 | { | |
2600 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2601 | struct intel_crtc *pipe_B_crtc = | |
2602 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]); | |
2603 | struct intel_crtc *pipe_C_crtc = | |
2604 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]); | |
2605 | uint32_t temp; | |
2606 | ||
1e833f40 DV |
2607 | /* |
2608 | * When everything is off disable fdi C so that we could enable fdi B | |
2609 | * with all lanes. Note that we don't care about enabled pipes without | |
2610 | * an enabled pch encoder. | |
2611 | */ | |
2612 | if (!pipe_has_enabled_pch(pipe_B_crtc) && | |
2613 | !pipe_has_enabled_pch(pipe_C_crtc)) { | |
01a415fd DV |
2614 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); |
2615 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); | |
2616 | ||
2617 | temp = I915_READ(SOUTH_CHICKEN1); | |
2618 | temp &= ~FDI_BC_BIFURCATION_SELECT; | |
2619 | DRM_DEBUG_KMS("disabling fdi C rx\n"); | |
2620 | I915_WRITE(SOUTH_CHICKEN1, temp); | |
2621 | } | |
2622 | } | |
2623 | ||
8db9d77b ZW |
2624 | /* The FDI link training functions for ILK/Ibexpeak. */ |
2625 | static void ironlake_fdi_link_train(struct drm_crtc *crtc) | |
2626 | { | |
2627 | struct drm_device *dev = crtc->dev; | |
2628 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2629 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2630 | int pipe = intel_crtc->pipe; | |
0fc932b8 | 2631 | int plane = intel_crtc->plane; |
5eddb70b | 2632 | u32 reg, temp, tries; |
8db9d77b | 2633 | |
0fc932b8 JB |
2634 | /* FDI needs bits from pipe & plane first */ |
2635 | assert_pipe_enabled(dev_priv, pipe); | |
2636 | assert_plane_enabled(dev_priv, plane); | |
2637 | ||
e1a44743 AJ |
2638 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
2639 | for train result */ | |
5eddb70b CW |
2640 | reg = FDI_RX_IMR(pipe); |
2641 | temp = I915_READ(reg); | |
e1a44743 AJ |
2642 | temp &= ~FDI_RX_SYMBOL_LOCK; |
2643 | temp &= ~FDI_RX_BIT_LOCK; | |
5eddb70b CW |
2644 | I915_WRITE(reg, temp); |
2645 | I915_READ(reg); | |
e1a44743 AJ |
2646 | udelay(150); |
2647 | ||
8db9d77b | 2648 | /* enable CPU FDI TX and PCH FDI RX */ |
5eddb70b CW |
2649 | reg = FDI_TX_CTL(pipe); |
2650 | temp = I915_READ(reg); | |
627eb5a3 DV |
2651 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
2652 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | |
8db9d77b ZW |
2653 | temp &= ~FDI_LINK_TRAIN_NONE; |
2654 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
5eddb70b | 2655 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
8db9d77b | 2656 | |
5eddb70b CW |
2657 | reg = FDI_RX_CTL(pipe); |
2658 | temp = I915_READ(reg); | |
8db9d77b ZW |
2659 | temp &= ~FDI_LINK_TRAIN_NONE; |
2660 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
5eddb70b CW |
2661 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
2662 | ||
2663 | POSTING_READ(reg); | |
8db9d77b ZW |
2664 | udelay(150); |
2665 | ||
5b2adf89 | 2666 | /* Ironlake workaround, enable clock pointer after FDI enable*/ |
8f5718a6 DV |
2667 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); |
2668 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR | | |
2669 | FDI_RX_PHASE_SYNC_POINTER_EN); | |
5b2adf89 | 2670 | |
5eddb70b | 2671 | reg = FDI_RX_IIR(pipe); |
e1a44743 | 2672 | for (tries = 0; tries < 5; tries++) { |
5eddb70b | 2673 | temp = I915_READ(reg); |
8db9d77b ZW |
2674 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
2675 | ||
2676 | if ((temp & FDI_RX_BIT_LOCK)) { | |
2677 | DRM_DEBUG_KMS("FDI train 1 done.\n"); | |
5eddb70b | 2678 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); |
8db9d77b ZW |
2679 | break; |
2680 | } | |
8db9d77b | 2681 | } |
e1a44743 | 2682 | if (tries == 5) |
5eddb70b | 2683 | DRM_ERROR("FDI train 1 fail!\n"); |
8db9d77b ZW |
2684 | |
2685 | /* Train 2 */ | |
5eddb70b CW |
2686 | reg = FDI_TX_CTL(pipe); |
2687 | temp = I915_READ(reg); | |
8db9d77b ZW |
2688 | temp &= ~FDI_LINK_TRAIN_NONE; |
2689 | temp |= FDI_LINK_TRAIN_PATTERN_2; | |
5eddb70b | 2690 | I915_WRITE(reg, temp); |
8db9d77b | 2691 | |
5eddb70b CW |
2692 | reg = FDI_RX_CTL(pipe); |
2693 | temp = I915_READ(reg); | |
8db9d77b ZW |
2694 | temp &= ~FDI_LINK_TRAIN_NONE; |
2695 | temp |= FDI_LINK_TRAIN_PATTERN_2; | |
5eddb70b | 2696 | I915_WRITE(reg, temp); |
8db9d77b | 2697 | |
5eddb70b CW |
2698 | POSTING_READ(reg); |
2699 | udelay(150); | |
8db9d77b | 2700 | |
5eddb70b | 2701 | reg = FDI_RX_IIR(pipe); |
e1a44743 | 2702 | for (tries = 0; tries < 5; tries++) { |
5eddb70b | 2703 | temp = I915_READ(reg); |
8db9d77b ZW |
2704 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); |
2705 | ||
2706 | if (temp & FDI_RX_SYMBOL_LOCK) { | |
5eddb70b | 2707 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); |
8db9d77b ZW |
2708 | DRM_DEBUG_KMS("FDI train 2 done.\n"); |
2709 | break; | |
2710 | } | |
8db9d77b | 2711 | } |
e1a44743 | 2712 | if (tries == 5) |
5eddb70b | 2713 | DRM_ERROR("FDI train 2 fail!\n"); |
8db9d77b ZW |
2714 | |
2715 | DRM_DEBUG_KMS("FDI train done\n"); | |
5c5313c8 | 2716 | |
8db9d77b ZW |
2717 | } |
2718 | ||
0206e353 | 2719 | static const int snb_b_fdi_train_param[] = { |
8db9d77b ZW |
2720 | FDI_LINK_TRAIN_400MV_0DB_SNB_B, |
2721 | FDI_LINK_TRAIN_400MV_6DB_SNB_B, | |
2722 | FDI_LINK_TRAIN_600MV_3_5DB_SNB_B, | |
2723 | FDI_LINK_TRAIN_800MV_0DB_SNB_B, | |
2724 | }; | |
2725 | ||
2726 | /* The FDI link training functions for SNB/Cougarpoint. */ | |
2727 | static void gen6_fdi_link_train(struct drm_crtc *crtc) | |
2728 | { | |
2729 | struct drm_device *dev = crtc->dev; | |
2730 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2731 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2732 | int pipe = intel_crtc->pipe; | |
fa37d39e | 2733 | u32 reg, temp, i, retry; |
8db9d77b | 2734 | |
e1a44743 AJ |
2735 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit |
2736 | for train result */ | |
5eddb70b CW |
2737 | reg = FDI_RX_IMR(pipe); |
2738 | temp = I915_READ(reg); | |
e1a44743 AJ |
2739 | temp &= ~FDI_RX_SYMBOL_LOCK; |
2740 | temp &= ~FDI_RX_BIT_LOCK; | |
5eddb70b CW |
2741 | I915_WRITE(reg, temp); |
2742 | ||
2743 | POSTING_READ(reg); | |
e1a44743 AJ |
2744 | udelay(150); |
2745 | ||
8db9d77b | 2746 | /* enable CPU FDI TX and PCH FDI RX */ |
5eddb70b CW |
2747 | reg = FDI_TX_CTL(pipe); |
2748 | temp = I915_READ(reg); | |
627eb5a3 DV |
2749 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
2750 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | |
8db9d77b ZW |
2751 | temp &= ~FDI_LINK_TRAIN_NONE; |
2752 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
2753 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | |
2754 | /* SNB-B */ | |
2755 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; | |
5eddb70b | 2756 | I915_WRITE(reg, temp | FDI_TX_ENABLE); |
8db9d77b | 2757 | |
d74cf324 DV |
2758 | I915_WRITE(FDI_RX_MISC(pipe), |
2759 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); | |
2760 | ||
5eddb70b CW |
2761 | reg = FDI_RX_CTL(pipe); |
2762 | temp = I915_READ(reg); | |
8db9d77b ZW |
2763 | if (HAS_PCH_CPT(dev)) { |
2764 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
2765 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; | |
2766 | } else { | |
2767 | temp &= ~FDI_LINK_TRAIN_NONE; | |
2768 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
2769 | } | |
5eddb70b CW |
2770 | I915_WRITE(reg, temp | FDI_RX_ENABLE); |
2771 | ||
2772 | POSTING_READ(reg); | |
8db9d77b ZW |
2773 | udelay(150); |
2774 | ||
0206e353 | 2775 | for (i = 0; i < 4; i++) { |
5eddb70b CW |
2776 | reg = FDI_TX_CTL(pipe); |
2777 | temp = I915_READ(reg); | |
8db9d77b ZW |
2778 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
2779 | temp |= snb_b_fdi_train_param[i]; | |
5eddb70b CW |
2780 | I915_WRITE(reg, temp); |
2781 | ||
2782 | POSTING_READ(reg); | |
8db9d77b ZW |
2783 | udelay(500); |
2784 | ||
fa37d39e SP |
2785 | for (retry = 0; retry < 5; retry++) { |
2786 | reg = FDI_RX_IIR(pipe); | |
2787 | temp = I915_READ(reg); | |
2788 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | |
2789 | if (temp & FDI_RX_BIT_LOCK) { | |
2790 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); | |
2791 | DRM_DEBUG_KMS("FDI train 1 done.\n"); | |
2792 | break; | |
2793 | } | |
2794 | udelay(50); | |
8db9d77b | 2795 | } |
fa37d39e SP |
2796 | if (retry < 5) |
2797 | break; | |
8db9d77b ZW |
2798 | } |
2799 | if (i == 4) | |
5eddb70b | 2800 | DRM_ERROR("FDI train 1 fail!\n"); |
8db9d77b ZW |
2801 | |
2802 | /* Train 2 */ | |
5eddb70b CW |
2803 | reg = FDI_TX_CTL(pipe); |
2804 | temp = I915_READ(reg); | |
8db9d77b ZW |
2805 | temp &= ~FDI_LINK_TRAIN_NONE; |
2806 | temp |= FDI_LINK_TRAIN_PATTERN_2; | |
2807 | if (IS_GEN6(dev)) { | |
2808 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; | |
2809 | /* SNB-B */ | |
2810 | temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B; | |
2811 | } | |
5eddb70b | 2812 | I915_WRITE(reg, temp); |
8db9d77b | 2813 | |
5eddb70b CW |
2814 | reg = FDI_RX_CTL(pipe); |
2815 | temp = I915_READ(reg); | |
8db9d77b ZW |
2816 | if (HAS_PCH_CPT(dev)) { |
2817 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
2818 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; | |
2819 | } else { | |
2820 | temp &= ~FDI_LINK_TRAIN_NONE; | |
2821 | temp |= FDI_LINK_TRAIN_PATTERN_2; | |
2822 | } | |
5eddb70b CW |
2823 | I915_WRITE(reg, temp); |
2824 | ||
2825 | POSTING_READ(reg); | |
8db9d77b ZW |
2826 | udelay(150); |
2827 | ||
0206e353 | 2828 | for (i = 0; i < 4; i++) { |
5eddb70b CW |
2829 | reg = FDI_TX_CTL(pipe); |
2830 | temp = I915_READ(reg); | |
8db9d77b ZW |
2831 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
2832 | temp |= snb_b_fdi_train_param[i]; | |
5eddb70b CW |
2833 | I915_WRITE(reg, temp); |
2834 | ||
2835 | POSTING_READ(reg); | |
8db9d77b ZW |
2836 | udelay(500); |
2837 | ||
fa37d39e SP |
2838 | for (retry = 0; retry < 5; retry++) { |
2839 | reg = FDI_RX_IIR(pipe); | |
2840 | temp = I915_READ(reg); | |
2841 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | |
2842 | if (temp & FDI_RX_SYMBOL_LOCK) { | |
2843 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); | |
2844 | DRM_DEBUG_KMS("FDI train 2 done.\n"); | |
2845 | break; | |
2846 | } | |
2847 | udelay(50); | |
8db9d77b | 2848 | } |
fa37d39e SP |
2849 | if (retry < 5) |
2850 | break; | |
8db9d77b ZW |
2851 | } |
2852 | if (i == 4) | |
5eddb70b | 2853 | DRM_ERROR("FDI train 2 fail!\n"); |
8db9d77b ZW |
2854 | |
2855 | DRM_DEBUG_KMS("FDI train done.\n"); | |
2856 | } | |
2857 | ||
357555c0 JB |
2858 | /* Manual link training for Ivy Bridge A0 parts */ |
2859 | static void ivb_manual_fdi_link_train(struct drm_crtc *crtc) | |
2860 | { | |
2861 | struct drm_device *dev = crtc->dev; | |
2862 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2863 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
2864 | int pipe = intel_crtc->pipe; | |
139ccd3f | 2865 | u32 reg, temp, i, j; |
357555c0 JB |
2866 | |
2867 | /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit | |
2868 | for train result */ | |
2869 | reg = FDI_RX_IMR(pipe); | |
2870 | temp = I915_READ(reg); | |
2871 | temp &= ~FDI_RX_SYMBOL_LOCK; | |
2872 | temp &= ~FDI_RX_BIT_LOCK; | |
2873 | I915_WRITE(reg, temp); | |
2874 | ||
2875 | POSTING_READ(reg); | |
2876 | udelay(150); | |
2877 | ||
01a415fd DV |
2878 | DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n", |
2879 | I915_READ(FDI_RX_IIR(pipe))); | |
2880 | ||
139ccd3f JB |
2881 | /* Try each vswing and preemphasis setting twice before moving on */ |
2882 | for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) { | |
2883 | /* disable first in case we need to retry */ | |
2884 | reg = FDI_TX_CTL(pipe); | |
2885 | temp = I915_READ(reg); | |
2886 | temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB); | |
2887 | temp &= ~FDI_TX_ENABLE; | |
2888 | I915_WRITE(reg, temp); | |
357555c0 | 2889 | |
139ccd3f JB |
2890 | reg = FDI_RX_CTL(pipe); |
2891 | temp = I915_READ(reg); | |
2892 | temp &= ~FDI_LINK_TRAIN_AUTO; | |
2893 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
2894 | temp &= ~FDI_RX_ENABLE; | |
2895 | I915_WRITE(reg, temp); | |
357555c0 | 2896 | |
139ccd3f | 2897 | /* enable CPU FDI TX and PCH FDI RX */ |
357555c0 JB |
2898 | reg = FDI_TX_CTL(pipe); |
2899 | temp = I915_READ(reg); | |
139ccd3f JB |
2900 | temp &= ~FDI_DP_PORT_WIDTH_MASK; |
2901 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | |
2902 | temp |= FDI_LINK_TRAIN_PATTERN_1_IVB; | |
357555c0 | 2903 | temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK; |
139ccd3f JB |
2904 | temp |= snb_b_fdi_train_param[j/2]; |
2905 | temp |= FDI_COMPOSITE_SYNC; | |
2906 | I915_WRITE(reg, temp | FDI_TX_ENABLE); | |
357555c0 | 2907 | |
139ccd3f JB |
2908 | I915_WRITE(FDI_RX_MISC(pipe), |
2909 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); | |
357555c0 | 2910 | |
139ccd3f | 2911 | reg = FDI_RX_CTL(pipe); |
357555c0 | 2912 | temp = I915_READ(reg); |
139ccd3f JB |
2913 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; |
2914 | temp |= FDI_COMPOSITE_SYNC; | |
2915 | I915_WRITE(reg, temp | FDI_RX_ENABLE); | |
357555c0 | 2916 | |
139ccd3f JB |
2917 | POSTING_READ(reg); |
2918 | udelay(1); /* should be 0.5us */ | |
357555c0 | 2919 | |
139ccd3f JB |
2920 | for (i = 0; i < 4; i++) { |
2921 | reg = FDI_RX_IIR(pipe); | |
2922 | temp = I915_READ(reg); | |
2923 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | |
357555c0 | 2924 | |
139ccd3f JB |
2925 | if (temp & FDI_RX_BIT_LOCK || |
2926 | (I915_READ(reg) & FDI_RX_BIT_LOCK)) { | |
2927 | I915_WRITE(reg, temp | FDI_RX_BIT_LOCK); | |
2928 | DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", | |
2929 | i); | |
2930 | break; | |
2931 | } | |
2932 | udelay(1); /* should be 0.5us */ | |
2933 | } | |
2934 | if (i == 4) { | |
2935 | DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2); | |
2936 | continue; | |
2937 | } | |
357555c0 | 2938 | |
139ccd3f | 2939 | /* Train 2 */ |
357555c0 JB |
2940 | reg = FDI_TX_CTL(pipe); |
2941 | temp = I915_READ(reg); | |
139ccd3f JB |
2942 | temp &= ~FDI_LINK_TRAIN_NONE_IVB; |
2943 | temp |= FDI_LINK_TRAIN_PATTERN_2_IVB; | |
2944 | I915_WRITE(reg, temp); | |
2945 | ||
2946 | reg = FDI_RX_CTL(pipe); | |
2947 | temp = I915_READ(reg); | |
2948 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
2949 | temp |= FDI_LINK_TRAIN_PATTERN_2_CPT; | |
357555c0 JB |
2950 | I915_WRITE(reg, temp); |
2951 | ||
2952 | POSTING_READ(reg); | |
139ccd3f | 2953 | udelay(2); /* should be 1.5us */ |
357555c0 | 2954 | |
139ccd3f JB |
2955 | for (i = 0; i < 4; i++) { |
2956 | reg = FDI_RX_IIR(pipe); | |
2957 | temp = I915_READ(reg); | |
2958 | DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp); | |
357555c0 | 2959 | |
139ccd3f JB |
2960 | if (temp & FDI_RX_SYMBOL_LOCK || |
2961 | (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) { | |
2962 | I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK); | |
2963 | DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", | |
2964 | i); | |
2965 | goto train_done; | |
2966 | } | |
2967 | udelay(2); /* should be 1.5us */ | |
357555c0 | 2968 | } |
139ccd3f JB |
2969 | if (i == 4) |
2970 | DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2); | |
357555c0 | 2971 | } |
357555c0 | 2972 | |
139ccd3f | 2973 | train_done: |
357555c0 JB |
2974 | DRM_DEBUG_KMS("FDI train done.\n"); |
2975 | } | |
2976 | ||
88cefb6c | 2977 | static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc) |
2c07245f | 2978 | { |
88cefb6c | 2979 | struct drm_device *dev = intel_crtc->base.dev; |
2c07245f | 2980 | struct drm_i915_private *dev_priv = dev->dev_private; |
2c07245f | 2981 | int pipe = intel_crtc->pipe; |
5eddb70b | 2982 | u32 reg, temp; |
79e53945 | 2983 | |
c64e311e | 2984 | |
c98e9dcf | 2985 | /* enable PCH FDI RX PLL, wait warmup plus DMI latency */ |
5eddb70b CW |
2986 | reg = FDI_RX_CTL(pipe); |
2987 | temp = I915_READ(reg); | |
627eb5a3 DV |
2988 | temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16)); |
2989 | temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes); | |
dfd07d72 | 2990 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
5eddb70b CW |
2991 | I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE); |
2992 | ||
2993 | POSTING_READ(reg); | |
c98e9dcf JB |
2994 | udelay(200); |
2995 | ||
2996 | /* Switch from Rawclk to PCDclk */ | |
5eddb70b CW |
2997 | temp = I915_READ(reg); |
2998 | I915_WRITE(reg, temp | FDI_PCDCLK); | |
2999 | ||
3000 | POSTING_READ(reg); | |
c98e9dcf JB |
3001 | udelay(200); |
3002 | ||
20749730 PZ |
3003 | /* Enable CPU FDI TX PLL, always on for Ironlake */ |
3004 | reg = FDI_TX_CTL(pipe); | |
3005 | temp = I915_READ(reg); | |
3006 | if ((temp & FDI_TX_PLL_ENABLE) == 0) { | |
3007 | I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE); | |
5eddb70b | 3008 | |
20749730 PZ |
3009 | POSTING_READ(reg); |
3010 | udelay(100); | |
6be4a607 | 3011 | } |
0e23b99d JB |
3012 | } |
3013 | ||
88cefb6c DV |
3014 | static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc) |
3015 | { | |
3016 | struct drm_device *dev = intel_crtc->base.dev; | |
3017 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3018 | int pipe = intel_crtc->pipe; | |
3019 | u32 reg, temp; | |
3020 | ||
3021 | /* Switch from PCDclk to Rawclk */ | |
3022 | reg = FDI_RX_CTL(pipe); | |
3023 | temp = I915_READ(reg); | |
3024 | I915_WRITE(reg, temp & ~FDI_PCDCLK); | |
3025 | ||
3026 | /* Disable CPU FDI TX PLL */ | |
3027 | reg = FDI_TX_CTL(pipe); | |
3028 | temp = I915_READ(reg); | |
3029 | I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE); | |
3030 | ||
3031 | POSTING_READ(reg); | |
3032 | udelay(100); | |
3033 | ||
3034 | reg = FDI_RX_CTL(pipe); | |
3035 | temp = I915_READ(reg); | |
3036 | I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE); | |
3037 | ||
3038 | /* Wait for the clocks to turn off. */ | |
3039 | POSTING_READ(reg); | |
3040 | udelay(100); | |
3041 | } | |
3042 | ||
0fc932b8 JB |
3043 | static void ironlake_fdi_disable(struct drm_crtc *crtc) |
3044 | { | |
3045 | struct drm_device *dev = crtc->dev; | |
3046 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3047 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3048 | int pipe = intel_crtc->pipe; | |
3049 | u32 reg, temp; | |
3050 | ||
3051 | /* disable CPU FDI tx and PCH FDI rx */ | |
3052 | reg = FDI_TX_CTL(pipe); | |
3053 | temp = I915_READ(reg); | |
3054 | I915_WRITE(reg, temp & ~FDI_TX_ENABLE); | |
3055 | POSTING_READ(reg); | |
3056 | ||
3057 | reg = FDI_RX_CTL(pipe); | |
3058 | temp = I915_READ(reg); | |
3059 | temp &= ~(0x7 << 16); | |
dfd07d72 | 3060 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
0fc932b8 JB |
3061 | I915_WRITE(reg, temp & ~FDI_RX_ENABLE); |
3062 | ||
3063 | POSTING_READ(reg); | |
3064 | udelay(100); | |
3065 | ||
3066 | /* Ironlake workaround, disable clock pointer after downing FDI */ | |
6f06ce18 JB |
3067 | if (HAS_PCH_IBX(dev)) { |
3068 | I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR); | |
6f06ce18 | 3069 | } |
0fc932b8 JB |
3070 | |
3071 | /* still set train pattern 1 */ | |
3072 | reg = FDI_TX_CTL(pipe); | |
3073 | temp = I915_READ(reg); | |
3074 | temp &= ~FDI_LINK_TRAIN_NONE; | |
3075 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
3076 | I915_WRITE(reg, temp); | |
3077 | ||
3078 | reg = FDI_RX_CTL(pipe); | |
3079 | temp = I915_READ(reg); | |
3080 | if (HAS_PCH_CPT(dev)) { | |
3081 | temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT; | |
3082 | temp |= FDI_LINK_TRAIN_PATTERN_1_CPT; | |
3083 | } else { | |
3084 | temp &= ~FDI_LINK_TRAIN_NONE; | |
3085 | temp |= FDI_LINK_TRAIN_PATTERN_1; | |
3086 | } | |
3087 | /* BPC in FDI rx is consistent with that in PIPECONF */ | |
3088 | temp &= ~(0x07 << 16); | |
dfd07d72 | 3089 | temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11; |
0fc932b8 JB |
3090 | I915_WRITE(reg, temp); |
3091 | ||
3092 | POSTING_READ(reg); | |
3093 | udelay(100); | |
3094 | } | |
3095 | ||
5dce5b93 CW |
3096 | bool intel_has_pending_fb_unpin(struct drm_device *dev) |
3097 | { | |
3098 | struct intel_crtc *crtc; | |
3099 | ||
3100 | /* Note that we don't need to be called with mode_config.lock here | |
3101 | * as our list of CRTC objects is static for the lifetime of the | |
3102 | * device and so cannot disappear as we iterate. Similarly, we can | |
3103 | * happily treat the predicates as racy, atomic checks as userspace | |
3104 | * cannot claim and pin a new fb without at least acquring the | |
3105 | * struct_mutex and so serialising with us. | |
3106 | */ | |
3107 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) { | |
3108 | if (atomic_read(&crtc->unpin_work_count) == 0) | |
3109 | continue; | |
3110 | ||
3111 | if (crtc->unpin_work) | |
3112 | intel_wait_for_vblank(dev, crtc->pipe); | |
3113 | ||
3114 | return true; | |
3115 | } | |
3116 | ||
3117 | return false; | |
3118 | } | |
3119 | ||
e6c3a2a6 CW |
3120 | static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc) |
3121 | { | |
0f91128d | 3122 | struct drm_device *dev = crtc->dev; |
5bb61643 | 3123 | struct drm_i915_private *dev_priv = dev->dev_private; |
e6c3a2a6 CW |
3124 | |
3125 | if (crtc->fb == NULL) | |
3126 | return; | |
3127 | ||
2c10d571 DV |
3128 | WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue)); |
3129 | ||
5bb61643 CW |
3130 | wait_event(dev_priv->pending_flip_queue, |
3131 | !intel_crtc_has_pending_flip(crtc)); | |
3132 | ||
0f91128d CW |
3133 | mutex_lock(&dev->struct_mutex); |
3134 | intel_finish_fb(crtc->fb); | |
3135 | mutex_unlock(&dev->struct_mutex); | |
e6c3a2a6 CW |
3136 | } |
3137 | ||
e615efe4 ED |
3138 | /* Program iCLKIP clock to the desired frequency */ |
3139 | static void lpt_program_iclkip(struct drm_crtc *crtc) | |
3140 | { | |
3141 | struct drm_device *dev = crtc->dev; | |
3142 | struct drm_i915_private *dev_priv = dev->dev_private; | |
241bfc38 | 3143 | int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock; |
e615efe4 ED |
3144 | u32 divsel, phaseinc, auxdiv, phasedir = 0; |
3145 | u32 temp; | |
3146 | ||
09153000 DV |
3147 | mutex_lock(&dev_priv->dpio_lock); |
3148 | ||
e615efe4 ED |
3149 | /* It is necessary to ungate the pixclk gate prior to programming |
3150 | * the divisors, and gate it back when it is done. | |
3151 | */ | |
3152 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE); | |
3153 | ||
3154 | /* Disable SSCCTL */ | |
3155 | intel_sbi_write(dev_priv, SBI_SSCCTL6, | |
988d6ee8 PZ |
3156 | intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) | |
3157 | SBI_SSCCTL_DISABLE, | |
3158 | SBI_ICLK); | |
e615efe4 ED |
3159 | |
3160 | /* 20MHz is a corner case which is out of range for the 7-bit divisor */ | |
12d7ceed | 3161 | if (clock == 20000) { |
e615efe4 ED |
3162 | auxdiv = 1; |
3163 | divsel = 0x41; | |
3164 | phaseinc = 0x20; | |
3165 | } else { | |
3166 | /* The iCLK virtual clock root frequency is in MHz, | |
241bfc38 DL |
3167 | * but the adjusted_mode->crtc_clock in in KHz. To get the |
3168 | * divisors, it is necessary to divide one by another, so we | |
e615efe4 ED |
3169 | * convert the virtual clock precision to KHz here for higher |
3170 | * precision. | |
3171 | */ | |
3172 | u32 iclk_virtual_root_freq = 172800 * 1000; | |
3173 | u32 iclk_pi_range = 64; | |
3174 | u32 desired_divisor, msb_divisor_value, pi_value; | |
3175 | ||
12d7ceed | 3176 | desired_divisor = (iclk_virtual_root_freq / clock); |
e615efe4 ED |
3177 | msb_divisor_value = desired_divisor / iclk_pi_range; |
3178 | pi_value = desired_divisor % iclk_pi_range; | |
3179 | ||
3180 | auxdiv = 0; | |
3181 | divsel = msb_divisor_value - 2; | |
3182 | phaseinc = pi_value; | |
3183 | } | |
3184 | ||
3185 | /* This should not happen with any sane values */ | |
3186 | WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) & | |
3187 | ~SBI_SSCDIVINTPHASE_DIVSEL_MASK); | |
3188 | WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) & | |
3189 | ~SBI_SSCDIVINTPHASE_INCVAL_MASK); | |
3190 | ||
3191 | DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n", | |
12d7ceed | 3192 | clock, |
e615efe4 ED |
3193 | auxdiv, |
3194 | divsel, | |
3195 | phasedir, | |
3196 | phaseinc); | |
3197 | ||
3198 | /* Program SSCDIVINTPHASE6 */ | |
988d6ee8 | 3199 | temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK); |
e615efe4 ED |
3200 | temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK; |
3201 | temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel); | |
3202 | temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK; | |
3203 | temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc); | |
3204 | temp |= SBI_SSCDIVINTPHASE_DIR(phasedir); | |
3205 | temp |= SBI_SSCDIVINTPHASE_PROPAGATE; | |
988d6ee8 | 3206 | intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK); |
e615efe4 ED |
3207 | |
3208 | /* Program SSCAUXDIV */ | |
988d6ee8 | 3209 | temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK); |
e615efe4 ED |
3210 | temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1); |
3211 | temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv); | |
988d6ee8 | 3212 | intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK); |
e615efe4 ED |
3213 | |
3214 | /* Enable modulator and associated divider */ | |
988d6ee8 | 3215 | temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK); |
e615efe4 | 3216 | temp &= ~SBI_SSCCTL_DISABLE; |
988d6ee8 | 3217 | intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK); |
e615efe4 ED |
3218 | |
3219 | /* Wait for initialization time */ | |
3220 | udelay(24); | |
3221 | ||
3222 | I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE); | |
09153000 DV |
3223 | |
3224 | mutex_unlock(&dev_priv->dpio_lock); | |
e615efe4 ED |
3225 | } |
3226 | ||
275f01b2 DV |
3227 | static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc, |
3228 | enum pipe pch_transcoder) | |
3229 | { | |
3230 | struct drm_device *dev = crtc->base.dev; | |
3231 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3232 | enum transcoder cpu_transcoder = crtc->config.cpu_transcoder; | |
3233 | ||
3234 | I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder), | |
3235 | I915_READ(HTOTAL(cpu_transcoder))); | |
3236 | I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder), | |
3237 | I915_READ(HBLANK(cpu_transcoder))); | |
3238 | I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder), | |
3239 | I915_READ(HSYNC(cpu_transcoder))); | |
3240 | ||
3241 | I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder), | |
3242 | I915_READ(VTOTAL(cpu_transcoder))); | |
3243 | I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder), | |
3244 | I915_READ(VBLANK(cpu_transcoder))); | |
3245 | I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder), | |
3246 | I915_READ(VSYNC(cpu_transcoder))); | |
3247 | I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder), | |
3248 | I915_READ(VSYNCSHIFT(cpu_transcoder))); | |
3249 | } | |
3250 | ||
1fbc0d78 DV |
3251 | static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev) |
3252 | { | |
3253 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3254 | uint32_t temp; | |
3255 | ||
3256 | temp = I915_READ(SOUTH_CHICKEN1); | |
3257 | if (temp & FDI_BC_BIFURCATION_SELECT) | |
3258 | return; | |
3259 | ||
3260 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE); | |
3261 | WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE); | |
3262 | ||
3263 | temp |= FDI_BC_BIFURCATION_SELECT; | |
3264 | DRM_DEBUG_KMS("enabling fdi C rx\n"); | |
3265 | I915_WRITE(SOUTH_CHICKEN1, temp); | |
3266 | POSTING_READ(SOUTH_CHICKEN1); | |
3267 | } | |
3268 | ||
3269 | static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc) | |
3270 | { | |
3271 | struct drm_device *dev = intel_crtc->base.dev; | |
3272 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3273 | ||
3274 | switch (intel_crtc->pipe) { | |
3275 | case PIPE_A: | |
3276 | break; | |
3277 | case PIPE_B: | |
3278 | if (intel_crtc->config.fdi_lanes > 2) | |
3279 | WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT); | |
3280 | else | |
3281 | cpt_enable_fdi_bc_bifurcation(dev); | |
3282 | ||
3283 | break; | |
3284 | case PIPE_C: | |
3285 | cpt_enable_fdi_bc_bifurcation(dev); | |
3286 | ||
3287 | break; | |
3288 | default: | |
3289 | BUG(); | |
3290 | } | |
3291 | } | |
3292 | ||
f67a559d JB |
3293 | /* |
3294 | * Enable PCH resources required for PCH ports: | |
3295 | * - PCH PLLs | |
3296 | * - FDI training & RX/TX | |
3297 | * - update transcoder timings | |
3298 | * - DP transcoding bits | |
3299 | * - transcoder | |
3300 | */ | |
3301 | static void ironlake_pch_enable(struct drm_crtc *crtc) | |
0e23b99d JB |
3302 | { |
3303 | struct drm_device *dev = crtc->dev; | |
3304 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3305 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3306 | int pipe = intel_crtc->pipe; | |
ee7b9f93 | 3307 | u32 reg, temp; |
2c07245f | 3308 | |
ab9412ba | 3309 | assert_pch_transcoder_disabled(dev_priv, pipe); |
e7e164db | 3310 | |
1fbc0d78 DV |
3311 | if (IS_IVYBRIDGE(dev)) |
3312 | ivybridge_update_fdi_bc_bifurcation(intel_crtc); | |
3313 | ||
cd986abb DV |
3314 | /* Write the TU size bits before fdi link training, so that error |
3315 | * detection works. */ | |
3316 | I915_WRITE(FDI_RX_TUSIZE1(pipe), | |
3317 | I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK); | |
3318 | ||
c98e9dcf | 3319 | /* For PCH output, training FDI link */ |
674cf967 | 3320 | dev_priv->display.fdi_link_train(crtc); |
2c07245f | 3321 | |
3ad8a208 DV |
3322 | /* We need to program the right clock selection before writing the pixel |
3323 | * mutliplier into the DPLL. */ | |
303b81e0 | 3324 | if (HAS_PCH_CPT(dev)) { |
ee7b9f93 | 3325 | u32 sel; |
4b645f14 | 3326 | |
c98e9dcf | 3327 | temp = I915_READ(PCH_DPLL_SEL); |
11887397 DV |
3328 | temp |= TRANS_DPLL_ENABLE(pipe); |
3329 | sel = TRANS_DPLLB_SEL(pipe); | |
a43f6e0f | 3330 | if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B) |
ee7b9f93 JB |
3331 | temp |= sel; |
3332 | else | |
3333 | temp &= ~sel; | |
c98e9dcf | 3334 | I915_WRITE(PCH_DPLL_SEL, temp); |
c98e9dcf | 3335 | } |
5eddb70b | 3336 | |
3ad8a208 DV |
3337 | /* XXX: pch pll's can be enabled any time before we enable the PCH |
3338 | * transcoder, and we actually should do this to not upset any PCH | |
3339 | * transcoder that already use the clock when we share it. | |
3340 | * | |
3341 | * Note that enable_shared_dpll tries to do the right thing, but | |
3342 | * get_shared_dpll unconditionally resets the pll - we need that to have | |
3343 | * the right LVDS enable sequence. */ | |
3344 | ironlake_enable_shared_dpll(intel_crtc); | |
3345 | ||
d9b6cb56 JB |
3346 | /* set transcoder timing, panel must allow it */ |
3347 | assert_panel_unlocked(dev_priv, pipe); | |
275f01b2 | 3348 | ironlake_pch_transcoder_set_timings(intel_crtc, pipe); |
8db9d77b | 3349 | |
303b81e0 | 3350 | intel_fdi_normal_train(crtc); |
5e84e1a4 | 3351 | |
c98e9dcf JB |
3352 | /* For PCH DP, enable TRANS_DP_CTL */ |
3353 | if (HAS_PCH_CPT(dev) && | |
417e822d KP |
3354 | (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) || |
3355 | intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) { | |
dfd07d72 | 3356 | u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5; |
5eddb70b CW |
3357 | reg = TRANS_DP_CTL(pipe); |
3358 | temp = I915_READ(reg); | |
3359 | temp &= ~(TRANS_DP_PORT_SEL_MASK | | |
220cad3c EA |
3360 | TRANS_DP_SYNC_MASK | |
3361 | TRANS_DP_BPC_MASK); | |
5eddb70b CW |
3362 | temp |= (TRANS_DP_OUTPUT_ENABLE | |
3363 | TRANS_DP_ENH_FRAMING); | |
9325c9f0 | 3364 | temp |= bpc << 9; /* same format but at 11:9 */ |
c98e9dcf JB |
3365 | |
3366 | if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC) | |
5eddb70b | 3367 | temp |= TRANS_DP_HSYNC_ACTIVE_HIGH; |
c98e9dcf | 3368 | if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC) |
5eddb70b | 3369 | temp |= TRANS_DP_VSYNC_ACTIVE_HIGH; |
c98e9dcf JB |
3370 | |
3371 | switch (intel_trans_dp_port_sel(crtc)) { | |
3372 | case PCH_DP_B: | |
5eddb70b | 3373 | temp |= TRANS_DP_PORT_SEL_B; |
c98e9dcf JB |
3374 | break; |
3375 | case PCH_DP_C: | |
5eddb70b | 3376 | temp |= TRANS_DP_PORT_SEL_C; |
c98e9dcf JB |
3377 | break; |
3378 | case PCH_DP_D: | |
5eddb70b | 3379 | temp |= TRANS_DP_PORT_SEL_D; |
c98e9dcf JB |
3380 | break; |
3381 | default: | |
e95d41e1 | 3382 | BUG(); |
32f9d658 | 3383 | } |
2c07245f | 3384 | |
5eddb70b | 3385 | I915_WRITE(reg, temp); |
6be4a607 | 3386 | } |
b52eb4dc | 3387 | |
b8a4f404 | 3388 | ironlake_enable_pch_transcoder(dev_priv, pipe); |
f67a559d JB |
3389 | } |
3390 | ||
1507e5bd PZ |
3391 | static void lpt_pch_enable(struct drm_crtc *crtc) |
3392 | { | |
3393 | struct drm_device *dev = crtc->dev; | |
3394 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3395 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3b117c8f | 3396 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; |
1507e5bd | 3397 | |
ab9412ba | 3398 | assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A); |
1507e5bd | 3399 | |
8c52b5e8 | 3400 | lpt_program_iclkip(crtc); |
1507e5bd | 3401 | |
0540e488 | 3402 | /* Set transcoder timing. */ |
275f01b2 | 3403 | ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A); |
1507e5bd | 3404 | |
937bb610 | 3405 | lpt_enable_pch_transcoder(dev_priv, cpu_transcoder); |
f67a559d JB |
3406 | } |
3407 | ||
e2b78267 | 3408 | static void intel_put_shared_dpll(struct intel_crtc *crtc) |
ee7b9f93 | 3409 | { |
e2b78267 | 3410 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); |
ee7b9f93 JB |
3411 | |
3412 | if (pll == NULL) | |
3413 | return; | |
3414 | ||
3415 | if (pll->refcount == 0) { | |
46edb027 | 3416 | WARN(1, "bad %s refcount\n", pll->name); |
ee7b9f93 JB |
3417 | return; |
3418 | } | |
3419 | ||
f4a091c7 DV |
3420 | if (--pll->refcount == 0) { |
3421 | WARN_ON(pll->on); | |
3422 | WARN_ON(pll->active); | |
3423 | } | |
3424 | ||
a43f6e0f | 3425 | crtc->config.shared_dpll = DPLL_ID_PRIVATE; |
ee7b9f93 JB |
3426 | } |
3427 | ||
b89a1d39 | 3428 | static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc) |
ee7b9f93 | 3429 | { |
e2b78267 DV |
3430 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
3431 | struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc); | |
3432 | enum intel_dpll_id i; | |
ee7b9f93 | 3433 | |
ee7b9f93 | 3434 | if (pll) { |
46edb027 DV |
3435 | DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n", |
3436 | crtc->base.base.id, pll->name); | |
e2b78267 | 3437 | intel_put_shared_dpll(crtc); |
ee7b9f93 JB |
3438 | } |
3439 | ||
98b6bd99 DV |
3440 | if (HAS_PCH_IBX(dev_priv->dev)) { |
3441 | /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */ | |
d94ab068 | 3442 | i = (enum intel_dpll_id) crtc->pipe; |
e72f9fbf | 3443 | pll = &dev_priv->shared_dplls[i]; |
98b6bd99 | 3444 | |
46edb027 DV |
3445 | DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n", |
3446 | crtc->base.base.id, pll->name); | |
98b6bd99 DV |
3447 | |
3448 | goto found; | |
3449 | } | |
3450 | ||
e72f9fbf DV |
3451 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
3452 | pll = &dev_priv->shared_dplls[i]; | |
ee7b9f93 JB |
3453 | |
3454 | /* Only want to check enabled timings first */ | |
3455 | if (pll->refcount == 0) | |
3456 | continue; | |
3457 | ||
b89a1d39 DV |
3458 | if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state, |
3459 | sizeof(pll->hw_state)) == 0) { | |
46edb027 | 3460 | DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n", |
e2b78267 | 3461 | crtc->base.base.id, |
46edb027 | 3462 | pll->name, pll->refcount, pll->active); |
ee7b9f93 JB |
3463 | |
3464 | goto found; | |
3465 | } | |
3466 | } | |
3467 | ||
3468 | /* Ok no matching timings, maybe there's a free one? */ | |
e72f9fbf DV |
3469 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
3470 | pll = &dev_priv->shared_dplls[i]; | |
ee7b9f93 | 3471 | if (pll->refcount == 0) { |
46edb027 DV |
3472 | DRM_DEBUG_KMS("CRTC:%d allocated %s\n", |
3473 | crtc->base.base.id, pll->name); | |
ee7b9f93 JB |
3474 | goto found; |
3475 | } | |
3476 | } | |
3477 | ||
3478 | return NULL; | |
3479 | ||
3480 | found: | |
a43f6e0f | 3481 | crtc->config.shared_dpll = i; |
46edb027 DV |
3482 | DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name, |
3483 | pipe_name(crtc->pipe)); | |
ee7b9f93 | 3484 | |
cdbd2316 | 3485 | if (pll->active == 0) { |
66e985c0 DV |
3486 | memcpy(&pll->hw_state, &crtc->config.dpll_hw_state, |
3487 | sizeof(pll->hw_state)); | |
3488 | ||
46edb027 | 3489 | DRM_DEBUG_DRIVER("setting up %s\n", pll->name); |
cdbd2316 | 3490 | WARN_ON(pll->on); |
e9d6944e | 3491 | assert_shared_dpll_disabled(dev_priv, pll); |
ee7b9f93 | 3492 | |
15bdd4cf | 3493 | pll->mode_set(dev_priv, pll); |
cdbd2316 DV |
3494 | } |
3495 | pll->refcount++; | |
e04c7350 | 3496 | |
ee7b9f93 JB |
3497 | return pll; |
3498 | } | |
3499 | ||
a1520318 | 3500 | static void cpt_verify_modeset(struct drm_device *dev, int pipe) |
d4270e57 JB |
3501 | { |
3502 | struct drm_i915_private *dev_priv = dev->dev_private; | |
23670b32 | 3503 | int dslreg = PIPEDSL(pipe); |
d4270e57 JB |
3504 | u32 temp; |
3505 | ||
3506 | temp = I915_READ(dslreg); | |
3507 | udelay(500); | |
3508 | if (wait_for(I915_READ(dslreg) != temp, 5)) { | |
d4270e57 | 3509 | if (wait_for(I915_READ(dslreg) != temp, 5)) |
84f44ce7 | 3510 | DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe)); |
d4270e57 JB |
3511 | } |
3512 | } | |
3513 | ||
b074cec8 JB |
3514 | static void ironlake_pfit_enable(struct intel_crtc *crtc) |
3515 | { | |
3516 | struct drm_device *dev = crtc->base.dev; | |
3517 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3518 | int pipe = crtc->pipe; | |
3519 | ||
fd4daa9c | 3520 | if (crtc->config.pch_pfit.enabled) { |
b074cec8 JB |
3521 | /* Force use of hard-coded filter coefficients |
3522 | * as some pre-programmed values are broken, | |
3523 | * e.g. x201. | |
3524 | */ | |
3525 | if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) | |
3526 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 | | |
3527 | PF_PIPE_SEL_IVB(pipe)); | |
3528 | else | |
3529 | I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3); | |
3530 | I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos); | |
3531 | I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size); | |
d4270e57 JB |
3532 | } |
3533 | } | |
3534 | ||
bb53d4ae VS |
3535 | static void intel_enable_planes(struct drm_crtc *crtc) |
3536 | { | |
3537 | struct drm_device *dev = crtc->dev; | |
3538 | enum pipe pipe = to_intel_crtc(crtc)->pipe; | |
3539 | struct intel_plane *intel_plane; | |
3540 | ||
3541 | list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head) | |
3542 | if (intel_plane->pipe == pipe) | |
3543 | intel_plane_restore(&intel_plane->base); | |
3544 | } | |
3545 | ||
3546 | static void intel_disable_planes(struct drm_crtc *crtc) | |
3547 | { | |
3548 | struct drm_device *dev = crtc->dev; | |
3549 | enum pipe pipe = to_intel_crtc(crtc)->pipe; | |
3550 | struct intel_plane *intel_plane; | |
3551 | ||
3552 | list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head) | |
3553 | if (intel_plane->pipe == pipe) | |
3554 | intel_plane_disable(&intel_plane->base); | |
3555 | } | |
3556 | ||
20bc8673 | 3557 | void hsw_enable_ips(struct intel_crtc *crtc) |
d77e4531 PZ |
3558 | { |
3559 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; | |
3560 | ||
3561 | if (!crtc->config.ips_enabled) | |
3562 | return; | |
3563 | ||
3564 | /* We can only enable IPS after we enable a plane and wait for a vblank. | |
3565 | * We guarantee that the plane is enabled by calling intel_enable_ips | |
3566 | * only after intel_enable_plane. And intel_enable_plane already waits | |
3567 | * for a vblank, so all we need to do here is to enable the IPS bit. */ | |
3568 | assert_plane_enabled(dev_priv, crtc->plane); | |
2a114cc1 BW |
3569 | if (IS_BROADWELL(crtc->base.dev)) { |
3570 | mutex_lock(&dev_priv->rps.hw_lock); | |
3571 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000)); | |
3572 | mutex_unlock(&dev_priv->rps.hw_lock); | |
3573 | /* Quoting Art Runyan: "its not safe to expect any particular | |
3574 | * value in IPS_CTL bit 31 after enabling IPS through the | |
e59150dc JB |
3575 | * mailbox." Moreover, the mailbox may return a bogus state, |
3576 | * so we need to just enable it and continue on. | |
2a114cc1 BW |
3577 | */ |
3578 | } else { | |
3579 | I915_WRITE(IPS_CTL, IPS_ENABLE); | |
3580 | /* The bit only becomes 1 in the next vblank, so this wait here | |
3581 | * is essentially intel_wait_for_vblank. If we don't have this | |
3582 | * and don't wait for vblanks until the end of crtc_enable, then | |
3583 | * the HW state readout code will complain that the expected | |
3584 | * IPS_CTL value is not the one we read. */ | |
3585 | if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50)) | |
3586 | DRM_ERROR("Timed out waiting for IPS enable\n"); | |
3587 | } | |
d77e4531 PZ |
3588 | } |
3589 | ||
20bc8673 | 3590 | void hsw_disable_ips(struct intel_crtc *crtc) |
d77e4531 PZ |
3591 | { |
3592 | struct drm_device *dev = crtc->base.dev; | |
3593 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3594 | ||
3595 | if (!crtc->config.ips_enabled) | |
3596 | return; | |
3597 | ||
3598 | assert_plane_enabled(dev_priv, crtc->plane); | |
2a114cc1 BW |
3599 | if (IS_BROADWELL(crtc->base.dev)) { |
3600 | mutex_lock(&dev_priv->rps.hw_lock); | |
3601 | WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0)); | |
3602 | mutex_unlock(&dev_priv->rps.hw_lock); | |
e59150dc | 3603 | } else { |
2a114cc1 | 3604 | I915_WRITE(IPS_CTL, 0); |
e59150dc JB |
3605 | POSTING_READ(IPS_CTL); |
3606 | } | |
d77e4531 PZ |
3607 | |
3608 | /* We need to wait for a vblank before we can disable the plane. */ | |
3609 | intel_wait_for_vblank(dev, crtc->pipe); | |
3610 | } | |
3611 | ||
3612 | /** Loads the palette/gamma unit for the CRTC with the prepared values */ | |
3613 | static void intel_crtc_load_lut(struct drm_crtc *crtc) | |
3614 | { | |
3615 | struct drm_device *dev = crtc->dev; | |
3616 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3617 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3618 | enum pipe pipe = intel_crtc->pipe; | |
3619 | int palreg = PALETTE(pipe); | |
3620 | int i; | |
3621 | bool reenable_ips = false; | |
3622 | ||
3623 | /* The clocks have to be on to load the palette. */ | |
3624 | if (!crtc->enabled || !intel_crtc->active) | |
3625 | return; | |
3626 | ||
3627 | if (!HAS_PCH_SPLIT(dev_priv->dev)) { | |
3628 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) | |
3629 | assert_dsi_pll_enabled(dev_priv); | |
3630 | else | |
3631 | assert_pll_enabled(dev_priv, pipe); | |
3632 | } | |
3633 | ||
3634 | /* use legacy palette for Ironlake */ | |
3635 | if (HAS_PCH_SPLIT(dev)) | |
3636 | palreg = LGC_PALETTE(pipe); | |
3637 | ||
3638 | /* Workaround : Do not read or write the pipe palette/gamma data while | |
3639 | * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled. | |
3640 | */ | |
41e6fc4c | 3641 | if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled && |
d77e4531 PZ |
3642 | ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) == |
3643 | GAMMA_MODE_MODE_SPLIT)) { | |
3644 | hsw_disable_ips(intel_crtc); | |
3645 | reenable_ips = true; | |
3646 | } | |
3647 | ||
3648 | for (i = 0; i < 256; i++) { | |
3649 | I915_WRITE(palreg + 4 * i, | |
3650 | (intel_crtc->lut_r[i] << 16) | | |
3651 | (intel_crtc->lut_g[i] << 8) | | |
3652 | intel_crtc->lut_b[i]); | |
3653 | } | |
3654 | ||
3655 | if (reenable_ips) | |
3656 | hsw_enable_ips(intel_crtc); | |
3657 | } | |
3658 | ||
f67a559d JB |
3659 | static void ironlake_crtc_enable(struct drm_crtc *crtc) |
3660 | { | |
3661 | struct drm_device *dev = crtc->dev; | |
3662 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3663 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
ef9c3aee | 3664 | struct intel_encoder *encoder; |
f67a559d JB |
3665 | int pipe = intel_crtc->pipe; |
3666 | int plane = intel_crtc->plane; | |
f67a559d | 3667 | |
08a48469 DV |
3668 | WARN_ON(!crtc->enabled); |
3669 | ||
f67a559d JB |
3670 | if (intel_crtc->active) |
3671 | return; | |
3672 | ||
3673 | intel_crtc->active = true; | |
8664281b PZ |
3674 | |
3675 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | |
3676 | intel_set_pch_fifo_underrun_reporting(dev, pipe, true); | |
3677 | ||
f6736a1a | 3678 | for_each_encoder_on_crtc(dev, crtc, encoder) |
952735ee DV |
3679 | if (encoder->pre_enable) |
3680 | encoder->pre_enable(encoder); | |
f67a559d | 3681 | |
5bfe2ac0 | 3682 | if (intel_crtc->config.has_pch_encoder) { |
fff367c7 DV |
3683 | /* Note: FDI PLL enabling _must_ be done before we enable the |
3684 | * cpu pipes, hence this is separate from all the other fdi/pch | |
3685 | * enabling. */ | |
88cefb6c | 3686 | ironlake_fdi_pll_enable(intel_crtc); |
46b6f814 DV |
3687 | } else { |
3688 | assert_fdi_tx_disabled(dev_priv, pipe); | |
3689 | assert_fdi_rx_disabled(dev_priv, pipe); | |
3690 | } | |
f67a559d | 3691 | |
b074cec8 | 3692 | ironlake_pfit_enable(intel_crtc); |
f67a559d | 3693 | |
9c54c0dd JB |
3694 | /* |
3695 | * On ILK+ LUT must be loaded before the pipe is running but with | |
3696 | * clocks enabled | |
3697 | */ | |
3698 | intel_crtc_load_lut(crtc); | |
3699 | ||
f37fcc2a | 3700 | intel_update_watermarks(crtc); |
e1fdc473 | 3701 | intel_enable_pipe(intel_crtc); |
262ca2b0 | 3702 | intel_enable_primary_hw_plane(dev_priv, plane, pipe); |
bb53d4ae | 3703 | intel_enable_planes(crtc); |
5c38d48c | 3704 | intel_crtc_update_cursor(crtc, true); |
f67a559d | 3705 | |
5bfe2ac0 | 3706 | if (intel_crtc->config.has_pch_encoder) |
f67a559d | 3707 | ironlake_pch_enable(crtc); |
c98e9dcf | 3708 | |
d1ebd816 | 3709 | mutex_lock(&dev->struct_mutex); |
bed4a673 | 3710 | intel_update_fbc(dev); |
d1ebd816 BW |
3711 | mutex_unlock(&dev->struct_mutex); |
3712 | ||
fa5c73b1 DV |
3713 | for_each_encoder_on_crtc(dev, crtc, encoder) |
3714 | encoder->enable(encoder); | |
61b77ddd DV |
3715 | |
3716 | if (HAS_PCH_CPT(dev)) | |
a1520318 | 3717 | cpt_verify_modeset(dev, intel_crtc->pipe); |
6ce94100 DV |
3718 | |
3719 | /* | |
3720 | * There seems to be a race in PCH platform hw (at least on some | |
3721 | * outputs) where an enabled pipe still completes any pageflip right | |
3722 | * away (as if the pipe is off) instead of waiting for vblank. As soon | |
3723 | * as the first vblank happend, everything works as expected. Hence just | |
3724 | * wait for one vblank before returning to avoid strange things | |
3725 | * happening. | |
3726 | */ | |
3727 | intel_wait_for_vblank(dev, intel_crtc->pipe); | |
6be4a607 JB |
3728 | } |
3729 | ||
42db64ef PZ |
3730 | /* IPS only exists on ULT machines and is tied to pipe A. */ |
3731 | static bool hsw_crtc_supports_ips(struct intel_crtc *crtc) | |
3732 | { | |
f5adf94e | 3733 | return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A; |
42db64ef PZ |
3734 | } |
3735 | ||
dda9a66a VS |
3736 | static void haswell_crtc_enable_planes(struct drm_crtc *crtc) |
3737 | { | |
3738 | struct drm_device *dev = crtc->dev; | |
3739 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3740 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3741 | int pipe = intel_crtc->pipe; | |
3742 | int plane = intel_crtc->plane; | |
3743 | ||
262ca2b0 | 3744 | intel_enable_primary_hw_plane(dev_priv, plane, pipe); |
dda9a66a VS |
3745 | intel_enable_planes(crtc); |
3746 | intel_crtc_update_cursor(crtc, true); | |
3747 | ||
3748 | hsw_enable_ips(intel_crtc); | |
3749 | ||
3750 | mutex_lock(&dev->struct_mutex); | |
3751 | intel_update_fbc(dev); | |
3752 | mutex_unlock(&dev->struct_mutex); | |
3753 | } | |
3754 | ||
3755 | static void haswell_crtc_disable_planes(struct drm_crtc *crtc) | |
3756 | { | |
3757 | struct drm_device *dev = crtc->dev; | |
3758 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3759 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3760 | int pipe = intel_crtc->pipe; | |
3761 | int plane = intel_crtc->plane; | |
3762 | ||
3763 | intel_crtc_wait_for_pending_flips(crtc); | |
3764 | drm_vblank_off(dev, pipe); | |
3765 | ||
3766 | /* FBC must be disabled before disabling the plane on HSW. */ | |
3767 | if (dev_priv->fbc.plane == plane) | |
3768 | intel_disable_fbc(dev); | |
3769 | ||
3770 | hsw_disable_ips(intel_crtc); | |
3771 | ||
3772 | intel_crtc_update_cursor(crtc, false); | |
3773 | intel_disable_planes(crtc); | |
262ca2b0 | 3774 | intel_disable_primary_hw_plane(dev_priv, plane, pipe); |
dda9a66a VS |
3775 | } |
3776 | ||
e4916946 PZ |
3777 | /* |
3778 | * This implements the workaround described in the "notes" section of the mode | |
3779 | * set sequence documentation. When going from no pipes or single pipe to | |
3780 | * multiple pipes, and planes are enabled after the pipe, we need to wait at | |
3781 | * least 2 vblanks on the first pipe before enabling planes on the second pipe. | |
3782 | */ | |
3783 | static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc) | |
3784 | { | |
3785 | struct drm_device *dev = crtc->base.dev; | |
3786 | struct intel_crtc *crtc_it, *other_active_crtc = NULL; | |
3787 | ||
3788 | /* We want to get the other_active_crtc only if there's only 1 other | |
3789 | * active crtc. */ | |
3790 | list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) { | |
3791 | if (!crtc_it->active || crtc_it == crtc) | |
3792 | continue; | |
3793 | ||
3794 | if (other_active_crtc) | |
3795 | return; | |
3796 | ||
3797 | other_active_crtc = crtc_it; | |
3798 | } | |
3799 | if (!other_active_crtc) | |
3800 | return; | |
3801 | ||
3802 | intel_wait_for_vblank(dev, other_active_crtc->pipe); | |
3803 | intel_wait_for_vblank(dev, other_active_crtc->pipe); | |
3804 | } | |
3805 | ||
4f771f10 PZ |
3806 | static void haswell_crtc_enable(struct drm_crtc *crtc) |
3807 | { | |
3808 | struct drm_device *dev = crtc->dev; | |
3809 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3810 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
3811 | struct intel_encoder *encoder; | |
3812 | int pipe = intel_crtc->pipe; | |
4f771f10 PZ |
3813 | |
3814 | WARN_ON(!crtc->enabled); | |
3815 | ||
3816 | if (intel_crtc->active) | |
3817 | return; | |
3818 | ||
3819 | intel_crtc->active = true; | |
8664281b PZ |
3820 | |
3821 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); | |
3822 | if (intel_crtc->config.has_pch_encoder) | |
3823 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true); | |
3824 | ||
5bfe2ac0 | 3825 | if (intel_crtc->config.has_pch_encoder) |
04945641 | 3826 | dev_priv->display.fdi_link_train(crtc); |
4f771f10 PZ |
3827 | |
3828 | for_each_encoder_on_crtc(dev, crtc, encoder) | |
3829 | if (encoder->pre_enable) | |
3830 | encoder->pre_enable(encoder); | |
3831 | ||
1f544388 | 3832 | intel_ddi_enable_pipe_clock(intel_crtc); |
4f771f10 | 3833 | |
b074cec8 | 3834 | ironlake_pfit_enable(intel_crtc); |
4f771f10 PZ |
3835 | |
3836 | /* | |
3837 | * On ILK+ LUT must be loaded before the pipe is running but with | |
3838 | * clocks enabled | |
3839 | */ | |
3840 | intel_crtc_load_lut(crtc); | |
3841 | ||
1f544388 | 3842 | intel_ddi_set_pipe_settings(crtc); |
8228c251 | 3843 | intel_ddi_enable_transcoder_func(crtc); |
4f771f10 | 3844 | |
f37fcc2a | 3845 | intel_update_watermarks(crtc); |
e1fdc473 | 3846 | intel_enable_pipe(intel_crtc); |
42db64ef | 3847 | |
5bfe2ac0 | 3848 | if (intel_crtc->config.has_pch_encoder) |
1507e5bd | 3849 | lpt_pch_enable(crtc); |
4f771f10 | 3850 | |
8807e55b | 3851 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
4f771f10 | 3852 | encoder->enable(encoder); |
8807e55b JN |
3853 | intel_opregion_notify_encoder(encoder, true); |
3854 | } | |
4f771f10 | 3855 | |
e4916946 PZ |
3856 | /* If we change the relative order between pipe/planes enabling, we need |
3857 | * to change the workaround. */ | |
3858 | haswell_mode_set_planes_workaround(intel_crtc); | |
dda9a66a | 3859 | haswell_crtc_enable_planes(crtc); |
4f771f10 PZ |
3860 | } |
3861 | ||
3f8dce3a DV |
3862 | static void ironlake_pfit_disable(struct intel_crtc *crtc) |
3863 | { | |
3864 | struct drm_device *dev = crtc->base.dev; | |
3865 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3866 | int pipe = crtc->pipe; | |
3867 | ||
3868 | /* To avoid upsetting the power well on haswell only disable the pfit if | |
3869 | * it's in use. The hw state code will make sure we get this right. */ | |
fd4daa9c | 3870 | if (crtc->config.pch_pfit.enabled) { |
3f8dce3a DV |
3871 | I915_WRITE(PF_CTL(pipe), 0); |
3872 | I915_WRITE(PF_WIN_POS(pipe), 0); | |
3873 | I915_WRITE(PF_WIN_SZ(pipe), 0); | |
3874 | } | |
3875 | } | |
3876 | ||
6be4a607 JB |
3877 | static void ironlake_crtc_disable(struct drm_crtc *crtc) |
3878 | { | |
3879 | struct drm_device *dev = crtc->dev; | |
3880 | struct drm_i915_private *dev_priv = dev->dev_private; | |
3881 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
ef9c3aee | 3882 | struct intel_encoder *encoder; |
6be4a607 JB |
3883 | int pipe = intel_crtc->pipe; |
3884 | int plane = intel_crtc->plane; | |
5eddb70b | 3885 | u32 reg, temp; |
b52eb4dc | 3886 | |
ef9c3aee | 3887 | |
f7abfe8b CW |
3888 | if (!intel_crtc->active) |
3889 | return; | |
3890 | ||
ea9d758d DV |
3891 | for_each_encoder_on_crtc(dev, crtc, encoder) |
3892 | encoder->disable(encoder); | |
3893 | ||
e6c3a2a6 | 3894 | intel_crtc_wait_for_pending_flips(crtc); |
6be4a607 | 3895 | drm_vblank_off(dev, pipe); |
913d8d11 | 3896 | |
5c3fe8b0 | 3897 | if (dev_priv->fbc.plane == plane) |
973d04f9 | 3898 | intel_disable_fbc(dev); |
2c07245f | 3899 | |
0d5b8c61 | 3900 | intel_crtc_update_cursor(crtc, false); |
bb53d4ae | 3901 | intel_disable_planes(crtc); |
262ca2b0 | 3902 | intel_disable_primary_hw_plane(dev_priv, plane, pipe); |
0d5b8c61 | 3903 | |
d925c59a DV |
3904 | if (intel_crtc->config.has_pch_encoder) |
3905 | intel_set_pch_fifo_underrun_reporting(dev, pipe, false); | |
3906 | ||
b24e7179 | 3907 | intel_disable_pipe(dev_priv, pipe); |
32f9d658 | 3908 | |
3f8dce3a | 3909 | ironlake_pfit_disable(intel_crtc); |
2c07245f | 3910 | |
bf49ec8c DV |
3911 | for_each_encoder_on_crtc(dev, crtc, encoder) |
3912 | if (encoder->post_disable) | |
3913 | encoder->post_disable(encoder); | |
2c07245f | 3914 | |
d925c59a DV |
3915 | if (intel_crtc->config.has_pch_encoder) { |
3916 | ironlake_fdi_disable(crtc); | |
913d8d11 | 3917 | |
d925c59a DV |
3918 | ironlake_disable_pch_transcoder(dev_priv, pipe); |
3919 | intel_set_pch_fifo_underrun_reporting(dev, pipe, true); | |
6be4a607 | 3920 | |
d925c59a DV |
3921 | if (HAS_PCH_CPT(dev)) { |
3922 | /* disable TRANS_DP_CTL */ | |
3923 | reg = TRANS_DP_CTL(pipe); | |
3924 | temp = I915_READ(reg); | |
3925 | temp &= ~(TRANS_DP_OUTPUT_ENABLE | | |
3926 | TRANS_DP_PORT_SEL_MASK); | |
3927 | temp |= TRANS_DP_PORT_SEL_NONE; | |
3928 | I915_WRITE(reg, temp); | |
3929 | ||
3930 | /* disable DPLL_SEL */ | |
3931 | temp = I915_READ(PCH_DPLL_SEL); | |
11887397 | 3932 | temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe)); |
d925c59a | 3933 | I915_WRITE(PCH_DPLL_SEL, temp); |
9db4a9c7 | 3934 | } |
e3421a18 | 3935 | |
d925c59a | 3936 | /* disable PCH DPLL */ |
e72f9fbf | 3937 | intel_disable_shared_dpll(intel_crtc); |
8db9d77b | 3938 | |
d925c59a DV |
3939 | ironlake_fdi_pll_disable(intel_crtc); |
3940 | } | |
6b383a7f | 3941 | |
f7abfe8b | 3942 | intel_crtc->active = false; |
46ba614c | 3943 | intel_update_watermarks(crtc); |
d1ebd816 BW |
3944 | |
3945 | mutex_lock(&dev->struct_mutex); | |
6b383a7f | 3946 | intel_update_fbc(dev); |
d1ebd816 | 3947 | mutex_unlock(&dev->struct_mutex); |
6be4a607 | 3948 | } |
1b3c7a47 | 3949 | |
4f771f10 | 3950 | static void haswell_crtc_disable(struct drm_crtc *crtc) |
ee7b9f93 | 3951 | { |
4f771f10 PZ |
3952 | struct drm_device *dev = crtc->dev; |
3953 | struct drm_i915_private *dev_priv = dev->dev_private; | |
ee7b9f93 | 3954 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
4f771f10 PZ |
3955 | struct intel_encoder *encoder; |
3956 | int pipe = intel_crtc->pipe; | |
3b117c8f | 3957 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; |
ee7b9f93 | 3958 | |
4f771f10 PZ |
3959 | if (!intel_crtc->active) |
3960 | return; | |
3961 | ||
dda9a66a VS |
3962 | haswell_crtc_disable_planes(crtc); |
3963 | ||
8807e55b JN |
3964 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
3965 | intel_opregion_notify_encoder(encoder, false); | |
4f771f10 | 3966 | encoder->disable(encoder); |
8807e55b | 3967 | } |
4f771f10 | 3968 | |
8664281b PZ |
3969 | if (intel_crtc->config.has_pch_encoder) |
3970 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false); | |
4f771f10 PZ |
3971 | intel_disable_pipe(dev_priv, pipe); |
3972 | ||
ad80a810 | 3973 | intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder); |
4f771f10 | 3974 | |
3f8dce3a | 3975 | ironlake_pfit_disable(intel_crtc); |
4f771f10 | 3976 | |
1f544388 | 3977 | intel_ddi_disable_pipe_clock(intel_crtc); |
4f771f10 PZ |
3978 | |
3979 | for_each_encoder_on_crtc(dev, crtc, encoder) | |
3980 | if (encoder->post_disable) | |
3981 | encoder->post_disable(encoder); | |
3982 | ||
88adfff1 | 3983 | if (intel_crtc->config.has_pch_encoder) { |
ab4d966c | 3984 | lpt_disable_pch_transcoder(dev_priv); |
8664281b | 3985 | intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true); |
1ad960f2 | 3986 | intel_ddi_fdi_disable(crtc); |
83616634 | 3987 | } |
4f771f10 PZ |
3988 | |
3989 | intel_crtc->active = false; | |
46ba614c | 3990 | intel_update_watermarks(crtc); |
4f771f10 PZ |
3991 | |
3992 | mutex_lock(&dev->struct_mutex); | |
3993 | intel_update_fbc(dev); | |
3994 | mutex_unlock(&dev->struct_mutex); | |
3995 | } | |
3996 | ||
ee7b9f93 JB |
3997 | static void ironlake_crtc_off(struct drm_crtc *crtc) |
3998 | { | |
3999 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
e72f9fbf | 4000 | intel_put_shared_dpll(intel_crtc); |
ee7b9f93 JB |
4001 | } |
4002 | ||
6441ab5f PZ |
4003 | static void haswell_crtc_off(struct drm_crtc *crtc) |
4004 | { | |
4005 | intel_ddi_put_crtc_pll(crtc); | |
4006 | } | |
4007 | ||
02e792fb DV |
4008 | static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable) |
4009 | { | |
02e792fb | 4010 | if (!enable && intel_crtc->overlay) { |
23f09ce3 | 4011 | struct drm_device *dev = intel_crtc->base.dev; |
ce453d81 | 4012 | struct drm_i915_private *dev_priv = dev->dev_private; |
03f77ea5 | 4013 | |
23f09ce3 | 4014 | mutex_lock(&dev->struct_mutex); |
ce453d81 CW |
4015 | dev_priv->mm.interruptible = false; |
4016 | (void) intel_overlay_switch_off(intel_crtc->overlay); | |
4017 | dev_priv->mm.interruptible = true; | |
23f09ce3 | 4018 | mutex_unlock(&dev->struct_mutex); |
02e792fb | 4019 | } |
02e792fb | 4020 | |
5dcdbcb0 CW |
4021 | /* Let userspace switch the overlay on again. In most cases userspace |
4022 | * has to recompute where to put it anyway. | |
4023 | */ | |
02e792fb DV |
4024 | } |
4025 | ||
61bc95c1 EE |
4026 | /** |
4027 | * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware | |
4028 | * cursor plane briefly if not already running after enabling the display | |
4029 | * plane. | |
4030 | * This workaround avoids occasional blank screens when self refresh is | |
4031 | * enabled. | |
4032 | */ | |
4033 | static void | |
4034 | g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe) | |
4035 | { | |
4036 | u32 cntl = I915_READ(CURCNTR(pipe)); | |
4037 | ||
4038 | if ((cntl & CURSOR_MODE) == 0) { | |
4039 | u32 fw_bcl_self = I915_READ(FW_BLC_SELF); | |
4040 | ||
4041 | I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN); | |
4042 | I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX); | |
4043 | intel_wait_for_vblank(dev_priv->dev, pipe); | |
4044 | I915_WRITE(CURCNTR(pipe), cntl); | |
4045 | I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe))); | |
4046 | I915_WRITE(FW_BLC_SELF, fw_bcl_self); | |
4047 | } | |
4048 | } | |
4049 | ||
2dd24552 JB |
4050 | static void i9xx_pfit_enable(struct intel_crtc *crtc) |
4051 | { | |
4052 | struct drm_device *dev = crtc->base.dev; | |
4053 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4054 | struct intel_crtc_config *pipe_config = &crtc->config; | |
4055 | ||
328d8e82 | 4056 | if (!crtc->config.gmch_pfit.control) |
2dd24552 JB |
4057 | return; |
4058 | ||
2dd24552 | 4059 | /* |
c0b03411 DV |
4060 | * The panel fitter should only be adjusted whilst the pipe is disabled, |
4061 | * according to register description and PRM. | |
2dd24552 | 4062 | */ |
c0b03411 DV |
4063 | WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE); |
4064 | assert_pipe_disabled(dev_priv, crtc->pipe); | |
2dd24552 | 4065 | |
b074cec8 JB |
4066 | I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios); |
4067 | I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control); | |
5a80c45c DV |
4068 | |
4069 | /* Border color in case we don't scale up to the full screen. Black by | |
4070 | * default, change to something else for debugging. */ | |
4071 | I915_WRITE(BCLRPAT(crtc->pipe), 0); | |
2dd24552 JB |
4072 | } |
4073 | ||
77d22dca ID |
4074 | #define for_each_power_domain(domain, mask) \ |
4075 | for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \ | |
4076 | if ((1 << (domain)) & (mask)) | |
4077 | ||
319be8ae ID |
4078 | enum intel_display_power_domain |
4079 | intel_display_port_power_domain(struct intel_encoder *intel_encoder) | |
4080 | { | |
4081 | struct drm_device *dev = intel_encoder->base.dev; | |
4082 | struct intel_digital_port *intel_dig_port; | |
4083 | ||
4084 | switch (intel_encoder->type) { | |
4085 | case INTEL_OUTPUT_UNKNOWN: | |
4086 | /* Only DDI platforms should ever use this output type */ | |
4087 | WARN_ON_ONCE(!HAS_DDI(dev)); | |
4088 | case INTEL_OUTPUT_DISPLAYPORT: | |
4089 | case INTEL_OUTPUT_HDMI: | |
4090 | case INTEL_OUTPUT_EDP: | |
4091 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); | |
4092 | switch (intel_dig_port->port) { | |
4093 | case PORT_A: | |
4094 | return POWER_DOMAIN_PORT_DDI_A_4_LANES; | |
4095 | case PORT_B: | |
4096 | return POWER_DOMAIN_PORT_DDI_B_4_LANES; | |
4097 | case PORT_C: | |
4098 | return POWER_DOMAIN_PORT_DDI_C_4_LANES; | |
4099 | case PORT_D: | |
4100 | return POWER_DOMAIN_PORT_DDI_D_4_LANES; | |
4101 | default: | |
4102 | WARN_ON_ONCE(1); | |
4103 | return POWER_DOMAIN_PORT_OTHER; | |
4104 | } | |
4105 | case INTEL_OUTPUT_ANALOG: | |
4106 | return POWER_DOMAIN_PORT_CRT; | |
4107 | case INTEL_OUTPUT_DSI: | |
4108 | return POWER_DOMAIN_PORT_DSI; | |
4109 | default: | |
4110 | return POWER_DOMAIN_PORT_OTHER; | |
4111 | } | |
4112 | } | |
4113 | ||
4114 | static unsigned long get_crtc_power_domains(struct drm_crtc *crtc) | |
77d22dca | 4115 | { |
319be8ae ID |
4116 | struct drm_device *dev = crtc->dev; |
4117 | struct intel_encoder *intel_encoder; | |
4118 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
4119 | enum pipe pipe = intel_crtc->pipe; | |
4120 | bool pfit_enabled = intel_crtc->config.pch_pfit.enabled; | |
77d22dca ID |
4121 | unsigned long mask; |
4122 | enum transcoder transcoder; | |
4123 | ||
4124 | transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe); | |
4125 | ||
4126 | mask = BIT(POWER_DOMAIN_PIPE(pipe)); | |
4127 | mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder)); | |
4128 | if (pfit_enabled) | |
4129 | mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe)); | |
4130 | ||
319be8ae ID |
4131 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) |
4132 | mask |= BIT(intel_display_port_power_domain(intel_encoder)); | |
4133 | ||
77d22dca ID |
4134 | return mask; |
4135 | } | |
4136 | ||
4137 | void intel_display_set_init_power(struct drm_i915_private *dev_priv, | |
4138 | bool enable) | |
4139 | { | |
4140 | if (dev_priv->power_domains.init_power_on == enable) | |
4141 | return; | |
4142 | ||
4143 | if (enable) | |
4144 | intel_display_power_get(dev_priv, POWER_DOMAIN_INIT); | |
4145 | else | |
4146 | intel_display_power_put(dev_priv, POWER_DOMAIN_INIT); | |
4147 | ||
4148 | dev_priv->power_domains.init_power_on = enable; | |
4149 | } | |
4150 | ||
4151 | static void modeset_update_crtc_power_domains(struct drm_device *dev) | |
4152 | { | |
4153 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4154 | unsigned long pipe_domains[I915_MAX_PIPES] = { 0, }; | |
4155 | struct intel_crtc *crtc; | |
4156 | ||
4157 | /* | |
4158 | * First get all needed power domains, then put all unneeded, to avoid | |
4159 | * any unnecessary toggling of the power wells. | |
4160 | */ | |
4161 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) { | |
4162 | enum intel_display_power_domain domain; | |
4163 | ||
4164 | if (!crtc->base.enabled) | |
4165 | continue; | |
4166 | ||
319be8ae | 4167 | pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base); |
77d22dca ID |
4168 | |
4169 | for_each_power_domain(domain, pipe_domains[crtc->pipe]) | |
4170 | intel_display_power_get(dev_priv, domain); | |
4171 | } | |
4172 | ||
4173 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) { | |
4174 | enum intel_display_power_domain domain; | |
4175 | ||
4176 | for_each_power_domain(domain, crtc->enabled_power_domains) | |
4177 | intel_display_power_put(dev_priv, domain); | |
4178 | ||
4179 | crtc->enabled_power_domains = pipe_domains[crtc->pipe]; | |
4180 | } | |
4181 | ||
4182 | intel_display_set_init_power(dev_priv, false); | |
4183 | } | |
4184 | ||
586f49dc | 4185 | int valleyview_get_vco(struct drm_i915_private *dev_priv) |
30a970c6 | 4186 | { |
586f49dc | 4187 | int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 }; |
30a970c6 | 4188 | |
586f49dc JB |
4189 | /* Obtain SKU information */ |
4190 | mutex_lock(&dev_priv->dpio_lock); | |
4191 | hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) & | |
4192 | CCK_FUSE_HPLL_FREQ_MASK; | |
4193 | mutex_unlock(&dev_priv->dpio_lock); | |
30a970c6 | 4194 | |
586f49dc | 4195 | return vco_freq[hpll_freq]; |
30a970c6 JB |
4196 | } |
4197 | ||
4198 | /* Adjust CDclk dividers to allow high res or save power if possible */ | |
4199 | static void valleyview_set_cdclk(struct drm_device *dev, int cdclk) | |
4200 | { | |
4201 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4202 | u32 val, cmd; | |
4203 | ||
4204 | if (cdclk >= 320) /* jump to highest voltage for 400MHz too */ | |
4205 | cmd = 2; | |
4206 | else if (cdclk == 266) | |
4207 | cmd = 1; | |
4208 | else | |
4209 | cmd = 0; | |
4210 | ||
4211 | mutex_lock(&dev_priv->rps.hw_lock); | |
4212 | val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ); | |
4213 | val &= ~DSPFREQGUAR_MASK; | |
4214 | val |= (cmd << DSPFREQGUAR_SHIFT); | |
4215 | vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val); | |
4216 | if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & | |
4217 | DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT), | |
4218 | 50)) { | |
4219 | DRM_ERROR("timed out waiting for CDclk change\n"); | |
4220 | } | |
4221 | mutex_unlock(&dev_priv->rps.hw_lock); | |
4222 | ||
4223 | if (cdclk == 400) { | |
4224 | u32 divider, vco; | |
4225 | ||
4226 | vco = valleyview_get_vco(dev_priv); | |
4227 | divider = ((vco << 1) / cdclk) - 1; | |
4228 | ||
4229 | mutex_lock(&dev_priv->dpio_lock); | |
4230 | /* adjust cdclk divider */ | |
4231 | val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL); | |
4232 | val &= ~0xf; | |
4233 | val |= divider; | |
4234 | vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val); | |
4235 | mutex_unlock(&dev_priv->dpio_lock); | |
4236 | } | |
4237 | ||
4238 | mutex_lock(&dev_priv->dpio_lock); | |
4239 | /* adjust self-refresh exit latency value */ | |
4240 | val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC); | |
4241 | val &= ~0x7f; | |
4242 | ||
4243 | /* | |
4244 | * For high bandwidth configs, we set a higher latency in the bunit | |
4245 | * so that the core display fetch happens in time to avoid underruns. | |
4246 | */ | |
4247 | if (cdclk == 400) | |
4248 | val |= 4500 / 250; /* 4.5 usec */ | |
4249 | else | |
4250 | val |= 3000 / 250; /* 3.0 usec */ | |
4251 | vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val); | |
4252 | mutex_unlock(&dev_priv->dpio_lock); | |
4253 | ||
4254 | /* Since we changed the CDclk, we need to update the GMBUSFREQ too */ | |
4255 | intel_i2c_reset(dev); | |
4256 | } | |
4257 | ||
4258 | static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv) | |
4259 | { | |
4260 | int cur_cdclk, vco; | |
4261 | int divider; | |
4262 | ||
4263 | vco = valleyview_get_vco(dev_priv); | |
4264 | ||
4265 | mutex_lock(&dev_priv->dpio_lock); | |
4266 | divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL); | |
4267 | mutex_unlock(&dev_priv->dpio_lock); | |
4268 | ||
4269 | divider &= 0xf; | |
4270 | ||
4271 | cur_cdclk = (vco << 1) / (divider + 1); | |
4272 | ||
4273 | return cur_cdclk; | |
4274 | } | |
4275 | ||
4276 | static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv, | |
4277 | int max_pixclk) | |
4278 | { | |
4279 | int cur_cdclk; | |
4280 | ||
4281 | cur_cdclk = valleyview_cur_cdclk(dev_priv); | |
4282 | ||
4283 | /* | |
4284 | * Really only a few cases to deal with, as only 4 CDclks are supported: | |
4285 | * 200MHz | |
4286 | * 267MHz | |
4287 | * 320MHz | |
4288 | * 400MHz | |
4289 | * So we check to see whether we're above 90% of the lower bin and | |
4290 | * adjust if needed. | |
4291 | */ | |
4292 | if (max_pixclk > 288000) { | |
4293 | return 400; | |
4294 | } else if (max_pixclk > 240000) { | |
4295 | return 320; | |
4296 | } else | |
4297 | return 266; | |
4298 | /* Looks like the 200MHz CDclk freq doesn't work on some configs */ | |
4299 | } | |
4300 | ||
2f2d7aa1 VS |
4301 | /* compute the max pixel clock for new configuration */ |
4302 | static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv) | |
30a970c6 JB |
4303 | { |
4304 | struct drm_device *dev = dev_priv->dev; | |
4305 | struct intel_crtc *intel_crtc; | |
4306 | int max_pixclk = 0; | |
4307 | ||
4308 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, | |
4309 | base.head) { | |
2f2d7aa1 | 4310 | if (intel_crtc->new_enabled) |
30a970c6 | 4311 | max_pixclk = max(max_pixclk, |
2f2d7aa1 | 4312 | intel_crtc->new_config->adjusted_mode.crtc_clock); |
30a970c6 JB |
4313 | } |
4314 | ||
4315 | return max_pixclk; | |
4316 | } | |
4317 | ||
4318 | static void valleyview_modeset_global_pipes(struct drm_device *dev, | |
2f2d7aa1 | 4319 | unsigned *prepare_pipes) |
30a970c6 JB |
4320 | { |
4321 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4322 | struct intel_crtc *intel_crtc; | |
2f2d7aa1 | 4323 | int max_pixclk = intel_mode_max_pixclk(dev_priv); |
30a970c6 JB |
4324 | int cur_cdclk = valleyview_cur_cdclk(dev_priv); |
4325 | ||
4326 | if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk) | |
4327 | return; | |
4328 | ||
2f2d7aa1 | 4329 | /* disable/enable all currently active pipes while we change cdclk */ |
30a970c6 JB |
4330 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, |
4331 | base.head) | |
4332 | if (intel_crtc->base.enabled) | |
4333 | *prepare_pipes |= (1 << intel_crtc->pipe); | |
4334 | } | |
4335 | ||
4336 | static void valleyview_modeset_global_resources(struct drm_device *dev) | |
4337 | { | |
4338 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2f2d7aa1 | 4339 | int max_pixclk = intel_mode_max_pixclk(dev_priv); |
30a970c6 JB |
4340 | int cur_cdclk = valleyview_cur_cdclk(dev_priv); |
4341 | int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk); | |
4342 | ||
4343 | if (req_cdclk != cur_cdclk) | |
4344 | valleyview_set_cdclk(dev, req_cdclk); | |
77961eb9 | 4345 | modeset_update_crtc_power_domains(dev); |
30a970c6 JB |
4346 | } |
4347 | ||
89b667f8 JB |
4348 | static void valleyview_crtc_enable(struct drm_crtc *crtc) |
4349 | { | |
4350 | struct drm_device *dev = crtc->dev; | |
4351 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4352 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
4353 | struct intel_encoder *encoder; | |
4354 | int pipe = intel_crtc->pipe; | |
4355 | int plane = intel_crtc->plane; | |
23538ef1 | 4356 | bool is_dsi; |
89b667f8 JB |
4357 | |
4358 | WARN_ON(!crtc->enabled); | |
4359 | ||
4360 | if (intel_crtc->active) | |
4361 | return; | |
4362 | ||
4363 | intel_crtc->active = true; | |
89b667f8 | 4364 | |
89b667f8 JB |
4365 | for_each_encoder_on_crtc(dev, crtc, encoder) |
4366 | if (encoder->pre_pll_enable) | |
4367 | encoder->pre_pll_enable(encoder); | |
4368 | ||
23538ef1 JN |
4369 | is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI); |
4370 | ||
e9fd1c02 JN |
4371 | if (!is_dsi) |
4372 | vlv_enable_pll(intel_crtc); | |
89b667f8 JB |
4373 | |
4374 | for_each_encoder_on_crtc(dev, crtc, encoder) | |
4375 | if (encoder->pre_enable) | |
4376 | encoder->pre_enable(encoder); | |
4377 | ||
2dd24552 JB |
4378 | i9xx_pfit_enable(intel_crtc); |
4379 | ||
63cbb074 VS |
4380 | intel_crtc_load_lut(crtc); |
4381 | ||
f37fcc2a | 4382 | intel_update_watermarks(crtc); |
e1fdc473 | 4383 | intel_enable_pipe(intel_crtc); |
2d9d2b0b | 4384 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); |
262ca2b0 | 4385 | intel_enable_primary_hw_plane(dev_priv, plane, pipe); |
bb53d4ae | 4386 | intel_enable_planes(crtc); |
5c38d48c | 4387 | intel_crtc_update_cursor(crtc, true); |
89b667f8 | 4388 | |
89b667f8 | 4389 | intel_update_fbc(dev); |
5004945f JN |
4390 | |
4391 | for_each_encoder_on_crtc(dev, crtc, encoder) | |
4392 | encoder->enable(encoder); | |
89b667f8 JB |
4393 | } |
4394 | ||
0b8765c6 | 4395 | static void i9xx_crtc_enable(struct drm_crtc *crtc) |
79e53945 JB |
4396 | { |
4397 | struct drm_device *dev = crtc->dev; | |
79e53945 JB |
4398 | struct drm_i915_private *dev_priv = dev->dev_private; |
4399 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
ef9c3aee | 4400 | struct intel_encoder *encoder; |
79e53945 | 4401 | int pipe = intel_crtc->pipe; |
80824003 | 4402 | int plane = intel_crtc->plane; |
79e53945 | 4403 | |
08a48469 DV |
4404 | WARN_ON(!crtc->enabled); |
4405 | ||
f7abfe8b CW |
4406 | if (intel_crtc->active) |
4407 | return; | |
4408 | ||
4409 | intel_crtc->active = true; | |
6b383a7f | 4410 | |
9d6d9f19 MK |
4411 | for_each_encoder_on_crtc(dev, crtc, encoder) |
4412 | if (encoder->pre_enable) | |
4413 | encoder->pre_enable(encoder); | |
4414 | ||
f6736a1a DV |
4415 | i9xx_enable_pll(intel_crtc); |
4416 | ||
2dd24552 JB |
4417 | i9xx_pfit_enable(intel_crtc); |
4418 | ||
63cbb074 VS |
4419 | intel_crtc_load_lut(crtc); |
4420 | ||
f37fcc2a | 4421 | intel_update_watermarks(crtc); |
e1fdc473 | 4422 | intel_enable_pipe(intel_crtc); |
2d9d2b0b | 4423 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, true); |
262ca2b0 | 4424 | intel_enable_primary_hw_plane(dev_priv, plane, pipe); |
bb53d4ae | 4425 | intel_enable_planes(crtc); |
22e407d7 | 4426 | /* The fixup needs to happen before cursor is enabled */ |
61bc95c1 EE |
4427 | if (IS_G4X(dev)) |
4428 | g4x_fixup_plane(dev_priv, pipe); | |
22e407d7 | 4429 | intel_crtc_update_cursor(crtc, true); |
79e53945 | 4430 | |
0b8765c6 JB |
4431 | /* Give the overlay scaler a chance to enable if it's on this pipe */ |
4432 | intel_crtc_dpms_overlay(intel_crtc, true); | |
ef9c3aee | 4433 | |
f440eb13 | 4434 | intel_update_fbc(dev); |
ef9c3aee | 4435 | |
fa5c73b1 DV |
4436 | for_each_encoder_on_crtc(dev, crtc, encoder) |
4437 | encoder->enable(encoder); | |
0b8765c6 | 4438 | } |
79e53945 | 4439 | |
87476d63 DV |
4440 | static void i9xx_pfit_disable(struct intel_crtc *crtc) |
4441 | { | |
4442 | struct drm_device *dev = crtc->base.dev; | |
4443 | struct drm_i915_private *dev_priv = dev->dev_private; | |
87476d63 | 4444 | |
328d8e82 DV |
4445 | if (!crtc->config.gmch_pfit.control) |
4446 | return; | |
87476d63 | 4447 | |
328d8e82 | 4448 | assert_pipe_disabled(dev_priv, crtc->pipe); |
87476d63 | 4449 | |
328d8e82 DV |
4450 | DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", |
4451 | I915_READ(PFIT_CONTROL)); | |
4452 | I915_WRITE(PFIT_CONTROL, 0); | |
87476d63 DV |
4453 | } |
4454 | ||
0b8765c6 JB |
4455 | static void i9xx_crtc_disable(struct drm_crtc *crtc) |
4456 | { | |
4457 | struct drm_device *dev = crtc->dev; | |
4458 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4459 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
ef9c3aee | 4460 | struct intel_encoder *encoder; |
0b8765c6 JB |
4461 | int pipe = intel_crtc->pipe; |
4462 | int plane = intel_crtc->plane; | |
ef9c3aee | 4463 | |
f7abfe8b CW |
4464 | if (!intel_crtc->active) |
4465 | return; | |
4466 | ||
ea9d758d DV |
4467 | for_each_encoder_on_crtc(dev, crtc, encoder) |
4468 | encoder->disable(encoder); | |
4469 | ||
0b8765c6 | 4470 | /* Give the overlay scaler a chance to disable if it's on this pipe */ |
e6c3a2a6 CW |
4471 | intel_crtc_wait_for_pending_flips(crtc); |
4472 | drm_vblank_off(dev, pipe); | |
0b8765c6 | 4473 | |
5c3fe8b0 | 4474 | if (dev_priv->fbc.plane == plane) |
973d04f9 | 4475 | intel_disable_fbc(dev); |
79e53945 | 4476 | |
0d5b8c61 VS |
4477 | intel_crtc_dpms_overlay(intel_crtc, false); |
4478 | intel_crtc_update_cursor(crtc, false); | |
bb53d4ae | 4479 | intel_disable_planes(crtc); |
262ca2b0 | 4480 | intel_disable_primary_hw_plane(dev_priv, plane, pipe); |
0d5b8c61 | 4481 | |
2d9d2b0b | 4482 | intel_set_cpu_fifo_underrun_reporting(dev, pipe, false); |
b24e7179 | 4483 | intel_disable_pipe(dev_priv, pipe); |
24a1f16d | 4484 | |
87476d63 | 4485 | i9xx_pfit_disable(intel_crtc); |
24a1f16d | 4486 | |
89b667f8 JB |
4487 | for_each_encoder_on_crtc(dev, crtc, encoder) |
4488 | if (encoder->post_disable) | |
4489 | encoder->post_disable(encoder); | |
4490 | ||
f6071166 JB |
4491 | if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) |
4492 | vlv_disable_pll(dev_priv, pipe); | |
4493 | else if (!IS_VALLEYVIEW(dev)) | |
e9fd1c02 | 4494 | i9xx_disable_pll(dev_priv, pipe); |
0b8765c6 | 4495 | |
f7abfe8b | 4496 | intel_crtc->active = false; |
46ba614c | 4497 | intel_update_watermarks(crtc); |
f37fcc2a | 4498 | |
6b383a7f | 4499 | intel_update_fbc(dev); |
0b8765c6 JB |
4500 | } |
4501 | ||
ee7b9f93 JB |
4502 | static void i9xx_crtc_off(struct drm_crtc *crtc) |
4503 | { | |
4504 | } | |
4505 | ||
976f8a20 DV |
4506 | static void intel_crtc_update_sarea(struct drm_crtc *crtc, |
4507 | bool enabled) | |
2c07245f ZW |
4508 | { |
4509 | struct drm_device *dev = crtc->dev; | |
4510 | struct drm_i915_master_private *master_priv; | |
4511 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
4512 | int pipe = intel_crtc->pipe; | |
79e53945 JB |
4513 | |
4514 | if (!dev->primary->master) | |
4515 | return; | |
4516 | ||
4517 | master_priv = dev->primary->master->driver_priv; | |
4518 | if (!master_priv->sarea_priv) | |
4519 | return; | |
4520 | ||
79e53945 JB |
4521 | switch (pipe) { |
4522 | case 0: | |
4523 | master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0; | |
4524 | master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0; | |
4525 | break; | |
4526 | case 1: | |
4527 | master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0; | |
4528 | master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0; | |
4529 | break; | |
4530 | default: | |
9db4a9c7 | 4531 | DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe)); |
79e53945 JB |
4532 | break; |
4533 | } | |
79e53945 JB |
4534 | } |
4535 | ||
976f8a20 DV |
4536 | /** |
4537 | * Sets the power management mode of the pipe and plane. | |
4538 | */ | |
4539 | void intel_crtc_update_dpms(struct drm_crtc *crtc) | |
4540 | { | |
4541 | struct drm_device *dev = crtc->dev; | |
4542 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4543 | struct intel_encoder *intel_encoder; | |
4544 | bool enable = false; | |
4545 | ||
4546 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) | |
4547 | enable |= intel_encoder->connectors_active; | |
4548 | ||
4549 | if (enable) | |
4550 | dev_priv->display.crtc_enable(crtc); | |
4551 | else | |
4552 | dev_priv->display.crtc_disable(crtc); | |
4553 | ||
4554 | intel_crtc_update_sarea(crtc, enable); | |
4555 | } | |
4556 | ||
cdd59983 CW |
4557 | static void intel_crtc_disable(struct drm_crtc *crtc) |
4558 | { | |
cdd59983 | 4559 | struct drm_device *dev = crtc->dev; |
976f8a20 | 4560 | struct drm_connector *connector; |
ee7b9f93 | 4561 | struct drm_i915_private *dev_priv = dev->dev_private; |
7b9f35a6 | 4562 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
cdd59983 | 4563 | |
976f8a20 DV |
4564 | /* crtc should still be enabled when we disable it. */ |
4565 | WARN_ON(!crtc->enabled); | |
4566 | ||
4567 | dev_priv->display.crtc_disable(crtc); | |
c77bf565 | 4568 | intel_crtc->eld_vld = false; |
976f8a20 | 4569 | intel_crtc_update_sarea(crtc, false); |
ee7b9f93 JB |
4570 | dev_priv->display.off(crtc); |
4571 | ||
931872fc | 4572 | assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane); |
93ce0ba6 | 4573 | assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe); |
931872fc | 4574 | assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe); |
cdd59983 CW |
4575 | |
4576 | if (crtc->fb) { | |
4577 | mutex_lock(&dev->struct_mutex); | |
1690e1eb | 4578 | intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj); |
cdd59983 | 4579 | mutex_unlock(&dev->struct_mutex); |
976f8a20 DV |
4580 | crtc->fb = NULL; |
4581 | } | |
4582 | ||
4583 | /* Update computed state. */ | |
4584 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
4585 | if (!connector->encoder || !connector->encoder->crtc) | |
4586 | continue; | |
4587 | ||
4588 | if (connector->encoder->crtc != crtc) | |
4589 | continue; | |
4590 | ||
4591 | connector->dpms = DRM_MODE_DPMS_OFF; | |
4592 | to_intel_encoder(connector->encoder)->connectors_active = false; | |
cdd59983 CW |
4593 | } |
4594 | } | |
4595 | ||
ea5b213a | 4596 | void intel_encoder_destroy(struct drm_encoder *encoder) |
7e7d76c3 | 4597 | { |
4ef69c7a | 4598 | struct intel_encoder *intel_encoder = to_intel_encoder(encoder); |
ea5b213a | 4599 | |
ea5b213a CW |
4600 | drm_encoder_cleanup(encoder); |
4601 | kfree(intel_encoder); | |
7e7d76c3 JB |
4602 | } |
4603 | ||
9237329d | 4604 | /* Simple dpms helper for encoders with just one connector, no cloning and only |
5ab432ef DV |
4605 | * one kind of off state. It clamps all !ON modes to fully OFF and changes the |
4606 | * state of the entire output pipe. */ | |
9237329d | 4607 | static void intel_encoder_dpms(struct intel_encoder *encoder, int mode) |
7e7d76c3 | 4608 | { |
5ab432ef DV |
4609 | if (mode == DRM_MODE_DPMS_ON) { |
4610 | encoder->connectors_active = true; | |
4611 | ||
b2cabb0e | 4612 | intel_crtc_update_dpms(encoder->base.crtc); |
5ab432ef DV |
4613 | } else { |
4614 | encoder->connectors_active = false; | |
4615 | ||
b2cabb0e | 4616 | intel_crtc_update_dpms(encoder->base.crtc); |
5ab432ef | 4617 | } |
79e53945 JB |
4618 | } |
4619 | ||
0a91ca29 DV |
4620 | /* Cross check the actual hw state with our own modeset state tracking (and it's |
4621 | * internal consistency). */ | |
b980514c | 4622 | static void intel_connector_check_state(struct intel_connector *connector) |
79e53945 | 4623 | { |
0a91ca29 DV |
4624 | if (connector->get_hw_state(connector)) { |
4625 | struct intel_encoder *encoder = connector->encoder; | |
4626 | struct drm_crtc *crtc; | |
4627 | bool encoder_enabled; | |
4628 | enum pipe pipe; | |
4629 | ||
4630 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", | |
4631 | connector->base.base.id, | |
4632 | drm_get_connector_name(&connector->base)); | |
4633 | ||
4634 | WARN(connector->base.dpms == DRM_MODE_DPMS_OFF, | |
4635 | "wrong connector dpms state\n"); | |
4636 | WARN(connector->base.encoder != &encoder->base, | |
4637 | "active connector not linked to encoder\n"); | |
4638 | WARN(!encoder->connectors_active, | |
4639 | "encoder->connectors_active not set\n"); | |
4640 | ||
4641 | encoder_enabled = encoder->get_hw_state(encoder, &pipe); | |
4642 | WARN(!encoder_enabled, "encoder not enabled\n"); | |
4643 | if (WARN_ON(!encoder->base.crtc)) | |
4644 | return; | |
4645 | ||
4646 | crtc = encoder->base.crtc; | |
4647 | ||
4648 | WARN(!crtc->enabled, "crtc not enabled\n"); | |
4649 | WARN(!to_intel_crtc(crtc)->active, "crtc not active\n"); | |
4650 | WARN(pipe != to_intel_crtc(crtc)->pipe, | |
4651 | "encoder active on the wrong pipe\n"); | |
4652 | } | |
79e53945 JB |
4653 | } |
4654 | ||
5ab432ef DV |
4655 | /* Even simpler default implementation, if there's really no special case to |
4656 | * consider. */ | |
4657 | void intel_connector_dpms(struct drm_connector *connector, int mode) | |
79e53945 | 4658 | { |
5ab432ef DV |
4659 | /* All the simple cases only support two dpms states. */ |
4660 | if (mode != DRM_MODE_DPMS_ON) | |
4661 | mode = DRM_MODE_DPMS_OFF; | |
d4270e57 | 4662 | |
5ab432ef DV |
4663 | if (mode == connector->dpms) |
4664 | return; | |
4665 | ||
4666 | connector->dpms = mode; | |
4667 | ||
4668 | /* Only need to change hw state when actually enabled */ | |
c9976dcf CW |
4669 | if (connector->encoder) |
4670 | intel_encoder_dpms(to_intel_encoder(connector->encoder), mode); | |
0a91ca29 | 4671 | |
b980514c | 4672 | intel_modeset_check_state(connector->dev); |
79e53945 JB |
4673 | } |
4674 | ||
f0947c37 DV |
4675 | /* Simple connector->get_hw_state implementation for encoders that support only |
4676 | * one connector and no cloning and hence the encoder state determines the state | |
4677 | * of the connector. */ | |
4678 | bool intel_connector_get_hw_state(struct intel_connector *connector) | |
ea5b213a | 4679 | { |
24929352 | 4680 | enum pipe pipe = 0; |
f0947c37 | 4681 | struct intel_encoder *encoder = connector->encoder; |
ea5b213a | 4682 | |
f0947c37 | 4683 | return encoder->get_hw_state(encoder, &pipe); |
ea5b213a CW |
4684 | } |
4685 | ||
1857e1da DV |
4686 | static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe, |
4687 | struct intel_crtc_config *pipe_config) | |
4688 | { | |
4689 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4690 | struct intel_crtc *pipe_B_crtc = | |
4691 | to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]); | |
4692 | ||
4693 | DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n", | |
4694 | pipe_name(pipe), pipe_config->fdi_lanes); | |
4695 | if (pipe_config->fdi_lanes > 4) { | |
4696 | DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n", | |
4697 | pipe_name(pipe), pipe_config->fdi_lanes); | |
4698 | return false; | |
4699 | } | |
4700 | ||
bafb6553 | 4701 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
1857e1da DV |
4702 | if (pipe_config->fdi_lanes > 2) { |
4703 | DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n", | |
4704 | pipe_config->fdi_lanes); | |
4705 | return false; | |
4706 | } else { | |
4707 | return true; | |
4708 | } | |
4709 | } | |
4710 | ||
4711 | if (INTEL_INFO(dev)->num_pipes == 2) | |
4712 | return true; | |
4713 | ||
4714 | /* Ivybridge 3 pipe is really complicated */ | |
4715 | switch (pipe) { | |
4716 | case PIPE_A: | |
4717 | return true; | |
4718 | case PIPE_B: | |
4719 | if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled && | |
4720 | pipe_config->fdi_lanes > 2) { | |
4721 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", | |
4722 | pipe_name(pipe), pipe_config->fdi_lanes); | |
4723 | return false; | |
4724 | } | |
4725 | return true; | |
4726 | case PIPE_C: | |
1e833f40 | 4727 | if (!pipe_has_enabled_pch(pipe_B_crtc) || |
1857e1da DV |
4728 | pipe_B_crtc->config.fdi_lanes <= 2) { |
4729 | if (pipe_config->fdi_lanes > 2) { | |
4730 | DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n", | |
4731 | pipe_name(pipe), pipe_config->fdi_lanes); | |
4732 | return false; | |
4733 | } | |
4734 | } else { | |
4735 | DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n"); | |
4736 | return false; | |
4737 | } | |
4738 | return true; | |
4739 | default: | |
4740 | BUG(); | |
4741 | } | |
4742 | } | |
4743 | ||
e29c22c0 DV |
4744 | #define RETRY 1 |
4745 | static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc, | |
4746 | struct intel_crtc_config *pipe_config) | |
877d48d5 | 4747 | { |
1857e1da | 4748 | struct drm_device *dev = intel_crtc->base.dev; |
877d48d5 | 4749 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; |
ff9a6750 | 4750 | int lane, link_bw, fdi_dotclock; |
e29c22c0 | 4751 | bool setup_ok, needs_recompute = false; |
877d48d5 | 4752 | |
e29c22c0 | 4753 | retry: |
877d48d5 DV |
4754 | /* FDI is a binary signal running at ~2.7GHz, encoding |
4755 | * each output octet as 10 bits. The actual frequency | |
4756 | * is stored as a divider into a 100MHz clock, and the | |
4757 | * mode pixel clock is stored in units of 1KHz. | |
4758 | * Hence the bw of each lane in terms of the mode signal | |
4759 | * is: | |
4760 | */ | |
4761 | link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10; | |
4762 | ||
241bfc38 | 4763 | fdi_dotclock = adjusted_mode->crtc_clock; |
877d48d5 | 4764 | |
2bd89a07 | 4765 | lane = ironlake_get_lanes_required(fdi_dotclock, link_bw, |
877d48d5 DV |
4766 | pipe_config->pipe_bpp); |
4767 | ||
4768 | pipe_config->fdi_lanes = lane; | |
4769 | ||
2bd89a07 | 4770 | intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock, |
877d48d5 | 4771 | link_bw, &pipe_config->fdi_m_n); |
1857e1da | 4772 | |
e29c22c0 DV |
4773 | setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev, |
4774 | intel_crtc->pipe, pipe_config); | |
4775 | if (!setup_ok && pipe_config->pipe_bpp > 6*3) { | |
4776 | pipe_config->pipe_bpp -= 2*3; | |
4777 | DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n", | |
4778 | pipe_config->pipe_bpp); | |
4779 | needs_recompute = true; | |
4780 | pipe_config->bw_constrained = true; | |
4781 | ||
4782 | goto retry; | |
4783 | } | |
4784 | ||
4785 | if (needs_recompute) | |
4786 | return RETRY; | |
4787 | ||
4788 | return setup_ok ? 0 : -EINVAL; | |
877d48d5 DV |
4789 | } |
4790 | ||
42db64ef PZ |
4791 | static void hsw_compute_ips_config(struct intel_crtc *crtc, |
4792 | struct intel_crtc_config *pipe_config) | |
4793 | { | |
d330a953 | 4794 | pipe_config->ips_enabled = i915.enable_ips && |
3c4ca58c | 4795 | hsw_crtc_supports_ips(crtc) && |
b6dfdc9b | 4796 | pipe_config->pipe_bpp <= 24; |
42db64ef PZ |
4797 | } |
4798 | ||
a43f6e0f | 4799 | static int intel_crtc_compute_config(struct intel_crtc *crtc, |
e29c22c0 | 4800 | struct intel_crtc_config *pipe_config) |
79e53945 | 4801 | { |
a43f6e0f | 4802 | struct drm_device *dev = crtc->base.dev; |
b8cecdf5 | 4803 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; |
89749350 | 4804 | |
ad3a4479 | 4805 | /* FIXME should check pixel clock limits on all platforms */ |
cf532bb2 VS |
4806 | if (INTEL_INFO(dev)->gen < 4) { |
4807 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4808 | int clock_limit = | |
4809 | dev_priv->display.get_display_clock_speed(dev); | |
4810 | ||
4811 | /* | |
4812 | * Enable pixel doubling when the dot clock | |
4813 | * is > 90% of the (display) core speed. | |
4814 | * | |
b397c96b VS |
4815 | * GDG double wide on either pipe, |
4816 | * otherwise pipe A only. | |
cf532bb2 | 4817 | */ |
b397c96b | 4818 | if ((crtc->pipe == PIPE_A || IS_I915G(dev)) && |
241bfc38 | 4819 | adjusted_mode->crtc_clock > clock_limit * 9 / 10) { |
ad3a4479 | 4820 | clock_limit *= 2; |
cf532bb2 | 4821 | pipe_config->double_wide = true; |
ad3a4479 VS |
4822 | } |
4823 | ||
241bfc38 | 4824 | if (adjusted_mode->crtc_clock > clock_limit * 9 / 10) |
e29c22c0 | 4825 | return -EINVAL; |
2c07245f | 4826 | } |
89749350 | 4827 | |
1d1d0e27 VS |
4828 | /* |
4829 | * Pipe horizontal size must be even in: | |
4830 | * - DVO ganged mode | |
4831 | * - LVDS dual channel mode | |
4832 | * - Double wide pipe | |
4833 | */ | |
4834 | if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | |
4835 | intel_is_dual_link_lvds(dev)) || pipe_config->double_wide) | |
4836 | pipe_config->pipe_src_w &= ~1; | |
4837 | ||
8693a824 DL |
4838 | /* Cantiga+ cannot handle modes with a hsync front porch of 0. |
4839 | * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw. | |
44f46b42 CW |
4840 | */ |
4841 | if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) && | |
4842 | adjusted_mode->hsync_start == adjusted_mode->hdisplay) | |
e29c22c0 | 4843 | return -EINVAL; |
44f46b42 | 4844 | |
bd080ee5 | 4845 | if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) { |
5d2d38dd | 4846 | pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */ |
bd080ee5 | 4847 | } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) { |
5d2d38dd DV |
4848 | /* only a 8bpc pipe, with 6bpc dither through the panel fitter |
4849 | * for lvds. */ | |
4850 | pipe_config->pipe_bpp = 8*3; | |
4851 | } | |
4852 | ||
f5adf94e | 4853 | if (HAS_IPS(dev)) |
a43f6e0f DV |
4854 | hsw_compute_ips_config(crtc, pipe_config); |
4855 | ||
4856 | /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old | |
4857 | * clock survives for now. */ | |
4858 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | |
4859 | pipe_config->shared_dpll = crtc->config.shared_dpll; | |
42db64ef | 4860 | |
877d48d5 | 4861 | if (pipe_config->has_pch_encoder) |
a43f6e0f | 4862 | return ironlake_fdi_compute_config(crtc, pipe_config); |
877d48d5 | 4863 | |
e29c22c0 | 4864 | return 0; |
79e53945 JB |
4865 | } |
4866 | ||
25eb05fc JB |
4867 | static int valleyview_get_display_clock_speed(struct drm_device *dev) |
4868 | { | |
4869 | return 400000; /* FIXME */ | |
4870 | } | |
4871 | ||
e70236a8 JB |
4872 | static int i945_get_display_clock_speed(struct drm_device *dev) |
4873 | { | |
4874 | return 400000; | |
4875 | } | |
79e53945 | 4876 | |
e70236a8 | 4877 | static int i915_get_display_clock_speed(struct drm_device *dev) |
79e53945 | 4878 | { |
e70236a8 JB |
4879 | return 333000; |
4880 | } | |
79e53945 | 4881 | |
e70236a8 JB |
4882 | static int i9xx_misc_get_display_clock_speed(struct drm_device *dev) |
4883 | { | |
4884 | return 200000; | |
4885 | } | |
79e53945 | 4886 | |
257a7ffc DV |
4887 | static int pnv_get_display_clock_speed(struct drm_device *dev) |
4888 | { | |
4889 | u16 gcfgc = 0; | |
4890 | ||
4891 | pci_read_config_word(dev->pdev, GCFGC, &gcfgc); | |
4892 | ||
4893 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { | |
4894 | case GC_DISPLAY_CLOCK_267_MHZ_PNV: | |
4895 | return 267000; | |
4896 | case GC_DISPLAY_CLOCK_333_MHZ_PNV: | |
4897 | return 333000; | |
4898 | case GC_DISPLAY_CLOCK_444_MHZ_PNV: | |
4899 | return 444000; | |
4900 | case GC_DISPLAY_CLOCK_200_MHZ_PNV: | |
4901 | return 200000; | |
4902 | default: | |
4903 | DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc); | |
4904 | case GC_DISPLAY_CLOCK_133_MHZ_PNV: | |
4905 | return 133000; | |
4906 | case GC_DISPLAY_CLOCK_167_MHZ_PNV: | |
4907 | return 167000; | |
4908 | } | |
4909 | } | |
4910 | ||
e70236a8 JB |
4911 | static int i915gm_get_display_clock_speed(struct drm_device *dev) |
4912 | { | |
4913 | u16 gcfgc = 0; | |
79e53945 | 4914 | |
e70236a8 JB |
4915 | pci_read_config_word(dev->pdev, GCFGC, &gcfgc); |
4916 | ||
4917 | if (gcfgc & GC_LOW_FREQUENCY_ENABLE) | |
4918 | return 133000; | |
4919 | else { | |
4920 | switch (gcfgc & GC_DISPLAY_CLOCK_MASK) { | |
4921 | case GC_DISPLAY_CLOCK_333_MHZ: | |
4922 | return 333000; | |
4923 | default: | |
4924 | case GC_DISPLAY_CLOCK_190_200_MHZ: | |
4925 | return 190000; | |
79e53945 | 4926 | } |
e70236a8 JB |
4927 | } |
4928 | } | |
4929 | ||
4930 | static int i865_get_display_clock_speed(struct drm_device *dev) | |
4931 | { | |
4932 | return 266000; | |
4933 | } | |
4934 | ||
4935 | static int i855_get_display_clock_speed(struct drm_device *dev) | |
4936 | { | |
4937 | u16 hpllcc = 0; | |
4938 | /* Assume that the hardware is in the high speed state. This | |
4939 | * should be the default. | |
4940 | */ | |
4941 | switch (hpllcc & GC_CLOCK_CONTROL_MASK) { | |
4942 | case GC_CLOCK_133_200: | |
4943 | case GC_CLOCK_100_200: | |
4944 | return 200000; | |
4945 | case GC_CLOCK_166_250: | |
4946 | return 250000; | |
4947 | case GC_CLOCK_100_133: | |
79e53945 | 4948 | return 133000; |
e70236a8 | 4949 | } |
79e53945 | 4950 | |
e70236a8 JB |
4951 | /* Shouldn't happen */ |
4952 | return 0; | |
4953 | } | |
79e53945 | 4954 | |
e70236a8 JB |
4955 | static int i830_get_display_clock_speed(struct drm_device *dev) |
4956 | { | |
4957 | return 133000; | |
79e53945 JB |
4958 | } |
4959 | ||
2c07245f | 4960 | static void |
a65851af | 4961 | intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den) |
2c07245f | 4962 | { |
a65851af VS |
4963 | while (*num > DATA_LINK_M_N_MASK || |
4964 | *den > DATA_LINK_M_N_MASK) { | |
2c07245f ZW |
4965 | *num >>= 1; |
4966 | *den >>= 1; | |
4967 | } | |
4968 | } | |
4969 | ||
a65851af VS |
4970 | static void compute_m_n(unsigned int m, unsigned int n, |
4971 | uint32_t *ret_m, uint32_t *ret_n) | |
4972 | { | |
4973 | *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX); | |
4974 | *ret_m = div_u64((uint64_t) m * *ret_n, n); | |
4975 | intel_reduce_m_n_ratio(ret_m, ret_n); | |
4976 | } | |
4977 | ||
e69d0bc1 DV |
4978 | void |
4979 | intel_link_compute_m_n(int bits_per_pixel, int nlanes, | |
4980 | int pixel_clock, int link_clock, | |
4981 | struct intel_link_m_n *m_n) | |
2c07245f | 4982 | { |
e69d0bc1 | 4983 | m_n->tu = 64; |
a65851af VS |
4984 | |
4985 | compute_m_n(bits_per_pixel * pixel_clock, | |
4986 | link_clock * nlanes * 8, | |
4987 | &m_n->gmch_m, &m_n->gmch_n); | |
4988 | ||
4989 | compute_m_n(pixel_clock, link_clock, | |
4990 | &m_n->link_m, &m_n->link_n); | |
2c07245f ZW |
4991 | } |
4992 | ||
a7615030 CW |
4993 | static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv) |
4994 | { | |
d330a953 JN |
4995 | if (i915.panel_use_ssc >= 0) |
4996 | return i915.panel_use_ssc != 0; | |
41aa3448 | 4997 | return dev_priv->vbt.lvds_use_ssc |
435793df | 4998 | && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE); |
a7615030 CW |
4999 | } |
5000 | ||
c65d77d8 JB |
5001 | static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors) |
5002 | { | |
5003 | struct drm_device *dev = crtc->dev; | |
5004 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5005 | int refclk; | |
5006 | ||
a0c4da24 | 5007 | if (IS_VALLEYVIEW(dev)) { |
9a0ea498 | 5008 | refclk = 100000; |
a0c4da24 | 5009 | } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) && |
c65d77d8 | 5010 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) { |
e91e941b VS |
5011 | refclk = dev_priv->vbt.lvds_ssc_freq; |
5012 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk); | |
c65d77d8 JB |
5013 | } else if (!IS_GEN2(dev)) { |
5014 | refclk = 96000; | |
5015 | } else { | |
5016 | refclk = 48000; | |
5017 | } | |
5018 | ||
5019 | return refclk; | |
5020 | } | |
5021 | ||
7429e9d4 | 5022 | static uint32_t pnv_dpll_compute_fp(struct dpll *dpll) |
c65d77d8 | 5023 | { |
7df00d7a | 5024 | return (1 << dpll->n) << 16 | dpll->m2; |
7429e9d4 | 5025 | } |
f47709a9 | 5026 | |
7429e9d4 DV |
5027 | static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll) |
5028 | { | |
5029 | return dpll->n << 16 | dpll->m1 << 8 | dpll->m2; | |
c65d77d8 JB |
5030 | } |
5031 | ||
f47709a9 | 5032 | static void i9xx_update_pll_dividers(struct intel_crtc *crtc, |
a7516a05 JB |
5033 | intel_clock_t *reduced_clock) |
5034 | { | |
f47709a9 | 5035 | struct drm_device *dev = crtc->base.dev; |
a7516a05 | 5036 | struct drm_i915_private *dev_priv = dev->dev_private; |
f47709a9 | 5037 | int pipe = crtc->pipe; |
a7516a05 JB |
5038 | u32 fp, fp2 = 0; |
5039 | ||
5040 | if (IS_PINEVIEW(dev)) { | |
7429e9d4 | 5041 | fp = pnv_dpll_compute_fp(&crtc->config.dpll); |
a7516a05 | 5042 | if (reduced_clock) |
7429e9d4 | 5043 | fp2 = pnv_dpll_compute_fp(reduced_clock); |
a7516a05 | 5044 | } else { |
7429e9d4 | 5045 | fp = i9xx_dpll_compute_fp(&crtc->config.dpll); |
a7516a05 | 5046 | if (reduced_clock) |
7429e9d4 | 5047 | fp2 = i9xx_dpll_compute_fp(reduced_clock); |
a7516a05 JB |
5048 | } |
5049 | ||
5050 | I915_WRITE(FP0(pipe), fp); | |
8bcc2795 | 5051 | crtc->config.dpll_hw_state.fp0 = fp; |
a7516a05 | 5052 | |
f47709a9 DV |
5053 | crtc->lowfreq_avail = false; |
5054 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && | |
d330a953 | 5055 | reduced_clock && i915.powersave) { |
a7516a05 | 5056 | I915_WRITE(FP1(pipe), fp2); |
8bcc2795 | 5057 | crtc->config.dpll_hw_state.fp1 = fp2; |
f47709a9 | 5058 | crtc->lowfreq_avail = true; |
a7516a05 JB |
5059 | } else { |
5060 | I915_WRITE(FP1(pipe), fp); | |
8bcc2795 | 5061 | crtc->config.dpll_hw_state.fp1 = fp; |
a7516a05 JB |
5062 | } |
5063 | } | |
5064 | ||
5e69f97f CML |
5065 | static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe |
5066 | pipe) | |
89b667f8 JB |
5067 | { |
5068 | u32 reg_val; | |
5069 | ||
5070 | /* | |
5071 | * PLLB opamp always calibrates to max value of 0x3f, force enable it | |
5072 | * and set it to a reasonable value instead. | |
5073 | */ | |
ab3c759a | 5074 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
89b667f8 JB |
5075 | reg_val &= 0xffffff00; |
5076 | reg_val |= 0x00000030; | |
ab3c759a | 5077 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
89b667f8 | 5078 | |
ab3c759a | 5079 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
89b667f8 JB |
5080 | reg_val &= 0x8cffffff; |
5081 | reg_val = 0x8c000000; | |
ab3c759a | 5082 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
89b667f8 | 5083 | |
ab3c759a | 5084 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1)); |
89b667f8 | 5085 | reg_val &= 0xffffff00; |
ab3c759a | 5086 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val); |
89b667f8 | 5087 | |
ab3c759a | 5088 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13); |
89b667f8 JB |
5089 | reg_val &= 0x00ffffff; |
5090 | reg_val |= 0xb0000000; | |
ab3c759a | 5091 | vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val); |
89b667f8 JB |
5092 | } |
5093 | ||
b551842d DV |
5094 | static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc, |
5095 | struct intel_link_m_n *m_n) | |
5096 | { | |
5097 | struct drm_device *dev = crtc->base.dev; | |
5098 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5099 | int pipe = crtc->pipe; | |
5100 | ||
e3b95f1e DV |
5101 | I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
5102 | I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n); | |
5103 | I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m); | |
5104 | I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n); | |
b551842d DV |
5105 | } |
5106 | ||
5107 | static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc, | |
5108 | struct intel_link_m_n *m_n) | |
5109 | { | |
5110 | struct drm_device *dev = crtc->base.dev; | |
5111 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5112 | int pipe = crtc->pipe; | |
5113 | enum transcoder transcoder = crtc->config.cpu_transcoder; | |
5114 | ||
5115 | if (INTEL_INFO(dev)->gen >= 5) { | |
5116 | I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m); | |
5117 | I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n); | |
5118 | I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m); | |
5119 | I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n); | |
5120 | } else { | |
e3b95f1e DV |
5121 | I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m); |
5122 | I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n); | |
5123 | I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m); | |
5124 | I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n); | |
b551842d DV |
5125 | } |
5126 | } | |
5127 | ||
03afc4a2 DV |
5128 | static void intel_dp_set_m_n(struct intel_crtc *crtc) |
5129 | { | |
5130 | if (crtc->config.has_pch_encoder) | |
5131 | intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n); | |
5132 | else | |
5133 | intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n); | |
5134 | } | |
5135 | ||
f47709a9 | 5136 | static void vlv_update_pll(struct intel_crtc *crtc) |
a0c4da24 | 5137 | { |
f47709a9 | 5138 | struct drm_device *dev = crtc->base.dev; |
a0c4da24 | 5139 | struct drm_i915_private *dev_priv = dev->dev_private; |
f47709a9 | 5140 | int pipe = crtc->pipe; |
89b667f8 | 5141 | u32 dpll, mdiv; |
a0c4da24 | 5142 | u32 bestn, bestm1, bestm2, bestp1, bestp2; |
198a037f | 5143 | u32 coreclk, reg_val, dpll_md; |
a0c4da24 | 5144 | |
09153000 DV |
5145 | mutex_lock(&dev_priv->dpio_lock); |
5146 | ||
f47709a9 DV |
5147 | bestn = crtc->config.dpll.n; |
5148 | bestm1 = crtc->config.dpll.m1; | |
5149 | bestm2 = crtc->config.dpll.m2; | |
5150 | bestp1 = crtc->config.dpll.p1; | |
5151 | bestp2 = crtc->config.dpll.p2; | |
a0c4da24 | 5152 | |
89b667f8 JB |
5153 | /* See eDP HDMI DPIO driver vbios notes doc */ |
5154 | ||
5155 | /* PLL B needs special handling */ | |
5156 | if (pipe) | |
5e69f97f | 5157 | vlv_pllb_recal_opamp(dev_priv, pipe); |
89b667f8 JB |
5158 | |
5159 | /* Set up Tx target for periodic Rcomp update */ | |
ab3c759a | 5160 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f); |
89b667f8 JB |
5161 | |
5162 | /* Disable target IRef on PLL */ | |
ab3c759a | 5163 | reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe)); |
89b667f8 | 5164 | reg_val &= 0x00ffffff; |
ab3c759a | 5165 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val); |
89b667f8 JB |
5166 | |
5167 | /* Disable fast lock */ | |
ab3c759a | 5168 | vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610); |
89b667f8 JB |
5169 | |
5170 | /* Set idtafcrecal before PLL is enabled */ | |
a0c4da24 JB |
5171 | mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK)); |
5172 | mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT)); | |
5173 | mdiv |= ((bestn << DPIO_N_SHIFT)); | |
a0c4da24 | 5174 | mdiv |= (1 << DPIO_K_SHIFT); |
7df5080b JB |
5175 | |
5176 | /* | |
5177 | * Post divider depends on pixel clock rate, DAC vs digital (and LVDS, | |
5178 | * but we don't support that). | |
5179 | * Note: don't use the DAC post divider as it seems unstable. | |
5180 | */ | |
5181 | mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT); | |
ab3c759a | 5182 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
a0c4da24 | 5183 | |
a0c4da24 | 5184 | mdiv |= DPIO_ENABLE_CALIBRATION; |
ab3c759a | 5185 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv); |
a0c4da24 | 5186 | |
89b667f8 | 5187 | /* Set HBR and RBR LPF coefficients */ |
ff9a6750 | 5188 | if (crtc->config.port_clock == 162000 || |
99750bd4 | 5189 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) || |
89b667f8 | 5190 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) |
ab3c759a | 5191 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
885b0120 | 5192 | 0x009f0003); |
89b667f8 | 5193 | else |
ab3c759a | 5194 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe), |
89b667f8 JB |
5195 | 0x00d0000f); |
5196 | ||
5197 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) || | |
5198 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) { | |
5199 | /* Use SSC source */ | |
5200 | if (!pipe) | |
ab3c759a | 5201 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
89b667f8 JB |
5202 | 0x0df40000); |
5203 | else | |
ab3c759a | 5204 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
89b667f8 JB |
5205 | 0x0df70000); |
5206 | } else { /* HDMI or VGA */ | |
5207 | /* Use bend source */ | |
5208 | if (!pipe) | |
ab3c759a | 5209 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
89b667f8 JB |
5210 | 0x0df70000); |
5211 | else | |
ab3c759a | 5212 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe), |
89b667f8 JB |
5213 | 0x0df40000); |
5214 | } | |
a0c4da24 | 5215 | |
ab3c759a | 5216 | coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe)); |
89b667f8 JB |
5217 | coreclk = (coreclk & 0x0000ff00) | 0x01c00000; |
5218 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) || | |
5219 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) | |
5220 | coreclk |= 0x01000000; | |
ab3c759a | 5221 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk); |
a0c4da24 | 5222 | |
ab3c759a | 5223 | vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000); |
a0c4da24 | 5224 | |
e5cbfbfb ID |
5225 | /* |
5226 | * Enable DPIO clock input. We should never disable the reference | |
5227 | * clock for pipe B, since VGA hotplug / manual detection depends | |
5228 | * on it. | |
5229 | */ | |
89b667f8 JB |
5230 | dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV | |
5231 | DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV; | |
f6071166 JB |
5232 | /* We should never disable this, set it here for state tracking */ |
5233 | if (pipe == PIPE_B) | |
89b667f8 | 5234 | dpll |= DPLL_INTEGRATED_CRI_CLK_VLV; |
a0c4da24 | 5235 | dpll |= DPLL_VCO_ENABLE; |
8bcc2795 DV |
5236 | crtc->config.dpll_hw_state.dpll = dpll; |
5237 | ||
ef1b460d DV |
5238 | dpll_md = (crtc->config.pixel_multiplier - 1) |
5239 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; | |
8bcc2795 DV |
5240 | crtc->config.dpll_hw_state.dpll_md = dpll_md; |
5241 | ||
89b667f8 JB |
5242 | if (crtc->config.has_dp_encoder) |
5243 | intel_dp_set_m_n(crtc); | |
09153000 DV |
5244 | |
5245 | mutex_unlock(&dev_priv->dpio_lock); | |
a0c4da24 JB |
5246 | } |
5247 | ||
f47709a9 DV |
5248 | static void i9xx_update_pll(struct intel_crtc *crtc, |
5249 | intel_clock_t *reduced_clock, | |
eb1cbe48 DV |
5250 | int num_connectors) |
5251 | { | |
f47709a9 | 5252 | struct drm_device *dev = crtc->base.dev; |
eb1cbe48 | 5253 | struct drm_i915_private *dev_priv = dev->dev_private; |
eb1cbe48 DV |
5254 | u32 dpll; |
5255 | bool is_sdvo; | |
f47709a9 | 5256 | struct dpll *clock = &crtc->config.dpll; |
eb1cbe48 | 5257 | |
f47709a9 | 5258 | i9xx_update_pll_dividers(crtc, reduced_clock); |
2a8f64ca | 5259 | |
f47709a9 DV |
5260 | is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) || |
5261 | intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI); | |
eb1cbe48 DV |
5262 | |
5263 | dpll = DPLL_VGA_MODE_DIS; | |
5264 | ||
f47709a9 | 5265 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) |
eb1cbe48 DV |
5266 | dpll |= DPLLB_MODE_LVDS; |
5267 | else | |
5268 | dpll |= DPLLB_MODE_DAC_SERIAL; | |
6cc5f341 | 5269 | |
ef1b460d | 5270 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) { |
198a037f DV |
5271 | dpll |= (crtc->config.pixel_multiplier - 1) |
5272 | << SDVO_MULTIPLIER_SHIFT_HIRES; | |
eb1cbe48 | 5273 | } |
198a037f DV |
5274 | |
5275 | if (is_sdvo) | |
4a33e48d | 5276 | dpll |= DPLL_SDVO_HIGH_SPEED; |
198a037f | 5277 | |
f47709a9 | 5278 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) |
4a33e48d | 5279 | dpll |= DPLL_SDVO_HIGH_SPEED; |
eb1cbe48 DV |
5280 | |
5281 | /* compute bitmask from p1 value */ | |
5282 | if (IS_PINEVIEW(dev)) | |
5283 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW; | |
5284 | else { | |
5285 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; | |
5286 | if (IS_G4X(dev) && reduced_clock) | |
5287 | dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; | |
5288 | } | |
5289 | switch (clock->p2) { | |
5290 | case 5: | |
5291 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; | |
5292 | break; | |
5293 | case 7: | |
5294 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; | |
5295 | break; | |
5296 | case 10: | |
5297 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; | |
5298 | break; | |
5299 | case 14: | |
5300 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; | |
5301 | break; | |
5302 | } | |
5303 | if (INTEL_INFO(dev)->gen >= 4) | |
5304 | dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT); | |
5305 | ||
09ede541 | 5306 | if (crtc->config.sdvo_tv_clock) |
eb1cbe48 | 5307 | dpll |= PLL_REF_INPUT_TVCLKINBC; |
f47709a9 | 5308 | else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && |
eb1cbe48 DV |
5309 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) |
5310 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; | |
5311 | else | |
5312 | dpll |= PLL_REF_INPUT_DREFCLK; | |
5313 | ||
5314 | dpll |= DPLL_VCO_ENABLE; | |
8bcc2795 DV |
5315 | crtc->config.dpll_hw_state.dpll = dpll; |
5316 | ||
eb1cbe48 | 5317 | if (INTEL_INFO(dev)->gen >= 4) { |
ef1b460d DV |
5318 | u32 dpll_md = (crtc->config.pixel_multiplier - 1) |
5319 | << DPLL_MD_UDI_MULTIPLIER_SHIFT; | |
8bcc2795 | 5320 | crtc->config.dpll_hw_state.dpll_md = dpll_md; |
eb1cbe48 | 5321 | } |
66e3d5c0 DV |
5322 | |
5323 | if (crtc->config.has_dp_encoder) | |
5324 | intel_dp_set_m_n(crtc); | |
eb1cbe48 DV |
5325 | } |
5326 | ||
f47709a9 | 5327 | static void i8xx_update_pll(struct intel_crtc *crtc, |
f47709a9 | 5328 | intel_clock_t *reduced_clock, |
eb1cbe48 DV |
5329 | int num_connectors) |
5330 | { | |
f47709a9 | 5331 | struct drm_device *dev = crtc->base.dev; |
eb1cbe48 | 5332 | struct drm_i915_private *dev_priv = dev->dev_private; |
eb1cbe48 | 5333 | u32 dpll; |
f47709a9 | 5334 | struct dpll *clock = &crtc->config.dpll; |
eb1cbe48 | 5335 | |
f47709a9 | 5336 | i9xx_update_pll_dividers(crtc, reduced_clock); |
2a8f64ca | 5337 | |
eb1cbe48 DV |
5338 | dpll = DPLL_VGA_MODE_DIS; |
5339 | ||
f47709a9 | 5340 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) { |
eb1cbe48 DV |
5341 | dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
5342 | } else { | |
5343 | if (clock->p1 == 2) | |
5344 | dpll |= PLL_P1_DIVIDE_BY_TWO; | |
5345 | else | |
5346 | dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; | |
5347 | if (clock->p2 == 4) | |
5348 | dpll |= PLL_P2_DIVIDE_BY_4; | |
5349 | } | |
5350 | ||
4a33e48d DV |
5351 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO)) |
5352 | dpll |= DPLL_DVO_2X_MODE; | |
5353 | ||
f47709a9 | 5354 | if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) && |
eb1cbe48 DV |
5355 | intel_panel_use_ssc(dev_priv) && num_connectors < 2) |
5356 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; | |
5357 | else | |
5358 | dpll |= PLL_REF_INPUT_DREFCLK; | |
5359 | ||
5360 | dpll |= DPLL_VCO_ENABLE; | |
8bcc2795 | 5361 | crtc->config.dpll_hw_state.dpll = dpll; |
eb1cbe48 DV |
5362 | } |
5363 | ||
8a654f3b | 5364 | static void intel_set_pipe_timings(struct intel_crtc *intel_crtc) |
b0e77b9c PZ |
5365 | { |
5366 | struct drm_device *dev = intel_crtc->base.dev; | |
5367 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5368 | enum pipe pipe = intel_crtc->pipe; | |
3b117c8f | 5369 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; |
8a654f3b DV |
5370 | struct drm_display_mode *adjusted_mode = |
5371 | &intel_crtc->config.adjusted_mode; | |
609aeaca | 5372 | uint32_t vsyncshift = 0, crtc_vtotal, crtc_vblank_end; |
4d8a62ea DV |
5373 | |
5374 | /* We need to be careful not to changed the adjusted mode, for otherwise | |
5375 | * the hw state checker will get angry at the mismatch. */ | |
5376 | crtc_vtotal = adjusted_mode->crtc_vtotal; | |
5377 | crtc_vblank_end = adjusted_mode->crtc_vblank_end; | |
b0e77b9c | 5378 | |
609aeaca | 5379 | if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) { |
b0e77b9c | 5380 | /* the chip adds 2 halflines automatically */ |
4d8a62ea DV |
5381 | crtc_vtotal -= 1; |
5382 | crtc_vblank_end -= 1; | |
609aeaca VS |
5383 | |
5384 | if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO)) | |
5385 | vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2; | |
5386 | else | |
5387 | vsyncshift = adjusted_mode->crtc_hsync_start - | |
5388 | adjusted_mode->crtc_htotal / 2; | |
b0e77b9c PZ |
5389 | } |
5390 | ||
5391 | if (INTEL_INFO(dev)->gen > 3) | |
fe2b8f9d | 5392 | I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift); |
b0e77b9c | 5393 | |
fe2b8f9d | 5394 | I915_WRITE(HTOTAL(cpu_transcoder), |
b0e77b9c PZ |
5395 | (adjusted_mode->crtc_hdisplay - 1) | |
5396 | ((adjusted_mode->crtc_htotal - 1) << 16)); | |
fe2b8f9d | 5397 | I915_WRITE(HBLANK(cpu_transcoder), |
b0e77b9c PZ |
5398 | (adjusted_mode->crtc_hblank_start - 1) | |
5399 | ((adjusted_mode->crtc_hblank_end - 1) << 16)); | |
fe2b8f9d | 5400 | I915_WRITE(HSYNC(cpu_transcoder), |
b0e77b9c PZ |
5401 | (adjusted_mode->crtc_hsync_start - 1) | |
5402 | ((adjusted_mode->crtc_hsync_end - 1) << 16)); | |
5403 | ||
fe2b8f9d | 5404 | I915_WRITE(VTOTAL(cpu_transcoder), |
b0e77b9c | 5405 | (adjusted_mode->crtc_vdisplay - 1) | |
4d8a62ea | 5406 | ((crtc_vtotal - 1) << 16)); |
fe2b8f9d | 5407 | I915_WRITE(VBLANK(cpu_transcoder), |
b0e77b9c | 5408 | (adjusted_mode->crtc_vblank_start - 1) | |
4d8a62ea | 5409 | ((crtc_vblank_end - 1) << 16)); |
fe2b8f9d | 5410 | I915_WRITE(VSYNC(cpu_transcoder), |
b0e77b9c PZ |
5411 | (adjusted_mode->crtc_vsync_start - 1) | |
5412 | ((adjusted_mode->crtc_vsync_end - 1) << 16)); | |
5413 | ||
b5e508d4 PZ |
5414 | /* Workaround: when the EDP input selection is B, the VTOTAL_B must be |
5415 | * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is | |
5416 | * documented on the DDI_FUNC_CTL register description, EDP Input Select | |
5417 | * bits. */ | |
5418 | if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP && | |
5419 | (pipe == PIPE_B || pipe == PIPE_C)) | |
5420 | I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder))); | |
5421 | ||
b0e77b9c PZ |
5422 | /* pipesrc controls the size that is scaled from, which should |
5423 | * always be the user's requested size. | |
5424 | */ | |
5425 | I915_WRITE(PIPESRC(pipe), | |
37327abd VS |
5426 | ((intel_crtc->config.pipe_src_w - 1) << 16) | |
5427 | (intel_crtc->config.pipe_src_h - 1)); | |
b0e77b9c PZ |
5428 | } |
5429 | ||
1bd1bd80 DV |
5430 | static void intel_get_pipe_timings(struct intel_crtc *crtc, |
5431 | struct intel_crtc_config *pipe_config) | |
5432 | { | |
5433 | struct drm_device *dev = crtc->base.dev; | |
5434 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5435 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; | |
5436 | uint32_t tmp; | |
5437 | ||
5438 | tmp = I915_READ(HTOTAL(cpu_transcoder)); | |
5439 | pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1; | |
5440 | pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1; | |
5441 | tmp = I915_READ(HBLANK(cpu_transcoder)); | |
5442 | pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1; | |
5443 | pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1; | |
5444 | tmp = I915_READ(HSYNC(cpu_transcoder)); | |
5445 | pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1; | |
5446 | pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1; | |
5447 | ||
5448 | tmp = I915_READ(VTOTAL(cpu_transcoder)); | |
5449 | pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1; | |
5450 | pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1; | |
5451 | tmp = I915_READ(VBLANK(cpu_transcoder)); | |
5452 | pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1; | |
5453 | pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1; | |
5454 | tmp = I915_READ(VSYNC(cpu_transcoder)); | |
5455 | pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1; | |
5456 | pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1; | |
5457 | ||
5458 | if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) { | |
5459 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE; | |
5460 | pipe_config->adjusted_mode.crtc_vtotal += 1; | |
5461 | pipe_config->adjusted_mode.crtc_vblank_end += 1; | |
5462 | } | |
5463 | ||
5464 | tmp = I915_READ(PIPESRC(crtc->pipe)); | |
37327abd VS |
5465 | pipe_config->pipe_src_h = (tmp & 0xffff) + 1; |
5466 | pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1; | |
5467 | ||
5468 | pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h; | |
5469 | pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w; | |
1bd1bd80 DV |
5470 | } |
5471 | ||
f6a83288 DV |
5472 | void intel_mode_from_pipe_config(struct drm_display_mode *mode, |
5473 | struct intel_crtc_config *pipe_config) | |
babea61d | 5474 | { |
f6a83288 DV |
5475 | mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay; |
5476 | mode->htotal = pipe_config->adjusted_mode.crtc_htotal; | |
5477 | mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start; | |
5478 | mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end; | |
babea61d | 5479 | |
f6a83288 DV |
5480 | mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay; |
5481 | mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal; | |
5482 | mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start; | |
5483 | mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end; | |
babea61d | 5484 | |
f6a83288 | 5485 | mode->flags = pipe_config->adjusted_mode.flags; |
babea61d | 5486 | |
f6a83288 DV |
5487 | mode->clock = pipe_config->adjusted_mode.crtc_clock; |
5488 | mode->flags |= pipe_config->adjusted_mode.flags; | |
babea61d JB |
5489 | } |
5490 | ||
84b046f3 DV |
5491 | static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc) |
5492 | { | |
5493 | struct drm_device *dev = intel_crtc->base.dev; | |
5494 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5495 | uint32_t pipeconf; | |
5496 | ||
9f11a9e4 | 5497 | pipeconf = 0; |
84b046f3 | 5498 | |
67c72a12 DV |
5499 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && |
5500 | I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE) | |
5501 | pipeconf |= PIPECONF_ENABLE; | |
5502 | ||
cf532bb2 VS |
5503 | if (intel_crtc->config.double_wide) |
5504 | pipeconf |= PIPECONF_DOUBLE_WIDE; | |
84b046f3 | 5505 | |
ff9ce46e DV |
5506 | /* only g4x and later have fancy bpc/dither controls */ |
5507 | if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { | |
ff9ce46e DV |
5508 | /* Bspec claims that we can't use dithering for 30bpp pipes. */ |
5509 | if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30) | |
5510 | pipeconf |= PIPECONF_DITHER_EN | | |
84b046f3 | 5511 | PIPECONF_DITHER_TYPE_SP; |
84b046f3 | 5512 | |
ff9ce46e DV |
5513 | switch (intel_crtc->config.pipe_bpp) { |
5514 | case 18: | |
5515 | pipeconf |= PIPECONF_6BPC; | |
5516 | break; | |
5517 | case 24: | |
5518 | pipeconf |= PIPECONF_8BPC; | |
5519 | break; | |
5520 | case 30: | |
5521 | pipeconf |= PIPECONF_10BPC; | |
5522 | break; | |
5523 | default: | |
5524 | /* Case prevented by intel_choose_pipe_bpp_dither. */ | |
5525 | BUG(); | |
84b046f3 DV |
5526 | } |
5527 | } | |
5528 | ||
5529 | if (HAS_PIPE_CXSR(dev)) { | |
5530 | if (intel_crtc->lowfreq_avail) { | |
5531 | DRM_DEBUG_KMS("enabling CxSR downclocking\n"); | |
5532 | pipeconf |= PIPECONF_CXSR_DOWNCLOCK; | |
5533 | } else { | |
5534 | DRM_DEBUG_KMS("disabling CxSR downclocking\n"); | |
84b046f3 DV |
5535 | } |
5536 | } | |
5537 | ||
efc2cfff VS |
5538 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) { |
5539 | if (INTEL_INFO(dev)->gen < 4 || | |
5540 | intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO)) | |
5541 | pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION; | |
5542 | else | |
5543 | pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT; | |
5544 | } else | |
84b046f3 DV |
5545 | pipeconf |= PIPECONF_PROGRESSIVE; |
5546 | ||
9f11a9e4 DV |
5547 | if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range) |
5548 | pipeconf |= PIPECONF_COLOR_RANGE_SELECT; | |
9c8e09b7 | 5549 | |
84b046f3 DV |
5550 | I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf); |
5551 | POSTING_READ(PIPECONF(intel_crtc->pipe)); | |
5552 | } | |
5553 | ||
f564048e | 5554 | static int i9xx_crtc_mode_set(struct drm_crtc *crtc, |
f564048e | 5555 | int x, int y, |
94352cf9 | 5556 | struct drm_framebuffer *fb) |
79e53945 JB |
5557 | { |
5558 | struct drm_device *dev = crtc->dev; | |
5559 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5560 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
5561 | int pipe = intel_crtc->pipe; | |
80824003 | 5562 | int plane = intel_crtc->plane; |
c751ce4f | 5563 | int refclk, num_connectors = 0; |
652c393a | 5564 | intel_clock_t clock, reduced_clock; |
84b046f3 | 5565 | u32 dspcntr; |
a16af721 | 5566 | bool ok, has_reduced_clock = false; |
e9fd1c02 | 5567 | bool is_lvds = false, is_dsi = false; |
5eddb70b | 5568 | struct intel_encoder *encoder; |
d4906093 | 5569 | const intel_limit_t *limit; |
5c3b82e2 | 5570 | int ret; |
79e53945 | 5571 | |
6c2b7c12 | 5572 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
5eddb70b | 5573 | switch (encoder->type) { |
79e53945 JB |
5574 | case INTEL_OUTPUT_LVDS: |
5575 | is_lvds = true; | |
5576 | break; | |
e9fd1c02 JN |
5577 | case INTEL_OUTPUT_DSI: |
5578 | is_dsi = true; | |
5579 | break; | |
79e53945 | 5580 | } |
43565a06 | 5581 | |
c751ce4f | 5582 | num_connectors++; |
79e53945 JB |
5583 | } |
5584 | ||
f2335330 JN |
5585 | if (is_dsi) |
5586 | goto skip_dpll; | |
5587 | ||
5588 | if (!intel_crtc->config.clock_set) { | |
5589 | refclk = i9xx_get_refclk(crtc, num_connectors); | |
79e53945 | 5590 | |
e9fd1c02 JN |
5591 | /* |
5592 | * Returns a set of divisors for the desired target clock with | |
5593 | * the given refclk, or FALSE. The returned values represent | |
5594 | * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + | |
5595 | * 2) / p1 / p2. | |
5596 | */ | |
5597 | limit = intel_limit(crtc, refclk); | |
5598 | ok = dev_priv->display.find_dpll(limit, crtc, | |
5599 | intel_crtc->config.port_clock, | |
5600 | refclk, NULL, &clock); | |
f2335330 | 5601 | if (!ok) { |
e9fd1c02 JN |
5602 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
5603 | return -EINVAL; | |
5604 | } | |
79e53945 | 5605 | |
f2335330 JN |
5606 | if (is_lvds && dev_priv->lvds_downclock_avail) { |
5607 | /* | |
5608 | * Ensure we match the reduced clock's P to the target | |
5609 | * clock. If the clocks don't match, we can't switch | |
5610 | * the display clock by using the FP0/FP1. In such case | |
5611 | * we will disable the LVDS downclock feature. | |
5612 | */ | |
5613 | has_reduced_clock = | |
5614 | dev_priv->display.find_dpll(limit, crtc, | |
5615 | dev_priv->lvds_downclock, | |
5616 | refclk, &clock, | |
5617 | &reduced_clock); | |
5618 | } | |
5619 | /* Compat-code for transition, will disappear. */ | |
f47709a9 DV |
5620 | intel_crtc->config.dpll.n = clock.n; |
5621 | intel_crtc->config.dpll.m1 = clock.m1; | |
5622 | intel_crtc->config.dpll.m2 = clock.m2; | |
5623 | intel_crtc->config.dpll.p1 = clock.p1; | |
5624 | intel_crtc->config.dpll.p2 = clock.p2; | |
5625 | } | |
7026d4ac | 5626 | |
e9fd1c02 | 5627 | if (IS_GEN2(dev)) { |
8a654f3b | 5628 | i8xx_update_pll(intel_crtc, |
2a8f64ca VP |
5629 | has_reduced_clock ? &reduced_clock : NULL, |
5630 | num_connectors); | |
e9fd1c02 | 5631 | } else if (IS_VALLEYVIEW(dev)) { |
f2335330 | 5632 | vlv_update_pll(intel_crtc); |
e9fd1c02 | 5633 | } else { |
f47709a9 | 5634 | i9xx_update_pll(intel_crtc, |
eb1cbe48 | 5635 | has_reduced_clock ? &reduced_clock : NULL, |
89b667f8 | 5636 | num_connectors); |
e9fd1c02 | 5637 | } |
79e53945 | 5638 | |
f2335330 | 5639 | skip_dpll: |
79e53945 JB |
5640 | /* Set up the display plane register */ |
5641 | dspcntr = DISPPLANE_GAMMA_ENABLE; | |
5642 | ||
da6ecc5d JB |
5643 | if (!IS_VALLEYVIEW(dev)) { |
5644 | if (pipe == 0) | |
5645 | dspcntr &= ~DISPPLANE_SEL_PIPE_MASK; | |
5646 | else | |
5647 | dspcntr |= DISPPLANE_SEL_PIPE_B; | |
5648 | } | |
79e53945 | 5649 | |
8a654f3b | 5650 | intel_set_pipe_timings(intel_crtc); |
5eddb70b CW |
5651 | |
5652 | /* pipesrc and dspsize control the size that is scaled from, | |
5653 | * which should always be the user's requested size. | |
79e53945 | 5654 | */ |
929c77fb | 5655 | I915_WRITE(DSPSIZE(plane), |
37327abd VS |
5656 | ((intel_crtc->config.pipe_src_h - 1) << 16) | |
5657 | (intel_crtc->config.pipe_src_w - 1)); | |
929c77fb | 5658 | I915_WRITE(DSPPOS(plane), 0); |
2c07245f | 5659 | |
84b046f3 DV |
5660 | i9xx_set_pipeconf(intel_crtc); |
5661 | ||
f564048e EA |
5662 | I915_WRITE(DSPCNTR(plane), dspcntr); |
5663 | POSTING_READ(DSPCNTR(plane)); | |
5664 | ||
94352cf9 | 5665 | ret = intel_pipe_set_base(crtc, x, y, fb); |
f564048e | 5666 | |
f564048e EA |
5667 | return ret; |
5668 | } | |
5669 | ||
2fa2fe9a DV |
5670 | static void i9xx_get_pfit_config(struct intel_crtc *crtc, |
5671 | struct intel_crtc_config *pipe_config) | |
5672 | { | |
5673 | struct drm_device *dev = crtc->base.dev; | |
5674 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5675 | uint32_t tmp; | |
5676 | ||
dc9e7dec VS |
5677 | if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev))) |
5678 | return; | |
5679 | ||
2fa2fe9a | 5680 | tmp = I915_READ(PFIT_CONTROL); |
06922821 DV |
5681 | if (!(tmp & PFIT_ENABLE)) |
5682 | return; | |
2fa2fe9a | 5683 | |
06922821 | 5684 | /* Check whether the pfit is attached to our pipe. */ |
2fa2fe9a DV |
5685 | if (INTEL_INFO(dev)->gen < 4) { |
5686 | if (crtc->pipe != PIPE_B) | |
5687 | return; | |
2fa2fe9a DV |
5688 | } else { |
5689 | if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT)) | |
5690 | return; | |
5691 | } | |
5692 | ||
06922821 | 5693 | pipe_config->gmch_pfit.control = tmp; |
2fa2fe9a DV |
5694 | pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS); |
5695 | if (INTEL_INFO(dev)->gen < 5) | |
5696 | pipe_config->gmch_pfit.lvds_border_bits = | |
5697 | I915_READ(LVDS) & LVDS_BORDER_ENABLE; | |
5698 | } | |
5699 | ||
acbec814 JB |
5700 | static void vlv_crtc_clock_get(struct intel_crtc *crtc, |
5701 | struct intel_crtc_config *pipe_config) | |
5702 | { | |
5703 | struct drm_device *dev = crtc->base.dev; | |
5704 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5705 | int pipe = pipe_config->cpu_transcoder; | |
5706 | intel_clock_t clock; | |
5707 | u32 mdiv; | |
662c6ecb | 5708 | int refclk = 100000; |
acbec814 JB |
5709 | |
5710 | mutex_lock(&dev_priv->dpio_lock); | |
ab3c759a | 5711 | mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe)); |
acbec814 JB |
5712 | mutex_unlock(&dev_priv->dpio_lock); |
5713 | ||
5714 | clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7; | |
5715 | clock.m2 = mdiv & DPIO_M2DIV_MASK; | |
5716 | clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf; | |
5717 | clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7; | |
5718 | clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f; | |
5719 | ||
f646628b | 5720 | vlv_clock(refclk, &clock); |
acbec814 | 5721 | |
f646628b VS |
5722 | /* clock.dot is the fast clock */ |
5723 | pipe_config->port_clock = clock.dot / 5; | |
acbec814 JB |
5724 | } |
5725 | ||
1ad292b5 JB |
5726 | static void i9xx_get_plane_config(struct intel_crtc *crtc, |
5727 | struct intel_plane_config *plane_config) | |
5728 | { | |
5729 | struct drm_device *dev = crtc->base.dev; | |
5730 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5731 | u32 val, base, offset; | |
5732 | int pipe = crtc->pipe, plane = crtc->plane; | |
5733 | int fourcc, pixel_format; | |
5734 | int aligned_height; | |
5735 | ||
484b41dd JB |
5736 | crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL); |
5737 | if (!crtc->base.fb) { | |
1ad292b5 JB |
5738 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
5739 | return; | |
5740 | } | |
5741 | ||
5742 | val = I915_READ(DSPCNTR(plane)); | |
5743 | ||
5744 | if (INTEL_INFO(dev)->gen >= 4) | |
5745 | if (val & DISPPLANE_TILED) | |
5746 | plane_config->tiled = true; | |
5747 | ||
5748 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; | |
5749 | fourcc = intel_format_to_fourcc(pixel_format); | |
484b41dd JB |
5750 | crtc->base.fb->pixel_format = fourcc; |
5751 | crtc->base.fb->bits_per_pixel = | |
1ad292b5 JB |
5752 | drm_format_plane_cpp(fourcc, 0) * 8; |
5753 | ||
5754 | if (INTEL_INFO(dev)->gen >= 4) { | |
5755 | if (plane_config->tiled) | |
5756 | offset = I915_READ(DSPTILEOFF(plane)); | |
5757 | else | |
5758 | offset = I915_READ(DSPLINOFF(plane)); | |
5759 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; | |
5760 | } else { | |
5761 | base = I915_READ(DSPADDR(plane)); | |
5762 | } | |
5763 | plane_config->base = base; | |
5764 | ||
5765 | val = I915_READ(PIPESRC(pipe)); | |
484b41dd JB |
5766 | crtc->base.fb->width = ((val >> 16) & 0xfff) + 1; |
5767 | crtc->base.fb->height = ((val >> 0) & 0xfff) + 1; | |
1ad292b5 JB |
5768 | |
5769 | val = I915_READ(DSPSTRIDE(pipe)); | |
484b41dd | 5770 | crtc->base.fb->pitches[0] = val & 0xffffff80; |
1ad292b5 | 5771 | |
484b41dd | 5772 | aligned_height = intel_align_height(dev, crtc->base.fb->height, |
1ad292b5 JB |
5773 | plane_config->tiled); |
5774 | ||
484b41dd | 5775 | plane_config->size = ALIGN(crtc->base.fb->pitches[0] * |
1ad292b5 JB |
5776 | aligned_height, PAGE_SIZE); |
5777 | ||
5778 | DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", | |
484b41dd JB |
5779 | pipe, plane, crtc->base.fb->width, |
5780 | crtc->base.fb->height, | |
5781 | crtc->base.fb->bits_per_pixel, base, | |
5782 | crtc->base.fb->pitches[0], | |
1ad292b5 JB |
5783 | plane_config->size); |
5784 | ||
5785 | } | |
5786 | ||
0e8ffe1b DV |
5787 | static bool i9xx_get_pipe_config(struct intel_crtc *crtc, |
5788 | struct intel_crtc_config *pipe_config) | |
5789 | { | |
5790 | struct drm_device *dev = crtc->base.dev; | |
5791 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5792 | uint32_t tmp; | |
5793 | ||
b5482bd0 ID |
5794 | if (!intel_display_power_enabled(dev_priv, |
5795 | POWER_DOMAIN_PIPE(crtc->pipe))) | |
5796 | return false; | |
5797 | ||
e143a21c | 5798 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
c0d43d62 | 5799 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; |
eccb140b | 5800 | |
0e8ffe1b DV |
5801 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
5802 | if (!(tmp & PIPECONF_ENABLE)) | |
5803 | return false; | |
5804 | ||
42571aef VS |
5805 | if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { |
5806 | switch (tmp & PIPECONF_BPC_MASK) { | |
5807 | case PIPECONF_6BPC: | |
5808 | pipe_config->pipe_bpp = 18; | |
5809 | break; | |
5810 | case PIPECONF_8BPC: | |
5811 | pipe_config->pipe_bpp = 24; | |
5812 | break; | |
5813 | case PIPECONF_10BPC: | |
5814 | pipe_config->pipe_bpp = 30; | |
5815 | break; | |
5816 | default: | |
5817 | break; | |
5818 | } | |
5819 | } | |
5820 | ||
282740f7 VS |
5821 | if (INTEL_INFO(dev)->gen < 4) |
5822 | pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE; | |
5823 | ||
1bd1bd80 DV |
5824 | intel_get_pipe_timings(crtc, pipe_config); |
5825 | ||
2fa2fe9a DV |
5826 | i9xx_get_pfit_config(crtc, pipe_config); |
5827 | ||
6c49f241 DV |
5828 | if (INTEL_INFO(dev)->gen >= 4) { |
5829 | tmp = I915_READ(DPLL_MD(crtc->pipe)); | |
5830 | pipe_config->pixel_multiplier = | |
5831 | ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK) | |
5832 | >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1; | |
8bcc2795 | 5833 | pipe_config->dpll_hw_state.dpll_md = tmp; |
6c49f241 DV |
5834 | } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) { |
5835 | tmp = I915_READ(DPLL(crtc->pipe)); | |
5836 | pipe_config->pixel_multiplier = | |
5837 | ((tmp & SDVO_MULTIPLIER_MASK) | |
5838 | >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1; | |
5839 | } else { | |
5840 | /* Note that on i915G/GM the pixel multiplier is in the sdvo | |
5841 | * port and will be fixed up in the encoder->get_config | |
5842 | * function. */ | |
5843 | pipe_config->pixel_multiplier = 1; | |
5844 | } | |
8bcc2795 DV |
5845 | pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe)); |
5846 | if (!IS_VALLEYVIEW(dev)) { | |
5847 | pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe)); | |
5848 | pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe)); | |
165e901c VS |
5849 | } else { |
5850 | /* Mask out read-only status bits. */ | |
5851 | pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV | | |
5852 | DPLL_PORTC_READY_MASK | | |
5853 | DPLL_PORTB_READY_MASK); | |
8bcc2795 | 5854 | } |
6c49f241 | 5855 | |
acbec814 JB |
5856 | if (IS_VALLEYVIEW(dev)) |
5857 | vlv_crtc_clock_get(crtc, pipe_config); | |
5858 | else | |
5859 | i9xx_crtc_clock_get(crtc, pipe_config); | |
18442d08 | 5860 | |
0e8ffe1b DV |
5861 | return true; |
5862 | } | |
5863 | ||
dde86e2d | 5864 | static void ironlake_init_pch_refclk(struct drm_device *dev) |
13d83a67 JB |
5865 | { |
5866 | struct drm_i915_private *dev_priv = dev->dev_private; | |
5867 | struct drm_mode_config *mode_config = &dev->mode_config; | |
13d83a67 | 5868 | struct intel_encoder *encoder; |
74cfd7ac | 5869 | u32 val, final; |
13d83a67 | 5870 | bool has_lvds = false; |
199e5d79 | 5871 | bool has_cpu_edp = false; |
199e5d79 | 5872 | bool has_panel = false; |
99eb6a01 KP |
5873 | bool has_ck505 = false; |
5874 | bool can_ssc = false; | |
13d83a67 JB |
5875 | |
5876 | /* We need to take the global config into account */ | |
199e5d79 KP |
5877 | list_for_each_entry(encoder, &mode_config->encoder_list, |
5878 | base.head) { | |
5879 | switch (encoder->type) { | |
5880 | case INTEL_OUTPUT_LVDS: | |
5881 | has_panel = true; | |
5882 | has_lvds = true; | |
5883 | break; | |
5884 | case INTEL_OUTPUT_EDP: | |
5885 | has_panel = true; | |
2de6905f | 5886 | if (enc_to_dig_port(&encoder->base)->port == PORT_A) |
199e5d79 KP |
5887 | has_cpu_edp = true; |
5888 | break; | |
13d83a67 JB |
5889 | } |
5890 | } | |
5891 | ||
99eb6a01 | 5892 | if (HAS_PCH_IBX(dev)) { |
41aa3448 | 5893 | has_ck505 = dev_priv->vbt.display_clock_mode; |
99eb6a01 KP |
5894 | can_ssc = has_ck505; |
5895 | } else { | |
5896 | has_ck505 = false; | |
5897 | can_ssc = true; | |
5898 | } | |
5899 | ||
2de6905f ID |
5900 | DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n", |
5901 | has_panel, has_lvds, has_ck505); | |
13d83a67 JB |
5902 | |
5903 | /* Ironlake: try to setup display ref clock before DPLL | |
5904 | * enabling. This is only under driver's control after | |
5905 | * PCH B stepping, previous chipset stepping should be | |
5906 | * ignoring this setting. | |
5907 | */ | |
74cfd7ac CW |
5908 | val = I915_READ(PCH_DREF_CONTROL); |
5909 | ||
5910 | /* As we must carefully and slowly disable/enable each source in turn, | |
5911 | * compute the final state we want first and check if we need to | |
5912 | * make any changes at all. | |
5913 | */ | |
5914 | final = val; | |
5915 | final &= ~DREF_NONSPREAD_SOURCE_MASK; | |
5916 | if (has_ck505) | |
5917 | final |= DREF_NONSPREAD_CK505_ENABLE; | |
5918 | else | |
5919 | final |= DREF_NONSPREAD_SOURCE_ENABLE; | |
5920 | ||
5921 | final &= ~DREF_SSC_SOURCE_MASK; | |
5922 | final &= ~DREF_CPU_SOURCE_OUTPUT_MASK; | |
5923 | final &= ~DREF_SSC1_ENABLE; | |
5924 | ||
5925 | if (has_panel) { | |
5926 | final |= DREF_SSC_SOURCE_ENABLE; | |
5927 | ||
5928 | if (intel_panel_use_ssc(dev_priv) && can_ssc) | |
5929 | final |= DREF_SSC1_ENABLE; | |
5930 | ||
5931 | if (has_cpu_edp) { | |
5932 | if (intel_panel_use_ssc(dev_priv) && can_ssc) | |
5933 | final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; | |
5934 | else | |
5935 | final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; | |
5936 | } else | |
5937 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | |
5938 | } else { | |
5939 | final |= DREF_SSC_SOURCE_DISABLE; | |
5940 | final |= DREF_CPU_SOURCE_OUTPUT_DISABLE; | |
5941 | } | |
5942 | ||
5943 | if (final == val) | |
5944 | return; | |
5945 | ||
13d83a67 | 5946 | /* Always enable nonspread source */ |
74cfd7ac | 5947 | val &= ~DREF_NONSPREAD_SOURCE_MASK; |
13d83a67 | 5948 | |
99eb6a01 | 5949 | if (has_ck505) |
74cfd7ac | 5950 | val |= DREF_NONSPREAD_CK505_ENABLE; |
99eb6a01 | 5951 | else |
74cfd7ac | 5952 | val |= DREF_NONSPREAD_SOURCE_ENABLE; |
13d83a67 | 5953 | |
199e5d79 | 5954 | if (has_panel) { |
74cfd7ac CW |
5955 | val &= ~DREF_SSC_SOURCE_MASK; |
5956 | val |= DREF_SSC_SOURCE_ENABLE; | |
13d83a67 | 5957 | |
199e5d79 | 5958 | /* SSC must be turned on before enabling the CPU output */ |
99eb6a01 | 5959 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
199e5d79 | 5960 | DRM_DEBUG_KMS("Using SSC on panel\n"); |
74cfd7ac | 5961 | val |= DREF_SSC1_ENABLE; |
e77166b5 | 5962 | } else |
74cfd7ac | 5963 | val &= ~DREF_SSC1_ENABLE; |
199e5d79 KP |
5964 | |
5965 | /* Get SSC going before enabling the outputs */ | |
74cfd7ac | 5966 | I915_WRITE(PCH_DREF_CONTROL, val); |
199e5d79 KP |
5967 | POSTING_READ(PCH_DREF_CONTROL); |
5968 | udelay(200); | |
5969 | ||
74cfd7ac | 5970 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
13d83a67 JB |
5971 | |
5972 | /* Enable CPU source on CPU attached eDP */ | |
199e5d79 | 5973 | if (has_cpu_edp) { |
99eb6a01 | 5974 | if (intel_panel_use_ssc(dev_priv) && can_ssc) { |
199e5d79 | 5975 | DRM_DEBUG_KMS("Using SSC on eDP\n"); |
74cfd7ac | 5976 | val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD; |
199e5d79 | 5977 | } |
13d83a67 | 5978 | else |
74cfd7ac | 5979 | val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD; |
199e5d79 | 5980 | } else |
74cfd7ac | 5981 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
199e5d79 | 5982 | |
74cfd7ac | 5983 | I915_WRITE(PCH_DREF_CONTROL, val); |
199e5d79 KP |
5984 | POSTING_READ(PCH_DREF_CONTROL); |
5985 | udelay(200); | |
5986 | } else { | |
5987 | DRM_DEBUG_KMS("Disabling SSC entirely\n"); | |
5988 | ||
74cfd7ac | 5989 | val &= ~DREF_CPU_SOURCE_OUTPUT_MASK; |
199e5d79 KP |
5990 | |
5991 | /* Turn off CPU output */ | |
74cfd7ac | 5992 | val |= DREF_CPU_SOURCE_OUTPUT_DISABLE; |
199e5d79 | 5993 | |
74cfd7ac | 5994 | I915_WRITE(PCH_DREF_CONTROL, val); |
199e5d79 KP |
5995 | POSTING_READ(PCH_DREF_CONTROL); |
5996 | udelay(200); | |
5997 | ||
5998 | /* Turn off the SSC source */ | |
74cfd7ac CW |
5999 | val &= ~DREF_SSC_SOURCE_MASK; |
6000 | val |= DREF_SSC_SOURCE_DISABLE; | |
199e5d79 KP |
6001 | |
6002 | /* Turn off SSC1 */ | |
74cfd7ac | 6003 | val &= ~DREF_SSC1_ENABLE; |
199e5d79 | 6004 | |
74cfd7ac | 6005 | I915_WRITE(PCH_DREF_CONTROL, val); |
13d83a67 JB |
6006 | POSTING_READ(PCH_DREF_CONTROL); |
6007 | udelay(200); | |
6008 | } | |
74cfd7ac CW |
6009 | |
6010 | BUG_ON(val != final); | |
13d83a67 JB |
6011 | } |
6012 | ||
f31f2d55 | 6013 | static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv) |
dde86e2d | 6014 | { |
f31f2d55 | 6015 | uint32_t tmp; |
dde86e2d | 6016 | |
0ff066a9 PZ |
6017 | tmp = I915_READ(SOUTH_CHICKEN2); |
6018 | tmp |= FDI_MPHY_IOSFSB_RESET_CTL; | |
6019 | I915_WRITE(SOUTH_CHICKEN2, tmp); | |
dde86e2d | 6020 | |
0ff066a9 PZ |
6021 | if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) & |
6022 | FDI_MPHY_IOSFSB_RESET_STATUS, 100)) | |
6023 | DRM_ERROR("FDI mPHY reset assert timeout\n"); | |
dde86e2d | 6024 | |
0ff066a9 PZ |
6025 | tmp = I915_READ(SOUTH_CHICKEN2); |
6026 | tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL; | |
6027 | I915_WRITE(SOUTH_CHICKEN2, tmp); | |
dde86e2d | 6028 | |
0ff066a9 PZ |
6029 | if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) & |
6030 | FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100)) | |
6031 | DRM_ERROR("FDI mPHY reset de-assert timeout\n"); | |
f31f2d55 PZ |
6032 | } |
6033 | ||
6034 | /* WaMPhyProgramming:hsw */ | |
6035 | static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv) | |
6036 | { | |
6037 | uint32_t tmp; | |
dde86e2d PZ |
6038 | |
6039 | tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY); | |
6040 | tmp &= ~(0xFF << 24); | |
6041 | tmp |= (0x12 << 24); | |
6042 | intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY); | |
6043 | ||
dde86e2d PZ |
6044 | tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY); |
6045 | tmp |= (1 << 11); | |
6046 | intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY); | |
6047 | ||
6048 | tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY); | |
6049 | tmp |= (1 << 11); | |
6050 | intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY); | |
6051 | ||
dde86e2d PZ |
6052 | tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY); |
6053 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); | |
6054 | intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY); | |
6055 | ||
6056 | tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY); | |
6057 | tmp |= (1 << 24) | (1 << 21) | (1 << 18); | |
6058 | intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY); | |
6059 | ||
0ff066a9 PZ |
6060 | tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY); |
6061 | tmp &= ~(7 << 13); | |
6062 | tmp |= (5 << 13); | |
6063 | intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY); | |
dde86e2d | 6064 | |
0ff066a9 PZ |
6065 | tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY); |
6066 | tmp &= ~(7 << 13); | |
6067 | tmp |= (5 << 13); | |
6068 | intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY); | |
dde86e2d PZ |
6069 | |
6070 | tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY); | |
6071 | tmp &= ~0xFF; | |
6072 | tmp |= 0x1C; | |
6073 | intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY); | |
6074 | ||
6075 | tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY); | |
6076 | tmp &= ~0xFF; | |
6077 | tmp |= 0x1C; | |
6078 | intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY); | |
6079 | ||
6080 | tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY); | |
6081 | tmp &= ~(0xFF << 16); | |
6082 | tmp |= (0x1C << 16); | |
6083 | intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY); | |
6084 | ||
6085 | tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY); | |
6086 | tmp &= ~(0xFF << 16); | |
6087 | tmp |= (0x1C << 16); | |
6088 | intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY); | |
6089 | ||
0ff066a9 PZ |
6090 | tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY); |
6091 | tmp |= (1 << 27); | |
6092 | intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY); | |
dde86e2d | 6093 | |
0ff066a9 PZ |
6094 | tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY); |
6095 | tmp |= (1 << 27); | |
6096 | intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY); | |
dde86e2d | 6097 | |
0ff066a9 PZ |
6098 | tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY); |
6099 | tmp &= ~(0xF << 28); | |
6100 | tmp |= (4 << 28); | |
6101 | intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY); | |
dde86e2d | 6102 | |
0ff066a9 PZ |
6103 | tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY); |
6104 | tmp &= ~(0xF << 28); | |
6105 | tmp |= (4 << 28); | |
6106 | intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY); | |
f31f2d55 PZ |
6107 | } |
6108 | ||
2fa86a1f PZ |
6109 | /* Implements 3 different sequences from BSpec chapter "Display iCLK |
6110 | * Programming" based on the parameters passed: | |
6111 | * - Sequence to enable CLKOUT_DP | |
6112 | * - Sequence to enable CLKOUT_DP without spread | |
6113 | * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O | |
6114 | */ | |
6115 | static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread, | |
6116 | bool with_fdi) | |
f31f2d55 PZ |
6117 | { |
6118 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2fa86a1f PZ |
6119 | uint32_t reg, tmp; |
6120 | ||
6121 | if (WARN(with_fdi && !with_spread, "FDI requires downspread\n")) | |
6122 | with_spread = true; | |
6123 | if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE && | |
6124 | with_fdi, "LP PCH doesn't have FDI\n")) | |
6125 | with_fdi = false; | |
f31f2d55 PZ |
6126 | |
6127 | mutex_lock(&dev_priv->dpio_lock); | |
6128 | ||
6129 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | |
6130 | tmp &= ~SBI_SSCCTL_DISABLE; | |
6131 | tmp |= SBI_SSCCTL_PATHALT; | |
6132 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | |
6133 | ||
6134 | udelay(24); | |
6135 | ||
2fa86a1f PZ |
6136 | if (with_spread) { |
6137 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | |
6138 | tmp &= ~SBI_SSCCTL_PATHALT; | |
6139 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | |
f31f2d55 | 6140 | |
2fa86a1f PZ |
6141 | if (with_fdi) { |
6142 | lpt_reset_fdi_mphy(dev_priv); | |
6143 | lpt_program_fdi_mphy(dev_priv); | |
6144 | } | |
6145 | } | |
dde86e2d | 6146 | |
2fa86a1f PZ |
6147 | reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ? |
6148 | SBI_GEN0 : SBI_DBUFF0; | |
6149 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); | |
6150 | tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE; | |
6151 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); | |
c00db246 DV |
6152 | |
6153 | mutex_unlock(&dev_priv->dpio_lock); | |
dde86e2d PZ |
6154 | } |
6155 | ||
47701c3b PZ |
6156 | /* Sequence to disable CLKOUT_DP */ |
6157 | static void lpt_disable_clkout_dp(struct drm_device *dev) | |
6158 | { | |
6159 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6160 | uint32_t reg, tmp; | |
6161 | ||
6162 | mutex_lock(&dev_priv->dpio_lock); | |
6163 | ||
6164 | reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ? | |
6165 | SBI_GEN0 : SBI_DBUFF0; | |
6166 | tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK); | |
6167 | tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE; | |
6168 | intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK); | |
6169 | ||
6170 | tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK); | |
6171 | if (!(tmp & SBI_SSCCTL_DISABLE)) { | |
6172 | if (!(tmp & SBI_SSCCTL_PATHALT)) { | |
6173 | tmp |= SBI_SSCCTL_PATHALT; | |
6174 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | |
6175 | udelay(32); | |
6176 | } | |
6177 | tmp |= SBI_SSCCTL_DISABLE; | |
6178 | intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK); | |
6179 | } | |
6180 | ||
6181 | mutex_unlock(&dev_priv->dpio_lock); | |
6182 | } | |
6183 | ||
bf8fa3d3 PZ |
6184 | static void lpt_init_pch_refclk(struct drm_device *dev) |
6185 | { | |
6186 | struct drm_mode_config *mode_config = &dev->mode_config; | |
6187 | struct intel_encoder *encoder; | |
6188 | bool has_vga = false; | |
6189 | ||
6190 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) { | |
6191 | switch (encoder->type) { | |
6192 | case INTEL_OUTPUT_ANALOG: | |
6193 | has_vga = true; | |
6194 | break; | |
6195 | } | |
6196 | } | |
6197 | ||
47701c3b PZ |
6198 | if (has_vga) |
6199 | lpt_enable_clkout_dp(dev, true, true); | |
6200 | else | |
6201 | lpt_disable_clkout_dp(dev); | |
bf8fa3d3 PZ |
6202 | } |
6203 | ||
dde86e2d PZ |
6204 | /* |
6205 | * Initialize reference clocks when the driver loads | |
6206 | */ | |
6207 | void intel_init_pch_refclk(struct drm_device *dev) | |
6208 | { | |
6209 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | |
6210 | ironlake_init_pch_refclk(dev); | |
6211 | else if (HAS_PCH_LPT(dev)) | |
6212 | lpt_init_pch_refclk(dev); | |
6213 | } | |
6214 | ||
d9d444cb JB |
6215 | static int ironlake_get_refclk(struct drm_crtc *crtc) |
6216 | { | |
6217 | struct drm_device *dev = crtc->dev; | |
6218 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6219 | struct intel_encoder *encoder; | |
d9d444cb JB |
6220 | int num_connectors = 0; |
6221 | bool is_lvds = false; | |
6222 | ||
6c2b7c12 | 6223 | for_each_encoder_on_crtc(dev, crtc, encoder) { |
d9d444cb JB |
6224 | switch (encoder->type) { |
6225 | case INTEL_OUTPUT_LVDS: | |
6226 | is_lvds = true; | |
6227 | break; | |
d9d444cb JB |
6228 | } |
6229 | num_connectors++; | |
6230 | } | |
6231 | ||
6232 | if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) { | |
e91e941b | 6233 | DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", |
41aa3448 | 6234 | dev_priv->vbt.lvds_ssc_freq); |
e91e941b | 6235 | return dev_priv->vbt.lvds_ssc_freq; |
d9d444cb JB |
6236 | } |
6237 | ||
6238 | return 120000; | |
6239 | } | |
6240 | ||
6ff93609 | 6241 | static void ironlake_set_pipeconf(struct drm_crtc *crtc) |
79e53945 | 6242 | { |
c8203565 | 6243 | struct drm_i915_private *dev_priv = crtc->dev->dev_private; |
79e53945 JB |
6244 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
6245 | int pipe = intel_crtc->pipe; | |
c8203565 PZ |
6246 | uint32_t val; |
6247 | ||
78114071 | 6248 | val = 0; |
c8203565 | 6249 | |
965e0c48 | 6250 | switch (intel_crtc->config.pipe_bpp) { |
c8203565 | 6251 | case 18: |
dfd07d72 | 6252 | val |= PIPECONF_6BPC; |
c8203565 PZ |
6253 | break; |
6254 | case 24: | |
dfd07d72 | 6255 | val |= PIPECONF_8BPC; |
c8203565 PZ |
6256 | break; |
6257 | case 30: | |
dfd07d72 | 6258 | val |= PIPECONF_10BPC; |
c8203565 PZ |
6259 | break; |
6260 | case 36: | |
dfd07d72 | 6261 | val |= PIPECONF_12BPC; |
c8203565 PZ |
6262 | break; |
6263 | default: | |
cc769b62 PZ |
6264 | /* Case prevented by intel_choose_pipe_bpp_dither. */ |
6265 | BUG(); | |
c8203565 PZ |
6266 | } |
6267 | ||
d8b32247 | 6268 | if (intel_crtc->config.dither) |
c8203565 PZ |
6269 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
6270 | ||
6ff93609 | 6271 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
c8203565 PZ |
6272 | val |= PIPECONF_INTERLACED_ILK; |
6273 | else | |
6274 | val |= PIPECONF_PROGRESSIVE; | |
6275 | ||
50f3b016 | 6276 | if (intel_crtc->config.limited_color_range) |
3685a8f3 | 6277 | val |= PIPECONF_COLOR_RANGE_SELECT; |
3685a8f3 | 6278 | |
c8203565 PZ |
6279 | I915_WRITE(PIPECONF(pipe), val); |
6280 | POSTING_READ(PIPECONF(pipe)); | |
6281 | } | |
6282 | ||
86d3efce VS |
6283 | /* |
6284 | * Set up the pipe CSC unit. | |
6285 | * | |
6286 | * Currently only full range RGB to limited range RGB conversion | |
6287 | * is supported, but eventually this should handle various | |
6288 | * RGB<->YCbCr scenarios as well. | |
6289 | */ | |
50f3b016 | 6290 | static void intel_set_pipe_csc(struct drm_crtc *crtc) |
86d3efce VS |
6291 | { |
6292 | struct drm_device *dev = crtc->dev; | |
6293 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6294 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
6295 | int pipe = intel_crtc->pipe; | |
6296 | uint16_t coeff = 0x7800; /* 1.0 */ | |
6297 | ||
6298 | /* | |
6299 | * TODO: Check what kind of values actually come out of the pipe | |
6300 | * with these coeff/postoff values and adjust to get the best | |
6301 | * accuracy. Perhaps we even need to take the bpc value into | |
6302 | * consideration. | |
6303 | */ | |
6304 | ||
50f3b016 | 6305 | if (intel_crtc->config.limited_color_range) |
86d3efce VS |
6306 | coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */ |
6307 | ||
6308 | /* | |
6309 | * GY/GU and RY/RU should be the other way around according | |
6310 | * to BSpec, but reality doesn't agree. Just set them up in | |
6311 | * a way that results in the correct picture. | |
6312 | */ | |
6313 | I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16); | |
6314 | I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0); | |
6315 | ||
6316 | I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff); | |
6317 | I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0); | |
6318 | ||
6319 | I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0); | |
6320 | I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16); | |
6321 | ||
6322 | I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0); | |
6323 | I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0); | |
6324 | I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0); | |
6325 | ||
6326 | if (INTEL_INFO(dev)->gen > 6) { | |
6327 | uint16_t postoff = 0; | |
6328 | ||
50f3b016 | 6329 | if (intel_crtc->config.limited_color_range) |
32cf0cb0 | 6330 | postoff = (16 * (1 << 12) / 255) & 0x1fff; |
86d3efce VS |
6331 | |
6332 | I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff); | |
6333 | I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff); | |
6334 | I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff); | |
6335 | ||
6336 | I915_WRITE(PIPE_CSC_MODE(pipe), 0); | |
6337 | } else { | |
6338 | uint32_t mode = CSC_MODE_YUV_TO_RGB; | |
6339 | ||
50f3b016 | 6340 | if (intel_crtc->config.limited_color_range) |
86d3efce VS |
6341 | mode |= CSC_BLACK_SCREEN_OFFSET; |
6342 | ||
6343 | I915_WRITE(PIPE_CSC_MODE(pipe), mode); | |
6344 | } | |
6345 | } | |
6346 | ||
6ff93609 | 6347 | static void haswell_set_pipeconf(struct drm_crtc *crtc) |
ee2b0b38 | 6348 | { |
756f85cf PZ |
6349 | struct drm_device *dev = crtc->dev; |
6350 | struct drm_i915_private *dev_priv = dev->dev_private; | |
ee2b0b38 | 6351 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
756f85cf | 6352 | enum pipe pipe = intel_crtc->pipe; |
3b117c8f | 6353 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; |
ee2b0b38 PZ |
6354 | uint32_t val; |
6355 | ||
3eff4faa | 6356 | val = 0; |
ee2b0b38 | 6357 | |
756f85cf | 6358 | if (IS_HASWELL(dev) && intel_crtc->config.dither) |
ee2b0b38 PZ |
6359 | val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP); |
6360 | ||
6ff93609 | 6361 | if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) |
ee2b0b38 PZ |
6362 | val |= PIPECONF_INTERLACED_ILK; |
6363 | else | |
6364 | val |= PIPECONF_PROGRESSIVE; | |
6365 | ||
702e7a56 PZ |
6366 | I915_WRITE(PIPECONF(cpu_transcoder), val); |
6367 | POSTING_READ(PIPECONF(cpu_transcoder)); | |
3eff4faa DV |
6368 | |
6369 | I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT); | |
6370 | POSTING_READ(GAMMA_MODE(intel_crtc->pipe)); | |
756f85cf PZ |
6371 | |
6372 | if (IS_BROADWELL(dev)) { | |
6373 | val = 0; | |
6374 | ||
6375 | switch (intel_crtc->config.pipe_bpp) { | |
6376 | case 18: | |
6377 | val |= PIPEMISC_DITHER_6_BPC; | |
6378 | break; | |
6379 | case 24: | |
6380 | val |= PIPEMISC_DITHER_8_BPC; | |
6381 | break; | |
6382 | case 30: | |
6383 | val |= PIPEMISC_DITHER_10_BPC; | |
6384 | break; | |
6385 | case 36: | |
6386 | val |= PIPEMISC_DITHER_12_BPC; | |
6387 | break; | |
6388 | default: | |
6389 | /* Case prevented by pipe_config_set_bpp. */ | |
6390 | BUG(); | |
6391 | } | |
6392 | ||
6393 | if (intel_crtc->config.dither) | |
6394 | val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP; | |
6395 | ||
6396 | I915_WRITE(PIPEMISC(pipe), val); | |
6397 | } | |
ee2b0b38 PZ |
6398 | } |
6399 | ||
6591c6e4 | 6400 | static bool ironlake_compute_clocks(struct drm_crtc *crtc, |
6591c6e4 PZ |
6401 | intel_clock_t *clock, |
6402 | bool *has_reduced_clock, | |
6403 | intel_clock_t *reduced_clock) | |
6404 | { | |
6405 | struct drm_device *dev = crtc->dev; | |
6406 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6407 | struct intel_encoder *intel_encoder; | |
6408 | int refclk; | |
d4906093 | 6409 | const intel_limit_t *limit; |
a16af721 | 6410 | bool ret, is_lvds = false; |
79e53945 | 6411 | |
6591c6e4 PZ |
6412 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { |
6413 | switch (intel_encoder->type) { | |
79e53945 JB |
6414 | case INTEL_OUTPUT_LVDS: |
6415 | is_lvds = true; | |
6416 | break; | |
79e53945 JB |
6417 | } |
6418 | } | |
6419 | ||
d9d444cb | 6420 | refclk = ironlake_get_refclk(crtc); |
79e53945 | 6421 | |
d4906093 ML |
6422 | /* |
6423 | * Returns a set of divisors for the desired target clock with the given | |
6424 | * refclk, or FALSE. The returned values represent the clock equation: | |
6425 | * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2. | |
6426 | */ | |
1b894b59 | 6427 | limit = intel_limit(crtc, refclk); |
ff9a6750 DV |
6428 | ret = dev_priv->display.find_dpll(limit, crtc, |
6429 | to_intel_crtc(crtc)->config.port_clock, | |
ee9300bb | 6430 | refclk, NULL, clock); |
6591c6e4 PZ |
6431 | if (!ret) |
6432 | return false; | |
cda4b7d3 | 6433 | |
ddc9003c | 6434 | if (is_lvds && dev_priv->lvds_downclock_avail) { |
cec2f356 SP |
6435 | /* |
6436 | * Ensure we match the reduced clock's P to the target clock. | |
6437 | * If the clocks don't match, we can't switch the display clock | |
6438 | * by using the FP0/FP1. In such case we will disable the LVDS | |
6439 | * downclock feature. | |
6440 | */ | |
ee9300bb DV |
6441 | *has_reduced_clock = |
6442 | dev_priv->display.find_dpll(limit, crtc, | |
6443 | dev_priv->lvds_downclock, | |
6444 | refclk, clock, | |
6445 | reduced_clock); | |
652c393a | 6446 | } |
61e9653f | 6447 | |
6591c6e4 PZ |
6448 | return true; |
6449 | } | |
6450 | ||
d4b1931c PZ |
6451 | int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp) |
6452 | { | |
6453 | /* | |
6454 | * Account for spread spectrum to avoid | |
6455 | * oversubscribing the link. Max center spread | |
6456 | * is 2.5%; use 5% for safety's sake. | |
6457 | */ | |
6458 | u32 bps = target_clock * bpp * 21 / 20; | |
619d4d04 | 6459 | return DIV_ROUND_UP(bps, link_bw * 8); |
d4b1931c PZ |
6460 | } |
6461 | ||
7429e9d4 | 6462 | static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor) |
6cf86a5e | 6463 | { |
7429e9d4 | 6464 | return i9xx_dpll_compute_m(dpll) < factor * dpll->n; |
f48d8f23 PZ |
6465 | } |
6466 | ||
de13a2e3 | 6467 | static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc, |
7429e9d4 | 6468 | u32 *fp, |
9a7c7890 | 6469 | intel_clock_t *reduced_clock, u32 *fp2) |
79e53945 | 6470 | { |
de13a2e3 | 6471 | struct drm_crtc *crtc = &intel_crtc->base; |
79e53945 JB |
6472 | struct drm_device *dev = crtc->dev; |
6473 | struct drm_i915_private *dev_priv = dev->dev_private; | |
de13a2e3 PZ |
6474 | struct intel_encoder *intel_encoder; |
6475 | uint32_t dpll; | |
6cc5f341 | 6476 | int factor, num_connectors = 0; |
09ede541 | 6477 | bool is_lvds = false, is_sdvo = false; |
79e53945 | 6478 | |
de13a2e3 PZ |
6479 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { |
6480 | switch (intel_encoder->type) { | |
79e53945 JB |
6481 | case INTEL_OUTPUT_LVDS: |
6482 | is_lvds = true; | |
6483 | break; | |
6484 | case INTEL_OUTPUT_SDVO: | |
7d57382e | 6485 | case INTEL_OUTPUT_HDMI: |
79e53945 | 6486 | is_sdvo = true; |
79e53945 | 6487 | break; |
79e53945 | 6488 | } |
43565a06 | 6489 | |
c751ce4f | 6490 | num_connectors++; |
79e53945 | 6491 | } |
79e53945 | 6492 | |
c1858123 | 6493 | /* Enable autotuning of the PLL clock (if permissible) */ |
8febb297 EA |
6494 | factor = 21; |
6495 | if (is_lvds) { | |
6496 | if ((intel_panel_use_ssc(dev_priv) && | |
e91e941b | 6497 | dev_priv->vbt.lvds_ssc_freq == 100000) || |
f0b44056 | 6498 | (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev))) |
8febb297 | 6499 | factor = 25; |
09ede541 | 6500 | } else if (intel_crtc->config.sdvo_tv_clock) |
8febb297 | 6501 | factor = 20; |
c1858123 | 6502 | |
7429e9d4 | 6503 | if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor)) |
7d0ac5b7 | 6504 | *fp |= FP_CB_TUNE; |
2c07245f | 6505 | |
9a7c7890 DV |
6506 | if (fp2 && (reduced_clock->m < factor * reduced_clock->n)) |
6507 | *fp2 |= FP_CB_TUNE; | |
6508 | ||
5eddb70b | 6509 | dpll = 0; |
2c07245f | 6510 | |
a07d6787 EA |
6511 | if (is_lvds) |
6512 | dpll |= DPLLB_MODE_LVDS; | |
6513 | else | |
6514 | dpll |= DPLLB_MODE_DAC_SERIAL; | |
198a037f | 6515 | |
ef1b460d DV |
6516 | dpll |= (intel_crtc->config.pixel_multiplier - 1) |
6517 | << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT; | |
198a037f DV |
6518 | |
6519 | if (is_sdvo) | |
4a33e48d | 6520 | dpll |= DPLL_SDVO_HIGH_SPEED; |
9566e9af | 6521 | if (intel_crtc->config.has_dp_encoder) |
4a33e48d | 6522 | dpll |= DPLL_SDVO_HIGH_SPEED; |
79e53945 | 6523 | |
a07d6787 | 6524 | /* compute bitmask from p1 value */ |
7429e9d4 | 6525 | dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; |
a07d6787 | 6526 | /* also FPA1 */ |
7429e9d4 | 6527 | dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT; |
a07d6787 | 6528 | |
7429e9d4 | 6529 | switch (intel_crtc->config.dpll.p2) { |
a07d6787 EA |
6530 | case 5: |
6531 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5; | |
6532 | break; | |
6533 | case 7: | |
6534 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7; | |
6535 | break; | |
6536 | case 10: | |
6537 | dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10; | |
6538 | break; | |
6539 | case 14: | |
6540 | dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14; | |
6541 | break; | |
79e53945 JB |
6542 | } |
6543 | ||
b4c09f3b | 6544 | if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) |
43565a06 | 6545 | dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN; |
79e53945 JB |
6546 | else |
6547 | dpll |= PLL_REF_INPUT_DREFCLK; | |
6548 | ||
959e16d6 | 6549 | return dpll | DPLL_VCO_ENABLE; |
de13a2e3 PZ |
6550 | } |
6551 | ||
6552 | static int ironlake_crtc_mode_set(struct drm_crtc *crtc, | |
de13a2e3 PZ |
6553 | int x, int y, |
6554 | struct drm_framebuffer *fb) | |
6555 | { | |
6556 | struct drm_device *dev = crtc->dev; | |
6557 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6558 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
6559 | int pipe = intel_crtc->pipe; | |
6560 | int plane = intel_crtc->plane; | |
6561 | int num_connectors = 0; | |
6562 | intel_clock_t clock, reduced_clock; | |
cbbab5bd | 6563 | u32 dpll = 0, fp = 0, fp2 = 0; |
e2f12b07 | 6564 | bool ok, has_reduced_clock = false; |
8b47047b | 6565 | bool is_lvds = false; |
de13a2e3 | 6566 | struct intel_encoder *encoder; |
e2b78267 | 6567 | struct intel_shared_dpll *pll; |
de13a2e3 | 6568 | int ret; |
de13a2e3 PZ |
6569 | |
6570 | for_each_encoder_on_crtc(dev, crtc, encoder) { | |
6571 | switch (encoder->type) { | |
6572 | case INTEL_OUTPUT_LVDS: | |
6573 | is_lvds = true; | |
6574 | break; | |
de13a2e3 PZ |
6575 | } |
6576 | ||
6577 | num_connectors++; | |
a07d6787 | 6578 | } |
79e53945 | 6579 | |
5dc5298b PZ |
6580 | WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)), |
6581 | "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev)); | |
a07d6787 | 6582 | |
ff9a6750 | 6583 | ok = ironlake_compute_clocks(crtc, &clock, |
de13a2e3 | 6584 | &has_reduced_clock, &reduced_clock); |
ee9300bb | 6585 | if (!ok && !intel_crtc->config.clock_set) { |
de13a2e3 PZ |
6586 | DRM_ERROR("Couldn't find PLL settings for mode!\n"); |
6587 | return -EINVAL; | |
79e53945 | 6588 | } |
f47709a9 DV |
6589 | /* Compat-code for transition, will disappear. */ |
6590 | if (!intel_crtc->config.clock_set) { | |
6591 | intel_crtc->config.dpll.n = clock.n; | |
6592 | intel_crtc->config.dpll.m1 = clock.m1; | |
6593 | intel_crtc->config.dpll.m2 = clock.m2; | |
6594 | intel_crtc->config.dpll.p1 = clock.p1; | |
6595 | intel_crtc->config.dpll.p2 = clock.p2; | |
6596 | } | |
79e53945 | 6597 | |
5dc5298b | 6598 | /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */ |
8b47047b | 6599 | if (intel_crtc->config.has_pch_encoder) { |
7429e9d4 | 6600 | fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll); |
cbbab5bd | 6601 | if (has_reduced_clock) |
7429e9d4 | 6602 | fp2 = i9xx_dpll_compute_fp(&reduced_clock); |
cbbab5bd | 6603 | |
7429e9d4 | 6604 | dpll = ironlake_compute_dpll(intel_crtc, |
cbbab5bd DV |
6605 | &fp, &reduced_clock, |
6606 | has_reduced_clock ? &fp2 : NULL); | |
6607 | ||
959e16d6 | 6608 | intel_crtc->config.dpll_hw_state.dpll = dpll; |
66e985c0 DV |
6609 | intel_crtc->config.dpll_hw_state.fp0 = fp; |
6610 | if (has_reduced_clock) | |
6611 | intel_crtc->config.dpll_hw_state.fp1 = fp2; | |
6612 | else | |
6613 | intel_crtc->config.dpll_hw_state.fp1 = fp; | |
6614 | ||
b89a1d39 | 6615 | pll = intel_get_shared_dpll(intel_crtc); |
ee7b9f93 | 6616 | if (pll == NULL) { |
84f44ce7 VS |
6617 | DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n", |
6618 | pipe_name(pipe)); | |
4b645f14 JB |
6619 | return -EINVAL; |
6620 | } | |
ee7b9f93 | 6621 | } else |
e72f9fbf | 6622 | intel_put_shared_dpll(intel_crtc); |
79e53945 | 6623 | |
03afc4a2 DV |
6624 | if (intel_crtc->config.has_dp_encoder) |
6625 | intel_dp_set_m_n(intel_crtc); | |
79e53945 | 6626 | |
d330a953 | 6627 | if (is_lvds && has_reduced_clock && i915.powersave) |
bcd644e0 DV |
6628 | intel_crtc->lowfreq_avail = true; |
6629 | else | |
6630 | intel_crtc->lowfreq_avail = false; | |
e2b78267 | 6631 | |
8a654f3b | 6632 | intel_set_pipe_timings(intel_crtc); |
5eddb70b | 6633 | |
ca3a0ff8 | 6634 | if (intel_crtc->config.has_pch_encoder) { |
ca3a0ff8 DV |
6635 | intel_cpu_transcoder_set_m_n(intel_crtc, |
6636 | &intel_crtc->config.fdi_m_n); | |
6637 | } | |
2c07245f | 6638 | |
6ff93609 | 6639 | ironlake_set_pipeconf(crtc); |
79e53945 | 6640 | |
a1f9e77e PZ |
6641 | /* Set up the display plane register */ |
6642 | I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE); | |
b24e7179 | 6643 | POSTING_READ(DSPCNTR(plane)); |
79e53945 | 6644 | |
94352cf9 | 6645 | ret = intel_pipe_set_base(crtc, x, y, fb); |
7662c8bd | 6646 | |
1857e1da | 6647 | return ret; |
79e53945 JB |
6648 | } |
6649 | ||
eb14cb74 VS |
6650 | static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc, |
6651 | struct intel_link_m_n *m_n) | |
6652 | { | |
6653 | struct drm_device *dev = crtc->base.dev; | |
6654 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6655 | enum pipe pipe = crtc->pipe; | |
6656 | ||
6657 | m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe)); | |
6658 | m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe)); | |
6659 | m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe)) | |
6660 | & ~TU_SIZE_MASK; | |
6661 | m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe)); | |
6662 | m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe)) | |
6663 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | |
6664 | } | |
6665 | ||
6666 | static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc, | |
6667 | enum transcoder transcoder, | |
6668 | struct intel_link_m_n *m_n) | |
72419203 DV |
6669 | { |
6670 | struct drm_device *dev = crtc->base.dev; | |
6671 | struct drm_i915_private *dev_priv = dev->dev_private; | |
eb14cb74 | 6672 | enum pipe pipe = crtc->pipe; |
72419203 | 6673 | |
eb14cb74 VS |
6674 | if (INTEL_INFO(dev)->gen >= 5) { |
6675 | m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder)); | |
6676 | m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder)); | |
6677 | m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder)) | |
6678 | & ~TU_SIZE_MASK; | |
6679 | m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder)); | |
6680 | m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder)) | |
6681 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | |
6682 | } else { | |
6683 | m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe)); | |
6684 | m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe)); | |
6685 | m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe)) | |
6686 | & ~TU_SIZE_MASK; | |
6687 | m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe)); | |
6688 | m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe)) | |
6689 | & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1; | |
6690 | } | |
6691 | } | |
6692 | ||
6693 | void intel_dp_get_m_n(struct intel_crtc *crtc, | |
6694 | struct intel_crtc_config *pipe_config) | |
6695 | { | |
6696 | if (crtc->config.has_pch_encoder) | |
6697 | intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n); | |
6698 | else | |
6699 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, | |
6700 | &pipe_config->dp_m_n); | |
6701 | } | |
72419203 | 6702 | |
eb14cb74 VS |
6703 | static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc, |
6704 | struct intel_crtc_config *pipe_config) | |
6705 | { | |
6706 | intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder, | |
6707 | &pipe_config->fdi_m_n); | |
72419203 DV |
6708 | } |
6709 | ||
2fa2fe9a DV |
6710 | static void ironlake_get_pfit_config(struct intel_crtc *crtc, |
6711 | struct intel_crtc_config *pipe_config) | |
6712 | { | |
6713 | struct drm_device *dev = crtc->base.dev; | |
6714 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6715 | uint32_t tmp; | |
6716 | ||
6717 | tmp = I915_READ(PF_CTL(crtc->pipe)); | |
6718 | ||
6719 | if (tmp & PF_ENABLE) { | |
fd4daa9c | 6720 | pipe_config->pch_pfit.enabled = true; |
2fa2fe9a DV |
6721 | pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe)); |
6722 | pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe)); | |
cb8b2a30 DV |
6723 | |
6724 | /* We currently do not free assignements of panel fitters on | |
6725 | * ivb/hsw (since we don't use the higher upscaling modes which | |
6726 | * differentiates them) so just WARN about this case for now. */ | |
6727 | if (IS_GEN7(dev)) { | |
6728 | WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) != | |
6729 | PF_PIPE_SEL_IVB(crtc->pipe)); | |
6730 | } | |
2fa2fe9a | 6731 | } |
79e53945 JB |
6732 | } |
6733 | ||
4c6baa59 JB |
6734 | static void ironlake_get_plane_config(struct intel_crtc *crtc, |
6735 | struct intel_plane_config *plane_config) | |
6736 | { | |
6737 | struct drm_device *dev = crtc->base.dev; | |
6738 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6739 | u32 val, base, offset; | |
6740 | int pipe = crtc->pipe, plane = crtc->plane; | |
6741 | int fourcc, pixel_format; | |
6742 | int aligned_height; | |
6743 | ||
484b41dd JB |
6744 | crtc->base.fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL); |
6745 | if (!crtc->base.fb) { | |
4c6baa59 JB |
6746 | DRM_DEBUG_KMS("failed to alloc fb\n"); |
6747 | return; | |
6748 | } | |
6749 | ||
6750 | val = I915_READ(DSPCNTR(plane)); | |
6751 | ||
6752 | if (INTEL_INFO(dev)->gen >= 4) | |
6753 | if (val & DISPPLANE_TILED) | |
6754 | plane_config->tiled = true; | |
6755 | ||
6756 | pixel_format = val & DISPPLANE_PIXFORMAT_MASK; | |
6757 | fourcc = intel_format_to_fourcc(pixel_format); | |
484b41dd JB |
6758 | crtc->base.fb->pixel_format = fourcc; |
6759 | crtc->base.fb->bits_per_pixel = | |
4c6baa59 JB |
6760 | drm_format_plane_cpp(fourcc, 0) * 8; |
6761 | ||
6762 | base = I915_READ(DSPSURF(plane)) & 0xfffff000; | |
6763 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { | |
6764 | offset = I915_READ(DSPOFFSET(plane)); | |
6765 | } else { | |
6766 | if (plane_config->tiled) | |
6767 | offset = I915_READ(DSPTILEOFF(plane)); | |
6768 | else | |
6769 | offset = I915_READ(DSPLINOFF(plane)); | |
6770 | } | |
6771 | plane_config->base = base; | |
6772 | ||
6773 | val = I915_READ(PIPESRC(pipe)); | |
484b41dd JB |
6774 | crtc->base.fb->width = ((val >> 16) & 0xfff) + 1; |
6775 | crtc->base.fb->height = ((val >> 0) & 0xfff) + 1; | |
4c6baa59 JB |
6776 | |
6777 | val = I915_READ(DSPSTRIDE(pipe)); | |
484b41dd | 6778 | crtc->base.fb->pitches[0] = val & 0xffffff80; |
4c6baa59 | 6779 | |
484b41dd | 6780 | aligned_height = intel_align_height(dev, crtc->base.fb->height, |
4c6baa59 JB |
6781 | plane_config->tiled); |
6782 | ||
484b41dd | 6783 | plane_config->size = ALIGN(crtc->base.fb->pitches[0] * |
4c6baa59 JB |
6784 | aligned_height, PAGE_SIZE); |
6785 | ||
6786 | DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n", | |
484b41dd JB |
6787 | pipe, plane, crtc->base.fb->width, |
6788 | crtc->base.fb->height, | |
6789 | crtc->base.fb->bits_per_pixel, base, | |
6790 | crtc->base.fb->pitches[0], | |
4c6baa59 JB |
6791 | plane_config->size); |
6792 | } | |
6793 | ||
0e8ffe1b DV |
6794 | static bool ironlake_get_pipe_config(struct intel_crtc *crtc, |
6795 | struct intel_crtc_config *pipe_config) | |
6796 | { | |
6797 | struct drm_device *dev = crtc->base.dev; | |
6798 | struct drm_i915_private *dev_priv = dev->dev_private; | |
6799 | uint32_t tmp; | |
6800 | ||
e143a21c | 6801 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
c0d43d62 | 6802 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; |
eccb140b | 6803 | |
0e8ffe1b DV |
6804 | tmp = I915_READ(PIPECONF(crtc->pipe)); |
6805 | if (!(tmp & PIPECONF_ENABLE)) | |
6806 | return false; | |
6807 | ||
42571aef VS |
6808 | switch (tmp & PIPECONF_BPC_MASK) { |
6809 | case PIPECONF_6BPC: | |
6810 | pipe_config->pipe_bpp = 18; | |
6811 | break; | |
6812 | case PIPECONF_8BPC: | |
6813 | pipe_config->pipe_bpp = 24; | |
6814 | break; | |
6815 | case PIPECONF_10BPC: | |
6816 | pipe_config->pipe_bpp = 30; | |
6817 | break; | |
6818 | case PIPECONF_12BPC: | |
6819 | pipe_config->pipe_bpp = 36; | |
6820 | break; | |
6821 | default: | |
6822 | break; | |
6823 | } | |
6824 | ||
ab9412ba | 6825 | if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) { |
66e985c0 DV |
6826 | struct intel_shared_dpll *pll; |
6827 | ||
88adfff1 DV |
6828 | pipe_config->has_pch_encoder = true; |
6829 | ||
627eb5a3 DV |
6830 | tmp = I915_READ(FDI_RX_CTL(crtc->pipe)); |
6831 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> | |
6832 | FDI_DP_PORT_WIDTH_SHIFT) + 1; | |
72419203 DV |
6833 | |
6834 | ironlake_get_fdi_m_n_config(crtc, pipe_config); | |
6c49f241 | 6835 | |
c0d43d62 | 6836 | if (HAS_PCH_IBX(dev_priv->dev)) { |
d94ab068 DV |
6837 | pipe_config->shared_dpll = |
6838 | (enum intel_dpll_id) crtc->pipe; | |
c0d43d62 DV |
6839 | } else { |
6840 | tmp = I915_READ(PCH_DPLL_SEL); | |
6841 | if (tmp & TRANS_DPLLB_SEL(crtc->pipe)) | |
6842 | pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B; | |
6843 | else | |
6844 | pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A; | |
6845 | } | |
66e985c0 DV |
6846 | |
6847 | pll = &dev_priv->shared_dplls[pipe_config->shared_dpll]; | |
6848 | ||
6849 | WARN_ON(!pll->get_hw_state(dev_priv, pll, | |
6850 | &pipe_config->dpll_hw_state)); | |
c93f54cf DV |
6851 | |
6852 | tmp = pipe_config->dpll_hw_state.dpll; | |
6853 | pipe_config->pixel_multiplier = | |
6854 | ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK) | |
6855 | >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1; | |
18442d08 VS |
6856 | |
6857 | ironlake_pch_clock_get(crtc, pipe_config); | |
6c49f241 DV |
6858 | } else { |
6859 | pipe_config->pixel_multiplier = 1; | |
627eb5a3 DV |
6860 | } |
6861 | ||
1bd1bd80 DV |
6862 | intel_get_pipe_timings(crtc, pipe_config); |
6863 | ||
2fa2fe9a DV |
6864 | ironlake_get_pfit_config(crtc, pipe_config); |
6865 | ||
0e8ffe1b DV |
6866 | return true; |
6867 | } | |
6868 | ||
be256dc7 PZ |
6869 | static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv) |
6870 | { | |
6871 | struct drm_device *dev = dev_priv->dev; | |
6872 | struct intel_ddi_plls *plls = &dev_priv->ddi_plls; | |
6873 | struct intel_crtc *crtc; | |
6874 | unsigned long irqflags; | |
bd633a7c | 6875 | uint32_t val; |
be256dc7 PZ |
6876 | |
6877 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) | |
798183c5 | 6878 | WARN(crtc->active, "CRTC for pipe %c enabled\n", |
be256dc7 PZ |
6879 | pipe_name(crtc->pipe)); |
6880 | ||
6881 | WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n"); | |
6882 | WARN(plls->spll_refcount, "SPLL enabled\n"); | |
6883 | WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n"); | |
6884 | WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n"); | |
6885 | WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n"); | |
6886 | WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE, | |
6887 | "CPU PWM1 enabled\n"); | |
6888 | WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE, | |
6889 | "CPU PWM2 enabled\n"); | |
6890 | WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE, | |
6891 | "PCH PWM1 enabled\n"); | |
6892 | WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE, | |
6893 | "Utility pin enabled\n"); | |
6894 | WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n"); | |
6895 | ||
6896 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); | |
6897 | val = I915_READ(DEIMR); | |
6806e63f | 6898 | WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff, |
be256dc7 PZ |
6899 | "Unexpected DEIMR bits enabled: 0x%x\n", val); |
6900 | val = I915_READ(SDEIMR); | |
bd633a7c | 6901 | WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff, |
be256dc7 PZ |
6902 | "Unexpected SDEIMR bits enabled: 0x%x\n", val); |
6903 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); | |
6904 | } | |
6905 | ||
6906 | /* | |
6907 | * This function implements pieces of two sequences from BSpec: | |
6908 | * - Sequence for display software to disable LCPLL | |
6909 | * - Sequence for display software to allow package C8+ | |
6910 | * The steps implemented here are just the steps that actually touch the LCPLL | |
6911 | * register. Callers should take care of disabling all the display engine | |
6912 | * functions, doing the mode unset, fixing interrupts, etc. | |
6913 | */ | |
6ff58d53 PZ |
6914 | static void hsw_disable_lcpll(struct drm_i915_private *dev_priv, |
6915 | bool switch_to_fclk, bool allow_power_down) | |
be256dc7 PZ |
6916 | { |
6917 | uint32_t val; | |
6918 | ||
6919 | assert_can_disable_lcpll(dev_priv); | |
6920 | ||
6921 | val = I915_READ(LCPLL_CTL); | |
6922 | ||
6923 | if (switch_to_fclk) { | |
6924 | val |= LCPLL_CD_SOURCE_FCLK; | |
6925 | I915_WRITE(LCPLL_CTL, val); | |
6926 | ||
6927 | if (wait_for_atomic_us(I915_READ(LCPLL_CTL) & | |
6928 | LCPLL_CD_SOURCE_FCLK_DONE, 1)) | |
6929 | DRM_ERROR("Switching to FCLK failed\n"); | |
6930 | ||
6931 | val = I915_READ(LCPLL_CTL); | |
6932 | } | |
6933 | ||
6934 | val |= LCPLL_PLL_DISABLE; | |
6935 | I915_WRITE(LCPLL_CTL, val); | |
6936 | POSTING_READ(LCPLL_CTL); | |
6937 | ||
6938 | if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1)) | |
6939 | DRM_ERROR("LCPLL still locked\n"); | |
6940 | ||
6941 | val = I915_READ(D_COMP); | |
6942 | val |= D_COMP_COMP_DISABLE; | |
515b2392 PZ |
6943 | mutex_lock(&dev_priv->rps.hw_lock); |
6944 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val)) | |
6945 | DRM_ERROR("Failed to disable D_COMP\n"); | |
6946 | mutex_unlock(&dev_priv->rps.hw_lock); | |
be256dc7 PZ |
6947 | POSTING_READ(D_COMP); |
6948 | ndelay(100); | |
6949 | ||
6950 | if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1)) | |
6951 | DRM_ERROR("D_COMP RCOMP still in progress\n"); | |
6952 | ||
6953 | if (allow_power_down) { | |
6954 | val = I915_READ(LCPLL_CTL); | |
6955 | val |= LCPLL_POWER_DOWN_ALLOW; | |
6956 | I915_WRITE(LCPLL_CTL, val); | |
6957 | POSTING_READ(LCPLL_CTL); | |
6958 | } | |
6959 | } | |
6960 | ||
6961 | /* | |
6962 | * Fully restores LCPLL, disallowing power down and switching back to LCPLL | |
6963 | * source. | |
6964 | */ | |
6ff58d53 | 6965 | static void hsw_restore_lcpll(struct drm_i915_private *dev_priv) |
be256dc7 PZ |
6966 | { |
6967 | uint32_t val; | |
a8a8bd54 | 6968 | unsigned long irqflags; |
be256dc7 PZ |
6969 | |
6970 | val = I915_READ(LCPLL_CTL); | |
6971 | ||
6972 | if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK | | |
6973 | LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK) | |
6974 | return; | |
6975 | ||
a8a8bd54 PZ |
6976 | /* |
6977 | * Make sure we're not on PC8 state before disabling PC8, otherwise | |
6978 | * we'll hang the machine. To prevent PC8 state, just enable force_wake. | |
6979 | * | |
6980 | * The other problem is that hsw_restore_lcpll() is called as part of | |
6981 | * the runtime PM resume sequence, so we can't just call | |
6982 | * gen6_gt_force_wake_get() because that function calls | |
6983 | * intel_runtime_pm_get(), and we can't change the runtime PM refcount | |
6984 | * while we are on the resume sequence. So to solve this problem we have | |
6985 | * to call special forcewake code that doesn't touch runtime PM and | |
6986 | * doesn't enable the forcewake delayed work. | |
6987 | */ | |
6988 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); | |
6989 | if (dev_priv->uncore.forcewake_count++ == 0) | |
6990 | dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL); | |
6991 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); | |
215733fa | 6992 | |
be256dc7 PZ |
6993 | if (val & LCPLL_POWER_DOWN_ALLOW) { |
6994 | val &= ~LCPLL_POWER_DOWN_ALLOW; | |
6995 | I915_WRITE(LCPLL_CTL, val); | |
35d8f2eb | 6996 | POSTING_READ(LCPLL_CTL); |
be256dc7 PZ |
6997 | } |
6998 | ||
6999 | val = I915_READ(D_COMP); | |
7000 | val |= D_COMP_COMP_FORCE; | |
7001 | val &= ~D_COMP_COMP_DISABLE; | |
515b2392 PZ |
7002 | mutex_lock(&dev_priv->rps.hw_lock); |
7003 | if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val)) | |
7004 | DRM_ERROR("Failed to enable D_COMP\n"); | |
7005 | mutex_unlock(&dev_priv->rps.hw_lock); | |
35d8f2eb | 7006 | POSTING_READ(D_COMP); |
be256dc7 PZ |
7007 | |
7008 | val = I915_READ(LCPLL_CTL); | |
7009 | val &= ~LCPLL_PLL_DISABLE; | |
7010 | I915_WRITE(LCPLL_CTL, val); | |
7011 | ||
7012 | if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5)) | |
7013 | DRM_ERROR("LCPLL not locked yet\n"); | |
7014 | ||
7015 | if (val & LCPLL_CD_SOURCE_FCLK) { | |
7016 | val = I915_READ(LCPLL_CTL); | |
7017 | val &= ~LCPLL_CD_SOURCE_FCLK; | |
7018 | I915_WRITE(LCPLL_CTL, val); | |
7019 | ||
7020 | if (wait_for_atomic_us((I915_READ(LCPLL_CTL) & | |
7021 | LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1)) | |
7022 | DRM_ERROR("Switching back to LCPLL failed\n"); | |
7023 | } | |
215733fa | 7024 | |
a8a8bd54 PZ |
7025 | /* See the big comment above. */ |
7026 | spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); | |
7027 | if (--dev_priv->uncore.forcewake_count == 0) | |
7028 | dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL); | |
7029 | spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); | |
be256dc7 PZ |
7030 | } |
7031 | ||
765dab67 PZ |
7032 | /* |
7033 | * Package states C8 and deeper are really deep PC states that can only be | |
7034 | * reached when all the devices on the system allow it, so even if the graphics | |
7035 | * device allows PC8+, it doesn't mean the system will actually get to these | |
7036 | * states. Our driver only allows PC8+ when going into runtime PM. | |
7037 | * | |
7038 | * The requirements for PC8+ are that all the outputs are disabled, the power | |
7039 | * well is disabled and most interrupts are disabled, and these are also | |
7040 | * requirements for runtime PM. When these conditions are met, we manually do | |
7041 | * the other conditions: disable the interrupts, clocks and switch LCPLL refclk | |
7042 | * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard | |
7043 | * hang the machine. | |
7044 | * | |
7045 | * When we really reach PC8 or deeper states (not just when we allow it) we lose | |
7046 | * the state of some registers, so when we come back from PC8+ we need to | |
7047 | * restore this state. We don't get into PC8+ if we're not in RC6, so we don't | |
7048 | * need to take care of the registers kept by RC6. Notice that this happens even | |
7049 | * if we don't put the device in PCI D3 state (which is what currently happens | |
7050 | * because of the runtime PM support). | |
7051 | * | |
7052 | * For more, read "Display Sequences for Package C8" on the hardware | |
7053 | * documentation. | |
7054 | */ | |
a14cb6fc | 7055 | void hsw_enable_pc8(struct drm_i915_private *dev_priv) |
c67a470b | 7056 | { |
c67a470b PZ |
7057 | struct drm_device *dev = dev_priv->dev; |
7058 | uint32_t val; | |
7059 | ||
a8a8bd54 PZ |
7060 | WARN_ON(!HAS_PC8(dev)); |
7061 | ||
c67a470b PZ |
7062 | DRM_DEBUG_KMS("Enabling package C8+\n"); |
7063 | ||
c67a470b PZ |
7064 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
7065 | val = I915_READ(SOUTH_DSPCLK_GATE_D); | |
7066 | val &= ~PCH_LP_PARTITION_LEVEL_DISABLE; | |
7067 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); | |
7068 | } | |
7069 | ||
7070 | lpt_disable_clkout_dp(dev); | |
5d584b2e | 7071 | hsw_runtime_pm_disable_interrupts(dev); |
c67a470b | 7072 | hsw_disable_lcpll(dev_priv, true, true); |
b4d2a9a0 PZ |
7073 | } |
7074 | ||
a14cb6fc | 7075 | void hsw_disable_pc8(struct drm_i915_private *dev_priv) |
c67a470b PZ |
7076 | { |
7077 | struct drm_device *dev = dev_priv->dev; | |
7078 | uint32_t val; | |
7079 | ||
a8a8bd54 PZ |
7080 | WARN_ON(!HAS_PC8(dev)); |
7081 | ||
c67a470b PZ |
7082 | DRM_DEBUG_KMS("Disabling package C8+\n"); |
7083 | ||
7084 | hsw_restore_lcpll(dev_priv); | |
5d584b2e | 7085 | hsw_runtime_pm_restore_interrupts(dev); |
c67a470b PZ |
7086 | lpt_init_pch_refclk(dev); |
7087 | ||
7088 | if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { | |
7089 | val = I915_READ(SOUTH_DSPCLK_GATE_D); | |
7090 | val |= PCH_LP_PARTITION_LEVEL_DISABLE; | |
7091 | I915_WRITE(SOUTH_DSPCLK_GATE_D, val); | |
7092 | } | |
7093 | ||
7094 | intel_prepare_ddi(dev); | |
7095 | i915_gem_init_swizzling(dev); | |
7096 | mutex_lock(&dev_priv->rps.hw_lock); | |
7097 | gen6_update_ring_freq(dev); | |
7098 | mutex_unlock(&dev_priv->rps.hw_lock); | |
c67a470b PZ |
7099 | } |
7100 | ||
4f074129 ID |
7101 | static void haswell_modeset_global_resources(struct drm_device *dev) |
7102 | { | |
da723569 | 7103 | modeset_update_crtc_power_domains(dev); |
d6dd9eb1 DV |
7104 | } |
7105 | ||
09b4ddf9 | 7106 | static int haswell_crtc_mode_set(struct drm_crtc *crtc, |
09b4ddf9 PZ |
7107 | int x, int y, |
7108 | struct drm_framebuffer *fb) | |
7109 | { | |
7110 | struct drm_device *dev = crtc->dev; | |
7111 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7112 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
09b4ddf9 | 7113 | int plane = intel_crtc->plane; |
09b4ddf9 | 7114 | int ret; |
09b4ddf9 | 7115 | |
566b734a | 7116 | if (!intel_ddi_pll_select(intel_crtc)) |
6441ab5f | 7117 | return -EINVAL; |
566b734a | 7118 | intel_ddi_pll_enable(intel_crtc); |
6441ab5f | 7119 | |
03afc4a2 DV |
7120 | if (intel_crtc->config.has_dp_encoder) |
7121 | intel_dp_set_m_n(intel_crtc); | |
09b4ddf9 PZ |
7122 | |
7123 | intel_crtc->lowfreq_avail = false; | |
09b4ddf9 | 7124 | |
8a654f3b | 7125 | intel_set_pipe_timings(intel_crtc); |
09b4ddf9 | 7126 | |
ca3a0ff8 | 7127 | if (intel_crtc->config.has_pch_encoder) { |
ca3a0ff8 DV |
7128 | intel_cpu_transcoder_set_m_n(intel_crtc, |
7129 | &intel_crtc->config.fdi_m_n); | |
7130 | } | |
09b4ddf9 | 7131 | |
6ff93609 | 7132 | haswell_set_pipeconf(crtc); |
09b4ddf9 | 7133 | |
50f3b016 | 7134 | intel_set_pipe_csc(crtc); |
86d3efce | 7135 | |
09b4ddf9 | 7136 | /* Set up the display plane register */ |
86d3efce | 7137 | I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE); |
09b4ddf9 PZ |
7138 | POSTING_READ(DSPCNTR(plane)); |
7139 | ||
7140 | ret = intel_pipe_set_base(crtc, x, y, fb); | |
7141 | ||
1f803ee5 | 7142 | return ret; |
79e53945 JB |
7143 | } |
7144 | ||
0e8ffe1b DV |
7145 | static bool haswell_get_pipe_config(struct intel_crtc *crtc, |
7146 | struct intel_crtc_config *pipe_config) | |
7147 | { | |
7148 | struct drm_device *dev = crtc->base.dev; | |
7149 | struct drm_i915_private *dev_priv = dev->dev_private; | |
2fa2fe9a | 7150 | enum intel_display_power_domain pfit_domain; |
0e8ffe1b DV |
7151 | uint32_t tmp; |
7152 | ||
b5482bd0 ID |
7153 | if (!intel_display_power_enabled(dev_priv, |
7154 | POWER_DOMAIN_PIPE(crtc->pipe))) | |
7155 | return false; | |
7156 | ||
e143a21c | 7157 | pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe; |
c0d43d62 DV |
7158 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; |
7159 | ||
eccb140b DV |
7160 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); |
7161 | if (tmp & TRANS_DDI_FUNC_ENABLE) { | |
7162 | enum pipe trans_edp_pipe; | |
7163 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { | |
7164 | default: | |
7165 | WARN(1, "unknown pipe linked to edp transcoder\n"); | |
7166 | case TRANS_DDI_EDP_INPUT_A_ONOFF: | |
7167 | case TRANS_DDI_EDP_INPUT_A_ON: | |
7168 | trans_edp_pipe = PIPE_A; | |
7169 | break; | |
7170 | case TRANS_DDI_EDP_INPUT_B_ONOFF: | |
7171 | trans_edp_pipe = PIPE_B; | |
7172 | break; | |
7173 | case TRANS_DDI_EDP_INPUT_C_ONOFF: | |
7174 | trans_edp_pipe = PIPE_C; | |
7175 | break; | |
7176 | } | |
7177 | ||
7178 | if (trans_edp_pipe == crtc->pipe) | |
7179 | pipe_config->cpu_transcoder = TRANSCODER_EDP; | |
7180 | } | |
7181 | ||
da7e29bd | 7182 | if (!intel_display_power_enabled(dev_priv, |
eccb140b | 7183 | POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder))) |
2bfce950 PZ |
7184 | return false; |
7185 | ||
eccb140b | 7186 | tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder)); |
0e8ffe1b DV |
7187 | if (!(tmp & PIPECONF_ENABLE)) |
7188 | return false; | |
7189 | ||
88adfff1 | 7190 | /* |
f196e6be | 7191 | * Haswell has only FDI/PCH transcoder A. It is which is connected to |
88adfff1 DV |
7192 | * DDI E. So just check whether this pipe is wired to DDI E and whether |
7193 | * the PCH transcoder is on. | |
7194 | */ | |
eccb140b | 7195 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder)); |
88adfff1 | 7196 | if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) && |
ab9412ba | 7197 | I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) { |
88adfff1 DV |
7198 | pipe_config->has_pch_encoder = true; |
7199 | ||
627eb5a3 DV |
7200 | tmp = I915_READ(FDI_RX_CTL(PIPE_A)); |
7201 | pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >> | |
7202 | FDI_DP_PORT_WIDTH_SHIFT) + 1; | |
72419203 DV |
7203 | |
7204 | ironlake_get_fdi_m_n_config(crtc, pipe_config); | |
627eb5a3 DV |
7205 | } |
7206 | ||
1bd1bd80 DV |
7207 | intel_get_pipe_timings(crtc, pipe_config); |
7208 | ||
2fa2fe9a | 7209 | pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe); |
da7e29bd | 7210 | if (intel_display_power_enabled(dev_priv, pfit_domain)) |
2fa2fe9a | 7211 | ironlake_get_pfit_config(crtc, pipe_config); |
88adfff1 | 7212 | |
e59150dc JB |
7213 | if (IS_HASWELL(dev)) |
7214 | pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) && | |
7215 | (I915_READ(IPS_CTL) & IPS_ENABLE); | |
42db64ef | 7216 | |
6c49f241 DV |
7217 | pipe_config->pixel_multiplier = 1; |
7218 | ||
0e8ffe1b DV |
7219 | return true; |
7220 | } | |
7221 | ||
f564048e | 7222 | static int intel_crtc_mode_set(struct drm_crtc *crtc, |
f564048e | 7223 | int x, int y, |
94352cf9 | 7224 | struct drm_framebuffer *fb) |
f564048e EA |
7225 | { |
7226 | struct drm_device *dev = crtc->dev; | |
7227 | struct drm_i915_private *dev_priv = dev->dev_private; | |
9256aa19 | 7228 | struct intel_encoder *encoder; |
0b701d27 | 7229 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
b8cecdf5 | 7230 | struct drm_display_mode *mode = &intel_crtc->config.requested_mode; |
0b701d27 | 7231 | int pipe = intel_crtc->pipe; |
f564048e EA |
7232 | int ret; |
7233 | ||
0b701d27 | 7234 | drm_vblank_pre_modeset(dev, pipe); |
7662c8bd | 7235 | |
b8cecdf5 DV |
7236 | ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb); |
7237 | ||
79e53945 | 7238 | drm_vblank_post_modeset(dev, pipe); |
5c3b82e2 | 7239 | |
9256aa19 DV |
7240 | if (ret != 0) |
7241 | return ret; | |
7242 | ||
7243 | for_each_encoder_on_crtc(dev, crtc, encoder) { | |
7244 | DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n", | |
7245 | encoder->base.base.id, | |
7246 | drm_get_encoder_name(&encoder->base), | |
7247 | mode->base.id, mode->name); | |
36f2d1f1 | 7248 | encoder->mode_set(encoder); |
9256aa19 DV |
7249 | } |
7250 | ||
7251 | return 0; | |
79e53945 JB |
7252 | } |
7253 | ||
1a91510d JN |
7254 | static struct { |
7255 | int clock; | |
7256 | u32 config; | |
7257 | } hdmi_audio_clock[] = { | |
7258 | { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 }, | |
7259 | { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */ | |
7260 | { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 }, | |
7261 | { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 }, | |
7262 | { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 }, | |
7263 | { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 }, | |
7264 | { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 }, | |
7265 | { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 }, | |
7266 | { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 }, | |
7267 | { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 }, | |
7268 | }; | |
7269 | ||
7270 | /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */ | |
7271 | static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode) | |
7272 | { | |
7273 | int i; | |
7274 | ||
7275 | for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) { | |
7276 | if (mode->clock == hdmi_audio_clock[i].clock) | |
7277 | break; | |
7278 | } | |
7279 | ||
7280 | if (i == ARRAY_SIZE(hdmi_audio_clock)) { | |
7281 | DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock); | |
7282 | i = 1; | |
7283 | } | |
7284 | ||
7285 | DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n", | |
7286 | hdmi_audio_clock[i].clock, | |
7287 | hdmi_audio_clock[i].config); | |
7288 | ||
7289 | return hdmi_audio_clock[i].config; | |
7290 | } | |
7291 | ||
3a9627f4 WF |
7292 | static bool intel_eld_uptodate(struct drm_connector *connector, |
7293 | int reg_eldv, uint32_t bits_eldv, | |
7294 | int reg_elda, uint32_t bits_elda, | |
7295 | int reg_edid) | |
7296 | { | |
7297 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | |
7298 | uint8_t *eld = connector->eld; | |
7299 | uint32_t i; | |
7300 | ||
7301 | i = I915_READ(reg_eldv); | |
7302 | i &= bits_eldv; | |
7303 | ||
7304 | if (!eld[0]) | |
7305 | return !i; | |
7306 | ||
7307 | if (!i) | |
7308 | return false; | |
7309 | ||
7310 | i = I915_READ(reg_elda); | |
7311 | i &= ~bits_elda; | |
7312 | I915_WRITE(reg_elda, i); | |
7313 | ||
7314 | for (i = 0; i < eld[2]; i++) | |
7315 | if (I915_READ(reg_edid) != *((uint32_t *)eld + i)) | |
7316 | return false; | |
7317 | ||
7318 | return true; | |
7319 | } | |
7320 | ||
e0dac65e | 7321 | static void g4x_write_eld(struct drm_connector *connector, |
34427052 JN |
7322 | struct drm_crtc *crtc, |
7323 | struct drm_display_mode *mode) | |
e0dac65e WF |
7324 | { |
7325 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | |
7326 | uint8_t *eld = connector->eld; | |
7327 | uint32_t eldv; | |
7328 | uint32_t len; | |
7329 | uint32_t i; | |
7330 | ||
7331 | i = I915_READ(G4X_AUD_VID_DID); | |
7332 | ||
7333 | if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL) | |
7334 | eldv = G4X_ELDV_DEVCL_DEVBLC; | |
7335 | else | |
7336 | eldv = G4X_ELDV_DEVCTG; | |
7337 | ||
3a9627f4 WF |
7338 | if (intel_eld_uptodate(connector, |
7339 | G4X_AUD_CNTL_ST, eldv, | |
7340 | G4X_AUD_CNTL_ST, G4X_ELD_ADDR, | |
7341 | G4X_HDMIW_HDMIEDID)) | |
7342 | return; | |
7343 | ||
e0dac65e WF |
7344 | i = I915_READ(G4X_AUD_CNTL_ST); |
7345 | i &= ~(eldv | G4X_ELD_ADDR); | |
7346 | len = (i >> 9) & 0x1f; /* ELD buffer size */ | |
7347 | I915_WRITE(G4X_AUD_CNTL_ST, i); | |
7348 | ||
7349 | if (!eld[0]) | |
7350 | return; | |
7351 | ||
7352 | len = min_t(uint8_t, eld[2], len); | |
7353 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | |
7354 | for (i = 0; i < len; i++) | |
7355 | I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i)); | |
7356 | ||
7357 | i = I915_READ(G4X_AUD_CNTL_ST); | |
7358 | i |= eldv; | |
7359 | I915_WRITE(G4X_AUD_CNTL_ST, i); | |
7360 | } | |
7361 | ||
83358c85 | 7362 | static void haswell_write_eld(struct drm_connector *connector, |
34427052 JN |
7363 | struct drm_crtc *crtc, |
7364 | struct drm_display_mode *mode) | |
83358c85 WX |
7365 | { |
7366 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | |
7367 | uint8_t *eld = connector->eld; | |
7368 | struct drm_device *dev = crtc->dev; | |
7b9f35a6 | 7369 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
83358c85 WX |
7370 | uint32_t eldv; |
7371 | uint32_t i; | |
7372 | int len; | |
7373 | int pipe = to_intel_crtc(crtc)->pipe; | |
7374 | int tmp; | |
7375 | ||
7376 | int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe); | |
7377 | int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe); | |
7378 | int aud_config = HSW_AUD_CFG(pipe); | |
7379 | int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD; | |
7380 | ||
7381 | ||
7382 | DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n"); | |
7383 | ||
7384 | /* Audio output enable */ | |
7385 | DRM_DEBUG_DRIVER("HDMI audio: enable codec\n"); | |
7386 | tmp = I915_READ(aud_cntrl_st2); | |
7387 | tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4)); | |
7388 | I915_WRITE(aud_cntrl_st2, tmp); | |
7389 | ||
7390 | /* Wait for 1 vertical blank */ | |
7391 | intel_wait_for_vblank(dev, pipe); | |
7392 | ||
7393 | /* Set ELD valid state */ | |
7394 | tmp = I915_READ(aud_cntrl_st2); | |
7e7cb34f | 7395 | DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp); |
83358c85 WX |
7396 | tmp |= (AUDIO_ELD_VALID_A << (pipe * 4)); |
7397 | I915_WRITE(aud_cntrl_st2, tmp); | |
7398 | tmp = I915_READ(aud_cntrl_st2); | |
7e7cb34f | 7399 | DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp); |
83358c85 WX |
7400 | |
7401 | /* Enable HDMI mode */ | |
7402 | tmp = I915_READ(aud_config); | |
7e7cb34f | 7403 | DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp); |
83358c85 WX |
7404 | /* clear N_programing_enable and N_value_index */ |
7405 | tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE); | |
7406 | I915_WRITE(aud_config, tmp); | |
7407 | ||
7408 | DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe)); | |
7409 | ||
7410 | eldv = AUDIO_ELD_VALID_A << (pipe * 4); | |
7b9f35a6 | 7411 | intel_crtc->eld_vld = true; |
83358c85 WX |
7412 | |
7413 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) { | |
7414 | DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n"); | |
7415 | eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */ | |
7416 | I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */ | |
1a91510d JN |
7417 | } else { |
7418 | I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode)); | |
7419 | } | |
83358c85 WX |
7420 | |
7421 | if (intel_eld_uptodate(connector, | |
7422 | aud_cntrl_st2, eldv, | |
7423 | aud_cntl_st, IBX_ELD_ADDRESS, | |
7424 | hdmiw_hdmiedid)) | |
7425 | return; | |
7426 | ||
7427 | i = I915_READ(aud_cntrl_st2); | |
7428 | i &= ~eldv; | |
7429 | I915_WRITE(aud_cntrl_st2, i); | |
7430 | ||
7431 | if (!eld[0]) | |
7432 | return; | |
7433 | ||
7434 | i = I915_READ(aud_cntl_st); | |
7435 | i &= ~IBX_ELD_ADDRESS; | |
7436 | I915_WRITE(aud_cntl_st, i); | |
7437 | i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */ | |
7438 | DRM_DEBUG_DRIVER("port num:%d\n", i); | |
7439 | ||
7440 | len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */ | |
7441 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | |
7442 | for (i = 0; i < len; i++) | |
7443 | I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i)); | |
7444 | ||
7445 | i = I915_READ(aud_cntrl_st2); | |
7446 | i |= eldv; | |
7447 | I915_WRITE(aud_cntrl_st2, i); | |
7448 | ||
7449 | } | |
7450 | ||
e0dac65e | 7451 | static void ironlake_write_eld(struct drm_connector *connector, |
34427052 JN |
7452 | struct drm_crtc *crtc, |
7453 | struct drm_display_mode *mode) | |
e0dac65e WF |
7454 | { |
7455 | struct drm_i915_private *dev_priv = connector->dev->dev_private; | |
7456 | uint8_t *eld = connector->eld; | |
7457 | uint32_t eldv; | |
7458 | uint32_t i; | |
7459 | int len; | |
7460 | int hdmiw_hdmiedid; | |
b6daa025 | 7461 | int aud_config; |
e0dac65e WF |
7462 | int aud_cntl_st; |
7463 | int aud_cntrl_st2; | |
9b138a83 | 7464 | int pipe = to_intel_crtc(crtc)->pipe; |
e0dac65e | 7465 | |
b3f33cbf | 7466 | if (HAS_PCH_IBX(connector->dev)) { |
9b138a83 WX |
7467 | hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe); |
7468 | aud_config = IBX_AUD_CFG(pipe); | |
7469 | aud_cntl_st = IBX_AUD_CNTL_ST(pipe); | |
1202b4c6 | 7470 | aud_cntrl_st2 = IBX_AUD_CNTL_ST2; |
9ca2fe73 ML |
7471 | } else if (IS_VALLEYVIEW(connector->dev)) { |
7472 | hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe); | |
7473 | aud_config = VLV_AUD_CFG(pipe); | |
7474 | aud_cntl_st = VLV_AUD_CNTL_ST(pipe); | |
7475 | aud_cntrl_st2 = VLV_AUD_CNTL_ST2; | |
e0dac65e | 7476 | } else { |
9b138a83 WX |
7477 | hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe); |
7478 | aud_config = CPT_AUD_CFG(pipe); | |
7479 | aud_cntl_st = CPT_AUD_CNTL_ST(pipe); | |
1202b4c6 | 7480 | aud_cntrl_st2 = CPT_AUD_CNTRL_ST2; |
e0dac65e WF |
7481 | } |
7482 | ||
9b138a83 | 7483 | DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe)); |
e0dac65e | 7484 | |
9ca2fe73 ML |
7485 | if (IS_VALLEYVIEW(connector->dev)) { |
7486 | struct intel_encoder *intel_encoder; | |
7487 | struct intel_digital_port *intel_dig_port; | |
7488 | ||
7489 | intel_encoder = intel_attached_encoder(connector); | |
7490 | intel_dig_port = enc_to_dig_port(&intel_encoder->base); | |
7491 | i = intel_dig_port->port; | |
7492 | } else { | |
7493 | i = I915_READ(aud_cntl_st); | |
7494 | i = (i >> 29) & DIP_PORT_SEL_MASK; | |
7495 | /* DIP_Port_Select, 0x1 = PortB */ | |
7496 | } | |
7497 | ||
e0dac65e WF |
7498 | if (!i) { |
7499 | DRM_DEBUG_DRIVER("Audio directed to unknown port\n"); | |
7500 | /* operate blindly on all ports */ | |
1202b4c6 WF |
7501 | eldv = IBX_ELD_VALIDB; |
7502 | eldv |= IBX_ELD_VALIDB << 4; | |
7503 | eldv |= IBX_ELD_VALIDB << 8; | |
e0dac65e | 7504 | } else { |
2582a850 | 7505 | DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i)); |
1202b4c6 | 7506 | eldv = IBX_ELD_VALIDB << ((i - 1) * 4); |
e0dac65e WF |
7507 | } |
7508 | ||
3a9627f4 WF |
7509 | if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) { |
7510 | DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n"); | |
7511 | eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */ | |
b6daa025 | 7512 | I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */ |
1a91510d JN |
7513 | } else { |
7514 | I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode)); | |
7515 | } | |
e0dac65e | 7516 | |
3a9627f4 WF |
7517 | if (intel_eld_uptodate(connector, |
7518 | aud_cntrl_st2, eldv, | |
7519 | aud_cntl_st, IBX_ELD_ADDRESS, | |
7520 | hdmiw_hdmiedid)) | |
7521 | return; | |
7522 | ||
e0dac65e WF |
7523 | i = I915_READ(aud_cntrl_st2); |
7524 | i &= ~eldv; | |
7525 | I915_WRITE(aud_cntrl_st2, i); | |
7526 | ||
7527 | if (!eld[0]) | |
7528 | return; | |
7529 | ||
e0dac65e | 7530 | i = I915_READ(aud_cntl_st); |
1202b4c6 | 7531 | i &= ~IBX_ELD_ADDRESS; |
e0dac65e WF |
7532 | I915_WRITE(aud_cntl_st, i); |
7533 | ||
7534 | len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */ | |
7535 | DRM_DEBUG_DRIVER("ELD size %d\n", len); | |
7536 | for (i = 0; i < len; i++) | |
7537 | I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i)); | |
7538 | ||
7539 | i = I915_READ(aud_cntrl_st2); | |
7540 | i |= eldv; | |
7541 | I915_WRITE(aud_cntrl_st2, i); | |
7542 | } | |
7543 | ||
7544 | void intel_write_eld(struct drm_encoder *encoder, | |
7545 | struct drm_display_mode *mode) | |
7546 | { | |
7547 | struct drm_crtc *crtc = encoder->crtc; | |
7548 | struct drm_connector *connector; | |
7549 | struct drm_device *dev = encoder->dev; | |
7550 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7551 | ||
7552 | connector = drm_select_eld(encoder, mode); | |
7553 | if (!connector) | |
7554 | return; | |
7555 | ||
7556 | DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", | |
7557 | connector->base.id, | |
7558 | drm_get_connector_name(connector), | |
7559 | connector->encoder->base.id, | |
7560 | drm_get_encoder_name(connector->encoder)); | |
7561 | ||
7562 | connector->eld[6] = drm_av_sync_delay(connector, mode) / 2; | |
7563 | ||
7564 | if (dev_priv->display.write_eld) | |
34427052 | 7565 | dev_priv->display.write_eld(connector, crtc, mode); |
e0dac65e WF |
7566 | } |
7567 | ||
560b85bb CW |
7568 | static void i845_update_cursor(struct drm_crtc *crtc, u32 base) |
7569 | { | |
7570 | struct drm_device *dev = crtc->dev; | |
7571 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7572 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
7573 | bool visible = base != 0; | |
7574 | u32 cntl; | |
7575 | ||
7576 | if (intel_crtc->cursor_visible == visible) | |
7577 | return; | |
7578 | ||
9db4a9c7 | 7579 | cntl = I915_READ(_CURACNTR); |
560b85bb CW |
7580 | if (visible) { |
7581 | /* On these chipsets we can only modify the base whilst | |
7582 | * the cursor is disabled. | |
7583 | */ | |
9db4a9c7 | 7584 | I915_WRITE(_CURABASE, base); |
560b85bb CW |
7585 | |
7586 | cntl &= ~(CURSOR_FORMAT_MASK); | |
7587 | /* XXX width must be 64, stride 256 => 0x00 << 28 */ | |
7588 | cntl |= CURSOR_ENABLE | | |
7589 | CURSOR_GAMMA_ENABLE | | |
7590 | CURSOR_FORMAT_ARGB; | |
7591 | } else | |
7592 | cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE); | |
9db4a9c7 | 7593 | I915_WRITE(_CURACNTR, cntl); |
560b85bb CW |
7594 | |
7595 | intel_crtc->cursor_visible = visible; | |
7596 | } | |
7597 | ||
7598 | static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base) | |
7599 | { | |
7600 | struct drm_device *dev = crtc->dev; | |
7601 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7602 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
7603 | int pipe = intel_crtc->pipe; | |
7604 | bool visible = base != 0; | |
7605 | ||
7606 | if (intel_crtc->cursor_visible != visible) { | |
4726e0b0 | 7607 | int16_t width = intel_crtc->cursor_width; |
548f245b | 7608 | uint32_t cntl = I915_READ(CURCNTR(pipe)); |
560b85bb CW |
7609 | if (base) { |
7610 | cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT); | |
4726e0b0 SK |
7611 | cntl |= MCURSOR_GAMMA_ENABLE; |
7612 | ||
7613 | switch (width) { | |
7614 | case 64: | |
7615 | cntl |= CURSOR_MODE_64_ARGB_AX; | |
7616 | break; | |
7617 | case 128: | |
7618 | cntl |= CURSOR_MODE_128_ARGB_AX; | |
7619 | break; | |
7620 | case 256: | |
7621 | cntl |= CURSOR_MODE_256_ARGB_AX; | |
7622 | break; | |
7623 | default: | |
7624 | WARN_ON(1); | |
7625 | return; | |
7626 | } | |
560b85bb CW |
7627 | cntl |= pipe << 28; /* Connect to correct pipe */ |
7628 | } else { | |
7629 | cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE); | |
7630 | cntl |= CURSOR_MODE_DISABLE; | |
7631 | } | |
9db4a9c7 | 7632 | I915_WRITE(CURCNTR(pipe), cntl); |
560b85bb CW |
7633 | |
7634 | intel_crtc->cursor_visible = visible; | |
7635 | } | |
7636 | /* and commit changes on next vblank */ | |
b2ea8ef5 | 7637 | POSTING_READ(CURCNTR(pipe)); |
9db4a9c7 | 7638 | I915_WRITE(CURBASE(pipe), base); |
b2ea8ef5 | 7639 | POSTING_READ(CURBASE(pipe)); |
560b85bb CW |
7640 | } |
7641 | ||
65a21cd6 JB |
7642 | static void ivb_update_cursor(struct drm_crtc *crtc, u32 base) |
7643 | { | |
7644 | struct drm_device *dev = crtc->dev; | |
7645 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7646 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
7647 | int pipe = intel_crtc->pipe; | |
7648 | bool visible = base != 0; | |
7649 | ||
7650 | if (intel_crtc->cursor_visible != visible) { | |
4726e0b0 | 7651 | int16_t width = intel_crtc->cursor_width; |
65a21cd6 JB |
7652 | uint32_t cntl = I915_READ(CURCNTR_IVB(pipe)); |
7653 | if (base) { | |
7654 | cntl &= ~CURSOR_MODE; | |
4726e0b0 SK |
7655 | cntl |= MCURSOR_GAMMA_ENABLE; |
7656 | switch (width) { | |
7657 | case 64: | |
7658 | cntl |= CURSOR_MODE_64_ARGB_AX; | |
7659 | break; | |
7660 | case 128: | |
7661 | cntl |= CURSOR_MODE_128_ARGB_AX; | |
7662 | break; | |
7663 | case 256: | |
7664 | cntl |= CURSOR_MODE_256_ARGB_AX; | |
7665 | break; | |
7666 | default: | |
7667 | WARN_ON(1); | |
7668 | return; | |
7669 | } | |
65a21cd6 JB |
7670 | } else { |
7671 | cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE); | |
7672 | cntl |= CURSOR_MODE_DISABLE; | |
7673 | } | |
6bbfa1c5 | 7674 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
86d3efce | 7675 | cntl |= CURSOR_PIPE_CSC_ENABLE; |
1f5d76db PZ |
7676 | cntl &= ~CURSOR_TRICKLE_FEED_DISABLE; |
7677 | } | |
65a21cd6 JB |
7678 | I915_WRITE(CURCNTR_IVB(pipe), cntl); |
7679 | ||
7680 | intel_crtc->cursor_visible = visible; | |
7681 | } | |
7682 | /* and commit changes on next vblank */ | |
b2ea8ef5 | 7683 | POSTING_READ(CURCNTR_IVB(pipe)); |
65a21cd6 | 7684 | I915_WRITE(CURBASE_IVB(pipe), base); |
b2ea8ef5 | 7685 | POSTING_READ(CURBASE_IVB(pipe)); |
65a21cd6 JB |
7686 | } |
7687 | ||
cda4b7d3 | 7688 | /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */ |
6b383a7f CW |
7689 | static void intel_crtc_update_cursor(struct drm_crtc *crtc, |
7690 | bool on) | |
cda4b7d3 CW |
7691 | { |
7692 | struct drm_device *dev = crtc->dev; | |
7693 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7694 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
7695 | int pipe = intel_crtc->pipe; | |
7696 | int x = intel_crtc->cursor_x; | |
7697 | int y = intel_crtc->cursor_y; | |
d6e4db15 | 7698 | u32 base = 0, pos = 0; |
cda4b7d3 CW |
7699 | bool visible; |
7700 | ||
d6e4db15 | 7701 | if (on) |
cda4b7d3 | 7702 | base = intel_crtc->cursor_addr; |
cda4b7d3 | 7703 | |
d6e4db15 VS |
7704 | if (x >= intel_crtc->config.pipe_src_w) |
7705 | base = 0; | |
7706 | ||
7707 | if (y >= intel_crtc->config.pipe_src_h) | |
cda4b7d3 CW |
7708 | base = 0; |
7709 | ||
7710 | if (x < 0) { | |
efc9064e | 7711 | if (x + intel_crtc->cursor_width <= 0) |
cda4b7d3 CW |
7712 | base = 0; |
7713 | ||
7714 | pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT; | |
7715 | x = -x; | |
7716 | } | |
7717 | pos |= x << CURSOR_X_SHIFT; | |
7718 | ||
7719 | if (y < 0) { | |
efc9064e | 7720 | if (y + intel_crtc->cursor_height <= 0) |
cda4b7d3 CW |
7721 | base = 0; |
7722 | ||
7723 | pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT; | |
7724 | y = -y; | |
7725 | } | |
7726 | pos |= y << CURSOR_Y_SHIFT; | |
7727 | ||
7728 | visible = base != 0; | |
560b85bb | 7729 | if (!visible && !intel_crtc->cursor_visible) |
cda4b7d3 CW |
7730 | return; |
7731 | ||
b3dc685e | 7732 | if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
65a21cd6 JB |
7733 | I915_WRITE(CURPOS_IVB(pipe), pos); |
7734 | ivb_update_cursor(crtc, base); | |
7735 | } else { | |
7736 | I915_WRITE(CURPOS(pipe), pos); | |
7737 | if (IS_845G(dev) || IS_I865G(dev)) | |
7738 | i845_update_cursor(crtc, base); | |
7739 | else | |
7740 | i9xx_update_cursor(crtc, base); | |
7741 | } | |
cda4b7d3 CW |
7742 | } |
7743 | ||
79e53945 | 7744 | static int intel_crtc_cursor_set(struct drm_crtc *crtc, |
05394f39 | 7745 | struct drm_file *file, |
79e53945 JB |
7746 | uint32_t handle, |
7747 | uint32_t width, uint32_t height) | |
7748 | { | |
7749 | struct drm_device *dev = crtc->dev; | |
7750 | struct drm_i915_private *dev_priv = dev->dev_private; | |
7751 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
05394f39 | 7752 | struct drm_i915_gem_object *obj; |
64f962e3 | 7753 | unsigned old_width; |
cda4b7d3 | 7754 | uint32_t addr; |
3f8bc370 | 7755 | int ret; |
79e53945 | 7756 | |
79e53945 JB |
7757 | /* if we want to turn off the cursor ignore width and height */ |
7758 | if (!handle) { | |
28c97730 | 7759 | DRM_DEBUG_KMS("cursor off\n"); |
3f8bc370 | 7760 | addr = 0; |
05394f39 | 7761 | obj = NULL; |
5004417d | 7762 | mutex_lock(&dev->struct_mutex); |
3f8bc370 | 7763 | goto finish; |
79e53945 JB |
7764 | } |
7765 | ||
4726e0b0 SK |
7766 | /* Check for which cursor types we support */ |
7767 | if (!((width == 64 && height == 64) || | |
7768 | (width == 128 && height == 128 && !IS_GEN2(dev)) || | |
7769 | (width == 256 && height == 256 && !IS_GEN2(dev)))) { | |
7770 | DRM_DEBUG("Cursor dimension not supported\n"); | |
79e53945 JB |
7771 | return -EINVAL; |
7772 | } | |
7773 | ||
05394f39 | 7774 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle)); |
c8725226 | 7775 | if (&obj->base == NULL) |
79e53945 JB |
7776 | return -ENOENT; |
7777 | ||
05394f39 | 7778 | if (obj->base.size < width * height * 4) { |
3b25b31f | 7779 | DRM_DEBUG_KMS("buffer is to small\n"); |
34b8686e DA |
7780 | ret = -ENOMEM; |
7781 | goto fail; | |
79e53945 JB |
7782 | } |
7783 | ||
71acb5eb | 7784 | /* we only need to pin inside GTT if cursor is non-phy */ |
7f9872e0 | 7785 | mutex_lock(&dev->struct_mutex); |
3d13ef2e | 7786 | if (!INTEL_INFO(dev)->cursor_needs_physical) { |
693db184 CW |
7787 | unsigned alignment; |
7788 | ||
d9e86c0e | 7789 | if (obj->tiling_mode) { |
3b25b31f | 7790 | DRM_DEBUG_KMS("cursor cannot be tiled\n"); |
d9e86c0e CW |
7791 | ret = -EINVAL; |
7792 | goto fail_locked; | |
7793 | } | |
7794 | ||
693db184 CW |
7795 | /* Note that the w/a also requires 2 PTE of padding following |
7796 | * the bo. We currently fill all unused PTE with the shadow | |
7797 | * page and so we should always have valid PTE following the | |
7798 | * cursor preventing the VT-d warning. | |
7799 | */ | |
7800 | alignment = 0; | |
7801 | if (need_vtd_wa(dev)) | |
7802 | alignment = 64*1024; | |
7803 | ||
7804 | ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL); | |
e7b526bb | 7805 | if (ret) { |
3b25b31f | 7806 | DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n"); |
2da3b9b9 | 7807 | goto fail_locked; |
e7b526bb CW |
7808 | } |
7809 | ||
d9e86c0e CW |
7810 | ret = i915_gem_object_put_fence(obj); |
7811 | if (ret) { | |
3b25b31f | 7812 | DRM_DEBUG_KMS("failed to release fence for cursor"); |
d9e86c0e CW |
7813 | goto fail_unpin; |
7814 | } | |
7815 | ||
f343c5f6 | 7816 | addr = i915_gem_obj_ggtt_offset(obj); |
71acb5eb | 7817 | } else { |
6eeefaf3 | 7818 | int align = IS_I830(dev) ? 16 * 1024 : 256; |
05394f39 | 7819 | ret = i915_gem_attach_phys_object(dev, obj, |
6eeefaf3 CW |
7820 | (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1, |
7821 | align); | |
71acb5eb | 7822 | if (ret) { |
3b25b31f | 7823 | DRM_DEBUG_KMS("failed to attach phys object\n"); |
7f9872e0 | 7824 | goto fail_locked; |
71acb5eb | 7825 | } |
05394f39 | 7826 | addr = obj->phys_obj->handle->busaddr; |
3f8bc370 KH |
7827 | } |
7828 | ||
a6c45cf0 | 7829 | if (IS_GEN2(dev)) |
14b60391 JB |
7830 | I915_WRITE(CURSIZE, (height << 12) | width); |
7831 | ||
3f8bc370 | 7832 | finish: |
3f8bc370 | 7833 | if (intel_crtc->cursor_bo) { |
3d13ef2e | 7834 | if (INTEL_INFO(dev)->cursor_needs_physical) { |
05394f39 | 7835 | if (intel_crtc->cursor_bo != obj) |
71acb5eb DA |
7836 | i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo); |
7837 | } else | |
cc98b413 | 7838 | i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo); |
05394f39 | 7839 | drm_gem_object_unreference(&intel_crtc->cursor_bo->base); |
3f8bc370 | 7840 | } |
80824003 | 7841 | |
7f9872e0 | 7842 | mutex_unlock(&dev->struct_mutex); |
3f8bc370 | 7843 | |
64f962e3 CW |
7844 | old_width = intel_crtc->cursor_width; |
7845 | ||
3f8bc370 | 7846 | intel_crtc->cursor_addr = addr; |
05394f39 | 7847 | intel_crtc->cursor_bo = obj; |
cda4b7d3 CW |
7848 | intel_crtc->cursor_width = width; |
7849 | intel_crtc->cursor_height = height; | |
7850 | ||
64f962e3 CW |
7851 | if (intel_crtc->active) { |
7852 | if (old_width != width) | |
7853 | intel_update_watermarks(crtc); | |
f2f5f771 | 7854 | intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL); |
64f962e3 | 7855 | } |
3f8bc370 | 7856 | |
79e53945 | 7857 | return 0; |
e7b526bb | 7858 | fail_unpin: |
cc98b413 | 7859 | i915_gem_object_unpin_from_display_plane(obj); |
7f9872e0 | 7860 | fail_locked: |
34b8686e | 7861 | mutex_unlock(&dev->struct_mutex); |
bc9025bd | 7862 | fail: |
05394f39 | 7863 | drm_gem_object_unreference_unlocked(&obj->base); |
34b8686e | 7864 | return ret; |
79e53945 JB |
7865 | } |
7866 | ||
7867 | static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) | |
7868 | { | |
79e53945 | 7869 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
79e53945 | 7870 | |
92e76c8c VS |
7871 | intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX); |
7872 | intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX); | |
652c393a | 7873 | |
f2f5f771 VS |
7874 | if (intel_crtc->active) |
7875 | intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL); | |
79e53945 JB |
7876 | |
7877 | return 0; | |
b8c00ac5 DA |
7878 | } |
7879 | ||
79e53945 | 7880 | static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green, |
7203425a | 7881 | u16 *blue, uint32_t start, uint32_t size) |
79e53945 | 7882 | { |
7203425a | 7883 | int end = (start + size > 256) ? 256 : start + size, i; |
79e53945 | 7884 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
79e53945 | 7885 | |
7203425a | 7886 | for (i = start; i < end; i++) { |
79e53945 JB |
7887 | intel_crtc->lut_r[i] = red[i] >> 8; |
7888 | intel_crtc->lut_g[i] = green[i] >> 8; | |
7889 | intel_crtc->lut_b[i] = blue[i] >> 8; | |
7890 | } | |
7891 | ||
7892 | intel_crtc_load_lut(crtc); | |
7893 | } | |
7894 | ||
79e53945 JB |
7895 | /* VESA 640x480x72Hz mode to set on the pipe */ |
7896 | static struct drm_display_mode load_detect_mode = { | |
7897 | DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664, | |
7898 | 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), | |
7899 | }; | |
7900 | ||
a8bb6818 DV |
7901 | struct drm_framebuffer * |
7902 | __intel_framebuffer_create(struct drm_device *dev, | |
7903 | struct drm_mode_fb_cmd2 *mode_cmd, | |
7904 | struct drm_i915_gem_object *obj) | |
d2dff872 CW |
7905 | { |
7906 | struct intel_framebuffer *intel_fb; | |
7907 | int ret; | |
7908 | ||
7909 | intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL); | |
7910 | if (!intel_fb) { | |
7911 | drm_gem_object_unreference_unlocked(&obj->base); | |
7912 | return ERR_PTR(-ENOMEM); | |
7913 | } | |
7914 | ||
7915 | ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj); | |
dd4916c5 DV |
7916 | if (ret) |
7917 | goto err; | |
d2dff872 CW |
7918 | |
7919 | return &intel_fb->base; | |
dd4916c5 DV |
7920 | err: |
7921 | drm_gem_object_unreference_unlocked(&obj->base); | |
7922 | kfree(intel_fb); | |
7923 | ||
7924 | return ERR_PTR(ret); | |
d2dff872 CW |
7925 | } |
7926 | ||
b5ea642a | 7927 | static struct drm_framebuffer * |
a8bb6818 DV |
7928 | intel_framebuffer_create(struct drm_device *dev, |
7929 | struct drm_mode_fb_cmd2 *mode_cmd, | |
7930 | struct drm_i915_gem_object *obj) | |
7931 | { | |
7932 | struct drm_framebuffer *fb; | |
7933 | int ret; | |
7934 | ||
7935 | ret = i915_mutex_lock_interruptible(dev); | |
7936 | if (ret) | |
7937 | return ERR_PTR(ret); | |
7938 | fb = __intel_framebuffer_create(dev, mode_cmd, obj); | |
7939 | mutex_unlock(&dev->struct_mutex); | |
7940 | ||
7941 | return fb; | |
7942 | } | |
7943 | ||
d2dff872 CW |
7944 | static u32 |
7945 | intel_framebuffer_pitch_for_width(int width, int bpp) | |
7946 | { | |
7947 | u32 pitch = DIV_ROUND_UP(width * bpp, 8); | |
7948 | return ALIGN(pitch, 64); | |
7949 | } | |
7950 | ||
7951 | static u32 | |
7952 | intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp) | |
7953 | { | |
7954 | u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp); | |
7955 | return ALIGN(pitch * mode->vdisplay, PAGE_SIZE); | |
7956 | } | |
7957 | ||
7958 | static struct drm_framebuffer * | |
7959 | intel_framebuffer_create_for_mode(struct drm_device *dev, | |
7960 | struct drm_display_mode *mode, | |
7961 | int depth, int bpp) | |
7962 | { | |
7963 | struct drm_i915_gem_object *obj; | |
0fed39bd | 7964 | struct drm_mode_fb_cmd2 mode_cmd = { 0 }; |
d2dff872 CW |
7965 | |
7966 | obj = i915_gem_alloc_object(dev, | |
7967 | intel_framebuffer_size_for_mode(mode, bpp)); | |
7968 | if (obj == NULL) | |
7969 | return ERR_PTR(-ENOMEM); | |
7970 | ||
7971 | mode_cmd.width = mode->hdisplay; | |
7972 | mode_cmd.height = mode->vdisplay; | |
308e5bcb JB |
7973 | mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width, |
7974 | bpp); | |
5ca0c34a | 7975 | mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth); |
d2dff872 CW |
7976 | |
7977 | return intel_framebuffer_create(dev, &mode_cmd, obj); | |
7978 | } | |
7979 | ||
7980 | static struct drm_framebuffer * | |
7981 | mode_fits_in_fbdev(struct drm_device *dev, | |
7982 | struct drm_display_mode *mode) | |
7983 | { | |
4520f53a | 7984 | #ifdef CONFIG_DRM_I915_FBDEV |
d2dff872 CW |
7985 | struct drm_i915_private *dev_priv = dev->dev_private; |
7986 | struct drm_i915_gem_object *obj; | |
7987 | struct drm_framebuffer *fb; | |
7988 | ||
4c0e5528 | 7989 | if (!dev_priv->fbdev) |
d2dff872 CW |
7990 | return NULL; |
7991 | ||
4c0e5528 | 7992 | if (!dev_priv->fbdev->fb) |
d2dff872 CW |
7993 | return NULL; |
7994 | ||
4c0e5528 DV |
7995 | obj = dev_priv->fbdev->fb->obj; |
7996 | BUG_ON(!obj); | |
7997 | ||
8bcd4553 | 7998 | fb = &dev_priv->fbdev->fb->base; |
01f2c773 VS |
7999 | if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay, |
8000 | fb->bits_per_pixel)) | |
d2dff872 CW |
8001 | return NULL; |
8002 | ||
01f2c773 | 8003 | if (obj->base.size < mode->vdisplay * fb->pitches[0]) |
d2dff872 CW |
8004 | return NULL; |
8005 | ||
8006 | return fb; | |
4520f53a DV |
8007 | #else |
8008 | return NULL; | |
8009 | #endif | |
d2dff872 CW |
8010 | } |
8011 | ||
d2434ab7 | 8012 | bool intel_get_load_detect_pipe(struct drm_connector *connector, |
7173188d | 8013 | struct drm_display_mode *mode, |
8261b191 | 8014 | struct intel_load_detect_pipe *old) |
79e53945 JB |
8015 | { |
8016 | struct intel_crtc *intel_crtc; | |
d2434ab7 DV |
8017 | struct intel_encoder *intel_encoder = |
8018 | intel_attached_encoder(connector); | |
79e53945 | 8019 | struct drm_crtc *possible_crtc; |
4ef69c7a | 8020 | struct drm_encoder *encoder = &intel_encoder->base; |
79e53945 JB |
8021 | struct drm_crtc *crtc = NULL; |
8022 | struct drm_device *dev = encoder->dev; | |
94352cf9 | 8023 | struct drm_framebuffer *fb; |
79e53945 JB |
8024 | int i = -1; |
8025 | ||
d2dff872 CW |
8026 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
8027 | connector->base.id, drm_get_connector_name(connector), | |
8028 | encoder->base.id, drm_get_encoder_name(encoder)); | |
8029 | ||
79e53945 JB |
8030 | /* |
8031 | * Algorithm gets a little messy: | |
7a5e4805 | 8032 | * |
79e53945 JB |
8033 | * - if the connector already has an assigned crtc, use it (but make |
8034 | * sure it's on first) | |
7a5e4805 | 8035 | * |
79e53945 JB |
8036 | * - try to find the first unused crtc that can drive this connector, |
8037 | * and use that if we find one | |
79e53945 JB |
8038 | */ |
8039 | ||
8040 | /* See if we already have a CRTC for this connector */ | |
8041 | if (encoder->crtc) { | |
8042 | crtc = encoder->crtc; | |
8261b191 | 8043 | |
7b24056b DV |
8044 | mutex_lock(&crtc->mutex); |
8045 | ||
24218aac | 8046 | old->dpms_mode = connector->dpms; |
8261b191 CW |
8047 | old->load_detect_temp = false; |
8048 | ||
8049 | /* Make sure the crtc and connector are running */ | |
24218aac DV |
8050 | if (connector->dpms != DRM_MODE_DPMS_ON) |
8051 | connector->funcs->dpms(connector, DRM_MODE_DPMS_ON); | |
8261b191 | 8052 | |
7173188d | 8053 | return true; |
79e53945 JB |
8054 | } |
8055 | ||
8056 | /* Find an unused one (if possible) */ | |
8057 | list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) { | |
8058 | i++; | |
8059 | if (!(encoder->possible_crtcs & (1 << i))) | |
8060 | continue; | |
8061 | if (!possible_crtc->enabled) { | |
8062 | crtc = possible_crtc; | |
8063 | break; | |
8064 | } | |
79e53945 JB |
8065 | } |
8066 | ||
8067 | /* | |
8068 | * If we didn't find an unused CRTC, don't use any. | |
8069 | */ | |
8070 | if (!crtc) { | |
7173188d CW |
8071 | DRM_DEBUG_KMS("no pipe available for load-detect\n"); |
8072 | return false; | |
79e53945 JB |
8073 | } |
8074 | ||
7b24056b | 8075 | mutex_lock(&crtc->mutex); |
fc303101 DV |
8076 | intel_encoder->new_crtc = to_intel_crtc(crtc); |
8077 | to_intel_connector(connector)->new_encoder = intel_encoder; | |
79e53945 JB |
8078 | |
8079 | intel_crtc = to_intel_crtc(crtc); | |
412b61d8 VS |
8080 | intel_crtc->new_enabled = true; |
8081 | intel_crtc->new_config = &intel_crtc->config; | |
24218aac | 8082 | old->dpms_mode = connector->dpms; |
8261b191 | 8083 | old->load_detect_temp = true; |
d2dff872 | 8084 | old->release_fb = NULL; |
79e53945 | 8085 | |
6492711d CW |
8086 | if (!mode) |
8087 | mode = &load_detect_mode; | |
79e53945 | 8088 | |
d2dff872 CW |
8089 | /* We need a framebuffer large enough to accommodate all accesses |
8090 | * that the plane may generate whilst we perform load detection. | |
8091 | * We can not rely on the fbcon either being present (we get called | |
8092 | * during its initialisation to detect all boot displays, or it may | |
8093 | * not even exist) or that it is large enough to satisfy the | |
8094 | * requested mode. | |
8095 | */ | |
94352cf9 DV |
8096 | fb = mode_fits_in_fbdev(dev, mode); |
8097 | if (fb == NULL) { | |
d2dff872 | 8098 | DRM_DEBUG_KMS("creating tmp fb for load-detection\n"); |
94352cf9 DV |
8099 | fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32); |
8100 | old->release_fb = fb; | |
d2dff872 CW |
8101 | } else |
8102 | DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n"); | |
94352cf9 | 8103 | if (IS_ERR(fb)) { |
d2dff872 | 8104 | DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n"); |
412b61d8 | 8105 | goto fail; |
79e53945 | 8106 | } |
79e53945 | 8107 | |
c0c36b94 | 8108 | if (intel_set_mode(crtc, mode, 0, 0, fb)) { |
6492711d | 8109 | DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n"); |
d2dff872 CW |
8110 | if (old->release_fb) |
8111 | old->release_fb->funcs->destroy(old->release_fb); | |
412b61d8 | 8112 | goto fail; |
79e53945 | 8113 | } |
7173188d | 8114 | |
79e53945 | 8115 | /* let the connector get through one full cycle before testing */ |
9d0498a2 | 8116 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
7173188d | 8117 | return true; |
412b61d8 VS |
8118 | |
8119 | fail: | |
8120 | intel_crtc->new_enabled = crtc->enabled; | |
8121 | if (intel_crtc->new_enabled) | |
8122 | intel_crtc->new_config = &intel_crtc->config; | |
8123 | else | |
8124 | intel_crtc->new_config = NULL; | |
8125 | mutex_unlock(&crtc->mutex); | |
8126 | return false; | |
79e53945 JB |
8127 | } |
8128 | ||
d2434ab7 | 8129 | void intel_release_load_detect_pipe(struct drm_connector *connector, |
8261b191 | 8130 | struct intel_load_detect_pipe *old) |
79e53945 | 8131 | { |
d2434ab7 DV |
8132 | struct intel_encoder *intel_encoder = |
8133 | intel_attached_encoder(connector); | |
4ef69c7a | 8134 | struct drm_encoder *encoder = &intel_encoder->base; |
7b24056b | 8135 | struct drm_crtc *crtc = encoder->crtc; |
412b61d8 | 8136 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
79e53945 | 8137 | |
d2dff872 CW |
8138 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
8139 | connector->base.id, drm_get_connector_name(connector), | |
8140 | encoder->base.id, drm_get_encoder_name(encoder)); | |
8141 | ||
8261b191 | 8142 | if (old->load_detect_temp) { |
fc303101 DV |
8143 | to_intel_connector(connector)->new_encoder = NULL; |
8144 | intel_encoder->new_crtc = NULL; | |
412b61d8 VS |
8145 | intel_crtc->new_enabled = false; |
8146 | intel_crtc->new_config = NULL; | |
fc303101 | 8147 | intel_set_mode(crtc, NULL, 0, 0, NULL); |
d2dff872 | 8148 | |
36206361 DV |
8149 | if (old->release_fb) { |
8150 | drm_framebuffer_unregister_private(old->release_fb); | |
8151 | drm_framebuffer_unreference(old->release_fb); | |
8152 | } | |
d2dff872 | 8153 | |
67c96400 | 8154 | mutex_unlock(&crtc->mutex); |
0622a53c | 8155 | return; |
79e53945 JB |
8156 | } |
8157 | ||
c751ce4f | 8158 | /* Switch crtc and encoder back off if necessary */ |
24218aac DV |
8159 | if (old->dpms_mode != DRM_MODE_DPMS_ON) |
8160 | connector->funcs->dpms(connector, old->dpms_mode); | |
7b24056b DV |
8161 | |
8162 | mutex_unlock(&crtc->mutex); | |
79e53945 JB |
8163 | } |
8164 | ||
da4a1efa VS |
8165 | static int i9xx_pll_refclk(struct drm_device *dev, |
8166 | const struct intel_crtc_config *pipe_config) | |
8167 | { | |
8168 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8169 | u32 dpll = pipe_config->dpll_hw_state.dpll; | |
8170 | ||
8171 | if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN) | |
e91e941b | 8172 | return dev_priv->vbt.lvds_ssc_freq; |
da4a1efa VS |
8173 | else if (HAS_PCH_SPLIT(dev)) |
8174 | return 120000; | |
8175 | else if (!IS_GEN2(dev)) | |
8176 | return 96000; | |
8177 | else | |
8178 | return 48000; | |
8179 | } | |
8180 | ||
79e53945 | 8181 | /* Returns the clock of the currently programmed mode of the given pipe. */ |
f1f644dc JB |
8182 | static void i9xx_crtc_clock_get(struct intel_crtc *crtc, |
8183 | struct intel_crtc_config *pipe_config) | |
79e53945 | 8184 | { |
f1f644dc | 8185 | struct drm_device *dev = crtc->base.dev; |
79e53945 | 8186 | struct drm_i915_private *dev_priv = dev->dev_private; |
f1f644dc | 8187 | int pipe = pipe_config->cpu_transcoder; |
293623f7 | 8188 | u32 dpll = pipe_config->dpll_hw_state.dpll; |
79e53945 JB |
8189 | u32 fp; |
8190 | intel_clock_t clock; | |
da4a1efa | 8191 | int refclk = i9xx_pll_refclk(dev, pipe_config); |
79e53945 JB |
8192 | |
8193 | if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0) | |
293623f7 | 8194 | fp = pipe_config->dpll_hw_state.fp0; |
79e53945 | 8195 | else |
293623f7 | 8196 | fp = pipe_config->dpll_hw_state.fp1; |
79e53945 JB |
8197 | |
8198 | clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT; | |
f2b115e6 AJ |
8199 | if (IS_PINEVIEW(dev)) { |
8200 | clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1; | |
8201 | clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT; | |
2177832f SL |
8202 | } else { |
8203 | clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT; | |
8204 | clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT; | |
8205 | } | |
8206 | ||
a6c45cf0 | 8207 | if (!IS_GEN2(dev)) { |
f2b115e6 AJ |
8208 | if (IS_PINEVIEW(dev)) |
8209 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >> | |
8210 | DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW); | |
2177832f SL |
8211 | else |
8212 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >> | |
79e53945 JB |
8213 | DPLL_FPA01_P1_POST_DIV_SHIFT); |
8214 | ||
8215 | switch (dpll & DPLL_MODE_MASK) { | |
8216 | case DPLLB_MODE_DAC_SERIAL: | |
8217 | clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ? | |
8218 | 5 : 10; | |
8219 | break; | |
8220 | case DPLLB_MODE_LVDS: | |
8221 | clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ? | |
8222 | 7 : 14; | |
8223 | break; | |
8224 | default: | |
28c97730 | 8225 | DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed " |
79e53945 | 8226 | "mode\n", (int)(dpll & DPLL_MODE_MASK)); |
f1f644dc | 8227 | return; |
79e53945 JB |
8228 | } |
8229 | ||
ac58c3f0 | 8230 | if (IS_PINEVIEW(dev)) |
da4a1efa | 8231 | pineview_clock(refclk, &clock); |
ac58c3f0 | 8232 | else |
da4a1efa | 8233 | i9xx_clock(refclk, &clock); |
79e53945 | 8234 | } else { |
0fb58223 | 8235 | u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS); |
b1c560d1 | 8236 | bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN); |
79e53945 JB |
8237 | |
8238 | if (is_lvds) { | |
8239 | clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >> | |
8240 | DPLL_FPA01_P1_POST_DIV_SHIFT); | |
b1c560d1 VS |
8241 | |
8242 | if (lvds & LVDS_CLKB_POWER_UP) | |
8243 | clock.p2 = 7; | |
8244 | else | |
8245 | clock.p2 = 14; | |
79e53945 JB |
8246 | } else { |
8247 | if (dpll & PLL_P1_DIVIDE_BY_TWO) | |
8248 | clock.p1 = 2; | |
8249 | else { | |
8250 | clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >> | |
8251 | DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; | |
8252 | } | |
8253 | if (dpll & PLL_P2_DIVIDE_BY_4) | |
8254 | clock.p2 = 4; | |
8255 | else | |
8256 | clock.p2 = 2; | |
79e53945 | 8257 | } |
da4a1efa VS |
8258 | |
8259 | i9xx_clock(refclk, &clock); | |
79e53945 JB |
8260 | } |
8261 | ||
18442d08 VS |
8262 | /* |
8263 | * This value includes pixel_multiplier. We will use | |
241bfc38 | 8264 | * port_clock to compute adjusted_mode.crtc_clock in the |
18442d08 VS |
8265 | * encoder's get_config() function. |
8266 | */ | |
8267 | pipe_config->port_clock = clock.dot; | |
f1f644dc JB |
8268 | } |
8269 | ||
6878da05 VS |
8270 | int intel_dotclock_calculate(int link_freq, |
8271 | const struct intel_link_m_n *m_n) | |
f1f644dc | 8272 | { |
f1f644dc JB |
8273 | /* |
8274 | * The calculation for the data clock is: | |
1041a02f | 8275 | * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp |
f1f644dc | 8276 | * But we want to avoid losing precison if possible, so: |
1041a02f | 8277 | * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp)) |
f1f644dc JB |
8278 | * |
8279 | * and the link clock is simpler: | |
1041a02f | 8280 | * link_clock = (m * link_clock) / n |
f1f644dc JB |
8281 | */ |
8282 | ||
6878da05 VS |
8283 | if (!m_n->link_n) |
8284 | return 0; | |
f1f644dc | 8285 | |
6878da05 VS |
8286 | return div_u64((u64)m_n->link_m * link_freq, m_n->link_n); |
8287 | } | |
f1f644dc | 8288 | |
18442d08 VS |
8289 | static void ironlake_pch_clock_get(struct intel_crtc *crtc, |
8290 | struct intel_crtc_config *pipe_config) | |
6878da05 VS |
8291 | { |
8292 | struct drm_device *dev = crtc->base.dev; | |
79e53945 | 8293 | |
18442d08 VS |
8294 | /* read out port_clock from the DPLL */ |
8295 | i9xx_crtc_clock_get(crtc, pipe_config); | |
f1f644dc | 8296 | |
f1f644dc | 8297 | /* |
18442d08 | 8298 | * This value does not include pixel_multiplier. |
241bfc38 | 8299 | * We will check that port_clock and adjusted_mode.crtc_clock |
18442d08 VS |
8300 | * agree once we know their relationship in the encoder's |
8301 | * get_config() function. | |
79e53945 | 8302 | */ |
241bfc38 | 8303 | pipe_config->adjusted_mode.crtc_clock = |
18442d08 VS |
8304 | intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000, |
8305 | &pipe_config->fdi_m_n); | |
79e53945 JB |
8306 | } |
8307 | ||
8308 | /** Returns the currently programmed mode of the given pipe. */ | |
8309 | struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, | |
8310 | struct drm_crtc *crtc) | |
8311 | { | |
548f245b | 8312 | struct drm_i915_private *dev_priv = dev->dev_private; |
79e53945 | 8313 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
3b117c8f | 8314 | enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder; |
79e53945 | 8315 | struct drm_display_mode *mode; |
f1f644dc | 8316 | struct intel_crtc_config pipe_config; |
fe2b8f9d PZ |
8317 | int htot = I915_READ(HTOTAL(cpu_transcoder)); |
8318 | int hsync = I915_READ(HSYNC(cpu_transcoder)); | |
8319 | int vtot = I915_READ(VTOTAL(cpu_transcoder)); | |
8320 | int vsync = I915_READ(VSYNC(cpu_transcoder)); | |
293623f7 | 8321 | enum pipe pipe = intel_crtc->pipe; |
79e53945 JB |
8322 | |
8323 | mode = kzalloc(sizeof(*mode), GFP_KERNEL); | |
8324 | if (!mode) | |
8325 | return NULL; | |
8326 | ||
f1f644dc JB |
8327 | /* |
8328 | * Construct a pipe_config sufficient for getting the clock info | |
8329 | * back out of crtc_clock_get. | |
8330 | * | |
8331 | * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need | |
8332 | * to use a real value here instead. | |
8333 | */ | |
293623f7 | 8334 | pipe_config.cpu_transcoder = (enum transcoder) pipe; |
f1f644dc | 8335 | pipe_config.pixel_multiplier = 1; |
293623f7 VS |
8336 | pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe)); |
8337 | pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe)); | |
8338 | pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe)); | |
f1f644dc JB |
8339 | i9xx_crtc_clock_get(intel_crtc, &pipe_config); |
8340 | ||
773ae034 | 8341 | mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier; |
79e53945 JB |
8342 | mode->hdisplay = (htot & 0xffff) + 1; |
8343 | mode->htotal = ((htot & 0xffff0000) >> 16) + 1; | |
8344 | mode->hsync_start = (hsync & 0xffff) + 1; | |
8345 | mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1; | |
8346 | mode->vdisplay = (vtot & 0xffff) + 1; | |
8347 | mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1; | |
8348 | mode->vsync_start = (vsync & 0xffff) + 1; | |
8349 | mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1; | |
8350 | ||
8351 | drm_mode_set_name(mode); | |
79e53945 JB |
8352 | |
8353 | return mode; | |
8354 | } | |
8355 | ||
3dec0095 | 8356 | static void intel_increase_pllclock(struct drm_crtc *crtc) |
652c393a JB |
8357 | { |
8358 | struct drm_device *dev = crtc->dev; | |
8359 | drm_i915_private_t *dev_priv = dev->dev_private; | |
8360 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
8361 | int pipe = intel_crtc->pipe; | |
dbdc6479 JB |
8362 | int dpll_reg = DPLL(pipe); |
8363 | int dpll; | |
652c393a | 8364 | |
bad720ff | 8365 | if (HAS_PCH_SPLIT(dev)) |
652c393a JB |
8366 | return; |
8367 | ||
8368 | if (!dev_priv->lvds_downclock_avail) | |
8369 | return; | |
8370 | ||
dbdc6479 | 8371 | dpll = I915_READ(dpll_reg); |
652c393a | 8372 | if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) { |
44d98a61 | 8373 | DRM_DEBUG_DRIVER("upclocking LVDS\n"); |
652c393a | 8374 | |
8ac5a6d5 | 8375 | assert_panel_unlocked(dev_priv, pipe); |
652c393a JB |
8376 | |
8377 | dpll &= ~DISPLAY_RATE_SELECT_FPA1; | |
8378 | I915_WRITE(dpll_reg, dpll); | |
9d0498a2 | 8379 | intel_wait_for_vblank(dev, pipe); |
dbdc6479 | 8380 | |
652c393a JB |
8381 | dpll = I915_READ(dpll_reg); |
8382 | if (dpll & DISPLAY_RATE_SELECT_FPA1) | |
44d98a61 | 8383 | DRM_DEBUG_DRIVER("failed to upclock LVDS!\n"); |
652c393a | 8384 | } |
652c393a JB |
8385 | } |
8386 | ||
8387 | static void intel_decrease_pllclock(struct drm_crtc *crtc) | |
8388 | { | |
8389 | struct drm_device *dev = crtc->dev; | |
8390 | drm_i915_private_t *dev_priv = dev->dev_private; | |
8391 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
652c393a | 8392 | |
bad720ff | 8393 | if (HAS_PCH_SPLIT(dev)) |
652c393a JB |
8394 | return; |
8395 | ||
8396 | if (!dev_priv->lvds_downclock_avail) | |
8397 | return; | |
8398 | ||
8399 | /* | |
8400 | * Since this is called by a timer, we should never get here in | |
8401 | * the manual case. | |
8402 | */ | |
8403 | if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) { | |
dc257cf1 DV |
8404 | int pipe = intel_crtc->pipe; |
8405 | int dpll_reg = DPLL(pipe); | |
8406 | int dpll; | |
f6e5b160 | 8407 | |
44d98a61 | 8408 | DRM_DEBUG_DRIVER("downclocking LVDS\n"); |
652c393a | 8409 | |
8ac5a6d5 | 8410 | assert_panel_unlocked(dev_priv, pipe); |
652c393a | 8411 | |
dc257cf1 | 8412 | dpll = I915_READ(dpll_reg); |
652c393a JB |
8413 | dpll |= DISPLAY_RATE_SELECT_FPA1; |
8414 | I915_WRITE(dpll_reg, dpll); | |
9d0498a2 | 8415 | intel_wait_for_vblank(dev, pipe); |
652c393a JB |
8416 | dpll = I915_READ(dpll_reg); |
8417 | if (!(dpll & DISPLAY_RATE_SELECT_FPA1)) | |
44d98a61 | 8418 | DRM_DEBUG_DRIVER("failed to downclock LVDS!\n"); |
652c393a JB |
8419 | } |
8420 | ||
8421 | } | |
8422 | ||
f047e395 CW |
8423 | void intel_mark_busy(struct drm_device *dev) |
8424 | { | |
c67a470b PZ |
8425 | struct drm_i915_private *dev_priv = dev->dev_private; |
8426 | ||
f62a0076 CW |
8427 | if (dev_priv->mm.busy) |
8428 | return; | |
8429 | ||
43694d69 | 8430 | intel_runtime_pm_get(dev_priv); |
c67a470b | 8431 | i915_update_gfx_val(dev_priv); |
f62a0076 | 8432 | dev_priv->mm.busy = true; |
f047e395 CW |
8433 | } |
8434 | ||
8435 | void intel_mark_idle(struct drm_device *dev) | |
652c393a | 8436 | { |
c67a470b | 8437 | struct drm_i915_private *dev_priv = dev->dev_private; |
652c393a | 8438 | struct drm_crtc *crtc; |
652c393a | 8439 | |
f62a0076 CW |
8440 | if (!dev_priv->mm.busy) |
8441 | return; | |
8442 | ||
8443 | dev_priv->mm.busy = false; | |
8444 | ||
d330a953 | 8445 | if (!i915.powersave) |
bb4cdd53 | 8446 | goto out; |
652c393a | 8447 | |
652c393a | 8448 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
652c393a JB |
8449 | if (!crtc->fb) |
8450 | continue; | |
8451 | ||
725a5b54 | 8452 | intel_decrease_pllclock(crtc); |
652c393a | 8453 | } |
b29c19b6 | 8454 | |
3d13ef2e | 8455 | if (INTEL_INFO(dev)->gen >= 6) |
b29c19b6 | 8456 | gen6_rps_idle(dev->dev_private); |
bb4cdd53 PZ |
8457 | |
8458 | out: | |
43694d69 | 8459 | intel_runtime_pm_put(dev_priv); |
652c393a JB |
8460 | } |
8461 | ||
c65355bb CW |
8462 | void intel_mark_fb_busy(struct drm_i915_gem_object *obj, |
8463 | struct intel_ring_buffer *ring) | |
652c393a | 8464 | { |
f047e395 CW |
8465 | struct drm_device *dev = obj->base.dev; |
8466 | struct drm_crtc *crtc; | |
652c393a | 8467 | |
d330a953 | 8468 | if (!i915.powersave) |
acb87dfb CW |
8469 | return; |
8470 | ||
652c393a JB |
8471 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
8472 | if (!crtc->fb) | |
8473 | continue; | |
8474 | ||
c65355bb CW |
8475 | if (to_intel_framebuffer(crtc->fb)->obj != obj) |
8476 | continue; | |
8477 | ||
8478 | intel_increase_pllclock(crtc); | |
8479 | if (ring && intel_fbc_enabled(dev)) | |
8480 | ring->fbc_dirty = true; | |
652c393a JB |
8481 | } |
8482 | } | |
8483 | ||
79e53945 JB |
8484 | static void intel_crtc_destroy(struct drm_crtc *crtc) |
8485 | { | |
8486 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
67e77c5a DV |
8487 | struct drm_device *dev = crtc->dev; |
8488 | struct intel_unpin_work *work; | |
8489 | unsigned long flags; | |
8490 | ||
8491 | spin_lock_irqsave(&dev->event_lock, flags); | |
8492 | work = intel_crtc->unpin_work; | |
8493 | intel_crtc->unpin_work = NULL; | |
8494 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
8495 | ||
8496 | if (work) { | |
8497 | cancel_work_sync(&work->work); | |
8498 | kfree(work); | |
8499 | } | |
79e53945 | 8500 | |
40ccc72b MK |
8501 | intel_crtc_cursor_set(crtc, NULL, 0, 0, 0); |
8502 | ||
79e53945 | 8503 | drm_crtc_cleanup(crtc); |
67e77c5a | 8504 | |
79e53945 JB |
8505 | kfree(intel_crtc); |
8506 | } | |
8507 | ||
6b95a207 KH |
8508 | static void intel_unpin_work_fn(struct work_struct *__work) |
8509 | { | |
8510 | struct intel_unpin_work *work = | |
8511 | container_of(__work, struct intel_unpin_work, work); | |
b4a98e57 | 8512 | struct drm_device *dev = work->crtc->dev; |
6b95a207 | 8513 | |
b4a98e57 | 8514 | mutex_lock(&dev->struct_mutex); |
1690e1eb | 8515 | intel_unpin_fb_obj(work->old_fb_obj); |
05394f39 CW |
8516 | drm_gem_object_unreference(&work->pending_flip_obj->base); |
8517 | drm_gem_object_unreference(&work->old_fb_obj->base); | |
d9e86c0e | 8518 | |
b4a98e57 CW |
8519 | intel_update_fbc(dev); |
8520 | mutex_unlock(&dev->struct_mutex); | |
8521 | ||
8522 | BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0); | |
8523 | atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count); | |
8524 | ||
6b95a207 KH |
8525 | kfree(work); |
8526 | } | |
8527 | ||
1afe3e9d | 8528 | static void do_intel_finish_page_flip(struct drm_device *dev, |
49b14a5c | 8529 | struct drm_crtc *crtc) |
6b95a207 KH |
8530 | { |
8531 | drm_i915_private_t *dev_priv = dev->dev_private; | |
6b95a207 KH |
8532 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
8533 | struct intel_unpin_work *work; | |
6b95a207 KH |
8534 | unsigned long flags; |
8535 | ||
8536 | /* Ignore early vblank irqs */ | |
8537 | if (intel_crtc == NULL) | |
8538 | return; | |
8539 | ||
8540 | spin_lock_irqsave(&dev->event_lock, flags); | |
8541 | work = intel_crtc->unpin_work; | |
e7d841ca CW |
8542 | |
8543 | /* Ensure we don't miss a work->pending update ... */ | |
8544 | smp_rmb(); | |
8545 | ||
8546 | if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) { | |
6b95a207 KH |
8547 | spin_unlock_irqrestore(&dev->event_lock, flags); |
8548 | return; | |
8549 | } | |
8550 | ||
e7d841ca CW |
8551 | /* and that the unpin work is consistent wrt ->pending. */ |
8552 | smp_rmb(); | |
8553 | ||
6b95a207 | 8554 | intel_crtc->unpin_work = NULL; |
6b95a207 | 8555 | |
45a066eb RC |
8556 | if (work->event) |
8557 | drm_send_vblank_event(dev, intel_crtc->pipe, work->event); | |
6b95a207 | 8558 | |
0af7e4df MK |
8559 | drm_vblank_put(dev, intel_crtc->pipe); |
8560 | ||
6b95a207 KH |
8561 | spin_unlock_irqrestore(&dev->event_lock, flags); |
8562 | ||
2c10d571 | 8563 | wake_up_all(&dev_priv->pending_flip_queue); |
b4a98e57 CW |
8564 | |
8565 | queue_work(dev_priv->wq, &work->work); | |
e5510fac JB |
8566 | |
8567 | trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj); | |
6b95a207 KH |
8568 | } |
8569 | ||
1afe3e9d JB |
8570 | void intel_finish_page_flip(struct drm_device *dev, int pipe) |
8571 | { | |
8572 | drm_i915_private_t *dev_priv = dev->dev_private; | |
8573 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; | |
8574 | ||
49b14a5c | 8575 | do_intel_finish_page_flip(dev, crtc); |
1afe3e9d JB |
8576 | } |
8577 | ||
8578 | void intel_finish_page_flip_plane(struct drm_device *dev, int plane) | |
8579 | { | |
8580 | drm_i915_private_t *dev_priv = dev->dev_private; | |
8581 | struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane]; | |
8582 | ||
49b14a5c | 8583 | do_intel_finish_page_flip(dev, crtc); |
1afe3e9d JB |
8584 | } |
8585 | ||
6b95a207 KH |
8586 | void intel_prepare_page_flip(struct drm_device *dev, int plane) |
8587 | { | |
8588 | drm_i915_private_t *dev_priv = dev->dev_private; | |
8589 | struct intel_crtc *intel_crtc = | |
8590 | to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]); | |
8591 | unsigned long flags; | |
8592 | ||
e7d841ca CW |
8593 | /* NB: An MMIO update of the plane base pointer will also |
8594 | * generate a page-flip completion irq, i.e. every modeset | |
8595 | * is also accompanied by a spurious intel_prepare_page_flip(). | |
8596 | */ | |
6b95a207 | 8597 | spin_lock_irqsave(&dev->event_lock, flags); |
e7d841ca CW |
8598 | if (intel_crtc->unpin_work) |
8599 | atomic_inc_not_zero(&intel_crtc->unpin_work->pending); | |
6b95a207 KH |
8600 | spin_unlock_irqrestore(&dev->event_lock, flags); |
8601 | } | |
8602 | ||
e7d841ca CW |
8603 | inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc) |
8604 | { | |
8605 | /* Ensure that the work item is consistent when activating it ... */ | |
8606 | smp_wmb(); | |
8607 | atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING); | |
8608 | /* and that it is marked active as soon as the irq could fire. */ | |
8609 | smp_wmb(); | |
8610 | } | |
8611 | ||
8c9f3aaf JB |
8612 | static int intel_gen2_queue_flip(struct drm_device *dev, |
8613 | struct drm_crtc *crtc, | |
8614 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8615 | struct drm_i915_gem_object *obj, |
8616 | uint32_t flags) | |
8c9f3aaf JB |
8617 | { |
8618 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8619 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
8c9f3aaf | 8620 | u32 flip_mask; |
6d90c952 | 8621 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
8c9f3aaf JB |
8622 | int ret; |
8623 | ||
6d90c952 | 8624 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); |
8c9f3aaf | 8625 | if (ret) |
83d4092b | 8626 | goto err; |
8c9f3aaf | 8627 | |
6d90c952 | 8628 | ret = intel_ring_begin(ring, 6); |
8c9f3aaf | 8629 | if (ret) |
83d4092b | 8630 | goto err_unpin; |
8c9f3aaf JB |
8631 | |
8632 | /* Can't queue multiple flips, so wait for the previous | |
8633 | * one to finish before executing the next. | |
8634 | */ | |
8635 | if (intel_crtc->plane) | |
8636 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; | |
8637 | else | |
8638 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; | |
6d90c952 DV |
8639 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); |
8640 | intel_ring_emit(ring, MI_NOOP); | |
8641 | intel_ring_emit(ring, MI_DISPLAY_FLIP | | |
8642 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | |
8643 | intel_ring_emit(ring, fb->pitches[0]); | |
f343c5f6 | 8644 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); |
6d90c952 | 8645 | intel_ring_emit(ring, 0); /* aux display base address, unused */ |
e7d841ca CW |
8646 | |
8647 | intel_mark_page_flip_active(intel_crtc); | |
09246732 | 8648 | __intel_ring_advance(ring); |
83d4092b CW |
8649 | return 0; |
8650 | ||
8651 | err_unpin: | |
8652 | intel_unpin_fb_obj(obj); | |
8653 | err: | |
8c9f3aaf JB |
8654 | return ret; |
8655 | } | |
8656 | ||
8657 | static int intel_gen3_queue_flip(struct drm_device *dev, | |
8658 | struct drm_crtc *crtc, | |
8659 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8660 | struct drm_i915_gem_object *obj, |
8661 | uint32_t flags) | |
8c9f3aaf JB |
8662 | { |
8663 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8664 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
8c9f3aaf | 8665 | u32 flip_mask; |
6d90c952 | 8666 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
8c9f3aaf JB |
8667 | int ret; |
8668 | ||
6d90c952 | 8669 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); |
8c9f3aaf | 8670 | if (ret) |
83d4092b | 8671 | goto err; |
8c9f3aaf | 8672 | |
6d90c952 | 8673 | ret = intel_ring_begin(ring, 6); |
8c9f3aaf | 8674 | if (ret) |
83d4092b | 8675 | goto err_unpin; |
8c9f3aaf JB |
8676 | |
8677 | if (intel_crtc->plane) | |
8678 | flip_mask = MI_WAIT_FOR_PLANE_B_FLIP; | |
8679 | else | |
8680 | flip_mask = MI_WAIT_FOR_PLANE_A_FLIP; | |
6d90c952 DV |
8681 | intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask); |
8682 | intel_ring_emit(ring, MI_NOOP); | |
8683 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | | |
8684 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | |
8685 | intel_ring_emit(ring, fb->pitches[0]); | |
f343c5f6 | 8686 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); |
6d90c952 DV |
8687 | intel_ring_emit(ring, MI_NOOP); |
8688 | ||
e7d841ca | 8689 | intel_mark_page_flip_active(intel_crtc); |
09246732 | 8690 | __intel_ring_advance(ring); |
83d4092b CW |
8691 | return 0; |
8692 | ||
8693 | err_unpin: | |
8694 | intel_unpin_fb_obj(obj); | |
8695 | err: | |
8c9f3aaf JB |
8696 | return ret; |
8697 | } | |
8698 | ||
8699 | static int intel_gen4_queue_flip(struct drm_device *dev, | |
8700 | struct drm_crtc *crtc, | |
8701 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8702 | struct drm_i915_gem_object *obj, |
8703 | uint32_t flags) | |
8c9f3aaf JB |
8704 | { |
8705 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8706 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
8707 | uint32_t pf, pipesrc; | |
6d90c952 | 8708 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
8c9f3aaf JB |
8709 | int ret; |
8710 | ||
6d90c952 | 8711 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); |
8c9f3aaf | 8712 | if (ret) |
83d4092b | 8713 | goto err; |
8c9f3aaf | 8714 | |
6d90c952 | 8715 | ret = intel_ring_begin(ring, 4); |
8c9f3aaf | 8716 | if (ret) |
83d4092b | 8717 | goto err_unpin; |
8c9f3aaf JB |
8718 | |
8719 | /* i965+ uses the linear or tiled offsets from the | |
8720 | * Display Registers (which do not change across a page-flip) | |
8721 | * so we need only reprogram the base address. | |
8722 | */ | |
6d90c952 DV |
8723 | intel_ring_emit(ring, MI_DISPLAY_FLIP | |
8724 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | |
8725 | intel_ring_emit(ring, fb->pitches[0]); | |
c2c75131 | 8726 | intel_ring_emit(ring, |
f343c5f6 | 8727 | (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) | |
c2c75131 | 8728 | obj->tiling_mode); |
8c9f3aaf JB |
8729 | |
8730 | /* XXX Enabling the panel-fitter across page-flip is so far | |
8731 | * untested on non-native modes, so ignore it for now. | |
8732 | * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE; | |
8733 | */ | |
8734 | pf = 0; | |
8735 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; | |
6d90c952 | 8736 | intel_ring_emit(ring, pf | pipesrc); |
e7d841ca CW |
8737 | |
8738 | intel_mark_page_flip_active(intel_crtc); | |
09246732 | 8739 | __intel_ring_advance(ring); |
83d4092b CW |
8740 | return 0; |
8741 | ||
8742 | err_unpin: | |
8743 | intel_unpin_fb_obj(obj); | |
8744 | err: | |
8c9f3aaf JB |
8745 | return ret; |
8746 | } | |
8747 | ||
8748 | static int intel_gen6_queue_flip(struct drm_device *dev, | |
8749 | struct drm_crtc *crtc, | |
8750 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8751 | struct drm_i915_gem_object *obj, |
8752 | uint32_t flags) | |
8c9f3aaf JB |
8753 | { |
8754 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8755 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
6d90c952 | 8756 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
8c9f3aaf JB |
8757 | uint32_t pf, pipesrc; |
8758 | int ret; | |
8759 | ||
6d90c952 | 8760 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); |
8c9f3aaf | 8761 | if (ret) |
83d4092b | 8762 | goto err; |
8c9f3aaf | 8763 | |
6d90c952 | 8764 | ret = intel_ring_begin(ring, 4); |
8c9f3aaf | 8765 | if (ret) |
83d4092b | 8766 | goto err_unpin; |
8c9f3aaf | 8767 | |
6d90c952 DV |
8768 | intel_ring_emit(ring, MI_DISPLAY_FLIP | |
8769 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane)); | |
8770 | intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode); | |
f343c5f6 | 8771 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); |
8c9f3aaf | 8772 | |
dc257cf1 DV |
8773 | /* Contrary to the suggestions in the documentation, |
8774 | * "Enable Panel Fitter" does not seem to be required when page | |
8775 | * flipping with a non-native mode, and worse causes a normal | |
8776 | * modeset to fail. | |
8777 | * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE; | |
8778 | */ | |
8779 | pf = 0; | |
8c9f3aaf | 8780 | pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff; |
6d90c952 | 8781 | intel_ring_emit(ring, pf | pipesrc); |
e7d841ca CW |
8782 | |
8783 | intel_mark_page_flip_active(intel_crtc); | |
09246732 | 8784 | __intel_ring_advance(ring); |
83d4092b CW |
8785 | return 0; |
8786 | ||
8787 | err_unpin: | |
8788 | intel_unpin_fb_obj(obj); | |
8789 | err: | |
8c9f3aaf JB |
8790 | return ret; |
8791 | } | |
8792 | ||
7c9017e5 JB |
8793 | static int intel_gen7_queue_flip(struct drm_device *dev, |
8794 | struct drm_crtc *crtc, | |
8795 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8796 | struct drm_i915_gem_object *obj, |
8797 | uint32_t flags) | |
7c9017e5 JB |
8798 | { |
8799 | struct drm_i915_private *dev_priv = dev->dev_private; | |
8800 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); | |
ffe74d75 | 8801 | struct intel_ring_buffer *ring; |
cb05d8de | 8802 | uint32_t plane_bit = 0; |
ffe74d75 CW |
8803 | int len, ret; |
8804 | ||
8805 | ring = obj->ring; | |
1c5fd085 | 8806 | if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS) |
ffe74d75 | 8807 | ring = &dev_priv->ring[BCS]; |
7c9017e5 JB |
8808 | |
8809 | ret = intel_pin_and_fence_fb_obj(dev, obj, ring); | |
8810 | if (ret) | |
83d4092b | 8811 | goto err; |
7c9017e5 | 8812 | |
cb05d8de DV |
8813 | switch(intel_crtc->plane) { |
8814 | case PLANE_A: | |
8815 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A; | |
8816 | break; | |
8817 | case PLANE_B: | |
8818 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B; | |
8819 | break; | |
8820 | case PLANE_C: | |
8821 | plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C; | |
8822 | break; | |
8823 | default: | |
8824 | WARN_ONCE(1, "unknown plane in flip command\n"); | |
8825 | ret = -ENODEV; | |
ab3951eb | 8826 | goto err_unpin; |
cb05d8de DV |
8827 | } |
8828 | ||
ffe74d75 CW |
8829 | len = 4; |
8830 | if (ring->id == RCS) | |
8831 | len += 6; | |
8832 | ||
f66fab8e VS |
8833 | /* |
8834 | * BSpec MI_DISPLAY_FLIP for IVB: | |
8835 | * "The full packet must be contained within the same cache line." | |
8836 | * | |
8837 | * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same | |
8838 | * cacheline, if we ever start emitting more commands before | |
8839 | * the MI_DISPLAY_FLIP we may need to first emit everything else, | |
8840 | * then do the cacheline alignment, and finally emit the | |
8841 | * MI_DISPLAY_FLIP. | |
8842 | */ | |
8843 | ret = intel_ring_cacheline_align(ring); | |
8844 | if (ret) | |
8845 | goto err_unpin; | |
8846 | ||
ffe74d75 | 8847 | ret = intel_ring_begin(ring, len); |
7c9017e5 | 8848 | if (ret) |
83d4092b | 8849 | goto err_unpin; |
7c9017e5 | 8850 | |
ffe74d75 CW |
8851 | /* Unmask the flip-done completion message. Note that the bspec says that |
8852 | * we should do this for both the BCS and RCS, and that we must not unmask | |
8853 | * more than one flip event at any time (or ensure that one flip message | |
8854 | * can be sent by waiting for flip-done prior to queueing new flips). | |
8855 | * Experimentation says that BCS works despite DERRMR masking all | |
8856 | * flip-done completion events and that unmasking all planes at once | |
8857 | * for the RCS also doesn't appear to drop events. Setting the DERRMR | |
8858 | * to zero does lead to lockups within MI_DISPLAY_FLIP. | |
8859 | */ | |
8860 | if (ring->id == RCS) { | |
8861 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); | |
8862 | intel_ring_emit(ring, DERRMR); | |
8863 | intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE | | |
8864 | DERRMR_PIPEB_PRI_FLIP_DONE | | |
8865 | DERRMR_PIPEC_PRI_FLIP_DONE)); | |
22613c96 VS |
8866 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | |
8867 | MI_SRM_LRM_GLOBAL_GTT); | |
ffe74d75 CW |
8868 | intel_ring_emit(ring, DERRMR); |
8869 | intel_ring_emit(ring, ring->scratch.gtt_offset + 256); | |
8870 | } | |
8871 | ||
cb05d8de | 8872 | intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit); |
01f2c773 | 8873 | intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode)); |
f343c5f6 | 8874 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset); |
7c9017e5 | 8875 | intel_ring_emit(ring, (MI_NOOP)); |
e7d841ca CW |
8876 | |
8877 | intel_mark_page_flip_active(intel_crtc); | |
09246732 | 8878 | __intel_ring_advance(ring); |
83d4092b CW |
8879 | return 0; |
8880 | ||
8881 | err_unpin: | |
8882 | intel_unpin_fb_obj(obj); | |
8883 | err: | |
7c9017e5 JB |
8884 | return ret; |
8885 | } | |
8886 | ||
8c9f3aaf JB |
8887 | static int intel_default_queue_flip(struct drm_device *dev, |
8888 | struct drm_crtc *crtc, | |
8889 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8890 | struct drm_i915_gem_object *obj, |
8891 | uint32_t flags) | |
8c9f3aaf JB |
8892 | { |
8893 | return -ENODEV; | |
8894 | } | |
8895 | ||
6b95a207 KH |
8896 | static int intel_crtc_page_flip(struct drm_crtc *crtc, |
8897 | struct drm_framebuffer *fb, | |
ed8d1975 KP |
8898 | struct drm_pending_vblank_event *event, |
8899 | uint32_t page_flip_flags) | |
6b95a207 KH |
8900 | { |
8901 | struct drm_device *dev = crtc->dev; | |
8902 | struct drm_i915_private *dev_priv = dev->dev_private; | |
4a35f83b VS |
8903 | struct drm_framebuffer *old_fb = crtc->fb; |
8904 | struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj; | |
6b95a207 KH |
8905 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
8906 | struct intel_unpin_work *work; | |
8c9f3aaf | 8907 | unsigned long flags; |
52e68630 | 8908 | int ret; |
6b95a207 | 8909 | |
e6a595d2 VS |
8910 | /* Can't change pixel format via MI display flips. */ |
8911 | if (fb->pixel_format != crtc->fb->pixel_format) | |
8912 | return -EINVAL; | |
8913 | ||
8914 | /* | |
8915 | * TILEOFF/LINOFF registers can't be changed via MI display flips. | |
8916 | * Note that pitch changes could also affect these register. | |
8917 | */ | |
8918 | if (INTEL_INFO(dev)->gen > 3 && | |
8919 | (fb->offsets[0] != crtc->fb->offsets[0] || | |
8920 | fb->pitches[0] != crtc->fb->pitches[0])) | |
8921 | return -EINVAL; | |
8922 | ||
f900db47 CW |
8923 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
8924 | goto out_hang; | |
8925 | ||
b14c5679 | 8926 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
6b95a207 KH |
8927 | if (work == NULL) |
8928 | return -ENOMEM; | |
8929 | ||
6b95a207 | 8930 | work->event = event; |
b4a98e57 | 8931 | work->crtc = crtc; |
4a35f83b | 8932 | work->old_fb_obj = to_intel_framebuffer(old_fb)->obj; |
6b95a207 KH |
8933 | INIT_WORK(&work->work, intel_unpin_work_fn); |
8934 | ||
7317c75e JB |
8935 | ret = drm_vblank_get(dev, intel_crtc->pipe); |
8936 | if (ret) | |
8937 | goto free_work; | |
8938 | ||
6b95a207 KH |
8939 | /* We borrow the event spin lock for protecting unpin_work */ |
8940 | spin_lock_irqsave(&dev->event_lock, flags); | |
8941 | if (intel_crtc->unpin_work) { | |
8942 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
8943 | kfree(work); | |
7317c75e | 8944 | drm_vblank_put(dev, intel_crtc->pipe); |
468f0b44 CW |
8945 | |
8946 | DRM_DEBUG_DRIVER("flip queue: crtc already busy\n"); | |
6b95a207 KH |
8947 | return -EBUSY; |
8948 | } | |
8949 | intel_crtc->unpin_work = work; | |
8950 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
8951 | ||
b4a98e57 CW |
8952 | if (atomic_read(&intel_crtc->unpin_work_count) >= 2) |
8953 | flush_workqueue(dev_priv->wq); | |
8954 | ||
79158103 CW |
8955 | ret = i915_mutex_lock_interruptible(dev); |
8956 | if (ret) | |
8957 | goto cleanup; | |
6b95a207 | 8958 | |
75dfca80 | 8959 | /* Reference the objects for the scheduled work. */ |
05394f39 CW |
8960 | drm_gem_object_reference(&work->old_fb_obj->base); |
8961 | drm_gem_object_reference(&obj->base); | |
6b95a207 KH |
8962 | |
8963 | crtc->fb = fb; | |
96b099fd | 8964 | |
e1f99ce6 | 8965 | work->pending_flip_obj = obj; |
e1f99ce6 | 8966 | |
4e5359cd SF |
8967 | work->enable_stall_check = true; |
8968 | ||
b4a98e57 | 8969 | atomic_inc(&intel_crtc->unpin_work_count); |
10d83730 | 8970 | intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
e1f99ce6 | 8971 | |
ed8d1975 | 8972 | ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags); |
8c9f3aaf JB |
8973 | if (ret) |
8974 | goto cleanup_pending; | |
6b95a207 | 8975 | |
7782de3b | 8976 | intel_disable_fbc(dev); |
c65355bb | 8977 | intel_mark_fb_busy(obj, NULL); |
6b95a207 KH |
8978 | mutex_unlock(&dev->struct_mutex); |
8979 | ||
e5510fac JB |
8980 | trace_i915_flip_request(intel_crtc->plane, obj); |
8981 | ||
6b95a207 | 8982 | return 0; |
96b099fd | 8983 | |
8c9f3aaf | 8984 | cleanup_pending: |
b4a98e57 | 8985 | atomic_dec(&intel_crtc->unpin_work_count); |
4a35f83b | 8986 | crtc->fb = old_fb; |
05394f39 CW |
8987 | drm_gem_object_unreference(&work->old_fb_obj->base); |
8988 | drm_gem_object_unreference(&obj->base); | |
96b099fd CW |
8989 | mutex_unlock(&dev->struct_mutex); |
8990 | ||
79158103 | 8991 | cleanup: |
96b099fd CW |
8992 | spin_lock_irqsave(&dev->event_lock, flags); |
8993 | intel_crtc->unpin_work = NULL; | |
8994 | spin_unlock_irqrestore(&dev->event_lock, flags); | |
8995 | ||
7317c75e JB |
8996 | drm_vblank_put(dev, intel_crtc->pipe); |
8997 | free_work: | |
96b099fd CW |
8998 | kfree(work); |
8999 | ||
f900db47 CW |
9000 | if (ret == -EIO) { |
9001 | out_hang: | |
9002 | intel_crtc_wait_for_pending_flips(crtc); | |
9003 | ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb); | |
9004 | if (ret == 0 && event) | |
9005 | drm_send_vblank_event(dev, intel_crtc->pipe, event); | |
9006 | } | |
96b099fd | 9007 | return ret; |
6b95a207 KH |
9008 | } |
9009 | ||
f6e5b160 | 9010 | static struct drm_crtc_helper_funcs intel_helper_funcs = { |
f6e5b160 CW |
9011 | .mode_set_base_atomic = intel_pipe_set_base_atomic, |
9012 | .load_lut = intel_crtc_load_lut, | |
f6e5b160 CW |
9013 | }; |
9014 | ||
9a935856 DV |
9015 | /** |
9016 | * intel_modeset_update_staged_output_state | |
9017 | * | |
9018 | * Updates the staged output configuration state, e.g. after we've read out the | |
9019 | * current hw state. | |
9020 | */ | |
9021 | static void intel_modeset_update_staged_output_state(struct drm_device *dev) | |
f6e5b160 | 9022 | { |
7668851f | 9023 | struct intel_crtc *crtc; |
9a935856 DV |
9024 | struct intel_encoder *encoder; |
9025 | struct intel_connector *connector; | |
f6e5b160 | 9026 | |
9a935856 DV |
9027 | list_for_each_entry(connector, &dev->mode_config.connector_list, |
9028 | base.head) { | |
9029 | connector->new_encoder = | |
9030 | to_intel_encoder(connector->base.encoder); | |
9031 | } | |
f6e5b160 | 9032 | |
9a935856 DV |
9033 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
9034 | base.head) { | |
9035 | encoder->new_crtc = | |
9036 | to_intel_crtc(encoder->base.crtc); | |
9037 | } | |
7668851f VS |
9038 | |
9039 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
9040 | base.head) { | |
9041 | crtc->new_enabled = crtc->base.enabled; | |
7bd0a8e7 VS |
9042 | |
9043 | if (crtc->new_enabled) | |
9044 | crtc->new_config = &crtc->config; | |
9045 | else | |
9046 | crtc->new_config = NULL; | |
7668851f | 9047 | } |
f6e5b160 CW |
9048 | } |
9049 | ||
9a935856 DV |
9050 | /** |
9051 | * intel_modeset_commit_output_state | |
9052 | * | |
9053 | * This function copies the stage display pipe configuration to the real one. | |
9054 | */ | |
9055 | static void intel_modeset_commit_output_state(struct drm_device *dev) | |
9056 | { | |
7668851f | 9057 | struct intel_crtc *crtc; |
9a935856 DV |
9058 | struct intel_encoder *encoder; |
9059 | struct intel_connector *connector; | |
f6e5b160 | 9060 | |
9a935856 DV |
9061 | list_for_each_entry(connector, &dev->mode_config.connector_list, |
9062 | base.head) { | |
9063 | connector->base.encoder = &connector->new_encoder->base; | |
9064 | } | |
f6e5b160 | 9065 | |
9a935856 DV |
9066 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
9067 | base.head) { | |
9068 | encoder->base.crtc = &encoder->new_crtc->base; | |
9069 | } | |
7668851f VS |
9070 | |
9071 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
9072 | base.head) { | |
9073 | crtc->base.enabled = crtc->new_enabled; | |
9074 | } | |
9a935856 DV |
9075 | } |
9076 | ||
050f7aeb DV |
9077 | static void |
9078 | connected_sink_compute_bpp(struct intel_connector * connector, | |
9079 | struct intel_crtc_config *pipe_config) | |
9080 | { | |
9081 | int bpp = pipe_config->pipe_bpp; | |
9082 | ||
9083 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n", | |
9084 | connector->base.base.id, | |
9085 | drm_get_connector_name(&connector->base)); | |
9086 | ||
9087 | /* Don't use an invalid EDID bpc value */ | |
9088 | if (connector->base.display_info.bpc && | |
9089 | connector->base.display_info.bpc * 3 < bpp) { | |
9090 | DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n", | |
9091 | bpp, connector->base.display_info.bpc*3); | |
9092 | pipe_config->pipe_bpp = connector->base.display_info.bpc*3; | |
9093 | } | |
9094 | ||
9095 | /* Clamp bpp to 8 on screens without EDID 1.4 */ | |
9096 | if (connector->base.display_info.bpc == 0 && bpp > 24) { | |
9097 | DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n", | |
9098 | bpp); | |
9099 | pipe_config->pipe_bpp = 24; | |
9100 | } | |
9101 | } | |
9102 | ||
4e53c2e0 | 9103 | static int |
050f7aeb DV |
9104 | compute_baseline_pipe_bpp(struct intel_crtc *crtc, |
9105 | struct drm_framebuffer *fb, | |
9106 | struct intel_crtc_config *pipe_config) | |
4e53c2e0 | 9107 | { |
050f7aeb DV |
9108 | struct drm_device *dev = crtc->base.dev; |
9109 | struct intel_connector *connector; | |
4e53c2e0 DV |
9110 | int bpp; |
9111 | ||
d42264b1 DV |
9112 | switch (fb->pixel_format) { |
9113 | case DRM_FORMAT_C8: | |
4e53c2e0 DV |
9114 | bpp = 8*3; /* since we go through a colormap */ |
9115 | break; | |
d42264b1 DV |
9116 | case DRM_FORMAT_XRGB1555: |
9117 | case DRM_FORMAT_ARGB1555: | |
9118 | /* checked in intel_framebuffer_init already */ | |
9119 | if (WARN_ON(INTEL_INFO(dev)->gen > 3)) | |
9120 | return -EINVAL; | |
9121 | case DRM_FORMAT_RGB565: | |
4e53c2e0 DV |
9122 | bpp = 6*3; /* min is 18bpp */ |
9123 | break; | |
d42264b1 DV |
9124 | case DRM_FORMAT_XBGR8888: |
9125 | case DRM_FORMAT_ABGR8888: | |
9126 | /* checked in intel_framebuffer_init already */ | |
9127 | if (WARN_ON(INTEL_INFO(dev)->gen < 4)) | |
9128 | return -EINVAL; | |
9129 | case DRM_FORMAT_XRGB8888: | |
9130 | case DRM_FORMAT_ARGB8888: | |
4e53c2e0 DV |
9131 | bpp = 8*3; |
9132 | break; | |
d42264b1 DV |
9133 | case DRM_FORMAT_XRGB2101010: |
9134 | case DRM_FORMAT_ARGB2101010: | |
9135 | case DRM_FORMAT_XBGR2101010: | |
9136 | case DRM_FORMAT_ABGR2101010: | |
9137 | /* checked in intel_framebuffer_init already */ | |
9138 | if (WARN_ON(INTEL_INFO(dev)->gen < 4)) | |
baba133a | 9139 | return -EINVAL; |
4e53c2e0 DV |
9140 | bpp = 10*3; |
9141 | break; | |
baba133a | 9142 | /* TODO: gen4+ supports 16 bpc floating point, too. */ |
4e53c2e0 DV |
9143 | default: |
9144 | DRM_DEBUG_KMS("unsupported depth\n"); | |
9145 | return -EINVAL; | |
9146 | } | |
9147 | ||
4e53c2e0 DV |
9148 | pipe_config->pipe_bpp = bpp; |
9149 | ||
9150 | /* Clamp display bpp to EDID value */ | |
9151 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
050f7aeb | 9152 | base.head) { |
1b829e05 DV |
9153 | if (!connector->new_encoder || |
9154 | connector->new_encoder->new_crtc != crtc) | |
4e53c2e0 DV |
9155 | continue; |
9156 | ||
050f7aeb | 9157 | connected_sink_compute_bpp(connector, pipe_config); |
4e53c2e0 DV |
9158 | } |
9159 | ||
9160 | return bpp; | |
9161 | } | |
9162 | ||
644db711 DV |
9163 | static void intel_dump_crtc_timings(const struct drm_display_mode *mode) |
9164 | { | |
9165 | DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, " | |
9166 | "type: 0x%x flags: 0x%x\n", | |
1342830c | 9167 | mode->crtc_clock, |
644db711 DV |
9168 | mode->crtc_hdisplay, mode->crtc_hsync_start, |
9169 | mode->crtc_hsync_end, mode->crtc_htotal, | |
9170 | mode->crtc_vdisplay, mode->crtc_vsync_start, | |
9171 | mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags); | |
9172 | } | |
9173 | ||
c0b03411 DV |
9174 | static void intel_dump_pipe_config(struct intel_crtc *crtc, |
9175 | struct intel_crtc_config *pipe_config, | |
9176 | const char *context) | |
9177 | { | |
9178 | DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id, | |
9179 | context, pipe_name(crtc->pipe)); | |
9180 | ||
9181 | DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder)); | |
9182 | DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n", | |
9183 | pipe_config->pipe_bpp, pipe_config->dither); | |
9184 | DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", | |
9185 | pipe_config->has_pch_encoder, | |
9186 | pipe_config->fdi_lanes, | |
9187 | pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n, | |
9188 | pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n, | |
9189 | pipe_config->fdi_m_n.tu); | |
eb14cb74 VS |
9190 | DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n", |
9191 | pipe_config->has_dp_encoder, | |
9192 | pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n, | |
9193 | pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n, | |
9194 | pipe_config->dp_m_n.tu); | |
c0b03411 DV |
9195 | DRM_DEBUG_KMS("requested mode:\n"); |
9196 | drm_mode_debug_printmodeline(&pipe_config->requested_mode); | |
9197 | DRM_DEBUG_KMS("adjusted mode:\n"); | |
9198 | drm_mode_debug_printmodeline(&pipe_config->adjusted_mode); | |
644db711 | 9199 | intel_dump_crtc_timings(&pipe_config->adjusted_mode); |
d71b8d4a | 9200 | DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock); |
37327abd VS |
9201 | DRM_DEBUG_KMS("pipe src size: %dx%d\n", |
9202 | pipe_config->pipe_src_w, pipe_config->pipe_src_h); | |
c0b03411 DV |
9203 | DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n", |
9204 | pipe_config->gmch_pfit.control, | |
9205 | pipe_config->gmch_pfit.pgm_ratios, | |
9206 | pipe_config->gmch_pfit.lvds_border_bits); | |
fd4daa9c | 9207 | DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n", |
c0b03411 | 9208 | pipe_config->pch_pfit.pos, |
fd4daa9c CW |
9209 | pipe_config->pch_pfit.size, |
9210 | pipe_config->pch_pfit.enabled ? "enabled" : "disabled"); | |
42db64ef | 9211 | DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled); |
cf532bb2 | 9212 | DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide); |
c0b03411 DV |
9213 | } |
9214 | ||
bc079e8b VS |
9215 | static bool encoders_cloneable(const struct intel_encoder *a, |
9216 | const struct intel_encoder *b) | |
accfc0c5 | 9217 | { |
bc079e8b VS |
9218 | /* masks could be asymmetric, so check both ways */ |
9219 | return a == b || (a->cloneable & (1 << b->type) && | |
9220 | b->cloneable & (1 << a->type)); | |
9221 | } | |
9222 | ||
9223 | static bool check_single_encoder_cloning(struct intel_crtc *crtc, | |
9224 | struct intel_encoder *encoder) | |
9225 | { | |
9226 | struct drm_device *dev = crtc->base.dev; | |
9227 | struct intel_encoder *source_encoder; | |
9228 | ||
9229 | list_for_each_entry(source_encoder, | |
9230 | &dev->mode_config.encoder_list, base.head) { | |
9231 | if (source_encoder->new_crtc != crtc) | |
9232 | continue; | |
9233 | ||
9234 | if (!encoders_cloneable(encoder, source_encoder)) | |
9235 | return false; | |
9236 | } | |
9237 | ||
9238 | return true; | |
9239 | } | |
9240 | ||
9241 | static bool check_encoder_cloning(struct intel_crtc *crtc) | |
9242 | { | |
9243 | struct drm_device *dev = crtc->base.dev; | |
accfc0c5 DV |
9244 | struct intel_encoder *encoder; |
9245 | ||
bc079e8b VS |
9246 | list_for_each_entry(encoder, |
9247 | &dev->mode_config.encoder_list, base.head) { | |
9248 | if (encoder->new_crtc != crtc) | |
accfc0c5 DV |
9249 | continue; |
9250 | ||
bc079e8b VS |
9251 | if (!check_single_encoder_cloning(crtc, encoder)) |
9252 | return false; | |
accfc0c5 DV |
9253 | } |
9254 | ||
bc079e8b | 9255 | return true; |
accfc0c5 DV |
9256 | } |
9257 | ||
b8cecdf5 DV |
9258 | static struct intel_crtc_config * |
9259 | intel_modeset_pipe_config(struct drm_crtc *crtc, | |
4e53c2e0 | 9260 | struct drm_framebuffer *fb, |
b8cecdf5 | 9261 | struct drm_display_mode *mode) |
ee7b9f93 | 9262 | { |
7758a113 | 9263 | struct drm_device *dev = crtc->dev; |
7758a113 | 9264 | struct intel_encoder *encoder; |
b8cecdf5 | 9265 | struct intel_crtc_config *pipe_config; |
e29c22c0 DV |
9266 | int plane_bpp, ret = -EINVAL; |
9267 | bool retry = true; | |
ee7b9f93 | 9268 | |
bc079e8b | 9269 | if (!check_encoder_cloning(to_intel_crtc(crtc))) { |
accfc0c5 DV |
9270 | DRM_DEBUG_KMS("rejecting invalid cloning configuration\n"); |
9271 | return ERR_PTR(-EINVAL); | |
9272 | } | |
9273 | ||
b8cecdf5 DV |
9274 | pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL); |
9275 | if (!pipe_config) | |
7758a113 DV |
9276 | return ERR_PTR(-ENOMEM); |
9277 | ||
b8cecdf5 DV |
9278 | drm_mode_copy(&pipe_config->adjusted_mode, mode); |
9279 | drm_mode_copy(&pipe_config->requested_mode, mode); | |
37327abd | 9280 | |
e143a21c DV |
9281 | pipe_config->cpu_transcoder = |
9282 | (enum transcoder) to_intel_crtc(crtc)->pipe; | |
c0d43d62 | 9283 | pipe_config->shared_dpll = DPLL_ID_PRIVATE; |
b8cecdf5 | 9284 | |
2960bc9c ID |
9285 | /* |
9286 | * Sanitize sync polarity flags based on requested ones. If neither | |
9287 | * positive or negative polarity is requested, treat this as meaning | |
9288 | * negative polarity. | |
9289 | */ | |
9290 | if (!(pipe_config->adjusted_mode.flags & | |
9291 | (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC))) | |
9292 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC; | |
9293 | ||
9294 | if (!(pipe_config->adjusted_mode.flags & | |
9295 | (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC))) | |
9296 | pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC; | |
9297 | ||
050f7aeb DV |
9298 | /* Compute a starting value for pipe_config->pipe_bpp taking the source |
9299 | * plane pixel format and any sink constraints into account. Returns the | |
9300 | * source plane bpp so that dithering can be selected on mismatches | |
9301 | * after encoders and crtc also have had their say. */ | |
9302 | plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc), | |
9303 | fb, pipe_config); | |
4e53c2e0 DV |
9304 | if (plane_bpp < 0) |
9305 | goto fail; | |
9306 | ||
e41a56be VS |
9307 | /* |
9308 | * Determine the real pipe dimensions. Note that stereo modes can | |
9309 | * increase the actual pipe size due to the frame doubling and | |
9310 | * insertion of additional space for blanks between the frame. This | |
9311 | * is stored in the crtc timings. We use the requested mode to do this | |
9312 | * computation to clearly distinguish it from the adjusted mode, which | |
9313 | * can be changed by the connectors in the below retry loop. | |
9314 | */ | |
9315 | drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE); | |
9316 | pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay; | |
9317 | pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay; | |
9318 | ||
e29c22c0 | 9319 | encoder_retry: |
ef1b460d | 9320 | /* Ensure the port clock defaults are reset when retrying. */ |
ff9a6750 | 9321 | pipe_config->port_clock = 0; |
ef1b460d | 9322 | pipe_config->pixel_multiplier = 1; |
ff9a6750 | 9323 | |
135c81b8 | 9324 | /* Fill in default crtc timings, allow encoders to overwrite them. */ |
6ce70f5e | 9325 | drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE); |
135c81b8 | 9326 | |
7758a113 DV |
9327 | /* Pass our mode to the connectors and the CRTC to give them a chance to |
9328 | * adjust it according to limitations or connector properties, and also | |
9329 | * a chance to reject the mode entirely. | |
47f1c6c9 | 9330 | */ |
7758a113 DV |
9331 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
9332 | base.head) { | |
47f1c6c9 | 9333 | |
7758a113 DV |
9334 | if (&encoder->new_crtc->base != crtc) |
9335 | continue; | |
7ae89233 | 9336 | |
efea6e8e DV |
9337 | if (!(encoder->compute_config(encoder, pipe_config))) { |
9338 | DRM_DEBUG_KMS("Encoder config failure\n"); | |
7758a113 DV |
9339 | goto fail; |
9340 | } | |
ee7b9f93 | 9341 | } |
47f1c6c9 | 9342 | |
ff9a6750 DV |
9343 | /* Set default port clock if not overwritten by the encoder. Needs to be |
9344 | * done afterwards in case the encoder adjusts the mode. */ | |
9345 | if (!pipe_config->port_clock) | |
241bfc38 DL |
9346 | pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock |
9347 | * pipe_config->pixel_multiplier; | |
ff9a6750 | 9348 | |
a43f6e0f | 9349 | ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config); |
e29c22c0 | 9350 | if (ret < 0) { |
7758a113 DV |
9351 | DRM_DEBUG_KMS("CRTC fixup failed\n"); |
9352 | goto fail; | |
ee7b9f93 | 9353 | } |
e29c22c0 DV |
9354 | |
9355 | if (ret == RETRY) { | |
9356 | if (WARN(!retry, "loop in pipe configuration computation\n")) { | |
9357 | ret = -EINVAL; | |
9358 | goto fail; | |
9359 | } | |
9360 | ||
9361 | DRM_DEBUG_KMS("CRTC bw constrained, retrying\n"); | |
9362 | retry = false; | |
9363 | goto encoder_retry; | |
9364 | } | |
9365 | ||
4e53c2e0 DV |
9366 | pipe_config->dither = pipe_config->pipe_bpp != plane_bpp; |
9367 | DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n", | |
9368 | plane_bpp, pipe_config->pipe_bpp, pipe_config->dither); | |
9369 | ||
b8cecdf5 | 9370 | return pipe_config; |
7758a113 | 9371 | fail: |
b8cecdf5 | 9372 | kfree(pipe_config); |
e29c22c0 | 9373 | return ERR_PTR(ret); |
ee7b9f93 | 9374 | } |
47f1c6c9 | 9375 | |
e2e1ed41 DV |
9376 | /* Computes which crtcs are affected and sets the relevant bits in the mask. For |
9377 | * simplicity we use the crtc's pipe number (because it's easier to obtain). */ | |
9378 | static void | |
9379 | intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes, | |
9380 | unsigned *prepare_pipes, unsigned *disable_pipes) | |
79e53945 JB |
9381 | { |
9382 | struct intel_crtc *intel_crtc; | |
e2e1ed41 DV |
9383 | struct drm_device *dev = crtc->dev; |
9384 | struct intel_encoder *encoder; | |
9385 | struct intel_connector *connector; | |
9386 | struct drm_crtc *tmp_crtc; | |
79e53945 | 9387 | |
e2e1ed41 | 9388 | *disable_pipes = *modeset_pipes = *prepare_pipes = 0; |
79e53945 | 9389 | |
e2e1ed41 DV |
9390 | /* Check which crtcs have changed outputs connected to them, these need |
9391 | * to be part of the prepare_pipes mask. We don't (yet) support global | |
9392 | * modeset across multiple crtcs, so modeset_pipes will only have one | |
9393 | * bit set at most. */ | |
9394 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
9395 | base.head) { | |
9396 | if (connector->base.encoder == &connector->new_encoder->base) | |
9397 | continue; | |
79e53945 | 9398 | |
e2e1ed41 DV |
9399 | if (connector->base.encoder) { |
9400 | tmp_crtc = connector->base.encoder->crtc; | |
9401 | ||
9402 | *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe; | |
9403 | } | |
9404 | ||
9405 | if (connector->new_encoder) | |
9406 | *prepare_pipes |= | |
9407 | 1 << connector->new_encoder->new_crtc->pipe; | |
79e53945 JB |
9408 | } |
9409 | ||
e2e1ed41 DV |
9410 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
9411 | base.head) { | |
9412 | if (encoder->base.crtc == &encoder->new_crtc->base) | |
9413 | continue; | |
9414 | ||
9415 | if (encoder->base.crtc) { | |
9416 | tmp_crtc = encoder->base.crtc; | |
9417 | ||
9418 | *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe; | |
9419 | } | |
9420 | ||
9421 | if (encoder->new_crtc) | |
9422 | *prepare_pipes |= 1 << encoder->new_crtc->pipe; | |
80824003 JB |
9423 | } |
9424 | ||
7668851f | 9425 | /* Check for pipes that will be enabled/disabled ... */ |
e2e1ed41 DV |
9426 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, |
9427 | base.head) { | |
7668851f | 9428 | if (intel_crtc->base.enabled == intel_crtc->new_enabled) |
e2e1ed41 | 9429 | continue; |
7e7d76c3 | 9430 | |
7668851f | 9431 | if (!intel_crtc->new_enabled) |
e2e1ed41 | 9432 | *disable_pipes |= 1 << intel_crtc->pipe; |
7668851f VS |
9433 | else |
9434 | *prepare_pipes |= 1 << intel_crtc->pipe; | |
7e7d76c3 JB |
9435 | } |
9436 | ||
e2e1ed41 DV |
9437 | |
9438 | /* set_mode is also used to update properties on life display pipes. */ | |
9439 | intel_crtc = to_intel_crtc(crtc); | |
7668851f | 9440 | if (intel_crtc->new_enabled) |
e2e1ed41 DV |
9441 | *prepare_pipes |= 1 << intel_crtc->pipe; |
9442 | ||
b6c5164d DV |
9443 | /* |
9444 | * For simplicity do a full modeset on any pipe where the output routing | |
9445 | * changed. We could be more clever, but that would require us to be | |
9446 | * more careful with calling the relevant encoder->mode_set functions. | |
9447 | */ | |
e2e1ed41 DV |
9448 | if (*prepare_pipes) |
9449 | *modeset_pipes = *prepare_pipes; | |
9450 | ||
9451 | /* ... and mask these out. */ | |
9452 | *modeset_pipes &= ~(*disable_pipes); | |
9453 | *prepare_pipes &= ~(*disable_pipes); | |
b6c5164d DV |
9454 | |
9455 | /* | |
9456 | * HACK: We don't (yet) fully support global modesets. intel_set_config | |
9457 | * obies this rule, but the modeset restore mode of | |
9458 | * intel_modeset_setup_hw_state does not. | |
9459 | */ | |
9460 | *modeset_pipes &= 1 << intel_crtc->pipe; | |
9461 | *prepare_pipes &= 1 << intel_crtc->pipe; | |
e3641d3f DV |
9462 | |
9463 | DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n", | |
9464 | *modeset_pipes, *prepare_pipes, *disable_pipes); | |
47f1c6c9 | 9465 | } |
79e53945 | 9466 | |
ea9d758d | 9467 | static bool intel_crtc_in_use(struct drm_crtc *crtc) |
f6e5b160 | 9468 | { |
ea9d758d | 9469 | struct drm_encoder *encoder; |
f6e5b160 | 9470 | struct drm_device *dev = crtc->dev; |
f6e5b160 | 9471 | |
ea9d758d DV |
9472 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) |
9473 | if (encoder->crtc == crtc) | |
9474 | return true; | |
9475 | ||
9476 | return false; | |
9477 | } | |
9478 | ||
9479 | static void | |
9480 | intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes) | |
9481 | { | |
9482 | struct intel_encoder *intel_encoder; | |
9483 | struct intel_crtc *intel_crtc; | |
9484 | struct drm_connector *connector; | |
9485 | ||
9486 | list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list, | |
9487 | base.head) { | |
9488 | if (!intel_encoder->base.crtc) | |
9489 | continue; | |
9490 | ||
9491 | intel_crtc = to_intel_crtc(intel_encoder->base.crtc); | |
9492 | ||
9493 | if (prepare_pipes & (1 << intel_crtc->pipe)) | |
9494 | intel_encoder->connectors_active = false; | |
9495 | } | |
9496 | ||
9497 | intel_modeset_commit_output_state(dev); | |
9498 | ||
7668851f | 9499 | /* Double check state. */ |
ea9d758d DV |
9500 | list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, |
9501 | base.head) { | |
7668851f | 9502 | WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base)); |
7bd0a8e7 VS |
9503 | WARN_ON(intel_crtc->new_config && |
9504 | intel_crtc->new_config != &intel_crtc->config); | |
9505 | WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config); | |
ea9d758d DV |
9506 | } |
9507 | ||
9508 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
9509 | if (!connector->encoder || !connector->encoder->crtc) | |
9510 | continue; | |
9511 | ||
9512 | intel_crtc = to_intel_crtc(connector->encoder->crtc); | |
9513 | ||
9514 | if (prepare_pipes & (1 << intel_crtc->pipe)) { | |
68d34720 DV |
9515 | struct drm_property *dpms_property = |
9516 | dev->mode_config.dpms_property; | |
9517 | ||
ea9d758d | 9518 | connector->dpms = DRM_MODE_DPMS_ON; |
662595df | 9519 | drm_object_property_set_value(&connector->base, |
68d34720 DV |
9520 | dpms_property, |
9521 | DRM_MODE_DPMS_ON); | |
ea9d758d DV |
9522 | |
9523 | intel_encoder = to_intel_encoder(connector->encoder); | |
9524 | intel_encoder->connectors_active = true; | |
9525 | } | |
9526 | } | |
9527 | ||
9528 | } | |
9529 | ||
3bd26263 | 9530 | static bool intel_fuzzy_clock_check(int clock1, int clock2) |
f1f644dc | 9531 | { |
3bd26263 | 9532 | int diff; |
f1f644dc JB |
9533 | |
9534 | if (clock1 == clock2) | |
9535 | return true; | |
9536 | ||
9537 | if (!clock1 || !clock2) | |
9538 | return false; | |
9539 | ||
9540 | diff = abs(clock1 - clock2); | |
9541 | ||
9542 | if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105) | |
9543 | return true; | |
9544 | ||
9545 | return false; | |
9546 | } | |
9547 | ||
25c5b266 DV |
9548 | #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \ |
9549 | list_for_each_entry((intel_crtc), \ | |
9550 | &(dev)->mode_config.crtc_list, \ | |
9551 | base.head) \ | |
0973f18f | 9552 | if (mask & (1 <<(intel_crtc)->pipe)) |
25c5b266 | 9553 | |
0e8ffe1b | 9554 | static bool |
2fa2fe9a DV |
9555 | intel_pipe_config_compare(struct drm_device *dev, |
9556 | struct intel_crtc_config *current_config, | |
0e8ffe1b DV |
9557 | struct intel_crtc_config *pipe_config) |
9558 | { | |
66e985c0 DV |
9559 | #define PIPE_CONF_CHECK_X(name) \ |
9560 | if (current_config->name != pipe_config->name) { \ | |
9561 | DRM_ERROR("mismatch in " #name " " \ | |
9562 | "(expected 0x%08x, found 0x%08x)\n", \ | |
9563 | current_config->name, \ | |
9564 | pipe_config->name); \ | |
9565 | return false; \ | |
9566 | } | |
9567 | ||
08a24034 DV |
9568 | #define PIPE_CONF_CHECK_I(name) \ |
9569 | if (current_config->name != pipe_config->name) { \ | |
9570 | DRM_ERROR("mismatch in " #name " " \ | |
9571 | "(expected %i, found %i)\n", \ | |
9572 | current_config->name, \ | |
9573 | pipe_config->name); \ | |
9574 | return false; \ | |
88adfff1 DV |
9575 | } |
9576 | ||
1bd1bd80 DV |
9577 | #define PIPE_CONF_CHECK_FLAGS(name, mask) \ |
9578 | if ((current_config->name ^ pipe_config->name) & (mask)) { \ | |
6f02488e | 9579 | DRM_ERROR("mismatch in " #name "(" #mask ") " \ |
1bd1bd80 DV |
9580 | "(expected %i, found %i)\n", \ |
9581 | current_config->name & (mask), \ | |
9582 | pipe_config->name & (mask)); \ | |
9583 | return false; \ | |
9584 | } | |
9585 | ||
5e550656 VS |
9586 | #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \ |
9587 | if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \ | |
9588 | DRM_ERROR("mismatch in " #name " " \ | |
9589 | "(expected %i, found %i)\n", \ | |
9590 | current_config->name, \ | |
9591 | pipe_config->name); \ | |
9592 | return false; \ | |
9593 | } | |
9594 | ||
bb760063 DV |
9595 | #define PIPE_CONF_QUIRK(quirk) \ |
9596 | ((current_config->quirks | pipe_config->quirks) & (quirk)) | |
9597 | ||
eccb140b DV |
9598 | PIPE_CONF_CHECK_I(cpu_transcoder); |
9599 | ||
08a24034 DV |
9600 | PIPE_CONF_CHECK_I(has_pch_encoder); |
9601 | PIPE_CONF_CHECK_I(fdi_lanes); | |
72419203 DV |
9602 | PIPE_CONF_CHECK_I(fdi_m_n.gmch_m); |
9603 | PIPE_CONF_CHECK_I(fdi_m_n.gmch_n); | |
9604 | PIPE_CONF_CHECK_I(fdi_m_n.link_m); | |
9605 | PIPE_CONF_CHECK_I(fdi_m_n.link_n); | |
9606 | PIPE_CONF_CHECK_I(fdi_m_n.tu); | |
08a24034 | 9607 | |
eb14cb74 VS |
9608 | PIPE_CONF_CHECK_I(has_dp_encoder); |
9609 | PIPE_CONF_CHECK_I(dp_m_n.gmch_m); | |
9610 | PIPE_CONF_CHECK_I(dp_m_n.gmch_n); | |
9611 | PIPE_CONF_CHECK_I(dp_m_n.link_m); | |
9612 | PIPE_CONF_CHECK_I(dp_m_n.link_n); | |
9613 | PIPE_CONF_CHECK_I(dp_m_n.tu); | |
9614 | ||
1bd1bd80 DV |
9615 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay); |
9616 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal); | |
9617 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start); | |
9618 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end); | |
9619 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start); | |
9620 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end); | |
9621 | ||
9622 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay); | |
9623 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal); | |
9624 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start); | |
9625 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end); | |
9626 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start); | |
9627 | PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end); | |
9628 | ||
c93f54cf | 9629 | PIPE_CONF_CHECK_I(pixel_multiplier); |
6c49f241 | 9630 | |
1bd1bd80 DV |
9631 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, |
9632 | DRM_MODE_FLAG_INTERLACE); | |
9633 | ||
bb760063 DV |
9634 | if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) { |
9635 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | |
9636 | DRM_MODE_FLAG_PHSYNC); | |
9637 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | |
9638 | DRM_MODE_FLAG_NHSYNC); | |
9639 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | |
9640 | DRM_MODE_FLAG_PVSYNC); | |
9641 | PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags, | |
9642 | DRM_MODE_FLAG_NVSYNC); | |
9643 | } | |
045ac3b5 | 9644 | |
37327abd VS |
9645 | PIPE_CONF_CHECK_I(pipe_src_w); |
9646 | PIPE_CONF_CHECK_I(pipe_src_h); | |
1bd1bd80 | 9647 | |
2fa2fe9a DV |
9648 | PIPE_CONF_CHECK_I(gmch_pfit.control); |
9649 | /* pfit ratios are autocomputed by the hw on gen4+ */ | |
9650 | if (INTEL_INFO(dev)->gen < 4) | |
9651 | PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios); | |
9652 | PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits); | |
fd4daa9c CW |
9653 | PIPE_CONF_CHECK_I(pch_pfit.enabled); |
9654 | if (current_config->pch_pfit.enabled) { | |
9655 | PIPE_CONF_CHECK_I(pch_pfit.pos); | |
9656 | PIPE_CONF_CHECK_I(pch_pfit.size); | |
9657 | } | |
2fa2fe9a | 9658 | |
e59150dc JB |
9659 | /* BDW+ don't expose a synchronous way to read the state */ |
9660 | if (IS_HASWELL(dev)) | |
9661 | PIPE_CONF_CHECK_I(ips_enabled); | |
42db64ef | 9662 | |
282740f7 VS |
9663 | PIPE_CONF_CHECK_I(double_wide); |
9664 | ||
c0d43d62 | 9665 | PIPE_CONF_CHECK_I(shared_dpll); |
66e985c0 | 9666 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll); |
8bcc2795 | 9667 | PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); |
66e985c0 DV |
9668 | PIPE_CONF_CHECK_X(dpll_hw_state.fp0); |
9669 | PIPE_CONF_CHECK_X(dpll_hw_state.fp1); | |
c0d43d62 | 9670 | |
42571aef VS |
9671 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) |
9672 | PIPE_CONF_CHECK_I(pipe_bpp); | |
9673 | ||
a9a7e98a JB |
9674 | PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock); |
9675 | PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock); | |
5e550656 | 9676 | |
66e985c0 | 9677 | #undef PIPE_CONF_CHECK_X |
08a24034 | 9678 | #undef PIPE_CONF_CHECK_I |
1bd1bd80 | 9679 | #undef PIPE_CONF_CHECK_FLAGS |
5e550656 | 9680 | #undef PIPE_CONF_CHECK_CLOCK_FUZZY |
bb760063 | 9681 | #undef PIPE_CONF_QUIRK |
88adfff1 | 9682 | |
0e8ffe1b DV |
9683 | return true; |
9684 | } | |
9685 | ||
91d1b4bd DV |
9686 | static void |
9687 | check_connector_state(struct drm_device *dev) | |
8af6cf88 | 9688 | { |
8af6cf88 DV |
9689 | struct intel_connector *connector; |
9690 | ||
9691 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
9692 | base.head) { | |
9693 | /* This also checks the encoder/connector hw state with the | |
9694 | * ->get_hw_state callbacks. */ | |
9695 | intel_connector_check_state(connector); | |
9696 | ||
9697 | WARN(&connector->new_encoder->base != connector->base.encoder, | |
9698 | "connector's staged encoder doesn't match current encoder\n"); | |
9699 | } | |
91d1b4bd DV |
9700 | } |
9701 | ||
9702 | static void | |
9703 | check_encoder_state(struct drm_device *dev) | |
9704 | { | |
9705 | struct intel_encoder *encoder; | |
9706 | struct intel_connector *connector; | |
8af6cf88 DV |
9707 | |
9708 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | |
9709 | base.head) { | |
9710 | bool enabled = false; | |
9711 | bool active = false; | |
9712 | enum pipe pipe, tracked_pipe; | |
9713 | ||
9714 | DRM_DEBUG_KMS("[ENCODER:%d:%s]\n", | |
9715 | encoder->base.base.id, | |
9716 | drm_get_encoder_name(&encoder->base)); | |
9717 | ||
9718 | WARN(&encoder->new_crtc->base != encoder->base.crtc, | |
9719 | "encoder's stage crtc doesn't match current crtc\n"); | |
9720 | WARN(encoder->connectors_active && !encoder->base.crtc, | |
9721 | "encoder's active_connectors set, but no crtc\n"); | |
9722 | ||
9723 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
9724 | base.head) { | |
9725 | if (connector->base.encoder != &encoder->base) | |
9726 | continue; | |
9727 | enabled = true; | |
9728 | if (connector->base.dpms != DRM_MODE_DPMS_OFF) | |
9729 | active = true; | |
9730 | } | |
9731 | WARN(!!encoder->base.crtc != enabled, | |
9732 | "encoder's enabled state mismatch " | |
9733 | "(expected %i, found %i)\n", | |
9734 | !!encoder->base.crtc, enabled); | |
9735 | WARN(active && !encoder->base.crtc, | |
9736 | "active encoder with no crtc\n"); | |
9737 | ||
9738 | WARN(encoder->connectors_active != active, | |
9739 | "encoder's computed active state doesn't match tracked active state " | |
9740 | "(expected %i, found %i)\n", active, encoder->connectors_active); | |
9741 | ||
9742 | active = encoder->get_hw_state(encoder, &pipe); | |
9743 | WARN(active != encoder->connectors_active, | |
9744 | "encoder's hw state doesn't match sw tracking " | |
9745 | "(expected %i, found %i)\n", | |
9746 | encoder->connectors_active, active); | |
9747 | ||
9748 | if (!encoder->base.crtc) | |
9749 | continue; | |
9750 | ||
9751 | tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe; | |
9752 | WARN(active && pipe != tracked_pipe, | |
9753 | "active encoder's pipe doesn't match" | |
9754 | "(expected %i, found %i)\n", | |
9755 | tracked_pipe, pipe); | |
9756 | ||
9757 | } | |
91d1b4bd DV |
9758 | } |
9759 | ||
9760 | static void | |
9761 | check_crtc_state(struct drm_device *dev) | |
9762 | { | |
9763 | drm_i915_private_t *dev_priv = dev->dev_private; | |
9764 | struct intel_crtc *crtc; | |
9765 | struct intel_encoder *encoder; | |
9766 | struct intel_crtc_config pipe_config; | |
8af6cf88 DV |
9767 | |
9768 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
9769 | base.head) { | |
9770 | bool enabled = false; | |
9771 | bool active = false; | |
9772 | ||
045ac3b5 JB |
9773 | memset(&pipe_config, 0, sizeof(pipe_config)); |
9774 | ||
8af6cf88 DV |
9775 | DRM_DEBUG_KMS("[CRTC:%d]\n", |
9776 | crtc->base.base.id); | |
9777 | ||
9778 | WARN(crtc->active && !crtc->base.enabled, | |
9779 | "active crtc, but not enabled in sw tracking\n"); | |
9780 | ||
9781 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | |
9782 | base.head) { | |
9783 | if (encoder->base.crtc != &crtc->base) | |
9784 | continue; | |
9785 | enabled = true; | |
9786 | if (encoder->connectors_active) | |
9787 | active = true; | |
9788 | } | |
6c49f241 | 9789 | |
8af6cf88 DV |
9790 | WARN(active != crtc->active, |
9791 | "crtc's computed active state doesn't match tracked active state " | |
9792 | "(expected %i, found %i)\n", active, crtc->active); | |
9793 | WARN(enabled != crtc->base.enabled, | |
9794 | "crtc's computed enabled state doesn't match tracked enabled state " | |
9795 | "(expected %i, found %i)\n", enabled, crtc->base.enabled); | |
9796 | ||
0e8ffe1b DV |
9797 | active = dev_priv->display.get_pipe_config(crtc, |
9798 | &pipe_config); | |
d62cf62a DV |
9799 | |
9800 | /* hw state is inconsistent with the pipe A quirk */ | |
9801 | if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) | |
9802 | active = crtc->active; | |
9803 | ||
6c49f241 DV |
9804 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
9805 | base.head) { | |
3eaba51c | 9806 | enum pipe pipe; |
6c49f241 DV |
9807 | if (encoder->base.crtc != &crtc->base) |
9808 | continue; | |
1d37b689 | 9809 | if (encoder->get_hw_state(encoder, &pipe)) |
6c49f241 DV |
9810 | encoder->get_config(encoder, &pipe_config); |
9811 | } | |
9812 | ||
0e8ffe1b DV |
9813 | WARN(crtc->active != active, |
9814 | "crtc active state doesn't match with hw state " | |
9815 | "(expected %i, found %i)\n", crtc->active, active); | |
9816 | ||
c0b03411 DV |
9817 | if (active && |
9818 | !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) { | |
9819 | WARN(1, "pipe state doesn't match!\n"); | |
9820 | intel_dump_pipe_config(crtc, &pipe_config, | |
9821 | "[hw state]"); | |
9822 | intel_dump_pipe_config(crtc, &crtc->config, | |
9823 | "[sw state]"); | |
9824 | } | |
8af6cf88 DV |
9825 | } |
9826 | } | |
9827 | ||
91d1b4bd DV |
9828 | static void |
9829 | check_shared_dpll_state(struct drm_device *dev) | |
9830 | { | |
9831 | drm_i915_private_t *dev_priv = dev->dev_private; | |
9832 | struct intel_crtc *crtc; | |
9833 | struct intel_dpll_hw_state dpll_hw_state; | |
9834 | int i; | |
5358901f DV |
9835 | |
9836 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { | |
9837 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | |
9838 | int enabled_crtcs = 0, active_crtcs = 0; | |
9839 | bool active; | |
9840 | ||
9841 | memset(&dpll_hw_state, 0, sizeof(dpll_hw_state)); | |
9842 | ||
9843 | DRM_DEBUG_KMS("%s\n", pll->name); | |
9844 | ||
9845 | active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state); | |
9846 | ||
9847 | WARN(pll->active > pll->refcount, | |
9848 | "more active pll users than references: %i vs %i\n", | |
9849 | pll->active, pll->refcount); | |
9850 | WARN(pll->active && !pll->on, | |
9851 | "pll in active use but not on in sw tracking\n"); | |
35c95375 DV |
9852 | WARN(pll->on && !pll->active, |
9853 | "pll in on but not on in use in sw tracking\n"); | |
5358901f DV |
9854 | WARN(pll->on != active, |
9855 | "pll on state mismatch (expected %i, found %i)\n", | |
9856 | pll->on, active); | |
9857 | ||
9858 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
9859 | base.head) { | |
9860 | if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll) | |
9861 | enabled_crtcs++; | |
9862 | if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) | |
9863 | active_crtcs++; | |
9864 | } | |
9865 | WARN(pll->active != active_crtcs, | |
9866 | "pll active crtcs mismatch (expected %i, found %i)\n", | |
9867 | pll->active, active_crtcs); | |
9868 | WARN(pll->refcount != enabled_crtcs, | |
9869 | "pll enabled crtcs mismatch (expected %i, found %i)\n", | |
9870 | pll->refcount, enabled_crtcs); | |
66e985c0 DV |
9871 | |
9872 | WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state, | |
9873 | sizeof(dpll_hw_state)), | |
9874 | "pll hw state mismatch\n"); | |
5358901f | 9875 | } |
8af6cf88 DV |
9876 | } |
9877 | ||
91d1b4bd DV |
9878 | void |
9879 | intel_modeset_check_state(struct drm_device *dev) | |
9880 | { | |
9881 | check_connector_state(dev); | |
9882 | check_encoder_state(dev); | |
9883 | check_crtc_state(dev); | |
9884 | check_shared_dpll_state(dev); | |
9885 | } | |
9886 | ||
18442d08 VS |
9887 | void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config, |
9888 | int dotclock) | |
9889 | { | |
9890 | /* | |
9891 | * FDI already provided one idea for the dotclock. | |
9892 | * Yell if the encoder disagrees. | |
9893 | */ | |
241bfc38 | 9894 | WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock), |
18442d08 | 9895 | "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n", |
241bfc38 | 9896 | pipe_config->adjusted_mode.crtc_clock, dotclock); |
18442d08 VS |
9897 | } |
9898 | ||
f30da187 DV |
9899 | static int __intel_set_mode(struct drm_crtc *crtc, |
9900 | struct drm_display_mode *mode, | |
9901 | int x, int y, struct drm_framebuffer *fb) | |
a6778b3c DV |
9902 | { |
9903 | struct drm_device *dev = crtc->dev; | |
dbf2b54e | 9904 | drm_i915_private_t *dev_priv = dev->dev_private; |
4b4b9238 | 9905 | struct drm_display_mode *saved_mode; |
b8cecdf5 | 9906 | struct intel_crtc_config *pipe_config = NULL; |
25c5b266 DV |
9907 | struct intel_crtc *intel_crtc; |
9908 | unsigned disable_pipes, prepare_pipes, modeset_pipes; | |
c0c36b94 | 9909 | int ret = 0; |
a6778b3c | 9910 | |
4b4b9238 | 9911 | saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL); |
c0c36b94 CW |
9912 | if (!saved_mode) |
9913 | return -ENOMEM; | |
a6778b3c | 9914 | |
e2e1ed41 | 9915 | intel_modeset_affected_pipes(crtc, &modeset_pipes, |
25c5b266 DV |
9916 | &prepare_pipes, &disable_pipes); |
9917 | ||
3ac18232 | 9918 | *saved_mode = crtc->mode; |
a6778b3c | 9919 | |
25c5b266 DV |
9920 | /* Hack: Because we don't (yet) support global modeset on multiple |
9921 | * crtcs, we don't keep track of the new mode for more than one crtc. | |
9922 | * Hence simply check whether any bit is set in modeset_pipes in all the | |
9923 | * pieces of code that are not yet converted to deal with mutliple crtcs | |
9924 | * changing their mode at the same time. */ | |
25c5b266 | 9925 | if (modeset_pipes) { |
4e53c2e0 | 9926 | pipe_config = intel_modeset_pipe_config(crtc, fb, mode); |
b8cecdf5 DV |
9927 | if (IS_ERR(pipe_config)) { |
9928 | ret = PTR_ERR(pipe_config); | |
9929 | pipe_config = NULL; | |
9930 | ||
3ac18232 | 9931 | goto out; |
25c5b266 | 9932 | } |
c0b03411 DV |
9933 | intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config, |
9934 | "[modeset]"); | |
50741abc | 9935 | to_intel_crtc(crtc)->new_config = pipe_config; |
25c5b266 | 9936 | } |
a6778b3c | 9937 | |
30a970c6 JB |
9938 | /* |
9939 | * See if the config requires any additional preparation, e.g. | |
9940 | * to adjust global state with pipes off. We need to do this | |
9941 | * here so we can get the modeset_pipe updated config for the new | |
9942 | * mode set on this crtc. For other crtcs we need to use the | |
9943 | * adjusted_mode bits in the crtc directly. | |
9944 | */ | |
c164f833 | 9945 | if (IS_VALLEYVIEW(dev)) { |
2f2d7aa1 | 9946 | valleyview_modeset_global_pipes(dev, &prepare_pipes); |
30a970c6 | 9947 | |
c164f833 VS |
9948 | /* may have added more to prepare_pipes than we should */ |
9949 | prepare_pipes &= ~disable_pipes; | |
9950 | } | |
9951 | ||
460da916 DV |
9952 | for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc) |
9953 | intel_crtc_disable(&intel_crtc->base); | |
9954 | ||
ea9d758d DV |
9955 | for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) { |
9956 | if (intel_crtc->base.enabled) | |
9957 | dev_priv->display.crtc_disable(&intel_crtc->base); | |
9958 | } | |
a6778b3c | 9959 | |
6c4c86f5 DV |
9960 | /* crtc->mode is already used by the ->mode_set callbacks, hence we need |
9961 | * to set it here already despite that we pass it down the callchain. | |
f6e5b160 | 9962 | */ |
b8cecdf5 | 9963 | if (modeset_pipes) { |
25c5b266 | 9964 | crtc->mode = *mode; |
b8cecdf5 DV |
9965 | /* mode_set/enable/disable functions rely on a correct pipe |
9966 | * config. */ | |
9967 | to_intel_crtc(crtc)->config = *pipe_config; | |
50741abc | 9968 | to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config; |
c326c0a9 VS |
9969 | |
9970 | /* | |
9971 | * Calculate and store various constants which | |
9972 | * are later needed by vblank and swap-completion | |
9973 | * timestamping. They are derived from true hwmode. | |
9974 | */ | |
9975 | drm_calc_timestamping_constants(crtc, | |
9976 | &pipe_config->adjusted_mode); | |
b8cecdf5 | 9977 | } |
7758a113 | 9978 | |
ea9d758d DV |
9979 | /* Only after disabling all output pipelines that will be changed can we |
9980 | * update the the output configuration. */ | |
9981 | intel_modeset_update_state(dev, prepare_pipes); | |
f6e5b160 | 9982 | |
47fab737 DV |
9983 | if (dev_priv->display.modeset_global_resources) |
9984 | dev_priv->display.modeset_global_resources(dev); | |
9985 | ||
a6778b3c DV |
9986 | /* Set up the DPLL and any encoders state that needs to adjust or depend |
9987 | * on the DPLL. | |
f6e5b160 | 9988 | */ |
25c5b266 | 9989 | for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) { |
c0c36b94 | 9990 | ret = intel_crtc_mode_set(&intel_crtc->base, |
c0c36b94 CW |
9991 | x, y, fb); |
9992 | if (ret) | |
9993 | goto done; | |
a6778b3c DV |
9994 | } |
9995 | ||
9996 | /* Now enable the clocks, plane, pipe, and connectors that we set up. */ | |
25c5b266 DV |
9997 | for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) |
9998 | dev_priv->display.crtc_enable(&intel_crtc->base); | |
a6778b3c | 9999 | |
a6778b3c DV |
10000 | /* FIXME: add subpixel order */ |
10001 | done: | |
4b4b9238 | 10002 | if (ret && crtc->enabled) |
3ac18232 | 10003 | crtc->mode = *saved_mode; |
a6778b3c | 10004 | |
3ac18232 | 10005 | out: |
b8cecdf5 | 10006 | kfree(pipe_config); |
3ac18232 | 10007 | kfree(saved_mode); |
a6778b3c | 10008 | return ret; |
f6e5b160 CW |
10009 | } |
10010 | ||
e7457a9a DL |
10011 | static int intel_set_mode(struct drm_crtc *crtc, |
10012 | struct drm_display_mode *mode, | |
10013 | int x, int y, struct drm_framebuffer *fb) | |
f30da187 DV |
10014 | { |
10015 | int ret; | |
10016 | ||
10017 | ret = __intel_set_mode(crtc, mode, x, y, fb); | |
10018 | ||
10019 | if (ret == 0) | |
10020 | intel_modeset_check_state(crtc->dev); | |
10021 | ||
10022 | return ret; | |
10023 | } | |
10024 | ||
c0c36b94 CW |
10025 | void intel_crtc_restore_mode(struct drm_crtc *crtc) |
10026 | { | |
10027 | intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb); | |
10028 | } | |
10029 | ||
25c5b266 DV |
10030 | #undef for_each_intel_crtc_masked |
10031 | ||
d9e55608 DV |
10032 | static void intel_set_config_free(struct intel_set_config *config) |
10033 | { | |
10034 | if (!config) | |
10035 | return; | |
10036 | ||
1aa4b628 DV |
10037 | kfree(config->save_connector_encoders); |
10038 | kfree(config->save_encoder_crtcs); | |
7668851f | 10039 | kfree(config->save_crtc_enabled); |
d9e55608 DV |
10040 | kfree(config); |
10041 | } | |
10042 | ||
85f9eb71 DV |
10043 | static int intel_set_config_save_state(struct drm_device *dev, |
10044 | struct intel_set_config *config) | |
10045 | { | |
7668851f | 10046 | struct drm_crtc *crtc; |
85f9eb71 DV |
10047 | struct drm_encoder *encoder; |
10048 | struct drm_connector *connector; | |
10049 | int count; | |
10050 | ||
7668851f VS |
10051 | config->save_crtc_enabled = |
10052 | kcalloc(dev->mode_config.num_crtc, | |
10053 | sizeof(bool), GFP_KERNEL); | |
10054 | if (!config->save_crtc_enabled) | |
10055 | return -ENOMEM; | |
10056 | ||
1aa4b628 DV |
10057 | config->save_encoder_crtcs = |
10058 | kcalloc(dev->mode_config.num_encoder, | |
10059 | sizeof(struct drm_crtc *), GFP_KERNEL); | |
10060 | if (!config->save_encoder_crtcs) | |
85f9eb71 DV |
10061 | return -ENOMEM; |
10062 | ||
1aa4b628 DV |
10063 | config->save_connector_encoders = |
10064 | kcalloc(dev->mode_config.num_connector, | |
10065 | sizeof(struct drm_encoder *), GFP_KERNEL); | |
10066 | if (!config->save_connector_encoders) | |
85f9eb71 DV |
10067 | return -ENOMEM; |
10068 | ||
10069 | /* Copy data. Note that driver private data is not affected. | |
10070 | * Should anything bad happen only the expected state is | |
10071 | * restored, not the drivers personal bookkeeping. | |
10072 | */ | |
7668851f VS |
10073 | count = 0; |
10074 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { | |
10075 | config->save_crtc_enabled[count++] = crtc->enabled; | |
10076 | } | |
10077 | ||
85f9eb71 DV |
10078 | count = 0; |
10079 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { | |
1aa4b628 | 10080 | config->save_encoder_crtcs[count++] = encoder->crtc; |
85f9eb71 DV |
10081 | } |
10082 | ||
10083 | count = 0; | |
10084 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
1aa4b628 | 10085 | config->save_connector_encoders[count++] = connector->encoder; |
85f9eb71 DV |
10086 | } |
10087 | ||
10088 | return 0; | |
10089 | } | |
10090 | ||
10091 | static void intel_set_config_restore_state(struct drm_device *dev, | |
10092 | struct intel_set_config *config) | |
10093 | { | |
7668851f | 10094 | struct intel_crtc *crtc; |
9a935856 DV |
10095 | struct intel_encoder *encoder; |
10096 | struct intel_connector *connector; | |
85f9eb71 DV |
10097 | int count; |
10098 | ||
7668851f VS |
10099 | count = 0; |
10100 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) { | |
10101 | crtc->new_enabled = config->save_crtc_enabled[count++]; | |
7bd0a8e7 VS |
10102 | |
10103 | if (crtc->new_enabled) | |
10104 | crtc->new_config = &crtc->config; | |
10105 | else | |
10106 | crtc->new_config = NULL; | |
7668851f VS |
10107 | } |
10108 | ||
85f9eb71 | 10109 | count = 0; |
9a935856 DV |
10110 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { |
10111 | encoder->new_crtc = | |
10112 | to_intel_crtc(config->save_encoder_crtcs[count++]); | |
85f9eb71 DV |
10113 | } |
10114 | ||
10115 | count = 0; | |
9a935856 DV |
10116 | list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) { |
10117 | connector->new_encoder = | |
10118 | to_intel_encoder(config->save_connector_encoders[count++]); | |
85f9eb71 DV |
10119 | } |
10120 | } | |
10121 | ||
e3de42b6 | 10122 | static bool |
2e57f47d | 10123 | is_crtc_connector_off(struct drm_mode_set *set) |
e3de42b6 ID |
10124 | { |
10125 | int i; | |
10126 | ||
2e57f47d CW |
10127 | if (set->num_connectors == 0) |
10128 | return false; | |
10129 | ||
10130 | if (WARN_ON(set->connectors == NULL)) | |
10131 | return false; | |
10132 | ||
10133 | for (i = 0; i < set->num_connectors; i++) | |
10134 | if (set->connectors[i]->encoder && | |
10135 | set->connectors[i]->encoder->crtc == set->crtc && | |
10136 | set->connectors[i]->dpms != DRM_MODE_DPMS_ON) | |
e3de42b6 ID |
10137 | return true; |
10138 | ||
10139 | return false; | |
10140 | } | |
10141 | ||
5e2b584e DV |
10142 | static void |
10143 | intel_set_config_compute_mode_changes(struct drm_mode_set *set, | |
10144 | struct intel_set_config *config) | |
10145 | { | |
10146 | ||
10147 | /* We should be able to check here if the fb has the same properties | |
10148 | * and then just flip_or_move it */ | |
2e57f47d CW |
10149 | if (is_crtc_connector_off(set)) { |
10150 | config->mode_changed = true; | |
e3de42b6 | 10151 | } else if (set->crtc->fb != set->fb) { |
5e2b584e DV |
10152 | /* If we have no fb then treat it as a full mode set */ |
10153 | if (set->crtc->fb == NULL) { | |
319d9827 JB |
10154 | struct intel_crtc *intel_crtc = |
10155 | to_intel_crtc(set->crtc); | |
10156 | ||
d330a953 | 10157 | if (intel_crtc->active && i915.fastboot) { |
319d9827 JB |
10158 | DRM_DEBUG_KMS("crtc has no fb, will flip\n"); |
10159 | config->fb_changed = true; | |
10160 | } else { | |
10161 | DRM_DEBUG_KMS("inactive crtc, full mode set\n"); | |
10162 | config->mode_changed = true; | |
10163 | } | |
5e2b584e DV |
10164 | } else if (set->fb == NULL) { |
10165 | config->mode_changed = true; | |
72f4901e DV |
10166 | } else if (set->fb->pixel_format != |
10167 | set->crtc->fb->pixel_format) { | |
5e2b584e | 10168 | config->mode_changed = true; |
e3de42b6 | 10169 | } else { |
5e2b584e | 10170 | config->fb_changed = true; |
e3de42b6 | 10171 | } |
5e2b584e DV |
10172 | } |
10173 | ||
835c5873 | 10174 | if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y)) |
5e2b584e DV |
10175 | config->fb_changed = true; |
10176 | ||
10177 | if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) { | |
10178 | DRM_DEBUG_KMS("modes are different, full mode set\n"); | |
10179 | drm_mode_debug_printmodeline(&set->crtc->mode); | |
10180 | drm_mode_debug_printmodeline(set->mode); | |
10181 | config->mode_changed = true; | |
10182 | } | |
a1d95703 CW |
10183 | |
10184 | DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n", | |
10185 | set->crtc->base.id, config->mode_changed, config->fb_changed); | |
5e2b584e DV |
10186 | } |
10187 | ||
2e431051 | 10188 | static int |
9a935856 DV |
10189 | intel_modeset_stage_output_state(struct drm_device *dev, |
10190 | struct drm_mode_set *set, | |
10191 | struct intel_set_config *config) | |
50f56119 | 10192 | { |
9a935856 DV |
10193 | struct intel_connector *connector; |
10194 | struct intel_encoder *encoder; | |
7668851f | 10195 | struct intel_crtc *crtc; |
f3f08572 | 10196 | int ro; |
50f56119 | 10197 | |
9abdda74 | 10198 | /* The upper layers ensure that we either disable a crtc or have a list |
9a935856 DV |
10199 | * of connectors. For paranoia, double-check this. */ |
10200 | WARN_ON(!set->fb && (set->num_connectors != 0)); | |
10201 | WARN_ON(set->fb && (set->num_connectors == 0)); | |
10202 | ||
9a935856 DV |
10203 | list_for_each_entry(connector, &dev->mode_config.connector_list, |
10204 | base.head) { | |
10205 | /* Otherwise traverse passed in connector list and get encoders | |
10206 | * for them. */ | |
50f56119 | 10207 | for (ro = 0; ro < set->num_connectors; ro++) { |
9a935856 DV |
10208 | if (set->connectors[ro] == &connector->base) { |
10209 | connector->new_encoder = connector->encoder; | |
50f56119 DV |
10210 | break; |
10211 | } | |
10212 | } | |
10213 | ||
9a935856 DV |
10214 | /* If we disable the crtc, disable all its connectors. Also, if |
10215 | * the connector is on the changing crtc but not on the new | |
10216 | * connector list, disable it. */ | |
10217 | if ((!set->fb || ro == set->num_connectors) && | |
10218 | connector->base.encoder && | |
10219 | connector->base.encoder->crtc == set->crtc) { | |
10220 | connector->new_encoder = NULL; | |
10221 | ||
10222 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n", | |
10223 | connector->base.base.id, | |
10224 | drm_get_connector_name(&connector->base)); | |
10225 | } | |
10226 | ||
10227 | ||
10228 | if (&connector->new_encoder->base != connector->base.encoder) { | |
50f56119 | 10229 | DRM_DEBUG_KMS("encoder changed, full mode switch\n"); |
5e2b584e | 10230 | config->mode_changed = true; |
50f56119 DV |
10231 | } |
10232 | } | |
9a935856 | 10233 | /* connector->new_encoder is now updated for all connectors. */ |
50f56119 | 10234 | |
9a935856 | 10235 | /* Update crtc of enabled connectors. */ |
9a935856 DV |
10236 | list_for_each_entry(connector, &dev->mode_config.connector_list, |
10237 | base.head) { | |
7668851f VS |
10238 | struct drm_crtc *new_crtc; |
10239 | ||
9a935856 | 10240 | if (!connector->new_encoder) |
50f56119 DV |
10241 | continue; |
10242 | ||
9a935856 | 10243 | new_crtc = connector->new_encoder->base.crtc; |
50f56119 DV |
10244 | |
10245 | for (ro = 0; ro < set->num_connectors; ro++) { | |
9a935856 | 10246 | if (set->connectors[ro] == &connector->base) |
50f56119 DV |
10247 | new_crtc = set->crtc; |
10248 | } | |
10249 | ||
10250 | /* Make sure the new CRTC will work with the encoder */ | |
14509916 TR |
10251 | if (!drm_encoder_crtc_ok(&connector->new_encoder->base, |
10252 | new_crtc)) { | |
5e2b584e | 10253 | return -EINVAL; |
50f56119 | 10254 | } |
9a935856 DV |
10255 | connector->encoder->new_crtc = to_intel_crtc(new_crtc); |
10256 | ||
10257 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n", | |
10258 | connector->base.base.id, | |
10259 | drm_get_connector_name(&connector->base), | |
10260 | new_crtc->base.id); | |
10261 | } | |
10262 | ||
10263 | /* Check for any encoders that needs to be disabled. */ | |
10264 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | |
10265 | base.head) { | |
5a65f358 | 10266 | int num_connectors = 0; |
9a935856 DV |
10267 | list_for_each_entry(connector, |
10268 | &dev->mode_config.connector_list, | |
10269 | base.head) { | |
10270 | if (connector->new_encoder == encoder) { | |
10271 | WARN_ON(!connector->new_encoder->new_crtc); | |
5a65f358 | 10272 | num_connectors++; |
9a935856 DV |
10273 | } |
10274 | } | |
5a65f358 PZ |
10275 | |
10276 | if (num_connectors == 0) | |
10277 | encoder->new_crtc = NULL; | |
10278 | else if (num_connectors > 1) | |
10279 | return -EINVAL; | |
10280 | ||
9a935856 DV |
10281 | /* Only now check for crtc changes so we don't miss encoders |
10282 | * that will be disabled. */ | |
10283 | if (&encoder->new_crtc->base != encoder->base.crtc) { | |
50f56119 | 10284 | DRM_DEBUG_KMS("crtc changed, full mode switch\n"); |
5e2b584e | 10285 | config->mode_changed = true; |
50f56119 DV |
10286 | } |
10287 | } | |
9a935856 | 10288 | /* Now we've also updated encoder->new_crtc for all encoders. */ |
50f56119 | 10289 | |
7668851f VS |
10290 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, |
10291 | base.head) { | |
10292 | crtc->new_enabled = false; | |
10293 | ||
10294 | list_for_each_entry(encoder, | |
10295 | &dev->mode_config.encoder_list, | |
10296 | base.head) { | |
10297 | if (encoder->new_crtc == crtc) { | |
10298 | crtc->new_enabled = true; | |
10299 | break; | |
10300 | } | |
10301 | } | |
10302 | ||
10303 | if (crtc->new_enabled != crtc->base.enabled) { | |
10304 | DRM_DEBUG_KMS("crtc %sabled, full mode switch\n", | |
10305 | crtc->new_enabled ? "en" : "dis"); | |
10306 | config->mode_changed = true; | |
10307 | } | |
7bd0a8e7 VS |
10308 | |
10309 | if (crtc->new_enabled) | |
10310 | crtc->new_config = &crtc->config; | |
10311 | else | |
10312 | crtc->new_config = NULL; | |
7668851f VS |
10313 | } |
10314 | ||
2e431051 DV |
10315 | return 0; |
10316 | } | |
10317 | ||
7d00a1f5 VS |
10318 | static void disable_crtc_nofb(struct intel_crtc *crtc) |
10319 | { | |
10320 | struct drm_device *dev = crtc->base.dev; | |
10321 | struct intel_encoder *encoder; | |
10322 | struct intel_connector *connector; | |
10323 | ||
10324 | DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n", | |
10325 | pipe_name(crtc->pipe)); | |
10326 | ||
10327 | list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) { | |
10328 | if (connector->new_encoder && | |
10329 | connector->new_encoder->new_crtc == crtc) | |
10330 | connector->new_encoder = NULL; | |
10331 | } | |
10332 | ||
10333 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { | |
10334 | if (encoder->new_crtc == crtc) | |
10335 | encoder->new_crtc = NULL; | |
10336 | } | |
10337 | ||
10338 | crtc->new_enabled = false; | |
7bd0a8e7 | 10339 | crtc->new_config = NULL; |
7d00a1f5 VS |
10340 | } |
10341 | ||
2e431051 DV |
10342 | static int intel_crtc_set_config(struct drm_mode_set *set) |
10343 | { | |
10344 | struct drm_device *dev; | |
2e431051 DV |
10345 | struct drm_mode_set save_set; |
10346 | struct intel_set_config *config; | |
10347 | int ret; | |
2e431051 | 10348 | |
8d3e375e DV |
10349 | BUG_ON(!set); |
10350 | BUG_ON(!set->crtc); | |
10351 | BUG_ON(!set->crtc->helper_private); | |
2e431051 | 10352 | |
7e53f3a4 DV |
10353 | /* Enforce sane interface api - has been abused by the fb helper. */ |
10354 | BUG_ON(!set->mode && set->fb); | |
10355 | BUG_ON(set->fb && set->num_connectors == 0); | |
431e50f7 | 10356 | |
2e431051 DV |
10357 | if (set->fb) { |
10358 | DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n", | |
10359 | set->crtc->base.id, set->fb->base.id, | |
10360 | (int)set->num_connectors, set->x, set->y); | |
10361 | } else { | |
10362 | DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id); | |
2e431051 DV |
10363 | } |
10364 | ||
10365 | dev = set->crtc->dev; | |
10366 | ||
10367 | ret = -ENOMEM; | |
10368 | config = kzalloc(sizeof(*config), GFP_KERNEL); | |
10369 | if (!config) | |
10370 | goto out_config; | |
10371 | ||
10372 | ret = intel_set_config_save_state(dev, config); | |
10373 | if (ret) | |
10374 | goto out_config; | |
10375 | ||
10376 | save_set.crtc = set->crtc; | |
10377 | save_set.mode = &set->crtc->mode; | |
10378 | save_set.x = set->crtc->x; | |
10379 | save_set.y = set->crtc->y; | |
10380 | save_set.fb = set->crtc->fb; | |
10381 | ||
10382 | /* Compute whether we need a full modeset, only an fb base update or no | |
10383 | * change at all. In the future we might also check whether only the | |
10384 | * mode changed, e.g. for LVDS where we only change the panel fitter in | |
10385 | * such cases. */ | |
10386 | intel_set_config_compute_mode_changes(set, config); | |
10387 | ||
9a935856 | 10388 | ret = intel_modeset_stage_output_state(dev, set, config); |
2e431051 DV |
10389 | if (ret) |
10390 | goto fail; | |
10391 | ||
5e2b584e | 10392 | if (config->mode_changed) { |
c0c36b94 CW |
10393 | ret = intel_set_mode(set->crtc, set->mode, |
10394 | set->x, set->y, set->fb); | |
5e2b584e | 10395 | } else if (config->fb_changed) { |
4878cae2 VS |
10396 | intel_crtc_wait_for_pending_flips(set->crtc); |
10397 | ||
4f660f49 | 10398 | ret = intel_pipe_set_base(set->crtc, |
94352cf9 | 10399 | set->x, set->y, set->fb); |
7ca51a3a JB |
10400 | /* |
10401 | * In the fastboot case this may be our only check of the | |
10402 | * state after boot. It would be better to only do it on | |
10403 | * the first update, but we don't have a nice way of doing that | |
10404 | * (and really, set_config isn't used much for high freq page | |
10405 | * flipping, so increasing its cost here shouldn't be a big | |
10406 | * deal). | |
10407 | */ | |
d330a953 | 10408 | if (i915.fastboot && ret == 0) |
7ca51a3a | 10409 | intel_modeset_check_state(set->crtc->dev); |
50f56119 DV |
10410 | } |
10411 | ||
2d05eae1 | 10412 | if (ret) { |
bf67dfeb DV |
10413 | DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n", |
10414 | set->crtc->base.id, ret); | |
50f56119 | 10415 | fail: |
2d05eae1 | 10416 | intel_set_config_restore_state(dev, config); |
50f56119 | 10417 | |
7d00a1f5 VS |
10418 | /* |
10419 | * HACK: if the pipe was on, but we didn't have a framebuffer, | |
10420 | * force the pipe off to avoid oopsing in the modeset code | |
10421 | * due to fb==NULL. This should only happen during boot since | |
10422 | * we don't yet reconstruct the FB from the hardware state. | |
10423 | */ | |
10424 | if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb) | |
10425 | disable_crtc_nofb(to_intel_crtc(save_set.crtc)); | |
10426 | ||
2d05eae1 CW |
10427 | /* Try to restore the config */ |
10428 | if (config->mode_changed && | |
10429 | intel_set_mode(save_set.crtc, save_set.mode, | |
10430 | save_set.x, save_set.y, save_set.fb)) | |
10431 | DRM_ERROR("failed to restore config after modeset failure\n"); | |
10432 | } | |
50f56119 | 10433 | |
d9e55608 DV |
10434 | out_config: |
10435 | intel_set_config_free(config); | |
50f56119 DV |
10436 | return ret; |
10437 | } | |
f6e5b160 CW |
10438 | |
10439 | static const struct drm_crtc_funcs intel_crtc_funcs = { | |
f6e5b160 CW |
10440 | .cursor_set = intel_crtc_cursor_set, |
10441 | .cursor_move = intel_crtc_cursor_move, | |
10442 | .gamma_set = intel_crtc_gamma_set, | |
50f56119 | 10443 | .set_config = intel_crtc_set_config, |
f6e5b160 CW |
10444 | .destroy = intel_crtc_destroy, |
10445 | .page_flip = intel_crtc_page_flip, | |
10446 | }; | |
10447 | ||
79f689aa PZ |
10448 | static void intel_cpu_pll_init(struct drm_device *dev) |
10449 | { | |
affa9354 | 10450 | if (HAS_DDI(dev)) |
79f689aa PZ |
10451 | intel_ddi_pll_init(dev); |
10452 | } | |
10453 | ||
5358901f DV |
10454 | static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv, |
10455 | struct intel_shared_dpll *pll, | |
10456 | struct intel_dpll_hw_state *hw_state) | |
ee7b9f93 | 10457 | { |
5358901f | 10458 | uint32_t val; |
ee7b9f93 | 10459 | |
5358901f | 10460 | val = I915_READ(PCH_DPLL(pll->id)); |
66e985c0 DV |
10461 | hw_state->dpll = val; |
10462 | hw_state->fp0 = I915_READ(PCH_FP0(pll->id)); | |
10463 | hw_state->fp1 = I915_READ(PCH_FP1(pll->id)); | |
5358901f DV |
10464 | |
10465 | return val & DPLL_VCO_ENABLE; | |
10466 | } | |
10467 | ||
15bdd4cf DV |
10468 | static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv, |
10469 | struct intel_shared_dpll *pll) | |
10470 | { | |
10471 | I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0); | |
10472 | I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1); | |
10473 | } | |
10474 | ||
e7b903d2 DV |
10475 | static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv, |
10476 | struct intel_shared_dpll *pll) | |
10477 | { | |
e7b903d2 | 10478 | /* PCH refclock must be enabled first */ |
89eff4be | 10479 | ibx_assert_pch_refclk_enabled(dev_priv); |
e7b903d2 | 10480 | |
15bdd4cf DV |
10481 | I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll); |
10482 | ||
10483 | /* Wait for the clocks to stabilize. */ | |
10484 | POSTING_READ(PCH_DPLL(pll->id)); | |
10485 | udelay(150); | |
10486 | ||
10487 | /* The pixel multiplier can only be updated once the | |
10488 | * DPLL is enabled and the clocks are stable. | |
10489 | * | |
10490 | * So write it again. | |
10491 | */ | |
10492 | I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll); | |
10493 | POSTING_READ(PCH_DPLL(pll->id)); | |
e7b903d2 DV |
10494 | udelay(200); |
10495 | } | |
10496 | ||
10497 | static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv, | |
10498 | struct intel_shared_dpll *pll) | |
10499 | { | |
10500 | struct drm_device *dev = dev_priv->dev; | |
10501 | struct intel_crtc *crtc; | |
e7b903d2 DV |
10502 | |
10503 | /* Make sure no transcoder isn't still depending on us. */ | |
10504 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) { | |
10505 | if (intel_crtc_to_shared_dpll(crtc) == pll) | |
10506 | assert_pch_transcoder_disabled(dev_priv, crtc->pipe); | |
ee7b9f93 JB |
10507 | } |
10508 | ||
15bdd4cf DV |
10509 | I915_WRITE(PCH_DPLL(pll->id), 0); |
10510 | POSTING_READ(PCH_DPLL(pll->id)); | |
e7b903d2 DV |
10511 | udelay(200); |
10512 | } | |
10513 | ||
46edb027 DV |
10514 | static char *ibx_pch_dpll_names[] = { |
10515 | "PCH DPLL A", | |
10516 | "PCH DPLL B", | |
10517 | }; | |
10518 | ||
7c74ade1 | 10519 | static void ibx_pch_dpll_init(struct drm_device *dev) |
ee7b9f93 | 10520 | { |
e7b903d2 | 10521 | struct drm_i915_private *dev_priv = dev->dev_private; |
ee7b9f93 JB |
10522 | int i; |
10523 | ||
7c74ade1 | 10524 | dev_priv->num_shared_dpll = 2; |
ee7b9f93 | 10525 | |
e72f9fbf | 10526 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
46edb027 DV |
10527 | dev_priv->shared_dplls[i].id = i; |
10528 | dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i]; | |
15bdd4cf | 10529 | dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set; |
e7b903d2 DV |
10530 | dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable; |
10531 | dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable; | |
5358901f DV |
10532 | dev_priv->shared_dplls[i].get_hw_state = |
10533 | ibx_pch_dpll_get_hw_state; | |
ee7b9f93 JB |
10534 | } |
10535 | } | |
10536 | ||
7c74ade1 DV |
10537 | static void intel_shared_dpll_init(struct drm_device *dev) |
10538 | { | |
e7b903d2 | 10539 | struct drm_i915_private *dev_priv = dev->dev_private; |
7c74ade1 DV |
10540 | |
10541 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) | |
10542 | ibx_pch_dpll_init(dev); | |
10543 | else | |
10544 | dev_priv->num_shared_dpll = 0; | |
10545 | ||
10546 | BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS); | |
7c74ade1 DV |
10547 | } |
10548 | ||
b358d0a6 | 10549 | static void intel_crtc_init(struct drm_device *dev, int pipe) |
79e53945 | 10550 | { |
22fd0fab | 10551 | drm_i915_private_t *dev_priv = dev->dev_private; |
79e53945 JB |
10552 | struct intel_crtc *intel_crtc; |
10553 | int i; | |
10554 | ||
955382f3 | 10555 | intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL); |
79e53945 JB |
10556 | if (intel_crtc == NULL) |
10557 | return; | |
10558 | ||
10559 | drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs); | |
10560 | ||
4726e0b0 SK |
10561 | if (IS_GEN2(dev)) { |
10562 | intel_crtc->max_cursor_width = GEN2_CURSOR_WIDTH; | |
10563 | intel_crtc->max_cursor_height = GEN2_CURSOR_HEIGHT; | |
10564 | } else { | |
10565 | intel_crtc->max_cursor_width = CURSOR_WIDTH; | |
10566 | intel_crtc->max_cursor_height = CURSOR_HEIGHT; | |
10567 | } | |
10568 | dev->mode_config.cursor_width = intel_crtc->max_cursor_width; | |
10569 | dev->mode_config.cursor_height = intel_crtc->max_cursor_height; | |
10570 | ||
79e53945 | 10571 | drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256); |
79e53945 JB |
10572 | for (i = 0; i < 256; i++) { |
10573 | intel_crtc->lut_r[i] = i; | |
10574 | intel_crtc->lut_g[i] = i; | |
10575 | intel_crtc->lut_b[i] = i; | |
10576 | } | |
10577 | ||
1f1c2e24 VS |
10578 | /* |
10579 | * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port | |
10580 | * is hooked to plane B. Hence we want plane A feeding pipe B. | |
10581 | */ | |
80824003 JB |
10582 | intel_crtc->pipe = pipe; |
10583 | intel_crtc->plane = pipe; | |
3a77c4c4 | 10584 | if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) { |
28c97730 | 10585 | DRM_DEBUG_KMS("swapping pipes & planes for FBC\n"); |
e2e767ab | 10586 | intel_crtc->plane = !pipe; |
80824003 JB |
10587 | } |
10588 | ||
22fd0fab JB |
10589 | BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) || |
10590 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL); | |
10591 | dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base; | |
10592 | dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base; | |
10593 | ||
79e53945 | 10594 | drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs); |
79e53945 JB |
10595 | } |
10596 | ||
752aa88a JB |
10597 | enum pipe intel_get_pipe_from_connector(struct intel_connector *connector) |
10598 | { | |
10599 | struct drm_encoder *encoder = connector->base.encoder; | |
10600 | ||
10601 | WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex)); | |
10602 | ||
10603 | if (!encoder) | |
10604 | return INVALID_PIPE; | |
10605 | ||
10606 | return to_intel_crtc(encoder->crtc)->pipe; | |
10607 | } | |
10608 | ||
08d7b3d1 | 10609 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
05394f39 | 10610 | struct drm_file *file) |
08d7b3d1 | 10611 | { |
08d7b3d1 | 10612 | struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data; |
c05422d5 DV |
10613 | struct drm_mode_object *drmmode_obj; |
10614 | struct intel_crtc *crtc; | |
08d7b3d1 | 10615 | |
1cff8f6b DV |
10616 | if (!drm_core_check_feature(dev, DRIVER_MODESET)) |
10617 | return -ENODEV; | |
08d7b3d1 | 10618 | |
c05422d5 DV |
10619 | drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id, |
10620 | DRM_MODE_OBJECT_CRTC); | |
08d7b3d1 | 10621 | |
c05422d5 | 10622 | if (!drmmode_obj) { |
08d7b3d1 | 10623 | DRM_ERROR("no such CRTC id\n"); |
3f2c2057 | 10624 | return -ENOENT; |
08d7b3d1 CW |
10625 | } |
10626 | ||
c05422d5 DV |
10627 | crtc = to_intel_crtc(obj_to_crtc(drmmode_obj)); |
10628 | pipe_from_crtc_id->pipe = crtc->pipe; | |
08d7b3d1 | 10629 | |
c05422d5 | 10630 | return 0; |
08d7b3d1 CW |
10631 | } |
10632 | ||
66a9278e | 10633 | static int intel_encoder_clones(struct intel_encoder *encoder) |
79e53945 | 10634 | { |
66a9278e DV |
10635 | struct drm_device *dev = encoder->base.dev; |
10636 | struct intel_encoder *source_encoder; | |
79e53945 | 10637 | int index_mask = 0; |
79e53945 JB |
10638 | int entry = 0; |
10639 | ||
66a9278e DV |
10640 | list_for_each_entry(source_encoder, |
10641 | &dev->mode_config.encoder_list, base.head) { | |
bc079e8b | 10642 | if (encoders_cloneable(encoder, source_encoder)) |
66a9278e DV |
10643 | index_mask |= (1 << entry); |
10644 | ||
79e53945 JB |
10645 | entry++; |
10646 | } | |
4ef69c7a | 10647 | |
79e53945 JB |
10648 | return index_mask; |
10649 | } | |
10650 | ||
4d302442 CW |
10651 | static bool has_edp_a(struct drm_device *dev) |
10652 | { | |
10653 | struct drm_i915_private *dev_priv = dev->dev_private; | |
10654 | ||
10655 | if (!IS_MOBILE(dev)) | |
10656 | return false; | |
10657 | ||
10658 | if ((I915_READ(DP_A) & DP_DETECTED) == 0) | |
10659 | return false; | |
10660 | ||
e3589908 | 10661 | if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE)) |
4d302442 CW |
10662 | return false; |
10663 | ||
10664 | return true; | |
10665 | } | |
10666 | ||
ba0fbca4 DL |
10667 | const char *intel_output_name(int output) |
10668 | { | |
10669 | static const char *names[] = { | |
10670 | [INTEL_OUTPUT_UNUSED] = "Unused", | |
10671 | [INTEL_OUTPUT_ANALOG] = "Analog", | |
10672 | [INTEL_OUTPUT_DVO] = "DVO", | |
10673 | [INTEL_OUTPUT_SDVO] = "SDVO", | |
10674 | [INTEL_OUTPUT_LVDS] = "LVDS", | |
10675 | [INTEL_OUTPUT_TVOUT] = "TV", | |
10676 | [INTEL_OUTPUT_HDMI] = "HDMI", | |
10677 | [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort", | |
10678 | [INTEL_OUTPUT_EDP] = "eDP", | |
10679 | [INTEL_OUTPUT_DSI] = "DSI", | |
10680 | [INTEL_OUTPUT_UNKNOWN] = "Unknown", | |
10681 | }; | |
10682 | ||
10683 | if (output < 0 || output >= ARRAY_SIZE(names) || !names[output]) | |
10684 | return "Invalid"; | |
10685 | ||
10686 | return names[output]; | |
10687 | } | |
10688 | ||
79e53945 JB |
10689 | static void intel_setup_outputs(struct drm_device *dev) |
10690 | { | |
725e30ad | 10691 | struct drm_i915_private *dev_priv = dev->dev_private; |
4ef69c7a | 10692 | struct intel_encoder *encoder; |
cb0953d7 | 10693 | bool dpd_is_edp = false; |
79e53945 | 10694 | |
c9093354 | 10695 | intel_lvds_init(dev); |
79e53945 | 10696 | |
c40c0f5b | 10697 | if (!IS_ULT(dev)) |
79935fca | 10698 | intel_crt_init(dev); |
cb0953d7 | 10699 | |
affa9354 | 10700 | if (HAS_DDI(dev)) { |
0e72a5b5 ED |
10701 | int found; |
10702 | ||
10703 | /* Haswell uses DDI functions to detect digital outputs */ | |
10704 | found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED; | |
10705 | /* DDI A only supports eDP */ | |
10706 | if (found) | |
10707 | intel_ddi_init(dev, PORT_A); | |
10708 | ||
10709 | /* DDI B, C and D detection is indicated by the SFUSE_STRAP | |
10710 | * register */ | |
10711 | found = I915_READ(SFUSE_STRAP); | |
10712 | ||
10713 | if (found & SFUSE_STRAP_DDIB_DETECTED) | |
10714 | intel_ddi_init(dev, PORT_B); | |
10715 | if (found & SFUSE_STRAP_DDIC_DETECTED) | |
10716 | intel_ddi_init(dev, PORT_C); | |
10717 | if (found & SFUSE_STRAP_DDID_DETECTED) | |
10718 | intel_ddi_init(dev, PORT_D); | |
10719 | } else if (HAS_PCH_SPLIT(dev)) { | |
cb0953d7 | 10720 | int found; |
5d8a7752 | 10721 | dpd_is_edp = intel_dp_is_edp(dev, PORT_D); |
270b3042 DV |
10722 | |
10723 | if (has_edp_a(dev)) | |
10724 | intel_dp_init(dev, DP_A, PORT_A); | |
cb0953d7 | 10725 | |
dc0fa718 | 10726 | if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) { |
461ed3ca | 10727 | /* PCH SDVOB multiplex with HDMIB */ |
eef4eacb | 10728 | found = intel_sdvo_init(dev, PCH_SDVOB, true); |
30ad48b7 | 10729 | if (!found) |
e2debe91 | 10730 | intel_hdmi_init(dev, PCH_HDMIB, PORT_B); |
5eb08b69 | 10731 | if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED)) |
ab9d7c30 | 10732 | intel_dp_init(dev, PCH_DP_B, PORT_B); |
30ad48b7 ZW |
10733 | } |
10734 | ||
dc0fa718 | 10735 | if (I915_READ(PCH_HDMIC) & SDVO_DETECTED) |
e2debe91 | 10736 | intel_hdmi_init(dev, PCH_HDMIC, PORT_C); |
30ad48b7 | 10737 | |
dc0fa718 | 10738 | if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED) |
e2debe91 | 10739 | intel_hdmi_init(dev, PCH_HDMID, PORT_D); |
30ad48b7 | 10740 | |
5eb08b69 | 10741 | if (I915_READ(PCH_DP_C) & DP_DETECTED) |
ab9d7c30 | 10742 | intel_dp_init(dev, PCH_DP_C, PORT_C); |
5eb08b69 | 10743 | |
270b3042 | 10744 | if (I915_READ(PCH_DP_D) & DP_DETECTED) |
ab9d7c30 | 10745 | intel_dp_init(dev, PCH_DP_D, PORT_D); |
4a87d65d | 10746 | } else if (IS_VALLEYVIEW(dev)) { |
585a94b8 AB |
10747 | if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) { |
10748 | intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB, | |
10749 | PORT_B); | |
10750 | if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED) | |
10751 | intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B); | |
10752 | } | |
10753 | ||
6f6005a5 JB |
10754 | if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) { |
10755 | intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC, | |
10756 | PORT_C); | |
10757 | if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED) | |
5d8a7752 | 10758 | intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C); |
6f6005a5 | 10759 | } |
19c03924 | 10760 | |
3cfca973 | 10761 | intel_dsi_init(dev); |
103a196f | 10762 | } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) { |
27185ae1 | 10763 | bool found = false; |
7d57382e | 10764 | |
e2debe91 | 10765 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
b01f2c3a | 10766 | DRM_DEBUG_KMS("probing SDVOB\n"); |
e2debe91 | 10767 | found = intel_sdvo_init(dev, GEN3_SDVOB, true); |
b01f2c3a JB |
10768 | if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) { |
10769 | DRM_DEBUG_KMS("probing HDMI on SDVOB\n"); | |
e2debe91 | 10770 | intel_hdmi_init(dev, GEN4_HDMIB, PORT_B); |
b01f2c3a | 10771 | } |
27185ae1 | 10772 | |
e7281eab | 10773 | if (!found && SUPPORTS_INTEGRATED_DP(dev)) |
ab9d7c30 | 10774 | intel_dp_init(dev, DP_B, PORT_B); |
725e30ad | 10775 | } |
13520b05 KH |
10776 | |
10777 | /* Before G4X SDVOC doesn't have its own detect register */ | |
13520b05 | 10778 | |
e2debe91 | 10779 | if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) { |
b01f2c3a | 10780 | DRM_DEBUG_KMS("probing SDVOC\n"); |
e2debe91 | 10781 | found = intel_sdvo_init(dev, GEN3_SDVOC, false); |
b01f2c3a | 10782 | } |
27185ae1 | 10783 | |
e2debe91 | 10784 | if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) { |
27185ae1 | 10785 | |
b01f2c3a JB |
10786 | if (SUPPORTS_INTEGRATED_HDMI(dev)) { |
10787 | DRM_DEBUG_KMS("probing HDMI on SDVOC\n"); | |
e2debe91 | 10788 | intel_hdmi_init(dev, GEN4_HDMIC, PORT_C); |
b01f2c3a | 10789 | } |
e7281eab | 10790 | if (SUPPORTS_INTEGRATED_DP(dev)) |
ab9d7c30 | 10791 | intel_dp_init(dev, DP_C, PORT_C); |
725e30ad | 10792 | } |
27185ae1 | 10793 | |
b01f2c3a | 10794 | if (SUPPORTS_INTEGRATED_DP(dev) && |
e7281eab | 10795 | (I915_READ(DP_D) & DP_DETECTED)) |
ab9d7c30 | 10796 | intel_dp_init(dev, DP_D, PORT_D); |
bad720ff | 10797 | } else if (IS_GEN2(dev)) |
79e53945 JB |
10798 | intel_dvo_init(dev); |
10799 | ||
103a196f | 10800 | if (SUPPORTS_TV(dev)) |
79e53945 JB |
10801 | intel_tv_init(dev); |
10802 | ||
4ef69c7a CW |
10803 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { |
10804 | encoder->base.possible_crtcs = encoder->crtc_mask; | |
10805 | encoder->base.possible_clones = | |
66a9278e | 10806 | intel_encoder_clones(encoder); |
79e53945 | 10807 | } |
47356eb6 | 10808 | |
dde86e2d | 10809 | intel_init_pch_refclk(dev); |
270b3042 DV |
10810 | |
10811 | drm_helper_move_panel_connectors_to_head(dev); | |
79e53945 JB |
10812 | } |
10813 | ||
10814 | static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb) | |
10815 | { | |
10816 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); | |
79e53945 | 10817 | |
ef2d633e DV |
10818 | drm_framebuffer_cleanup(fb); |
10819 | WARN_ON(!intel_fb->obj->framebuffer_references--); | |
10820 | drm_gem_object_unreference_unlocked(&intel_fb->obj->base); | |
79e53945 JB |
10821 | kfree(intel_fb); |
10822 | } | |
10823 | ||
10824 | static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb, | |
05394f39 | 10825 | struct drm_file *file, |
79e53945 JB |
10826 | unsigned int *handle) |
10827 | { | |
10828 | struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb); | |
05394f39 | 10829 | struct drm_i915_gem_object *obj = intel_fb->obj; |
79e53945 | 10830 | |
05394f39 | 10831 | return drm_gem_handle_create(file, &obj->base, handle); |
79e53945 JB |
10832 | } |
10833 | ||
10834 | static const struct drm_framebuffer_funcs intel_fb_funcs = { | |
10835 | .destroy = intel_user_framebuffer_destroy, | |
10836 | .create_handle = intel_user_framebuffer_create_handle, | |
10837 | }; | |
10838 | ||
b5ea642a DV |
10839 | static int intel_framebuffer_init(struct drm_device *dev, |
10840 | struct intel_framebuffer *intel_fb, | |
10841 | struct drm_mode_fb_cmd2 *mode_cmd, | |
10842 | struct drm_i915_gem_object *obj) | |
79e53945 | 10843 | { |
a57ce0b2 | 10844 | int aligned_height; |
a35cdaa0 | 10845 | int pitch_limit; |
79e53945 JB |
10846 | int ret; |
10847 | ||
dd4916c5 DV |
10848 | WARN_ON(!mutex_is_locked(&dev->struct_mutex)); |
10849 | ||
c16ed4be CW |
10850 | if (obj->tiling_mode == I915_TILING_Y) { |
10851 | DRM_DEBUG("hardware does not support tiling Y\n"); | |
57cd6508 | 10852 | return -EINVAL; |
c16ed4be | 10853 | } |
57cd6508 | 10854 | |
c16ed4be CW |
10855 | if (mode_cmd->pitches[0] & 63) { |
10856 | DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n", | |
10857 | mode_cmd->pitches[0]); | |
57cd6508 | 10858 | return -EINVAL; |
c16ed4be | 10859 | } |
57cd6508 | 10860 | |
a35cdaa0 CW |
10861 | if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) { |
10862 | pitch_limit = 32*1024; | |
10863 | } else if (INTEL_INFO(dev)->gen >= 4) { | |
10864 | if (obj->tiling_mode) | |
10865 | pitch_limit = 16*1024; | |
10866 | else | |
10867 | pitch_limit = 32*1024; | |
10868 | } else if (INTEL_INFO(dev)->gen >= 3) { | |
10869 | if (obj->tiling_mode) | |
10870 | pitch_limit = 8*1024; | |
10871 | else | |
10872 | pitch_limit = 16*1024; | |
10873 | } else | |
10874 | /* XXX DSPC is limited to 4k tiled */ | |
10875 | pitch_limit = 8*1024; | |
10876 | ||
10877 | if (mode_cmd->pitches[0] > pitch_limit) { | |
10878 | DRM_DEBUG("%s pitch (%d) must be at less than %d\n", | |
10879 | obj->tiling_mode ? "tiled" : "linear", | |
10880 | mode_cmd->pitches[0], pitch_limit); | |
5d7bd705 | 10881 | return -EINVAL; |
c16ed4be | 10882 | } |
5d7bd705 VS |
10883 | |
10884 | if (obj->tiling_mode != I915_TILING_NONE && | |
c16ed4be CW |
10885 | mode_cmd->pitches[0] != obj->stride) { |
10886 | DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n", | |
10887 | mode_cmd->pitches[0], obj->stride); | |
5d7bd705 | 10888 | return -EINVAL; |
c16ed4be | 10889 | } |
5d7bd705 | 10890 | |
57779d06 | 10891 | /* Reject formats not supported by any plane early. */ |
308e5bcb | 10892 | switch (mode_cmd->pixel_format) { |
57779d06 | 10893 | case DRM_FORMAT_C8: |
04b3924d VS |
10894 | case DRM_FORMAT_RGB565: |
10895 | case DRM_FORMAT_XRGB8888: | |
10896 | case DRM_FORMAT_ARGB8888: | |
57779d06 VS |
10897 | break; |
10898 | case DRM_FORMAT_XRGB1555: | |
10899 | case DRM_FORMAT_ARGB1555: | |
c16ed4be | 10900 | if (INTEL_INFO(dev)->gen > 3) { |
4ee62c76 VS |
10901 | DRM_DEBUG("unsupported pixel format: %s\n", |
10902 | drm_get_format_name(mode_cmd->pixel_format)); | |
57779d06 | 10903 | return -EINVAL; |
c16ed4be | 10904 | } |
57779d06 VS |
10905 | break; |
10906 | case DRM_FORMAT_XBGR8888: | |
10907 | case DRM_FORMAT_ABGR8888: | |
04b3924d VS |
10908 | case DRM_FORMAT_XRGB2101010: |
10909 | case DRM_FORMAT_ARGB2101010: | |
57779d06 VS |
10910 | case DRM_FORMAT_XBGR2101010: |
10911 | case DRM_FORMAT_ABGR2101010: | |
c16ed4be | 10912 | if (INTEL_INFO(dev)->gen < 4) { |
4ee62c76 VS |
10913 | DRM_DEBUG("unsupported pixel format: %s\n", |
10914 | drm_get_format_name(mode_cmd->pixel_format)); | |
57779d06 | 10915 | return -EINVAL; |
c16ed4be | 10916 | } |
b5626747 | 10917 | break; |
04b3924d VS |
10918 | case DRM_FORMAT_YUYV: |
10919 | case DRM_FORMAT_UYVY: | |
10920 | case DRM_FORMAT_YVYU: | |
10921 | case DRM_FORMAT_VYUY: | |
c16ed4be | 10922 | if (INTEL_INFO(dev)->gen < 5) { |
4ee62c76 VS |
10923 | DRM_DEBUG("unsupported pixel format: %s\n", |
10924 | drm_get_format_name(mode_cmd->pixel_format)); | |
57779d06 | 10925 | return -EINVAL; |
c16ed4be | 10926 | } |
57cd6508 CW |
10927 | break; |
10928 | default: | |
4ee62c76 VS |
10929 | DRM_DEBUG("unsupported pixel format: %s\n", |
10930 | drm_get_format_name(mode_cmd->pixel_format)); | |
57cd6508 CW |
10931 | return -EINVAL; |
10932 | } | |
10933 | ||
90f9a336 VS |
10934 | /* FIXME need to adjust LINOFF/TILEOFF accordingly. */ |
10935 | if (mode_cmd->offsets[0] != 0) | |
10936 | return -EINVAL; | |
10937 | ||
a57ce0b2 JB |
10938 | aligned_height = intel_align_height(dev, mode_cmd->height, |
10939 | obj->tiling_mode); | |
53155c0a DV |
10940 | /* FIXME drm helper for size checks (especially planar formats)? */ |
10941 | if (obj->base.size < aligned_height * mode_cmd->pitches[0]) | |
10942 | return -EINVAL; | |
10943 | ||
c7d73f6a DV |
10944 | drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd); |
10945 | intel_fb->obj = obj; | |
80075d49 | 10946 | intel_fb->obj->framebuffer_references++; |
c7d73f6a | 10947 | |
79e53945 JB |
10948 | ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs); |
10949 | if (ret) { | |
10950 | DRM_ERROR("framebuffer init failed %d\n", ret); | |
10951 | return ret; | |
10952 | } | |
10953 | ||
79e53945 JB |
10954 | return 0; |
10955 | } | |
10956 | ||
79e53945 JB |
10957 | static struct drm_framebuffer * |
10958 | intel_user_framebuffer_create(struct drm_device *dev, | |
10959 | struct drm_file *filp, | |
308e5bcb | 10960 | struct drm_mode_fb_cmd2 *mode_cmd) |
79e53945 | 10961 | { |
05394f39 | 10962 | struct drm_i915_gem_object *obj; |
79e53945 | 10963 | |
308e5bcb JB |
10964 | obj = to_intel_bo(drm_gem_object_lookup(dev, filp, |
10965 | mode_cmd->handles[0])); | |
c8725226 | 10966 | if (&obj->base == NULL) |
cce13ff7 | 10967 | return ERR_PTR(-ENOENT); |
79e53945 | 10968 | |
d2dff872 | 10969 | return intel_framebuffer_create(dev, mode_cmd, obj); |
79e53945 JB |
10970 | } |
10971 | ||
4520f53a | 10972 | #ifndef CONFIG_DRM_I915_FBDEV |
0632fef6 | 10973 | static inline void intel_fbdev_output_poll_changed(struct drm_device *dev) |
4520f53a DV |
10974 | { |
10975 | } | |
10976 | #endif | |
10977 | ||
79e53945 | 10978 | static const struct drm_mode_config_funcs intel_mode_funcs = { |
79e53945 | 10979 | .fb_create = intel_user_framebuffer_create, |
0632fef6 | 10980 | .output_poll_changed = intel_fbdev_output_poll_changed, |
79e53945 JB |
10981 | }; |
10982 | ||
e70236a8 JB |
10983 | /* Set up chip specific display functions */ |
10984 | static void intel_init_display(struct drm_device *dev) | |
10985 | { | |
10986 | struct drm_i915_private *dev_priv = dev->dev_private; | |
10987 | ||
ee9300bb DV |
10988 | if (HAS_PCH_SPLIT(dev) || IS_G4X(dev)) |
10989 | dev_priv->display.find_dpll = g4x_find_best_dpll; | |
10990 | else if (IS_VALLEYVIEW(dev)) | |
10991 | dev_priv->display.find_dpll = vlv_find_best_dpll; | |
10992 | else if (IS_PINEVIEW(dev)) | |
10993 | dev_priv->display.find_dpll = pnv_find_best_dpll; | |
10994 | else | |
10995 | dev_priv->display.find_dpll = i9xx_find_best_dpll; | |
10996 | ||
affa9354 | 10997 | if (HAS_DDI(dev)) { |
0e8ffe1b | 10998 | dev_priv->display.get_pipe_config = haswell_get_pipe_config; |
4c6baa59 | 10999 | dev_priv->display.get_plane_config = ironlake_get_plane_config; |
09b4ddf9 | 11000 | dev_priv->display.crtc_mode_set = haswell_crtc_mode_set; |
4f771f10 PZ |
11001 | dev_priv->display.crtc_enable = haswell_crtc_enable; |
11002 | dev_priv->display.crtc_disable = haswell_crtc_disable; | |
6441ab5f | 11003 | dev_priv->display.off = haswell_crtc_off; |
262ca2b0 MR |
11004 | dev_priv->display.update_primary_plane = |
11005 | ironlake_update_primary_plane; | |
09b4ddf9 | 11006 | } else if (HAS_PCH_SPLIT(dev)) { |
0e8ffe1b | 11007 | dev_priv->display.get_pipe_config = ironlake_get_pipe_config; |
4c6baa59 | 11008 | dev_priv->display.get_plane_config = ironlake_get_plane_config; |
f564048e | 11009 | dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set; |
76e5a89c DV |
11010 | dev_priv->display.crtc_enable = ironlake_crtc_enable; |
11011 | dev_priv->display.crtc_disable = ironlake_crtc_disable; | |
ee7b9f93 | 11012 | dev_priv->display.off = ironlake_crtc_off; |
262ca2b0 MR |
11013 | dev_priv->display.update_primary_plane = |
11014 | ironlake_update_primary_plane; | |
89b667f8 JB |
11015 | } else if (IS_VALLEYVIEW(dev)) { |
11016 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; | |
1ad292b5 | 11017 | dev_priv->display.get_plane_config = i9xx_get_plane_config; |
89b667f8 JB |
11018 | dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set; |
11019 | dev_priv->display.crtc_enable = valleyview_crtc_enable; | |
11020 | dev_priv->display.crtc_disable = i9xx_crtc_disable; | |
11021 | dev_priv->display.off = i9xx_crtc_off; | |
262ca2b0 MR |
11022 | dev_priv->display.update_primary_plane = |
11023 | i9xx_update_primary_plane; | |
f564048e | 11024 | } else { |
0e8ffe1b | 11025 | dev_priv->display.get_pipe_config = i9xx_get_pipe_config; |
1ad292b5 | 11026 | dev_priv->display.get_plane_config = i9xx_get_plane_config; |
f564048e | 11027 | dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set; |
76e5a89c DV |
11028 | dev_priv->display.crtc_enable = i9xx_crtc_enable; |
11029 | dev_priv->display.crtc_disable = i9xx_crtc_disable; | |
ee7b9f93 | 11030 | dev_priv->display.off = i9xx_crtc_off; |
262ca2b0 MR |
11031 | dev_priv->display.update_primary_plane = |
11032 | i9xx_update_primary_plane; | |
f564048e | 11033 | } |
e70236a8 | 11034 | |
e70236a8 | 11035 | /* Returns the core display clock speed */ |
25eb05fc JB |
11036 | if (IS_VALLEYVIEW(dev)) |
11037 | dev_priv->display.get_display_clock_speed = | |
11038 | valleyview_get_display_clock_speed; | |
11039 | else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev))) | |
e70236a8 JB |
11040 | dev_priv->display.get_display_clock_speed = |
11041 | i945_get_display_clock_speed; | |
11042 | else if (IS_I915G(dev)) | |
11043 | dev_priv->display.get_display_clock_speed = | |
11044 | i915_get_display_clock_speed; | |
257a7ffc | 11045 | else if (IS_I945GM(dev) || IS_845G(dev)) |
e70236a8 JB |
11046 | dev_priv->display.get_display_clock_speed = |
11047 | i9xx_misc_get_display_clock_speed; | |
257a7ffc DV |
11048 | else if (IS_PINEVIEW(dev)) |
11049 | dev_priv->display.get_display_clock_speed = | |
11050 | pnv_get_display_clock_speed; | |
e70236a8 JB |
11051 | else if (IS_I915GM(dev)) |
11052 | dev_priv->display.get_display_clock_speed = | |
11053 | i915gm_get_display_clock_speed; | |
11054 | else if (IS_I865G(dev)) | |
11055 | dev_priv->display.get_display_clock_speed = | |
11056 | i865_get_display_clock_speed; | |
f0f8a9ce | 11057 | else if (IS_I85X(dev)) |
e70236a8 JB |
11058 | dev_priv->display.get_display_clock_speed = |
11059 | i855_get_display_clock_speed; | |
11060 | else /* 852, 830 */ | |
11061 | dev_priv->display.get_display_clock_speed = | |
11062 | i830_get_display_clock_speed; | |
11063 | ||
7f8a8569 | 11064 | if (HAS_PCH_SPLIT(dev)) { |
f00a3ddf | 11065 | if (IS_GEN5(dev)) { |
674cf967 | 11066 | dev_priv->display.fdi_link_train = ironlake_fdi_link_train; |
e0dac65e | 11067 | dev_priv->display.write_eld = ironlake_write_eld; |
1398261a | 11068 | } else if (IS_GEN6(dev)) { |
674cf967 | 11069 | dev_priv->display.fdi_link_train = gen6_fdi_link_train; |
e0dac65e | 11070 | dev_priv->display.write_eld = ironlake_write_eld; |
357555c0 JB |
11071 | } else if (IS_IVYBRIDGE(dev)) { |
11072 | /* FIXME: detect B0+ stepping and use auto training */ | |
11073 | dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train; | |
e0dac65e | 11074 | dev_priv->display.write_eld = ironlake_write_eld; |
01a415fd DV |
11075 | dev_priv->display.modeset_global_resources = |
11076 | ivb_modeset_global_resources; | |
4e0bbc31 | 11077 | } else if (IS_HASWELL(dev) || IS_GEN8(dev)) { |
c82e4d26 | 11078 | dev_priv->display.fdi_link_train = hsw_fdi_link_train; |
83358c85 | 11079 | dev_priv->display.write_eld = haswell_write_eld; |
d6dd9eb1 DV |
11080 | dev_priv->display.modeset_global_resources = |
11081 | haswell_modeset_global_resources; | |
a0e63c22 | 11082 | } |
6067aaea | 11083 | } else if (IS_G4X(dev)) { |
e0dac65e | 11084 | dev_priv->display.write_eld = g4x_write_eld; |
30a970c6 JB |
11085 | } else if (IS_VALLEYVIEW(dev)) { |
11086 | dev_priv->display.modeset_global_resources = | |
11087 | valleyview_modeset_global_resources; | |
9ca2fe73 | 11088 | dev_priv->display.write_eld = ironlake_write_eld; |
e70236a8 | 11089 | } |
8c9f3aaf JB |
11090 | |
11091 | /* Default just returns -ENODEV to indicate unsupported */ | |
11092 | dev_priv->display.queue_flip = intel_default_queue_flip; | |
11093 | ||
11094 | switch (INTEL_INFO(dev)->gen) { | |
11095 | case 2: | |
11096 | dev_priv->display.queue_flip = intel_gen2_queue_flip; | |
11097 | break; | |
11098 | ||
11099 | case 3: | |
11100 | dev_priv->display.queue_flip = intel_gen3_queue_flip; | |
11101 | break; | |
11102 | ||
11103 | case 4: | |
11104 | case 5: | |
11105 | dev_priv->display.queue_flip = intel_gen4_queue_flip; | |
11106 | break; | |
11107 | ||
11108 | case 6: | |
11109 | dev_priv->display.queue_flip = intel_gen6_queue_flip; | |
11110 | break; | |
7c9017e5 | 11111 | case 7: |
4e0bbc31 | 11112 | case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */ |
7c9017e5 JB |
11113 | dev_priv->display.queue_flip = intel_gen7_queue_flip; |
11114 | break; | |
8c9f3aaf | 11115 | } |
7bd688cd JN |
11116 | |
11117 | intel_panel_init_backlight_funcs(dev); | |
e70236a8 JB |
11118 | } |
11119 | ||
b690e96c JB |
11120 | /* |
11121 | * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend, | |
11122 | * resume, or other times. This quirk makes sure that's the case for | |
11123 | * affected systems. | |
11124 | */ | |
0206e353 | 11125 | static void quirk_pipea_force(struct drm_device *dev) |
b690e96c JB |
11126 | { |
11127 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11128 | ||
11129 | dev_priv->quirks |= QUIRK_PIPEA_FORCE; | |
bc0daf48 | 11130 | DRM_INFO("applying pipe a force quirk\n"); |
b690e96c JB |
11131 | } |
11132 | ||
435793df KP |
11133 | /* |
11134 | * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason | |
11135 | */ | |
11136 | static void quirk_ssc_force_disable(struct drm_device *dev) | |
11137 | { | |
11138 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11139 | dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE; | |
bc0daf48 | 11140 | DRM_INFO("applying lvds SSC disable quirk\n"); |
435793df KP |
11141 | } |
11142 | ||
4dca20ef | 11143 | /* |
5a15ab5b CE |
11144 | * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight |
11145 | * brightness value | |
4dca20ef CE |
11146 | */ |
11147 | static void quirk_invert_brightness(struct drm_device *dev) | |
11148 | { | |
11149 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11150 | dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS; | |
bc0daf48 | 11151 | DRM_INFO("applying inverted panel brightness quirk\n"); |
435793df KP |
11152 | } |
11153 | ||
b690e96c JB |
11154 | struct intel_quirk { |
11155 | int device; | |
11156 | int subsystem_vendor; | |
11157 | int subsystem_device; | |
11158 | void (*hook)(struct drm_device *dev); | |
11159 | }; | |
11160 | ||
5f85f176 EE |
11161 | /* For systems that don't have a meaningful PCI subdevice/subvendor ID */ |
11162 | struct intel_dmi_quirk { | |
11163 | void (*hook)(struct drm_device *dev); | |
11164 | const struct dmi_system_id (*dmi_id_list)[]; | |
11165 | }; | |
11166 | ||
11167 | static int intel_dmi_reverse_brightness(const struct dmi_system_id *id) | |
11168 | { | |
11169 | DRM_INFO("Backlight polarity reversed on %s\n", id->ident); | |
11170 | return 1; | |
11171 | } | |
11172 | ||
11173 | static const struct intel_dmi_quirk intel_dmi_quirks[] = { | |
11174 | { | |
11175 | .dmi_id_list = &(const struct dmi_system_id[]) { | |
11176 | { | |
11177 | .callback = intel_dmi_reverse_brightness, | |
11178 | .ident = "NCR Corporation", | |
11179 | .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"), | |
11180 | DMI_MATCH(DMI_PRODUCT_NAME, ""), | |
11181 | }, | |
11182 | }, | |
11183 | { } /* terminating entry */ | |
11184 | }, | |
11185 | .hook = quirk_invert_brightness, | |
11186 | }, | |
11187 | }; | |
11188 | ||
c43b5634 | 11189 | static struct intel_quirk intel_quirks[] = { |
b690e96c | 11190 | /* HP Mini needs pipe A force quirk (LP: #322104) */ |
0206e353 | 11191 | { 0x27ae, 0x103c, 0x361a, quirk_pipea_force }, |
b690e96c | 11192 | |
b690e96c JB |
11193 | /* Toshiba Protege R-205, S-209 needs pipe A force quirk */ |
11194 | { 0x2592, 0x1179, 0x0001, quirk_pipea_force }, | |
11195 | ||
b690e96c JB |
11196 | /* ThinkPad T60 needs pipe A force quirk (bug #16494) */ |
11197 | { 0x2782, 0x17aa, 0x201a, quirk_pipea_force }, | |
11198 | ||
a4945f95 | 11199 | /* 830 needs to leave pipe A & dpll A up */ |
dcdaed6e | 11200 | { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force }, |
435793df KP |
11201 | |
11202 | /* Lenovo U160 cannot use SSC on LVDS */ | |
11203 | { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable }, | |
070d329a MAS |
11204 | |
11205 | /* Sony Vaio Y cannot use SSC on LVDS */ | |
11206 | { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable }, | |
5a15ab5b | 11207 | |
be505f64 AH |
11208 | /* Acer Aspire 5734Z must invert backlight brightness */ |
11209 | { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness }, | |
11210 | ||
11211 | /* Acer/eMachines G725 */ | |
11212 | { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness }, | |
11213 | ||
11214 | /* Acer/eMachines e725 */ | |
11215 | { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness }, | |
11216 | ||
11217 | /* Acer/Packard Bell NCL20 */ | |
11218 | { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness }, | |
11219 | ||
11220 | /* Acer Aspire 4736Z */ | |
11221 | { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness }, | |
0f540c3a JN |
11222 | |
11223 | /* Acer Aspire 5336 */ | |
11224 | { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness }, | |
b690e96c JB |
11225 | }; |
11226 | ||
11227 | static void intel_init_quirks(struct drm_device *dev) | |
11228 | { | |
11229 | struct pci_dev *d = dev->pdev; | |
11230 | int i; | |
11231 | ||
11232 | for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) { | |
11233 | struct intel_quirk *q = &intel_quirks[i]; | |
11234 | ||
11235 | if (d->device == q->device && | |
11236 | (d->subsystem_vendor == q->subsystem_vendor || | |
11237 | q->subsystem_vendor == PCI_ANY_ID) && | |
11238 | (d->subsystem_device == q->subsystem_device || | |
11239 | q->subsystem_device == PCI_ANY_ID)) | |
11240 | q->hook(dev); | |
11241 | } | |
5f85f176 EE |
11242 | for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) { |
11243 | if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0) | |
11244 | intel_dmi_quirks[i].hook(dev); | |
11245 | } | |
b690e96c JB |
11246 | } |
11247 | ||
9cce37f4 JB |
11248 | /* Disable the VGA plane that we never use */ |
11249 | static void i915_disable_vga(struct drm_device *dev) | |
11250 | { | |
11251 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11252 | u8 sr1; | |
766aa1c4 | 11253 | u32 vga_reg = i915_vgacntrl_reg(dev); |
9cce37f4 | 11254 | |
2b37c616 | 11255 | /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */ |
9cce37f4 | 11256 | vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO); |
3fdcf431 | 11257 | outb(SR01, VGA_SR_INDEX); |
9cce37f4 JB |
11258 | sr1 = inb(VGA_SR_DATA); |
11259 | outb(sr1 | 1<<5, VGA_SR_DATA); | |
11260 | vga_put(dev->pdev, VGA_RSRC_LEGACY_IO); | |
11261 | udelay(300); | |
11262 | ||
11263 | I915_WRITE(vga_reg, VGA_DISP_DISABLE); | |
11264 | POSTING_READ(vga_reg); | |
11265 | } | |
11266 | ||
f817586c DV |
11267 | void intel_modeset_init_hw(struct drm_device *dev) |
11268 | { | |
a8f78b58 ED |
11269 | intel_prepare_ddi(dev); |
11270 | ||
f817586c DV |
11271 | intel_init_clock_gating(dev); |
11272 | ||
5382f5f3 | 11273 | intel_reset_dpio(dev); |
40e9cf64 | 11274 | |
79f5b2c7 | 11275 | mutex_lock(&dev->struct_mutex); |
8090c6b9 | 11276 | intel_enable_gt_powersave(dev); |
79f5b2c7 | 11277 | mutex_unlock(&dev->struct_mutex); |
f817586c DV |
11278 | } |
11279 | ||
7d708ee4 ID |
11280 | void intel_modeset_suspend_hw(struct drm_device *dev) |
11281 | { | |
11282 | intel_suspend_hw(dev); | |
11283 | } | |
11284 | ||
79e53945 JB |
11285 | void intel_modeset_init(struct drm_device *dev) |
11286 | { | |
652c393a | 11287 | struct drm_i915_private *dev_priv = dev->dev_private; |
1fe47785 | 11288 | int sprite, ret; |
8cc87b75 | 11289 | enum pipe pipe; |
46f297fb | 11290 | struct intel_crtc *crtc; |
79e53945 JB |
11291 | |
11292 | drm_mode_config_init(dev); | |
11293 | ||
11294 | dev->mode_config.min_width = 0; | |
11295 | dev->mode_config.min_height = 0; | |
11296 | ||
019d96cb DA |
11297 | dev->mode_config.preferred_depth = 24; |
11298 | dev->mode_config.prefer_shadow = 1; | |
11299 | ||
e6ecefaa | 11300 | dev->mode_config.funcs = &intel_mode_funcs; |
79e53945 | 11301 | |
b690e96c JB |
11302 | intel_init_quirks(dev); |
11303 | ||
1fa61106 ED |
11304 | intel_init_pm(dev); |
11305 | ||
e3c74757 BW |
11306 | if (INTEL_INFO(dev)->num_pipes == 0) |
11307 | return; | |
11308 | ||
e70236a8 JB |
11309 | intel_init_display(dev); |
11310 | ||
a6c45cf0 CW |
11311 | if (IS_GEN2(dev)) { |
11312 | dev->mode_config.max_width = 2048; | |
11313 | dev->mode_config.max_height = 2048; | |
11314 | } else if (IS_GEN3(dev)) { | |
5e4d6fa7 KP |
11315 | dev->mode_config.max_width = 4096; |
11316 | dev->mode_config.max_height = 4096; | |
79e53945 | 11317 | } else { |
a6c45cf0 CW |
11318 | dev->mode_config.max_width = 8192; |
11319 | dev->mode_config.max_height = 8192; | |
79e53945 | 11320 | } |
5d4545ae | 11321 | dev->mode_config.fb_base = dev_priv->gtt.mappable_base; |
79e53945 | 11322 | |
28c97730 | 11323 | DRM_DEBUG_KMS("%d display pipe%s available.\n", |
7eb552ae BW |
11324 | INTEL_INFO(dev)->num_pipes, |
11325 | INTEL_INFO(dev)->num_pipes > 1 ? "s" : ""); | |
79e53945 | 11326 | |
8cc87b75 DL |
11327 | for_each_pipe(pipe) { |
11328 | intel_crtc_init(dev, pipe); | |
1fe47785 DL |
11329 | for_each_sprite(pipe, sprite) { |
11330 | ret = intel_plane_init(dev, pipe, sprite); | |
7f1f3851 | 11331 | if (ret) |
06da8da2 | 11332 | DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n", |
1fe47785 | 11333 | pipe_name(pipe), sprite_name(pipe, sprite), ret); |
7f1f3851 | 11334 | } |
79e53945 JB |
11335 | } |
11336 | ||
f42bb70d | 11337 | intel_init_dpio(dev); |
5382f5f3 | 11338 | intel_reset_dpio(dev); |
f42bb70d | 11339 | |
79f689aa | 11340 | intel_cpu_pll_init(dev); |
e72f9fbf | 11341 | intel_shared_dpll_init(dev); |
ee7b9f93 | 11342 | |
9cce37f4 JB |
11343 | /* Just disable it once at startup */ |
11344 | i915_disable_vga(dev); | |
79e53945 | 11345 | intel_setup_outputs(dev); |
11be49eb CW |
11346 | |
11347 | /* Just in case the BIOS is doing something questionable. */ | |
11348 | intel_disable_fbc(dev); | |
fa9fa083 | 11349 | |
8b687df4 | 11350 | mutex_lock(&dev->mode_config.mutex); |
fa9fa083 | 11351 | intel_modeset_setup_hw_state(dev, false); |
8b687df4 | 11352 | mutex_unlock(&dev->mode_config.mutex); |
46f297fb JB |
11353 | |
11354 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
11355 | base.head) { | |
11356 | if (!crtc->active) | |
11357 | continue; | |
11358 | ||
46f297fb | 11359 | /* |
46f297fb JB |
11360 | * Note that reserving the BIOS fb up front prevents us |
11361 | * from stuffing other stolen allocations like the ring | |
11362 | * on top. This prevents some ugliness at boot time, and | |
11363 | * can even allow for smooth boot transitions if the BIOS | |
11364 | * fb is large enough for the active pipe configuration. | |
11365 | */ | |
11366 | if (dev_priv->display.get_plane_config) { | |
11367 | dev_priv->display.get_plane_config(crtc, | |
11368 | &crtc->plane_config); | |
11369 | /* | |
11370 | * If the fb is shared between multiple heads, we'll | |
11371 | * just get the first one. | |
11372 | */ | |
484b41dd | 11373 | intel_find_plane_obj(crtc, &crtc->plane_config); |
46f297fb | 11374 | } |
46f297fb | 11375 | } |
2c7111db CW |
11376 | } |
11377 | ||
24929352 DV |
11378 | static void |
11379 | intel_connector_break_all_links(struct intel_connector *connector) | |
11380 | { | |
11381 | connector->base.dpms = DRM_MODE_DPMS_OFF; | |
11382 | connector->base.encoder = NULL; | |
11383 | connector->encoder->connectors_active = false; | |
11384 | connector->encoder->base.crtc = NULL; | |
11385 | } | |
11386 | ||
7fad798e DV |
11387 | static void intel_enable_pipe_a(struct drm_device *dev) |
11388 | { | |
11389 | struct intel_connector *connector; | |
11390 | struct drm_connector *crt = NULL; | |
11391 | struct intel_load_detect_pipe load_detect_temp; | |
11392 | ||
11393 | /* We can't just switch on the pipe A, we need to set things up with a | |
11394 | * proper mode and output configuration. As a gross hack, enable pipe A | |
11395 | * by enabling the load detect pipe once. */ | |
11396 | list_for_each_entry(connector, | |
11397 | &dev->mode_config.connector_list, | |
11398 | base.head) { | |
11399 | if (connector->encoder->type == INTEL_OUTPUT_ANALOG) { | |
11400 | crt = &connector->base; | |
11401 | break; | |
11402 | } | |
11403 | } | |
11404 | ||
11405 | if (!crt) | |
11406 | return; | |
11407 | ||
11408 | if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp)) | |
11409 | intel_release_load_detect_pipe(crt, &load_detect_temp); | |
11410 | ||
652c393a | 11411 | |
7fad798e DV |
11412 | } |
11413 | ||
fa555837 DV |
11414 | static bool |
11415 | intel_check_plane_mapping(struct intel_crtc *crtc) | |
11416 | { | |
7eb552ae BW |
11417 | struct drm_device *dev = crtc->base.dev; |
11418 | struct drm_i915_private *dev_priv = dev->dev_private; | |
fa555837 DV |
11419 | u32 reg, val; |
11420 | ||
7eb552ae | 11421 | if (INTEL_INFO(dev)->num_pipes == 1) |
fa555837 DV |
11422 | return true; |
11423 | ||
11424 | reg = DSPCNTR(!crtc->plane); | |
11425 | val = I915_READ(reg); | |
11426 | ||
11427 | if ((val & DISPLAY_PLANE_ENABLE) && | |
11428 | (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe)) | |
11429 | return false; | |
11430 | ||
11431 | return true; | |
11432 | } | |
11433 | ||
24929352 DV |
11434 | static void intel_sanitize_crtc(struct intel_crtc *crtc) |
11435 | { | |
11436 | struct drm_device *dev = crtc->base.dev; | |
11437 | struct drm_i915_private *dev_priv = dev->dev_private; | |
fa555837 | 11438 | u32 reg; |
24929352 | 11439 | |
24929352 | 11440 | /* Clear any frame start delays used for debugging left by the BIOS */ |
3b117c8f | 11441 | reg = PIPECONF(crtc->config.cpu_transcoder); |
24929352 DV |
11442 | I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK); |
11443 | ||
11444 | /* We need to sanitize the plane -> pipe mapping first because this will | |
fa555837 DV |
11445 | * disable the crtc (and hence change the state) if it is wrong. Note |
11446 | * that gen4+ has a fixed plane -> pipe mapping. */ | |
11447 | if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) { | |
24929352 DV |
11448 | struct intel_connector *connector; |
11449 | bool plane; | |
11450 | ||
24929352 DV |
11451 | DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n", |
11452 | crtc->base.base.id); | |
11453 | ||
11454 | /* Pipe has the wrong plane attached and the plane is active. | |
11455 | * Temporarily change the plane mapping and disable everything | |
11456 | * ... */ | |
11457 | plane = crtc->plane; | |
11458 | crtc->plane = !plane; | |
11459 | dev_priv->display.crtc_disable(&crtc->base); | |
11460 | crtc->plane = plane; | |
11461 | ||
11462 | /* ... and break all links. */ | |
11463 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
11464 | base.head) { | |
11465 | if (connector->encoder->base.crtc != &crtc->base) | |
11466 | continue; | |
11467 | ||
11468 | intel_connector_break_all_links(connector); | |
11469 | } | |
11470 | ||
11471 | WARN_ON(crtc->active); | |
11472 | crtc->base.enabled = false; | |
11473 | } | |
24929352 | 11474 | |
7fad798e DV |
11475 | if (dev_priv->quirks & QUIRK_PIPEA_FORCE && |
11476 | crtc->pipe == PIPE_A && !crtc->active) { | |
11477 | /* BIOS forgot to enable pipe A, this mostly happens after | |
11478 | * resume. Force-enable the pipe to fix this, the update_dpms | |
11479 | * call below we restore the pipe to the right state, but leave | |
11480 | * the required bits on. */ | |
11481 | intel_enable_pipe_a(dev); | |
11482 | } | |
11483 | ||
24929352 DV |
11484 | /* Adjust the state of the output pipe according to whether we |
11485 | * have active connectors/encoders. */ | |
11486 | intel_crtc_update_dpms(&crtc->base); | |
11487 | ||
11488 | if (crtc->active != crtc->base.enabled) { | |
11489 | struct intel_encoder *encoder; | |
11490 | ||
11491 | /* This can happen either due to bugs in the get_hw_state | |
11492 | * functions or because the pipe is force-enabled due to the | |
11493 | * pipe A quirk. */ | |
11494 | DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n", | |
11495 | crtc->base.base.id, | |
11496 | crtc->base.enabled ? "enabled" : "disabled", | |
11497 | crtc->active ? "enabled" : "disabled"); | |
11498 | ||
11499 | crtc->base.enabled = crtc->active; | |
11500 | ||
11501 | /* Because we only establish the connector -> encoder -> | |
11502 | * crtc links if something is active, this means the | |
11503 | * crtc is now deactivated. Break the links. connector | |
11504 | * -> encoder links are only establish when things are | |
11505 | * actually up, hence no need to break them. */ | |
11506 | WARN_ON(crtc->active); | |
11507 | ||
11508 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) { | |
11509 | WARN_ON(encoder->connectors_active); | |
11510 | encoder->base.crtc = NULL; | |
11511 | } | |
11512 | } | |
4cc31489 DV |
11513 | if (crtc->active) { |
11514 | /* | |
11515 | * We start out with underrun reporting disabled to avoid races. | |
11516 | * For correct bookkeeping mark this on active crtcs. | |
11517 | * | |
11518 | * No protection against concurrent access is required - at | |
11519 | * worst a fifo underrun happens which also sets this to false. | |
11520 | */ | |
11521 | crtc->cpu_fifo_underrun_disabled = true; | |
11522 | crtc->pch_fifo_underrun_disabled = true; | |
11523 | } | |
24929352 DV |
11524 | } |
11525 | ||
11526 | static void intel_sanitize_encoder(struct intel_encoder *encoder) | |
11527 | { | |
11528 | struct intel_connector *connector; | |
11529 | struct drm_device *dev = encoder->base.dev; | |
11530 | ||
11531 | /* We need to check both for a crtc link (meaning that the | |
11532 | * encoder is active and trying to read from a pipe) and the | |
11533 | * pipe itself being active. */ | |
11534 | bool has_active_crtc = encoder->base.crtc && | |
11535 | to_intel_crtc(encoder->base.crtc)->active; | |
11536 | ||
11537 | if (encoder->connectors_active && !has_active_crtc) { | |
11538 | DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n", | |
11539 | encoder->base.base.id, | |
11540 | drm_get_encoder_name(&encoder->base)); | |
11541 | ||
11542 | /* Connector is active, but has no active pipe. This is | |
11543 | * fallout from our resume register restoring. Disable | |
11544 | * the encoder manually again. */ | |
11545 | if (encoder->base.crtc) { | |
11546 | DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n", | |
11547 | encoder->base.base.id, | |
11548 | drm_get_encoder_name(&encoder->base)); | |
11549 | encoder->disable(encoder); | |
11550 | } | |
11551 | ||
11552 | /* Inconsistent output/port/pipe state happens presumably due to | |
11553 | * a bug in one of the get_hw_state functions. Or someplace else | |
11554 | * in our code, like the register restore mess on resume. Clamp | |
11555 | * things to off as a safer default. */ | |
11556 | list_for_each_entry(connector, | |
11557 | &dev->mode_config.connector_list, | |
11558 | base.head) { | |
11559 | if (connector->encoder != encoder) | |
11560 | continue; | |
11561 | ||
11562 | intel_connector_break_all_links(connector); | |
11563 | } | |
11564 | } | |
11565 | /* Enabled encoders without active connectors will be fixed in | |
11566 | * the crtc fixup. */ | |
11567 | } | |
11568 | ||
04098753 | 11569 | void i915_redisable_vga_power_on(struct drm_device *dev) |
0fde901f KM |
11570 | { |
11571 | struct drm_i915_private *dev_priv = dev->dev_private; | |
766aa1c4 | 11572 | u32 vga_reg = i915_vgacntrl_reg(dev); |
0fde901f | 11573 | |
04098753 ID |
11574 | if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) { |
11575 | DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n"); | |
11576 | i915_disable_vga(dev); | |
11577 | } | |
11578 | } | |
11579 | ||
11580 | void i915_redisable_vga(struct drm_device *dev) | |
11581 | { | |
11582 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11583 | ||
8dc8a27c PZ |
11584 | /* This function can be called both from intel_modeset_setup_hw_state or |
11585 | * at a very early point in our resume sequence, where the power well | |
11586 | * structures are not yet restored. Since this function is at a very | |
11587 | * paranoid "someone might have enabled VGA while we were not looking" | |
11588 | * level, just check if the power well is enabled instead of trying to | |
11589 | * follow the "don't touch the power well if we don't need it" policy | |
11590 | * the rest of the driver uses. */ | |
04098753 | 11591 | if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA)) |
8dc8a27c PZ |
11592 | return; |
11593 | ||
04098753 | 11594 | i915_redisable_vga_power_on(dev); |
0fde901f KM |
11595 | } |
11596 | ||
30e984df | 11597 | static void intel_modeset_readout_hw_state(struct drm_device *dev) |
24929352 DV |
11598 | { |
11599 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11600 | enum pipe pipe; | |
24929352 DV |
11601 | struct intel_crtc *crtc; |
11602 | struct intel_encoder *encoder; | |
11603 | struct intel_connector *connector; | |
5358901f | 11604 | int i; |
24929352 | 11605 | |
0e8ffe1b DV |
11606 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, |
11607 | base.head) { | |
88adfff1 | 11608 | memset(&crtc->config, 0, sizeof(crtc->config)); |
3b117c8f | 11609 | |
0e8ffe1b DV |
11610 | crtc->active = dev_priv->display.get_pipe_config(crtc, |
11611 | &crtc->config); | |
24929352 DV |
11612 | |
11613 | crtc->base.enabled = crtc->active; | |
4c445e0e | 11614 | crtc->primary_enabled = crtc->active; |
24929352 DV |
11615 | |
11616 | DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n", | |
11617 | crtc->base.base.id, | |
11618 | crtc->active ? "enabled" : "disabled"); | |
11619 | } | |
11620 | ||
5358901f | 11621 | /* FIXME: Smash this into the new shared dpll infrastructure. */ |
affa9354 | 11622 | if (HAS_DDI(dev)) |
6441ab5f PZ |
11623 | intel_ddi_setup_hw_pll_state(dev); |
11624 | ||
5358901f DV |
11625 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
11626 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | |
11627 | ||
11628 | pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state); | |
11629 | pll->active = 0; | |
11630 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
11631 | base.head) { | |
11632 | if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) | |
11633 | pll->active++; | |
11634 | } | |
11635 | pll->refcount = pll->active; | |
11636 | ||
35c95375 DV |
11637 | DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n", |
11638 | pll->name, pll->refcount, pll->on); | |
5358901f DV |
11639 | } |
11640 | ||
24929352 DV |
11641 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
11642 | base.head) { | |
11643 | pipe = 0; | |
11644 | ||
11645 | if (encoder->get_hw_state(encoder, &pipe)) { | |
045ac3b5 JB |
11646 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); |
11647 | encoder->base.crtc = &crtc->base; | |
1d37b689 | 11648 | encoder->get_config(encoder, &crtc->config); |
24929352 DV |
11649 | } else { |
11650 | encoder->base.crtc = NULL; | |
11651 | } | |
11652 | ||
11653 | encoder->connectors_active = false; | |
6f2bcceb | 11654 | DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n", |
24929352 DV |
11655 | encoder->base.base.id, |
11656 | drm_get_encoder_name(&encoder->base), | |
11657 | encoder->base.crtc ? "enabled" : "disabled", | |
6f2bcceb | 11658 | pipe_name(pipe)); |
24929352 DV |
11659 | } |
11660 | ||
11661 | list_for_each_entry(connector, &dev->mode_config.connector_list, | |
11662 | base.head) { | |
11663 | if (connector->get_hw_state(connector)) { | |
11664 | connector->base.dpms = DRM_MODE_DPMS_ON; | |
11665 | connector->encoder->connectors_active = true; | |
11666 | connector->base.encoder = &connector->encoder->base; | |
11667 | } else { | |
11668 | connector->base.dpms = DRM_MODE_DPMS_OFF; | |
11669 | connector->base.encoder = NULL; | |
11670 | } | |
11671 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n", | |
11672 | connector->base.base.id, | |
11673 | drm_get_connector_name(&connector->base), | |
11674 | connector->base.encoder ? "enabled" : "disabled"); | |
11675 | } | |
30e984df DV |
11676 | } |
11677 | ||
11678 | /* Scan out the current hw modeset state, sanitizes it and maps it into the drm | |
11679 | * and i915 state tracking structures. */ | |
11680 | void intel_modeset_setup_hw_state(struct drm_device *dev, | |
11681 | bool force_restore) | |
11682 | { | |
11683 | struct drm_i915_private *dev_priv = dev->dev_private; | |
11684 | enum pipe pipe; | |
30e984df DV |
11685 | struct intel_crtc *crtc; |
11686 | struct intel_encoder *encoder; | |
35c95375 | 11687 | int i; |
30e984df DV |
11688 | |
11689 | intel_modeset_readout_hw_state(dev); | |
24929352 | 11690 | |
babea61d JB |
11691 | /* |
11692 | * Now that we have the config, copy it to each CRTC struct | |
11693 | * Note that this could go away if we move to using crtc_config | |
11694 | * checking everywhere. | |
11695 | */ | |
11696 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, | |
11697 | base.head) { | |
d330a953 | 11698 | if (crtc->active && i915.fastboot) { |
f6a83288 | 11699 | intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config); |
babea61d JB |
11700 | DRM_DEBUG_KMS("[CRTC:%d] found active mode: ", |
11701 | crtc->base.base.id); | |
11702 | drm_mode_debug_printmodeline(&crtc->base.mode); | |
11703 | } | |
11704 | } | |
11705 | ||
24929352 DV |
11706 | /* HW state is read out, now we need to sanitize this mess. */ |
11707 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, | |
11708 | base.head) { | |
11709 | intel_sanitize_encoder(encoder); | |
11710 | } | |
11711 | ||
11712 | for_each_pipe(pipe) { | |
11713 | crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); | |
11714 | intel_sanitize_crtc(crtc); | |
c0b03411 | 11715 | intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]"); |
24929352 | 11716 | } |
9a935856 | 11717 | |
35c95375 DV |
11718 | for (i = 0; i < dev_priv->num_shared_dpll; i++) { |
11719 | struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i]; | |
11720 | ||
11721 | if (!pll->on || pll->active) | |
11722 | continue; | |
11723 | ||
11724 | DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name); | |
11725 | ||
11726 | pll->disable(dev_priv, pll); | |
11727 | pll->on = false; | |
11728 | } | |
11729 | ||
96f90c54 | 11730 | if (HAS_PCH_SPLIT(dev)) |
243e6a44 VS |
11731 | ilk_wm_get_hw_state(dev); |
11732 | ||
45e2b5f6 | 11733 | if (force_restore) { |
7d0bc1ea VS |
11734 | i915_redisable_vga(dev); |
11735 | ||
f30da187 DV |
11736 | /* |
11737 | * We need to use raw interfaces for restoring state to avoid | |
11738 | * checking (bogus) intermediate states. | |
11739 | */ | |
45e2b5f6 | 11740 | for_each_pipe(pipe) { |
b5644d05 JB |
11741 | struct drm_crtc *crtc = |
11742 | dev_priv->pipe_to_crtc_mapping[pipe]; | |
f30da187 DV |
11743 | |
11744 | __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, | |
11745 | crtc->fb); | |
45e2b5f6 DV |
11746 | } |
11747 | } else { | |
11748 | intel_modeset_update_staged_output_state(dev); | |
11749 | } | |
8af6cf88 DV |
11750 | |
11751 | intel_modeset_check_state(dev); | |
2c7111db CW |
11752 | } |
11753 | ||
11754 | void intel_modeset_gem_init(struct drm_device *dev) | |
11755 | { | |
484b41dd JB |
11756 | struct drm_crtc *c; |
11757 | struct intel_framebuffer *fb; | |
11758 | ||
1833b134 | 11759 | intel_modeset_init_hw(dev); |
02e792fb DV |
11760 | |
11761 | intel_setup_overlay(dev); | |
484b41dd JB |
11762 | |
11763 | /* | |
11764 | * Make sure any fbs we allocated at startup are properly | |
11765 | * pinned & fenced. When we do the allocation it's too early | |
11766 | * for this. | |
11767 | */ | |
11768 | mutex_lock(&dev->struct_mutex); | |
11769 | list_for_each_entry(c, &dev->mode_config.crtc_list, head) { | |
11770 | if (!c->fb) | |
11771 | continue; | |
11772 | ||
11773 | fb = to_intel_framebuffer(c->fb); | |
11774 | if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) { | |
11775 | DRM_ERROR("failed to pin boot fb on pipe %d\n", | |
11776 | to_intel_crtc(c)->pipe); | |
11777 | drm_framebuffer_unreference(c->fb); | |
11778 | c->fb = NULL; | |
11779 | } | |
11780 | } | |
11781 | mutex_unlock(&dev->struct_mutex); | |
79e53945 JB |
11782 | } |
11783 | ||
4932e2c3 ID |
11784 | void intel_connector_unregister(struct intel_connector *intel_connector) |
11785 | { | |
11786 | struct drm_connector *connector = &intel_connector->base; | |
11787 | ||
11788 | intel_panel_destroy_backlight(connector); | |
11789 | drm_sysfs_connector_remove(connector); | |
11790 | } | |
11791 | ||
79e53945 JB |
11792 | void intel_modeset_cleanup(struct drm_device *dev) |
11793 | { | |
652c393a JB |
11794 | struct drm_i915_private *dev_priv = dev->dev_private; |
11795 | struct drm_crtc *crtc; | |
d9255d57 | 11796 | struct drm_connector *connector; |
652c393a | 11797 | |
fd0c0642 DV |
11798 | /* |
11799 | * Interrupts and polling as the first thing to avoid creating havoc. | |
11800 | * Too much stuff here (turning of rps, connectors, ...) would | |
11801 | * experience fancy races otherwise. | |
11802 | */ | |
11803 | drm_irq_uninstall(dev); | |
11804 | cancel_work_sync(&dev_priv->hotplug_work); | |
11805 | /* | |
11806 | * Due to the hpd irq storm handling the hotplug work can re-arm the | |
11807 | * poll handlers. Hence disable polling after hpd handling is shut down. | |
11808 | */ | |
f87ea761 | 11809 | drm_kms_helper_poll_fini(dev); |
fd0c0642 | 11810 | |
652c393a JB |
11811 | mutex_lock(&dev->struct_mutex); |
11812 | ||
723bfd70 JB |
11813 | intel_unregister_dsm_handler(); |
11814 | ||
652c393a JB |
11815 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { |
11816 | /* Skip inactive CRTCs */ | |
11817 | if (!crtc->fb) | |
11818 | continue; | |
11819 | ||
3dec0095 | 11820 | intel_increase_pllclock(crtc); |
652c393a JB |
11821 | } |
11822 | ||
973d04f9 | 11823 | intel_disable_fbc(dev); |
e70236a8 | 11824 | |
8090c6b9 | 11825 | intel_disable_gt_powersave(dev); |
0cdab21f | 11826 | |
930ebb46 DV |
11827 | ironlake_teardown_rc6(dev); |
11828 | ||
69341a5e KH |
11829 | mutex_unlock(&dev->struct_mutex); |
11830 | ||
1630fe75 CW |
11831 | /* flush any delayed tasks or pending work */ |
11832 | flush_scheduled_work(); | |
11833 | ||
db31af1d JN |
11834 | /* destroy the backlight and sysfs files before encoders/connectors */ |
11835 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { | |
4932e2c3 ID |
11836 | struct intel_connector *intel_connector; |
11837 | ||
11838 | intel_connector = to_intel_connector(connector); | |
11839 | intel_connector->unregister(intel_connector); | |
db31af1d | 11840 | } |
d9255d57 | 11841 | |
79e53945 | 11842 | drm_mode_config_cleanup(dev); |
4d7bb011 DV |
11843 | |
11844 | intel_cleanup_overlay(dev); | |
79e53945 JB |
11845 | } |
11846 | ||
f1c79df3 ZW |
11847 | /* |
11848 | * Return which encoder is currently attached for connector. | |
11849 | */ | |
df0e9248 | 11850 | struct drm_encoder *intel_best_encoder(struct drm_connector *connector) |
79e53945 | 11851 | { |
df0e9248 CW |
11852 | return &intel_attached_encoder(connector)->base; |
11853 | } | |
f1c79df3 | 11854 | |
df0e9248 CW |
11855 | void intel_connector_attach_encoder(struct intel_connector *connector, |
11856 | struct intel_encoder *encoder) | |
11857 | { | |
11858 | connector->encoder = encoder; | |
11859 | drm_mode_connector_attach_encoder(&connector->base, | |
11860 | &encoder->base); | |
79e53945 | 11861 | } |
28d52043 DA |
11862 | |
11863 | /* | |
11864 | * set vga decode state - true == enable VGA decode | |
11865 | */ | |
11866 | int intel_modeset_vga_set_state(struct drm_device *dev, bool state) | |
11867 | { | |
11868 | struct drm_i915_private *dev_priv = dev->dev_private; | |
a885b3cc | 11869 | unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL; |
28d52043 DA |
11870 | u16 gmch_ctrl; |
11871 | ||
75fa041d CW |
11872 | if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) { |
11873 | DRM_ERROR("failed to read control word\n"); | |
11874 | return -EIO; | |
11875 | } | |
11876 | ||
c0cc8a55 CW |
11877 | if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state) |
11878 | return 0; | |
11879 | ||
28d52043 DA |
11880 | if (state) |
11881 | gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE; | |
11882 | else | |
11883 | gmch_ctrl |= INTEL_GMCH_VGA_DISABLE; | |
75fa041d CW |
11884 | |
11885 | if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) { | |
11886 | DRM_ERROR("failed to write control word\n"); | |
11887 | return -EIO; | |
11888 | } | |
11889 | ||
28d52043 DA |
11890 | return 0; |
11891 | } | |
c4a1d9e4 | 11892 | |
c4a1d9e4 | 11893 | struct intel_display_error_state { |
ff57f1b0 PZ |
11894 | |
11895 | u32 power_well_driver; | |
11896 | ||
63b66e5b CW |
11897 | int num_transcoders; |
11898 | ||
c4a1d9e4 CW |
11899 | struct intel_cursor_error_state { |
11900 | u32 control; | |
11901 | u32 position; | |
11902 | u32 base; | |
11903 | u32 size; | |
52331309 | 11904 | } cursor[I915_MAX_PIPES]; |
c4a1d9e4 CW |
11905 | |
11906 | struct intel_pipe_error_state { | |
ddf9c536 | 11907 | bool power_domain_on; |
c4a1d9e4 | 11908 | u32 source; |
52331309 | 11909 | } pipe[I915_MAX_PIPES]; |
c4a1d9e4 CW |
11910 | |
11911 | struct intel_plane_error_state { | |
11912 | u32 control; | |
11913 | u32 stride; | |
11914 | u32 size; | |
11915 | u32 pos; | |
11916 | u32 addr; | |
11917 | u32 surface; | |
11918 | u32 tile_offset; | |
52331309 | 11919 | } plane[I915_MAX_PIPES]; |
63b66e5b CW |
11920 | |
11921 | struct intel_transcoder_error_state { | |
ddf9c536 | 11922 | bool power_domain_on; |
63b66e5b CW |
11923 | enum transcoder cpu_transcoder; |
11924 | ||
11925 | u32 conf; | |
11926 | ||
11927 | u32 htotal; | |
11928 | u32 hblank; | |
11929 | u32 hsync; | |
11930 | u32 vtotal; | |
11931 | u32 vblank; | |
11932 | u32 vsync; | |
11933 | } transcoder[4]; | |
c4a1d9e4 CW |
11934 | }; |
11935 | ||
11936 | struct intel_display_error_state * | |
11937 | intel_display_capture_error_state(struct drm_device *dev) | |
11938 | { | |
0206e353 | 11939 | drm_i915_private_t *dev_priv = dev->dev_private; |
c4a1d9e4 | 11940 | struct intel_display_error_state *error; |
63b66e5b CW |
11941 | int transcoders[] = { |
11942 | TRANSCODER_A, | |
11943 | TRANSCODER_B, | |
11944 | TRANSCODER_C, | |
11945 | TRANSCODER_EDP, | |
11946 | }; | |
c4a1d9e4 CW |
11947 | int i; |
11948 | ||
63b66e5b CW |
11949 | if (INTEL_INFO(dev)->num_pipes == 0) |
11950 | return NULL; | |
11951 | ||
9d1cb914 | 11952 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
c4a1d9e4 CW |
11953 | if (error == NULL) |
11954 | return NULL; | |
11955 | ||
190be112 | 11956 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
ff57f1b0 PZ |
11957 | error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER); |
11958 | ||
52331309 | 11959 | for_each_pipe(i) { |
ddf9c536 | 11960 | error->pipe[i].power_domain_on = |
da7e29bd ID |
11961 | intel_display_power_enabled_sw(dev_priv, |
11962 | POWER_DOMAIN_PIPE(i)); | |
ddf9c536 | 11963 | if (!error->pipe[i].power_domain_on) |
9d1cb914 PZ |
11964 | continue; |
11965 | ||
a18c4c3d PZ |
11966 | if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) { |
11967 | error->cursor[i].control = I915_READ(CURCNTR(i)); | |
11968 | error->cursor[i].position = I915_READ(CURPOS(i)); | |
11969 | error->cursor[i].base = I915_READ(CURBASE(i)); | |
11970 | } else { | |
11971 | error->cursor[i].control = I915_READ(CURCNTR_IVB(i)); | |
11972 | error->cursor[i].position = I915_READ(CURPOS_IVB(i)); | |
11973 | error->cursor[i].base = I915_READ(CURBASE_IVB(i)); | |
11974 | } | |
c4a1d9e4 CW |
11975 | |
11976 | error->plane[i].control = I915_READ(DSPCNTR(i)); | |
11977 | error->plane[i].stride = I915_READ(DSPSTRIDE(i)); | |
80ca378b | 11978 | if (INTEL_INFO(dev)->gen <= 3) { |
51889b35 | 11979 | error->plane[i].size = I915_READ(DSPSIZE(i)); |
80ca378b PZ |
11980 | error->plane[i].pos = I915_READ(DSPPOS(i)); |
11981 | } | |
ca291363 PZ |
11982 | if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) |
11983 | error->plane[i].addr = I915_READ(DSPADDR(i)); | |
c4a1d9e4 CW |
11984 | if (INTEL_INFO(dev)->gen >= 4) { |
11985 | error->plane[i].surface = I915_READ(DSPSURF(i)); | |
11986 | error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i)); | |
11987 | } | |
11988 | ||
c4a1d9e4 | 11989 | error->pipe[i].source = I915_READ(PIPESRC(i)); |
63b66e5b CW |
11990 | } |
11991 | ||
11992 | error->num_transcoders = INTEL_INFO(dev)->num_pipes; | |
11993 | if (HAS_DDI(dev_priv->dev)) | |
11994 | error->num_transcoders++; /* Account for eDP. */ | |
11995 | ||
11996 | for (i = 0; i < error->num_transcoders; i++) { | |
11997 | enum transcoder cpu_transcoder = transcoders[i]; | |
11998 | ||
ddf9c536 | 11999 | error->transcoder[i].power_domain_on = |
da7e29bd | 12000 | intel_display_power_enabled_sw(dev_priv, |
38cc1daf | 12001 | POWER_DOMAIN_TRANSCODER(cpu_transcoder)); |
ddf9c536 | 12002 | if (!error->transcoder[i].power_domain_on) |
9d1cb914 PZ |
12003 | continue; |
12004 | ||
63b66e5b CW |
12005 | error->transcoder[i].cpu_transcoder = cpu_transcoder; |
12006 | ||
12007 | error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder)); | |
12008 | error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder)); | |
12009 | error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder)); | |
12010 | error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder)); | |
12011 | error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder)); | |
12012 | error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder)); | |
12013 | error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder)); | |
c4a1d9e4 CW |
12014 | } |
12015 | ||
12016 | return error; | |
12017 | } | |
12018 | ||
edc3d884 MK |
12019 | #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__) |
12020 | ||
c4a1d9e4 | 12021 | void |
edc3d884 | 12022 | intel_display_print_error_state(struct drm_i915_error_state_buf *m, |
c4a1d9e4 CW |
12023 | struct drm_device *dev, |
12024 | struct intel_display_error_state *error) | |
12025 | { | |
12026 | int i; | |
12027 | ||
63b66e5b CW |
12028 | if (!error) |
12029 | return; | |
12030 | ||
edc3d884 | 12031 | err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes); |
190be112 | 12032 | if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
edc3d884 | 12033 | err_printf(m, "PWR_WELL_CTL2: %08x\n", |
ff57f1b0 | 12034 | error->power_well_driver); |
52331309 | 12035 | for_each_pipe(i) { |
edc3d884 | 12036 | err_printf(m, "Pipe [%d]:\n", i); |
ddf9c536 ID |
12037 | err_printf(m, " Power: %s\n", |
12038 | error->pipe[i].power_domain_on ? "on" : "off"); | |
edc3d884 | 12039 | err_printf(m, " SRC: %08x\n", error->pipe[i].source); |
edc3d884 MK |
12040 | |
12041 | err_printf(m, "Plane [%d]:\n", i); | |
12042 | err_printf(m, " CNTR: %08x\n", error->plane[i].control); | |
12043 | err_printf(m, " STRIDE: %08x\n", error->plane[i].stride); | |
80ca378b | 12044 | if (INTEL_INFO(dev)->gen <= 3) { |
edc3d884 MK |
12045 | err_printf(m, " SIZE: %08x\n", error->plane[i].size); |
12046 | err_printf(m, " POS: %08x\n", error->plane[i].pos); | |
80ca378b | 12047 | } |
4b71a570 | 12048 | if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) |
edc3d884 | 12049 | err_printf(m, " ADDR: %08x\n", error->plane[i].addr); |
c4a1d9e4 | 12050 | if (INTEL_INFO(dev)->gen >= 4) { |
edc3d884 MK |
12051 | err_printf(m, " SURF: %08x\n", error->plane[i].surface); |
12052 | err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset); | |
c4a1d9e4 CW |
12053 | } |
12054 | ||
edc3d884 MK |
12055 | err_printf(m, "Cursor [%d]:\n", i); |
12056 | err_printf(m, " CNTR: %08x\n", error->cursor[i].control); | |
12057 | err_printf(m, " POS: %08x\n", error->cursor[i].position); | |
12058 | err_printf(m, " BASE: %08x\n", error->cursor[i].base); | |
c4a1d9e4 | 12059 | } |
63b66e5b CW |
12060 | |
12061 | for (i = 0; i < error->num_transcoders; i++) { | |
1cf84bb6 | 12062 | err_printf(m, "CPU transcoder: %c\n", |
63b66e5b | 12063 | transcoder_name(error->transcoder[i].cpu_transcoder)); |
ddf9c536 ID |
12064 | err_printf(m, " Power: %s\n", |
12065 | error->transcoder[i].power_domain_on ? "on" : "off"); | |
63b66e5b CW |
12066 | err_printf(m, " CONF: %08x\n", error->transcoder[i].conf); |
12067 | err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal); | |
12068 | err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank); | |
12069 | err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync); | |
12070 | err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal); | |
12071 | err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank); | |
12072 | err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync); | |
12073 | } | |
c4a1d9e4 | 12074 | } |