drm/i915: Use GGTT view when (un)pinning objects to planes
[linux-block.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c
MR
48/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
3d7d6510
MR
73/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
6b383a7f 78static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 79
f1f644dc 80static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 81 struct intel_crtc_state *pipe_config);
18442d08 82static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 83 struct intel_crtc_state *pipe_config);
f1f644dc 84
e7457a9a
DL
85static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
87static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
5b18e57c
DV
91static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 93static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
94 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
29407aab 96static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
97static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 99static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 100 const struct intel_crtc_state *pipe_config);
d288f65f 101static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 102 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
e7457a9a 105
0e32b39c
DA
106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
79e53945 114typedef struct {
0206e353 115 int min, max;
79e53945
JB
116} intel_range_t;
117
118typedef struct {
0206e353
AJ
119 int dot_limit;
120 int p2_slow, p2_fast;
79e53945
JB
121} intel_p2_t;
122
d4906093
ML
123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
0206e353
AJ
125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
d4906093 127};
79e53945 128
d2acd215
DV
129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
021357ac
CW
139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
8b99e68c
CW
142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
021357ac
CW
147}
148
5d536e28 149static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 150 .dot = { .min = 25000, .max = 350000 },
9c333719 151 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 152 .n = { .min = 2, .max = 16 },
0206e353
AJ
153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
160};
161
5d536e28
DV
162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
9c333719 164 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 165 .n = { .min = 2, .max = 16 },
5d536e28
DV
166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
e4b36699 175static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 176 .dot = { .min = 25000, .max = 350000 },
9c333719 177 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 178 .n = { .min = 2, .max = 16 },
0206e353
AJ
179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
e4b36699 186};
273e27ca 187
e4b36699 188static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
212};
213
273e27ca 214
e4b36699 215static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
044c7c41 227 },
e4b36699
KP
228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
044c7c41 254 },
e4b36699
KP
255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
044c7c41 268 },
e4b36699
KP
269};
270
f2b115e6 271static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 274 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
273e27ca 277 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
284};
285
f2b115e6 286static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
297};
298
273e27ca
EA
299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
b91ad0ec 304static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
315};
316
b91ad0ec 317static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
341};
342
273e27ca 343/* LVDS 100mhz refclk limits. */
b91ad0ec 344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
0206e353 352 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
0206e353 365 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
368};
369
dc730512 370static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 378 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 379 .n = { .min = 1, .max = 7 },
a0c4da24
JB
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
b99ab663 382 .p1 = { .min = 2, .max = 3 },
5fdc9c49 383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
384};
385
ef9348c8
CML
386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 394 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
6b4bf1c4
VS
402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
fb03ac01
VS
408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
410}
411
e0638cdf
PZ
412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
4093561b 415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 416{
409ee761 417 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
418 struct intel_encoder *encoder;
419
409ee761 420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
d0737e1d
ACO
427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
409ee761 445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
1b894b59 446 int refclk)
2c07245f 447{
409ee761 448 struct drm_device *dev = crtc->base.dev;
2c07245f 449 const intel_limit_t *limit;
b91ad0ec 450
d0737e1d 451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 452 if (intel_is_dual_link_lvds(dev)) {
1b894b59 453 if (refclk == 100000)
b91ad0ec
ZW
454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
1b894b59 458 if (refclk == 100000)
b91ad0ec
ZW
459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
c6bb3538 463 } else
b91ad0ec 464 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
465
466 return limit;
467}
468
409ee761 469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
044c7c41 470{
409ee761 471 struct drm_device *dev = crtc->base.dev;
044c7c41
ML
472 const intel_limit_t *limit;
473
d0737e1d 474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 475 if (intel_is_dual_link_lvds(dev))
e4b36699 476 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 477 else
e4b36699 478 limit = &intel_limits_g4x_single_channel_lvds;
d0737e1d
ACO
479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 481 limit = &intel_limits_g4x_hdmi;
d0737e1d 482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 483 limit = &intel_limits_g4x_sdvo;
044c7c41 484 } else /* The option is for other outputs */
e4b36699 485 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
486
487 return limit;
488}
489
409ee761 490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
79e53945 491{
409ee761 492 struct drm_device *dev = crtc->base.dev;
79e53945
JB
493 const intel_limit_t *limit;
494
bad720ff 495 if (HAS_PCH_SPLIT(dev))
1b894b59 496 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 497 else if (IS_G4X(dev)) {
044c7c41 498 limit = intel_g4x_limit(crtc);
f2b115e6 499 } else if (IS_PINEVIEW(dev)) {
d0737e1d 500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 501 limit = &intel_limits_pineview_lvds;
2177832f 502 else
f2b115e6 503 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
a0c4da24 506 } else if (IS_VALLEYVIEW(dev)) {
dc730512 507 limit = &intel_limits_vlv;
a6c45cf0 508 } else if (!IS_GEN2(dev)) {
d0737e1d 509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
79e53945 513 } else {
d0737e1d 514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 515 limit = &intel_limits_i8xx_lvds;
d0737e1d 516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 517 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
518 else
519 limit = &intel_limits_i8xx_dac;
79e53945
JB
520 }
521 return limit;
522}
523
f2b115e6
AJ
524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 526{
2177832f
SL
527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
fb03ac01
VS
531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
533}
534
7429e9d4
DV
535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
ac58c3f0 540static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 541{
7429e9d4 542 clock->m = i9xx_dpll_compute_m(clock);
79e53945 543 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
fb03ac01
VS
546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
548}
549
ef9348c8
CML
550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
7c04d1d9 561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
1b894b59
CW
567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
79e53945 570{
f01b7962
VS
571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
79e53945 573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 574 INTELPllInvalid("p1 out of range\n");
79e53945 575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 576 INTELPllInvalid("m2 out of range\n");
79e53945 577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 578 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
79e53945 591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 592 INTELPllInvalid("vco out of range\n");
79e53945
JB
593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 597 INTELPllInvalid("dot out of range\n");
79e53945
JB
598
599 return true;
600}
601
d4906093 602static bool
a919ff14 603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
cec2f356
SP
604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
79e53945 606{
a919ff14 607 struct drm_device *dev = crtc->base.dev;
79e53945 608 intel_clock_t clock;
79e53945
JB
609 int err = target;
610
d0737e1d 611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 612 /*
a210b028
DV
613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
79e53945 616 */
1974cad0 617 if (intel_is_dual_link_lvds(dev))
79e53945
JB
618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
0206e353 628 memset(best_clock, 0, sizeof(*best_clock));
79e53945 629
42158660
ZY
630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 634 if (clock.m2 >= clock.m1)
42158660
ZY
635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
640 int this_err;
641
ac58c3f0
DV
642 i9xx_clock(refclk, &clock);
643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
645 continue;
646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
663static bool
a919ff14 664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
79e53945 667{
a919ff14 668 struct drm_device *dev = crtc->base.dev;
79e53945 669 intel_clock_t clock;
79e53945
JB
670 int err = target;
671
d0737e1d 672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 673 /*
a210b028
DV
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
79e53945 677 */
1974cad0 678 if (intel_is_dual_link_lvds(dev))
79e53945
JB
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
0206e353 689 memset(best_clock, 0, sizeof(*best_clock));
79e53945 690
42158660
ZY
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
699 int this_err;
700
ac58c3f0 701 pineview_clock(refclk, &clock);
1b894b59
CW
702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
79e53945 704 continue;
cec2f356
SP
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
79e53945
JB
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
d4906093 722static bool
a919ff14 723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
d4906093 726{
a919ff14 727 struct drm_device *dev = crtc->base.dev;
d4906093
ML
728 intel_clock_t clock;
729 int max_n;
730 bool found;
6ba770dc
AJ
731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
733 found = false;
734
d0737e1d 735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 736 if (intel_is_dual_link_lvds(dev))
d4906093
ML
737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
f77f13e2 749 /* based on hardware requirement, prefer smaller n to precision */
d4906093 750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 751 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
ac58c3f0 760 i9xx_clock(refclk, &clock);
1b894b59
CW
761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
d4906093 763 continue;
1b894b59
CW
764
765 this_err = abs(clock.dot - target);
d4906093
ML
766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
2c07245f
ZW
776 return found;
777}
778
d5dd62bd
ID
779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
9ca3ba01
ID
789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
793 if (IS_CHERRYVIEW(dev)) {
794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
24be4e46
ID
799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
d5dd62bd
ID
802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
a0c4da24 819static bool
a919ff14 820vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ee9300bb
DV
821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
a0c4da24 823{
a919ff14 824 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 825 intel_clock_t clock;
69e4f900 826 unsigned int bestppm = 1000000;
27e639bf
VS
827 /* min update 19.2 MHz */
828 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 829 bool found = false;
a0c4da24 830
6b4bf1c4
VS
831 target *= 5; /* fast clock */
832
833 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
834
835 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 836 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 838 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 840 clock.p = clock.p1 * clock.p2;
a0c4da24 841 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 843 unsigned int ppm;
69e4f900 844
6b4bf1c4
VS
845 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
846 refclk * clock.m1);
847
848 vlv_clock(refclk, &clock);
43b0ac53 849
f01b7962
VS
850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
43b0ac53
VS
852 continue;
853
d5dd62bd
ID
854 if (!vlv_PLL_is_optimal(dev, target,
855 &clock,
856 best_clock,
857 bestppm, &ppm))
858 continue;
6b4bf1c4 859
d5dd62bd
ID
860 *best_clock = clock;
861 bestppm = ppm;
862 found = true;
a0c4da24
JB
863 }
864 }
865 }
866 }
a0c4da24 867
49e497ef 868 return found;
a0c4da24 869}
a4fc5ed6 870
ef9348c8 871static bool
a919ff14 872chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
ef9348c8
CML
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
a919ff14 876 struct drm_device *dev = crtc->base.dev;
9ca3ba01 877 unsigned int best_error_ppm;
ef9348c8
CML
878 intel_clock_t clock;
879 uint64_t m2;
880 int found = false;
881
882 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 883 best_error_ppm = 1000000;
ef9348c8
CML
884
885 /*
886 * Based on hardware doc, the n always set to 1, and m1 always
887 * set to 2. If requires to support 200Mhz refclk, we need to
888 * revisit this because n may not 1 anymore.
889 */
890 clock.n = 1, clock.m1 = 2;
891 target *= 5; /* fast clock */
892
893 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
894 for (clock.p2 = limit->p2.p2_fast;
895 clock.p2 >= limit->p2.p2_slow;
896 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 897 unsigned int error_ppm;
ef9348c8
CML
898
899 clock.p = clock.p1 * clock.p2;
900
901 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
902 clock.n) << 22, refclk * clock.m1);
903
904 if (m2 > INT_MAX/clock.m1)
905 continue;
906
907 clock.m2 = m2;
908
909 chv_clock(refclk, &clock);
910
911 if (!intel_PLL_is_valid(dev, limit, &clock))
912 continue;
913
9ca3ba01
ID
914 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
915 best_error_ppm, &error_ppm))
916 continue;
917
918 *best_clock = clock;
919 best_error_ppm = error_ppm;
920 found = true;
ef9348c8
CML
921 }
922 }
923
924 return found;
925}
926
20ddf665
VS
927bool intel_crtc_active(struct drm_crtc *crtc)
928{
929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
930
931 /* Be paranoid as we can arrive here with only partial
932 * state retrieved from the hardware during setup.
933 *
241bfc38 934 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
935 * as Haswell has gained clock readout/fastboot support.
936 *
66e514c1 937 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 938 * properly reconstruct framebuffers.
c3d1f436
MR
939 *
940 * FIXME: The intel_crtc->active here should be switched to
941 * crtc->state->active once we have proper CRTC states wired up
942 * for atomic.
20ddf665 943 */
c3d1f436 944 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 945 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
946}
947
a5c961d1
PZ
948enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
953
6e3c9717 954 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
955}
956
fbf49ea2
VS
957static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
958{
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 u32 reg = PIPEDSL(pipe);
961 u32 line1, line2;
962 u32 line_mask;
963
964 if (IS_GEN2(dev))
965 line_mask = DSL_LINEMASK_GEN2;
966 else
967 line_mask = DSL_LINEMASK_GEN3;
968
969 line1 = I915_READ(reg) & line_mask;
970 mdelay(5);
971 line2 = I915_READ(reg) & line_mask;
972
973 return line1 == line2;
974}
975
ab7ad7f6
KP
976/*
977 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 978 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
979 *
980 * After disabling a pipe, we can't wait for vblank in the usual way,
981 * spinning on the vblank interrupt status bit, since we won't actually
982 * see an interrupt when the pipe is disabled.
983 *
ab7ad7f6
KP
984 * On Gen4 and above:
985 * wait for the pipe register state bit to turn off
986 *
987 * Otherwise:
988 * wait for the display line value to settle (it usually
989 * ends up stopping at the start of the next frame).
58e10eb9 990 *
9d0498a2 991 */
575f7ab7 992static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 993{
575f7ab7 994 struct drm_device *dev = crtc->base.dev;
9d0498a2 995 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 997 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
998
999 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1000 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1001
1002 /* Wait for the Pipe State to go off */
58e10eb9
CW
1003 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1004 100))
284637d9 1005 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1006 } else {
ab7ad7f6 1007 /* Wait for the display line to settle */
fbf49ea2 1008 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1009 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1010 }
79e53945
JB
1011}
1012
b0ea7d37
DL
1013/*
1014 * ibx_digital_port_connected - is the specified port connected?
1015 * @dev_priv: i915 private structure
1016 * @port: the port to test
1017 *
1018 * Returns true if @port is connected, false otherwise.
1019 */
1020bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1021 struct intel_digital_port *port)
1022{
1023 u32 bit;
1024
c36346e3 1025 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1026 switch (port->port) {
c36346e3
DL
1027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG;
1035 break;
1036 default:
1037 return true;
1038 }
1039 } else {
eba905b2 1040 switch (port->port) {
c36346e3
DL
1041 case PORT_B:
1042 bit = SDE_PORTB_HOTPLUG_CPT;
1043 break;
1044 case PORT_C:
1045 bit = SDE_PORTC_HOTPLUG_CPT;
1046 break;
1047 case PORT_D:
1048 bit = SDE_PORTD_HOTPLUG_CPT;
1049 break;
1050 default:
1051 return true;
1052 }
b0ea7d37
DL
1053 }
1054
1055 return I915_READ(SDEISR) & bit;
1056}
1057
b24e7179
JB
1058static const char *state_string(bool enabled)
1059{
1060 return enabled ? "on" : "off";
1061}
1062
1063/* Only for pre-ILK configs */
55607e8a
DV
1064void assert_pll(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
b24e7179
JB
1066{
1067 int reg;
1068 u32 val;
1069 bool cur_state;
1070
1071 reg = DPLL(pipe);
1072 val = I915_READ(reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1074 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1075 "PLL state assertion failure (expected %s, current %s)\n",
1076 state_string(state), state_string(cur_state));
1077}
b24e7179 1078
23538ef1
JN
1079/* XXX: the dsi pll is shared between MIPI DSI ports */
1080static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1081{
1082 u32 val;
1083 bool cur_state;
1084
1085 mutex_lock(&dev_priv->dpio_lock);
1086 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1087 mutex_unlock(&dev_priv->dpio_lock);
1088
1089 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1090 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1091 "DSI PLL state assertion failure (expected %s, current %s)\n",
1092 state_string(state), state_string(cur_state));
1093}
1094#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1095#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1096
55607e8a 1097struct intel_shared_dpll *
e2b78267
DV
1098intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1099{
1100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1101
6e3c9717 1102 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1103 return NULL;
1104
6e3c9717 1105 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1106}
1107
040484af 1108/* For ILK+ */
55607e8a
DV
1109void assert_shared_dpll(struct drm_i915_private *dev_priv,
1110 struct intel_shared_dpll *pll,
1111 bool state)
040484af 1112{
040484af 1113 bool cur_state;
5358901f 1114 struct intel_dpll_hw_state hw_state;
040484af 1115
92b27b08 1116 if (WARN (!pll,
46edb027 1117 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1118 return;
ee7b9f93 1119
5358901f 1120 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1121 I915_STATE_WARN(cur_state != state,
5358901f
DV
1122 "%s assertion failure (expected %s, current %s)\n",
1123 pll->name, state_string(state), state_string(cur_state));
040484af 1124}
040484af
JB
1125
1126static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
1128{
1129 int reg;
1130 u32 val;
1131 bool cur_state;
ad80a810
PZ
1132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
040484af 1134
affa9354
PZ
1135 if (HAS_DDI(dev_priv->dev)) {
1136 /* DDI does not have a specific FDI_TX register */
ad80a810 1137 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1138 val = I915_READ(reg);
ad80a810 1139 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1140 } else {
1141 reg = FDI_TX_CTL(pipe);
1142 val = I915_READ(reg);
1143 cur_state = !!(val & FDI_TX_ENABLE);
1144 }
e2c719b7 1145 I915_STATE_WARN(cur_state != state,
040484af
JB
1146 "FDI TX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1150#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1151
1152static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1153 enum pipe pipe, bool state)
1154{
1155 int reg;
1156 u32 val;
1157 bool cur_state;
1158
d63fa0dc
PZ
1159 reg = FDI_RX_CTL(pipe);
1160 val = I915_READ(reg);
1161 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
040484af
JB
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
3d13ef2e 1176 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1177 return;
1178
bf507ef7 1179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1180 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1181 return;
1182
040484af
JB
1183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
e2c719b7 1185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1186}
1187
55607e8a
DV
1188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
040484af
JB
1190{
1191 int reg;
1192 u32 val;
55607e8a 1193 bool cur_state;
040484af
JB
1194
1195 reg = FDI_RX_CTL(pipe);
1196 val = I915_READ(reg);
55607e8a 1197 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1198 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1199 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1200 state_string(state), state_string(cur_state));
040484af
JB
1201}
1202
b680c37a
DV
1203void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
ea0760cf 1205{
bedd4dba
JN
1206 struct drm_device *dev = dev_priv->dev;
1207 int pp_reg;
ea0760cf
JB
1208 u32 val;
1209 enum pipe panel_pipe = PIPE_A;
0de3b485 1210 bool locked = true;
ea0760cf 1211
bedd4dba
JN
1212 if (WARN_ON(HAS_DDI(dev)))
1213 return;
1214
1215 if (HAS_PCH_SPLIT(dev)) {
1216 u32 port_sel;
1217
ea0760cf 1218 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1219 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1220
1221 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1222 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1223 panel_pipe = PIPE_B;
1224 /* XXX: else fix for eDP */
1225 } else if (IS_VALLEYVIEW(dev)) {
1226 /* presumably write lock depends on pipe, not port select */
1227 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1228 panel_pipe = pipe;
ea0760cf
JB
1229 } else {
1230 pp_reg = PP_CONTROL;
bedd4dba
JN
1231 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1232 panel_pipe = PIPE_B;
ea0760cf
JB
1233 }
1234
1235 val = I915_READ(pp_reg);
1236 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1237 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1238 locked = false;
1239
e2c719b7 1240 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1241 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1242 pipe_name(pipe));
ea0760cf
JB
1243}
1244
93ce0ba6
JN
1245static void assert_cursor(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 struct drm_device *dev = dev_priv->dev;
1249 bool cur_state;
1250
d9d82081 1251 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1252 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1253 else
5efb3e28 1254 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1255
e2c719b7 1256 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1257 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1258 pipe_name(pipe), state_string(state), state_string(cur_state));
1259}
1260#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1261#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1262
b840d907
JB
1263void assert_pipe(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, bool state)
b24e7179
JB
1265{
1266 int reg;
1267 u32 val;
63d7bbe9 1268 bool cur_state;
702e7a56
PZ
1269 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1270 pipe);
b24e7179 1271
b6b5d049
VS
1272 /* if we need the pipe quirk it must be always on */
1273 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1274 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1275 state = true;
1276
f458ebbc 1277 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1278 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1279 cur_state = false;
1280 } else {
1281 reg = PIPECONF(cpu_transcoder);
1282 val = I915_READ(reg);
1283 cur_state = !!(val & PIPECONF_ENABLE);
1284 }
1285
e2c719b7 1286 I915_STATE_WARN(cur_state != state,
63d7bbe9 1287 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1288 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1289}
1290
931872fc
CW
1291static void assert_plane(struct drm_i915_private *dev_priv,
1292 enum plane plane, bool state)
b24e7179
JB
1293{
1294 int reg;
1295 u32 val;
931872fc 1296 bool cur_state;
b24e7179
JB
1297
1298 reg = DSPCNTR(plane);
1299 val = I915_READ(reg);
931872fc 1300 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1301 I915_STATE_WARN(cur_state != state,
931872fc
CW
1302 "plane %c assertion failure (expected %s, current %s)\n",
1303 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1304}
1305
931872fc
CW
1306#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1307#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1308
b24e7179
JB
1309static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe)
1311{
653e1026 1312 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1313 int reg, i;
1314 u32 val;
1315 int cur_pipe;
1316
653e1026
VS
1317 /* Primary planes are fixed to pipes on gen4+ */
1318 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1319 reg = DSPCNTR(pipe);
1320 val = I915_READ(reg);
e2c719b7 1321 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1322 "plane %c assertion failure, should be disabled but not\n",
1323 plane_name(pipe));
19ec1358 1324 return;
28c05794 1325 }
19ec1358 1326
b24e7179 1327 /* Need to check both planes against the pipe */
055e393f 1328 for_each_pipe(dev_priv, i) {
b24e7179
JB
1329 reg = DSPCNTR(i);
1330 val = I915_READ(reg);
1331 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1332 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1333 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1334 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1335 plane_name(i), pipe_name(pipe));
b24e7179
JB
1336 }
1337}
1338
19332d7a
JB
1339static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
20674eef 1342 struct drm_device *dev = dev_priv->dev;
1fe47785 1343 int reg, sprite;
19332d7a
JB
1344 u32 val;
1345
7feb8b88 1346 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1347 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1348 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1349 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1350 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1351 sprite, pipe_name(pipe));
1352 }
1353 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1354 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1355 reg = SPCNTR(pipe, sprite);
20674eef 1356 val = I915_READ(reg);
e2c719b7 1357 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1358 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1359 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1360 }
1361 } else if (INTEL_INFO(dev)->gen >= 7) {
1362 reg = SPRCTL(pipe);
19332d7a 1363 val = I915_READ(reg);
e2c719b7 1364 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1365 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1366 plane_name(pipe), pipe_name(pipe));
1367 } else if (INTEL_INFO(dev)->gen >= 5) {
1368 reg = DVSCNTR(pipe);
19332d7a 1369 val = I915_READ(reg);
e2c719b7 1370 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1371 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1372 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1373 }
1374}
1375
08c71e5e
VS
1376static void assert_vblank_disabled(struct drm_crtc *crtc)
1377{
e2c719b7 1378 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1379 drm_crtc_vblank_put(crtc);
1380}
1381
89eff4be 1382static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1383{
1384 u32 val;
1385 bool enabled;
1386
e2c719b7 1387 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1388
92f2584a
JB
1389 val = I915_READ(PCH_DREF_CONTROL);
1390 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1391 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1392 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1393}
1394
ab9412ba
DV
1395static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
92f2584a
JB
1397{
1398 int reg;
1399 u32 val;
1400 bool enabled;
1401
ab9412ba 1402 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1403 val = I915_READ(reg);
1404 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1405 I915_STATE_WARN(enabled,
9db4a9c7
JB
1406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
92f2584a
JB
1408}
1409
4e634389
KP
1410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1418 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
44f37d1f
CML
1421 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
f0575e92
KP
1424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
1519b995
KP
1431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
dc0fa718 1434 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1435 return false;
1436
1437 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1439 return false;
44f37d1f
CML
1440 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
1519b995 1443 } else {
dc0fa718 1444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
1471 if (HAS_PCH_CPT(dev_priv->dev)) {
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
291906f1 1481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1482 enum pipe pipe, int reg, u32 port_sel)
291906f1 1483{
47a05eca 1484 u32 val = I915_READ(reg);
e2c719b7 1485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1487 reg, pipe_name(pipe));
de9a35ab 1488
e2c719b7 1489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1490 && (val & DP_PIPEB_SELECT),
de9a35ab 1491 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, int reg)
1496{
47a05eca 1497 u32 val = I915_READ(reg);
e2c719b7 1498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1500 reg, pipe_name(pipe));
de9a35ab 1501
e2c719b7 1502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1503 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1504 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
1510 int reg;
1511 u32 val;
291906f1 1512
f0575e92
KP
1513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1516
1517 reg = PCH_ADPA;
1518 val = I915_READ(reg);
e2c719b7 1519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1520 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1521 pipe_name(pipe));
291906f1
JB
1522
1523 reg = PCH_LVDS;
1524 val = I915_READ(reg);
e2c719b7 1525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1527 pipe_name(pipe));
291906f1 1528
e2debe91
PZ
1529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1532}
1533
40e9cf64
JB
1534static void intel_init_dpio(struct drm_device *dev)
1535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537
1538 if (!IS_VALLEYVIEW(dev))
1539 return;
1540
a09caddd
CML
1541 /*
1542 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1543 * CHV x1 PHY (DP/HDMI D)
1544 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1545 */
1546 if (IS_CHERRYVIEW(dev)) {
1547 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1548 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1549 } else {
1550 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1551 }
5382f5f3
JB
1552}
1553
d288f65f 1554static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1555 const struct intel_crtc_state *pipe_config)
87442f73 1556{
426115cf
DV
1557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int reg = DPLL(crtc->pipe);
d288f65f 1560 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1561
426115cf 1562 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1563
1564 /* No really, not for ILK+ */
1565 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1566
1567 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1568 if (IS_MOBILE(dev_priv->dev))
426115cf 1569 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1570
426115cf
DV
1571 I915_WRITE(reg, dpll);
1572 POSTING_READ(reg);
1573 udelay(150);
1574
1575 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1576 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1577
d288f65f 1578 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1579 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1580
1581 /* We do this three times for luck */
426115cf 1582 I915_WRITE(reg, dpll);
87442f73
DV
1583 POSTING_READ(reg);
1584 udelay(150); /* wait for warmup */
426115cf 1585 I915_WRITE(reg, dpll);
87442f73
DV
1586 POSTING_READ(reg);
1587 udelay(150); /* wait for warmup */
426115cf 1588 I915_WRITE(reg, dpll);
87442f73
DV
1589 POSTING_READ(reg);
1590 udelay(150); /* wait for warmup */
1591}
1592
d288f65f 1593static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1594 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1595{
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 int pipe = crtc->pipe;
1599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1600 u32 tmp;
1601
1602 assert_pipe_disabled(dev_priv, crtc->pipe);
1603
1604 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1605
1606 mutex_lock(&dev_priv->dpio_lock);
1607
1608 /* Enable back the 10bit clock to display controller */
1609 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1610 tmp |= DPIO_DCLKP_EN;
1611 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1612
1613 /*
1614 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1615 */
1616 udelay(1);
1617
1618 /* Enable PLL */
d288f65f 1619 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1620
1621 /* Check PLL is locked */
a11b0703 1622 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1623 DRM_ERROR("PLL %d failed to lock\n", pipe);
1624
a11b0703 1625 /* not sure when this should be written */
d288f65f 1626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1627 POSTING_READ(DPLL_MD(pipe));
1628
9d556c99
CML
1629 mutex_unlock(&dev_priv->dpio_lock);
1630}
1631
1c4e0274
VS
1632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
1638 count += crtc->active &&
409ee761 1639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1640
1641 return count;
1642}
1643
66e3d5c0 1644static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1645{
66e3d5c0
DV
1646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 int reg = DPLL(crtc->pipe);
6e3c9717 1649 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1650
66e3d5c0 1651 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1652
63d7bbe9 1653 /* No really, not for ILK+ */
3d13ef2e 1654 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1655
1656 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1657 if (IS_MOBILE(dev) && !IS_I830(dev))
1658 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1659
1c4e0274
VS
1660 /* Enable DVO 2x clock on both PLLs if necessary */
1661 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1662 /*
1663 * It appears to be important that we don't enable this
1664 * for the current pipe before otherwise configuring the
1665 * PLL. No idea how this should be handled if multiple
1666 * DVO outputs are enabled simultaneosly.
1667 */
1668 dpll |= DPLL_DVO_2X_MODE;
1669 I915_WRITE(DPLL(!crtc->pipe),
1670 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1671 }
66e3d5c0
DV
1672
1673 /* Wait for the clocks to stabilize. */
1674 POSTING_READ(reg);
1675 udelay(150);
1676
1677 if (INTEL_INFO(dev)->gen >= 4) {
1678 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1679 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1680 } else {
1681 /* The pixel multiplier can only be updated once the
1682 * DPLL is enabled and the clocks are stable.
1683 *
1684 * So write it again.
1685 */
1686 I915_WRITE(reg, dpll);
1687 }
63d7bbe9
JB
1688
1689 /* We do this three times for luck */
66e3d5c0 1690 I915_WRITE(reg, dpll);
63d7bbe9
JB
1691 POSTING_READ(reg);
1692 udelay(150); /* wait for warmup */
66e3d5c0 1693 I915_WRITE(reg, dpll);
63d7bbe9
JB
1694 POSTING_READ(reg);
1695 udelay(150); /* wait for warmup */
66e3d5c0 1696 I915_WRITE(reg, dpll);
63d7bbe9
JB
1697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
1699}
1700
1701/**
50b44a44 1702 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1703 * @dev_priv: i915 private structure
1704 * @pipe: pipe PLL to disable
1705 *
1706 * Disable the PLL for @pipe, making sure the pipe is off first.
1707 *
1708 * Note! This is for pre-ILK only.
1709 */
1c4e0274 1710static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1711{
1c4e0274
VS
1712 struct drm_device *dev = crtc->base.dev;
1713 struct drm_i915_private *dev_priv = dev->dev_private;
1714 enum pipe pipe = crtc->pipe;
1715
1716 /* Disable DVO 2x clock on both PLLs if necessary */
1717 if (IS_I830(dev) &&
409ee761 1718 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1719 intel_num_dvo_pipes(dev) == 1) {
1720 I915_WRITE(DPLL(PIPE_B),
1721 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1722 I915_WRITE(DPLL(PIPE_A),
1723 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1724 }
1725
b6b5d049
VS
1726 /* Don't disable pipe or pipe PLLs if needed */
1727 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1728 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1729 return;
1730
1731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
1733
50b44a44
DV
1734 I915_WRITE(DPLL(pipe), 0);
1735 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1736}
1737
f6071166
JB
1738static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1739{
1740 u32 val = 0;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
e5cbfbfb
ID
1745 /*
1746 * Leave integrated clock source and reference clock enabled for pipe B.
1747 * The latter is needed for VGA hotplug / manual detection.
1748 */
f6071166 1749 if (pipe == PIPE_B)
e5cbfbfb 1750 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1753
1754}
1755
1756static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
d752048d 1758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1759 u32 val;
1760
a11b0703
VS
1761 /* Make sure the pipe isn't still relying on us */
1762 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1763
a11b0703 1764 /* Set PLL en = 0 */
d17ec4ce 1765 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1766 if (pipe != PIPE_A)
1767 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
d752048d
VS
1770
1771 mutex_lock(&dev_priv->dpio_lock);
1772
1773 /* Disable 10bit clock to display controller */
1774 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1775 val &= ~DPIO_DCLKP_EN;
1776 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1777
61407f6d
VS
1778 /* disable left/right clock distribution */
1779 if (pipe != PIPE_B) {
1780 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1781 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1783 } else {
1784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1786 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1787 }
1788
d752048d 1789 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1790}
1791
e4607fcf
CML
1792void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1793 struct intel_digital_port *dport)
89b667f8
JB
1794{
1795 u32 port_mask;
00fc31b7 1796 int dpll_reg;
89b667f8 1797
e4607fcf
CML
1798 switch (dport->port) {
1799 case PORT_B:
89b667f8 1800 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1801 dpll_reg = DPLL(0);
e4607fcf
CML
1802 break;
1803 case PORT_C:
89b667f8 1804 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1805 dpll_reg = DPLL(0);
1806 break;
1807 case PORT_D:
1808 port_mask = DPLL_PORTD_READY_MASK;
1809 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1810 break;
1811 default:
1812 BUG();
1813 }
89b667f8 1814
00fc31b7 1815 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1816 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1817 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1818}
1819
b14b1055
DV
1820static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1821{
1822 struct drm_device *dev = crtc->base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1825
be19f0ff
CW
1826 if (WARN_ON(pll == NULL))
1827 return;
1828
3e369b76 1829 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1830 if (pll->active == 0) {
1831 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1832 WARN_ON(pll->on);
1833 assert_shared_dpll_disabled(dev_priv, pll);
1834
1835 pll->mode_set(dev_priv, pll);
1836 }
1837}
1838
92f2584a 1839/**
85b3894f 1840 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1841 * @dev_priv: i915 private structure
1842 * @pipe: pipe PLL to enable
1843 *
1844 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1845 * drives the transcoder clock.
1846 */
85b3894f 1847static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1848{
3d13ef2e
DL
1849 struct drm_device *dev = crtc->base.dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1851 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1852
87a875bb 1853 if (WARN_ON(pll == NULL))
48da64a8
CW
1854 return;
1855
3e369b76 1856 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1857 return;
ee7b9f93 1858
74dd6928 1859 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1860 pll->name, pll->active, pll->on,
e2b78267 1861 crtc->base.base.id);
92f2584a 1862
cdbd2316
DV
1863 if (pll->active++) {
1864 WARN_ON(!pll->on);
e9d6944e 1865 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1866 return;
1867 }
f4a091c7 1868 WARN_ON(pll->on);
ee7b9f93 1869
bd2bb1b9
PZ
1870 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1871
46edb027 1872 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1873 pll->enable(dev_priv, pll);
ee7b9f93 1874 pll->on = true;
92f2584a
JB
1875}
1876
f6daaec2 1877static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1878{
3d13ef2e
DL
1879 struct drm_device *dev = crtc->base.dev;
1880 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1881 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1882
92f2584a 1883 /* PCH only available on ILK+ */
3d13ef2e 1884 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1885 if (WARN_ON(pll == NULL))
ee7b9f93 1886 return;
92f2584a 1887
3e369b76 1888 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1889 return;
7a419866 1890
46edb027
DV
1891 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1892 pll->name, pll->active, pll->on,
e2b78267 1893 crtc->base.base.id);
7a419866 1894
48da64a8 1895 if (WARN_ON(pll->active == 0)) {
e9d6944e 1896 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1897 return;
1898 }
1899
e9d6944e 1900 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1901 WARN_ON(!pll->on);
cdbd2316 1902 if (--pll->active)
7a419866 1903 return;
ee7b9f93 1904
46edb027 1905 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1906 pll->disable(dev_priv, pll);
ee7b9f93 1907 pll->on = false;
bd2bb1b9
PZ
1908
1909 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1910}
1911
b8a4f404
PZ
1912static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1913 enum pipe pipe)
040484af 1914{
23670b32 1915 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1918 uint32_t reg, val, pipeconf_val;
040484af
JB
1919
1920 /* PCH only available on ILK+ */
55522f37 1921 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1922
1923 /* Make sure PCH DPLL is enabled */
e72f9fbf 1924 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1925 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1926
1927 /* FDI must be feeding us bits for PCH ports */
1928 assert_fdi_tx_enabled(dev_priv, pipe);
1929 assert_fdi_rx_enabled(dev_priv, pipe);
1930
23670b32
DV
1931 if (HAS_PCH_CPT(dev)) {
1932 /* Workaround: Set the timing override bit before enabling the
1933 * pch transcoder. */
1934 reg = TRANS_CHICKEN2(pipe);
1935 val = I915_READ(reg);
1936 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1937 I915_WRITE(reg, val);
59c859d6 1938 }
23670b32 1939
ab9412ba 1940 reg = PCH_TRANSCONF(pipe);
040484af 1941 val = I915_READ(reg);
5f7f726d 1942 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1943
1944 if (HAS_PCH_IBX(dev_priv->dev)) {
1945 /*
1946 * make the BPC in transcoder be consistent with
1947 * that in pipeconf reg.
1948 */
dfd07d72
DV
1949 val &= ~PIPECONF_BPC_MASK;
1950 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1951 }
5f7f726d
PZ
1952
1953 val &= ~TRANS_INTERLACE_MASK;
1954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1955 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1956 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1957 val |= TRANS_LEGACY_INTERLACED_ILK;
1958 else
1959 val |= TRANS_INTERLACED;
5f7f726d
PZ
1960 else
1961 val |= TRANS_PROGRESSIVE;
1962
040484af
JB
1963 I915_WRITE(reg, val | TRANS_ENABLE);
1964 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1965 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1966}
1967
8fb033d7 1968static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1969 enum transcoder cpu_transcoder)
040484af 1970{
8fb033d7 1971 u32 val, pipeconf_val;
8fb033d7
PZ
1972
1973 /* PCH only available on ILK+ */
55522f37 1974 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 1975
8fb033d7 1976 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1977 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1978 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1979
223a6fdf
PZ
1980 /* Workaround: set timing override bit. */
1981 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1983 I915_WRITE(_TRANSA_CHICKEN2, val);
1984
25f3ef11 1985 val = TRANS_ENABLE;
937bb610 1986 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1987
9a76b1c6
PZ
1988 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1989 PIPECONF_INTERLACED_ILK)
a35f2679 1990 val |= TRANS_INTERLACED;
8fb033d7
PZ
1991 else
1992 val |= TRANS_PROGRESSIVE;
1993
ab9412ba
DV
1994 I915_WRITE(LPT_TRANSCONF, val);
1995 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1996 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1997}
1998
b8a4f404
PZ
1999static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2000 enum pipe pipe)
040484af 2001{
23670b32
DV
2002 struct drm_device *dev = dev_priv->dev;
2003 uint32_t reg, val;
040484af
JB
2004
2005 /* FDI relies on the transcoder */
2006 assert_fdi_tx_disabled(dev_priv, pipe);
2007 assert_fdi_rx_disabled(dev_priv, pipe);
2008
291906f1
JB
2009 /* Ports must be off as well */
2010 assert_pch_ports_disabled(dev_priv, pipe);
2011
ab9412ba 2012 reg = PCH_TRANSCONF(pipe);
040484af
JB
2013 val = I915_READ(reg);
2014 val &= ~TRANS_ENABLE;
2015 I915_WRITE(reg, val);
2016 /* wait for PCH transcoder off, transcoder state */
2017 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2018 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2019
2020 if (!HAS_PCH_IBX(dev)) {
2021 /* Workaround: Clear the timing override chicken bit again. */
2022 reg = TRANS_CHICKEN2(pipe);
2023 val = I915_READ(reg);
2024 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2025 I915_WRITE(reg, val);
2026 }
040484af
JB
2027}
2028
ab4d966c 2029static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2030{
8fb033d7
PZ
2031 u32 val;
2032
ab9412ba 2033 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2034 val &= ~TRANS_ENABLE;
ab9412ba 2035 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2036 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2037 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2038 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2039
2040 /* Workaround: clear timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2042 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2043 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2044}
2045
b24e7179 2046/**
309cfea8 2047 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2048 * @crtc: crtc responsible for the pipe
b24e7179 2049 *
0372264a 2050 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2051 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2052 */
e1fdc473 2053static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2054{
0372264a
PZ
2055 struct drm_device *dev = crtc->base.dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2058 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2059 pipe);
1a240d4d 2060 enum pipe pch_transcoder;
b24e7179
JB
2061 int reg;
2062 u32 val;
2063
58c6eaa2 2064 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2065 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2066 assert_sprites_disabled(dev_priv, pipe);
2067
681e5811 2068 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2069 pch_transcoder = TRANSCODER_A;
2070 else
2071 pch_transcoder = pipe;
2072
b24e7179
JB
2073 /*
2074 * A pipe without a PLL won't actually be able to drive bits from
2075 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2076 * need the check.
2077 */
2078 if (!HAS_PCH_SPLIT(dev_priv->dev))
409ee761 2079 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2080 assert_dsi_pll_enabled(dev_priv);
2081 else
2082 assert_pll_enabled(dev_priv, pipe);
040484af 2083 else {
6e3c9717 2084 if (crtc->config->has_pch_encoder) {
040484af 2085 /* if driving the PCH, we need FDI enabled */
cc391bbb 2086 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2087 assert_fdi_tx_pll_enabled(dev_priv,
2088 (enum pipe) cpu_transcoder);
040484af
JB
2089 }
2090 /* FIXME: assert CPU port conditions for SNB+ */
2091 }
b24e7179 2092
702e7a56 2093 reg = PIPECONF(cpu_transcoder);
b24e7179 2094 val = I915_READ(reg);
7ad25d48 2095 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2096 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2097 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2098 return;
7ad25d48 2099 }
00d70b15
CW
2100
2101 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2102 POSTING_READ(reg);
b24e7179
JB
2103}
2104
2105/**
309cfea8 2106 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2107 * @crtc: crtc whose pipes is to be disabled
b24e7179 2108 *
575f7ab7
VS
2109 * Disable the pipe of @crtc, making sure that various hardware
2110 * specific requirements are met, if applicable, e.g. plane
2111 * disabled, panel fitter off, etc.
b24e7179
JB
2112 *
2113 * Will wait until the pipe has shut down before returning.
2114 */
575f7ab7 2115static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2116{
575f7ab7 2117 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2118 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2119 enum pipe pipe = crtc->pipe;
b24e7179
JB
2120 int reg;
2121 u32 val;
2122
2123 /*
2124 * Make sure planes won't keep trying to pump pixels to us,
2125 * or we might hang the display.
2126 */
2127 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2128 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2129 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2130
702e7a56 2131 reg = PIPECONF(cpu_transcoder);
b24e7179 2132 val = I915_READ(reg);
00d70b15
CW
2133 if ((val & PIPECONF_ENABLE) == 0)
2134 return;
2135
67adc644
VS
2136 /*
2137 * Double wide has implications for planes
2138 * so best keep it disabled when not needed.
2139 */
6e3c9717 2140 if (crtc->config->double_wide)
67adc644
VS
2141 val &= ~PIPECONF_DOUBLE_WIDE;
2142
2143 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2144 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2145 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2146 val &= ~PIPECONF_ENABLE;
2147
2148 I915_WRITE(reg, val);
2149 if ((val & PIPECONF_ENABLE) == 0)
2150 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2151}
2152
d74362c9
KP
2153/*
2154 * Plane regs are double buffered, going from enabled->disabled needs a
2155 * trigger in order to latch. The display address reg provides this.
2156 */
1dba99f4
VS
2157void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2158 enum plane plane)
d74362c9 2159{
3d13ef2e
DL
2160 struct drm_device *dev = dev_priv->dev;
2161 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2162
2163 I915_WRITE(reg, I915_READ(reg));
2164 POSTING_READ(reg);
d74362c9
KP
2165}
2166
b24e7179 2167/**
262ca2b0 2168 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2169 * @plane: plane to be enabled
2170 * @crtc: crtc for the plane
b24e7179 2171 *
fdd508a6 2172 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2173 */
fdd508a6
VS
2174static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2175 struct drm_crtc *crtc)
b24e7179 2176{
fdd508a6
VS
2177 struct drm_device *dev = plane->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2180
2181 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2182 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b24e7179 2183
98ec7739
VS
2184 if (intel_crtc->primary_enabled)
2185 return;
0037f71c 2186
4c445e0e 2187 intel_crtc->primary_enabled = true;
939c2fe8 2188
fdd508a6
VS
2189 dev_priv->display.update_primary_plane(crtc, plane->fb,
2190 crtc->x, crtc->y);
33c3b0d1
VS
2191
2192 /*
2193 * BDW signals flip done immediately if the plane
2194 * is disabled, even if the plane enable is already
2195 * armed to occur at the next vblank :(
2196 */
2197 if (IS_BROADWELL(dev))
2198 intel_wait_for_vblank(dev, intel_crtc->pipe);
b24e7179
JB
2199}
2200
b24e7179 2201/**
262ca2b0 2202 * intel_disable_primary_hw_plane - disable the primary hardware plane
fdd508a6
VS
2203 * @plane: plane to be disabled
2204 * @crtc: crtc for the plane
b24e7179 2205 *
fdd508a6 2206 * Disable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2207 */
fdd508a6
VS
2208static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2209 struct drm_crtc *crtc)
b24e7179 2210{
fdd508a6
VS
2211 struct drm_device *dev = plane->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2214
32b7eeec
MR
2215 if (WARN_ON(!intel_crtc->active))
2216 return;
b24e7179 2217
98ec7739
VS
2218 if (!intel_crtc->primary_enabled)
2219 return;
0037f71c 2220
4c445e0e 2221 intel_crtc->primary_enabled = false;
939c2fe8 2222
fdd508a6
VS
2223 dev_priv->display.update_primary_plane(crtc, plane->fb,
2224 crtc->x, crtc->y);
b24e7179
JB
2225}
2226
693db184
CW
2227static bool need_vtd_wa(struct drm_device *dev)
2228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2231 return true;
2232#endif
2233 return false;
2234}
2235
6761dd31
TU
2236static unsigned int
2237intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2238 uint64_t fb_format_modifier)
a57ce0b2 2239{
6761dd31
TU
2240 unsigned int tile_height;
2241 uint32_t pixel_bytes;
a57ce0b2 2242
b5d0e9bf
DL
2243 switch (fb_format_modifier) {
2244 case DRM_FORMAT_MOD_NONE:
2245 tile_height = 1;
2246 break;
2247 case I915_FORMAT_MOD_X_TILED:
2248 tile_height = IS_GEN2(dev) ? 16 : 8;
2249 break;
2250 case I915_FORMAT_MOD_Y_TILED:
2251 tile_height = 32;
2252 break;
2253 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2254 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2255 switch (pixel_bytes) {
b5d0e9bf 2256 default:
6761dd31 2257 case 1:
b5d0e9bf
DL
2258 tile_height = 64;
2259 break;
6761dd31
TU
2260 case 2:
2261 case 4:
b5d0e9bf
DL
2262 tile_height = 32;
2263 break;
6761dd31 2264 case 8:
b5d0e9bf
DL
2265 tile_height = 16;
2266 break;
6761dd31 2267 case 16:
b5d0e9bf
DL
2268 WARN_ONCE(1,
2269 "128-bit pixels are not supported for display!");
2270 tile_height = 16;
2271 break;
2272 }
2273 break;
2274 default:
2275 MISSING_CASE(fb_format_modifier);
2276 tile_height = 1;
2277 break;
2278 }
091df6cb 2279
6761dd31
TU
2280 return tile_height;
2281}
2282
2283unsigned int
2284intel_fb_align_height(struct drm_device *dev, unsigned int height,
2285 uint32_t pixel_format, uint64_t fb_format_modifier)
2286{
2287 return ALIGN(height, intel_tile_height(dev, pixel_format,
2288 fb_format_modifier));
a57ce0b2
JB
2289}
2290
127bd2ac 2291int
850c4cdc
TU
2292intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2293 struct drm_framebuffer *fb,
a4872ba6 2294 struct intel_engine_cs *pipelined)
6b95a207 2295{
850c4cdc 2296 struct drm_device *dev = fb->dev;
ce453d81 2297 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2298 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207
KH
2299 u32 alignment;
2300 int ret;
2301
ebcdd39e
MR
2302 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2303
7b911adc
TU
2304 switch (fb->modifier[0]) {
2305 case DRM_FORMAT_MOD_NONE:
1fada4cc
DL
2306 if (INTEL_INFO(dev)->gen >= 9)
2307 alignment = 256 * 1024;
2308 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2309 alignment = 128 * 1024;
a6c45cf0 2310 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2311 alignment = 4 * 1024;
2312 else
2313 alignment = 64 * 1024;
6b95a207 2314 break;
7b911adc 2315 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2316 if (INTEL_INFO(dev)->gen >= 9)
2317 alignment = 256 * 1024;
2318 else {
2319 /* pin() will align the object as required by fence */
2320 alignment = 0;
2321 }
6b95a207 2322 break;
7b911adc 2323 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2324 case I915_FORMAT_MOD_Yf_TILED:
2325 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2326 "Y tiling bo slipped through, driver bug!\n"))
2327 return -EINVAL;
2328 alignment = 1 * 1024 * 1024;
2329 break;
6b95a207 2330 default:
7b911adc
TU
2331 MISSING_CASE(fb->modifier[0]);
2332 return -EINVAL;
6b95a207
KH
2333 }
2334
693db184
CW
2335 /* Note that the w/a also requires 64 PTE of padding following the
2336 * bo. We currently fill all unused PTE with the shadow page and so
2337 * we should always have valid PTE following the scanout preventing
2338 * the VT-d warning.
2339 */
2340 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2341 alignment = 256 * 1024;
2342
d6dd6843
PZ
2343 /*
2344 * Global gtt pte registers are special registers which actually forward
2345 * writes to a chunk of system memory. Which means that there is no risk
2346 * that the register values disappear as soon as we call
2347 * intel_runtime_pm_put(), so it is correct to wrap only the
2348 * pin/unpin/fence and not more.
2349 */
2350 intel_runtime_pm_get(dev_priv);
2351
ce453d81 2352 dev_priv->mm.interruptible = false;
e6617330
TU
2353 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
2354 &i915_ggtt_view_normal);
48b956c5 2355 if (ret)
ce453d81 2356 goto err_interruptible;
6b95a207
KH
2357
2358 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2359 * fence, whereas 965+ only requires a fence if using
2360 * framebuffer compression. For simplicity, we always install
2361 * a fence as the cost is not that onerous.
2362 */
06d98131 2363 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2364 if (ret)
2365 goto err_unpin;
1690e1eb 2366
9a5a53b3 2367 i915_gem_object_pin_fence(obj);
6b95a207 2368
ce453d81 2369 dev_priv->mm.interruptible = true;
d6dd6843 2370 intel_runtime_pm_put(dev_priv);
6b95a207 2371 return 0;
48b956c5
CW
2372
2373err_unpin:
e6617330 2374 i915_gem_object_unpin_from_display_plane(obj, &i915_ggtt_view_normal);
ce453d81
CW
2375err_interruptible:
2376 dev_priv->mm.interruptible = true;
d6dd6843 2377 intel_runtime_pm_put(dev_priv);
48b956c5 2378 return ret;
6b95a207
KH
2379}
2380
f63bdb5f 2381static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1690e1eb 2382{
ebcdd39e
MR
2383 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2384
1690e1eb 2385 i915_gem_object_unpin_fence(obj);
e6617330 2386 i915_gem_object_unpin_from_display_plane(obj, &i915_ggtt_view_normal);
1690e1eb
CW
2387}
2388
c2c75131
DV
2389/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2390 * is assumed to be a power-of-two. */
bc752862
CW
2391unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2392 unsigned int tiling_mode,
2393 unsigned int cpp,
2394 unsigned int pitch)
c2c75131 2395{
bc752862
CW
2396 if (tiling_mode != I915_TILING_NONE) {
2397 unsigned int tile_rows, tiles;
c2c75131 2398
bc752862
CW
2399 tile_rows = *y / 8;
2400 *y %= 8;
c2c75131 2401
bc752862
CW
2402 tiles = *x / (512/cpp);
2403 *x %= 512/cpp;
2404
2405 return tile_rows * pitch * 8 + tiles * 4096;
2406 } else {
2407 unsigned int offset;
2408
2409 offset = *y * pitch + *x * cpp;
2410 *y = 0;
2411 *x = (offset & 4095) / cpp;
2412 return offset & -4096;
2413 }
c2c75131
DV
2414}
2415
b35d63fa 2416static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2417{
2418 switch (format) {
2419 case DISPPLANE_8BPP:
2420 return DRM_FORMAT_C8;
2421 case DISPPLANE_BGRX555:
2422 return DRM_FORMAT_XRGB1555;
2423 case DISPPLANE_BGRX565:
2424 return DRM_FORMAT_RGB565;
2425 default:
2426 case DISPPLANE_BGRX888:
2427 return DRM_FORMAT_XRGB8888;
2428 case DISPPLANE_RGBX888:
2429 return DRM_FORMAT_XBGR8888;
2430 case DISPPLANE_BGRX101010:
2431 return DRM_FORMAT_XRGB2101010;
2432 case DISPPLANE_RGBX101010:
2433 return DRM_FORMAT_XBGR2101010;
2434 }
2435}
2436
bc8d7dff
DL
2437static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2438{
2439 switch (format) {
2440 case PLANE_CTL_FORMAT_RGB_565:
2441 return DRM_FORMAT_RGB565;
2442 default:
2443 case PLANE_CTL_FORMAT_XRGB_8888:
2444 if (rgb_order) {
2445 if (alpha)
2446 return DRM_FORMAT_ABGR8888;
2447 else
2448 return DRM_FORMAT_XBGR8888;
2449 } else {
2450 if (alpha)
2451 return DRM_FORMAT_ARGB8888;
2452 else
2453 return DRM_FORMAT_XRGB8888;
2454 }
2455 case PLANE_CTL_FORMAT_XRGB_2101010:
2456 if (rgb_order)
2457 return DRM_FORMAT_XBGR2101010;
2458 else
2459 return DRM_FORMAT_XRGB2101010;
2460 }
2461}
2462
5724dbd1
DL
2463static bool
2464intel_alloc_plane_obj(struct intel_crtc *crtc,
2465 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2466{
2467 struct drm_device *dev = crtc->base.dev;
2468 struct drm_i915_gem_object *obj = NULL;
2469 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2470 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2471 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2472 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2473 PAGE_SIZE);
2474
2475 size_aligned -= base_aligned;
46f297fb 2476
ff2652ea
CW
2477 if (plane_config->size == 0)
2478 return false;
2479
f37b5c2b
DV
2480 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2481 base_aligned,
2482 base_aligned,
2483 size_aligned);
46f297fb 2484 if (!obj)
484b41dd 2485 return false;
46f297fb 2486
49af449b
DL
2487 obj->tiling_mode = plane_config->tiling;
2488 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2489 obj->stride = fb->pitches[0];
46f297fb 2490
6bf129df
DL
2491 mode_cmd.pixel_format = fb->pixel_format;
2492 mode_cmd.width = fb->width;
2493 mode_cmd.height = fb->height;
2494 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2495 mode_cmd.modifier[0] = fb->modifier[0];
2496 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2497
2498 mutex_lock(&dev->struct_mutex);
2499
6bf129df 2500 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2501 &mode_cmd, obj)) {
46f297fb
JB
2502 DRM_DEBUG_KMS("intel fb init failed\n");
2503 goto out_unref_obj;
2504 }
2505
a071fa00 2506 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
46f297fb 2507 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2508
2509 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2510 return true;
46f297fb
JB
2511
2512out_unref_obj:
2513 drm_gem_object_unreference(&obj->base);
2514 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2515 return false;
2516}
2517
afd65eb4
MR
2518/* Update plane->state->fb to match plane->fb after driver-internal updates */
2519static void
2520update_state_fb(struct drm_plane *plane)
2521{
2522 if (plane->fb == plane->state->fb)
2523 return;
2524
2525 if (plane->state->fb)
2526 drm_framebuffer_unreference(plane->state->fb);
2527 plane->state->fb = plane->fb;
2528 if (plane->state->fb)
2529 drm_framebuffer_reference(plane->state->fb);
2530}
2531
5724dbd1
DL
2532static void
2533intel_find_plane_obj(struct intel_crtc *intel_crtc,
2534 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2535{
2536 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2537 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2538 struct drm_crtc *c;
2539 struct intel_crtc *i;
2ff8fde1 2540 struct drm_i915_gem_object *obj;
484b41dd 2541
2d14030b 2542 if (!plane_config->fb)
484b41dd
JB
2543 return;
2544
f55548b5 2545 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
fb9981aa
DL
2546 struct drm_plane *primary = intel_crtc->base.primary;
2547
2548 primary->fb = &plane_config->fb->base;
2549 primary->state->crtc = &intel_crtc->base;
2550 update_state_fb(primary);
2551
484b41dd 2552 return;
f55548b5 2553 }
484b41dd 2554
2d14030b 2555 kfree(plane_config->fb);
484b41dd
JB
2556
2557 /*
2558 * Failed to alloc the obj, check to see if we should share
2559 * an fb with another CRTC instead
2560 */
70e1e0ec 2561 for_each_crtc(dev, c) {
484b41dd
JB
2562 i = to_intel_crtc(c);
2563
2564 if (c == &intel_crtc->base)
2565 continue;
2566
2ff8fde1
MR
2567 if (!i->active)
2568 continue;
2569
2570 obj = intel_fb_obj(c->primary->fb);
2571 if (obj == NULL)
484b41dd
JB
2572 continue;
2573
2ff8fde1 2574 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
fb9981aa
DL
2575 struct drm_plane *primary = intel_crtc->base.primary;
2576
d9ceb816
JB
2577 if (obj->tiling_mode != I915_TILING_NONE)
2578 dev_priv->preserve_bios_swizzle = true;
2579
66e514c1 2580 drm_framebuffer_reference(c->primary->fb);
fb9981aa
DL
2581 primary->fb = c->primary->fb;
2582 primary->state->crtc = &intel_crtc->base;
5ba76c41 2583 update_state_fb(intel_crtc->base.primary);
2ff8fde1 2584 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
484b41dd
JB
2585 break;
2586 }
2587 }
46f297fb
JB
2588}
2589
29b9bde6
DV
2590static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2591 struct drm_framebuffer *fb,
2592 int x, int y)
81255565
JB
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2597 struct drm_i915_gem_object *obj;
81255565 2598 int plane = intel_crtc->plane;
e506a0c6 2599 unsigned long linear_offset;
81255565 2600 u32 dspcntr;
f45651ba 2601 u32 reg = DSPCNTR(plane);
48404c1e 2602 int pixel_size;
f45651ba 2603
fdd508a6
VS
2604 if (!intel_crtc->primary_enabled) {
2605 I915_WRITE(reg, 0);
2606 if (INTEL_INFO(dev)->gen >= 4)
2607 I915_WRITE(DSPSURF(plane), 0);
2608 else
2609 I915_WRITE(DSPADDR(plane), 0);
2610 POSTING_READ(reg);
2611 return;
2612 }
2613
c9ba6fad
VS
2614 obj = intel_fb_obj(fb);
2615 if (WARN_ON(obj == NULL))
2616 return;
2617
2618 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2619
f45651ba
VS
2620 dspcntr = DISPPLANE_GAMMA_ENABLE;
2621
fdd508a6 2622 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2623
2624 if (INTEL_INFO(dev)->gen < 4) {
2625 if (intel_crtc->pipe == PIPE_B)
2626 dspcntr |= DISPPLANE_SEL_PIPE_B;
2627
2628 /* pipesrc and dspsize control the size that is scaled from,
2629 * which should always be the user's requested size.
2630 */
2631 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2632 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2633 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2634 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2635 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2636 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2637 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2638 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2639 I915_WRITE(PRIMPOS(plane), 0);
2640 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2641 }
81255565 2642
57779d06
VS
2643 switch (fb->pixel_format) {
2644 case DRM_FORMAT_C8:
81255565
JB
2645 dspcntr |= DISPPLANE_8BPP;
2646 break;
57779d06
VS
2647 case DRM_FORMAT_XRGB1555:
2648 case DRM_FORMAT_ARGB1555:
2649 dspcntr |= DISPPLANE_BGRX555;
81255565 2650 break;
57779d06
VS
2651 case DRM_FORMAT_RGB565:
2652 dspcntr |= DISPPLANE_BGRX565;
2653 break;
2654 case DRM_FORMAT_XRGB8888:
2655 case DRM_FORMAT_ARGB8888:
2656 dspcntr |= DISPPLANE_BGRX888;
2657 break;
2658 case DRM_FORMAT_XBGR8888:
2659 case DRM_FORMAT_ABGR8888:
2660 dspcntr |= DISPPLANE_RGBX888;
2661 break;
2662 case DRM_FORMAT_XRGB2101010:
2663 case DRM_FORMAT_ARGB2101010:
2664 dspcntr |= DISPPLANE_BGRX101010;
2665 break;
2666 case DRM_FORMAT_XBGR2101010:
2667 case DRM_FORMAT_ABGR2101010:
2668 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2669 break;
2670 default:
baba133a 2671 BUG();
81255565 2672 }
57779d06 2673
f45651ba
VS
2674 if (INTEL_INFO(dev)->gen >= 4 &&
2675 obj->tiling_mode != I915_TILING_NONE)
2676 dspcntr |= DISPPLANE_TILED;
81255565 2677
de1aa629
VS
2678 if (IS_G4X(dev))
2679 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2680
b9897127 2681 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2682
c2c75131
DV
2683 if (INTEL_INFO(dev)->gen >= 4) {
2684 intel_crtc->dspaddr_offset =
bc752862 2685 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2686 pixel_size,
bc752862 2687 fb->pitches[0]);
c2c75131
DV
2688 linear_offset -= intel_crtc->dspaddr_offset;
2689 } else {
e506a0c6 2690 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2691 }
e506a0c6 2692
8e7d688b 2693 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2694 dspcntr |= DISPPLANE_ROTATE_180;
2695
6e3c9717
ACO
2696 x += (intel_crtc->config->pipe_src_w - 1);
2697 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2698
2699 /* Finding the last pixel of the last line of the display
2700 data and adding to linear_offset*/
2701 linear_offset +=
6e3c9717
ACO
2702 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2703 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2704 }
2705
2706 I915_WRITE(reg, dspcntr);
2707
01f2c773 2708 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2709 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2710 I915_WRITE(DSPSURF(plane),
2711 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2712 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2713 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2714 } else
f343c5f6 2715 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2716 POSTING_READ(reg);
17638cd6
JB
2717}
2718
29b9bde6
DV
2719static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2720 struct drm_framebuffer *fb,
2721 int x, int y)
17638cd6
JB
2722{
2723 struct drm_device *dev = crtc->dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
2725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
c9ba6fad 2726 struct drm_i915_gem_object *obj;
17638cd6 2727 int plane = intel_crtc->plane;
e506a0c6 2728 unsigned long linear_offset;
17638cd6 2729 u32 dspcntr;
f45651ba 2730 u32 reg = DSPCNTR(plane);
48404c1e 2731 int pixel_size;
f45651ba 2732
fdd508a6
VS
2733 if (!intel_crtc->primary_enabled) {
2734 I915_WRITE(reg, 0);
2735 I915_WRITE(DSPSURF(plane), 0);
2736 POSTING_READ(reg);
2737 return;
2738 }
2739
c9ba6fad
VS
2740 obj = intel_fb_obj(fb);
2741 if (WARN_ON(obj == NULL))
2742 return;
2743
2744 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2745
f45651ba
VS
2746 dspcntr = DISPPLANE_GAMMA_ENABLE;
2747
fdd508a6 2748 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2749
2750 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2751 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2752
57779d06
VS
2753 switch (fb->pixel_format) {
2754 case DRM_FORMAT_C8:
17638cd6
JB
2755 dspcntr |= DISPPLANE_8BPP;
2756 break;
57779d06
VS
2757 case DRM_FORMAT_RGB565:
2758 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2759 break;
57779d06
VS
2760 case DRM_FORMAT_XRGB8888:
2761 case DRM_FORMAT_ARGB8888:
2762 dspcntr |= DISPPLANE_BGRX888;
2763 break;
2764 case DRM_FORMAT_XBGR8888:
2765 case DRM_FORMAT_ABGR8888:
2766 dspcntr |= DISPPLANE_RGBX888;
2767 break;
2768 case DRM_FORMAT_XRGB2101010:
2769 case DRM_FORMAT_ARGB2101010:
2770 dspcntr |= DISPPLANE_BGRX101010;
2771 break;
2772 case DRM_FORMAT_XBGR2101010:
2773 case DRM_FORMAT_ABGR2101010:
2774 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2775 break;
2776 default:
baba133a 2777 BUG();
17638cd6
JB
2778 }
2779
2780 if (obj->tiling_mode != I915_TILING_NONE)
2781 dspcntr |= DISPPLANE_TILED;
17638cd6 2782
f45651ba 2783 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2784 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2785
b9897127 2786 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2787 intel_crtc->dspaddr_offset =
bc752862 2788 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2789 pixel_size,
bc752862 2790 fb->pitches[0]);
c2c75131 2791 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2792 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2793 dspcntr |= DISPPLANE_ROTATE_180;
2794
2795 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2796 x += (intel_crtc->config->pipe_src_w - 1);
2797 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2798
2799 /* Finding the last pixel of the last line of the display
2800 data and adding to linear_offset*/
2801 linear_offset +=
6e3c9717
ACO
2802 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2803 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2804 }
2805 }
2806
2807 I915_WRITE(reg, dspcntr);
17638cd6 2808
01f2c773 2809 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2810 I915_WRITE(DSPSURF(plane),
2811 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2812 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2813 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2814 } else {
2815 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2816 I915_WRITE(DSPLINOFF(plane), linear_offset);
2817 }
17638cd6 2818 POSTING_READ(reg);
17638cd6
JB
2819}
2820
b321803d
DL
2821u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2822 uint32_t pixel_format)
2823{
2824 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2825
2826 /*
2827 * The stride is either expressed as a multiple of 64 bytes
2828 * chunks for linear buffers or in number of tiles for tiled
2829 * buffers.
2830 */
2831 switch (fb_modifier) {
2832 case DRM_FORMAT_MOD_NONE:
2833 return 64;
2834 case I915_FORMAT_MOD_X_TILED:
2835 if (INTEL_INFO(dev)->gen == 2)
2836 return 128;
2837 return 512;
2838 case I915_FORMAT_MOD_Y_TILED:
2839 /* No need to check for old gens and Y tiling since this is
2840 * about the display engine and those will be blocked before
2841 * we get here.
2842 */
2843 return 128;
2844 case I915_FORMAT_MOD_Yf_TILED:
2845 if (bits_per_pixel == 8)
2846 return 64;
2847 else
2848 return 128;
2849 default:
2850 MISSING_CASE(fb_modifier);
2851 return 64;
2852 }
2853}
2854
70d21f0e
DL
2855static void skylake_update_primary_plane(struct drm_crtc *crtc,
2856 struct drm_framebuffer *fb,
2857 int x, int y)
2858{
2859 struct drm_device *dev = crtc->dev;
2860 struct drm_i915_private *dev_priv = dev->dev_private;
2861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
70d21f0e
DL
2862 struct drm_i915_gem_object *obj;
2863 int pipe = intel_crtc->pipe;
b321803d 2864 u32 plane_ctl, stride_div;
70d21f0e
DL
2865
2866 if (!intel_crtc->primary_enabled) {
2867 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2868 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2869 POSTING_READ(PLANE_CTL(pipe, 0));
2870 return;
2871 }
2872
2873 plane_ctl = PLANE_CTL_ENABLE |
2874 PLANE_CTL_PIPE_GAMMA_ENABLE |
2875 PLANE_CTL_PIPE_CSC_ENABLE;
2876
2877 switch (fb->pixel_format) {
2878 case DRM_FORMAT_RGB565:
2879 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2880 break;
2881 case DRM_FORMAT_XRGB8888:
2882 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2883 break;
f75fb42a
JN
2884 case DRM_FORMAT_ARGB8888:
2885 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2886 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2887 break;
70d21f0e
DL
2888 case DRM_FORMAT_XBGR8888:
2889 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2890 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2891 break;
f75fb42a
JN
2892 case DRM_FORMAT_ABGR8888:
2893 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2894 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2895 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2896 break;
70d21f0e
DL
2897 case DRM_FORMAT_XRGB2101010:
2898 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2899 break;
2900 case DRM_FORMAT_XBGR2101010:
2901 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2902 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2903 break;
2904 default:
2905 BUG();
2906 }
2907
30af77c4
DV
2908 switch (fb->modifier[0]) {
2909 case DRM_FORMAT_MOD_NONE:
70d21f0e 2910 break;
30af77c4 2911 case I915_FORMAT_MOD_X_TILED:
70d21f0e 2912 plane_ctl |= PLANE_CTL_TILED_X;
b321803d
DL
2913 break;
2914 case I915_FORMAT_MOD_Y_TILED:
2915 plane_ctl |= PLANE_CTL_TILED_Y;
2916 break;
2917 case I915_FORMAT_MOD_Yf_TILED:
2918 plane_ctl |= PLANE_CTL_TILED_YF;
70d21f0e
DL
2919 break;
2920 default:
b321803d 2921 MISSING_CASE(fb->modifier[0]);
70d21f0e
DL
2922 }
2923
2924 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
8e7d688b 2925 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
1447dde0 2926 plane_ctl |= PLANE_CTL_ROTATE_180;
70d21f0e 2927
b321803d
DL
2928 obj = intel_fb_obj(fb);
2929 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2930 fb->pixel_format);
2931
70d21f0e
DL
2932 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2933
70d21f0e
DL
2934 I915_WRITE(PLANE_POS(pipe, 0), 0);
2935 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2936 I915_WRITE(PLANE_SIZE(pipe, 0),
6e3c9717
ACO
2937 (intel_crtc->config->pipe_src_h - 1) << 16 |
2938 (intel_crtc->config->pipe_src_w - 1));
b321803d 2939 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
70d21f0e
DL
2940 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2941
2942 POSTING_READ(PLANE_SURF(pipe, 0));
2943}
2944
17638cd6
JB
2945/* Assume fb object is pinned & idle & fenced and just update base pointers */
2946static int
2947intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2948 int x, int y, enum mode_set_atomic state)
2949{
2950 struct drm_device *dev = crtc->dev;
2951 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2952
6b8e6ed0
CW
2953 if (dev_priv->display.disable_fbc)
2954 dev_priv->display.disable_fbc(dev);
81255565 2955
29b9bde6
DV
2956 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2957
2958 return 0;
81255565
JB
2959}
2960
7514747d 2961static void intel_complete_page_flips(struct drm_device *dev)
96a02917 2962{
96a02917
VS
2963 struct drm_crtc *crtc;
2964
70e1e0ec 2965 for_each_crtc(dev, crtc) {
96a02917
VS
2966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2967 enum plane plane = intel_crtc->plane;
2968
2969 intel_prepare_page_flip(dev, plane);
2970 intel_finish_page_flip_plane(dev, plane);
2971 }
7514747d
VS
2972}
2973
2974static void intel_update_primary_planes(struct drm_device *dev)
2975{
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 struct drm_crtc *crtc;
96a02917 2978
70e1e0ec 2979 for_each_crtc(dev, crtc) {
96a02917
VS
2980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2981
51fd371b 2982 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
2983 /*
2984 * FIXME: Once we have proper support for primary planes (and
2985 * disabling them without disabling the entire crtc) allow again
66e514c1 2986 * a NULL crtc->primary->fb.
947fdaad 2987 */
f4510a27 2988 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2989 dev_priv->display.update_primary_plane(crtc,
66e514c1 2990 crtc->primary->fb,
262ca2b0
MR
2991 crtc->x,
2992 crtc->y);
51fd371b 2993 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
2994 }
2995}
2996
7514747d
VS
2997void intel_prepare_reset(struct drm_device *dev)
2998{
f98ce92f
VS
2999 struct drm_i915_private *dev_priv = to_i915(dev);
3000 struct intel_crtc *crtc;
3001
7514747d
VS
3002 /* no reset support for gen2 */
3003 if (IS_GEN2(dev))
3004 return;
3005
3006 /* reset doesn't touch the display */
3007 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3008 return;
3009
3010 drm_modeset_lock_all(dev);
f98ce92f
VS
3011
3012 /*
3013 * Disabling the crtcs gracefully seems nicer. Also the
3014 * g33 docs say we should at least disable all the planes.
3015 */
3016 for_each_intel_crtc(dev, crtc) {
3017 if (crtc->active)
3018 dev_priv->display.crtc_disable(&crtc->base);
3019 }
7514747d
VS
3020}
3021
3022void intel_finish_reset(struct drm_device *dev)
3023{
3024 struct drm_i915_private *dev_priv = to_i915(dev);
3025
3026 /*
3027 * Flips in the rings will be nuked by the reset,
3028 * so complete all pending flips so that user space
3029 * will get its events and not get stuck.
3030 */
3031 intel_complete_page_flips(dev);
3032
3033 /* no reset support for gen2 */
3034 if (IS_GEN2(dev))
3035 return;
3036
3037 /* reset doesn't touch the display */
3038 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3039 /*
3040 * Flips in the rings have been nuked by the reset,
3041 * so update the base address of all primary
3042 * planes to the the last fb to make sure we're
3043 * showing the correct fb after a reset.
3044 */
3045 intel_update_primary_planes(dev);
3046 return;
3047 }
3048
3049 /*
3050 * The display has been reset as well,
3051 * so need a full re-initialization.
3052 */
3053 intel_runtime_pm_disable_interrupts(dev_priv);
3054 intel_runtime_pm_enable_interrupts(dev_priv);
3055
3056 intel_modeset_init_hw(dev);
3057
3058 spin_lock_irq(&dev_priv->irq_lock);
3059 if (dev_priv->display.hpd_irq_setup)
3060 dev_priv->display.hpd_irq_setup(dev);
3061 spin_unlock_irq(&dev_priv->irq_lock);
3062
3063 intel_modeset_setup_hw_state(dev, true);
3064
3065 intel_hpd_init(dev_priv);
3066
3067 drm_modeset_unlock_all(dev);
3068}
3069
14667a4b
CW
3070static int
3071intel_finish_fb(struct drm_framebuffer *old_fb)
3072{
2ff8fde1 3073 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
3074 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3075 bool was_interruptible = dev_priv->mm.interruptible;
3076 int ret;
3077
14667a4b
CW
3078 /* Big Hammer, we also need to ensure that any pending
3079 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3080 * current scanout is retired before unpinning the old
3081 * framebuffer.
3082 *
3083 * This should only fail upon a hung GPU, in which case we
3084 * can safely continue.
3085 */
3086 dev_priv->mm.interruptible = false;
3087 ret = i915_gem_object_finish_gpu(obj);
3088 dev_priv->mm.interruptible = was_interruptible;
3089
3090 return ret;
3091}
3092
7d5e3799
CW
3093static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3094{
3095 struct drm_device *dev = crtc->dev;
3096 struct drm_i915_private *dev_priv = dev->dev_private;
3097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3098 bool pending;
3099
3100 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3101 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3102 return false;
3103
5e2d7afc 3104 spin_lock_irq(&dev->event_lock);
7d5e3799 3105 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3106 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3107
3108 return pending;
3109}
3110
e30e8f75
GP
3111static void intel_update_pipe_size(struct intel_crtc *crtc)
3112{
3113 struct drm_device *dev = crtc->base.dev;
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 const struct drm_display_mode *adjusted_mode;
3116
3117 if (!i915.fastboot)
3118 return;
3119
3120 /*
3121 * Update pipe size and adjust fitter if needed: the reason for this is
3122 * that in compute_mode_changes we check the native mode (not the pfit
3123 * mode) to see if we can flip rather than do a full mode set. In the
3124 * fastboot case, we'll flip, but if we don't update the pipesrc and
3125 * pfit state, we'll end up with a big fb scanned out into the wrong
3126 * sized surface.
3127 *
3128 * To fix this properly, we need to hoist the checks up into
3129 * compute_mode_changes (or above), check the actual pfit state and
3130 * whether the platform allows pfit disable with pipe active, and only
3131 * then update the pipesrc and pfit state, even on the flip path.
3132 */
3133
6e3c9717 3134 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3135
3136 I915_WRITE(PIPESRC(crtc->pipe),
3137 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3138 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3139 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3140 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3141 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3142 I915_WRITE(PF_CTL(crtc->pipe), 0);
3143 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3144 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3145 }
6e3c9717
ACO
3146 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3147 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3148}
3149
5e84e1a4
ZW
3150static void intel_fdi_normal_train(struct drm_crtc *crtc)
3151{
3152 struct drm_device *dev = crtc->dev;
3153 struct drm_i915_private *dev_priv = dev->dev_private;
3154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3155 int pipe = intel_crtc->pipe;
3156 u32 reg, temp;
3157
3158 /* enable normal train */
3159 reg = FDI_TX_CTL(pipe);
3160 temp = I915_READ(reg);
61e499bf 3161 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3162 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3163 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3164 } else {
3165 temp &= ~FDI_LINK_TRAIN_NONE;
3166 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3167 }
5e84e1a4
ZW
3168 I915_WRITE(reg, temp);
3169
3170 reg = FDI_RX_CTL(pipe);
3171 temp = I915_READ(reg);
3172 if (HAS_PCH_CPT(dev)) {
3173 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3174 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3175 } else {
3176 temp &= ~FDI_LINK_TRAIN_NONE;
3177 temp |= FDI_LINK_TRAIN_NONE;
3178 }
3179 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3180
3181 /* wait one idle pattern time */
3182 POSTING_READ(reg);
3183 udelay(1000);
357555c0
JB
3184
3185 /* IVB wants error correction enabled */
3186 if (IS_IVYBRIDGE(dev))
3187 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3188 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3189}
3190
8db9d77b
ZW
3191/* The FDI link training functions for ILK/Ibexpeak. */
3192static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3193{
3194 struct drm_device *dev = crtc->dev;
3195 struct drm_i915_private *dev_priv = dev->dev_private;
3196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3197 int pipe = intel_crtc->pipe;
5eddb70b 3198 u32 reg, temp, tries;
8db9d77b 3199
1c8562f6 3200 /* FDI needs bits from pipe first */
0fc932b8 3201 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3202
e1a44743
AJ
3203 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3204 for train result */
5eddb70b
CW
3205 reg = FDI_RX_IMR(pipe);
3206 temp = I915_READ(reg);
e1a44743
AJ
3207 temp &= ~FDI_RX_SYMBOL_LOCK;
3208 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3209 I915_WRITE(reg, temp);
3210 I915_READ(reg);
e1a44743
AJ
3211 udelay(150);
3212
8db9d77b 3213 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3214 reg = FDI_TX_CTL(pipe);
3215 temp = I915_READ(reg);
627eb5a3 3216 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3217 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3218 temp &= ~FDI_LINK_TRAIN_NONE;
3219 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3220 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3221
5eddb70b
CW
3222 reg = FDI_RX_CTL(pipe);
3223 temp = I915_READ(reg);
8db9d77b
ZW
3224 temp &= ~FDI_LINK_TRAIN_NONE;
3225 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3226 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3227
3228 POSTING_READ(reg);
8db9d77b
ZW
3229 udelay(150);
3230
5b2adf89 3231 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3232 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3233 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3234 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3235
5eddb70b 3236 reg = FDI_RX_IIR(pipe);
e1a44743 3237 for (tries = 0; tries < 5; tries++) {
5eddb70b 3238 temp = I915_READ(reg);
8db9d77b
ZW
3239 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3240
3241 if ((temp & FDI_RX_BIT_LOCK)) {
3242 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3243 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3244 break;
3245 }
8db9d77b 3246 }
e1a44743 3247 if (tries == 5)
5eddb70b 3248 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3249
3250 /* Train 2 */
5eddb70b
CW
3251 reg = FDI_TX_CTL(pipe);
3252 temp = I915_READ(reg);
8db9d77b
ZW
3253 temp &= ~FDI_LINK_TRAIN_NONE;
3254 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3255 I915_WRITE(reg, temp);
8db9d77b 3256
5eddb70b
CW
3257 reg = FDI_RX_CTL(pipe);
3258 temp = I915_READ(reg);
8db9d77b
ZW
3259 temp &= ~FDI_LINK_TRAIN_NONE;
3260 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3261 I915_WRITE(reg, temp);
8db9d77b 3262
5eddb70b
CW
3263 POSTING_READ(reg);
3264 udelay(150);
8db9d77b 3265
5eddb70b 3266 reg = FDI_RX_IIR(pipe);
e1a44743 3267 for (tries = 0; tries < 5; tries++) {
5eddb70b 3268 temp = I915_READ(reg);
8db9d77b
ZW
3269 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3270
3271 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3272 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3273 DRM_DEBUG_KMS("FDI train 2 done.\n");
3274 break;
3275 }
8db9d77b 3276 }
e1a44743 3277 if (tries == 5)
5eddb70b 3278 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3279
3280 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3281
8db9d77b
ZW
3282}
3283
0206e353 3284static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3285 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3286 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3287 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3288 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3289};
3290
3291/* The FDI link training functions for SNB/Cougarpoint. */
3292static void gen6_fdi_link_train(struct drm_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3297 int pipe = intel_crtc->pipe;
fa37d39e 3298 u32 reg, temp, i, retry;
8db9d77b 3299
e1a44743
AJ
3300 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3301 for train result */
5eddb70b
CW
3302 reg = FDI_RX_IMR(pipe);
3303 temp = I915_READ(reg);
e1a44743
AJ
3304 temp &= ~FDI_RX_SYMBOL_LOCK;
3305 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3306 I915_WRITE(reg, temp);
3307
3308 POSTING_READ(reg);
e1a44743
AJ
3309 udelay(150);
3310
8db9d77b 3311 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3312 reg = FDI_TX_CTL(pipe);
3313 temp = I915_READ(reg);
627eb5a3 3314 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3315 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3316 temp &= ~FDI_LINK_TRAIN_NONE;
3317 temp |= FDI_LINK_TRAIN_PATTERN_1;
3318 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3319 /* SNB-B */
3320 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3321 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3322
d74cf324
DV
3323 I915_WRITE(FDI_RX_MISC(pipe),
3324 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3325
5eddb70b
CW
3326 reg = FDI_RX_CTL(pipe);
3327 temp = I915_READ(reg);
8db9d77b
ZW
3328 if (HAS_PCH_CPT(dev)) {
3329 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3330 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3331 } else {
3332 temp &= ~FDI_LINK_TRAIN_NONE;
3333 temp |= FDI_LINK_TRAIN_PATTERN_1;
3334 }
5eddb70b
CW
3335 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3336
3337 POSTING_READ(reg);
8db9d77b
ZW
3338 udelay(150);
3339
0206e353 3340 for (i = 0; i < 4; i++) {
5eddb70b
CW
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
8db9d77b
ZW
3343 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3344 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3345 I915_WRITE(reg, temp);
3346
3347 POSTING_READ(reg);
8db9d77b
ZW
3348 udelay(500);
3349
fa37d39e
SP
3350 for (retry = 0; retry < 5; retry++) {
3351 reg = FDI_RX_IIR(pipe);
3352 temp = I915_READ(reg);
3353 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3354 if (temp & FDI_RX_BIT_LOCK) {
3355 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3356 DRM_DEBUG_KMS("FDI train 1 done.\n");
3357 break;
3358 }
3359 udelay(50);
8db9d77b 3360 }
fa37d39e
SP
3361 if (retry < 5)
3362 break;
8db9d77b
ZW
3363 }
3364 if (i == 4)
5eddb70b 3365 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3366
3367 /* Train 2 */
5eddb70b
CW
3368 reg = FDI_TX_CTL(pipe);
3369 temp = I915_READ(reg);
8db9d77b
ZW
3370 temp &= ~FDI_LINK_TRAIN_NONE;
3371 temp |= FDI_LINK_TRAIN_PATTERN_2;
3372 if (IS_GEN6(dev)) {
3373 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3374 /* SNB-B */
3375 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3376 }
5eddb70b 3377 I915_WRITE(reg, temp);
8db9d77b 3378
5eddb70b
CW
3379 reg = FDI_RX_CTL(pipe);
3380 temp = I915_READ(reg);
8db9d77b
ZW
3381 if (HAS_PCH_CPT(dev)) {
3382 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3383 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3384 } else {
3385 temp &= ~FDI_LINK_TRAIN_NONE;
3386 temp |= FDI_LINK_TRAIN_PATTERN_2;
3387 }
5eddb70b
CW
3388 I915_WRITE(reg, temp);
3389
3390 POSTING_READ(reg);
8db9d77b
ZW
3391 udelay(150);
3392
0206e353 3393 for (i = 0; i < 4; i++) {
5eddb70b
CW
3394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
8db9d77b
ZW
3396 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3397 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3398 I915_WRITE(reg, temp);
3399
3400 POSTING_READ(reg);
8db9d77b
ZW
3401 udelay(500);
3402
fa37d39e
SP
3403 for (retry = 0; retry < 5; retry++) {
3404 reg = FDI_RX_IIR(pipe);
3405 temp = I915_READ(reg);
3406 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3407 if (temp & FDI_RX_SYMBOL_LOCK) {
3408 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3409 DRM_DEBUG_KMS("FDI train 2 done.\n");
3410 break;
3411 }
3412 udelay(50);
8db9d77b 3413 }
fa37d39e
SP
3414 if (retry < 5)
3415 break;
8db9d77b
ZW
3416 }
3417 if (i == 4)
5eddb70b 3418 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3419
3420 DRM_DEBUG_KMS("FDI train done.\n");
3421}
3422
357555c0
JB
3423/* Manual link training for Ivy Bridge A0 parts */
3424static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3429 int pipe = intel_crtc->pipe;
139ccd3f 3430 u32 reg, temp, i, j;
357555c0
JB
3431
3432 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3433 for train result */
3434 reg = FDI_RX_IMR(pipe);
3435 temp = I915_READ(reg);
3436 temp &= ~FDI_RX_SYMBOL_LOCK;
3437 temp &= ~FDI_RX_BIT_LOCK;
3438 I915_WRITE(reg, temp);
3439
3440 POSTING_READ(reg);
3441 udelay(150);
3442
01a415fd
DV
3443 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3444 I915_READ(FDI_RX_IIR(pipe)));
3445
139ccd3f
JB
3446 /* Try each vswing and preemphasis setting twice before moving on */
3447 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3448 /* disable first in case we need to retry */
3449 reg = FDI_TX_CTL(pipe);
3450 temp = I915_READ(reg);
3451 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3452 temp &= ~FDI_TX_ENABLE;
3453 I915_WRITE(reg, temp);
357555c0 3454
139ccd3f
JB
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
3457 temp &= ~FDI_LINK_TRAIN_AUTO;
3458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3459 temp &= ~FDI_RX_ENABLE;
3460 I915_WRITE(reg, temp);
357555c0 3461
139ccd3f 3462 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3463 reg = FDI_TX_CTL(pipe);
3464 temp = I915_READ(reg);
139ccd3f 3465 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3466 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3467 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3468 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3469 temp |= snb_b_fdi_train_param[j/2];
3470 temp |= FDI_COMPOSITE_SYNC;
3471 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3472
139ccd3f
JB
3473 I915_WRITE(FDI_RX_MISC(pipe),
3474 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3475
139ccd3f 3476 reg = FDI_RX_CTL(pipe);
357555c0 3477 temp = I915_READ(reg);
139ccd3f
JB
3478 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3479 temp |= FDI_COMPOSITE_SYNC;
3480 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3481
139ccd3f
JB
3482 POSTING_READ(reg);
3483 udelay(1); /* should be 0.5us */
357555c0 3484
139ccd3f
JB
3485 for (i = 0; i < 4; i++) {
3486 reg = FDI_RX_IIR(pipe);
3487 temp = I915_READ(reg);
3488 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3489
139ccd3f
JB
3490 if (temp & FDI_RX_BIT_LOCK ||
3491 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3492 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3493 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3494 i);
3495 break;
3496 }
3497 udelay(1); /* should be 0.5us */
3498 }
3499 if (i == 4) {
3500 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3501 continue;
3502 }
357555c0 3503
139ccd3f 3504 /* Train 2 */
357555c0
JB
3505 reg = FDI_TX_CTL(pipe);
3506 temp = I915_READ(reg);
139ccd3f
JB
3507 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3508 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3509 I915_WRITE(reg, temp);
3510
3511 reg = FDI_RX_CTL(pipe);
3512 temp = I915_READ(reg);
3513 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3514 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3515 I915_WRITE(reg, temp);
3516
3517 POSTING_READ(reg);
139ccd3f 3518 udelay(2); /* should be 1.5us */
357555c0 3519
139ccd3f
JB
3520 for (i = 0; i < 4; i++) {
3521 reg = FDI_RX_IIR(pipe);
3522 temp = I915_READ(reg);
3523 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3524
139ccd3f
JB
3525 if (temp & FDI_RX_SYMBOL_LOCK ||
3526 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3527 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3528 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3529 i);
3530 goto train_done;
3531 }
3532 udelay(2); /* should be 1.5us */
357555c0 3533 }
139ccd3f
JB
3534 if (i == 4)
3535 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3536 }
357555c0 3537
139ccd3f 3538train_done:
357555c0
JB
3539 DRM_DEBUG_KMS("FDI train done.\n");
3540}
3541
88cefb6c 3542static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3543{
88cefb6c 3544 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3545 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3546 int pipe = intel_crtc->pipe;
5eddb70b 3547 u32 reg, temp;
79e53945 3548
c64e311e 3549
c98e9dcf 3550 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3551 reg = FDI_RX_CTL(pipe);
3552 temp = I915_READ(reg);
627eb5a3 3553 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3554 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3555 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3556 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3557
3558 POSTING_READ(reg);
c98e9dcf
JB
3559 udelay(200);
3560
3561 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3562 temp = I915_READ(reg);
3563 I915_WRITE(reg, temp | FDI_PCDCLK);
3564
3565 POSTING_READ(reg);
c98e9dcf
JB
3566 udelay(200);
3567
20749730
PZ
3568 /* Enable CPU FDI TX PLL, always on for Ironlake */
3569 reg = FDI_TX_CTL(pipe);
3570 temp = I915_READ(reg);
3571 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3572 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3573
20749730
PZ
3574 POSTING_READ(reg);
3575 udelay(100);
6be4a607 3576 }
0e23b99d
JB
3577}
3578
88cefb6c
DV
3579static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3580{
3581 struct drm_device *dev = intel_crtc->base.dev;
3582 struct drm_i915_private *dev_priv = dev->dev_private;
3583 int pipe = intel_crtc->pipe;
3584 u32 reg, temp;
3585
3586 /* Switch from PCDclk to Rawclk */
3587 reg = FDI_RX_CTL(pipe);
3588 temp = I915_READ(reg);
3589 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3590
3591 /* Disable CPU FDI TX PLL */
3592 reg = FDI_TX_CTL(pipe);
3593 temp = I915_READ(reg);
3594 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3595
3596 POSTING_READ(reg);
3597 udelay(100);
3598
3599 reg = FDI_RX_CTL(pipe);
3600 temp = I915_READ(reg);
3601 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3602
3603 /* Wait for the clocks to turn off. */
3604 POSTING_READ(reg);
3605 udelay(100);
3606}
3607
0fc932b8
JB
3608static void ironlake_fdi_disable(struct drm_crtc *crtc)
3609{
3610 struct drm_device *dev = crtc->dev;
3611 struct drm_i915_private *dev_priv = dev->dev_private;
3612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3613 int pipe = intel_crtc->pipe;
3614 u32 reg, temp;
3615
3616 /* disable CPU FDI tx and PCH FDI rx */
3617 reg = FDI_TX_CTL(pipe);
3618 temp = I915_READ(reg);
3619 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3620 POSTING_READ(reg);
3621
3622 reg = FDI_RX_CTL(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~(0x7 << 16);
dfd07d72 3625 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3626 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3627
3628 POSTING_READ(reg);
3629 udelay(100);
3630
3631 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3632 if (HAS_PCH_IBX(dev))
6f06ce18 3633 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3634
3635 /* still set train pattern 1 */
3636 reg = FDI_TX_CTL(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_LINK_TRAIN_NONE;
3639 temp |= FDI_LINK_TRAIN_PATTERN_1;
3640 I915_WRITE(reg, temp);
3641
3642 reg = FDI_RX_CTL(pipe);
3643 temp = I915_READ(reg);
3644 if (HAS_PCH_CPT(dev)) {
3645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3646 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3647 } else {
3648 temp &= ~FDI_LINK_TRAIN_NONE;
3649 temp |= FDI_LINK_TRAIN_PATTERN_1;
3650 }
3651 /* BPC in FDI rx is consistent with that in PIPECONF */
3652 temp &= ~(0x07 << 16);
dfd07d72 3653 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3654 I915_WRITE(reg, temp);
3655
3656 POSTING_READ(reg);
3657 udelay(100);
3658}
3659
5dce5b93
CW
3660bool intel_has_pending_fb_unpin(struct drm_device *dev)
3661{
3662 struct intel_crtc *crtc;
3663
3664 /* Note that we don't need to be called with mode_config.lock here
3665 * as our list of CRTC objects is static for the lifetime of the
3666 * device and so cannot disappear as we iterate. Similarly, we can
3667 * happily treat the predicates as racy, atomic checks as userspace
3668 * cannot claim and pin a new fb without at least acquring the
3669 * struct_mutex and so serialising with us.
3670 */
d3fcc808 3671 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3672 if (atomic_read(&crtc->unpin_work_count) == 0)
3673 continue;
3674
3675 if (crtc->unpin_work)
3676 intel_wait_for_vblank(dev, crtc->pipe);
3677
3678 return true;
3679 }
3680
3681 return false;
3682}
3683
d6bbafa1
CW
3684static void page_flip_completed(struct intel_crtc *intel_crtc)
3685{
3686 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3687 struct intel_unpin_work *work = intel_crtc->unpin_work;
3688
3689 /* ensure that the unpin work is consistent wrt ->pending. */
3690 smp_rmb();
3691 intel_crtc->unpin_work = NULL;
3692
3693 if (work->event)
3694 drm_send_vblank_event(intel_crtc->base.dev,
3695 intel_crtc->pipe,
3696 work->event);
3697
3698 drm_crtc_vblank_put(&intel_crtc->base);
3699
3700 wake_up_all(&dev_priv->pending_flip_queue);
3701 queue_work(dev_priv->wq, &work->work);
3702
3703 trace_i915_flip_complete(intel_crtc->plane,
3704 work->pending_flip_obj);
3705}
3706
46a55d30 3707void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3708{
0f91128d 3709 struct drm_device *dev = crtc->dev;
5bb61643 3710 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3711
2c10d571 3712 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3713 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3714 !intel_crtc_has_pending_flip(crtc),
3715 60*HZ) == 0)) {
3716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3717
5e2d7afc 3718 spin_lock_irq(&dev->event_lock);
9c787942
CW
3719 if (intel_crtc->unpin_work) {
3720 WARN_ONCE(1, "Removing stuck page flip\n");
3721 page_flip_completed(intel_crtc);
3722 }
5e2d7afc 3723 spin_unlock_irq(&dev->event_lock);
9c787942 3724 }
5bb61643 3725
975d568a
CW
3726 if (crtc->primary->fb) {
3727 mutex_lock(&dev->struct_mutex);
3728 intel_finish_fb(crtc->primary->fb);
3729 mutex_unlock(&dev->struct_mutex);
3730 }
e6c3a2a6
CW
3731}
3732
e615efe4
ED
3733/* Program iCLKIP clock to the desired frequency */
3734static void lpt_program_iclkip(struct drm_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3738 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3739 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3740 u32 temp;
3741
09153000
DV
3742 mutex_lock(&dev_priv->dpio_lock);
3743
e615efe4
ED
3744 /* It is necessary to ungate the pixclk gate prior to programming
3745 * the divisors, and gate it back when it is done.
3746 */
3747 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3748
3749 /* Disable SSCCTL */
3750 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3751 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3752 SBI_SSCCTL_DISABLE,
3753 SBI_ICLK);
e615efe4
ED
3754
3755 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3756 if (clock == 20000) {
e615efe4
ED
3757 auxdiv = 1;
3758 divsel = 0x41;
3759 phaseinc = 0x20;
3760 } else {
3761 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3762 * but the adjusted_mode->crtc_clock in in KHz. To get the
3763 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3764 * convert the virtual clock precision to KHz here for higher
3765 * precision.
3766 */
3767 u32 iclk_virtual_root_freq = 172800 * 1000;
3768 u32 iclk_pi_range = 64;
3769 u32 desired_divisor, msb_divisor_value, pi_value;
3770
12d7ceed 3771 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3772 msb_divisor_value = desired_divisor / iclk_pi_range;
3773 pi_value = desired_divisor % iclk_pi_range;
3774
3775 auxdiv = 0;
3776 divsel = msb_divisor_value - 2;
3777 phaseinc = pi_value;
3778 }
3779
3780 /* This should not happen with any sane values */
3781 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3782 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3783 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3784 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3785
3786 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3787 clock,
e615efe4
ED
3788 auxdiv,
3789 divsel,
3790 phasedir,
3791 phaseinc);
3792
3793 /* Program SSCDIVINTPHASE6 */
988d6ee8 3794 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3795 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3796 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3797 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3798 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3799 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3800 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3801 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3802
3803 /* Program SSCAUXDIV */
988d6ee8 3804 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3805 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3806 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3807 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3808
3809 /* Enable modulator and associated divider */
988d6ee8 3810 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3811 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3812 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3813
3814 /* Wait for initialization time */
3815 udelay(24);
3816
3817 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3818
3819 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3820}
3821
275f01b2
DV
3822static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3823 enum pipe pch_transcoder)
3824{
3825 struct drm_device *dev = crtc->base.dev;
3826 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3827 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3828
3829 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3830 I915_READ(HTOTAL(cpu_transcoder)));
3831 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3832 I915_READ(HBLANK(cpu_transcoder)));
3833 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3834 I915_READ(HSYNC(cpu_transcoder)));
3835
3836 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3837 I915_READ(VTOTAL(cpu_transcoder)));
3838 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3839 I915_READ(VBLANK(cpu_transcoder)));
3840 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3841 I915_READ(VSYNC(cpu_transcoder)));
3842 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3843 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3844}
3845
003632d9 3846static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
3847{
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849 uint32_t temp;
3850
3851 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 3852 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
3853 return;
3854
3855 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3856 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3857
003632d9
ACO
3858 temp &= ~FDI_BC_BIFURCATION_SELECT;
3859 if (enable)
3860 temp |= FDI_BC_BIFURCATION_SELECT;
3861
3862 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
3863 I915_WRITE(SOUTH_CHICKEN1, temp);
3864 POSTING_READ(SOUTH_CHICKEN1);
3865}
3866
3867static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3868{
3869 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
3870
3871 switch (intel_crtc->pipe) {
3872 case PIPE_A:
3873 break;
3874 case PIPE_B:
6e3c9717 3875 if (intel_crtc->config->fdi_lanes > 2)
003632d9 3876 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 3877 else
003632d9 3878 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
3879
3880 break;
3881 case PIPE_C:
003632d9 3882 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
3883
3884 break;
3885 default:
3886 BUG();
3887 }
3888}
3889
f67a559d
JB
3890/*
3891 * Enable PCH resources required for PCH ports:
3892 * - PCH PLLs
3893 * - FDI training & RX/TX
3894 * - update transcoder timings
3895 * - DP transcoding bits
3896 * - transcoder
3897 */
3898static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3899{
3900 struct drm_device *dev = crtc->dev;
3901 struct drm_i915_private *dev_priv = dev->dev_private;
3902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3903 int pipe = intel_crtc->pipe;
ee7b9f93 3904 u32 reg, temp;
2c07245f 3905
ab9412ba 3906 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3907
1fbc0d78
DV
3908 if (IS_IVYBRIDGE(dev))
3909 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3910
cd986abb
DV
3911 /* Write the TU size bits before fdi link training, so that error
3912 * detection works. */
3913 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3914 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3915
c98e9dcf 3916 /* For PCH output, training FDI link */
674cf967 3917 dev_priv->display.fdi_link_train(crtc);
2c07245f 3918
3ad8a208
DV
3919 /* We need to program the right clock selection before writing the pixel
3920 * mutliplier into the DPLL. */
303b81e0 3921 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3922 u32 sel;
4b645f14 3923
c98e9dcf 3924 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3925 temp |= TRANS_DPLL_ENABLE(pipe);
3926 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 3927 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3928 temp |= sel;
3929 else
3930 temp &= ~sel;
c98e9dcf 3931 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3932 }
5eddb70b 3933
3ad8a208
DV
3934 /* XXX: pch pll's can be enabled any time before we enable the PCH
3935 * transcoder, and we actually should do this to not upset any PCH
3936 * transcoder that already use the clock when we share it.
3937 *
3938 * Note that enable_shared_dpll tries to do the right thing, but
3939 * get_shared_dpll unconditionally resets the pll - we need that to have
3940 * the right LVDS enable sequence. */
85b3894f 3941 intel_enable_shared_dpll(intel_crtc);
3ad8a208 3942
d9b6cb56
JB
3943 /* set transcoder timing, panel must allow it */
3944 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3945 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3946
303b81e0 3947 intel_fdi_normal_train(crtc);
5e84e1a4 3948
c98e9dcf 3949 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 3950 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 3951 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3952 reg = TRANS_DP_CTL(pipe);
3953 temp = I915_READ(reg);
3954 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3955 TRANS_DP_SYNC_MASK |
3956 TRANS_DP_BPC_MASK);
5eddb70b
CW
3957 temp |= (TRANS_DP_OUTPUT_ENABLE |
3958 TRANS_DP_ENH_FRAMING);
9325c9f0 3959 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3960
3961 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3962 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3963 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3964 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3965
3966 switch (intel_trans_dp_port_sel(crtc)) {
3967 case PCH_DP_B:
5eddb70b 3968 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3969 break;
3970 case PCH_DP_C:
5eddb70b 3971 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3972 break;
3973 case PCH_DP_D:
5eddb70b 3974 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3975 break;
3976 default:
e95d41e1 3977 BUG();
32f9d658 3978 }
2c07245f 3979
5eddb70b 3980 I915_WRITE(reg, temp);
6be4a607 3981 }
b52eb4dc 3982
b8a4f404 3983 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3984}
3985
1507e5bd
PZ
3986static void lpt_pch_enable(struct drm_crtc *crtc)
3987{
3988 struct drm_device *dev = crtc->dev;
3989 struct drm_i915_private *dev_priv = dev->dev_private;
3990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 3991 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 3992
ab9412ba 3993 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3994
8c52b5e8 3995 lpt_program_iclkip(crtc);
1507e5bd 3996
0540e488 3997 /* Set transcoder timing. */
275f01b2 3998 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3999
937bb610 4000 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4001}
4002
716c2e55 4003void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 4004{
e2b78267 4005 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
4006
4007 if (pll == NULL)
4008 return;
4009
3e369b76 4010 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 4011 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
4012 return;
4013 }
4014
3e369b76
ACO
4015 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4016 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
4017 WARN_ON(pll->on);
4018 WARN_ON(pll->active);
4019 }
4020
6e3c9717 4021 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
4022}
4023
190f68c5
ACO
4024struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4025 struct intel_crtc_state *crtc_state)
ee7b9f93 4026{
e2b78267 4027 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4028 struct intel_shared_dpll *pll;
e2b78267 4029 enum intel_dpll_id i;
ee7b9f93 4030
98b6bd99
DV
4031 if (HAS_PCH_IBX(dev_priv->dev)) {
4032 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4033 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4034 pll = &dev_priv->shared_dplls[i];
98b6bd99 4035
46edb027
DV
4036 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4037 crtc->base.base.id, pll->name);
98b6bd99 4038
8bd31e67 4039 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 4040
98b6bd99
DV
4041 goto found;
4042 }
4043
e72f9fbf
DV
4044 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4045 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4046
4047 /* Only want to check enabled timings first */
8bd31e67 4048 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
4049 continue;
4050
190f68c5 4051 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
4052 &pll->new_config->hw_state,
4053 sizeof(pll->new_config->hw_state)) == 0) {
4054 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4055 crtc->base.base.id, pll->name,
8bd31e67
ACO
4056 pll->new_config->crtc_mask,
4057 pll->active);
ee7b9f93
JB
4058 goto found;
4059 }
4060 }
4061
4062 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4063 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4064 pll = &dev_priv->shared_dplls[i];
8bd31e67 4065 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
4066 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4067 crtc->base.base.id, pll->name);
ee7b9f93
JB
4068 goto found;
4069 }
4070 }
4071
4072 return NULL;
4073
4074found:
8bd31e67 4075 if (pll->new_config->crtc_mask == 0)
190f68c5 4076 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 4077
190f68c5 4078 crtc_state->shared_dpll = i;
46edb027
DV
4079 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4080 pipe_name(crtc->pipe));
ee7b9f93 4081
8bd31e67 4082 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 4083
ee7b9f93
JB
4084 return pll;
4085}
4086
8bd31e67
ACO
4087/**
4088 * intel_shared_dpll_start_config - start a new PLL staged config
4089 * @dev_priv: DRM device
4090 * @clear_pipes: mask of pipes that will have their PLLs freed
4091 *
4092 * Starts a new PLL staged config, copying the current config but
4093 * releasing the references of pipes specified in clear_pipes.
4094 */
4095static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4096 unsigned clear_pipes)
4097{
4098 struct intel_shared_dpll *pll;
4099 enum intel_dpll_id i;
4100
4101 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4102 pll = &dev_priv->shared_dplls[i];
4103
4104 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4105 GFP_KERNEL);
4106 if (!pll->new_config)
4107 goto cleanup;
4108
4109 pll->new_config->crtc_mask &= ~clear_pipes;
4110 }
4111
4112 return 0;
4113
4114cleanup:
4115 while (--i >= 0) {
4116 pll = &dev_priv->shared_dplls[i];
f354d733 4117 kfree(pll->new_config);
8bd31e67
ACO
4118 pll->new_config = NULL;
4119 }
4120
4121 return -ENOMEM;
4122}
4123
4124static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4125{
4126 struct intel_shared_dpll *pll;
4127 enum intel_dpll_id i;
4128
4129 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4130 pll = &dev_priv->shared_dplls[i];
4131
4132 WARN_ON(pll->new_config == &pll->config);
4133
4134 pll->config = *pll->new_config;
4135 kfree(pll->new_config);
4136 pll->new_config = NULL;
4137 }
4138}
4139
4140static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4141{
4142 struct intel_shared_dpll *pll;
4143 enum intel_dpll_id i;
4144
4145 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4146 pll = &dev_priv->shared_dplls[i];
4147
4148 WARN_ON(pll->new_config == &pll->config);
4149
4150 kfree(pll->new_config);
4151 pll->new_config = NULL;
4152 }
4153}
4154
a1520318 4155static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4156{
4157 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4158 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4159 u32 temp;
4160
4161 temp = I915_READ(dslreg);
4162 udelay(500);
4163 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4164 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4165 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4166 }
4167}
4168
bd2e244f
JB
4169static void skylake_pfit_enable(struct intel_crtc *crtc)
4170{
4171 struct drm_device *dev = crtc->base.dev;
4172 struct drm_i915_private *dev_priv = dev->dev_private;
4173 int pipe = crtc->pipe;
4174
6e3c9717 4175 if (crtc->config->pch_pfit.enabled) {
bd2e244f 4176 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
6e3c9717
ACO
4177 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4178 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
bd2e244f
JB
4179 }
4180}
4181
b074cec8
JB
4182static void ironlake_pfit_enable(struct intel_crtc *crtc)
4183{
4184 struct drm_device *dev = crtc->base.dev;
4185 struct drm_i915_private *dev_priv = dev->dev_private;
4186 int pipe = crtc->pipe;
4187
6e3c9717 4188 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4189 /* Force use of hard-coded filter coefficients
4190 * as some pre-programmed values are broken,
4191 * e.g. x201.
4192 */
4193 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4194 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4195 PF_PIPE_SEL_IVB(pipe));
4196 else
4197 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4198 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4199 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4200 }
4201}
4202
4a3b8769 4203static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4204{
4205 struct drm_device *dev = crtc->dev;
4206 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4207 struct drm_plane *plane;
bb53d4ae
VS
4208 struct intel_plane *intel_plane;
4209
af2b653b
MR
4210 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4211 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4212 if (intel_plane->pipe == pipe)
4213 intel_plane_restore(&intel_plane->base);
af2b653b 4214 }
bb53d4ae
VS
4215}
4216
0d703d4e
MR
4217/*
4218 * Disable a plane internally without actually modifying the plane's state.
4219 * This will allow us to easily restore the plane later by just reprogramming
4220 * its state.
4221 */
4222static void disable_plane_internal(struct drm_plane *plane)
4223{
4224 struct intel_plane *intel_plane = to_intel_plane(plane);
4225 struct drm_plane_state *state =
4226 plane->funcs->atomic_duplicate_state(plane);
4227 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4228
4229 intel_state->visible = false;
4230 intel_plane->commit_plane(plane, intel_state);
4231
4232 intel_plane_destroy_state(plane, state);
4233}
4234
4a3b8769 4235static void intel_disable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4236{
4237 struct drm_device *dev = crtc->dev;
4238 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4239 struct drm_plane *plane;
bb53d4ae
VS
4240 struct intel_plane *intel_plane;
4241
af2b653b
MR
4242 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4243 intel_plane = to_intel_plane(plane);
0d703d4e
MR
4244 if (plane->fb && intel_plane->pipe == pipe)
4245 disable_plane_internal(plane);
af2b653b 4246 }
bb53d4ae
VS
4247}
4248
20bc8673 4249void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4250{
cea165c3
VS
4251 struct drm_device *dev = crtc->base.dev;
4252 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4253
6e3c9717 4254 if (!crtc->config->ips_enabled)
d77e4531
PZ
4255 return;
4256
cea165c3
VS
4257 /* We can only enable IPS after we enable a plane and wait for a vblank */
4258 intel_wait_for_vblank(dev, crtc->pipe);
4259
d77e4531 4260 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4261 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4262 mutex_lock(&dev_priv->rps.hw_lock);
4263 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4264 mutex_unlock(&dev_priv->rps.hw_lock);
4265 /* Quoting Art Runyan: "its not safe to expect any particular
4266 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4267 * mailbox." Moreover, the mailbox may return a bogus state,
4268 * so we need to just enable it and continue on.
2a114cc1
BW
4269 */
4270 } else {
4271 I915_WRITE(IPS_CTL, IPS_ENABLE);
4272 /* The bit only becomes 1 in the next vblank, so this wait here
4273 * is essentially intel_wait_for_vblank. If we don't have this
4274 * and don't wait for vblanks until the end of crtc_enable, then
4275 * the HW state readout code will complain that the expected
4276 * IPS_CTL value is not the one we read. */
4277 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4278 DRM_ERROR("Timed out waiting for IPS enable\n");
4279 }
d77e4531
PZ
4280}
4281
20bc8673 4282void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4283{
4284 struct drm_device *dev = crtc->base.dev;
4285 struct drm_i915_private *dev_priv = dev->dev_private;
4286
6e3c9717 4287 if (!crtc->config->ips_enabled)
d77e4531
PZ
4288 return;
4289
4290 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4291 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4292 mutex_lock(&dev_priv->rps.hw_lock);
4293 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4294 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4295 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4296 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4297 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4298 } else {
2a114cc1 4299 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4300 POSTING_READ(IPS_CTL);
4301 }
d77e4531
PZ
4302
4303 /* We need to wait for a vblank before we can disable the plane. */
4304 intel_wait_for_vblank(dev, crtc->pipe);
4305}
4306
4307/** Loads the palette/gamma unit for the CRTC with the prepared values */
4308static void intel_crtc_load_lut(struct drm_crtc *crtc)
4309{
4310 struct drm_device *dev = crtc->dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4313 enum pipe pipe = intel_crtc->pipe;
4314 int palreg = PALETTE(pipe);
4315 int i;
4316 bool reenable_ips = false;
4317
4318 /* The clocks have to be on to load the palette. */
83d65738 4319 if (!crtc->state->enable || !intel_crtc->active)
d77e4531
PZ
4320 return;
4321
4322 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
409ee761 4323 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4324 assert_dsi_pll_enabled(dev_priv);
4325 else
4326 assert_pll_enabled(dev_priv, pipe);
4327 }
4328
4329 /* use legacy palette for Ironlake */
7a1db49a 4330 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4331 palreg = LGC_PALETTE(pipe);
4332
4333 /* Workaround : Do not read or write the pipe palette/gamma data while
4334 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4335 */
6e3c9717 4336 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4337 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4338 GAMMA_MODE_MODE_SPLIT)) {
4339 hsw_disable_ips(intel_crtc);
4340 reenable_ips = true;
4341 }
4342
4343 for (i = 0; i < 256; i++) {
4344 I915_WRITE(palreg + 4 * i,
4345 (intel_crtc->lut_r[i] << 16) |
4346 (intel_crtc->lut_g[i] << 8) |
4347 intel_crtc->lut_b[i]);
4348 }
4349
4350 if (reenable_ips)
4351 hsw_enable_ips(intel_crtc);
4352}
4353
d3eedb1a
VS
4354static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4355{
4356 if (!enable && intel_crtc->overlay) {
4357 struct drm_device *dev = intel_crtc->base.dev;
4358 struct drm_i915_private *dev_priv = dev->dev_private;
4359
4360 mutex_lock(&dev->struct_mutex);
4361 dev_priv->mm.interruptible = false;
4362 (void) intel_overlay_switch_off(intel_crtc->overlay);
4363 dev_priv->mm.interruptible = true;
4364 mutex_unlock(&dev->struct_mutex);
4365 }
4366
4367 /* Let userspace switch the overlay on again. In most cases userspace
4368 * has to recompute where to put it anyway.
4369 */
4370}
4371
d3eedb1a 4372static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4373{
4374 struct drm_device *dev = crtc->dev;
a5c4d7bc
VS
4375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4376 int pipe = intel_crtc->pipe;
a5c4d7bc 4377
fdd508a6 4378 intel_enable_primary_hw_plane(crtc->primary, crtc);
4a3b8769 4379 intel_enable_sprite_planes(crtc);
a5c4d7bc 4380 intel_crtc_update_cursor(crtc, true);
d3eedb1a 4381 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
4382
4383 hsw_enable_ips(intel_crtc);
4384
4385 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4386 intel_fbc_update(dev);
a5c4d7bc 4387 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4388
4389 /*
4390 * FIXME: Once we grow proper nuclear flip support out of this we need
4391 * to compute the mask of flip planes precisely. For the time being
4392 * consider this a flip from a NULL plane.
4393 */
4394 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4395}
4396
d3eedb1a 4397static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
4398{
4399 struct drm_device *dev = crtc->dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4402 int pipe = intel_crtc->pipe;
a5c4d7bc
VS
4403
4404 intel_crtc_wait_for_pending_flips(crtc);
a5c4d7bc 4405
e35fef21 4406 if (dev_priv->fbc.crtc == intel_crtc)
7ff0ebcc 4407 intel_fbc_disable(dev);
a5c4d7bc
VS
4408
4409 hsw_disable_ips(intel_crtc);
4410
d3eedb1a 4411 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc 4412 intel_crtc_update_cursor(crtc, false);
4a3b8769 4413 intel_disable_sprite_planes(crtc);
fdd508a6 4414 intel_disable_primary_hw_plane(crtc->primary, crtc);
f98551ae 4415
f99d7069
DV
4416 /*
4417 * FIXME: Once we grow proper nuclear flip support out of this we need
4418 * to compute the mask of flip planes precisely. For the time being
4419 * consider this a flip to a NULL plane.
4420 */
4421 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4422}
4423
f67a559d
JB
4424static void ironlake_crtc_enable(struct drm_crtc *crtc)
4425{
4426 struct drm_device *dev = crtc->dev;
4427 struct drm_i915_private *dev_priv = dev->dev_private;
4428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4429 struct intel_encoder *encoder;
f67a559d 4430 int pipe = intel_crtc->pipe;
f67a559d 4431
83d65738 4432 WARN_ON(!crtc->state->enable);
08a48469 4433
f67a559d
JB
4434 if (intel_crtc->active)
4435 return;
4436
6e3c9717 4437 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4438 intel_prepare_shared_dpll(intel_crtc);
4439
6e3c9717 4440 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4441 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4442
4443 intel_set_pipe_timings(intel_crtc);
4444
6e3c9717 4445 if (intel_crtc->config->has_pch_encoder) {
29407aab 4446 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4447 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4448 }
4449
4450 ironlake_set_pipeconf(crtc);
4451
f67a559d 4452 intel_crtc->active = true;
8664281b 4453
a72e4c9f
DV
4454 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4455 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4456
f6736a1a 4457 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4458 if (encoder->pre_enable)
4459 encoder->pre_enable(encoder);
f67a559d 4460
6e3c9717 4461 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4462 /* Note: FDI PLL enabling _must_ be done before we enable the
4463 * cpu pipes, hence this is separate from all the other fdi/pch
4464 * enabling. */
88cefb6c 4465 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4466 } else {
4467 assert_fdi_tx_disabled(dev_priv, pipe);
4468 assert_fdi_rx_disabled(dev_priv, pipe);
4469 }
f67a559d 4470
b074cec8 4471 ironlake_pfit_enable(intel_crtc);
f67a559d 4472
9c54c0dd
JB
4473 /*
4474 * On ILK+ LUT must be loaded before the pipe is running but with
4475 * clocks enabled
4476 */
4477 intel_crtc_load_lut(crtc);
4478
f37fcc2a 4479 intel_update_watermarks(crtc);
e1fdc473 4480 intel_enable_pipe(intel_crtc);
f67a559d 4481
6e3c9717 4482 if (intel_crtc->config->has_pch_encoder)
f67a559d 4483 ironlake_pch_enable(crtc);
c98e9dcf 4484
f9b61ff6
DV
4485 assert_vblank_disabled(crtc);
4486 drm_crtc_vblank_on(crtc);
4487
fa5c73b1
DV
4488 for_each_encoder_on_crtc(dev, crtc, encoder)
4489 encoder->enable(encoder);
61b77ddd
DV
4490
4491 if (HAS_PCH_CPT(dev))
a1520318 4492 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 4493
d3eedb1a 4494 intel_crtc_enable_planes(crtc);
6be4a607
JB
4495}
4496
42db64ef
PZ
4497/* IPS only exists on ULT machines and is tied to pipe A. */
4498static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4499{
f5adf94e 4500 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4501}
4502
e4916946
PZ
4503/*
4504 * This implements the workaround described in the "notes" section of the mode
4505 * set sequence documentation. When going from no pipes or single pipe to
4506 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4507 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4508 */
4509static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4510{
4511 struct drm_device *dev = crtc->base.dev;
4512 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4513
4514 /* We want to get the other_active_crtc only if there's only 1 other
4515 * active crtc. */
d3fcc808 4516 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4517 if (!crtc_it->active || crtc_it == crtc)
4518 continue;
4519
4520 if (other_active_crtc)
4521 return;
4522
4523 other_active_crtc = crtc_it;
4524 }
4525 if (!other_active_crtc)
4526 return;
4527
4528 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4529 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4530}
4531
4f771f10
PZ
4532static void haswell_crtc_enable(struct drm_crtc *crtc)
4533{
4534 struct drm_device *dev = crtc->dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
4536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4537 struct intel_encoder *encoder;
4538 int pipe = intel_crtc->pipe;
4f771f10 4539
83d65738 4540 WARN_ON(!crtc->state->enable);
4f771f10
PZ
4541
4542 if (intel_crtc->active)
4543 return;
4544
df8ad70c
DV
4545 if (intel_crtc_to_shared_dpll(intel_crtc))
4546 intel_enable_shared_dpll(intel_crtc);
4547
6e3c9717 4548 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4549 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4550
4551 intel_set_pipe_timings(intel_crtc);
4552
6e3c9717
ACO
4553 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4554 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4555 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4556 }
4557
6e3c9717 4558 if (intel_crtc->config->has_pch_encoder) {
229fca97 4559 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4560 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4561 }
4562
4563 haswell_set_pipeconf(crtc);
4564
4565 intel_set_pipe_csc(crtc);
4566
4f771f10 4567 intel_crtc->active = true;
8664281b 4568
a72e4c9f 4569 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4570 for_each_encoder_on_crtc(dev, crtc, encoder)
4571 if (encoder->pre_enable)
4572 encoder->pre_enable(encoder);
4573
6e3c9717 4574 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4575 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4576 true);
4fe9467d
ID
4577 dev_priv->display.fdi_link_train(crtc);
4578 }
4579
1f544388 4580 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4581
bd2e244f
JB
4582 if (IS_SKYLAKE(dev))
4583 skylake_pfit_enable(intel_crtc);
4584 else
4585 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4586
4587 /*
4588 * On ILK+ LUT must be loaded before the pipe is running but with
4589 * clocks enabled
4590 */
4591 intel_crtc_load_lut(crtc);
4592
1f544388 4593 intel_ddi_set_pipe_settings(crtc);
8228c251 4594 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4595
f37fcc2a 4596 intel_update_watermarks(crtc);
e1fdc473 4597 intel_enable_pipe(intel_crtc);
42db64ef 4598
6e3c9717 4599 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4600 lpt_pch_enable(crtc);
4f771f10 4601
6e3c9717 4602 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4603 intel_ddi_set_vc_payload_alloc(crtc, true);
4604
f9b61ff6
DV
4605 assert_vblank_disabled(crtc);
4606 drm_crtc_vblank_on(crtc);
4607
8807e55b 4608 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4609 encoder->enable(encoder);
8807e55b
JN
4610 intel_opregion_notify_encoder(encoder, true);
4611 }
4f771f10 4612
e4916946
PZ
4613 /* If we change the relative order between pipe/planes enabling, we need
4614 * to change the workaround. */
4615 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4616 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4617}
4618
bd2e244f
JB
4619static void skylake_pfit_disable(struct intel_crtc *crtc)
4620{
4621 struct drm_device *dev = crtc->base.dev;
4622 struct drm_i915_private *dev_priv = dev->dev_private;
4623 int pipe = crtc->pipe;
4624
4625 /* To avoid upsetting the power well on haswell only disable the pfit if
4626 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4627 if (crtc->config->pch_pfit.enabled) {
bd2e244f
JB
4628 I915_WRITE(PS_CTL(pipe), 0);
4629 I915_WRITE(PS_WIN_POS(pipe), 0);
4630 I915_WRITE(PS_WIN_SZ(pipe), 0);
4631 }
4632}
4633
3f8dce3a
DV
4634static void ironlake_pfit_disable(struct intel_crtc *crtc)
4635{
4636 struct drm_device *dev = crtc->base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 int pipe = crtc->pipe;
4639
4640 /* To avoid upsetting the power well on haswell only disable the pfit if
4641 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4642 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4643 I915_WRITE(PF_CTL(pipe), 0);
4644 I915_WRITE(PF_WIN_POS(pipe), 0);
4645 I915_WRITE(PF_WIN_SZ(pipe), 0);
4646 }
4647}
4648
6be4a607
JB
4649static void ironlake_crtc_disable(struct drm_crtc *crtc)
4650{
4651 struct drm_device *dev = crtc->dev;
4652 struct drm_i915_private *dev_priv = dev->dev_private;
4653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4654 struct intel_encoder *encoder;
6be4a607 4655 int pipe = intel_crtc->pipe;
5eddb70b 4656 u32 reg, temp;
b52eb4dc 4657
f7abfe8b
CW
4658 if (!intel_crtc->active)
4659 return;
4660
d3eedb1a 4661 intel_crtc_disable_planes(crtc);
a5c4d7bc 4662
ea9d758d
DV
4663 for_each_encoder_on_crtc(dev, crtc, encoder)
4664 encoder->disable(encoder);
4665
f9b61ff6
DV
4666 drm_crtc_vblank_off(crtc);
4667 assert_vblank_disabled(crtc);
4668
6e3c9717 4669 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 4670 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 4671
575f7ab7 4672 intel_disable_pipe(intel_crtc);
32f9d658 4673
3f8dce3a 4674 ironlake_pfit_disable(intel_crtc);
2c07245f 4675
bf49ec8c
DV
4676 for_each_encoder_on_crtc(dev, crtc, encoder)
4677 if (encoder->post_disable)
4678 encoder->post_disable(encoder);
2c07245f 4679
6e3c9717 4680 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4681 ironlake_fdi_disable(crtc);
913d8d11 4682
d925c59a 4683 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4684
d925c59a
DV
4685 if (HAS_PCH_CPT(dev)) {
4686 /* disable TRANS_DP_CTL */
4687 reg = TRANS_DP_CTL(pipe);
4688 temp = I915_READ(reg);
4689 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4690 TRANS_DP_PORT_SEL_MASK);
4691 temp |= TRANS_DP_PORT_SEL_NONE;
4692 I915_WRITE(reg, temp);
4693
4694 /* disable DPLL_SEL */
4695 temp = I915_READ(PCH_DPLL_SEL);
11887397 4696 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4697 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4698 }
e3421a18 4699
d925c59a 4700 /* disable PCH DPLL */
e72f9fbf 4701 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4702
d925c59a
DV
4703 ironlake_fdi_pll_disable(intel_crtc);
4704 }
6b383a7f 4705
f7abfe8b 4706 intel_crtc->active = false;
46ba614c 4707 intel_update_watermarks(crtc);
d1ebd816
BW
4708
4709 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4710 intel_fbc_update(dev);
d1ebd816 4711 mutex_unlock(&dev->struct_mutex);
6be4a607 4712}
1b3c7a47 4713
4f771f10 4714static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4715{
4f771f10
PZ
4716 struct drm_device *dev = crtc->dev;
4717 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 4719 struct intel_encoder *encoder;
6e3c9717 4720 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 4721
4f771f10
PZ
4722 if (!intel_crtc->active)
4723 return;
4724
d3eedb1a 4725 intel_crtc_disable_planes(crtc);
dda9a66a 4726
8807e55b
JN
4727 for_each_encoder_on_crtc(dev, crtc, encoder) {
4728 intel_opregion_notify_encoder(encoder, false);
4f771f10 4729 encoder->disable(encoder);
8807e55b 4730 }
4f771f10 4731
f9b61ff6
DV
4732 drm_crtc_vblank_off(crtc);
4733 assert_vblank_disabled(crtc);
4734
6e3c9717 4735 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
4736 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4737 false);
575f7ab7 4738 intel_disable_pipe(intel_crtc);
4f771f10 4739
6e3c9717 4740 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
4741 intel_ddi_set_vc_payload_alloc(crtc, false);
4742
ad80a810 4743 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4744
bd2e244f
JB
4745 if (IS_SKYLAKE(dev))
4746 skylake_pfit_disable(intel_crtc);
4747 else
4748 ironlake_pfit_disable(intel_crtc);
4f771f10 4749
1f544388 4750 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 4751
6e3c9717 4752 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 4753 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 4754 intel_ddi_fdi_disable(crtc);
83616634 4755 }
4f771f10 4756
97b040aa
ID
4757 for_each_encoder_on_crtc(dev, crtc, encoder)
4758 if (encoder->post_disable)
4759 encoder->post_disable(encoder);
4760
4f771f10 4761 intel_crtc->active = false;
46ba614c 4762 intel_update_watermarks(crtc);
4f771f10
PZ
4763
4764 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4765 intel_fbc_update(dev);
4f771f10 4766 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
4767
4768 if (intel_crtc_to_shared_dpll(intel_crtc))
4769 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
4770}
4771
ee7b9f93
JB
4772static void ironlake_crtc_off(struct drm_crtc *crtc)
4773{
4774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4775 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4776}
4777
6441ab5f 4778
2dd24552
JB
4779static void i9xx_pfit_enable(struct intel_crtc *crtc)
4780{
4781 struct drm_device *dev = crtc->base.dev;
4782 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4783 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 4784
681a8504 4785 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
4786 return;
4787
2dd24552 4788 /*
c0b03411
DV
4789 * The panel fitter should only be adjusted whilst the pipe is disabled,
4790 * according to register description and PRM.
2dd24552 4791 */
c0b03411
DV
4792 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4793 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4794
b074cec8
JB
4795 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4796 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4797
4798 /* Border color in case we don't scale up to the full screen. Black by
4799 * default, change to something else for debugging. */
4800 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4801}
4802
d05410f9
DA
4803static enum intel_display_power_domain port_to_power_domain(enum port port)
4804{
4805 switch (port) {
4806 case PORT_A:
4807 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4808 case PORT_B:
4809 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4810 case PORT_C:
4811 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4812 case PORT_D:
4813 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4814 default:
4815 WARN_ON_ONCE(1);
4816 return POWER_DOMAIN_PORT_OTHER;
4817 }
4818}
4819
77d22dca
ID
4820#define for_each_power_domain(domain, mask) \
4821 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4822 if ((1 << (domain)) & (mask))
4823
319be8ae
ID
4824enum intel_display_power_domain
4825intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4826{
4827 struct drm_device *dev = intel_encoder->base.dev;
4828 struct intel_digital_port *intel_dig_port;
4829
4830 switch (intel_encoder->type) {
4831 case INTEL_OUTPUT_UNKNOWN:
4832 /* Only DDI platforms should ever use this output type */
4833 WARN_ON_ONCE(!HAS_DDI(dev));
4834 case INTEL_OUTPUT_DISPLAYPORT:
4835 case INTEL_OUTPUT_HDMI:
4836 case INTEL_OUTPUT_EDP:
4837 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 4838 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
4839 case INTEL_OUTPUT_DP_MST:
4840 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4841 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
4842 case INTEL_OUTPUT_ANALOG:
4843 return POWER_DOMAIN_PORT_CRT;
4844 case INTEL_OUTPUT_DSI:
4845 return POWER_DOMAIN_PORT_DSI;
4846 default:
4847 return POWER_DOMAIN_PORT_OTHER;
4848 }
4849}
4850
4851static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4852{
319be8ae
ID
4853 struct drm_device *dev = crtc->dev;
4854 struct intel_encoder *intel_encoder;
4855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4856 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
4857 unsigned long mask;
4858 enum transcoder transcoder;
4859
4860 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4861
4862 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4863 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
4864 if (intel_crtc->config->pch_pfit.enabled ||
4865 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
4866 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4867
319be8ae
ID
4868 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4869 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4870
77d22dca
ID
4871 return mask;
4872}
4873
77d22dca
ID
4874static void modeset_update_crtc_power_domains(struct drm_device *dev)
4875{
4876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4878 struct intel_crtc *crtc;
4879
4880 /*
4881 * First get all needed power domains, then put all unneeded, to avoid
4882 * any unnecessary toggling of the power wells.
4883 */
d3fcc808 4884 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4885 enum intel_display_power_domain domain;
4886
83d65738 4887 if (!crtc->base.state->enable)
77d22dca
ID
4888 continue;
4889
319be8ae 4890 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4891
4892 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4893 intel_display_power_get(dev_priv, domain);
4894 }
4895
50f6e502
VS
4896 if (dev_priv->display.modeset_global_resources)
4897 dev_priv->display.modeset_global_resources(dev);
4898
d3fcc808 4899 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
4900 enum intel_display_power_domain domain;
4901
4902 for_each_power_domain(domain, crtc->enabled_power_domains)
4903 intel_display_power_put(dev_priv, domain);
4904
4905 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4906 }
4907
4908 intel_display_set_init_power(dev_priv, false);
4909}
4910
dfcab17e 4911/* returns HPLL frequency in kHz */
f8bf63fd 4912static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4913{
586f49dc 4914 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4915
586f49dc
JB
4916 /* Obtain SKU information */
4917 mutex_lock(&dev_priv->dpio_lock);
4918 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4919 CCK_FUSE_HPLL_FREQ_MASK;
4920 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4921
dfcab17e 4922 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
4923}
4924
f8bf63fd
VS
4925static void vlv_update_cdclk(struct drm_device *dev)
4926{
4927 struct drm_i915_private *dev_priv = dev->dev_private;
4928
4929 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 4930 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
f8bf63fd
VS
4931 dev_priv->vlv_cdclk_freq);
4932
4933 /*
4934 * Program the gmbus_freq based on the cdclk frequency.
4935 * BSpec erroneously claims we should aim for 4MHz, but
4936 * in fact 1MHz is the correct frequency.
4937 */
6be1e3d3 4938 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
f8bf63fd
VS
4939}
4940
30a970c6
JB
4941/* Adjust CDclk dividers to allow high res or save power if possible */
4942static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4943{
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 u32 val, cmd;
4946
d197b7d3 4947 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
d60c4473 4948
dfcab17e 4949 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 4950 cmd = 2;
dfcab17e 4951 else if (cdclk == 266667)
30a970c6
JB
4952 cmd = 1;
4953 else
4954 cmd = 0;
4955
4956 mutex_lock(&dev_priv->rps.hw_lock);
4957 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4958 val &= ~DSPFREQGUAR_MASK;
4959 val |= (cmd << DSPFREQGUAR_SHIFT);
4960 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4961 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4962 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4963 50)) {
4964 DRM_ERROR("timed out waiting for CDclk change\n");
4965 }
4966 mutex_unlock(&dev_priv->rps.hw_lock);
4967
dfcab17e 4968 if (cdclk == 400000) {
6bcda4f0 4969 u32 divider;
30a970c6 4970
6bcda4f0 4971 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
4972
4973 mutex_lock(&dev_priv->dpio_lock);
4974 /* adjust cdclk divider */
4975 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 4976 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
4977 val |= divider;
4978 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
4979
4980 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4981 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4982 50))
4983 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
4984 mutex_unlock(&dev_priv->dpio_lock);
4985 }
4986
4987 mutex_lock(&dev_priv->dpio_lock);
4988 /* adjust self-refresh exit latency value */
4989 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4990 val &= ~0x7f;
4991
4992 /*
4993 * For high bandwidth configs, we set a higher latency in the bunit
4994 * so that the core display fetch happens in time to avoid underruns.
4995 */
dfcab17e 4996 if (cdclk == 400000)
30a970c6
JB
4997 val |= 4500 / 250; /* 4.5 usec */
4998 else
4999 val |= 3000 / 250; /* 3.0 usec */
5000 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5001 mutex_unlock(&dev_priv->dpio_lock);
5002
f8bf63fd 5003 vlv_update_cdclk(dev);
30a970c6
JB
5004}
5005
383c5a6a
VS
5006static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5007{
5008 struct drm_i915_private *dev_priv = dev->dev_private;
5009 u32 val, cmd;
5010
5011 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5012
5013 switch (cdclk) {
383c5a6a
VS
5014 case 333333:
5015 case 320000:
383c5a6a 5016 case 266667:
383c5a6a 5017 case 200000:
383c5a6a
VS
5018 break;
5019 default:
5f77eeb0 5020 MISSING_CASE(cdclk);
383c5a6a
VS
5021 return;
5022 }
5023
9d0d3fda
VS
5024 /*
5025 * Specs are full of misinformation, but testing on actual
5026 * hardware has shown that we just need to write the desired
5027 * CCK divider into the Punit register.
5028 */
5029 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5030
383c5a6a
VS
5031 mutex_lock(&dev_priv->rps.hw_lock);
5032 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5033 val &= ~DSPFREQGUAR_MASK_CHV;
5034 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5035 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5036 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5037 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5038 50)) {
5039 DRM_ERROR("timed out waiting for CDclk change\n");
5040 }
5041 mutex_unlock(&dev_priv->rps.hw_lock);
5042
5043 vlv_update_cdclk(dev);
5044}
5045
30a970c6
JB
5046static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5047 int max_pixclk)
5048{
6bcda4f0 5049 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5050 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5051
30a970c6
JB
5052 /*
5053 * Really only a few cases to deal with, as only 4 CDclks are supported:
5054 * 200MHz
5055 * 267MHz
29dc7ef3 5056 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5057 * 400MHz (VLV only)
5058 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5059 * of the lower bin and adjust if needed.
e37c67a1
VS
5060 *
5061 * We seem to get an unstable or solid color picture at 200MHz.
5062 * Not sure what's wrong. For now use 200MHz only when all pipes
5063 * are off.
30a970c6 5064 */
6cca3195
VS
5065 if (!IS_CHERRYVIEW(dev_priv) &&
5066 max_pixclk > freq_320*limit/100)
dfcab17e 5067 return 400000;
6cca3195 5068 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5069 return freq_320;
e37c67a1 5070 else if (max_pixclk > 0)
dfcab17e 5071 return 266667;
e37c67a1
VS
5072 else
5073 return 200000;
30a970c6
JB
5074}
5075
2f2d7aa1
VS
5076/* compute the max pixel clock for new configuration */
5077static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
5078{
5079 struct drm_device *dev = dev_priv->dev;
5080 struct intel_crtc *intel_crtc;
5081 int max_pixclk = 0;
5082
d3fcc808 5083 for_each_intel_crtc(dev, intel_crtc) {
2f2d7aa1 5084 if (intel_crtc->new_enabled)
30a970c6 5085 max_pixclk = max(max_pixclk,
2d112de7 5086 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
30a970c6
JB
5087 }
5088
5089 return max_pixclk;
5090}
5091
5092static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 5093 unsigned *prepare_pipes)
30a970c6
JB
5094{
5095 struct drm_i915_private *dev_priv = dev->dev_private;
5096 struct intel_crtc *intel_crtc;
2f2d7aa1 5097 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 5098
d60c4473
ID
5099 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5100 dev_priv->vlv_cdclk_freq)
30a970c6
JB
5101 return;
5102
2f2d7aa1 5103 /* disable/enable all currently active pipes while we change cdclk */
d3fcc808 5104 for_each_intel_crtc(dev, intel_crtc)
83d65738 5105 if (intel_crtc->base.state->enable)
30a970c6
JB
5106 *prepare_pipes |= (1 << intel_crtc->pipe);
5107}
5108
1e69cd74
VS
5109static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5110{
5111 unsigned int credits, default_credits;
5112
5113 if (IS_CHERRYVIEW(dev_priv))
5114 default_credits = PFI_CREDIT(12);
5115 else
5116 default_credits = PFI_CREDIT(8);
5117
5118 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5119 /* CHV suggested value is 31 or 63 */
5120 if (IS_CHERRYVIEW(dev_priv))
5121 credits = PFI_CREDIT_31;
5122 else
5123 credits = PFI_CREDIT(15);
5124 } else {
5125 credits = default_credits;
5126 }
5127
5128 /*
5129 * WA - write default credits before re-programming
5130 * FIXME: should we also set the resend bit here?
5131 */
5132 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5133 default_credits);
5134
5135 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5136 credits | PFI_CREDIT_RESEND);
5137
5138 /*
5139 * FIXME is this guaranteed to clear
5140 * immediately or should we poll for it?
5141 */
5142 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5143}
5144
30a970c6
JB
5145static void valleyview_modeset_global_resources(struct drm_device *dev)
5146{
5147 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 5148 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
5149 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5150
383c5a6a 5151 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
738c05c0
ID
5152 /*
5153 * FIXME: We can end up here with all power domains off, yet
5154 * with a CDCLK frequency other than the minimum. To account
5155 * for this take the PIPE-A power domain, which covers the HW
5156 * blocks needed for the following programming. This can be
5157 * removed once it's guaranteed that we get here either with
5158 * the minimum CDCLK set, or the required power domains
5159 * enabled.
5160 */
5161 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5162
383c5a6a
VS
5163 if (IS_CHERRYVIEW(dev))
5164 cherryview_set_cdclk(dev, req_cdclk);
5165 else
5166 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 5167
1e69cd74
VS
5168 vlv_program_pfi_credits(dev_priv);
5169
738c05c0 5170 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 5171 }
30a970c6
JB
5172}
5173
89b667f8
JB
5174static void valleyview_crtc_enable(struct drm_crtc *crtc)
5175{
5176 struct drm_device *dev = crtc->dev;
a72e4c9f 5177 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
5178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5179 struct intel_encoder *encoder;
5180 int pipe = intel_crtc->pipe;
23538ef1 5181 bool is_dsi;
89b667f8 5182
83d65738 5183 WARN_ON(!crtc->state->enable);
89b667f8
JB
5184
5185 if (intel_crtc->active)
5186 return;
5187
409ee761 5188 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 5189
1ae0d137
VS
5190 if (!is_dsi) {
5191 if (IS_CHERRYVIEW(dev))
6e3c9717 5192 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5193 else
6e3c9717 5194 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5195 }
5b18e57c 5196
6e3c9717 5197 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5198 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
5199
5200 intel_set_pipe_timings(intel_crtc);
5201
c14b0485
VS
5202 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5203 struct drm_i915_private *dev_priv = dev->dev_private;
5204
5205 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5206 I915_WRITE(CHV_CANVAS(pipe), 0);
5207 }
5208
5b18e57c
DV
5209 i9xx_set_pipeconf(intel_crtc);
5210
89b667f8 5211 intel_crtc->active = true;
89b667f8 5212
a72e4c9f 5213 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5214
89b667f8
JB
5215 for_each_encoder_on_crtc(dev, crtc, encoder)
5216 if (encoder->pre_pll_enable)
5217 encoder->pre_pll_enable(encoder);
5218
9d556c99
CML
5219 if (!is_dsi) {
5220 if (IS_CHERRYVIEW(dev))
6e3c9717 5221 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5222 else
6e3c9717 5223 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5224 }
89b667f8
JB
5225
5226 for_each_encoder_on_crtc(dev, crtc, encoder)
5227 if (encoder->pre_enable)
5228 encoder->pre_enable(encoder);
5229
2dd24552
JB
5230 i9xx_pfit_enable(intel_crtc);
5231
63cbb074
VS
5232 intel_crtc_load_lut(crtc);
5233
f37fcc2a 5234 intel_update_watermarks(crtc);
e1fdc473 5235 intel_enable_pipe(intel_crtc);
be6a6f8e 5236
4b3a9526
VS
5237 assert_vblank_disabled(crtc);
5238 drm_crtc_vblank_on(crtc);
5239
f9b61ff6
DV
5240 for_each_encoder_on_crtc(dev, crtc, encoder)
5241 encoder->enable(encoder);
5242
9ab0460b 5243 intel_crtc_enable_planes(crtc);
d40d9187 5244
56b80e1f 5245 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5246 i9xx_check_fifo_underruns(dev_priv);
89b667f8
JB
5247}
5248
f13c2ef3
DV
5249static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5250{
5251 struct drm_device *dev = crtc->base.dev;
5252 struct drm_i915_private *dev_priv = dev->dev_private;
5253
6e3c9717
ACO
5254 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5255 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
5256}
5257
0b8765c6 5258static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5259{
5260 struct drm_device *dev = crtc->dev;
a72e4c9f 5261 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5263 struct intel_encoder *encoder;
79e53945 5264 int pipe = intel_crtc->pipe;
79e53945 5265
83d65738 5266 WARN_ON(!crtc->state->enable);
08a48469 5267
f7abfe8b
CW
5268 if (intel_crtc->active)
5269 return;
5270
f13c2ef3
DV
5271 i9xx_set_pll_dividers(intel_crtc);
5272
6e3c9717 5273 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5274 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
5275
5276 intel_set_pipe_timings(intel_crtc);
5277
5b18e57c
DV
5278 i9xx_set_pipeconf(intel_crtc);
5279
f7abfe8b 5280 intel_crtc->active = true;
6b383a7f 5281
4a3436e8 5282 if (!IS_GEN2(dev))
a72e4c9f 5283 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5284
9d6d9f19
MK
5285 for_each_encoder_on_crtc(dev, crtc, encoder)
5286 if (encoder->pre_enable)
5287 encoder->pre_enable(encoder);
5288
f6736a1a
DV
5289 i9xx_enable_pll(intel_crtc);
5290
2dd24552
JB
5291 i9xx_pfit_enable(intel_crtc);
5292
63cbb074
VS
5293 intel_crtc_load_lut(crtc);
5294
f37fcc2a 5295 intel_update_watermarks(crtc);
e1fdc473 5296 intel_enable_pipe(intel_crtc);
be6a6f8e 5297
4b3a9526
VS
5298 assert_vblank_disabled(crtc);
5299 drm_crtc_vblank_on(crtc);
5300
f9b61ff6
DV
5301 for_each_encoder_on_crtc(dev, crtc, encoder)
5302 encoder->enable(encoder);
5303
9ab0460b 5304 intel_crtc_enable_planes(crtc);
d40d9187 5305
4a3436e8
VS
5306 /*
5307 * Gen2 reports pipe underruns whenever all planes are disabled.
5308 * So don't enable underrun reporting before at least some planes
5309 * are enabled.
5310 * FIXME: Need to fix the logic to work when we turn off all planes
5311 * but leave the pipe running.
5312 */
5313 if (IS_GEN2(dev))
a72e4c9f 5314 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5315
56b80e1f 5316 /* Underruns don't raise interrupts, so check manually. */
a72e4c9f 5317 i9xx_check_fifo_underruns(dev_priv);
0b8765c6 5318}
79e53945 5319
87476d63
DV
5320static void i9xx_pfit_disable(struct intel_crtc *crtc)
5321{
5322 struct drm_device *dev = crtc->base.dev;
5323 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5324
6e3c9717 5325 if (!crtc->config->gmch_pfit.control)
328d8e82 5326 return;
87476d63 5327
328d8e82 5328 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 5329
328d8e82
DV
5330 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5331 I915_READ(PFIT_CONTROL));
5332 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
5333}
5334
0b8765c6
JB
5335static void i9xx_crtc_disable(struct drm_crtc *crtc)
5336{
5337 struct drm_device *dev = crtc->dev;
5338 struct drm_i915_private *dev_priv = dev->dev_private;
5339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5340 struct intel_encoder *encoder;
0b8765c6 5341 int pipe = intel_crtc->pipe;
ef9c3aee 5342
f7abfe8b
CW
5343 if (!intel_crtc->active)
5344 return;
5345
4a3436e8
VS
5346 /*
5347 * Gen2 reports pipe underruns whenever all planes are disabled.
5348 * So diasble underrun reporting before all the planes get disabled.
5349 * FIXME: Need to fix the logic to work when we turn off all planes
5350 * but leave the pipe running.
5351 */
5352 if (IS_GEN2(dev))
a72e4c9f 5353 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5354
564ed191
ID
5355 /*
5356 * Vblank time updates from the shadow to live plane control register
5357 * are blocked if the memory self-refresh mode is active at that
5358 * moment. So to make sure the plane gets truly disabled, disable
5359 * first the self-refresh mode. The self-refresh enable bit in turn
5360 * will be checked/applied by the HW only at the next frame start
5361 * event which is after the vblank start event, so we need to have a
5362 * wait-for-vblank between disabling the plane and the pipe.
5363 */
5364 intel_set_memory_cxsr(dev_priv, false);
9ab0460b
VS
5365 intel_crtc_disable_planes(crtc);
5366
6304cd91
VS
5367 /*
5368 * On gen2 planes are double buffered but the pipe isn't, so we must
5369 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
5370 * We also need to wait on all gmch platforms because of the
5371 * self-refresh mode constraint explained above.
6304cd91 5372 */
564ed191 5373 intel_wait_for_vblank(dev, pipe);
6304cd91 5374
4b3a9526
VS
5375 for_each_encoder_on_crtc(dev, crtc, encoder)
5376 encoder->disable(encoder);
5377
f9b61ff6
DV
5378 drm_crtc_vblank_off(crtc);
5379 assert_vblank_disabled(crtc);
5380
575f7ab7 5381 intel_disable_pipe(intel_crtc);
24a1f16d 5382
87476d63 5383 i9xx_pfit_disable(intel_crtc);
24a1f16d 5384
89b667f8
JB
5385 for_each_encoder_on_crtc(dev, crtc, encoder)
5386 if (encoder->post_disable)
5387 encoder->post_disable(encoder);
5388
409ee761 5389 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
5390 if (IS_CHERRYVIEW(dev))
5391 chv_disable_pll(dev_priv, pipe);
5392 else if (IS_VALLEYVIEW(dev))
5393 vlv_disable_pll(dev_priv, pipe);
5394 else
1c4e0274 5395 i9xx_disable_pll(intel_crtc);
076ed3b2 5396 }
0b8765c6 5397
4a3436e8 5398 if (!IS_GEN2(dev))
a72e4c9f 5399 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 5400
f7abfe8b 5401 intel_crtc->active = false;
46ba614c 5402 intel_update_watermarks(crtc);
f37fcc2a 5403
efa9624e 5404 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5405 intel_fbc_update(dev);
efa9624e 5406 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
5407}
5408
ee7b9f93
JB
5409static void i9xx_crtc_off(struct drm_crtc *crtc)
5410{
5411}
5412
b04c5bd6
BF
5413/* Master function to enable/disable CRTC and corresponding power wells */
5414void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
5415{
5416 struct drm_device *dev = crtc->dev;
5417 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 5418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
5419 enum intel_display_power_domain domain;
5420 unsigned long domains;
976f8a20 5421
0e572fe7
DV
5422 if (enable) {
5423 if (!intel_crtc->active) {
e1e9fb84
DV
5424 domains = get_crtc_power_domains(crtc);
5425 for_each_power_domain(domain, domains)
5426 intel_display_power_get(dev_priv, domain);
5427 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
5428
5429 dev_priv->display.crtc_enable(crtc);
5430 }
5431 } else {
5432 if (intel_crtc->active) {
5433 dev_priv->display.crtc_disable(crtc);
5434
e1e9fb84
DV
5435 domains = intel_crtc->enabled_power_domains;
5436 for_each_power_domain(domain, domains)
5437 intel_display_power_put(dev_priv, domain);
5438 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
5439 }
5440 }
b04c5bd6
BF
5441}
5442
5443/**
5444 * Sets the power management mode of the pipe and plane.
5445 */
5446void intel_crtc_update_dpms(struct drm_crtc *crtc)
5447{
5448 struct drm_device *dev = crtc->dev;
5449 struct intel_encoder *intel_encoder;
5450 bool enable = false;
5451
5452 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5453 enable |= intel_encoder->connectors_active;
5454
5455 intel_crtc_control(crtc, enable);
976f8a20
DV
5456}
5457
cdd59983
CW
5458static void intel_crtc_disable(struct drm_crtc *crtc)
5459{
cdd59983 5460 struct drm_device *dev = crtc->dev;
976f8a20 5461 struct drm_connector *connector;
ee7b9f93 5462 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 5463
976f8a20 5464 /* crtc should still be enabled when we disable it. */
83d65738 5465 WARN_ON(!crtc->state->enable);
976f8a20
DV
5466
5467 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
5468 dev_priv->display.off(crtc);
5469
455a6808 5470 crtc->primary->funcs->disable_plane(crtc->primary);
976f8a20
DV
5471
5472 /* Update computed state. */
5473 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5474 if (!connector->encoder || !connector->encoder->crtc)
5475 continue;
5476
5477 if (connector->encoder->crtc != crtc)
5478 continue;
5479
5480 connector->dpms = DRM_MODE_DPMS_OFF;
5481 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
5482 }
5483}
5484
ea5b213a 5485void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 5486{
4ef69c7a 5487 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 5488
ea5b213a
CW
5489 drm_encoder_cleanup(encoder);
5490 kfree(intel_encoder);
7e7d76c3
JB
5491}
5492
9237329d 5493/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
5494 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5495 * state of the entire output pipe. */
9237329d 5496static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 5497{
5ab432ef
DV
5498 if (mode == DRM_MODE_DPMS_ON) {
5499 encoder->connectors_active = true;
5500
b2cabb0e 5501 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
5502 } else {
5503 encoder->connectors_active = false;
5504
b2cabb0e 5505 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 5506 }
79e53945
JB
5507}
5508
0a91ca29
DV
5509/* Cross check the actual hw state with our own modeset state tracking (and it's
5510 * internal consistency). */
b980514c 5511static void intel_connector_check_state(struct intel_connector *connector)
79e53945 5512{
0a91ca29
DV
5513 if (connector->get_hw_state(connector)) {
5514 struct intel_encoder *encoder = connector->encoder;
5515 struct drm_crtc *crtc;
5516 bool encoder_enabled;
5517 enum pipe pipe;
5518
5519 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5520 connector->base.base.id,
c23cc417 5521 connector->base.name);
0a91ca29 5522
0e32b39c
DA
5523 /* there is no real hw state for MST connectors */
5524 if (connector->mst_port)
5525 return;
5526
e2c719b7 5527 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 5528 "wrong connector dpms state\n");
e2c719b7 5529 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 5530 "active connector not linked to encoder\n");
0a91ca29 5531
36cd7444 5532 if (encoder) {
e2c719b7 5533 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
5534 "encoder->connectors_active not set\n");
5535
5536 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
5537 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5538 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 5539 return;
0a91ca29 5540
36cd7444 5541 crtc = encoder->base.crtc;
0a91ca29 5542
83d65738
MR
5543 I915_STATE_WARN(!crtc->state->enable,
5544 "crtc not enabled\n");
e2c719b7
RC
5545 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5546 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
5547 "encoder active on the wrong pipe\n");
5548 }
0a91ca29 5549 }
79e53945
JB
5550}
5551
5ab432ef
DV
5552/* Even simpler default implementation, if there's really no special case to
5553 * consider. */
5554void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 5555{
5ab432ef
DV
5556 /* All the simple cases only support two dpms states. */
5557 if (mode != DRM_MODE_DPMS_ON)
5558 mode = DRM_MODE_DPMS_OFF;
d4270e57 5559
5ab432ef
DV
5560 if (mode == connector->dpms)
5561 return;
5562
5563 connector->dpms = mode;
5564
5565 /* Only need to change hw state when actually enabled */
c9976dcf
CW
5566 if (connector->encoder)
5567 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 5568
b980514c 5569 intel_modeset_check_state(connector->dev);
79e53945
JB
5570}
5571
f0947c37
DV
5572/* Simple connector->get_hw_state implementation for encoders that support only
5573 * one connector and no cloning and hence the encoder state determines the state
5574 * of the connector. */
5575bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 5576{
24929352 5577 enum pipe pipe = 0;
f0947c37 5578 struct intel_encoder *encoder = connector->encoder;
ea5b213a 5579
f0947c37 5580 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
5581}
5582
d272ddfa
VS
5583static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5584{
5585 struct intel_crtc *crtc =
5586 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5587
5588 if (crtc->base.state->enable &&
5589 crtc->config->has_pch_encoder)
5590 return crtc->config->fdi_lanes;
5591
5592 return 0;
5593}
5594
1857e1da 5595static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 5596 struct intel_crtc_state *pipe_config)
1857e1da 5597{
1857e1da
DV
5598 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5599 pipe_name(pipe), pipe_config->fdi_lanes);
5600 if (pipe_config->fdi_lanes > 4) {
5601 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5602 pipe_name(pipe), pipe_config->fdi_lanes);
5603 return false;
5604 }
5605
bafb6553 5606 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
5607 if (pipe_config->fdi_lanes > 2) {
5608 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5609 pipe_config->fdi_lanes);
5610 return false;
5611 } else {
5612 return true;
5613 }
5614 }
5615
5616 if (INTEL_INFO(dev)->num_pipes == 2)
5617 return true;
5618
5619 /* Ivybridge 3 pipe is really complicated */
5620 switch (pipe) {
5621 case PIPE_A:
5622 return true;
5623 case PIPE_B:
d272ddfa
VS
5624 if (pipe_config->fdi_lanes > 2 &&
5625 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
1857e1da
DV
5626 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5627 pipe_name(pipe), pipe_config->fdi_lanes);
5628 return false;
5629 }
5630 return true;
5631 case PIPE_C:
251cc67c
VS
5632 if (pipe_config->fdi_lanes > 2) {
5633 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5634 pipe_name(pipe), pipe_config->fdi_lanes);
5635 return false;
5636 }
d272ddfa 5637 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
1857e1da
DV
5638 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5639 return false;
5640 }
5641 return true;
5642 default:
5643 BUG();
5644 }
5645}
5646
e29c22c0
DV
5647#define RETRY 1
5648static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 5649 struct intel_crtc_state *pipe_config)
877d48d5 5650{
1857e1da 5651 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 5652 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
ff9a6750 5653 int lane, link_bw, fdi_dotclock;
e29c22c0 5654 bool setup_ok, needs_recompute = false;
877d48d5 5655
e29c22c0 5656retry:
877d48d5
DV
5657 /* FDI is a binary signal running at ~2.7GHz, encoding
5658 * each output octet as 10 bits. The actual frequency
5659 * is stored as a divider into a 100MHz clock, and the
5660 * mode pixel clock is stored in units of 1KHz.
5661 * Hence the bw of each lane in terms of the mode signal
5662 * is:
5663 */
5664 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5665
241bfc38 5666 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 5667
2bd89a07 5668 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
5669 pipe_config->pipe_bpp);
5670
5671 pipe_config->fdi_lanes = lane;
5672
2bd89a07 5673 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 5674 link_bw, &pipe_config->fdi_m_n);
1857e1da 5675
e29c22c0
DV
5676 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5677 intel_crtc->pipe, pipe_config);
5678 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5679 pipe_config->pipe_bpp -= 2*3;
5680 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5681 pipe_config->pipe_bpp);
5682 needs_recompute = true;
5683 pipe_config->bw_constrained = true;
5684
5685 goto retry;
5686 }
5687
5688 if (needs_recompute)
5689 return RETRY;
5690
5691 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
5692}
5693
42db64ef 5694static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 5695 struct intel_crtc_state *pipe_config)
42db64ef 5696{
d330a953 5697 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 5698 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 5699 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
5700}
5701
a43f6e0f 5702static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 5703 struct intel_crtc_state *pipe_config)
79e53945 5704{
a43f6e0f 5705 struct drm_device *dev = crtc->base.dev;
8bd31e67 5706 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 5707 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 5708
ad3a4479 5709 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 5710 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
5711 int clock_limit =
5712 dev_priv->display.get_display_clock_speed(dev);
5713
5714 /*
5715 * Enable pixel doubling when the dot clock
5716 * is > 90% of the (display) core speed.
5717 *
b397c96b
VS
5718 * GDG double wide on either pipe,
5719 * otherwise pipe A only.
cf532bb2 5720 */
b397c96b 5721 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 5722 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 5723 clock_limit *= 2;
cf532bb2 5724 pipe_config->double_wide = true;
ad3a4479
VS
5725 }
5726
241bfc38 5727 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 5728 return -EINVAL;
2c07245f 5729 }
89749350 5730
1d1d0e27
VS
5731 /*
5732 * Pipe horizontal size must be even in:
5733 * - DVO ganged mode
5734 * - LVDS dual channel mode
5735 * - Double wide pipe
5736 */
b4f2bf4c 5737 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
5738 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5739 pipe_config->pipe_src_w &= ~1;
5740
8693a824
DL
5741 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5742 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
5743 */
5744 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5745 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 5746 return -EINVAL;
44f46b42 5747
bd080ee5 5748 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 5749 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 5750 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
5751 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5752 * for lvds. */
5753 pipe_config->pipe_bpp = 8*3;
5754 }
5755
f5adf94e 5756 if (HAS_IPS(dev))
a43f6e0f
DV
5757 hsw_compute_ips_config(crtc, pipe_config);
5758
877d48d5 5759 if (pipe_config->has_pch_encoder)
a43f6e0f 5760 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5761
e29c22c0 5762 return 0;
79e53945
JB
5763}
5764
25eb05fc
JB
5765static int valleyview_get_display_clock_speed(struct drm_device *dev)
5766{
d197b7d3 5767 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
5768 u32 val;
5769 int divider;
5770
6bcda4f0
VS
5771 if (dev_priv->hpll_freq == 0)
5772 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5773
d197b7d3
VS
5774 mutex_lock(&dev_priv->dpio_lock);
5775 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5776 mutex_unlock(&dev_priv->dpio_lock);
5777
5778 divider = val & DISPLAY_FREQUENCY_VALUES;
5779
7d007f40
VS
5780 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5781 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5782 "cdclk change in progress\n");
5783
6bcda4f0 5784 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
5785}
5786
e70236a8
JB
5787static int i945_get_display_clock_speed(struct drm_device *dev)
5788{
5789 return 400000;
5790}
79e53945 5791
e70236a8 5792static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5793{
e70236a8
JB
5794 return 333000;
5795}
79e53945 5796
e70236a8
JB
5797static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5798{
5799 return 200000;
5800}
79e53945 5801
257a7ffc
DV
5802static int pnv_get_display_clock_speed(struct drm_device *dev)
5803{
5804 u16 gcfgc = 0;
5805
5806 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5807
5808 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5809 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5810 return 267000;
5811 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5812 return 333000;
5813 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5814 return 444000;
5815 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5816 return 200000;
5817 default:
5818 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5819 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5820 return 133000;
5821 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5822 return 167000;
5823 }
5824}
5825
e70236a8
JB
5826static int i915gm_get_display_clock_speed(struct drm_device *dev)
5827{
5828 u16 gcfgc = 0;
79e53945 5829
e70236a8
JB
5830 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5831
5832 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5833 return 133000;
5834 else {
5835 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5836 case GC_DISPLAY_CLOCK_333_MHZ:
5837 return 333000;
5838 default:
5839 case GC_DISPLAY_CLOCK_190_200_MHZ:
5840 return 190000;
79e53945 5841 }
e70236a8
JB
5842 }
5843}
5844
5845static int i865_get_display_clock_speed(struct drm_device *dev)
5846{
5847 return 266000;
5848}
5849
5850static int i855_get_display_clock_speed(struct drm_device *dev)
5851{
5852 u16 hpllcc = 0;
5853 /* Assume that the hardware is in the high speed state. This
5854 * should be the default.
5855 */
5856 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5857 case GC_CLOCK_133_200:
5858 case GC_CLOCK_100_200:
5859 return 200000;
5860 case GC_CLOCK_166_250:
5861 return 250000;
5862 case GC_CLOCK_100_133:
79e53945 5863 return 133000;
e70236a8 5864 }
79e53945 5865
e70236a8
JB
5866 /* Shouldn't happen */
5867 return 0;
5868}
79e53945 5869
e70236a8
JB
5870static int i830_get_display_clock_speed(struct drm_device *dev)
5871{
5872 return 133000;
79e53945
JB
5873}
5874
2c07245f 5875static void
a65851af 5876intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5877{
a65851af
VS
5878 while (*num > DATA_LINK_M_N_MASK ||
5879 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5880 *num >>= 1;
5881 *den >>= 1;
5882 }
5883}
5884
a65851af
VS
5885static void compute_m_n(unsigned int m, unsigned int n,
5886 uint32_t *ret_m, uint32_t *ret_n)
5887{
5888 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5889 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5890 intel_reduce_m_n_ratio(ret_m, ret_n);
5891}
5892
e69d0bc1
DV
5893void
5894intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5895 int pixel_clock, int link_clock,
5896 struct intel_link_m_n *m_n)
2c07245f 5897{
e69d0bc1 5898 m_n->tu = 64;
a65851af
VS
5899
5900 compute_m_n(bits_per_pixel * pixel_clock,
5901 link_clock * nlanes * 8,
5902 &m_n->gmch_m, &m_n->gmch_n);
5903
5904 compute_m_n(pixel_clock, link_clock,
5905 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5906}
5907
a7615030
CW
5908static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5909{
d330a953
JN
5910 if (i915.panel_use_ssc >= 0)
5911 return i915.panel_use_ssc != 0;
41aa3448 5912 return dev_priv->vbt.lvds_use_ssc
435793df 5913 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5914}
5915
409ee761 5916static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
c65d77d8 5917{
409ee761 5918 struct drm_device *dev = crtc->base.dev;
c65d77d8
JB
5919 struct drm_i915_private *dev_priv = dev->dev_private;
5920 int refclk;
5921
a0c4da24 5922 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5923 refclk = 100000;
d0737e1d 5924 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5925 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5926 refclk = dev_priv->vbt.lvds_ssc_freq;
5927 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5928 } else if (!IS_GEN2(dev)) {
5929 refclk = 96000;
5930 } else {
5931 refclk = 48000;
5932 }
5933
5934 return refclk;
5935}
5936
7429e9d4 5937static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5938{
7df00d7a 5939 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5940}
f47709a9 5941
7429e9d4
DV
5942static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5943{
5944 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5945}
5946
f47709a9 5947static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 5948 struct intel_crtc_state *crtc_state,
a7516a05
JB
5949 intel_clock_t *reduced_clock)
5950{
f47709a9 5951 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
5952 u32 fp, fp2 = 0;
5953
5954 if (IS_PINEVIEW(dev)) {
190f68c5 5955 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5956 if (reduced_clock)
7429e9d4 5957 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5958 } else {
190f68c5 5959 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 5960 if (reduced_clock)
7429e9d4 5961 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5962 }
5963
190f68c5 5964 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 5965
f47709a9 5966 crtc->lowfreq_avail = false;
e1f234bd 5967 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
d330a953 5968 reduced_clock && i915.powersave) {
190f68c5 5969 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 5970 crtc->lowfreq_avail = true;
a7516a05 5971 } else {
190f68c5 5972 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
5973 }
5974}
5975
5e69f97f
CML
5976static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5977 pipe)
89b667f8
JB
5978{
5979 u32 reg_val;
5980
5981 /*
5982 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5983 * and set it to a reasonable value instead.
5984 */
ab3c759a 5985 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5986 reg_val &= 0xffffff00;
5987 reg_val |= 0x00000030;
ab3c759a 5988 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5989
ab3c759a 5990 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5991 reg_val &= 0x8cffffff;
5992 reg_val = 0x8c000000;
ab3c759a 5993 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5994
ab3c759a 5995 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5996 reg_val &= 0xffffff00;
ab3c759a 5997 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5998
ab3c759a 5999 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6000 reg_val &= 0x00ffffff;
6001 reg_val |= 0xb0000000;
ab3c759a 6002 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
6003}
6004
b551842d
DV
6005static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6006 struct intel_link_m_n *m_n)
6007{
6008 struct drm_device *dev = crtc->base.dev;
6009 struct drm_i915_private *dev_priv = dev->dev_private;
6010 int pipe = crtc->pipe;
6011
e3b95f1e
DV
6012 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6013 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6014 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6015 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
6016}
6017
6018static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
6019 struct intel_link_m_n *m_n,
6020 struct intel_link_m_n *m2_n2)
b551842d
DV
6021{
6022 struct drm_device *dev = crtc->base.dev;
6023 struct drm_i915_private *dev_priv = dev->dev_private;
6024 int pipe = crtc->pipe;
6e3c9717 6025 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
6026
6027 if (INTEL_INFO(dev)->gen >= 5) {
6028 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6029 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6030 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6031 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
6032 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6033 * for gen < 8) and if DRRS is supported (to make sure the
6034 * registers are not unnecessarily accessed).
6035 */
44395bfe 6036 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 6037 crtc->config->has_drrs) {
f769cd24
VK
6038 I915_WRITE(PIPE_DATA_M2(transcoder),
6039 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6040 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6041 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6042 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6043 }
b551842d 6044 } else {
e3b95f1e
DV
6045 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6046 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6047 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6048 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
6049 }
6050}
6051
fe3cd48d 6052void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 6053{
fe3cd48d
R
6054 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6055
6056 if (m_n == M1_N1) {
6057 dp_m_n = &crtc->config->dp_m_n;
6058 dp_m2_n2 = &crtc->config->dp_m2_n2;
6059 } else if (m_n == M2_N2) {
6060
6061 /*
6062 * M2_N2 registers are not supported. Hence m2_n2 divider value
6063 * needs to be programmed into M1_N1.
6064 */
6065 dp_m_n = &crtc->config->dp_m2_n2;
6066 } else {
6067 DRM_ERROR("Unsupported divider value\n");
6068 return;
6069 }
6070
6e3c9717
ACO
6071 if (crtc->config->has_pch_encoder)
6072 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 6073 else
fe3cd48d 6074 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
6075}
6076
d288f65f 6077static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 6078 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
6079{
6080 u32 dpll, dpll_md;
6081
6082 /*
6083 * Enable DPIO clock input. We should never disable the reference
6084 * clock for pipe B, since VGA hotplug / manual detection depends
6085 * on it.
6086 */
6087 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6088 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6089 /* We should never disable this, set it here for state tracking */
6090 if (crtc->pipe == PIPE_B)
6091 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6092 dpll |= DPLL_VCO_ENABLE;
d288f65f 6093 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 6094
d288f65f 6095 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 6096 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 6097 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
6098}
6099
d288f65f 6100static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6101 const struct intel_crtc_state *pipe_config)
a0c4da24 6102{
f47709a9 6103 struct drm_device *dev = crtc->base.dev;
a0c4da24 6104 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 6105 int pipe = crtc->pipe;
bdd4b6a6 6106 u32 mdiv;
a0c4da24 6107 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 6108 u32 coreclk, reg_val;
a0c4da24 6109
09153000
DV
6110 mutex_lock(&dev_priv->dpio_lock);
6111
d288f65f
VS
6112 bestn = pipe_config->dpll.n;
6113 bestm1 = pipe_config->dpll.m1;
6114 bestm2 = pipe_config->dpll.m2;
6115 bestp1 = pipe_config->dpll.p1;
6116 bestp2 = pipe_config->dpll.p2;
a0c4da24 6117
89b667f8
JB
6118 /* See eDP HDMI DPIO driver vbios notes doc */
6119
6120 /* PLL B needs special handling */
bdd4b6a6 6121 if (pipe == PIPE_B)
5e69f97f 6122 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
6123
6124 /* Set up Tx target for periodic Rcomp update */
ab3c759a 6125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
6126
6127 /* Disable target IRef on PLL */
ab3c759a 6128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 6129 reg_val &= 0x00ffffff;
ab3c759a 6130 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
6131
6132 /* Disable fast lock */
ab3c759a 6133 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
6134
6135 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
6136 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6137 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6138 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 6139 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
6140
6141 /*
6142 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6143 * but we don't support that).
6144 * Note: don't use the DAC post divider as it seems unstable.
6145 */
6146 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 6147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6148
a0c4da24 6149 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 6150 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6151
89b667f8 6152 /* Set HBR and RBR LPF coefficients */
d288f65f 6153 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
6154 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6155 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 6156 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 6157 0x009f0003);
89b667f8 6158 else
ab3c759a 6159 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
6160 0x00d0000f);
6161
681a8504 6162 if (pipe_config->has_dp_encoder) {
89b667f8 6163 /* Use SSC source */
bdd4b6a6 6164 if (pipe == PIPE_A)
ab3c759a 6165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6166 0x0df40000);
6167 else
ab3c759a 6168 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6169 0x0df70000);
6170 } else { /* HDMI or VGA */
6171 /* Use bend source */
bdd4b6a6 6172 if (pipe == PIPE_A)
ab3c759a 6173 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6174 0x0df70000);
6175 else
ab3c759a 6176 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6177 0x0df40000);
6178 }
a0c4da24 6179
ab3c759a 6180 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 6181 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
6182 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6183 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 6184 coreclk |= 0x01000000;
ab3c759a 6185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 6186
ab3c759a 6187 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 6188 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
6189}
6190
d288f65f 6191static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 6192 struct intel_crtc_state *pipe_config)
1ae0d137 6193{
d288f65f 6194 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
6195 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6196 DPLL_VCO_ENABLE;
6197 if (crtc->pipe != PIPE_A)
d288f65f 6198 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 6199
d288f65f
VS
6200 pipe_config->dpll_hw_state.dpll_md =
6201 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
6202}
6203
d288f65f 6204static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6205 const struct intel_crtc_state *pipe_config)
9d556c99
CML
6206{
6207 struct drm_device *dev = crtc->base.dev;
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 int pipe = crtc->pipe;
6210 int dpll_reg = DPLL(crtc->pipe);
6211 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 6212 u32 loopfilter, tribuf_calcntr;
9d556c99 6213 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 6214 u32 dpio_val;
9cbe40c1 6215 int vco;
9d556c99 6216
d288f65f
VS
6217 bestn = pipe_config->dpll.n;
6218 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6219 bestm1 = pipe_config->dpll.m1;
6220 bestm2 = pipe_config->dpll.m2 >> 22;
6221 bestp1 = pipe_config->dpll.p1;
6222 bestp2 = pipe_config->dpll.p2;
9cbe40c1 6223 vco = pipe_config->dpll.vco;
a945ce7e 6224 dpio_val = 0;
9cbe40c1 6225 loopfilter = 0;
9d556c99
CML
6226
6227 /*
6228 * Enable Refclk and SSC
6229 */
a11b0703 6230 I915_WRITE(dpll_reg,
d288f65f 6231 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
6232
6233 mutex_lock(&dev_priv->dpio_lock);
9d556c99 6234
9d556c99
CML
6235 /* p1 and p2 divider */
6236 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6237 5 << DPIO_CHV_S1_DIV_SHIFT |
6238 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6239 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6240 1 << DPIO_CHV_K_DIV_SHIFT);
6241
6242 /* Feedback post-divider - m2 */
6243 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6244
6245 /* Feedback refclk divider - n and m1 */
6246 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6247 DPIO_CHV_M1_DIV_BY_2 |
6248 1 << DPIO_CHV_N_DIV_SHIFT);
6249
6250 /* M2 fraction division */
a945ce7e
VP
6251 if (bestm2_frac)
6252 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
6253
6254 /* M2 fraction division enable */
a945ce7e
VP
6255 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6256 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6257 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6258 if (bestm2_frac)
6259 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6260 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 6261
de3a0fde
VP
6262 /* Program digital lock detect threshold */
6263 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6264 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6265 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6266 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6267 if (!bestm2_frac)
6268 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6269 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6270
9d556c99 6271 /* Loop filter */
9cbe40c1
VP
6272 if (vco == 5400000) {
6273 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6274 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6275 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6276 tribuf_calcntr = 0x9;
6277 } else if (vco <= 6200000) {
6278 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6279 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6280 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6281 tribuf_calcntr = 0x9;
6282 } else if (vco <= 6480000) {
6283 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6284 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6285 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6286 tribuf_calcntr = 0x8;
6287 } else {
6288 /* Not supported. Apply the same limits as in the max case */
6289 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6290 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6291 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6292 tribuf_calcntr = 0;
6293 }
9d556c99
CML
6294 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6295
968040b2 6296 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
6297 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6298 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6299 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6300
9d556c99
CML
6301 /* AFC Recal */
6302 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6303 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6304 DPIO_AFC_RECAL);
6305
6306 mutex_unlock(&dev_priv->dpio_lock);
6307}
6308
d288f65f
VS
6309/**
6310 * vlv_force_pll_on - forcibly enable just the PLL
6311 * @dev_priv: i915 private structure
6312 * @pipe: pipe PLL to enable
6313 * @dpll: PLL configuration
6314 *
6315 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6316 * in cases where we need the PLL enabled even when @pipe is not going to
6317 * be enabled.
6318 */
6319void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6320 const struct dpll *dpll)
6321{
6322 struct intel_crtc *crtc =
6323 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 6324 struct intel_crtc_state pipe_config = {
d288f65f
VS
6325 .pixel_multiplier = 1,
6326 .dpll = *dpll,
6327 };
6328
6329 if (IS_CHERRYVIEW(dev)) {
6330 chv_update_pll(crtc, &pipe_config);
6331 chv_prepare_pll(crtc, &pipe_config);
6332 chv_enable_pll(crtc, &pipe_config);
6333 } else {
6334 vlv_update_pll(crtc, &pipe_config);
6335 vlv_prepare_pll(crtc, &pipe_config);
6336 vlv_enable_pll(crtc, &pipe_config);
6337 }
6338}
6339
6340/**
6341 * vlv_force_pll_off - forcibly disable just the PLL
6342 * @dev_priv: i915 private structure
6343 * @pipe: pipe PLL to disable
6344 *
6345 * Disable the PLL for @pipe. To be used in cases where we need
6346 * the PLL enabled even when @pipe is not going to be enabled.
6347 */
6348void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6349{
6350 if (IS_CHERRYVIEW(dev))
6351 chv_disable_pll(to_i915(dev), pipe);
6352 else
6353 vlv_disable_pll(to_i915(dev), pipe);
6354}
6355
f47709a9 6356static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 6357 struct intel_crtc_state *crtc_state,
f47709a9 6358 intel_clock_t *reduced_clock,
eb1cbe48
DV
6359 int num_connectors)
6360{
f47709a9 6361 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6362 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
6363 u32 dpll;
6364 bool is_sdvo;
190f68c5 6365 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6366
190f68c5 6367 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6368
d0737e1d
ACO
6369 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6370 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
6371
6372 dpll = DPLL_VGA_MODE_DIS;
6373
d0737e1d 6374 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
6375 dpll |= DPLLB_MODE_LVDS;
6376 else
6377 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 6378
ef1b460d 6379 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 6380 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 6381 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 6382 }
198a037f
DV
6383
6384 if (is_sdvo)
4a33e48d 6385 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 6386
190f68c5 6387 if (crtc_state->has_dp_encoder)
4a33e48d 6388 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
6389
6390 /* compute bitmask from p1 value */
6391 if (IS_PINEVIEW(dev))
6392 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6393 else {
6394 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6395 if (IS_G4X(dev) && reduced_clock)
6396 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6397 }
6398 switch (clock->p2) {
6399 case 5:
6400 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6401 break;
6402 case 7:
6403 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6404 break;
6405 case 10:
6406 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6407 break;
6408 case 14:
6409 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6410 break;
6411 }
6412 if (INTEL_INFO(dev)->gen >= 4)
6413 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6414
190f68c5 6415 if (crtc_state->sdvo_tv_clock)
eb1cbe48 6416 dpll |= PLL_REF_INPUT_TVCLKINBC;
d0737e1d 6417 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6418 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6419 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6420 else
6421 dpll |= PLL_REF_INPUT_DREFCLK;
6422
6423 dpll |= DPLL_VCO_ENABLE;
190f68c5 6424 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 6425
eb1cbe48 6426 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 6427 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 6428 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 6429 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
6430 }
6431}
6432
f47709a9 6433static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 6434 struct intel_crtc_state *crtc_state,
f47709a9 6435 intel_clock_t *reduced_clock,
eb1cbe48
DV
6436 int num_connectors)
6437{
f47709a9 6438 struct drm_device *dev = crtc->base.dev;
eb1cbe48 6439 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 6440 u32 dpll;
190f68c5 6441 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 6442
190f68c5 6443 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 6444
eb1cbe48
DV
6445 dpll = DPLL_VGA_MODE_DIS;
6446
d0737e1d 6447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
6448 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6449 } else {
6450 if (clock->p1 == 2)
6451 dpll |= PLL_P1_DIVIDE_BY_TWO;
6452 else
6453 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6454 if (clock->p2 == 4)
6455 dpll |= PLL_P2_DIVIDE_BY_4;
6456 }
6457
d0737e1d 6458 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
4a33e48d
DV
6459 dpll |= DPLL_DVO_2X_MODE;
6460
d0737e1d 6461 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
6462 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6463 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6464 else
6465 dpll |= PLL_REF_INPUT_DREFCLK;
6466
6467 dpll |= DPLL_VCO_ENABLE;
190f68c5 6468 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
6469}
6470
8a654f3b 6471static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
6472{
6473 struct drm_device *dev = intel_crtc->base.dev;
6474 struct drm_i915_private *dev_priv = dev->dev_private;
6475 enum pipe pipe = intel_crtc->pipe;
6e3c9717 6476 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 6477 struct drm_display_mode *adjusted_mode =
6e3c9717 6478 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
6479 uint32_t crtc_vtotal, crtc_vblank_end;
6480 int vsyncshift = 0;
4d8a62ea
DV
6481
6482 /* We need to be careful not to changed the adjusted mode, for otherwise
6483 * the hw state checker will get angry at the mismatch. */
6484 crtc_vtotal = adjusted_mode->crtc_vtotal;
6485 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 6486
609aeaca 6487 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 6488 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
6489 crtc_vtotal -= 1;
6490 crtc_vblank_end -= 1;
609aeaca 6491
409ee761 6492 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
6493 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6494 else
6495 vsyncshift = adjusted_mode->crtc_hsync_start -
6496 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
6497 if (vsyncshift < 0)
6498 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
6499 }
6500
6501 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 6502 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 6503
fe2b8f9d 6504 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
6505 (adjusted_mode->crtc_hdisplay - 1) |
6506 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 6507 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
6508 (adjusted_mode->crtc_hblank_start - 1) |
6509 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 6510 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
6511 (adjusted_mode->crtc_hsync_start - 1) |
6512 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6513
fe2b8f9d 6514 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 6515 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 6516 ((crtc_vtotal - 1) << 16));
fe2b8f9d 6517 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 6518 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 6519 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 6520 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
6521 (adjusted_mode->crtc_vsync_start - 1) |
6522 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6523
b5e508d4
PZ
6524 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6525 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6526 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6527 * bits. */
6528 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6529 (pipe == PIPE_B || pipe == PIPE_C))
6530 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6531
b0e77b9c
PZ
6532 /* pipesrc controls the size that is scaled from, which should
6533 * always be the user's requested size.
6534 */
6535 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
6536 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6537 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
6538}
6539
1bd1bd80 6540static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 6541 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
6542{
6543 struct drm_device *dev = crtc->base.dev;
6544 struct drm_i915_private *dev_priv = dev->dev_private;
6545 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6546 uint32_t tmp;
6547
6548 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
6549 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6550 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6551 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
6552 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6553 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6554 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
6555 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6556 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6557
6558 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
6559 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6560 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6561 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
6562 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6563 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 6564 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
6565 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6566 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
6567
6568 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
6569 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6570 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6571 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
6572 }
6573
6574 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
6575 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6576 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6577
2d112de7
ACO
6578 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6579 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
6580}
6581
f6a83288 6582void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 6583 struct intel_crtc_state *pipe_config)
babea61d 6584{
2d112de7
ACO
6585 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6586 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6587 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6588 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 6589
2d112de7
ACO
6590 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6591 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6592 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6593 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 6594
2d112de7 6595 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 6596
2d112de7
ACO
6597 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6598 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
6599}
6600
84b046f3
DV
6601static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6602{
6603 struct drm_device *dev = intel_crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 uint32_t pipeconf;
6606
9f11a9e4 6607 pipeconf = 0;
84b046f3 6608
b6b5d049
VS
6609 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6610 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6611 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 6612
6e3c9717 6613 if (intel_crtc->config->double_wide)
cf532bb2 6614 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 6615
ff9ce46e
DV
6616 /* only g4x and later have fancy bpc/dither controls */
6617 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 6618 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 6619 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 6620 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 6621 PIPECONF_DITHER_TYPE_SP;
84b046f3 6622
6e3c9717 6623 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
6624 case 18:
6625 pipeconf |= PIPECONF_6BPC;
6626 break;
6627 case 24:
6628 pipeconf |= PIPECONF_8BPC;
6629 break;
6630 case 30:
6631 pipeconf |= PIPECONF_10BPC;
6632 break;
6633 default:
6634 /* Case prevented by intel_choose_pipe_bpp_dither. */
6635 BUG();
84b046f3
DV
6636 }
6637 }
6638
6639 if (HAS_PIPE_CXSR(dev)) {
6640 if (intel_crtc->lowfreq_avail) {
6641 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6642 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6643 } else {
6644 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
6645 }
6646 }
6647
6e3c9717 6648 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 6649 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 6650 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
6651 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6652 else
6653 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6654 } else
84b046f3
DV
6655 pipeconf |= PIPECONF_PROGRESSIVE;
6656
6e3c9717 6657 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 6658 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 6659
84b046f3
DV
6660 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6661 POSTING_READ(PIPECONF(intel_crtc->pipe));
6662}
6663
190f68c5
ACO
6664static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6665 struct intel_crtc_state *crtc_state)
79e53945 6666{
c7653199 6667 struct drm_device *dev = crtc->base.dev;
79e53945 6668 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 6669 int refclk, num_connectors = 0;
652c393a 6670 intel_clock_t clock, reduced_clock;
a16af721 6671 bool ok, has_reduced_clock = false;
e9fd1c02 6672 bool is_lvds = false, is_dsi = false;
5eddb70b 6673 struct intel_encoder *encoder;
d4906093 6674 const intel_limit_t *limit;
79e53945 6675
d0737e1d
ACO
6676 for_each_intel_encoder(dev, encoder) {
6677 if (encoder->new_crtc != crtc)
6678 continue;
6679
5eddb70b 6680 switch (encoder->type) {
79e53945
JB
6681 case INTEL_OUTPUT_LVDS:
6682 is_lvds = true;
6683 break;
e9fd1c02
JN
6684 case INTEL_OUTPUT_DSI:
6685 is_dsi = true;
6686 break;
6847d71b
PZ
6687 default:
6688 break;
79e53945 6689 }
43565a06 6690
c751ce4f 6691 num_connectors++;
79e53945
JB
6692 }
6693
f2335330 6694 if (is_dsi)
5b18e57c 6695 return 0;
f2335330 6696
190f68c5 6697 if (!crtc_state->clock_set) {
409ee761 6698 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 6699
e9fd1c02
JN
6700 /*
6701 * Returns a set of divisors for the desired target clock with
6702 * the given refclk, or FALSE. The returned values represent
6703 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6704 * 2) / p1 / p2.
6705 */
409ee761 6706 limit = intel_limit(crtc, refclk);
c7653199 6707 ok = dev_priv->display.find_dpll(limit, crtc,
190f68c5 6708 crtc_state->port_clock,
e9fd1c02 6709 refclk, NULL, &clock);
f2335330 6710 if (!ok) {
e9fd1c02
JN
6711 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6712 return -EINVAL;
6713 }
79e53945 6714
f2335330
JN
6715 if (is_lvds && dev_priv->lvds_downclock_avail) {
6716 /*
6717 * Ensure we match the reduced clock's P to the target
6718 * clock. If the clocks don't match, we can't switch
6719 * the display clock by using the FP0/FP1. In such case
6720 * we will disable the LVDS downclock feature.
6721 */
6722 has_reduced_clock =
c7653199 6723 dev_priv->display.find_dpll(limit, crtc,
f2335330
JN
6724 dev_priv->lvds_downclock,
6725 refclk, &clock,
6726 &reduced_clock);
6727 }
6728 /* Compat-code for transition, will disappear. */
190f68c5
ACO
6729 crtc_state->dpll.n = clock.n;
6730 crtc_state->dpll.m1 = clock.m1;
6731 crtc_state->dpll.m2 = clock.m2;
6732 crtc_state->dpll.p1 = clock.p1;
6733 crtc_state->dpll.p2 = clock.p2;
f47709a9 6734 }
7026d4ac 6735
e9fd1c02 6736 if (IS_GEN2(dev)) {
190f68c5 6737 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
6738 has_reduced_clock ? &reduced_clock : NULL,
6739 num_connectors);
9d556c99 6740 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 6741 chv_update_pll(crtc, crtc_state);
e9fd1c02 6742 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 6743 vlv_update_pll(crtc, crtc_state);
e9fd1c02 6744 } else {
190f68c5 6745 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 6746 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 6747 num_connectors);
e9fd1c02 6748 }
79e53945 6749
c8f7a0db 6750 return 0;
f564048e
EA
6751}
6752
2fa2fe9a 6753static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 6754 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
6755{
6756 struct drm_device *dev = crtc->base.dev;
6757 struct drm_i915_private *dev_priv = dev->dev_private;
6758 uint32_t tmp;
6759
dc9e7dec
VS
6760 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6761 return;
6762
2fa2fe9a 6763 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
6764 if (!(tmp & PFIT_ENABLE))
6765 return;
2fa2fe9a 6766
06922821 6767 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
6768 if (INTEL_INFO(dev)->gen < 4) {
6769 if (crtc->pipe != PIPE_B)
6770 return;
2fa2fe9a
DV
6771 } else {
6772 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6773 return;
6774 }
6775
06922821 6776 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
6777 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6778 if (INTEL_INFO(dev)->gen < 5)
6779 pipe_config->gmch_pfit.lvds_border_bits =
6780 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6781}
6782
acbec814 6783static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6784 struct intel_crtc_state *pipe_config)
acbec814
JB
6785{
6786 struct drm_device *dev = crtc->base.dev;
6787 struct drm_i915_private *dev_priv = dev->dev_private;
6788 int pipe = pipe_config->cpu_transcoder;
6789 intel_clock_t clock;
6790 u32 mdiv;
662c6ecb 6791 int refclk = 100000;
acbec814 6792
f573de5a
SK
6793 /* In case of MIPI DPLL will not even be used */
6794 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6795 return;
6796
acbec814 6797 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 6798 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
6799 mutex_unlock(&dev_priv->dpio_lock);
6800
6801 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6802 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6803 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6804 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6805 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6806
f646628b 6807 vlv_clock(refclk, &clock);
acbec814 6808
f646628b
VS
6809 /* clock.dot is the fast clock */
6810 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
6811}
6812
5724dbd1
DL
6813static void
6814i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6815 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
6816{
6817 struct drm_device *dev = crtc->base.dev;
6818 struct drm_i915_private *dev_priv = dev->dev_private;
6819 u32 val, base, offset;
6820 int pipe = crtc->pipe, plane = crtc->plane;
6821 int fourcc, pixel_format;
6761dd31 6822 unsigned int aligned_height;
b113d5ee 6823 struct drm_framebuffer *fb;
1b842c89 6824 struct intel_framebuffer *intel_fb;
1ad292b5 6825
42a7b088
DL
6826 val = I915_READ(DSPCNTR(plane));
6827 if (!(val & DISPLAY_PLANE_ENABLE))
6828 return;
6829
d9806c9f 6830 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 6831 if (!intel_fb) {
1ad292b5
JB
6832 DRM_DEBUG_KMS("failed to alloc fb\n");
6833 return;
6834 }
6835
1b842c89
DL
6836 fb = &intel_fb->base;
6837
18c5247e
DV
6838 if (INTEL_INFO(dev)->gen >= 4) {
6839 if (val & DISPPLANE_TILED) {
49af449b 6840 plane_config->tiling = I915_TILING_X;
18c5247e
DV
6841 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6842 }
6843 }
1ad292b5
JB
6844
6845 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 6846 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
6847 fb->pixel_format = fourcc;
6848 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
6849
6850 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 6851 if (plane_config->tiling)
1ad292b5
JB
6852 offset = I915_READ(DSPTILEOFF(plane));
6853 else
6854 offset = I915_READ(DSPLINOFF(plane));
6855 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6856 } else {
6857 base = I915_READ(DSPADDR(plane));
6858 }
6859 plane_config->base = base;
6860
6861 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
6862 fb->width = ((val >> 16) & 0xfff) + 1;
6863 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
6864
6865 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 6866 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 6867
b113d5ee 6868 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
6869 fb->pixel_format,
6870 fb->modifier[0]);
1ad292b5 6871
f37b5c2b 6872 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 6873
2844a921
DL
6874 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6875 pipe_name(pipe), plane, fb->width, fb->height,
6876 fb->bits_per_pixel, base, fb->pitches[0],
6877 plane_config->size);
1ad292b5 6878
2d14030b 6879 plane_config->fb = intel_fb;
1ad292b5
JB
6880}
6881
70b23a98 6882static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 6883 struct intel_crtc_state *pipe_config)
70b23a98
VS
6884{
6885 struct drm_device *dev = crtc->base.dev;
6886 struct drm_i915_private *dev_priv = dev->dev_private;
6887 int pipe = pipe_config->cpu_transcoder;
6888 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6889 intel_clock_t clock;
6890 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6891 int refclk = 100000;
6892
6893 mutex_lock(&dev_priv->dpio_lock);
6894 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6895 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6896 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6897 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6898 mutex_unlock(&dev_priv->dpio_lock);
6899
6900 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6901 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6902 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6903 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6904 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6905
6906 chv_clock(refclk, &clock);
6907
6908 /* clock.dot is the fast clock */
6909 pipe_config->port_clock = clock.dot / 5;
6910}
6911
0e8ffe1b 6912static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 6913 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
6914{
6915 struct drm_device *dev = crtc->base.dev;
6916 struct drm_i915_private *dev_priv = dev->dev_private;
6917 uint32_t tmp;
6918
f458ebbc
DV
6919 if (!intel_display_power_is_enabled(dev_priv,
6920 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
6921 return false;
6922
e143a21c 6923 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6924 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6925
0e8ffe1b
DV
6926 tmp = I915_READ(PIPECONF(crtc->pipe));
6927 if (!(tmp & PIPECONF_ENABLE))
6928 return false;
6929
42571aef
VS
6930 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6931 switch (tmp & PIPECONF_BPC_MASK) {
6932 case PIPECONF_6BPC:
6933 pipe_config->pipe_bpp = 18;
6934 break;
6935 case PIPECONF_8BPC:
6936 pipe_config->pipe_bpp = 24;
6937 break;
6938 case PIPECONF_10BPC:
6939 pipe_config->pipe_bpp = 30;
6940 break;
6941 default:
6942 break;
6943 }
6944 }
6945
b5a9fa09
DV
6946 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6947 pipe_config->limited_color_range = true;
6948
282740f7
VS
6949 if (INTEL_INFO(dev)->gen < 4)
6950 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6951
1bd1bd80
DV
6952 intel_get_pipe_timings(crtc, pipe_config);
6953
2fa2fe9a
DV
6954 i9xx_get_pfit_config(crtc, pipe_config);
6955
6c49f241
DV
6956 if (INTEL_INFO(dev)->gen >= 4) {
6957 tmp = I915_READ(DPLL_MD(crtc->pipe));
6958 pipe_config->pixel_multiplier =
6959 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6960 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6961 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6962 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6963 tmp = I915_READ(DPLL(crtc->pipe));
6964 pipe_config->pixel_multiplier =
6965 ((tmp & SDVO_MULTIPLIER_MASK)
6966 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6967 } else {
6968 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6969 * port and will be fixed up in the encoder->get_config
6970 * function. */
6971 pipe_config->pixel_multiplier = 1;
6972 }
8bcc2795
DV
6973 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6974 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
6975 /*
6976 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6977 * on 830. Filter it out here so that we don't
6978 * report errors due to that.
6979 */
6980 if (IS_I830(dev))
6981 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6982
8bcc2795
DV
6983 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6984 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6985 } else {
6986 /* Mask out read-only status bits. */
6987 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6988 DPLL_PORTC_READY_MASK |
6989 DPLL_PORTB_READY_MASK);
8bcc2795 6990 }
6c49f241 6991
70b23a98
VS
6992 if (IS_CHERRYVIEW(dev))
6993 chv_crtc_clock_get(crtc, pipe_config);
6994 else if (IS_VALLEYVIEW(dev))
acbec814
JB
6995 vlv_crtc_clock_get(crtc, pipe_config);
6996 else
6997 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6998
0e8ffe1b
DV
6999 return true;
7000}
7001
dde86e2d 7002static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
7003{
7004 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 7005 struct intel_encoder *encoder;
74cfd7ac 7006 u32 val, final;
13d83a67 7007 bool has_lvds = false;
199e5d79 7008 bool has_cpu_edp = false;
199e5d79 7009 bool has_panel = false;
99eb6a01
KP
7010 bool has_ck505 = false;
7011 bool can_ssc = false;
13d83a67
JB
7012
7013 /* We need to take the global config into account */
b2784e15 7014 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
7015 switch (encoder->type) {
7016 case INTEL_OUTPUT_LVDS:
7017 has_panel = true;
7018 has_lvds = true;
7019 break;
7020 case INTEL_OUTPUT_EDP:
7021 has_panel = true;
2de6905f 7022 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
7023 has_cpu_edp = true;
7024 break;
6847d71b
PZ
7025 default:
7026 break;
13d83a67
JB
7027 }
7028 }
7029
99eb6a01 7030 if (HAS_PCH_IBX(dev)) {
41aa3448 7031 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
7032 can_ssc = has_ck505;
7033 } else {
7034 has_ck505 = false;
7035 can_ssc = true;
7036 }
7037
2de6905f
ID
7038 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7039 has_panel, has_lvds, has_ck505);
13d83a67
JB
7040
7041 /* Ironlake: try to setup display ref clock before DPLL
7042 * enabling. This is only under driver's control after
7043 * PCH B stepping, previous chipset stepping should be
7044 * ignoring this setting.
7045 */
74cfd7ac
CW
7046 val = I915_READ(PCH_DREF_CONTROL);
7047
7048 /* As we must carefully and slowly disable/enable each source in turn,
7049 * compute the final state we want first and check if we need to
7050 * make any changes at all.
7051 */
7052 final = val;
7053 final &= ~DREF_NONSPREAD_SOURCE_MASK;
7054 if (has_ck505)
7055 final |= DREF_NONSPREAD_CK505_ENABLE;
7056 else
7057 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7058
7059 final &= ~DREF_SSC_SOURCE_MASK;
7060 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7061 final &= ~DREF_SSC1_ENABLE;
7062
7063 if (has_panel) {
7064 final |= DREF_SSC_SOURCE_ENABLE;
7065
7066 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7067 final |= DREF_SSC1_ENABLE;
7068
7069 if (has_cpu_edp) {
7070 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7071 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7072 else
7073 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7074 } else
7075 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7076 } else {
7077 final |= DREF_SSC_SOURCE_DISABLE;
7078 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7079 }
7080
7081 if (final == val)
7082 return;
7083
13d83a67 7084 /* Always enable nonspread source */
74cfd7ac 7085 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 7086
99eb6a01 7087 if (has_ck505)
74cfd7ac 7088 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 7089 else
74cfd7ac 7090 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 7091
199e5d79 7092 if (has_panel) {
74cfd7ac
CW
7093 val &= ~DREF_SSC_SOURCE_MASK;
7094 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 7095
199e5d79 7096 /* SSC must be turned on before enabling the CPU output */
99eb6a01 7097 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7098 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 7099 val |= DREF_SSC1_ENABLE;
e77166b5 7100 } else
74cfd7ac 7101 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
7102
7103 /* Get SSC going before enabling the outputs */
74cfd7ac 7104 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7105 POSTING_READ(PCH_DREF_CONTROL);
7106 udelay(200);
7107
74cfd7ac 7108 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
7109
7110 /* Enable CPU source on CPU attached eDP */
199e5d79 7111 if (has_cpu_edp) {
99eb6a01 7112 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7113 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 7114 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 7115 } else
74cfd7ac 7116 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 7117 } else
74cfd7ac 7118 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7119
74cfd7ac 7120 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7121 POSTING_READ(PCH_DREF_CONTROL);
7122 udelay(200);
7123 } else {
7124 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7125
74cfd7ac 7126 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
7127
7128 /* Turn off CPU output */
74cfd7ac 7129 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7130
74cfd7ac 7131 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7132 POSTING_READ(PCH_DREF_CONTROL);
7133 udelay(200);
7134
7135 /* Turn off the SSC source */
74cfd7ac
CW
7136 val &= ~DREF_SSC_SOURCE_MASK;
7137 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
7138
7139 /* Turn off SSC1 */
74cfd7ac 7140 val &= ~DREF_SSC1_ENABLE;
199e5d79 7141
74cfd7ac 7142 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
7143 POSTING_READ(PCH_DREF_CONTROL);
7144 udelay(200);
7145 }
74cfd7ac
CW
7146
7147 BUG_ON(val != final);
13d83a67
JB
7148}
7149
f31f2d55 7150static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 7151{
f31f2d55 7152 uint32_t tmp;
dde86e2d 7153
0ff066a9
PZ
7154 tmp = I915_READ(SOUTH_CHICKEN2);
7155 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7156 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7157
0ff066a9
PZ
7158 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7159 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7160 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 7161
0ff066a9
PZ
7162 tmp = I915_READ(SOUTH_CHICKEN2);
7163 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7164 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7165
0ff066a9
PZ
7166 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7167 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7168 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
7169}
7170
7171/* WaMPhyProgramming:hsw */
7172static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7173{
7174 uint32_t tmp;
dde86e2d
PZ
7175
7176 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7177 tmp &= ~(0xFF << 24);
7178 tmp |= (0x12 << 24);
7179 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7180
dde86e2d
PZ
7181 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7182 tmp |= (1 << 11);
7183 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7184
7185 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7186 tmp |= (1 << 11);
7187 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7188
dde86e2d
PZ
7189 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7190 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7191 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7192
7193 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7194 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7195 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7196
0ff066a9
PZ
7197 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7198 tmp &= ~(7 << 13);
7199 tmp |= (5 << 13);
7200 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 7201
0ff066a9
PZ
7202 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7203 tmp &= ~(7 << 13);
7204 tmp |= (5 << 13);
7205 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
7206
7207 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7208 tmp &= ~0xFF;
7209 tmp |= 0x1C;
7210 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7211
7212 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7213 tmp &= ~0xFF;
7214 tmp |= 0x1C;
7215 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7216
7217 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7218 tmp &= ~(0xFF << 16);
7219 tmp |= (0x1C << 16);
7220 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7221
7222 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7223 tmp &= ~(0xFF << 16);
7224 tmp |= (0x1C << 16);
7225 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7226
0ff066a9
PZ
7227 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7228 tmp |= (1 << 27);
7229 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 7230
0ff066a9
PZ
7231 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7232 tmp |= (1 << 27);
7233 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 7234
0ff066a9
PZ
7235 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7236 tmp &= ~(0xF << 28);
7237 tmp |= (4 << 28);
7238 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 7239
0ff066a9
PZ
7240 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7241 tmp &= ~(0xF << 28);
7242 tmp |= (4 << 28);
7243 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
7244}
7245
2fa86a1f
PZ
7246/* Implements 3 different sequences from BSpec chapter "Display iCLK
7247 * Programming" based on the parameters passed:
7248 * - Sequence to enable CLKOUT_DP
7249 * - Sequence to enable CLKOUT_DP without spread
7250 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7251 */
7252static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7253 bool with_fdi)
f31f2d55
PZ
7254{
7255 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
7256 uint32_t reg, tmp;
7257
7258 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7259 with_spread = true;
7260 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7261 with_fdi, "LP PCH doesn't have FDI\n"))
7262 with_fdi = false;
f31f2d55
PZ
7263
7264 mutex_lock(&dev_priv->dpio_lock);
7265
7266 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7267 tmp &= ~SBI_SSCCTL_DISABLE;
7268 tmp |= SBI_SSCCTL_PATHALT;
7269 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7270
7271 udelay(24);
7272
2fa86a1f
PZ
7273 if (with_spread) {
7274 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7275 tmp &= ~SBI_SSCCTL_PATHALT;
7276 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 7277
2fa86a1f
PZ
7278 if (with_fdi) {
7279 lpt_reset_fdi_mphy(dev_priv);
7280 lpt_program_fdi_mphy(dev_priv);
7281 }
7282 }
dde86e2d 7283
2fa86a1f
PZ
7284 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7285 SBI_GEN0 : SBI_DBUFF0;
7286 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7287 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7288 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
7289
7290 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
7291}
7292
47701c3b
PZ
7293/* Sequence to disable CLKOUT_DP */
7294static void lpt_disable_clkout_dp(struct drm_device *dev)
7295{
7296 struct drm_i915_private *dev_priv = dev->dev_private;
7297 uint32_t reg, tmp;
7298
7299 mutex_lock(&dev_priv->dpio_lock);
7300
7301 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7302 SBI_GEN0 : SBI_DBUFF0;
7303 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7304 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7305 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7306
7307 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7308 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7309 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7310 tmp |= SBI_SSCCTL_PATHALT;
7311 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7312 udelay(32);
7313 }
7314 tmp |= SBI_SSCCTL_DISABLE;
7315 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7316 }
7317
7318 mutex_unlock(&dev_priv->dpio_lock);
7319}
7320
bf8fa3d3
PZ
7321static void lpt_init_pch_refclk(struct drm_device *dev)
7322{
bf8fa3d3
PZ
7323 struct intel_encoder *encoder;
7324 bool has_vga = false;
7325
b2784e15 7326 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
7327 switch (encoder->type) {
7328 case INTEL_OUTPUT_ANALOG:
7329 has_vga = true;
7330 break;
6847d71b
PZ
7331 default:
7332 break;
bf8fa3d3
PZ
7333 }
7334 }
7335
47701c3b
PZ
7336 if (has_vga)
7337 lpt_enable_clkout_dp(dev, true, true);
7338 else
7339 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
7340}
7341
dde86e2d
PZ
7342/*
7343 * Initialize reference clocks when the driver loads
7344 */
7345void intel_init_pch_refclk(struct drm_device *dev)
7346{
7347 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7348 ironlake_init_pch_refclk(dev);
7349 else if (HAS_PCH_LPT(dev))
7350 lpt_init_pch_refclk(dev);
7351}
7352
d9d444cb
JB
7353static int ironlake_get_refclk(struct drm_crtc *crtc)
7354{
7355 struct drm_device *dev = crtc->dev;
7356 struct drm_i915_private *dev_priv = dev->dev_private;
7357 struct intel_encoder *encoder;
d9d444cb
JB
7358 int num_connectors = 0;
7359 bool is_lvds = false;
7360
d0737e1d
ACO
7361 for_each_intel_encoder(dev, encoder) {
7362 if (encoder->new_crtc != to_intel_crtc(crtc))
7363 continue;
7364
d9d444cb
JB
7365 switch (encoder->type) {
7366 case INTEL_OUTPUT_LVDS:
7367 is_lvds = true;
7368 break;
6847d71b
PZ
7369 default:
7370 break;
d9d444cb
JB
7371 }
7372 num_connectors++;
7373 }
7374
7375 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 7376 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 7377 dev_priv->vbt.lvds_ssc_freq);
e91e941b 7378 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
7379 }
7380
7381 return 120000;
7382}
7383
6ff93609 7384static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 7385{
c8203565 7386 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
7387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7388 int pipe = intel_crtc->pipe;
c8203565
PZ
7389 uint32_t val;
7390
78114071 7391 val = 0;
c8203565 7392
6e3c9717 7393 switch (intel_crtc->config->pipe_bpp) {
c8203565 7394 case 18:
dfd07d72 7395 val |= PIPECONF_6BPC;
c8203565
PZ
7396 break;
7397 case 24:
dfd07d72 7398 val |= PIPECONF_8BPC;
c8203565
PZ
7399 break;
7400 case 30:
dfd07d72 7401 val |= PIPECONF_10BPC;
c8203565
PZ
7402 break;
7403 case 36:
dfd07d72 7404 val |= PIPECONF_12BPC;
c8203565
PZ
7405 break;
7406 default:
cc769b62
PZ
7407 /* Case prevented by intel_choose_pipe_bpp_dither. */
7408 BUG();
c8203565
PZ
7409 }
7410
6e3c9717 7411 if (intel_crtc->config->dither)
c8203565
PZ
7412 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7413
6e3c9717 7414 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
7415 val |= PIPECONF_INTERLACED_ILK;
7416 else
7417 val |= PIPECONF_PROGRESSIVE;
7418
6e3c9717 7419 if (intel_crtc->config->limited_color_range)
3685a8f3 7420 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 7421
c8203565
PZ
7422 I915_WRITE(PIPECONF(pipe), val);
7423 POSTING_READ(PIPECONF(pipe));
7424}
7425
86d3efce
VS
7426/*
7427 * Set up the pipe CSC unit.
7428 *
7429 * Currently only full range RGB to limited range RGB conversion
7430 * is supported, but eventually this should handle various
7431 * RGB<->YCbCr scenarios as well.
7432 */
50f3b016 7433static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
7434{
7435 struct drm_device *dev = crtc->dev;
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7438 int pipe = intel_crtc->pipe;
7439 uint16_t coeff = 0x7800; /* 1.0 */
7440
7441 /*
7442 * TODO: Check what kind of values actually come out of the pipe
7443 * with these coeff/postoff values and adjust to get the best
7444 * accuracy. Perhaps we even need to take the bpc value into
7445 * consideration.
7446 */
7447
6e3c9717 7448 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7449 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7450
7451 /*
7452 * GY/GU and RY/RU should be the other way around according
7453 * to BSpec, but reality doesn't agree. Just set them up in
7454 * a way that results in the correct picture.
7455 */
7456 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7457 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7458
7459 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7460 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7461
7462 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7463 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7464
7465 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7466 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7467 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7468
7469 if (INTEL_INFO(dev)->gen > 6) {
7470 uint16_t postoff = 0;
7471
6e3c9717 7472 if (intel_crtc->config->limited_color_range)
32cf0cb0 7473 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
7474
7475 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7476 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7477 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7478
7479 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7480 } else {
7481 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7482
6e3c9717 7483 if (intel_crtc->config->limited_color_range)
86d3efce
VS
7484 mode |= CSC_BLACK_SCREEN_OFFSET;
7485
7486 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7487 }
7488}
7489
6ff93609 7490static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 7491{
756f85cf
PZ
7492 struct drm_device *dev = crtc->dev;
7493 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 7494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 7495 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7496 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
7497 uint32_t val;
7498
3eff4faa 7499 val = 0;
ee2b0b38 7500
6e3c9717 7501 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
7502 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7503
6e3c9717 7504 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
7505 val |= PIPECONF_INTERLACED_ILK;
7506 else
7507 val |= PIPECONF_PROGRESSIVE;
7508
702e7a56
PZ
7509 I915_WRITE(PIPECONF(cpu_transcoder), val);
7510 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
7511
7512 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7513 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 7514
3cdf122c 7515 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
7516 val = 0;
7517
6e3c9717 7518 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
7519 case 18:
7520 val |= PIPEMISC_DITHER_6_BPC;
7521 break;
7522 case 24:
7523 val |= PIPEMISC_DITHER_8_BPC;
7524 break;
7525 case 30:
7526 val |= PIPEMISC_DITHER_10_BPC;
7527 break;
7528 case 36:
7529 val |= PIPEMISC_DITHER_12_BPC;
7530 break;
7531 default:
7532 /* Case prevented by pipe_config_set_bpp. */
7533 BUG();
7534 }
7535
6e3c9717 7536 if (intel_crtc->config->dither)
756f85cf
PZ
7537 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7538
7539 I915_WRITE(PIPEMISC(pipe), val);
7540 }
ee2b0b38
PZ
7541}
7542
6591c6e4 7543static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 7544 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
7545 intel_clock_t *clock,
7546 bool *has_reduced_clock,
7547 intel_clock_t *reduced_clock)
7548{
7549 struct drm_device *dev = crtc->dev;
7550 struct drm_i915_private *dev_priv = dev->dev_private;
a919ff14 7551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6591c6e4 7552 int refclk;
d4906093 7553 const intel_limit_t *limit;
a16af721 7554 bool ret, is_lvds = false;
79e53945 7555
d0737e1d 7556 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
79e53945 7557
d9d444cb 7558 refclk = ironlake_get_refclk(crtc);
79e53945 7559
d4906093
ML
7560 /*
7561 * Returns a set of divisors for the desired target clock with the given
7562 * refclk, or FALSE. The returned values represent the clock equation:
7563 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7564 */
409ee761 7565 limit = intel_limit(intel_crtc, refclk);
a919ff14 7566 ret = dev_priv->display.find_dpll(limit, intel_crtc,
190f68c5 7567 crtc_state->port_clock,
ee9300bb 7568 refclk, NULL, clock);
6591c6e4
PZ
7569 if (!ret)
7570 return false;
cda4b7d3 7571
ddc9003c 7572 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
7573 /*
7574 * Ensure we match the reduced clock's P to the target clock.
7575 * If the clocks don't match, we can't switch the display clock
7576 * by using the FP0/FP1. In such case we will disable the LVDS
7577 * downclock feature.
7578 */
ee9300bb 7579 *has_reduced_clock =
a919ff14 7580 dev_priv->display.find_dpll(limit, intel_crtc,
ee9300bb
DV
7581 dev_priv->lvds_downclock,
7582 refclk, clock,
7583 reduced_clock);
652c393a 7584 }
61e9653f 7585
6591c6e4
PZ
7586 return true;
7587}
7588
d4b1931c
PZ
7589int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7590{
7591 /*
7592 * Account for spread spectrum to avoid
7593 * oversubscribing the link. Max center spread
7594 * is 2.5%; use 5% for safety's sake.
7595 */
7596 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 7597 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
7598}
7599
7429e9d4 7600static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 7601{
7429e9d4 7602 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
7603}
7604
de13a2e3 7605static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 7606 struct intel_crtc_state *crtc_state,
7429e9d4 7607 u32 *fp,
9a7c7890 7608 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 7609{
de13a2e3 7610 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
7611 struct drm_device *dev = crtc->dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
7613 struct intel_encoder *intel_encoder;
7614 uint32_t dpll;
6cc5f341 7615 int factor, num_connectors = 0;
09ede541 7616 bool is_lvds = false, is_sdvo = false;
79e53945 7617
d0737e1d
ACO
7618 for_each_intel_encoder(dev, intel_encoder) {
7619 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7620 continue;
7621
de13a2e3 7622 switch (intel_encoder->type) {
79e53945
JB
7623 case INTEL_OUTPUT_LVDS:
7624 is_lvds = true;
7625 break;
7626 case INTEL_OUTPUT_SDVO:
7d57382e 7627 case INTEL_OUTPUT_HDMI:
79e53945 7628 is_sdvo = true;
79e53945 7629 break;
6847d71b
PZ
7630 default:
7631 break;
79e53945 7632 }
43565a06 7633
c751ce4f 7634 num_connectors++;
79e53945 7635 }
79e53945 7636
c1858123 7637 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
7638 factor = 21;
7639 if (is_lvds) {
7640 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 7641 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 7642 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 7643 factor = 25;
190f68c5 7644 } else if (crtc_state->sdvo_tv_clock)
8febb297 7645 factor = 20;
c1858123 7646
190f68c5 7647 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 7648 *fp |= FP_CB_TUNE;
2c07245f 7649
9a7c7890
DV
7650 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7651 *fp2 |= FP_CB_TUNE;
7652
5eddb70b 7653 dpll = 0;
2c07245f 7654
a07d6787
EA
7655 if (is_lvds)
7656 dpll |= DPLLB_MODE_LVDS;
7657 else
7658 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 7659
190f68c5 7660 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 7661 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
7662
7663 if (is_sdvo)
4a33e48d 7664 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 7665 if (crtc_state->has_dp_encoder)
4a33e48d 7666 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 7667
a07d6787 7668 /* compute bitmask from p1 value */
190f68c5 7669 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 7670 /* also FPA1 */
190f68c5 7671 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 7672
190f68c5 7673 switch (crtc_state->dpll.p2) {
a07d6787
EA
7674 case 5:
7675 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7676 break;
7677 case 7:
7678 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7679 break;
7680 case 10:
7681 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7682 break;
7683 case 14:
7684 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7685 break;
79e53945
JB
7686 }
7687
b4c09f3b 7688 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 7689 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
7690 else
7691 dpll |= PLL_REF_INPUT_DREFCLK;
7692
959e16d6 7693 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
7694}
7695
190f68c5
ACO
7696static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7697 struct intel_crtc_state *crtc_state)
de13a2e3 7698{
c7653199 7699 struct drm_device *dev = crtc->base.dev;
de13a2e3 7700 intel_clock_t clock, reduced_clock;
cbbab5bd 7701 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 7702 bool ok, has_reduced_clock = false;
8b47047b 7703 bool is_lvds = false;
e2b78267 7704 struct intel_shared_dpll *pll;
de13a2e3 7705
409ee761 7706 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 7707
5dc5298b
PZ
7708 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7709 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 7710
190f68c5 7711 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 7712 &has_reduced_clock, &reduced_clock);
190f68c5 7713 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
7714 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7715 return -EINVAL;
79e53945 7716 }
f47709a9 7717 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7718 if (!crtc_state->clock_set) {
7719 crtc_state->dpll.n = clock.n;
7720 crtc_state->dpll.m1 = clock.m1;
7721 crtc_state->dpll.m2 = clock.m2;
7722 crtc_state->dpll.p1 = clock.p1;
7723 crtc_state->dpll.p2 = clock.p2;
f47709a9 7724 }
79e53945 7725
5dc5298b 7726 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
7727 if (crtc_state->has_pch_encoder) {
7728 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 7729 if (has_reduced_clock)
7429e9d4 7730 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 7731
190f68c5 7732 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
7733 &fp, &reduced_clock,
7734 has_reduced_clock ? &fp2 : NULL);
7735
190f68c5
ACO
7736 crtc_state->dpll_hw_state.dpll = dpll;
7737 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 7738 if (has_reduced_clock)
190f68c5 7739 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 7740 else
190f68c5 7741 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 7742
190f68c5 7743 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 7744 if (pll == NULL) {
84f44ce7 7745 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 7746 pipe_name(crtc->pipe));
4b645f14
JB
7747 return -EINVAL;
7748 }
3fb37703 7749 }
79e53945 7750
d330a953 7751 if (is_lvds && has_reduced_clock && i915.powersave)
c7653199 7752 crtc->lowfreq_avail = true;
bcd644e0 7753 else
c7653199 7754 crtc->lowfreq_avail = false;
e2b78267 7755
c8f7a0db 7756 return 0;
79e53945
JB
7757}
7758
eb14cb74
VS
7759static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7760 struct intel_link_m_n *m_n)
7761{
7762 struct drm_device *dev = crtc->base.dev;
7763 struct drm_i915_private *dev_priv = dev->dev_private;
7764 enum pipe pipe = crtc->pipe;
7765
7766 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7767 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7768 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7769 & ~TU_SIZE_MASK;
7770 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7771 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7772 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7773}
7774
7775static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7776 enum transcoder transcoder,
b95af8be
VK
7777 struct intel_link_m_n *m_n,
7778 struct intel_link_m_n *m2_n2)
72419203
DV
7779{
7780 struct drm_device *dev = crtc->base.dev;
7781 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 7782 enum pipe pipe = crtc->pipe;
72419203 7783
eb14cb74
VS
7784 if (INTEL_INFO(dev)->gen >= 5) {
7785 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7786 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7787 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7788 & ~TU_SIZE_MASK;
7789 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7790 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7791 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
7792 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7793 * gen < 8) and if DRRS is supported (to make sure the
7794 * registers are not unnecessarily read).
7795 */
7796 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 7797 crtc->config->has_drrs) {
b95af8be
VK
7798 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7799 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7800 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7801 & ~TU_SIZE_MASK;
7802 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7803 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7804 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7805 }
eb14cb74
VS
7806 } else {
7807 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7808 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7809 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7810 & ~TU_SIZE_MASK;
7811 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7812 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7813 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7814 }
7815}
7816
7817void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 7818 struct intel_crtc_state *pipe_config)
eb14cb74 7819{
681a8504 7820 if (pipe_config->has_pch_encoder)
eb14cb74
VS
7821 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7822 else
7823 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
7824 &pipe_config->dp_m_n,
7825 &pipe_config->dp_m2_n2);
eb14cb74 7826}
72419203 7827
eb14cb74 7828static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 7829 struct intel_crtc_state *pipe_config)
eb14cb74
VS
7830{
7831 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 7832 &pipe_config->fdi_m_n, NULL);
72419203
DV
7833}
7834
bd2e244f 7835static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7836 struct intel_crtc_state *pipe_config)
bd2e244f
JB
7837{
7838 struct drm_device *dev = crtc->base.dev;
7839 struct drm_i915_private *dev_priv = dev->dev_private;
7840 uint32_t tmp;
7841
7842 tmp = I915_READ(PS_CTL(crtc->pipe));
7843
7844 if (tmp & PS_ENABLE) {
7845 pipe_config->pch_pfit.enabled = true;
7846 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7847 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7848 }
7849}
7850
5724dbd1
DL
7851static void
7852skylake_get_initial_plane_config(struct intel_crtc *crtc,
7853 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
7854{
7855 struct drm_device *dev = crtc->base.dev;
7856 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 7857 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
7858 int pipe = crtc->pipe;
7859 int fourcc, pixel_format;
6761dd31 7860 unsigned int aligned_height;
bc8d7dff 7861 struct drm_framebuffer *fb;
1b842c89 7862 struct intel_framebuffer *intel_fb;
bc8d7dff 7863
d9806c9f 7864 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7865 if (!intel_fb) {
bc8d7dff
DL
7866 DRM_DEBUG_KMS("failed to alloc fb\n");
7867 return;
7868 }
7869
1b842c89
DL
7870 fb = &intel_fb->base;
7871
bc8d7dff 7872 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
7873 if (!(val & PLANE_CTL_ENABLE))
7874 goto error;
7875
bc8d7dff
DL
7876 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7877 fourcc = skl_format_to_fourcc(pixel_format,
7878 val & PLANE_CTL_ORDER_RGBX,
7879 val & PLANE_CTL_ALPHA_MASK);
7880 fb->pixel_format = fourcc;
7881 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7882
40f46283
DL
7883 tiling = val & PLANE_CTL_TILED_MASK;
7884 switch (tiling) {
7885 case PLANE_CTL_TILED_LINEAR:
7886 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7887 break;
7888 case PLANE_CTL_TILED_X:
7889 plane_config->tiling = I915_TILING_X;
7890 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7891 break;
7892 case PLANE_CTL_TILED_Y:
7893 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7894 break;
7895 case PLANE_CTL_TILED_YF:
7896 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7897 break;
7898 default:
7899 MISSING_CASE(tiling);
7900 goto error;
7901 }
7902
bc8d7dff
DL
7903 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7904 plane_config->base = base;
7905
7906 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7907
7908 val = I915_READ(PLANE_SIZE(pipe, 0));
7909 fb->height = ((val >> 16) & 0xfff) + 1;
7910 fb->width = ((val >> 0) & 0x1fff) + 1;
7911
7912 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
7913 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7914 fb->pixel_format);
bc8d7dff
DL
7915 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7916
7917 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
7918 fb->pixel_format,
7919 fb->modifier[0]);
bc8d7dff 7920
f37b5c2b 7921 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
7922
7923 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7924 pipe_name(pipe), fb->width, fb->height,
7925 fb->bits_per_pixel, base, fb->pitches[0],
7926 plane_config->size);
7927
2d14030b 7928 plane_config->fb = intel_fb;
bc8d7dff
DL
7929 return;
7930
7931error:
7932 kfree(fb);
7933}
7934
2fa2fe9a 7935static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7936 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7937{
7938 struct drm_device *dev = crtc->base.dev;
7939 struct drm_i915_private *dev_priv = dev->dev_private;
7940 uint32_t tmp;
7941
7942 tmp = I915_READ(PF_CTL(crtc->pipe));
7943
7944 if (tmp & PF_ENABLE) {
fd4daa9c 7945 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
7946 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7947 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
7948
7949 /* We currently do not free assignements of panel fitters on
7950 * ivb/hsw (since we don't use the higher upscaling modes which
7951 * differentiates them) so just WARN about this case for now. */
7952 if (IS_GEN7(dev)) {
7953 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7954 PF_PIPE_SEL_IVB(crtc->pipe));
7955 }
2fa2fe9a 7956 }
79e53945
JB
7957}
7958
5724dbd1
DL
7959static void
7960ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7961 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
7962{
7963 struct drm_device *dev = crtc->base.dev;
7964 struct drm_i915_private *dev_priv = dev->dev_private;
7965 u32 val, base, offset;
aeee5a49 7966 int pipe = crtc->pipe;
4c6baa59 7967 int fourcc, pixel_format;
6761dd31 7968 unsigned int aligned_height;
b113d5ee 7969 struct drm_framebuffer *fb;
1b842c89 7970 struct intel_framebuffer *intel_fb;
4c6baa59 7971
42a7b088
DL
7972 val = I915_READ(DSPCNTR(pipe));
7973 if (!(val & DISPLAY_PLANE_ENABLE))
7974 return;
7975
d9806c9f 7976 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7977 if (!intel_fb) {
4c6baa59
JB
7978 DRM_DEBUG_KMS("failed to alloc fb\n");
7979 return;
7980 }
7981
1b842c89
DL
7982 fb = &intel_fb->base;
7983
18c5247e
DV
7984 if (INTEL_INFO(dev)->gen >= 4) {
7985 if (val & DISPPLANE_TILED) {
49af449b 7986 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7987 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7988 }
7989 }
4c6baa59
JB
7990
7991 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7992 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7993 fb->pixel_format = fourcc;
7994 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 7995
aeee5a49 7996 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 7997 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 7998 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 7999 } else {
49af449b 8000 if (plane_config->tiling)
aeee5a49 8001 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 8002 else
aeee5a49 8003 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
8004 }
8005 plane_config->base = base;
8006
8007 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8008 fb->width = ((val >> 16) & 0xfff) + 1;
8009 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
8010
8011 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8012 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 8013
b113d5ee 8014 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8015 fb->pixel_format,
8016 fb->modifier[0]);
4c6baa59 8017
f37b5c2b 8018 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 8019
2844a921
DL
8020 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8021 pipe_name(pipe), fb->width, fb->height,
8022 fb->bits_per_pixel, base, fb->pitches[0],
8023 plane_config->size);
b113d5ee 8024
2d14030b 8025 plane_config->fb = intel_fb;
4c6baa59
JB
8026}
8027
0e8ffe1b 8028static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8029 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
8033 uint32_t tmp;
8034
f458ebbc
DV
8035 if (!intel_display_power_is_enabled(dev_priv,
8036 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
8037 return false;
8038
e143a21c 8039 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8040 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8041
0e8ffe1b
DV
8042 tmp = I915_READ(PIPECONF(crtc->pipe));
8043 if (!(tmp & PIPECONF_ENABLE))
8044 return false;
8045
42571aef
VS
8046 switch (tmp & PIPECONF_BPC_MASK) {
8047 case PIPECONF_6BPC:
8048 pipe_config->pipe_bpp = 18;
8049 break;
8050 case PIPECONF_8BPC:
8051 pipe_config->pipe_bpp = 24;
8052 break;
8053 case PIPECONF_10BPC:
8054 pipe_config->pipe_bpp = 30;
8055 break;
8056 case PIPECONF_12BPC:
8057 pipe_config->pipe_bpp = 36;
8058 break;
8059 default:
8060 break;
8061 }
8062
b5a9fa09
DV
8063 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8064 pipe_config->limited_color_range = true;
8065
ab9412ba 8066 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
8067 struct intel_shared_dpll *pll;
8068
88adfff1
DV
8069 pipe_config->has_pch_encoder = true;
8070
627eb5a3
DV
8071 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8072 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8073 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
8074
8075 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 8076
c0d43d62 8077 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
8078 pipe_config->shared_dpll =
8079 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
8080 } else {
8081 tmp = I915_READ(PCH_DPLL_SEL);
8082 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8083 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8084 else
8085 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8086 }
66e985c0
DV
8087
8088 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8089
8090 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8091 &pipe_config->dpll_hw_state));
c93f54cf
DV
8092
8093 tmp = pipe_config->dpll_hw_state.dpll;
8094 pipe_config->pixel_multiplier =
8095 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8096 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
8097
8098 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
8099 } else {
8100 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
8101 }
8102
1bd1bd80
DV
8103 intel_get_pipe_timings(crtc, pipe_config);
8104
2fa2fe9a
DV
8105 ironlake_get_pfit_config(crtc, pipe_config);
8106
0e8ffe1b
DV
8107 return true;
8108}
8109
be256dc7
PZ
8110static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8111{
8112 struct drm_device *dev = dev_priv->dev;
be256dc7 8113 struct intel_crtc *crtc;
be256dc7 8114
d3fcc808 8115 for_each_intel_crtc(dev, crtc)
e2c719b7 8116 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
8117 pipe_name(crtc->pipe));
8118
e2c719b7
RC
8119 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8120 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8121 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8122 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8123 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8124 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 8125 "CPU PWM1 enabled\n");
c5107b87 8126 if (IS_HASWELL(dev))
e2c719b7 8127 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 8128 "CPU PWM2 enabled\n");
e2c719b7 8129 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 8130 "PCH PWM1 enabled\n");
e2c719b7 8131 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 8132 "Utility pin enabled\n");
e2c719b7 8133 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 8134
9926ada1
PZ
8135 /*
8136 * In theory we can still leave IRQs enabled, as long as only the HPD
8137 * interrupts remain enabled. We used to check for that, but since it's
8138 * gen-specific and since we only disable LCPLL after we fully disable
8139 * the interrupts, the check below should be enough.
8140 */
e2c719b7 8141 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
8142}
8143
9ccd5aeb
PZ
8144static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8145{
8146 struct drm_device *dev = dev_priv->dev;
8147
8148 if (IS_HASWELL(dev))
8149 return I915_READ(D_COMP_HSW);
8150 else
8151 return I915_READ(D_COMP_BDW);
8152}
8153
3c4c9b81
PZ
8154static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8155{
8156 struct drm_device *dev = dev_priv->dev;
8157
8158 if (IS_HASWELL(dev)) {
8159 mutex_lock(&dev_priv->rps.hw_lock);
8160 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8161 val))
f475dadf 8162 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
8163 mutex_unlock(&dev_priv->rps.hw_lock);
8164 } else {
9ccd5aeb
PZ
8165 I915_WRITE(D_COMP_BDW, val);
8166 POSTING_READ(D_COMP_BDW);
3c4c9b81 8167 }
be256dc7
PZ
8168}
8169
8170/*
8171 * This function implements pieces of two sequences from BSpec:
8172 * - Sequence for display software to disable LCPLL
8173 * - Sequence for display software to allow package C8+
8174 * The steps implemented here are just the steps that actually touch the LCPLL
8175 * register. Callers should take care of disabling all the display engine
8176 * functions, doing the mode unset, fixing interrupts, etc.
8177 */
6ff58d53
PZ
8178static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8179 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
8180{
8181 uint32_t val;
8182
8183 assert_can_disable_lcpll(dev_priv);
8184
8185 val = I915_READ(LCPLL_CTL);
8186
8187 if (switch_to_fclk) {
8188 val |= LCPLL_CD_SOURCE_FCLK;
8189 I915_WRITE(LCPLL_CTL, val);
8190
8191 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8192 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8193 DRM_ERROR("Switching to FCLK failed\n");
8194
8195 val = I915_READ(LCPLL_CTL);
8196 }
8197
8198 val |= LCPLL_PLL_DISABLE;
8199 I915_WRITE(LCPLL_CTL, val);
8200 POSTING_READ(LCPLL_CTL);
8201
8202 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8203 DRM_ERROR("LCPLL still locked\n");
8204
9ccd5aeb 8205 val = hsw_read_dcomp(dev_priv);
be256dc7 8206 val |= D_COMP_COMP_DISABLE;
3c4c9b81 8207 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8208 ndelay(100);
8209
9ccd5aeb
PZ
8210 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8211 1))
be256dc7
PZ
8212 DRM_ERROR("D_COMP RCOMP still in progress\n");
8213
8214 if (allow_power_down) {
8215 val = I915_READ(LCPLL_CTL);
8216 val |= LCPLL_POWER_DOWN_ALLOW;
8217 I915_WRITE(LCPLL_CTL, val);
8218 POSTING_READ(LCPLL_CTL);
8219 }
8220}
8221
8222/*
8223 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8224 * source.
8225 */
6ff58d53 8226static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
8227{
8228 uint32_t val;
8229
8230 val = I915_READ(LCPLL_CTL);
8231
8232 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8233 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8234 return;
8235
a8a8bd54
PZ
8236 /*
8237 * Make sure we're not on PC8 state before disabling PC8, otherwise
8238 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 8239 */
59bad947 8240 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 8241
be256dc7
PZ
8242 if (val & LCPLL_POWER_DOWN_ALLOW) {
8243 val &= ~LCPLL_POWER_DOWN_ALLOW;
8244 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 8245 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
8246 }
8247
9ccd5aeb 8248 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
8249 val |= D_COMP_COMP_FORCE;
8250 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 8251 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
8252
8253 val = I915_READ(LCPLL_CTL);
8254 val &= ~LCPLL_PLL_DISABLE;
8255 I915_WRITE(LCPLL_CTL, val);
8256
8257 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8258 DRM_ERROR("LCPLL not locked yet\n");
8259
8260 if (val & LCPLL_CD_SOURCE_FCLK) {
8261 val = I915_READ(LCPLL_CTL);
8262 val &= ~LCPLL_CD_SOURCE_FCLK;
8263 I915_WRITE(LCPLL_CTL, val);
8264
8265 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8266 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8267 DRM_ERROR("Switching back to LCPLL failed\n");
8268 }
215733fa 8269
59bad947 8270 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
8271}
8272
765dab67
PZ
8273/*
8274 * Package states C8 and deeper are really deep PC states that can only be
8275 * reached when all the devices on the system allow it, so even if the graphics
8276 * device allows PC8+, it doesn't mean the system will actually get to these
8277 * states. Our driver only allows PC8+ when going into runtime PM.
8278 *
8279 * The requirements for PC8+ are that all the outputs are disabled, the power
8280 * well is disabled and most interrupts are disabled, and these are also
8281 * requirements for runtime PM. When these conditions are met, we manually do
8282 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8283 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8284 * hang the machine.
8285 *
8286 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8287 * the state of some registers, so when we come back from PC8+ we need to
8288 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8289 * need to take care of the registers kept by RC6. Notice that this happens even
8290 * if we don't put the device in PCI D3 state (which is what currently happens
8291 * because of the runtime PM support).
8292 *
8293 * For more, read "Display Sequences for Package C8" on the hardware
8294 * documentation.
8295 */
a14cb6fc 8296void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 8297{
c67a470b
PZ
8298 struct drm_device *dev = dev_priv->dev;
8299 uint32_t val;
8300
c67a470b
PZ
8301 DRM_DEBUG_KMS("Enabling package C8+\n");
8302
c67a470b
PZ
8303 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8304 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8305 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8306 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8307 }
8308
8309 lpt_disable_clkout_dp(dev);
c67a470b
PZ
8310 hsw_disable_lcpll(dev_priv, true, true);
8311}
8312
a14cb6fc 8313void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
8314{
8315 struct drm_device *dev = dev_priv->dev;
8316 uint32_t val;
8317
c67a470b
PZ
8318 DRM_DEBUG_KMS("Disabling package C8+\n");
8319
8320 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
8321 lpt_init_pch_refclk(dev);
8322
8323 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8324 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8325 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8326 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8327 }
8328
8329 intel_prepare_ddi(dev);
c67a470b
PZ
8330}
8331
190f68c5
ACO
8332static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8333 struct intel_crtc_state *crtc_state)
09b4ddf9 8334{
190f68c5 8335 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 8336 return -EINVAL;
716c2e55 8337
c7653199 8338 crtc->lowfreq_avail = false;
644cef34 8339
c8f7a0db 8340 return 0;
79e53945
JB
8341}
8342
96b7dfb7
S
8343static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8344 enum port port,
5cec258b 8345 struct intel_crtc_state *pipe_config)
96b7dfb7 8346{
3148ade7 8347 u32 temp, dpll_ctl1;
96b7dfb7
S
8348
8349 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8350 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8351
8352 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
8353 case SKL_DPLL0:
8354 /*
8355 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8356 * of the shared DPLL framework and thus needs to be read out
8357 * separately
8358 */
8359 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8360 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8361 break;
96b7dfb7
S
8362 case SKL_DPLL1:
8363 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8364 break;
8365 case SKL_DPLL2:
8366 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8367 break;
8368 case SKL_DPLL3:
8369 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8370 break;
96b7dfb7
S
8371 }
8372}
8373
7d2c8175
DL
8374static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8375 enum port port,
5cec258b 8376 struct intel_crtc_state *pipe_config)
7d2c8175
DL
8377{
8378 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8379
8380 switch (pipe_config->ddi_pll_sel) {
8381 case PORT_CLK_SEL_WRPLL1:
8382 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8383 break;
8384 case PORT_CLK_SEL_WRPLL2:
8385 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8386 break;
8387 }
8388}
8389
26804afd 8390static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 8391 struct intel_crtc_state *pipe_config)
26804afd
DV
8392{
8393 struct drm_device *dev = crtc->base.dev;
8394 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 8395 struct intel_shared_dpll *pll;
26804afd
DV
8396 enum port port;
8397 uint32_t tmp;
8398
8399 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8400
8401 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8402
96b7dfb7
S
8403 if (IS_SKYLAKE(dev))
8404 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8405 else
8406 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 8407
d452c5b6
DV
8408 if (pipe_config->shared_dpll >= 0) {
8409 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8410
8411 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8412 &pipe_config->dpll_hw_state));
8413 }
8414
26804afd
DV
8415 /*
8416 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8417 * DDI E. So just check whether this pipe is wired to DDI E and whether
8418 * the PCH transcoder is on.
8419 */
ca370455
DL
8420 if (INTEL_INFO(dev)->gen < 9 &&
8421 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
8422 pipe_config->has_pch_encoder = true;
8423
8424 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8425 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8426 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8427
8428 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8429 }
8430}
8431
0e8ffe1b 8432static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8433 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8434{
8435 struct drm_device *dev = crtc->base.dev;
8436 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 8437 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
8438 uint32_t tmp;
8439
f458ebbc 8440 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
8441 POWER_DOMAIN_PIPE(crtc->pipe)))
8442 return false;
8443
e143a21c 8444 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
8445 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8446
eccb140b
DV
8447 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8448 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8449 enum pipe trans_edp_pipe;
8450 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8451 default:
8452 WARN(1, "unknown pipe linked to edp transcoder\n");
8453 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8454 case TRANS_DDI_EDP_INPUT_A_ON:
8455 trans_edp_pipe = PIPE_A;
8456 break;
8457 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8458 trans_edp_pipe = PIPE_B;
8459 break;
8460 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8461 trans_edp_pipe = PIPE_C;
8462 break;
8463 }
8464
8465 if (trans_edp_pipe == crtc->pipe)
8466 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8467 }
8468
f458ebbc 8469 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 8470 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
8471 return false;
8472
eccb140b 8473 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
8474 if (!(tmp & PIPECONF_ENABLE))
8475 return false;
8476
26804afd 8477 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 8478
1bd1bd80
DV
8479 intel_get_pipe_timings(crtc, pipe_config);
8480
2fa2fe9a 8481 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f
JB
8482 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8483 if (IS_SKYLAKE(dev))
8484 skylake_get_pfit_config(crtc, pipe_config);
8485 else
8486 ironlake_get_pfit_config(crtc, pipe_config);
8487 }
88adfff1 8488
e59150dc
JB
8489 if (IS_HASWELL(dev))
8490 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8491 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 8492
ebb69c95
CT
8493 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8494 pipe_config->pixel_multiplier =
8495 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8496 } else {
8497 pipe_config->pixel_multiplier = 1;
8498 }
6c49f241 8499
0e8ffe1b
DV
8500 return true;
8501}
8502
560b85bb
CW
8503static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8504{
8505 struct drm_device *dev = crtc->dev;
8506 struct drm_i915_private *dev_priv = dev->dev_private;
8507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 8508 uint32_t cntl = 0, size = 0;
560b85bb 8509
dc41c154 8510 if (base) {
3dd512fb
MR
8511 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8512 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
8513 unsigned int stride = roundup_pow_of_two(width) * 4;
8514
8515 switch (stride) {
8516 default:
8517 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8518 width, stride);
8519 stride = 256;
8520 /* fallthrough */
8521 case 256:
8522 case 512:
8523 case 1024:
8524 case 2048:
8525 break;
4b0e333e
CW
8526 }
8527
dc41c154
VS
8528 cntl |= CURSOR_ENABLE |
8529 CURSOR_GAMMA_ENABLE |
8530 CURSOR_FORMAT_ARGB |
8531 CURSOR_STRIDE(stride);
8532
8533 size = (height << 12) | width;
4b0e333e 8534 }
560b85bb 8535
dc41c154
VS
8536 if (intel_crtc->cursor_cntl != 0 &&
8537 (intel_crtc->cursor_base != base ||
8538 intel_crtc->cursor_size != size ||
8539 intel_crtc->cursor_cntl != cntl)) {
8540 /* On these chipsets we can only modify the base/size/stride
8541 * whilst the cursor is disabled.
8542 */
8543 I915_WRITE(_CURACNTR, 0);
4b0e333e 8544 POSTING_READ(_CURACNTR);
dc41c154 8545 intel_crtc->cursor_cntl = 0;
4b0e333e 8546 }
560b85bb 8547
99d1f387 8548 if (intel_crtc->cursor_base != base) {
9db4a9c7 8549 I915_WRITE(_CURABASE, base);
99d1f387
VS
8550 intel_crtc->cursor_base = base;
8551 }
4726e0b0 8552
dc41c154
VS
8553 if (intel_crtc->cursor_size != size) {
8554 I915_WRITE(CURSIZE, size);
8555 intel_crtc->cursor_size = size;
4b0e333e 8556 }
560b85bb 8557
4b0e333e 8558 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
8559 I915_WRITE(_CURACNTR, cntl);
8560 POSTING_READ(_CURACNTR);
4b0e333e 8561 intel_crtc->cursor_cntl = cntl;
560b85bb 8562 }
560b85bb
CW
8563}
8564
560b85bb 8565static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
8566{
8567 struct drm_device *dev = crtc->dev;
8568 struct drm_i915_private *dev_priv = dev->dev_private;
8569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8570 int pipe = intel_crtc->pipe;
4b0e333e
CW
8571 uint32_t cntl;
8572
8573 cntl = 0;
8574 if (base) {
8575 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 8576 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
8577 case 64:
8578 cntl |= CURSOR_MODE_64_ARGB_AX;
8579 break;
8580 case 128:
8581 cntl |= CURSOR_MODE_128_ARGB_AX;
8582 break;
8583 case 256:
8584 cntl |= CURSOR_MODE_256_ARGB_AX;
8585 break;
8586 default:
3dd512fb 8587 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 8588 return;
65a21cd6 8589 }
4b0e333e 8590 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
8591
8592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8593 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 8594 }
65a21cd6 8595
8e7d688b 8596 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
8597 cntl |= CURSOR_ROTATE_180;
8598
4b0e333e
CW
8599 if (intel_crtc->cursor_cntl != cntl) {
8600 I915_WRITE(CURCNTR(pipe), cntl);
8601 POSTING_READ(CURCNTR(pipe));
8602 intel_crtc->cursor_cntl = cntl;
65a21cd6 8603 }
4b0e333e 8604
65a21cd6 8605 /* and commit changes on next vblank */
5efb3e28
VS
8606 I915_WRITE(CURBASE(pipe), base);
8607 POSTING_READ(CURBASE(pipe));
99d1f387
VS
8608
8609 intel_crtc->cursor_base = base;
65a21cd6
JB
8610}
8611
cda4b7d3 8612/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
8613static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8614 bool on)
cda4b7d3
CW
8615{
8616 struct drm_device *dev = crtc->dev;
8617 struct drm_i915_private *dev_priv = dev->dev_private;
8618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8619 int pipe = intel_crtc->pipe;
3d7d6510
MR
8620 int x = crtc->cursor_x;
8621 int y = crtc->cursor_y;
d6e4db15 8622 u32 base = 0, pos = 0;
cda4b7d3 8623
d6e4db15 8624 if (on)
cda4b7d3 8625 base = intel_crtc->cursor_addr;
cda4b7d3 8626
6e3c9717 8627 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
8628 base = 0;
8629
6e3c9717 8630 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
8631 base = 0;
8632
8633 if (x < 0) {
3dd512fb 8634 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
8635 base = 0;
8636
8637 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8638 x = -x;
8639 }
8640 pos |= x << CURSOR_X_SHIFT;
8641
8642 if (y < 0) {
3dd512fb 8643 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
8644 base = 0;
8645
8646 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8647 y = -y;
8648 }
8649 pos |= y << CURSOR_Y_SHIFT;
8650
4b0e333e 8651 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
8652 return;
8653
5efb3e28
VS
8654 I915_WRITE(CURPOS(pipe), pos);
8655
4398ad45
VS
8656 /* ILK+ do this automagically */
8657 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 8658 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
8659 base += (intel_crtc->base.cursor->state->crtc_h *
8660 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
8661 }
8662
8ac54669 8663 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
8664 i845_update_cursor(crtc, base);
8665 else
8666 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
8667}
8668
dc41c154
VS
8669static bool cursor_size_ok(struct drm_device *dev,
8670 uint32_t width, uint32_t height)
8671{
8672 if (width == 0 || height == 0)
8673 return false;
8674
8675 /*
8676 * 845g/865g are special in that they are only limited by
8677 * the width of their cursors, the height is arbitrary up to
8678 * the precision of the register. Everything else requires
8679 * square cursors, limited to a few power-of-two sizes.
8680 */
8681 if (IS_845G(dev) || IS_I865G(dev)) {
8682 if ((width & 63) != 0)
8683 return false;
8684
8685 if (width > (IS_845G(dev) ? 64 : 512))
8686 return false;
8687
8688 if (height > 1023)
8689 return false;
8690 } else {
8691 switch (width | height) {
8692 case 256:
8693 case 128:
8694 if (IS_GEN2(dev))
8695 return false;
8696 case 64:
8697 break;
8698 default:
8699 return false;
8700 }
8701 }
8702
8703 return true;
8704}
8705
79e53945 8706static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8707 u16 *blue, uint32_t start, uint32_t size)
79e53945 8708{
7203425a 8709 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8711
7203425a 8712 for (i = start; i < end; i++) {
79e53945
JB
8713 intel_crtc->lut_r[i] = red[i] >> 8;
8714 intel_crtc->lut_g[i] = green[i] >> 8;
8715 intel_crtc->lut_b[i] = blue[i] >> 8;
8716 }
8717
8718 intel_crtc_load_lut(crtc);
8719}
8720
79e53945
JB
8721/* VESA 640x480x72Hz mode to set on the pipe */
8722static struct drm_display_mode load_detect_mode = {
8723 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8724 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8725};
8726
a8bb6818
DV
8727struct drm_framebuffer *
8728__intel_framebuffer_create(struct drm_device *dev,
8729 struct drm_mode_fb_cmd2 *mode_cmd,
8730 struct drm_i915_gem_object *obj)
d2dff872
CW
8731{
8732 struct intel_framebuffer *intel_fb;
8733 int ret;
8734
8735 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8736 if (!intel_fb) {
6ccb81f2 8737 drm_gem_object_unreference(&obj->base);
d2dff872
CW
8738 return ERR_PTR(-ENOMEM);
8739 }
8740
8741 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8742 if (ret)
8743 goto err;
d2dff872
CW
8744
8745 return &intel_fb->base;
dd4916c5 8746err:
6ccb81f2 8747 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
8748 kfree(intel_fb);
8749
8750 return ERR_PTR(ret);
d2dff872
CW
8751}
8752
b5ea642a 8753static struct drm_framebuffer *
a8bb6818
DV
8754intel_framebuffer_create(struct drm_device *dev,
8755 struct drm_mode_fb_cmd2 *mode_cmd,
8756 struct drm_i915_gem_object *obj)
8757{
8758 struct drm_framebuffer *fb;
8759 int ret;
8760
8761 ret = i915_mutex_lock_interruptible(dev);
8762 if (ret)
8763 return ERR_PTR(ret);
8764 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8765 mutex_unlock(&dev->struct_mutex);
8766
8767 return fb;
8768}
8769
d2dff872
CW
8770static u32
8771intel_framebuffer_pitch_for_width(int width, int bpp)
8772{
8773 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8774 return ALIGN(pitch, 64);
8775}
8776
8777static u32
8778intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8779{
8780 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 8781 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
8782}
8783
8784static struct drm_framebuffer *
8785intel_framebuffer_create_for_mode(struct drm_device *dev,
8786 struct drm_display_mode *mode,
8787 int depth, int bpp)
8788{
8789 struct drm_i915_gem_object *obj;
0fed39bd 8790 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8791
8792 obj = i915_gem_alloc_object(dev,
8793 intel_framebuffer_size_for_mode(mode, bpp));
8794 if (obj == NULL)
8795 return ERR_PTR(-ENOMEM);
8796
8797 mode_cmd.width = mode->hdisplay;
8798 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8799 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8800 bpp);
5ca0c34a 8801 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8802
8803 return intel_framebuffer_create(dev, &mode_cmd, obj);
8804}
8805
8806static struct drm_framebuffer *
8807mode_fits_in_fbdev(struct drm_device *dev,
8808 struct drm_display_mode *mode)
8809{
4520f53a 8810#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8811 struct drm_i915_private *dev_priv = dev->dev_private;
8812 struct drm_i915_gem_object *obj;
8813 struct drm_framebuffer *fb;
8814
4c0e5528 8815 if (!dev_priv->fbdev)
d2dff872
CW
8816 return NULL;
8817
4c0e5528 8818 if (!dev_priv->fbdev->fb)
d2dff872
CW
8819 return NULL;
8820
4c0e5528
DV
8821 obj = dev_priv->fbdev->fb->obj;
8822 BUG_ON(!obj);
8823
8bcd4553 8824 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8825 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8826 fb->bits_per_pixel))
d2dff872
CW
8827 return NULL;
8828
01f2c773 8829 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8830 return NULL;
8831
8832 return fb;
4520f53a
DV
8833#else
8834 return NULL;
8835#endif
d2dff872
CW
8836}
8837
d2434ab7 8838bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8839 struct drm_display_mode *mode,
51fd371b
RC
8840 struct intel_load_detect_pipe *old,
8841 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
8842{
8843 struct intel_crtc *intel_crtc;
d2434ab7
DV
8844 struct intel_encoder *intel_encoder =
8845 intel_attached_encoder(connector);
79e53945 8846 struct drm_crtc *possible_crtc;
4ef69c7a 8847 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8848 struct drm_crtc *crtc = NULL;
8849 struct drm_device *dev = encoder->dev;
94352cf9 8850 struct drm_framebuffer *fb;
51fd371b
RC
8851 struct drm_mode_config *config = &dev->mode_config;
8852 int ret, i = -1;
79e53945 8853
d2dff872 8854 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8855 connector->base.id, connector->name,
8e329a03 8856 encoder->base.id, encoder->name);
d2dff872 8857
51fd371b
RC
8858retry:
8859 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8860 if (ret)
8861 goto fail_unlock;
6e9f798d 8862
79e53945
JB
8863 /*
8864 * Algorithm gets a little messy:
7a5e4805 8865 *
79e53945
JB
8866 * - if the connector already has an assigned crtc, use it (but make
8867 * sure it's on first)
7a5e4805 8868 *
79e53945
JB
8869 * - try to find the first unused crtc that can drive this connector,
8870 * and use that if we find one
79e53945
JB
8871 */
8872
8873 /* See if we already have a CRTC for this connector */
8874 if (encoder->crtc) {
8875 crtc = encoder->crtc;
8261b191 8876
51fd371b 8877 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
8878 if (ret)
8879 goto fail_unlock;
8880 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
8881 if (ret)
8882 goto fail_unlock;
7b24056b 8883
24218aac 8884 old->dpms_mode = connector->dpms;
8261b191
CW
8885 old->load_detect_temp = false;
8886
8887 /* Make sure the crtc and connector are running */
24218aac
DV
8888 if (connector->dpms != DRM_MODE_DPMS_ON)
8889 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8890
7173188d 8891 return true;
79e53945
JB
8892 }
8893
8894 /* Find an unused one (if possible) */
70e1e0ec 8895 for_each_crtc(dev, possible_crtc) {
79e53945
JB
8896 i++;
8897 if (!(encoder->possible_crtcs & (1 << i)))
8898 continue;
83d65738 8899 if (possible_crtc->state->enable)
a459249c
VS
8900 continue;
8901 /* This can occur when applying the pipe A quirk on resume. */
8902 if (to_intel_crtc(possible_crtc)->new_enabled)
8903 continue;
8904
8905 crtc = possible_crtc;
8906 break;
79e53945
JB
8907 }
8908
8909 /*
8910 * If we didn't find an unused CRTC, don't use any.
8911 */
8912 if (!crtc) {
7173188d 8913 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 8914 goto fail_unlock;
79e53945
JB
8915 }
8916
51fd371b
RC
8917 ret = drm_modeset_lock(&crtc->mutex, ctx);
8918 if (ret)
4d02e2de
DV
8919 goto fail_unlock;
8920 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8921 if (ret)
51fd371b 8922 goto fail_unlock;
fc303101
DV
8923 intel_encoder->new_crtc = to_intel_crtc(crtc);
8924 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8925
8926 intel_crtc = to_intel_crtc(crtc);
412b61d8 8927 intel_crtc->new_enabled = true;
6e3c9717 8928 intel_crtc->new_config = intel_crtc->config;
24218aac 8929 old->dpms_mode = connector->dpms;
8261b191 8930 old->load_detect_temp = true;
d2dff872 8931 old->release_fb = NULL;
79e53945 8932
6492711d
CW
8933 if (!mode)
8934 mode = &load_detect_mode;
79e53945 8935
d2dff872
CW
8936 /* We need a framebuffer large enough to accommodate all accesses
8937 * that the plane may generate whilst we perform load detection.
8938 * We can not rely on the fbcon either being present (we get called
8939 * during its initialisation to detect all boot displays, or it may
8940 * not even exist) or that it is large enough to satisfy the
8941 * requested mode.
8942 */
94352cf9
DV
8943 fb = mode_fits_in_fbdev(dev, mode);
8944 if (fb == NULL) {
d2dff872 8945 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8946 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8947 old->release_fb = fb;
d2dff872
CW
8948 } else
8949 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8950 if (IS_ERR(fb)) {
d2dff872 8951 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8952 goto fail;
79e53945 8953 }
79e53945 8954
c0c36b94 8955 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8956 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8957 if (old->release_fb)
8958 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8959 goto fail;
79e53945 8960 }
9128b040 8961 crtc->primary->crtc = crtc;
7173188d 8962
79e53945 8963 /* let the connector get through one full cycle before testing */
9d0498a2 8964 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8965 return true;
412b61d8
VS
8966
8967 fail:
83d65738 8968 intel_crtc->new_enabled = crtc->state->enable;
412b61d8 8969 if (intel_crtc->new_enabled)
6e3c9717 8970 intel_crtc->new_config = intel_crtc->config;
412b61d8
VS
8971 else
8972 intel_crtc->new_config = NULL;
51fd371b
RC
8973fail_unlock:
8974 if (ret == -EDEADLK) {
8975 drm_modeset_backoff(ctx);
8976 goto retry;
8977 }
8978
412b61d8 8979 return false;
79e53945
JB
8980}
8981
d2434ab7 8982void intel_release_load_detect_pipe(struct drm_connector *connector,
208bf9fd 8983 struct intel_load_detect_pipe *old)
79e53945 8984{
d2434ab7
DV
8985 struct intel_encoder *intel_encoder =
8986 intel_attached_encoder(connector);
4ef69c7a 8987 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8988 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8990
d2dff872 8991 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 8992 connector->base.id, connector->name,
8e329a03 8993 encoder->base.id, encoder->name);
d2dff872 8994
8261b191 8995 if (old->load_detect_temp) {
fc303101
DV
8996 to_intel_connector(connector)->new_encoder = NULL;
8997 intel_encoder->new_crtc = NULL;
412b61d8
VS
8998 intel_crtc->new_enabled = false;
8999 intel_crtc->new_config = NULL;
fc303101 9000 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 9001
36206361
DV
9002 if (old->release_fb) {
9003 drm_framebuffer_unregister_private(old->release_fb);
9004 drm_framebuffer_unreference(old->release_fb);
9005 }
d2dff872 9006
0622a53c 9007 return;
79e53945
JB
9008 }
9009
c751ce4f 9010 /* Switch crtc and encoder back off if necessary */
24218aac
DV
9011 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9012 connector->funcs->dpms(connector, old->dpms_mode);
79e53945
JB
9013}
9014
da4a1efa 9015static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 9016 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
9017{
9018 struct drm_i915_private *dev_priv = dev->dev_private;
9019 u32 dpll = pipe_config->dpll_hw_state.dpll;
9020
9021 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 9022 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
9023 else if (HAS_PCH_SPLIT(dev))
9024 return 120000;
9025 else if (!IS_GEN2(dev))
9026 return 96000;
9027 else
9028 return 48000;
9029}
9030
79e53945 9031/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 9032static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 9033 struct intel_crtc_state *pipe_config)
79e53945 9034{
f1f644dc 9035 struct drm_device *dev = crtc->base.dev;
79e53945 9036 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 9037 int pipe = pipe_config->cpu_transcoder;
293623f7 9038 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
9039 u32 fp;
9040 intel_clock_t clock;
da4a1efa 9041 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
9042
9043 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 9044 fp = pipe_config->dpll_hw_state.fp0;
79e53945 9045 else
293623f7 9046 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
9047
9048 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
9049 if (IS_PINEVIEW(dev)) {
9050 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9051 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
9052 } else {
9053 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9054 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9055 }
9056
a6c45cf0 9057 if (!IS_GEN2(dev)) {
f2b115e6
AJ
9058 if (IS_PINEVIEW(dev))
9059 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9060 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
9061 else
9062 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
9063 DPLL_FPA01_P1_POST_DIV_SHIFT);
9064
9065 switch (dpll & DPLL_MODE_MASK) {
9066 case DPLLB_MODE_DAC_SERIAL:
9067 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9068 5 : 10;
9069 break;
9070 case DPLLB_MODE_LVDS:
9071 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9072 7 : 14;
9073 break;
9074 default:
28c97730 9075 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 9076 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 9077 return;
79e53945
JB
9078 }
9079
ac58c3f0 9080 if (IS_PINEVIEW(dev))
da4a1efa 9081 pineview_clock(refclk, &clock);
ac58c3f0 9082 else
da4a1efa 9083 i9xx_clock(refclk, &clock);
79e53945 9084 } else {
0fb58223 9085 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 9086 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
9087
9088 if (is_lvds) {
9089 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9090 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
9091
9092 if (lvds & LVDS_CLKB_POWER_UP)
9093 clock.p2 = 7;
9094 else
9095 clock.p2 = 14;
79e53945
JB
9096 } else {
9097 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9098 clock.p1 = 2;
9099 else {
9100 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9101 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9102 }
9103 if (dpll & PLL_P2_DIVIDE_BY_4)
9104 clock.p2 = 4;
9105 else
9106 clock.p2 = 2;
79e53945 9107 }
da4a1efa
VS
9108
9109 i9xx_clock(refclk, &clock);
79e53945
JB
9110 }
9111
18442d08
VS
9112 /*
9113 * This value includes pixel_multiplier. We will use
241bfc38 9114 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
9115 * encoder's get_config() function.
9116 */
9117 pipe_config->port_clock = clock.dot;
f1f644dc
JB
9118}
9119
6878da05
VS
9120int intel_dotclock_calculate(int link_freq,
9121 const struct intel_link_m_n *m_n)
f1f644dc 9122{
f1f644dc
JB
9123 /*
9124 * The calculation for the data clock is:
1041a02f 9125 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 9126 * But we want to avoid losing precison if possible, so:
1041a02f 9127 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
9128 *
9129 * and the link clock is simpler:
1041a02f 9130 * link_clock = (m * link_clock) / n
f1f644dc
JB
9131 */
9132
6878da05
VS
9133 if (!m_n->link_n)
9134 return 0;
f1f644dc 9135
6878da05
VS
9136 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9137}
f1f644dc 9138
18442d08 9139static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 9140 struct intel_crtc_state *pipe_config)
6878da05
VS
9141{
9142 struct drm_device *dev = crtc->base.dev;
79e53945 9143
18442d08
VS
9144 /* read out port_clock from the DPLL */
9145 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 9146
f1f644dc 9147 /*
18442d08 9148 * This value does not include pixel_multiplier.
241bfc38 9149 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
9150 * agree once we know their relationship in the encoder's
9151 * get_config() function.
79e53945 9152 */
2d112de7 9153 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
9154 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9155 &pipe_config->fdi_m_n);
79e53945
JB
9156}
9157
9158/** Returns the currently programmed mode of the given pipe. */
9159struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9160 struct drm_crtc *crtc)
9161{
548f245b 9162 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 9163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 9164 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 9165 struct drm_display_mode *mode;
5cec258b 9166 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
9167 int htot = I915_READ(HTOTAL(cpu_transcoder));
9168 int hsync = I915_READ(HSYNC(cpu_transcoder));
9169 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9170 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 9171 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
9172
9173 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9174 if (!mode)
9175 return NULL;
9176
f1f644dc
JB
9177 /*
9178 * Construct a pipe_config sufficient for getting the clock info
9179 * back out of crtc_clock_get.
9180 *
9181 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9182 * to use a real value here instead.
9183 */
293623f7 9184 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 9185 pipe_config.pixel_multiplier = 1;
293623f7
VS
9186 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9187 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9188 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
9189 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9190
773ae034 9191 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
9192 mode->hdisplay = (htot & 0xffff) + 1;
9193 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9194 mode->hsync_start = (hsync & 0xffff) + 1;
9195 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9196 mode->vdisplay = (vtot & 0xffff) + 1;
9197 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9198 mode->vsync_start = (vsync & 0xffff) + 1;
9199 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9200
9201 drm_mode_set_name(mode);
79e53945
JB
9202
9203 return mode;
9204}
9205
652c393a
JB
9206static void intel_decrease_pllclock(struct drm_crtc *crtc)
9207{
9208 struct drm_device *dev = crtc->dev;
fbee40df 9209 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 9210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 9211
baff296c 9212 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
9213 return;
9214
9215 if (!dev_priv->lvds_downclock_avail)
9216 return;
9217
9218 /*
9219 * Since this is called by a timer, we should never get here in
9220 * the manual case.
9221 */
9222 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
9223 int pipe = intel_crtc->pipe;
9224 int dpll_reg = DPLL(pipe);
9225 int dpll;
f6e5b160 9226
44d98a61 9227 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 9228
8ac5a6d5 9229 assert_panel_unlocked(dev_priv, pipe);
652c393a 9230
dc257cf1 9231 dpll = I915_READ(dpll_reg);
652c393a
JB
9232 dpll |= DISPLAY_RATE_SELECT_FPA1;
9233 I915_WRITE(dpll_reg, dpll);
9d0498a2 9234 intel_wait_for_vblank(dev, pipe);
652c393a
JB
9235 dpll = I915_READ(dpll_reg);
9236 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 9237 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
9238 }
9239
9240}
9241
f047e395
CW
9242void intel_mark_busy(struct drm_device *dev)
9243{
c67a470b
PZ
9244 struct drm_i915_private *dev_priv = dev->dev_private;
9245
f62a0076
CW
9246 if (dev_priv->mm.busy)
9247 return;
9248
43694d69 9249 intel_runtime_pm_get(dev_priv);
c67a470b 9250 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
9251 if (INTEL_INFO(dev)->gen >= 6)
9252 gen6_rps_busy(dev_priv);
f62a0076 9253 dev_priv->mm.busy = true;
f047e395
CW
9254}
9255
9256void intel_mark_idle(struct drm_device *dev)
652c393a 9257{
c67a470b 9258 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 9259 struct drm_crtc *crtc;
652c393a 9260
f62a0076
CW
9261 if (!dev_priv->mm.busy)
9262 return;
9263
9264 dev_priv->mm.busy = false;
9265
d330a953 9266 if (!i915.powersave)
bb4cdd53 9267 goto out;
652c393a 9268
70e1e0ec 9269 for_each_crtc(dev, crtc) {
f4510a27 9270 if (!crtc->primary->fb)
652c393a
JB
9271 continue;
9272
725a5b54 9273 intel_decrease_pllclock(crtc);
652c393a 9274 }
b29c19b6 9275
3d13ef2e 9276 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 9277 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
9278
9279out:
43694d69 9280 intel_runtime_pm_put(dev_priv);
652c393a
JB
9281}
9282
f5de6e07
ACO
9283static void intel_crtc_set_state(struct intel_crtc *crtc,
9284 struct intel_crtc_state *crtc_state)
9285{
9286 kfree(crtc->config);
9287 crtc->config = crtc_state;
16f3f658 9288 crtc->base.state = &crtc_state->base;
f5de6e07
ACO
9289}
9290
79e53945
JB
9291static void intel_crtc_destroy(struct drm_crtc *crtc)
9292{
9293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
9294 struct drm_device *dev = crtc->dev;
9295 struct intel_unpin_work *work;
67e77c5a 9296
5e2d7afc 9297 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
9298 work = intel_crtc->unpin_work;
9299 intel_crtc->unpin_work = NULL;
5e2d7afc 9300 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
9301
9302 if (work) {
9303 cancel_work_sync(&work->work);
9304 kfree(work);
9305 }
79e53945 9306
f5de6e07 9307 intel_crtc_set_state(intel_crtc, NULL);
79e53945 9308 drm_crtc_cleanup(crtc);
67e77c5a 9309
79e53945
JB
9310 kfree(intel_crtc);
9311}
9312
6b95a207
KH
9313static void intel_unpin_work_fn(struct work_struct *__work)
9314{
9315 struct intel_unpin_work *work =
9316 container_of(__work, struct intel_unpin_work, work);
b4a98e57 9317 struct drm_device *dev = work->crtc->dev;
f99d7069 9318 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 9319
b4a98e57 9320 mutex_lock(&dev->struct_mutex);
ab8d6675 9321 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
05394f39 9322 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 9323
7ff0ebcc 9324 intel_fbc_update(dev);
f06cc1b9
JH
9325
9326 if (work->flip_queued_req)
146d84f0 9327 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
9328 mutex_unlock(&dev->struct_mutex);
9329
f99d7069 9330 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
89ed88ba 9331 drm_framebuffer_unreference(work->old_fb);
f99d7069 9332
b4a98e57
CW
9333 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9334 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9335
6b95a207
KH
9336 kfree(work);
9337}
9338
1afe3e9d 9339static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 9340 struct drm_crtc *crtc)
6b95a207 9341{
6b95a207
KH
9342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9343 struct intel_unpin_work *work;
6b95a207
KH
9344 unsigned long flags;
9345
9346 /* Ignore early vblank irqs */
9347 if (intel_crtc == NULL)
9348 return;
9349
f326038a
DV
9350 /*
9351 * This is called both by irq handlers and the reset code (to complete
9352 * lost pageflips) so needs the full irqsave spinlocks.
9353 */
6b95a207
KH
9354 spin_lock_irqsave(&dev->event_lock, flags);
9355 work = intel_crtc->unpin_work;
e7d841ca
CW
9356
9357 /* Ensure we don't miss a work->pending update ... */
9358 smp_rmb();
9359
9360 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
9361 spin_unlock_irqrestore(&dev->event_lock, flags);
9362 return;
9363 }
9364
d6bbafa1 9365 page_flip_completed(intel_crtc);
0af7e4df 9366
6b95a207 9367 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
9368}
9369
1afe3e9d
JB
9370void intel_finish_page_flip(struct drm_device *dev, int pipe)
9371{
fbee40df 9372 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9373 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9374
49b14a5c 9375 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9376}
9377
9378void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9379{
fbee40df 9380 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
9381 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9382
49b14a5c 9383 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
9384}
9385
75f7f3ec
VS
9386/* Is 'a' after or equal to 'b'? */
9387static bool g4x_flip_count_after_eq(u32 a, u32 b)
9388{
9389 return !((a - b) & 0x80000000);
9390}
9391
9392static bool page_flip_finished(struct intel_crtc *crtc)
9393{
9394 struct drm_device *dev = crtc->base.dev;
9395 struct drm_i915_private *dev_priv = dev->dev_private;
9396
bdfa7542
VS
9397 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9398 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9399 return true;
9400
75f7f3ec
VS
9401 /*
9402 * The relevant registers doen't exist on pre-ctg.
9403 * As the flip done interrupt doesn't trigger for mmio
9404 * flips on gmch platforms, a flip count check isn't
9405 * really needed there. But since ctg has the registers,
9406 * include it in the check anyway.
9407 */
9408 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9409 return true;
9410
9411 /*
9412 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9413 * used the same base address. In that case the mmio flip might
9414 * have completed, but the CS hasn't even executed the flip yet.
9415 *
9416 * A flip count check isn't enough as the CS might have updated
9417 * the base address just after start of vblank, but before we
9418 * managed to process the interrupt. This means we'd complete the
9419 * CS flip too soon.
9420 *
9421 * Combining both checks should get us a good enough result. It may
9422 * still happen that the CS flip has been executed, but has not
9423 * yet actually completed. But in case the base address is the same
9424 * anyway, we don't really care.
9425 */
9426 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9427 crtc->unpin_work->gtt_offset &&
9428 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9429 crtc->unpin_work->flip_count);
9430}
9431
6b95a207
KH
9432void intel_prepare_page_flip(struct drm_device *dev, int plane)
9433{
fbee40df 9434 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
9435 struct intel_crtc *intel_crtc =
9436 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9437 unsigned long flags;
9438
f326038a
DV
9439
9440 /*
9441 * This is called both by irq handlers and the reset code (to complete
9442 * lost pageflips) so needs the full irqsave spinlocks.
9443 *
9444 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
9445 * generate a page-flip completion irq, i.e. every modeset
9446 * is also accompanied by a spurious intel_prepare_page_flip().
9447 */
6b95a207 9448 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 9449 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 9450 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
9451 spin_unlock_irqrestore(&dev->event_lock, flags);
9452}
9453
eba905b2 9454static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
9455{
9456 /* Ensure that the work item is consistent when activating it ... */
9457 smp_wmb();
9458 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9459 /* and that it is marked active as soon as the irq could fire. */
9460 smp_wmb();
9461}
9462
8c9f3aaf
JB
9463static int intel_gen2_queue_flip(struct drm_device *dev,
9464 struct drm_crtc *crtc,
9465 struct drm_framebuffer *fb,
ed8d1975 9466 struct drm_i915_gem_object *obj,
a4872ba6 9467 struct intel_engine_cs *ring,
ed8d1975 9468 uint32_t flags)
8c9f3aaf 9469{
8c9f3aaf 9470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9471 u32 flip_mask;
9472 int ret;
9473
6d90c952 9474 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9475 if (ret)
4fa62c89 9476 return ret;
8c9f3aaf
JB
9477
9478 /* Can't queue multiple flips, so wait for the previous
9479 * one to finish before executing the next.
9480 */
9481 if (intel_crtc->plane)
9482 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9483 else
9484 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9485 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9486 intel_ring_emit(ring, MI_NOOP);
9487 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9488 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9489 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9490 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 9491 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
9492
9493 intel_mark_page_flip_active(intel_crtc);
09246732 9494 __intel_ring_advance(ring);
83d4092b 9495 return 0;
8c9f3aaf
JB
9496}
9497
9498static int intel_gen3_queue_flip(struct drm_device *dev,
9499 struct drm_crtc *crtc,
9500 struct drm_framebuffer *fb,
ed8d1975 9501 struct drm_i915_gem_object *obj,
a4872ba6 9502 struct intel_engine_cs *ring,
ed8d1975 9503 uint32_t flags)
8c9f3aaf 9504{
8c9f3aaf 9505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
9506 u32 flip_mask;
9507 int ret;
9508
6d90c952 9509 ret = intel_ring_begin(ring, 6);
8c9f3aaf 9510 if (ret)
4fa62c89 9511 return ret;
8c9f3aaf
JB
9512
9513 if (intel_crtc->plane)
9514 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9515 else
9516 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
9517 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9518 intel_ring_emit(ring, MI_NOOP);
9519 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9520 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9521 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9522 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
9523 intel_ring_emit(ring, MI_NOOP);
9524
e7d841ca 9525 intel_mark_page_flip_active(intel_crtc);
09246732 9526 __intel_ring_advance(ring);
83d4092b 9527 return 0;
8c9f3aaf
JB
9528}
9529
9530static int intel_gen4_queue_flip(struct drm_device *dev,
9531 struct drm_crtc *crtc,
9532 struct drm_framebuffer *fb,
ed8d1975 9533 struct drm_i915_gem_object *obj,
a4872ba6 9534 struct intel_engine_cs *ring,
ed8d1975 9535 uint32_t flags)
8c9f3aaf
JB
9536{
9537 struct drm_i915_private *dev_priv = dev->dev_private;
9538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9539 uint32_t pf, pipesrc;
9540 int ret;
9541
6d90c952 9542 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9543 if (ret)
4fa62c89 9544 return ret;
8c9f3aaf
JB
9545
9546 /* i965+ uses the linear or tiled offsets from the
9547 * Display Registers (which do not change across a page-flip)
9548 * so we need only reprogram the base address.
9549 */
6d90c952
DV
9550 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9551 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9552 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 9553 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 9554 obj->tiling_mode);
8c9f3aaf
JB
9555
9556 /* XXX Enabling the panel-fitter across page-flip is so far
9557 * untested on non-native modes, so ignore it for now.
9558 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9559 */
9560 pf = 0;
9561 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9562 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9563
9564 intel_mark_page_flip_active(intel_crtc);
09246732 9565 __intel_ring_advance(ring);
83d4092b 9566 return 0;
8c9f3aaf
JB
9567}
9568
9569static int intel_gen6_queue_flip(struct drm_device *dev,
9570 struct drm_crtc *crtc,
9571 struct drm_framebuffer *fb,
ed8d1975 9572 struct drm_i915_gem_object *obj,
a4872ba6 9573 struct intel_engine_cs *ring,
ed8d1975 9574 uint32_t flags)
8c9f3aaf
JB
9575{
9576 struct drm_i915_private *dev_priv = dev->dev_private;
9577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9578 uint32_t pf, pipesrc;
9579 int ret;
9580
6d90c952 9581 ret = intel_ring_begin(ring, 4);
8c9f3aaf 9582 if (ret)
4fa62c89 9583 return ret;
8c9f3aaf 9584
6d90c952
DV
9585 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9586 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9587 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 9588 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 9589
dc257cf1
DV
9590 /* Contrary to the suggestions in the documentation,
9591 * "Enable Panel Fitter" does not seem to be required when page
9592 * flipping with a non-native mode, and worse causes a normal
9593 * modeset to fail.
9594 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9595 */
9596 pf = 0;
8c9f3aaf 9597 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 9598 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9599
9600 intel_mark_page_flip_active(intel_crtc);
09246732 9601 __intel_ring_advance(ring);
83d4092b 9602 return 0;
8c9f3aaf
JB
9603}
9604
7c9017e5
JB
9605static int intel_gen7_queue_flip(struct drm_device *dev,
9606 struct drm_crtc *crtc,
9607 struct drm_framebuffer *fb,
ed8d1975 9608 struct drm_i915_gem_object *obj,
a4872ba6 9609 struct intel_engine_cs *ring,
ed8d1975 9610 uint32_t flags)
7c9017e5 9611{
7c9017e5 9612 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 9613 uint32_t plane_bit = 0;
ffe74d75
CW
9614 int len, ret;
9615
eba905b2 9616 switch (intel_crtc->plane) {
cb05d8de
DV
9617 case PLANE_A:
9618 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9619 break;
9620 case PLANE_B:
9621 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9622 break;
9623 case PLANE_C:
9624 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9625 break;
9626 default:
9627 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 9628 return -ENODEV;
cb05d8de
DV
9629 }
9630
ffe74d75 9631 len = 4;
f476828a 9632 if (ring->id == RCS) {
ffe74d75 9633 len += 6;
f476828a
DL
9634 /*
9635 * On Gen 8, SRM is now taking an extra dword to accommodate
9636 * 48bits addresses, and we need a NOOP for the batch size to
9637 * stay even.
9638 */
9639 if (IS_GEN8(dev))
9640 len += 2;
9641 }
ffe74d75 9642
f66fab8e
VS
9643 /*
9644 * BSpec MI_DISPLAY_FLIP for IVB:
9645 * "The full packet must be contained within the same cache line."
9646 *
9647 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9648 * cacheline, if we ever start emitting more commands before
9649 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9650 * then do the cacheline alignment, and finally emit the
9651 * MI_DISPLAY_FLIP.
9652 */
9653 ret = intel_ring_cacheline_align(ring);
9654 if (ret)
4fa62c89 9655 return ret;
f66fab8e 9656
ffe74d75 9657 ret = intel_ring_begin(ring, len);
7c9017e5 9658 if (ret)
4fa62c89 9659 return ret;
7c9017e5 9660
ffe74d75
CW
9661 /* Unmask the flip-done completion message. Note that the bspec says that
9662 * we should do this for both the BCS and RCS, and that we must not unmask
9663 * more than one flip event at any time (or ensure that one flip message
9664 * can be sent by waiting for flip-done prior to queueing new flips).
9665 * Experimentation says that BCS works despite DERRMR masking all
9666 * flip-done completion events and that unmasking all planes at once
9667 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9668 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9669 */
9670 if (ring->id == RCS) {
9671 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9672 intel_ring_emit(ring, DERRMR);
9673 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9674 DERRMR_PIPEB_PRI_FLIP_DONE |
9675 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9676 if (IS_GEN8(dev))
9677 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9678 MI_SRM_LRM_GLOBAL_GTT);
9679 else
9680 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9681 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9682 intel_ring_emit(ring, DERRMR);
9683 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9684 if (IS_GEN8(dev)) {
9685 intel_ring_emit(ring, 0);
9686 intel_ring_emit(ring, MI_NOOP);
9687 }
ffe74d75
CW
9688 }
9689
cb05d8de 9690 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9691 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 9692 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 9693 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9694
9695 intel_mark_page_flip_active(intel_crtc);
09246732 9696 __intel_ring_advance(ring);
83d4092b 9697 return 0;
7c9017e5
JB
9698}
9699
84c33a64
SG
9700static bool use_mmio_flip(struct intel_engine_cs *ring,
9701 struct drm_i915_gem_object *obj)
9702{
9703 /*
9704 * This is not being used for older platforms, because
9705 * non-availability of flip done interrupt forces us to use
9706 * CS flips. Older platforms derive flip done using some clever
9707 * tricks involving the flip_pending status bits and vblank irqs.
9708 * So using MMIO flips there would disrupt this mechanism.
9709 */
9710
8e09bf83
CW
9711 if (ring == NULL)
9712 return true;
9713
84c33a64
SG
9714 if (INTEL_INFO(ring->dev)->gen < 5)
9715 return false;
9716
9717 if (i915.use_mmio_flip < 0)
9718 return false;
9719 else if (i915.use_mmio_flip > 0)
9720 return true;
14bf993e
OM
9721 else if (i915.enable_execlists)
9722 return true;
84c33a64 9723 else
41c52415 9724 return ring != i915_gem_request_get_ring(obj->last_read_req);
84c33a64
SG
9725}
9726
ff944564
DL
9727static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9728{
9729 struct drm_device *dev = intel_crtc->base.dev;
9730 struct drm_i915_private *dev_priv = dev->dev_private;
9731 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9732 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9733 struct drm_i915_gem_object *obj = intel_fb->obj;
9734 const enum pipe pipe = intel_crtc->pipe;
9735 u32 ctl, stride;
9736
9737 ctl = I915_READ(PLANE_CTL(pipe, 0));
9738 ctl &= ~PLANE_CTL_TILED_MASK;
9739 if (obj->tiling_mode == I915_TILING_X)
9740 ctl |= PLANE_CTL_TILED_X;
9741
9742 /*
9743 * The stride is either expressed as a multiple of 64 bytes chunks for
9744 * linear buffers or in number of tiles for tiled buffers.
9745 */
9746 stride = fb->pitches[0] >> 6;
9747 if (obj->tiling_mode == I915_TILING_X)
9748 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9749
9750 /*
9751 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9752 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9753 */
9754 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9755 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9756
9757 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9758 POSTING_READ(PLANE_SURF(pipe, 0));
9759}
9760
9761static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
9762{
9763 struct drm_device *dev = intel_crtc->base.dev;
9764 struct drm_i915_private *dev_priv = dev->dev_private;
9765 struct intel_framebuffer *intel_fb =
9766 to_intel_framebuffer(intel_crtc->base.primary->fb);
9767 struct drm_i915_gem_object *obj = intel_fb->obj;
9768 u32 dspcntr;
9769 u32 reg;
9770
84c33a64
SG
9771 reg = DSPCNTR(intel_crtc->plane);
9772 dspcntr = I915_READ(reg);
9773
c5d97472
DL
9774 if (obj->tiling_mode != I915_TILING_NONE)
9775 dspcntr |= DISPPLANE_TILED;
9776 else
9777 dspcntr &= ~DISPPLANE_TILED;
9778
84c33a64
SG
9779 I915_WRITE(reg, dspcntr);
9780
9781 I915_WRITE(DSPSURF(intel_crtc->plane),
9782 intel_crtc->unpin_work->gtt_offset);
9783 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 9784
ff944564
DL
9785}
9786
9787/*
9788 * XXX: This is the temporary way to update the plane registers until we get
9789 * around to using the usual plane update functions for MMIO flips
9790 */
9791static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9792{
9793 struct drm_device *dev = intel_crtc->base.dev;
9794 bool atomic_update;
9795 u32 start_vbl_count;
9796
9797 intel_mark_page_flip_active(intel_crtc);
9798
9799 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9800
9801 if (INTEL_INFO(dev)->gen >= 9)
9802 skl_do_mmio_flip(intel_crtc);
9803 else
9804 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9805 ilk_do_mmio_flip(intel_crtc);
9806
9362c7c5
ACO
9807 if (atomic_update)
9808 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
9809}
9810
9362c7c5 9811static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 9812{
cc8c4cc2 9813 struct intel_crtc *crtc =
9362c7c5 9814 container_of(work, struct intel_crtc, mmio_flip.work);
cc8c4cc2 9815 struct intel_mmio_flip *mmio_flip;
84c33a64 9816
cc8c4cc2
JH
9817 mmio_flip = &crtc->mmio_flip;
9818 if (mmio_flip->req)
9c654818
JH
9819 WARN_ON(__i915_wait_request(mmio_flip->req,
9820 crtc->reset_counter,
9821 false, NULL, NULL) != 0);
84c33a64 9822
cc8c4cc2
JH
9823 intel_do_mmio_flip(crtc);
9824 if (mmio_flip->req) {
9825 mutex_lock(&crtc->base.dev->struct_mutex);
146d84f0 9826 i915_gem_request_assign(&mmio_flip->req, NULL);
cc8c4cc2
JH
9827 mutex_unlock(&crtc->base.dev->struct_mutex);
9828 }
84c33a64
SG
9829}
9830
9831static int intel_queue_mmio_flip(struct drm_device *dev,
9832 struct drm_crtc *crtc,
9833 struct drm_framebuffer *fb,
9834 struct drm_i915_gem_object *obj,
9835 struct intel_engine_cs *ring,
9836 uint32_t flags)
9837{
84c33a64 9838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 9839
cc8c4cc2
JH
9840 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9841 obj->last_write_req);
536f5b5e
ACO
9842
9843 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 9844
84c33a64
SG
9845 return 0;
9846}
9847
8c9f3aaf
JB
9848static int intel_default_queue_flip(struct drm_device *dev,
9849 struct drm_crtc *crtc,
9850 struct drm_framebuffer *fb,
ed8d1975 9851 struct drm_i915_gem_object *obj,
a4872ba6 9852 struct intel_engine_cs *ring,
ed8d1975 9853 uint32_t flags)
8c9f3aaf
JB
9854{
9855 return -ENODEV;
9856}
9857
d6bbafa1
CW
9858static bool __intel_pageflip_stall_check(struct drm_device *dev,
9859 struct drm_crtc *crtc)
9860{
9861 struct drm_i915_private *dev_priv = dev->dev_private;
9862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9863 struct intel_unpin_work *work = intel_crtc->unpin_work;
9864 u32 addr;
9865
9866 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9867 return true;
9868
9869 if (!work->enable_stall_check)
9870 return false;
9871
9872 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
9873 if (work->flip_queued_req &&
9874 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
9875 return false;
9876
1e3feefd 9877 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
9878 }
9879
1e3feefd 9880 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
9881 return false;
9882
9883 /* Potential stall - if we see that the flip has happened,
9884 * assume a missed interrupt. */
9885 if (INTEL_INFO(dev)->gen >= 4)
9886 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9887 else
9888 addr = I915_READ(DSPADDR(intel_crtc->plane));
9889
9890 /* There is a potential issue here with a false positive after a flip
9891 * to the same address. We could address this by checking for a
9892 * non-incrementing frame counter.
9893 */
9894 return addr == work->gtt_offset;
9895}
9896
9897void intel_check_page_flip(struct drm_device *dev, int pipe)
9898{
9899 struct drm_i915_private *dev_priv = dev->dev_private;
9900 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f326038a 9902
6c51d46f 9903 WARN_ON(!in_interrupt());
d6bbafa1
CW
9904
9905 if (crtc == NULL)
9906 return;
9907
f326038a 9908 spin_lock(&dev->event_lock);
d6bbafa1
CW
9909 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9910 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
1e3feefd
DV
9911 intel_crtc->unpin_work->flip_queued_vblank,
9912 drm_vblank_count(dev, pipe));
d6bbafa1
CW
9913 page_flip_completed(intel_crtc);
9914 }
f326038a 9915 spin_unlock(&dev->event_lock);
d6bbafa1
CW
9916}
9917
6b95a207
KH
9918static int intel_crtc_page_flip(struct drm_crtc *crtc,
9919 struct drm_framebuffer *fb,
ed8d1975
KP
9920 struct drm_pending_vblank_event *event,
9921 uint32_t page_flip_flags)
6b95a207
KH
9922{
9923 struct drm_device *dev = crtc->dev;
9924 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9925 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 9926 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 9927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 9928 struct drm_plane *primary = crtc->primary;
a071fa00 9929 enum pipe pipe = intel_crtc->pipe;
6b95a207 9930 struct intel_unpin_work *work;
a4872ba6 9931 struct intel_engine_cs *ring;
52e68630 9932 int ret;
6b95a207 9933
2ff8fde1
MR
9934 /*
9935 * drm_mode_page_flip_ioctl() should already catch this, but double
9936 * check to be safe. In the future we may enable pageflipping from
9937 * a disabled primary plane.
9938 */
9939 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9940 return -EBUSY;
9941
e6a595d2 9942 /* Can't change pixel format via MI display flips. */
f4510a27 9943 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9944 return -EINVAL;
9945
9946 /*
9947 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9948 * Note that pitch changes could also affect these register.
9949 */
9950 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9951 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9952 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9953 return -EINVAL;
9954
f900db47
CW
9955 if (i915_terminally_wedged(&dev_priv->gpu_error))
9956 goto out_hang;
9957
b14c5679 9958 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9959 if (work == NULL)
9960 return -ENOMEM;
9961
6b95a207 9962 work->event = event;
b4a98e57 9963 work->crtc = crtc;
ab8d6675 9964 work->old_fb = old_fb;
6b95a207
KH
9965 INIT_WORK(&work->work, intel_unpin_work_fn);
9966
87b6b101 9967 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
9968 if (ret)
9969 goto free_work;
9970
6b95a207 9971 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 9972 spin_lock_irq(&dev->event_lock);
6b95a207 9973 if (intel_crtc->unpin_work) {
d6bbafa1
CW
9974 /* Before declaring the flip queue wedged, check if
9975 * the hardware completed the operation behind our backs.
9976 */
9977 if (__intel_pageflip_stall_check(dev, crtc)) {
9978 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9979 page_flip_completed(intel_crtc);
9980 } else {
9981 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 9982 spin_unlock_irq(&dev->event_lock);
468f0b44 9983
d6bbafa1
CW
9984 drm_crtc_vblank_put(crtc);
9985 kfree(work);
9986 return -EBUSY;
9987 }
6b95a207
KH
9988 }
9989 intel_crtc->unpin_work = work;
5e2d7afc 9990 spin_unlock_irq(&dev->event_lock);
6b95a207 9991
b4a98e57
CW
9992 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9993 flush_workqueue(dev_priv->wq);
9994
75dfca80 9995 /* Reference the objects for the scheduled work. */
ab8d6675 9996 drm_framebuffer_reference(work->old_fb);
05394f39 9997 drm_gem_object_reference(&obj->base);
6b95a207 9998
f4510a27 9999 crtc->primary->fb = fb;
afd65eb4 10000 update_state_fb(crtc->primary);
1ed1f968 10001
e1f99ce6 10002 work->pending_flip_obj = obj;
e1f99ce6 10003
89ed88ba
CW
10004 ret = i915_mutex_lock_interruptible(dev);
10005 if (ret)
10006 goto cleanup;
10007
b4a98e57 10008 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 10009 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 10010
75f7f3ec 10011 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 10012 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 10013
4fa62c89
VS
10014 if (IS_VALLEYVIEW(dev)) {
10015 ring = &dev_priv->ring[BCS];
ab8d6675 10016 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
10017 /* vlv: DISPLAY_FLIP fails to change tiling */
10018 ring = NULL;
48bf5b2d 10019 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 10020 ring = &dev_priv->ring[BCS];
4fa62c89 10021 } else if (INTEL_INFO(dev)->gen >= 7) {
41c52415 10022 ring = i915_gem_request_get_ring(obj->last_read_req);
4fa62c89
VS
10023 if (ring == NULL || ring->id != RCS)
10024 ring = &dev_priv->ring[BCS];
10025 } else {
10026 ring = &dev_priv->ring[RCS];
10027 }
10028
850c4cdc 10029 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
8c9f3aaf
JB
10030 if (ret)
10031 goto cleanup_pending;
6b95a207 10032
4fa62c89
VS
10033 work->gtt_offset =
10034 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10035
d6bbafa1 10036 if (use_mmio_flip(ring, obj)) {
84c33a64
SG
10037 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10038 page_flip_flags);
d6bbafa1
CW
10039 if (ret)
10040 goto cleanup_unpin;
10041
f06cc1b9
JH
10042 i915_gem_request_assign(&work->flip_queued_req,
10043 obj->last_write_req);
d6bbafa1 10044 } else {
84c33a64 10045 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
10046 page_flip_flags);
10047 if (ret)
10048 goto cleanup_unpin;
10049
f06cc1b9
JH
10050 i915_gem_request_assign(&work->flip_queued_req,
10051 intel_ring_get_request(ring));
d6bbafa1
CW
10052 }
10053
1e3feefd 10054 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 10055 work->enable_stall_check = true;
4fa62c89 10056
ab8d6675 10057 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a071fa00
DV
10058 INTEL_FRONTBUFFER_PRIMARY(pipe));
10059
7ff0ebcc 10060 intel_fbc_disable(dev);
f99d7069 10061 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
10062 mutex_unlock(&dev->struct_mutex);
10063
e5510fac
JB
10064 trace_i915_flip_request(intel_crtc->plane, obj);
10065
6b95a207 10066 return 0;
96b099fd 10067
4fa62c89
VS
10068cleanup_unpin:
10069 intel_unpin_fb_obj(obj);
8c9f3aaf 10070cleanup_pending:
b4a98e57 10071 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
10072 mutex_unlock(&dev->struct_mutex);
10073cleanup:
f4510a27 10074 crtc->primary->fb = old_fb;
afd65eb4 10075 update_state_fb(crtc->primary);
89ed88ba
CW
10076
10077 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 10078 drm_framebuffer_unreference(work->old_fb);
96b099fd 10079
5e2d7afc 10080 spin_lock_irq(&dev->event_lock);
96b099fd 10081 intel_crtc->unpin_work = NULL;
5e2d7afc 10082 spin_unlock_irq(&dev->event_lock);
96b099fd 10083
87b6b101 10084 drm_crtc_vblank_put(crtc);
7317c75e 10085free_work:
96b099fd
CW
10086 kfree(work);
10087
f900db47
CW
10088 if (ret == -EIO) {
10089out_hang:
53a366b9 10090 ret = intel_plane_restore(primary);
f0d3dad3 10091 if (ret == 0 && event) {
5e2d7afc 10092 spin_lock_irq(&dev->event_lock);
a071fa00 10093 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 10094 spin_unlock_irq(&dev->event_lock);
f0d3dad3 10095 }
f900db47 10096 }
96b099fd 10097 return ret;
6b95a207
KH
10098}
10099
f6e5b160 10100static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
10101 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10102 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
10103 .atomic_begin = intel_begin_crtc_commit,
10104 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
10105};
10106
9a935856
DV
10107/**
10108 * intel_modeset_update_staged_output_state
10109 *
10110 * Updates the staged output configuration state, e.g. after we've read out the
10111 * current hw state.
10112 */
10113static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 10114{
7668851f 10115 struct intel_crtc *crtc;
9a935856
DV
10116 struct intel_encoder *encoder;
10117 struct intel_connector *connector;
f6e5b160 10118
3a3371ff 10119 for_each_intel_connector(dev, connector) {
9a935856
DV
10120 connector->new_encoder =
10121 to_intel_encoder(connector->base.encoder);
10122 }
f6e5b160 10123
b2784e15 10124 for_each_intel_encoder(dev, encoder) {
9a935856
DV
10125 encoder->new_crtc =
10126 to_intel_crtc(encoder->base.crtc);
10127 }
7668851f 10128
d3fcc808 10129 for_each_intel_crtc(dev, crtc) {
83d65738 10130 crtc->new_enabled = crtc->base.state->enable;
7bd0a8e7
VS
10131
10132 if (crtc->new_enabled)
6e3c9717 10133 crtc->new_config = crtc->config;
7bd0a8e7
VS
10134 else
10135 crtc->new_config = NULL;
7668851f 10136 }
f6e5b160
CW
10137}
10138
9a935856
DV
10139/**
10140 * intel_modeset_commit_output_state
10141 *
10142 * This function copies the stage display pipe configuration to the real one.
10143 */
10144static void intel_modeset_commit_output_state(struct drm_device *dev)
10145{
7668851f 10146 struct intel_crtc *crtc;
9a935856
DV
10147 struct intel_encoder *encoder;
10148 struct intel_connector *connector;
f6e5b160 10149
3a3371ff 10150 for_each_intel_connector(dev, connector) {
9a935856
DV
10151 connector->base.encoder = &connector->new_encoder->base;
10152 }
f6e5b160 10153
b2784e15 10154 for_each_intel_encoder(dev, encoder) {
9a935856
DV
10155 encoder->base.crtc = &encoder->new_crtc->base;
10156 }
7668851f 10157
d3fcc808 10158 for_each_intel_crtc(dev, crtc) {
83d65738 10159 crtc->base.state->enable = crtc->new_enabled;
7668851f
VS
10160 crtc->base.enabled = crtc->new_enabled;
10161 }
9a935856
DV
10162}
10163
050f7aeb 10164static void
eba905b2 10165connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 10166 struct intel_crtc_state *pipe_config)
050f7aeb
DV
10167{
10168 int bpp = pipe_config->pipe_bpp;
10169
10170 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10171 connector->base.base.id,
c23cc417 10172 connector->base.name);
050f7aeb
DV
10173
10174 /* Don't use an invalid EDID bpc value */
10175 if (connector->base.display_info.bpc &&
10176 connector->base.display_info.bpc * 3 < bpp) {
10177 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10178 bpp, connector->base.display_info.bpc*3);
10179 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10180 }
10181
10182 /* Clamp bpp to 8 on screens without EDID 1.4 */
10183 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10184 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10185 bpp);
10186 pipe_config->pipe_bpp = 24;
10187 }
10188}
10189
4e53c2e0 10190static int
050f7aeb
DV
10191compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10192 struct drm_framebuffer *fb,
5cec258b 10193 struct intel_crtc_state *pipe_config)
4e53c2e0 10194{
050f7aeb
DV
10195 struct drm_device *dev = crtc->base.dev;
10196 struct intel_connector *connector;
4e53c2e0
DV
10197 int bpp;
10198
d42264b1
DV
10199 switch (fb->pixel_format) {
10200 case DRM_FORMAT_C8:
4e53c2e0
DV
10201 bpp = 8*3; /* since we go through a colormap */
10202 break;
d42264b1
DV
10203 case DRM_FORMAT_XRGB1555:
10204 case DRM_FORMAT_ARGB1555:
10205 /* checked in intel_framebuffer_init already */
10206 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10207 return -EINVAL;
10208 case DRM_FORMAT_RGB565:
4e53c2e0
DV
10209 bpp = 6*3; /* min is 18bpp */
10210 break;
d42264b1
DV
10211 case DRM_FORMAT_XBGR8888:
10212 case DRM_FORMAT_ABGR8888:
10213 /* checked in intel_framebuffer_init already */
10214 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10215 return -EINVAL;
10216 case DRM_FORMAT_XRGB8888:
10217 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
10218 bpp = 8*3;
10219 break;
d42264b1
DV
10220 case DRM_FORMAT_XRGB2101010:
10221 case DRM_FORMAT_ARGB2101010:
10222 case DRM_FORMAT_XBGR2101010:
10223 case DRM_FORMAT_ABGR2101010:
10224 /* checked in intel_framebuffer_init already */
10225 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 10226 return -EINVAL;
4e53c2e0
DV
10227 bpp = 10*3;
10228 break;
baba133a 10229 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
10230 default:
10231 DRM_DEBUG_KMS("unsupported depth\n");
10232 return -EINVAL;
10233 }
10234
4e53c2e0
DV
10235 pipe_config->pipe_bpp = bpp;
10236
10237 /* Clamp display bpp to EDID value */
3a3371ff 10238 for_each_intel_connector(dev, connector) {
1b829e05
DV
10239 if (!connector->new_encoder ||
10240 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
10241 continue;
10242
050f7aeb 10243 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
10244 }
10245
10246 return bpp;
10247}
10248
644db711
DV
10249static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10250{
10251 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10252 "type: 0x%x flags: 0x%x\n",
1342830c 10253 mode->crtc_clock,
644db711
DV
10254 mode->crtc_hdisplay, mode->crtc_hsync_start,
10255 mode->crtc_hsync_end, mode->crtc_htotal,
10256 mode->crtc_vdisplay, mode->crtc_vsync_start,
10257 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10258}
10259
c0b03411 10260static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 10261 struct intel_crtc_state *pipe_config,
c0b03411
DV
10262 const char *context)
10263{
10264 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10265 context, pipe_name(crtc->pipe));
10266
10267 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10268 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10269 pipe_config->pipe_bpp, pipe_config->dither);
10270 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10271 pipe_config->has_pch_encoder,
10272 pipe_config->fdi_lanes,
10273 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10274 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10275 pipe_config->fdi_m_n.tu);
eb14cb74
VS
10276 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10277 pipe_config->has_dp_encoder,
10278 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10279 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10280 pipe_config->dp_m_n.tu);
b95af8be
VK
10281
10282 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10283 pipe_config->has_dp_encoder,
10284 pipe_config->dp_m2_n2.gmch_m,
10285 pipe_config->dp_m2_n2.gmch_n,
10286 pipe_config->dp_m2_n2.link_m,
10287 pipe_config->dp_m2_n2.link_n,
10288 pipe_config->dp_m2_n2.tu);
10289
55072d19
DV
10290 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10291 pipe_config->has_audio,
10292 pipe_config->has_infoframe);
10293
c0b03411 10294 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 10295 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 10296 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
10297 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10298 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 10299 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
10300 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10301 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
10302 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10303 pipe_config->gmch_pfit.control,
10304 pipe_config->gmch_pfit.pgm_ratios,
10305 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 10306 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 10307 pipe_config->pch_pfit.pos,
fd4daa9c
CW
10308 pipe_config->pch_pfit.size,
10309 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 10310 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 10311 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
10312}
10313
bc079e8b
VS
10314static bool encoders_cloneable(const struct intel_encoder *a,
10315 const struct intel_encoder *b)
accfc0c5 10316{
bc079e8b
VS
10317 /* masks could be asymmetric, so check both ways */
10318 return a == b || (a->cloneable & (1 << b->type) &&
10319 b->cloneable & (1 << a->type));
10320}
10321
10322static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10323 struct intel_encoder *encoder)
10324{
10325 struct drm_device *dev = crtc->base.dev;
10326 struct intel_encoder *source_encoder;
10327
b2784e15 10328 for_each_intel_encoder(dev, source_encoder) {
bc079e8b
VS
10329 if (source_encoder->new_crtc != crtc)
10330 continue;
10331
10332 if (!encoders_cloneable(encoder, source_encoder))
10333 return false;
10334 }
10335
10336 return true;
10337}
10338
10339static bool check_encoder_cloning(struct intel_crtc *crtc)
10340{
10341 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
10342 struct intel_encoder *encoder;
10343
b2784e15 10344 for_each_intel_encoder(dev, encoder) {
bc079e8b 10345 if (encoder->new_crtc != crtc)
accfc0c5
DV
10346 continue;
10347
bc079e8b
VS
10348 if (!check_single_encoder_cloning(crtc, encoder))
10349 return false;
accfc0c5
DV
10350 }
10351
bc079e8b 10352 return true;
accfc0c5
DV
10353}
10354
00f0b378
VS
10355static bool check_digital_port_conflicts(struct drm_device *dev)
10356{
10357 struct intel_connector *connector;
10358 unsigned int used_ports = 0;
10359
10360 /*
10361 * Walk the connector list instead of the encoder
10362 * list to detect the problem on ddi platforms
10363 * where there's just one encoder per digital port.
10364 */
3a3371ff 10365 for_each_intel_connector(dev, connector) {
00f0b378
VS
10366 struct intel_encoder *encoder = connector->new_encoder;
10367
10368 if (!encoder)
10369 continue;
10370
10371 WARN_ON(!encoder->new_crtc);
10372
10373 switch (encoder->type) {
10374 unsigned int port_mask;
10375 case INTEL_OUTPUT_UNKNOWN:
10376 if (WARN_ON(!HAS_DDI(dev)))
10377 break;
10378 case INTEL_OUTPUT_DISPLAYPORT:
10379 case INTEL_OUTPUT_HDMI:
10380 case INTEL_OUTPUT_EDP:
10381 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10382
10383 /* the same port mustn't appear more than once */
10384 if (used_ports & port_mask)
10385 return false;
10386
10387 used_ports |= port_mask;
10388 default:
10389 break;
10390 }
10391 }
10392
10393 return true;
10394}
10395
5cec258b 10396static struct intel_crtc_state *
b8cecdf5 10397intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 10398 struct drm_framebuffer *fb,
b8cecdf5 10399 struct drm_display_mode *mode)
ee7b9f93 10400{
7758a113 10401 struct drm_device *dev = crtc->dev;
7758a113 10402 struct intel_encoder *encoder;
5cec258b 10403 struct intel_crtc_state *pipe_config;
e29c22c0
DV
10404 int plane_bpp, ret = -EINVAL;
10405 bool retry = true;
ee7b9f93 10406
bc079e8b 10407 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
10408 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10409 return ERR_PTR(-EINVAL);
10410 }
10411
00f0b378
VS
10412 if (!check_digital_port_conflicts(dev)) {
10413 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10414 return ERR_PTR(-EINVAL);
10415 }
10416
b8cecdf5
DV
10417 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10418 if (!pipe_config)
7758a113
DV
10419 return ERR_PTR(-ENOMEM);
10420
07878248 10421 pipe_config->base.crtc = crtc;
2d112de7
ACO
10422 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10423 drm_mode_copy(&pipe_config->base.mode, mode);
37327abd 10424
e143a21c
DV
10425 pipe_config->cpu_transcoder =
10426 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 10427 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 10428
2960bc9c
ID
10429 /*
10430 * Sanitize sync polarity flags based on requested ones. If neither
10431 * positive or negative polarity is requested, treat this as meaning
10432 * negative polarity.
10433 */
2d112de7 10434 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10435 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 10436 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 10437
2d112de7 10438 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 10439 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 10440 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 10441
050f7aeb
DV
10442 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10443 * plane pixel format and any sink constraints into account. Returns the
10444 * source plane bpp so that dithering can be selected on mismatches
10445 * after encoders and crtc also have had their say. */
10446 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10447 fb, pipe_config);
4e53c2e0
DV
10448 if (plane_bpp < 0)
10449 goto fail;
10450
e41a56be
VS
10451 /*
10452 * Determine the real pipe dimensions. Note that stereo modes can
10453 * increase the actual pipe size due to the frame doubling and
10454 * insertion of additional space for blanks between the frame. This
10455 * is stored in the crtc timings. We use the requested mode to do this
10456 * computation to clearly distinguish it from the adjusted mode, which
10457 * can be changed by the connectors in the below retry loop.
10458 */
2d112de7 10459 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
10460 &pipe_config->pipe_src_w,
10461 &pipe_config->pipe_src_h);
e41a56be 10462
e29c22c0 10463encoder_retry:
ef1b460d 10464 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 10465 pipe_config->port_clock = 0;
ef1b460d 10466 pipe_config->pixel_multiplier = 1;
ff9a6750 10467
135c81b8 10468 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
10469 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10470 CRTC_STEREO_DOUBLE);
135c81b8 10471
7758a113
DV
10472 /* Pass our mode to the connectors and the CRTC to give them a chance to
10473 * adjust it according to limitations or connector properties, and also
10474 * a chance to reject the mode entirely.
47f1c6c9 10475 */
b2784e15 10476 for_each_intel_encoder(dev, encoder) {
47f1c6c9 10477
7758a113
DV
10478 if (&encoder->new_crtc->base != crtc)
10479 continue;
7ae89233 10480
efea6e8e
DV
10481 if (!(encoder->compute_config(encoder, pipe_config))) {
10482 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
10483 goto fail;
10484 }
ee7b9f93 10485 }
47f1c6c9 10486
ff9a6750
DV
10487 /* Set default port clock if not overwritten by the encoder. Needs to be
10488 * done afterwards in case the encoder adjusts the mode. */
10489 if (!pipe_config->port_clock)
2d112de7 10490 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 10491 * pipe_config->pixel_multiplier;
ff9a6750 10492
a43f6e0f 10493 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 10494 if (ret < 0) {
7758a113
DV
10495 DRM_DEBUG_KMS("CRTC fixup failed\n");
10496 goto fail;
ee7b9f93 10497 }
e29c22c0
DV
10498
10499 if (ret == RETRY) {
10500 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10501 ret = -EINVAL;
10502 goto fail;
10503 }
10504
10505 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10506 retry = false;
10507 goto encoder_retry;
10508 }
10509
4e53c2e0
DV
10510 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10511 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10512 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10513
b8cecdf5 10514 return pipe_config;
7758a113 10515fail:
b8cecdf5 10516 kfree(pipe_config);
e29c22c0 10517 return ERR_PTR(ret);
ee7b9f93 10518}
47f1c6c9 10519
e2e1ed41
DV
10520/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10521 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10522static void
10523intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10524 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
10525{
10526 struct intel_crtc *intel_crtc;
e2e1ed41
DV
10527 struct drm_device *dev = crtc->dev;
10528 struct intel_encoder *encoder;
10529 struct intel_connector *connector;
10530 struct drm_crtc *tmp_crtc;
79e53945 10531
e2e1ed41 10532 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 10533
e2e1ed41
DV
10534 /* Check which crtcs have changed outputs connected to them, these need
10535 * to be part of the prepare_pipes mask. We don't (yet) support global
10536 * modeset across multiple crtcs, so modeset_pipes will only have one
10537 * bit set at most. */
3a3371ff 10538 for_each_intel_connector(dev, connector) {
e2e1ed41
DV
10539 if (connector->base.encoder == &connector->new_encoder->base)
10540 continue;
79e53945 10541
e2e1ed41
DV
10542 if (connector->base.encoder) {
10543 tmp_crtc = connector->base.encoder->crtc;
10544
10545 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10546 }
10547
10548 if (connector->new_encoder)
10549 *prepare_pipes |=
10550 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
10551 }
10552
b2784e15 10553 for_each_intel_encoder(dev, encoder) {
e2e1ed41
DV
10554 if (encoder->base.crtc == &encoder->new_crtc->base)
10555 continue;
10556
10557 if (encoder->base.crtc) {
10558 tmp_crtc = encoder->base.crtc;
10559
10560 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10561 }
10562
10563 if (encoder->new_crtc)
10564 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
10565 }
10566
7668851f 10567 /* Check for pipes that will be enabled/disabled ... */
d3fcc808 10568 for_each_intel_crtc(dev, intel_crtc) {
83d65738 10569 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
e2e1ed41 10570 continue;
7e7d76c3 10571
7668851f 10572 if (!intel_crtc->new_enabled)
e2e1ed41 10573 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
10574 else
10575 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
10576 }
10577
e2e1ed41
DV
10578
10579 /* set_mode is also used to update properties on life display pipes. */
10580 intel_crtc = to_intel_crtc(crtc);
7668851f 10581 if (intel_crtc->new_enabled)
e2e1ed41
DV
10582 *prepare_pipes |= 1 << intel_crtc->pipe;
10583
b6c5164d
DV
10584 /*
10585 * For simplicity do a full modeset on any pipe where the output routing
10586 * changed. We could be more clever, but that would require us to be
10587 * more careful with calling the relevant encoder->mode_set functions.
10588 */
e2e1ed41
DV
10589 if (*prepare_pipes)
10590 *modeset_pipes = *prepare_pipes;
10591
10592 /* ... and mask these out. */
10593 *modeset_pipes &= ~(*disable_pipes);
10594 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
10595
10596 /*
10597 * HACK: We don't (yet) fully support global modesets. intel_set_config
10598 * obies this rule, but the modeset restore mode of
10599 * intel_modeset_setup_hw_state does not.
10600 */
10601 *modeset_pipes &= 1 << intel_crtc->pipe;
10602 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
10603
10604 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10605 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 10606}
79e53945 10607
ea9d758d 10608static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 10609{
ea9d758d 10610 struct drm_encoder *encoder;
f6e5b160 10611 struct drm_device *dev = crtc->dev;
f6e5b160 10612
ea9d758d
DV
10613 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10614 if (encoder->crtc == crtc)
10615 return true;
10616
10617 return false;
10618}
10619
10620static void
10621intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10622{
ba41c0de 10623 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d
DV
10624 struct intel_encoder *intel_encoder;
10625 struct intel_crtc *intel_crtc;
10626 struct drm_connector *connector;
10627
ba41c0de
DV
10628 intel_shared_dpll_commit(dev_priv);
10629
b2784e15 10630 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
10631 if (!intel_encoder->base.crtc)
10632 continue;
10633
10634 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10635
10636 if (prepare_pipes & (1 << intel_crtc->pipe))
10637 intel_encoder->connectors_active = false;
10638 }
10639
10640 intel_modeset_commit_output_state(dev);
10641
7668851f 10642 /* Double check state. */
d3fcc808 10643 for_each_intel_crtc(dev, intel_crtc) {
83d65738 10644 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7 10645 WARN_ON(intel_crtc->new_config &&
6e3c9717 10646 intel_crtc->new_config != intel_crtc->config);
83d65738 10647 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
ea9d758d
DV
10648 }
10649
10650 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10651 if (!connector->encoder || !connector->encoder->crtc)
10652 continue;
10653
10654 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10655
10656 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
10657 struct drm_property *dpms_property =
10658 dev->mode_config.dpms_property;
10659
ea9d758d 10660 connector->dpms = DRM_MODE_DPMS_ON;
662595df 10661 drm_object_property_set_value(&connector->base,
68d34720
DV
10662 dpms_property,
10663 DRM_MODE_DPMS_ON);
ea9d758d
DV
10664
10665 intel_encoder = to_intel_encoder(connector->encoder);
10666 intel_encoder->connectors_active = true;
10667 }
10668 }
10669
10670}
10671
3bd26263 10672static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 10673{
3bd26263 10674 int diff;
f1f644dc
JB
10675
10676 if (clock1 == clock2)
10677 return true;
10678
10679 if (!clock1 || !clock2)
10680 return false;
10681
10682 diff = abs(clock1 - clock2);
10683
10684 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10685 return true;
10686
10687 return false;
10688}
10689
25c5b266
DV
10690#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10691 list_for_each_entry((intel_crtc), \
10692 &(dev)->mode_config.crtc_list, \
10693 base.head) \
0973f18f 10694 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 10695
0e8ffe1b 10696static bool
2fa2fe9a 10697intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
10698 struct intel_crtc_state *current_config,
10699 struct intel_crtc_state *pipe_config)
0e8ffe1b 10700{
66e985c0
DV
10701#define PIPE_CONF_CHECK_X(name) \
10702 if (current_config->name != pipe_config->name) { \
10703 DRM_ERROR("mismatch in " #name " " \
10704 "(expected 0x%08x, found 0x%08x)\n", \
10705 current_config->name, \
10706 pipe_config->name); \
10707 return false; \
10708 }
10709
08a24034
DV
10710#define PIPE_CONF_CHECK_I(name) \
10711 if (current_config->name != pipe_config->name) { \
10712 DRM_ERROR("mismatch in " #name " " \
10713 "(expected %i, found %i)\n", \
10714 current_config->name, \
10715 pipe_config->name); \
10716 return false; \
88adfff1
DV
10717 }
10718
b95af8be
VK
10719/* This is required for BDW+ where there is only one set of registers for
10720 * switching between high and low RR.
10721 * This macro can be used whenever a comparison has to be made between one
10722 * hw state and multiple sw state variables.
10723 */
10724#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10725 if ((current_config->name != pipe_config->name) && \
10726 (current_config->alt_name != pipe_config->name)) { \
10727 DRM_ERROR("mismatch in " #name " " \
10728 "(expected %i or %i, found %i)\n", \
10729 current_config->name, \
10730 current_config->alt_name, \
10731 pipe_config->name); \
10732 return false; \
10733 }
10734
1bd1bd80
DV
10735#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10736 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 10737 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
10738 "(expected %i, found %i)\n", \
10739 current_config->name & (mask), \
10740 pipe_config->name & (mask)); \
10741 return false; \
10742 }
10743
5e550656
VS
10744#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10745 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10746 DRM_ERROR("mismatch in " #name " " \
10747 "(expected %i, found %i)\n", \
10748 current_config->name, \
10749 pipe_config->name); \
10750 return false; \
10751 }
10752
bb760063
DV
10753#define PIPE_CONF_QUIRK(quirk) \
10754 ((current_config->quirks | pipe_config->quirks) & (quirk))
10755
eccb140b
DV
10756 PIPE_CONF_CHECK_I(cpu_transcoder);
10757
08a24034
DV
10758 PIPE_CONF_CHECK_I(has_pch_encoder);
10759 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
10760 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10761 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10762 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10763 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10764 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 10765
eb14cb74 10766 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
10767
10768 if (INTEL_INFO(dev)->gen < 8) {
10769 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10770 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10771 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10772 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10773 PIPE_CONF_CHECK_I(dp_m_n.tu);
10774
10775 if (current_config->has_drrs) {
10776 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10777 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10778 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10779 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10780 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10781 }
10782 } else {
10783 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10784 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10785 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10786 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10787 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10788 }
eb14cb74 10789
2d112de7
ACO
10790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10792 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10793 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 10796
2d112de7
ACO
10797 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10798 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10799 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10800 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10801 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10802 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 10803
c93f54cf 10804 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 10805 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
10806 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10807 IS_VALLEYVIEW(dev))
10808 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 10809 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 10810
9ed109a7
DV
10811 PIPE_CONF_CHECK_I(has_audio);
10812
2d112de7 10813 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
10814 DRM_MODE_FLAG_INTERLACE);
10815
bb760063 10816 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 10817 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10818 DRM_MODE_FLAG_PHSYNC);
2d112de7 10819 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10820 DRM_MODE_FLAG_NHSYNC);
2d112de7 10821 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 10822 DRM_MODE_FLAG_PVSYNC);
2d112de7 10823 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
10824 DRM_MODE_FLAG_NVSYNC);
10825 }
045ac3b5 10826
37327abd
VS
10827 PIPE_CONF_CHECK_I(pipe_src_w);
10828 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 10829
9953599b
DV
10830 /*
10831 * FIXME: BIOS likes to set up a cloned config with lvds+external
10832 * screen. Since we don't yet re-compute the pipe config when moving
10833 * just the lvds port away to another pipe the sw tracking won't match.
10834 *
10835 * Proper atomic modesets with recomputed global state will fix this.
10836 * Until then just don't check gmch state for inherited modes.
10837 */
10838 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10839 PIPE_CONF_CHECK_I(gmch_pfit.control);
10840 /* pfit ratios are autocomputed by the hw on gen4+ */
10841 if (INTEL_INFO(dev)->gen < 4)
10842 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10843 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10844 }
10845
fd4daa9c
CW
10846 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10847 if (current_config->pch_pfit.enabled) {
10848 PIPE_CONF_CHECK_I(pch_pfit.pos);
10849 PIPE_CONF_CHECK_I(pch_pfit.size);
10850 }
2fa2fe9a 10851
e59150dc
JB
10852 /* BDW+ don't expose a synchronous way to read the state */
10853 if (IS_HASWELL(dev))
10854 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 10855
282740f7
VS
10856 PIPE_CONF_CHECK_I(double_wide);
10857
26804afd
DV
10858 PIPE_CONF_CHECK_X(ddi_pll_sel);
10859
c0d43d62 10860 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 10861 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 10862 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
10863 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10864 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 10865 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
10866 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10867 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10868 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 10869
42571aef
VS
10870 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10871 PIPE_CONF_CHECK_I(pipe_bpp);
10872
2d112de7 10873 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 10874 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 10875
66e985c0 10876#undef PIPE_CONF_CHECK_X
08a24034 10877#undef PIPE_CONF_CHECK_I
b95af8be 10878#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 10879#undef PIPE_CONF_CHECK_FLAGS
5e550656 10880#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 10881#undef PIPE_CONF_QUIRK
88adfff1 10882
0e8ffe1b
DV
10883 return true;
10884}
10885
08db6652
DL
10886static void check_wm_state(struct drm_device *dev)
10887{
10888 struct drm_i915_private *dev_priv = dev->dev_private;
10889 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10890 struct intel_crtc *intel_crtc;
10891 int plane;
10892
10893 if (INTEL_INFO(dev)->gen < 9)
10894 return;
10895
10896 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10897 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10898
10899 for_each_intel_crtc(dev, intel_crtc) {
10900 struct skl_ddb_entry *hw_entry, *sw_entry;
10901 const enum pipe pipe = intel_crtc->pipe;
10902
10903 if (!intel_crtc->active)
10904 continue;
10905
10906 /* planes */
dd740780 10907 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
10908 hw_entry = &hw_ddb.plane[pipe][plane];
10909 sw_entry = &sw_ddb->plane[pipe][plane];
10910
10911 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10912 continue;
10913
10914 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10915 "(expected (%u,%u), found (%u,%u))\n",
10916 pipe_name(pipe), plane + 1,
10917 sw_entry->start, sw_entry->end,
10918 hw_entry->start, hw_entry->end);
10919 }
10920
10921 /* cursor */
10922 hw_entry = &hw_ddb.cursor[pipe];
10923 sw_entry = &sw_ddb->cursor[pipe];
10924
10925 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10926 continue;
10927
10928 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10929 "(expected (%u,%u), found (%u,%u))\n",
10930 pipe_name(pipe),
10931 sw_entry->start, sw_entry->end,
10932 hw_entry->start, hw_entry->end);
10933 }
10934}
10935
91d1b4bd
DV
10936static void
10937check_connector_state(struct drm_device *dev)
8af6cf88 10938{
8af6cf88
DV
10939 struct intel_connector *connector;
10940
3a3371ff 10941 for_each_intel_connector(dev, connector) {
8af6cf88
DV
10942 /* This also checks the encoder/connector hw state with the
10943 * ->get_hw_state callbacks. */
10944 intel_connector_check_state(connector);
10945
e2c719b7 10946 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
10947 "connector's staged encoder doesn't match current encoder\n");
10948 }
91d1b4bd
DV
10949}
10950
10951static void
10952check_encoder_state(struct drm_device *dev)
10953{
10954 struct intel_encoder *encoder;
10955 struct intel_connector *connector;
8af6cf88 10956
b2784e15 10957 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
10958 bool enabled = false;
10959 bool active = false;
10960 enum pipe pipe, tracked_pipe;
10961
10962 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10963 encoder->base.base.id,
8e329a03 10964 encoder->base.name);
8af6cf88 10965
e2c719b7 10966 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 10967 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 10968 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
10969 "encoder's active_connectors set, but no crtc\n");
10970
3a3371ff 10971 for_each_intel_connector(dev, connector) {
8af6cf88
DV
10972 if (connector->base.encoder != &encoder->base)
10973 continue;
10974 enabled = true;
10975 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10976 active = true;
10977 }
0e32b39c
DA
10978 /*
10979 * for MST connectors if we unplug the connector is gone
10980 * away but the encoder is still connected to a crtc
10981 * until a modeset happens in response to the hotplug.
10982 */
10983 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10984 continue;
10985
e2c719b7 10986 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
10987 "encoder's enabled state mismatch "
10988 "(expected %i, found %i)\n",
10989 !!encoder->base.crtc, enabled);
e2c719b7 10990 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
10991 "active encoder with no crtc\n");
10992
e2c719b7 10993 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
10994 "encoder's computed active state doesn't match tracked active state "
10995 "(expected %i, found %i)\n", active, encoder->connectors_active);
10996
10997 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 10998 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
10999 "encoder's hw state doesn't match sw tracking "
11000 "(expected %i, found %i)\n",
11001 encoder->connectors_active, active);
11002
11003 if (!encoder->base.crtc)
11004 continue;
11005
11006 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 11007 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
11008 "active encoder's pipe doesn't match"
11009 "(expected %i, found %i)\n",
11010 tracked_pipe, pipe);
11011
11012 }
91d1b4bd
DV
11013}
11014
11015static void
11016check_crtc_state(struct drm_device *dev)
11017{
fbee40df 11018 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
11019 struct intel_crtc *crtc;
11020 struct intel_encoder *encoder;
5cec258b 11021 struct intel_crtc_state pipe_config;
8af6cf88 11022
d3fcc808 11023 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
11024 bool enabled = false;
11025 bool active = false;
11026
045ac3b5
JB
11027 memset(&pipe_config, 0, sizeof(pipe_config));
11028
8af6cf88
DV
11029 DRM_DEBUG_KMS("[CRTC:%d]\n",
11030 crtc->base.base.id);
11031
83d65738 11032 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
11033 "active crtc, but not enabled in sw tracking\n");
11034
b2784e15 11035 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
11036 if (encoder->base.crtc != &crtc->base)
11037 continue;
11038 enabled = true;
11039 if (encoder->connectors_active)
11040 active = true;
11041 }
6c49f241 11042
e2c719b7 11043 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
11044 "crtc's computed active state doesn't match tracked active state "
11045 "(expected %i, found %i)\n", active, crtc->active);
83d65738 11046 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 11047 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
11048 "(expected %i, found %i)\n", enabled,
11049 crtc->base.state->enable);
8af6cf88 11050
0e8ffe1b
DV
11051 active = dev_priv->display.get_pipe_config(crtc,
11052 &pipe_config);
d62cf62a 11053
b6b5d049
VS
11054 /* hw state is inconsistent with the pipe quirk */
11055 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11056 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
11057 active = crtc->active;
11058
b2784e15 11059 for_each_intel_encoder(dev, encoder) {
3eaba51c 11060 enum pipe pipe;
6c49f241
DV
11061 if (encoder->base.crtc != &crtc->base)
11062 continue;
1d37b689 11063 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
11064 encoder->get_config(encoder, &pipe_config);
11065 }
11066
e2c719b7 11067 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
11068 "crtc active state doesn't match with hw state "
11069 "(expected %i, found %i)\n", crtc->active, active);
11070
c0b03411 11071 if (active &&
6e3c9717 11072 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 11073 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
11074 intel_dump_pipe_config(crtc, &pipe_config,
11075 "[hw state]");
6e3c9717 11076 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
11077 "[sw state]");
11078 }
8af6cf88
DV
11079 }
11080}
11081
91d1b4bd
DV
11082static void
11083check_shared_dpll_state(struct drm_device *dev)
11084{
fbee40df 11085 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
11086 struct intel_crtc *crtc;
11087 struct intel_dpll_hw_state dpll_hw_state;
11088 int i;
5358901f
DV
11089
11090 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11091 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11092 int enabled_crtcs = 0, active_crtcs = 0;
11093 bool active;
11094
11095 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11096
11097 DRM_DEBUG_KMS("%s\n", pll->name);
11098
11099 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11100
e2c719b7 11101 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 11102 "more active pll users than references: %i vs %i\n",
3e369b76 11103 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 11104 I915_STATE_WARN(pll->active && !pll->on,
5358901f 11105 "pll in active use but not on in sw tracking\n");
e2c719b7 11106 I915_STATE_WARN(pll->on && !pll->active,
35c95375 11107 "pll in on but not on in use in sw tracking\n");
e2c719b7 11108 I915_STATE_WARN(pll->on != active,
5358901f
DV
11109 "pll on state mismatch (expected %i, found %i)\n",
11110 pll->on, active);
11111
d3fcc808 11112 for_each_intel_crtc(dev, crtc) {
83d65738 11113 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
11114 enabled_crtcs++;
11115 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11116 active_crtcs++;
11117 }
e2c719b7 11118 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
11119 "pll active crtcs mismatch (expected %i, found %i)\n",
11120 pll->active, active_crtcs);
e2c719b7 11121 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 11122 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 11123 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 11124
e2c719b7 11125 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
11126 sizeof(dpll_hw_state)),
11127 "pll hw state mismatch\n");
5358901f 11128 }
8af6cf88
DV
11129}
11130
91d1b4bd
DV
11131void
11132intel_modeset_check_state(struct drm_device *dev)
11133{
08db6652 11134 check_wm_state(dev);
91d1b4bd
DV
11135 check_connector_state(dev);
11136 check_encoder_state(dev);
11137 check_crtc_state(dev);
11138 check_shared_dpll_state(dev);
11139}
11140
5cec258b 11141void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
11142 int dotclock)
11143{
11144 /*
11145 * FDI already provided one idea for the dotclock.
11146 * Yell if the encoder disagrees.
11147 */
2d112de7 11148 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 11149 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 11150 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
11151}
11152
80715b2f
VS
11153static void update_scanline_offset(struct intel_crtc *crtc)
11154{
11155 struct drm_device *dev = crtc->base.dev;
11156
11157 /*
11158 * The scanline counter increments at the leading edge of hsync.
11159 *
11160 * On most platforms it starts counting from vtotal-1 on the
11161 * first active line. That means the scanline counter value is
11162 * always one less than what we would expect. Ie. just after
11163 * start of vblank, which also occurs at start of hsync (on the
11164 * last active line), the scanline counter will read vblank_start-1.
11165 *
11166 * On gen2 the scanline counter starts counting from 1 instead
11167 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11168 * to keep the value positive), instead of adding one.
11169 *
11170 * On HSW+ the behaviour of the scanline counter depends on the output
11171 * type. For DP ports it behaves like most other platforms, but on HDMI
11172 * there's an extra 1 line difference. So we need to add two instead of
11173 * one to the value.
11174 */
11175 if (IS_GEN2(dev)) {
6e3c9717 11176 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
11177 int vtotal;
11178
11179 vtotal = mode->crtc_vtotal;
11180 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11181 vtotal /= 2;
11182
11183 crtc->scanline_offset = vtotal - 1;
11184 } else if (HAS_DDI(dev) &&
409ee761 11185 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
11186 crtc->scanline_offset = 2;
11187 } else
11188 crtc->scanline_offset = 1;
11189}
11190
5cec258b 11191static struct intel_crtc_state *
7f27126e
JB
11192intel_modeset_compute_config(struct drm_crtc *crtc,
11193 struct drm_display_mode *mode,
11194 struct drm_framebuffer *fb,
11195 unsigned *modeset_pipes,
11196 unsigned *prepare_pipes,
11197 unsigned *disable_pipes)
11198{
5cec258b 11199 struct intel_crtc_state *pipe_config = NULL;
7f27126e
JB
11200
11201 intel_modeset_affected_pipes(crtc, modeset_pipes,
11202 prepare_pipes, disable_pipes);
11203
11204 if ((*modeset_pipes) == 0)
11205 goto out;
11206
11207 /*
11208 * Note this needs changes when we start tracking multiple modes
11209 * and crtcs. At that point we'll need to compute the whole config
11210 * (i.e. one pipe_config for each crtc) rather than just the one
11211 * for this crtc.
11212 */
11213 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11214 if (IS_ERR(pipe_config)) {
11215 goto out;
11216 }
11217 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11218 "[modeset]");
7f27126e
JB
11219
11220out:
11221 return pipe_config;
11222}
11223
ed6739ef
ACO
11224static int __intel_set_mode_setup_plls(struct drm_device *dev,
11225 unsigned modeset_pipes,
11226 unsigned disable_pipes)
11227{
11228 struct drm_i915_private *dev_priv = to_i915(dev);
11229 unsigned clear_pipes = modeset_pipes | disable_pipes;
11230 struct intel_crtc *intel_crtc;
11231 int ret = 0;
11232
11233 if (!dev_priv->display.crtc_compute_clock)
11234 return 0;
11235
11236 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11237 if (ret)
11238 goto done;
11239
11240 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11241 struct intel_crtc_state *state = intel_crtc->new_config;
11242 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11243 state);
11244 if (ret) {
11245 intel_shared_dpll_abort_config(dev_priv);
11246 goto done;
11247 }
11248 }
11249
11250done:
11251 return ret;
11252}
11253
f30da187
DV
11254static int __intel_set_mode(struct drm_crtc *crtc,
11255 struct drm_display_mode *mode,
7f27126e 11256 int x, int y, struct drm_framebuffer *fb,
5cec258b 11257 struct intel_crtc_state *pipe_config,
7f27126e
JB
11258 unsigned modeset_pipes,
11259 unsigned prepare_pipes,
11260 unsigned disable_pipes)
a6778b3c
DV
11261{
11262 struct drm_device *dev = crtc->dev;
fbee40df 11263 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 11264 struct drm_display_mode *saved_mode;
25c5b266 11265 struct intel_crtc *intel_crtc;
c0c36b94 11266 int ret = 0;
a6778b3c 11267
4b4b9238 11268 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
11269 if (!saved_mode)
11270 return -ENOMEM;
a6778b3c 11271
3ac18232 11272 *saved_mode = crtc->mode;
a6778b3c 11273
b9950a13
VS
11274 if (modeset_pipes)
11275 to_intel_crtc(crtc)->new_config = pipe_config;
11276
30a970c6
JB
11277 /*
11278 * See if the config requires any additional preparation, e.g.
11279 * to adjust global state with pipes off. We need to do this
11280 * here so we can get the modeset_pipe updated config for the new
11281 * mode set on this crtc. For other crtcs we need to use the
11282 * adjusted_mode bits in the crtc directly.
11283 */
c164f833 11284 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 11285 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 11286
c164f833
VS
11287 /* may have added more to prepare_pipes than we should */
11288 prepare_pipes &= ~disable_pipes;
11289 }
11290
ed6739ef
ACO
11291 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11292 if (ret)
11293 goto done;
8bd31e67 11294
460da916
DV
11295 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11296 intel_crtc_disable(&intel_crtc->base);
11297
ea9d758d 11298 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
83d65738 11299 if (intel_crtc->base.state->enable)
ea9d758d
DV
11300 dev_priv->display.crtc_disable(&intel_crtc->base);
11301 }
a6778b3c 11302
6c4c86f5
DV
11303 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11304 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
11305 *
11306 * Note we'll need to fix this up when we start tracking multiple
11307 * pipes; here we assume a single modeset_pipe and only track the
11308 * single crtc and mode.
f6e5b160 11309 */
b8cecdf5 11310 if (modeset_pipes) {
25c5b266 11311 crtc->mode = *mode;
b8cecdf5
DV
11312 /* mode_set/enable/disable functions rely on a correct pipe
11313 * config. */
f5de6e07 11314 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
c326c0a9
VS
11315
11316 /*
11317 * Calculate and store various constants which
11318 * are later needed by vblank and swap-completion
11319 * timestamping. They are derived from true hwmode.
11320 */
11321 drm_calc_timestamping_constants(crtc,
2d112de7 11322 &pipe_config->base.adjusted_mode);
b8cecdf5 11323 }
7758a113 11324
ea9d758d
DV
11325 /* Only after disabling all output pipelines that will be changed can we
11326 * update the the output configuration. */
11327 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 11328
50f6e502 11329 modeset_update_crtc_power_domains(dev);
47fab737 11330
a6778b3c
DV
11331 /* Set up the DPLL and any encoders state that needs to adjust or depend
11332 * on the DPLL.
f6e5b160 11333 */
25c5b266 11334 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
455a6808
GP
11335 struct drm_plane *primary = intel_crtc->base.primary;
11336 int vdisplay, hdisplay;
4c10794f 11337
455a6808
GP
11338 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11339 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11340 fb, 0, 0,
11341 hdisplay, vdisplay,
11342 x << 16, y << 16,
11343 hdisplay << 16, vdisplay << 16);
a6778b3c
DV
11344 }
11345
11346 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
80715b2f
VS
11347 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11348 update_scanline_offset(intel_crtc);
11349
25c5b266 11350 dev_priv->display.crtc_enable(&intel_crtc->base);
80715b2f 11351 }
a6778b3c 11352
a6778b3c
DV
11353 /* FIXME: add subpixel order */
11354done:
83d65738 11355 if (ret && crtc->state->enable)
3ac18232 11356 crtc->mode = *saved_mode;
a6778b3c 11357
3ac18232 11358 kfree(saved_mode);
a6778b3c 11359 return ret;
f6e5b160
CW
11360}
11361
7f27126e
JB
11362static int intel_set_mode_pipes(struct drm_crtc *crtc,
11363 struct drm_display_mode *mode,
11364 int x, int y, struct drm_framebuffer *fb,
5cec258b 11365 struct intel_crtc_state *pipe_config,
7f27126e
JB
11366 unsigned modeset_pipes,
11367 unsigned prepare_pipes,
11368 unsigned disable_pipes)
f30da187
DV
11369{
11370 int ret;
11371
7f27126e
JB
11372 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11373 prepare_pipes, disable_pipes);
f30da187
DV
11374
11375 if (ret == 0)
11376 intel_modeset_check_state(crtc->dev);
11377
11378 return ret;
11379}
11380
7f27126e
JB
11381static int intel_set_mode(struct drm_crtc *crtc,
11382 struct drm_display_mode *mode,
11383 int x, int y, struct drm_framebuffer *fb)
11384{
5cec258b 11385 struct intel_crtc_state *pipe_config;
7f27126e
JB
11386 unsigned modeset_pipes, prepare_pipes, disable_pipes;
11387
11388 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11389 &modeset_pipes,
11390 &prepare_pipes,
11391 &disable_pipes);
11392
11393 if (IS_ERR(pipe_config))
11394 return PTR_ERR(pipe_config);
11395
11396 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11397 modeset_pipes, prepare_pipes,
11398 disable_pipes);
11399}
11400
c0c36b94
CW
11401void intel_crtc_restore_mode(struct drm_crtc *crtc)
11402{
f4510a27 11403 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
11404}
11405
25c5b266
DV
11406#undef for_each_intel_crtc_masked
11407
d9e55608
DV
11408static void intel_set_config_free(struct intel_set_config *config)
11409{
11410 if (!config)
11411 return;
11412
1aa4b628
DV
11413 kfree(config->save_connector_encoders);
11414 kfree(config->save_encoder_crtcs);
7668851f 11415 kfree(config->save_crtc_enabled);
d9e55608
DV
11416 kfree(config);
11417}
11418
85f9eb71
DV
11419static int intel_set_config_save_state(struct drm_device *dev,
11420 struct intel_set_config *config)
11421{
7668851f 11422 struct drm_crtc *crtc;
85f9eb71
DV
11423 struct drm_encoder *encoder;
11424 struct drm_connector *connector;
11425 int count;
11426
7668851f
VS
11427 config->save_crtc_enabled =
11428 kcalloc(dev->mode_config.num_crtc,
11429 sizeof(bool), GFP_KERNEL);
11430 if (!config->save_crtc_enabled)
11431 return -ENOMEM;
11432
1aa4b628
DV
11433 config->save_encoder_crtcs =
11434 kcalloc(dev->mode_config.num_encoder,
11435 sizeof(struct drm_crtc *), GFP_KERNEL);
11436 if (!config->save_encoder_crtcs)
85f9eb71
DV
11437 return -ENOMEM;
11438
1aa4b628
DV
11439 config->save_connector_encoders =
11440 kcalloc(dev->mode_config.num_connector,
11441 sizeof(struct drm_encoder *), GFP_KERNEL);
11442 if (!config->save_connector_encoders)
85f9eb71
DV
11443 return -ENOMEM;
11444
11445 /* Copy data. Note that driver private data is not affected.
11446 * Should anything bad happen only the expected state is
11447 * restored, not the drivers personal bookkeeping.
11448 */
7668851f 11449 count = 0;
70e1e0ec 11450 for_each_crtc(dev, crtc) {
83d65738 11451 config->save_crtc_enabled[count++] = crtc->state->enable;
7668851f
VS
11452 }
11453
85f9eb71
DV
11454 count = 0;
11455 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 11456 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
11457 }
11458
11459 count = 0;
11460 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 11461 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
11462 }
11463
11464 return 0;
11465}
11466
11467static void intel_set_config_restore_state(struct drm_device *dev,
11468 struct intel_set_config *config)
11469{
7668851f 11470 struct intel_crtc *crtc;
9a935856
DV
11471 struct intel_encoder *encoder;
11472 struct intel_connector *connector;
85f9eb71
DV
11473 int count;
11474
7668851f 11475 count = 0;
d3fcc808 11476 for_each_intel_crtc(dev, crtc) {
7668851f 11477 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
11478
11479 if (crtc->new_enabled)
6e3c9717 11480 crtc->new_config = crtc->config;
7bd0a8e7
VS
11481 else
11482 crtc->new_config = NULL;
7668851f
VS
11483 }
11484
85f9eb71 11485 count = 0;
b2784e15 11486 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11487 encoder->new_crtc =
11488 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
11489 }
11490
11491 count = 0;
3a3371ff 11492 for_each_intel_connector(dev, connector) {
9a935856
DV
11493 connector->new_encoder =
11494 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
11495 }
11496}
11497
e3de42b6 11498static bool
2e57f47d 11499is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
11500{
11501 int i;
11502
2e57f47d
CW
11503 if (set->num_connectors == 0)
11504 return false;
11505
11506 if (WARN_ON(set->connectors == NULL))
11507 return false;
11508
11509 for (i = 0; i < set->num_connectors; i++)
11510 if (set->connectors[i]->encoder &&
11511 set->connectors[i]->encoder->crtc == set->crtc &&
11512 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
11513 return true;
11514
11515 return false;
11516}
11517
5e2b584e
DV
11518static void
11519intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11520 struct intel_set_config *config)
11521{
11522
11523 /* We should be able to check here if the fb has the same properties
11524 * and then just flip_or_move it */
2e57f47d
CW
11525 if (is_crtc_connector_off(set)) {
11526 config->mode_changed = true;
f4510a27 11527 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
11528 /*
11529 * If we have no fb, we can only flip as long as the crtc is
11530 * active, otherwise we need a full mode set. The crtc may
11531 * be active if we've only disabled the primary plane, or
11532 * in fastboot situations.
11533 */
f4510a27 11534 if (set->crtc->primary->fb == NULL) {
319d9827
JB
11535 struct intel_crtc *intel_crtc =
11536 to_intel_crtc(set->crtc);
11537
3b150f08 11538 if (intel_crtc->active) {
319d9827
JB
11539 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11540 config->fb_changed = true;
11541 } else {
11542 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11543 config->mode_changed = true;
11544 }
5e2b584e
DV
11545 } else if (set->fb == NULL) {
11546 config->mode_changed = true;
72f4901e 11547 } else if (set->fb->pixel_format !=
f4510a27 11548 set->crtc->primary->fb->pixel_format) {
5e2b584e 11549 config->mode_changed = true;
e3de42b6 11550 } else {
5e2b584e 11551 config->fb_changed = true;
e3de42b6 11552 }
5e2b584e
DV
11553 }
11554
835c5873 11555 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
11556 config->fb_changed = true;
11557
11558 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11559 DRM_DEBUG_KMS("modes are different, full mode set\n");
11560 drm_mode_debug_printmodeline(&set->crtc->mode);
11561 drm_mode_debug_printmodeline(set->mode);
11562 config->mode_changed = true;
11563 }
a1d95703
CW
11564
11565 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11566 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
11567}
11568
2e431051 11569static int
9a935856
DV
11570intel_modeset_stage_output_state(struct drm_device *dev,
11571 struct drm_mode_set *set,
11572 struct intel_set_config *config)
50f56119 11573{
9a935856
DV
11574 struct intel_connector *connector;
11575 struct intel_encoder *encoder;
7668851f 11576 struct intel_crtc *crtc;
f3f08572 11577 int ro;
50f56119 11578
9abdda74 11579 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
11580 * of connectors. For paranoia, double-check this. */
11581 WARN_ON(!set->fb && (set->num_connectors != 0));
11582 WARN_ON(set->fb && (set->num_connectors == 0));
11583
3a3371ff 11584 for_each_intel_connector(dev, connector) {
9a935856
DV
11585 /* Otherwise traverse passed in connector list and get encoders
11586 * for them. */
50f56119 11587 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11588 if (set->connectors[ro] == &connector->base) {
0e32b39c 11589 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
50f56119
DV
11590 break;
11591 }
11592 }
11593
9a935856
DV
11594 /* If we disable the crtc, disable all its connectors. Also, if
11595 * the connector is on the changing crtc but not on the new
11596 * connector list, disable it. */
11597 if ((!set->fb || ro == set->num_connectors) &&
11598 connector->base.encoder &&
11599 connector->base.encoder->crtc == set->crtc) {
11600 connector->new_encoder = NULL;
11601
11602 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11603 connector->base.base.id,
c23cc417 11604 connector->base.name);
9a935856
DV
11605 }
11606
11607
11608 if (&connector->new_encoder->base != connector->base.encoder) {
10634189
ACO
11609 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11610 connector->base.base.id,
11611 connector->base.name);
5e2b584e 11612 config->mode_changed = true;
50f56119
DV
11613 }
11614 }
9a935856 11615 /* connector->new_encoder is now updated for all connectors. */
50f56119 11616
9a935856 11617 /* Update crtc of enabled connectors. */
3a3371ff 11618 for_each_intel_connector(dev, connector) {
7668851f
VS
11619 struct drm_crtc *new_crtc;
11620
9a935856 11621 if (!connector->new_encoder)
50f56119
DV
11622 continue;
11623
9a935856 11624 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
11625
11626 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 11627 if (set->connectors[ro] == &connector->base)
50f56119
DV
11628 new_crtc = set->crtc;
11629 }
11630
11631 /* Make sure the new CRTC will work with the encoder */
14509916
TR
11632 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11633 new_crtc)) {
5e2b584e 11634 return -EINVAL;
50f56119 11635 }
0e32b39c 11636 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
9a935856
DV
11637
11638 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11639 connector->base.base.id,
c23cc417 11640 connector->base.name,
9a935856
DV
11641 new_crtc->base.id);
11642 }
11643
11644 /* Check for any encoders that needs to be disabled. */
b2784e15 11645 for_each_intel_encoder(dev, encoder) {
5a65f358 11646 int num_connectors = 0;
3a3371ff 11647 for_each_intel_connector(dev, connector) {
9a935856
DV
11648 if (connector->new_encoder == encoder) {
11649 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 11650 num_connectors++;
9a935856
DV
11651 }
11652 }
5a65f358
PZ
11653
11654 if (num_connectors == 0)
11655 encoder->new_crtc = NULL;
11656 else if (num_connectors > 1)
11657 return -EINVAL;
11658
9a935856
DV
11659 /* Only now check for crtc changes so we don't miss encoders
11660 * that will be disabled. */
11661 if (&encoder->new_crtc->base != encoder->base.crtc) {
10634189
ACO
11662 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11663 encoder->base.base.id,
11664 encoder->base.name);
5e2b584e 11665 config->mode_changed = true;
50f56119
DV
11666 }
11667 }
9a935856 11668 /* Now we've also updated encoder->new_crtc for all encoders. */
3a3371ff 11669 for_each_intel_connector(dev, connector) {
0e32b39c
DA
11670 if (connector->new_encoder)
11671 if (connector->new_encoder != connector->encoder)
11672 connector->encoder = connector->new_encoder;
11673 }
d3fcc808 11674 for_each_intel_crtc(dev, crtc) {
7668851f
VS
11675 crtc->new_enabled = false;
11676
b2784e15 11677 for_each_intel_encoder(dev, encoder) {
7668851f
VS
11678 if (encoder->new_crtc == crtc) {
11679 crtc->new_enabled = true;
11680 break;
11681 }
11682 }
11683
83d65738 11684 if (crtc->new_enabled != crtc->base.state->enable) {
10634189
ACO
11685 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11686 crtc->base.base.id,
7668851f
VS
11687 crtc->new_enabled ? "en" : "dis");
11688 config->mode_changed = true;
11689 }
7bd0a8e7
VS
11690
11691 if (crtc->new_enabled)
6e3c9717 11692 crtc->new_config = crtc->config;
7bd0a8e7
VS
11693 else
11694 crtc->new_config = NULL;
7668851f
VS
11695 }
11696
2e431051
DV
11697 return 0;
11698}
11699
7d00a1f5
VS
11700static void disable_crtc_nofb(struct intel_crtc *crtc)
11701{
11702 struct drm_device *dev = crtc->base.dev;
11703 struct intel_encoder *encoder;
11704 struct intel_connector *connector;
11705
11706 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11707 pipe_name(crtc->pipe));
11708
3a3371ff 11709 for_each_intel_connector(dev, connector) {
7d00a1f5
VS
11710 if (connector->new_encoder &&
11711 connector->new_encoder->new_crtc == crtc)
11712 connector->new_encoder = NULL;
11713 }
11714
b2784e15 11715 for_each_intel_encoder(dev, encoder) {
7d00a1f5
VS
11716 if (encoder->new_crtc == crtc)
11717 encoder->new_crtc = NULL;
11718 }
11719
11720 crtc->new_enabled = false;
7bd0a8e7 11721 crtc->new_config = NULL;
7d00a1f5
VS
11722}
11723
2e431051
DV
11724static int intel_crtc_set_config(struct drm_mode_set *set)
11725{
11726 struct drm_device *dev;
2e431051
DV
11727 struct drm_mode_set save_set;
11728 struct intel_set_config *config;
5cec258b 11729 struct intel_crtc_state *pipe_config;
50f52756 11730 unsigned modeset_pipes, prepare_pipes, disable_pipes;
2e431051 11731 int ret;
2e431051 11732
8d3e375e
DV
11733 BUG_ON(!set);
11734 BUG_ON(!set->crtc);
11735 BUG_ON(!set->crtc->helper_private);
2e431051 11736
7e53f3a4
DV
11737 /* Enforce sane interface api - has been abused by the fb helper. */
11738 BUG_ON(!set->mode && set->fb);
11739 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 11740
2e431051
DV
11741 if (set->fb) {
11742 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11743 set->crtc->base.id, set->fb->base.id,
11744 (int)set->num_connectors, set->x, set->y);
11745 } else {
11746 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
11747 }
11748
11749 dev = set->crtc->dev;
11750
11751 ret = -ENOMEM;
11752 config = kzalloc(sizeof(*config), GFP_KERNEL);
11753 if (!config)
11754 goto out_config;
11755
11756 ret = intel_set_config_save_state(dev, config);
11757 if (ret)
11758 goto out_config;
11759
11760 save_set.crtc = set->crtc;
11761 save_set.mode = &set->crtc->mode;
11762 save_set.x = set->crtc->x;
11763 save_set.y = set->crtc->y;
f4510a27 11764 save_set.fb = set->crtc->primary->fb;
2e431051
DV
11765
11766 /* Compute whether we need a full modeset, only an fb base update or no
11767 * change at all. In the future we might also check whether only the
11768 * mode changed, e.g. for LVDS where we only change the panel fitter in
11769 * such cases. */
11770 intel_set_config_compute_mode_changes(set, config);
11771
9a935856 11772 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
11773 if (ret)
11774 goto fail;
11775
50f52756
JB
11776 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11777 set->fb,
11778 &modeset_pipes,
11779 &prepare_pipes,
11780 &disable_pipes);
20664591 11781 if (IS_ERR(pipe_config)) {
6ac0483b 11782 ret = PTR_ERR(pipe_config);
50f52756 11783 goto fail;
20664591 11784 } else if (pipe_config) {
b9950a13 11785 if (pipe_config->has_audio !=
6e3c9717 11786 to_intel_crtc(set->crtc)->config->has_audio)
20664591
JB
11787 config->mode_changed = true;
11788
af15d2ce
JB
11789 /*
11790 * Note we have an issue here with infoframes: current code
11791 * only updates them on the full mode set path per hw
11792 * requirements. So here we should be checking for any
11793 * required changes and forcing a mode set.
11794 */
20664591 11795 }
50f52756
JB
11796
11797 /* set_mode will free it in the mode_changed case */
11798 if (!config->mode_changed)
11799 kfree(pipe_config);
11800
1f9954d0
JB
11801 intel_update_pipe_size(to_intel_crtc(set->crtc));
11802
5e2b584e 11803 if (config->mode_changed) {
50f52756
JB
11804 ret = intel_set_mode_pipes(set->crtc, set->mode,
11805 set->x, set->y, set->fb, pipe_config,
11806 modeset_pipes, prepare_pipes,
11807 disable_pipes);
5e2b584e 11808 } else if (config->fb_changed) {
3b150f08 11809 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
455a6808
GP
11810 struct drm_plane *primary = set->crtc->primary;
11811 int vdisplay, hdisplay;
3b150f08 11812
455a6808
GP
11813 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11814 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11815 0, 0, hdisplay, vdisplay,
11816 set->x << 16, set->y << 16,
11817 hdisplay << 16, vdisplay << 16);
3b150f08
MR
11818
11819 /*
11820 * We need to make sure the primary plane is re-enabled if it
11821 * has previously been turned off.
11822 */
11823 if (!intel_crtc->primary_enabled && ret == 0) {
11824 WARN_ON(!intel_crtc->active);
fdd508a6 11825 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
3b150f08
MR
11826 }
11827
7ca51a3a
JB
11828 /*
11829 * In the fastboot case this may be our only check of the
11830 * state after boot. It would be better to only do it on
11831 * the first update, but we don't have a nice way of doing that
11832 * (and really, set_config isn't used much for high freq page
11833 * flipping, so increasing its cost here shouldn't be a big
11834 * deal).
11835 */
d330a953 11836 if (i915.fastboot && ret == 0)
7ca51a3a 11837 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
11838 }
11839
2d05eae1 11840 if (ret) {
bf67dfeb
DV
11841 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11842 set->crtc->base.id, ret);
50f56119 11843fail:
2d05eae1 11844 intel_set_config_restore_state(dev, config);
50f56119 11845
7d00a1f5
VS
11846 /*
11847 * HACK: if the pipe was on, but we didn't have a framebuffer,
11848 * force the pipe off to avoid oopsing in the modeset code
11849 * due to fb==NULL. This should only happen during boot since
11850 * we don't yet reconstruct the FB from the hardware state.
11851 */
11852 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11853 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11854
2d05eae1
CW
11855 /* Try to restore the config */
11856 if (config->mode_changed &&
11857 intel_set_mode(save_set.crtc, save_set.mode,
11858 save_set.x, save_set.y, save_set.fb))
11859 DRM_ERROR("failed to restore config after modeset failure\n");
11860 }
50f56119 11861
d9e55608
DV
11862out_config:
11863 intel_set_config_free(config);
50f56119
DV
11864 return ret;
11865}
f6e5b160
CW
11866
11867static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 11868 .gamma_set = intel_crtc_gamma_set,
50f56119 11869 .set_config = intel_crtc_set_config,
f6e5b160
CW
11870 .destroy = intel_crtc_destroy,
11871 .page_flip = intel_crtc_page_flip,
1356837e
MR
11872 .atomic_duplicate_state = intel_crtc_duplicate_state,
11873 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
11874};
11875
5358901f
DV
11876static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11877 struct intel_shared_dpll *pll,
11878 struct intel_dpll_hw_state *hw_state)
ee7b9f93 11879{
5358901f 11880 uint32_t val;
ee7b9f93 11881
f458ebbc 11882 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
11883 return false;
11884
5358901f 11885 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
11886 hw_state->dpll = val;
11887 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11888 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
11889
11890 return val & DPLL_VCO_ENABLE;
11891}
11892
15bdd4cf
DV
11893static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11894 struct intel_shared_dpll *pll)
11895{
3e369b76
ACO
11896 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11897 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
11898}
11899
e7b903d2
DV
11900static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11901 struct intel_shared_dpll *pll)
11902{
e7b903d2 11903 /* PCH refclock must be enabled first */
89eff4be 11904 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 11905
3e369b76 11906 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
11907
11908 /* Wait for the clocks to stabilize. */
11909 POSTING_READ(PCH_DPLL(pll->id));
11910 udelay(150);
11911
11912 /* The pixel multiplier can only be updated once the
11913 * DPLL is enabled and the clocks are stable.
11914 *
11915 * So write it again.
11916 */
3e369b76 11917 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 11918 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11919 udelay(200);
11920}
11921
11922static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11923 struct intel_shared_dpll *pll)
11924{
11925 struct drm_device *dev = dev_priv->dev;
11926 struct intel_crtc *crtc;
e7b903d2
DV
11927
11928 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 11929 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
11930 if (intel_crtc_to_shared_dpll(crtc) == pll)
11931 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
11932 }
11933
15bdd4cf
DV
11934 I915_WRITE(PCH_DPLL(pll->id), 0);
11935 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
11936 udelay(200);
11937}
11938
46edb027
DV
11939static char *ibx_pch_dpll_names[] = {
11940 "PCH DPLL A",
11941 "PCH DPLL B",
11942};
11943
7c74ade1 11944static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 11945{
e7b903d2 11946 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
11947 int i;
11948
7c74ade1 11949 dev_priv->num_shared_dpll = 2;
ee7b9f93 11950
e72f9fbf 11951 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
11952 dev_priv->shared_dplls[i].id = i;
11953 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 11954 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
11955 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11956 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
11957 dev_priv->shared_dplls[i].get_hw_state =
11958 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
11959 }
11960}
11961
7c74ade1
DV
11962static void intel_shared_dpll_init(struct drm_device *dev)
11963{
e7b903d2 11964 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 11965
9cd86933
DV
11966 if (HAS_DDI(dev))
11967 intel_ddi_pll_init(dev);
11968 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
11969 ibx_pch_dpll_init(dev);
11970 else
11971 dev_priv->num_shared_dpll = 0;
11972
11973 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
11974}
11975
6beb8c23
MR
11976/**
11977 * intel_prepare_plane_fb - Prepare fb for usage on plane
11978 * @plane: drm plane to prepare for
11979 * @fb: framebuffer to prepare for presentation
11980 *
11981 * Prepares a framebuffer for usage on a display plane. Generally this
11982 * involves pinning the underlying object and updating the frontbuffer tracking
11983 * bits. Some older platforms need special physical address handling for
11984 * cursor planes.
11985 *
11986 * Returns 0 on success, negative error code on failure.
11987 */
11988int
11989intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
11990 struct drm_framebuffer *fb,
11991 const struct drm_plane_state *new_state)
465c120c
MR
11992{
11993 struct drm_device *dev = plane->dev;
6beb8c23
MR
11994 struct intel_plane *intel_plane = to_intel_plane(plane);
11995 enum pipe pipe = intel_plane->pipe;
11996 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11997 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11998 unsigned frontbuffer_bits = 0;
11999 int ret = 0;
465c120c 12000
ea2c67bb 12001 if (!obj)
465c120c
MR
12002 return 0;
12003
6beb8c23
MR
12004 switch (plane->type) {
12005 case DRM_PLANE_TYPE_PRIMARY:
12006 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12007 break;
12008 case DRM_PLANE_TYPE_CURSOR:
12009 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12010 break;
12011 case DRM_PLANE_TYPE_OVERLAY:
12012 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12013 break;
12014 }
465c120c 12015
6beb8c23 12016 mutex_lock(&dev->struct_mutex);
465c120c 12017
6beb8c23
MR
12018 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12019 INTEL_INFO(dev)->cursor_needs_physical) {
12020 int align = IS_I830(dev) ? 16 * 1024 : 256;
12021 ret = i915_gem_object_attach_phys(obj, align);
12022 if (ret)
12023 DRM_DEBUG_KMS("failed to attach phys object\n");
12024 } else {
12025 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
12026 }
465c120c 12027
6beb8c23
MR
12028 if (ret == 0)
12029 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 12030
4c34574f 12031 mutex_unlock(&dev->struct_mutex);
465c120c 12032
6beb8c23
MR
12033 return ret;
12034}
12035
38f3ce3a
MR
12036/**
12037 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12038 * @plane: drm plane to clean up for
12039 * @fb: old framebuffer that was on plane
12040 *
12041 * Cleans up a framebuffer that has just been removed from a plane.
12042 */
12043void
12044intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
12045 struct drm_framebuffer *fb,
12046 const struct drm_plane_state *old_state)
38f3ce3a
MR
12047{
12048 struct drm_device *dev = plane->dev;
12049 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12050
12051 if (WARN_ON(!obj))
12052 return;
12053
12054 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12055 !INTEL_INFO(dev)->cursor_needs_physical) {
12056 mutex_lock(&dev->struct_mutex);
12057 intel_unpin_fb_obj(obj);
12058 mutex_unlock(&dev->struct_mutex);
12059 }
465c120c
MR
12060}
12061
12062static int
3c692a41
GP
12063intel_check_primary_plane(struct drm_plane *plane,
12064 struct intel_plane_state *state)
12065{
32b7eeec
MR
12066 struct drm_device *dev = plane->dev;
12067 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 12068 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 12069 struct intel_crtc *intel_crtc;
2b875c22 12070 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
12071 struct drm_rect *dest = &state->dst;
12072 struct drm_rect *src = &state->src;
12073 const struct drm_rect *clip = &state->clip;
465c120c
MR
12074 int ret;
12075
ea2c67bb
MR
12076 crtc = crtc ? crtc : plane->crtc;
12077 intel_crtc = to_intel_crtc(crtc);
12078
c59cb179
MR
12079 ret = drm_plane_helper_check_update(plane, crtc, fb,
12080 src, dest, clip,
12081 DRM_PLANE_HELPER_NO_SCALING,
12082 DRM_PLANE_HELPER_NO_SCALING,
12083 false, true, &state->visible);
12084 if (ret)
12085 return ret;
465c120c 12086
32b7eeec
MR
12087 if (intel_crtc->active) {
12088 intel_crtc->atomic.wait_for_flips = true;
12089
12090 /*
12091 * FBC does not work on some platforms for rotated
12092 * planes, so disable it when rotation is not 0 and
12093 * update it when rotation is set back to 0.
12094 *
12095 * FIXME: This is redundant with the fbc update done in
12096 * the primary plane enable function except that that
12097 * one is done too late. We eventually need to unify
12098 * this.
12099 */
12100 if (intel_crtc->primary_enabled &&
12101 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
e35fef21 12102 dev_priv->fbc.crtc == intel_crtc &&
8e7d688b 12103 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
12104 intel_crtc->atomic.disable_fbc = true;
12105 }
12106
12107 if (state->visible) {
12108 /*
12109 * BDW signals flip done immediately if the plane
12110 * is disabled, even if the plane enable is already
12111 * armed to occur at the next vblank :(
12112 */
12113 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12114 intel_crtc->atomic.wait_vblank = true;
12115 }
12116
12117 intel_crtc->atomic.fb_bits |=
12118 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12119
12120 intel_crtc->atomic.update_fbc = true;
0fda6568
TU
12121
12122 /* Update watermarks on tiling changes. */
12123 if (!plane->state->fb || !state->base.fb ||
12124 plane->state->fb->modifier[0] !=
12125 state->base.fb->modifier[0])
12126 intel_crtc->atomic.update_wm = true;
ccc759dc
GP
12127 }
12128
14af293f
GP
12129 return 0;
12130}
12131
12132static void
12133intel_commit_primary_plane(struct drm_plane *plane,
12134 struct intel_plane_state *state)
12135{
2b875c22
MR
12136 struct drm_crtc *crtc = state->base.crtc;
12137 struct drm_framebuffer *fb = state->base.fb;
12138 struct drm_device *dev = plane->dev;
14af293f 12139 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 12140 struct intel_crtc *intel_crtc;
14af293f
GP
12141 struct drm_rect *src = &state->src;
12142
ea2c67bb
MR
12143 crtc = crtc ? crtc : plane->crtc;
12144 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
12145
12146 plane->fb = fb;
9dc806fc
MR
12147 crtc->x = src->x1 >> 16;
12148 crtc->y = src->y1 >> 16;
ccc759dc 12149
ccc759dc 12150 if (intel_crtc->active) {
ccc759dc 12151 if (state->visible) {
ccc759dc
GP
12152 /* FIXME: kill this fastboot hack */
12153 intel_update_pipe_size(intel_crtc);
465c120c 12154
ccc759dc 12155 intel_crtc->primary_enabled = true;
465c120c 12156
ccc759dc
GP
12157 dev_priv->display.update_primary_plane(crtc, plane->fb,
12158 crtc->x, crtc->y);
ccc759dc
GP
12159 } else {
12160 /*
12161 * If clipping results in a non-visible primary plane,
12162 * we'll disable the primary plane. Note that this is
12163 * a bit different than what happens if userspace
12164 * explicitly disables the plane by passing fb=0
12165 * because plane->fb still gets set and pinned.
12166 */
12167 intel_disable_primary_hw_plane(plane, crtc);
48404c1e 12168 }
ccc759dc 12169 }
465c120c
MR
12170}
12171
32b7eeec 12172static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 12173{
32b7eeec 12174 struct drm_device *dev = crtc->dev;
140fd38d 12175 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 12176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
12177 struct intel_plane *intel_plane;
12178 struct drm_plane *p;
12179 unsigned fb_bits = 0;
12180
12181 /* Track fb's for any planes being disabled */
12182 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12183 intel_plane = to_intel_plane(p);
12184
12185 if (intel_crtc->atomic.disabled_planes &
12186 (1 << drm_plane_index(p))) {
12187 switch (p->type) {
12188 case DRM_PLANE_TYPE_PRIMARY:
12189 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12190 break;
12191 case DRM_PLANE_TYPE_CURSOR:
12192 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12193 break;
12194 case DRM_PLANE_TYPE_OVERLAY:
12195 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12196 break;
12197 }
3c692a41 12198
ea2c67bb
MR
12199 mutex_lock(&dev->struct_mutex);
12200 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12201 mutex_unlock(&dev->struct_mutex);
12202 }
12203 }
3c692a41 12204
32b7eeec
MR
12205 if (intel_crtc->atomic.wait_for_flips)
12206 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 12207
32b7eeec
MR
12208 if (intel_crtc->atomic.disable_fbc)
12209 intel_fbc_disable(dev);
3c692a41 12210
32b7eeec
MR
12211 if (intel_crtc->atomic.pre_disable_primary)
12212 intel_pre_disable_primary(crtc);
3c692a41 12213
32b7eeec
MR
12214 if (intel_crtc->atomic.update_wm)
12215 intel_update_watermarks(crtc);
3c692a41 12216
32b7eeec 12217 intel_runtime_pm_get(dev_priv);
3c692a41 12218
c34c9ee4
MR
12219 /* Perform vblank evasion around commit operation */
12220 if (intel_crtc->active)
12221 intel_crtc->atomic.evade =
12222 intel_pipe_update_start(intel_crtc,
12223 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
12224}
12225
12226static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12227{
12228 struct drm_device *dev = crtc->dev;
12229 struct drm_i915_private *dev_priv = dev->dev_private;
12230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12231 struct drm_plane *p;
12232
c34c9ee4
MR
12233 if (intel_crtc->atomic.evade)
12234 intel_pipe_update_end(intel_crtc,
12235 intel_crtc->atomic.start_vbl_count);
3c692a41 12236
140fd38d 12237 intel_runtime_pm_put(dev_priv);
3c692a41 12238
32b7eeec
MR
12239 if (intel_crtc->atomic.wait_vblank)
12240 intel_wait_for_vblank(dev, intel_crtc->pipe);
12241
12242 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12243
12244 if (intel_crtc->atomic.update_fbc) {
ccc759dc 12245 mutex_lock(&dev->struct_mutex);
7ff0ebcc 12246 intel_fbc_update(dev);
ccc759dc 12247 mutex_unlock(&dev->struct_mutex);
38f3ce3a 12248 }
3c692a41 12249
32b7eeec
MR
12250 if (intel_crtc->atomic.post_enable_primary)
12251 intel_post_enable_primary(crtc);
3c692a41 12252
32b7eeec
MR
12253 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12254 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12255 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12256 false, false);
12257
12258 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
12259}
12260
cf4c7c12 12261/**
4a3b8769
MR
12262 * intel_plane_destroy - destroy a plane
12263 * @plane: plane to destroy
cf4c7c12 12264 *
4a3b8769
MR
12265 * Common destruction function for all types of planes (primary, cursor,
12266 * sprite).
cf4c7c12 12267 */
4a3b8769 12268void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
12269{
12270 struct intel_plane *intel_plane = to_intel_plane(plane);
12271 drm_plane_cleanup(plane);
12272 kfree(intel_plane);
12273}
12274
65a3fea0 12275const struct drm_plane_funcs intel_plane_funcs = {
ff42e093
DV
12276 .update_plane = drm_plane_helper_update,
12277 .disable_plane = drm_plane_helper_disable,
3d7d6510 12278 .destroy = intel_plane_destroy,
c196e1d6 12279 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
12280 .atomic_get_property = intel_plane_atomic_get_property,
12281 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
12282 .atomic_duplicate_state = intel_plane_duplicate_state,
12283 .atomic_destroy_state = intel_plane_destroy_state,
12284
465c120c
MR
12285};
12286
12287static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12288 int pipe)
12289{
12290 struct intel_plane *primary;
8e7d688b 12291 struct intel_plane_state *state;
465c120c
MR
12292 const uint32_t *intel_primary_formats;
12293 int num_formats;
12294
12295 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12296 if (primary == NULL)
12297 return NULL;
12298
8e7d688b
MR
12299 state = intel_create_plane_state(&primary->base);
12300 if (!state) {
ea2c67bb
MR
12301 kfree(primary);
12302 return NULL;
12303 }
8e7d688b 12304 primary->base.state = &state->base;
ea2c67bb 12305
465c120c
MR
12306 primary->can_scale = false;
12307 primary->max_downscale = 1;
12308 primary->pipe = pipe;
12309 primary->plane = pipe;
c59cb179
MR
12310 primary->check_plane = intel_check_primary_plane;
12311 primary->commit_plane = intel_commit_primary_plane;
465c120c
MR
12312 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12313 primary->plane = !pipe;
12314
12315 if (INTEL_INFO(dev)->gen <= 3) {
12316 intel_primary_formats = intel_primary_formats_gen2;
12317 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12318 } else {
12319 intel_primary_formats = intel_primary_formats_gen4;
12320 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12321 }
12322
12323 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 12324 &intel_plane_funcs,
465c120c
MR
12325 intel_primary_formats, num_formats,
12326 DRM_PLANE_TYPE_PRIMARY);
48404c1e
SJ
12327
12328 if (INTEL_INFO(dev)->gen >= 4) {
12329 if (!dev->mode_config.rotation_property)
12330 dev->mode_config.rotation_property =
12331 drm_mode_create_rotation_property(dev,
12332 BIT(DRM_ROTATE_0) |
12333 BIT(DRM_ROTATE_180));
12334 if (dev->mode_config.rotation_property)
12335 drm_object_attach_property(&primary->base.base,
12336 dev->mode_config.rotation_property,
8e7d688b 12337 state->base.rotation);
48404c1e
SJ
12338 }
12339
ea2c67bb
MR
12340 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12341
465c120c
MR
12342 return &primary->base;
12343}
12344
3d7d6510 12345static int
852e787c
GP
12346intel_check_cursor_plane(struct drm_plane *plane,
12347 struct intel_plane_state *state)
3d7d6510 12348{
2b875c22 12349 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 12350 struct drm_device *dev = plane->dev;
2b875c22 12351 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
12352 struct drm_rect *dest = &state->dst;
12353 struct drm_rect *src = &state->src;
12354 const struct drm_rect *clip = &state->clip;
757f9a3e 12355 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 12356 struct intel_crtc *intel_crtc;
757f9a3e
GP
12357 unsigned stride;
12358 int ret;
3d7d6510 12359
ea2c67bb
MR
12360 crtc = crtc ? crtc : plane->crtc;
12361 intel_crtc = to_intel_crtc(crtc);
12362
757f9a3e 12363 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 12364 src, dest, clip,
3d7d6510
MR
12365 DRM_PLANE_HELPER_NO_SCALING,
12366 DRM_PLANE_HELPER_NO_SCALING,
852e787c 12367 true, true, &state->visible);
757f9a3e
GP
12368 if (ret)
12369 return ret;
12370
12371
12372 /* if we want to turn off the cursor ignore width and height */
12373 if (!obj)
32b7eeec 12374 goto finish;
757f9a3e 12375
757f9a3e 12376 /* Check for which cursor types we support */
ea2c67bb
MR
12377 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12378 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12379 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
12380 return -EINVAL;
12381 }
12382
ea2c67bb
MR
12383 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12384 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
12385 DRM_DEBUG_KMS("buffer is too small\n");
12386 return -ENOMEM;
12387 }
12388
3a656b54 12389 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e
GP
12390 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12391 ret = -EINVAL;
12392 }
757f9a3e 12393
32b7eeec
MR
12394finish:
12395 if (intel_crtc->active) {
3749f463 12396 if (plane->state->crtc_w != state->base.crtc_w)
32b7eeec
MR
12397 intel_crtc->atomic.update_wm = true;
12398
12399 intel_crtc->atomic.fb_bits |=
12400 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12401 }
12402
757f9a3e 12403 return ret;
852e787c 12404}
3d7d6510 12405
f4a2cf29 12406static void
852e787c
GP
12407intel_commit_cursor_plane(struct drm_plane *plane,
12408 struct intel_plane_state *state)
12409{
2b875c22 12410 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
12411 struct drm_device *dev = plane->dev;
12412 struct intel_crtc *intel_crtc;
2b875c22 12413 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 12414 uint32_t addr;
852e787c 12415
ea2c67bb
MR
12416 crtc = crtc ? crtc : plane->crtc;
12417 intel_crtc = to_intel_crtc(crtc);
12418
2b875c22 12419 plane->fb = state->base.fb;
ea2c67bb
MR
12420 crtc->cursor_x = state->base.crtc_x;
12421 crtc->cursor_y = state->base.crtc_y;
12422
a912f12f
GP
12423 if (intel_crtc->cursor_bo == obj)
12424 goto update;
4ed91096 12425
f4a2cf29 12426 if (!obj)
a912f12f 12427 addr = 0;
f4a2cf29 12428 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 12429 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 12430 else
a912f12f 12431 addr = obj->phys_handle->busaddr;
852e787c 12432
a912f12f
GP
12433 intel_crtc->cursor_addr = addr;
12434 intel_crtc->cursor_bo = obj;
12435update:
852e787c 12436
32b7eeec 12437 if (intel_crtc->active)
a912f12f 12438 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
12439}
12440
3d7d6510
MR
12441static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12442 int pipe)
12443{
12444 struct intel_plane *cursor;
8e7d688b 12445 struct intel_plane_state *state;
3d7d6510
MR
12446
12447 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12448 if (cursor == NULL)
12449 return NULL;
12450
8e7d688b
MR
12451 state = intel_create_plane_state(&cursor->base);
12452 if (!state) {
ea2c67bb
MR
12453 kfree(cursor);
12454 return NULL;
12455 }
8e7d688b 12456 cursor->base.state = &state->base;
ea2c67bb 12457
3d7d6510
MR
12458 cursor->can_scale = false;
12459 cursor->max_downscale = 1;
12460 cursor->pipe = pipe;
12461 cursor->plane = pipe;
c59cb179
MR
12462 cursor->check_plane = intel_check_cursor_plane;
12463 cursor->commit_plane = intel_commit_cursor_plane;
3d7d6510
MR
12464
12465 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 12466 &intel_plane_funcs,
3d7d6510
MR
12467 intel_cursor_formats,
12468 ARRAY_SIZE(intel_cursor_formats),
12469 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
12470
12471 if (INTEL_INFO(dev)->gen >= 4) {
12472 if (!dev->mode_config.rotation_property)
12473 dev->mode_config.rotation_property =
12474 drm_mode_create_rotation_property(dev,
12475 BIT(DRM_ROTATE_0) |
12476 BIT(DRM_ROTATE_180));
12477 if (dev->mode_config.rotation_property)
12478 drm_object_attach_property(&cursor->base.base,
12479 dev->mode_config.rotation_property,
8e7d688b 12480 state->base.rotation);
4398ad45
VS
12481 }
12482
ea2c67bb
MR
12483 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12484
3d7d6510
MR
12485 return &cursor->base;
12486}
12487
b358d0a6 12488static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 12489{
fbee40df 12490 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 12491 struct intel_crtc *intel_crtc;
f5de6e07 12492 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
12493 struct drm_plane *primary = NULL;
12494 struct drm_plane *cursor = NULL;
465c120c 12495 int i, ret;
79e53945 12496
955382f3 12497 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
12498 if (intel_crtc == NULL)
12499 return;
12500
f5de6e07
ACO
12501 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12502 if (!crtc_state)
12503 goto fail;
12504 intel_crtc_set_state(intel_crtc, crtc_state);
07878248 12505 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 12506
465c120c 12507 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
12508 if (!primary)
12509 goto fail;
12510
12511 cursor = intel_cursor_plane_create(dev, pipe);
12512 if (!cursor)
12513 goto fail;
12514
465c120c 12515 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
12516 cursor, &intel_crtc_funcs);
12517 if (ret)
12518 goto fail;
79e53945
JB
12519
12520 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
12521 for (i = 0; i < 256; i++) {
12522 intel_crtc->lut_r[i] = i;
12523 intel_crtc->lut_g[i] = i;
12524 intel_crtc->lut_b[i] = i;
12525 }
12526
1f1c2e24
VS
12527 /*
12528 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 12529 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 12530 */
80824003
JB
12531 intel_crtc->pipe = pipe;
12532 intel_crtc->plane = pipe;
3a77c4c4 12533 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 12534 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 12535 intel_crtc->plane = !pipe;
80824003
JB
12536 }
12537
4b0e333e
CW
12538 intel_crtc->cursor_base = ~0;
12539 intel_crtc->cursor_cntl = ~0;
dc41c154 12540 intel_crtc->cursor_size = ~0;
8d7849db 12541
22fd0fab
JB
12542 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12543 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12544 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12545 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12546
9362c7c5
ACO
12547 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12548
79e53945 12549 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
12550
12551 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
12552 return;
12553
12554fail:
12555 if (primary)
12556 drm_plane_cleanup(primary);
12557 if (cursor)
12558 drm_plane_cleanup(cursor);
f5de6e07 12559 kfree(crtc_state);
3d7d6510 12560 kfree(intel_crtc);
79e53945
JB
12561}
12562
752aa88a
JB
12563enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12564{
12565 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 12566 struct drm_device *dev = connector->base.dev;
752aa88a 12567
51fd371b 12568 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 12569
d3babd3f 12570 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
12571 return INVALID_PIPE;
12572
12573 return to_intel_crtc(encoder->crtc)->pipe;
12574}
12575
08d7b3d1 12576int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 12577 struct drm_file *file)
08d7b3d1 12578{
08d7b3d1 12579 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 12580 struct drm_crtc *drmmode_crtc;
c05422d5 12581 struct intel_crtc *crtc;
08d7b3d1 12582
7707e653 12583 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 12584
7707e653 12585 if (!drmmode_crtc) {
08d7b3d1 12586 DRM_ERROR("no such CRTC id\n");
3f2c2057 12587 return -ENOENT;
08d7b3d1
CW
12588 }
12589
7707e653 12590 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 12591 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 12592
c05422d5 12593 return 0;
08d7b3d1
CW
12594}
12595
66a9278e 12596static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 12597{
66a9278e
DV
12598 struct drm_device *dev = encoder->base.dev;
12599 struct intel_encoder *source_encoder;
79e53945 12600 int index_mask = 0;
79e53945
JB
12601 int entry = 0;
12602
b2784e15 12603 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 12604 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
12605 index_mask |= (1 << entry);
12606
79e53945
JB
12607 entry++;
12608 }
4ef69c7a 12609
79e53945
JB
12610 return index_mask;
12611}
12612
4d302442
CW
12613static bool has_edp_a(struct drm_device *dev)
12614{
12615 struct drm_i915_private *dev_priv = dev->dev_private;
12616
12617 if (!IS_MOBILE(dev))
12618 return false;
12619
12620 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12621 return false;
12622
e3589908 12623 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
12624 return false;
12625
12626 return true;
12627}
12628
84b4e042
JB
12629static bool intel_crt_present(struct drm_device *dev)
12630{
12631 struct drm_i915_private *dev_priv = dev->dev_private;
12632
884497ed
DL
12633 if (INTEL_INFO(dev)->gen >= 9)
12634 return false;
12635
cf404ce4 12636 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
12637 return false;
12638
12639 if (IS_CHERRYVIEW(dev))
12640 return false;
12641
12642 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12643 return false;
12644
12645 return true;
12646}
12647
79e53945
JB
12648static void intel_setup_outputs(struct drm_device *dev)
12649{
725e30ad 12650 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 12651 struct intel_encoder *encoder;
c6f95f27 12652 struct drm_connector *connector;
cb0953d7 12653 bool dpd_is_edp = false;
79e53945 12654
c9093354 12655 intel_lvds_init(dev);
79e53945 12656
84b4e042 12657 if (intel_crt_present(dev))
79935fca 12658 intel_crt_init(dev);
cb0953d7 12659
affa9354 12660 if (HAS_DDI(dev)) {
0e72a5b5
ED
12661 int found;
12662
de31facd
JB
12663 /*
12664 * Haswell uses DDI functions to detect digital outputs.
12665 * On SKL pre-D0 the strap isn't connected, so we assume
12666 * it's there.
12667 */
0e72a5b5 12668 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
12669 /* WaIgnoreDDIAStrap: skl */
12670 if (found ||
12671 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
12672 intel_ddi_init(dev, PORT_A);
12673
12674 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12675 * register */
12676 found = I915_READ(SFUSE_STRAP);
12677
12678 if (found & SFUSE_STRAP_DDIB_DETECTED)
12679 intel_ddi_init(dev, PORT_B);
12680 if (found & SFUSE_STRAP_DDIC_DETECTED)
12681 intel_ddi_init(dev, PORT_C);
12682 if (found & SFUSE_STRAP_DDID_DETECTED)
12683 intel_ddi_init(dev, PORT_D);
12684 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 12685 int found;
5d8a7752 12686 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
12687
12688 if (has_edp_a(dev))
12689 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 12690
dc0fa718 12691 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 12692 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 12693 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 12694 if (!found)
e2debe91 12695 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 12696 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 12697 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
12698 }
12699
dc0fa718 12700 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 12701 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 12702
dc0fa718 12703 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 12704 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 12705
5eb08b69 12706 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 12707 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 12708
270b3042 12709 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 12710 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 12711 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
12712 /*
12713 * The DP_DETECTED bit is the latched state of the DDC
12714 * SDA pin at boot. However since eDP doesn't require DDC
12715 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12716 * eDP ports may have been muxed to an alternate function.
12717 * Thus we can't rely on the DP_DETECTED bit alone to detect
12718 * eDP ports. Consult the VBT as well as DP_DETECTED to
12719 * detect eDP ports.
12720 */
d2182a66
VS
12721 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12722 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
12723 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12724 PORT_B);
e17ac6db
VS
12725 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12726 intel_dp_is_edp(dev, PORT_B))
12727 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 12728
d2182a66
VS
12729 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12730 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
12731 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12732 PORT_C);
e17ac6db
VS
12733 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12734 intel_dp_is_edp(dev, PORT_C))
12735 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 12736
9418c1f1 12737 if (IS_CHERRYVIEW(dev)) {
e17ac6db 12738 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
12739 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12740 PORT_D);
e17ac6db
VS
12741 /* eDP not supported on port D, so don't check VBT */
12742 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12743 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
12744 }
12745
3cfca973 12746 intel_dsi_init(dev);
103a196f 12747 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 12748 bool found = false;
7d57382e 12749
e2debe91 12750 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12751 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 12752 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
12753 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12754 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 12755 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 12756 }
27185ae1 12757
e7281eab 12758 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12759 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 12760 }
13520b05
KH
12761
12762 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 12763
e2debe91 12764 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 12765 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 12766 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 12767 }
27185ae1 12768
e2debe91 12769 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 12770
b01f2c3a
JB
12771 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12772 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 12773 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 12774 }
e7281eab 12775 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 12776 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 12777 }
27185ae1 12778
b01f2c3a 12779 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 12780 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 12781 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 12782 } else if (IS_GEN2(dev))
79e53945
JB
12783 intel_dvo_init(dev);
12784
103a196f 12785 if (SUPPORTS_TV(dev))
79e53945
JB
12786 intel_tv_init(dev);
12787
c6f95f27
MR
12788 /*
12789 * FIXME: We don't have full atomic support yet, but we want to be
12790 * able to enable/test plane updates via the atomic interface in the
12791 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12792 * will take some atomic codepaths to lookup properties during
12793 * drmModeGetConnector() that unconditionally dereference
12794 * connector->state.
12795 *
12796 * We create a dummy connector state here for each connector to ensure
12797 * the DRM core doesn't try to dereference a NULL connector->state.
12798 * The actual connector properties will never be updated or contain
12799 * useful information, but since we're doing this specifically for
12800 * testing/debug of the plane operations (and only when a specific
12801 * kernel module option is given), that shouldn't really matter.
12802 *
12803 * Once atomic support for crtc's + connectors lands, this loop should
12804 * be removed since we'll be setting up real connector state, which
12805 * will contain Intel-specific properties.
12806 */
12807 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12808 list_for_each_entry(connector,
12809 &dev->mode_config.connector_list,
12810 head) {
12811 if (!WARN_ON(connector->state)) {
12812 connector->state =
12813 kzalloc(sizeof(*connector->state),
12814 GFP_KERNEL);
12815 }
12816 }
12817 }
12818
0bc12bcb 12819 intel_psr_init(dev);
7c8f8a70 12820
b2784e15 12821 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
12822 encoder->base.possible_crtcs = encoder->crtc_mask;
12823 encoder->base.possible_clones =
66a9278e 12824 intel_encoder_clones(encoder);
79e53945 12825 }
47356eb6 12826
dde86e2d 12827 intel_init_pch_refclk(dev);
270b3042
DV
12828
12829 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
12830}
12831
12832static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12833{
60a5ca01 12834 struct drm_device *dev = fb->dev;
79e53945 12835 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 12836
ef2d633e 12837 drm_framebuffer_cleanup(fb);
60a5ca01 12838 mutex_lock(&dev->struct_mutex);
ef2d633e 12839 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
12840 drm_gem_object_unreference(&intel_fb->obj->base);
12841 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12842 kfree(intel_fb);
12843}
12844
12845static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 12846 struct drm_file *file,
79e53945
JB
12847 unsigned int *handle)
12848{
12849 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 12850 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 12851
05394f39 12852 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
12853}
12854
12855static const struct drm_framebuffer_funcs intel_fb_funcs = {
12856 .destroy = intel_user_framebuffer_destroy,
12857 .create_handle = intel_user_framebuffer_create_handle,
12858};
12859
b321803d
DL
12860static
12861u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12862 uint32_t pixel_format)
12863{
12864 u32 gen = INTEL_INFO(dev)->gen;
12865
12866 if (gen >= 9) {
12867 /* "The stride in bytes must not exceed the of the size of 8K
12868 * pixels and 32K bytes."
12869 */
12870 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12871 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12872 return 32*1024;
12873 } else if (gen >= 4) {
12874 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12875 return 16*1024;
12876 else
12877 return 32*1024;
12878 } else if (gen >= 3) {
12879 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12880 return 8*1024;
12881 else
12882 return 16*1024;
12883 } else {
12884 /* XXX DSPC is limited to 4k tiled */
12885 return 8*1024;
12886 }
12887}
12888
b5ea642a
DV
12889static int intel_framebuffer_init(struct drm_device *dev,
12890 struct intel_framebuffer *intel_fb,
12891 struct drm_mode_fb_cmd2 *mode_cmd,
12892 struct drm_i915_gem_object *obj)
79e53945 12893{
6761dd31 12894 unsigned int aligned_height;
79e53945 12895 int ret;
b321803d 12896 u32 pitch_limit, stride_alignment;
79e53945 12897
dd4916c5
DV
12898 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12899
2a80eada
DV
12900 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12901 /* Enforce that fb modifier and tiling mode match, but only for
12902 * X-tiled. This is needed for FBC. */
12903 if (!!(obj->tiling_mode == I915_TILING_X) !=
12904 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12905 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12906 return -EINVAL;
12907 }
12908 } else {
12909 if (obj->tiling_mode == I915_TILING_X)
12910 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12911 else if (obj->tiling_mode == I915_TILING_Y) {
12912 DRM_DEBUG("No Y tiling for legacy addfb\n");
12913 return -EINVAL;
12914 }
12915 }
12916
9a8f0a12
TU
12917 /* Passed in modifier sanity checking. */
12918 switch (mode_cmd->modifier[0]) {
12919 case I915_FORMAT_MOD_Y_TILED:
12920 case I915_FORMAT_MOD_Yf_TILED:
12921 if (INTEL_INFO(dev)->gen < 9) {
12922 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12923 mode_cmd->modifier[0]);
12924 return -EINVAL;
12925 }
12926 case DRM_FORMAT_MOD_NONE:
12927 case I915_FORMAT_MOD_X_TILED:
12928 break;
12929 default:
12930 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12931 mode_cmd->modifier[0]);
57cd6508 12932 return -EINVAL;
c16ed4be 12933 }
57cd6508 12934
b321803d
DL
12935 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12936 mode_cmd->pixel_format);
12937 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12938 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12939 mode_cmd->pitches[0], stride_alignment);
57cd6508 12940 return -EINVAL;
c16ed4be 12941 }
57cd6508 12942
b321803d
DL
12943 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12944 mode_cmd->pixel_format);
a35cdaa0 12945 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
12946 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12947 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 12948 "tiled" : "linear",
a35cdaa0 12949 mode_cmd->pitches[0], pitch_limit);
5d7bd705 12950 return -EINVAL;
c16ed4be 12951 }
5d7bd705 12952
2a80eada 12953 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
12954 mode_cmd->pitches[0] != obj->stride) {
12955 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12956 mode_cmd->pitches[0], obj->stride);
5d7bd705 12957 return -EINVAL;
c16ed4be 12958 }
5d7bd705 12959
57779d06 12960 /* Reject formats not supported by any plane early. */
308e5bcb 12961 switch (mode_cmd->pixel_format) {
57779d06 12962 case DRM_FORMAT_C8:
04b3924d
VS
12963 case DRM_FORMAT_RGB565:
12964 case DRM_FORMAT_XRGB8888:
12965 case DRM_FORMAT_ARGB8888:
57779d06
VS
12966 break;
12967 case DRM_FORMAT_XRGB1555:
12968 case DRM_FORMAT_ARGB1555:
c16ed4be 12969 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
12970 DRM_DEBUG("unsupported pixel format: %s\n",
12971 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12972 return -EINVAL;
c16ed4be 12973 }
57779d06
VS
12974 break;
12975 case DRM_FORMAT_XBGR8888:
12976 case DRM_FORMAT_ABGR8888:
04b3924d
VS
12977 case DRM_FORMAT_XRGB2101010:
12978 case DRM_FORMAT_ARGB2101010:
57779d06
VS
12979 case DRM_FORMAT_XBGR2101010:
12980 case DRM_FORMAT_ABGR2101010:
c16ed4be 12981 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
12982 DRM_DEBUG("unsupported pixel format: %s\n",
12983 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12984 return -EINVAL;
c16ed4be 12985 }
b5626747 12986 break;
04b3924d
VS
12987 case DRM_FORMAT_YUYV:
12988 case DRM_FORMAT_UYVY:
12989 case DRM_FORMAT_YVYU:
12990 case DRM_FORMAT_VYUY:
c16ed4be 12991 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
12992 DRM_DEBUG("unsupported pixel format: %s\n",
12993 drm_get_format_name(mode_cmd->pixel_format));
57779d06 12994 return -EINVAL;
c16ed4be 12995 }
57cd6508
CW
12996 break;
12997 default:
4ee62c76
VS
12998 DRM_DEBUG("unsupported pixel format: %s\n",
12999 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
13000 return -EINVAL;
13001 }
13002
90f9a336
VS
13003 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13004 if (mode_cmd->offsets[0] != 0)
13005 return -EINVAL;
13006
ec2c981e 13007 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
13008 mode_cmd->pixel_format,
13009 mode_cmd->modifier[0]);
53155c0a
DV
13010 /* FIXME drm helper for size checks (especially planar formats)? */
13011 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13012 return -EINVAL;
13013
c7d73f6a
DV
13014 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13015 intel_fb->obj = obj;
80075d49 13016 intel_fb->obj->framebuffer_references++;
c7d73f6a 13017
79e53945
JB
13018 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13019 if (ret) {
13020 DRM_ERROR("framebuffer init failed %d\n", ret);
13021 return ret;
13022 }
13023
79e53945
JB
13024 return 0;
13025}
13026
79e53945
JB
13027static struct drm_framebuffer *
13028intel_user_framebuffer_create(struct drm_device *dev,
13029 struct drm_file *filp,
308e5bcb 13030 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 13031{
05394f39 13032 struct drm_i915_gem_object *obj;
79e53945 13033
308e5bcb
JB
13034 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13035 mode_cmd->handles[0]));
c8725226 13036 if (&obj->base == NULL)
cce13ff7 13037 return ERR_PTR(-ENOENT);
79e53945 13038
d2dff872 13039 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
13040}
13041
4520f53a 13042#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 13043static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
13044{
13045}
13046#endif
13047
79e53945 13048static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 13049 .fb_create = intel_user_framebuffer_create,
0632fef6 13050 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
13051 .atomic_check = intel_atomic_check,
13052 .atomic_commit = intel_atomic_commit,
79e53945
JB
13053};
13054
e70236a8
JB
13055/* Set up chip specific display functions */
13056static void intel_init_display(struct drm_device *dev)
13057{
13058 struct drm_i915_private *dev_priv = dev->dev_private;
13059
ee9300bb
DV
13060 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13061 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
13062 else if (IS_CHERRYVIEW(dev))
13063 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
13064 else if (IS_VALLEYVIEW(dev))
13065 dev_priv->display.find_dpll = vlv_find_best_dpll;
13066 else if (IS_PINEVIEW(dev))
13067 dev_priv->display.find_dpll = pnv_find_best_dpll;
13068 else
13069 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13070
bc8d7dff
DL
13071 if (INTEL_INFO(dev)->gen >= 9) {
13072 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
13073 dev_priv->display.get_initial_plane_config =
13074 skylake_get_initial_plane_config;
bc8d7dff
DL
13075 dev_priv->display.crtc_compute_clock =
13076 haswell_crtc_compute_clock;
13077 dev_priv->display.crtc_enable = haswell_crtc_enable;
13078 dev_priv->display.crtc_disable = haswell_crtc_disable;
13079 dev_priv->display.off = ironlake_crtc_off;
13080 dev_priv->display.update_primary_plane =
13081 skylake_update_primary_plane;
13082 } else if (HAS_DDI(dev)) {
0e8ffe1b 13083 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
13084 dev_priv->display.get_initial_plane_config =
13085 ironlake_get_initial_plane_config;
797d0259
ACO
13086 dev_priv->display.crtc_compute_clock =
13087 haswell_crtc_compute_clock;
4f771f10
PZ
13088 dev_priv->display.crtc_enable = haswell_crtc_enable;
13089 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 13090 dev_priv->display.off = ironlake_crtc_off;
bc8d7dff
DL
13091 dev_priv->display.update_primary_plane =
13092 ironlake_update_primary_plane;
09b4ddf9 13093 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 13094 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
13095 dev_priv->display.get_initial_plane_config =
13096 ironlake_get_initial_plane_config;
3fb37703
ACO
13097 dev_priv->display.crtc_compute_clock =
13098 ironlake_crtc_compute_clock;
76e5a89c
DV
13099 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13100 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 13101 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
13102 dev_priv->display.update_primary_plane =
13103 ironlake_update_primary_plane;
89b667f8
JB
13104 } else if (IS_VALLEYVIEW(dev)) {
13105 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
13106 dev_priv->display.get_initial_plane_config =
13107 i9xx_get_initial_plane_config;
d6dfee7a 13108 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
13109 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13110 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13111 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
13112 dev_priv->display.update_primary_plane =
13113 i9xx_update_primary_plane;
f564048e 13114 } else {
0e8ffe1b 13115 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
13116 dev_priv->display.get_initial_plane_config =
13117 i9xx_get_initial_plane_config;
d6dfee7a 13118 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
13119 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13120 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 13121 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
13122 dev_priv->display.update_primary_plane =
13123 i9xx_update_primary_plane;
f564048e 13124 }
e70236a8 13125
e70236a8 13126 /* Returns the core display clock speed */
25eb05fc
JB
13127 if (IS_VALLEYVIEW(dev))
13128 dev_priv->display.get_display_clock_speed =
13129 valleyview_get_display_clock_speed;
13130 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
13131 dev_priv->display.get_display_clock_speed =
13132 i945_get_display_clock_speed;
13133 else if (IS_I915G(dev))
13134 dev_priv->display.get_display_clock_speed =
13135 i915_get_display_clock_speed;
257a7ffc 13136 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
13137 dev_priv->display.get_display_clock_speed =
13138 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
13139 else if (IS_PINEVIEW(dev))
13140 dev_priv->display.get_display_clock_speed =
13141 pnv_get_display_clock_speed;
e70236a8
JB
13142 else if (IS_I915GM(dev))
13143 dev_priv->display.get_display_clock_speed =
13144 i915gm_get_display_clock_speed;
13145 else if (IS_I865G(dev))
13146 dev_priv->display.get_display_clock_speed =
13147 i865_get_display_clock_speed;
f0f8a9ce 13148 else if (IS_I85X(dev))
e70236a8
JB
13149 dev_priv->display.get_display_clock_speed =
13150 i855_get_display_clock_speed;
13151 else /* 852, 830 */
13152 dev_priv->display.get_display_clock_speed =
13153 i830_get_display_clock_speed;
13154
7c10a2b5 13155 if (IS_GEN5(dev)) {
3bb11b53 13156 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
13157 } else if (IS_GEN6(dev)) {
13158 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
13159 } else if (IS_IVYBRIDGE(dev)) {
13160 /* FIXME: detect B0+ stepping and use auto training */
13161 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 13162 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 13163 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
13164 } else if (IS_VALLEYVIEW(dev)) {
13165 dev_priv->display.modeset_global_resources =
13166 valleyview_modeset_global_resources;
e70236a8 13167 }
8c9f3aaf 13168
8c9f3aaf
JB
13169 switch (INTEL_INFO(dev)->gen) {
13170 case 2:
13171 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13172 break;
13173
13174 case 3:
13175 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13176 break;
13177
13178 case 4:
13179 case 5:
13180 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13181 break;
13182
13183 case 6:
13184 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13185 break;
7c9017e5 13186 case 7:
4e0bbc31 13187 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
13188 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13189 break;
830c81db 13190 case 9:
ba343e02
TU
13191 /* Drop through - unsupported since execlist only. */
13192 default:
13193 /* Default just returns -ENODEV to indicate unsupported */
13194 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 13195 }
7bd688cd
JN
13196
13197 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
13198
13199 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
13200}
13201
b690e96c
JB
13202/*
13203 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13204 * resume, or other times. This quirk makes sure that's the case for
13205 * affected systems.
13206 */
0206e353 13207static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
13208{
13209 struct drm_i915_private *dev_priv = dev->dev_private;
13210
13211 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 13212 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
13213}
13214
b6b5d049
VS
13215static void quirk_pipeb_force(struct drm_device *dev)
13216{
13217 struct drm_i915_private *dev_priv = dev->dev_private;
13218
13219 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13220 DRM_INFO("applying pipe b force quirk\n");
13221}
13222
435793df
KP
13223/*
13224 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13225 */
13226static void quirk_ssc_force_disable(struct drm_device *dev)
13227{
13228 struct drm_i915_private *dev_priv = dev->dev_private;
13229 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 13230 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
13231}
13232
4dca20ef 13233/*
5a15ab5b
CE
13234 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13235 * brightness value
4dca20ef
CE
13236 */
13237static void quirk_invert_brightness(struct drm_device *dev)
13238{
13239 struct drm_i915_private *dev_priv = dev->dev_private;
13240 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 13241 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
13242}
13243
9c72cc6f
SD
13244/* Some VBT's incorrectly indicate no backlight is present */
13245static void quirk_backlight_present(struct drm_device *dev)
13246{
13247 struct drm_i915_private *dev_priv = dev->dev_private;
13248 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13249 DRM_INFO("applying backlight present quirk\n");
13250}
13251
b690e96c
JB
13252struct intel_quirk {
13253 int device;
13254 int subsystem_vendor;
13255 int subsystem_device;
13256 void (*hook)(struct drm_device *dev);
13257};
13258
5f85f176
EE
13259/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13260struct intel_dmi_quirk {
13261 void (*hook)(struct drm_device *dev);
13262 const struct dmi_system_id (*dmi_id_list)[];
13263};
13264
13265static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13266{
13267 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13268 return 1;
13269}
13270
13271static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13272 {
13273 .dmi_id_list = &(const struct dmi_system_id[]) {
13274 {
13275 .callback = intel_dmi_reverse_brightness,
13276 .ident = "NCR Corporation",
13277 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13278 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13279 },
13280 },
13281 { } /* terminating entry */
13282 },
13283 .hook = quirk_invert_brightness,
13284 },
13285};
13286
c43b5634 13287static struct intel_quirk intel_quirks[] = {
b690e96c 13288 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 13289 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 13290
b690e96c
JB
13291 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13292 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13293
b690e96c
JB
13294 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13295 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13296
5f080c0f
VS
13297 /* 830 needs to leave pipe A & dpll A up */
13298 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13299
b6b5d049
VS
13300 /* 830 needs to leave pipe B & dpll B up */
13301 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13302
435793df
KP
13303 /* Lenovo U160 cannot use SSC on LVDS */
13304 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
13305
13306 /* Sony Vaio Y cannot use SSC on LVDS */
13307 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 13308
be505f64
AH
13309 /* Acer Aspire 5734Z must invert backlight brightness */
13310 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13311
13312 /* Acer/eMachines G725 */
13313 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13314
13315 /* Acer/eMachines e725 */
13316 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13317
13318 /* Acer/Packard Bell NCL20 */
13319 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13320
13321 /* Acer Aspire 4736Z */
13322 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
13323
13324 /* Acer Aspire 5336 */
13325 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
13326
13327 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13328 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 13329
dfb3d47b
SD
13330 /* Acer C720 Chromebook (Core i3 4005U) */
13331 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13332
b2a9601c 13333 /* Apple Macbook 2,1 (Core 2 T7400) */
13334 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13335
d4967d8c
SD
13336 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13337 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
13338
13339 /* HP Chromebook 14 (Celeron 2955U) */
13340 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
13341
13342 /* Dell Chromebook 11 */
13343 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
13344};
13345
13346static void intel_init_quirks(struct drm_device *dev)
13347{
13348 struct pci_dev *d = dev->pdev;
13349 int i;
13350
13351 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13352 struct intel_quirk *q = &intel_quirks[i];
13353
13354 if (d->device == q->device &&
13355 (d->subsystem_vendor == q->subsystem_vendor ||
13356 q->subsystem_vendor == PCI_ANY_ID) &&
13357 (d->subsystem_device == q->subsystem_device ||
13358 q->subsystem_device == PCI_ANY_ID))
13359 q->hook(dev);
13360 }
5f85f176
EE
13361 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13362 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13363 intel_dmi_quirks[i].hook(dev);
13364 }
b690e96c
JB
13365}
13366
9cce37f4
JB
13367/* Disable the VGA plane that we never use */
13368static void i915_disable_vga(struct drm_device *dev)
13369{
13370 struct drm_i915_private *dev_priv = dev->dev_private;
13371 u8 sr1;
766aa1c4 13372 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 13373
2b37c616 13374 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 13375 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 13376 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
13377 sr1 = inb(VGA_SR_DATA);
13378 outb(sr1 | 1<<5, VGA_SR_DATA);
13379 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13380 udelay(300);
13381
01f5a626 13382 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
13383 POSTING_READ(vga_reg);
13384}
13385
f817586c
DV
13386void intel_modeset_init_hw(struct drm_device *dev)
13387{
a8f78b58
ED
13388 intel_prepare_ddi(dev);
13389
f8bf63fd
VS
13390 if (IS_VALLEYVIEW(dev))
13391 vlv_update_cdclk(dev);
13392
f817586c
DV
13393 intel_init_clock_gating(dev);
13394
8090c6b9 13395 intel_enable_gt_powersave(dev);
f817586c
DV
13396}
13397
79e53945
JB
13398void intel_modeset_init(struct drm_device *dev)
13399{
652c393a 13400 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 13401 int sprite, ret;
8cc87b75 13402 enum pipe pipe;
46f297fb 13403 struct intel_crtc *crtc;
79e53945
JB
13404
13405 drm_mode_config_init(dev);
13406
13407 dev->mode_config.min_width = 0;
13408 dev->mode_config.min_height = 0;
13409
019d96cb
DA
13410 dev->mode_config.preferred_depth = 24;
13411 dev->mode_config.prefer_shadow = 1;
13412
25bab385
TU
13413 dev->mode_config.allow_fb_modifiers = true;
13414
e6ecefaa 13415 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 13416
b690e96c
JB
13417 intel_init_quirks(dev);
13418
1fa61106
ED
13419 intel_init_pm(dev);
13420
e3c74757
BW
13421 if (INTEL_INFO(dev)->num_pipes == 0)
13422 return;
13423
e70236a8 13424 intel_init_display(dev);
7c10a2b5 13425 intel_init_audio(dev);
e70236a8 13426
a6c45cf0
CW
13427 if (IS_GEN2(dev)) {
13428 dev->mode_config.max_width = 2048;
13429 dev->mode_config.max_height = 2048;
13430 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
13431 dev->mode_config.max_width = 4096;
13432 dev->mode_config.max_height = 4096;
79e53945 13433 } else {
a6c45cf0
CW
13434 dev->mode_config.max_width = 8192;
13435 dev->mode_config.max_height = 8192;
79e53945 13436 }
068be561 13437
dc41c154
VS
13438 if (IS_845G(dev) || IS_I865G(dev)) {
13439 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13440 dev->mode_config.cursor_height = 1023;
13441 } else if (IS_GEN2(dev)) {
068be561
DL
13442 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13443 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13444 } else {
13445 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13446 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13447 }
13448
5d4545ae 13449 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 13450
28c97730 13451 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
13452 INTEL_INFO(dev)->num_pipes,
13453 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 13454
055e393f 13455 for_each_pipe(dev_priv, pipe) {
8cc87b75 13456 intel_crtc_init(dev, pipe);
3bdcfc0c 13457 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 13458 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 13459 if (ret)
06da8da2 13460 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 13461 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 13462 }
79e53945
JB
13463 }
13464
f42bb70d
JB
13465 intel_init_dpio(dev);
13466
e72f9fbf 13467 intel_shared_dpll_init(dev);
ee7b9f93 13468
9cce37f4
JB
13469 /* Just disable it once at startup */
13470 i915_disable_vga(dev);
79e53945 13471 intel_setup_outputs(dev);
11be49eb
CW
13472
13473 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 13474 intel_fbc_disable(dev);
fa9fa083 13475
6e9f798d 13476 drm_modeset_lock_all(dev);
fa9fa083 13477 intel_modeset_setup_hw_state(dev, false);
6e9f798d 13478 drm_modeset_unlock_all(dev);
46f297fb 13479
d3fcc808 13480 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
13481 if (!crtc->active)
13482 continue;
13483
46f297fb 13484 /*
46f297fb
JB
13485 * Note that reserving the BIOS fb up front prevents us
13486 * from stuffing other stolen allocations like the ring
13487 * on top. This prevents some ugliness at boot time, and
13488 * can even allow for smooth boot transitions if the BIOS
13489 * fb is large enough for the active pipe configuration.
13490 */
5724dbd1
DL
13491 if (dev_priv->display.get_initial_plane_config) {
13492 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
13493 &crtc->plane_config);
13494 /*
13495 * If the fb is shared between multiple heads, we'll
13496 * just get the first one.
13497 */
484b41dd 13498 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 13499 }
46f297fb 13500 }
2c7111db
CW
13501}
13502
7fad798e
DV
13503static void intel_enable_pipe_a(struct drm_device *dev)
13504{
13505 struct intel_connector *connector;
13506 struct drm_connector *crt = NULL;
13507 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 13508 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
13509
13510 /* We can't just switch on the pipe A, we need to set things up with a
13511 * proper mode and output configuration. As a gross hack, enable pipe A
13512 * by enabling the load detect pipe once. */
3a3371ff 13513 for_each_intel_connector(dev, connector) {
7fad798e
DV
13514 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13515 crt = &connector->base;
13516 break;
13517 }
13518 }
13519
13520 if (!crt)
13521 return;
13522
208bf9fd
VS
13523 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13524 intel_release_load_detect_pipe(crt, &load_detect_temp);
7fad798e
DV
13525}
13526
fa555837
DV
13527static bool
13528intel_check_plane_mapping(struct intel_crtc *crtc)
13529{
7eb552ae
BW
13530 struct drm_device *dev = crtc->base.dev;
13531 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
13532 u32 reg, val;
13533
7eb552ae 13534 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
13535 return true;
13536
13537 reg = DSPCNTR(!crtc->plane);
13538 val = I915_READ(reg);
13539
13540 if ((val & DISPLAY_PLANE_ENABLE) &&
13541 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13542 return false;
13543
13544 return true;
13545}
13546
24929352
DV
13547static void intel_sanitize_crtc(struct intel_crtc *crtc)
13548{
13549 struct drm_device *dev = crtc->base.dev;
13550 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 13551 u32 reg;
24929352 13552
24929352 13553 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 13554 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
13555 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13556
d3eaf884 13557 /* restore vblank interrupts to correct state */
9625604c 13558 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
13559 if (crtc->active) {
13560 update_scanline_offset(crtc);
9625604c
DV
13561 drm_crtc_vblank_on(&crtc->base);
13562 }
d3eaf884 13563
24929352 13564 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
13565 * disable the crtc (and hence change the state) if it is wrong. Note
13566 * that gen4+ has a fixed plane -> pipe mapping. */
13567 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
13568 struct intel_connector *connector;
13569 bool plane;
13570
24929352
DV
13571 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13572 crtc->base.base.id);
13573
13574 /* Pipe has the wrong plane attached and the plane is active.
13575 * Temporarily change the plane mapping and disable everything
13576 * ... */
13577 plane = crtc->plane;
13578 crtc->plane = !plane;
9c8958bc 13579 crtc->primary_enabled = true;
24929352
DV
13580 dev_priv->display.crtc_disable(&crtc->base);
13581 crtc->plane = plane;
13582
13583 /* ... and break all links. */
3a3371ff 13584 for_each_intel_connector(dev, connector) {
24929352
DV
13585 if (connector->encoder->base.crtc != &crtc->base)
13586 continue;
13587
7f1950fb
EE
13588 connector->base.dpms = DRM_MODE_DPMS_OFF;
13589 connector->base.encoder = NULL;
24929352 13590 }
7f1950fb
EE
13591 /* multiple connectors may have the same encoder:
13592 * handle them and break crtc link separately */
3a3371ff 13593 for_each_intel_connector(dev, connector)
7f1950fb
EE
13594 if (connector->encoder->base.crtc == &crtc->base) {
13595 connector->encoder->base.crtc = NULL;
13596 connector->encoder->connectors_active = false;
13597 }
24929352
DV
13598
13599 WARN_ON(crtc->active);
83d65738 13600 crtc->base.state->enable = false;
24929352
DV
13601 crtc->base.enabled = false;
13602 }
24929352 13603
7fad798e
DV
13604 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13605 crtc->pipe == PIPE_A && !crtc->active) {
13606 /* BIOS forgot to enable pipe A, this mostly happens after
13607 * resume. Force-enable the pipe to fix this, the update_dpms
13608 * call below we restore the pipe to the right state, but leave
13609 * the required bits on. */
13610 intel_enable_pipe_a(dev);
13611 }
13612
24929352
DV
13613 /* Adjust the state of the output pipe according to whether we
13614 * have active connectors/encoders. */
13615 intel_crtc_update_dpms(&crtc->base);
13616
83d65738 13617 if (crtc->active != crtc->base.state->enable) {
24929352
DV
13618 struct intel_encoder *encoder;
13619
13620 /* This can happen either due to bugs in the get_hw_state
13621 * functions or because the pipe is force-enabled due to the
13622 * pipe A quirk. */
13623 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13624 crtc->base.base.id,
83d65738 13625 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
13626 crtc->active ? "enabled" : "disabled");
13627
83d65738 13628 crtc->base.state->enable = crtc->active;
24929352
DV
13629 crtc->base.enabled = crtc->active;
13630
13631 /* Because we only establish the connector -> encoder ->
13632 * crtc links if something is active, this means the
13633 * crtc is now deactivated. Break the links. connector
13634 * -> encoder links are only establish when things are
13635 * actually up, hence no need to break them. */
13636 WARN_ON(crtc->active);
13637
13638 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13639 WARN_ON(encoder->connectors_active);
13640 encoder->base.crtc = NULL;
13641 }
13642 }
c5ab3bc0 13643
a3ed6aad 13644 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
13645 /*
13646 * We start out with underrun reporting disabled to avoid races.
13647 * For correct bookkeeping mark this on active crtcs.
13648 *
c5ab3bc0
DV
13649 * Also on gmch platforms we dont have any hardware bits to
13650 * disable the underrun reporting. Which means we need to start
13651 * out with underrun reporting disabled also on inactive pipes,
13652 * since otherwise we'll complain about the garbage we read when
13653 * e.g. coming up after runtime pm.
13654 *
4cc31489
DV
13655 * No protection against concurrent access is required - at
13656 * worst a fifo underrun happens which also sets this to false.
13657 */
13658 crtc->cpu_fifo_underrun_disabled = true;
13659 crtc->pch_fifo_underrun_disabled = true;
13660 }
24929352
DV
13661}
13662
13663static void intel_sanitize_encoder(struct intel_encoder *encoder)
13664{
13665 struct intel_connector *connector;
13666 struct drm_device *dev = encoder->base.dev;
13667
13668 /* We need to check both for a crtc link (meaning that the
13669 * encoder is active and trying to read from a pipe) and the
13670 * pipe itself being active. */
13671 bool has_active_crtc = encoder->base.crtc &&
13672 to_intel_crtc(encoder->base.crtc)->active;
13673
13674 if (encoder->connectors_active && !has_active_crtc) {
13675 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13676 encoder->base.base.id,
8e329a03 13677 encoder->base.name);
24929352
DV
13678
13679 /* Connector is active, but has no active pipe. This is
13680 * fallout from our resume register restoring. Disable
13681 * the encoder manually again. */
13682 if (encoder->base.crtc) {
13683 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13684 encoder->base.base.id,
8e329a03 13685 encoder->base.name);
24929352 13686 encoder->disable(encoder);
a62d1497
VS
13687 if (encoder->post_disable)
13688 encoder->post_disable(encoder);
24929352 13689 }
7f1950fb
EE
13690 encoder->base.crtc = NULL;
13691 encoder->connectors_active = false;
24929352
DV
13692
13693 /* Inconsistent output/port/pipe state happens presumably due to
13694 * a bug in one of the get_hw_state functions. Or someplace else
13695 * in our code, like the register restore mess on resume. Clamp
13696 * things to off as a safer default. */
3a3371ff 13697 for_each_intel_connector(dev, connector) {
24929352
DV
13698 if (connector->encoder != encoder)
13699 continue;
7f1950fb
EE
13700 connector->base.dpms = DRM_MODE_DPMS_OFF;
13701 connector->base.encoder = NULL;
24929352
DV
13702 }
13703 }
13704 /* Enabled encoders without active connectors will be fixed in
13705 * the crtc fixup. */
13706}
13707
04098753 13708void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
13709{
13710 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 13711 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 13712
04098753
ID
13713 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13714 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13715 i915_disable_vga(dev);
13716 }
13717}
13718
13719void i915_redisable_vga(struct drm_device *dev)
13720{
13721 struct drm_i915_private *dev_priv = dev->dev_private;
13722
8dc8a27c
PZ
13723 /* This function can be called both from intel_modeset_setup_hw_state or
13724 * at a very early point in our resume sequence, where the power well
13725 * structures are not yet restored. Since this function is at a very
13726 * paranoid "someone might have enabled VGA while we were not looking"
13727 * level, just check if the power well is enabled instead of trying to
13728 * follow the "don't touch the power well if we don't need it" policy
13729 * the rest of the driver uses. */
f458ebbc 13730 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
13731 return;
13732
04098753 13733 i915_redisable_vga_power_on(dev);
0fde901f
KM
13734}
13735
98ec7739
VS
13736static bool primary_get_hw_state(struct intel_crtc *crtc)
13737{
13738 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13739
13740 if (!crtc->active)
13741 return false;
13742
13743 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13744}
13745
30e984df 13746static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
13747{
13748 struct drm_i915_private *dev_priv = dev->dev_private;
13749 enum pipe pipe;
24929352
DV
13750 struct intel_crtc *crtc;
13751 struct intel_encoder *encoder;
13752 struct intel_connector *connector;
5358901f 13753 int i;
24929352 13754
d3fcc808 13755 for_each_intel_crtc(dev, crtc) {
6e3c9717 13756 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 13757
6e3c9717 13758 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 13759
0e8ffe1b 13760 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 13761 crtc->config);
24929352 13762
83d65738 13763 crtc->base.state->enable = crtc->active;
24929352 13764 crtc->base.enabled = crtc->active;
98ec7739 13765 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
13766
13767 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13768 crtc->base.base.id,
13769 crtc->active ? "enabled" : "disabled");
13770 }
13771
5358901f
DV
13772 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13773 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13774
3e369b76
ACO
13775 pll->on = pll->get_hw_state(dev_priv, pll,
13776 &pll->config.hw_state);
5358901f 13777 pll->active = 0;
3e369b76 13778 pll->config.crtc_mask = 0;
d3fcc808 13779 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 13780 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 13781 pll->active++;
3e369b76 13782 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 13783 }
5358901f 13784 }
5358901f 13785
1e6f2ddc 13786 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 13787 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 13788
3e369b76 13789 if (pll->config.crtc_mask)
bd2bb1b9 13790 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
13791 }
13792
b2784e15 13793 for_each_intel_encoder(dev, encoder) {
24929352
DV
13794 pipe = 0;
13795
13796 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
13797 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13798 encoder->base.crtc = &crtc->base;
6e3c9717 13799 encoder->get_config(encoder, crtc->config);
24929352
DV
13800 } else {
13801 encoder->base.crtc = NULL;
13802 }
13803
13804 encoder->connectors_active = false;
6f2bcceb 13805 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 13806 encoder->base.base.id,
8e329a03 13807 encoder->base.name,
24929352 13808 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 13809 pipe_name(pipe));
24929352
DV
13810 }
13811
3a3371ff 13812 for_each_intel_connector(dev, connector) {
24929352
DV
13813 if (connector->get_hw_state(connector)) {
13814 connector->base.dpms = DRM_MODE_DPMS_ON;
13815 connector->encoder->connectors_active = true;
13816 connector->base.encoder = &connector->encoder->base;
13817 } else {
13818 connector->base.dpms = DRM_MODE_DPMS_OFF;
13819 connector->base.encoder = NULL;
13820 }
13821 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13822 connector->base.base.id,
c23cc417 13823 connector->base.name,
24929352
DV
13824 connector->base.encoder ? "enabled" : "disabled");
13825 }
30e984df
DV
13826}
13827
13828/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13829 * and i915 state tracking structures. */
13830void intel_modeset_setup_hw_state(struct drm_device *dev,
13831 bool force_restore)
13832{
13833 struct drm_i915_private *dev_priv = dev->dev_private;
13834 enum pipe pipe;
30e984df
DV
13835 struct intel_crtc *crtc;
13836 struct intel_encoder *encoder;
35c95375 13837 int i;
30e984df
DV
13838
13839 intel_modeset_readout_hw_state(dev);
24929352 13840
babea61d
JB
13841 /*
13842 * Now that we have the config, copy it to each CRTC struct
13843 * Note that this could go away if we move to using crtc_config
13844 * checking everywhere.
13845 */
d3fcc808 13846 for_each_intel_crtc(dev, crtc) {
d330a953 13847 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
13848 intel_mode_from_pipe_config(&crtc->base.mode,
13849 crtc->config);
babea61d
JB
13850 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13851 crtc->base.base.id);
13852 drm_mode_debug_printmodeline(&crtc->base.mode);
13853 }
13854 }
13855
24929352 13856 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 13857 for_each_intel_encoder(dev, encoder) {
24929352
DV
13858 intel_sanitize_encoder(encoder);
13859 }
13860
055e393f 13861 for_each_pipe(dev_priv, pipe) {
24929352
DV
13862 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13863 intel_sanitize_crtc(crtc);
6e3c9717
ACO
13864 intel_dump_pipe_config(crtc, crtc->config,
13865 "[setup_hw_state]");
24929352 13866 }
9a935856 13867
35c95375
DV
13868 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13869 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13870
13871 if (!pll->on || pll->active)
13872 continue;
13873
13874 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13875
13876 pll->disable(dev_priv, pll);
13877 pll->on = false;
13878 }
13879
3078999f
PB
13880 if (IS_GEN9(dev))
13881 skl_wm_get_hw_state(dev);
13882 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
13883 ilk_wm_get_hw_state(dev);
13884
45e2b5f6 13885 if (force_restore) {
7d0bc1ea
VS
13886 i915_redisable_vga(dev);
13887
f30da187
DV
13888 /*
13889 * We need to use raw interfaces for restoring state to avoid
13890 * checking (bogus) intermediate states.
13891 */
055e393f 13892 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
13893 struct drm_crtc *crtc =
13894 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 13895
7f27126e
JB
13896 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13897 crtc->primary->fb);
45e2b5f6
DV
13898 }
13899 } else {
13900 intel_modeset_update_staged_output_state(dev);
13901 }
8af6cf88
DV
13902
13903 intel_modeset_check_state(dev);
2c7111db
CW
13904}
13905
13906void intel_modeset_gem_init(struct drm_device *dev)
13907{
92122789 13908 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 13909 struct drm_crtc *c;
2ff8fde1 13910 struct drm_i915_gem_object *obj;
484b41dd 13911
ae48434c
ID
13912 mutex_lock(&dev->struct_mutex);
13913 intel_init_gt_powersave(dev);
13914 mutex_unlock(&dev->struct_mutex);
13915
92122789
JB
13916 /*
13917 * There may be no VBT; and if the BIOS enabled SSC we can
13918 * just keep using it to avoid unnecessary flicker. Whereas if the
13919 * BIOS isn't using it, don't assume it will work even if the VBT
13920 * indicates as much.
13921 */
13922 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13923 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13924 DREF_SSC1_ENABLE);
13925
1833b134 13926 intel_modeset_init_hw(dev);
02e792fb
DV
13927
13928 intel_setup_overlay(dev);
484b41dd
JB
13929
13930 /*
13931 * Make sure any fbs we allocated at startup are properly
13932 * pinned & fenced. When we do the allocation it's too early
13933 * for this.
13934 */
13935 mutex_lock(&dev->struct_mutex);
70e1e0ec 13936 for_each_crtc(dev, c) {
2ff8fde1
MR
13937 obj = intel_fb_obj(c->primary->fb);
13938 if (obj == NULL)
484b41dd
JB
13939 continue;
13940
850c4cdc
TU
13941 if (intel_pin_and_fence_fb_obj(c->primary,
13942 c->primary->fb,
13943 NULL)) {
484b41dd
JB
13944 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13945 to_intel_crtc(c)->pipe);
66e514c1
DA
13946 drm_framebuffer_unreference(c->primary->fb);
13947 c->primary->fb = NULL;
afd65eb4 13948 update_state_fb(c->primary);
484b41dd
JB
13949 }
13950 }
13951 mutex_unlock(&dev->struct_mutex);
0962c3c9
VS
13952
13953 intel_backlight_register(dev);
79e53945
JB
13954}
13955
4932e2c3
ID
13956void intel_connector_unregister(struct intel_connector *intel_connector)
13957{
13958 struct drm_connector *connector = &intel_connector->base;
13959
13960 intel_panel_destroy_backlight(connector);
34ea3d38 13961 drm_connector_unregister(connector);
4932e2c3
ID
13962}
13963
79e53945
JB
13964void intel_modeset_cleanup(struct drm_device *dev)
13965{
652c393a 13966 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 13967 struct drm_connector *connector;
652c393a 13968
2eb5252e
ID
13969 intel_disable_gt_powersave(dev);
13970
0962c3c9
VS
13971 intel_backlight_unregister(dev);
13972
fd0c0642
DV
13973 /*
13974 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 13975 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
13976 * experience fancy races otherwise.
13977 */
2aeb7d3a 13978 intel_irq_uninstall(dev_priv);
eb21b92b 13979
fd0c0642
DV
13980 /*
13981 * Due to the hpd irq storm handling the hotplug work can re-arm the
13982 * poll handlers. Hence disable polling after hpd handling is shut down.
13983 */
f87ea761 13984 drm_kms_helper_poll_fini(dev);
fd0c0642 13985
652c393a
JB
13986 mutex_lock(&dev->struct_mutex);
13987
723bfd70
JB
13988 intel_unregister_dsm_handler();
13989
7ff0ebcc 13990 intel_fbc_disable(dev);
e70236a8 13991
69341a5e
KH
13992 mutex_unlock(&dev->struct_mutex);
13993
1630fe75
CW
13994 /* flush any delayed tasks or pending work */
13995 flush_scheduled_work();
13996
db31af1d
JN
13997 /* destroy the backlight and sysfs files before encoders/connectors */
13998 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
13999 struct intel_connector *intel_connector;
14000
14001 intel_connector = to_intel_connector(connector);
14002 intel_connector->unregister(intel_connector);
db31af1d 14003 }
d9255d57 14004
79e53945 14005 drm_mode_config_cleanup(dev);
4d7bb011
DV
14006
14007 intel_cleanup_overlay(dev);
ae48434c
ID
14008
14009 mutex_lock(&dev->struct_mutex);
14010 intel_cleanup_gt_powersave(dev);
14011 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14012}
14013
f1c79df3
ZW
14014/*
14015 * Return which encoder is currently attached for connector.
14016 */
df0e9248 14017struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 14018{
df0e9248
CW
14019 return &intel_attached_encoder(connector)->base;
14020}
f1c79df3 14021
df0e9248
CW
14022void intel_connector_attach_encoder(struct intel_connector *connector,
14023 struct intel_encoder *encoder)
14024{
14025 connector->encoder = encoder;
14026 drm_mode_connector_attach_encoder(&connector->base,
14027 &encoder->base);
79e53945 14028}
28d52043
DA
14029
14030/*
14031 * set vga decode state - true == enable VGA decode
14032 */
14033int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14034{
14035 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 14036 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
14037 u16 gmch_ctrl;
14038
75fa041d
CW
14039 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14040 DRM_ERROR("failed to read control word\n");
14041 return -EIO;
14042 }
14043
c0cc8a55
CW
14044 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14045 return 0;
14046
28d52043
DA
14047 if (state)
14048 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14049 else
14050 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
14051
14052 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14053 DRM_ERROR("failed to write control word\n");
14054 return -EIO;
14055 }
14056
28d52043
DA
14057 return 0;
14058}
c4a1d9e4 14059
c4a1d9e4 14060struct intel_display_error_state {
ff57f1b0
PZ
14061
14062 u32 power_well_driver;
14063
63b66e5b
CW
14064 int num_transcoders;
14065
c4a1d9e4
CW
14066 struct intel_cursor_error_state {
14067 u32 control;
14068 u32 position;
14069 u32 base;
14070 u32 size;
52331309 14071 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
14072
14073 struct intel_pipe_error_state {
ddf9c536 14074 bool power_domain_on;
c4a1d9e4 14075 u32 source;
f301b1e1 14076 u32 stat;
52331309 14077 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
14078
14079 struct intel_plane_error_state {
14080 u32 control;
14081 u32 stride;
14082 u32 size;
14083 u32 pos;
14084 u32 addr;
14085 u32 surface;
14086 u32 tile_offset;
52331309 14087 } plane[I915_MAX_PIPES];
63b66e5b
CW
14088
14089 struct intel_transcoder_error_state {
ddf9c536 14090 bool power_domain_on;
63b66e5b
CW
14091 enum transcoder cpu_transcoder;
14092
14093 u32 conf;
14094
14095 u32 htotal;
14096 u32 hblank;
14097 u32 hsync;
14098 u32 vtotal;
14099 u32 vblank;
14100 u32 vsync;
14101 } transcoder[4];
c4a1d9e4
CW
14102};
14103
14104struct intel_display_error_state *
14105intel_display_capture_error_state(struct drm_device *dev)
14106{
fbee40df 14107 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 14108 struct intel_display_error_state *error;
63b66e5b
CW
14109 int transcoders[] = {
14110 TRANSCODER_A,
14111 TRANSCODER_B,
14112 TRANSCODER_C,
14113 TRANSCODER_EDP,
14114 };
c4a1d9e4
CW
14115 int i;
14116
63b66e5b
CW
14117 if (INTEL_INFO(dev)->num_pipes == 0)
14118 return NULL;
14119
9d1cb914 14120 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
14121 if (error == NULL)
14122 return NULL;
14123
190be112 14124 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
14125 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14126
055e393f 14127 for_each_pipe(dev_priv, i) {
ddf9c536 14128 error->pipe[i].power_domain_on =
f458ebbc
DV
14129 __intel_display_power_is_enabled(dev_priv,
14130 POWER_DOMAIN_PIPE(i));
ddf9c536 14131 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
14132 continue;
14133
5efb3e28
VS
14134 error->cursor[i].control = I915_READ(CURCNTR(i));
14135 error->cursor[i].position = I915_READ(CURPOS(i));
14136 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
14137
14138 error->plane[i].control = I915_READ(DSPCNTR(i));
14139 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 14140 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 14141 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
14142 error->plane[i].pos = I915_READ(DSPPOS(i));
14143 }
ca291363
PZ
14144 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14145 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
14146 if (INTEL_INFO(dev)->gen >= 4) {
14147 error->plane[i].surface = I915_READ(DSPSURF(i));
14148 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14149 }
14150
c4a1d9e4 14151 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 14152
3abfce77 14153 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 14154 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
14155 }
14156
14157 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14158 if (HAS_DDI(dev_priv->dev))
14159 error->num_transcoders++; /* Account for eDP. */
14160
14161 for (i = 0; i < error->num_transcoders; i++) {
14162 enum transcoder cpu_transcoder = transcoders[i];
14163
ddf9c536 14164 error->transcoder[i].power_domain_on =
f458ebbc 14165 __intel_display_power_is_enabled(dev_priv,
38cc1daf 14166 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 14167 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
14168 continue;
14169
63b66e5b
CW
14170 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14171
14172 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14173 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14174 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14175 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14176 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14177 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14178 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
14179 }
14180
14181 return error;
14182}
14183
edc3d884
MK
14184#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14185
c4a1d9e4 14186void
edc3d884 14187intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
14188 struct drm_device *dev,
14189 struct intel_display_error_state *error)
14190{
055e393f 14191 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
14192 int i;
14193
63b66e5b
CW
14194 if (!error)
14195 return;
14196
edc3d884 14197 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 14198 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 14199 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 14200 error->power_well_driver);
055e393f 14201 for_each_pipe(dev_priv, i) {
edc3d884 14202 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
14203 err_printf(m, " Power: %s\n",
14204 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 14205 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 14206 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
14207
14208 err_printf(m, "Plane [%d]:\n", i);
14209 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14210 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 14211 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
14212 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14213 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 14214 }
4b71a570 14215 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 14216 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 14217 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
14218 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14219 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
14220 }
14221
edc3d884
MK
14222 err_printf(m, "Cursor [%d]:\n", i);
14223 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14224 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14225 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 14226 }
63b66e5b
CW
14227
14228 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 14229 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 14230 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
14231 err_printf(m, " Power: %s\n",
14232 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
14233 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14234 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14235 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14236 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14237 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14238 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14239 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14240 }
c4a1d9e4 14241}
e2fcdaa9
VS
14242
14243void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14244{
14245 struct intel_crtc *crtc;
14246
14247 for_each_intel_crtc(dev, crtc) {
14248 struct intel_unpin_work *work;
e2fcdaa9 14249
5e2d7afc 14250 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
14251
14252 work = crtc->unpin_work;
14253
14254 if (work && work->event &&
14255 work->event->base.file_priv == file) {
14256 kfree(work->event);
14257 work->event = NULL;
14258 }
14259
5e2d7afc 14260 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
14261 }
14262}