drm/i915: Use atomic helpers for suspend, v2.
[linux-block.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
b24e7179 1346
b6b5d049
VS
1347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1350 state = true;
1351
f458ebbc 1352 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1354 cur_state = false;
1355 } else {
649636ef 1356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
e2c719b7 1360 I915_STATE_WARN(cur_state != state,
63d7bbe9 1361 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1362 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1363}
1364
931872fc
CW
1365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
b24e7179 1367{
b24e7179 1368 u32 val;
931872fc 1369 bool cur_state;
b24e7179 1370
649636ef 1371 val = I915_READ(DSPCNTR(plane));
931872fc 1372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1373 I915_STATE_WARN(cur_state != state,
931872fc 1374 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1375 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1376}
1377
931872fc
CW
1378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
b24e7179
JB
1381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
653e1026 1384 struct drm_device *dev = dev_priv->dev;
649636ef 1385 int i;
b24e7179 1386
653e1026
VS
1387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1389 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
19ec1358 1393 return;
28c05794 1394 }
19ec1358 1395
b24e7179 1396 /* Need to check both planes against the pipe */
055e393f 1397 for_each_pipe(dev_priv, i) {
649636ef
VS
1398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1400 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
b24e7179
JB
1404 }
1405}
1406
19332d7a
JB
1407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
20674eef 1410 struct drm_device *dev = dev_priv->dev;
649636ef 1411 int sprite;
19332d7a 1412
7feb8b88 1413 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1414 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
666a4537 1420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1421 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1422 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1423 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1425 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1428 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1429 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1433 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1434 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1436 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1437 }
1438}
1439
08c71e5e
VS
1440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
e2c719b7 1442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1443 drm_crtc_vblank_put(crtc);
1444}
1445
89eff4be 1446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1447{
1448 u32 val;
1449 bool enabled;
1450
e2c719b7 1451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1452
92f2584a
JB
1453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1457}
1458
ab9412ba
DV
1459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
92f2584a 1461{
92f2584a
JB
1462 u32 val;
1463 bool enabled;
1464
649636ef 1465 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1466 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1467 I915_STATE_WARN(enabled,
9db4a9c7
JB
1468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
92f2584a
JB
1470}
1471
4e634389
KP
1472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
44f37d1f
CML
1482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
f0575e92
KP
1485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
1519b995
KP
1492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
dc0fa718 1495 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1500 return false;
44f37d1f
CML
1501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
1519b995 1504 } else {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
291906f1 1542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
291906f1 1545{
47a05eca 1546 u32 val = I915_READ(reg);
e2c719b7 1547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1549 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1550
e2c719b7 1551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1552 && (val & DP_PIPEB_SELECT),
de9a35ab 1553 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1557 enum pipe pipe, i915_reg_t reg)
291906f1 1558{
47a05eca 1559 u32 val = I915_READ(reg);
e2c719b7 1560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1562 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1563
e2c719b7 1564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1565 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1566 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
291906f1 1572 u32 val;
291906f1 1573
f0575e92
KP
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1577
649636ef 1578 val = I915_READ(PCH_ADPA);
e2c719b7 1579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
649636ef 1583 val = I915_READ(PCH_LVDS);
e2c719b7 1584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
e2debe91
PZ
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1591}
1592
d288f65f 1593static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1594 const struct intel_crtc_state *pipe_config)
87442f73 1595{
426115cf
DV
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1598 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1599 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1600
426115cf 1601 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1602
87442f73 1603 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1604 if (IS_MOBILE(dev_priv->dev))
426115cf 1605 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1606
426115cf
DV
1607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
d288f65f 1614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1615 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1616
1617 /* We do this three times for luck */
426115cf 1618 I915_WRITE(reg, dpll);
87442f73
DV
1619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
d288f65f 1629static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1630 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
a580516d 1640 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
54433e91
VS
1647 mutex_unlock(&dev_priv->sb_lock);
1648
9d556c99
CML
1649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
d288f65f 1655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1656
1657 /* Check PLL is locked */
a11b0703 1658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
a11b0703 1661 /* not sure when this should be written */
d288f65f 1662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1663 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1664}
1665
1c4e0274
VS
1666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
3538b9df 1672 count += crtc->base.state->active &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1674
1675 return count;
1676}
1677
66e3d5c0 1678static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
66e3d5c0
DV
1680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1682 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1683 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1684
66e3d5c0 1685 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1686
63d7bbe9 1687 /* No really, not for ILK+ */
3d13ef2e 1688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1689
1690 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1693
1c4e0274
VS
1694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
66e3d5c0 1706
c2b63374
VS
1707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
8e7a65aa
VS
1714 I915_WRITE(reg, dpll);
1715
66e3d5c0
DV
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
f0f59a00 1831 i915_reg_t dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
040484af
JB
1958
1959 /* PCH only available on ILK+ */
55522f37 1960 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1961
1962 /* Make sure PCH DPLL is enabled */
e72f9fbf 1963 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1964 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
23670b32
DV
1970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
59c859d6 1977 }
23670b32 1978
ab9412ba 1979 reg = PCH_TRANSCONF(pipe);
040484af 1980 val = I915_READ(reg);
5f7f726d 1981 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
c5de7c6f
VS
1985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
e9bcff5c 1988 */
dfd07d72 1989 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1994 }
5f7f726d
PZ
1995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1998 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
5f7f726d
PZ
2003 else
2004 val |= TRANS_PROGRESSIVE;
2005
040484af
JB
2006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2009}
2010
8fb033d7 2011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2012 enum transcoder cpu_transcoder)
040484af 2013{
8fb033d7 2014 u32 val, pipeconf_val;
8fb033d7
PZ
2015
2016 /* PCH only available on ILK+ */
55522f37 2017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2018
8fb033d7 2019 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2022
223a6fdf 2023 /* Workaround: set timing override bit. */
36c0d0cf 2024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2027
25f3ef11 2028 val = TRANS_ENABLE;
937bb610 2029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2030
9a76b1c6
PZ
2031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
a35f2679 2033 val |= TRANS_INTERLACED;
8fb033d7
PZ
2034 else
2035 val |= TRANS_PROGRESSIVE;
2036
ab9412ba
DV
2037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2039 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2040}
2041
b8a4f404
PZ
2042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
040484af 2044{
23670b32 2045 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2046 i915_reg_t reg;
2047 uint32_t val;
040484af
JB
2048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
291906f1
JB
2053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
ab9412ba 2056 reg = PCH_TRANSCONF(pipe);
040484af
JB
2057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2063
c465613b 2064 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
040484af
JB
2071}
2072
ab4d966c 2073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2074{
8fb033d7
PZ
2075 u32 val;
2076
ab9412ba 2077 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2078 val &= ~TRANS_ENABLE;
ab9412ba 2079 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2080 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2082 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2083
2084 /* Workaround: clear timing override bit. */
36c0d0cf 2085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2088}
2089
b24e7179 2090/**
309cfea8 2091 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2092 * @crtc: crtc responsible for the pipe
b24e7179 2093 *
0372264a 2094 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2096 */
e1fdc473 2097static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2098{
0372264a
PZ
2099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
1a70a728 2102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2103 enum pipe pch_transcoder;
f0f59a00 2104 i915_reg_t reg;
b24e7179
JB
2105 u32 val;
2106
9e2ee2dd
VS
2107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
58c6eaa2 2109 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2110 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2111 assert_sprites_disabled(dev_priv, pipe);
2112
681e5811 2113 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
b24e7179
JB
2118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
50360403 2123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2124 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
040484af 2128 else {
6e3c9717 2129 if (crtc->config->has_pch_encoder) {
040484af 2130 /* if driving the PCH, we need FDI enabled */
cc391bbb 2131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
040484af
JB
2134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
b24e7179 2137
702e7a56 2138 reg = PIPECONF(cpu_transcoder);
b24e7179 2139 val = I915_READ(reg);
7ad25d48 2140 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2143 return;
7ad25d48 2144 }
00d70b15
CW
2145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2147 POSTING_READ(reg);
b7792d8b
VS
2148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
832be82f
VS
2220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
7b49f948
VS
2225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
832be82f
VS
2262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2264{
832be82f
VS
2265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
6761dd31
TU
2270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2274 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2275{
832be82f
VS
2276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
a57ce0b2
JB
2280}
2281
75c82a53 2282static void
f64b98cd
TU
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
832be82f 2286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
7723f47d 2287 struct intel_rotation_info *info = &view->params.rotated;
d9b3288e 2288 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2289
f64b98cd
TU
2290 *view = i915_ggtt_view_normal;
2291
50470bb0 2292 if (!plane_state)
75c82a53 2293 return;
50470bb0 2294
121920fa 2295 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2296 return;
50470bb0 2297
9abc4648 2298 *view = i915_ggtt_view_rotated;
50470bb0
TU
2299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
89e3e142 2303 info->uv_offset = fb->offsets[1];
50470bb0
TU
2304 info->fb_modifier = fb->modifier[0];
2305
d9b3288e
VS
2306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
b16bb01f 2309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
d9b3288e
VS
2310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
84fe03f7 2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2314 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2315
89e3e142 2316 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
d9b3288e
VS
2318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
832be82f 2322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2324 }
f64b98cd
TU
2325}
2326
603525d7 2327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
985b8bb4 2331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
44c5905e 2337 return 0;
4e9a86b6
VS
2338}
2339
603525d7
VS
2340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
127bd2ac 2359int
850c4cdc
TU
2360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
7580d774 2362 const struct drm_plane_state *plane_state)
6b95a207 2363{
850c4cdc 2364 struct drm_device *dev = fb->dev;
ce453d81 2365 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2367 struct i915_ggtt_view view;
6b95a207
KH
2368 u32 alignment;
2369 int ret;
2370
ebcdd39e
MR
2371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
603525d7 2373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2374
75c82a53 2375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2376
693db184
CW
2377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
d6dd6843
PZ
2385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
7580d774
ML
2394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
48b956c5 2396 if (ret)
b26a6b35 2397 goto err_pm;
6b95a207
KH
2398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
9807216f
VK
2404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
1690e1eb 2419
9807216f
VK
2420 i915_gem_object_pin_fence(obj);
2421 }
6b95a207 2422
d6dd6843 2423 intel_runtime_pm_put(dev_priv);
6b95a207 2424 return 0;
48b956c5
CW
2425
2426err_unpin:
f64b98cd 2427 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2428err_pm:
d6dd6843 2429 intel_runtime_pm_put(dev_priv);
48b956c5 2430 return ret;
6b95a207
KH
2431}
2432
82bc3b2d
TU
2433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
1690e1eb 2435{
82bc3b2d 2436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2437 struct i915_ggtt_view view;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
75c82a53 2441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2442
9807216f
VK
2443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
f64b98cd 2446 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2447}
2448
c2c75131
DV
2449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
54ea9da8
VS
2451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
c2c75131 2456{
b5c65338 2457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
d843310d 2458 unsigned int tile_size, tile_width, tile_height;
bc752862 2459 unsigned int tile_rows, tiles;
c2c75131 2460
d843310d
VS
2461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
2464
2465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
c2c75131 2467
d843310d
VS
2468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
bc752862 2470
d843310d 2471 return tile_rows * pitch * tile_height + tiles * tile_size;
bc752862 2472 } else {
4e9a86b6 2473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
bc752862 2480 }
c2c75131
DV
2481}
2482
b35d63fa 2483static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
bc8d7dff
DL
2504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
5724dbd1 2530static bool
f6936e29
DV
2531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2533{
2534 struct drm_device *dev = crtc->base.dev;
3badb49f 2535 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2538 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
46f297fb 2544
ff2652ea
CW
2545 if (plane_config->size == 0)
2546 return false;
2547
3badb49f
PZ
2548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
12c83d99
TU
2554 mutex_lock(&dev->struct_mutex);
2555
f37b5c2b
DV
2556 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2557 base_aligned,
2558 base_aligned,
2559 size_aligned);
12c83d99
TU
2560 if (!obj) {
2561 mutex_unlock(&dev->struct_mutex);
484b41dd 2562 return false;
12c83d99 2563 }
46f297fb 2564
49af449b
DL
2565 obj->tiling_mode = plane_config->tiling;
2566 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2567 obj->stride = fb->pitches[0];
46f297fb 2568
6bf129df
DL
2569 mode_cmd.pixel_format = fb->pixel_format;
2570 mode_cmd.width = fb->width;
2571 mode_cmd.height = fb->height;
2572 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2573 mode_cmd.modifier[0] = fb->modifier[0];
2574 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2575
6bf129df 2576 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2577 &mode_cmd, obj)) {
46f297fb
JB
2578 DRM_DEBUG_KMS("intel fb init failed\n");
2579 goto out_unref_obj;
2580 }
12c83d99 2581
46f297fb 2582 mutex_unlock(&dev->struct_mutex);
484b41dd 2583
f6936e29 2584 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2585 return true;
46f297fb
JB
2586
2587out_unref_obj:
2588 drm_gem_object_unreference(&obj->base);
2589 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2590 return false;
2591}
2592
afd65eb4
MR
2593/* Update plane->state->fb to match plane->fb after driver-internal updates */
2594static void
2595update_state_fb(struct drm_plane *plane)
2596{
2597 if (plane->fb == plane->state->fb)
2598 return;
2599
2600 if (plane->state->fb)
2601 drm_framebuffer_unreference(plane->state->fb);
2602 plane->state->fb = plane->fb;
2603 if (plane->state->fb)
2604 drm_framebuffer_reference(plane->state->fb);
2605}
2606
5724dbd1 2607static void
f6936e29
DV
2608intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2609 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2610{
2611 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2612 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2613 struct drm_crtc *c;
2614 struct intel_crtc *i;
2ff8fde1 2615 struct drm_i915_gem_object *obj;
88595ac9 2616 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2617 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2618 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2619 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2620 struct intel_plane_state *intel_state =
2621 to_intel_plane_state(plane_state);
88595ac9 2622 struct drm_framebuffer *fb;
484b41dd 2623
2d14030b 2624 if (!plane_config->fb)
484b41dd
JB
2625 return;
2626
f6936e29 2627 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2628 fb = &plane_config->fb->base;
2629 goto valid_fb;
f55548b5 2630 }
484b41dd 2631
2d14030b 2632 kfree(plane_config->fb);
484b41dd
JB
2633
2634 /*
2635 * Failed to alloc the obj, check to see if we should share
2636 * an fb with another CRTC instead
2637 */
70e1e0ec 2638 for_each_crtc(dev, c) {
484b41dd
JB
2639 i = to_intel_crtc(c);
2640
2641 if (c == &intel_crtc->base)
2642 continue;
2643
2ff8fde1
MR
2644 if (!i->active)
2645 continue;
2646
88595ac9
DV
2647 fb = c->primary->fb;
2648 if (!fb)
484b41dd
JB
2649 continue;
2650
88595ac9 2651 obj = intel_fb_obj(fb);
2ff8fde1 2652 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2653 drm_framebuffer_reference(fb);
2654 goto valid_fb;
484b41dd
JB
2655 }
2656 }
88595ac9 2657
200757f5
MR
2658 /*
2659 * We've failed to reconstruct the BIOS FB. Current display state
2660 * indicates that the primary plane is visible, but has a NULL FB,
2661 * which will lead to problems later if we don't fix it up. The
2662 * simplest solution is to just disable the primary plane now and
2663 * pretend the BIOS never had it enabled.
2664 */
2665 to_intel_plane_state(plane_state)->visible = false;
2666 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2667 intel_pre_disable_primary(&intel_crtc->base);
2668 intel_plane->disable_plane(primary, &intel_crtc->base);
2669
88595ac9
DV
2670 return;
2671
2672valid_fb:
f44e2659
VS
2673 plane_state->src_x = 0;
2674 plane_state->src_y = 0;
be5651f2
ML
2675 plane_state->src_w = fb->width << 16;
2676 plane_state->src_h = fb->height << 16;
2677
f44e2659
VS
2678 plane_state->crtc_x = 0;
2679 plane_state->crtc_y = 0;
be5651f2
ML
2680 plane_state->crtc_w = fb->width;
2681 plane_state->crtc_h = fb->height;
2682
0a8d8a86
MR
2683 intel_state->src.x1 = plane_state->src_x;
2684 intel_state->src.y1 = plane_state->src_y;
2685 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2686 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2687 intel_state->dst.x1 = plane_state->crtc_x;
2688 intel_state->dst.y1 = plane_state->crtc_y;
2689 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2690 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2691
88595ac9
DV
2692 obj = intel_fb_obj(fb);
2693 if (obj->tiling_mode != I915_TILING_NONE)
2694 dev_priv->preserve_bios_swizzle = true;
2695
be5651f2
ML
2696 drm_framebuffer_reference(fb);
2697 primary->fb = primary->state->fb = fb;
36750f28 2698 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2699 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2700 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2701}
2702
a8d201af
ML
2703static void i9xx_update_primary_plane(struct drm_plane *primary,
2704 const struct intel_crtc_state *crtc_state,
2705 const struct intel_plane_state *plane_state)
81255565 2706{
a8d201af 2707 struct drm_device *dev = primary->dev;
81255565 2708 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2710 struct drm_framebuffer *fb = plane_state->base.fb;
2711 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2712 int plane = intel_crtc->plane;
54ea9da8 2713 u32 linear_offset;
81255565 2714 u32 dspcntr;
f0f59a00 2715 i915_reg_t reg = DSPCNTR(plane);
ac484963 2716 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2717 int x = plane_state->src.x1 >> 16;
2718 int y = plane_state->src.y1 >> 16;
c9ba6fad 2719
f45651ba
VS
2720 dspcntr = DISPPLANE_GAMMA_ENABLE;
2721
fdd508a6 2722 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2723
2724 if (INTEL_INFO(dev)->gen < 4) {
2725 if (intel_crtc->pipe == PIPE_B)
2726 dspcntr |= DISPPLANE_SEL_PIPE_B;
2727
2728 /* pipesrc and dspsize control the size that is scaled from,
2729 * which should always be the user's requested size.
2730 */
2731 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2732 ((crtc_state->pipe_src_h - 1) << 16) |
2733 (crtc_state->pipe_src_w - 1));
f45651ba 2734 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2735 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2736 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2737 ((crtc_state->pipe_src_h - 1) << 16) |
2738 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2739 I915_WRITE(PRIMPOS(plane), 0);
2740 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2741 }
81255565 2742
57779d06
VS
2743 switch (fb->pixel_format) {
2744 case DRM_FORMAT_C8:
81255565
JB
2745 dspcntr |= DISPPLANE_8BPP;
2746 break;
57779d06 2747 case DRM_FORMAT_XRGB1555:
57779d06 2748 dspcntr |= DISPPLANE_BGRX555;
81255565 2749 break;
57779d06
VS
2750 case DRM_FORMAT_RGB565:
2751 dspcntr |= DISPPLANE_BGRX565;
2752 break;
2753 case DRM_FORMAT_XRGB8888:
57779d06
VS
2754 dspcntr |= DISPPLANE_BGRX888;
2755 break;
2756 case DRM_FORMAT_XBGR8888:
57779d06
VS
2757 dspcntr |= DISPPLANE_RGBX888;
2758 break;
2759 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2760 dspcntr |= DISPPLANE_BGRX101010;
2761 break;
2762 case DRM_FORMAT_XBGR2101010:
57779d06 2763 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2764 break;
2765 default:
baba133a 2766 BUG();
81255565 2767 }
57779d06 2768
f45651ba
VS
2769 if (INTEL_INFO(dev)->gen >= 4 &&
2770 obj->tiling_mode != I915_TILING_NONE)
2771 dspcntr |= DISPPLANE_TILED;
81255565 2772
de1aa629
VS
2773 if (IS_G4X(dev))
2774 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2775
ac484963 2776 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2777
c2c75131
DV
2778 if (INTEL_INFO(dev)->gen >= 4) {
2779 intel_crtc->dspaddr_offset =
ce1e5c14 2780 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2781 fb->modifier[0], cpp,
ce1e5c14 2782 fb->pitches[0]);
c2c75131
DV
2783 linear_offset -= intel_crtc->dspaddr_offset;
2784 } else {
e506a0c6 2785 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2786 }
e506a0c6 2787
a8d201af 2788 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2789 dspcntr |= DISPPLANE_ROTATE_180;
2790
a8d201af
ML
2791 x += (crtc_state->pipe_src_w - 1);
2792 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2793
2794 /* Finding the last pixel of the last line of the display
2795 data and adding to linear_offset*/
2796 linear_offset +=
a8d201af 2797 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2798 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2799 }
2800
2db3366b
PZ
2801 intel_crtc->adjusted_x = x;
2802 intel_crtc->adjusted_y = y;
2803
48404c1e
SJ
2804 I915_WRITE(reg, dspcntr);
2805
01f2c773 2806 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2807 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2808 I915_WRITE(DSPSURF(plane),
2809 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2810 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2811 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2812 } else
f343c5f6 2813 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2814 POSTING_READ(reg);
17638cd6
JB
2815}
2816
a8d201af
ML
2817static void i9xx_disable_primary_plane(struct drm_plane *primary,
2818 struct drm_crtc *crtc)
17638cd6
JB
2819{
2820 struct drm_device *dev = crtc->dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2823 int plane = intel_crtc->plane;
f45651ba 2824
a8d201af
ML
2825 I915_WRITE(DSPCNTR(plane), 0);
2826 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2827 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2828 else
2829 I915_WRITE(DSPADDR(plane), 0);
2830 POSTING_READ(DSPCNTR(plane));
2831}
c9ba6fad 2832
a8d201af
ML
2833static void ironlake_update_primary_plane(struct drm_plane *primary,
2834 const struct intel_crtc_state *crtc_state,
2835 const struct intel_plane_state *plane_state)
2836{
2837 struct drm_device *dev = primary->dev;
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2840 struct drm_framebuffer *fb = plane_state->base.fb;
2841 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2842 int plane = intel_crtc->plane;
54ea9da8 2843 u32 linear_offset;
a8d201af
ML
2844 u32 dspcntr;
2845 i915_reg_t reg = DSPCNTR(plane);
ac484963 2846 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2847 int x = plane_state->src.x1 >> 16;
2848 int y = plane_state->src.y1 >> 16;
c9ba6fad 2849
f45651ba 2850 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2851 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2852
2853 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2854 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2855
57779d06
VS
2856 switch (fb->pixel_format) {
2857 case DRM_FORMAT_C8:
17638cd6
JB
2858 dspcntr |= DISPPLANE_8BPP;
2859 break;
57779d06
VS
2860 case DRM_FORMAT_RGB565:
2861 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2862 break;
57779d06 2863 case DRM_FORMAT_XRGB8888:
57779d06
VS
2864 dspcntr |= DISPPLANE_BGRX888;
2865 break;
2866 case DRM_FORMAT_XBGR8888:
57779d06
VS
2867 dspcntr |= DISPPLANE_RGBX888;
2868 break;
2869 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2870 dspcntr |= DISPPLANE_BGRX101010;
2871 break;
2872 case DRM_FORMAT_XBGR2101010:
57779d06 2873 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2874 break;
2875 default:
baba133a 2876 BUG();
17638cd6
JB
2877 }
2878
2879 if (obj->tiling_mode != I915_TILING_NONE)
2880 dspcntr |= DISPPLANE_TILED;
17638cd6 2881
f45651ba 2882 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2883 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2884
ac484963 2885 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2886 intel_crtc->dspaddr_offset =
ce1e5c14 2887 intel_compute_tile_offset(dev_priv, &x, &y,
ac484963 2888 fb->modifier[0], cpp,
ce1e5c14 2889 fb->pitches[0]);
c2c75131 2890 linear_offset -= intel_crtc->dspaddr_offset;
a8d201af 2891 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2892 dspcntr |= DISPPLANE_ROTATE_180;
2893
2894 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2895 x += (crtc_state->pipe_src_w - 1);
2896 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2897
2898 /* Finding the last pixel of the last line of the display
2899 data and adding to linear_offset*/
2900 linear_offset +=
a8d201af 2901 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2902 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2903 }
2904 }
2905
2db3366b
PZ
2906 intel_crtc->adjusted_x = x;
2907 intel_crtc->adjusted_y = y;
2908
48404c1e 2909 I915_WRITE(reg, dspcntr);
17638cd6 2910
01f2c773 2911 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2912 I915_WRITE(DSPSURF(plane),
2913 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2914 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2915 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2916 } else {
2917 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2918 I915_WRITE(DSPLINOFF(plane), linear_offset);
2919 }
17638cd6 2920 POSTING_READ(reg);
17638cd6
JB
2921}
2922
7b49f948
VS
2923u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2924 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2925{
7b49f948 2926 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2927 return 64;
7b49f948
VS
2928 } else {
2929 int cpp = drm_format_plane_cpp(pixel_format, 0);
2930
2931 return intel_tile_width(dev_priv, fb_modifier, cpp);
b321803d
DL
2932 }
2933}
2934
44eb0cb9
MK
2935u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2936 struct drm_i915_gem_object *obj,
2937 unsigned int plane)
121920fa 2938{
ce7f1728 2939 struct i915_ggtt_view view;
dedf278c 2940 struct i915_vma *vma;
44eb0cb9 2941 u64 offset;
121920fa 2942
e7941294 2943 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
ce7f1728 2944 intel_plane->base.state);
121920fa 2945
ce7f1728 2946 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2947 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2948 view.type))
dedf278c
TU
2949 return -1;
2950
44eb0cb9 2951 offset = vma->node.start;
dedf278c
TU
2952
2953 if (plane == 1) {
7723f47d 2954 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2955 PAGE_SIZE;
2956 }
2957
44eb0cb9
MK
2958 WARN_ON(upper_32_bits(offset));
2959
2960 return lower_32_bits(offset);
121920fa
TU
2961}
2962
e435d6e5
ML
2963static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2964{
2965 struct drm_device *dev = intel_crtc->base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967
2968 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2969 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2971}
2972
a1b2278e
CK
2973/*
2974 * This function detaches (aka. unbinds) unused scalers in hardware
2975 */
0583236e 2976static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2977{
a1b2278e
CK
2978 struct intel_crtc_scaler_state *scaler_state;
2979 int i;
2980
a1b2278e
CK
2981 scaler_state = &intel_crtc->config->scaler_state;
2982
2983 /* loop through and disable scalers that aren't in use */
2984 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2985 if (!scaler_state->scalers[i].in_use)
2986 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2987 }
2988}
2989
6156a456 2990u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2991{
6156a456 2992 switch (pixel_format) {
d161cf7a 2993 case DRM_FORMAT_C8:
c34ce3d1 2994 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2995 case DRM_FORMAT_RGB565:
c34ce3d1 2996 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2997 case DRM_FORMAT_XBGR8888:
c34ce3d1 2998 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2999 case DRM_FORMAT_XRGB8888:
c34ce3d1 3000 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3001 /*
3002 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3003 * to be already pre-multiplied. We need to add a knob (or a different
3004 * DRM_FORMAT) for user-space to configure that.
3005 */
f75fb42a 3006 case DRM_FORMAT_ABGR8888:
c34ce3d1 3007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3008 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3009 case DRM_FORMAT_ARGB8888:
c34ce3d1 3010 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3012 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3013 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3014 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3015 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3016 case DRM_FORMAT_YUYV:
c34ce3d1 3017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3018 case DRM_FORMAT_YVYU:
c34ce3d1 3019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3020 case DRM_FORMAT_UYVY:
c34ce3d1 3021 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3022 case DRM_FORMAT_VYUY:
c34ce3d1 3023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3024 default:
4249eeef 3025 MISSING_CASE(pixel_format);
70d21f0e 3026 }
8cfcba41 3027
c34ce3d1 3028 return 0;
6156a456 3029}
70d21f0e 3030
6156a456
CK
3031u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3032{
6156a456 3033 switch (fb_modifier) {
30af77c4 3034 case DRM_FORMAT_MOD_NONE:
70d21f0e 3035 break;
30af77c4 3036 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3037 return PLANE_CTL_TILED_X;
b321803d 3038 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3039 return PLANE_CTL_TILED_Y;
b321803d 3040 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3041 return PLANE_CTL_TILED_YF;
70d21f0e 3042 default:
6156a456 3043 MISSING_CASE(fb_modifier);
70d21f0e 3044 }
8cfcba41 3045
c34ce3d1 3046 return 0;
6156a456 3047}
70d21f0e 3048
6156a456
CK
3049u32 skl_plane_ctl_rotation(unsigned int rotation)
3050{
3b7a5119 3051 switch (rotation) {
6156a456
CK
3052 case BIT(DRM_ROTATE_0):
3053 break;
1e8df167
SJ
3054 /*
3055 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3056 * while i915 HW rotation is clockwise, thats why this swapping.
3057 */
3b7a5119 3058 case BIT(DRM_ROTATE_90):
1e8df167 3059 return PLANE_CTL_ROTATE_270;
3b7a5119 3060 case BIT(DRM_ROTATE_180):
c34ce3d1 3061 return PLANE_CTL_ROTATE_180;
3b7a5119 3062 case BIT(DRM_ROTATE_270):
1e8df167 3063 return PLANE_CTL_ROTATE_90;
6156a456
CK
3064 default:
3065 MISSING_CASE(rotation);
3066 }
3067
c34ce3d1 3068 return 0;
6156a456
CK
3069}
3070
a8d201af
ML
3071static void skylake_update_primary_plane(struct drm_plane *plane,
3072 const struct intel_crtc_state *crtc_state,
3073 const struct intel_plane_state *plane_state)
6156a456 3074{
a8d201af 3075 struct drm_device *dev = plane->dev;
6156a456 3076 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3078 struct drm_framebuffer *fb = plane_state->base.fb;
3079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3080 int pipe = intel_crtc->pipe;
3081 u32 plane_ctl, stride_div, stride;
3082 u32 tile_height, plane_offset, plane_size;
a8d201af 3083 unsigned int rotation = plane_state->base.rotation;
6156a456 3084 int x_offset, y_offset;
44eb0cb9 3085 u32 surf_addr;
a8d201af
ML
3086 int scaler_id = plane_state->scaler_id;
3087 int src_x = plane_state->src.x1 >> 16;
3088 int src_y = plane_state->src.y1 >> 16;
3089 int src_w = drm_rect_width(&plane_state->src) >> 16;
3090 int src_h = drm_rect_height(&plane_state->src) >> 16;
3091 int dst_x = plane_state->dst.x1;
3092 int dst_y = plane_state->dst.y1;
3093 int dst_w = drm_rect_width(&plane_state->dst);
3094 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3095
6156a456
CK
3096 plane_ctl = PLANE_CTL_ENABLE |
3097 PLANE_CTL_PIPE_GAMMA_ENABLE |
3098 PLANE_CTL_PIPE_CSC_ENABLE;
3099
3100 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3101 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3102 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3103 plane_ctl |= skl_plane_ctl_rotation(rotation);
3104
7b49f948 3105 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3106 fb->pixel_format);
dedf278c 3107 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3108
a42e5a23
PZ
3109 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3110
3b7a5119 3111 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3112 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3113
3b7a5119 3114 /* stride = Surface height in tiles */
832be82f 3115 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3116 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3117 x_offset = stride * tile_height - src_y - src_h;
3118 y_offset = src_x;
6156a456 3119 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3120 } else {
3121 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3122 x_offset = src_x;
3123 y_offset = src_y;
6156a456 3124 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3125 }
3126 plane_offset = y_offset << 16 | x_offset;
b321803d 3127
2db3366b
PZ
3128 intel_crtc->adjusted_x = x_offset;
3129 intel_crtc->adjusted_y = y_offset;
3130
70d21f0e 3131 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3132 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3133 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3135
3136 if (scaler_id >= 0) {
3137 uint32_t ps_ctrl = 0;
3138
3139 WARN_ON(!dst_w || !dst_h);
3140 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3141 crtc_state->scaler_state.scalers[scaler_id].mode;
3142 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3143 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3144 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3145 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3146 I915_WRITE(PLANE_POS(pipe, 0), 0);
3147 } else {
3148 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3149 }
3150
121920fa 3151 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3152
3153 POSTING_READ(PLANE_SURF(pipe, 0));
3154}
3155
a8d201af
ML
3156static void skylake_disable_primary_plane(struct drm_plane *primary,
3157 struct drm_crtc *crtc)
17638cd6
JB
3158{
3159 struct drm_device *dev = crtc->dev;
3160 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3161 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3162
a8d201af
ML
3163 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3164 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3165 POSTING_READ(PLANE_SURF(pipe, 0));
3166}
29b9bde6 3167
a8d201af
ML
3168/* Assume fb object is pinned & idle & fenced and just update base pointers */
3169static int
3170intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3171 int x, int y, enum mode_set_atomic state)
3172{
3173 /* Support for kgdboc is disabled, this needs a major rework. */
3174 DRM_ERROR("legacy panic handler not supported any more.\n");
3175
3176 return -ENODEV;
81255565
JB
3177}
3178
7514747d 3179static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3180{
96a02917
VS
3181 struct drm_crtc *crtc;
3182
70e1e0ec 3183 for_each_crtc(dev, crtc) {
96a02917
VS
3184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3185 enum plane plane = intel_crtc->plane;
3186
3187 intel_prepare_page_flip(dev, plane);
3188 intel_finish_page_flip_plane(dev, plane);
3189 }
7514747d
VS
3190}
3191
3192static void intel_update_primary_planes(struct drm_device *dev)
3193{
7514747d 3194 struct drm_crtc *crtc;
96a02917 3195
70e1e0ec 3196 for_each_crtc(dev, crtc) {
11c22da6
ML
3197 struct intel_plane *plane = to_intel_plane(crtc->primary);
3198 struct intel_plane_state *plane_state;
96a02917 3199
11c22da6 3200 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3201 plane_state = to_intel_plane_state(plane->base.state);
3202
a8d201af
ML
3203 if (plane_state->visible)
3204 plane->update_plane(&plane->base,
3205 to_intel_crtc_state(crtc->state),
3206 plane_state);
11c22da6
ML
3207
3208 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3209 }
3210}
3211
7514747d
VS
3212void intel_prepare_reset(struct drm_device *dev)
3213{
3214 /* no reset support for gen2 */
3215 if (IS_GEN2(dev))
3216 return;
3217
3218 /* reset doesn't touch the display */
3219 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3220 return;
3221
3222 drm_modeset_lock_all(dev);
f98ce92f
VS
3223 /*
3224 * Disabling the crtcs gracefully seems nicer. Also the
3225 * g33 docs say we should at least disable all the planes.
3226 */
6b72d486 3227 intel_display_suspend(dev);
7514747d
VS
3228}
3229
3230void intel_finish_reset(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = to_i915(dev);
3233
3234 /*
3235 * Flips in the rings will be nuked by the reset,
3236 * so complete all pending flips so that user space
3237 * will get its events and not get stuck.
3238 */
3239 intel_complete_page_flips(dev);
3240
3241 /* no reset support for gen2 */
3242 if (IS_GEN2(dev))
3243 return;
3244
3245 /* reset doesn't touch the display */
3246 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3247 /*
3248 * Flips in the rings have been nuked by the reset,
3249 * so update the base address of all primary
3250 * planes to the the last fb to make sure we're
3251 * showing the correct fb after a reset.
11c22da6
ML
3252 *
3253 * FIXME: Atomic will make this obsolete since we won't schedule
3254 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3255 */
3256 intel_update_primary_planes(dev);
3257 return;
3258 }
3259
3260 /*
3261 * The display has been reset as well,
3262 * so need a full re-initialization.
3263 */
3264 intel_runtime_pm_disable_interrupts(dev_priv);
3265 intel_runtime_pm_enable_interrupts(dev_priv);
3266
3267 intel_modeset_init_hw(dev);
3268
3269 spin_lock_irq(&dev_priv->irq_lock);
3270 if (dev_priv->display.hpd_irq_setup)
3271 dev_priv->display.hpd_irq_setup(dev);
3272 spin_unlock_irq(&dev_priv->irq_lock);
3273
043e9bda 3274 intel_display_resume(dev);
7514747d
VS
3275
3276 intel_hpd_init(dev_priv);
3277
3278 drm_modeset_unlock_all(dev);
3279}
3280
7d5e3799
CW
3281static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3286 bool pending;
3287
3288 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3289 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3290 return false;
3291
5e2d7afc 3292 spin_lock_irq(&dev->event_lock);
7d5e3799 3293 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3294 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3295
3296 return pending;
3297}
3298
bfd16b2a
ML
3299static void intel_update_pipe_config(struct intel_crtc *crtc,
3300 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3301{
3302 struct drm_device *dev = crtc->base.dev;
3303 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3304 struct intel_crtc_state *pipe_config =
3305 to_intel_crtc_state(crtc->base.state);
e30e8f75 3306
bfd16b2a
ML
3307 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3308 crtc->base.mode = crtc->base.state->mode;
3309
3310 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3311 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3312 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3313
44522d85
ML
3314 if (HAS_DDI(dev))
3315 intel_set_pipe_csc(&crtc->base);
3316
e30e8f75
GP
3317 /*
3318 * Update pipe size and adjust fitter if needed: the reason for this is
3319 * that in compute_mode_changes we check the native mode (not the pfit
3320 * mode) to see if we can flip rather than do a full mode set. In the
3321 * fastboot case, we'll flip, but if we don't update the pipesrc and
3322 * pfit state, we'll end up with a big fb scanned out into the wrong
3323 * sized surface.
e30e8f75
GP
3324 */
3325
e30e8f75 3326 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3327 ((pipe_config->pipe_src_w - 1) << 16) |
3328 (pipe_config->pipe_src_h - 1));
3329
3330 /* on skylake this is done by detaching scalers */
3331 if (INTEL_INFO(dev)->gen >= 9) {
3332 skl_detach_scalers(crtc);
3333
3334 if (pipe_config->pch_pfit.enabled)
3335 skylake_pfit_enable(crtc);
3336 } else if (HAS_PCH_SPLIT(dev)) {
3337 if (pipe_config->pch_pfit.enabled)
3338 ironlake_pfit_enable(crtc);
3339 else if (old_crtc_state->pch_pfit.enabled)
3340 ironlake_pfit_disable(crtc, true);
e30e8f75 3341 }
e30e8f75
GP
3342}
3343
5e84e1a4
ZW
3344static void intel_fdi_normal_train(struct drm_crtc *crtc)
3345{
3346 struct drm_device *dev = crtc->dev;
3347 struct drm_i915_private *dev_priv = dev->dev_private;
3348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3349 int pipe = intel_crtc->pipe;
f0f59a00
VS
3350 i915_reg_t reg;
3351 u32 temp;
5e84e1a4
ZW
3352
3353 /* enable normal train */
3354 reg = FDI_TX_CTL(pipe);
3355 temp = I915_READ(reg);
61e499bf 3356 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3357 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3358 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3359 } else {
3360 temp &= ~FDI_LINK_TRAIN_NONE;
3361 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3362 }
5e84e1a4
ZW
3363 I915_WRITE(reg, temp);
3364
3365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
3367 if (HAS_PCH_CPT(dev)) {
3368 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3369 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3370 } else {
3371 temp &= ~FDI_LINK_TRAIN_NONE;
3372 temp |= FDI_LINK_TRAIN_NONE;
3373 }
3374 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3375
3376 /* wait one idle pattern time */
3377 POSTING_READ(reg);
3378 udelay(1000);
357555c0
JB
3379
3380 /* IVB wants error correction enabled */
3381 if (IS_IVYBRIDGE(dev))
3382 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3383 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3384}
3385
8db9d77b
ZW
3386/* The FDI link training functions for ILK/Ibexpeak. */
3387static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3388{
3389 struct drm_device *dev = crtc->dev;
3390 struct drm_i915_private *dev_priv = dev->dev_private;
3391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3392 int pipe = intel_crtc->pipe;
f0f59a00
VS
3393 i915_reg_t reg;
3394 u32 temp, tries;
8db9d77b 3395
1c8562f6 3396 /* FDI needs bits from pipe first */
0fc932b8 3397 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3398
e1a44743
AJ
3399 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3400 for train result */
5eddb70b
CW
3401 reg = FDI_RX_IMR(pipe);
3402 temp = I915_READ(reg);
e1a44743
AJ
3403 temp &= ~FDI_RX_SYMBOL_LOCK;
3404 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3405 I915_WRITE(reg, temp);
3406 I915_READ(reg);
e1a44743
AJ
3407 udelay(150);
3408
8db9d77b 3409 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
627eb5a3 3412 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3413 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3414 temp &= ~FDI_LINK_TRAIN_NONE;
3415 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3416 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3417
5eddb70b
CW
3418 reg = FDI_RX_CTL(pipe);
3419 temp = I915_READ(reg);
8db9d77b
ZW
3420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3422 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3423
3424 POSTING_READ(reg);
8db9d77b
ZW
3425 udelay(150);
3426
5b2adf89 3427 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3428 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3429 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3430 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3431
5eddb70b 3432 reg = FDI_RX_IIR(pipe);
e1a44743 3433 for (tries = 0; tries < 5; tries++) {
5eddb70b 3434 temp = I915_READ(reg);
8db9d77b
ZW
3435 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3436
3437 if ((temp & FDI_RX_BIT_LOCK)) {
3438 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3439 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3440 break;
3441 }
8db9d77b 3442 }
e1a44743 3443 if (tries == 5)
5eddb70b 3444 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3445
3446 /* Train 2 */
5eddb70b
CW
3447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
8db9d77b
ZW
3449 temp &= ~FDI_LINK_TRAIN_NONE;
3450 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3451 I915_WRITE(reg, temp);
8db9d77b 3452
5eddb70b
CW
3453 reg = FDI_RX_CTL(pipe);
3454 temp = I915_READ(reg);
8db9d77b
ZW
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3457 I915_WRITE(reg, temp);
8db9d77b 3458
5eddb70b
CW
3459 POSTING_READ(reg);
3460 udelay(150);
8db9d77b 3461
5eddb70b 3462 reg = FDI_RX_IIR(pipe);
e1a44743 3463 for (tries = 0; tries < 5; tries++) {
5eddb70b 3464 temp = I915_READ(reg);
8db9d77b
ZW
3465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466
3467 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3469 DRM_DEBUG_KMS("FDI train 2 done.\n");
3470 break;
3471 }
8db9d77b 3472 }
e1a44743 3473 if (tries == 5)
5eddb70b 3474 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3475
3476 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3477
8db9d77b
ZW
3478}
3479
0206e353 3480static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3481 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3482 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3483 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3484 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3485};
3486
3487/* The FDI link training functions for SNB/Cougarpoint. */
3488static void gen6_fdi_link_train(struct drm_crtc *crtc)
3489{
3490 struct drm_device *dev = crtc->dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3493 int pipe = intel_crtc->pipe;
f0f59a00
VS
3494 i915_reg_t reg;
3495 u32 temp, i, retry;
8db9d77b 3496
e1a44743
AJ
3497 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3498 for train result */
5eddb70b
CW
3499 reg = FDI_RX_IMR(pipe);
3500 temp = I915_READ(reg);
e1a44743
AJ
3501 temp &= ~FDI_RX_SYMBOL_LOCK;
3502 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3503 I915_WRITE(reg, temp);
3504
3505 POSTING_READ(reg);
e1a44743
AJ
3506 udelay(150);
3507
8db9d77b 3508 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3509 reg = FDI_TX_CTL(pipe);
3510 temp = I915_READ(reg);
627eb5a3 3511 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3512 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3513 temp &= ~FDI_LINK_TRAIN_NONE;
3514 temp |= FDI_LINK_TRAIN_PATTERN_1;
3515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3516 /* SNB-B */
3517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3518 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3519
d74cf324
DV
3520 I915_WRITE(FDI_RX_MISC(pipe),
3521 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3522
5eddb70b
CW
3523 reg = FDI_RX_CTL(pipe);
3524 temp = I915_READ(reg);
8db9d77b
ZW
3525 if (HAS_PCH_CPT(dev)) {
3526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3527 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3528 } else {
3529 temp &= ~FDI_LINK_TRAIN_NONE;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1;
3531 }
5eddb70b
CW
3532 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3533
3534 POSTING_READ(reg);
8db9d77b
ZW
3535 udelay(150);
3536
0206e353 3537 for (i = 0; i < 4; i++) {
5eddb70b
CW
3538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
8db9d77b
ZW
3540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3542 I915_WRITE(reg, temp);
3543
3544 POSTING_READ(reg);
8db9d77b
ZW
3545 udelay(500);
3546
fa37d39e
SP
3547 for (retry = 0; retry < 5; retry++) {
3548 reg = FDI_RX_IIR(pipe);
3549 temp = I915_READ(reg);
3550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3551 if (temp & FDI_RX_BIT_LOCK) {
3552 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3553 DRM_DEBUG_KMS("FDI train 1 done.\n");
3554 break;
3555 }
3556 udelay(50);
8db9d77b 3557 }
fa37d39e
SP
3558 if (retry < 5)
3559 break;
8db9d77b
ZW
3560 }
3561 if (i == 4)
5eddb70b 3562 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3563
3564 /* Train 2 */
5eddb70b
CW
3565 reg = FDI_TX_CTL(pipe);
3566 temp = I915_READ(reg);
8db9d77b
ZW
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 if (IS_GEN6(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3571 /* SNB-B */
3572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3573 }
5eddb70b 3574 I915_WRITE(reg, temp);
8db9d77b 3575
5eddb70b
CW
3576 reg = FDI_RX_CTL(pipe);
3577 temp = I915_READ(reg);
8db9d77b
ZW
3578 if (HAS_PCH_CPT(dev)) {
3579 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3580 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3581 } else {
3582 temp &= ~FDI_LINK_TRAIN_NONE;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2;
3584 }
5eddb70b
CW
3585 I915_WRITE(reg, temp);
3586
3587 POSTING_READ(reg);
8db9d77b
ZW
3588 udelay(150);
3589
0206e353 3590 for (i = 0; i < 4; i++) {
5eddb70b
CW
3591 reg = FDI_TX_CTL(pipe);
3592 temp = I915_READ(reg);
8db9d77b
ZW
3593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3594 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3595 I915_WRITE(reg, temp);
3596
3597 POSTING_READ(reg);
8db9d77b
ZW
3598 udelay(500);
3599
fa37d39e
SP
3600 for (retry = 0; retry < 5; retry++) {
3601 reg = FDI_RX_IIR(pipe);
3602 temp = I915_READ(reg);
3603 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3604 if (temp & FDI_RX_SYMBOL_LOCK) {
3605 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3606 DRM_DEBUG_KMS("FDI train 2 done.\n");
3607 break;
3608 }
3609 udelay(50);
8db9d77b 3610 }
fa37d39e
SP
3611 if (retry < 5)
3612 break;
8db9d77b
ZW
3613 }
3614 if (i == 4)
5eddb70b 3615 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3616
3617 DRM_DEBUG_KMS("FDI train done.\n");
3618}
3619
357555c0
JB
3620/* Manual link training for Ivy Bridge A0 parts */
3621static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 int pipe = intel_crtc->pipe;
f0f59a00
VS
3627 i915_reg_t reg;
3628 u32 temp, i, j;
357555c0
JB
3629
3630 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3631 for train result */
3632 reg = FDI_RX_IMR(pipe);
3633 temp = I915_READ(reg);
3634 temp &= ~FDI_RX_SYMBOL_LOCK;
3635 temp &= ~FDI_RX_BIT_LOCK;
3636 I915_WRITE(reg, temp);
3637
3638 POSTING_READ(reg);
3639 udelay(150);
3640
01a415fd
DV
3641 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3642 I915_READ(FDI_RX_IIR(pipe)));
3643
139ccd3f
JB
3644 /* Try each vswing and preemphasis setting twice before moving on */
3645 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3646 /* disable first in case we need to retry */
3647 reg = FDI_TX_CTL(pipe);
3648 temp = I915_READ(reg);
3649 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3650 temp &= ~FDI_TX_ENABLE;
3651 I915_WRITE(reg, temp);
357555c0 3652
139ccd3f
JB
3653 reg = FDI_RX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp &= ~FDI_LINK_TRAIN_AUTO;
3656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3657 temp &= ~FDI_RX_ENABLE;
3658 I915_WRITE(reg, temp);
357555c0 3659
139ccd3f 3660 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3661 reg = FDI_TX_CTL(pipe);
3662 temp = I915_READ(reg);
139ccd3f 3663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3665 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3666 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3667 temp |= snb_b_fdi_train_param[j/2];
3668 temp |= FDI_COMPOSITE_SYNC;
3669 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3670
139ccd3f
JB
3671 I915_WRITE(FDI_RX_MISC(pipe),
3672 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3673
139ccd3f 3674 reg = FDI_RX_CTL(pipe);
357555c0 3675 temp = I915_READ(reg);
139ccd3f
JB
3676 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3677 temp |= FDI_COMPOSITE_SYNC;
3678 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3679
139ccd3f
JB
3680 POSTING_READ(reg);
3681 udelay(1); /* should be 0.5us */
357555c0 3682
139ccd3f
JB
3683 for (i = 0; i < 4; i++) {
3684 reg = FDI_RX_IIR(pipe);
3685 temp = I915_READ(reg);
3686 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3687
139ccd3f
JB
3688 if (temp & FDI_RX_BIT_LOCK ||
3689 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3690 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3691 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3692 i);
3693 break;
3694 }
3695 udelay(1); /* should be 0.5us */
3696 }
3697 if (i == 4) {
3698 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3699 continue;
3700 }
357555c0 3701
139ccd3f 3702 /* Train 2 */
357555c0
JB
3703 reg = FDI_TX_CTL(pipe);
3704 temp = I915_READ(reg);
139ccd3f
JB
3705 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3706 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3707 I915_WRITE(reg, temp);
3708
3709 reg = FDI_RX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3713 I915_WRITE(reg, temp);
3714
3715 POSTING_READ(reg);
139ccd3f 3716 udelay(2); /* should be 1.5us */
357555c0 3717
139ccd3f
JB
3718 for (i = 0; i < 4; i++) {
3719 reg = FDI_RX_IIR(pipe);
3720 temp = I915_READ(reg);
3721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3722
139ccd3f
JB
3723 if (temp & FDI_RX_SYMBOL_LOCK ||
3724 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3725 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3726 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3727 i);
3728 goto train_done;
3729 }
3730 udelay(2); /* should be 1.5us */
357555c0 3731 }
139ccd3f
JB
3732 if (i == 4)
3733 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3734 }
357555c0 3735
139ccd3f 3736train_done:
357555c0
JB
3737 DRM_DEBUG_KMS("FDI train done.\n");
3738}
3739
88cefb6c 3740static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3741{
88cefb6c 3742 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3743 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3744 int pipe = intel_crtc->pipe;
f0f59a00
VS
3745 i915_reg_t reg;
3746 u32 temp;
c64e311e 3747
c98e9dcf 3748 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3749 reg = FDI_RX_CTL(pipe);
3750 temp = I915_READ(reg);
627eb5a3 3751 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3752 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3753 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3754 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3755
3756 POSTING_READ(reg);
c98e9dcf
JB
3757 udelay(200);
3758
3759 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3760 temp = I915_READ(reg);
3761 I915_WRITE(reg, temp | FDI_PCDCLK);
3762
3763 POSTING_READ(reg);
c98e9dcf
JB
3764 udelay(200);
3765
20749730
PZ
3766 /* Enable CPU FDI TX PLL, always on for Ironlake */
3767 reg = FDI_TX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3770 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3771
20749730
PZ
3772 POSTING_READ(reg);
3773 udelay(100);
6be4a607 3774 }
0e23b99d
JB
3775}
3776
88cefb6c
DV
3777static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3778{
3779 struct drm_device *dev = intel_crtc->base.dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 int pipe = intel_crtc->pipe;
f0f59a00
VS
3782 i915_reg_t reg;
3783 u32 temp;
88cefb6c
DV
3784
3785 /* Switch from PCDclk to Rawclk */
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3789
3790 /* Disable CPU FDI TX PLL */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3794
3795 POSTING_READ(reg);
3796 udelay(100);
3797
3798 reg = FDI_RX_CTL(pipe);
3799 temp = I915_READ(reg);
3800 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3801
3802 /* Wait for the clocks to turn off. */
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
0fc932b8
JB
3807static void ironlake_fdi_disable(struct drm_crtc *crtc)
3808{
3809 struct drm_device *dev = crtc->dev;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812 int pipe = intel_crtc->pipe;
f0f59a00
VS
3813 i915_reg_t reg;
3814 u32 temp;
0fc932b8
JB
3815
3816 /* disable CPU FDI tx and PCH FDI rx */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3820 POSTING_READ(reg);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~(0x7 << 16);
dfd07d72 3825 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3826 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3832 if (HAS_PCH_IBX(dev))
6f06ce18 3833 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3834
3835 /* still set train pattern 1 */
3836 reg = FDI_TX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 I915_WRITE(reg, temp);
3841
3842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if (HAS_PCH_CPT(dev)) {
3845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
3851 /* BPC in FDI rx is consistent with that in PIPECONF */
3852 temp &= ~(0x07 << 16);
dfd07d72 3853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3854 I915_WRITE(reg, temp);
3855
3856 POSTING_READ(reg);
3857 udelay(100);
3858}
3859
5dce5b93
CW
3860bool intel_has_pending_fb_unpin(struct drm_device *dev)
3861{
3862 struct intel_crtc *crtc;
3863
3864 /* Note that we don't need to be called with mode_config.lock here
3865 * as our list of CRTC objects is static for the lifetime of the
3866 * device and so cannot disappear as we iterate. Similarly, we can
3867 * happily treat the predicates as racy, atomic checks as userspace
3868 * cannot claim and pin a new fb without at least acquring the
3869 * struct_mutex and so serialising with us.
3870 */
d3fcc808 3871 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3872 if (atomic_read(&crtc->unpin_work_count) == 0)
3873 continue;
3874
3875 if (crtc->unpin_work)
3876 intel_wait_for_vblank(dev, crtc->pipe);
3877
3878 return true;
3879 }
3880
3881 return false;
3882}
3883
d6bbafa1
CW
3884static void page_flip_completed(struct intel_crtc *intel_crtc)
3885{
3886 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3887 struct intel_unpin_work *work = intel_crtc->unpin_work;
3888
3889 /* ensure that the unpin work is consistent wrt ->pending. */
3890 smp_rmb();
3891 intel_crtc->unpin_work = NULL;
3892
3893 if (work->event)
3894 drm_send_vblank_event(intel_crtc->base.dev,
3895 intel_crtc->pipe,
3896 work->event);
3897
3898 drm_crtc_vblank_put(&intel_crtc->base);
3899
3900 wake_up_all(&dev_priv->pending_flip_queue);
3901 queue_work(dev_priv->wq, &work->work);
3902
3903 trace_i915_flip_complete(intel_crtc->plane,
3904 work->pending_flip_obj);
3905}
3906
5008e874 3907static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3908{
0f91128d 3909 struct drm_device *dev = crtc->dev;
5bb61643 3910 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3911 long ret;
e6c3a2a6 3912
2c10d571 3913 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3914
3915 ret = wait_event_interruptible_timeout(
3916 dev_priv->pending_flip_queue,
3917 !intel_crtc_has_pending_flip(crtc),
3918 60*HZ);
3919
3920 if (ret < 0)
3921 return ret;
3922
3923 if (ret == 0) {
9c787942 3924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3925
5e2d7afc 3926 spin_lock_irq(&dev->event_lock);
9c787942
CW
3927 if (intel_crtc->unpin_work) {
3928 WARN_ONCE(1, "Removing stuck page flip\n");
3929 page_flip_completed(intel_crtc);
3930 }
5e2d7afc 3931 spin_unlock_irq(&dev->event_lock);
9c787942 3932 }
5bb61643 3933
5008e874 3934 return 0;
e6c3a2a6
CW
3935}
3936
060f02d8
VS
3937static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3938{
3939 u32 temp;
3940
3941 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3942
3943 mutex_lock(&dev_priv->sb_lock);
3944
3945 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3946 temp |= SBI_SSCCTL_DISABLE;
3947 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3948
3949 mutex_unlock(&dev_priv->sb_lock);
3950}
3951
e615efe4
ED
3952/* Program iCLKIP clock to the desired frequency */
3953static void lpt_program_iclkip(struct drm_crtc *crtc)
3954{
3955 struct drm_device *dev = crtc->dev;
3956 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3957 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3958 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3959 u32 temp;
3960
060f02d8 3961 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3962
3963 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3964 if (clock == 20000) {
e615efe4
ED
3965 auxdiv = 1;
3966 divsel = 0x41;
3967 phaseinc = 0x20;
3968 } else {
3969 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3970 * but the adjusted_mode->crtc_clock in in KHz. To get the
3971 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3972 * convert the virtual clock precision to KHz here for higher
3973 * precision.
3974 */
3975 u32 iclk_virtual_root_freq = 172800 * 1000;
3976 u32 iclk_pi_range = 64;
3977 u32 desired_divisor, msb_divisor_value, pi_value;
3978
a2572f5c 3979 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3980 msb_divisor_value = desired_divisor / iclk_pi_range;
3981 pi_value = desired_divisor % iclk_pi_range;
3982
3983 auxdiv = 0;
3984 divsel = msb_divisor_value - 2;
3985 phaseinc = pi_value;
3986 }
3987
3988 /* This should not happen with any sane values */
3989 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3990 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3992 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3993
3994 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3995 clock,
e615efe4
ED
3996 auxdiv,
3997 divsel,
3998 phasedir,
3999 phaseinc);
4000
060f02d8
VS
4001 mutex_lock(&dev_priv->sb_lock);
4002
e615efe4 4003 /* Program SSCDIVINTPHASE6 */
988d6ee8 4004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4012
4013 /* Program SSCAUXDIV */
988d6ee8 4014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4018
4019 /* Enable modulator and associated divider */
988d6ee8 4020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4021 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4023
060f02d8
VS
4024 mutex_unlock(&dev_priv->sb_lock);
4025
e615efe4
ED
4026 /* Wait for initialization time */
4027 udelay(24);
4028
4029 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4030}
4031
275f01b2
DV
4032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
003632d9 4056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
003632d9
ACO
4068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
6e3c9717 4085 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4086 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4087 else
003632d9 4088 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4089
4090 break;
4091 case PIPE_C:
003632d9 4092 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
c48b5305
VS
4100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
f67a559d
JB
4116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
f0f59a00 4130 u32 temp;
2c07245f 4131
ab9412ba 4132 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4133
1fbc0d78
DV
4134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
cd986abb
DV
4137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
3860b2ec
VS
4142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
c98e9dcf 4148 /* For PCH output, training FDI link */
674cf967 4149 dev_priv->display.fdi_link_train(crtc);
2c07245f 4150
3ad8a208
DV
4151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
303b81e0 4153 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4154 u32 sel;
4b645f14 4155
c98e9dcf 4156 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4160 temp |= sel;
4161 else
4162 temp &= ~sel;
c98e9dcf 4163 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4164 }
5eddb70b 4165
3ad8a208
DV
4166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
85b3894f 4173 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4174
d9b6cb56
JB
4175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4178
303b81e0 4179 intel_fdi_normal_train(crtc);
5e84e1a4 4180
3860b2ec
VS
4181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
c98e9dcf 4183 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4188 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
e3ef4479 4193 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4194 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4195
9c4edaee 4196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4200
4201 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4202 case PORT_B:
5eddb70b 4203 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4204 break;
c48b5305 4205 case PORT_C:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4207 break;
c48b5305 4208 case PORT_D:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4210 break;
4211 default:
e95d41e1 4212 BUG();
32f9d658 4213 }
2c07245f 4214
5eddb70b 4215 I915_WRITE(reg, temp);
6be4a607 4216 }
b52eb4dc 4217
b8a4f404 4218 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4219}
4220
1507e5bd
PZ
4221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4227
ab9412ba 4228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4229
8c52b5e8 4230 lpt_program_iclkip(crtc);
1507e5bd 4231
0540e488 4232 /* Set transcoder timing. */
275f01b2 4233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4234
937bb610 4235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4236}
4237
190f68c5
ACO
4238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
ee7b9f93 4240{
e2b78267 4241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4242 struct intel_shared_dpll *pll;
de419ab6 4243 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4244 enum intel_dpll_id i;
00490c22 4245 int max = dev_priv->num_shared_dpll;
ee7b9f93 4246
de419ab6
ML
4247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
98b6bd99
DV
4249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4251 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4252 pll = &dev_priv->shared_dplls[i];
98b6bd99 4253
46edb027
DV
4254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
98b6bd99 4256
de419ab6 4257 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4258
98b6bd99
DV
4259 goto found;
4260 }
4261
bcddf610
S
4262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
de419ab6 4277 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4278
4279 goto found;
00490c22
ML
4280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
bcddf610 4283
00490c22 4284 for (i = 0; i < max; i++) {
e72f9fbf 4285 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4286
4287 /* Only want to check enabled timings first */
de419ab6 4288 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4289 continue;
4290
190f68c5 4291 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4295 crtc->base.base.id, pll->name,
de419ab6 4296 shared_dpll[i].crtc_mask,
8bd31e67 4297 pll->active);
ee7b9f93
JB
4298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
de419ab6 4305 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
ee7b9f93
JB
4308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
de419ab6
ML
4315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
f2a69f44 4318
190f68c5 4319 crtc_state->shared_dpll = i;
46edb027
DV
4320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
ee7b9f93 4322
de419ab6 4323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4324
ee7b9f93
JB
4325 return pll;
4326}
4327
de419ab6 4328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4329{
de419ab6
ML
4330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
de419ab6
ML
4335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
8bd31e67 4337
de419ab6 4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
de419ab6 4341 pll->config = shared_dpll[i];
8bd31e67
ACO
4342 }
4343}
4344
a1520318 4345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4348 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4354 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4356 }
4357}
4358
86adf9d7
ML
4359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4363{
86adf9d7
ML
4364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4368 int need_scaling;
6156a456
CK
4369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
86adf9d7 4384 if (force_detach || !need_scaling) {
a1b2278e 4385 if (*scaler_id >= 0) {
86adf9d7 4386 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
86adf9d7
ML
4389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4405 "size is out of scaler range\n",
86adf9d7 4406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4407 return -EINVAL;
4408 }
4409
86adf9d7
ML
4410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
86adf9d7
ML
4424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
e435d6e5 4429int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
e435d6e5 4437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4438 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4439 state->pipe_src_w, state->pipe_src_h,
aad941d5 4440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
86adf9d7
ML
4447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
da20eabd
ML
4453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
86adf9d7
ML
4455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
a1b2278e 4481 /* check colorkey */
818ed961 4482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4484 intel_plane->base.base.id);
a1b2278e
CK
4485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
86adf9d7
ML
4489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
a1b2278e
CK
4506 }
4507
a1b2278e
CK
4508 return 0;
4509}
4510
e435d6e5
ML
4511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
a1b2278e
CK
4524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
6e3c9717 4529 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4544 }
4545}
4546
b074cec8
JB
4547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
6e3c9717 4553 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4565 }
4566}
4567
20bc8673 4568void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4569{
cea165c3
VS
4570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4572
6e3c9717 4573 if (!crtc->config->ips_enabled)
d77e4531
PZ
4574 return;
4575
cea165c3
VS
4576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
d77e4531 4579 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4580 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
2a114cc1
BW
4588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
d77e4531
PZ
4599}
4600
20bc8673 4601void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
6e3c9717 4606 if (!crtc->config->ips_enabled)
d77e4531
PZ
4607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4610 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4617 } else {
2a114cc1 4618 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4619 POSTING_READ(IPS_CTL);
4620 }
d77e4531
PZ
4621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
53d9f4e9 4637 if (!crtc->state->active)
d77e4531
PZ
4638 return;
4639
50360403 4640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4641 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
d77e4531
PZ
4647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
6e3c9717 4650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
f0f59a00 4658 i915_reg_t palreg;
f65a9c5b
VS
4659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
d77e4531
PZ
4666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
7cac945f 4675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4676{
7cac945f 4677 if (intel_crtc->overlay) {
d3eedb1a
VS
4678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
87d4300a
ML
4693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4705{
4706 struct drm_device *dev = crtc->dev;
87d4300a 4707 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
a5c4d7bc 4710
87d4300a
ML
4711 /*
4712 * FIXME IPS should be fine as long as one plane is
4713 * enabled, but in practice it seems to have problems
4714 * when going from primary only to sprite only and vice
4715 * versa.
4716 */
a5c4d7bc
VS
4717 hsw_enable_ips(intel_crtc);
4718
f99d7069 4719 /*
87d4300a
ML
4720 * Gen2 reports pipe underruns whenever all planes are disabled.
4721 * So don't enable underrun reporting before at least some planes
4722 * are enabled.
4723 * FIXME: Need to fix the logic to work when we turn off all planes
4724 * but leave the pipe running.
f99d7069 4725 */
87d4300a
ML
4726 if (IS_GEN2(dev))
4727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4728
aca7b684
VS
4729 /* Underruns don't always raise interrupts, so check manually. */
4730 intel_check_cpu_fifo_underruns(dev_priv);
4731 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4732}
4733
87d4300a
ML
4734/**
4735 * intel_pre_disable_primary - Perform operations before disabling primary plane
4736 * @crtc: the CRTC whose primary plane is to be disabled
4737 *
4738 * Performs potentially sleeping operations that must be done before the
4739 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4740 * be called due to an explicit primary plane update, or due to an implicit
4741 * disable that is caused when a sprite plane completely hides the primary
4742 * plane.
4743 */
4744static void
4745intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4746{
4747 struct drm_device *dev = crtc->dev;
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4750 int pipe = intel_crtc->pipe;
a5c4d7bc 4751
87d4300a
ML
4752 /*
4753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So diasble underrun reporting before all the planes get disabled.
4755 * FIXME: Need to fix the logic to work when we turn off all planes
4756 * but leave the pipe running.
4757 */
4758 if (IS_GEN2(dev))
4759 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4760
87d4300a
ML
4761 /*
4762 * Vblank time updates from the shadow to live plane control register
4763 * are blocked if the memory self-refresh mode is active at that
4764 * moment. So to make sure the plane gets truly disabled, disable
4765 * first the self-refresh mode. The self-refresh enable bit in turn
4766 * will be checked/applied by the HW only at the next frame start
4767 * event which is after the vblank start event, so we need to have a
4768 * wait-for-vblank between disabling the plane and the pipe.
4769 */
262cd2e1 4770 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4771 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4772 dev_priv->wm.vlv.cxsr = false;
4773 intel_wait_for_vblank(dev, pipe);
4774 }
87d4300a 4775
87d4300a
ML
4776 /*
4777 * FIXME IPS should be fine as long as one plane is
4778 * enabled, but in practice it seems to have problems
4779 * when going from primary only to sprite only and vice
4780 * versa.
4781 */
a5c4d7bc 4782 hsw_disable_ips(intel_crtc);
87d4300a
ML
4783}
4784
ac21b225
ML
4785static void intel_post_plane_update(struct intel_crtc *crtc)
4786{
4787 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4788 struct intel_crtc_state *pipe_config =
4789 to_intel_crtc_state(crtc->base.state);
ac21b225 4790 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4791
4792 if (atomic->wait_vblank)
4793 intel_wait_for_vblank(dev, crtc->pipe);
4794
4795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
ab1d3a0e 4797 crtc->wm.cxsr_allowed = true;
852eb00d 4798
b9001114 4799 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4800 intel_update_watermarks(&crtc->base);
4801
c80ac854 4802 if (atomic->update_fbc)
1eb52238 4803 intel_fbc_post_update(crtc);
ac21b225
ML
4804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
ac21b225
ML
4808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
5c74cd73 4811static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4812{
5c74cd73 4813 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4814 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4815 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4816 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4819 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4820 struct drm_plane *primary = crtc->base.primary;
4821 struct drm_plane_state *old_pri_state =
4822 drm_atomic_get_existing_plane_state(old_state, primary);
4823 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4824
1eb52238
PZ
4825 if (atomic->update_fbc)
4826 intel_fbc_pre_update(crtc);
ac21b225 4827
5c74cd73
ML
4828 if (old_pri_state) {
4829 struct intel_plane_state *primary_state =
4830 to_intel_plane_state(primary->state);
4831 struct intel_plane_state *old_primary_state =
4832 to_intel_plane_state(old_pri_state);
4833
4834 if (old_primary_state->visible &&
4835 (modeset || !primary_state->visible))
4836 intel_pre_disable_primary(&crtc->base);
4837 }
852eb00d 4838
ab1d3a0e 4839 if (pipe_config->disable_cxsr) {
852eb00d 4840 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4841
4842 if (old_crtc_state->base.active)
4843 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4844 }
92826fcd 4845
bf220452 4846 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
92826fcd 4847 intel_update_watermarks(&crtc->base);
ac21b225
ML
4848}
4849
d032ffa0 4850static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4851{
4852 struct drm_device *dev = crtc->dev;
4853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4854 struct drm_plane *p;
87d4300a
ML
4855 int pipe = intel_crtc->pipe;
4856
7cac945f 4857 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4858
d032ffa0
ML
4859 drm_for_each_plane_mask(p, dev, plane_mask)
4860 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4861
f99d7069
DV
4862 /*
4863 * FIXME: Once we grow proper nuclear flip support out of this we need
4864 * to compute the mask of flip planes precisely. For the time being
4865 * consider this a flip to a NULL plane.
4866 */
4867 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4868}
4869
f67a559d
JB
4870static void ironlake_crtc_enable(struct drm_crtc *crtc)
4871{
4872 struct drm_device *dev = crtc->dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4875 struct intel_encoder *encoder;
f67a559d 4876 int pipe = intel_crtc->pipe;
f67a559d 4877
53d9f4e9 4878 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4879 return;
4880
81b088ca
VS
4881 if (intel_crtc->config->has_pch_encoder)
4882 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4883
6e3c9717 4884 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4885 intel_prepare_shared_dpll(intel_crtc);
4886
6e3c9717 4887 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4888 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4889
4890 intel_set_pipe_timings(intel_crtc);
4891
6e3c9717 4892 if (intel_crtc->config->has_pch_encoder) {
29407aab 4893 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4894 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4895 }
4896
4897 ironlake_set_pipeconf(crtc);
4898
f67a559d 4899 intel_crtc->active = true;
8664281b 4900
a72e4c9f 4901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4902
f6736a1a 4903 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4904 if (encoder->pre_enable)
4905 encoder->pre_enable(encoder);
f67a559d 4906
6e3c9717 4907 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4908 /* Note: FDI PLL enabling _must_ be done before we enable the
4909 * cpu pipes, hence this is separate from all the other fdi/pch
4910 * enabling. */
88cefb6c 4911 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4912 } else {
4913 assert_fdi_tx_disabled(dev_priv, pipe);
4914 assert_fdi_rx_disabled(dev_priv, pipe);
4915 }
f67a559d 4916
b074cec8 4917 ironlake_pfit_enable(intel_crtc);
f67a559d 4918
9c54c0dd
JB
4919 /*
4920 * On ILK+ LUT must be loaded before the pipe is running but with
4921 * clocks enabled
4922 */
4923 intel_crtc_load_lut(crtc);
4924
f37fcc2a 4925 intel_update_watermarks(crtc);
e1fdc473 4926 intel_enable_pipe(intel_crtc);
f67a559d 4927
6e3c9717 4928 if (intel_crtc->config->has_pch_encoder)
f67a559d 4929 ironlake_pch_enable(crtc);
c98e9dcf 4930
f9b61ff6
DV
4931 assert_vblank_disabled(crtc);
4932 drm_crtc_vblank_on(crtc);
4933
fa5c73b1
DV
4934 for_each_encoder_on_crtc(dev, crtc, encoder)
4935 encoder->enable(encoder);
61b77ddd
DV
4936
4937 if (HAS_PCH_CPT(dev))
a1520318 4938 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4939
4940 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4941 if (intel_crtc->config->has_pch_encoder)
4942 intel_wait_for_vblank(dev, pipe);
4943 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4944}
4945
42db64ef
PZ
4946/* IPS only exists on ULT machines and is tied to pipe A. */
4947static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4948{
f5adf94e 4949 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4950}
4951
4f771f10
PZ
4952static void haswell_crtc_enable(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4957 struct intel_encoder *encoder;
99d736a2
ML
4958 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4959 struct intel_crtc_state *pipe_config =
4960 to_intel_crtc_state(crtc->state);
4f771f10 4961
53d9f4e9 4962 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4963 return;
4964
81b088ca
VS
4965 if (intel_crtc->config->has_pch_encoder)
4966 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4967 false);
4968
df8ad70c
DV
4969 if (intel_crtc_to_shared_dpll(intel_crtc))
4970 intel_enable_shared_dpll(intel_crtc);
4971
6e3c9717 4972 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4973 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4974
4975 intel_set_pipe_timings(intel_crtc);
4976
6e3c9717
ACO
4977 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4978 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4979 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4980 }
4981
6e3c9717 4982 if (intel_crtc->config->has_pch_encoder) {
229fca97 4983 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4984 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4985 }
4986
4987 haswell_set_pipeconf(crtc);
4988
4989 intel_set_pipe_csc(crtc);
4990
4f771f10 4991 intel_crtc->active = true;
8664281b 4992
6b698516
DV
4993 if (intel_crtc->config->has_pch_encoder)
4994 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4995 else
4996 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4997
7d4aefd0 4998 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4999 if (encoder->pre_enable)
5000 encoder->pre_enable(encoder);
7d4aefd0 5001 }
4f771f10 5002
d2d65408 5003 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5004 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5005
a65347ba 5006 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5007 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5008
1c132b44 5009 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5010 skylake_pfit_enable(intel_crtc);
ff6d9f55 5011 else
1c132b44 5012 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5013
5014 /*
5015 * On ILK+ LUT must be loaded before the pipe is running but with
5016 * clocks enabled
5017 */
5018 intel_crtc_load_lut(crtc);
5019
1f544388 5020 intel_ddi_set_pipe_settings(crtc);
a65347ba 5021 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5022 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5023
f37fcc2a 5024 intel_update_watermarks(crtc);
e1fdc473 5025 intel_enable_pipe(intel_crtc);
42db64ef 5026
6e3c9717 5027 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5028 lpt_pch_enable(crtc);
4f771f10 5029
a65347ba 5030 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5031 intel_ddi_set_vc_payload_alloc(crtc, true);
5032
f9b61ff6
DV
5033 assert_vblank_disabled(crtc);
5034 drm_crtc_vblank_on(crtc);
5035
8807e55b 5036 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5037 encoder->enable(encoder);
8807e55b
JN
5038 intel_opregion_notify_encoder(encoder, true);
5039 }
4f771f10 5040
6b698516
DV
5041 if (intel_crtc->config->has_pch_encoder) {
5042 intel_wait_for_vblank(dev, pipe);
5043 intel_wait_for_vblank(dev, pipe);
5044 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5045 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5046 true);
6b698516 5047 }
d2d65408 5048
e4916946
PZ
5049 /* If we change the relative order between pipe/planes enabling, we need
5050 * to change the workaround. */
99d736a2
ML
5051 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5052 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5053 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5054 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5055 }
4f771f10
PZ
5056}
5057
bfd16b2a 5058static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5059{
5060 struct drm_device *dev = crtc->base.dev;
5061 struct drm_i915_private *dev_priv = dev->dev_private;
5062 int pipe = crtc->pipe;
5063
5064 /* To avoid upsetting the power well on haswell only disable the pfit if
5065 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5066 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5067 I915_WRITE(PF_CTL(pipe), 0);
5068 I915_WRITE(PF_WIN_POS(pipe), 0);
5069 I915_WRITE(PF_WIN_SZ(pipe), 0);
5070 }
5071}
5072
6be4a607
JB
5073static void ironlake_crtc_disable(struct drm_crtc *crtc)
5074{
5075 struct drm_device *dev = crtc->dev;
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5078 struct intel_encoder *encoder;
6be4a607 5079 int pipe = intel_crtc->pipe;
b52eb4dc 5080
37ca8d4c
VS
5081 if (intel_crtc->config->has_pch_encoder)
5082 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5083
ea9d758d
DV
5084 for_each_encoder_on_crtc(dev, crtc, encoder)
5085 encoder->disable(encoder);
5086
f9b61ff6
DV
5087 drm_crtc_vblank_off(crtc);
5088 assert_vblank_disabled(crtc);
5089
3860b2ec
VS
5090 /*
5091 * Sometimes spurious CPU pipe underruns happen when the
5092 * pipe is already disabled, but FDI RX/TX is still enabled.
5093 * Happens at least with VGA+HDMI cloning. Suppress them.
5094 */
5095 if (intel_crtc->config->has_pch_encoder)
5096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5097
575f7ab7 5098 intel_disable_pipe(intel_crtc);
32f9d658 5099
bfd16b2a 5100 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5101
3860b2ec 5102 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5103 ironlake_fdi_disable(crtc);
3860b2ec
VS
5104 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5105 }
5a74f70a 5106
bf49ec8c
DV
5107 for_each_encoder_on_crtc(dev, crtc, encoder)
5108 if (encoder->post_disable)
5109 encoder->post_disable(encoder);
2c07245f 5110
6e3c9717 5111 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5112 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5113
d925c59a 5114 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5115 i915_reg_t reg;
5116 u32 temp;
5117
d925c59a
DV
5118 /* disable TRANS_DP_CTL */
5119 reg = TRANS_DP_CTL(pipe);
5120 temp = I915_READ(reg);
5121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5122 TRANS_DP_PORT_SEL_MASK);
5123 temp |= TRANS_DP_PORT_SEL_NONE;
5124 I915_WRITE(reg, temp);
5125
5126 /* disable DPLL_SEL */
5127 temp = I915_READ(PCH_DPLL_SEL);
11887397 5128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5129 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5130 }
e3421a18 5131
d925c59a
DV
5132 ironlake_fdi_pll_disable(intel_crtc);
5133 }
81b088ca
VS
5134
5135 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5136}
1b3c7a47 5137
4f771f10 5138static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5139{
4f771f10
PZ
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5143 struct intel_encoder *encoder;
6e3c9717 5144 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5145
d2d65408
VS
5146 if (intel_crtc->config->has_pch_encoder)
5147 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5148 false);
5149
8807e55b
JN
5150 for_each_encoder_on_crtc(dev, crtc, encoder) {
5151 intel_opregion_notify_encoder(encoder, false);
4f771f10 5152 encoder->disable(encoder);
8807e55b 5153 }
4f771f10 5154
f9b61ff6
DV
5155 drm_crtc_vblank_off(crtc);
5156 assert_vblank_disabled(crtc);
5157
575f7ab7 5158 intel_disable_pipe(intel_crtc);
4f771f10 5159
6e3c9717 5160 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5161 intel_ddi_set_vc_payload_alloc(crtc, false);
5162
a65347ba 5163 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5164 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5165
1c132b44 5166 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5167 skylake_scaler_disable(intel_crtc);
ff6d9f55 5168 else
bfd16b2a 5169 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5170
a65347ba 5171 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5172 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5173
97b040aa
ID
5174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
81b088ca 5177
92966a37
VS
5178 if (intel_crtc->config->has_pch_encoder) {
5179 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5180 lpt_disable_iclkip(dev_priv);
92966a37
VS
5181 intel_ddi_fdi_disable(crtc);
5182
81b088ca
VS
5183 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5184 true);
92966a37 5185 }
4f771f10
PZ
5186}
5187
2dd24552
JB
5188static void i9xx_pfit_enable(struct intel_crtc *crtc)
5189{
5190 struct drm_device *dev = crtc->base.dev;
5191 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5192 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5193
681a8504 5194 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5195 return;
5196
2dd24552 5197 /*
c0b03411
DV
5198 * The panel fitter should only be adjusted whilst the pipe is disabled,
5199 * according to register description and PRM.
2dd24552 5200 */
c0b03411
DV
5201 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5202 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5203
b074cec8
JB
5204 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5205 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5206
5207 /* Border color in case we don't scale up to the full screen. Black by
5208 * default, change to something else for debugging. */
5209 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5210}
5211
d05410f9
DA
5212static enum intel_display_power_domain port_to_power_domain(enum port port)
5213{
5214 switch (port) {
5215 case PORT_A:
6331a704 5216 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5217 case PORT_B:
6331a704 5218 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5219 case PORT_C:
6331a704 5220 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5221 case PORT_D:
6331a704 5222 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5223 case PORT_E:
6331a704 5224 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5225 default:
b9fec167 5226 MISSING_CASE(port);
d05410f9
DA
5227 return POWER_DOMAIN_PORT_OTHER;
5228 }
5229}
5230
25f78f58
VS
5231static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5232{
5233 switch (port) {
5234 case PORT_A:
5235 return POWER_DOMAIN_AUX_A;
5236 case PORT_B:
5237 return POWER_DOMAIN_AUX_B;
5238 case PORT_C:
5239 return POWER_DOMAIN_AUX_C;
5240 case PORT_D:
5241 return POWER_DOMAIN_AUX_D;
5242 case PORT_E:
5243 /* FIXME: Check VBT for actual wiring of PORT E */
5244 return POWER_DOMAIN_AUX_D;
5245 default:
b9fec167 5246 MISSING_CASE(port);
25f78f58
VS
5247 return POWER_DOMAIN_AUX_A;
5248 }
5249}
5250
319be8ae
ID
5251enum intel_display_power_domain
5252intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5253{
5254 struct drm_device *dev = intel_encoder->base.dev;
5255 struct intel_digital_port *intel_dig_port;
5256
5257 switch (intel_encoder->type) {
5258 case INTEL_OUTPUT_UNKNOWN:
5259 /* Only DDI platforms should ever use this output type */
5260 WARN_ON_ONCE(!HAS_DDI(dev));
5261 case INTEL_OUTPUT_DISPLAYPORT:
5262 case INTEL_OUTPUT_HDMI:
5263 case INTEL_OUTPUT_EDP:
5264 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5265 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5266 case INTEL_OUTPUT_DP_MST:
5267 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5268 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5269 case INTEL_OUTPUT_ANALOG:
5270 return POWER_DOMAIN_PORT_CRT;
5271 case INTEL_OUTPUT_DSI:
5272 return POWER_DOMAIN_PORT_DSI;
5273 default:
5274 return POWER_DOMAIN_PORT_OTHER;
5275 }
5276}
5277
25f78f58
VS
5278enum intel_display_power_domain
5279intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5280{
5281 struct drm_device *dev = intel_encoder->base.dev;
5282 struct intel_digital_port *intel_dig_port;
5283
5284 switch (intel_encoder->type) {
5285 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5286 case INTEL_OUTPUT_HDMI:
5287 /*
5288 * Only DDI platforms should ever use these output types.
5289 * We can get here after the HDMI detect code has already set
5290 * the type of the shared encoder. Since we can't be sure
5291 * what's the status of the given connectors, play safe and
5292 * run the DP detection too.
5293 */
25f78f58
VS
5294 WARN_ON_ONCE(!HAS_DDI(dev));
5295 case INTEL_OUTPUT_DISPLAYPORT:
5296 case INTEL_OUTPUT_EDP:
5297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 case INTEL_OUTPUT_DP_MST:
5300 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5301 return port_to_aux_power_domain(intel_dig_port->port);
5302 default:
b9fec167 5303 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5304 return POWER_DOMAIN_AUX_A;
5305 }
5306}
5307
319be8ae 5308static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5309{
319be8ae
ID
5310 struct drm_device *dev = crtc->dev;
5311 struct intel_encoder *intel_encoder;
5312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5313 enum pipe pipe = intel_crtc->pipe;
77d22dca 5314 unsigned long mask;
1a70a728 5315 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5316
292b990e
ML
5317 if (!crtc->state->active)
5318 return 0;
5319
77d22dca
ID
5320 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5321 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5322 if (intel_crtc->config->pch_pfit.enabled ||
5323 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5324 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5325
319be8ae
ID
5326 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5327 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5328
77d22dca
ID
5329 return mask;
5330}
5331
292b990e 5332static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5333{
292b990e
ML
5334 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5336 enum intel_display_power_domain domain;
5337 unsigned long domains, new_domains, old_domains;
77d22dca 5338
292b990e
ML
5339 old_domains = intel_crtc->enabled_power_domains;
5340 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5341
292b990e
ML
5342 domains = new_domains & ~old_domains;
5343
5344 for_each_power_domain(domain, domains)
5345 intel_display_power_get(dev_priv, domain);
5346
5347 return old_domains & ~new_domains;
5348}
5349
5350static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5351 unsigned long domains)
5352{
5353 enum intel_display_power_domain domain;
5354
5355 for_each_power_domain(domain, domains)
5356 intel_display_power_put(dev_priv, domain);
5357}
77d22dca 5358
292b990e
ML
5359static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5360{
1a617b77 5361 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
292b990e
ML
5362 struct drm_device *dev = state->dev;
5363 struct drm_i915_private *dev_priv = dev->dev_private;
5364 unsigned long put_domains[I915_MAX_PIPES] = {};
5365 struct drm_crtc_state *crtc_state;
5366 struct drm_crtc *crtc;
5367 int i;
77d22dca 5368
292b990e
ML
5369 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5370 if (needs_modeset(crtc->state))
5371 put_domains[to_intel_crtc(crtc)->pipe] =
5372 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5373 }
5374
1a617b77
ML
5375 if (dev_priv->display.modeset_commit_cdclk &&
5376 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5377 dev_priv->display.modeset_commit_cdclk(state);
50f6e502 5378
292b990e
ML
5379 for (i = 0; i < I915_MAX_PIPES; i++)
5380 if (put_domains[i])
5381 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5382}
5383
adafdc6f
MK
5384static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5385{
5386 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5387
5388 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5389 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5390 return max_cdclk_freq;
5391 else if (IS_CHERRYVIEW(dev_priv))
5392 return max_cdclk_freq*95/100;
5393 else if (INTEL_INFO(dev_priv)->gen < 4)
5394 return 2*max_cdclk_freq*90/100;
5395 else
5396 return max_cdclk_freq*90/100;
5397}
5398
560a7ae4
DL
5399static void intel_update_max_cdclk(struct drm_device *dev)
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
ef11bdb3 5403 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5404 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5405
5406 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5407 dev_priv->max_cdclk_freq = 675000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5409 dev_priv->max_cdclk_freq = 540000;
5410 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5411 dev_priv->max_cdclk_freq = 450000;
5412 else
5413 dev_priv->max_cdclk_freq = 337500;
5414 } else if (IS_BROADWELL(dev)) {
5415 /*
5416 * FIXME with extra cooling we can allow
5417 * 540 MHz for ULX and 675 Mhz for ULT.
5418 * How can we know if extra cooling is
5419 * available? PCI ID, VTB, something else?
5420 */
5421 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULX(dev))
5424 dev_priv->max_cdclk_freq = 450000;
5425 else if (IS_BDW_ULT(dev))
5426 dev_priv->max_cdclk_freq = 540000;
5427 else
5428 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5429 } else if (IS_CHERRYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5431 } else if (IS_VALLEYVIEW(dev)) {
5432 dev_priv->max_cdclk_freq = 400000;
5433 } else {
5434 /* otherwise assume cdclk is fixed */
5435 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5436 }
5437
adafdc6f
MK
5438 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5439
560a7ae4
DL
5440 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5441 dev_priv->max_cdclk_freq);
adafdc6f
MK
5442
5443 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5444 dev_priv->max_dotclk_freq);
560a7ae4
DL
5445}
5446
5447static void intel_update_cdclk(struct drm_device *dev)
5448{
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450
5451 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5452 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5453 dev_priv->cdclk_freq);
5454
5455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
666a4537 5460 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5461 /*
5462 * Program the gmbus_freq based on the cdclk frequency.
5463 * BSpec erroneously claims we should aim for 4MHz, but
5464 * in fact 1MHz is the correct frequency.
5465 */
5466 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5467 }
5468
5469 if (dev_priv->max_cdclk_freq == 0)
5470 intel_update_max_cdclk(dev);
5471}
5472
70d0c574 5473static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t divider;
5477 uint32_t ratio;
5478 uint32_t current_freq;
5479 int ret;
5480
5481 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5482 switch (frequency) {
5483 case 144000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 288000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 384000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 576000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 624000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(65);
5502 break;
5503 case 19200:
5504 /*
5505 * Bypass frequency with DE PLL disabled. Init ratio, divider
5506 * to suppress GCC warning.
5507 */
5508 ratio = 0;
5509 divider = 0;
5510 break;
5511 default:
5512 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5513
5514 return;
5515 }
5516
5517 mutex_lock(&dev_priv->rps.hw_lock);
5518 /* Inform power controller of upcoming frequency change */
5519 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5520 0x80000000);
5521 mutex_unlock(&dev_priv->rps.hw_lock);
5522
5523 if (ret) {
5524 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5525 ret, frequency);
5526 return;
5527 }
5528
5529 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5530 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5531 current_freq = current_freq * 500 + 1000;
5532
5533 /*
5534 * DE PLL has to be disabled when
5535 * - setting to 19.2MHz (bypass, PLL isn't used)
5536 * - before setting to 624MHz (PLL needs toggling)
5537 * - before setting to any frequency from 624MHz (PLL needs toggling)
5538 */
5539 if (frequency == 19200 || frequency == 624000 ||
5540 current_freq == 624000) {
5541 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5542 /* Timeout 200us */
5543 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5544 1))
5545 DRM_ERROR("timout waiting for DE PLL unlock\n");
5546 }
5547
5548 if (frequency != 19200) {
5549 uint32_t val;
5550
5551 val = I915_READ(BXT_DE_PLL_CTL);
5552 val &= ~BXT_DE_PLL_RATIO_MASK;
5553 val |= ratio;
5554 I915_WRITE(BXT_DE_PLL_CTL, val);
5555
5556 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5559 DRM_ERROR("timeout waiting for DE PLL lock\n");
5560
5561 val = I915_READ(CDCLK_CTL);
5562 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5563 val |= divider;
5564 /*
5565 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5566 * enable otherwise.
5567 */
5568 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569 if (frequency >= 500000)
5570 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5571
5572 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5573 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5574 val |= (frequency - 1000) / 500;
5575 I915_WRITE(CDCLK_CTL, val);
5576 }
5577
5578 mutex_lock(&dev_priv->rps.hw_lock);
5579 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5580 DIV_ROUND_UP(frequency, 25000));
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 if (ret) {
5584 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5585 ret, frequency);
5586 return;
5587 }
5588
a47871bd 5589 intel_update_cdclk(dev);
f8437dd1
VK
5590}
5591
5592void broxton_init_cdclk(struct drm_device *dev)
5593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 uint32_t val;
5596
5597 /*
5598 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5599 * or else the reset will hang because there is no PCH to respond.
5600 * Move the handshake programming to initialization sequence.
5601 * Previously was left up to BIOS.
5602 */
5603 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5604 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5605 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5606
5607 /* Enable PG1 for cdclk */
5608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5609
5610 /* check if cd clock is enabled */
5611 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5612 DRM_DEBUG_KMS("Display already initialized\n");
5613 return;
5614 }
5615
5616 /*
5617 * FIXME:
5618 * - The initial CDCLK needs to be read from VBT.
5619 * Need to make this change after VBT has changes for BXT.
5620 * - check if setting the max (or any) cdclk freq is really necessary
5621 * here, it belongs to modeset time
5622 */
5623 broxton_set_cdclk(dev, 624000);
5624
5625 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5626 POSTING_READ(DBUF_CTL);
5627
f8437dd1
VK
5628 udelay(10);
5629
5630 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5631 DRM_ERROR("DBuf power enable timeout!\n");
5632}
5633
5634void broxton_uninit_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637
5638 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5639 POSTING_READ(DBUF_CTL);
5640
f8437dd1
VK
5641 udelay(10);
5642
5643 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5644 DRM_ERROR("DBuf power disable timeout!\n");
5645
5646 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5647 broxton_set_cdclk(dev, 19200);
5648
5649 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5650}
5651
5d96d8af
DL
5652static const struct skl_cdclk_entry {
5653 unsigned int freq;
5654 unsigned int vco;
5655} skl_cdclk_frequencies[] = {
5656 { .freq = 308570, .vco = 8640 },
5657 { .freq = 337500, .vco = 8100 },
5658 { .freq = 432000, .vco = 8640 },
5659 { .freq = 450000, .vco = 8100 },
5660 { .freq = 540000, .vco = 8100 },
5661 { .freq = 617140, .vco = 8640 },
5662 { .freq = 675000, .vco = 8100 },
5663};
5664
5665static unsigned int skl_cdclk_decimal(unsigned int freq)
5666{
5667 return (freq - 1000) / 500;
5668}
5669
5670static unsigned int skl_cdclk_get_vco(unsigned int freq)
5671{
5672 unsigned int i;
5673
5674 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5675 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5676
5677 if (e->freq == freq)
5678 return e->vco;
5679 }
5680
5681 return 8100;
5682}
5683
5684static void
5685skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5686{
5687 unsigned int min_freq;
5688 u32 val;
5689
5690 /* select the minimum CDCLK before enabling DPLL 0 */
5691 val = I915_READ(CDCLK_CTL);
5692 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5693 val |= CDCLK_FREQ_337_308;
5694
5695 if (required_vco == 8640)
5696 min_freq = 308570;
5697 else
5698 min_freq = 337500;
5699
5700 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5701
5702 I915_WRITE(CDCLK_CTL, val);
5703 POSTING_READ(CDCLK_CTL);
5704
5705 /*
5706 * We always enable DPLL0 with the lowest link rate possible, but still
5707 * taking into account the VCO required to operate the eDP panel at the
5708 * desired frequency. The usual DP link rates operate with a VCO of
5709 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5710 * The modeset code is responsible for the selection of the exact link
5711 * rate later on, with the constraint of choosing a frequency that
5712 * works with required_vco.
5713 */
5714 val = I915_READ(DPLL_CTRL1);
5715
5716 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5718 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5719 if (required_vco == 8640)
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5721 SKL_DPLL0);
5722 else
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5724 SKL_DPLL0);
5725
5726 I915_WRITE(DPLL_CTRL1, val);
5727 POSTING_READ(DPLL_CTRL1);
5728
5729 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5730
5731 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5732 DRM_ERROR("DPLL0 not locked\n");
5733}
5734
5735static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5736{
5737 int ret;
5738 u32 val;
5739
5740 /* inform PCU we want to change CDCLK */
5741 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5742 mutex_lock(&dev_priv->rps.hw_lock);
5743 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5744 mutex_unlock(&dev_priv->rps.hw_lock);
5745
5746 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5747}
5748
5749static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5750{
5751 unsigned int i;
5752
5753 for (i = 0; i < 15; i++) {
5754 if (skl_cdclk_pcu_ready(dev_priv))
5755 return true;
5756 udelay(10);
5757 }
5758
5759 return false;
5760}
5761
5762static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5763{
560a7ae4 5764 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5765 u32 freq_select, pcu_ack;
5766
5767 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5768
5769 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5770 DRM_ERROR("failed to inform PCU about cdclk change\n");
5771 return;
5772 }
5773
5774 /* set CDCLK_CTL */
5775 switch(freq) {
5776 case 450000:
5777 case 432000:
5778 freq_select = CDCLK_FREQ_450_432;
5779 pcu_ack = 1;
5780 break;
5781 case 540000:
5782 freq_select = CDCLK_FREQ_540;
5783 pcu_ack = 2;
5784 break;
5785 case 308570:
5786 case 337500:
5787 default:
5788 freq_select = CDCLK_FREQ_337_308;
5789 pcu_ack = 0;
5790 break;
5791 case 617140:
5792 case 675000:
5793 freq_select = CDCLK_FREQ_675_617;
5794 pcu_ack = 3;
5795 break;
5796 }
5797
5798 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /* inform PCU of the change */
5802 mutex_lock(&dev_priv->rps.hw_lock);
5803 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5804 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5805
5806 intel_update_cdclk(dev);
5d96d8af
DL
5807}
5808
5809void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5810{
5811 /* disable DBUF power */
5812 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5813 POSTING_READ(DBUF_CTL);
5814
5815 udelay(10);
5816
5817 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5818 DRM_ERROR("DBuf power disable timeout\n");
5819
ab96c1ee
ID
5820 /* disable DPLL0 */
5821 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5822 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5823 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5824}
5825
5826void skl_init_cdclk(struct drm_i915_private *dev_priv)
5827{
5d96d8af
DL
5828 unsigned int required_vco;
5829
39d9b85a
GW
5830 /* DPLL0 not enabled (happens on early BIOS versions) */
5831 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5832 /* enable DPLL0 */
5833 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5834 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5835 }
5836
5d96d8af
DL
5837 /* set CDCLK to the frequency the BIOS chose */
5838 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5839
5840 /* enable DBUF power */
5841 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5842 POSTING_READ(DBUF_CTL);
5843
5844 udelay(10);
5845
5846 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5847 DRM_ERROR("DBuf power enable timeout\n");
5848}
5849
c73666f3
SK
5850int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5851{
5852 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5853 uint32_t cdctl = I915_READ(CDCLK_CTL);
5854 int freq = dev_priv->skl_boot_cdclk;
5855
f1b391a5
SK
5856 /*
5857 * check if the pre-os intialized the display
5858 * There is SWF18 scratchpad register defined which is set by the
5859 * pre-os which can be used by the OS drivers to check the status
5860 */
5861 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5862 goto sanitize;
5863
c73666f3
SK
5864 /* Is PLL enabled and locked ? */
5865 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5866 goto sanitize;
5867
5868 /* DPLL okay; verify the cdclock
5869 *
5870 * Noticed in some instances that the freq selection is correct but
5871 * decimal part is programmed wrong from BIOS where pre-os does not
5872 * enable display. Verify the same as well.
5873 */
5874 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5875 /* All well; nothing to sanitize */
5876 return false;
5877sanitize:
5878 /*
5879 * As of now initialize with max cdclk till
5880 * we get dynamic cdclk support
5881 * */
5882 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5883 skl_init_cdclk(dev_priv);
5884
5885 /* we did have to sanitize */
5886 return true;
5887}
5888
30a970c6
JB
5889/* Adjust CDclk dividers to allow high res or save power if possible */
5890static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 u32 val, cmd;
5894
164dfd28
VK
5895 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5896 != dev_priv->cdclk_freq);
d60c4473 5897
dfcab17e 5898 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5899 cmd = 2;
dfcab17e 5900 else if (cdclk == 266667)
30a970c6
JB
5901 cmd = 1;
5902 else
5903 cmd = 0;
5904
5905 mutex_lock(&dev_priv->rps.hw_lock);
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5907 val &= ~DSPFREQGUAR_MASK;
5908 val |= (cmd << DSPFREQGUAR_SHIFT);
5909 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5910 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5911 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5912 50)) {
5913 DRM_ERROR("timed out waiting for CDclk change\n");
5914 }
5915 mutex_unlock(&dev_priv->rps.hw_lock);
5916
54433e91
VS
5917 mutex_lock(&dev_priv->sb_lock);
5918
dfcab17e 5919 if (cdclk == 400000) {
6bcda4f0 5920 u32 divider;
30a970c6 5921
6bcda4f0 5922 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5923
30a970c6
JB
5924 /* adjust cdclk divider */
5925 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5926 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5927 val |= divider;
5928 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5929
5930 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5931 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5932 50))
5933 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5934 }
5935
30a970c6
JB
5936 /* adjust self-refresh exit latency value */
5937 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5938 val &= ~0x7f;
5939
5940 /*
5941 * For high bandwidth configs, we set a higher latency in the bunit
5942 * so that the core display fetch happens in time to avoid underruns.
5943 */
dfcab17e 5944 if (cdclk == 400000)
30a970c6
JB
5945 val |= 4500 / 250; /* 4.5 usec */
5946 else
5947 val |= 3000 / 250; /* 3.0 usec */
5948 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5949
a580516d 5950 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5951
b6283055 5952 intel_update_cdclk(dev);
30a970c6
JB
5953}
5954
383c5a6a
VS
5955static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 val, cmd;
5959
164dfd28
VK
5960 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5961 != dev_priv->cdclk_freq);
383c5a6a
VS
5962
5963 switch (cdclk) {
383c5a6a
VS
5964 case 333333:
5965 case 320000:
383c5a6a 5966 case 266667:
383c5a6a 5967 case 200000:
383c5a6a
VS
5968 break;
5969 default:
5f77eeb0 5970 MISSING_CASE(cdclk);
383c5a6a
VS
5971 return;
5972 }
5973
9d0d3fda
VS
5974 /*
5975 * Specs are full of misinformation, but testing on actual
5976 * hardware has shown that we just need to write the desired
5977 * CCK divider into the Punit register.
5978 */
5979 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5980
383c5a6a
VS
5981 mutex_lock(&dev_priv->rps.hw_lock);
5982 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5983 val &= ~DSPFREQGUAR_MASK_CHV;
5984 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5985 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5986 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5987 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5988 50)) {
5989 DRM_ERROR("timed out waiting for CDclk change\n");
5990 }
5991 mutex_unlock(&dev_priv->rps.hw_lock);
5992
b6283055 5993 intel_update_cdclk(dev);
383c5a6a
VS
5994}
5995
30a970c6
JB
5996static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5997 int max_pixclk)
5998{
6bcda4f0 5999 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6000 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6001
30a970c6
JB
6002 /*
6003 * Really only a few cases to deal with, as only 4 CDclks are supported:
6004 * 200MHz
6005 * 267MHz
29dc7ef3 6006 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6007 * 400MHz (VLV only)
6008 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6009 * of the lower bin and adjust if needed.
e37c67a1
VS
6010 *
6011 * We seem to get an unstable or solid color picture at 200MHz.
6012 * Not sure what's wrong. For now use 200MHz only when all pipes
6013 * are off.
30a970c6 6014 */
6cca3195
VS
6015 if (!IS_CHERRYVIEW(dev_priv) &&
6016 max_pixclk > freq_320*limit/100)
dfcab17e 6017 return 400000;
6cca3195 6018 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6019 return freq_320;
e37c67a1 6020 else if (max_pixclk > 0)
dfcab17e 6021 return 266667;
e37c67a1
VS
6022 else
6023 return 200000;
30a970c6
JB
6024}
6025
f8437dd1
VK
6026static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6027 int max_pixclk)
6028{
6029 /*
6030 * FIXME:
6031 * - remove the guardband, it's not needed on BXT
6032 * - set 19.2MHz bypass frequency if there are no active pipes
6033 */
6034 if (max_pixclk > 576000*9/10)
6035 return 624000;
6036 else if (max_pixclk > 384000*9/10)
6037 return 576000;
6038 else if (max_pixclk > 288000*9/10)
6039 return 384000;
6040 else if (max_pixclk > 144000*9/10)
6041 return 288000;
6042 else
6043 return 144000;
6044}
6045
a821fc46
ACO
6046/* Compute the max pixel clock for new configuration. Uses atomic state if
6047 * that's non-NULL, look at current state otherwise. */
6048static int intel_mode_max_pixclk(struct drm_device *dev,
6049 struct drm_atomic_state *state)
30a970c6 6050{
565602d7
ML
6051 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6052 struct drm_i915_private *dev_priv = dev->dev_private;
6053 struct drm_crtc *crtc;
6054 struct drm_crtc_state *crtc_state;
6055 unsigned max_pixclk = 0, i;
6056 enum pipe pipe;
30a970c6 6057
565602d7
ML
6058 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6059 sizeof(intel_state->min_pixclk));
304603f4 6060
565602d7
ML
6061 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6062 int pixclk = 0;
6063
6064 if (crtc_state->enable)
6065 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6066
565602d7 6067 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6068 }
6069
565602d7
ML
6070 if (!intel_state->active_crtcs)
6071 return 0;
6072
6073 for_each_pipe(dev_priv, pipe)
6074 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6075
30a970c6
JB
6076 return max_pixclk;
6077}
6078
27c329ed 6079static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6080{
27c329ed
ML
6081 struct drm_device *dev = state->dev;
6082 struct drm_i915_private *dev_priv = dev->dev_private;
6083 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6084 struct intel_atomic_state *intel_state =
6085 to_intel_atomic_state(state);
30a970c6 6086
304603f4
ACO
6087 if (max_pixclk < 0)
6088 return max_pixclk;
30a970c6 6089
1a617b77 6090 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6091 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6092
1a617b77
ML
6093 if (!intel_state->active_crtcs)
6094 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6095
27c329ed
ML
6096 return 0;
6097}
304603f4 6098
27c329ed
ML
6099static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6100{
6101 struct drm_device *dev = state->dev;
6102 struct drm_i915_private *dev_priv = dev->dev_private;
6103 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6104 struct intel_atomic_state *intel_state =
6105 to_intel_atomic_state(state);
85a96e7a 6106
27c329ed
ML
6107 if (max_pixclk < 0)
6108 return max_pixclk;
85a96e7a 6109
1a617b77 6110 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6111 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6112
1a617b77
ML
6113 if (!intel_state->active_crtcs)
6114 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6115
27c329ed 6116 return 0;
30a970c6
JB
6117}
6118
1e69cd74
VS
6119static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6120{
6121 unsigned int credits, default_credits;
6122
6123 if (IS_CHERRYVIEW(dev_priv))
6124 default_credits = PFI_CREDIT(12);
6125 else
6126 default_credits = PFI_CREDIT(8);
6127
bfa7df01 6128 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6129 /* CHV suggested value is 31 or 63 */
6130 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6131 credits = PFI_CREDIT_63;
1e69cd74
VS
6132 else
6133 credits = PFI_CREDIT(15);
6134 } else {
6135 credits = default_credits;
6136 }
6137
6138 /*
6139 * WA - write default credits before re-programming
6140 * FIXME: should we also set the resend bit here?
6141 */
6142 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6143 default_credits);
6144
6145 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6146 credits | PFI_CREDIT_RESEND);
6147
6148 /*
6149 * FIXME is this guaranteed to clear
6150 * immediately or should we poll for it?
6151 */
6152 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6153}
6154
27c329ed 6155static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6156{
a821fc46 6157 struct drm_device *dev = old_state->dev;
30a970c6 6158 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6159 struct intel_atomic_state *old_intel_state =
6160 to_intel_atomic_state(old_state);
6161 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6162
27c329ed
ML
6163 /*
6164 * FIXME: We can end up here with all power domains off, yet
6165 * with a CDCLK frequency other than the minimum. To account
6166 * for this take the PIPE-A power domain, which covers the HW
6167 * blocks needed for the following programming. This can be
6168 * removed once it's guaranteed that we get here either with
6169 * the minimum CDCLK set, or the required power domains
6170 * enabled.
6171 */
6172 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6173
27c329ed
ML
6174 if (IS_CHERRYVIEW(dev))
6175 cherryview_set_cdclk(dev, req_cdclk);
6176 else
6177 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6178
27c329ed 6179 vlv_program_pfi_credits(dev_priv);
1e69cd74 6180
27c329ed 6181 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6182}
6183
89b667f8
JB
6184static void valleyview_crtc_enable(struct drm_crtc *crtc)
6185{
6186 struct drm_device *dev = crtc->dev;
a72e4c9f 6187 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6189 struct intel_encoder *encoder;
6190 int pipe = intel_crtc->pipe;
89b667f8 6191
53d9f4e9 6192 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6193 return;
6194
6e3c9717 6195 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6196 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6197
6198 intel_set_pipe_timings(intel_crtc);
6199
c14b0485
VS
6200 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202
6203 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6204 I915_WRITE(CHV_CANVAS(pipe), 0);
6205 }
6206
5b18e57c
DV
6207 i9xx_set_pipeconf(intel_crtc);
6208
89b667f8 6209 intel_crtc->active = true;
89b667f8 6210
a72e4c9f 6211 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6212
89b667f8
JB
6213 for_each_encoder_on_crtc(dev, crtc, encoder)
6214 if (encoder->pre_pll_enable)
6215 encoder->pre_pll_enable(encoder);
6216
a65347ba 6217 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6218 if (IS_CHERRYVIEW(dev)) {
6219 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6220 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6221 } else {
6222 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6223 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6224 }
9d556c99 6225 }
89b667f8
JB
6226
6227 for_each_encoder_on_crtc(dev, crtc, encoder)
6228 if (encoder->pre_enable)
6229 encoder->pre_enable(encoder);
6230
2dd24552
JB
6231 i9xx_pfit_enable(intel_crtc);
6232
63cbb074
VS
6233 intel_crtc_load_lut(crtc);
6234
e1fdc473 6235 intel_enable_pipe(intel_crtc);
be6a6f8e 6236
4b3a9526
VS
6237 assert_vblank_disabled(crtc);
6238 drm_crtc_vblank_on(crtc);
6239
f9b61ff6
DV
6240 for_each_encoder_on_crtc(dev, crtc, encoder)
6241 encoder->enable(encoder);
89b667f8
JB
6242}
6243
f13c2ef3
DV
6244static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6245{
6246 struct drm_device *dev = crtc->base.dev;
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248
6e3c9717
ACO
6249 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6250 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6251}
6252
0b8765c6 6253static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6254{
6255 struct drm_device *dev = crtc->dev;
a72e4c9f 6256 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6258 struct intel_encoder *encoder;
79e53945 6259 int pipe = intel_crtc->pipe;
79e53945 6260
53d9f4e9 6261 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6262 return;
6263
f13c2ef3
DV
6264 i9xx_set_pll_dividers(intel_crtc);
6265
6e3c9717 6266 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6267 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6268
6269 intel_set_pipe_timings(intel_crtc);
6270
5b18e57c
DV
6271 i9xx_set_pipeconf(intel_crtc);
6272
f7abfe8b 6273 intel_crtc->active = true;
6b383a7f 6274
4a3436e8 6275 if (!IS_GEN2(dev))
a72e4c9f 6276 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6277
9d6d9f19
MK
6278 for_each_encoder_on_crtc(dev, crtc, encoder)
6279 if (encoder->pre_enable)
6280 encoder->pre_enable(encoder);
6281
f6736a1a
DV
6282 i9xx_enable_pll(intel_crtc);
6283
2dd24552
JB
6284 i9xx_pfit_enable(intel_crtc);
6285
63cbb074
VS
6286 intel_crtc_load_lut(crtc);
6287
f37fcc2a 6288 intel_update_watermarks(crtc);
e1fdc473 6289 intel_enable_pipe(intel_crtc);
be6a6f8e 6290
4b3a9526
VS
6291 assert_vblank_disabled(crtc);
6292 drm_crtc_vblank_on(crtc);
6293
f9b61ff6
DV
6294 for_each_encoder_on_crtc(dev, crtc, encoder)
6295 encoder->enable(encoder);
0b8765c6 6296}
79e53945 6297
87476d63
DV
6298static void i9xx_pfit_disable(struct intel_crtc *crtc)
6299{
6300 struct drm_device *dev = crtc->base.dev;
6301 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6302
6e3c9717 6303 if (!crtc->config->gmch_pfit.control)
328d8e82 6304 return;
87476d63 6305
328d8e82 6306 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6307
328d8e82
DV
6308 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6309 I915_READ(PFIT_CONTROL));
6310 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6311}
6312
0b8765c6
JB
6313static void i9xx_crtc_disable(struct drm_crtc *crtc)
6314{
6315 struct drm_device *dev = crtc->dev;
6316 struct drm_i915_private *dev_priv = dev->dev_private;
6317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6318 struct intel_encoder *encoder;
0b8765c6 6319 int pipe = intel_crtc->pipe;
ef9c3aee 6320
6304cd91
VS
6321 /*
6322 * On gen2 planes are double buffered but the pipe isn't, so we must
6323 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6324 * We also need to wait on all gmch platforms because of the
6325 * self-refresh mode constraint explained above.
6304cd91 6326 */
564ed191 6327 intel_wait_for_vblank(dev, pipe);
6304cd91 6328
4b3a9526
VS
6329 for_each_encoder_on_crtc(dev, crtc, encoder)
6330 encoder->disable(encoder);
6331
f9b61ff6
DV
6332 drm_crtc_vblank_off(crtc);
6333 assert_vblank_disabled(crtc);
6334
575f7ab7 6335 intel_disable_pipe(intel_crtc);
24a1f16d 6336
87476d63 6337 i9xx_pfit_disable(intel_crtc);
24a1f16d 6338
89b667f8
JB
6339 for_each_encoder_on_crtc(dev, crtc, encoder)
6340 if (encoder->post_disable)
6341 encoder->post_disable(encoder);
6342
a65347ba 6343 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6344 if (IS_CHERRYVIEW(dev))
6345 chv_disable_pll(dev_priv, pipe);
6346 else if (IS_VALLEYVIEW(dev))
6347 vlv_disable_pll(dev_priv, pipe);
6348 else
1c4e0274 6349 i9xx_disable_pll(intel_crtc);
076ed3b2 6350 }
0b8765c6 6351
d6db995f
VS
6352 for_each_encoder_on_crtc(dev, crtc, encoder)
6353 if (encoder->post_pll_disable)
6354 encoder->post_pll_disable(encoder);
6355
4a3436e8 6356 if (!IS_GEN2(dev))
a72e4c9f 6357 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6358}
6359
b17d48e2
ML
6360static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6361{
6362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6363 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6364 enum intel_display_power_domain domain;
6365 unsigned long domains;
6366
6367 if (!intel_crtc->active)
6368 return;
6369
a539205a 6370 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6371 WARN_ON(intel_crtc->unpin_work);
6372
a539205a 6373 intel_pre_disable_primary(crtc);
54a41961
ML
6374
6375 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6376 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6377 }
6378
b17d48e2 6379 dev_priv->display.crtc_disable(crtc);
37d9078b 6380 intel_crtc->active = false;
58f9c0bc 6381 intel_fbc_disable(intel_crtc);
37d9078b 6382 intel_update_watermarks(crtc);
1f7457b1 6383 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6384
6385 domains = intel_crtc->enabled_power_domains;
6386 for_each_power_domain(domain, domains)
6387 intel_display_power_put(dev_priv, domain);
6388 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6389
6390 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6391 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6392}
6393
6b72d486
ML
6394/*
6395 * turn all crtc's off, but do not adjust state
6396 * This has to be paired with a call to intel_modeset_setup_hw_state.
6397 */
70e0bd74 6398int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6399{
e2c8b870 6400 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6401 struct drm_atomic_state *state;
e2c8b870 6402 int ret;
70e0bd74 6403
e2c8b870
ML
6404 state = drm_atomic_helper_suspend(dev);
6405 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6406 if (ret)
6407 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6408 else
6409 dev_priv->modeset_restore_state = state;
70e0bd74 6410 return ret;
ee7b9f93
JB
6411}
6412
ea5b213a 6413void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6414{
4ef69c7a 6415 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6416
ea5b213a
CW
6417 drm_encoder_cleanup(encoder);
6418 kfree(intel_encoder);
7e7d76c3
JB
6419}
6420
0a91ca29
DV
6421/* Cross check the actual hw state with our own modeset state tracking (and it's
6422 * internal consistency). */
b980514c 6423static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6424{
35dd3c64
ML
6425 struct drm_crtc *crtc = connector->base.state->crtc;
6426
6427 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6428 connector->base.base.id,
6429 connector->base.name);
6430
0a91ca29 6431 if (connector->get_hw_state(connector)) {
e85376cb 6432 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6433 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6434
35dd3c64
ML
6435 I915_STATE_WARN(!crtc,
6436 "connector enabled without attached crtc\n");
0a91ca29 6437
35dd3c64
ML
6438 if (!crtc)
6439 return;
6440
6441 I915_STATE_WARN(!crtc->state->active,
6442 "connector is active, but attached crtc isn't\n");
6443
e85376cb 6444 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6445 return;
6446
e85376cb 6447 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6448 "atomic encoder doesn't match attached encoder\n");
6449
e85376cb 6450 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6451 "attached encoder crtc differs from connector crtc\n");
6452 } else {
4d688a2a
ML
6453 I915_STATE_WARN(crtc && crtc->state->active,
6454 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6455 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6456 "best encoder set without crtc!\n");
0a91ca29 6457 }
79e53945
JB
6458}
6459
08d9bc92
ACO
6460int intel_connector_init(struct intel_connector *connector)
6461{
5350a031 6462 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6463
5350a031 6464 if (!connector->base.state)
08d9bc92
ACO
6465 return -ENOMEM;
6466
08d9bc92
ACO
6467 return 0;
6468}
6469
6470struct intel_connector *intel_connector_alloc(void)
6471{
6472 struct intel_connector *connector;
6473
6474 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6475 if (!connector)
6476 return NULL;
6477
6478 if (intel_connector_init(connector) < 0) {
6479 kfree(connector);
6480 return NULL;
6481 }
6482
6483 return connector;
6484}
6485
f0947c37
DV
6486/* Simple connector->get_hw_state implementation for encoders that support only
6487 * one connector and no cloning and hence the encoder state determines the state
6488 * of the connector. */
6489bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6490{
24929352 6491 enum pipe pipe = 0;
f0947c37 6492 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6493
f0947c37 6494 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6495}
6496
6d293983 6497static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6498{
6d293983
ACO
6499 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6500 return crtc_state->fdi_lanes;
d272ddfa
VS
6501
6502 return 0;
6503}
6504
6d293983 6505static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6506 struct intel_crtc_state *pipe_config)
1857e1da 6507{
6d293983
ACO
6508 struct drm_atomic_state *state = pipe_config->base.state;
6509 struct intel_crtc *other_crtc;
6510 struct intel_crtc_state *other_crtc_state;
6511
1857e1da
DV
6512 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6513 pipe_name(pipe), pipe_config->fdi_lanes);
6514 if (pipe_config->fdi_lanes > 4) {
6515 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6516 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6517 return -EINVAL;
1857e1da
DV
6518 }
6519
bafb6553 6520 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6521 if (pipe_config->fdi_lanes > 2) {
6522 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6523 pipe_config->fdi_lanes);
6d293983 6524 return -EINVAL;
1857e1da 6525 } else {
6d293983 6526 return 0;
1857e1da
DV
6527 }
6528 }
6529
6530 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6531 return 0;
1857e1da
DV
6532
6533 /* Ivybridge 3 pipe is really complicated */
6534 switch (pipe) {
6535 case PIPE_A:
6d293983 6536 return 0;
1857e1da 6537 case PIPE_B:
6d293983
ACO
6538 if (pipe_config->fdi_lanes <= 2)
6539 return 0;
6540
6541 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6542 other_crtc_state =
6543 intel_atomic_get_crtc_state(state, other_crtc);
6544 if (IS_ERR(other_crtc_state))
6545 return PTR_ERR(other_crtc_state);
6546
6547 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6548 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6549 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6550 return -EINVAL;
1857e1da 6551 }
6d293983 6552 return 0;
1857e1da 6553 case PIPE_C:
251cc67c
VS
6554 if (pipe_config->fdi_lanes > 2) {
6555 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6556 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6557 return -EINVAL;
251cc67c 6558 }
6d293983
ACO
6559
6560 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6561 other_crtc_state =
6562 intel_atomic_get_crtc_state(state, other_crtc);
6563 if (IS_ERR(other_crtc_state))
6564 return PTR_ERR(other_crtc_state);
6565
6566 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6567 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6568 return -EINVAL;
1857e1da 6569 }
6d293983 6570 return 0;
1857e1da
DV
6571 default:
6572 BUG();
6573 }
6574}
6575
e29c22c0
DV
6576#define RETRY 1
6577static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6578 struct intel_crtc_state *pipe_config)
877d48d5 6579{
1857e1da 6580 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6581 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6582 int lane, link_bw, fdi_dotclock, ret;
6583 bool needs_recompute = false;
877d48d5 6584
e29c22c0 6585retry:
877d48d5
DV
6586 /* FDI is a binary signal running at ~2.7GHz, encoding
6587 * each output octet as 10 bits. The actual frequency
6588 * is stored as a divider into a 100MHz clock, and the
6589 * mode pixel clock is stored in units of 1KHz.
6590 * Hence the bw of each lane in terms of the mode signal
6591 * is:
6592 */
6593 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6594
241bfc38 6595 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6596
2bd89a07 6597 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6598 pipe_config->pipe_bpp);
6599
6600 pipe_config->fdi_lanes = lane;
6601
2bd89a07 6602 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6603 link_bw, &pipe_config->fdi_m_n);
1857e1da 6604
6d293983
ACO
6605 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6606 intel_crtc->pipe, pipe_config);
6607 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6608 pipe_config->pipe_bpp -= 2*3;
6609 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6610 pipe_config->pipe_bpp);
6611 needs_recompute = true;
6612 pipe_config->bw_constrained = true;
6613
6614 goto retry;
6615 }
6616
6617 if (needs_recompute)
6618 return RETRY;
6619
6d293983 6620 return ret;
877d48d5
DV
6621}
6622
8cfb3407
VS
6623static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6624 struct intel_crtc_state *pipe_config)
6625{
6626 if (pipe_config->pipe_bpp > 24)
6627 return false;
6628
6629 /* HSW can handle pixel rate up to cdclk? */
6630 if (IS_HASWELL(dev_priv->dev))
6631 return true;
6632
6633 /*
b432e5cf
VS
6634 * We compare against max which means we must take
6635 * the increased cdclk requirement into account when
6636 * calculating the new cdclk.
6637 *
6638 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6639 */
6640 return ilk_pipe_pixel_rate(pipe_config) <=
6641 dev_priv->max_cdclk_freq * 95 / 100;
6642}
6643
42db64ef 6644static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6645 struct intel_crtc_state *pipe_config)
42db64ef 6646{
8cfb3407
VS
6647 struct drm_device *dev = crtc->base.dev;
6648 struct drm_i915_private *dev_priv = dev->dev_private;
6649
d330a953 6650 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6651 hsw_crtc_supports_ips(crtc) &&
6652 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6653}
6654
39acb4aa
VS
6655static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6656{
6657 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6658
6659 /* GDG double wide on either pipe, otherwise pipe A only */
6660 return INTEL_INFO(dev_priv)->gen < 4 &&
6661 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6662}
6663
a43f6e0f 6664static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6665 struct intel_crtc_state *pipe_config)
79e53945 6666{
a43f6e0f 6667 struct drm_device *dev = crtc->base.dev;
8bd31e67 6668 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6669 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6670
ad3a4479 6671 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6672 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6673 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6674
6675 /*
39acb4aa 6676 * Enable double wide mode when the dot clock
cf532bb2 6677 * is > 90% of the (display) core speed.
cf532bb2 6678 */
39acb4aa
VS
6679 if (intel_crtc_supports_double_wide(crtc) &&
6680 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6681 clock_limit *= 2;
cf532bb2 6682 pipe_config->double_wide = true;
ad3a4479
VS
6683 }
6684
39acb4aa
VS
6685 if (adjusted_mode->crtc_clock > clock_limit) {
6686 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6687 adjusted_mode->crtc_clock, clock_limit,
6688 yesno(pipe_config->double_wide));
e29c22c0 6689 return -EINVAL;
39acb4aa 6690 }
2c07245f 6691 }
89749350 6692
1d1d0e27
VS
6693 /*
6694 * Pipe horizontal size must be even in:
6695 * - DVO ganged mode
6696 * - LVDS dual channel mode
6697 * - Double wide pipe
6698 */
a93e255f 6699 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6700 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6701 pipe_config->pipe_src_w &= ~1;
6702
8693a824
DL
6703 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6704 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6705 */
6706 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6707 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6708 return -EINVAL;
44f46b42 6709
f5adf94e 6710 if (HAS_IPS(dev))
a43f6e0f
DV
6711 hsw_compute_ips_config(crtc, pipe_config);
6712
877d48d5 6713 if (pipe_config->has_pch_encoder)
a43f6e0f 6714 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6715
cf5a15be 6716 return 0;
79e53945
JB
6717}
6718
1652d19e
VS
6719static int skylake_get_display_clock_speed(struct drm_device *dev)
6720{
6721 struct drm_i915_private *dev_priv = to_i915(dev);
6722 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6723 uint32_t cdctl = I915_READ(CDCLK_CTL);
6724 uint32_t linkrate;
6725
414355a7 6726 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6727 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6728
6729 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6730 return 540000;
6731
6732 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6733 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6734
71cd8423
DL
6735 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6736 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6737 /* vco 8640 */
6738 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6739 case CDCLK_FREQ_450_432:
6740 return 432000;
6741 case CDCLK_FREQ_337_308:
6742 return 308570;
6743 case CDCLK_FREQ_675_617:
6744 return 617140;
6745 default:
6746 WARN(1, "Unknown cd freq selection\n");
6747 }
6748 } else {
6749 /* vco 8100 */
6750 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6751 case CDCLK_FREQ_450_432:
6752 return 450000;
6753 case CDCLK_FREQ_337_308:
6754 return 337500;
6755 case CDCLK_FREQ_675_617:
6756 return 675000;
6757 default:
6758 WARN(1, "Unknown cd freq selection\n");
6759 }
6760 }
6761
6762 /* error case, do as if DPLL0 isn't enabled */
6763 return 24000;
6764}
6765
acd3f3d3
BP
6766static int broxton_get_display_clock_speed(struct drm_device *dev)
6767{
6768 struct drm_i915_private *dev_priv = to_i915(dev);
6769 uint32_t cdctl = I915_READ(CDCLK_CTL);
6770 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6771 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6772 int cdclk;
6773
6774 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6775 return 19200;
6776
6777 cdclk = 19200 * pll_ratio / 2;
6778
6779 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6780 case BXT_CDCLK_CD2X_DIV_SEL_1:
6781 return cdclk; /* 576MHz or 624MHz */
6782 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6783 return cdclk * 2 / 3; /* 384MHz */
6784 case BXT_CDCLK_CD2X_DIV_SEL_2:
6785 return cdclk / 2; /* 288MHz */
6786 case BXT_CDCLK_CD2X_DIV_SEL_4:
6787 return cdclk / 4; /* 144MHz */
6788 }
6789
6790 /* error case, do as if DE PLL isn't enabled */
6791 return 19200;
6792}
6793
1652d19e
VS
6794static int broadwell_get_display_clock_speed(struct drm_device *dev)
6795{
6796 struct drm_i915_private *dev_priv = dev->dev_private;
6797 uint32_t lcpll = I915_READ(LCPLL_CTL);
6798 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6799
6800 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6801 return 800000;
6802 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6803 return 450000;
6804 else if (freq == LCPLL_CLK_FREQ_450)
6805 return 450000;
6806 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6807 return 540000;
6808 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6809 return 337500;
6810 else
6811 return 675000;
6812}
6813
6814static int haswell_get_display_clock_speed(struct drm_device *dev)
6815{
6816 struct drm_i915_private *dev_priv = dev->dev_private;
6817 uint32_t lcpll = I915_READ(LCPLL_CTL);
6818 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6819
6820 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6821 return 800000;
6822 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6823 return 450000;
6824 else if (freq == LCPLL_CLK_FREQ_450)
6825 return 450000;
6826 else if (IS_HSW_ULT(dev))
6827 return 337500;
6828 else
6829 return 540000;
79e53945
JB
6830}
6831
25eb05fc
JB
6832static int valleyview_get_display_clock_speed(struct drm_device *dev)
6833{
bfa7df01
VS
6834 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6835 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6836}
6837
b37a6434
VS
6838static int ilk_get_display_clock_speed(struct drm_device *dev)
6839{
6840 return 450000;
6841}
6842
e70236a8
JB
6843static int i945_get_display_clock_speed(struct drm_device *dev)
6844{
6845 return 400000;
6846}
79e53945 6847
e70236a8 6848static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6849{
e907f170 6850 return 333333;
e70236a8 6851}
79e53945 6852
e70236a8
JB
6853static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6854{
6855 return 200000;
6856}
79e53945 6857
257a7ffc
DV
6858static int pnv_get_display_clock_speed(struct drm_device *dev)
6859{
6860 u16 gcfgc = 0;
6861
6862 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6863
6864 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6865 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6866 return 266667;
257a7ffc 6867 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6868 return 333333;
257a7ffc 6869 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6870 return 444444;
257a7ffc
DV
6871 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6872 return 200000;
6873 default:
6874 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6875 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6876 return 133333;
257a7ffc 6877 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6878 return 166667;
257a7ffc
DV
6879 }
6880}
6881
e70236a8
JB
6882static int i915gm_get_display_clock_speed(struct drm_device *dev)
6883{
6884 u16 gcfgc = 0;
79e53945 6885
e70236a8
JB
6886 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6887
6888 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6889 return 133333;
e70236a8
JB
6890 else {
6891 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6892 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6893 return 333333;
e70236a8
JB
6894 default:
6895 case GC_DISPLAY_CLOCK_190_200_MHZ:
6896 return 190000;
79e53945 6897 }
e70236a8
JB
6898 }
6899}
6900
6901static int i865_get_display_clock_speed(struct drm_device *dev)
6902{
e907f170 6903 return 266667;
e70236a8
JB
6904}
6905
1b1d2716 6906static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6907{
6908 u16 hpllcc = 0;
1b1d2716 6909
65cd2b3f
VS
6910 /*
6911 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6912 * encoding is different :(
6913 * FIXME is this the right way to detect 852GM/852GMV?
6914 */
6915 if (dev->pdev->revision == 0x1)
6916 return 133333;
6917
1b1d2716
VS
6918 pci_bus_read_config_word(dev->pdev->bus,
6919 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6920
e70236a8
JB
6921 /* Assume that the hardware is in the high speed state. This
6922 * should be the default.
6923 */
6924 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6925 case GC_CLOCK_133_200:
1b1d2716 6926 case GC_CLOCK_133_200_2:
e70236a8
JB
6927 case GC_CLOCK_100_200:
6928 return 200000;
6929 case GC_CLOCK_166_250:
6930 return 250000;
6931 case GC_CLOCK_100_133:
e907f170 6932 return 133333;
1b1d2716
VS
6933 case GC_CLOCK_133_266:
6934 case GC_CLOCK_133_266_2:
6935 case GC_CLOCK_166_266:
6936 return 266667;
e70236a8 6937 }
79e53945 6938
e70236a8
JB
6939 /* Shouldn't happen */
6940 return 0;
6941}
79e53945 6942
e70236a8
JB
6943static int i830_get_display_clock_speed(struct drm_device *dev)
6944{
e907f170 6945 return 133333;
79e53945
JB
6946}
6947
34edce2f
VS
6948static unsigned int intel_hpll_vco(struct drm_device *dev)
6949{
6950 struct drm_i915_private *dev_priv = dev->dev_private;
6951 static const unsigned int blb_vco[8] = {
6952 [0] = 3200000,
6953 [1] = 4000000,
6954 [2] = 5333333,
6955 [3] = 4800000,
6956 [4] = 6400000,
6957 };
6958 static const unsigned int pnv_vco[8] = {
6959 [0] = 3200000,
6960 [1] = 4000000,
6961 [2] = 5333333,
6962 [3] = 4800000,
6963 [4] = 2666667,
6964 };
6965 static const unsigned int cl_vco[8] = {
6966 [0] = 3200000,
6967 [1] = 4000000,
6968 [2] = 5333333,
6969 [3] = 6400000,
6970 [4] = 3333333,
6971 [5] = 3566667,
6972 [6] = 4266667,
6973 };
6974 static const unsigned int elk_vco[8] = {
6975 [0] = 3200000,
6976 [1] = 4000000,
6977 [2] = 5333333,
6978 [3] = 4800000,
6979 };
6980 static const unsigned int ctg_vco[8] = {
6981 [0] = 3200000,
6982 [1] = 4000000,
6983 [2] = 5333333,
6984 [3] = 6400000,
6985 [4] = 2666667,
6986 [5] = 4266667,
6987 };
6988 const unsigned int *vco_table;
6989 unsigned int vco;
6990 uint8_t tmp = 0;
6991
6992 /* FIXME other chipsets? */
6993 if (IS_GM45(dev))
6994 vco_table = ctg_vco;
6995 else if (IS_G4X(dev))
6996 vco_table = elk_vco;
6997 else if (IS_CRESTLINE(dev))
6998 vco_table = cl_vco;
6999 else if (IS_PINEVIEW(dev))
7000 vco_table = pnv_vco;
7001 else if (IS_G33(dev))
7002 vco_table = blb_vco;
7003 else
7004 return 0;
7005
7006 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7007
7008 vco = vco_table[tmp & 0x7];
7009 if (vco == 0)
7010 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7011 else
7012 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7013
7014 return vco;
7015}
7016
7017static int gm45_get_display_clock_speed(struct drm_device *dev)
7018{
7019 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7020 uint16_t tmp = 0;
7021
7022 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7023
7024 cdclk_sel = (tmp >> 12) & 0x1;
7025
7026 switch (vco) {
7027 case 2666667:
7028 case 4000000:
7029 case 5333333:
7030 return cdclk_sel ? 333333 : 222222;
7031 case 3200000:
7032 return cdclk_sel ? 320000 : 228571;
7033 default:
7034 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7035 return 222222;
7036 }
7037}
7038
7039static int i965gm_get_display_clock_speed(struct drm_device *dev)
7040{
7041 static const uint8_t div_3200[] = { 16, 10, 8 };
7042 static const uint8_t div_4000[] = { 20, 12, 10 };
7043 static const uint8_t div_5333[] = { 24, 16, 14 };
7044 const uint8_t *div_table;
7045 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7046 uint16_t tmp = 0;
7047
7048 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7049
7050 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7051
7052 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7053 goto fail;
7054
7055 switch (vco) {
7056 case 3200000:
7057 div_table = div_3200;
7058 break;
7059 case 4000000:
7060 div_table = div_4000;
7061 break;
7062 case 5333333:
7063 div_table = div_5333;
7064 break;
7065 default:
7066 goto fail;
7067 }
7068
7069 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7070
caf4e252 7071fail:
34edce2f
VS
7072 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7073 return 200000;
7074}
7075
7076static int g33_get_display_clock_speed(struct drm_device *dev)
7077{
7078 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7079 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7080 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7081 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7082 const uint8_t *div_table;
7083 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7084 uint16_t tmp = 0;
7085
7086 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7087
7088 cdclk_sel = (tmp >> 4) & 0x7;
7089
7090 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7091 goto fail;
7092
7093 switch (vco) {
7094 case 3200000:
7095 div_table = div_3200;
7096 break;
7097 case 4000000:
7098 div_table = div_4000;
7099 break;
7100 case 4800000:
7101 div_table = div_4800;
7102 break;
7103 case 5333333:
7104 div_table = div_5333;
7105 break;
7106 default:
7107 goto fail;
7108 }
7109
7110 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7111
caf4e252 7112fail:
34edce2f
VS
7113 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7114 return 190476;
7115}
7116
2c07245f 7117static void
a65851af 7118intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7119{
a65851af
VS
7120 while (*num > DATA_LINK_M_N_MASK ||
7121 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7122 *num >>= 1;
7123 *den >>= 1;
7124 }
7125}
7126
a65851af
VS
7127static void compute_m_n(unsigned int m, unsigned int n,
7128 uint32_t *ret_m, uint32_t *ret_n)
7129{
7130 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7131 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7132 intel_reduce_m_n_ratio(ret_m, ret_n);
7133}
7134
e69d0bc1
DV
7135void
7136intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7137 int pixel_clock, int link_clock,
7138 struct intel_link_m_n *m_n)
2c07245f 7139{
e69d0bc1 7140 m_n->tu = 64;
a65851af
VS
7141
7142 compute_m_n(bits_per_pixel * pixel_clock,
7143 link_clock * nlanes * 8,
7144 &m_n->gmch_m, &m_n->gmch_n);
7145
7146 compute_m_n(pixel_clock, link_clock,
7147 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7148}
7149
a7615030
CW
7150static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7151{
d330a953
JN
7152 if (i915.panel_use_ssc >= 0)
7153 return i915.panel_use_ssc != 0;
41aa3448 7154 return dev_priv->vbt.lvds_use_ssc
435793df 7155 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7156}
7157
a93e255f
ACO
7158static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7159 int num_connectors)
c65d77d8 7160{
a93e255f 7161 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7162 struct drm_i915_private *dev_priv = dev->dev_private;
7163 int refclk;
7164
a93e255f
ACO
7165 WARN_ON(!crtc_state->base.state);
7166
666a4537 7167 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7168 refclk = 100000;
a93e255f 7169 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7170 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7171 refclk = dev_priv->vbt.lvds_ssc_freq;
7172 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7173 } else if (!IS_GEN2(dev)) {
7174 refclk = 96000;
7175 } else {
7176 refclk = 48000;
7177 }
7178
7179 return refclk;
7180}
7181
7429e9d4 7182static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7183{
7df00d7a 7184 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7185}
f47709a9 7186
7429e9d4
DV
7187static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7188{
7189 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7190}
7191
f47709a9 7192static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7193 struct intel_crtc_state *crtc_state,
a7516a05
JB
7194 intel_clock_t *reduced_clock)
7195{
f47709a9 7196 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7197 u32 fp, fp2 = 0;
7198
7199 if (IS_PINEVIEW(dev)) {
190f68c5 7200 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7201 if (reduced_clock)
7429e9d4 7202 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7203 } else {
190f68c5 7204 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7205 if (reduced_clock)
7429e9d4 7206 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7207 }
7208
190f68c5 7209 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7210
f47709a9 7211 crtc->lowfreq_avail = false;
a93e255f 7212 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7213 reduced_clock) {
190f68c5 7214 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7215 crtc->lowfreq_avail = true;
a7516a05 7216 } else {
190f68c5 7217 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7218 }
7219}
7220
5e69f97f
CML
7221static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7222 pipe)
89b667f8
JB
7223{
7224 u32 reg_val;
7225
7226 /*
7227 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7228 * and set it to a reasonable value instead.
7229 */
ab3c759a 7230 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7231 reg_val &= 0xffffff00;
7232 reg_val |= 0x00000030;
ab3c759a 7233 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7234
ab3c759a 7235 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7236 reg_val &= 0x8cffffff;
7237 reg_val = 0x8c000000;
ab3c759a 7238 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7239
ab3c759a 7240 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7241 reg_val &= 0xffffff00;
ab3c759a 7242 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7243
ab3c759a 7244 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7245 reg_val &= 0x00ffffff;
7246 reg_val |= 0xb0000000;
ab3c759a 7247 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7248}
7249
b551842d
DV
7250static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7251 struct intel_link_m_n *m_n)
7252{
7253 struct drm_device *dev = crtc->base.dev;
7254 struct drm_i915_private *dev_priv = dev->dev_private;
7255 int pipe = crtc->pipe;
7256
e3b95f1e
DV
7257 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7258 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7259 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7260 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7261}
7262
7263static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7264 struct intel_link_m_n *m_n,
7265 struct intel_link_m_n *m2_n2)
b551842d
DV
7266{
7267 struct drm_device *dev = crtc->base.dev;
7268 struct drm_i915_private *dev_priv = dev->dev_private;
7269 int pipe = crtc->pipe;
6e3c9717 7270 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7271
7272 if (INTEL_INFO(dev)->gen >= 5) {
7273 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7274 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7275 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7276 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7277 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7278 * for gen < 8) and if DRRS is supported (to make sure the
7279 * registers are not unnecessarily accessed).
7280 */
44395bfe 7281 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7282 crtc->config->has_drrs) {
f769cd24
VK
7283 I915_WRITE(PIPE_DATA_M2(transcoder),
7284 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7285 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7286 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7287 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7288 }
b551842d 7289 } else {
e3b95f1e
DV
7290 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7291 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7292 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7293 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7294 }
7295}
7296
fe3cd48d 7297void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7298{
fe3cd48d
R
7299 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7300
7301 if (m_n == M1_N1) {
7302 dp_m_n = &crtc->config->dp_m_n;
7303 dp_m2_n2 = &crtc->config->dp_m2_n2;
7304 } else if (m_n == M2_N2) {
7305
7306 /*
7307 * M2_N2 registers are not supported. Hence m2_n2 divider value
7308 * needs to be programmed into M1_N1.
7309 */
7310 dp_m_n = &crtc->config->dp_m2_n2;
7311 } else {
7312 DRM_ERROR("Unsupported divider value\n");
7313 return;
7314 }
7315
6e3c9717
ACO
7316 if (crtc->config->has_pch_encoder)
7317 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7318 else
fe3cd48d 7319 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7320}
7321
251ac862
DV
7322static void vlv_compute_dpll(struct intel_crtc *crtc,
7323 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7324{
7325 u32 dpll, dpll_md;
7326
7327 /*
7328 * Enable DPIO clock input. We should never disable the reference
7329 * clock for pipe B, since VGA hotplug / manual detection depends
7330 * on it.
7331 */
60bfe44f
VS
7332 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7333 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7334 /* We should never disable this, set it here for state tracking */
7335 if (crtc->pipe == PIPE_B)
7336 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7337 dpll |= DPLL_VCO_ENABLE;
d288f65f 7338 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7339
d288f65f 7340 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7341 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7342 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7343}
7344
d288f65f 7345static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7346 const struct intel_crtc_state *pipe_config)
a0c4da24 7347{
f47709a9 7348 struct drm_device *dev = crtc->base.dev;
a0c4da24 7349 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7350 int pipe = crtc->pipe;
bdd4b6a6 7351 u32 mdiv;
a0c4da24 7352 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7353 u32 coreclk, reg_val;
a0c4da24 7354
a580516d 7355 mutex_lock(&dev_priv->sb_lock);
09153000 7356
d288f65f
VS
7357 bestn = pipe_config->dpll.n;
7358 bestm1 = pipe_config->dpll.m1;
7359 bestm2 = pipe_config->dpll.m2;
7360 bestp1 = pipe_config->dpll.p1;
7361 bestp2 = pipe_config->dpll.p2;
a0c4da24 7362
89b667f8
JB
7363 /* See eDP HDMI DPIO driver vbios notes doc */
7364
7365 /* PLL B needs special handling */
bdd4b6a6 7366 if (pipe == PIPE_B)
5e69f97f 7367 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7368
7369 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7371
7372 /* Disable target IRef on PLL */
ab3c759a 7373 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7374 reg_val &= 0x00ffffff;
ab3c759a 7375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7376
7377 /* Disable fast lock */
ab3c759a 7378 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7379
7380 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7381 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7382 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7383 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7384 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7385
7386 /*
7387 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7388 * but we don't support that).
7389 * Note: don't use the DAC post divider as it seems unstable.
7390 */
7391 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7392 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7393
a0c4da24 7394 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7396
89b667f8 7397 /* Set HBR and RBR LPF coefficients */
d288f65f 7398 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7399 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7400 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7401 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7402 0x009f0003);
89b667f8 7403 else
ab3c759a 7404 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7405 0x00d0000f);
7406
681a8504 7407 if (pipe_config->has_dp_encoder) {
89b667f8 7408 /* Use SSC source */
bdd4b6a6 7409 if (pipe == PIPE_A)
ab3c759a 7410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7411 0x0df40000);
7412 else
ab3c759a 7413 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7414 0x0df70000);
7415 } else { /* HDMI or VGA */
7416 /* Use bend source */
bdd4b6a6 7417 if (pipe == PIPE_A)
ab3c759a 7418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7419 0x0df70000);
7420 else
ab3c759a 7421 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7422 0x0df40000);
7423 }
a0c4da24 7424
ab3c759a 7425 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7426 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7428 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7429 coreclk |= 0x01000000;
ab3c759a 7430 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7431
ab3c759a 7432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7433 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7434}
7435
251ac862
DV
7436static void chv_compute_dpll(struct intel_crtc *crtc,
7437 struct intel_crtc_state *pipe_config)
1ae0d137 7438{
60bfe44f
VS
7439 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7440 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7441 DPLL_VCO_ENABLE;
7442 if (crtc->pipe != PIPE_A)
d288f65f 7443 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7444
d288f65f
VS
7445 pipe_config->dpll_hw_state.dpll_md =
7446 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7447}
7448
d288f65f 7449static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7450 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7451{
7452 struct drm_device *dev = crtc->base.dev;
7453 struct drm_i915_private *dev_priv = dev->dev_private;
7454 int pipe = crtc->pipe;
f0f59a00 7455 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7456 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7457 u32 loopfilter, tribuf_calcntr;
9d556c99 7458 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7459 u32 dpio_val;
9cbe40c1 7460 int vco;
9d556c99 7461
d288f65f
VS
7462 bestn = pipe_config->dpll.n;
7463 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7464 bestm1 = pipe_config->dpll.m1;
7465 bestm2 = pipe_config->dpll.m2 >> 22;
7466 bestp1 = pipe_config->dpll.p1;
7467 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7468 vco = pipe_config->dpll.vco;
a945ce7e 7469 dpio_val = 0;
9cbe40c1 7470 loopfilter = 0;
9d556c99
CML
7471
7472 /*
7473 * Enable Refclk and SSC
7474 */
a11b0703 7475 I915_WRITE(dpll_reg,
d288f65f 7476 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7477
a580516d 7478 mutex_lock(&dev_priv->sb_lock);
9d556c99 7479
9d556c99
CML
7480 /* p1 and p2 divider */
7481 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7482 5 << DPIO_CHV_S1_DIV_SHIFT |
7483 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7484 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7485 1 << DPIO_CHV_K_DIV_SHIFT);
7486
7487 /* Feedback post-divider - m2 */
7488 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7489
7490 /* Feedback refclk divider - n and m1 */
7491 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7492 DPIO_CHV_M1_DIV_BY_2 |
7493 1 << DPIO_CHV_N_DIV_SHIFT);
7494
7495 /* M2 fraction division */
25a25dfc 7496 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7497
7498 /* M2 fraction division enable */
a945ce7e
VP
7499 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7500 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7501 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7502 if (bestm2_frac)
7503 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7504 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7505
de3a0fde
VP
7506 /* Program digital lock detect threshold */
7507 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7508 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7509 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7510 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7511 if (!bestm2_frac)
7512 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7513 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7514
9d556c99 7515 /* Loop filter */
9cbe40c1
VP
7516 if (vco == 5400000) {
7517 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7518 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7519 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7520 tribuf_calcntr = 0x9;
7521 } else if (vco <= 6200000) {
7522 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7523 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7524 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7525 tribuf_calcntr = 0x9;
7526 } else if (vco <= 6480000) {
7527 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7528 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7529 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7530 tribuf_calcntr = 0x8;
7531 } else {
7532 /* Not supported. Apply the same limits as in the max case */
7533 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7534 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7535 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7536 tribuf_calcntr = 0;
7537 }
9d556c99
CML
7538 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7539
968040b2 7540 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7541 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7542 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7543 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7544
9d556c99
CML
7545 /* AFC Recal */
7546 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7547 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7548 DPIO_AFC_RECAL);
7549
a580516d 7550 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7551}
7552
d288f65f
VS
7553/**
7554 * vlv_force_pll_on - forcibly enable just the PLL
7555 * @dev_priv: i915 private structure
7556 * @pipe: pipe PLL to enable
7557 * @dpll: PLL configuration
7558 *
7559 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7560 * in cases where we need the PLL enabled even when @pipe is not going to
7561 * be enabled.
7562 */
3f36b937
TU
7563int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7564 const struct dpll *dpll)
d288f65f
VS
7565{
7566 struct intel_crtc *crtc =
7567 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7568 struct intel_crtc_state *pipe_config;
7569
7570 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7571 if (!pipe_config)
7572 return -ENOMEM;
7573
7574 pipe_config->base.crtc = &crtc->base;
7575 pipe_config->pixel_multiplier = 1;
7576 pipe_config->dpll = *dpll;
d288f65f
VS
7577
7578 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7579 chv_compute_dpll(crtc, pipe_config);
7580 chv_prepare_pll(crtc, pipe_config);
7581 chv_enable_pll(crtc, pipe_config);
d288f65f 7582 } else {
3f36b937
TU
7583 vlv_compute_dpll(crtc, pipe_config);
7584 vlv_prepare_pll(crtc, pipe_config);
7585 vlv_enable_pll(crtc, pipe_config);
d288f65f 7586 }
3f36b937
TU
7587
7588 kfree(pipe_config);
7589
7590 return 0;
d288f65f
VS
7591}
7592
7593/**
7594 * vlv_force_pll_off - forcibly disable just the PLL
7595 * @dev_priv: i915 private structure
7596 * @pipe: pipe PLL to disable
7597 *
7598 * Disable the PLL for @pipe. To be used in cases where we need
7599 * the PLL enabled even when @pipe is not going to be enabled.
7600 */
7601void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7602{
7603 if (IS_CHERRYVIEW(dev))
7604 chv_disable_pll(to_i915(dev), pipe);
7605 else
7606 vlv_disable_pll(to_i915(dev), pipe);
7607}
7608
251ac862
DV
7609static void i9xx_compute_dpll(struct intel_crtc *crtc,
7610 struct intel_crtc_state *crtc_state,
7611 intel_clock_t *reduced_clock,
7612 int num_connectors)
eb1cbe48 7613{
f47709a9 7614 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7615 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7616 u32 dpll;
7617 bool is_sdvo;
190f68c5 7618 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7619
190f68c5 7620 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7621
a93e255f
ACO
7622 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7623 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7624
7625 dpll = DPLL_VGA_MODE_DIS;
7626
a93e255f 7627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7628 dpll |= DPLLB_MODE_LVDS;
7629 else
7630 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7631
ef1b460d 7632 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7633 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7634 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7635 }
198a037f
DV
7636
7637 if (is_sdvo)
4a33e48d 7638 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7639
190f68c5 7640 if (crtc_state->has_dp_encoder)
4a33e48d 7641 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7642
7643 /* compute bitmask from p1 value */
7644 if (IS_PINEVIEW(dev))
7645 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7646 else {
7647 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7648 if (IS_G4X(dev) && reduced_clock)
7649 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7650 }
7651 switch (clock->p2) {
7652 case 5:
7653 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7654 break;
7655 case 7:
7656 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7657 break;
7658 case 10:
7659 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7660 break;
7661 case 14:
7662 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7663 break;
7664 }
7665 if (INTEL_INFO(dev)->gen >= 4)
7666 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7667
190f68c5 7668 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7669 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7670 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7671 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7672 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7673 else
7674 dpll |= PLL_REF_INPUT_DREFCLK;
7675
7676 dpll |= DPLL_VCO_ENABLE;
190f68c5 7677 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7678
eb1cbe48 7679 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7680 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7681 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7682 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7683 }
7684}
7685
251ac862
DV
7686static void i8xx_compute_dpll(struct intel_crtc *crtc,
7687 struct intel_crtc_state *crtc_state,
7688 intel_clock_t *reduced_clock,
7689 int num_connectors)
eb1cbe48 7690{
f47709a9 7691 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7692 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7693 u32 dpll;
190f68c5 7694 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7695
190f68c5 7696 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7697
eb1cbe48
DV
7698 dpll = DPLL_VGA_MODE_DIS;
7699
a93e255f 7700 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7701 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7702 } else {
7703 if (clock->p1 == 2)
7704 dpll |= PLL_P1_DIVIDE_BY_TWO;
7705 else
7706 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7707 if (clock->p2 == 4)
7708 dpll |= PLL_P2_DIVIDE_BY_4;
7709 }
7710
a93e255f 7711 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7712 dpll |= DPLL_DVO_2X_MODE;
7713
a93e255f 7714 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7715 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7716 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7717 else
7718 dpll |= PLL_REF_INPUT_DREFCLK;
7719
7720 dpll |= DPLL_VCO_ENABLE;
190f68c5 7721 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7722}
7723
8a654f3b 7724static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7725{
7726 struct drm_device *dev = intel_crtc->base.dev;
7727 struct drm_i915_private *dev_priv = dev->dev_private;
7728 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7729 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7730 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7731 uint32_t crtc_vtotal, crtc_vblank_end;
7732 int vsyncshift = 0;
4d8a62ea
DV
7733
7734 /* We need to be careful not to changed the adjusted mode, for otherwise
7735 * the hw state checker will get angry at the mismatch. */
7736 crtc_vtotal = adjusted_mode->crtc_vtotal;
7737 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7738
609aeaca 7739 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7740 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7741 crtc_vtotal -= 1;
7742 crtc_vblank_end -= 1;
609aeaca 7743
409ee761 7744 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7745 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7746 else
7747 vsyncshift = adjusted_mode->crtc_hsync_start -
7748 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7749 if (vsyncshift < 0)
7750 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7751 }
7752
7753 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7754 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7755
fe2b8f9d 7756 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7757 (adjusted_mode->crtc_hdisplay - 1) |
7758 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7759 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7760 (adjusted_mode->crtc_hblank_start - 1) |
7761 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7762 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7763 (adjusted_mode->crtc_hsync_start - 1) |
7764 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7765
fe2b8f9d 7766 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7767 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7768 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7769 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7770 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7771 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7772 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7773 (adjusted_mode->crtc_vsync_start - 1) |
7774 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7775
b5e508d4
PZ
7776 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7777 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7778 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7779 * bits. */
7780 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7781 (pipe == PIPE_B || pipe == PIPE_C))
7782 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7783
b0e77b9c
PZ
7784 /* pipesrc controls the size that is scaled from, which should
7785 * always be the user's requested size.
7786 */
7787 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7788 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7789 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7790}
7791
1bd1bd80 7792static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7793 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7794{
7795 struct drm_device *dev = crtc->base.dev;
7796 struct drm_i915_private *dev_priv = dev->dev_private;
7797 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7798 uint32_t tmp;
7799
7800 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7801 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7802 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7803 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7804 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7805 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7806 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7807 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7808 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7809
7810 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7811 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7813 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7814 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7815 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7816 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7817 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7818 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7819
7820 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7821 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7822 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7823 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7824 }
7825
7826 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7827 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7828 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7829
2d112de7
ACO
7830 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7831 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7832}
7833
f6a83288 7834void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7835 struct intel_crtc_state *pipe_config)
babea61d 7836{
2d112de7
ACO
7837 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7838 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7839 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7840 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7841
2d112de7
ACO
7842 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7843 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7844 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7845 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7846
2d112de7 7847 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7848 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7849
2d112de7
ACO
7850 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7851 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7852
7853 mode->hsync = drm_mode_hsync(mode);
7854 mode->vrefresh = drm_mode_vrefresh(mode);
7855 drm_mode_set_name(mode);
babea61d
JB
7856}
7857
84b046f3
DV
7858static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7859{
7860 struct drm_device *dev = intel_crtc->base.dev;
7861 struct drm_i915_private *dev_priv = dev->dev_private;
7862 uint32_t pipeconf;
7863
9f11a9e4 7864 pipeconf = 0;
84b046f3 7865
b6b5d049
VS
7866 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7867 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7868 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7869
6e3c9717 7870 if (intel_crtc->config->double_wide)
cf532bb2 7871 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7872
ff9ce46e 7873 /* only g4x and later have fancy bpc/dither controls */
666a4537 7874 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7875 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7876 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7877 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7878 PIPECONF_DITHER_TYPE_SP;
84b046f3 7879
6e3c9717 7880 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7881 case 18:
7882 pipeconf |= PIPECONF_6BPC;
7883 break;
7884 case 24:
7885 pipeconf |= PIPECONF_8BPC;
7886 break;
7887 case 30:
7888 pipeconf |= PIPECONF_10BPC;
7889 break;
7890 default:
7891 /* Case prevented by intel_choose_pipe_bpp_dither. */
7892 BUG();
84b046f3
DV
7893 }
7894 }
7895
7896 if (HAS_PIPE_CXSR(dev)) {
7897 if (intel_crtc->lowfreq_avail) {
7898 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7899 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7900 } else {
7901 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7902 }
7903 }
7904
6e3c9717 7905 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7906 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7907 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7908 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7909 else
7910 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7911 } else
84b046f3
DV
7912 pipeconf |= PIPECONF_PROGRESSIVE;
7913
666a4537
WB
7914 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7915 intel_crtc->config->limited_color_range)
9f11a9e4 7916 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7917
84b046f3
DV
7918 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7919 POSTING_READ(PIPECONF(intel_crtc->pipe));
7920}
7921
190f68c5
ACO
7922static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7923 struct intel_crtc_state *crtc_state)
79e53945 7924{
c7653199 7925 struct drm_device *dev = crtc->base.dev;
79e53945 7926 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7927 int refclk, num_connectors = 0;
c329a4ec
DV
7928 intel_clock_t clock;
7929 bool ok;
d4906093 7930 const intel_limit_t *limit;
55bb9992 7931 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7932 struct drm_connector *connector;
55bb9992
ACO
7933 struct drm_connector_state *connector_state;
7934 int i;
79e53945 7935
dd3cd74a
ACO
7936 memset(&crtc_state->dpll_hw_state, 0,
7937 sizeof(crtc_state->dpll_hw_state));
7938
a65347ba
JN
7939 if (crtc_state->has_dsi_encoder)
7940 return 0;
43565a06 7941
a65347ba
JN
7942 for_each_connector_in_state(state, connector, connector_state, i) {
7943 if (connector_state->crtc == &crtc->base)
7944 num_connectors++;
79e53945
JB
7945 }
7946
190f68c5 7947 if (!crtc_state->clock_set) {
a93e255f 7948 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7949
e9fd1c02
JN
7950 /*
7951 * Returns a set of divisors for the desired target clock with
7952 * the given refclk, or FALSE. The returned values represent
7953 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7954 * 2) / p1 / p2.
7955 */
a93e255f
ACO
7956 limit = intel_limit(crtc_state, refclk);
7957 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7958 crtc_state->port_clock,
e9fd1c02 7959 refclk, NULL, &clock);
f2335330 7960 if (!ok) {
e9fd1c02
JN
7961 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7962 return -EINVAL;
7963 }
79e53945 7964
f2335330 7965 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7966 crtc_state->dpll.n = clock.n;
7967 crtc_state->dpll.m1 = clock.m1;
7968 crtc_state->dpll.m2 = clock.m2;
7969 crtc_state->dpll.p1 = clock.p1;
7970 crtc_state->dpll.p2 = clock.p2;
f47709a9 7971 }
7026d4ac 7972
e9fd1c02 7973 if (IS_GEN2(dev)) {
c329a4ec 7974 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7975 num_connectors);
9d556c99 7976 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7977 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7978 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7979 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7980 } else {
c329a4ec 7981 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7982 num_connectors);
e9fd1c02 7983 }
79e53945 7984
c8f7a0db 7985 return 0;
f564048e
EA
7986}
7987
2fa2fe9a 7988static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7989 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7990{
7991 struct drm_device *dev = crtc->base.dev;
7992 struct drm_i915_private *dev_priv = dev->dev_private;
7993 uint32_t tmp;
7994
dc9e7dec
VS
7995 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7996 return;
7997
2fa2fe9a 7998 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7999 if (!(tmp & PFIT_ENABLE))
8000 return;
2fa2fe9a 8001
06922821 8002 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8003 if (INTEL_INFO(dev)->gen < 4) {
8004 if (crtc->pipe != PIPE_B)
8005 return;
2fa2fe9a
DV
8006 } else {
8007 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8008 return;
8009 }
8010
06922821 8011 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8012 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8013 if (INTEL_INFO(dev)->gen < 5)
8014 pipe_config->gmch_pfit.lvds_border_bits =
8015 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8016}
8017
acbec814 8018static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8019 struct intel_crtc_state *pipe_config)
acbec814
JB
8020{
8021 struct drm_device *dev = crtc->base.dev;
8022 struct drm_i915_private *dev_priv = dev->dev_private;
8023 int pipe = pipe_config->cpu_transcoder;
8024 intel_clock_t clock;
8025 u32 mdiv;
662c6ecb 8026 int refclk = 100000;
acbec814 8027
f573de5a
SK
8028 /* In case of MIPI DPLL will not even be used */
8029 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8030 return;
8031
a580516d 8032 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8033 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8034 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8035
8036 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8037 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8038 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8039 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8040 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8041
dccbea3b 8042 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8043}
8044
5724dbd1
DL
8045static void
8046i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8047 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8048{
8049 struct drm_device *dev = crtc->base.dev;
8050 struct drm_i915_private *dev_priv = dev->dev_private;
8051 u32 val, base, offset;
8052 int pipe = crtc->pipe, plane = crtc->plane;
8053 int fourcc, pixel_format;
6761dd31 8054 unsigned int aligned_height;
b113d5ee 8055 struct drm_framebuffer *fb;
1b842c89 8056 struct intel_framebuffer *intel_fb;
1ad292b5 8057
42a7b088
DL
8058 val = I915_READ(DSPCNTR(plane));
8059 if (!(val & DISPLAY_PLANE_ENABLE))
8060 return;
8061
d9806c9f 8062 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8063 if (!intel_fb) {
1ad292b5
JB
8064 DRM_DEBUG_KMS("failed to alloc fb\n");
8065 return;
8066 }
8067
1b842c89
DL
8068 fb = &intel_fb->base;
8069
18c5247e
DV
8070 if (INTEL_INFO(dev)->gen >= 4) {
8071 if (val & DISPPLANE_TILED) {
49af449b 8072 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8073 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8074 }
8075 }
1ad292b5
JB
8076
8077 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8078 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8079 fb->pixel_format = fourcc;
8080 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8081
8082 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8083 if (plane_config->tiling)
1ad292b5
JB
8084 offset = I915_READ(DSPTILEOFF(plane));
8085 else
8086 offset = I915_READ(DSPLINOFF(plane));
8087 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8088 } else {
8089 base = I915_READ(DSPADDR(plane));
8090 }
8091 plane_config->base = base;
8092
8093 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8094 fb->width = ((val >> 16) & 0xfff) + 1;
8095 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8096
8097 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8098 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8099
b113d5ee 8100 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8101 fb->pixel_format,
8102 fb->modifier[0]);
1ad292b5 8103
f37b5c2b 8104 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8105
2844a921
DL
8106 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8107 pipe_name(pipe), plane, fb->width, fb->height,
8108 fb->bits_per_pixel, base, fb->pitches[0],
8109 plane_config->size);
1ad292b5 8110
2d14030b 8111 plane_config->fb = intel_fb;
1ad292b5
JB
8112}
8113
70b23a98 8114static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8115 struct intel_crtc_state *pipe_config)
70b23a98
VS
8116{
8117 struct drm_device *dev = crtc->base.dev;
8118 struct drm_i915_private *dev_priv = dev->dev_private;
8119 int pipe = pipe_config->cpu_transcoder;
8120 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8121 intel_clock_t clock;
0d7b6b11 8122 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8123 int refclk = 100000;
8124
a580516d 8125 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8126 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8127 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8128 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8129 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8130 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8131 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8132
8133 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8134 clock.m2 = (pll_dw0 & 0xff) << 22;
8135 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8136 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8137 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8138 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8139 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8140
dccbea3b 8141 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8142}
8143
0e8ffe1b 8144static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8145 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8146{
8147 struct drm_device *dev = crtc->base.dev;
8148 struct drm_i915_private *dev_priv = dev->dev_private;
8149 uint32_t tmp;
8150
f458ebbc
DV
8151 if (!intel_display_power_is_enabled(dev_priv,
8152 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8153 return false;
8154
e143a21c 8155 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8156 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8157
0e8ffe1b
DV
8158 tmp = I915_READ(PIPECONF(crtc->pipe));
8159 if (!(tmp & PIPECONF_ENABLE))
8160 return false;
8161
666a4537 8162 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8163 switch (tmp & PIPECONF_BPC_MASK) {
8164 case PIPECONF_6BPC:
8165 pipe_config->pipe_bpp = 18;
8166 break;
8167 case PIPECONF_8BPC:
8168 pipe_config->pipe_bpp = 24;
8169 break;
8170 case PIPECONF_10BPC:
8171 pipe_config->pipe_bpp = 30;
8172 break;
8173 default:
8174 break;
8175 }
8176 }
8177
666a4537
WB
8178 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8179 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8180 pipe_config->limited_color_range = true;
8181
282740f7
VS
8182 if (INTEL_INFO(dev)->gen < 4)
8183 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8184
1bd1bd80
DV
8185 intel_get_pipe_timings(crtc, pipe_config);
8186
2fa2fe9a
DV
8187 i9xx_get_pfit_config(crtc, pipe_config);
8188
6c49f241
DV
8189 if (INTEL_INFO(dev)->gen >= 4) {
8190 tmp = I915_READ(DPLL_MD(crtc->pipe));
8191 pipe_config->pixel_multiplier =
8192 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8193 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8194 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8195 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8196 tmp = I915_READ(DPLL(crtc->pipe));
8197 pipe_config->pixel_multiplier =
8198 ((tmp & SDVO_MULTIPLIER_MASK)
8199 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8200 } else {
8201 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8202 * port and will be fixed up in the encoder->get_config
8203 * function. */
8204 pipe_config->pixel_multiplier = 1;
8205 }
8bcc2795 8206 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8207 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8208 /*
8209 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8210 * on 830. Filter it out here so that we don't
8211 * report errors due to that.
8212 */
8213 if (IS_I830(dev))
8214 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8215
8bcc2795
DV
8216 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8217 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8218 } else {
8219 /* Mask out read-only status bits. */
8220 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8221 DPLL_PORTC_READY_MASK |
8222 DPLL_PORTB_READY_MASK);
8bcc2795 8223 }
6c49f241 8224
70b23a98
VS
8225 if (IS_CHERRYVIEW(dev))
8226 chv_crtc_clock_get(crtc, pipe_config);
8227 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8228 vlv_crtc_clock_get(crtc, pipe_config);
8229 else
8230 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8231
0f64614d
VS
8232 /*
8233 * Normally the dotclock is filled in by the encoder .get_config()
8234 * but in case the pipe is enabled w/o any ports we need a sane
8235 * default.
8236 */
8237 pipe_config->base.adjusted_mode.crtc_clock =
8238 pipe_config->port_clock / pipe_config->pixel_multiplier;
8239
0e8ffe1b
DV
8240 return true;
8241}
8242
dde86e2d 8243static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8244{
8245 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8246 struct intel_encoder *encoder;
74cfd7ac 8247 u32 val, final;
13d83a67 8248 bool has_lvds = false;
199e5d79 8249 bool has_cpu_edp = false;
199e5d79 8250 bool has_panel = false;
99eb6a01
KP
8251 bool has_ck505 = false;
8252 bool can_ssc = false;
13d83a67
JB
8253
8254 /* We need to take the global config into account */
b2784e15 8255 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8256 switch (encoder->type) {
8257 case INTEL_OUTPUT_LVDS:
8258 has_panel = true;
8259 has_lvds = true;
8260 break;
8261 case INTEL_OUTPUT_EDP:
8262 has_panel = true;
2de6905f 8263 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8264 has_cpu_edp = true;
8265 break;
6847d71b
PZ
8266 default:
8267 break;
13d83a67
JB
8268 }
8269 }
8270
99eb6a01 8271 if (HAS_PCH_IBX(dev)) {
41aa3448 8272 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8273 can_ssc = has_ck505;
8274 } else {
8275 has_ck505 = false;
8276 can_ssc = true;
8277 }
8278
2de6905f
ID
8279 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8280 has_panel, has_lvds, has_ck505);
13d83a67
JB
8281
8282 /* Ironlake: try to setup display ref clock before DPLL
8283 * enabling. This is only under driver's control after
8284 * PCH B stepping, previous chipset stepping should be
8285 * ignoring this setting.
8286 */
74cfd7ac
CW
8287 val = I915_READ(PCH_DREF_CONTROL);
8288
8289 /* As we must carefully and slowly disable/enable each source in turn,
8290 * compute the final state we want first and check if we need to
8291 * make any changes at all.
8292 */
8293 final = val;
8294 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8295 if (has_ck505)
8296 final |= DREF_NONSPREAD_CK505_ENABLE;
8297 else
8298 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8299
8300 final &= ~DREF_SSC_SOURCE_MASK;
8301 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8302 final &= ~DREF_SSC1_ENABLE;
8303
8304 if (has_panel) {
8305 final |= DREF_SSC_SOURCE_ENABLE;
8306
8307 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8308 final |= DREF_SSC1_ENABLE;
8309
8310 if (has_cpu_edp) {
8311 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8312 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8313 else
8314 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8315 } else
8316 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8317 } else {
8318 final |= DREF_SSC_SOURCE_DISABLE;
8319 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8320 }
8321
8322 if (final == val)
8323 return;
8324
13d83a67 8325 /* Always enable nonspread source */
74cfd7ac 8326 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8327
99eb6a01 8328 if (has_ck505)
74cfd7ac 8329 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8330 else
74cfd7ac 8331 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8332
199e5d79 8333 if (has_panel) {
74cfd7ac
CW
8334 val &= ~DREF_SSC_SOURCE_MASK;
8335 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8336
199e5d79 8337 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8338 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8339 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8340 val |= DREF_SSC1_ENABLE;
e77166b5 8341 } else
74cfd7ac 8342 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8343
8344 /* Get SSC going before enabling the outputs */
74cfd7ac 8345 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8346 POSTING_READ(PCH_DREF_CONTROL);
8347 udelay(200);
8348
74cfd7ac 8349 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8350
8351 /* Enable CPU source on CPU attached eDP */
199e5d79 8352 if (has_cpu_edp) {
99eb6a01 8353 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8354 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8355 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8356 } else
74cfd7ac 8357 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8358 } else
74cfd7ac 8359 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8360
74cfd7ac 8361 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8362 POSTING_READ(PCH_DREF_CONTROL);
8363 udelay(200);
8364 } else {
8365 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8366
74cfd7ac 8367 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8368
8369 /* Turn off CPU output */
74cfd7ac 8370 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8371
74cfd7ac 8372 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8373 POSTING_READ(PCH_DREF_CONTROL);
8374 udelay(200);
8375
8376 /* Turn off the SSC source */
74cfd7ac
CW
8377 val &= ~DREF_SSC_SOURCE_MASK;
8378 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8379
8380 /* Turn off SSC1 */
74cfd7ac 8381 val &= ~DREF_SSC1_ENABLE;
199e5d79 8382
74cfd7ac 8383 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8384 POSTING_READ(PCH_DREF_CONTROL);
8385 udelay(200);
8386 }
74cfd7ac
CW
8387
8388 BUG_ON(val != final);
13d83a67
JB
8389}
8390
f31f2d55 8391static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8392{
f31f2d55 8393 uint32_t tmp;
dde86e2d 8394
0ff066a9
PZ
8395 tmp = I915_READ(SOUTH_CHICKEN2);
8396 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8397 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8398
0ff066a9
PZ
8399 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8400 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8401 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8402
0ff066a9
PZ
8403 tmp = I915_READ(SOUTH_CHICKEN2);
8404 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8405 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8406
0ff066a9
PZ
8407 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8408 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8409 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8410}
8411
8412/* WaMPhyProgramming:hsw */
8413static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8414{
8415 uint32_t tmp;
dde86e2d
PZ
8416
8417 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8418 tmp &= ~(0xFF << 24);
8419 tmp |= (0x12 << 24);
8420 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8421
dde86e2d
PZ
8422 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8423 tmp |= (1 << 11);
8424 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8425
8426 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8427 tmp |= (1 << 11);
8428 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8429
dde86e2d
PZ
8430 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8431 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8432 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8433
8434 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8435 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8436 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8437
0ff066a9
PZ
8438 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8439 tmp &= ~(7 << 13);
8440 tmp |= (5 << 13);
8441 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8442
0ff066a9
PZ
8443 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8444 tmp &= ~(7 << 13);
8445 tmp |= (5 << 13);
8446 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8447
8448 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8449 tmp &= ~0xFF;
8450 tmp |= 0x1C;
8451 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8454 tmp &= ~0xFF;
8455 tmp |= 0x1C;
8456 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8457
8458 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8459 tmp &= ~(0xFF << 16);
8460 tmp |= (0x1C << 16);
8461 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8462
8463 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8464 tmp &= ~(0xFF << 16);
8465 tmp |= (0x1C << 16);
8466 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8467
0ff066a9
PZ
8468 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8469 tmp |= (1 << 27);
8470 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8471
0ff066a9
PZ
8472 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8473 tmp |= (1 << 27);
8474 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8475
0ff066a9
PZ
8476 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8477 tmp &= ~(0xF << 28);
8478 tmp |= (4 << 28);
8479 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8480
0ff066a9
PZ
8481 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8482 tmp &= ~(0xF << 28);
8483 tmp |= (4 << 28);
8484 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8485}
8486
2fa86a1f
PZ
8487/* Implements 3 different sequences from BSpec chapter "Display iCLK
8488 * Programming" based on the parameters passed:
8489 * - Sequence to enable CLKOUT_DP
8490 * - Sequence to enable CLKOUT_DP without spread
8491 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8492 */
8493static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8494 bool with_fdi)
f31f2d55
PZ
8495{
8496 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8497 uint32_t reg, tmp;
8498
8499 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8500 with_spread = true;
c2699524 8501 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8502 with_fdi = false;
f31f2d55 8503
a580516d 8504 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8505
8506 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8507 tmp &= ~SBI_SSCCTL_DISABLE;
8508 tmp |= SBI_SSCCTL_PATHALT;
8509 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8510
8511 udelay(24);
8512
2fa86a1f
PZ
8513 if (with_spread) {
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_PATHALT;
8516 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8517
2fa86a1f
PZ
8518 if (with_fdi) {
8519 lpt_reset_fdi_mphy(dev_priv);
8520 lpt_program_fdi_mphy(dev_priv);
8521 }
8522 }
dde86e2d 8523
c2699524 8524 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8525 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8526 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8527 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8528
a580516d 8529 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8530}
8531
47701c3b
PZ
8532/* Sequence to disable CLKOUT_DP */
8533static void lpt_disable_clkout_dp(struct drm_device *dev)
8534{
8535 struct drm_i915_private *dev_priv = dev->dev_private;
8536 uint32_t reg, tmp;
8537
a580516d 8538 mutex_lock(&dev_priv->sb_lock);
47701c3b 8539
c2699524 8540 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8541 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8542 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8543 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8544
8545 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8546 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8547 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8548 tmp |= SBI_SSCCTL_PATHALT;
8549 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8550 udelay(32);
8551 }
8552 tmp |= SBI_SSCCTL_DISABLE;
8553 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8554 }
8555
a580516d 8556 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8557}
8558
f7be2c21
VS
8559#define BEND_IDX(steps) ((50 + (steps)) / 5)
8560
8561static const uint16_t sscdivintphase[] = {
8562 [BEND_IDX( 50)] = 0x3B23,
8563 [BEND_IDX( 45)] = 0x3B23,
8564 [BEND_IDX( 40)] = 0x3C23,
8565 [BEND_IDX( 35)] = 0x3C23,
8566 [BEND_IDX( 30)] = 0x3D23,
8567 [BEND_IDX( 25)] = 0x3D23,
8568 [BEND_IDX( 20)] = 0x3E23,
8569 [BEND_IDX( 15)] = 0x3E23,
8570 [BEND_IDX( 10)] = 0x3F23,
8571 [BEND_IDX( 5)] = 0x3F23,
8572 [BEND_IDX( 0)] = 0x0025,
8573 [BEND_IDX( -5)] = 0x0025,
8574 [BEND_IDX(-10)] = 0x0125,
8575 [BEND_IDX(-15)] = 0x0125,
8576 [BEND_IDX(-20)] = 0x0225,
8577 [BEND_IDX(-25)] = 0x0225,
8578 [BEND_IDX(-30)] = 0x0325,
8579 [BEND_IDX(-35)] = 0x0325,
8580 [BEND_IDX(-40)] = 0x0425,
8581 [BEND_IDX(-45)] = 0x0425,
8582 [BEND_IDX(-50)] = 0x0525,
8583};
8584
8585/*
8586 * Bend CLKOUT_DP
8587 * steps -50 to 50 inclusive, in steps of 5
8588 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8589 * change in clock period = -(steps / 10) * 5.787 ps
8590 */
8591static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8592{
8593 uint32_t tmp;
8594 int idx = BEND_IDX(steps);
8595
8596 if (WARN_ON(steps % 5 != 0))
8597 return;
8598
8599 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8600 return;
8601
8602 mutex_lock(&dev_priv->sb_lock);
8603
8604 if (steps % 10 != 0)
8605 tmp = 0xAAAAAAAB;
8606 else
8607 tmp = 0x00000000;
8608 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8609
8610 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8611 tmp &= 0xffff0000;
8612 tmp |= sscdivintphase[idx];
8613 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8614
8615 mutex_unlock(&dev_priv->sb_lock);
8616}
8617
8618#undef BEND_IDX
8619
bf8fa3d3
PZ
8620static void lpt_init_pch_refclk(struct drm_device *dev)
8621{
bf8fa3d3
PZ
8622 struct intel_encoder *encoder;
8623 bool has_vga = false;
8624
b2784e15 8625 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8626 switch (encoder->type) {
8627 case INTEL_OUTPUT_ANALOG:
8628 has_vga = true;
8629 break;
6847d71b
PZ
8630 default:
8631 break;
bf8fa3d3
PZ
8632 }
8633 }
8634
f7be2c21
VS
8635 if (has_vga) {
8636 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8637 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8638 } else {
47701c3b 8639 lpt_disable_clkout_dp(dev);
f7be2c21 8640 }
bf8fa3d3
PZ
8641}
8642
dde86e2d
PZ
8643/*
8644 * Initialize reference clocks when the driver loads
8645 */
8646void intel_init_pch_refclk(struct drm_device *dev)
8647{
8648 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8649 ironlake_init_pch_refclk(dev);
8650 else if (HAS_PCH_LPT(dev))
8651 lpt_init_pch_refclk(dev);
8652}
8653
55bb9992 8654static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8655{
55bb9992 8656 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8657 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8658 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8659 struct drm_connector *connector;
55bb9992 8660 struct drm_connector_state *connector_state;
d9d444cb 8661 struct intel_encoder *encoder;
55bb9992 8662 int num_connectors = 0, i;
d9d444cb
JB
8663 bool is_lvds = false;
8664
da3ced29 8665 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8666 if (connector_state->crtc != crtc_state->base.crtc)
8667 continue;
8668
8669 encoder = to_intel_encoder(connector_state->best_encoder);
8670
d9d444cb
JB
8671 switch (encoder->type) {
8672 case INTEL_OUTPUT_LVDS:
8673 is_lvds = true;
8674 break;
6847d71b
PZ
8675 default:
8676 break;
d9d444cb
JB
8677 }
8678 num_connectors++;
8679 }
8680
8681 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8682 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8683 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8684 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8685 }
8686
8687 return 120000;
8688}
8689
6ff93609 8690static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8691{
c8203565 8692 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8694 int pipe = intel_crtc->pipe;
c8203565
PZ
8695 uint32_t val;
8696
78114071 8697 val = 0;
c8203565 8698
6e3c9717 8699 switch (intel_crtc->config->pipe_bpp) {
c8203565 8700 case 18:
dfd07d72 8701 val |= PIPECONF_6BPC;
c8203565
PZ
8702 break;
8703 case 24:
dfd07d72 8704 val |= PIPECONF_8BPC;
c8203565
PZ
8705 break;
8706 case 30:
dfd07d72 8707 val |= PIPECONF_10BPC;
c8203565
PZ
8708 break;
8709 case 36:
dfd07d72 8710 val |= PIPECONF_12BPC;
c8203565
PZ
8711 break;
8712 default:
cc769b62
PZ
8713 /* Case prevented by intel_choose_pipe_bpp_dither. */
8714 BUG();
c8203565
PZ
8715 }
8716
6e3c9717 8717 if (intel_crtc->config->dither)
c8203565
PZ
8718 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8719
6e3c9717 8720 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8721 val |= PIPECONF_INTERLACED_ILK;
8722 else
8723 val |= PIPECONF_PROGRESSIVE;
8724
6e3c9717 8725 if (intel_crtc->config->limited_color_range)
3685a8f3 8726 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8727
c8203565
PZ
8728 I915_WRITE(PIPECONF(pipe), val);
8729 POSTING_READ(PIPECONF(pipe));
8730}
8731
86d3efce
VS
8732/*
8733 * Set up the pipe CSC unit.
8734 *
8735 * Currently only full range RGB to limited range RGB conversion
8736 * is supported, but eventually this should handle various
8737 * RGB<->YCbCr scenarios as well.
8738 */
50f3b016 8739static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8740{
8741 struct drm_device *dev = crtc->dev;
8742 struct drm_i915_private *dev_priv = dev->dev_private;
8743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8744 int pipe = intel_crtc->pipe;
8745 uint16_t coeff = 0x7800; /* 1.0 */
8746
8747 /*
8748 * TODO: Check what kind of values actually come out of the pipe
8749 * with these coeff/postoff values and adjust to get the best
8750 * accuracy. Perhaps we even need to take the bpc value into
8751 * consideration.
8752 */
8753
6e3c9717 8754 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8755 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8756
8757 /*
8758 * GY/GU and RY/RU should be the other way around according
8759 * to BSpec, but reality doesn't agree. Just set them up in
8760 * a way that results in the correct picture.
8761 */
8762 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8763 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8764
8765 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8766 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8767
8768 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8769 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8770
8771 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8772 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8773 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8774
8775 if (INTEL_INFO(dev)->gen > 6) {
8776 uint16_t postoff = 0;
8777
6e3c9717 8778 if (intel_crtc->config->limited_color_range)
32cf0cb0 8779 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8780
8781 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8782 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8783 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8784
8785 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8786 } else {
8787 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8788
6e3c9717 8789 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8790 mode |= CSC_BLACK_SCREEN_OFFSET;
8791
8792 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8793 }
8794}
8795
6ff93609 8796static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8797{
756f85cf
PZ
8798 struct drm_device *dev = crtc->dev;
8799 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8801 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8802 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8803 uint32_t val;
8804
3eff4faa 8805 val = 0;
ee2b0b38 8806
6e3c9717 8807 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8808 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8809
6e3c9717 8810 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8811 val |= PIPECONF_INTERLACED_ILK;
8812 else
8813 val |= PIPECONF_PROGRESSIVE;
8814
702e7a56
PZ
8815 I915_WRITE(PIPECONF(cpu_transcoder), val);
8816 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8817
8818 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8819 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8820
3cdf122c 8821 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8822 val = 0;
8823
6e3c9717 8824 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8825 case 18:
8826 val |= PIPEMISC_DITHER_6_BPC;
8827 break;
8828 case 24:
8829 val |= PIPEMISC_DITHER_8_BPC;
8830 break;
8831 case 30:
8832 val |= PIPEMISC_DITHER_10_BPC;
8833 break;
8834 case 36:
8835 val |= PIPEMISC_DITHER_12_BPC;
8836 break;
8837 default:
8838 /* Case prevented by pipe_config_set_bpp. */
8839 BUG();
8840 }
8841
6e3c9717 8842 if (intel_crtc->config->dither)
756f85cf
PZ
8843 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8844
8845 I915_WRITE(PIPEMISC(pipe), val);
8846 }
ee2b0b38
PZ
8847}
8848
6591c6e4 8849static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8850 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8851 intel_clock_t *clock,
8852 bool *has_reduced_clock,
8853 intel_clock_t *reduced_clock)
8854{
8855 struct drm_device *dev = crtc->dev;
8856 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8857 int refclk;
d4906093 8858 const intel_limit_t *limit;
c329a4ec 8859 bool ret;
79e53945 8860
55bb9992 8861 refclk = ironlake_get_refclk(crtc_state);
79e53945 8862
d4906093
ML
8863 /*
8864 * Returns a set of divisors for the desired target clock with the given
8865 * refclk, or FALSE. The returned values represent the clock equation:
8866 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8867 */
a93e255f
ACO
8868 limit = intel_limit(crtc_state, refclk);
8869 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8870 crtc_state->port_clock,
ee9300bb 8871 refclk, NULL, clock);
6591c6e4
PZ
8872 if (!ret)
8873 return false;
cda4b7d3 8874
6591c6e4
PZ
8875 return true;
8876}
8877
d4b1931c
PZ
8878int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8879{
8880 /*
8881 * Account for spread spectrum to avoid
8882 * oversubscribing the link. Max center spread
8883 * is 2.5%; use 5% for safety's sake.
8884 */
8885 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8886 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8887}
8888
7429e9d4 8889static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8890{
7429e9d4 8891 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8892}
8893
de13a2e3 8894static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8895 struct intel_crtc_state *crtc_state,
7429e9d4 8896 u32 *fp,
9a7c7890 8897 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8898{
de13a2e3 8899 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8900 struct drm_device *dev = crtc->dev;
8901 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8902 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8903 struct drm_connector *connector;
55bb9992
ACO
8904 struct drm_connector_state *connector_state;
8905 struct intel_encoder *encoder;
de13a2e3 8906 uint32_t dpll;
55bb9992 8907 int factor, num_connectors = 0, i;
09ede541 8908 bool is_lvds = false, is_sdvo = false;
79e53945 8909
da3ced29 8910 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8911 if (connector_state->crtc != crtc_state->base.crtc)
8912 continue;
8913
8914 encoder = to_intel_encoder(connector_state->best_encoder);
8915
8916 switch (encoder->type) {
79e53945
JB
8917 case INTEL_OUTPUT_LVDS:
8918 is_lvds = true;
8919 break;
8920 case INTEL_OUTPUT_SDVO:
7d57382e 8921 case INTEL_OUTPUT_HDMI:
79e53945 8922 is_sdvo = true;
79e53945 8923 break;
6847d71b
PZ
8924 default:
8925 break;
79e53945 8926 }
43565a06 8927
c751ce4f 8928 num_connectors++;
79e53945 8929 }
79e53945 8930
c1858123 8931 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8932 factor = 21;
8933 if (is_lvds) {
8934 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8935 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8936 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8937 factor = 25;
190f68c5 8938 } else if (crtc_state->sdvo_tv_clock)
8febb297 8939 factor = 20;
c1858123 8940
190f68c5 8941 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8942 *fp |= FP_CB_TUNE;
2c07245f 8943
9a7c7890
DV
8944 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8945 *fp2 |= FP_CB_TUNE;
8946
5eddb70b 8947 dpll = 0;
2c07245f 8948
a07d6787
EA
8949 if (is_lvds)
8950 dpll |= DPLLB_MODE_LVDS;
8951 else
8952 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8953
190f68c5 8954 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8955 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8956
8957 if (is_sdvo)
4a33e48d 8958 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8959 if (crtc_state->has_dp_encoder)
4a33e48d 8960 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8961
a07d6787 8962 /* compute bitmask from p1 value */
190f68c5 8963 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8964 /* also FPA1 */
190f68c5 8965 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8966
190f68c5 8967 switch (crtc_state->dpll.p2) {
a07d6787
EA
8968 case 5:
8969 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8970 break;
8971 case 7:
8972 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8973 break;
8974 case 10:
8975 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8976 break;
8977 case 14:
8978 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8979 break;
79e53945
JB
8980 }
8981
b4c09f3b 8982 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8983 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8984 else
8985 dpll |= PLL_REF_INPUT_DREFCLK;
8986
959e16d6 8987 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8988}
8989
190f68c5
ACO
8990static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8991 struct intel_crtc_state *crtc_state)
de13a2e3 8992{
c7653199 8993 struct drm_device *dev = crtc->base.dev;
de13a2e3 8994 intel_clock_t clock, reduced_clock;
cbbab5bd 8995 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8996 bool ok, has_reduced_clock = false;
8b47047b 8997 bool is_lvds = false;
e2b78267 8998 struct intel_shared_dpll *pll;
de13a2e3 8999
dd3cd74a
ACO
9000 memset(&crtc_state->dpll_hw_state, 0,
9001 sizeof(crtc_state->dpll_hw_state));
9002
7905df29 9003 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9004
5dc5298b
PZ
9005 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9006 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9007
190f68c5 9008 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9009 &has_reduced_clock, &reduced_clock);
190f68c5 9010 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9011 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9012 return -EINVAL;
79e53945 9013 }
f47709a9 9014 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9015 if (!crtc_state->clock_set) {
9016 crtc_state->dpll.n = clock.n;
9017 crtc_state->dpll.m1 = clock.m1;
9018 crtc_state->dpll.m2 = clock.m2;
9019 crtc_state->dpll.p1 = clock.p1;
9020 crtc_state->dpll.p2 = clock.p2;
f47709a9 9021 }
79e53945 9022
5dc5298b 9023 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9024 if (crtc_state->has_pch_encoder) {
9025 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9026 if (has_reduced_clock)
7429e9d4 9027 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9028
190f68c5 9029 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9030 &fp, &reduced_clock,
9031 has_reduced_clock ? &fp2 : NULL);
9032
190f68c5
ACO
9033 crtc_state->dpll_hw_state.dpll = dpll;
9034 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9035 if (has_reduced_clock)
190f68c5 9036 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9037 else
190f68c5 9038 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9039
190f68c5 9040 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9041 if (pll == NULL) {
84f44ce7 9042 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9043 pipe_name(crtc->pipe));
4b645f14
JB
9044 return -EINVAL;
9045 }
3fb37703 9046 }
79e53945 9047
ab585dea 9048 if (is_lvds && has_reduced_clock)
c7653199 9049 crtc->lowfreq_avail = true;
bcd644e0 9050 else
c7653199 9051 crtc->lowfreq_avail = false;
e2b78267 9052
c8f7a0db 9053 return 0;
79e53945
JB
9054}
9055
eb14cb74
VS
9056static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9057 struct intel_link_m_n *m_n)
9058{
9059 struct drm_device *dev = crtc->base.dev;
9060 struct drm_i915_private *dev_priv = dev->dev_private;
9061 enum pipe pipe = crtc->pipe;
9062
9063 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9064 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9065 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9066 & ~TU_SIZE_MASK;
9067 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9068 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9069 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9070}
9071
9072static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9073 enum transcoder transcoder,
b95af8be
VK
9074 struct intel_link_m_n *m_n,
9075 struct intel_link_m_n *m2_n2)
72419203
DV
9076{
9077 struct drm_device *dev = crtc->base.dev;
9078 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9079 enum pipe pipe = crtc->pipe;
72419203 9080
eb14cb74
VS
9081 if (INTEL_INFO(dev)->gen >= 5) {
9082 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9083 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9084 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9085 & ~TU_SIZE_MASK;
9086 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9087 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9089 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9090 * gen < 8) and if DRRS is supported (to make sure the
9091 * registers are not unnecessarily read).
9092 */
9093 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9094 crtc->config->has_drrs) {
b95af8be
VK
9095 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9096 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9097 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9098 & ~TU_SIZE_MASK;
9099 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9100 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9101 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9102 }
eb14cb74
VS
9103 } else {
9104 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9105 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9106 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9107 & ~TU_SIZE_MASK;
9108 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9109 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9110 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9111 }
9112}
9113
9114void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9115 struct intel_crtc_state *pipe_config)
eb14cb74 9116{
681a8504 9117 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9118 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9119 else
9120 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9121 &pipe_config->dp_m_n,
9122 &pipe_config->dp_m2_n2);
eb14cb74 9123}
72419203 9124
eb14cb74 9125static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9126 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9127{
9128 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9129 &pipe_config->fdi_m_n, NULL);
72419203
DV
9130}
9131
bd2e244f 9132static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9133 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9134{
9135 struct drm_device *dev = crtc->base.dev;
9136 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9137 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9138 uint32_t ps_ctrl = 0;
9139 int id = -1;
9140 int i;
bd2e244f 9141
a1b2278e
CK
9142 /* find scaler attached to this pipe */
9143 for (i = 0; i < crtc->num_scalers; i++) {
9144 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9145 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9146 id = i;
9147 pipe_config->pch_pfit.enabled = true;
9148 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9149 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9150 break;
9151 }
9152 }
bd2e244f 9153
a1b2278e
CK
9154 scaler_state->scaler_id = id;
9155 if (id >= 0) {
9156 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9157 } else {
9158 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9159 }
9160}
9161
5724dbd1
DL
9162static void
9163skylake_get_initial_plane_config(struct intel_crtc *crtc,
9164 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9165{
9166 struct drm_device *dev = crtc->base.dev;
9167 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9168 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9169 int pipe = crtc->pipe;
9170 int fourcc, pixel_format;
6761dd31 9171 unsigned int aligned_height;
bc8d7dff 9172 struct drm_framebuffer *fb;
1b842c89 9173 struct intel_framebuffer *intel_fb;
bc8d7dff 9174
d9806c9f 9175 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9176 if (!intel_fb) {
bc8d7dff
DL
9177 DRM_DEBUG_KMS("failed to alloc fb\n");
9178 return;
9179 }
9180
1b842c89
DL
9181 fb = &intel_fb->base;
9182
bc8d7dff 9183 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9184 if (!(val & PLANE_CTL_ENABLE))
9185 goto error;
9186
bc8d7dff
DL
9187 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9188 fourcc = skl_format_to_fourcc(pixel_format,
9189 val & PLANE_CTL_ORDER_RGBX,
9190 val & PLANE_CTL_ALPHA_MASK);
9191 fb->pixel_format = fourcc;
9192 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9193
40f46283
DL
9194 tiling = val & PLANE_CTL_TILED_MASK;
9195 switch (tiling) {
9196 case PLANE_CTL_TILED_LINEAR:
9197 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9198 break;
9199 case PLANE_CTL_TILED_X:
9200 plane_config->tiling = I915_TILING_X;
9201 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9202 break;
9203 case PLANE_CTL_TILED_Y:
9204 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9205 break;
9206 case PLANE_CTL_TILED_YF:
9207 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9208 break;
9209 default:
9210 MISSING_CASE(tiling);
9211 goto error;
9212 }
9213
bc8d7dff
DL
9214 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9215 plane_config->base = base;
9216
9217 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9218
9219 val = I915_READ(PLANE_SIZE(pipe, 0));
9220 fb->height = ((val >> 16) & 0xfff) + 1;
9221 fb->width = ((val >> 0) & 0x1fff) + 1;
9222
9223 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9224 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9225 fb->pixel_format);
bc8d7dff
DL
9226 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9227
9228 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9229 fb->pixel_format,
9230 fb->modifier[0]);
bc8d7dff 9231
f37b5c2b 9232 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9233
9234 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9235 pipe_name(pipe), fb->width, fb->height,
9236 fb->bits_per_pixel, base, fb->pitches[0],
9237 plane_config->size);
9238
2d14030b 9239 plane_config->fb = intel_fb;
bc8d7dff
DL
9240 return;
9241
9242error:
9243 kfree(fb);
9244}
9245
2fa2fe9a 9246static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9247 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9248{
9249 struct drm_device *dev = crtc->base.dev;
9250 struct drm_i915_private *dev_priv = dev->dev_private;
9251 uint32_t tmp;
9252
9253 tmp = I915_READ(PF_CTL(crtc->pipe));
9254
9255 if (tmp & PF_ENABLE) {
fd4daa9c 9256 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9257 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9258 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9259
9260 /* We currently do not free assignements of panel fitters on
9261 * ivb/hsw (since we don't use the higher upscaling modes which
9262 * differentiates them) so just WARN about this case for now. */
9263 if (IS_GEN7(dev)) {
9264 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9265 PF_PIPE_SEL_IVB(crtc->pipe));
9266 }
2fa2fe9a 9267 }
79e53945
JB
9268}
9269
5724dbd1
DL
9270static void
9271ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9272 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9273{
9274 struct drm_device *dev = crtc->base.dev;
9275 struct drm_i915_private *dev_priv = dev->dev_private;
9276 u32 val, base, offset;
aeee5a49 9277 int pipe = crtc->pipe;
4c6baa59 9278 int fourcc, pixel_format;
6761dd31 9279 unsigned int aligned_height;
b113d5ee 9280 struct drm_framebuffer *fb;
1b842c89 9281 struct intel_framebuffer *intel_fb;
4c6baa59 9282
42a7b088
DL
9283 val = I915_READ(DSPCNTR(pipe));
9284 if (!(val & DISPLAY_PLANE_ENABLE))
9285 return;
9286
d9806c9f 9287 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9288 if (!intel_fb) {
4c6baa59
JB
9289 DRM_DEBUG_KMS("failed to alloc fb\n");
9290 return;
9291 }
9292
1b842c89
DL
9293 fb = &intel_fb->base;
9294
18c5247e
DV
9295 if (INTEL_INFO(dev)->gen >= 4) {
9296 if (val & DISPPLANE_TILED) {
49af449b 9297 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9298 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9299 }
9300 }
4c6baa59
JB
9301
9302 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9303 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9304 fb->pixel_format = fourcc;
9305 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9306
aeee5a49 9307 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9308 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9309 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9310 } else {
49af449b 9311 if (plane_config->tiling)
aeee5a49 9312 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9313 else
aeee5a49 9314 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9315 }
9316 plane_config->base = base;
9317
9318 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9319 fb->width = ((val >> 16) & 0xfff) + 1;
9320 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9321
9322 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9323 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9324
b113d5ee 9325 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9326 fb->pixel_format,
9327 fb->modifier[0]);
4c6baa59 9328
f37b5c2b 9329 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9330
2844a921
DL
9331 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9332 pipe_name(pipe), fb->width, fb->height,
9333 fb->bits_per_pixel, base, fb->pitches[0],
9334 plane_config->size);
b113d5ee 9335
2d14030b 9336 plane_config->fb = intel_fb;
4c6baa59
JB
9337}
9338
0e8ffe1b 9339static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9340 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9341{
9342 struct drm_device *dev = crtc->base.dev;
9343 struct drm_i915_private *dev_priv = dev->dev_private;
9344 uint32_t tmp;
9345
f458ebbc
DV
9346 if (!intel_display_power_is_enabled(dev_priv,
9347 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9348 return false;
9349
e143a21c 9350 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9351 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9352
0e8ffe1b
DV
9353 tmp = I915_READ(PIPECONF(crtc->pipe));
9354 if (!(tmp & PIPECONF_ENABLE))
9355 return false;
9356
42571aef
VS
9357 switch (tmp & PIPECONF_BPC_MASK) {
9358 case PIPECONF_6BPC:
9359 pipe_config->pipe_bpp = 18;
9360 break;
9361 case PIPECONF_8BPC:
9362 pipe_config->pipe_bpp = 24;
9363 break;
9364 case PIPECONF_10BPC:
9365 pipe_config->pipe_bpp = 30;
9366 break;
9367 case PIPECONF_12BPC:
9368 pipe_config->pipe_bpp = 36;
9369 break;
9370 default:
9371 break;
9372 }
9373
b5a9fa09
DV
9374 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9375 pipe_config->limited_color_range = true;
9376
ab9412ba 9377 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9378 struct intel_shared_dpll *pll;
9379
88adfff1
DV
9380 pipe_config->has_pch_encoder = true;
9381
627eb5a3
DV
9382 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9383 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9384 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9385
9386 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9387
c0d43d62 9388 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9389 pipe_config->shared_dpll =
9390 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9391 } else {
9392 tmp = I915_READ(PCH_DPLL_SEL);
9393 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9394 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9395 else
9396 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9397 }
66e985c0
DV
9398
9399 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9400
9401 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9402 &pipe_config->dpll_hw_state));
c93f54cf
DV
9403
9404 tmp = pipe_config->dpll_hw_state.dpll;
9405 pipe_config->pixel_multiplier =
9406 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9407 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9408
9409 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9410 } else {
9411 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9412 }
9413
1bd1bd80
DV
9414 intel_get_pipe_timings(crtc, pipe_config);
9415
2fa2fe9a
DV
9416 ironlake_get_pfit_config(crtc, pipe_config);
9417
0e8ffe1b
DV
9418 return true;
9419}
9420
be256dc7
PZ
9421static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9422{
9423 struct drm_device *dev = dev_priv->dev;
be256dc7 9424 struct intel_crtc *crtc;
be256dc7 9425
d3fcc808 9426 for_each_intel_crtc(dev, crtc)
e2c719b7 9427 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9428 pipe_name(crtc->pipe));
9429
e2c719b7
RC
9430 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9431 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9432 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9433 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9434 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9435 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9436 "CPU PWM1 enabled\n");
c5107b87 9437 if (IS_HASWELL(dev))
e2c719b7 9438 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9439 "CPU PWM2 enabled\n");
e2c719b7 9440 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9441 "PCH PWM1 enabled\n");
e2c719b7 9442 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9443 "Utility pin enabled\n");
e2c719b7 9444 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9445
9926ada1
PZ
9446 /*
9447 * In theory we can still leave IRQs enabled, as long as only the HPD
9448 * interrupts remain enabled. We used to check for that, but since it's
9449 * gen-specific and since we only disable LCPLL after we fully disable
9450 * the interrupts, the check below should be enough.
9451 */
e2c719b7 9452 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9453}
9454
9ccd5aeb
PZ
9455static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9456{
9457 struct drm_device *dev = dev_priv->dev;
9458
9459 if (IS_HASWELL(dev))
9460 return I915_READ(D_COMP_HSW);
9461 else
9462 return I915_READ(D_COMP_BDW);
9463}
9464
3c4c9b81
PZ
9465static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9466{
9467 struct drm_device *dev = dev_priv->dev;
9468
9469 if (IS_HASWELL(dev)) {
9470 mutex_lock(&dev_priv->rps.hw_lock);
9471 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9472 val))
f475dadf 9473 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9474 mutex_unlock(&dev_priv->rps.hw_lock);
9475 } else {
9ccd5aeb
PZ
9476 I915_WRITE(D_COMP_BDW, val);
9477 POSTING_READ(D_COMP_BDW);
3c4c9b81 9478 }
be256dc7
PZ
9479}
9480
9481/*
9482 * This function implements pieces of two sequences from BSpec:
9483 * - Sequence for display software to disable LCPLL
9484 * - Sequence for display software to allow package C8+
9485 * The steps implemented here are just the steps that actually touch the LCPLL
9486 * register. Callers should take care of disabling all the display engine
9487 * functions, doing the mode unset, fixing interrupts, etc.
9488 */
6ff58d53
PZ
9489static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9490 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9491{
9492 uint32_t val;
9493
9494 assert_can_disable_lcpll(dev_priv);
9495
9496 val = I915_READ(LCPLL_CTL);
9497
9498 if (switch_to_fclk) {
9499 val |= LCPLL_CD_SOURCE_FCLK;
9500 I915_WRITE(LCPLL_CTL, val);
9501
9502 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9503 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9504 DRM_ERROR("Switching to FCLK failed\n");
9505
9506 val = I915_READ(LCPLL_CTL);
9507 }
9508
9509 val |= LCPLL_PLL_DISABLE;
9510 I915_WRITE(LCPLL_CTL, val);
9511 POSTING_READ(LCPLL_CTL);
9512
9513 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9514 DRM_ERROR("LCPLL still locked\n");
9515
9ccd5aeb 9516 val = hsw_read_dcomp(dev_priv);
be256dc7 9517 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9518 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9519 ndelay(100);
9520
9ccd5aeb
PZ
9521 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9522 1))
be256dc7
PZ
9523 DRM_ERROR("D_COMP RCOMP still in progress\n");
9524
9525 if (allow_power_down) {
9526 val = I915_READ(LCPLL_CTL);
9527 val |= LCPLL_POWER_DOWN_ALLOW;
9528 I915_WRITE(LCPLL_CTL, val);
9529 POSTING_READ(LCPLL_CTL);
9530 }
9531}
9532
9533/*
9534 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9535 * source.
9536 */
6ff58d53 9537static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9538{
9539 uint32_t val;
9540
9541 val = I915_READ(LCPLL_CTL);
9542
9543 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9544 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9545 return;
9546
a8a8bd54
PZ
9547 /*
9548 * Make sure we're not on PC8 state before disabling PC8, otherwise
9549 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9550 */
59bad947 9551 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9552
be256dc7
PZ
9553 if (val & LCPLL_POWER_DOWN_ALLOW) {
9554 val &= ~LCPLL_POWER_DOWN_ALLOW;
9555 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9556 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9557 }
9558
9ccd5aeb 9559 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9560 val |= D_COMP_COMP_FORCE;
9561 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9562 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9563
9564 val = I915_READ(LCPLL_CTL);
9565 val &= ~LCPLL_PLL_DISABLE;
9566 I915_WRITE(LCPLL_CTL, val);
9567
9568 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9569 DRM_ERROR("LCPLL not locked yet\n");
9570
9571 if (val & LCPLL_CD_SOURCE_FCLK) {
9572 val = I915_READ(LCPLL_CTL);
9573 val &= ~LCPLL_CD_SOURCE_FCLK;
9574 I915_WRITE(LCPLL_CTL, val);
9575
9576 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9577 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9578 DRM_ERROR("Switching back to LCPLL failed\n");
9579 }
215733fa 9580
59bad947 9581 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9582 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9583}
9584
765dab67
PZ
9585/*
9586 * Package states C8 and deeper are really deep PC states that can only be
9587 * reached when all the devices on the system allow it, so even if the graphics
9588 * device allows PC8+, it doesn't mean the system will actually get to these
9589 * states. Our driver only allows PC8+ when going into runtime PM.
9590 *
9591 * The requirements for PC8+ are that all the outputs are disabled, the power
9592 * well is disabled and most interrupts are disabled, and these are also
9593 * requirements for runtime PM. When these conditions are met, we manually do
9594 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9595 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9596 * hang the machine.
9597 *
9598 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9599 * the state of some registers, so when we come back from PC8+ we need to
9600 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9601 * need to take care of the registers kept by RC6. Notice that this happens even
9602 * if we don't put the device in PCI D3 state (which is what currently happens
9603 * because of the runtime PM support).
9604 *
9605 * For more, read "Display Sequences for Package C8" on the hardware
9606 * documentation.
9607 */
a14cb6fc 9608void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9609{
c67a470b
PZ
9610 struct drm_device *dev = dev_priv->dev;
9611 uint32_t val;
9612
c67a470b
PZ
9613 DRM_DEBUG_KMS("Enabling package C8+\n");
9614
c2699524 9615 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9616 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9617 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9618 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9619 }
9620
9621 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9622 hsw_disable_lcpll(dev_priv, true, true);
9623}
9624
a14cb6fc 9625void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9626{
9627 struct drm_device *dev = dev_priv->dev;
9628 uint32_t val;
9629
c67a470b
PZ
9630 DRM_DEBUG_KMS("Disabling package C8+\n");
9631
9632 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9633 lpt_init_pch_refclk(dev);
9634
c2699524 9635 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9636 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9637 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9638 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9639 }
c67a470b
PZ
9640}
9641
27c329ed 9642static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9643{
a821fc46 9644 struct drm_device *dev = old_state->dev;
1a617b77
ML
9645 struct intel_atomic_state *old_intel_state =
9646 to_intel_atomic_state(old_state);
9647 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9648
27c329ed 9649 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9650}
9651
b432e5cf 9652/* compute the max rate for new configuration */
27c329ed 9653static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9654{
565602d7
ML
9655 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9656 struct drm_i915_private *dev_priv = state->dev->dev_private;
9657 struct drm_crtc *crtc;
9658 struct drm_crtc_state *cstate;
27c329ed 9659 struct intel_crtc_state *crtc_state;
565602d7
ML
9660 unsigned max_pixel_rate = 0, i;
9661 enum pipe pipe;
b432e5cf 9662
565602d7
ML
9663 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9664 sizeof(intel_state->min_pixclk));
27c329ed 9665
565602d7
ML
9666 for_each_crtc_in_state(state, crtc, cstate, i) {
9667 int pixel_rate;
27c329ed 9668
565602d7
ML
9669 crtc_state = to_intel_crtc_state(cstate);
9670 if (!crtc_state->base.enable) {
9671 intel_state->min_pixclk[i] = 0;
b432e5cf 9672 continue;
565602d7 9673 }
b432e5cf 9674
27c329ed 9675 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9676
9677 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9678 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9679 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9680
565602d7 9681 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9682 }
9683
565602d7
ML
9684 if (!intel_state->active_crtcs)
9685 return 0;
9686
9687 for_each_pipe(dev_priv, pipe)
9688 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9689
b432e5cf
VS
9690 return max_pixel_rate;
9691}
9692
9693static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9694{
9695 struct drm_i915_private *dev_priv = dev->dev_private;
9696 uint32_t val, data;
9697 int ret;
9698
9699 if (WARN((I915_READ(LCPLL_CTL) &
9700 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9701 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9702 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9703 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9704 "trying to change cdclk frequency with cdclk not enabled\n"))
9705 return;
9706
9707 mutex_lock(&dev_priv->rps.hw_lock);
9708 ret = sandybridge_pcode_write(dev_priv,
9709 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9710 mutex_unlock(&dev_priv->rps.hw_lock);
9711 if (ret) {
9712 DRM_ERROR("failed to inform pcode about cdclk change\n");
9713 return;
9714 }
9715
9716 val = I915_READ(LCPLL_CTL);
9717 val |= LCPLL_CD_SOURCE_FCLK;
9718 I915_WRITE(LCPLL_CTL, val);
9719
9720 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9721 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9722 DRM_ERROR("Switching to FCLK failed\n");
9723
9724 val = I915_READ(LCPLL_CTL);
9725 val &= ~LCPLL_CLK_FREQ_MASK;
9726
9727 switch (cdclk) {
9728 case 450000:
9729 val |= LCPLL_CLK_FREQ_450;
9730 data = 0;
9731 break;
9732 case 540000:
9733 val |= LCPLL_CLK_FREQ_54O_BDW;
9734 data = 1;
9735 break;
9736 case 337500:
9737 val |= LCPLL_CLK_FREQ_337_5_BDW;
9738 data = 2;
9739 break;
9740 case 675000:
9741 val |= LCPLL_CLK_FREQ_675_BDW;
9742 data = 3;
9743 break;
9744 default:
9745 WARN(1, "invalid cdclk frequency\n");
9746 return;
9747 }
9748
9749 I915_WRITE(LCPLL_CTL, val);
9750
9751 val = I915_READ(LCPLL_CTL);
9752 val &= ~LCPLL_CD_SOURCE_FCLK;
9753 I915_WRITE(LCPLL_CTL, val);
9754
9755 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9756 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9757 DRM_ERROR("Switching back to LCPLL failed\n");
9758
9759 mutex_lock(&dev_priv->rps.hw_lock);
9760 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9761 mutex_unlock(&dev_priv->rps.hw_lock);
9762
9763 intel_update_cdclk(dev);
9764
9765 WARN(cdclk != dev_priv->cdclk_freq,
9766 "cdclk requested %d kHz but got %d kHz\n",
9767 cdclk, dev_priv->cdclk_freq);
9768}
9769
27c329ed 9770static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9771{
27c329ed 9772 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9773 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9774 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9775 int cdclk;
9776
9777 /*
9778 * FIXME should also account for plane ratio
9779 * once 64bpp pixel formats are supported.
9780 */
27c329ed 9781 if (max_pixclk > 540000)
b432e5cf 9782 cdclk = 675000;
27c329ed 9783 else if (max_pixclk > 450000)
b432e5cf 9784 cdclk = 540000;
27c329ed 9785 else if (max_pixclk > 337500)
b432e5cf
VS
9786 cdclk = 450000;
9787 else
9788 cdclk = 337500;
9789
b432e5cf 9790 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9791 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9792 cdclk, dev_priv->max_cdclk_freq);
9793 return -EINVAL;
b432e5cf
VS
9794 }
9795
1a617b77
ML
9796 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9797 if (!intel_state->active_crtcs)
9798 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9799
9800 return 0;
9801}
9802
27c329ed 9803static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9804{
27c329ed 9805 struct drm_device *dev = old_state->dev;
1a617b77
ML
9806 struct intel_atomic_state *old_intel_state =
9807 to_intel_atomic_state(old_state);
9808 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9809
27c329ed 9810 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9811}
9812
190f68c5
ACO
9813static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9814 struct intel_crtc_state *crtc_state)
09b4ddf9 9815{
af3997b5
MK
9816 struct intel_encoder *intel_encoder =
9817 intel_ddi_get_crtc_new_encoder(crtc_state);
9818
9819 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9820 if (!intel_ddi_pll_select(crtc, crtc_state))
9821 return -EINVAL;
9822 }
716c2e55 9823
c7653199 9824 crtc->lowfreq_avail = false;
644cef34 9825
c8f7a0db 9826 return 0;
79e53945
JB
9827}
9828
3760b59c
S
9829static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9830 enum port port,
9831 struct intel_crtc_state *pipe_config)
9832{
9833 switch (port) {
9834 case PORT_A:
9835 pipe_config->ddi_pll_sel = SKL_DPLL0;
9836 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9837 break;
9838 case PORT_B:
9839 pipe_config->ddi_pll_sel = SKL_DPLL1;
9840 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9841 break;
9842 case PORT_C:
9843 pipe_config->ddi_pll_sel = SKL_DPLL2;
9844 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9845 break;
9846 default:
9847 DRM_ERROR("Incorrect port type\n");
9848 }
9849}
9850
96b7dfb7
S
9851static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9852 enum port port,
5cec258b 9853 struct intel_crtc_state *pipe_config)
96b7dfb7 9854{
3148ade7 9855 u32 temp, dpll_ctl1;
96b7dfb7
S
9856
9857 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9858 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9859
9860 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9861 case SKL_DPLL0:
9862 /*
9863 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9864 * of the shared DPLL framework and thus needs to be read out
9865 * separately
9866 */
9867 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9868 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9869 break;
96b7dfb7
S
9870 case SKL_DPLL1:
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9872 break;
9873 case SKL_DPLL2:
9874 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9875 break;
9876 case SKL_DPLL3:
9877 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9878 break;
96b7dfb7
S
9879 }
9880}
9881
7d2c8175
DL
9882static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9883 enum port port,
5cec258b 9884 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9885{
9886 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9887
9888 switch (pipe_config->ddi_pll_sel) {
9889 case PORT_CLK_SEL_WRPLL1:
9890 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9891 break;
9892 case PORT_CLK_SEL_WRPLL2:
9893 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9894 break;
00490c22
ML
9895 case PORT_CLK_SEL_SPLL:
9896 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9897 break;
7d2c8175
DL
9898 }
9899}
9900
26804afd 9901static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9902 struct intel_crtc_state *pipe_config)
26804afd
DV
9903{
9904 struct drm_device *dev = crtc->base.dev;
9905 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9906 struct intel_shared_dpll *pll;
26804afd
DV
9907 enum port port;
9908 uint32_t tmp;
9909
9910 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9911
9912 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9913
ef11bdb3 9914 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9915 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9916 else if (IS_BROXTON(dev))
9917 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9918 else
9919 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9920
d452c5b6
DV
9921 if (pipe_config->shared_dpll >= 0) {
9922 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9923
9924 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9925 &pipe_config->dpll_hw_state));
9926 }
9927
26804afd
DV
9928 /*
9929 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9930 * DDI E. So just check whether this pipe is wired to DDI E and whether
9931 * the PCH transcoder is on.
9932 */
ca370455
DL
9933 if (INTEL_INFO(dev)->gen < 9 &&
9934 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9935 pipe_config->has_pch_encoder = true;
9936
9937 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9938 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9939 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9940
9941 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9942 }
9943}
9944
0e8ffe1b 9945static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9946 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9947{
9948 struct drm_device *dev = crtc->base.dev;
9949 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9950 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9951 uint32_t tmp;
9952
f458ebbc 9953 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9954 POWER_DOMAIN_PIPE(crtc->pipe)))
9955 return false;
9956
e143a21c 9957 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9958 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9959
eccb140b
DV
9960 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9961 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9962 enum pipe trans_edp_pipe;
9963 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9964 default:
9965 WARN(1, "unknown pipe linked to edp transcoder\n");
9966 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9967 case TRANS_DDI_EDP_INPUT_A_ON:
9968 trans_edp_pipe = PIPE_A;
9969 break;
9970 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9971 trans_edp_pipe = PIPE_B;
9972 break;
9973 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9974 trans_edp_pipe = PIPE_C;
9975 break;
9976 }
9977
9978 if (trans_edp_pipe == crtc->pipe)
9979 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9980 }
9981
f458ebbc 9982 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9983 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9984 return false;
9985
eccb140b 9986 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9987 if (!(tmp & PIPECONF_ENABLE))
9988 return false;
9989
26804afd 9990 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9991
1bd1bd80
DV
9992 intel_get_pipe_timings(crtc, pipe_config);
9993
a1b2278e
CK
9994 if (INTEL_INFO(dev)->gen >= 9) {
9995 skl_init_scalers(dev, crtc, pipe_config);
9996 }
9997
2fa2fe9a 9998 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9999
10000 if (INTEL_INFO(dev)->gen >= 9) {
10001 pipe_config->scaler_state.scaler_id = -1;
10002 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10003 }
10004
bd2e244f 10005 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 10006 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10007 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10008 else
1c132b44 10009 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10010 }
88adfff1 10011
e59150dc
JB
10012 if (IS_HASWELL(dev))
10013 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10014 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10015
ebb69c95
CT
10016 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10017 pipe_config->pixel_multiplier =
10018 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10019 } else {
10020 pipe_config->pixel_multiplier = 1;
10021 }
6c49f241 10022
0e8ffe1b
DV
10023 return true;
10024}
10025
55a08b3f
ML
10026static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10027 const struct intel_plane_state *plane_state)
560b85bb
CW
10028{
10029 struct drm_device *dev = crtc->dev;
10030 struct drm_i915_private *dev_priv = dev->dev_private;
10031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10032 uint32_t cntl = 0, size = 0;
560b85bb 10033
55a08b3f
ML
10034 if (plane_state && plane_state->visible) {
10035 unsigned int width = plane_state->base.crtc_w;
10036 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10037 unsigned int stride = roundup_pow_of_two(width) * 4;
10038
10039 switch (stride) {
10040 default:
10041 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10042 width, stride);
10043 stride = 256;
10044 /* fallthrough */
10045 case 256:
10046 case 512:
10047 case 1024:
10048 case 2048:
10049 break;
4b0e333e
CW
10050 }
10051
dc41c154
VS
10052 cntl |= CURSOR_ENABLE |
10053 CURSOR_GAMMA_ENABLE |
10054 CURSOR_FORMAT_ARGB |
10055 CURSOR_STRIDE(stride);
10056
10057 size = (height << 12) | width;
4b0e333e 10058 }
560b85bb 10059
dc41c154
VS
10060 if (intel_crtc->cursor_cntl != 0 &&
10061 (intel_crtc->cursor_base != base ||
10062 intel_crtc->cursor_size != size ||
10063 intel_crtc->cursor_cntl != cntl)) {
10064 /* On these chipsets we can only modify the base/size/stride
10065 * whilst the cursor is disabled.
10066 */
0b87c24e
VS
10067 I915_WRITE(CURCNTR(PIPE_A), 0);
10068 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10069 intel_crtc->cursor_cntl = 0;
4b0e333e 10070 }
560b85bb 10071
99d1f387 10072 if (intel_crtc->cursor_base != base) {
0b87c24e 10073 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10074 intel_crtc->cursor_base = base;
10075 }
4726e0b0 10076
dc41c154
VS
10077 if (intel_crtc->cursor_size != size) {
10078 I915_WRITE(CURSIZE, size);
10079 intel_crtc->cursor_size = size;
4b0e333e 10080 }
560b85bb 10081
4b0e333e 10082 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10083 I915_WRITE(CURCNTR(PIPE_A), cntl);
10084 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10085 intel_crtc->cursor_cntl = cntl;
560b85bb 10086 }
560b85bb
CW
10087}
10088
55a08b3f
ML
10089static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10090 const struct intel_plane_state *plane_state)
65a21cd6
JB
10091{
10092 struct drm_device *dev = crtc->dev;
10093 struct drm_i915_private *dev_priv = dev->dev_private;
10094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10095 int pipe = intel_crtc->pipe;
663f3122 10096 uint32_t cntl = 0;
4b0e333e 10097
55a08b3f 10098 if (plane_state && plane_state->visible) {
4b0e333e 10099 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10100 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10101 case 64:
10102 cntl |= CURSOR_MODE_64_ARGB_AX;
10103 break;
10104 case 128:
10105 cntl |= CURSOR_MODE_128_ARGB_AX;
10106 break;
10107 case 256:
10108 cntl |= CURSOR_MODE_256_ARGB_AX;
10109 break;
10110 default:
55a08b3f 10111 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10112 return;
65a21cd6 10113 }
4b0e333e 10114 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10115
fc6f93bc 10116 if (HAS_DDI(dev))
47bf17a7 10117 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10118
55a08b3f
ML
10119 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10120 cntl |= CURSOR_ROTATE_180;
10121 }
4398ad45 10122
4b0e333e
CW
10123 if (intel_crtc->cursor_cntl != cntl) {
10124 I915_WRITE(CURCNTR(pipe), cntl);
10125 POSTING_READ(CURCNTR(pipe));
10126 intel_crtc->cursor_cntl = cntl;
65a21cd6 10127 }
4b0e333e 10128
65a21cd6 10129 /* and commit changes on next vblank */
5efb3e28
VS
10130 I915_WRITE(CURBASE(pipe), base);
10131 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10132
10133 intel_crtc->cursor_base = base;
65a21cd6
JB
10134}
10135
cda4b7d3 10136/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10137static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10138 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10139{
10140 struct drm_device *dev = crtc->dev;
10141 struct drm_i915_private *dev_priv = dev->dev_private;
10142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10143 int pipe = intel_crtc->pipe;
55a08b3f
ML
10144 u32 base = intel_crtc->cursor_addr;
10145 u32 pos = 0;
cda4b7d3 10146
55a08b3f
ML
10147 if (plane_state) {
10148 int x = plane_state->base.crtc_x;
10149 int y = plane_state->base.crtc_y;
cda4b7d3 10150
55a08b3f
ML
10151 if (x < 0) {
10152 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10153 x = -x;
10154 }
10155 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10156
55a08b3f
ML
10157 if (y < 0) {
10158 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10159 y = -y;
10160 }
10161 pos |= y << CURSOR_Y_SHIFT;
10162
10163 /* ILK+ do this automagically */
10164 if (HAS_GMCH_DISPLAY(dev) &&
10165 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10166 base += (plane_state->base.crtc_h *
10167 plane_state->base.crtc_w - 1) * 4;
10168 }
cda4b7d3 10169 }
cda4b7d3 10170
5efb3e28
VS
10171 I915_WRITE(CURPOS(pipe), pos);
10172
8ac54669 10173 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10174 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10175 else
55a08b3f 10176 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10177}
10178
dc41c154
VS
10179static bool cursor_size_ok(struct drm_device *dev,
10180 uint32_t width, uint32_t height)
10181{
10182 if (width == 0 || height == 0)
10183 return false;
10184
10185 /*
10186 * 845g/865g are special in that they are only limited by
10187 * the width of their cursors, the height is arbitrary up to
10188 * the precision of the register. Everything else requires
10189 * square cursors, limited to a few power-of-two sizes.
10190 */
10191 if (IS_845G(dev) || IS_I865G(dev)) {
10192 if ((width & 63) != 0)
10193 return false;
10194
10195 if (width > (IS_845G(dev) ? 64 : 512))
10196 return false;
10197
10198 if (height > 1023)
10199 return false;
10200 } else {
10201 switch (width | height) {
10202 case 256:
10203 case 128:
10204 if (IS_GEN2(dev))
10205 return false;
10206 case 64:
10207 break;
10208 default:
10209 return false;
10210 }
10211 }
10212
10213 return true;
10214}
10215
79e53945 10216static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10217 u16 *blue, uint32_t start, uint32_t size)
79e53945 10218{
7203425a 10219 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10221
7203425a 10222 for (i = start; i < end; i++) {
79e53945
JB
10223 intel_crtc->lut_r[i] = red[i] >> 8;
10224 intel_crtc->lut_g[i] = green[i] >> 8;
10225 intel_crtc->lut_b[i] = blue[i] >> 8;
10226 }
10227
10228 intel_crtc_load_lut(crtc);
10229}
10230
79e53945
JB
10231/* VESA 640x480x72Hz mode to set on the pipe */
10232static struct drm_display_mode load_detect_mode = {
10233 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10234 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10235};
10236
a8bb6818
DV
10237struct drm_framebuffer *
10238__intel_framebuffer_create(struct drm_device *dev,
10239 struct drm_mode_fb_cmd2 *mode_cmd,
10240 struct drm_i915_gem_object *obj)
d2dff872
CW
10241{
10242 struct intel_framebuffer *intel_fb;
10243 int ret;
10244
10245 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10246 if (!intel_fb)
d2dff872 10247 return ERR_PTR(-ENOMEM);
d2dff872
CW
10248
10249 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10250 if (ret)
10251 goto err;
d2dff872
CW
10252
10253 return &intel_fb->base;
dcb1394e 10254
dd4916c5 10255err:
dd4916c5 10256 kfree(intel_fb);
dd4916c5 10257 return ERR_PTR(ret);
d2dff872
CW
10258}
10259
b5ea642a 10260static struct drm_framebuffer *
a8bb6818
DV
10261intel_framebuffer_create(struct drm_device *dev,
10262 struct drm_mode_fb_cmd2 *mode_cmd,
10263 struct drm_i915_gem_object *obj)
10264{
10265 struct drm_framebuffer *fb;
10266 int ret;
10267
10268 ret = i915_mutex_lock_interruptible(dev);
10269 if (ret)
10270 return ERR_PTR(ret);
10271 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10272 mutex_unlock(&dev->struct_mutex);
10273
10274 return fb;
10275}
10276
d2dff872
CW
10277static u32
10278intel_framebuffer_pitch_for_width(int width, int bpp)
10279{
10280 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10281 return ALIGN(pitch, 64);
10282}
10283
10284static u32
10285intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10286{
10287 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10288 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10289}
10290
10291static struct drm_framebuffer *
10292intel_framebuffer_create_for_mode(struct drm_device *dev,
10293 struct drm_display_mode *mode,
10294 int depth, int bpp)
10295{
dcb1394e 10296 struct drm_framebuffer *fb;
d2dff872 10297 struct drm_i915_gem_object *obj;
0fed39bd 10298 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10299
10300 obj = i915_gem_alloc_object(dev,
10301 intel_framebuffer_size_for_mode(mode, bpp));
10302 if (obj == NULL)
10303 return ERR_PTR(-ENOMEM);
10304
10305 mode_cmd.width = mode->hdisplay;
10306 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10307 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10308 bpp);
5ca0c34a 10309 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10310
dcb1394e
LW
10311 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10312 if (IS_ERR(fb))
10313 drm_gem_object_unreference_unlocked(&obj->base);
10314
10315 return fb;
d2dff872
CW
10316}
10317
10318static struct drm_framebuffer *
10319mode_fits_in_fbdev(struct drm_device *dev,
10320 struct drm_display_mode *mode)
10321{
0695726e 10322#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10323 struct drm_i915_private *dev_priv = dev->dev_private;
10324 struct drm_i915_gem_object *obj;
10325 struct drm_framebuffer *fb;
10326
4c0e5528 10327 if (!dev_priv->fbdev)
d2dff872
CW
10328 return NULL;
10329
4c0e5528 10330 if (!dev_priv->fbdev->fb)
d2dff872
CW
10331 return NULL;
10332
4c0e5528
DV
10333 obj = dev_priv->fbdev->fb->obj;
10334 BUG_ON(!obj);
10335
8bcd4553 10336 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10337 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10338 fb->bits_per_pixel))
d2dff872
CW
10339 return NULL;
10340
01f2c773 10341 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10342 return NULL;
10343
10344 return fb;
4520f53a
DV
10345#else
10346 return NULL;
10347#endif
d2dff872
CW
10348}
10349
d3a40d1b
ACO
10350static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10351 struct drm_crtc *crtc,
10352 struct drm_display_mode *mode,
10353 struct drm_framebuffer *fb,
10354 int x, int y)
10355{
10356 struct drm_plane_state *plane_state;
10357 int hdisplay, vdisplay;
10358 int ret;
10359
10360 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10361 if (IS_ERR(plane_state))
10362 return PTR_ERR(plane_state);
10363
10364 if (mode)
10365 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10366 else
10367 hdisplay = vdisplay = 0;
10368
10369 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10370 if (ret)
10371 return ret;
10372 drm_atomic_set_fb_for_plane(plane_state, fb);
10373 plane_state->crtc_x = 0;
10374 plane_state->crtc_y = 0;
10375 plane_state->crtc_w = hdisplay;
10376 plane_state->crtc_h = vdisplay;
10377 plane_state->src_x = x << 16;
10378 plane_state->src_y = y << 16;
10379 plane_state->src_w = hdisplay << 16;
10380 plane_state->src_h = vdisplay << 16;
10381
10382 return 0;
10383}
10384
d2434ab7 10385bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10386 struct drm_display_mode *mode,
51fd371b
RC
10387 struct intel_load_detect_pipe *old,
10388 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10389{
10390 struct intel_crtc *intel_crtc;
d2434ab7
DV
10391 struct intel_encoder *intel_encoder =
10392 intel_attached_encoder(connector);
79e53945 10393 struct drm_crtc *possible_crtc;
4ef69c7a 10394 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10395 struct drm_crtc *crtc = NULL;
10396 struct drm_device *dev = encoder->dev;
94352cf9 10397 struct drm_framebuffer *fb;
51fd371b 10398 struct drm_mode_config *config = &dev->mode_config;
83a57153 10399 struct drm_atomic_state *state = NULL;
944b0c76 10400 struct drm_connector_state *connector_state;
4be07317 10401 struct intel_crtc_state *crtc_state;
51fd371b 10402 int ret, i = -1;
79e53945 10403
d2dff872 10404 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10405 connector->base.id, connector->name,
8e329a03 10406 encoder->base.id, encoder->name);
d2dff872 10407
51fd371b
RC
10408retry:
10409 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10410 if (ret)
ad3c558f 10411 goto fail;
6e9f798d 10412
79e53945
JB
10413 /*
10414 * Algorithm gets a little messy:
7a5e4805 10415 *
79e53945
JB
10416 * - if the connector already has an assigned crtc, use it (but make
10417 * sure it's on first)
7a5e4805 10418 *
79e53945
JB
10419 * - try to find the first unused crtc that can drive this connector,
10420 * and use that if we find one
79e53945
JB
10421 */
10422
10423 /* See if we already have a CRTC for this connector */
10424 if (encoder->crtc) {
10425 crtc = encoder->crtc;
8261b191 10426
51fd371b 10427 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10428 if (ret)
ad3c558f 10429 goto fail;
4d02e2de 10430 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10431 if (ret)
ad3c558f 10432 goto fail;
7b24056b 10433
24218aac 10434 old->dpms_mode = connector->dpms;
8261b191
CW
10435 old->load_detect_temp = false;
10436
10437 /* Make sure the crtc and connector are running */
24218aac
DV
10438 if (connector->dpms != DRM_MODE_DPMS_ON)
10439 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10440
7173188d 10441 return true;
79e53945
JB
10442 }
10443
10444 /* Find an unused one (if possible) */
70e1e0ec 10445 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10446 i++;
10447 if (!(encoder->possible_crtcs & (1 << i)))
10448 continue;
83d65738 10449 if (possible_crtc->state->enable)
a459249c 10450 continue;
a459249c
VS
10451
10452 crtc = possible_crtc;
10453 break;
79e53945
JB
10454 }
10455
10456 /*
10457 * If we didn't find an unused CRTC, don't use any.
10458 */
10459 if (!crtc) {
7173188d 10460 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10461 goto fail;
79e53945
JB
10462 }
10463
51fd371b
RC
10464 ret = drm_modeset_lock(&crtc->mutex, ctx);
10465 if (ret)
ad3c558f 10466 goto fail;
4d02e2de
DV
10467 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10468 if (ret)
ad3c558f 10469 goto fail;
79e53945
JB
10470
10471 intel_crtc = to_intel_crtc(crtc);
24218aac 10472 old->dpms_mode = connector->dpms;
8261b191 10473 old->load_detect_temp = true;
d2dff872 10474 old->release_fb = NULL;
79e53945 10475
83a57153
ACO
10476 state = drm_atomic_state_alloc(dev);
10477 if (!state)
10478 return false;
10479
10480 state->acquire_ctx = ctx;
10481
944b0c76
ACO
10482 connector_state = drm_atomic_get_connector_state(state, connector);
10483 if (IS_ERR(connector_state)) {
10484 ret = PTR_ERR(connector_state);
10485 goto fail;
10486 }
10487
10488 connector_state->crtc = crtc;
944b0c76 10489
4be07317
ACO
10490 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10491 if (IS_ERR(crtc_state)) {
10492 ret = PTR_ERR(crtc_state);
10493 goto fail;
10494 }
10495
49d6fa21 10496 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10497
6492711d
CW
10498 if (!mode)
10499 mode = &load_detect_mode;
79e53945 10500
d2dff872
CW
10501 /* We need a framebuffer large enough to accommodate all accesses
10502 * that the plane may generate whilst we perform load detection.
10503 * We can not rely on the fbcon either being present (we get called
10504 * during its initialisation to detect all boot displays, or it may
10505 * not even exist) or that it is large enough to satisfy the
10506 * requested mode.
10507 */
94352cf9
DV
10508 fb = mode_fits_in_fbdev(dev, mode);
10509 if (fb == NULL) {
d2dff872 10510 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10511 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10512 old->release_fb = fb;
d2dff872
CW
10513 } else
10514 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10515 if (IS_ERR(fb)) {
d2dff872 10516 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10517 goto fail;
79e53945 10518 }
79e53945 10519
d3a40d1b
ACO
10520 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10521 if (ret)
10522 goto fail;
10523
8c7b5ccb
ACO
10524 drm_mode_copy(&crtc_state->base.mode, mode);
10525
74c090b1 10526 if (drm_atomic_commit(state)) {
6492711d 10527 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10528 if (old->release_fb)
10529 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10530 goto fail;
79e53945 10531 }
9128b040 10532 crtc->primary->crtc = crtc;
7173188d 10533
79e53945 10534 /* let the connector get through one full cycle before testing */
9d0498a2 10535 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10536 return true;
412b61d8 10537
ad3c558f 10538fail:
e5d958ef
ACO
10539 drm_atomic_state_free(state);
10540 state = NULL;
83a57153 10541
51fd371b
RC
10542 if (ret == -EDEADLK) {
10543 drm_modeset_backoff(ctx);
10544 goto retry;
10545 }
10546
412b61d8 10547 return false;
79e53945
JB
10548}
10549
d2434ab7 10550void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10551 struct intel_load_detect_pipe *old,
10552 struct drm_modeset_acquire_ctx *ctx)
79e53945 10553{
83a57153 10554 struct drm_device *dev = connector->dev;
d2434ab7
DV
10555 struct intel_encoder *intel_encoder =
10556 intel_attached_encoder(connector);
4ef69c7a 10557 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10558 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10560 struct drm_atomic_state *state;
944b0c76 10561 struct drm_connector_state *connector_state;
4be07317 10562 struct intel_crtc_state *crtc_state;
d3a40d1b 10563 int ret;
79e53945 10564
d2dff872 10565 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10566 connector->base.id, connector->name,
8e329a03 10567 encoder->base.id, encoder->name);
d2dff872 10568
8261b191 10569 if (old->load_detect_temp) {
83a57153 10570 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10571 if (!state)
10572 goto fail;
83a57153
ACO
10573
10574 state->acquire_ctx = ctx;
10575
944b0c76
ACO
10576 connector_state = drm_atomic_get_connector_state(state, connector);
10577 if (IS_ERR(connector_state))
10578 goto fail;
10579
4be07317
ACO
10580 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10581 if (IS_ERR(crtc_state))
10582 goto fail;
10583
944b0c76
ACO
10584 connector_state->crtc = NULL;
10585
49d6fa21 10586 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10587
d3a40d1b
ACO
10588 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10589 0, 0);
10590 if (ret)
10591 goto fail;
10592
74c090b1 10593 ret = drm_atomic_commit(state);
2bfb4627
ACO
10594 if (ret)
10595 goto fail;
d2dff872 10596
36206361
DV
10597 if (old->release_fb) {
10598 drm_framebuffer_unregister_private(old->release_fb);
10599 drm_framebuffer_unreference(old->release_fb);
10600 }
d2dff872 10601
0622a53c 10602 return;
79e53945
JB
10603 }
10604
c751ce4f 10605 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10606 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10607 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10608
10609 return;
10610fail:
10611 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10612 drm_atomic_state_free(state);
79e53945
JB
10613}
10614
da4a1efa 10615static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10616 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10617{
10618 struct drm_i915_private *dev_priv = dev->dev_private;
10619 u32 dpll = pipe_config->dpll_hw_state.dpll;
10620
10621 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10622 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10623 else if (HAS_PCH_SPLIT(dev))
10624 return 120000;
10625 else if (!IS_GEN2(dev))
10626 return 96000;
10627 else
10628 return 48000;
10629}
10630
79e53945 10631/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10632static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10633 struct intel_crtc_state *pipe_config)
79e53945 10634{
f1f644dc 10635 struct drm_device *dev = crtc->base.dev;
79e53945 10636 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10637 int pipe = pipe_config->cpu_transcoder;
293623f7 10638 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10639 u32 fp;
10640 intel_clock_t clock;
dccbea3b 10641 int port_clock;
da4a1efa 10642 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10643
10644 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10645 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10646 else
293623f7 10647 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10648
10649 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10650 if (IS_PINEVIEW(dev)) {
10651 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10652 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10653 } else {
10654 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10655 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10656 }
10657
a6c45cf0 10658 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10659 if (IS_PINEVIEW(dev))
10660 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10661 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10662 else
10663 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10664 DPLL_FPA01_P1_POST_DIV_SHIFT);
10665
10666 switch (dpll & DPLL_MODE_MASK) {
10667 case DPLLB_MODE_DAC_SERIAL:
10668 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10669 5 : 10;
10670 break;
10671 case DPLLB_MODE_LVDS:
10672 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10673 7 : 14;
10674 break;
10675 default:
28c97730 10676 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10677 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10678 return;
79e53945
JB
10679 }
10680
ac58c3f0 10681 if (IS_PINEVIEW(dev))
dccbea3b 10682 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10683 else
dccbea3b 10684 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10685 } else {
0fb58223 10686 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10687 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10688
10689 if (is_lvds) {
10690 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10691 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10692
10693 if (lvds & LVDS_CLKB_POWER_UP)
10694 clock.p2 = 7;
10695 else
10696 clock.p2 = 14;
79e53945
JB
10697 } else {
10698 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10699 clock.p1 = 2;
10700 else {
10701 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10702 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10703 }
10704 if (dpll & PLL_P2_DIVIDE_BY_4)
10705 clock.p2 = 4;
10706 else
10707 clock.p2 = 2;
79e53945 10708 }
da4a1efa 10709
dccbea3b 10710 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10711 }
10712
18442d08
VS
10713 /*
10714 * This value includes pixel_multiplier. We will use
241bfc38 10715 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10716 * encoder's get_config() function.
10717 */
dccbea3b 10718 pipe_config->port_clock = port_clock;
f1f644dc
JB
10719}
10720
6878da05
VS
10721int intel_dotclock_calculate(int link_freq,
10722 const struct intel_link_m_n *m_n)
f1f644dc 10723{
f1f644dc
JB
10724 /*
10725 * The calculation for the data clock is:
1041a02f 10726 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10727 * But we want to avoid losing precison if possible, so:
1041a02f 10728 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10729 *
10730 * and the link clock is simpler:
1041a02f 10731 * link_clock = (m * link_clock) / n
f1f644dc
JB
10732 */
10733
6878da05
VS
10734 if (!m_n->link_n)
10735 return 0;
f1f644dc 10736
6878da05
VS
10737 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10738}
f1f644dc 10739
18442d08 10740static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10741 struct intel_crtc_state *pipe_config)
6878da05
VS
10742{
10743 struct drm_device *dev = crtc->base.dev;
79e53945 10744
18442d08
VS
10745 /* read out port_clock from the DPLL */
10746 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10747
f1f644dc 10748 /*
18442d08 10749 * This value does not include pixel_multiplier.
241bfc38 10750 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10751 * agree once we know their relationship in the encoder's
10752 * get_config() function.
79e53945 10753 */
2d112de7 10754 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10755 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10756 &pipe_config->fdi_m_n);
79e53945
JB
10757}
10758
10759/** Returns the currently programmed mode of the given pipe. */
10760struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10761 struct drm_crtc *crtc)
10762{
548f245b 10763 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10765 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10766 struct drm_display_mode *mode;
3f36b937 10767 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10768 int htot = I915_READ(HTOTAL(cpu_transcoder));
10769 int hsync = I915_READ(HSYNC(cpu_transcoder));
10770 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10771 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10772 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10773
10774 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10775 if (!mode)
10776 return NULL;
10777
3f36b937
TU
10778 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10779 if (!pipe_config) {
10780 kfree(mode);
10781 return NULL;
10782 }
10783
f1f644dc
JB
10784 /*
10785 * Construct a pipe_config sufficient for getting the clock info
10786 * back out of crtc_clock_get.
10787 *
10788 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10789 * to use a real value here instead.
10790 */
3f36b937
TU
10791 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10792 pipe_config->pixel_multiplier = 1;
10793 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10794 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10795 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10796 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10797
10798 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10799 mode->hdisplay = (htot & 0xffff) + 1;
10800 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10801 mode->hsync_start = (hsync & 0xffff) + 1;
10802 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10803 mode->vdisplay = (vtot & 0xffff) + 1;
10804 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10805 mode->vsync_start = (vsync & 0xffff) + 1;
10806 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10807
10808 drm_mode_set_name(mode);
79e53945 10809
3f36b937
TU
10810 kfree(pipe_config);
10811
79e53945
JB
10812 return mode;
10813}
10814
f047e395
CW
10815void intel_mark_busy(struct drm_device *dev)
10816{
c67a470b
PZ
10817 struct drm_i915_private *dev_priv = dev->dev_private;
10818
f62a0076
CW
10819 if (dev_priv->mm.busy)
10820 return;
10821
43694d69 10822 intel_runtime_pm_get(dev_priv);
c67a470b 10823 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10824 if (INTEL_INFO(dev)->gen >= 6)
10825 gen6_rps_busy(dev_priv);
f62a0076 10826 dev_priv->mm.busy = true;
f047e395
CW
10827}
10828
10829void intel_mark_idle(struct drm_device *dev)
652c393a 10830{
c67a470b 10831 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10832
f62a0076
CW
10833 if (!dev_priv->mm.busy)
10834 return;
10835
10836 dev_priv->mm.busy = false;
10837
3d13ef2e 10838 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10839 gen6_rps_idle(dev->dev_private);
bb4cdd53 10840
43694d69 10841 intel_runtime_pm_put(dev_priv);
652c393a
JB
10842}
10843
79e53945
JB
10844static void intel_crtc_destroy(struct drm_crtc *crtc)
10845{
10846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10847 struct drm_device *dev = crtc->dev;
10848 struct intel_unpin_work *work;
67e77c5a 10849
5e2d7afc 10850 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10851 work = intel_crtc->unpin_work;
10852 intel_crtc->unpin_work = NULL;
5e2d7afc 10853 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10854
10855 if (work) {
10856 cancel_work_sync(&work->work);
10857 kfree(work);
10858 }
79e53945
JB
10859
10860 drm_crtc_cleanup(crtc);
67e77c5a 10861
79e53945
JB
10862 kfree(intel_crtc);
10863}
10864
6b95a207
KH
10865static void intel_unpin_work_fn(struct work_struct *__work)
10866{
10867 struct intel_unpin_work *work =
10868 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10869 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10870 struct drm_device *dev = crtc->base.dev;
10871 struct drm_plane *primary = crtc->base.primary;
6b95a207 10872
b4a98e57 10873 mutex_lock(&dev->struct_mutex);
a9ff8714 10874 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10875 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10876
f06cc1b9 10877 if (work->flip_queued_req)
146d84f0 10878 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10879 mutex_unlock(&dev->struct_mutex);
10880
a9ff8714 10881 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10882 intel_fbc_post_update(crtc);
89ed88ba 10883 drm_framebuffer_unreference(work->old_fb);
f99d7069 10884
a9ff8714
VS
10885 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10886 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10887
6b95a207
KH
10888 kfree(work);
10889}
10890
1afe3e9d 10891static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10892 struct drm_crtc *crtc)
6b95a207 10893{
6b95a207
KH
10894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10895 struct intel_unpin_work *work;
6b95a207
KH
10896 unsigned long flags;
10897
10898 /* Ignore early vblank irqs */
10899 if (intel_crtc == NULL)
10900 return;
10901
f326038a
DV
10902 /*
10903 * This is called both by irq handlers and the reset code (to complete
10904 * lost pageflips) so needs the full irqsave spinlocks.
10905 */
6b95a207
KH
10906 spin_lock_irqsave(&dev->event_lock, flags);
10907 work = intel_crtc->unpin_work;
e7d841ca
CW
10908
10909 /* Ensure we don't miss a work->pending update ... */
10910 smp_rmb();
10911
10912 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10913 spin_unlock_irqrestore(&dev->event_lock, flags);
10914 return;
10915 }
10916
d6bbafa1 10917 page_flip_completed(intel_crtc);
0af7e4df 10918
6b95a207 10919 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10920}
10921
1afe3e9d
JB
10922void intel_finish_page_flip(struct drm_device *dev, int pipe)
10923{
fbee40df 10924 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10925 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10926
49b14a5c 10927 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10928}
10929
10930void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10931{
fbee40df 10932 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10933 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10934
49b14a5c 10935 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10936}
10937
75f7f3ec
VS
10938/* Is 'a' after or equal to 'b'? */
10939static bool g4x_flip_count_after_eq(u32 a, u32 b)
10940{
10941 return !((a - b) & 0x80000000);
10942}
10943
10944static bool page_flip_finished(struct intel_crtc *crtc)
10945{
10946 struct drm_device *dev = crtc->base.dev;
10947 struct drm_i915_private *dev_priv = dev->dev_private;
10948
bdfa7542
VS
10949 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10950 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10951 return true;
10952
75f7f3ec
VS
10953 /*
10954 * The relevant registers doen't exist on pre-ctg.
10955 * As the flip done interrupt doesn't trigger for mmio
10956 * flips on gmch platforms, a flip count check isn't
10957 * really needed there. But since ctg has the registers,
10958 * include it in the check anyway.
10959 */
10960 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10961 return true;
10962
10963 /*
10964 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10965 * used the same base address. In that case the mmio flip might
10966 * have completed, but the CS hasn't even executed the flip yet.
10967 *
10968 * A flip count check isn't enough as the CS might have updated
10969 * the base address just after start of vblank, but before we
10970 * managed to process the interrupt. This means we'd complete the
10971 * CS flip too soon.
10972 *
10973 * Combining both checks should get us a good enough result. It may
10974 * still happen that the CS flip has been executed, but has not
10975 * yet actually completed. But in case the base address is the same
10976 * anyway, we don't really care.
10977 */
10978 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10979 crtc->unpin_work->gtt_offset &&
fd8f507c 10980 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10981 crtc->unpin_work->flip_count);
10982}
10983
6b95a207
KH
10984void intel_prepare_page_flip(struct drm_device *dev, int plane)
10985{
fbee40df 10986 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10987 struct intel_crtc *intel_crtc =
10988 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10989 unsigned long flags;
10990
f326038a
DV
10991
10992 /*
10993 * This is called both by irq handlers and the reset code (to complete
10994 * lost pageflips) so needs the full irqsave spinlocks.
10995 *
10996 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10997 * generate a page-flip completion irq, i.e. every modeset
10998 * is also accompanied by a spurious intel_prepare_page_flip().
10999 */
6b95a207 11000 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11001 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11002 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11003 spin_unlock_irqrestore(&dev->event_lock, flags);
11004}
11005
6042639c 11006static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11007{
11008 /* Ensure that the work item is consistent when activating it ... */
11009 smp_wmb();
6042639c 11010 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11011 /* and that it is marked active as soon as the irq could fire. */
11012 smp_wmb();
11013}
11014
8c9f3aaf
JB
11015static int intel_gen2_queue_flip(struct drm_device *dev,
11016 struct drm_crtc *crtc,
11017 struct drm_framebuffer *fb,
ed8d1975 11018 struct drm_i915_gem_object *obj,
6258fbe2 11019 struct drm_i915_gem_request *req,
ed8d1975 11020 uint32_t flags)
8c9f3aaf 11021{
6258fbe2 11022 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11024 u32 flip_mask;
11025 int ret;
11026
5fb9de1a 11027 ret = intel_ring_begin(req, 6);
8c9f3aaf 11028 if (ret)
4fa62c89 11029 return ret;
8c9f3aaf
JB
11030
11031 /* Can't queue multiple flips, so wait for the previous
11032 * one to finish before executing the next.
11033 */
11034 if (intel_crtc->plane)
11035 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11036 else
11037 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11038 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11039 intel_ring_emit(ring, MI_NOOP);
11040 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11041 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11042 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11043 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11044 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11045
6042639c 11046 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11047 return 0;
8c9f3aaf
JB
11048}
11049
11050static int intel_gen3_queue_flip(struct drm_device *dev,
11051 struct drm_crtc *crtc,
11052 struct drm_framebuffer *fb,
ed8d1975 11053 struct drm_i915_gem_object *obj,
6258fbe2 11054 struct drm_i915_gem_request *req,
ed8d1975 11055 uint32_t flags)
8c9f3aaf 11056{
6258fbe2 11057 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11059 u32 flip_mask;
11060 int ret;
11061
5fb9de1a 11062 ret = intel_ring_begin(req, 6);
8c9f3aaf 11063 if (ret)
4fa62c89 11064 return ret;
8c9f3aaf
JB
11065
11066 if (intel_crtc->plane)
11067 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11068 else
11069 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11070 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11071 intel_ring_emit(ring, MI_NOOP);
11072 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11073 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11074 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11075 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11076 intel_ring_emit(ring, MI_NOOP);
11077
6042639c 11078 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11079 return 0;
8c9f3aaf
JB
11080}
11081
11082static int intel_gen4_queue_flip(struct drm_device *dev,
11083 struct drm_crtc *crtc,
11084 struct drm_framebuffer *fb,
ed8d1975 11085 struct drm_i915_gem_object *obj,
6258fbe2 11086 struct drm_i915_gem_request *req,
ed8d1975 11087 uint32_t flags)
8c9f3aaf 11088{
6258fbe2 11089 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11090 struct drm_i915_private *dev_priv = dev->dev_private;
11091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11092 uint32_t pf, pipesrc;
11093 int ret;
11094
5fb9de1a 11095 ret = intel_ring_begin(req, 4);
8c9f3aaf 11096 if (ret)
4fa62c89 11097 return ret;
8c9f3aaf
JB
11098
11099 /* i965+ uses the linear or tiled offsets from the
11100 * Display Registers (which do not change across a page-flip)
11101 * so we need only reprogram the base address.
11102 */
6d90c952
DV
11103 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11105 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11106 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11107 obj->tiling_mode);
8c9f3aaf
JB
11108
11109 /* XXX Enabling the panel-fitter across page-flip is so far
11110 * untested on non-native modes, so ignore it for now.
11111 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11112 */
11113 pf = 0;
11114 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11115 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11116
6042639c 11117 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11118 return 0;
8c9f3aaf
JB
11119}
11120
11121static int intel_gen6_queue_flip(struct drm_device *dev,
11122 struct drm_crtc *crtc,
11123 struct drm_framebuffer *fb,
ed8d1975 11124 struct drm_i915_gem_object *obj,
6258fbe2 11125 struct drm_i915_gem_request *req,
ed8d1975 11126 uint32_t flags)
8c9f3aaf 11127{
6258fbe2 11128 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11129 struct drm_i915_private *dev_priv = dev->dev_private;
11130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11131 uint32_t pf, pipesrc;
11132 int ret;
11133
5fb9de1a 11134 ret = intel_ring_begin(req, 4);
8c9f3aaf 11135 if (ret)
4fa62c89 11136 return ret;
8c9f3aaf 11137
6d90c952
DV
11138 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11139 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11140 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11141 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11142
dc257cf1
DV
11143 /* Contrary to the suggestions in the documentation,
11144 * "Enable Panel Fitter" does not seem to be required when page
11145 * flipping with a non-native mode, and worse causes a normal
11146 * modeset to fail.
11147 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11148 */
11149 pf = 0;
8c9f3aaf 11150 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11151 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11152
6042639c 11153 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11154 return 0;
8c9f3aaf
JB
11155}
11156
7c9017e5
JB
11157static int intel_gen7_queue_flip(struct drm_device *dev,
11158 struct drm_crtc *crtc,
11159 struct drm_framebuffer *fb,
ed8d1975 11160 struct drm_i915_gem_object *obj,
6258fbe2 11161 struct drm_i915_gem_request *req,
ed8d1975 11162 uint32_t flags)
7c9017e5 11163{
6258fbe2 11164 struct intel_engine_cs *ring = req->ring;
7c9017e5 11165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11166 uint32_t plane_bit = 0;
ffe74d75
CW
11167 int len, ret;
11168
eba905b2 11169 switch (intel_crtc->plane) {
cb05d8de
DV
11170 case PLANE_A:
11171 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11172 break;
11173 case PLANE_B:
11174 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11175 break;
11176 case PLANE_C:
11177 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11178 break;
11179 default:
11180 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11181 return -ENODEV;
cb05d8de
DV
11182 }
11183
ffe74d75 11184 len = 4;
f476828a 11185 if (ring->id == RCS) {
ffe74d75 11186 len += 6;
f476828a
DL
11187 /*
11188 * On Gen 8, SRM is now taking an extra dword to accommodate
11189 * 48bits addresses, and we need a NOOP for the batch size to
11190 * stay even.
11191 */
11192 if (IS_GEN8(dev))
11193 len += 2;
11194 }
ffe74d75 11195
f66fab8e
VS
11196 /*
11197 * BSpec MI_DISPLAY_FLIP for IVB:
11198 * "The full packet must be contained within the same cache line."
11199 *
11200 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11201 * cacheline, if we ever start emitting more commands before
11202 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11203 * then do the cacheline alignment, and finally emit the
11204 * MI_DISPLAY_FLIP.
11205 */
bba09b12 11206 ret = intel_ring_cacheline_align(req);
f66fab8e 11207 if (ret)
4fa62c89 11208 return ret;
f66fab8e 11209
5fb9de1a 11210 ret = intel_ring_begin(req, len);
7c9017e5 11211 if (ret)
4fa62c89 11212 return ret;
7c9017e5 11213
ffe74d75
CW
11214 /* Unmask the flip-done completion message. Note that the bspec says that
11215 * we should do this for both the BCS and RCS, and that we must not unmask
11216 * more than one flip event at any time (or ensure that one flip message
11217 * can be sent by waiting for flip-done prior to queueing new flips).
11218 * Experimentation says that BCS works despite DERRMR masking all
11219 * flip-done completion events and that unmasking all planes at once
11220 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11221 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11222 */
11223 if (ring->id == RCS) {
11224 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11225 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11226 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11227 DERRMR_PIPEB_PRI_FLIP_DONE |
11228 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11229 if (IS_GEN8(dev))
f1afe24f 11230 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11231 MI_SRM_LRM_GLOBAL_GTT);
11232 else
f1afe24f 11233 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11234 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11235 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11236 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11237 if (IS_GEN8(dev)) {
11238 intel_ring_emit(ring, 0);
11239 intel_ring_emit(ring, MI_NOOP);
11240 }
ffe74d75
CW
11241 }
11242
cb05d8de 11243 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11244 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11245 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11246 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11247
6042639c 11248 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11249 return 0;
7c9017e5
JB
11250}
11251
84c33a64
SG
11252static bool use_mmio_flip(struct intel_engine_cs *ring,
11253 struct drm_i915_gem_object *obj)
11254{
11255 /*
11256 * This is not being used for older platforms, because
11257 * non-availability of flip done interrupt forces us to use
11258 * CS flips. Older platforms derive flip done using some clever
11259 * tricks involving the flip_pending status bits and vblank irqs.
11260 * So using MMIO flips there would disrupt this mechanism.
11261 */
11262
8e09bf83
CW
11263 if (ring == NULL)
11264 return true;
11265
84c33a64
SG
11266 if (INTEL_INFO(ring->dev)->gen < 5)
11267 return false;
11268
11269 if (i915.use_mmio_flip < 0)
11270 return false;
11271 else if (i915.use_mmio_flip > 0)
11272 return true;
14bf993e
OM
11273 else if (i915.enable_execlists)
11274 return true;
fd8e058a
AG
11275 else if (obj->base.dma_buf &&
11276 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11277 false))
11278 return true;
84c33a64 11279 else
b4716185 11280 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11281}
11282
6042639c 11283static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11284 unsigned int rotation,
6042639c 11285 struct intel_unpin_work *work)
ff944564
DL
11286{
11287 struct drm_device *dev = intel_crtc->base.dev;
11288 struct drm_i915_private *dev_priv = dev->dev_private;
11289 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11290 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11291 u32 ctl, stride, tile_height;
ff944564
DL
11292
11293 ctl = I915_READ(PLANE_CTL(pipe, 0));
11294 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11295 switch (fb->modifier[0]) {
11296 case DRM_FORMAT_MOD_NONE:
11297 break;
11298 case I915_FORMAT_MOD_X_TILED:
ff944564 11299 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11300 break;
11301 case I915_FORMAT_MOD_Y_TILED:
11302 ctl |= PLANE_CTL_TILED_Y;
11303 break;
11304 case I915_FORMAT_MOD_Yf_TILED:
11305 ctl |= PLANE_CTL_TILED_YF;
11306 break;
11307 default:
11308 MISSING_CASE(fb->modifier[0]);
11309 }
ff944564
DL
11310
11311 /*
11312 * The stride is either expressed as a multiple of 64 bytes chunks for
11313 * linear buffers or in number of tiles for tiled buffers.
11314 */
86efe24a
TU
11315 if (intel_rotation_90_or_270(rotation)) {
11316 /* stride = Surface height in tiles */
832be82f 11317 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11318 stride = DIV_ROUND_UP(fb->height, tile_height);
11319 } else {
11320 stride = fb->pitches[0] /
7b49f948
VS
11321 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11322 fb->pixel_format);
86efe24a 11323 }
ff944564
DL
11324
11325 /*
11326 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11327 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11328 */
11329 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11330 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11331
6042639c 11332 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11333 POSTING_READ(PLANE_SURF(pipe, 0));
11334}
11335
6042639c
CW
11336static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11337 struct intel_unpin_work *work)
84c33a64
SG
11338{
11339 struct drm_device *dev = intel_crtc->base.dev;
11340 struct drm_i915_private *dev_priv = dev->dev_private;
11341 struct intel_framebuffer *intel_fb =
11342 to_intel_framebuffer(intel_crtc->base.primary->fb);
11343 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11344 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11345 u32 dspcntr;
84c33a64 11346
84c33a64
SG
11347 dspcntr = I915_READ(reg);
11348
c5d97472
DL
11349 if (obj->tiling_mode != I915_TILING_NONE)
11350 dspcntr |= DISPPLANE_TILED;
11351 else
11352 dspcntr &= ~DISPPLANE_TILED;
11353
84c33a64
SG
11354 I915_WRITE(reg, dspcntr);
11355
6042639c 11356 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11357 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11358}
11359
11360/*
11361 * XXX: This is the temporary way to update the plane registers until we get
11362 * around to using the usual plane update functions for MMIO flips
11363 */
6042639c 11364static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11365{
6042639c
CW
11366 struct intel_crtc *crtc = mmio_flip->crtc;
11367 struct intel_unpin_work *work;
11368
11369 spin_lock_irq(&crtc->base.dev->event_lock);
11370 work = crtc->unpin_work;
11371 spin_unlock_irq(&crtc->base.dev->event_lock);
11372 if (work == NULL)
11373 return;
ff944564 11374
6042639c 11375 intel_mark_page_flip_active(work);
ff944564 11376
6042639c 11377 intel_pipe_update_start(crtc);
ff944564 11378
6042639c 11379 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11380 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11381 else
11382 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11383 ilk_do_mmio_flip(crtc, work);
ff944564 11384
6042639c 11385 intel_pipe_update_end(crtc);
84c33a64
SG
11386}
11387
9362c7c5 11388static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11389{
b2cfe0ab
CW
11390 struct intel_mmio_flip *mmio_flip =
11391 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11392 struct intel_framebuffer *intel_fb =
11393 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11394 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11395
6042639c 11396 if (mmio_flip->req) {
eed29a5b 11397 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11398 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11399 false, NULL,
11400 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11401 i915_gem_request_unreference__unlocked(mmio_flip->req);
11402 }
84c33a64 11403
fd8e058a
AG
11404 /* For framebuffer backed by dmabuf, wait for fence */
11405 if (obj->base.dma_buf)
11406 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11407 false, false,
11408 MAX_SCHEDULE_TIMEOUT) < 0);
11409
6042639c 11410 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11411 kfree(mmio_flip);
84c33a64
SG
11412}
11413
11414static int intel_queue_mmio_flip(struct drm_device *dev,
11415 struct drm_crtc *crtc,
86efe24a 11416 struct drm_i915_gem_object *obj)
84c33a64 11417{
b2cfe0ab
CW
11418 struct intel_mmio_flip *mmio_flip;
11419
11420 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11421 if (mmio_flip == NULL)
11422 return -ENOMEM;
84c33a64 11423
bcafc4e3 11424 mmio_flip->i915 = to_i915(dev);
eed29a5b 11425 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11426 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11427 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11428
b2cfe0ab
CW
11429 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11430 schedule_work(&mmio_flip->work);
84c33a64 11431
84c33a64
SG
11432 return 0;
11433}
11434
8c9f3aaf
JB
11435static int intel_default_queue_flip(struct drm_device *dev,
11436 struct drm_crtc *crtc,
11437 struct drm_framebuffer *fb,
ed8d1975 11438 struct drm_i915_gem_object *obj,
6258fbe2 11439 struct drm_i915_gem_request *req,
ed8d1975 11440 uint32_t flags)
8c9f3aaf
JB
11441{
11442 return -ENODEV;
11443}
11444
d6bbafa1
CW
11445static bool __intel_pageflip_stall_check(struct drm_device *dev,
11446 struct drm_crtc *crtc)
11447{
11448 struct drm_i915_private *dev_priv = dev->dev_private;
11449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11450 struct intel_unpin_work *work = intel_crtc->unpin_work;
11451 u32 addr;
11452
11453 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11454 return true;
11455
908565c2
CW
11456 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11457 return false;
11458
d6bbafa1
CW
11459 if (!work->enable_stall_check)
11460 return false;
11461
11462 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11463 if (work->flip_queued_req &&
11464 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11465 return false;
11466
1e3feefd 11467 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11468 }
11469
1e3feefd 11470 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11471 return false;
11472
11473 /* Potential stall - if we see that the flip has happened,
11474 * assume a missed interrupt. */
11475 if (INTEL_INFO(dev)->gen >= 4)
11476 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11477 else
11478 addr = I915_READ(DSPADDR(intel_crtc->plane));
11479
11480 /* There is a potential issue here with a false positive after a flip
11481 * to the same address. We could address this by checking for a
11482 * non-incrementing frame counter.
11483 */
11484 return addr == work->gtt_offset;
11485}
11486
11487void intel_check_page_flip(struct drm_device *dev, int pipe)
11488{
11489 struct drm_i915_private *dev_priv = dev->dev_private;
11490 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11492 struct intel_unpin_work *work;
f326038a 11493
6c51d46f 11494 WARN_ON(!in_interrupt());
d6bbafa1
CW
11495
11496 if (crtc == NULL)
11497 return;
11498
f326038a 11499 spin_lock(&dev->event_lock);
6ad790c0
CW
11500 work = intel_crtc->unpin_work;
11501 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11502 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11503 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11504 page_flip_completed(intel_crtc);
6ad790c0 11505 work = NULL;
d6bbafa1 11506 }
6ad790c0
CW
11507 if (work != NULL &&
11508 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11509 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11510 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11511}
11512
6b95a207
KH
11513static int intel_crtc_page_flip(struct drm_crtc *crtc,
11514 struct drm_framebuffer *fb,
ed8d1975
KP
11515 struct drm_pending_vblank_event *event,
11516 uint32_t page_flip_flags)
6b95a207
KH
11517{
11518 struct drm_device *dev = crtc->dev;
11519 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11520 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11521 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11523 struct drm_plane *primary = crtc->primary;
a071fa00 11524 enum pipe pipe = intel_crtc->pipe;
6b95a207 11525 struct intel_unpin_work *work;
a4872ba6 11526 struct intel_engine_cs *ring;
cf5d8a46 11527 bool mmio_flip;
91af127f 11528 struct drm_i915_gem_request *request = NULL;
52e68630 11529 int ret;
6b95a207 11530
2ff8fde1
MR
11531 /*
11532 * drm_mode_page_flip_ioctl() should already catch this, but double
11533 * check to be safe. In the future we may enable pageflipping from
11534 * a disabled primary plane.
11535 */
11536 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11537 return -EBUSY;
11538
e6a595d2 11539 /* Can't change pixel format via MI display flips. */
f4510a27 11540 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11541 return -EINVAL;
11542
11543 /*
11544 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11545 * Note that pitch changes could also affect these register.
11546 */
11547 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11548 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11549 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11550 return -EINVAL;
11551
f900db47
CW
11552 if (i915_terminally_wedged(&dev_priv->gpu_error))
11553 goto out_hang;
11554
b14c5679 11555 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11556 if (work == NULL)
11557 return -ENOMEM;
11558
6b95a207 11559 work->event = event;
b4a98e57 11560 work->crtc = crtc;
ab8d6675 11561 work->old_fb = old_fb;
6b95a207
KH
11562 INIT_WORK(&work->work, intel_unpin_work_fn);
11563
87b6b101 11564 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11565 if (ret)
11566 goto free_work;
11567
6b95a207 11568 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11569 spin_lock_irq(&dev->event_lock);
6b95a207 11570 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11571 /* Before declaring the flip queue wedged, check if
11572 * the hardware completed the operation behind our backs.
11573 */
11574 if (__intel_pageflip_stall_check(dev, crtc)) {
11575 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11576 page_flip_completed(intel_crtc);
11577 } else {
11578 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11579 spin_unlock_irq(&dev->event_lock);
468f0b44 11580
d6bbafa1
CW
11581 drm_crtc_vblank_put(crtc);
11582 kfree(work);
11583 return -EBUSY;
11584 }
6b95a207
KH
11585 }
11586 intel_crtc->unpin_work = work;
5e2d7afc 11587 spin_unlock_irq(&dev->event_lock);
6b95a207 11588
b4a98e57
CW
11589 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11590 flush_workqueue(dev_priv->wq);
11591
75dfca80 11592 /* Reference the objects for the scheduled work. */
ab8d6675 11593 drm_framebuffer_reference(work->old_fb);
05394f39 11594 drm_gem_object_reference(&obj->base);
6b95a207 11595
f4510a27 11596 crtc->primary->fb = fb;
afd65eb4 11597 update_state_fb(crtc->primary);
e8216e50 11598 intel_fbc_pre_update(intel_crtc);
1ed1f968 11599
e1f99ce6 11600 work->pending_flip_obj = obj;
e1f99ce6 11601
89ed88ba
CW
11602 ret = i915_mutex_lock_interruptible(dev);
11603 if (ret)
11604 goto cleanup;
11605
b4a98e57 11606 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11607 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11608
75f7f3ec 11609 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11610 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11611
666a4537 11612 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11613 ring = &dev_priv->ring[BCS];
ab8d6675 11614 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11615 /* vlv: DISPLAY_FLIP fails to change tiling */
11616 ring = NULL;
48bf5b2d 11617 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11618 ring = &dev_priv->ring[BCS];
4fa62c89 11619 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11620 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11621 if (ring == NULL || ring->id != RCS)
11622 ring = &dev_priv->ring[BCS];
11623 } else {
11624 ring = &dev_priv->ring[RCS];
11625 }
11626
cf5d8a46
CW
11627 mmio_flip = use_mmio_flip(ring, obj);
11628
11629 /* When using CS flips, we want to emit semaphores between rings.
11630 * However, when using mmio flips we will create a task to do the
11631 * synchronisation, so all we want here is to pin the framebuffer
11632 * into the display plane and skip any waits.
11633 */
7580d774
ML
11634 if (!mmio_flip) {
11635 ret = i915_gem_object_sync(obj, ring, &request);
11636 if (ret)
11637 goto cleanup_pending;
11638 }
11639
82bc3b2d 11640 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11641 crtc->primary->state);
8c9f3aaf
JB
11642 if (ret)
11643 goto cleanup_pending;
6b95a207 11644
dedf278c
TU
11645 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11646 obj, 0);
11647 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11648
cf5d8a46 11649 if (mmio_flip) {
86efe24a 11650 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11651 if (ret)
11652 goto cleanup_unpin;
11653
f06cc1b9
JH
11654 i915_gem_request_assign(&work->flip_queued_req,
11655 obj->last_write_req);
d6bbafa1 11656 } else {
6258fbe2 11657 if (!request) {
26827088
DG
11658 request = i915_gem_request_alloc(ring, NULL);
11659 if (IS_ERR(request)) {
11660 ret = PTR_ERR(request);
6258fbe2 11661 goto cleanup_unpin;
26827088 11662 }
6258fbe2
JH
11663 }
11664
11665 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11666 page_flip_flags);
11667 if (ret)
11668 goto cleanup_unpin;
11669
6258fbe2 11670 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11671 }
11672
91af127f 11673 if (request)
75289874 11674 i915_add_request_no_flush(request);
91af127f 11675
1e3feefd 11676 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11677 work->enable_stall_check = true;
4fa62c89 11678
ab8d6675 11679 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11680 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11681 mutex_unlock(&dev->struct_mutex);
a071fa00 11682
a9ff8714
VS
11683 intel_frontbuffer_flip_prepare(dev,
11684 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11685
e5510fac
JB
11686 trace_i915_flip_request(intel_crtc->plane, obj);
11687
6b95a207 11688 return 0;
96b099fd 11689
4fa62c89 11690cleanup_unpin:
82bc3b2d 11691 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11692cleanup_pending:
0aa498d5 11693 if (!IS_ERR_OR_NULL(request))
91af127f 11694 i915_gem_request_cancel(request);
b4a98e57 11695 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11696 mutex_unlock(&dev->struct_mutex);
11697cleanup:
f4510a27 11698 crtc->primary->fb = old_fb;
afd65eb4 11699 update_state_fb(crtc->primary);
89ed88ba
CW
11700
11701 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11702 drm_framebuffer_unreference(work->old_fb);
96b099fd 11703
5e2d7afc 11704 spin_lock_irq(&dev->event_lock);
96b099fd 11705 intel_crtc->unpin_work = NULL;
5e2d7afc 11706 spin_unlock_irq(&dev->event_lock);
96b099fd 11707
87b6b101 11708 drm_crtc_vblank_put(crtc);
7317c75e 11709free_work:
96b099fd
CW
11710 kfree(work);
11711
f900db47 11712 if (ret == -EIO) {
02e0efb5
ML
11713 struct drm_atomic_state *state;
11714 struct drm_plane_state *plane_state;
11715
f900db47 11716out_hang:
02e0efb5
ML
11717 state = drm_atomic_state_alloc(dev);
11718 if (!state)
11719 return -ENOMEM;
11720 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11721
11722retry:
11723 plane_state = drm_atomic_get_plane_state(state, primary);
11724 ret = PTR_ERR_OR_ZERO(plane_state);
11725 if (!ret) {
11726 drm_atomic_set_fb_for_plane(plane_state, fb);
11727
11728 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11729 if (!ret)
11730 ret = drm_atomic_commit(state);
11731 }
11732
11733 if (ret == -EDEADLK) {
11734 drm_modeset_backoff(state->acquire_ctx);
11735 drm_atomic_state_clear(state);
11736 goto retry;
11737 }
11738
11739 if (ret)
11740 drm_atomic_state_free(state);
11741
f0d3dad3 11742 if (ret == 0 && event) {
5e2d7afc 11743 spin_lock_irq(&dev->event_lock);
a071fa00 11744 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11745 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11746 }
f900db47 11747 }
96b099fd 11748 return ret;
6b95a207
KH
11749}
11750
da20eabd
ML
11751
11752/**
11753 * intel_wm_need_update - Check whether watermarks need updating
11754 * @plane: drm plane
11755 * @state: new plane state
11756 *
11757 * Check current plane state versus the new one to determine whether
11758 * watermarks need to be recalculated.
11759 *
11760 * Returns true or false.
11761 */
11762static bool intel_wm_need_update(struct drm_plane *plane,
11763 struct drm_plane_state *state)
11764{
d21fbe87
MR
11765 struct intel_plane_state *new = to_intel_plane_state(state);
11766 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11767
11768 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11769 if (new->visible != cur->visible)
11770 return true;
11771
11772 if (!cur->base.fb || !new->base.fb)
11773 return false;
11774
11775 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11776 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11777 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11778 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11779 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11780 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11781 return true;
7809e5ae 11782
2791a16c 11783 return false;
7809e5ae
MR
11784}
11785
d21fbe87
MR
11786static bool needs_scaling(struct intel_plane_state *state)
11787{
11788 int src_w = drm_rect_width(&state->src) >> 16;
11789 int src_h = drm_rect_height(&state->src) >> 16;
11790 int dst_w = drm_rect_width(&state->dst);
11791 int dst_h = drm_rect_height(&state->dst);
11792
11793 return (src_w != dst_w || src_h != dst_h);
11794}
11795
da20eabd
ML
11796int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11797 struct drm_plane_state *plane_state)
11798{
ab1d3a0e 11799 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11800 struct drm_crtc *crtc = crtc_state->crtc;
11801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11802 struct drm_plane *plane = plane_state->plane;
11803 struct drm_device *dev = crtc->dev;
da20eabd
ML
11804 struct intel_plane_state *old_plane_state =
11805 to_intel_plane_state(plane->state);
11806 int idx = intel_crtc->base.base.id, ret;
11807 int i = drm_plane_index(plane);
11808 bool mode_changed = needs_modeset(crtc_state);
11809 bool was_crtc_enabled = crtc->state->active;
11810 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11811 bool turn_off, turn_on, visible, was_visible;
11812 struct drm_framebuffer *fb = plane_state->fb;
11813
11814 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11815 plane->type != DRM_PLANE_TYPE_CURSOR) {
11816 ret = skl_update_scaler_plane(
11817 to_intel_crtc_state(crtc_state),
11818 to_intel_plane_state(plane_state));
11819 if (ret)
11820 return ret;
11821 }
11822
da20eabd
ML
11823 was_visible = old_plane_state->visible;
11824 visible = to_intel_plane_state(plane_state)->visible;
11825
11826 if (!was_crtc_enabled && WARN_ON(was_visible))
11827 was_visible = false;
11828
35c08f43
ML
11829 /*
11830 * Visibility is calculated as if the crtc was on, but
11831 * after scaler setup everything depends on it being off
11832 * when the crtc isn't active.
11833 */
11834 if (!is_crtc_enabled)
11835 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11836
11837 if (!was_visible && !visible)
11838 return 0;
11839
11840 turn_off = was_visible && (!visible || mode_changed);
11841 turn_on = visible && (!was_visible || mode_changed);
11842
11843 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11844 plane->base.id, fb ? fb->base.id : -1);
11845
11846 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11847 plane->base.id, was_visible, visible,
11848 turn_off, turn_on, mode_changed);
11849
92826fcd
ML
11850 if (turn_on || turn_off) {
11851 pipe_config->wm_changed = true;
11852
852eb00d
VS
11853 /* must disable cxsr around plane enable/disable */
11854 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11855 if (is_crtc_enabled)
11856 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11857 pipe_config->disable_cxsr = true;
852eb00d
VS
11858 }
11859 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11860 pipe_config->wm_changed = true;
852eb00d 11861 }
da20eabd 11862
8be6ca85 11863 if (visible || was_visible)
a9ff8714
VS
11864 intel_crtc->atomic.fb_bits |=
11865 to_intel_plane(plane)->frontbuffer_bit;
11866
da20eabd
ML
11867 switch (plane->type) {
11868 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 11869 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11870 intel_crtc->atomic.update_fbc = true;
da20eabd 11871
da20eabd
ML
11872 /*
11873 * BDW signals flip done immediately if the plane
11874 * is disabled, even if the plane enable is already
11875 * armed to occur at the next vblank :(
11876 */
11877 if (turn_on && IS_BROADWELL(dev))
11878 intel_crtc->atomic.wait_vblank = true;
11879
da20eabd
ML
11880 break;
11881 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11882 break;
11883 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11884 /*
11885 * WaCxSRDisabledForSpriteScaling:ivb
11886 *
11887 * cstate->update_wm was already set above, so this flag will
11888 * take effect when we commit and program watermarks.
11889 */
11890 if (IS_IVYBRIDGE(dev) &&
11891 needs_scaling(to_intel_plane_state(plane_state)) &&
11892 !needs_scaling(old_plane_state)) {
11893 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11894 } else if (turn_off && !mode_changed) {
da20eabd
ML
11895 intel_crtc->atomic.wait_vblank = true;
11896 intel_crtc->atomic.update_sprite_watermarks |=
11897 1 << i;
11898 }
d21fbe87
MR
11899
11900 break;
da20eabd
ML
11901 }
11902 return 0;
11903}
11904
6d3a1ce7
ML
11905static bool encoders_cloneable(const struct intel_encoder *a,
11906 const struct intel_encoder *b)
11907{
11908 /* masks could be asymmetric, so check both ways */
11909 return a == b || (a->cloneable & (1 << b->type) &&
11910 b->cloneable & (1 << a->type));
11911}
11912
11913static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11914 struct intel_crtc *crtc,
11915 struct intel_encoder *encoder)
11916{
11917 struct intel_encoder *source_encoder;
11918 struct drm_connector *connector;
11919 struct drm_connector_state *connector_state;
11920 int i;
11921
11922 for_each_connector_in_state(state, connector, connector_state, i) {
11923 if (connector_state->crtc != &crtc->base)
11924 continue;
11925
11926 source_encoder =
11927 to_intel_encoder(connector_state->best_encoder);
11928 if (!encoders_cloneable(encoder, source_encoder))
11929 return false;
11930 }
11931
11932 return true;
11933}
11934
11935static bool check_encoder_cloning(struct drm_atomic_state *state,
11936 struct intel_crtc *crtc)
11937{
11938 struct intel_encoder *encoder;
11939 struct drm_connector *connector;
11940 struct drm_connector_state *connector_state;
11941 int i;
11942
11943 for_each_connector_in_state(state, connector, connector_state, i) {
11944 if (connector_state->crtc != &crtc->base)
11945 continue;
11946
11947 encoder = to_intel_encoder(connector_state->best_encoder);
11948 if (!check_single_encoder_cloning(state, crtc, encoder))
11949 return false;
11950 }
11951
11952 return true;
11953}
11954
11955static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11956 struct drm_crtc_state *crtc_state)
11957{
cf5a15be 11958 struct drm_device *dev = crtc->dev;
ad421372 11959 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11961 struct intel_crtc_state *pipe_config =
11962 to_intel_crtc_state(crtc_state);
6d3a1ce7 11963 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11964 int ret;
6d3a1ce7
ML
11965 bool mode_changed = needs_modeset(crtc_state);
11966
11967 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11968 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11969 return -EINVAL;
11970 }
11971
852eb00d 11972 if (mode_changed && !crtc_state->active)
92826fcd 11973 pipe_config->wm_changed = true;
eddfcbcd 11974
ad421372
ML
11975 if (mode_changed && crtc_state->enable &&
11976 dev_priv->display.crtc_compute_clock &&
11977 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11978 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11979 pipe_config);
11980 if (ret)
11981 return ret;
11982 }
11983
e435d6e5 11984 ret = 0;
86c8bbbe
MR
11985 if (dev_priv->display.compute_pipe_wm) {
11986 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
bf220452 11987 if (ret)
86c8bbbe
MR
11988 return ret;
11989 }
11990
e435d6e5
ML
11991 if (INTEL_INFO(dev)->gen >= 9) {
11992 if (mode_changed)
11993 ret = skl_update_scaler_crtc(pipe_config);
11994
11995 if (!ret)
11996 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11997 pipe_config);
11998 }
11999
12000 return ret;
6d3a1ce7
ML
12001}
12002
65b38e0d 12003static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12004 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12005 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12006 .atomic_begin = intel_begin_crtc_commit,
12007 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12008 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12009};
12010
d29b2f9d
ACO
12011static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12012{
12013 struct intel_connector *connector;
12014
12015 for_each_intel_connector(dev, connector) {
12016 if (connector->base.encoder) {
12017 connector->base.state->best_encoder =
12018 connector->base.encoder;
12019 connector->base.state->crtc =
12020 connector->base.encoder->crtc;
12021 } else {
12022 connector->base.state->best_encoder = NULL;
12023 connector->base.state->crtc = NULL;
12024 }
12025 }
12026}
12027
050f7aeb 12028static void
eba905b2 12029connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12030 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12031{
12032 int bpp = pipe_config->pipe_bpp;
12033
12034 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12035 connector->base.base.id,
c23cc417 12036 connector->base.name);
050f7aeb
DV
12037
12038 /* Don't use an invalid EDID bpc value */
12039 if (connector->base.display_info.bpc &&
12040 connector->base.display_info.bpc * 3 < bpp) {
12041 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12042 bpp, connector->base.display_info.bpc*3);
12043 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12044 }
12045
013dd9e0
JN
12046 /* Clamp bpp to default limit on screens without EDID 1.4 */
12047 if (connector->base.display_info.bpc == 0) {
12048 int type = connector->base.connector_type;
12049 int clamp_bpp = 24;
12050
12051 /* Fall back to 18 bpp when DP sink capability is unknown. */
12052 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12053 type == DRM_MODE_CONNECTOR_eDP)
12054 clamp_bpp = 18;
12055
12056 if (bpp > clamp_bpp) {
12057 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12058 bpp, clamp_bpp);
12059 pipe_config->pipe_bpp = clamp_bpp;
12060 }
050f7aeb
DV
12061 }
12062}
12063
4e53c2e0 12064static int
050f7aeb 12065compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12066 struct intel_crtc_state *pipe_config)
4e53c2e0 12067{
050f7aeb 12068 struct drm_device *dev = crtc->base.dev;
1486017f 12069 struct drm_atomic_state *state;
da3ced29
ACO
12070 struct drm_connector *connector;
12071 struct drm_connector_state *connector_state;
1486017f 12072 int bpp, i;
4e53c2e0 12073
666a4537 12074 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12075 bpp = 10*3;
d328c9d7
DV
12076 else if (INTEL_INFO(dev)->gen >= 5)
12077 bpp = 12*3;
12078 else
12079 bpp = 8*3;
12080
4e53c2e0 12081
4e53c2e0
DV
12082 pipe_config->pipe_bpp = bpp;
12083
1486017f
ACO
12084 state = pipe_config->base.state;
12085
4e53c2e0 12086 /* Clamp display bpp to EDID value */
da3ced29
ACO
12087 for_each_connector_in_state(state, connector, connector_state, i) {
12088 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12089 continue;
12090
da3ced29
ACO
12091 connected_sink_compute_bpp(to_intel_connector(connector),
12092 pipe_config);
4e53c2e0
DV
12093 }
12094
12095 return bpp;
12096}
12097
644db711
DV
12098static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12099{
12100 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12101 "type: 0x%x flags: 0x%x\n",
1342830c 12102 mode->crtc_clock,
644db711
DV
12103 mode->crtc_hdisplay, mode->crtc_hsync_start,
12104 mode->crtc_hsync_end, mode->crtc_htotal,
12105 mode->crtc_vdisplay, mode->crtc_vsync_start,
12106 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12107}
12108
c0b03411 12109static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12110 struct intel_crtc_state *pipe_config,
c0b03411
DV
12111 const char *context)
12112{
6a60cd87
CK
12113 struct drm_device *dev = crtc->base.dev;
12114 struct drm_plane *plane;
12115 struct intel_plane *intel_plane;
12116 struct intel_plane_state *state;
12117 struct drm_framebuffer *fb;
12118
12119 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12120 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12121
12122 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12123 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12124 pipe_config->pipe_bpp, pipe_config->dither);
12125 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12126 pipe_config->has_pch_encoder,
12127 pipe_config->fdi_lanes,
12128 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12129 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12130 pipe_config->fdi_m_n.tu);
90a6b7b0 12131 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12132 pipe_config->has_dp_encoder,
90a6b7b0 12133 pipe_config->lane_count,
eb14cb74
VS
12134 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12135 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12136 pipe_config->dp_m_n.tu);
b95af8be 12137
90a6b7b0 12138 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12139 pipe_config->has_dp_encoder,
90a6b7b0 12140 pipe_config->lane_count,
b95af8be
VK
12141 pipe_config->dp_m2_n2.gmch_m,
12142 pipe_config->dp_m2_n2.gmch_n,
12143 pipe_config->dp_m2_n2.link_m,
12144 pipe_config->dp_m2_n2.link_n,
12145 pipe_config->dp_m2_n2.tu);
12146
55072d19
DV
12147 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12148 pipe_config->has_audio,
12149 pipe_config->has_infoframe);
12150
c0b03411 12151 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12152 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12153 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12154 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12155 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12156 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12157 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12158 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12159 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12160 crtc->num_scalers,
12161 pipe_config->scaler_state.scaler_users,
12162 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12163 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12164 pipe_config->gmch_pfit.control,
12165 pipe_config->gmch_pfit.pgm_ratios,
12166 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12167 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12168 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12169 pipe_config->pch_pfit.size,
12170 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12171 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12172 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12173
415ff0f6 12174 if (IS_BROXTON(dev)) {
05712c15 12175 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12176 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12177 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12178 pipe_config->ddi_pll_sel,
12179 pipe_config->dpll_hw_state.ebb0,
05712c15 12180 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12181 pipe_config->dpll_hw_state.pll0,
12182 pipe_config->dpll_hw_state.pll1,
12183 pipe_config->dpll_hw_state.pll2,
12184 pipe_config->dpll_hw_state.pll3,
12185 pipe_config->dpll_hw_state.pll6,
12186 pipe_config->dpll_hw_state.pll8,
05712c15 12187 pipe_config->dpll_hw_state.pll9,
c8453338 12188 pipe_config->dpll_hw_state.pll10,
415ff0f6 12189 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12190 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12191 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12192 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12193 pipe_config->ddi_pll_sel,
12194 pipe_config->dpll_hw_state.ctrl1,
12195 pipe_config->dpll_hw_state.cfgcr1,
12196 pipe_config->dpll_hw_state.cfgcr2);
12197 } else if (HAS_DDI(dev)) {
00490c22 12198 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12199 pipe_config->ddi_pll_sel,
00490c22
ML
12200 pipe_config->dpll_hw_state.wrpll,
12201 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12202 } else {
12203 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12204 "fp0: 0x%x, fp1: 0x%x\n",
12205 pipe_config->dpll_hw_state.dpll,
12206 pipe_config->dpll_hw_state.dpll_md,
12207 pipe_config->dpll_hw_state.fp0,
12208 pipe_config->dpll_hw_state.fp1);
12209 }
12210
6a60cd87
CK
12211 DRM_DEBUG_KMS("planes on this crtc\n");
12212 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12213 intel_plane = to_intel_plane(plane);
12214 if (intel_plane->pipe != crtc->pipe)
12215 continue;
12216
12217 state = to_intel_plane_state(plane->state);
12218 fb = state->base.fb;
12219 if (!fb) {
12220 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12221 "disabled, scaler_id = %d\n",
12222 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12223 plane->base.id, intel_plane->pipe,
12224 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12225 drm_plane_index(plane), state->scaler_id);
12226 continue;
12227 }
12228
12229 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12230 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12231 plane->base.id, intel_plane->pipe,
12232 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12233 drm_plane_index(plane));
12234 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12235 fb->base.id, fb->width, fb->height, fb->pixel_format);
12236 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12237 state->scaler_id,
12238 state->src.x1 >> 16, state->src.y1 >> 16,
12239 drm_rect_width(&state->src) >> 16,
12240 drm_rect_height(&state->src) >> 16,
12241 state->dst.x1, state->dst.y1,
12242 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12243 }
c0b03411
DV
12244}
12245
5448a00d 12246static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12247{
5448a00d 12248 struct drm_device *dev = state->dev;
da3ced29 12249 struct drm_connector *connector;
00f0b378
VS
12250 unsigned int used_ports = 0;
12251
12252 /*
12253 * Walk the connector list instead of the encoder
12254 * list to detect the problem on ddi platforms
12255 * where there's just one encoder per digital port.
12256 */
0bff4858
VS
12257 drm_for_each_connector(connector, dev) {
12258 struct drm_connector_state *connector_state;
12259 struct intel_encoder *encoder;
12260
12261 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12262 if (!connector_state)
12263 connector_state = connector->state;
12264
5448a00d 12265 if (!connector_state->best_encoder)
00f0b378
VS
12266 continue;
12267
5448a00d
ACO
12268 encoder = to_intel_encoder(connector_state->best_encoder);
12269
12270 WARN_ON(!connector_state->crtc);
00f0b378
VS
12271
12272 switch (encoder->type) {
12273 unsigned int port_mask;
12274 case INTEL_OUTPUT_UNKNOWN:
12275 if (WARN_ON(!HAS_DDI(dev)))
12276 break;
12277 case INTEL_OUTPUT_DISPLAYPORT:
12278 case INTEL_OUTPUT_HDMI:
12279 case INTEL_OUTPUT_EDP:
12280 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12281
12282 /* the same port mustn't appear more than once */
12283 if (used_ports & port_mask)
12284 return false;
12285
12286 used_ports |= port_mask;
12287 default:
12288 break;
12289 }
12290 }
12291
12292 return true;
12293}
12294
83a57153
ACO
12295static void
12296clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12297{
12298 struct drm_crtc_state tmp_state;
663a3640 12299 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12300 struct intel_dpll_hw_state dpll_hw_state;
12301 enum intel_dpll_id shared_dpll;
8504c74c 12302 uint32_t ddi_pll_sel;
c4e2d043 12303 bool force_thru;
83a57153 12304
7546a384
ACO
12305 /* FIXME: before the switch to atomic started, a new pipe_config was
12306 * kzalloc'd. Code that depends on any field being zero should be
12307 * fixed, so that the crtc_state can be safely duplicated. For now,
12308 * only fields that are know to not cause problems are preserved. */
12309
83a57153 12310 tmp_state = crtc_state->base;
663a3640 12311 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12312 shared_dpll = crtc_state->shared_dpll;
12313 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12314 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12315 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12316
83a57153 12317 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12318
83a57153 12319 crtc_state->base = tmp_state;
663a3640 12320 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12321 crtc_state->shared_dpll = shared_dpll;
12322 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12323 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12324 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12325}
12326
548ee15b 12327static int
b8cecdf5 12328intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12329 struct intel_crtc_state *pipe_config)
ee7b9f93 12330{
b359283a 12331 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12332 struct intel_encoder *encoder;
da3ced29 12333 struct drm_connector *connector;
0b901879 12334 struct drm_connector_state *connector_state;
d328c9d7 12335 int base_bpp, ret = -EINVAL;
0b901879 12336 int i;
e29c22c0 12337 bool retry = true;
ee7b9f93 12338
83a57153 12339 clear_intel_crtc_state(pipe_config);
7758a113 12340
e143a21c
DV
12341 pipe_config->cpu_transcoder =
12342 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12343
2960bc9c
ID
12344 /*
12345 * Sanitize sync polarity flags based on requested ones. If neither
12346 * positive or negative polarity is requested, treat this as meaning
12347 * negative polarity.
12348 */
2d112de7 12349 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12350 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12351 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12352
2d112de7 12353 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12354 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12355 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12356
d328c9d7
DV
12357 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12358 pipe_config);
12359 if (base_bpp < 0)
4e53c2e0
DV
12360 goto fail;
12361
e41a56be
VS
12362 /*
12363 * Determine the real pipe dimensions. Note that stereo modes can
12364 * increase the actual pipe size due to the frame doubling and
12365 * insertion of additional space for blanks between the frame. This
12366 * is stored in the crtc timings. We use the requested mode to do this
12367 * computation to clearly distinguish it from the adjusted mode, which
12368 * can be changed by the connectors in the below retry loop.
12369 */
2d112de7 12370 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12371 &pipe_config->pipe_src_w,
12372 &pipe_config->pipe_src_h);
e41a56be 12373
e29c22c0 12374encoder_retry:
ef1b460d 12375 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12376 pipe_config->port_clock = 0;
ef1b460d 12377 pipe_config->pixel_multiplier = 1;
ff9a6750 12378
135c81b8 12379 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12380 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12381 CRTC_STEREO_DOUBLE);
135c81b8 12382
7758a113
DV
12383 /* Pass our mode to the connectors and the CRTC to give them a chance to
12384 * adjust it according to limitations or connector properties, and also
12385 * a chance to reject the mode entirely.
47f1c6c9 12386 */
da3ced29 12387 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12388 if (connector_state->crtc != crtc)
7758a113 12389 continue;
7ae89233 12390
0b901879
ACO
12391 encoder = to_intel_encoder(connector_state->best_encoder);
12392
efea6e8e
DV
12393 if (!(encoder->compute_config(encoder, pipe_config))) {
12394 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12395 goto fail;
12396 }
ee7b9f93 12397 }
47f1c6c9 12398
ff9a6750
DV
12399 /* Set default port clock if not overwritten by the encoder. Needs to be
12400 * done afterwards in case the encoder adjusts the mode. */
12401 if (!pipe_config->port_clock)
2d112de7 12402 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12403 * pipe_config->pixel_multiplier;
ff9a6750 12404
a43f6e0f 12405 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12406 if (ret < 0) {
7758a113
DV
12407 DRM_DEBUG_KMS("CRTC fixup failed\n");
12408 goto fail;
ee7b9f93 12409 }
e29c22c0
DV
12410
12411 if (ret == RETRY) {
12412 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12413 ret = -EINVAL;
12414 goto fail;
12415 }
12416
12417 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12418 retry = false;
12419 goto encoder_retry;
12420 }
12421
e8fa4270
DV
12422 /* Dithering seems to not pass-through bits correctly when it should, so
12423 * only enable it on 6bpc panels. */
12424 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12425 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12426 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12427
7758a113 12428fail:
548ee15b 12429 return ret;
ee7b9f93 12430}
47f1c6c9 12431
ea9d758d 12432static void
4740b0f2 12433intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12434{
0a9ab303
ACO
12435 struct drm_crtc *crtc;
12436 struct drm_crtc_state *crtc_state;
8a75d157 12437 int i;
ea9d758d 12438
7668851f 12439 /* Double check state. */
8a75d157 12440 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12441 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12442
12443 /* Update hwmode for vblank functions */
12444 if (crtc->state->active)
12445 crtc->hwmode = crtc->state->adjusted_mode;
12446 else
12447 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12448
12449 /*
12450 * Update legacy state to satisfy fbc code. This can
12451 * be removed when fbc uses the atomic state.
12452 */
12453 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12454 struct drm_plane_state *plane_state = crtc->primary->state;
12455
12456 crtc->primary->fb = plane_state->fb;
12457 crtc->x = plane_state->src_x >> 16;
12458 crtc->y = plane_state->src_y >> 16;
12459 }
ea9d758d 12460 }
ea9d758d
DV
12461}
12462
3bd26263 12463static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12464{
3bd26263 12465 int diff;
f1f644dc
JB
12466
12467 if (clock1 == clock2)
12468 return true;
12469
12470 if (!clock1 || !clock2)
12471 return false;
12472
12473 diff = abs(clock1 - clock2);
12474
12475 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12476 return true;
12477
12478 return false;
12479}
12480
25c5b266
DV
12481#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12482 list_for_each_entry((intel_crtc), \
12483 &(dev)->mode_config.crtc_list, \
12484 base.head) \
95150bdf 12485 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12486
cfb23ed6
ML
12487static bool
12488intel_compare_m_n(unsigned int m, unsigned int n,
12489 unsigned int m2, unsigned int n2,
12490 bool exact)
12491{
12492 if (m == m2 && n == n2)
12493 return true;
12494
12495 if (exact || !m || !n || !m2 || !n2)
12496 return false;
12497
12498 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12499
31d10b57
ML
12500 if (n > n2) {
12501 while (n > n2) {
cfb23ed6
ML
12502 m2 <<= 1;
12503 n2 <<= 1;
12504 }
31d10b57
ML
12505 } else if (n < n2) {
12506 while (n < n2) {
cfb23ed6
ML
12507 m <<= 1;
12508 n <<= 1;
12509 }
12510 }
12511
31d10b57
ML
12512 if (n != n2)
12513 return false;
12514
12515 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12516}
12517
12518static bool
12519intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12520 struct intel_link_m_n *m2_n2,
12521 bool adjust)
12522{
12523 if (m_n->tu == m2_n2->tu &&
12524 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12525 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12526 intel_compare_m_n(m_n->link_m, m_n->link_n,
12527 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12528 if (adjust)
12529 *m2_n2 = *m_n;
12530
12531 return true;
12532 }
12533
12534 return false;
12535}
12536
0e8ffe1b 12537static bool
2fa2fe9a 12538intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12539 struct intel_crtc_state *current_config,
cfb23ed6
ML
12540 struct intel_crtc_state *pipe_config,
12541 bool adjust)
0e8ffe1b 12542{
cfb23ed6
ML
12543 bool ret = true;
12544
12545#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12546 do { \
12547 if (!adjust) \
12548 DRM_ERROR(fmt, ##__VA_ARGS__); \
12549 else \
12550 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12551 } while (0)
12552
66e985c0
DV
12553#define PIPE_CONF_CHECK_X(name) \
12554 if (current_config->name != pipe_config->name) { \
cfb23ed6 12555 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12556 "(expected 0x%08x, found 0x%08x)\n", \
12557 current_config->name, \
12558 pipe_config->name); \
cfb23ed6 12559 ret = false; \
66e985c0
DV
12560 }
12561
08a24034
DV
12562#define PIPE_CONF_CHECK_I(name) \
12563 if (current_config->name != pipe_config->name) { \
cfb23ed6 12564 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12565 "(expected %i, found %i)\n", \
12566 current_config->name, \
12567 pipe_config->name); \
cfb23ed6
ML
12568 ret = false; \
12569 }
12570
12571#define PIPE_CONF_CHECK_M_N(name) \
12572 if (!intel_compare_link_m_n(&current_config->name, \
12573 &pipe_config->name,\
12574 adjust)) { \
12575 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12576 "(expected tu %i gmch %i/%i link %i/%i, " \
12577 "found tu %i, gmch %i/%i link %i/%i)\n", \
12578 current_config->name.tu, \
12579 current_config->name.gmch_m, \
12580 current_config->name.gmch_n, \
12581 current_config->name.link_m, \
12582 current_config->name.link_n, \
12583 pipe_config->name.tu, \
12584 pipe_config->name.gmch_m, \
12585 pipe_config->name.gmch_n, \
12586 pipe_config->name.link_m, \
12587 pipe_config->name.link_n); \
12588 ret = false; \
12589 }
12590
12591#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12592 if (!intel_compare_link_m_n(&current_config->name, \
12593 &pipe_config->name, adjust) && \
12594 !intel_compare_link_m_n(&current_config->alt_name, \
12595 &pipe_config->name, adjust)) { \
12596 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12597 "(expected tu %i gmch %i/%i link %i/%i, " \
12598 "or tu %i gmch %i/%i link %i/%i, " \
12599 "found tu %i, gmch %i/%i link %i/%i)\n", \
12600 current_config->name.tu, \
12601 current_config->name.gmch_m, \
12602 current_config->name.gmch_n, \
12603 current_config->name.link_m, \
12604 current_config->name.link_n, \
12605 current_config->alt_name.tu, \
12606 current_config->alt_name.gmch_m, \
12607 current_config->alt_name.gmch_n, \
12608 current_config->alt_name.link_m, \
12609 current_config->alt_name.link_n, \
12610 pipe_config->name.tu, \
12611 pipe_config->name.gmch_m, \
12612 pipe_config->name.gmch_n, \
12613 pipe_config->name.link_m, \
12614 pipe_config->name.link_n); \
12615 ret = false; \
88adfff1
DV
12616 }
12617
b95af8be
VK
12618/* This is required for BDW+ where there is only one set of registers for
12619 * switching between high and low RR.
12620 * This macro can be used whenever a comparison has to be made between one
12621 * hw state and multiple sw state variables.
12622 */
12623#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12624 if ((current_config->name != pipe_config->name) && \
12625 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12626 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12627 "(expected %i or %i, found %i)\n", \
12628 current_config->name, \
12629 current_config->alt_name, \
12630 pipe_config->name); \
cfb23ed6 12631 ret = false; \
b95af8be
VK
12632 }
12633
1bd1bd80
DV
12634#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12635 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12636 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12637 "(expected %i, found %i)\n", \
12638 current_config->name & (mask), \
12639 pipe_config->name & (mask)); \
cfb23ed6 12640 ret = false; \
1bd1bd80
DV
12641 }
12642
5e550656
VS
12643#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12644 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12645 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12646 "(expected %i, found %i)\n", \
12647 current_config->name, \
12648 pipe_config->name); \
cfb23ed6 12649 ret = false; \
5e550656
VS
12650 }
12651
bb760063
DV
12652#define PIPE_CONF_QUIRK(quirk) \
12653 ((current_config->quirks | pipe_config->quirks) & (quirk))
12654
eccb140b
DV
12655 PIPE_CONF_CHECK_I(cpu_transcoder);
12656
08a24034
DV
12657 PIPE_CONF_CHECK_I(has_pch_encoder);
12658 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12659 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12660
eb14cb74 12661 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12662 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12663
12664 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12665 PIPE_CONF_CHECK_M_N(dp_m_n);
12666
cfb23ed6
ML
12667 if (current_config->has_drrs)
12668 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12669 } else
12670 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12671
a65347ba
JN
12672 PIPE_CONF_CHECK_I(has_dsi_encoder);
12673
2d112de7
ACO
12674 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12675 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12676 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12677 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12678 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12679 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12680
2d112de7
ACO
12681 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12687
c93f54cf 12688 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12689 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12690 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12691 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12692 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12693 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12694
9ed109a7
DV
12695 PIPE_CONF_CHECK_I(has_audio);
12696
2d112de7 12697 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12698 DRM_MODE_FLAG_INTERLACE);
12699
bb760063 12700 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12701 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12702 DRM_MODE_FLAG_PHSYNC);
2d112de7 12703 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12704 DRM_MODE_FLAG_NHSYNC);
2d112de7 12705 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12706 DRM_MODE_FLAG_PVSYNC);
2d112de7 12707 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12708 DRM_MODE_FLAG_NVSYNC);
12709 }
045ac3b5 12710
333b8ca8 12711 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12712 /* pfit ratios are autocomputed by the hw on gen4+ */
12713 if (INTEL_INFO(dev)->gen < 4)
12714 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12715 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12716
bfd16b2a
ML
12717 if (!adjust) {
12718 PIPE_CONF_CHECK_I(pipe_src_w);
12719 PIPE_CONF_CHECK_I(pipe_src_h);
12720
12721 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12722 if (current_config->pch_pfit.enabled) {
12723 PIPE_CONF_CHECK_X(pch_pfit.pos);
12724 PIPE_CONF_CHECK_X(pch_pfit.size);
12725 }
2fa2fe9a 12726
7aefe2b5
ML
12727 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12728 }
a1b2278e 12729
e59150dc
JB
12730 /* BDW+ don't expose a synchronous way to read the state */
12731 if (IS_HASWELL(dev))
12732 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12733
282740f7
VS
12734 PIPE_CONF_CHECK_I(double_wide);
12735
26804afd
DV
12736 PIPE_CONF_CHECK_X(ddi_pll_sel);
12737
c0d43d62 12738 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12739 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12740 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12741 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12742 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12743 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12744 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12745 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12746 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12747 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12748
42571aef
VS
12749 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12750 PIPE_CONF_CHECK_I(pipe_bpp);
12751
2d112de7 12752 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12753 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12754
66e985c0 12755#undef PIPE_CONF_CHECK_X
08a24034 12756#undef PIPE_CONF_CHECK_I
b95af8be 12757#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12758#undef PIPE_CONF_CHECK_FLAGS
5e550656 12759#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12760#undef PIPE_CONF_QUIRK
cfb23ed6 12761#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12762
cfb23ed6 12763 return ret;
0e8ffe1b
DV
12764}
12765
08db6652
DL
12766static void check_wm_state(struct drm_device *dev)
12767{
12768 struct drm_i915_private *dev_priv = dev->dev_private;
12769 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12770 struct intel_crtc *intel_crtc;
12771 int plane;
12772
12773 if (INTEL_INFO(dev)->gen < 9)
12774 return;
12775
12776 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12777 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12778
12779 for_each_intel_crtc(dev, intel_crtc) {
12780 struct skl_ddb_entry *hw_entry, *sw_entry;
12781 const enum pipe pipe = intel_crtc->pipe;
12782
12783 if (!intel_crtc->active)
12784 continue;
12785
12786 /* planes */
dd740780 12787 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12788 hw_entry = &hw_ddb.plane[pipe][plane];
12789 sw_entry = &sw_ddb->plane[pipe][plane];
12790
12791 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12792 continue;
12793
12794 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12795 "(expected (%u,%u), found (%u,%u))\n",
12796 pipe_name(pipe), plane + 1,
12797 sw_entry->start, sw_entry->end,
12798 hw_entry->start, hw_entry->end);
12799 }
12800
12801 /* cursor */
4969d33e
MR
12802 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12803 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12804
12805 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12806 continue;
12807
12808 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12809 "(expected (%u,%u), found (%u,%u))\n",
12810 pipe_name(pipe),
12811 sw_entry->start, sw_entry->end,
12812 hw_entry->start, hw_entry->end);
12813 }
12814}
12815
91d1b4bd 12816static void
35dd3c64
ML
12817check_connector_state(struct drm_device *dev,
12818 struct drm_atomic_state *old_state)
8af6cf88 12819{
35dd3c64
ML
12820 struct drm_connector_state *old_conn_state;
12821 struct drm_connector *connector;
12822 int i;
8af6cf88 12823
35dd3c64
ML
12824 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12825 struct drm_encoder *encoder = connector->encoder;
12826 struct drm_connector_state *state = connector->state;
ad3c558f 12827
8af6cf88
DV
12828 /* This also checks the encoder/connector hw state with the
12829 * ->get_hw_state callbacks. */
35dd3c64 12830 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12831
ad3c558f 12832 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12833 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12834 }
91d1b4bd
DV
12835}
12836
12837static void
12838check_encoder_state(struct drm_device *dev)
12839{
12840 struct intel_encoder *encoder;
12841 struct intel_connector *connector;
8af6cf88 12842
b2784e15 12843 for_each_intel_encoder(dev, encoder) {
8af6cf88 12844 bool enabled = false;
4d20cd86 12845 enum pipe pipe;
8af6cf88
DV
12846
12847 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12848 encoder->base.base.id,
8e329a03 12849 encoder->base.name);
8af6cf88 12850
3a3371ff 12851 for_each_intel_connector(dev, connector) {
4d20cd86 12852 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12853 continue;
12854 enabled = true;
ad3c558f
ML
12855
12856 I915_STATE_WARN(connector->base.state->crtc !=
12857 encoder->base.crtc,
12858 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12859 }
0e32b39c 12860
e2c719b7 12861 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12862 "encoder's enabled state mismatch "
12863 "(expected %i, found %i)\n",
12864 !!encoder->base.crtc, enabled);
7c60d198
ML
12865
12866 if (!encoder->base.crtc) {
4d20cd86 12867 bool active;
7c60d198 12868
4d20cd86
ML
12869 active = encoder->get_hw_state(encoder, &pipe);
12870 I915_STATE_WARN(active,
12871 "encoder detached but still enabled on pipe %c.\n",
12872 pipe_name(pipe));
7c60d198 12873 }
8af6cf88 12874 }
91d1b4bd
DV
12875}
12876
12877static void
4d20cd86 12878check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12879{
fbee40df 12880 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12881 struct intel_encoder *encoder;
4d20cd86
ML
12882 struct drm_crtc_state *old_crtc_state;
12883 struct drm_crtc *crtc;
12884 int i;
8af6cf88 12885
4d20cd86
ML
12886 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12888 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12889 bool active;
8af6cf88 12890
bfd16b2a
ML
12891 if (!needs_modeset(crtc->state) &&
12892 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12893 continue;
045ac3b5 12894
4d20cd86
ML
12895 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12896 pipe_config = to_intel_crtc_state(old_crtc_state);
12897 memset(pipe_config, 0, sizeof(*pipe_config));
12898 pipe_config->base.crtc = crtc;
12899 pipe_config->base.state = old_state;
8af6cf88 12900
4d20cd86
ML
12901 DRM_DEBUG_KMS("[CRTC:%d]\n",
12902 crtc->base.id);
8af6cf88 12903
4d20cd86
ML
12904 active = dev_priv->display.get_pipe_config(intel_crtc,
12905 pipe_config);
d62cf62a 12906
b6b5d049 12907 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12908 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12909 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12910 active = crtc->state->active;
6c49f241 12911
4d20cd86 12912 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12913 "crtc active state doesn't match with hw state "
4d20cd86 12914 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12915
4d20cd86 12916 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12917 "transitional active state does not match atomic hw state "
4d20cd86
ML
12918 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12919
12920 for_each_encoder_on_crtc(dev, crtc, encoder) {
12921 enum pipe pipe;
12922
12923 active = encoder->get_hw_state(encoder, &pipe);
12924 I915_STATE_WARN(active != crtc->state->active,
12925 "[ENCODER:%i] active %i with crtc active %i\n",
12926 encoder->base.base.id, active, crtc->state->active);
12927
12928 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12929 "Encoder connected to wrong pipe %c\n",
12930 pipe_name(pipe));
12931
12932 if (active)
12933 encoder->get_config(encoder, pipe_config);
12934 }
53d9f4e9 12935
4d20cd86 12936 if (!crtc->state->active)
cfb23ed6
ML
12937 continue;
12938
4d20cd86
ML
12939 sw_config = to_intel_crtc_state(crtc->state);
12940 if (!intel_pipe_config_compare(dev, sw_config,
12941 pipe_config, false)) {
e2c719b7 12942 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12943 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12944 "[hw state]");
4d20cd86 12945 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12946 "[sw state]");
12947 }
8af6cf88
DV
12948 }
12949}
12950
91d1b4bd
DV
12951static void
12952check_shared_dpll_state(struct drm_device *dev)
12953{
fbee40df 12954 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12955 struct intel_crtc *crtc;
12956 struct intel_dpll_hw_state dpll_hw_state;
12957 int i;
5358901f
DV
12958
12959 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12960 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12961 int enabled_crtcs = 0, active_crtcs = 0;
12962 bool active;
12963
12964 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12965
12966 DRM_DEBUG_KMS("%s\n", pll->name);
12967
12968 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12969
e2c719b7 12970 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12971 "more active pll users than references: %i vs %i\n",
3e369b76 12972 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12973 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12974 "pll in active use but not on in sw tracking\n");
e2c719b7 12975 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12976 "pll in on but not on in use in sw tracking\n");
e2c719b7 12977 I915_STATE_WARN(pll->on != active,
5358901f
DV
12978 "pll on state mismatch (expected %i, found %i)\n",
12979 pll->on, active);
12980
d3fcc808 12981 for_each_intel_crtc(dev, crtc) {
83d65738 12982 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12983 enabled_crtcs++;
12984 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12985 active_crtcs++;
12986 }
e2c719b7 12987 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12988 "pll active crtcs mismatch (expected %i, found %i)\n",
12989 pll->active, active_crtcs);
e2c719b7 12990 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12991 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12992 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12993
e2c719b7 12994 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12995 sizeof(dpll_hw_state)),
12996 "pll hw state mismatch\n");
5358901f 12997 }
8af6cf88
DV
12998}
12999
ee165b1a
ML
13000static void
13001intel_modeset_check_state(struct drm_device *dev,
13002 struct drm_atomic_state *old_state)
91d1b4bd 13003{
08db6652 13004 check_wm_state(dev);
35dd3c64 13005 check_connector_state(dev, old_state);
91d1b4bd 13006 check_encoder_state(dev);
4d20cd86 13007 check_crtc_state(dev, old_state);
91d1b4bd
DV
13008 check_shared_dpll_state(dev);
13009}
13010
5cec258b 13011void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13012 int dotclock)
13013{
13014 /*
13015 * FDI already provided one idea for the dotclock.
13016 * Yell if the encoder disagrees.
13017 */
2d112de7 13018 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13019 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13020 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13021}
13022
80715b2f
VS
13023static void update_scanline_offset(struct intel_crtc *crtc)
13024{
13025 struct drm_device *dev = crtc->base.dev;
13026
13027 /*
13028 * The scanline counter increments at the leading edge of hsync.
13029 *
13030 * On most platforms it starts counting from vtotal-1 on the
13031 * first active line. That means the scanline counter value is
13032 * always one less than what we would expect. Ie. just after
13033 * start of vblank, which also occurs at start of hsync (on the
13034 * last active line), the scanline counter will read vblank_start-1.
13035 *
13036 * On gen2 the scanline counter starts counting from 1 instead
13037 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13038 * to keep the value positive), instead of adding one.
13039 *
13040 * On HSW+ the behaviour of the scanline counter depends on the output
13041 * type. For DP ports it behaves like most other platforms, but on HDMI
13042 * there's an extra 1 line difference. So we need to add two instead of
13043 * one to the value.
13044 */
13045 if (IS_GEN2(dev)) {
124abe07 13046 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13047 int vtotal;
13048
124abe07
VS
13049 vtotal = adjusted_mode->crtc_vtotal;
13050 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13051 vtotal /= 2;
13052
13053 crtc->scanline_offset = vtotal - 1;
13054 } else if (HAS_DDI(dev) &&
409ee761 13055 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13056 crtc->scanline_offset = 2;
13057 } else
13058 crtc->scanline_offset = 1;
13059}
13060
ad421372 13061static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13062{
225da59b 13063 struct drm_device *dev = state->dev;
ed6739ef 13064 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13065 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13066 struct drm_crtc *crtc;
13067 struct drm_crtc_state *crtc_state;
0a9ab303 13068 int i;
ed6739ef
ACO
13069
13070 if (!dev_priv->display.crtc_compute_clock)
ad421372 13071 return;
ed6739ef 13072
0a9ab303 13073 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13075 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13076
fb1a38a9 13077 if (!needs_modeset(crtc_state))
225da59b
ACO
13078 continue;
13079
fb1a38a9
ML
13080 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13081
13082 if (old_dpll == DPLL_ID_PRIVATE)
13083 continue;
0a9ab303 13084
ad421372
ML
13085 if (!shared_dpll)
13086 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13087
fb1a38a9 13088 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13089 }
ed6739ef
ACO
13090}
13091
99d736a2
ML
13092/*
13093 * This implements the workaround described in the "notes" section of the mode
13094 * set sequence documentation. When going from no pipes or single pipe to
13095 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13096 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13097 */
13098static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13099{
13100 struct drm_crtc_state *crtc_state;
13101 struct intel_crtc *intel_crtc;
13102 struct drm_crtc *crtc;
13103 struct intel_crtc_state *first_crtc_state = NULL;
13104 struct intel_crtc_state *other_crtc_state = NULL;
13105 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13106 int i;
13107
13108 /* look at all crtc's that are going to be enabled in during modeset */
13109 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13110 intel_crtc = to_intel_crtc(crtc);
13111
13112 if (!crtc_state->active || !needs_modeset(crtc_state))
13113 continue;
13114
13115 if (first_crtc_state) {
13116 other_crtc_state = to_intel_crtc_state(crtc_state);
13117 break;
13118 } else {
13119 first_crtc_state = to_intel_crtc_state(crtc_state);
13120 first_pipe = intel_crtc->pipe;
13121 }
13122 }
13123
13124 /* No workaround needed? */
13125 if (!first_crtc_state)
13126 return 0;
13127
13128 /* w/a possibly needed, check how many crtc's are already enabled. */
13129 for_each_intel_crtc(state->dev, intel_crtc) {
13130 struct intel_crtc_state *pipe_config;
13131
13132 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13133 if (IS_ERR(pipe_config))
13134 return PTR_ERR(pipe_config);
13135
13136 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13137
13138 if (!pipe_config->base.active ||
13139 needs_modeset(&pipe_config->base))
13140 continue;
13141
13142 /* 2 or more enabled crtcs means no need for w/a */
13143 if (enabled_pipe != INVALID_PIPE)
13144 return 0;
13145
13146 enabled_pipe = intel_crtc->pipe;
13147 }
13148
13149 if (enabled_pipe != INVALID_PIPE)
13150 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13151 else if (other_crtc_state)
13152 other_crtc_state->hsw_workaround_pipe = first_pipe;
13153
13154 return 0;
13155}
13156
27c329ed
ML
13157static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13158{
13159 struct drm_crtc *crtc;
13160 struct drm_crtc_state *crtc_state;
13161 int ret = 0;
13162
13163 /* add all active pipes to the state */
13164 for_each_crtc(state->dev, crtc) {
13165 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13166 if (IS_ERR(crtc_state))
13167 return PTR_ERR(crtc_state);
13168
13169 if (!crtc_state->active || needs_modeset(crtc_state))
13170 continue;
13171
13172 crtc_state->mode_changed = true;
13173
13174 ret = drm_atomic_add_affected_connectors(state, crtc);
13175 if (ret)
13176 break;
13177
13178 ret = drm_atomic_add_affected_planes(state, crtc);
13179 if (ret)
13180 break;
13181 }
13182
13183 return ret;
13184}
13185
c347a676 13186static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13187{
565602d7
ML
13188 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13189 struct drm_i915_private *dev_priv = state->dev->dev_private;
13190 struct drm_crtc *crtc;
13191 struct drm_crtc_state *crtc_state;
13192 int ret = 0, i;
054518dd 13193
b359283a
ML
13194 if (!check_digital_port_conflicts(state)) {
13195 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13196 return -EINVAL;
13197 }
13198
565602d7
ML
13199 intel_state->modeset = true;
13200 intel_state->active_crtcs = dev_priv->active_crtcs;
13201
13202 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13203 if (crtc_state->active)
13204 intel_state->active_crtcs |= 1 << i;
13205 else
13206 intel_state->active_crtcs &= ~(1 << i);
13207 }
13208
054518dd
ACO
13209 /*
13210 * See if the config requires any additional preparation, e.g.
13211 * to adjust global state with pipes off. We need to do this
13212 * here so we can get the modeset_pipe updated config for the new
13213 * mode set on this crtc. For other crtcs we need to use the
13214 * adjusted_mode bits in the crtc directly.
13215 */
27c329ed 13216 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13217 ret = dev_priv->display.modeset_calc_cdclk(state);
13218
1a617b77 13219 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13220 ret = intel_modeset_all_pipes(state);
13221
13222 if (ret < 0)
054518dd 13223 return ret;
27c329ed 13224 } else
1a617b77 13225 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13226
ad421372 13227 intel_modeset_clear_plls(state);
054518dd 13228
565602d7 13229 if (IS_HASWELL(dev_priv))
ad421372 13230 return haswell_mode_set_planes_workaround(state);
99d736a2 13231
ad421372 13232 return 0;
c347a676
ACO
13233}
13234
aa363136
MR
13235/*
13236 * Handle calculation of various watermark data at the end of the atomic check
13237 * phase. The code here should be run after the per-crtc and per-plane 'check'
13238 * handlers to ensure that all derived state has been updated.
13239 */
13240static void calc_watermark_data(struct drm_atomic_state *state)
13241{
13242 struct drm_device *dev = state->dev;
13243 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13244 struct drm_crtc *crtc;
13245 struct drm_crtc_state *cstate;
13246 struct drm_plane *plane;
13247 struct drm_plane_state *pstate;
13248
13249 /*
13250 * Calculate watermark configuration details now that derived
13251 * plane/crtc state is all properly updated.
13252 */
13253 drm_for_each_crtc(crtc, dev) {
13254 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13255 crtc->state;
13256
13257 if (cstate->active)
13258 intel_state->wm_config.num_pipes_active++;
13259 }
13260 drm_for_each_legacy_plane(plane, dev) {
13261 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13262 plane->state;
13263
13264 if (!to_intel_plane_state(pstate)->visible)
13265 continue;
13266
13267 intel_state->wm_config.sprites_enabled = true;
13268 if (pstate->crtc_w != pstate->src_w >> 16 ||
13269 pstate->crtc_h != pstate->src_h >> 16)
13270 intel_state->wm_config.sprites_scaled = true;
13271 }
13272}
13273
74c090b1
ML
13274/**
13275 * intel_atomic_check - validate state object
13276 * @dev: drm device
13277 * @state: state to validate
13278 */
13279static int intel_atomic_check(struct drm_device *dev,
13280 struct drm_atomic_state *state)
c347a676 13281{
dd8b3bdb 13282 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13283 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13284 struct drm_crtc *crtc;
13285 struct drm_crtc_state *crtc_state;
13286 int ret, i;
61333b60 13287 bool any_ms = false;
c347a676 13288
74c090b1 13289 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13290 if (ret)
13291 return ret;
13292
c347a676 13293 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13294 struct intel_crtc_state *pipe_config =
13295 to_intel_crtc_state(crtc_state);
1ed51de9 13296
ba8af3e5
ML
13297 memset(&to_intel_crtc(crtc)->atomic, 0,
13298 sizeof(struct intel_crtc_atomic_commit));
13299
1ed51de9
DV
13300 /* Catch I915_MODE_FLAG_INHERITED */
13301 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13302 crtc_state->mode_changed = true;
cfb23ed6 13303
61333b60
ML
13304 if (!crtc_state->enable) {
13305 if (needs_modeset(crtc_state))
13306 any_ms = true;
c347a676 13307 continue;
61333b60 13308 }
c347a676 13309
26495481 13310 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13311 continue;
13312
26495481
DV
13313 /* FIXME: For only active_changed we shouldn't need to do any
13314 * state recomputation at all. */
13315
1ed51de9
DV
13316 ret = drm_atomic_add_affected_connectors(state, crtc);
13317 if (ret)
13318 return ret;
b359283a 13319
cfb23ed6 13320 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13321 if (ret)
13322 return ret;
13323
73831236 13324 if (i915.fastboot &&
dd8b3bdb 13325 intel_pipe_config_compare(dev,
cfb23ed6 13326 to_intel_crtc_state(crtc->state),
1ed51de9 13327 pipe_config, true)) {
26495481 13328 crtc_state->mode_changed = false;
bfd16b2a 13329 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13330 }
13331
13332 if (needs_modeset(crtc_state)) {
13333 any_ms = true;
cfb23ed6
ML
13334
13335 ret = drm_atomic_add_affected_planes(state, crtc);
13336 if (ret)
13337 return ret;
13338 }
61333b60 13339
26495481
DV
13340 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13341 needs_modeset(crtc_state) ?
13342 "[modeset]" : "[fastset]");
c347a676
ACO
13343 }
13344
61333b60
ML
13345 if (any_ms) {
13346 ret = intel_modeset_checks(state);
13347
13348 if (ret)
13349 return ret;
27c329ed 13350 } else
dd8b3bdb 13351 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13352
dd8b3bdb 13353 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13354 if (ret)
13355 return ret;
13356
f51be2e0 13357 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13358 calc_watermark_data(state);
13359
13360 return 0;
054518dd
ACO
13361}
13362
5008e874
ML
13363static int intel_atomic_prepare_commit(struct drm_device *dev,
13364 struct drm_atomic_state *state,
13365 bool async)
13366{
7580d774
ML
13367 struct drm_i915_private *dev_priv = dev->dev_private;
13368 struct drm_plane_state *plane_state;
5008e874 13369 struct drm_crtc_state *crtc_state;
7580d774 13370 struct drm_plane *plane;
5008e874
ML
13371 struct drm_crtc *crtc;
13372 int i, ret;
13373
13374 if (async) {
13375 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13376 return -EINVAL;
13377 }
13378
13379 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13380 ret = intel_crtc_wait_for_pending_flips(crtc);
13381 if (ret)
13382 return ret;
7580d774
ML
13383
13384 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13385 flush_workqueue(dev_priv->wq);
5008e874
ML
13386 }
13387
f935675f
ML
13388 ret = mutex_lock_interruptible(&dev->struct_mutex);
13389 if (ret)
13390 return ret;
13391
5008e874 13392 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13393 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13394 u32 reset_counter;
13395
13396 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13397 mutex_unlock(&dev->struct_mutex);
13398
13399 for_each_plane_in_state(state, plane, plane_state, i) {
13400 struct intel_plane_state *intel_plane_state =
13401 to_intel_plane_state(plane_state);
13402
13403 if (!intel_plane_state->wait_req)
13404 continue;
13405
13406 ret = __i915_wait_request(intel_plane_state->wait_req,
13407 reset_counter, true,
13408 NULL, NULL);
13409
13410 /* Swallow -EIO errors to allow updates during hw lockup. */
13411 if (ret == -EIO)
13412 ret = 0;
13413
13414 if (ret)
13415 break;
13416 }
13417
13418 if (!ret)
13419 return 0;
13420
13421 mutex_lock(&dev->struct_mutex);
13422 drm_atomic_helper_cleanup_planes(dev, state);
13423 }
5008e874 13424
f935675f 13425 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13426 return ret;
13427}
13428
74c090b1
ML
13429/**
13430 * intel_atomic_commit - commit validated state object
13431 * @dev: DRM device
13432 * @state: the top-level driver state object
13433 * @async: asynchronous commit
13434 *
13435 * This function commits a top-level state object that has been validated
13436 * with drm_atomic_helper_check().
13437 *
13438 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13439 * we can only handle plane-related operations and do not yet support
13440 * asynchronous commit.
13441 *
13442 * RETURNS
13443 * Zero for success or -errno.
13444 */
13445static int intel_atomic_commit(struct drm_device *dev,
13446 struct drm_atomic_state *state,
13447 bool async)
a6778b3c 13448{
565602d7 13449 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13450 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13451 struct drm_crtc_state *crtc_state;
7580d774 13452 struct drm_crtc *crtc;
565602d7
ML
13453 int ret = 0, i;
13454 bool hw_check = intel_state->modeset;
a6778b3c 13455
5008e874 13456 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13457 if (ret) {
13458 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13459 return ret;
7580d774 13460 }
d4afb8cc 13461
1c5e19f8 13462 drm_atomic_helper_swap_state(dev, state);
aa363136 13463 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13464
565602d7
ML
13465 if (intel_state->modeset) {
13466 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13467 sizeof(intel_state->min_pixclk));
13468 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13469 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
565602d7
ML
13470 }
13471
0a9ab303 13472 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13474
61333b60
ML
13475 if (!needs_modeset(crtc->state))
13476 continue;
13477
5c74cd73 13478 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13479
a539205a
ML
13480 if (crtc_state->active) {
13481 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13482 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13483 intel_crtc->active = false;
58f9c0bc 13484 intel_fbc_disable(intel_crtc);
eddfcbcd 13485 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13486
13487 /*
13488 * Underruns don't always raise
13489 * interrupts, so check manually.
13490 */
13491 intel_check_cpu_fifo_underruns(dev_priv);
13492 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13493
13494 if (!crtc->state->active)
13495 intel_update_watermarks(crtc);
a539205a 13496 }
b8cecdf5 13497 }
7758a113 13498
ea9d758d
DV
13499 /* Only after disabling all output pipelines that will be changed can we
13500 * update the the output configuration. */
4740b0f2 13501 intel_modeset_update_crtc_state(state);
f6e5b160 13502
565602d7 13503 if (intel_state->modeset) {
4740b0f2
ML
13504 intel_shared_dpll_commit(state);
13505
13506 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13507 modeset_update_crtc_power_domains(state);
4740b0f2 13508 }
47fab737 13509
a6778b3c 13510 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13511 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13513 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13514 bool update_pipe = !modeset &&
13515 to_intel_crtc_state(crtc->state)->update_pipe;
13516 unsigned long put_domains = 0;
f6ac4b2a 13517
9f836f90
PJ
13518 if (modeset)
13519 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13520
f6ac4b2a 13521 if (modeset && crtc->state->active) {
a539205a
ML
13522 update_scanline_offset(to_intel_crtc(crtc));
13523 dev_priv->display.crtc_enable(crtc);
13524 }
80715b2f 13525
bfd16b2a
ML
13526 if (update_pipe) {
13527 put_domains = modeset_get_crtc_power_domains(crtc);
13528
13529 /* make sure intel_modeset_check_state runs */
565602d7 13530 hw_check = true;
bfd16b2a
ML
13531 }
13532
f6ac4b2a 13533 if (!modeset)
5c74cd73 13534 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13535
49227c4a
PZ
13536 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13537 intel_fbc_enable(intel_crtc);
13538
6173ee28
ML
13539 if (crtc->state->active &&
13540 (crtc->state->planes_changed || update_pipe))
62852622 13541 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13542
13543 if (put_domains)
13544 modeset_put_power_domains(dev_priv, put_domains);
13545
f6ac4b2a 13546 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13547
13548 if (modeset)
13549 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13550 }
a6778b3c 13551
a6778b3c 13552 /* FIXME: add subpixel order */
83a57153 13553
74c090b1 13554 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f
ML
13555
13556 mutex_lock(&dev->struct_mutex);
d4afb8cc 13557 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13558 mutex_unlock(&dev->struct_mutex);
2bfb4627 13559
565602d7 13560 if (hw_check)
ee165b1a
ML
13561 intel_modeset_check_state(dev, state);
13562
13563 drm_atomic_state_free(state);
f30da187 13564
75714940
MK
13565 /* As one of the primary mmio accessors, KMS has a high likelihood
13566 * of triggering bugs in unclaimed access. After we finish
13567 * modesetting, see if an error has been flagged, and if so
13568 * enable debugging for the next modeset - and hope we catch
13569 * the culprit.
13570 *
13571 * XXX note that we assume display power is on at this point.
13572 * This might hold true now but we need to add pm helper to check
13573 * unclaimed only when the hardware is on, as atomic commits
13574 * can happen also when the device is completely off.
13575 */
13576 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13577
74c090b1 13578 return 0;
7f27126e
JB
13579}
13580
c0c36b94
CW
13581void intel_crtc_restore_mode(struct drm_crtc *crtc)
13582{
83a57153
ACO
13583 struct drm_device *dev = crtc->dev;
13584 struct drm_atomic_state *state;
e694eb02 13585 struct drm_crtc_state *crtc_state;
2bfb4627 13586 int ret;
83a57153
ACO
13587
13588 state = drm_atomic_state_alloc(dev);
13589 if (!state) {
e694eb02 13590 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13591 crtc->base.id);
13592 return;
13593 }
13594
e694eb02 13595 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13596
e694eb02
ML
13597retry:
13598 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13599 ret = PTR_ERR_OR_ZERO(crtc_state);
13600 if (!ret) {
13601 if (!crtc_state->active)
13602 goto out;
83a57153 13603
e694eb02 13604 crtc_state->mode_changed = true;
74c090b1 13605 ret = drm_atomic_commit(state);
83a57153
ACO
13606 }
13607
e694eb02
ML
13608 if (ret == -EDEADLK) {
13609 drm_atomic_state_clear(state);
13610 drm_modeset_backoff(state->acquire_ctx);
13611 goto retry;
4ed9fb37 13612 }
4be07317 13613
2bfb4627 13614 if (ret)
e694eb02 13615out:
2bfb4627 13616 drm_atomic_state_free(state);
c0c36b94
CW
13617}
13618
25c5b266
DV
13619#undef for_each_intel_crtc_masked
13620
f6e5b160 13621static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13622 .gamma_set = intel_crtc_gamma_set,
74c090b1 13623 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13624 .destroy = intel_crtc_destroy,
13625 .page_flip = intel_crtc_page_flip,
1356837e
MR
13626 .atomic_duplicate_state = intel_crtc_duplicate_state,
13627 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13628};
13629
5358901f
DV
13630static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13631 struct intel_shared_dpll *pll,
13632 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13633{
5358901f 13634 uint32_t val;
ee7b9f93 13635
f458ebbc 13636 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13637 return false;
13638
5358901f 13639 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13640 hw_state->dpll = val;
13641 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13642 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13643
13644 return val & DPLL_VCO_ENABLE;
13645}
13646
15bdd4cf
DV
13647static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13648 struct intel_shared_dpll *pll)
13649{
3e369b76
ACO
13650 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13651 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13652}
13653
e7b903d2
DV
13654static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13655 struct intel_shared_dpll *pll)
13656{
e7b903d2 13657 /* PCH refclock must be enabled first */
89eff4be 13658 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13659
3e369b76 13660 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13661
13662 /* Wait for the clocks to stabilize. */
13663 POSTING_READ(PCH_DPLL(pll->id));
13664 udelay(150);
13665
13666 /* The pixel multiplier can only be updated once the
13667 * DPLL is enabled and the clocks are stable.
13668 *
13669 * So write it again.
13670 */
3e369b76 13671 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13672 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13673 udelay(200);
13674}
13675
13676static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13677 struct intel_shared_dpll *pll)
13678{
13679 struct drm_device *dev = dev_priv->dev;
13680 struct intel_crtc *crtc;
e7b903d2
DV
13681
13682 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13683 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13684 if (intel_crtc_to_shared_dpll(crtc) == pll)
13685 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13686 }
13687
15bdd4cf
DV
13688 I915_WRITE(PCH_DPLL(pll->id), 0);
13689 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13690 udelay(200);
13691}
13692
46edb027
DV
13693static char *ibx_pch_dpll_names[] = {
13694 "PCH DPLL A",
13695 "PCH DPLL B",
13696};
13697
7c74ade1 13698static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13699{
e7b903d2 13700 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13701 int i;
13702
7c74ade1 13703 dev_priv->num_shared_dpll = 2;
ee7b9f93 13704
e72f9fbf 13705 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13706 dev_priv->shared_dplls[i].id = i;
13707 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13708 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13709 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13710 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13711 dev_priv->shared_dplls[i].get_hw_state =
13712 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13713 }
13714}
13715
7c74ade1
DV
13716static void intel_shared_dpll_init(struct drm_device *dev)
13717{
e7b903d2 13718 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13719
9cd86933
DV
13720 if (HAS_DDI(dev))
13721 intel_ddi_pll_init(dev);
13722 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13723 ibx_pch_dpll_init(dev);
13724 else
13725 dev_priv->num_shared_dpll = 0;
13726
13727 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13728}
13729
6beb8c23
MR
13730/**
13731 * intel_prepare_plane_fb - Prepare fb for usage on plane
13732 * @plane: drm plane to prepare for
13733 * @fb: framebuffer to prepare for presentation
13734 *
13735 * Prepares a framebuffer for usage on a display plane. Generally this
13736 * involves pinning the underlying object and updating the frontbuffer tracking
13737 * bits. Some older platforms need special physical address handling for
13738 * cursor planes.
13739 *
f935675f
ML
13740 * Must be called with struct_mutex held.
13741 *
6beb8c23
MR
13742 * Returns 0 on success, negative error code on failure.
13743 */
13744int
13745intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13746 const struct drm_plane_state *new_state)
465c120c
MR
13747{
13748 struct drm_device *dev = plane->dev;
844f9111 13749 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13750 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13751 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13752 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13753 int ret = 0;
465c120c 13754
1ee49399 13755 if (!obj && !old_obj)
465c120c
MR
13756 return 0;
13757
5008e874
ML
13758 if (old_obj) {
13759 struct drm_crtc_state *crtc_state =
13760 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13761
13762 /* Big Hammer, we also need to ensure that any pending
13763 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13764 * current scanout is retired before unpinning the old
13765 * framebuffer. Note that we rely on userspace rendering
13766 * into the buffer attached to the pipe they are waiting
13767 * on. If not, userspace generates a GPU hang with IPEHR
13768 * point to the MI_WAIT_FOR_EVENT.
13769 *
13770 * This should only fail upon a hung GPU, in which case we
13771 * can safely continue.
13772 */
13773 if (needs_modeset(crtc_state))
13774 ret = i915_gem_object_wait_rendering(old_obj, true);
13775
13776 /* Swallow -EIO errors to allow updates during hw lockup. */
13777 if (ret && ret != -EIO)
f935675f 13778 return ret;
5008e874
ML
13779 }
13780
3c28ff22
AG
13781 /* For framebuffer backed by dmabuf, wait for fence */
13782 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13783 long lret;
13784
13785 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13786 false, true,
13787 MAX_SCHEDULE_TIMEOUT);
13788 if (lret == -ERESTARTSYS)
13789 return lret;
3c28ff22 13790
bcf8be27 13791 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13792 }
13793
1ee49399
ML
13794 if (!obj) {
13795 ret = 0;
13796 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13797 INTEL_INFO(dev)->cursor_needs_physical) {
13798 int align = IS_I830(dev) ? 16 * 1024 : 256;
13799 ret = i915_gem_object_attach_phys(obj, align);
13800 if (ret)
13801 DRM_DEBUG_KMS("failed to attach phys object\n");
13802 } else {
7580d774 13803 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13804 }
465c120c 13805
7580d774
ML
13806 if (ret == 0) {
13807 if (obj) {
13808 struct intel_plane_state *plane_state =
13809 to_intel_plane_state(new_state);
13810
13811 i915_gem_request_assign(&plane_state->wait_req,
13812 obj->last_write_req);
13813 }
13814
a9ff8714 13815 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13816 }
fdd508a6 13817
6beb8c23
MR
13818 return ret;
13819}
13820
38f3ce3a
MR
13821/**
13822 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13823 * @plane: drm plane to clean up for
13824 * @fb: old framebuffer that was on plane
13825 *
13826 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13827 *
13828 * Must be called with struct_mutex held.
38f3ce3a
MR
13829 */
13830void
13831intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13832 const struct drm_plane_state *old_state)
38f3ce3a
MR
13833{
13834 struct drm_device *dev = plane->dev;
1ee49399 13835 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13836 struct intel_plane_state *old_intel_state;
1ee49399
ML
13837 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13838 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13839
7580d774
ML
13840 old_intel_state = to_intel_plane_state(old_state);
13841
1ee49399 13842 if (!obj && !old_obj)
38f3ce3a
MR
13843 return;
13844
1ee49399
ML
13845 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13846 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13847 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13848
13849 /* prepare_fb aborted? */
13850 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13851 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13852 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13853
13854 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13855
465c120c
MR
13856}
13857
6156a456
CK
13858int
13859skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13860{
13861 int max_scale;
13862 struct drm_device *dev;
13863 struct drm_i915_private *dev_priv;
13864 int crtc_clock, cdclk;
13865
bf8a0af0 13866 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13867 return DRM_PLANE_HELPER_NO_SCALING;
13868
13869 dev = intel_crtc->base.dev;
13870 dev_priv = dev->dev_private;
13871 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13872 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13873
54bf1ce6 13874 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13875 return DRM_PLANE_HELPER_NO_SCALING;
13876
13877 /*
13878 * skl max scale is lower of:
13879 * close to 3 but not 3, -1 is for that purpose
13880 * or
13881 * cdclk/crtc_clock
13882 */
13883 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13884
13885 return max_scale;
13886}
13887
465c120c 13888static int
3c692a41 13889intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13890 struct intel_crtc_state *crtc_state,
3c692a41
GP
13891 struct intel_plane_state *state)
13892{
2b875c22
MR
13893 struct drm_crtc *crtc = state->base.crtc;
13894 struct drm_framebuffer *fb = state->base.fb;
6156a456 13895 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13896 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13897 bool can_position = false;
465c120c 13898
693bdc28
VS
13899 if (INTEL_INFO(plane->dev)->gen >= 9) {
13900 /* use scaler when colorkey is not required */
13901 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13902 min_scale = 1;
13903 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13904 }
d8106366 13905 can_position = true;
6156a456 13906 }
d8106366 13907
061e4b8d
ML
13908 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13909 &state->dst, &state->clip,
da20eabd
ML
13910 min_scale, max_scale,
13911 can_position, true,
13912 &state->visible);
14af293f
GP
13913}
13914
613d2b27
ML
13915static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13916 struct drm_crtc_state *old_crtc_state)
3c692a41 13917{
32b7eeec 13918 struct drm_device *dev = crtc->dev;
3c692a41 13919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13920 struct intel_crtc_state *old_intel_state =
13921 to_intel_crtc_state(old_crtc_state);
13922 bool modeset = needs_modeset(crtc->state);
3c692a41 13923
c34c9ee4 13924 /* Perform vblank evasion around commit operation */
62852622 13925 intel_pipe_update_start(intel_crtc);
0583236e 13926
bfd16b2a
ML
13927 if (modeset)
13928 return;
13929
13930 if (to_intel_crtc_state(crtc->state)->update_pipe)
13931 intel_update_pipe_config(intel_crtc, old_intel_state);
13932 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13933 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13934}
13935
613d2b27
ML
13936static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13937 struct drm_crtc_state *old_crtc_state)
32b7eeec 13938{
32b7eeec 13939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13940
62852622 13941 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13942}
13943
cf4c7c12 13944/**
4a3b8769
MR
13945 * intel_plane_destroy - destroy a plane
13946 * @plane: plane to destroy
cf4c7c12 13947 *
4a3b8769
MR
13948 * Common destruction function for all types of planes (primary, cursor,
13949 * sprite).
cf4c7c12 13950 */
4a3b8769 13951void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13952{
13953 struct intel_plane *intel_plane = to_intel_plane(plane);
13954 drm_plane_cleanup(plane);
13955 kfree(intel_plane);
13956}
13957
65a3fea0 13958const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13959 .update_plane = drm_atomic_helper_update_plane,
13960 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13961 .destroy = intel_plane_destroy,
c196e1d6 13962 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13963 .atomic_get_property = intel_plane_atomic_get_property,
13964 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13965 .atomic_duplicate_state = intel_plane_duplicate_state,
13966 .atomic_destroy_state = intel_plane_destroy_state,
13967
465c120c
MR
13968};
13969
13970static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13971 int pipe)
13972{
13973 struct intel_plane *primary;
8e7d688b 13974 struct intel_plane_state *state;
465c120c 13975 const uint32_t *intel_primary_formats;
45e3743a 13976 unsigned int num_formats;
465c120c
MR
13977
13978 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13979 if (primary == NULL)
13980 return NULL;
13981
8e7d688b
MR
13982 state = intel_create_plane_state(&primary->base);
13983 if (!state) {
ea2c67bb
MR
13984 kfree(primary);
13985 return NULL;
13986 }
8e7d688b 13987 primary->base.state = &state->base;
ea2c67bb 13988
465c120c
MR
13989 primary->can_scale = false;
13990 primary->max_downscale = 1;
6156a456
CK
13991 if (INTEL_INFO(dev)->gen >= 9) {
13992 primary->can_scale = true;
af99ceda 13993 state->scaler_id = -1;
6156a456 13994 }
465c120c
MR
13995 primary->pipe = pipe;
13996 primary->plane = pipe;
a9ff8714 13997 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 13998 primary->check_plane = intel_check_primary_plane;
465c120c
MR
13999 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14000 primary->plane = !pipe;
14001
6c0fd451
DL
14002 if (INTEL_INFO(dev)->gen >= 9) {
14003 intel_primary_formats = skl_primary_formats;
14004 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14005
14006 primary->update_plane = skylake_update_primary_plane;
14007 primary->disable_plane = skylake_disable_primary_plane;
14008 } else if (HAS_PCH_SPLIT(dev)) {
14009 intel_primary_formats = i965_primary_formats;
14010 num_formats = ARRAY_SIZE(i965_primary_formats);
14011
14012 primary->update_plane = ironlake_update_primary_plane;
14013 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14014 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14015 intel_primary_formats = i965_primary_formats;
14016 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14017
14018 primary->update_plane = i9xx_update_primary_plane;
14019 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14020 } else {
14021 intel_primary_formats = i8xx_primary_formats;
14022 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14023
14024 primary->update_plane = i9xx_update_primary_plane;
14025 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14026 }
14027
14028 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14029 &intel_plane_funcs,
465c120c 14030 intel_primary_formats, num_formats,
b0b3b795 14031 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14032
3b7a5119
SJ
14033 if (INTEL_INFO(dev)->gen >= 4)
14034 intel_create_rotation_property(dev, primary);
48404c1e 14035
ea2c67bb
MR
14036 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14037
465c120c
MR
14038 return &primary->base;
14039}
14040
3b7a5119
SJ
14041void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14042{
14043 if (!dev->mode_config.rotation_property) {
14044 unsigned long flags = BIT(DRM_ROTATE_0) |
14045 BIT(DRM_ROTATE_180);
14046
14047 if (INTEL_INFO(dev)->gen >= 9)
14048 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14049
14050 dev->mode_config.rotation_property =
14051 drm_mode_create_rotation_property(dev, flags);
14052 }
14053 if (dev->mode_config.rotation_property)
14054 drm_object_attach_property(&plane->base.base,
14055 dev->mode_config.rotation_property,
14056 plane->base.state->rotation);
14057}
14058
3d7d6510 14059static int
852e787c 14060intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14061 struct intel_crtc_state *crtc_state,
852e787c 14062 struct intel_plane_state *state)
3d7d6510 14063{
061e4b8d 14064 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14065 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14066 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14067 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14068 unsigned stride;
14069 int ret;
3d7d6510 14070
061e4b8d
ML
14071 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14072 &state->dst, &state->clip,
3d7d6510
MR
14073 DRM_PLANE_HELPER_NO_SCALING,
14074 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14075 true, true, &state->visible);
757f9a3e
GP
14076 if (ret)
14077 return ret;
14078
757f9a3e
GP
14079 /* if we want to turn off the cursor ignore width and height */
14080 if (!obj)
da20eabd 14081 return 0;
757f9a3e 14082
757f9a3e 14083 /* Check for which cursor types we support */
061e4b8d 14084 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14085 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14086 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14087 return -EINVAL;
14088 }
14089
ea2c67bb
MR
14090 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14091 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14092 DRM_DEBUG_KMS("buffer is too small\n");
14093 return -ENOMEM;
14094 }
14095
3a656b54 14096 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14097 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14098 return -EINVAL;
32b7eeec
MR
14099 }
14100
b29ec92c
VS
14101 /*
14102 * There's something wrong with the cursor on CHV pipe C.
14103 * If it straddles the left edge of the screen then
14104 * moving it away from the edge or disabling it often
14105 * results in a pipe underrun, and often that can lead to
14106 * dead pipe (constant underrun reported, and it scans
14107 * out just a solid color). To recover from that, the
14108 * display power well must be turned off and on again.
14109 * Refuse the put the cursor into that compromised position.
14110 */
14111 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14112 state->visible && state->base.crtc_x < 0) {
14113 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14114 return -EINVAL;
14115 }
14116
da20eabd 14117 return 0;
852e787c 14118}
3d7d6510 14119
a8ad0d8e
ML
14120static void
14121intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14122 struct drm_crtc *crtc)
a8ad0d8e 14123{
f2858021
ML
14124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14125
14126 intel_crtc->cursor_addr = 0;
55a08b3f 14127 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14128}
14129
f4a2cf29 14130static void
55a08b3f
ML
14131intel_update_cursor_plane(struct drm_plane *plane,
14132 const struct intel_crtc_state *crtc_state,
14133 const struct intel_plane_state *state)
852e787c 14134{
55a08b3f
ML
14135 struct drm_crtc *crtc = crtc_state->base.crtc;
14136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14137 struct drm_device *dev = plane->dev;
2b875c22 14138 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14139 uint32_t addr;
852e787c 14140
f4a2cf29 14141 if (!obj)
a912f12f 14142 addr = 0;
f4a2cf29 14143 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14144 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14145 else
a912f12f 14146 addr = obj->phys_handle->busaddr;
852e787c 14147
a912f12f 14148 intel_crtc->cursor_addr = addr;
55a08b3f 14149 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14150}
14151
3d7d6510
MR
14152static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14153 int pipe)
14154{
14155 struct intel_plane *cursor;
8e7d688b 14156 struct intel_plane_state *state;
3d7d6510
MR
14157
14158 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14159 if (cursor == NULL)
14160 return NULL;
14161
8e7d688b
MR
14162 state = intel_create_plane_state(&cursor->base);
14163 if (!state) {
ea2c67bb
MR
14164 kfree(cursor);
14165 return NULL;
14166 }
8e7d688b 14167 cursor->base.state = &state->base;
ea2c67bb 14168
3d7d6510
MR
14169 cursor->can_scale = false;
14170 cursor->max_downscale = 1;
14171 cursor->pipe = pipe;
14172 cursor->plane = pipe;
a9ff8714 14173 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14174 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14175 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14176 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14177
14178 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14179 &intel_plane_funcs,
3d7d6510
MR
14180 intel_cursor_formats,
14181 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14182 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14183
14184 if (INTEL_INFO(dev)->gen >= 4) {
14185 if (!dev->mode_config.rotation_property)
14186 dev->mode_config.rotation_property =
14187 drm_mode_create_rotation_property(dev,
14188 BIT(DRM_ROTATE_0) |
14189 BIT(DRM_ROTATE_180));
14190 if (dev->mode_config.rotation_property)
14191 drm_object_attach_property(&cursor->base.base,
14192 dev->mode_config.rotation_property,
8e7d688b 14193 state->base.rotation);
4398ad45
VS
14194 }
14195
af99ceda
CK
14196 if (INTEL_INFO(dev)->gen >=9)
14197 state->scaler_id = -1;
14198
ea2c67bb
MR
14199 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14200
3d7d6510
MR
14201 return &cursor->base;
14202}
14203
549e2bfb
CK
14204static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14205 struct intel_crtc_state *crtc_state)
14206{
14207 int i;
14208 struct intel_scaler *intel_scaler;
14209 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14210
14211 for (i = 0; i < intel_crtc->num_scalers; i++) {
14212 intel_scaler = &scaler_state->scalers[i];
14213 intel_scaler->in_use = 0;
549e2bfb
CK
14214 intel_scaler->mode = PS_SCALER_MODE_DYN;
14215 }
14216
14217 scaler_state->scaler_id = -1;
14218}
14219
b358d0a6 14220static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14221{
fbee40df 14222 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14223 struct intel_crtc *intel_crtc;
f5de6e07 14224 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14225 struct drm_plane *primary = NULL;
14226 struct drm_plane *cursor = NULL;
465c120c 14227 int i, ret;
79e53945 14228
955382f3 14229 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14230 if (intel_crtc == NULL)
14231 return;
14232
f5de6e07
ACO
14233 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14234 if (!crtc_state)
14235 goto fail;
550acefd
ACO
14236 intel_crtc->config = crtc_state;
14237 intel_crtc->base.state = &crtc_state->base;
07878248 14238 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14239
549e2bfb
CK
14240 /* initialize shared scalers */
14241 if (INTEL_INFO(dev)->gen >= 9) {
14242 if (pipe == PIPE_C)
14243 intel_crtc->num_scalers = 1;
14244 else
14245 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14246
14247 skl_init_scalers(dev, intel_crtc, crtc_state);
14248 }
14249
465c120c 14250 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14251 if (!primary)
14252 goto fail;
14253
14254 cursor = intel_cursor_plane_create(dev, pipe);
14255 if (!cursor)
14256 goto fail;
14257
465c120c 14258 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14259 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14260 if (ret)
14261 goto fail;
79e53945
JB
14262
14263 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14264 for (i = 0; i < 256; i++) {
14265 intel_crtc->lut_r[i] = i;
14266 intel_crtc->lut_g[i] = i;
14267 intel_crtc->lut_b[i] = i;
14268 }
14269
1f1c2e24
VS
14270 /*
14271 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14272 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14273 */
80824003
JB
14274 intel_crtc->pipe = pipe;
14275 intel_crtc->plane = pipe;
3a77c4c4 14276 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14277 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14278 intel_crtc->plane = !pipe;
80824003
JB
14279 }
14280
4b0e333e
CW
14281 intel_crtc->cursor_base = ~0;
14282 intel_crtc->cursor_cntl = ~0;
dc41c154 14283 intel_crtc->cursor_size = ~0;
8d7849db 14284
852eb00d
VS
14285 intel_crtc->wm.cxsr_allowed = true;
14286
22fd0fab
JB
14287 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14288 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14289 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14290 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14291
79e53945 14292 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14293
14294 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14295 return;
14296
14297fail:
14298 if (primary)
14299 drm_plane_cleanup(primary);
14300 if (cursor)
14301 drm_plane_cleanup(cursor);
f5de6e07 14302 kfree(crtc_state);
3d7d6510 14303 kfree(intel_crtc);
79e53945
JB
14304}
14305
752aa88a
JB
14306enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14307{
14308 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14309 struct drm_device *dev = connector->base.dev;
752aa88a 14310
51fd371b 14311 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14312
d3babd3f 14313 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14314 return INVALID_PIPE;
14315
14316 return to_intel_crtc(encoder->crtc)->pipe;
14317}
14318
08d7b3d1 14319int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14320 struct drm_file *file)
08d7b3d1 14321{
08d7b3d1 14322 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14323 struct drm_crtc *drmmode_crtc;
c05422d5 14324 struct intel_crtc *crtc;
08d7b3d1 14325
7707e653 14326 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14327
7707e653 14328 if (!drmmode_crtc) {
08d7b3d1 14329 DRM_ERROR("no such CRTC id\n");
3f2c2057 14330 return -ENOENT;
08d7b3d1
CW
14331 }
14332
7707e653 14333 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14334 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14335
c05422d5 14336 return 0;
08d7b3d1
CW
14337}
14338
66a9278e 14339static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14340{
66a9278e
DV
14341 struct drm_device *dev = encoder->base.dev;
14342 struct intel_encoder *source_encoder;
79e53945 14343 int index_mask = 0;
79e53945
JB
14344 int entry = 0;
14345
b2784e15 14346 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14347 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14348 index_mask |= (1 << entry);
14349
79e53945
JB
14350 entry++;
14351 }
4ef69c7a 14352
79e53945
JB
14353 return index_mask;
14354}
14355
4d302442
CW
14356static bool has_edp_a(struct drm_device *dev)
14357{
14358 struct drm_i915_private *dev_priv = dev->dev_private;
14359
14360 if (!IS_MOBILE(dev))
14361 return false;
14362
14363 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14364 return false;
14365
e3589908 14366 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14367 return false;
14368
14369 return true;
14370}
14371
84b4e042
JB
14372static bool intel_crt_present(struct drm_device *dev)
14373{
14374 struct drm_i915_private *dev_priv = dev->dev_private;
14375
884497ed
DL
14376 if (INTEL_INFO(dev)->gen >= 9)
14377 return false;
14378
cf404ce4 14379 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14380 return false;
14381
14382 if (IS_CHERRYVIEW(dev))
14383 return false;
14384
65e472e4
VS
14385 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14386 return false;
14387
70ac54d0
VS
14388 /* DDI E can't be used if DDI A requires 4 lanes */
14389 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14390 return false;
14391
e4abb733 14392 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14393 return false;
14394
14395 return true;
14396}
14397
79e53945
JB
14398static void intel_setup_outputs(struct drm_device *dev)
14399{
725e30ad 14400 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14401 struct intel_encoder *encoder;
cb0953d7 14402 bool dpd_is_edp = false;
79e53945 14403
c9093354 14404 intel_lvds_init(dev);
79e53945 14405
84b4e042 14406 if (intel_crt_present(dev))
79935fca 14407 intel_crt_init(dev);
cb0953d7 14408
c776eb2e
VK
14409 if (IS_BROXTON(dev)) {
14410 /*
14411 * FIXME: Broxton doesn't support port detection via the
14412 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14413 * detect the ports.
14414 */
14415 intel_ddi_init(dev, PORT_A);
14416 intel_ddi_init(dev, PORT_B);
14417 intel_ddi_init(dev, PORT_C);
14418 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14419 int found;
14420
de31facd
JB
14421 /*
14422 * Haswell uses DDI functions to detect digital outputs.
14423 * On SKL pre-D0 the strap isn't connected, so we assume
14424 * it's there.
14425 */
77179400 14426 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14427 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14428 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14429 intel_ddi_init(dev, PORT_A);
14430
14431 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14432 * register */
14433 found = I915_READ(SFUSE_STRAP);
14434
14435 if (found & SFUSE_STRAP_DDIB_DETECTED)
14436 intel_ddi_init(dev, PORT_B);
14437 if (found & SFUSE_STRAP_DDIC_DETECTED)
14438 intel_ddi_init(dev, PORT_C);
14439 if (found & SFUSE_STRAP_DDID_DETECTED)
14440 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14441 /*
14442 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14443 */
ef11bdb3 14444 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14445 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14446 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14447 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14448 intel_ddi_init(dev, PORT_E);
14449
0e72a5b5 14450 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14451 int found;
5d8a7752 14452 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14453
14454 if (has_edp_a(dev))
14455 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14456
dc0fa718 14457 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14458 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14459 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14460 if (!found)
e2debe91 14461 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14462 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14463 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14464 }
14465
dc0fa718 14466 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14467 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14468
dc0fa718 14469 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14470 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14471
5eb08b69 14472 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14473 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14474
270b3042 14475 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14476 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14477 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14478 /*
14479 * The DP_DETECTED bit is the latched state of the DDC
14480 * SDA pin at boot. However since eDP doesn't require DDC
14481 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14482 * eDP ports may have been muxed to an alternate function.
14483 * Thus we can't rely on the DP_DETECTED bit alone to detect
14484 * eDP ports. Consult the VBT as well as DP_DETECTED to
14485 * detect eDP ports.
14486 */
e66eb81d 14487 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14488 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14489 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14490 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14491 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14492 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14493
e66eb81d 14494 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14495 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14496 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14497 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14498 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14499 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14500
9418c1f1 14501 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14502 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14503 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14504 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14505 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14506 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14507 }
14508
3cfca973 14509 intel_dsi_init(dev);
09da55dc 14510 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14511 bool found = false;
7d57382e 14512
e2debe91 14513 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14514 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14515 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14516 if (!found && IS_G4X(dev)) {
b01f2c3a 14517 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14518 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14519 }
27185ae1 14520
3fec3d2f 14521 if (!found && IS_G4X(dev))
ab9d7c30 14522 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14523 }
13520b05
KH
14524
14525 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14526
e2debe91 14527 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14528 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14529 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14530 }
27185ae1 14531
e2debe91 14532 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14533
3fec3d2f 14534 if (IS_G4X(dev)) {
b01f2c3a 14535 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14536 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14537 }
3fec3d2f 14538 if (IS_G4X(dev))
ab9d7c30 14539 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14540 }
27185ae1 14541
3fec3d2f 14542 if (IS_G4X(dev) &&
e7281eab 14543 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14544 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14545 } else if (IS_GEN2(dev))
79e53945
JB
14546 intel_dvo_init(dev);
14547
103a196f 14548 if (SUPPORTS_TV(dev))
79e53945
JB
14549 intel_tv_init(dev);
14550
0bc12bcb 14551 intel_psr_init(dev);
7c8f8a70 14552
b2784e15 14553 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14554 encoder->base.possible_crtcs = encoder->crtc_mask;
14555 encoder->base.possible_clones =
66a9278e 14556 intel_encoder_clones(encoder);
79e53945 14557 }
47356eb6 14558
dde86e2d 14559 intel_init_pch_refclk(dev);
270b3042
DV
14560
14561 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14562}
14563
14564static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14565{
60a5ca01 14566 struct drm_device *dev = fb->dev;
79e53945 14567 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14568
ef2d633e 14569 drm_framebuffer_cleanup(fb);
60a5ca01 14570 mutex_lock(&dev->struct_mutex);
ef2d633e 14571 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14572 drm_gem_object_unreference(&intel_fb->obj->base);
14573 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14574 kfree(intel_fb);
14575}
14576
14577static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14578 struct drm_file *file,
79e53945
JB
14579 unsigned int *handle)
14580{
14581 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14582 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14583
cc917ab4
CW
14584 if (obj->userptr.mm) {
14585 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14586 return -EINVAL;
14587 }
14588
05394f39 14589 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14590}
14591
86c98588
RV
14592static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14593 struct drm_file *file,
14594 unsigned flags, unsigned color,
14595 struct drm_clip_rect *clips,
14596 unsigned num_clips)
14597{
14598 struct drm_device *dev = fb->dev;
14599 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14600 struct drm_i915_gem_object *obj = intel_fb->obj;
14601
14602 mutex_lock(&dev->struct_mutex);
74b4ea1e 14603 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14604 mutex_unlock(&dev->struct_mutex);
14605
14606 return 0;
14607}
14608
79e53945
JB
14609static const struct drm_framebuffer_funcs intel_fb_funcs = {
14610 .destroy = intel_user_framebuffer_destroy,
14611 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14612 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14613};
14614
b321803d
DL
14615static
14616u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14617 uint32_t pixel_format)
14618{
14619 u32 gen = INTEL_INFO(dev)->gen;
14620
14621 if (gen >= 9) {
ac484963
VS
14622 int cpp = drm_format_plane_cpp(pixel_format, 0);
14623
b321803d
DL
14624 /* "The stride in bytes must not exceed the of the size of 8K
14625 * pixels and 32K bytes."
14626 */
ac484963 14627 return min(8192 * cpp, 32768);
666a4537 14628 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14629 return 32*1024;
14630 } else if (gen >= 4) {
14631 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14632 return 16*1024;
14633 else
14634 return 32*1024;
14635 } else if (gen >= 3) {
14636 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14637 return 8*1024;
14638 else
14639 return 16*1024;
14640 } else {
14641 /* XXX DSPC is limited to 4k tiled */
14642 return 8*1024;
14643 }
14644}
14645
b5ea642a
DV
14646static int intel_framebuffer_init(struct drm_device *dev,
14647 struct intel_framebuffer *intel_fb,
14648 struct drm_mode_fb_cmd2 *mode_cmd,
14649 struct drm_i915_gem_object *obj)
79e53945 14650{
7b49f948 14651 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14652 unsigned int aligned_height;
79e53945 14653 int ret;
b321803d 14654 u32 pitch_limit, stride_alignment;
79e53945 14655
dd4916c5
DV
14656 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14657
2a80eada
DV
14658 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14659 /* Enforce that fb modifier and tiling mode match, but only for
14660 * X-tiled. This is needed for FBC. */
14661 if (!!(obj->tiling_mode == I915_TILING_X) !=
14662 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14663 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14664 return -EINVAL;
14665 }
14666 } else {
14667 if (obj->tiling_mode == I915_TILING_X)
14668 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14669 else if (obj->tiling_mode == I915_TILING_Y) {
14670 DRM_DEBUG("No Y tiling for legacy addfb\n");
14671 return -EINVAL;
14672 }
14673 }
14674
9a8f0a12
TU
14675 /* Passed in modifier sanity checking. */
14676 switch (mode_cmd->modifier[0]) {
14677 case I915_FORMAT_MOD_Y_TILED:
14678 case I915_FORMAT_MOD_Yf_TILED:
14679 if (INTEL_INFO(dev)->gen < 9) {
14680 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14681 mode_cmd->modifier[0]);
14682 return -EINVAL;
14683 }
14684 case DRM_FORMAT_MOD_NONE:
14685 case I915_FORMAT_MOD_X_TILED:
14686 break;
14687 default:
c0f40428
JB
14688 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14689 mode_cmd->modifier[0]);
57cd6508 14690 return -EINVAL;
c16ed4be 14691 }
57cd6508 14692
7b49f948
VS
14693 stride_alignment = intel_fb_stride_alignment(dev_priv,
14694 mode_cmd->modifier[0],
b321803d
DL
14695 mode_cmd->pixel_format);
14696 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14697 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14698 mode_cmd->pitches[0], stride_alignment);
57cd6508 14699 return -EINVAL;
c16ed4be 14700 }
57cd6508 14701
b321803d
DL
14702 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14703 mode_cmd->pixel_format);
a35cdaa0 14704 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14705 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14706 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14707 "tiled" : "linear",
a35cdaa0 14708 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14709 return -EINVAL;
c16ed4be 14710 }
5d7bd705 14711
2a80eada 14712 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14713 mode_cmd->pitches[0] != obj->stride) {
14714 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14715 mode_cmd->pitches[0], obj->stride);
5d7bd705 14716 return -EINVAL;
c16ed4be 14717 }
5d7bd705 14718
57779d06 14719 /* Reject formats not supported by any plane early. */
308e5bcb 14720 switch (mode_cmd->pixel_format) {
57779d06 14721 case DRM_FORMAT_C8:
04b3924d
VS
14722 case DRM_FORMAT_RGB565:
14723 case DRM_FORMAT_XRGB8888:
14724 case DRM_FORMAT_ARGB8888:
57779d06
VS
14725 break;
14726 case DRM_FORMAT_XRGB1555:
c16ed4be 14727 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14728 DRM_DEBUG("unsupported pixel format: %s\n",
14729 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14730 return -EINVAL;
c16ed4be 14731 }
57779d06 14732 break;
57779d06 14733 case DRM_FORMAT_ABGR8888:
666a4537
WB
14734 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14735 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14736 DRM_DEBUG("unsupported pixel format: %s\n",
14737 drm_get_format_name(mode_cmd->pixel_format));
14738 return -EINVAL;
14739 }
14740 break;
14741 case DRM_FORMAT_XBGR8888:
04b3924d 14742 case DRM_FORMAT_XRGB2101010:
57779d06 14743 case DRM_FORMAT_XBGR2101010:
c16ed4be 14744 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14745 DRM_DEBUG("unsupported pixel format: %s\n",
14746 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14747 return -EINVAL;
c16ed4be 14748 }
b5626747 14749 break;
7531208b 14750 case DRM_FORMAT_ABGR2101010:
666a4537 14751 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14752 DRM_DEBUG("unsupported pixel format: %s\n",
14753 drm_get_format_name(mode_cmd->pixel_format));
14754 return -EINVAL;
14755 }
14756 break;
04b3924d
VS
14757 case DRM_FORMAT_YUYV:
14758 case DRM_FORMAT_UYVY:
14759 case DRM_FORMAT_YVYU:
14760 case DRM_FORMAT_VYUY:
c16ed4be 14761 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14762 DRM_DEBUG("unsupported pixel format: %s\n",
14763 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14764 return -EINVAL;
c16ed4be 14765 }
57cd6508
CW
14766 break;
14767 default:
4ee62c76
VS
14768 DRM_DEBUG("unsupported pixel format: %s\n",
14769 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14770 return -EINVAL;
14771 }
14772
90f9a336
VS
14773 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14774 if (mode_cmd->offsets[0] != 0)
14775 return -EINVAL;
14776
ec2c981e 14777 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14778 mode_cmd->pixel_format,
14779 mode_cmd->modifier[0]);
53155c0a
DV
14780 /* FIXME drm helper for size checks (especially planar formats)? */
14781 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14782 return -EINVAL;
14783
c7d73f6a
DV
14784 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14785 intel_fb->obj = obj;
14786
79e53945
JB
14787 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14788 if (ret) {
14789 DRM_ERROR("framebuffer init failed %d\n", ret);
14790 return ret;
14791 }
14792
0b05e1e0
VS
14793 intel_fb->obj->framebuffer_references++;
14794
79e53945
JB
14795 return 0;
14796}
14797
79e53945
JB
14798static struct drm_framebuffer *
14799intel_user_framebuffer_create(struct drm_device *dev,
14800 struct drm_file *filp,
1eb83451 14801 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14802{
dcb1394e 14803 struct drm_framebuffer *fb;
05394f39 14804 struct drm_i915_gem_object *obj;
76dc3769 14805 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14806
308e5bcb 14807 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14808 mode_cmd.handles[0]));
c8725226 14809 if (&obj->base == NULL)
cce13ff7 14810 return ERR_PTR(-ENOENT);
79e53945 14811
92907cbb 14812 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14813 if (IS_ERR(fb))
14814 drm_gem_object_unreference_unlocked(&obj->base);
14815
14816 return fb;
79e53945
JB
14817}
14818
0695726e 14819#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14820static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14821{
14822}
14823#endif
14824
79e53945 14825static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14826 .fb_create = intel_user_framebuffer_create,
0632fef6 14827 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14828 .atomic_check = intel_atomic_check,
14829 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14830 .atomic_state_alloc = intel_atomic_state_alloc,
14831 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14832};
14833
e70236a8
JB
14834/* Set up chip specific display functions */
14835static void intel_init_display(struct drm_device *dev)
14836{
14837 struct drm_i915_private *dev_priv = dev->dev_private;
14838
ee9300bb
DV
14839 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14840 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14841 else if (IS_CHERRYVIEW(dev))
14842 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14843 else if (IS_VALLEYVIEW(dev))
14844 dev_priv->display.find_dpll = vlv_find_best_dpll;
14845 else if (IS_PINEVIEW(dev))
14846 dev_priv->display.find_dpll = pnv_find_best_dpll;
14847 else
14848 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14849
bc8d7dff
DL
14850 if (INTEL_INFO(dev)->gen >= 9) {
14851 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14852 dev_priv->display.get_initial_plane_config =
14853 skylake_get_initial_plane_config;
bc8d7dff
DL
14854 dev_priv->display.crtc_compute_clock =
14855 haswell_crtc_compute_clock;
14856 dev_priv->display.crtc_enable = haswell_crtc_enable;
14857 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 14858 } else if (HAS_DDI(dev)) {
0e8ffe1b 14859 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14860 dev_priv->display.get_initial_plane_config =
14861 ironlake_get_initial_plane_config;
797d0259
ACO
14862 dev_priv->display.crtc_compute_clock =
14863 haswell_crtc_compute_clock;
4f771f10
PZ
14864 dev_priv->display.crtc_enable = haswell_crtc_enable;
14865 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 14866 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14867 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14868 dev_priv->display.get_initial_plane_config =
14869 ironlake_get_initial_plane_config;
3fb37703
ACO
14870 dev_priv->display.crtc_compute_clock =
14871 ironlake_crtc_compute_clock;
76e5a89c
DV
14872 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14873 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 14874 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 14875 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14876 dev_priv->display.get_initial_plane_config =
14877 i9xx_get_initial_plane_config;
d6dfee7a 14878 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14879 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14880 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14881 } else {
0e8ffe1b 14882 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14883 dev_priv->display.get_initial_plane_config =
14884 i9xx_get_initial_plane_config;
d6dfee7a 14885 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14886 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14887 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 14888 }
e70236a8 14889
e70236a8 14890 /* Returns the core display clock speed */
ef11bdb3 14891 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
14892 dev_priv->display.get_display_clock_speed =
14893 skylake_get_display_clock_speed;
acd3f3d3
BP
14894 else if (IS_BROXTON(dev))
14895 dev_priv->display.get_display_clock_speed =
14896 broxton_get_display_clock_speed;
1652d19e
VS
14897 else if (IS_BROADWELL(dev))
14898 dev_priv->display.get_display_clock_speed =
14899 broadwell_get_display_clock_speed;
14900 else if (IS_HASWELL(dev))
14901 dev_priv->display.get_display_clock_speed =
14902 haswell_get_display_clock_speed;
666a4537 14903 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
14904 dev_priv->display.get_display_clock_speed =
14905 valleyview_get_display_clock_speed;
b37a6434
VS
14906 else if (IS_GEN5(dev))
14907 dev_priv->display.get_display_clock_speed =
14908 ilk_get_display_clock_speed;
a7c66cd8 14909 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14910 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14911 dev_priv->display.get_display_clock_speed =
14912 i945_get_display_clock_speed;
34edce2f
VS
14913 else if (IS_GM45(dev))
14914 dev_priv->display.get_display_clock_speed =
14915 gm45_get_display_clock_speed;
14916 else if (IS_CRESTLINE(dev))
14917 dev_priv->display.get_display_clock_speed =
14918 i965gm_get_display_clock_speed;
14919 else if (IS_PINEVIEW(dev))
14920 dev_priv->display.get_display_clock_speed =
14921 pnv_get_display_clock_speed;
14922 else if (IS_G33(dev) || IS_G4X(dev))
14923 dev_priv->display.get_display_clock_speed =
14924 g33_get_display_clock_speed;
e70236a8
JB
14925 else if (IS_I915G(dev))
14926 dev_priv->display.get_display_clock_speed =
14927 i915_get_display_clock_speed;
257a7ffc 14928 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14929 dev_priv->display.get_display_clock_speed =
14930 i9xx_misc_get_display_clock_speed;
14931 else if (IS_I915GM(dev))
14932 dev_priv->display.get_display_clock_speed =
14933 i915gm_get_display_clock_speed;
14934 else if (IS_I865G(dev))
14935 dev_priv->display.get_display_clock_speed =
14936 i865_get_display_clock_speed;
f0f8a9ce 14937 else if (IS_I85X(dev))
e70236a8 14938 dev_priv->display.get_display_clock_speed =
1b1d2716 14939 i85x_get_display_clock_speed;
623e01e5
VS
14940 else { /* 830 */
14941 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14942 dev_priv->display.get_display_clock_speed =
14943 i830_get_display_clock_speed;
623e01e5 14944 }
e70236a8 14945
7c10a2b5 14946 if (IS_GEN5(dev)) {
3bb11b53 14947 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14948 } else if (IS_GEN6(dev)) {
14949 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14950 } else if (IS_IVYBRIDGE(dev)) {
14951 /* FIXME: detect B0+ stepping and use auto training */
14952 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14953 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14954 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14955 if (IS_BROADWELL(dev)) {
14956 dev_priv->display.modeset_commit_cdclk =
14957 broadwell_modeset_commit_cdclk;
14958 dev_priv->display.modeset_calc_cdclk =
14959 broadwell_modeset_calc_cdclk;
14960 }
666a4537 14961 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
14962 dev_priv->display.modeset_commit_cdclk =
14963 valleyview_modeset_commit_cdclk;
14964 dev_priv->display.modeset_calc_cdclk =
14965 valleyview_modeset_calc_cdclk;
f8437dd1 14966 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14967 dev_priv->display.modeset_commit_cdclk =
14968 broxton_modeset_commit_cdclk;
14969 dev_priv->display.modeset_calc_cdclk =
14970 broxton_modeset_calc_cdclk;
e70236a8 14971 }
8c9f3aaf 14972
8c9f3aaf
JB
14973 switch (INTEL_INFO(dev)->gen) {
14974 case 2:
14975 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14976 break;
14977
14978 case 3:
14979 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14980 break;
14981
14982 case 4:
14983 case 5:
14984 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14985 break;
14986
14987 case 6:
14988 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14989 break;
7c9017e5 14990 case 7:
4e0bbc31 14991 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14992 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14993 break;
830c81db 14994 case 9:
ba343e02
TU
14995 /* Drop through - unsupported since execlist only. */
14996 default:
14997 /* Default just returns -ENODEV to indicate unsupported */
14998 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14999 }
7bd688cd 15000
e39b999a 15001 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15002}
15003
b690e96c
JB
15004/*
15005 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15006 * resume, or other times. This quirk makes sure that's the case for
15007 * affected systems.
15008 */
0206e353 15009static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15010{
15011 struct drm_i915_private *dev_priv = dev->dev_private;
15012
15013 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15014 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15015}
15016
b6b5d049
VS
15017static void quirk_pipeb_force(struct drm_device *dev)
15018{
15019 struct drm_i915_private *dev_priv = dev->dev_private;
15020
15021 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15022 DRM_INFO("applying pipe b force quirk\n");
15023}
15024
435793df
KP
15025/*
15026 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15027 */
15028static void quirk_ssc_force_disable(struct drm_device *dev)
15029{
15030 struct drm_i915_private *dev_priv = dev->dev_private;
15031 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15032 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15033}
15034
4dca20ef 15035/*
5a15ab5b
CE
15036 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15037 * brightness value
4dca20ef
CE
15038 */
15039static void quirk_invert_brightness(struct drm_device *dev)
15040{
15041 struct drm_i915_private *dev_priv = dev->dev_private;
15042 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15043 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15044}
15045
9c72cc6f
SD
15046/* Some VBT's incorrectly indicate no backlight is present */
15047static void quirk_backlight_present(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15051 DRM_INFO("applying backlight present quirk\n");
15052}
15053
b690e96c
JB
15054struct intel_quirk {
15055 int device;
15056 int subsystem_vendor;
15057 int subsystem_device;
15058 void (*hook)(struct drm_device *dev);
15059};
15060
5f85f176
EE
15061/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15062struct intel_dmi_quirk {
15063 void (*hook)(struct drm_device *dev);
15064 const struct dmi_system_id (*dmi_id_list)[];
15065};
15066
15067static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15068{
15069 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15070 return 1;
15071}
15072
15073static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15074 {
15075 .dmi_id_list = &(const struct dmi_system_id[]) {
15076 {
15077 .callback = intel_dmi_reverse_brightness,
15078 .ident = "NCR Corporation",
15079 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15080 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15081 },
15082 },
15083 { } /* terminating entry */
15084 },
15085 .hook = quirk_invert_brightness,
15086 },
15087};
15088
c43b5634 15089static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15090 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15091 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15092
b690e96c
JB
15093 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15094 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15095
5f080c0f
VS
15096 /* 830 needs to leave pipe A & dpll A up */
15097 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15098
b6b5d049
VS
15099 /* 830 needs to leave pipe B & dpll B up */
15100 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15101
435793df
KP
15102 /* Lenovo U160 cannot use SSC on LVDS */
15103 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15104
15105 /* Sony Vaio Y cannot use SSC on LVDS */
15106 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15107
be505f64
AH
15108 /* Acer Aspire 5734Z must invert backlight brightness */
15109 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15110
15111 /* Acer/eMachines G725 */
15112 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15113
15114 /* Acer/eMachines e725 */
15115 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15116
15117 /* Acer/Packard Bell NCL20 */
15118 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15119
15120 /* Acer Aspire 4736Z */
15121 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15122
15123 /* Acer Aspire 5336 */
15124 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15125
15126 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15127 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15128
dfb3d47b
SD
15129 /* Acer C720 Chromebook (Core i3 4005U) */
15130 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15131
b2a9601c 15132 /* Apple Macbook 2,1 (Core 2 T7400) */
15133 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15134
1b9448b0
JN
15135 /* Apple Macbook 4,1 */
15136 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15137
d4967d8c
SD
15138 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15139 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15140
15141 /* HP Chromebook 14 (Celeron 2955U) */
15142 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15143
15144 /* Dell Chromebook 11 */
15145 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15146
15147 /* Dell Chromebook 11 (2015 version) */
15148 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15149};
15150
15151static void intel_init_quirks(struct drm_device *dev)
15152{
15153 struct pci_dev *d = dev->pdev;
15154 int i;
15155
15156 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15157 struct intel_quirk *q = &intel_quirks[i];
15158
15159 if (d->device == q->device &&
15160 (d->subsystem_vendor == q->subsystem_vendor ||
15161 q->subsystem_vendor == PCI_ANY_ID) &&
15162 (d->subsystem_device == q->subsystem_device ||
15163 q->subsystem_device == PCI_ANY_ID))
15164 q->hook(dev);
15165 }
5f85f176
EE
15166 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15167 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15168 intel_dmi_quirks[i].hook(dev);
15169 }
b690e96c
JB
15170}
15171
9cce37f4
JB
15172/* Disable the VGA plane that we never use */
15173static void i915_disable_vga(struct drm_device *dev)
15174{
15175 struct drm_i915_private *dev_priv = dev->dev_private;
15176 u8 sr1;
f0f59a00 15177 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15178
2b37c616 15179 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15180 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15181 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15182 sr1 = inb(VGA_SR_DATA);
15183 outb(sr1 | 1<<5, VGA_SR_DATA);
15184 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15185 udelay(300);
15186
01f5a626 15187 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15188 POSTING_READ(vga_reg);
15189}
15190
f817586c
DV
15191void intel_modeset_init_hw(struct drm_device *dev)
15192{
1a617b77
ML
15193 struct drm_i915_private *dev_priv = dev->dev_private;
15194
b6283055 15195 intel_update_cdclk(dev);
1a617b77
ML
15196
15197 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15198
f817586c 15199 intel_init_clock_gating(dev);
8090c6b9 15200 intel_enable_gt_powersave(dev);
f817586c
DV
15201}
15202
d93c0372
MR
15203/*
15204 * Calculate what we think the watermarks should be for the state we've read
15205 * out of the hardware and then immediately program those watermarks so that
15206 * we ensure the hardware settings match our internal state.
15207 *
15208 * We can calculate what we think WM's should be by creating a duplicate of the
15209 * current state (which was constructed during hardware readout) and running it
15210 * through the atomic check code to calculate new watermark values in the
15211 * state object.
15212 */
15213static void sanitize_watermarks(struct drm_device *dev)
15214{
15215 struct drm_i915_private *dev_priv = to_i915(dev);
15216 struct drm_atomic_state *state;
15217 struct drm_crtc *crtc;
15218 struct drm_crtc_state *cstate;
15219 struct drm_modeset_acquire_ctx ctx;
15220 int ret;
15221 int i;
15222
15223 /* Only supported on platforms that use atomic watermark design */
bf220452 15224 if (!dev_priv->display.program_watermarks)
d93c0372
MR
15225 return;
15226
15227 /*
15228 * We need to hold connection_mutex before calling duplicate_state so
15229 * that the connector loop is protected.
15230 */
15231 drm_modeset_acquire_init(&ctx, 0);
15232retry:
0cd1262d 15233 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15234 if (ret == -EDEADLK) {
15235 drm_modeset_backoff(&ctx);
15236 goto retry;
15237 } else if (WARN_ON(ret)) {
0cd1262d 15238 goto fail;
d93c0372
MR
15239 }
15240
15241 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15242 if (WARN_ON(IS_ERR(state)))
0cd1262d 15243 goto fail;
d93c0372
MR
15244
15245 ret = intel_atomic_check(dev, state);
15246 if (ret) {
15247 /*
15248 * If we fail here, it means that the hardware appears to be
15249 * programmed in a way that shouldn't be possible, given our
15250 * understanding of watermark requirements. This might mean a
15251 * mistake in the hardware readout code or a mistake in the
15252 * watermark calculations for a given platform. Raise a WARN
15253 * so that this is noticeable.
15254 *
15255 * If this actually happens, we'll have to just leave the
15256 * BIOS-programmed watermarks untouched and hope for the best.
15257 */
15258 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15259 goto fail;
d93c0372
MR
15260 }
15261
15262 /* Write calculated watermark values back */
15263 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15264 for_each_crtc_in_state(state, crtc, cstate, i) {
15265 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15266
bf220452 15267 dev_priv->display.program_watermarks(cs);
d93c0372
MR
15268 }
15269
15270 drm_atomic_state_free(state);
0cd1262d 15271fail:
d93c0372
MR
15272 drm_modeset_drop_locks(&ctx);
15273 drm_modeset_acquire_fini(&ctx);
15274}
15275
79e53945
JB
15276void intel_modeset_init(struct drm_device *dev)
15277{
652c393a 15278 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15279 int sprite, ret;
8cc87b75 15280 enum pipe pipe;
46f297fb 15281 struct intel_crtc *crtc;
79e53945
JB
15282
15283 drm_mode_config_init(dev);
15284
15285 dev->mode_config.min_width = 0;
15286 dev->mode_config.min_height = 0;
15287
019d96cb
DA
15288 dev->mode_config.preferred_depth = 24;
15289 dev->mode_config.prefer_shadow = 1;
15290
25bab385
TU
15291 dev->mode_config.allow_fb_modifiers = true;
15292
e6ecefaa 15293 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15294
b690e96c
JB
15295 intel_init_quirks(dev);
15296
1fa61106
ED
15297 intel_init_pm(dev);
15298
e3c74757
BW
15299 if (INTEL_INFO(dev)->num_pipes == 0)
15300 return;
15301
69f92f67
LW
15302 /*
15303 * There may be no VBT; and if the BIOS enabled SSC we can
15304 * just keep using it to avoid unnecessary flicker. Whereas if the
15305 * BIOS isn't using it, don't assume it will work even if the VBT
15306 * indicates as much.
15307 */
15308 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15309 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15310 DREF_SSC1_ENABLE);
15311
15312 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15313 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15314 bios_lvds_use_ssc ? "en" : "dis",
15315 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15316 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15317 }
15318 }
15319
e70236a8 15320 intel_init_display(dev);
7c10a2b5 15321 intel_init_audio(dev);
e70236a8 15322
a6c45cf0
CW
15323 if (IS_GEN2(dev)) {
15324 dev->mode_config.max_width = 2048;
15325 dev->mode_config.max_height = 2048;
15326 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15327 dev->mode_config.max_width = 4096;
15328 dev->mode_config.max_height = 4096;
79e53945 15329 } else {
a6c45cf0
CW
15330 dev->mode_config.max_width = 8192;
15331 dev->mode_config.max_height = 8192;
79e53945 15332 }
068be561 15333
dc41c154
VS
15334 if (IS_845G(dev) || IS_I865G(dev)) {
15335 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15336 dev->mode_config.cursor_height = 1023;
15337 } else if (IS_GEN2(dev)) {
068be561
DL
15338 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15339 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15340 } else {
15341 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15342 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15343 }
15344
5d4545ae 15345 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15346
28c97730 15347 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15348 INTEL_INFO(dev)->num_pipes,
15349 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15350
055e393f 15351 for_each_pipe(dev_priv, pipe) {
8cc87b75 15352 intel_crtc_init(dev, pipe);
3bdcfc0c 15353 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15354 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15355 if (ret)
06da8da2 15356 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15357 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15358 }
79e53945
JB
15359 }
15360
bfa7df01
VS
15361 intel_update_czclk(dev_priv);
15362 intel_update_cdclk(dev);
15363
e72f9fbf 15364 intel_shared_dpll_init(dev);
ee7b9f93 15365
9cce37f4
JB
15366 /* Just disable it once at startup */
15367 i915_disable_vga(dev);
79e53945 15368 intel_setup_outputs(dev);
11be49eb 15369
6e9f798d 15370 drm_modeset_lock_all(dev);
043e9bda 15371 intel_modeset_setup_hw_state(dev);
6e9f798d 15372 drm_modeset_unlock_all(dev);
46f297fb 15373
d3fcc808 15374 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15375 struct intel_initial_plane_config plane_config = {};
15376
46f297fb
JB
15377 if (!crtc->active)
15378 continue;
15379
46f297fb 15380 /*
46f297fb
JB
15381 * Note that reserving the BIOS fb up front prevents us
15382 * from stuffing other stolen allocations like the ring
15383 * on top. This prevents some ugliness at boot time, and
15384 * can even allow for smooth boot transitions if the BIOS
15385 * fb is large enough for the active pipe configuration.
15386 */
eeebeac5
ML
15387 dev_priv->display.get_initial_plane_config(crtc,
15388 &plane_config);
15389
15390 /*
15391 * If the fb is shared between multiple heads, we'll
15392 * just get the first one.
15393 */
15394 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15395 }
d93c0372
MR
15396
15397 /*
15398 * Make sure hardware watermarks really match the state we read out.
15399 * Note that we need to do this after reconstructing the BIOS fb's
15400 * since the watermark calculation done here will use pstate->fb.
15401 */
15402 sanitize_watermarks(dev);
2c7111db
CW
15403}
15404
7fad798e
DV
15405static void intel_enable_pipe_a(struct drm_device *dev)
15406{
15407 struct intel_connector *connector;
15408 struct drm_connector *crt = NULL;
15409 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15410 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15411
15412 /* We can't just switch on the pipe A, we need to set things up with a
15413 * proper mode and output configuration. As a gross hack, enable pipe A
15414 * by enabling the load detect pipe once. */
3a3371ff 15415 for_each_intel_connector(dev, connector) {
7fad798e
DV
15416 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15417 crt = &connector->base;
15418 break;
15419 }
15420 }
15421
15422 if (!crt)
15423 return;
15424
208bf9fd 15425 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15426 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15427}
15428
fa555837
DV
15429static bool
15430intel_check_plane_mapping(struct intel_crtc *crtc)
15431{
7eb552ae
BW
15432 struct drm_device *dev = crtc->base.dev;
15433 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15434 u32 val;
fa555837 15435
7eb552ae 15436 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15437 return true;
15438
649636ef 15439 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15440
15441 if ((val & DISPLAY_PLANE_ENABLE) &&
15442 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15443 return false;
15444
15445 return true;
15446}
15447
02e93c35
VS
15448static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15449{
15450 struct drm_device *dev = crtc->base.dev;
15451 struct intel_encoder *encoder;
15452
15453 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15454 return true;
15455
15456 return false;
15457}
15458
24929352
DV
15459static void intel_sanitize_crtc(struct intel_crtc *crtc)
15460{
15461 struct drm_device *dev = crtc->base.dev;
15462 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15463 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15464
24929352 15465 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15466 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15467
d3eaf884 15468 /* restore vblank interrupts to correct state */
9625604c 15469 drm_crtc_vblank_reset(&crtc->base);
d297e103 15470 if (crtc->active) {
f9cd7b88
VS
15471 struct intel_plane *plane;
15472
9625604c 15473 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15474
15475 /* Disable everything but the primary plane */
15476 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15477 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15478 continue;
15479
15480 plane->disable_plane(&plane->base, &crtc->base);
15481 }
9625604c 15482 }
d3eaf884 15483
24929352 15484 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15485 * disable the crtc (and hence change the state) if it is wrong. Note
15486 * that gen4+ has a fixed plane -> pipe mapping. */
15487 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15488 bool plane;
15489
24929352
DV
15490 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15491 crtc->base.base.id);
15492
15493 /* Pipe has the wrong plane attached and the plane is active.
15494 * Temporarily change the plane mapping and disable everything
15495 * ... */
15496 plane = crtc->plane;
b70709a6 15497 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15498 crtc->plane = !plane;
b17d48e2 15499 intel_crtc_disable_noatomic(&crtc->base);
24929352 15500 crtc->plane = plane;
24929352 15501 }
24929352 15502
7fad798e
DV
15503 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15504 crtc->pipe == PIPE_A && !crtc->active) {
15505 /* BIOS forgot to enable pipe A, this mostly happens after
15506 * resume. Force-enable the pipe to fix this, the update_dpms
15507 * call below we restore the pipe to the right state, but leave
15508 * the required bits on. */
15509 intel_enable_pipe_a(dev);
15510 }
15511
24929352
DV
15512 /* Adjust the state of the output pipe according to whether we
15513 * have active connectors/encoders. */
02e93c35 15514 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15515 intel_crtc_disable_noatomic(&crtc->base);
24929352 15516
53d9f4e9 15517 if (crtc->active != crtc->base.state->active) {
02e93c35 15518 struct intel_encoder *encoder;
24929352
DV
15519
15520 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15521 * functions or because of calls to intel_crtc_disable_noatomic,
15522 * or because the pipe is force-enabled due to the
24929352
DV
15523 * pipe A quirk. */
15524 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15525 crtc->base.base.id,
83d65738 15526 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15527 crtc->active ? "enabled" : "disabled");
15528
4be40c98 15529 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15530 crtc->base.state->active = crtc->active;
24929352 15531 crtc->base.enabled = crtc->active;
2aa974c9 15532 crtc->base.state->connector_mask = 0;
e87a52b3 15533 crtc->base.state->encoder_mask = 0;
24929352
DV
15534
15535 /* Because we only establish the connector -> encoder ->
15536 * crtc links if something is active, this means the
15537 * crtc is now deactivated. Break the links. connector
15538 * -> encoder links are only establish when things are
15539 * actually up, hence no need to break them. */
15540 WARN_ON(crtc->active);
15541
2d406bb0 15542 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15543 encoder->base.crtc = NULL;
24929352 15544 }
c5ab3bc0 15545
a3ed6aad 15546 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15547 /*
15548 * We start out with underrun reporting disabled to avoid races.
15549 * For correct bookkeeping mark this on active crtcs.
15550 *
c5ab3bc0
DV
15551 * Also on gmch platforms we dont have any hardware bits to
15552 * disable the underrun reporting. Which means we need to start
15553 * out with underrun reporting disabled also on inactive pipes,
15554 * since otherwise we'll complain about the garbage we read when
15555 * e.g. coming up after runtime pm.
15556 *
4cc31489
DV
15557 * No protection against concurrent access is required - at
15558 * worst a fifo underrun happens which also sets this to false.
15559 */
15560 crtc->cpu_fifo_underrun_disabled = true;
15561 crtc->pch_fifo_underrun_disabled = true;
15562 }
24929352
DV
15563}
15564
15565static void intel_sanitize_encoder(struct intel_encoder *encoder)
15566{
15567 struct intel_connector *connector;
15568 struct drm_device *dev = encoder->base.dev;
873ffe69 15569 bool active = false;
24929352
DV
15570
15571 /* We need to check both for a crtc link (meaning that the
15572 * encoder is active and trying to read from a pipe) and the
15573 * pipe itself being active. */
15574 bool has_active_crtc = encoder->base.crtc &&
15575 to_intel_crtc(encoder->base.crtc)->active;
15576
873ffe69
ML
15577 for_each_intel_connector(dev, connector) {
15578 if (connector->base.encoder != &encoder->base)
15579 continue;
15580
15581 active = true;
15582 break;
15583 }
15584
15585 if (active && !has_active_crtc) {
24929352
DV
15586 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15587 encoder->base.base.id,
8e329a03 15588 encoder->base.name);
24929352
DV
15589
15590 /* Connector is active, but has no active pipe. This is
15591 * fallout from our resume register restoring. Disable
15592 * the encoder manually again. */
15593 if (encoder->base.crtc) {
15594 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15595 encoder->base.base.id,
8e329a03 15596 encoder->base.name);
24929352 15597 encoder->disable(encoder);
a62d1497
VS
15598 if (encoder->post_disable)
15599 encoder->post_disable(encoder);
24929352 15600 }
7f1950fb 15601 encoder->base.crtc = NULL;
24929352
DV
15602
15603 /* Inconsistent output/port/pipe state happens presumably due to
15604 * a bug in one of the get_hw_state functions. Or someplace else
15605 * in our code, like the register restore mess on resume. Clamp
15606 * things to off as a safer default. */
3a3371ff 15607 for_each_intel_connector(dev, connector) {
24929352
DV
15608 if (connector->encoder != encoder)
15609 continue;
7f1950fb
EE
15610 connector->base.dpms = DRM_MODE_DPMS_OFF;
15611 connector->base.encoder = NULL;
24929352
DV
15612 }
15613 }
15614 /* Enabled encoders without active connectors will be fixed in
15615 * the crtc fixup. */
15616}
15617
04098753 15618void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15619{
15620 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15621 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15622
04098753
ID
15623 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15624 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15625 i915_disable_vga(dev);
15626 }
15627}
15628
15629void i915_redisable_vga(struct drm_device *dev)
15630{
15631 struct drm_i915_private *dev_priv = dev->dev_private;
15632
8dc8a27c
PZ
15633 /* This function can be called both from intel_modeset_setup_hw_state or
15634 * at a very early point in our resume sequence, where the power well
15635 * structures are not yet restored. Since this function is at a very
15636 * paranoid "someone might have enabled VGA while we were not looking"
15637 * level, just check if the power well is enabled instead of trying to
15638 * follow the "don't touch the power well if we don't need it" policy
15639 * the rest of the driver uses. */
f458ebbc 15640 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15641 return;
15642
04098753 15643 i915_redisable_vga_power_on(dev);
0fde901f
KM
15644}
15645
f9cd7b88 15646static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15647{
f9cd7b88 15648 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15649
f9cd7b88 15650 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15651}
15652
f9cd7b88
VS
15653/* FIXME read out full plane state for all planes */
15654static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15655{
b26d3ea3 15656 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15657 struct intel_plane_state *plane_state =
b26d3ea3 15658 to_intel_plane_state(primary->state);
d032ffa0 15659
19b8d387 15660 plane_state->visible = crtc->active &&
b26d3ea3
ML
15661 primary_get_hw_state(to_intel_plane(primary));
15662
15663 if (plane_state->visible)
15664 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15665}
15666
30e984df 15667static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15668{
15669 struct drm_i915_private *dev_priv = dev->dev_private;
15670 enum pipe pipe;
24929352
DV
15671 struct intel_crtc *crtc;
15672 struct intel_encoder *encoder;
15673 struct intel_connector *connector;
5358901f 15674 int i;
24929352 15675
565602d7
ML
15676 dev_priv->active_crtcs = 0;
15677
d3fcc808 15678 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15679 struct intel_crtc_state *crtc_state = crtc->config;
15680 int pixclk = 0;
3b117c8f 15681
565602d7
ML
15682 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15683 memset(crtc_state, 0, sizeof(*crtc_state));
15684 crtc_state->base.crtc = &crtc->base;
24929352 15685
565602d7
ML
15686 crtc_state->base.active = crtc_state->base.enable =
15687 dev_priv->display.get_pipe_config(crtc, crtc_state);
15688
15689 crtc->base.enabled = crtc_state->base.enable;
15690 crtc->active = crtc_state->base.active;
15691
15692 if (crtc_state->base.active) {
15693 dev_priv->active_crtcs |= 1 << crtc->pipe;
15694
15695 if (IS_BROADWELL(dev_priv)) {
15696 pixclk = ilk_pipe_pixel_rate(crtc_state);
15697
15698 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15699 if (crtc_state->ips_enabled)
15700 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15701 } else if (IS_VALLEYVIEW(dev_priv) ||
15702 IS_CHERRYVIEW(dev_priv) ||
15703 IS_BROXTON(dev_priv))
15704 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15705 else
15706 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15707 }
15708
15709 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15710
f9cd7b88 15711 readout_plane_state(crtc);
24929352
DV
15712
15713 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15714 crtc->base.base.id,
15715 crtc->active ? "enabled" : "disabled");
15716 }
15717
5358901f
DV
15718 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15719 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15720
3e369b76
ACO
15721 pll->on = pll->get_hw_state(dev_priv, pll,
15722 &pll->config.hw_state);
5358901f 15723 pll->active = 0;
3e369b76 15724 pll->config.crtc_mask = 0;
d3fcc808 15725 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15726 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15727 pll->active++;
3e369b76 15728 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15729 }
5358901f 15730 }
5358901f 15731
1e6f2ddc 15732 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15733 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15734
3e369b76 15735 if (pll->config.crtc_mask)
bd2bb1b9 15736 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15737 }
15738
b2784e15 15739 for_each_intel_encoder(dev, encoder) {
24929352
DV
15740 pipe = 0;
15741
15742 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15743 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15744 encoder->base.crtc = &crtc->base;
6e3c9717 15745 encoder->get_config(encoder, crtc->config);
24929352
DV
15746 } else {
15747 encoder->base.crtc = NULL;
15748 }
15749
6f2bcceb 15750 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15751 encoder->base.base.id,
8e329a03 15752 encoder->base.name,
24929352 15753 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15754 pipe_name(pipe));
24929352
DV
15755 }
15756
3a3371ff 15757 for_each_intel_connector(dev, connector) {
24929352
DV
15758 if (connector->get_hw_state(connector)) {
15759 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15760
15761 encoder = connector->encoder;
15762 connector->base.encoder = &encoder->base;
15763
15764 if (encoder->base.crtc &&
15765 encoder->base.crtc->state->active) {
15766 /*
15767 * This has to be done during hardware readout
15768 * because anything calling .crtc_disable may
15769 * rely on the connector_mask being accurate.
15770 */
15771 encoder->base.crtc->state->connector_mask |=
15772 1 << drm_connector_index(&connector->base);
e87a52b3
ML
15773 encoder->base.crtc->state->encoder_mask |=
15774 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
15775 }
15776
24929352
DV
15777 } else {
15778 connector->base.dpms = DRM_MODE_DPMS_OFF;
15779 connector->base.encoder = NULL;
15780 }
15781 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15782 connector->base.base.id,
c23cc417 15783 connector->base.name,
24929352
DV
15784 connector->base.encoder ? "enabled" : "disabled");
15785 }
7f4c6284
VS
15786
15787 for_each_intel_crtc(dev, crtc) {
15788 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15789
15790 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15791 if (crtc->base.state->active) {
15792 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15793 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15794 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15795
15796 /*
15797 * The initial mode needs to be set in order to keep
15798 * the atomic core happy. It wants a valid mode if the
15799 * crtc's enabled, so we do the above call.
15800 *
15801 * At this point some state updated by the connectors
15802 * in their ->detect() callback has not run yet, so
15803 * no recalculation can be done yet.
15804 *
15805 * Even if we could do a recalculation and modeset
15806 * right now it would cause a double modeset if
15807 * fbdev or userspace chooses a different initial mode.
15808 *
15809 * If that happens, someone indicated they wanted a
15810 * mode change, which means it's safe to do a full
15811 * recalculation.
15812 */
15813 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15814
15815 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15816 update_scanline_offset(crtc);
7f4c6284
VS
15817 }
15818 }
30e984df
DV
15819}
15820
043e9bda
ML
15821/* Scan out the current hw modeset state,
15822 * and sanitizes it to the current state
15823 */
15824static void
15825intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15826{
15827 struct drm_i915_private *dev_priv = dev->dev_private;
15828 enum pipe pipe;
30e984df
DV
15829 struct intel_crtc *crtc;
15830 struct intel_encoder *encoder;
35c95375 15831 int i;
30e984df
DV
15832
15833 intel_modeset_readout_hw_state(dev);
24929352
DV
15834
15835 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15836 for_each_intel_encoder(dev, encoder) {
24929352
DV
15837 intel_sanitize_encoder(encoder);
15838 }
15839
055e393f 15840 for_each_pipe(dev_priv, pipe) {
24929352
DV
15841 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15842 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15843 intel_dump_pipe_config(crtc, crtc->config,
15844 "[setup_hw_state]");
24929352 15845 }
9a935856 15846
d29b2f9d
ACO
15847 intel_modeset_update_connector_atomic_state(dev);
15848
35c95375
DV
15849 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15850 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15851
15852 if (!pll->on || pll->active)
15853 continue;
15854
15855 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15856
15857 pll->disable(dev_priv, pll);
15858 pll->on = false;
15859 }
15860
666a4537 15861 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15862 vlv_wm_get_hw_state(dev);
15863 else if (IS_GEN9(dev))
3078999f
PB
15864 skl_wm_get_hw_state(dev);
15865 else if (HAS_PCH_SPLIT(dev))
243e6a44 15866 ilk_wm_get_hw_state(dev);
292b990e
ML
15867
15868 for_each_intel_crtc(dev, crtc) {
15869 unsigned long put_domains;
15870
15871 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15872 if (WARN_ON(put_domains))
15873 modeset_put_power_domains(dev_priv, put_domains);
15874 }
15875 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
15876
15877 intel_fbc_init_pipe_state(dev_priv);
043e9bda 15878}
7d0bc1ea 15879
043e9bda
ML
15880void intel_display_resume(struct drm_device *dev)
15881{
e2c8b870
ML
15882 struct drm_i915_private *dev_priv = to_i915(dev);
15883 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15884 struct drm_modeset_acquire_ctx ctx;
043e9bda 15885 int ret;
e2c8b870 15886 bool setup = false;
f30da187 15887
e2c8b870 15888 dev_priv->modeset_restore_state = NULL;
043e9bda 15889
e2c8b870 15890 drm_modeset_acquire_init(&ctx, 0);
043e9bda 15891
e2c8b870
ML
15892retry:
15893 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 15894
e2c8b870
ML
15895 if (ret == 0 && !setup) {
15896 setup = true;
043e9bda 15897
e2c8b870
ML
15898 intel_modeset_setup_hw_state(dev);
15899 i915_redisable_vga(dev);
45e2b5f6 15900 }
8af6cf88 15901
e2c8b870
ML
15902 if (ret == 0 && state) {
15903 struct drm_crtc_state *crtc_state;
15904 struct drm_crtc *crtc;
15905 int i;
043e9bda 15906
e2c8b870
ML
15907 state->acquire_ctx = &ctx;
15908
15909 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15910 /*
15911 * Force recalculation even if we restore
15912 * current state. With fast modeset this may not result
15913 * in a modeset when the state is compatible.
15914 */
15915 crtc_state->mode_changed = true;
15916 }
15917
15918 ret = drm_atomic_commit(state);
043e9bda
ML
15919 }
15920
e2c8b870
ML
15921 if (ret == -EDEADLK) {
15922 drm_modeset_backoff(&ctx);
15923 goto retry;
15924 }
043e9bda 15925
e2c8b870
ML
15926 drm_modeset_drop_locks(&ctx);
15927 drm_modeset_acquire_fini(&ctx);
043e9bda 15928
e2c8b870
ML
15929 if (ret) {
15930 DRM_ERROR("Restoring old state failed with %i\n", ret);
15931 drm_atomic_state_free(state);
15932 }
2c7111db
CW
15933}
15934
15935void intel_modeset_gem_init(struct drm_device *dev)
15936{
484b41dd 15937 struct drm_crtc *c;
2ff8fde1 15938 struct drm_i915_gem_object *obj;
e0d6149b 15939 int ret;
484b41dd 15940
ae48434c 15941 intel_init_gt_powersave(dev);
ae48434c 15942
1833b134 15943 intel_modeset_init_hw(dev);
02e792fb
DV
15944
15945 intel_setup_overlay(dev);
484b41dd
JB
15946
15947 /*
15948 * Make sure any fbs we allocated at startup are properly
15949 * pinned & fenced. When we do the allocation it's too early
15950 * for this.
15951 */
70e1e0ec 15952 for_each_crtc(dev, c) {
2ff8fde1
MR
15953 obj = intel_fb_obj(c->primary->fb);
15954 if (obj == NULL)
484b41dd
JB
15955 continue;
15956
e0d6149b
TU
15957 mutex_lock(&dev->struct_mutex);
15958 ret = intel_pin_and_fence_fb_obj(c->primary,
15959 c->primary->fb,
7580d774 15960 c->primary->state);
e0d6149b
TU
15961 mutex_unlock(&dev->struct_mutex);
15962 if (ret) {
484b41dd
JB
15963 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15964 to_intel_crtc(c)->pipe);
66e514c1
DA
15965 drm_framebuffer_unreference(c->primary->fb);
15966 c->primary->fb = NULL;
36750f28 15967 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15968 update_state_fb(c->primary);
36750f28 15969 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15970 }
15971 }
0962c3c9
VS
15972
15973 intel_backlight_register(dev);
79e53945
JB
15974}
15975
4932e2c3
ID
15976void intel_connector_unregister(struct intel_connector *intel_connector)
15977{
15978 struct drm_connector *connector = &intel_connector->base;
15979
15980 intel_panel_destroy_backlight(connector);
34ea3d38 15981 drm_connector_unregister(connector);
4932e2c3
ID
15982}
15983
79e53945
JB
15984void intel_modeset_cleanup(struct drm_device *dev)
15985{
652c393a 15986 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 15987 struct intel_connector *connector;
652c393a 15988
2eb5252e
ID
15989 intel_disable_gt_powersave(dev);
15990
0962c3c9
VS
15991 intel_backlight_unregister(dev);
15992
fd0c0642
DV
15993 /*
15994 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15995 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15996 * experience fancy races otherwise.
15997 */
2aeb7d3a 15998 intel_irq_uninstall(dev_priv);
eb21b92b 15999
fd0c0642
DV
16000 /*
16001 * Due to the hpd irq storm handling the hotplug work can re-arm the
16002 * poll handlers. Hence disable polling after hpd handling is shut down.
16003 */
f87ea761 16004 drm_kms_helper_poll_fini(dev);
fd0c0642 16005
723bfd70
JB
16006 intel_unregister_dsm_handler();
16007
c937ab3e 16008 intel_fbc_global_disable(dev_priv);
69341a5e 16009
1630fe75
CW
16010 /* flush any delayed tasks or pending work */
16011 flush_scheduled_work();
16012
db31af1d 16013 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16014 for_each_intel_connector(dev, connector)
16015 connector->unregister(connector);
d9255d57 16016
79e53945 16017 drm_mode_config_cleanup(dev);
4d7bb011
DV
16018
16019 intel_cleanup_overlay(dev);
ae48434c 16020
ae48434c 16021 intel_cleanup_gt_powersave(dev);
f5949141
DV
16022
16023 intel_teardown_gmbus(dev);
79e53945
JB
16024}
16025
f1c79df3
ZW
16026/*
16027 * Return which encoder is currently attached for connector.
16028 */
df0e9248 16029struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16030{
df0e9248
CW
16031 return &intel_attached_encoder(connector)->base;
16032}
f1c79df3 16033
df0e9248
CW
16034void intel_connector_attach_encoder(struct intel_connector *connector,
16035 struct intel_encoder *encoder)
16036{
16037 connector->encoder = encoder;
16038 drm_mode_connector_attach_encoder(&connector->base,
16039 &encoder->base);
79e53945 16040}
28d52043
DA
16041
16042/*
16043 * set vga decode state - true == enable VGA decode
16044 */
16045int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16046{
16047 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16048 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16049 u16 gmch_ctrl;
16050
75fa041d
CW
16051 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16052 DRM_ERROR("failed to read control word\n");
16053 return -EIO;
16054 }
16055
c0cc8a55
CW
16056 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16057 return 0;
16058
28d52043
DA
16059 if (state)
16060 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16061 else
16062 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16063
16064 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16065 DRM_ERROR("failed to write control word\n");
16066 return -EIO;
16067 }
16068
28d52043
DA
16069 return 0;
16070}
c4a1d9e4 16071
c4a1d9e4 16072struct intel_display_error_state {
ff57f1b0
PZ
16073
16074 u32 power_well_driver;
16075
63b66e5b
CW
16076 int num_transcoders;
16077
c4a1d9e4
CW
16078 struct intel_cursor_error_state {
16079 u32 control;
16080 u32 position;
16081 u32 base;
16082 u32 size;
52331309 16083 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16084
16085 struct intel_pipe_error_state {
ddf9c536 16086 bool power_domain_on;
c4a1d9e4 16087 u32 source;
f301b1e1 16088 u32 stat;
52331309 16089 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16090
16091 struct intel_plane_error_state {
16092 u32 control;
16093 u32 stride;
16094 u32 size;
16095 u32 pos;
16096 u32 addr;
16097 u32 surface;
16098 u32 tile_offset;
52331309 16099 } plane[I915_MAX_PIPES];
63b66e5b
CW
16100
16101 struct intel_transcoder_error_state {
ddf9c536 16102 bool power_domain_on;
63b66e5b
CW
16103 enum transcoder cpu_transcoder;
16104
16105 u32 conf;
16106
16107 u32 htotal;
16108 u32 hblank;
16109 u32 hsync;
16110 u32 vtotal;
16111 u32 vblank;
16112 u32 vsync;
16113 } transcoder[4];
c4a1d9e4
CW
16114};
16115
16116struct intel_display_error_state *
16117intel_display_capture_error_state(struct drm_device *dev)
16118{
fbee40df 16119 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16120 struct intel_display_error_state *error;
63b66e5b
CW
16121 int transcoders[] = {
16122 TRANSCODER_A,
16123 TRANSCODER_B,
16124 TRANSCODER_C,
16125 TRANSCODER_EDP,
16126 };
c4a1d9e4
CW
16127 int i;
16128
63b66e5b
CW
16129 if (INTEL_INFO(dev)->num_pipes == 0)
16130 return NULL;
16131
9d1cb914 16132 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16133 if (error == NULL)
16134 return NULL;
16135
190be112 16136 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16137 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16138
055e393f 16139 for_each_pipe(dev_priv, i) {
ddf9c536 16140 error->pipe[i].power_domain_on =
f458ebbc
DV
16141 __intel_display_power_is_enabled(dev_priv,
16142 POWER_DOMAIN_PIPE(i));
ddf9c536 16143 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16144 continue;
16145
5efb3e28
VS
16146 error->cursor[i].control = I915_READ(CURCNTR(i));
16147 error->cursor[i].position = I915_READ(CURPOS(i));
16148 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16149
16150 error->plane[i].control = I915_READ(DSPCNTR(i));
16151 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16152 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16153 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16154 error->plane[i].pos = I915_READ(DSPPOS(i));
16155 }
ca291363
PZ
16156 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16157 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16158 if (INTEL_INFO(dev)->gen >= 4) {
16159 error->plane[i].surface = I915_READ(DSPSURF(i));
16160 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16161 }
16162
c4a1d9e4 16163 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16164
3abfce77 16165 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16166 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16167 }
16168
16169 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16170 if (HAS_DDI(dev_priv->dev))
16171 error->num_transcoders++; /* Account for eDP. */
16172
16173 for (i = 0; i < error->num_transcoders; i++) {
16174 enum transcoder cpu_transcoder = transcoders[i];
16175
ddf9c536 16176 error->transcoder[i].power_domain_on =
f458ebbc 16177 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16178 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16179 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16180 continue;
16181
63b66e5b
CW
16182 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16183
16184 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16185 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16186 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16187 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16188 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16189 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16190 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16191 }
16192
16193 return error;
16194}
16195
edc3d884
MK
16196#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16197
c4a1d9e4 16198void
edc3d884 16199intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16200 struct drm_device *dev,
16201 struct intel_display_error_state *error)
16202{
055e393f 16203 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16204 int i;
16205
63b66e5b
CW
16206 if (!error)
16207 return;
16208
edc3d884 16209 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16210 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16211 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16212 error->power_well_driver);
055e393f 16213 for_each_pipe(dev_priv, i) {
edc3d884 16214 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16215 err_printf(m, " Power: %s\n",
87ad3212 16216 onoff(error->pipe[i].power_domain_on));
edc3d884 16217 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16218 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16219
16220 err_printf(m, "Plane [%d]:\n", i);
16221 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16222 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16223 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16224 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16225 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16226 }
4b71a570 16227 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16228 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16229 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16230 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16231 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16232 }
16233
edc3d884
MK
16234 err_printf(m, "Cursor [%d]:\n", i);
16235 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16236 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16237 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16238 }
63b66e5b
CW
16239
16240 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16241 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16242 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16243 err_printf(m, " Power: %s\n",
87ad3212 16244 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16245 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16246 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16247 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16248 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16249 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16250 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16251 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16252 }
c4a1d9e4 16253}