drm/i915/chv: Pipe select change for DP and HDMI
[linux-block.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
ef9348c8
CML
44#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
3dec0095 47static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 48static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 49
f1f644dc
JB
50static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
18442d08
VS
52static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
f1f644dc 54
e7457a9a
DL
55static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
57static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
e7457a9a 61
79e53945 62typedef struct {
0206e353 63 int min, max;
79e53945
JB
64} intel_range_t;
65
66typedef struct {
0206e353
AJ
67 int dot_limit;
68 int p2_slow, p2_fast;
79e53945
JB
69} intel_p2_t;
70
d4906093
ML
71typedef struct intel_limit intel_limit_t;
72struct intel_limit {
0206e353
AJ
73 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
d4906093 75};
79e53945 76
d2acd215
DV
77int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
021357ac
CW
87static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
8b99e68c
CW
90 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
021357ac
CW
95}
96
5d536e28 97static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 98 .dot = { .min = 25000, .max = 350000 },
9c333719 99 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 100 .n = { .min = 2, .max = 16 },
0206e353
AJ
101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
108};
109
5d536e28
DV
110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
9c333719 112 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 113 .n = { .min = 2, .max = 16 },
5d536e28
DV
114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
e4b36699 123static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 124 .dot = { .min = 25000, .max = 350000 },
9c333719 125 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 126 .n = { .min = 2, .max = 16 },
0206e353
AJ
127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
e4b36699 134};
273e27ca 135
e4b36699 136static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
160};
161
273e27ca 162
e4b36699 163static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
044c7c41 175 },
e4b36699
KP
176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
044c7c41 202 },
e4b36699
KP
203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
044c7c41 216 },
e4b36699
KP
217};
218
f2b115e6 219static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 222 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
273e27ca 225 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
232};
233
f2b115e6 234static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
245};
246
273e27ca
EA
247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
b91ad0ec 252static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
263};
264
b91ad0ec 265static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
289};
290
273e27ca 291/* LVDS 100mhz refclk limits. */
b91ad0ec 292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
0206e353 300 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
0206e353 313 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
316};
317
dc730512 318static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 326 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 327 .n = { .min = 1, .max = 7 },
a0c4da24
JB
328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
b99ab663 330 .p1 = { .min = 2, .max = 3 },
5fdc9c49 331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
332};
333
ef9348c8
CML
334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
6b4bf1c4
VS
350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
fb03ac01
VS
356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
358}
359
e0638cdf
PZ
360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
1b894b59
CW
375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
2c07245f 377{
b91ad0ec 378 struct drm_device *dev = crtc->dev;
2c07245f 379 const intel_limit_t *limit;
b91ad0ec
ZW
380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 382 if (intel_is_dual_link_lvds(dev)) {
1b894b59 383 if (refclk == 100000)
b91ad0ec
ZW
384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
1b894b59 388 if (refclk == 100000)
b91ad0ec
ZW
389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
c6bb3538 393 } else
b91ad0ec 394 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
395
396 return limit;
397}
398
044c7c41
ML
399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
044c7c41
ML
402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 405 if (intel_is_dual_link_lvds(dev))
e4b36699 406 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 407 else
e4b36699 408 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 411 limit = &intel_limits_g4x_hdmi;
044c7c41 412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 413 limit = &intel_limits_g4x_sdvo;
044c7c41 414 } else /* The option is for other outputs */
e4b36699 415 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
416
417 return limit;
418}
419
1b894b59 420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
bad720ff 425 if (HAS_PCH_SPLIT(dev))
1b894b59 426 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 427 else if (IS_G4X(dev)) {
044c7c41 428 limit = intel_g4x_limit(crtc);
f2b115e6 429 } else if (IS_PINEVIEW(dev)) {
2177832f 430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 431 limit = &intel_limits_pineview_lvds;
2177832f 432 else
f2b115e6 433 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
a0c4da24 436 } else if (IS_VALLEYVIEW(dev)) {
dc730512 437 limit = &intel_limits_vlv;
a6c45cf0
CW
438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 445 limit = &intel_limits_i8xx_lvds;
5d536e28 446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 447 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
448 else
449 limit = &intel_limits_i8xx_dac;
79e53945
JB
450 }
451 return limit;
452}
453
f2b115e6
AJ
454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 456{
2177832f
SL
457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
fb03ac01
VS
461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
463}
464
7429e9d4
DV
465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
ac58c3f0 470static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 471{
7429e9d4 472 clock->m = i9xx_dpll_compute_m(clock);
79e53945 473 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
fb03ac01
VS
476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
478}
479
ef9348c8
CML
480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
7c04d1d9 491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
1b894b59
CW
497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
79e53945 500{
f01b7962
VS
501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
79e53945 503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 504 INTELPllInvalid("p1 out of range\n");
79e53945 505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 506 INTELPllInvalid("m2 out of range\n");
79e53945 507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 508 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
79e53945 521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 522 INTELPllInvalid("vco out of range\n");
79e53945
JB
523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 527 INTELPllInvalid("dot out of range\n");
79e53945
JB
528
529 return true;
530}
531
d4906093 532static bool
ee9300bb 533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
79e53945
JB
536{
537 struct drm_device *dev = crtc->dev;
79e53945 538 intel_clock_t clock;
79e53945
JB
539 int err = target;
540
a210b028 541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 542 /*
a210b028
DV
543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
79e53945 546 */
1974cad0 547 if (intel_is_dual_link_lvds(dev))
79e53945
JB
548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
0206e353 558 memset(best_clock, 0, sizeof(*best_clock));
79e53945 559
42158660
ZY
560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 564 if (clock.m2 >= clock.m1)
42158660
ZY
565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
570 int this_err;
571
ac58c3f0
DV
572 i9xx_clock(refclk, &clock);
573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
575 continue;
576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
593static bool
ee9300bb
DV
594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
79e53945
JB
597{
598 struct drm_device *dev = crtc->dev;
79e53945 599 intel_clock_t clock;
79e53945
JB
600 int err = target;
601
a210b028 602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 603 /*
a210b028
DV
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
79e53945 607 */
1974cad0 608 if (intel_is_dual_link_lvds(dev))
79e53945
JB
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
0206e353 619 memset(best_clock, 0, sizeof(*best_clock));
79e53945 620
42158660
ZY
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
629 int this_err;
630
ac58c3f0 631 pineview_clock(refclk, &clock);
1b894b59
CW
632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
79e53945 634 continue;
cec2f356
SP
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
79e53945
JB
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
d4906093 652static bool
ee9300bb
DV
653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
d4906093
ML
656{
657 struct drm_device *dev = crtc->dev;
d4906093
ML
658 intel_clock_t clock;
659 int max_n;
660 bool found;
6ba770dc
AJ
661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 666 if (intel_is_dual_link_lvds(dev))
d4906093
ML
667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
f77f13e2 679 /* based on hardware requirement, prefer smaller n to precision */
d4906093 680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 681 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
ac58c3f0 690 i9xx_clock(refclk, &clock);
1b894b59
CW
691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
d4906093 693 continue;
1b894b59
CW
694
695 this_err = abs(clock.dot - target);
d4906093
ML
696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
2c07245f
ZW
706 return found;
707}
708
a0c4da24 709static bool
ee9300bb
DV
710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
a0c4da24 713{
f01b7962 714 struct drm_device *dev = crtc->dev;
6b4bf1c4 715 intel_clock_t clock;
69e4f900 716 unsigned int bestppm = 1000000;
27e639bf
VS
717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 719 bool found = false;
a0c4da24 720
6b4bf1c4
VS
721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
724
725 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 730 clock.p = clock.p1 * clock.p2;
a0c4da24 731 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
733 unsigned int ppm, diff;
734
6b4bf1c4
VS
735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
737
738 vlv_clock(refclk, &clock);
43b0ac53 739
f01b7962
VS
740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
43b0ac53
VS
742 continue;
743
6b4bf1c4
VS
744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 748 bestppm = 0;
6b4bf1c4 749 *best_clock = clock;
49e497ef 750 found = true;
43b0ac53 751 }
6b4bf1c4 752
c686122c 753 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 754 bestppm = ppm;
6b4bf1c4 755 *best_clock = clock;
49e497ef 756 found = true;
a0c4da24
JB
757 }
758 }
759 }
760 }
761 }
a0c4da24 762
49e497ef 763 return found;
a0c4da24 764}
a4fc5ed6 765
ef9348c8
CML
766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
20ddf665
VS
818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
241bfc38 825 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
826 * as Haswell has gained clock readout/fastboot support.
827 *
66e514c1 828 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665
VS
829 * properly reconstruct framebuffers.
830 */
f4510a27 831 return intel_crtc->active && crtc->primary->fb &&
241bfc38 832 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
833}
834
a5c961d1
PZ
835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
3b117c8f 841 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
842}
843
57e22f4a 844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
93937071 852 WARN(1, "vblank wait timed out\n");
a928d536
PZ
853}
854
9d0498a2
JB
855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 864{
9d0498a2 865 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 866 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 867
57e22f4a
VS
868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
870 return;
871 }
872
300387c0
CW
873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
9d0498a2 889 /* Wait for vblank interrupt bit to set */
481b6af3
CW
890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
9d0498a2
JB
893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
fbf49ea2
VS
896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
ab7ad7f6
KP
915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
ab7ad7f6
KP
924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
58e10eb9 930 *
9d0498a2 931 */
58e10eb9 932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
ab7ad7f6
KP
937
938 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 939 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
940
941 /* Wait for the Pipe State to go off */
58e10eb9
CW
942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
284637d9 944 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 945 } else {
ab7ad7f6 946 /* Wait for the display line to settle */
fbf49ea2 947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 948 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 949 }
79e53945
JB
950}
951
b0ea7d37
DL
952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
c36346e3
DL
964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
b0ea7d37
DL
992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
b24e7179
JB
997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
55607e8a
DV
1003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
b24e7179
JB
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
b24e7179 1017
23538ef1
JN
1018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
55607e8a 1036struct intel_shared_dpll *
e2b78267
DV
1037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1038{
1039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
a43f6e0f 1041 if (crtc->config.shared_dpll < 0)
e2b78267
DV
1042 return NULL;
1043
a43f6e0f 1044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
1045}
1046
040484af 1047/* For ILK+ */
55607e8a
DV
1048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
040484af 1051{
040484af 1052 bool cur_state;
5358901f 1053 struct intel_dpll_hw_state hw_state;
040484af 1054
9d82aa17
ED
1055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
92b27b08 1060 if (WARN (!pll,
46edb027 1061 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1062 return;
ee7b9f93 1063
5358901f 1064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 1065 WARN(cur_state != state,
5358901f
DV
1066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
040484af 1068}
040484af
JB
1069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
ad80a810
PZ
1076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
040484af 1078
affa9354
PZ
1079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
ad80a810 1081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1082 val = I915_READ(reg);
ad80a810 1083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
040484af
JB
1089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
d63fa0dc
PZ
1103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
3d13ef2e 1120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1121 return;
1122
bf507ef7 1123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1124 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1125 return;
1126
040484af
JB
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
55607e8a
DV
1132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
040484af
JB
1134{
1135 int reg;
1136 u32 val;
55607e8a 1137 bool cur_state;
040484af
JB
1138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
55607e8a
DV
1141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
040484af
JB
1145}
1146
ea0760cf
JB
1147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
0de3b485 1153 bool locked = true;
ea0760cf
JB
1154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1173 pipe_name(pipe));
ea0760cf
JB
1174}
1175
93ce0ba6
JN
1176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
d9d82081 1182 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
93ce0ba6 1185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
d9d82081
PZ
1186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
93ce0ba6
JN
1188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
b840d907
JB
1196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
b24e7179
JB
1198{
1199 int reg;
1200 u32 val;
63d7bbe9 1201 bool cur_state;
702e7a56
PZ
1202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
b24e7179 1204
8e636784
DV
1205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
da7e29bd 1209 if (!intel_display_power_enabled(dev_priv,
b97186f0 1210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
63d7bbe9
JB
1218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1220 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1221}
1222
931872fc
CW
1223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
b24e7179
JB
1225{
1226 int reg;
1227 u32 val;
931872fc 1228 bool cur_state;
b24e7179
JB
1229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
931872fc
CW
1232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1236}
1237
931872fc
CW
1238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
b24e7179
JB
1241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
653e1026 1244 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
653e1026
VS
1249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
83f26f16 1253 WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
19ec1358 1256 return;
28c05794 1257 }
19ec1358 1258
b24e7179 1259 /* Need to check both planes against the pipe */
08e2a7de 1260 for_each_pipe(i) {
b24e7179
JB
1261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
b24e7179
JB
1268 }
1269}
1270
19332d7a
JB
1271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
20674eef 1274 struct drm_device *dev = dev_priv->dev;
1fe47785 1275 int reg, sprite;
19332d7a
JB
1276 u32 val;
1277
20674eef 1278 if (IS_VALLEYVIEW(dev)) {
1fe47785
DL
1279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
20674eef 1281 val = I915_READ(reg);
83f26f16 1282 WARN(val & SP_ENABLE,
20674eef 1283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1284 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
19332d7a 1288 val = I915_READ(reg);
83f26f16 1289 WARN(val & SPRITE_ENABLE,
06da8da2 1290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
19332d7a 1294 val = I915_READ(reg);
83f26f16 1295 WARN(val & DVS_ENABLE,
06da8da2 1296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1297 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1298 }
1299}
1300
89eff4be 1301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1302{
1303 u32 val;
1304 bool enabled;
1305
89eff4be 1306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1307
92f2584a
JB
1308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
ab9412ba
DV
1314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
92f2584a
JB
1316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
ab9412ba 1321 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
92f2584a
JB
1327}
1328
4e634389
KP
1329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
44f37d1f
CML
1340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
f0575e92
KP
1343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
1519b995
KP
1350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
dc0fa718 1353 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1358 return false;
44f37d1f
CML
1359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
1519b995 1362 } else {
dc0fa718 1363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
291906f1 1400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1401 enum pipe pipe, int reg, u32 port_sel)
291906f1 1402{
47a05eca 1403 u32 val = I915_READ(reg);
4e634389 1404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1406 reg, pipe_name(pipe));
de9a35ab 1407
75c5da27
DV
1408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
de9a35ab 1410 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
47a05eca 1416 u32 val = I915_READ(reg);
b70ad586 1417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1419 reg, pipe_name(pipe));
de9a35ab 1420
dc0fa718 1421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1422 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1423 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
291906f1 1431
f0575e92
KP
1432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
b70ad586 1438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1439 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1440 pipe_name(pipe));
291906f1
JB
1441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
b70ad586 1444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1446 pipe_name(pipe));
291906f1 1447
e2debe91
PZ
1448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1451}
1452
40e9cf64
JB
1453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
a09caddd
CML
1460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
5382f5f3
JB
1471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
e5cbfbfb
ID
1480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
404faabc 1484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1485 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
076ed3b2
CML
1488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
40e9cf64
JB
1524}
1525
426115cf 1526static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1527{
426115cf
DV
1528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1532
426115cf 1533 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1534
1535 /* No really, not for ILK+ */
1536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1540 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1541
426115cf
DV
1542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1551
1552 /* We do this three times for luck */
426115cf 1553 I915_WRITE(reg, dpll);
87442f73
DV
1554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
426115cf 1556 I915_WRITE(reg, dpll);
87442f73
DV
1557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
426115cf 1559 I915_WRITE(reg, dpll);
87442f73
DV
1560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
9d556c99
CML
1564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
66e3d5c0 1607static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1608{
66e3d5c0
DV
1609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1613
66e3d5c0 1614 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1615
63d7bbe9 1616 /* No really, not for ILK+ */
3d13ef2e 1617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1618
1619 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1622
66e3d5c0
DV
1623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
63d7bbe9
JB
1640
1641 /* We do this three times for luck */
66e3d5c0 1642 I915_WRITE(reg, dpll);
63d7bbe9
JB
1643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
66e3d5c0 1645 I915_WRITE(reg, dpll);
63d7bbe9
JB
1646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
66e3d5c0 1648 I915_WRITE(reg, dpll);
63d7bbe9
JB
1649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
50b44a44 1654 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
50b44a44 1662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1663{
63d7bbe9
JB
1664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
50b44a44
DV
1671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1673}
1674
f6071166
JB
1675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
e5cbfbfb
ID
1682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
f6071166 1686 if (pipe == PIPE_B)
e5cbfbfb 1687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
f6071166
JB
1703}
1704
e4607fcf
CML
1705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
89b667f8
JB
1707{
1708 u32 port_mask;
00fc31b7 1709 int dpll_reg;
89b667f8 1710
e4607fcf
CML
1711 switch (dport->port) {
1712 case PORT_B:
89b667f8 1713 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1714 dpll_reg = DPLL(0);
e4607fcf
CML
1715 break;
1716 case PORT_C:
89b667f8 1717 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1723 break;
1724 default:
1725 BUG();
1726 }
89b667f8 1727
00fc31b7 1728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1730 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1731}
1732
92f2584a 1733/**
e72f9fbf 1734 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
e2b78267 1741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1742{
3d13ef2e
DL
1743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1746
48da64a8 1747 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1748 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1749 if (WARN_ON(pll == NULL))
48da64a8
CW
1750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
ee7b9f93 1754
46edb027
DV
1755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
e2b78267 1757 crtc->base.base.id);
92f2584a 1758
cdbd2316
DV
1759 if (pll->active++) {
1760 WARN_ON(!pll->on);
e9d6944e 1761 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1762 return;
1763 }
f4a091c7 1764 WARN_ON(pll->on);
ee7b9f93 1765
46edb027 1766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1767 pll->enable(dev_priv, pll);
ee7b9f93 1768 pll->on = true;
92f2584a
JB
1769}
1770
e2b78267 1771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1772{
3d13ef2e
DL
1773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1776
92f2584a 1777 /* PCH only available on ILK+ */
3d13ef2e 1778 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1779 if (WARN_ON(pll == NULL))
ee7b9f93 1780 return;
92f2584a 1781
48da64a8
CW
1782 if (WARN_ON(pll->refcount == 0))
1783 return;
7a419866 1784
46edb027
DV
1785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
e2b78267 1787 crtc->base.base.id);
7a419866 1788
48da64a8 1789 if (WARN_ON(pll->active == 0)) {
e9d6944e 1790 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1791 return;
1792 }
1793
e9d6944e 1794 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1795 WARN_ON(!pll->on);
cdbd2316 1796 if (--pll->active)
7a419866 1797 return;
ee7b9f93 1798
46edb027 1799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1800 pll->disable(dev_priv, pll);
ee7b9f93 1801 pll->on = false;
92f2584a
JB
1802}
1803
b8a4f404
PZ
1804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
040484af 1806{
23670b32 1807 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1810 uint32_t reg, val, pipeconf_val;
040484af
JB
1811
1812 /* PCH only available on ILK+ */
3d13ef2e 1813 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1814
1815 /* Make sure PCH DPLL is enabled */
e72f9fbf 1816 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1817 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
23670b32
DV
1823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
59c859d6 1830 }
23670b32 1831
ab9412ba 1832 reg = PCH_TRANSCONF(pipe);
040484af 1833 val = I915_READ(reg);
5f7f726d 1834 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
dfd07d72
DV
1841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1843 }
5f7f726d
PZ
1844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
5f7f726d
PZ
1852 else
1853 val |= TRANS_PROGRESSIVE;
1854
040484af
JB
1855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1858}
1859
8fb033d7 1860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1861 enum transcoder cpu_transcoder)
040484af 1862{
8fb033d7 1863 u32 val, pipeconf_val;
8fb033d7
PZ
1864
1865 /* PCH only available on ILK+ */
3d13ef2e 1866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1867
8fb033d7 1868 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1871
223a6fdf
PZ
1872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
25f3ef11 1877 val = TRANS_ENABLE;
937bb610 1878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1879
9a76b1c6
PZ
1880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
a35f2679 1882 val |= TRANS_INTERLACED;
8fb033d7
PZ
1883 else
1884 val |= TRANS_PROGRESSIVE;
1885
ab9412ba
DV
1886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1888 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1889}
1890
b8a4f404
PZ
1891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
040484af 1893{
23670b32
DV
1894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
040484af
JB
1896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
291906f1
JB
1901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
ab9412ba 1904 reg = PCH_TRANSCONF(pipe);
040484af
JB
1905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
040484af
JB
1919}
1920
ab4d966c 1921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1922{
8fb033d7
PZ
1923 u32 val;
1924
ab9412ba 1925 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1926 val &= ~TRANS_ENABLE;
ab9412ba 1927 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1928 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1930 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1935 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1936}
1937
b24e7179 1938/**
309cfea8 1939 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1940 * @crtc: crtc responsible for the pipe
b24e7179 1941 *
0372264a 1942 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1944 */
e1fdc473 1945static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1946{
0372264a
PZ
1947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
1a240d4d 1952 enum pipe pch_transcoder;
b24e7179
JB
1953 int reg;
1954 u32 val;
1955
58c6eaa2 1956 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1957 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1958 assert_sprites_disabled(dev_priv, pipe);
1959
681e5811 1960 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
b24e7179
JB
1965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
040484af 1975 else {
30421c4f 1976 if (crtc->config.has_pch_encoder) {
040484af 1977 /* if driving the PCH, we need FDI enabled */
cc391bbb 1978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
040484af
JB
1981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
b24e7179 1984
702e7a56 1985 reg = PIPECONF(cpu_transcoder);
b24e7179 1986 val = I915_READ(reg);
7ad25d48
PZ
1987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1990 return;
7ad25d48 1991 }
00d70b15
CW
1992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1994 POSTING_READ(reg);
b24e7179
JB
1995}
1996
1997/**
309cfea8 1998 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
702e7a56
PZ
2012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
b24e7179
JB
2014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2022 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2023 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
2024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
702e7a56 2029 reg = PIPECONF(cpu_transcoder);
b24e7179 2030 val = I915_READ(reg);
00d70b15
CW
2031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
2035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
d74362c9
KP
2038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
1dba99f4
VS
2042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
d74362c9 2044{
3d13ef2e
DL
2045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
d74362c9
KP
2050}
2051
b24e7179 2052/**
262ca2b0 2053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
b24e7179
JB
2054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
262ca2b0
MR
2060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
b24e7179 2062{
939c2fe8
VS
2063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
98ec7739
VS
2071 if (intel_crtc->primary_enabled)
2072 return;
0037f71c 2073
4c445e0e 2074 intel_crtc->primary_enabled = true;
939c2fe8 2075
b24e7179
JB
2076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
10efa932 2078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
00d70b15
CW
2079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 2081 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
b24e7179 2085/**
262ca2b0 2086 * intel_disable_primary_hw_plane - disable the primary hardware plane
b24e7179
JB
2087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
262ca2b0
MR
2093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
b24e7179 2095{
939c2fe8
VS
2096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
2098 int reg;
2099 u32 val;
2100
98ec7739
VS
2101 if (!intel_crtc->primary_enabled)
2102 return;
0037f71c 2103
4c445e0e 2104 intel_crtc->primary_enabled = false;
939c2fe8 2105
b24e7179
JB
2106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
10efa932 2108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
00d70b15
CW
2109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 2111 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
2112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
693db184
CW
2115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
a57ce0b2
JB
2124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
127bd2ac 2132int
48b956c5 2133intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 2134 struct drm_i915_gem_object *obj,
919926ae 2135 struct intel_ring_buffer *pipelined)
6b95a207 2136{
ce453d81 2137 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
2138 u32 alignment;
2139 int ret;
2140
05394f39 2141 switch (obj->tiling_mode) {
6b95a207 2142 case I915_TILING_NONE:
534843da
CW
2143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
a6c45cf0 2145 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
6b95a207
KH
2149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
80075d49 2155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
2156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
693db184
CW
2161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
ce453d81 2169 dev_priv->mm.interruptible = false;
2da3b9b9 2170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 2171 if (ret)
ce453d81 2172 goto err_interruptible;
6b95a207
KH
2173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
06d98131 2179 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2180 if (ret)
2181 goto err_unpin;
1690e1eb 2182
9a5a53b3 2183 i915_gem_object_pin_fence(obj);
6b95a207 2184
ce453d81 2185 dev_priv->mm.interruptible = true;
6b95a207 2186 return 0;
48b956c5
CW
2187
2188err_unpin:
cc98b413 2189 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2190err_interruptible:
2191 dev_priv->mm.interruptible = true;
48b956c5 2192 return ret;
6b95a207
KH
2193}
2194
1690e1eb
CW
2195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
cc98b413 2198 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2199}
2200
c2c75131
DV
2201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
bc752862
CW
2203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
c2c75131 2207{
bc752862
CW
2208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
c2c75131 2210
bc752862
CW
2211 tile_rows = *y / 8;
2212 *y %= 8;
c2c75131 2213
bc752862
CW
2214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
c2c75131
DV
2226}
2227
46f297fb
JB
2228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
484b41dd 2249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
46f297fb
JB
2250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
ff2652ea
CW
2257 if (plane_config->size == 0)
2258 return false;
2259
46f297fb
JB
2260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
484b41dd 2263 return false;
46f297fb
JB
2264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
66e514c1 2267 obj->stride = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2268 }
2269
66e514c1
DA
2270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
46f297fb
JB
2274
2275 mutex_lock(&dev->struct_mutex);
2276
66e514c1 2277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
484b41dd 2278 &mode_cmd, obj)) {
46f297fb
JB
2279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
46f297fb
JB
2287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
66e514c1 2302 if (!intel_crtc->base.primary->fb)
484b41dd
JB
2303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
66e514c1
DA
2308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
484b41dd
JB
2310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
2315 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
66e514c1 2321 if (!i->active || !c->primary->fb)
484b41dd
JB
2322 continue;
2323
66e514c1 2324 fb = to_intel_framebuffer(c->primary->fb);
484b41dd 2325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
66e514c1
DA
2326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
484b41dd
JB
2328 break;
2329 }
2330 }
46f297fb
JB
2331}
2332
262ca2b0
MR
2333static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
81255565
JB
2336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
05394f39 2341 struct drm_i915_gem_object *obj;
81255565 2342 int plane = intel_crtc->plane;
e506a0c6 2343 unsigned long linear_offset;
81255565 2344 u32 dspcntr;
5eddb70b 2345 u32 reg;
81255565 2346
81255565
JB
2347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
81255565 2349
5eddb70b
CW
2350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
81255565
JB
2352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
81255565
JB
2356 dspcntr |= DISPPLANE_8BPP;
2357 break;
57779d06
VS
2358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
81255565 2361 break;
57779d06
VS
2362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2380 break;
2381 default:
baba133a 2382 BUG();
81255565 2383 }
57779d06 2384
a6c45cf0 2385 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2386 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
de1aa629
VS
2392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
5eddb70b 2395 I915_WRITE(reg, dspcntr);
81255565 2396
e506a0c6 2397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2398
c2c75131
DV
2399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
bc752862
CW
2401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
c2c75131
DV
2404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
e506a0c6 2406 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2407 }
e506a0c6 2408
f343c5f6
BW
2409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
01f2c773 2412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2413 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2417 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2418 } else
f343c5f6 2419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2420 POSTING_READ(reg);
81255565 2421
17638cd6
JB
2422 return 0;
2423}
2424
262ca2b0
MR
2425static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2426 struct drm_framebuffer *fb,
2427 int x, int y)
17638cd6
JB
2428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 struct intel_framebuffer *intel_fb;
2433 struct drm_i915_gem_object *obj;
2434 int plane = intel_crtc->plane;
e506a0c6 2435 unsigned long linear_offset;
17638cd6
JB
2436 u32 dspcntr;
2437 u32 reg;
2438
17638cd6
JB
2439 intel_fb = to_intel_framebuffer(fb);
2440 obj = intel_fb->obj;
2441
2442 reg = DSPCNTR(plane);
2443 dspcntr = I915_READ(reg);
2444 /* Mask out pixel format bits in case we change it */
2445 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2446 switch (fb->pixel_format) {
2447 case DRM_FORMAT_C8:
17638cd6
JB
2448 dspcntr |= DISPPLANE_8BPP;
2449 break;
57779d06
VS
2450 case DRM_FORMAT_RGB565:
2451 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2452 break;
57779d06
VS
2453 case DRM_FORMAT_XRGB8888:
2454 case DRM_FORMAT_ARGB8888:
2455 dspcntr |= DISPPLANE_BGRX888;
2456 break;
2457 case DRM_FORMAT_XBGR8888:
2458 case DRM_FORMAT_ABGR8888:
2459 dspcntr |= DISPPLANE_RGBX888;
2460 break;
2461 case DRM_FORMAT_XRGB2101010:
2462 case DRM_FORMAT_ARGB2101010:
2463 dspcntr |= DISPPLANE_BGRX101010;
2464 break;
2465 case DRM_FORMAT_XBGR2101010:
2466 case DRM_FORMAT_ABGR2101010:
2467 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2468 break;
2469 default:
baba133a 2470 BUG();
17638cd6
JB
2471 }
2472
2473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dspcntr |= DISPPLANE_TILED;
2475 else
2476 dspcntr &= ~DISPPLANE_TILED;
2477
b42c6009 2478 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2479 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2480 else
2481 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2482
2483 I915_WRITE(reg, dspcntr);
2484
e506a0c6 2485 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2486 intel_crtc->dspaddr_offset =
bc752862
CW
2487 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2488 fb->bits_per_pixel / 8,
2489 fb->pitches[0]);
c2c75131 2490 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2491
f343c5f6
BW
2492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
01f2c773 2495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2496 I915_WRITE(DSPSURF(plane),
2497 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2499 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2500 } else {
2501 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2502 I915_WRITE(DSPLINOFF(plane), linear_offset);
2503 }
17638cd6
JB
2504 POSTING_READ(reg);
2505
2506 return 0;
2507}
2508
2509/* Assume fb object is pinned & idle & fenced and just update base pointers */
2510static int
2511intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2512 int x, int y, enum mode_set_atomic state)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2516
6b8e6ed0
CW
2517 if (dev_priv->display.disable_fbc)
2518 dev_priv->display.disable_fbc(dev);
3dec0095 2519 intel_increase_pllclock(crtc);
81255565 2520
262ca2b0 2521 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
81255565
JB
2522}
2523
96a02917
VS
2524void intel_display_handle_reset(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_crtc *crtc;
2528
2529 /*
2530 * Flips in the rings have been nuked by the reset,
2531 * so complete all pending flips so that user space
2532 * will get its events and not get stuck.
2533 *
2534 * Also update the base address of all primary
2535 * planes to the the last fb to make sure we're
2536 * showing the correct fb after a reset.
2537 *
2538 * Need to make two loops over the crtcs so that we
2539 * don't try to grab a crtc mutex before the
2540 * pending_flip_queue really got woken up.
2541 */
2542
2543 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 enum plane plane = intel_crtc->plane;
2546
2547 intel_prepare_page_flip(dev, plane);
2548 intel_finish_page_flip_plane(dev, plane);
2549 }
2550
2551 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2553
2554 mutex_lock(&crtc->mutex);
947fdaad
CW
2555 /*
2556 * FIXME: Once we have proper support for primary planes (and
2557 * disabling them without disabling the entire crtc) allow again
66e514c1 2558 * a NULL crtc->primary->fb.
947fdaad 2559 */
f4510a27 2560 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 2561 dev_priv->display.update_primary_plane(crtc,
66e514c1 2562 crtc->primary->fb,
262ca2b0
MR
2563 crtc->x,
2564 crtc->y);
96a02917
VS
2565 mutex_unlock(&crtc->mutex);
2566 }
2567}
2568
14667a4b
CW
2569static int
2570intel_finish_fb(struct drm_framebuffer *old_fb)
2571{
2572 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2573 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2574 bool was_interruptible = dev_priv->mm.interruptible;
2575 int ret;
2576
14667a4b
CW
2577 /* Big Hammer, we also need to ensure that any pending
2578 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2579 * current scanout is retired before unpinning the old
2580 * framebuffer.
2581 *
2582 * This should only fail upon a hung GPU, in which case we
2583 * can safely continue.
2584 */
2585 dev_priv->mm.interruptible = false;
2586 ret = i915_gem_object_finish_gpu(obj);
2587 dev_priv->mm.interruptible = was_interruptible;
2588
2589 return ret;
2590}
2591
7d5e3799
CW
2592static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 unsigned long flags;
2598 bool pending;
2599
2600 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2601 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2602 return false;
2603
2604 spin_lock_irqsave(&dev->event_lock, flags);
2605 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2606 spin_unlock_irqrestore(&dev->event_lock, flags);
2607
2608 return pending;
2609}
2610
5c3b82e2 2611static int
3c4fdcfb 2612intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2613 struct drm_framebuffer *fb)
79e53945
JB
2614{
2615 struct drm_device *dev = crtc->dev;
6b8e6ed0 2616 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2618 struct drm_framebuffer *old_fb;
5c3b82e2 2619 int ret;
79e53945 2620
7d5e3799
CW
2621 if (intel_crtc_has_pending_flip(crtc)) {
2622 DRM_ERROR("pipe is still busy with an old pageflip\n");
2623 return -EBUSY;
2624 }
2625
79e53945 2626 /* no fb bound */
94352cf9 2627 if (!fb) {
a5071c2f 2628 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2629 return 0;
2630 }
2631
7eb552ae 2632 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2633 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2634 plane_name(intel_crtc->plane),
2635 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2636 return -EINVAL;
79e53945
JB
2637 }
2638
5c3b82e2 2639 mutex_lock(&dev->struct_mutex);
265db958 2640 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2641 to_intel_framebuffer(fb)->obj,
919926ae 2642 NULL);
8ac36ec1 2643 mutex_unlock(&dev->struct_mutex);
5c3b82e2 2644 if (ret != 0) {
a5071c2f 2645 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2646 return ret;
2647 }
79e53945 2648
bb2043de
DL
2649 /*
2650 * Update pipe size and adjust fitter if needed: the reason for this is
2651 * that in compute_mode_changes we check the native mode (not the pfit
2652 * mode) to see if we can flip rather than do a full mode set. In the
2653 * fastboot case, we'll flip, but if we don't update the pipesrc and
2654 * pfit state, we'll end up with a big fb scanned out into the wrong
2655 * sized surface.
2656 *
2657 * To fix this properly, we need to hoist the checks up into
2658 * compute_mode_changes (or above), check the actual pfit state and
2659 * whether the platform allows pfit disable with pipe active, and only
2660 * then update the pipesrc and pfit state, even on the flip path.
2661 */
d330a953 2662 if (i915.fastboot) {
d7bf63f2
DL
2663 const struct drm_display_mode *adjusted_mode =
2664 &intel_crtc->config.adjusted_mode;
2665
4d6a3e63 2666 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2667 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2668 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2669 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2670 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2671 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2672 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2673 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2674 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2675 }
0637d60d
JB
2676 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2677 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2678 }
2679
262ca2b0 2680 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
4e6cfefc 2681 if (ret) {
8ac36ec1 2682 mutex_lock(&dev->struct_mutex);
94352cf9 2683 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2684 mutex_unlock(&dev->struct_mutex);
a5071c2f 2685 DRM_ERROR("failed to update base address\n");
4e6cfefc 2686 return ret;
79e53945 2687 }
3c4fdcfb 2688
f4510a27
MR
2689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
6c4c86f5
DV
2691 crtc->x = x;
2692 crtc->y = y;
94352cf9 2693
b7f1de28 2694 if (old_fb) {
d7697eea
DV
2695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
8ac36ec1 2697 mutex_lock(&dev->struct_mutex);
1690e1eb 2698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
8ac36ec1 2699 mutex_unlock(&dev->struct_mutex);
b7f1de28 2700 }
652c393a 2701
8ac36ec1 2702 mutex_lock(&dev->struct_mutex);
6b8e6ed0 2703 intel_update_fbc(dev);
4906557e 2704 intel_edp_psr_update(dev);
5c3b82e2 2705 mutex_unlock(&dev->struct_mutex);
79e53945 2706
5c3b82e2 2707 return 0;
79e53945
JB
2708}
2709
5e84e1a4
ZW
2710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
61e499bf 2721 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2727 }
5e84e1a4
ZW
2728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
357555c0
JB
2744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2749}
2750
1fbc0d78 2751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2752{
1fbc0d78
DV
2753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
1e833f40
DV
2755}
2756
01a415fd
DV
2757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
1e833f40
DV
2766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
8db9d77b
ZW
2783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
5eddb70b 2790 u32 reg, temp, tries;
8db9d77b 2791
1c8562f6 2792 /* FDI needs bits from pipe first */
0fc932b8 2793 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 2794
e1a44743
AJ
2795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
5eddb70b
CW
2797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
e1a44743
AJ
2799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
e1a44743
AJ
2803 udelay(150);
2804
8db9d77b 2805 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
627eb5a3
DV
2808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2813
5eddb70b
CW
2814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
8db9d77b
ZW
2816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
8db9d77b
ZW
2821 udelay(150);
2822
5b2adf89 2823 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2827
5eddb70b 2828 reg = FDI_RX_IIR(pipe);
e1a44743 2829 for (tries = 0; tries < 5; tries++) {
5eddb70b 2830 temp = I915_READ(reg);
8db9d77b
ZW
2831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2836 break;
2837 }
8db9d77b 2838 }
e1a44743 2839 if (tries == 5)
5eddb70b 2840 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2841
2842 /* Train 2 */
5eddb70b
CW
2843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
8db9d77b
ZW
2845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2847 I915_WRITE(reg, temp);
8db9d77b 2848
5eddb70b
CW
2849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
8db9d77b
ZW
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2853 I915_WRITE(reg, temp);
8db9d77b 2854
5eddb70b
CW
2855 POSTING_READ(reg);
2856 udelay(150);
8db9d77b 2857
5eddb70b 2858 reg = FDI_RX_IIR(pipe);
e1a44743 2859 for (tries = 0; tries < 5; tries++) {
5eddb70b 2860 temp = I915_READ(reg);
8db9d77b
ZW
2861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
8db9d77b 2868 }
e1a44743 2869 if (tries == 5)
5eddb70b 2870 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2871
2872 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2873
8db9d77b
ZW
2874}
2875
0206e353 2876static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
fa37d39e 2890 u32 reg, temp, i, retry;
8db9d77b 2891
e1a44743
AJ
2892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
5eddb70b
CW
2894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
e1a44743
AJ
2896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
e1a44743
AJ
2901 udelay(150);
2902
8db9d77b 2903 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
627eb5a3
DV
2906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2914
d74cf324
DV
2915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
5eddb70b
CW
2918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
8db9d77b
ZW
2920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
5eddb70b
CW
2927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
8db9d77b
ZW
2930 udelay(150);
2931
0206e353 2932 for (i = 0; i < 4; i++) {
5eddb70b
CW
2933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
8db9d77b
ZW
2935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
8db9d77b
ZW
2940 udelay(500);
2941
fa37d39e
SP
2942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
8db9d77b 2952 }
fa37d39e
SP
2953 if (retry < 5)
2954 break;
8db9d77b
ZW
2955 }
2956 if (i == 4)
5eddb70b 2957 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2958
2959 /* Train 2 */
5eddb70b
CW
2960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
8db9d77b
ZW
2962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
5eddb70b 2969 I915_WRITE(reg, temp);
8db9d77b 2970
5eddb70b
CW
2971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
8db9d77b
ZW
2973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
5eddb70b
CW
2980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
8db9d77b
ZW
2983 udelay(150);
2984
0206e353 2985 for (i = 0; i < 4; i++) {
5eddb70b
CW
2986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
8db9d77b
ZW
2988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
8db9d77b
ZW
2993 udelay(500);
2994
fa37d39e
SP
2995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
8db9d77b 3005 }
fa37d39e
SP
3006 if (retry < 5)
3007 break;
8db9d77b
ZW
3008 }
3009 if (i == 4)
5eddb70b 3010 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
357555c0
JB
3015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
139ccd3f 3022 u32 reg, temp, i, j;
357555c0
JB
3023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
01a415fd
DV
3035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
139ccd3f
JB
3038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
3041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
3043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
357555c0 3046
139ccd3f
JB
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
357555c0 3053
139ccd3f 3054 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
139ccd3f
JB
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3064
139ccd3f
JB
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3067
139ccd3f 3068 reg = FDI_RX_CTL(pipe);
357555c0 3069 temp = I915_READ(reg);
139ccd3f
JB
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3073
139ccd3f
JB
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
357555c0 3076
139ccd3f
JB
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3081
139ccd3f
JB
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
357555c0 3095
139ccd3f 3096 /* Train 2 */
357555c0
JB
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
139ccd3f
JB
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
139ccd3f 3110 udelay(2); /* should be 1.5us */
357555c0 3111
139ccd3f
JB
3112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3116
139ccd3f
JB
3117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
357555c0 3125 }
139ccd3f
JB
3126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3128 }
357555c0 3129
139ccd3f 3130train_done:
357555c0
JB
3131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
88cefb6c 3134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3135{
88cefb6c 3136 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3137 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3138 int pipe = intel_crtc->pipe;
5eddb70b 3139 u32 reg, temp;
79e53945 3140
c64e311e 3141
c98e9dcf 3142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
627eb5a3
DV
3145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 3147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
c98e9dcf
JB
3151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
c98e9dcf
JB
3158 udelay(200);
3159
20749730
PZ
3160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3165
20749730
PZ
3166 POSTING_READ(reg);
3167 udelay(100);
6be4a607 3168 }
0e23b99d
JB
3169}
3170
88cefb6c
DV
3171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
0fc932b8
JB
3200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
dfd07d72 3217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
3224 if (HAS_PCH_IBX(dev)) {
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 3226 }
0fc932b8
JB
3227
3228 /* still set train pattern 1 */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 I915_WRITE(reg, temp);
3234
3235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 if (HAS_PCH_CPT(dev)) {
3238 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
3243 }
3244 /* BPC in FDI rx is consistent with that in PIPECONF */
3245 temp &= ~(0x07 << 16);
dfd07d72 3246 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(100);
3251}
3252
5dce5b93
CW
3253bool intel_has_pending_fb_unpin(struct drm_device *dev)
3254{
3255 struct intel_crtc *crtc;
3256
3257 /* Note that we don't need to be called with mode_config.lock here
3258 * as our list of CRTC objects is static for the lifetime of the
3259 * device and so cannot disappear as we iterate. Similarly, we can
3260 * happily treat the predicates as racy, atomic checks as userspace
3261 * cannot claim and pin a new fb without at least acquring the
3262 * struct_mutex and so serialising with us.
3263 */
3264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3265 if (atomic_read(&crtc->unpin_work_count) == 0)
3266 continue;
3267
3268 if (crtc->unpin_work)
3269 intel_wait_for_vblank(dev, crtc->pipe);
3270
3271 return true;
3272 }
3273
3274 return false;
3275}
3276
e6c3a2a6
CW
3277static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3278{
0f91128d 3279 struct drm_device *dev = crtc->dev;
5bb61643 3280 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3281
f4510a27 3282 if (crtc->primary->fb == NULL)
e6c3a2a6
CW
3283 return;
3284
2c10d571
DV
3285 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3286
5bb61643
CW
3287 wait_event(dev_priv->pending_flip_queue,
3288 !intel_crtc_has_pending_flip(crtc));
3289
0f91128d 3290 mutex_lock(&dev->struct_mutex);
f4510a27 3291 intel_finish_fb(crtc->primary->fb);
0f91128d 3292 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3293}
3294
e615efe4
ED
3295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
09153000
DV
3304 mutex_lock(&dev_priv->dpio_lock);
3305
e615efe4
ED
3306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
e615efe4
ED
3316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3318 if (clock == 20000) {
e615efe4
ED
3319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
12d7ceed 3333 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3349 clock,
e615efe4
ED
3350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
988d6ee8 3356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3364
3365 /* Program SSCAUXDIV */
988d6ee8 3366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3370
3371 /* Enable modulator and associated divider */
988d6ee8 3372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3373 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3380
3381 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3382}
3383
275f01b2
DV
3384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
1fbc0d78
DV
3408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
f67a559d
JB
3450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3459{
3460 struct drm_device *dev = crtc->dev;
3461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
ee7b9f93 3464 u32 reg, temp;
2c07245f 3465
ab9412ba 3466 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3467
1fbc0d78
DV
3468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
cd986abb
DV
3471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
c98e9dcf 3476 /* For PCH output, training FDI link */
674cf967 3477 dev_priv->display.fdi_link_train(crtc);
2c07245f 3478
3ad8a208
DV
3479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
303b81e0 3481 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3482 u32 sel;
4b645f14 3483
c98e9dcf 3484 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3488 temp |= sel;
3489 else
3490 temp &= ~sel;
c98e9dcf 3491 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3492 }
5eddb70b 3493
3ad8a208
DV
3494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
d9b6cb56
JB
3503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3506
303b81e0 3507 intel_fdi_normal_train(crtc);
5e84e1a4 3508
c98e9dcf
JB
3509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
5eddb70b
CW
3519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
9325c9f0 3521 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
5eddb70b 3530 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3531 break;
3532 case PCH_DP_C:
5eddb70b 3533 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3534 break;
3535 case PCH_DP_D:
5eddb70b 3536 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3537 break;
3538 default:
e95d41e1 3539 BUG();
32f9d658 3540 }
2c07245f 3541
5eddb70b 3542 I915_WRITE(reg, temp);
6be4a607 3543 }
b52eb4dc 3544
b8a4f404 3545 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3546}
3547
1507e5bd
PZ
3548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3554
ab9412ba 3555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3556
8c52b5e8 3557 lpt_program_iclkip(crtc);
1507e5bd 3558
0540e488 3559 /* Set transcoder timing. */
275f01b2 3560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3561
937bb610 3562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3563}
3564
e2b78267 3565static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3566{
e2b78267 3567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
46edb027 3573 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3574 return;
3575 }
3576
f4a091c7
DV
3577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
a43f6e0f 3582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3583}
3584
b89a1d39 3585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3586{
e2b78267
DV
3587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
ee7b9f93 3590
ee7b9f93 3591 if (pll) {
46edb027
DV
3592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
e2b78267 3594 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3595 }
3596
98b6bd99
DV
3597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3599 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3600 pll = &dev_priv->shared_dplls[i];
98b6bd99 3601
46edb027
DV
3602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
98b6bd99
DV
3604
3605 goto found;
3606 }
3607
e72f9fbf
DV
3608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3609 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3610
3611 /* Only want to check enabled timings first */
3612 if (pll->refcount == 0)
3613 continue;
3614
b89a1d39
DV
3615 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3616 sizeof(pll->hw_state)) == 0) {
46edb027 3617 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3618 crtc->base.base.id,
46edb027 3619 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3620
3621 goto found;
3622 }
3623 }
3624
3625 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3627 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3628 if (pll->refcount == 0) {
46edb027
DV
3629 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3630 crtc->base.base.id, pll->name);
ee7b9f93
JB
3631 goto found;
3632 }
3633 }
3634
3635 return NULL;
3636
3637found:
a43f6e0f 3638 crtc->config.shared_dpll = i;
46edb027
DV
3639 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3640 pipe_name(crtc->pipe));
ee7b9f93 3641
cdbd2316 3642 if (pll->active == 0) {
66e985c0
DV
3643 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3644 sizeof(pll->hw_state));
3645
46edb027 3646 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3647 WARN_ON(pll->on);
e9d6944e 3648 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3649
15bdd4cf 3650 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3651 }
3652 pll->refcount++;
e04c7350 3653
ee7b9f93
JB
3654 return pll;
3655}
3656
a1520318 3657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3660 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3661 u32 temp;
3662
3663 temp = I915_READ(dslreg);
3664 udelay(500);
3665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3666 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3668 }
3669}
3670
b074cec8
JB
3671static void ironlake_pfit_enable(struct intel_crtc *crtc)
3672{
3673 struct drm_device *dev = crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 int pipe = crtc->pipe;
3676
fd4daa9c 3677 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3678 /* Force use of hard-coded filter coefficients
3679 * as some pre-programmed values are broken,
3680 * e.g. x201.
3681 */
3682 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3683 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3684 PF_PIPE_SEL_IVB(pipe));
3685 else
3686 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3687 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3688 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3689 }
3690}
3691
bb53d4ae
VS
3692static void intel_enable_planes(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3696 struct drm_plane *plane;
bb53d4ae
VS
3697 struct intel_plane *intel_plane;
3698
af2b653b
MR
3699 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3700 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3701 if (intel_plane->pipe == pipe)
3702 intel_plane_restore(&intel_plane->base);
af2b653b 3703 }
bb53d4ae
VS
3704}
3705
3706static void intel_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 3710 struct drm_plane *plane;
bb53d4ae
VS
3711 struct intel_plane *intel_plane;
3712
af2b653b
MR
3713 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3714 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
3715 if (intel_plane->pipe == pipe)
3716 intel_plane_disable(&intel_plane->base);
af2b653b 3717 }
bb53d4ae
VS
3718}
3719
20bc8673 3720void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3721{
3722 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3723
3724 if (!crtc->config.ips_enabled)
3725 return;
3726
3727 /* We can only enable IPS after we enable a plane and wait for a vblank.
3728 * We guarantee that the plane is enabled by calling intel_enable_ips
3729 * only after intel_enable_plane. And intel_enable_plane already waits
3730 * for a vblank, so all we need to do here is to enable the IPS bit. */
3731 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3732 if (IS_BROADWELL(crtc->base.dev)) {
3733 mutex_lock(&dev_priv->rps.hw_lock);
3734 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3735 mutex_unlock(&dev_priv->rps.hw_lock);
3736 /* Quoting Art Runyan: "its not safe to expect any particular
3737 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3738 * mailbox." Moreover, the mailbox may return a bogus state,
3739 * so we need to just enable it and continue on.
2a114cc1
BW
3740 */
3741 } else {
3742 I915_WRITE(IPS_CTL, IPS_ENABLE);
3743 /* The bit only becomes 1 in the next vblank, so this wait here
3744 * is essentially intel_wait_for_vblank. If we don't have this
3745 * and don't wait for vblanks until the end of crtc_enable, then
3746 * the HW state readout code will complain that the expected
3747 * IPS_CTL value is not the one we read. */
3748 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3749 DRM_ERROR("Timed out waiting for IPS enable\n");
3750 }
d77e4531
PZ
3751}
3752
20bc8673 3753void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3754{
3755 struct drm_device *dev = crtc->base.dev;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757
3758 if (!crtc->config.ips_enabled)
3759 return;
3760
3761 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 3762 if (IS_BROADWELL(dev)) {
2a114cc1
BW
3763 mutex_lock(&dev_priv->rps.hw_lock);
3764 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3765 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
3766 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3767 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3768 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 3769 } else {
2a114cc1 3770 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3771 POSTING_READ(IPS_CTL);
3772 }
d77e4531
PZ
3773
3774 /* We need to wait for a vblank before we can disable the plane. */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776}
3777
3778/** Loads the palette/gamma unit for the CRTC with the prepared values */
3779static void intel_crtc_load_lut(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 enum pipe pipe = intel_crtc->pipe;
3785 int palreg = PALETTE(pipe);
3786 int i;
3787 bool reenable_ips = false;
3788
3789 /* The clocks have to be on to load the palette. */
3790 if (!crtc->enabled || !intel_crtc->active)
3791 return;
3792
3793 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3794 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3795 assert_dsi_pll_enabled(dev_priv);
3796 else
3797 assert_pll_enabled(dev_priv, pipe);
3798 }
3799
3800 /* use legacy palette for Ironlake */
3801 if (HAS_PCH_SPLIT(dev))
3802 palreg = LGC_PALETTE(pipe);
3803
3804 /* Workaround : Do not read or write the pipe palette/gamma data while
3805 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3806 */
41e6fc4c 3807 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3808 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3809 GAMMA_MODE_MODE_SPLIT)) {
3810 hsw_disable_ips(intel_crtc);
3811 reenable_ips = true;
3812 }
3813
3814 for (i = 0; i < 256; i++) {
3815 I915_WRITE(palreg + 4 * i,
3816 (intel_crtc->lut_r[i] << 16) |
3817 (intel_crtc->lut_g[i] << 8) |
3818 intel_crtc->lut_b[i]);
3819 }
3820
3821 if (reenable_ips)
3822 hsw_enable_ips(intel_crtc);
3823}
3824
d3eedb1a
VS
3825static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3826{
3827 if (!enable && intel_crtc->overlay) {
3828 struct drm_device *dev = intel_crtc->base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
3831 mutex_lock(&dev->struct_mutex);
3832 dev_priv->mm.interruptible = false;
3833 (void) intel_overlay_switch_off(intel_crtc->overlay);
3834 dev_priv->mm.interruptible = true;
3835 mutex_unlock(&dev->struct_mutex);
3836 }
3837
3838 /* Let userspace switch the overlay on again. In most cases userspace
3839 * has to recompute where to put it anyway.
3840 */
3841}
3842
3843/**
3844 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3845 * cursor plane briefly if not already running after enabling the display
3846 * plane.
3847 * This workaround avoids occasional blank screens when self refresh is
3848 * enabled.
3849 */
3850static void
3851g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3852{
3853 u32 cntl = I915_READ(CURCNTR(pipe));
3854
3855 if ((cntl & CURSOR_MODE) == 0) {
3856 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3857
3858 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3859 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3860 intel_wait_for_vblank(dev_priv->dev, pipe);
3861 I915_WRITE(CURCNTR(pipe), cntl);
3862 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3864 }
3865}
3866
3867static void intel_crtc_enable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3868{
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
3874
3875 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3876 intel_enable_planes(crtc);
d3eedb1a
VS
3877 /* The fixup needs to happen before cursor is enabled */
3878 if (IS_G4X(dev))
3879 g4x_fixup_plane(dev_priv, pipe);
a5c4d7bc 3880 intel_crtc_update_cursor(crtc, true);
d3eedb1a 3881 intel_crtc_dpms_overlay(intel_crtc, true);
a5c4d7bc
VS
3882
3883 hsw_enable_ips(intel_crtc);
3884
3885 mutex_lock(&dev->struct_mutex);
3886 intel_update_fbc(dev);
3887 mutex_unlock(&dev->struct_mutex);
3888}
3889
d3eedb1a 3890static void intel_crtc_disable_planes(struct drm_crtc *crtc)
a5c4d7bc
VS
3891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 int plane = intel_crtc->plane;
3897
3898 intel_crtc_wait_for_pending_flips(crtc);
3899 drm_vblank_off(dev, pipe);
3900
3901 if (dev_priv->fbc.plane == plane)
3902 intel_disable_fbc(dev);
3903
3904 hsw_disable_ips(intel_crtc);
3905
d3eedb1a 3906 intel_crtc_dpms_overlay(intel_crtc, false);
a5c4d7bc
VS
3907 intel_crtc_update_cursor(crtc, false);
3908 intel_disable_planes(crtc);
3909 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3910}
3911
f67a559d
JB
3912static void ironlake_crtc_enable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3917 struct intel_encoder *encoder;
f67a559d 3918 int pipe = intel_crtc->pipe;
f67a559d 3919
08a48469
DV
3920 WARN_ON(!crtc->enabled);
3921
f67a559d
JB
3922 if (intel_crtc->active)
3923 return;
3924
3925 intel_crtc->active = true;
8664281b
PZ
3926
3927 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3928 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3929
f6736a1a 3930 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3931 if (encoder->pre_enable)
3932 encoder->pre_enable(encoder);
f67a559d 3933
5bfe2ac0 3934 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3935 /* Note: FDI PLL enabling _must_ be done before we enable the
3936 * cpu pipes, hence this is separate from all the other fdi/pch
3937 * enabling. */
88cefb6c 3938 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3939 } else {
3940 assert_fdi_tx_disabled(dev_priv, pipe);
3941 assert_fdi_rx_disabled(dev_priv, pipe);
3942 }
f67a559d 3943
b074cec8 3944 ironlake_pfit_enable(intel_crtc);
f67a559d 3945
9c54c0dd
JB
3946 /*
3947 * On ILK+ LUT must be loaded before the pipe is running but with
3948 * clocks enabled
3949 */
3950 intel_crtc_load_lut(crtc);
3951
f37fcc2a 3952 intel_update_watermarks(crtc);
e1fdc473 3953 intel_enable_pipe(intel_crtc);
f67a559d 3954
5bfe2ac0 3955 if (intel_crtc->config.has_pch_encoder)
f67a559d 3956 ironlake_pch_enable(crtc);
c98e9dcf 3957
fa5c73b1
DV
3958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->enable(encoder);
61b77ddd
DV
3960
3961 if (HAS_PCH_CPT(dev))
a1520318 3962 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100 3963
d3eedb1a 3964 intel_crtc_enable_planes(crtc);
a5c4d7bc 3965
6ce94100
DV
3966 /*
3967 * There seems to be a race in PCH platform hw (at least on some
3968 * outputs) where an enabled pipe still completes any pageflip right
3969 * away (as if the pipe is off) instead of waiting for vblank. As soon
3970 * as the first vblank happend, everything works as expected. Hence just
3971 * wait for one vblank before returning to avoid strange things
3972 * happening.
3973 */
3974 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3975}
3976
42db64ef
PZ
3977/* IPS only exists on ULT machines and is tied to pipe A. */
3978static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3979{
f5adf94e 3980 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3981}
3982
e4916946
PZ
3983/*
3984 * This implements the workaround described in the "notes" section of the mode
3985 * set sequence documentation. When going from no pipes or single pipe to
3986 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3987 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3988 */
3989static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3993
3994 /* We want to get the other_active_crtc only if there's only 1 other
3995 * active crtc. */
3996 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3997 if (!crtc_it->active || crtc_it == crtc)
3998 continue;
3999
4000 if (other_active_crtc)
4001 return;
4002
4003 other_active_crtc = crtc_it;
4004 }
4005 if (!other_active_crtc)
4006 return;
4007
4008 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4009 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4010}
4011
4f771f10
PZ
4012static void haswell_crtc_enable(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct intel_encoder *encoder;
4018 int pipe = intel_crtc->pipe;
4f771f10
PZ
4019
4020 WARN_ON(!crtc->enabled);
4021
4022 if (intel_crtc->active)
4023 return;
4024
4025 intel_crtc->active = true;
8664281b
PZ
4026
4027 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4028 if (intel_crtc->config.has_pch_encoder)
4029 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4030
5bfe2ac0 4031 if (intel_crtc->config.has_pch_encoder)
04945641 4032 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
4033
4034 for_each_encoder_on_crtc(dev, crtc, encoder)
4035 if (encoder->pre_enable)
4036 encoder->pre_enable(encoder);
4037
1f544388 4038 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4039
b074cec8 4040 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4041
4042 /*
4043 * On ILK+ LUT must be loaded before the pipe is running but with
4044 * clocks enabled
4045 */
4046 intel_crtc_load_lut(crtc);
4047
1f544388 4048 intel_ddi_set_pipe_settings(crtc);
8228c251 4049 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4050
f37fcc2a 4051 intel_update_watermarks(crtc);
e1fdc473 4052 intel_enable_pipe(intel_crtc);
42db64ef 4053
5bfe2ac0 4054 if (intel_crtc->config.has_pch_encoder)
1507e5bd 4055 lpt_pch_enable(crtc);
4f771f10 4056
8807e55b 4057 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4058 encoder->enable(encoder);
8807e55b
JN
4059 intel_opregion_notify_encoder(encoder, true);
4060 }
4f771f10 4061
e4916946
PZ
4062 /* If we change the relative order between pipe/planes enabling, we need
4063 * to change the workaround. */
4064 haswell_mode_set_planes_workaround(intel_crtc);
d3eedb1a 4065 intel_crtc_enable_planes(crtc);
4f771f10
PZ
4066}
4067
3f8dce3a
DV
4068static void ironlake_pfit_disable(struct intel_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 int pipe = crtc->pipe;
4073
4074 /* To avoid upsetting the power well on haswell only disable the pfit if
4075 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 4076 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
4077 I915_WRITE(PF_CTL(pipe), 0);
4078 I915_WRITE(PF_WIN_POS(pipe), 0);
4079 I915_WRITE(PF_WIN_SZ(pipe), 0);
4080 }
4081}
4082
6be4a607
JB
4083static void ironlake_crtc_disable(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4088 struct intel_encoder *encoder;
6be4a607 4089 int pipe = intel_crtc->pipe;
5eddb70b 4090 u32 reg, temp;
b52eb4dc 4091
f7abfe8b
CW
4092 if (!intel_crtc->active)
4093 return;
4094
d3eedb1a 4095 intel_crtc_disable_planes(crtc);
a5c4d7bc 4096
ea9d758d
DV
4097 for_each_encoder_on_crtc(dev, crtc, encoder)
4098 encoder->disable(encoder);
4099
d925c59a
DV
4100 if (intel_crtc->config.has_pch_encoder)
4101 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4102
b24e7179 4103 intel_disable_pipe(dev_priv, pipe);
32f9d658 4104
3f8dce3a 4105 ironlake_pfit_disable(intel_crtc);
2c07245f 4106
bf49ec8c
DV
4107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->post_disable)
4109 encoder->post_disable(encoder);
2c07245f 4110
d925c59a
DV
4111 if (intel_crtc->config.has_pch_encoder) {
4112 ironlake_fdi_disable(crtc);
913d8d11 4113
d925c59a
DV
4114 ironlake_disable_pch_transcoder(dev_priv, pipe);
4115 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 4116
d925c59a
DV
4117 if (HAS_PCH_CPT(dev)) {
4118 /* disable TRANS_DP_CTL */
4119 reg = TRANS_DP_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4122 TRANS_DP_PORT_SEL_MASK);
4123 temp |= TRANS_DP_PORT_SEL_NONE;
4124 I915_WRITE(reg, temp);
4125
4126 /* disable DPLL_SEL */
4127 temp = I915_READ(PCH_DPLL_SEL);
11887397 4128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 4129 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 4130 }
e3421a18 4131
d925c59a 4132 /* disable PCH DPLL */
e72f9fbf 4133 intel_disable_shared_dpll(intel_crtc);
8db9d77b 4134
d925c59a
DV
4135 ironlake_fdi_pll_disable(intel_crtc);
4136 }
6b383a7f 4137
f7abfe8b 4138 intel_crtc->active = false;
46ba614c 4139 intel_update_watermarks(crtc);
d1ebd816
BW
4140
4141 mutex_lock(&dev->struct_mutex);
6b383a7f 4142 intel_update_fbc(dev);
d1ebd816 4143 mutex_unlock(&dev->struct_mutex);
6be4a607 4144}
1b3c7a47 4145
4f771f10 4146static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 4147{
4f771f10
PZ
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
4151 struct intel_encoder *encoder;
4152 int pipe = intel_crtc->pipe;
3b117c8f 4153 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 4154
4f771f10
PZ
4155 if (!intel_crtc->active)
4156 return;
4157
d3eedb1a 4158 intel_crtc_disable_planes(crtc);
dda9a66a 4159
8807e55b
JN
4160 for_each_encoder_on_crtc(dev, crtc, encoder) {
4161 intel_opregion_notify_encoder(encoder, false);
4f771f10 4162 encoder->disable(encoder);
8807e55b 4163 }
4f771f10 4164
8664281b
PZ
4165 if (intel_crtc->config.has_pch_encoder)
4166 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
4167 intel_disable_pipe(dev_priv, pipe);
4168
ad80a810 4169 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 4170
3f8dce3a 4171 ironlake_pfit_disable(intel_crtc);
4f771f10 4172
1f544388 4173 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
4174
4175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 if (encoder->post_disable)
4177 encoder->post_disable(encoder);
4178
88adfff1 4179 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 4180 lpt_disable_pch_transcoder(dev_priv);
8664281b 4181 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 4182 intel_ddi_fdi_disable(crtc);
83616634 4183 }
4f771f10
PZ
4184
4185 intel_crtc->active = false;
46ba614c 4186 intel_update_watermarks(crtc);
4f771f10
PZ
4187
4188 mutex_lock(&dev->struct_mutex);
4189 intel_update_fbc(dev);
4190 mutex_unlock(&dev->struct_mutex);
4191}
4192
ee7b9f93
JB
4193static void ironlake_crtc_off(struct drm_crtc *crtc)
4194{
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 4196 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
4197}
4198
6441ab5f
PZ
4199static void haswell_crtc_off(struct drm_crtc *crtc)
4200{
4201 intel_ddi_put_crtc_pll(crtc);
4202}
4203
2dd24552
JB
4204static void i9xx_pfit_enable(struct intel_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->base.dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc_config *pipe_config = &crtc->config;
4209
328d8e82 4210 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
4211 return;
4212
2dd24552 4213 /*
c0b03411
DV
4214 * The panel fitter should only be adjusted whilst the pipe is disabled,
4215 * according to register description and PRM.
2dd24552 4216 */
c0b03411
DV
4217 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4218 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 4219
b074cec8
JB
4220 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4221 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
4222
4223 /* Border color in case we don't scale up to the full screen. Black by
4224 * default, change to something else for debugging. */
4225 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
4226}
4227
77d22dca
ID
4228#define for_each_power_domain(domain, mask) \
4229 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4230 if ((1 << (domain)) & (mask))
4231
319be8ae
ID
4232enum intel_display_power_domain
4233intel_display_port_power_domain(struct intel_encoder *intel_encoder)
4234{
4235 struct drm_device *dev = intel_encoder->base.dev;
4236 struct intel_digital_port *intel_dig_port;
4237
4238 switch (intel_encoder->type) {
4239 case INTEL_OUTPUT_UNKNOWN:
4240 /* Only DDI platforms should ever use this output type */
4241 WARN_ON_ONCE(!HAS_DDI(dev));
4242 case INTEL_OUTPUT_DISPLAYPORT:
4243 case INTEL_OUTPUT_HDMI:
4244 case INTEL_OUTPUT_EDP:
4245 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4246 switch (intel_dig_port->port) {
4247 case PORT_A:
4248 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4249 case PORT_B:
4250 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4251 case PORT_C:
4252 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4253 case PORT_D:
4254 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4255 default:
4256 WARN_ON_ONCE(1);
4257 return POWER_DOMAIN_PORT_OTHER;
4258 }
4259 case INTEL_OUTPUT_ANALOG:
4260 return POWER_DOMAIN_PORT_CRT;
4261 case INTEL_OUTPUT_DSI:
4262 return POWER_DOMAIN_PORT_DSI;
4263 default:
4264 return POWER_DOMAIN_PORT_OTHER;
4265 }
4266}
4267
4268static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 4269{
319be8ae
ID
4270 struct drm_device *dev = crtc->dev;
4271 struct intel_encoder *intel_encoder;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 enum pipe pipe = intel_crtc->pipe;
4274 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
77d22dca
ID
4275 unsigned long mask;
4276 enum transcoder transcoder;
4277
4278 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4279
4280 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4281 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4282 if (pfit_enabled)
4283 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4284
319be8ae
ID
4285 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4286 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4287
77d22dca
ID
4288 return mask;
4289}
4290
4291void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4292 bool enable)
4293{
4294 if (dev_priv->power_domains.init_power_on == enable)
4295 return;
4296
4297 if (enable)
4298 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4299 else
4300 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4301
4302 dev_priv->power_domains.init_power_on = enable;
4303}
4304
4305static void modeset_update_crtc_power_domains(struct drm_device *dev)
4306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4309 struct intel_crtc *crtc;
4310
4311 /*
4312 * First get all needed power domains, then put all unneeded, to avoid
4313 * any unnecessary toggling of the power wells.
4314 */
4315 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4316 enum intel_display_power_domain domain;
4317
4318 if (!crtc->base.enabled)
4319 continue;
4320
319be8ae 4321 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
4322
4323 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4324 intel_display_power_get(dev_priv, domain);
4325 }
4326
4327 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4328 enum intel_display_power_domain domain;
4329
4330 for_each_power_domain(domain, crtc->enabled_power_domains)
4331 intel_display_power_put(dev_priv, domain);
4332
4333 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4334 }
4335
4336 intel_display_set_init_power(dev_priv, false);
4337}
4338
586f49dc 4339int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 4340{
586f49dc 4341 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 4342
586f49dc
JB
4343 /* Obtain SKU information */
4344 mutex_lock(&dev_priv->dpio_lock);
4345 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4346 CCK_FUSE_HPLL_FREQ_MASK;
4347 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 4348
586f49dc 4349 return vco_freq[hpll_freq];
30a970c6
JB
4350}
4351
4352/* Adjust CDclk dividers to allow high res or save power if possible */
4353static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4354{
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 u32 val, cmd;
4357
d60c4473
ID
4358 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4359 dev_priv->vlv_cdclk_freq = cdclk;
4360
30a970c6
JB
4361 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4362 cmd = 2;
4363 else if (cdclk == 266)
4364 cmd = 1;
4365 else
4366 cmd = 0;
4367
4368 mutex_lock(&dev_priv->rps.hw_lock);
4369 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4370 val &= ~DSPFREQGUAR_MASK;
4371 val |= (cmd << DSPFREQGUAR_SHIFT);
4372 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4373 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4374 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4375 50)) {
4376 DRM_ERROR("timed out waiting for CDclk change\n");
4377 }
4378 mutex_unlock(&dev_priv->rps.hw_lock);
4379
4380 if (cdclk == 400) {
4381 u32 divider, vco;
4382
4383 vco = valleyview_get_vco(dev_priv);
4384 divider = ((vco << 1) / cdclk) - 1;
4385
4386 mutex_lock(&dev_priv->dpio_lock);
4387 /* adjust cdclk divider */
4388 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4389 val &= ~0xf;
4390 val |= divider;
4391 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4392 mutex_unlock(&dev_priv->dpio_lock);
4393 }
4394
4395 mutex_lock(&dev_priv->dpio_lock);
4396 /* adjust self-refresh exit latency value */
4397 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4398 val &= ~0x7f;
4399
4400 /*
4401 * For high bandwidth configs, we set a higher latency in the bunit
4402 * so that the core display fetch happens in time to avoid underruns.
4403 */
4404 if (cdclk == 400)
4405 val |= 4500 / 250; /* 4.5 usec */
4406 else
4407 val |= 3000 / 250; /* 3.0 usec */
4408 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4409 mutex_unlock(&dev_priv->dpio_lock);
4410
4411 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4412 intel_i2c_reset(dev);
4413}
4414
d60c4473 4415int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4416{
4417 int cur_cdclk, vco;
4418 int divider;
4419
4420 vco = valleyview_get_vco(dev_priv);
4421
4422 mutex_lock(&dev_priv->dpio_lock);
4423 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4424 mutex_unlock(&dev_priv->dpio_lock);
4425
4426 divider &= 0xf;
4427
4428 cur_cdclk = (vco << 1) / (divider + 1);
4429
4430 return cur_cdclk;
4431}
4432
4433static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4434 int max_pixclk)
4435{
30a970c6
JB
4436 /*
4437 * Really only a few cases to deal with, as only 4 CDclks are supported:
4438 * 200MHz
4439 * 267MHz
4440 * 320MHz
4441 * 400MHz
4442 * So we check to see whether we're above 90% of the lower bin and
4443 * adjust if needed.
4444 */
4445 if (max_pixclk > 288000) {
4446 return 400;
4447 } else if (max_pixclk > 240000) {
4448 return 320;
4449 } else
4450 return 266;
4451 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4452}
4453
2f2d7aa1
VS
4454/* compute the max pixel clock for new configuration */
4455static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4456{
4457 struct drm_device *dev = dev_priv->dev;
4458 struct intel_crtc *intel_crtc;
4459 int max_pixclk = 0;
4460
4461 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4462 base.head) {
2f2d7aa1 4463 if (intel_crtc->new_enabled)
30a970c6 4464 max_pixclk = max(max_pixclk,
2f2d7aa1 4465 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4466 }
4467
4468 return max_pixclk;
4469}
4470
4471static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4472 unsigned *prepare_pipes)
30a970c6
JB
4473{
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc;
2f2d7aa1 4476 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6 4477
d60c4473
ID
4478 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4479 dev_priv->vlv_cdclk_freq)
30a970c6
JB
4480 return;
4481
2f2d7aa1 4482 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4483 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4484 base.head)
4485 if (intel_crtc->base.enabled)
4486 *prepare_pipes |= (1 << intel_crtc->pipe);
4487}
4488
4489static void valleyview_modeset_global_resources(struct drm_device *dev)
4490{
4491 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4492 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4493 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4494
d60c4473 4495 if (req_cdclk != dev_priv->vlv_cdclk_freq)
30a970c6 4496 valleyview_set_cdclk(dev, req_cdclk);
77961eb9 4497 modeset_update_crtc_power_domains(dev);
30a970c6
JB
4498}
4499
89b667f8
JB
4500static void valleyview_crtc_enable(struct drm_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4505 struct intel_encoder *encoder;
4506 int pipe = intel_crtc->pipe;
23538ef1 4507 bool is_dsi;
89b667f8
JB
4508
4509 WARN_ON(!crtc->enabled);
4510
4511 if (intel_crtc->active)
4512 return;
4513
4514 intel_crtc->active = true;
89b667f8 4515
89b667f8
JB
4516 for_each_encoder_on_crtc(dev, crtc, encoder)
4517 if (encoder->pre_pll_enable)
4518 encoder->pre_pll_enable(encoder);
4519
23538ef1
JN
4520 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4521
9d556c99
CML
4522 if (!is_dsi) {
4523 if (IS_CHERRYVIEW(dev))
4524 chv_enable_pll(intel_crtc);
4525 else
4526 vlv_enable_pll(intel_crtc);
4527 }
89b667f8
JB
4528
4529 for_each_encoder_on_crtc(dev, crtc, encoder)
4530 if (encoder->pre_enable)
4531 encoder->pre_enable(encoder);
4532
2dd24552
JB
4533 i9xx_pfit_enable(intel_crtc);
4534
63cbb074
VS
4535 intel_crtc_load_lut(crtc);
4536
f37fcc2a 4537 intel_update_watermarks(crtc);
e1fdc473 4538 intel_enable_pipe(intel_crtc);
be6a6f8e 4539 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4540 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4541
d3eedb1a 4542 intel_crtc_enable_planes(crtc);
5004945f
JN
4543
4544 for_each_encoder_on_crtc(dev, crtc, encoder)
4545 encoder->enable(encoder);
89b667f8
JB
4546}
4547
0b8765c6 4548static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4549{
4550 struct drm_device *dev = crtc->dev;
79e53945
JB
4551 struct drm_i915_private *dev_priv = dev->dev_private;
4552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4553 struct intel_encoder *encoder;
79e53945 4554 int pipe = intel_crtc->pipe;
79e53945 4555
08a48469
DV
4556 WARN_ON(!crtc->enabled);
4557
f7abfe8b
CW
4558 if (intel_crtc->active)
4559 return;
4560
4561 intel_crtc->active = true;
6b383a7f 4562
9d6d9f19
MK
4563 for_each_encoder_on_crtc(dev, crtc, encoder)
4564 if (encoder->pre_enable)
4565 encoder->pre_enable(encoder);
4566
f6736a1a
DV
4567 i9xx_enable_pll(intel_crtc);
4568
2dd24552
JB
4569 i9xx_pfit_enable(intel_crtc);
4570
63cbb074
VS
4571 intel_crtc_load_lut(crtc);
4572
f37fcc2a 4573 intel_update_watermarks(crtc);
e1fdc473 4574 intel_enable_pipe(intel_crtc);
be6a6f8e 4575 intel_wait_for_vblank(dev_priv->dev, pipe);
2d9d2b0b 4576 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
be6a6f8e 4577
d3eedb1a 4578 intel_crtc_enable_planes(crtc);
ef9c3aee 4579
fa5c73b1
DV
4580 for_each_encoder_on_crtc(dev, crtc, encoder)
4581 encoder->enable(encoder);
0b8765c6 4582}
79e53945 4583
87476d63
DV
4584static void i9xx_pfit_disable(struct intel_crtc *crtc)
4585{
4586 struct drm_device *dev = crtc->base.dev;
4587 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4588
328d8e82
DV
4589 if (!crtc->config.gmch_pfit.control)
4590 return;
87476d63 4591
328d8e82 4592 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4593
328d8e82
DV
4594 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4595 I915_READ(PFIT_CONTROL));
4596 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4597}
4598
0b8765c6
JB
4599static void i9xx_crtc_disable(struct drm_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4604 struct intel_encoder *encoder;
0b8765c6 4605 int pipe = intel_crtc->pipe;
ef9c3aee 4606
f7abfe8b
CW
4607 if (!intel_crtc->active)
4608 return;
4609
ea9d758d
DV
4610 for_each_encoder_on_crtc(dev, crtc, encoder)
4611 encoder->disable(encoder);
4612
d3eedb1a 4613 intel_crtc_disable_planes(crtc);
0d5b8c61 4614
2d9d2b0b 4615 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4616 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4617
87476d63 4618 i9xx_pfit_disable(intel_crtc);
24a1f16d 4619
89b667f8
JB
4620 for_each_encoder_on_crtc(dev, crtc, encoder)
4621 if (encoder->post_disable)
4622 encoder->post_disable(encoder);
4623
076ed3b2
CML
4624 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4625 if (IS_CHERRYVIEW(dev))
4626 chv_disable_pll(dev_priv, pipe);
4627 else if (IS_VALLEYVIEW(dev))
4628 vlv_disable_pll(dev_priv, pipe);
4629 else
4630 i9xx_disable_pll(dev_priv, pipe);
4631 }
0b8765c6 4632
f7abfe8b 4633 intel_crtc->active = false;
46ba614c 4634 intel_update_watermarks(crtc);
f37fcc2a 4635
6b383a7f 4636 intel_update_fbc(dev);
0b8765c6
JB
4637}
4638
ee7b9f93
JB
4639static void i9xx_crtc_off(struct drm_crtc *crtc)
4640{
4641}
4642
976f8a20
DV
4643static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4644 bool enabled)
2c07245f
ZW
4645{
4646 struct drm_device *dev = crtc->dev;
4647 struct drm_i915_master_private *master_priv;
4648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 int pipe = intel_crtc->pipe;
79e53945
JB
4650
4651 if (!dev->primary->master)
4652 return;
4653
4654 master_priv = dev->primary->master->driver_priv;
4655 if (!master_priv->sarea_priv)
4656 return;
4657
79e53945
JB
4658 switch (pipe) {
4659 case 0:
4660 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4661 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4662 break;
4663 case 1:
4664 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4665 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4666 break;
4667 default:
9db4a9c7 4668 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4669 break;
4670 }
79e53945
JB
4671}
4672
976f8a20
DV
4673/**
4674 * Sets the power management mode of the pipe and plane.
4675 */
4676void intel_crtc_update_dpms(struct drm_crtc *crtc)
4677{
4678 struct drm_device *dev = crtc->dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680 struct intel_encoder *intel_encoder;
4681 bool enable = false;
4682
4683 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4684 enable |= intel_encoder->connectors_active;
4685
4686 if (enable)
4687 dev_priv->display.crtc_enable(crtc);
4688 else
4689 dev_priv->display.crtc_disable(crtc);
4690
4691 intel_crtc_update_sarea(crtc, enable);
4692}
4693
cdd59983
CW
4694static void intel_crtc_disable(struct drm_crtc *crtc)
4695{
cdd59983 4696 struct drm_device *dev = crtc->dev;
976f8a20 4697 struct drm_connector *connector;
ee7b9f93 4698 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4700
976f8a20
DV
4701 /* crtc should still be enabled when we disable it. */
4702 WARN_ON(!crtc->enabled);
4703
4704 dev_priv->display.crtc_disable(crtc);
c77bf565 4705 intel_crtc->eld_vld = false;
976f8a20 4706 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4707 dev_priv->display.off(crtc);
4708
931872fc 4709 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4710 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4711 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983 4712
f4510a27 4713 if (crtc->primary->fb) {
cdd59983 4714 mutex_lock(&dev->struct_mutex);
f4510a27 4715 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
cdd59983 4716 mutex_unlock(&dev->struct_mutex);
f4510a27 4717 crtc->primary->fb = NULL;
976f8a20
DV
4718 }
4719
4720 /* Update computed state. */
4721 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4722 if (!connector->encoder || !connector->encoder->crtc)
4723 continue;
4724
4725 if (connector->encoder->crtc != crtc)
4726 continue;
4727
4728 connector->dpms = DRM_MODE_DPMS_OFF;
4729 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4730 }
4731}
4732
ea5b213a 4733void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4734{
4ef69c7a 4735 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4736
ea5b213a
CW
4737 drm_encoder_cleanup(encoder);
4738 kfree(intel_encoder);
7e7d76c3
JB
4739}
4740
9237329d 4741/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4742 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4743 * state of the entire output pipe. */
9237329d 4744static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4745{
5ab432ef
DV
4746 if (mode == DRM_MODE_DPMS_ON) {
4747 encoder->connectors_active = true;
4748
b2cabb0e 4749 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4750 } else {
4751 encoder->connectors_active = false;
4752
b2cabb0e 4753 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4754 }
79e53945
JB
4755}
4756
0a91ca29
DV
4757/* Cross check the actual hw state with our own modeset state tracking (and it's
4758 * internal consistency). */
b980514c 4759static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4760{
0a91ca29
DV
4761 if (connector->get_hw_state(connector)) {
4762 struct intel_encoder *encoder = connector->encoder;
4763 struct drm_crtc *crtc;
4764 bool encoder_enabled;
4765 enum pipe pipe;
4766
4767 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4768 connector->base.base.id,
4769 drm_get_connector_name(&connector->base));
4770
4771 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4772 "wrong connector dpms state\n");
4773 WARN(connector->base.encoder != &encoder->base,
4774 "active connector not linked to encoder\n");
4775 WARN(!encoder->connectors_active,
4776 "encoder->connectors_active not set\n");
4777
4778 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4779 WARN(!encoder_enabled, "encoder not enabled\n");
4780 if (WARN_ON(!encoder->base.crtc))
4781 return;
4782
4783 crtc = encoder->base.crtc;
4784
4785 WARN(!crtc->enabled, "crtc not enabled\n");
4786 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4787 WARN(pipe != to_intel_crtc(crtc)->pipe,
4788 "encoder active on the wrong pipe\n");
4789 }
79e53945
JB
4790}
4791
5ab432ef
DV
4792/* Even simpler default implementation, if there's really no special case to
4793 * consider. */
4794void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4795{
5ab432ef
DV
4796 /* All the simple cases only support two dpms states. */
4797 if (mode != DRM_MODE_DPMS_ON)
4798 mode = DRM_MODE_DPMS_OFF;
d4270e57 4799
5ab432ef
DV
4800 if (mode == connector->dpms)
4801 return;
4802
4803 connector->dpms = mode;
4804
4805 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4806 if (connector->encoder)
4807 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4808
b980514c 4809 intel_modeset_check_state(connector->dev);
79e53945
JB
4810}
4811
f0947c37
DV
4812/* Simple connector->get_hw_state implementation for encoders that support only
4813 * one connector and no cloning and hence the encoder state determines the state
4814 * of the connector. */
4815bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4816{
24929352 4817 enum pipe pipe = 0;
f0947c37 4818 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4819
f0947c37 4820 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4821}
4822
1857e1da
DV
4823static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4824 struct intel_crtc_config *pipe_config)
4825{
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827 struct intel_crtc *pipe_B_crtc =
4828 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4829
4830 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4831 pipe_name(pipe), pipe_config->fdi_lanes);
4832 if (pipe_config->fdi_lanes > 4) {
4833 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4834 pipe_name(pipe), pipe_config->fdi_lanes);
4835 return false;
4836 }
4837
bafb6553 4838 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4839 if (pipe_config->fdi_lanes > 2) {
4840 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4841 pipe_config->fdi_lanes);
4842 return false;
4843 } else {
4844 return true;
4845 }
4846 }
4847
4848 if (INTEL_INFO(dev)->num_pipes == 2)
4849 return true;
4850
4851 /* Ivybridge 3 pipe is really complicated */
4852 switch (pipe) {
4853 case PIPE_A:
4854 return true;
4855 case PIPE_B:
4856 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4857 pipe_config->fdi_lanes > 2) {
4858 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4859 pipe_name(pipe), pipe_config->fdi_lanes);
4860 return false;
4861 }
4862 return true;
4863 case PIPE_C:
1e833f40 4864 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4865 pipe_B_crtc->config.fdi_lanes <= 2) {
4866 if (pipe_config->fdi_lanes > 2) {
4867 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4868 pipe_name(pipe), pipe_config->fdi_lanes);
4869 return false;
4870 }
4871 } else {
4872 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4873 return false;
4874 }
4875 return true;
4876 default:
4877 BUG();
4878 }
4879}
4880
e29c22c0
DV
4881#define RETRY 1
4882static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4883 struct intel_crtc_config *pipe_config)
877d48d5 4884{
1857e1da 4885 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4886 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4887 int lane, link_bw, fdi_dotclock;
e29c22c0 4888 bool setup_ok, needs_recompute = false;
877d48d5 4889
e29c22c0 4890retry:
877d48d5
DV
4891 /* FDI is a binary signal running at ~2.7GHz, encoding
4892 * each output octet as 10 bits. The actual frequency
4893 * is stored as a divider into a 100MHz clock, and the
4894 * mode pixel clock is stored in units of 1KHz.
4895 * Hence the bw of each lane in terms of the mode signal
4896 * is:
4897 */
4898 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4899
241bfc38 4900 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4901
2bd89a07 4902 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4903 pipe_config->pipe_bpp);
4904
4905 pipe_config->fdi_lanes = lane;
4906
2bd89a07 4907 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4908 link_bw, &pipe_config->fdi_m_n);
1857e1da 4909
e29c22c0
DV
4910 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4911 intel_crtc->pipe, pipe_config);
4912 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4913 pipe_config->pipe_bpp -= 2*3;
4914 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4915 pipe_config->pipe_bpp);
4916 needs_recompute = true;
4917 pipe_config->bw_constrained = true;
4918
4919 goto retry;
4920 }
4921
4922 if (needs_recompute)
4923 return RETRY;
4924
4925 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4926}
4927
42db64ef
PZ
4928static void hsw_compute_ips_config(struct intel_crtc *crtc,
4929 struct intel_crtc_config *pipe_config)
4930{
d330a953 4931 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4932 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4933 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4934}
4935
a43f6e0f 4936static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4937 struct intel_crtc_config *pipe_config)
79e53945 4938{
a43f6e0f 4939 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4940 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4941
ad3a4479 4942 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4943 if (INTEL_INFO(dev)->gen < 4) {
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 int clock_limit =
4946 dev_priv->display.get_display_clock_speed(dev);
4947
4948 /*
4949 * Enable pixel doubling when the dot clock
4950 * is > 90% of the (display) core speed.
4951 *
b397c96b
VS
4952 * GDG double wide on either pipe,
4953 * otherwise pipe A only.
cf532bb2 4954 */
b397c96b 4955 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4956 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4957 clock_limit *= 2;
cf532bb2 4958 pipe_config->double_wide = true;
ad3a4479
VS
4959 }
4960
241bfc38 4961 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4962 return -EINVAL;
2c07245f 4963 }
89749350 4964
1d1d0e27
VS
4965 /*
4966 * Pipe horizontal size must be even in:
4967 * - DVO ganged mode
4968 * - LVDS dual channel mode
4969 * - Double wide pipe
4970 */
4971 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4972 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4973 pipe_config->pipe_src_w &= ~1;
4974
8693a824
DL
4975 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4976 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4977 */
4978 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4979 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4980 return -EINVAL;
44f46b42 4981
bd080ee5 4982 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4983 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4984 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4985 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4986 * for lvds. */
4987 pipe_config->pipe_bpp = 8*3;
4988 }
4989
f5adf94e 4990 if (HAS_IPS(dev))
a43f6e0f
DV
4991 hsw_compute_ips_config(crtc, pipe_config);
4992
4993 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4994 * clock survives for now. */
4995 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4996 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4997
877d48d5 4998 if (pipe_config->has_pch_encoder)
a43f6e0f 4999 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 5000
e29c22c0 5001 return 0;
79e53945
JB
5002}
5003
25eb05fc
JB
5004static int valleyview_get_display_clock_speed(struct drm_device *dev)
5005{
5006 return 400000; /* FIXME */
5007}
5008
e70236a8
JB
5009static int i945_get_display_clock_speed(struct drm_device *dev)
5010{
5011 return 400000;
5012}
79e53945 5013
e70236a8 5014static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 5015{
e70236a8
JB
5016 return 333000;
5017}
79e53945 5018
e70236a8
JB
5019static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5020{
5021 return 200000;
5022}
79e53945 5023
257a7ffc
DV
5024static int pnv_get_display_clock_speed(struct drm_device *dev)
5025{
5026 u16 gcfgc = 0;
5027
5028 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5029
5030 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5031 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5032 return 267000;
5033 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5034 return 333000;
5035 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5036 return 444000;
5037 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5038 return 200000;
5039 default:
5040 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5041 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5042 return 133000;
5043 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5044 return 167000;
5045 }
5046}
5047
e70236a8
JB
5048static int i915gm_get_display_clock_speed(struct drm_device *dev)
5049{
5050 u16 gcfgc = 0;
79e53945 5051
e70236a8
JB
5052 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5053
5054 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
5055 return 133000;
5056 else {
5057 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5058 case GC_DISPLAY_CLOCK_333_MHZ:
5059 return 333000;
5060 default:
5061 case GC_DISPLAY_CLOCK_190_200_MHZ:
5062 return 190000;
79e53945 5063 }
e70236a8
JB
5064 }
5065}
5066
5067static int i865_get_display_clock_speed(struct drm_device *dev)
5068{
5069 return 266000;
5070}
5071
5072static int i855_get_display_clock_speed(struct drm_device *dev)
5073{
5074 u16 hpllcc = 0;
5075 /* Assume that the hardware is in the high speed state. This
5076 * should be the default.
5077 */
5078 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5079 case GC_CLOCK_133_200:
5080 case GC_CLOCK_100_200:
5081 return 200000;
5082 case GC_CLOCK_166_250:
5083 return 250000;
5084 case GC_CLOCK_100_133:
79e53945 5085 return 133000;
e70236a8 5086 }
79e53945 5087
e70236a8
JB
5088 /* Shouldn't happen */
5089 return 0;
5090}
79e53945 5091
e70236a8
JB
5092static int i830_get_display_clock_speed(struct drm_device *dev)
5093{
5094 return 133000;
79e53945
JB
5095}
5096
2c07245f 5097static void
a65851af 5098intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 5099{
a65851af
VS
5100 while (*num > DATA_LINK_M_N_MASK ||
5101 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
5102 *num >>= 1;
5103 *den >>= 1;
5104 }
5105}
5106
a65851af
VS
5107static void compute_m_n(unsigned int m, unsigned int n,
5108 uint32_t *ret_m, uint32_t *ret_n)
5109{
5110 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5111 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5112 intel_reduce_m_n_ratio(ret_m, ret_n);
5113}
5114
e69d0bc1
DV
5115void
5116intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5117 int pixel_clock, int link_clock,
5118 struct intel_link_m_n *m_n)
2c07245f 5119{
e69d0bc1 5120 m_n->tu = 64;
a65851af
VS
5121
5122 compute_m_n(bits_per_pixel * pixel_clock,
5123 link_clock * nlanes * 8,
5124 &m_n->gmch_m, &m_n->gmch_n);
5125
5126 compute_m_n(pixel_clock, link_clock,
5127 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
5128}
5129
a7615030
CW
5130static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5131{
d330a953
JN
5132 if (i915.panel_use_ssc >= 0)
5133 return i915.panel_use_ssc != 0;
41aa3448 5134 return dev_priv->vbt.lvds_use_ssc
435793df 5135 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
5136}
5137
c65d77d8
JB
5138static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 int refclk;
5143
a0c4da24 5144 if (IS_VALLEYVIEW(dev)) {
9a0ea498 5145 refclk = 100000;
a0c4da24 5146 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 5147 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
5148 refclk = dev_priv->vbt.lvds_ssc_freq;
5149 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
5150 } else if (!IS_GEN2(dev)) {
5151 refclk = 96000;
5152 } else {
5153 refclk = 48000;
5154 }
5155
5156 return refclk;
5157}
5158
7429e9d4 5159static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 5160{
7df00d7a 5161 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 5162}
f47709a9 5163
7429e9d4
DV
5164static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5165{
5166 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
5167}
5168
f47709a9 5169static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
5170 intel_clock_t *reduced_clock)
5171{
f47709a9 5172 struct drm_device *dev = crtc->base.dev;
a7516a05 5173 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5174 int pipe = crtc->pipe;
a7516a05
JB
5175 u32 fp, fp2 = 0;
5176
5177 if (IS_PINEVIEW(dev)) {
7429e9d4 5178 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5179 if (reduced_clock)
7429e9d4 5180 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 5181 } else {
7429e9d4 5182 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 5183 if (reduced_clock)
7429e9d4 5184 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
5185 }
5186
5187 I915_WRITE(FP0(pipe), fp);
8bcc2795 5188 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 5189
f47709a9
DV
5190 crtc->lowfreq_avail = false;
5191 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 5192 reduced_clock && i915.powersave) {
a7516a05 5193 I915_WRITE(FP1(pipe), fp2);
8bcc2795 5194 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 5195 crtc->lowfreq_avail = true;
a7516a05
JB
5196 } else {
5197 I915_WRITE(FP1(pipe), fp);
8bcc2795 5198 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
5199 }
5200}
5201
5e69f97f
CML
5202static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5203 pipe)
89b667f8
JB
5204{
5205 u32 reg_val;
5206
5207 /*
5208 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5209 * and set it to a reasonable value instead.
5210 */
ab3c759a 5211 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
5212 reg_val &= 0xffffff00;
5213 reg_val |= 0x00000030;
ab3c759a 5214 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5215
ab3c759a 5216 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5217 reg_val &= 0x8cffffff;
5218 reg_val = 0x8c000000;
ab3c759a 5219 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 5220
ab3c759a 5221 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 5222 reg_val &= 0xffffff00;
ab3c759a 5223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 5224
ab3c759a 5225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
5226 reg_val &= 0x00ffffff;
5227 reg_val |= 0xb0000000;
ab3c759a 5228 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
5229}
5230
b551842d
DV
5231static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5232 struct intel_link_m_n *m_n)
5233{
5234 struct drm_device *dev = crtc->base.dev;
5235 struct drm_i915_private *dev_priv = dev->dev_private;
5236 int pipe = crtc->pipe;
5237
e3b95f1e
DV
5238 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5239 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5240 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5241 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
5242}
5243
5244static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5245 struct intel_link_m_n *m_n)
5246{
5247 struct drm_device *dev = crtc->base.dev;
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 int pipe = crtc->pipe;
5250 enum transcoder transcoder = crtc->config.cpu_transcoder;
5251
5252 if (INTEL_INFO(dev)->gen >= 5) {
5253 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5254 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5255 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5256 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5257 } else {
e3b95f1e
DV
5258 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5259 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5260 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5261 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
5262 }
5263}
5264
03afc4a2
DV
5265static void intel_dp_set_m_n(struct intel_crtc *crtc)
5266{
5267 if (crtc->config.has_pch_encoder)
5268 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5269 else
5270 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5271}
5272
f47709a9 5273static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 5274{
f47709a9 5275 struct drm_device *dev = crtc->base.dev;
a0c4da24 5276 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 5277 int pipe = crtc->pipe;
89b667f8 5278 u32 dpll, mdiv;
a0c4da24 5279 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 5280 u32 coreclk, reg_val, dpll_md;
a0c4da24 5281
09153000
DV
5282 mutex_lock(&dev_priv->dpio_lock);
5283
f47709a9
DV
5284 bestn = crtc->config.dpll.n;
5285 bestm1 = crtc->config.dpll.m1;
5286 bestm2 = crtc->config.dpll.m2;
5287 bestp1 = crtc->config.dpll.p1;
5288 bestp2 = crtc->config.dpll.p2;
a0c4da24 5289
89b667f8
JB
5290 /* See eDP HDMI DPIO driver vbios notes doc */
5291
5292 /* PLL B needs special handling */
5293 if (pipe)
5e69f97f 5294 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
5295
5296 /* Set up Tx target for periodic Rcomp update */
ab3c759a 5297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
5298
5299 /* Disable target IRef on PLL */
ab3c759a 5300 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 5301 reg_val &= 0x00ffffff;
ab3c759a 5302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
5303
5304 /* Disable fast lock */
ab3c759a 5305 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
5306
5307 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
5308 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5309 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5310 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 5311 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
5312
5313 /*
5314 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5315 * but we don't support that).
5316 * Note: don't use the DAC post divider as it seems unstable.
5317 */
5318 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 5319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5320
a0c4da24 5321 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 5322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 5323
89b667f8 5324 /* Set HBR and RBR LPF coefficients */
ff9a6750 5325 if (crtc->config.port_clock == 162000 ||
99750bd4 5326 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 5327 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 5328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 5329 0x009f0003);
89b667f8 5330 else
ab3c759a 5331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
5332 0x00d0000f);
5333
5334 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5335 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5336 /* Use SSC source */
5337 if (!pipe)
ab3c759a 5338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5339 0x0df40000);
5340 else
ab3c759a 5341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5342 0x0df70000);
5343 } else { /* HDMI or VGA */
5344 /* Use bend source */
5345 if (!pipe)
ab3c759a 5346 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5347 0x0df70000);
5348 else
ab3c759a 5349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
5350 0x0df40000);
5351 }
a0c4da24 5352
ab3c759a 5353 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
5354 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5355 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5356 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5357 coreclk |= 0x01000000;
ab3c759a 5358 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 5359
ab3c759a 5360 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 5361
e5cbfbfb
ID
5362 /*
5363 * Enable DPIO clock input. We should never disable the reference
5364 * clock for pipe B, since VGA hotplug / manual detection depends
5365 * on it.
5366 */
89b667f8
JB
5367 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5368 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5369 /* We should never disable this, set it here for state tracking */
5370 if (pipe == PIPE_B)
89b667f8 5371 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5372 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5373 crtc->config.dpll_hw_state.dpll = dpll;
5374
ef1b460d
DV
5375 dpll_md = (crtc->config.pixel_multiplier - 1)
5376 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5377 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5378
09153000 5379 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5380}
5381
9d556c99
CML
5382static void chv_update_pll(struct intel_crtc *crtc)
5383{
5384 struct drm_device *dev = crtc->base.dev;
5385 struct drm_i915_private *dev_priv = dev->dev_private;
5386 int pipe = crtc->pipe;
5387 int dpll_reg = DPLL(crtc->pipe);
5388 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5389 u32 val, loopfilter, intcoeff;
5390 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5391 int refclk;
5392
5393 mutex_lock(&dev_priv->dpio_lock);
5394
5395 bestn = crtc->config.dpll.n;
5396 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5397 bestm1 = crtc->config.dpll.m1;
5398 bestm2 = crtc->config.dpll.m2 >> 22;
5399 bestp1 = crtc->config.dpll.p1;
5400 bestp2 = crtc->config.dpll.p2;
5401
5402 /*
5403 * Enable Refclk and SSC
5404 */
5405 val = I915_READ(dpll_reg);
5406 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5407 I915_WRITE(dpll_reg, val);
5408
5409 /* Propagate soft reset to data lane reset */
5410 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5411 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5412 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5413
5414 /* Disable 10bit clock to display controller */
5415 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5416 val &= ~DPIO_DCLKP_EN;
5417 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5418
5419 /* p1 and p2 divider */
5420 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5421 5 << DPIO_CHV_S1_DIV_SHIFT |
5422 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5423 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5424 1 << DPIO_CHV_K_DIV_SHIFT);
5425
5426 /* Feedback post-divider - m2 */
5427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5428
5429 /* Feedback refclk divider - n and m1 */
5430 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5431 DPIO_CHV_M1_DIV_BY_2 |
5432 1 << DPIO_CHV_N_DIV_SHIFT);
5433
5434 /* M2 fraction division */
5435 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5436
5437 /* M2 fraction division enable */
5438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5439 DPIO_CHV_FRAC_DIV_EN |
5440 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5441
5442 /* Loop filter */
5443 refclk = i9xx_get_refclk(&crtc->base, 0);
5444 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5445 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5446 if (refclk == 100000)
5447 intcoeff = 11;
5448 else if (refclk == 38400)
5449 intcoeff = 10;
5450 else
5451 intcoeff = 9;
5452 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5453 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5454
5455 /* AFC Recal */
5456 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5457 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5458 DPIO_AFC_RECAL);
5459
5460 mutex_unlock(&dev_priv->dpio_lock);
5461}
5462
f47709a9
DV
5463static void i9xx_update_pll(struct intel_crtc *crtc,
5464 intel_clock_t *reduced_clock,
eb1cbe48
DV
5465 int num_connectors)
5466{
f47709a9 5467 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5468 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5469 u32 dpll;
5470 bool is_sdvo;
f47709a9 5471 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5472
f47709a9 5473 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5474
f47709a9
DV
5475 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5476 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5477
5478 dpll = DPLL_VGA_MODE_DIS;
5479
f47709a9 5480 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5481 dpll |= DPLLB_MODE_LVDS;
5482 else
5483 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5484
ef1b460d 5485 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5486 dpll |= (crtc->config.pixel_multiplier - 1)
5487 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5488 }
198a037f
DV
5489
5490 if (is_sdvo)
4a33e48d 5491 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5492
f47709a9 5493 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5494 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5495
5496 /* compute bitmask from p1 value */
5497 if (IS_PINEVIEW(dev))
5498 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5499 else {
5500 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5501 if (IS_G4X(dev) && reduced_clock)
5502 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5503 }
5504 switch (clock->p2) {
5505 case 5:
5506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5507 break;
5508 case 7:
5509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5510 break;
5511 case 10:
5512 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5513 break;
5514 case 14:
5515 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5516 break;
5517 }
5518 if (INTEL_INFO(dev)->gen >= 4)
5519 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5520
09ede541 5521 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5522 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5523 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5524 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5525 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5526 else
5527 dpll |= PLL_REF_INPUT_DREFCLK;
5528
5529 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5530 crtc->config.dpll_hw_state.dpll = dpll;
5531
eb1cbe48 5532 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5533 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5534 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5535 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
5536 }
5537}
5538
f47709a9 5539static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5540 intel_clock_t *reduced_clock,
eb1cbe48
DV
5541 int num_connectors)
5542{
f47709a9 5543 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5544 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5545 u32 dpll;
f47709a9 5546 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5547
f47709a9 5548 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5549
eb1cbe48
DV
5550 dpll = DPLL_VGA_MODE_DIS;
5551
f47709a9 5552 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5553 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5554 } else {
5555 if (clock->p1 == 2)
5556 dpll |= PLL_P1_DIVIDE_BY_TWO;
5557 else
5558 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5559 if (clock->p2 == 4)
5560 dpll |= PLL_P2_DIVIDE_BY_4;
5561 }
5562
4a33e48d
DV
5563 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5564 dpll |= DPLL_DVO_2X_MODE;
5565
f47709a9 5566 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5567 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5568 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5569 else
5570 dpll |= PLL_REF_INPUT_DREFCLK;
5571
5572 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5573 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5574}
5575
8a654f3b 5576static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5577{
5578 struct drm_device *dev = intel_crtc->base.dev;
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5581 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5582 struct drm_display_mode *adjusted_mode =
5583 &intel_crtc->config.adjusted_mode;
1caea6e9
VS
5584 uint32_t crtc_vtotal, crtc_vblank_end;
5585 int vsyncshift = 0;
4d8a62ea
DV
5586
5587 /* We need to be careful not to changed the adjusted mode, for otherwise
5588 * the hw state checker will get angry at the mismatch. */
5589 crtc_vtotal = adjusted_mode->crtc_vtotal;
5590 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 5591
609aeaca 5592 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 5593 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5594 crtc_vtotal -= 1;
5595 crtc_vblank_end -= 1;
609aeaca
VS
5596
5597 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5598 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5599 else
5600 vsyncshift = adjusted_mode->crtc_hsync_start -
5601 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
5602 if (vsyncshift < 0)
5603 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
5604 }
5605
5606 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5607 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5608
fe2b8f9d 5609 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5610 (adjusted_mode->crtc_hdisplay - 1) |
5611 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5612 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5613 (adjusted_mode->crtc_hblank_start - 1) |
5614 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5615 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5616 (adjusted_mode->crtc_hsync_start - 1) |
5617 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5618
fe2b8f9d 5619 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5620 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5621 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5622 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5623 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5624 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5625 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5626 (adjusted_mode->crtc_vsync_start - 1) |
5627 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5628
b5e508d4
PZ
5629 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5630 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5631 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5632 * bits. */
5633 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5634 (pipe == PIPE_B || pipe == PIPE_C))
5635 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5636
b0e77b9c
PZ
5637 /* pipesrc controls the size that is scaled from, which should
5638 * always be the user's requested size.
5639 */
5640 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5641 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5642 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5643}
5644
1bd1bd80
DV
5645static void intel_get_pipe_timings(struct intel_crtc *crtc,
5646 struct intel_crtc_config *pipe_config)
5647{
5648 struct drm_device *dev = crtc->base.dev;
5649 struct drm_i915_private *dev_priv = dev->dev_private;
5650 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5651 uint32_t tmp;
5652
5653 tmp = I915_READ(HTOTAL(cpu_transcoder));
5654 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5655 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5656 tmp = I915_READ(HBLANK(cpu_transcoder));
5657 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5658 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5659 tmp = I915_READ(HSYNC(cpu_transcoder));
5660 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5661 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5662
5663 tmp = I915_READ(VTOTAL(cpu_transcoder));
5664 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5665 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5666 tmp = I915_READ(VBLANK(cpu_transcoder));
5667 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5668 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5669 tmp = I915_READ(VSYNC(cpu_transcoder));
5670 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5671 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5672
5673 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5674 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5675 pipe_config->adjusted_mode.crtc_vtotal += 1;
5676 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5677 }
5678
5679 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5680 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5681 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5682
5683 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5684 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5685}
5686
f6a83288
DV
5687void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5688 struct intel_crtc_config *pipe_config)
babea61d 5689{
f6a83288
DV
5690 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5691 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5692 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5693 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5694
f6a83288
DV
5695 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5696 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5697 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5698 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5699
f6a83288 5700 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5701
f6a83288
DV
5702 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5703 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5704}
5705
84b046f3
DV
5706static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5707{
5708 struct drm_device *dev = intel_crtc->base.dev;
5709 struct drm_i915_private *dev_priv = dev->dev_private;
5710 uint32_t pipeconf;
5711
9f11a9e4 5712 pipeconf = 0;
84b046f3 5713
67c72a12
DV
5714 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5715 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5716 pipeconf |= PIPECONF_ENABLE;
5717
cf532bb2
VS
5718 if (intel_crtc->config.double_wide)
5719 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5720
ff9ce46e
DV
5721 /* only g4x and later have fancy bpc/dither controls */
5722 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5723 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5724 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5725 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5726 PIPECONF_DITHER_TYPE_SP;
84b046f3 5727
ff9ce46e
DV
5728 switch (intel_crtc->config.pipe_bpp) {
5729 case 18:
5730 pipeconf |= PIPECONF_6BPC;
5731 break;
5732 case 24:
5733 pipeconf |= PIPECONF_8BPC;
5734 break;
5735 case 30:
5736 pipeconf |= PIPECONF_10BPC;
5737 break;
5738 default:
5739 /* Case prevented by intel_choose_pipe_bpp_dither. */
5740 BUG();
84b046f3
DV
5741 }
5742 }
5743
5744 if (HAS_PIPE_CXSR(dev)) {
5745 if (intel_crtc->lowfreq_avail) {
5746 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5747 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5748 } else {
5749 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5750 }
5751 }
5752
efc2cfff
VS
5753 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5754 if (INTEL_INFO(dev)->gen < 4 ||
5755 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5756 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5757 else
5758 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5759 } else
84b046f3
DV
5760 pipeconf |= PIPECONF_PROGRESSIVE;
5761
9f11a9e4
DV
5762 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5763 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5764
84b046f3
DV
5765 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5766 POSTING_READ(PIPECONF(intel_crtc->pipe));
5767}
5768
f564048e 5769static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5770 int x, int y,
94352cf9 5771 struct drm_framebuffer *fb)
79e53945
JB
5772{
5773 struct drm_device *dev = crtc->dev;
5774 struct drm_i915_private *dev_priv = dev->dev_private;
5775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5776 int pipe = intel_crtc->pipe;
80824003 5777 int plane = intel_crtc->plane;
c751ce4f 5778 int refclk, num_connectors = 0;
652c393a 5779 intel_clock_t clock, reduced_clock;
84b046f3 5780 u32 dspcntr;
a16af721 5781 bool ok, has_reduced_clock = false;
e9fd1c02 5782 bool is_lvds = false, is_dsi = false;
5eddb70b 5783 struct intel_encoder *encoder;
d4906093 5784 const intel_limit_t *limit;
5c3b82e2 5785 int ret;
79e53945 5786
6c2b7c12 5787 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5788 switch (encoder->type) {
79e53945
JB
5789 case INTEL_OUTPUT_LVDS:
5790 is_lvds = true;
5791 break;
e9fd1c02
JN
5792 case INTEL_OUTPUT_DSI:
5793 is_dsi = true;
5794 break;
79e53945 5795 }
43565a06 5796
c751ce4f 5797 num_connectors++;
79e53945
JB
5798 }
5799
f2335330
JN
5800 if (is_dsi)
5801 goto skip_dpll;
5802
5803 if (!intel_crtc->config.clock_set) {
5804 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5805
e9fd1c02
JN
5806 /*
5807 * Returns a set of divisors for the desired target clock with
5808 * the given refclk, or FALSE. The returned values represent
5809 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5810 * 2) / p1 / p2.
5811 */
5812 limit = intel_limit(crtc, refclk);
5813 ok = dev_priv->display.find_dpll(limit, crtc,
5814 intel_crtc->config.port_clock,
5815 refclk, NULL, &clock);
f2335330 5816 if (!ok) {
e9fd1c02
JN
5817 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5818 return -EINVAL;
5819 }
79e53945 5820
f2335330
JN
5821 if (is_lvds && dev_priv->lvds_downclock_avail) {
5822 /*
5823 * Ensure we match the reduced clock's P to the target
5824 * clock. If the clocks don't match, we can't switch
5825 * the display clock by using the FP0/FP1. In such case
5826 * we will disable the LVDS downclock feature.
5827 */
5828 has_reduced_clock =
5829 dev_priv->display.find_dpll(limit, crtc,
5830 dev_priv->lvds_downclock,
5831 refclk, &clock,
5832 &reduced_clock);
5833 }
5834 /* Compat-code for transition, will disappear. */
f47709a9
DV
5835 intel_crtc->config.dpll.n = clock.n;
5836 intel_crtc->config.dpll.m1 = clock.m1;
5837 intel_crtc->config.dpll.m2 = clock.m2;
5838 intel_crtc->config.dpll.p1 = clock.p1;
5839 intel_crtc->config.dpll.p2 = clock.p2;
5840 }
7026d4ac 5841
e9fd1c02 5842 if (IS_GEN2(dev)) {
8a654f3b 5843 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5844 has_reduced_clock ? &reduced_clock : NULL,
5845 num_connectors);
9d556c99
CML
5846 } else if (IS_CHERRYVIEW(dev)) {
5847 chv_update_pll(intel_crtc);
e9fd1c02 5848 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5849 vlv_update_pll(intel_crtc);
e9fd1c02 5850 } else {
f47709a9 5851 i9xx_update_pll(intel_crtc,
eb1cbe48 5852 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5853 num_connectors);
e9fd1c02 5854 }
79e53945 5855
f2335330 5856skip_dpll:
79e53945
JB
5857 /* Set up the display plane register */
5858 dspcntr = DISPPLANE_GAMMA_ENABLE;
5859
da6ecc5d
JB
5860 if (!IS_VALLEYVIEW(dev)) {
5861 if (pipe == 0)
5862 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5863 else
5864 dspcntr |= DISPPLANE_SEL_PIPE_B;
5865 }
79e53945 5866
2070f00c
VS
5867 if (intel_crtc->config.has_dp_encoder)
5868 intel_dp_set_m_n(intel_crtc);
5869
8a654f3b 5870 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5871
5872 /* pipesrc and dspsize control the size that is scaled from,
5873 * which should always be the user's requested size.
79e53945 5874 */
929c77fb 5875 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5876 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5877 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5878 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5879
84b046f3
DV
5880 i9xx_set_pipeconf(intel_crtc);
5881
f564048e
EA
5882 I915_WRITE(DSPCNTR(plane), dspcntr);
5883 POSTING_READ(DSPCNTR(plane));
5884
94352cf9 5885 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5886
f564048e
EA
5887 return ret;
5888}
5889
2fa2fe9a
DV
5890static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5891 struct intel_crtc_config *pipe_config)
5892{
5893 struct drm_device *dev = crtc->base.dev;
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 uint32_t tmp;
5896
dc9e7dec
VS
5897 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5898 return;
5899
2fa2fe9a 5900 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5901 if (!(tmp & PFIT_ENABLE))
5902 return;
2fa2fe9a 5903
06922821 5904 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5905 if (INTEL_INFO(dev)->gen < 4) {
5906 if (crtc->pipe != PIPE_B)
5907 return;
2fa2fe9a
DV
5908 } else {
5909 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5910 return;
5911 }
5912
06922821 5913 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5914 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5915 if (INTEL_INFO(dev)->gen < 5)
5916 pipe_config->gmch_pfit.lvds_border_bits =
5917 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5918}
5919
acbec814
JB
5920static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5921 struct intel_crtc_config *pipe_config)
5922{
5923 struct drm_device *dev = crtc->base.dev;
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 int pipe = pipe_config->cpu_transcoder;
5926 intel_clock_t clock;
5927 u32 mdiv;
662c6ecb 5928 int refclk = 100000;
acbec814
JB
5929
5930 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5931 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5932 mutex_unlock(&dev_priv->dpio_lock);
5933
5934 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5935 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5936 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5937 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5938 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5939
f646628b 5940 vlv_clock(refclk, &clock);
acbec814 5941
f646628b
VS
5942 /* clock.dot is the fast clock */
5943 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5944}
5945
1ad292b5
JB
5946static void i9xx_get_plane_config(struct intel_crtc *crtc,
5947 struct intel_plane_config *plane_config)
5948{
5949 struct drm_device *dev = crtc->base.dev;
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 u32 val, base, offset;
5952 int pipe = crtc->pipe, plane = crtc->plane;
5953 int fourcc, pixel_format;
5954 int aligned_height;
5955
66e514c1
DA
5956 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5957 if (!crtc->base.primary->fb) {
1ad292b5
JB
5958 DRM_DEBUG_KMS("failed to alloc fb\n");
5959 return;
5960 }
5961
5962 val = I915_READ(DSPCNTR(plane));
5963
5964 if (INTEL_INFO(dev)->gen >= 4)
5965 if (val & DISPPLANE_TILED)
5966 plane_config->tiled = true;
5967
5968 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5969 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
5970 crtc->base.primary->fb->pixel_format = fourcc;
5971 crtc->base.primary->fb->bits_per_pixel =
1ad292b5
JB
5972 drm_format_plane_cpp(fourcc, 0) * 8;
5973
5974 if (INTEL_INFO(dev)->gen >= 4) {
5975 if (plane_config->tiled)
5976 offset = I915_READ(DSPTILEOFF(plane));
5977 else
5978 offset = I915_READ(DSPLINOFF(plane));
5979 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5980 } else {
5981 base = I915_READ(DSPADDR(plane));
5982 }
5983 plane_config->base = base;
5984
5985 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
5986 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5987 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
5988
5989 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 5990 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
1ad292b5 5991
66e514c1 5992 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
1ad292b5
JB
5993 plane_config->tiled);
5994
66e514c1 5995 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
1ad292b5
JB
5996 aligned_height, PAGE_SIZE);
5997
5998 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
5999 pipe, plane, crtc->base.primary->fb->width,
6000 crtc->base.primary->fb->height,
6001 crtc->base.primary->fb->bits_per_pixel, base,
6002 crtc->base.primary->fb->pitches[0],
1ad292b5
JB
6003 plane_config->size);
6004
6005}
6006
0e8ffe1b
DV
6007static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6008 struct intel_crtc_config *pipe_config)
6009{
6010 struct drm_device *dev = crtc->base.dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 uint32_t tmp;
6013
b5482bd0
ID
6014 if (!intel_display_power_enabled(dev_priv,
6015 POWER_DOMAIN_PIPE(crtc->pipe)))
6016 return false;
6017
e143a21c 6018 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6019 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6020
0e8ffe1b
DV
6021 tmp = I915_READ(PIPECONF(crtc->pipe));
6022 if (!(tmp & PIPECONF_ENABLE))
6023 return false;
6024
42571aef
VS
6025 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6026 switch (tmp & PIPECONF_BPC_MASK) {
6027 case PIPECONF_6BPC:
6028 pipe_config->pipe_bpp = 18;
6029 break;
6030 case PIPECONF_8BPC:
6031 pipe_config->pipe_bpp = 24;
6032 break;
6033 case PIPECONF_10BPC:
6034 pipe_config->pipe_bpp = 30;
6035 break;
6036 default:
6037 break;
6038 }
6039 }
6040
282740f7
VS
6041 if (INTEL_INFO(dev)->gen < 4)
6042 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6043
1bd1bd80
DV
6044 intel_get_pipe_timings(crtc, pipe_config);
6045
2fa2fe9a
DV
6046 i9xx_get_pfit_config(crtc, pipe_config);
6047
6c49f241
DV
6048 if (INTEL_INFO(dev)->gen >= 4) {
6049 tmp = I915_READ(DPLL_MD(crtc->pipe));
6050 pipe_config->pixel_multiplier =
6051 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6052 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 6053 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
6054 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6055 tmp = I915_READ(DPLL(crtc->pipe));
6056 pipe_config->pixel_multiplier =
6057 ((tmp & SDVO_MULTIPLIER_MASK)
6058 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6059 } else {
6060 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6061 * port and will be fixed up in the encoder->get_config
6062 * function. */
6063 pipe_config->pixel_multiplier = 1;
6064 }
8bcc2795
DV
6065 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6066 if (!IS_VALLEYVIEW(dev)) {
6067 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6068 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
6069 } else {
6070 /* Mask out read-only status bits. */
6071 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6072 DPLL_PORTC_READY_MASK |
6073 DPLL_PORTB_READY_MASK);
8bcc2795 6074 }
6c49f241 6075
acbec814
JB
6076 if (IS_VALLEYVIEW(dev))
6077 vlv_crtc_clock_get(crtc, pipe_config);
6078 else
6079 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 6080
0e8ffe1b
DV
6081 return true;
6082}
6083
dde86e2d 6084static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
6085{
6086 struct drm_i915_private *dev_priv = dev->dev_private;
6087 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 6088 struct intel_encoder *encoder;
74cfd7ac 6089 u32 val, final;
13d83a67 6090 bool has_lvds = false;
199e5d79 6091 bool has_cpu_edp = false;
199e5d79 6092 bool has_panel = false;
99eb6a01
KP
6093 bool has_ck505 = false;
6094 bool can_ssc = false;
13d83a67
JB
6095
6096 /* We need to take the global config into account */
199e5d79
KP
6097 list_for_each_entry(encoder, &mode_config->encoder_list,
6098 base.head) {
6099 switch (encoder->type) {
6100 case INTEL_OUTPUT_LVDS:
6101 has_panel = true;
6102 has_lvds = true;
6103 break;
6104 case INTEL_OUTPUT_EDP:
6105 has_panel = true;
2de6905f 6106 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
6107 has_cpu_edp = true;
6108 break;
13d83a67
JB
6109 }
6110 }
6111
99eb6a01 6112 if (HAS_PCH_IBX(dev)) {
41aa3448 6113 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
6114 can_ssc = has_ck505;
6115 } else {
6116 has_ck505 = false;
6117 can_ssc = true;
6118 }
6119
2de6905f
ID
6120 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6121 has_panel, has_lvds, has_ck505);
13d83a67
JB
6122
6123 /* Ironlake: try to setup display ref clock before DPLL
6124 * enabling. This is only under driver's control after
6125 * PCH B stepping, previous chipset stepping should be
6126 * ignoring this setting.
6127 */
74cfd7ac
CW
6128 val = I915_READ(PCH_DREF_CONTROL);
6129
6130 /* As we must carefully and slowly disable/enable each source in turn,
6131 * compute the final state we want first and check if we need to
6132 * make any changes at all.
6133 */
6134 final = val;
6135 final &= ~DREF_NONSPREAD_SOURCE_MASK;
6136 if (has_ck505)
6137 final |= DREF_NONSPREAD_CK505_ENABLE;
6138 else
6139 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6140
6141 final &= ~DREF_SSC_SOURCE_MASK;
6142 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6143 final &= ~DREF_SSC1_ENABLE;
6144
6145 if (has_panel) {
6146 final |= DREF_SSC_SOURCE_ENABLE;
6147
6148 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6149 final |= DREF_SSC1_ENABLE;
6150
6151 if (has_cpu_edp) {
6152 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6153 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6154 else
6155 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6156 } else
6157 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6158 } else {
6159 final |= DREF_SSC_SOURCE_DISABLE;
6160 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6161 }
6162
6163 if (final == val)
6164 return;
6165
13d83a67 6166 /* Always enable nonspread source */
74cfd7ac 6167 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 6168
99eb6a01 6169 if (has_ck505)
74cfd7ac 6170 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 6171 else
74cfd7ac 6172 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 6173
199e5d79 6174 if (has_panel) {
74cfd7ac
CW
6175 val &= ~DREF_SSC_SOURCE_MASK;
6176 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 6177
199e5d79 6178 /* SSC must be turned on before enabling the CPU output */
99eb6a01 6179 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6180 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 6181 val |= DREF_SSC1_ENABLE;
e77166b5 6182 } else
74cfd7ac 6183 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
6184
6185 /* Get SSC going before enabling the outputs */
74cfd7ac 6186 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6187 POSTING_READ(PCH_DREF_CONTROL);
6188 udelay(200);
6189
74cfd7ac 6190 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
6191
6192 /* Enable CPU source on CPU attached eDP */
199e5d79 6193 if (has_cpu_edp) {
99eb6a01 6194 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 6195 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 6196 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 6197 }
13d83a67 6198 else
74cfd7ac 6199 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 6200 } else
74cfd7ac 6201 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6202
74cfd7ac 6203 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6204 POSTING_READ(PCH_DREF_CONTROL);
6205 udelay(200);
6206 } else {
6207 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6208
74cfd7ac 6209 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
6210
6211 /* Turn off CPU output */
74cfd7ac 6212 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 6213
74cfd7ac 6214 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
6215 POSTING_READ(PCH_DREF_CONTROL);
6216 udelay(200);
6217
6218 /* Turn off the SSC source */
74cfd7ac
CW
6219 val &= ~DREF_SSC_SOURCE_MASK;
6220 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
6221
6222 /* Turn off SSC1 */
74cfd7ac 6223 val &= ~DREF_SSC1_ENABLE;
199e5d79 6224
74cfd7ac 6225 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
6226 POSTING_READ(PCH_DREF_CONTROL);
6227 udelay(200);
6228 }
74cfd7ac
CW
6229
6230 BUG_ON(val != final);
13d83a67
JB
6231}
6232
f31f2d55 6233static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 6234{
f31f2d55 6235 uint32_t tmp;
dde86e2d 6236
0ff066a9
PZ
6237 tmp = I915_READ(SOUTH_CHICKEN2);
6238 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6239 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6240
0ff066a9
PZ
6241 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6242 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6243 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 6244
0ff066a9
PZ
6245 tmp = I915_READ(SOUTH_CHICKEN2);
6246 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6247 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 6248
0ff066a9
PZ
6249 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6250 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6251 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
6252}
6253
6254/* WaMPhyProgramming:hsw */
6255static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6256{
6257 uint32_t tmp;
dde86e2d
PZ
6258
6259 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6260 tmp &= ~(0xFF << 24);
6261 tmp |= (0x12 << 24);
6262 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6263
dde86e2d
PZ
6264 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6265 tmp |= (1 << 11);
6266 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6267
6268 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6269 tmp |= (1 << 11);
6270 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6271
dde86e2d
PZ
6272 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6273 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6274 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6275
6276 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6277 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6278 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6279
0ff066a9
PZ
6280 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6281 tmp &= ~(7 << 13);
6282 tmp |= (5 << 13);
6283 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 6284
0ff066a9
PZ
6285 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6286 tmp &= ~(7 << 13);
6287 tmp |= (5 << 13);
6288 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
6289
6290 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6291 tmp &= ~0xFF;
6292 tmp |= 0x1C;
6293 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6294
6295 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6296 tmp &= ~0xFF;
6297 tmp |= 0x1C;
6298 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6299
6300 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6301 tmp &= ~(0xFF << 16);
6302 tmp |= (0x1C << 16);
6303 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6304
6305 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6306 tmp &= ~(0xFF << 16);
6307 tmp |= (0x1C << 16);
6308 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6309
0ff066a9
PZ
6310 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6311 tmp |= (1 << 27);
6312 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 6313
0ff066a9
PZ
6314 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6315 tmp |= (1 << 27);
6316 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 6317
0ff066a9
PZ
6318 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6319 tmp &= ~(0xF << 28);
6320 tmp |= (4 << 28);
6321 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 6322
0ff066a9
PZ
6323 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6324 tmp &= ~(0xF << 28);
6325 tmp |= (4 << 28);
6326 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
6327}
6328
2fa86a1f
PZ
6329/* Implements 3 different sequences from BSpec chapter "Display iCLK
6330 * Programming" based on the parameters passed:
6331 * - Sequence to enable CLKOUT_DP
6332 * - Sequence to enable CLKOUT_DP without spread
6333 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6334 */
6335static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6336 bool with_fdi)
f31f2d55
PZ
6337{
6338 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
6339 uint32_t reg, tmp;
6340
6341 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6342 with_spread = true;
6343 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6344 with_fdi, "LP PCH doesn't have FDI\n"))
6345 with_fdi = false;
f31f2d55
PZ
6346
6347 mutex_lock(&dev_priv->dpio_lock);
6348
6349 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6350 tmp &= ~SBI_SSCCTL_DISABLE;
6351 tmp |= SBI_SSCCTL_PATHALT;
6352 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6353
6354 udelay(24);
6355
2fa86a1f
PZ
6356 if (with_spread) {
6357 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6358 tmp &= ~SBI_SSCCTL_PATHALT;
6359 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 6360
2fa86a1f
PZ
6361 if (with_fdi) {
6362 lpt_reset_fdi_mphy(dev_priv);
6363 lpt_program_fdi_mphy(dev_priv);
6364 }
6365 }
dde86e2d 6366
2fa86a1f
PZ
6367 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6368 SBI_GEN0 : SBI_DBUFF0;
6369 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6370 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6371 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
6372
6373 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
6374}
6375
47701c3b
PZ
6376/* Sequence to disable CLKOUT_DP */
6377static void lpt_disable_clkout_dp(struct drm_device *dev)
6378{
6379 struct drm_i915_private *dev_priv = dev->dev_private;
6380 uint32_t reg, tmp;
6381
6382 mutex_lock(&dev_priv->dpio_lock);
6383
6384 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6385 SBI_GEN0 : SBI_DBUFF0;
6386 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6387 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6388 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6389
6390 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6391 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6392 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6393 tmp |= SBI_SSCCTL_PATHALT;
6394 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6395 udelay(32);
6396 }
6397 tmp |= SBI_SSCCTL_DISABLE;
6398 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6399 }
6400
6401 mutex_unlock(&dev_priv->dpio_lock);
6402}
6403
bf8fa3d3
PZ
6404static void lpt_init_pch_refclk(struct drm_device *dev)
6405{
6406 struct drm_mode_config *mode_config = &dev->mode_config;
6407 struct intel_encoder *encoder;
6408 bool has_vga = false;
6409
6410 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6411 switch (encoder->type) {
6412 case INTEL_OUTPUT_ANALOG:
6413 has_vga = true;
6414 break;
6415 }
6416 }
6417
47701c3b
PZ
6418 if (has_vga)
6419 lpt_enable_clkout_dp(dev, true, true);
6420 else
6421 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
6422}
6423
dde86e2d
PZ
6424/*
6425 * Initialize reference clocks when the driver loads
6426 */
6427void intel_init_pch_refclk(struct drm_device *dev)
6428{
6429 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6430 ironlake_init_pch_refclk(dev);
6431 else if (HAS_PCH_LPT(dev))
6432 lpt_init_pch_refclk(dev);
6433}
6434
d9d444cb
JB
6435static int ironlake_get_refclk(struct drm_crtc *crtc)
6436{
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 struct intel_encoder *encoder;
d9d444cb
JB
6440 int num_connectors = 0;
6441 bool is_lvds = false;
6442
6c2b7c12 6443 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
6444 switch (encoder->type) {
6445 case INTEL_OUTPUT_LVDS:
6446 is_lvds = true;
6447 break;
d9d444cb
JB
6448 }
6449 num_connectors++;
6450 }
6451
6452 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 6453 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 6454 dev_priv->vbt.lvds_ssc_freq);
e91e941b 6455 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
6456 }
6457
6458 return 120000;
6459}
6460
6ff93609 6461static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 6462{
c8203565 6463 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
6464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6465 int pipe = intel_crtc->pipe;
c8203565
PZ
6466 uint32_t val;
6467
78114071 6468 val = 0;
c8203565 6469
965e0c48 6470 switch (intel_crtc->config.pipe_bpp) {
c8203565 6471 case 18:
dfd07d72 6472 val |= PIPECONF_6BPC;
c8203565
PZ
6473 break;
6474 case 24:
dfd07d72 6475 val |= PIPECONF_8BPC;
c8203565
PZ
6476 break;
6477 case 30:
dfd07d72 6478 val |= PIPECONF_10BPC;
c8203565
PZ
6479 break;
6480 case 36:
dfd07d72 6481 val |= PIPECONF_12BPC;
c8203565
PZ
6482 break;
6483 default:
cc769b62
PZ
6484 /* Case prevented by intel_choose_pipe_bpp_dither. */
6485 BUG();
c8203565
PZ
6486 }
6487
d8b32247 6488 if (intel_crtc->config.dither)
c8203565
PZ
6489 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6490
6ff93609 6491 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
6492 val |= PIPECONF_INTERLACED_ILK;
6493 else
6494 val |= PIPECONF_PROGRESSIVE;
6495
50f3b016 6496 if (intel_crtc->config.limited_color_range)
3685a8f3 6497 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 6498
c8203565
PZ
6499 I915_WRITE(PIPECONF(pipe), val);
6500 POSTING_READ(PIPECONF(pipe));
6501}
6502
86d3efce
VS
6503/*
6504 * Set up the pipe CSC unit.
6505 *
6506 * Currently only full range RGB to limited range RGB conversion
6507 * is supported, but eventually this should handle various
6508 * RGB<->YCbCr scenarios as well.
6509 */
50f3b016 6510static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
6511{
6512 struct drm_device *dev = crtc->dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6515 int pipe = intel_crtc->pipe;
6516 uint16_t coeff = 0x7800; /* 1.0 */
6517
6518 /*
6519 * TODO: Check what kind of values actually come out of the pipe
6520 * with these coeff/postoff values and adjust to get the best
6521 * accuracy. Perhaps we even need to take the bpc value into
6522 * consideration.
6523 */
6524
50f3b016 6525 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6526 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6527
6528 /*
6529 * GY/GU and RY/RU should be the other way around according
6530 * to BSpec, but reality doesn't agree. Just set them up in
6531 * a way that results in the correct picture.
6532 */
6533 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6534 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6535
6536 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6537 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6538
6539 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6540 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6541
6542 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6543 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6544 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6545
6546 if (INTEL_INFO(dev)->gen > 6) {
6547 uint16_t postoff = 0;
6548
50f3b016 6549 if (intel_crtc->config.limited_color_range)
32cf0cb0 6550 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6551
6552 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6553 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6554 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6555
6556 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6557 } else {
6558 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6559
50f3b016 6560 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6561 mode |= CSC_BLACK_SCREEN_OFFSET;
6562
6563 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6564 }
6565}
6566
6ff93609 6567static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6568{
756f85cf
PZ
6569 struct drm_device *dev = crtc->dev;
6570 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6572 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6573 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6574 uint32_t val;
6575
3eff4faa 6576 val = 0;
ee2b0b38 6577
756f85cf 6578 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6579 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6580
6ff93609 6581 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6582 val |= PIPECONF_INTERLACED_ILK;
6583 else
6584 val |= PIPECONF_PROGRESSIVE;
6585
702e7a56
PZ
6586 I915_WRITE(PIPECONF(cpu_transcoder), val);
6587 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6588
6589 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6590 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6591
6592 if (IS_BROADWELL(dev)) {
6593 val = 0;
6594
6595 switch (intel_crtc->config.pipe_bpp) {
6596 case 18:
6597 val |= PIPEMISC_DITHER_6_BPC;
6598 break;
6599 case 24:
6600 val |= PIPEMISC_DITHER_8_BPC;
6601 break;
6602 case 30:
6603 val |= PIPEMISC_DITHER_10_BPC;
6604 break;
6605 case 36:
6606 val |= PIPEMISC_DITHER_12_BPC;
6607 break;
6608 default:
6609 /* Case prevented by pipe_config_set_bpp. */
6610 BUG();
6611 }
6612
6613 if (intel_crtc->config.dither)
6614 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6615
6616 I915_WRITE(PIPEMISC(pipe), val);
6617 }
ee2b0b38
PZ
6618}
6619
6591c6e4 6620static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6621 intel_clock_t *clock,
6622 bool *has_reduced_clock,
6623 intel_clock_t *reduced_clock)
6624{
6625 struct drm_device *dev = crtc->dev;
6626 struct drm_i915_private *dev_priv = dev->dev_private;
6627 struct intel_encoder *intel_encoder;
6628 int refclk;
d4906093 6629 const intel_limit_t *limit;
a16af721 6630 bool ret, is_lvds = false;
79e53945 6631
6591c6e4
PZ
6632 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6633 switch (intel_encoder->type) {
79e53945
JB
6634 case INTEL_OUTPUT_LVDS:
6635 is_lvds = true;
6636 break;
79e53945
JB
6637 }
6638 }
6639
d9d444cb 6640 refclk = ironlake_get_refclk(crtc);
79e53945 6641
d4906093
ML
6642 /*
6643 * Returns a set of divisors for the desired target clock with the given
6644 * refclk, or FALSE. The returned values represent the clock equation:
6645 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6646 */
1b894b59 6647 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6648 ret = dev_priv->display.find_dpll(limit, crtc,
6649 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6650 refclk, NULL, clock);
6591c6e4
PZ
6651 if (!ret)
6652 return false;
cda4b7d3 6653
ddc9003c 6654 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6655 /*
6656 * Ensure we match the reduced clock's P to the target clock.
6657 * If the clocks don't match, we can't switch the display clock
6658 * by using the FP0/FP1. In such case we will disable the LVDS
6659 * downclock feature.
6660 */
ee9300bb
DV
6661 *has_reduced_clock =
6662 dev_priv->display.find_dpll(limit, crtc,
6663 dev_priv->lvds_downclock,
6664 refclk, clock,
6665 reduced_clock);
652c393a 6666 }
61e9653f 6667
6591c6e4
PZ
6668 return true;
6669}
6670
d4b1931c
PZ
6671int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6672{
6673 /*
6674 * Account for spread spectrum to avoid
6675 * oversubscribing the link. Max center spread
6676 * is 2.5%; use 5% for safety's sake.
6677 */
6678 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 6679 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
6680}
6681
7429e9d4 6682static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6683{
7429e9d4 6684 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6685}
6686
de13a2e3 6687static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6688 u32 *fp,
9a7c7890 6689 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6690{
de13a2e3 6691 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6692 struct drm_device *dev = crtc->dev;
6693 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6694 struct intel_encoder *intel_encoder;
6695 uint32_t dpll;
6cc5f341 6696 int factor, num_connectors = 0;
09ede541 6697 bool is_lvds = false, is_sdvo = false;
79e53945 6698
de13a2e3
PZ
6699 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6700 switch (intel_encoder->type) {
79e53945
JB
6701 case INTEL_OUTPUT_LVDS:
6702 is_lvds = true;
6703 break;
6704 case INTEL_OUTPUT_SDVO:
7d57382e 6705 case INTEL_OUTPUT_HDMI:
79e53945 6706 is_sdvo = true;
79e53945 6707 break;
79e53945 6708 }
43565a06 6709
c751ce4f 6710 num_connectors++;
79e53945 6711 }
79e53945 6712
c1858123 6713 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6714 factor = 21;
6715 if (is_lvds) {
6716 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6717 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6718 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6719 factor = 25;
09ede541 6720 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6721 factor = 20;
c1858123 6722
7429e9d4 6723 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6724 *fp |= FP_CB_TUNE;
2c07245f 6725
9a7c7890
DV
6726 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6727 *fp2 |= FP_CB_TUNE;
6728
5eddb70b 6729 dpll = 0;
2c07245f 6730
a07d6787
EA
6731 if (is_lvds)
6732 dpll |= DPLLB_MODE_LVDS;
6733 else
6734 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6735
ef1b460d
DV
6736 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6737 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6738
6739 if (is_sdvo)
4a33e48d 6740 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6741 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6742 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6743
a07d6787 6744 /* compute bitmask from p1 value */
7429e9d4 6745 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6746 /* also FPA1 */
7429e9d4 6747 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6748
7429e9d4 6749 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6750 case 5:
6751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6752 break;
6753 case 7:
6754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6755 break;
6756 case 10:
6757 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6758 break;
6759 case 14:
6760 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6761 break;
79e53945
JB
6762 }
6763
b4c09f3b 6764 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6765 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6766 else
6767 dpll |= PLL_REF_INPUT_DREFCLK;
6768
959e16d6 6769 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6770}
6771
6772static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6773 int x, int y,
6774 struct drm_framebuffer *fb)
6775{
6776 struct drm_device *dev = crtc->dev;
6777 struct drm_i915_private *dev_priv = dev->dev_private;
6778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6779 int pipe = intel_crtc->pipe;
6780 int plane = intel_crtc->plane;
6781 int num_connectors = 0;
6782 intel_clock_t clock, reduced_clock;
cbbab5bd 6783 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6784 bool ok, has_reduced_clock = false;
8b47047b 6785 bool is_lvds = false;
de13a2e3 6786 struct intel_encoder *encoder;
e2b78267 6787 struct intel_shared_dpll *pll;
de13a2e3 6788 int ret;
de13a2e3
PZ
6789
6790 for_each_encoder_on_crtc(dev, crtc, encoder) {
6791 switch (encoder->type) {
6792 case INTEL_OUTPUT_LVDS:
6793 is_lvds = true;
6794 break;
de13a2e3
PZ
6795 }
6796
6797 num_connectors++;
a07d6787 6798 }
79e53945 6799
5dc5298b
PZ
6800 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6801 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6802
ff9a6750 6803 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6804 &has_reduced_clock, &reduced_clock);
ee9300bb 6805 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6806 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6807 return -EINVAL;
79e53945 6808 }
f47709a9
DV
6809 /* Compat-code for transition, will disappear. */
6810 if (!intel_crtc->config.clock_set) {
6811 intel_crtc->config.dpll.n = clock.n;
6812 intel_crtc->config.dpll.m1 = clock.m1;
6813 intel_crtc->config.dpll.m2 = clock.m2;
6814 intel_crtc->config.dpll.p1 = clock.p1;
6815 intel_crtc->config.dpll.p2 = clock.p2;
6816 }
79e53945 6817
5dc5298b 6818 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6819 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6820 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6821 if (has_reduced_clock)
7429e9d4 6822 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6823
7429e9d4 6824 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6825 &fp, &reduced_clock,
6826 has_reduced_clock ? &fp2 : NULL);
6827
959e16d6 6828 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6829 intel_crtc->config.dpll_hw_state.fp0 = fp;
6830 if (has_reduced_clock)
6831 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6832 else
6833 intel_crtc->config.dpll_hw_state.fp1 = fp;
6834
b89a1d39 6835 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6836 if (pll == NULL) {
84f44ce7
VS
6837 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6838 pipe_name(pipe));
4b645f14
JB
6839 return -EINVAL;
6840 }
ee7b9f93 6841 } else
e72f9fbf 6842 intel_put_shared_dpll(intel_crtc);
79e53945 6843
03afc4a2
DV
6844 if (intel_crtc->config.has_dp_encoder)
6845 intel_dp_set_m_n(intel_crtc);
79e53945 6846
d330a953 6847 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6848 intel_crtc->lowfreq_avail = true;
6849 else
6850 intel_crtc->lowfreq_avail = false;
e2b78267 6851
8a654f3b 6852 intel_set_pipe_timings(intel_crtc);
5eddb70b 6853
ca3a0ff8 6854 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6855 intel_cpu_transcoder_set_m_n(intel_crtc,
6856 &intel_crtc->config.fdi_m_n);
6857 }
2c07245f 6858
6ff93609 6859 ironlake_set_pipeconf(crtc);
79e53945 6860
a1f9e77e
PZ
6861 /* Set up the display plane register */
6862 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6863 POSTING_READ(DSPCNTR(plane));
79e53945 6864
94352cf9 6865 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6866
1857e1da 6867 return ret;
79e53945
JB
6868}
6869
eb14cb74
VS
6870static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6871 struct intel_link_m_n *m_n)
6872{
6873 struct drm_device *dev = crtc->base.dev;
6874 struct drm_i915_private *dev_priv = dev->dev_private;
6875 enum pipe pipe = crtc->pipe;
6876
6877 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6878 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6879 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6880 & ~TU_SIZE_MASK;
6881 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6882 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6883 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6884}
6885
6886static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6887 enum transcoder transcoder,
6888 struct intel_link_m_n *m_n)
72419203
DV
6889{
6890 struct drm_device *dev = crtc->base.dev;
6891 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6892 enum pipe pipe = crtc->pipe;
72419203 6893
eb14cb74
VS
6894 if (INTEL_INFO(dev)->gen >= 5) {
6895 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6896 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6897 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6898 & ~TU_SIZE_MASK;
6899 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6900 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6901 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6902 } else {
6903 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6904 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6905 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6906 & ~TU_SIZE_MASK;
6907 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6908 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6910 }
6911}
6912
6913void intel_dp_get_m_n(struct intel_crtc *crtc,
6914 struct intel_crtc_config *pipe_config)
6915{
6916 if (crtc->config.has_pch_encoder)
6917 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6918 else
6919 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6920 &pipe_config->dp_m_n);
6921}
72419203 6922
eb14cb74
VS
6923static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6924 struct intel_crtc_config *pipe_config)
6925{
6926 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6927 &pipe_config->fdi_m_n);
72419203
DV
6928}
6929
2fa2fe9a
DV
6930static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6931 struct intel_crtc_config *pipe_config)
6932{
6933 struct drm_device *dev = crtc->base.dev;
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935 uint32_t tmp;
6936
6937 tmp = I915_READ(PF_CTL(crtc->pipe));
6938
6939 if (tmp & PF_ENABLE) {
fd4daa9c 6940 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6941 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6942 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6943
6944 /* We currently do not free assignements of panel fitters on
6945 * ivb/hsw (since we don't use the higher upscaling modes which
6946 * differentiates them) so just WARN about this case for now. */
6947 if (IS_GEN7(dev)) {
6948 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6949 PF_PIPE_SEL_IVB(crtc->pipe));
6950 }
2fa2fe9a 6951 }
79e53945
JB
6952}
6953
4c6baa59
JB
6954static void ironlake_get_plane_config(struct intel_crtc *crtc,
6955 struct intel_plane_config *plane_config)
6956{
6957 struct drm_device *dev = crtc->base.dev;
6958 struct drm_i915_private *dev_priv = dev->dev_private;
6959 u32 val, base, offset;
6960 int pipe = crtc->pipe, plane = crtc->plane;
6961 int fourcc, pixel_format;
6962 int aligned_height;
6963
66e514c1
DA
6964 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6965 if (!crtc->base.primary->fb) {
4c6baa59
JB
6966 DRM_DEBUG_KMS("failed to alloc fb\n");
6967 return;
6968 }
6969
6970 val = I915_READ(DSPCNTR(plane));
6971
6972 if (INTEL_INFO(dev)->gen >= 4)
6973 if (val & DISPPLANE_TILED)
6974 plane_config->tiled = true;
6975
6976 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6977 fourcc = intel_format_to_fourcc(pixel_format);
66e514c1
DA
6978 crtc->base.primary->fb->pixel_format = fourcc;
6979 crtc->base.primary->fb->bits_per_pixel =
4c6baa59
JB
6980 drm_format_plane_cpp(fourcc, 0) * 8;
6981
6982 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6983 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6984 offset = I915_READ(DSPOFFSET(plane));
6985 } else {
6986 if (plane_config->tiled)
6987 offset = I915_READ(DSPTILEOFF(plane));
6988 else
6989 offset = I915_READ(DSPLINOFF(plane));
6990 }
6991 plane_config->base = base;
6992
6993 val = I915_READ(PIPESRC(pipe));
66e514c1
DA
6994 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6995 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
6996
6997 val = I915_READ(DSPSTRIDE(pipe));
66e514c1 6998 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
4c6baa59 6999
66e514c1 7000 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
4c6baa59
JB
7001 plane_config->tiled);
7002
66e514c1 7003 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
4c6baa59
JB
7004 aligned_height, PAGE_SIZE);
7005
7006 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
66e514c1
DA
7007 pipe, plane, crtc->base.primary->fb->width,
7008 crtc->base.primary->fb->height,
7009 crtc->base.primary->fb->bits_per_pixel, base,
7010 crtc->base.primary->fb->pitches[0],
4c6baa59
JB
7011 plane_config->size);
7012}
7013
0e8ffe1b
DV
7014static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7015 struct intel_crtc_config *pipe_config)
7016{
7017 struct drm_device *dev = crtc->base.dev;
7018 struct drm_i915_private *dev_priv = dev->dev_private;
7019 uint32_t tmp;
7020
e143a21c 7021 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7023
0e8ffe1b
DV
7024 tmp = I915_READ(PIPECONF(crtc->pipe));
7025 if (!(tmp & PIPECONF_ENABLE))
7026 return false;
7027
42571aef
VS
7028 switch (tmp & PIPECONF_BPC_MASK) {
7029 case PIPECONF_6BPC:
7030 pipe_config->pipe_bpp = 18;
7031 break;
7032 case PIPECONF_8BPC:
7033 pipe_config->pipe_bpp = 24;
7034 break;
7035 case PIPECONF_10BPC:
7036 pipe_config->pipe_bpp = 30;
7037 break;
7038 case PIPECONF_12BPC:
7039 pipe_config->pipe_bpp = 36;
7040 break;
7041 default:
7042 break;
7043 }
7044
ab9412ba 7045 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
7046 struct intel_shared_dpll *pll;
7047
88adfff1
DV
7048 pipe_config->has_pch_encoder = true;
7049
627eb5a3
DV
7050 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7051 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7052 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7053
7054 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 7055
c0d43d62 7056 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
7057 pipe_config->shared_dpll =
7058 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
7059 } else {
7060 tmp = I915_READ(PCH_DPLL_SEL);
7061 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7062 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7063 else
7064 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7065 }
66e985c0
DV
7066
7067 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7068
7069 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7070 &pipe_config->dpll_hw_state));
c93f54cf
DV
7071
7072 tmp = pipe_config->dpll_hw_state.dpll;
7073 pipe_config->pixel_multiplier =
7074 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7075 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
7076
7077 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
7078 } else {
7079 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
7080 }
7081
1bd1bd80
DV
7082 intel_get_pipe_timings(crtc, pipe_config);
7083
2fa2fe9a
DV
7084 ironlake_get_pfit_config(crtc, pipe_config);
7085
0e8ffe1b
DV
7086 return true;
7087}
7088
be256dc7
PZ
7089static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7090{
7091 struct drm_device *dev = dev_priv->dev;
7092 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7093 struct intel_crtc *crtc;
be256dc7
PZ
7094
7095 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 7096 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
7097 pipe_name(crtc->pipe));
7098
7099 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7100 WARN(plls->spll_refcount, "SPLL enabled\n");
7101 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7102 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7103 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7104 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7105 "CPU PWM1 enabled\n");
7106 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7107 "CPU PWM2 enabled\n");
7108 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7109 "PCH PWM1 enabled\n");
7110 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7111 "Utility pin enabled\n");
7112 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7113
9926ada1
PZ
7114 /*
7115 * In theory we can still leave IRQs enabled, as long as only the HPD
7116 * interrupts remain enabled. We used to check for that, but since it's
7117 * gen-specific and since we only disable LCPLL after we fully disable
7118 * the interrupts, the check below should be enough.
7119 */
7120 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
be256dc7
PZ
7121}
7122
3c4c9b81
PZ
7123static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7124{
7125 struct drm_device *dev = dev_priv->dev;
7126
7127 if (IS_HASWELL(dev)) {
7128 mutex_lock(&dev_priv->rps.hw_lock);
7129 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7130 val))
7131 DRM_ERROR("Failed to disable D_COMP\n");
7132 mutex_unlock(&dev_priv->rps.hw_lock);
7133 } else {
7134 I915_WRITE(D_COMP, val);
7135 }
7136 POSTING_READ(D_COMP);
be256dc7
PZ
7137}
7138
7139/*
7140 * This function implements pieces of two sequences from BSpec:
7141 * - Sequence for display software to disable LCPLL
7142 * - Sequence for display software to allow package C8+
7143 * The steps implemented here are just the steps that actually touch the LCPLL
7144 * register. Callers should take care of disabling all the display engine
7145 * functions, doing the mode unset, fixing interrupts, etc.
7146 */
6ff58d53
PZ
7147static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7148 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
7149{
7150 uint32_t val;
7151
7152 assert_can_disable_lcpll(dev_priv);
7153
7154 val = I915_READ(LCPLL_CTL);
7155
7156 if (switch_to_fclk) {
7157 val |= LCPLL_CD_SOURCE_FCLK;
7158 I915_WRITE(LCPLL_CTL, val);
7159
7160 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7161 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7162 DRM_ERROR("Switching to FCLK failed\n");
7163
7164 val = I915_READ(LCPLL_CTL);
7165 }
7166
7167 val |= LCPLL_PLL_DISABLE;
7168 I915_WRITE(LCPLL_CTL, val);
7169 POSTING_READ(LCPLL_CTL);
7170
7171 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7172 DRM_ERROR("LCPLL still locked\n");
7173
7174 val = I915_READ(D_COMP);
7175 val |= D_COMP_COMP_DISABLE;
3c4c9b81 7176 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7177 ndelay(100);
7178
7179 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7180 DRM_ERROR("D_COMP RCOMP still in progress\n");
7181
7182 if (allow_power_down) {
7183 val = I915_READ(LCPLL_CTL);
7184 val |= LCPLL_POWER_DOWN_ALLOW;
7185 I915_WRITE(LCPLL_CTL, val);
7186 POSTING_READ(LCPLL_CTL);
7187 }
7188}
7189
7190/*
7191 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7192 * source.
7193 */
6ff58d53 7194static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
7195{
7196 uint32_t val;
a8a8bd54 7197 unsigned long irqflags;
be256dc7
PZ
7198
7199 val = I915_READ(LCPLL_CTL);
7200
7201 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7202 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7203 return;
7204
a8a8bd54
PZ
7205 /*
7206 * Make sure we're not on PC8 state before disabling PC8, otherwise
7207 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7208 *
7209 * The other problem is that hsw_restore_lcpll() is called as part of
7210 * the runtime PM resume sequence, so we can't just call
7211 * gen6_gt_force_wake_get() because that function calls
7212 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7213 * while we are on the resume sequence. So to solve this problem we have
7214 * to call special forcewake code that doesn't touch runtime PM and
7215 * doesn't enable the forcewake delayed work.
7216 */
7217 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7218 if (dev_priv->uncore.forcewake_count++ == 0)
7219 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7220 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
215733fa 7221
be256dc7
PZ
7222 if (val & LCPLL_POWER_DOWN_ALLOW) {
7223 val &= ~LCPLL_POWER_DOWN_ALLOW;
7224 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 7225 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
7226 }
7227
7228 val = I915_READ(D_COMP);
7229 val |= D_COMP_COMP_FORCE;
7230 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 7231 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
7232
7233 val = I915_READ(LCPLL_CTL);
7234 val &= ~LCPLL_PLL_DISABLE;
7235 I915_WRITE(LCPLL_CTL, val);
7236
7237 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7238 DRM_ERROR("LCPLL not locked yet\n");
7239
7240 if (val & LCPLL_CD_SOURCE_FCLK) {
7241 val = I915_READ(LCPLL_CTL);
7242 val &= ~LCPLL_CD_SOURCE_FCLK;
7243 I915_WRITE(LCPLL_CTL, val);
7244
7245 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7246 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7247 DRM_ERROR("Switching back to LCPLL failed\n");
7248 }
215733fa 7249
a8a8bd54
PZ
7250 /* See the big comment above. */
7251 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7252 if (--dev_priv->uncore.forcewake_count == 0)
7253 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7254 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
be256dc7
PZ
7255}
7256
765dab67
PZ
7257/*
7258 * Package states C8 and deeper are really deep PC states that can only be
7259 * reached when all the devices on the system allow it, so even if the graphics
7260 * device allows PC8+, it doesn't mean the system will actually get to these
7261 * states. Our driver only allows PC8+ when going into runtime PM.
7262 *
7263 * The requirements for PC8+ are that all the outputs are disabled, the power
7264 * well is disabled and most interrupts are disabled, and these are also
7265 * requirements for runtime PM. When these conditions are met, we manually do
7266 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7267 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7268 * hang the machine.
7269 *
7270 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7271 * the state of some registers, so when we come back from PC8+ we need to
7272 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7273 * need to take care of the registers kept by RC6. Notice that this happens even
7274 * if we don't put the device in PCI D3 state (which is what currently happens
7275 * because of the runtime PM support).
7276 *
7277 * For more, read "Display Sequences for Package C8" on the hardware
7278 * documentation.
7279 */
a14cb6fc 7280void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 7281{
c67a470b
PZ
7282 struct drm_device *dev = dev_priv->dev;
7283 uint32_t val;
7284
c67a470b
PZ
7285 DRM_DEBUG_KMS("Enabling package C8+\n");
7286
c67a470b
PZ
7287 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7288 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7289 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7290 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7291 }
7292
7293 lpt_disable_clkout_dp(dev);
c67a470b
PZ
7294 hsw_disable_lcpll(dev_priv, true, true);
7295}
7296
a14cb6fc 7297void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
7298{
7299 struct drm_device *dev = dev_priv->dev;
7300 uint32_t val;
7301
c67a470b
PZ
7302 DRM_DEBUG_KMS("Disabling package C8+\n");
7303
7304 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
7305 lpt_init_pch_refclk(dev);
7306
7307 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7308 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7309 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7310 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7311 }
7312
7313 intel_prepare_ddi(dev);
c67a470b
PZ
7314}
7315
9a952a0d
PZ
7316static void snb_modeset_global_resources(struct drm_device *dev)
7317{
7318 modeset_update_crtc_power_domains(dev);
7319}
7320
4f074129
ID
7321static void haswell_modeset_global_resources(struct drm_device *dev)
7322{
da723569 7323 modeset_update_crtc_power_domains(dev);
d6dd9eb1
DV
7324}
7325
09b4ddf9 7326static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
7327 int x, int y,
7328 struct drm_framebuffer *fb)
7329{
7330 struct drm_device *dev = crtc->dev;
7331 struct drm_i915_private *dev_priv = dev->dev_private;
7332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 7333 int plane = intel_crtc->plane;
09b4ddf9 7334 int ret;
09b4ddf9 7335
566b734a 7336 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 7337 return -EINVAL;
566b734a 7338 intel_ddi_pll_enable(intel_crtc);
6441ab5f 7339
03afc4a2
DV
7340 if (intel_crtc->config.has_dp_encoder)
7341 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
7342
7343 intel_crtc->lowfreq_avail = false;
09b4ddf9 7344
8a654f3b 7345 intel_set_pipe_timings(intel_crtc);
09b4ddf9 7346
ca3a0ff8 7347 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
7348 intel_cpu_transcoder_set_m_n(intel_crtc,
7349 &intel_crtc->config.fdi_m_n);
7350 }
09b4ddf9 7351
6ff93609 7352 haswell_set_pipeconf(crtc);
09b4ddf9 7353
50f3b016 7354 intel_set_pipe_csc(crtc);
86d3efce 7355
09b4ddf9 7356 /* Set up the display plane register */
86d3efce 7357 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
7358 POSTING_READ(DSPCNTR(plane));
7359
7360 ret = intel_pipe_set_base(crtc, x, y, fb);
7361
1f803ee5 7362 return ret;
79e53945
JB
7363}
7364
0e8ffe1b
DV
7365static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7366 struct intel_crtc_config *pipe_config)
7367{
7368 struct drm_device *dev = crtc->base.dev;
7369 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 7370 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
7371 uint32_t tmp;
7372
b5482bd0
ID
7373 if (!intel_display_power_enabled(dev_priv,
7374 POWER_DOMAIN_PIPE(crtc->pipe)))
7375 return false;
7376
e143a21c 7377 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
7378 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7379
eccb140b
DV
7380 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7381 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7382 enum pipe trans_edp_pipe;
7383 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7384 default:
7385 WARN(1, "unknown pipe linked to edp transcoder\n");
7386 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7387 case TRANS_DDI_EDP_INPUT_A_ON:
7388 trans_edp_pipe = PIPE_A;
7389 break;
7390 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7391 trans_edp_pipe = PIPE_B;
7392 break;
7393 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7394 trans_edp_pipe = PIPE_C;
7395 break;
7396 }
7397
7398 if (trans_edp_pipe == crtc->pipe)
7399 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7400 }
7401
da7e29bd 7402 if (!intel_display_power_enabled(dev_priv,
eccb140b 7403 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
7404 return false;
7405
eccb140b 7406 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
7407 if (!(tmp & PIPECONF_ENABLE))
7408 return false;
7409
88adfff1 7410 /*
f196e6be 7411 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
7412 * DDI E. So just check whether this pipe is wired to DDI E and whether
7413 * the PCH transcoder is on.
7414 */
eccb140b 7415 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 7416 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 7417 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
7418 pipe_config->has_pch_encoder = true;
7419
627eb5a3
DV
7420 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7421 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7422 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
7423
7424 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
7425 }
7426
1bd1bd80
DV
7427 intel_get_pipe_timings(crtc, pipe_config);
7428
2fa2fe9a 7429 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 7430 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 7431 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 7432
e59150dc
JB
7433 if (IS_HASWELL(dev))
7434 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7435 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7436
6c49f241
DV
7437 pipe_config->pixel_multiplier = 1;
7438
0e8ffe1b
DV
7439 return true;
7440}
7441
f564048e 7442static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7443 int x, int y,
94352cf9 7444 struct drm_framebuffer *fb)
f564048e
EA
7445{
7446 struct drm_device *dev = crtc->dev;
7447 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7448 struct intel_encoder *encoder;
0b701d27 7449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7450 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7451 int pipe = intel_crtc->pipe;
f564048e
EA
7452 int ret;
7453
0b701d27 7454 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7455
b8cecdf5
DV
7456 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7457
79e53945 7458 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7459
9256aa19
DV
7460 if (ret != 0)
7461 return ret;
7462
7463 for_each_encoder_on_crtc(dev, crtc, encoder) {
7464 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7465 encoder->base.base.id,
7466 drm_get_encoder_name(&encoder->base),
7467 mode->base.id, mode->name);
0d56bf0b
DV
7468
7469 if (encoder->mode_set)
7470 encoder->mode_set(encoder);
9256aa19
DV
7471 }
7472
7473 return 0;
79e53945
JB
7474}
7475
1a91510d
JN
7476static struct {
7477 int clock;
7478 u32 config;
7479} hdmi_audio_clock[] = {
7480 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7481 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7482 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7483 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7484 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7485 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7486 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7487 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7488 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7489 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7490};
7491
7492/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7493static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7494{
7495 int i;
7496
7497 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7498 if (mode->clock == hdmi_audio_clock[i].clock)
7499 break;
7500 }
7501
7502 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7503 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7504 i = 1;
7505 }
7506
7507 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7508 hdmi_audio_clock[i].clock,
7509 hdmi_audio_clock[i].config);
7510
7511 return hdmi_audio_clock[i].config;
7512}
7513
3a9627f4
WF
7514static bool intel_eld_uptodate(struct drm_connector *connector,
7515 int reg_eldv, uint32_t bits_eldv,
7516 int reg_elda, uint32_t bits_elda,
7517 int reg_edid)
7518{
7519 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7520 uint8_t *eld = connector->eld;
7521 uint32_t i;
7522
7523 i = I915_READ(reg_eldv);
7524 i &= bits_eldv;
7525
7526 if (!eld[0])
7527 return !i;
7528
7529 if (!i)
7530 return false;
7531
7532 i = I915_READ(reg_elda);
7533 i &= ~bits_elda;
7534 I915_WRITE(reg_elda, i);
7535
7536 for (i = 0; i < eld[2]; i++)
7537 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7538 return false;
7539
7540 return true;
7541}
7542
e0dac65e 7543static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7544 struct drm_crtc *crtc,
7545 struct drm_display_mode *mode)
e0dac65e
WF
7546{
7547 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7548 uint8_t *eld = connector->eld;
7549 uint32_t eldv;
7550 uint32_t len;
7551 uint32_t i;
7552
7553 i = I915_READ(G4X_AUD_VID_DID);
7554
7555 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7556 eldv = G4X_ELDV_DEVCL_DEVBLC;
7557 else
7558 eldv = G4X_ELDV_DEVCTG;
7559
3a9627f4
WF
7560 if (intel_eld_uptodate(connector,
7561 G4X_AUD_CNTL_ST, eldv,
7562 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7563 G4X_HDMIW_HDMIEDID))
7564 return;
7565
e0dac65e
WF
7566 i = I915_READ(G4X_AUD_CNTL_ST);
7567 i &= ~(eldv | G4X_ELD_ADDR);
7568 len = (i >> 9) & 0x1f; /* ELD buffer size */
7569 I915_WRITE(G4X_AUD_CNTL_ST, i);
7570
7571 if (!eld[0])
7572 return;
7573
7574 len = min_t(uint8_t, eld[2], len);
7575 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7576 for (i = 0; i < len; i++)
7577 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7578
7579 i = I915_READ(G4X_AUD_CNTL_ST);
7580 i |= eldv;
7581 I915_WRITE(G4X_AUD_CNTL_ST, i);
7582}
7583
83358c85 7584static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7585 struct drm_crtc *crtc,
7586 struct drm_display_mode *mode)
83358c85
WX
7587{
7588 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7589 uint8_t *eld = connector->eld;
7b9f35a6 7590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7591 uint32_t eldv;
7592 uint32_t i;
7593 int len;
7594 int pipe = to_intel_crtc(crtc)->pipe;
7595 int tmp;
7596
7597 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7598 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7599 int aud_config = HSW_AUD_CFG(pipe);
7600 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7601
83358c85
WX
7602 /* Audio output enable */
7603 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7604 tmp = I915_READ(aud_cntrl_st2);
7605 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7606 I915_WRITE(aud_cntrl_st2, tmp);
c7905792 7607 POSTING_READ(aud_cntrl_st2);
83358c85 7608
c7905792 7609 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
83358c85
WX
7610
7611 /* Set ELD valid state */
7612 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7613 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7614 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7615 I915_WRITE(aud_cntrl_st2, tmp);
7616 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7617 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7618
7619 /* Enable HDMI mode */
7620 tmp = I915_READ(aud_config);
7e7cb34f 7621 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7622 /* clear N_programing_enable and N_value_index */
7623 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7624 I915_WRITE(aud_config, tmp);
7625
7626 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7627
7628 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7629 intel_crtc->eld_vld = true;
83358c85
WX
7630
7631 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7632 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7633 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7634 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7635 } else {
7636 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7637 }
83358c85
WX
7638
7639 if (intel_eld_uptodate(connector,
7640 aud_cntrl_st2, eldv,
7641 aud_cntl_st, IBX_ELD_ADDRESS,
7642 hdmiw_hdmiedid))
7643 return;
7644
7645 i = I915_READ(aud_cntrl_st2);
7646 i &= ~eldv;
7647 I915_WRITE(aud_cntrl_st2, i);
7648
7649 if (!eld[0])
7650 return;
7651
7652 i = I915_READ(aud_cntl_st);
7653 i &= ~IBX_ELD_ADDRESS;
7654 I915_WRITE(aud_cntl_st, i);
7655 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7656 DRM_DEBUG_DRIVER("port num:%d\n", i);
7657
7658 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7659 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7660 for (i = 0; i < len; i++)
7661 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7662
7663 i = I915_READ(aud_cntrl_st2);
7664 i |= eldv;
7665 I915_WRITE(aud_cntrl_st2, i);
7666
7667}
7668
e0dac65e 7669static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7670 struct drm_crtc *crtc,
7671 struct drm_display_mode *mode)
e0dac65e
WF
7672{
7673 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7674 uint8_t *eld = connector->eld;
7675 uint32_t eldv;
7676 uint32_t i;
7677 int len;
7678 int hdmiw_hdmiedid;
b6daa025 7679 int aud_config;
e0dac65e
WF
7680 int aud_cntl_st;
7681 int aud_cntrl_st2;
9b138a83 7682 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7683
b3f33cbf 7684 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7685 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7686 aud_config = IBX_AUD_CFG(pipe);
7687 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7688 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7689 } else if (IS_VALLEYVIEW(connector->dev)) {
7690 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7691 aud_config = VLV_AUD_CFG(pipe);
7692 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7693 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7694 } else {
9b138a83
WX
7695 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7696 aud_config = CPT_AUD_CFG(pipe);
7697 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7698 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7699 }
7700
9b138a83 7701 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7702
9ca2fe73
ML
7703 if (IS_VALLEYVIEW(connector->dev)) {
7704 struct intel_encoder *intel_encoder;
7705 struct intel_digital_port *intel_dig_port;
7706
7707 intel_encoder = intel_attached_encoder(connector);
7708 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7709 i = intel_dig_port->port;
7710 } else {
7711 i = I915_READ(aud_cntl_st);
7712 i = (i >> 29) & DIP_PORT_SEL_MASK;
7713 /* DIP_Port_Select, 0x1 = PortB */
7714 }
7715
e0dac65e
WF
7716 if (!i) {
7717 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7718 /* operate blindly on all ports */
1202b4c6
WF
7719 eldv = IBX_ELD_VALIDB;
7720 eldv |= IBX_ELD_VALIDB << 4;
7721 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7722 } else {
2582a850 7723 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7724 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7725 }
7726
3a9627f4
WF
7727 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7728 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7729 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7730 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7731 } else {
7732 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7733 }
e0dac65e 7734
3a9627f4
WF
7735 if (intel_eld_uptodate(connector,
7736 aud_cntrl_st2, eldv,
7737 aud_cntl_st, IBX_ELD_ADDRESS,
7738 hdmiw_hdmiedid))
7739 return;
7740
e0dac65e
WF
7741 i = I915_READ(aud_cntrl_st2);
7742 i &= ~eldv;
7743 I915_WRITE(aud_cntrl_st2, i);
7744
7745 if (!eld[0])
7746 return;
7747
e0dac65e 7748 i = I915_READ(aud_cntl_st);
1202b4c6 7749 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7750 I915_WRITE(aud_cntl_st, i);
7751
7752 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7753 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7754 for (i = 0; i < len; i++)
7755 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7756
7757 i = I915_READ(aud_cntrl_st2);
7758 i |= eldv;
7759 I915_WRITE(aud_cntrl_st2, i);
7760}
7761
7762void intel_write_eld(struct drm_encoder *encoder,
7763 struct drm_display_mode *mode)
7764{
7765 struct drm_crtc *crtc = encoder->crtc;
7766 struct drm_connector *connector;
7767 struct drm_device *dev = encoder->dev;
7768 struct drm_i915_private *dev_priv = dev->dev_private;
7769
7770 connector = drm_select_eld(encoder, mode);
7771 if (!connector)
7772 return;
7773
7774 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7775 connector->base.id,
7776 drm_get_connector_name(connector),
7777 connector->encoder->base.id,
7778 drm_get_encoder_name(connector->encoder));
7779
7780 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7781
7782 if (dev_priv->display.write_eld)
34427052 7783 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7784}
7785
560b85bb
CW
7786static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7787{
7788 struct drm_device *dev = crtc->dev;
7789 struct drm_i915_private *dev_priv = dev->dev_private;
7790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7791 bool visible = base != 0;
7792 u32 cntl;
7793
7794 if (intel_crtc->cursor_visible == visible)
7795 return;
7796
9db4a9c7 7797 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7798 if (visible) {
7799 /* On these chipsets we can only modify the base whilst
7800 * the cursor is disabled.
7801 */
9db4a9c7 7802 I915_WRITE(_CURABASE, base);
560b85bb
CW
7803
7804 cntl &= ~(CURSOR_FORMAT_MASK);
7805 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7806 cntl |= CURSOR_ENABLE |
7807 CURSOR_GAMMA_ENABLE |
7808 CURSOR_FORMAT_ARGB;
7809 } else
7810 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7811 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7812
7813 intel_crtc->cursor_visible = visible;
7814}
7815
7816static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7817{
7818 struct drm_device *dev = crtc->dev;
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7821 int pipe = intel_crtc->pipe;
7822 bool visible = base != 0;
7823
7824 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7825 int16_t width = intel_crtc->cursor_width;
548f245b 7826 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7827 if (base) {
7828 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4726e0b0
SK
7829 cntl |= MCURSOR_GAMMA_ENABLE;
7830
7831 switch (width) {
7832 case 64:
7833 cntl |= CURSOR_MODE_64_ARGB_AX;
7834 break;
7835 case 128:
7836 cntl |= CURSOR_MODE_128_ARGB_AX;
7837 break;
7838 case 256:
7839 cntl |= CURSOR_MODE_256_ARGB_AX;
7840 break;
7841 default:
7842 WARN_ON(1);
7843 return;
7844 }
560b85bb
CW
7845 cntl |= pipe << 28; /* Connect to correct pipe */
7846 } else {
7847 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7848 cntl |= CURSOR_MODE_DISABLE;
7849 }
9db4a9c7 7850 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7851
7852 intel_crtc->cursor_visible = visible;
7853 }
7854 /* and commit changes on next vblank */
b2ea8ef5 7855 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7856 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7857 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7858}
7859
65a21cd6
JB
7860static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7861{
7862 struct drm_device *dev = crtc->dev;
7863 struct drm_i915_private *dev_priv = dev->dev_private;
7864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7865 int pipe = intel_crtc->pipe;
7866 bool visible = base != 0;
7867
7868 if (intel_crtc->cursor_visible != visible) {
4726e0b0 7869 int16_t width = intel_crtc->cursor_width;
65a21cd6
JB
7870 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7871 if (base) {
7872 cntl &= ~CURSOR_MODE;
4726e0b0
SK
7873 cntl |= MCURSOR_GAMMA_ENABLE;
7874 switch (width) {
7875 case 64:
7876 cntl |= CURSOR_MODE_64_ARGB_AX;
7877 break;
7878 case 128:
7879 cntl |= CURSOR_MODE_128_ARGB_AX;
7880 break;
7881 case 256:
7882 cntl |= CURSOR_MODE_256_ARGB_AX;
7883 break;
7884 default:
7885 WARN_ON(1);
7886 return;
7887 }
65a21cd6
JB
7888 } else {
7889 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7890 cntl |= CURSOR_MODE_DISABLE;
7891 }
6bbfa1c5 7892 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7893 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7894 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7895 }
65a21cd6
JB
7896 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7897
7898 intel_crtc->cursor_visible = visible;
7899 }
7900 /* and commit changes on next vblank */
b2ea8ef5 7901 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7902 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7903 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7904}
7905
cda4b7d3 7906/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7907static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7908 bool on)
cda4b7d3
CW
7909{
7910 struct drm_device *dev = crtc->dev;
7911 struct drm_i915_private *dev_priv = dev->dev_private;
7912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7913 int pipe = intel_crtc->pipe;
7914 int x = intel_crtc->cursor_x;
7915 int y = intel_crtc->cursor_y;
d6e4db15 7916 u32 base = 0, pos = 0;
cda4b7d3
CW
7917 bool visible;
7918
d6e4db15 7919 if (on)
cda4b7d3 7920 base = intel_crtc->cursor_addr;
cda4b7d3 7921
d6e4db15
VS
7922 if (x >= intel_crtc->config.pipe_src_w)
7923 base = 0;
7924
7925 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7926 base = 0;
7927
7928 if (x < 0) {
efc9064e 7929 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7930 base = 0;
7931
7932 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7933 x = -x;
7934 }
7935 pos |= x << CURSOR_X_SHIFT;
7936
7937 if (y < 0) {
efc9064e 7938 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7939 base = 0;
7940
7941 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7942 y = -y;
7943 }
7944 pos |= y << CURSOR_Y_SHIFT;
7945
7946 visible = base != 0;
560b85bb 7947 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7948 return;
7949
b3dc685e 7950 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7951 I915_WRITE(CURPOS_IVB(pipe), pos);
7952 ivb_update_cursor(crtc, base);
7953 } else {
7954 I915_WRITE(CURPOS(pipe), pos);
7955 if (IS_845G(dev) || IS_I865G(dev))
7956 i845_update_cursor(crtc, base);
7957 else
7958 i9xx_update_cursor(crtc, base);
7959 }
cda4b7d3
CW
7960}
7961
79e53945 7962static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7963 struct drm_file *file,
79e53945
JB
7964 uint32_t handle,
7965 uint32_t width, uint32_t height)
7966{
7967 struct drm_device *dev = crtc->dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7970 struct drm_i915_gem_object *obj;
64f962e3 7971 unsigned old_width;
cda4b7d3 7972 uint32_t addr;
3f8bc370 7973 int ret;
79e53945 7974
79e53945
JB
7975 /* if we want to turn off the cursor ignore width and height */
7976 if (!handle) {
28c97730 7977 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7978 addr = 0;
05394f39 7979 obj = NULL;
5004417d 7980 mutex_lock(&dev->struct_mutex);
3f8bc370 7981 goto finish;
79e53945
JB
7982 }
7983
4726e0b0
SK
7984 /* Check for which cursor types we support */
7985 if (!((width == 64 && height == 64) ||
7986 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7987 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7988 DRM_DEBUG("Cursor dimension not supported\n");
79e53945
JB
7989 return -EINVAL;
7990 }
7991
05394f39 7992 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7993 if (&obj->base == NULL)
79e53945
JB
7994 return -ENOENT;
7995
05394f39 7996 if (obj->base.size < width * height * 4) {
3b25b31f 7997 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7998 ret = -ENOMEM;
7999 goto fail;
79e53945
JB
8000 }
8001
71acb5eb 8002 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 8003 mutex_lock(&dev->struct_mutex);
3d13ef2e 8004 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
8005 unsigned alignment;
8006
d9e86c0e 8007 if (obj->tiling_mode) {
3b25b31f 8008 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
8009 ret = -EINVAL;
8010 goto fail_locked;
8011 }
8012
693db184
CW
8013 /* Note that the w/a also requires 2 PTE of padding following
8014 * the bo. We currently fill all unused PTE with the shadow
8015 * page and so we should always have valid PTE following the
8016 * cursor preventing the VT-d warning.
8017 */
8018 alignment = 0;
8019 if (need_vtd_wa(dev))
8020 alignment = 64*1024;
8021
8022 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 8023 if (ret) {
3b25b31f 8024 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 8025 goto fail_locked;
e7b526bb
CW
8026 }
8027
d9e86c0e
CW
8028 ret = i915_gem_object_put_fence(obj);
8029 if (ret) {
3b25b31f 8030 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
8031 goto fail_unpin;
8032 }
8033
f343c5f6 8034 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 8035 } else {
6eeefaf3 8036 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 8037 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
8038 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8039 align);
71acb5eb 8040 if (ret) {
3b25b31f 8041 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 8042 goto fail_locked;
71acb5eb 8043 }
05394f39 8044 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
8045 }
8046
a6c45cf0 8047 if (IS_GEN2(dev))
14b60391
JB
8048 I915_WRITE(CURSIZE, (height << 12) | width);
8049
3f8bc370 8050 finish:
3f8bc370 8051 if (intel_crtc->cursor_bo) {
3d13ef2e 8052 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 8053 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
8054 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8055 } else
cc98b413 8056 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 8057 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 8058 }
80824003 8059
7f9872e0 8060 mutex_unlock(&dev->struct_mutex);
3f8bc370 8061
64f962e3
CW
8062 old_width = intel_crtc->cursor_width;
8063
3f8bc370 8064 intel_crtc->cursor_addr = addr;
05394f39 8065 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
8066 intel_crtc->cursor_width = width;
8067 intel_crtc->cursor_height = height;
8068
64f962e3
CW
8069 if (intel_crtc->active) {
8070 if (old_width != width)
8071 intel_update_watermarks(crtc);
f2f5f771 8072 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
64f962e3 8073 }
3f8bc370 8074
79e53945 8075 return 0;
e7b526bb 8076fail_unpin:
cc98b413 8077 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 8078fail_locked:
34b8686e 8079 mutex_unlock(&dev->struct_mutex);
bc9025bd 8080fail:
05394f39 8081 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 8082 return ret;
79e53945
JB
8083}
8084
8085static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8086{
79e53945 8087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8088
92e76c8c
VS
8089 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8090 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 8091
f2f5f771
VS
8092 if (intel_crtc->active)
8093 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
8094
8095 return 0;
b8c00ac5
DA
8096}
8097
79e53945 8098static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 8099 u16 *blue, uint32_t start, uint32_t size)
79e53945 8100{
7203425a 8101 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 8102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8103
7203425a 8104 for (i = start; i < end; i++) {
79e53945
JB
8105 intel_crtc->lut_r[i] = red[i] >> 8;
8106 intel_crtc->lut_g[i] = green[i] >> 8;
8107 intel_crtc->lut_b[i] = blue[i] >> 8;
8108 }
8109
8110 intel_crtc_load_lut(crtc);
8111}
8112
79e53945
JB
8113/* VESA 640x480x72Hz mode to set on the pipe */
8114static struct drm_display_mode load_detect_mode = {
8115 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8116 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8117};
8118
a8bb6818
DV
8119struct drm_framebuffer *
8120__intel_framebuffer_create(struct drm_device *dev,
8121 struct drm_mode_fb_cmd2 *mode_cmd,
8122 struct drm_i915_gem_object *obj)
d2dff872
CW
8123{
8124 struct intel_framebuffer *intel_fb;
8125 int ret;
8126
8127 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8128 if (!intel_fb) {
8129 drm_gem_object_unreference_unlocked(&obj->base);
8130 return ERR_PTR(-ENOMEM);
8131 }
8132
8133 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
8134 if (ret)
8135 goto err;
d2dff872
CW
8136
8137 return &intel_fb->base;
dd4916c5
DV
8138err:
8139 drm_gem_object_unreference_unlocked(&obj->base);
8140 kfree(intel_fb);
8141
8142 return ERR_PTR(ret);
d2dff872
CW
8143}
8144
b5ea642a 8145static struct drm_framebuffer *
a8bb6818
DV
8146intel_framebuffer_create(struct drm_device *dev,
8147 struct drm_mode_fb_cmd2 *mode_cmd,
8148 struct drm_i915_gem_object *obj)
8149{
8150 struct drm_framebuffer *fb;
8151 int ret;
8152
8153 ret = i915_mutex_lock_interruptible(dev);
8154 if (ret)
8155 return ERR_PTR(ret);
8156 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8157 mutex_unlock(&dev->struct_mutex);
8158
8159 return fb;
8160}
8161
d2dff872
CW
8162static u32
8163intel_framebuffer_pitch_for_width(int width, int bpp)
8164{
8165 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8166 return ALIGN(pitch, 64);
8167}
8168
8169static u32
8170intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8171{
8172 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8173 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8174}
8175
8176static struct drm_framebuffer *
8177intel_framebuffer_create_for_mode(struct drm_device *dev,
8178 struct drm_display_mode *mode,
8179 int depth, int bpp)
8180{
8181 struct drm_i915_gem_object *obj;
0fed39bd 8182 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
8183
8184 obj = i915_gem_alloc_object(dev,
8185 intel_framebuffer_size_for_mode(mode, bpp));
8186 if (obj == NULL)
8187 return ERR_PTR(-ENOMEM);
8188
8189 mode_cmd.width = mode->hdisplay;
8190 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
8191 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8192 bpp);
5ca0c34a 8193 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
8194
8195 return intel_framebuffer_create(dev, &mode_cmd, obj);
8196}
8197
8198static struct drm_framebuffer *
8199mode_fits_in_fbdev(struct drm_device *dev,
8200 struct drm_display_mode *mode)
8201{
4520f53a 8202#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
8203 struct drm_i915_private *dev_priv = dev->dev_private;
8204 struct drm_i915_gem_object *obj;
8205 struct drm_framebuffer *fb;
8206
4c0e5528 8207 if (!dev_priv->fbdev)
d2dff872
CW
8208 return NULL;
8209
4c0e5528 8210 if (!dev_priv->fbdev->fb)
d2dff872
CW
8211 return NULL;
8212
4c0e5528
DV
8213 obj = dev_priv->fbdev->fb->obj;
8214 BUG_ON(!obj);
8215
8bcd4553 8216 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
8217 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8218 fb->bits_per_pixel))
d2dff872
CW
8219 return NULL;
8220
01f2c773 8221 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
8222 return NULL;
8223
8224 return fb;
4520f53a
DV
8225#else
8226 return NULL;
8227#endif
d2dff872
CW
8228}
8229
d2434ab7 8230bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 8231 struct drm_display_mode *mode,
8261b191 8232 struct intel_load_detect_pipe *old)
79e53945
JB
8233{
8234 struct intel_crtc *intel_crtc;
d2434ab7
DV
8235 struct intel_encoder *intel_encoder =
8236 intel_attached_encoder(connector);
79e53945 8237 struct drm_crtc *possible_crtc;
4ef69c7a 8238 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
8239 struct drm_crtc *crtc = NULL;
8240 struct drm_device *dev = encoder->dev;
94352cf9 8241 struct drm_framebuffer *fb;
79e53945
JB
8242 int i = -1;
8243
d2dff872
CW
8244 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8245 connector->base.id, drm_get_connector_name(connector),
8246 encoder->base.id, drm_get_encoder_name(encoder));
8247
79e53945
JB
8248 /*
8249 * Algorithm gets a little messy:
7a5e4805 8250 *
79e53945
JB
8251 * - if the connector already has an assigned crtc, use it (but make
8252 * sure it's on first)
7a5e4805 8253 *
79e53945
JB
8254 * - try to find the first unused crtc that can drive this connector,
8255 * and use that if we find one
79e53945
JB
8256 */
8257
8258 /* See if we already have a CRTC for this connector */
8259 if (encoder->crtc) {
8260 crtc = encoder->crtc;
8261b191 8261
7b24056b
DV
8262 mutex_lock(&crtc->mutex);
8263
24218aac 8264 old->dpms_mode = connector->dpms;
8261b191
CW
8265 old->load_detect_temp = false;
8266
8267 /* Make sure the crtc and connector are running */
24218aac
DV
8268 if (connector->dpms != DRM_MODE_DPMS_ON)
8269 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 8270
7173188d 8271 return true;
79e53945
JB
8272 }
8273
8274 /* Find an unused one (if possible) */
8275 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8276 i++;
8277 if (!(encoder->possible_crtcs & (1 << i)))
8278 continue;
8279 if (!possible_crtc->enabled) {
8280 crtc = possible_crtc;
8281 break;
8282 }
79e53945
JB
8283 }
8284
8285 /*
8286 * If we didn't find an unused CRTC, don't use any.
8287 */
8288 if (!crtc) {
7173188d
CW
8289 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8290 return false;
79e53945
JB
8291 }
8292
7b24056b 8293 mutex_lock(&crtc->mutex);
fc303101
DV
8294 intel_encoder->new_crtc = to_intel_crtc(crtc);
8295 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
8296
8297 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
8298 intel_crtc->new_enabled = true;
8299 intel_crtc->new_config = &intel_crtc->config;
24218aac 8300 old->dpms_mode = connector->dpms;
8261b191 8301 old->load_detect_temp = true;
d2dff872 8302 old->release_fb = NULL;
79e53945 8303
6492711d
CW
8304 if (!mode)
8305 mode = &load_detect_mode;
79e53945 8306
d2dff872
CW
8307 /* We need a framebuffer large enough to accommodate all accesses
8308 * that the plane may generate whilst we perform load detection.
8309 * We can not rely on the fbcon either being present (we get called
8310 * during its initialisation to detect all boot displays, or it may
8311 * not even exist) or that it is large enough to satisfy the
8312 * requested mode.
8313 */
94352cf9
DV
8314 fb = mode_fits_in_fbdev(dev, mode);
8315 if (fb == NULL) {
d2dff872 8316 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
8317 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8318 old->release_fb = fb;
d2dff872
CW
8319 } else
8320 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 8321 if (IS_ERR(fb)) {
d2dff872 8322 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 8323 goto fail;
79e53945 8324 }
79e53945 8325
c0c36b94 8326 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 8327 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
8328 if (old->release_fb)
8329 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 8330 goto fail;
79e53945 8331 }
7173188d 8332
79e53945 8333 /* let the connector get through one full cycle before testing */
9d0498a2 8334 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 8335 return true;
412b61d8
VS
8336
8337 fail:
8338 intel_crtc->new_enabled = crtc->enabled;
8339 if (intel_crtc->new_enabled)
8340 intel_crtc->new_config = &intel_crtc->config;
8341 else
8342 intel_crtc->new_config = NULL;
8343 mutex_unlock(&crtc->mutex);
8344 return false;
79e53945
JB
8345}
8346
d2434ab7 8347void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 8348 struct intel_load_detect_pipe *old)
79e53945 8349{
d2434ab7
DV
8350 struct intel_encoder *intel_encoder =
8351 intel_attached_encoder(connector);
4ef69c7a 8352 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 8353 struct drm_crtc *crtc = encoder->crtc;
412b61d8 8354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 8355
d2dff872
CW
8356 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8357 connector->base.id, drm_get_connector_name(connector),
8358 encoder->base.id, drm_get_encoder_name(encoder));
8359
8261b191 8360 if (old->load_detect_temp) {
fc303101
DV
8361 to_intel_connector(connector)->new_encoder = NULL;
8362 intel_encoder->new_crtc = NULL;
412b61d8
VS
8363 intel_crtc->new_enabled = false;
8364 intel_crtc->new_config = NULL;
fc303101 8365 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 8366
36206361
DV
8367 if (old->release_fb) {
8368 drm_framebuffer_unregister_private(old->release_fb);
8369 drm_framebuffer_unreference(old->release_fb);
8370 }
d2dff872 8371
67c96400 8372 mutex_unlock(&crtc->mutex);
0622a53c 8373 return;
79e53945
JB
8374 }
8375
c751ce4f 8376 /* Switch crtc and encoder back off if necessary */
24218aac
DV
8377 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8378 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
8379
8380 mutex_unlock(&crtc->mutex);
79e53945
JB
8381}
8382
da4a1efa
VS
8383static int i9xx_pll_refclk(struct drm_device *dev,
8384 const struct intel_crtc_config *pipe_config)
8385{
8386 struct drm_i915_private *dev_priv = dev->dev_private;
8387 u32 dpll = pipe_config->dpll_hw_state.dpll;
8388
8389 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 8390 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
8391 else if (HAS_PCH_SPLIT(dev))
8392 return 120000;
8393 else if (!IS_GEN2(dev))
8394 return 96000;
8395 else
8396 return 48000;
8397}
8398
79e53945 8399/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
8400static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8401 struct intel_crtc_config *pipe_config)
79e53945 8402{
f1f644dc 8403 struct drm_device *dev = crtc->base.dev;
79e53945 8404 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 8405 int pipe = pipe_config->cpu_transcoder;
293623f7 8406 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
8407 u32 fp;
8408 intel_clock_t clock;
da4a1efa 8409 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
8410
8411 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 8412 fp = pipe_config->dpll_hw_state.fp0;
79e53945 8413 else
293623f7 8414 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
8415
8416 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
8417 if (IS_PINEVIEW(dev)) {
8418 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8419 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
8420 } else {
8421 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8422 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8423 }
8424
a6c45cf0 8425 if (!IS_GEN2(dev)) {
f2b115e6
AJ
8426 if (IS_PINEVIEW(dev))
8427 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8428 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
8429 else
8430 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
8431 DPLL_FPA01_P1_POST_DIV_SHIFT);
8432
8433 switch (dpll & DPLL_MODE_MASK) {
8434 case DPLLB_MODE_DAC_SERIAL:
8435 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8436 5 : 10;
8437 break;
8438 case DPLLB_MODE_LVDS:
8439 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8440 7 : 14;
8441 break;
8442 default:
28c97730 8443 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 8444 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 8445 return;
79e53945
JB
8446 }
8447
ac58c3f0 8448 if (IS_PINEVIEW(dev))
da4a1efa 8449 pineview_clock(refclk, &clock);
ac58c3f0 8450 else
da4a1efa 8451 i9xx_clock(refclk, &clock);
79e53945 8452 } else {
0fb58223 8453 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 8454 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
8455
8456 if (is_lvds) {
8457 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8458 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
8459
8460 if (lvds & LVDS_CLKB_POWER_UP)
8461 clock.p2 = 7;
8462 else
8463 clock.p2 = 14;
79e53945
JB
8464 } else {
8465 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8466 clock.p1 = 2;
8467 else {
8468 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8469 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8470 }
8471 if (dpll & PLL_P2_DIVIDE_BY_4)
8472 clock.p2 = 4;
8473 else
8474 clock.p2 = 2;
79e53945 8475 }
da4a1efa
VS
8476
8477 i9xx_clock(refclk, &clock);
79e53945
JB
8478 }
8479
18442d08
VS
8480 /*
8481 * This value includes pixel_multiplier. We will use
241bfc38 8482 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8483 * encoder's get_config() function.
8484 */
8485 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8486}
8487
6878da05
VS
8488int intel_dotclock_calculate(int link_freq,
8489 const struct intel_link_m_n *m_n)
f1f644dc 8490{
f1f644dc
JB
8491 /*
8492 * The calculation for the data clock is:
1041a02f 8493 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8494 * But we want to avoid losing precison if possible, so:
1041a02f 8495 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8496 *
8497 * and the link clock is simpler:
1041a02f 8498 * link_clock = (m * link_clock) / n
f1f644dc
JB
8499 */
8500
6878da05
VS
8501 if (!m_n->link_n)
8502 return 0;
f1f644dc 8503
6878da05
VS
8504 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8505}
f1f644dc 8506
18442d08
VS
8507static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8508 struct intel_crtc_config *pipe_config)
6878da05
VS
8509{
8510 struct drm_device *dev = crtc->base.dev;
79e53945 8511
18442d08
VS
8512 /* read out port_clock from the DPLL */
8513 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8514
f1f644dc 8515 /*
18442d08 8516 * This value does not include pixel_multiplier.
241bfc38 8517 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8518 * agree once we know their relationship in the encoder's
8519 * get_config() function.
79e53945 8520 */
241bfc38 8521 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8522 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8523 &pipe_config->fdi_m_n);
79e53945
JB
8524}
8525
8526/** Returns the currently programmed mode of the given pipe. */
8527struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8528 struct drm_crtc *crtc)
8529{
548f245b 8530 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8532 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8533 struct drm_display_mode *mode;
f1f644dc 8534 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8535 int htot = I915_READ(HTOTAL(cpu_transcoder));
8536 int hsync = I915_READ(HSYNC(cpu_transcoder));
8537 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8538 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8539 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8540
8541 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8542 if (!mode)
8543 return NULL;
8544
f1f644dc
JB
8545 /*
8546 * Construct a pipe_config sufficient for getting the clock info
8547 * back out of crtc_clock_get.
8548 *
8549 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8550 * to use a real value here instead.
8551 */
293623f7 8552 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8553 pipe_config.pixel_multiplier = 1;
293623f7
VS
8554 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8555 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8556 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8557 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8558
773ae034 8559 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8560 mode->hdisplay = (htot & 0xffff) + 1;
8561 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8562 mode->hsync_start = (hsync & 0xffff) + 1;
8563 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8564 mode->vdisplay = (vtot & 0xffff) + 1;
8565 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8566 mode->vsync_start = (vsync & 0xffff) + 1;
8567 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8568
8569 drm_mode_set_name(mode);
79e53945
JB
8570
8571 return mode;
8572}
8573
3dec0095 8574static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8575{
8576 struct drm_device *dev = crtc->dev;
fbee40df 8577 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a
JB
8578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8579 int pipe = intel_crtc->pipe;
dbdc6479
JB
8580 int dpll_reg = DPLL(pipe);
8581 int dpll;
652c393a 8582
bad720ff 8583 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8584 return;
8585
8586 if (!dev_priv->lvds_downclock_avail)
8587 return;
8588
dbdc6479 8589 dpll = I915_READ(dpll_reg);
652c393a 8590 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8591 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8592
8ac5a6d5 8593 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8594
8595 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8596 I915_WRITE(dpll_reg, dpll);
9d0498a2 8597 intel_wait_for_vblank(dev, pipe);
dbdc6479 8598
652c393a
JB
8599 dpll = I915_READ(dpll_reg);
8600 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8601 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8602 }
652c393a
JB
8603}
8604
8605static void intel_decrease_pllclock(struct drm_crtc *crtc)
8606{
8607 struct drm_device *dev = crtc->dev;
fbee40df 8608 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8610
bad720ff 8611 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8612 return;
8613
8614 if (!dev_priv->lvds_downclock_avail)
8615 return;
8616
8617 /*
8618 * Since this is called by a timer, we should never get here in
8619 * the manual case.
8620 */
8621 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8622 int pipe = intel_crtc->pipe;
8623 int dpll_reg = DPLL(pipe);
8624 int dpll;
f6e5b160 8625
44d98a61 8626 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8627
8ac5a6d5 8628 assert_panel_unlocked(dev_priv, pipe);
652c393a 8629
dc257cf1 8630 dpll = I915_READ(dpll_reg);
652c393a
JB
8631 dpll |= DISPLAY_RATE_SELECT_FPA1;
8632 I915_WRITE(dpll_reg, dpll);
9d0498a2 8633 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8634 dpll = I915_READ(dpll_reg);
8635 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8636 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8637 }
8638
8639}
8640
f047e395
CW
8641void intel_mark_busy(struct drm_device *dev)
8642{
c67a470b
PZ
8643 struct drm_i915_private *dev_priv = dev->dev_private;
8644
f62a0076
CW
8645 if (dev_priv->mm.busy)
8646 return;
8647
43694d69 8648 intel_runtime_pm_get(dev_priv);
c67a470b 8649 i915_update_gfx_val(dev_priv);
f62a0076 8650 dev_priv->mm.busy = true;
f047e395
CW
8651}
8652
8653void intel_mark_idle(struct drm_device *dev)
652c393a 8654{
c67a470b 8655 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8656 struct drm_crtc *crtc;
652c393a 8657
f62a0076
CW
8658 if (!dev_priv->mm.busy)
8659 return;
8660
8661 dev_priv->mm.busy = false;
8662
d330a953 8663 if (!i915.powersave)
bb4cdd53 8664 goto out;
652c393a 8665
652c393a 8666 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8667 if (!crtc->primary->fb)
652c393a
JB
8668 continue;
8669
725a5b54 8670 intel_decrease_pllclock(crtc);
652c393a 8671 }
b29c19b6 8672
3d13ef2e 8673 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8674 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8675
8676out:
43694d69 8677 intel_runtime_pm_put(dev_priv);
652c393a
JB
8678}
8679
c65355bb
CW
8680void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8681 struct intel_ring_buffer *ring)
652c393a 8682{
f047e395
CW
8683 struct drm_device *dev = obj->base.dev;
8684 struct drm_crtc *crtc;
652c393a 8685
d330a953 8686 if (!i915.powersave)
acb87dfb
CW
8687 return;
8688
652c393a 8689 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
f4510a27 8690 if (!crtc->primary->fb)
652c393a
JB
8691 continue;
8692
f4510a27 8693 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
c65355bb
CW
8694 continue;
8695
8696 intel_increase_pllclock(crtc);
8697 if (ring && intel_fbc_enabled(dev))
8698 ring->fbc_dirty = true;
652c393a
JB
8699 }
8700}
8701
79e53945
JB
8702static void intel_crtc_destroy(struct drm_crtc *crtc)
8703{
8704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8705 struct drm_device *dev = crtc->dev;
8706 struct intel_unpin_work *work;
8707 unsigned long flags;
8708
8709 spin_lock_irqsave(&dev->event_lock, flags);
8710 work = intel_crtc->unpin_work;
8711 intel_crtc->unpin_work = NULL;
8712 spin_unlock_irqrestore(&dev->event_lock, flags);
8713
8714 if (work) {
8715 cancel_work_sync(&work->work);
8716 kfree(work);
8717 }
79e53945 8718
40ccc72b
MK
8719 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8720
79e53945 8721 drm_crtc_cleanup(crtc);
67e77c5a 8722
79e53945
JB
8723 kfree(intel_crtc);
8724}
8725
6b95a207
KH
8726static void intel_unpin_work_fn(struct work_struct *__work)
8727{
8728 struct intel_unpin_work *work =
8729 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8730 struct drm_device *dev = work->crtc->dev;
6b95a207 8731
b4a98e57 8732 mutex_lock(&dev->struct_mutex);
1690e1eb 8733 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8734 drm_gem_object_unreference(&work->pending_flip_obj->base);
8735 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8736
b4a98e57
CW
8737 intel_update_fbc(dev);
8738 mutex_unlock(&dev->struct_mutex);
8739
8740 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8741 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8742
6b95a207
KH
8743 kfree(work);
8744}
8745
1afe3e9d 8746static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8747 struct drm_crtc *crtc)
6b95a207 8748{
fbee40df 8749 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8751 struct intel_unpin_work *work;
6b95a207
KH
8752 unsigned long flags;
8753
8754 /* Ignore early vblank irqs */
8755 if (intel_crtc == NULL)
8756 return;
8757
8758 spin_lock_irqsave(&dev->event_lock, flags);
8759 work = intel_crtc->unpin_work;
e7d841ca
CW
8760
8761 /* Ensure we don't miss a work->pending update ... */
8762 smp_rmb();
8763
8764 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8765 spin_unlock_irqrestore(&dev->event_lock, flags);
8766 return;
8767 }
8768
e7d841ca
CW
8769 /* and that the unpin work is consistent wrt ->pending. */
8770 smp_rmb();
8771
6b95a207 8772 intel_crtc->unpin_work = NULL;
6b95a207 8773
45a066eb
RC
8774 if (work->event)
8775 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8776
0af7e4df
MK
8777 drm_vblank_put(dev, intel_crtc->pipe);
8778
6b95a207
KH
8779 spin_unlock_irqrestore(&dev->event_lock, flags);
8780
2c10d571 8781 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8782
8783 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8784
8785 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8786}
8787
1afe3e9d
JB
8788void intel_finish_page_flip(struct drm_device *dev, int pipe)
8789{
fbee40df 8790 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8792
49b14a5c 8793 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8794}
8795
8796void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8797{
fbee40df 8798 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
8799 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8800
49b14a5c 8801 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8802}
8803
6b95a207
KH
8804void intel_prepare_page_flip(struct drm_device *dev, int plane)
8805{
fbee40df 8806 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
8807 struct intel_crtc *intel_crtc =
8808 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8809 unsigned long flags;
8810
e7d841ca
CW
8811 /* NB: An MMIO update of the plane base pointer will also
8812 * generate a page-flip completion irq, i.e. every modeset
8813 * is also accompanied by a spurious intel_prepare_page_flip().
8814 */
6b95a207 8815 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8816 if (intel_crtc->unpin_work)
8817 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8818 spin_unlock_irqrestore(&dev->event_lock, flags);
8819}
8820
e7d841ca
CW
8821inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8822{
8823 /* Ensure that the work item is consistent when activating it ... */
8824 smp_wmb();
8825 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8826 /* and that it is marked active as soon as the irq could fire. */
8827 smp_wmb();
8828}
8829
8c9f3aaf
JB
8830static int intel_gen2_queue_flip(struct drm_device *dev,
8831 struct drm_crtc *crtc,
8832 struct drm_framebuffer *fb,
ed8d1975
KP
8833 struct drm_i915_gem_object *obj,
8834 uint32_t flags)
8c9f3aaf
JB
8835{
8836 struct drm_i915_private *dev_priv = dev->dev_private;
8837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8838 u32 flip_mask;
6d90c952 8839 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8840 int ret;
8841
6d90c952 8842 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8843 if (ret)
83d4092b 8844 goto err;
8c9f3aaf 8845
6d90c952 8846 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8847 if (ret)
83d4092b 8848 goto err_unpin;
8c9f3aaf
JB
8849
8850 /* Can't queue multiple flips, so wait for the previous
8851 * one to finish before executing the next.
8852 */
8853 if (intel_crtc->plane)
8854 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8855 else
8856 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8857 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8858 intel_ring_emit(ring, MI_NOOP);
8859 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8860 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8861 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8862 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8863 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8864
8865 intel_mark_page_flip_active(intel_crtc);
09246732 8866 __intel_ring_advance(ring);
83d4092b
CW
8867 return 0;
8868
8869err_unpin:
8870 intel_unpin_fb_obj(obj);
8871err:
8c9f3aaf
JB
8872 return ret;
8873}
8874
8875static int intel_gen3_queue_flip(struct drm_device *dev,
8876 struct drm_crtc *crtc,
8877 struct drm_framebuffer *fb,
ed8d1975
KP
8878 struct drm_i915_gem_object *obj,
8879 uint32_t flags)
8c9f3aaf
JB
8880{
8881 struct drm_i915_private *dev_priv = dev->dev_private;
8882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8883 u32 flip_mask;
6d90c952 8884 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8885 int ret;
8886
6d90c952 8887 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8888 if (ret)
83d4092b 8889 goto err;
8c9f3aaf 8890
6d90c952 8891 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8892 if (ret)
83d4092b 8893 goto err_unpin;
8c9f3aaf
JB
8894
8895 if (intel_crtc->plane)
8896 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8897 else
8898 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8899 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8900 intel_ring_emit(ring, MI_NOOP);
8901 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8902 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8903 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8904 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8905 intel_ring_emit(ring, MI_NOOP);
8906
e7d841ca 8907 intel_mark_page_flip_active(intel_crtc);
09246732 8908 __intel_ring_advance(ring);
83d4092b
CW
8909 return 0;
8910
8911err_unpin:
8912 intel_unpin_fb_obj(obj);
8913err:
8c9f3aaf
JB
8914 return ret;
8915}
8916
8917static int intel_gen4_queue_flip(struct drm_device *dev,
8918 struct drm_crtc *crtc,
8919 struct drm_framebuffer *fb,
ed8d1975
KP
8920 struct drm_i915_gem_object *obj,
8921 uint32_t flags)
8c9f3aaf
JB
8922{
8923 struct drm_i915_private *dev_priv = dev->dev_private;
8924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8925 uint32_t pf, pipesrc;
6d90c952 8926 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8927 int ret;
8928
6d90c952 8929 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8930 if (ret)
83d4092b 8931 goto err;
8c9f3aaf 8932
6d90c952 8933 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8934 if (ret)
83d4092b 8935 goto err_unpin;
8c9f3aaf
JB
8936
8937 /* i965+ uses the linear or tiled offsets from the
8938 * Display Registers (which do not change across a page-flip)
8939 * so we need only reprogram the base address.
8940 */
6d90c952
DV
8941 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8942 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8943 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8944 intel_ring_emit(ring,
f343c5f6 8945 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8946 obj->tiling_mode);
8c9f3aaf
JB
8947
8948 /* XXX Enabling the panel-fitter across page-flip is so far
8949 * untested on non-native modes, so ignore it for now.
8950 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8951 */
8952 pf = 0;
8953 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8954 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8955
8956 intel_mark_page_flip_active(intel_crtc);
09246732 8957 __intel_ring_advance(ring);
83d4092b
CW
8958 return 0;
8959
8960err_unpin:
8961 intel_unpin_fb_obj(obj);
8962err:
8c9f3aaf
JB
8963 return ret;
8964}
8965
8966static int intel_gen6_queue_flip(struct drm_device *dev,
8967 struct drm_crtc *crtc,
8968 struct drm_framebuffer *fb,
ed8d1975
KP
8969 struct drm_i915_gem_object *obj,
8970 uint32_t flags)
8c9f3aaf
JB
8971{
8972 struct drm_i915_private *dev_priv = dev->dev_private;
8973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8974 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8975 uint32_t pf, pipesrc;
8976 int ret;
8977
6d90c952 8978 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8979 if (ret)
83d4092b 8980 goto err;
8c9f3aaf 8981
6d90c952 8982 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8983 if (ret)
83d4092b 8984 goto err_unpin;
8c9f3aaf 8985
6d90c952
DV
8986 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8987 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8988 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8989 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8990
dc257cf1
DV
8991 /* Contrary to the suggestions in the documentation,
8992 * "Enable Panel Fitter" does not seem to be required when page
8993 * flipping with a non-native mode, and worse causes a normal
8994 * modeset to fail.
8995 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8996 */
8997 pf = 0;
8c9f3aaf 8998 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8999 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
9000
9001 intel_mark_page_flip_active(intel_crtc);
09246732 9002 __intel_ring_advance(ring);
83d4092b
CW
9003 return 0;
9004
9005err_unpin:
9006 intel_unpin_fb_obj(obj);
9007err:
8c9f3aaf
JB
9008 return ret;
9009}
9010
7c9017e5
JB
9011static int intel_gen7_queue_flip(struct drm_device *dev,
9012 struct drm_crtc *crtc,
9013 struct drm_framebuffer *fb,
ed8d1975
KP
9014 struct drm_i915_gem_object *obj,
9015 uint32_t flags)
7c9017e5
JB
9016{
9017 struct drm_i915_private *dev_priv = dev->dev_private;
9018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 9019 struct intel_ring_buffer *ring;
cb05d8de 9020 uint32_t plane_bit = 0;
ffe74d75
CW
9021 int len, ret;
9022
9023 ring = obj->ring;
1c5fd085 9024 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 9025 ring = &dev_priv->ring[BCS];
7c9017e5
JB
9026
9027 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9028 if (ret)
83d4092b 9029 goto err;
7c9017e5 9030
cb05d8de
DV
9031 switch(intel_crtc->plane) {
9032 case PLANE_A:
9033 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9034 break;
9035 case PLANE_B:
9036 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9037 break;
9038 case PLANE_C:
9039 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9040 break;
9041 default:
9042 WARN_ONCE(1, "unknown plane in flip command\n");
9043 ret = -ENODEV;
ab3951eb 9044 goto err_unpin;
cb05d8de
DV
9045 }
9046
ffe74d75 9047 len = 4;
f476828a 9048 if (ring->id == RCS) {
ffe74d75 9049 len += 6;
f476828a
DL
9050 /*
9051 * On Gen 8, SRM is now taking an extra dword to accommodate
9052 * 48bits addresses, and we need a NOOP for the batch size to
9053 * stay even.
9054 */
9055 if (IS_GEN8(dev))
9056 len += 2;
9057 }
ffe74d75 9058
f66fab8e
VS
9059 /*
9060 * BSpec MI_DISPLAY_FLIP for IVB:
9061 * "The full packet must be contained within the same cache line."
9062 *
9063 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9064 * cacheline, if we ever start emitting more commands before
9065 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9066 * then do the cacheline alignment, and finally emit the
9067 * MI_DISPLAY_FLIP.
9068 */
9069 ret = intel_ring_cacheline_align(ring);
9070 if (ret)
9071 goto err_unpin;
9072
ffe74d75 9073 ret = intel_ring_begin(ring, len);
7c9017e5 9074 if (ret)
83d4092b 9075 goto err_unpin;
7c9017e5 9076
ffe74d75
CW
9077 /* Unmask the flip-done completion message. Note that the bspec says that
9078 * we should do this for both the BCS and RCS, and that we must not unmask
9079 * more than one flip event at any time (or ensure that one flip message
9080 * can be sent by waiting for flip-done prior to queueing new flips).
9081 * Experimentation says that BCS works despite DERRMR masking all
9082 * flip-done completion events and that unmasking all planes at once
9083 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9084 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9085 */
9086 if (ring->id == RCS) {
9087 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9088 intel_ring_emit(ring, DERRMR);
9089 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9090 DERRMR_PIPEB_PRI_FLIP_DONE |
9091 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
9092 if (IS_GEN8(dev))
9093 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9094 MI_SRM_LRM_GLOBAL_GTT);
9095 else
9096 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9097 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
9098 intel_ring_emit(ring, DERRMR);
9099 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
9100 if (IS_GEN8(dev)) {
9101 intel_ring_emit(ring, 0);
9102 intel_ring_emit(ring, MI_NOOP);
9103 }
ffe74d75
CW
9104 }
9105
cb05d8de 9106 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 9107 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 9108 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 9109 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
9110
9111 intel_mark_page_flip_active(intel_crtc);
09246732 9112 __intel_ring_advance(ring);
83d4092b
CW
9113 return 0;
9114
9115err_unpin:
9116 intel_unpin_fb_obj(obj);
9117err:
7c9017e5
JB
9118 return ret;
9119}
9120
8c9f3aaf
JB
9121static int intel_default_queue_flip(struct drm_device *dev,
9122 struct drm_crtc *crtc,
9123 struct drm_framebuffer *fb,
ed8d1975
KP
9124 struct drm_i915_gem_object *obj,
9125 uint32_t flags)
8c9f3aaf
JB
9126{
9127 return -ENODEV;
9128}
9129
6b95a207
KH
9130static int intel_crtc_page_flip(struct drm_crtc *crtc,
9131 struct drm_framebuffer *fb,
ed8d1975
KP
9132 struct drm_pending_vblank_event *event,
9133 uint32_t page_flip_flags)
6b95a207
KH
9134{
9135 struct drm_device *dev = crtc->dev;
9136 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 9137 struct drm_framebuffer *old_fb = crtc->primary->fb;
4a35f83b 9138 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
9139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9140 struct intel_unpin_work *work;
8c9f3aaf 9141 unsigned long flags;
52e68630 9142 int ret;
6b95a207 9143
e6a595d2 9144 /* Can't change pixel format via MI display flips. */
f4510a27 9145 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
9146 return -EINVAL;
9147
9148 /*
9149 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9150 * Note that pitch changes could also affect these register.
9151 */
9152 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
9153 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9154 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
9155 return -EINVAL;
9156
f900db47
CW
9157 if (i915_terminally_wedged(&dev_priv->gpu_error))
9158 goto out_hang;
9159
b14c5679 9160 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
9161 if (work == NULL)
9162 return -ENOMEM;
9163
6b95a207 9164 work->event = event;
b4a98e57 9165 work->crtc = crtc;
4a35f83b 9166 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
9167 INIT_WORK(&work->work, intel_unpin_work_fn);
9168
7317c75e
JB
9169 ret = drm_vblank_get(dev, intel_crtc->pipe);
9170 if (ret)
9171 goto free_work;
9172
6b95a207
KH
9173 /* We borrow the event spin lock for protecting unpin_work */
9174 spin_lock_irqsave(&dev->event_lock, flags);
9175 if (intel_crtc->unpin_work) {
9176 spin_unlock_irqrestore(&dev->event_lock, flags);
9177 kfree(work);
7317c75e 9178 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
9179
9180 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
9181 return -EBUSY;
9182 }
9183 intel_crtc->unpin_work = work;
9184 spin_unlock_irqrestore(&dev->event_lock, flags);
9185
b4a98e57
CW
9186 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9187 flush_workqueue(dev_priv->wq);
9188
79158103
CW
9189 ret = i915_mutex_lock_interruptible(dev);
9190 if (ret)
9191 goto cleanup;
6b95a207 9192
75dfca80 9193 /* Reference the objects for the scheduled work. */
05394f39
CW
9194 drm_gem_object_reference(&work->old_fb_obj->base);
9195 drm_gem_object_reference(&obj->base);
6b95a207 9196
f4510a27 9197 crtc->primary->fb = fb;
96b099fd 9198
e1f99ce6 9199 work->pending_flip_obj = obj;
e1f99ce6 9200
4e5359cd
SF
9201 work->enable_stall_check = true;
9202
b4a98e57 9203 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 9204 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 9205
ed8d1975 9206 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
9207 if (ret)
9208 goto cleanup_pending;
6b95a207 9209
7782de3b 9210 intel_disable_fbc(dev);
c65355bb 9211 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
9212 mutex_unlock(&dev->struct_mutex);
9213
e5510fac
JB
9214 trace_i915_flip_request(intel_crtc->plane, obj);
9215
6b95a207 9216 return 0;
96b099fd 9217
8c9f3aaf 9218cleanup_pending:
b4a98e57 9219 atomic_dec(&intel_crtc->unpin_work_count);
f4510a27 9220 crtc->primary->fb = old_fb;
05394f39
CW
9221 drm_gem_object_unreference(&work->old_fb_obj->base);
9222 drm_gem_object_unreference(&obj->base);
96b099fd
CW
9223 mutex_unlock(&dev->struct_mutex);
9224
79158103 9225cleanup:
96b099fd
CW
9226 spin_lock_irqsave(&dev->event_lock, flags);
9227 intel_crtc->unpin_work = NULL;
9228 spin_unlock_irqrestore(&dev->event_lock, flags);
9229
7317c75e
JB
9230 drm_vblank_put(dev, intel_crtc->pipe);
9231free_work:
96b099fd
CW
9232 kfree(work);
9233
f900db47
CW
9234 if (ret == -EIO) {
9235out_hang:
9236 intel_crtc_wait_for_pending_flips(crtc);
9237 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9238 if (ret == 0 && event)
9239 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9240 }
96b099fd 9241 return ret;
6b95a207
KH
9242}
9243
f6e5b160 9244static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
9245 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9246 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
9247};
9248
9a935856
DV
9249/**
9250 * intel_modeset_update_staged_output_state
9251 *
9252 * Updates the staged output configuration state, e.g. after we've read out the
9253 * current hw state.
9254 */
9255static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 9256{
7668851f 9257 struct intel_crtc *crtc;
9a935856
DV
9258 struct intel_encoder *encoder;
9259 struct intel_connector *connector;
f6e5b160 9260
9a935856
DV
9261 list_for_each_entry(connector, &dev->mode_config.connector_list,
9262 base.head) {
9263 connector->new_encoder =
9264 to_intel_encoder(connector->base.encoder);
9265 }
f6e5b160 9266
9a935856
DV
9267 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9268 base.head) {
9269 encoder->new_crtc =
9270 to_intel_crtc(encoder->base.crtc);
9271 }
7668851f
VS
9272
9273 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9274 base.head) {
9275 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
9276
9277 if (crtc->new_enabled)
9278 crtc->new_config = &crtc->config;
9279 else
9280 crtc->new_config = NULL;
7668851f 9281 }
f6e5b160
CW
9282}
9283
9a935856
DV
9284/**
9285 * intel_modeset_commit_output_state
9286 *
9287 * This function copies the stage display pipe configuration to the real one.
9288 */
9289static void intel_modeset_commit_output_state(struct drm_device *dev)
9290{
7668851f 9291 struct intel_crtc *crtc;
9a935856
DV
9292 struct intel_encoder *encoder;
9293 struct intel_connector *connector;
f6e5b160 9294
9a935856
DV
9295 list_for_each_entry(connector, &dev->mode_config.connector_list,
9296 base.head) {
9297 connector->base.encoder = &connector->new_encoder->base;
9298 }
f6e5b160 9299
9a935856
DV
9300 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9301 base.head) {
9302 encoder->base.crtc = &encoder->new_crtc->base;
9303 }
7668851f
VS
9304
9305 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9306 base.head) {
9307 crtc->base.enabled = crtc->new_enabled;
9308 }
9a935856
DV
9309}
9310
050f7aeb
DV
9311static void
9312connected_sink_compute_bpp(struct intel_connector * connector,
9313 struct intel_crtc_config *pipe_config)
9314{
9315 int bpp = pipe_config->pipe_bpp;
9316
9317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9318 connector->base.base.id,
9319 drm_get_connector_name(&connector->base));
9320
9321 /* Don't use an invalid EDID bpc value */
9322 if (connector->base.display_info.bpc &&
9323 connector->base.display_info.bpc * 3 < bpp) {
9324 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9325 bpp, connector->base.display_info.bpc*3);
9326 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9327 }
9328
9329 /* Clamp bpp to 8 on screens without EDID 1.4 */
9330 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9331 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9332 bpp);
9333 pipe_config->pipe_bpp = 24;
9334 }
9335}
9336
4e53c2e0 9337static int
050f7aeb
DV
9338compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9339 struct drm_framebuffer *fb,
9340 struct intel_crtc_config *pipe_config)
4e53c2e0 9341{
050f7aeb
DV
9342 struct drm_device *dev = crtc->base.dev;
9343 struct intel_connector *connector;
4e53c2e0
DV
9344 int bpp;
9345
d42264b1
DV
9346 switch (fb->pixel_format) {
9347 case DRM_FORMAT_C8:
4e53c2e0
DV
9348 bpp = 8*3; /* since we go through a colormap */
9349 break;
d42264b1
DV
9350 case DRM_FORMAT_XRGB1555:
9351 case DRM_FORMAT_ARGB1555:
9352 /* checked in intel_framebuffer_init already */
9353 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9354 return -EINVAL;
9355 case DRM_FORMAT_RGB565:
4e53c2e0
DV
9356 bpp = 6*3; /* min is 18bpp */
9357 break;
d42264b1
DV
9358 case DRM_FORMAT_XBGR8888:
9359 case DRM_FORMAT_ABGR8888:
9360 /* checked in intel_framebuffer_init already */
9361 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9362 return -EINVAL;
9363 case DRM_FORMAT_XRGB8888:
9364 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
9365 bpp = 8*3;
9366 break;
d42264b1
DV
9367 case DRM_FORMAT_XRGB2101010:
9368 case DRM_FORMAT_ARGB2101010:
9369 case DRM_FORMAT_XBGR2101010:
9370 case DRM_FORMAT_ABGR2101010:
9371 /* checked in intel_framebuffer_init already */
9372 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 9373 return -EINVAL;
4e53c2e0
DV
9374 bpp = 10*3;
9375 break;
baba133a 9376 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
9377 default:
9378 DRM_DEBUG_KMS("unsupported depth\n");
9379 return -EINVAL;
9380 }
9381
4e53c2e0
DV
9382 pipe_config->pipe_bpp = bpp;
9383
9384 /* Clamp display bpp to EDID value */
9385 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 9386 base.head) {
1b829e05
DV
9387 if (!connector->new_encoder ||
9388 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
9389 continue;
9390
050f7aeb 9391 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
9392 }
9393
9394 return bpp;
9395}
9396
644db711
DV
9397static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9398{
9399 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9400 "type: 0x%x flags: 0x%x\n",
1342830c 9401 mode->crtc_clock,
644db711
DV
9402 mode->crtc_hdisplay, mode->crtc_hsync_start,
9403 mode->crtc_hsync_end, mode->crtc_htotal,
9404 mode->crtc_vdisplay, mode->crtc_vsync_start,
9405 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9406}
9407
c0b03411
DV
9408static void intel_dump_pipe_config(struct intel_crtc *crtc,
9409 struct intel_crtc_config *pipe_config,
9410 const char *context)
9411{
9412 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9413 context, pipe_name(crtc->pipe));
9414
9415 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9416 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9417 pipe_config->pipe_bpp, pipe_config->dither);
9418 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9419 pipe_config->has_pch_encoder,
9420 pipe_config->fdi_lanes,
9421 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9422 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9423 pipe_config->fdi_m_n.tu);
eb14cb74
VS
9424 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9425 pipe_config->has_dp_encoder,
9426 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9427 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9428 pipe_config->dp_m_n.tu);
c0b03411
DV
9429 DRM_DEBUG_KMS("requested mode:\n");
9430 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9431 DRM_DEBUG_KMS("adjusted mode:\n");
9432 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 9433 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 9434 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
9435 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9436 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
9437 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9438 pipe_config->gmch_pfit.control,
9439 pipe_config->gmch_pfit.pgm_ratios,
9440 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 9441 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 9442 pipe_config->pch_pfit.pos,
fd4daa9c
CW
9443 pipe_config->pch_pfit.size,
9444 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 9445 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 9446 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
9447}
9448
bc079e8b
VS
9449static bool encoders_cloneable(const struct intel_encoder *a,
9450 const struct intel_encoder *b)
accfc0c5 9451{
bc079e8b
VS
9452 /* masks could be asymmetric, so check both ways */
9453 return a == b || (a->cloneable & (1 << b->type) &&
9454 b->cloneable & (1 << a->type));
9455}
9456
9457static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9458 struct intel_encoder *encoder)
9459{
9460 struct drm_device *dev = crtc->base.dev;
9461 struct intel_encoder *source_encoder;
9462
9463 list_for_each_entry(source_encoder,
9464 &dev->mode_config.encoder_list, base.head) {
9465 if (source_encoder->new_crtc != crtc)
9466 continue;
9467
9468 if (!encoders_cloneable(encoder, source_encoder))
9469 return false;
9470 }
9471
9472 return true;
9473}
9474
9475static bool check_encoder_cloning(struct intel_crtc *crtc)
9476{
9477 struct drm_device *dev = crtc->base.dev;
accfc0c5
DV
9478 struct intel_encoder *encoder;
9479
bc079e8b
VS
9480 list_for_each_entry(encoder,
9481 &dev->mode_config.encoder_list, base.head) {
9482 if (encoder->new_crtc != crtc)
accfc0c5
DV
9483 continue;
9484
bc079e8b
VS
9485 if (!check_single_encoder_cloning(crtc, encoder))
9486 return false;
accfc0c5
DV
9487 }
9488
bc079e8b 9489 return true;
accfc0c5
DV
9490}
9491
b8cecdf5
DV
9492static struct intel_crtc_config *
9493intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 9494 struct drm_framebuffer *fb,
b8cecdf5 9495 struct drm_display_mode *mode)
ee7b9f93 9496{
7758a113 9497 struct drm_device *dev = crtc->dev;
7758a113 9498 struct intel_encoder *encoder;
b8cecdf5 9499 struct intel_crtc_config *pipe_config;
e29c22c0
DV
9500 int plane_bpp, ret = -EINVAL;
9501 bool retry = true;
ee7b9f93 9502
bc079e8b 9503 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
accfc0c5
DV
9504 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9505 return ERR_PTR(-EINVAL);
9506 }
9507
b8cecdf5
DV
9508 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9509 if (!pipe_config)
7758a113
DV
9510 return ERR_PTR(-ENOMEM);
9511
b8cecdf5
DV
9512 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9513 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 9514
e143a21c
DV
9515 pipe_config->cpu_transcoder =
9516 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 9517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 9518
2960bc9c
ID
9519 /*
9520 * Sanitize sync polarity flags based on requested ones. If neither
9521 * positive or negative polarity is requested, treat this as meaning
9522 * negative polarity.
9523 */
9524 if (!(pipe_config->adjusted_mode.flags &
9525 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9526 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9527
9528 if (!(pipe_config->adjusted_mode.flags &
9529 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9530 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9531
050f7aeb
DV
9532 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9533 * plane pixel format and any sink constraints into account. Returns the
9534 * source plane bpp so that dithering can be selected on mismatches
9535 * after encoders and crtc also have had their say. */
9536 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9537 fb, pipe_config);
4e53c2e0
DV
9538 if (plane_bpp < 0)
9539 goto fail;
9540
e41a56be
VS
9541 /*
9542 * Determine the real pipe dimensions. Note that stereo modes can
9543 * increase the actual pipe size due to the frame doubling and
9544 * insertion of additional space for blanks between the frame. This
9545 * is stored in the crtc timings. We use the requested mode to do this
9546 * computation to clearly distinguish it from the adjusted mode, which
9547 * can be changed by the connectors in the below retry loop.
9548 */
9549 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9550 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9551 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9552
e29c22c0 9553encoder_retry:
ef1b460d 9554 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9555 pipe_config->port_clock = 0;
ef1b460d 9556 pipe_config->pixel_multiplier = 1;
ff9a6750 9557
135c81b8 9558 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9559 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9560
7758a113
DV
9561 /* Pass our mode to the connectors and the CRTC to give them a chance to
9562 * adjust it according to limitations or connector properties, and also
9563 * a chance to reject the mode entirely.
47f1c6c9 9564 */
7758a113
DV
9565 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9566 base.head) {
47f1c6c9 9567
7758a113
DV
9568 if (&encoder->new_crtc->base != crtc)
9569 continue;
7ae89233 9570
efea6e8e
DV
9571 if (!(encoder->compute_config(encoder, pipe_config))) {
9572 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9573 goto fail;
9574 }
ee7b9f93 9575 }
47f1c6c9 9576
ff9a6750
DV
9577 /* Set default port clock if not overwritten by the encoder. Needs to be
9578 * done afterwards in case the encoder adjusts the mode. */
9579 if (!pipe_config->port_clock)
241bfc38
DL
9580 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9581 * pipe_config->pixel_multiplier;
ff9a6750 9582
a43f6e0f 9583 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9584 if (ret < 0) {
7758a113
DV
9585 DRM_DEBUG_KMS("CRTC fixup failed\n");
9586 goto fail;
ee7b9f93 9587 }
e29c22c0
DV
9588
9589 if (ret == RETRY) {
9590 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9591 ret = -EINVAL;
9592 goto fail;
9593 }
9594
9595 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9596 retry = false;
9597 goto encoder_retry;
9598 }
9599
4e53c2e0
DV
9600 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9601 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9602 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9603
b8cecdf5 9604 return pipe_config;
7758a113 9605fail:
b8cecdf5 9606 kfree(pipe_config);
e29c22c0 9607 return ERR_PTR(ret);
ee7b9f93 9608}
47f1c6c9 9609
e2e1ed41
DV
9610/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9611 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9612static void
9613intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9614 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9615{
9616 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9617 struct drm_device *dev = crtc->dev;
9618 struct intel_encoder *encoder;
9619 struct intel_connector *connector;
9620 struct drm_crtc *tmp_crtc;
79e53945 9621
e2e1ed41 9622 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9623
e2e1ed41
DV
9624 /* Check which crtcs have changed outputs connected to them, these need
9625 * to be part of the prepare_pipes mask. We don't (yet) support global
9626 * modeset across multiple crtcs, so modeset_pipes will only have one
9627 * bit set at most. */
9628 list_for_each_entry(connector, &dev->mode_config.connector_list,
9629 base.head) {
9630 if (connector->base.encoder == &connector->new_encoder->base)
9631 continue;
79e53945 9632
e2e1ed41
DV
9633 if (connector->base.encoder) {
9634 tmp_crtc = connector->base.encoder->crtc;
9635
9636 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9637 }
9638
9639 if (connector->new_encoder)
9640 *prepare_pipes |=
9641 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9642 }
9643
e2e1ed41
DV
9644 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9645 base.head) {
9646 if (encoder->base.crtc == &encoder->new_crtc->base)
9647 continue;
9648
9649 if (encoder->base.crtc) {
9650 tmp_crtc = encoder->base.crtc;
9651
9652 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9653 }
9654
9655 if (encoder->new_crtc)
9656 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9657 }
9658
7668851f 9659 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9660 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9661 base.head) {
7668851f 9662 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9663 continue;
7e7d76c3 9664
7668851f 9665 if (!intel_crtc->new_enabled)
e2e1ed41 9666 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9667 else
9668 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9669 }
9670
e2e1ed41
DV
9671
9672 /* set_mode is also used to update properties on life display pipes. */
9673 intel_crtc = to_intel_crtc(crtc);
7668851f 9674 if (intel_crtc->new_enabled)
e2e1ed41
DV
9675 *prepare_pipes |= 1 << intel_crtc->pipe;
9676
b6c5164d
DV
9677 /*
9678 * For simplicity do a full modeset on any pipe where the output routing
9679 * changed. We could be more clever, but that would require us to be
9680 * more careful with calling the relevant encoder->mode_set functions.
9681 */
e2e1ed41
DV
9682 if (*prepare_pipes)
9683 *modeset_pipes = *prepare_pipes;
9684
9685 /* ... and mask these out. */
9686 *modeset_pipes &= ~(*disable_pipes);
9687 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9688
9689 /*
9690 * HACK: We don't (yet) fully support global modesets. intel_set_config
9691 * obies this rule, but the modeset restore mode of
9692 * intel_modeset_setup_hw_state does not.
9693 */
9694 *modeset_pipes &= 1 << intel_crtc->pipe;
9695 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9696
9697 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9698 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9699}
79e53945 9700
ea9d758d 9701static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9702{
ea9d758d 9703 struct drm_encoder *encoder;
f6e5b160 9704 struct drm_device *dev = crtc->dev;
f6e5b160 9705
ea9d758d
DV
9706 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9707 if (encoder->crtc == crtc)
9708 return true;
9709
9710 return false;
9711}
9712
9713static void
9714intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9715{
9716 struct intel_encoder *intel_encoder;
9717 struct intel_crtc *intel_crtc;
9718 struct drm_connector *connector;
9719
9720 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9721 base.head) {
9722 if (!intel_encoder->base.crtc)
9723 continue;
9724
9725 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9726
9727 if (prepare_pipes & (1 << intel_crtc->pipe))
9728 intel_encoder->connectors_active = false;
9729 }
9730
9731 intel_modeset_commit_output_state(dev);
9732
7668851f 9733 /* Double check state. */
ea9d758d
DV
9734 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9735 base.head) {
7668851f 9736 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9737 WARN_ON(intel_crtc->new_config &&
9738 intel_crtc->new_config != &intel_crtc->config);
9739 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9740 }
9741
9742 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9743 if (!connector->encoder || !connector->encoder->crtc)
9744 continue;
9745
9746 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9747
9748 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9749 struct drm_property *dpms_property =
9750 dev->mode_config.dpms_property;
9751
ea9d758d 9752 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9753 drm_object_property_set_value(&connector->base,
68d34720
DV
9754 dpms_property,
9755 DRM_MODE_DPMS_ON);
ea9d758d
DV
9756
9757 intel_encoder = to_intel_encoder(connector->encoder);
9758 intel_encoder->connectors_active = true;
9759 }
9760 }
9761
9762}
9763
3bd26263 9764static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9765{
3bd26263 9766 int diff;
f1f644dc
JB
9767
9768 if (clock1 == clock2)
9769 return true;
9770
9771 if (!clock1 || !clock2)
9772 return false;
9773
9774 diff = abs(clock1 - clock2);
9775
9776 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9777 return true;
9778
9779 return false;
9780}
9781
25c5b266
DV
9782#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9783 list_for_each_entry((intel_crtc), \
9784 &(dev)->mode_config.crtc_list, \
9785 base.head) \
0973f18f 9786 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9787
0e8ffe1b 9788static bool
2fa2fe9a
DV
9789intel_pipe_config_compare(struct drm_device *dev,
9790 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9791 struct intel_crtc_config *pipe_config)
9792{
66e985c0
DV
9793#define PIPE_CONF_CHECK_X(name) \
9794 if (current_config->name != pipe_config->name) { \
9795 DRM_ERROR("mismatch in " #name " " \
9796 "(expected 0x%08x, found 0x%08x)\n", \
9797 current_config->name, \
9798 pipe_config->name); \
9799 return false; \
9800 }
9801
08a24034
DV
9802#define PIPE_CONF_CHECK_I(name) \
9803 if (current_config->name != pipe_config->name) { \
9804 DRM_ERROR("mismatch in " #name " " \
9805 "(expected %i, found %i)\n", \
9806 current_config->name, \
9807 pipe_config->name); \
9808 return false; \
88adfff1
DV
9809 }
9810
1bd1bd80
DV
9811#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9812 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9813 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9814 "(expected %i, found %i)\n", \
9815 current_config->name & (mask), \
9816 pipe_config->name & (mask)); \
9817 return false; \
9818 }
9819
5e550656
VS
9820#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9821 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9822 DRM_ERROR("mismatch in " #name " " \
9823 "(expected %i, found %i)\n", \
9824 current_config->name, \
9825 pipe_config->name); \
9826 return false; \
9827 }
9828
bb760063
DV
9829#define PIPE_CONF_QUIRK(quirk) \
9830 ((current_config->quirks | pipe_config->quirks) & (quirk))
9831
eccb140b
DV
9832 PIPE_CONF_CHECK_I(cpu_transcoder);
9833
08a24034
DV
9834 PIPE_CONF_CHECK_I(has_pch_encoder);
9835 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9836 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9837 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9838 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9839 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9840 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9841
eb14cb74
VS
9842 PIPE_CONF_CHECK_I(has_dp_encoder);
9843 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9844 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9845 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9846 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9847 PIPE_CONF_CHECK_I(dp_m_n.tu);
9848
1bd1bd80
DV
9849 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9850 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9851 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9852 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9853 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9854 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9855
9856 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9857 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9858 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9859 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9860 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9861 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9862
c93f54cf 9863 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9864
1bd1bd80
DV
9865 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9866 DRM_MODE_FLAG_INTERLACE);
9867
bb760063
DV
9868 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9869 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9870 DRM_MODE_FLAG_PHSYNC);
9871 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9872 DRM_MODE_FLAG_NHSYNC);
9873 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9874 DRM_MODE_FLAG_PVSYNC);
9875 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9876 DRM_MODE_FLAG_NVSYNC);
9877 }
045ac3b5 9878
37327abd
VS
9879 PIPE_CONF_CHECK_I(pipe_src_w);
9880 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9881
9953599b
DV
9882 /*
9883 * FIXME: BIOS likes to set up a cloned config with lvds+external
9884 * screen. Since we don't yet re-compute the pipe config when moving
9885 * just the lvds port away to another pipe the sw tracking won't match.
9886 *
9887 * Proper atomic modesets with recomputed global state will fix this.
9888 * Until then just don't check gmch state for inherited modes.
9889 */
9890 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9891 PIPE_CONF_CHECK_I(gmch_pfit.control);
9892 /* pfit ratios are autocomputed by the hw on gen4+ */
9893 if (INTEL_INFO(dev)->gen < 4)
9894 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9895 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9896 }
9897
fd4daa9c
CW
9898 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9899 if (current_config->pch_pfit.enabled) {
9900 PIPE_CONF_CHECK_I(pch_pfit.pos);
9901 PIPE_CONF_CHECK_I(pch_pfit.size);
9902 }
2fa2fe9a 9903
e59150dc
JB
9904 /* BDW+ don't expose a synchronous way to read the state */
9905 if (IS_HASWELL(dev))
9906 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9907
282740f7
VS
9908 PIPE_CONF_CHECK_I(double_wide);
9909
c0d43d62 9910 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9911 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9912 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9913 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9914 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9915
42571aef
VS
9916 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9917 PIPE_CONF_CHECK_I(pipe_bpp);
9918
a9a7e98a
JB
9919 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9920 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9921
66e985c0 9922#undef PIPE_CONF_CHECK_X
08a24034 9923#undef PIPE_CONF_CHECK_I
1bd1bd80 9924#undef PIPE_CONF_CHECK_FLAGS
5e550656 9925#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9926#undef PIPE_CONF_QUIRK
88adfff1 9927
0e8ffe1b
DV
9928 return true;
9929}
9930
91d1b4bd
DV
9931static void
9932check_connector_state(struct drm_device *dev)
8af6cf88 9933{
8af6cf88
DV
9934 struct intel_connector *connector;
9935
9936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 /* This also checks the encoder/connector hw state with the
9939 * ->get_hw_state callbacks. */
9940 intel_connector_check_state(connector);
9941
9942 WARN(&connector->new_encoder->base != connector->base.encoder,
9943 "connector's staged encoder doesn't match current encoder\n");
9944 }
91d1b4bd
DV
9945}
9946
9947static void
9948check_encoder_state(struct drm_device *dev)
9949{
9950 struct intel_encoder *encoder;
9951 struct intel_connector *connector;
8af6cf88
DV
9952
9953 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9954 base.head) {
9955 bool enabled = false;
9956 bool active = false;
9957 enum pipe pipe, tracked_pipe;
9958
9959 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9960 encoder->base.base.id,
9961 drm_get_encoder_name(&encoder->base));
9962
9963 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9964 "encoder's stage crtc doesn't match current crtc\n");
9965 WARN(encoder->connectors_active && !encoder->base.crtc,
9966 "encoder's active_connectors set, but no crtc\n");
9967
9968 list_for_each_entry(connector, &dev->mode_config.connector_list,
9969 base.head) {
9970 if (connector->base.encoder != &encoder->base)
9971 continue;
9972 enabled = true;
9973 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9974 active = true;
9975 }
9976 WARN(!!encoder->base.crtc != enabled,
9977 "encoder's enabled state mismatch "
9978 "(expected %i, found %i)\n",
9979 !!encoder->base.crtc, enabled);
9980 WARN(active && !encoder->base.crtc,
9981 "active encoder with no crtc\n");
9982
9983 WARN(encoder->connectors_active != active,
9984 "encoder's computed active state doesn't match tracked active state "
9985 "(expected %i, found %i)\n", active, encoder->connectors_active);
9986
9987 active = encoder->get_hw_state(encoder, &pipe);
9988 WARN(active != encoder->connectors_active,
9989 "encoder's hw state doesn't match sw tracking "
9990 "(expected %i, found %i)\n",
9991 encoder->connectors_active, active);
9992
9993 if (!encoder->base.crtc)
9994 continue;
9995
9996 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9997 WARN(active && pipe != tracked_pipe,
9998 "active encoder's pipe doesn't match"
9999 "(expected %i, found %i)\n",
10000 tracked_pipe, pipe);
10001
10002 }
91d1b4bd
DV
10003}
10004
10005static void
10006check_crtc_state(struct drm_device *dev)
10007{
fbee40df 10008 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10009 struct intel_crtc *crtc;
10010 struct intel_encoder *encoder;
10011 struct intel_crtc_config pipe_config;
8af6cf88
DV
10012
10013 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10014 base.head) {
10015 bool enabled = false;
10016 bool active = false;
10017
045ac3b5
JB
10018 memset(&pipe_config, 0, sizeof(pipe_config));
10019
8af6cf88
DV
10020 DRM_DEBUG_KMS("[CRTC:%d]\n",
10021 crtc->base.base.id);
10022
10023 WARN(crtc->active && !crtc->base.enabled,
10024 "active crtc, but not enabled in sw tracking\n");
10025
10026 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10027 base.head) {
10028 if (encoder->base.crtc != &crtc->base)
10029 continue;
10030 enabled = true;
10031 if (encoder->connectors_active)
10032 active = true;
10033 }
6c49f241 10034
8af6cf88
DV
10035 WARN(active != crtc->active,
10036 "crtc's computed active state doesn't match tracked active state "
10037 "(expected %i, found %i)\n", active, crtc->active);
10038 WARN(enabled != crtc->base.enabled,
10039 "crtc's computed enabled state doesn't match tracked enabled state "
10040 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10041
0e8ffe1b
DV
10042 active = dev_priv->display.get_pipe_config(crtc,
10043 &pipe_config);
d62cf62a
DV
10044
10045 /* hw state is inconsistent with the pipe A quirk */
10046 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10047 active = crtc->active;
10048
6c49f241
DV
10049 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10050 base.head) {
3eaba51c 10051 enum pipe pipe;
6c49f241
DV
10052 if (encoder->base.crtc != &crtc->base)
10053 continue;
1d37b689 10054 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
10055 encoder->get_config(encoder, &pipe_config);
10056 }
10057
0e8ffe1b
DV
10058 WARN(crtc->active != active,
10059 "crtc active state doesn't match with hw state "
10060 "(expected %i, found %i)\n", crtc->active, active);
10061
c0b03411
DV
10062 if (active &&
10063 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10064 WARN(1, "pipe state doesn't match!\n");
10065 intel_dump_pipe_config(crtc, &pipe_config,
10066 "[hw state]");
10067 intel_dump_pipe_config(crtc, &crtc->config,
10068 "[sw state]");
10069 }
8af6cf88
DV
10070 }
10071}
10072
91d1b4bd
DV
10073static void
10074check_shared_dpll_state(struct drm_device *dev)
10075{
fbee40df 10076 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
10077 struct intel_crtc *crtc;
10078 struct intel_dpll_hw_state dpll_hw_state;
10079 int i;
5358901f
DV
10080
10081 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10082 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10083 int enabled_crtcs = 0, active_crtcs = 0;
10084 bool active;
10085
10086 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10087
10088 DRM_DEBUG_KMS("%s\n", pll->name);
10089
10090 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10091
10092 WARN(pll->active > pll->refcount,
10093 "more active pll users than references: %i vs %i\n",
10094 pll->active, pll->refcount);
10095 WARN(pll->active && !pll->on,
10096 "pll in active use but not on in sw tracking\n");
35c95375
DV
10097 WARN(pll->on && !pll->active,
10098 "pll in on but not on in use in sw tracking\n");
5358901f
DV
10099 WARN(pll->on != active,
10100 "pll on state mismatch (expected %i, found %i)\n",
10101 pll->on, active);
10102
10103 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10104 base.head) {
10105 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10106 enabled_crtcs++;
10107 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10108 active_crtcs++;
10109 }
10110 WARN(pll->active != active_crtcs,
10111 "pll active crtcs mismatch (expected %i, found %i)\n",
10112 pll->active, active_crtcs);
10113 WARN(pll->refcount != enabled_crtcs,
10114 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10115 pll->refcount, enabled_crtcs);
66e985c0
DV
10116
10117 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10118 sizeof(dpll_hw_state)),
10119 "pll hw state mismatch\n");
5358901f 10120 }
8af6cf88
DV
10121}
10122
91d1b4bd
DV
10123void
10124intel_modeset_check_state(struct drm_device *dev)
10125{
10126 check_connector_state(dev);
10127 check_encoder_state(dev);
10128 check_crtc_state(dev);
10129 check_shared_dpll_state(dev);
10130}
10131
18442d08
VS
10132void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10133 int dotclock)
10134{
10135 /*
10136 * FDI already provided one idea for the dotclock.
10137 * Yell if the encoder disagrees.
10138 */
241bfc38 10139 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 10140 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 10141 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
10142}
10143
f30da187
DV
10144static int __intel_set_mode(struct drm_crtc *crtc,
10145 struct drm_display_mode *mode,
10146 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
10147{
10148 struct drm_device *dev = crtc->dev;
fbee40df 10149 struct drm_i915_private *dev_priv = dev->dev_private;
4b4b9238 10150 struct drm_display_mode *saved_mode;
b8cecdf5 10151 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
10152 struct intel_crtc *intel_crtc;
10153 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 10154 int ret = 0;
a6778b3c 10155
4b4b9238 10156 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
10157 if (!saved_mode)
10158 return -ENOMEM;
a6778b3c 10159
e2e1ed41 10160 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
10161 &prepare_pipes, &disable_pipes);
10162
3ac18232 10163 *saved_mode = crtc->mode;
a6778b3c 10164
25c5b266
DV
10165 /* Hack: Because we don't (yet) support global modeset on multiple
10166 * crtcs, we don't keep track of the new mode for more than one crtc.
10167 * Hence simply check whether any bit is set in modeset_pipes in all the
10168 * pieces of code that are not yet converted to deal with mutliple crtcs
10169 * changing their mode at the same time. */
25c5b266 10170 if (modeset_pipes) {
4e53c2e0 10171 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
10172 if (IS_ERR(pipe_config)) {
10173 ret = PTR_ERR(pipe_config);
10174 pipe_config = NULL;
10175
3ac18232 10176 goto out;
25c5b266 10177 }
c0b03411
DV
10178 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10179 "[modeset]");
50741abc 10180 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 10181 }
a6778b3c 10182
30a970c6
JB
10183 /*
10184 * See if the config requires any additional preparation, e.g.
10185 * to adjust global state with pipes off. We need to do this
10186 * here so we can get the modeset_pipe updated config for the new
10187 * mode set on this crtc. For other crtcs we need to use the
10188 * adjusted_mode bits in the crtc directly.
10189 */
c164f833 10190 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 10191 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 10192
c164f833
VS
10193 /* may have added more to prepare_pipes than we should */
10194 prepare_pipes &= ~disable_pipes;
10195 }
10196
460da916
DV
10197 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10198 intel_crtc_disable(&intel_crtc->base);
10199
ea9d758d
DV
10200 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10201 if (intel_crtc->base.enabled)
10202 dev_priv->display.crtc_disable(&intel_crtc->base);
10203 }
a6778b3c 10204
6c4c86f5
DV
10205 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10206 * to set it here already despite that we pass it down the callchain.
f6e5b160 10207 */
b8cecdf5 10208 if (modeset_pipes) {
25c5b266 10209 crtc->mode = *mode;
b8cecdf5
DV
10210 /* mode_set/enable/disable functions rely on a correct pipe
10211 * config. */
10212 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 10213 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
10214
10215 /*
10216 * Calculate and store various constants which
10217 * are later needed by vblank and swap-completion
10218 * timestamping. They are derived from true hwmode.
10219 */
10220 drm_calc_timestamping_constants(crtc,
10221 &pipe_config->adjusted_mode);
b8cecdf5 10222 }
7758a113 10223
ea9d758d
DV
10224 /* Only after disabling all output pipelines that will be changed can we
10225 * update the the output configuration. */
10226 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 10227
47fab737
DV
10228 if (dev_priv->display.modeset_global_resources)
10229 dev_priv->display.modeset_global_resources(dev);
10230
a6778b3c
DV
10231 /* Set up the DPLL and any encoders state that needs to adjust or depend
10232 * on the DPLL.
f6e5b160 10233 */
25c5b266 10234 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 10235 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
10236 x, y, fb);
10237 if (ret)
10238 goto done;
a6778b3c
DV
10239 }
10240
10241 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
10242 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10243 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 10244
a6778b3c
DV
10245 /* FIXME: add subpixel order */
10246done:
4b4b9238 10247 if (ret && crtc->enabled)
3ac18232 10248 crtc->mode = *saved_mode;
a6778b3c 10249
3ac18232 10250out:
b8cecdf5 10251 kfree(pipe_config);
3ac18232 10252 kfree(saved_mode);
a6778b3c 10253 return ret;
f6e5b160
CW
10254}
10255
e7457a9a
DL
10256static int intel_set_mode(struct drm_crtc *crtc,
10257 struct drm_display_mode *mode,
10258 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
10259{
10260 int ret;
10261
10262 ret = __intel_set_mode(crtc, mode, x, y, fb);
10263
10264 if (ret == 0)
10265 intel_modeset_check_state(crtc->dev);
10266
10267 return ret;
10268}
10269
c0c36b94
CW
10270void intel_crtc_restore_mode(struct drm_crtc *crtc)
10271{
f4510a27 10272 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
c0c36b94
CW
10273}
10274
25c5b266
DV
10275#undef for_each_intel_crtc_masked
10276
d9e55608
DV
10277static void intel_set_config_free(struct intel_set_config *config)
10278{
10279 if (!config)
10280 return;
10281
1aa4b628
DV
10282 kfree(config->save_connector_encoders);
10283 kfree(config->save_encoder_crtcs);
7668851f 10284 kfree(config->save_crtc_enabled);
d9e55608
DV
10285 kfree(config);
10286}
10287
85f9eb71
DV
10288static int intel_set_config_save_state(struct drm_device *dev,
10289 struct intel_set_config *config)
10290{
7668851f 10291 struct drm_crtc *crtc;
85f9eb71
DV
10292 struct drm_encoder *encoder;
10293 struct drm_connector *connector;
10294 int count;
10295
7668851f
VS
10296 config->save_crtc_enabled =
10297 kcalloc(dev->mode_config.num_crtc,
10298 sizeof(bool), GFP_KERNEL);
10299 if (!config->save_crtc_enabled)
10300 return -ENOMEM;
10301
1aa4b628
DV
10302 config->save_encoder_crtcs =
10303 kcalloc(dev->mode_config.num_encoder,
10304 sizeof(struct drm_crtc *), GFP_KERNEL);
10305 if (!config->save_encoder_crtcs)
85f9eb71
DV
10306 return -ENOMEM;
10307
1aa4b628
DV
10308 config->save_connector_encoders =
10309 kcalloc(dev->mode_config.num_connector,
10310 sizeof(struct drm_encoder *), GFP_KERNEL);
10311 if (!config->save_connector_encoders)
85f9eb71
DV
10312 return -ENOMEM;
10313
10314 /* Copy data. Note that driver private data is not affected.
10315 * Should anything bad happen only the expected state is
10316 * restored, not the drivers personal bookkeeping.
10317 */
7668851f
VS
10318 count = 0;
10319 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10320 config->save_crtc_enabled[count++] = crtc->enabled;
10321 }
10322
85f9eb71
DV
10323 count = 0;
10324 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 10325 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
10326 }
10327
10328 count = 0;
10329 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 10330 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
10331 }
10332
10333 return 0;
10334}
10335
10336static void intel_set_config_restore_state(struct drm_device *dev,
10337 struct intel_set_config *config)
10338{
7668851f 10339 struct intel_crtc *crtc;
9a935856
DV
10340 struct intel_encoder *encoder;
10341 struct intel_connector *connector;
85f9eb71
DV
10342 int count;
10343
7668851f
VS
10344 count = 0;
10345 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10346 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
10347
10348 if (crtc->new_enabled)
10349 crtc->new_config = &crtc->config;
10350 else
10351 crtc->new_config = NULL;
7668851f
VS
10352 }
10353
85f9eb71 10354 count = 0;
9a935856
DV
10355 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10356 encoder->new_crtc =
10357 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
10358 }
10359
10360 count = 0;
9a935856
DV
10361 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10362 connector->new_encoder =
10363 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
10364 }
10365}
10366
e3de42b6 10367static bool
2e57f47d 10368is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
10369{
10370 int i;
10371
2e57f47d
CW
10372 if (set->num_connectors == 0)
10373 return false;
10374
10375 if (WARN_ON(set->connectors == NULL))
10376 return false;
10377
10378 for (i = 0; i < set->num_connectors; i++)
10379 if (set->connectors[i]->encoder &&
10380 set->connectors[i]->encoder->crtc == set->crtc &&
10381 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
10382 return true;
10383
10384 return false;
10385}
10386
5e2b584e
DV
10387static void
10388intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10389 struct intel_set_config *config)
10390{
10391
10392 /* We should be able to check here if the fb has the same properties
10393 * and then just flip_or_move it */
2e57f47d
CW
10394 if (is_crtc_connector_off(set)) {
10395 config->mode_changed = true;
f4510a27 10396 } else if (set->crtc->primary->fb != set->fb) {
5e2b584e 10397 /* If we have no fb then treat it as a full mode set */
f4510a27 10398 if (set->crtc->primary->fb == NULL) {
319d9827
JB
10399 struct intel_crtc *intel_crtc =
10400 to_intel_crtc(set->crtc);
10401
d330a953 10402 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
10403 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10404 config->fb_changed = true;
10405 } else {
10406 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10407 config->mode_changed = true;
10408 }
5e2b584e
DV
10409 } else if (set->fb == NULL) {
10410 config->mode_changed = true;
72f4901e 10411 } else if (set->fb->pixel_format !=
f4510a27 10412 set->crtc->primary->fb->pixel_format) {
5e2b584e 10413 config->mode_changed = true;
e3de42b6 10414 } else {
5e2b584e 10415 config->fb_changed = true;
e3de42b6 10416 }
5e2b584e
DV
10417 }
10418
835c5873 10419 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
10420 config->fb_changed = true;
10421
10422 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10423 DRM_DEBUG_KMS("modes are different, full mode set\n");
10424 drm_mode_debug_printmodeline(&set->crtc->mode);
10425 drm_mode_debug_printmodeline(set->mode);
10426 config->mode_changed = true;
10427 }
a1d95703
CW
10428
10429 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10430 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
10431}
10432
2e431051 10433static int
9a935856
DV
10434intel_modeset_stage_output_state(struct drm_device *dev,
10435 struct drm_mode_set *set,
10436 struct intel_set_config *config)
50f56119 10437{
9a935856
DV
10438 struct intel_connector *connector;
10439 struct intel_encoder *encoder;
7668851f 10440 struct intel_crtc *crtc;
f3f08572 10441 int ro;
50f56119 10442
9abdda74 10443 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
10444 * of connectors. For paranoia, double-check this. */
10445 WARN_ON(!set->fb && (set->num_connectors != 0));
10446 WARN_ON(set->fb && (set->num_connectors == 0));
10447
9a935856
DV
10448 list_for_each_entry(connector, &dev->mode_config.connector_list,
10449 base.head) {
10450 /* Otherwise traverse passed in connector list and get encoders
10451 * for them. */
50f56119 10452 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
10453 if (set->connectors[ro] == &connector->base) {
10454 connector->new_encoder = connector->encoder;
50f56119
DV
10455 break;
10456 }
10457 }
10458
9a935856
DV
10459 /* If we disable the crtc, disable all its connectors. Also, if
10460 * the connector is on the changing crtc but not on the new
10461 * connector list, disable it. */
10462 if ((!set->fb || ro == set->num_connectors) &&
10463 connector->base.encoder &&
10464 connector->base.encoder->crtc == set->crtc) {
10465 connector->new_encoder = NULL;
10466
10467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10468 connector->base.base.id,
10469 drm_get_connector_name(&connector->base));
10470 }
10471
10472
10473 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 10474 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 10475 config->mode_changed = true;
50f56119
DV
10476 }
10477 }
9a935856 10478 /* connector->new_encoder is now updated for all connectors. */
50f56119 10479
9a935856 10480 /* Update crtc of enabled connectors. */
9a935856
DV
10481 list_for_each_entry(connector, &dev->mode_config.connector_list,
10482 base.head) {
7668851f
VS
10483 struct drm_crtc *new_crtc;
10484
9a935856 10485 if (!connector->new_encoder)
50f56119
DV
10486 continue;
10487
9a935856 10488 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
10489
10490 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 10491 if (set->connectors[ro] == &connector->base)
50f56119
DV
10492 new_crtc = set->crtc;
10493 }
10494
10495 /* Make sure the new CRTC will work with the encoder */
14509916
TR
10496 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10497 new_crtc)) {
5e2b584e 10498 return -EINVAL;
50f56119 10499 }
9a935856
DV
10500 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10501
10502 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10503 connector->base.base.id,
10504 drm_get_connector_name(&connector->base),
10505 new_crtc->base.id);
10506 }
10507
10508 /* Check for any encoders that needs to be disabled. */
10509 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10510 base.head) {
5a65f358 10511 int num_connectors = 0;
9a935856
DV
10512 list_for_each_entry(connector,
10513 &dev->mode_config.connector_list,
10514 base.head) {
10515 if (connector->new_encoder == encoder) {
10516 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 10517 num_connectors++;
9a935856
DV
10518 }
10519 }
5a65f358
PZ
10520
10521 if (num_connectors == 0)
10522 encoder->new_crtc = NULL;
10523 else if (num_connectors > 1)
10524 return -EINVAL;
10525
9a935856
DV
10526 /* Only now check for crtc changes so we don't miss encoders
10527 * that will be disabled. */
10528 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 10529 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 10530 config->mode_changed = true;
50f56119
DV
10531 }
10532 }
9a935856 10533 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 10534
7668851f
VS
10535 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10536 base.head) {
10537 crtc->new_enabled = false;
10538
10539 list_for_each_entry(encoder,
10540 &dev->mode_config.encoder_list,
10541 base.head) {
10542 if (encoder->new_crtc == crtc) {
10543 crtc->new_enabled = true;
10544 break;
10545 }
10546 }
10547
10548 if (crtc->new_enabled != crtc->base.enabled) {
10549 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10550 crtc->new_enabled ? "en" : "dis");
10551 config->mode_changed = true;
10552 }
7bd0a8e7
VS
10553
10554 if (crtc->new_enabled)
10555 crtc->new_config = &crtc->config;
10556 else
10557 crtc->new_config = NULL;
7668851f
VS
10558 }
10559
2e431051
DV
10560 return 0;
10561}
10562
7d00a1f5
VS
10563static void disable_crtc_nofb(struct intel_crtc *crtc)
10564{
10565 struct drm_device *dev = crtc->base.dev;
10566 struct intel_encoder *encoder;
10567 struct intel_connector *connector;
10568
10569 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10570 pipe_name(crtc->pipe));
10571
10572 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10573 if (connector->new_encoder &&
10574 connector->new_encoder->new_crtc == crtc)
10575 connector->new_encoder = NULL;
10576 }
10577
10578 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10579 if (encoder->new_crtc == crtc)
10580 encoder->new_crtc = NULL;
10581 }
10582
10583 crtc->new_enabled = false;
7bd0a8e7 10584 crtc->new_config = NULL;
7d00a1f5
VS
10585}
10586
2e431051
DV
10587static int intel_crtc_set_config(struct drm_mode_set *set)
10588{
10589 struct drm_device *dev;
2e431051
DV
10590 struct drm_mode_set save_set;
10591 struct intel_set_config *config;
10592 int ret;
2e431051 10593
8d3e375e
DV
10594 BUG_ON(!set);
10595 BUG_ON(!set->crtc);
10596 BUG_ON(!set->crtc->helper_private);
2e431051 10597
7e53f3a4
DV
10598 /* Enforce sane interface api - has been abused by the fb helper. */
10599 BUG_ON(!set->mode && set->fb);
10600 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10601
2e431051
DV
10602 if (set->fb) {
10603 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10604 set->crtc->base.id, set->fb->base.id,
10605 (int)set->num_connectors, set->x, set->y);
10606 } else {
10607 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10608 }
10609
10610 dev = set->crtc->dev;
10611
10612 ret = -ENOMEM;
10613 config = kzalloc(sizeof(*config), GFP_KERNEL);
10614 if (!config)
10615 goto out_config;
10616
10617 ret = intel_set_config_save_state(dev, config);
10618 if (ret)
10619 goto out_config;
10620
10621 save_set.crtc = set->crtc;
10622 save_set.mode = &set->crtc->mode;
10623 save_set.x = set->crtc->x;
10624 save_set.y = set->crtc->y;
f4510a27 10625 save_set.fb = set->crtc->primary->fb;
2e431051
DV
10626
10627 /* Compute whether we need a full modeset, only an fb base update or no
10628 * change at all. In the future we might also check whether only the
10629 * mode changed, e.g. for LVDS where we only change the panel fitter in
10630 * such cases. */
10631 intel_set_config_compute_mode_changes(set, config);
10632
9a935856 10633 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10634 if (ret)
10635 goto fail;
10636
5e2b584e 10637 if (config->mode_changed) {
c0c36b94
CW
10638 ret = intel_set_mode(set->crtc, set->mode,
10639 set->x, set->y, set->fb);
5e2b584e 10640 } else if (config->fb_changed) {
4878cae2
VS
10641 intel_crtc_wait_for_pending_flips(set->crtc);
10642
4f660f49 10643 ret = intel_pipe_set_base(set->crtc,
94352cf9 10644 set->x, set->y, set->fb);
7ca51a3a
JB
10645 /*
10646 * In the fastboot case this may be our only check of the
10647 * state after boot. It would be better to only do it on
10648 * the first update, but we don't have a nice way of doing that
10649 * (and really, set_config isn't used much for high freq page
10650 * flipping, so increasing its cost here shouldn't be a big
10651 * deal).
10652 */
d330a953 10653 if (i915.fastboot && ret == 0)
7ca51a3a 10654 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10655 }
10656
2d05eae1 10657 if (ret) {
bf67dfeb
DV
10658 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10659 set->crtc->base.id, ret);
50f56119 10660fail:
2d05eae1 10661 intel_set_config_restore_state(dev, config);
50f56119 10662
7d00a1f5
VS
10663 /*
10664 * HACK: if the pipe was on, but we didn't have a framebuffer,
10665 * force the pipe off to avoid oopsing in the modeset code
10666 * due to fb==NULL. This should only happen during boot since
10667 * we don't yet reconstruct the FB from the hardware state.
10668 */
10669 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10670 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10671
2d05eae1
CW
10672 /* Try to restore the config */
10673 if (config->mode_changed &&
10674 intel_set_mode(save_set.crtc, save_set.mode,
10675 save_set.x, save_set.y, save_set.fb))
10676 DRM_ERROR("failed to restore config after modeset failure\n");
10677 }
50f56119 10678
d9e55608
DV
10679out_config:
10680 intel_set_config_free(config);
50f56119
DV
10681 return ret;
10682}
f6e5b160
CW
10683
10684static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10685 .cursor_set = intel_crtc_cursor_set,
10686 .cursor_move = intel_crtc_cursor_move,
10687 .gamma_set = intel_crtc_gamma_set,
50f56119 10688 .set_config = intel_crtc_set_config,
f6e5b160
CW
10689 .destroy = intel_crtc_destroy,
10690 .page_flip = intel_crtc_page_flip,
10691};
10692
79f689aa
PZ
10693static void intel_cpu_pll_init(struct drm_device *dev)
10694{
affa9354 10695 if (HAS_DDI(dev))
79f689aa
PZ
10696 intel_ddi_pll_init(dev);
10697}
10698
5358901f
DV
10699static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10700 struct intel_shared_dpll *pll,
10701 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10702{
5358901f 10703 uint32_t val;
ee7b9f93 10704
5358901f 10705 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10706 hw_state->dpll = val;
10707 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10708 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10709
10710 return val & DPLL_VCO_ENABLE;
10711}
10712
15bdd4cf
DV
10713static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10714 struct intel_shared_dpll *pll)
10715{
10716 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10717 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10718}
10719
e7b903d2
DV
10720static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10721 struct intel_shared_dpll *pll)
10722{
e7b903d2 10723 /* PCH refclock must be enabled first */
89eff4be 10724 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10725
15bdd4cf
DV
10726 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10727
10728 /* Wait for the clocks to stabilize. */
10729 POSTING_READ(PCH_DPLL(pll->id));
10730 udelay(150);
10731
10732 /* The pixel multiplier can only be updated once the
10733 * DPLL is enabled and the clocks are stable.
10734 *
10735 * So write it again.
10736 */
10737 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10738 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10739 udelay(200);
10740}
10741
10742static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10743 struct intel_shared_dpll *pll)
10744{
10745 struct drm_device *dev = dev_priv->dev;
10746 struct intel_crtc *crtc;
e7b903d2
DV
10747
10748 /* Make sure no transcoder isn't still depending on us. */
10749 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10750 if (intel_crtc_to_shared_dpll(crtc) == pll)
10751 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10752 }
10753
15bdd4cf
DV
10754 I915_WRITE(PCH_DPLL(pll->id), 0);
10755 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10756 udelay(200);
10757}
10758
46edb027
DV
10759static char *ibx_pch_dpll_names[] = {
10760 "PCH DPLL A",
10761 "PCH DPLL B",
10762};
10763
7c74ade1 10764static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10765{
e7b903d2 10766 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10767 int i;
10768
7c74ade1 10769 dev_priv->num_shared_dpll = 2;
ee7b9f93 10770
e72f9fbf 10771 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10772 dev_priv->shared_dplls[i].id = i;
10773 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10774 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10775 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10776 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10777 dev_priv->shared_dplls[i].get_hw_state =
10778 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10779 }
10780}
10781
7c74ade1
DV
10782static void intel_shared_dpll_init(struct drm_device *dev)
10783{
e7b903d2 10784 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10785
10786 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10787 ibx_pch_dpll_init(dev);
10788 else
10789 dev_priv->num_shared_dpll = 0;
10790
10791 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10792}
10793
b358d0a6 10794static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10795{
fbee40df 10796 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945
JB
10797 struct intel_crtc *intel_crtc;
10798 int i;
10799
955382f3 10800 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10801 if (intel_crtc == NULL)
10802 return;
10803
10804 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10805
10806 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10807 for (i = 0; i < 256; i++) {
10808 intel_crtc->lut_r[i] = i;
10809 intel_crtc->lut_g[i] = i;
10810 intel_crtc->lut_b[i] = i;
10811 }
10812
1f1c2e24
VS
10813 /*
10814 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10815 * is hooked to plane B. Hence we want plane A feeding pipe B.
10816 */
80824003
JB
10817 intel_crtc->pipe = pipe;
10818 intel_crtc->plane = pipe;
3a77c4c4 10819 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10820 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10821 intel_crtc->plane = !pipe;
80824003
JB
10822 }
10823
8d7849db
VS
10824 init_waitqueue_head(&intel_crtc->vbl_wait);
10825
22fd0fab
JB
10826 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10827 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10828 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10829 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10830
79e53945 10831 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10832}
10833
752aa88a
JB
10834enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10835{
10836 struct drm_encoder *encoder = connector->base.encoder;
10837
10838 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10839
10840 if (!encoder)
10841 return INVALID_PIPE;
10842
10843 return to_intel_crtc(encoder->crtc)->pipe;
10844}
10845
08d7b3d1 10846int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10847 struct drm_file *file)
08d7b3d1 10848{
08d7b3d1 10849 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10850 struct drm_mode_object *drmmode_obj;
10851 struct intel_crtc *crtc;
08d7b3d1 10852
1cff8f6b
DV
10853 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10854 return -ENODEV;
08d7b3d1 10855
c05422d5
DV
10856 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10857 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10858
c05422d5 10859 if (!drmmode_obj) {
08d7b3d1 10860 DRM_ERROR("no such CRTC id\n");
3f2c2057 10861 return -ENOENT;
08d7b3d1
CW
10862 }
10863
c05422d5
DV
10864 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10865 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10866
c05422d5 10867 return 0;
08d7b3d1
CW
10868}
10869
66a9278e 10870static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10871{
66a9278e
DV
10872 struct drm_device *dev = encoder->base.dev;
10873 struct intel_encoder *source_encoder;
79e53945 10874 int index_mask = 0;
79e53945
JB
10875 int entry = 0;
10876
66a9278e
DV
10877 list_for_each_entry(source_encoder,
10878 &dev->mode_config.encoder_list, base.head) {
bc079e8b 10879 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
10880 index_mask |= (1 << entry);
10881
79e53945
JB
10882 entry++;
10883 }
4ef69c7a 10884
79e53945
JB
10885 return index_mask;
10886}
10887
4d302442
CW
10888static bool has_edp_a(struct drm_device *dev)
10889{
10890 struct drm_i915_private *dev_priv = dev->dev_private;
10891
10892 if (!IS_MOBILE(dev))
10893 return false;
10894
10895 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10896 return false;
10897
e3589908 10898 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10899 return false;
10900
10901 return true;
10902}
10903
ba0fbca4
DL
10904const char *intel_output_name(int output)
10905{
10906 static const char *names[] = {
10907 [INTEL_OUTPUT_UNUSED] = "Unused",
10908 [INTEL_OUTPUT_ANALOG] = "Analog",
10909 [INTEL_OUTPUT_DVO] = "DVO",
10910 [INTEL_OUTPUT_SDVO] = "SDVO",
10911 [INTEL_OUTPUT_LVDS] = "LVDS",
10912 [INTEL_OUTPUT_TVOUT] = "TV",
10913 [INTEL_OUTPUT_HDMI] = "HDMI",
10914 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10915 [INTEL_OUTPUT_EDP] = "eDP",
10916 [INTEL_OUTPUT_DSI] = "DSI",
10917 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10918 };
10919
10920 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10921 return "Invalid";
10922
10923 return names[output];
10924}
10925
79e53945
JB
10926static void intel_setup_outputs(struct drm_device *dev)
10927{
725e30ad 10928 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10929 struct intel_encoder *encoder;
cb0953d7 10930 bool dpd_is_edp = false;
79e53945 10931
c9093354 10932 intel_lvds_init(dev);
79e53945 10933
c40c0f5b 10934 if (!IS_ULT(dev))
79935fca 10935 intel_crt_init(dev);
cb0953d7 10936
affa9354 10937 if (HAS_DDI(dev)) {
0e72a5b5
ED
10938 int found;
10939
10940 /* Haswell uses DDI functions to detect digital outputs */
10941 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10942 /* DDI A only supports eDP */
10943 if (found)
10944 intel_ddi_init(dev, PORT_A);
10945
10946 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10947 * register */
10948 found = I915_READ(SFUSE_STRAP);
10949
10950 if (found & SFUSE_STRAP_DDIB_DETECTED)
10951 intel_ddi_init(dev, PORT_B);
10952 if (found & SFUSE_STRAP_DDIC_DETECTED)
10953 intel_ddi_init(dev, PORT_C);
10954 if (found & SFUSE_STRAP_DDID_DETECTED)
10955 intel_ddi_init(dev, PORT_D);
10956 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10957 int found;
5d8a7752 10958 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10959
10960 if (has_edp_a(dev))
10961 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10962
dc0fa718 10963 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10964 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10965 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10966 if (!found)
e2debe91 10967 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10968 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10969 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10970 }
10971
dc0fa718 10972 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10973 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10974
dc0fa718 10975 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10976 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10977
5eb08b69 10978 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10979 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10980
270b3042 10981 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10982 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10983 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10984 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10985 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10986 PORT_B);
10987 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10988 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10989 }
10990
6f6005a5
JB
10991 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10992 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10993 PORT_C);
10994 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10995 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10996 }
19c03924 10997
3cfca973 10998 intel_dsi_init(dev);
103a196f 10999 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 11000 bool found = false;
7d57382e 11001
e2debe91 11002 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11003 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 11004 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
11005 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11006 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 11007 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 11008 }
27185ae1 11009
e7281eab 11010 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11011 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 11012 }
13520b05
KH
11013
11014 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 11015
e2debe91 11016 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 11017 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 11018 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 11019 }
27185ae1 11020
e2debe91 11021 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 11022
b01f2c3a
JB
11023 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11024 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 11025 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 11026 }
e7281eab 11027 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 11028 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 11029 }
27185ae1 11030
b01f2c3a 11031 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 11032 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 11033 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 11034 } else if (IS_GEN2(dev))
79e53945
JB
11035 intel_dvo_init(dev);
11036
103a196f 11037 if (SUPPORTS_TV(dev))
79e53945
JB
11038 intel_tv_init(dev);
11039
4ef69c7a
CW
11040 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11041 encoder->base.possible_crtcs = encoder->crtc_mask;
11042 encoder->base.possible_clones =
66a9278e 11043 intel_encoder_clones(encoder);
79e53945 11044 }
47356eb6 11045
dde86e2d 11046 intel_init_pch_refclk(dev);
270b3042
DV
11047
11048 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
11049}
11050
11051static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11052{
11053 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 11054
ef2d633e
DV
11055 drm_framebuffer_cleanup(fb);
11056 WARN_ON(!intel_fb->obj->framebuffer_references--);
11057 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
11058 kfree(intel_fb);
11059}
11060
11061static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 11062 struct drm_file *file,
79e53945
JB
11063 unsigned int *handle)
11064{
11065 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 11066 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 11067
05394f39 11068 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
11069}
11070
11071static const struct drm_framebuffer_funcs intel_fb_funcs = {
11072 .destroy = intel_user_framebuffer_destroy,
11073 .create_handle = intel_user_framebuffer_create_handle,
11074};
11075
b5ea642a
DV
11076static int intel_framebuffer_init(struct drm_device *dev,
11077 struct intel_framebuffer *intel_fb,
11078 struct drm_mode_fb_cmd2 *mode_cmd,
11079 struct drm_i915_gem_object *obj)
79e53945 11080{
a57ce0b2 11081 int aligned_height;
a35cdaa0 11082 int pitch_limit;
79e53945
JB
11083 int ret;
11084
dd4916c5
DV
11085 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11086
c16ed4be
CW
11087 if (obj->tiling_mode == I915_TILING_Y) {
11088 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 11089 return -EINVAL;
c16ed4be 11090 }
57cd6508 11091
c16ed4be
CW
11092 if (mode_cmd->pitches[0] & 63) {
11093 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11094 mode_cmd->pitches[0]);
57cd6508 11095 return -EINVAL;
c16ed4be 11096 }
57cd6508 11097
a35cdaa0
CW
11098 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11099 pitch_limit = 32*1024;
11100 } else if (INTEL_INFO(dev)->gen >= 4) {
11101 if (obj->tiling_mode)
11102 pitch_limit = 16*1024;
11103 else
11104 pitch_limit = 32*1024;
11105 } else if (INTEL_INFO(dev)->gen >= 3) {
11106 if (obj->tiling_mode)
11107 pitch_limit = 8*1024;
11108 else
11109 pitch_limit = 16*1024;
11110 } else
11111 /* XXX DSPC is limited to 4k tiled */
11112 pitch_limit = 8*1024;
11113
11114 if (mode_cmd->pitches[0] > pitch_limit) {
11115 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11116 obj->tiling_mode ? "tiled" : "linear",
11117 mode_cmd->pitches[0], pitch_limit);
5d7bd705 11118 return -EINVAL;
c16ed4be 11119 }
5d7bd705
VS
11120
11121 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
11122 mode_cmd->pitches[0] != obj->stride) {
11123 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11124 mode_cmd->pitches[0], obj->stride);
5d7bd705 11125 return -EINVAL;
c16ed4be 11126 }
5d7bd705 11127
57779d06 11128 /* Reject formats not supported by any plane early. */
308e5bcb 11129 switch (mode_cmd->pixel_format) {
57779d06 11130 case DRM_FORMAT_C8:
04b3924d
VS
11131 case DRM_FORMAT_RGB565:
11132 case DRM_FORMAT_XRGB8888:
11133 case DRM_FORMAT_ARGB8888:
57779d06
VS
11134 break;
11135 case DRM_FORMAT_XRGB1555:
11136 case DRM_FORMAT_ARGB1555:
c16ed4be 11137 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
11138 DRM_DEBUG("unsupported pixel format: %s\n",
11139 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11140 return -EINVAL;
c16ed4be 11141 }
57779d06
VS
11142 break;
11143 case DRM_FORMAT_XBGR8888:
11144 case DRM_FORMAT_ABGR8888:
04b3924d
VS
11145 case DRM_FORMAT_XRGB2101010:
11146 case DRM_FORMAT_ARGB2101010:
57779d06
VS
11147 case DRM_FORMAT_XBGR2101010:
11148 case DRM_FORMAT_ABGR2101010:
c16ed4be 11149 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
11150 DRM_DEBUG("unsupported pixel format: %s\n",
11151 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11152 return -EINVAL;
c16ed4be 11153 }
b5626747 11154 break;
04b3924d
VS
11155 case DRM_FORMAT_YUYV:
11156 case DRM_FORMAT_UYVY:
11157 case DRM_FORMAT_YVYU:
11158 case DRM_FORMAT_VYUY:
c16ed4be 11159 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
11160 DRM_DEBUG("unsupported pixel format: %s\n",
11161 drm_get_format_name(mode_cmd->pixel_format));
57779d06 11162 return -EINVAL;
c16ed4be 11163 }
57cd6508
CW
11164 break;
11165 default:
4ee62c76
VS
11166 DRM_DEBUG("unsupported pixel format: %s\n",
11167 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
11168 return -EINVAL;
11169 }
11170
90f9a336
VS
11171 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11172 if (mode_cmd->offsets[0] != 0)
11173 return -EINVAL;
11174
a57ce0b2
JB
11175 aligned_height = intel_align_height(dev, mode_cmd->height,
11176 obj->tiling_mode);
53155c0a
DV
11177 /* FIXME drm helper for size checks (especially planar formats)? */
11178 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11179 return -EINVAL;
11180
c7d73f6a
DV
11181 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11182 intel_fb->obj = obj;
80075d49 11183 intel_fb->obj->framebuffer_references++;
c7d73f6a 11184
79e53945
JB
11185 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11186 if (ret) {
11187 DRM_ERROR("framebuffer init failed %d\n", ret);
11188 return ret;
11189 }
11190
79e53945
JB
11191 return 0;
11192}
11193
79e53945
JB
11194static struct drm_framebuffer *
11195intel_user_framebuffer_create(struct drm_device *dev,
11196 struct drm_file *filp,
308e5bcb 11197 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 11198{
05394f39 11199 struct drm_i915_gem_object *obj;
79e53945 11200
308e5bcb
JB
11201 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11202 mode_cmd->handles[0]));
c8725226 11203 if (&obj->base == NULL)
cce13ff7 11204 return ERR_PTR(-ENOENT);
79e53945 11205
d2dff872 11206 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
11207}
11208
4520f53a 11209#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 11210static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
11211{
11212}
11213#endif
11214
79e53945 11215static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 11216 .fb_create = intel_user_framebuffer_create,
0632fef6 11217 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
11218};
11219
e70236a8
JB
11220/* Set up chip specific display functions */
11221static void intel_init_display(struct drm_device *dev)
11222{
11223 struct drm_i915_private *dev_priv = dev->dev_private;
11224
ee9300bb
DV
11225 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11226 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
11227 else if (IS_CHERRYVIEW(dev))
11228 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
11229 else if (IS_VALLEYVIEW(dev))
11230 dev_priv->display.find_dpll = vlv_find_best_dpll;
11231 else if (IS_PINEVIEW(dev))
11232 dev_priv->display.find_dpll = pnv_find_best_dpll;
11233 else
11234 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11235
affa9354 11236 if (HAS_DDI(dev)) {
0e8ffe1b 11237 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
4c6baa59 11238 dev_priv->display.get_plane_config = ironlake_get_plane_config;
09b4ddf9 11239 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
11240 dev_priv->display.crtc_enable = haswell_crtc_enable;
11241 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 11242 dev_priv->display.off = haswell_crtc_off;
262ca2b0
MR
11243 dev_priv->display.update_primary_plane =
11244 ironlake_update_primary_plane;
09b4ddf9 11245 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 11246 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
4c6baa59 11247 dev_priv->display.get_plane_config = ironlake_get_plane_config;
f564048e 11248 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
11249 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11250 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 11251 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
11252 dev_priv->display.update_primary_plane =
11253 ironlake_update_primary_plane;
89b667f8
JB
11254 } else if (IS_VALLEYVIEW(dev)) {
11255 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11256 dev_priv->display.get_plane_config = i9xx_get_plane_config;
89b667f8
JB
11257 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11258 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11259 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11260 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11261 dev_priv->display.update_primary_plane =
11262 i9xx_update_primary_plane;
f564048e 11263 } else {
0e8ffe1b 11264 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
1ad292b5 11265 dev_priv->display.get_plane_config = i9xx_get_plane_config;
f564048e 11266 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
11267 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11268 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 11269 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
11270 dev_priv->display.update_primary_plane =
11271 i9xx_update_primary_plane;
f564048e 11272 }
e70236a8 11273
e70236a8 11274 /* Returns the core display clock speed */
25eb05fc
JB
11275 if (IS_VALLEYVIEW(dev))
11276 dev_priv->display.get_display_clock_speed =
11277 valleyview_get_display_clock_speed;
11278 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
11279 dev_priv->display.get_display_clock_speed =
11280 i945_get_display_clock_speed;
11281 else if (IS_I915G(dev))
11282 dev_priv->display.get_display_clock_speed =
11283 i915_get_display_clock_speed;
257a7ffc 11284 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
11285 dev_priv->display.get_display_clock_speed =
11286 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
11287 else if (IS_PINEVIEW(dev))
11288 dev_priv->display.get_display_clock_speed =
11289 pnv_get_display_clock_speed;
e70236a8
JB
11290 else if (IS_I915GM(dev))
11291 dev_priv->display.get_display_clock_speed =
11292 i915gm_get_display_clock_speed;
11293 else if (IS_I865G(dev))
11294 dev_priv->display.get_display_clock_speed =
11295 i865_get_display_clock_speed;
f0f8a9ce 11296 else if (IS_I85X(dev))
e70236a8
JB
11297 dev_priv->display.get_display_clock_speed =
11298 i855_get_display_clock_speed;
11299 else /* 852, 830 */
11300 dev_priv->display.get_display_clock_speed =
11301 i830_get_display_clock_speed;
11302
7f8a8569 11303 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 11304 if (IS_GEN5(dev)) {
674cf967 11305 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 11306 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 11307 } else if (IS_GEN6(dev)) {
674cf967 11308 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 11309 dev_priv->display.write_eld = ironlake_write_eld;
9a952a0d
PZ
11310 dev_priv->display.modeset_global_resources =
11311 snb_modeset_global_resources;
357555c0
JB
11312 } else if (IS_IVYBRIDGE(dev)) {
11313 /* FIXME: detect B0+ stepping and use auto training */
11314 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 11315 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
11316 dev_priv->display.modeset_global_resources =
11317 ivb_modeset_global_resources;
4e0bbc31 11318 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 11319 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 11320 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
11321 dev_priv->display.modeset_global_resources =
11322 haswell_modeset_global_resources;
a0e63c22 11323 }
6067aaea 11324 } else if (IS_G4X(dev)) {
e0dac65e 11325 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
11326 } else if (IS_VALLEYVIEW(dev)) {
11327 dev_priv->display.modeset_global_resources =
11328 valleyview_modeset_global_resources;
9ca2fe73 11329 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 11330 }
8c9f3aaf
JB
11331
11332 /* Default just returns -ENODEV to indicate unsupported */
11333 dev_priv->display.queue_flip = intel_default_queue_flip;
11334
11335 switch (INTEL_INFO(dev)->gen) {
11336 case 2:
11337 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11338 break;
11339
11340 case 3:
11341 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11342 break;
11343
11344 case 4:
11345 case 5:
11346 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11347 break;
11348
11349 case 6:
11350 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11351 break;
7c9017e5 11352 case 7:
4e0bbc31 11353 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
11354 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11355 break;
8c9f3aaf 11356 }
7bd688cd
JN
11357
11358 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
11359}
11360
b690e96c
JB
11361/*
11362 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11363 * resume, or other times. This quirk makes sure that's the case for
11364 * affected systems.
11365 */
0206e353 11366static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
11367{
11368 struct drm_i915_private *dev_priv = dev->dev_private;
11369
11370 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 11371 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
11372}
11373
435793df
KP
11374/*
11375 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11376 */
11377static void quirk_ssc_force_disable(struct drm_device *dev)
11378{
11379 struct drm_i915_private *dev_priv = dev->dev_private;
11380 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 11381 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
11382}
11383
4dca20ef 11384/*
5a15ab5b
CE
11385 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11386 * brightness value
4dca20ef
CE
11387 */
11388static void quirk_invert_brightness(struct drm_device *dev)
11389{
11390 struct drm_i915_private *dev_priv = dev->dev_private;
11391 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 11392 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
11393}
11394
b690e96c
JB
11395struct intel_quirk {
11396 int device;
11397 int subsystem_vendor;
11398 int subsystem_device;
11399 void (*hook)(struct drm_device *dev);
11400};
11401
5f85f176
EE
11402/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11403struct intel_dmi_quirk {
11404 void (*hook)(struct drm_device *dev);
11405 const struct dmi_system_id (*dmi_id_list)[];
11406};
11407
11408static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11409{
11410 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11411 return 1;
11412}
11413
11414static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11415 {
11416 .dmi_id_list = &(const struct dmi_system_id[]) {
11417 {
11418 .callback = intel_dmi_reverse_brightness,
11419 .ident = "NCR Corporation",
11420 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11421 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11422 },
11423 },
11424 { } /* terminating entry */
11425 },
11426 .hook = quirk_invert_brightness,
11427 },
11428};
11429
c43b5634 11430static struct intel_quirk intel_quirks[] = {
b690e96c 11431 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 11432 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 11433
b690e96c
JB
11434 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11435 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11436
b690e96c
JB
11437 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11438 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11439
a4945f95 11440 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 11441 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
11442
11443 /* Lenovo U160 cannot use SSC on LVDS */
11444 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
11445
11446 /* Sony Vaio Y cannot use SSC on LVDS */
11447 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 11448
be505f64
AH
11449 /* Acer Aspire 5734Z must invert backlight brightness */
11450 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11451
11452 /* Acer/eMachines G725 */
11453 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11454
11455 /* Acer/eMachines e725 */
11456 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11457
11458 /* Acer/Packard Bell NCL20 */
11459 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11460
11461 /* Acer Aspire 4736Z */
11462 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
11463
11464 /* Acer Aspire 5336 */
11465 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
11466};
11467
11468static void intel_init_quirks(struct drm_device *dev)
11469{
11470 struct pci_dev *d = dev->pdev;
11471 int i;
11472
11473 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11474 struct intel_quirk *q = &intel_quirks[i];
11475
11476 if (d->device == q->device &&
11477 (d->subsystem_vendor == q->subsystem_vendor ||
11478 q->subsystem_vendor == PCI_ANY_ID) &&
11479 (d->subsystem_device == q->subsystem_device ||
11480 q->subsystem_device == PCI_ANY_ID))
11481 q->hook(dev);
11482 }
5f85f176
EE
11483 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11484 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11485 intel_dmi_quirks[i].hook(dev);
11486 }
b690e96c
JB
11487}
11488
9cce37f4
JB
11489/* Disable the VGA plane that we never use */
11490static void i915_disable_vga(struct drm_device *dev)
11491{
11492 struct drm_i915_private *dev_priv = dev->dev_private;
11493 u8 sr1;
766aa1c4 11494 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 11495
2b37c616 11496 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 11497 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 11498 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
11499 sr1 = inb(VGA_SR_DATA);
11500 outb(sr1 | 1<<5, VGA_SR_DATA);
11501 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11502 udelay(300);
11503
11504 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11505 POSTING_READ(vga_reg);
11506}
11507
f817586c
DV
11508void intel_modeset_init_hw(struct drm_device *dev)
11509{
a8f78b58
ED
11510 intel_prepare_ddi(dev);
11511
f817586c
DV
11512 intel_init_clock_gating(dev);
11513
5382f5f3 11514 intel_reset_dpio(dev);
40e9cf64 11515
8090c6b9 11516 intel_enable_gt_powersave(dev);
f817586c
DV
11517}
11518
7d708ee4
ID
11519void intel_modeset_suspend_hw(struct drm_device *dev)
11520{
11521 intel_suspend_hw(dev);
11522}
11523
79e53945
JB
11524void intel_modeset_init(struct drm_device *dev)
11525{
652c393a 11526 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 11527 int sprite, ret;
8cc87b75 11528 enum pipe pipe;
46f297fb 11529 struct intel_crtc *crtc;
79e53945
JB
11530
11531 drm_mode_config_init(dev);
11532
11533 dev->mode_config.min_width = 0;
11534 dev->mode_config.min_height = 0;
11535
019d96cb
DA
11536 dev->mode_config.preferred_depth = 24;
11537 dev->mode_config.prefer_shadow = 1;
11538
e6ecefaa 11539 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 11540
b690e96c
JB
11541 intel_init_quirks(dev);
11542
1fa61106
ED
11543 intel_init_pm(dev);
11544
e3c74757
BW
11545 if (INTEL_INFO(dev)->num_pipes == 0)
11546 return;
11547
e70236a8
JB
11548 intel_init_display(dev);
11549
a6c45cf0
CW
11550 if (IS_GEN2(dev)) {
11551 dev->mode_config.max_width = 2048;
11552 dev->mode_config.max_height = 2048;
11553 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11554 dev->mode_config.max_width = 4096;
11555 dev->mode_config.max_height = 4096;
79e53945 11556 } else {
a6c45cf0
CW
11557 dev->mode_config.max_width = 8192;
11558 dev->mode_config.max_height = 8192;
79e53945 11559 }
068be561
DL
11560
11561 if (IS_GEN2(dev)) {
11562 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11563 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11564 } else {
11565 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11566 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11567 }
11568
5d4545ae 11569 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11570
28c97730 11571 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11572 INTEL_INFO(dev)->num_pipes,
11573 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11574
8cc87b75
DL
11575 for_each_pipe(pipe) {
11576 intel_crtc_init(dev, pipe);
1fe47785
DL
11577 for_each_sprite(pipe, sprite) {
11578 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 11579 if (ret)
06da8da2 11580 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 11581 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 11582 }
79e53945
JB
11583 }
11584
f42bb70d 11585 intel_init_dpio(dev);
5382f5f3 11586 intel_reset_dpio(dev);
f42bb70d 11587
79f689aa 11588 intel_cpu_pll_init(dev);
e72f9fbf 11589 intel_shared_dpll_init(dev);
ee7b9f93 11590
9cce37f4
JB
11591 /* Just disable it once at startup */
11592 i915_disable_vga(dev);
79e53945 11593 intel_setup_outputs(dev);
11be49eb
CW
11594
11595 /* Just in case the BIOS is doing something questionable. */
11596 intel_disable_fbc(dev);
fa9fa083 11597
8b687df4 11598 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11599 intel_modeset_setup_hw_state(dev, false);
8b687df4 11600 mutex_unlock(&dev->mode_config.mutex);
46f297fb
JB
11601
11602 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11603 base.head) {
11604 if (!crtc->active)
11605 continue;
11606
46f297fb 11607 /*
46f297fb
JB
11608 * Note that reserving the BIOS fb up front prevents us
11609 * from stuffing other stolen allocations like the ring
11610 * on top. This prevents some ugliness at boot time, and
11611 * can even allow for smooth boot transitions if the BIOS
11612 * fb is large enough for the active pipe configuration.
11613 */
11614 if (dev_priv->display.get_plane_config) {
11615 dev_priv->display.get_plane_config(crtc,
11616 &crtc->plane_config);
11617 /*
11618 * If the fb is shared between multiple heads, we'll
11619 * just get the first one.
11620 */
484b41dd 11621 intel_find_plane_obj(crtc, &crtc->plane_config);
46f297fb 11622 }
46f297fb 11623 }
2c7111db
CW
11624}
11625
24929352
DV
11626static void
11627intel_connector_break_all_links(struct intel_connector *connector)
11628{
11629 connector->base.dpms = DRM_MODE_DPMS_OFF;
11630 connector->base.encoder = NULL;
11631 connector->encoder->connectors_active = false;
11632 connector->encoder->base.crtc = NULL;
11633}
11634
7fad798e
DV
11635static void intel_enable_pipe_a(struct drm_device *dev)
11636{
11637 struct intel_connector *connector;
11638 struct drm_connector *crt = NULL;
11639 struct intel_load_detect_pipe load_detect_temp;
11640
11641 /* We can't just switch on the pipe A, we need to set things up with a
11642 * proper mode and output configuration. As a gross hack, enable pipe A
11643 * by enabling the load detect pipe once. */
11644 list_for_each_entry(connector,
11645 &dev->mode_config.connector_list,
11646 base.head) {
11647 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11648 crt = &connector->base;
11649 break;
11650 }
11651 }
11652
11653 if (!crt)
11654 return;
11655
11656 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11657 intel_release_load_detect_pipe(crt, &load_detect_temp);
11658
652c393a 11659
7fad798e
DV
11660}
11661
fa555837
DV
11662static bool
11663intel_check_plane_mapping(struct intel_crtc *crtc)
11664{
7eb552ae
BW
11665 struct drm_device *dev = crtc->base.dev;
11666 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11667 u32 reg, val;
11668
7eb552ae 11669 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11670 return true;
11671
11672 reg = DSPCNTR(!crtc->plane);
11673 val = I915_READ(reg);
11674
11675 if ((val & DISPLAY_PLANE_ENABLE) &&
11676 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11677 return false;
11678
11679 return true;
11680}
11681
24929352
DV
11682static void intel_sanitize_crtc(struct intel_crtc *crtc)
11683{
11684 struct drm_device *dev = crtc->base.dev;
11685 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11686 u32 reg;
24929352 11687
24929352 11688 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11689 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11690 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11691
11692 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11693 * disable the crtc (and hence change the state) if it is wrong. Note
11694 * that gen4+ has a fixed plane -> pipe mapping. */
11695 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11696 struct intel_connector *connector;
11697 bool plane;
11698
24929352
DV
11699 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11700 crtc->base.base.id);
11701
11702 /* Pipe has the wrong plane attached and the plane is active.
11703 * Temporarily change the plane mapping and disable everything
11704 * ... */
11705 plane = crtc->plane;
11706 crtc->plane = !plane;
11707 dev_priv->display.crtc_disable(&crtc->base);
11708 crtc->plane = plane;
11709
11710 /* ... and break all links. */
11711 list_for_each_entry(connector, &dev->mode_config.connector_list,
11712 base.head) {
11713 if (connector->encoder->base.crtc != &crtc->base)
11714 continue;
11715
11716 intel_connector_break_all_links(connector);
11717 }
11718
11719 WARN_ON(crtc->active);
11720 crtc->base.enabled = false;
11721 }
24929352 11722
7fad798e
DV
11723 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11724 crtc->pipe == PIPE_A && !crtc->active) {
11725 /* BIOS forgot to enable pipe A, this mostly happens after
11726 * resume. Force-enable the pipe to fix this, the update_dpms
11727 * call below we restore the pipe to the right state, but leave
11728 * the required bits on. */
11729 intel_enable_pipe_a(dev);
11730 }
11731
24929352
DV
11732 /* Adjust the state of the output pipe according to whether we
11733 * have active connectors/encoders. */
11734 intel_crtc_update_dpms(&crtc->base);
11735
11736 if (crtc->active != crtc->base.enabled) {
11737 struct intel_encoder *encoder;
11738
11739 /* This can happen either due to bugs in the get_hw_state
11740 * functions or because the pipe is force-enabled due to the
11741 * pipe A quirk. */
11742 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11743 crtc->base.base.id,
11744 crtc->base.enabled ? "enabled" : "disabled",
11745 crtc->active ? "enabled" : "disabled");
11746
11747 crtc->base.enabled = crtc->active;
11748
11749 /* Because we only establish the connector -> encoder ->
11750 * crtc links if something is active, this means the
11751 * crtc is now deactivated. Break the links. connector
11752 * -> encoder links are only establish when things are
11753 * actually up, hence no need to break them. */
11754 WARN_ON(crtc->active);
11755
11756 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11757 WARN_ON(encoder->connectors_active);
11758 encoder->base.crtc = NULL;
11759 }
11760 }
4cc31489
DV
11761 if (crtc->active) {
11762 /*
11763 * We start out with underrun reporting disabled to avoid races.
11764 * For correct bookkeeping mark this on active crtcs.
11765 *
11766 * No protection against concurrent access is required - at
11767 * worst a fifo underrun happens which also sets this to false.
11768 */
11769 crtc->cpu_fifo_underrun_disabled = true;
11770 crtc->pch_fifo_underrun_disabled = true;
11771 }
24929352
DV
11772}
11773
11774static void intel_sanitize_encoder(struct intel_encoder *encoder)
11775{
11776 struct intel_connector *connector;
11777 struct drm_device *dev = encoder->base.dev;
11778
11779 /* We need to check both for a crtc link (meaning that the
11780 * encoder is active and trying to read from a pipe) and the
11781 * pipe itself being active. */
11782 bool has_active_crtc = encoder->base.crtc &&
11783 to_intel_crtc(encoder->base.crtc)->active;
11784
11785 if (encoder->connectors_active && !has_active_crtc) {
11786 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11787 encoder->base.base.id,
11788 drm_get_encoder_name(&encoder->base));
11789
11790 /* Connector is active, but has no active pipe. This is
11791 * fallout from our resume register restoring. Disable
11792 * the encoder manually again. */
11793 if (encoder->base.crtc) {
11794 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11795 encoder->base.base.id,
11796 drm_get_encoder_name(&encoder->base));
11797 encoder->disable(encoder);
11798 }
11799
11800 /* Inconsistent output/port/pipe state happens presumably due to
11801 * a bug in one of the get_hw_state functions. Or someplace else
11802 * in our code, like the register restore mess on resume. Clamp
11803 * things to off as a safer default. */
11804 list_for_each_entry(connector,
11805 &dev->mode_config.connector_list,
11806 base.head) {
11807 if (connector->encoder != encoder)
11808 continue;
11809
11810 intel_connector_break_all_links(connector);
11811 }
11812 }
11813 /* Enabled encoders without active connectors will be fixed in
11814 * the crtc fixup. */
11815}
11816
04098753 11817void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11818{
11819 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11820 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11821
04098753
ID
11822 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11823 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11824 i915_disable_vga(dev);
11825 }
11826}
11827
11828void i915_redisable_vga(struct drm_device *dev)
11829{
11830 struct drm_i915_private *dev_priv = dev->dev_private;
11831
8dc8a27c
PZ
11832 /* This function can be called both from intel_modeset_setup_hw_state or
11833 * at a very early point in our resume sequence, where the power well
11834 * structures are not yet restored. Since this function is at a very
11835 * paranoid "someone might have enabled VGA while we were not looking"
11836 * level, just check if the power well is enabled instead of trying to
11837 * follow the "don't touch the power well if we don't need it" policy
11838 * the rest of the driver uses. */
04098753 11839 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11840 return;
11841
04098753 11842 i915_redisable_vga_power_on(dev);
0fde901f
KM
11843}
11844
98ec7739
VS
11845static bool primary_get_hw_state(struct intel_crtc *crtc)
11846{
11847 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11848
11849 if (!crtc->active)
11850 return false;
11851
11852 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11853}
11854
30e984df 11855static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11856{
11857 struct drm_i915_private *dev_priv = dev->dev_private;
11858 enum pipe pipe;
24929352
DV
11859 struct intel_crtc *crtc;
11860 struct intel_encoder *encoder;
11861 struct intel_connector *connector;
5358901f 11862 int i;
24929352 11863
0e8ffe1b
DV
11864 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11865 base.head) {
88adfff1 11866 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11867
9953599b
DV
11868 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11869
0e8ffe1b
DV
11870 crtc->active = dev_priv->display.get_pipe_config(crtc,
11871 &crtc->config);
24929352
DV
11872
11873 crtc->base.enabled = crtc->active;
98ec7739 11874 crtc->primary_enabled = primary_get_hw_state(crtc);
24929352
DV
11875
11876 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11877 crtc->base.base.id,
11878 crtc->active ? "enabled" : "disabled");
11879 }
11880
5358901f 11881 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11882 if (HAS_DDI(dev))
6441ab5f
PZ
11883 intel_ddi_setup_hw_pll_state(dev);
11884
5358901f
DV
11885 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11886 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11887
11888 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11889 pll->active = 0;
11890 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11891 base.head) {
11892 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11893 pll->active++;
11894 }
11895 pll->refcount = pll->active;
11896
35c95375
DV
11897 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11898 pll->name, pll->refcount, pll->on);
5358901f
DV
11899 }
11900
24929352
DV
11901 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11902 base.head) {
11903 pipe = 0;
11904
11905 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11906 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11907 encoder->base.crtc = &crtc->base;
1d37b689 11908 encoder->get_config(encoder, &crtc->config);
24929352
DV
11909 } else {
11910 encoder->base.crtc = NULL;
11911 }
11912
11913 encoder->connectors_active = false;
6f2bcceb 11914 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11915 encoder->base.base.id,
11916 drm_get_encoder_name(&encoder->base),
11917 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11918 pipe_name(pipe));
24929352
DV
11919 }
11920
11921 list_for_each_entry(connector, &dev->mode_config.connector_list,
11922 base.head) {
11923 if (connector->get_hw_state(connector)) {
11924 connector->base.dpms = DRM_MODE_DPMS_ON;
11925 connector->encoder->connectors_active = true;
11926 connector->base.encoder = &connector->encoder->base;
11927 } else {
11928 connector->base.dpms = DRM_MODE_DPMS_OFF;
11929 connector->base.encoder = NULL;
11930 }
11931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11932 connector->base.base.id,
11933 drm_get_connector_name(&connector->base),
11934 connector->base.encoder ? "enabled" : "disabled");
11935 }
30e984df
DV
11936}
11937
11938/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11939 * and i915 state tracking structures. */
11940void intel_modeset_setup_hw_state(struct drm_device *dev,
11941 bool force_restore)
11942{
11943 struct drm_i915_private *dev_priv = dev->dev_private;
11944 enum pipe pipe;
30e984df
DV
11945 struct intel_crtc *crtc;
11946 struct intel_encoder *encoder;
35c95375 11947 int i;
30e984df
DV
11948
11949 intel_modeset_readout_hw_state(dev);
24929352 11950
babea61d
JB
11951 /*
11952 * Now that we have the config, copy it to each CRTC struct
11953 * Note that this could go away if we move to using crtc_config
11954 * checking everywhere.
11955 */
11956 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11957 base.head) {
d330a953 11958 if (crtc->active && i915.fastboot) {
f6a83288 11959 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11960 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11961 crtc->base.base.id);
11962 drm_mode_debug_printmodeline(&crtc->base.mode);
11963 }
11964 }
11965
24929352
DV
11966 /* HW state is read out, now we need to sanitize this mess. */
11967 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11968 base.head) {
11969 intel_sanitize_encoder(encoder);
11970 }
11971
11972 for_each_pipe(pipe) {
11973 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11974 intel_sanitize_crtc(crtc);
c0b03411 11975 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11976 }
9a935856 11977
35c95375
DV
11978 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11979 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11980
11981 if (!pll->on || pll->active)
11982 continue;
11983
11984 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11985
11986 pll->disable(dev_priv, pll);
11987 pll->on = false;
11988 }
11989
96f90c54 11990 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11991 ilk_wm_get_hw_state(dev);
11992
45e2b5f6 11993 if (force_restore) {
7d0bc1ea
VS
11994 i915_redisable_vga(dev);
11995
f30da187
DV
11996 /*
11997 * We need to use raw interfaces for restoring state to avoid
11998 * checking (bogus) intermediate states.
11999 */
45e2b5f6 12000 for_each_pipe(pipe) {
b5644d05
JB
12001 struct drm_crtc *crtc =
12002 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
12003
12004 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
f4510a27 12005 crtc->primary->fb);
45e2b5f6
DV
12006 }
12007 } else {
12008 intel_modeset_update_staged_output_state(dev);
12009 }
8af6cf88
DV
12010
12011 intel_modeset_check_state(dev);
2c7111db
CW
12012}
12013
12014void intel_modeset_gem_init(struct drm_device *dev)
12015{
484b41dd
JB
12016 struct drm_crtc *c;
12017 struct intel_framebuffer *fb;
12018
ae48434c
ID
12019 mutex_lock(&dev->struct_mutex);
12020 intel_init_gt_powersave(dev);
12021 mutex_unlock(&dev->struct_mutex);
12022
1833b134 12023 intel_modeset_init_hw(dev);
02e792fb
DV
12024
12025 intel_setup_overlay(dev);
484b41dd
JB
12026
12027 /*
12028 * Make sure any fbs we allocated at startup are properly
12029 * pinned & fenced. When we do the allocation it's too early
12030 * for this.
12031 */
12032 mutex_lock(&dev->struct_mutex);
12033 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
66e514c1 12034 if (!c->primary->fb)
484b41dd
JB
12035 continue;
12036
66e514c1 12037 fb = to_intel_framebuffer(c->primary->fb);
484b41dd
JB
12038 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12039 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12040 to_intel_crtc(c)->pipe);
66e514c1
DA
12041 drm_framebuffer_unreference(c->primary->fb);
12042 c->primary->fb = NULL;
484b41dd
JB
12043 }
12044 }
12045 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12046}
12047
4932e2c3
ID
12048void intel_connector_unregister(struct intel_connector *intel_connector)
12049{
12050 struct drm_connector *connector = &intel_connector->base;
12051
12052 intel_panel_destroy_backlight(connector);
12053 drm_sysfs_connector_remove(connector);
12054}
12055
79e53945
JB
12056void intel_modeset_cleanup(struct drm_device *dev)
12057{
652c393a
JB
12058 struct drm_i915_private *dev_priv = dev->dev_private;
12059 struct drm_crtc *crtc;
d9255d57 12060 struct drm_connector *connector;
652c393a 12061
fd0c0642
DV
12062 /*
12063 * Interrupts and polling as the first thing to avoid creating havoc.
12064 * Too much stuff here (turning of rps, connectors, ...) would
12065 * experience fancy races otherwise.
12066 */
12067 drm_irq_uninstall(dev);
12068 cancel_work_sync(&dev_priv->hotplug_work);
12069 /*
12070 * Due to the hpd irq storm handling the hotplug work can re-arm the
12071 * poll handlers. Hence disable polling after hpd handling is shut down.
12072 */
f87ea761 12073 drm_kms_helper_poll_fini(dev);
fd0c0642 12074
652c393a
JB
12075 mutex_lock(&dev->struct_mutex);
12076
723bfd70
JB
12077 intel_unregister_dsm_handler();
12078
652c393a
JB
12079 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
12080 /* Skip inactive CRTCs */
f4510a27 12081 if (!crtc->primary->fb)
652c393a
JB
12082 continue;
12083
3dec0095 12084 intel_increase_pllclock(crtc);
652c393a
JB
12085 }
12086
973d04f9 12087 intel_disable_fbc(dev);
e70236a8 12088
8090c6b9 12089 intel_disable_gt_powersave(dev);
0cdab21f 12090
930ebb46
DV
12091 ironlake_teardown_rc6(dev);
12092
69341a5e
KH
12093 mutex_unlock(&dev->struct_mutex);
12094
1630fe75
CW
12095 /* flush any delayed tasks or pending work */
12096 flush_scheduled_work();
12097
db31af1d
JN
12098 /* destroy the backlight and sysfs files before encoders/connectors */
12099 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
12100 struct intel_connector *intel_connector;
12101
12102 intel_connector = to_intel_connector(connector);
12103 intel_connector->unregister(intel_connector);
db31af1d 12104 }
d9255d57 12105
79e53945 12106 drm_mode_config_cleanup(dev);
4d7bb011
DV
12107
12108 intel_cleanup_overlay(dev);
ae48434c
ID
12109
12110 mutex_lock(&dev->struct_mutex);
12111 intel_cleanup_gt_powersave(dev);
12112 mutex_unlock(&dev->struct_mutex);
79e53945
JB
12113}
12114
f1c79df3
ZW
12115/*
12116 * Return which encoder is currently attached for connector.
12117 */
df0e9248 12118struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 12119{
df0e9248
CW
12120 return &intel_attached_encoder(connector)->base;
12121}
f1c79df3 12122
df0e9248
CW
12123void intel_connector_attach_encoder(struct intel_connector *connector,
12124 struct intel_encoder *encoder)
12125{
12126 connector->encoder = encoder;
12127 drm_mode_connector_attach_encoder(&connector->base,
12128 &encoder->base);
79e53945 12129}
28d52043
DA
12130
12131/*
12132 * set vga decode state - true == enable VGA decode
12133 */
12134int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12135{
12136 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 12137 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
12138 u16 gmch_ctrl;
12139
75fa041d
CW
12140 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12141 DRM_ERROR("failed to read control word\n");
12142 return -EIO;
12143 }
12144
c0cc8a55
CW
12145 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12146 return 0;
12147
28d52043
DA
12148 if (state)
12149 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12150 else
12151 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
12152
12153 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12154 DRM_ERROR("failed to write control word\n");
12155 return -EIO;
12156 }
12157
28d52043
DA
12158 return 0;
12159}
c4a1d9e4 12160
c4a1d9e4 12161struct intel_display_error_state {
ff57f1b0
PZ
12162
12163 u32 power_well_driver;
12164
63b66e5b
CW
12165 int num_transcoders;
12166
c4a1d9e4
CW
12167 struct intel_cursor_error_state {
12168 u32 control;
12169 u32 position;
12170 u32 base;
12171 u32 size;
52331309 12172 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
12173
12174 struct intel_pipe_error_state {
ddf9c536 12175 bool power_domain_on;
c4a1d9e4 12176 u32 source;
f301b1e1 12177 u32 stat;
52331309 12178 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
12179
12180 struct intel_plane_error_state {
12181 u32 control;
12182 u32 stride;
12183 u32 size;
12184 u32 pos;
12185 u32 addr;
12186 u32 surface;
12187 u32 tile_offset;
52331309 12188 } plane[I915_MAX_PIPES];
63b66e5b
CW
12189
12190 struct intel_transcoder_error_state {
ddf9c536 12191 bool power_domain_on;
63b66e5b
CW
12192 enum transcoder cpu_transcoder;
12193
12194 u32 conf;
12195
12196 u32 htotal;
12197 u32 hblank;
12198 u32 hsync;
12199 u32 vtotal;
12200 u32 vblank;
12201 u32 vsync;
12202 } transcoder[4];
c4a1d9e4
CW
12203};
12204
12205struct intel_display_error_state *
12206intel_display_capture_error_state(struct drm_device *dev)
12207{
fbee40df 12208 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 12209 struct intel_display_error_state *error;
63b66e5b
CW
12210 int transcoders[] = {
12211 TRANSCODER_A,
12212 TRANSCODER_B,
12213 TRANSCODER_C,
12214 TRANSCODER_EDP,
12215 };
c4a1d9e4
CW
12216 int i;
12217
63b66e5b
CW
12218 if (INTEL_INFO(dev)->num_pipes == 0)
12219 return NULL;
12220
9d1cb914 12221 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
12222 if (error == NULL)
12223 return NULL;
12224
190be112 12225 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
12226 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12227
52331309 12228 for_each_pipe(i) {
ddf9c536 12229 error->pipe[i].power_domain_on =
da7e29bd
ID
12230 intel_display_power_enabled_sw(dev_priv,
12231 POWER_DOMAIN_PIPE(i));
ddf9c536 12232 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
12233 continue;
12234
a18c4c3d
PZ
12235 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12236 error->cursor[i].control = I915_READ(CURCNTR(i));
12237 error->cursor[i].position = I915_READ(CURPOS(i));
12238 error->cursor[i].base = I915_READ(CURBASE(i));
12239 } else {
12240 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12241 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12242 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12243 }
c4a1d9e4
CW
12244
12245 error->plane[i].control = I915_READ(DSPCNTR(i));
12246 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 12247 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 12248 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
12249 error->plane[i].pos = I915_READ(DSPPOS(i));
12250 }
ca291363
PZ
12251 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12252 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
12253 if (INTEL_INFO(dev)->gen >= 4) {
12254 error->plane[i].surface = I915_READ(DSPSURF(i));
12255 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12256 }
12257
c4a1d9e4 12258 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1
ID
12259
12260 if (!HAS_PCH_SPLIT(dev))
12261 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
12262 }
12263
12264 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12265 if (HAS_DDI(dev_priv->dev))
12266 error->num_transcoders++; /* Account for eDP. */
12267
12268 for (i = 0; i < error->num_transcoders; i++) {
12269 enum transcoder cpu_transcoder = transcoders[i];
12270
ddf9c536 12271 error->transcoder[i].power_domain_on =
da7e29bd 12272 intel_display_power_enabled_sw(dev_priv,
38cc1daf 12273 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 12274 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
12275 continue;
12276
63b66e5b
CW
12277 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12278
12279 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12280 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12281 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12282 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12283 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12284 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12285 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
12286 }
12287
12288 return error;
12289}
12290
edc3d884
MK
12291#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12292
c4a1d9e4 12293void
edc3d884 12294intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
12295 struct drm_device *dev,
12296 struct intel_display_error_state *error)
12297{
12298 int i;
12299
63b66e5b
CW
12300 if (!error)
12301 return;
12302
edc3d884 12303 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 12304 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 12305 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 12306 error->power_well_driver);
52331309 12307 for_each_pipe(i) {
edc3d884 12308 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
12309 err_printf(m, " Power: %s\n",
12310 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 12311 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 12312 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
12313
12314 err_printf(m, "Plane [%d]:\n", i);
12315 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12316 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 12317 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
12318 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12319 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 12320 }
4b71a570 12321 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 12322 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 12323 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
12324 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12325 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
12326 }
12327
edc3d884
MK
12328 err_printf(m, "Cursor [%d]:\n", i);
12329 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12330 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12331 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 12332 }
63b66e5b
CW
12333
12334 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 12335 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 12336 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
12337 err_printf(m, " Power: %s\n",
12338 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
12339 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12340 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12341 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12342 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12343 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12344 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12345 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12346 }
c4a1d9e4 12347}