drm/i915: Remove the SPLL==270Mhz assumption from intel_fdi_link_freq()
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac 226static inline u32 /* units of 100MHz */
21a727b3
VS
227intel_fdi_link_freq(struct drm_i915_private *dev_priv,
228 const struct intel_crtc_state *pipe_config)
021357ac 229{
21a727b3
VS
230 if (HAS_DDI(dev_priv))
231 return pipe_config->port_clock; /* SPLL */
232 else if (IS_GEN5(dev_priv))
233 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 234 else
21a727b3 235 return 270000;
021357ac
CW
236}
237
5d536e28 238static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 239 .dot = { .min = 25000, .max = 350000 },
9c333719 240 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 241 .n = { .min = 2, .max = 16 },
0206e353
AJ
242 .m = { .min = 96, .max = 140 },
243 .m1 = { .min = 18, .max = 26 },
244 .m2 = { .min = 6, .max = 16 },
245 .p = { .min = 4, .max = 128 },
246 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
247 .p2 = { .dot_limit = 165000,
248 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
249};
250
5d536e28
DV
251static const intel_limit_t intel_limits_i8xx_dvo = {
252 .dot = { .min = 25000, .max = 350000 },
9c333719 253 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 254 .n = { .min = 2, .max = 16 },
5d536e28
DV
255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 4 },
262};
263
e4b36699 264static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 265 .dot = { .min = 25000, .max = 350000 },
9c333719 266 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 267 .n = { .min = 2, .max = 16 },
0206e353
AJ
268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 14, .p2_fast = 7 },
e4b36699 275};
273e27ca 276
e4b36699 277static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
278 .dot = { .min = 20000, .max = 400000 },
279 .vco = { .min = 1400000, .max = 2800000 },
280 .n = { .min = 1, .max = 6 },
281 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
282 .m1 = { .min = 8, .max = 18 },
283 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
284 .p = { .min = 5, .max = 80 },
285 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
286 .p2 = { .dot_limit = 200000,
287 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
288};
289
290static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
297 .p = { .min = 7, .max = 98 },
298 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
299 .p2 = { .dot_limit = 112000,
300 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
301};
302
273e27ca 303
e4b36699 304static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
305 .dot = { .min = 25000, .max = 270000 },
306 .vco = { .min = 1750000, .max = 3500000},
307 .n = { .min = 1, .max = 4 },
308 .m = { .min = 104, .max = 138 },
309 .m1 = { .min = 17, .max = 23 },
310 .m2 = { .min = 5, .max = 11 },
311 .p = { .min = 10, .max = 30 },
312 .p1 = { .min = 1, .max = 3},
313 .p2 = { .dot_limit = 270000,
314 .p2_slow = 10,
315 .p2_fast = 10
044c7c41 316 },
e4b36699
KP
317};
318
319static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
320 .dot = { .min = 22000, .max = 400000 },
321 .vco = { .min = 1750000, .max = 3500000},
322 .n = { .min = 1, .max = 4 },
323 .m = { .min = 104, .max = 138 },
324 .m1 = { .min = 16, .max = 23 },
325 .m2 = { .min = 5, .max = 11 },
326 .p = { .min = 5, .max = 80 },
327 .p1 = { .min = 1, .max = 8},
328 .p2 = { .dot_limit = 165000,
329 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
330};
331
332static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
333 .dot = { .min = 20000, .max = 115000 },
334 .vco = { .min = 1750000, .max = 3500000 },
335 .n = { .min = 1, .max = 3 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 17, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 28, .max = 112 },
340 .p1 = { .min = 2, .max = 8 },
341 .p2 = { .dot_limit = 0,
342 .p2_slow = 14, .p2_fast = 14
044c7c41 343 },
e4b36699
KP
344};
345
346static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
347 .dot = { .min = 80000, .max = 224000 },
348 .vco = { .min = 1750000, .max = 3500000 },
349 .n = { .min = 1, .max = 3 },
350 .m = { .min = 104, .max = 138 },
351 .m1 = { .min = 17, .max = 23 },
352 .m2 = { .min = 5, .max = 11 },
353 .p = { .min = 14, .max = 42 },
354 .p1 = { .min = 2, .max = 6 },
355 .p2 = { .dot_limit = 0,
356 .p2_slow = 7, .p2_fast = 7
044c7c41 357 },
e4b36699
KP
358};
359
f2b115e6 360static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
361 .dot = { .min = 20000, .max = 400000},
362 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 363 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
364 .n = { .min = 3, .max = 6 },
365 .m = { .min = 2, .max = 256 },
273e27ca 366 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
367 .m1 = { .min = 0, .max = 0 },
368 .m2 = { .min = 0, .max = 254 },
369 .p = { .min = 5, .max = 80 },
370 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
371 .p2 = { .dot_limit = 200000,
372 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
373};
374
f2b115e6 375static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
376 .dot = { .min = 20000, .max = 400000 },
377 .vco = { .min = 1700000, .max = 3500000 },
378 .n = { .min = 3, .max = 6 },
379 .m = { .min = 2, .max = 256 },
380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 7, .max = 112 },
383 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
384 .p2 = { .dot_limit = 112000,
385 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
386};
387
273e27ca
EA
388/* Ironlake / Sandybridge
389 *
390 * We calculate clock using (register_value + 2) for N/M1/M2, so here
391 * the range value for them is (actual_value - 2).
392 */
b91ad0ec 393static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
394 .dot = { .min = 25000, .max = 350000 },
395 .vco = { .min = 1760000, .max = 3510000 },
396 .n = { .min = 1, .max = 5 },
397 .m = { .min = 79, .max = 127 },
398 .m1 = { .min = 12, .max = 22 },
399 .m2 = { .min = 5, .max = 9 },
400 .p = { .min = 5, .max = 80 },
401 .p1 = { .min = 1, .max = 8 },
402 .p2 = { .dot_limit = 225000,
403 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
404};
405
b91ad0ec 406static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 3 },
410 .m = { .min = 79, .max = 118 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 28, .max = 112 },
414 .p1 = { .min = 2, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
417};
418
419static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 127 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 14, .max = 56 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
430};
431
273e27ca 432/* LVDS 100mhz refclk limits. */
b91ad0ec 433static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
434 .dot = { .min = 25000, .max = 350000 },
435 .vco = { .min = 1760000, .max = 3510000 },
436 .n = { .min = 1, .max = 2 },
437 .m = { .min = 79, .max = 126 },
438 .m1 = { .min = 12, .max = 22 },
439 .m2 = { .min = 5, .max = 9 },
440 .p = { .min = 28, .max = 112 },
0206e353 441 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
442 .p2 = { .dot_limit = 225000,
443 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
444};
445
446static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 3 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 14, .max = 42 },
0206e353 454 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
457};
458
dc730512 459static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
460 /*
461 * These are the data rate limits (measured in fast clocks)
462 * since those are the strictest limits we have. The fast
463 * clock and actual rate limits are more relaxed, so checking
464 * them would make no difference.
465 */
466 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 467 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 468 .n = { .min = 1, .max = 7 },
a0c4da24
JB
469 .m1 = { .min = 2, .max = 3 },
470 .m2 = { .min = 11, .max = 156 },
b99ab663 471 .p1 = { .min = 2, .max = 3 },
5fdc9c49 472 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
473};
474
ef9348c8
CML
475static const intel_limit_t intel_limits_chv = {
476 /*
477 * These are the data rate limits (measured in fast clocks)
478 * since those are the strictest limits we have. The fast
479 * clock and actual rate limits are more relaxed, so checking
480 * them would make no difference.
481 */
482 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 483 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
484 .n = { .min = 1, .max = 1 },
485 .m1 = { .min = 2, .max = 2 },
486 .m2 = { .min = 24 << 22, .max = 175 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 14 },
489};
490
5ab7b0b7
ID
491static const intel_limit_t intel_limits_bxt = {
492 /* FIXME: find real dot limits */
493 .dot = { .min = 0, .max = INT_MAX },
e6292556 494 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
495 .n = { .min = 1, .max = 1 },
496 .m1 = { .min = 2, .max = 2 },
497 /* FIXME: find real m2 limits */
498 .m2 = { .min = 2 << 22, .max = 255 << 22 },
499 .p1 = { .min = 2, .max = 4 },
500 .p2 = { .p2_slow = 1, .p2_fast = 20 },
501};
502
cdba954e
ACO
503static bool
504needs_modeset(struct drm_crtc_state *state)
505{
fc596660 506 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
507}
508
e0638cdf
PZ
509/**
510 * Returns whether any output on the specified pipe is of the specified type
511 */
4093561b 512bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 513{
409ee761 514 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
515 struct intel_encoder *encoder;
516
409ee761 517 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
518 if (encoder->type == type)
519 return true;
520
521 return false;
522}
523
d0737e1d
ACO
524/**
525 * Returns whether any output on the specified pipe will have the specified
526 * type after a staged modeset is complete, i.e., the same as
527 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
528 * encoder->crtc.
529 */
a93e255f
ACO
530static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
531 int type)
d0737e1d 532{
a93e255f 533 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 534 struct drm_connector *connector;
a93e255f 535 struct drm_connector_state *connector_state;
d0737e1d 536 struct intel_encoder *encoder;
a93e255f
ACO
537 int i, num_connectors = 0;
538
da3ced29 539 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
540 if (connector_state->crtc != crtc_state->base.crtc)
541 continue;
542
543 num_connectors++;
d0737e1d 544
a93e255f
ACO
545 encoder = to_intel_encoder(connector_state->best_encoder);
546 if (encoder->type == type)
d0737e1d 547 return true;
a93e255f
ACO
548 }
549
550 WARN_ON(num_connectors == 0);
d0737e1d
ACO
551
552 return false;
553}
554
a93e255f
ACO
555static const intel_limit_t *
556intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 557{
a93e255f 558 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 559 const intel_limit_t *limit;
b91ad0ec 560
a93e255f 561 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 562 if (intel_is_dual_link_lvds(dev)) {
1b894b59 563 if (refclk == 100000)
b91ad0ec
ZW
564 limit = &intel_limits_ironlake_dual_lvds_100m;
565 else
566 limit = &intel_limits_ironlake_dual_lvds;
567 } else {
1b894b59 568 if (refclk == 100000)
b91ad0ec
ZW
569 limit = &intel_limits_ironlake_single_lvds_100m;
570 else
571 limit = &intel_limits_ironlake_single_lvds;
572 }
c6bb3538 573 } else
b91ad0ec 574 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
575
576 return limit;
577}
578
a93e255f
ACO
579static const intel_limit_t *
580intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 581{
a93e255f 582 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
583 const intel_limit_t *limit;
584
a93e255f 585 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 586 if (intel_is_dual_link_lvds(dev))
e4b36699 587 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 588 else
e4b36699 589 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
591 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 592 limit = &intel_limits_g4x_hdmi;
a93e255f 593 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 594 limit = &intel_limits_g4x_sdvo;
044c7c41 595 } else /* The option is for other outputs */
e4b36699 596 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
597
598 return limit;
599}
600
a93e255f
ACO
601static const intel_limit_t *
602intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 603{
a93e255f 604 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
605 const intel_limit_t *limit;
606
5ab7b0b7
ID
607 if (IS_BROXTON(dev))
608 limit = &intel_limits_bxt;
609 else if (HAS_PCH_SPLIT(dev))
a93e255f 610 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 611 else if (IS_G4X(dev)) {
a93e255f 612 limit = intel_g4x_limit(crtc_state);
f2b115e6 613 } else if (IS_PINEVIEW(dev)) {
a93e255f 614 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 615 limit = &intel_limits_pineview_lvds;
2177832f 616 else
f2b115e6 617 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
618 } else if (IS_CHERRYVIEW(dev)) {
619 limit = &intel_limits_chv;
a0c4da24 620 } else if (IS_VALLEYVIEW(dev)) {
dc730512 621 limit = &intel_limits_vlv;
a6c45cf0 622 } else if (!IS_GEN2(dev)) {
a93e255f 623 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
624 limit = &intel_limits_i9xx_lvds;
625 else
626 limit = &intel_limits_i9xx_sdvo;
79e53945 627 } else {
a93e255f 628 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 629 limit = &intel_limits_i8xx_lvds;
a93e255f 630 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 631 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
632 else
633 limit = &intel_limits_i8xx_dac;
79e53945
JB
634 }
635 return limit;
636}
637
dccbea3b
ID
638/*
639 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
640 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
641 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
642 * The helpers' return value is the rate of the clock that is fed to the
643 * display engine's pipe which can be the above fast dot clock rate or a
644 * divided-down version of it.
645 */
f2b115e6 646/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 647static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 648{
2177832f
SL
649 clock->m = clock->m2 + 2;
650 clock->p = clock->p1 * clock->p2;
ed5ca77e 651 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 652 return 0;
fb03ac01
VS
653 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
654 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
655
656 return clock->dot;
2177832f
SL
657}
658
7429e9d4
DV
659static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
660{
661 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
662}
663
dccbea3b 664static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 665{
7429e9d4 666 clock->m = i9xx_dpll_compute_m(clock);
79e53945 667 clock->p = clock->p1 * clock->p2;
ed5ca77e 668 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 669 return 0;
fb03ac01
VS
670 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
671 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
672
673 return clock->dot;
79e53945
JB
674}
675
dccbea3b 676static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
677{
678 clock->m = clock->m1 * clock->m2;
679 clock->p = clock->p1 * clock->p2;
680 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 681 return 0;
589eca67
ID
682 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
683 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
684
685 return clock->dot / 5;
589eca67
ID
686}
687
dccbea3b 688int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
689{
690 clock->m = clock->m1 * clock->m2;
691 clock->p = clock->p1 * clock->p2;
692 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 693 return 0;
ef9348c8
CML
694 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
695 clock->n << 22);
696 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
697
698 return clock->dot / 5;
ef9348c8
CML
699}
700
7c04d1d9 701#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
702/**
703 * Returns whether the given set of divisors are valid for a given refclk with
704 * the given connectors.
705 */
706
1b894b59
CW
707static bool intel_PLL_is_valid(struct drm_device *dev,
708 const intel_limit_t *limit,
709 const intel_clock_t *clock)
79e53945 710{
f01b7962
VS
711 if (clock->n < limit->n.min || limit->n.max < clock->n)
712 INTELPllInvalid("n out of range\n");
79e53945 713 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 714 INTELPllInvalid("p1 out of range\n");
79e53945 715 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 716 INTELPllInvalid("m2 out of range\n");
79e53945 717 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 718 INTELPllInvalid("m1 out of range\n");
f01b7962 719
666a4537
WB
720 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
721 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
722 if (clock->m1 <= clock->m2)
723 INTELPllInvalid("m1 <= m2\n");
724
666a4537 725 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
726 if (clock->p < limit->p.min || limit->p.max < clock->p)
727 INTELPllInvalid("p out of range\n");
728 if (clock->m < limit->m.min || limit->m.max < clock->m)
729 INTELPllInvalid("m out of range\n");
730 }
731
79e53945 732 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 733 INTELPllInvalid("vco out of range\n");
79e53945
JB
734 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
735 * connector, etc., rather than just a single range.
736 */
737 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 738 INTELPllInvalid("dot out of range\n");
79e53945
JB
739
740 return true;
741}
742
3b1429d9
VS
743static int
744i9xx_select_p2_div(const intel_limit_t *limit,
745 const struct intel_crtc_state *crtc_state,
746 int target)
79e53945 747{
3b1429d9 748 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 749
a93e255f 750 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 751 /*
a210b028
DV
752 * For LVDS just rely on its current settings for dual-channel.
753 * We haven't figured out how to reliably set up different
754 * single/dual channel state, if we even can.
79e53945 755 */
1974cad0 756 if (intel_is_dual_link_lvds(dev))
3b1429d9 757 return limit->p2.p2_fast;
79e53945 758 else
3b1429d9 759 return limit->p2.p2_slow;
79e53945
JB
760 } else {
761 if (target < limit->p2.dot_limit)
3b1429d9 762 return limit->p2.p2_slow;
79e53945 763 else
3b1429d9 764 return limit->p2.p2_fast;
79e53945 765 }
3b1429d9
VS
766}
767
768static bool
769i9xx_find_best_dpll(const intel_limit_t *limit,
770 struct intel_crtc_state *crtc_state,
771 int target, int refclk, intel_clock_t *match_clock,
772 intel_clock_t *best_clock)
773{
774 struct drm_device *dev = crtc_state->base.crtc->dev;
775 intel_clock_t clock;
776 int err = target;
79e53945 777
0206e353 778 memset(best_clock, 0, sizeof(*best_clock));
79e53945 779
3b1429d9
VS
780 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
781
42158660
ZY
782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
783 clock.m1++) {
784 for (clock.m2 = limit->m2.min;
785 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 786 if (clock.m2 >= clock.m1)
42158660
ZY
787 break;
788 for (clock.n = limit->n.min;
789 clock.n <= limit->n.max; clock.n++) {
790 for (clock.p1 = limit->p1.min;
791 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
792 int this_err;
793
dccbea3b 794 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
797 continue;
798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
801
802 this_err = abs(clock.dot - target);
803 if (this_err < err) {
804 *best_clock = clock;
805 err = this_err;
806 }
807 }
808 }
809 }
810 }
811
812 return (err != target);
813}
814
815static bool
a93e255f
ACO
816pnv_find_best_dpll(const intel_limit_t *limit,
817 struct intel_crtc_state *crtc_state,
ee9300bb
DV
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
79e53945 820{
3b1429d9 821 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 822 intel_clock_t clock;
79e53945
JB
823 int err = target;
824
0206e353 825 memset(best_clock, 0, sizeof(*best_clock));
79e53945 826
3b1429d9
VS
827 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
828
42158660
ZY
829 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
830 clock.m1++) {
831 for (clock.m2 = limit->m2.min;
832 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
833 for (clock.n = limit->n.min;
834 clock.n <= limit->n.max; clock.n++) {
835 for (clock.p1 = limit->p1.min;
836 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
837 int this_err;
838
dccbea3b 839 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
840 if (!intel_PLL_is_valid(dev, limit,
841 &clock))
79e53945 842 continue;
cec2f356
SP
843 if (match_clock &&
844 clock.p != match_clock->p)
845 continue;
79e53945
JB
846
847 this_err = abs(clock.dot - target);
848 if (this_err < err) {
849 *best_clock = clock;
850 err = this_err;
851 }
852 }
853 }
854 }
855 }
856
857 return (err != target);
858}
859
d4906093 860static bool
a93e255f
ACO
861g4x_find_best_dpll(const intel_limit_t *limit,
862 struct intel_crtc_state *crtc_state,
ee9300bb
DV
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
d4906093 865{
3b1429d9 866 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
867 intel_clock_t clock;
868 int max_n;
3b1429d9 869 bool found = false;
6ba770dc
AJ
870 /* approximately equals target * 0.00585 */
871 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
872
873 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
874
875 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
876
d4906093 877 max_n = limit->n.max;
f77f13e2 878 /* based on hardware requirement, prefer smaller n to precision */
d4906093 879 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 880 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
881 for (clock.m1 = limit->m1.max;
882 clock.m1 >= limit->m1.min; clock.m1--) {
883 for (clock.m2 = limit->m2.max;
884 clock.m2 >= limit->m2.min; clock.m2--) {
885 for (clock.p1 = limit->p1.max;
886 clock.p1 >= limit->p1.min; clock.p1--) {
887 int this_err;
888
dccbea3b 889 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
d4906093 892 continue;
1b894b59
CW
893
894 this_err = abs(clock.dot - target);
d4906093
ML
895 if (this_err < err_most) {
896 *best_clock = clock;
897 err_most = this_err;
898 max_n = clock.n;
899 found = true;
900 }
901 }
902 }
903 }
904 }
2c07245f
ZW
905 return found;
906}
907
d5dd62bd
ID
908/*
909 * Check if the calculated PLL configuration is more optimal compared to the
910 * best configuration and error found so far. Return the calculated error.
911 */
912static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
913 const intel_clock_t *calculated_clock,
914 const intel_clock_t *best_clock,
915 unsigned int best_error_ppm,
916 unsigned int *error_ppm)
917{
9ca3ba01
ID
918 /*
919 * For CHV ignore the error and consider only the P value.
920 * Prefer a bigger P value based on HW requirements.
921 */
922 if (IS_CHERRYVIEW(dev)) {
923 *error_ppm = 0;
924
925 return calculated_clock->p > best_clock->p;
926 }
927
24be4e46
ID
928 if (WARN_ON_ONCE(!target_freq))
929 return false;
930
d5dd62bd
ID
931 *error_ppm = div_u64(1000000ULL *
932 abs(target_freq - calculated_clock->dot),
933 target_freq);
934 /*
935 * Prefer a better P value over a better (smaller) error if the error
936 * is small. Ensure this preference for future configurations too by
937 * setting the error to 0.
938 */
939 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
940 *error_ppm = 0;
941
942 return true;
943 }
944
945 return *error_ppm + 10 < best_error_ppm;
946}
947
a0c4da24 948static bool
a93e255f
ACO
949vlv_find_best_dpll(const intel_limit_t *limit,
950 struct intel_crtc_state *crtc_state,
ee9300bb
DV
951 int target, int refclk, intel_clock_t *match_clock,
952 intel_clock_t *best_clock)
a0c4da24 953{
a93e255f 954 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 955 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 956 intel_clock_t clock;
69e4f900 957 unsigned int bestppm = 1000000;
27e639bf
VS
958 /* min update 19.2 MHz */
959 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 960 bool found = false;
a0c4da24 961
6b4bf1c4
VS
962 target *= 5; /* fast clock */
963
964 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
965
966 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 967 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 968 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 969 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 970 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 971 clock.p = clock.p1 * clock.p2;
a0c4da24 972 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 973 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 974 unsigned int ppm;
69e4f900 975
6b4bf1c4
VS
976 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
977 refclk * clock.m1);
978
dccbea3b 979 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 980
f01b7962
VS
981 if (!intel_PLL_is_valid(dev, limit,
982 &clock))
43b0ac53
VS
983 continue;
984
d5dd62bd
ID
985 if (!vlv_PLL_is_optimal(dev, target,
986 &clock,
987 best_clock,
988 bestppm, &ppm))
989 continue;
6b4bf1c4 990
d5dd62bd
ID
991 *best_clock = clock;
992 bestppm = ppm;
993 found = true;
a0c4da24
JB
994 }
995 }
996 }
997 }
a0c4da24 998
49e497ef 999 return found;
a0c4da24 1000}
a4fc5ed6 1001
ef9348c8 1002static bool
a93e255f
ACO
1003chv_find_best_dpll(const intel_limit_t *limit,
1004 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1005 int target, int refclk, intel_clock_t *match_clock,
1006 intel_clock_t *best_clock)
1007{
a93e255f 1008 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1009 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1010 unsigned int best_error_ppm;
ef9348c8
CML
1011 intel_clock_t clock;
1012 uint64_t m2;
1013 int found = false;
1014
1015 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1016 best_error_ppm = 1000000;
ef9348c8
CML
1017
1018 /*
1019 * Based on hardware doc, the n always set to 1, and m1 always
1020 * set to 2. If requires to support 200Mhz refclk, we need to
1021 * revisit this because n may not 1 anymore.
1022 */
1023 clock.n = 1, clock.m1 = 2;
1024 target *= 5; /* fast clock */
1025
1026 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1027 for (clock.p2 = limit->p2.p2_fast;
1028 clock.p2 >= limit->p2.p2_slow;
1029 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1030 unsigned int error_ppm;
ef9348c8
CML
1031
1032 clock.p = clock.p1 * clock.p2;
1033
1034 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1035 clock.n) << 22, refclk * clock.m1);
1036
1037 if (m2 > INT_MAX/clock.m1)
1038 continue;
1039
1040 clock.m2 = m2;
1041
dccbea3b 1042 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1043
1044 if (!intel_PLL_is_valid(dev, limit, &clock))
1045 continue;
1046
9ca3ba01
ID
1047 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1048 best_error_ppm, &error_ppm))
1049 continue;
1050
1051 *best_clock = clock;
1052 best_error_ppm = error_ppm;
1053 found = true;
ef9348c8
CML
1054 }
1055 }
1056
1057 return found;
1058}
1059
5ab7b0b7
ID
1060bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1061 intel_clock_t *best_clock)
1062{
1063 int refclk = i9xx_get_refclk(crtc_state, 0);
1064
1065 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1066 target_clock, refclk, NULL, best_clock);
1067}
1068
20ddf665
VS
1069bool intel_crtc_active(struct drm_crtc *crtc)
1070{
1071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072
1073 /* Be paranoid as we can arrive here with only partial
1074 * state retrieved from the hardware during setup.
1075 *
241bfc38 1076 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1077 * as Haswell has gained clock readout/fastboot support.
1078 *
66e514c1 1079 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1080 * properly reconstruct framebuffers.
c3d1f436
MR
1081 *
1082 * FIXME: The intel_crtc->active here should be switched to
1083 * crtc->state->active once we have proper CRTC states wired up
1084 * for atomic.
20ddf665 1085 */
c3d1f436 1086 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1087 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1088}
1089
a5c961d1
PZ
1090enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1091 enum pipe pipe)
1092{
1093 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1095
6e3c9717 1096 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1097}
1098
fbf49ea2
VS
1099static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1100{
1101 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1102 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1103 u32 line1, line2;
1104 u32 line_mask;
1105
1106 if (IS_GEN2(dev))
1107 line_mask = DSL_LINEMASK_GEN2;
1108 else
1109 line_mask = DSL_LINEMASK_GEN3;
1110
1111 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1112 msleep(5);
fbf49ea2
VS
1113 line2 = I915_READ(reg) & line_mask;
1114
1115 return line1 == line2;
1116}
1117
ab7ad7f6
KP
1118/*
1119 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1120 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1121 *
1122 * After disabling a pipe, we can't wait for vblank in the usual way,
1123 * spinning on the vblank interrupt status bit, since we won't actually
1124 * see an interrupt when the pipe is disabled.
1125 *
ab7ad7f6
KP
1126 * On Gen4 and above:
1127 * wait for the pipe register state bit to turn off
1128 *
1129 * Otherwise:
1130 * wait for the display line value to settle (it usually
1131 * ends up stopping at the start of the next frame).
58e10eb9 1132 *
9d0498a2 1133 */
575f7ab7 1134static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1135{
575f7ab7 1136 struct drm_device *dev = crtc->base.dev;
9d0498a2 1137 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1138 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1139 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1140
1141 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1142 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1143
1144 /* Wait for the Pipe State to go off */
58e10eb9
CW
1145 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1146 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 } else {
ab7ad7f6 1149 /* Wait for the display line to settle */
fbf49ea2 1150 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1151 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1152 }
79e53945
JB
1153}
1154
b24e7179 1155/* Only for pre-ILK configs */
55607e8a
DV
1156void assert_pll(struct drm_i915_private *dev_priv,
1157 enum pipe pipe, bool state)
b24e7179 1158{
b24e7179
JB
1159 u32 val;
1160 bool cur_state;
1161
649636ef 1162 val = I915_READ(DPLL(pipe));
b24e7179 1163 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1164 I915_STATE_WARN(cur_state != state,
b24e7179 1165 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1166 onoff(state), onoff(cur_state));
b24e7179 1167}
b24e7179 1168
23538ef1
JN
1169/* XXX: the dsi pll is shared between MIPI DSI ports */
1170static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1171{
1172 u32 val;
1173 bool cur_state;
1174
a580516d 1175 mutex_lock(&dev_priv->sb_lock);
23538ef1 1176 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1177 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1178
1179 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1180 I915_STATE_WARN(cur_state != state,
23538ef1 1181 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1182 onoff(state), onoff(cur_state));
23538ef1
JN
1183}
1184#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1185#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1186
55607e8a 1187struct intel_shared_dpll *
e2b78267
DV
1188intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1189{
1190 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1191
6e3c9717 1192 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1193 return NULL;
1194
6e3c9717 1195 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1196}
1197
040484af 1198/* For ILK+ */
55607e8a
DV
1199void assert_shared_dpll(struct drm_i915_private *dev_priv,
1200 struct intel_shared_dpll *pll,
1201 bool state)
040484af 1202{
040484af 1203 bool cur_state;
5358901f 1204 struct intel_dpll_hw_state hw_state;
040484af 1205
87ad3212 1206 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1207 return;
ee7b9f93 1208
5358901f 1209 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1210 I915_STATE_WARN(cur_state != state,
5358901f 1211 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1212 pll->name, onoff(state), onoff(cur_state));
040484af 1213}
040484af
JB
1214
1215static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
040484af 1218 bool cur_state;
ad80a810
PZ
1219 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1220 pipe);
040484af 1221
affa9354
PZ
1222 if (HAS_DDI(dev_priv->dev)) {
1223 /* DDI does not have a specific FDI_TX register */
649636ef 1224 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1225 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1226 } else {
649636ef 1227 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1228 cur_state = !!(val & FDI_TX_ENABLE);
1229 }
e2c719b7 1230 I915_STATE_WARN(cur_state != state,
040484af 1231 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1232 onoff(state), onoff(cur_state));
040484af
JB
1233}
1234#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1235#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1236
1237static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1238 enum pipe pipe, bool state)
1239{
040484af
JB
1240 u32 val;
1241 bool cur_state;
1242
649636ef 1243 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1244 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1245 I915_STATE_WARN(cur_state != state,
040484af 1246 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1247 onoff(state), onoff(cur_state));
040484af
JB
1248}
1249#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1250#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1251
1252static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe)
1254{
040484af
JB
1255 u32 val;
1256
1257 /* ILK FDI PLL is always enabled */
3d13ef2e 1258 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1259 return;
1260
bf507ef7 1261 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1262 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1263 return;
1264
649636ef 1265 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1266 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1267}
1268
55607e8a
DV
1269void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1270 enum pipe pipe, bool state)
040484af 1271{
040484af 1272 u32 val;
55607e8a 1273 bool cur_state;
040484af 1274
649636ef 1275 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1276 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1277 I915_STATE_WARN(cur_state != state,
55607e8a 1278 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1279 onoff(state), onoff(cur_state));
040484af
JB
1280}
1281
b680c37a
DV
1282void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1283 enum pipe pipe)
ea0760cf 1284{
bedd4dba 1285 struct drm_device *dev = dev_priv->dev;
f0f59a00 1286 i915_reg_t pp_reg;
ea0760cf
JB
1287 u32 val;
1288 enum pipe panel_pipe = PIPE_A;
0de3b485 1289 bool locked = true;
ea0760cf 1290
bedd4dba
JN
1291 if (WARN_ON(HAS_DDI(dev)))
1292 return;
1293
1294 if (HAS_PCH_SPLIT(dev)) {
1295 u32 port_sel;
1296
ea0760cf 1297 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1298 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1299
1300 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1301 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1302 panel_pipe = PIPE_B;
1303 /* XXX: else fix for eDP */
666a4537 1304 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1305 /* presumably write lock depends on pipe, not port select */
1306 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1307 panel_pipe = pipe;
ea0760cf
JB
1308 } else {
1309 pp_reg = PP_CONTROL;
bedd4dba
JN
1310 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1311 panel_pipe = PIPE_B;
ea0760cf
JB
1312 }
1313
1314 val = I915_READ(pp_reg);
1315 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1316 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1317 locked = false;
1318
e2c719b7 1319 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1320 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1321 pipe_name(pipe));
ea0760cf
JB
1322}
1323
93ce0ba6
JN
1324static void assert_cursor(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, bool state)
1326{
1327 struct drm_device *dev = dev_priv->dev;
1328 bool cur_state;
1329
d9d82081 1330 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1331 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1332 else
5efb3e28 1333 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1334
e2c719b7 1335 I915_STATE_WARN(cur_state != state,
93ce0ba6 1336 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1337 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1338}
1339#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1340#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1341
b840d907
JB
1342void assert_pipe(struct drm_i915_private *dev_priv,
1343 enum pipe pipe, bool state)
b24e7179 1344{
63d7bbe9 1345 bool cur_state;
702e7a56
PZ
1346 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1347 pipe);
4feed0eb 1348 enum intel_display_power_domain power_domain;
b24e7179 1349
b6b5d049
VS
1350 /* if we need the pipe quirk it must be always on */
1351 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1352 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1353 state = true;
1354
4feed0eb
ID
1355 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1356 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1357 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1358 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1359
1360 intel_display_power_put(dev_priv, power_domain);
1361 } else {
1362 cur_state = false;
69310161
PZ
1363 }
1364
e2c719b7 1365 I915_STATE_WARN(cur_state != state,
63d7bbe9 1366 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1367 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1368}
1369
931872fc
CW
1370static void assert_plane(struct drm_i915_private *dev_priv,
1371 enum plane plane, bool state)
b24e7179 1372{
b24e7179 1373 u32 val;
931872fc 1374 bool cur_state;
b24e7179 1375
649636ef 1376 val = I915_READ(DSPCNTR(plane));
931872fc 1377 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1378 I915_STATE_WARN(cur_state != state,
931872fc 1379 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1380 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1381}
1382
931872fc
CW
1383#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1384#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1385
b24e7179
JB
1386static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe)
1388{
653e1026 1389 struct drm_device *dev = dev_priv->dev;
649636ef 1390 int i;
b24e7179 1391
653e1026
VS
1392 /* Primary planes are fixed to pipes on gen4+ */
1393 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1394 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1395 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1396 "plane %c assertion failure, should be disabled but not\n",
1397 plane_name(pipe));
19ec1358 1398 return;
28c05794 1399 }
19ec1358 1400
b24e7179 1401 /* Need to check both planes against the pipe */
055e393f 1402 for_each_pipe(dev_priv, i) {
649636ef
VS
1403 u32 val = I915_READ(DSPCNTR(i));
1404 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1405 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1406 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1407 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1408 plane_name(i), pipe_name(pipe));
b24e7179
JB
1409 }
1410}
1411
19332d7a
JB
1412static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe)
1414{
20674eef 1415 struct drm_device *dev = dev_priv->dev;
649636ef 1416 int sprite;
19332d7a 1417
7feb8b88 1418 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1419 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1420 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1421 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1422 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1423 sprite, pipe_name(pipe));
1424 }
666a4537 1425 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1426 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1427 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1428 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1430 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1431 }
1432 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1433 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1434 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1436 plane_name(pipe), pipe_name(pipe));
1437 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1438 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1439 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1440 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1441 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1442 }
1443}
1444
08c71e5e
VS
1445static void assert_vblank_disabled(struct drm_crtc *crtc)
1446{
e2c719b7 1447 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1448 drm_crtc_vblank_put(crtc);
1449}
1450
89eff4be 1451static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1452{
1453 u32 val;
1454 bool enabled;
1455
e2c719b7 1456 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1457
92f2584a
JB
1458 val = I915_READ(PCH_DREF_CONTROL);
1459 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1460 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1461 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1462}
1463
ab9412ba
DV
1464static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe)
92f2584a 1466{
92f2584a
JB
1467 u32 val;
1468 bool enabled;
1469
649636ef 1470 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1471 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1472 I915_STATE_WARN(enabled,
9db4a9c7
JB
1473 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1474 pipe_name(pipe));
92f2584a
JB
1475}
1476
4e634389
KP
1477static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1479{
1480 if ((val & DP_PORT_EN) == 0)
1481 return false;
1482
1483 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1484 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1548 enum pipe pipe, i915_reg_t reg,
1549 u32 port_sel)
291906f1 1550{
47a05eca 1551 u32 val = I915_READ(reg);
e2c719b7 1552 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1553 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1554 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1555
e2c719b7 1556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1557 && (val & DP_PIPEB_SELECT),
de9a35ab 1558 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1559}
1560
1561static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1562 enum pipe pipe, i915_reg_t reg)
291906f1 1563{
47a05eca 1564 u32 val = I915_READ(reg);
e2c719b7 1565 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1566 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1567 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1568
e2c719b7 1569 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1570 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1571 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1572}
1573
1574static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1575 enum pipe pipe)
1576{
291906f1 1577 u32 val;
291906f1 1578
f0575e92
KP
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1582
649636ef 1583 val = I915_READ(PCH_ADPA);
e2c719b7 1584 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
649636ef 1588 val = I915_READ(PCH_LVDS);
e2c719b7 1589 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1590 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1591 pipe_name(pipe));
291906f1 1592
e2debe91
PZ
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1596}
1597
d288f65f 1598static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1599 const struct intel_crtc_state *pipe_config)
87442f73 1600{
426115cf
DV
1601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1603 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1604 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1605
426115cf 1606 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1607
87442f73 1608 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1609 if (IS_MOBILE(dev_priv->dev))
426115cf 1610 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1611
426115cf
DV
1612 I915_WRITE(reg, dpll);
1613 POSTING_READ(reg);
1614 udelay(150);
1615
1616 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1617 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1618
d288f65f 1619 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1620 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1621
1622 /* We do this three times for luck */
426115cf 1623 I915_WRITE(reg, dpll);
87442f73
DV
1624 POSTING_READ(reg);
1625 udelay(150); /* wait for warmup */
426115cf 1626 I915_WRITE(reg, dpll);
87442f73
DV
1627 POSTING_READ(reg);
1628 udelay(150); /* wait for warmup */
426115cf 1629 I915_WRITE(reg, dpll);
87442f73
DV
1630 POSTING_READ(reg);
1631 udelay(150); /* wait for warmup */
1632}
1633
d288f65f 1634static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1635 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1636{
1637 struct drm_device *dev = crtc->base.dev;
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 int pipe = crtc->pipe;
1640 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1641 u32 tmp;
1642
1643 assert_pipe_disabled(dev_priv, crtc->pipe);
1644
a580516d 1645 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1646
1647 /* Enable back the 10bit clock to display controller */
1648 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1649 tmp |= DPIO_DCLKP_EN;
1650 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1651
54433e91
VS
1652 mutex_unlock(&dev_priv->sb_lock);
1653
9d556c99
CML
1654 /*
1655 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1656 */
1657 udelay(1);
1658
1659 /* Enable PLL */
d288f65f 1660 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1661
1662 /* Check PLL is locked */
a11b0703 1663 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1664 DRM_ERROR("PLL %d failed to lock\n", pipe);
1665
a11b0703 1666 /* not sure when this should be written */
d288f65f 1667 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1668 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1669}
1670
1c4e0274
VS
1671static int intel_num_dvo_pipes(struct drm_device *dev)
1672{
1673 struct intel_crtc *crtc;
1674 int count = 0;
1675
1676 for_each_intel_crtc(dev, crtc)
3538b9df 1677 count += crtc->base.state->active &&
409ee761 1678 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1679
1680 return count;
1681}
1682
66e3d5c0 1683static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1684{
66e3d5c0
DV
1685 struct drm_device *dev = crtc->base.dev;
1686 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1687 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1688 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1689
66e3d5c0 1690 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1691
63d7bbe9 1692 /* No really, not for ILK+ */
3d13ef2e 1693 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1694
1695 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1696 if (IS_MOBILE(dev) && !IS_I830(dev))
1697 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1698
1c4e0274
VS
1699 /* Enable DVO 2x clock on both PLLs if necessary */
1700 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1701 /*
1702 * It appears to be important that we don't enable this
1703 * for the current pipe before otherwise configuring the
1704 * PLL. No idea how this should be handled if multiple
1705 * DVO outputs are enabled simultaneosly.
1706 */
1707 dpll |= DPLL_DVO_2X_MODE;
1708 I915_WRITE(DPLL(!crtc->pipe),
1709 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1710 }
66e3d5c0 1711
c2b63374
VS
1712 /*
1713 * Apparently we need to have VGA mode enabled prior to changing
1714 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1715 * dividers, even though the register value does change.
1716 */
1717 I915_WRITE(reg, 0);
1718
8e7a65aa
VS
1719 I915_WRITE(reg, dpll);
1720
66e3d5c0
DV
1721 /* Wait for the clocks to stabilize. */
1722 POSTING_READ(reg);
1723 udelay(150);
1724
1725 if (INTEL_INFO(dev)->gen >= 4) {
1726 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1727 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1728 } else {
1729 /* The pixel multiplier can only be updated once the
1730 * DPLL is enabled and the clocks are stable.
1731 *
1732 * So write it again.
1733 */
1734 I915_WRITE(reg, dpll);
1735 }
63d7bbe9
JB
1736
1737 /* We do this three times for luck */
66e3d5c0 1738 I915_WRITE(reg, dpll);
63d7bbe9
JB
1739 POSTING_READ(reg);
1740 udelay(150); /* wait for warmup */
66e3d5c0 1741 I915_WRITE(reg, dpll);
63d7bbe9
JB
1742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
1747}
1748
1749/**
50b44a44 1750 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1751 * @dev_priv: i915 private structure
1752 * @pipe: pipe PLL to disable
1753 *
1754 * Disable the PLL for @pipe, making sure the pipe is off first.
1755 *
1756 * Note! This is for pre-ILK only.
1757 */
1c4e0274 1758static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1759{
1c4e0274
VS
1760 struct drm_device *dev = crtc->base.dev;
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762 enum pipe pipe = crtc->pipe;
1763
1764 /* Disable DVO 2x clock on both PLLs if necessary */
1765 if (IS_I830(dev) &&
409ee761 1766 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1767 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1768 I915_WRITE(DPLL(PIPE_B),
1769 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1770 I915_WRITE(DPLL(PIPE_A),
1771 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1772 }
1773
b6b5d049
VS
1774 /* Don't disable pipe or pipe PLLs if needed */
1775 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1776 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1777 return;
1778
1779 /* Make sure the pipe isn't still relying on us */
1780 assert_pipe_disabled(dev_priv, pipe);
1781
b8afb911 1782 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1783 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1784}
1785
f6071166
JB
1786static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1787{
b8afb911 1788 u32 val;
f6071166
JB
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
e5cbfbfb
ID
1793 /*
1794 * Leave integrated clock source and reference clock enabled for pipe B.
1795 * The latter is needed for VGA hotplug / manual detection.
1796 */
b8afb911 1797 val = DPLL_VGA_MODE_DIS;
f6071166 1798 if (pipe == PIPE_B)
60bfe44f 1799 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1800 I915_WRITE(DPLL(pipe), val);
1801 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1802
1803}
1804
1805static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1806{
d752048d 1807 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1808 u32 val;
1809
a11b0703
VS
1810 /* Make sure the pipe isn't still relying on us */
1811 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1812
a11b0703 1813 /* Set PLL en = 0 */
60bfe44f
VS
1814 val = DPLL_SSC_REF_CLK_CHV |
1815 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1816 if (pipe != PIPE_A)
1817 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1818 I915_WRITE(DPLL(pipe), val);
1819 POSTING_READ(DPLL(pipe));
d752048d 1820
a580516d 1821 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1822
1823 /* Disable 10bit clock to display controller */
1824 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1825 val &= ~DPIO_DCLKP_EN;
1826 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1827
a580516d 1828 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1829}
1830
e4607fcf 1831void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1832 struct intel_digital_port *dport,
1833 unsigned int expected_mask)
89b667f8
JB
1834{
1835 u32 port_mask;
f0f59a00 1836 i915_reg_t dpll_reg;
89b667f8 1837
e4607fcf
CML
1838 switch (dport->port) {
1839 case PORT_B:
89b667f8 1840 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1841 dpll_reg = DPLL(0);
e4607fcf
CML
1842 break;
1843 case PORT_C:
89b667f8 1844 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1845 dpll_reg = DPLL(0);
9b6de0a1 1846 expected_mask <<= 4;
00fc31b7
CML
1847 break;
1848 case PORT_D:
1849 port_mask = DPLL_PORTD_READY_MASK;
1850 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1851 break;
1852 default:
1853 BUG();
1854 }
89b667f8 1855
9b6de0a1
VS
1856 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1857 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1858 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1859}
1860
b14b1055
DV
1861static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1862{
1863 struct drm_device *dev = crtc->base.dev;
1864 struct drm_i915_private *dev_priv = dev->dev_private;
1865 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1866
be19f0ff
CW
1867 if (WARN_ON(pll == NULL))
1868 return;
1869
3e369b76 1870 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1871 if (pll->active == 0) {
1872 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1873 WARN_ON(pll->on);
1874 assert_shared_dpll_disabled(dev_priv, pll);
1875
1876 pll->mode_set(dev_priv, pll);
1877 }
1878}
1879
92f2584a 1880/**
85b3894f 1881 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1882 * @dev_priv: i915 private structure
1883 * @pipe: pipe PLL to enable
1884 *
1885 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1886 * drives the transcoder clock.
1887 */
85b3894f 1888static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1889{
3d13ef2e
DL
1890 struct drm_device *dev = crtc->base.dev;
1891 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1892 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1893
87a875bb 1894 if (WARN_ON(pll == NULL))
48da64a8
CW
1895 return;
1896
3e369b76 1897 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1898 return;
ee7b9f93 1899
74dd6928 1900 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1901 pll->name, pll->active, pll->on,
e2b78267 1902 crtc->base.base.id);
92f2584a 1903
cdbd2316
DV
1904 if (pll->active++) {
1905 WARN_ON(!pll->on);
e9d6944e 1906 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1907 return;
1908 }
f4a091c7 1909 WARN_ON(pll->on);
ee7b9f93 1910
bd2bb1b9
PZ
1911 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1912
46edb027 1913 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1914 pll->enable(dev_priv, pll);
ee7b9f93 1915 pll->on = true;
92f2584a
JB
1916}
1917
f6daaec2 1918static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1919{
3d13ef2e
DL
1920 struct drm_device *dev = crtc->base.dev;
1921 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1922 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1923
92f2584a 1924 /* PCH only available on ILK+ */
80aa9312
JB
1925 if (INTEL_INFO(dev)->gen < 5)
1926 return;
1927
eddfcbcd
ML
1928 if (pll == NULL)
1929 return;
92f2584a 1930
eddfcbcd 1931 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1932 return;
7a419866 1933
46edb027
DV
1934 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1935 pll->name, pll->active, pll->on,
e2b78267 1936 crtc->base.base.id);
7a419866 1937
48da64a8 1938 if (WARN_ON(pll->active == 0)) {
e9d6944e 1939 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1940 return;
1941 }
1942
e9d6944e 1943 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1944 WARN_ON(!pll->on);
cdbd2316 1945 if (--pll->active)
7a419866 1946 return;
ee7b9f93 1947
46edb027 1948 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1949 pll->disable(dev_priv, pll);
ee7b9f93 1950 pll->on = false;
bd2bb1b9
PZ
1951
1952 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1953}
1954
b8a4f404
PZ
1955static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
040484af 1957{
23670b32 1958 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1959 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1961 i915_reg_t reg;
1962 uint32_t val, pipeconf_val;
040484af
JB
1963
1964 /* PCH only available on ILK+ */
55522f37 1965 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1966
1967 /* Make sure PCH DPLL is enabled */
e72f9fbf 1968 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1969 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1970
1971 /* FDI must be feeding us bits for PCH ports */
1972 assert_fdi_tx_enabled(dev_priv, pipe);
1973 assert_fdi_rx_enabled(dev_priv, pipe);
1974
23670b32
DV
1975 if (HAS_PCH_CPT(dev)) {
1976 /* Workaround: Set the timing override bit before enabling the
1977 * pch transcoder. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
59c859d6 1982 }
23670b32 1983
ab9412ba 1984 reg = PCH_TRANSCONF(pipe);
040484af 1985 val = I915_READ(reg);
5f7f726d 1986 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1987
1988 if (HAS_PCH_IBX(dev_priv->dev)) {
1989 /*
c5de7c6f
VS
1990 * Make the BPC in transcoder be consistent with
1991 * that in pipeconf reg. For HDMI we must use 8bpc
1992 * here for both 8bpc and 12bpc.
e9bcff5c 1993 */
dfd07d72 1994 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1995 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1996 val |= PIPECONF_8BPC;
1997 else
1998 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1999 }
5f7f726d
PZ
2000
2001 val &= ~TRANS_INTERLACE_MASK;
2002 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2003 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2004 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2005 val |= TRANS_LEGACY_INTERLACED_ILK;
2006 else
2007 val |= TRANS_INTERLACED;
5f7f726d
PZ
2008 else
2009 val |= TRANS_PROGRESSIVE;
2010
040484af
JB
2011 I915_WRITE(reg, val | TRANS_ENABLE);
2012 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2013 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2014}
2015
8fb033d7 2016static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2017 enum transcoder cpu_transcoder)
040484af 2018{
8fb033d7 2019 u32 val, pipeconf_val;
8fb033d7
PZ
2020
2021 /* PCH only available on ILK+ */
55522f37 2022 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2023
8fb033d7 2024 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2025 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2026 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2027
223a6fdf 2028 /* Workaround: set timing override bit. */
36c0d0cf 2029 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2030 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2031 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2032
25f3ef11 2033 val = TRANS_ENABLE;
937bb610 2034 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2035
9a76b1c6
PZ
2036 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2037 PIPECONF_INTERLACED_ILK)
a35f2679 2038 val |= TRANS_INTERLACED;
8fb033d7
PZ
2039 else
2040 val |= TRANS_PROGRESSIVE;
2041
ab9412ba
DV
2042 I915_WRITE(LPT_TRANSCONF, val);
2043 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2044 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2045}
2046
b8a4f404
PZ
2047static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2048 enum pipe pipe)
040484af 2049{
23670b32 2050 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2051 i915_reg_t reg;
2052 uint32_t val;
040484af
JB
2053
2054 /* FDI relies on the transcoder */
2055 assert_fdi_tx_disabled(dev_priv, pipe);
2056 assert_fdi_rx_disabled(dev_priv, pipe);
2057
291906f1
JB
2058 /* Ports must be off as well */
2059 assert_pch_ports_disabled(dev_priv, pipe);
2060
ab9412ba 2061 reg = PCH_TRANSCONF(pipe);
040484af
JB
2062 val = I915_READ(reg);
2063 val &= ~TRANS_ENABLE;
2064 I915_WRITE(reg, val);
2065 /* wait for PCH transcoder off, transcoder state */
2066 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2067 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2068
c465613b 2069 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2070 /* Workaround: Clear the timing override chicken bit again. */
2071 reg = TRANS_CHICKEN2(pipe);
2072 val = I915_READ(reg);
2073 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2074 I915_WRITE(reg, val);
2075 }
040484af
JB
2076}
2077
ab4d966c 2078static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2079{
8fb033d7
PZ
2080 u32 val;
2081
ab9412ba 2082 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2083 val &= ~TRANS_ENABLE;
ab9412ba 2084 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2085 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2086 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2087 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2088
2089 /* Workaround: clear timing override bit. */
36c0d0cf 2090 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2092 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2093}
2094
b24e7179 2095/**
309cfea8 2096 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2097 * @crtc: crtc responsible for the pipe
b24e7179 2098 *
0372264a 2099 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2100 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2101 */
e1fdc473 2102static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2103{
0372264a
PZ
2104 struct drm_device *dev = crtc->base.dev;
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106 enum pipe pipe = crtc->pipe;
1a70a728 2107 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2108 enum pipe pch_transcoder;
f0f59a00 2109 i915_reg_t reg;
b24e7179
JB
2110 u32 val;
2111
9e2ee2dd
VS
2112 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2113
58c6eaa2 2114 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2115 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2116 assert_sprites_disabled(dev_priv, pipe);
2117
681e5811 2118 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2119 pch_transcoder = TRANSCODER_A;
2120 else
2121 pch_transcoder = pipe;
2122
b24e7179
JB
2123 /*
2124 * A pipe without a PLL won't actually be able to drive bits from
2125 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2126 * need the check.
2127 */
50360403 2128 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2129 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2130 assert_dsi_pll_enabled(dev_priv);
2131 else
2132 assert_pll_enabled(dev_priv, pipe);
040484af 2133 else {
6e3c9717 2134 if (crtc->config->has_pch_encoder) {
040484af 2135 /* if driving the PCH, we need FDI enabled */
cc391bbb 2136 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2137 assert_fdi_tx_pll_enabled(dev_priv,
2138 (enum pipe) cpu_transcoder);
040484af
JB
2139 }
2140 /* FIXME: assert CPU port conditions for SNB+ */
2141 }
b24e7179 2142
702e7a56 2143 reg = PIPECONF(cpu_transcoder);
b24e7179 2144 val = I915_READ(reg);
7ad25d48 2145 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2146 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2147 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2148 return;
7ad25d48 2149 }
00d70b15
CW
2150
2151 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2152 POSTING_READ(reg);
b7792d8b
VS
2153
2154 /*
2155 * Until the pipe starts DSL will read as 0, which would cause
2156 * an apparent vblank timestamp jump, which messes up also the
2157 * frame count when it's derived from the timestamps. So let's
2158 * wait for the pipe to start properly before we call
2159 * drm_crtc_vblank_on()
2160 */
2161 if (dev->max_vblank_count == 0 &&
2162 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2163 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2164}
2165
2166/**
309cfea8 2167 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2168 * @crtc: crtc whose pipes is to be disabled
b24e7179 2169 *
575f7ab7
VS
2170 * Disable the pipe of @crtc, making sure that various hardware
2171 * specific requirements are met, if applicable, e.g. plane
2172 * disabled, panel fitter off, etc.
b24e7179
JB
2173 *
2174 * Will wait until the pipe has shut down before returning.
2175 */
575f7ab7 2176static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2177{
575f7ab7 2178 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2179 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2180 enum pipe pipe = crtc->pipe;
f0f59a00 2181 i915_reg_t reg;
b24e7179
JB
2182 u32 val;
2183
9e2ee2dd
VS
2184 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2185
b24e7179
JB
2186 /*
2187 * Make sure planes won't keep trying to pump pixels to us,
2188 * or we might hang the display.
2189 */
2190 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2191 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2192 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2193
702e7a56 2194 reg = PIPECONF(cpu_transcoder);
b24e7179 2195 val = I915_READ(reg);
00d70b15
CW
2196 if ((val & PIPECONF_ENABLE) == 0)
2197 return;
2198
67adc644
VS
2199 /*
2200 * Double wide has implications for planes
2201 * so best keep it disabled when not needed.
2202 */
6e3c9717 2203 if (crtc->config->double_wide)
67adc644
VS
2204 val &= ~PIPECONF_DOUBLE_WIDE;
2205
2206 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2207 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2208 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2209 val &= ~PIPECONF_ENABLE;
2210
2211 I915_WRITE(reg, val);
2212 if ((val & PIPECONF_ENABLE) == 0)
2213 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2214}
2215
693db184
CW
2216static bool need_vtd_wa(struct drm_device *dev)
2217{
2218#ifdef CONFIG_INTEL_IOMMU
2219 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2220 return true;
2221#endif
2222 return false;
2223}
2224
832be82f
VS
2225static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2226{
2227 return IS_GEN2(dev_priv) ? 2048 : 4096;
2228}
2229
27ba3910
VS
2230static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2231 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2232{
2233 switch (fb_modifier) {
2234 case DRM_FORMAT_MOD_NONE:
2235 return cpp;
2236 case I915_FORMAT_MOD_X_TILED:
2237 if (IS_GEN2(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Y_TILED:
2242 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2243 return 128;
2244 else
2245 return 512;
2246 case I915_FORMAT_MOD_Yf_TILED:
2247 switch (cpp) {
2248 case 1:
2249 return 64;
2250 case 2:
2251 case 4:
2252 return 128;
2253 case 8:
2254 case 16:
2255 return 256;
2256 default:
2257 MISSING_CASE(cpp);
2258 return cpp;
2259 }
2260 break;
2261 default:
2262 MISSING_CASE(fb_modifier);
2263 return cpp;
2264 }
2265}
2266
832be82f
VS
2267unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2268 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2269{
832be82f
VS
2270 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2271 return 1;
2272 else
2273 return intel_tile_size(dev_priv) /
27ba3910 2274 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2275}
2276
8d0deca8
VS
2277/* Return the tile dimensions in pixel units */
2278static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2279 unsigned int *tile_width,
2280 unsigned int *tile_height,
2281 uint64_t fb_modifier,
2282 unsigned int cpp)
2283{
2284 unsigned int tile_width_bytes =
2285 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2286
2287 *tile_width = tile_width_bytes / cpp;
2288 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2289}
2290
6761dd31
TU
2291unsigned int
2292intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2293 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2294{
832be82f
VS
2295 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2296 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2297
2298 return ALIGN(height, tile_height);
a57ce0b2
JB
2299}
2300
1663b9d6
VS
2301unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2302{
2303 unsigned int size = 0;
2304 int i;
2305
2306 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2307 size += rot_info->plane[i].width * rot_info->plane[i].height;
2308
2309 return size;
2310}
2311
75c82a53 2312static void
3465c580
VS
2313intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2314 const struct drm_framebuffer *fb,
2315 unsigned int rotation)
f64b98cd 2316{
2d7a215f
VS
2317 if (intel_rotation_90_or_270(rotation)) {
2318 *view = i915_ggtt_view_rotated;
2319 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2320 } else {
2321 *view = i915_ggtt_view_normal;
2322 }
2323}
50470bb0 2324
2d7a215f
VS
2325static void
2326intel_fill_fb_info(struct drm_i915_private *dev_priv,
2327 struct drm_framebuffer *fb)
2328{
2329 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2330 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2331
d9b3288e
VS
2332 tile_size = intel_tile_size(dev_priv);
2333
2334 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2335 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2336 fb->modifier[0], cpp);
d9b3288e 2337
1663b9d6
VS
2338 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2339 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2340
89e3e142 2341 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2342 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2343 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2344 fb->modifier[1], cpp);
d9b3288e 2345
2d7a215f 2346 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2347 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2348 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2349 }
f64b98cd
TU
2350}
2351
603525d7 2352static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2353{
2354 if (INTEL_INFO(dev_priv)->gen >= 9)
2355 return 256 * 1024;
985b8bb4 2356 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2357 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2358 return 128 * 1024;
2359 else if (INTEL_INFO(dev_priv)->gen >= 4)
2360 return 4 * 1024;
2361 else
44c5905e 2362 return 0;
4e9a86b6
VS
2363}
2364
603525d7
VS
2365static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2366 uint64_t fb_modifier)
2367{
2368 switch (fb_modifier) {
2369 case DRM_FORMAT_MOD_NONE:
2370 return intel_linear_alignment(dev_priv);
2371 case I915_FORMAT_MOD_X_TILED:
2372 if (INTEL_INFO(dev_priv)->gen >= 9)
2373 return 256 * 1024;
2374 return 0;
2375 case I915_FORMAT_MOD_Y_TILED:
2376 case I915_FORMAT_MOD_Yf_TILED:
2377 return 1 * 1024 * 1024;
2378 default:
2379 MISSING_CASE(fb_modifier);
2380 return 0;
2381 }
2382}
2383
127bd2ac 2384int
3465c580
VS
2385intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2386 unsigned int rotation)
6b95a207 2387{
850c4cdc 2388 struct drm_device *dev = fb->dev;
ce453d81 2389 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2390 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2391 struct i915_ggtt_view view;
6b95a207
KH
2392 u32 alignment;
2393 int ret;
2394
ebcdd39e
MR
2395 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2396
603525d7 2397 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2398
3465c580 2399 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2400
693db184
CW
2401 /* Note that the w/a also requires 64 PTE of padding following the
2402 * bo. We currently fill all unused PTE with the shadow page and so
2403 * we should always have valid PTE following the scanout preventing
2404 * the VT-d warning.
2405 */
2406 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2407 alignment = 256 * 1024;
2408
d6dd6843
PZ
2409 /*
2410 * Global gtt pte registers are special registers which actually forward
2411 * writes to a chunk of system memory. Which means that there is no risk
2412 * that the register values disappear as soon as we call
2413 * intel_runtime_pm_put(), so it is correct to wrap only the
2414 * pin/unpin/fence and not more.
2415 */
2416 intel_runtime_pm_get(dev_priv);
2417
7580d774
ML
2418 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2419 &view);
48b956c5 2420 if (ret)
b26a6b35 2421 goto err_pm;
6b95a207
KH
2422
2423 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2424 * fence, whereas 965+ only requires a fence if using
2425 * framebuffer compression. For simplicity, we always install
2426 * a fence as the cost is not that onerous.
2427 */
9807216f
VK
2428 if (view.type == I915_GGTT_VIEW_NORMAL) {
2429 ret = i915_gem_object_get_fence(obj);
2430 if (ret == -EDEADLK) {
2431 /*
2432 * -EDEADLK means there are no free fences
2433 * no pending flips.
2434 *
2435 * This is propagated to atomic, but it uses
2436 * -EDEADLK to force a locking recovery, so
2437 * change the returned error to -EBUSY.
2438 */
2439 ret = -EBUSY;
2440 goto err_unpin;
2441 } else if (ret)
2442 goto err_unpin;
1690e1eb 2443
9807216f
VK
2444 i915_gem_object_pin_fence(obj);
2445 }
6b95a207 2446
d6dd6843 2447 intel_runtime_pm_put(dev_priv);
6b95a207 2448 return 0;
48b956c5
CW
2449
2450err_unpin:
f64b98cd 2451 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2452err_pm:
d6dd6843 2453 intel_runtime_pm_put(dev_priv);
48b956c5 2454 return ret;
6b95a207
KH
2455}
2456
3465c580 2457static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2458{
82bc3b2d 2459 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2460 struct i915_ggtt_view view;
82bc3b2d 2461
ebcdd39e
MR
2462 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2463
3465c580 2464 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2465
9807216f
VK
2466 if (view.type == I915_GGTT_VIEW_NORMAL)
2467 i915_gem_object_unpin_fence(obj);
2468
f64b98cd 2469 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2470}
2471
29cf9491
VS
2472/*
2473 * Adjust the tile offset by moving the difference into
2474 * the x/y offsets.
2475 *
2476 * Input tile dimensions and pitch must already be
2477 * rotated to match x and y, and in pixel units.
2478 */
2479static u32 intel_adjust_tile_offset(int *x, int *y,
2480 unsigned int tile_width,
2481 unsigned int tile_height,
2482 unsigned int tile_size,
2483 unsigned int pitch_tiles,
2484 u32 old_offset,
2485 u32 new_offset)
2486{
2487 unsigned int tiles;
2488
2489 WARN_ON(old_offset & (tile_size - 1));
2490 WARN_ON(new_offset & (tile_size - 1));
2491 WARN_ON(new_offset > old_offset);
2492
2493 tiles = (old_offset - new_offset) / tile_size;
2494
2495 *y += tiles / pitch_tiles * tile_height;
2496 *x += tiles % pitch_tiles * tile_width;
2497
2498 return new_offset;
2499}
2500
8d0deca8
VS
2501/*
2502 * Computes the linear offset to the base tile and adjusts
2503 * x, y. bytes per pixel is assumed to be a power-of-two.
2504 *
2505 * In the 90/270 rotated case, x and y are assumed
2506 * to be already rotated to match the rotated GTT view, and
2507 * pitch is the tile_height aligned framebuffer height.
2508 */
4f2d9934
VS
2509u32 intel_compute_tile_offset(int *x, int *y,
2510 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2511 unsigned int pitch,
2512 unsigned int rotation)
c2c75131 2513{
4f2d9934
VS
2514 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2515 uint64_t fb_modifier = fb->modifier[plane];
2516 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2517 u32 offset, offset_aligned, alignment;
2518
2519 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2520 if (alignment)
2521 alignment--;
2522
b5c65338 2523 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2524 unsigned int tile_size, tile_width, tile_height;
2525 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2526
d843310d 2527 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2528 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2529 fb_modifier, cpp);
2530
2531 if (intel_rotation_90_or_270(rotation)) {
2532 pitch_tiles = pitch / tile_height;
2533 swap(tile_width, tile_height);
2534 } else {
2535 pitch_tiles = pitch / (tile_width * cpp);
2536 }
d843310d
VS
2537
2538 tile_rows = *y / tile_height;
2539 *y %= tile_height;
c2c75131 2540
8d0deca8
VS
2541 tiles = *x / tile_width;
2542 *x %= tile_width;
bc752862 2543
29cf9491
VS
2544 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2545 offset_aligned = offset & ~alignment;
bc752862 2546
29cf9491
VS
2547 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2548 tile_size, pitch_tiles,
2549 offset, offset_aligned);
2550 } else {
bc752862 2551 offset = *y * pitch + *x * cpp;
29cf9491
VS
2552 offset_aligned = offset & ~alignment;
2553
4e9a86b6
VS
2554 *y = (offset & alignment) / pitch;
2555 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2556 }
29cf9491
VS
2557
2558 return offset_aligned;
c2c75131
DV
2559}
2560
b35d63fa 2561static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2562{
2563 switch (format) {
2564 case DISPPLANE_8BPP:
2565 return DRM_FORMAT_C8;
2566 case DISPPLANE_BGRX555:
2567 return DRM_FORMAT_XRGB1555;
2568 case DISPPLANE_BGRX565:
2569 return DRM_FORMAT_RGB565;
2570 default:
2571 case DISPPLANE_BGRX888:
2572 return DRM_FORMAT_XRGB8888;
2573 case DISPPLANE_RGBX888:
2574 return DRM_FORMAT_XBGR8888;
2575 case DISPPLANE_BGRX101010:
2576 return DRM_FORMAT_XRGB2101010;
2577 case DISPPLANE_RGBX101010:
2578 return DRM_FORMAT_XBGR2101010;
2579 }
2580}
2581
bc8d7dff
DL
2582static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2583{
2584 switch (format) {
2585 case PLANE_CTL_FORMAT_RGB_565:
2586 return DRM_FORMAT_RGB565;
2587 default:
2588 case PLANE_CTL_FORMAT_XRGB_8888:
2589 if (rgb_order) {
2590 if (alpha)
2591 return DRM_FORMAT_ABGR8888;
2592 else
2593 return DRM_FORMAT_XBGR8888;
2594 } else {
2595 if (alpha)
2596 return DRM_FORMAT_ARGB8888;
2597 else
2598 return DRM_FORMAT_XRGB8888;
2599 }
2600 case PLANE_CTL_FORMAT_XRGB_2101010:
2601 if (rgb_order)
2602 return DRM_FORMAT_XBGR2101010;
2603 else
2604 return DRM_FORMAT_XRGB2101010;
2605 }
2606}
2607
5724dbd1 2608static bool
f6936e29
DV
2609intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2610 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2611{
2612 struct drm_device *dev = crtc->base.dev;
3badb49f 2613 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2614 struct drm_i915_gem_object *obj = NULL;
2615 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2616 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2617 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2618 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2619 PAGE_SIZE);
2620
2621 size_aligned -= base_aligned;
46f297fb 2622
ff2652ea
CW
2623 if (plane_config->size == 0)
2624 return false;
2625
3badb49f
PZ
2626 /* If the FB is too big, just don't use it since fbdev is not very
2627 * important and we should probably use that space with FBC or other
2628 * features. */
2629 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2630 return false;
2631
12c83d99
TU
2632 mutex_lock(&dev->struct_mutex);
2633
f37b5c2b
DV
2634 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2635 base_aligned,
2636 base_aligned,
2637 size_aligned);
12c83d99
TU
2638 if (!obj) {
2639 mutex_unlock(&dev->struct_mutex);
484b41dd 2640 return false;
12c83d99 2641 }
46f297fb 2642
49af449b
DL
2643 obj->tiling_mode = plane_config->tiling;
2644 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2645 obj->stride = fb->pitches[0];
46f297fb 2646
6bf129df
DL
2647 mode_cmd.pixel_format = fb->pixel_format;
2648 mode_cmd.width = fb->width;
2649 mode_cmd.height = fb->height;
2650 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2651 mode_cmd.modifier[0] = fb->modifier[0];
2652 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2653
6bf129df 2654 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2655 &mode_cmd, obj)) {
46f297fb
JB
2656 DRM_DEBUG_KMS("intel fb init failed\n");
2657 goto out_unref_obj;
2658 }
12c83d99 2659
46f297fb 2660 mutex_unlock(&dev->struct_mutex);
484b41dd 2661
f6936e29 2662 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2663 return true;
46f297fb
JB
2664
2665out_unref_obj:
2666 drm_gem_object_unreference(&obj->base);
2667 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2668 return false;
2669}
2670
afd65eb4
MR
2671/* Update plane->state->fb to match plane->fb after driver-internal updates */
2672static void
2673update_state_fb(struct drm_plane *plane)
2674{
2675 if (plane->fb == plane->state->fb)
2676 return;
2677
2678 if (plane->state->fb)
2679 drm_framebuffer_unreference(plane->state->fb);
2680 plane->state->fb = plane->fb;
2681 if (plane->state->fb)
2682 drm_framebuffer_reference(plane->state->fb);
2683}
2684
5724dbd1 2685static void
f6936e29
DV
2686intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2687 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2688{
2689 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2690 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2691 struct drm_crtc *c;
2692 struct intel_crtc *i;
2ff8fde1 2693 struct drm_i915_gem_object *obj;
88595ac9 2694 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2695 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2696 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2697 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2698 struct intel_plane_state *intel_state =
2699 to_intel_plane_state(plane_state);
88595ac9 2700 struct drm_framebuffer *fb;
484b41dd 2701
2d14030b 2702 if (!plane_config->fb)
484b41dd
JB
2703 return;
2704
f6936e29 2705 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2706 fb = &plane_config->fb->base;
2707 goto valid_fb;
f55548b5 2708 }
484b41dd 2709
2d14030b 2710 kfree(plane_config->fb);
484b41dd
JB
2711
2712 /*
2713 * Failed to alloc the obj, check to see if we should share
2714 * an fb with another CRTC instead
2715 */
70e1e0ec 2716 for_each_crtc(dev, c) {
484b41dd
JB
2717 i = to_intel_crtc(c);
2718
2719 if (c == &intel_crtc->base)
2720 continue;
2721
2ff8fde1
MR
2722 if (!i->active)
2723 continue;
2724
88595ac9
DV
2725 fb = c->primary->fb;
2726 if (!fb)
484b41dd
JB
2727 continue;
2728
88595ac9 2729 obj = intel_fb_obj(fb);
2ff8fde1 2730 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2731 drm_framebuffer_reference(fb);
2732 goto valid_fb;
484b41dd
JB
2733 }
2734 }
88595ac9 2735
200757f5
MR
2736 /*
2737 * We've failed to reconstruct the BIOS FB. Current display state
2738 * indicates that the primary plane is visible, but has a NULL FB,
2739 * which will lead to problems later if we don't fix it up. The
2740 * simplest solution is to just disable the primary plane now and
2741 * pretend the BIOS never had it enabled.
2742 */
2743 to_intel_plane_state(plane_state)->visible = false;
2744 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2745 intel_pre_disable_primary(&intel_crtc->base);
2746 intel_plane->disable_plane(primary, &intel_crtc->base);
2747
88595ac9
DV
2748 return;
2749
2750valid_fb:
f44e2659
VS
2751 plane_state->src_x = 0;
2752 plane_state->src_y = 0;
be5651f2
ML
2753 plane_state->src_w = fb->width << 16;
2754 plane_state->src_h = fb->height << 16;
2755
f44e2659
VS
2756 plane_state->crtc_x = 0;
2757 plane_state->crtc_y = 0;
be5651f2
ML
2758 plane_state->crtc_w = fb->width;
2759 plane_state->crtc_h = fb->height;
2760
0a8d8a86
MR
2761 intel_state->src.x1 = plane_state->src_x;
2762 intel_state->src.y1 = plane_state->src_y;
2763 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2764 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2765 intel_state->dst.x1 = plane_state->crtc_x;
2766 intel_state->dst.y1 = plane_state->crtc_y;
2767 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2768 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2769
88595ac9
DV
2770 obj = intel_fb_obj(fb);
2771 if (obj->tiling_mode != I915_TILING_NONE)
2772 dev_priv->preserve_bios_swizzle = true;
2773
be5651f2
ML
2774 drm_framebuffer_reference(fb);
2775 primary->fb = primary->state->fb = fb;
36750f28 2776 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2777 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2778 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2779}
2780
a8d201af
ML
2781static void i9xx_update_primary_plane(struct drm_plane *primary,
2782 const struct intel_crtc_state *crtc_state,
2783 const struct intel_plane_state *plane_state)
81255565 2784{
a8d201af 2785 struct drm_device *dev = primary->dev;
81255565 2786 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2788 struct drm_framebuffer *fb = plane_state->base.fb;
2789 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2790 int plane = intel_crtc->plane;
54ea9da8 2791 u32 linear_offset;
81255565 2792 u32 dspcntr;
f0f59a00 2793 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2794 unsigned int rotation = plane_state->base.rotation;
ac484963 2795 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2796 int x = plane_state->src.x1 >> 16;
2797 int y = plane_state->src.y1 >> 16;
c9ba6fad 2798
f45651ba
VS
2799 dspcntr = DISPPLANE_GAMMA_ENABLE;
2800
fdd508a6 2801 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2802
2803 if (INTEL_INFO(dev)->gen < 4) {
2804 if (intel_crtc->pipe == PIPE_B)
2805 dspcntr |= DISPPLANE_SEL_PIPE_B;
2806
2807 /* pipesrc and dspsize control the size that is scaled from,
2808 * which should always be the user's requested size.
2809 */
2810 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2811 ((crtc_state->pipe_src_h - 1) << 16) |
2812 (crtc_state->pipe_src_w - 1));
f45651ba 2813 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2814 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2815 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2816 ((crtc_state->pipe_src_h - 1) << 16) |
2817 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2818 I915_WRITE(PRIMPOS(plane), 0);
2819 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2820 }
81255565 2821
57779d06
VS
2822 switch (fb->pixel_format) {
2823 case DRM_FORMAT_C8:
81255565
JB
2824 dspcntr |= DISPPLANE_8BPP;
2825 break;
57779d06 2826 case DRM_FORMAT_XRGB1555:
57779d06 2827 dspcntr |= DISPPLANE_BGRX555;
81255565 2828 break;
57779d06
VS
2829 case DRM_FORMAT_RGB565:
2830 dspcntr |= DISPPLANE_BGRX565;
2831 break;
2832 case DRM_FORMAT_XRGB8888:
57779d06
VS
2833 dspcntr |= DISPPLANE_BGRX888;
2834 break;
2835 case DRM_FORMAT_XBGR8888:
57779d06
VS
2836 dspcntr |= DISPPLANE_RGBX888;
2837 break;
2838 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2839 dspcntr |= DISPPLANE_BGRX101010;
2840 break;
2841 case DRM_FORMAT_XBGR2101010:
57779d06 2842 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2843 break;
2844 default:
baba133a 2845 BUG();
81255565 2846 }
57779d06 2847
f45651ba
VS
2848 if (INTEL_INFO(dev)->gen >= 4 &&
2849 obj->tiling_mode != I915_TILING_NONE)
2850 dspcntr |= DISPPLANE_TILED;
81255565 2851
de1aa629
VS
2852 if (IS_G4X(dev))
2853 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2854
ac484963 2855 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2856
c2c75131
DV
2857 if (INTEL_INFO(dev)->gen >= 4) {
2858 intel_crtc->dspaddr_offset =
4f2d9934 2859 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2860 fb->pitches[0], rotation);
c2c75131
DV
2861 linear_offset -= intel_crtc->dspaddr_offset;
2862 } else {
e506a0c6 2863 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2864 }
e506a0c6 2865
8d0deca8 2866 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2867 dspcntr |= DISPPLANE_ROTATE_180;
2868
a8d201af
ML
2869 x += (crtc_state->pipe_src_w - 1);
2870 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2871
2872 /* Finding the last pixel of the last line of the display
2873 data and adding to linear_offset*/
2874 linear_offset +=
a8d201af 2875 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2876 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2877 }
2878
2db3366b
PZ
2879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
48404c1e
SJ
2882 I915_WRITE(reg, dspcntr);
2883
01f2c773 2884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2885 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2886 I915_WRITE(DSPSURF(plane),
2887 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2888 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2889 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2890 } else
f343c5f6 2891 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2892 POSTING_READ(reg);
17638cd6
JB
2893}
2894
a8d201af
ML
2895static void i9xx_disable_primary_plane(struct drm_plane *primary,
2896 struct drm_crtc *crtc)
17638cd6
JB
2897{
2898 struct drm_device *dev = crtc->dev;
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2901 int plane = intel_crtc->plane;
f45651ba 2902
a8d201af
ML
2903 I915_WRITE(DSPCNTR(plane), 0);
2904 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2905 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2906 else
2907 I915_WRITE(DSPADDR(plane), 0);
2908 POSTING_READ(DSPCNTR(plane));
2909}
c9ba6fad 2910
a8d201af
ML
2911static void ironlake_update_primary_plane(struct drm_plane *primary,
2912 const struct intel_crtc_state *crtc_state,
2913 const struct intel_plane_state *plane_state)
2914{
2915 struct drm_device *dev = primary->dev;
2916 struct drm_i915_private *dev_priv = dev->dev_private;
2917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2918 struct drm_framebuffer *fb = plane_state->base.fb;
2919 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2920 int plane = intel_crtc->plane;
54ea9da8 2921 u32 linear_offset;
a8d201af
ML
2922 u32 dspcntr;
2923 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2924 unsigned int rotation = plane_state->base.rotation;
ac484963 2925 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2926 int x = plane_state->src.x1 >> 16;
2927 int y = plane_state->src.y1 >> 16;
c9ba6fad 2928
f45651ba 2929 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2930 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2931
2932 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2933 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2934
57779d06
VS
2935 switch (fb->pixel_format) {
2936 case DRM_FORMAT_C8:
17638cd6
JB
2937 dspcntr |= DISPPLANE_8BPP;
2938 break;
57779d06
VS
2939 case DRM_FORMAT_RGB565:
2940 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2941 break;
57779d06 2942 case DRM_FORMAT_XRGB8888:
57779d06
VS
2943 dspcntr |= DISPPLANE_BGRX888;
2944 break;
2945 case DRM_FORMAT_XBGR8888:
57779d06
VS
2946 dspcntr |= DISPPLANE_RGBX888;
2947 break;
2948 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2949 dspcntr |= DISPPLANE_BGRX101010;
2950 break;
2951 case DRM_FORMAT_XBGR2101010:
57779d06 2952 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2953 break;
2954 default:
baba133a 2955 BUG();
17638cd6
JB
2956 }
2957
2958 if (obj->tiling_mode != I915_TILING_NONE)
2959 dspcntr |= DISPPLANE_TILED;
17638cd6 2960
f45651ba 2961 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2962 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2963
ac484963 2964 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2965 intel_crtc->dspaddr_offset =
4f2d9934 2966 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2967 fb->pitches[0], rotation);
c2c75131 2968 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2969 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2970 dspcntr |= DISPPLANE_ROTATE_180;
2971
2972 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2973 x += (crtc_state->pipe_src_w - 1);
2974 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2975
2976 /* Finding the last pixel of the last line of the display
2977 data and adding to linear_offset*/
2978 linear_offset +=
a8d201af 2979 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2980 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2981 }
2982 }
2983
2db3366b
PZ
2984 intel_crtc->adjusted_x = x;
2985 intel_crtc->adjusted_y = y;
2986
48404c1e 2987 I915_WRITE(reg, dspcntr);
17638cd6 2988
01f2c773 2989 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2990 I915_WRITE(DSPSURF(plane),
2991 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2992 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2993 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2994 } else {
2995 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2996 I915_WRITE(DSPLINOFF(plane), linear_offset);
2997 }
17638cd6 2998 POSTING_READ(reg);
17638cd6
JB
2999}
3000
7b49f948
VS
3001u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
3002 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 3003{
7b49f948 3004 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 3005 return 64;
7b49f948
VS
3006 } else {
3007 int cpp = drm_format_plane_cpp(pixel_format, 0);
3008
27ba3910 3009 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
3010 }
3011}
3012
44eb0cb9
MK
3013u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
3014 struct drm_i915_gem_object *obj,
3015 unsigned int plane)
121920fa 3016{
ce7f1728 3017 struct i915_ggtt_view view;
dedf278c 3018 struct i915_vma *vma;
44eb0cb9 3019 u64 offset;
121920fa 3020
e7941294 3021 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 3022 intel_plane->base.state->rotation);
121920fa 3023
ce7f1728 3024 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 3025 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 3026 view.type))
dedf278c
TU
3027 return -1;
3028
44eb0cb9 3029 offset = vma->node.start;
dedf278c
TU
3030
3031 if (plane == 1) {
7723f47d 3032 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
3033 PAGE_SIZE;
3034 }
3035
44eb0cb9
MK
3036 WARN_ON(upper_32_bits(offset));
3037
3038 return lower_32_bits(offset);
121920fa
TU
3039}
3040
e435d6e5
ML
3041static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3042{
3043 struct drm_device *dev = intel_crtc->base.dev;
3044 struct drm_i915_private *dev_priv = dev->dev_private;
3045
3046 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3047 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3048 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
3049}
3050
a1b2278e
CK
3051/*
3052 * This function detaches (aka. unbinds) unused scalers in hardware
3053 */
0583236e 3054static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 3055{
a1b2278e
CK
3056 struct intel_crtc_scaler_state *scaler_state;
3057 int i;
3058
a1b2278e
CK
3059 scaler_state = &intel_crtc->config->scaler_state;
3060
3061 /* loop through and disable scalers that aren't in use */
3062 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3063 if (!scaler_state->scalers[i].in_use)
3064 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3065 }
3066}
3067
6156a456 3068u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3069{
6156a456 3070 switch (pixel_format) {
d161cf7a 3071 case DRM_FORMAT_C8:
c34ce3d1 3072 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3073 case DRM_FORMAT_RGB565:
c34ce3d1 3074 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3075 case DRM_FORMAT_XBGR8888:
c34ce3d1 3076 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3077 case DRM_FORMAT_XRGB8888:
c34ce3d1 3078 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3079 /*
3080 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3081 * to be already pre-multiplied. We need to add a knob (or a different
3082 * DRM_FORMAT) for user-space to configure that.
3083 */
f75fb42a 3084 case DRM_FORMAT_ABGR8888:
c34ce3d1 3085 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3086 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3087 case DRM_FORMAT_ARGB8888:
c34ce3d1 3088 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3089 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3090 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3091 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3092 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3093 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3094 case DRM_FORMAT_YUYV:
c34ce3d1 3095 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3096 case DRM_FORMAT_YVYU:
c34ce3d1 3097 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3098 case DRM_FORMAT_UYVY:
c34ce3d1 3099 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3100 case DRM_FORMAT_VYUY:
c34ce3d1 3101 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3102 default:
4249eeef 3103 MISSING_CASE(pixel_format);
70d21f0e 3104 }
8cfcba41 3105
c34ce3d1 3106 return 0;
6156a456 3107}
70d21f0e 3108
6156a456
CK
3109u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3110{
6156a456 3111 switch (fb_modifier) {
30af77c4 3112 case DRM_FORMAT_MOD_NONE:
70d21f0e 3113 break;
30af77c4 3114 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3115 return PLANE_CTL_TILED_X;
b321803d 3116 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3117 return PLANE_CTL_TILED_Y;
b321803d 3118 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3119 return PLANE_CTL_TILED_YF;
70d21f0e 3120 default:
6156a456 3121 MISSING_CASE(fb_modifier);
70d21f0e 3122 }
8cfcba41 3123
c34ce3d1 3124 return 0;
6156a456 3125}
70d21f0e 3126
6156a456
CK
3127u32 skl_plane_ctl_rotation(unsigned int rotation)
3128{
3b7a5119 3129 switch (rotation) {
6156a456
CK
3130 case BIT(DRM_ROTATE_0):
3131 break;
1e8df167
SJ
3132 /*
3133 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3134 * while i915 HW rotation is clockwise, thats why this swapping.
3135 */
3b7a5119 3136 case BIT(DRM_ROTATE_90):
1e8df167 3137 return PLANE_CTL_ROTATE_270;
3b7a5119 3138 case BIT(DRM_ROTATE_180):
c34ce3d1 3139 return PLANE_CTL_ROTATE_180;
3b7a5119 3140 case BIT(DRM_ROTATE_270):
1e8df167 3141 return PLANE_CTL_ROTATE_90;
6156a456
CK
3142 default:
3143 MISSING_CASE(rotation);
3144 }
3145
c34ce3d1 3146 return 0;
6156a456
CK
3147}
3148
a8d201af
ML
3149static void skylake_update_primary_plane(struct drm_plane *plane,
3150 const struct intel_crtc_state *crtc_state,
3151 const struct intel_plane_state *plane_state)
6156a456 3152{
a8d201af 3153 struct drm_device *dev = plane->dev;
6156a456 3154 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3156 struct drm_framebuffer *fb = plane_state->base.fb;
3157 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3158 int pipe = intel_crtc->pipe;
3159 u32 plane_ctl, stride_div, stride;
3160 u32 tile_height, plane_offset, plane_size;
a8d201af 3161 unsigned int rotation = plane_state->base.rotation;
6156a456 3162 int x_offset, y_offset;
44eb0cb9 3163 u32 surf_addr;
a8d201af
ML
3164 int scaler_id = plane_state->scaler_id;
3165 int src_x = plane_state->src.x1 >> 16;
3166 int src_y = plane_state->src.y1 >> 16;
3167 int src_w = drm_rect_width(&plane_state->src) >> 16;
3168 int src_h = drm_rect_height(&plane_state->src) >> 16;
3169 int dst_x = plane_state->dst.x1;
3170 int dst_y = plane_state->dst.y1;
3171 int dst_w = drm_rect_width(&plane_state->dst);
3172 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3173
6156a456
CK
3174 plane_ctl = PLANE_CTL_ENABLE |
3175 PLANE_CTL_PIPE_GAMMA_ENABLE |
3176 PLANE_CTL_PIPE_CSC_ENABLE;
3177
3178 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3179 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3180 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3181 plane_ctl |= skl_plane_ctl_rotation(rotation);
3182
7b49f948 3183 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3184 fb->pixel_format);
dedf278c 3185 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3186
a42e5a23
PZ
3187 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3188
3b7a5119 3189 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3190 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3191
3b7a5119 3192 /* stride = Surface height in tiles */
832be82f 3193 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3194 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3195 x_offset = stride * tile_height - src_y - src_h;
3196 y_offset = src_x;
6156a456 3197 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3198 } else {
3199 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3200 x_offset = src_x;
3201 y_offset = src_y;
6156a456 3202 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3203 }
3204 plane_offset = y_offset << 16 | x_offset;
b321803d 3205
2db3366b
PZ
3206 intel_crtc->adjusted_x = x_offset;
3207 intel_crtc->adjusted_y = y_offset;
3208
70d21f0e 3209 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3210 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3211 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3212 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3213
3214 if (scaler_id >= 0) {
3215 uint32_t ps_ctrl = 0;
3216
3217 WARN_ON(!dst_w || !dst_h);
3218 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3219 crtc_state->scaler_state.scalers[scaler_id].mode;
3220 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3221 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3222 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3223 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3224 I915_WRITE(PLANE_POS(pipe, 0), 0);
3225 } else {
3226 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3227 }
3228
121920fa 3229 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3230
3231 POSTING_READ(PLANE_SURF(pipe, 0));
3232}
3233
a8d201af
ML
3234static void skylake_disable_primary_plane(struct drm_plane *primary,
3235 struct drm_crtc *crtc)
17638cd6
JB
3236{
3237 struct drm_device *dev = crtc->dev;
3238 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3239 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3240
a8d201af
ML
3241 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3242 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3243 POSTING_READ(PLANE_SURF(pipe, 0));
3244}
29b9bde6 3245
a8d201af
ML
3246/* Assume fb object is pinned & idle & fenced and just update base pointers */
3247static int
3248intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3249 int x, int y, enum mode_set_atomic state)
3250{
3251 /* Support for kgdboc is disabled, this needs a major rework. */
3252 DRM_ERROR("legacy panic handler not supported any more.\n");
3253
3254 return -ENODEV;
81255565
JB
3255}
3256
7514747d 3257static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3258{
96a02917
VS
3259 struct drm_crtc *crtc;
3260
70e1e0ec 3261 for_each_crtc(dev, crtc) {
96a02917
VS
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3263 enum plane plane = intel_crtc->plane;
3264
3265 intel_prepare_page_flip(dev, plane);
3266 intel_finish_page_flip_plane(dev, plane);
3267 }
7514747d
VS
3268}
3269
3270static void intel_update_primary_planes(struct drm_device *dev)
3271{
7514747d 3272 struct drm_crtc *crtc;
96a02917 3273
70e1e0ec 3274 for_each_crtc(dev, crtc) {
11c22da6
ML
3275 struct intel_plane *plane = to_intel_plane(crtc->primary);
3276 struct intel_plane_state *plane_state;
96a02917 3277
11c22da6 3278 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3279 plane_state = to_intel_plane_state(plane->base.state);
3280
a8d201af
ML
3281 if (plane_state->visible)
3282 plane->update_plane(&plane->base,
3283 to_intel_crtc_state(crtc->state),
3284 plane_state);
11c22da6
ML
3285
3286 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3287 }
3288}
3289
7514747d
VS
3290void intel_prepare_reset(struct drm_device *dev)
3291{
3292 /* no reset support for gen2 */
3293 if (IS_GEN2(dev))
3294 return;
3295
3296 /* reset doesn't touch the display */
3297 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3298 return;
3299
3300 drm_modeset_lock_all(dev);
f98ce92f
VS
3301 /*
3302 * Disabling the crtcs gracefully seems nicer. Also the
3303 * g33 docs say we should at least disable all the planes.
3304 */
6b72d486 3305 intel_display_suspend(dev);
7514747d
VS
3306}
3307
3308void intel_finish_reset(struct drm_device *dev)
3309{
3310 struct drm_i915_private *dev_priv = to_i915(dev);
3311
3312 /*
3313 * Flips in the rings will be nuked by the reset,
3314 * so complete all pending flips so that user space
3315 * will get its events and not get stuck.
3316 */
3317 intel_complete_page_flips(dev);
3318
3319 /* no reset support for gen2 */
3320 if (IS_GEN2(dev))
3321 return;
3322
3323 /* reset doesn't touch the display */
3324 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3325 /*
3326 * Flips in the rings have been nuked by the reset,
3327 * so update the base address of all primary
3328 * planes to the the last fb to make sure we're
3329 * showing the correct fb after a reset.
11c22da6
ML
3330 *
3331 * FIXME: Atomic will make this obsolete since we won't schedule
3332 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3333 */
3334 intel_update_primary_planes(dev);
3335 return;
3336 }
3337
3338 /*
3339 * The display has been reset as well,
3340 * so need a full re-initialization.
3341 */
3342 intel_runtime_pm_disable_interrupts(dev_priv);
3343 intel_runtime_pm_enable_interrupts(dev_priv);
3344
3345 intel_modeset_init_hw(dev);
3346
3347 spin_lock_irq(&dev_priv->irq_lock);
3348 if (dev_priv->display.hpd_irq_setup)
3349 dev_priv->display.hpd_irq_setup(dev);
3350 spin_unlock_irq(&dev_priv->irq_lock);
3351
043e9bda 3352 intel_display_resume(dev);
7514747d
VS
3353
3354 intel_hpd_init(dev_priv);
3355
3356 drm_modeset_unlock_all(dev);
3357}
3358
7d5e3799
CW
3359static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3360{
3361 struct drm_device *dev = crtc->dev;
3362 struct drm_i915_private *dev_priv = dev->dev_private;
3363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3364 bool pending;
3365
3366 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3367 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3368 return false;
3369
5e2d7afc 3370 spin_lock_irq(&dev->event_lock);
7d5e3799 3371 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3372 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3373
3374 return pending;
3375}
3376
bfd16b2a
ML
3377static void intel_update_pipe_config(struct intel_crtc *crtc,
3378 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3379{
3380 struct drm_device *dev = crtc->base.dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3382 struct intel_crtc_state *pipe_config =
3383 to_intel_crtc_state(crtc->base.state);
e30e8f75 3384
bfd16b2a
ML
3385 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3386 crtc->base.mode = crtc->base.state->mode;
3387
3388 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3389 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3390 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3391
44522d85
ML
3392 if (HAS_DDI(dev))
3393 intel_set_pipe_csc(&crtc->base);
3394
e30e8f75
GP
3395 /*
3396 * Update pipe size and adjust fitter if needed: the reason for this is
3397 * that in compute_mode_changes we check the native mode (not the pfit
3398 * mode) to see if we can flip rather than do a full mode set. In the
3399 * fastboot case, we'll flip, but if we don't update the pipesrc and
3400 * pfit state, we'll end up with a big fb scanned out into the wrong
3401 * sized surface.
e30e8f75
GP
3402 */
3403
e30e8f75 3404 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3405 ((pipe_config->pipe_src_w - 1) << 16) |
3406 (pipe_config->pipe_src_h - 1));
3407
3408 /* on skylake this is done by detaching scalers */
3409 if (INTEL_INFO(dev)->gen >= 9) {
3410 skl_detach_scalers(crtc);
3411
3412 if (pipe_config->pch_pfit.enabled)
3413 skylake_pfit_enable(crtc);
3414 } else if (HAS_PCH_SPLIT(dev)) {
3415 if (pipe_config->pch_pfit.enabled)
3416 ironlake_pfit_enable(crtc);
3417 else if (old_crtc_state->pch_pfit.enabled)
3418 ironlake_pfit_disable(crtc, true);
e30e8f75 3419 }
e30e8f75
GP
3420}
3421
5e84e1a4
ZW
3422static void intel_fdi_normal_train(struct drm_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3427 int pipe = intel_crtc->pipe;
f0f59a00
VS
3428 i915_reg_t reg;
3429 u32 temp;
5e84e1a4
ZW
3430
3431 /* enable normal train */
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
61e499bf 3434 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3435 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3436 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3437 } else {
3438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3440 }
5e84e1a4
ZW
3441 I915_WRITE(reg, temp);
3442
3443 reg = FDI_RX_CTL(pipe);
3444 temp = I915_READ(reg);
3445 if (HAS_PCH_CPT(dev)) {
3446 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3447 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3448 } else {
3449 temp &= ~FDI_LINK_TRAIN_NONE;
3450 temp |= FDI_LINK_TRAIN_NONE;
3451 }
3452 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3453
3454 /* wait one idle pattern time */
3455 POSTING_READ(reg);
3456 udelay(1000);
357555c0
JB
3457
3458 /* IVB wants error correction enabled */
3459 if (IS_IVYBRIDGE(dev))
3460 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3461 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3462}
3463
8db9d77b
ZW
3464/* The FDI link training functions for ILK/Ibexpeak. */
3465static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3466{
3467 struct drm_device *dev = crtc->dev;
3468 struct drm_i915_private *dev_priv = dev->dev_private;
3469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3470 int pipe = intel_crtc->pipe;
f0f59a00
VS
3471 i915_reg_t reg;
3472 u32 temp, tries;
8db9d77b 3473
1c8562f6 3474 /* FDI needs bits from pipe first */
0fc932b8 3475 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3476
e1a44743
AJ
3477 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3478 for train result */
5eddb70b
CW
3479 reg = FDI_RX_IMR(pipe);
3480 temp = I915_READ(reg);
e1a44743
AJ
3481 temp &= ~FDI_RX_SYMBOL_LOCK;
3482 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3483 I915_WRITE(reg, temp);
3484 I915_READ(reg);
e1a44743
AJ
3485 udelay(150);
3486
8db9d77b 3487 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3488 reg = FDI_TX_CTL(pipe);
3489 temp = I915_READ(reg);
627eb5a3 3490 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3491 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3492 temp &= ~FDI_LINK_TRAIN_NONE;
3493 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3494 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3495
5eddb70b
CW
3496 reg = FDI_RX_CTL(pipe);
3497 temp = I915_READ(reg);
8db9d77b
ZW
3498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3500 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3501
3502 POSTING_READ(reg);
8db9d77b
ZW
3503 udelay(150);
3504
5b2adf89 3505 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3506 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3507 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3508 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3509
5eddb70b 3510 reg = FDI_RX_IIR(pipe);
e1a44743 3511 for (tries = 0; tries < 5; tries++) {
5eddb70b 3512 temp = I915_READ(reg);
8db9d77b
ZW
3513 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3514
3515 if ((temp & FDI_RX_BIT_LOCK)) {
3516 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3517 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3518 break;
3519 }
8db9d77b 3520 }
e1a44743 3521 if (tries == 5)
5eddb70b 3522 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3523
3524 /* Train 2 */
5eddb70b
CW
3525 reg = FDI_TX_CTL(pipe);
3526 temp = I915_READ(reg);
8db9d77b
ZW
3527 temp &= ~FDI_LINK_TRAIN_NONE;
3528 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3529 I915_WRITE(reg, temp);
8db9d77b 3530
5eddb70b
CW
3531 reg = FDI_RX_CTL(pipe);
3532 temp = I915_READ(reg);
8db9d77b
ZW
3533 temp &= ~FDI_LINK_TRAIN_NONE;
3534 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3535 I915_WRITE(reg, temp);
8db9d77b 3536
5eddb70b
CW
3537 POSTING_READ(reg);
3538 udelay(150);
8db9d77b 3539
5eddb70b 3540 reg = FDI_RX_IIR(pipe);
e1a44743 3541 for (tries = 0; tries < 5; tries++) {
5eddb70b 3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3544
3545 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3546 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3547 DRM_DEBUG_KMS("FDI train 2 done.\n");
3548 break;
3549 }
8db9d77b 3550 }
e1a44743 3551 if (tries == 5)
5eddb70b 3552 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3553
3554 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3555
8db9d77b
ZW
3556}
3557
0206e353 3558static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3559 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3560 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3561 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3562 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3563};
3564
3565/* The FDI link training functions for SNB/Cougarpoint. */
3566static void gen6_fdi_link_train(struct drm_crtc *crtc)
3567{
3568 struct drm_device *dev = crtc->dev;
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3571 int pipe = intel_crtc->pipe;
f0f59a00
VS
3572 i915_reg_t reg;
3573 u32 temp, i, retry;
8db9d77b 3574
e1a44743
AJ
3575 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3576 for train result */
5eddb70b
CW
3577 reg = FDI_RX_IMR(pipe);
3578 temp = I915_READ(reg);
e1a44743
AJ
3579 temp &= ~FDI_RX_SYMBOL_LOCK;
3580 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3581 I915_WRITE(reg, temp);
3582
3583 POSTING_READ(reg);
e1a44743
AJ
3584 udelay(150);
3585
8db9d77b 3586 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3587 reg = FDI_TX_CTL(pipe);
3588 temp = I915_READ(reg);
627eb5a3 3589 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3590 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3591 temp &= ~FDI_LINK_TRAIN_NONE;
3592 temp |= FDI_LINK_TRAIN_PATTERN_1;
3593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3594 /* SNB-B */
3595 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3596 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3597
d74cf324
DV
3598 I915_WRITE(FDI_RX_MISC(pipe),
3599 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3600
5eddb70b
CW
3601 reg = FDI_RX_CTL(pipe);
3602 temp = I915_READ(reg);
8db9d77b
ZW
3603 if (HAS_PCH_CPT(dev)) {
3604 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3605 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3606 } else {
3607 temp &= ~FDI_LINK_TRAIN_NONE;
3608 temp |= FDI_LINK_TRAIN_PATTERN_1;
3609 }
5eddb70b
CW
3610 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3611
3612 POSTING_READ(reg);
8db9d77b
ZW
3613 udelay(150);
3614
0206e353 3615 for (i = 0; i < 4; i++) {
5eddb70b
CW
3616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
8db9d77b
ZW
3618 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3619 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
8db9d77b
ZW
3623 udelay(500);
3624
fa37d39e
SP
3625 for (retry = 0; retry < 5; retry++) {
3626 reg = FDI_RX_IIR(pipe);
3627 temp = I915_READ(reg);
3628 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3629 if (temp & FDI_RX_BIT_LOCK) {
3630 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3631 DRM_DEBUG_KMS("FDI train 1 done.\n");
3632 break;
3633 }
3634 udelay(50);
8db9d77b 3635 }
fa37d39e
SP
3636 if (retry < 5)
3637 break;
8db9d77b
ZW
3638 }
3639 if (i == 4)
5eddb70b 3640 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3641
3642 /* Train 2 */
5eddb70b
CW
3643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
8db9d77b
ZW
3645 temp &= ~FDI_LINK_TRAIN_NONE;
3646 temp |= FDI_LINK_TRAIN_PATTERN_2;
3647 if (IS_GEN6(dev)) {
3648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3649 /* SNB-B */
3650 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3651 }
5eddb70b 3652 I915_WRITE(reg, temp);
8db9d77b 3653
5eddb70b
CW
3654 reg = FDI_RX_CTL(pipe);
3655 temp = I915_READ(reg);
8db9d77b
ZW
3656 if (HAS_PCH_CPT(dev)) {
3657 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3658 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3659 } else {
3660 temp &= ~FDI_LINK_TRAIN_NONE;
3661 temp |= FDI_LINK_TRAIN_PATTERN_2;
3662 }
5eddb70b
CW
3663 I915_WRITE(reg, temp);
3664
3665 POSTING_READ(reg);
8db9d77b
ZW
3666 udelay(150);
3667
0206e353 3668 for (i = 0; i < 4; i++) {
5eddb70b
CW
3669 reg = FDI_TX_CTL(pipe);
3670 temp = I915_READ(reg);
8db9d77b
ZW
3671 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3672 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3673 I915_WRITE(reg, temp);
3674
3675 POSTING_READ(reg);
8db9d77b
ZW
3676 udelay(500);
3677
fa37d39e
SP
3678 for (retry = 0; retry < 5; retry++) {
3679 reg = FDI_RX_IIR(pipe);
3680 temp = I915_READ(reg);
3681 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3682 if (temp & FDI_RX_SYMBOL_LOCK) {
3683 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3684 DRM_DEBUG_KMS("FDI train 2 done.\n");
3685 break;
3686 }
3687 udelay(50);
8db9d77b 3688 }
fa37d39e
SP
3689 if (retry < 5)
3690 break;
8db9d77b
ZW
3691 }
3692 if (i == 4)
5eddb70b 3693 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3694
3695 DRM_DEBUG_KMS("FDI train done.\n");
3696}
3697
357555c0
JB
3698/* Manual link training for Ivy Bridge A0 parts */
3699static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3700{
3701 struct drm_device *dev = crtc->dev;
3702 struct drm_i915_private *dev_priv = dev->dev_private;
3703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3704 int pipe = intel_crtc->pipe;
f0f59a00
VS
3705 i915_reg_t reg;
3706 u32 temp, i, j;
357555c0
JB
3707
3708 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3709 for train result */
3710 reg = FDI_RX_IMR(pipe);
3711 temp = I915_READ(reg);
3712 temp &= ~FDI_RX_SYMBOL_LOCK;
3713 temp &= ~FDI_RX_BIT_LOCK;
3714 I915_WRITE(reg, temp);
3715
3716 POSTING_READ(reg);
3717 udelay(150);
3718
01a415fd
DV
3719 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3720 I915_READ(FDI_RX_IIR(pipe)));
3721
139ccd3f
JB
3722 /* Try each vswing and preemphasis setting twice before moving on */
3723 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3724 /* disable first in case we need to retry */
3725 reg = FDI_TX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3728 temp &= ~FDI_TX_ENABLE;
3729 I915_WRITE(reg, temp);
357555c0 3730
139ccd3f
JB
3731 reg = FDI_RX_CTL(pipe);
3732 temp = I915_READ(reg);
3733 temp &= ~FDI_LINK_TRAIN_AUTO;
3734 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3735 temp &= ~FDI_RX_ENABLE;
3736 I915_WRITE(reg, temp);
357555c0 3737
139ccd3f 3738 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3739 reg = FDI_TX_CTL(pipe);
3740 temp = I915_READ(reg);
139ccd3f 3741 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3743 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3744 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3745 temp |= snb_b_fdi_train_param[j/2];
3746 temp |= FDI_COMPOSITE_SYNC;
3747 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3748
139ccd3f
JB
3749 I915_WRITE(FDI_RX_MISC(pipe),
3750 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3751
139ccd3f 3752 reg = FDI_RX_CTL(pipe);
357555c0 3753 temp = I915_READ(reg);
139ccd3f
JB
3754 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3755 temp |= FDI_COMPOSITE_SYNC;
3756 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3757
139ccd3f
JB
3758 POSTING_READ(reg);
3759 udelay(1); /* should be 0.5us */
357555c0 3760
139ccd3f
JB
3761 for (i = 0; i < 4; i++) {
3762 reg = FDI_RX_IIR(pipe);
3763 temp = I915_READ(reg);
3764 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3765
139ccd3f
JB
3766 if (temp & FDI_RX_BIT_LOCK ||
3767 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3768 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3769 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3770 i);
3771 break;
3772 }
3773 udelay(1); /* should be 0.5us */
3774 }
3775 if (i == 4) {
3776 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3777 continue;
3778 }
357555c0 3779
139ccd3f 3780 /* Train 2 */
357555c0
JB
3781 reg = FDI_TX_CTL(pipe);
3782 temp = I915_READ(reg);
139ccd3f
JB
3783 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3784 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3785 I915_WRITE(reg, temp);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3790 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3791 I915_WRITE(reg, temp);
3792
3793 POSTING_READ(reg);
139ccd3f 3794 udelay(2); /* should be 1.5us */
357555c0 3795
139ccd3f
JB
3796 for (i = 0; i < 4; i++) {
3797 reg = FDI_RX_IIR(pipe);
3798 temp = I915_READ(reg);
3799 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3800
139ccd3f
JB
3801 if (temp & FDI_RX_SYMBOL_LOCK ||
3802 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3803 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3804 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3805 i);
3806 goto train_done;
3807 }
3808 udelay(2); /* should be 1.5us */
357555c0 3809 }
139ccd3f
JB
3810 if (i == 4)
3811 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3812 }
357555c0 3813
139ccd3f 3814train_done:
357555c0
JB
3815 DRM_DEBUG_KMS("FDI train done.\n");
3816}
3817
88cefb6c 3818static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3819{
88cefb6c 3820 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3821 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3822 int pipe = intel_crtc->pipe;
f0f59a00
VS
3823 i915_reg_t reg;
3824 u32 temp;
c64e311e 3825
c98e9dcf 3826 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3827 reg = FDI_RX_CTL(pipe);
3828 temp = I915_READ(reg);
627eb5a3 3829 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3830 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3832 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3833
3834 POSTING_READ(reg);
c98e9dcf
JB
3835 udelay(200);
3836
3837 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3838 temp = I915_READ(reg);
3839 I915_WRITE(reg, temp | FDI_PCDCLK);
3840
3841 POSTING_READ(reg);
c98e9dcf
JB
3842 udelay(200);
3843
20749730
PZ
3844 /* Enable CPU FDI TX PLL, always on for Ironlake */
3845 reg = FDI_TX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3848 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3849
20749730
PZ
3850 POSTING_READ(reg);
3851 udelay(100);
6be4a607 3852 }
0e23b99d
JB
3853}
3854
88cefb6c
DV
3855static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3856{
3857 struct drm_device *dev = intel_crtc->base.dev;
3858 struct drm_i915_private *dev_priv = dev->dev_private;
3859 int pipe = intel_crtc->pipe;
f0f59a00
VS
3860 i915_reg_t reg;
3861 u32 temp;
88cefb6c
DV
3862
3863 /* Switch from PCDclk to Rawclk */
3864 reg = FDI_RX_CTL(pipe);
3865 temp = I915_READ(reg);
3866 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3867
3868 /* Disable CPU FDI TX PLL */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3872
3873 POSTING_READ(reg);
3874 udelay(100);
3875
3876 reg = FDI_RX_CTL(pipe);
3877 temp = I915_READ(reg);
3878 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3879
3880 /* Wait for the clocks to turn off. */
3881 POSTING_READ(reg);
3882 udelay(100);
3883}
3884
0fc932b8
JB
3885static void ironlake_fdi_disable(struct drm_crtc *crtc)
3886{
3887 struct drm_device *dev = crtc->dev;
3888 struct drm_i915_private *dev_priv = dev->dev_private;
3889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3890 int pipe = intel_crtc->pipe;
f0f59a00
VS
3891 i915_reg_t reg;
3892 u32 temp;
0fc932b8
JB
3893
3894 /* disable CPU FDI tx and PCH FDI rx */
3895 reg = FDI_TX_CTL(pipe);
3896 temp = I915_READ(reg);
3897 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3898 POSTING_READ(reg);
3899
3900 reg = FDI_RX_CTL(pipe);
3901 temp = I915_READ(reg);
3902 temp &= ~(0x7 << 16);
dfd07d72 3903 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3904 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3905
3906 POSTING_READ(reg);
3907 udelay(100);
3908
3909 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3910 if (HAS_PCH_IBX(dev))
6f06ce18 3911 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3912
3913 /* still set train pattern 1 */
3914 reg = FDI_TX_CTL(pipe);
3915 temp = I915_READ(reg);
3916 temp &= ~FDI_LINK_TRAIN_NONE;
3917 temp |= FDI_LINK_TRAIN_PATTERN_1;
3918 I915_WRITE(reg, temp);
3919
3920 reg = FDI_RX_CTL(pipe);
3921 temp = I915_READ(reg);
3922 if (HAS_PCH_CPT(dev)) {
3923 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3924 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3925 } else {
3926 temp &= ~FDI_LINK_TRAIN_NONE;
3927 temp |= FDI_LINK_TRAIN_PATTERN_1;
3928 }
3929 /* BPC in FDI rx is consistent with that in PIPECONF */
3930 temp &= ~(0x07 << 16);
dfd07d72 3931 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3932 I915_WRITE(reg, temp);
3933
3934 POSTING_READ(reg);
3935 udelay(100);
3936}
3937
5dce5b93
CW
3938bool intel_has_pending_fb_unpin(struct drm_device *dev)
3939{
3940 struct intel_crtc *crtc;
3941
3942 /* Note that we don't need to be called with mode_config.lock here
3943 * as our list of CRTC objects is static for the lifetime of the
3944 * device and so cannot disappear as we iterate. Similarly, we can
3945 * happily treat the predicates as racy, atomic checks as userspace
3946 * cannot claim and pin a new fb without at least acquring the
3947 * struct_mutex and so serialising with us.
3948 */
d3fcc808 3949 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3950 if (atomic_read(&crtc->unpin_work_count) == 0)
3951 continue;
3952
3953 if (crtc->unpin_work)
3954 intel_wait_for_vblank(dev, crtc->pipe);
3955
3956 return true;
3957 }
3958
3959 return false;
3960}
3961
d6bbafa1
CW
3962static void page_flip_completed(struct intel_crtc *intel_crtc)
3963{
3964 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3965 struct intel_unpin_work *work = intel_crtc->unpin_work;
3966
3967 /* ensure that the unpin work is consistent wrt ->pending. */
3968 smp_rmb();
3969 intel_crtc->unpin_work = NULL;
3970
3971 if (work->event)
3972 drm_send_vblank_event(intel_crtc->base.dev,
3973 intel_crtc->pipe,
3974 work->event);
3975
3976 drm_crtc_vblank_put(&intel_crtc->base);
3977
3978 wake_up_all(&dev_priv->pending_flip_queue);
3979 queue_work(dev_priv->wq, &work->work);
3980
3981 trace_i915_flip_complete(intel_crtc->plane,
3982 work->pending_flip_obj);
3983}
3984
5008e874 3985static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3986{
0f91128d 3987 struct drm_device *dev = crtc->dev;
5bb61643 3988 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3989 long ret;
e6c3a2a6 3990
2c10d571 3991 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3992
3993 ret = wait_event_interruptible_timeout(
3994 dev_priv->pending_flip_queue,
3995 !intel_crtc_has_pending_flip(crtc),
3996 60*HZ);
3997
3998 if (ret < 0)
3999 return ret;
4000
4001 if (ret == 0) {
9c787942 4002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 4003
5e2d7afc 4004 spin_lock_irq(&dev->event_lock);
9c787942
CW
4005 if (intel_crtc->unpin_work) {
4006 WARN_ONCE(1, "Removing stuck page flip\n");
4007 page_flip_completed(intel_crtc);
4008 }
5e2d7afc 4009 spin_unlock_irq(&dev->event_lock);
9c787942 4010 }
5bb61643 4011
5008e874 4012 return 0;
e6c3a2a6
CW
4013}
4014
060f02d8
VS
4015static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4016{
4017 u32 temp;
4018
4019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4020
4021 mutex_lock(&dev_priv->sb_lock);
4022
4023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4024 temp |= SBI_SSCCTL_DISABLE;
4025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4026
4027 mutex_unlock(&dev_priv->sb_lock);
4028}
4029
e615efe4
ED
4030/* Program iCLKIP clock to the desired frequency */
4031static void lpt_program_iclkip(struct drm_crtc *crtc)
4032{
4033 struct drm_device *dev = crtc->dev;
4034 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4035 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
4036 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4037 u32 temp;
4038
060f02d8 4039 lpt_disable_iclkip(dev_priv);
e615efe4
ED
4040
4041 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 4042 if (clock == 20000) {
e615efe4
ED
4043 auxdiv = 1;
4044 divsel = 0x41;
4045 phaseinc = 0x20;
4046 } else {
4047 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
4048 * but the adjusted_mode->crtc_clock in in KHz. To get the
4049 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
4050 * convert the virtual clock precision to KHz here for higher
4051 * precision.
4052 */
4053 u32 iclk_virtual_root_freq = 172800 * 1000;
4054 u32 iclk_pi_range = 64;
4055 u32 desired_divisor, msb_divisor_value, pi_value;
4056
a2572f5c 4057 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
4058 msb_divisor_value = desired_divisor / iclk_pi_range;
4059 pi_value = desired_divisor % iclk_pi_range;
4060
4061 auxdiv = 0;
4062 divsel = msb_divisor_value - 2;
4063 phaseinc = pi_value;
4064 }
4065
4066 /* This should not happen with any sane values */
4067 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4068 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4069 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4070 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4071
4072 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4073 clock,
e615efe4
ED
4074 auxdiv,
4075 divsel,
4076 phasedir,
4077 phaseinc);
4078
060f02d8
VS
4079 mutex_lock(&dev_priv->sb_lock);
4080
e615efe4 4081 /* Program SSCDIVINTPHASE6 */
988d6ee8 4082 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4083 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4084 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4085 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4086 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4087 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4088 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4089 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4090
4091 /* Program SSCAUXDIV */
988d6ee8 4092 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4093 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4094 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4095 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4096
4097 /* Enable modulator and associated divider */
988d6ee8 4098 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4099 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4100 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4101
060f02d8
VS
4102 mutex_unlock(&dev_priv->sb_lock);
4103
e615efe4
ED
4104 /* Wait for initialization time */
4105 udelay(24);
4106
4107 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4108}
4109
275f01b2
DV
4110static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4111 enum pipe pch_transcoder)
4112{
4113 struct drm_device *dev = crtc->base.dev;
4114 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4115 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4116
4117 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4118 I915_READ(HTOTAL(cpu_transcoder)));
4119 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4120 I915_READ(HBLANK(cpu_transcoder)));
4121 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4122 I915_READ(HSYNC(cpu_transcoder)));
4123
4124 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4125 I915_READ(VTOTAL(cpu_transcoder)));
4126 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4127 I915_READ(VBLANK(cpu_transcoder)));
4128 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4129 I915_READ(VSYNC(cpu_transcoder)));
4130 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4131 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4132}
4133
003632d9 4134static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4135{
4136 struct drm_i915_private *dev_priv = dev->dev_private;
4137 uint32_t temp;
4138
4139 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4140 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4141 return;
4142
4143 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4144 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4145
003632d9
ACO
4146 temp &= ~FDI_BC_BIFURCATION_SELECT;
4147 if (enable)
4148 temp |= FDI_BC_BIFURCATION_SELECT;
4149
4150 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4151 I915_WRITE(SOUTH_CHICKEN1, temp);
4152 POSTING_READ(SOUTH_CHICKEN1);
4153}
4154
4155static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4156{
4157 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4158
4159 switch (intel_crtc->pipe) {
4160 case PIPE_A:
4161 break;
4162 case PIPE_B:
6e3c9717 4163 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4164 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4165 else
003632d9 4166 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4167
4168 break;
4169 case PIPE_C:
003632d9 4170 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4171
4172 break;
4173 default:
4174 BUG();
4175 }
4176}
4177
c48b5305
VS
4178/* Return which DP Port should be selected for Transcoder DP control */
4179static enum port
4180intel_trans_dp_port_sel(struct drm_crtc *crtc)
4181{
4182 struct drm_device *dev = crtc->dev;
4183 struct intel_encoder *encoder;
4184
4185 for_each_encoder_on_crtc(dev, crtc, encoder) {
4186 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4187 encoder->type == INTEL_OUTPUT_EDP)
4188 return enc_to_dig_port(&encoder->base)->port;
4189 }
4190
4191 return -1;
4192}
4193
f67a559d
JB
4194/*
4195 * Enable PCH resources required for PCH ports:
4196 * - PCH PLLs
4197 * - FDI training & RX/TX
4198 * - update transcoder timings
4199 * - DP transcoding bits
4200 * - transcoder
4201 */
4202static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4203{
4204 struct drm_device *dev = crtc->dev;
4205 struct drm_i915_private *dev_priv = dev->dev_private;
4206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4207 int pipe = intel_crtc->pipe;
f0f59a00 4208 u32 temp;
2c07245f 4209
ab9412ba 4210 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4211
1fbc0d78
DV
4212 if (IS_IVYBRIDGE(dev))
4213 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4214
cd986abb
DV
4215 /* Write the TU size bits before fdi link training, so that error
4216 * detection works. */
4217 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4218 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4219
3860b2ec
VS
4220 /*
4221 * Sometimes spurious CPU pipe underruns happen during FDI
4222 * training, at least with VGA+HDMI cloning. Suppress them.
4223 */
4224 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4225
c98e9dcf 4226 /* For PCH output, training FDI link */
674cf967 4227 dev_priv->display.fdi_link_train(crtc);
2c07245f 4228
3ad8a208
DV
4229 /* We need to program the right clock selection before writing the pixel
4230 * mutliplier into the DPLL. */
303b81e0 4231 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4232 u32 sel;
4b645f14 4233
c98e9dcf 4234 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4235 temp |= TRANS_DPLL_ENABLE(pipe);
4236 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4237 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4238 temp |= sel;
4239 else
4240 temp &= ~sel;
c98e9dcf 4241 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4242 }
5eddb70b 4243
3ad8a208
DV
4244 /* XXX: pch pll's can be enabled any time before we enable the PCH
4245 * transcoder, and we actually should do this to not upset any PCH
4246 * transcoder that already use the clock when we share it.
4247 *
4248 * Note that enable_shared_dpll tries to do the right thing, but
4249 * get_shared_dpll unconditionally resets the pll - we need that to have
4250 * the right LVDS enable sequence. */
85b3894f 4251 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4252
d9b6cb56
JB
4253 /* set transcoder timing, panel must allow it */
4254 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4255 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4256
303b81e0 4257 intel_fdi_normal_train(crtc);
5e84e1a4 4258
3860b2ec
VS
4259 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4260
c98e9dcf 4261 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4262 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4263 const struct drm_display_mode *adjusted_mode =
4264 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4265 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4266 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4267 temp = I915_READ(reg);
4268 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4269 TRANS_DP_SYNC_MASK |
4270 TRANS_DP_BPC_MASK);
e3ef4479 4271 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4272 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4273
9c4edaee 4274 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4275 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4276 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4277 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4278
4279 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4280 case PORT_B:
5eddb70b 4281 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4282 break;
c48b5305 4283 case PORT_C:
5eddb70b 4284 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4285 break;
c48b5305 4286 case PORT_D:
5eddb70b 4287 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4288 break;
4289 default:
e95d41e1 4290 BUG();
32f9d658 4291 }
2c07245f 4292
5eddb70b 4293 I915_WRITE(reg, temp);
6be4a607 4294 }
b52eb4dc 4295
b8a4f404 4296 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4297}
4298
1507e5bd
PZ
4299static void lpt_pch_enable(struct drm_crtc *crtc)
4300{
4301 struct drm_device *dev = crtc->dev;
4302 struct drm_i915_private *dev_priv = dev->dev_private;
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4304 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4305
ab9412ba 4306 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4307
8c52b5e8 4308 lpt_program_iclkip(crtc);
1507e5bd 4309
0540e488 4310 /* Set transcoder timing. */
275f01b2 4311 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4312
937bb610 4313 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4314}
4315
190f68c5
ACO
4316struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4317 struct intel_crtc_state *crtc_state)
ee7b9f93 4318{
e2b78267 4319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4320 struct intel_shared_dpll *pll;
de419ab6 4321 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4322 enum intel_dpll_id i;
00490c22 4323 int max = dev_priv->num_shared_dpll;
ee7b9f93 4324
de419ab6
ML
4325 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4326
98b6bd99
DV
4327 if (HAS_PCH_IBX(dev_priv->dev)) {
4328 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4329 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4330 pll = &dev_priv->shared_dplls[i];
98b6bd99 4331
46edb027
DV
4332 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4333 crtc->base.base.id, pll->name);
98b6bd99 4334
de419ab6 4335 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4336
98b6bd99
DV
4337 goto found;
4338 }
4339
bcddf610
S
4340 if (IS_BROXTON(dev_priv->dev)) {
4341 /* PLL is attached to port in bxt */
4342 struct intel_encoder *encoder;
4343 struct intel_digital_port *intel_dig_port;
4344
4345 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4346 if (WARN_ON(!encoder))
4347 return NULL;
4348
4349 intel_dig_port = enc_to_dig_port(&encoder->base);
4350 /* 1:1 mapping between ports and PLLs */
4351 i = (enum intel_dpll_id)intel_dig_port->port;
4352 pll = &dev_priv->shared_dplls[i];
4353 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4354 crtc->base.base.id, pll->name);
de419ab6 4355 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4356
4357 goto found;
00490c22
ML
4358 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4359 /* Do not consider SPLL */
4360 max = 2;
bcddf610 4361
00490c22 4362 for (i = 0; i < max; i++) {
e72f9fbf 4363 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4364
4365 /* Only want to check enabled timings first */
de419ab6 4366 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4367 continue;
4368
190f68c5 4369 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4370 &shared_dpll[i].hw_state,
4371 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4372 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4373 crtc->base.base.id, pll->name,
de419ab6 4374 shared_dpll[i].crtc_mask,
8bd31e67 4375 pll->active);
ee7b9f93
JB
4376 goto found;
4377 }
4378 }
4379
4380 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4381 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4382 pll = &dev_priv->shared_dplls[i];
de419ab6 4383 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4384 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4385 crtc->base.base.id, pll->name);
ee7b9f93
JB
4386 goto found;
4387 }
4388 }
4389
4390 return NULL;
4391
4392found:
de419ab6
ML
4393 if (shared_dpll[i].crtc_mask == 0)
4394 shared_dpll[i].hw_state =
4395 crtc_state->dpll_hw_state;
f2a69f44 4396
190f68c5 4397 crtc_state->shared_dpll = i;
46edb027
DV
4398 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4399 pipe_name(crtc->pipe));
ee7b9f93 4400
de419ab6 4401 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4402
ee7b9f93
JB
4403 return pll;
4404}
4405
de419ab6 4406static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4407{
de419ab6
ML
4408 struct drm_i915_private *dev_priv = to_i915(state->dev);
4409 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4410 struct intel_shared_dpll *pll;
4411 enum intel_dpll_id i;
4412
de419ab6
ML
4413 if (!to_intel_atomic_state(state)->dpll_set)
4414 return;
8bd31e67 4415
de419ab6 4416 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4417 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4418 pll = &dev_priv->shared_dplls[i];
de419ab6 4419 pll->config = shared_dpll[i];
8bd31e67
ACO
4420 }
4421}
4422
a1520318 4423static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4424{
4425 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4426 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4427 u32 temp;
4428
4429 temp = I915_READ(dslreg);
4430 udelay(500);
4431 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4432 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4433 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4434 }
4435}
4436
86adf9d7
ML
4437static int
4438skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4439 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4440 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4441{
86adf9d7
ML
4442 struct intel_crtc_scaler_state *scaler_state =
4443 &crtc_state->scaler_state;
4444 struct intel_crtc *intel_crtc =
4445 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4446 int need_scaling;
6156a456
CK
4447
4448 need_scaling = intel_rotation_90_or_270(rotation) ?
4449 (src_h != dst_w || src_w != dst_h):
4450 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4451
4452 /*
4453 * if plane is being disabled or scaler is no more required or force detach
4454 * - free scaler binded to this plane/crtc
4455 * - in order to do this, update crtc->scaler_usage
4456 *
4457 * Here scaler state in crtc_state is set free so that
4458 * scaler can be assigned to other user. Actual register
4459 * update to free the scaler is done in plane/panel-fit programming.
4460 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4461 */
86adf9d7 4462 if (force_detach || !need_scaling) {
a1b2278e 4463 if (*scaler_id >= 0) {
86adf9d7 4464 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4465 scaler_state->scalers[*scaler_id].in_use = 0;
4466
86adf9d7
ML
4467 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4468 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4469 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4470 scaler_state->scaler_users);
4471 *scaler_id = -1;
4472 }
4473 return 0;
4474 }
4475
4476 /* range checks */
4477 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4478 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4479
4480 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4481 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4482 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4483 "size is out of scaler range\n",
86adf9d7 4484 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4485 return -EINVAL;
4486 }
4487
86adf9d7
ML
4488 /* mark this plane as a scaler user in crtc_state */
4489 scaler_state->scaler_users |= (1 << scaler_user);
4490 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4491 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4492 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4493 scaler_state->scaler_users);
4494
4495 return 0;
4496}
4497
4498/**
4499 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4500 *
4501 * @state: crtc's scaler state
86adf9d7
ML
4502 *
4503 * Return
4504 * 0 - scaler_usage updated successfully
4505 * error - requested scaling cannot be supported or other error condition
4506 */
e435d6e5 4507int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4508{
4509 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4510 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4511
4512 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4513 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4514
e435d6e5 4515 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4516 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4517 state->pipe_src_w, state->pipe_src_h,
aad941d5 4518 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4519}
4520
4521/**
4522 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4523 *
4524 * @state: crtc's scaler state
86adf9d7
ML
4525 * @plane_state: atomic plane state to update
4526 *
4527 * Return
4528 * 0 - scaler_usage updated successfully
4529 * error - requested scaling cannot be supported or other error condition
4530 */
da20eabd
ML
4531static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4532 struct intel_plane_state *plane_state)
86adf9d7
ML
4533{
4534
4535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4536 struct intel_plane *intel_plane =
4537 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4538 struct drm_framebuffer *fb = plane_state->base.fb;
4539 int ret;
4540
4541 bool force_detach = !fb || !plane_state->visible;
4542
4543 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4544 intel_plane->base.base.id, intel_crtc->pipe,
4545 drm_plane_index(&intel_plane->base));
4546
4547 ret = skl_update_scaler(crtc_state, force_detach,
4548 drm_plane_index(&intel_plane->base),
4549 &plane_state->scaler_id,
4550 plane_state->base.rotation,
4551 drm_rect_width(&plane_state->src) >> 16,
4552 drm_rect_height(&plane_state->src) >> 16,
4553 drm_rect_width(&plane_state->dst),
4554 drm_rect_height(&plane_state->dst));
4555
4556 if (ret || plane_state->scaler_id < 0)
4557 return ret;
4558
a1b2278e 4559 /* check colorkey */
818ed961 4560 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4561 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4562 intel_plane->base.base.id);
a1b2278e
CK
4563 return -EINVAL;
4564 }
4565
4566 /* Check src format */
86adf9d7
ML
4567 switch (fb->pixel_format) {
4568 case DRM_FORMAT_RGB565:
4569 case DRM_FORMAT_XBGR8888:
4570 case DRM_FORMAT_XRGB8888:
4571 case DRM_FORMAT_ABGR8888:
4572 case DRM_FORMAT_ARGB8888:
4573 case DRM_FORMAT_XRGB2101010:
4574 case DRM_FORMAT_XBGR2101010:
4575 case DRM_FORMAT_YUYV:
4576 case DRM_FORMAT_YVYU:
4577 case DRM_FORMAT_UYVY:
4578 case DRM_FORMAT_VYUY:
4579 break;
4580 default:
4581 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4582 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4583 return -EINVAL;
a1b2278e
CK
4584 }
4585
a1b2278e
CK
4586 return 0;
4587}
4588
e435d6e5
ML
4589static void skylake_scaler_disable(struct intel_crtc *crtc)
4590{
4591 int i;
4592
4593 for (i = 0; i < crtc->num_scalers; i++)
4594 skl_detach_scaler(crtc, i);
4595}
4596
4597static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4598{
4599 struct drm_device *dev = crtc->base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601 int pipe = crtc->pipe;
a1b2278e
CK
4602 struct intel_crtc_scaler_state *scaler_state =
4603 &crtc->config->scaler_state;
4604
4605 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4606
6e3c9717 4607 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4608 int id;
4609
4610 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4611 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4612 return;
4613 }
4614
4615 id = scaler_state->scaler_id;
4616 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4617 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4618 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4619 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4620
4621 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4622 }
4623}
4624
b074cec8
JB
4625static void ironlake_pfit_enable(struct intel_crtc *crtc)
4626{
4627 struct drm_device *dev = crtc->base.dev;
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629 int pipe = crtc->pipe;
4630
6e3c9717 4631 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4632 /* Force use of hard-coded filter coefficients
4633 * as some pre-programmed values are broken,
4634 * e.g. x201.
4635 */
4636 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4637 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4638 PF_PIPE_SEL_IVB(pipe));
4639 else
4640 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4641 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4642 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4643 }
4644}
4645
20bc8673 4646void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4647{
cea165c3
VS
4648 struct drm_device *dev = crtc->base.dev;
4649 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4650
6e3c9717 4651 if (!crtc->config->ips_enabled)
d77e4531
PZ
4652 return;
4653
cea165c3
VS
4654 /* We can only enable IPS after we enable a plane and wait for a vblank */
4655 intel_wait_for_vblank(dev, crtc->pipe);
4656
d77e4531 4657 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4658 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4659 mutex_lock(&dev_priv->rps.hw_lock);
4660 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4661 mutex_unlock(&dev_priv->rps.hw_lock);
4662 /* Quoting Art Runyan: "its not safe to expect any particular
4663 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4664 * mailbox." Moreover, the mailbox may return a bogus state,
4665 * so we need to just enable it and continue on.
2a114cc1
BW
4666 */
4667 } else {
4668 I915_WRITE(IPS_CTL, IPS_ENABLE);
4669 /* The bit only becomes 1 in the next vblank, so this wait here
4670 * is essentially intel_wait_for_vblank. If we don't have this
4671 * and don't wait for vblanks until the end of crtc_enable, then
4672 * the HW state readout code will complain that the expected
4673 * IPS_CTL value is not the one we read. */
4674 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4675 DRM_ERROR("Timed out waiting for IPS enable\n");
4676 }
d77e4531
PZ
4677}
4678
20bc8673 4679void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4680{
4681 struct drm_device *dev = crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
6e3c9717 4684 if (!crtc->config->ips_enabled)
d77e4531
PZ
4685 return;
4686
4687 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4688 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4689 mutex_lock(&dev_priv->rps.hw_lock);
4690 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4691 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4692 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4693 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4694 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4695 } else {
2a114cc1 4696 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4697 POSTING_READ(IPS_CTL);
4698 }
d77e4531
PZ
4699
4700 /* We need to wait for a vblank before we can disable the plane. */
4701 intel_wait_for_vblank(dev, crtc->pipe);
4702}
4703
4704/** Loads the palette/gamma unit for the CRTC with the prepared values */
4705static void intel_crtc_load_lut(struct drm_crtc *crtc)
4706{
4707 struct drm_device *dev = crtc->dev;
4708 struct drm_i915_private *dev_priv = dev->dev_private;
4709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4710 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4711 int i;
4712 bool reenable_ips = false;
4713
4714 /* The clocks have to be on to load the palette. */
53d9f4e9 4715 if (!crtc->state->active)
d77e4531
PZ
4716 return;
4717
50360403 4718 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4719 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4720 assert_dsi_pll_enabled(dev_priv);
4721 else
4722 assert_pll_enabled(dev_priv, pipe);
4723 }
4724
d77e4531
PZ
4725 /* Workaround : Do not read or write the pipe palette/gamma data while
4726 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4727 */
6e3c9717 4728 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4729 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4730 GAMMA_MODE_MODE_SPLIT)) {
4731 hsw_disable_ips(intel_crtc);
4732 reenable_ips = true;
4733 }
4734
4735 for (i = 0; i < 256; i++) {
f0f59a00 4736 i915_reg_t palreg;
f65a9c5b
VS
4737
4738 if (HAS_GMCH_DISPLAY(dev))
4739 palreg = PALETTE(pipe, i);
4740 else
4741 palreg = LGC_PALETTE(pipe, i);
4742
4743 I915_WRITE(palreg,
d77e4531
PZ
4744 (intel_crtc->lut_r[i] << 16) |
4745 (intel_crtc->lut_g[i] << 8) |
4746 intel_crtc->lut_b[i]);
4747 }
4748
4749 if (reenable_ips)
4750 hsw_enable_ips(intel_crtc);
4751}
4752
7cac945f 4753static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4754{
7cac945f 4755 if (intel_crtc->overlay) {
d3eedb1a
VS
4756 struct drm_device *dev = intel_crtc->base.dev;
4757 struct drm_i915_private *dev_priv = dev->dev_private;
4758
4759 mutex_lock(&dev->struct_mutex);
4760 dev_priv->mm.interruptible = false;
4761 (void) intel_overlay_switch_off(intel_crtc->overlay);
4762 dev_priv->mm.interruptible = true;
4763 mutex_unlock(&dev->struct_mutex);
4764 }
4765
4766 /* Let userspace switch the overlay on again. In most cases userspace
4767 * has to recompute where to put it anyway.
4768 */
4769}
4770
87d4300a
ML
4771/**
4772 * intel_post_enable_primary - Perform operations after enabling primary plane
4773 * @crtc: the CRTC whose primary plane was just enabled
4774 *
4775 * Performs potentially sleeping operations that must be done after the primary
4776 * plane is enabled, such as updating FBC and IPS. Note that this may be
4777 * called due to an explicit primary plane update, or due to an implicit
4778 * re-enable that is caused when a sprite plane is updated to no longer
4779 * completely hide the primary plane.
4780 */
4781static void
4782intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4783{
4784 struct drm_device *dev = crtc->dev;
87d4300a 4785 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4787 int pipe = intel_crtc->pipe;
a5c4d7bc 4788
87d4300a
ML
4789 /*
4790 * FIXME IPS should be fine as long as one plane is
4791 * enabled, but in practice it seems to have problems
4792 * when going from primary only to sprite only and vice
4793 * versa.
4794 */
a5c4d7bc
VS
4795 hsw_enable_ips(intel_crtc);
4796
f99d7069 4797 /*
87d4300a
ML
4798 * Gen2 reports pipe underruns whenever all planes are disabled.
4799 * So don't enable underrun reporting before at least some planes
4800 * are enabled.
4801 * FIXME: Need to fix the logic to work when we turn off all planes
4802 * but leave the pipe running.
f99d7069 4803 */
87d4300a
ML
4804 if (IS_GEN2(dev))
4805 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4806
aca7b684
VS
4807 /* Underruns don't always raise interrupts, so check manually. */
4808 intel_check_cpu_fifo_underruns(dev_priv);
4809 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4810}
4811
87d4300a
ML
4812/**
4813 * intel_pre_disable_primary - Perform operations before disabling primary plane
4814 * @crtc: the CRTC whose primary plane is to be disabled
4815 *
4816 * Performs potentially sleeping operations that must be done before the
4817 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4818 * be called due to an explicit primary plane update, or due to an implicit
4819 * disable that is caused when a sprite plane completely hides the primary
4820 * plane.
4821 */
4822static void
4823intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4824{
4825 struct drm_device *dev = crtc->dev;
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4828 int pipe = intel_crtc->pipe;
a5c4d7bc 4829
87d4300a
ML
4830 /*
4831 * Gen2 reports pipe underruns whenever all planes are disabled.
4832 * So diasble underrun reporting before all the planes get disabled.
4833 * FIXME: Need to fix the logic to work when we turn off all planes
4834 * but leave the pipe running.
4835 */
4836 if (IS_GEN2(dev))
4837 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4838
87d4300a
ML
4839 /*
4840 * Vblank time updates from the shadow to live plane control register
4841 * are blocked if the memory self-refresh mode is active at that
4842 * moment. So to make sure the plane gets truly disabled, disable
4843 * first the self-refresh mode. The self-refresh enable bit in turn
4844 * will be checked/applied by the HW only at the next frame start
4845 * event which is after the vblank start event, so we need to have a
4846 * wait-for-vblank between disabling the plane and the pipe.
4847 */
262cd2e1 4848 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4849 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4850 dev_priv->wm.vlv.cxsr = false;
4851 intel_wait_for_vblank(dev, pipe);
4852 }
87d4300a 4853
87d4300a
ML
4854 /*
4855 * FIXME IPS should be fine as long as one plane is
4856 * enabled, but in practice it seems to have problems
4857 * when going from primary only to sprite only and vice
4858 * versa.
4859 */
a5c4d7bc 4860 hsw_disable_ips(intel_crtc);
87d4300a
ML
4861}
4862
ac21b225
ML
4863static void intel_post_plane_update(struct intel_crtc *crtc)
4864{
4865 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4866 struct intel_crtc_state *pipe_config =
4867 to_intel_crtc_state(crtc->base.state);
ac21b225 4868 struct drm_device *dev = crtc->base.dev;
ac21b225 4869
ac21b225
ML
4870 intel_frontbuffer_flip(dev, atomic->fb_bits);
4871
ab1d3a0e 4872 crtc->wm.cxsr_allowed = true;
852eb00d 4873
b9001114 4874 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4875 intel_update_watermarks(&crtc->base);
4876
c80ac854 4877 if (atomic->update_fbc)
1eb52238 4878 intel_fbc_post_update(crtc);
ac21b225
ML
4879
4880 if (atomic->post_enable_primary)
4881 intel_post_enable_primary(&crtc->base);
4882
ac21b225
ML
4883 memset(atomic, 0, sizeof(*atomic));
4884}
4885
5c74cd73 4886static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4887{
5c74cd73 4888 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4889 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4890 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4891 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4892 struct intel_crtc_state *pipe_config =
4893 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4894 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4895 struct drm_plane *primary = crtc->base.primary;
4896 struct drm_plane_state *old_pri_state =
4897 drm_atomic_get_existing_plane_state(old_state, primary);
4898 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4899
1eb52238
PZ
4900 if (atomic->update_fbc)
4901 intel_fbc_pre_update(crtc);
ac21b225 4902
5c74cd73
ML
4903 if (old_pri_state) {
4904 struct intel_plane_state *primary_state =
4905 to_intel_plane_state(primary->state);
4906 struct intel_plane_state *old_primary_state =
4907 to_intel_plane_state(old_pri_state);
4908
4909 if (old_primary_state->visible &&
4910 (modeset || !primary_state->visible))
4911 intel_pre_disable_primary(&crtc->base);
4912 }
852eb00d 4913
ab1d3a0e 4914 if (pipe_config->disable_cxsr) {
852eb00d 4915 crtc->wm.cxsr_allowed = false;
2dfd178d
ML
4916
4917 if (old_crtc_state->base.active)
4918 intel_set_memory_cxsr(dev_priv, false);
852eb00d 4919 }
92826fcd 4920
ed4a6a7c
MR
4921 /*
4922 * IVB workaround: must disable low power watermarks for at least
4923 * one frame before enabling scaling. LP watermarks can be re-enabled
4924 * when scaling is disabled.
4925 *
4926 * WaCxSRDisabledForSpriteScaling:ivb
4927 */
4928 if (pipe_config->disable_lp_wm) {
4929 ilk_disable_lp_wm(dev);
4930 intel_wait_for_vblank(dev, crtc->pipe);
4931 }
4932
4933 /*
4934 * If we're doing a modeset, we're done. No need to do any pre-vblank
4935 * watermark programming here.
4936 */
4937 if (needs_modeset(&pipe_config->base))
4938 return;
4939
4940 /*
4941 * For platforms that support atomic watermarks, program the
4942 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4943 * will be the intermediate values that are safe for both pre- and
4944 * post- vblank; when vblank happens, the 'active' values will be set
4945 * to the final 'target' values and we'll do this again to get the
4946 * optimal watermarks. For gen9+ platforms, the values we program here
4947 * will be the final target values which will get automatically latched
4948 * at vblank time; no further programming will be necessary.
4949 *
4950 * If a platform hasn't been transitioned to atomic watermarks yet,
4951 * we'll continue to update watermarks the old way, if flags tell
4952 * us to.
4953 */
4954 if (dev_priv->display.initial_watermarks != NULL)
4955 dev_priv->display.initial_watermarks(pipe_config);
4956 else if (pipe_config->wm_changed)
92826fcd 4957 intel_update_watermarks(&crtc->base);
ac21b225
ML
4958}
4959
d032ffa0 4960static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4961{
4962 struct drm_device *dev = crtc->dev;
4963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4964 struct drm_plane *p;
87d4300a
ML
4965 int pipe = intel_crtc->pipe;
4966
7cac945f 4967 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4968
d032ffa0
ML
4969 drm_for_each_plane_mask(p, dev, plane_mask)
4970 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4971
f99d7069
DV
4972 /*
4973 * FIXME: Once we grow proper nuclear flip support out of this we need
4974 * to compute the mask of flip planes precisely. For the time being
4975 * consider this a flip to a NULL plane.
4976 */
4977 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4978}
4979
f67a559d
JB
4980static void ironlake_crtc_enable(struct drm_crtc *crtc)
4981{
4982 struct drm_device *dev = crtc->dev;
4983 struct drm_i915_private *dev_priv = dev->dev_private;
4984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4985 struct intel_encoder *encoder;
f67a559d 4986 int pipe = intel_crtc->pipe;
f67a559d 4987
53d9f4e9 4988 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4989 return;
4990
81b088ca
VS
4991 if (intel_crtc->config->has_pch_encoder)
4992 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4993
6e3c9717 4994 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4995 intel_prepare_shared_dpll(intel_crtc);
4996
6e3c9717 4997 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4998 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4999
5000 intel_set_pipe_timings(intel_crtc);
5001
6e3c9717 5002 if (intel_crtc->config->has_pch_encoder) {
29407aab 5003 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5004 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
5005 }
5006
5007 ironlake_set_pipeconf(crtc);
5008
f67a559d 5009 intel_crtc->active = true;
8664281b 5010
a72e4c9f 5011 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 5012
f6736a1a 5013 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
5014 if (encoder->pre_enable)
5015 encoder->pre_enable(encoder);
f67a559d 5016
6e3c9717 5017 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
5018 /* Note: FDI PLL enabling _must_ be done before we enable the
5019 * cpu pipes, hence this is separate from all the other fdi/pch
5020 * enabling. */
88cefb6c 5021 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
5022 } else {
5023 assert_fdi_tx_disabled(dev_priv, pipe);
5024 assert_fdi_rx_disabled(dev_priv, pipe);
5025 }
f67a559d 5026
b074cec8 5027 ironlake_pfit_enable(intel_crtc);
f67a559d 5028
9c54c0dd
JB
5029 /*
5030 * On ILK+ LUT must be loaded before the pipe is running but with
5031 * clocks enabled
5032 */
5033 intel_crtc_load_lut(crtc);
5034
1d5bf5d9
ID
5035 if (dev_priv->display.initial_watermarks != NULL)
5036 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 5037 intel_enable_pipe(intel_crtc);
f67a559d 5038
6e3c9717 5039 if (intel_crtc->config->has_pch_encoder)
f67a559d 5040 ironlake_pch_enable(crtc);
c98e9dcf 5041
f9b61ff6
DV
5042 assert_vblank_disabled(crtc);
5043 drm_crtc_vblank_on(crtc);
5044
fa5c73b1
DV
5045 for_each_encoder_on_crtc(dev, crtc, encoder)
5046 encoder->enable(encoder);
61b77ddd
DV
5047
5048 if (HAS_PCH_CPT(dev))
a1520318 5049 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
5050
5051 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5052 if (intel_crtc->config->has_pch_encoder)
5053 intel_wait_for_vblank(dev, pipe);
5054 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
5055}
5056
42db64ef
PZ
5057/* IPS only exists on ULT machines and is tied to pipe A. */
5058static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5059{
f5adf94e 5060 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
5061}
5062
4f771f10
PZ
5063static void haswell_crtc_enable(struct drm_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068 struct intel_encoder *encoder;
99d736a2
ML
5069 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5070 struct intel_crtc_state *pipe_config =
5071 to_intel_crtc_state(crtc->state);
4f771f10 5072
53d9f4e9 5073 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
5074 return;
5075
81b088ca
VS
5076 if (intel_crtc->config->has_pch_encoder)
5077 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5078 false);
5079
df8ad70c
DV
5080 if (intel_crtc_to_shared_dpll(intel_crtc))
5081 intel_enable_shared_dpll(intel_crtc);
5082
6e3c9717 5083 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5084 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5085
5086 intel_set_pipe_timings(intel_crtc);
5087
6e3c9717
ACO
5088 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5089 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5090 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5091 }
5092
6e3c9717 5093 if (intel_crtc->config->has_pch_encoder) {
229fca97 5094 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5095 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5096 }
5097
5098 haswell_set_pipeconf(crtc);
5099
5100 intel_set_pipe_csc(crtc);
5101
4f771f10 5102 intel_crtc->active = true;
8664281b 5103
6b698516
DV
5104 if (intel_crtc->config->has_pch_encoder)
5105 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5106 else
5107 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5108
7d4aefd0 5109 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5110 if (encoder->pre_enable)
5111 encoder->pre_enable(encoder);
7d4aefd0 5112 }
4f771f10 5113
d2d65408 5114 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5115 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5116
a65347ba 5117 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5118 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5119
1c132b44 5120 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5121 skylake_pfit_enable(intel_crtc);
ff6d9f55 5122 else
1c132b44 5123 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5124
5125 /*
5126 * On ILK+ LUT must be loaded before the pipe is running but with
5127 * clocks enabled
5128 */
5129 intel_crtc_load_lut(crtc);
5130
1f544388 5131 intel_ddi_set_pipe_settings(crtc);
a65347ba 5132 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5133 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5134
1d5bf5d9
ID
5135 if (dev_priv->display.initial_watermarks != NULL)
5136 dev_priv->display.initial_watermarks(pipe_config);
5137 else
5138 intel_update_watermarks(crtc);
e1fdc473 5139 intel_enable_pipe(intel_crtc);
42db64ef 5140
6e3c9717 5141 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5142 lpt_pch_enable(crtc);
4f771f10 5143
a65347ba 5144 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5145 intel_ddi_set_vc_payload_alloc(crtc, true);
5146
f9b61ff6
DV
5147 assert_vblank_disabled(crtc);
5148 drm_crtc_vblank_on(crtc);
5149
8807e55b 5150 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5151 encoder->enable(encoder);
8807e55b
JN
5152 intel_opregion_notify_encoder(encoder, true);
5153 }
4f771f10 5154
6b698516
DV
5155 if (intel_crtc->config->has_pch_encoder) {
5156 intel_wait_for_vblank(dev, pipe);
5157 intel_wait_for_vblank(dev, pipe);
5158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5159 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5160 true);
6b698516 5161 }
d2d65408 5162
e4916946
PZ
5163 /* If we change the relative order between pipe/planes enabling, we need
5164 * to change the workaround. */
99d736a2
ML
5165 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5166 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5167 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5168 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5169 }
4f771f10
PZ
5170}
5171
bfd16b2a 5172static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5173{
5174 struct drm_device *dev = crtc->base.dev;
5175 struct drm_i915_private *dev_priv = dev->dev_private;
5176 int pipe = crtc->pipe;
5177
5178 /* To avoid upsetting the power well on haswell only disable the pfit if
5179 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5180 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5181 I915_WRITE(PF_CTL(pipe), 0);
5182 I915_WRITE(PF_WIN_POS(pipe), 0);
5183 I915_WRITE(PF_WIN_SZ(pipe), 0);
5184 }
5185}
5186
6be4a607
JB
5187static void ironlake_crtc_disable(struct drm_crtc *crtc)
5188{
5189 struct drm_device *dev = crtc->dev;
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5192 struct intel_encoder *encoder;
6be4a607 5193 int pipe = intel_crtc->pipe;
b52eb4dc 5194
37ca8d4c
VS
5195 if (intel_crtc->config->has_pch_encoder)
5196 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5197
ea9d758d
DV
5198 for_each_encoder_on_crtc(dev, crtc, encoder)
5199 encoder->disable(encoder);
5200
f9b61ff6
DV
5201 drm_crtc_vblank_off(crtc);
5202 assert_vblank_disabled(crtc);
5203
3860b2ec
VS
5204 /*
5205 * Sometimes spurious CPU pipe underruns happen when the
5206 * pipe is already disabled, but FDI RX/TX is still enabled.
5207 * Happens at least with VGA+HDMI cloning. Suppress them.
5208 */
5209 if (intel_crtc->config->has_pch_encoder)
5210 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5211
575f7ab7 5212 intel_disable_pipe(intel_crtc);
32f9d658 5213
bfd16b2a 5214 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5215
3860b2ec 5216 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5217 ironlake_fdi_disable(crtc);
3860b2ec
VS
5218 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5219 }
5a74f70a 5220
bf49ec8c
DV
5221 for_each_encoder_on_crtc(dev, crtc, encoder)
5222 if (encoder->post_disable)
5223 encoder->post_disable(encoder);
2c07245f 5224
6e3c9717 5225 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5226 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5227
d925c59a 5228 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5229 i915_reg_t reg;
5230 u32 temp;
5231
d925c59a
DV
5232 /* disable TRANS_DP_CTL */
5233 reg = TRANS_DP_CTL(pipe);
5234 temp = I915_READ(reg);
5235 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5236 TRANS_DP_PORT_SEL_MASK);
5237 temp |= TRANS_DP_PORT_SEL_NONE;
5238 I915_WRITE(reg, temp);
5239
5240 /* disable DPLL_SEL */
5241 temp = I915_READ(PCH_DPLL_SEL);
11887397 5242 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5243 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5244 }
e3421a18 5245
d925c59a
DV
5246 ironlake_fdi_pll_disable(intel_crtc);
5247 }
81b088ca
VS
5248
5249 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5250}
1b3c7a47 5251
4f771f10 5252static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5253{
4f771f10
PZ
5254 struct drm_device *dev = crtc->dev;
5255 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5257 struct intel_encoder *encoder;
6e3c9717 5258 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5259
d2d65408
VS
5260 if (intel_crtc->config->has_pch_encoder)
5261 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5262 false);
5263
8807e55b
JN
5264 for_each_encoder_on_crtc(dev, crtc, encoder) {
5265 intel_opregion_notify_encoder(encoder, false);
4f771f10 5266 encoder->disable(encoder);
8807e55b 5267 }
4f771f10 5268
f9b61ff6
DV
5269 drm_crtc_vblank_off(crtc);
5270 assert_vblank_disabled(crtc);
5271
575f7ab7 5272 intel_disable_pipe(intel_crtc);
4f771f10 5273
6e3c9717 5274 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5275 intel_ddi_set_vc_payload_alloc(crtc, false);
5276
a65347ba 5277 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5278 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5279
1c132b44 5280 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5281 skylake_scaler_disable(intel_crtc);
ff6d9f55 5282 else
bfd16b2a 5283 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5284
a65347ba 5285 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5286 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5287
97b040aa
ID
5288 for_each_encoder_on_crtc(dev, crtc, encoder)
5289 if (encoder->post_disable)
5290 encoder->post_disable(encoder);
81b088ca 5291
92966a37
VS
5292 if (intel_crtc->config->has_pch_encoder) {
5293 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5294 lpt_disable_iclkip(dev_priv);
92966a37
VS
5295 intel_ddi_fdi_disable(crtc);
5296
81b088ca
VS
5297 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5298 true);
92966a37 5299 }
4f771f10
PZ
5300}
5301
2dd24552
JB
5302static void i9xx_pfit_enable(struct intel_crtc *crtc)
5303{
5304 struct drm_device *dev = crtc->base.dev;
5305 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5306 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5307
681a8504 5308 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5309 return;
5310
2dd24552 5311 /*
c0b03411
DV
5312 * The panel fitter should only be adjusted whilst the pipe is disabled,
5313 * according to register description and PRM.
2dd24552 5314 */
c0b03411
DV
5315 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5316 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5317
b074cec8
JB
5318 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5319 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5320
5321 /* Border color in case we don't scale up to the full screen. Black by
5322 * default, change to something else for debugging. */
5323 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5324}
5325
d05410f9
DA
5326static enum intel_display_power_domain port_to_power_domain(enum port port)
5327{
5328 switch (port) {
5329 case PORT_A:
6331a704 5330 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5331 case PORT_B:
6331a704 5332 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5333 case PORT_C:
6331a704 5334 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5335 case PORT_D:
6331a704 5336 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5337 case PORT_E:
6331a704 5338 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5339 default:
b9fec167 5340 MISSING_CASE(port);
d05410f9
DA
5341 return POWER_DOMAIN_PORT_OTHER;
5342 }
5343}
5344
25f78f58
VS
5345static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5346{
5347 switch (port) {
5348 case PORT_A:
5349 return POWER_DOMAIN_AUX_A;
5350 case PORT_B:
5351 return POWER_DOMAIN_AUX_B;
5352 case PORT_C:
5353 return POWER_DOMAIN_AUX_C;
5354 case PORT_D:
5355 return POWER_DOMAIN_AUX_D;
5356 case PORT_E:
5357 /* FIXME: Check VBT for actual wiring of PORT E */
5358 return POWER_DOMAIN_AUX_D;
5359 default:
b9fec167 5360 MISSING_CASE(port);
25f78f58
VS
5361 return POWER_DOMAIN_AUX_A;
5362 }
5363}
5364
319be8ae
ID
5365enum intel_display_power_domain
5366intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5367{
5368 struct drm_device *dev = intel_encoder->base.dev;
5369 struct intel_digital_port *intel_dig_port;
5370
5371 switch (intel_encoder->type) {
5372 case INTEL_OUTPUT_UNKNOWN:
5373 /* Only DDI platforms should ever use this output type */
5374 WARN_ON_ONCE(!HAS_DDI(dev));
5375 case INTEL_OUTPUT_DISPLAYPORT:
5376 case INTEL_OUTPUT_HDMI:
5377 case INTEL_OUTPUT_EDP:
5378 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5379 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5380 case INTEL_OUTPUT_DP_MST:
5381 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5382 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5383 case INTEL_OUTPUT_ANALOG:
5384 return POWER_DOMAIN_PORT_CRT;
5385 case INTEL_OUTPUT_DSI:
5386 return POWER_DOMAIN_PORT_DSI;
5387 default:
5388 return POWER_DOMAIN_PORT_OTHER;
5389 }
5390}
5391
25f78f58
VS
5392enum intel_display_power_domain
5393intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5394{
5395 struct drm_device *dev = intel_encoder->base.dev;
5396 struct intel_digital_port *intel_dig_port;
5397
5398 switch (intel_encoder->type) {
5399 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5400 case INTEL_OUTPUT_HDMI:
5401 /*
5402 * Only DDI platforms should ever use these output types.
5403 * We can get here after the HDMI detect code has already set
5404 * the type of the shared encoder. Since we can't be sure
5405 * what's the status of the given connectors, play safe and
5406 * run the DP detection too.
5407 */
25f78f58
VS
5408 WARN_ON_ONCE(!HAS_DDI(dev));
5409 case INTEL_OUTPUT_DISPLAYPORT:
5410 case INTEL_OUTPUT_EDP:
5411 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5412 return port_to_aux_power_domain(intel_dig_port->port);
5413 case INTEL_OUTPUT_DP_MST:
5414 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5415 return port_to_aux_power_domain(intel_dig_port->port);
5416 default:
b9fec167 5417 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5418 return POWER_DOMAIN_AUX_A;
5419 }
5420}
5421
74bff5f9
ML
5422static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5423 struct intel_crtc_state *crtc_state)
77d22dca 5424{
319be8ae 5425 struct drm_device *dev = crtc->dev;
74bff5f9 5426 struct drm_encoder *encoder;
319be8ae
ID
5427 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5428 enum pipe pipe = intel_crtc->pipe;
77d22dca 5429 unsigned long mask;
74bff5f9 5430 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5431
74bff5f9 5432 if (!crtc_state->base.active)
292b990e
ML
5433 return 0;
5434
77d22dca
ID
5435 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5436 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5437 if (crtc_state->pch_pfit.enabled ||
5438 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5439 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5440
74bff5f9
ML
5441 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5442 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5443
319be8ae 5444 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5445 }
319be8ae 5446
77d22dca
ID
5447 return mask;
5448}
5449
74bff5f9
ML
5450static unsigned long
5451modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5452 struct intel_crtc_state *crtc_state)
77d22dca 5453{
292b990e
ML
5454 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5456 enum intel_display_power_domain domain;
5457 unsigned long domains, new_domains, old_domains;
77d22dca 5458
292b990e 5459 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5460 intel_crtc->enabled_power_domains = new_domains =
5461 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5462
292b990e
ML
5463 domains = new_domains & ~old_domains;
5464
5465 for_each_power_domain(domain, domains)
5466 intel_display_power_get(dev_priv, domain);
5467
5468 return old_domains & ~new_domains;
5469}
5470
5471static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5472 unsigned long domains)
5473{
5474 enum intel_display_power_domain domain;
5475
5476 for_each_power_domain(domain, domains)
5477 intel_display_power_put(dev_priv, domain);
5478}
77d22dca 5479
adafdc6f
MK
5480static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5481{
5482 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5483
5484 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5485 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5486 return max_cdclk_freq;
5487 else if (IS_CHERRYVIEW(dev_priv))
5488 return max_cdclk_freq*95/100;
5489 else if (INTEL_INFO(dev_priv)->gen < 4)
5490 return 2*max_cdclk_freq*90/100;
5491 else
5492 return max_cdclk_freq*90/100;
5493}
5494
560a7ae4
DL
5495static void intel_update_max_cdclk(struct drm_device *dev)
5496{
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498
ef11bdb3 5499 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5500 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5501
5502 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5503 dev_priv->max_cdclk_freq = 675000;
5504 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5505 dev_priv->max_cdclk_freq = 540000;
5506 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5507 dev_priv->max_cdclk_freq = 450000;
5508 else
5509 dev_priv->max_cdclk_freq = 337500;
5510 } else if (IS_BROADWELL(dev)) {
5511 /*
5512 * FIXME with extra cooling we can allow
5513 * 540 MHz for ULX and 675 Mhz for ULT.
5514 * How can we know if extra cooling is
5515 * available? PCI ID, VTB, something else?
5516 */
5517 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5518 dev_priv->max_cdclk_freq = 450000;
5519 else if (IS_BDW_ULX(dev))
5520 dev_priv->max_cdclk_freq = 450000;
5521 else if (IS_BDW_ULT(dev))
5522 dev_priv->max_cdclk_freq = 540000;
5523 else
5524 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5525 } else if (IS_CHERRYVIEW(dev)) {
5526 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5527 } else if (IS_VALLEYVIEW(dev)) {
5528 dev_priv->max_cdclk_freq = 400000;
5529 } else {
5530 /* otherwise assume cdclk is fixed */
5531 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5532 }
5533
adafdc6f
MK
5534 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5535
560a7ae4
DL
5536 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5537 dev_priv->max_cdclk_freq);
adafdc6f
MK
5538
5539 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5540 dev_priv->max_dotclk_freq);
560a7ae4
DL
5541}
5542
5543static void intel_update_cdclk(struct drm_device *dev)
5544{
5545 struct drm_i915_private *dev_priv = dev->dev_private;
5546
5547 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5548 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5549 dev_priv->cdclk_freq);
5550
5551 /*
5552 * Program the gmbus_freq based on the cdclk frequency.
5553 * BSpec erroneously claims we should aim for 4MHz, but
5554 * in fact 1MHz is the correct frequency.
5555 */
666a4537 5556 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5557 /*
5558 * Program the gmbus_freq based on the cdclk frequency.
5559 * BSpec erroneously claims we should aim for 4MHz, but
5560 * in fact 1MHz is the correct frequency.
5561 */
5562 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5563 }
5564
5565 if (dev_priv->max_cdclk_freq == 0)
5566 intel_update_max_cdclk(dev);
5567}
5568
70d0c574 5569static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 uint32_t divider;
5573 uint32_t ratio;
5574 uint32_t current_freq;
5575 int ret;
5576
5577 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5578 switch (frequency) {
5579 case 144000:
5580 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5581 ratio = BXT_DE_PLL_RATIO(60);
5582 break;
5583 case 288000:
5584 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5585 ratio = BXT_DE_PLL_RATIO(60);
5586 break;
5587 case 384000:
5588 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5589 ratio = BXT_DE_PLL_RATIO(60);
5590 break;
5591 case 576000:
5592 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5593 ratio = BXT_DE_PLL_RATIO(60);
5594 break;
5595 case 624000:
5596 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5597 ratio = BXT_DE_PLL_RATIO(65);
5598 break;
5599 case 19200:
5600 /*
5601 * Bypass frequency with DE PLL disabled. Init ratio, divider
5602 * to suppress GCC warning.
5603 */
5604 ratio = 0;
5605 divider = 0;
5606 break;
5607 default:
5608 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5609
5610 return;
5611 }
5612
5613 mutex_lock(&dev_priv->rps.hw_lock);
5614 /* Inform power controller of upcoming frequency change */
5615 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5616 0x80000000);
5617 mutex_unlock(&dev_priv->rps.hw_lock);
5618
5619 if (ret) {
5620 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5621 ret, frequency);
5622 return;
5623 }
5624
5625 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5626 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5627 current_freq = current_freq * 500 + 1000;
5628
5629 /*
5630 * DE PLL has to be disabled when
5631 * - setting to 19.2MHz (bypass, PLL isn't used)
5632 * - before setting to 624MHz (PLL needs toggling)
5633 * - before setting to any frequency from 624MHz (PLL needs toggling)
5634 */
5635 if (frequency == 19200 || frequency == 624000 ||
5636 current_freq == 624000) {
5637 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5638 /* Timeout 200us */
5639 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5640 1))
5641 DRM_ERROR("timout waiting for DE PLL unlock\n");
5642 }
5643
5644 if (frequency != 19200) {
5645 uint32_t val;
5646
5647 val = I915_READ(BXT_DE_PLL_CTL);
5648 val &= ~BXT_DE_PLL_RATIO_MASK;
5649 val |= ratio;
5650 I915_WRITE(BXT_DE_PLL_CTL, val);
5651
5652 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5653 /* Timeout 200us */
5654 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5655 DRM_ERROR("timeout waiting for DE PLL lock\n");
5656
5657 val = I915_READ(CDCLK_CTL);
5658 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5659 val |= divider;
5660 /*
5661 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5662 * enable otherwise.
5663 */
5664 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5665 if (frequency >= 500000)
5666 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5667
5668 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5669 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5670 val |= (frequency - 1000) / 500;
5671 I915_WRITE(CDCLK_CTL, val);
5672 }
5673
5674 mutex_lock(&dev_priv->rps.hw_lock);
5675 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5676 DIV_ROUND_UP(frequency, 25000));
5677 mutex_unlock(&dev_priv->rps.hw_lock);
5678
5679 if (ret) {
5680 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5681 ret, frequency);
5682 return;
5683 }
5684
a47871bd 5685 intel_update_cdclk(dev);
f8437dd1
VK
5686}
5687
5688void broxton_init_cdclk(struct drm_device *dev)
5689{
5690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 uint32_t val;
5692
5693 /*
5694 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5695 * or else the reset will hang because there is no PCH to respond.
5696 * Move the handshake programming to initialization sequence.
5697 * Previously was left up to BIOS.
5698 */
5699 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5700 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5701 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5702
5703 /* Enable PG1 for cdclk */
5704 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5705
5706 /* check if cd clock is enabled */
5707 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5708 DRM_DEBUG_KMS("Display already initialized\n");
5709 return;
5710 }
5711
5712 /*
5713 * FIXME:
5714 * - The initial CDCLK needs to be read from VBT.
5715 * Need to make this change after VBT has changes for BXT.
5716 * - check if setting the max (or any) cdclk freq is really necessary
5717 * here, it belongs to modeset time
5718 */
5719 broxton_set_cdclk(dev, 624000);
5720
5721 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5722 POSTING_READ(DBUF_CTL);
5723
f8437dd1
VK
5724 udelay(10);
5725
5726 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5727 DRM_ERROR("DBuf power enable timeout!\n");
5728}
5729
5730void broxton_uninit_cdclk(struct drm_device *dev)
5731{
5732 struct drm_i915_private *dev_priv = dev->dev_private;
5733
5734 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5735 POSTING_READ(DBUF_CTL);
5736
f8437dd1
VK
5737 udelay(10);
5738
5739 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5740 DRM_ERROR("DBuf power disable timeout!\n");
5741
5742 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5743 broxton_set_cdclk(dev, 19200);
5744
5745 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5746}
5747
5d96d8af
DL
5748static const struct skl_cdclk_entry {
5749 unsigned int freq;
5750 unsigned int vco;
5751} skl_cdclk_frequencies[] = {
5752 { .freq = 308570, .vco = 8640 },
5753 { .freq = 337500, .vco = 8100 },
5754 { .freq = 432000, .vco = 8640 },
5755 { .freq = 450000, .vco = 8100 },
5756 { .freq = 540000, .vco = 8100 },
5757 { .freq = 617140, .vco = 8640 },
5758 { .freq = 675000, .vco = 8100 },
5759};
5760
5761static unsigned int skl_cdclk_decimal(unsigned int freq)
5762{
5763 return (freq - 1000) / 500;
5764}
5765
5766static unsigned int skl_cdclk_get_vco(unsigned int freq)
5767{
5768 unsigned int i;
5769
5770 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5771 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5772
5773 if (e->freq == freq)
5774 return e->vco;
5775 }
5776
5777 return 8100;
5778}
5779
5780static void
5781skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5782{
5783 unsigned int min_freq;
5784 u32 val;
5785
5786 /* select the minimum CDCLK before enabling DPLL 0 */
5787 val = I915_READ(CDCLK_CTL);
5788 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5789 val |= CDCLK_FREQ_337_308;
5790
5791 if (required_vco == 8640)
5792 min_freq = 308570;
5793 else
5794 min_freq = 337500;
5795
5796 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5797
5798 I915_WRITE(CDCLK_CTL, val);
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /*
5802 * We always enable DPLL0 with the lowest link rate possible, but still
5803 * taking into account the VCO required to operate the eDP panel at the
5804 * desired frequency. The usual DP link rates operate with a VCO of
5805 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5806 * The modeset code is responsible for the selection of the exact link
5807 * rate later on, with the constraint of choosing a frequency that
5808 * works with required_vco.
5809 */
5810 val = I915_READ(DPLL_CTRL1);
5811
5812 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5813 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5814 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5815 if (required_vco == 8640)
5816 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5817 SKL_DPLL0);
5818 else
5819 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5820 SKL_DPLL0);
5821
5822 I915_WRITE(DPLL_CTRL1, val);
5823 POSTING_READ(DPLL_CTRL1);
5824
5825 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5826
5827 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5828 DRM_ERROR("DPLL0 not locked\n");
5829}
5830
5831static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5832{
5833 int ret;
5834 u32 val;
5835
5836 /* inform PCU we want to change CDCLK */
5837 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5838 mutex_lock(&dev_priv->rps.hw_lock);
5839 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5840 mutex_unlock(&dev_priv->rps.hw_lock);
5841
5842 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5843}
5844
5845static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5846{
5847 unsigned int i;
5848
5849 for (i = 0; i < 15; i++) {
5850 if (skl_cdclk_pcu_ready(dev_priv))
5851 return true;
5852 udelay(10);
5853 }
5854
5855 return false;
5856}
5857
5858static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5859{
560a7ae4 5860 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5861 u32 freq_select, pcu_ack;
5862
5863 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5864
5865 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5866 DRM_ERROR("failed to inform PCU about cdclk change\n");
5867 return;
5868 }
5869
5870 /* set CDCLK_CTL */
5871 switch(freq) {
5872 case 450000:
5873 case 432000:
5874 freq_select = CDCLK_FREQ_450_432;
5875 pcu_ack = 1;
5876 break;
5877 case 540000:
5878 freq_select = CDCLK_FREQ_540;
5879 pcu_ack = 2;
5880 break;
5881 case 308570:
5882 case 337500:
5883 default:
5884 freq_select = CDCLK_FREQ_337_308;
5885 pcu_ack = 0;
5886 break;
5887 case 617140:
5888 case 675000:
5889 freq_select = CDCLK_FREQ_675_617;
5890 pcu_ack = 3;
5891 break;
5892 }
5893
5894 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5895 POSTING_READ(CDCLK_CTL);
5896
5897 /* inform PCU of the change */
5898 mutex_lock(&dev_priv->rps.hw_lock);
5899 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5900 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5901
5902 intel_update_cdclk(dev);
5d96d8af
DL
5903}
5904
5905void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5906{
5907 /* disable DBUF power */
5908 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5909 POSTING_READ(DBUF_CTL);
5910
5911 udelay(10);
5912
5913 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5914 DRM_ERROR("DBuf power disable timeout\n");
5915
ab96c1ee
ID
5916 /* disable DPLL0 */
5917 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5918 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5919 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5920}
5921
5922void skl_init_cdclk(struct drm_i915_private *dev_priv)
5923{
5d96d8af
DL
5924 unsigned int required_vco;
5925
39d9b85a
GW
5926 /* DPLL0 not enabled (happens on early BIOS versions) */
5927 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5928 /* enable DPLL0 */
5929 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5930 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5931 }
5932
5d96d8af
DL
5933 /* set CDCLK to the frequency the BIOS chose */
5934 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5935
5936 /* enable DBUF power */
5937 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5938 POSTING_READ(DBUF_CTL);
5939
5940 udelay(10);
5941
5942 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5943 DRM_ERROR("DBuf power enable timeout\n");
5944}
5945
c73666f3
SK
5946int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5947{
5948 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5949 uint32_t cdctl = I915_READ(CDCLK_CTL);
5950 int freq = dev_priv->skl_boot_cdclk;
5951
f1b391a5
SK
5952 /*
5953 * check if the pre-os intialized the display
5954 * There is SWF18 scratchpad register defined which is set by the
5955 * pre-os which can be used by the OS drivers to check the status
5956 */
5957 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5958 goto sanitize;
5959
c73666f3
SK
5960 /* Is PLL enabled and locked ? */
5961 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5962 goto sanitize;
5963
5964 /* DPLL okay; verify the cdclock
5965 *
5966 * Noticed in some instances that the freq selection is correct but
5967 * decimal part is programmed wrong from BIOS where pre-os does not
5968 * enable display. Verify the same as well.
5969 */
5970 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5971 /* All well; nothing to sanitize */
5972 return false;
5973sanitize:
5974 /*
5975 * As of now initialize with max cdclk till
5976 * we get dynamic cdclk support
5977 * */
5978 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5979 skl_init_cdclk(dev_priv);
5980
5981 /* we did have to sanitize */
5982 return true;
5983}
5984
30a970c6
JB
5985/* Adjust CDclk dividers to allow high res or save power if possible */
5986static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5987{
5988 struct drm_i915_private *dev_priv = dev->dev_private;
5989 u32 val, cmd;
5990
164dfd28
VK
5991 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5992 != dev_priv->cdclk_freq);
d60c4473 5993
dfcab17e 5994 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5995 cmd = 2;
dfcab17e 5996 else if (cdclk == 266667)
30a970c6
JB
5997 cmd = 1;
5998 else
5999 cmd = 0;
6000
6001 mutex_lock(&dev_priv->rps.hw_lock);
6002 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6003 val &= ~DSPFREQGUAR_MASK;
6004 val |= (cmd << DSPFREQGUAR_SHIFT);
6005 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6006 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6007 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
6008 50)) {
6009 DRM_ERROR("timed out waiting for CDclk change\n");
6010 }
6011 mutex_unlock(&dev_priv->rps.hw_lock);
6012
54433e91
VS
6013 mutex_lock(&dev_priv->sb_lock);
6014
dfcab17e 6015 if (cdclk == 400000) {
6bcda4f0 6016 u32 divider;
30a970c6 6017
6bcda4f0 6018 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 6019
30a970c6
JB
6020 /* adjust cdclk divider */
6021 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 6022 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
6023 val |= divider;
6024 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
6025
6026 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 6027 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
6028 50))
6029 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
6030 }
6031
30a970c6
JB
6032 /* adjust self-refresh exit latency value */
6033 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6034 val &= ~0x7f;
6035
6036 /*
6037 * For high bandwidth configs, we set a higher latency in the bunit
6038 * so that the core display fetch happens in time to avoid underruns.
6039 */
dfcab17e 6040 if (cdclk == 400000)
30a970c6
JB
6041 val |= 4500 / 250; /* 4.5 usec */
6042 else
6043 val |= 3000 / 250; /* 3.0 usec */
6044 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 6045
a580516d 6046 mutex_unlock(&dev_priv->sb_lock);
30a970c6 6047
b6283055 6048 intel_update_cdclk(dev);
30a970c6
JB
6049}
6050
383c5a6a
VS
6051static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6052{
6053 struct drm_i915_private *dev_priv = dev->dev_private;
6054 u32 val, cmd;
6055
164dfd28
VK
6056 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6057 != dev_priv->cdclk_freq);
383c5a6a
VS
6058
6059 switch (cdclk) {
383c5a6a
VS
6060 case 333333:
6061 case 320000:
383c5a6a 6062 case 266667:
383c5a6a 6063 case 200000:
383c5a6a
VS
6064 break;
6065 default:
5f77eeb0 6066 MISSING_CASE(cdclk);
383c5a6a
VS
6067 return;
6068 }
6069
9d0d3fda
VS
6070 /*
6071 * Specs are full of misinformation, but testing on actual
6072 * hardware has shown that we just need to write the desired
6073 * CCK divider into the Punit register.
6074 */
6075 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6076
383c5a6a
VS
6077 mutex_lock(&dev_priv->rps.hw_lock);
6078 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6079 val &= ~DSPFREQGUAR_MASK_CHV;
6080 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6081 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6082 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6083 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6084 50)) {
6085 DRM_ERROR("timed out waiting for CDclk change\n");
6086 }
6087 mutex_unlock(&dev_priv->rps.hw_lock);
6088
b6283055 6089 intel_update_cdclk(dev);
383c5a6a
VS
6090}
6091
30a970c6
JB
6092static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6093 int max_pixclk)
6094{
6bcda4f0 6095 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6096 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6097
30a970c6
JB
6098 /*
6099 * Really only a few cases to deal with, as only 4 CDclks are supported:
6100 * 200MHz
6101 * 267MHz
29dc7ef3 6102 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6103 * 400MHz (VLV only)
6104 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6105 * of the lower bin and adjust if needed.
e37c67a1
VS
6106 *
6107 * We seem to get an unstable or solid color picture at 200MHz.
6108 * Not sure what's wrong. For now use 200MHz only when all pipes
6109 * are off.
30a970c6 6110 */
6cca3195
VS
6111 if (!IS_CHERRYVIEW(dev_priv) &&
6112 max_pixclk > freq_320*limit/100)
dfcab17e 6113 return 400000;
6cca3195 6114 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6115 return freq_320;
e37c67a1 6116 else if (max_pixclk > 0)
dfcab17e 6117 return 266667;
e37c67a1
VS
6118 else
6119 return 200000;
30a970c6
JB
6120}
6121
f8437dd1
VK
6122static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6123 int max_pixclk)
6124{
6125 /*
6126 * FIXME:
6127 * - remove the guardband, it's not needed on BXT
6128 * - set 19.2MHz bypass frequency if there are no active pipes
6129 */
6130 if (max_pixclk > 576000*9/10)
6131 return 624000;
6132 else if (max_pixclk > 384000*9/10)
6133 return 576000;
6134 else if (max_pixclk > 288000*9/10)
6135 return 384000;
6136 else if (max_pixclk > 144000*9/10)
6137 return 288000;
6138 else
6139 return 144000;
6140}
6141
e8788cbc 6142/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6143static int intel_mode_max_pixclk(struct drm_device *dev,
6144 struct drm_atomic_state *state)
30a970c6 6145{
565602d7
ML
6146 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6147 struct drm_i915_private *dev_priv = dev->dev_private;
6148 struct drm_crtc *crtc;
6149 struct drm_crtc_state *crtc_state;
6150 unsigned max_pixclk = 0, i;
6151 enum pipe pipe;
30a970c6 6152
565602d7
ML
6153 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6154 sizeof(intel_state->min_pixclk));
304603f4 6155
565602d7
ML
6156 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6157 int pixclk = 0;
6158
6159 if (crtc_state->enable)
6160 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6161
565602d7 6162 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6163 }
6164
565602d7
ML
6165 for_each_pipe(dev_priv, pipe)
6166 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6167
30a970c6
JB
6168 return max_pixclk;
6169}
6170
27c329ed 6171static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6172{
27c329ed
ML
6173 struct drm_device *dev = state->dev;
6174 struct drm_i915_private *dev_priv = dev->dev_private;
6175 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6176 struct intel_atomic_state *intel_state =
6177 to_intel_atomic_state(state);
30a970c6 6178
304603f4
ACO
6179 if (max_pixclk < 0)
6180 return max_pixclk;
30a970c6 6181
1a617b77 6182 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6183 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6184
1a617b77
ML
6185 if (!intel_state->active_crtcs)
6186 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6187
27c329ed
ML
6188 return 0;
6189}
304603f4 6190
27c329ed
ML
6191static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6192{
6193 struct drm_device *dev = state->dev;
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6196 struct intel_atomic_state *intel_state =
6197 to_intel_atomic_state(state);
85a96e7a 6198
27c329ed
ML
6199 if (max_pixclk < 0)
6200 return max_pixclk;
85a96e7a 6201
1a617b77 6202 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6203 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6204
1a617b77
ML
6205 if (!intel_state->active_crtcs)
6206 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6207
27c329ed 6208 return 0;
30a970c6
JB
6209}
6210
1e69cd74
VS
6211static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6212{
6213 unsigned int credits, default_credits;
6214
6215 if (IS_CHERRYVIEW(dev_priv))
6216 default_credits = PFI_CREDIT(12);
6217 else
6218 default_credits = PFI_CREDIT(8);
6219
bfa7df01 6220 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6221 /* CHV suggested value is 31 or 63 */
6222 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6223 credits = PFI_CREDIT_63;
1e69cd74
VS
6224 else
6225 credits = PFI_CREDIT(15);
6226 } else {
6227 credits = default_credits;
6228 }
6229
6230 /*
6231 * WA - write default credits before re-programming
6232 * FIXME: should we also set the resend bit here?
6233 */
6234 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6235 default_credits);
6236
6237 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6238 credits | PFI_CREDIT_RESEND);
6239
6240 /*
6241 * FIXME is this guaranteed to clear
6242 * immediately or should we poll for it?
6243 */
6244 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6245}
6246
27c329ed 6247static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6248{
a821fc46 6249 struct drm_device *dev = old_state->dev;
30a970c6 6250 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6251 struct intel_atomic_state *old_intel_state =
6252 to_intel_atomic_state(old_state);
6253 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6254
27c329ed
ML
6255 /*
6256 * FIXME: We can end up here with all power domains off, yet
6257 * with a CDCLK frequency other than the minimum. To account
6258 * for this take the PIPE-A power domain, which covers the HW
6259 * blocks needed for the following programming. This can be
6260 * removed once it's guaranteed that we get here either with
6261 * the minimum CDCLK set, or the required power domains
6262 * enabled.
6263 */
6264 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6265
27c329ed
ML
6266 if (IS_CHERRYVIEW(dev))
6267 cherryview_set_cdclk(dev, req_cdclk);
6268 else
6269 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6270
27c329ed 6271 vlv_program_pfi_credits(dev_priv);
1e69cd74 6272
27c329ed 6273 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6274}
6275
89b667f8
JB
6276static void valleyview_crtc_enable(struct drm_crtc *crtc)
6277{
6278 struct drm_device *dev = crtc->dev;
a72e4c9f 6279 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6281 struct intel_encoder *encoder;
6282 int pipe = intel_crtc->pipe;
89b667f8 6283
53d9f4e9 6284 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6285 return;
6286
6e3c9717 6287 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6288 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6289
6290 intel_set_pipe_timings(intel_crtc);
6291
c14b0485
VS
6292 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6293 struct drm_i915_private *dev_priv = dev->dev_private;
6294
6295 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6296 I915_WRITE(CHV_CANVAS(pipe), 0);
6297 }
6298
5b18e57c
DV
6299 i9xx_set_pipeconf(intel_crtc);
6300
89b667f8 6301 intel_crtc->active = true;
89b667f8 6302
a72e4c9f 6303 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6304
89b667f8
JB
6305 for_each_encoder_on_crtc(dev, crtc, encoder)
6306 if (encoder->pre_pll_enable)
6307 encoder->pre_pll_enable(encoder);
6308
a65347ba 6309 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6310 if (IS_CHERRYVIEW(dev)) {
6311 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6312 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6313 } else {
6314 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6315 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6316 }
9d556c99 6317 }
89b667f8
JB
6318
6319 for_each_encoder_on_crtc(dev, crtc, encoder)
6320 if (encoder->pre_enable)
6321 encoder->pre_enable(encoder);
6322
2dd24552
JB
6323 i9xx_pfit_enable(intel_crtc);
6324
63cbb074
VS
6325 intel_crtc_load_lut(crtc);
6326
e1fdc473 6327 intel_enable_pipe(intel_crtc);
be6a6f8e 6328
4b3a9526
VS
6329 assert_vblank_disabled(crtc);
6330 drm_crtc_vblank_on(crtc);
6331
f9b61ff6
DV
6332 for_each_encoder_on_crtc(dev, crtc, encoder)
6333 encoder->enable(encoder);
89b667f8
JB
6334}
6335
f13c2ef3
DV
6336static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6337{
6338 struct drm_device *dev = crtc->base.dev;
6339 struct drm_i915_private *dev_priv = dev->dev_private;
6340
6e3c9717
ACO
6341 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6342 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6343}
6344
0b8765c6 6345static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6346{
6347 struct drm_device *dev = crtc->dev;
a72e4c9f 6348 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6350 struct intel_encoder *encoder;
79e53945 6351 int pipe = intel_crtc->pipe;
79e53945 6352
53d9f4e9 6353 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6354 return;
6355
f13c2ef3
DV
6356 i9xx_set_pll_dividers(intel_crtc);
6357
6e3c9717 6358 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6359 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6360
6361 intel_set_pipe_timings(intel_crtc);
6362
5b18e57c
DV
6363 i9xx_set_pipeconf(intel_crtc);
6364
f7abfe8b 6365 intel_crtc->active = true;
6b383a7f 6366
4a3436e8 6367 if (!IS_GEN2(dev))
a72e4c9f 6368 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6369
9d6d9f19
MK
6370 for_each_encoder_on_crtc(dev, crtc, encoder)
6371 if (encoder->pre_enable)
6372 encoder->pre_enable(encoder);
6373
f6736a1a
DV
6374 i9xx_enable_pll(intel_crtc);
6375
2dd24552
JB
6376 i9xx_pfit_enable(intel_crtc);
6377
63cbb074
VS
6378 intel_crtc_load_lut(crtc);
6379
f37fcc2a 6380 intel_update_watermarks(crtc);
e1fdc473 6381 intel_enable_pipe(intel_crtc);
be6a6f8e 6382
4b3a9526
VS
6383 assert_vblank_disabled(crtc);
6384 drm_crtc_vblank_on(crtc);
6385
f9b61ff6
DV
6386 for_each_encoder_on_crtc(dev, crtc, encoder)
6387 encoder->enable(encoder);
0b8765c6 6388}
79e53945 6389
87476d63
DV
6390static void i9xx_pfit_disable(struct intel_crtc *crtc)
6391{
6392 struct drm_device *dev = crtc->base.dev;
6393 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6394
6e3c9717 6395 if (!crtc->config->gmch_pfit.control)
328d8e82 6396 return;
87476d63 6397
328d8e82 6398 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6399
328d8e82
DV
6400 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6401 I915_READ(PFIT_CONTROL));
6402 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6403}
6404
0b8765c6
JB
6405static void i9xx_crtc_disable(struct drm_crtc *crtc)
6406{
6407 struct drm_device *dev = crtc->dev;
6408 struct drm_i915_private *dev_priv = dev->dev_private;
6409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6410 struct intel_encoder *encoder;
0b8765c6 6411 int pipe = intel_crtc->pipe;
ef9c3aee 6412
6304cd91
VS
6413 /*
6414 * On gen2 planes are double buffered but the pipe isn't, so we must
6415 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6416 * We also need to wait on all gmch platforms because of the
6417 * self-refresh mode constraint explained above.
6304cd91 6418 */
564ed191 6419 intel_wait_for_vblank(dev, pipe);
6304cd91 6420
4b3a9526
VS
6421 for_each_encoder_on_crtc(dev, crtc, encoder)
6422 encoder->disable(encoder);
6423
f9b61ff6
DV
6424 drm_crtc_vblank_off(crtc);
6425 assert_vblank_disabled(crtc);
6426
575f7ab7 6427 intel_disable_pipe(intel_crtc);
24a1f16d 6428
87476d63 6429 i9xx_pfit_disable(intel_crtc);
24a1f16d 6430
89b667f8
JB
6431 for_each_encoder_on_crtc(dev, crtc, encoder)
6432 if (encoder->post_disable)
6433 encoder->post_disable(encoder);
6434
a65347ba 6435 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6436 if (IS_CHERRYVIEW(dev))
6437 chv_disable_pll(dev_priv, pipe);
6438 else if (IS_VALLEYVIEW(dev))
6439 vlv_disable_pll(dev_priv, pipe);
6440 else
1c4e0274 6441 i9xx_disable_pll(intel_crtc);
076ed3b2 6442 }
0b8765c6 6443
d6db995f
VS
6444 for_each_encoder_on_crtc(dev, crtc, encoder)
6445 if (encoder->post_pll_disable)
6446 encoder->post_pll_disable(encoder);
6447
4a3436e8 6448 if (!IS_GEN2(dev))
a72e4c9f 6449 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6450}
6451
b17d48e2
ML
6452static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6453{
6454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6455 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6456 enum intel_display_power_domain domain;
6457 unsigned long domains;
6458
6459 if (!intel_crtc->active)
6460 return;
6461
a539205a 6462 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6463 WARN_ON(intel_crtc->unpin_work);
6464
a539205a 6465 intel_pre_disable_primary(crtc);
54a41961
ML
6466
6467 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6468 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6469 }
6470
b17d48e2 6471 dev_priv->display.crtc_disable(crtc);
37d9078b 6472 intel_crtc->active = false;
58f9c0bc 6473 intel_fbc_disable(intel_crtc);
37d9078b 6474 intel_update_watermarks(crtc);
1f7457b1 6475 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6476
6477 domains = intel_crtc->enabled_power_domains;
6478 for_each_power_domain(domain, domains)
6479 intel_display_power_put(dev_priv, domain);
6480 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6481
6482 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6483 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6484}
6485
6b72d486
ML
6486/*
6487 * turn all crtc's off, but do not adjust state
6488 * This has to be paired with a call to intel_modeset_setup_hw_state.
6489 */
70e0bd74 6490int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6491{
e2c8b870 6492 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6493 struct drm_atomic_state *state;
e2c8b870 6494 int ret;
70e0bd74 6495
e2c8b870
ML
6496 state = drm_atomic_helper_suspend(dev);
6497 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6498 if (ret)
6499 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6500 else
6501 dev_priv->modeset_restore_state = state;
70e0bd74 6502 return ret;
ee7b9f93
JB
6503}
6504
ea5b213a 6505void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6506{
4ef69c7a 6507 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6508
ea5b213a
CW
6509 drm_encoder_cleanup(encoder);
6510 kfree(intel_encoder);
7e7d76c3
JB
6511}
6512
0a91ca29
DV
6513/* Cross check the actual hw state with our own modeset state tracking (and it's
6514 * internal consistency). */
b980514c 6515static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6516{
35dd3c64
ML
6517 struct drm_crtc *crtc = connector->base.state->crtc;
6518
6519 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6520 connector->base.base.id,
6521 connector->base.name);
6522
0a91ca29 6523 if (connector->get_hw_state(connector)) {
e85376cb 6524 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6525 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6526
35dd3c64
ML
6527 I915_STATE_WARN(!crtc,
6528 "connector enabled without attached crtc\n");
0a91ca29 6529
35dd3c64
ML
6530 if (!crtc)
6531 return;
6532
6533 I915_STATE_WARN(!crtc->state->active,
6534 "connector is active, but attached crtc isn't\n");
6535
e85376cb 6536 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6537 return;
6538
e85376cb 6539 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6540 "atomic encoder doesn't match attached encoder\n");
6541
e85376cb 6542 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6543 "attached encoder crtc differs from connector crtc\n");
6544 } else {
4d688a2a
ML
6545 I915_STATE_WARN(crtc && crtc->state->active,
6546 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6547 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6548 "best encoder set without crtc!\n");
0a91ca29 6549 }
79e53945
JB
6550}
6551
08d9bc92
ACO
6552int intel_connector_init(struct intel_connector *connector)
6553{
5350a031 6554 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6555
5350a031 6556 if (!connector->base.state)
08d9bc92
ACO
6557 return -ENOMEM;
6558
08d9bc92
ACO
6559 return 0;
6560}
6561
6562struct intel_connector *intel_connector_alloc(void)
6563{
6564 struct intel_connector *connector;
6565
6566 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6567 if (!connector)
6568 return NULL;
6569
6570 if (intel_connector_init(connector) < 0) {
6571 kfree(connector);
6572 return NULL;
6573 }
6574
6575 return connector;
6576}
6577
f0947c37
DV
6578/* Simple connector->get_hw_state implementation for encoders that support only
6579 * one connector and no cloning and hence the encoder state determines the state
6580 * of the connector. */
6581bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6582{
24929352 6583 enum pipe pipe = 0;
f0947c37 6584 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6585
f0947c37 6586 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6587}
6588
6d293983 6589static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6590{
6d293983
ACO
6591 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6592 return crtc_state->fdi_lanes;
d272ddfa
VS
6593
6594 return 0;
6595}
6596
6d293983 6597static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6598 struct intel_crtc_state *pipe_config)
1857e1da 6599{
6d293983
ACO
6600 struct drm_atomic_state *state = pipe_config->base.state;
6601 struct intel_crtc *other_crtc;
6602 struct intel_crtc_state *other_crtc_state;
6603
1857e1da
DV
6604 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6605 pipe_name(pipe), pipe_config->fdi_lanes);
6606 if (pipe_config->fdi_lanes > 4) {
6607 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6608 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6609 return -EINVAL;
1857e1da
DV
6610 }
6611
bafb6553 6612 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6613 if (pipe_config->fdi_lanes > 2) {
6614 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6615 pipe_config->fdi_lanes);
6d293983 6616 return -EINVAL;
1857e1da 6617 } else {
6d293983 6618 return 0;
1857e1da
DV
6619 }
6620 }
6621
6622 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6623 return 0;
1857e1da
DV
6624
6625 /* Ivybridge 3 pipe is really complicated */
6626 switch (pipe) {
6627 case PIPE_A:
6d293983 6628 return 0;
1857e1da 6629 case PIPE_B:
6d293983
ACO
6630 if (pipe_config->fdi_lanes <= 2)
6631 return 0;
6632
6633 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6634 other_crtc_state =
6635 intel_atomic_get_crtc_state(state, other_crtc);
6636 if (IS_ERR(other_crtc_state))
6637 return PTR_ERR(other_crtc_state);
6638
6639 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6640 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6641 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6642 return -EINVAL;
1857e1da 6643 }
6d293983 6644 return 0;
1857e1da 6645 case PIPE_C:
251cc67c
VS
6646 if (pipe_config->fdi_lanes > 2) {
6647 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6648 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6649 return -EINVAL;
251cc67c 6650 }
6d293983
ACO
6651
6652 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6653 other_crtc_state =
6654 intel_atomic_get_crtc_state(state, other_crtc);
6655 if (IS_ERR(other_crtc_state))
6656 return PTR_ERR(other_crtc_state);
6657
6658 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6659 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6660 return -EINVAL;
1857e1da 6661 }
6d293983 6662 return 0;
1857e1da
DV
6663 default:
6664 BUG();
6665 }
6666}
6667
e29c22c0
DV
6668#define RETRY 1
6669static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6670 struct intel_crtc_state *pipe_config)
877d48d5 6671{
1857e1da 6672 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6673 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6674 int lane, link_bw, fdi_dotclock, ret;
6675 bool needs_recompute = false;
877d48d5 6676
e29c22c0 6677retry:
877d48d5
DV
6678 /* FDI is a binary signal running at ~2.7GHz, encoding
6679 * each output octet as 10 bits. The actual frequency
6680 * is stored as a divider into a 100MHz clock, and the
6681 * mode pixel clock is stored in units of 1KHz.
6682 * Hence the bw of each lane in terms of the mode signal
6683 * is:
6684 */
21a727b3 6685 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6686
241bfc38 6687 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6688
2bd89a07 6689 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6690 pipe_config->pipe_bpp);
6691
6692 pipe_config->fdi_lanes = lane;
6693
2bd89a07 6694 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6695 link_bw, &pipe_config->fdi_m_n);
1857e1da 6696
e3b247da 6697 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6698 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6699 pipe_config->pipe_bpp -= 2*3;
6700 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6701 pipe_config->pipe_bpp);
6702 needs_recompute = true;
6703 pipe_config->bw_constrained = true;
6704
6705 goto retry;
6706 }
6707
6708 if (needs_recompute)
6709 return RETRY;
6710
6d293983 6711 return ret;
877d48d5
DV
6712}
6713
8cfb3407
VS
6714static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6715 struct intel_crtc_state *pipe_config)
6716{
6717 if (pipe_config->pipe_bpp > 24)
6718 return false;
6719
6720 /* HSW can handle pixel rate up to cdclk? */
6721 if (IS_HASWELL(dev_priv->dev))
6722 return true;
6723
6724 /*
b432e5cf
VS
6725 * We compare against max which means we must take
6726 * the increased cdclk requirement into account when
6727 * calculating the new cdclk.
6728 *
6729 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6730 */
6731 return ilk_pipe_pixel_rate(pipe_config) <=
6732 dev_priv->max_cdclk_freq * 95 / 100;
6733}
6734
42db64ef 6735static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6736 struct intel_crtc_state *pipe_config)
42db64ef 6737{
8cfb3407
VS
6738 struct drm_device *dev = crtc->base.dev;
6739 struct drm_i915_private *dev_priv = dev->dev_private;
6740
d330a953 6741 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6742 hsw_crtc_supports_ips(crtc) &&
6743 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6744}
6745
39acb4aa
VS
6746static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6747{
6748 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6749
6750 /* GDG double wide on either pipe, otherwise pipe A only */
6751 return INTEL_INFO(dev_priv)->gen < 4 &&
6752 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6753}
6754
a43f6e0f 6755static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6756 struct intel_crtc_state *pipe_config)
79e53945 6757{
a43f6e0f 6758 struct drm_device *dev = crtc->base.dev;
8bd31e67 6759 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6760 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6761
ad3a4479 6762 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6763 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6764 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6765
6766 /*
39acb4aa 6767 * Enable double wide mode when the dot clock
cf532bb2 6768 * is > 90% of the (display) core speed.
cf532bb2 6769 */
39acb4aa
VS
6770 if (intel_crtc_supports_double_wide(crtc) &&
6771 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6772 clock_limit *= 2;
cf532bb2 6773 pipe_config->double_wide = true;
ad3a4479
VS
6774 }
6775
39acb4aa
VS
6776 if (adjusted_mode->crtc_clock > clock_limit) {
6777 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6778 adjusted_mode->crtc_clock, clock_limit,
6779 yesno(pipe_config->double_wide));
e29c22c0 6780 return -EINVAL;
39acb4aa 6781 }
2c07245f 6782 }
89749350 6783
1d1d0e27
VS
6784 /*
6785 * Pipe horizontal size must be even in:
6786 * - DVO ganged mode
6787 * - LVDS dual channel mode
6788 * - Double wide pipe
6789 */
a93e255f 6790 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6791 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6792 pipe_config->pipe_src_w &= ~1;
6793
8693a824
DL
6794 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6795 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6796 */
6797 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6798 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6799 return -EINVAL;
44f46b42 6800
f5adf94e 6801 if (HAS_IPS(dev))
a43f6e0f
DV
6802 hsw_compute_ips_config(crtc, pipe_config);
6803
877d48d5 6804 if (pipe_config->has_pch_encoder)
a43f6e0f 6805 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6806
cf5a15be 6807 return 0;
79e53945
JB
6808}
6809
1652d19e
VS
6810static int skylake_get_display_clock_speed(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = to_i915(dev);
6813 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6814 uint32_t cdctl = I915_READ(CDCLK_CTL);
6815 uint32_t linkrate;
6816
414355a7 6817 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6818 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6819
6820 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6821 return 540000;
6822
6823 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6824 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6825
71cd8423
DL
6826 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6827 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6828 /* vco 8640 */
6829 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6830 case CDCLK_FREQ_450_432:
6831 return 432000;
6832 case CDCLK_FREQ_337_308:
6833 return 308570;
6834 case CDCLK_FREQ_675_617:
6835 return 617140;
6836 default:
6837 WARN(1, "Unknown cd freq selection\n");
6838 }
6839 } else {
6840 /* vco 8100 */
6841 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6842 case CDCLK_FREQ_450_432:
6843 return 450000;
6844 case CDCLK_FREQ_337_308:
6845 return 337500;
6846 case CDCLK_FREQ_675_617:
6847 return 675000;
6848 default:
6849 WARN(1, "Unknown cd freq selection\n");
6850 }
6851 }
6852
6853 /* error case, do as if DPLL0 isn't enabled */
6854 return 24000;
6855}
6856
acd3f3d3
BP
6857static int broxton_get_display_clock_speed(struct drm_device *dev)
6858{
6859 struct drm_i915_private *dev_priv = to_i915(dev);
6860 uint32_t cdctl = I915_READ(CDCLK_CTL);
6861 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6862 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6863 int cdclk;
6864
6865 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6866 return 19200;
6867
6868 cdclk = 19200 * pll_ratio / 2;
6869
6870 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6871 case BXT_CDCLK_CD2X_DIV_SEL_1:
6872 return cdclk; /* 576MHz or 624MHz */
6873 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6874 return cdclk * 2 / 3; /* 384MHz */
6875 case BXT_CDCLK_CD2X_DIV_SEL_2:
6876 return cdclk / 2; /* 288MHz */
6877 case BXT_CDCLK_CD2X_DIV_SEL_4:
6878 return cdclk / 4; /* 144MHz */
6879 }
6880
6881 /* error case, do as if DE PLL isn't enabled */
6882 return 19200;
6883}
6884
1652d19e
VS
6885static int broadwell_get_display_clock_speed(struct drm_device *dev)
6886{
6887 struct drm_i915_private *dev_priv = dev->dev_private;
6888 uint32_t lcpll = I915_READ(LCPLL_CTL);
6889 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6890
6891 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6892 return 800000;
6893 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6894 return 450000;
6895 else if (freq == LCPLL_CLK_FREQ_450)
6896 return 450000;
6897 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6898 return 540000;
6899 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6900 return 337500;
6901 else
6902 return 675000;
6903}
6904
6905static int haswell_get_display_clock_speed(struct drm_device *dev)
6906{
6907 struct drm_i915_private *dev_priv = dev->dev_private;
6908 uint32_t lcpll = I915_READ(LCPLL_CTL);
6909 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6910
6911 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6912 return 800000;
6913 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6914 return 450000;
6915 else if (freq == LCPLL_CLK_FREQ_450)
6916 return 450000;
6917 else if (IS_HSW_ULT(dev))
6918 return 337500;
6919 else
6920 return 540000;
79e53945
JB
6921}
6922
25eb05fc
JB
6923static int valleyview_get_display_clock_speed(struct drm_device *dev)
6924{
bfa7df01
VS
6925 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6926 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6927}
6928
b37a6434
VS
6929static int ilk_get_display_clock_speed(struct drm_device *dev)
6930{
6931 return 450000;
6932}
6933
e70236a8
JB
6934static int i945_get_display_clock_speed(struct drm_device *dev)
6935{
6936 return 400000;
6937}
79e53945 6938
e70236a8 6939static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6940{
e907f170 6941 return 333333;
e70236a8 6942}
79e53945 6943
e70236a8
JB
6944static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6945{
6946 return 200000;
6947}
79e53945 6948
257a7ffc
DV
6949static int pnv_get_display_clock_speed(struct drm_device *dev)
6950{
6951 u16 gcfgc = 0;
6952
6953 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6954
6955 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6956 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6957 return 266667;
257a7ffc 6958 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6959 return 333333;
257a7ffc 6960 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6961 return 444444;
257a7ffc
DV
6962 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6963 return 200000;
6964 default:
6965 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6966 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6967 return 133333;
257a7ffc 6968 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6969 return 166667;
257a7ffc
DV
6970 }
6971}
6972
e70236a8
JB
6973static int i915gm_get_display_clock_speed(struct drm_device *dev)
6974{
6975 u16 gcfgc = 0;
79e53945 6976
e70236a8
JB
6977 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6978
6979 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6980 return 133333;
e70236a8
JB
6981 else {
6982 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6983 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6984 return 333333;
e70236a8
JB
6985 default:
6986 case GC_DISPLAY_CLOCK_190_200_MHZ:
6987 return 190000;
79e53945 6988 }
e70236a8
JB
6989 }
6990}
6991
6992static int i865_get_display_clock_speed(struct drm_device *dev)
6993{
e907f170 6994 return 266667;
e70236a8
JB
6995}
6996
1b1d2716 6997static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6998{
6999 u16 hpllcc = 0;
1b1d2716 7000
65cd2b3f
VS
7001 /*
7002 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7003 * encoding is different :(
7004 * FIXME is this the right way to detect 852GM/852GMV?
7005 */
7006 if (dev->pdev->revision == 0x1)
7007 return 133333;
7008
1b1d2716
VS
7009 pci_bus_read_config_word(dev->pdev->bus,
7010 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7011
e70236a8
JB
7012 /* Assume that the hardware is in the high speed state. This
7013 * should be the default.
7014 */
7015 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7016 case GC_CLOCK_133_200:
1b1d2716 7017 case GC_CLOCK_133_200_2:
e70236a8
JB
7018 case GC_CLOCK_100_200:
7019 return 200000;
7020 case GC_CLOCK_166_250:
7021 return 250000;
7022 case GC_CLOCK_100_133:
e907f170 7023 return 133333;
1b1d2716
VS
7024 case GC_CLOCK_133_266:
7025 case GC_CLOCK_133_266_2:
7026 case GC_CLOCK_166_266:
7027 return 266667;
e70236a8 7028 }
79e53945 7029
e70236a8
JB
7030 /* Shouldn't happen */
7031 return 0;
7032}
79e53945 7033
e70236a8
JB
7034static int i830_get_display_clock_speed(struct drm_device *dev)
7035{
e907f170 7036 return 133333;
79e53945
JB
7037}
7038
34edce2f
VS
7039static unsigned int intel_hpll_vco(struct drm_device *dev)
7040{
7041 struct drm_i915_private *dev_priv = dev->dev_private;
7042 static const unsigned int blb_vco[8] = {
7043 [0] = 3200000,
7044 [1] = 4000000,
7045 [2] = 5333333,
7046 [3] = 4800000,
7047 [4] = 6400000,
7048 };
7049 static const unsigned int pnv_vco[8] = {
7050 [0] = 3200000,
7051 [1] = 4000000,
7052 [2] = 5333333,
7053 [3] = 4800000,
7054 [4] = 2666667,
7055 };
7056 static const unsigned int cl_vco[8] = {
7057 [0] = 3200000,
7058 [1] = 4000000,
7059 [2] = 5333333,
7060 [3] = 6400000,
7061 [4] = 3333333,
7062 [5] = 3566667,
7063 [6] = 4266667,
7064 };
7065 static const unsigned int elk_vco[8] = {
7066 [0] = 3200000,
7067 [1] = 4000000,
7068 [2] = 5333333,
7069 [3] = 4800000,
7070 };
7071 static const unsigned int ctg_vco[8] = {
7072 [0] = 3200000,
7073 [1] = 4000000,
7074 [2] = 5333333,
7075 [3] = 6400000,
7076 [4] = 2666667,
7077 [5] = 4266667,
7078 };
7079 const unsigned int *vco_table;
7080 unsigned int vco;
7081 uint8_t tmp = 0;
7082
7083 /* FIXME other chipsets? */
7084 if (IS_GM45(dev))
7085 vco_table = ctg_vco;
7086 else if (IS_G4X(dev))
7087 vco_table = elk_vco;
7088 else if (IS_CRESTLINE(dev))
7089 vco_table = cl_vco;
7090 else if (IS_PINEVIEW(dev))
7091 vco_table = pnv_vco;
7092 else if (IS_G33(dev))
7093 vco_table = blb_vco;
7094 else
7095 return 0;
7096
7097 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7098
7099 vco = vco_table[tmp & 0x7];
7100 if (vco == 0)
7101 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7102 else
7103 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7104
7105 return vco;
7106}
7107
7108static int gm45_get_display_clock_speed(struct drm_device *dev)
7109{
7110 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7111 uint16_t tmp = 0;
7112
7113 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7114
7115 cdclk_sel = (tmp >> 12) & 0x1;
7116
7117 switch (vco) {
7118 case 2666667:
7119 case 4000000:
7120 case 5333333:
7121 return cdclk_sel ? 333333 : 222222;
7122 case 3200000:
7123 return cdclk_sel ? 320000 : 228571;
7124 default:
7125 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7126 return 222222;
7127 }
7128}
7129
7130static int i965gm_get_display_clock_speed(struct drm_device *dev)
7131{
7132 static const uint8_t div_3200[] = { 16, 10, 8 };
7133 static const uint8_t div_4000[] = { 20, 12, 10 };
7134 static const uint8_t div_5333[] = { 24, 16, 14 };
7135 const uint8_t *div_table;
7136 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7137 uint16_t tmp = 0;
7138
7139 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7140
7141 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7142
7143 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7144 goto fail;
7145
7146 switch (vco) {
7147 case 3200000:
7148 div_table = div_3200;
7149 break;
7150 case 4000000:
7151 div_table = div_4000;
7152 break;
7153 case 5333333:
7154 div_table = div_5333;
7155 break;
7156 default:
7157 goto fail;
7158 }
7159
7160 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7161
caf4e252 7162fail:
34edce2f
VS
7163 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7164 return 200000;
7165}
7166
7167static int g33_get_display_clock_speed(struct drm_device *dev)
7168{
7169 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7170 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7171 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7172 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7173 const uint8_t *div_table;
7174 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7175 uint16_t tmp = 0;
7176
7177 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7178
7179 cdclk_sel = (tmp >> 4) & 0x7;
7180
7181 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7182 goto fail;
7183
7184 switch (vco) {
7185 case 3200000:
7186 div_table = div_3200;
7187 break;
7188 case 4000000:
7189 div_table = div_4000;
7190 break;
7191 case 4800000:
7192 div_table = div_4800;
7193 break;
7194 case 5333333:
7195 div_table = div_5333;
7196 break;
7197 default:
7198 goto fail;
7199 }
7200
7201 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7202
caf4e252 7203fail:
34edce2f
VS
7204 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7205 return 190476;
7206}
7207
2c07245f 7208static void
a65851af 7209intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7210{
a65851af
VS
7211 while (*num > DATA_LINK_M_N_MASK ||
7212 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7213 *num >>= 1;
7214 *den >>= 1;
7215 }
7216}
7217
a65851af
VS
7218static void compute_m_n(unsigned int m, unsigned int n,
7219 uint32_t *ret_m, uint32_t *ret_n)
7220{
7221 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7222 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7223 intel_reduce_m_n_ratio(ret_m, ret_n);
7224}
7225
e69d0bc1
DV
7226void
7227intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7228 int pixel_clock, int link_clock,
7229 struct intel_link_m_n *m_n)
2c07245f 7230{
e69d0bc1 7231 m_n->tu = 64;
a65851af
VS
7232
7233 compute_m_n(bits_per_pixel * pixel_clock,
7234 link_clock * nlanes * 8,
7235 &m_n->gmch_m, &m_n->gmch_n);
7236
7237 compute_m_n(pixel_clock, link_clock,
7238 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7239}
7240
a7615030
CW
7241static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7242{
d330a953
JN
7243 if (i915.panel_use_ssc >= 0)
7244 return i915.panel_use_ssc != 0;
41aa3448 7245 return dev_priv->vbt.lvds_use_ssc
435793df 7246 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7247}
7248
a93e255f
ACO
7249static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7250 int num_connectors)
c65d77d8 7251{
a93e255f 7252 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7253 struct drm_i915_private *dev_priv = dev->dev_private;
7254 int refclk;
7255
a93e255f
ACO
7256 WARN_ON(!crtc_state->base.state);
7257
666a4537 7258 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7259 refclk = 100000;
a93e255f 7260 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7261 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7262 refclk = dev_priv->vbt.lvds_ssc_freq;
7263 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7264 } else if (!IS_GEN2(dev)) {
7265 refclk = 96000;
7266 } else {
7267 refclk = 48000;
7268 }
7269
7270 return refclk;
7271}
7272
7429e9d4 7273static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7274{
7df00d7a 7275 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7276}
f47709a9 7277
7429e9d4
DV
7278static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7279{
7280 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7281}
7282
f47709a9 7283static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7284 struct intel_crtc_state *crtc_state,
a7516a05
JB
7285 intel_clock_t *reduced_clock)
7286{
f47709a9 7287 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7288 u32 fp, fp2 = 0;
7289
7290 if (IS_PINEVIEW(dev)) {
190f68c5 7291 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7292 if (reduced_clock)
7429e9d4 7293 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7294 } else {
190f68c5 7295 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7296 if (reduced_clock)
7429e9d4 7297 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7298 }
7299
190f68c5 7300 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7301
f47709a9 7302 crtc->lowfreq_avail = false;
a93e255f 7303 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7304 reduced_clock) {
190f68c5 7305 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7306 crtc->lowfreq_avail = true;
a7516a05 7307 } else {
190f68c5 7308 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7309 }
7310}
7311
5e69f97f
CML
7312static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7313 pipe)
89b667f8
JB
7314{
7315 u32 reg_val;
7316
7317 /*
7318 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7319 * and set it to a reasonable value instead.
7320 */
ab3c759a 7321 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7322 reg_val &= 0xffffff00;
7323 reg_val |= 0x00000030;
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7325
ab3c759a 7326 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7327 reg_val &= 0x8cffffff;
7328 reg_val = 0x8c000000;
ab3c759a 7329 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7330
ab3c759a 7331 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7332 reg_val &= 0xffffff00;
ab3c759a 7333 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7334
ab3c759a 7335 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7336 reg_val &= 0x00ffffff;
7337 reg_val |= 0xb0000000;
ab3c759a 7338 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7339}
7340
b551842d
DV
7341static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7342 struct intel_link_m_n *m_n)
7343{
7344 struct drm_device *dev = crtc->base.dev;
7345 struct drm_i915_private *dev_priv = dev->dev_private;
7346 int pipe = crtc->pipe;
7347
e3b95f1e
DV
7348 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7349 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7350 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7351 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7352}
7353
7354static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7355 struct intel_link_m_n *m_n,
7356 struct intel_link_m_n *m2_n2)
b551842d
DV
7357{
7358 struct drm_device *dev = crtc->base.dev;
7359 struct drm_i915_private *dev_priv = dev->dev_private;
7360 int pipe = crtc->pipe;
6e3c9717 7361 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7362
7363 if (INTEL_INFO(dev)->gen >= 5) {
7364 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7365 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7366 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7367 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7368 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7369 * for gen < 8) and if DRRS is supported (to make sure the
7370 * registers are not unnecessarily accessed).
7371 */
44395bfe 7372 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7373 crtc->config->has_drrs) {
f769cd24
VK
7374 I915_WRITE(PIPE_DATA_M2(transcoder),
7375 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7376 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7377 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7378 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7379 }
b551842d 7380 } else {
e3b95f1e
DV
7381 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7382 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7383 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7384 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7385 }
7386}
7387
fe3cd48d 7388void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7389{
fe3cd48d
R
7390 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7391
7392 if (m_n == M1_N1) {
7393 dp_m_n = &crtc->config->dp_m_n;
7394 dp_m2_n2 = &crtc->config->dp_m2_n2;
7395 } else if (m_n == M2_N2) {
7396
7397 /*
7398 * M2_N2 registers are not supported. Hence m2_n2 divider value
7399 * needs to be programmed into M1_N1.
7400 */
7401 dp_m_n = &crtc->config->dp_m2_n2;
7402 } else {
7403 DRM_ERROR("Unsupported divider value\n");
7404 return;
7405 }
7406
6e3c9717
ACO
7407 if (crtc->config->has_pch_encoder)
7408 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7409 else
fe3cd48d 7410 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7411}
7412
251ac862
DV
7413static void vlv_compute_dpll(struct intel_crtc *crtc,
7414 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7415{
7416 u32 dpll, dpll_md;
7417
7418 /*
7419 * Enable DPIO clock input. We should never disable the reference
7420 * clock for pipe B, since VGA hotplug / manual detection depends
7421 * on it.
7422 */
60bfe44f
VS
7423 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7424 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7425 /* We should never disable this, set it here for state tracking */
7426 if (crtc->pipe == PIPE_B)
7427 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7428 dpll |= DPLL_VCO_ENABLE;
d288f65f 7429 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7430
d288f65f 7431 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7432 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7433 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7434}
7435
d288f65f 7436static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7437 const struct intel_crtc_state *pipe_config)
a0c4da24 7438{
f47709a9 7439 struct drm_device *dev = crtc->base.dev;
a0c4da24 7440 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7441 int pipe = crtc->pipe;
bdd4b6a6 7442 u32 mdiv;
a0c4da24 7443 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7444 u32 coreclk, reg_val;
a0c4da24 7445
a580516d 7446 mutex_lock(&dev_priv->sb_lock);
09153000 7447
d288f65f
VS
7448 bestn = pipe_config->dpll.n;
7449 bestm1 = pipe_config->dpll.m1;
7450 bestm2 = pipe_config->dpll.m2;
7451 bestp1 = pipe_config->dpll.p1;
7452 bestp2 = pipe_config->dpll.p2;
a0c4da24 7453
89b667f8
JB
7454 /* See eDP HDMI DPIO driver vbios notes doc */
7455
7456 /* PLL B needs special handling */
bdd4b6a6 7457 if (pipe == PIPE_B)
5e69f97f 7458 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7459
7460 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7461 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7462
7463 /* Disable target IRef on PLL */
ab3c759a 7464 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7465 reg_val &= 0x00ffffff;
ab3c759a 7466 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7467
7468 /* Disable fast lock */
ab3c759a 7469 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7470
7471 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7472 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7473 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7474 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7475 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7476
7477 /*
7478 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7479 * but we don't support that).
7480 * Note: don't use the DAC post divider as it seems unstable.
7481 */
7482 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7483 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7484
a0c4da24 7485 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7486 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7487
89b667f8 7488 /* Set HBR and RBR LPF coefficients */
d288f65f 7489 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7490 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7491 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7492 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7493 0x009f0003);
89b667f8 7494 else
ab3c759a 7495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7496 0x00d0000f);
7497
681a8504 7498 if (pipe_config->has_dp_encoder) {
89b667f8 7499 /* Use SSC source */
bdd4b6a6 7500 if (pipe == PIPE_A)
ab3c759a 7501 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7502 0x0df40000);
7503 else
ab3c759a 7504 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7505 0x0df70000);
7506 } else { /* HDMI or VGA */
7507 /* Use bend source */
bdd4b6a6 7508 if (pipe == PIPE_A)
ab3c759a 7509 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7510 0x0df70000);
7511 else
ab3c759a 7512 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7513 0x0df40000);
7514 }
a0c4da24 7515
ab3c759a 7516 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7517 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7518 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7519 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7520 coreclk |= 0x01000000;
ab3c759a 7521 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7522
ab3c759a 7523 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7524 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7525}
7526
251ac862
DV
7527static void chv_compute_dpll(struct intel_crtc *crtc,
7528 struct intel_crtc_state *pipe_config)
1ae0d137 7529{
60bfe44f
VS
7530 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7531 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7532 DPLL_VCO_ENABLE;
7533 if (crtc->pipe != PIPE_A)
d288f65f 7534 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7535
d288f65f
VS
7536 pipe_config->dpll_hw_state.dpll_md =
7537 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7538}
7539
d288f65f 7540static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7541 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7542{
7543 struct drm_device *dev = crtc->base.dev;
7544 struct drm_i915_private *dev_priv = dev->dev_private;
7545 int pipe = crtc->pipe;
f0f59a00 7546 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7547 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7548 u32 loopfilter, tribuf_calcntr;
9d556c99 7549 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7550 u32 dpio_val;
9cbe40c1 7551 int vco;
9d556c99 7552
d288f65f
VS
7553 bestn = pipe_config->dpll.n;
7554 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7555 bestm1 = pipe_config->dpll.m1;
7556 bestm2 = pipe_config->dpll.m2 >> 22;
7557 bestp1 = pipe_config->dpll.p1;
7558 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7559 vco = pipe_config->dpll.vco;
a945ce7e 7560 dpio_val = 0;
9cbe40c1 7561 loopfilter = 0;
9d556c99
CML
7562
7563 /*
7564 * Enable Refclk and SSC
7565 */
a11b0703 7566 I915_WRITE(dpll_reg,
d288f65f 7567 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7568
a580516d 7569 mutex_lock(&dev_priv->sb_lock);
9d556c99 7570
9d556c99
CML
7571 /* p1 and p2 divider */
7572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7573 5 << DPIO_CHV_S1_DIV_SHIFT |
7574 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7575 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7576 1 << DPIO_CHV_K_DIV_SHIFT);
7577
7578 /* Feedback post-divider - m2 */
7579 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7580
7581 /* Feedback refclk divider - n and m1 */
7582 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7583 DPIO_CHV_M1_DIV_BY_2 |
7584 1 << DPIO_CHV_N_DIV_SHIFT);
7585
7586 /* M2 fraction division */
25a25dfc 7587 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7588
7589 /* M2 fraction division enable */
a945ce7e
VP
7590 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7591 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7592 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7593 if (bestm2_frac)
7594 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7595 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7596
de3a0fde
VP
7597 /* Program digital lock detect threshold */
7598 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7599 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7600 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7601 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7602 if (!bestm2_frac)
7603 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7604 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7605
9d556c99 7606 /* Loop filter */
9cbe40c1
VP
7607 if (vco == 5400000) {
7608 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7609 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7610 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7611 tribuf_calcntr = 0x9;
7612 } else if (vco <= 6200000) {
7613 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7614 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7615 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7616 tribuf_calcntr = 0x9;
7617 } else if (vco <= 6480000) {
7618 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7619 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7620 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7621 tribuf_calcntr = 0x8;
7622 } else {
7623 /* Not supported. Apply the same limits as in the max case */
7624 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7625 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7626 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7627 tribuf_calcntr = 0;
7628 }
9d556c99
CML
7629 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7630
968040b2 7631 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7632 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7633 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7634 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7635
9d556c99
CML
7636 /* AFC Recal */
7637 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7638 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7639 DPIO_AFC_RECAL);
7640
a580516d 7641 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7642}
7643
d288f65f
VS
7644/**
7645 * vlv_force_pll_on - forcibly enable just the PLL
7646 * @dev_priv: i915 private structure
7647 * @pipe: pipe PLL to enable
7648 * @dpll: PLL configuration
7649 *
7650 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7651 * in cases where we need the PLL enabled even when @pipe is not going to
7652 * be enabled.
7653 */
3f36b937
TU
7654int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7655 const struct dpll *dpll)
d288f65f
VS
7656{
7657 struct intel_crtc *crtc =
7658 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7659 struct intel_crtc_state *pipe_config;
7660
7661 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7662 if (!pipe_config)
7663 return -ENOMEM;
7664
7665 pipe_config->base.crtc = &crtc->base;
7666 pipe_config->pixel_multiplier = 1;
7667 pipe_config->dpll = *dpll;
d288f65f
VS
7668
7669 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7670 chv_compute_dpll(crtc, pipe_config);
7671 chv_prepare_pll(crtc, pipe_config);
7672 chv_enable_pll(crtc, pipe_config);
d288f65f 7673 } else {
3f36b937
TU
7674 vlv_compute_dpll(crtc, pipe_config);
7675 vlv_prepare_pll(crtc, pipe_config);
7676 vlv_enable_pll(crtc, pipe_config);
d288f65f 7677 }
3f36b937
TU
7678
7679 kfree(pipe_config);
7680
7681 return 0;
d288f65f
VS
7682}
7683
7684/**
7685 * vlv_force_pll_off - forcibly disable just the PLL
7686 * @dev_priv: i915 private structure
7687 * @pipe: pipe PLL to disable
7688 *
7689 * Disable the PLL for @pipe. To be used in cases where we need
7690 * the PLL enabled even when @pipe is not going to be enabled.
7691 */
7692void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7693{
7694 if (IS_CHERRYVIEW(dev))
7695 chv_disable_pll(to_i915(dev), pipe);
7696 else
7697 vlv_disable_pll(to_i915(dev), pipe);
7698}
7699
251ac862
DV
7700static void i9xx_compute_dpll(struct intel_crtc *crtc,
7701 struct intel_crtc_state *crtc_state,
7702 intel_clock_t *reduced_clock,
7703 int num_connectors)
eb1cbe48 7704{
f47709a9 7705 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7706 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7707 u32 dpll;
7708 bool is_sdvo;
190f68c5 7709 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7710
190f68c5 7711 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7712
a93e255f
ACO
7713 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7714 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7715
7716 dpll = DPLL_VGA_MODE_DIS;
7717
a93e255f 7718 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7719 dpll |= DPLLB_MODE_LVDS;
7720 else
7721 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7722
ef1b460d 7723 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7724 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7725 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7726 }
198a037f
DV
7727
7728 if (is_sdvo)
4a33e48d 7729 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7730
190f68c5 7731 if (crtc_state->has_dp_encoder)
4a33e48d 7732 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7733
7734 /* compute bitmask from p1 value */
7735 if (IS_PINEVIEW(dev))
7736 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7737 else {
7738 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7739 if (IS_G4X(dev) && reduced_clock)
7740 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7741 }
7742 switch (clock->p2) {
7743 case 5:
7744 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7745 break;
7746 case 7:
7747 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7748 break;
7749 case 10:
7750 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7751 break;
7752 case 14:
7753 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7754 break;
7755 }
7756 if (INTEL_INFO(dev)->gen >= 4)
7757 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7758
190f68c5 7759 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7760 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7761 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7762 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7763 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7764 else
7765 dpll |= PLL_REF_INPUT_DREFCLK;
7766
7767 dpll |= DPLL_VCO_ENABLE;
190f68c5 7768 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7769
eb1cbe48 7770 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7771 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7772 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7773 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7774 }
7775}
7776
251ac862
DV
7777static void i8xx_compute_dpll(struct intel_crtc *crtc,
7778 struct intel_crtc_state *crtc_state,
7779 intel_clock_t *reduced_clock,
7780 int num_connectors)
eb1cbe48 7781{
f47709a9 7782 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7783 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7784 u32 dpll;
190f68c5 7785 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7786
190f68c5 7787 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7788
eb1cbe48
DV
7789 dpll = DPLL_VGA_MODE_DIS;
7790
a93e255f 7791 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7792 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7793 } else {
7794 if (clock->p1 == 2)
7795 dpll |= PLL_P1_DIVIDE_BY_TWO;
7796 else
7797 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7798 if (clock->p2 == 4)
7799 dpll |= PLL_P2_DIVIDE_BY_4;
7800 }
7801
a93e255f 7802 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7803 dpll |= DPLL_DVO_2X_MODE;
7804
a93e255f 7805 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7806 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7807 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7808 else
7809 dpll |= PLL_REF_INPUT_DREFCLK;
7810
7811 dpll |= DPLL_VCO_ENABLE;
190f68c5 7812 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7813}
7814
8a654f3b 7815static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7816{
7817 struct drm_device *dev = intel_crtc->base.dev;
7818 struct drm_i915_private *dev_priv = dev->dev_private;
7819 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7820 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7821 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7822 uint32_t crtc_vtotal, crtc_vblank_end;
7823 int vsyncshift = 0;
4d8a62ea
DV
7824
7825 /* We need to be careful not to changed the adjusted mode, for otherwise
7826 * the hw state checker will get angry at the mismatch. */
7827 crtc_vtotal = adjusted_mode->crtc_vtotal;
7828 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7829
609aeaca 7830 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7831 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7832 crtc_vtotal -= 1;
7833 crtc_vblank_end -= 1;
609aeaca 7834
409ee761 7835 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7836 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7837 else
7838 vsyncshift = adjusted_mode->crtc_hsync_start -
7839 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7840 if (vsyncshift < 0)
7841 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7842 }
7843
7844 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7845 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7846
fe2b8f9d 7847 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7848 (adjusted_mode->crtc_hdisplay - 1) |
7849 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7850 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7851 (adjusted_mode->crtc_hblank_start - 1) |
7852 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7853 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7854 (adjusted_mode->crtc_hsync_start - 1) |
7855 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7856
fe2b8f9d 7857 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7858 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7859 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7860 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7861 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7862 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7863 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7864 (adjusted_mode->crtc_vsync_start - 1) |
7865 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7866
b5e508d4
PZ
7867 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7868 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7869 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7870 * bits. */
7871 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7872 (pipe == PIPE_B || pipe == PIPE_C))
7873 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7874
b0e77b9c
PZ
7875 /* pipesrc controls the size that is scaled from, which should
7876 * always be the user's requested size.
7877 */
7878 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7879 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7880 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7881}
7882
1bd1bd80 7883static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7884 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7885{
7886 struct drm_device *dev = crtc->base.dev;
7887 struct drm_i915_private *dev_priv = dev->dev_private;
7888 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7889 uint32_t tmp;
7890
7891 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7892 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7893 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7894 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7895 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7896 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7897 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7898 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7899 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7900
7901 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7902 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7903 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7904 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7905 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7906 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7907 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7908 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7909 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7910
7911 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7912 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7913 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7914 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7915 }
7916
7917 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7918 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7919 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7920
2d112de7
ACO
7921 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7922 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7923}
7924
f6a83288 7925void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7926 struct intel_crtc_state *pipe_config)
babea61d 7927{
2d112de7
ACO
7928 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7929 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7930 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7931 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7932
2d112de7
ACO
7933 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7934 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7935 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7936 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7937
2d112de7 7938 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7939 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7940
2d112de7
ACO
7941 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7942 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7943
7944 mode->hsync = drm_mode_hsync(mode);
7945 mode->vrefresh = drm_mode_vrefresh(mode);
7946 drm_mode_set_name(mode);
babea61d
JB
7947}
7948
84b046f3
DV
7949static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7950{
7951 struct drm_device *dev = intel_crtc->base.dev;
7952 struct drm_i915_private *dev_priv = dev->dev_private;
7953 uint32_t pipeconf;
7954
9f11a9e4 7955 pipeconf = 0;
84b046f3 7956
b6b5d049
VS
7957 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7958 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7959 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7960
6e3c9717 7961 if (intel_crtc->config->double_wide)
cf532bb2 7962 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7963
ff9ce46e 7964 /* only g4x and later have fancy bpc/dither controls */
666a4537 7965 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7966 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7967 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7968 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7969 PIPECONF_DITHER_TYPE_SP;
84b046f3 7970
6e3c9717 7971 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7972 case 18:
7973 pipeconf |= PIPECONF_6BPC;
7974 break;
7975 case 24:
7976 pipeconf |= PIPECONF_8BPC;
7977 break;
7978 case 30:
7979 pipeconf |= PIPECONF_10BPC;
7980 break;
7981 default:
7982 /* Case prevented by intel_choose_pipe_bpp_dither. */
7983 BUG();
84b046f3
DV
7984 }
7985 }
7986
7987 if (HAS_PIPE_CXSR(dev)) {
7988 if (intel_crtc->lowfreq_avail) {
7989 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7990 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7991 } else {
7992 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7993 }
7994 }
7995
6e3c9717 7996 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7997 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7999 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8000 else
8001 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8002 } else
84b046f3
DV
8003 pipeconf |= PIPECONF_PROGRESSIVE;
8004
666a4537
WB
8005 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8006 intel_crtc->config->limited_color_range)
9f11a9e4 8007 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 8008
84b046f3
DV
8009 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8010 POSTING_READ(PIPECONF(intel_crtc->pipe));
8011}
8012
190f68c5
ACO
8013static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8014 struct intel_crtc_state *crtc_state)
79e53945 8015{
c7653199 8016 struct drm_device *dev = crtc->base.dev;
79e53945 8017 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 8018 int refclk, num_connectors = 0;
c329a4ec
DV
8019 intel_clock_t clock;
8020 bool ok;
d4906093 8021 const intel_limit_t *limit;
55bb9992 8022 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8023 struct drm_connector *connector;
55bb9992
ACO
8024 struct drm_connector_state *connector_state;
8025 int i;
79e53945 8026
dd3cd74a
ACO
8027 memset(&crtc_state->dpll_hw_state, 0,
8028 sizeof(crtc_state->dpll_hw_state));
8029
a65347ba
JN
8030 if (crtc_state->has_dsi_encoder)
8031 return 0;
43565a06 8032
a65347ba
JN
8033 for_each_connector_in_state(state, connector, connector_state, i) {
8034 if (connector_state->crtc == &crtc->base)
8035 num_connectors++;
79e53945
JB
8036 }
8037
190f68c5 8038 if (!crtc_state->clock_set) {
a93e255f 8039 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 8040
e9fd1c02
JN
8041 /*
8042 * Returns a set of divisors for the desired target clock with
8043 * the given refclk, or FALSE. The returned values represent
8044 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8045 * 2) / p1 / p2.
8046 */
a93e255f
ACO
8047 limit = intel_limit(crtc_state, refclk);
8048 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8049 crtc_state->port_clock,
e9fd1c02 8050 refclk, NULL, &clock);
f2335330 8051 if (!ok) {
e9fd1c02
JN
8052 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8053 return -EINVAL;
8054 }
79e53945 8055
f2335330 8056 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8057 crtc_state->dpll.n = clock.n;
8058 crtc_state->dpll.m1 = clock.m1;
8059 crtc_state->dpll.m2 = clock.m2;
8060 crtc_state->dpll.p1 = clock.p1;
8061 crtc_state->dpll.p2 = clock.p2;
f47709a9 8062 }
7026d4ac 8063
e9fd1c02 8064 if (IS_GEN2(dev)) {
c329a4ec 8065 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8066 num_connectors);
9d556c99 8067 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8068 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8069 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8070 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8071 } else {
c329a4ec 8072 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8073 num_connectors);
e9fd1c02 8074 }
79e53945 8075
c8f7a0db 8076 return 0;
f564048e
EA
8077}
8078
2fa2fe9a 8079static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8080 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8081{
8082 struct drm_device *dev = crtc->base.dev;
8083 struct drm_i915_private *dev_priv = dev->dev_private;
8084 uint32_t tmp;
8085
dc9e7dec
VS
8086 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8087 return;
8088
2fa2fe9a 8089 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8090 if (!(tmp & PFIT_ENABLE))
8091 return;
2fa2fe9a 8092
06922821 8093 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8094 if (INTEL_INFO(dev)->gen < 4) {
8095 if (crtc->pipe != PIPE_B)
8096 return;
2fa2fe9a
DV
8097 } else {
8098 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8099 return;
8100 }
8101
06922821 8102 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8103 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8104 if (INTEL_INFO(dev)->gen < 5)
8105 pipe_config->gmch_pfit.lvds_border_bits =
8106 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8107}
8108
acbec814 8109static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8110 struct intel_crtc_state *pipe_config)
acbec814
JB
8111{
8112 struct drm_device *dev = crtc->base.dev;
8113 struct drm_i915_private *dev_priv = dev->dev_private;
8114 int pipe = pipe_config->cpu_transcoder;
8115 intel_clock_t clock;
8116 u32 mdiv;
662c6ecb 8117 int refclk = 100000;
acbec814 8118
f573de5a
SK
8119 /* In case of MIPI DPLL will not even be used */
8120 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8121 return;
8122
a580516d 8123 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8124 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8125 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8126
8127 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8128 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8129 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8130 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8131 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8132
dccbea3b 8133 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8134}
8135
5724dbd1
DL
8136static void
8137i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8138 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8139{
8140 struct drm_device *dev = crtc->base.dev;
8141 struct drm_i915_private *dev_priv = dev->dev_private;
8142 u32 val, base, offset;
8143 int pipe = crtc->pipe, plane = crtc->plane;
8144 int fourcc, pixel_format;
6761dd31 8145 unsigned int aligned_height;
b113d5ee 8146 struct drm_framebuffer *fb;
1b842c89 8147 struct intel_framebuffer *intel_fb;
1ad292b5 8148
42a7b088
DL
8149 val = I915_READ(DSPCNTR(plane));
8150 if (!(val & DISPLAY_PLANE_ENABLE))
8151 return;
8152
d9806c9f 8153 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8154 if (!intel_fb) {
1ad292b5
JB
8155 DRM_DEBUG_KMS("failed to alloc fb\n");
8156 return;
8157 }
8158
1b842c89
DL
8159 fb = &intel_fb->base;
8160
18c5247e
DV
8161 if (INTEL_INFO(dev)->gen >= 4) {
8162 if (val & DISPPLANE_TILED) {
49af449b 8163 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8164 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8165 }
8166 }
1ad292b5
JB
8167
8168 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8169 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8170 fb->pixel_format = fourcc;
8171 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8172
8173 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8174 if (plane_config->tiling)
1ad292b5
JB
8175 offset = I915_READ(DSPTILEOFF(plane));
8176 else
8177 offset = I915_READ(DSPLINOFF(plane));
8178 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8179 } else {
8180 base = I915_READ(DSPADDR(plane));
8181 }
8182 plane_config->base = base;
8183
8184 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8185 fb->width = ((val >> 16) & 0xfff) + 1;
8186 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8187
8188 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8189 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8190
b113d5ee 8191 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8192 fb->pixel_format,
8193 fb->modifier[0]);
1ad292b5 8194
f37b5c2b 8195 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8196
2844a921
DL
8197 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8198 pipe_name(pipe), plane, fb->width, fb->height,
8199 fb->bits_per_pixel, base, fb->pitches[0],
8200 plane_config->size);
1ad292b5 8201
2d14030b 8202 plane_config->fb = intel_fb;
1ad292b5
JB
8203}
8204
70b23a98 8205static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8206 struct intel_crtc_state *pipe_config)
70b23a98
VS
8207{
8208 struct drm_device *dev = crtc->base.dev;
8209 struct drm_i915_private *dev_priv = dev->dev_private;
8210 int pipe = pipe_config->cpu_transcoder;
8211 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8212 intel_clock_t clock;
0d7b6b11 8213 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8214 int refclk = 100000;
8215
a580516d 8216 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8217 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8218 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8219 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8220 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8221 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8222 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8223
8224 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8225 clock.m2 = (pll_dw0 & 0xff) << 22;
8226 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8227 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8228 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8229 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8230 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8231
dccbea3b 8232 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8233}
8234
0e8ffe1b 8235static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8236 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8237{
8238 struct drm_device *dev = crtc->base.dev;
8239 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8240 enum intel_display_power_domain power_domain;
0e8ffe1b 8241 uint32_t tmp;
1729050e 8242 bool ret;
0e8ffe1b 8243
1729050e
ID
8244 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8245 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8246 return false;
8247
e143a21c 8248 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8249 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8250
1729050e
ID
8251 ret = false;
8252
0e8ffe1b
DV
8253 tmp = I915_READ(PIPECONF(crtc->pipe));
8254 if (!(tmp & PIPECONF_ENABLE))
1729050e 8255 goto out;
0e8ffe1b 8256
666a4537 8257 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8258 switch (tmp & PIPECONF_BPC_MASK) {
8259 case PIPECONF_6BPC:
8260 pipe_config->pipe_bpp = 18;
8261 break;
8262 case PIPECONF_8BPC:
8263 pipe_config->pipe_bpp = 24;
8264 break;
8265 case PIPECONF_10BPC:
8266 pipe_config->pipe_bpp = 30;
8267 break;
8268 default:
8269 break;
8270 }
8271 }
8272
666a4537
WB
8273 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8274 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8275 pipe_config->limited_color_range = true;
8276
282740f7
VS
8277 if (INTEL_INFO(dev)->gen < 4)
8278 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8279
1bd1bd80
DV
8280 intel_get_pipe_timings(crtc, pipe_config);
8281
2fa2fe9a
DV
8282 i9xx_get_pfit_config(crtc, pipe_config);
8283
6c49f241
DV
8284 if (INTEL_INFO(dev)->gen >= 4) {
8285 tmp = I915_READ(DPLL_MD(crtc->pipe));
8286 pipe_config->pixel_multiplier =
8287 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8288 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8289 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8290 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8291 tmp = I915_READ(DPLL(crtc->pipe));
8292 pipe_config->pixel_multiplier =
8293 ((tmp & SDVO_MULTIPLIER_MASK)
8294 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8295 } else {
8296 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8297 * port and will be fixed up in the encoder->get_config
8298 * function. */
8299 pipe_config->pixel_multiplier = 1;
8300 }
8bcc2795 8301 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8302 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8303 /*
8304 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8305 * on 830. Filter it out here so that we don't
8306 * report errors due to that.
8307 */
8308 if (IS_I830(dev))
8309 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8310
8bcc2795
DV
8311 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8312 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8313 } else {
8314 /* Mask out read-only status bits. */
8315 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8316 DPLL_PORTC_READY_MASK |
8317 DPLL_PORTB_READY_MASK);
8bcc2795 8318 }
6c49f241 8319
70b23a98
VS
8320 if (IS_CHERRYVIEW(dev))
8321 chv_crtc_clock_get(crtc, pipe_config);
8322 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8323 vlv_crtc_clock_get(crtc, pipe_config);
8324 else
8325 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8326
0f64614d
VS
8327 /*
8328 * Normally the dotclock is filled in by the encoder .get_config()
8329 * but in case the pipe is enabled w/o any ports we need a sane
8330 * default.
8331 */
8332 pipe_config->base.adjusted_mode.crtc_clock =
8333 pipe_config->port_clock / pipe_config->pixel_multiplier;
8334
1729050e
ID
8335 ret = true;
8336
8337out:
8338 intel_display_power_put(dev_priv, power_domain);
8339
8340 return ret;
0e8ffe1b
DV
8341}
8342
dde86e2d 8343static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8344{
8345 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8346 struct intel_encoder *encoder;
74cfd7ac 8347 u32 val, final;
13d83a67 8348 bool has_lvds = false;
199e5d79 8349 bool has_cpu_edp = false;
199e5d79 8350 bool has_panel = false;
99eb6a01
KP
8351 bool has_ck505 = false;
8352 bool can_ssc = false;
13d83a67
JB
8353
8354 /* We need to take the global config into account */
b2784e15 8355 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8356 switch (encoder->type) {
8357 case INTEL_OUTPUT_LVDS:
8358 has_panel = true;
8359 has_lvds = true;
8360 break;
8361 case INTEL_OUTPUT_EDP:
8362 has_panel = true;
2de6905f 8363 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8364 has_cpu_edp = true;
8365 break;
6847d71b
PZ
8366 default:
8367 break;
13d83a67
JB
8368 }
8369 }
8370
99eb6a01 8371 if (HAS_PCH_IBX(dev)) {
41aa3448 8372 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8373 can_ssc = has_ck505;
8374 } else {
8375 has_ck505 = false;
8376 can_ssc = true;
8377 }
8378
2de6905f
ID
8379 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8380 has_panel, has_lvds, has_ck505);
13d83a67
JB
8381
8382 /* Ironlake: try to setup display ref clock before DPLL
8383 * enabling. This is only under driver's control after
8384 * PCH B stepping, previous chipset stepping should be
8385 * ignoring this setting.
8386 */
74cfd7ac
CW
8387 val = I915_READ(PCH_DREF_CONTROL);
8388
8389 /* As we must carefully and slowly disable/enable each source in turn,
8390 * compute the final state we want first and check if we need to
8391 * make any changes at all.
8392 */
8393 final = val;
8394 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8395 if (has_ck505)
8396 final |= DREF_NONSPREAD_CK505_ENABLE;
8397 else
8398 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8399
8400 final &= ~DREF_SSC_SOURCE_MASK;
8401 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8402 final &= ~DREF_SSC1_ENABLE;
8403
8404 if (has_panel) {
8405 final |= DREF_SSC_SOURCE_ENABLE;
8406
8407 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8408 final |= DREF_SSC1_ENABLE;
8409
8410 if (has_cpu_edp) {
8411 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8412 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8413 else
8414 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8415 } else
8416 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8417 } else {
8418 final |= DREF_SSC_SOURCE_DISABLE;
8419 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8420 }
8421
8422 if (final == val)
8423 return;
8424
13d83a67 8425 /* Always enable nonspread source */
74cfd7ac 8426 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8427
99eb6a01 8428 if (has_ck505)
74cfd7ac 8429 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8430 else
74cfd7ac 8431 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8432
199e5d79 8433 if (has_panel) {
74cfd7ac
CW
8434 val &= ~DREF_SSC_SOURCE_MASK;
8435 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8436
199e5d79 8437 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8438 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8439 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8440 val |= DREF_SSC1_ENABLE;
e77166b5 8441 } else
74cfd7ac 8442 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8443
8444 /* Get SSC going before enabling the outputs */
74cfd7ac 8445 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8446 POSTING_READ(PCH_DREF_CONTROL);
8447 udelay(200);
8448
74cfd7ac 8449 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8450
8451 /* Enable CPU source on CPU attached eDP */
199e5d79 8452 if (has_cpu_edp) {
99eb6a01 8453 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8454 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8455 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8456 } else
74cfd7ac 8457 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8458 } else
74cfd7ac 8459 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8460
74cfd7ac 8461 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8462 POSTING_READ(PCH_DREF_CONTROL);
8463 udelay(200);
8464 } else {
8465 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8466
74cfd7ac 8467 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8468
8469 /* Turn off CPU output */
74cfd7ac 8470 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8471
74cfd7ac 8472 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8473 POSTING_READ(PCH_DREF_CONTROL);
8474 udelay(200);
8475
8476 /* Turn off the SSC source */
74cfd7ac
CW
8477 val &= ~DREF_SSC_SOURCE_MASK;
8478 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8479
8480 /* Turn off SSC1 */
74cfd7ac 8481 val &= ~DREF_SSC1_ENABLE;
199e5d79 8482
74cfd7ac 8483 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8484 POSTING_READ(PCH_DREF_CONTROL);
8485 udelay(200);
8486 }
74cfd7ac
CW
8487
8488 BUG_ON(val != final);
13d83a67
JB
8489}
8490
f31f2d55 8491static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8492{
f31f2d55 8493 uint32_t tmp;
dde86e2d 8494
0ff066a9
PZ
8495 tmp = I915_READ(SOUTH_CHICKEN2);
8496 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8497 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8498
0ff066a9
PZ
8499 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8500 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8501 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8502
0ff066a9
PZ
8503 tmp = I915_READ(SOUTH_CHICKEN2);
8504 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8505 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8506
0ff066a9
PZ
8507 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8508 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8509 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8510}
8511
8512/* WaMPhyProgramming:hsw */
8513static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8514{
8515 uint32_t tmp;
dde86e2d
PZ
8516
8517 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8518 tmp &= ~(0xFF << 24);
8519 tmp |= (0x12 << 24);
8520 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8521
dde86e2d
PZ
8522 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8523 tmp |= (1 << 11);
8524 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8525
8526 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8527 tmp |= (1 << 11);
8528 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8529
dde86e2d
PZ
8530 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8531 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8532 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8533
8534 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8535 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8536 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8537
0ff066a9
PZ
8538 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8539 tmp &= ~(7 << 13);
8540 tmp |= (5 << 13);
8541 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8542
0ff066a9
PZ
8543 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8544 tmp &= ~(7 << 13);
8545 tmp |= (5 << 13);
8546 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8547
8548 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8549 tmp &= ~0xFF;
8550 tmp |= 0x1C;
8551 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8552
8553 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8554 tmp &= ~0xFF;
8555 tmp |= 0x1C;
8556 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8557
8558 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8559 tmp &= ~(0xFF << 16);
8560 tmp |= (0x1C << 16);
8561 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8562
8563 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8564 tmp &= ~(0xFF << 16);
8565 tmp |= (0x1C << 16);
8566 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8567
0ff066a9
PZ
8568 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8569 tmp |= (1 << 27);
8570 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8571
0ff066a9
PZ
8572 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8573 tmp |= (1 << 27);
8574 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8575
0ff066a9
PZ
8576 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8577 tmp &= ~(0xF << 28);
8578 tmp |= (4 << 28);
8579 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8580
0ff066a9
PZ
8581 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8582 tmp &= ~(0xF << 28);
8583 tmp |= (4 << 28);
8584 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8585}
8586
2fa86a1f
PZ
8587/* Implements 3 different sequences from BSpec chapter "Display iCLK
8588 * Programming" based on the parameters passed:
8589 * - Sequence to enable CLKOUT_DP
8590 * - Sequence to enable CLKOUT_DP without spread
8591 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8592 */
8593static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8594 bool with_fdi)
f31f2d55
PZ
8595{
8596 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8597 uint32_t reg, tmp;
8598
8599 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8600 with_spread = true;
c2699524 8601 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8602 with_fdi = false;
f31f2d55 8603
a580516d 8604 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8605
8606 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8607 tmp &= ~SBI_SSCCTL_DISABLE;
8608 tmp |= SBI_SSCCTL_PATHALT;
8609 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8610
8611 udelay(24);
8612
2fa86a1f
PZ
8613 if (with_spread) {
8614 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8615 tmp &= ~SBI_SSCCTL_PATHALT;
8616 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8617
2fa86a1f
PZ
8618 if (with_fdi) {
8619 lpt_reset_fdi_mphy(dev_priv);
8620 lpt_program_fdi_mphy(dev_priv);
8621 }
8622 }
dde86e2d 8623
c2699524 8624 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8625 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8626 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8627 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8628
a580516d 8629 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8630}
8631
47701c3b
PZ
8632/* Sequence to disable CLKOUT_DP */
8633static void lpt_disable_clkout_dp(struct drm_device *dev)
8634{
8635 struct drm_i915_private *dev_priv = dev->dev_private;
8636 uint32_t reg, tmp;
8637
a580516d 8638 mutex_lock(&dev_priv->sb_lock);
47701c3b 8639
c2699524 8640 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8641 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8642 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8643 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8644
8645 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8646 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8647 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8648 tmp |= SBI_SSCCTL_PATHALT;
8649 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8650 udelay(32);
8651 }
8652 tmp |= SBI_SSCCTL_DISABLE;
8653 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8654 }
8655
a580516d 8656 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8657}
8658
f7be2c21
VS
8659#define BEND_IDX(steps) ((50 + (steps)) / 5)
8660
8661static const uint16_t sscdivintphase[] = {
8662 [BEND_IDX( 50)] = 0x3B23,
8663 [BEND_IDX( 45)] = 0x3B23,
8664 [BEND_IDX( 40)] = 0x3C23,
8665 [BEND_IDX( 35)] = 0x3C23,
8666 [BEND_IDX( 30)] = 0x3D23,
8667 [BEND_IDX( 25)] = 0x3D23,
8668 [BEND_IDX( 20)] = 0x3E23,
8669 [BEND_IDX( 15)] = 0x3E23,
8670 [BEND_IDX( 10)] = 0x3F23,
8671 [BEND_IDX( 5)] = 0x3F23,
8672 [BEND_IDX( 0)] = 0x0025,
8673 [BEND_IDX( -5)] = 0x0025,
8674 [BEND_IDX(-10)] = 0x0125,
8675 [BEND_IDX(-15)] = 0x0125,
8676 [BEND_IDX(-20)] = 0x0225,
8677 [BEND_IDX(-25)] = 0x0225,
8678 [BEND_IDX(-30)] = 0x0325,
8679 [BEND_IDX(-35)] = 0x0325,
8680 [BEND_IDX(-40)] = 0x0425,
8681 [BEND_IDX(-45)] = 0x0425,
8682 [BEND_IDX(-50)] = 0x0525,
8683};
8684
8685/*
8686 * Bend CLKOUT_DP
8687 * steps -50 to 50 inclusive, in steps of 5
8688 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8689 * change in clock period = -(steps / 10) * 5.787 ps
8690 */
8691static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8692{
8693 uint32_t tmp;
8694 int idx = BEND_IDX(steps);
8695
8696 if (WARN_ON(steps % 5 != 0))
8697 return;
8698
8699 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8700 return;
8701
8702 mutex_lock(&dev_priv->sb_lock);
8703
8704 if (steps % 10 != 0)
8705 tmp = 0xAAAAAAAB;
8706 else
8707 tmp = 0x00000000;
8708 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8709
8710 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8711 tmp &= 0xffff0000;
8712 tmp |= sscdivintphase[idx];
8713 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8714
8715 mutex_unlock(&dev_priv->sb_lock);
8716}
8717
8718#undef BEND_IDX
8719
bf8fa3d3
PZ
8720static void lpt_init_pch_refclk(struct drm_device *dev)
8721{
bf8fa3d3
PZ
8722 struct intel_encoder *encoder;
8723 bool has_vga = false;
8724
b2784e15 8725 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8726 switch (encoder->type) {
8727 case INTEL_OUTPUT_ANALOG:
8728 has_vga = true;
8729 break;
6847d71b
PZ
8730 default:
8731 break;
bf8fa3d3
PZ
8732 }
8733 }
8734
f7be2c21
VS
8735 if (has_vga) {
8736 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8737 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8738 } else {
47701c3b 8739 lpt_disable_clkout_dp(dev);
f7be2c21 8740 }
bf8fa3d3
PZ
8741}
8742
dde86e2d
PZ
8743/*
8744 * Initialize reference clocks when the driver loads
8745 */
8746void intel_init_pch_refclk(struct drm_device *dev)
8747{
8748 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8749 ironlake_init_pch_refclk(dev);
8750 else if (HAS_PCH_LPT(dev))
8751 lpt_init_pch_refclk(dev);
8752}
8753
55bb9992 8754static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8755{
55bb9992 8756 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8757 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8758 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8759 struct drm_connector *connector;
55bb9992 8760 struct drm_connector_state *connector_state;
d9d444cb 8761 struct intel_encoder *encoder;
55bb9992 8762 int num_connectors = 0, i;
d9d444cb
JB
8763 bool is_lvds = false;
8764
da3ced29 8765 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8766 if (connector_state->crtc != crtc_state->base.crtc)
8767 continue;
8768
8769 encoder = to_intel_encoder(connector_state->best_encoder);
8770
d9d444cb
JB
8771 switch (encoder->type) {
8772 case INTEL_OUTPUT_LVDS:
8773 is_lvds = true;
8774 break;
6847d71b
PZ
8775 default:
8776 break;
d9d444cb
JB
8777 }
8778 num_connectors++;
8779 }
8780
8781 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8782 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8783 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8784 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8785 }
8786
8787 return 120000;
8788}
8789
6ff93609 8790static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8791{
c8203565 8792 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8794 int pipe = intel_crtc->pipe;
c8203565
PZ
8795 uint32_t val;
8796
78114071 8797 val = 0;
c8203565 8798
6e3c9717 8799 switch (intel_crtc->config->pipe_bpp) {
c8203565 8800 case 18:
dfd07d72 8801 val |= PIPECONF_6BPC;
c8203565
PZ
8802 break;
8803 case 24:
dfd07d72 8804 val |= PIPECONF_8BPC;
c8203565
PZ
8805 break;
8806 case 30:
dfd07d72 8807 val |= PIPECONF_10BPC;
c8203565
PZ
8808 break;
8809 case 36:
dfd07d72 8810 val |= PIPECONF_12BPC;
c8203565
PZ
8811 break;
8812 default:
cc769b62
PZ
8813 /* Case prevented by intel_choose_pipe_bpp_dither. */
8814 BUG();
c8203565
PZ
8815 }
8816
6e3c9717 8817 if (intel_crtc->config->dither)
c8203565
PZ
8818 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8819
6e3c9717 8820 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8821 val |= PIPECONF_INTERLACED_ILK;
8822 else
8823 val |= PIPECONF_PROGRESSIVE;
8824
6e3c9717 8825 if (intel_crtc->config->limited_color_range)
3685a8f3 8826 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8827
c8203565
PZ
8828 I915_WRITE(PIPECONF(pipe), val);
8829 POSTING_READ(PIPECONF(pipe));
8830}
8831
86d3efce
VS
8832/*
8833 * Set up the pipe CSC unit.
8834 *
8835 * Currently only full range RGB to limited range RGB conversion
8836 * is supported, but eventually this should handle various
8837 * RGB<->YCbCr scenarios as well.
8838 */
50f3b016 8839static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8840{
8841 struct drm_device *dev = crtc->dev;
8842 struct drm_i915_private *dev_priv = dev->dev_private;
8843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8844 int pipe = intel_crtc->pipe;
8845 uint16_t coeff = 0x7800; /* 1.0 */
8846
8847 /*
8848 * TODO: Check what kind of values actually come out of the pipe
8849 * with these coeff/postoff values and adjust to get the best
8850 * accuracy. Perhaps we even need to take the bpc value into
8851 * consideration.
8852 */
8853
6e3c9717 8854 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8855 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8856
8857 /*
8858 * GY/GU and RY/RU should be the other way around according
8859 * to BSpec, but reality doesn't agree. Just set them up in
8860 * a way that results in the correct picture.
8861 */
8862 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8863 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8864
8865 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8866 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8867
8868 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8869 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8870
8871 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8872 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8873 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8874
8875 if (INTEL_INFO(dev)->gen > 6) {
8876 uint16_t postoff = 0;
8877
6e3c9717 8878 if (intel_crtc->config->limited_color_range)
32cf0cb0 8879 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8880
8881 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8882 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8883 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8884
8885 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8886 } else {
8887 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8888
6e3c9717 8889 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8890 mode |= CSC_BLACK_SCREEN_OFFSET;
8891
8892 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8893 }
8894}
8895
6ff93609 8896static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8897{
756f85cf
PZ
8898 struct drm_device *dev = crtc->dev;
8899 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8901 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8902 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8903 uint32_t val;
8904
3eff4faa 8905 val = 0;
ee2b0b38 8906
6e3c9717 8907 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8908 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8909
6e3c9717 8910 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8911 val |= PIPECONF_INTERLACED_ILK;
8912 else
8913 val |= PIPECONF_PROGRESSIVE;
8914
702e7a56
PZ
8915 I915_WRITE(PIPECONF(cpu_transcoder), val);
8916 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8917
8918 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8919 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8920
3cdf122c 8921 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8922 val = 0;
8923
6e3c9717 8924 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8925 case 18:
8926 val |= PIPEMISC_DITHER_6_BPC;
8927 break;
8928 case 24:
8929 val |= PIPEMISC_DITHER_8_BPC;
8930 break;
8931 case 30:
8932 val |= PIPEMISC_DITHER_10_BPC;
8933 break;
8934 case 36:
8935 val |= PIPEMISC_DITHER_12_BPC;
8936 break;
8937 default:
8938 /* Case prevented by pipe_config_set_bpp. */
8939 BUG();
8940 }
8941
6e3c9717 8942 if (intel_crtc->config->dither)
756f85cf
PZ
8943 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8944
8945 I915_WRITE(PIPEMISC(pipe), val);
8946 }
ee2b0b38
PZ
8947}
8948
6591c6e4 8949static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8950 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8951 intel_clock_t *clock,
8952 bool *has_reduced_clock,
8953 intel_clock_t *reduced_clock)
8954{
8955 struct drm_device *dev = crtc->dev;
8956 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8957 int refclk;
d4906093 8958 const intel_limit_t *limit;
c329a4ec 8959 bool ret;
79e53945 8960
55bb9992 8961 refclk = ironlake_get_refclk(crtc_state);
79e53945 8962
d4906093
ML
8963 /*
8964 * Returns a set of divisors for the desired target clock with the given
8965 * refclk, or FALSE. The returned values represent the clock equation:
8966 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8967 */
a93e255f
ACO
8968 limit = intel_limit(crtc_state, refclk);
8969 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8970 crtc_state->port_clock,
ee9300bb 8971 refclk, NULL, clock);
6591c6e4
PZ
8972 if (!ret)
8973 return false;
cda4b7d3 8974
6591c6e4
PZ
8975 return true;
8976}
8977
d4b1931c
PZ
8978int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8979{
8980 /*
8981 * Account for spread spectrum to avoid
8982 * oversubscribing the link. Max center spread
8983 * is 2.5%; use 5% for safety's sake.
8984 */
8985 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8986 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8987}
8988
7429e9d4 8989static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8990{
7429e9d4 8991 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8992}
8993
de13a2e3 8994static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8995 struct intel_crtc_state *crtc_state,
7429e9d4 8996 u32 *fp,
9a7c7890 8997 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8998{
de13a2e3 8999 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
9000 struct drm_device *dev = crtc->dev;
9001 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 9002 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 9003 struct drm_connector *connector;
55bb9992
ACO
9004 struct drm_connector_state *connector_state;
9005 struct intel_encoder *encoder;
de13a2e3 9006 uint32_t dpll;
55bb9992 9007 int factor, num_connectors = 0, i;
09ede541 9008 bool is_lvds = false, is_sdvo = false;
79e53945 9009
da3ced29 9010 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
9011 if (connector_state->crtc != crtc_state->base.crtc)
9012 continue;
9013
9014 encoder = to_intel_encoder(connector_state->best_encoder);
9015
9016 switch (encoder->type) {
79e53945
JB
9017 case INTEL_OUTPUT_LVDS:
9018 is_lvds = true;
9019 break;
9020 case INTEL_OUTPUT_SDVO:
7d57382e 9021 case INTEL_OUTPUT_HDMI:
79e53945 9022 is_sdvo = true;
79e53945 9023 break;
6847d71b
PZ
9024 default:
9025 break;
79e53945 9026 }
43565a06 9027
c751ce4f 9028 num_connectors++;
79e53945 9029 }
79e53945 9030
c1858123 9031 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
9032 factor = 21;
9033 if (is_lvds) {
9034 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9035 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 9036 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 9037 factor = 25;
190f68c5 9038 } else if (crtc_state->sdvo_tv_clock)
8febb297 9039 factor = 20;
c1858123 9040
190f68c5 9041 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 9042 *fp |= FP_CB_TUNE;
2c07245f 9043
9a7c7890
DV
9044 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9045 *fp2 |= FP_CB_TUNE;
9046
5eddb70b 9047 dpll = 0;
2c07245f 9048
a07d6787
EA
9049 if (is_lvds)
9050 dpll |= DPLLB_MODE_LVDS;
9051 else
9052 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9053
190f68c5 9054 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9055 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
9056
9057 if (is_sdvo)
4a33e48d 9058 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 9059 if (crtc_state->has_dp_encoder)
4a33e48d 9060 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9061
a07d6787 9062 /* compute bitmask from p1 value */
190f68c5 9063 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9064 /* also FPA1 */
190f68c5 9065 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9066
190f68c5 9067 switch (crtc_state->dpll.p2) {
a07d6787
EA
9068 case 5:
9069 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9070 break;
9071 case 7:
9072 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9073 break;
9074 case 10:
9075 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9076 break;
9077 case 14:
9078 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9079 break;
79e53945
JB
9080 }
9081
b4c09f3b 9082 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9083 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9084 else
9085 dpll |= PLL_REF_INPUT_DREFCLK;
9086
959e16d6 9087 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9088}
9089
190f68c5
ACO
9090static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9091 struct intel_crtc_state *crtc_state)
de13a2e3 9092{
c7653199 9093 struct drm_device *dev = crtc->base.dev;
de13a2e3 9094 intel_clock_t clock, reduced_clock;
cbbab5bd 9095 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9096 bool ok, has_reduced_clock = false;
8b47047b 9097 bool is_lvds = false;
e2b78267 9098 struct intel_shared_dpll *pll;
de13a2e3 9099
dd3cd74a
ACO
9100 memset(&crtc_state->dpll_hw_state, 0,
9101 sizeof(crtc_state->dpll_hw_state));
9102
7905df29 9103 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9104
5dc5298b
PZ
9105 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9106 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9107
190f68c5 9108 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9109 &has_reduced_clock, &reduced_clock);
190f68c5 9110 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9111 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9112 return -EINVAL;
79e53945 9113 }
f47709a9 9114 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9115 if (!crtc_state->clock_set) {
9116 crtc_state->dpll.n = clock.n;
9117 crtc_state->dpll.m1 = clock.m1;
9118 crtc_state->dpll.m2 = clock.m2;
9119 crtc_state->dpll.p1 = clock.p1;
9120 crtc_state->dpll.p2 = clock.p2;
f47709a9 9121 }
79e53945 9122
5dc5298b 9123 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9124 if (crtc_state->has_pch_encoder) {
9125 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9126 if (has_reduced_clock)
7429e9d4 9127 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9128
190f68c5 9129 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9130 &fp, &reduced_clock,
9131 has_reduced_clock ? &fp2 : NULL);
9132
190f68c5
ACO
9133 crtc_state->dpll_hw_state.dpll = dpll;
9134 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9135 if (has_reduced_clock)
190f68c5 9136 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9137 else
190f68c5 9138 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9139
190f68c5 9140 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9141 if (pll == NULL) {
84f44ce7 9142 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9143 pipe_name(crtc->pipe));
4b645f14
JB
9144 return -EINVAL;
9145 }
3fb37703 9146 }
79e53945 9147
ab585dea 9148 if (is_lvds && has_reduced_clock)
c7653199 9149 crtc->lowfreq_avail = true;
bcd644e0 9150 else
c7653199 9151 crtc->lowfreq_avail = false;
e2b78267 9152
c8f7a0db 9153 return 0;
79e53945
JB
9154}
9155
eb14cb74
VS
9156static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9157 struct intel_link_m_n *m_n)
9158{
9159 struct drm_device *dev = crtc->base.dev;
9160 struct drm_i915_private *dev_priv = dev->dev_private;
9161 enum pipe pipe = crtc->pipe;
9162
9163 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9164 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9165 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9166 & ~TU_SIZE_MASK;
9167 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9168 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9169 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9170}
9171
9172static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9173 enum transcoder transcoder,
b95af8be
VK
9174 struct intel_link_m_n *m_n,
9175 struct intel_link_m_n *m2_n2)
72419203
DV
9176{
9177 struct drm_device *dev = crtc->base.dev;
9178 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9179 enum pipe pipe = crtc->pipe;
72419203 9180
eb14cb74
VS
9181 if (INTEL_INFO(dev)->gen >= 5) {
9182 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9183 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9184 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9185 & ~TU_SIZE_MASK;
9186 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9187 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9188 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9189 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9190 * gen < 8) and if DRRS is supported (to make sure the
9191 * registers are not unnecessarily read).
9192 */
9193 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9194 crtc->config->has_drrs) {
b95af8be
VK
9195 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9196 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9197 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9198 & ~TU_SIZE_MASK;
9199 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9200 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9201 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9202 }
eb14cb74
VS
9203 } else {
9204 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9205 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9206 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9207 & ~TU_SIZE_MASK;
9208 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9209 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9210 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9211 }
9212}
9213
9214void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9215 struct intel_crtc_state *pipe_config)
eb14cb74 9216{
681a8504 9217 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9218 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9219 else
9220 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9221 &pipe_config->dp_m_n,
9222 &pipe_config->dp_m2_n2);
eb14cb74 9223}
72419203 9224
eb14cb74 9225static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9226 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9227{
9228 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9229 &pipe_config->fdi_m_n, NULL);
72419203
DV
9230}
9231
bd2e244f 9232static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9233 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9234{
9235 struct drm_device *dev = crtc->base.dev;
9236 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9237 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9238 uint32_t ps_ctrl = 0;
9239 int id = -1;
9240 int i;
bd2e244f 9241
a1b2278e
CK
9242 /* find scaler attached to this pipe */
9243 for (i = 0; i < crtc->num_scalers; i++) {
9244 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9245 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9246 id = i;
9247 pipe_config->pch_pfit.enabled = true;
9248 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9249 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9250 break;
9251 }
9252 }
bd2e244f 9253
a1b2278e
CK
9254 scaler_state->scaler_id = id;
9255 if (id >= 0) {
9256 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9257 } else {
9258 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9259 }
9260}
9261
5724dbd1
DL
9262static void
9263skylake_get_initial_plane_config(struct intel_crtc *crtc,
9264 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9265{
9266 struct drm_device *dev = crtc->base.dev;
9267 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9268 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9269 int pipe = crtc->pipe;
9270 int fourcc, pixel_format;
6761dd31 9271 unsigned int aligned_height;
bc8d7dff 9272 struct drm_framebuffer *fb;
1b842c89 9273 struct intel_framebuffer *intel_fb;
bc8d7dff 9274
d9806c9f 9275 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9276 if (!intel_fb) {
bc8d7dff
DL
9277 DRM_DEBUG_KMS("failed to alloc fb\n");
9278 return;
9279 }
9280
1b842c89
DL
9281 fb = &intel_fb->base;
9282
bc8d7dff 9283 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9284 if (!(val & PLANE_CTL_ENABLE))
9285 goto error;
9286
bc8d7dff
DL
9287 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9288 fourcc = skl_format_to_fourcc(pixel_format,
9289 val & PLANE_CTL_ORDER_RGBX,
9290 val & PLANE_CTL_ALPHA_MASK);
9291 fb->pixel_format = fourcc;
9292 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9293
40f46283
DL
9294 tiling = val & PLANE_CTL_TILED_MASK;
9295 switch (tiling) {
9296 case PLANE_CTL_TILED_LINEAR:
9297 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9298 break;
9299 case PLANE_CTL_TILED_X:
9300 plane_config->tiling = I915_TILING_X;
9301 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9302 break;
9303 case PLANE_CTL_TILED_Y:
9304 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9305 break;
9306 case PLANE_CTL_TILED_YF:
9307 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9308 break;
9309 default:
9310 MISSING_CASE(tiling);
9311 goto error;
9312 }
9313
bc8d7dff
DL
9314 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9315 plane_config->base = base;
9316
9317 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9318
9319 val = I915_READ(PLANE_SIZE(pipe, 0));
9320 fb->height = ((val >> 16) & 0xfff) + 1;
9321 fb->width = ((val >> 0) & 0x1fff) + 1;
9322
9323 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9324 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9325 fb->pixel_format);
bc8d7dff
DL
9326 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9327
9328 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9329 fb->pixel_format,
9330 fb->modifier[0]);
bc8d7dff 9331
f37b5c2b 9332 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9333
9334 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9335 pipe_name(pipe), fb->width, fb->height,
9336 fb->bits_per_pixel, base, fb->pitches[0],
9337 plane_config->size);
9338
2d14030b 9339 plane_config->fb = intel_fb;
bc8d7dff
DL
9340 return;
9341
9342error:
9343 kfree(fb);
9344}
9345
2fa2fe9a 9346static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9347 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9348{
9349 struct drm_device *dev = crtc->base.dev;
9350 struct drm_i915_private *dev_priv = dev->dev_private;
9351 uint32_t tmp;
9352
9353 tmp = I915_READ(PF_CTL(crtc->pipe));
9354
9355 if (tmp & PF_ENABLE) {
fd4daa9c 9356 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9357 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9358 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9359
9360 /* We currently do not free assignements of panel fitters on
9361 * ivb/hsw (since we don't use the higher upscaling modes which
9362 * differentiates them) so just WARN about this case for now. */
9363 if (IS_GEN7(dev)) {
9364 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9365 PF_PIPE_SEL_IVB(crtc->pipe));
9366 }
2fa2fe9a 9367 }
79e53945
JB
9368}
9369
5724dbd1
DL
9370static void
9371ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9372 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9373{
9374 struct drm_device *dev = crtc->base.dev;
9375 struct drm_i915_private *dev_priv = dev->dev_private;
9376 u32 val, base, offset;
aeee5a49 9377 int pipe = crtc->pipe;
4c6baa59 9378 int fourcc, pixel_format;
6761dd31 9379 unsigned int aligned_height;
b113d5ee 9380 struct drm_framebuffer *fb;
1b842c89 9381 struct intel_framebuffer *intel_fb;
4c6baa59 9382
42a7b088
DL
9383 val = I915_READ(DSPCNTR(pipe));
9384 if (!(val & DISPLAY_PLANE_ENABLE))
9385 return;
9386
d9806c9f 9387 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9388 if (!intel_fb) {
4c6baa59
JB
9389 DRM_DEBUG_KMS("failed to alloc fb\n");
9390 return;
9391 }
9392
1b842c89
DL
9393 fb = &intel_fb->base;
9394
18c5247e
DV
9395 if (INTEL_INFO(dev)->gen >= 4) {
9396 if (val & DISPPLANE_TILED) {
49af449b 9397 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9398 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9399 }
9400 }
4c6baa59
JB
9401
9402 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9403 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9404 fb->pixel_format = fourcc;
9405 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9406
aeee5a49 9407 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9408 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9409 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9410 } else {
49af449b 9411 if (plane_config->tiling)
aeee5a49 9412 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9413 else
aeee5a49 9414 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9415 }
9416 plane_config->base = base;
9417
9418 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9419 fb->width = ((val >> 16) & 0xfff) + 1;
9420 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9421
9422 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9423 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9424
b113d5ee 9425 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9426 fb->pixel_format,
9427 fb->modifier[0]);
4c6baa59 9428
f37b5c2b 9429 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9430
2844a921
DL
9431 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9432 pipe_name(pipe), fb->width, fb->height,
9433 fb->bits_per_pixel, base, fb->pitches[0],
9434 plane_config->size);
b113d5ee 9435
2d14030b 9436 plane_config->fb = intel_fb;
4c6baa59
JB
9437}
9438
0e8ffe1b 9439static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9440 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9441{
9442 struct drm_device *dev = crtc->base.dev;
9443 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9444 enum intel_display_power_domain power_domain;
0e8ffe1b 9445 uint32_t tmp;
1729050e 9446 bool ret;
0e8ffe1b 9447
1729050e
ID
9448 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9449 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9450 return false;
9451
e143a21c 9452 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9453 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9454
1729050e 9455 ret = false;
0e8ffe1b
DV
9456 tmp = I915_READ(PIPECONF(crtc->pipe));
9457 if (!(tmp & PIPECONF_ENABLE))
1729050e 9458 goto out;
0e8ffe1b 9459
42571aef
VS
9460 switch (tmp & PIPECONF_BPC_MASK) {
9461 case PIPECONF_6BPC:
9462 pipe_config->pipe_bpp = 18;
9463 break;
9464 case PIPECONF_8BPC:
9465 pipe_config->pipe_bpp = 24;
9466 break;
9467 case PIPECONF_10BPC:
9468 pipe_config->pipe_bpp = 30;
9469 break;
9470 case PIPECONF_12BPC:
9471 pipe_config->pipe_bpp = 36;
9472 break;
9473 default:
9474 break;
9475 }
9476
b5a9fa09
DV
9477 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9478 pipe_config->limited_color_range = true;
9479
ab9412ba 9480 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9481 struct intel_shared_dpll *pll;
9482
88adfff1
DV
9483 pipe_config->has_pch_encoder = true;
9484
627eb5a3
DV
9485 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9486 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9487 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9488
9489 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9490
c0d43d62 9491 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9492 pipe_config->shared_dpll =
9493 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9494 } else {
9495 tmp = I915_READ(PCH_DPLL_SEL);
9496 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9497 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9498 else
9499 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9500 }
66e985c0
DV
9501
9502 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9503
9504 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9505 &pipe_config->dpll_hw_state));
c93f54cf
DV
9506
9507 tmp = pipe_config->dpll_hw_state.dpll;
9508 pipe_config->pixel_multiplier =
9509 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9510 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9511
9512 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9513 } else {
9514 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9515 }
9516
1bd1bd80
DV
9517 intel_get_pipe_timings(crtc, pipe_config);
9518
2fa2fe9a
DV
9519 ironlake_get_pfit_config(crtc, pipe_config);
9520
1729050e
ID
9521 ret = true;
9522
9523out:
9524 intel_display_power_put(dev_priv, power_domain);
9525
9526 return ret;
0e8ffe1b
DV
9527}
9528
be256dc7
PZ
9529static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9530{
9531 struct drm_device *dev = dev_priv->dev;
be256dc7 9532 struct intel_crtc *crtc;
be256dc7 9533
d3fcc808 9534 for_each_intel_crtc(dev, crtc)
e2c719b7 9535 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9536 pipe_name(crtc->pipe));
9537
e2c719b7
RC
9538 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9539 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9540 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9541 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9542 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9543 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9544 "CPU PWM1 enabled\n");
c5107b87 9545 if (IS_HASWELL(dev))
e2c719b7 9546 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9547 "CPU PWM2 enabled\n");
e2c719b7 9548 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9549 "PCH PWM1 enabled\n");
e2c719b7 9550 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9551 "Utility pin enabled\n");
e2c719b7 9552 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9553
9926ada1
PZ
9554 /*
9555 * In theory we can still leave IRQs enabled, as long as only the HPD
9556 * interrupts remain enabled. We used to check for that, but since it's
9557 * gen-specific and since we only disable LCPLL after we fully disable
9558 * the interrupts, the check below should be enough.
9559 */
e2c719b7 9560 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9561}
9562
9ccd5aeb
PZ
9563static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9564{
9565 struct drm_device *dev = dev_priv->dev;
9566
9567 if (IS_HASWELL(dev))
9568 return I915_READ(D_COMP_HSW);
9569 else
9570 return I915_READ(D_COMP_BDW);
9571}
9572
3c4c9b81
PZ
9573static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9574{
9575 struct drm_device *dev = dev_priv->dev;
9576
9577 if (IS_HASWELL(dev)) {
9578 mutex_lock(&dev_priv->rps.hw_lock);
9579 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9580 val))
f475dadf 9581 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9582 mutex_unlock(&dev_priv->rps.hw_lock);
9583 } else {
9ccd5aeb
PZ
9584 I915_WRITE(D_COMP_BDW, val);
9585 POSTING_READ(D_COMP_BDW);
3c4c9b81 9586 }
be256dc7
PZ
9587}
9588
9589/*
9590 * This function implements pieces of two sequences from BSpec:
9591 * - Sequence for display software to disable LCPLL
9592 * - Sequence for display software to allow package C8+
9593 * The steps implemented here are just the steps that actually touch the LCPLL
9594 * register. Callers should take care of disabling all the display engine
9595 * functions, doing the mode unset, fixing interrupts, etc.
9596 */
6ff58d53
PZ
9597static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9598 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9599{
9600 uint32_t val;
9601
9602 assert_can_disable_lcpll(dev_priv);
9603
9604 val = I915_READ(LCPLL_CTL);
9605
9606 if (switch_to_fclk) {
9607 val |= LCPLL_CD_SOURCE_FCLK;
9608 I915_WRITE(LCPLL_CTL, val);
9609
9610 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9611 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9612 DRM_ERROR("Switching to FCLK failed\n");
9613
9614 val = I915_READ(LCPLL_CTL);
9615 }
9616
9617 val |= LCPLL_PLL_DISABLE;
9618 I915_WRITE(LCPLL_CTL, val);
9619 POSTING_READ(LCPLL_CTL);
9620
9621 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9622 DRM_ERROR("LCPLL still locked\n");
9623
9ccd5aeb 9624 val = hsw_read_dcomp(dev_priv);
be256dc7 9625 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9626 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9627 ndelay(100);
9628
9ccd5aeb
PZ
9629 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9630 1))
be256dc7
PZ
9631 DRM_ERROR("D_COMP RCOMP still in progress\n");
9632
9633 if (allow_power_down) {
9634 val = I915_READ(LCPLL_CTL);
9635 val |= LCPLL_POWER_DOWN_ALLOW;
9636 I915_WRITE(LCPLL_CTL, val);
9637 POSTING_READ(LCPLL_CTL);
9638 }
9639}
9640
9641/*
9642 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9643 * source.
9644 */
6ff58d53 9645static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9646{
9647 uint32_t val;
9648
9649 val = I915_READ(LCPLL_CTL);
9650
9651 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9652 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9653 return;
9654
a8a8bd54
PZ
9655 /*
9656 * Make sure we're not on PC8 state before disabling PC8, otherwise
9657 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9658 */
59bad947 9659 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9660
be256dc7
PZ
9661 if (val & LCPLL_POWER_DOWN_ALLOW) {
9662 val &= ~LCPLL_POWER_DOWN_ALLOW;
9663 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9664 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9665 }
9666
9ccd5aeb 9667 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9668 val |= D_COMP_COMP_FORCE;
9669 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9670 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9671
9672 val = I915_READ(LCPLL_CTL);
9673 val &= ~LCPLL_PLL_DISABLE;
9674 I915_WRITE(LCPLL_CTL, val);
9675
9676 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9677 DRM_ERROR("LCPLL not locked yet\n");
9678
9679 if (val & LCPLL_CD_SOURCE_FCLK) {
9680 val = I915_READ(LCPLL_CTL);
9681 val &= ~LCPLL_CD_SOURCE_FCLK;
9682 I915_WRITE(LCPLL_CTL, val);
9683
9684 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9685 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9686 DRM_ERROR("Switching back to LCPLL failed\n");
9687 }
215733fa 9688
59bad947 9689 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9690 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9691}
9692
765dab67
PZ
9693/*
9694 * Package states C8 and deeper are really deep PC states that can only be
9695 * reached when all the devices on the system allow it, so even if the graphics
9696 * device allows PC8+, it doesn't mean the system will actually get to these
9697 * states. Our driver only allows PC8+ when going into runtime PM.
9698 *
9699 * The requirements for PC8+ are that all the outputs are disabled, the power
9700 * well is disabled and most interrupts are disabled, and these are also
9701 * requirements for runtime PM. When these conditions are met, we manually do
9702 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9703 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9704 * hang the machine.
9705 *
9706 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9707 * the state of some registers, so when we come back from PC8+ we need to
9708 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9709 * need to take care of the registers kept by RC6. Notice that this happens even
9710 * if we don't put the device in PCI D3 state (which is what currently happens
9711 * because of the runtime PM support).
9712 *
9713 * For more, read "Display Sequences for Package C8" on the hardware
9714 * documentation.
9715 */
a14cb6fc 9716void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9717{
c67a470b
PZ
9718 struct drm_device *dev = dev_priv->dev;
9719 uint32_t val;
9720
c67a470b
PZ
9721 DRM_DEBUG_KMS("Enabling package C8+\n");
9722
c2699524 9723 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9724 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9725 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9726 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9727 }
9728
9729 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9730 hsw_disable_lcpll(dev_priv, true, true);
9731}
9732
a14cb6fc 9733void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9734{
9735 struct drm_device *dev = dev_priv->dev;
9736 uint32_t val;
9737
c67a470b
PZ
9738 DRM_DEBUG_KMS("Disabling package C8+\n");
9739
9740 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9741 lpt_init_pch_refclk(dev);
9742
c2699524 9743 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9744 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9745 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9746 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9747 }
c67a470b
PZ
9748}
9749
27c329ed 9750static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9751{
a821fc46 9752 struct drm_device *dev = old_state->dev;
1a617b77
ML
9753 struct intel_atomic_state *old_intel_state =
9754 to_intel_atomic_state(old_state);
9755 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9756
27c329ed 9757 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9758}
9759
b432e5cf 9760/* compute the max rate for new configuration */
27c329ed 9761static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9762{
565602d7
ML
9763 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9764 struct drm_i915_private *dev_priv = state->dev->dev_private;
9765 struct drm_crtc *crtc;
9766 struct drm_crtc_state *cstate;
27c329ed 9767 struct intel_crtc_state *crtc_state;
565602d7
ML
9768 unsigned max_pixel_rate = 0, i;
9769 enum pipe pipe;
b432e5cf 9770
565602d7
ML
9771 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9772 sizeof(intel_state->min_pixclk));
27c329ed 9773
565602d7
ML
9774 for_each_crtc_in_state(state, crtc, cstate, i) {
9775 int pixel_rate;
27c329ed 9776
565602d7
ML
9777 crtc_state = to_intel_crtc_state(cstate);
9778 if (!crtc_state->base.enable) {
9779 intel_state->min_pixclk[i] = 0;
b432e5cf 9780 continue;
565602d7 9781 }
b432e5cf 9782
27c329ed 9783 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9784
9785 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9786 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9787 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9788
565602d7 9789 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9790 }
9791
565602d7
ML
9792 for_each_pipe(dev_priv, pipe)
9793 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9794
b432e5cf
VS
9795 return max_pixel_rate;
9796}
9797
9798static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9799{
9800 struct drm_i915_private *dev_priv = dev->dev_private;
9801 uint32_t val, data;
9802 int ret;
9803
9804 if (WARN((I915_READ(LCPLL_CTL) &
9805 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9806 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9807 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9808 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9809 "trying to change cdclk frequency with cdclk not enabled\n"))
9810 return;
9811
9812 mutex_lock(&dev_priv->rps.hw_lock);
9813 ret = sandybridge_pcode_write(dev_priv,
9814 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9815 mutex_unlock(&dev_priv->rps.hw_lock);
9816 if (ret) {
9817 DRM_ERROR("failed to inform pcode about cdclk change\n");
9818 return;
9819 }
9820
9821 val = I915_READ(LCPLL_CTL);
9822 val |= LCPLL_CD_SOURCE_FCLK;
9823 I915_WRITE(LCPLL_CTL, val);
9824
9825 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9826 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9827 DRM_ERROR("Switching to FCLK failed\n");
9828
9829 val = I915_READ(LCPLL_CTL);
9830 val &= ~LCPLL_CLK_FREQ_MASK;
9831
9832 switch (cdclk) {
9833 case 450000:
9834 val |= LCPLL_CLK_FREQ_450;
9835 data = 0;
9836 break;
9837 case 540000:
9838 val |= LCPLL_CLK_FREQ_54O_BDW;
9839 data = 1;
9840 break;
9841 case 337500:
9842 val |= LCPLL_CLK_FREQ_337_5_BDW;
9843 data = 2;
9844 break;
9845 case 675000:
9846 val |= LCPLL_CLK_FREQ_675_BDW;
9847 data = 3;
9848 break;
9849 default:
9850 WARN(1, "invalid cdclk frequency\n");
9851 return;
9852 }
9853
9854 I915_WRITE(LCPLL_CTL, val);
9855
9856 val = I915_READ(LCPLL_CTL);
9857 val &= ~LCPLL_CD_SOURCE_FCLK;
9858 I915_WRITE(LCPLL_CTL, val);
9859
9860 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9861 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9862 DRM_ERROR("Switching back to LCPLL failed\n");
9863
9864 mutex_lock(&dev_priv->rps.hw_lock);
9865 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9866 mutex_unlock(&dev_priv->rps.hw_lock);
9867
9868 intel_update_cdclk(dev);
9869
9870 WARN(cdclk != dev_priv->cdclk_freq,
9871 "cdclk requested %d kHz but got %d kHz\n",
9872 cdclk, dev_priv->cdclk_freq);
9873}
9874
27c329ed 9875static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9876{
27c329ed 9877 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9878 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9879 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9880 int cdclk;
9881
9882 /*
9883 * FIXME should also account for plane ratio
9884 * once 64bpp pixel formats are supported.
9885 */
27c329ed 9886 if (max_pixclk > 540000)
b432e5cf 9887 cdclk = 675000;
27c329ed 9888 else if (max_pixclk > 450000)
b432e5cf 9889 cdclk = 540000;
27c329ed 9890 else if (max_pixclk > 337500)
b432e5cf
VS
9891 cdclk = 450000;
9892 else
9893 cdclk = 337500;
9894
b432e5cf 9895 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9896 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9897 cdclk, dev_priv->max_cdclk_freq);
9898 return -EINVAL;
b432e5cf
VS
9899 }
9900
1a617b77
ML
9901 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9902 if (!intel_state->active_crtcs)
9903 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9904
9905 return 0;
9906}
9907
27c329ed 9908static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9909{
27c329ed 9910 struct drm_device *dev = old_state->dev;
1a617b77
ML
9911 struct intel_atomic_state *old_intel_state =
9912 to_intel_atomic_state(old_state);
9913 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9914
27c329ed 9915 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9916}
9917
190f68c5
ACO
9918static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9919 struct intel_crtc_state *crtc_state)
09b4ddf9 9920{
af3997b5
MK
9921 struct intel_encoder *intel_encoder =
9922 intel_ddi_get_crtc_new_encoder(crtc_state);
9923
9924 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9925 if (!intel_ddi_pll_select(crtc, crtc_state))
9926 return -EINVAL;
9927 }
716c2e55 9928
c7653199 9929 crtc->lowfreq_avail = false;
644cef34 9930
c8f7a0db 9931 return 0;
79e53945
JB
9932}
9933
3760b59c
S
9934static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9935 enum port port,
9936 struct intel_crtc_state *pipe_config)
9937{
9938 switch (port) {
9939 case PORT_A:
9940 pipe_config->ddi_pll_sel = SKL_DPLL0;
9941 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9942 break;
9943 case PORT_B:
9944 pipe_config->ddi_pll_sel = SKL_DPLL1;
9945 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9946 break;
9947 case PORT_C:
9948 pipe_config->ddi_pll_sel = SKL_DPLL2;
9949 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9950 break;
9951 default:
9952 DRM_ERROR("Incorrect port type\n");
9953 }
9954}
9955
96b7dfb7
S
9956static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9957 enum port port,
5cec258b 9958 struct intel_crtc_state *pipe_config)
96b7dfb7 9959{
3148ade7 9960 u32 temp, dpll_ctl1;
96b7dfb7
S
9961
9962 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9963 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9964
9965 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9966 case SKL_DPLL0:
9967 /*
9968 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9969 * of the shared DPLL framework and thus needs to be read out
9970 * separately
9971 */
9972 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9973 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9974 break;
96b7dfb7
S
9975 case SKL_DPLL1:
9976 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9977 break;
9978 case SKL_DPLL2:
9979 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9980 break;
9981 case SKL_DPLL3:
9982 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9983 break;
96b7dfb7
S
9984 }
9985}
9986
7d2c8175
DL
9987static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9988 enum port port,
5cec258b 9989 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9990{
9991 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9992
9993 switch (pipe_config->ddi_pll_sel) {
9994 case PORT_CLK_SEL_WRPLL1:
9995 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9996 break;
9997 case PORT_CLK_SEL_WRPLL2:
9998 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9999 break;
00490c22
ML
10000 case PORT_CLK_SEL_SPLL:
10001 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 10002 break;
7d2c8175
DL
10003 }
10004}
10005
26804afd 10006static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10007 struct intel_crtc_state *pipe_config)
26804afd
DV
10008{
10009 struct drm_device *dev = crtc->base.dev;
10010 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10011 struct intel_shared_dpll *pll;
26804afd
DV
10012 enum port port;
10013 uint32_t tmp;
10014
10015 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10016
10017 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10018
ef11bdb3 10019 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10020 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10021 else if (IS_BROXTON(dev))
10022 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10023 else
10024 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10025
d452c5b6
DV
10026 if (pipe_config->shared_dpll >= 0) {
10027 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10028
10029 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10030 &pipe_config->dpll_hw_state));
10031 }
10032
26804afd
DV
10033 /*
10034 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10035 * DDI E. So just check whether this pipe is wired to DDI E and whether
10036 * the PCH transcoder is on.
10037 */
ca370455
DL
10038 if (INTEL_INFO(dev)->gen < 9 &&
10039 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10040 pipe_config->has_pch_encoder = true;
10041
10042 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10043 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10044 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10045
10046 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10047 }
10048}
10049
0e8ffe1b 10050static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10051 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10052{
10053 struct drm_device *dev = crtc->base.dev;
10054 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10055 enum intel_display_power_domain power_domain;
10056 unsigned long power_domain_mask;
0e8ffe1b 10057 uint32_t tmp;
1729050e 10058 bool ret;
0e8ffe1b 10059
1729050e
ID
10060 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10061 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10062 return false;
1729050e
ID
10063 power_domain_mask = BIT(power_domain);
10064
10065 ret = false;
b5482bd0 10066
e143a21c 10067 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
10068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10069
eccb140b
DV
10070 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10071 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10072 enum pipe trans_edp_pipe;
10073 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10074 default:
10075 WARN(1, "unknown pipe linked to edp transcoder\n");
10076 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10077 case TRANS_DDI_EDP_INPUT_A_ON:
10078 trans_edp_pipe = PIPE_A;
10079 break;
10080 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10081 trans_edp_pipe = PIPE_B;
10082 break;
10083 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10084 trans_edp_pipe = PIPE_C;
10085 break;
10086 }
10087
10088 if (trans_edp_pipe == crtc->pipe)
10089 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10090 }
10091
1729050e
ID
10092 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10093 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10094 goto out;
10095 power_domain_mask |= BIT(power_domain);
2bfce950 10096
eccb140b 10097 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b 10098 if (!(tmp & PIPECONF_ENABLE))
1729050e 10099 goto out;
0e8ffe1b 10100
26804afd 10101 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10102
1bd1bd80
DV
10103 intel_get_pipe_timings(crtc, pipe_config);
10104
a1b2278e
CK
10105 if (INTEL_INFO(dev)->gen >= 9) {
10106 skl_init_scalers(dev, crtc, pipe_config);
10107 }
10108
af99ceda
CK
10109 if (INTEL_INFO(dev)->gen >= 9) {
10110 pipe_config->scaler_state.scaler_id = -1;
10111 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10112 }
10113
1729050e
ID
10114 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10115 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10116 power_domain_mask |= BIT(power_domain);
1c132b44 10117 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10118 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10119 else
1c132b44 10120 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10121 }
88adfff1 10122
e59150dc
JB
10123 if (IS_HASWELL(dev))
10124 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10125 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10126
ebb69c95
CT
10127 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10128 pipe_config->pixel_multiplier =
10129 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10130 } else {
10131 pipe_config->pixel_multiplier = 1;
10132 }
6c49f241 10133
1729050e
ID
10134 ret = true;
10135
10136out:
10137 for_each_power_domain(power_domain, power_domain_mask)
10138 intel_display_power_put(dev_priv, power_domain);
10139
10140 return ret;
0e8ffe1b
DV
10141}
10142
55a08b3f
ML
10143static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10144 const struct intel_plane_state *plane_state)
560b85bb
CW
10145{
10146 struct drm_device *dev = crtc->dev;
10147 struct drm_i915_private *dev_priv = dev->dev_private;
10148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10149 uint32_t cntl = 0, size = 0;
560b85bb 10150
55a08b3f
ML
10151 if (plane_state && plane_state->visible) {
10152 unsigned int width = plane_state->base.crtc_w;
10153 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10154 unsigned int stride = roundup_pow_of_two(width) * 4;
10155
10156 switch (stride) {
10157 default:
10158 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10159 width, stride);
10160 stride = 256;
10161 /* fallthrough */
10162 case 256:
10163 case 512:
10164 case 1024:
10165 case 2048:
10166 break;
4b0e333e
CW
10167 }
10168
dc41c154
VS
10169 cntl |= CURSOR_ENABLE |
10170 CURSOR_GAMMA_ENABLE |
10171 CURSOR_FORMAT_ARGB |
10172 CURSOR_STRIDE(stride);
10173
10174 size = (height << 12) | width;
4b0e333e 10175 }
560b85bb 10176
dc41c154
VS
10177 if (intel_crtc->cursor_cntl != 0 &&
10178 (intel_crtc->cursor_base != base ||
10179 intel_crtc->cursor_size != size ||
10180 intel_crtc->cursor_cntl != cntl)) {
10181 /* On these chipsets we can only modify the base/size/stride
10182 * whilst the cursor is disabled.
10183 */
0b87c24e
VS
10184 I915_WRITE(CURCNTR(PIPE_A), 0);
10185 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10186 intel_crtc->cursor_cntl = 0;
4b0e333e 10187 }
560b85bb 10188
99d1f387 10189 if (intel_crtc->cursor_base != base) {
0b87c24e 10190 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10191 intel_crtc->cursor_base = base;
10192 }
4726e0b0 10193
dc41c154
VS
10194 if (intel_crtc->cursor_size != size) {
10195 I915_WRITE(CURSIZE, size);
10196 intel_crtc->cursor_size = size;
4b0e333e 10197 }
560b85bb 10198
4b0e333e 10199 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10200 I915_WRITE(CURCNTR(PIPE_A), cntl);
10201 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10202 intel_crtc->cursor_cntl = cntl;
560b85bb 10203 }
560b85bb
CW
10204}
10205
55a08b3f
ML
10206static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10207 const struct intel_plane_state *plane_state)
65a21cd6
JB
10208{
10209 struct drm_device *dev = crtc->dev;
10210 struct drm_i915_private *dev_priv = dev->dev_private;
10211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10212 int pipe = intel_crtc->pipe;
663f3122 10213 uint32_t cntl = 0;
4b0e333e 10214
55a08b3f 10215 if (plane_state && plane_state->visible) {
4b0e333e 10216 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10217 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10218 case 64:
10219 cntl |= CURSOR_MODE_64_ARGB_AX;
10220 break;
10221 case 128:
10222 cntl |= CURSOR_MODE_128_ARGB_AX;
10223 break;
10224 case 256:
10225 cntl |= CURSOR_MODE_256_ARGB_AX;
10226 break;
10227 default:
55a08b3f 10228 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10229 return;
65a21cd6 10230 }
4b0e333e 10231 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10232
fc6f93bc 10233 if (HAS_DDI(dev))
47bf17a7 10234 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10235
55a08b3f
ML
10236 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10237 cntl |= CURSOR_ROTATE_180;
10238 }
4398ad45 10239
4b0e333e
CW
10240 if (intel_crtc->cursor_cntl != cntl) {
10241 I915_WRITE(CURCNTR(pipe), cntl);
10242 POSTING_READ(CURCNTR(pipe));
10243 intel_crtc->cursor_cntl = cntl;
65a21cd6 10244 }
4b0e333e 10245
65a21cd6 10246 /* and commit changes on next vblank */
5efb3e28
VS
10247 I915_WRITE(CURBASE(pipe), base);
10248 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10249
10250 intel_crtc->cursor_base = base;
65a21cd6
JB
10251}
10252
cda4b7d3 10253/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10254static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10255 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10256{
10257 struct drm_device *dev = crtc->dev;
10258 struct drm_i915_private *dev_priv = dev->dev_private;
10259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10260 int pipe = intel_crtc->pipe;
55a08b3f
ML
10261 u32 base = intel_crtc->cursor_addr;
10262 u32 pos = 0;
cda4b7d3 10263
55a08b3f
ML
10264 if (plane_state) {
10265 int x = plane_state->base.crtc_x;
10266 int y = plane_state->base.crtc_y;
cda4b7d3 10267
55a08b3f
ML
10268 if (x < 0) {
10269 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10270 x = -x;
10271 }
10272 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10273
55a08b3f
ML
10274 if (y < 0) {
10275 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10276 y = -y;
10277 }
10278 pos |= y << CURSOR_Y_SHIFT;
10279
10280 /* ILK+ do this automagically */
10281 if (HAS_GMCH_DISPLAY(dev) &&
10282 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10283 base += (plane_state->base.crtc_h *
10284 plane_state->base.crtc_w - 1) * 4;
10285 }
cda4b7d3 10286 }
cda4b7d3 10287
5efb3e28
VS
10288 I915_WRITE(CURPOS(pipe), pos);
10289
8ac54669 10290 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10291 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10292 else
55a08b3f 10293 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10294}
10295
dc41c154
VS
10296static bool cursor_size_ok(struct drm_device *dev,
10297 uint32_t width, uint32_t height)
10298{
10299 if (width == 0 || height == 0)
10300 return false;
10301
10302 /*
10303 * 845g/865g are special in that they are only limited by
10304 * the width of their cursors, the height is arbitrary up to
10305 * the precision of the register. Everything else requires
10306 * square cursors, limited to a few power-of-two sizes.
10307 */
10308 if (IS_845G(dev) || IS_I865G(dev)) {
10309 if ((width & 63) != 0)
10310 return false;
10311
10312 if (width > (IS_845G(dev) ? 64 : 512))
10313 return false;
10314
10315 if (height > 1023)
10316 return false;
10317 } else {
10318 switch (width | height) {
10319 case 256:
10320 case 128:
10321 if (IS_GEN2(dev))
10322 return false;
10323 case 64:
10324 break;
10325 default:
10326 return false;
10327 }
10328 }
10329
10330 return true;
10331}
10332
79e53945 10333static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10334 u16 *blue, uint32_t start, uint32_t size)
79e53945 10335{
7203425a 10336 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10338
7203425a 10339 for (i = start; i < end; i++) {
79e53945
JB
10340 intel_crtc->lut_r[i] = red[i] >> 8;
10341 intel_crtc->lut_g[i] = green[i] >> 8;
10342 intel_crtc->lut_b[i] = blue[i] >> 8;
10343 }
10344
10345 intel_crtc_load_lut(crtc);
10346}
10347
79e53945
JB
10348/* VESA 640x480x72Hz mode to set on the pipe */
10349static struct drm_display_mode load_detect_mode = {
10350 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10351 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10352};
10353
a8bb6818
DV
10354struct drm_framebuffer *
10355__intel_framebuffer_create(struct drm_device *dev,
10356 struct drm_mode_fb_cmd2 *mode_cmd,
10357 struct drm_i915_gem_object *obj)
d2dff872
CW
10358{
10359 struct intel_framebuffer *intel_fb;
10360 int ret;
10361
10362 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10363 if (!intel_fb)
d2dff872 10364 return ERR_PTR(-ENOMEM);
d2dff872
CW
10365
10366 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10367 if (ret)
10368 goto err;
d2dff872
CW
10369
10370 return &intel_fb->base;
dcb1394e 10371
dd4916c5 10372err:
dd4916c5 10373 kfree(intel_fb);
dd4916c5 10374 return ERR_PTR(ret);
d2dff872
CW
10375}
10376
b5ea642a 10377static struct drm_framebuffer *
a8bb6818
DV
10378intel_framebuffer_create(struct drm_device *dev,
10379 struct drm_mode_fb_cmd2 *mode_cmd,
10380 struct drm_i915_gem_object *obj)
10381{
10382 struct drm_framebuffer *fb;
10383 int ret;
10384
10385 ret = i915_mutex_lock_interruptible(dev);
10386 if (ret)
10387 return ERR_PTR(ret);
10388 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10389 mutex_unlock(&dev->struct_mutex);
10390
10391 return fb;
10392}
10393
d2dff872
CW
10394static u32
10395intel_framebuffer_pitch_for_width(int width, int bpp)
10396{
10397 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10398 return ALIGN(pitch, 64);
10399}
10400
10401static u32
10402intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10403{
10404 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10405 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10406}
10407
10408static struct drm_framebuffer *
10409intel_framebuffer_create_for_mode(struct drm_device *dev,
10410 struct drm_display_mode *mode,
10411 int depth, int bpp)
10412{
dcb1394e 10413 struct drm_framebuffer *fb;
d2dff872 10414 struct drm_i915_gem_object *obj;
0fed39bd 10415 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10416
10417 obj = i915_gem_alloc_object(dev,
10418 intel_framebuffer_size_for_mode(mode, bpp));
10419 if (obj == NULL)
10420 return ERR_PTR(-ENOMEM);
10421
10422 mode_cmd.width = mode->hdisplay;
10423 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10424 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10425 bpp);
5ca0c34a 10426 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10427
dcb1394e
LW
10428 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10429 if (IS_ERR(fb))
10430 drm_gem_object_unreference_unlocked(&obj->base);
10431
10432 return fb;
d2dff872
CW
10433}
10434
10435static struct drm_framebuffer *
10436mode_fits_in_fbdev(struct drm_device *dev,
10437 struct drm_display_mode *mode)
10438{
0695726e 10439#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10440 struct drm_i915_private *dev_priv = dev->dev_private;
10441 struct drm_i915_gem_object *obj;
10442 struct drm_framebuffer *fb;
10443
4c0e5528 10444 if (!dev_priv->fbdev)
d2dff872
CW
10445 return NULL;
10446
4c0e5528 10447 if (!dev_priv->fbdev->fb)
d2dff872
CW
10448 return NULL;
10449
4c0e5528
DV
10450 obj = dev_priv->fbdev->fb->obj;
10451 BUG_ON(!obj);
10452
8bcd4553 10453 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10454 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10455 fb->bits_per_pixel))
d2dff872
CW
10456 return NULL;
10457
01f2c773 10458 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10459 return NULL;
10460
edde3617 10461 drm_framebuffer_reference(fb);
d2dff872 10462 return fb;
4520f53a
DV
10463#else
10464 return NULL;
10465#endif
d2dff872
CW
10466}
10467
d3a40d1b
ACO
10468static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10469 struct drm_crtc *crtc,
10470 struct drm_display_mode *mode,
10471 struct drm_framebuffer *fb,
10472 int x, int y)
10473{
10474 struct drm_plane_state *plane_state;
10475 int hdisplay, vdisplay;
10476 int ret;
10477
10478 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10479 if (IS_ERR(plane_state))
10480 return PTR_ERR(plane_state);
10481
10482 if (mode)
10483 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10484 else
10485 hdisplay = vdisplay = 0;
10486
10487 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10488 if (ret)
10489 return ret;
10490 drm_atomic_set_fb_for_plane(plane_state, fb);
10491 plane_state->crtc_x = 0;
10492 plane_state->crtc_y = 0;
10493 plane_state->crtc_w = hdisplay;
10494 plane_state->crtc_h = vdisplay;
10495 plane_state->src_x = x << 16;
10496 plane_state->src_y = y << 16;
10497 plane_state->src_w = hdisplay << 16;
10498 plane_state->src_h = vdisplay << 16;
10499
10500 return 0;
10501}
10502
d2434ab7 10503bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10504 struct drm_display_mode *mode,
51fd371b
RC
10505 struct intel_load_detect_pipe *old,
10506 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10507{
10508 struct intel_crtc *intel_crtc;
d2434ab7
DV
10509 struct intel_encoder *intel_encoder =
10510 intel_attached_encoder(connector);
79e53945 10511 struct drm_crtc *possible_crtc;
4ef69c7a 10512 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10513 struct drm_crtc *crtc = NULL;
10514 struct drm_device *dev = encoder->dev;
94352cf9 10515 struct drm_framebuffer *fb;
51fd371b 10516 struct drm_mode_config *config = &dev->mode_config;
edde3617 10517 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10518 struct drm_connector_state *connector_state;
4be07317 10519 struct intel_crtc_state *crtc_state;
51fd371b 10520 int ret, i = -1;
79e53945 10521
d2dff872 10522 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10523 connector->base.id, connector->name,
8e329a03 10524 encoder->base.id, encoder->name);
d2dff872 10525
edde3617
ML
10526 old->restore_state = NULL;
10527
51fd371b
RC
10528retry:
10529 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10530 if (ret)
ad3c558f 10531 goto fail;
6e9f798d 10532
79e53945
JB
10533 /*
10534 * Algorithm gets a little messy:
7a5e4805 10535 *
79e53945
JB
10536 * - if the connector already has an assigned crtc, use it (but make
10537 * sure it's on first)
7a5e4805 10538 *
79e53945
JB
10539 * - try to find the first unused crtc that can drive this connector,
10540 * and use that if we find one
79e53945
JB
10541 */
10542
10543 /* See if we already have a CRTC for this connector */
edde3617
ML
10544 if (connector->state->crtc) {
10545 crtc = connector->state->crtc;
8261b191 10546
51fd371b 10547 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10548 if (ret)
ad3c558f 10549 goto fail;
8261b191
CW
10550
10551 /* Make sure the crtc and connector are running */
edde3617 10552 goto found;
79e53945
JB
10553 }
10554
10555 /* Find an unused one (if possible) */
70e1e0ec 10556 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10557 i++;
10558 if (!(encoder->possible_crtcs & (1 << i)))
10559 continue;
edde3617
ML
10560
10561 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10562 if (ret)
10563 goto fail;
10564
10565 if (possible_crtc->state->enable) {
10566 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10567 continue;
edde3617 10568 }
a459249c
VS
10569
10570 crtc = possible_crtc;
10571 break;
79e53945
JB
10572 }
10573
10574 /*
10575 * If we didn't find an unused CRTC, don't use any.
10576 */
10577 if (!crtc) {
7173188d 10578 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10579 goto fail;
79e53945
JB
10580 }
10581
edde3617
ML
10582found:
10583 intel_crtc = to_intel_crtc(crtc);
10584
4d02e2de
DV
10585 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10586 if (ret)
ad3c558f 10587 goto fail;
79e53945 10588
83a57153 10589 state = drm_atomic_state_alloc(dev);
edde3617
ML
10590 restore_state = drm_atomic_state_alloc(dev);
10591 if (!state || !restore_state) {
10592 ret = -ENOMEM;
10593 goto fail;
10594 }
83a57153
ACO
10595
10596 state->acquire_ctx = ctx;
edde3617 10597 restore_state->acquire_ctx = ctx;
83a57153 10598
944b0c76
ACO
10599 connector_state = drm_atomic_get_connector_state(state, connector);
10600 if (IS_ERR(connector_state)) {
10601 ret = PTR_ERR(connector_state);
10602 goto fail;
10603 }
10604
edde3617
ML
10605 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10606 if (ret)
10607 goto fail;
944b0c76 10608
4be07317
ACO
10609 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10610 if (IS_ERR(crtc_state)) {
10611 ret = PTR_ERR(crtc_state);
10612 goto fail;
10613 }
10614
49d6fa21 10615 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10616
6492711d
CW
10617 if (!mode)
10618 mode = &load_detect_mode;
79e53945 10619
d2dff872
CW
10620 /* We need a framebuffer large enough to accommodate all accesses
10621 * that the plane may generate whilst we perform load detection.
10622 * We can not rely on the fbcon either being present (we get called
10623 * during its initialisation to detect all boot displays, or it may
10624 * not even exist) or that it is large enough to satisfy the
10625 * requested mode.
10626 */
94352cf9
DV
10627 fb = mode_fits_in_fbdev(dev, mode);
10628 if (fb == NULL) {
d2dff872 10629 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10630 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10631 } else
10632 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10633 if (IS_ERR(fb)) {
d2dff872 10634 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10635 goto fail;
79e53945 10636 }
79e53945 10637
d3a40d1b
ACO
10638 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10639 if (ret)
10640 goto fail;
10641
edde3617
ML
10642 drm_framebuffer_unreference(fb);
10643
10644 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10645 if (ret)
10646 goto fail;
10647
10648 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10649 if (!ret)
10650 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10651 if (!ret)
10652 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10653 if (ret) {
10654 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10655 goto fail;
10656 }
8c7b5ccb 10657
3ba86073
ML
10658 ret = drm_atomic_commit(state);
10659 if (ret) {
6492711d 10660 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10661 goto fail;
79e53945 10662 }
edde3617
ML
10663
10664 old->restore_state = restore_state;
7173188d 10665
79e53945 10666 /* let the connector get through one full cycle before testing */
9d0498a2 10667 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10668 return true;
412b61d8 10669
ad3c558f 10670fail:
e5d958ef 10671 drm_atomic_state_free(state);
edde3617
ML
10672 drm_atomic_state_free(restore_state);
10673 restore_state = state = NULL;
83a57153 10674
51fd371b
RC
10675 if (ret == -EDEADLK) {
10676 drm_modeset_backoff(ctx);
10677 goto retry;
10678 }
10679
412b61d8 10680 return false;
79e53945
JB
10681}
10682
d2434ab7 10683void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10684 struct intel_load_detect_pipe *old,
10685 struct drm_modeset_acquire_ctx *ctx)
79e53945 10686{
d2434ab7
DV
10687 struct intel_encoder *intel_encoder =
10688 intel_attached_encoder(connector);
4ef69c7a 10689 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10690 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10691 int ret;
79e53945 10692
d2dff872 10693 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10694 connector->base.id, connector->name,
8e329a03 10695 encoder->base.id, encoder->name);
d2dff872 10696
edde3617 10697 if (!state)
0622a53c 10698 return;
79e53945 10699
edde3617
ML
10700 ret = drm_atomic_commit(state);
10701 if (ret) {
10702 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10703 drm_atomic_state_free(state);
10704 }
79e53945
JB
10705}
10706
da4a1efa 10707static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10708 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10709{
10710 struct drm_i915_private *dev_priv = dev->dev_private;
10711 u32 dpll = pipe_config->dpll_hw_state.dpll;
10712
10713 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10714 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10715 else if (HAS_PCH_SPLIT(dev))
10716 return 120000;
10717 else if (!IS_GEN2(dev))
10718 return 96000;
10719 else
10720 return 48000;
10721}
10722
79e53945 10723/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10724static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10725 struct intel_crtc_state *pipe_config)
79e53945 10726{
f1f644dc 10727 struct drm_device *dev = crtc->base.dev;
79e53945 10728 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10729 int pipe = pipe_config->cpu_transcoder;
293623f7 10730 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10731 u32 fp;
10732 intel_clock_t clock;
dccbea3b 10733 int port_clock;
da4a1efa 10734 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10735
10736 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10737 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10738 else
293623f7 10739 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10740
10741 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10742 if (IS_PINEVIEW(dev)) {
10743 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10744 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10745 } else {
10746 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10747 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10748 }
10749
a6c45cf0 10750 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10751 if (IS_PINEVIEW(dev))
10752 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10753 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10754 else
10755 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10756 DPLL_FPA01_P1_POST_DIV_SHIFT);
10757
10758 switch (dpll & DPLL_MODE_MASK) {
10759 case DPLLB_MODE_DAC_SERIAL:
10760 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10761 5 : 10;
10762 break;
10763 case DPLLB_MODE_LVDS:
10764 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10765 7 : 14;
10766 break;
10767 default:
28c97730 10768 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10769 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10770 return;
79e53945
JB
10771 }
10772
ac58c3f0 10773 if (IS_PINEVIEW(dev))
dccbea3b 10774 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10775 else
dccbea3b 10776 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10777 } else {
0fb58223 10778 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10779 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10780
10781 if (is_lvds) {
10782 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10783 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10784
10785 if (lvds & LVDS_CLKB_POWER_UP)
10786 clock.p2 = 7;
10787 else
10788 clock.p2 = 14;
79e53945
JB
10789 } else {
10790 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10791 clock.p1 = 2;
10792 else {
10793 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10794 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10795 }
10796 if (dpll & PLL_P2_DIVIDE_BY_4)
10797 clock.p2 = 4;
10798 else
10799 clock.p2 = 2;
79e53945 10800 }
da4a1efa 10801
dccbea3b 10802 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10803 }
10804
18442d08
VS
10805 /*
10806 * This value includes pixel_multiplier. We will use
241bfc38 10807 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10808 * encoder's get_config() function.
10809 */
dccbea3b 10810 pipe_config->port_clock = port_clock;
f1f644dc
JB
10811}
10812
6878da05
VS
10813int intel_dotclock_calculate(int link_freq,
10814 const struct intel_link_m_n *m_n)
f1f644dc 10815{
f1f644dc
JB
10816 /*
10817 * The calculation for the data clock is:
1041a02f 10818 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10819 * But we want to avoid losing precison if possible, so:
1041a02f 10820 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10821 *
10822 * and the link clock is simpler:
1041a02f 10823 * link_clock = (m * link_clock) / n
f1f644dc
JB
10824 */
10825
6878da05
VS
10826 if (!m_n->link_n)
10827 return 0;
f1f644dc 10828
6878da05
VS
10829 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10830}
f1f644dc 10831
18442d08 10832static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10833 struct intel_crtc_state *pipe_config)
6878da05 10834{
e3b247da 10835 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10836
18442d08
VS
10837 /* read out port_clock from the DPLL */
10838 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10839
f1f644dc 10840 /*
e3b247da
VS
10841 * In case there is an active pipe without active ports,
10842 * we may need some idea for the dotclock anyway.
10843 * Calculate one based on the FDI configuration.
79e53945 10844 */
2d112de7 10845 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10846 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10847 &pipe_config->fdi_m_n);
79e53945
JB
10848}
10849
10850/** Returns the currently programmed mode of the given pipe. */
10851struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10852 struct drm_crtc *crtc)
10853{
548f245b 10854 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10856 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10857 struct drm_display_mode *mode;
3f36b937 10858 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10859 int htot = I915_READ(HTOTAL(cpu_transcoder));
10860 int hsync = I915_READ(HSYNC(cpu_transcoder));
10861 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10862 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10863 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10864
10865 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10866 if (!mode)
10867 return NULL;
10868
3f36b937
TU
10869 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10870 if (!pipe_config) {
10871 kfree(mode);
10872 return NULL;
10873 }
10874
f1f644dc
JB
10875 /*
10876 * Construct a pipe_config sufficient for getting the clock info
10877 * back out of crtc_clock_get.
10878 *
10879 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10880 * to use a real value here instead.
10881 */
3f36b937
TU
10882 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10883 pipe_config->pixel_multiplier = 1;
10884 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10885 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10886 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10887 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10888
10889 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10890 mode->hdisplay = (htot & 0xffff) + 1;
10891 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10892 mode->hsync_start = (hsync & 0xffff) + 1;
10893 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10894 mode->vdisplay = (vtot & 0xffff) + 1;
10895 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10896 mode->vsync_start = (vsync & 0xffff) + 1;
10897 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10898
10899 drm_mode_set_name(mode);
79e53945 10900
3f36b937
TU
10901 kfree(pipe_config);
10902
79e53945
JB
10903 return mode;
10904}
10905
f047e395
CW
10906void intel_mark_busy(struct drm_device *dev)
10907{
c67a470b
PZ
10908 struct drm_i915_private *dev_priv = dev->dev_private;
10909
f62a0076
CW
10910 if (dev_priv->mm.busy)
10911 return;
10912
43694d69 10913 intel_runtime_pm_get(dev_priv);
c67a470b 10914 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10915 if (INTEL_INFO(dev)->gen >= 6)
10916 gen6_rps_busy(dev_priv);
f62a0076 10917 dev_priv->mm.busy = true;
f047e395
CW
10918}
10919
10920void intel_mark_idle(struct drm_device *dev)
652c393a 10921{
c67a470b 10922 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10923
f62a0076
CW
10924 if (!dev_priv->mm.busy)
10925 return;
10926
10927 dev_priv->mm.busy = false;
10928
3d13ef2e 10929 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10930 gen6_rps_idle(dev->dev_private);
bb4cdd53 10931
43694d69 10932 intel_runtime_pm_put(dev_priv);
652c393a
JB
10933}
10934
79e53945
JB
10935static void intel_crtc_destroy(struct drm_crtc *crtc)
10936{
10937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10938 struct drm_device *dev = crtc->dev;
10939 struct intel_unpin_work *work;
67e77c5a 10940
5e2d7afc 10941 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10942 work = intel_crtc->unpin_work;
10943 intel_crtc->unpin_work = NULL;
5e2d7afc 10944 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10945
10946 if (work) {
10947 cancel_work_sync(&work->work);
10948 kfree(work);
10949 }
79e53945
JB
10950
10951 drm_crtc_cleanup(crtc);
67e77c5a 10952
79e53945
JB
10953 kfree(intel_crtc);
10954}
10955
6b95a207
KH
10956static void intel_unpin_work_fn(struct work_struct *__work)
10957{
10958 struct intel_unpin_work *work =
10959 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10960 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10961 struct drm_device *dev = crtc->base.dev;
10962 struct drm_plane *primary = crtc->base.primary;
6b95a207 10963
b4a98e57 10964 mutex_lock(&dev->struct_mutex);
3465c580 10965 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
05394f39 10966 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10967
f06cc1b9 10968 if (work->flip_queued_req)
146d84f0 10969 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10970 mutex_unlock(&dev->struct_mutex);
10971
a9ff8714 10972 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
1eb52238 10973 intel_fbc_post_update(crtc);
89ed88ba 10974 drm_framebuffer_unreference(work->old_fb);
f99d7069 10975
a9ff8714
VS
10976 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10977 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10978
6b95a207
KH
10979 kfree(work);
10980}
10981
1afe3e9d 10982static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10983 struct drm_crtc *crtc)
6b95a207 10984{
6b95a207
KH
10985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10986 struct intel_unpin_work *work;
6b95a207
KH
10987 unsigned long flags;
10988
10989 /* Ignore early vblank irqs */
10990 if (intel_crtc == NULL)
10991 return;
10992
f326038a
DV
10993 /*
10994 * This is called both by irq handlers and the reset code (to complete
10995 * lost pageflips) so needs the full irqsave spinlocks.
10996 */
6b95a207
KH
10997 spin_lock_irqsave(&dev->event_lock, flags);
10998 work = intel_crtc->unpin_work;
e7d841ca
CW
10999
11000 /* Ensure we don't miss a work->pending update ... */
11001 smp_rmb();
11002
11003 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
11004 spin_unlock_irqrestore(&dev->event_lock, flags);
11005 return;
11006 }
11007
d6bbafa1 11008 page_flip_completed(intel_crtc);
0af7e4df 11009
6b95a207 11010 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
11011}
11012
1afe3e9d
JB
11013void intel_finish_page_flip(struct drm_device *dev, int pipe)
11014{
fbee40df 11015 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11016 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11017
49b14a5c 11018 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11019}
11020
11021void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11022{
fbee40df 11023 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
11024 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11025
49b14a5c 11026 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
11027}
11028
75f7f3ec
VS
11029/* Is 'a' after or equal to 'b'? */
11030static bool g4x_flip_count_after_eq(u32 a, u32 b)
11031{
11032 return !((a - b) & 0x80000000);
11033}
11034
11035static bool page_flip_finished(struct intel_crtc *crtc)
11036{
11037 struct drm_device *dev = crtc->base.dev;
11038 struct drm_i915_private *dev_priv = dev->dev_private;
11039
bdfa7542
VS
11040 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11041 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11042 return true;
11043
75f7f3ec
VS
11044 /*
11045 * The relevant registers doen't exist on pre-ctg.
11046 * As the flip done interrupt doesn't trigger for mmio
11047 * flips on gmch platforms, a flip count check isn't
11048 * really needed there. But since ctg has the registers,
11049 * include it in the check anyway.
11050 */
11051 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11052 return true;
11053
e8861675
ML
11054 /*
11055 * BDW signals flip done immediately if the plane
11056 * is disabled, even if the plane enable is already
11057 * armed to occur at the next vblank :(
11058 */
11059
75f7f3ec
VS
11060 /*
11061 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11062 * used the same base address. In that case the mmio flip might
11063 * have completed, but the CS hasn't even executed the flip yet.
11064 *
11065 * A flip count check isn't enough as the CS might have updated
11066 * the base address just after start of vblank, but before we
11067 * managed to process the interrupt. This means we'd complete the
11068 * CS flip too soon.
11069 *
11070 * Combining both checks should get us a good enough result. It may
11071 * still happen that the CS flip has been executed, but has not
11072 * yet actually completed. But in case the base address is the same
11073 * anyway, we don't really care.
11074 */
11075 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11076 crtc->unpin_work->gtt_offset &&
fd8f507c 11077 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11078 crtc->unpin_work->flip_count);
11079}
11080
6b95a207
KH
11081void intel_prepare_page_flip(struct drm_device *dev, int plane)
11082{
fbee40df 11083 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11084 struct intel_crtc *intel_crtc =
11085 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11086 unsigned long flags;
11087
f326038a
DV
11088
11089 /*
11090 * This is called both by irq handlers and the reset code (to complete
11091 * lost pageflips) so needs the full irqsave spinlocks.
11092 *
11093 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11094 * generate a page-flip completion irq, i.e. every modeset
11095 * is also accompanied by a spurious intel_prepare_page_flip().
11096 */
6b95a207 11097 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11098 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11099 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11100 spin_unlock_irqrestore(&dev->event_lock, flags);
11101}
11102
6042639c 11103static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11104{
11105 /* Ensure that the work item is consistent when activating it ... */
11106 smp_wmb();
6042639c 11107 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11108 /* and that it is marked active as soon as the irq could fire. */
11109 smp_wmb();
11110}
11111
8c9f3aaf
JB
11112static int intel_gen2_queue_flip(struct drm_device *dev,
11113 struct drm_crtc *crtc,
11114 struct drm_framebuffer *fb,
ed8d1975 11115 struct drm_i915_gem_object *obj,
6258fbe2 11116 struct drm_i915_gem_request *req,
ed8d1975 11117 uint32_t flags)
8c9f3aaf 11118{
6258fbe2 11119 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11121 u32 flip_mask;
11122 int ret;
11123
5fb9de1a 11124 ret = intel_ring_begin(req, 6);
8c9f3aaf 11125 if (ret)
4fa62c89 11126 return ret;
8c9f3aaf
JB
11127
11128 /* Can't queue multiple flips, so wait for the previous
11129 * one to finish before executing the next.
11130 */
11131 if (intel_crtc->plane)
11132 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11133 else
11134 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11135 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11136 intel_ring_emit(ring, MI_NOOP);
11137 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11138 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11139 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11140 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11141 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11142
6042639c 11143 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11144 return 0;
8c9f3aaf
JB
11145}
11146
11147static int intel_gen3_queue_flip(struct drm_device *dev,
11148 struct drm_crtc *crtc,
11149 struct drm_framebuffer *fb,
ed8d1975 11150 struct drm_i915_gem_object *obj,
6258fbe2 11151 struct drm_i915_gem_request *req,
ed8d1975 11152 uint32_t flags)
8c9f3aaf 11153{
6258fbe2 11154 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11156 u32 flip_mask;
11157 int ret;
11158
5fb9de1a 11159 ret = intel_ring_begin(req, 6);
8c9f3aaf 11160 if (ret)
4fa62c89 11161 return ret;
8c9f3aaf
JB
11162
11163 if (intel_crtc->plane)
11164 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11165 else
11166 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11167 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11168 intel_ring_emit(ring, MI_NOOP);
11169 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11170 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11171 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11172 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11173 intel_ring_emit(ring, MI_NOOP);
11174
6042639c 11175 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11176 return 0;
8c9f3aaf
JB
11177}
11178
11179static int intel_gen4_queue_flip(struct drm_device *dev,
11180 struct drm_crtc *crtc,
11181 struct drm_framebuffer *fb,
ed8d1975 11182 struct drm_i915_gem_object *obj,
6258fbe2 11183 struct drm_i915_gem_request *req,
ed8d1975 11184 uint32_t flags)
8c9f3aaf 11185{
6258fbe2 11186 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11187 struct drm_i915_private *dev_priv = dev->dev_private;
11188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11189 uint32_t pf, pipesrc;
11190 int ret;
11191
5fb9de1a 11192 ret = intel_ring_begin(req, 4);
8c9f3aaf 11193 if (ret)
4fa62c89 11194 return ret;
8c9f3aaf
JB
11195
11196 /* i965+ uses the linear or tiled offsets from the
11197 * Display Registers (which do not change across a page-flip)
11198 * so we need only reprogram the base address.
11199 */
6d90c952
DV
11200 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11201 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11202 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11203 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11204 obj->tiling_mode);
8c9f3aaf
JB
11205
11206 /* XXX Enabling the panel-fitter across page-flip is so far
11207 * untested on non-native modes, so ignore it for now.
11208 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11209 */
11210 pf = 0;
11211 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11212 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11213
6042639c 11214 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11215 return 0;
8c9f3aaf
JB
11216}
11217
11218static int intel_gen6_queue_flip(struct drm_device *dev,
11219 struct drm_crtc *crtc,
11220 struct drm_framebuffer *fb,
ed8d1975 11221 struct drm_i915_gem_object *obj,
6258fbe2 11222 struct drm_i915_gem_request *req,
ed8d1975 11223 uint32_t flags)
8c9f3aaf 11224{
6258fbe2 11225 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11226 struct drm_i915_private *dev_priv = dev->dev_private;
11227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11228 uint32_t pf, pipesrc;
11229 int ret;
11230
5fb9de1a 11231 ret = intel_ring_begin(req, 4);
8c9f3aaf 11232 if (ret)
4fa62c89 11233 return ret;
8c9f3aaf 11234
6d90c952
DV
11235 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11236 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11237 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11238 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11239
dc257cf1
DV
11240 /* Contrary to the suggestions in the documentation,
11241 * "Enable Panel Fitter" does not seem to be required when page
11242 * flipping with a non-native mode, and worse causes a normal
11243 * modeset to fail.
11244 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11245 */
11246 pf = 0;
8c9f3aaf 11247 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11248 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11249
6042639c 11250 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11251 return 0;
8c9f3aaf
JB
11252}
11253
7c9017e5
JB
11254static int intel_gen7_queue_flip(struct drm_device *dev,
11255 struct drm_crtc *crtc,
11256 struct drm_framebuffer *fb,
ed8d1975 11257 struct drm_i915_gem_object *obj,
6258fbe2 11258 struct drm_i915_gem_request *req,
ed8d1975 11259 uint32_t flags)
7c9017e5 11260{
6258fbe2 11261 struct intel_engine_cs *ring = req->ring;
7c9017e5 11262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11263 uint32_t plane_bit = 0;
ffe74d75
CW
11264 int len, ret;
11265
eba905b2 11266 switch (intel_crtc->plane) {
cb05d8de
DV
11267 case PLANE_A:
11268 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11269 break;
11270 case PLANE_B:
11271 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11272 break;
11273 case PLANE_C:
11274 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11275 break;
11276 default:
11277 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11278 return -ENODEV;
cb05d8de
DV
11279 }
11280
ffe74d75 11281 len = 4;
f476828a 11282 if (ring->id == RCS) {
ffe74d75 11283 len += 6;
f476828a
DL
11284 /*
11285 * On Gen 8, SRM is now taking an extra dword to accommodate
11286 * 48bits addresses, and we need a NOOP for the batch size to
11287 * stay even.
11288 */
11289 if (IS_GEN8(dev))
11290 len += 2;
11291 }
ffe74d75 11292
f66fab8e
VS
11293 /*
11294 * BSpec MI_DISPLAY_FLIP for IVB:
11295 * "The full packet must be contained within the same cache line."
11296 *
11297 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11298 * cacheline, if we ever start emitting more commands before
11299 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11300 * then do the cacheline alignment, and finally emit the
11301 * MI_DISPLAY_FLIP.
11302 */
bba09b12 11303 ret = intel_ring_cacheline_align(req);
f66fab8e 11304 if (ret)
4fa62c89 11305 return ret;
f66fab8e 11306
5fb9de1a 11307 ret = intel_ring_begin(req, len);
7c9017e5 11308 if (ret)
4fa62c89 11309 return ret;
7c9017e5 11310
ffe74d75
CW
11311 /* Unmask the flip-done completion message. Note that the bspec says that
11312 * we should do this for both the BCS and RCS, and that we must not unmask
11313 * more than one flip event at any time (or ensure that one flip message
11314 * can be sent by waiting for flip-done prior to queueing new flips).
11315 * Experimentation says that BCS works despite DERRMR masking all
11316 * flip-done completion events and that unmasking all planes at once
11317 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11318 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11319 */
11320 if (ring->id == RCS) {
11321 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11322 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11323 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11324 DERRMR_PIPEB_PRI_FLIP_DONE |
11325 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11326 if (IS_GEN8(dev))
f1afe24f 11327 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11328 MI_SRM_LRM_GLOBAL_GTT);
11329 else
f1afe24f 11330 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11331 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11332 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11333 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11334 if (IS_GEN8(dev)) {
11335 intel_ring_emit(ring, 0);
11336 intel_ring_emit(ring, MI_NOOP);
11337 }
ffe74d75
CW
11338 }
11339
cb05d8de 11340 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11341 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11342 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11343 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11344
6042639c 11345 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11346 return 0;
7c9017e5
JB
11347}
11348
84c33a64
SG
11349static bool use_mmio_flip(struct intel_engine_cs *ring,
11350 struct drm_i915_gem_object *obj)
11351{
11352 /*
11353 * This is not being used for older platforms, because
11354 * non-availability of flip done interrupt forces us to use
11355 * CS flips. Older platforms derive flip done using some clever
11356 * tricks involving the flip_pending status bits and vblank irqs.
11357 * So using MMIO flips there would disrupt this mechanism.
11358 */
11359
8e09bf83
CW
11360 if (ring == NULL)
11361 return true;
11362
84c33a64
SG
11363 if (INTEL_INFO(ring->dev)->gen < 5)
11364 return false;
11365
11366 if (i915.use_mmio_flip < 0)
11367 return false;
11368 else if (i915.use_mmio_flip > 0)
11369 return true;
14bf993e
OM
11370 else if (i915.enable_execlists)
11371 return true;
fd8e058a
AG
11372 else if (obj->base.dma_buf &&
11373 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11374 false))
11375 return true;
84c33a64 11376 else
b4716185 11377 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11378}
11379
6042639c 11380static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11381 unsigned int rotation,
6042639c 11382 struct intel_unpin_work *work)
ff944564
DL
11383{
11384 struct drm_device *dev = intel_crtc->base.dev;
11385 struct drm_i915_private *dev_priv = dev->dev_private;
11386 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11387 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11388 u32 ctl, stride, tile_height;
ff944564
DL
11389
11390 ctl = I915_READ(PLANE_CTL(pipe, 0));
11391 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11392 switch (fb->modifier[0]) {
11393 case DRM_FORMAT_MOD_NONE:
11394 break;
11395 case I915_FORMAT_MOD_X_TILED:
ff944564 11396 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11397 break;
11398 case I915_FORMAT_MOD_Y_TILED:
11399 ctl |= PLANE_CTL_TILED_Y;
11400 break;
11401 case I915_FORMAT_MOD_Yf_TILED:
11402 ctl |= PLANE_CTL_TILED_YF;
11403 break;
11404 default:
11405 MISSING_CASE(fb->modifier[0]);
11406 }
ff944564
DL
11407
11408 /*
11409 * The stride is either expressed as a multiple of 64 bytes chunks for
11410 * linear buffers or in number of tiles for tiled buffers.
11411 */
86efe24a
TU
11412 if (intel_rotation_90_or_270(rotation)) {
11413 /* stride = Surface height in tiles */
832be82f 11414 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11415 stride = DIV_ROUND_UP(fb->height, tile_height);
11416 } else {
11417 stride = fb->pitches[0] /
7b49f948
VS
11418 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11419 fb->pixel_format);
86efe24a 11420 }
ff944564
DL
11421
11422 /*
11423 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11424 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11425 */
11426 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11427 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11428
6042639c 11429 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11430 POSTING_READ(PLANE_SURF(pipe, 0));
11431}
11432
6042639c
CW
11433static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11434 struct intel_unpin_work *work)
84c33a64
SG
11435{
11436 struct drm_device *dev = intel_crtc->base.dev;
11437 struct drm_i915_private *dev_priv = dev->dev_private;
11438 struct intel_framebuffer *intel_fb =
11439 to_intel_framebuffer(intel_crtc->base.primary->fb);
11440 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11441 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11442 u32 dspcntr;
84c33a64 11443
84c33a64
SG
11444 dspcntr = I915_READ(reg);
11445
c5d97472
DL
11446 if (obj->tiling_mode != I915_TILING_NONE)
11447 dspcntr |= DISPPLANE_TILED;
11448 else
11449 dspcntr &= ~DISPPLANE_TILED;
11450
84c33a64
SG
11451 I915_WRITE(reg, dspcntr);
11452
6042639c 11453 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11454 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11455}
11456
11457/*
11458 * XXX: This is the temporary way to update the plane registers until we get
11459 * around to using the usual plane update functions for MMIO flips
11460 */
6042639c 11461static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11462{
6042639c
CW
11463 struct intel_crtc *crtc = mmio_flip->crtc;
11464 struct intel_unpin_work *work;
11465
11466 spin_lock_irq(&crtc->base.dev->event_lock);
11467 work = crtc->unpin_work;
11468 spin_unlock_irq(&crtc->base.dev->event_lock);
11469 if (work == NULL)
11470 return;
ff944564 11471
6042639c 11472 intel_mark_page_flip_active(work);
ff944564 11473
6042639c 11474 intel_pipe_update_start(crtc);
ff944564 11475
6042639c 11476 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11477 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11478 else
11479 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11480 ilk_do_mmio_flip(crtc, work);
ff944564 11481
6042639c 11482 intel_pipe_update_end(crtc);
84c33a64
SG
11483}
11484
9362c7c5 11485static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11486{
b2cfe0ab
CW
11487 struct intel_mmio_flip *mmio_flip =
11488 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11489 struct intel_framebuffer *intel_fb =
11490 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11491 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11492
6042639c 11493 if (mmio_flip->req) {
eed29a5b 11494 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11495 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11496 false, NULL,
11497 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11498 i915_gem_request_unreference__unlocked(mmio_flip->req);
11499 }
84c33a64 11500
fd8e058a
AG
11501 /* For framebuffer backed by dmabuf, wait for fence */
11502 if (obj->base.dma_buf)
11503 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11504 false, false,
11505 MAX_SCHEDULE_TIMEOUT) < 0);
11506
6042639c 11507 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11508 kfree(mmio_flip);
84c33a64
SG
11509}
11510
11511static int intel_queue_mmio_flip(struct drm_device *dev,
11512 struct drm_crtc *crtc,
86efe24a 11513 struct drm_i915_gem_object *obj)
84c33a64 11514{
b2cfe0ab
CW
11515 struct intel_mmio_flip *mmio_flip;
11516
11517 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11518 if (mmio_flip == NULL)
11519 return -ENOMEM;
84c33a64 11520
bcafc4e3 11521 mmio_flip->i915 = to_i915(dev);
eed29a5b 11522 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11523 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11524 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11525
b2cfe0ab
CW
11526 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11527 schedule_work(&mmio_flip->work);
84c33a64 11528
84c33a64
SG
11529 return 0;
11530}
11531
8c9f3aaf
JB
11532static int intel_default_queue_flip(struct drm_device *dev,
11533 struct drm_crtc *crtc,
11534 struct drm_framebuffer *fb,
ed8d1975 11535 struct drm_i915_gem_object *obj,
6258fbe2 11536 struct drm_i915_gem_request *req,
ed8d1975 11537 uint32_t flags)
8c9f3aaf
JB
11538{
11539 return -ENODEV;
11540}
11541
d6bbafa1
CW
11542static bool __intel_pageflip_stall_check(struct drm_device *dev,
11543 struct drm_crtc *crtc)
11544{
11545 struct drm_i915_private *dev_priv = dev->dev_private;
11546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11547 struct intel_unpin_work *work = intel_crtc->unpin_work;
11548 u32 addr;
11549
11550 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11551 return true;
11552
908565c2
CW
11553 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11554 return false;
11555
d6bbafa1
CW
11556 if (!work->enable_stall_check)
11557 return false;
11558
11559 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11560 if (work->flip_queued_req &&
11561 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11562 return false;
11563
1e3feefd 11564 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11565 }
11566
1e3feefd 11567 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11568 return false;
11569
11570 /* Potential stall - if we see that the flip has happened,
11571 * assume a missed interrupt. */
11572 if (INTEL_INFO(dev)->gen >= 4)
11573 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11574 else
11575 addr = I915_READ(DSPADDR(intel_crtc->plane));
11576
11577 /* There is a potential issue here with a false positive after a flip
11578 * to the same address. We could address this by checking for a
11579 * non-incrementing frame counter.
11580 */
11581 return addr == work->gtt_offset;
11582}
11583
11584void intel_check_page_flip(struct drm_device *dev, int pipe)
11585{
11586 struct drm_i915_private *dev_priv = dev->dev_private;
11587 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11589 struct intel_unpin_work *work;
f326038a 11590
6c51d46f 11591 WARN_ON(!in_interrupt());
d6bbafa1
CW
11592
11593 if (crtc == NULL)
11594 return;
11595
f326038a 11596 spin_lock(&dev->event_lock);
6ad790c0
CW
11597 work = intel_crtc->unpin_work;
11598 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11599 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11600 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11601 page_flip_completed(intel_crtc);
6ad790c0 11602 work = NULL;
d6bbafa1 11603 }
6ad790c0
CW
11604 if (work != NULL &&
11605 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11606 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11607 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11608}
11609
6b95a207
KH
11610static int intel_crtc_page_flip(struct drm_crtc *crtc,
11611 struct drm_framebuffer *fb,
ed8d1975
KP
11612 struct drm_pending_vblank_event *event,
11613 uint32_t page_flip_flags)
6b95a207
KH
11614{
11615 struct drm_device *dev = crtc->dev;
11616 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11617 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11618 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11620 struct drm_plane *primary = crtc->primary;
a071fa00 11621 enum pipe pipe = intel_crtc->pipe;
6b95a207 11622 struct intel_unpin_work *work;
a4872ba6 11623 struct intel_engine_cs *ring;
cf5d8a46 11624 bool mmio_flip;
91af127f 11625 struct drm_i915_gem_request *request = NULL;
52e68630 11626 int ret;
6b95a207 11627
2ff8fde1
MR
11628 /*
11629 * drm_mode_page_flip_ioctl() should already catch this, but double
11630 * check to be safe. In the future we may enable pageflipping from
11631 * a disabled primary plane.
11632 */
11633 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11634 return -EBUSY;
11635
e6a595d2 11636 /* Can't change pixel format via MI display flips. */
f4510a27 11637 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11638 return -EINVAL;
11639
11640 /*
11641 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11642 * Note that pitch changes could also affect these register.
11643 */
11644 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11645 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11646 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11647 return -EINVAL;
11648
f900db47
CW
11649 if (i915_terminally_wedged(&dev_priv->gpu_error))
11650 goto out_hang;
11651
b14c5679 11652 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11653 if (work == NULL)
11654 return -ENOMEM;
11655
6b95a207 11656 work->event = event;
b4a98e57 11657 work->crtc = crtc;
ab8d6675 11658 work->old_fb = old_fb;
6b95a207
KH
11659 INIT_WORK(&work->work, intel_unpin_work_fn);
11660
87b6b101 11661 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11662 if (ret)
11663 goto free_work;
11664
6b95a207 11665 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11666 spin_lock_irq(&dev->event_lock);
6b95a207 11667 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11668 /* Before declaring the flip queue wedged, check if
11669 * the hardware completed the operation behind our backs.
11670 */
11671 if (__intel_pageflip_stall_check(dev, crtc)) {
11672 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11673 page_flip_completed(intel_crtc);
11674 } else {
11675 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11676 spin_unlock_irq(&dev->event_lock);
468f0b44 11677
d6bbafa1
CW
11678 drm_crtc_vblank_put(crtc);
11679 kfree(work);
11680 return -EBUSY;
11681 }
6b95a207
KH
11682 }
11683 intel_crtc->unpin_work = work;
5e2d7afc 11684 spin_unlock_irq(&dev->event_lock);
6b95a207 11685
b4a98e57
CW
11686 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11687 flush_workqueue(dev_priv->wq);
11688
75dfca80 11689 /* Reference the objects for the scheduled work. */
ab8d6675 11690 drm_framebuffer_reference(work->old_fb);
05394f39 11691 drm_gem_object_reference(&obj->base);
6b95a207 11692
f4510a27 11693 crtc->primary->fb = fb;
afd65eb4 11694 update_state_fb(crtc->primary);
e8216e50 11695 intel_fbc_pre_update(intel_crtc);
1ed1f968 11696
e1f99ce6 11697 work->pending_flip_obj = obj;
e1f99ce6 11698
89ed88ba
CW
11699 ret = i915_mutex_lock_interruptible(dev);
11700 if (ret)
11701 goto cleanup;
11702
b4a98e57 11703 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11704 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11705
75f7f3ec 11706 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11707 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11708
666a4537 11709 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11710 ring = &dev_priv->ring[BCS];
ab8d6675 11711 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11712 /* vlv: DISPLAY_FLIP fails to change tiling */
11713 ring = NULL;
48bf5b2d 11714 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11715 ring = &dev_priv->ring[BCS];
4fa62c89 11716 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11717 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11718 if (ring == NULL || ring->id != RCS)
11719 ring = &dev_priv->ring[BCS];
11720 } else {
11721 ring = &dev_priv->ring[RCS];
11722 }
11723
cf5d8a46
CW
11724 mmio_flip = use_mmio_flip(ring, obj);
11725
11726 /* When using CS flips, we want to emit semaphores between rings.
11727 * However, when using mmio flips we will create a task to do the
11728 * synchronisation, so all we want here is to pin the framebuffer
11729 * into the display plane and skip any waits.
11730 */
7580d774
ML
11731 if (!mmio_flip) {
11732 ret = i915_gem_object_sync(obj, ring, &request);
11733 if (ret)
11734 goto cleanup_pending;
11735 }
11736
3465c580 11737 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
8c9f3aaf
JB
11738 if (ret)
11739 goto cleanup_pending;
6b95a207 11740
dedf278c
TU
11741 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11742 obj, 0);
11743 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11744
cf5d8a46 11745 if (mmio_flip) {
86efe24a 11746 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11747 if (ret)
11748 goto cleanup_unpin;
11749
f06cc1b9
JH
11750 i915_gem_request_assign(&work->flip_queued_req,
11751 obj->last_write_req);
d6bbafa1 11752 } else {
6258fbe2 11753 if (!request) {
26827088
DG
11754 request = i915_gem_request_alloc(ring, NULL);
11755 if (IS_ERR(request)) {
11756 ret = PTR_ERR(request);
6258fbe2 11757 goto cleanup_unpin;
26827088 11758 }
6258fbe2
JH
11759 }
11760
11761 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11762 page_flip_flags);
11763 if (ret)
11764 goto cleanup_unpin;
11765
6258fbe2 11766 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11767 }
11768
91af127f 11769 if (request)
75289874 11770 i915_add_request_no_flush(request);
91af127f 11771
1e3feefd 11772 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11773 work->enable_stall_check = true;
4fa62c89 11774
ab8d6675 11775 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11776 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11777 mutex_unlock(&dev->struct_mutex);
a071fa00 11778
a9ff8714
VS
11779 intel_frontbuffer_flip_prepare(dev,
11780 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11781
e5510fac
JB
11782 trace_i915_flip_request(intel_crtc->plane, obj);
11783
6b95a207 11784 return 0;
96b099fd 11785
4fa62c89 11786cleanup_unpin:
3465c580 11787 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
8c9f3aaf 11788cleanup_pending:
0aa498d5 11789 if (!IS_ERR_OR_NULL(request))
91af127f 11790 i915_gem_request_cancel(request);
b4a98e57 11791 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11792 mutex_unlock(&dev->struct_mutex);
11793cleanup:
f4510a27 11794 crtc->primary->fb = old_fb;
afd65eb4 11795 update_state_fb(crtc->primary);
89ed88ba
CW
11796
11797 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11798 drm_framebuffer_unreference(work->old_fb);
96b099fd 11799
5e2d7afc 11800 spin_lock_irq(&dev->event_lock);
96b099fd 11801 intel_crtc->unpin_work = NULL;
5e2d7afc 11802 spin_unlock_irq(&dev->event_lock);
96b099fd 11803
87b6b101 11804 drm_crtc_vblank_put(crtc);
7317c75e 11805free_work:
96b099fd
CW
11806 kfree(work);
11807
f900db47 11808 if (ret == -EIO) {
02e0efb5
ML
11809 struct drm_atomic_state *state;
11810 struct drm_plane_state *plane_state;
11811
f900db47 11812out_hang:
02e0efb5
ML
11813 state = drm_atomic_state_alloc(dev);
11814 if (!state)
11815 return -ENOMEM;
11816 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11817
11818retry:
11819 plane_state = drm_atomic_get_plane_state(state, primary);
11820 ret = PTR_ERR_OR_ZERO(plane_state);
11821 if (!ret) {
11822 drm_atomic_set_fb_for_plane(plane_state, fb);
11823
11824 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11825 if (!ret)
11826 ret = drm_atomic_commit(state);
11827 }
11828
11829 if (ret == -EDEADLK) {
11830 drm_modeset_backoff(state->acquire_ctx);
11831 drm_atomic_state_clear(state);
11832 goto retry;
11833 }
11834
11835 if (ret)
11836 drm_atomic_state_free(state);
11837
f0d3dad3 11838 if (ret == 0 && event) {
5e2d7afc 11839 spin_lock_irq(&dev->event_lock);
a071fa00 11840 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11841 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11842 }
f900db47 11843 }
96b099fd 11844 return ret;
6b95a207
KH
11845}
11846
da20eabd
ML
11847
11848/**
11849 * intel_wm_need_update - Check whether watermarks need updating
11850 * @plane: drm plane
11851 * @state: new plane state
11852 *
11853 * Check current plane state versus the new one to determine whether
11854 * watermarks need to be recalculated.
11855 *
11856 * Returns true or false.
11857 */
11858static bool intel_wm_need_update(struct drm_plane *plane,
11859 struct drm_plane_state *state)
11860{
d21fbe87
MR
11861 struct intel_plane_state *new = to_intel_plane_state(state);
11862 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11863
11864 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11865 if (new->visible != cur->visible)
11866 return true;
11867
11868 if (!cur->base.fb || !new->base.fb)
11869 return false;
11870
11871 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11872 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11873 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11874 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11875 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11876 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11877 return true;
7809e5ae 11878
2791a16c 11879 return false;
7809e5ae
MR
11880}
11881
d21fbe87
MR
11882static bool needs_scaling(struct intel_plane_state *state)
11883{
11884 int src_w = drm_rect_width(&state->src) >> 16;
11885 int src_h = drm_rect_height(&state->src) >> 16;
11886 int dst_w = drm_rect_width(&state->dst);
11887 int dst_h = drm_rect_height(&state->dst);
11888
11889 return (src_w != dst_w || src_h != dst_h);
11890}
11891
da20eabd
ML
11892int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11893 struct drm_plane_state *plane_state)
11894{
ab1d3a0e 11895 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11896 struct drm_crtc *crtc = crtc_state->crtc;
11897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11898 struct drm_plane *plane = plane_state->plane;
11899 struct drm_device *dev = crtc->dev;
ed4a6a7c 11900 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11901 struct intel_plane_state *old_plane_state =
11902 to_intel_plane_state(plane->state);
11903 int idx = intel_crtc->base.base.id, ret;
da20eabd
ML
11904 bool mode_changed = needs_modeset(crtc_state);
11905 bool was_crtc_enabled = crtc->state->active;
11906 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11907 bool turn_off, turn_on, visible, was_visible;
11908 struct drm_framebuffer *fb = plane_state->fb;
11909
11910 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11911 plane->type != DRM_PLANE_TYPE_CURSOR) {
11912 ret = skl_update_scaler_plane(
11913 to_intel_crtc_state(crtc_state),
11914 to_intel_plane_state(plane_state));
11915 if (ret)
11916 return ret;
11917 }
11918
da20eabd
ML
11919 was_visible = old_plane_state->visible;
11920 visible = to_intel_plane_state(plane_state)->visible;
11921
11922 if (!was_crtc_enabled && WARN_ON(was_visible))
11923 was_visible = false;
11924
35c08f43
ML
11925 /*
11926 * Visibility is calculated as if the crtc was on, but
11927 * after scaler setup everything depends on it being off
11928 * when the crtc isn't active.
11929 */
11930 if (!is_crtc_enabled)
11931 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11932
11933 if (!was_visible && !visible)
11934 return 0;
11935
e8861675
ML
11936 if (fb != old_plane_state->base.fb)
11937 pipe_config->fb_changed = true;
11938
da20eabd
ML
11939 turn_off = was_visible && (!visible || mode_changed);
11940 turn_on = visible && (!was_visible || mode_changed);
11941
11942 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11943 plane->base.id, fb ? fb->base.id : -1);
11944
11945 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11946 plane->base.id, was_visible, visible,
11947 turn_off, turn_on, mode_changed);
11948
92826fcd
ML
11949 if (turn_on || turn_off) {
11950 pipe_config->wm_changed = true;
11951
852eb00d 11952 /* must disable cxsr around plane enable/disable */
e8861675 11953 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 11954 pipe_config->disable_cxsr = true;
852eb00d 11955 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11956 pipe_config->wm_changed = true;
852eb00d 11957 }
da20eabd 11958
ed4a6a7c
MR
11959 /* Pre-gen9 platforms need two-step watermark updates */
11960 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11961 dev_priv->display.optimize_watermarks)
11962 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11963
8be6ca85 11964 if (visible || was_visible)
a9ff8714
VS
11965 intel_crtc->atomic.fb_bits |=
11966 to_intel_plane(plane)->frontbuffer_bit;
11967
da20eabd
ML
11968 switch (plane->type) {
11969 case DRM_PLANE_TYPE_PRIMARY:
da20eabd 11970 intel_crtc->atomic.post_enable_primary = turn_on;
fcf38d13 11971 intel_crtc->atomic.update_fbc = true;
da20eabd 11972
da20eabd
ML
11973 break;
11974 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11975 break;
11976 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11977 /*
11978 * WaCxSRDisabledForSpriteScaling:ivb
11979 *
11980 * cstate->update_wm was already set above, so this flag will
11981 * take effect when we commit and program watermarks.
11982 */
11983 if (IS_IVYBRIDGE(dev) &&
11984 needs_scaling(to_intel_plane_state(plane_state)) &&
e8861675
ML
11985 !needs_scaling(old_plane_state))
11986 pipe_config->disable_lp_wm = true;
d21fbe87
MR
11987
11988 break;
da20eabd
ML
11989 }
11990 return 0;
11991}
11992
6d3a1ce7
ML
11993static bool encoders_cloneable(const struct intel_encoder *a,
11994 const struct intel_encoder *b)
11995{
11996 /* masks could be asymmetric, so check both ways */
11997 return a == b || (a->cloneable & (1 << b->type) &&
11998 b->cloneable & (1 << a->type));
11999}
12000
12001static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12002 struct intel_crtc *crtc,
12003 struct intel_encoder *encoder)
12004{
12005 struct intel_encoder *source_encoder;
12006 struct drm_connector *connector;
12007 struct drm_connector_state *connector_state;
12008 int i;
12009
12010 for_each_connector_in_state(state, connector, connector_state, i) {
12011 if (connector_state->crtc != &crtc->base)
12012 continue;
12013
12014 source_encoder =
12015 to_intel_encoder(connector_state->best_encoder);
12016 if (!encoders_cloneable(encoder, source_encoder))
12017 return false;
12018 }
12019
12020 return true;
12021}
12022
12023static bool check_encoder_cloning(struct drm_atomic_state *state,
12024 struct intel_crtc *crtc)
12025{
12026 struct intel_encoder *encoder;
12027 struct drm_connector *connector;
12028 struct drm_connector_state *connector_state;
12029 int i;
12030
12031 for_each_connector_in_state(state, connector, connector_state, i) {
12032 if (connector_state->crtc != &crtc->base)
12033 continue;
12034
12035 encoder = to_intel_encoder(connector_state->best_encoder);
12036 if (!check_single_encoder_cloning(state, crtc, encoder))
12037 return false;
12038 }
12039
12040 return true;
12041}
12042
12043static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12044 struct drm_crtc_state *crtc_state)
12045{
cf5a15be 12046 struct drm_device *dev = crtc->dev;
ad421372 12047 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12049 struct intel_crtc_state *pipe_config =
12050 to_intel_crtc_state(crtc_state);
6d3a1ce7 12051 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12052 int ret;
6d3a1ce7
ML
12053 bool mode_changed = needs_modeset(crtc_state);
12054
12055 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12056 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12057 return -EINVAL;
12058 }
12059
852eb00d 12060 if (mode_changed && !crtc_state->active)
92826fcd 12061 pipe_config->wm_changed = true;
eddfcbcd 12062
ad421372
ML
12063 if (mode_changed && crtc_state->enable &&
12064 dev_priv->display.crtc_compute_clock &&
12065 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12066 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12067 pipe_config);
12068 if (ret)
12069 return ret;
12070 }
12071
e435d6e5 12072 ret = 0;
86c8bbbe
MR
12073 if (dev_priv->display.compute_pipe_wm) {
12074 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
ed4a6a7c
MR
12075 if (ret) {
12076 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12077 return ret;
12078 }
12079 }
12080
12081 if (dev_priv->display.compute_intermediate_wm &&
12082 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12083 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12084 return 0;
12085
12086 /*
12087 * Calculate 'intermediate' watermarks that satisfy both the
12088 * old state and the new state. We can program these
12089 * immediately.
12090 */
12091 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12092 intel_crtc,
12093 pipe_config);
12094 if (ret) {
12095 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12096 return ret;
ed4a6a7c 12097 }
86c8bbbe
MR
12098 }
12099
e435d6e5
ML
12100 if (INTEL_INFO(dev)->gen >= 9) {
12101 if (mode_changed)
12102 ret = skl_update_scaler_crtc(pipe_config);
12103
12104 if (!ret)
12105 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12106 pipe_config);
12107 }
12108
12109 return ret;
6d3a1ce7
ML
12110}
12111
65b38e0d 12112static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12113 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12114 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12115 .atomic_begin = intel_begin_crtc_commit,
12116 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12117 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12118};
12119
d29b2f9d
ACO
12120static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12121{
12122 struct intel_connector *connector;
12123
12124 for_each_intel_connector(dev, connector) {
12125 if (connector->base.encoder) {
12126 connector->base.state->best_encoder =
12127 connector->base.encoder;
12128 connector->base.state->crtc =
12129 connector->base.encoder->crtc;
12130 } else {
12131 connector->base.state->best_encoder = NULL;
12132 connector->base.state->crtc = NULL;
12133 }
12134 }
12135}
12136
050f7aeb 12137static void
eba905b2 12138connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12139 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12140{
12141 int bpp = pipe_config->pipe_bpp;
12142
12143 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12144 connector->base.base.id,
c23cc417 12145 connector->base.name);
050f7aeb
DV
12146
12147 /* Don't use an invalid EDID bpc value */
12148 if (connector->base.display_info.bpc &&
12149 connector->base.display_info.bpc * 3 < bpp) {
12150 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12151 bpp, connector->base.display_info.bpc*3);
12152 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12153 }
12154
013dd9e0
JN
12155 /* Clamp bpp to default limit on screens without EDID 1.4 */
12156 if (connector->base.display_info.bpc == 0) {
12157 int type = connector->base.connector_type;
12158 int clamp_bpp = 24;
12159
12160 /* Fall back to 18 bpp when DP sink capability is unknown. */
12161 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12162 type == DRM_MODE_CONNECTOR_eDP)
12163 clamp_bpp = 18;
12164
12165 if (bpp > clamp_bpp) {
12166 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12167 bpp, clamp_bpp);
12168 pipe_config->pipe_bpp = clamp_bpp;
12169 }
050f7aeb
DV
12170 }
12171}
12172
4e53c2e0 12173static int
050f7aeb 12174compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12175 struct intel_crtc_state *pipe_config)
4e53c2e0 12176{
050f7aeb 12177 struct drm_device *dev = crtc->base.dev;
1486017f 12178 struct drm_atomic_state *state;
da3ced29
ACO
12179 struct drm_connector *connector;
12180 struct drm_connector_state *connector_state;
1486017f 12181 int bpp, i;
4e53c2e0 12182
666a4537 12183 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12184 bpp = 10*3;
d328c9d7
DV
12185 else if (INTEL_INFO(dev)->gen >= 5)
12186 bpp = 12*3;
12187 else
12188 bpp = 8*3;
12189
4e53c2e0 12190
4e53c2e0
DV
12191 pipe_config->pipe_bpp = bpp;
12192
1486017f
ACO
12193 state = pipe_config->base.state;
12194
4e53c2e0 12195 /* Clamp display bpp to EDID value */
da3ced29
ACO
12196 for_each_connector_in_state(state, connector, connector_state, i) {
12197 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12198 continue;
12199
da3ced29
ACO
12200 connected_sink_compute_bpp(to_intel_connector(connector),
12201 pipe_config);
4e53c2e0
DV
12202 }
12203
12204 return bpp;
12205}
12206
644db711
DV
12207static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12208{
12209 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12210 "type: 0x%x flags: 0x%x\n",
1342830c 12211 mode->crtc_clock,
644db711
DV
12212 mode->crtc_hdisplay, mode->crtc_hsync_start,
12213 mode->crtc_hsync_end, mode->crtc_htotal,
12214 mode->crtc_vdisplay, mode->crtc_vsync_start,
12215 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12216}
12217
c0b03411 12218static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12219 struct intel_crtc_state *pipe_config,
c0b03411
DV
12220 const char *context)
12221{
6a60cd87
CK
12222 struct drm_device *dev = crtc->base.dev;
12223 struct drm_plane *plane;
12224 struct intel_plane *intel_plane;
12225 struct intel_plane_state *state;
12226 struct drm_framebuffer *fb;
12227
12228 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12229 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12230
12231 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12232 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12233 pipe_config->pipe_bpp, pipe_config->dither);
12234 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12235 pipe_config->has_pch_encoder,
12236 pipe_config->fdi_lanes,
12237 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12238 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12239 pipe_config->fdi_m_n.tu);
90a6b7b0 12240 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12241 pipe_config->has_dp_encoder,
90a6b7b0 12242 pipe_config->lane_count,
eb14cb74
VS
12243 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12244 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12245 pipe_config->dp_m_n.tu);
b95af8be 12246
90a6b7b0 12247 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12248 pipe_config->has_dp_encoder,
90a6b7b0 12249 pipe_config->lane_count,
b95af8be
VK
12250 pipe_config->dp_m2_n2.gmch_m,
12251 pipe_config->dp_m2_n2.gmch_n,
12252 pipe_config->dp_m2_n2.link_m,
12253 pipe_config->dp_m2_n2.link_n,
12254 pipe_config->dp_m2_n2.tu);
12255
55072d19
DV
12256 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12257 pipe_config->has_audio,
12258 pipe_config->has_infoframe);
12259
c0b03411 12260 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12261 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12262 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12263 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12264 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12265 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12266 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12267 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12268 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12269 crtc->num_scalers,
12270 pipe_config->scaler_state.scaler_users,
12271 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12272 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12273 pipe_config->gmch_pfit.control,
12274 pipe_config->gmch_pfit.pgm_ratios,
12275 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12276 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12277 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12278 pipe_config->pch_pfit.size,
12279 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12280 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12281 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12282
415ff0f6 12283 if (IS_BROXTON(dev)) {
05712c15 12284 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12285 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12286 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12287 pipe_config->ddi_pll_sel,
12288 pipe_config->dpll_hw_state.ebb0,
05712c15 12289 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12290 pipe_config->dpll_hw_state.pll0,
12291 pipe_config->dpll_hw_state.pll1,
12292 pipe_config->dpll_hw_state.pll2,
12293 pipe_config->dpll_hw_state.pll3,
12294 pipe_config->dpll_hw_state.pll6,
12295 pipe_config->dpll_hw_state.pll8,
05712c15 12296 pipe_config->dpll_hw_state.pll9,
c8453338 12297 pipe_config->dpll_hw_state.pll10,
415ff0f6 12298 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12299 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12300 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12301 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12302 pipe_config->ddi_pll_sel,
12303 pipe_config->dpll_hw_state.ctrl1,
12304 pipe_config->dpll_hw_state.cfgcr1,
12305 pipe_config->dpll_hw_state.cfgcr2);
12306 } else if (HAS_DDI(dev)) {
1260f07e 12307 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12308 pipe_config->ddi_pll_sel,
00490c22
ML
12309 pipe_config->dpll_hw_state.wrpll,
12310 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12311 } else {
12312 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12313 "fp0: 0x%x, fp1: 0x%x\n",
12314 pipe_config->dpll_hw_state.dpll,
12315 pipe_config->dpll_hw_state.dpll_md,
12316 pipe_config->dpll_hw_state.fp0,
12317 pipe_config->dpll_hw_state.fp1);
12318 }
12319
6a60cd87
CK
12320 DRM_DEBUG_KMS("planes on this crtc\n");
12321 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12322 intel_plane = to_intel_plane(plane);
12323 if (intel_plane->pipe != crtc->pipe)
12324 continue;
12325
12326 state = to_intel_plane_state(plane->state);
12327 fb = state->base.fb;
12328 if (!fb) {
12329 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12330 "disabled, scaler_id = %d\n",
12331 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12332 plane->base.id, intel_plane->pipe,
12333 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12334 drm_plane_index(plane), state->scaler_id);
12335 continue;
12336 }
12337
12338 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12339 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12340 plane->base.id, intel_plane->pipe,
12341 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12342 drm_plane_index(plane));
12343 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12344 fb->base.id, fb->width, fb->height, fb->pixel_format);
12345 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12346 state->scaler_id,
12347 state->src.x1 >> 16, state->src.y1 >> 16,
12348 drm_rect_width(&state->src) >> 16,
12349 drm_rect_height(&state->src) >> 16,
12350 state->dst.x1, state->dst.y1,
12351 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12352 }
c0b03411
DV
12353}
12354
5448a00d 12355static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12356{
5448a00d 12357 struct drm_device *dev = state->dev;
da3ced29 12358 struct drm_connector *connector;
00f0b378
VS
12359 unsigned int used_ports = 0;
12360
12361 /*
12362 * Walk the connector list instead of the encoder
12363 * list to detect the problem on ddi platforms
12364 * where there's just one encoder per digital port.
12365 */
0bff4858
VS
12366 drm_for_each_connector(connector, dev) {
12367 struct drm_connector_state *connector_state;
12368 struct intel_encoder *encoder;
12369
12370 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12371 if (!connector_state)
12372 connector_state = connector->state;
12373
5448a00d 12374 if (!connector_state->best_encoder)
00f0b378
VS
12375 continue;
12376
5448a00d
ACO
12377 encoder = to_intel_encoder(connector_state->best_encoder);
12378
12379 WARN_ON(!connector_state->crtc);
00f0b378
VS
12380
12381 switch (encoder->type) {
12382 unsigned int port_mask;
12383 case INTEL_OUTPUT_UNKNOWN:
12384 if (WARN_ON(!HAS_DDI(dev)))
12385 break;
12386 case INTEL_OUTPUT_DISPLAYPORT:
12387 case INTEL_OUTPUT_HDMI:
12388 case INTEL_OUTPUT_EDP:
12389 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12390
12391 /* the same port mustn't appear more than once */
12392 if (used_ports & port_mask)
12393 return false;
12394
12395 used_ports |= port_mask;
12396 default:
12397 break;
12398 }
12399 }
12400
12401 return true;
12402}
12403
83a57153
ACO
12404static void
12405clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12406{
12407 struct drm_crtc_state tmp_state;
663a3640 12408 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12409 struct intel_dpll_hw_state dpll_hw_state;
12410 enum intel_dpll_id shared_dpll;
8504c74c 12411 uint32_t ddi_pll_sel;
c4e2d043 12412 bool force_thru;
83a57153 12413
7546a384
ACO
12414 /* FIXME: before the switch to atomic started, a new pipe_config was
12415 * kzalloc'd. Code that depends on any field being zero should be
12416 * fixed, so that the crtc_state can be safely duplicated. For now,
12417 * only fields that are know to not cause problems are preserved. */
12418
83a57153 12419 tmp_state = crtc_state->base;
663a3640 12420 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12421 shared_dpll = crtc_state->shared_dpll;
12422 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12423 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12424 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12425
83a57153 12426 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12427
83a57153 12428 crtc_state->base = tmp_state;
663a3640 12429 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12430 crtc_state->shared_dpll = shared_dpll;
12431 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12432 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12433 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12434}
12435
548ee15b 12436static int
b8cecdf5 12437intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12438 struct intel_crtc_state *pipe_config)
ee7b9f93 12439{
b359283a 12440 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12441 struct intel_encoder *encoder;
da3ced29 12442 struct drm_connector *connector;
0b901879 12443 struct drm_connector_state *connector_state;
d328c9d7 12444 int base_bpp, ret = -EINVAL;
0b901879 12445 int i;
e29c22c0 12446 bool retry = true;
ee7b9f93 12447
83a57153 12448 clear_intel_crtc_state(pipe_config);
7758a113 12449
e143a21c
DV
12450 pipe_config->cpu_transcoder =
12451 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12452
2960bc9c
ID
12453 /*
12454 * Sanitize sync polarity flags based on requested ones. If neither
12455 * positive or negative polarity is requested, treat this as meaning
12456 * negative polarity.
12457 */
2d112de7 12458 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12459 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12460 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12461
2d112de7 12462 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12463 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12464 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12465
d328c9d7
DV
12466 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12467 pipe_config);
12468 if (base_bpp < 0)
4e53c2e0
DV
12469 goto fail;
12470
e41a56be
VS
12471 /*
12472 * Determine the real pipe dimensions. Note that stereo modes can
12473 * increase the actual pipe size due to the frame doubling and
12474 * insertion of additional space for blanks between the frame. This
12475 * is stored in the crtc timings. We use the requested mode to do this
12476 * computation to clearly distinguish it from the adjusted mode, which
12477 * can be changed by the connectors in the below retry loop.
12478 */
2d112de7 12479 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12480 &pipe_config->pipe_src_w,
12481 &pipe_config->pipe_src_h);
e41a56be 12482
e29c22c0 12483encoder_retry:
ef1b460d 12484 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12485 pipe_config->port_clock = 0;
ef1b460d 12486 pipe_config->pixel_multiplier = 1;
ff9a6750 12487
135c81b8 12488 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12489 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12490 CRTC_STEREO_DOUBLE);
135c81b8 12491
7758a113
DV
12492 /* Pass our mode to the connectors and the CRTC to give them a chance to
12493 * adjust it according to limitations or connector properties, and also
12494 * a chance to reject the mode entirely.
47f1c6c9 12495 */
da3ced29 12496 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12497 if (connector_state->crtc != crtc)
7758a113 12498 continue;
7ae89233 12499
0b901879
ACO
12500 encoder = to_intel_encoder(connector_state->best_encoder);
12501
efea6e8e
DV
12502 if (!(encoder->compute_config(encoder, pipe_config))) {
12503 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12504 goto fail;
12505 }
ee7b9f93 12506 }
47f1c6c9 12507
ff9a6750
DV
12508 /* Set default port clock if not overwritten by the encoder. Needs to be
12509 * done afterwards in case the encoder adjusts the mode. */
12510 if (!pipe_config->port_clock)
2d112de7 12511 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12512 * pipe_config->pixel_multiplier;
ff9a6750 12513
a43f6e0f 12514 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12515 if (ret < 0) {
7758a113
DV
12516 DRM_DEBUG_KMS("CRTC fixup failed\n");
12517 goto fail;
ee7b9f93 12518 }
e29c22c0
DV
12519
12520 if (ret == RETRY) {
12521 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12522 ret = -EINVAL;
12523 goto fail;
12524 }
12525
12526 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12527 retry = false;
12528 goto encoder_retry;
12529 }
12530
e8fa4270
DV
12531 /* Dithering seems to not pass-through bits correctly when it should, so
12532 * only enable it on 6bpc panels. */
12533 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12534 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12535 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12536
7758a113 12537fail:
548ee15b 12538 return ret;
ee7b9f93 12539}
47f1c6c9 12540
ea9d758d 12541static void
4740b0f2 12542intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12543{
0a9ab303
ACO
12544 struct drm_crtc *crtc;
12545 struct drm_crtc_state *crtc_state;
8a75d157 12546 int i;
ea9d758d 12547
7668851f 12548 /* Double check state. */
8a75d157 12549 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12550 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12551
12552 /* Update hwmode for vblank functions */
12553 if (crtc->state->active)
12554 crtc->hwmode = crtc->state->adjusted_mode;
12555 else
12556 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12557
12558 /*
12559 * Update legacy state to satisfy fbc code. This can
12560 * be removed when fbc uses the atomic state.
12561 */
12562 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12563 struct drm_plane_state *plane_state = crtc->primary->state;
12564
12565 crtc->primary->fb = plane_state->fb;
12566 crtc->x = plane_state->src_x >> 16;
12567 crtc->y = plane_state->src_y >> 16;
12568 }
ea9d758d 12569 }
ea9d758d
DV
12570}
12571
3bd26263 12572static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12573{
3bd26263 12574 int diff;
f1f644dc
JB
12575
12576 if (clock1 == clock2)
12577 return true;
12578
12579 if (!clock1 || !clock2)
12580 return false;
12581
12582 diff = abs(clock1 - clock2);
12583
12584 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12585 return true;
12586
12587 return false;
12588}
12589
25c5b266
DV
12590#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12591 list_for_each_entry((intel_crtc), \
12592 &(dev)->mode_config.crtc_list, \
12593 base.head) \
95150bdf 12594 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12595
cfb23ed6
ML
12596static bool
12597intel_compare_m_n(unsigned int m, unsigned int n,
12598 unsigned int m2, unsigned int n2,
12599 bool exact)
12600{
12601 if (m == m2 && n == n2)
12602 return true;
12603
12604 if (exact || !m || !n || !m2 || !n2)
12605 return false;
12606
12607 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12608
31d10b57
ML
12609 if (n > n2) {
12610 while (n > n2) {
cfb23ed6
ML
12611 m2 <<= 1;
12612 n2 <<= 1;
12613 }
31d10b57
ML
12614 } else if (n < n2) {
12615 while (n < n2) {
cfb23ed6
ML
12616 m <<= 1;
12617 n <<= 1;
12618 }
12619 }
12620
31d10b57
ML
12621 if (n != n2)
12622 return false;
12623
12624 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12625}
12626
12627static bool
12628intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12629 struct intel_link_m_n *m2_n2,
12630 bool adjust)
12631{
12632 if (m_n->tu == m2_n2->tu &&
12633 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12634 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12635 intel_compare_m_n(m_n->link_m, m_n->link_n,
12636 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12637 if (adjust)
12638 *m2_n2 = *m_n;
12639
12640 return true;
12641 }
12642
12643 return false;
12644}
12645
0e8ffe1b 12646static bool
2fa2fe9a 12647intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12648 struct intel_crtc_state *current_config,
cfb23ed6
ML
12649 struct intel_crtc_state *pipe_config,
12650 bool adjust)
0e8ffe1b 12651{
cfb23ed6
ML
12652 bool ret = true;
12653
12654#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12655 do { \
12656 if (!adjust) \
12657 DRM_ERROR(fmt, ##__VA_ARGS__); \
12658 else \
12659 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12660 } while (0)
12661
66e985c0
DV
12662#define PIPE_CONF_CHECK_X(name) \
12663 if (current_config->name != pipe_config->name) { \
cfb23ed6 12664 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12665 "(expected 0x%08x, found 0x%08x)\n", \
12666 current_config->name, \
12667 pipe_config->name); \
cfb23ed6 12668 ret = false; \
66e985c0
DV
12669 }
12670
08a24034
DV
12671#define PIPE_CONF_CHECK_I(name) \
12672 if (current_config->name != pipe_config->name) { \
cfb23ed6 12673 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12674 "(expected %i, found %i)\n", \
12675 current_config->name, \
12676 pipe_config->name); \
cfb23ed6
ML
12677 ret = false; \
12678 }
12679
12680#define PIPE_CONF_CHECK_M_N(name) \
12681 if (!intel_compare_link_m_n(&current_config->name, \
12682 &pipe_config->name,\
12683 adjust)) { \
12684 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12685 "(expected tu %i gmch %i/%i link %i/%i, " \
12686 "found tu %i, gmch %i/%i link %i/%i)\n", \
12687 current_config->name.tu, \
12688 current_config->name.gmch_m, \
12689 current_config->name.gmch_n, \
12690 current_config->name.link_m, \
12691 current_config->name.link_n, \
12692 pipe_config->name.tu, \
12693 pipe_config->name.gmch_m, \
12694 pipe_config->name.gmch_n, \
12695 pipe_config->name.link_m, \
12696 pipe_config->name.link_n); \
12697 ret = false; \
12698 }
12699
12700#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12701 if (!intel_compare_link_m_n(&current_config->name, \
12702 &pipe_config->name, adjust) && \
12703 !intel_compare_link_m_n(&current_config->alt_name, \
12704 &pipe_config->name, adjust)) { \
12705 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12706 "(expected tu %i gmch %i/%i link %i/%i, " \
12707 "or tu %i gmch %i/%i link %i/%i, " \
12708 "found tu %i, gmch %i/%i link %i/%i)\n", \
12709 current_config->name.tu, \
12710 current_config->name.gmch_m, \
12711 current_config->name.gmch_n, \
12712 current_config->name.link_m, \
12713 current_config->name.link_n, \
12714 current_config->alt_name.tu, \
12715 current_config->alt_name.gmch_m, \
12716 current_config->alt_name.gmch_n, \
12717 current_config->alt_name.link_m, \
12718 current_config->alt_name.link_n, \
12719 pipe_config->name.tu, \
12720 pipe_config->name.gmch_m, \
12721 pipe_config->name.gmch_n, \
12722 pipe_config->name.link_m, \
12723 pipe_config->name.link_n); \
12724 ret = false; \
88adfff1
DV
12725 }
12726
b95af8be
VK
12727/* This is required for BDW+ where there is only one set of registers for
12728 * switching between high and low RR.
12729 * This macro can be used whenever a comparison has to be made between one
12730 * hw state and multiple sw state variables.
12731 */
12732#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12733 if ((current_config->name != pipe_config->name) && \
12734 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12735 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12736 "(expected %i or %i, found %i)\n", \
12737 current_config->name, \
12738 current_config->alt_name, \
12739 pipe_config->name); \
cfb23ed6 12740 ret = false; \
b95af8be
VK
12741 }
12742
1bd1bd80
DV
12743#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12744 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12745 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12746 "(expected %i, found %i)\n", \
12747 current_config->name & (mask), \
12748 pipe_config->name & (mask)); \
cfb23ed6 12749 ret = false; \
1bd1bd80
DV
12750 }
12751
5e550656
VS
12752#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12753 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12754 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12755 "(expected %i, found %i)\n", \
12756 current_config->name, \
12757 pipe_config->name); \
cfb23ed6 12758 ret = false; \
5e550656
VS
12759 }
12760
bb760063
DV
12761#define PIPE_CONF_QUIRK(quirk) \
12762 ((current_config->quirks | pipe_config->quirks) & (quirk))
12763
eccb140b
DV
12764 PIPE_CONF_CHECK_I(cpu_transcoder);
12765
08a24034
DV
12766 PIPE_CONF_CHECK_I(has_pch_encoder);
12767 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12768 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12769
eb14cb74 12770 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12771 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12772
12773 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12774 PIPE_CONF_CHECK_M_N(dp_m_n);
12775
cfb23ed6
ML
12776 if (current_config->has_drrs)
12777 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12778 } else
12779 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12780
a65347ba
JN
12781 PIPE_CONF_CHECK_I(has_dsi_encoder);
12782
2d112de7
ACO
12783 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12784 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12785 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12786 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12789
2d112de7
ACO
12790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12792 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12793 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12796
c93f54cf 12797 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12798 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12799 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12800 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12801 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12802 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12803
9ed109a7
DV
12804 PIPE_CONF_CHECK_I(has_audio);
12805
2d112de7 12806 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12807 DRM_MODE_FLAG_INTERLACE);
12808
bb760063 12809 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12810 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12811 DRM_MODE_FLAG_PHSYNC);
2d112de7 12812 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12813 DRM_MODE_FLAG_NHSYNC);
2d112de7 12814 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12815 DRM_MODE_FLAG_PVSYNC);
2d112de7 12816 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12817 DRM_MODE_FLAG_NVSYNC);
12818 }
045ac3b5 12819
333b8ca8 12820 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12821 /* pfit ratios are autocomputed by the hw on gen4+ */
12822 if (INTEL_INFO(dev)->gen < 4)
12823 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12824 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12825
bfd16b2a
ML
12826 if (!adjust) {
12827 PIPE_CONF_CHECK_I(pipe_src_w);
12828 PIPE_CONF_CHECK_I(pipe_src_h);
12829
12830 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12831 if (current_config->pch_pfit.enabled) {
12832 PIPE_CONF_CHECK_X(pch_pfit.pos);
12833 PIPE_CONF_CHECK_X(pch_pfit.size);
12834 }
2fa2fe9a 12835
7aefe2b5
ML
12836 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12837 }
a1b2278e 12838
e59150dc
JB
12839 /* BDW+ don't expose a synchronous way to read the state */
12840 if (IS_HASWELL(dev))
12841 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12842
282740f7
VS
12843 PIPE_CONF_CHECK_I(double_wide);
12844
26804afd
DV
12845 PIPE_CONF_CHECK_X(ddi_pll_sel);
12846
c0d43d62 12847 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12848 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12849 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12850 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12851 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12852 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12853 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12854 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12855 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12856 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12857
42571aef
VS
12858 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12859 PIPE_CONF_CHECK_I(pipe_bpp);
12860
2d112de7 12861 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12862 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12863
66e985c0 12864#undef PIPE_CONF_CHECK_X
08a24034 12865#undef PIPE_CONF_CHECK_I
b95af8be 12866#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12867#undef PIPE_CONF_CHECK_FLAGS
5e550656 12868#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12869#undef PIPE_CONF_QUIRK
cfb23ed6 12870#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12871
cfb23ed6 12872 return ret;
0e8ffe1b
DV
12873}
12874
e3b247da
VS
12875static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12876 const struct intel_crtc_state *pipe_config)
12877{
12878 if (pipe_config->has_pch_encoder) {
21a727b3 12879 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12880 &pipe_config->fdi_m_n);
12881 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12882
12883 /*
12884 * FDI already provided one idea for the dotclock.
12885 * Yell if the encoder disagrees.
12886 */
12887 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12888 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12889 fdi_dotclock, dotclock);
12890 }
12891}
12892
08db6652
DL
12893static void check_wm_state(struct drm_device *dev)
12894{
12895 struct drm_i915_private *dev_priv = dev->dev_private;
12896 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12897 struct intel_crtc *intel_crtc;
12898 int plane;
12899
12900 if (INTEL_INFO(dev)->gen < 9)
12901 return;
12902
12903 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12904 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12905
12906 for_each_intel_crtc(dev, intel_crtc) {
12907 struct skl_ddb_entry *hw_entry, *sw_entry;
12908 const enum pipe pipe = intel_crtc->pipe;
12909
12910 if (!intel_crtc->active)
12911 continue;
12912
12913 /* planes */
dd740780 12914 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12915 hw_entry = &hw_ddb.plane[pipe][plane];
12916 sw_entry = &sw_ddb->plane[pipe][plane];
12917
12918 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12919 continue;
12920
12921 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12922 "(expected (%u,%u), found (%u,%u))\n",
12923 pipe_name(pipe), plane + 1,
12924 sw_entry->start, sw_entry->end,
12925 hw_entry->start, hw_entry->end);
12926 }
12927
12928 /* cursor */
4969d33e
MR
12929 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12930 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12931
12932 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12933 continue;
12934
12935 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12936 "(expected (%u,%u), found (%u,%u))\n",
12937 pipe_name(pipe),
12938 sw_entry->start, sw_entry->end,
12939 hw_entry->start, hw_entry->end);
12940 }
12941}
12942
91d1b4bd 12943static void
35dd3c64
ML
12944check_connector_state(struct drm_device *dev,
12945 struct drm_atomic_state *old_state)
8af6cf88 12946{
35dd3c64
ML
12947 struct drm_connector_state *old_conn_state;
12948 struct drm_connector *connector;
12949 int i;
8af6cf88 12950
35dd3c64
ML
12951 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12952 struct drm_encoder *encoder = connector->encoder;
12953 struct drm_connector_state *state = connector->state;
ad3c558f 12954
8af6cf88
DV
12955 /* This also checks the encoder/connector hw state with the
12956 * ->get_hw_state callbacks. */
35dd3c64 12957 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12958
ad3c558f 12959 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12960 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12961 }
91d1b4bd
DV
12962}
12963
12964static void
12965check_encoder_state(struct drm_device *dev)
12966{
12967 struct intel_encoder *encoder;
12968 struct intel_connector *connector;
8af6cf88 12969
b2784e15 12970 for_each_intel_encoder(dev, encoder) {
8af6cf88 12971 bool enabled = false;
4d20cd86 12972 enum pipe pipe;
8af6cf88
DV
12973
12974 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12975 encoder->base.base.id,
8e329a03 12976 encoder->base.name);
8af6cf88 12977
3a3371ff 12978 for_each_intel_connector(dev, connector) {
4d20cd86 12979 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12980 continue;
12981 enabled = true;
ad3c558f
ML
12982
12983 I915_STATE_WARN(connector->base.state->crtc !=
12984 encoder->base.crtc,
12985 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12986 }
0e32b39c 12987
e2c719b7 12988 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12989 "encoder's enabled state mismatch "
12990 "(expected %i, found %i)\n",
12991 !!encoder->base.crtc, enabled);
7c60d198
ML
12992
12993 if (!encoder->base.crtc) {
4d20cd86 12994 bool active;
7c60d198 12995
4d20cd86
ML
12996 active = encoder->get_hw_state(encoder, &pipe);
12997 I915_STATE_WARN(active,
12998 "encoder detached but still enabled on pipe %c.\n",
12999 pipe_name(pipe));
7c60d198 13000 }
8af6cf88 13001 }
91d1b4bd
DV
13002}
13003
13004static void
4d20cd86 13005check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 13006{
fbee40df 13007 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 13008 struct intel_encoder *encoder;
4d20cd86
ML
13009 struct drm_crtc_state *old_crtc_state;
13010 struct drm_crtc *crtc;
13011 int i;
8af6cf88 13012
4d20cd86
ML
13013 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13015 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 13016 bool active;
8af6cf88 13017
bfd16b2a
ML
13018 if (!needs_modeset(crtc->state) &&
13019 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 13020 continue;
045ac3b5 13021
4d20cd86
ML
13022 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13023 pipe_config = to_intel_crtc_state(old_crtc_state);
13024 memset(pipe_config, 0, sizeof(*pipe_config));
13025 pipe_config->base.crtc = crtc;
13026 pipe_config->base.state = old_state;
8af6cf88 13027
4d20cd86
ML
13028 DRM_DEBUG_KMS("[CRTC:%d]\n",
13029 crtc->base.id);
8af6cf88 13030
4d20cd86
ML
13031 active = dev_priv->display.get_pipe_config(intel_crtc,
13032 pipe_config);
d62cf62a 13033
b6b5d049 13034 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
13035 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13036 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13037 active = crtc->state->active;
6c49f241 13038
4d20cd86 13039 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 13040 "crtc active state doesn't match with hw state "
4d20cd86 13041 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 13042
4d20cd86 13043 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 13044 "transitional active state does not match atomic hw state "
4d20cd86
ML
13045 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13046
13047 for_each_encoder_on_crtc(dev, crtc, encoder) {
13048 enum pipe pipe;
13049
13050 active = encoder->get_hw_state(encoder, &pipe);
13051 I915_STATE_WARN(active != crtc->state->active,
13052 "[ENCODER:%i] active %i with crtc active %i\n",
13053 encoder->base.base.id, active, crtc->state->active);
13054
13055 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13056 "Encoder connected to wrong pipe %c\n",
13057 pipe_name(pipe));
13058
13059 if (active)
13060 encoder->get_config(encoder, pipe_config);
13061 }
53d9f4e9 13062
4d20cd86 13063 if (!crtc->state->active)
cfb23ed6
ML
13064 continue;
13065
e3b247da
VS
13066 intel_pipe_config_sanity_check(dev_priv, pipe_config);
13067
4d20cd86
ML
13068 sw_config = to_intel_crtc_state(crtc->state);
13069 if (!intel_pipe_config_compare(dev, sw_config,
13070 pipe_config, false)) {
e2c719b7 13071 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13072 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13073 "[hw state]");
4d20cd86 13074 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13075 "[sw state]");
13076 }
8af6cf88
DV
13077 }
13078}
13079
91d1b4bd
DV
13080static void
13081check_shared_dpll_state(struct drm_device *dev)
13082{
fbee40df 13083 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13084 struct intel_crtc *crtc;
13085 struct intel_dpll_hw_state dpll_hw_state;
13086 int i;
5358901f
DV
13087
13088 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13089 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13090 int enabled_crtcs = 0, active_crtcs = 0;
13091 bool active;
13092
13093 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13094
13095 DRM_DEBUG_KMS("%s\n", pll->name);
13096
13097 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13098
e2c719b7 13099 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13100 "more active pll users than references: %i vs %i\n",
3e369b76 13101 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13102 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13103 "pll in active use but not on in sw tracking\n");
e2c719b7 13104 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13105 "pll in on but not on in use in sw tracking\n");
e2c719b7 13106 I915_STATE_WARN(pll->on != active,
5358901f
DV
13107 "pll on state mismatch (expected %i, found %i)\n",
13108 pll->on, active);
13109
d3fcc808 13110 for_each_intel_crtc(dev, crtc) {
83d65738 13111 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13112 enabled_crtcs++;
13113 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13114 active_crtcs++;
13115 }
e2c719b7 13116 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13117 "pll active crtcs mismatch (expected %i, found %i)\n",
13118 pll->active, active_crtcs);
e2c719b7 13119 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13120 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13121 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13122
e2c719b7 13123 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13124 sizeof(dpll_hw_state)),
13125 "pll hw state mismatch\n");
5358901f 13126 }
8af6cf88
DV
13127}
13128
ee165b1a
ML
13129static void
13130intel_modeset_check_state(struct drm_device *dev,
13131 struct drm_atomic_state *old_state)
91d1b4bd 13132{
08db6652 13133 check_wm_state(dev);
35dd3c64 13134 check_connector_state(dev, old_state);
91d1b4bd 13135 check_encoder_state(dev);
4d20cd86 13136 check_crtc_state(dev, old_state);
91d1b4bd
DV
13137 check_shared_dpll_state(dev);
13138}
13139
80715b2f
VS
13140static void update_scanline_offset(struct intel_crtc *crtc)
13141{
13142 struct drm_device *dev = crtc->base.dev;
13143
13144 /*
13145 * The scanline counter increments at the leading edge of hsync.
13146 *
13147 * On most platforms it starts counting from vtotal-1 on the
13148 * first active line. That means the scanline counter value is
13149 * always one less than what we would expect. Ie. just after
13150 * start of vblank, which also occurs at start of hsync (on the
13151 * last active line), the scanline counter will read vblank_start-1.
13152 *
13153 * On gen2 the scanline counter starts counting from 1 instead
13154 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13155 * to keep the value positive), instead of adding one.
13156 *
13157 * On HSW+ the behaviour of the scanline counter depends on the output
13158 * type. For DP ports it behaves like most other platforms, but on HDMI
13159 * there's an extra 1 line difference. So we need to add two instead of
13160 * one to the value.
13161 */
13162 if (IS_GEN2(dev)) {
124abe07 13163 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13164 int vtotal;
13165
124abe07
VS
13166 vtotal = adjusted_mode->crtc_vtotal;
13167 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13168 vtotal /= 2;
13169
13170 crtc->scanline_offset = vtotal - 1;
13171 } else if (HAS_DDI(dev) &&
409ee761 13172 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13173 crtc->scanline_offset = 2;
13174 } else
13175 crtc->scanline_offset = 1;
13176}
13177
ad421372 13178static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13179{
225da59b 13180 struct drm_device *dev = state->dev;
ed6739ef 13181 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13182 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13183 struct drm_crtc *crtc;
13184 struct drm_crtc_state *crtc_state;
0a9ab303 13185 int i;
ed6739ef
ACO
13186
13187 if (!dev_priv->display.crtc_compute_clock)
ad421372 13188 return;
ed6739ef 13189
0a9ab303 13190 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9
ML
13191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13192 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13193
fb1a38a9 13194 if (!needs_modeset(crtc_state))
225da59b
ACO
13195 continue;
13196
fb1a38a9
ML
13197 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13198
13199 if (old_dpll == DPLL_ID_PRIVATE)
13200 continue;
0a9ab303 13201
ad421372
ML
13202 if (!shared_dpll)
13203 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13204
fb1a38a9 13205 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
ad421372 13206 }
ed6739ef
ACO
13207}
13208
99d736a2
ML
13209/*
13210 * This implements the workaround described in the "notes" section of the mode
13211 * set sequence documentation. When going from no pipes or single pipe to
13212 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13213 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13214 */
13215static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13216{
13217 struct drm_crtc_state *crtc_state;
13218 struct intel_crtc *intel_crtc;
13219 struct drm_crtc *crtc;
13220 struct intel_crtc_state *first_crtc_state = NULL;
13221 struct intel_crtc_state *other_crtc_state = NULL;
13222 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13223 int i;
13224
13225 /* look at all crtc's that are going to be enabled in during modeset */
13226 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13227 intel_crtc = to_intel_crtc(crtc);
13228
13229 if (!crtc_state->active || !needs_modeset(crtc_state))
13230 continue;
13231
13232 if (first_crtc_state) {
13233 other_crtc_state = to_intel_crtc_state(crtc_state);
13234 break;
13235 } else {
13236 first_crtc_state = to_intel_crtc_state(crtc_state);
13237 first_pipe = intel_crtc->pipe;
13238 }
13239 }
13240
13241 /* No workaround needed? */
13242 if (!first_crtc_state)
13243 return 0;
13244
13245 /* w/a possibly needed, check how many crtc's are already enabled. */
13246 for_each_intel_crtc(state->dev, intel_crtc) {
13247 struct intel_crtc_state *pipe_config;
13248
13249 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13250 if (IS_ERR(pipe_config))
13251 return PTR_ERR(pipe_config);
13252
13253 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13254
13255 if (!pipe_config->base.active ||
13256 needs_modeset(&pipe_config->base))
13257 continue;
13258
13259 /* 2 or more enabled crtcs means no need for w/a */
13260 if (enabled_pipe != INVALID_PIPE)
13261 return 0;
13262
13263 enabled_pipe = intel_crtc->pipe;
13264 }
13265
13266 if (enabled_pipe != INVALID_PIPE)
13267 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13268 else if (other_crtc_state)
13269 other_crtc_state->hsw_workaround_pipe = first_pipe;
13270
13271 return 0;
13272}
13273
27c329ed
ML
13274static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13275{
13276 struct drm_crtc *crtc;
13277 struct drm_crtc_state *crtc_state;
13278 int ret = 0;
13279
13280 /* add all active pipes to the state */
13281 for_each_crtc(state->dev, crtc) {
13282 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13283 if (IS_ERR(crtc_state))
13284 return PTR_ERR(crtc_state);
13285
13286 if (!crtc_state->active || needs_modeset(crtc_state))
13287 continue;
13288
13289 crtc_state->mode_changed = true;
13290
13291 ret = drm_atomic_add_affected_connectors(state, crtc);
13292 if (ret)
13293 break;
13294
13295 ret = drm_atomic_add_affected_planes(state, crtc);
13296 if (ret)
13297 break;
13298 }
13299
13300 return ret;
13301}
13302
c347a676 13303static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13304{
565602d7
ML
13305 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13306 struct drm_i915_private *dev_priv = state->dev->dev_private;
13307 struct drm_crtc *crtc;
13308 struct drm_crtc_state *crtc_state;
13309 int ret = 0, i;
054518dd 13310
b359283a
ML
13311 if (!check_digital_port_conflicts(state)) {
13312 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13313 return -EINVAL;
13314 }
13315
565602d7
ML
13316 intel_state->modeset = true;
13317 intel_state->active_crtcs = dev_priv->active_crtcs;
13318
13319 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13320 if (crtc_state->active)
13321 intel_state->active_crtcs |= 1 << i;
13322 else
13323 intel_state->active_crtcs &= ~(1 << i);
13324 }
13325
054518dd
ACO
13326 /*
13327 * See if the config requires any additional preparation, e.g.
13328 * to adjust global state with pipes off. We need to do this
13329 * here so we can get the modeset_pipe updated config for the new
13330 * mode set on this crtc. For other crtcs we need to use the
13331 * adjusted_mode bits in the crtc directly.
13332 */
27c329ed 13333 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13334 ret = dev_priv->display.modeset_calc_cdclk(state);
13335
1a617b77 13336 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13337 ret = intel_modeset_all_pipes(state);
13338
13339 if (ret < 0)
054518dd 13340 return ret;
e8788cbc
ML
13341
13342 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13343 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13344 } else
1a617b77 13345 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13346
ad421372 13347 intel_modeset_clear_plls(state);
054518dd 13348
565602d7 13349 if (IS_HASWELL(dev_priv))
ad421372 13350 return haswell_mode_set_planes_workaround(state);
99d736a2 13351
ad421372 13352 return 0;
c347a676
ACO
13353}
13354
aa363136
MR
13355/*
13356 * Handle calculation of various watermark data at the end of the atomic check
13357 * phase. The code here should be run after the per-crtc and per-plane 'check'
13358 * handlers to ensure that all derived state has been updated.
13359 */
13360static void calc_watermark_data(struct drm_atomic_state *state)
13361{
13362 struct drm_device *dev = state->dev;
13363 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13364 struct drm_crtc *crtc;
13365 struct drm_crtc_state *cstate;
13366 struct drm_plane *plane;
13367 struct drm_plane_state *pstate;
13368
13369 /*
13370 * Calculate watermark configuration details now that derived
13371 * plane/crtc state is all properly updated.
13372 */
13373 drm_for_each_crtc(crtc, dev) {
13374 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13375 crtc->state;
13376
13377 if (cstate->active)
13378 intel_state->wm_config.num_pipes_active++;
13379 }
13380 drm_for_each_legacy_plane(plane, dev) {
13381 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13382 plane->state;
13383
13384 if (!to_intel_plane_state(pstate)->visible)
13385 continue;
13386
13387 intel_state->wm_config.sprites_enabled = true;
13388 if (pstate->crtc_w != pstate->src_w >> 16 ||
13389 pstate->crtc_h != pstate->src_h >> 16)
13390 intel_state->wm_config.sprites_scaled = true;
13391 }
13392}
13393
74c090b1
ML
13394/**
13395 * intel_atomic_check - validate state object
13396 * @dev: drm device
13397 * @state: state to validate
13398 */
13399static int intel_atomic_check(struct drm_device *dev,
13400 struct drm_atomic_state *state)
c347a676 13401{
dd8b3bdb 13402 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13403 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13404 struct drm_crtc *crtc;
13405 struct drm_crtc_state *crtc_state;
13406 int ret, i;
61333b60 13407 bool any_ms = false;
c347a676 13408
74c090b1 13409 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13410 if (ret)
13411 return ret;
13412
c347a676 13413 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13414 struct intel_crtc_state *pipe_config =
13415 to_intel_crtc_state(crtc_state);
1ed51de9 13416
ba8af3e5
ML
13417 memset(&to_intel_crtc(crtc)->atomic, 0,
13418 sizeof(struct intel_crtc_atomic_commit));
13419
1ed51de9
DV
13420 /* Catch I915_MODE_FLAG_INHERITED */
13421 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13422 crtc_state->mode_changed = true;
cfb23ed6 13423
61333b60
ML
13424 if (!crtc_state->enable) {
13425 if (needs_modeset(crtc_state))
13426 any_ms = true;
c347a676 13427 continue;
61333b60 13428 }
c347a676 13429
26495481 13430 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13431 continue;
13432
26495481
DV
13433 /* FIXME: For only active_changed we shouldn't need to do any
13434 * state recomputation at all. */
13435
1ed51de9
DV
13436 ret = drm_atomic_add_affected_connectors(state, crtc);
13437 if (ret)
13438 return ret;
b359283a 13439
cfb23ed6 13440 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13441 if (ret)
13442 return ret;
13443
73831236 13444 if (i915.fastboot &&
dd8b3bdb 13445 intel_pipe_config_compare(dev,
cfb23ed6 13446 to_intel_crtc_state(crtc->state),
1ed51de9 13447 pipe_config, true)) {
26495481 13448 crtc_state->mode_changed = false;
bfd16b2a 13449 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13450 }
13451
13452 if (needs_modeset(crtc_state)) {
13453 any_ms = true;
cfb23ed6
ML
13454
13455 ret = drm_atomic_add_affected_planes(state, crtc);
13456 if (ret)
13457 return ret;
13458 }
61333b60 13459
26495481
DV
13460 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13461 needs_modeset(crtc_state) ?
13462 "[modeset]" : "[fastset]");
c347a676
ACO
13463 }
13464
61333b60
ML
13465 if (any_ms) {
13466 ret = intel_modeset_checks(state);
13467
13468 if (ret)
13469 return ret;
27c329ed 13470 } else
dd8b3bdb 13471 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13472
dd8b3bdb 13473 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13474 if (ret)
13475 return ret;
13476
f51be2e0 13477 intel_fbc_choose_crtc(dev_priv, state);
aa363136
MR
13478 calc_watermark_data(state);
13479
13480 return 0;
054518dd
ACO
13481}
13482
5008e874
ML
13483static int intel_atomic_prepare_commit(struct drm_device *dev,
13484 struct drm_atomic_state *state,
13485 bool async)
13486{
7580d774
ML
13487 struct drm_i915_private *dev_priv = dev->dev_private;
13488 struct drm_plane_state *plane_state;
5008e874 13489 struct drm_crtc_state *crtc_state;
7580d774 13490 struct drm_plane *plane;
5008e874
ML
13491 struct drm_crtc *crtc;
13492 int i, ret;
13493
13494 if (async) {
13495 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13496 return -EINVAL;
13497 }
13498
13499 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13500 ret = intel_crtc_wait_for_pending_flips(crtc);
13501 if (ret)
13502 return ret;
7580d774
ML
13503
13504 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13505 flush_workqueue(dev_priv->wq);
5008e874
ML
13506 }
13507
f935675f
ML
13508 ret = mutex_lock_interruptible(&dev->struct_mutex);
13509 if (ret)
13510 return ret;
13511
5008e874 13512 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13513 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13514 u32 reset_counter;
13515
13516 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13517 mutex_unlock(&dev->struct_mutex);
13518
13519 for_each_plane_in_state(state, plane, plane_state, i) {
13520 struct intel_plane_state *intel_plane_state =
13521 to_intel_plane_state(plane_state);
13522
13523 if (!intel_plane_state->wait_req)
13524 continue;
13525
13526 ret = __i915_wait_request(intel_plane_state->wait_req,
13527 reset_counter, true,
13528 NULL, NULL);
13529
13530 /* Swallow -EIO errors to allow updates during hw lockup. */
13531 if (ret == -EIO)
13532 ret = 0;
13533
13534 if (ret)
13535 break;
13536 }
13537
13538 if (!ret)
13539 return 0;
13540
13541 mutex_lock(&dev->struct_mutex);
13542 drm_atomic_helper_cleanup_planes(dev, state);
13543 }
5008e874 13544
f935675f 13545 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13546 return ret;
13547}
13548
e8861675
ML
13549static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13550 struct drm_i915_private *dev_priv,
13551 unsigned crtc_mask)
13552{
13553 unsigned last_vblank_count[I915_MAX_PIPES];
13554 enum pipe pipe;
13555 int ret;
13556
13557 if (!crtc_mask)
13558 return;
13559
13560 for_each_pipe(dev_priv, pipe) {
13561 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13562
13563 if (!((1 << pipe) & crtc_mask))
13564 continue;
13565
13566 ret = drm_crtc_vblank_get(crtc);
13567 if (WARN_ON(ret != 0)) {
13568 crtc_mask &= ~(1 << pipe);
13569 continue;
13570 }
13571
13572 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13573 }
13574
13575 for_each_pipe(dev_priv, pipe) {
13576 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13577 long lret;
13578
13579 if (!((1 << pipe) & crtc_mask))
13580 continue;
13581
13582 lret = wait_event_timeout(dev->vblank[pipe].queue,
13583 last_vblank_count[pipe] !=
13584 drm_crtc_vblank_count(crtc),
13585 msecs_to_jiffies(50));
13586
13587 WARN_ON(!lret);
13588
13589 drm_crtc_vblank_put(crtc);
13590 }
13591}
13592
13593static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13594{
13595 /* fb updated, need to unpin old fb */
13596 if (crtc_state->fb_changed)
13597 return true;
13598
13599 /* wm changes, need vblank before final wm's */
13600 if (crtc_state->wm_changed)
13601 return true;
13602
13603 /*
13604 * cxsr is re-enabled after vblank.
13605 * This is already handled by crtc_state->wm_changed,
13606 * but added for clarity.
13607 */
13608 if (crtc_state->disable_cxsr)
13609 return true;
13610
13611 return false;
13612}
13613
74c090b1
ML
13614/**
13615 * intel_atomic_commit - commit validated state object
13616 * @dev: DRM device
13617 * @state: the top-level driver state object
13618 * @async: asynchronous commit
13619 *
13620 * This function commits a top-level state object that has been validated
13621 * with drm_atomic_helper_check().
13622 *
13623 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13624 * we can only handle plane-related operations and do not yet support
13625 * asynchronous commit.
13626 *
13627 * RETURNS
13628 * Zero for success or -errno.
13629 */
13630static int intel_atomic_commit(struct drm_device *dev,
13631 struct drm_atomic_state *state,
13632 bool async)
a6778b3c 13633{
565602d7 13634 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13635 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13636 struct drm_crtc_state *crtc_state;
7580d774 13637 struct drm_crtc *crtc;
ed4a6a7c 13638 struct intel_crtc_state *intel_cstate;
565602d7
ML
13639 int ret = 0, i;
13640 bool hw_check = intel_state->modeset;
33c8df89 13641 unsigned long put_domains[I915_MAX_PIPES] = {};
e8861675 13642 unsigned crtc_vblank_mask = 0;
a6778b3c 13643
5008e874 13644 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13645 if (ret) {
13646 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13647 return ret;
7580d774 13648 }
d4afb8cc 13649
1c5e19f8 13650 drm_atomic_helper_swap_state(dev, state);
aa363136 13651 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13652
565602d7
ML
13653 if (intel_state->modeset) {
13654 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13655 sizeof(intel_state->min_pixclk));
13656 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13657 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
33c8df89
ML
13658
13659 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13660 }
13661
0a9ab303 13662 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13664
33c8df89
ML
13665 if (needs_modeset(crtc->state) ||
13666 to_intel_crtc_state(crtc->state)->update_pipe) {
13667 hw_check = true;
13668
13669 put_domains[to_intel_crtc(crtc)->pipe] =
13670 modeset_get_crtc_power_domains(crtc,
13671 to_intel_crtc_state(crtc->state));
13672 }
13673
61333b60
ML
13674 if (!needs_modeset(crtc->state))
13675 continue;
13676
5c74cd73 13677 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
460da916 13678
a539205a
ML
13679 if (crtc_state->active) {
13680 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13681 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13682 intel_crtc->active = false;
58f9c0bc 13683 intel_fbc_disable(intel_crtc);
eddfcbcd 13684 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13685
13686 /*
13687 * Underruns don't always raise
13688 * interrupts, so check manually.
13689 */
13690 intel_check_cpu_fifo_underruns(dev_priv);
13691 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13692
13693 if (!crtc->state->active)
13694 intel_update_watermarks(crtc);
a539205a 13695 }
b8cecdf5 13696 }
7758a113 13697
ea9d758d
DV
13698 /* Only after disabling all output pipelines that will be changed can we
13699 * update the the output configuration. */
4740b0f2 13700 intel_modeset_update_crtc_state(state);
f6e5b160 13701
565602d7 13702 if (intel_state->modeset) {
4740b0f2
ML
13703 intel_shared_dpll_commit(state);
13704
13705 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13706
13707 if (dev_priv->display.modeset_commit_cdclk &&
13708 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13709 dev_priv->display.modeset_commit_cdclk(state);
4740b0f2 13710 }
47fab737 13711
a6778b3c 13712 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13713 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13715 bool modeset = needs_modeset(crtc->state);
e8861675
ML
13716 struct intel_crtc_state *pipe_config =
13717 to_intel_crtc_state(crtc->state);
13718 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13719
f6ac4b2a 13720 if (modeset && crtc->state->active) {
a539205a
ML
13721 update_scanline_offset(to_intel_crtc(crtc));
13722 dev_priv->display.crtc_enable(crtc);
13723 }
80715b2f 13724
f6ac4b2a 13725 if (!modeset)
5c74cd73 13726 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
f6ac4b2a 13727
49227c4a
PZ
13728 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13729 intel_fbc_enable(intel_crtc);
13730
6173ee28
ML
13731 if (crtc->state->active &&
13732 (crtc->state->planes_changed || update_pipe))
62852622 13733 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a 13734
e8861675
ML
13735 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13736 crtc_vblank_mask |= 1 << i;
80715b2f 13737 }
a6778b3c 13738
a6778b3c 13739 /* FIXME: add subpixel order */
83a57153 13740
e8861675
ML
13741 if (!state->legacy_cursor_update)
13742 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
f935675f 13743
33c8df89 13744 for_each_crtc_in_state(state, crtc, crtc_state, i) {
e8861675
ML
13745 intel_post_plane_update(to_intel_crtc(crtc));
13746
33c8df89
ML
13747 if (put_domains[i])
13748 modeset_put_power_domains(dev_priv, put_domains[i]);
13749 }
13750
13751 if (intel_state->modeset)
13752 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13753
ed4a6a7c
MR
13754 /*
13755 * Now that the vblank has passed, we can go ahead and program the
13756 * optimal watermarks on platforms that need two-step watermark
13757 * programming.
13758 *
13759 * TODO: Move this (and other cleanup) to an async worker eventually.
13760 */
13761 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13762 intel_cstate = to_intel_crtc_state(crtc->state);
13763
13764 if (dev_priv->display.optimize_watermarks)
13765 dev_priv->display.optimize_watermarks(intel_cstate);
13766 }
13767
f935675f 13768 mutex_lock(&dev->struct_mutex);
d4afb8cc 13769 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13770 mutex_unlock(&dev->struct_mutex);
2bfb4627 13771
565602d7 13772 if (hw_check)
ee165b1a
ML
13773 intel_modeset_check_state(dev, state);
13774
13775 drm_atomic_state_free(state);
f30da187 13776
75714940
MK
13777 /* As one of the primary mmio accessors, KMS has a high likelihood
13778 * of triggering bugs in unclaimed access. After we finish
13779 * modesetting, see if an error has been flagged, and if so
13780 * enable debugging for the next modeset - and hope we catch
13781 * the culprit.
13782 *
13783 * XXX note that we assume display power is on at this point.
13784 * This might hold true now but we need to add pm helper to check
13785 * unclaimed only when the hardware is on, as atomic commits
13786 * can happen also when the device is completely off.
13787 */
13788 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13789
74c090b1 13790 return 0;
7f27126e
JB
13791}
13792
c0c36b94
CW
13793void intel_crtc_restore_mode(struct drm_crtc *crtc)
13794{
83a57153
ACO
13795 struct drm_device *dev = crtc->dev;
13796 struct drm_atomic_state *state;
e694eb02 13797 struct drm_crtc_state *crtc_state;
2bfb4627 13798 int ret;
83a57153
ACO
13799
13800 state = drm_atomic_state_alloc(dev);
13801 if (!state) {
e694eb02 13802 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13803 crtc->base.id);
13804 return;
13805 }
13806
e694eb02 13807 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13808
e694eb02
ML
13809retry:
13810 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13811 ret = PTR_ERR_OR_ZERO(crtc_state);
13812 if (!ret) {
13813 if (!crtc_state->active)
13814 goto out;
83a57153 13815
e694eb02 13816 crtc_state->mode_changed = true;
74c090b1 13817 ret = drm_atomic_commit(state);
83a57153
ACO
13818 }
13819
e694eb02
ML
13820 if (ret == -EDEADLK) {
13821 drm_atomic_state_clear(state);
13822 drm_modeset_backoff(state->acquire_ctx);
13823 goto retry;
4ed9fb37 13824 }
4be07317 13825
2bfb4627 13826 if (ret)
e694eb02 13827out:
2bfb4627 13828 drm_atomic_state_free(state);
c0c36b94
CW
13829}
13830
25c5b266
DV
13831#undef for_each_intel_crtc_masked
13832
f6e5b160 13833static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13834 .gamma_set = intel_crtc_gamma_set,
74c090b1 13835 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13836 .destroy = intel_crtc_destroy,
13837 .page_flip = intel_crtc_page_flip,
1356837e
MR
13838 .atomic_duplicate_state = intel_crtc_duplicate_state,
13839 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13840};
13841
5358901f
DV
13842static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13843 struct intel_shared_dpll *pll,
13844 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13845{
5358901f 13846 uint32_t val;
ee7b9f93 13847
12fda387 13848 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13849 return false;
13850
5358901f 13851 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13852 hw_state->dpll = val;
13853 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13854 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f 13855
12fda387
ID
13856 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13857
5358901f
DV
13858 return val & DPLL_VCO_ENABLE;
13859}
13860
15bdd4cf
DV
13861static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13862 struct intel_shared_dpll *pll)
13863{
3e369b76
ACO
13864 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13865 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13866}
13867
e7b903d2
DV
13868static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13869 struct intel_shared_dpll *pll)
13870{
e7b903d2 13871 /* PCH refclock must be enabled first */
89eff4be 13872 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13873
3e369b76 13874 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13875
13876 /* Wait for the clocks to stabilize. */
13877 POSTING_READ(PCH_DPLL(pll->id));
13878 udelay(150);
13879
13880 /* The pixel multiplier can only be updated once the
13881 * DPLL is enabled and the clocks are stable.
13882 *
13883 * So write it again.
13884 */
3e369b76 13885 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13886 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13887 udelay(200);
13888}
13889
13890static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13891 struct intel_shared_dpll *pll)
13892{
13893 struct drm_device *dev = dev_priv->dev;
13894 struct intel_crtc *crtc;
e7b903d2
DV
13895
13896 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13897 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13898 if (intel_crtc_to_shared_dpll(crtc) == pll)
13899 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13900 }
13901
15bdd4cf
DV
13902 I915_WRITE(PCH_DPLL(pll->id), 0);
13903 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13904 udelay(200);
13905}
13906
46edb027
DV
13907static char *ibx_pch_dpll_names[] = {
13908 "PCH DPLL A",
13909 "PCH DPLL B",
13910};
13911
7c74ade1 13912static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13913{
e7b903d2 13914 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13915 int i;
13916
7c74ade1 13917 dev_priv->num_shared_dpll = 2;
ee7b9f93 13918
e72f9fbf 13919 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13920 dev_priv->shared_dplls[i].id = i;
13921 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13922 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13923 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13924 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13925 dev_priv->shared_dplls[i].get_hw_state =
13926 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13927 }
13928}
13929
7c74ade1
DV
13930static void intel_shared_dpll_init(struct drm_device *dev)
13931{
e7b903d2 13932 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13933
9cd86933
DV
13934 if (HAS_DDI(dev))
13935 intel_ddi_pll_init(dev);
13936 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13937 ibx_pch_dpll_init(dev);
13938 else
13939 dev_priv->num_shared_dpll = 0;
13940
13941 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13942}
13943
6beb8c23
MR
13944/**
13945 * intel_prepare_plane_fb - Prepare fb for usage on plane
13946 * @plane: drm plane to prepare for
13947 * @fb: framebuffer to prepare for presentation
13948 *
13949 * Prepares a framebuffer for usage on a display plane. Generally this
13950 * involves pinning the underlying object and updating the frontbuffer tracking
13951 * bits. Some older platforms need special physical address handling for
13952 * cursor planes.
13953 *
f935675f
ML
13954 * Must be called with struct_mutex held.
13955 *
6beb8c23
MR
13956 * Returns 0 on success, negative error code on failure.
13957 */
13958int
13959intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13960 const struct drm_plane_state *new_state)
465c120c
MR
13961{
13962 struct drm_device *dev = plane->dev;
844f9111 13963 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13964 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13965 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13966 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13967 int ret = 0;
465c120c 13968
1ee49399 13969 if (!obj && !old_obj)
465c120c
MR
13970 return 0;
13971
5008e874
ML
13972 if (old_obj) {
13973 struct drm_crtc_state *crtc_state =
13974 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13975
13976 /* Big Hammer, we also need to ensure that any pending
13977 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13978 * current scanout is retired before unpinning the old
13979 * framebuffer. Note that we rely on userspace rendering
13980 * into the buffer attached to the pipe they are waiting
13981 * on. If not, userspace generates a GPU hang with IPEHR
13982 * point to the MI_WAIT_FOR_EVENT.
13983 *
13984 * This should only fail upon a hung GPU, in which case we
13985 * can safely continue.
13986 */
13987 if (needs_modeset(crtc_state))
13988 ret = i915_gem_object_wait_rendering(old_obj, true);
13989
13990 /* Swallow -EIO errors to allow updates during hw lockup. */
13991 if (ret && ret != -EIO)
f935675f 13992 return ret;
5008e874
ML
13993 }
13994
3c28ff22
AG
13995 /* For framebuffer backed by dmabuf, wait for fence */
13996 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13997 long lret;
13998
13999 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
14000 false, true,
14001 MAX_SCHEDULE_TIMEOUT);
14002 if (lret == -ERESTARTSYS)
14003 return lret;
3c28ff22 14004
bcf8be27 14005 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
14006 }
14007
1ee49399
ML
14008 if (!obj) {
14009 ret = 0;
14010 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
14011 INTEL_INFO(dev)->cursor_needs_physical) {
14012 int align = IS_I830(dev) ? 16 * 1024 : 256;
14013 ret = i915_gem_object_attach_phys(obj, align);
14014 if (ret)
14015 DRM_DEBUG_KMS("failed to attach phys object\n");
14016 } else {
3465c580 14017 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14018 }
465c120c 14019
7580d774
ML
14020 if (ret == 0) {
14021 if (obj) {
14022 struct intel_plane_state *plane_state =
14023 to_intel_plane_state(new_state);
14024
14025 i915_gem_request_assign(&plane_state->wait_req,
14026 obj->last_write_req);
14027 }
14028
a9ff8714 14029 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 14030 }
fdd508a6 14031
6beb8c23
MR
14032 return ret;
14033}
14034
38f3ce3a
MR
14035/**
14036 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14037 * @plane: drm plane to clean up for
14038 * @fb: old framebuffer that was on plane
14039 *
14040 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14041 *
14042 * Must be called with struct_mutex held.
38f3ce3a
MR
14043 */
14044void
14045intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14046 const struct drm_plane_state *old_state)
38f3ce3a
MR
14047{
14048 struct drm_device *dev = plane->dev;
1ee49399 14049 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 14050 struct intel_plane_state *old_intel_state;
1ee49399
ML
14051 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14052 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14053
7580d774
ML
14054 old_intel_state = to_intel_plane_state(old_state);
14055
1ee49399 14056 if (!obj && !old_obj)
38f3ce3a
MR
14057 return;
14058
1ee49399
ML
14059 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14060 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14061 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
14062
14063 /* prepare_fb aborted? */
14064 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14065 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14066 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
14067
14068 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14069}
14070
6156a456
CK
14071int
14072skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14073{
14074 int max_scale;
14075 struct drm_device *dev;
14076 struct drm_i915_private *dev_priv;
14077 int crtc_clock, cdclk;
14078
bf8a0af0 14079 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14080 return DRM_PLANE_HELPER_NO_SCALING;
14081
14082 dev = intel_crtc->base.dev;
14083 dev_priv = dev->dev_private;
14084 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14085 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14086
54bf1ce6 14087 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14088 return DRM_PLANE_HELPER_NO_SCALING;
14089
14090 /*
14091 * skl max scale is lower of:
14092 * close to 3 but not 3, -1 is for that purpose
14093 * or
14094 * cdclk/crtc_clock
14095 */
14096 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14097
14098 return max_scale;
14099}
14100
465c120c 14101static int
3c692a41 14102intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14103 struct intel_crtc_state *crtc_state,
3c692a41
GP
14104 struct intel_plane_state *state)
14105{
2b875c22
MR
14106 struct drm_crtc *crtc = state->base.crtc;
14107 struct drm_framebuffer *fb = state->base.fb;
6156a456 14108 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14109 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14110 bool can_position = false;
465c120c 14111
693bdc28
VS
14112 if (INTEL_INFO(plane->dev)->gen >= 9) {
14113 /* use scaler when colorkey is not required */
14114 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14115 min_scale = 1;
14116 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14117 }
d8106366 14118 can_position = true;
6156a456 14119 }
d8106366 14120
061e4b8d
ML
14121 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14122 &state->dst, &state->clip,
da20eabd
ML
14123 min_scale, max_scale,
14124 can_position, true,
14125 &state->visible);
14af293f
GP
14126}
14127
613d2b27
ML
14128static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14129 struct drm_crtc_state *old_crtc_state)
3c692a41 14130{
32b7eeec 14131 struct drm_device *dev = crtc->dev;
3c692a41 14132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14133 struct intel_crtc_state *old_intel_state =
14134 to_intel_crtc_state(old_crtc_state);
14135 bool modeset = needs_modeset(crtc->state);
3c692a41 14136
c34c9ee4 14137 /* Perform vblank evasion around commit operation */
62852622 14138 intel_pipe_update_start(intel_crtc);
0583236e 14139
bfd16b2a
ML
14140 if (modeset)
14141 return;
14142
14143 if (to_intel_crtc_state(crtc->state)->update_pipe)
14144 intel_update_pipe_config(intel_crtc, old_intel_state);
14145 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14146 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14147}
14148
613d2b27
ML
14149static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14150 struct drm_crtc_state *old_crtc_state)
32b7eeec 14151{
32b7eeec 14152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14153
62852622 14154 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14155}
14156
cf4c7c12 14157/**
4a3b8769
MR
14158 * intel_plane_destroy - destroy a plane
14159 * @plane: plane to destroy
cf4c7c12 14160 *
4a3b8769
MR
14161 * Common destruction function for all types of planes (primary, cursor,
14162 * sprite).
cf4c7c12 14163 */
4a3b8769 14164void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14165{
14166 struct intel_plane *intel_plane = to_intel_plane(plane);
14167 drm_plane_cleanup(plane);
14168 kfree(intel_plane);
14169}
14170
65a3fea0 14171const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14172 .update_plane = drm_atomic_helper_update_plane,
14173 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14174 .destroy = intel_plane_destroy,
c196e1d6 14175 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14176 .atomic_get_property = intel_plane_atomic_get_property,
14177 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14178 .atomic_duplicate_state = intel_plane_duplicate_state,
14179 .atomic_destroy_state = intel_plane_destroy_state,
14180
465c120c
MR
14181};
14182
14183static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14184 int pipe)
14185{
14186 struct intel_plane *primary;
8e7d688b 14187 struct intel_plane_state *state;
465c120c 14188 const uint32_t *intel_primary_formats;
45e3743a 14189 unsigned int num_formats;
465c120c
MR
14190
14191 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14192 if (primary == NULL)
14193 return NULL;
14194
8e7d688b
MR
14195 state = intel_create_plane_state(&primary->base);
14196 if (!state) {
ea2c67bb
MR
14197 kfree(primary);
14198 return NULL;
14199 }
8e7d688b 14200 primary->base.state = &state->base;
ea2c67bb 14201
465c120c
MR
14202 primary->can_scale = false;
14203 primary->max_downscale = 1;
6156a456
CK
14204 if (INTEL_INFO(dev)->gen >= 9) {
14205 primary->can_scale = true;
af99ceda 14206 state->scaler_id = -1;
6156a456 14207 }
465c120c
MR
14208 primary->pipe = pipe;
14209 primary->plane = pipe;
a9ff8714 14210 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14211 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14212 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14213 primary->plane = !pipe;
14214
6c0fd451
DL
14215 if (INTEL_INFO(dev)->gen >= 9) {
14216 intel_primary_formats = skl_primary_formats;
14217 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14218
14219 primary->update_plane = skylake_update_primary_plane;
14220 primary->disable_plane = skylake_disable_primary_plane;
14221 } else if (HAS_PCH_SPLIT(dev)) {
14222 intel_primary_formats = i965_primary_formats;
14223 num_formats = ARRAY_SIZE(i965_primary_formats);
14224
14225 primary->update_plane = ironlake_update_primary_plane;
14226 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14227 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14228 intel_primary_formats = i965_primary_formats;
14229 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14230
14231 primary->update_plane = i9xx_update_primary_plane;
14232 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14233 } else {
14234 intel_primary_formats = i8xx_primary_formats;
14235 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14236
14237 primary->update_plane = i9xx_update_primary_plane;
14238 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14239 }
14240
14241 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14242 &intel_plane_funcs,
465c120c 14243 intel_primary_formats, num_formats,
b0b3b795 14244 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14245
3b7a5119
SJ
14246 if (INTEL_INFO(dev)->gen >= 4)
14247 intel_create_rotation_property(dev, primary);
48404c1e 14248
ea2c67bb
MR
14249 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14250
465c120c
MR
14251 return &primary->base;
14252}
14253
3b7a5119
SJ
14254void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14255{
14256 if (!dev->mode_config.rotation_property) {
14257 unsigned long flags = BIT(DRM_ROTATE_0) |
14258 BIT(DRM_ROTATE_180);
14259
14260 if (INTEL_INFO(dev)->gen >= 9)
14261 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14262
14263 dev->mode_config.rotation_property =
14264 drm_mode_create_rotation_property(dev, flags);
14265 }
14266 if (dev->mode_config.rotation_property)
14267 drm_object_attach_property(&plane->base.base,
14268 dev->mode_config.rotation_property,
14269 plane->base.state->rotation);
14270}
14271
3d7d6510 14272static int
852e787c 14273intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14274 struct intel_crtc_state *crtc_state,
852e787c 14275 struct intel_plane_state *state)
3d7d6510 14276{
061e4b8d 14277 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14278 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14279 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14280 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14281 unsigned stride;
14282 int ret;
3d7d6510 14283
061e4b8d
ML
14284 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14285 &state->dst, &state->clip,
3d7d6510
MR
14286 DRM_PLANE_HELPER_NO_SCALING,
14287 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14288 true, true, &state->visible);
757f9a3e
GP
14289 if (ret)
14290 return ret;
14291
757f9a3e
GP
14292 /* if we want to turn off the cursor ignore width and height */
14293 if (!obj)
da20eabd 14294 return 0;
757f9a3e 14295
757f9a3e 14296 /* Check for which cursor types we support */
061e4b8d 14297 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14298 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14299 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14300 return -EINVAL;
14301 }
14302
ea2c67bb
MR
14303 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14304 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14305 DRM_DEBUG_KMS("buffer is too small\n");
14306 return -ENOMEM;
14307 }
14308
3a656b54 14309 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14310 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14311 return -EINVAL;
32b7eeec
MR
14312 }
14313
b29ec92c
VS
14314 /*
14315 * There's something wrong with the cursor on CHV pipe C.
14316 * If it straddles the left edge of the screen then
14317 * moving it away from the edge or disabling it often
14318 * results in a pipe underrun, and often that can lead to
14319 * dead pipe (constant underrun reported, and it scans
14320 * out just a solid color). To recover from that, the
14321 * display power well must be turned off and on again.
14322 * Refuse the put the cursor into that compromised position.
14323 */
14324 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14325 state->visible && state->base.crtc_x < 0) {
14326 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14327 return -EINVAL;
14328 }
14329
da20eabd 14330 return 0;
852e787c 14331}
3d7d6510 14332
a8ad0d8e
ML
14333static void
14334intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14335 struct drm_crtc *crtc)
a8ad0d8e 14336{
f2858021
ML
14337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14338
14339 intel_crtc->cursor_addr = 0;
55a08b3f 14340 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14341}
14342
f4a2cf29 14343static void
55a08b3f
ML
14344intel_update_cursor_plane(struct drm_plane *plane,
14345 const struct intel_crtc_state *crtc_state,
14346 const struct intel_plane_state *state)
852e787c 14347{
55a08b3f
ML
14348 struct drm_crtc *crtc = crtc_state->base.crtc;
14349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14350 struct drm_device *dev = plane->dev;
2b875c22 14351 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14352 uint32_t addr;
852e787c 14353
f4a2cf29 14354 if (!obj)
a912f12f 14355 addr = 0;
f4a2cf29 14356 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14357 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14358 else
a912f12f 14359 addr = obj->phys_handle->busaddr;
852e787c 14360
a912f12f 14361 intel_crtc->cursor_addr = addr;
55a08b3f 14362 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14363}
14364
3d7d6510
MR
14365static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14366 int pipe)
14367{
14368 struct intel_plane *cursor;
8e7d688b 14369 struct intel_plane_state *state;
3d7d6510
MR
14370
14371 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14372 if (cursor == NULL)
14373 return NULL;
14374
8e7d688b
MR
14375 state = intel_create_plane_state(&cursor->base);
14376 if (!state) {
ea2c67bb
MR
14377 kfree(cursor);
14378 return NULL;
14379 }
8e7d688b 14380 cursor->base.state = &state->base;
ea2c67bb 14381
3d7d6510
MR
14382 cursor->can_scale = false;
14383 cursor->max_downscale = 1;
14384 cursor->pipe = pipe;
14385 cursor->plane = pipe;
a9ff8714 14386 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14387 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14388 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14389 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14390
14391 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14392 &intel_plane_funcs,
3d7d6510
MR
14393 intel_cursor_formats,
14394 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14395 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14396
14397 if (INTEL_INFO(dev)->gen >= 4) {
14398 if (!dev->mode_config.rotation_property)
14399 dev->mode_config.rotation_property =
14400 drm_mode_create_rotation_property(dev,
14401 BIT(DRM_ROTATE_0) |
14402 BIT(DRM_ROTATE_180));
14403 if (dev->mode_config.rotation_property)
14404 drm_object_attach_property(&cursor->base.base,
14405 dev->mode_config.rotation_property,
8e7d688b 14406 state->base.rotation);
4398ad45
VS
14407 }
14408
af99ceda
CK
14409 if (INTEL_INFO(dev)->gen >=9)
14410 state->scaler_id = -1;
14411
ea2c67bb
MR
14412 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14413
3d7d6510
MR
14414 return &cursor->base;
14415}
14416
549e2bfb
CK
14417static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14418 struct intel_crtc_state *crtc_state)
14419{
14420 int i;
14421 struct intel_scaler *intel_scaler;
14422 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14423
14424 for (i = 0; i < intel_crtc->num_scalers; i++) {
14425 intel_scaler = &scaler_state->scalers[i];
14426 intel_scaler->in_use = 0;
549e2bfb
CK
14427 intel_scaler->mode = PS_SCALER_MODE_DYN;
14428 }
14429
14430 scaler_state->scaler_id = -1;
14431}
14432
b358d0a6 14433static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14434{
fbee40df 14435 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14436 struct intel_crtc *intel_crtc;
f5de6e07 14437 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14438 struct drm_plane *primary = NULL;
14439 struct drm_plane *cursor = NULL;
465c120c 14440 int i, ret;
79e53945 14441
955382f3 14442 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14443 if (intel_crtc == NULL)
14444 return;
14445
f5de6e07
ACO
14446 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14447 if (!crtc_state)
14448 goto fail;
550acefd
ACO
14449 intel_crtc->config = crtc_state;
14450 intel_crtc->base.state = &crtc_state->base;
07878248 14451 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14452
549e2bfb
CK
14453 /* initialize shared scalers */
14454 if (INTEL_INFO(dev)->gen >= 9) {
14455 if (pipe == PIPE_C)
14456 intel_crtc->num_scalers = 1;
14457 else
14458 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14459
14460 skl_init_scalers(dev, intel_crtc, crtc_state);
14461 }
14462
465c120c 14463 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14464 if (!primary)
14465 goto fail;
14466
14467 cursor = intel_cursor_plane_create(dev, pipe);
14468 if (!cursor)
14469 goto fail;
14470
465c120c 14471 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14472 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14473 if (ret)
14474 goto fail;
79e53945
JB
14475
14476 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14477 for (i = 0; i < 256; i++) {
14478 intel_crtc->lut_r[i] = i;
14479 intel_crtc->lut_g[i] = i;
14480 intel_crtc->lut_b[i] = i;
14481 }
14482
1f1c2e24
VS
14483 /*
14484 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14485 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14486 */
80824003
JB
14487 intel_crtc->pipe = pipe;
14488 intel_crtc->plane = pipe;
3a77c4c4 14489 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14490 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14491 intel_crtc->plane = !pipe;
80824003
JB
14492 }
14493
4b0e333e
CW
14494 intel_crtc->cursor_base = ~0;
14495 intel_crtc->cursor_cntl = ~0;
dc41c154 14496 intel_crtc->cursor_size = ~0;
8d7849db 14497
852eb00d
VS
14498 intel_crtc->wm.cxsr_allowed = true;
14499
22fd0fab
JB
14500 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14501 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14502 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14503 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14504
79e53945 14505 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14506
14507 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14508 return;
14509
14510fail:
14511 if (primary)
14512 drm_plane_cleanup(primary);
14513 if (cursor)
14514 drm_plane_cleanup(cursor);
f5de6e07 14515 kfree(crtc_state);
3d7d6510 14516 kfree(intel_crtc);
79e53945
JB
14517}
14518
752aa88a
JB
14519enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14520{
14521 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14522 struct drm_device *dev = connector->base.dev;
752aa88a 14523
51fd371b 14524 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14525
d3babd3f 14526 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14527 return INVALID_PIPE;
14528
14529 return to_intel_crtc(encoder->crtc)->pipe;
14530}
14531
08d7b3d1 14532int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14533 struct drm_file *file)
08d7b3d1 14534{
08d7b3d1 14535 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14536 struct drm_crtc *drmmode_crtc;
c05422d5 14537 struct intel_crtc *crtc;
08d7b3d1 14538
7707e653 14539 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14540
7707e653 14541 if (!drmmode_crtc) {
08d7b3d1 14542 DRM_ERROR("no such CRTC id\n");
3f2c2057 14543 return -ENOENT;
08d7b3d1
CW
14544 }
14545
7707e653 14546 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14547 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14548
c05422d5 14549 return 0;
08d7b3d1
CW
14550}
14551
66a9278e 14552static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14553{
66a9278e
DV
14554 struct drm_device *dev = encoder->base.dev;
14555 struct intel_encoder *source_encoder;
79e53945 14556 int index_mask = 0;
79e53945
JB
14557 int entry = 0;
14558
b2784e15 14559 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14560 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14561 index_mask |= (1 << entry);
14562
79e53945
JB
14563 entry++;
14564 }
4ef69c7a 14565
79e53945
JB
14566 return index_mask;
14567}
14568
4d302442
CW
14569static bool has_edp_a(struct drm_device *dev)
14570{
14571 struct drm_i915_private *dev_priv = dev->dev_private;
14572
14573 if (!IS_MOBILE(dev))
14574 return false;
14575
14576 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14577 return false;
14578
e3589908 14579 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14580 return false;
14581
14582 return true;
14583}
14584
84b4e042
JB
14585static bool intel_crt_present(struct drm_device *dev)
14586{
14587 struct drm_i915_private *dev_priv = dev->dev_private;
14588
884497ed
DL
14589 if (INTEL_INFO(dev)->gen >= 9)
14590 return false;
14591
cf404ce4 14592 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14593 return false;
14594
14595 if (IS_CHERRYVIEW(dev))
14596 return false;
14597
65e472e4
VS
14598 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14599 return false;
14600
70ac54d0
VS
14601 /* DDI E can't be used if DDI A requires 4 lanes */
14602 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14603 return false;
14604
e4abb733 14605 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14606 return false;
14607
14608 return true;
14609}
14610
79e53945
JB
14611static void intel_setup_outputs(struct drm_device *dev)
14612{
725e30ad 14613 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14614 struct intel_encoder *encoder;
cb0953d7 14615 bool dpd_is_edp = false;
79e53945 14616
c9093354 14617 intel_lvds_init(dev);
79e53945 14618
84b4e042 14619 if (intel_crt_present(dev))
79935fca 14620 intel_crt_init(dev);
cb0953d7 14621
c776eb2e
VK
14622 if (IS_BROXTON(dev)) {
14623 /*
14624 * FIXME: Broxton doesn't support port detection via the
14625 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14626 * detect the ports.
14627 */
14628 intel_ddi_init(dev, PORT_A);
14629 intel_ddi_init(dev, PORT_B);
14630 intel_ddi_init(dev, PORT_C);
14631 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14632 int found;
14633
de31facd
JB
14634 /*
14635 * Haswell uses DDI functions to detect digital outputs.
14636 * On SKL pre-D0 the strap isn't connected, so we assume
14637 * it's there.
14638 */
77179400 14639 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14640 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14641 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14642 intel_ddi_init(dev, PORT_A);
14643
14644 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14645 * register */
14646 found = I915_READ(SFUSE_STRAP);
14647
14648 if (found & SFUSE_STRAP_DDIB_DETECTED)
14649 intel_ddi_init(dev, PORT_B);
14650 if (found & SFUSE_STRAP_DDIC_DETECTED)
14651 intel_ddi_init(dev, PORT_C);
14652 if (found & SFUSE_STRAP_DDID_DETECTED)
14653 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14654 /*
14655 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14656 */
ef11bdb3 14657 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14658 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14659 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14660 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14661 intel_ddi_init(dev, PORT_E);
14662
0e72a5b5 14663 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14664 int found;
5d8a7752 14665 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14666
14667 if (has_edp_a(dev))
14668 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14669
dc0fa718 14670 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14671 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14672 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14673 if (!found)
e2debe91 14674 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14675 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14676 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14677 }
14678
dc0fa718 14679 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14680 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14681
dc0fa718 14682 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14683 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14684
5eb08b69 14685 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14686 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14687
270b3042 14688 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14689 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14690 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14691 /*
14692 * The DP_DETECTED bit is the latched state of the DDC
14693 * SDA pin at boot. However since eDP doesn't require DDC
14694 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14695 * eDP ports may have been muxed to an alternate function.
14696 * Thus we can't rely on the DP_DETECTED bit alone to detect
14697 * eDP ports. Consult the VBT as well as DP_DETECTED to
14698 * detect eDP ports.
14699 */
e66eb81d 14700 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14701 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14702 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14703 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14704 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14705 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14706
e66eb81d 14707 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14708 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14709 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14710 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14711 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14712 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14713
9418c1f1 14714 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14715 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14716 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14717 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14718 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14719 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14720 }
14721
3cfca973 14722 intel_dsi_init(dev);
09da55dc 14723 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14724 bool found = false;
7d57382e 14725
e2debe91 14726 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14727 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14728 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14729 if (!found && IS_G4X(dev)) {
b01f2c3a 14730 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14731 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14732 }
27185ae1 14733
3fec3d2f 14734 if (!found && IS_G4X(dev))
ab9d7c30 14735 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14736 }
13520b05
KH
14737
14738 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14739
e2debe91 14740 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14741 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14742 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14743 }
27185ae1 14744
e2debe91 14745 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14746
3fec3d2f 14747 if (IS_G4X(dev)) {
b01f2c3a 14748 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14749 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14750 }
3fec3d2f 14751 if (IS_G4X(dev))
ab9d7c30 14752 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14753 }
27185ae1 14754
3fec3d2f 14755 if (IS_G4X(dev) &&
e7281eab 14756 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14757 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14758 } else if (IS_GEN2(dev))
79e53945
JB
14759 intel_dvo_init(dev);
14760
103a196f 14761 if (SUPPORTS_TV(dev))
79e53945
JB
14762 intel_tv_init(dev);
14763
0bc12bcb 14764 intel_psr_init(dev);
7c8f8a70 14765
b2784e15 14766 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14767 encoder->base.possible_crtcs = encoder->crtc_mask;
14768 encoder->base.possible_clones =
66a9278e 14769 intel_encoder_clones(encoder);
79e53945 14770 }
47356eb6 14771
dde86e2d 14772 intel_init_pch_refclk(dev);
270b3042
DV
14773
14774 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14775}
14776
14777static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14778{
60a5ca01 14779 struct drm_device *dev = fb->dev;
79e53945 14780 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14781
ef2d633e 14782 drm_framebuffer_cleanup(fb);
60a5ca01 14783 mutex_lock(&dev->struct_mutex);
ef2d633e 14784 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14785 drm_gem_object_unreference(&intel_fb->obj->base);
14786 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14787 kfree(intel_fb);
14788}
14789
14790static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14791 struct drm_file *file,
79e53945
JB
14792 unsigned int *handle)
14793{
14794 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14795 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14796
cc917ab4
CW
14797 if (obj->userptr.mm) {
14798 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14799 return -EINVAL;
14800 }
14801
05394f39 14802 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14803}
14804
86c98588
RV
14805static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14806 struct drm_file *file,
14807 unsigned flags, unsigned color,
14808 struct drm_clip_rect *clips,
14809 unsigned num_clips)
14810{
14811 struct drm_device *dev = fb->dev;
14812 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14813 struct drm_i915_gem_object *obj = intel_fb->obj;
14814
14815 mutex_lock(&dev->struct_mutex);
74b4ea1e 14816 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14817 mutex_unlock(&dev->struct_mutex);
14818
14819 return 0;
14820}
14821
79e53945
JB
14822static const struct drm_framebuffer_funcs intel_fb_funcs = {
14823 .destroy = intel_user_framebuffer_destroy,
14824 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14825 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14826};
14827
b321803d
DL
14828static
14829u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14830 uint32_t pixel_format)
14831{
14832 u32 gen = INTEL_INFO(dev)->gen;
14833
14834 if (gen >= 9) {
ac484963
VS
14835 int cpp = drm_format_plane_cpp(pixel_format, 0);
14836
b321803d
DL
14837 /* "The stride in bytes must not exceed the of the size of 8K
14838 * pixels and 32K bytes."
14839 */
ac484963 14840 return min(8192 * cpp, 32768);
666a4537 14841 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14842 return 32*1024;
14843 } else if (gen >= 4) {
14844 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14845 return 16*1024;
14846 else
14847 return 32*1024;
14848 } else if (gen >= 3) {
14849 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14850 return 8*1024;
14851 else
14852 return 16*1024;
14853 } else {
14854 /* XXX DSPC is limited to 4k tiled */
14855 return 8*1024;
14856 }
14857}
14858
b5ea642a
DV
14859static int intel_framebuffer_init(struct drm_device *dev,
14860 struct intel_framebuffer *intel_fb,
14861 struct drm_mode_fb_cmd2 *mode_cmd,
14862 struct drm_i915_gem_object *obj)
79e53945 14863{
7b49f948 14864 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14865 unsigned int aligned_height;
79e53945 14866 int ret;
b321803d 14867 u32 pitch_limit, stride_alignment;
79e53945 14868
dd4916c5
DV
14869 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14870
2a80eada
DV
14871 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14872 /* Enforce that fb modifier and tiling mode match, but only for
14873 * X-tiled. This is needed for FBC. */
14874 if (!!(obj->tiling_mode == I915_TILING_X) !=
14875 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14876 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14877 return -EINVAL;
14878 }
14879 } else {
14880 if (obj->tiling_mode == I915_TILING_X)
14881 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14882 else if (obj->tiling_mode == I915_TILING_Y) {
14883 DRM_DEBUG("No Y tiling for legacy addfb\n");
14884 return -EINVAL;
14885 }
14886 }
14887
9a8f0a12
TU
14888 /* Passed in modifier sanity checking. */
14889 switch (mode_cmd->modifier[0]) {
14890 case I915_FORMAT_MOD_Y_TILED:
14891 case I915_FORMAT_MOD_Yf_TILED:
14892 if (INTEL_INFO(dev)->gen < 9) {
14893 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14894 mode_cmd->modifier[0]);
14895 return -EINVAL;
14896 }
14897 case DRM_FORMAT_MOD_NONE:
14898 case I915_FORMAT_MOD_X_TILED:
14899 break;
14900 default:
c0f40428
JB
14901 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14902 mode_cmd->modifier[0]);
57cd6508 14903 return -EINVAL;
c16ed4be 14904 }
57cd6508 14905
7b49f948
VS
14906 stride_alignment = intel_fb_stride_alignment(dev_priv,
14907 mode_cmd->modifier[0],
b321803d
DL
14908 mode_cmd->pixel_format);
14909 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14910 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14911 mode_cmd->pitches[0], stride_alignment);
57cd6508 14912 return -EINVAL;
c16ed4be 14913 }
57cd6508 14914
b321803d
DL
14915 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14916 mode_cmd->pixel_format);
a35cdaa0 14917 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14918 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14919 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14920 "tiled" : "linear",
a35cdaa0 14921 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14922 return -EINVAL;
c16ed4be 14923 }
5d7bd705 14924
2a80eada 14925 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14926 mode_cmd->pitches[0] != obj->stride) {
14927 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14928 mode_cmd->pitches[0], obj->stride);
5d7bd705 14929 return -EINVAL;
c16ed4be 14930 }
5d7bd705 14931
57779d06 14932 /* Reject formats not supported by any plane early. */
308e5bcb 14933 switch (mode_cmd->pixel_format) {
57779d06 14934 case DRM_FORMAT_C8:
04b3924d
VS
14935 case DRM_FORMAT_RGB565:
14936 case DRM_FORMAT_XRGB8888:
14937 case DRM_FORMAT_ARGB8888:
57779d06
VS
14938 break;
14939 case DRM_FORMAT_XRGB1555:
c16ed4be 14940 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14941 DRM_DEBUG("unsupported pixel format: %s\n",
14942 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14943 return -EINVAL;
c16ed4be 14944 }
57779d06 14945 break;
57779d06 14946 case DRM_FORMAT_ABGR8888:
666a4537
WB
14947 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14948 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14949 DRM_DEBUG("unsupported pixel format: %s\n",
14950 drm_get_format_name(mode_cmd->pixel_format));
14951 return -EINVAL;
14952 }
14953 break;
14954 case DRM_FORMAT_XBGR8888:
04b3924d 14955 case DRM_FORMAT_XRGB2101010:
57779d06 14956 case DRM_FORMAT_XBGR2101010:
c16ed4be 14957 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14958 DRM_DEBUG("unsupported pixel format: %s\n",
14959 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14960 return -EINVAL;
c16ed4be 14961 }
b5626747 14962 break;
7531208b 14963 case DRM_FORMAT_ABGR2101010:
666a4537 14964 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14965 DRM_DEBUG("unsupported pixel format: %s\n",
14966 drm_get_format_name(mode_cmd->pixel_format));
14967 return -EINVAL;
14968 }
14969 break;
04b3924d
VS
14970 case DRM_FORMAT_YUYV:
14971 case DRM_FORMAT_UYVY:
14972 case DRM_FORMAT_YVYU:
14973 case DRM_FORMAT_VYUY:
c16ed4be 14974 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14975 DRM_DEBUG("unsupported pixel format: %s\n",
14976 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14977 return -EINVAL;
c16ed4be 14978 }
57cd6508
CW
14979 break;
14980 default:
4ee62c76
VS
14981 DRM_DEBUG("unsupported pixel format: %s\n",
14982 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14983 return -EINVAL;
14984 }
14985
90f9a336
VS
14986 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14987 if (mode_cmd->offsets[0] != 0)
14988 return -EINVAL;
14989
ec2c981e 14990 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14991 mode_cmd->pixel_format,
14992 mode_cmd->modifier[0]);
53155c0a
DV
14993 /* FIXME drm helper for size checks (especially planar formats)? */
14994 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14995 return -EINVAL;
14996
c7d73f6a
DV
14997 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14998 intel_fb->obj = obj;
14999
2d7a215f
VS
15000 intel_fill_fb_info(dev_priv, &intel_fb->base);
15001
79e53945
JB
15002 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15003 if (ret) {
15004 DRM_ERROR("framebuffer init failed %d\n", ret);
15005 return ret;
15006 }
15007
0b05e1e0
VS
15008 intel_fb->obj->framebuffer_references++;
15009
79e53945
JB
15010 return 0;
15011}
15012
79e53945
JB
15013static struct drm_framebuffer *
15014intel_user_framebuffer_create(struct drm_device *dev,
15015 struct drm_file *filp,
1eb83451 15016 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15017{
dcb1394e 15018 struct drm_framebuffer *fb;
05394f39 15019 struct drm_i915_gem_object *obj;
76dc3769 15020 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15021
308e5bcb 15022 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 15023 mode_cmd.handles[0]));
c8725226 15024 if (&obj->base == NULL)
cce13ff7 15025 return ERR_PTR(-ENOENT);
79e53945 15026
92907cbb 15027 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15028 if (IS_ERR(fb))
15029 drm_gem_object_unreference_unlocked(&obj->base);
15030
15031 return fb;
79e53945
JB
15032}
15033
0695726e 15034#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15035static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15036{
15037}
15038#endif
15039
79e53945 15040static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15041 .fb_create = intel_user_framebuffer_create,
0632fef6 15042 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15043 .atomic_check = intel_atomic_check,
15044 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15045 .atomic_state_alloc = intel_atomic_state_alloc,
15046 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15047};
15048
e70236a8
JB
15049/* Set up chip specific display functions */
15050static void intel_init_display(struct drm_device *dev)
15051{
15052 struct drm_i915_private *dev_priv = dev->dev_private;
15053
ee9300bb
DV
15054 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
15055 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
15056 else if (IS_CHERRYVIEW(dev))
15057 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
15058 else if (IS_VALLEYVIEW(dev))
15059 dev_priv->display.find_dpll = vlv_find_best_dpll;
15060 else if (IS_PINEVIEW(dev))
15061 dev_priv->display.find_dpll = pnv_find_best_dpll;
15062 else
15063 dev_priv->display.find_dpll = i9xx_find_best_dpll;
15064
bc8d7dff
DL
15065 if (INTEL_INFO(dev)->gen >= 9) {
15066 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15067 dev_priv->display.get_initial_plane_config =
15068 skylake_get_initial_plane_config;
bc8d7dff
DL
15069 dev_priv->display.crtc_compute_clock =
15070 haswell_crtc_compute_clock;
15071 dev_priv->display.crtc_enable = haswell_crtc_enable;
15072 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 15073 } else if (HAS_DDI(dev)) {
0e8ffe1b 15074 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15075 dev_priv->display.get_initial_plane_config =
15076 ironlake_get_initial_plane_config;
797d0259
ACO
15077 dev_priv->display.crtc_compute_clock =
15078 haswell_crtc_compute_clock;
4f771f10
PZ
15079 dev_priv->display.crtc_enable = haswell_crtc_enable;
15080 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 15081 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 15082 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15083 dev_priv->display.get_initial_plane_config =
15084 ironlake_get_initial_plane_config;
3fb37703
ACO
15085 dev_priv->display.crtc_compute_clock =
15086 ironlake_crtc_compute_clock;
76e5a89c
DV
15087 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15088 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 15089 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 15090 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15091 dev_priv->display.get_initial_plane_config =
15092 i9xx_get_initial_plane_config;
d6dfee7a 15093 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
15094 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15095 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15096 } else {
0e8ffe1b 15097 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15098 dev_priv->display.get_initial_plane_config =
15099 i9xx_get_initial_plane_config;
d6dfee7a 15100 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15101 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15102 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15103 }
e70236a8 15104
e70236a8 15105 /* Returns the core display clock speed */
ef11bdb3 15106 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15107 dev_priv->display.get_display_clock_speed =
15108 skylake_get_display_clock_speed;
acd3f3d3
BP
15109 else if (IS_BROXTON(dev))
15110 dev_priv->display.get_display_clock_speed =
15111 broxton_get_display_clock_speed;
1652d19e
VS
15112 else if (IS_BROADWELL(dev))
15113 dev_priv->display.get_display_clock_speed =
15114 broadwell_get_display_clock_speed;
15115 else if (IS_HASWELL(dev))
15116 dev_priv->display.get_display_clock_speed =
15117 haswell_get_display_clock_speed;
666a4537 15118 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15119 dev_priv->display.get_display_clock_speed =
15120 valleyview_get_display_clock_speed;
b37a6434
VS
15121 else if (IS_GEN5(dev))
15122 dev_priv->display.get_display_clock_speed =
15123 ilk_get_display_clock_speed;
a7c66cd8 15124 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15125 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15126 dev_priv->display.get_display_clock_speed =
15127 i945_get_display_clock_speed;
34edce2f
VS
15128 else if (IS_GM45(dev))
15129 dev_priv->display.get_display_clock_speed =
15130 gm45_get_display_clock_speed;
15131 else if (IS_CRESTLINE(dev))
15132 dev_priv->display.get_display_clock_speed =
15133 i965gm_get_display_clock_speed;
15134 else if (IS_PINEVIEW(dev))
15135 dev_priv->display.get_display_clock_speed =
15136 pnv_get_display_clock_speed;
15137 else if (IS_G33(dev) || IS_G4X(dev))
15138 dev_priv->display.get_display_clock_speed =
15139 g33_get_display_clock_speed;
e70236a8
JB
15140 else if (IS_I915G(dev))
15141 dev_priv->display.get_display_clock_speed =
15142 i915_get_display_clock_speed;
257a7ffc 15143 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15144 dev_priv->display.get_display_clock_speed =
15145 i9xx_misc_get_display_clock_speed;
15146 else if (IS_I915GM(dev))
15147 dev_priv->display.get_display_clock_speed =
15148 i915gm_get_display_clock_speed;
15149 else if (IS_I865G(dev))
15150 dev_priv->display.get_display_clock_speed =
15151 i865_get_display_clock_speed;
f0f8a9ce 15152 else if (IS_I85X(dev))
e70236a8 15153 dev_priv->display.get_display_clock_speed =
1b1d2716 15154 i85x_get_display_clock_speed;
623e01e5
VS
15155 else { /* 830 */
15156 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15157 dev_priv->display.get_display_clock_speed =
15158 i830_get_display_clock_speed;
623e01e5 15159 }
e70236a8 15160
7c10a2b5 15161 if (IS_GEN5(dev)) {
3bb11b53 15162 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15163 } else if (IS_GEN6(dev)) {
15164 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15165 } else if (IS_IVYBRIDGE(dev)) {
15166 /* FIXME: detect B0+ stepping and use auto training */
15167 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15168 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15169 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15170 if (IS_BROADWELL(dev)) {
15171 dev_priv->display.modeset_commit_cdclk =
15172 broadwell_modeset_commit_cdclk;
15173 dev_priv->display.modeset_calc_cdclk =
15174 broadwell_modeset_calc_cdclk;
15175 }
666a4537 15176 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15177 dev_priv->display.modeset_commit_cdclk =
15178 valleyview_modeset_commit_cdclk;
15179 dev_priv->display.modeset_calc_cdclk =
15180 valleyview_modeset_calc_cdclk;
f8437dd1 15181 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15182 dev_priv->display.modeset_commit_cdclk =
15183 broxton_modeset_commit_cdclk;
15184 dev_priv->display.modeset_calc_cdclk =
15185 broxton_modeset_calc_cdclk;
e70236a8 15186 }
8c9f3aaf 15187
8c9f3aaf
JB
15188 switch (INTEL_INFO(dev)->gen) {
15189 case 2:
15190 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15191 break;
15192
15193 case 3:
15194 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15195 break;
15196
15197 case 4:
15198 case 5:
15199 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15200 break;
15201
15202 case 6:
15203 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15204 break;
7c9017e5 15205 case 7:
4e0bbc31 15206 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15207 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15208 break;
830c81db 15209 case 9:
ba343e02
TU
15210 /* Drop through - unsupported since execlist only. */
15211 default:
15212 /* Default just returns -ENODEV to indicate unsupported */
15213 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15214 }
7bd688cd 15215
e39b999a 15216 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15217}
15218
b690e96c
JB
15219/*
15220 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15221 * resume, or other times. This quirk makes sure that's the case for
15222 * affected systems.
15223 */
0206e353 15224static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15225{
15226 struct drm_i915_private *dev_priv = dev->dev_private;
15227
15228 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15229 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15230}
15231
b6b5d049
VS
15232static void quirk_pipeb_force(struct drm_device *dev)
15233{
15234 struct drm_i915_private *dev_priv = dev->dev_private;
15235
15236 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15237 DRM_INFO("applying pipe b force quirk\n");
15238}
15239
435793df
KP
15240/*
15241 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15242 */
15243static void quirk_ssc_force_disable(struct drm_device *dev)
15244{
15245 struct drm_i915_private *dev_priv = dev->dev_private;
15246 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15247 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15248}
15249
4dca20ef 15250/*
5a15ab5b
CE
15251 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15252 * brightness value
4dca20ef
CE
15253 */
15254static void quirk_invert_brightness(struct drm_device *dev)
15255{
15256 struct drm_i915_private *dev_priv = dev->dev_private;
15257 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15258 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15259}
15260
9c72cc6f
SD
15261/* Some VBT's incorrectly indicate no backlight is present */
15262static void quirk_backlight_present(struct drm_device *dev)
15263{
15264 struct drm_i915_private *dev_priv = dev->dev_private;
15265 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15266 DRM_INFO("applying backlight present quirk\n");
15267}
15268
b690e96c
JB
15269struct intel_quirk {
15270 int device;
15271 int subsystem_vendor;
15272 int subsystem_device;
15273 void (*hook)(struct drm_device *dev);
15274};
15275
5f85f176
EE
15276/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15277struct intel_dmi_quirk {
15278 void (*hook)(struct drm_device *dev);
15279 const struct dmi_system_id (*dmi_id_list)[];
15280};
15281
15282static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15283{
15284 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15285 return 1;
15286}
15287
15288static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15289 {
15290 .dmi_id_list = &(const struct dmi_system_id[]) {
15291 {
15292 .callback = intel_dmi_reverse_brightness,
15293 .ident = "NCR Corporation",
15294 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15295 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15296 },
15297 },
15298 { } /* terminating entry */
15299 },
15300 .hook = quirk_invert_brightness,
15301 },
15302};
15303
c43b5634 15304static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15305 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15306 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15307
b690e96c
JB
15308 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15309 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15310
5f080c0f
VS
15311 /* 830 needs to leave pipe A & dpll A up */
15312 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15313
b6b5d049
VS
15314 /* 830 needs to leave pipe B & dpll B up */
15315 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15316
435793df
KP
15317 /* Lenovo U160 cannot use SSC on LVDS */
15318 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15319
15320 /* Sony Vaio Y cannot use SSC on LVDS */
15321 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15322
be505f64
AH
15323 /* Acer Aspire 5734Z must invert backlight brightness */
15324 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15325
15326 /* Acer/eMachines G725 */
15327 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15328
15329 /* Acer/eMachines e725 */
15330 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15331
15332 /* Acer/Packard Bell NCL20 */
15333 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15334
15335 /* Acer Aspire 4736Z */
15336 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15337
15338 /* Acer Aspire 5336 */
15339 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15340
15341 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15342 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15343
dfb3d47b
SD
15344 /* Acer C720 Chromebook (Core i3 4005U) */
15345 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15346
b2a9601c 15347 /* Apple Macbook 2,1 (Core 2 T7400) */
15348 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15349
1b9448b0
JN
15350 /* Apple Macbook 4,1 */
15351 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15352
d4967d8c
SD
15353 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15354 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15355
15356 /* HP Chromebook 14 (Celeron 2955U) */
15357 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15358
15359 /* Dell Chromebook 11 */
15360 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15361
15362 /* Dell Chromebook 11 (2015 version) */
15363 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15364};
15365
15366static void intel_init_quirks(struct drm_device *dev)
15367{
15368 struct pci_dev *d = dev->pdev;
15369 int i;
15370
15371 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15372 struct intel_quirk *q = &intel_quirks[i];
15373
15374 if (d->device == q->device &&
15375 (d->subsystem_vendor == q->subsystem_vendor ||
15376 q->subsystem_vendor == PCI_ANY_ID) &&
15377 (d->subsystem_device == q->subsystem_device ||
15378 q->subsystem_device == PCI_ANY_ID))
15379 q->hook(dev);
15380 }
5f85f176
EE
15381 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15382 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15383 intel_dmi_quirks[i].hook(dev);
15384 }
b690e96c
JB
15385}
15386
9cce37f4
JB
15387/* Disable the VGA plane that we never use */
15388static void i915_disable_vga(struct drm_device *dev)
15389{
15390 struct drm_i915_private *dev_priv = dev->dev_private;
15391 u8 sr1;
f0f59a00 15392 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15393
2b37c616 15394 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15395 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15396 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15397 sr1 = inb(VGA_SR_DATA);
15398 outb(sr1 | 1<<5, VGA_SR_DATA);
15399 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15400 udelay(300);
15401
01f5a626 15402 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15403 POSTING_READ(vga_reg);
15404}
15405
f817586c
DV
15406void intel_modeset_init_hw(struct drm_device *dev)
15407{
1a617b77
ML
15408 struct drm_i915_private *dev_priv = dev->dev_private;
15409
b6283055 15410 intel_update_cdclk(dev);
1a617b77
ML
15411
15412 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15413
f817586c 15414 intel_init_clock_gating(dev);
8090c6b9 15415 intel_enable_gt_powersave(dev);
f817586c
DV
15416}
15417
d93c0372
MR
15418/*
15419 * Calculate what we think the watermarks should be for the state we've read
15420 * out of the hardware and then immediately program those watermarks so that
15421 * we ensure the hardware settings match our internal state.
15422 *
15423 * We can calculate what we think WM's should be by creating a duplicate of the
15424 * current state (which was constructed during hardware readout) and running it
15425 * through the atomic check code to calculate new watermark values in the
15426 * state object.
15427 */
15428static void sanitize_watermarks(struct drm_device *dev)
15429{
15430 struct drm_i915_private *dev_priv = to_i915(dev);
15431 struct drm_atomic_state *state;
15432 struct drm_crtc *crtc;
15433 struct drm_crtc_state *cstate;
15434 struct drm_modeset_acquire_ctx ctx;
15435 int ret;
15436 int i;
15437
15438 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15439 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15440 return;
15441
15442 /*
15443 * We need to hold connection_mutex before calling duplicate_state so
15444 * that the connector loop is protected.
15445 */
15446 drm_modeset_acquire_init(&ctx, 0);
15447retry:
0cd1262d 15448 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15449 if (ret == -EDEADLK) {
15450 drm_modeset_backoff(&ctx);
15451 goto retry;
15452 } else if (WARN_ON(ret)) {
0cd1262d 15453 goto fail;
d93c0372
MR
15454 }
15455
15456 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15457 if (WARN_ON(IS_ERR(state)))
0cd1262d 15458 goto fail;
d93c0372 15459
ed4a6a7c
MR
15460 /*
15461 * Hardware readout is the only time we don't want to calculate
15462 * intermediate watermarks (since we don't trust the current
15463 * watermarks).
15464 */
15465 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15466
d93c0372
MR
15467 ret = intel_atomic_check(dev, state);
15468 if (ret) {
15469 /*
15470 * If we fail here, it means that the hardware appears to be
15471 * programmed in a way that shouldn't be possible, given our
15472 * understanding of watermark requirements. This might mean a
15473 * mistake in the hardware readout code or a mistake in the
15474 * watermark calculations for a given platform. Raise a WARN
15475 * so that this is noticeable.
15476 *
15477 * If this actually happens, we'll have to just leave the
15478 * BIOS-programmed watermarks untouched and hope for the best.
15479 */
15480 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15481 goto fail;
d93c0372
MR
15482 }
15483
15484 /* Write calculated watermark values back */
15485 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15486 for_each_crtc_in_state(state, crtc, cstate, i) {
15487 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15488
ed4a6a7c
MR
15489 cs->wm.need_postvbl_update = true;
15490 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15491 }
15492
15493 drm_atomic_state_free(state);
0cd1262d 15494fail:
d93c0372
MR
15495 drm_modeset_drop_locks(&ctx);
15496 drm_modeset_acquire_fini(&ctx);
15497}
15498
79e53945
JB
15499void intel_modeset_init(struct drm_device *dev)
15500{
652c393a 15501 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15502 int sprite, ret;
8cc87b75 15503 enum pipe pipe;
46f297fb 15504 struct intel_crtc *crtc;
79e53945
JB
15505
15506 drm_mode_config_init(dev);
15507
15508 dev->mode_config.min_width = 0;
15509 dev->mode_config.min_height = 0;
15510
019d96cb
DA
15511 dev->mode_config.preferred_depth = 24;
15512 dev->mode_config.prefer_shadow = 1;
15513
25bab385
TU
15514 dev->mode_config.allow_fb_modifiers = true;
15515
e6ecefaa 15516 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15517
b690e96c
JB
15518 intel_init_quirks(dev);
15519
1fa61106
ED
15520 intel_init_pm(dev);
15521
e3c74757
BW
15522 if (INTEL_INFO(dev)->num_pipes == 0)
15523 return;
15524
69f92f67
LW
15525 /*
15526 * There may be no VBT; and if the BIOS enabled SSC we can
15527 * just keep using it to avoid unnecessary flicker. Whereas if the
15528 * BIOS isn't using it, don't assume it will work even if the VBT
15529 * indicates as much.
15530 */
15531 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15532 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15533 DREF_SSC1_ENABLE);
15534
15535 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15536 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15537 bios_lvds_use_ssc ? "en" : "dis",
15538 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15539 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15540 }
15541 }
15542
e70236a8 15543 intel_init_display(dev);
7c10a2b5 15544 intel_init_audio(dev);
e70236a8 15545
a6c45cf0
CW
15546 if (IS_GEN2(dev)) {
15547 dev->mode_config.max_width = 2048;
15548 dev->mode_config.max_height = 2048;
15549 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15550 dev->mode_config.max_width = 4096;
15551 dev->mode_config.max_height = 4096;
79e53945 15552 } else {
a6c45cf0
CW
15553 dev->mode_config.max_width = 8192;
15554 dev->mode_config.max_height = 8192;
79e53945 15555 }
068be561 15556
dc41c154
VS
15557 if (IS_845G(dev) || IS_I865G(dev)) {
15558 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15559 dev->mode_config.cursor_height = 1023;
15560 } else if (IS_GEN2(dev)) {
068be561
DL
15561 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15562 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15563 } else {
15564 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15565 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15566 }
15567
5d4545ae 15568 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15569
28c97730 15570 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15571 INTEL_INFO(dev)->num_pipes,
15572 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15573
055e393f 15574 for_each_pipe(dev_priv, pipe) {
8cc87b75 15575 intel_crtc_init(dev, pipe);
3bdcfc0c 15576 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15577 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15578 if (ret)
06da8da2 15579 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15580 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15581 }
79e53945
JB
15582 }
15583
bfa7df01
VS
15584 intel_update_czclk(dev_priv);
15585 intel_update_cdclk(dev);
15586
e72f9fbf 15587 intel_shared_dpll_init(dev);
ee7b9f93 15588
9cce37f4
JB
15589 /* Just disable it once at startup */
15590 i915_disable_vga(dev);
79e53945 15591 intel_setup_outputs(dev);
11be49eb 15592
6e9f798d 15593 drm_modeset_lock_all(dev);
043e9bda 15594 intel_modeset_setup_hw_state(dev);
6e9f798d 15595 drm_modeset_unlock_all(dev);
46f297fb 15596
d3fcc808 15597 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15598 struct intel_initial_plane_config plane_config = {};
15599
46f297fb
JB
15600 if (!crtc->active)
15601 continue;
15602
46f297fb 15603 /*
46f297fb
JB
15604 * Note that reserving the BIOS fb up front prevents us
15605 * from stuffing other stolen allocations like the ring
15606 * on top. This prevents some ugliness at boot time, and
15607 * can even allow for smooth boot transitions if the BIOS
15608 * fb is large enough for the active pipe configuration.
15609 */
eeebeac5
ML
15610 dev_priv->display.get_initial_plane_config(crtc,
15611 &plane_config);
15612
15613 /*
15614 * If the fb is shared between multiple heads, we'll
15615 * just get the first one.
15616 */
15617 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15618 }
d93c0372
MR
15619
15620 /*
15621 * Make sure hardware watermarks really match the state we read out.
15622 * Note that we need to do this after reconstructing the BIOS fb's
15623 * since the watermark calculation done here will use pstate->fb.
15624 */
15625 sanitize_watermarks(dev);
2c7111db
CW
15626}
15627
7fad798e
DV
15628static void intel_enable_pipe_a(struct drm_device *dev)
15629{
15630 struct intel_connector *connector;
15631 struct drm_connector *crt = NULL;
15632 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15633 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15634
15635 /* We can't just switch on the pipe A, we need to set things up with a
15636 * proper mode and output configuration. As a gross hack, enable pipe A
15637 * by enabling the load detect pipe once. */
3a3371ff 15638 for_each_intel_connector(dev, connector) {
7fad798e
DV
15639 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15640 crt = &connector->base;
15641 break;
15642 }
15643 }
15644
15645 if (!crt)
15646 return;
15647
208bf9fd 15648 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15649 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15650}
15651
fa555837
DV
15652static bool
15653intel_check_plane_mapping(struct intel_crtc *crtc)
15654{
7eb552ae
BW
15655 struct drm_device *dev = crtc->base.dev;
15656 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15657 u32 val;
fa555837 15658
7eb552ae 15659 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15660 return true;
15661
649636ef 15662 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15663
15664 if ((val & DISPLAY_PLANE_ENABLE) &&
15665 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15666 return false;
15667
15668 return true;
15669}
15670
02e93c35
VS
15671static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15672{
15673 struct drm_device *dev = crtc->base.dev;
15674 struct intel_encoder *encoder;
15675
15676 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15677 return true;
15678
15679 return false;
15680}
15681
dd756198
VS
15682static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15683{
15684 struct drm_device *dev = encoder->base.dev;
15685 struct intel_connector *connector;
15686
15687 for_each_connector_on_encoder(dev, &encoder->base, connector)
15688 return true;
15689
15690 return false;
15691}
15692
24929352
DV
15693static void intel_sanitize_crtc(struct intel_crtc *crtc)
15694{
15695 struct drm_device *dev = crtc->base.dev;
15696 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15697 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15698
24929352 15699 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15700 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15701
d3eaf884 15702 /* restore vblank interrupts to correct state */
9625604c 15703 drm_crtc_vblank_reset(&crtc->base);
d297e103 15704 if (crtc->active) {
f9cd7b88
VS
15705 struct intel_plane *plane;
15706
9625604c 15707 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15708
15709 /* Disable everything but the primary plane */
15710 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15711 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15712 continue;
15713
15714 plane->disable_plane(&plane->base, &crtc->base);
15715 }
9625604c 15716 }
d3eaf884 15717
24929352 15718 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15719 * disable the crtc (and hence change the state) if it is wrong. Note
15720 * that gen4+ has a fixed plane -> pipe mapping. */
15721 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15722 bool plane;
15723
24929352
DV
15724 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15725 crtc->base.base.id);
15726
15727 /* Pipe has the wrong plane attached and the plane is active.
15728 * Temporarily change the plane mapping and disable everything
15729 * ... */
15730 plane = crtc->plane;
b70709a6 15731 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15732 crtc->plane = !plane;
b17d48e2 15733 intel_crtc_disable_noatomic(&crtc->base);
24929352 15734 crtc->plane = plane;
24929352 15735 }
24929352 15736
7fad798e
DV
15737 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15738 crtc->pipe == PIPE_A && !crtc->active) {
15739 /* BIOS forgot to enable pipe A, this mostly happens after
15740 * resume. Force-enable the pipe to fix this, the update_dpms
15741 * call below we restore the pipe to the right state, but leave
15742 * the required bits on. */
15743 intel_enable_pipe_a(dev);
15744 }
15745
24929352
DV
15746 /* Adjust the state of the output pipe according to whether we
15747 * have active connectors/encoders. */
02e93c35 15748 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15749 intel_crtc_disable_noatomic(&crtc->base);
24929352 15750
53d9f4e9 15751 if (crtc->active != crtc->base.state->active) {
02e93c35 15752 struct intel_encoder *encoder;
24929352
DV
15753
15754 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15755 * functions or because of calls to intel_crtc_disable_noatomic,
15756 * or because the pipe is force-enabled due to the
24929352
DV
15757 * pipe A quirk. */
15758 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15759 crtc->base.base.id,
83d65738 15760 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15761 crtc->active ? "enabled" : "disabled");
15762
4be40c98 15763 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15764 crtc->base.state->active = crtc->active;
24929352 15765 crtc->base.enabled = crtc->active;
2aa974c9 15766 crtc->base.state->connector_mask = 0;
e87a52b3 15767 crtc->base.state->encoder_mask = 0;
24929352
DV
15768
15769 /* Because we only establish the connector -> encoder ->
15770 * crtc links if something is active, this means the
15771 * crtc is now deactivated. Break the links. connector
15772 * -> encoder links are only establish when things are
15773 * actually up, hence no need to break them. */
15774 WARN_ON(crtc->active);
15775
2d406bb0 15776 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15777 encoder->base.crtc = NULL;
24929352 15778 }
c5ab3bc0 15779
a3ed6aad 15780 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15781 /*
15782 * We start out with underrun reporting disabled to avoid races.
15783 * For correct bookkeeping mark this on active crtcs.
15784 *
c5ab3bc0
DV
15785 * Also on gmch platforms we dont have any hardware bits to
15786 * disable the underrun reporting. Which means we need to start
15787 * out with underrun reporting disabled also on inactive pipes,
15788 * since otherwise we'll complain about the garbage we read when
15789 * e.g. coming up after runtime pm.
15790 *
4cc31489
DV
15791 * No protection against concurrent access is required - at
15792 * worst a fifo underrun happens which also sets this to false.
15793 */
15794 crtc->cpu_fifo_underrun_disabled = true;
15795 crtc->pch_fifo_underrun_disabled = true;
15796 }
24929352
DV
15797}
15798
15799static void intel_sanitize_encoder(struct intel_encoder *encoder)
15800{
15801 struct intel_connector *connector;
15802 struct drm_device *dev = encoder->base.dev;
15803
15804 /* We need to check both for a crtc link (meaning that the
15805 * encoder is active and trying to read from a pipe) and the
15806 * pipe itself being active. */
15807 bool has_active_crtc = encoder->base.crtc &&
15808 to_intel_crtc(encoder->base.crtc)->active;
15809
dd756198 15810 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15811 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15812 encoder->base.base.id,
8e329a03 15813 encoder->base.name);
24929352
DV
15814
15815 /* Connector is active, but has no active pipe. This is
15816 * fallout from our resume register restoring. Disable
15817 * the encoder manually again. */
15818 if (encoder->base.crtc) {
15819 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15820 encoder->base.base.id,
8e329a03 15821 encoder->base.name);
24929352 15822 encoder->disable(encoder);
a62d1497
VS
15823 if (encoder->post_disable)
15824 encoder->post_disable(encoder);
24929352 15825 }
7f1950fb 15826 encoder->base.crtc = NULL;
24929352
DV
15827
15828 /* Inconsistent output/port/pipe state happens presumably due to
15829 * a bug in one of the get_hw_state functions. Or someplace else
15830 * in our code, like the register restore mess on resume. Clamp
15831 * things to off as a safer default. */
3a3371ff 15832 for_each_intel_connector(dev, connector) {
24929352
DV
15833 if (connector->encoder != encoder)
15834 continue;
7f1950fb
EE
15835 connector->base.dpms = DRM_MODE_DPMS_OFF;
15836 connector->base.encoder = NULL;
24929352
DV
15837 }
15838 }
15839 /* Enabled encoders without active connectors will be fixed in
15840 * the crtc fixup. */
15841}
15842
04098753 15843void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15844{
15845 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15846 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15847
04098753
ID
15848 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15849 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15850 i915_disable_vga(dev);
15851 }
15852}
15853
15854void i915_redisable_vga(struct drm_device *dev)
15855{
15856 struct drm_i915_private *dev_priv = dev->dev_private;
15857
8dc8a27c
PZ
15858 /* This function can be called both from intel_modeset_setup_hw_state or
15859 * at a very early point in our resume sequence, where the power well
15860 * structures are not yet restored. Since this function is at a very
15861 * paranoid "someone might have enabled VGA while we were not looking"
15862 * level, just check if the power well is enabled instead of trying to
15863 * follow the "don't touch the power well if we don't need it" policy
15864 * the rest of the driver uses. */
6392f847 15865 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15866 return;
15867
04098753 15868 i915_redisable_vga_power_on(dev);
6392f847
ID
15869
15870 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15871}
15872
f9cd7b88 15873static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15874{
f9cd7b88 15875 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15876
f9cd7b88 15877 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15878}
15879
f9cd7b88
VS
15880/* FIXME read out full plane state for all planes */
15881static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15882{
b26d3ea3 15883 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15884 struct intel_plane_state *plane_state =
b26d3ea3 15885 to_intel_plane_state(primary->state);
d032ffa0 15886
19b8d387 15887 plane_state->visible = crtc->active &&
b26d3ea3
ML
15888 primary_get_hw_state(to_intel_plane(primary));
15889
15890 if (plane_state->visible)
15891 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15892}
15893
30e984df 15894static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15895{
15896 struct drm_i915_private *dev_priv = dev->dev_private;
15897 enum pipe pipe;
24929352
DV
15898 struct intel_crtc *crtc;
15899 struct intel_encoder *encoder;
15900 struct intel_connector *connector;
5358901f 15901 int i;
24929352 15902
565602d7
ML
15903 dev_priv->active_crtcs = 0;
15904
d3fcc808 15905 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15906 struct intel_crtc_state *crtc_state = crtc->config;
15907 int pixclk = 0;
3b117c8f 15908
565602d7
ML
15909 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15910 memset(crtc_state, 0, sizeof(*crtc_state));
15911 crtc_state->base.crtc = &crtc->base;
24929352 15912
565602d7
ML
15913 crtc_state->base.active = crtc_state->base.enable =
15914 dev_priv->display.get_pipe_config(crtc, crtc_state);
15915
15916 crtc->base.enabled = crtc_state->base.enable;
15917 crtc->active = crtc_state->base.active;
15918
15919 if (crtc_state->base.active) {
15920 dev_priv->active_crtcs |= 1 << crtc->pipe;
15921
15922 if (IS_BROADWELL(dev_priv)) {
15923 pixclk = ilk_pipe_pixel_rate(crtc_state);
15924
15925 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15926 if (crtc_state->ips_enabled)
15927 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15928 } else if (IS_VALLEYVIEW(dev_priv) ||
15929 IS_CHERRYVIEW(dev_priv) ||
15930 IS_BROXTON(dev_priv))
15931 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15932 else
15933 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15934 }
15935
15936 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15937
f9cd7b88 15938 readout_plane_state(crtc);
24929352
DV
15939
15940 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15941 crtc->base.base.id,
15942 crtc->active ? "enabled" : "disabled");
15943 }
15944
5358901f
DV
15945 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15946 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15947
3e369b76
ACO
15948 pll->on = pll->get_hw_state(dev_priv, pll,
15949 &pll->config.hw_state);
5358901f 15950 pll->active = 0;
3e369b76 15951 pll->config.crtc_mask = 0;
d3fcc808 15952 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15953 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15954 pll->active++;
3e369b76 15955 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15956 }
5358901f 15957 }
5358901f 15958
1e6f2ddc 15959 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15960 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15961
3e369b76 15962 if (pll->config.crtc_mask)
bd2bb1b9 15963 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15964 }
15965
b2784e15 15966 for_each_intel_encoder(dev, encoder) {
24929352
DV
15967 pipe = 0;
15968
15969 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15970 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15971 encoder->base.crtc = &crtc->base;
6e3c9717 15972 encoder->get_config(encoder, crtc->config);
24929352
DV
15973 } else {
15974 encoder->base.crtc = NULL;
15975 }
15976
6f2bcceb 15977 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15978 encoder->base.base.id,
8e329a03 15979 encoder->base.name,
24929352 15980 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15981 pipe_name(pipe));
24929352
DV
15982 }
15983
3a3371ff 15984 for_each_intel_connector(dev, connector) {
24929352
DV
15985 if (connector->get_hw_state(connector)) {
15986 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15987
15988 encoder = connector->encoder;
15989 connector->base.encoder = &encoder->base;
15990
15991 if (encoder->base.crtc &&
15992 encoder->base.crtc->state->active) {
15993 /*
15994 * This has to be done during hardware readout
15995 * because anything calling .crtc_disable may
15996 * rely on the connector_mask being accurate.
15997 */
15998 encoder->base.crtc->state->connector_mask |=
15999 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16000 encoder->base.crtc->state->encoder_mask |=
16001 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16002 }
16003
24929352
DV
16004 } else {
16005 connector->base.dpms = DRM_MODE_DPMS_OFF;
16006 connector->base.encoder = NULL;
16007 }
16008 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16009 connector->base.base.id,
c23cc417 16010 connector->base.name,
24929352
DV
16011 connector->base.encoder ? "enabled" : "disabled");
16012 }
7f4c6284
VS
16013
16014 for_each_intel_crtc(dev, crtc) {
16015 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16016
16017 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16018 if (crtc->base.state->active) {
16019 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16020 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16021 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16022
16023 /*
16024 * The initial mode needs to be set in order to keep
16025 * the atomic core happy. It wants a valid mode if the
16026 * crtc's enabled, so we do the above call.
16027 *
16028 * At this point some state updated by the connectors
16029 * in their ->detect() callback has not run yet, so
16030 * no recalculation can be done yet.
16031 *
16032 * Even if we could do a recalculation and modeset
16033 * right now it would cause a double modeset if
16034 * fbdev or userspace chooses a different initial mode.
16035 *
16036 * If that happens, someone indicated they wanted a
16037 * mode change, which means it's safe to do a full
16038 * recalculation.
16039 */
16040 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16041
16042 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16043 update_scanline_offset(crtc);
7f4c6284 16044 }
e3b247da
VS
16045
16046 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16047 }
30e984df
DV
16048}
16049
043e9bda
ML
16050/* Scan out the current hw modeset state,
16051 * and sanitizes it to the current state
16052 */
16053static void
16054intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16055{
16056 struct drm_i915_private *dev_priv = dev->dev_private;
16057 enum pipe pipe;
30e984df
DV
16058 struct intel_crtc *crtc;
16059 struct intel_encoder *encoder;
35c95375 16060 int i;
30e984df
DV
16061
16062 intel_modeset_readout_hw_state(dev);
24929352
DV
16063
16064 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16065 for_each_intel_encoder(dev, encoder) {
24929352
DV
16066 intel_sanitize_encoder(encoder);
16067 }
16068
055e393f 16069 for_each_pipe(dev_priv, pipe) {
24929352
DV
16070 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16071 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16072 intel_dump_pipe_config(crtc, crtc->config,
16073 "[setup_hw_state]");
24929352 16074 }
9a935856 16075
d29b2f9d
ACO
16076 intel_modeset_update_connector_atomic_state(dev);
16077
35c95375
DV
16078 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16079 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16080
16081 if (!pll->on || pll->active)
16082 continue;
16083
16084 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16085
16086 pll->disable(dev_priv, pll);
16087 pll->on = false;
16088 }
16089
666a4537 16090 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16091 vlv_wm_get_hw_state(dev);
16092 else if (IS_GEN9(dev))
3078999f
PB
16093 skl_wm_get_hw_state(dev);
16094 else if (HAS_PCH_SPLIT(dev))
243e6a44 16095 ilk_wm_get_hw_state(dev);
292b990e
ML
16096
16097 for_each_intel_crtc(dev, crtc) {
16098 unsigned long put_domains;
16099
74bff5f9 16100 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16101 if (WARN_ON(put_domains))
16102 modeset_put_power_domains(dev_priv, put_domains);
16103 }
16104 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16105
16106 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16107}
7d0bc1ea 16108
043e9bda
ML
16109void intel_display_resume(struct drm_device *dev)
16110{
e2c8b870
ML
16111 struct drm_i915_private *dev_priv = to_i915(dev);
16112 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16113 struct drm_modeset_acquire_ctx ctx;
043e9bda 16114 int ret;
e2c8b870 16115 bool setup = false;
f30da187 16116
e2c8b870 16117 dev_priv->modeset_restore_state = NULL;
043e9bda 16118
ea49c9ac
ML
16119 /*
16120 * This is a cludge because with real atomic modeset mode_config.mutex
16121 * won't be taken. Unfortunately some probed state like
16122 * audio_codec_enable is still protected by mode_config.mutex, so lock
16123 * it here for now.
16124 */
16125 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16126 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16127
e2c8b870
ML
16128retry:
16129 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16130
e2c8b870
ML
16131 if (ret == 0 && !setup) {
16132 setup = true;
043e9bda 16133
e2c8b870
ML
16134 intel_modeset_setup_hw_state(dev);
16135 i915_redisable_vga(dev);
45e2b5f6 16136 }
8af6cf88 16137
e2c8b870
ML
16138 if (ret == 0 && state) {
16139 struct drm_crtc_state *crtc_state;
16140 struct drm_crtc *crtc;
16141 int i;
043e9bda 16142
e2c8b870
ML
16143 state->acquire_ctx = &ctx;
16144
16145 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16146 /*
16147 * Force recalculation even if we restore
16148 * current state. With fast modeset this may not result
16149 * in a modeset when the state is compatible.
16150 */
16151 crtc_state->mode_changed = true;
16152 }
16153
16154 ret = drm_atomic_commit(state);
043e9bda
ML
16155 }
16156
e2c8b870
ML
16157 if (ret == -EDEADLK) {
16158 drm_modeset_backoff(&ctx);
16159 goto retry;
16160 }
043e9bda 16161
e2c8b870
ML
16162 drm_modeset_drop_locks(&ctx);
16163 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16164 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16165
e2c8b870
ML
16166 if (ret) {
16167 DRM_ERROR("Restoring old state failed with %i\n", ret);
16168 drm_atomic_state_free(state);
16169 }
2c7111db
CW
16170}
16171
16172void intel_modeset_gem_init(struct drm_device *dev)
16173{
484b41dd 16174 struct drm_crtc *c;
2ff8fde1 16175 struct drm_i915_gem_object *obj;
e0d6149b 16176 int ret;
484b41dd 16177
ae48434c 16178 intel_init_gt_powersave(dev);
ae48434c 16179
1833b134 16180 intel_modeset_init_hw(dev);
02e792fb
DV
16181
16182 intel_setup_overlay(dev);
484b41dd
JB
16183
16184 /*
16185 * Make sure any fbs we allocated at startup are properly
16186 * pinned & fenced. When we do the allocation it's too early
16187 * for this.
16188 */
70e1e0ec 16189 for_each_crtc(dev, c) {
2ff8fde1
MR
16190 obj = intel_fb_obj(c->primary->fb);
16191 if (obj == NULL)
484b41dd
JB
16192 continue;
16193
e0d6149b 16194 mutex_lock(&dev->struct_mutex);
3465c580
VS
16195 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16196 c->primary->state->rotation);
e0d6149b
TU
16197 mutex_unlock(&dev->struct_mutex);
16198 if (ret) {
484b41dd
JB
16199 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16200 to_intel_crtc(c)->pipe);
66e514c1
DA
16201 drm_framebuffer_unreference(c->primary->fb);
16202 c->primary->fb = NULL;
36750f28 16203 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16204 update_state_fb(c->primary);
36750f28 16205 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16206 }
16207 }
0962c3c9
VS
16208
16209 intel_backlight_register(dev);
79e53945
JB
16210}
16211
4932e2c3
ID
16212void intel_connector_unregister(struct intel_connector *intel_connector)
16213{
16214 struct drm_connector *connector = &intel_connector->base;
16215
16216 intel_panel_destroy_backlight(connector);
34ea3d38 16217 drm_connector_unregister(connector);
4932e2c3
ID
16218}
16219
79e53945
JB
16220void intel_modeset_cleanup(struct drm_device *dev)
16221{
652c393a 16222 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16223 struct intel_connector *connector;
652c393a 16224
2eb5252e
ID
16225 intel_disable_gt_powersave(dev);
16226
0962c3c9
VS
16227 intel_backlight_unregister(dev);
16228
fd0c0642
DV
16229 /*
16230 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16231 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16232 * experience fancy races otherwise.
16233 */
2aeb7d3a 16234 intel_irq_uninstall(dev_priv);
eb21b92b 16235
fd0c0642
DV
16236 /*
16237 * Due to the hpd irq storm handling the hotplug work can re-arm the
16238 * poll handlers. Hence disable polling after hpd handling is shut down.
16239 */
f87ea761 16240 drm_kms_helper_poll_fini(dev);
fd0c0642 16241
723bfd70
JB
16242 intel_unregister_dsm_handler();
16243
c937ab3e 16244 intel_fbc_global_disable(dev_priv);
69341a5e 16245
1630fe75
CW
16246 /* flush any delayed tasks or pending work */
16247 flush_scheduled_work();
16248
db31af1d 16249 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16250 for_each_intel_connector(dev, connector)
16251 connector->unregister(connector);
d9255d57 16252
79e53945 16253 drm_mode_config_cleanup(dev);
4d7bb011
DV
16254
16255 intel_cleanup_overlay(dev);
ae48434c 16256
ae48434c 16257 intel_cleanup_gt_powersave(dev);
f5949141
DV
16258
16259 intel_teardown_gmbus(dev);
79e53945
JB
16260}
16261
f1c79df3
ZW
16262/*
16263 * Return which encoder is currently attached for connector.
16264 */
df0e9248 16265struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16266{
df0e9248
CW
16267 return &intel_attached_encoder(connector)->base;
16268}
f1c79df3 16269
df0e9248
CW
16270void intel_connector_attach_encoder(struct intel_connector *connector,
16271 struct intel_encoder *encoder)
16272{
16273 connector->encoder = encoder;
16274 drm_mode_connector_attach_encoder(&connector->base,
16275 &encoder->base);
79e53945 16276}
28d52043
DA
16277
16278/*
16279 * set vga decode state - true == enable VGA decode
16280 */
16281int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16282{
16283 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16284 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16285 u16 gmch_ctrl;
16286
75fa041d
CW
16287 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16288 DRM_ERROR("failed to read control word\n");
16289 return -EIO;
16290 }
16291
c0cc8a55
CW
16292 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16293 return 0;
16294
28d52043
DA
16295 if (state)
16296 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16297 else
16298 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16299
16300 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16301 DRM_ERROR("failed to write control word\n");
16302 return -EIO;
16303 }
16304
28d52043
DA
16305 return 0;
16306}
c4a1d9e4 16307
c4a1d9e4 16308struct intel_display_error_state {
ff57f1b0
PZ
16309
16310 u32 power_well_driver;
16311
63b66e5b
CW
16312 int num_transcoders;
16313
c4a1d9e4
CW
16314 struct intel_cursor_error_state {
16315 u32 control;
16316 u32 position;
16317 u32 base;
16318 u32 size;
52331309 16319 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16320
16321 struct intel_pipe_error_state {
ddf9c536 16322 bool power_domain_on;
c4a1d9e4 16323 u32 source;
f301b1e1 16324 u32 stat;
52331309 16325 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16326
16327 struct intel_plane_error_state {
16328 u32 control;
16329 u32 stride;
16330 u32 size;
16331 u32 pos;
16332 u32 addr;
16333 u32 surface;
16334 u32 tile_offset;
52331309 16335 } plane[I915_MAX_PIPES];
63b66e5b
CW
16336
16337 struct intel_transcoder_error_state {
ddf9c536 16338 bool power_domain_on;
63b66e5b
CW
16339 enum transcoder cpu_transcoder;
16340
16341 u32 conf;
16342
16343 u32 htotal;
16344 u32 hblank;
16345 u32 hsync;
16346 u32 vtotal;
16347 u32 vblank;
16348 u32 vsync;
16349 } transcoder[4];
c4a1d9e4
CW
16350};
16351
16352struct intel_display_error_state *
16353intel_display_capture_error_state(struct drm_device *dev)
16354{
fbee40df 16355 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16356 struct intel_display_error_state *error;
63b66e5b
CW
16357 int transcoders[] = {
16358 TRANSCODER_A,
16359 TRANSCODER_B,
16360 TRANSCODER_C,
16361 TRANSCODER_EDP,
16362 };
c4a1d9e4
CW
16363 int i;
16364
63b66e5b
CW
16365 if (INTEL_INFO(dev)->num_pipes == 0)
16366 return NULL;
16367
9d1cb914 16368 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16369 if (error == NULL)
16370 return NULL;
16371
190be112 16372 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16373 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16374
055e393f 16375 for_each_pipe(dev_priv, i) {
ddf9c536 16376 error->pipe[i].power_domain_on =
f458ebbc
DV
16377 __intel_display_power_is_enabled(dev_priv,
16378 POWER_DOMAIN_PIPE(i));
ddf9c536 16379 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16380 continue;
16381
5efb3e28
VS
16382 error->cursor[i].control = I915_READ(CURCNTR(i));
16383 error->cursor[i].position = I915_READ(CURPOS(i));
16384 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16385
16386 error->plane[i].control = I915_READ(DSPCNTR(i));
16387 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16388 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16389 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16390 error->plane[i].pos = I915_READ(DSPPOS(i));
16391 }
ca291363
PZ
16392 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16393 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16394 if (INTEL_INFO(dev)->gen >= 4) {
16395 error->plane[i].surface = I915_READ(DSPSURF(i));
16396 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16397 }
16398
c4a1d9e4 16399 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16400
3abfce77 16401 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16402 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16403 }
16404
16405 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16406 if (HAS_DDI(dev_priv->dev))
16407 error->num_transcoders++; /* Account for eDP. */
16408
16409 for (i = 0; i < error->num_transcoders; i++) {
16410 enum transcoder cpu_transcoder = transcoders[i];
16411
ddf9c536 16412 error->transcoder[i].power_domain_on =
f458ebbc 16413 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16414 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16415 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16416 continue;
16417
63b66e5b
CW
16418 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16419
16420 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16421 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16422 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16423 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16424 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16425 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16426 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16427 }
16428
16429 return error;
16430}
16431
edc3d884
MK
16432#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16433
c4a1d9e4 16434void
edc3d884 16435intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16436 struct drm_device *dev,
16437 struct intel_display_error_state *error)
16438{
055e393f 16439 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16440 int i;
16441
63b66e5b
CW
16442 if (!error)
16443 return;
16444
edc3d884 16445 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16446 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16447 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16448 error->power_well_driver);
055e393f 16449 for_each_pipe(dev_priv, i) {
edc3d884 16450 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16451 err_printf(m, " Power: %s\n",
87ad3212 16452 onoff(error->pipe[i].power_domain_on));
edc3d884 16453 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16454 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16455
16456 err_printf(m, "Plane [%d]:\n", i);
16457 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16458 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16459 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16460 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16461 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16462 }
4b71a570 16463 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16464 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16465 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16466 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16467 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16468 }
16469
edc3d884
MK
16470 err_printf(m, "Cursor [%d]:\n", i);
16471 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16472 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16473 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16474 }
63b66e5b
CW
16475
16476 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16477 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16478 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16479 err_printf(m, " Power: %s\n",
87ad3212 16480 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16481 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16482 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16483 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16484 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16485 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16486 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16487 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16488 }
c4a1d9e4 16489}