Merge tag 'amlogic-dt-2' of https://git.kernel.org/pub/scm/linux/kernel/git/khilman...
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_bios.c
CommitLineData
79e53945 1/*
39507259 2 * Copyright © 2006 Intel Corporation
79e53945
JB
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
b30581a4 27
9f0e7ff4 28#include <drm/drm_dp_helper.h>
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
79e53945 31#include "i915_drv.h"
72341af4
JN
32
33#define _INTEL_BIOS_PRIVATE
34#include "intel_vbt_defs.h"
79e53945 35
dd97950a
JN
36/**
37 * DOC: Video BIOS Table (VBT)
38 *
39 * The Video BIOS Table, or VBT, provides platform and board specific
40 * configuration information to the driver that is not discoverable or available
41 * through other means. The configuration is mostly related to display
42 * hardware. The VBT is available via the ACPI OpRegion or, on older systems, in
43 * the PCI ROM.
44 *
45 * The VBT consists of a VBT Header (defined as &struct vbt_header), a BDB
46 * Header (&struct bdb_header), and a number of BIOS Data Blocks (BDB) that
47 * contain the actual configuration information. The VBT Header, and thus the
48 * VBT, begins with "$VBT" signature. The VBT Header contains the offset of the
49 * BDB Header. The data blocks are concatenated after the BDB Header. The data
50 * blocks have a 1-byte Block ID, 2-byte Block Size, and Block Size bytes of
51 * data. (Block 53, the MIPI Sequence Block is an exception.)
52 *
53 * The driver parses the VBT during load. The relevant information is stored in
54 * driver private data for ease of use, and the actual VBT is not read after
55 * that.
56 */
57
9b9d172d 58#define SLAVE_ADDR1 0x70
59#define SLAVE_ADDR2 0x72
79e53945 60
08c0888b
JN
61/* Get BDB block size given a pointer to Block ID. */
62static u32 _get_blocksize(const u8 *block_base)
63{
64 /* The MIPI Sequence Block v3+ has a separate size field. */
65 if (*block_base == BDB_MIPI_SEQUENCE && *(block_base + 3) >= 3)
66 return *((const u32 *)(block_base + 4));
67 else
68 return *((const u16 *)(block_base + 1));
69}
70
71/* Get BDB block size give a pointer to data after Block ID and Block Size. */
72static u32 get_blocksize(const void *block_data)
73{
74 return _get_blocksize(block_data - 3);
75}
76
e8ef3b4c
JN
77static const void *
78find_section(const void *_bdb, int section_id)
79e53945 79{
e8ef3b4c
JN
80 const struct bdb_header *bdb = _bdb;
81 const u8 *base = _bdb;
79e53945 82 int index = 0;
cd67d226 83 u32 total, current_size;
79e53945
JB
84 u8 current_id;
85
86 /* skip to first section */
87 index += bdb->header_size;
88 total = bdb->bdb_size;
89
90 /* walk the sections looking for section_id */
d1f13fd2 91 while (index + 3 < total) {
79e53945 92 current_id = *(base + index);
08c0888b
JN
93 current_size = _get_blocksize(base + index);
94 index += 3;
cd67d226 95
d1f13fd2
CW
96 if (index + current_size > total)
97 return NULL;
98
79e53945
JB
99 if (current_id == section_id)
100 return base + index;
d1f13fd2 101
79e53945
JB
102 index += current_size;
103 }
104
105 return NULL;
106}
107
79e53945 108static void
88631706 109fill_detail_timing_data(struct drm_display_mode *panel_fixed_mode,
99834ea4 110 const struct lvds_dvo_timing *dvo_timing)
88631706
ML
111{
112 panel_fixed_mode->hdisplay = (dvo_timing->hactive_hi << 8) |
113 dvo_timing->hactive_lo;
114 panel_fixed_mode->hsync_start = panel_fixed_mode->hdisplay +
115 ((dvo_timing->hsync_off_hi << 8) | dvo_timing->hsync_off_lo);
116 panel_fixed_mode->hsync_end = panel_fixed_mode->hsync_start +
ce2e87b4
VT
117 ((dvo_timing->hsync_pulse_width_hi << 8) |
118 dvo_timing->hsync_pulse_width_lo);
88631706
ML
119 panel_fixed_mode->htotal = panel_fixed_mode->hdisplay +
120 ((dvo_timing->hblank_hi << 8) | dvo_timing->hblank_lo);
121
122 panel_fixed_mode->vdisplay = (dvo_timing->vactive_hi << 8) |
123 dvo_timing->vactive_lo;
124 panel_fixed_mode->vsync_start = panel_fixed_mode->vdisplay +
ce2e87b4 125 ((dvo_timing->vsync_off_hi << 4) | dvo_timing->vsync_off_lo);
88631706 126 panel_fixed_mode->vsync_end = panel_fixed_mode->vsync_start +
ce2e87b4
VT
127 ((dvo_timing->vsync_pulse_width_hi << 4) |
128 dvo_timing->vsync_pulse_width_lo);
88631706
ML
129 panel_fixed_mode->vtotal = panel_fixed_mode->vdisplay +
130 ((dvo_timing->vblank_hi << 8) | dvo_timing->vblank_lo);
131 panel_fixed_mode->clock = dvo_timing->clock * 10;
132 panel_fixed_mode->type = DRM_MODE_TYPE_PREFERRED;
133
9bc35499
AJ
134 if (dvo_timing->hsync_positive)
135 panel_fixed_mode->flags |= DRM_MODE_FLAG_PHSYNC;
136 else
137 panel_fixed_mode->flags |= DRM_MODE_FLAG_NHSYNC;
138
139 if (dvo_timing->vsync_positive)
140 panel_fixed_mode->flags |= DRM_MODE_FLAG_PVSYNC;
141 else
142 panel_fixed_mode->flags |= DRM_MODE_FLAG_NVSYNC;
143
df457245
VS
144 panel_fixed_mode->width_mm = (dvo_timing->himage_hi << 8) |
145 dvo_timing->himage_lo;
146 panel_fixed_mode->height_mm = (dvo_timing->vimage_hi << 8) |
147 dvo_timing->vimage_lo;
148
88631706
ML
149 /* Some VBTs have bogus h/vtotal values */
150 if (panel_fixed_mode->hsync_end > panel_fixed_mode->htotal)
151 panel_fixed_mode->htotal = panel_fixed_mode->hsync_end + 1;
152 if (panel_fixed_mode->vsync_end > panel_fixed_mode->vtotal)
153 panel_fixed_mode->vtotal = panel_fixed_mode->vsync_end + 1;
154
155 drm_mode_set_name(panel_fixed_mode);
156}
157
99834ea4
CW
158static const struct lvds_dvo_timing *
159get_lvds_dvo_timing(const struct bdb_lvds_lfp_data *lvds_lfp_data,
160 const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs,
161 int index)
162{
163 /*
164 * the size of fp_timing varies on the different platform.
165 * So calculate the DVO timing relative offset in LVDS data
166 * entry to get the DVO timing entry
167 */
168
169 int lfp_data_size =
170 lvds_lfp_data_ptrs->ptr[1].dvo_timing_offset -
171 lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset;
172 int dvo_timing_offset =
173 lvds_lfp_data_ptrs->ptr[0].dvo_timing_offset -
174 lvds_lfp_data_ptrs->ptr[0].fp_timing_offset;
175 char *entry = (char *)lvds_lfp_data->data + lfp_data_size * index;
176
177 return (struct lvds_dvo_timing *)(entry + dvo_timing_offset);
178}
179
b0354385
TI
180/* get lvds_fp_timing entry
181 * this function may return NULL if the corresponding entry is invalid
182 */
183static const struct lvds_fp_timing *
184get_lvds_fp_timing(const struct bdb_header *bdb,
185 const struct bdb_lvds_lfp_data *data,
186 const struct bdb_lvds_lfp_data_ptrs *ptrs,
187 int index)
188{
189 size_t data_ofs = (const u8 *)data - (const u8 *)bdb;
190 u16 data_size = ((const u16 *)data)[-1]; /* stored in header */
191 size_t ofs;
192
193 if (index >= ARRAY_SIZE(ptrs->ptr))
194 return NULL;
195 ofs = ptrs->ptr[index].fp_timing_offset;
196 if (ofs < data_ofs ||
197 ofs + sizeof(struct lvds_fp_timing) > data_ofs + data_size)
198 return NULL;
199 return (const struct lvds_fp_timing *)((const u8 *)bdb + ofs);
200}
201
88631706
ML
202/* Try to find integrated panel data */
203static void
204parse_lfp_panel_data(struct drm_i915_private *dev_priv,
dcb58a40 205 const struct bdb_header *bdb)
79e53945 206{
99834ea4
CW
207 const struct bdb_lvds_options *lvds_options;
208 const struct bdb_lvds_lfp_data *lvds_lfp_data;
209 const struct bdb_lvds_lfp_data_ptrs *lvds_lfp_data_ptrs;
210 const struct lvds_dvo_timing *panel_dvo_timing;
b0354385 211 const struct lvds_fp_timing *fp_timing;
79e53945 212 struct drm_display_mode *panel_fixed_mode;
3e845c7a 213 int panel_type;
c329a4ec 214 int drrs_mode;
a0562819 215 int ret;
79e53945 216
79e53945
JB
217 lvds_options = find_section(bdb, BDB_LVDS_OPTIONS);
218 if (!lvds_options)
219 return;
220
41aa3448 221 dev_priv->vbt.lvds_dither = lvds_options->pixel_dither;
a0562819 222
6f9f4b7a 223 ret = intel_opregion_get_panel_type(dev_priv);
a0562819
VS
224 if (ret >= 0) {
225 WARN_ON(ret > 0xf);
226 panel_type = ret;
227 DRM_DEBUG_KMS("Panel type: %d (OpRegion)\n", panel_type);
228 } else {
229 if (lvds_options->panel_type > 0xf) {
230 DRM_DEBUG_KMS("Invalid VBT panel type 0x%x\n",
231 lvds_options->panel_type);
232 return;
233 }
234 panel_type = lvds_options->panel_type;
235 DRM_DEBUG_KMS("Panel type: %d (VBT)\n", panel_type);
eeeebea6 236 }
6a04002b 237
3e845c7a 238 dev_priv->vbt.panel_type = panel_type;
79e53945 239
83a7280e
PB
240 drrs_mode = (lvds_options->dps_panel_type_bits
241 >> (panel_type * 2)) & MODE_MASK;
242 /*
243 * VBT has static DRRS = 0 and seamless DRRS = 2.
244 * The below piece of code is required to adjust vbt.drrs_type
245 * to match the enum drrs_support_type.
246 */
247 switch (drrs_mode) {
248 case 0:
249 dev_priv->vbt.drrs_type = STATIC_DRRS_SUPPORT;
250 DRM_DEBUG_KMS("DRRS supported mode is static\n");
251 break;
252 case 2:
253 dev_priv->vbt.drrs_type = SEAMLESS_DRRS_SUPPORT;
254 DRM_DEBUG_KMS("DRRS supported mode is seamless\n");
255 break;
256 default:
257 dev_priv->vbt.drrs_type = DRRS_NOT_SUPPORTED;
258 DRM_DEBUG_KMS("DRRS not supported (VBT input)\n");
259 break;
260 }
261
79e53945
JB
262 lvds_lfp_data = find_section(bdb, BDB_LVDS_LFP_DATA);
263 if (!lvds_lfp_data)
264 return;
265
1b16de0b
JB
266 lvds_lfp_data_ptrs = find_section(bdb, BDB_LVDS_LFP_DATA_PTRS);
267 if (!lvds_lfp_data_ptrs)
268 return;
269
41aa3448 270 dev_priv->vbt.lvds_vbt = 1;
79e53945 271
99834ea4
CW
272 panel_dvo_timing = get_lvds_dvo_timing(lvds_lfp_data,
273 lvds_lfp_data_ptrs,
3e845c7a 274 panel_type);
79e53945 275
9a298b2a 276 panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL);
6edc3242
CW
277 if (!panel_fixed_mode)
278 return;
79e53945 279
99834ea4 280 fill_detail_timing_data(panel_fixed_mode, panel_dvo_timing);
79e53945 281
41aa3448 282 dev_priv->vbt.lfp_lvds_vbt_mode = panel_fixed_mode;
79e53945 283
28c97730 284 DRM_DEBUG_KMS("Found panel mode in BIOS VBT tables:\n");
88631706 285 drm_mode_debug_printmodeline(panel_fixed_mode);
37df9673 286
b0354385
TI
287 fp_timing = get_lvds_fp_timing(bdb, lvds_lfp_data,
288 lvds_lfp_data_ptrs,
3e845c7a 289 panel_type);
b0354385
TI
290 if (fp_timing) {
291 /* check the resolution, just to be sure */
292 if (fp_timing->x_res == panel_fixed_mode->hdisplay &&
293 fp_timing->y_res == panel_fixed_mode->vdisplay) {
41aa3448 294 dev_priv->vbt.bios_lvds_val = fp_timing->lvds_reg_val;
b0354385 295 DRM_DEBUG_KMS("VBT initial LVDS value %x\n",
41aa3448 296 dev_priv->vbt.bios_lvds_val);
b0354385
TI
297 }
298 }
88631706
ML
299}
300
f00076d2 301static void
dcb58a40
JN
302parse_lfp_backlight(struct drm_i915_private *dev_priv,
303 const struct bdb_header *bdb)
f00076d2
JN
304{
305 const struct bdb_lfp_backlight_data *backlight_data;
306 const struct bdb_lfp_backlight_data_entry *entry;
3e845c7a 307 int panel_type = dev_priv->vbt.panel_type;
f00076d2
JN
308
309 backlight_data = find_section(bdb, BDB_LVDS_BACKLIGHT);
310 if (!backlight_data)
311 return;
312
313 if (backlight_data->entry_size != sizeof(backlight_data->data[0])) {
314 DRM_DEBUG_KMS("Unsupported backlight data entry size %u\n",
315 backlight_data->entry_size);
316 return;
317 }
318
319 entry = &backlight_data->data[panel_type];
320
39fbc9c8
JN
321 dev_priv->vbt.backlight.present = entry->type == BDB_BACKLIGHT_TYPE_PWM;
322 if (!dev_priv->vbt.backlight.present) {
323 DRM_DEBUG_KMS("PWM backlight not present in VBT (type %u)\n",
324 entry->type);
325 return;
326 }
327
9a41e17d
D
328 dev_priv->vbt.backlight.type = INTEL_BACKLIGHT_DISPLAY_DDI;
329 if (bdb->version >= 191 &&
330 get_blocksize(backlight_data) >= sizeof(*backlight_data)) {
331 const struct bdb_lfp_backlight_control_method *method;
332
333 method = &backlight_data->backlight_control[panel_type];
334 dev_priv->vbt.backlight.type = method->type;
add03379 335 dev_priv->vbt.backlight.controller = method->controller;
9a41e17d
D
336 }
337
f00076d2
JN
338 dev_priv->vbt.backlight.pwm_freq_hz = entry->pwm_freq_hz;
339 dev_priv->vbt.backlight.active_low_pwm = entry->active_low_pwm;
1de6068e 340 dev_priv->vbt.backlight.min_brightness = entry->min_brightness;
f00076d2 341 DRM_DEBUG_KMS("VBT backlight PWM modulation frequency %u Hz, "
add03379 342 "active %s, min brightness %u, level %u, controller %u\n",
f00076d2
JN
343 dev_priv->vbt.backlight.pwm_freq_hz,
344 dev_priv->vbt.backlight.active_low_pwm ? "low" : "high",
1de6068e 345 dev_priv->vbt.backlight.min_brightness,
add03379
VS
346 backlight_data->level[panel_type],
347 dev_priv->vbt.backlight.controller);
f00076d2
JN
348}
349
88631706
ML
350/* Try to find sdvo panel data */
351static void
352parse_sdvo_panel_data(struct drm_i915_private *dev_priv,
dcb58a40 353 const struct bdb_header *bdb)
88631706 354{
e8ef3b4c 355 const struct lvds_dvo_timing *dvo_timing;
88631706 356 struct drm_display_mode *panel_fixed_mode;
5a1e5b6c 357 int index;
79e53945 358
4f044a88 359 index = i915_modparams.vbt_sdvo_panel_type;
c10e408a
MF
360 if (index == -2) {
361 DRM_DEBUG_KMS("Ignore SDVO panel mode from BIOS VBT tables.\n");
362 return;
363 }
364
5a1e5b6c 365 if (index == -1) {
e8ef3b4c 366 const struct bdb_sdvo_lvds_options *sdvo_lvds_options;
5a1e5b6c
CW
367
368 sdvo_lvds_options = find_section(bdb, BDB_SDVO_LVDS_OPTIONS);
369 if (!sdvo_lvds_options)
370 return;
371
372 index = sdvo_lvds_options->panel_type;
373 }
88631706
ML
374
375 dvo_timing = find_section(bdb, BDB_SDVO_PANEL_DTDS);
376 if (!dvo_timing)
377 return;
378
9a298b2a 379 panel_fixed_mode = kzalloc(sizeof(*panel_fixed_mode), GFP_KERNEL);
88631706
ML
380 if (!panel_fixed_mode)
381 return;
382
5a1e5b6c 383 fill_detail_timing_data(panel_fixed_mode, dvo_timing + index);
88631706 384
41aa3448 385 dev_priv->vbt.sdvo_lvds_vbt_mode = panel_fixed_mode;
79e53945 386
5a1e5b6c
CW
387 DRM_DEBUG_KMS("Found SDVO panel mode in BIOS VBT tables:\n");
388 drm_mode_debug_printmodeline(panel_fixed_mode);
79e53945
JB
389}
390
98f3a1dc 391static int intel_bios_ssc_frequency(struct drm_i915_private *dev_priv,
9a4114ff
BF
392 bool alternate)
393{
c56b89f1 394 switch (INTEL_GEN(dev_priv)) {
9a4114ff 395 case 2:
e91e941b 396 return alternate ? 66667 : 48000;
9a4114ff
BF
397 case 3:
398 case 4:
e91e941b 399 return alternate ? 100000 : 96000;
9a4114ff 400 default:
e91e941b 401 return alternate ? 100000 : 120000;
9a4114ff
BF
402 }
403}
404
79e53945
JB
405static void
406parse_general_features(struct drm_i915_private *dev_priv,
dcb58a40 407 const struct bdb_header *bdb)
79e53945 408{
e8ef3b4c 409 const struct bdb_general_features *general;
79e53945 410
79e53945 411 general = find_section(bdb, BDB_GENERAL_FEATURES);
34957e8c
JN
412 if (!general)
413 return;
414
415 dev_priv->vbt.int_tv_support = general->int_tv_support;
416 /* int_crt_support can't be trusted on earlier platforms */
417 if (bdb->version >= 155 &&
418 (HAS_DDI(dev_priv) || IS_VALLEYVIEW(dev_priv)))
419 dev_priv->vbt.int_crt_support = general->int_crt_support;
420 dev_priv->vbt.lvds_use_ssc = general->enable_ssc;
421 dev_priv->vbt.lvds_ssc_freq =
422 intel_bios_ssc_frequency(dev_priv, general->ssc_freq);
423 dev_priv->vbt.display_clock_mode = general->display_clock_mode;
424 dev_priv->vbt.fdi_rx_polarity_inverted = general->fdi_rx_polarity_inverted;
425 DRM_DEBUG_KMS("BDB_GENERAL_FEATURES int_tv_support %d int_crt_support %d lvds_use_ssc %d lvds_ssc_freq %d display_clock_mode %d fdi_rx_polarity_inverted %d\n",
426 dev_priv->vbt.int_tv_support,
427 dev_priv->vbt.int_crt_support,
428 dev_priv->vbt.lvds_use_ssc,
429 dev_priv->vbt.lvds_ssc_freq,
430 dev_priv->vbt.display_clock_mode,
431 dev_priv->vbt.fdi_rx_polarity_inverted);
79e53945
JB
432}
433
cc998589 434static const struct child_device_config *
e192839e 435child_device_ptr(const struct bdb_general_definitions *defs, int i)
90e4f159 436{
e192839e 437 return (const void *) &defs->devices[i * defs->child_dev_size];
90e4f159
VS
438}
439
9b9d172d 440static void
0ead5f81 441parse_sdvo_device_mapping(struct drm_i915_private *dev_priv, u8 bdb_version)
9b9d172d 442{
e192839e 443 struct sdvo_device_mapping *mapping;
cc998589 444 const struct child_device_config *child;
0ebdabe6 445 int i, count = 0;
6cc38aca
JN
446
447 /*
0ebdabe6
JN
448 * Only parse SDVO mappings on gens that could have SDVO. This isn't
449 * accurate and doesn't have to be, as long as it's not too strict.
9b9d172d 450 */
0ebdabe6
JN
451 if (!IS_GEN(dev_priv, 3, 7)) {
452 DRM_DEBUG_KMS("Skipping SDVO device mapping\n");
9b9d172d 453 return;
454 }
0ebdabe6
JN
455
456 for (i = 0, count = 0; i < dev_priv->vbt.child_dev_num; i++) {
457 child = dev_priv->vbt.child_dev + i;
458
6cc38aca
JN
459 if (child->slave_addr != SLAVE_ADDR1 &&
460 child->slave_addr != SLAVE_ADDR2) {
9b9d172d 461 /*
462 * If the slave address is neither 0x70 nor 0x72,
463 * it is not a SDVO device. Skip it.
464 */
465 continue;
466 }
6cc38aca
JN
467 if (child->dvo_port != DEVICE_PORT_DVOB &&
468 child->dvo_port != DEVICE_PORT_DVOC) {
9b9d172d 469 /* skip the incorrect SDVO port */
0206e353 470 DRM_DEBUG_KMS("Incorrect SDVO port. Skip it\n");
9b9d172d 471 continue;
472 }
28c97730 473 DRM_DEBUG_KMS("the SDVO device with slave addr %2x is found on"
6cc38aca
JN
474 " %s port\n",
475 child->slave_addr,
476 (child->dvo_port == DEVICE_PORT_DVOB) ?
477 "SDVOB" : "SDVOC");
e192839e
JN
478 mapping = &dev_priv->vbt.sdvo_mappings[child->dvo_port - 1];
479 if (!mapping->initialized) {
480 mapping->dvo_port = child->dvo_port;
481 mapping->slave_addr = child->slave_addr;
482 mapping->dvo_wiring = child->dvo_wiring;
483 mapping->ddc_pin = child->ddc_pin;
484 mapping->i2c_pin = child->i2c_pin;
485 mapping->initialized = 1;
46eb3036 486 DRM_DEBUG_KMS("SDVO device: dvo=%x, addr=%x, wiring=%d, ddc_pin=%d, i2c_pin=%d\n",
e192839e
JN
487 mapping->dvo_port,
488 mapping->slave_addr,
489 mapping->dvo_wiring,
490 mapping->ddc_pin,
491 mapping->i2c_pin);
9b9d172d 492 } else {
28c97730 493 DRM_DEBUG_KMS("Maybe one SDVO port is shared by "
9b9d172d 494 "two SDVO device.\n");
495 }
6cc38aca 496 if (child->slave2_addr) {
9b9d172d 497 /* Maybe this is a SDVO device with multiple inputs */
498 /* And the mapping info is not added */
28c97730
ZY
499 DRM_DEBUG_KMS("there exists the slave2_addr. Maybe this"
500 " is a SDVO device with multiple inputs.\n");
9b9d172d 501 }
502 count++;
503 }
504
505 if (!count) {
506 /* No SDVO device info is found */
28c97730 507 DRM_DEBUG_KMS("No SDVO device info is found in VBT\n");
9b9d172d 508 }
9b9d172d 509}
32f9d658
ZW
510
511static void
512parse_driver_features(struct drm_i915_private *dev_priv,
dcb58a40 513 const struct bdb_header *bdb)
32f9d658 514{
e8ef3b4c 515 const struct bdb_driver_features *driver;
32f9d658 516
32f9d658 517 driver = find_section(bdb, BDB_DRIVER_FEATURES);
652c393a
JB
518 if (!driver)
519 return;
520
6fca55b1 521 if (driver->lvds_config == BDB_DRIVER_FEATURE_EDP)
6aa23e65 522 dev_priv->vbt.edp.support = 1;
652c393a 523
83a7280e
PB
524 DRM_DEBUG_KMS("DRRS State Enabled:%d\n", driver->drrs_enabled);
525 /*
526 * If DRRS is not supported, drrs_type has to be set to 0.
527 * This is because, VBT is configured in such a way that
528 * static DRRS is 0 and DRRS not supported is represented by
529 * driver->drrs_enabled=false
530 */
531 if (!driver->drrs_enabled)
532 dev_priv->vbt.drrs_type = DRRS_NOT_SUPPORTED;
32f9d658
ZW
533}
534
500a8cc4 535static void
dcb58a40 536parse_edp(struct drm_i915_private *dev_priv, const struct bdb_header *bdb)
500a8cc4 537{
e8ef3b4c
JN
538 const struct bdb_edp *edp;
539 const struct edp_power_seq *edp_pps;
058727ee 540 const struct edp_fast_link_params *edp_link_params;
3e845c7a 541 int panel_type = dev_priv->vbt.panel_type;
500a8cc4
ZW
542
543 edp = find_section(bdb, BDB_EDP);
544 if (!edp) {
6aa23e65 545 if (dev_priv->vbt.edp.support)
9a30a61f 546 DRM_DEBUG_KMS("No eDP BDB found but eDP panel supported.\n");
500a8cc4
ZW
547 return;
548 }
549
550 switch ((edp->color_depth >> (panel_type * 2)) & 3) {
551 case EDP_18BPP:
6aa23e65 552 dev_priv->vbt.edp.bpp = 18;
500a8cc4
ZW
553 break;
554 case EDP_24BPP:
6aa23e65 555 dev_priv->vbt.edp.bpp = 24;
500a8cc4
ZW
556 break;
557 case EDP_30BPP:
6aa23e65 558 dev_priv->vbt.edp.bpp = 30;
500a8cc4
ZW
559 break;
560 }
5ceb0f9b 561
9f0e7ff4
JB
562 /* Get the eDP sequencing and link info */
563 edp_pps = &edp->power_seqs[panel_type];
058727ee 564 edp_link_params = &edp->fast_link_params[panel_type];
5ceb0f9b 565
6aa23e65 566 dev_priv->vbt.edp.pps = *edp_pps;
5ceb0f9b 567
e13e2b2c
JN
568 switch (edp_link_params->rate) {
569 case EDP_RATE_1_62:
6aa23e65 570 dev_priv->vbt.edp.rate = DP_LINK_BW_1_62;
e13e2b2c
JN
571 break;
572 case EDP_RATE_2_7:
6aa23e65 573 dev_priv->vbt.edp.rate = DP_LINK_BW_2_7;
e13e2b2c
JN
574 break;
575 default:
576 DRM_DEBUG_KMS("VBT has unknown eDP link rate value %u\n",
577 edp_link_params->rate);
578 break;
579 }
580
9f0e7ff4 581 switch (edp_link_params->lanes) {
e13e2b2c 582 case EDP_LANE_1:
6aa23e65 583 dev_priv->vbt.edp.lanes = 1;
9f0e7ff4 584 break;
e13e2b2c 585 case EDP_LANE_2:
6aa23e65 586 dev_priv->vbt.edp.lanes = 2;
9f0e7ff4 587 break;
e13e2b2c 588 case EDP_LANE_4:
6aa23e65 589 dev_priv->vbt.edp.lanes = 4;
9f0e7ff4 590 break;
e13e2b2c
JN
591 default:
592 DRM_DEBUG_KMS("VBT has unknown eDP lane count value %u\n",
593 edp_link_params->lanes);
594 break;
9f0e7ff4 595 }
e13e2b2c 596
9f0e7ff4 597 switch (edp_link_params->preemphasis) {
e13e2b2c 598 case EDP_PREEMPHASIS_NONE:
6aa23e65 599 dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_0;
9f0e7ff4 600 break;
e13e2b2c 601 case EDP_PREEMPHASIS_3_5dB:
6aa23e65 602 dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_1;
9f0e7ff4 603 break;
e13e2b2c 604 case EDP_PREEMPHASIS_6dB:
6aa23e65 605 dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_2;
9f0e7ff4 606 break;
e13e2b2c 607 case EDP_PREEMPHASIS_9_5dB:
6aa23e65 608 dev_priv->vbt.edp.preemphasis = DP_TRAIN_PRE_EMPH_LEVEL_3;
9f0e7ff4 609 break;
e13e2b2c
JN
610 default:
611 DRM_DEBUG_KMS("VBT has unknown eDP pre-emphasis value %u\n",
612 edp_link_params->preemphasis);
613 break;
9f0e7ff4 614 }
e13e2b2c 615
9f0e7ff4 616 switch (edp_link_params->vswing) {
e13e2b2c 617 case EDP_VSWING_0_4V:
6aa23e65 618 dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
9f0e7ff4 619 break;
e13e2b2c 620 case EDP_VSWING_0_6V:
6aa23e65 621 dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_1;
9f0e7ff4 622 break;
e13e2b2c 623 case EDP_VSWING_0_8V:
6aa23e65 624 dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
9f0e7ff4 625 break;
e13e2b2c 626 case EDP_VSWING_1_2V:
6aa23e65 627 dev_priv->vbt.edp.vswing = DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
9f0e7ff4 628 break;
e13e2b2c
JN
629 default:
630 DRM_DEBUG_KMS("VBT has unknown eDP voltage swing value %u\n",
631 edp_link_params->vswing);
632 break;
9f0e7ff4 633 }
9a57f5bb
SJ
634
635 if (bdb->version >= 173) {
636 uint8_t vswing;
637
9e458034 638 /* Don't read from VBT if module parameter has valid value*/
4f044a88
MW
639 if (i915_modparams.edp_vswing) {
640 dev_priv->vbt.edp.low_vswing =
641 i915_modparams.edp_vswing == 1;
9e458034
SJ
642 } else {
643 vswing = (edp->edp_vswing_preemph >> (panel_type * 4)) & 0xF;
06411f08 644 dev_priv->vbt.edp.low_vswing = vswing == 0;
9e458034 645 }
9a57f5bb 646 }
500a8cc4
ZW
647}
648
bfd7ebda 649static void
dcb58a40 650parse_psr(struct drm_i915_private *dev_priv, const struct bdb_header *bdb)
bfd7ebda 651{
e8ef3b4c
JN
652 const struct bdb_psr *psr;
653 const struct psr_table *psr_table;
3e845c7a 654 int panel_type = dev_priv->vbt.panel_type;
bfd7ebda
RV
655
656 psr = find_section(bdb, BDB_PSR);
657 if (!psr) {
658 DRM_DEBUG_KMS("No PSR BDB found.\n");
659 return;
660 }
661
662 psr_table = &psr->psr_table[panel_type];
663
664 dev_priv->vbt.psr.full_link = psr_table->full_link;
665 dev_priv->vbt.psr.require_aux_wakeup = psr_table->require_aux_to_wakeup;
666
667 /* Allowed VBT values goes from 0 to 15 */
668 dev_priv->vbt.psr.idle_frames = psr_table->idle_frames < 0 ? 0 :
669 psr_table->idle_frames > 15 ? 15 : psr_table->idle_frames;
670
671 switch (psr_table->lines_to_wait) {
672 case 0:
673 dev_priv->vbt.psr.lines_to_wait = PSR_0_LINES_TO_WAIT;
674 break;
675 case 1:
676 dev_priv->vbt.psr.lines_to_wait = PSR_1_LINE_TO_WAIT;
677 break;
678 case 2:
679 dev_priv->vbt.psr.lines_to_wait = PSR_4_LINES_TO_WAIT;
680 break;
681 case 3:
682 dev_priv->vbt.psr.lines_to_wait = PSR_8_LINES_TO_WAIT;
683 break;
684 default:
685 DRM_DEBUG_KMS("VBT has unknown PSR lines to wait %u\n",
686 psr_table->lines_to_wait);
687 break;
688 }
689
690 dev_priv->vbt.psr.tp1_wakeup_time = psr_table->tp1_wakeup_time;
691 dev_priv->vbt.psr.tp2_tp3_wakeup_time = psr_table->tp2_tp3_wakeup_time;
692}
693
46e58320
MC
694static void parse_dsi_backlight_ports(struct drm_i915_private *dev_priv,
695 u16 version, enum port port)
696{
697 if (!dev_priv->vbt.dsi.config->dual_link || version < 197) {
698 dev_priv->vbt.dsi.bl_ports = BIT(port);
699 if (dev_priv->vbt.dsi.config->cabc_supported)
700 dev_priv->vbt.dsi.cabc_ports = BIT(port);
701
46e58320
MC
702 return;
703 }
704
705 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
706 case DL_DCS_PORT_A:
707 dev_priv->vbt.dsi.bl_ports = BIT(PORT_A);
708 break;
709 case DL_DCS_PORT_C:
710 dev_priv->vbt.dsi.bl_ports = BIT(PORT_C);
711 break;
712 default:
713 case DL_DCS_PORT_A_AND_C:
714 dev_priv->vbt.dsi.bl_ports = BIT(PORT_A) | BIT(PORT_C);
715 break;
716 }
717
718 if (!dev_priv->vbt.dsi.config->cabc_supported)
719 return;
720
721 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
722 case DL_DCS_PORT_A:
723 dev_priv->vbt.dsi.cabc_ports = BIT(PORT_A);
724 break;
725 case DL_DCS_PORT_C:
726 dev_priv->vbt.dsi.cabc_ports = BIT(PORT_C);
727 break;
728 default:
729 case DL_DCS_PORT_A_AND_C:
730 dev_priv->vbt.dsi.cabc_ports =
731 BIT(PORT_A) | BIT(PORT_C);
732 break;
733 }
734}
735
d17c5443 736static void
0f8689f5
JN
737parse_mipi_config(struct drm_i915_private *dev_priv,
738 const struct bdb_header *bdb)
d17c5443 739{
e8ef3b4c 740 const struct bdb_mipi_config *start;
e8ef3b4c
JN
741 const struct mipi_config *config;
742 const struct mipi_pps_data *pps;
3e845c7a 743 int panel_type = dev_priv->vbt.panel_type;
46e58320 744 enum port port;
d3b542fc 745
3e6bd011 746 /* parse MIPI blocks only if LFP type is MIPI */
46e58320 747 if (!intel_bios_is_dsi_present(dev_priv, &port))
3e6bd011
SK
748 return;
749
d3b542fc
SK
750 /* Initialize this to undefined indicating no generic MIPI support */
751 dev_priv->vbt.dsi.panel_id = MIPI_DSI_UNDEFINED_PANEL_ID;
752
753 /* Block #40 is already parsed and panel_fixed_mode is
754 * stored in dev_priv->lfp_lvds_vbt_mode
755 * resuse this when needed
756 */
d17c5443 757
d3b542fc
SK
758 /* Parse #52 for panel index used from panel_type already
759 * parsed
760 */
761 start = find_section(bdb, BDB_MIPI_CONFIG);
762 if (!start) {
763 DRM_DEBUG_KMS("No MIPI config BDB found");
d17c5443
SK
764 return;
765 }
766
d3b542fc
SK
767 DRM_DEBUG_DRIVER("Found MIPI Config block, panel index = %d\n",
768 panel_type);
769
770 /*
771 * get hold of the correct configuration block and pps data as per
772 * the panel_type as index
773 */
774 config = &start->config[panel_type];
775 pps = &start->pps[panel_type];
776
777 /* store as of now full data. Trim when we realise all is not needed */
778 dev_priv->vbt.dsi.config = kmemdup(config, sizeof(struct mipi_config), GFP_KERNEL);
779 if (!dev_priv->vbt.dsi.config)
780 return;
781
782 dev_priv->vbt.dsi.pps = kmemdup(pps, sizeof(struct mipi_pps_data), GFP_KERNEL);
783 if (!dev_priv->vbt.dsi.pps) {
784 kfree(dev_priv->vbt.dsi.config);
785 return;
786 }
787
46e58320 788 parse_dsi_backlight_ports(dev_priv, bdb->version, port);
9f7c5b17 789
d3b542fc 790 /* We have mandatory mipi config blocks. Initialize as generic panel */
ea9a6baf 791 dev_priv->vbt.dsi.panel_id = MIPI_DSI_GENERIC_PANEL_ID;
0f8689f5
JN
792}
793
5db72099
JN
794/* Find the sequence block and size for the given panel. */
795static const u8 *
796find_panel_sequence_block(const struct bdb_mipi_sequence *sequence,
2a33d934 797 u16 panel_id, u32 *seq_size)
5db72099
JN
798{
799 u32 total = get_blocksize(sequence);
800 const u8 *data = &sequence->data[0];
801 u8 current_id;
2a33d934
JN
802 u32 current_size;
803 int header_size = sequence->version >= 3 ? 5 : 3;
5db72099
JN
804 int index = 0;
805 int i;
806
2a33d934
JN
807 /* skip new block size */
808 if (sequence->version >= 3)
809 data += 4;
810
811 for (i = 0; i < MAX_MIPI_CONFIGURATIONS && index < total; i++) {
812 if (index + header_size > total) {
813 DRM_ERROR("Invalid sequence block (header)\n");
814 return NULL;
815 }
816
5db72099 817 current_id = *(data + index);
2a33d934
JN
818 if (sequence->version >= 3)
819 current_size = *((const u32 *)(data + index + 1));
820 else
821 current_size = *((const u16 *)(data + index + 1));
5db72099 822
2a33d934 823 index += header_size;
5db72099
JN
824
825 if (index + current_size > total) {
826 DRM_ERROR("Invalid sequence block\n");
827 return NULL;
828 }
829
830 if (current_id == panel_id) {
831 *seq_size = current_size;
832 return data + index;
833 }
834
835 index += current_size;
836 }
837
838 DRM_ERROR("Sequence block detected but no valid configuration\n");
839
840 return NULL;
841}
842
8d3ed2f3
JN
843static int goto_next_sequence(const u8 *data, int index, int total)
844{
845 u16 len;
846
847 /* Skip Sequence Byte. */
848 for (index = index + 1; index < total; index += len) {
849 u8 operation_byte = *(data + index);
850 index++;
851
852 switch (operation_byte) {
853 case MIPI_SEQ_ELEM_END:
854 return index;
855 case MIPI_SEQ_ELEM_SEND_PKT:
856 if (index + 4 > total)
857 return 0;
858
859 len = *((const u16 *)(data + index + 2)) + 4;
860 break;
861 case MIPI_SEQ_ELEM_DELAY:
862 len = 4;
863 break;
864 case MIPI_SEQ_ELEM_GPIO:
865 len = 2;
866 break;
f4d64936
JN
867 case MIPI_SEQ_ELEM_I2C:
868 if (index + 7 > total)
869 return 0;
870 len = *(data + index + 6) + 7;
871 break;
8d3ed2f3
JN
872 default:
873 DRM_ERROR("Unknown operation byte\n");
874 return 0;
875 }
876 }
877
878 return 0;
879}
880
2a33d934
JN
881static int goto_next_sequence_v3(const u8 *data, int index, int total)
882{
883 int seq_end;
884 u16 len;
6765bd6d 885 u32 size_of_sequence;
2a33d934
JN
886
887 /*
888 * Could skip sequence based on Size of Sequence alone, but also do some
889 * checking on the structure.
890 */
891 if (total < 5) {
892 DRM_ERROR("Too small sequence size\n");
893 return 0;
894 }
895
6765bd6d
JN
896 /* Skip Sequence Byte. */
897 index++;
898
899 /*
900 * Size of Sequence. Excludes the Sequence Byte and the size itself,
901 * includes MIPI_SEQ_ELEM_END byte, excludes the final MIPI_SEQ_END
902 * byte.
903 */
904 size_of_sequence = *((const uint32_t *)(data + index));
905 index += 4;
906
907 seq_end = index + size_of_sequence;
2a33d934
JN
908 if (seq_end > total) {
909 DRM_ERROR("Invalid sequence size\n");
910 return 0;
911 }
912
6765bd6d 913 for (; index < total; index += len) {
2a33d934
JN
914 u8 operation_byte = *(data + index);
915 index++;
916
917 if (operation_byte == MIPI_SEQ_ELEM_END) {
918 if (index != seq_end) {
919 DRM_ERROR("Invalid element structure\n");
920 return 0;
921 }
922 return index;
923 }
924
925 len = *(data + index);
926 index++;
927
928 /*
929 * FIXME: Would be nice to check elements like for v1/v2 in
930 * goto_next_sequence() above.
931 */
932 switch (operation_byte) {
933 case MIPI_SEQ_ELEM_SEND_PKT:
934 case MIPI_SEQ_ELEM_DELAY:
935 case MIPI_SEQ_ELEM_GPIO:
936 case MIPI_SEQ_ELEM_I2C:
937 case MIPI_SEQ_ELEM_SPI:
938 case MIPI_SEQ_ELEM_PMIC:
939 break;
940 default:
941 DRM_ERROR("Unknown operation byte %u\n",
942 operation_byte);
943 break;
944 }
945 }
946
947 return 0;
948}
949
fb38e7ad
HG
950/*
951 * Get len of pre-fixed deassert fragment from a v1 init OTP sequence,
952 * skip all delay + gpio operands and stop at the first DSI packet op.
953 */
954static int get_init_otp_deassert_fragment_len(struct drm_i915_private *dev_priv)
955{
956 const u8 *data = dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP];
957 int index, len;
958
959 if (WARN_ON(!data || dev_priv->vbt.dsi.seq_version != 1))
960 return 0;
961
962 /* index = 1 to skip sequence byte */
963 for (index = 1; data[index] != MIPI_SEQ_ELEM_END; index += len) {
964 switch (data[index]) {
965 case MIPI_SEQ_ELEM_SEND_PKT:
966 return index == 1 ? 0 : index;
967 case MIPI_SEQ_ELEM_DELAY:
968 len = 5; /* 1 byte for operand + uint32 */
969 break;
970 case MIPI_SEQ_ELEM_GPIO:
971 len = 3; /* 1 byte for op, 1 for gpio_nr, 1 for value */
972 break;
973 default:
974 return 0;
975 }
976 }
977
978 return 0;
979}
980
981/*
982 * Some v1 VBT MIPI sequences do the deassert in the init OTP sequence.
983 * The deassert must be done before calling intel_dsi_device_ready, so for
984 * these devices we split the init OTP sequence into a deassert sequence and
985 * the actual init OTP part.
986 */
987static void fixup_mipi_sequences(struct drm_i915_private *dev_priv)
988{
989 u8 *init_otp;
990 int len;
991
992 /* Limit this to VLV for now. */
993 if (!IS_VALLEYVIEW(dev_priv))
994 return;
995
996 /* Limit this to v1 vid-mode sequences */
997 if (dev_priv->vbt.dsi.config->is_cmd_mode ||
998 dev_priv->vbt.dsi.seq_version != 1)
999 return;
1000
1001 /* Only do this if there are otp and assert seqs and no deassert seq */
1002 if (!dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] ||
1003 !dev_priv->vbt.dsi.sequence[MIPI_SEQ_ASSERT_RESET] ||
1004 dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET])
1005 return;
1006
1007 /* The deassert-sequence ends at the first DSI packet */
1008 len = get_init_otp_deassert_fragment_len(dev_priv);
1009 if (!len)
1010 return;
1011
1012 DRM_DEBUG_KMS("Using init OTP fragment to deassert reset\n");
1013
1014 /* Copy the fragment, update seq byte and terminate it */
1015 init_otp = (u8 *)dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP];
1016 dev_priv->vbt.dsi.deassert_seq = kmemdup(init_otp, len + 1, GFP_KERNEL);
1017 if (!dev_priv->vbt.dsi.deassert_seq)
1018 return;
1019 dev_priv->vbt.dsi.deassert_seq[0] = MIPI_SEQ_DEASSERT_RESET;
1020 dev_priv->vbt.dsi.deassert_seq[len] = MIPI_SEQ_ELEM_END;
1021 /* Use the copy for deassert */
1022 dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET] =
1023 dev_priv->vbt.dsi.deassert_seq;
1024 /* Replace the last byte of the fragment with init OTP seq byte */
1025 init_otp[len - 1] = MIPI_SEQ_INIT_OTP;
1026 /* And make MIPI_MIPI_SEQ_INIT_OTP point to it */
1027 dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP] = init_otp + len - 1;
1028}
1029
0f8689f5
JN
1030static void
1031parse_mipi_sequence(struct drm_i915_private *dev_priv,
1032 const struct bdb_header *bdb)
1033{
3e845c7a 1034 int panel_type = dev_priv->vbt.panel_type;
0f8689f5
JN
1035 const struct bdb_mipi_sequence *sequence;
1036 const u8 *seq_data;
2a33d934 1037 u32 seq_size;
0f8689f5 1038 u8 *data;
8d3ed2f3 1039 int index = 0;
0f8689f5
JN
1040
1041 /* Only our generic panel driver uses the sequence block. */
1042 if (dev_priv->vbt.dsi.panel_id != MIPI_DSI_GENERIC_PANEL_ID)
1043 return;
d3b542fc 1044
d3b542fc
SK
1045 sequence = find_section(bdb, BDB_MIPI_SEQUENCE);
1046 if (!sequence) {
1047 DRM_DEBUG_KMS("No MIPI Sequence found, parsing complete\n");
1048 return;
1049 }
1050
cd67d226 1051 /* Fail gracefully for forward incompatible sequence block. */
2a33d934
JN
1052 if (sequence->version >= 4) {
1053 DRM_ERROR("Unable to parse MIPI Sequence Block v%u\n",
1054 sequence->version);
cd67d226
JN
1055 return;
1056 }
1057
2a33d934 1058 DRM_DEBUG_DRIVER("Found MIPI sequence block v%u\n", sequence->version);
d3b542fc 1059
5db72099
JN
1060 seq_data = find_panel_sequence_block(sequence, panel_type, &seq_size);
1061 if (!seq_data)
d3b542fc 1062 return;
d3b542fc 1063
8d3ed2f3
JN
1064 data = kmemdup(seq_data, seq_size, GFP_KERNEL);
1065 if (!data)
d3b542fc
SK
1066 return;
1067
8d3ed2f3
JN
1068 /* Parse the sequences, store pointers to each sequence. */
1069 for (;;) {
1070 u8 seq_id = *(data + index);
1071 if (seq_id == MIPI_SEQ_END)
1072 break;
d3b542fc 1073
8d3ed2f3
JN
1074 if (seq_id >= MIPI_SEQ_MAX) {
1075 DRM_ERROR("Unknown sequence %u\n", seq_id);
d3b542fc
SK
1076 goto err;
1077 }
1078
4b4f497e
JN
1079 /* Log about presence of sequences we won't run. */
1080 if (seq_id == MIPI_SEQ_TEAR_ON || seq_id == MIPI_SEQ_TEAR_OFF)
1081 DRM_DEBUG_KMS("Unsupported sequence %u\n", seq_id);
1082
8d3ed2f3 1083 dev_priv->vbt.dsi.sequence[seq_id] = data + index;
d3b542fc 1084
2a33d934
JN
1085 if (sequence->version >= 3)
1086 index = goto_next_sequence_v3(data, index, seq_size);
1087 else
1088 index = goto_next_sequence(data, index, seq_size);
8d3ed2f3
JN
1089 if (!index) {
1090 DRM_ERROR("Invalid sequence %u\n", seq_id);
d3b542fc
SK
1091 goto err;
1092 }
d3b542fc
SK
1093 }
1094
8d3ed2f3
JN
1095 dev_priv->vbt.dsi.data = data;
1096 dev_priv->vbt.dsi.size = seq_size;
1097 dev_priv->vbt.dsi.seq_version = sequence->version;
1098
fb38e7ad
HG
1099 fixup_mipi_sequences(dev_priv);
1100
8d3ed2f3 1101 DRM_DEBUG_DRIVER("MIPI related VBT parsing complete\n");
d3b542fc 1102 return;
d3b542fc 1103
8d3ed2f3
JN
1104err:
1105 kfree(data);
ed3b6679 1106 memset(dev_priv->vbt.dsi.sequence, 0, sizeof(dev_priv->vbt.dsi.sequence));
d17c5443
SK
1107}
1108
75067dde
AK
1109static u8 translate_iboost(u8 val)
1110{
1111 static const u8 mapping[] = { 1, 3, 7 }; /* See VBT spec */
1112
1113 if (val >= ARRAY_SIZE(mapping)) {
1114 DRM_DEBUG_KMS("Unsupported I_boost value found in VBT (%d), display may not work properly\n", val);
1115 return 0;
1116 }
1117 return mapping[val];
1118}
1119
9454fa87
VS
1120static void sanitize_ddc_pin(struct drm_i915_private *dev_priv,
1121 enum port port)
1122{
1123 const struct ddi_vbt_port_info *info =
1124 &dev_priv->vbt.ddi_port_info[port];
1125 enum port p;
1126
1127 if (!info->alternate_ddc_pin)
1128 return;
1129
1130 for_each_port_masked(p, (1 << port) - 1) {
1131 struct ddi_vbt_port_info *i = &dev_priv->vbt.ddi_port_info[p];
1132
1133 if (info->alternate_ddc_pin != i->alternate_ddc_pin)
1134 continue;
1135
1136 DRM_DEBUG_KMS("port %c trying to use the same DDC pin (0x%x) as port %c, "
1137 "disabling port %c DVI/HDMI support\n",
1138 port_name(p), i->alternate_ddc_pin,
1139 port_name(port), port_name(p));
1140
1141 /*
1142 * If we have multiple ports supposedly sharing the
1143 * pin, then dvi/hdmi couldn't exist on the shared
1144 * port. Otherwise they share the same ddc bin and
1145 * system couldn't communicate with them separately.
1146 *
1147 * Due to parsing the ports in alphabetical order,
1148 * a higher port will always clobber a lower one.
1149 */
1150 i->supports_dvi = false;
1151 i->supports_hdmi = false;
1152 i->alternate_ddc_pin = 0;
1153 }
1154}
1155
1156static void sanitize_aux_ch(struct drm_i915_private *dev_priv,
1157 enum port port)
1158{
1159 const struct ddi_vbt_port_info *info =
1160 &dev_priv->vbt.ddi_port_info[port];
1161 enum port p;
1162
1163 if (!info->alternate_aux_channel)
1164 return;
1165
1166 for_each_port_masked(p, (1 << port) - 1) {
1167 struct ddi_vbt_port_info *i = &dev_priv->vbt.ddi_port_info[p];
1168
1169 if (info->alternate_aux_channel != i->alternate_aux_channel)
1170 continue;
1171
1172 DRM_DEBUG_KMS("port %c trying to use the same AUX CH (0x%x) as port %c, "
1173 "disabling port %c DP support\n",
1174 port_name(p), i->alternate_aux_channel,
1175 port_name(port), port_name(p));
1176
1177 /*
1178 * If we have multiple ports supposedlt sharing the
1179 * aux channel, then DP couldn't exist on the shared
1180 * port. Otherwise they share the same aux channel
1181 * and system couldn't communicate with them separately.
1182 *
1183 * Due to parsing the ports in alphabetical order,
1184 * a higher port will always clobber a lower one.
1185 */
1186 i->supports_dp = false;
1187 i->alternate_aux_channel = 0;
1188 }
1189}
1190
9c3b2689 1191static const u8 cnp_ddc_pin_map[] = {
3393ce1e 1192 [0] = 0, /* N/A */
9c3b2689
RV
1193 [DDC_BUS_DDI_B] = GMBUS_PIN_1_BXT,
1194 [DDC_BUS_DDI_C] = GMBUS_PIN_2_BXT,
1195 [DDC_BUS_DDI_D] = GMBUS_PIN_4_CNP, /* sic */
1196 [DDC_BUS_DDI_F] = GMBUS_PIN_3_BXT, /* sic */
1197};
1198
1199static u8 map_ddc_pin(struct drm_i915_private *dev_priv, u8 vbt_pin)
1200{
a8e6f388 1201 if (HAS_PCH_CNP(dev_priv)) {
3393ce1e 1202 if (vbt_pin < ARRAY_SIZE(cnp_ddc_pin_map)) {
a8e6f388 1203 return cnp_ddc_pin_map[vbt_pin];
3393ce1e 1204 } else {
a8e6f388
RV
1205 DRM_DEBUG_KMS("Ignoring alternate pin: VBT claims DDC pin %d, which is not valid for this platform\n", vbt_pin);
1206 return 0;
1207 }
1208 }
9c3b2689
RV
1209
1210 return vbt_pin;
1211}
1212
6acab15a 1213static void parse_ddi_port(struct drm_i915_private *dev_priv, enum port port,
0ead5f81 1214 u8 bdb_version)
6acab15a 1215{
cc998589 1216 struct child_device_config *it, *child = NULL;
6acab15a
PZ
1217 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
1218 uint8_t hdmi_level_shift;
1219 int i, j;
554d6af5 1220 bool is_dvi, is_hdmi, is_dp, is_edp, is_crt;
11c1b657 1221 uint8_t aux_channel, ddc_pin;
6acab15a 1222 /* Each DDI port can have more than one value on the "DVO Port" field,
b5273d72
JN
1223 * so look for all the possible values for each port.
1224 */
2800e4c2
RV
1225 int dvo_ports[][3] = {
1226 {DVO_PORT_HDMIA, DVO_PORT_DPA, -1},
1227 {DVO_PORT_HDMIB, DVO_PORT_DPB, -1},
1228 {DVO_PORT_HDMIC, DVO_PORT_DPC, -1},
1229 {DVO_PORT_HDMID, DVO_PORT_DPD, -1},
1230 {DVO_PORT_CRT, DVO_PORT_HDMIE, DVO_PORT_DPE},
841b5ed7 1231 {DVO_PORT_HDMIF, DVO_PORT_DPF, -1},
6acab15a
PZ
1232 };
1233
b5273d72
JN
1234 /*
1235 * Find the first child device to reference the port, report if more
1236 * than one found.
1237 */
6acab15a
PZ
1238 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
1239 it = dev_priv->vbt.child_dev + i;
1240
2800e4c2 1241 for (j = 0; j < 3; j++) {
6acab15a
PZ
1242 if (dvo_ports[port][j] == -1)
1243 break;
1244
cc998589 1245 if (it->dvo_port == dvo_ports[port][j]) {
6acab15a 1246 if (child) {
b5273d72 1247 DRM_DEBUG_KMS("More than one child device for port %c in VBT, using the first.\n",
6acab15a 1248 port_name(port));
b5273d72
JN
1249 } else {
1250 child = it;
6acab15a 1251 }
6acab15a
PZ
1252 }
1253 }
1254 }
1255 if (!child)
1256 return;
1257
cc998589 1258 aux_channel = child->aux_channel;
6bf19e7c 1259
cc998589
JN
1260 is_dvi = child->device_type & DEVICE_TYPE_TMDS_DVI_SIGNALING;
1261 is_dp = child->device_type & DEVICE_TYPE_DISPLAYPORT_OUTPUT;
1262 is_crt = child->device_type & DEVICE_TYPE_ANALOG_OUTPUT;
1263 is_hdmi = is_dvi && (child->device_type & DEVICE_TYPE_NOT_HDMI_OUTPUT) == 0;
1264 is_edp = is_dp && (child->device_type & DEVICE_TYPE_INTERNAL_CONNECTOR);
554d6af5 1265
d27ffc1d
JN
1266 if (port == PORT_A && is_dvi) {
1267 DRM_DEBUG_KMS("VBT claims port A supports DVI%s, ignoring\n",
1268 is_hdmi ? "/HDMI" : "");
1269 is_dvi = false;
1270 is_hdmi = false;
1271 }
1272
2ba7d7e0
JN
1273 if (port == PORT_A && is_dvi) {
1274 DRM_DEBUG_KMS("VBT claims port A supports DVI%s, ignoring\n",
1275 is_hdmi ? "/HDMI" : "");
1276 is_dvi = false;
1277 is_hdmi = false;
1278 }
1279
311a2094
PZ
1280 info->supports_dvi = is_dvi;
1281 info->supports_hdmi = is_hdmi;
1282 info->supports_dp = is_dp;
a98d9c1d 1283 info->supports_edp = is_edp;
311a2094 1284
554d6af5
PZ
1285 DRM_DEBUG_KMS("Port %c VBT info: DP:%d HDMI:%d DVI:%d EDP:%d CRT:%d\n",
1286 port_name(port), is_dp, is_hdmi, is_dvi, is_edp, is_crt);
1287
1288 if (is_edp && is_dvi)
1289 DRM_DEBUG_KMS("Internal DP port %c is TMDS compatible\n",
1290 port_name(port));
1291 if (is_crt && port != PORT_E)
1292 DRM_DEBUG_KMS("Port %c is analog\n", port_name(port));
1293 if (is_crt && (is_dvi || is_dp))
1294 DRM_DEBUG_KMS("Analog port %c is also DP or TMDS compatible\n",
1295 port_name(port));
1296 if (is_dvi && (port == PORT_A || port == PORT_E))
9b13494c 1297 DRM_DEBUG_KMS("Port %c is TMDS compatible\n", port_name(port));
554d6af5
PZ
1298 if (!is_dvi && !is_dp && !is_crt)
1299 DRM_DEBUG_KMS("Port %c is not DP/TMDS/CRT compatible\n",
1300 port_name(port));
1301 if (is_edp && (port == PORT_B || port == PORT_C || port == PORT_E))
1302 DRM_DEBUG_KMS("Port %c is internal DP\n", port_name(port));
6bf19e7c
PZ
1303
1304 if (is_dvi) {
a3520b89
JN
1305 ddc_pin = map_ddc_pin(dev_priv, child->ddc_pin);
1306 if (intel_gmbus_is_valid_pin(dev_priv, ddc_pin)) {
1307 info->alternate_ddc_pin = ddc_pin;
1308 sanitize_ddc_pin(dev_priv, port);
1309 } else {
1310 DRM_DEBUG_KMS("Port %c has invalid DDC pin %d, "
1311 "sticking to defaults\n",
1312 port_name(port), ddc_pin);
1313 }
6bf19e7c
PZ
1314 }
1315
1316 if (is_dp) {
9454fa87
VS
1317 info->alternate_aux_channel = aux_channel;
1318
1319 sanitize_aux_ch(dev_priv, port);
6bf19e7c
PZ
1320 }
1321
0ead5f81 1322 if (bdb_version >= 158) {
6acab15a 1323 /* The VBT HDMI level shift values match the table we have. */
cc998589 1324 hdmi_level_shift = child->hdmi_level_shifter_value;
ce4dd49e
DL
1325 DRM_DEBUG_KMS("VBT HDMI level shift for port %c: %d\n",
1326 port_name(port),
1327 hdmi_level_shift);
1328 info->hdmi_level_shift = hdmi_level_shift;
6acab15a 1329 }
75067dde 1330
d6038611
VS
1331 if (bdb_version >= 204) {
1332 int max_tmds_clock;
1333
1334 switch (child->hdmi_max_data_rate) {
1335 default:
1336 MISSING_CASE(child->hdmi_max_data_rate);
1337 /* fall through */
1338 case HDMI_MAX_DATA_RATE_PLATFORM:
1339 max_tmds_clock = 0;
1340 break;
1341 case HDMI_MAX_DATA_RATE_297:
1342 max_tmds_clock = 297000;
1343 break;
1344 case HDMI_MAX_DATA_RATE_165:
1345 max_tmds_clock = 165000;
1346 break;
1347 }
1348
1349 if (max_tmds_clock)
1350 DRM_DEBUG_KMS("VBT HDMI max TMDS clock for port %c: %d kHz\n",
1351 port_name(port), max_tmds_clock);
1352 info->max_tmds_clock = max_tmds_clock;
1353 }
1354
75067dde 1355 /* Parse the I_boost config for SKL and above */
0ead5f81 1356 if (bdb_version >= 196 && child->iboost) {
f22bb358 1357 info->dp_boost_level = translate_iboost(child->dp_iboost_level);
75067dde
AK
1358 DRM_DEBUG_KMS("VBT (e)DP boost level for port %c: %d\n",
1359 port_name(port), info->dp_boost_level);
f22bb358 1360 info->hdmi_boost_level = translate_iboost(child->hdmi_iboost_level);
75067dde
AK
1361 DRM_DEBUG_KMS("VBT HDMI boost level for port %c: %d\n",
1362 port_name(port), info->hdmi_boost_level);
1363 }
99b91bda
JN
1364
1365 /* DP max link rate for CNL+ */
1366 if (bdb_version >= 216) {
1367 switch (child->dp_max_link_rate) {
1368 default:
1369 case VBT_DP_MAX_LINK_RATE_HBR3:
1370 info->dp_max_link_rate = 810000;
1371 break;
1372 case VBT_DP_MAX_LINK_RATE_HBR2:
1373 info->dp_max_link_rate = 540000;
1374 break;
1375 case VBT_DP_MAX_LINK_RATE_HBR:
1376 info->dp_max_link_rate = 270000;
1377 break;
1378 case VBT_DP_MAX_LINK_RATE_LBR:
1379 info->dp_max_link_rate = 162000;
1380 break;
1381 }
1382 DRM_DEBUG_KMS("VBT DP max link rate for port %c: %d\n",
1383 port_name(port), info->dp_max_link_rate);
1384 }
6acab15a
PZ
1385}
1386
0ead5f81 1387static void parse_ddi_ports(struct drm_i915_private *dev_priv, u8 bdb_version)
6acab15a 1388{
6acab15a
PZ
1389 enum port port;
1390
348e4058 1391 if (!HAS_DDI(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6acab15a
PZ
1392 return;
1393
1394 if (!dev_priv->vbt.child_dev_num)
1395 return;
1396
0ead5f81 1397 if (bdb_version < 155)
6acab15a
PZ
1398 return;
1399
1400 for (port = PORT_A; port < I915_MAX_PORTS; port++)
0ead5f81 1401 parse_ddi_port(dev_priv, port, bdb_version);
6acab15a
PZ
1402}
1403
6363ee6f 1404static void
b3ca1f43
JN
1405parse_general_definitions(struct drm_i915_private *dev_priv,
1406 const struct bdb_header *bdb)
6363ee6f 1407{
e192839e
JN
1408 const struct bdb_general_definitions *defs;
1409 const struct child_device_config *child;
6363ee6f 1410 int i, child_device_num, count;
e2d6cf7f
DW
1411 u8 expected_size;
1412 u16 block_size;
b3ca1f43 1413 int bus_pin;
6363ee6f 1414
e192839e
JN
1415 defs = find_section(bdb, BDB_GENERAL_DEFINITIONS);
1416 if (!defs) {
44834a67 1417 DRM_DEBUG_KMS("No general definition block is found, no devices defined.\n");
6363ee6f
ZY
1418 return;
1419 }
b3ca1f43
JN
1420
1421 block_size = get_blocksize(defs);
1422 if (block_size < sizeof(*defs)) {
1423 DRM_DEBUG_KMS("General definitions block too small (%u)\n",
1424 block_size);
1425 return;
1426 }
1427
1428 bus_pin = defs->crt_ddc_gmbus_pin;
1429 DRM_DEBUG_KMS("crt_ddc_bus_pin: %d\n", bus_pin);
1430 if (intel_gmbus_is_valid_pin(dev_priv, bus_pin))
1431 dev_priv->vbt.crt_ddc_pin = bus_pin;
1432
7244f309
VS
1433 if (bdb->version < 106) {
1434 expected_size = 22;
fa05178c 1435 } else if (bdb->version < 111) {
52b69c84
VS
1436 expected_size = 27;
1437 } else if (bdb->version < 195) {
21907e72 1438 expected_size = LEGACY_CHILD_DEVICE_CONFIG_SIZE;
e2d6cf7f
DW
1439 } else if (bdb->version == 195) {
1440 expected_size = 37;
c4fb60b9 1441 } else if (bdb->version <= 215) {
e2d6cf7f 1442 expected_size = 38;
c4fb60b9
JN
1443 } else if (bdb->version <= 216) {
1444 expected_size = 39;
e2d6cf7f 1445 } else {
c4fb60b9
JN
1446 expected_size = sizeof(*child);
1447 BUILD_BUG_ON(sizeof(*child) < 39);
e2d6cf7f
DW
1448 DRM_DEBUG_DRIVER("Expected child device config size for VBT version %u not known; assuming %u\n",
1449 bdb->version, expected_size);
1450 }
1451
e2d6cf7f 1452 /* Flag an error for unexpected size, but continue anyway. */
e192839e 1453 if (defs->child_dev_size != expected_size)
e2d6cf7f 1454 DRM_ERROR("Unexpected child device config size %u (expected %u for VBT version %u)\n",
e192839e 1455 defs->child_dev_size, expected_size, bdb->version);
e2d6cf7f 1456
52b69c84 1457 /* The legacy sized child device config is the minimum we need. */
e192839e 1458 if (defs->child_dev_size < LEGACY_CHILD_DEVICE_CONFIG_SIZE) {
52b69c84 1459 DRM_DEBUG_KMS("Child device config size %u is too small.\n",
e192839e 1460 defs->child_dev_size);
52b69c84
VS
1461 return;
1462 }
1463
6363ee6f 1464 /* get the number of child device */
e192839e 1465 child_device_num = (block_size - sizeof(*defs)) / defs->child_dev_size;
6363ee6f
ZY
1466 count = 0;
1467 /* get the number of child device that is present */
1468 for (i = 0; i < child_device_num; i++) {
e192839e 1469 child = child_device_ptr(defs, i);
53f6b243 1470 if (!child->device_type)
6363ee6f 1471 continue;
6363ee6f
ZY
1472 count++;
1473 }
1474 if (!count) {
0206e353 1475 DRM_DEBUG_KMS("no child dev is parsed from VBT\n");
6363ee6f
ZY
1476 return;
1477 }
e192839e 1478 dev_priv->vbt.child_dev = kcalloc(count, sizeof(*child), GFP_KERNEL);
41aa3448 1479 if (!dev_priv->vbt.child_dev) {
6363ee6f
ZY
1480 DRM_DEBUG_KMS("No memory space for child device\n");
1481 return;
1482 }
1483
41aa3448 1484 dev_priv->vbt.child_dev_num = count;
6363ee6f
ZY
1485 count = 0;
1486 for (i = 0; i < child_device_num; i++) {
e192839e 1487 child = child_device_ptr(defs, i);
53f6b243 1488 if (!child->device_type)
6363ee6f 1489 continue;
3e6bd011 1490
e2d6cf7f
DW
1491 /*
1492 * Copy as much as we know (sizeof) and is available
1493 * (child_dev_size) of the child device. Accessing the data must
1494 * depend on VBT version.
1495 */
127704f5 1496 memcpy(dev_priv->vbt.child_dev + count, child,
e192839e 1497 min_t(size_t, defs->child_dev_size, sizeof(*child)));
127704f5 1498 count++;
6363ee6f 1499 }
6363ee6f 1500}
44834a67 1501
bb1d1329 1502/* Common defaults which may be overridden by VBT. */
6a04002b
SQ
1503static void
1504init_vbt_defaults(struct drm_i915_private *dev_priv)
1505{
6acab15a 1506 enum port port;
9a4114ff 1507
988c7015 1508 dev_priv->vbt.crt_ddc_pin = GMBUS_PIN_VGADDC;
6a04002b 1509
56c4b63a
JN
1510 /* Default to having backlight */
1511 dev_priv->vbt.backlight.present = true;
1512
6a04002b 1513 /* LFP panel data */
41aa3448
RV
1514 dev_priv->vbt.lvds_dither = 1;
1515 dev_priv->vbt.lvds_vbt = 0;
6a04002b
SQ
1516
1517 /* SDVO panel data */
41aa3448 1518 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
6a04002b
SQ
1519
1520 /* general features */
41aa3448
RV
1521 dev_priv->vbt.int_tv_support = 1;
1522 dev_priv->vbt.int_crt_support = 1;
9a4114ff
BF
1523
1524 /* Default to using SSC */
41aa3448 1525 dev_priv->vbt.lvds_use_ssc = 1;
f69e5156
DL
1526 /*
1527 * Core/SandyBridge/IvyBridge use alternative (120MHz) reference
1528 * clock for LVDS.
1529 */
98f3a1dc
JN
1530 dev_priv->vbt.lvds_ssc_freq = intel_bios_ssc_frequency(dev_priv,
1531 !HAS_PCH_SPLIT(dev_priv));
e91e941b 1532 DRM_DEBUG_KMS("Set default to SSC at %d kHz\n", dev_priv->vbt.lvds_ssc_freq);
6acab15a
PZ
1533
1534 for (port = PORT_A; port < I915_MAX_PORTS; port++) {
311a2094
PZ
1535 struct ddi_vbt_port_info *info =
1536 &dev_priv->vbt.ddi_port_info[port];
1537
ce4dd49e 1538 info->hdmi_level_shift = HDMI_LEVEL_SHIFT_UNKNOWN;
bb1d1329
JN
1539 }
1540}
1541
1542/* Defaults to initialize only if there is no VBT. */
1543static void
1544init_vbt_missing_defaults(struct drm_i915_private *dev_priv)
1545{
1546 enum port port;
1547
1548 for (port = PORT_A; port < I915_MAX_PORTS; port++) {
1549 struct ddi_vbt_port_info *info =
1550 &dev_priv->vbt.ddi_port_info[port];
311a2094
PZ
1551
1552 info->supports_dvi = (port != PORT_A && port != PORT_E);
1553 info->supports_hdmi = info->supports_dvi;
1554 info->supports_dp = (port != PORT_E);
6acab15a 1555 }
6a04002b
SQ
1556}
1557
caf37fa4
JN
1558static const struct bdb_header *get_bdb_header(const struct vbt_header *vbt)
1559{
1560 const void *_vbt = vbt;
1561
1562 return _vbt + vbt->bdb_offset;
1563}
1564
f0067a31
JN
1565/**
1566 * intel_bios_is_valid_vbt - does the given buffer contain a valid VBT
1567 * @buf: pointer to a buffer to validate
1568 * @size: size of the buffer
1569 *
1570 * Returns true on valid VBT.
1571 */
1572bool intel_bios_is_valid_vbt(const void *buf, size_t size)
3dd4e846 1573{
f0067a31 1574 const struct vbt_header *vbt = buf;
dcb58a40 1575 const struct bdb_header *bdb;
3dd4e846 1576
caf37fa4 1577 if (!vbt)
f0067a31 1578 return false;
caf37fa4 1579
f0067a31 1580 if (sizeof(struct vbt_header) > size) {
3dd4e846 1581 DRM_DEBUG_DRIVER("VBT header incomplete\n");
f0067a31 1582 return false;
3dd4e846
CW
1583 }
1584
1585 if (memcmp(vbt->signature, "$VBT", 4)) {
1586 DRM_DEBUG_DRIVER("VBT invalid signature\n");
f0067a31 1587 return false;
3dd4e846
CW
1588 }
1589
e8f9ae9b
CW
1590 if (range_overflows_t(size_t,
1591 vbt->bdb_offset,
1592 sizeof(struct bdb_header),
1593 size)) {
3dd4e846 1594 DRM_DEBUG_DRIVER("BDB header incomplete\n");
f0067a31 1595 return false;
3dd4e846
CW
1596 }
1597
caf37fa4 1598 bdb = get_bdb_header(vbt);
e8f9ae9b 1599 if (range_overflows_t(size_t, vbt->bdb_offset, bdb->bdb_size, size)) {
3dd4e846 1600 DRM_DEBUG_DRIVER("BDB incomplete\n");
f0067a31 1601 return false;
3dd4e846
CW
1602 }
1603
caf37fa4 1604 return vbt;
3dd4e846
CW
1605}
1606
caf37fa4 1607static const struct vbt_header *find_vbt(void __iomem *bios, size_t size)
b34a991a 1608{
b34a991a
JN
1609 size_t i;
1610
1611 /* Scour memory looking for the VBT signature. */
1612 for (i = 0; i + 4 < size; i++) {
f0067a31 1613 void *vbt;
115719fc 1614
f0067a31
JN
1615 if (ioread32(bios + i) != *((const u32 *) "$VBT"))
1616 continue;
1617
1618 /*
1619 * This is the one place where we explicitly discard the address
1620 * space (__iomem) of the BIOS/VBT.
1621 */
1622 vbt = (void __force *) bios + i;
1623 if (intel_bios_is_valid_vbt(vbt, size - i))
1624 return vbt;
1625
1626 break;
b34a991a
JN
1627 }
1628
f0067a31 1629 return NULL;
b34a991a
JN
1630}
1631
79e53945 1632/**
8b8e1a89 1633 * intel_bios_init - find VBT and initialize settings from the BIOS
dd97950a 1634 * @dev_priv: i915 device instance
79e53945 1635 *
66578857
JN
1636 * Parse and initialize settings from the Video BIOS Tables (VBT). If the VBT
1637 * was not found in ACPI OpRegion, try to find it in PCI ROM first. Also
1638 * initialize some defaults if the VBT is not present at all.
79e53945 1639 */
66578857 1640void intel_bios_init(struct drm_i915_private *dev_priv)
79e53945 1641{
91c8a326 1642 struct pci_dev *pdev = dev_priv->drm.pdev;
f0067a31 1643 const struct vbt_header *vbt = dev_priv->opregion.vbt;
caf37fa4 1644 const struct bdb_header *bdb;
44834a67
CW
1645 u8 __iomem *bios = NULL;
1646
66578857
JN
1647 if (HAS_PCH_NOP(dev_priv)) {
1648 DRM_DEBUG_KMS("Skipping VBT init due to disabled display.\n");
1649 return;
1650 }
ab5c608b 1651
6a04002b 1652 init_vbt_defaults(dev_priv);
f899fc64 1653
66578857 1654 /* If the OpRegion does not have VBT, look in PCI ROM. */
f0067a31 1655 if (!vbt) {
b34a991a 1656 size_t size;
79e53945 1657
44834a67
CW
1658 bios = pci_map_rom(pdev, &size);
1659 if (!bios)
66578857 1660 goto out;
44834a67 1661
caf37fa4 1662 vbt = find_vbt(bios, size);
66578857
JN
1663 if (!vbt)
1664 goto out;
e2051c44
JN
1665
1666 DRM_DEBUG_KMS("Found valid VBT in PCI ROM\n");
44834a67 1667 }
79e53945 1668
caf37fa4
JN
1669 bdb = get_bdb_header(vbt);
1670
3556dd40
JN
1671 DRM_DEBUG_KMS("VBT signature \"%.*s\", BDB version %d\n",
1672 (int)sizeof(vbt->signature), vbt->signature, bdb->version);
e2051c44 1673
79e53945
JB
1674 /* Grab useful general definitions */
1675 parse_general_features(dev_priv, bdb);
db545019 1676 parse_general_definitions(dev_priv, bdb);
88631706 1677 parse_lfp_panel_data(dev_priv, bdb);
f00076d2 1678 parse_lfp_backlight(dev_priv, bdb);
88631706 1679 parse_sdvo_panel_data(dev_priv, bdb);
32f9d658 1680 parse_driver_features(dev_priv, bdb);
500a8cc4 1681 parse_edp(dev_priv, bdb);
bfd7ebda 1682 parse_psr(dev_priv, bdb);
0f8689f5
JN
1683 parse_mipi_config(dev_priv, bdb);
1684 parse_mipi_sequence(dev_priv, bdb);
0ebdabe6
JN
1685
1686 /* Further processing on pre-parsed data */
0ead5f81
JN
1687 parse_sdvo_device_mapping(dev_priv, bdb->version);
1688 parse_ddi_ports(dev_priv, bdb->version);
32f9d658 1689
66578857 1690out:
bb1d1329 1691 if (!vbt) {
66578857 1692 DRM_INFO("Failed to find VBIOS tables (VBT)\n");
bb1d1329
JN
1693 init_vbt_missing_defaults(dev_priv);
1694 }
66578857 1695
44834a67
CW
1696 if (bios)
1697 pci_unmap_rom(pdev, bios);
79e53945 1698}
3bdd14d5 1699
785f076b
HG
1700/**
1701 * intel_bios_cleanup - Free any resources allocated by intel_bios_init()
1702 * @dev_priv: i915 device instance
1703 */
1704void intel_bios_cleanup(struct drm_i915_private *dev_priv)
1705{
1706 kfree(dev_priv->vbt.child_dev);
1707 dev_priv->vbt.child_dev = NULL;
1708 dev_priv->vbt.child_dev_num = 0;
1709 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1710 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1711 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1712 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
e1b86c85
HG
1713 kfree(dev_priv->vbt.dsi.data);
1714 dev_priv->vbt.dsi.data = NULL;
1715 kfree(dev_priv->vbt.dsi.pps);
1716 dev_priv->vbt.dsi.pps = NULL;
1717 kfree(dev_priv->vbt.dsi.config);
1718 dev_priv->vbt.dsi.config = NULL;
fb38e7ad
HG
1719 kfree(dev_priv->vbt.dsi.deassert_seq);
1720 dev_priv->vbt.dsi.deassert_seq = NULL;
785f076b
HG
1721}
1722
3bdd14d5
JN
1723/**
1724 * intel_bios_is_tv_present - is integrated TV present in VBT
1725 * @dev_priv: i915 device instance
1726 *
1727 * Return true if TV is present. If no child devices were parsed from VBT,
1728 * assume TV is present.
1729 */
1730bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv)
1731{
cc998589 1732 const struct child_device_config *child;
3bdd14d5
JN
1733 int i;
1734
1735 if (!dev_priv->vbt.int_tv_support)
1736 return false;
1737
1738 if (!dev_priv->vbt.child_dev_num)
1739 return true;
1740
1741 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589 1742 child = dev_priv->vbt.child_dev + i;
3bdd14d5
JN
1743 /*
1744 * If the device type is not TV, continue.
1745 */
cc998589 1746 switch (child->device_type) {
3bdd14d5
JN
1747 case DEVICE_TYPE_INT_TV:
1748 case DEVICE_TYPE_TV:
1749 case DEVICE_TYPE_TV_SVIDEO_COMPOSITE:
1750 break;
1751 default:
1752 continue;
1753 }
1754 /* Only when the addin_offset is non-zero, it is regarded
1755 * as present.
1756 */
cc998589 1757 if (child->addin_offset)
3bdd14d5
JN
1758 return true;
1759 }
1760
1761 return false;
1762}
5a69d13d
JN
1763
1764/**
1765 * intel_bios_is_lvds_present - is LVDS present in VBT
1766 * @dev_priv: i915 device instance
1767 * @i2c_pin: i2c pin for LVDS if present
1768 *
1769 * Return true if LVDS is present. If no child devices were parsed from VBT,
1770 * assume LVDS is present.
1771 */
1772bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin)
1773{
cc998589 1774 const struct child_device_config *child;
5a69d13d
JN
1775 int i;
1776
1777 if (!dev_priv->vbt.child_dev_num)
1778 return true;
1779
1780 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589 1781 child = dev_priv->vbt.child_dev + i;
5a69d13d
JN
1782
1783 /* If the device type is not LFP, continue.
1784 * We have to check both the new identifiers as well as the
1785 * old for compatibility with some BIOSes.
1786 */
1787 if (child->device_type != DEVICE_TYPE_INT_LFP &&
1788 child->device_type != DEVICE_TYPE_LFP)
1789 continue;
1790
1791 if (intel_gmbus_is_valid_pin(dev_priv, child->i2c_pin))
1792 *i2c_pin = child->i2c_pin;
1793
1794 /* However, we cannot trust the BIOS writers to populate
1795 * the VBT correctly. Since LVDS requires additional
1796 * information from AIM blocks, a non-zero addin offset is
1797 * a good indicator that the LVDS is actually present.
1798 */
1799 if (child->addin_offset)
1800 return true;
1801
1802 /* But even then some BIOS writers perform some black magic
1803 * and instantiate the device without reference to any
1804 * additional data. Trust that if the VBT was written into
1805 * the OpRegion then they have validated the LVDS's existence.
1806 */
1807 if (dev_priv->opregion.vbt)
1808 return true;
1809 }
1810
1811 return false;
1812}
951d9efe 1813
22f35042
VS
1814/**
1815 * intel_bios_is_port_present - is the specified digital port present
1816 * @dev_priv: i915 device instance
1817 * @port: port to check
1818 *
1819 * Return true if the device in %port is present.
1820 */
1821bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port)
1822{
cc998589 1823 const struct child_device_config *child;
22f35042
VS
1824 static const struct {
1825 u16 dp, hdmi;
1826 } port_mapping[] = {
1827 [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, },
1828 [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, },
1829 [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, },
1830 [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, },
841b5ed7 1831 [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, },
22f35042
VS
1832 };
1833 int i;
1834
1835 /* FIXME maybe deal with port A as well? */
1836 if (WARN_ON(port == PORT_A) || port >= ARRAY_SIZE(port_mapping))
1837 return false;
1838
1839 if (!dev_priv->vbt.child_dev_num)
1840 return false;
1841
1842 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589
JN
1843 child = dev_priv->vbt.child_dev + i;
1844
1845 if ((child->dvo_port == port_mapping[port].dp ||
1846 child->dvo_port == port_mapping[port].hdmi) &&
1847 (child->device_type & (DEVICE_TYPE_TMDS_DVI_SIGNALING |
1848 DEVICE_TYPE_DISPLAYPORT_OUTPUT)))
22f35042
VS
1849 return true;
1850 }
1851
1852 return false;
1853}
1854
951d9efe
JN
1855/**
1856 * intel_bios_is_port_edp - is the device in given port eDP
1857 * @dev_priv: i915 device instance
1858 * @port: port to check
1859 *
1860 * Return true if the device in %port is eDP.
1861 */
1862bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
1863{
cc998589 1864 const struct child_device_config *child;
951d9efe
JN
1865 static const short port_mapping[] = {
1866 [PORT_B] = DVO_PORT_DPB,
1867 [PORT_C] = DVO_PORT_DPC,
1868 [PORT_D] = DVO_PORT_DPD,
1869 [PORT_E] = DVO_PORT_DPE,
841b5ed7 1870 [PORT_F] = DVO_PORT_DPF,
951d9efe
JN
1871 };
1872 int i;
1873
a98d9c1d
ID
1874 if (HAS_DDI(dev_priv))
1875 return dev_priv->vbt.ddi_port_info[port].supports_edp;
1876
951d9efe
JN
1877 if (!dev_priv->vbt.child_dev_num)
1878 return false;
1879
1880 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589 1881 child = dev_priv->vbt.child_dev + i;
951d9efe 1882
cc998589
JN
1883 if (child->dvo_port == port_mapping[port] &&
1884 (child->device_type & DEVICE_TYPE_eDP_BITS) ==
951d9efe
JN
1885 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
1886 return true;
1887 }
1888
1889 return false;
1890}
7137aec1 1891
cc998589 1892static bool child_dev_is_dp_dual_mode(const struct child_device_config *child,
7a17995a 1893 enum port port)
d6199256
VS
1894{
1895 static const struct {
1896 u16 dp, hdmi;
1897 } port_mapping[] = {
1898 /*
1899 * Buggy VBTs may declare DP ports as having
1900 * HDMI type dvo_port :( So let's check both.
1901 */
1902 [PORT_B] = { DVO_PORT_DPB, DVO_PORT_HDMIB, },
1903 [PORT_C] = { DVO_PORT_DPC, DVO_PORT_HDMIC, },
1904 [PORT_D] = { DVO_PORT_DPD, DVO_PORT_HDMID, },
1905 [PORT_E] = { DVO_PORT_DPE, DVO_PORT_HDMIE, },
841b5ed7 1906 [PORT_F] = { DVO_PORT_DPF, DVO_PORT_HDMIF, },
d6199256 1907 };
d6199256
VS
1908
1909 if (port == PORT_A || port >= ARRAY_SIZE(port_mapping))
1910 return false;
1911
cc998589 1912 if ((child->device_type & DEVICE_TYPE_DP_DUAL_MODE_BITS) !=
7a17995a 1913 (DEVICE_TYPE_DP_DUAL_MODE & DEVICE_TYPE_DP_DUAL_MODE_BITS))
d6199256
VS
1914 return false;
1915
cc998589 1916 if (child->dvo_port == port_mapping[port].dp)
7a17995a
VS
1917 return true;
1918
1919 /* Only accept a HDMI dvo_port as DP++ if it has an AUX channel */
cc998589
JN
1920 if (child->dvo_port == port_mapping[port].hdmi &&
1921 child->aux_channel != 0)
7a17995a
VS
1922 return true;
1923
1924 return false;
1925}
1926
1927bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv,
1928 enum port port)
1929{
cc998589 1930 const struct child_device_config *child;
7a17995a
VS
1931 int i;
1932
d6199256 1933 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589 1934 child = dev_priv->vbt.child_dev + i;
d6199256 1935
cc998589 1936 if (child_dev_is_dp_dual_mode(child, port))
d6199256
VS
1937 return true;
1938 }
1939
1940 return false;
1941}
1942
7137aec1
JN
1943/**
1944 * intel_bios_is_dsi_present - is DSI present in VBT
1945 * @dev_priv: i915 device instance
1946 * @port: port for DSI if present
1947 *
1948 * Return true if DSI is present, and return the port in %port.
1949 */
1950bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv,
1951 enum port *port)
1952{
cc998589 1953 const struct child_device_config *child;
7137aec1
JN
1954 u8 dvo_port;
1955 int i;
1956
1957 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589 1958 child = dev_priv->vbt.child_dev + i;
7137aec1 1959
cc998589 1960 if (!(child->device_type & DEVICE_TYPE_MIPI_OUTPUT))
7137aec1
JN
1961 continue;
1962
cc998589 1963 dvo_port = child->dvo_port;
7137aec1
JN
1964
1965 switch (dvo_port) {
1966 case DVO_PORT_MIPIA:
1967 case DVO_PORT_MIPIC:
7caaef33
JN
1968 if (port)
1969 *port = dvo_port - DVO_PORT_MIPIA;
7137aec1
JN
1970 return true;
1971 case DVO_PORT_MIPIB:
1972 case DVO_PORT_MIPID:
1973 DRM_DEBUG_KMS("VBT has unsupported DSI port %c\n",
1974 port_name(dvo_port - DVO_PORT_MIPIA));
1975 break;
1976 }
1977 }
1978
1979 return false;
1980}
d252bf68
SS
1981
1982/**
1983 * intel_bios_is_port_hpd_inverted - is HPD inverted for %port
1984 * @dev_priv: i915 device instance
1985 * @port: port to check
1986 *
1987 * Return true if HPD should be inverted for %port.
1988 */
1989bool
1990intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
1991 enum port port)
1992{
cc998589 1993 const struct child_device_config *child;
d252bf68
SS
1994 int i;
1995
cc3f90f0 1996 if (WARN_ON_ONCE(!IS_GEN9_LP(dev_priv)))
d252bf68
SS
1997 return false;
1998
1999 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589
JN
2000 child = dev_priv->vbt.child_dev + i;
2001
2002 if (!child->hpd_invert)
d252bf68
SS
2003 continue;
2004
cc998589 2005 switch (child->dvo_port) {
d252bf68
SS
2006 case DVO_PORT_DPA:
2007 case DVO_PORT_HDMIA:
2008 if (port == PORT_A)
2009 return true;
2010 break;
2011 case DVO_PORT_DPB:
2012 case DVO_PORT_HDMIB:
2013 if (port == PORT_B)
2014 return true;
2015 break;
2016 case DVO_PORT_DPC:
2017 case DVO_PORT_HDMIC:
2018 if (port == PORT_C)
2019 return true;
2020 break;
2021 default:
2022 break;
2023 }
2024 }
2025
2026 return false;
2027}
6389dd83
SS
2028
2029/**
2030 * intel_bios_is_lspcon_present - if LSPCON is attached on %port
2031 * @dev_priv: i915 device instance
2032 * @port: port to check
2033 *
2034 * Return true if LSPCON is present on this port
2035 */
2036bool
2037intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
2038 enum port port)
2039{
cc998589 2040 const struct child_device_config *child;
6389dd83
SS
2041 int i;
2042
2043 if (!HAS_LSPCON(dev_priv))
2044 return false;
2045
2046 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
cc998589
JN
2047 child = dev_priv->vbt.child_dev + i;
2048
2049 if (!child->lspcon)
6389dd83
SS
2050 continue;
2051
cc998589 2052 switch (child->dvo_port) {
6389dd83
SS
2053 case DVO_PORT_DPA:
2054 case DVO_PORT_HDMIA:
2055 if (port == PORT_A)
2056 return true;
2057 break;
2058 case DVO_PORT_DPB:
2059 case DVO_PORT_HDMIB:
2060 if (port == PORT_B)
2061 return true;
2062 break;
2063 case DVO_PORT_DPC:
2064 case DVO_PORT_HDMIC:
2065 if (port == PORT_C)
2066 return true;
2067 break;
2068 case DVO_PORT_DPD:
2069 case DVO_PORT_HDMID:
2070 if (port == PORT_D)
2071 return true;
2072 break;
841b5ed7
RV
2073 case DVO_PORT_DPF:
2074 case DVO_PORT_HDMIF:
2075 if (port == PORT_F)
2076 return true;
2077 break;
6389dd83
SS
2078 default:
2079 break;
2080 }
2081 }
2082
2083 return false;
2084}