drm/i915/tgl: Make Wa_1606700617 permanent
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_request.c
CommitLineData
05235c53
CW
1/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
b52992c0 25#include <linux/dma-fence-array.h>
e8861964
CW
26#include <linux/irq_work.h>
27#include <linux/prefetch.h>
e6017571
IM
28#include <linux/sched.h>
29#include <linux/sched/clock.h>
f361bf4a 30#include <linux/sched/signal.h>
fa545cbf 31
10be98a7
CW
32#include "gem/i915_gem_context.h"
33#include "gt/intel_context.h"
2871ea85 34#include "gt/intel_ring.h"
3e7abf81 35#include "gt/intel_rps.h"
10be98a7 36
21950ee7 37#include "i915_active.h"
696173b0 38#include "i915_drv.h"
103b76ee 39#include "i915_globals.h"
a09d9a80 40#include "i915_trace.h"
696173b0 41#include "intel_pm.h"
05235c53 42
e8861964
CW
43struct execute_cb {
44 struct list_head link;
45 struct irq_work work;
46 struct i915_sw_fence *fence;
f71e01a7
CW
47 void (*hook)(struct i915_request *rq, struct dma_fence *signal);
48 struct i915_request *signal;
e8861964
CW
49};
50
32eb6bcf 51static struct i915_global_request {
103b76ee 52 struct i915_global base;
32eb6bcf 53 struct kmem_cache *slab_requests;
e8861964 54 struct kmem_cache *slab_execute_cbs;
32eb6bcf
CW
55} global;
56
f54d1867 57static const char *i915_fence_get_driver_name(struct dma_fence *fence)
04769652 58{
65c29dbb 59 return dev_name(to_request(fence)->i915->drm.dev);
04769652
CW
60}
61
f54d1867 62static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
04769652 63{
9f3ccd40
CW
64 const struct i915_gem_context *ctx;
65
e61e0f51
CW
66 /*
67 * The timeline struct (as part of the ppgtt underneath a context)
05506b5b
CW
68 * may be freed when the request is no longer in use by the GPU.
69 * We could extend the life of a context to beyond that of all
70 * fences, possibly keeping the hw resource around indefinitely,
71 * or we just give them a false name. Since
72 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
73 * lie seems justifiable.
74 */
75 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
76 return "signaled";
77
6a8679c0 78 ctx = i915_request_gem_context(to_request(fence));
9f3ccd40
CW
79 if (!ctx)
80 return "[" DRIVER_NAME "]";
81
82 return ctx->name;
04769652
CW
83}
84
f54d1867 85static bool i915_fence_signaled(struct dma_fence *fence)
04769652 86{
e61e0f51 87 return i915_request_completed(to_request(fence));
04769652
CW
88}
89
f54d1867 90static bool i915_fence_enable_signaling(struct dma_fence *fence)
04769652 91{
52c0fdb2 92 return i915_request_enable_breadcrumb(to_request(fence));
04769652
CW
93}
94
f54d1867 95static signed long i915_fence_wait(struct dma_fence *fence,
04769652 96 bool interruptible,
e95433c7 97 signed long timeout)
04769652 98{
62eb3c24
CW
99 return i915_request_wait(to_request(fence),
100 interruptible | I915_WAIT_PRIORITY,
101 timeout);
04769652
CW
102}
103
f54d1867 104static void i915_fence_release(struct dma_fence *fence)
04769652 105{
e61e0f51 106 struct i915_request *rq = to_request(fence);
04769652 107
e61e0f51
CW
108 /*
109 * The request is put onto a RCU freelist (i.e. the address
fc158405
CW
110 * is immediately reused), mark the fences as being freed now.
111 * Otherwise the debugobjects for the fences are only marked as
112 * freed when the slab cache itself is freed, and so we would get
113 * caught trying to reuse dead objects.
114 */
e61e0f51 115 i915_sw_fence_fini(&rq->submit);
0c441cb6 116 i915_sw_fence_fini(&rq->semaphore);
fc158405 117
32eb6bcf 118 kmem_cache_free(global.slab_requests, rq);
04769652
CW
119}
120
f54d1867 121const struct dma_fence_ops i915_fence_ops = {
04769652
CW
122 .get_driver_name = i915_fence_get_driver_name,
123 .get_timeline_name = i915_fence_get_timeline_name,
124 .enable_signaling = i915_fence_enable_signaling,
125 .signaled = i915_fence_signaled,
126 .wait = i915_fence_wait,
127 .release = i915_fence_release,
04769652
CW
128};
129
b87b6c0d
CW
130static void irq_execute_cb(struct irq_work *wrk)
131{
132 struct execute_cb *cb = container_of(wrk, typeof(*cb), work);
133
134 i915_sw_fence_complete(cb->fence);
135 kmem_cache_free(global.slab_execute_cbs, cb);
136}
137
138static void irq_execute_cb_hook(struct irq_work *wrk)
139{
140 struct execute_cb *cb = container_of(wrk, typeof(*cb), work);
141
142 cb->hook(container_of(cb->fence, struct i915_request, submit),
143 &cb->signal->fence);
144 i915_request_put(cb->signal);
145
146 irq_execute_cb(wrk);
147}
148
149static void __notify_execute_cb(struct i915_request *rq)
150{
151 struct execute_cb *cb;
152
153 lockdep_assert_held(&rq->lock);
154
155 if (list_empty(&rq->execute_cb))
156 return;
157
158 list_for_each_entry(cb, &rq->execute_cb, link)
159 irq_work_queue(&cb->work);
160
161 /*
162 * XXX Rollback on __i915_request_unsubmit()
163 *
164 * In the future, perhaps when we have an active time-slicing scheduler,
165 * it will be interesting to unsubmit parallel execution and remove
166 * busywaits from the GPU until their master is restarted. This is
167 * quite hairy, we have to carefully rollback the fence and do a
168 * preempt-to-idle cycle on the target engine, all the while the
169 * master execute_cb may refire.
170 */
171 INIT_LIST_HEAD(&rq->execute_cb);
172}
173
05235c53 174static inline void
44c22f3f 175remove_from_client(struct i915_request *request)
05235c53 176{
c8659efa 177 struct drm_i915_file_private *file_priv;
05235c53 178
77715906 179 if (!READ_ONCE(request->file_priv))
05235c53
CW
180 return;
181
77715906
CW
182 rcu_read_lock();
183 file_priv = xchg(&request->file_priv, NULL);
184 if (file_priv) {
185 spin_lock(&file_priv->mm.lock);
c8659efa 186 list_del(&request->client_link);
77715906 187 spin_unlock(&file_priv->mm.lock);
c8659efa 188 }
77715906 189 rcu_read_unlock();
05235c53
CW
190}
191
e61e0f51 192static void free_capture_list(struct i915_request *request)
b0fd47ad 193{
e61e0f51 194 struct i915_capture_list *capture;
b0fd47ad 195
67a3acaa 196 capture = fetch_and_zero(&request->capture_list);
b0fd47ad 197 while (capture) {
e61e0f51 198 struct i915_capture_list *next = capture->next;
b0fd47ad
CW
199
200 kfree(capture);
201 capture = next;
202 }
203}
204
89dd019a
CW
205static void __i915_request_fill(struct i915_request *rq, u8 val)
206{
207 void *vaddr = rq->ring->vaddr;
208 u32 head;
209
210 head = rq->infix;
211 if (rq->postfix < head) {
212 memset(vaddr + head, val, rq->ring->size - head);
213 head = 0;
214 }
215 memset(vaddr + head, val, rq->postfix - head);
216}
217
37fa0de3
CW
218static void remove_from_engine(struct i915_request *rq)
219{
220 struct intel_engine_cs *engine, *locked;
221
222 /*
223 * Virtual engines complicate acquiring the engine timeline lock,
224 * as their rq->engine pointer is not stable until under that
225 * engine lock. The simple ploy we use is to take the lock then
226 * check that the rq still belongs to the newly locked engine.
227 */
228 locked = READ_ONCE(rq->engine);
1dfffa00 229 spin_lock_irq(&locked->active.lock);
37fa0de3
CW
230 while (unlikely(locked != (engine = READ_ONCE(rq->engine)))) {
231 spin_unlock(&locked->active.lock);
232 spin_lock(&engine->active.lock);
233 locked = engine;
234 }
67a3acaa 235 list_del_init(&rq->sched.link);
b4a9a149
CW
236 clear_bit(I915_FENCE_FLAG_PQUEUE, &rq->fence.flags);
237 clear_bit(I915_FENCE_FLAG_HOLD, &rq->fence.flags);
1dfffa00 238 spin_unlock_irq(&locked->active.lock);
37fa0de3
CW
239}
240
66101975 241bool i915_request_retire(struct i915_request *rq)
05235c53 242{
9db0c5ca
CW
243 if (!i915_request_completed(rq))
244 return false;
d9b13c4d 245
639f2f24 246 RQ_TRACE(rq, "\n");
4c7d62c6 247
9db0c5ca
CW
248 GEM_BUG_ON(!i915_sw_fence_signaled(&rq->submit));
249 trace_i915_request_retire(rq);
80b204bc 250
e5dadff4
CW
251 /*
252 * We know the GPU must have read the request to have
253 * sent us the seqno + interrupt, so use the position
254 * of tail of the request to update the last known position
255 * of the GPU head.
256 *
257 * Note this requires that we are always called in request
258 * completion order.
259 */
d19d71fc
CW
260 GEM_BUG_ON(!list_is_first(&rq->link,
261 &i915_request_timeline(rq)->requests));
89dd019a
CW
262 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
263 /* Poison before we release our space in the ring */
264 __i915_request_fill(rq, POISON_FREE);
e5dadff4 265 rq->ring->head = rq->postfix;
b0fd47ad 266
22b7a426
CW
267 /*
268 * We only loosely track inflight requests across preemption,
269 * and so we may find ourselves attempting to retire a _completed_
270 * request that we have removed from the HW and put back on a run
271 * queue.
272 */
37fa0de3 273 remove_from_engine(rq);
52e54209 274
1dfffa00 275 spin_lock_irq(&rq->lock);
9db0c5ca
CW
276 i915_request_mark_complete(rq);
277 if (!i915_request_signaled(rq))
278 dma_fence_signal_locked(&rq->fence);
279 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &rq->fence.flags))
280 i915_request_cancel_breadcrumb(rq);
2a98f4e6 281 if (i915_request_has_waitboost(rq)) {
3e7abf81
AS
282 GEM_BUG_ON(!atomic_read(&rq->engine->gt->rps.num_waiters));
283 atomic_dec(&rq->engine->gt->rps.num_waiters);
9db0c5ca 284 }
b87b6c0d
CW
285 if (!test_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags)) {
286 set_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags);
287 __notify_execute_cb(rq);
288 }
289 GEM_BUG_ON(!list_empty(&rq->execute_cb));
1dfffa00 290 spin_unlock_irq(&rq->lock);
52d7f16e 291
44c22f3f 292 remove_from_client(rq);
d22d2d07 293 list_del_rcu(&rq->link);
9db0c5ca 294
9f3ccd40
CW
295 intel_context_exit(rq->context);
296 intel_context_unpin(rq->context);
75d0a7f3 297
9db0c5ca
CW
298 free_capture_list(rq);
299 i915_sched_node_fini(&rq->sched);
300 i915_request_put(rq);
301
302 return true;
05235c53
CW
303}
304
e61e0f51 305void i915_request_retire_upto(struct i915_request *rq)
05235c53 306{
d19d71fc 307 struct intel_timeline * const tl = i915_request_timeline(rq);
e61e0f51 308 struct i915_request *tmp;
05235c53 309
639f2f24 310 RQ_TRACE(rq, "\n");
b887d615 311
e61e0f51 312 GEM_BUG_ON(!i915_request_completed(rq));
4ffd6e0c 313
05235c53 314 do {
e5dadff4 315 tmp = list_first_entry(&tl->requests, typeof(*tmp), link);
9db0c5ca 316 } while (i915_request_retire(tmp) && tmp != rq);
05235c53
CW
317}
318
e8861964 319static int
c81471f5
CW
320__await_execution(struct i915_request *rq,
321 struct i915_request *signal,
322 void (*hook)(struct i915_request *rq,
323 struct dma_fence *signal),
324 gfp_t gfp)
e8861964
CW
325{
326 struct execute_cb *cb;
327
f71e01a7
CW
328 if (i915_request_is_active(signal)) {
329 if (hook)
330 hook(rq, &signal->fence);
e8861964 331 return 0;
f71e01a7 332 }
e8861964
CW
333
334 cb = kmem_cache_alloc(global.slab_execute_cbs, gfp);
335 if (!cb)
336 return -ENOMEM;
337
338 cb->fence = &rq->submit;
339 i915_sw_fence_await(cb->fence);
340 init_irq_work(&cb->work, irq_execute_cb);
341
f71e01a7
CW
342 if (hook) {
343 cb->hook = hook;
344 cb->signal = i915_request_get(signal);
345 cb->work.func = irq_execute_cb_hook;
346 }
347
e8861964
CW
348 spin_lock_irq(&signal->lock);
349 if (i915_request_is_active(signal)) {
f71e01a7
CW
350 if (hook) {
351 hook(rq, &signal->fence);
352 i915_request_put(signal);
353 }
e8861964
CW
354 i915_sw_fence_complete(cb->fence);
355 kmem_cache_free(global.slab_execute_cbs, cb);
356 } else {
357 list_add_tail(&cb->link, &signal->execute_cb);
358 }
359 spin_unlock_irq(&signal->lock);
360
c81471f5
CW
361 /* Copy across semaphore status as we need the same behaviour */
362 rq->sched.flags |= signal->sched.flags;
e8861964
CW
363 return 0;
364}
365
36e191f0
CW
366static bool fatal_error(int error)
367{
368 switch (error) {
369 case 0: /* not an error! */
370 case -EAGAIN: /* innocent victim of a GT reset (__i915_request_reset) */
371 case -ETIMEDOUT: /* waiting for Godot (timer_i915_sw_fence_wake) */
372 return false;
373 default:
374 return true;
375 }
376}
377
378void __i915_request_skip(struct i915_request *rq)
379{
380 GEM_BUG_ON(!fatal_error(rq->fence.error));
381
382 if (rq->infix == rq->postfix)
383 return;
384
385 /*
386 * As this request likely depends on state from the lost
387 * context, clear out all the user operations leaving the
388 * breadcrumb at the end (so we get the fence notifications).
389 */
390 __i915_request_fill(rq, 0);
391 rq->infix = rq->postfix;
392}
393
394void i915_request_set_error_once(struct i915_request *rq, int error)
395{
396 int old;
397
398 GEM_BUG_ON(!IS_ERR_VALUE((long)error));
399
400 if (i915_request_signaled(rq))
401 return;
402
403 old = READ_ONCE(rq->fence.error);
404 do {
405 if (fatal_error(old))
406 return;
407 } while (!try_cmpxchg(&rq->fence.error, &old, error));
408}
409
c0bb487d 410bool __i915_request_submit(struct i915_request *request)
5590af3e 411{
73cb9701 412 struct intel_engine_cs *engine = request->engine;
c0bb487d 413 bool result = false;
5590af3e 414
639f2f24 415 RQ_TRACE(request, "\n");
d9b13c4d 416
e60a870d 417 GEM_BUG_ON(!irqs_disabled());
422d7df4 418 lockdep_assert_held(&engine->active.lock);
e60a870d 419
c0bb487d
CW
420 /*
421 * With the advent of preempt-to-busy, we frequently encounter
422 * requests that we have unsubmitted from HW, but left running
423 * until the next ack and so have completed in the meantime. On
424 * resubmission of that completed request, we can skip
425 * updating the payload, and execlists can even skip submitting
426 * the request.
427 *
428 * We must remove the request from the caller's priority queue,
429 * and the caller must only call us when the request is in their
430 * priority queue, under the active.lock. This ensures that the
431 * request has *not* yet been retired and we can safely move
432 * the request into the engine->active.list where it will be
433 * dropped upon retiring. (Otherwise if resubmit a *retired*
434 * request, this would be a horrible use-after-free.)
435 */
436 if (i915_request_completed(request))
437 goto xfer;
438
36e191f0
CW
439 if (unlikely(intel_context_is_banned(request->context)))
440 i915_request_set_error_once(request, -EIO);
441 if (unlikely(fatal_error(request->fence.error)))
442 __i915_request_skip(request);
d9e61b66 443
ca6e56f6
CW
444 /*
445 * Are we using semaphores when the gpu is already saturated?
446 *
447 * Using semaphores incurs a cost in having the GPU poll a
448 * memory location, busywaiting for it to change. The continual
449 * memory reads can have a noticeable impact on the rest of the
450 * system with the extra bus traffic, stalling the cpu as it too
451 * tries to access memory across the bus (perf stat -e bus-cycles).
452 *
453 * If we installed a semaphore on this request and we only submit
454 * the request after the signaler completed, that indicates the
455 * system is overloaded and using semaphores at this time only
456 * increases the amount of work we are doing. If so, we disable
457 * further use of semaphores until we are idle again, whence we
458 * optimistically try again.
459 */
460 if (request->sched.semaphores &&
461 i915_sw_fence_signaled(&request->semaphore))
44d89409 462 engine->saturated |= request->sched.semaphores;
ca6e56f6 463
c0bb487d
CW
464 engine->emit_fini_breadcrumb(request,
465 request->ring->vaddr + request->postfix);
b5773a36 466
c0bb487d
CW
467 trace_i915_request_execute(request);
468 engine->serial++;
469 result = true;
422d7df4 470
c0bb487d
CW
471xfer: /* We may be recursing from the signal callback of another i915 fence */
472 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
473
672c368f 474 if (!test_and_set_bit(I915_FENCE_FLAG_ACTIVE, &request->fence.flags)) {
c0bb487d 475 list_move_tail(&request->sched.link, &engine->active.requests);
672c368f
CW
476 clear_bit(I915_FENCE_FLAG_PQUEUE, &request->fence.flags);
477 }
b5773a36 478
52c0fdb2 479 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags) &&
0152b3b3 480 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &request->fence.flags) &&
52c0fdb2 481 !i915_request_enable_breadcrumb(request))
54400257 482 intel_engine_signal_breadcrumbs(engine);
b5773a36 483
e8861964
CW
484 __notify_execute_cb(request);
485
f2d13290
CW
486 spin_unlock(&request->lock);
487
c0bb487d 488 return result;
d55ac5bf
CW
489}
490
e61e0f51 491void i915_request_submit(struct i915_request *request)
d55ac5bf
CW
492{
493 struct intel_engine_cs *engine = request->engine;
494 unsigned long flags;
23902e49 495
d55ac5bf 496 /* Will be called from irq-context when using foreign fences. */
422d7df4 497 spin_lock_irqsave(&engine->active.lock, flags);
d55ac5bf 498
e61e0f51 499 __i915_request_submit(request);
d55ac5bf 500
422d7df4 501 spin_unlock_irqrestore(&engine->active.lock, flags);
d55ac5bf
CW
502}
503
e61e0f51 504void __i915_request_unsubmit(struct i915_request *request)
d55ac5bf 505{
d6a2289d 506 struct intel_engine_cs *engine = request->engine;
d55ac5bf 507
639f2f24 508 RQ_TRACE(request, "\n");
d9b13c4d 509
e60a870d 510 GEM_BUG_ON(!irqs_disabled());
422d7df4 511 lockdep_assert_held(&engine->active.lock);
48bc2a4a 512
e61e0f51
CW
513 /*
514 * Only unwind in reverse order, required so that the per-context list
d6a2289d
CW
515 * is kept in seqno/ring order.
516 */
80b204bc 517
d6a2289d
CW
518 /* We may be recursing from the signal callback of another i915 fence */
519 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
b5773a36 520
d6a2289d 521 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
52c0fdb2 522 i915_request_cancel_breadcrumb(request);
b5773a36 523
52c0fdb2
CW
524 GEM_BUG_ON(!test_bit(I915_FENCE_FLAG_ACTIVE, &request->fence.flags));
525 clear_bit(I915_FENCE_FLAG_ACTIVE, &request->fence.flags);
b5773a36 526
d6a2289d
CW
527 spin_unlock(&request->lock);
528
dba5a7f3
CW
529 /* We've already spun, don't charge on resubmitting. */
530 if (request->sched.semaphores && i915_request_started(request)) {
531 request->sched.attr.priority |= I915_PRIORITY_NOSEMAPHORE;
532 request->sched.semaphores = 0;
533 }
534
e61e0f51
CW
535 /*
536 * We don't need to wake_up any waiters on request->execute, they
d6a2289d 537 * will get woken by any other event or us re-adding this request
e61e0f51 538 * to the engine timeline (__i915_request_submit()). The waiters
d6a2289d
CW
539 * should be quite adapt at finding that the request now has a new
540 * global_seqno to the one they went to sleep on.
541 */
542}
543
e61e0f51 544void i915_request_unsubmit(struct i915_request *request)
d6a2289d
CW
545{
546 struct intel_engine_cs *engine = request->engine;
547 unsigned long flags;
548
549 /* Will be called from irq-context when using foreign fences. */
422d7df4 550 spin_lock_irqsave(&engine->active.lock, flags);
d6a2289d 551
e61e0f51 552 __i915_request_unsubmit(request);
d6a2289d 553
422d7df4 554 spin_unlock_irqrestore(&engine->active.lock, flags);
5590af3e
CW
555}
556
23902e49 557static int __i915_sw_fence_call
d55ac5bf 558submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
23902e49 559{
e61e0f51 560 struct i915_request *request =
48bc2a4a 561 container_of(fence, typeof(*request), submit);
48bc2a4a
CW
562
563 switch (state) {
564 case FENCE_COMPLETE:
e61e0f51 565 trace_i915_request_submit(request);
ef468849
CW
566
567 if (unlikely(fence->error))
36e191f0 568 i915_request_set_error_once(request, fence->error);
ef468849 569
af7a8ffa 570 /*
e61e0f51
CW
571 * We need to serialize use of the submit_request() callback
572 * with its hotplugging performed during an emergency
573 * i915_gem_set_wedged(). We use the RCU mechanism to mark the
574 * critical section in order to force i915_gem_set_wedged() to
575 * wait until the submit_request() is completed before
576 * proceeding.
af7a8ffa
DV
577 */
578 rcu_read_lock();
d55ac5bf 579 request->engine->submit_request(request);
af7a8ffa 580 rcu_read_unlock();
48bc2a4a
CW
581 break;
582
583 case FENCE_FREE:
e61e0f51 584 i915_request_put(request);
48bc2a4a
CW
585 break;
586 }
587
23902e49
CW
588 return NOTIFY_DONE;
589}
590
b7404c7e
CW
591static int __i915_sw_fence_call
592semaphore_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
593{
594 struct i915_request *request =
595 container_of(fence, typeof(*request), semaphore);
596
597 switch (state) {
598 case FENCE_COMPLETE:
17db337f 599 i915_schedule_bump_priority(request, I915_PRIORITY_NOSEMAPHORE);
b7404c7e
CW
600 break;
601
602 case FENCE_FREE:
603 i915_request_put(request);
604 break;
605 }
606
607 return NOTIFY_DONE;
608}
609
e5dadff4 610static void retire_requests(struct intel_timeline *tl)
d22ba0cb
CW
611{
612 struct i915_request *rq, *rn;
613
e5dadff4 614 list_for_each_entry_safe(rq, rn, &tl->requests, link)
9db0c5ca 615 if (!i915_request_retire(rq))
d22ba0cb 616 break;
d22ba0cb
CW
617}
618
619static noinline struct i915_request *
e5dadff4 620request_alloc_slow(struct intel_timeline *tl, gfp_t gfp)
d22ba0cb 621{
d22ba0cb
CW
622 struct i915_request *rq;
623
e5dadff4 624 if (list_empty(&tl->requests))
d22ba0cb
CW
625 goto out;
626
2ccdf6a1
CW
627 if (!gfpflags_allow_blocking(gfp))
628 goto out;
629
9db0c5ca 630 /* Move our oldest request to the slab-cache (if not in use!) */
e5dadff4 631 rq = list_first_entry(&tl->requests, typeof(*rq), link);
9db0c5ca
CW
632 i915_request_retire(rq);
633
634 rq = kmem_cache_alloc(global.slab_requests,
635 gfp | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
636 if (rq)
637 return rq;
638
d22ba0cb 639 /* Ratelimit ourselves to prevent oom from malicious clients */
e5dadff4 640 rq = list_last_entry(&tl->requests, typeof(*rq), link);
d22ba0cb
CW
641 cond_synchronize_rcu(rq->rcustate);
642
643 /* Retire our old requests in the hope that we free some */
e5dadff4 644 retire_requests(tl);
d22ba0cb
CW
645
646out:
2ccdf6a1 647 return kmem_cache_alloc(global.slab_requests, gfp);
d22ba0cb
CW
648}
649
67a3acaa
CW
650static void __i915_request_ctor(void *arg)
651{
652 struct i915_request *rq = arg;
653
654 spin_lock_init(&rq->lock);
655 i915_sched_node_init(&rq->sched);
656 i915_sw_fence_init(&rq->submit, submit_notify);
657 i915_sw_fence_init(&rq->semaphore, semaphore_notify);
658
855e39e6
CW
659 dma_fence_init(&rq->fence, &i915_fence_ops, &rq->lock, 0, 0);
660
67a3acaa
CW
661 rq->file_priv = NULL;
662 rq->capture_list = NULL;
663
664 INIT_LIST_HEAD(&rq->execute_cb);
665}
666
e61e0f51 667struct i915_request *
2ccdf6a1 668__i915_request_create(struct intel_context *ce, gfp_t gfp)
05235c53 669{
75d0a7f3 670 struct intel_timeline *tl = ce->timeline;
ebece753
CW
671 struct i915_request *rq;
672 u32 seqno;
05235c53
CW
673 int ret;
674
2ccdf6a1 675 might_sleep_if(gfpflags_allow_blocking(gfp));
28176ef4 676
2ccdf6a1
CW
677 /* Check that the caller provided an already pinned context */
678 __intel_context_pin(ce);
9b5f4e5e 679
e61e0f51
CW
680 /*
681 * Beware: Dragons be flying overhead.
5a198b8c
CW
682 *
683 * We use RCU to look up requests in flight. The lookups may
684 * race with the request being allocated from the slab freelist.
685 * That is the request we are writing to here, may be in the process
21950ee7 686 * of being read by __i915_active_request_get_rcu(). As such,
5a198b8c
CW
687 * we have to be very careful when overwriting the contents. During
688 * the RCU lookup, we change chase the request->engine pointer,
65e4760e 689 * read the request->global_seqno and increment the reference count.
5a198b8c
CW
690 *
691 * The reference count is incremented atomically. If it is zero,
692 * the lookup knows the request is unallocated and complete. Otherwise,
693 * it is either still in use, or has been reallocated and reset
f54d1867
CW
694 * with dma_fence_init(). This increment is safe for release as we
695 * check that the request we have a reference to and matches the active
5a198b8c
CW
696 * request.
697 *
698 * Before we increment the refcount, we chase the request->engine
699 * pointer. We must not call kmem_cache_zalloc() or else we set
700 * that pointer to NULL and cause a crash during the lookup. If
701 * we see the request is completed (based on the value of the
702 * old engine and seqno), the lookup is complete and reports NULL.
703 * If we decide the request is not completed (new engine or seqno),
704 * then we grab a reference and double check that it is still the
705 * active request - which it won't be and restart the lookup.
706 *
707 * Do not use kmem_cache_zalloc() here!
708 */
32eb6bcf 709 rq = kmem_cache_alloc(global.slab_requests,
2ccdf6a1 710 gfp | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
e61e0f51 711 if (unlikely(!rq)) {
e5dadff4 712 rq = request_alloc_slow(tl, gfp);
e61e0f51 713 if (!rq) {
31c70f97
CW
714 ret = -ENOMEM;
715 goto err_unreserve;
716 }
28176ef4 717 }
05235c53 718
2ccdf6a1 719 rq->i915 = ce->engine->i915;
9f3ccd40 720 rq->context = ce;
2ccdf6a1 721 rq->engine = ce->engine;
1fc44d9b 722 rq->ring = ce->ring;
89b6d183 723 rq->execution_mask = ce->engine->mask;
d19d71fc 724
855e39e6
CW
725 kref_init(&rq->fence.refcount);
726 rq->fence.flags = 0;
727 rq->fence.error = 0;
728 INIT_LIST_HEAD(&rq->fence.cb_list);
729
730 ret = intel_timeline_get_seqno(tl, rq, &seqno);
731 if (ret)
732 goto err_free;
733
734 rq->fence.context = tl->fence_context;
735 rq->fence.seqno = seqno;
736
85bedbf1
CW
737 RCU_INIT_POINTER(rq->timeline, tl);
738 RCU_INIT_POINTER(rq->hwsp_cacheline, tl->hwsp_cacheline);
ebece753 739 rq->hwsp_seqno = tl->hwsp_seqno;
1eaa251b 740 GEM_BUG_ON(i915_request_completed(rq));
d19d71fc 741
ebece753 742 rq->rcustate = get_state_synchronize_rcu(); /* acts as smp_mb() */
73cb9701 743
48bc2a4a 744 /* We bump the ref for the fence chain */
67a3acaa
CW
745 i915_sw_fence_reinit(&i915_request_get(rq)->submit);
746 i915_sw_fence_reinit(&i915_request_get(rq)->semaphore);
5590af3e 747
67a3acaa 748 i915_sched_node_reinit(&rq->sched);
52e54209 749
67a3acaa 750 /* No zalloc, everything must be cleared after use */
e61e0f51 751 rq->batch = NULL;
67a3acaa
CW
752 GEM_BUG_ON(rq->file_priv);
753 GEM_BUG_ON(rq->capture_list);
754 GEM_BUG_ON(!list_empty(&rq->execute_cb));
2ccdf6a1 755
05235c53
CW
756 /*
757 * Reserve space in the ring buffer for all the commands required to
758 * eventually emit this request. This is to guarantee that the
e61e0f51 759 * i915_request_add() call can't fail. Note that the reserve may need
05235c53
CW
760 * to be redone if the request is not actually submitted straight
761 * away, e.g. because a GPU scheduler has deferred it.
ed2922c0
CW
762 *
763 * Note that due to how we add reserved_space to intel_ring_begin()
764 * we need to double our request to ensure that if we need to wrap
765 * around inside i915_request_add() there is sufficient space at
766 * the beginning of the ring as well.
05235c53 767 */
2ccdf6a1
CW
768 rq->reserved_space =
769 2 * rq->engine->emit_fini_breadcrumb_dw * sizeof(u32);
05235c53 770
2113184c
CW
771 /*
772 * Record the position of the start of the request so that
d045446d
CW
773 * should we detect the updated seqno part-way through the
774 * GPU processing the request, we never over-estimate the
775 * position of the head.
776 */
e61e0f51 777 rq->head = rq->ring->emit;
d045446d 778
2ccdf6a1 779 ret = rq->engine->request_alloc(rq);
b1c24a61
CW
780 if (ret)
781 goto err_unwind;
2113184c 782
b3ee09a4
CW
783 rq->infix = rq->ring->emit; /* end of header; start of user payload */
784
2ccdf6a1 785 intel_context_mark_active(ce);
d22d2d07
CW
786 list_add_tail_rcu(&rq->link, &tl->requests);
787
e61e0f51 788 return rq;
05235c53 789
b1c24a61 790err_unwind:
1fc44d9b 791 ce->ring->emit = rq->head;
b1c24a61 792
1618bdb8 793 /* Make sure we didn't add ourselves to external state before freeing */
0c7112a0
CW
794 GEM_BUG_ON(!list_empty(&rq->sched.signalers_list));
795 GEM_BUG_ON(!list_empty(&rq->sched.waiters_list));
1618bdb8 796
ebece753 797err_free:
32eb6bcf 798 kmem_cache_free(global.slab_requests, rq);
28176ef4 799err_unreserve:
1fc44d9b 800 intel_context_unpin(ce);
8e637178 801 return ERR_PTR(ret);
05235c53
CW
802}
803
2ccdf6a1
CW
804struct i915_request *
805i915_request_create(struct intel_context *ce)
806{
807 struct i915_request *rq;
e5dadff4 808 struct intel_timeline *tl;
2ccdf6a1 809
e5dadff4
CW
810 tl = intel_context_timeline_lock(ce);
811 if (IS_ERR(tl))
812 return ERR_CAST(tl);
2ccdf6a1
CW
813
814 /* Move our oldest request to the slab-cache (if not in use!) */
e5dadff4
CW
815 rq = list_first_entry(&tl->requests, typeof(*rq), link);
816 if (!list_is_last(&rq->link, &tl->requests))
2ccdf6a1
CW
817 i915_request_retire(rq);
818
819 intel_context_enter(ce);
820 rq = __i915_request_create(ce, GFP_KERNEL);
821 intel_context_exit(ce); /* active reference transferred to request */
822 if (IS_ERR(rq))
823 goto err_unlock;
824
825 /* Check that we do not interrupt ourselves with a new request */
e5dadff4 826 rq->cookie = lockdep_pin_lock(&tl->mutex);
2ccdf6a1
CW
827
828 return rq;
829
830err_unlock:
e5dadff4 831 intel_context_timeline_unlock(tl);
2ccdf6a1
CW
832 return rq;
833}
834
0d90ccb7
CW
835static int
836i915_request_await_start(struct i915_request *rq, struct i915_request *signal)
837{
6a79d848
CW
838 struct dma_fence *fence;
839 int err;
0d90ccb7 840
ab7a6902
CW
841 if (i915_request_timeline(rq) == rcu_access_pointer(signal->timeline))
842 return 0;
6a79d848 843
d22d2d07
CW
844 if (i915_request_started(signal))
845 return 0;
846
9ddc8ec0 847 fence = NULL;
6a79d848 848 rcu_read_lock();
9ddc8ec0 849 spin_lock_irq(&signal->lock);
d22d2d07
CW
850 do {
851 struct list_head *pos = READ_ONCE(signal->link.prev);
852 struct i915_request *prev;
853
854 /* Confirm signal has not been retired, the link is valid */
855 if (unlikely(i915_request_started(signal)))
856 break;
857
858 /* Is signal the earliest request on its timeline? */
859 if (pos == &rcu_dereference(signal->timeline)->requests)
860 break;
0d90ccb7 861
9ddc8ec0
CW
862 /*
863 * Peek at the request before us in the timeline. That
864 * request will only be valid before it is retired, so
865 * after acquiring a reference to it, confirm that it is
866 * still part of the signaler's timeline.
867 */
d22d2d07
CW
868 prev = list_entry(pos, typeof(*prev), link);
869 if (!i915_request_get_rcu(prev))
870 break;
871
872 /* After the strong barrier, confirm prev is still attached */
873 if (unlikely(READ_ONCE(prev->link.next) != &signal->link)) {
874 i915_request_put(prev);
875 break;
6a79d848 876 }
d22d2d07
CW
877
878 fence = &prev->fence;
879 } while (0);
9ddc8ec0
CW
880 spin_unlock_irq(&signal->lock);
881 rcu_read_unlock();
882 if (!fence)
883 return 0;
6a79d848
CW
884
885 err = 0;
07e9c59d 886 if (!intel_timeline_sync_is_later(i915_request_timeline(rq), fence))
6a79d848
CW
887 err = i915_sw_fence_await_dma_fence(&rq->submit,
888 fence, 0,
889 I915_FENCE_GFP);
890 dma_fence_put(fence);
891
892 return err;
0d90ccb7
CW
893}
894
ca6e56f6
CW
895static intel_engine_mask_t
896already_busywaiting(struct i915_request *rq)
897{
898 /*
899 * Polling a semaphore causes bus traffic, delaying other users of
900 * both the GPU and CPU. We want to limit the impact on others,
901 * while taking advantage of early submission to reduce GPU
902 * latency. Therefore we restrict ourselves to not using more
903 * than one semaphore from each source, and not using a semaphore
904 * if we have detected the engine is saturated (i.e. would not be
905 * submitted early and cause bus traffic reading an already passed
906 * semaphore).
907 *
908 * See the are-we-too-late? check in __i915_request_submit().
909 */
44d89409 910 return rq->sched.semaphores | rq->engine->saturated;
ca6e56f6
CW
911}
912
e8861964 913static int
c81471f5
CW
914__emit_semaphore_wait(struct i915_request *to,
915 struct i915_request *from,
916 u32 seqno)
e8861964 917{
c210e85b 918 const int has_token = INTEL_GEN(to->i915) >= 12;
e8861964 919 u32 hwsp_offset;
c81471f5 920 int len, err;
e8861964 921 u32 *cs;
e8861964 922
e8861964
CW
923 GEM_BUG_ON(INTEL_GEN(to->i915) < 8);
924
c8a0e2ae 925 /* We need to pin the signaler's HWSP until we are finished reading. */
c81471f5
CW
926 err = intel_timeline_read_hwsp(from, to, &hwsp_offset);
927 if (err)
928 return err;
e8861964 929
c210e85b
CW
930 len = 4;
931 if (has_token)
932 len += 2;
933
934 cs = intel_ring_begin(to, len);
e8861964
CW
935 if (IS_ERR(cs))
936 return PTR_ERR(cs);
937
938 /*
939 * Using greater-than-or-equal here means we have to worry
940 * about seqno wraparound. To side step that issue, we swap
941 * the timeline HWSP upon wrapping, so that everyone listening
942 * for the old (pre-wrap) values do not see the much smaller
943 * (post-wrap) values than they were expecting (and so wait
944 * forever).
945 */
c210e85b
CW
946 *cs++ = (MI_SEMAPHORE_WAIT |
947 MI_SEMAPHORE_GLOBAL_GTT |
948 MI_SEMAPHORE_POLL |
949 MI_SEMAPHORE_SAD_GTE_SDD) +
950 has_token;
c81471f5 951 *cs++ = seqno;
e8861964
CW
952 *cs++ = hwsp_offset;
953 *cs++ = 0;
c210e85b
CW
954 if (has_token) {
955 *cs++ = 0;
956 *cs++ = MI_NOOP;
957 }
e8861964
CW
958
959 intel_ring_advance(to, cs);
c81471f5
CW
960 return 0;
961}
962
963static int
964emit_semaphore_wait(struct i915_request *to,
965 struct i915_request *from,
966 gfp_t gfp)
967{
f16ccb64
CW
968 if (!intel_context_use_semaphores(to->context))
969 goto await_fence;
970
971 if (!rcu_access_pointer(from->hwsp_cacheline))
972 goto await_fence;
973
c81471f5
CW
974 /* Just emit the first semaphore we see as request space is limited. */
975 if (already_busywaiting(to) & from->engine->mask)
976 goto await_fence;
977
978 if (i915_request_await_start(to, from) < 0)
979 goto await_fence;
980
981 /* Only submit our spinner after the signaler is running! */
982 if (__await_execution(to, from, NULL, gfp))
983 goto await_fence;
984
985 if (__emit_semaphore_wait(to, from, from->fence.seqno))
986 goto await_fence;
987
7881e605
CW
988 to->sched.semaphores |= from->engine->mask;
989 to->sched.flags |= I915_SCHED_HAS_SEMAPHORE_CHAIN;
e8861964 990 return 0;
6a79d848
CW
991
992await_fence:
993 return i915_sw_fence_await_dma_fence(&to->submit,
994 &from->fence, 0,
995 I915_FENCE_GFP);
e8861964
CW
996}
997
a2bc4695 998static int
e61e0f51 999i915_request_await_request(struct i915_request *to, struct i915_request *from)
a2bc4695 1000{
85e17f59 1001 int ret;
a2bc4695
CW
1002
1003 GEM_BUG_ON(to == from);
ceae14bd 1004 GEM_BUG_ON(to->timeline == from->timeline);
a2bc4695 1005
e61e0f51 1006 if (i915_request_completed(from))
ade0b0c9
CW
1007 return 0;
1008
52e54209 1009 if (to->engine->schedule) {
32eb6bcf 1010 ret = i915_sched_node_add_dependency(&to->sched, &from->sched);
52e54209
CW
1011 if (ret < 0)
1012 return ret;
1013 }
1014
0f100b70 1015 if (to->engine == from->engine)
73cb9701
CW
1016 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
1017 &from->submit,
2abe2f84 1018 I915_FENCE_GFP);
0f100b70 1019 else
f16ccb64 1020 ret = emit_semaphore_wait(to, from, I915_FENCE_GFP);
17db337f
CW
1021 if (ret < 0)
1022 return ret;
1023
1024 if (to->sched.flags & I915_SCHED_HAS_SEMAPHORE_CHAIN) {
1025 ret = i915_sw_fence_await_dma_fence(&to->semaphore,
1026 &from->fence, 0,
1027 I915_FENCE_GFP);
1028 if (ret < 0)
1029 return ret;
1030 }
a2bc4695 1031
17db337f 1032 return 0;
a2bc4695
CW
1033}
1034
b52992c0 1035int
e61e0f51 1036i915_request_await_dma_fence(struct i915_request *rq, struct dma_fence *fence)
b52992c0 1037{
29ef3fa9
CW
1038 struct dma_fence **child = &fence;
1039 unsigned int nchild = 1;
b52992c0 1040 int ret;
b52992c0 1041
e61e0f51
CW
1042 /*
1043 * Note that if the fence-array was created in signal-on-any mode,
b52992c0
CW
1044 * we should *not* decompose it into its individual fences. However,
1045 * we don't currently store which mode the fence-array is operating
1046 * in. Fortunately, the only user of signal-on-any is private to
1047 * amdgpu and we should not see any incoming fence-array from
1048 * sync-file being in signal-on-any mode.
1049 */
29ef3fa9
CW
1050 if (dma_fence_is_array(fence)) {
1051 struct dma_fence_array *array = to_dma_fence_array(fence);
1052
1053 child = array->fences;
1054 nchild = array->num_fences;
1055 GEM_BUG_ON(!nchild);
1056 }
b52992c0 1057
29ef3fa9
CW
1058 do {
1059 fence = *child++;
9e31c1fe
CW
1060 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags)) {
1061 i915_sw_fence_set_error_once(&rq->submit, fence->error);
29ef3fa9 1062 continue;
9e31c1fe 1063 }
b52992c0 1064
ceae14bd
CW
1065 /*
1066 * Requests on the same timeline are explicitly ordered, along
e61e0f51 1067 * with their dependencies, by i915_request_add() which ensures
ceae14bd
CW
1068 * that requests are submitted in-order through each ring.
1069 */
e61e0f51 1070 if (fence->context == rq->fence.context)
ceae14bd
CW
1071 continue;
1072
47979480 1073 /* Squash repeated waits to the same timelines */
cc337560 1074 if (fence->context &&
d19d71fc
CW
1075 intel_timeline_sync_is_later(i915_request_timeline(rq),
1076 fence))
47979480
CW
1077 continue;
1078
29ef3fa9 1079 if (dma_fence_is_i915(fence))
e61e0f51 1080 ret = i915_request_await_request(rq, to_request(fence));
b52992c0 1081 else
e61e0f51 1082 ret = i915_sw_fence_await_dma_fence(&rq->submit, fence,
0f7dc620 1083 fence->context ? I915_FENCE_TIMEOUT : 0,
2abe2f84 1084 I915_FENCE_GFP);
b52992c0
CW
1085 if (ret < 0)
1086 return ret;
47979480
CW
1087
1088 /* Record the latest fence used against each timeline */
cc337560 1089 if (fence->context)
d19d71fc
CW
1090 intel_timeline_sync_set(i915_request_timeline(rq),
1091 fence);
29ef3fa9 1092 } while (--nchild);
b52992c0
CW
1093
1094 return 0;
1095}
1096
c81471f5
CW
1097static bool intel_timeline_sync_has_start(struct intel_timeline *tl,
1098 struct dma_fence *fence)
1099{
1100 return __intel_timeline_sync_is_later(tl,
1101 fence->context,
1102 fence->seqno - 1);
1103}
1104
1105static int intel_timeline_sync_set_start(struct intel_timeline *tl,
1106 const struct dma_fence *fence)
1107{
1108 return __intel_timeline_sync_set(tl, fence->context, fence->seqno - 1);
1109}
1110
1111static int
1112__i915_request_await_execution(struct i915_request *to,
1113 struct i915_request *from,
1114 void (*hook)(struct i915_request *rq,
1115 struct dma_fence *signal))
1116{
1117 int err;
1118
f16ccb64
CW
1119 GEM_BUG_ON(intel_context_is_barrier(from->context));
1120
c81471f5
CW
1121 /* Submit both requests at the same time */
1122 err = __await_execution(to, from, hook, I915_FENCE_GFP);
1123 if (err)
1124 return err;
1125
1126 /* Squash repeated depenendices to the same timelines */
1127 if (intel_timeline_sync_has_start(i915_request_timeline(to),
1128 &from->fence))
1129 return 0;
1130
1131 /* Ensure both start together [after all semaphores in signal] */
1132 if (intel_engine_has_semaphores(to->engine))
1133 err = __emit_semaphore_wait(to, from, from->fence.seqno - 1);
1134 else
1135 err = i915_request_await_start(to, from);
1136 if (err < 0)
1137 return err;
1138
1139 /* Couple the dependency tree for PI on this exposed to->fence */
1140 if (to->engine->schedule) {
1141 err = i915_sched_node_add_dependency(&to->sched, &from->sched);
1142 if (err < 0)
1143 return err;
1144 }
1145
1146 return intel_timeline_sync_set_start(i915_request_timeline(to),
1147 &from->fence);
1148}
1149
f71e01a7
CW
1150int
1151i915_request_await_execution(struct i915_request *rq,
1152 struct dma_fence *fence,
1153 void (*hook)(struct i915_request *rq,
1154 struct dma_fence *signal))
1155{
1156 struct dma_fence **child = &fence;
1157 unsigned int nchild = 1;
1158 int ret;
1159
1160 if (dma_fence_is_array(fence)) {
1161 struct dma_fence_array *array = to_dma_fence_array(fence);
1162
1163 /* XXX Error for signal-on-any fence arrays */
1164
1165 child = array->fences;
1166 nchild = array->num_fences;
1167 GEM_BUG_ON(!nchild);
1168 }
1169
1170 do {
1171 fence = *child++;
9e31c1fe
CW
1172 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags)) {
1173 i915_sw_fence_set_error_once(&rq->submit, fence->error);
f71e01a7 1174 continue;
9e31c1fe 1175 }
f71e01a7
CW
1176
1177 /*
1178 * We don't squash repeated fence dependencies here as we
1179 * want to run our callback in all cases.
1180 */
1181
1182 if (dma_fence_is_i915(fence))
1183 ret = __i915_request_await_execution(rq,
1184 to_request(fence),
c81471f5 1185 hook);
f71e01a7
CW
1186 else
1187 ret = i915_sw_fence_await_dma_fence(&rq->submit, fence,
1188 I915_FENCE_TIMEOUT,
1189 GFP_KERNEL);
1190 if (ret < 0)
1191 return ret;
1192 } while (--nchild);
1193
1194 return 0;
1195}
1196
a2bc4695 1197/**
e61e0f51 1198 * i915_request_await_object - set this request to (async) wait upon a bo
a2bc4695
CW
1199 * @to: request we are wishing to use
1200 * @obj: object which may be in use on another ring.
d8802126 1201 * @write: whether the wait is on behalf of a writer
a2bc4695
CW
1202 *
1203 * This code is meant to abstract object synchronization with the GPU.
1204 * Conceptually we serialise writes between engines inside the GPU.
1205 * We only allow one engine to write into a buffer at any time, but
1206 * multiple readers. To ensure each has a coherent view of memory, we must:
1207 *
1208 * - If there is an outstanding write request to the object, the new
1209 * request must wait for it to complete (either CPU or in hw, requests
1210 * on the same ring will be naturally ordered).
1211 *
1212 * - If we are a write request (pending_write_domain is set), the new
1213 * request must wait for outstanding read requests to complete.
1214 *
1215 * Returns 0 if successful, else propagates up the lower layer error.
1216 */
1217int
e61e0f51
CW
1218i915_request_await_object(struct i915_request *to,
1219 struct drm_i915_gem_object *obj,
1220 bool write)
a2bc4695 1221{
d07f0e59
CW
1222 struct dma_fence *excl;
1223 int ret = 0;
a2bc4695
CW
1224
1225 if (write) {
d07f0e59
CW
1226 struct dma_fence **shared;
1227 unsigned int count, i;
1228
52791eee 1229 ret = dma_resv_get_fences_rcu(obj->base.resv,
d07f0e59
CW
1230 &excl, &count, &shared);
1231 if (ret)
1232 return ret;
1233
1234 for (i = 0; i < count; i++) {
e61e0f51 1235 ret = i915_request_await_dma_fence(to, shared[i]);
d07f0e59
CW
1236 if (ret)
1237 break;
1238
1239 dma_fence_put(shared[i]);
1240 }
1241
1242 for (; i < count; i++)
1243 dma_fence_put(shared[i]);
1244 kfree(shared);
a2bc4695 1245 } else {
52791eee 1246 excl = dma_resv_get_excl_rcu(obj->base.resv);
a2bc4695
CW
1247 }
1248
d07f0e59
CW
1249 if (excl) {
1250 if (ret == 0)
e61e0f51 1251 ret = i915_request_await_dma_fence(to, excl);
a2bc4695 1252
d07f0e59 1253 dma_fence_put(excl);
a2bc4695
CW
1254 }
1255
d07f0e59 1256 return ret;
a2bc4695
CW
1257}
1258
ea593dbb
CW
1259static struct i915_request *
1260__i915_request_add_to_timeline(struct i915_request *rq)
1261{
d19d71fc 1262 struct intel_timeline *timeline = i915_request_timeline(rq);
ea593dbb
CW
1263 struct i915_request *prev;
1264
1265 /*
1266 * Dependency tracking and request ordering along the timeline
1267 * is special cased so that we can eliminate redundant ordering
1268 * operations while building the request (we know that the timeline
1269 * itself is ordered, and here we guarantee it).
1270 *
1271 * As we know we will need to emit tracking along the timeline,
1272 * we embed the hooks into our request struct -- at the cost of
1273 * having to have specialised no-allocation interfaces (which will
1274 * be beneficial elsewhere).
1275 *
1276 * A second benefit to open-coding i915_request_await_request is
1277 * that we can apply a slight variant of the rules specialised
1278 * for timelines that jump between engines (such as virtual engines).
1279 * If we consider the case of virtual engine, we must emit a dma-fence
1280 * to prevent scheduling of the second request until the first is
1281 * complete (to maximise our greedy late load balancing) and this
1282 * precludes optimising to use semaphores serialisation of a single
1283 * timeline across engines.
1284 */
b1e3177b
CW
1285 prev = to_request(__i915_active_fence_set(&timeline->last_request,
1286 &rq->fence));
ea593dbb 1287 if (prev && !i915_request_completed(prev)) {
1eaa251b
CW
1288 /*
1289 * The requests are supposed to be kept in order. However,
1290 * we need to be wary in case the timeline->last_request
1291 * is used as a barrier for external modification to this
1292 * context.
1293 */
1294 GEM_BUG_ON(prev->context == rq->context &&
1295 i915_seqno_passed(prev->fence.seqno,
1296 rq->fence.seqno));
1297
ea593dbb
CW
1298 if (is_power_of_2(prev->engine->mask | rq->engine->mask))
1299 i915_sw_fence_await_sw_fence(&rq->submit,
1300 &prev->submit,
1301 &rq->submitq);
1302 else
1303 __i915_sw_fence_await_dma_fence(&rq->submit,
1304 &prev->fence,
1305 &rq->dmaq);
1306 if (rq->engine->schedule)
1307 __i915_sched_node_add_dependency(&rq->sched,
1308 &prev->sched,
1309 &rq->dep,
1310 0);
1311 }
1312
2ccdf6a1
CW
1313 /*
1314 * Make sure that no request gazumped us - if it was allocated after
1315 * our i915_request_alloc() and called __i915_request_add() before
1316 * us, the timeline will hold its seqno which is later than ours.
1317 */
ea593dbb 1318 GEM_BUG_ON(timeline->seqno != rq->fence.seqno);
ea593dbb
CW
1319
1320 return prev;
1321}
1322
05235c53
CW
1323/*
1324 * NB: This function is not allowed to fail. Doing so would mean the the
1325 * request is not being tracked for completion but the work itself is
1326 * going to happen on the hardware. This would be a Bad Thing(tm).
1327 */
2ccdf6a1 1328struct i915_request *__i915_request_commit(struct i915_request *rq)
05235c53 1329{
2ccdf6a1
CW
1330 struct intel_engine_cs *engine = rq->engine;
1331 struct intel_ring *ring = rq->ring;
73dec95e 1332 u32 *cs;
05235c53 1333
639f2f24 1334 RQ_TRACE(rq, "\n");
c781c978 1335
05235c53
CW
1336 /*
1337 * To ensure that this call will not fail, space for its emissions
1338 * should already have been reserved in the ring buffer. Let the ring
1339 * know that it is time to use that space up.
1340 */
2ccdf6a1
CW
1341 GEM_BUG_ON(rq->reserved_space > ring->space);
1342 rq->reserved_space = 0;
e5dadff4 1343 rq->emitted_jiffies = jiffies;
05235c53 1344
8ac71d1d
CW
1345 /*
1346 * Record the position of the start of the breadcrumb so that
05235c53
CW
1347 * should we detect the updated seqno part-way through the
1348 * GPU processing the request, we never over-estimate the
d045446d 1349 * position of the ring's HEAD.
05235c53 1350 */
2ccdf6a1 1351 cs = intel_ring_begin(rq, engine->emit_fini_breadcrumb_dw);
73dec95e 1352 GEM_BUG_ON(IS_ERR(cs));
2ccdf6a1 1353 rq->postfix = intel_ring_offset(rq, cs);
05235c53 1354
e5dadff4 1355 return __i915_request_add_to_timeline(rq);
a79ca656
CW
1356}
1357
1358void __i915_request_queue(struct i915_request *rq,
1359 const struct i915_sched_attr *attr)
1360{
8ac71d1d
CW
1361 /*
1362 * Let the backend know a new request has arrived that may need
0de9136d
CW
1363 * to adjust the existing execution schedule due to a high priority
1364 * request - i.e. we may want to preempt the current request in order
1365 * to run a high priority dependency chain *before* we can execute this
1366 * request.
1367 *
1368 * This is called before the request is ready to run so that we can
1369 * decide whether to preempt the entire chain so that it is ready to
1370 * run at the earliest possible convenience.
1371 */
2ccdf6a1 1372 i915_sw_fence_commit(&rq->semaphore);
a79ca656
CW
1373 if (attr && rq->engine->schedule)
1374 rq->engine->schedule(rq, attr);
2ccdf6a1 1375 i915_sw_fence_commit(&rq->submit);
2ccdf6a1
CW
1376}
1377
1378void i915_request_add(struct i915_request *rq)
1379{
d19d71fc 1380 struct intel_timeline * const tl = i915_request_timeline(rq);
e6ba7648 1381 struct i915_sched_attr attr = {};
61231f6b 1382 struct i915_gem_context *ctx;
2ccdf6a1 1383
e5dadff4
CW
1384 lockdep_assert_held(&tl->mutex);
1385 lockdep_unpin_lock(&tl->mutex, rq->cookie);
2ccdf6a1
CW
1386
1387 trace_i915_request_add(rq);
61231f6b 1388 __i915_request_commit(rq);
2ccdf6a1 1389
61231f6b
CW
1390 /* XXX placeholder for selftests */
1391 rcu_read_lock();
1392 ctx = rcu_dereference(rq->context->gem_context);
1393 if (ctx)
1394 attr = ctx->sched;
1395 rcu_read_unlock();
e6ba7648 1396
a79ca656
CW
1397 if (!(rq->sched.flags & I915_SCHED_HAS_SEMAPHORE_CHAIN))
1398 attr.priority |= I915_PRIORITY_NOSEMAPHORE;
a79ca656
CW
1399 if (list_empty(&rq->sched.signalers_list))
1400 attr.priority |= I915_PRIORITY_WAIT;
1401
62520e33 1402 local_bh_disable();
a79ca656 1403 __i915_request_queue(rq, &attr);
62520e33 1404 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
a79ca656 1405
e5dadff4 1406 mutex_unlock(&tl->mutex);
05235c53
CW
1407}
1408
062444bb 1409static unsigned long local_clock_ns(unsigned int *cpu)
05235c53
CW
1410{
1411 unsigned long t;
1412
e61e0f51
CW
1413 /*
1414 * Cheaply and approximately convert from nanoseconds to microseconds.
05235c53
CW
1415 * The result and subsequent calculations are also defined in the same
1416 * approximate microseconds units. The principal source of timing
1417 * error here is from the simple truncation.
1418 *
1419 * Note that local_clock() is only defined wrt to the current CPU;
1420 * the comparisons are no longer valid if we switch CPUs. Instead of
1421 * blocking preemption for the entire busywait, we can detect the CPU
1422 * switch and use that as indicator of system load and a reason to
1423 * stop busywaiting, see busywait_stop().
1424 */
1425 *cpu = get_cpu();
062444bb 1426 t = local_clock();
05235c53
CW
1427 put_cpu();
1428
1429 return t;
1430}
1431
1432static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1433{
1434 unsigned int this_cpu;
1435
062444bb 1436 if (time_after(local_clock_ns(&this_cpu), timeout))
05235c53
CW
1437 return true;
1438
1439 return this_cpu != cpu;
1440}
1441
062444bb 1442static bool __i915_spin_request(const struct i915_request * const rq, int state)
05235c53 1443{
062444bb 1444 unsigned long timeout_ns;
52c0fdb2 1445 unsigned int cpu;
b2f2f0fc
CW
1446
1447 /*
1448 * Only wait for the request if we know it is likely to complete.
1449 *
1450 * We don't track the timestamps around requests, nor the average
1451 * request length, so we do not have a good indicator that this
1452 * request will complete within the timeout. What we do know is the
52c0fdb2
CW
1453 * order in which requests are executed by the context and so we can
1454 * tell if the request has been started. If the request is not even
1455 * running yet, it is a fair assumption that it will not complete
1456 * within our relatively short timeout.
b2f2f0fc 1457 */
52c0fdb2 1458 if (!i915_request_is_running(rq))
b2f2f0fc
CW
1459 return false;
1460
e61e0f51
CW
1461 /*
1462 * When waiting for high frequency requests, e.g. during synchronous
05235c53
CW
1463 * rendering split between the CPU and GPU, the finite amount of time
1464 * required to set up the irq and wait upon it limits the response
1465 * rate. By busywaiting on the request completion for a short while we
1466 * can service the high frequency waits as quick as possible. However,
1467 * if it is a slow request, we want to sleep as quickly as possible.
1468 * The tradeoff between waiting and sleeping is roughly the time it
1469 * takes to sleep on a request, on the order of a microsecond.
1470 */
1471
062444bb
CW
1472 timeout_ns = READ_ONCE(rq->engine->props.max_busywait_duration_ns);
1473 timeout_ns += local_clock_ns(&cpu);
05235c53 1474 do {
52c0fdb2
CW
1475 if (i915_request_completed(rq))
1476 return true;
c33ed067 1477
05235c53
CW
1478 if (signal_pending_state(state, current))
1479 break;
1480
062444bb 1481 if (busywait_stop(timeout_ns, cpu))
05235c53
CW
1482 break;
1483
f2f09a4c 1484 cpu_relax();
05235c53
CW
1485 } while (!need_resched());
1486
1487 return false;
1488}
1489
52c0fdb2
CW
1490struct request_wait {
1491 struct dma_fence_cb cb;
1492 struct task_struct *tsk;
1493};
1494
1495static void request_wait_wake(struct dma_fence *fence, struct dma_fence_cb *cb)
1496{
1497 struct request_wait *wait = container_of(cb, typeof(*wait), cb);
1498
1499 wake_up_process(wait->tsk);
1500}
1501
05235c53 1502/**
e532be89 1503 * i915_request_wait - wait until execution of request has finished
e61e0f51 1504 * @rq: the request to wait upon
ea746f36 1505 * @flags: how to wait
e95433c7
CW
1506 * @timeout: how long to wait in jiffies
1507 *
e532be89 1508 * i915_request_wait() waits for the request to be completed, for a
e95433c7
CW
1509 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1510 * unbounded wait).
05235c53 1511 *
e95433c7
CW
1512 * Returns the remaining time (in jiffies) if the request completed, which may
1513 * be zero or -ETIME if the request is unfinished after the timeout expires.
1514 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1515 * pending before the request completes.
05235c53 1516 */
e61e0f51 1517long i915_request_wait(struct i915_request *rq,
e95433c7
CW
1518 unsigned int flags,
1519 long timeout)
05235c53 1520{
ea746f36
CW
1521 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1522 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
52c0fdb2 1523 struct request_wait wait;
05235c53
CW
1524
1525 might_sleep();
e95433c7 1526 GEM_BUG_ON(timeout < 0);
05235c53 1527
6e4e9708 1528 if (dma_fence_is_signaled(&rq->fence))
e95433c7 1529 return timeout;
05235c53 1530
e95433c7
CW
1531 if (!timeout)
1532 return -ETIME;
05235c53 1533
e61e0f51 1534 trace_i915_request_wait_begin(rq, flags);
84383d2e
CW
1535
1536 /*
1537 * We must never wait on the GPU while holding a lock as we
1538 * may need to perform a GPU reset. So while we don't need to
1539 * serialise wait/reset with an explicit lock, we do want
1540 * lockdep to detect potential dependency cycles.
1541 */
cb823ed9 1542 mutex_acquire(&rq->engine->gt->reset.mutex.dep_map, 0, 0, _THIS_IP_);
4680816b 1543
7ce99d24
CW
1544 /*
1545 * Optimistic spin before touching IRQs.
1546 *
1547 * We may use a rather large value here to offset the penalty of
1548 * switching away from the active task. Frequently, the client will
1549 * wait upon an old swapbuffer to throttle itself to remain within a
1550 * frame of the gpu. If the client is running in lockstep with the gpu,
1551 * then it should not be waiting long at all, and a sleep now will incur
1552 * extra scheduler latency in producing the next frame. To try to
1553 * avoid adding the cost of enabling/disabling the interrupt to the
1554 * short wait, we first spin to see if the request would have completed
1555 * in the time taken to setup the interrupt.
1556 *
1557 * We need upto 5us to enable the irq, and upto 20us to hide the
1558 * scheduler latency of a context switch, ignoring the secondary
1559 * impacts from a context switch such as cache eviction.
1560 *
1561 * The scheme used for low-latency IO is called "hybrid interrupt
1562 * polling". The suggestion there is to sleep until just before you
1563 * expect to be woken by the device interrupt and then poll for its
1564 * completion. That requires having a good predictor for the request
1565 * duration, which we currently lack.
1566 */
062444bb
CW
1567 if (IS_ACTIVE(CONFIG_DRM_I915_MAX_REQUEST_BUSYWAIT) &&
1568 __i915_spin_request(rq, state)) {
6e4e9708 1569 dma_fence_signal(&rq->fence);
52c0fdb2 1570 goto out;
6e4e9708 1571 }
541ca6ed 1572
62eb3c24
CW
1573 /*
1574 * This client is about to stall waiting for the GPU. In many cases
1575 * this is undesirable and limits the throughput of the system, as
1576 * many clients cannot continue processing user input/output whilst
1577 * blocked. RPS autotuning may take tens of milliseconds to respond
1578 * to the GPU load and thus incurs additional latency for the client.
1579 * We can circumvent that by promoting the GPU frequency to maximum
1580 * before we sleep. This makes the GPU throttle up much more quickly
1581 * (good for benchmarks and user experience, e.g. window animations),
1582 * but at a cost of spending more power processing the workload
1583 * (bad for battery).
1584 */
1585 if (flags & I915_WAIT_PRIORITY) {
1586 if (!i915_request_started(rq) && INTEL_GEN(rq->i915) >= 6)
3e7abf81 1587 intel_rps_boost(rq);
52c0fdb2 1588 i915_schedule_bump_priority(rq, I915_PRIORITY_WAIT);
62eb3c24 1589 }
4680816b 1590
52c0fdb2
CW
1591 wait.tsk = current;
1592 if (dma_fence_add_callback(&rq->fence, &wait.cb, request_wait_wake))
1593 goto out;
4680816b 1594
52c0fdb2
CW
1595 for (;;) {
1596 set_current_state(state);
05235c53 1597
ce94bef9
CW
1598 if (i915_request_completed(rq)) {
1599 dma_fence_signal(&rq->fence);
52c0fdb2 1600 break;
ce94bef9 1601 }
05235c53 1602
602ddb41
CW
1603 intel_engine_flush_submission(rq->engine);
1604
05235c53 1605 if (signal_pending_state(state, current)) {
e95433c7 1606 timeout = -ERESTARTSYS;
05235c53
CW
1607 break;
1608 }
1609
e95433c7
CW
1610 if (!timeout) {
1611 timeout = -ETIME;
05235c53
CW
1612 break;
1613 }
1614
e95433c7 1615 timeout = io_schedule_timeout(timeout);
05235c53 1616 }
a49625f9 1617 __set_current_state(TASK_RUNNING);
05235c53 1618
52c0fdb2
CW
1619 dma_fence_remove_callback(&rq->fence, &wait.cb);
1620
1621out:
5facae4f 1622 mutex_release(&rq->engine->gt->reset.mutex.dep_map, _THIS_IP_);
52c0fdb2 1623 trace_i915_request_wait_end(rq);
e95433c7 1624 return timeout;
05235c53 1625}
4b8de8e6 1626
c835c550
CW
1627#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1628#include "selftests/mock_request.c"
e61e0f51 1629#include "selftests/i915_request.c"
c835c550 1630#endif
32eb6bcf 1631
103b76ee
CW
1632static void i915_global_request_shrink(void)
1633{
103b76ee
CW
1634 kmem_cache_shrink(global.slab_execute_cbs);
1635 kmem_cache_shrink(global.slab_requests);
1636}
1637
1638static void i915_global_request_exit(void)
1639{
103b76ee
CW
1640 kmem_cache_destroy(global.slab_execute_cbs);
1641 kmem_cache_destroy(global.slab_requests);
1642}
1643
1644static struct i915_global_request global = { {
1645 .shrink = i915_global_request_shrink,
1646 .exit = i915_global_request_exit,
1647} };
1648
32eb6bcf
CW
1649int __init i915_global_request_init(void)
1650{
67a3acaa
CW
1651 global.slab_requests =
1652 kmem_cache_create("i915_request",
1653 sizeof(struct i915_request),
1654 __alignof__(struct i915_request),
1655 SLAB_HWCACHE_ALIGN |
1656 SLAB_RECLAIM_ACCOUNT |
1657 SLAB_TYPESAFE_BY_RCU,
1658 __i915_request_ctor);
32eb6bcf
CW
1659 if (!global.slab_requests)
1660 return -ENOMEM;
1661
e8861964
CW
1662 global.slab_execute_cbs = KMEM_CACHE(execute_cb,
1663 SLAB_HWCACHE_ALIGN |
1664 SLAB_RECLAIM_ACCOUNT |
1665 SLAB_TYPESAFE_BY_RCU);
1666 if (!global.slab_execute_cbs)
1667 goto err_requests;
1668
103b76ee 1669 i915_global_register(&global.base);
32eb6bcf
CW
1670 return 0;
1671
1672err_requests:
1673 kmem_cache_destroy(global.slab_requests);
1674 return -ENOMEM;
1675}