drm/i915/mtl: Add vswing programming for C10 phys
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
2b25a93b 28#include "i915_reg_defs.h"
e563531a 29#include "display/intel_display_reg_defs.h"
09b434d4 30
1aa920ea
JN
31/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
27be41de
JN
37 * File Layout
38 * ~~~~~~~~~~~
1aa920ea
JN
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
baa09e7d
JN
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
1aa920ea 70 *
09b434d4 71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
1aa920ea
JN
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
551bd336 82 * ~~~~~~
1aa920ea
JN
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
551bd336 100 * ~~~~~~~~
1aa920ea
JN
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
09b434d4
JN
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
baa09e7d
JN
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
1aa920ea
JN
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
273e1daa
ID
119#define GU_CNTL_PROTECTED _MMIO(0x10100C)
120#define DEPRESENT REG_BIT(9)
121
c256af0d
MR
122#define GU_CNTL _MMIO(0x101010)
123#define LMEM_INIT REG_BIT(7)
5a44fcd7
DCS
124#define DRIVERFLR REG_BIT(31)
125#define GU_DEBUG _MMIO(0x101018)
126#define DRIVERFLR_STATUS REG_BIT(31)
c256af0d 127
f0f59a00 128#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
129#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
130#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
131#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
132#define GEN6_STOLEN_RESERVED_1M (0 << 4)
133#define GEN6_STOLEN_RESERVED_512K (1 << 4)
134#define GEN6_STOLEN_RESERVED_256K (2 << 4)
135#define GEN6_STOLEN_RESERVED_128K (3 << 4)
136#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
137#define GEN7_STOLEN_RESERVED_1M (0 << 5)
138#define GEN7_STOLEN_RESERVED_256K (1 << 5)
139#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
140#define GEN8_STOLEN_RESERVED_1M (0 << 7)
141#define GEN8_STOLEN_RESERVED_2M (1 << 7)
142#define GEN8_STOLEN_RESERVED_4M (2 << 7)
143#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 144#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 145#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 146
f0f59a00 147#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111 148
220375aa
BV
149#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
150#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 151#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 152
dc96e9b8
CW
153/*
154 * Reset registers
155 */
f0f59a00 156#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
157#define DEBUG_RESET_FULL (1 << 7)
158#define DEBUG_RESET_RENDER (1 << 8)
159#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 160
57f350b6 161/*
5a09ae9f
JN
162 * IOSF sideband
163 */
f0f59a00 164#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
165#define IOSF_DEVFN_SHIFT 24
166#define IOSF_OPCODE_SHIFT 16
167#define IOSF_PORT_SHIFT 8
168#define IOSF_BYTE_ENABLES_SHIFT 4
169#define IOSF_BAR_SHIFT 1
5ee8ee86 170#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
171#define IOSF_PORT_BUNIT 0x03
172#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
173#define IOSF_PORT_NC 0x11
174#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
175#define IOSF_PORT_GPIO_NC 0x13
176#define IOSF_PORT_CCK 0x14
4688d45f
JN
177#define IOSF_PORT_DPIO_2 0x1a
178#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
179#define IOSF_PORT_GPIO_SC 0x48
180#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 181#define IOSF_PORT_CCU 0xa9
7071af97
JN
182#define CHV_IOSF_PORT_GPIO_N 0x13
183#define CHV_IOSF_PORT_GPIO_SE 0x48
184#define CHV_IOSF_PORT_GPIO_E 0xa8
185#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
186#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
187#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 188
f38861b8 189/* DPIO registers */
5a09ae9f 190#define DPIO_DEVFN 0
5a09ae9f 191
f0f59a00 192#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
193#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
194#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
195#define DPIO_SFR_BYPASS (1 << 1)
196#define DPIO_CMNRST (1 << 0)
57f350b6 197
e4607fcf 198#define DPIO_PHY(pipe) ((pipe) >> 1)
e4607fcf 199
598fac6b
DV
200/*
201 * Per pipe/PLL DPIO regs
202 */
ab3c759a 203#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 204#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
205#define DPIO_POST_DIV_DAC 0
206#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
207#define DPIO_POST_DIV_LVDS1 2
208#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
209#define DPIO_K_SHIFT (24) /* 4 bits */
210#define DPIO_P1_SHIFT (21) /* 3 bits */
211#define DPIO_P2_SHIFT (16) /* 5 bits */
212#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 213#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
214#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
215#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
216#define _VLV_PLL_DW3_CH1 0x802c
217#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 218
ab3c759a 219#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
220#define DPIO_REFSEL_OVERRIDE 27
221#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
222#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
223#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 224#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
225#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
226#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
227#define _VLV_PLL_DW5_CH1 0x8034
228#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 229
ab3c759a
CML
230#define _VLV_PLL_DW7_CH0 0x801c
231#define _VLV_PLL_DW7_CH1 0x803c
232#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 233
ab3c759a
CML
234#define _VLV_PLL_DW8_CH0 0x8040
235#define _VLV_PLL_DW8_CH1 0x8060
236#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 237
ab3c759a
CML
238#define VLV_PLL_DW9_BCAST 0xc044
239#define _VLV_PLL_DW9_CH0 0x8044
240#define _VLV_PLL_DW9_CH1 0x8064
241#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 242
ab3c759a
CML
243#define _VLV_PLL_DW10_CH0 0x8048
244#define _VLV_PLL_DW10_CH1 0x8068
245#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 246
ab3c759a
CML
247#define _VLV_PLL_DW11_CH0 0x804c
248#define _VLV_PLL_DW11_CH1 0x806c
249#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 250
ab3c759a
CML
251/* Spec for ref block start counts at DW10 */
252#define VLV_REF_DW13 0x80ac
598fac6b 253
ab3c759a 254#define VLV_CMN_DW0 0x8100
dc96e9b8 255
598fac6b
DV
256/*
257 * Per DDI channel DPIO regs
258 */
259
ab3c759a
CML
260#define _VLV_PCS_DW0_CH0 0x8200
261#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
262#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
263#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
264#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
265#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 266#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 267
97fd4d5c
VS
268#define _VLV_PCS01_DW0_CH0 0x200
269#define _VLV_PCS23_DW0_CH0 0x400
270#define _VLV_PCS01_DW0_CH1 0x2600
271#define _VLV_PCS23_DW0_CH1 0x2800
272#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
273#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
274
ab3c759a
CML
275#define _VLV_PCS_DW1_CH0 0x8204
276#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
277#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
278#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
279#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 280#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 281#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
282#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
283
97fd4d5c
VS
284#define _VLV_PCS01_DW1_CH0 0x204
285#define _VLV_PCS23_DW1_CH0 0x404
286#define _VLV_PCS01_DW1_CH1 0x2604
287#define _VLV_PCS23_DW1_CH1 0x2804
288#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
289#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
290
ab3c759a
CML
291#define _VLV_PCS_DW8_CH0 0x8220
292#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
293#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
294#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
295#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
296
297#define _VLV_PCS01_DW8_CH0 0x0220
298#define _VLV_PCS23_DW8_CH0 0x0420
299#define _VLV_PCS01_DW8_CH1 0x2620
300#define _VLV_PCS23_DW8_CH1 0x2820
301#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
302#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
303
304#define _VLV_PCS_DW9_CH0 0x8224
305#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
306#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
307#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
308#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
309#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
310#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
311#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
312#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
313
a02ef3c7
VS
314#define _VLV_PCS01_DW9_CH0 0x224
315#define _VLV_PCS23_DW9_CH0 0x424
316#define _VLV_PCS01_DW9_CH1 0x2624
317#define _VLV_PCS23_DW9_CH1 0x2824
318#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
319#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
320
9d556c99
CML
321#define _CHV_PCS_DW10_CH0 0x8228
322#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
323#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
324#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
325#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
326#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
327#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
328#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
329#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
330#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
331#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
332
1966e59e
VS
333#define _VLV_PCS01_DW10_CH0 0x0228
334#define _VLV_PCS23_DW10_CH0 0x0428
335#define _VLV_PCS01_DW10_CH1 0x2628
336#define _VLV_PCS23_DW10_CH1 0x2828
337#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
338#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
339
ab3c759a
CML
340#define _VLV_PCS_DW11_CH0 0x822c
341#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
342#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
343#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
344#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
345#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
346#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
347
570e2a74
VS
348#define _VLV_PCS01_DW11_CH0 0x022c
349#define _VLV_PCS23_DW11_CH0 0x042c
350#define _VLV_PCS01_DW11_CH1 0x262c
351#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
352#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
353#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 354
2e523e98
VS
355#define _VLV_PCS01_DW12_CH0 0x0230
356#define _VLV_PCS23_DW12_CH0 0x0430
357#define _VLV_PCS01_DW12_CH1 0x2630
358#define _VLV_PCS23_DW12_CH1 0x2830
359#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
360#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
361
ab3c759a
CML
362#define _VLV_PCS_DW12_CH0 0x8230
363#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
364#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
365#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
366#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
367#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
368#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
369#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
370
371#define _VLV_PCS_DW14_CH0 0x8238
372#define _VLV_PCS_DW14_CH1 0x8438
373#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
374
375#define _VLV_PCS_DW23_CH0 0x825c
376#define _VLV_PCS_DW23_CH1 0x845c
377#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
378
379#define _VLV_TX_DW2_CH0 0x8288
380#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
381#define DPIO_SWING_MARGIN000_SHIFT 16
382#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 383#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
384#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
385
386#define _VLV_TX_DW3_CH0 0x828c
387#define _VLV_TX_DW3_CH1 0x848c
9d556c99 388/* The following bit for CHV phy */
5ee8ee86 389#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
390#define DPIO_SWING_MARGIN101_SHIFT 16
391#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
392#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
393
394#define _VLV_TX_DW4_CH0 0x8290
395#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
396#define DPIO_SWING_DEEMPH9P5_SHIFT 24
397#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
398#define DPIO_SWING_DEEMPH6P0_SHIFT 16
399#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
400#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
401
402#define _VLV_TX3_DW4_CH0 0x690
403#define _VLV_TX3_DW4_CH1 0x2a90
404#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
405
406#define _VLV_TX_DW5_CH0 0x8294
407#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 408#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
409#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
410
411#define _VLV_TX_DW11_CH0 0x82ac
412#define _VLV_TX_DW11_CH1 0x84ac
413#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
414
415#define _VLV_TX_DW14_CH0 0x82b8
416#define _VLV_TX_DW14_CH1 0x84b8
417#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 418
9d556c99
CML
419/* CHV dpPhy registers */
420#define _CHV_PLL_DW0_CH0 0x8000
421#define _CHV_PLL_DW0_CH1 0x8180
422#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
423
424#define _CHV_PLL_DW1_CH0 0x8004
425#define _CHV_PLL_DW1_CH1 0x8184
426#define DPIO_CHV_N_DIV_SHIFT 8
427#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
428#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
429
430#define _CHV_PLL_DW2_CH0 0x8008
431#define _CHV_PLL_DW2_CH1 0x8188
432#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
433
434#define _CHV_PLL_DW3_CH0 0x800c
435#define _CHV_PLL_DW3_CH1 0x818c
436#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
437#define DPIO_CHV_FIRST_MOD (0 << 8)
438#define DPIO_CHV_SECOND_MOD (1 << 8)
439#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 440#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
441#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
442
443#define _CHV_PLL_DW6_CH0 0x8018
444#define _CHV_PLL_DW6_CH1 0x8198
445#define DPIO_CHV_GAIN_CTRL_SHIFT 16
446#define DPIO_CHV_INT_COEFF_SHIFT 8
447#define DPIO_CHV_PROP_COEFF_SHIFT 0
448#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
449
d3eee4ba
VP
450#define _CHV_PLL_DW8_CH0 0x8020
451#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
452#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
453#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
454#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
455
456#define _CHV_PLL_DW9_CH0 0x8024
457#define _CHV_PLL_DW9_CH1 0x81A4
458#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 459#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
460#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
461#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
462
6669e39f
VS
463#define _CHV_CMN_DW0_CH0 0x8100
464#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
465#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
466#define DPIO_ALLDL_POWERDOWN (1 << 1)
467#define DPIO_ANYDL_POWERDOWN (1 << 0)
468
b9e5ac3c
VS
469#define _CHV_CMN_DW5_CH0 0x8114
470#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
471#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
472#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
473#define CHV_BUFRIGHTENA1_MASK (3 << 20)
474#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
475#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
476#define CHV_BUFLEFTENA1_FORCE (3 << 22)
477#define CHV_BUFLEFTENA1_MASK (3 << 22)
478
9d556c99
CML
479#define _CHV_CMN_DW13_CH0 0x8134
480#define _CHV_CMN_DW0_CH1 0x8080
481#define DPIO_CHV_S1_DIV_SHIFT 21
482#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
483#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
484#define DPIO_CHV_K_DIV_SHIFT 4
485#define DPIO_PLL_FREQLOCK (1 << 1)
486#define DPIO_PLL_LOCK (1 << 0)
487#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
488
489#define _CHV_CMN_DW14_CH0 0x8138
490#define _CHV_CMN_DW1_CH1 0x8084
491#define DPIO_AFC_RECAL (1 << 14)
492#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
493#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
494#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
495#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
496#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
497#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
498#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
499#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
500#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
501#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
502
9197c88b
VS
503#define _CHV_CMN_DW19_CH0 0x814c
504#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
505#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
506#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 507#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 508#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 509
9197c88b
VS
510#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
511
e0fce78f
VS
512#define CHV_CMN_DW28 0x8170
513#define DPIO_CL1POWERDOWNEN (1 << 23)
514#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
515#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
516#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
517#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
518#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 519
9d556c99 520#define CHV_CMN_DW30 0x8178
3e288786 521#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
522#define DPIO_LRC_BYPASS (1 << 3)
523
524#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
525 (lane) * 0x200 + (offset))
526
f72df8db
VS
527#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
528#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
529#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
530#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
531#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
532#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
533#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
534#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
535#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
536#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
537#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
538#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
539#define DPIO_FRC_LATENCY_SHFIT 8
540#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
541#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
542
543/* BXT PHY registers */
ed37892e
ACO
544#define _BXT_PHY0_BASE 0x6C000
545#define _BXT_PHY1_BASE 0x162000
0a116ce8 546#define _BXT_PHY2_BASE 0x163000
7b775d36
LDM
547#define BXT_PHY_BASE(phy) \
548 _PICK_EVEN_2RANGES(phy, 1, \
549 _BXT_PHY0_BASE, _BXT_PHY0_BASE, \
550 _BXT_PHY1_BASE, _BXT_PHY2_BASE)
ed37892e
ACO
551
552#define _BXT_PHY(phy, reg) \
553 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
554
555#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
556 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
557 (reg_ch1) - _BXT_PHY0_BASE))
558#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
559 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 560
f0f59a00 561#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 562#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 563
e93da0a0
ID
564#define _BXT_PHY_CTL_DDI_A 0x64C00
565#define _BXT_PHY_CTL_DDI_B 0x64C10
566#define _BXT_PHY_CTL_DDI_C 0x64C20
567#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
568#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
569#define BXT_PHY_LANE_ENABLED (1 << 8)
570#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
571 _BXT_PHY_CTL_DDI_B)
572
5c6706e5 573#define _PHY_CTL_FAMILY_DDI 0x64C90
7b775d36 574#define _PHY_CTL_FAMILY_EDP 0x64C80
0a116ce8 575#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 576#define COMMON_RESET_DIS (1 << 31)
7b775d36
LDM
577#define BXT_PHY_CTL_FAMILY(phy) \
578 _MMIO(_PICK_EVEN_2RANGES(phy, 1, \
579 _PHY_CTL_FAMILY_DDI, _PHY_CTL_FAMILY_DDI, \
580 _PHY_CTL_FAMILY_EDP, _PHY_CTL_FAMILY_DDI_C))
5c6706e5 581
dfb82408
S
582/* BXT PHY PLL registers */
583#define _PORT_PLL_A 0x46074
584#define _PORT_PLL_B 0x46078
585#define _PORT_PLL_C 0x4607c
8b080334
VS
586#define PORT_PLL_ENABLE REG_BIT(31)
587#define PORT_PLL_LOCK REG_BIT(30)
588#define PORT_PLL_REF_SEL REG_BIT(27)
589#define PORT_PLL_POWER_ENABLE REG_BIT(26)
590#define PORT_PLL_POWER_STATE REG_BIT(25)
f0f59a00 591#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
592
593#define _PORT_PLL_EBB_0_A 0x162034
594#define _PORT_PLL_EBB_0_B 0x6C034
595#define _PORT_PLL_EBB_0_C 0x6C340
8b080334
VS
596#define PORT_PLL_P1_MASK REG_GENMASK(15, 13)
597#define PORT_PLL_P1(p1) REG_FIELD_PREP(PORT_PLL_P1_MASK, (p1))
598#define PORT_PLL_P2_MASK REG_GENMASK(12, 8)
599#define PORT_PLL_P2(p2) REG_FIELD_PREP(PORT_PLL_P2_MASK, (p2))
ed37892e
ACO
600#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
601 _PORT_PLL_EBB_0_B, \
602 _PORT_PLL_EBB_0_C)
dfb82408
S
603
604#define _PORT_PLL_EBB_4_A 0x162038
605#define _PORT_PLL_EBB_4_B 0x6C038
606#define _PORT_PLL_EBB_4_C 0x6C344
8b080334
VS
607#define PORT_PLL_RECALIBRATE REG_BIT(14)
608#define PORT_PLL_10BIT_CLK_ENABLE REG_BIT(13)
ed37892e
ACO
609#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
610 _PORT_PLL_EBB_4_B, \
611 _PORT_PLL_EBB_4_C)
dfb82408
S
612
613#define _PORT_PLL_0_A 0x162100
614#define _PORT_PLL_0_B 0x6C100
615#define _PORT_PLL_0_C 0x6C380
616/* PORT_PLL_0_A */
8b080334
VS
617#define PORT_PLL_M2_INT_MASK REG_GENMASK(7, 0)
618#define PORT_PLL_M2_INT(m2_int) REG_FIELD_PREP(PORT_PLL_M2_INT_MASK, (m2_int))
dfb82408 619/* PORT_PLL_1_A */
8b080334
VS
620#define PORT_PLL_N_MASK REG_GENMASK(11, 8)
621#define PORT_PLL_N(n) REG_FIELD_PREP(PORT_PLL_N_MASK, (n))
dfb82408 622/* PORT_PLL_2_A */
8b080334
VS
623#define PORT_PLL_M2_FRAC_MASK REG_GENMASK(21, 0)
624#define PORT_PLL_M2_FRAC(m2_frac) REG_FIELD_PREP(PORT_PLL_M2_FRAC_MASK, (m2_frac))
dfb82408 625/* PORT_PLL_3_A */
8b080334 626#define PORT_PLL_M2_FRAC_ENABLE REG_BIT(16)
dfb82408 627/* PORT_PLL_6_A */
8b080334
VS
628#define PORT_PLL_GAIN_CTL_MASK REG_GENMASK(18, 16)
629#define PORT_PLL_GAIN_CTL(x) REG_FIELD_PREP(PORT_PLL_GAIN_CTL_MASK, (x))
630#define PORT_PLL_INT_COEFF_MASK REG_GENMASK(12, 8)
631#define PORT_PLL_INT_COEFF(x) REG_FIELD_PREP(PORT_PLL_INT_COEFF_MASK, (x))
632#define PORT_PLL_PROP_COEFF_MASK REG_GENMASK(3, 0)
633#define PORT_PLL_PROP_COEFF(x) REG_FIELD_PREP(PORT_PLL_PROP_COEFF_MASK, (x))
dfb82408 634/* PORT_PLL_8_A */
8b080334
VS
635#define PORT_PLL_TARGET_CNT_MASK REG_GENMASK(9, 0)
636#define PORT_PLL_TARGET_CNT(x) REG_FIELD_PREP(PORT_PLL_TARGET_CNT_MASK, (x))
b6dc71f3 637/* PORT_PLL_9_A */
8b080334
VS
638#define PORT_PLL_LOCK_THRESHOLD_MASK REG_GENMASK(3, 1)
639#define PORT_PLL_LOCK_THRESHOLD(x) REG_FIELD_PREP(PORT_PLL_LOCK_THRESHOLD_MASK, (x))
b6dc71f3 640/* PORT_PLL_10_A */
8b080334
VS
641#define PORT_PLL_DCO_AMP_OVR_EN_H REG_BIT(27)
642#define PORT_PLL_DCO_AMP_MASK REG_GENMASK(13, 10)
643#define PORT_PLL_DCO_AMP(x) REG_FIELD_PREP(PORT_PLL_DCO_AMP_MASK, (x))
ed37892e
ACO
644#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
645 _PORT_PLL_0_B, \
646 _PORT_PLL_0_C)
647#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
648 (idx) * 4)
dfb82408 649
5c6706e5
VK
650/* BXT PHY common lane registers */
651#define _PORT_CL1CM_DW0_A 0x162000
652#define _PORT_CL1CM_DW0_BC 0x6C000
653#define PHY_POWER_GOOD (1 << 16)
b61e7996 654#define PHY_RESERVED (1 << 7)
ed37892e 655#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 656
d72e84cc
MK
657#define _PORT_CL1CM_DW9_A 0x162024
658#define _PORT_CL1CM_DW9_BC 0x6C024
659#define IREF0RC_OFFSET_SHIFT 8
660#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
661#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 662
d72e84cc
MK
663#define _PORT_CL1CM_DW10_A 0x162028
664#define _PORT_CL1CM_DW10_BC 0x6C028
665#define IREF1RC_OFFSET_SHIFT 8
666#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
667#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
668
669#define _PORT_CL1CM_DW28_A 0x162070
670#define _PORT_CL1CM_DW28_BC 0x6C070
671#define OCL1_POWER_DOWN_EN (1 << 23)
672#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
673#define SUS_CLK_CONFIG 0x3
674#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
675
676#define _PORT_CL1CM_DW30_A 0x162078
677#define _PORT_CL1CM_DW30_BC 0x6C078
678#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
679#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
680
842d4166
ACO
681/* The spec defines this only for BXT PHY0, but lets assume that this
682 * would exist for PHY1 too if it had a second channel.
683 */
684#define _PORT_CL2CM_DW6_A 0x162358
685#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 686#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
687#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
688
689/* BXT PHY Ref registers */
690#define _PORT_REF_DW3_A 0x16218C
691#define _PORT_REF_DW3_BC 0x6C18C
692#define GRC_DONE (1 << 22)
ed37892e 693#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
694
695#define _PORT_REF_DW6_A 0x162198
696#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
697#define GRC_CODE_SHIFT 24
698#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 699#define GRC_CODE_FAST_SHIFT 16
d1e082ff 700#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
701#define GRC_CODE_SLOW_SHIFT 8
702#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
703#define GRC_CODE_NOM_MASK 0xFF
ed37892e 704#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
705
706#define _PORT_REF_DW8_A 0x1621A0
707#define _PORT_REF_DW8_BC 0x6C1A0
708#define GRC_DIS (1 << 15)
709#define GRC_RDY_OVRD (1 << 1)
ed37892e 710#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 711
dfb82408 712/* BXT PHY PCS registers */
96fb9f9b
VK
713#define _PORT_PCS_DW10_LN01_A 0x162428
714#define _PORT_PCS_DW10_LN01_B 0x6C428
715#define _PORT_PCS_DW10_LN01_C 0x6C828
716#define _PORT_PCS_DW10_GRP_A 0x162C28
717#define _PORT_PCS_DW10_GRP_B 0x6CC28
718#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
719#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
720 _PORT_PCS_DW10_LN01_B, \
721 _PORT_PCS_DW10_LN01_C)
722#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
723 _PORT_PCS_DW10_GRP_B, \
724 _PORT_PCS_DW10_GRP_C)
725
96fb9f9b
VK
726#define TX2_SWING_CALC_INIT (1 << 31)
727#define TX1_SWING_CALC_INIT (1 << 30)
728
dfb82408
S
729#define _PORT_PCS_DW12_LN01_A 0x162430
730#define _PORT_PCS_DW12_LN01_B 0x6C430
731#define _PORT_PCS_DW12_LN01_C 0x6C830
732#define _PORT_PCS_DW12_LN23_A 0x162630
733#define _PORT_PCS_DW12_LN23_B 0x6C630
734#define _PORT_PCS_DW12_LN23_C 0x6CA30
735#define _PORT_PCS_DW12_GRP_A 0x162c30
736#define _PORT_PCS_DW12_GRP_B 0x6CC30
737#define _PORT_PCS_DW12_GRP_C 0x6CE30
738#define LANESTAGGER_STRAP_OVRD (1 << 6)
739#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
740#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
741 _PORT_PCS_DW12_LN01_B, \
742 _PORT_PCS_DW12_LN01_C)
743#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
744 _PORT_PCS_DW12_LN23_B, \
745 _PORT_PCS_DW12_LN23_C)
746#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
747 _PORT_PCS_DW12_GRP_B, \
748 _PORT_PCS_DW12_GRP_C)
dfb82408 749
5c6706e5
VK
750/* BXT PHY TX registers */
751#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
752 ((lane) & 1) * 0x80)
753
96fb9f9b
VK
754#define _PORT_TX_DW2_LN0_A 0x162508
755#define _PORT_TX_DW2_LN0_B 0x6C508
756#define _PORT_TX_DW2_LN0_C 0x6C908
757#define _PORT_TX_DW2_GRP_A 0x162D08
758#define _PORT_TX_DW2_GRP_B 0x6CD08
759#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
760#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
761 _PORT_TX_DW2_LN0_B, \
762 _PORT_TX_DW2_LN0_C)
763#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
764 _PORT_TX_DW2_GRP_B, \
765 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
766#define MARGIN_000_SHIFT 16
767#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
768#define UNIQ_TRANS_SCALE_SHIFT 8
769#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
770
771#define _PORT_TX_DW3_LN0_A 0x16250C
772#define _PORT_TX_DW3_LN0_B 0x6C50C
773#define _PORT_TX_DW3_LN0_C 0x6C90C
774#define _PORT_TX_DW3_GRP_A 0x162D0C
775#define _PORT_TX_DW3_GRP_B 0x6CD0C
776#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
777#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
778 _PORT_TX_DW3_LN0_B, \
779 _PORT_TX_DW3_LN0_C)
780#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
781 _PORT_TX_DW3_GRP_B, \
782 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
783#define SCALE_DCOMP_METHOD (1 << 26)
784#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
785
786#define _PORT_TX_DW4_LN0_A 0x162510
787#define _PORT_TX_DW4_LN0_B 0x6C510
788#define _PORT_TX_DW4_LN0_C 0x6C910
789#define _PORT_TX_DW4_GRP_A 0x162D10
790#define _PORT_TX_DW4_GRP_B 0x6CD10
791#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
792#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
793 _PORT_TX_DW4_LN0_B, \
794 _PORT_TX_DW4_LN0_C)
795#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
796 _PORT_TX_DW4_GRP_B, \
797 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
798#define DEEMPH_SHIFT 24
799#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
800
51b3ee35
ACO
801#define _PORT_TX_DW5_LN0_A 0x162514
802#define _PORT_TX_DW5_LN0_B 0x6C514
803#define _PORT_TX_DW5_LN0_C 0x6C914
804#define _PORT_TX_DW5_GRP_A 0x162D14
805#define _PORT_TX_DW5_GRP_B 0x6CD14
806#define _PORT_TX_DW5_GRP_C 0x6CF14
807#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
808 _PORT_TX_DW5_LN0_B, \
809 _PORT_TX_DW5_LN0_C)
810#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
811 _PORT_TX_DW5_GRP_B, \
812 _PORT_TX_DW5_GRP_C)
813#define DCC_DELAY_RANGE_1 (1 << 9)
814#define DCC_DELAY_RANGE_2 (1 << 8)
815
5c6706e5
VK
816#define _PORT_TX_DW14_LN0_A 0x162538
817#define _PORT_TX_DW14_LN0_B 0x6C538
818#define _PORT_TX_DW14_LN0_C 0x6C938
819#define LATENCY_OPTIM_SHIFT 30
820#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
821#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
822 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
823 _PORT_TX_DW14_LN0_C) + \
824 _BXT_LANE_OFFSET(lane))
5c6706e5 825
f8896f5d 826/* UAIMI scratch pad register 1 */
f0f59a00 827#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
828/* SKL VccIO mask */
829#define SKL_VCCIO_MASK 0x1
830/* SKL balance leg register */
f0f59a00 831#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 832/* I_boost values */
5ee8ee86
PZ
833#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
834#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
835/* Balance leg disable bits */
836#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 837#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 838
585fb111 839/*
de151cf6 840 * Fence registers
eecf613a
VS
841 * [0-7] @ 0x2000 gen2,gen3
842 * [8-15] @ 0x3000 945,g33,pnv
843 *
844 * [0-15] @ 0x3000 gen4,gen5
845 *
846 * [0-15] @ 0x100000 gen6,vlv,chv
847 * [0-31] @ 0x100000 gen7+
585fb111 848 */
f0f59a00 849#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
850#define I830_FENCE_START_MASK 0x07f80000
851#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 852#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 853#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 854#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 855#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 856#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 857#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
858
859#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 860#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 861
f0f59a00
VS
862#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
863#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
864#define I965_FENCE_PITCH_SHIFT 2
865#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 866#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 867#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 868
f0f59a00
VS
869#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
870#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 871#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 872#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 873
2b6b3a09 874
f691e2f4 875/* control register for cpu gtt access */
f0f59a00 876#define TILECTL _MMIO(0x101000)
f691e2f4 877#define TILECTL_SWZCTL (1 << 0)
e3a29055 878#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
879#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
880#define TILECTL_BACKSNOOP_DIS (1 << 3)
881
de151cf6
JB
882/*
883 * Instruction and interrupt control regs
884 */
f0f59a00 885#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
886#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
887#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 888#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
889#define PRB0_BASE (0x2030 - 0x30)
890#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
891#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
892#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
893#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
894#define SRB2_BASE (0x2120 - 0x30) /* 830 */
895#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
896#define RENDER_RING_BASE 0x02000
897#define BSD_RING_BASE 0x04000
898#define GEN6_BSD_RING_BASE 0x12000
845f74a7 899#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
900#define GEN11_BSD_RING_BASE 0x1c0000
901#define GEN11_BSD2_RING_BASE 0x1c4000
902#define GEN11_BSD3_RING_BASE 0x1d0000
903#define GEN11_BSD4_RING_BASE 0x1d4000
938c778f
JH
904#define XEHP_BSD5_RING_BASE 0x1e0000
905#define XEHP_BSD6_RING_BASE 0x1e4000
906#define XEHP_BSD7_RING_BASE 0x1f0000
907#define XEHP_BSD8_RING_BASE 0x1f4000
1950de14 908#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
909#define GEN11_VEBOX_RING_BASE 0x1c8000
910#define GEN11_VEBOX2_RING_BASE 0x1d8000
938c778f
JH
911#define XEHP_VEBOX3_RING_BASE 0x1e8000
912#define XEHP_VEBOX4_RING_BASE 0x1f8000
5fd974d1 913#define MTL_GSC_RING_BASE 0x11a000
944823c9
MR
914#define GEN12_COMPUTE0_RING_BASE 0x1a000
915#define GEN12_COMPUTE1_RING_BASE 0x1c000
916#define GEN12_COMPUTE2_RING_BASE 0x1e000
917#define GEN12_COMPUTE3_RING_BASE 0x26000
549f7365 918#define BLT_RING_BASE 0x22000
69f8afdb
MR
919#define XEHPC_BCS1_RING_BASE 0x3e0000
920#define XEHPC_BCS2_RING_BASE 0x3e2000
921#define XEHPC_BCS3_RING_BASE 0x3e4000
922#define XEHPC_BCS4_RING_BASE 0x3e6000
923#define XEHPC_BCS5_RING_BASE 0x3e8000
924#define XEHPC_BCS6_RING_BASE 0x3ea000
925#define XEHPC_BCS7_RING_BASE 0x3ec000
926#define XEHPC_BCS8_RING_BASE 0x3ee000
1e3dc1d8
TW
927#define DG1_GSC_HECI1_BASE 0x00258000
928#define DG1_GSC_HECI2_BASE 0x00259000
f15856d7
TW
929#define DG2_GSC_HECI1_BASE 0x00373000
930#define DG2_GSC_HECI2_BASE 0x00374000
202b1f4c
MR
931
932
9e72b46c 933
f0f59a00 934#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 935#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
936#define GEN7_WR_WATERMARK _MMIO(0x4028)
937#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
938#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
939#define ARB_MODE_SWIZZLE_SNB (1 << 4)
940#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
941#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
942#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 943/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 944#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 945#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
946#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
947#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 948
f0f59a00 949#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
950#define ERR_INT_POISON (1 << 31)
951#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
952#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
953#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
954#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
955#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
956#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
957#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
958#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
959#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 960
f0f59a00 961#define FPGA_DBG _MMIO(0x42300)
6bb0a0e0 962#define FPGA_DBG_RM_NOCLAIM REG_BIT(31)
3f1e109a 963
8ac3e1bb 964#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
6bb0a0e0
VS
965#define CLAIM_ER_CLR REG_BIT(31)
966#define CLAIM_ER_OVERFLOW REG_BIT(16)
967#define CLAIM_ER_CTR_MASK REG_GENMASK(15, 0)
8ac3e1bb 968
f0f59a00 969#define DERRMR _MMIO(0x44050)
4e0bbc31 970/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
971#define DERRMR_PIPEA_SCANLINE (1 << 0)
972#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
973#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
974#define DERRMR_PIPEA_VBLANK (1 << 3)
975#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 976#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
977#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
978#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
979#define DERRMR_PIPEB_VBLANK (1 << 11)
980#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 981/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
982#define DERRMR_PIPEC_SCANLINE (1 << 14)
983#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
984#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
985#define DERRMR_PIPEC_VBLANK (1 << 21)
986#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 987
f0f59a00
VS
988#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
989#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
990#define SCPD0 _MMIO(0x209c) /* 915+ only */
5cecf507 991#define SCPD_FBC_IGNORE_3D (1 << 6)
7d423af9 992#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
9d9523d8
PZ
993#define GEN2_IER _MMIO(0x20a0)
994#define GEN2_IIR _MMIO(0x20a4)
995#define GEN2_IMR _MMIO(0x20a8)
996#define GEN2_ISR _MMIO(0x20ac)
f0f59a00 997#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
998#define GINT_DIS (1 << 22)
999#define GCFG_DIS (1 << 8)
f0f59a00
VS
1000#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1001#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1002#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1003#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1004#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1005#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1006#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
1007#define VLV_PCBR_ADDR_SHIFT 12
1008
5ee8ee86 1009#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
1010#define EIR _MMIO(0x20b0)
1011#define EMR _MMIO(0x20b4)
1012#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
1013#define GM45_ERROR_PAGE_TABLE (1 << 5)
1014#define GM45_ERROR_MEM_PRIV (1 << 4)
1015#define I915_ERROR_PAGE_TABLE (1 << 4)
1016#define GM45_ERROR_CP_PRIV (1 << 3)
1017#define I915_ERROR_MEMORY_REFRESH (1 << 1)
1018#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 1019#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
1020#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
1021#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1022 will not assert AGPBUSY# and will only
1023 be delivered when out of C3. */
5ee8ee86
PZ
1024#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
1025#define INSTPM_TLB_INVALIDATE (1 << 9)
1026#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00 1027#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
1028#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
1029#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
1030#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
1031#define FW_BLC _MMIO(0x20d8)
1032#define FW_BLC2 _MMIO(0x20dc)
1033#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
1034#define FW_BLC_SELF_EN_MASK (1 << 31)
1035#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
1036#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
1037#define MM_BURST_LENGTH 0x00700000
1038#define MM_FIFO_WATERMARK 0x0001F000
1039#define LM_BURST_LENGTH 0x00000700
1040#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 1041#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 1042
62afef28
MR
1043#define _MBUS_ABOX0_CTL 0x45038
1044#define _MBUS_ABOX1_CTL 0x45048
1045#define _MBUS_ABOX2_CTL 0x4504C
0d6e08c7
LDM
1046#define MBUS_ABOX_CTL(x) \
1047 _MMIO(_PICK_EVEN_2RANGES(x, 2, \
1048 _MBUS_ABOX0_CTL, _MBUS_ABOX1_CTL, \
1049 _MBUS_ABOX2_CTL, _MBUS_ABOX2_CTL))
1050
78005497
MK
1051#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
1052#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
1053#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
1054#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
1055#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
1056#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
1057#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
1058#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
1059
45503ded
KP
1060/* Make render/texture TLB fetches lower priorty than associated data
1061 * fetches. This is not turned on by default
1062 */
1063#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1064
1065/* Isoch request wait on GTT enable (Display A/B/C streams).
1066 * Make isoch requests stall on the TLB update. May cause
1067 * display underruns (test mode only)
1068 */
1069#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1070
1071/* Block grant count for isoch requests when block count is
1072 * set to a finite value.
1073 */
1074#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1075#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1076#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1077#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1078#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1079
1080/* Enable render writes to complete in C2/C3/C4 power states.
1081 * If this isn't enabled, render writes are prevented in low
1082 * power states. That seems bad to me.
1083 */
1084#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1085
1086/* This acknowledges an async flip immediately instead
1087 * of waiting for 2TLB fetches.
1088 */
1089#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1090
1091/* Enables non-sequential data reads through arbiter
1092 */
0206e353 1093#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1094
1095/* Disable FSB snooping of cacheable write cycles from binner/render
1096 * command stream
1097 */
1098#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1099
1100/* Arbiter time slice for non-isoch streams */
1101#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1102#define MI_ARB_TIME_SLICE_1 (0 << 5)
1103#define MI_ARB_TIME_SLICE_2 (1 << 5)
1104#define MI_ARB_TIME_SLICE_4 (2 << 5)
1105#define MI_ARB_TIME_SLICE_6 (3 << 5)
1106#define MI_ARB_TIME_SLICE_8 (4 << 5)
1107#define MI_ARB_TIME_SLICE_10 (5 << 5)
1108#define MI_ARB_TIME_SLICE_14 (6 << 5)
1109#define MI_ARB_TIME_SLICE_16 (7 << 5)
1110
1111/* Low priority grace period page size */
1112#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1113#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1114
1115/* Disable display A/B trickle feed */
1116#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1117
1118/* Set display plane priority */
1119#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1120#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1121
f0f59a00 1122#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
1123#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1124#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1125
cc609d5d
BW
1126/* On modern GEN architectures interrupt control consists of two sets
1127 * of registers. The first set pertains to the ring generating the
1128 * interrupt. The second control is for the functional block generating the
1129 * interrupt. These are PM, GT, DE, etc.
1130 *
1131 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1132 * GT interrupt bits, so we don't need to duplicate the defines.
1133 *
1134 * These defines should cover us well from SNB->HSW with minor exceptions
1135 * it can also work on ILK.
1136 */
1137#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1138#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1139#define GT_BLT_USER_INTERRUPT (1 << 22)
1140#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1141#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1142#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
c4e8ba73 1143#define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
73d477f6 1144#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1145#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1146#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
70a76a9b 1147#define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
cc609d5d
BW
1148#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1149#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1150#define GT_RENDER_USER_INTERRUPT (1 << 0)
1151
12638c57
BW
1152#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1153#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1154
772c2a51 1155#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 1156 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 1157 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1158
cc609d5d 1159/* These are all the "old" interrupts */
5ee8ee86
PZ
1160#define ILK_BSD_USER_INTERRUPT (1 << 5)
1161
1162#define I915_PM_INTERRUPT (1 << 31)
1163#define I915_ISP_INTERRUPT (1 << 22)
1164#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
1165#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
1166#define I915_MIPIC_INTERRUPT (1 << 19)
1167#define I915_MIPIA_INTERRUPT (1 << 18)
1168#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
1169#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
1170#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
1171#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
1172#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
1173#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
1174#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
1175#define I915_HWB_OOM_INTERRUPT (1 << 13)
1176#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
1177#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
1178#define I915_MISC_INTERRUPT (1 << 11)
1179#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
1180#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
1181#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
1182#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
1183#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
1184#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
1185#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
1186#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
1187#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
1188#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
1189#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
1190#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
1191#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
1192#define I915_DEBUG_INTERRUPT (1 << 2)
1193#define I915_WINVALID_INTERRUPT (1 << 1)
1194#define I915_USER_INTERRUPT (1 << 1)
1195#define I915_ASLE_INTERRUPT (1 << 0)
1196#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 1197
eef57324
JA
1198#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
1199#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
1200
d5d8c3a1 1201/* DisplayPort Audio w/ LPE */
9db13e5f
TI
1202#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
1203#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
1204
d5d8c3a1
PLB
1205#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
1206#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
1207#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
1208#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
1209 _VLV_AUD_PORT_EN_B_DBG, \
1210 _VLV_AUD_PORT_EN_C_DBG, \
1211 _VLV_AUD_PORT_EN_D_DBG)
1212#define VLV_AMP_MUTE (1 << 1)
1213
f0f59a00 1214#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 1215
f0f59a00 1216#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 1217#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1218#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
561db829 1219#define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
5ee8ee86
PZ
1220#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
1221#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
1222#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
1223#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 1224#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
1225#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
1226#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
1227#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
1228#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
1229#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
1230#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
1231#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
1232#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 1233
585fb111
JB
1234/*
1235 * Framebuffer compression (915+ only)
1236 */
1237
f0f59a00
VS
1238#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
1239#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
1240#define FBC_CONTROL _MMIO(0x3208)
a4b17f75
VS
1241#define FBC_CTL_EN REG_BIT(31)
1242#define FBC_CTL_PERIODIC REG_BIT(30)
1243#define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
1244#define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
1245#define FBC_CTL_STOP_ON_MOD REG_BIT(15)
1246#define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
1247#define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm only */
1248#define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
1249#define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
1250#define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
1251#define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
f0f59a00 1252#define FBC_COMMAND _MMIO(0x320c)
a4b17f75 1253#define FBC_CMD_COMPRESS REG_BIT(0)
f0f59a00 1254#define FBC_STATUS _MMIO(0x3210)
a4b17f75
VS
1255#define FBC_STAT_COMPRESSING REG_BIT(31)
1256#define FBC_STAT_COMPRESSED REG_BIT(30)
1257#define FBC_STAT_MODIFIED REG_BIT(29)
1258#define FBC_STAT_CURRENT_LINE_MASK REG_GENMASK(10, 0)
1259#define FBC_CONTROL2 _MMIO(0x3214) /* i965gm only */
1260#define FBC_CTL_FENCE_DBL REG_BIT(4)
1261#define FBC_CTL_IDLE_MASK REG_GENMASK(3, 2)
1262#define FBC_CTL_IDLE_IMM REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 0)
1263#define FBC_CTL_IDLE_FULL REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 1)
1264#define FBC_CTL_IDLE_LINE REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 2)
1265#define FBC_CTL_IDLE_DEBUG REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 3)
1266#define FBC_CTL_CPU_FENCE_EN REG_BIT(1)
1267#define FBC_CTL_PLANE_MASK REG_GENMASK(1, 0)
1268#define FBC_CTL_PLANE(i9xx_plane) REG_FIELD_PREP(FBC_CTL_PLANE_MASK, (i9xx_plane))
1269#define FBC_FENCE_OFF _MMIO(0x3218) /* i965gm only, BSpec typo has 321Bh */
1270#define FBC_MOD_NUM _MMIO(0x3220) /* i965gm only */
1271#define FBC_MOD_NUM_MASK REG_GENMASK(31, 1)
1272#define FBC_MOD_NUM_VALID REG_BIT(0)
1273#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) /* 49 reisters */
1274#define FBC_TAG_MASK REG_GENMASK(1, 0) /* 16 tags per register */
1275#define FBC_TAG_MODIFIED REG_FIELD_PREP(FBC_TAG_MASK, 0)
1276#define FBC_TAG_UNCOMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 1)
1277#define FBC_TAG_UNCOMPRESSIBLE REG_FIELD_PREP(FBC_TAG_MASK, 2)
1278#define FBC_TAG_COMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 3)
585fb111
JB
1279
1280#define FBC_LL_SIZE (1536)
1281
74dff282 1282/* Framebuffer compression for GM45+ */
ae361eb0
VS
1283#define DPFC_CB_BASE _MMIO(0x3200)
1284#define ILK_DPFC_CB_BASE(fbc_id) _MMIO_PIPE((fbc_id), 0x43200, 0x43240)
1285#define DPFC_CONTROL _MMIO(0x3208)
1286#define ILK_DPFC_CONTROL(fbc_id) _MMIO_PIPE((fbc_id), 0x43208, 0x43248)
73ab6ec9
VS
1287#define DPFC_CTL_EN REG_BIT(31)
1288#define DPFC_CTL_PLANE_MASK_G4X REG_BIT(30) /* g4x-snb */
1289#define DPFC_CTL_PLANE_G4X(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_G4X, (i9xx_plane))
1290#define DPFC_CTL_FENCE_EN_G4X REG_BIT(29) /* g4x-snb */
1291#define DPFC_CTL_PLANE_MASK_IVB REG_GENMASK(30, 29) /* ivb only */
1292#define DPFC_CTL_PLANE_IVB(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_IVB, (i9xx_plane))
1293#define DPFC_CTL_FENCE_EN_IVB REG_BIT(28) /* ivb+ */
1294#define DPFC_CTL_PERSISTENT_MODE REG_BIT(25) /* g4x-snb */
1295#define DPFC_CTL_FALSE_COLOR REG_BIT(10) /* ivb+ */
1296#define DPFC_CTL_SR_EN REG_BIT(10) /* g4x only */
1297#define DPFC_CTL_SR_EXIT_DIS REG_BIT(9) /* g4x only */
1298#define DPFC_CTL_LIMIT_MASK REG_GENMASK(7, 6)
1299#define DPFC_CTL_LIMIT_1X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 0)
1300#define DPFC_CTL_LIMIT_2X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 1)
1301#define DPFC_CTL_LIMIT_4X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 2)
1302#define DPFC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
1303#define DPFC_CTL_FENCENO(fence) REG_FIELD_PREP(DPFC_CTL_FENCENO_MASK, (fence))
ae361eb0
VS
1304#define DPFC_RECOMP_CTL _MMIO(0x320c)
1305#define ILK_DPFC_RECOMP_CTL(fbc_id) _MMIO_PIPE((fbc_id), 0x4320c, 0x4324c)
73ab6ec9
VS
1306#define DPFC_RECOMP_STALL_EN REG_BIT(27)
1307#define DPFC_RECOMP_STALL_WM_MASK REG_GENMASK(26, 16)
1308#define DPFC_RECOMP_TIMER_COUNT_MASK REG_GENMASK(5, 0)
ae361eb0
VS
1309#define DPFC_STATUS _MMIO(0x3210)
1310#define ILK_DPFC_STATUS(fbc_id) _MMIO_PIPE((fbc_id), 0x43210, 0x43250)
73ab6ec9
VS
1311#define DPFC_INVAL_SEG_MASK REG_GENMASK(26, 16)
1312#define DPFC_COMP_SEG_MASK REG_GENMASK(10, 0)
ae361eb0
VS
1313#define DPFC_STATUS2 _MMIO(0x3214)
1314#define ILK_DPFC_STATUS2(fbc_id) _MMIO_PIPE((fbc_id), 0x43214, 0x43254)
73ab6ec9 1315#define DPFC_COMP_SEG_MASK_IVB REG_GENMASK(11, 0)
ae361eb0
VS
1316#define DPFC_FENCE_YOFF _MMIO(0x3218)
1317#define ILK_DPFC_FENCE_YOFF(fbc_id) _MMIO_PIPE((fbc_id), 0x43218, 0x43258)
1318#define DPFC_CHICKEN _MMIO(0x3224)
1319#define ILK_DPFC_CHICKEN(fbc_id) _MMIO_PIPE((fbc_id), 0x43224, 0x43264)
73ab6ec9
VS
1320#define DPFC_HT_MODIFY REG_BIT(31) /* pre-ivb */
1321#define DPFC_NUKE_ON_ANY_MODIFICATION REG_BIT(23) /* bdw+ */
1322#define DPFC_CHICKEN_COMP_DUMMY_PIXEL REG_BIT(14) /* glk+ */
1e53f9e4 1323#define DPFC_CHICKEN_FORCE_SLB_INVALIDATION REG_BIT(13) /* icl+ */
73ab6ec9
VS
1324#define DPFC_DISABLE_DUMMY0 REG_BIT(8) /* ivb+ */
1325
ae361eb0 1326#define GLK_FBC_STRIDE(fbc_id) _MMIO_PIPE((fbc_id), 0x43228, 0x43268)
2f051f67
VS
1327#define FBC_STRIDE_OVERRIDE REG_BIT(15)
1328#define FBC_STRIDE_MASK REG_GENMASK(14, 0)
1329#define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x))
73ab6ec9 1330
f0f59a00 1331#define ILK_FBC_RT_BASE _MMIO(0x2128)
73ab6ec9
VS
1332#define ILK_FBC_RT_VALID REG_BIT(0)
1333#define SNB_FBC_FRONT_BUFFER REG_BIT(1)
b52eb4dc 1334
f0f59a00 1335#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86 1336#define ILK_FBCQ_DIS (1 << 22)
b7a7053a
VS
1337#define ILK_PABSTRETCH_DIS REG_BIT(21)
1338#define ILK_SABSTRETCH_DIS REG_BIT(20)
1339#define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
1340#define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
1341#define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
1342#define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
1343#define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
1344#define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
1345#define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
1346#define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
1347#define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
1348#define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
1398261a 1349
b52eb4dc 1350
9c04f015
YL
1351/*
1352 * Framebuffer compression for Sandybridge
1353 *
1354 * The following two registers are of type GTTMMADR
1355 */
f0f59a00 1356#define SNB_DPFC_CTL_SA _MMIO(0x100100)
73ab6ec9
VS
1357#define SNB_DPFC_FENCE_EN REG_BIT(29)
1358#define SNB_DPFC_FENCENO_MASK REG_GENMASK(4, 0)
1359#define SNB_DPFC_FENCENO(fence) REG_FIELD_PREP(SNB_DPFC_FENCENO_MASK, (fence))
1360#define SNB_DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 1361
abe959c7 1362/* Framebuffer compression for Ivybridge */
f0f59a00 1363#define IVB_FBC_RT_BASE _MMIO(0x7020)
d0ed510a 1364#define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
abe959c7 1365
f0f59a00 1366#define IPS_CTL _MMIO(0x43408)
42b4c479
VS
1367#define IPS_ENABLE REG_BIT(31)
1368#define IPS_FALSE_COLOR REG_BIT(4)
9c04f015 1369
ae361eb0 1370#define MSG_FBC_REND_STATE(fbc_id) _MMIO_PIPE((fbc_id), 0x50380, 0x50384)
73ab6ec9 1371#define FBC_REND_NUKE REG_BIT(2)
ae361eb0 1372#define FBC_REND_CACHE_CLEAN REG_BIT(1)
fd3da6c9 1373
585fb111
JB
1374/*
1375 * Clock control & power management
1376 */
ed5eb1b7
JN
1377#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
1378#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
1379#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 1380#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 1381
f0f59a00
VS
1382#define VGA0 _MMIO(0x6000)
1383#define VGA1 _MMIO(0x6004)
1384#define VGA_PD _MMIO(0x6010)
585fb111
JB
1385#define VGA0_PD_P2_DIV_4 (1 << 7)
1386#define VGA0_PD_P1_DIV_2 (1 << 5)
1387#define VGA0_PD_P1_SHIFT 0
1388#define VGA0_PD_P1_MASK (0x1f << 0)
1389#define VGA1_PD_P2_DIV_4 (1 << 15)
1390#define VGA1_PD_P1_DIV_2 (1 << 13)
1391#define VGA1_PD_P1_SHIFT 8
1392#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1393#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1394#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1395#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1396#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1397#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 1398#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1399#define DPLL_VGA_MODE_DIS (1 << 28)
1400#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1401#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1402#define DPLL_MODE_MASK (3 << 26)
1403#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1404#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1405#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1406#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1407#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1408#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1409#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
1410#define DPLL_LOCK_VLV (1 << 15)
1411#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
1412#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
1413#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
1414#define DPLL_PORTC_READY_MASK (0xf << 4)
1415#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1416
585fb111 1417#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1418
1419/* Additional CHV pll/phy registers */
f0f59a00 1420#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 1421#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 1422#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 1423#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
1424#define PHY_LDO_DELAY_0NS 0x0
1425#define PHY_LDO_DELAY_200NS 0x1
1426#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
1427#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
1428#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
1429#define PHY_CH_SU_PSR 0x1
1430#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 1431#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 1432#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 1433#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
1434#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
1435#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
1436#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 1437
585fb111
JB
1438/*
1439 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1440 * this field (only one bit may be set).
1441 */
1442#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1443#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1444#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1445/* i830, required in DVO non-gang */
1446#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1447#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1448#define PLL_REF_INPUT_DREFCLK (0 << 13)
1449#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1450#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1451#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1452#define PLL_REF_INPUT_MASK (3 << 13)
1453#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1454/* Ironlake */
b9055052
ZW
1455# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1456# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 1457# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
1458# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1459# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1460
585fb111
JB
1461/*
1462 * Parallel to Serial Load Pulse phase selection.
1463 * Selects the phase for the 10X DPLL clock for the PCIe
1464 * digital display port. The range is 4 to 13; 10 or more
1465 * is just a flip delay. The default is 6
1466 */
1467#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1468#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1469/*
1470 * SDVO multiplier for 945G/GM. Not used on 965.
1471 */
1472#define SDVO_MULTIPLIER_MASK 0x000000ff
1473#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1474#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1475
ed5eb1b7
JN
1476#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
1477#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
1478#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 1479#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1480
585fb111
JB
1481/*
1482 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1483 *
1484 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1485 */
1486#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1487#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1488/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1489#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1490#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1491/*
1492 * SDVO/UDI pixel multiplier.
1493 *
1494 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1495 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1496 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1497 * dummy bytes in the datastream at an increased clock rate, with both sides of
1498 * the link knowing how many bytes are fill.
1499 *
1500 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1501 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1502 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1503 * through an SDVO command.
1504 *
1505 * This register field has values of multiplication factor minus 1, with
1506 * a maximum multiplier of 5 for SDVO.
1507 */
1508#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1509#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1510/*
1511 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1512 * This best be set to the default value (3) or the CRT won't work. No,
1513 * I don't entirely understand what this does...
1514 */
1515#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1516#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1517
19ab4ed3
VS
1518#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
1519
f0f59a00
VS
1520#define _FPA0 0x6040
1521#define _FPA1 0x6044
1522#define _FPB0 0x6048
1523#define _FPB1 0x604c
1524#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
1525#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 1526#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1527#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1528#define FP_N_DIV_SHIFT 16
1529#define FP_M1_DIV_MASK 0x00003f00
1530#define FP_M1_DIV_SHIFT 8
1531#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1532#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 1533#define FP_M2_DIV_SHIFT 0
f0f59a00 1534#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
1535#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1536#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1537#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1538#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1539#define DPLLB_TEST_N_BYPASS (1 << 19)
1540#define DPLLB_TEST_M_BYPASS (1 << 18)
1541#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1542#define DPLLA_TEST_N_BYPASS (1 << 3)
1543#define DPLLA_TEST_M_BYPASS (1 << 2)
1544#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 1545#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
1546#define DSTATE_GFX_RESET_I830 (1 << 6)
1547#define DSTATE_PLL_D3_OFF (1 << 3)
1548#define DSTATE_GFX_CLOCK_GATING (1 << 1)
1549#define DSTATE_DOT_CLOCK_GATING (1 << 0)
3721d4fb 1550#define DSPCLK_GATE_D(__i915) _MMIO(DISPLAY_MMIO_BASE(__i915) + 0x6200)
652c393a
JB
1551# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1552# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1553# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1554# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1555# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1556# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1557# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 1558# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
1559# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1560# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1561# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1562# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1563# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1564# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1565# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1566# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1567# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1568# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1569# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1570# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1571# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1572# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1573# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1574# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1575# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1576# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1577# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1578# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1579# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1580/*
652c393a
JB
1581 * This bit must be set on the 830 to prevent hangs when turning off the
1582 * overlay scaler.
1583 */
1584# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1585# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1586# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1587# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1588# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1589
f0f59a00 1590#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
1591# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1592# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1593# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1594# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1595# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1596# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1597# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1598# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1599# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1600/* This bit must be unset on 855,865 */
652c393a
JB
1601# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1602# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1603# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1604# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1605/* This bit must be set on 855,865. */
652c393a
JB
1606# define SV_CLOCK_GATE_DISABLE (1 << 0)
1607# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1608# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1609# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1610# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1611# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1612# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1613# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1614# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1615# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1616# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1617# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1618# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1619# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1620# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1621# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1622# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1623# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1624
1625# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1626/* This bit must always be set on 965G/965GM */
652c393a
JB
1627# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1628# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1629# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1630# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1631# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1632# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1633/* This bit must always be set on 965G */
652c393a
JB
1634# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1635# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1636# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1637# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1638# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1639# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1640# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1641# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1642# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1643# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1644# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1645# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1646# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1647# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1648# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1649# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1650# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1651# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1652# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1653
f0f59a00 1654#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
1655#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1656#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1657#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 1658
f0f59a00 1659#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
1660#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1661
f0f59a00
VS
1662#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
1663#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 1664
f0f59a00 1665#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 1666#define FW_CSPWRDWNEN (1 << 15)
ceb04246 1667
f0f59a00 1668#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 1669
f0f59a00 1670#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
1671#define CDCLK_FREQ_SHIFT 4
1672#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1673#define CZCLK_FREQ_MASK 0xf
1e69cd74 1674
f0f59a00 1675#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
1676#define PFI_CREDIT_63 (9 << 28) /* chv only */
1677#define PFI_CREDIT_31 (8 << 28) /* chv only */
1678#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
1679#define PFI_CREDIT_RESEND (1 << 27)
1680#define VGA_FAST_MODE_DISABLE (1 << 14)
1681
f0f59a00 1682#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 1683
585fb111
JB
1684/*
1685 * Palette regs
1686 */
74c1e826
JN
1687#define _PALETTE_A 0xa000
1688#define _PALETTE_B 0xa800
1689#define _CHV_PALETTE_C 0xc000
c267f056
VS
1690/* 8bit mode / i965+ 10.6 interpolated mode ldw/udw */
1691#define PALETTE_RED_MASK REG_GENMASK(23, 16)
1692#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
1693#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
67630bac
VS
1694/* pre-i965 10bit interpolated mode ldw */
1695#define PALETTE_10BIT_RED_LDW_MASK REG_GENMASK(23, 16)
1696#define PALETTE_10BIT_GREEN_LDW_MASK REG_GENMASK(15, 8)
1697#define PALETTE_10BIT_BLUE_LDW_MASK REG_GENMASK(7, 0)
1698/* pre-i965 10bit interpolated mode udw */
1699#define PALETTE_10BIT_RED_EXP_MASK REG_GENMASK(23, 22)
1700#define PALETTE_10BIT_RED_MANT_MASK REG_GENMASK(21, 18)
1701#define PALETTE_10BIT_RED_UDW_MASK REG_GENMASK(17, 16)
1702#define PALETTE_10BIT_GREEN_EXP_MASK REG_GENMASK(15, 14)
1703#define PALETTE_10BIT_GREEN_MANT_MASK REG_GENMASK(13, 10)
1704#define PALETTE_10BIT_GREEN_UDW_MASK REG_GENMASK(9, 8)
1705#define PALETTE_10BIT_BLUE_EXP_MASK REG_GENMASK(7, 6)
1706#define PALETTE_10BIT_BLUE_MANT_MASK REG_GENMASK(5, 2)
1707#define PALETTE_10BIT_BLUE_UDW_MASK REG_GENMASK(1, 0)
220b3376
LDM
1708#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
1709 _PICK_EVEN_2RANGES(pipe, 2, \
1710 _PALETTE_A, _PALETTE_B, \
1711 _CHV_PALETTE_C, _CHV_PALETTE_C) + \
1712 (i) * 4)
585fb111 1713
f0f59a00 1714#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 1715
f0f59a00 1716#define BXT_RP_STATE_CAP _MMIO(0x138170)
9938ee2e 1717#define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
ad482232 1718#define XEHPSDV_RP_STATE_CAP _MMIO(0x250014)
4de23dca 1719#define PVC_RP_STATE_CAP _MMIO(0x281014)
3b8d8d91 1720
835a4d18
AD
1721#define MTL_RP_STATE_CAP _MMIO(0x138000)
1722#define MTL_MEDIAP_STATE_CAP _MMIO(0x138020)
1723#define MTL_RP0_CAP_MASK REG_GENMASK(8, 0)
1724#define MTL_RPN_CAP_MASK REG_GENMASK(24, 16)
1725
1726#define MTL_GT_RPE_FREQUENCY _MMIO(0x13800c)
1727#define MTL_MPE_FREQUENCY _MMIO(0x13802c)
1728#define MTL_RPE_MASK REG_GENMASK(8, 0)
1729
fa68bff7
SS
1730#define GT0_PERF_LIMIT_REASONS _MMIO(0x1381a8)
1731#define GT0_PERF_LIMIT_REASONS_MASK 0xde3
60017f34
AD
1732#define PROCHOT_MASK REG_BIT(0)
1733#define THERMAL_LIMIT_MASK REG_BIT(1)
1734#define RATL_MASK REG_BIT(5)
1735#define VR_THERMALERT_MASK REG_BIT(6)
1736#define VR_TDC_MASK REG_BIT(7)
1737#define POWER_LIMIT_4_MASK REG_BIT(8)
1738#define POWER_LIMIT_1_MASK REG_BIT(10)
1739#define POWER_LIMIT_2_MASK REG_BIT(11)
fe597966 1740#define GT0_PERF_LIMIT_REASONS_LOG_MASK REG_GENMASK(31, 16)
1551b916 1741#define MTL_MEDIA_PERF_LIMIT_REASONS _MMIO(0x138030)
3b8d8d91 1742
f0f59a00
VS
1743#define CHV_CLK_CTL1 _MMIO(0x101100)
1744#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
1745#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1746
585fb111
JB
1747/*
1748 * Overlay regs
1749 */
1750
f0f59a00
VS
1751#define OVADD _MMIO(0x30000)
1752#define DOVSTA _MMIO(0x30008)
5ee8ee86 1753#define OC_BUF (0x3 << 20)
f0f59a00
VS
1754#define OGAMC5 _MMIO(0x30010)
1755#define OGAMC4 _MMIO(0x30014)
1756#define OGAMC3 _MMIO(0x30018)
1757#define OGAMC2 _MMIO(0x3001c)
1758#define OGAMC1 _MMIO(0x30020)
1759#define OGAMC0 _MMIO(0x30024)
585fb111 1760
d965e7ac
ID
1761/*
1762 * GEN9 clock gating regs
1763 */
1764#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
0188be50
RS
1765#define DARBF_GATING_DIS REG_BIT(27)
1766#define MTL_PIPEDMC_GATING_DIS_A REG_BIT(15)
1767#define MTL_PIPEDMC_GATING_DIS_B REG_BIT(14)
1768#define PWM2_GATING_DIS REG_BIT(14)
1769#define PWM1_GATING_DIS REG_BIT(13)
d965e7ac 1770
f78d5da6
RS
1771#define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
1772#define TGL_VRH_GATING_DIS REG_BIT(31)
da942750 1773#define DPT_GATING_DIS REG_BIT(22)
f78d5da6 1774
6481d5ed
VS
1775#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
1776#define BXT_GMBUS_GATING_DIS (1 << 14)
1777
a8a56da7
JRS
1778#define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
1779#define DPCE_GATING_DIS REG_BIT(17)
1780
ed69cd40
ID
1781#define _CLKGATE_DIS_PSL_A 0x46520
1782#define _CLKGATE_DIS_PSL_B 0x46524
1783#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
1784#define DUPS1_GATING_DIS (1 << 15)
1785#define DUPS2_GATING_DIS (1 << 19)
1786#define DUPS3_GATING_DIS (1 << 23)
11408ea5 1787#define CURSOR_GATING_DIS REG_BIT(28)
ed69cd40
ID
1788#define DPF_GATING_DIS (1 << 10)
1789#define DPF_RAM_GATING_DIS (1 << 9)
1790#define DPFR_GATING_DIS (1 << 8)
1791
1792#define CLKGATE_DIS_PSL(pipe) \
1793 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
1794
f31bccd3
ID
1795#define _CLKGATE_DIS_PSL_EXT_A 0x4654C
1796#define _CLKGATE_DIS_PSL_EXT_B 0x46550
1797#define PIPEDMC_GATING_DIS REG_BIT(12)
1798
1799#define CLKGATE_DIS_PSL_EXT(pipe) \
1800 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_EXT_A, _CLKGATE_DIS_PSL_EXT_B)
1801
51390cc0
RS
1802/* DDI Buffer Control */
1803#define _DDI_CLK_VALFREQ_A 0x64030
1804#define _DDI_CLK_VALFREQ_B 0x64130
1805#define DDI_CLK_VALFREQ(port) _MMIO_PORT(port, _DDI_CLK_VALFREQ_A, _DDI_CLK_VALFREQ_B)
1806
585fb111
JB
1807/*
1808 * Display engine regs
1809 */
1810
8bf1e9f1 1811/* Pipe A CRC regs */
a57c774a 1812#define _PIPE_CRC_CTL_A 0x60050
51707f22 1813#define PIPE_CRC_ENABLE REG_BIT(31)
207a815d 1814/* skl+ source selection */
51707f22
VS
1815#define PIPE_CRC_SOURCE_MASK_SKL REG_GENMASK(30, 28)
1816#define PIPE_CRC_SOURCE_PLANE_1_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 0)
1817#define PIPE_CRC_SOURCE_PLANE_2_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 2)
1818#define PIPE_CRC_SOURCE_DMUX_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 4)
1819#define PIPE_CRC_SOURCE_PLANE_3_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 6)
1820#define PIPE_CRC_SOURCE_PLANE_4_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 7)
1821#define PIPE_CRC_SOURCE_PLANE_5_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 5)
1822#define PIPE_CRC_SOURCE_PLANE_6_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 3)
1823#define PIPE_CRC_SOURCE_PLANE_7_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 1)
b4437a41 1824/* ivb+ source selection */
51707f22
VS
1825#define PIPE_CRC_SOURCE_MASK_IVB REG_GENMASK(30, 29)
1826#define PIPE_CRC_SOURCE_PRIMARY_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 0)
1827#define PIPE_CRC_SOURCE_SPRITE_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 1)
1828#define PIPE_CRC_SOURCE_PF_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 2)
b4437a41 1829/* ilk+ source selection */
51707f22
VS
1830#define PIPE_CRC_SOURCE_MASK_ILK REG_GENMASK(30, 28)
1831#define PIPE_CRC_SOURCE_PRIMARY_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 0)
1832#define PIPE_CRC_SOURCE_SPRITE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 1)
1833#define PIPE_CRC_SOURCE_PIPE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 2)
1834/* embedded DP port on the north display block */
1835#define PIPE_CRC_SOURCE_PORT_A_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 4)
1836#define PIPE_CRC_SOURCE_FDI_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 5)
b4437a41 1837/* vlv source selection */
51707f22
VS
1838#define PIPE_CRC_SOURCE_MASK_VLV REG_GENMASK(30, 27)
1839#define PIPE_CRC_SOURCE_PIPE_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 0)
1840#define PIPE_CRC_SOURCE_HDMIB_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 1)
1841#define PIPE_CRC_SOURCE_HDMIC_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 2)
b4437a41 1842/* with DP port the pipe source is invalid */
51707f22
VS
1843#define PIPE_CRC_SOURCE_DP_D_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 3)
1844#define PIPE_CRC_SOURCE_DP_B_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 6)
1845#define PIPE_CRC_SOURCE_DP_C_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 7)
b4437a41 1846/* gen3+ source selection */
51707f22
VS
1847#define PIPE_CRC_SOURCE_MASK_I9XX REG_GENMASK(30, 28)
1848#define PIPE_CRC_SOURCE_PIPE_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 0)
1849#define PIPE_CRC_SOURCE_SDVOB_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 1)
1850#define PIPE_CRC_SOURCE_SDVOC_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 2)
b4437a41 1851/* with DP/TV port the pipe source is invalid */
51707f22
VS
1852#define PIPE_CRC_SOURCE_DP_D_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 3)
1853#define PIPE_CRC_SOURCE_TV_PRE REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 4)
1854#define PIPE_CRC_SOURCE_TV_POST REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 5)
1855#define PIPE_CRC_SOURCE_DP_B_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 6)
1856#define PIPE_CRC_SOURCE_DP_C_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 7)
b4437a41 1857/* gen2 doesn't have source selection bits */
51707f22 1858#define PIPE_CRC_INCLUDE_BORDER_I8XX REG_BIT(30)
b4437a41 1859
5a6b5c84
DV
1860#define _PIPE_CRC_RES_1_A_IVB 0x60064
1861#define _PIPE_CRC_RES_2_A_IVB 0x60068
1862#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1863#define _PIPE_CRC_RES_4_A_IVB 0x60070
1864#define _PIPE_CRC_RES_5_A_IVB 0x60074
1865
a57c774a
AK
1866#define _PIPE_CRC_RES_RED_A 0x60060
1867#define _PIPE_CRC_RES_GREEN_A 0x60064
1868#define _PIPE_CRC_RES_BLUE_A 0x60068
1869#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1870#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
1871
1872/* Pipe B CRC regs */
5a6b5c84
DV
1873#define _PIPE_CRC_RES_1_B_IVB 0x61064
1874#define _PIPE_CRC_RES_2_B_IVB 0x61068
1875#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1876#define _PIPE_CRC_RES_4_B_IVB 0x61070
1877#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 1878
f0f59a00
VS
1879#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
1880#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
1881#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
1882#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
1883#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
1884#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
1885
1886#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
1887#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
1888#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
1889#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
1890#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 1891
5ac421a9
VS
1892/* Pipe/transcoder A timing regs */
1893#define _TRANS_HTOTAL_A 0x60000
050db7d7
VS
1894#define HTOTAL_MASK REG_GENMASK(31, 16)
1895#define HTOTAL(htotal) REG_FIELD_PREP(HTOTAL_MASK, (htotal))
1896#define HACTIVE_MASK REG_GENMASK(15, 0)
1897#define HACTIVE(hdisplay) REG_FIELD_PREP(HACTIVE_MASK, (hdisplay))
5ac421a9 1898#define _TRANS_HBLANK_A 0x60004
050db7d7
VS
1899#define HBLANK_END_MASK REG_GENMASK(31, 16)
1900#define HBLANK_END(hblank_end) REG_FIELD_PREP(HBLANK_END_MASK, (hblank_end))
1901#define HBLANK_START_MASK REG_GENMASK(15, 0)
1902#define HBLANK_START(hblank_start) REG_FIELD_PREP(HBLANK_START_MASK, (hblank_start))
5ac421a9 1903#define _TRANS_HSYNC_A 0x60008
050db7d7
VS
1904#define HSYNC_END_MASK REG_GENMASK(31, 16)
1905#define HSYNC_END(hsync_end) REG_FIELD_PREP(HSYNC_END_MASK, (hsync_end))
1906#define HSYNC_START_MASK REG_GENMASK(15, 0)
1907#define HSYNC_START(hsync_start) REG_FIELD_PREP(HSYNC_START_MASK, (hsync_start))
5ac421a9 1908#define _TRANS_VTOTAL_A 0x6000c
050db7d7
VS
1909#define VTOTAL_MASK REG_GENMASK(31, 16)
1910#define VTOTAL(vtotal) REG_FIELD_PREP(VTOTAL_MASK, (vtotal))
1911#define VACTIVE_MASK REG_GENMASK(15, 0)
1912#define VACTIVE(vdisplay) REG_FIELD_PREP(VACTIVE_MASK, (vdisplay))
5ac421a9 1913#define _TRANS_VBLANK_A 0x60010
050db7d7
VS
1914#define VBLANK_END_MASK REG_GENMASK(31, 16)
1915#define VBLANK_END(vblank_end) REG_FIELD_PREP(VBLANK_END_MASK, (vblank_end))
1916#define VBLANK_START_MASK REG_GENMASK(15, 0)
1917#define VBLANK_START(vblank_start) REG_FIELD_PREP(VBLANK_START_MASK, (vblank_start))
5ac421a9 1918#define _TRANS_VSYNC_A 0x60014
050db7d7
VS
1919#define VSYNC_END_MASK REG_GENMASK(31, 16)
1920#define VSYNC_END(vsync_end) REG_FIELD_PREP(VSYNC_END_MASK, (vsync_end))
1921#define VSYNC_START_MASK REG_GENMASK(15, 0)
1922#define VSYNC_START(vsync_start) REG_FIELD_PREP(VSYNC_START_MASK, (vsync_start))
5ac421a9
VS
1923#define _TRANS_EXITLINE_A 0x60018
1924#define _PIPEASRC 0x6001c
62236df2
VS
1925#define PIPESRC_WIDTH_MASK REG_GENMASK(31, 16)
1926#define PIPESRC_WIDTH(w) REG_FIELD_PREP(PIPESRC_WIDTH_MASK, (w))
1927#define PIPESRC_HEIGHT_MASK REG_GENMASK(15, 0)
1928#define PIPESRC_HEIGHT(h) REG_FIELD_PREP(PIPESRC_HEIGHT_MASK, (h))
5ac421a9
VS
1929#define _BCLRPAT_A 0x60020
1930#define _TRANS_VSYNCSHIFT_A 0x60028
1931#define _TRANS_MULT_A 0x6002c
1932
1933/* Pipe/transcoder B timing regs */
1934#define _TRANS_HTOTAL_B 0x61000
1935#define _TRANS_HBLANK_B 0x61004
1936#define _TRANS_HSYNC_B 0x61008
1937#define _TRANS_VTOTAL_B 0x6100c
1938#define _TRANS_VBLANK_B 0x61010
1939#define _TRANS_VSYNC_B 0x61014
1940#define _PIPEBSRC 0x6101c
1941#define _BCLRPAT_B 0x61020
1942#define _TRANS_VSYNCSHIFT_B 0x61028
1943#define _TRANS_MULT_B 0x6102c
a57c774a 1944
7b56caf3 1945/* DSI 0 timing regs */
5ac421a9
VS
1946#define _TRANS_HTOTAL_DSI0 0x6b000
1947#define _TRANS_HSYNC_DSI0 0x6b008
1948#define _TRANS_VTOTAL_DSI0 0x6b00c
1949#define _TRANS_VSYNC_DSI0 0x6b014
1950#define _TRANS_VSYNCSHIFT_DSI0 0x6b028
7b56caf3
MC
1951
1952/* DSI 1 timing regs */
5ac421a9
VS
1953#define _TRANS_HTOTAL_DSI1 0x6b800
1954#define _TRANS_HSYNC_DSI1 0x6b808
1955#define _TRANS_VTOTAL_DSI1 0x6b80c
1956#define _TRANS_VSYNC_DSI1 0x6b814
1957#define _TRANS_VSYNCSHIFT_DSI1 0x6b828
7b56caf3 1958
a57c774a
AK
1959#define TRANSCODER_A_OFFSET 0x60000
1960#define TRANSCODER_B_OFFSET 0x61000
1961#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 1962#define CHV_TRANSCODER_C_OFFSET 0x63000
f1f1d4fa 1963#define TRANSCODER_D_OFFSET 0x63000
a57c774a 1964#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
1965#define TRANSCODER_DSI0_OFFSET 0x6b000
1966#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 1967
5ac421a9
VS
1968#define TRANS_HTOTAL(trans) _MMIO_TRANS2((trans), _TRANS_HTOTAL_A)
1969#define TRANS_HBLANK(trans) _MMIO_TRANS2((trans), _TRANS_HBLANK_A)
1970#define TRANS_HSYNC(trans) _MMIO_TRANS2((trans), _TRANS_HSYNC_A)
1971#define TRANS_VTOTAL(trans) _MMIO_TRANS2((trans), _TRANS_VTOTAL_A)
1972#define TRANS_VBLANK(trans) _MMIO_TRANS2((trans), _TRANS_VBLANK_A)
1973#define TRANS_VSYNC(trans) _MMIO_TRANS2((trans), _TRANS_VSYNC_A)
1974#define BCLRPAT(trans) _MMIO_TRANS2((trans), _BCLRPAT_A)
1975#define TRANS_VSYNCSHIFT(trans) _MMIO_TRANS2((trans), _TRANS_VSYNCSHIFT_A)
1976#define PIPESRC(pipe) _MMIO_TRANS2((pipe), _PIPEASRC)
1977#define TRANS_MULT(trans) _MMIO_TRANS2((trans), _TRANS_MULT_A)
1978
106d4ffd
AS
1979/* VRR registers */
1980#define _TRANS_VRR_CTL_A 0x60420
1981#define _TRANS_VRR_CTL_B 0x61420
1982#define _TRANS_VRR_CTL_C 0x62420
1983#define _TRANS_VRR_CTL_D 0x63420
dc89bb86
VS
1984#define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
1985#define VRR_CTL_VRR_ENABLE REG_BIT(31)
1986#define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
1987#define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
1988#define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
1989#define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
1990#define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
bb265dbd
MN
1991#define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
1992#define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
106d4ffd
AS
1993
1994#define _TRANS_VRR_VMAX_A 0x60424
1995#define _TRANS_VRR_VMAX_B 0x61424
1996#define _TRANS_VRR_VMAX_C 0x62424
1997#define _TRANS_VRR_VMAX_D 0x63424
1998#define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
1999#define VRR_VMAX_MASK REG_GENMASK(19, 0)
2000
2001#define _TRANS_VRR_VMIN_A 0x60434
2002#define _TRANS_VRR_VMIN_B 0x61434
2003#define _TRANS_VRR_VMIN_C 0x62434
2004#define _TRANS_VRR_VMIN_D 0x63434
2005#define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
2006#define VRR_VMIN_MASK REG_GENMASK(15, 0)
2007
2008#define _TRANS_VRR_VMAXSHIFT_A 0x60428
2009#define _TRANS_VRR_VMAXSHIFT_B 0x61428
2010#define _TRANS_VRR_VMAXSHIFT_C 0x62428
2011#define _TRANS_VRR_VMAXSHIFT_D 0x63428
2012#define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
2013 _TRANS_VRR_VMAXSHIFT_A)
2014#define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
2015#define VRR_VMAXSHIFT_DEC REG_BIT(16)
2016#define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
2017
2018#define _TRANS_VRR_STATUS_A 0x6042C
2019#define _TRANS_VRR_STATUS_B 0x6142C
2020#define _TRANS_VRR_STATUS_C 0x6242C
2021#define _TRANS_VRR_STATUS_D 0x6342C
2022#define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
2023#define VRR_STATUS_VMAX_REACHED REG_BIT(31)
2024#define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
2025#define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
2026#define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
2027#define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
2028#define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
2029#define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
2030#define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
2031#define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
2032#define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
2033#define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
2034#define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
2035#define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
2036#define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
2037
2038#define _TRANS_VRR_VTOTAL_PREV_A 0x60480
2039#define _TRANS_VRR_VTOTAL_PREV_B 0x61480
2040#define _TRANS_VRR_VTOTAL_PREV_C 0x62480
2041#define _TRANS_VRR_VTOTAL_PREV_D 0x63480
2042#define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
2043 _TRANS_VRR_VTOTAL_PREV_A)
2044#define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
2045#define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
2046#define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
2047#define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
2048
2049#define _TRANS_VRR_FLIPLINE_A 0x60438
2050#define _TRANS_VRR_FLIPLINE_B 0x61438
2051#define _TRANS_VRR_FLIPLINE_C 0x62438
2052#define _TRANS_VRR_FLIPLINE_D 0x63438
2053#define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
2054 _TRANS_VRR_FLIPLINE_A)
2055#define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
2056
2057#define _TRANS_VRR_STATUS2_A 0x6043C
2058#define _TRANS_VRR_STATUS2_B 0x6143C
2059#define _TRANS_VRR_STATUS2_C 0x6243C
2060#define _TRANS_VRR_STATUS2_D 0x6343C
2061#define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
2062#define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
2063
2064#define _TRANS_PUSH_A 0x60A70
2065#define _TRANS_PUSH_B 0x61A70
2066#define _TRANS_PUSH_C 0x62A70
2067#define _TRANS_PUSH_D 0x63A70
2068#define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
2069#define TRANS_PUSH_EN REG_BIT(31)
2070#define TRANS_PUSH_SEND REG_BIT(30)
2071
585fb111 2072/* VGA port control */
f0f59a00
VS
2073#define ADPA _MMIO(0x61100)
2074#define PCH_ADPA _MMIO(0xe1100)
2075#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 2076
5ee8ee86 2077#define ADPA_DAC_ENABLE (1 << 31)
585fb111 2078#define ADPA_DAC_DISABLE 0
6102a8ee 2079#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 2080#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
2081#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
2082#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 2083#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 2084#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 2085#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
2086#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
2087#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
2088#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
2089#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
2090#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
2091#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
2092#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
2093#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
2094#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
2095#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
2096#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
2097#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
2098#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
2099#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
2100#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
2101#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
2102#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
2103#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
2104#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 2105#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 2106#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 2107#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 2108#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 2109#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 2110#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 2111#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 2112#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 2113#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
2114#define ADPA_DPMS_MASK (~(3 << 10))
2115#define ADPA_DPMS_ON (0 << 10)
2116#define ADPA_DPMS_SUSPEND (1 << 10)
2117#define ADPA_DPMS_STANDBY (2 << 10)
2118#define ADPA_DPMS_OFF (3 << 10)
585fb111 2119
939fe4d7 2120
585fb111 2121/* Hotplug control (945+ only) */
ed5eb1b7 2122#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
2123#define PORTB_HOTPLUG_INT_EN (1 << 29)
2124#define PORTC_HOTPLUG_INT_EN (1 << 28)
2125#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2126#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2127#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2128#define TV_HOTPLUG_INT_EN (1 << 18)
2129#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2130#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2131 PORTC_HOTPLUG_INT_EN | \
2132 PORTD_HOTPLUG_INT_EN | \
2133 SDVOC_HOTPLUG_INT_EN | \
2134 SDVOB_HOTPLUG_INT_EN | \
2135 CRT_HOTPLUG_INT_EN)
585fb111 2136#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2137#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2138/* must use period 64 on GM45 according to docs */
2139#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2140#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2141#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2142#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2143#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2144#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2145#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2146#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2147#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2148#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2149#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2150#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2151
ed5eb1b7 2152#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4b736ed4 2153/* HDMI/DP bits are g4x+ */
0780cd36 2154#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 2155#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 2156#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 2157#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2158#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2159#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2160#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2161#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2162#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2163#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2164#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2165#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2166/* CRT/TV common between gen3+ */
585fb111
JB
2167#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2168#define TV_HOTPLUG_INT_STATUS (1 << 10)
2169#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2170#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2171#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2172#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2173#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2174#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2175#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2176#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2177
084b612e
CW
2178/* SDVO is different across gen3/4 */
2179#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2180#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2181/*
2182 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2183 * since reality corrobates that they're the same as on gen3. But keep these
2184 * bits here (and the comment!) to help any other lost wanderers back onto the
2185 * right tracks.
2186 */
084b612e
CW
2187#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2188#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2189#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2190#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2191#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2192 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2193 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2194 PORTB_HOTPLUG_INT_STATUS | \
2195 PORTC_HOTPLUG_INT_STATUS | \
2196 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2197
2198#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2199 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2200 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2201 PORTB_HOTPLUG_INT_STATUS | \
2202 PORTC_HOTPLUG_INT_STATUS | \
2203 PORTD_HOTPLUG_INT_STATUS)
585fb111 2204
c20cd312
PZ
2205/* SDVO and HDMI port control.
2206 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
2207#define _GEN3_SDVOB 0x61140
2208#define _GEN3_SDVOC 0x61160
2209#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
2210#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
2211#define GEN4_HDMIB GEN3_SDVOB
2212#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
2213#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
2214#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
2215#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
2216#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 2217#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
2218#define PCH_HDMIC _MMIO(0xe1150)
2219#define PCH_HDMID _MMIO(0xe1160)
c20cd312 2220
f0f59a00 2221#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 2222#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 2223#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 2224#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679 2225#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
51707f22
VS
2226#define PIPE_C_SCRAMBLE_RESET REG_BIT(14) /* chv */
2227#define PIPE_B_SCRAMBLE_RESET REG_BIT(1)
2228#define PIPE_A_SCRAMBLE_RESET REG_BIT(0)
84093603 2229
c20cd312
PZ
2230/* Gen 3 SDVO bits: */
2231#define SDVO_ENABLE (1 << 31)
76203467 2232#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 2233#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 2234#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
2235#define SDVO_STALL_SELECT (1 << 29)
2236#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2237/*
585fb111 2238 * 915G/GM SDVO pixel multiplier.
585fb111 2239 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2240 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2241 */
c20cd312 2242#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2243#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2244#define SDVO_PHASE_SELECT_MASK (15 << 19)
2245#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2246#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2247#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2248#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2249#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2250#define SDVO_DETECTED (1 << 2)
585fb111 2251/* Bits to be preserved when writing */
c20cd312
PZ
2252#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2253 SDVO_INTERRUPT_ENABLE)
2254#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2255
2256/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2257#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2258#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2259#define SDVO_ENCODING_SDVO (0 << 10)
2260#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2261#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2262#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2263#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
dd6090f8 2264#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
c20cd312
PZ
2265/* VSYNC/HSYNC bits new with 965, default is to be set */
2266#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2267#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2268
2269/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2270#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2271#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2272
2273/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 2274#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 2275#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 2276#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 2277
44f37d1f 2278/* CHV SDVO/HDMI bits: */
76203467 2279#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 2280#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 2281#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 2282
3c17fe4b 2283/* Video Data Island Packet control */
f0f59a00 2284#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 2285/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
2286 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2287 * of the infoframe structure specified by CEA-861. */
2288#define VIDEO_DIP_DATA_SIZE 32
922430dd 2289#define VIDEO_DIP_GMP_DATA_SIZE 36
2b28bb1b 2290#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 2291#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 2292#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 2293/* Pre HSW: */
3c17fe4b 2294#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2295#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2296#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 2297#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
2298#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2299#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 2300#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
2301#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2302#define VIDEO_DIP_SELECT_AVI (0 << 19)
2303#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 2304#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 2305#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2306#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2307#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2308#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2309#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2310#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2311/* HSW and later: */
44b42ebf 2312#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
a670be33
DP
2313#define PSR_VSC_BIT_7_SET (1 << 27)
2314#define VSC_SELECT_MASK (0x3 << 25)
2315#define VSC_SELECT_SHIFT 25
2316#define VSC_DIP_HW_HEA_DATA (0 << 25)
2317#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
2318#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
2319#define VSC_DIP_SW_HEA_DATA (3 << 25)
2320#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
2321#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2322#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2323#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2324#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2325#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2326#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2327
585fb111 2328/* Panel fitting */
ed5eb1b7 2329#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
2330#define PFIT_ENABLE (1 << 31)
2331#define PFIT_PIPE_MASK (3 << 29)
2332#define PFIT_PIPE_SHIFT 29
9877db7d 2333#define PFIT_PIPE(pipe) ((pipe) << 29)
585fb111
JB
2334#define VERT_INTERP_DISABLE (0 << 10)
2335#define VERT_INTERP_BILINEAR (1 << 10)
2336#define VERT_INTERP_MASK (3 << 10)
2337#define VERT_AUTO_SCALE (1 << 9)
2338#define HORIZ_INTERP_DISABLE (0 << 6)
2339#define HORIZ_INTERP_BILINEAR (1 << 6)
2340#define HORIZ_INTERP_MASK (3 << 6)
2341#define HORIZ_AUTO_SCALE (1 << 5)
2342#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2343#define PFIT_FILTER_FUZZY (0 << 24)
2344#define PFIT_SCALING_AUTO (0 << 26)
2345#define PFIT_SCALING_PROGRAMMED (1 << 26)
2346#define PFIT_SCALING_PILLAR (2 << 26)
2347#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 2348#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
2349/* Pre-965 */
2350#define PFIT_VERT_SCALE_SHIFT 20
2351#define PFIT_VERT_SCALE_MASK 0xfff00000
2352#define PFIT_HORIZ_SCALE_SHIFT 4
2353#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2354/* 965+ */
2355#define PFIT_VERT_SCALE_SHIFT_965 16
2356#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2357#define PFIT_HORIZ_SCALE_SHIFT_965 0
2358#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2359
ed5eb1b7 2360#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 2361
f0f59a00 2362#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
2363#define PCH_GTC_ENABLE (1 << 31)
2364
040d87f1 2365/* Display Port */
f0f59a00
VS
2366#define DP_A _MMIO(0x64000) /* eDP */
2367#define DP_B _MMIO(0x64100)
2368#define DP_C _MMIO(0x64200)
2369#define DP_D _MMIO(0x64300)
040d87f1 2370
f0f59a00
VS
2371#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
2372#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
2373#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 2374
040d87f1 2375#define DP_PORT_EN (1 << 31)
59b74c49
VS
2376#define DP_PIPE_SEL_SHIFT 30
2377#define DP_PIPE_SEL_MASK (1 << 30)
2378#define DP_PIPE_SEL(pipe) ((pipe) << 30)
2379#define DP_PIPE_SEL_SHIFT_IVB 29
2380#define DP_PIPE_SEL_MASK_IVB (3 << 29)
2381#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
2382#define DP_PIPE_SEL_SHIFT_CHV 16
2383#define DP_PIPE_SEL_MASK_CHV (3 << 16)
2384#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 2385
040d87f1
KP
2386/* Link training mode - select a suitable mode for each stage */
2387#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2388#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2389#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2390#define DP_LINK_TRAIN_OFF (3 << 28)
2391#define DP_LINK_TRAIN_MASK (3 << 28)
2392#define DP_LINK_TRAIN_SHIFT 28
2393
8db9d77b
ZW
2394/* CPT Link training mode */
2395#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2396#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2397#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2398#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2399#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2400#define DP_LINK_TRAIN_SHIFT_CPT 8
2401
040d87f1
KP
2402/* Signal voltages. These are mostly controlled by the other end */
2403#define DP_VOLTAGE_0_4 (0 << 25)
2404#define DP_VOLTAGE_0_6 (1 << 25)
2405#define DP_VOLTAGE_0_8 (2 << 25)
2406#define DP_VOLTAGE_1_2 (3 << 25)
2407#define DP_VOLTAGE_MASK (7 << 25)
2408#define DP_VOLTAGE_SHIFT 25
2409
2410/* Signal pre-emphasis levels, like voltages, the other end tells us what
2411 * they want
2412 */
2413#define DP_PRE_EMPHASIS_0 (0 << 22)
2414#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2415#define DP_PRE_EMPHASIS_6 (2 << 22)
2416#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2417#define DP_PRE_EMPHASIS_MASK (7 << 22)
2418#define DP_PRE_EMPHASIS_SHIFT 22
2419
2420/* How many wires to use. I guess 3 was too hard */
17aa6be9 2421#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 2422#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 2423#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
2424
2425/* Mystic DPCD version 1.1 special mode */
2426#define DP_ENHANCED_FRAMING (1 << 18)
2427
32f9d658
ZW
2428/* eDP */
2429#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 2430#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
2431#define DP_PLL_FREQ_MASK (3 << 16)
2432
646b4269 2433/* locked once port is enabled */
040d87f1
KP
2434#define DP_PORT_REVERSAL (1 << 15)
2435
32f9d658
ZW
2436/* eDP */
2437#define DP_PLL_ENABLE (1 << 14)
2438
646b4269 2439/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
2440#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2441
2442#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2443#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 2444
646b4269 2445/* limit RGB values to avoid confusing TVs */
040d87f1
KP
2446#define DP_COLOR_RANGE_16_235 (1 << 8)
2447
646b4269 2448/* Turn on the audio link */
040d87f1
KP
2449#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2450
646b4269 2451/* vs and hs sync polarity */
040d87f1
KP
2452#define DP_SYNC_VS_HIGH (1 << 4)
2453#define DP_SYNC_HS_HIGH (1 << 3)
2454
646b4269 2455/* A fantasy */
040d87f1
KP
2456#define DP_DETECTED (1 << 2)
2457
040d87f1
KP
2458/*
2459 * Computing GMCH M and N values for the Display Port link
2460 *
2461 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2462 *
2463 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2464 *
2465 * The GMCH value is used internally
2466 *
2467 * bytes_per_pixel is the number of bytes coming out of the plane,
2468 * which is after the LUTs, so we want the bytes for our color format.
2469 * For our current usage, this is always 3, one byte for R, G and B.
2470 */
e3b95f1e
DV
2471#define _PIPEA_DATA_M_G4X 0x70050
2472#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
2473
2474/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
c65b3aff
VS
2475#define TU_SIZE_MASK REG_GENMASK(30, 25)
2476#define TU_SIZE(x) REG_FIELD_PREP(TU_SIZE_MASK, (x) - 1) /* default size 64 */
040d87f1 2477
c65b3aff 2478#define DATA_LINK_M_N_MASK REG_GENMASK(23, 0)
a65851af 2479#define DATA_LINK_N_MAX (0x800000)
040d87f1 2480
e3b95f1e
DV
2481#define _PIPEA_DATA_N_G4X 0x70054
2482#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
2483
2484/*
2485 * Computing Link M and N values for the Display Port link
2486 *
2487 * Link M / N = pixel_clock / ls_clk
2488 *
2489 * (the DP spec calls pixel_clock the 'strm_clk')
2490 *
2491 * The Link value is transmitted in the Main Stream
2492 * Attributes and VB-ID.
2493 */
2494
e3b95f1e
DV
2495#define _PIPEA_LINK_M_G4X 0x70060
2496#define _PIPEB_LINK_M_G4X 0x71060
e3b95f1e
DV
2497#define _PIPEA_LINK_N_G4X 0x70064
2498#define _PIPEB_LINK_N_G4X 0x71064
040d87f1 2499
f0f59a00
VS
2500#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2501#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2502#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2503#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 2504
585fb111
JB
2505/* Display & cursor control */
2506
2507/* Pipe A */
a57c774a 2508#define _PIPEADSL 0x70000
96e4c3c0
VS
2509#define PIPEDSL_CURR_FIELD REG_BIT(31) /* ctg+ */
2510#define PIPEDSL_LINE_MASK REG_GENMASK(19, 0)
3eb08ea5
VS
2511#define _TRANSACONF 0x70008
2512#define TRANSCONF_ENABLE REG_BIT(31)
2513#define TRANSCONF_DOUBLE_WIDE REG_BIT(30) /* pre-i965 */
2514#define TRANSCONF_STATE_ENABLE REG_BIT(30) /* i965+ */
2515#define TRANSCONF_DSI_PLL_LOCKED REG_BIT(29) /* vlv & pipe A only */
2516#define TRANSCONF_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* pre-hsw */
2517#define TRANSCONF_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANSCONF_FRAME_START_DELAY_MASK, (x)) /* pre-hsw: 0-3 */
2518#define TRANSCONF_PIPE_LOCKED REG_BIT(25)
2519#define TRANSCONF_FORCE_BORDER REG_BIT(25)
2520#define TRANSCONF_GAMMA_MODE_MASK_I9XX REG_BIT(24) /* gmch */
2521#define TRANSCONF_GAMMA_MODE_MASK_ILK REG_GENMASK(25, 24) /* ilk-ivb */
2522#define TRANSCONF_GAMMA_MODE_8BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 0)
2523#define TRANSCONF_GAMMA_MODE_10BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 1)
2524#define TRANSCONF_GAMMA_MODE_12BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 2) /* ilk-ivb */
2525#define TRANSCONF_GAMMA_MODE_SPLIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 3) /* ivb */
2526#define TRANSCONF_GAMMA_MODE(x) REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, (x)) /* pass in GAMMA_MODE_MODE_* */
2527#define TRANSCONF_INTERLACE_MASK REG_GENMASK(23, 21) /* gen3+ */
2528#define TRANSCONF_INTERLACE_PROGRESSIVE REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 0)
2529#define TRANSCONF_INTERLACE_W_SYNC_SHIFT_PANEL REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 4) /* gen4 only */
2530#define TRANSCONF_INTERLACE_W_SYNC_SHIFT REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 5) /* gen4 only */
2531#define TRANSCONF_INTERLACE_W_FIELD_INDICATION REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 6)
2532#define TRANSCONF_INTERLACE_FIELD_0_ONLY REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 7) /* gen3 only */
6a6d914d
VS
2533/*
2534 * ilk+: PF/D=progressive fetch/display, IF/D=interlaced fetch/display,
2535 * DBL=power saving pixel doubling, PF-ID* requires panel fitter
2536 */
3eb08ea5
VS
2537#define TRANSCONF_INTERLACE_MASK_ILK REG_GENMASK(23, 21) /* ilk+ */
2538#define TRANSCONF_INTERLACE_MASK_HSW REG_GENMASK(22, 21) /* hsw+ */
2539#define TRANSCONF_INTERLACE_PF_PD_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 0)
2540#define TRANSCONF_INTERLACE_PF_ID_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 1)
2541#define TRANSCONF_INTERLACE_IF_ID_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 3)
2542#define TRANSCONF_INTERLACE_IF_ID_DBL_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 4) /* ilk/snb only */
2543#define TRANSCONF_INTERLACE_PF_ID_DBL_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 5) /* ilk/snb only */
2544#define TRANSCONF_REFRESH_RATE_ALT_ILK REG_BIT(20)
2545#define TRANSCONF_MSA_TIMING_DELAY_MASK REG_GENMASK(19, 18) /* ilk/snb/ivb */
2546#define TRANSCONF_MSA_TIMING_DELAY(x) REG_FIELD_PREP(TRANSCONF_MSA_TIMING_DELAY_MASK, (x))
2547#define TRANSCONF_CXSR_DOWNCLOCK REG_BIT(16)
2548#define TRANSCONF_REFRESH_RATE_ALT_VLV REG_BIT(14)
2549#define TRANSCONF_COLOR_RANGE_SELECT REG_BIT(13)
2550#define TRANSCONF_OUTPUT_COLORSPACE_MASK REG_GENMASK(12, 11) /* ilk-ivb */
2551#define TRANSCONF_OUTPUT_COLORSPACE_RGB REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 0) /* ilk-ivb */
2552#define TRANSCONF_OUTPUT_COLORSPACE_YUV601 REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 1) /* ilk-ivb */
2553#define TRANSCONF_OUTPUT_COLORSPACE_YUV709 REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 2) /* ilk-ivb */
2554#define TRANSCONF_OUTPUT_COLORSPACE_YUV_HSW REG_BIT(11) /* hsw only */
2555#define TRANSCONF_BPC_MASK REG_GENMASK(7, 5) /* ctg-ivb */
2556#define TRANSCONF_BPC_8 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 0)
2557#define TRANSCONF_BPC_10 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 1)
2558#define TRANSCONF_BPC_6 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 2)
2559#define TRANSCONF_BPC_12 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 3)
2560#define TRANSCONF_DITHER_EN REG_BIT(4)
2561#define TRANSCONF_DITHER_TYPE_MASK REG_GENMASK(3, 2)
2562#define TRANSCONF_DITHER_TYPE_SP REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 0)
2563#define TRANSCONF_DITHER_TYPE_ST1 REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 1)
2564#define TRANSCONF_DITHER_TYPE_ST2 REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 2)
2565#define TRANSCONF_DITHER_TYPE_TEMP REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 3)
a57c774a 2566#define _PIPEASTAT 0x70024
5ee8ee86
PZ
2567#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
2568#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
2569#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
2570#define PIPE_CRC_DONE_ENABLE (1UL << 28)
2571#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
2572#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
2573#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
2574#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
2575#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
2576#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
2577#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
2578#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
2579#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
2580#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
2581#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
2582#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
2583#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
2584#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
2585#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
2586#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
2587#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
2588#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
2589#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
2590#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
2591#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
2592#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
2593#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
2594#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
2595#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
2596#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
2597#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
2598#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
2599#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
2600#define PIPE_DPST_EVENT_STATUS (1UL << 7)
2601#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
2602#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
2603#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
2604#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
2605#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
2606#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
2607#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
2608#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
2609#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
2610#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
2611#define PIPE_HBLANK_INT_STATUS (1UL << 0)
2612#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 2613
755e9019
ID
2614#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
2615#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
2616
84fd4f4e
RB
2617#define PIPE_A_OFFSET 0x70000
2618#define PIPE_B_OFFSET 0x71000
2619#define PIPE_C_OFFSET 0x72000
f1f1d4fa 2620#define PIPE_D_OFFSET 0x73000
84fd4f4e 2621#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
2622/*
2623 * There's actually no pipe EDP. Some pipe registers have
2624 * simply shifted from the pipe to the transcoder, while
2625 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
2626 * to access such registers in transcoder EDP.
2627 */
2628#define PIPE_EDP_OFFSET 0x7f000
2629
372610f3
MC
2630/* ICL DSI 0 and 1 */
2631#define PIPE_DSI0_OFFSET 0x7b000
2632#define PIPE_DSI1_OFFSET 0x7b800
2633
3eb08ea5 2634#define TRANSCONF(trans) _MMIO_PIPE2((trans), _TRANSACONF)
f0f59a00
VS
2635#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
2636#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
2637#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
2638#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 2639
e262568e
VS
2640#define _PIPEAGCMAX 0x70010
2641#define _PIPEBGCMAX 0x71010
413352f4 2642#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4) /* u1.16 */
e262568e 2643
0b86952d
VS
2644#define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
2645#define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
2646#define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
2647
756f85cf
PZ
2648#define _PIPE_MISC_A 0x70030
2649#define _PIPE_MISC_B 0x71030
c640f6c5
VS
2650#define PIPE_MISC_YUV420_ENABLE REG_BIT(27) /* glk+ */
2651#define PIPE_MISC_YUV420_MODE_FULL_BLEND REG_BIT(26) /* glk+ */
2652#define PIPE_MISC_HDR_MODE_PRECISION REG_BIT(23) /* icl+ */
2653#define PIPE_MISC_OUTPUT_COLORSPACE_YUV REG_BIT(11)
2654#define PIPE_MISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
70418a68
AN
2655/*
2656 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
2657 * valid values of: 6, 8, 10 BPC.
2658 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
2659 * 6, 8, 10, 12 BPC.
2660 */
c640f6c5
VS
2661#define PIPE_MISC_BPC_MASK REG_GENMASK(7, 5)
2662#define PIPE_MISC_BPC_8 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 0)
2663#define PIPE_MISC_BPC_10 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 1)
2664#define PIPE_MISC_BPC_6 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 2)
2665#define PIPE_MISC_BPC_12_ADLP REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 4) /* adlp+ */
2666#define PIPE_MISC_DITHER_ENABLE REG_BIT(4)
2667#define PIPE_MISC_DITHER_TYPE_MASK REG_GENMASK(3, 2)
2668#define PIPE_MISC_DITHER_TYPE_SP REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 0)
2669#define PIPE_MISC_DITHER_TYPE_ST1 REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 1)
2670#define PIPE_MISC_DITHER_TYPE_ST2 REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 2)
2671#define PIPE_MISC_DITHER_TYPE_TEMP REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 3)
2672#define PIPE_MISC(pipe) _MMIO_PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
756f85cf 2673
e2ca757b
AS
2674#define _PIPE_MISC2_A 0x7002C
2675#define _PIPE_MISC2_B 0x7102C
d083c232
VS
2676#define PIPE_MISC2_BUBBLE_COUNTER_MASK REG_GENMASK(31, 24)
2677#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 80)
2678#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 20)
6e889b1c
VS
2679#define PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK REG_GENMASK(2, 0) /* tgl+ */
2680#define PIPE_MISC2_FLIP_INFO_PLANE_SEL(plane_id) REG_FIELD_PREP(PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK, (plane_id))
14c7b245 2681#define PIPE_MISC2(pipe) _MMIO_PIPE(pipe, _PIPE_MISC2_A, _PIPE_MISC2_B)
e2ca757b 2682
c0550305
MR
2683/* Skylake+ pipe bottom (background) color */
2684#define _SKL_BOTTOM_COLOR_A 0x70034
05ca9852 2685#define _SKL_BOTTOM_COLOR_B 0x71034
7e31ce58
VS
2686#define SKL_BOTTOM_COLOR_GAMMA_ENABLE REG_BIT(31)
2687#define SKL_BOTTOM_COLOR_CSC_ENABLE REG_BIT(30)
05ca9852 2688#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE(pipe, _SKL_BOTTOM_COLOR_A, _SKL_BOTTOM_COLOR_B)
c0550305 2689
8bcc0840
MR
2690#define _ICL_PIPE_A_STATUS 0x70058
2691#define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
2692#define PIPE_STATUS_UNDERRUN REG_BIT(31)
2693#define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
2694#define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
2695#define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
2696
f0f59a00 2697#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7d938bc0
VS
2698#define PIPEB_LINE_COMPARE_INT_EN REG_BIT(29)
2699#define PIPEB_HLINE_INT_EN REG_BIT(28)
2700#define PIPEB_VBLANK_INT_EN REG_BIT(27)
2701#define SPRITED_FLIP_DONE_INT_EN REG_BIT(26)
2702#define SPRITEC_FLIP_DONE_INT_EN REG_BIT(25)
2703#define PLANEB_FLIP_DONE_INT_EN REG_BIT(24)
2704#define PIPE_PSR_INT_EN REG_BIT(22)
2705#define PIPEA_LINE_COMPARE_INT_EN REG_BIT(21)
2706#define PIPEA_HLINE_INT_EN REG_BIT(20)
2707#define PIPEA_VBLANK_INT_EN REG_BIT(19)
2708#define SPRITEB_FLIP_DONE_INT_EN REG_BIT(18)
2709#define SPRITEA_FLIP_DONE_INT_EN REG_BIT(17)
2710#define PLANEA_FLIPDONE_INT_EN REG_BIT(16)
2711#define PIPEC_LINE_COMPARE_INT_EN REG_BIT(13)
2712#define PIPEC_HLINE_INT_EN REG_BIT(12)
2713#define PIPEC_VBLANK_INT_EN REG_BIT(11)
2714#define SPRITEF_FLIPDONE_INT_EN REG_BIT(10)
2715#define SPRITEE_FLIPDONE_INT_EN REG_BIT(9)
2716#define PLANEC_FLIPDONE_INT_EN REG_BIT(8)
c46ce4d7 2717
f0f59a00 2718#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
7d938bc0
VS
2719#define DPINVGTT_EN_MASK_CHV REG_GENMASK(27, 16)
2720#define DPINVGTT_EN_MASK_VLV REG_GENMASK(23, 16)
2721#define SPRITEF_INVALID_GTT_INT_EN REG_BIT(27)
2722#define SPRITEE_INVALID_GTT_INT_EN REG_BIT(26)
2723#define PLANEC_INVALID_GTT_INT_EN REG_BIT(25)
2724#define CURSORC_INVALID_GTT_INT_EN REG_BIT(24)
2725#define CURSORB_INVALID_GTT_INT_EN REG_BIT(23)
2726#define CURSORA_INVALID_GTT_INT_EN REG_BIT(22)
2727#define SPRITED_INVALID_GTT_INT_EN REG_BIT(21)
2728#define SPRITEC_INVALID_GTT_INT_EN REG_BIT(20)
2729#define PLANEB_INVALID_GTT_INT_EN REG_BIT(19)
2730#define SPRITEB_INVALID_GTT_INT_EN REG_BIT(18)
2731#define SPRITEA_INVALID_GTT_INT_EN REG_BIT(17)
2732#define PLANEA_INVALID_GTT_INT_EN REG_BIT(16)
2733#define DPINVGTT_STATUS_MASK_CHV REG_GENMASK(11, 0)
2734#define DPINVGTT_STATUS_MASK_VLV REG_GENMASK(7, 0)
2735#define SPRITEF_INVALID_GTT_STATUS REG_BIT(11)
2736#define SPRITEE_INVALID_GTT_STATUS REG_BIT(10)
2737#define PLANEC_INVALID_GTT_STATUS REG_BIT(9)
2738#define CURSORC_INVALID_GTT_STATUS REG_BIT(8)
2739#define CURSORB_INVALID_GTT_STATUS REG_BIT(7)
2740#define CURSORA_INVALID_GTT_STATUS REG_BIT(6)
2741#define SPRITED_INVALID_GTT_STATUS REG_BIT(5)
2742#define SPRITEC_INVALID_GTT_STATUS REG_BIT(4)
2743#define PLANEB_INVALID_GTT_STATUS REG_BIT(3)
2744#define SPRITEB_INVALID_GTT_STATUS REG_BIT(2)
2745#define SPRITEA_INVALID_GTT_STATUS REG_BIT(1)
2746#define PLANEA_INVALID_GTT_STATUS REG_BIT(0)
c46ce4d7 2747
ed5eb1b7 2748#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
2749#define DSPARB_CSTART_MASK (0x7f << 7)
2750#define DSPARB_CSTART_SHIFT 7
2751#define DSPARB_BSTART_MASK (0x7f)
2752#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2753#define DSPARB_BEND_SHIFT 9 /* on 855 */
2754#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
2755#define DSPARB_SPRITEA_SHIFT_VLV 0
2756#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
2757#define DSPARB_SPRITEB_SHIFT_VLV 8
2758#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
2759#define DSPARB_SPRITEC_SHIFT_VLV 16
2760#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
2761#define DSPARB_SPRITED_SHIFT_VLV 24
2762#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 2763#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
2764#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
2765#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
2766#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
2767#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
2768#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
2769#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
2770#define DSPARB_SPRITED_HI_SHIFT_VLV 12
2771#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
2772#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
2773#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
2774#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
2775#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 2776#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
2777#define DSPARB_SPRITEE_SHIFT_VLV 0
2778#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
2779#define DSPARB_SPRITEF_SHIFT_VLV 8
2780#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 2781
0a560674 2782/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 2783#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 2784#define DSPFW_SR_SHIFT 23
5ee8ee86 2785#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 2786#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 2787#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 2788#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
2789#define DSPFW_PLANEB_MASK (0x7f << 8)
2790#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 2791#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
2792#define DSPFW_PLANEA_MASK (0x7f << 0)
2793#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 2794#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 2795#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 2796#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 2797#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 2798#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 2799#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 2800#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
2801#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
2802#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 2803#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 2804#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 2805#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 2806#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 2807#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
2808#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
2809#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 2810#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
2811#define DSPFW_HPLL_SR_EN (1 << 31)
2812#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 2813#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 2814#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 2815#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 2816#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 2817#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 2818#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
2819
2820/* vlv/chv */
f0f59a00 2821#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 2822#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 2823#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 2824#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 2825#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 2826#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 2827#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 2828#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 2829#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 2830#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 2831#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 2832#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 2833#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 2834#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 2835#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 2836#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 2837#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 2838#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 2839#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
2840#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
2841#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 2842#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 2843#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 2844#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 2845#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 2846#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 2847#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 2848#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 2849#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 2850#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 2851#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 2852#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 2853#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 2854#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 2855#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 2856#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 2857#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 2858#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 2859#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 2860#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 2861#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 2862#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 2863#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 2864#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 2865#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 2866#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 2867#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
2868
2869/* vlv/chv high order bits */
f0f59a00 2870#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 2871#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 2872#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 2873#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 2874#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 2875#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 2876#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 2877#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 2878#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 2879#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 2880#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 2881#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 2882#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 2883#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 2884#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 2885#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 2886#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 2887#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 2888#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 2889#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 2890#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 2891#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 2892#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 2893#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 2894#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 2895#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 2896#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 2897#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 2898#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 2899#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 2900#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 2901#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 2902#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 2903#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 2904#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 2905#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 2906#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 2907#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 2908#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 2909#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 2910#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 2911#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 2912
12a3c055 2913/* drain latency register values*/
f0f59a00 2914#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 2915#define DDL_CURSOR_SHIFT 24
5ee8ee86 2916#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 2917#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
2918#define DDL_PRECISION_HIGH (1 << 7)
2919#define DDL_PRECISION_LOW (0 << 7)
0948c265 2920#define DRAIN_LATENCY_MASK 0x7f
12a3c055 2921
f0f59a00 2922#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
2923#define CBR_PND_DEADLINE_DISABLE (1 << 31)
2924#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 2925
c231775c 2926#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 2927#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 2928
7662c8bd 2929/* FIFO watermark sizes etc */
0e442c60 2930#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2931#define I915_FIFO_LINE_SIZE 64
2932#define I830_FIFO_LINE_SIZE 32
0e442c60 2933
ceb04246 2934#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2935#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2936#define I965_FIFO_SIZE 512
2937#define I945_FIFO_SIZE 127
7662c8bd 2938#define I915_FIFO_SIZE 95
dff33cfc 2939#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2940#define I830_FIFO_SIZE 95
0e442c60 2941
ceb04246 2942#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2943#define G4X_MAX_WM 0x3f
7662c8bd
SL
2944#define I915_MAX_WM 0x3f
2945
f2b115e6
AJ
2946#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2947#define PINEVIEW_FIFO_LINE_SIZE 64
2948#define PINEVIEW_MAX_WM 0x1ff
2949#define PINEVIEW_DFT_WM 0x3f
2950#define PINEVIEW_DFT_HPLLOFF_WM 0
2951#define PINEVIEW_GUARD_WM 10
2952#define PINEVIEW_CURSOR_FIFO 64
2953#define PINEVIEW_CURSOR_MAX_WM 0x3f
2954#define PINEVIEW_CURSOR_DFT_WM 0
2955#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2956
ceb04246 2957#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2958#define I965_CURSOR_FIFO 64
2959#define I965_CURSOR_MAX_WM 32
2960#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2961
2962/* define the Watermark register on Ironlake */
96eaeb3d
VS
2963#define _WM0_PIPEA_ILK 0x45100
2964#define _WM0_PIPEB_ILK 0x45104
2965#define _WM0_PIPEC_IVB 0x45200
2966#define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
2967 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
7f088bef
VS
2968#define WM0_PIPE_PRIMARY_MASK REG_GENMASK(31, 16)
2969#define WM0_PIPE_SPRITE_MASK REG_GENMASK(15, 8)
2970#define WM0_PIPE_CURSOR_MASK REG_GENMASK(7, 0)
2971#define WM0_PIPE_PRIMARY(x) REG_FIELD_PREP(WM0_PIPE_PRIMARY_MASK, (x))
2972#define WM0_PIPE_SPRITE(x) REG_FIELD_PREP(WM0_PIPE_SPRITE_MASK, (x))
2973#define WM0_PIPE_CURSOR(x) REG_FIELD_PREP(WM0_PIPE_CURSOR_MASK, (x))
f0f59a00 2974#define WM1_LP_ILK _MMIO(0x45108)
f0f59a00 2975#define WM2_LP_ILK _MMIO(0x4510c)
f0f59a00 2976#define WM3_LP_ILK _MMIO(0x45110)
7f088bef
VS
2977#define WM_LP_ENABLE REG_BIT(31)
2978#define WM_LP_LATENCY_MASK REG_GENMASK(30, 24)
2979#define WM_LP_FBC_MASK_BDW REG_GENMASK(23, 19)
2980#define WM_LP_FBC_MASK_ILK REG_GENMASK(23, 20)
2981#define WM_LP_PRIMARY_MASK REG_GENMASK(18, 8)
2982#define WM_LP_CURSOR_MASK REG_GENMASK(7, 0)
2983#define WM_LP_LATENCY(x) REG_FIELD_PREP(WM_LP_LATENCY_MASK, (x))
2984#define WM_LP_FBC_BDW(x) REG_FIELD_PREP(WM_LP_FBC_MASK_BDW, (x))
2985#define WM_LP_FBC_ILK(x) REG_FIELD_PREP(WM_LP_FBC_MASK_ILK, (x))
2986#define WM_LP_PRIMARY(x) REG_FIELD_PREP(WM_LP_PRIMARY_MASK, (x))
2987#define WM_LP_CURSOR(x) REG_FIELD_PREP(WM_LP_CURSOR_MASK, (x))
f0f59a00
VS
2988#define WM1S_LP_ILK _MMIO(0x45120)
2989#define WM2S_LP_IVB _MMIO(0x45124)
2990#define WM3S_LP_IVB _MMIO(0x45128)
7f088bef
VS
2991#define WM_LP_SPRITE_ENABLE REG_BIT(31) /* ilk/snb WM1S only */
2992#define WM_LP_SPRITE_MASK REG_GENMASK(10, 0)
2993#define WM_LP_SPRITE(x) REG_FIELD_PREP(WM_LP_SPRITE_MASK, (x))
cca32e9a 2994
585fb111
JB
2995/*
2996 * The two pipe frame counter registers are not synchronized, so
2997 * reading a stable value is somewhat tricky. The following code
2998 * should work:
2999 *
3000 * do {
3001 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3002 * PIPE_FRAME_HIGH_SHIFT;
3003 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3004 * PIPE_FRAME_LOW_SHIFT);
3005 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3006 * PIPE_FRAME_HIGH_SHIFT);
3007 * } while (high1 != high2);
3008 * frame = (high1 << 8) | low1;
3009 */
25a2e2d0 3010#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3011#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3012#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3013#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3014#define PIPE_FRAME_LOW_MASK 0xff000000
3015#define PIPE_FRAME_LOW_SHIFT 24
3016#define PIPE_PIXEL_MASK 0x00ffffff
3017#define PIPE_PIXEL_SHIFT 0
9880b7a5 3018/* GM45+ just has to be different */
fd8f507c
VS
3019#define _PIPEA_FRMCOUNT_G4X 0x70040
3020#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
3021#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
3022#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
3023
3024/* Cursor A & B regs */
5efb3e28 3025#define _CURACNTR 0x70080
14b60391 3026/* Old style CUR*CNTR flags (desktop 8xx) */
348abd4c
VS
3027#define CURSOR_ENABLE REG_BIT(31)
3028#define CURSOR_PIPE_GAMMA_ENABLE REG_BIT(30)
3029#define CURSOR_STRIDE_MASK REG_GENMASK(29, 28)
3030#define CURSOR_STRIDE(stride) REG_FIELD_PREP(CURSOR_STRIDE_MASK, ffs(stride) - 9) /* 256,512,1k,2k */
3031#define CURSOR_FORMAT_MASK REG_GENMASK(26, 24)
3032#define CURSOR_FORMAT_2C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 0)
3033#define CURSOR_FORMAT_3C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 1)
3034#define CURSOR_FORMAT_4C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 2)
3035#define CURSOR_FORMAT_ARGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 4)
3036#define CURSOR_FORMAT_XRGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 5)
14b60391 3037/* New style CUR*CNTR flags */
0b86952d
VS
3038#define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
3039#define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
348abd4c
VS
3040#define MCURSOR_PIPE_SEL_MASK REG_GENMASK(29, 28)
3041#define MCURSOR_PIPE_SEL(pipe) REG_FIELD_PREP(MCURSOR_PIPE_SEL_MASK, (pipe))
3042#define MCURSOR_PIPE_GAMMA_ENABLE REG_BIT(26)
3043#define MCURSOR_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
3044#define MCURSOR_ROTATE_180 REG_BIT(15)
3045#define MCURSOR_TRICKLE_FEED_DISABLE REG_BIT(14)
3046#define MCURSOR_MODE_MASK 0x27
3047#define MCURSOR_MODE_DISABLE 0x00
3048#define MCURSOR_MODE_128_32B_AX 0x02
3049#define MCURSOR_MODE_256_32B_AX 0x03
3050#define MCURSOR_MODE_64_32B_AX 0x07
3051#define MCURSOR_MODE_128_ARGB_AX (0x20 | MCURSOR_MODE_128_32B_AX)
3052#define MCURSOR_MODE_256_ARGB_AX (0x20 | MCURSOR_MODE_256_32B_AX)
3053#define MCURSOR_MODE_64_ARGB_AX (0x20 | MCURSOR_MODE_64_32B_AX)
5efb3e28
VS
3054#define _CURABASE 0x70084
3055#define _CURAPOS 0x70088
348abd4c
VS
3056#define CURSOR_POS_Y_SIGN REG_BIT(31)
3057#define CURSOR_POS_Y_MASK REG_GENMASK(30, 16)
3058#define CURSOR_POS_Y(y) REG_FIELD_PREP(CURSOR_POS_Y_MASK, (y))
3059#define CURSOR_POS_X_SIGN REG_BIT(15)
3060#define CURSOR_POS_X_MASK REG_GENMASK(14, 0)
3061#define CURSOR_POS_X(x) REG_FIELD_PREP(CURSOR_POS_X_MASK, (x))
3062#define _CURASIZE 0x700a0 /* 845/865 */
3063#define CURSOR_HEIGHT_MASK REG_GENMASK(21, 12)
3064#define CURSOR_HEIGHT(h) REG_FIELD_PREP(CURSOR_HEIGHT_MASK, (h))
3065#define CURSOR_WIDTH_MASK REG_GENMASK(9, 0)
3066#define CURSOR_WIDTH(w) REG_FIELD_PREP(CURSOR_WIDTH_MASK, (w))
024faac7 3067#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
348abd4c
VS
3068#define CUR_FBC_EN REG_BIT(31)
3069#define CUR_FBC_HEIGHT_MASK REG_GENMASK(7, 0)
3070#define CUR_FBC_HEIGHT(h) REG_FIELD_PREP(CUR_FBC_HEIGHT_MASK, (h))
1119f009 3071#define _CUR_CHICKEN_A 0x700a4 /* mtl+ */
a8ada068 3072#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
3073#define _CURBCNTR 0x700c0
3074#define _CURBBASE 0x700c4
3075#define _CURBPOS 0x700c8
585fb111 3076
65a21cd6
JB
3077#define _CURBCNTR_IVB 0x71080
3078#define _CURBBASE_IVB 0x71084
3079#define _CURBPOS_IVB 0x71088
3080
d5a68054
VS
3081#define CURCNTR(pipe) _MMIO_CURSOR2(pipe, _CURACNTR)
3082#define CURBASE(pipe) _MMIO_CURSOR2(pipe, _CURABASE)
3083#define CURPOS(pipe) _MMIO_CURSOR2(pipe, _CURAPOS)
3084#define CURSIZE(pipe) _MMIO_CURSOR2(pipe, _CURASIZE)
3085#define CUR_FBC_CTL(pipe) _MMIO_CURSOR2(pipe, _CUR_FBC_CTL_A)
1119f009 3086#define CUR_CHICKEN(pipe) _MMIO_CURSOR2(pipe, _CUR_CHICKEN_A)
d5a68054 3087#define CURSURFLIVE(pipe) _MMIO_CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 3088
5efb3e28
VS
3089#define CURSOR_A_OFFSET 0x70080
3090#define CURSOR_B_OFFSET 0x700c0
3091#define CHV_CURSOR_C_OFFSET 0x700e0
3092#define IVB_CURSOR_B_OFFSET 0x71080
3093#define IVB_CURSOR_C_OFFSET 0x72080
6ea3cee6 3094#define TGL_CURSOR_D_OFFSET 0x73080
65a21cd6 3095
585fb111 3096/* Display A control */
6ede6b06 3097#define _DSPAADDR_VLV 0x7017C /* vlv/chv */
a57c774a 3098#define _DSPACNTR 0x70180
428cb15d
VS
3099#define DISP_ENABLE REG_BIT(31)
3100#define DISP_PIPE_GAMMA_ENABLE REG_BIT(30)
3101#define DISP_FORMAT_MASK REG_GENMASK(29, 26)
3102#define DISP_FORMAT_8BPP REG_FIELD_PREP(DISP_FORMAT_MASK, 2)
3103#define DISP_FORMAT_BGRA555 REG_FIELD_PREP(DISP_FORMAT_MASK, 3)
3104#define DISP_FORMAT_BGRX555 REG_FIELD_PREP(DISP_FORMAT_MASK, 4)
3105#define DISP_FORMAT_BGRX565 REG_FIELD_PREP(DISP_FORMAT_MASK, 5)
3106#define DISP_FORMAT_BGRX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 6)
3107#define DISP_FORMAT_BGRA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 7)
3108#define DISP_FORMAT_RGBX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 8)
3109#define DISP_FORMAT_RGBA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 9)
3110#define DISP_FORMAT_BGRX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 10)
3111#define DISP_FORMAT_BGRA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 11)
3112#define DISP_FORMAT_RGBX161616 REG_FIELD_PREP(DISP_FORMAT_MASK, 12)
3113#define DISP_FORMAT_RGBX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 14)
3114#define DISP_FORMAT_RGBA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 15)
3115#define DISP_STEREO_ENABLE REG_BIT(25)
3116#define DISP_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
3117#define DISP_PIPE_SEL_MASK REG_GENMASK(25, 24)
3118#define DISP_PIPE_SEL(pipe) REG_FIELD_PREP(DISP_PIPE_SEL_MASK, (pipe))
3119#define DISP_SRC_KEY_ENABLE REG_BIT(22)
3120#define DISP_LINE_DOUBLE REG_BIT(20)
3121#define DISP_STEREO_POLARITY_SECOND REG_BIT(18)
3122#define DISP_ALPHA_PREMULTIPLY REG_BIT(16) /* CHV pipe B */
3123#define DISP_ROTATE_180 REG_BIT(15)
3124#define DISP_TRICKLE_FEED_DISABLE REG_BIT(14) /* g4x+ */
3125#define DISP_TILED REG_BIT(10)
3126#define DISP_ASYNC_FLIP REG_BIT(9) /* g4x+ */
3127#define DISP_MIRROR REG_BIT(8) /* CHV pipe B */
a57c774a
AK
3128#define _DSPAADDR 0x70184
3129#define _DSPASTRIDE 0x70188
3130#define _DSPAPOS 0x7018C /* reserved */
681f8a5c 3131#define DISP_POS_Y_MASK REG_GENMASK(31, 16)
428cb15d
VS
3132#define DISP_POS_Y(y) REG_FIELD_PREP(DISP_POS_Y_MASK, (y))
3133#define DISP_POS_X_MASK REG_GENMASK(15, 0)
3134#define DISP_POS_X(x) REG_FIELD_PREP(DISP_POS_X_MASK, (x))
a57c774a 3135#define _DSPASIZE 0x70190
681f8a5c 3136#define DISP_HEIGHT_MASK REG_GENMASK(31, 16)
428cb15d
VS
3137#define DISP_HEIGHT(h) REG_FIELD_PREP(DISP_HEIGHT_MASK, (h))
3138#define DISP_WIDTH_MASK REG_GENMASK(15, 0)
3139#define DISP_WIDTH(w) REG_FIELD_PREP(DISP_WIDTH_MASK, (w))
a57c774a 3140#define _DSPASURF 0x7019C /* 965+ only */
428cb15d 3141#define DISP_ADDR_MASK REG_GENMASK(31, 12)
a57c774a 3142#define _DSPATILEOFF 0x701A4 /* 965+ only */
428cb15d
VS
3143#define DISP_OFFSET_Y_MASK REG_GENMASK(31, 16)
3144#define DISP_OFFSET_Y(y) REG_FIELD_PREP(DISP_OFFSET_Y_MASK, (y))
3145#define DISP_OFFSET_X_MASK REG_GENMASK(15, 0)
3146#define DISP_OFFSET_X(x) REG_FIELD_PREP(DISP_OFFSET_X_MASK, (x))
a57c774a
AK
3147#define _DSPAOFFSET 0x701A4 /* HSW */
3148#define _DSPASURFLIVE 0x701AC
94e15723 3149#define _DSPAGAMC 0x701E0
a57c774a 3150
6ede6b06 3151#define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
f0f59a00
VS
3152#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
3153#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
3154#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
3155#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
3156#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
3157#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
3158#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
3159#define DSPLINOFF(plane) DSPADDR(plane)
3160#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
3161#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
e97f91e8 3162#define DSPGAMC(plane, i) _MMIO_PIPE2(plane, _DSPAGAMC + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
5eddb70b 3163
c14b0485
VS
3164/* CHV pipe B blender and primary plane */
3165#define _CHV_BLEND_A 0x60a00
428cb15d
VS
3166#define CHV_BLEND_MASK REG_GENMASK(31, 30)
3167#define CHV_BLEND_LEGACY REG_FIELD_PREP(CHV_BLEND_MASK, 0)
3168#define CHV_BLEND_ANDROID REG_FIELD_PREP(CHV_BLEND_MASK, 1)
3169#define CHV_BLEND_MPO REG_FIELD_PREP(CHV_BLEND_MASK, 2)
c14b0485 3170#define _CHV_CANVAS_A 0x60a04
428cb15d
VS
3171#define CHV_CANVAS_RED_MASK REG_GENMASK(29, 20)
3172#define CHV_CANVAS_GREEN_MASK REG_GENMASK(19, 10)
3173#define CHV_CANVAS_BLUE_MASK REG_GENMASK(9, 0)
c14b0485 3174#define _PRIMPOS_A 0x60a08
428cb15d
VS
3175#define PRIM_POS_Y_MASK REG_GENMASK(31, 16)
3176#define PRIM_POS_Y(y) REG_FIELD_PREP(PRIM_POS_Y_MASK, (y))
3177#define PRIM_POS_X_MASK REG_GENMASK(15, 0)
3178#define PRIM_POS_X(x) REG_FIELD_PREP(PRIM_POS_X_MASK, (x))
c14b0485 3179#define _PRIMSIZE_A 0x60a0c
428cb15d
VS
3180#define PRIM_HEIGHT_MASK REG_GENMASK(31, 16)
3181#define PRIM_HEIGHT(h) REG_FIELD_PREP(PRIM_HEIGHT_MASK, (h))
3182#define PRIM_WIDTH_MASK REG_GENMASK(15, 0)
3183#define PRIM_WIDTH(w) REG_FIELD_PREP(PRIM_WIDTH_MASK, (w))
c14b0485 3184#define _PRIMCNSTALPHA_A 0x60a10
428cb15d
VS
3185#define PRIM_CONST_ALPHA_ENABLE REG_BIT(31)
3186#define PRIM_CONST_ALPHA_MASK REG_GENMASK(7, 0)
3187#define PRIM_CONST_ALPHA(alpha) REG_FIELD_PREP(PRIM_CONST_ALPHA_MASK, (alpha))
c14b0485 3188
f0f59a00
VS
3189#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
3190#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
3191#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
3192#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
3193#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 3194
446f2545
AR
3195/* Display/Sprite base address macros */
3196#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
3197#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
3198#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 3199
85fa792b
VS
3200/*
3201 * VBIOS flags
3202 * gen2:
3203 * [00:06] alm,mgm
3204 * [10:16] all
3205 * [30:32] alm,mgm
3206 * gen3+:
3207 * [00:0f] all
3208 * [10:1f] all
3209 * [30:32] all
3210 */
ed5eb1b7
JN
3211#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
3212#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
3213#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 3214#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
3215
3216/* Pipe B */
ed5eb1b7 3217#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
3eb08ea5 3218#define _TRANSBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
ed5eb1b7 3219#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
3220#define _PIPEBFRAMEHIGH 0x71040
3221#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
3222#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
3223#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 3224
585fb111
JB
3225
3226/* Display B control */
ed5eb1b7 3227#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
428cb15d
VS
3228#define DISP_ALPHA_TRANS_ENABLE REG_BIT(15)
3229#define DISP_SPRITE_ABOVE_OVERLAY REG_BIT(0)
ed5eb1b7
JN
3230#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
3231#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
3232#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
3233#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
3234#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
3235#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
3236#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
3237#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 3238
372610f3
MC
3239/* ICL DSI 0 and 1 */
3240#define _PIPEDSI0CONF 0x7b008
3241#define _PIPEDSI1CONF 0x7b808
3242
b840d907
JB
3243/* Sprite A control */
3244#define _DVSACNTR 0x72180
f6bb74e0
VS
3245#define DVS_ENABLE REG_BIT(31)
3246#define DVS_PIPE_GAMMA_ENABLE REG_BIT(30)
3247#define DVS_YUV_RANGE_CORRECTION_DISABLE REG_BIT(27)
3248#define DVS_FORMAT_MASK REG_GENMASK(26, 25)
3249#define DVS_FORMAT_YUV422 REG_FIELD_PREP(DVS_FORMAT_MASK, 0)
3250#define DVS_FORMAT_RGBX101010 REG_FIELD_PREP(DVS_FORMAT_MASK, 1)
3251#define DVS_FORMAT_RGBX888 REG_FIELD_PREP(DVS_FORMAT_MASK, 2)
3252#define DVS_FORMAT_RGBX161616 REG_FIELD_PREP(DVS_FORMAT_MASK, 3)
3253#define DVS_PIPE_CSC_ENABLE REG_BIT(24)
3254#define DVS_SOURCE_KEY REG_BIT(22)
3255#define DVS_RGB_ORDER_XBGR REG_BIT(20)
3256#define DVS_YUV_FORMAT_BT709 REG_BIT(18)
3257#define DVS_YUV_ORDER_MASK REG_GENMASK(17, 16)
3258#define DVS_YUV_ORDER_YUYV REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 0)
3259#define DVS_YUV_ORDER_UYVY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 1)
3260#define DVS_YUV_ORDER_YVYU REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 2)
3261#define DVS_YUV_ORDER_VYUY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 3)
3262#define DVS_ROTATE_180 REG_BIT(15)
3263#define DVS_TRICKLE_FEED_DISABLE REG_BIT(14)
3264#define DVS_TILED REG_BIT(10)
3265#define DVS_DEST_KEY REG_BIT(2)
b840d907
JB
3266#define _DVSALINOFF 0x72184
3267#define _DVSASTRIDE 0x72188
3268#define _DVSAPOS 0x7218c
f6bb74e0
VS
3269#define DVS_POS_Y_MASK REG_GENMASK(31, 16)
3270#define DVS_POS_Y(y) REG_FIELD_PREP(DVS_POS_Y_MASK, (y))
3271#define DVS_POS_X_MASK REG_GENMASK(15, 0)
3272#define DVS_POS_X(x) REG_FIELD_PREP(DVS_POS_X_MASK, (x))
b840d907 3273#define _DVSASIZE 0x72190
f6bb74e0
VS
3274#define DVS_HEIGHT_MASK REG_GENMASK(31, 16)
3275#define DVS_HEIGHT(h) REG_FIELD_PREP(DVS_HEIGHT_MASK, (h))
3276#define DVS_WIDTH_MASK REG_GENMASK(15, 0)
3277#define DVS_WIDTH(w) REG_FIELD_PREP(DVS_WIDTH_MASK, (w))
b840d907
JB
3278#define _DVSAKEYVAL 0x72194
3279#define _DVSAKEYMSK 0x72198
3280#define _DVSASURF 0x7219c
f6bb74e0 3281#define DVS_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
3282#define _DVSAKEYMAXVAL 0x721a0
3283#define _DVSATILEOFF 0x721a4
f6bb74e0
VS
3284#define DVS_OFFSET_Y_MASK REG_GENMASK(31, 16)
3285#define DVS_OFFSET_Y(y) REG_FIELD_PREP(DVS_OFFSET_Y_MASK, (y))
3286#define DVS_OFFSET_X_MASK REG_GENMASK(15, 0)
3287#define DVS_OFFSET_X(x) REG_FIELD_PREP(DVS_OFFSET_X_MASK, (x))
b840d907 3288#define _DVSASURFLIVE 0x721ac
94e15723 3289#define _DVSAGAMC_G4X 0x721e0 /* g4x */
b840d907 3290#define _DVSASCALE 0x72204
f6bb74e0
VS
3291#define DVS_SCALE_ENABLE REG_BIT(31)
3292#define DVS_FILTER_MASK REG_GENMASK(30, 29)
3293#define DVS_FILTER_MEDIUM REG_FIELD_PREP(DVS_FILTER_MASK, 0)
3294#define DVS_FILTER_ENHANCING REG_FIELD_PREP(DVS_FILTER_MASK, 1)
3295#define DVS_FILTER_SOFTENING REG_FIELD_PREP(DVS_FILTER_MASK, 2)
3296#define DVS_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
3297#define DVS_VERTICAL_OFFSET_ENABLE REG_BIT(27)
3298#define DVS_SRC_WIDTH_MASK REG_GENMASK(26, 16)
3299#define DVS_SRC_WIDTH(w) REG_FIELD_PREP(DVS_SRC_WIDTH_MASK, (w))
3300#define DVS_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
3301#define DVS_SRC_HEIGHT(h) REG_FIELD_PREP(DVS_SRC_HEIGHT_MASK, (h))
94e15723
VS
3302#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
3303#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
b840d907
JB
3304
3305#define _DVSBCNTR 0x73180
3306#define _DVSBLINOFF 0x73184
3307#define _DVSBSTRIDE 0x73188
3308#define _DVSBPOS 0x7318c
3309#define _DVSBSIZE 0x73190
3310#define _DVSBKEYVAL 0x73194
3311#define _DVSBKEYMSK 0x73198
3312#define _DVSBSURF 0x7319c
3313#define _DVSBKEYMAXVAL 0x731a0
3314#define _DVSBTILEOFF 0x731a4
3315#define _DVSBSURFLIVE 0x731ac
94e15723 3316#define _DVSBGAMC_G4X 0x731e0 /* g4x */
b840d907 3317#define _DVSBSCALE 0x73204
94e15723
VS
3318#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
3319#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
b840d907 3320
f0f59a00
VS
3321#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3322#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3323#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3324#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
3325#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
3326#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3327#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3328#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3329#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3330#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3331#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3332#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
94e15723
VS
3333#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
3334#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
3335#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
b840d907
JB
3336
3337#define _SPRA_CTL 0x70280
2f609faf
VS
3338#define SPRITE_ENABLE REG_BIT(31)
3339#define SPRITE_PIPE_GAMMA_ENABLE REG_BIT(30)
3340#define SPRITE_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
3341#define SPRITE_FORMAT_MASK REG_GENMASK(27, 25)
3342#define SPRITE_FORMAT_YUV422 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 0)
3343#define SPRITE_FORMAT_RGBX101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 1)
3344#define SPRITE_FORMAT_RGBX888 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 2)
3345#define SPRITE_FORMAT_RGBX161616 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 3)
3346#define SPRITE_FORMAT_YUV444 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 4)
3347#define SPRITE_FORMAT_XR_BGR101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 5) /* Extended range */
3348#define SPRITE_PIPE_CSC_ENABLE REG_BIT(24)
3349#define SPRITE_SOURCE_KEY REG_BIT(22)
3350#define SPRITE_RGB_ORDER_RGBX REG_BIT(20) /* only for 888 and 161616 */
3351#define SPRITE_YUV_TO_RGB_CSC_DISABLE REG_BIT(19)
3352#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18) /* 0 is BT601 */
3353#define SPRITE_YUV_ORDER_MASK REG_GENMASK(17, 16)
3354#define SPRITE_YUV_ORDER_YUYV REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 0)
3355#define SPRITE_YUV_ORDER_UYVY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 1)
3356#define SPRITE_YUV_ORDER_YVYU REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 2)
3357#define SPRITE_YUV_ORDER_VYUY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 3)
3358#define SPRITE_ROTATE_180 REG_BIT(15)
3359#define SPRITE_TRICKLE_FEED_DISABLE REG_BIT(14)
3360#define SPRITE_PLANE_GAMMA_DISABLE REG_BIT(13)
3361#define SPRITE_TILED REG_BIT(10)
3362#define SPRITE_DEST_KEY REG_BIT(2)
b840d907
JB
3363#define _SPRA_LINOFF 0x70284
3364#define _SPRA_STRIDE 0x70288
3365#define _SPRA_POS 0x7028c
2f609faf
VS
3366#define SPRITE_POS_Y_MASK REG_GENMASK(31, 16)
3367#define SPRITE_POS_Y(y) REG_FIELD_PREP(SPRITE_POS_Y_MASK, (y))
3368#define SPRITE_POS_X_MASK REG_GENMASK(15, 0)
3369#define SPRITE_POS_X(x) REG_FIELD_PREP(SPRITE_POS_X_MASK, (x))
b840d907 3370#define _SPRA_SIZE 0x70290
2f609faf
VS
3371#define SPRITE_HEIGHT_MASK REG_GENMASK(31, 16)
3372#define SPRITE_HEIGHT(h) REG_FIELD_PREP(SPRITE_HEIGHT_MASK, (h))
3373#define SPRITE_WIDTH_MASK REG_GENMASK(15, 0)
3374#define SPRITE_WIDTH(w) REG_FIELD_PREP(SPRITE_WIDTH_MASK, (w))
b840d907
JB
3375#define _SPRA_KEYVAL 0x70294
3376#define _SPRA_KEYMSK 0x70298
3377#define _SPRA_SURF 0x7029c
2f609faf 3378#define SPRITE_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
3379#define _SPRA_KEYMAX 0x702a0
3380#define _SPRA_TILEOFF 0x702a4
2f609faf
VS
3381#define SPRITE_OFFSET_Y_MASK REG_GENMASK(31, 16)
3382#define SPRITE_OFFSET_Y(y) REG_FIELD_PREP(SPRITE_OFFSET_Y_MASK, (y))
3383#define SPRITE_OFFSET_X_MASK REG_GENMASK(15, 0)
3384#define SPRITE_OFFSET_X(x) REG_FIELD_PREP(SPRITE_OFFSET_X_MASK, (x))
c54173a8 3385#define _SPRA_OFFSET 0x702a4
32ae46bf 3386#define _SPRA_SURFLIVE 0x702ac
b840d907 3387#define _SPRA_SCALE 0x70304
2f609faf
VS
3388#define SPRITE_SCALE_ENABLE REG_BIT(31)
3389#define SPRITE_FILTER_MASK REG_GENMASK(30, 29)
3390#define SPRITE_FILTER_MEDIUM REG_FIELD_PREP(SPRITE_FILTER_MASK, 0)
3391#define SPRITE_FILTER_ENHANCING REG_FIELD_PREP(SPRITE_FILTER_MASK, 1)
3392#define SPRITE_FILTER_SOFTENING REG_FIELD_PREP(SPRITE_FILTER_MASK, 2)
3393#define SPRITE_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
3394#define SPRITE_VERTICAL_OFFSET_ENABLE REG_BIT(27)
3395#define SPRITE_SRC_WIDTH_MASK REG_GENMASK(26, 16)
3396#define SPRITE_SRC_WIDTH(w) REG_FIELD_PREP(SPRITE_SRC_WIDTH_MASK, (w))
3397#define SPRITE_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
3398#define SPRITE_SRC_HEIGHT(h) REG_FIELD_PREP(SPRITE_SRC_HEIGHT_MASK, (h))
b840d907 3399#define _SPRA_GAMC 0x70400
94e15723
VS
3400#define _SPRA_GAMC16 0x70440
3401#define _SPRA_GAMC17 0x7044c
b840d907
JB
3402
3403#define _SPRB_CTL 0x71280
3404#define _SPRB_LINOFF 0x71284
3405#define _SPRB_STRIDE 0x71288
3406#define _SPRB_POS 0x7128c
3407#define _SPRB_SIZE 0x71290
3408#define _SPRB_KEYVAL 0x71294
3409#define _SPRB_KEYMSK 0x71298
3410#define _SPRB_SURF 0x7129c
3411#define _SPRB_KEYMAX 0x712a0
3412#define _SPRB_TILEOFF 0x712a4
c54173a8 3413#define _SPRB_OFFSET 0x712a4
32ae46bf 3414#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3415#define _SPRB_SCALE 0x71304
3416#define _SPRB_GAMC 0x71400
94e15723
VS
3417#define _SPRB_GAMC16 0x71440
3418#define _SPRB_GAMC17 0x7144c
b840d907 3419
f0f59a00
VS
3420#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3421#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3422#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3423#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
3424#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3425#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3426#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3427#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3428#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3429#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3430#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
3431#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
94e15723
VS
3432#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
3433#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
3434#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
f0f59a00 3435#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3436
921c3b67 3437#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
27535f1d
VS
3438#define SP_ENABLE REG_BIT(31)
3439#define SP_PIPE_GAMMA_ENABLE REG_BIT(30)
3440#define SP_FORMAT_MASK REG_GENMASK(29, 26)
3441#define SP_FORMAT_YUV422 REG_FIELD_PREP(SP_FORMAT_MASK, 0)
3442#define SP_FORMAT_8BPP REG_FIELD_PREP(SP_FORMAT_MASK, 2)
3443#define SP_FORMAT_BGR565 REG_FIELD_PREP(SP_FORMAT_MASK, 5)
3444#define SP_FORMAT_BGRX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 6)
3445#define SP_FORMAT_BGRA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 7)
3446#define SP_FORMAT_RGBX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 8)
3447#define SP_FORMAT_RGBA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 9)
3448#define SP_FORMAT_BGRX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 10) /* CHV pipe B */
3449#define SP_FORMAT_BGRA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 11) /* CHV pipe B */
3450#define SP_FORMAT_RGBX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 14)
3451#define SP_FORMAT_RGBA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 15)
3452#define SP_ALPHA_PREMULTIPLY REG_BIT(23) /* CHV pipe B */
3453#define SP_SOURCE_KEY REG_BIT(22)
3454#define SP_YUV_FORMAT_BT709 REG_BIT(18)
3455#define SP_YUV_ORDER_MASK REG_GENMASK(17, 16)
3456#define SP_YUV_ORDER_YUYV REG_FIELD_PREP(SP_YUV_ORDER_MASK, 0)
3457#define SP_YUV_ORDER_UYVY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 1)
3458#define SP_YUV_ORDER_YVYU REG_FIELD_PREP(SP_YUV_ORDER_MASK, 2)
3459#define SP_YUV_ORDER_VYUY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 3)
3460#define SP_ROTATE_180 REG_BIT(15)
3461#define SP_TILED REG_BIT(10)
3462#define SP_MIRROR REG_BIT(8) /* CHV pipe B */
921c3b67
VS
3463#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3464#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3465#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
27535f1d
VS
3466#define SP_POS_Y_MASK REG_GENMASK(31, 16)
3467#define SP_POS_Y(y) REG_FIELD_PREP(SP_POS_Y_MASK, (y))
3468#define SP_POS_X_MASK REG_GENMASK(15, 0)
3469#define SP_POS_X(x) REG_FIELD_PREP(SP_POS_X_MASK, (x))
921c3b67 3470#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
27535f1d
VS
3471#define SP_HEIGHT_MASK REG_GENMASK(31, 16)
3472#define SP_HEIGHT(h) REG_FIELD_PREP(SP_HEIGHT_MASK, (h))
3473#define SP_WIDTH_MASK REG_GENMASK(15, 0)
3474#define SP_WIDTH(w) REG_FIELD_PREP(SP_WIDTH_MASK, (w))
921c3b67
VS
3475#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3476#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3477#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
27535f1d 3478#define SP_ADDR_MASK REG_GENMASK(31, 12)
921c3b67
VS
3479#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3480#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
27535f1d
VS
3481#define SP_OFFSET_Y_MASK REG_GENMASK(31, 16)
3482#define SP_OFFSET_Y(y) REG_FIELD_PREP(SP_OFFSET_Y_MASK, (y))
3483#define SP_OFFSET_X_MASK REG_GENMASK(15, 0)
3484#define SP_OFFSET_X(x) REG_FIELD_PREP(SP_OFFSET_X_MASK, (x))
921c3b67 3485#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
27535f1d
VS
3486#define SP_CONST_ALPHA_ENABLE REG_BIT(31)
3487#define SP_CONST_ALPHA_MASK REG_GENMASK(7, 0)
3488#define SP_CONST_ALPHA(alpha) REG_FIELD_PREP(SP_CONST_ALPHA_MASK, (alpha))
0e9b1e5b 3489#define _SPASURFLIVE (VLV_DISPLAY_BASE + 0x721ac)
5deae919 3490#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
27535f1d
VS
3491#define SP_CONTRAST_MASK REG_GENMASK(26, 18)
3492#define SP_CONTRAST(x) REG_FIELD_PREP(SP_CONTRAST_MASK, (x)) /* u3.6 */
3493#define SP_BRIGHTNESS_MASK REG_GENMASK(7, 0)
3494#define SP_BRIGHTNESS(x) REG_FIELD_PREP(SP_BRIGHTNESS_MASK, (x)) /* s8 */
5deae919 3495#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
27535f1d
VS
3496#define SP_SH_SIN_MASK REG_GENMASK(26, 16)
3497#define SP_SH_SIN(x) REG_FIELD_PREP(SP_SH_SIN_MASK, (x)) /* s4.7 */
3498#define SP_SH_COS_MASK REG_GENMASK(9, 0)
3499#define SP_SH_COS(x) REG_FIELD_PREP(SP_SH_COS_MASK, (x)) /* u3.7 */
94e15723 3500#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
921c3b67
VS
3501
3502#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3503#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3504#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3505#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3506#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3507#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3508#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3509#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3510#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3511#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3512#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
0e9b1e5b 3513#define _SPBSURFLIVE (VLV_DISPLAY_BASE + 0x722ac)
5deae919
VS
3514#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
3515#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
94e15723 3516#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7f1f3851 3517
94e15723
VS
3518#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
3519 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
83c04a62 3520#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
94e15723 3521 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
83c04a62
VS
3522
3523#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
3524#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
3525#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
3526#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
3527#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
3528#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
3529#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
3530#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
3531#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3532#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
3533#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
0e9b1e5b 3534#define SPSURFLIVE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURFLIVE, _SPBSURFLIVE)
5deae919
VS
3535#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
3536#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
94e15723 3537#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7f1f3851 3538
6ca2aeb2
VS
3539/*
3540 * CHV pipe B sprite CSC
3541 *
3542 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
3543 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
3544 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
3545 */
83c04a62
VS
3546#define _MMIO_CHV_SPCSC(plane_id, reg) \
3547 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
3548
3549#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
3550#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
3551#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
27535f1d
VS
3552#define SPCSC_OOFF_MASK REG_GENMASK(26, 16)
3553#define SPCSC_OOFF(x) REG_FIELD_PREP(SPCSC_OOFF_MASK, (x) & 0x7ff) /* s11 */
3554#define SPCSC_IOFF_MASK REG_GENMASK(10, 0)
3555#define SPCSC_IOFF(x) REG_FIELD_PREP(SPCSC_IOFF_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 3556
83c04a62
VS
3557#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
3558#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
3559#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
3560#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
3561#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
27535f1d
VS
3562#define SPCSC_C1_MASK REG_GENMASK(30, 16)
3563#define SPCSC_C1(x) REG_FIELD_PREP(SPCSC_C1_MASK, (x) & 0x7fff) /* s3.12 */
3564#define SPCSC_C0_MASK REG_GENMASK(14, 0)
3565#define SPCSC_C0(x) REG_FIELD_PREP(SPCSC_C0_MASK, (x) & 0x7fff) /* s3.12 */
6ca2aeb2 3566
83c04a62
VS
3567#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
3568#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
3569#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
27535f1d
VS
3570#define SPCSC_IMAX_MASK REG_GENMASK(26, 16)
3571#define SPCSC_IMAX(x) REG_FIELD_PREP(SPCSC_IMAX_MASK, (x) & 0x7ff) /* s11 */
3572#define SPCSC_IMIN_MASK REG_GENMASK(10, 0)
3573#define SPCSC_IMIN(x) REG_FIELD_PREP(SPCSC_IMIN_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 3574
83c04a62
VS
3575#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
3576#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
3577#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
27535f1d
VS
3578#define SPCSC_OMAX_MASK REG_GENMASK(25, 16)
3579#define SPCSC_OMAX(x) REG_FIELD_PREP(SPCSC_OMAX_MASK, (x)) /* u10 */
3580#define SPCSC_OMIN_MASK REG_GENMASK(9, 0)
3581#define SPCSC_OMIN(x) REG_FIELD_PREP(SPCSC_OMIN_MASK, (x)) /* u10 */
6ca2aeb2 3582
70d21f0e
DL
3583/* Skylake plane registers */
3584
3585#define _PLANE_CTL_1_A 0x70180
3586#define _PLANE_CTL_2_A 0x70280
3587#define _PLANE_CTL_3_A 0x70380
12d7d858 3588#define PLANE_CTL_ENABLE REG_BIT(31)
0b86952d
VS
3589#define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
3590#define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
12d7d858
VS
3591#define PLANE_CTL_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-GLK */
3592#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
b5972776
JA
3593/*
3594 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
3595 * expanded to include bit 23 as well. However, the shift-24 based values
3596 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
3597 */
12d7d858
VS
3598#define PLANE_CTL_FORMAT_MASK_SKL REG_GENMASK(27, 24) /* pre-icl */
3599#define PLANE_CTL_FORMAT_MASK_ICL REG_GENMASK(27, 23) /* icl+ */
3600#define PLANE_CTL_FORMAT_YUV422 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 0)
3601#define PLANE_CTL_FORMAT_NV12 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 1)
3602#define PLANE_CTL_FORMAT_XRGB_2101010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 2)
3603#define PLANE_CTL_FORMAT_P010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 3)
3604#define PLANE_CTL_FORMAT_XRGB_8888 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 4)
3605#define PLANE_CTL_FORMAT_P012 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 5)
3606#define PLANE_CTL_FORMAT_XRGB_16161616F REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 6)
3607#define PLANE_CTL_FORMAT_P016 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 7)
3608#define PLANE_CTL_FORMAT_XYUV REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 8)
3609#define PLANE_CTL_FORMAT_INDEXED REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 12)
3610#define PLANE_CTL_FORMAT_RGB_565 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 14)
3611#define PLANE_CTL_FORMAT_Y210 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 1)
3612#define PLANE_CTL_FORMAT_Y212 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 3)
3613#define PLANE_CTL_FORMAT_Y216 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 5)
3614#define PLANE_CTL_FORMAT_Y410 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 7)
3615#define PLANE_CTL_FORMAT_Y412 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 9)
3616#define PLANE_CTL_FORMAT_Y416 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 11)
3617#define PLANE_CTL_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-GLK */
3618#define PLANE_CTL_KEY_ENABLE_MASK REG_GENMASK(22, 21)
3619#define PLANE_CTL_KEY_ENABLE_SOURCE REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 1)
3620#define PLANE_CTL_KEY_ENABLE_DESTINATION REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 2)
3621#define PLANE_CTL_ORDER_RGBX REG_BIT(20)
3622#define PLANE_CTL_YUV420_Y_PLANE REG_BIT(19)
3623#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18)
3624#define PLANE_CTL_YUV422_ORDER_MASK REG_GENMASK(17, 16)
3625#define PLANE_CTL_YUV422_ORDER_YUYV REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 0)
3626#define PLANE_CTL_YUV422_ORDER_UYVY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 1)
3627#define PLANE_CTL_YUV422_ORDER_YVYU REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 2)
3628#define PLANE_CTL_YUV422_ORDER_VYUY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 3)
3629#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE REG_BIT(15)
3630#define PLANE_CTL_TRICKLE_FEED_DISABLE REG_BIT(14)
3631#define PLANE_CTL_CLEAR_COLOR_DISABLE REG_BIT(13) /* TGL+ */
3632#define PLANE_CTL_PLANE_GAMMA_DISABLE REG_BIT(13) /* Pre-GLK */
3633#define PLANE_CTL_TILED_MASK REG_GENMASK(12, 10)
3634#define PLANE_CTL_TILED_LINEAR REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 0)
3635#define PLANE_CTL_TILED_X REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 1)
3636#define PLANE_CTL_TILED_Y REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 4)
3637#define PLANE_CTL_TILED_YF REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
072ce416 3638#define PLANE_CTL_TILED_4 REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
12d7d858
VS
3639#define PLANE_CTL_ASYNC_FLIP REG_BIT(9)
3640#define PLANE_CTL_FLIP_HORIZONTAL REG_BIT(8)
3641#define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE REG_BIT(4) /* TGL+ */
3642#define PLANE_CTL_ALPHA_MASK REG_GENMASK(5, 4) /* Pre-GLK */
3643#define PLANE_CTL_ALPHA_DISABLE REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 0)
3644#define PLANE_CTL_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 2)
3645#define PLANE_CTL_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 3)
3646#define PLANE_CTL_ROTATE_MASK REG_GENMASK(1, 0)
3647#define PLANE_CTL_ROTATE_0 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 0)
3648#define PLANE_CTL_ROTATE_90 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 1)
3649#define PLANE_CTL_ROTATE_180 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 2)
3650#define PLANE_CTL_ROTATE_270 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 3)
70d21f0e
DL
3651#define _PLANE_STRIDE_1_A 0x70188
3652#define _PLANE_STRIDE_2_A 0x70288
3653#define _PLANE_STRIDE_3_A 0x70388
12d7d858
VS
3654#define PLANE_STRIDE__MASK REG_GENMASK(11, 0)
3655#define PLANE_STRIDE_(stride) REG_FIELD_PREP(PLANE_STRIDE__MASK, (stride))
70d21f0e
DL
3656#define _PLANE_POS_1_A 0x7018c
3657#define _PLANE_POS_2_A 0x7028c
3658#define _PLANE_POS_3_A 0x7038c
12d7d858
VS
3659#define PLANE_POS_Y_MASK REG_GENMASK(31, 16)
3660#define PLANE_POS_Y(y) REG_FIELD_PREP(PLANE_POS_Y_MASK, (y))
3661#define PLANE_POS_X_MASK REG_GENMASK(15, 0)
3662#define PLANE_POS_X(x) REG_FIELD_PREP(PLANE_POS_X_MASK, (x))
70d21f0e
DL
3663#define _PLANE_SIZE_1_A 0x70190
3664#define _PLANE_SIZE_2_A 0x70290
3665#define _PLANE_SIZE_3_A 0x70390
12d7d858
VS
3666#define PLANE_HEIGHT_MASK REG_GENMASK(31, 16)
3667#define PLANE_HEIGHT(h) REG_FIELD_PREP(PLANE_HEIGHT_MASK, (h))
3668#define PLANE_WIDTH_MASK REG_GENMASK(15, 0)
3669#define PLANE_WIDTH(w) REG_FIELD_PREP(PLANE_WIDTH_MASK, (w))
70d21f0e
DL
3670#define _PLANE_SURF_1_A 0x7019c
3671#define _PLANE_SURF_2_A 0x7029c
3672#define _PLANE_SURF_3_A 0x7039c
12d7d858
VS
3673#define PLANE_SURF_ADDR_MASK REG_GENMASK(31, 12)
3674#define PLANE_SURF_DECRYPT REG_BIT(2)
70d21f0e
DL
3675#define _PLANE_OFFSET_1_A 0x701a4
3676#define _PLANE_OFFSET_2_A 0x702a4
3677#define _PLANE_OFFSET_3_A 0x703a4
12d7d858
VS
3678#define PLANE_OFFSET_Y_MASK REG_GENMASK(31, 16)
3679#define PLANE_OFFSET_Y(y) REG_FIELD_PREP(PLANE_OFFSET_Y_MASK, (y))
3680#define PLANE_OFFSET_X_MASK REG_GENMASK(15, 0)
3681#define PLANE_OFFSET_X(x) REG_FIELD_PREP(PLANE_OFFSET_X_MASK, (x))
dc2a41b4
DL
3682#define _PLANE_KEYVAL_1_A 0x70194
3683#define _PLANE_KEYVAL_2_A 0x70294
3684#define _PLANE_KEYMSK_1_A 0x70198
3685#define _PLANE_KEYMSK_2_A 0x70298
5747af7c 3686#define PLANE_KEYMSK_ALPHA_ENABLE REG_BIT(31)
dc2a41b4
DL
3687#define _PLANE_KEYMAX_1_A 0x701a0
3688#define _PLANE_KEYMAX_2_A 0x702a0
5747af7c
VS
3689#define PLANE_KEYMAX_ALPHA_MASK REG_GENMASK(31, 24)
3690#define PLANE_KEYMAX_ALPHA(a) REG_FIELD_PREP(PLANE_KEYMAX_ALPHA_MASK, (a))
3f3fdc97
VS
3691#define _PLANE_SURFLIVE_1_A 0x701ac
3692#define _PLANE_SURFLIVE_2_A 0x702ac
d1e2775e
RS
3693#define _PLANE_CC_VAL_1_A 0x701b4
3694#define _PLANE_CC_VAL_2_A 0x702b4
2e2adb05 3695#define _PLANE_AUX_DIST_1_A 0x701c0
12d7d858
VS
3696#define PLANE_AUX_DISTANCE_MASK REG_GENMASK(31, 12)
3697#define PLANE_AUX_STRIDE_MASK REG_GENMASK(11, 0)
3698#define PLANE_AUX_STRIDE(stride) REG_FIELD_PREP(PLANE_AUX_STRIDE_MASK, (stride))
2e2adb05
VS
3699#define _PLANE_AUX_DIST_2_A 0x702c0
3700#define _PLANE_AUX_OFFSET_1_A 0x701c4
3701#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
3702#define _PLANE_CUS_CTL_1_A 0x701c8
3703#define _PLANE_CUS_CTL_2_A 0x702c8
12d7d858
VS
3704#define PLANE_CUS_ENABLE REG_BIT(31)
3705#define PLANE_CUS_Y_PLANE_MASK REG_BIT(30)
3706#define PLANE_CUS_Y_PLANE_4_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
3707#define PLANE_CUS_Y_PLANE_5_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
3708#define PLANE_CUS_Y_PLANE_6_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
3709#define PLANE_CUS_Y_PLANE_7_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
3710#define PLANE_CUS_HPHASE_SIGN_NEGATIVE REG_BIT(19)
3711#define PLANE_CUS_HPHASE_MASK REG_GENMASK(17, 16)
3712#define PLANE_CUS_HPHASE_0 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 0)
3713#define PLANE_CUS_HPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 1)
3714#define PLANE_CUS_HPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 2)
3715#define PLANE_CUS_VPHASE_SIGN_NEGATIVE REG_BIT(15)
3716#define PLANE_CUS_VPHASE_MASK REG_GENMASK(13, 12)
3717#define PLANE_CUS_VPHASE_0 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 0)
3718#define PLANE_CUS_VPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 1)
3719#define PLANE_CUS_VPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 2)
47f9ea8b
ACO
3720#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
3721#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
3722#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
12d7d858
VS
3723#define PLANE_COLOR_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-ICL */
3724#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
3725#define PLANE_COLOR_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-ICL */
6eba56f6 3726#define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */
12d7d858
VS
3727#define PLANE_COLOR_INPUT_CSC_ENABLE REG_BIT(20) /* ICL+ */
3728#define PLANE_COLOR_CSC_MODE_MASK REG_GENMASK(19, 17)
3729#define PLANE_COLOR_CSC_MODE_BYPASS REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 0)
3730#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 1)
3731#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 2)
3732#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 3)
3733#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 4)
3734#define PLANE_COLOR_PLANE_GAMMA_DISABLE REG_BIT(13)
3735#define PLANE_COLOR_ALPHA_MASK REG_GENMASK(5, 4)
3736#define PLANE_COLOR_ALPHA_DISABLE REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 0)
3737#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 2)
3738#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 3)
7732e289
VS
3739#define _PLANE_CHICKEN_1_A 0x7026C /* tgl+ */
3740#define _PLANE_CHICKEN_2_A 0x7036C /* tgl+ */
c5de2484 3741#define PLANE_CHICKEN_DISABLE_DPT REG_BIT(19) /* mtl+ */
8211bd5b
DL
3742#define _PLANE_BUF_CFG_1_A 0x7027c
3743#define _PLANE_BUF_CFG_2_A 0x7037c
2e4026a1
VS
3744/* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
3745#define PLANE_BUF_END_MASK REG_GENMASK(27, 16)
3746#define PLANE_BUF_END(end) REG_FIELD_PREP(PLANE_BUF_END_MASK, (end))
3747#define PLANE_BUF_START_MASK REG_GENMASK(11, 0)
3748#define PLANE_BUF_START(start) REG_FIELD_PREP(PLANE_BUF_START_MASK, (start))
2cd601c6
CK
3749#define _PLANE_NV12_BUF_CFG_1_A 0x70278
3750#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 3751
f84b336a
VS
3752#define _PLANE_CC_VAL_1_B 0x711b4
3753#define _PLANE_CC_VAL_2_B 0x712b4
3754#define _PLANE_CC_VAL_1(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B) + (dw) * 4)
3755#define _PLANE_CC_VAL_2(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B) + (dw) * 4)
3756#define PLANE_CC_VAL(pipe, plane, dw) \
3757 _MMIO_PLANE((plane), _PLANE_CC_VAL_1((pipe), (dw)), _PLANE_CC_VAL_2((pipe), (dw)))
d1e2775e 3758
6a255da7
US
3759/* Input CSC Register Definitions */
3760#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
3761#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
3762
3763#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
3764#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
3765
3766#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
3767 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
3768 _PLANE_INPUT_CSC_RY_GY_1_B)
3769#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
3770 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
3771 _PLANE_INPUT_CSC_RY_GY_2_B)
3772
3773#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
3774 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
3775 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
3776
3777#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
3778#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
3779
3780#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
3781#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
3782
3783#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
3784 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
3785 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
3786#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
3787 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
3788 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
3789#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
3790 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
3791 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
3792
3793#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
3794#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
3795
3796#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
3797#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
3798
3799#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
3800 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
3801 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
3802#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
3803 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
3804 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
3805#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
3806 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
3807 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 3808
70d21f0e
DL
3809#define _PLANE_CTL_1_B 0x71180
3810#define _PLANE_CTL_2_B 0x71280
3811#define _PLANE_CTL_3_B 0x71380
3812#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
3813#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
3814#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
3815#define PLANE_CTL(pipe, plane) \
f0f59a00 3816 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
3817
3818#define _PLANE_STRIDE_1_B 0x71188
3819#define _PLANE_STRIDE_2_B 0x71288
3820#define _PLANE_STRIDE_3_B 0x71388
3821#define _PLANE_STRIDE_1(pipe) \
3822 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
3823#define _PLANE_STRIDE_2(pipe) \
3824 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
3825#define _PLANE_STRIDE_3(pipe) \
3826 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
3827#define PLANE_STRIDE(pipe, plane) \
f0f59a00 3828 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
3829
3830#define _PLANE_POS_1_B 0x7118c
3831#define _PLANE_POS_2_B 0x7128c
3832#define _PLANE_POS_3_B 0x7138c
3833#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
3834#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
3835#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
3836#define PLANE_POS(pipe, plane) \
f0f59a00 3837 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
3838
3839#define _PLANE_SIZE_1_B 0x71190
3840#define _PLANE_SIZE_2_B 0x71290
3841#define _PLANE_SIZE_3_B 0x71390
3842#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
3843#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
3844#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
3845#define PLANE_SIZE(pipe, plane) \
f0f59a00 3846 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
3847
3848#define _PLANE_SURF_1_B 0x7119c
3849#define _PLANE_SURF_2_B 0x7129c
3850#define _PLANE_SURF_3_B 0x7139c
3851#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
3852#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
3853#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
3854#define PLANE_SURF(pipe, plane) \
f0f59a00 3855 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
3856
3857#define _PLANE_OFFSET_1_B 0x711a4
3858#define _PLANE_OFFSET_2_B 0x712a4
3859#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
3860#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
3861#define PLANE_OFFSET(pipe, plane) \
f0f59a00 3862 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 3863
dc2a41b4
DL
3864#define _PLANE_KEYVAL_1_B 0x71194
3865#define _PLANE_KEYVAL_2_B 0x71294
3866#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
3867#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
3868#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 3869 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
3870
3871#define _PLANE_KEYMSK_1_B 0x71198
3872#define _PLANE_KEYMSK_2_B 0x71298
3873#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
3874#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
3875#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 3876 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
3877
3878#define _PLANE_KEYMAX_1_B 0x711a0
3879#define _PLANE_KEYMAX_2_B 0x712a0
3880#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
3881#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
3882#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 3883 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 3884
3f3fdc97
VS
3885#define _PLANE_SURFLIVE_1_B 0x711ac
3886#define _PLANE_SURFLIVE_2_B 0x712ac
3887#define _PLANE_SURFLIVE_1(pipe) _PIPE(pipe, _PLANE_SURFLIVE_1_A, _PLANE_SURFLIVE_1_B)
3888#define _PLANE_SURFLIVE_2(pipe) _PIPE(pipe, _PLANE_SURFLIVE_2_A, _PLANE_SURFLIVE_2_B)
3889#define PLANE_SURFLIVE(pipe, plane) \
3890 _MMIO_PLANE(plane, _PLANE_SURFLIVE_1(pipe), _PLANE_SURFLIVE_2(pipe))
3891
5a08585d
VS
3892#define _PLANE_CHICKEN_1_B 0x7126c
3893#define _PLANE_CHICKEN_2_B 0x7136c
3894#define _PLANE_CHICKEN_1(pipe) _PIPE(pipe, _PLANE_CHICKEN_1_A, _PLANE_CHICKEN_1_B)
3895#define _PLANE_CHICKEN_2(pipe) _PIPE(pipe, _PLANE_CHICKEN_2_A, _PLANE_CHICKEN_2_B)
3896#define PLANE_CHICKEN(pipe, plane) \
3897 _MMIO_PLANE(plane, _PLANE_CHICKEN_1(pipe), _PLANE_CHICKEN_2(pipe))
3898
2e2adb05
VS
3899#define _PLANE_AUX_DIST_1_B 0x711c0
3900#define _PLANE_AUX_DIST_2_B 0x712c0
3901#define _PLANE_AUX_DIST_1(pipe) \
3902 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
3903#define _PLANE_AUX_DIST_2(pipe) \
3904 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
3905#define PLANE_AUX_DIST(pipe, plane) \
3906 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
3907
3908#define _PLANE_AUX_OFFSET_1_B 0x711c4
3909#define _PLANE_AUX_OFFSET_2_B 0x712c4
3910#define _PLANE_AUX_OFFSET_1(pipe) \
3911 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
3912#define _PLANE_AUX_OFFSET_2(pipe) \
3913 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
3914#define PLANE_AUX_OFFSET(pipe, plane) \
3915 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
3916
cb2458ba
ML
3917#define _PLANE_CUS_CTL_1_B 0x711c8
3918#define _PLANE_CUS_CTL_2_B 0x712c8
3919#define _PLANE_CUS_CTL_1(pipe) \
3920 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
3921#define _PLANE_CUS_CTL_2(pipe) \
3922 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
3923#define PLANE_CUS_CTL(pipe, plane) \
3924 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
3925
47f9ea8b
ACO
3926#define _PLANE_COLOR_CTL_1_B 0x711CC
3927#define _PLANE_COLOR_CTL_2_B 0x712CC
3928#define _PLANE_COLOR_CTL_3_B 0x713CC
3929#define _PLANE_COLOR_CTL_1(pipe) \
3930 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
3931#define _PLANE_COLOR_CTL_2(pipe) \
3932 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
3933#define PLANE_COLOR_CTL(pipe, plane) \
3934 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
3935
585fb111 3936/* VBIOS regs */
f0f59a00 3937#define VGACNTRL _MMIO(0x71400)
585fb111
JB
3938# define VGA_DISP_DISABLE (1 << 31)
3939# define VGA_2X_MODE (1 << 30)
3940# define VGA_PIPE_B_SELECT (1 << 29)
3941
f0f59a00 3942#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 3943
f2b115e6 3944/* Ironlake */
b9055052 3945
f0f59a00 3946#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 3947
f0f59a00 3948#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
3949#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3950#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
3951#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
3952#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
3953#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
3954#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
3955#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
3956#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
3957#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
3958#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3959
3960/* refresh rate hardware control */
f0f59a00 3961#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
3962#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3963#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3964
f0f59a00 3965#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
3966# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3967# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3968
f0f59a00 3969#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
3970# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3971
a57c774a 3972#define _PIPEA_DATA_M1 0x60030
a57c774a 3973#define _PIPEA_DATA_N1 0x60034
a57c774a 3974#define _PIPEA_DATA_M2 0x60038
a57c774a 3975#define _PIPEA_DATA_N2 0x6003c
a57c774a 3976#define _PIPEA_LINK_M1 0x60040
a57c774a 3977#define _PIPEA_LINK_N1 0x60044
a57c774a 3978#define _PIPEA_LINK_M2 0x60048
a57c774a 3979#define _PIPEA_LINK_N2 0x6004c
b9055052
ZW
3980
3981/* PIPEB timing regs are same start from 0x61000 */
3982
a57c774a
AK
3983#define _PIPEB_DATA_M1 0x61030
3984#define _PIPEB_DATA_N1 0x61034
3985#define _PIPEB_DATA_M2 0x61038
3986#define _PIPEB_DATA_N2 0x6103c
3987#define _PIPEB_LINK_M1 0x61040
3988#define _PIPEB_LINK_N1 0x61044
3989#define _PIPEB_LINK_M2 0x61048
3990#define _PIPEB_LINK_N2 0x6104c
3991
f0f59a00
VS
3992#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
3993#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
3994#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
3995#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
3996#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
3997#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
3998#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
3999#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4000
4001/* CPU panel fitter */
9db4a9c7
JB
4002/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4003#define _PFA_CTL_1 0x68080
4004#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
4005#define PF_ENABLE (1 << 31)
4006#define PF_PIPE_SEL_MASK_IVB (3 << 29)
4007#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
4008#define PF_FILTER_MASK (3 << 23)
4009#define PF_FILTER_PROGRAMMED (0 << 23)
4010#define PF_FILTER_MED_3x3 (1 << 23)
4011#define PF_FILTER_EDGE_ENHANCE (2 << 23)
4012#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
4013#define _PFA_WIN_SZ 0x68074
4014#define _PFB_WIN_SZ 0x68874
4015#define _PFA_WIN_POS 0x68070
4016#define _PFB_WIN_POS 0x68870
4017#define _PFA_VSCALE 0x68084
4018#define _PFB_VSCALE 0x68884
4019#define _PFA_HSCALE 0x68090
4020#define _PFB_HSCALE 0x68890
4021
f0f59a00
VS
4022#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4023#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4024#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4025#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4026#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 4027
bd2e244f
JB
4028#define _PSA_CTL 0x68180
4029#define _PSB_CTL 0x68980
5ee8ee86 4030#define PS_ENABLE (1 << 31)
bd2e244f
JB
4031#define _PSA_WIN_SZ 0x68174
4032#define _PSB_WIN_SZ 0x68974
4033#define _PSA_WIN_POS 0x68170
4034#define _PSB_WIN_POS 0x68970
4035
f0f59a00
VS
4036#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
4037#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
4038#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 4039
1c9a2d4a
CK
4040/*
4041 * Skylake scalers
4042 */
4043#define _PS_1A_CTRL 0x68180
4044#define _PS_2A_CTRL 0x68280
4045#define _PS_1B_CTRL 0x68980
4046#define _PS_2B_CTRL 0x68A80
4047#define _PS_1C_CTRL 0x69180
4048#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
4049#define SKL_PS_SCALER_MODE_MASK (3 << 28)
4050#define SKL_PS_SCALER_MODE_DYN (0 << 28)
4051#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
4052#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
4053#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 4054#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 4055#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 4056#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
4057#define PS_FILTER_MASK (3 << 23)
4058#define PS_FILTER_MEDIUM (0 << 23)
105c9e13 4059#define PS_FILTER_PROGRAMMED (1 << 23)
1c9a2d4a
CK
4060#define PS_FILTER_EDGE_ENHANCE (2 << 23)
4061#define PS_FILTER_BILINEAR (3 << 23)
4062#define PS_VERT3TAP (1 << 21)
4063#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
4064#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
4065#define PS_PWRUP_PROGRESS (1 << 17)
4066#define PS_V_FILTER_BYPASS (1 << 8)
4067#define PS_VADAPT_EN (1 << 7)
4068#define PS_VADAPT_MODE_MASK (3 << 5)
4069#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
4070#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
4071#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
4072#define PS_PLANE_Y_SEL_MASK (7 << 5)
4073#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
105c9e13
PB
4074#define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
4075#define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
4076#define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
4077#define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
1c9a2d4a
CK
4078
4079#define _PS_PWR_GATE_1A 0x68160
4080#define _PS_PWR_GATE_2A 0x68260
4081#define _PS_PWR_GATE_1B 0x68960
4082#define _PS_PWR_GATE_2B 0x68A60
4083#define _PS_PWR_GATE_1C 0x69160
4084#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
4085#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
4086#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
4087#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
4088#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
4089#define PS_PWR_GATE_SLPEN_8 0
4090#define PS_PWR_GATE_SLPEN_16 1
4091#define PS_PWR_GATE_SLPEN_24 2
4092#define PS_PWR_GATE_SLPEN_32 3
4093
4094#define _PS_WIN_POS_1A 0x68170
4095#define _PS_WIN_POS_2A 0x68270
4096#define _PS_WIN_POS_1B 0x68970
4097#define _PS_WIN_POS_2B 0x68A70
4098#define _PS_WIN_POS_1C 0x69170
4099
4100#define _PS_WIN_SZ_1A 0x68174
4101#define _PS_WIN_SZ_2A 0x68274
4102#define _PS_WIN_SZ_1B 0x68974
4103#define _PS_WIN_SZ_2B 0x68A74
4104#define _PS_WIN_SZ_1C 0x69174
4105
4106#define _PS_VSCALE_1A 0x68184
4107#define _PS_VSCALE_2A 0x68284
4108#define _PS_VSCALE_1B 0x68984
4109#define _PS_VSCALE_2B 0x68A84
4110#define _PS_VSCALE_1C 0x69184
4111
4112#define _PS_HSCALE_1A 0x68190
4113#define _PS_HSCALE_2A 0x68290
4114#define _PS_HSCALE_1B 0x68990
4115#define _PS_HSCALE_2B 0x68A90
4116#define _PS_HSCALE_1C 0x69190
4117
4118#define _PS_VPHASE_1A 0x68188
4119#define _PS_VPHASE_2A 0x68288
4120#define _PS_VPHASE_1B 0x68988
4121#define _PS_VPHASE_2B 0x68A88
4122#define _PS_VPHASE_1C 0x69188
0a59952b
VS
4123#define PS_Y_PHASE(x) ((x) << 16)
4124#define PS_UV_RGB_PHASE(x) ((x) << 0)
4125#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
4126#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
4127
4128#define _PS_HPHASE_1A 0x68194
4129#define _PS_HPHASE_2A 0x68294
4130#define _PS_HPHASE_1B 0x68994
4131#define _PS_HPHASE_2B 0x68A94
4132#define _PS_HPHASE_1C 0x69194
4133
4134#define _PS_ECC_STAT_1A 0x681D0
4135#define _PS_ECC_STAT_2A 0x682D0
4136#define _PS_ECC_STAT_1B 0x689D0
4137#define _PS_ECC_STAT_2B 0x68AD0
4138#define _PS_ECC_STAT_1C 0x691D0
4139
105c9e13
PB
4140#define _PS_COEF_SET0_INDEX_1A 0x68198
4141#define _PS_COEF_SET0_INDEX_2A 0x68298
4142#define _PS_COEF_SET0_INDEX_1B 0x68998
4143#define _PS_COEF_SET0_INDEX_2B 0x68A98
4144#define PS_COEE_INDEX_AUTO_INC (1 << 10)
4145
4146#define _PS_COEF_SET0_DATA_1A 0x6819C
4147#define _PS_COEF_SET0_DATA_2A 0x6829C
4148#define _PS_COEF_SET0_DATA_1B 0x6899C
4149#define _PS_COEF_SET0_DATA_2B 0x68A9C
4150
e67005e5 4151#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 4152#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4153 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
4154 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 4155#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4156 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
4157 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 4158#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4159 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
4160 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 4161#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4162 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
4163 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 4164#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4165 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
4166 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 4167#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4168 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
4169 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 4170#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4171 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
4172 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 4173#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4174 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
4175 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 4176#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 4177 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 4178 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
4a8b03a4 4179#define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
4180 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
4181 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
1c9a2d4a 4182
4a8b03a4 4183#define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
4184 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
4185 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
b9055052 4186/* legacy palette */
9db4a9c7
JB
4187#define _LGC_PALETTE_A 0x4a000
4188#define _LGC_PALETTE_B 0x4a800
c267f056 4189/* see PALETTE_* for the bits */
f0f59a00 4190#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 4191
514462ca
VS
4192/* ilk/snb precision palette */
4193#define _PREC_PALETTE_A 0x4b000
4194#define _PREC_PALETTE_B 0x4c000
732d578a
VS
4195/* 10bit mode */
4196#define PREC_PALETTE_10_RED_MASK REG_GENMASK(29, 20)
4197#define PREC_PALETTE_10_GREEN_MASK REG_GENMASK(19, 10)
4198#define PREC_PALETTE_10_BLUE_MASK REG_GENMASK(9, 0)
c136d7ef
VS
4199/* 12.4 interpolated mode ldw */
4200#define PREC_PALETTE_12P4_RED_LDW_MASK REG_GENMASK(29, 24)
4201#define PREC_PALETTE_12P4_GREEN_LDW_MASK REG_GENMASK(19, 14)
4202#define PREC_PALETTE_12P4_BLUE_LDW_MASK REG_GENMASK(9, 4)
4203/* 12.4 interpolated mode udw */
4204#define PREC_PALETTE_12P4_RED_UDW_MASK REG_GENMASK(29, 20)
4205#define PREC_PALETTE_12P4_GREEN_UDW_MASK REG_GENMASK(19, 10)
4206#define PREC_PALETTE_12P4_BLUE_UDW_MASK REG_GENMASK(9, 0)
514462ca
VS
4207#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
4208
4209#define _PREC_PIPEAGCMAX 0x4d000
4210#define _PREC_PIPEBGCMAX 0x4d010
413352f4 4211#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4) /* u1.16 */
514462ca 4212
42db64ef
PZ
4213#define _GAMMA_MODE_A 0x4a480
4214#define _GAMMA_MODE_B 0x4ac80
f0f59a00 4215#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
1867fceb
VS
4216#define PRE_CSC_GAMMA_ENABLE REG_BIT(31) /* icl+ */
4217#define POST_CSC_GAMMA_ENABLE REG_BIT(30) /* icl+ */
67eab12b 4218#define PALETTE_ANTICOL_DISABLE REG_BIT(15) /* skl+ */
1867fceb
VS
4219#define GAMMA_MODE_MODE_MASK REG_GENMASK(1, 0)
4220#define GAMMA_MODE_MODE_8BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 0)
4221#define GAMMA_MODE_MODE_10BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 1)
4222#define GAMMA_MODE_MODE_12BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 2)
4223#define GAMMA_MODE_MODE_SPLIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 3) /* ivb-bdw */
4224#define GAMMA_MODE_MODE_12BIT_MULTI_SEG REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 3) /* icl-tgl */
42db64ef 4225
1d85a299
US
4226/* Display Internal Timeout Register */
4227#define RM_TIMEOUT _MMIO(0x42060)
4228#define MMIO_TIMEOUT_US(us) ((us) << 0)
4229
b9055052
ZW
4230/* interrupts */
4231#define DE_MASTER_IRQ_CONTROL (1 << 31)
4232#define DE_SPRITEB_FLIP_DONE (1 << 29)
4233#define DE_SPRITEA_FLIP_DONE (1 << 28)
4234#define DE_PLANEB_FLIP_DONE (1 << 27)
4235#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4236#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4237#define DE_PCU_EVENT (1 << 25)
4238#define DE_GTT_FAULT (1 << 24)
4239#define DE_POISON (1 << 23)
4240#define DE_PERFORM_COUNTER (1 << 22)
4241#define DE_PCH_EVENT (1 << 21)
4242#define DE_AUX_CHANNEL_A (1 << 20)
4243#define DE_DP_A_HOTPLUG (1 << 19)
4244#define DE_GSE (1 << 18)
4245#define DE_PIPEB_VBLANK (1 << 15)
4246#define DE_PIPEB_EVEN_FIELD (1 << 14)
4247#define DE_PIPEB_ODD_FIELD (1 << 13)
4248#define DE_PIPEB_LINE_COMPARE (1 << 12)
4249#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4250#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4251#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4252#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 4253#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
4254#define DE_PIPEA_EVEN_FIELD (1 << 6)
4255#define DE_PIPEA_ODD_FIELD (1 << 5)
4256#define DE_PIPEA_LINE_COMPARE (1 << 4)
4257#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4258#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 4259#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 4260#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 4261#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 4262
b1f14ad0 4263/* More Ivybridge lolz */
5ee8ee86
PZ
4264#define DE_ERR_INT_IVB (1 << 30)
4265#define DE_GSE_IVB (1 << 29)
4266#define DE_PCH_EVENT_IVB (1 << 28)
4267#define DE_DP_A_HOTPLUG_IVB (1 << 27)
4268#define DE_AUX_CHANNEL_A_IVB (1 << 26)
4269#define DE_EDP_PSR_INT_HSW (1 << 19)
4270#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
4271#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
4272#define DE_PIPEC_VBLANK_IVB (1 << 10)
4273#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
4274#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
4275#define DE_PIPEB_VBLANK_IVB (1 << 5)
4276#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
4277#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
4278#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
4279#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 4280#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 4281
f0f59a00 4282#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 4283#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 4284
f0f59a00
VS
4285#define DEISR _MMIO(0x44000)
4286#define DEIMR _MMIO(0x44004)
4287#define DEIIR _MMIO(0x44008)
4288#define DEIER _MMIO(0x4400c)
b9055052 4289
f0f59a00
VS
4290#define GTISR _MMIO(0x44010)
4291#define GTIMR _MMIO(0x44014)
4292#define GTIIR _MMIO(0x44018)
4293#define GTIER _MMIO(0x4401c)
b9055052 4294
f0f59a00 4295#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
4296#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
4297#define GEN8_PCU_IRQ (1 << 30)
4298#define GEN8_DE_PCH_IRQ (1 << 23)
4299#define GEN8_DE_MISC_IRQ (1 << 22)
4300#define GEN8_DE_PORT_IRQ (1 << 20)
4301#define GEN8_DE_PIPE_C_IRQ (1 << 18)
4302#define GEN8_DE_PIPE_B_IRQ (1 << 17)
4303#define GEN8_DE_PIPE_A_IRQ (1 << 16)
4304#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
4305#define GEN8_GT_VECS_IRQ (1 << 6)
4306#define GEN8_GT_GUC_IRQ (1 << 5)
4307#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
4308#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
4309#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
4310#define GEN8_GT_BCS_IRQ (1 << 1)
4311#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 4312
0e53fb84
MR
4313#define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
4314
f0f59a00
VS
4315#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
4316#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
4317#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
4318#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 4319
abd58f01 4320#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 4321#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
4322#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
4323#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 4324#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 4325#define GEN8_WD_IRQ_SHIFT 16
abd58f01 4326
f0f59a00
VS
4327#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
4328#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
4329#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
4330#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 4331#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4332#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4333#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
8bcc0840
MR
4334#define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
4335#define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
1d9ce1cb 4336#define GEN12_PIPE_VBLANK_UNMOD (1 << 19)
abd58f01
BW
4337#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4338#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4339#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4340#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4341#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4342#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4343#define GEN8_PIPE_VSYNC (1 << 1)
4344#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 4345#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
d506a65d
MR
4346#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
4347#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
4348#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
b21249c9 4349#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
4350#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
4351#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
4352#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 4353#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
4354#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
4355#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
4356#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 4357#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
4358#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4359 (GEN8_PIPE_CURSOR_FAULT | \
4360 GEN8_PIPE_SPRITE_FAULT | \
4361 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
4362#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
4363 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 4364 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
4365 GEN9_PIPE_PLANE3_FAULT | \
4366 GEN9_PIPE_PLANE2_FAULT | \
4367 GEN9_PIPE_PLANE1_FAULT)
d506a65d
MR
4368#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
4369 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
4370 GEN11_PIPE_PLANE7_FAULT | \
4371 GEN11_PIPE_PLANE6_FAULT | \
4372 GEN11_PIPE_PLANE5_FAULT)
99e2d8bc
MR
4373#define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
4374 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
4375 GEN11_PIPE_PLANE5_FAULT)
abd58f01 4376
8625b221 4377#define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
5b76e860 4378#define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
8625b221 4379
f0f59a00
VS
4380#define GEN8_DE_PORT_ISR _MMIO(0x44440)
4381#define GEN8_DE_PORT_IMR _MMIO(0x44444)
4382#define GEN8_DE_PORT_IIR _MMIO(0x44448)
4383#define GEN8_DE_PORT_IER _MMIO(0x4444c)
64ad532a
VK
4384#define DSI1_NON_TE (1 << 31)
4385#define DSI0_NON_TE (1 << 30)
bb187e93 4386#define ICL_AUX_CHANNEL_E (1 << 29)
938a8a9a 4387#define ICL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
4388#define GEN9_AUX_CHANNEL_D (1 << 27)
4389#define GEN9_AUX_CHANNEL_C (1 << 26)
4390#define GEN9_AUX_CHANNEL_B (1 << 25)
64ad532a
VK
4391#define DSI1_TE (1 << 24)
4392#define DSI0_TE (1 << 23)
e5abaab3
VS
4393#define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
4394#define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
4395 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
4396 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
4397#define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
9e63743e 4398#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 4399#define GEN8_AUX_CHANNEL_A (1 << 0)
20fe778f
MR
4400#define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
4401#define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
4402#define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
4403#define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
4404#define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
4405#define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
4406#define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
4407#define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
4408#define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
4409#define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
4410#define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
abd58f01 4411
f0f59a00
VS
4412#define GEN8_DE_MISC_ISR _MMIO(0x44460)
4413#define GEN8_DE_MISC_IMR _MMIO(0x44464)
4414#define GEN8_DE_MISC_IIR _MMIO(0x44468)
4415#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 4416#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 4417#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 4418
f0f59a00
VS
4419#define GEN8_PCU_ISR _MMIO(0x444e0)
4420#define GEN8_PCU_IMR _MMIO(0x444e4)
4421#define GEN8_PCU_IIR _MMIO(0x444e8)
4422#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 4423
df0d28c1
DP
4424#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
4425#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
4426#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
4427#define GEN11_GU_MISC_IER _MMIO(0x444fc)
4428#define GEN11_GU_MISC_GSE (1 << 27)
4429
a6358dda
TU
4430#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
4431#define GEN11_MASTER_IRQ (1 << 31)
4432#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 4433#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
4434#define GEN11_DISPLAY_IRQ (1 << 16)
4435#define GEN11_GT_DW_IRQ(x) (1 << (x))
4436#define GEN11_GT_DW1_IRQ (1 << 1)
4437#define GEN11_GT_DW0_IRQ (1 << 0)
4438
22e26af7 4439#define DG1_MSTR_TILE_INTR _MMIO(0x190008)
97b492f5 4440#define DG1_MSTR_IRQ REG_BIT(31)
22e26af7 4441#define DG1_MSTR_TILE(t) REG_BIT(t)
97b492f5 4442
a6358dda
TU
4443#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
4444#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
4445#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
4446#define GEN11_DE_PCH_IRQ (1 << 23)
4447#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 4448#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
4449#define GEN11_DE_PORT_IRQ (1 << 20)
4450#define GEN11_DE_PIPE_C (1 << 18)
4451#define GEN11_DE_PIPE_B (1 << 17)
4452#define GEN11_DE_PIPE_A (1 << 16)
4453
121e758e
DP
4454#define GEN11_DE_HPD_ISR _MMIO(0x44470)
4455#define GEN11_DE_HPD_IMR _MMIO(0x44474)
4456#define GEN11_DE_HPD_IIR _MMIO(0x44478)
4457#define GEN11_DE_HPD_IER _MMIO(0x4447c)
5b76e860
VS
4458#define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
4459#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
4460 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
4461 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
4462 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
4463 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
4464 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
4465#define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
4466#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
4467 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
4468 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
4469 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
4470 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
4471 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
b796b971
DP
4472
4473#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e 4474#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
5b76e860
VS
4475#define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
4476#define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
4477#define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
4478#define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
121e758e 4479
f0f59a00 4480#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
4481/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4482#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
4483#define ILK_DPARB_GATE (1 << 22)
4484#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 4485#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
4486#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4487#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4488#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 4489#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
4490#define ILK_HDCP_DISABLE (1 << 25)
4491#define ILK_eDP_A_DISABLE (1 << 24)
4492#define HSW_CDCLK_LIMIT (1 << 24)
4493#define ILK_DESKTOP (1 << 23)
b16c7ed9 4494#define HSW_CPU_SSC_ENABLE (1 << 21)
231e54f6 4495
86761789
VS
4496#define FUSE_STRAP3 _MMIO(0x42020)
4497#define HSW_REF_CLK_SELECT (1 << 1)
4498
f0f59a00 4499#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
4500#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4501#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4502#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4503#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4504#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4505
f0f59a00 4506#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
4507# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4508# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4509
a5523e2f 4510#define CHICKEN_PAR1_1 _MMIO(0x42080)
544021e3 4511#define IGNORE_KVMR_PIPE_A REG_BIT(23)
562ad8ad 4512#define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
a170f4f1 4513#define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
93564044 4514#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
a5523e2f
JRS
4515#define DPA_MASK_VBLANK_SRD (1 << 15)
4516#define FORCE_ARB_IDLE_PLANES (1 << 14)
4517#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
4518#define IGNORE_PSR2_HW_TRACKING (1 << 1)
90a88643 4519
17e0adf0
MK
4520#define CHICKEN_PAR2_1 _MMIO(0x42090)
4521#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
4522
f4f4b59b 4523#define CHICKEN_MISC_2 _MMIO(0x42084)
c5de2484 4524#define CHICKEN_MISC_DISABLE_DPT REG_BIT(30) /* adl,dg2 */
562ad8ad
VS
4525#define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
4526#define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
f4f4b59b 4527#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
4528#define GLK_CL1_PWR_DOWN (1 << 11)
4529#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 4530
5654a162 4531#define CHICKEN_MISC_4 _MMIO(0x4208c)
2670ff5c
VS
4532#define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13)
4533#define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0)
4534#define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
5654a162 4535
fe4ab3ce
BW
4536#define _CHICKEN_PIPESL_1_A 0x420b0
4537#define _CHICKEN_PIPESL_1_B 0x420b4
b7a7053a
VS
4538#define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
4539#define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
4540#define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
4541#define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
4542#define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
4543#define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
4544#define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
4545#define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
4546#define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
4547#define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
8f670bb1
VS
4548#define HSW_FBCQ_DIS (1 << 22)
4549#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
d08df3b0
VS
4550#define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
4551#define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
4552#define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
4553#define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
4554#define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
f0f59a00 4555#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 4556
12c4d4c1
VS
4557#define _CHICKEN_TRANS_A 0x420c0
4558#define _CHICKEN_TRANS_B 0x420c4
4559#define _CHICKEN_TRANS_C 0x420c8
4560#define _CHICKEN_TRANS_EDP 0x420cc
1d581dc3 4561#define _CHICKEN_TRANS_D 0x420d8
12c4d4c1
VS
4562#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
4563 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
4564 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
4565 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
1d581dc3
VS
4566 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
4567 [TRANSCODER_D] = _CHICKEN_TRANS_D))
4aaa1a98
MTP
4568#define _MTL_CHICKEN_TRANS_A 0x604e0
4569#define _MTL_CHICKEN_TRANS_B 0x614e0
4570#define MTL_CHICKEN_TRANS(trans) _MMIO_TRANS((trans), \
4571 _MTL_CHICKEN_TRANS_A, \
4572 _MTL_CHICKEN_TRANS_B)
fa9e4fce 4573#define PIPE_VBLANK_WITH_DELAY REG_BIT(31) /* ADL/DG2 */
3c73553f
MR
4574#define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
4575#define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
a4d082fc 4576#define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
3c73553f
MR
4577#define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
4578#define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
641dd82f 4579#define ADLP_1_BASED_X_GRANULARITY REG_BIT(18)
3c73553f
MR
4580#define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
4581#define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
4582#define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
4583#define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
4584#define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
d86f0482 4585
f0f59a00 4586#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
4587#define DISP_FBC_MEMORY_WAKE (1 << 31)
4588#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
4589#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 4590#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
4591#define DISP_DATA_PARTITION_5_6 (1 << 6)
4592#define DISP_IPC_ENABLE (1 << 3)
359d0eff 4593
f0f59a00 4594#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
4595#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
4596#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
3fa01d64 4597
62afef28
MR
4598#define _BW_BUDDY0_CTL 0x45130
4599#define _BW_BUDDY1_CTL 0x45140
4600#define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
4601 _BW_BUDDY0_CTL, \
4602 _BW_BUDDY1_CTL))
3fa01d64 4603#define BW_BUDDY_DISABLE REG_BIT(31)
87e04f75 4604#define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
62afef28 4605#define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
3fa01d64 4606
62afef28
MR
4607#define _BW_BUDDY0_PAGE_MASK 0x45134
4608#define _BW_BUDDY1_PAGE_MASK 0x45144
4609#define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
4610 _BW_BUDDY0_PAGE_MASK, \
4611 _BW_BUDDY1_PAGE_MASK))
3fa01d64 4612
f0f59a00 4613#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
61c86578
RS
4614#define MTL_RESET_PICA_HANDSHAKE_EN REG_BIT(6)
4615#define RESET_PCH_HANDSHAKE_ENABLE REG_BIT(4)
553bd149 4616
79af2404 4617#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
af9f44d3 4618#define LATENCY_REPORTING_REMOVED_PIPE_D REG_BIT(31)
79af2404
JRS
4619#define SKL_SELECT_ALTERNATE_DC_EXIT REG_BIT(30)
4620#define LATENCY_REPORTING_REMOVED_PIPE_C REG_BIT(25)
4621#define LATENCY_REPORTING_REMOVED_PIPE_B REG_BIT(24)
4622#define LATENCY_REPORTING_REMOVED_PIPE_A REG_BIT(23)
4623#define ICL_DELAY_PMRSP REG_BIT(22)
4624#define DISABLE_FLR_SRC REG_BIT(15)
4625#define MASK_WAKEMEM REG_BIT(13)
59207e63 4626#define DDI_CLOCK_REG_ACCESS REG_BIT(7)
590e8ff0 4627
af9e1032
MA
4628#define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
4629#define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
4630#define DCPR_MASK_LPMODE REG_BIT(26)
4631#define DCPR_SEND_RESP_IMM REG_BIT(25)
4632#define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
4633
f0f59a00 4634#define SKL_DFSM _MMIO(0x51000)
7a40aac1 4635#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
74393109 4636#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
a20e26d8
JRS
4637#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
4638#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
4639#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
4640#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
4641#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
ee595888 4642#define ICL_DFSM_DMC_DISABLE (1 << 23)
a20e26d8
JRS
4643#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
4644#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
4645#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
4646#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
a4d082fc 4647#define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
a9419e84 4648
186a277e 4649#define SKL_DSSM _MMIO(0x51004)
186a277e
PZ
4650#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
4651#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
4652#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
4653#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 4654
c2c70752
MR
4655#define GMD_ID_DISPLAY _MMIO(0x510a0)
4656#define GMD_ID_ARCH_MASK REG_GENMASK(31, 22)
4657#define GMD_ID_RELEASE_MASK REG_GENMASK(21, 14)
4658#define GMD_ID_STEP REG_GENMASK(5, 0)
4659
e16a3750 4660/*GEN11 chicken */
26eeea15
AS
4661#define _PIPEA_CHICKEN 0x70038
4662#define _PIPEB_CHICKEN 0x71038
4663#define _PIPEC_CHICKEN 0x72038
4664#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
4665 _PIPEB_CHICKEN)
ba3b049f
MR
4666#define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
4667#define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
7cbea1b6
MR
4668#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU REG_BIT(15)
4669#define DG2_RENDER_CCSTAG_4_3_EN REG_BIT(12)
4670#define PER_PIXEL_ALPHA_BYPASS_EN REG_BIT(7)
e16a3750 4671
b9055052
ZW
4672/* PCH */
4673
dce88879
LDM
4674#define PCH_DISPLAY_BASE 0xc0000u
4675
23e81d69 4676/* south display engine interrupt: IBX */
776ad806
JB
4677#define SDE_AUDIO_POWER_D (1 << 27)
4678#define SDE_AUDIO_POWER_C (1 << 26)
4679#define SDE_AUDIO_POWER_B (1 << 25)
4680#define SDE_AUDIO_POWER_SHIFT (25)
4681#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4682#define SDE_GMBUS (1 << 24)
4683#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4684#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4685#define SDE_AUDIO_HDCP_MASK (3 << 22)
4686#define SDE_AUDIO_TRANSB (1 << 21)
4687#define SDE_AUDIO_TRANSA (1 << 20)
4688#define SDE_AUDIO_TRANS_MASK (3 << 20)
4689#define SDE_POISON (1 << 19)
4690/* 18 reserved */
4691#define SDE_FDI_RXB (1 << 17)
4692#define SDE_FDI_RXA (1 << 16)
4693#define SDE_FDI_MASK (3 << 16)
4694#define SDE_AUXD (1 << 15)
4695#define SDE_AUXC (1 << 14)
4696#define SDE_AUXB (1 << 13)
4697#define SDE_AUX_MASK (7 << 13)
4698/* 12 reserved */
b9055052
ZW
4699#define SDE_CRT_HOTPLUG (1 << 11)
4700#define SDE_PORTD_HOTPLUG (1 << 10)
4701#define SDE_PORTC_HOTPLUG (1 << 9)
4702#define SDE_PORTB_HOTPLUG (1 << 8)
4703#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4704#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4705 SDE_SDVOB_HOTPLUG | \
4706 SDE_PORTB_HOTPLUG | \
4707 SDE_PORTC_HOTPLUG | \
4708 SDE_PORTD_HOTPLUG)
776ad806
JB
4709#define SDE_TRANSB_CRC_DONE (1 << 5)
4710#define SDE_TRANSB_CRC_ERR (1 << 4)
4711#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4712#define SDE_TRANSA_CRC_DONE (1 << 2)
4713#define SDE_TRANSA_CRC_ERR (1 << 1)
4714#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4715#define SDE_TRANS_MASK (0x3f)
23e81d69 4716
31604222 4717/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
4718#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4719#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4720#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4721#define SDE_AUDIO_POWER_SHIFT_CPT 29
4722#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4723#define SDE_AUXD_CPT (1 << 27)
4724#define SDE_AUXC_CPT (1 << 26)
4725#define SDE_AUXB_CPT (1 << 25)
4726#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 4727#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 4728#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
4729#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4730#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4731#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4732#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4733#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4734#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4735 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4736 SDE_PORTD_HOTPLUG_CPT | \
4737 SDE_PORTC_HOTPLUG_CPT | \
4738 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
4739#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
4740 SDE_PORTD_HOTPLUG_CPT | \
4741 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
4742 SDE_PORTB_HOTPLUG_CPT | \
4743 SDE_PORTA_HOTPLUG_SPT)
23e81d69 4744#define SDE_GMBUS_CPT (1 << 17)
8664281b 4745#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4746#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4747#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4748#define SDE_FDI_RXC_CPT (1 << 8)
4749#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4750#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4751#define SDE_FDI_RXB_CPT (1 << 4)
4752#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4753#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4754#define SDE_FDI_RXA_CPT (1 << 0)
4755#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4756 SDE_AUDIO_CP_REQ_B_CPT | \
4757 SDE_AUDIO_CP_REQ_A_CPT)
4758#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4759 SDE_AUDIO_CP_CHG_B_CPT | \
4760 SDE_AUDIO_CP_CHG_A_CPT)
4761#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4762 SDE_FDI_RXB_CPT | \
4763 SDE_FDI_RXA_CPT)
b9055052 4764
52dfdba0 4765/* south display engine interrupt: ICP/TGP */
31604222 4766#define SDE_GMBUS_ICP (1 << 23)
97011359 4767#define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
2f8a6699 4768#define SDE_TC_HOTPLUG_DG2(hpd_pin) REG_BIT(25 + _HPD_PIN_TC(hpd_pin)) /* sigh */
5f371a81 4769#define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
e76ab2cf
VS
4770#define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
4771 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
5f371a81
VS
4772 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
4773 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
e76ab2cf 4774#define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
97011359
VS
4775 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
4776 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
4777 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
4778 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
4779 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
31604222 4780
f0f59a00
VS
4781#define SDEISR _MMIO(0xc4000)
4782#define SDEIMR _MMIO(0xc4004)
4783#define SDEIIR _MMIO(0xc4008)
4784#define SDEIER _MMIO(0xc400c)
b9055052 4785
f0f59a00 4786#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
4787#define SERR_INT_POISON (1 << 31)
4788#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 4789
b9055052 4790/* digital port hotplug */
f0f59a00 4791#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 4792#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 4793#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
4794#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
4795#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
4796#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
4797#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
4798#define PORTD_HOTPLUG_ENABLE (1 << 20)
4799#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
4800#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
4801#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
4802#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
4803#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
4804#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
4805#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4806#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4807#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 4808#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 4809#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
4810#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
4811#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
4812#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
4813#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
4814#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
4815#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
4816#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4817#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4818#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 4819#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 4820#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
4821#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
4822#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
4823#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
4824#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
4825#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
4826#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
4827#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4828#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4829#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
4830#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
4831 BXT_DDIB_HPD_INVERT | \
4832 BXT_DDIC_HPD_INVERT)
b9055052 4833
f0f59a00 4834#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
4835#define PORTE_HOTPLUG_ENABLE (1 << 4)
4836#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
4837#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
4838#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
4839#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 4840
31604222
AS
4841/* This register is a reuse of PCH_PORT_HOTPLUG register. The
4842 * functionality covered in PCH_PORT_HOTPLUG is split into
4843 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
4844 */
4845
ed3126fa 4846#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
5f371a81 4847#define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
f087cfe6 4848#define SHOTPLUG_CTL_DDI_HPD_OUTPUT_DATA(hpd_pin) (0x4 << (_HPD_PIN_DDI(hpd_pin) * 4))
5f371a81
VS
4849#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
4850#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
4851#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
4852#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
4853#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
31604222
AS
4854
4855#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
97011359
VS
4856#define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
4857#define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
4858#define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
f49108d0
MR
4859
4860#define SHPD_FILTER_CNT _MMIO(0xc4038)
4861#define SHPD_FILTER_CNT_500_ADJ 0x001D9
4862
9db4a9c7
JB
4863#define _PCH_DPLL_A 0xc6014
4864#define _PCH_DPLL_B 0xc6018
9e8789ec 4865#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4866
9db4a9c7 4867#define _PCH_FPA0 0xc6040
5ee8ee86 4868#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
4869#define _PCH_FPA1 0xc6044
4870#define _PCH_FPB0 0xc6048
4871#define _PCH_FPB1 0xc604c
9e8789ec
PZ
4872#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
4873#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 4874
f0f59a00 4875#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 4876
f0f59a00 4877#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 4878#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
4879#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
4880#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
4881#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
4882#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
4883#define DREF_SSC_SOURCE_DISABLE (0 << 11)
4884#define DREF_SSC_SOURCE_ENABLE (2 << 11)
4885#define DREF_SSC_SOURCE_MASK (3 << 11)
4886#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
4887#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
4888#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
4889#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
4890#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
4891#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
4892#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
4893#define DREF_SSC4_DOWNSPREAD (0 << 6)
4894#define DREF_SSC4_CENTERSPREAD (1 << 6)
4895#define DREF_SSC1_DISABLE (0 << 1)
4896#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
4897#define DREF_SSC4_DISABLE (0)
4898#define DREF_SSC4_ENABLE (1)
4899
f0f59a00 4900#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 4901#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 4902#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 4903#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 4904#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 4905#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
4906#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
4907#define CNP_RAWCLK_DIV(div) ((div) << 16)
4908#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 4909#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 4910#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 4911
f0f59a00 4912#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 4913
f0f59a00
VS
4914#define PCH_SSC4_PARMS _MMIO(0xc6210)
4915#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 4916
f0f59a00 4917#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 4918#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 4919#define TRANS_DPLLA_SEL(pipe) 0
68d97538 4920#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 4921
b9055052
ZW
4922/* transcoder */
4923
275f01b2
DV
4924#define _PCH_TRANS_HTOTAL_A 0xe0000
4925#define TRANS_HTOTAL_SHIFT 16
4926#define TRANS_HACTIVE_SHIFT 0
4927#define _PCH_TRANS_HBLANK_A 0xe0004
4928#define TRANS_HBLANK_END_SHIFT 16
4929#define TRANS_HBLANK_START_SHIFT 0
4930#define _PCH_TRANS_HSYNC_A 0xe0008
4931#define TRANS_HSYNC_END_SHIFT 16
4932#define TRANS_HSYNC_START_SHIFT 0
4933#define _PCH_TRANS_VTOTAL_A 0xe000c
4934#define TRANS_VTOTAL_SHIFT 16
4935#define TRANS_VACTIVE_SHIFT 0
4936#define _PCH_TRANS_VBLANK_A 0xe0010
4937#define TRANS_VBLANK_END_SHIFT 16
4938#define TRANS_VBLANK_START_SHIFT 0
4939#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 4940#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
4941#define TRANS_VSYNC_START_SHIFT 0
4942#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4943
e3b95f1e
DV
4944#define _PCH_TRANSA_DATA_M1 0xe0030
4945#define _PCH_TRANSA_DATA_N1 0xe0034
4946#define _PCH_TRANSA_DATA_M2 0xe0038
4947#define _PCH_TRANSA_DATA_N2 0xe003c
4948#define _PCH_TRANSA_LINK_M1 0xe0040
4949#define _PCH_TRANSA_LINK_N1 0xe0044
4950#define _PCH_TRANSA_LINK_M2 0xe0048
4951#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4952
2dcbc34d 4953/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
4954#define _VIDEO_DIP_CTL_A 0xe0200
4955#define _VIDEO_DIP_DATA_A 0xe0208
4956#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
4957#define GCP_COLOR_INDICATION (1 << 2)
4958#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
4959#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
4960
4961#define _VIDEO_DIP_CTL_B 0xe1200
4962#define _VIDEO_DIP_DATA_B 0xe1208
4963#define _VIDEO_DIP_GCP_B 0xe1210
4964
f0f59a00
VS
4965#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4966#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4967#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 4968
2dcbc34d 4969/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
4970#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4971#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4972#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4973
086f8e84
VS
4974#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4975#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4976#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 4977
086f8e84
VS
4978#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
4979#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
4980#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 4981
90b107c8 4982#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 4983 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 4984 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 4985#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 4986 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 4987 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 4988#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 4989 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 4990 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 4991
8c5f5f7c 4992/* Haswell DIP controls */
f0f59a00 4993
086f8e84
VS
4994#define _HSW_VIDEO_DIP_CTL_A 0x60200
4995#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4996#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
4997#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4998#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4999#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
44b42ebf 5000#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
086f8e84
VS
5001#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5002#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
5003#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5004#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5005#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5006#define _HSW_VIDEO_DIP_GCP_A 0x60210
5007
5008#define _HSW_VIDEO_DIP_CTL_B 0x61200
5009#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5010#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
5011#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5012#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5013#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
44b42ebf 5014#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
086f8e84
VS
5015#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5016#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
5017#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5018#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5019#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5020#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 5021
7af2be6d
AS
5022/* Icelake PPS_DATA and _ECC DIP Registers.
5023 * These are available for transcoders B,C and eDP.
5024 * Adding the _A so as to reuse the _MMIO_TRANS2
5025 * definition, with which it offsets to the right location.
5026 */
5027
5028#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
5029#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
5030#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
5031#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
5032
f0f59a00 5033#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 5034#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
5035#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
5036#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
5037#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 5038#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 5039#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
44b42ebf 5040#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
7af2be6d
AS
5041#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
5042#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
5043
5044#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 5045#define S3D_ENABLE (1 << 31)
f0f59a00
VS
5046#define _HSW_STEREO_3D_CTL_B 0x71020
5047
5048#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 5049
275f01b2
DV
5050#define _PCH_TRANS_HTOTAL_B 0xe1000
5051#define _PCH_TRANS_HBLANK_B 0xe1004
5052#define _PCH_TRANS_HSYNC_B 0xe1008
5053#define _PCH_TRANS_VTOTAL_B 0xe100c
5054#define _PCH_TRANS_VBLANK_B 0xe1010
5055#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 5056#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 5057
f0f59a00
VS
5058#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5059#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5060#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5061#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5062#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5063#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5064#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5065
e3b95f1e
DV
5066#define _PCH_TRANSB_DATA_M1 0xe1030
5067#define _PCH_TRANSB_DATA_N1 0xe1034
5068#define _PCH_TRANSB_DATA_M2 0xe1038
5069#define _PCH_TRANSB_DATA_N2 0xe103c
5070#define _PCH_TRANSB_LINK_M1 0xe1040
5071#define _PCH_TRANSB_LINK_N1 0xe1044
5072#define _PCH_TRANSB_LINK_M2 0xe1048
5073#define _PCH_TRANSB_LINK_N2 0xe104c
5074
f0f59a00
VS
5075#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5076#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5077#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5078#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5079#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5080#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5081#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5082#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5083
ab9412ba
DV
5084#define _PCH_TRANSACONF 0xf0008
5085#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
5086#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5087#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
e93a590c
VS
5088#define TRANS_ENABLE REG_BIT(31)
5089#define TRANS_STATE_ENABLE REG_BIT(30)
5090#define TRANS_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* ibx */
5091#define TRANS_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANS_FRAME_START_DELAY_MASK, (x)) /* ibx: 0-3 */
5092#define TRANS_INTERLACE_MASK REG_GENMASK(23, 21)
5093#define TRANS_INTERLACE_PROGRESSIVE REG_FIELD_PREP(TRANS_INTERLACE_MASK, 0)
5094#define TRANS_INTERLACE_LEGACY_VSYNC_IBX REG_FIELD_PREP(TRANS_INTERLACE_MASK, 2) /* ibx */
5095#define TRANS_INTERLACE_INTERLACED REG_FIELD_PREP(TRANS_INTERLACE_MASK, 3)
5096#define TRANS_BPC_MASK REG_GENMASK(7, 5) /* ibx */
5097#define TRANS_BPC_8 REG_FIELD_PREP(TRANS_BPC_MASK, 0)
5098#define TRANS_BPC_10 REG_FIELD_PREP(TRANS_BPC_MASK, 1)
5099#define TRANS_BPC_6 REG_FIELD_PREP(TRANS_BPC_MASK, 2)
5100#define TRANS_BPC_12 REG_FIELD_PREP(TRANS_BPC_MASK, 3)
ce40141f
DV
5101#define _TRANSA_CHICKEN1 0xf0060
5102#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 5103#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
5104#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
5105#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
5106#define _TRANSA_CHICKEN2 0xf0064
5107#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 5108#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
5109#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
5110#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
5111#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
cc7a4cff 5112#define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
5ee8ee86
PZ
5113#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
5114#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 5115
f0f59a00 5116#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
5117#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5118#define FDIA_PHASE_SYNC_SHIFT_EN 18
b18c1eb9
CT
5119#define INVERT_DDID_HPD (1 << 18)
5120#define INVERT_DDIC_HPD (1 << 17)
5121#define INVERT_DDIB_HPD (1 << 16)
5122#define INVERT_DDIA_HPD (1 << 15)
5ee8ee86
PZ
5123#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5124#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 5125#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
5126#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
5127#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
9b2383a7 5128#define SBCLK_RUN_REFCLK_DIS (1 << 7)
ba21bb24 5129#define ICP_SECOND_PPS_IO_SELECT REG_BIT(2)
5ee8ee86 5130#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 5131#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
5132#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
5133#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
5134#define LPT_PWM_GRANULARITY (1 << 5)
5135#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 5136
f0f59a00 5137#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
5138#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
5139#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
5140#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
c746063a 5141#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
5ee8ee86
PZ
5142#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
5143#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
5144#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 5145
f0f59a00
VS
5146#define _PCH_DP_B 0xe4100
5147#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
5148#define _PCH_DPB_AUX_CH_CTL 0xe4110
5149#define _PCH_DPB_AUX_CH_DATA1 0xe4114
5150#define _PCH_DPB_AUX_CH_DATA2 0xe4118
5151#define _PCH_DPB_AUX_CH_DATA3 0xe411c
5152#define _PCH_DPB_AUX_CH_DATA4 0xe4120
5153#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 5154
f0f59a00
VS
5155#define _PCH_DP_C 0xe4200
5156#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
5157#define _PCH_DPC_AUX_CH_CTL 0xe4210
5158#define _PCH_DPC_AUX_CH_DATA1 0xe4214
5159#define _PCH_DPC_AUX_CH_DATA2 0xe4218
5160#define _PCH_DPC_AUX_CH_DATA3 0xe421c
5161#define _PCH_DPC_AUX_CH_DATA4 0xe4220
5162#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 5163
f0f59a00
VS
5164#define _PCH_DP_D 0xe4300
5165#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
5166#define _PCH_DPD_AUX_CH_CTL 0xe4310
5167#define _PCH_DPD_AUX_CH_DATA1 0xe4314
5168#define _PCH_DPD_AUX_CH_DATA2 0xe4318
5169#define _PCH_DPD_AUX_CH_DATA3 0xe431c
5170#define _PCH_DPD_AUX_CH_DATA4 0xe4320
5171#define _PCH_DPD_AUX_CH_DATA5 0xe4324
5172
bdabdb63
VS
5173#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
5174#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 5175
8db9d77b 5176/* CPT */
086f8e84
VS
5177#define _TRANS_DP_CTL_A 0xe0300
5178#define _TRANS_DP_CTL_B 0xe1300
5179#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 5180#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
e93a590c
VS
5181#define TRANS_DP_OUTPUT_ENABLE REG_BIT(31)
5182#define TRANS_DP_PORT_SEL_MASK REG_GENMASK(30, 29)
5183#define TRANS_DP_PORT_SEL_NONE REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, 3)
5184#define TRANS_DP_PORT_SEL(port) REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, (port) - PORT_B)
5185#define TRANS_DP_AUDIO_ONLY REG_BIT(26)
5186#define TRANS_DP_ENH_FRAMING REG_BIT(18)
5187#define TRANS_DP_BPC_MASK REG_GENMASK(10, 9)
5188#define TRANS_DP_BPC_8 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 0)
5189#define TRANS_DP_BPC_10 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 1)
5190#define TRANS_DP_BPC_6 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 2)
5191#define TRANS_DP_BPC_12 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 3)
5192#define TRANS_DP_VSYNC_ACTIVE_HIGH REG_BIT(4)
5193#define TRANS_DP_HSYNC_ACTIVE_HIGH REG_BIT(3)
8db9d77b 5194
59821ed9
JN
5195#define _TRANS_DP2_CTL_A 0x600a0
5196#define _TRANS_DP2_CTL_B 0x610a0
5197#define _TRANS_DP2_CTL_C 0x620a0
5198#define _TRANS_DP2_CTL_D 0x630a0
5199#define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
5200#define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31)
5201#define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30)
5202#define TRANS_DP2_DEBUG_ENABLE REG_BIT(23)
5203
1db18260
JN
5204#define _TRANS_DP2_VFREQHIGH_A 0x600a4
5205#define _TRANS_DP2_VFREQHIGH_B 0x610a4
5206#define _TRANS_DP2_VFREQHIGH_C 0x620a4
5207#define _TRANS_DP2_VFREQHIGH_D 0x630a4
5208#define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
5209#define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8)
5210#define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
5211
5212#define _TRANS_DP2_VFREQLOW_A 0x600a8
5213#define _TRANS_DP2_VFREQLOW_B 0x610a8
5214#define _TRANS_DP2_VFREQLOW_C 0x620a8
5215#define _TRANS_DP2_VFREQLOW_D 0x630a8
5216#define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
5217
8db9d77b
ZW
5218/* SNB eDP training params */
5219/* SNB A-stepping */
5ee8ee86
PZ
5220#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
5221#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
5222#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
5223#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 5224/* SNB B-stepping */
5ee8ee86
PZ
5225#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
5226#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
5227#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
5228#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
5229#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
5230#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 5231
1a2eb460 5232/* IVB */
5ee8ee86
PZ
5233#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
5234#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
5235#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
5236#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
5237#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
5238#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
5239#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
5240
5241/* legacy values */
5ee8ee86
PZ
5242#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
5243#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
5244#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
5245#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
5246#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 5247
5ee8ee86 5248#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 5249
f0f59a00 5250#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 5251
3accaf7e 5252#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 5253#define EDRAM_ENABLED 0x1
c02e85a0
MK
5254#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
5255#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
5256#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 5257
f0f59a00 5258#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
5259#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
5260#define PIXEL_OVERLAP_CNT_SHIFT 30
5261
f0f59a00 5262#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 5263#define GEN6_PCODE_READY (1 << 31)
5f38c3fb
DS
5264#define GEN6_PCODE_MB_PARAM2 REG_GENMASK(23, 16)
5265#define GEN6_PCODE_MB_PARAM1 REG_GENMASK(15, 8)
5266#define GEN6_PCODE_MB_COMMAND REG_GENMASK(7, 0)
87660502
L
5267#define GEN6_PCODE_ERROR_MASK 0xFF
5268#define GEN6_PCODE_SUCCESS 0x0
5269#define GEN6_PCODE_ILLEGAL_CMD 0x1
5270#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
5271#define GEN6_PCODE_TIMEOUT 0x3
5272#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
5273#define GEN7_PCODE_TIMEOUT 0x2
5274#define GEN7_PCODE_ILLEGAL_DATA 0x3
f22fd334
MR
5275#define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
5276#define GEN11_PCODE_LOCKED 0x6
f136c58a 5277#define GEN11_PCODE_REJECTED 0x11
87660502 5278#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
5279#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5280#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
5281#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5282#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 5283#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5 5284#define GEN9_PCODE_READ_MEM_LATENCY 0x6
3fecf93c
VS
5285#define GEN9_MEM_LATENCY_LEVEL_3_7_MASK REG_GENMASK(31, 24)
5286#define GEN9_MEM_LATENCY_LEVEL_2_6_MASK REG_GENMASK(23, 16)
5287#define GEN9_MEM_LATENCY_LEVEL_1_5_MASK REG_GENMASK(15, 8)
5288#define GEN9_MEM_LATENCY_LEVEL_0_4_MASK REG_GENMASK(7, 0)
ee5e5e7a 5289#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
5290#define SKL_PCODE_CDCLK_CONTROL 0x7
5291#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
5292#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
5293#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5294#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
5295#define GEN6_READ_OC_PARAMS 0xc
c457d9cf
VS
5296#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
5297#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
5298#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
192fbfb7 5299#define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
f136c58a 5300#define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
4bdba4f4
VS
5301#define ICL_PCODE_REP_QGV_MASK REG_GENMASK(1, 0)
5302#define ICL_PCODE_REP_QGV_SAFE REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 0)
5303#define ICL_PCODE_REP_QGV_POLL REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 1)
5304#define ICL_PCODE_REP_QGV_REJECTED REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 2)
5305#define ADLS_PCODE_REP_PSF_MASK REG_GENMASK(3, 2)
5306#define ADLS_PCODE_REP_PSF_SAFE REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 0)
5307#define ADLS_PCODE_REP_PSF_POLL REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 1)
5308#define ADLS_PCODE_REP_PSF_REJECTED REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 2)
5309#define ICL_PCODE_REQ_QGV_PT_MASK REG_GENMASK(7, 0)
5310#define ICL_PCODE_REQ_QGV_PT(x) REG_FIELD_PREP(ICL_PCODE_REQ_QGV_PT_MASK, (x))
5311#define ADLS_PCODE_REQ_PSF_PT_MASK REG_GENMASK(10, 8)
5312#define ADLS_PCODE_REQ_PSF_PT(x) REG_FIELD_PREP(ADLS_PCODE_REQ_PSF_PT_MASK, (x))
515b2392
PZ
5313#define GEN6_PCODE_READ_D_COMP 0x10
5314#define GEN6_PCODE_WRITE_D_COMP 0x11
feb7e0ef 5315#define ICL_PCODE_EXIT_TCCOLD 0x12
f8437dd1 5316#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 5317#define DISPLAY_IPS_CONTROL 0x19
3c02934b
JRS
5318#define TGL_PCODE_TCCOLD 0x26
5319#define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
05e31dd7
ID
5320#define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
5321#define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
61843f0e
VS
5322 /* See also IPS_CTL */
5323#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 5324#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
5325#define GEN9_PCODE_SAGV_CONTROL 0x21
5326#define GEN9_SAGV_DISABLE 0x0
5327#define GEN9_SAGV_IS_DISABLED 0x1
5328#define GEN9_SAGV_ENABLE 0x3
f9c730ed
MR
5329#define DG1_PCODE_STATUS 0x7E
5330#define DG1_UNCORE_GET_INIT_STATUS 0x0
5331#define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
c8939848
AD
5332#define PCODE_POWER_SETUP 0x7C
5333#define POWER_SETUP_SUBCOMMAND_READ_I1 0x4
5334#define POWER_SETUP_SUBCOMMAND_WRITE_I1 0x5
5335#define POWER_SETUP_I1_WATTS REG_BIT(31)
5336#define POWER_SETUP_I1_SHIFT 6 /* 10.6 fixed point format */
5337#define POWER_SETUP_I1_DATA_MASK REG_GENMASK(15, 0)
da80f047 5338#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
7d809707
MR
5339#define XEHP_PCODE_FREQUENCY_CONFIG 0x6e /* xehpsdv, pvc */
5340/* XEHP_PCODE_FREQUENCY_CONFIG sub-commands (param1) */
9d15dd1b
DS
5341#define PCODE_MBOX_FC_SC_READ_FUSED_P0 0x0
5342#define PCODE_MBOX_FC_SC_READ_FUSED_PN 0x1
5343/* PCODE_MBOX_DOMAIN_* - mailbox domain IDs */
7d809707 5344/* XEHP_PCODE_FREQUENCY_CONFIG param2 */
9d15dd1b
DS
5345#define PCODE_MBOX_DOMAIN_NONE 0x0
5346#define PCODE_MBOX_DOMAIN_MEDIAFF 0x3
f0f59a00 5347#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 5348#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5349#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 5350#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 5351
e3689190 5352/* IVYBRIDGE DPF */
f0f59a00 5353#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
5354#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
5355#define GEN7_PARITY_ERROR_VALID (1 << 13)
5356#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
5357#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 5358#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 5359 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 5360#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 5361 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 5362#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 5363 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 5364#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 5365
ae662d31
EA
5366/* These are the 4 32-bit write offset registers for each stream
5367 * output buffer. It determines the offset from the
5368 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5369 */
f0f59a00 5370#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 5371
9c3a16c8 5372/*
75e39688
ID
5373 * HSW - ICL power wells
5374 *
5375 * Platforms have up to 3 power well control register sets, each set
5376 * controlling up to 16 power wells via a request/status HW flag tuple:
5377 * - main (HSW_PWR_WELL_CTL[1-4])
5378 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
5379 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
5380 * Each control register set consists of up to 4 registers used by different
5381 * sources that can request a power well to be enabled:
5382 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
5383 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
5384 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
5385 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 5386 */
75e39688
ID
5387#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
5388#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
5389#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
5390#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
5391#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
5392#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
5393
5394/* HSW/BDW power well */
5395#define HSW_PW_CTL_IDX_GLOBAL 15
5396
a4d082fc 5397/* SKL/BXT/GLK power wells */
75e39688
ID
5398#define SKL_PW_CTL_IDX_PW_2 15
5399#define SKL_PW_CTL_IDX_PW_1 14
75e39688
ID
5400#define GLK_PW_CTL_IDX_AUX_C 10
5401#define GLK_PW_CTL_IDX_AUX_B 9
5402#define GLK_PW_CTL_IDX_AUX_A 8
75e39688
ID
5403#define SKL_PW_CTL_IDX_DDI_D 4
5404#define SKL_PW_CTL_IDX_DDI_C 3
5405#define SKL_PW_CTL_IDX_DDI_B 2
5406#define SKL_PW_CTL_IDX_DDI_A_E 1
5407#define GLK_PW_CTL_IDX_DDI_A 1
5408#define SKL_PW_CTL_IDX_MISC_IO 0
5409
656409bb 5410/* ICL/TGL - power wells */
1db27a72 5411#define TGL_PW_CTL_IDX_PW_5 4
75e39688
ID
5412#define ICL_PW_CTL_IDX_PW_4 3
5413#define ICL_PW_CTL_IDX_PW_3 2
5414#define ICL_PW_CTL_IDX_PW_2 1
5415#define ICL_PW_CTL_IDX_PW_1 0
5416
a6922f4a
MR
5417/* XE_LPD - power wells */
5418#define XELPD_PW_CTL_IDX_PW_D 8
5419#define XELPD_PW_CTL_IDX_PW_C 7
5420#define XELPD_PW_CTL_IDX_PW_B 6
5421#define XELPD_PW_CTL_IDX_PW_A 5
5422
75e39688
ID
5423#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
5424#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
5425#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
656409bb
ID
5426#define TGL_PW_CTL_IDX_AUX_TBT6 14
5427#define TGL_PW_CTL_IDX_AUX_TBT5 13
5428#define TGL_PW_CTL_IDX_AUX_TBT4 12
75e39688 5429#define ICL_PW_CTL_IDX_AUX_TBT4 11
656409bb 5430#define TGL_PW_CTL_IDX_AUX_TBT3 11
75e39688 5431#define ICL_PW_CTL_IDX_AUX_TBT3 10
656409bb 5432#define TGL_PW_CTL_IDX_AUX_TBT2 10
75e39688 5433#define ICL_PW_CTL_IDX_AUX_TBT2 9
656409bb 5434#define TGL_PW_CTL_IDX_AUX_TBT1 9
75e39688 5435#define ICL_PW_CTL_IDX_AUX_TBT1 8
656409bb 5436#define TGL_PW_CTL_IDX_AUX_TC6 8
a6922f4a 5437#define XELPD_PW_CTL_IDX_AUX_E 8
656409bb 5438#define TGL_PW_CTL_IDX_AUX_TC5 7
a6922f4a 5439#define XELPD_PW_CTL_IDX_AUX_D 7
656409bb 5440#define TGL_PW_CTL_IDX_AUX_TC4 6
75e39688 5441#define ICL_PW_CTL_IDX_AUX_F 5
656409bb 5442#define TGL_PW_CTL_IDX_AUX_TC3 5
75e39688 5443#define ICL_PW_CTL_IDX_AUX_E 4
656409bb 5444#define TGL_PW_CTL_IDX_AUX_TC2 4
75e39688 5445#define ICL_PW_CTL_IDX_AUX_D 3
656409bb 5446#define TGL_PW_CTL_IDX_AUX_TC1 3
75e39688
ID
5447#define ICL_PW_CTL_IDX_AUX_C 2
5448#define ICL_PW_CTL_IDX_AUX_B 1
5449#define ICL_PW_CTL_IDX_AUX_A 0
5450
5451#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
5452#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
5453#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
a6922f4a 5454#define XELPD_PW_CTL_IDX_DDI_E 8
656409bb 5455#define TGL_PW_CTL_IDX_DDI_TC6 8
a6922f4a 5456#define XELPD_PW_CTL_IDX_DDI_D 7
656409bb
ID
5457#define TGL_PW_CTL_IDX_DDI_TC5 7
5458#define TGL_PW_CTL_IDX_DDI_TC4 6
75e39688 5459#define ICL_PW_CTL_IDX_DDI_F 5
656409bb 5460#define TGL_PW_CTL_IDX_DDI_TC3 5
75e39688 5461#define ICL_PW_CTL_IDX_DDI_E 4
656409bb 5462#define TGL_PW_CTL_IDX_DDI_TC2 4
75e39688 5463#define ICL_PW_CTL_IDX_DDI_D 3
656409bb 5464#define TGL_PW_CTL_IDX_DDI_TC1 3
75e39688
ID
5465#define ICL_PW_CTL_IDX_DDI_C 2
5466#define ICL_PW_CTL_IDX_DDI_B 1
5467#define ICL_PW_CTL_IDX_DDI_A 0
5468
5469/* HSW - power well misc debug registers */
f0f59a00 5470#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
5471#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
5472#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
5473#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 5474#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 5475
94dd5138 5476/* SKL Fuse Status */
b2891eb2
ID
5477enum skl_power_gate {
5478 SKL_PG0,
5479 SKL_PG1,
5480 SKL_PG2,
1a260e11
ID
5481 ICL_PG3,
5482 ICL_PG4,
b2891eb2
ID
5483};
5484
f0f59a00 5485#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 5486#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
5487/*
5488 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
5489 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
5490 */
5491#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
5492 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
5493/*
5494 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
5495 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
5496 */
5497#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
5498 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 5499#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 5500
ffd7e32d
LDM
5501#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
5502#define _ICL_AUX_ANAOVRD1_A 0x162398
5503#define _ICL_AUX_ANAOVRD1_B 0x6C398
5504#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
5505 _ICL_AUX_ANAOVRD1_A, \
ab340258 5506 _ICL_AUX_ANAOVRD1_B))
ffd7e32d
LDM
5507#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
5508#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
5509
e7e104c3 5510/* Per-pipe DDI Function Control */
086f8e84
VS
5511#define _TRANS_DDI_FUNC_CTL_A 0x60400
5512#define _TRANS_DDI_FUNC_CTL_B 0x61400
5513#define _TRANS_DDI_FUNC_CTL_C 0x62400
f1f1d4fa 5514#define _TRANS_DDI_FUNC_CTL_D 0x63400
086f8e84 5515#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
5516#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
5517#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 5518#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 5519
5ee8ee86 5520#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 5521/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
26804afd 5522#define TRANS_DDI_PORT_SHIFT 28
df16b636
MK
5523#define TGL_TRANS_DDI_PORT_SHIFT 27
5524#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
5525#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
5526#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
5527#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
5ee8ee86
PZ
5528#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
5529#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
5530#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
5531#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
5532#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
7bb97db8 5533#define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24)
5ee8ee86
PZ
5534#define TRANS_DDI_BPC_MASK (7 << 20)
5535#define TRANS_DDI_BPC_8 (0 << 20)
5536#define TRANS_DDI_BPC_10 (1 << 20)
5537#define TRANS_DDI_BPC_6 (2 << 20)
5538#define TRANS_DDI_BPC_12 (3 << 20)
a4d082fc 5539#define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
dc5b8ed5 5540#define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
5ee8ee86
PZ
5541#define TRANS_DDI_PVSYNC (1 << 17)
5542#define TRANS_DDI_PHSYNC (1 << 16)
a4d082fc 5543#define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
5ee8ee86
PZ
5544#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
5545#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
5546#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
5547#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
5548#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
4d89adc7 5549#define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
bb747fa5 5550#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
b3545e08
LDM
5551#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
5552 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
5ee8ee86
PZ
5553#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
5554#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
5555#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
5556#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
1a67a168 5557#define TRANS_DDI_HDCP_SELECT REG_BIT(5)
5ee8ee86
PZ
5558#define TRANS_DDI_BFI_ENABLE (1 << 4)
5559#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
5560#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
5561#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
5562 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
5563 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 5564
49edbd49
MC
5565#define _TRANS_DDI_FUNC_CTL2_A 0x60404
5566#define _TRANS_DDI_FUNC_CTL2_B 0x61404
5567#define _TRANS_DDI_FUNC_CTL2_C 0x62404
5568#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
5569#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
5570#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
d4d7d9ca
VS
5571#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
5572#define PORT_SYNC_MODE_ENABLE REG_BIT(4)
5573#define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
5574#define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
49edbd49 5575
573d7ce4
ID
5576#define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
5577#define DISABLE_DPT_CLK_GATING REG_BIT(1)
5578
0e87f667 5579/* DisplayPort Transport Control */
086f8e84
VS
5580#define _DP_TP_CTL_A 0x64040
5581#define _DP_TP_CTL_B 0x64140
4444df6e 5582#define _TGL_DP_TP_CTL_A 0x60540
f0f59a00 5583#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
4444df6e 5584#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
5ee8ee86 5585#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 5586#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
5587#define DP_TP_CTL_MODE_SST (0 << 27)
5588#define DP_TP_CTL_MODE_MST (1 << 27)
5589#define DP_TP_CTL_FORCE_ACT (1 << 25)
5590#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
5591#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
5592#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
5593#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
5594#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
5595#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
5596#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
5597#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
5598#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
5599#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 5600
e411b2c1 5601/* DisplayPort Transport Status */
086f8e84
VS
5602#define _DP_TP_STATUS_A 0x64044
5603#define _DP_TP_STATUS_B 0x64144
4444df6e 5604#define _TGL_DP_TP_STATUS_A 0x60544
f0f59a00 5605#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
4444df6e 5606#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
5c44b938 5607#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
5608#define DP_TP_STATUS_IDLE_DONE (1 << 25)
5609#define DP_TP_STATUS_ACT_SENT (1 << 24)
5610#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
5611#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
5612#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5613#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5614#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 5615
03f896a1 5616/* DDI Buffer Control */
086f8e84
VS
5617#define _DDI_BUF_CTL_A 0x64000
5618#define _DDI_BUF_CTL_B 0x64100
f0f59a00 5619#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 5620#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 5621#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86 5622#define DDI_BUF_EMP_MASK (0xf << 24)
414002f1 5623#define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
5ee8ee86
PZ
5624#define DDI_BUF_PORT_REVERSAL (1 << 16)
5625#define DDI_BUF_IS_IDLE (1 << 7)
55ce306c 5626#define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
5ee8ee86 5627#define DDI_A_4_LANES (1 << 4)
17aa6be9 5628#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
5629#define DDI_PORT_WIDTH_MASK (7 << 1)
5630#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 5631#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 5632
bb879a44 5633/* DDI Buffer Translations */
086f8e84
VS
5634#define _DDI_BUF_TRANS_A 0x64E00
5635#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 5636#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 5637#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 5638#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 5639
fce214ae
AM
5640/* DDI DP Compliance Control */
5641#define _DDI_DP_COMP_CTL_A 0x605F0
5642#define _DDI_DP_COMP_CTL_B 0x615F0
5643#define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
5644#define DDI_DP_COMP_CTL_ENABLE (1 << 31)
5645#define DDI_DP_COMP_CTL_D10_2 (0 << 28)
5646#define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
5647#define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
5648#define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
5649#define DDI_DP_COMP_CTL_HBR2 (4 << 28)
5650#define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
5651#define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
5652
5653/* DDI DP Compliance Pattern */
5654#define _DDI_DP_COMP_PAT_A 0x605F4
5655#define _DDI_DP_COMP_PAT_B 0x615F4
5656#define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
5657
7501a4d8
ED
5658/* Sideband Interface (SBI) is programmed indirectly, via
5659 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5660 * which contains the payload */
f0f59a00
VS
5661#define SBI_ADDR _MMIO(0xC6000)
5662#define SBI_DATA _MMIO(0xC6004)
5663#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
5664#define SBI_CTL_DEST_ICLK (0x0 << 16)
5665#define SBI_CTL_DEST_MPHY (0x1 << 16)
5666#define SBI_CTL_OP_IORD (0x2 << 8)
5667#define SBI_CTL_OP_IOWR (0x3 << 8)
5668#define SBI_CTL_OP_CRRD (0x6 << 8)
5669#define SBI_CTL_OP_CRWR (0x7 << 8)
5670#define SBI_RESPONSE_FAIL (0x1 << 1)
5671#define SBI_RESPONSE_SUCCESS (0x0 << 1)
5672#define SBI_BUSY (0x1 << 0)
5673#define SBI_READY (0x0 << 0)
52f025ef 5674
ccf1c867 5675/* SBI offsets */
f7be2c21 5676#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 5677#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 5678#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
5679#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
5680#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 5681#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
5682#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
5683#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
5684#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
5685#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 5686#define SBI_SSCDITHPHASE 0x0204
5e49cea6 5687#define SBI_SSCCTL 0x020c
ccf1c867 5688#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
5689#define SBI_SSCCTL_PATHALT (1 << 3)
5690#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 5691#define SBI_SSCAUXDIV6 0x0610
8802e5b6 5692#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
5693#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
5694#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 5695#define SBI_DBUFF0 0x2a00
2fa86a1f 5696#define SBI_GEN0 0x1f00
5ee8ee86 5697#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 5698
52f025ef 5699/* LPT PIXCLK_GATE */
f0f59a00 5700#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
5701#define PIXCLK_GATE_UNGATE (1 << 0)
5702#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 5703
e93ea06a 5704/* SPLL */
f0f59a00 5705#define SPLL_CTL _MMIO(0x46020)
5ee8ee86 5706#define SPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
5707#define SPLL_REF_BCLK (0 << 28)
5708#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
5709#define SPLL_REF_NON_SSC_HSW (2 << 28)
5710#define SPLL_REF_PCH_SSC_BDW (2 << 28)
5711#define SPLL_REF_LCPLL (3 << 28)
5712#define SPLL_REF_MASK (3 << 28)
5713#define SPLL_FREQ_810MHz (0 << 26)
5714#define SPLL_FREQ_1350MHz (1 << 26)
5715#define SPLL_FREQ_2700MHz (2 << 26)
5716#define SPLL_FREQ_MASK (3 << 26)
e93ea06a 5717
4dffc404 5718/* WRPLL */
086f8e84
VS
5719#define _WRPLL_CTL1 0x46040
5720#define _WRPLL_CTL2 0x46060
f0f59a00 5721#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86 5722#define WRPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
5723#define WRPLL_REF_BCLK (0 << 28)
5724#define WRPLL_REF_PCH_SSC (1 << 28)
5725#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
5726#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
5727#define WRPLL_REF_LCPLL (3 << 28)
5728#define WRPLL_REF_MASK (3 << 28)
ef4d084f 5729/* WRPLL divider programming */
5ee8ee86 5730#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 5731#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
5732#define WRPLL_DIVIDER_POST(x) ((x) << 8)
5733#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 5734#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 5735#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 5736#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 5737#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 5738
fec9181c 5739/* Port clock selection */
086f8e84
VS
5740#define _PORT_CLK_SEL_A 0x46100
5741#define _PORT_CLK_SEL_B 0x46104
f0f59a00 5742#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
230fb39f
JN
5743#define PORT_CLK_SEL_MASK REG_GENMASK(31, 29)
5744#define PORT_CLK_SEL_LCPLL_2700 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 0)
5745#define PORT_CLK_SEL_LCPLL_1350 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 1)
5746#define PORT_CLK_SEL_LCPLL_810 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 2)
5747#define PORT_CLK_SEL_SPLL REG_FIELD_PREP(PORT_CLK_SEL_MASK, 3)
5748#define PORT_CLK_SEL_WRPLL(pll) REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4 + (pll))
5749#define PORT_CLK_SEL_WRPLL1 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4)
5750#define PORT_CLK_SEL_WRPLL2 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 5)
5751#define PORT_CLK_SEL_NONE REG_FIELD_PREP(PORT_CLK_SEL_MASK, 7)
fec9181c 5752
78b60ce7
PZ
5753/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
5754#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
230fb39f
JN
5755#define DDI_CLK_SEL_MASK REG_GENMASK(31, 28)
5756#define DDI_CLK_SEL_NONE REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x0)
5757#define DDI_CLK_SEL_MG REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x8)
5758#define DDI_CLK_SEL_TBT_162 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xC)
5759#define DDI_CLK_SEL_TBT_270 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xD)
5760#define DDI_CLK_SEL_TBT_540 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xE)
5761#define DDI_CLK_SEL_TBT_810 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xF)
78b60ce7 5762
bb523fc0 5763/* Transcoder clock selection */
086f8e84
VS
5764#define _TRANS_CLK_SEL_A 0x46140
5765#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 5766#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 5767/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
5768#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
5769#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
df16b636
MK
5770#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
5771#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
5772
fec9181c 5773
7f1052a8
VS
5774#define CDCLK_FREQ _MMIO(0x46200)
5775
086f8e84
VS
5776#define _TRANSA_MSA_MISC 0x60410
5777#define _TRANSB_MSA_MISC 0x61410
5778#define _TRANSC_MSA_MISC 0x62410
5779#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 5780#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
3e706dff 5781/* See DP_MSA_MISC_* for the bit definitions */
dae84799 5782
1d53ccdc
JRS
5783#define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
5784#define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
5785#define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
5786#define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
5787#define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
5788#define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
5789#define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
5790
90e8d31c 5791/* LCPLL Control */
f0f59a00 5792#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
5793#define LCPLL_PLL_DISABLE (1 << 31)
5794#define LCPLL_PLL_LOCK (1 << 30)
4a95e36f
VS
5795#define LCPLL_REF_NON_SSC (0 << 28)
5796#define LCPLL_REF_BCLK (2 << 28)
5797#define LCPLL_REF_PCH_SSC (3 << 28)
5798#define LCPLL_REF_MASK (3 << 28)
5ee8ee86
PZ
5799#define LCPLL_CLK_FREQ_MASK (3 << 26)
5800#define LCPLL_CLK_FREQ_450 (0 << 26)
5801#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
5802#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
5803#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
5804#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
5805#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
5806#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
5807#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
5808#define LCPLL_CD_SOURCE_FCLK (1 << 21)
5809#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 5810
326ac39b
S
5811/*
5812 * SKL Clocks
5813 */
5814
5815/* CDCLK_CTL */
f0f59a00 5816#define CDCLK_CTL _MMIO(0x46000)
f9feb882
SL
5817#define CDCLK_FREQ_SEL_MASK REG_GENMASK(27, 26)
5818#define CDCLK_FREQ_450_432 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 0)
5819#define CDCLK_FREQ_540 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 1)
5820#define CDCLK_FREQ_337_308 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 2)
5821#define CDCLK_FREQ_675_617 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 3)
5822#define BXT_CDCLK_CD2X_DIV_SEL_MASK REG_GENMASK(23, 22)
5823#define BXT_CDCLK_CD2X_DIV_SEL_1 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 0)
5824#define BXT_CDCLK_CD2X_DIV_SEL_1_5 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 1)
5825#define BXT_CDCLK_CD2X_DIV_SEL_2 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 2)
5826#define BXT_CDCLK_CD2X_DIV_SEL_4 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 3)
186a277e
PZ
5827#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
5828#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 5829#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
385ba629 5830#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
186a277e 5831#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
385ba629
MR
5832#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
5833#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
186a277e 5834#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 5835#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 5836
2060a689
MK
5837/* CDCLK_SQUASH_CTL */
5838#define CDCLK_SQUASH_CTL _MMIO(0x46008)
5839#define CDCLK_SQUASH_ENABLE REG_BIT(31)
5840#define CDCLK_SQUASH_WINDOW_SIZE_MASK REG_GENMASK(27, 24)
5841#define CDCLK_SQUASH_WINDOW_SIZE(x) REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x))
5842#define CDCLK_SQUASH_WAVEFORM_MASK REG_GENMASK(15, 0)
5843#define CDCLK_SQUASH_WAVEFORM(x) REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x))
5844
326ac39b 5845/* LCPLL_CTL */
f0f59a00
VS
5846#define LCPLL1_CTL _MMIO(0x46010)
5847#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 5848#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
5849
5850/* DPLL control1 */
f0f59a00 5851#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
5852#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
5853#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
5854#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
5855#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
5856#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
5857#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
5858#define DPLL_CTRL1_LINK_RATE_2700 0
5859#define DPLL_CTRL1_LINK_RATE_1350 1
5860#define DPLL_CTRL1_LINK_RATE_810 2
5861#define DPLL_CTRL1_LINK_RATE_1620 3
5862#define DPLL_CTRL1_LINK_RATE_1080 4
5863#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
5864
5865/* DPLL control2 */
f0f59a00 5866#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
5867#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
5868#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
5869#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
5870#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
5871#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
5872
5873/* DPLL Status */
f0f59a00 5874#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 5875#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
5876
5877/* DPLL cfg */
086f8e84
VS
5878#define _DPLL1_CFGCR1 0x6C040
5879#define _DPLL2_CFGCR1 0x6C048
5880#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
5881#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
5882#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
5883#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
5884#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
5885
086f8e84
VS
5886#define _DPLL1_CFGCR2 0x6C044
5887#define _DPLL2_CFGCR2 0x6C04C
5888#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
5889#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
5890#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
5891#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
5892#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
5893#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
5894#define DPLL_CFGCR2_KDIV_5 (0 << 5)
5895#define DPLL_CFGCR2_KDIV_2 (1 << 5)
5896#define DPLL_CFGCR2_KDIV_3 (2 << 5)
5897#define DPLL_CFGCR2_KDIV_1 (3 << 5)
5898#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
5899#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
5900#define DPLL_CFGCR2_PDIV_1 (0 << 2)
5901#define DPLL_CFGCR2_PDIV_2 (1 << 2)
5902#define DPLL_CFGCR2_PDIV_3 (2 << 2)
5903#define DPLL_CFGCR2_PDIV_7 (4 << 2)
7a8a95f5 5904#define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
326ac39b
S
5905#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
5906
da3b891b 5907#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 5908#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 5909
11ffe972 5910/* ICL Clocks */
befa372b 5911#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
d6d2bc99 5912#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
cd803bb4 5913#define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
320c670c 5914#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
aaf70b90 5915 (tc_port) + 12 : \
320c670c 5916 (tc_port) - TC_PORT_4 + 21))
befa372b
MR
5917#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
5918#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
5919#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
cd803bb4
MR
5920#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
5921#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
5922 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
5923#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
5924 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
befa372b 5925
11ffe972
LDM
5926/*
5927 * DG1 Clocks
5928 * First registers controls the first A and B, while the second register
5929 * controls the phy C and D. The bits on these registers are the
5930 * same, but refer to different phys
5931 */
5932#define _DG1_DPCLKA_CFGCR0 0x164280
5933#define _DG1_DPCLKA1_CFGCR0 0x16C280
5934#define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
5935#define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
11ffe972
LDM
5936#define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
5937 _DG1_DPCLKA_CFGCR0, \
5938 _DG1_DPCLKA1_CFGCR0)
5939#define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
5940#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
5941#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
5942#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
11ffe972 5943
d6d2bc99
AS
5944/* ADLS Clocks */
5945#define _ADLS_DPCLKA_CFGCR0 0x164280
5946#define _ADLS_DPCLKA_CFGCR1 0x1642BC
5947#define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
5948 _ADLS_DPCLKA_CFGCR0, \
5949 _ADLS_DPCLKA_CFGCR1)
5950#define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
5951/* ADLS DPCLKA_CFGCR0 DDI mask */
5952#define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
5953#define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
5954#define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
5955/* ADLS DPCLKA_CFGCR1 DDI mask */
5956#define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
5957#define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
5958#define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
5959 ADLS_DPCLKA_DDIA_SEL_MASK, \
5960 ADLS_DPCLKA_DDIB_SEL_MASK, \
5961 ADLS_DPCLKA_DDII_SEL_MASK, \
5962 ADLS_DPCLKA_DDIJ_SEL_MASK, \
5963 ADLS_DPCLKA_DDIK_SEL_MASK)
5964
8de358cb 5965/* ICL PLL */
6d8d5c6b
LDM
5966#define _DPLL0_ENABLE 0x46010
5967#define _DPLL1_ENABLE 0x46014
80d0f765
AS
5968#define _ADLS_DPLL2_ENABLE 0x46018
5969#define _ADLS_DPLL3_ENABLE 0x46030
6d8d5c6b
LDM
5970#define PLL_ENABLE REG_BIT(31)
5971#define PLL_LOCK REG_BIT(30)
5972#define PLL_POWER_ENABLE REG_BIT(27)
5973#define PLL_POWER_STATE REG_BIT(26)
680d0c79
LDM
5974#define ICL_DPLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 3, \
5975 _DPLL0_ENABLE, _DPLL1_ENABLE, \
5976 _ADLS_DPLL3_ENABLE, _ADLS_DPLL3_ENABLE))
a927c927 5977
29081008
MR
5978#define _DG2_PLL3_ENABLE 0x4601C
5979
680d0c79
LDM
5980#define DG2_PLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 3, \
5981 _DPLL0_ENABLE, _DPLL1_ENABLE, \
5982 _DG2_PLL3_ENABLE, _DG2_PLL3_ENABLE))
29081008 5983
1fa11ee2
PZ
5984#define TBT_PLL_ENABLE _MMIO(0x46020)
5985
78b60ce7
PZ
5986#define _MG_PLL1_ENABLE 0x46030
5987#define _MG_PLL2_ENABLE 0x46034
5988#define _MG_PLL3_ENABLE 0x46038
5989#define _MG_PLL4_ENABLE 0x4603C
6d8d5c6b 5990/* Bits are the same as _DPLL0_ENABLE */
584fca11 5991#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
5992 _MG_PLL2_ENABLE)
5993
0dac17af 5994/* DG1 PLL */
680d0c79
LDM
5995#define DG1_DPLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
5996 _DPLL0_ENABLE, _DPLL1_ENABLE, \
5997 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE))
0dac17af 5998
226c8326
AS
5999/* ADL-P Type C PLL */
6000#define PORTTC1_PLL_ENABLE 0x46038
6001#define PORTTC2_PLL_ENABLE 0x46040
6002
6003#define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
6004 PORTTC1_PLL_ENABLE, \
6005 PORTTC2_PLL_ENABLE)
6006
78b60ce7
PZ
6007#define _ICL_DPLL0_CFGCR0 0x164000
6008#define _ICL_DPLL1_CFGCR0 0x164080
6009#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
6010 _ICL_DPLL1_CFGCR0)
a4d082fc
LDM
6011#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
6012#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
6013#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
6014#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
6015#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
6016#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
6017#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
6018#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
6019#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
6020#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
6021#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
6022#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
6023#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
6024#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
6025#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
6026#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
78b60ce7
PZ
6027
6028#define _ICL_DPLL0_CFGCR1 0x164004
6029#define _ICL_DPLL1_CFGCR1 0x164084
6030#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
6031 _ICL_DPLL1_CFGCR1)
a4d082fc
LDM
6032#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
6033#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
6034#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
6035#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
6036#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
6037#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
6038#define DPLL_CFGCR1_KDIV_SHIFT (6)
6039#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
6040#define DPLL_CFGCR1_KDIV_1 (1 << 6)
6041#define DPLL_CFGCR1_KDIV_2 (2 << 6)
6042#define DPLL_CFGCR1_KDIV_3 (4 << 6)
6043#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
6044#define DPLL_CFGCR1_PDIV_SHIFT (2)
6045#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
6046#define DPLL_CFGCR1_PDIV_2 (1 << 2)
6047#define DPLL_CFGCR1_PDIV_3 (2 << 2)
6048#define DPLL_CFGCR1_PDIV_5 (4 << 2)
6049#define DPLL_CFGCR1_PDIV_7 (8 << 2)
6050#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
6051#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
6052#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
78b60ce7 6053
36ca5335
LDM
6054#define _TGL_DPLL0_CFGCR0 0x164284
6055#define _TGL_DPLL1_CFGCR0 0x16428C
36ca5335 6056#define _TGL_TBTPLL_CFGCR0 0x16429C
680d0c79
LDM
6057#define TGL_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6058 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6059 _TGL_TBTPLL_CFGCR0, _TGL_TBTPLL_CFGCR0))
e66f609b
MR
6060#define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
6061 _TGL_DPLL1_CFGCR0)
36ca5335 6062
b70ad01a
JRS
6063#define _TGL_DPLL0_DIV0 0x164B00
6064#define _TGL_DPLL1_DIV0 0x164C00
6065#define TGL_DPLL0_DIV0(pll) _MMIO_PLL(pll, _TGL_DPLL0_DIV0, _TGL_DPLL1_DIV0)
6066#define TGL_DPLL0_DIV0_AFC_STARTUP_MASK REG_GENMASK(27, 25)
6067#define TGL_DPLL0_DIV0_AFC_STARTUP(val) REG_FIELD_PREP(TGL_DPLL0_DIV0_AFC_STARTUP_MASK, (val))
6068
36ca5335
LDM
6069#define _TGL_DPLL0_CFGCR1 0x164288
6070#define _TGL_DPLL1_CFGCR1 0x164290
36ca5335 6071#define _TGL_TBTPLL_CFGCR1 0x1642A0
680d0c79
LDM
6072#define TGL_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6073 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6074 _TGL_TBTPLL_CFGCR1, _TGL_TBTPLL_CFGCR1))
e66f609b
MR
6075#define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
6076 _TGL_DPLL1_CFGCR1)
36ca5335 6077
049c651b
AS
6078#define _DG1_DPLL2_CFGCR0 0x16C284
6079#define _DG1_DPLL3_CFGCR0 0x16C28C
680d0c79
LDM
6080#define DG1_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6081 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6082 _DG1_DPLL2_CFGCR0, _DG1_DPLL3_CFGCR0))
049c651b
AS
6083
6084#define _DG1_DPLL2_CFGCR1 0x16C288
6085#define _DG1_DPLL3_CFGCR1 0x16C290
680d0c79
LDM
6086#define DG1_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6087 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6088 _DG1_DPLL2_CFGCR1, _DG1_DPLL3_CFGCR1))
049c651b 6089
80d0f765 6090/* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
80d0f765 6091#define _ADLS_DPLL4_CFGCR0 0x164294
680d0c79
LDM
6092#define _ADLS_DPLL3_CFGCR0 0x1642C0
6093#define ADLS_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6094 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6095 _ADLS_DPLL4_CFGCR0, _ADLS_DPLL3_CFGCR0))
80d0f765 6096
80d0f765 6097#define _ADLS_DPLL4_CFGCR1 0x164298
680d0c79
LDM
6098#define _ADLS_DPLL3_CFGCR1 0x1642C4
6099#define ADLS_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6100 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6101 _ADLS_DPLL4_CFGCR1, _ADLS_DPLL3_CFGCR1))
80d0f765 6102
f8437dd1 6103/* BXT display engine PLL */
f0f59a00 6104#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
6105#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
6106#define BXT_DE_PLL_RATIO_MASK 0xff
6107
f0f59a00 6108#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
6109#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
6110#define BXT_DE_PLL_LOCK (1 << 30)
d62686ba
SL
6111#define BXT_DE_PLL_FREQ_REQ (1 << 23)
6112#define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
1d89509a
LDM
6113#define ICL_CDCLK_PLL_RATIO(x) (x)
6114#define ICL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 6115
664326f8 6116/* GEN9 DC */
f0f59a00 6117#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 6118#define DC_STATE_DISABLE 0
e45e0003
AG
6119#define DC_STATE_EN_DC3CO REG_BIT(30)
6120#define DC_STATE_DC3CO_STATUS REG_BIT(29)
c4298d15
JRS
6121#define HOLD_PHY_CLKREQ_PG1_LATCH REG_BIT(21)
6122#define HOLD_PHY_PG1_LATCH REG_BIT(20)
5ee8ee86
PZ
6123#define DC_STATE_EN_UPTO_DC5 (1 << 0)
6124#define DC_STATE_EN_DC9 (1 << 3)
6125#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
6126#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
6127
f0f59a00 6128#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
6129#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
6130#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 6131
f0f59a00 6132#define D_COMP_BDW _MMIO(0x138144)
90e8d31c 6133
69e94b7e 6134/* Pipe WM_LINETIME - watermark line time */
0560b0c6
VS
6135#define _WM_LINETIME_A 0x45270
6136#define _WM_LINETIME_B 0x45274
6137#define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
6138#define HSW_LINETIME_MASK REG_GENMASK(8, 0)
6139#define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
6140#define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
6141#define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
96d6e350
ED
6142
6143/* SFUSE_STRAP */
f0f59a00 6144#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
6145#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
6146#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
6147#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
6148#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
6149#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
6150#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
6151#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
6152#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 6153
f0f59a00 6154#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
6155#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6156
f0f59a00 6157#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
6158#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
6159#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
6160#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 6161
86d3efce
VS
6162/* pipe CSC */
6163#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6164#define _PIPE_A_CSC_COEFF_BY 0x49014
6165#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6166#define _PIPE_A_CSC_COEFF_BU 0x4901c
6167#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6168#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 6169
86d3efce 6170#define _PIPE_A_CSC_MODE 0x49028
af28cc4c
VS
6171#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
6172#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
6173#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
6174#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
6175#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
255fcfbc 6176
86d3efce
VS
6177#define _PIPE_A_CSC_PREOFF_HI 0x49030
6178#define _PIPE_A_CSC_PREOFF_ME 0x49034
6179#define _PIPE_A_CSC_PREOFF_LO 0x49038
6180#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6181#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6182#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6183
6184#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6185#define _PIPE_B_CSC_COEFF_BY 0x49114
6186#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6187#define _PIPE_B_CSC_COEFF_BU 0x4911c
6188#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6189#define _PIPE_B_CSC_COEFF_BV 0x49124
6190#define _PIPE_B_CSC_MODE 0x49128
6191#define _PIPE_B_CSC_PREOFF_HI 0x49130
6192#define _PIPE_B_CSC_PREOFF_ME 0x49134
6193#define _PIPE_B_CSC_PREOFF_LO 0x49138
6194#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6195#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6196#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6197
f0f59a00
VS
6198#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6199#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6200#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6201#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6202#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6203#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6204#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6205#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6206#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6207#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6208#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6209#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6210#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 6211
a91de580
US
6212/* Pipe Output CSC */
6213#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
6214#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
6215#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
6216#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
6217#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
6218#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
6219#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
6220#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
6221#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
6222#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
6223#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
6224#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
6225
6226#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
6227#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
6228#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
6229#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
6230#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
6231#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
6232#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
6233#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
6234#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
6235#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
6236#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
6237#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
6238
6239#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
6240 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
6241 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
6242#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
6243 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
6244 _PIPE_B_OUTPUT_CSC_COEFF_BY)
6245#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
6246 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
6247 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
6248#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
6249 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
6250 _PIPE_B_OUTPUT_CSC_COEFF_BU)
6251#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
6252 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
6253 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
6254#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
6255 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
6256 _PIPE_B_OUTPUT_CSC_COEFF_BV)
6257#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
6258 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
6259 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
6260#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
6261 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
6262 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
6263#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
6264 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
6265 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
6266#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
6267 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
6268 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
6269#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
6270 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
6271 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
6272#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
6273 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
6274 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
6275
82cf435b
LL
6276/* pipe degamma/gamma LUTs on IVB+ */
6277#define _PAL_PREC_INDEX_A 0x4A400
6278#define _PAL_PREC_INDEX_B 0x4AC00
6279#define _PAL_PREC_INDEX_C 0x4B400
bb0409f4
VS
6280#define PAL_PREC_SPLIT_MODE REG_BIT(31)
6281#define PAL_PREC_AUTO_INCREMENT REG_BIT(15)
6282#define PAL_PREC_INDEX_VALUE_MASK REG_GENMASK(9, 0)
6283#define PAL_PREC_INDEX_VALUE(x) REG_FIELD_PREP(PAL_PREC_INDEX_VALUE_MASK, (x))
82cf435b
LL
6284#define _PAL_PREC_DATA_A 0x4A404
6285#define _PAL_PREC_DATA_B 0x4AC04
6286#define _PAL_PREC_DATA_C 0x4B404
732d578a 6287/* see PREC_PALETTE_* for the bits */
82cf435b
LL
6288#define _PAL_PREC_GC_MAX_A 0x4A410
6289#define _PAL_PREC_GC_MAX_B 0x4AC10
6290#define _PAL_PREC_GC_MAX_C 0x4B410
6291#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
6292#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
6293#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
6294#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
6295#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
6296#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
6297
6298#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
6299#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
413352f4
VS
6300#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) /* u1.16 */
6301#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) /* u3.16 */
6302#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4) /* glk+, u3.16 */
82cf435b 6303
9751bafc
ACO
6304#define _PRE_CSC_GAMC_INDEX_A 0x4A484
6305#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
6306#define _PRE_CSC_GAMC_INDEX_C 0x4B484
bb0409f4
VS
6307#define PRE_CSC_GAMC_AUTO_INCREMENT REG_BIT(10)
6308#define PRE_CSC_GAMC_INDEX_VALUE_MASK REG_GENMASK(7, 0)
6309#define PRE_CSC_GAMC_INDEX_VALUE(x) REG_FIELD_PREP(PRE_CSC_GAMC_INDEX_VALUE_MASK, (x))
9751bafc
ACO
6310#define _PRE_CSC_GAMC_DATA_A 0x4A488
6311#define _PRE_CSC_GAMC_DATA_B 0x4AC88
6312#define _PRE_CSC_GAMC_DATA_C 0x4B488
6313
6314#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
6315#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
6316
377c70ed
US
6317/* ICL Multi segmented gamma */
6318#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
6319#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
bb0409f4
VS
6320#define PAL_PREC_MULTI_SEG_AUTO_INCREMENT REG_BIT(15)
6321#define PAL_PREC_MULTI_SEG_INDEX_VALUE_MASK REG_GENMASK(4, 0)
6322#define PAL_PREC_MULTI_SEG_INDEX_VALUE(x) REG_FIELD_PREP(PAL_PREC_MULTI_SEG_INDEX_VALUE_MASK, (x))
377c70ed
US
6323
6324#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
6325#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
c136d7ef 6326/* see PREC_PALETTE_12P4_* for the bits */
377c70ed
US
6327
6328#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
6329 _PAL_PREC_MULTI_SEG_INDEX_A, \
6330 _PAL_PREC_MULTI_SEG_INDEX_B)
6331#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
6332 _PAL_PREC_MULTI_SEG_DATA_A, \
6333 _PAL_PREC_MULTI_SEG_DATA_B)
6334
6eba56f6
AG
6335#define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4)
6336
6337/* Plane CSC Registers */
6338#define _PLANE_CSC_RY_GY_1_A 0x70210
6339#define _PLANE_CSC_RY_GY_2_A 0x70310
6340
6341#define _PLANE_CSC_RY_GY_1_B 0x71210
6342#define _PLANE_CSC_RY_GY_2_B 0x71310
6343
6344#define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \
6345 _PLANE_CSC_RY_GY_1_B)
e39c76b2
CKB
6346#define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_2_A, \
6347 _PLANE_CSC_RY_GY_2_B)
6eba56f6
AG
6348#define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \
6349 _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \
6350 _PLANE_CSC_RY_GY_2(pipe) + (index) * 4)
6351
6352#define _PLANE_CSC_PREOFF_HI_1_A 0x70228
6353#define _PLANE_CSC_PREOFF_HI_2_A 0x70328
6354
6355#define _PLANE_CSC_PREOFF_HI_1_B 0x71228
6356#define _PLANE_CSC_PREOFF_HI_2_B 0x71328
6357
6358#define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \
6359 _PLANE_CSC_PREOFF_HI_1_B)
6360#define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \
6361 _PLANE_CSC_PREOFF_HI_2_B)
6362#define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \
6363 (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \
6364 (index) * 4)
6365
6366#define _PLANE_CSC_POSTOFF_HI_1_A 0x70234
6367#define _PLANE_CSC_POSTOFF_HI_2_A 0x70334
6368
6369#define _PLANE_CSC_POSTOFF_HI_1_B 0x71234
6370#define _PLANE_CSC_POSTOFF_HI_2_B 0x71334
6371
6372#define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \
6373 _PLANE_CSC_POSTOFF_HI_1_B)
6374#define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \
6375 _PLANE_CSC_POSTOFF_HI_2_B)
6376#define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \
6377 (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \
6378 (index) * 4)
6379
29dc3739
LL
6380/* pipe CSC & degamma/gamma LUTs on CHV */
6381#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
6382#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
6383#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
6384#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
6385#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
6386#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
59c676a2
VS
6387/* cgm degamma ldw */
6388#define CGM_PIPE_DEGAMMA_GREEN_LDW_MASK REG_GENMASK(29, 16)
6389#define CGM_PIPE_DEGAMMA_BLUE_LDW_MASK REG_GENMASK(13, 0)
6390/* cgm degamma udw */
6391#define CGM_PIPE_DEGAMMA_RED_UDW_MASK REG_GENMASK(13, 0)
29dc3739 6392#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
59c676a2
VS
6393/* cgm gamma ldw */
6394#define CGM_PIPE_GAMMA_GREEN_LDW_MASK REG_GENMASK(25, 16)
6395#define CGM_PIPE_GAMMA_BLUE_LDW_MASK REG_GENMASK(9, 0)
6396/* cgm gamma udw */
6397#define CGM_PIPE_GAMMA_RED_UDW_MASK REG_GENMASK(9, 0)
29dc3739
LL
6398#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
6399#define CGM_PIPE_MODE_GAMMA (1 << 2)
6400#define CGM_PIPE_MODE_CSC (1 << 1)
6401#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
6402
6403#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
6404#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
6405#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
6406#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
6407#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
6408#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
6409#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
6410#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
6411
6412#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
6413#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
6414#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
6415#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
6416#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
6417#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
6418#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
6419#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
6420
aec0246f
US
6421/* Gen4+ Timestamp and Pipe Frame time stamp registers */
6422#define GEN4_TIMESTAMP _MMIO(0x2358)
6423#define ILK_TIMESTAMP_HI _MMIO(0x70070)
6424#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
6425
dab91783
LL
6426#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
6427#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
6428#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
6429#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
6430#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
6431
6e889b1c 6432/* g4x+, except vlv/chv! */
aec0246f 6433#define _PIPE_FRMTMSTMP_A 0x70048
6e889b1c 6434#define _PIPE_FRMTMSTMP_B 0x71048
aec0246f 6435#define PIPE_FRMTMSTMP(pipe) \
6e889b1c
VS
6436 _MMIO_PIPE(pipe, _PIPE_FRMTMSTMP_A, _PIPE_FRMTMSTMP_B)
6437
6438/* g4x+, except vlv/chv! */
6439#define _PIPE_FLIPTMSTMP_A 0x7004C
6440#define _PIPE_FLIPTMSTMP_B 0x7104C
6441#define PIPE_FLIPTMSTMP(pipe) \
6442 _MMIO_PIPE(pipe, _PIPE_FLIPTMSTMP_A, _PIPE_FLIPTMSTMP_B)
6443
6444/* tgl+ */
6445#define _PIPE_FLIPDONETMSTMP_A 0x70054
6446#define _PIPE_FLIPDONETMSTMP_B 0x71054
6447#define PIPE_FLIPDONETIMSTMP(pipe) \
6448 _MMIO_PIPE(pipe, _PIPE_FLIPDONETMSTMP_A, _PIPE_FLIPDONETMSTMP_B)
aec0246f 6449
c931ef00
VS
6450#define _VLV_PIPE_MSA_MISC_A 0x70048
6451#define VLV_PIPE_MSA_MISC(pipe) \
6452 _MMIO_PIPE2(pipe, _VLV_PIPE_MSA_MISC_A)
6453#define VLV_MSA_MISC1_HW_ENABLE REG_BIT(31)
6454#define VLV_MSA_MISC1_SW_S3D_MASK REG_GENMASK(2, 0) /* MSA MISC1 3:1 */
6455
dbb2ffbf
AI
6456#define GGC _MMIO(0x108040)
6457#define GMS_MASK REG_GENMASK(15, 8)
6458#define GGMS_MASK REG_GENMASK(7, 6)
6459
7f2aa5b3 6460#define GEN12_GSMBASE _MMIO(0x108100)
d57d4a1d 6461#define GEN12_DSMBASE _MMIO(0x1080C0)
e5f415bf 6462#define GEN12_BDSM_MASK REG_GENMASK64(63, 20)
7f2aa5b3 6463
d73dd1f4 6464#define XEHP_CLOCK_GATE_DIS _MMIO(0x101014)
645cc0b9
MR
6465#define SGSI_SIDECLK_DIS REG_BIT(17)
6466#define SGGI_DIS REG_BIT(15)
d73dd1f4
SS
6467#define SGR_DIS REG_BIT(13)
6468
ad186f3f
PZ
6469#define _ICL_PHY_MISC_A 0x64C00
6470#define _ICL_PHY_MISC_B 0x64C04
d1af7b6f
JH
6471#define _DG2_PHY_MISC_TC1 0x64C14 /* TC1="PHY E" but offset as if "PHY F" */
6472#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, _ICL_PHY_MISC_B)
6473#define DG2_PHY_MISC(port) ((port) == PHY_E ? _MMIO(_DG2_PHY_MISC_TC1) : \
6474 ICL_PHY_MISC(port))
bdeb18db 6475#define ICL_PHY_MISC_MUX_DDID (1 << 28)
ad186f3f 6476#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
a6a12811 6477#define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
ad186f3f 6478
0caf6257
AS
6479#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
6480#define MODULAR_FIA_MASK (1 << 4)
31d9ae9d
JRS
6481#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
6482#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
6483#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
6484#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
6485#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
b9fcddab 6486
0caf6257 6487#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
31d9ae9d 6488#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
39d1e234 6489
0caf6257 6490#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
31d9ae9d 6491#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
39d1e234 6492
3b51be4e
CT
6493#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
6494#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
6495#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
6496#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
6497
55ce306c
JRS
6498#define _TCSS_DDI_STATUS_1 0x161500
6499#define _TCSS_DDI_STATUS_2 0x161504
6500#define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
6501 _TCSS_DDI_STATUS_1, \
6502 _TCSS_DDI_STATUS_2))
6503#define TCSS_DDI_STATUS_READY REG_BIT(2)
6504#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
6505#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
6506
a36e7dc0
CT
6507#define PRIMARY_SPI_TRIGGER _MMIO(0x102040)
6508#define PRIMARY_SPI_ADDRESS _MMIO(0x102080)
6509#define PRIMARY_SPI_REGIONID _MMIO(0x102084)
6510#define SPI_STATIC_REGIONS _MMIO(0x102090)
6511#define OPTIONROM_SPI_REGIONID_MASK REG_GENMASK(7, 0)
6512#define OROM_OFFSET _MMIO(0x1020c0)
6513#define OROM_OFFSET_MASK REG_GENMASK(20, 16)
6514
41c70d2b
JRS
6515#define CLKREQ_POLICY _MMIO(0x101038)
6516#define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
6517
641dd82f
JRS
6518#define CLKGATE_DIS_MISC _MMIO(0x46534)
6519#define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21)
6520
47d4ae21
JRS
6521#define _MTL_CLKGATE_DIS_TRANS_A 0x604E8
6522#define _MTL_CLKGATE_DIS_TRANS_B 0x614E8
6523#define MTL_CLKGATE_DIS_TRANS(trans) _MMIO_TRANS2(trans, _MTL_CLKGATE_DIS_TRANS_A)
6524#define MTL_CLKGATE_DIS_TRANS_DMASC_GATING_DIS REG_BIT(7)
6525
825477e7
RS
6526#define MTL_MEM_SS_INFO_GLOBAL _MMIO(0x45700)
6527#define MTL_N_OF_ENABLED_QGV_POINTS_MASK REG_GENMASK(11, 8)
6528#define MTL_N_OF_POPULATED_CH_MASK REG_GENMASK(7, 4)
6529#define MTL_DDR_TYPE_MASK REG_GENMASK(3, 0)
6530
ff168b37
VG
6531#define MTL_MEM_SS_INFO_QGV_POINT_OFFSET 0x45710
6532#define MTL_MEM_SS_INFO_QGV_POINT_LOW(point) _MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8)
825477e7
RS
6533#define MTL_TRCD_MASK REG_GENMASK(31, 24)
6534#define MTL_TRP_MASK REG_GENMASK(23, 16)
6535#define MTL_DCLK_MASK REG_GENMASK(15, 0)
6536
ff168b37 6537#define MTL_MEM_SS_INFO_QGV_POINT_HIGH(point) _MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8 + 4)
825477e7
RS
6538#define MTL_TRAS_MASK REG_GENMASK(16, 8)
6539#define MTL_TRDPRE_MASK REG_GENMASK(7, 0)
6540
c2c70752
MR
6541#define MTL_MEDIA_GSI_BASE 0x380000
6542
585fb111 6543#endif /* _I915_REG_H_ */