drm/i915/cnl: Removing missing DDI_E bits from CNL.
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
ce64645d
JN
51#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
52
5eddb70b 53#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 54#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 55#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
56#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
57#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
58#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 59#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 60#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
62#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
63#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
64#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
4557c607
RV
65#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
66#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
67 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
ce64645d 68#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 69#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 70
98533251
DL
71#define _MASKED_FIELD(mask, value) ({ \
72 if (__builtin_constant_p(mask)) \
73 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
74 if (__builtin_constant_p(value)) \
75 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
76 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
77 BUILD_BUG_ON_MSG((value) & ~(mask), \
78 "Incorrect value for mask"); \
79 (mask) << 16 | (value); })
80#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
81#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
82
237ae7c7 83/* Engine ID */
98533251 84
237ae7c7
MW
85#define RCS_HW 0
86#define VCS_HW 1
87#define BCS_HW 2
88#define VECS_HW 3
89#define VCS2_HW 4
6b26c86d 90
0908180b
DCS
91/* Engine class */
92
93#define RENDER_CLASS 0
94#define VIDEO_DECODE_CLASS 1
95#define VIDEO_ENHANCEMENT_CLASS 2
96#define COPY_ENGINE_CLASS 3
97#define OTHER_CLASS 4
98
585fb111
JB
99/* PCI config space */
100
e10fa551
JL
101#define MCHBAR_I915 0x44
102#define MCHBAR_I965 0x48
103#define MCHBAR_SIZE (4 * 4096)
104
105#define DEVEN 0x54
106#define DEVEN_MCHBAR_EN (1 << 28)
107
40006c43 108/* BSM in include/drm/i915_drm.h */
e10fa551 109
1b1d2716
VS
110#define HPLLCC 0xc0 /* 85x only */
111#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
112#define GC_CLOCK_133_200 (0 << 0)
113#define GC_CLOCK_100_200 (1 << 0)
114#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
115#define GC_CLOCK_133_266 (3 << 0)
116#define GC_CLOCK_133_200_2 (4 << 0)
117#define GC_CLOCK_133_266_2 (5 << 0)
118#define GC_CLOCK_166_266 (6 << 0)
119#define GC_CLOCK_166_250 (7 << 0)
120
e10fa551
JL
121#define I915_GDRST 0xc0 /* PCI config register */
122#define GRDOM_FULL (0 << 2)
123#define GRDOM_RENDER (1 << 2)
124#define GRDOM_MEDIA (3 << 2)
125#define GRDOM_MASK (3 << 2)
126#define GRDOM_RESET_STATUS (1 << 1)
127#define GRDOM_RESET_ENABLE (1 << 0)
128
8fdded82
VS
129/* BSpec only has register offset, PCI device and bit found empirically */
130#define I830_CLOCK_GATE 0xc8 /* device 0 */
131#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
132
e10fa551
JL
133#define GCDGMBUS 0xcc
134
f97108d1 135#define GCFGC2 0xda
585fb111
JB
136#define GCFGC 0xf0 /* 915+ only */
137#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
138#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 139#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
140#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
141#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
142#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
143#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
144#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
145#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 146#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
147#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
148#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
149#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
150#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
151#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
152#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
153#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
154#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
155#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
156#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
157#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
158#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
159#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
160#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
161#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
162#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
163#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
164#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
165#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 166
e10fa551
JL
167#define ASLE 0xe4
168#define ASLS 0xfc
169
170#define SWSCI 0xe8
171#define SWSCI_SCISEL (1 << 15)
172#define SWSCI_GSSCIE (1 << 0)
173
174#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 175
585fb111 176
f0f59a00 177#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
178#define ILK_GRDOM_FULL (0<<1)
179#define ILK_GRDOM_RENDER (1<<1)
180#define ILK_GRDOM_MEDIA (3<<1)
181#define ILK_GRDOM_MASK (3<<1)
182#define ILK_GRDOM_RESET_ENABLE (1<<0)
183
f0f59a00 184#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
185#define GEN6_MBC_SNPCR_SHIFT 21
186#define GEN6_MBC_SNPCR_MASK (3<<21)
187#define GEN6_MBC_SNPCR_MAX (0<<21)
188#define GEN6_MBC_SNPCR_MED (1<<21)
189#define GEN6_MBC_SNPCR_LOW (2<<21)
190#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
191
f0f59a00
VS
192#define VLV_G3DCTL _MMIO(0x9024)
193#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 194
f0f59a00 195#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
196#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
197#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
198#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
199#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
200#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
201
f0f59a00 202#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
203#define GEN6_GRDOM_FULL (1 << 0)
204#define GEN6_GRDOM_RENDER (1 << 1)
205#define GEN6_GRDOM_MEDIA (1 << 2)
206#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 207#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 208#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 209#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 210
bbdc070a
DG
211#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
212#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
213#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
214#define PP_DIR_DCLV_2G 0xffffffff
215
bbdc070a
DG
216#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
217#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 218
f0f59a00 219#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
220#define GEN8_RPCS_ENABLE (1 << 31)
221#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
222#define GEN8_RPCS_S_CNT_SHIFT 15
223#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
224#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
225#define GEN8_RPCS_SS_CNT_SHIFT 8
226#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
227#define GEN8_RPCS_EU_MAX_SHIFT 4
228#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
229#define GEN8_RPCS_EU_MIN_SHIFT 0
230#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
231
f89823c2
LL
232#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
233/* HSW only */
234#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
235#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
236#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
237#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
238/* HSW+ */
239#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
240#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
241#define HSW_RCS_INHIBIT (1 << 8)
242/* Gen8 */
243#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
244#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
245#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
246#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
247#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
248#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
249#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
250#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
251#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
252#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
253
f0f59a00 254#define GAM_ECOCHK _MMIO(0x4090)
81e231af 255#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 256#define ECOCHK_SNB_BIT (1<<10)
6381b550 257#define ECOCHK_DIS_TLB (1<<8)
e3dff585 258#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
259#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
260#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
261#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
262#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
263#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
264#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
265#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 266
b033bb6d
MK
267#define GEN8_CONFIG0 _MMIO(0xD00)
268#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
269
f0f59a00 270#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 271#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
272#define ECOBITS_PPGTT_CACHE64B (3<<8)
273#define ECOBITS_PPGTT_CACHE4B (0<<8)
274
f0f59a00 275#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
276#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
277
f0f59a00 278#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
279#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
280#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
281#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
282#define GEN6_STOLEN_RESERVED_1M (0 << 4)
283#define GEN6_STOLEN_RESERVED_512K (1 << 4)
284#define GEN6_STOLEN_RESERVED_256K (2 << 4)
285#define GEN6_STOLEN_RESERVED_128K (3 << 4)
286#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
287#define GEN7_STOLEN_RESERVED_1M (0 << 5)
288#define GEN7_STOLEN_RESERVED_256K (1 << 5)
289#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
290#define GEN8_STOLEN_RESERVED_1M (0 << 7)
291#define GEN8_STOLEN_RESERVED_2M (1 << 7)
292#define GEN8_STOLEN_RESERVED_4M (2 << 7)
293#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 294
585fb111
JB
295/* VGA stuff */
296
297#define VGA_ST01_MDA 0x3ba
298#define VGA_ST01_CGA 0x3da
299
f0f59a00 300#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
301#define VGA_MSR_WRITE 0x3c2
302#define VGA_MSR_READ 0x3cc
303#define VGA_MSR_MEM_EN (1<<1)
304#define VGA_MSR_CGA_MODE (1<<0)
305
5434fd92 306#define VGA_SR_INDEX 0x3c4
f930ddd0 307#define SR01 1
5434fd92 308#define VGA_SR_DATA 0x3c5
585fb111
JB
309
310#define VGA_AR_INDEX 0x3c0
311#define VGA_AR_VID_EN (1<<5)
312#define VGA_AR_DATA_WRITE 0x3c0
313#define VGA_AR_DATA_READ 0x3c1
314
315#define VGA_GR_INDEX 0x3ce
316#define VGA_GR_DATA 0x3cf
317/* GR05 */
318#define VGA_GR_MEM_READ_MODE_SHIFT 3
319#define VGA_GR_MEM_READ_MODE_PLANE 1
320/* GR06 */
321#define VGA_GR_MEM_MODE_MASK 0xc
322#define VGA_GR_MEM_MODE_SHIFT 2
323#define VGA_GR_MEM_A0000_AFFFF 0
324#define VGA_GR_MEM_A0000_BFFFF 1
325#define VGA_GR_MEM_B0000_B7FFF 2
326#define VGA_GR_MEM_B0000_BFFFF 3
327
328#define VGA_DACMASK 0x3c6
329#define VGA_DACRX 0x3c7
330#define VGA_DACWX 0x3c8
331#define VGA_DACDATA 0x3c9
332
333#define VGA_CR_INDEX_MDA 0x3b4
334#define VGA_CR_DATA_MDA 0x3b5
335#define VGA_CR_INDEX_CGA 0x3d4
336#define VGA_CR_DATA_CGA 0x3d5
337
351e3db2
BV
338/*
339 * Instruction field definitions used by the command parser
340 */
341#define INSTR_CLIENT_SHIFT 29
351e3db2
BV
342#define INSTR_MI_CLIENT 0x0
343#define INSTR_BC_CLIENT 0x2
344#define INSTR_RC_CLIENT 0x3
345#define INSTR_SUBCLIENT_SHIFT 27
346#define INSTR_SUBCLIENT_MASK 0x18000000
347#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
348#define INSTR_26_TO_24_MASK 0x7000000
349#define INSTR_26_TO_24_SHIFT 24
351e3db2 350
585fb111
JB
351/*
352 * Memory interface instructions used by the kernel
353 */
354#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
355/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
356#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
357
358#define MI_NOOP MI_INSTR(0, 0)
359#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
360#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 361#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
362#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
363#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
364#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
365#define MI_FLUSH MI_INSTR(0x04, 0)
366#define MI_READ_FLUSH (1 << 0)
367#define MI_EXE_FLUSH (1 << 1)
368#define MI_NO_WRITE_FLUSH (1 << 2)
369#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
370#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 371#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
372#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
373#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
374#define MI_ARB_ENABLE (1<<0)
375#define MI_ARB_DISABLE (0<<0)
585fb111 376#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
377#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
378#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 379#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 380#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
381#define MI_OVERLAY_CONTINUE (0x0<<21)
382#define MI_OVERLAY_ON (0x1<<21)
383#define MI_OVERLAY_OFF (0x2<<21)
585fb111 384#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 385#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 386#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 387#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
388/* IVB has funny definitions for which plane to flip. */
389#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
390#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
391#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
392#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
393#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
394#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
395/* SKL ones */
396#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
397#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
398#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
399#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
400#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
401#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
402#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
403#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
404#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 405#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
406#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
407#define MI_SEMAPHORE_UPDATE (1<<21)
408#define MI_SEMAPHORE_COMPARE (1<<20)
409#define MI_SEMAPHORE_REGISTER (1<<18)
410#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
411#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
412#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
413#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
414#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
415#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
416#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
417#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
418#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
419#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
420#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
421#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
422#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
423#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
424#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
425#define MI_MM_SPACE_GTT (1<<8)
426#define MI_MM_SPACE_PHYSICAL (0<<8)
427#define MI_SAVE_EXT_STATE_EN (1<<3)
428#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 429#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 430#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
431#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
432#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
433#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
434#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
435#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
436#define MI_SEMAPHORE_POLL (1<<15)
437#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 438#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
439#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
440#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
441#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
442#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
443#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
444/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
445 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
446 * simply ignores the register load under certain conditions.
447 * - One can actually load arbitrary many arbitrary registers: Simply issue x
448 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
449 */
7ec55f46 450#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 451#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
452#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
453#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 454#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 455#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
456#define MI_FLUSH_DW_STORE_INDEX (1<<21)
457#define MI_INVALIDATE_TLB (1<<18)
458#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 459#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 460#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
461#define MI_INVALIDATE_BSD (1<<7)
462#define MI_FLUSH_DW_USE_GTT (1<<2)
463#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
464#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
465#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 466#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
467#define MI_BATCH_NON_SECURE (1)
468/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 469#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 470#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 471#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 472#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 473#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 474#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 475#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 476
f0f59a00
VS
477#define MI_PREDICATE_SRC0 _MMIO(0x2400)
478#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
479#define MI_PREDICATE_SRC1 _MMIO(0x2408)
480#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 481
f0f59a00 482#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
483#define LOWER_SLICE_ENABLED (1<<0)
484#define LOWER_SLICE_DISABLED (0<<0)
485
585fb111
JB
486/*
487 * 3D instructions used by the kernel
488 */
489#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
490
33e141ed 491#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
492#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
493#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
494#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
495#define SC_UPDATE_SCISSOR (0x1<<1)
496#define SC_ENABLE_MASK (0x1<<0)
497#define SC_ENABLE (0x1<<0)
498#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
499#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
500#define SCI_YMIN_MASK (0xffff<<16)
501#define SCI_XMIN_MASK (0xffff<<0)
502#define SCI_YMAX_MASK (0xffff<<16)
503#define SCI_XMAX_MASK (0xffff<<0)
504#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
505#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
506#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
507#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
508#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
509#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
510#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
511#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
512#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
513
514#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
515#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
516#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
517#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
518#define BLT_WRITE_A (2<<20)
519#define BLT_WRITE_RGB (1<<20)
520#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
521#define BLT_DEPTH_8 (0<<24)
522#define BLT_DEPTH_16_565 (1<<24)
523#define BLT_DEPTH_16_1555 (2<<24)
524#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
525#define BLT_ROP_SRC_COPY (0xcc<<16)
526#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
527#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
528#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
529#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
530#define ASYNC_FLIP (1<<22)
531#define DISPLAY_PLANE_A (0<<20)
532#define DISPLAY_PLANE_B (1<<20)
68d97538 533#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 534#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 535#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 536#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 537#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 538#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 539#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 540#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 541#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 542#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
543#define PIPE_CONTROL_DEPTH_STALL (1<<13)
544#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 545#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
546#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
547#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
548#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
549#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 550#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 551#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
552#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
553#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
554#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 555#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 556#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 557#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 558
3a6fa984
BV
559/*
560 * Commands used only by the command parser
561 */
562#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
563#define MI_ARB_CHECK MI_INSTR(0x05, 0)
564#define MI_RS_CONTROL MI_INSTR(0x06, 0)
565#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
566#define MI_PREDICATE MI_INSTR(0x0C, 0)
567#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
568#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 569#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
570#define MI_URB_CLEAR MI_INSTR(0x19, 0)
571#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
572#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
573#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
574#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
575#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
576#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
577#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
578#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
579#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
580
581#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
582#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
583#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
584#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
585#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
586#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
587#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
588 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
589#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
590 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
591#define GFX_OP_3DSTATE_SO_DECL_LIST \
592 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
593
594#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
595 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
596#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
597 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
598#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
599 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
600#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
601 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
602#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
603 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
604
605#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
606
607#define COLOR_BLT ((0x2<<29)|(0x40<<22))
608#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 609
5947de9b
BV
610/*
611 * Registers used only by the command parser
612 */
f0f59a00
VS
613#define BCS_SWCTRL _MMIO(0x22200)
614
615#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
616#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
617#define HS_INVOCATION_COUNT _MMIO(0x2300)
618#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
619#define DS_INVOCATION_COUNT _MMIO(0x2308)
620#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
621#define IA_VERTICES_COUNT _MMIO(0x2310)
622#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
623#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
624#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
625#define VS_INVOCATION_COUNT _MMIO(0x2320)
626#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
627#define GS_INVOCATION_COUNT _MMIO(0x2328)
628#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
629#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
630#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
631#define CL_INVOCATION_COUNT _MMIO(0x2338)
632#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
633#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
634#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
635#define PS_INVOCATION_COUNT _MMIO(0x2348)
636#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
637#define PS_DEPTH_COUNT _MMIO(0x2350)
638#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
639
640/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
641#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
642#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 643
f0f59a00
VS
644#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
645#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 646
f0f59a00
VS
647#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
648#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
649#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
650#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
651#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
652#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 653
f0f59a00
VS
654#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
655#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
656#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 657
1b85066b
JJ
658/* There are the 16 64-bit CS General Purpose Registers */
659#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
660#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
661
a941795a 662#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
663#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
664#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
665#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
666#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
667#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
668#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
669#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
670#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
671#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
672#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
673#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
674#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
675#define GEN7_OACONTROL_FORMAT_SHIFT 2
676#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
677#define GEN7_OACONTROL_ENABLE (1<<0)
678
679#define GEN8_OACTXID _MMIO(0x2364)
680
19f81df2
RB
681#define GEN8_OA_DEBUG _MMIO(0x2B04)
682#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
683#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
684#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
685#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
686
d7965152
RB
687#define GEN8_OACONTROL _MMIO(0x2B00)
688#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
689#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
690#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
691#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
692#define GEN8_OA_REPORT_FORMAT_SHIFT 2
693#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
694#define GEN8_OA_COUNTER_ENABLE (1<<0)
695
696#define GEN8_OACTXCONTROL _MMIO(0x2360)
697#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
698#define GEN8_OA_TIMER_PERIOD_SHIFT 2
699#define GEN8_OA_TIMER_ENABLE (1<<1)
700#define GEN8_OA_COUNTER_RESUME (1<<0)
701
702#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
703#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
704#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
705#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
706#define GEN7_OABUFFER_RESUME (1<<0)
707
19f81df2 708#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
709#define GEN8_OABUFFER _MMIO(0x2b14)
710
711#define GEN7_OASTATUS1 _MMIO(0x2364)
712#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
713#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
714#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
715#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
716
717#define GEN7_OASTATUS2 _MMIO(0x2368)
718#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
719
720#define GEN8_OASTATUS _MMIO(0x2b08)
721#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
722#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
723#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
724#define GEN8_OASTATUS_REPORT_LOST (1<<0)
725
726#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 727#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 728#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 729#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
730
731#define OABUFFER_SIZE_128K (0<<3)
732#define OABUFFER_SIZE_256K (1<<3)
733#define OABUFFER_SIZE_512K (2<<3)
734#define OABUFFER_SIZE_1M (3<<3)
735#define OABUFFER_SIZE_2M (4<<3)
736#define OABUFFER_SIZE_4M (5<<3)
737#define OABUFFER_SIZE_8M (6<<3)
738#define OABUFFER_SIZE_16M (7<<3)
739
740#define OA_MEM_SELECT_GGTT (1<<0)
741
19f81df2
RB
742/*
743 * Flexible, Aggregate EU Counter Registers.
744 * Note: these aren't contiguous
745 */
d7965152 746#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
747#define EU_PERF_CNTL1 _MMIO(0xe558)
748#define EU_PERF_CNTL2 _MMIO(0xe658)
749#define EU_PERF_CNTL3 _MMIO(0xe758)
750#define EU_PERF_CNTL4 _MMIO(0xe45c)
751#define EU_PERF_CNTL5 _MMIO(0xe55c)
752#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 753
d7965152
RB
754/*
755 * OA Boolean state
756 */
757
d7965152
RB
758#define OASTARTTRIG1 _MMIO(0x2710)
759#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
760#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
761
762#define OASTARTTRIG2 _MMIO(0x2714)
763#define OASTARTTRIG2_INVERT_A_0 (1<<0)
764#define OASTARTTRIG2_INVERT_A_1 (1<<1)
765#define OASTARTTRIG2_INVERT_A_2 (1<<2)
766#define OASTARTTRIG2_INVERT_A_3 (1<<3)
767#define OASTARTTRIG2_INVERT_A_4 (1<<4)
768#define OASTARTTRIG2_INVERT_A_5 (1<<5)
769#define OASTARTTRIG2_INVERT_A_6 (1<<6)
770#define OASTARTTRIG2_INVERT_A_7 (1<<7)
771#define OASTARTTRIG2_INVERT_A_8 (1<<8)
772#define OASTARTTRIG2_INVERT_A_9 (1<<9)
773#define OASTARTTRIG2_INVERT_A_10 (1<<10)
774#define OASTARTTRIG2_INVERT_A_11 (1<<11)
775#define OASTARTTRIG2_INVERT_A_12 (1<<12)
776#define OASTARTTRIG2_INVERT_A_13 (1<<13)
777#define OASTARTTRIG2_INVERT_A_14 (1<<14)
778#define OASTARTTRIG2_INVERT_A_15 (1<<15)
779#define OASTARTTRIG2_INVERT_B_0 (1<<16)
780#define OASTARTTRIG2_INVERT_B_1 (1<<17)
781#define OASTARTTRIG2_INVERT_B_2 (1<<18)
782#define OASTARTTRIG2_INVERT_B_3 (1<<19)
783#define OASTARTTRIG2_INVERT_C_0 (1<<20)
784#define OASTARTTRIG2_INVERT_C_1 (1<<21)
785#define OASTARTTRIG2_INVERT_D_0 (1<<22)
786#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
787#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
788#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
789#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
790#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
791#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
792
793#define OASTARTTRIG3 _MMIO(0x2718)
794#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
795#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
796#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
797#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
798#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
799#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
800#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
801#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
802#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
803
804#define OASTARTTRIG4 _MMIO(0x271c)
805#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
806#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
807#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
808#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
809#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
810#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
811#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
812#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
813#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
814
815#define OASTARTTRIG5 _MMIO(0x2720)
816#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
817#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
818
819#define OASTARTTRIG6 _MMIO(0x2724)
820#define OASTARTTRIG6_INVERT_A_0 (1<<0)
821#define OASTARTTRIG6_INVERT_A_1 (1<<1)
822#define OASTARTTRIG6_INVERT_A_2 (1<<2)
823#define OASTARTTRIG6_INVERT_A_3 (1<<3)
824#define OASTARTTRIG6_INVERT_A_4 (1<<4)
825#define OASTARTTRIG6_INVERT_A_5 (1<<5)
826#define OASTARTTRIG6_INVERT_A_6 (1<<6)
827#define OASTARTTRIG6_INVERT_A_7 (1<<7)
828#define OASTARTTRIG6_INVERT_A_8 (1<<8)
829#define OASTARTTRIG6_INVERT_A_9 (1<<9)
830#define OASTARTTRIG6_INVERT_A_10 (1<<10)
831#define OASTARTTRIG6_INVERT_A_11 (1<<11)
832#define OASTARTTRIG6_INVERT_A_12 (1<<12)
833#define OASTARTTRIG6_INVERT_A_13 (1<<13)
834#define OASTARTTRIG6_INVERT_A_14 (1<<14)
835#define OASTARTTRIG6_INVERT_A_15 (1<<15)
836#define OASTARTTRIG6_INVERT_B_0 (1<<16)
837#define OASTARTTRIG6_INVERT_B_1 (1<<17)
838#define OASTARTTRIG6_INVERT_B_2 (1<<18)
839#define OASTARTTRIG6_INVERT_B_3 (1<<19)
840#define OASTARTTRIG6_INVERT_C_0 (1<<20)
841#define OASTARTTRIG6_INVERT_C_1 (1<<21)
842#define OASTARTTRIG6_INVERT_D_0 (1<<22)
843#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
844#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
845#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
846#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
847#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
848#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
849
850#define OASTARTTRIG7 _MMIO(0x2728)
851#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
852#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
853#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
854#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
855#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
856#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
857#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
858#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
859#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
860
861#define OASTARTTRIG8 _MMIO(0x272c)
862#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
863#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
864#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
865#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
866#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
867#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
868#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
869#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
870#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
871
7853d92e
LL
872#define OAREPORTTRIG1 _MMIO(0x2740)
873#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
874#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
875
876#define OAREPORTTRIG2 _MMIO(0x2744)
877#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
878#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
879#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
880#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
881#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
882#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
883#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
884#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
885#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
886#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
887#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
888#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
889#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
890#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
891#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
892#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
893#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
894#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
895#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
896#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
897#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
898#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
899#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
900#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
901#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
902
903#define OAREPORTTRIG3 _MMIO(0x2748)
904#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
905#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
906#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
907#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
908#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
909#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
910#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
911#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
912#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
913
914#define OAREPORTTRIG4 _MMIO(0x274c)
915#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
916#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
917#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
918#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
919#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
920#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
921#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
922#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
923#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
924
925#define OAREPORTTRIG5 _MMIO(0x2750)
926#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
927#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
928
929#define OAREPORTTRIG6 _MMIO(0x2754)
930#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
931#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
932#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
933#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
934#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
935#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
936#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
937#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
938#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
939#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
940#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
941#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
942#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
943#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
944#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
945#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
946#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
947#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
948#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
949#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
950#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
951#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
952#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
953#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
954#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
955
956#define OAREPORTTRIG7 _MMIO(0x2758)
957#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
958#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
959#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
960#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
961#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
962#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
963#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
964#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
965#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
966
967#define OAREPORTTRIG8 _MMIO(0x275c)
968#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
969#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
970#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
971#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
972#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
973#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
974#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
975#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
976#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
977
d7965152
RB
978/* CECX_0 */
979#define OACEC_COMPARE_LESS_OR_EQUAL 6
980#define OACEC_COMPARE_NOT_EQUAL 5
981#define OACEC_COMPARE_LESS_THAN 4
982#define OACEC_COMPARE_GREATER_OR_EQUAL 3
983#define OACEC_COMPARE_EQUAL 2
984#define OACEC_COMPARE_GREATER_THAN 1
985#define OACEC_COMPARE_ANY_EQUAL 0
986
987#define OACEC_COMPARE_VALUE_MASK 0xffff
988#define OACEC_COMPARE_VALUE_SHIFT 3
989
990#define OACEC_SELECT_NOA (0<<19)
991#define OACEC_SELECT_PREV (1<<19)
992#define OACEC_SELECT_BOOLEAN (2<<19)
993
994/* CECX_1 */
995#define OACEC_MASK_MASK 0xffff
996#define OACEC_CONSIDERATIONS_MASK 0xffff
997#define OACEC_CONSIDERATIONS_SHIFT 16
998
999#define OACEC0_0 _MMIO(0x2770)
1000#define OACEC0_1 _MMIO(0x2774)
1001#define OACEC1_0 _MMIO(0x2778)
1002#define OACEC1_1 _MMIO(0x277c)
1003#define OACEC2_0 _MMIO(0x2780)
1004#define OACEC2_1 _MMIO(0x2784)
1005#define OACEC3_0 _MMIO(0x2788)
1006#define OACEC3_1 _MMIO(0x278c)
1007#define OACEC4_0 _MMIO(0x2790)
1008#define OACEC4_1 _MMIO(0x2794)
1009#define OACEC5_0 _MMIO(0x2798)
1010#define OACEC5_1 _MMIO(0x279c)
1011#define OACEC6_0 _MMIO(0x27a0)
1012#define OACEC6_1 _MMIO(0x27a4)
1013#define OACEC7_0 _MMIO(0x27a8)
1014#define OACEC7_1 _MMIO(0x27ac)
1015
f89823c2
LL
1016/* OA perf counters */
1017#define OA_PERFCNT1_LO _MMIO(0x91B8)
1018#define OA_PERFCNT1_HI _MMIO(0x91BC)
1019#define OA_PERFCNT2_LO _MMIO(0x91C0)
1020#define OA_PERFCNT2_HI _MMIO(0x91C4)
1021
1022#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1023#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1024
1025/* RPM unit config (Gen8+) */
1026#define RPM_CONFIG0 _MMIO(0x0D00)
1027#define RPM_CONFIG1 _MMIO(0x0D04)
1028
1029/* RPC unit config (Gen8+) */
1030#define RPM_CONFIG _MMIO(0x0D08)
1031
1032/* NOA (Gen8+) */
1033#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1034
1035#define MICRO_BP0_0 _MMIO(0x9800)
1036#define MICRO_BP0_2 _MMIO(0x9804)
1037#define MICRO_BP0_1 _MMIO(0x9808)
1038
1039#define MICRO_BP1_0 _MMIO(0x980C)
1040#define MICRO_BP1_2 _MMIO(0x9810)
1041#define MICRO_BP1_1 _MMIO(0x9814)
1042
1043#define MICRO_BP2_0 _MMIO(0x9818)
1044#define MICRO_BP2_2 _MMIO(0x981C)
1045#define MICRO_BP2_1 _MMIO(0x9820)
1046
1047#define MICRO_BP3_0 _MMIO(0x9824)
1048#define MICRO_BP3_2 _MMIO(0x9828)
1049#define MICRO_BP3_1 _MMIO(0x982C)
1050
1051#define MICRO_BP_TRIGGER _MMIO(0x9830)
1052#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1053#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1054#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1055
1056#define GDT_CHICKEN_BITS _MMIO(0x9840)
1057#define GT_NOA_ENABLE 0x00000080
1058
1059#define NOA_DATA _MMIO(0x986C)
1060#define NOA_WRITE _MMIO(0x9888)
180b813c 1061
220375aa
BV
1062#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1063#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1064#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1065
dc96e9b8
CW
1066/*
1067 * Reset registers
1068 */
f0f59a00 1069#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
1070#define DEBUG_RESET_FULL (1<<7)
1071#define DEBUG_RESET_RENDER (1<<8)
1072#define DEBUG_RESET_DISPLAY (1<<9)
1073
57f350b6 1074/*
5a09ae9f
JN
1075 * IOSF sideband
1076 */
f0f59a00 1077#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1078#define IOSF_DEVFN_SHIFT 24
1079#define IOSF_OPCODE_SHIFT 16
1080#define IOSF_PORT_SHIFT 8
1081#define IOSF_BYTE_ENABLES_SHIFT 4
1082#define IOSF_BAR_SHIFT 1
1083#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
1084#define IOSF_PORT_BUNIT 0x03
1085#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1086#define IOSF_PORT_NC 0x11
1087#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1088#define IOSF_PORT_GPIO_NC 0x13
1089#define IOSF_PORT_CCK 0x14
4688d45f
JN
1090#define IOSF_PORT_DPIO_2 0x1a
1091#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1092#define IOSF_PORT_GPIO_SC 0x48
1093#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1094#define IOSF_PORT_CCU 0xa9
7071af97
JN
1095#define CHV_IOSF_PORT_GPIO_N 0x13
1096#define CHV_IOSF_PORT_GPIO_SE 0x48
1097#define CHV_IOSF_PORT_GPIO_E 0xa8
1098#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1099#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1100#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1101
30a970c6
JB
1102/* See configdb bunit SB addr map */
1103#define BUNIT_REG_BISOC 0x11
1104
30a970c6 1105#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1106#define DSPFREQSTAT_SHIFT_CHV 24
1107#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1108#define DSPFREQGUAR_SHIFT_CHV 8
1109#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1110#define DSPFREQSTAT_SHIFT 30
1111#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1112#define DSPFREQGUAR_SHIFT 14
1113#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1114#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1115#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1116#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1117#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1118#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1119#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1120#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1121#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1122#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1123#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1124#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1125#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1126#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1127#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1128#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1129
438b8dc4
ID
1130/**
1131 * i915_power_well_id:
1132 *
1133 * Platform specific IDs used to look up power wells and - except for custom
1134 * power wells - to define request/status register flag bit positions. As such
1135 * the set of IDs on a given platform must be unique and except for custom
1136 * power wells their value must stay fixed.
1137 */
1138enum i915_power_well_id {
120b56a2
ID
1139 /*
1140 * I830
1141 * - custom power well
1142 */
1143 I830_DISP_PW_PIPES = 0,
1144
438b8dc4
ID
1145 /*
1146 * VLV/CHV
1147 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1148 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1149 */
a30180a5
ID
1150 PUNIT_POWER_WELL_RENDER = 0,
1151 PUNIT_POWER_WELL_MEDIA = 1,
1152 PUNIT_POWER_WELL_DISP2D = 3,
1153 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1154 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1155 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1156 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1157 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1158 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1159 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1160 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1161 /* - custom power well */
1162 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1163
fb9248e2
ID
1164 /*
1165 * HSW/BDW
1166 * - HSW_PWR_WELL_DRIVER (status bit: id*2, req bit: id*2+1)
1167 */
1168 HSW_DISP_PW_GLOBAL = 15,
1169
438b8dc4
ID
1170 /*
1171 * GEN9+
1172 * - HSW_PWR_WELL_DRIVER (status bit: id*2, req bit: id*2+1)
1173 */
1174 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1175 SKL_DISP_PW_DDI_A_E,
0d03926d 1176 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1177 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1178 SKL_DISP_PW_DDI_B,
1179 SKL_DISP_PW_DDI_C,
1180 SKL_DISP_PW_DDI_D,
0d03926d
ACO
1181
1182 GLK_DISP_PW_AUX_A = 8,
1183 GLK_DISP_PW_AUX_B,
1184 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1185 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1186 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1187 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1188 CNL_DISP_PW_AUX_D,
0d03926d 1189
94dd5138
S
1190 SKL_DISP_PW_1 = 14,
1191 SKL_DISP_PW_2,
56fcfd63 1192
438b8dc4 1193 /* - custom power wells */
9f836f90 1194 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1195 BXT_DPIO_CMN_A,
1196 BXT_DPIO_CMN_BC,
438b8dc4
ID
1197 GLK_DPIO_CMN_C, /* 19 */
1198
1199 /*
1200 * Multiple platforms.
1201 * Must start following the highest ID of any platform.
1202 * - custom power wells
1203 */
1204 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1205};
1206
02f4c9e0
CML
1207#define PUNIT_REG_PWRGT_CTRL 0x60
1208#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1209#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1210#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1211#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1212#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1213#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1214
5a09ae9f
JN
1215#define PUNIT_REG_GPU_LFM 0xd3
1216#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1217#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1218#define GPLLENABLE (1<<4)
e8474409 1219#define GENFREQSTATUS (1<<0)
5a09ae9f 1220#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1221#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1222
1223#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1224#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1225
095acd5f
D
1226#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1227#define FB_GFX_FREQ_FUSE_MASK 0xff
1228#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1229#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1230#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1231
1232#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1233#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1234
fc1ac8de
VS
1235#define PUNIT_REG_DDR_SETUP2 0x139
1236#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1237#define FORCE_DDR_LOW_FREQ (1 << 1)
1238#define FORCE_DDR_HIGH_FREQ (1 << 0)
1239
2b6b3a09
D
1240#define PUNIT_GPU_STATUS_REG 0xdb
1241#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1242#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1243#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1244#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1245
1246#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1247#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1248#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1249
5a09ae9f
JN
1250#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1251#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1252#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1253#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1254#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1255#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1256#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1257#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1258#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1259#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1260
3ef62342
D
1261#define VLV_TURBO_SOC_OVERRIDE 0x04
1262#define VLV_OVERRIDE_EN 1
1263#define VLV_SOC_TDP_EN (1 << 1)
1264#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1265#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1266
be4fc046 1267/* vlv2 north clock has */
24eb2d59
CML
1268#define CCK_FUSE_REG 0x8
1269#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1270#define CCK_REG_DSI_PLL_FUSE 0x44
1271#define CCK_REG_DSI_PLL_CONTROL 0x48
1272#define DSI_PLL_VCO_EN (1 << 31)
1273#define DSI_PLL_LDO_GATE (1 << 30)
1274#define DSI_PLL_P1_POST_DIV_SHIFT 17
1275#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1276#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1277#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1278#define DSI_PLL_MUX_MASK (3 << 9)
1279#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1280#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1281#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1282#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1283#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1284#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1285#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1286#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1287#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1288#define DSI_PLL_LOCK (1 << 0)
1289#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1290#define DSI_PLL_LFSR (1 << 31)
1291#define DSI_PLL_FRACTION_EN (1 << 30)
1292#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1293#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1294#define DSI_PLL_USYNC_CNT_SHIFT 18
1295#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1296#define DSI_PLL_N1_DIV_SHIFT 16
1297#define DSI_PLL_N1_DIV_MASK (3 << 16)
1298#define DSI_PLL_M1_DIV_SHIFT 0
1299#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1300#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1301#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1302#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1303#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1304#define CCK_TRUNK_FORCE_ON (1 << 17)
1305#define CCK_TRUNK_FORCE_OFF (1 << 16)
1306#define CCK_FREQUENCY_STATUS (0x1f << 8)
1307#define CCK_FREQUENCY_STATUS_SHIFT 8
1308#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1309
f38861b8 1310/* DPIO registers */
5a09ae9f 1311#define DPIO_DEVFN 0
5a09ae9f 1312
f0f59a00 1313#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1314#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1315#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1316#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1317#define DPIO_CMNRST (1<<0)
57f350b6 1318
e4607fcf
CML
1319#define DPIO_PHY(pipe) ((pipe) >> 1)
1320#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1321
598fac6b
DV
1322/*
1323 * Per pipe/PLL DPIO regs
1324 */
ab3c759a 1325#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1326#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1327#define DPIO_POST_DIV_DAC 0
1328#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1329#define DPIO_POST_DIV_LVDS1 2
1330#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1331#define DPIO_K_SHIFT (24) /* 4 bits */
1332#define DPIO_P1_SHIFT (21) /* 3 bits */
1333#define DPIO_P2_SHIFT (16) /* 5 bits */
1334#define DPIO_N_SHIFT (12) /* 4 bits */
1335#define DPIO_ENABLE_CALIBRATION (1<<11)
1336#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1337#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1338#define _VLV_PLL_DW3_CH1 0x802c
1339#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1340
ab3c759a 1341#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1342#define DPIO_REFSEL_OVERRIDE 27
1343#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1344#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1345#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1346#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1347#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1348#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1349#define _VLV_PLL_DW5_CH1 0x8034
1350#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1351
ab3c759a
CML
1352#define _VLV_PLL_DW7_CH0 0x801c
1353#define _VLV_PLL_DW7_CH1 0x803c
1354#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1355
ab3c759a
CML
1356#define _VLV_PLL_DW8_CH0 0x8040
1357#define _VLV_PLL_DW8_CH1 0x8060
1358#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1359
ab3c759a
CML
1360#define VLV_PLL_DW9_BCAST 0xc044
1361#define _VLV_PLL_DW9_CH0 0x8044
1362#define _VLV_PLL_DW9_CH1 0x8064
1363#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1364
ab3c759a
CML
1365#define _VLV_PLL_DW10_CH0 0x8048
1366#define _VLV_PLL_DW10_CH1 0x8068
1367#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1368
ab3c759a
CML
1369#define _VLV_PLL_DW11_CH0 0x804c
1370#define _VLV_PLL_DW11_CH1 0x806c
1371#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1372
ab3c759a
CML
1373/* Spec for ref block start counts at DW10 */
1374#define VLV_REF_DW13 0x80ac
598fac6b 1375
ab3c759a 1376#define VLV_CMN_DW0 0x8100
dc96e9b8 1377
598fac6b
DV
1378/*
1379 * Per DDI channel DPIO regs
1380 */
1381
ab3c759a
CML
1382#define _VLV_PCS_DW0_CH0 0x8200
1383#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1384#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1385#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1386#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1387#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1388#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1389
97fd4d5c
VS
1390#define _VLV_PCS01_DW0_CH0 0x200
1391#define _VLV_PCS23_DW0_CH0 0x400
1392#define _VLV_PCS01_DW0_CH1 0x2600
1393#define _VLV_PCS23_DW0_CH1 0x2800
1394#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1395#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1396
ab3c759a
CML
1397#define _VLV_PCS_DW1_CH0 0x8204
1398#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1399#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1400#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1401#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1402#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1403#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1404#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1405
97fd4d5c
VS
1406#define _VLV_PCS01_DW1_CH0 0x204
1407#define _VLV_PCS23_DW1_CH0 0x404
1408#define _VLV_PCS01_DW1_CH1 0x2604
1409#define _VLV_PCS23_DW1_CH1 0x2804
1410#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1411#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1412
ab3c759a
CML
1413#define _VLV_PCS_DW8_CH0 0x8220
1414#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1415#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1416#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1417#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1418
1419#define _VLV_PCS01_DW8_CH0 0x0220
1420#define _VLV_PCS23_DW8_CH0 0x0420
1421#define _VLV_PCS01_DW8_CH1 0x2620
1422#define _VLV_PCS23_DW8_CH1 0x2820
1423#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1424#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1425
1426#define _VLV_PCS_DW9_CH0 0x8224
1427#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1428#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1429#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1430#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1431#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1432#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1433#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1434#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1435
a02ef3c7
VS
1436#define _VLV_PCS01_DW9_CH0 0x224
1437#define _VLV_PCS23_DW9_CH0 0x424
1438#define _VLV_PCS01_DW9_CH1 0x2624
1439#define _VLV_PCS23_DW9_CH1 0x2824
1440#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1441#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1442
9d556c99
CML
1443#define _CHV_PCS_DW10_CH0 0x8228
1444#define _CHV_PCS_DW10_CH1 0x8428
1445#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1446#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1447#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1448#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1449#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1450#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1451#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1452#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1453#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1454
1966e59e
VS
1455#define _VLV_PCS01_DW10_CH0 0x0228
1456#define _VLV_PCS23_DW10_CH0 0x0428
1457#define _VLV_PCS01_DW10_CH1 0x2628
1458#define _VLV_PCS23_DW10_CH1 0x2828
1459#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1460#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1461
ab3c759a
CML
1462#define _VLV_PCS_DW11_CH0 0x822c
1463#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1464#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1465#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1466#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1467#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1468#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1469
570e2a74
VS
1470#define _VLV_PCS01_DW11_CH0 0x022c
1471#define _VLV_PCS23_DW11_CH0 0x042c
1472#define _VLV_PCS01_DW11_CH1 0x262c
1473#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1474#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1475#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1476
2e523e98
VS
1477#define _VLV_PCS01_DW12_CH0 0x0230
1478#define _VLV_PCS23_DW12_CH0 0x0430
1479#define _VLV_PCS01_DW12_CH1 0x2630
1480#define _VLV_PCS23_DW12_CH1 0x2830
1481#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1482#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1483
ab3c759a
CML
1484#define _VLV_PCS_DW12_CH0 0x8230
1485#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1486#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1487#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1488#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1489#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1490#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1491#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1492
1493#define _VLV_PCS_DW14_CH0 0x8238
1494#define _VLV_PCS_DW14_CH1 0x8438
1495#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1496
1497#define _VLV_PCS_DW23_CH0 0x825c
1498#define _VLV_PCS_DW23_CH1 0x845c
1499#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1500
1501#define _VLV_TX_DW2_CH0 0x8288
1502#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1503#define DPIO_SWING_MARGIN000_SHIFT 16
1504#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1505#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1506#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1507
1508#define _VLV_TX_DW3_CH0 0x828c
1509#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1510/* The following bit for CHV phy */
1511#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1512#define DPIO_SWING_MARGIN101_SHIFT 16
1513#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1514#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1515
1516#define _VLV_TX_DW4_CH0 0x8290
1517#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1518#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1519#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1520#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1521#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1522#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1523
1524#define _VLV_TX3_DW4_CH0 0x690
1525#define _VLV_TX3_DW4_CH1 0x2a90
1526#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1527
1528#define _VLV_TX_DW5_CH0 0x8294
1529#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1530#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1531#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1532
1533#define _VLV_TX_DW11_CH0 0x82ac
1534#define _VLV_TX_DW11_CH1 0x84ac
1535#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1536
1537#define _VLV_TX_DW14_CH0 0x82b8
1538#define _VLV_TX_DW14_CH1 0x84b8
1539#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1540
9d556c99
CML
1541/* CHV dpPhy registers */
1542#define _CHV_PLL_DW0_CH0 0x8000
1543#define _CHV_PLL_DW0_CH1 0x8180
1544#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1545
1546#define _CHV_PLL_DW1_CH0 0x8004
1547#define _CHV_PLL_DW1_CH1 0x8184
1548#define DPIO_CHV_N_DIV_SHIFT 8
1549#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1550#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1551
1552#define _CHV_PLL_DW2_CH0 0x8008
1553#define _CHV_PLL_DW2_CH1 0x8188
1554#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1555
1556#define _CHV_PLL_DW3_CH0 0x800c
1557#define _CHV_PLL_DW3_CH1 0x818c
1558#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1559#define DPIO_CHV_FIRST_MOD (0 << 8)
1560#define DPIO_CHV_SECOND_MOD (1 << 8)
1561#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1562#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1563#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1564
1565#define _CHV_PLL_DW6_CH0 0x8018
1566#define _CHV_PLL_DW6_CH1 0x8198
1567#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1568#define DPIO_CHV_INT_COEFF_SHIFT 8
1569#define DPIO_CHV_PROP_COEFF_SHIFT 0
1570#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1571
d3eee4ba
VP
1572#define _CHV_PLL_DW8_CH0 0x8020
1573#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1574#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1575#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1576#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1577
1578#define _CHV_PLL_DW9_CH0 0x8024
1579#define _CHV_PLL_DW9_CH1 0x81A4
1580#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1581#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1582#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1583#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1584
6669e39f
VS
1585#define _CHV_CMN_DW0_CH0 0x8100
1586#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1587#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1588#define DPIO_ALLDL_POWERDOWN (1 << 1)
1589#define DPIO_ANYDL_POWERDOWN (1 << 0)
1590
b9e5ac3c
VS
1591#define _CHV_CMN_DW5_CH0 0x8114
1592#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1593#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1594#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1595#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1596#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1597#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1598#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1599#define CHV_BUFLEFTENA1_MASK (3 << 22)
1600
9d556c99
CML
1601#define _CHV_CMN_DW13_CH0 0x8134
1602#define _CHV_CMN_DW0_CH1 0x8080
1603#define DPIO_CHV_S1_DIV_SHIFT 21
1604#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1605#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1606#define DPIO_CHV_K_DIV_SHIFT 4
1607#define DPIO_PLL_FREQLOCK (1 << 1)
1608#define DPIO_PLL_LOCK (1 << 0)
1609#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1610
1611#define _CHV_CMN_DW14_CH0 0x8138
1612#define _CHV_CMN_DW1_CH1 0x8084
1613#define DPIO_AFC_RECAL (1 << 14)
1614#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1615#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1616#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1617#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1618#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1619#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1620#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1621#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1622#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1623#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1624
9197c88b
VS
1625#define _CHV_CMN_DW19_CH0 0x814c
1626#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1627#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1628#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1629#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1630#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1631
9197c88b
VS
1632#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1633
e0fce78f
VS
1634#define CHV_CMN_DW28 0x8170
1635#define DPIO_CL1POWERDOWNEN (1 << 23)
1636#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1637#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1638#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1639#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1640#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1641
9d556c99 1642#define CHV_CMN_DW30 0x8178
3e288786 1643#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1644#define DPIO_LRC_BYPASS (1 << 3)
1645
1646#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1647 (lane) * 0x200 + (offset))
1648
f72df8db
VS
1649#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1650#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1651#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1652#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1653#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1654#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1655#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1656#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1657#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1658#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1659#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1660#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1661#define DPIO_FRC_LATENCY_SHFIT 8
1662#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1663#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1664
1665/* BXT PHY registers */
ed37892e
ACO
1666#define _BXT_PHY0_BASE 0x6C000
1667#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1668#define _BXT_PHY2_BASE 0x163000
1669#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1670 _BXT_PHY1_BASE, \
1671 _BXT_PHY2_BASE)
ed37892e
ACO
1672
1673#define _BXT_PHY(phy, reg) \
1674 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1675
1676#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1677 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1678 (reg_ch1) - _BXT_PHY0_BASE))
1679#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1680 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1681
f0f59a00 1682#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1683#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1684
e93da0a0
ID
1685#define _BXT_PHY_CTL_DDI_A 0x64C00
1686#define _BXT_PHY_CTL_DDI_B 0x64C10
1687#define _BXT_PHY_CTL_DDI_C 0x64C20
1688#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1689#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1690#define BXT_PHY_LANE_ENABLED (1 << 8)
1691#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1692 _BXT_PHY_CTL_DDI_B)
1693
5c6706e5
VK
1694#define _PHY_CTL_FAMILY_EDP 0x64C80
1695#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1696#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1697#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1698#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1699 _PHY_CTL_FAMILY_EDP, \
1700 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1701
dfb82408
S
1702/* BXT PHY PLL registers */
1703#define _PORT_PLL_A 0x46074
1704#define _PORT_PLL_B 0x46078
1705#define _PORT_PLL_C 0x4607c
1706#define PORT_PLL_ENABLE (1 << 31)
1707#define PORT_PLL_LOCK (1 << 30)
1708#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1709#define PORT_PLL_POWER_ENABLE (1 << 26)
1710#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1711#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1712
1713#define _PORT_PLL_EBB_0_A 0x162034
1714#define _PORT_PLL_EBB_0_B 0x6C034
1715#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1716#define PORT_PLL_P1_SHIFT 13
1717#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1718#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1719#define PORT_PLL_P2_SHIFT 8
1720#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1721#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1722#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1723 _PORT_PLL_EBB_0_B, \
1724 _PORT_PLL_EBB_0_C)
dfb82408
S
1725
1726#define _PORT_PLL_EBB_4_A 0x162038
1727#define _PORT_PLL_EBB_4_B 0x6C038
1728#define _PORT_PLL_EBB_4_C 0x6C344
1729#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1730#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1731#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1732 _PORT_PLL_EBB_4_B, \
1733 _PORT_PLL_EBB_4_C)
dfb82408
S
1734
1735#define _PORT_PLL_0_A 0x162100
1736#define _PORT_PLL_0_B 0x6C100
1737#define _PORT_PLL_0_C 0x6C380
1738/* PORT_PLL_0_A */
1739#define PORT_PLL_M2_MASK 0xFF
1740/* PORT_PLL_1_A */
aa610dcb
ID
1741#define PORT_PLL_N_SHIFT 8
1742#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1743#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1744/* PORT_PLL_2_A */
1745#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1746/* PORT_PLL_3_A */
1747#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1748/* PORT_PLL_6_A */
1749#define PORT_PLL_PROP_COEFF_MASK 0xF
1750#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1751#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1752#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1753#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1754/* PORT_PLL_8_A */
1755#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1756/* PORT_PLL_9_A */
05712c15
ID
1757#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1758#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1759/* PORT_PLL_10_A */
1760#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1761#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1762#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1763#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1764#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1765 _PORT_PLL_0_B, \
1766 _PORT_PLL_0_C)
1767#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1768 (idx) * 4)
dfb82408 1769
5c6706e5
VK
1770/* BXT PHY common lane registers */
1771#define _PORT_CL1CM_DW0_A 0x162000
1772#define _PORT_CL1CM_DW0_BC 0x6C000
1773#define PHY_POWER_GOOD (1 << 16)
b61e7996 1774#define PHY_RESERVED (1 << 7)
ed37892e 1775#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1776
d8d4a512
VS
1777#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1778#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1779#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1780
5c6706e5
VK
1781#define _PORT_CL1CM_DW9_A 0x162024
1782#define _PORT_CL1CM_DW9_BC 0x6C024
1783#define IREF0RC_OFFSET_SHIFT 8
1784#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1785#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1786
1787#define _PORT_CL1CM_DW10_A 0x162028
1788#define _PORT_CL1CM_DW10_BC 0x6C028
1789#define IREF1RC_OFFSET_SHIFT 8
1790#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1791#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1792
1793#define _PORT_CL1CM_DW28_A 0x162070
1794#define _PORT_CL1CM_DW28_BC 0x6C070
1795#define OCL1_POWER_DOWN_EN (1 << 23)
1796#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1797#define SUS_CLK_CONFIG 0x3
ed37892e 1798#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1799
1800#define _PORT_CL1CM_DW30_A 0x162078
1801#define _PORT_CL1CM_DW30_BC 0x6C078
1802#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1803#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1804
04416108
RV
1805#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1806#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1807#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1808#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1809#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1810#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1811#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1812#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1813#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1814#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1815#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1816 _CNL_PORT_PCS_DW1_GRP_AE, \
1817 _CNL_PORT_PCS_DW1_GRP_B, \
1818 _CNL_PORT_PCS_DW1_GRP_C, \
1819 _CNL_PORT_PCS_DW1_GRP_D, \
1820 _CNL_PORT_PCS_DW1_GRP_AE, \
1821 _CNL_PORT_PCS_DW1_GRP_F)
1822#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1823 _CNL_PORT_PCS_DW1_LN0_AE, \
1824 _CNL_PORT_PCS_DW1_LN0_B, \
1825 _CNL_PORT_PCS_DW1_LN0_C, \
1826 _CNL_PORT_PCS_DW1_LN0_D, \
1827 _CNL_PORT_PCS_DW1_LN0_AE, \
1828 _CNL_PORT_PCS_DW1_LN0_F)
1829#define COMMON_KEEPER_EN (1 << 26)
1830
1831#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1832#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1833#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1834#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1835#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1836#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1837#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1838#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1839#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
1840#define _CNL_PORT_TX_DW2_LN0_F 0x162A48
1841#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1842 _CNL_PORT_TX_DW2_GRP_AE, \
1843 _CNL_PORT_TX_DW2_GRP_B, \
1844 _CNL_PORT_TX_DW2_GRP_C, \
1845 _CNL_PORT_TX_DW2_GRP_D, \
1846 _CNL_PORT_TX_DW2_GRP_AE, \
1847 _CNL_PORT_TX_DW2_GRP_F)
1848#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1849 _CNL_PORT_TX_DW2_LN0_AE, \
1850 _CNL_PORT_TX_DW2_LN0_B, \
1851 _CNL_PORT_TX_DW2_LN0_C, \
1852 _CNL_PORT_TX_DW2_LN0_D, \
1853 _CNL_PORT_TX_DW2_LN0_AE, \
1854 _CNL_PORT_TX_DW2_LN0_F)
1855#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1f588aeb 1856#define SWING_SEL_UPPER_MASK (1 << 15)
04416108 1857#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1f588aeb 1858#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1859#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1860#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108
RV
1861
1862#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1863#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1864#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1865#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1866#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1867#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1868#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1869#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1870#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1871#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
1872#define _CNL_PORT_TX_DW4_LN0_F 0x162850
1873#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
1874 _CNL_PORT_TX_DW4_GRP_AE, \
1875 _CNL_PORT_TX_DW4_GRP_B, \
1876 _CNL_PORT_TX_DW4_GRP_C, \
1877 _CNL_PORT_TX_DW4_GRP_D, \
1878 _CNL_PORT_TX_DW4_GRP_AE, \
1879 _CNL_PORT_TX_DW4_GRP_F)
1880#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
1881 _CNL_PORT_TX_DW4_LN0_AE, \
1882 _CNL_PORT_TX_DW4_LN1_AE, \
1883 _CNL_PORT_TX_DW4_LN0_B, \
1884 _CNL_PORT_TX_DW4_LN0_C, \
1885 _CNL_PORT_TX_DW4_LN0_D, \
1886 _CNL_PORT_TX_DW4_LN0_AE, \
1887 _CNL_PORT_TX_DW4_LN0_F)
1888#define LOADGEN_SELECT (1 << 31)
1889#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1890#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1891#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1892#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1893#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1894#define CURSOR_COEFF_MASK (0x3F << 0)
04416108
RV
1895
1896#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
1897#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
1898#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
1899#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
1900#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
1901#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
1902#define _CNL_PORT_TX_DW5_LN0_B 0x162654
1903#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
1904#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
1905#define _CNL_PORT_TX_DW5_LN0_F 0x162854
1906#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
1907 _CNL_PORT_TX_DW5_GRP_AE, \
1908 _CNL_PORT_TX_DW5_GRP_B, \
1909 _CNL_PORT_TX_DW5_GRP_C, \
1910 _CNL_PORT_TX_DW5_GRP_D, \
1911 _CNL_PORT_TX_DW5_GRP_AE, \
1912 _CNL_PORT_TX_DW5_GRP_F)
1913#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
1914 _CNL_PORT_TX_DW5_LN0_AE, \
1915 _CNL_PORT_TX_DW5_LN0_B, \
1916 _CNL_PORT_TX_DW5_LN0_C, \
1917 _CNL_PORT_TX_DW5_LN0_D, \
1918 _CNL_PORT_TX_DW5_LN0_AE, \
1919 _CNL_PORT_TX_DW5_LN0_F)
1920#define TX_TRAINING_EN (1 << 31)
1921#define TAP3_DISABLE (1 << 29)
1922#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1923#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1924#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1925#define RTERM_SELECT_MASK (0x7 << 3)
04416108
RV
1926
1927#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
1928#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
1929#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
1930#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
1931#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
1932#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
1933#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
1934#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
1935#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
1936#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
1937#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
1938 _CNL_PORT_TX_DW7_GRP_AE, \
1939 _CNL_PORT_TX_DW7_GRP_B, \
1940 _CNL_PORT_TX_DW7_GRP_C, \
1941 _CNL_PORT_TX_DW7_GRP_D, \
1942 _CNL_PORT_TX_DW7_GRP_AE, \
1943 _CNL_PORT_TX_DW7_GRP_F)
1944#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
1945 _CNL_PORT_TX_DW7_LN0_AE, \
1946 _CNL_PORT_TX_DW7_LN0_B, \
1947 _CNL_PORT_TX_DW7_LN0_C, \
1948 _CNL_PORT_TX_DW7_LN0_D, \
1949 _CNL_PORT_TX_DW7_LN0_AE, \
1950 _CNL_PORT_TX_DW7_LN0_F)
1951#define N_SCALAR(x) ((x) << 24)
1f588aeb 1952#define N_SCALAR_MASK (0x7F << 24)
04416108 1953
842d4166
ACO
1954/* The spec defines this only for BXT PHY0, but lets assume that this
1955 * would exist for PHY1 too if it had a second channel.
1956 */
1957#define _PORT_CL2CM_DW6_A 0x162358
1958#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1959#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1960#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1961
d8d4a512
VS
1962#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1963#define COMP_INIT (1 << 31)
1964#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1965#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1966#define PROCESS_INFO_DOT_0 (0 << 26)
1967#define PROCESS_INFO_DOT_1 (1 << 26)
1968#define PROCESS_INFO_DOT_4 (2 << 26)
1969#define PROCESS_INFO_MASK (7 << 26)
1970#define PROCESS_INFO_SHIFT 26
1971#define VOLTAGE_INFO_0_85V (0 << 24)
1972#define VOLTAGE_INFO_0_95V (1 << 24)
1973#define VOLTAGE_INFO_1_05V (2 << 24)
1974#define VOLTAGE_INFO_MASK (3 << 24)
1975#define VOLTAGE_INFO_SHIFT 24
1976#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1977#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1978
5c6706e5
VK
1979/* BXT PHY Ref registers */
1980#define _PORT_REF_DW3_A 0x16218C
1981#define _PORT_REF_DW3_BC 0x6C18C
1982#define GRC_DONE (1 << 22)
ed37892e 1983#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1984
1985#define _PORT_REF_DW6_A 0x162198
1986#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1987#define GRC_CODE_SHIFT 24
1988#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1989#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1990#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1991#define GRC_CODE_SLOW_SHIFT 8
1992#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1993#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1994#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1995
1996#define _PORT_REF_DW8_A 0x1621A0
1997#define _PORT_REF_DW8_BC 0x6C1A0
1998#define GRC_DIS (1 << 15)
1999#define GRC_RDY_OVRD (1 << 1)
ed37892e 2000#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2001
dfb82408 2002/* BXT PHY PCS registers */
96fb9f9b
VK
2003#define _PORT_PCS_DW10_LN01_A 0x162428
2004#define _PORT_PCS_DW10_LN01_B 0x6C428
2005#define _PORT_PCS_DW10_LN01_C 0x6C828
2006#define _PORT_PCS_DW10_GRP_A 0x162C28
2007#define _PORT_PCS_DW10_GRP_B 0x6CC28
2008#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2009#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2010 _PORT_PCS_DW10_LN01_B, \
2011 _PORT_PCS_DW10_LN01_C)
2012#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2013 _PORT_PCS_DW10_GRP_B, \
2014 _PORT_PCS_DW10_GRP_C)
2015
96fb9f9b
VK
2016#define TX2_SWING_CALC_INIT (1 << 31)
2017#define TX1_SWING_CALC_INIT (1 << 30)
2018
dfb82408
S
2019#define _PORT_PCS_DW12_LN01_A 0x162430
2020#define _PORT_PCS_DW12_LN01_B 0x6C430
2021#define _PORT_PCS_DW12_LN01_C 0x6C830
2022#define _PORT_PCS_DW12_LN23_A 0x162630
2023#define _PORT_PCS_DW12_LN23_B 0x6C630
2024#define _PORT_PCS_DW12_LN23_C 0x6CA30
2025#define _PORT_PCS_DW12_GRP_A 0x162c30
2026#define _PORT_PCS_DW12_GRP_B 0x6CC30
2027#define _PORT_PCS_DW12_GRP_C 0x6CE30
2028#define LANESTAGGER_STRAP_OVRD (1 << 6)
2029#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2030#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2031 _PORT_PCS_DW12_LN01_B, \
2032 _PORT_PCS_DW12_LN01_C)
2033#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2034 _PORT_PCS_DW12_LN23_B, \
2035 _PORT_PCS_DW12_LN23_C)
2036#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2037 _PORT_PCS_DW12_GRP_B, \
2038 _PORT_PCS_DW12_GRP_C)
dfb82408 2039
5c6706e5
VK
2040/* BXT PHY TX registers */
2041#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2042 ((lane) & 1) * 0x80)
2043
96fb9f9b
VK
2044#define _PORT_TX_DW2_LN0_A 0x162508
2045#define _PORT_TX_DW2_LN0_B 0x6C508
2046#define _PORT_TX_DW2_LN0_C 0x6C908
2047#define _PORT_TX_DW2_GRP_A 0x162D08
2048#define _PORT_TX_DW2_GRP_B 0x6CD08
2049#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2050#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2051 _PORT_TX_DW2_LN0_B, \
2052 _PORT_TX_DW2_LN0_C)
2053#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2054 _PORT_TX_DW2_GRP_B, \
2055 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2056#define MARGIN_000_SHIFT 16
2057#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2058#define UNIQ_TRANS_SCALE_SHIFT 8
2059#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2060
2061#define _PORT_TX_DW3_LN0_A 0x16250C
2062#define _PORT_TX_DW3_LN0_B 0x6C50C
2063#define _PORT_TX_DW3_LN0_C 0x6C90C
2064#define _PORT_TX_DW3_GRP_A 0x162D0C
2065#define _PORT_TX_DW3_GRP_B 0x6CD0C
2066#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2067#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2068 _PORT_TX_DW3_LN0_B, \
2069 _PORT_TX_DW3_LN0_C)
2070#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2071 _PORT_TX_DW3_GRP_B, \
2072 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2073#define SCALE_DCOMP_METHOD (1 << 26)
2074#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2075
2076#define _PORT_TX_DW4_LN0_A 0x162510
2077#define _PORT_TX_DW4_LN0_B 0x6C510
2078#define _PORT_TX_DW4_LN0_C 0x6C910
2079#define _PORT_TX_DW4_GRP_A 0x162D10
2080#define _PORT_TX_DW4_GRP_B 0x6CD10
2081#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2082#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2083 _PORT_TX_DW4_LN0_B, \
2084 _PORT_TX_DW4_LN0_C)
2085#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2086 _PORT_TX_DW4_GRP_B, \
2087 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2088#define DEEMPH_SHIFT 24
2089#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2090
51b3ee35
ACO
2091#define _PORT_TX_DW5_LN0_A 0x162514
2092#define _PORT_TX_DW5_LN0_B 0x6C514
2093#define _PORT_TX_DW5_LN0_C 0x6C914
2094#define _PORT_TX_DW5_GRP_A 0x162D14
2095#define _PORT_TX_DW5_GRP_B 0x6CD14
2096#define _PORT_TX_DW5_GRP_C 0x6CF14
2097#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2098 _PORT_TX_DW5_LN0_B, \
2099 _PORT_TX_DW5_LN0_C)
2100#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2101 _PORT_TX_DW5_GRP_B, \
2102 _PORT_TX_DW5_GRP_C)
2103#define DCC_DELAY_RANGE_1 (1 << 9)
2104#define DCC_DELAY_RANGE_2 (1 << 8)
2105
5c6706e5
VK
2106#define _PORT_TX_DW14_LN0_A 0x162538
2107#define _PORT_TX_DW14_LN0_B 0x6C538
2108#define _PORT_TX_DW14_LN0_C 0x6C938
2109#define LATENCY_OPTIM_SHIFT 30
2110#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2111#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2112 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2113 _PORT_TX_DW14_LN0_C) + \
2114 _BXT_LANE_OFFSET(lane))
5c6706e5 2115
f8896f5d 2116/* UAIMI scratch pad register 1 */
f0f59a00 2117#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2118/* SKL VccIO mask */
2119#define SKL_VCCIO_MASK 0x1
2120/* SKL balance leg register */
f0f59a00 2121#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2122/* I_boost values */
2123#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2124#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2125/* Balance leg disable bits */
2126#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2127#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2128
585fb111 2129/*
de151cf6 2130 * Fence registers
eecf613a
VS
2131 * [0-7] @ 0x2000 gen2,gen3
2132 * [8-15] @ 0x3000 945,g33,pnv
2133 *
2134 * [0-15] @ 0x3000 gen4,gen5
2135 *
2136 * [0-15] @ 0x100000 gen6,vlv,chv
2137 * [0-31] @ 0x100000 gen7+
585fb111 2138 */
f0f59a00 2139#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2140#define I830_FENCE_START_MASK 0x07f80000
2141#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2142#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2143#define I830_FENCE_PITCH_SHIFT 4
2144#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2145#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2146#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2147#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2148
2149#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2150#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2151
f0f59a00
VS
2152#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2153#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2154#define I965_FENCE_PITCH_SHIFT 2
2155#define I965_FENCE_TILING_Y_SHIFT 1
2156#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2157#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2158
f0f59a00
VS
2159#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2160#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2161#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2162#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2163
2b6b3a09 2164
f691e2f4 2165/* control register for cpu gtt access */
f0f59a00 2166#define TILECTL _MMIO(0x101000)
f691e2f4 2167#define TILECTL_SWZCTL (1 << 0)
e3a29055 2168#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2169#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2170#define TILECTL_BACKSNOOP_DIS (1 << 3)
2171
de151cf6
JB
2172/*
2173 * Instruction and interrupt control regs
2174 */
f0f59a00 2175#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2176#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2177#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2178#define PGTBL_ER _MMIO(0x02024)
2179#define PRB0_BASE (0x2030-0x30)
2180#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2181#define PRB2_BASE (0x2050-0x30) /* gen3 */
2182#define SRB0_BASE (0x2100-0x30) /* gen2 */
2183#define SRB1_BASE (0x2110-0x30) /* gen2 */
2184#define SRB2_BASE (0x2120-0x30) /* 830 */
2185#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2186#define RENDER_RING_BASE 0x02000
2187#define BSD_RING_BASE 0x04000
2188#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2189#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 2190#define VEBOX_RING_BASE 0x1a000
549f7365 2191#define BLT_RING_BASE 0x22000
f0f59a00
VS
2192#define RING_TAIL(base) _MMIO((base)+0x30)
2193#define RING_HEAD(base) _MMIO((base)+0x34)
2194#define RING_START(base) _MMIO((base)+0x38)
2195#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2196#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2197#define RING_SYNC_0(base) _MMIO((base)+0x40)
2198#define RING_SYNC_1(base) _MMIO((base)+0x44)
2199#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2200#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2201#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2202#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2203#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2204#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2205#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2206#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2207#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2208#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2209#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2210#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2211#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2212#define GEN6_NOSYNC INVALID_MMIO_REG
2213#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2214#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2215#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2216#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2217#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2218#define RESET_CTL_REQUEST_RESET (1 << 0)
2219#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2220
f0f59a00 2221#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2222#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2223#define GEN7_WR_WATERMARK _MMIO(0x4028)
2224#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2225#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2226#define ARB_MODE_SWIZZLE_SNB (1<<4)
2227#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2228#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2229#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2230/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2231#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2232#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2233#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2234#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2235
f0f59a00 2236#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2237#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2238#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2239#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2240#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
828c7908 2241#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2242#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2243#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2244#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2245#define DONE_REG _MMIO(0x40b0)
2246#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2247#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2248#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2249#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2250#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2251#define RING_ACTHD(base) _MMIO((base)+0x74)
2252#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2253#define RING_NOPID(base) _MMIO((base)+0x94)
2254#define RING_IMR(base) _MMIO((base)+0xa8)
2255#define RING_HWSTAM(base) _MMIO((base)+0x98)
2256#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2257#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2258#define TAIL_ADDR 0x001FFFF8
2259#define HEAD_WRAP_COUNT 0xFFE00000
2260#define HEAD_WRAP_ONE 0x00200000
2261#define HEAD_ADDR 0x001FFFFC
2262#define RING_NR_PAGES 0x001FF000
2263#define RING_REPORT_MASK 0x00000006
2264#define RING_REPORT_64K 0x00000002
2265#define RING_REPORT_128K 0x00000004
2266#define RING_NO_REPORT 0x00000000
2267#define RING_VALID_MASK 0x00000001
2268#define RING_VALID 0x00000001
2269#define RING_INVALID 0x00000000
4b60e5cb
CW
2270#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2271#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2272#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2273
33136b06
AS
2274#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2275#define RING_MAX_NONPRIV_SLOTS 12
2276
f0f59a00 2277#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2278
4ba9c1f7
MK
2279#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2280#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2281
c0b730d5
MK
2282#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2283#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
2284
8168bd48 2285#if 0
f0f59a00
VS
2286#define PRB0_TAIL _MMIO(0x2030)
2287#define PRB0_HEAD _MMIO(0x2034)
2288#define PRB0_START _MMIO(0x2038)
2289#define PRB0_CTL _MMIO(0x203c)
2290#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2291#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2292#define PRB1_START _MMIO(0x2048) /* 915+ only */
2293#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2294#endif
f0f59a00
VS
2295#define IPEIR_I965 _MMIO(0x2064)
2296#define IPEHR_I965 _MMIO(0x2068)
2297#define GEN7_SC_INSTDONE _MMIO(0x7100)
2298#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2299#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2300#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2301#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2302#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2303#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2304#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
f0f59a00
VS
2305#define RING_IPEIR(base) _MMIO((base)+0x64)
2306#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2307/*
2308 * On GEN4, only the render ring INSTDONE exists and has a different
2309 * layout than the GEN7+ version.
bd93a50e 2310 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2311 */
f0f59a00
VS
2312#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2313#define RING_INSTPS(base) _MMIO((base)+0x70)
2314#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2315#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2316#define RING_INSTPM(base) _MMIO((base)+0xc0)
2317#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2318#define INSTPS _MMIO(0x2070) /* 965+ only */
2319#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2320#define ACTHD_I965 _MMIO(0x2074)
2321#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2322#define HWS_ADDRESS_MASK 0xfffff000
2323#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2324#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2325#define PWRCTX_EN (1<<0)
f0f59a00
VS
2326#define IPEIR _MMIO(0x2088)
2327#define IPEHR _MMIO(0x208c)
2328#define GEN2_INSTDONE _MMIO(0x2090)
2329#define NOPID _MMIO(0x2094)
2330#define HWSTAM _MMIO(0x2098)
2331#define DMA_FADD_I8XX _MMIO(0x20d0)
2332#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2333#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2334#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2335#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2336#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2337#define RING_BBADDR(base) _MMIO((base)+0x140)
2338#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2339#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2340#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2341#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2342#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2343
2344#define ERROR_GEN6 _MMIO(0x40a0)
2345#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2346#define ERR_INT_POISON (1<<31)
8664281b 2347#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2348#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2349#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2350#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2351#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2352#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2353#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2354#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2355#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2356
f0f59a00
VS
2357#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2358#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 2359
f0f59a00 2360#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2361#define FPGA_DBG_RM_NOCLAIM (1<<31)
2362
8ac3e1bb
MK
2363#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2364#define CLAIM_ER_CLR (1 << 31)
2365#define CLAIM_ER_OVERFLOW (1 << 16)
2366#define CLAIM_ER_CTR_MASK 0xffff
2367
f0f59a00 2368#define DERRMR _MMIO(0x44050)
4e0bbc31 2369/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2370#define DERRMR_PIPEA_SCANLINE (1<<0)
2371#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2372#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2373#define DERRMR_PIPEA_VBLANK (1<<3)
2374#define DERRMR_PIPEA_HBLANK (1<<5)
2375#define DERRMR_PIPEB_SCANLINE (1<<8)
2376#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2377#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2378#define DERRMR_PIPEB_VBLANK (1<<11)
2379#define DERRMR_PIPEB_HBLANK (1<<13)
2380/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2381#define DERRMR_PIPEC_SCANLINE (1<<14)
2382#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2383#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2384#define DERRMR_PIPEC_VBLANK (1<<21)
2385#define DERRMR_PIPEC_HBLANK (1<<22)
2386
0f3b6849 2387
de6e2eaf
EA
2388/* GM45+ chicken bits -- debug workaround bits that may be required
2389 * for various sorts of correct behavior. The top 16 bits of each are
2390 * the enables for writing to the corresponding low bit.
2391 */
f0f59a00 2392#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2393#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2394#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2395/* Disables pipelining of read flushes past the SF-WIZ interface.
2396 * Required on all Ironlake steppings according to the B-Spec, but the
2397 * particular danger of not doing so is not specified.
2398 */
2399# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2400#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2401#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 2402#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2403#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2404#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2405
f0f59a00 2406#define MI_MODE _MMIO(0x209c)
71cf39b1 2407# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2408# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2409# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2410# define MODE_IDLE (1 << 9)
9991ae78 2411# define STOP_RING (1 << 8)
71cf39b1 2412
f0f59a00
VS
2413#define GEN6_GT_MODE _MMIO(0x20d0)
2414#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2415#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2416#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2417#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2418#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2419#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2420#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2421#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2422#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2423
a8ab5ed5
TG
2424/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2425#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2426#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2427
b1e429fe
TG
2428/* WaClearTdlStateAckDirtyBits */
2429#define GEN8_STATE_ACK _MMIO(0x20F0)
2430#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2431#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2432#define GEN9_STATE_ACK_TDL0 (1 << 12)
2433#define GEN9_STATE_ACK_TDL1 (1 << 13)
2434#define GEN9_STATE_ACK_TDL2 (1 << 14)
2435#define GEN9_STATE_ACK_TDL3 (1 << 15)
2436#define GEN9_SUBSLICE_TDL_ACK_BITS \
2437 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2438 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2439
f0f59a00
VS
2440#define GFX_MODE _MMIO(0x2520)
2441#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2442#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2443#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2444#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2445#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2446#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2447#define GFX_REPLAY_MODE (1<<11)
2448#define GFX_PSMI_GRANULARITY (1<<10)
2449#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2450#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2451
4df001d3
DG
2452#define GFX_FORWARD_VBLANK_MASK (3<<5)
2453#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2454#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2455#define GFX_FORWARD_VBLANK_COND (2<<5)
2456
a7e806de 2457#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2458#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2459#define BXT_MIPI_BASE 0x60000
a7e806de 2460
f0f59a00
VS
2461#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2462#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2463#define SCPD0 _MMIO(0x209c) /* 915+ only */
2464#define IER _MMIO(0x20a0)
2465#define IIR _MMIO(0x20a4)
2466#define IMR _MMIO(0x20a8)
2467#define ISR _MMIO(0x20ac)
2468#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2469#define GINT_DIS (1<<22)
2d809570 2470#define GCFG_DIS (1<<8)
f0f59a00
VS
2471#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2472#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2473#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2474#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2475#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2476#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2477#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2478#define VLV_PCBR_ADDR_SHIFT 12
2479
90a72f87 2480#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2481#define EIR _MMIO(0x20b0)
2482#define EMR _MMIO(0x20b4)
2483#define ESR _MMIO(0x20b8)
63eeaf38
JB
2484#define GM45_ERROR_PAGE_TABLE (1<<5)
2485#define GM45_ERROR_MEM_PRIV (1<<4)
2486#define I915_ERROR_PAGE_TABLE (1<<4)
2487#define GM45_ERROR_CP_PRIV (1<<3)
2488#define I915_ERROR_MEMORY_REFRESH (1<<1)
2489#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2490#define INSTPM _MMIO(0x20c0)
ee980b80 2491#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2492#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2493 will not assert AGPBUSY# and will only
2494 be delivered when out of C3. */
84f9f938 2495#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2496#define INSTPM_TLB_INVALIDATE (1<<9)
2497#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2498#define ACTHD _MMIO(0x20c8)
2499#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2500#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2501#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2502#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2503#define FW_BLC _MMIO(0x20d8)
2504#define FW_BLC2 _MMIO(0x20dc)
2505#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2506#define FW_BLC_SELF_EN_MASK (1<<31)
2507#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2508#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2509#define MM_BURST_LENGTH 0x00700000
2510#define MM_FIFO_WATERMARK 0x0001F000
2511#define LM_BURST_LENGTH 0x00000700
2512#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2513#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
2514
2515/* Make render/texture TLB fetches lower priorty than associated data
2516 * fetches. This is not turned on by default
2517 */
2518#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2519
2520/* Isoch request wait on GTT enable (Display A/B/C streams).
2521 * Make isoch requests stall on the TLB update. May cause
2522 * display underruns (test mode only)
2523 */
2524#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2525
2526/* Block grant count for isoch requests when block count is
2527 * set to a finite value.
2528 */
2529#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2530#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2531#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2532#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2533#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2534
2535/* Enable render writes to complete in C2/C3/C4 power states.
2536 * If this isn't enabled, render writes are prevented in low
2537 * power states. That seems bad to me.
2538 */
2539#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2540
2541/* This acknowledges an async flip immediately instead
2542 * of waiting for 2TLB fetches.
2543 */
2544#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2545
2546/* Enables non-sequential data reads through arbiter
2547 */
0206e353 2548#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2549
2550/* Disable FSB snooping of cacheable write cycles from binner/render
2551 * command stream
2552 */
2553#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2554
2555/* Arbiter time slice for non-isoch streams */
2556#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2557#define MI_ARB_TIME_SLICE_1 (0 << 5)
2558#define MI_ARB_TIME_SLICE_2 (1 << 5)
2559#define MI_ARB_TIME_SLICE_4 (2 << 5)
2560#define MI_ARB_TIME_SLICE_6 (3 << 5)
2561#define MI_ARB_TIME_SLICE_8 (4 << 5)
2562#define MI_ARB_TIME_SLICE_10 (5 << 5)
2563#define MI_ARB_TIME_SLICE_14 (6 << 5)
2564#define MI_ARB_TIME_SLICE_16 (7 << 5)
2565
2566/* Low priority grace period page size */
2567#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2568#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2569
2570/* Disable display A/B trickle feed */
2571#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2572
2573/* Set display plane priority */
2574#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2575#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2576
f0f59a00 2577#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2578#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2579#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2580
f0f59a00 2581#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2582#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2583#define CM0_IZ_OPT_DISABLE (1<<6)
2584#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2585#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2586#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2587#define CM0_COLOR_EVICT_DISABLE (1<<3)
2588#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2589#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2590#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2591#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2592#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2593#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2594#define ECO_GATING_CX_ONLY (1<<3)
2595#define ECO_FLIP_DONE (1<<0)
585fb111 2596
f0f59a00 2597#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2598#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2599#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2600#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2601#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2602#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2603#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2604
f0f59a00 2605#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2606#define GEN6_BLITTER_LOCK_SHIFT 16
2607#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2608
f0f59a00 2609#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2610#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2611#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2612#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2613
19f81df2
RB
2614#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2615#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2616
693d11c3 2617/* Fuse readout registers for GT */
f0f59a00 2618#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2619#define CHV_FGT_DISABLE_SS0 (1 << 10)
2620#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2621#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2622#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2623#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2624#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2625#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2626#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2627#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2628#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2629
f0f59a00 2630#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2631#define GEN8_F2_SS_DIS_SHIFT 21
2632#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2633#define GEN8_F2_S_ENA_SHIFT 25
2634#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2635
2636#define GEN9_F2_SS_DIS_SHIFT 20
2637#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2638
f0f59a00 2639#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2640#define GEN8_EU_DIS0_S0_MASK 0xffffff
2641#define GEN8_EU_DIS0_S1_SHIFT 24
2642#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2643
f0f59a00 2644#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2645#define GEN8_EU_DIS1_S1_MASK 0xffff
2646#define GEN8_EU_DIS1_S2_SHIFT 16
2647#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2648
f0f59a00 2649#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2650#define GEN8_EU_DIS2_S2_MASK 0xff
2651
f0f59a00 2652#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2653
f0f59a00 2654#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2655#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2656#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2657#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2658#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2659
cc609d5d
BW
2660/* On modern GEN architectures interrupt control consists of two sets
2661 * of registers. The first set pertains to the ring generating the
2662 * interrupt. The second control is for the functional block generating the
2663 * interrupt. These are PM, GT, DE, etc.
2664 *
2665 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2666 * GT interrupt bits, so we don't need to duplicate the defines.
2667 *
2668 * These defines should cover us well from SNB->HSW with minor exceptions
2669 * it can also work on ILK.
2670 */
2671#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2672#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2673#define GT_BLT_USER_INTERRUPT (1 << 22)
2674#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2675#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2676#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2677#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2678#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2679#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2680#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2681#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2682#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2683#define GT_RENDER_USER_INTERRUPT (1 << 0)
2684
12638c57
BW
2685#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2686#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2687
772c2a51 2688#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2689 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2690 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2691
cc609d5d
BW
2692/* These are all the "old" interrupts */
2693#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2694
2695#define I915_PM_INTERRUPT (1<<31)
2696#define I915_ISP_INTERRUPT (1<<22)
2697#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2698#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2699#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2700#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2701#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2702#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2703#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2704#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2705#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2706#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2707#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2708#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2709#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2710#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2711#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2712#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2713#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2714#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2715#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2716#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2717#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2718#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2719#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2720#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2721#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2722#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2723#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2724#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2725#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2726#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2727#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2728#define I915_USER_INTERRUPT (1<<1)
2729#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2730#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2731
eef57324
JA
2732#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2733#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2734
d5d8c3a1 2735/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2736#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2737#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2738
d5d8c3a1
PLB
2739#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2740#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2741#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2742#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2743 _VLV_AUD_PORT_EN_B_DBG, \
2744 _VLV_AUD_PORT_EN_C_DBG, \
2745 _VLV_AUD_PORT_EN_D_DBG)
2746#define VLV_AMP_MUTE (1 << 1)
2747
f0f59a00 2748#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2749
f0f59a00 2750#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2751#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2752#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2753#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2754#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2755#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2756#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2757#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2758#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2759#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2760#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2761#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2762#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2763#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2764#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2765#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2766
585fb111
JB
2767/*
2768 * Framebuffer compression (915+ only)
2769 */
2770
f0f59a00
VS
2771#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2772#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2773#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2774#define FBC_CTL_EN (1<<31)
2775#define FBC_CTL_PERIODIC (1<<30)
2776#define FBC_CTL_INTERVAL_SHIFT (16)
2777#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2778#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2779#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2780#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2781#define FBC_COMMAND _MMIO(0x320c)
585fb111 2782#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2783#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2784#define FBC_STAT_COMPRESSING (1<<31)
2785#define FBC_STAT_COMPRESSED (1<<30)
2786#define FBC_STAT_MODIFIED (1<<29)
82f34496 2787#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2788#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2789#define FBC_CTL_FENCE_DBL (0<<4)
2790#define FBC_CTL_IDLE_IMM (0<<2)
2791#define FBC_CTL_IDLE_FULL (1<<2)
2792#define FBC_CTL_IDLE_LINE (2<<2)
2793#define FBC_CTL_IDLE_DEBUG (3<<2)
2794#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2795#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2796#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2797#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2798
2799#define FBC_LL_SIZE (1536)
2800
44fff99f
MK
2801#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2802#define FBC_LLC_FULLY_OPEN (1<<30)
2803
74dff282 2804/* Framebuffer compression for GM45+ */
f0f59a00
VS
2805#define DPFC_CB_BASE _MMIO(0x3200)
2806#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2807#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2808#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2809#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2810#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2811#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2812#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2813#define DPFC_SR_EN (1<<10)
2814#define DPFC_CTL_LIMIT_1X (0<<6)
2815#define DPFC_CTL_LIMIT_2X (1<<6)
2816#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2817#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2818#define DPFC_RECOMP_STALL_EN (1<<27)
2819#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2820#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2821#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2822#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2823#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2824#define DPFC_INVAL_SEG_SHIFT (16)
2825#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2826#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2827#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2828#define DPFC_STATUS2 _MMIO(0x3214)
2829#define DPFC_FENCE_YOFF _MMIO(0x3218)
2830#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2831#define DPFC_HT_MODIFY (1<<31)
2832
b52eb4dc 2833/* Framebuffer compression for Ironlake */
f0f59a00
VS
2834#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2835#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2836#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2837/* The bit 28-8 is reserved */
2838#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2839#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2840#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2841#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2842#define IVB_FBC_STATUS2 _MMIO(0x43214)
2843#define IVB_FBC_COMP_SEG_MASK 0x7ff
2844#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2845#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2846#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2847#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2848#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2849#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2850#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2851#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2852
f0f59a00 2853#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2854#define ILK_FBCQ_DIS (1<<22)
0206e353 2855#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2856
b52eb4dc 2857
9c04f015
YL
2858/*
2859 * Framebuffer compression for Sandybridge
2860 *
2861 * The following two registers are of type GTTMMADR
2862 */
f0f59a00 2863#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2864#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2865#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2866
abe959c7 2867/* Framebuffer compression for Ivybridge */
f0f59a00 2868#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2869
f0f59a00 2870#define IPS_CTL _MMIO(0x43408)
42db64ef 2871#define IPS_ENABLE (1 << 31)
9c04f015 2872
f0f59a00 2873#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2874#define FBC_REND_NUKE (1<<2)
2875#define FBC_REND_CACHE_CLEAN (1<<1)
2876
585fb111
JB
2877/*
2878 * GPIO regs
2879 */
f0f59a00
VS
2880#define GPIOA _MMIO(0x5010)
2881#define GPIOB _MMIO(0x5014)
2882#define GPIOC _MMIO(0x5018)
2883#define GPIOD _MMIO(0x501c)
2884#define GPIOE _MMIO(0x5020)
2885#define GPIOF _MMIO(0x5024)
2886#define GPIOG _MMIO(0x5028)
2887#define GPIOH _MMIO(0x502c)
585fb111
JB
2888# define GPIO_CLOCK_DIR_MASK (1 << 0)
2889# define GPIO_CLOCK_DIR_IN (0 << 1)
2890# define GPIO_CLOCK_DIR_OUT (1 << 1)
2891# define GPIO_CLOCK_VAL_MASK (1 << 2)
2892# define GPIO_CLOCK_VAL_OUT (1 << 3)
2893# define GPIO_CLOCK_VAL_IN (1 << 4)
2894# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2895# define GPIO_DATA_DIR_MASK (1 << 8)
2896# define GPIO_DATA_DIR_IN (0 << 9)
2897# define GPIO_DATA_DIR_OUT (1 << 9)
2898# define GPIO_DATA_VAL_MASK (1 << 10)
2899# define GPIO_DATA_VAL_OUT (1 << 11)
2900# define GPIO_DATA_VAL_IN (1 << 12)
2901# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2902
f0f59a00 2903#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2904#define GMBUS_RATE_100KHZ (0<<8)
2905#define GMBUS_RATE_50KHZ (1<<8)
2906#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2907#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2908#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2909#define GMBUS_PIN_DISABLED 0
2910#define GMBUS_PIN_SSC 1
2911#define GMBUS_PIN_VGADDC 2
2912#define GMBUS_PIN_PANEL 3
2913#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2914#define GMBUS_PIN_DPC 4 /* HDMIC */
2915#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2916#define GMBUS_PIN_DPD 6 /* HDMID */
2917#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 2918#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
2919#define GMBUS_PIN_2_BXT 2
2920#define GMBUS_PIN_3_BXT 3
3d02352c 2921#define GMBUS_PIN_4_CNP 4
5ea6e5e3 2922#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2923#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2924#define GMBUS_SW_CLR_INT (1<<31)
2925#define GMBUS_SW_RDY (1<<30)
2926#define GMBUS_ENT (1<<29) /* enable timeout */
2927#define GMBUS_CYCLE_NONE (0<<25)
2928#define GMBUS_CYCLE_WAIT (1<<25)
2929#define GMBUS_CYCLE_INDEX (2<<25)
2930#define GMBUS_CYCLE_STOP (4<<25)
2931#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2932#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2933#define GMBUS_SLAVE_INDEX_SHIFT 8
2934#define GMBUS_SLAVE_ADDR_SHIFT 1
2935#define GMBUS_SLAVE_READ (1<<0)
2936#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2937#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2938#define GMBUS_INUSE (1<<15)
2939#define GMBUS_HW_WAIT_PHASE (1<<14)
2940#define GMBUS_STALL_TIMEOUT (1<<13)
2941#define GMBUS_INT (1<<12)
2942#define GMBUS_HW_RDY (1<<11)
2943#define GMBUS_SATOER (1<<10)
2944#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2945#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2946#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2947#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2948#define GMBUS_NAK_EN (1<<3)
2949#define GMBUS_IDLE_EN (1<<2)
2950#define GMBUS_HW_WAIT_EN (1<<1)
2951#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2952#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2953#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2954
585fb111
JB
2955/*
2956 * Clock control & power management
2957 */
2d401b17
VS
2958#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2959#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2960#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2961#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2962
f0f59a00
VS
2963#define VGA0 _MMIO(0x6000)
2964#define VGA1 _MMIO(0x6004)
2965#define VGA_PD _MMIO(0x6010)
585fb111
JB
2966#define VGA0_PD_P2_DIV_4 (1 << 7)
2967#define VGA0_PD_P1_DIV_2 (1 << 5)
2968#define VGA0_PD_P1_SHIFT 0
2969#define VGA0_PD_P1_MASK (0x1f << 0)
2970#define VGA1_PD_P2_DIV_4 (1 << 15)
2971#define VGA1_PD_P1_DIV_2 (1 << 13)
2972#define VGA1_PD_P1_SHIFT 8
2973#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2974#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2975#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2976#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2977#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2978#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2979#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2980#define DPLL_VGA_MODE_DIS (1 << 28)
2981#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2982#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2983#define DPLL_MODE_MASK (3 << 26)
2984#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2985#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2986#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2987#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2988#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2989#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2990#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2991#define DPLL_LOCK_VLV (1<<15)
598fac6b 2992#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2993#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2994#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2995#define DPLL_PORTC_READY_MASK (0xf << 4)
2996#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2997
585fb111 2998#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2999
3000/* Additional CHV pll/phy registers */
f0f59a00 3001#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3002#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3003#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 3004#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
3005#define PHY_LDO_DELAY_0NS 0x0
3006#define PHY_LDO_DELAY_200NS 0x1
3007#define PHY_LDO_DELAY_600NS 0x2
3008#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 3009#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
3010#define PHY_CH_SU_PSR 0x1
3011#define PHY_CH_DEEP_PSR 0x7
3012#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3013#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3014#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 3015#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
3016#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3017#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 3018
585fb111
JB
3019/*
3020 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3021 * this field (only one bit may be set).
3022 */
3023#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3024#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3025#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3026/* i830, required in DVO non-gang */
3027#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3028#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3029#define PLL_REF_INPUT_DREFCLK (0 << 13)
3030#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3031#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3032#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3033#define PLL_REF_INPUT_MASK (3 << 13)
3034#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3035/* Ironlake */
b9055052
ZW
3036# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3037# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3038# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3039# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3040# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3041
585fb111
JB
3042/*
3043 * Parallel to Serial Load Pulse phase selection.
3044 * Selects the phase for the 10X DPLL clock for the PCIe
3045 * digital display port. The range is 4 to 13; 10 or more
3046 * is just a flip delay. The default is 6
3047 */
3048#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3049#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3050/*
3051 * SDVO multiplier for 945G/GM. Not used on 965.
3052 */
3053#define SDVO_MULTIPLIER_MASK 0x000000ff
3054#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3055#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3056
2d401b17
VS
3057#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3058#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3059#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3060#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3061
585fb111
JB
3062/*
3063 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3064 *
3065 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3066 */
3067#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3068#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3069/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3070#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3071#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3072/*
3073 * SDVO/UDI pixel multiplier.
3074 *
3075 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3076 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3077 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3078 * dummy bytes in the datastream at an increased clock rate, with both sides of
3079 * the link knowing how many bytes are fill.
3080 *
3081 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3082 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3083 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3084 * through an SDVO command.
3085 *
3086 * This register field has values of multiplication factor minus 1, with
3087 * a maximum multiplier of 5 for SDVO.
3088 */
3089#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3090#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3091/*
3092 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3093 * This best be set to the default value (3) or the CRT won't work. No,
3094 * I don't entirely understand what this does...
3095 */
3096#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3097#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3098
19ab4ed3
VS
3099#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3100
f0f59a00
VS
3101#define _FPA0 0x6040
3102#define _FPA1 0x6044
3103#define _FPB0 0x6048
3104#define _FPB1 0x604c
3105#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3106#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3107#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3108#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3109#define FP_N_DIV_SHIFT 16
3110#define FP_M1_DIV_MASK 0x00003f00
3111#define FP_M1_DIV_SHIFT 8
3112#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3113#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3114#define FP_M2_DIV_SHIFT 0
f0f59a00 3115#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3116#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3117#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3118#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3119#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3120#define DPLLB_TEST_N_BYPASS (1 << 19)
3121#define DPLLB_TEST_M_BYPASS (1 << 18)
3122#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3123#define DPLLA_TEST_N_BYPASS (1 << 3)
3124#define DPLLA_TEST_M_BYPASS (1 << 2)
3125#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3126#define D_STATE _MMIO(0x6104)
dc96e9b8 3127#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3128#define DSTATE_PLL_D3_OFF (1<<3)
3129#define DSTATE_GFX_CLOCK_GATING (1<<1)
3130#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3131#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3132# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3133# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3134# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3135# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3136# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3137# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3138# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3139# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3140# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3141# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3142# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3143# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3144# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3145# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3146# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3147# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3148# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3149# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3150# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3151# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3152# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3153# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3154# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3155# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3156# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3157# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3158# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3159# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3160/*
652c393a
JB
3161 * This bit must be set on the 830 to prevent hangs when turning off the
3162 * overlay scaler.
3163 */
3164# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3165# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3166# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3167# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3168# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3169
f0f59a00 3170#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3171# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3172# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3173# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3174# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3175# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3176# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3177# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3178# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3179# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3180/* This bit must be unset on 855,865 */
652c393a
JB
3181# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3182# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3183# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3184# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3185/* This bit must be set on 855,865. */
652c393a
JB
3186# define SV_CLOCK_GATE_DISABLE (1 << 0)
3187# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3188# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3189# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3190# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3191# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3192# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3193# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3194# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3195# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3196# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3197# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3198# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3199# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3200# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3201# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3202# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3203# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3204
3205# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3206/* This bit must always be set on 965G/965GM */
652c393a
JB
3207# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3208# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3209# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3210# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3211# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3212# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3213/* This bit must always be set on 965G */
652c393a
JB
3214# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3215# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3216# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3217# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3218# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3219# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3220# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3221# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3222# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3223# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3224# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3225# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3226# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3227# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3228# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3229# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3230# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3231# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3232# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3233
f0f59a00 3234#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3235#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3236#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3237#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3238
f0f59a00 3239#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3240#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3241
f0f59a00
VS
3242#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3243#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3244
f0f59a00 3245#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3246#define FW_CSPWRDWNEN (1<<15)
3247
f0f59a00 3248#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3249
f0f59a00 3250#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3251#define CDCLK_FREQ_SHIFT 4
3252#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3253#define CZCLK_FREQ_MASK 0xf
1e69cd74 3254
f0f59a00 3255#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3256#define PFI_CREDIT_63 (9 << 28) /* chv only */
3257#define PFI_CREDIT_31 (8 << 28) /* chv only */
3258#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3259#define PFI_CREDIT_RESEND (1 << 27)
3260#define VGA_FAST_MODE_DISABLE (1 << 14)
3261
f0f59a00 3262#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3263
585fb111
JB
3264/*
3265 * Palette regs
3266 */
a57c774a
AK
3267#define PALETTE_A_OFFSET 0xa000
3268#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3269#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3270#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3271 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3272
673a394b
EA
3273/* MCH MMIO space */
3274
3275/*
3276 * MCHBAR mirror.
3277 *
3278 * This mirrors the MCHBAR MMIO space whose location is determined by
3279 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3280 * every way. It is not accessible from the CP register read instructions.
3281 *
515b2392
PZ
3282 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3283 * just read.
673a394b
EA
3284 */
3285#define MCHBAR_MIRROR_BASE 0x10000
3286
1398261a
YL
3287#define MCHBAR_MIRROR_BASE_SNB 0x140000
3288
f0f59a00
VS
3289#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3290#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3291#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3292#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3293
3ebecd07 3294/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3295#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3296
646b4269 3297/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3298#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3299#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3300#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3301#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3302#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3303#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3304#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3305#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3306#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3307
646b4269 3308/* Pineview MCH register contains DDR3 setting */
f0f59a00 3309#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3310#define CSHRDDR3CTL_DDR3 (1 << 2)
3311
646b4269 3312/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3313#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3314#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3315
646b4269 3316/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3317#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3318#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3319#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3320#define MAD_DIMM_ECC_MASK (0x3 << 24)
3321#define MAD_DIMM_ECC_OFF (0x0 << 24)
3322#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3323#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3324#define MAD_DIMM_ECC_ON (0x3 << 24)
3325#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3326#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3327#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3328#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3329#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3330#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3331#define MAD_DIMM_A_SELECT (0x1 << 16)
3332/* DIMM sizes are in multiples of 256mb. */
3333#define MAD_DIMM_B_SIZE_SHIFT 8
3334#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3335#define MAD_DIMM_A_SIZE_SHIFT 0
3336#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3337
646b4269 3338/* snb MCH registers for priority tuning */
f0f59a00 3339#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3340#define MCH_SSKPD_WM0_MASK 0x3f
3341#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3342
f0f59a00 3343#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3344
b11248df 3345/* Clocking configuration register */
f0f59a00 3346#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3347#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3348#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3349#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3350#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3351#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3352#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3353#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3354/*
3355 * Note that on at least on ELK the below value is reported for both
3356 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3357 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3358 */
3359#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3360#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3361#define CLKCFG_MEM_533 (1 << 4)
3362#define CLKCFG_MEM_667 (2 << 4)
3363#define CLKCFG_MEM_800 (3 << 4)
3364#define CLKCFG_MEM_MASK (7 << 4)
3365
f0f59a00
VS
3366#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3367#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3368
f0f59a00 3369#define TSC1 _MMIO(0x11001)
ea056c14 3370#define TSE (1<<0)
f0f59a00
VS
3371#define TR1 _MMIO(0x11006)
3372#define TSFS _MMIO(0x11020)
7648fa99
JB
3373#define TSFS_SLOPE_MASK 0x0000ff00
3374#define TSFS_SLOPE_SHIFT 8
3375#define TSFS_INTR_MASK 0x000000ff
3376
f0f59a00
VS
3377#define CRSTANDVID _MMIO(0x11100)
3378#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3379#define PXVFREQ_PX_MASK 0x7f000000
3380#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3381#define VIDFREQ_BASE _MMIO(0x11110)
3382#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3383#define VIDFREQ2 _MMIO(0x11114)
3384#define VIDFREQ3 _MMIO(0x11118)
3385#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3386#define VIDFREQ_P0_MASK 0x1f000000
3387#define VIDFREQ_P0_SHIFT 24
3388#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3389#define VIDFREQ_P0_CSCLK_SHIFT 20
3390#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3391#define VIDFREQ_P0_CRCLK_SHIFT 16
3392#define VIDFREQ_P1_MASK 0x00001f00
3393#define VIDFREQ_P1_SHIFT 8
3394#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3395#define VIDFREQ_P1_CSCLK_SHIFT 4
3396#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3397#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3398#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3399#define INTTOEXT_MAP3_SHIFT 24
3400#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3401#define INTTOEXT_MAP2_SHIFT 16
3402#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3403#define INTTOEXT_MAP1_SHIFT 8
3404#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3405#define INTTOEXT_MAP0_SHIFT 0
3406#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3407#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3408#define MEMCTL_CMD_MASK 0xe000
3409#define MEMCTL_CMD_SHIFT 13
3410#define MEMCTL_CMD_RCLK_OFF 0
3411#define MEMCTL_CMD_RCLK_ON 1
3412#define MEMCTL_CMD_CHFREQ 2
3413#define MEMCTL_CMD_CHVID 3
3414#define MEMCTL_CMD_VMMOFF 4
3415#define MEMCTL_CMD_VMMON 5
3416#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3417 when command complete */
3418#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3419#define MEMCTL_FREQ_SHIFT 8
3420#define MEMCTL_SFCAVM (1<<7)
3421#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3422#define MEMIHYST _MMIO(0x1117c)
3423#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3424#define MEMINT_RSEXIT_EN (1<<8)
3425#define MEMINT_CX_SUPR_EN (1<<7)
3426#define MEMINT_CONT_BUSY_EN (1<<6)
3427#define MEMINT_AVG_BUSY_EN (1<<5)
3428#define MEMINT_EVAL_CHG_EN (1<<4)
3429#define MEMINT_MON_IDLE_EN (1<<3)
3430#define MEMINT_UP_EVAL_EN (1<<2)
3431#define MEMINT_DOWN_EVAL_EN (1<<1)
3432#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3433#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3434#define MEM_RSEXIT_MASK 0xc000
3435#define MEM_RSEXIT_SHIFT 14
3436#define MEM_CONT_BUSY_MASK 0x3000
3437#define MEM_CONT_BUSY_SHIFT 12
3438#define MEM_AVG_BUSY_MASK 0x0c00
3439#define MEM_AVG_BUSY_SHIFT 10
3440#define MEM_EVAL_CHG_MASK 0x0300
3441#define MEM_EVAL_BUSY_SHIFT 8
3442#define MEM_MON_IDLE_MASK 0x00c0
3443#define MEM_MON_IDLE_SHIFT 6
3444#define MEM_UP_EVAL_MASK 0x0030
3445#define MEM_UP_EVAL_SHIFT 4
3446#define MEM_DOWN_EVAL_MASK 0x000c
3447#define MEM_DOWN_EVAL_SHIFT 2
3448#define MEM_SW_CMD_MASK 0x0003
3449#define MEM_INT_STEER_GFX 0
3450#define MEM_INT_STEER_CMR 1
3451#define MEM_INT_STEER_SMI 2
3452#define MEM_INT_STEER_SCI 3
f0f59a00 3453#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3454#define MEMINT_RSEXIT (1<<7)
3455#define MEMINT_CONT_BUSY (1<<6)
3456#define MEMINT_AVG_BUSY (1<<5)
3457#define MEMINT_EVAL_CHG (1<<4)
3458#define MEMINT_MON_IDLE (1<<3)
3459#define MEMINT_UP_EVAL (1<<2)
3460#define MEMINT_DOWN_EVAL (1<<1)
3461#define MEMINT_SW_CMD (1<<0)
f0f59a00 3462#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3463#define MEMMODE_BOOST_EN (1<<31)
3464#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3465#define MEMMODE_BOOST_FREQ_SHIFT 24
3466#define MEMMODE_IDLE_MODE_MASK 0x00030000
3467#define MEMMODE_IDLE_MODE_SHIFT 16
3468#define MEMMODE_IDLE_MODE_EVAL 0
3469#define MEMMODE_IDLE_MODE_CONT 1
3470#define MEMMODE_HWIDLE_EN (1<<15)
3471#define MEMMODE_SWMODE_EN (1<<14)
3472#define MEMMODE_RCLK_GATE (1<<13)
3473#define MEMMODE_HW_UPDATE (1<<12)
3474#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3475#define MEMMODE_FSTART_SHIFT 8
3476#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3477#define MEMMODE_FMAX_SHIFT 4
3478#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3479#define RCBMAXAVG _MMIO(0x1119c)
3480#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3481#define SWMEMCMD_RENDER_OFF (0 << 13)
3482#define SWMEMCMD_RENDER_ON (1 << 13)
3483#define SWMEMCMD_SWFREQ (2 << 13)
3484#define SWMEMCMD_TARVID (3 << 13)
3485#define SWMEMCMD_VRM_OFF (4 << 13)
3486#define SWMEMCMD_VRM_ON (5 << 13)
3487#define CMDSTS (1<<12)
3488#define SFCAVM (1<<11)
3489#define SWFREQ_MASK 0x0380 /* P0-7 */
3490#define SWFREQ_SHIFT 7
3491#define TARVID_MASK 0x001f
f0f59a00
VS
3492#define MEMSTAT_CTG _MMIO(0x111a0)
3493#define RCBMINAVG _MMIO(0x111a0)
3494#define RCUPEI _MMIO(0x111b0)
3495#define RCDNEI _MMIO(0x111b4)
3496#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3497#define RS1EN (1<<31)
3498#define RS2EN (1<<30)
3499#define RS3EN (1<<29)
3500#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3501#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3502#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3503#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3504#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3505#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3506#define RSX_STATUS_MASK (7<<20)
3507#define RSX_STATUS_ON (0<<20)
3508#define RSX_STATUS_RC1 (1<<20)
3509#define RSX_STATUS_RC1E (2<<20)
3510#define RSX_STATUS_RS1 (3<<20)
3511#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3512#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3513#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3514#define RSX_STATUS_RSVD2 (7<<20)
3515#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3516#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3517#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3518#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3519#define RS1CONTSAV_MASK (3<<14)
3520#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3521#define RS1CONTSAV_RSVD (1<<14)
3522#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3523#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3524#define NORMSLEXLAT_MASK (3<<12)
3525#define SLOW_RS123 (0<<12)
3526#define SLOW_RS23 (1<<12)
3527#define SLOW_RS3 (2<<12)
3528#define NORMAL_RS123 (3<<12)
3529#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3530#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3531#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3532#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3533#define RS_CSTATE_MASK (3<<4)
3534#define RS_CSTATE_C367_RS1 (0<<4)
3535#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3536#define RS_CSTATE_RSVD (2<<4)
3537#define RS_CSTATE_C367_RS2 (3<<4)
3538#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3539#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3540#define VIDCTL _MMIO(0x111c0)
3541#define VIDSTS _MMIO(0x111c8)
3542#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3543#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3544#define MEMSTAT_VID_MASK 0x7f00
3545#define MEMSTAT_VID_SHIFT 8
3546#define MEMSTAT_PSTATE_MASK 0x00f8
3547#define MEMSTAT_PSTATE_SHIFT 3
3548#define MEMSTAT_MON_ACTV (1<<2)
3549#define MEMSTAT_SRC_CTL_MASK 0x0003
3550#define MEMSTAT_SRC_CTL_CORE 0
3551#define MEMSTAT_SRC_CTL_TRB 1
3552#define MEMSTAT_SRC_CTL_THM 2
3553#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3554#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3555#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3556#define PMMISC _MMIO(0x11214)
ea056c14 3557#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3558#define SDEW _MMIO(0x1124c)
3559#define CSIEW0 _MMIO(0x11250)
3560#define CSIEW1 _MMIO(0x11254)
3561#define CSIEW2 _MMIO(0x11258)
3562#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3563#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3564#define MCHAFE _MMIO(0x112c0)
3565#define CSIEC _MMIO(0x112e0)
3566#define DMIEC _MMIO(0x112e4)
3567#define DDREC _MMIO(0x112e8)
3568#define PEG0EC _MMIO(0x112ec)
3569#define PEG1EC _MMIO(0x112f0)
3570#define GFXEC _MMIO(0x112f4)
3571#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3572#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3573#define ECR _MMIO(0x11600)
7648fa99
JB
3574#define ECR_GPFE (1<<31)
3575#define ECR_IMONE (1<<30)
3576#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3577#define OGW0 _MMIO(0x11608)
3578#define OGW1 _MMIO(0x1160c)
3579#define EG0 _MMIO(0x11610)
3580#define EG1 _MMIO(0x11614)
3581#define EG2 _MMIO(0x11618)
3582#define EG3 _MMIO(0x1161c)
3583#define EG4 _MMIO(0x11620)
3584#define EG5 _MMIO(0x11624)
3585#define EG6 _MMIO(0x11628)
3586#define EG7 _MMIO(0x1162c)
3587#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3588#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3589#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3590#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3591#define CSIPLL0 _MMIO(0x12c10)
3592#define DDRMPLL1 _MMIO(0X12c20)
3593#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3594
f0f59a00 3595#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3596#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3597
f0f59a00
VS
3598#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3599#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3600#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3601#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3602#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3603
8a292d01
VS
3604/*
3605 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3606 * 8300) freezing up around GPU hangs. Looks as if even
3607 * scheduling/timer interrupts start misbehaving if the RPS
3608 * EI/thresholds are "bad", leading to a very sluggish or even
3609 * frozen machine.
3610 */
3611#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3612#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3613#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3614#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3615 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3616 INTERVAL_0_833_US(us) : \
3617 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3618 INTERVAL_1_28_US(us))
3619
52530cba
AG
3620#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3621#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3622#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3623#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3624 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3625 INTERVAL_0_833_TO_US(interval) : \
3626 INTERVAL_1_33_TO_US(interval)) : \
3627 INTERVAL_1_28_TO_US(interval))
3628
aa40d6bb
ZN
3629/*
3630 * Logical Context regs
3631 */
ec62ed3e
CW
3632#define CCID _MMIO(0x2180)
3633#define CCID_EN BIT(0)
3634#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3635#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3636/*
3637 * Notes on SNB/IVB/VLV context size:
3638 * - Power context is saved elsewhere (LLC or stolen)
3639 * - Ring/execlist context is saved on SNB, not on IVB
3640 * - Extended context size already includes render context size
3641 * - We always need to follow the extended context size.
3642 * SNB BSpec has comments indicating that we should use the
3643 * render context size instead if execlists are disabled, but
3644 * based on empirical testing that's just nonsense.
3645 * - Pipelined/VF state is saved on SNB/IVB respectively
3646 * - GT1 size just indicates how much of render context
3647 * doesn't need saving on GT1
3648 */
f0f59a00 3649#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3650#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3651#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3652#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3653#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3654#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3655#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3656 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3657 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3658#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3659#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3660#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3661#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3662#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3663#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3664#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3665#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3666 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3667
c01fc532
ZW
3668enum {
3669 INTEL_ADVANCED_CONTEXT = 0,
3670 INTEL_LEGACY_32B_CONTEXT,
3671 INTEL_ADVANCED_AD_CONTEXT,
3672 INTEL_LEGACY_64B_CONTEXT
3673};
3674
2355cf08
MK
3675enum {
3676 FAULT_AND_HANG = 0,
3677 FAULT_AND_HALT, /* Debug only */
3678 FAULT_AND_STREAM,
3679 FAULT_AND_CONTINUE /* Unsupported */
3680};
3681
3682#define GEN8_CTX_VALID (1<<0)
3683#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3684#define GEN8_CTX_FORCE_RESTORE (1<<2)
3685#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3686#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3687#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3688
2355cf08
MK
3689#define GEN8_CTX_ID_SHIFT 32
3690#define GEN8_CTX_ID_WIDTH 21
c01fc532 3691
f0f59a00
VS
3692#define CHV_CLK_CTL1 _MMIO(0x101100)
3693#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3694#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3695
585fb111
JB
3696/*
3697 * Overlay regs
3698 */
3699
f0f59a00
VS
3700#define OVADD _MMIO(0x30000)
3701#define DOVSTA _MMIO(0x30008)
585fb111 3702#define OC_BUF (0x3<<20)
f0f59a00
VS
3703#define OGAMC5 _MMIO(0x30010)
3704#define OGAMC4 _MMIO(0x30014)
3705#define OGAMC3 _MMIO(0x30018)
3706#define OGAMC2 _MMIO(0x3001c)
3707#define OGAMC1 _MMIO(0x30020)
3708#define OGAMC0 _MMIO(0x30024)
585fb111 3709
d965e7ac
ID
3710/*
3711 * GEN9 clock gating regs
3712 */
3713#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3714#define PWM2_GATING_DIS (1 << 14)
3715#define PWM1_GATING_DIS (1 << 13)
3716
585fb111
JB
3717/*
3718 * Display engine regs
3719 */
3720
8bf1e9f1 3721/* Pipe A CRC regs */
a57c774a 3722#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3723#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3724/* ivb+ source selection */
8bf1e9f1
SH
3725#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3726#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3727#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3728/* ilk+ source selection */
5a6b5c84
DV
3729#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3730#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3731#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3732/* embedded DP port on the north display block, reserved on ivb */
3733#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3734#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3735/* vlv source selection */
3736#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3737#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3738#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3739/* with DP port the pipe source is invalid */
3740#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3741#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3742#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3743/* gen3+ source selection */
3744#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3745#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3746#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3747/* with DP/TV port the pipe source is invalid */
3748#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3749#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3750#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3751#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3752#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3753/* gen2 doesn't have source selection bits */
52f843f6 3754#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3755
5a6b5c84
DV
3756#define _PIPE_CRC_RES_1_A_IVB 0x60064
3757#define _PIPE_CRC_RES_2_A_IVB 0x60068
3758#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3759#define _PIPE_CRC_RES_4_A_IVB 0x60070
3760#define _PIPE_CRC_RES_5_A_IVB 0x60074
3761
a57c774a
AK
3762#define _PIPE_CRC_RES_RED_A 0x60060
3763#define _PIPE_CRC_RES_GREEN_A 0x60064
3764#define _PIPE_CRC_RES_BLUE_A 0x60068
3765#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3766#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3767
3768/* Pipe B CRC regs */
5a6b5c84
DV
3769#define _PIPE_CRC_RES_1_B_IVB 0x61064
3770#define _PIPE_CRC_RES_2_B_IVB 0x61068
3771#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3772#define _PIPE_CRC_RES_4_B_IVB 0x61070
3773#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3774
f0f59a00
VS
3775#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3776#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3777#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3778#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3779#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3780#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3781
3782#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3783#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3784#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3785#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3786#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3787
585fb111 3788/* Pipe A timing regs */
a57c774a
AK
3789#define _HTOTAL_A 0x60000
3790#define _HBLANK_A 0x60004
3791#define _HSYNC_A 0x60008
3792#define _VTOTAL_A 0x6000c
3793#define _VBLANK_A 0x60010
3794#define _VSYNC_A 0x60014
3795#define _PIPEASRC 0x6001c
3796#define _BCLRPAT_A 0x60020
3797#define _VSYNCSHIFT_A 0x60028
ebb69c95 3798#define _PIPE_MULT_A 0x6002c
585fb111
JB
3799
3800/* Pipe B timing regs */
a57c774a
AK
3801#define _HTOTAL_B 0x61000
3802#define _HBLANK_B 0x61004
3803#define _HSYNC_B 0x61008
3804#define _VTOTAL_B 0x6100c
3805#define _VBLANK_B 0x61010
3806#define _VSYNC_B 0x61014
3807#define _PIPEBSRC 0x6101c
3808#define _BCLRPAT_B 0x61020
3809#define _VSYNCSHIFT_B 0x61028
ebb69c95 3810#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3811
3812#define TRANSCODER_A_OFFSET 0x60000
3813#define TRANSCODER_B_OFFSET 0x61000
3814#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3815#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3816#define TRANSCODER_EDP_OFFSET 0x6f000
3817
f0f59a00 3818#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3819 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3820 dev_priv->info.display_mmio_offset)
a57c774a 3821
f0f59a00
VS
3822#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3823#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3824#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3825#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3826#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3827#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3828#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3829#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3830#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3831#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3832
c8f7df58
RV
3833/* VLV eDP PSR registers */
3834#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3835#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3836#define VLV_EDP_PSR_ENABLE (1<<0)
3837#define VLV_EDP_PSR_RESET (1<<1)
3838#define VLV_EDP_PSR_MODE_MASK (7<<2)
3839#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3840#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3841#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3842#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3843#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3844#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3845#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3846#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3847#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3848
3849#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3850#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3851#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3852#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3853#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3854#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3855
3856#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3857#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3858#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3859#define VLV_EDP_PSR_CURR_STATE_MASK 7
3860#define VLV_EDP_PSR_DISABLED (0<<0)
3861#define VLV_EDP_PSR_INACTIVE (1<<0)
3862#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3863#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3864#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3865#define VLV_EDP_PSR_EXIT (5<<0)
3866#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3867#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3868
ed8546ac 3869/* HSW+ eDP PSR registers */
443a389f
VS
3870#define HSW_EDP_PSR_BASE 0x64800
3871#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3872#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3873#define EDP_PSR_ENABLE (1<<31)
82c56254 3874#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3875#define EDP_PSR_LINK_STANDBY (1<<27)
3876#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3877#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3878#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3879#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3880#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3881#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3882#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3883#define EDP_PSR_TP1_TP2_SEL (0<<11)
3884#define EDP_PSR_TP1_TP3_SEL (1<<11)
3885#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3886#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3887#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3888#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3889#define EDP_PSR_TP1_TIME_500us (0<<4)
3890#define EDP_PSR_TP1_TIME_100us (1<<4)
3891#define EDP_PSR_TP1_TIME_2500us (2<<4)
3892#define EDP_PSR_TP1_TIME_0us (3<<4)
3893#define EDP_PSR_IDLE_FRAME_SHIFT 0
3894
f0f59a00
VS
3895#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3896#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3897
f0f59a00 3898#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3899#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3900#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3901#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3902#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3903#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3904#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3905#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3906#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3907#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3908#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3909#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3910#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3911#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3912#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3913#define EDP_PSR_STATUS_COUNT_SHIFT 16
3914#define EDP_PSR_STATUS_COUNT_MASK 0xf
3915#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3916#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3917#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3918#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3919#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3920#define EDP_PSR_STATUS_IDLE_MASK 0xf
3921
f0f59a00 3922#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3923#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3924
f0f59a00 3925#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
6433226b
NV
3926#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3927#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3928#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3929#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3930#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
3931#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
2b28bb1b 3932
f0f59a00 3933#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3934#define EDP_PSR2_ENABLE (1<<31)
3935#define EDP_SU_TRACK_ENABLE (1<<30)
3936#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3937#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3938#define EDP_PSR2_TP2_TIME_500 (0<<8)
3939#define EDP_PSR2_TP2_TIME_100 (1<<8)
3940#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3941#define EDP_PSR2_TP2_TIME_50 (3<<8)
3942#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3943#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3944#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3945#define EDP_PSR2_IDLE_MASK 0xf
6433226b 3946#define EDP_FRAMES_BEFORE_SU_ENTRY (1<<4)
474d1ec4 3947
3fcb0ca1
NV
3948#define EDP_PSR2_STATUS_CTL _MMIO(0x6f940)
3949#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 3950#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 3951
585fb111 3952/* VGA port control */
f0f59a00
VS
3953#define ADPA _MMIO(0x61100)
3954#define PCH_ADPA _MMIO(0xe1100)
3955#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3956
585fb111
JB
3957#define ADPA_DAC_ENABLE (1<<31)
3958#define ADPA_DAC_DISABLE 0
3959#define ADPA_PIPE_SELECT_MASK (1<<30)
3960#define ADPA_PIPE_A_SELECT 0
3961#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3962#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3963/* CPT uses bits 29:30 for pch transcoder select */
3964#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3965#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3966#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3967#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3968#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3969#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3970#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3971#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3972#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3973#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3974#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3975#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3976#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3977#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3978#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3979#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3980#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3981#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3982#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3983#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3984#define ADPA_SETS_HVPOLARITY 0
60222c0c 3985#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3986#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3987#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3988#define ADPA_HSYNC_CNTL_ENABLE 0
3989#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3990#define ADPA_VSYNC_ACTIVE_LOW 0
3991#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3992#define ADPA_HSYNC_ACTIVE_LOW 0
3993#define ADPA_DPMS_MASK (~(3<<10))
3994#define ADPA_DPMS_ON (0<<10)
3995#define ADPA_DPMS_SUSPEND (1<<10)
3996#define ADPA_DPMS_STANDBY (2<<10)
3997#define ADPA_DPMS_OFF (3<<10)
3998
939fe4d7 3999
585fb111 4000/* Hotplug control (945+ only) */
f0f59a00 4001#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4002#define PORTB_HOTPLUG_INT_EN (1 << 29)
4003#define PORTC_HOTPLUG_INT_EN (1 << 28)
4004#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4005#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4006#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4007#define TV_HOTPLUG_INT_EN (1 << 18)
4008#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4009#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4010 PORTC_HOTPLUG_INT_EN | \
4011 PORTD_HOTPLUG_INT_EN | \
4012 SDVOC_HOTPLUG_INT_EN | \
4013 SDVOB_HOTPLUG_INT_EN | \
4014 CRT_HOTPLUG_INT_EN)
585fb111 4015#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4016#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4017/* must use period 64 on GM45 according to docs */
4018#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4019#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4020#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4021#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4022#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4023#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4024#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4025#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4026#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4027#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4028#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4029#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4030
f0f59a00 4031#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4032/*
0780cd36 4033 * HDMI/DP bits are g4x+
0ce99f74
DV
4034 *
4035 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4036 * Please check the detailed lore in the commit message for for experimental
4037 * evidence.
4038 */
0780cd36
VS
4039/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4040#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4041#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4042#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4043/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4044#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4045#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4046#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4047#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4048#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4049#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4050#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4051#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4052#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4053#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4054#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4055#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4056/* CRT/TV common between gen3+ */
585fb111
JB
4057#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4058#define TV_HOTPLUG_INT_STATUS (1 << 10)
4059#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4060#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4061#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4062#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4063#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4064#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4065#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4066#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4067
084b612e
CW
4068/* SDVO is different across gen3/4 */
4069#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4070#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4071/*
4072 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4073 * since reality corrobates that they're the same as on gen3. But keep these
4074 * bits here (and the comment!) to help any other lost wanderers back onto the
4075 * right tracks.
4076 */
084b612e
CW
4077#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4078#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4079#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4080#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4081#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4082 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4083 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4084 PORTB_HOTPLUG_INT_STATUS | \
4085 PORTC_HOTPLUG_INT_STATUS | \
4086 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4087
4088#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4089 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4090 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4091 PORTB_HOTPLUG_INT_STATUS | \
4092 PORTC_HOTPLUG_INT_STATUS | \
4093 PORTD_HOTPLUG_INT_STATUS)
585fb111 4094
c20cd312
PZ
4095/* SDVO and HDMI port control.
4096 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4097#define _GEN3_SDVOB 0x61140
4098#define _GEN3_SDVOC 0x61160
4099#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4100#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4101#define GEN4_HDMIB GEN3_SDVOB
4102#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4103#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4104#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4105#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4106#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4107#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4108#define PCH_HDMIC _MMIO(0xe1150)
4109#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4110
f0f59a00 4111#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4112#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4113#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4114#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4115#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4116#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4117#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4118#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4119
c20cd312
PZ
4120/* Gen 3 SDVO bits: */
4121#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4122#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4123#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4124#define SDVO_PIPE_B_SELECT (1 << 30)
4125#define SDVO_STALL_SELECT (1 << 29)
4126#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4127/*
585fb111 4128 * 915G/GM SDVO pixel multiplier.
585fb111 4129 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4130 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4131 */
c20cd312 4132#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4133#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4134#define SDVO_PHASE_SELECT_MASK (15 << 19)
4135#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4136#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4137#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4138#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4139#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4140#define SDVO_DETECTED (1 << 2)
585fb111 4141/* Bits to be preserved when writing */
c20cd312
PZ
4142#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4143 SDVO_INTERRUPT_ENABLE)
4144#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4145
4146/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4147#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4148#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4149#define SDVO_ENCODING_SDVO (0 << 10)
4150#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4151#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4152#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4153#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4154#define SDVO_AUDIO_ENABLE (1 << 6)
4155/* VSYNC/HSYNC bits new with 965, default is to be set */
4156#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4157#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4158
4159/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4160#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4161#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4162
4163/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4164#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4165#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4166
44f37d1f
CML
4167/* CHV SDVO/HDMI bits: */
4168#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4169#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4170
585fb111
JB
4171
4172/* DVO port control */
f0f59a00
VS
4173#define _DVOA 0x61120
4174#define DVOA _MMIO(_DVOA)
4175#define _DVOB 0x61140
4176#define DVOB _MMIO(_DVOB)
4177#define _DVOC 0x61160
4178#define DVOC _MMIO(_DVOC)
585fb111
JB
4179#define DVO_ENABLE (1 << 31)
4180#define DVO_PIPE_B_SELECT (1 << 30)
4181#define DVO_PIPE_STALL_UNUSED (0 << 28)
4182#define DVO_PIPE_STALL (1 << 28)
4183#define DVO_PIPE_STALL_TV (2 << 28)
4184#define DVO_PIPE_STALL_MASK (3 << 28)
4185#define DVO_USE_VGA_SYNC (1 << 15)
4186#define DVO_DATA_ORDER_I740 (0 << 14)
4187#define DVO_DATA_ORDER_FP (1 << 14)
4188#define DVO_VSYNC_DISABLE (1 << 11)
4189#define DVO_HSYNC_DISABLE (1 << 10)
4190#define DVO_VSYNC_TRISTATE (1 << 9)
4191#define DVO_HSYNC_TRISTATE (1 << 8)
4192#define DVO_BORDER_ENABLE (1 << 7)
4193#define DVO_DATA_ORDER_GBRG (1 << 6)
4194#define DVO_DATA_ORDER_RGGB (0 << 6)
4195#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4196#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4197#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4198#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4199#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4200#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4201#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4202#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4203#define DVOA_SRCDIM _MMIO(0x61124)
4204#define DVOB_SRCDIM _MMIO(0x61144)
4205#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4206#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4207#define DVO_SRCDIM_VERTICAL_SHIFT 0
4208
4209/* LVDS port control */
f0f59a00 4210#define LVDS _MMIO(0x61180)
585fb111
JB
4211/*
4212 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4213 * the DPLL semantics change when the LVDS is assigned to that pipe.
4214 */
4215#define LVDS_PORT_EN (1 << 31)
4216/* Selects pipe B for LVDS data. Must be set on pre-965. */
4217#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4218#define LVDS_PIPE_MASK (1 << 30)
1519b995 4219#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4220/* LVDS dithering flag on 965/g4x platform */
4221#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4222/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4223#define LVDS_VSYNC_POLARITY (1 << 21)
4224#define LVDS_HSYNC_POLARITY (1 << 20)
4225
a3e17eb8
ZY
4226/* Enable border for unscaled (or aspect-scaled) display */
4227#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4228/*
4229 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4230 * pixel.
4231 */
4232#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4233#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4234#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4235/*
4236 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4237 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4238 * on.
4239 */
4240#define LVDS_A3_POWER_MASK (3 << 6)
4241#define LVDS_A3_POWER_DOWN (0 << 6)
4242#define LVDS_A3_POWER_UP (3 << 6)
4243/*
4244 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4245 * is set.
4246 */
4247#define LVDS_CLKB_POWER_MASK (3 << 4)
4248#define LVDS_CLKB_POWER_DOWN (0 << 4)
4249#define LVDS_CLKB_POWER_UP (3 << 4)
4250/*
4251 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4252 * setting for whether we are in dual-channel mode. The B3 pair will
4253 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4254 */
4255#define LVDS_B0B3_POWER_MASK (3 << 2)
4256#define LVDS_B0B3_POWER_DOWN (0 << 2)
4257#define LVDS_B0B3_POWER_UP (3 << 2)
4258
3c17fe4b 4259/* Video Data Island Packet control */
f0f59a00 4260#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4261/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4262 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4263 * of the infoframe structure specified by CEA-861. */
4264#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4265#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4266#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4267/* Pre HSW: */
3c17fe4b 4268#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4269#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4270#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4271#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4272#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4273#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4274#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4275#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4276#define VIDEO_DIP_SELECT_AVI (0 << 19)
4277#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4278#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4279#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4280#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4281#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4282#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4283#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4284/* HSW and later: */
0dd87d20
PZ
4285#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4286#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4287#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4288#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4289#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4290#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4291
585fb111 4292/* Panel power sequencing */
44cb734c
ID
4293#define PPS_BASE 0x61200
4294#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4295#define PCH_PPS_BASE 0xC7200
4296
4297#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4298 PPS_BASE + (reg) + \
4299 (pps_idx) * 0x100)
4300
4301#define _PP_STATUS 0x61200
4302#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4303#define PP_ON (1 << 31)
585fb111
JB
4304/*
4305 * Indicates that all dependencies of the panel are on:
4306 *
4307 * - PLL enabled
4308 * - pipe enabled
4309 * - LVDS/DVOB/DVOC on
4310 */
44cb734c
ID
4311#define PP_READY (1 << 30)
4312#define PP_SEQUENCE_NONE (0 << 28)
4313#define PP_SEQUENCE_POWER_UP (1 << 28)
4314#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4315#define PP_SEQUENCE_MASK (3 << 28)
4316#define PP_SEQUENCE_SHIFT 28
4317#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4318#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4319#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4320#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4321#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4322#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4323#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4324#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4325#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4326#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4327#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4328
4329#define _PP_CONTROL 0x61204
4330#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4331#define PANEL_UNLOCK_REGS (0xabcd << 16)
4332#define PANEL_UNLOCK_MASK (0xffff << 16)
4333#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4334#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4335#define EDP_FORCE_VDD (1 << 3)
4336#define EDP_BLC_ENABLE (1 << 2)
4337#define PANEL_POWER_RESET (1 << 1)
4338#define PANEL_POWER_OFF (0 << 0)
4339#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4340
4341#define _PP_ON_DELAYS 0x61208
4342#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4343#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4344#define PANEL_PORT_SELECT_MASK (3 << 30)
4345#define PANEL_PORT_SELECT_LVDS (0 << 30)
4346#define PANEL_PORT_SELECT_DPA (1 << 30)
4347#define PANEL_PORT_SELECT_DPC (2 << 30)
4348#define PANEL_PORT_SELECT_DPD (3 << 30)
4349#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4350#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4351#define PANEL_POWER_UP_DELAY_SHIFT 16
4352#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4353#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4354
4355#define _PP_OFF_DELAYS 0x6120C
4356#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4357#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4358#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4359#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4360#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4361
4362#define _PP_DIVISOR 0x61210
4363#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4364#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4365#define PP_REFERENCE_DIVIDER_SHIFT 8
4366#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4367#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4368
4369/* Panel fitting */
f0f59a00 4370#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4371#define PFIT_ENABLE (1 << 31)
4372#define PFIT_PIPE_MASK (3 << 29)
4373#define PFIT_PIPE_SHIFT 29
4374#define VERT_INTERP_DISABLE (0 << 10)
4375#define VERT_INTERP_BILINEAR (1 << 10)
4376#define VERT_INTERP_MASK (3 << 10)
4377#define VERT_AUTO_SCALE (1 << 9)
4378#define HORIZ_INTERP_DISABLE (0 << 6)
4379#define HORIZ_INTERP_BILINEAR (1 << 6)
4380#define HORIZ_INTERP_MASK (3 << 6)
4381#define HORIZ_AUTO_SCALE (1 << 5)
4382#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4383#define PFIT_FILTER_FUZZY (0 << 24)
4384#define PFIT_SCALING_AUTO (0 << 26)
4385#define PFIT_SCALING_PROGRAMMED (1 << 26)
4386#define PFIT_SCALING_PILLAR (2 << 26)
4387#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4388#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4389/* Pre-965 */
4390#define PFIT_VERT_SCALE_SHIFT 20
4391#define PFIT_VERT_SCALE_MASK 0xfff00000
4392#define PFIT_HORIZ_SCALE_SHIFT 4
4393#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4394/* 965+ */
4395#define PFIT_VERT_SCALE_SHIFT_965 16
4396#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4397#define PFIT_HORIZ_SCALE_SHIFT_965 0
4398#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4399
f0f59a00 4400#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4401
5c969aa7
DL
4402#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4403#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4404#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4405 _VLV_BLC_PWM_CTL2_B)
07bf139b 4406
5c969aa7
DL
4407#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4408#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4409#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4410 _VLV_BLC_PWM_CTL_B)
07bf139b 4411
5c969aa7
DL
4412#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4413#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4414#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4415 _VLV_BLC_HIST_CTL_B)
07bf139b 4416
585fb111 4417/* Backlight control */
f0f59a00 4418#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4419#define BLM_PWM_ENABLE (1 << 31)
4420#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4421#define BLM_PIPE_SELECT (1 << 29)
4422#define BLM_PIPE_SELECT_IVB (3 << 29)
4423#define BLM_PIPE_A (0 << 29)
4424#define BLM_PIPE_B (1 << 29)
4425#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4426#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4427#define BLM_TRANSCODER_B BLM_PIPE_B
4428#define BLM_TRANSCODER_C BLM_PIPE_C
4429#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4430#define BLM_PIPE(pipe) ((pipe) << 29)
4431#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4432#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4433#define BLM_PHASE_IN_ENABLE (1 << 25)
4434#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4435#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4436#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4437#define BLM_PHASE_IN_COUNT_SHIFT (8)
4438#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4439#define BLM_PHASE_IN_INCR_SHIFT (0)
4440#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4441#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4442/*
4443 * This is the most significant 15 bits of the number of backlight cycles in a
4444 * complete cycle of the modulated backlight control.
4445 *
4446 * The actual value is this field multiplied by two.
4447 */
7cf41601
DV
4448#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4449#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4450#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4451/*
4452 * This is the number of cycles out of the backlight modulation cycle for which
4453 * the backlight is on.
4454 *
4455 * This field must be no greater than the number of cycles in the complete
4456 * backlight modulation cycle.
4457 */
4458#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4459#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4460#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4461#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4462
f0f59a00 4463#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4464#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4465
7cf41601
DV
4466/* New registers for PCH-split platforms. Safe where new bits show up, the
4467 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4468#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4469#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4470
f0f59a00 4471#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4472
7cf41601
DV
4473/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4474 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4475#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4476#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4477#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4478#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4479#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4480
f0f59a00 4481#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4482#define UTIL_PIN_ENABLE (1 << 31)
4483
022e4e52
SK
4484#define UTIL_PIN_PIPE(x) ((x) << 29)
4485#define UTIL_PIN_PIPE_MASK (3 << 29)
4486#define UTIL_PIN_MODE_PWM (1 << 24)
4487#define UTIL_PIN_MODE_MASK (0xf << 24)
4488#define UTIL_PIN_POLARITY (1 << 22)
4489
0fb890c0 4490/* BXT backlight register definition. */
022e4e52 4491#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4492#define BXT_BLC_PWM_ENABLE (1 << 31)
4493#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4494#define _BXT_BLC_PWM_FREQ1 0xC8254
4495#define _BXT_BLC_PWM_DUTY1 0xC8258
4496
4497#define _BXT_BLC_PWM_CTL2 0xC8350
4498#define _BXT_BLC_PWM_FREQ2 0xC8354
4499#define _BXT_BLC_PWM_DUTY2 0xC8358
4500
f0f59a00 4501#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4502 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4503#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4504 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4505#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4506 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4507
f0f59a00 4508#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4509#define PCH_GTC_ENABLE (1 << 31)
4510
585fb111 4511/* TV port control */
f0f59a00 4512#define TV_CTL _MMIO(0x68000)
646b4269 4513/* Enables the TV encoder */
585fb111 4514# define TV_ENC_ENABLE (1 << 31)
646b4269 4515/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4516# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4517/* Outputs composite video (DAC A only) */
585fb111 4518# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4519/* Outputs SVideo video (DAC B/C) */
585fb111 4520# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4521/* Outputs Component video (DAC A/B/C) */
585fb111 4522# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4523/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4524# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4525# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4526/* Enables slow sync generation (945GM only) */
585fb111 4527# define TV_SLOW_SYNC (1 << 20)
646b4269 4528/* Selects 4x oversampling for 480i and 576p */
585fb111 4529# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4530/* Selects 2x oversampling for 720p and 1080i */
585fb111 4531# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4532/* Selects no oversampling for 1080p */
585fb111 4533# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4534/* Selects 8x oversampling */
585fb111 4535# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4536/* Selects progressive mode rather than interlaced */
585fb111 4537# define TV_PROGRESSIVE (1 << 17)
646b4269 4538/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4539# define TV_PAL_BURST (1 << 16)
646b4269 4540/* Field for setting delay of Y compared to C */
585fb111 4541# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4542/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4543# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4544/*
585fb111
JB
4545 * Enables a fix for the 915GM only.
4546 *
4547 * Not sure what it does.
4548 */
4549# define TV_ENC_C0_FIX (1 << 10)
646b4269 4550/* Bits that must be preserved by software */
d2d9f232 4551# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4552# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4553/* Read-only state that reports all features enabled */
585fb111 4554# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4555/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4556# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4557/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4558# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4559/* Normal operation */
585fb111 4560# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4561/* Encoder test pattern 1 - combo pattern */
585fb111 4562# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4563/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4564# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4565/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4566# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4567/* Encoder test pattern 4 - random noise */
585fb111 4568# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4569/* Encoder test pattern 5 - linear color ramps */
585fb111 4570# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4571/*
585fb111
JB
4572 * This test mode forces the DACs to 50% of full output.
4573 *
4574 * This is used for load detection in combination with TVDAC_SENSE_MASK
4575 */
4576# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4577# define TV_TEST_MODE_MASK (7 << 0)
4578
f0f59a00 4579#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4580# define TV_DAC_SAVE 0x00ffff00
646b4269 4581/*
585fb111
JB
4582 * Reports that DAC state change logic has reported change (RO).
4583 *
4584 * This gets cleared when TV_DAC_STATE_EN is cleared
4585*/
4586# define TVDAC_STATE_CHG (1 << 31)
4587# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4588/* Reports that DAC A voltage is above the detect threshold */
585fb111 4589# define TVDAC_A_SENSE (1 << 30)
646b4269 4590/* Reports that DAC B voltage is above the detect threshold */
585fb111 4591# define TVDAC_B_SENSE (1 << 29)
646b4269 4592/* Reports that DAC C voltage is above the detect threshold */
585fb111 4593# define TVDAC_C_SENSE (1 << 28)
646b4269 4594/*
585fb111
JB
4595 * Enables DAC state detection logic, for load-based TV detection.
4596 *
4597 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4598 * to off, for load detection to work.
4599 */
4600# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4601/* Sets the DAC A sense value to high */
585fb111 4602# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4603/* Sets the DAC B sense value to high */
585fb111 4604# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4605/* Sets the DAC C sense value to high */
585fb111 4606# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4607/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4608# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4609/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4610# define ENC_TVDAC_SLEW_FAST (1 << 6)
4611# define DAC_A_1_3_V (0 << 4)
4612# define DAC_A_1_1_V (1 << 4)
4613# define DAC_A_0_7_V (2 << 4)
cb66c692 4614# define DAC_A_MASK (3 << 4)
585fb111
JB
4615# define DAC_B_1_3_V (0 << 2)
4616# define DAC_B_1_1_V (1 << 2)
4617# define DAC_B_0_7_V (2 << 2)
cb66c692 4618# define DAC_B_MASK (3 << 2)
585fb111
JB
4619# define DAC_C_1_3_V (0 << 0)
4620# define DAC_C_1_1_V (1 << 0)
4621# define DAC_C_0_7_V (2 << 0)
cb66c692 4622# define DAC_C_MASK (3 << 0)
585fb111 4623
646b4269 4624/*
585fb111
JB
4625 * CSC coefficients are stored in a floating point format with 9 bits of
4626 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4627 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4628 * -1 (0x3) being the only legal negative value.
4629 */
f0f59a00 4630#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4631# define TV_RY_MASK 0x07ff0000
4632# define TV_RY_SHIFT 16
4633# define TV_GY_MASK 0x00000fff
4634# define TV_GY_SHIFT 0
4635
f0f59a00 4636#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4637# define TV_BY_MASK 0x07ff0000
4638# define TV_BY_SHIFT 16
646b4269 4639/*
585fb111
JB
4640 * Y attenuation for component video.
4641 *
4642 * Stored in 1.9 fixed point.
4643 */
4644# define TV_AY_MASK 0x000003ff
4645# define TV_AY_SHIFT 0
4646
f0f59a00 4647#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4648# define TV_RU_MASK 0x07ff0000
4649# define TV_RU_SHIFT 16
4650# define TV_GU_MASK 0x000007ff
4651# define TV_GU_SHIFT 0
4652
f0f59a00 4653#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4654# define TV_BU_MASK 0x07ff0000
4655# define TV_BU_SHIFT 16
646b4269 4656/*
585fb111
JB
4657 * U attenuation for component video.
4658 *
4659 * Stored in 1.9 fixed point.
4660 */
4661# define TV_AU_MASK 0x000003ff
4662# define TV_AU_SHIFT 0
4663
f0f59a00 4664#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4665# define TV_RV_MASK 0x0fff0000
4666# define TV_RV_SHIFT 16
4667# define TV_GV_MASK 0x000007ff
4668# define TV_GV_SHIFT 0
4669
f0f59a00 4670#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4671# define TV_BV_MASK 0x07ff0000
4672# define TV_BV_SHIFT 16
646b4269 4673/*
585fb111
JB
4674 * V attenuation for component video.
4675 *
4676 * Stored in 1.9 fixed point.
4677 */
4678# define TV_AV_MASK 0x000007ff
4679# define TV_AV_SHIFT 0
4680
f0f59a00 4681#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4682/* 2s-complement brightness adjustment */
585fb111
JB
4683# define TV_BRIGHTNESS_MASK 0xff000000
4684# define TV_BRIGHTNESS_SHIFT 24
646b4269 4685/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4686# define TV_CONTRAST_MASK 0x00ff0000
4687# define TV_CONTRAST_SHIFT 16
646b4269 4688/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4689# define TV_SATURATION_MASK 0x0000ff00
4690# define TV_SATURATION_SHIFT 8
646b4269 4691/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4692# define TV_HUE_MASK 0x000000ff
4693# define TV_HUE_SHIFT 0
4694
f0f59a00 4695#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4696/* Controls the DAC level for black */
585fb111
JB
4697# define TV_BLACK_LEVEL_MASK 0x01ff0000
4698# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4699/* Controls the DAC level for blanking */
585fb111
JB
4700# define TV_BLANK_LEVEL_MASK 0x000001ff
4701# define TV_BLANK_LEVEL_SHIFT 0
4702
f0f59a00 4703#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4704/* Number of pixels in the hsync. */
585fb111
JB
4705# define TV_HSYNC_END_MASK 0x1fff0000
4706# define TV_HSYNC_END_SHIFT 16
646b4269 4707/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4708# define TV_HTOTAL_MASK 0x00001fff
4709# define TV_HTOTAL_SHIFT 0
4710
f0f59a00 4711#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4712/* Enables the colorburst (needed for non-component color) */
585fb111 4713# define TV_BURST_ENA (1 << 31)
646b4269 4714/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4715# define TV_HBURST_START_SHIFT 16
4716# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4717/* Length of the colorburst */
585fb111
JB
4718# define TV_HBURST_LEN_SHIFT 0
4719# define TV_HBURST_LEN_MASK 0x0001fff
4720
f0f59a00 4721#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4722/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4723# define TV_HBLANK_END_SHIFT 16
4724# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4725/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4726# define TV_HBLANK_START_SHIFT 0
4727# define TV_HBLANK_START_MASK 0x0001fff
4728
f0f59a00 4729#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4730/* XXX */
585fb111
JB
4731# define TV_NBR_END_SHIFT 16
4732# define TV_NBR_END_MASK 0x07ff0000
646b4269 4733/* XXX */
585fb111
JB
4734# define TV_VI_END_F1_SHIFT 8
4735# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4736/* XXX */
585fb111
JB
4737# define TV_VI_END_F2_SHIFT 0
4738# define TV_VI_END_F2_MASK 0x0000003f
4739
f0f59a00 4740#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4741/* Length of vsync, in half lines */
585fb111
JB
4742# define TV_VSYNC_LEN_MASK 0x07ff0000
4743# define TV_VSYNC_LEN_SHIFT 16
646b4269 4744/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4745 * number of half lines.
4746 */
4747# define TV_VSYNC_START_F1_MASK 0x00007f00
4748# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4749/*
585fb111
JB
4750 * Offset of the start of vsync in field 2, measured in one less than the
4751 * number of half lines.
4752 */
4753# define TV_VSYNC_START_F2_MASK 0x0000007f
4754# define TV_VSYNC_START_F2_SHIFT 0
4755
f0f59a00 4756#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4757/* Enables generation of the equalization signal */
585fb111 4758# define TV_EQUAL_ENA (1 << 31)
646b4269 4759/* Length of vsync, in half lines */
585fb111
JB
4760# define TV_VEQ_LEN_MASK 0x007f0000
4761# define TV_VEQ_LEN_SHIFT 16
646b4269 4762/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4763 * the number of half lines.
4764 */
4765# define TV_VEQ_START_F1_MASK 0x0007f00
4766# define TV_VEQ_START_F1_SHIFT 8
646b4269 4767/*
585fb111
JB
4768 * Offset of the start of equalization in field 2, measured in one less than
4769 * the number of half lines.
4770 */
4771# define TV_VEQ_START_F2_MASK 0x000007f
4772# define TV_VEQ_START_F2_SHIFT 0
4773
f0f59a00 4774#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4775/*
585fb111
JB
4776 * Offset to start of vertical colorburst, measured in one less than the
4777 * number of lines from vertical start.
4778 */
4779# define TV_VBURST_START_F1_MASK 0x003f0000
4780# define TV_VBURST_START_F1_SHIFT 16
646b4269 4781/*
585fb111
JB
4782 * Offset to the end of vertical colorburst, measured in one less than the
4783 * number of lines from the start of NBR.
4784 */
4785# define TV_VBURST_END_F1_MASK 0x000000ff
4786# define TV_VBURST_END_F1_SHIFT 0
4787
f0f59a00 4788#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4789/*
585fb111
JB
4790 * Offset to start of vertical colorburst, measured in one less than the
4791 * number of lines from vertical start.
4792 */
4793# define TV_VBURST_START_F2_MASK 0x003f0000
4794# define TV_VBURST_START_F2_SHIFT 16
646b4269 4795/*
585fb111
JB
4796 * Offset to the end of vertical colorburst, measured in one less than the
4797 * number of lines from the start of NBR.
4798 */
4799# define TV_VBURST_END_F2_MASK 0x000000ff
4800# define TV_VBURST_END_F2_SHIFT 0
4801
f0f59a00 4802#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4803/*
585fb111
JB
4804 * Offset to start of vertical colorburst, measured in one less than the
4805 * number of lines from vertical start.
4806 */
4807# define TV_VBURST_START_F3_MASK 0x003f0000
4808# define TV_VBURST_START_F3_SHIFT 16
646b4269 4809/*
585fb111
JB
4810 * Offset to the end of vertical colorburst, measured in one less than the
4811 * number of lines from the start of NBR.
4812 */
4813# define TV_VBURST_END_F3_MASK 0x000000ff
4814# define TV_VBURST_END_F3_SHIFT 0
4815
f0f59a00 4816#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4817/*
585fb111
JB
4818 * Offset to start of vertical colorburst, measured in one less than the
4819 * number of lines from vertical start.
4820 */
4821# define TV_VBURST_START_F4_MASK 0x003f0000
4822# define TV_VBURST_START_F4_SHIFT 16
646b4269 4823/*
585fb111
JB
4824 * Offset to the end of vertical colorburst, measured in one less than the
4825 * number of lines from the start of NBR.
4826 */
4827# define TV_VBURST_END_F4_MASK 0x000000ff
4828# define TV_VBURST_END_F4_SHIFT 0
4829
f0f59a00 4830#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4831/* Turns on the first subcarrier phase generation DDA */
585fb111 4832# define TV_SC_DDA1_EN (1 << 31)
646b4269 4833/* Turns on the first subcarrier phase generation DDA */
585fb111 4834# define TV_SC_DDA2_EN (1 << 30)
646b4269 4835/* Turns on the first subcarrier phase generation DDA */
585fb111 4836# define TV_SC_DDA3_EN (1 << 29)
646b4269 4837/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4838# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4839/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4840# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4841/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4842# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4843/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4844# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4845/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4846# define TV_BURST_LEVEL_MASK 0x00ff0000
4847# define TV_BURST_LEVEL_SHIFT 16
646b4269 4848/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4849# define TV_SCDDA1_INC_MASK 0x00000fff
4850# define TV_SCDDA1_INC_SHIFT 0
4851
f0f59a00 4852#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4853/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4854# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4855# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4856/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4857# define TV_SCDDA2_INC_MASK 0x00007fff
4858# define TV_SCDDA2_INC_SHIFT 0
4859
f0f59a00 4860#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4861/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4862# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4863# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4864/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4865# define TV_SCDDA3_INC_MASK 0x00007fff
4866# define TV_SCDDA3_INC_SHIFT 0
4867
f0f59a00 4868#define TV_WIN_POS _MMIO(0x68070)
646b4269 4869/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4870# define TV_XPOS_MASK 0x1fff0000
4871# define TV_XPOS_SHIFT 16
646b4269 4872/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4873# define TV_YPOS_MASK 0x00000fff
4874# define TV_YPOS_SHIFT 0
4875
f0f59a00 4876#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4877/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4878# define TV_XSIZE_MASK 0x1fff0000
4879# define TV_XSIZE_SHIFT 16
646b4269 4880/*
585fb111
JB
4881 * Vertical size of the display window, measured in pixels.
4882 *
4883 * Must be even for interlaced modes.
4884 */
4885# define TV_YSIZE_MASK 0x00000fff
4886# define TV_YSIZE_SHIFT 0
4887
f0f59a00 4888#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4889/*
585fb111
JB
4890 * Enables automatic scaling calculation.
4891 *
4892 * If set, the rest of the registers are ignored, and the calculated values can
4893 * be read back from the register.
4894 */
4895# define TV_AUTO_SCALE (1 << 31)
646b4269 4896/*
585fb111
JB
4897 * Disables the vertical filter.
4898 *
4899 * This is required on modes more than 1024 pixels wide */
4900# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4901/* Enables adaptive vertical filtering */
585fb111
JB
4902# define TV_VADAPT (1 << 28)
4903# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4904/* Selects the least adaptive vertical filtering mode */
585fb111 4905# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4906/* Selects the moderately adaptive vertical filtering mode */
585fb111 4907# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4908/* Selects the most adaptive vertical filtering mode */
585fb111 4909# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4910/*
585fb111
JB
4911 * Sets the horizontal scaling factor.
4912 *
4913 * This should be the fractional part of the horizontal scaling factor divided
4914 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4915 *
4916 * (src width - 1) / ((oversample * dest width) - 1)
4917 */
4918# define TV_HSCALE_FRAC_MASK 0x00003fff
4919# define TV_HSCALE_FRAC_SHIFT 0
4920
f0f59a00 4921#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4922/*
585fb111
JB
4923 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4924 *
4925 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4926 */
4927# define TV_VSCALE_INT_MASK 0x00038000
4928# define TV_VSCALE_INT_SHIFT 15
646b4269 4929/*
585fb111
JB
4930 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4931 *
4932 * \sa TV_VSCALE_INT_MASK
4933 */
4934# define TV_VSCALE_FRAC_MASK 0x00007fff
4935# define TV_VSCALE_FRAC_SHIFT 0
4936
f0f59a00 4937#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4938/*
585fb111
JB
4939 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4940 *
4941 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4942 *
4943 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4944 */
4945# define TV_VSCALE_IP_INT_MASK 0x00038000
4946# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4947/*
585fb111
JB
4948 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4949 *
4950 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4951 *
4952 * \sa TV_VSCALE_IP_INT_MASK
4953 */
4954# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4955# define TV_VSCALE_IP_FRAC_SHIFT 0
4956
f0f59a00 4957#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4958# define TV_CC_ENABLE (1 << 31)
646b4269 4959/*
585fb111
JB
4960 * Specifies which field to send the CC data in.
4961 *
4962 * CC data is usually sent in field 0.
4963 */
4964# define TV_CC_FID_MASK (1 << 27)
4965# define TV_CC_FID_SHIFT 27
646b4269 4966/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4967# define TV_CC_HOFF_MASK 0x03ff0000
4968# define TV_CC_HOFF_SHIFT 16
646b4269 4969/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4970# define TV_CC_LINE_MASK 0x0000003f
4971# define TV_CC_LINE_SHIFT 0
4972
f0f59a00 4973#define TV_CC_DATA _MMIO(0x68094)
585fb111 4974# define TV_CC_RDY (1 << 31)
646b4269 4975/* Second word of CC data to be transmitted. */
585fb111
JB
4976# define TV_CC_DATA_2_MASK 0x007f0000
4977# define TV_CC_DATA_2_SHIFT 16
646b4269 4978/* First word of CC data to be transmitted. */
585fb111
JB
4979# define TV_CC_DATA_1_MASK 0x0000007f
4980# define TV_CC_DATA_1_SHIFT 0
4981
f0f59a00
VS
4982#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4983#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4984#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4985#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4986
040d87f1 4987/* Display Port */
f0f59a00
VS
4988#define DP_A _MMIO(0x64000) /* eDP */
4989#define DP_B _MMIO(0x64100)
4990#define DP_C _MMIO(0x64200)
4991#define DP_D _MMIO(0x64300)
040d87f1 4992
f0f59a00
VS
4993#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4994#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4995#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4996
040d87f1
KP
4997#define DP_PORT_EN (1 << 31)
4998#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4999#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
5000#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5001#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 5002
040d87f1
KP
5003/* Link training mode - select a suitable mode for each stage */
5004#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5005#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5006#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5007#define DP_LINK_TRAIN_OFF (3 << 28)
5008#define DP_LINK_TRAIN_MASK (3 << 28)
5009#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
5010#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
5011#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 5012
8db9d77b
ZW
5013/* CPT Link training mode */
5014#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5015#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5016#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5017#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5018#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5019#define DP_LINK_TRAIN_SHIFT_CPT 8
5020
040d87f1
KP
5021/* Signal voltages. These are mostly controlled by the other end */
5022#define DP_VOLTAGE_0_4 (0 << 25)
5023#define DP_VOLTAGE_0_6 (1 << 25)
5024#define DP_VOLTAGE_0_8 (2 << 25)
5025#define DP_VOLTAGE_1_2 (3 << 25)
5026#define DP_VOLTAGE_MASK (7 << 25)
5027#define DP_VOLTAGE_SHIFT 25
5028
5029/* Signal pre-emphasis levels, like voltages, the other end tells us what
5030 * they want
5031 */
5032#define DP_PRE_EMPHASIS_0 (0 << 22)
5033#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5034#define DP_PRE_EMPHASIS_6 (2 << 22)
5035#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5036#define DP_PRE_EMPHASIS_MASK (7 << 22)
5037#define DP_PRE_EMPHASIS_SHIFT 22
5038
5039/* How many wires to use. I guess 3 was too hard */
17aa6be9 5040#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5041#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5042#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5043
5044/* Mystic DPCD version 1.1 special mode */
5045#define DP_ENHANCED_FRAMING (1 << 18)
5046
32f9d658
ZW
5047/* eDP */
5048#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5049#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5050#define DP_PLL_FREQ_MASK (3 << 16)
5051
646b4269 5052/* locked once port is enabled */
040d87f1
KP
5053#define DP_PORT_REVERSAL (1 << 15)
5054
32f9d658
ZW
5055/* eDP */
5056#define DP_PLL_ENABLE (1 << 14)
5057
646b4269 5058/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5059#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5060
5061#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5062#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5063
646b4269 5064/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5065#define DP_COLOR_RANGE_16_235 (1 << 8)
5066
646b4269 5067/* Turn on the audio link */
040d87f1
KP
5068#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5069
646b4269 5070/* vs and hs sync polarity */
040d87f1
KP
5071#define DP_SYNC_VS_HIGH (1 << 4)
5072#define DP_SYNC_HS_HIGH (1 << 3)
5073
646b4269 5074/* A fantasy */
040d87f1
KP
5075#define DP_DETECTED (1 << 2)
5076
646b4269 5077/* The aux channel provides a way to talk to the
040d87f1
KP
5078 * signal sink for DDC etc. Max packet size supported
5079 * is 20 bytes in each direction, hence the 5 fixed
5080 * data registers
5081 */
da00bdcf
VS
5082#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5083#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5084#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5085#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5086#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5087#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5088
5089#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5090#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5091#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5092#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5093#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5094#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5095
5096#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5097#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5098#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5099#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5100#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5101#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5102
5103#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5104#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5105#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5106#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5107#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5108#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5109
f0f59a00
VS
5110#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5111#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5112
5113#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5114#define DP_AUX_CH_CTL_DONE (1 << 30)
5115#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5116#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5117#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5118#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5119#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5120#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
5121#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5122#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5123#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5124#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5125#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5126#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5127#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5128#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5129#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5130#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5131#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5132#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5133#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5134#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5135#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5136#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5137#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5138#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5139#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5140
5141/*
5142 * Computing GMCH M and N values for the Display Port link
5143 *
5144 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5145 *
5146 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5147 *
5148 * The GMCH value is used internally
5149 *
5150 * bytes_per_pixel is the number of bytes coming out of the plane,
5151 * which is after the LUTs, so we want the bytes for our color format.
5152 * For our current usage, this is always 3, one byte for R, G and B.
5153 */
e3b95f1e
DV
5154#define _PIPEA_DATA_M_G4X 0x70050
5155#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5156
5157/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5158#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5159#define TU_SIZE_SHIFT 25
a65851af 5160#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5161
a65851af
VS
5162#define DATA_LINK_M_N_MASK (0xffffff)
5163#define DATA_LINK_N_MAX (0x800000)
040d87f1 5164
e3b95f1e
DV
5165#define _PIPEA_DATA_N_G4X 0x70054
5166#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5167#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5168
5169/*
5170 * Computing Link M and N values for the Display Port link
5171 *
5172 * Link M / N = pixel_clock / ls_clk
5173 *
5174 * (the DP spec calls pixel_clock the 'strm_clk')
5175 *
5176 * The Link value is transmitted in the Main Stream
5177 * Attributes and VB-ID.
5178 */
5179
e3b95f1e
DV
5180#define _PIPEA_LINK_M_G4X 0x70060
5181#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5182#define PIPEA_DP_LINK_M_MASK (0xffffff)
5183
e3b95f1e
DV
5184#define _PIPEA_LINK_N_G4X 0x70064
5185#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5186#define PIPEA_DP_LINK_N_MASK (0xffffff)
5187
f0f59a00
VS
5188#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5189#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5190#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5191#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5192
585fb111
JB
5193/* Display & cursor control */
5194
5195/* Pipe A */
a57c774a 5196#define _PIPEADSL 0x70000
837ba00f
PZ
5197#define DSL_LINEMASK_GEN2 0x00000fff
5198#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5199#define _PIPEACONF 0x70008
5eddb70b
CW
5200#define PIPECONF_ENABLE (1<<31)
5201#define PIPECONF_DISABLE 0
5202#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5203#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5204#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5205#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5206#define PIPECONF_SINGLE_WIDE 0
5207#define PIPECONF_PIPE_UNLOCKED 0
5208#define PIPECONF_PIPE_LOCKED (1<<25)
5209#define PIPECONF_PALETTE 0
5210#define PIPECONF_GAMMA (1<<24)
585fb111 5211#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5212#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5213#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5214/* Note that pre-gen3 does not support interlaced display directly. Panel
5215 * fitting must be disabled on pre-ilk for interlaced. */
5216#define PIPECONF_PROGRESSIVE (0 << 21)
5217#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5218#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5219#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5220#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5221/* Ironlake and later have a complete new set of values for interlaced. PFIT
5222 * means panel fitter required, PF means progressive fetch, DBL means power
5223 * saving pixel doubling. */
5224#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5225#define PIPECONF_INTERLACED_ILK (3 << 21)
5226#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5227#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5228#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5229#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5230#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5231#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5232#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5233#define PIPECONF_BPC_MASK (0x7 << 5)
5234#define PIPECONF_8BPC (0<<5)
5235#define PIPECONF_10BPC (1<<5)
5236#define PIPECONF_6BPC (2<<5)
5237#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5238#define PIPECONF_DITHER_EN (1<<4)
5239#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5240#define PIPECONF_DITHER_TYPE_SP (0<<2)
5241#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5242#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5243#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5244#define _PIPEASTAT 0x70024
585fb111 5245#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5246#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5247#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5248#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5249#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5250#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5251#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5252#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5253#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5254#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5255#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5256#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5257#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5258#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5259#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5260#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5261#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5262#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5263#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5264#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5265#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5266#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5267#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5268#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5269#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5270#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5271#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5272#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5273#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5274#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5275#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5276#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5277#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5278#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5279#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5280#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5281#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5282#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5283#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5284#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5285#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5286#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5287#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5288#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5289#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5290#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5291
755e9019
ID
5292#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5293#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5294
84fd4f4e
RB
5295#define PIPE_A_OFFSET 0x70000
5296#define PIPE_B_OFFSET 0x71000
5297#define PIPE_C_OFFSET 0x72000
5298#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5299/*
5300 * There's actually no pipe EDP. Some pipe registers have
5301 * simply shifted from the pipe to the transcoder, while
5302 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5303 * to access such registers in transcoder EDP.
5304 */
5305#define PIPE_EDP_OFFSET 0x7f000
5306
f0f59a00 5307#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5308 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5309 dev_priv->info.display_mmio_offset)
a57c774a 5310
f0f59a00
VS
5311#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5312#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5313#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5314#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5315#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5316
756f85cf
PZ
5317#define _PIPE_MISC_A 0x70030
5318#define _PIPE_MISC_B 0x71030
b22ca995
SS
5319#define PIPEMISC_YUV420_ENABLE (1<<27)
5320#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5321#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5322#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5323#define PIPEMISC_DITHER_8_BPC (0<<5)
5324#define PIPEMISC_DITHER_10_BPC (1<<5)
5325#define PIPEMISC_DITHER_6_BPC (2<<5)
5326#define PIPEMISC_DITHER_12_BPC (3<<5)
5327#define PIPEMISC_DITHER_ENABLE (1<<4)
5328#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5329#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5330#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5331
f0f59a00 5332#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5333#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5334#define PIPEB_HLINE_INT_EN (1<<28)
5335#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5336#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5337#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5338#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5339#define PIPE_PSR_INT_EN (1<<22)
7983117f 5340#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5341#define PIPEA_HLINE_INT_EN (1<<20)
5342#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5343#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5344#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5345#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5346#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5347#define PIPEC_HLINE_INT_EN (1<<12)
5348#define PIPEC_VBLANK_INT_EN (1<<11)
5349#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5350#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5351#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5352
f0f59a00 5353#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5354#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5355#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5356#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5357#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5358#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5359#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5360#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5361#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5362#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5363#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5364#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5365#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5366#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5367#define DPINVGTT_EN_MASK_CHV 0xfff0000
5368#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5369#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5370#define PLANEC_INVALID_GTT_STATUS (1<<9)
5371#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5372#define CURSORB_INVALID_GTT_STATUS (1<<7)
5373#define CURSORA_INVALID_GTT_STATUS (1<<6)
5374#define SPRITED_INVALID_GTT_STATUS (1<<5)
5375#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5376#define PLANEB_INVALID_GTT_STATUS (1<<3)
5377#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5378#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5379#define PLANEA_INVALID_GTT_STATUS (1<<0)
5380#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5381#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5382
f0f59a00 5383#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5384#define DSPARB_CSTART_MASK (0x7f << 7)
5385#define DSPARB_CSTART_SHIFT 7
5386#define DSPARB_BSTART_MASK (0x7f)
5387#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5388#define DSPARB_BEND_SHIFT 9 /* on 855 */
5389#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5390#define DSPARB_SPRITEA_SHIFT_VLV 0
5391#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5392#define DSPARB_SPRITEB_SHIFT_VLV 8
5393#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5394#define DSPARB_SPRITEC_SHIFT_VLV 16
5395#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5396#define DSPARB_SPRITED_SHIFT_VLV 24
5397#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5398#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5399#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5400#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5401#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5402#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5403#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5404#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5405#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5406#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5407#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5408#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5409#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5410#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5411#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5412#define DSPARB_SPRITEE_SHIFT_VLV 0
5413#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5414#define DSPARB_SPRITEF_SHIFT_VLV 8
5415#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5416
0a560674 5417/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5418#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5419#define DSPFW_SR_SHIFT 23
5420#define DSPFW_SR_MASK (0x1ff<<23)
5421#define DSPFW_CURSORB_SHIFT 16
5422#define DSPFW_CURSORB_MASK (0x3f<<16)
5423#define DSPFW_PLANEB_SHIFT 8
5424#define DSPFW_PLANEB_MASK (0x7f<<8)
5425#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5426#define DSPFW_PLANEA_SHIFT 0
5427#define DSPFW_PLANEA_MASK (0x7f<<0)
5428#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5429#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5430#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5431#define DSPFW_FBC_SR_SHIFT 28
5432#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5433#define DSPFW_FBC_HPLL_SR_SHIFT 24
5434#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5435#define DSPFW_SPRITEB_SHIFT (16)
5436#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5437#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5438#define DSPFW_CURSORA_SHIFT 8
5439#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5440#define DSPFW_PLANEC_OLD_SHIFT 0
5441#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5442#define DSPFW_SPRITEA_SHIFT 0
5443#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5444#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5445#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5446#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5447#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5448#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5449#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5450#define DSPFW_HPLL_CURSOR_SHIFT 16
5451#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5452#define DSPFW_HPLL_SR_SHIFT 0
5453#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5454
5455/* vlv/chv */
f0f59a00 5456#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5457#define DSPFW_SPRITEB_WM1_SHIFT 16
5458#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5459#define DSPFW_CURSORA_WM1_SHIFT 8
5460#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5461#define DSPFW_SPRITEA_WM1_SHIFT 0
5462#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5463#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5464#define DSPFW_PLANEB_WM1_SHIFT 24
5465#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5466#define DSPFW_PLANEA_WM1_SHIFT 16
5467#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5468#define DSPFW_CURSORB_WM1_SHIFT 8
5469#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5470#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5471#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5472#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5473#define DSPFW_SR_WM1_SHIFT 0
5474#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5475#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5476#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5477#define DSPFW_SPRITED_WM1_SHIFT 24
5478#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5479#define DSPFW_SPRITED_SHIFT 16
15665979 5480#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5481#define DSPFW_SPRITEC_WM1_SHIFT 8
5482#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5483#define DSPFW_SPRITEC_SHIFT 0
15665979 5484#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5485#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5486#define DSPFW_SPRITEF_WM1_SHIFT 24
5487#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5488#define DSPFW_SPRITEF_SHIFT 16
15665979 5489#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5490#define DSPFW_SPRITEE_WM1_SHIFT 8
5491#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5492#define DSPFW_SPRITEE_SHIFT 0
15665979 5493#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5494#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5495#define DSPFW_PLANEC_WM1_SHIFT 24
5496#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5497#define DSPFW_PLANEC_SHIFT 16
15665979 5498#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5499#define DSPFW_CURSORC_WM1_SHIFT 8
5500#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5501#define DSPFW_CURSORC_SHIFT 0
5502#define DSPFW_CURSORC_MASK (0x3f<<0)
5503
5504/* vlv/chv high order bits */
f0f59a00 5505#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5506#define DSPFW_SR_HI_SHIFT 24
ae80152d 5507#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5508#define DSPFW_SPRITEF_HI_SHIFT 23
5509#define DSPFW_SPRITEF_HI_MASK (1<<23)
5510#define DSPFW_SPRITEE_HI_SHIFT 22
5511#define DSPFW_SPRITEE_HI_MASK (1<<22)
5512#define DSPFW_PLANEC_HI_SHIFT 21
5513#define DSPFW_PLANEC_HI_MASK (1<<21)
5514#define DSPFW_SPRITED_HI_SHIFT 20
5515#define DSPFW_SPRITED_HI_MASK (1<<20)
5516#define DSPFW_SPRITEC_HI_SHIFT 16
5517#define DSPFW_SPRITEC_HI_MASK (1<<16)
5518#define DSPFW_PLANEB_HI_SHIFT 12
5519#define DSPFW_PLANEB_HI_MASK (1<<12)
5520#define DSPFW_SPRITEB_HI_SHIFT 8
5521#define DSPFW_SPRITEB_HI_MASK (1<<8)
5522#define DSPFW_SPRITEA_HI_SHIFT 4
5523#define DSPFW_SPRITEA_HI_MASK (1<<4)
5524#define DSPFW_PLANEA_HI_SHIFT 0
5525#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5526#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5527#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5528#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5529#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5530#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5531#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5532#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5533#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5534#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5535#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5536#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5537#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5538#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5539#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5540#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5541#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5542#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5543#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5544#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5545#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5546#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5547
12a3c055 5548/* drain latency register values*/
f0f59a00 5549#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5550#define DDL_CURSOR_SHIFT 24
01e184cc 5551#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5552#define DDL_PLANE_SHIFT 0
341c526f
VS
5553#define DDL_PRECISION_HIGH (1<<7)
5554#define DDL_PRECISION_LOW (0<<7)
0948c265 5555#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5556
f0f59a00 5557#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5558#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5559#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5560
c231775c
VS
5561#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5562#define CBR_DPLLBMD_PIPE_C (1<<29)
5563#define CBR_DPLLBMD_PIPE_B (1<<18)
5564
7662c8bd 5565/* FIFO watermark sizes etc */
0e442c60 5566#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5567#define I915_FIFO_LINE_SIZE 64
5568#define I830_FIFO_LINE_SIZE 32
0e442c60 5569
ceb04246 5570#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5571#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5572#define I965_FIFO_SIZE 512
5573#define I945_FIFO_SIZE 127
7662c8bd 5574#define I915_FIFO_SIZE 95
dff33cfc 5575#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5576#define I830_FIFO_SIZE 95
0e442c60 5577
ceb04246 5578#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5579#define G4X_MAX_WM 0x3f
7662c8bd
SL
5580#define I915_MAX_WM 0x3f
5581
f2b115e6
AJ
5582#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5583#define PINEVIEW_FIFO_LINE_SIZE 64
5584#define PINEVIEW_MAX_WM 0x1ff
5585#define PINEVIEW_DFT_WM 0x3f
5586#define PINEVIEW_DFT_HPLLOFF_WM 0
5587#define PINEVIEW_GUARD_WM 10
5588#define PINEVIEW_CURSOR_FIFO 64
5589#define PINEVIEW_CURSOR_MAX_WM 0x3f
5590#define PINEVIEW_CURSOR_DFT_WM 0
5591#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5592
ceb04246 5593#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5594#define I965_CURSOR_FIFO 64
5595#define I965_CURSOR_MAX_WM 32
5596#define I965_CURSOR_DFT_WM 8
7f8a8569 5597
fae1267d 5598/* Watermark register definitions for SKL */
086f8e84
VS
5599#define _CUR_WM_A_0 0x70140
5600#define _CUR_WM_B_0 0x71140
5601#define _PLANE_WM_1_A_0 0x70240
5602#define _PLANE_WM_1_B_0 0x71240
5603#define _PLANE_WM_2_A_0 0x70340
5604#define _PLANE_WM_2_B_0 0x71340
5605#define _PLANE_WM_TRANS_1_A_0 0x70268
5606#define _PLANE_WM_TRANS_1_B_0 0x71268
5607#define _PLANE_WM_TRANS_2_A_0 0x70368
5608#define _PLANE_WM_TRANS_2_B_0 0x71368
5609#define _CUR_WM_TRANS_A_0 0x70168
5610#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5611#define PLANE_WM_EN (1 << 31)
5612#define PLANE_WM_LINES_SHIFT 14
5613#define PLANE_WM_LINES_MASK 0x1f
5614#define PLANE_WM_BLOCKS_MASK 0x3ff
5615
086f8e84 5616#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5617#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5618#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5619
086f8e84
VS
5620#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5621#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5622#define _PLANE_WM_BASE(pipe, plane) \
5623 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5624#define PLANE_WM(pipe, plane, level) \
f0f59a00 5625 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5626#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5627 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5628#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5629 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5630#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5631 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5632
7f8a8569 5633/* define the Watermark register on Ironlake */
f0f59a00 5634#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5635#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5636#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5637#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5638#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5639#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5640
f0f59a00
VS
5641#define WM0_PIPEB_ILK _MMIO(0x45104)
5642#define WM0_PIPEC_IVB _MMIO(0x45200)
5643#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5644#define WM1_LP_SR_EN (1<<31)
5645#define WM1_LP_LATENCY_SHIFT 24
5646#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5647#define WM1_LP_FBC_MASK (0xf<<20)
5648#define WM1_LP_FBC_SHIFT 20
416f4727 5649#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5650#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5651#define WM1_LP_SR_SHIFT 8
1996d624 5652#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5653#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5654#define WM2_LP_EN (1<<31)
f0f59a00 5655#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5656#define WM3_LP_EN (1<<31)
f0f59a00
VS
5657#define WM1S_LP_ILK _MMIO(0x45120)
5658#define WM2S_LP_IVB _MMIO(0x45124)
5659#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5660#define WM1S_LP_EN (1<<31)
7f8a8569 5661
cca32e9a
PZ
5662#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5663 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5664 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5665
7f8a8569 5666/* Memory latency timer register */
f0f59a00 5667#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5668#define MLTR_WM1_SHIFT 0
5669#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5670/* the unit of memory self-refresh latency time is 0.5us */
5671#define ILK_SRLT_MASK 0x3f
5672
1398261a
YL
5673
5674/* the address where we get all kinds of latency value */
f0f59a00 5675#define SSKPD _MMIO(0x5d10)
1398261a
YL
5676#define SSKPD_WM_MASK 0x3f
5677#define SSKPD_WM0_SHIFT 0
5678#define SSKPD_WM1_SHIFT 8
5679#define SSKPD_WM2_SHIFT 16
5680#define SSKPD_WM3_SHIFT 24
5681
585fb111
JB
5682/*
5683 * The two pipe frame counter registers are not synchronized, so
5684 * reading a stable value is somewhat tricky. The following code
5685 * should work:
5686 *
5687 * do {
5688 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5689 * PIPE_FRAME_HIGH_SHIFT;
5690 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5691 * PIPE_FRAME_LOW_SHIFT);
5692 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5693 * PIPE_FRAME_HIGH_SHIFT);
5694 * } while (high1 != high2);
5695 * frame = (high1 << 8) | low1;
5696 */
25a2e2d0 5697#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5698#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5699#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5700#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5701#define PIPE_FRAME_LOW_MASK 0xff000000
5702#define PIPE_FRAME_LOW_SHIFT 24
5703#define PIPE_PIXEL_MASK 0x00ffffff
5704#define PIPE_PIXEL_SHIFT 0
9880b7a5 5705/* GM45+ just has to be different */
fd8f507c
VS
5706#define _PIPEA_FRMCOUNT_G4X 0x70040
5707#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5708#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5709#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5710
5711/* Cursor A & B regs */
5efb3e28 5712#define _CURACNTR 0x70080
14b60391
JB
5713/* Old style CUR*CNTR flags (desktop 8xx) */
5714#define CURSOR_ENABLE 0x80000000
5715#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5716#define CURSOR_STRIDE_SHIFT 28
5717#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5718#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5719#define CURSOR_FORMAT_SHIFT 24
5720#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5721#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5722#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5723#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5724#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5725#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5726/* New style CUR*CNTR flags */
5727#define CURSOR_MODE 0x27
585fb111 5728#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5729#define CURSOR_MODE_128_32B_AX 0x02
5730#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5731#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5732#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5733#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5734#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5735#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5736#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5737#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5738#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5739#define _CURABASE 0x70084
5740#define _CURAPOS 0x70088
585fb111
JB
5741#define CURSOR_POS_MASK 0x007FF
5742#define CURSOR_POS_SIGN 0x8000
5743#define CURSOR_X_SHIFT 0
5744#define CURSOR_Y_SHIFT 16
024faac7
VS
5745#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5746#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5747#define CUR_FBC_CTL_EN (1 << 31)
5efb3e28
VS
5748#define _CURBCNTR 0x700c0
5749#define _CURBBASE 0x700c4
5750#define _CURBPOS 0x700c8
585fb111 5751
65a21cd6
JB
5752#define _CURBCNTR_IVB 0x71080
5753#define _CURBBASE_IVB 0x71084
5754#define _CURBPOS_IVB 0x71088
5755
f0f59a00 5756#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5757 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5758 dev_priv->info.display_mmio_offset)
5759
5760#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5761#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5762#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5763#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
c4a1d9e4 5764
5efb3e28
VS
5765#define CURSOR_A_OFFSET 0x70080
5766#define CURSOR_B_OFFSET 0x700c0
5767#define CHV_CURSOR_C_OFFSET 0x700e0
5768#define IVB_CURSOR_B_OFFSET 0x71080
5769#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5770
585fb111 5771/* Display A control */
a57c774a 5772#define _DSPACNTR 0x70180
585fb111
JB
5773#define DISPLAY_PLANE_ENABLE (1<<31)
5774#define DISPLAY_PLANE_DISABLE 0
5775#define DISPPLANE_GAMMA_ENABLE (1<<30)
5776#define DISPPLANE_GAMMA_DISABLE 0
5777#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5778#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5779#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5780#define DISPPLANE_BGRA555 (0x3<<26)
5781#define DISPPLANE_BGRX555 (0x4<<26)
5782#define DISPPLANE_BGRX565 (0x5<<26)
5783#define DISPPLANE_BGRX888 (0x6<<26)
5784#define DISPPLANE_BGRA888 (0x7<<26)
5785#define DISPPLANE_RGBX101010 (0x8<<26)
5786#define DISPPLANE_RGBA101010 (0x9<<26)
5787#define DISPPLANE_BGRX101010 (0xa<<26)
5788#define DISPPLANE_RGBX161616 (0xc<<26)
5789#define DISPPLANE_RGBX888 (0xe<<26)
5790#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5791#define DISPPLANE_STEREO_ENABLE (1<<25)
5792#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5793#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5794#define DISPPLANE_SEL_PIPE_SHIFT 24
5795#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 5796#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5797#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5798#define DISPPLANE_SRC_KEY_DISABLE 0
5799#define DISPPLANE_LINE_DOUBLE (1<<20)
5800#define DISPPLANE_NO_LINE_DOUBLE 0
5801#define DISPPLANE_STEREO_POLARITY_FIRST 0
5802#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5803#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5804#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5805#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5806#define DISPPLANE_TILED (1<<10)
c14b0485 5807#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5808#define _DSPAADDR 0x70184
5809#define _DSPASTRIDE 0x70188
5810#define _DSPAPOS 0x7018C /* reserved */
5811#define _DSPASIZE 0x70190
5812#define _DSPASURF 0x7019C /* 965+ only */
5813#define _DSPATILEOFF 0x701A4 /* 965+ only */
5814#define _DSPAOFFSET 0x701A4 /* HSW */
5815#define _DSPASURFLIVE 0x701AC
5816
f0f59a00
VS
5817#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5818#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5819#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5820#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5821#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5822#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5823#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5824#define DSPLINOFF(plane) DSPADDR(plane)
5825#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5826#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5827
c14b0485
VS
5828/* CHV pipe B blender and primary plane */
5829#define _CHV_BLEND_A 0x60a00
5830#define CHV_BLEND_LEGACY (0<<30)
5831#define CHV_BLEND_ANDROID (1<<30)
5832#define CHV_BLEND_MPO (2<<30)
5833#define CHV_BLEND_MASK (3<<30)
5834#define _CHV_CANVAS_A 0x60a04
5835#define _PRIMPOS_A 0x60a08
5836#define _PRIMSIZE_A 0x60a0c
5837#define _PRIMCNSTALPHA_A 0x60a10
5838#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5839
f0f59a00
VS
5840#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5841#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5842#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5843#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5844#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5845
446f2545
AR
5846/* Display/Sprite base address macros */
5847#define DISP_BASEADDR_MASK (0xfffff000)
5848#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5849#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5850
85fa792b
VS
5851/*
5852 * VBIOS flags
5853 * gen2:
5854 * [00:06] alm,mgm
5855 * [10:16] all
5856 * [30:32] alm,mgm
5857 * gen3+:
5858 * [00:0f] all
5859 * [10:1f] all
5860 * [30:32] all
5861 */
f0f59a00
VS
5862#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5863#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5864#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5865#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5866
5867/* Pipe B */
5c969aa7
DL
5868#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5869#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5870#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5871#define _PIPEBFRAMEHIGH 0x71040
5872#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5873#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5874#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5875
585fb111
JB
5876
5877/* Display B control */
5c969aa7 5878#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5879#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5880#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5881#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5882#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5883#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5884#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5885#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5886#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5887#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5888#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5889#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5890#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5891
b840d907
JB
5892/* Sprite A control */
5893#define _DVSACNTR 0x72180
5894#define DVS_ENABLE (1<<31)
5895#define DVS_GAMMA_ENABLE (1<<30)
5896#define DVS_PIXFORMAT_MASK (3<<25)
5897#define DVS_FORMAT_YUV422 (0<<25)
5898#define DVS_FORMAT_RGBX101010 (1<<25)
5899#define DVS_FORMAT_RGBX888 (2<<25)
5900#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5901#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5902#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5903#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5904#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5905#define DVS_YUV_ORDER_YUYV (0<<16)
5906#define DVS_YUV_ORDER_UYVY (1<<16)
5907#define DVS_YUV_ORDER_YVYU (2<<16)
5908#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5909#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5910#define DVS_DEST_KEY (1<<2)
5911#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5912#define DVS_TILED (1<<10)
5913#define _DVSALINOFF 0x72184
5914#define _DVSASTRIDE 0x72188
5915#define _DVSAPOS 0x7218c
5916#define _DVSASIZE 0x72190
5917#define _DVSAKEYVAL 0x72194
5918#define _DVSAKEYMSK 0x72198
5919#define _DVSASURF 0x7219c
5920#define _DVSAKEYMAXVAL 0x721a0
5921#define _DVSATILEOFF 0x721a4
5922#define _DVSASURFLIVE 0x721ac
5923#define _DVSASCALE 0x72204
5924#define DVS_SCALE_ENABLE (1<<31)
5925#define DVS_FILTER_MASK (3<<29)
5926#define DVS_FILTER_MEDIUM (0<<29)
5927#define DVS_FILTER_ENHANCING (1<<29)
5928#define DVS_FILTER_SOFTENING (2<<29)
5929#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5930#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5931#define _DVSAGAMC 0x72300
5932
5933#define _DVSBCNTR 0x73180
5934#define _DVSBLINOFF 0x73184
5935#define _DVSBSTRIDE 0x73188
5936#define _DVSBPOS 0x7318c
5937#define _DVSBSIZE 0x73190
5938#define _DVSBKEYVAL 0x73194
5939#define _DVSBKEYMSK 0x73198
5940#define _DVSBSURF 0x7319c
5941#define _DVSBKEYMAXVAL 0x731a0
5942#define _DVSBTILEOFF 0x731a4
5943#define _DVSBSURFLIVE 0x731ac
5944#define _DVSBSCALE 0x73204
5945#define _DVSBGAMC 0x73300
5946
f0f59a00
VS
5947#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5948#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5949#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5950#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5951#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5952#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5953#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5954#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5955#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5956#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5957#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5958#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5959
5960#define _SPRA_CTL 0x70280
5961#define SPRITE_ENABLE (1<<31)
5962#define SPRITE_GAMMA_ENABLE (1<<30)
5963#define SPRITE_PIXFORMAT_MASK (7<<25)
5964#define SPRITE_FORMAT_YUV422 (0<<25)
5965#define SPRITE_FORMAT_RGBX101010 (1<<25)
5966#define SPRITE_FORMAT_RGBX888 (2<<25)
5967#define SPRITE_FORMAT_RGBX161616 (3<<25)
5968#define SPRITE_FORMAT_YUV444 (4<<25)
5969#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5970#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5971#define SPRITE_SOURCE_KEY (1<<22)
5972#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5973#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5974#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5975#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5976#define SPRITE_YUV_ORDER_YUYV (0<<16)
5977#define SPRITE_YUV_ORDER_UYVY (1<<16)
5978#define SPRITE_YUV_ORDER_YVYU (2<<16)
5979#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5980#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5981#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5982#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5983#define SPRITE_TILED (1<<10)
5984#define SPRITE_DEST_KEY (1<<2)
5985#define _SPRA_LINOFF 0x70284
5986#define _SPRA_STRIDE 0x70288
5987#define _SPRA_POS 0x7028c
5988#define _SPRA_SIZE 0x70290
5989#define _SPRA_KEYVAL 0x70294
5990#define _SPRA_KEYMSK 0x70298
5991#define _SPRA_SURF 0x7029c
5992#define _SPRA_KEYMAX 0x702a0
5993#define _SPRA_TILEOFF 0x702a4
c54173a8 5994#define _SPRA_OFFSET 0x702a4
32ae46bf 5995#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5996#define _SPRA_SCALE 0x70304
5997#define SPRITE_SCALE_ENABLE (1<<31)
5998#define SPRITE_FILTER_MASK (3<<29)
5999#define SPRITE_FILTER_MEDIUM (0<<29)
6000#define SPRITE_FILTER_ENHANCING (1<<29)
6001#define SPRITE_FILTER_SOFTENING (2<<29)
6002#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6003#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6004#define _SPRA_GAMC 0x70400
6005
6006#define _SPRB_CTL 0x71280
6007#define _SPRB_LINOFF 0x71284
6008#define _SPRB_STRIDE 0x71288
6009#define _SPRB_POS 0x7128c
6010#define _SPRB_SIZE 0x71290
6011#define _SPRB_KEYVAL 0x71294
6012#define _SPRB_KEYMSK 0x71298
6013#define _SPRB_SURF 0x7129c
6014#define _SPRB_KEYMAX 0x712a0
6015#define _SPRB_TILEOFF 0x712a4
c54173a8 6016#define _SPRB_OFFSET 0x712a4
32ae46bf 6017#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6018#define _SPRB_SCALE 0x71304
6019#define _SPRB_GAMC 0x71400
6020
f0f59a00
VS
6021#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6022#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6023#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6024#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6025#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6026#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6027#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6028#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6029#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6030#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6031#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6032#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6033#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6034#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6035
921c3b67 6036#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6037#define SP_ENABLE (1<<31)
4ea67bc7 6038#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6039#define SP_PIXFORMAT_MASK (0xf<<26)
6040#define SP_FORMAT_YUV422 (0<<26)
6041#define SP_FORMAT_BGR565 (5<<26)
6042#define SP_FORMAT_BGRX8888 (6<<26)
6043#define SP_FORMAT_BGRA8888 (7<<26)
6044#define SP_FORMAT_RGBX1010102 (8<<26)
6045#define SP_FORMAT_RGBA1010102 (9<<26)
6046#define SP_FORMAT_RGBX8888 (0xe<<26)
6047#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6048#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
6049#define SP_SOURCE_KEY (1<<22)
6050#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6051#define SP_YUV_ORDER_YUYV (0<<16)
6052#define SP_YUV_ORDER_UYVY (1<<16)
6053#define SP_YUV_ORDER_YVYU (2<<16)
6054#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6055#define SP_ROTATE_180 (1<<15)
7f1f3851 6056#define SP_TILED (1<<10)
c14b0485 6057#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6058#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6059#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6060#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6061#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6062#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6063#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6064#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6065#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6066#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6067#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6068#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
6069#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6070
6071#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6072#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6073#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6074#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6075#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6076#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6077#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6078#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6079#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6080#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6081#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6082#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6083
83c04a62
VS
6084#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6085 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6086
6087#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6088#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6089#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6090#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6091#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6092#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6093#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6094#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6095#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6096#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6097#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6098#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6099
6ca2aeb2
VS
6100/*
6101 * CHV pipe B sprite CSC
6102 *
6103 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6104 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6105 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6106 */
83c04a62
VS
6107#define _MMIO_CHV_SPCSC(plane_id, reg) \
6108 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6109
6110#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6111#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6112#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6113#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6114#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6115
83c04a62
VS
6116#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6117#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6118#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6119#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6120#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6121#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6122#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6123
83c04a62
VS
6124#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6125#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6126#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6127#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6128#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6129
83c04a62
VS
6130#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6131#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6132#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6133#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6134#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6135
70d21f0e
DL
6136/* Skylake plane registers */
6137
6138#define _PLANE_CTL_1_A 0x70180
6139#define _PLANE_CTL_2_A 0x70280
6140#define _PLANE_CTL_3_A 0x70380
6141#define PLANE_CTL_ENABLE (1 << 31)
6142#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
6143#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6144#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6145#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6146#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6147#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6148#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6149#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6150#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6151#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
6152#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
6153#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6154#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6155#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6156#define PLANE_CTL_ORDER_BGRX (0 << 20)
6157#define PLANE_CTL_ORDER_RGBX (1 << 20)
6158#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6159#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6160#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6161#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6162#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6163#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6164#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
6165#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
6166#define PLANE_CTL_TILED_MASK (0x7 << 10)
6167#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6168#define PLANE_CTL_TILED_X ( 1 << 10)
6169#define PLANE_CTL_TILED_Y ( 4 << 10)
6170#define PLANE_CTL_TILED_YF ( 5 << 10)
6171#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
6172#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6173#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6174#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6175#define PLANE_CTL_ROTATE_MASK 0x3
6176#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6177#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6178#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6179#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6180#define _PLANE_STRIDE_1_A 0x70188
6181#define _PLANE_STRIDE_2_A 0x70288
6182#define _PLANE_STRIDE_3_A 0x70388
6183#define _PLANE_POS_1_A 0x7018c
6184#define _PLANE_POS_2_A 0x7028c
6185#define _PLANE_POS_3_A 0x7038c
6186#define _PLANE_SIZE_1_A 0x70190
6187#define _PLANE_SIZE_2_A 0x70290
6188#define _PLANE_SIZE_3_A 0x70390
6189#define _PLANE_SURF_1_A 0x7019c
6190#define _PLANE_SURF_2_A 0x7029c
6191#define _PLANE_SURF_3_A 0x7039c
6192#define _PLANE_OFFSET_1_A 0x701a4
6193#define _PLANE_OFFSET_2_A 0x702a4
6194#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6195#define _PLANE_KEYVAL_1_A 0x70194
6196#define _PLANE_KEYVAL_2_A 0x70294
6197#define _PLANE_KEYMSK_1_A 0x70198
6198#define _PLANE_KEYMSK_2_A 0x70298
6199#define _PLANE_KEYMAX_1_A 0x701a0
6200#define _PLANE_KEYMAX_2_A 0x702a0
47f9ea8b
ACO
6201#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6202#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6203#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6204#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6205#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6206#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
8211bd5b
DL
6207#define _PLANE_BUF_CFG_1_A 0x7027c
6208#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6209#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6210#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6211
47f9ea8b 6212
70d21f0e
DL
6213#define _PLANE_CTL_1_B 0x71180
6214#define _PLANE_CTL_2_B 0x71280
6215#define _PLANE_CTL_3_B 0x71380
6216#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6217#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6218#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6219#define PLANE_CTL(pipe, plane) \
f0f59a00 6220 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6221
6222#define _PLANE_STRIDE_1_B 0x71188
6223#define _PLANE_STRIDE_2_B 0x71288
6224#define _PLANE_STRIDE_3_B 0x71388
6225#define _PLANE_STRIDE_1(pipe) \
6226 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6227#define _PLANE_STRIDE_2(pipe) \
6228 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6229#define _PLANE_STRIDE_3(pipe) \
6230 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6231#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6232 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6233
6234#define _PLANE_POS_1_B 0x7118c
6235#define _PLANE_POS_2_B 0x7128c
6236#define _PLANE_POS_3_B 0x7138c
6237#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6238#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6239#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6240#define PLANE_POS(pipe, plane) \
f0f59a00 6241 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6242
6243#define _PLANE_SIZE_1_B 0x71190
6244#define _PLANE_SIZE_2_B 0x71290
6245#define _PLANE_SIZE_3_B 0x71390
6246#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6247#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6248#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6249#define PLANE_SIZE(pipe, plane) \
f0f59a00 6250 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6251
6252#define _PLANE_SURF_1_B 0x7119c
6253#define _PLANE_SURF_2_B 0x7129c
6254#define _PLANE_SURF_3_B 0x7139c
6255#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6256#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6257#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6258#define PLANE_SURF(pipe, plane) \
f0f59a00 6259 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6260
6261#define _PLANE_OFFSET_1_B 0x711a4
6262#define _PLANE_OFFSET_2_B 0x712a4
6263#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6264#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6265#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6266 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6267
dc2a41b4
DL
6268#define _PLANE_KEYVAL_1_B 0x71194
6269#define _PLANE_KEYVAL_2_B 0x71294
6270#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6271#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6272#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6273 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6274
6275#define _PLANE_KEYMSK_1_B 0x71198
6276#define _PLANE_KEYMSK_2_B 0x71298
6277#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6278#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6279#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6280 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6281
6282#define _PLANE_KEYMAX_1_B 0x711a0
6283#define _PLANE_KEYMAX_2_B 0x712a0
6284#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6285#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6286#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6287 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6288
8211bd5b
DL
6289#define _PLANE_BUF_CFG_1_B 0x7127c
6290#define _PLANE_BUF_CFG_2_B 0x7137c
6291#define _PLANE_BUF_CFG_1(pipe) \
6292 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6293#define _PLANE_BUF_CFG_2(pipe) \
6294 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6295#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6296 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6297
2cd601c6
CK
6298#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6299#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6300#define _PLANE_NV12_BUF_CFG_1(pipe) \
6301 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6302#define _PLANE_NV12_BUF_CFG_2(pipe) \
6303 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6304#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6305 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6306
47f9ea8b
ACO
6307#define _PLANE_COLOR_CTL_1_B 0x711CC
6308#define _PLANE_COLOR_CTL_2_B 0x712CC
6309#define _PLANE_COLOR_CTL_3_B 0x713CC
6310#define _PLANE_COLOR_CTL_1(pipe) \
6311 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6312#define _PLANE_COLOR_CTL_2(pipe) \
6313 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6314#define PLANE_COLOR_CTL(pipe, plane) \
6315 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6316
6317#/* SKL new cursor registers */
8211bd5b
DL
6318#define _CUR_BUF_CFG_A 0x7017c
6319#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6320#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6321
585fb111 6322/* VBIOS regs */
f0f59a00 6323#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6324# define VGA_DISP_DISABLE (1 << 31)
6325# define VGA_2X_MODE (1 << 30)
6326# define VGA_PIPE_B_SELECT (1 << 29)
6327
f0f59a00 6328#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6329
f2b115e6 6330/* Ironlake */
b9055052 6331
f0f59a00 6332#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6333
f0f59a00 6334#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6335#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6336#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6337#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6338#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6339#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6340#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6341#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6342#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6343#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6344#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6345
6346/* refresh rate hardware control */
f0f59a00 6347#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6348#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6349#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6350
f0f59a00 6351#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6352#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6353#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6354#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6355#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6356#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6357#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6358
f0f59a00 6359#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6360# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6361# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6362
f0f59a00 6363#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6364# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6365
f0f59a00 6366#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6367#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6368#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6369#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6370
6371
a57c774a 6372#define _PIPEA_DATA_M1 0x60030
5eddb70b 6373#define PIPE_DATA_M1_OFFSET 0
a57c774a 6374#define _PIPEA_DATA_N1 0x60034
5eddb70b 6375#define PIPE_DATA_N1_OFFSET 0
b9055052 6376
a57c774a 6377#define _PIPEA_DATA_M2 0x60038
5eddb70b 6378#define PIPE_DATA_M2_OFFSET 0
a57c774a 6379#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6380#define PIPE_DATA_N2_OFFSET 0
b9055052 6381
a57c774a 6382#define _PIPEA_LINK_M1 0x60040
5eddb70b 6383#define PIPE_LINK_M1_OFFSET 0
a57c774a 6384#define _PIPEA_LINK_N1 0x60044
5eddb70b 6385#define PIPE_LINK_N1_OFFSET 0
b9055052 6386
a57c774a 6387#define _PIPEA_LINK_M2 0x60048
5eddb70b 6388#define PIPE_LINK_M2_OFFSET 0
a57c774a 6389#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6390#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6391
6392/* PIPEB timing regs are same start from 0x61000 */
6393
a57c774a
AK
6394#define _PIPEB_DATA_M1 0x61030
6395#define _PIPEB_DATA_N1 0x61034
6396#define _PIPEB_DATA_M2 0x61038
6397#define _PIPEB_DATA_N2 0x6103c
6398#define _PIPEB_LINK_M1 0x61040
6399#define _PIPEB_LINK_N1 0x61044
6400#define _PIPEB_LINK_M2 0x61048
6401#define _PIPEB_LINK_N2 0x6104c
6402
f0f59a00
VS
6403#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6404#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6405#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6406#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6407#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6408#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6409#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6410#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6411
6412/* CPU panel fitter */
9db4a9c7
JB
6413/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6414#define _PFA_CTL_1 0x68080
6415#define _PFB_CTL_1 0x68880
b9055052 6416#define PF_ENABLE (1<<31)
13888d78
PZ
6417#define PF_PIPE_SEL_MASK_IVB (3<<29)
6418#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6419#define PF_FILTER_MASK (3<<23)
6420#define PF_FILTER_PROGRAMMED (0<<23)
6421#define PF_FILTER_MED_3x3 (1<<23)
6422#define PF_FILTER_EDGE_ENHANCE (2<<23)
6423#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6424#define _PFA_WIN_SZ 0x68074
6425#define _PFB_WIN_SZ 0x68874
6426#define _PFA_WIN_POS 0x68070
6427#define _PFB_WIN_POS 0x68870
6428#define _PFA_VSCALE 0x68084
6429#define _PFB_VSCALE 0x68884
6430#define _PFA_HSCALE 0x68090
6431#define _PFB_HSCALE 0x68890
6432
f0f59a00
VS
6433#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6434#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6435#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6436#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6437#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6438
bd2e244f
JB
6439#define _PSA_CTL 0x68180
6440#define _PSB_CTL 0x68980
6441#define PS_ENABLE (1<<31)
6442#define _PSA_WIN_SZ 0x68174
6443#define _PSB_WIN_SZ 0x68974
6444#define _PSA_WIN_POS 0x68170
6445#define _PSB_WIN_POS 0x68970
6446
f0f59a00
VS
6447#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6448#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6449#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6450
1c9a2d4a
CK
6451/*
6452 * Skylake scalers
6453 */
6454#define _PS_1A_CTRL 0x68180
6455#define _PS_2A_CTRL 0x68280
6456#define _PS_1B_CTRL 0x68980
6457#define _PS_2B_CTRL 0x68A80
6458#define _PS_1C_CTRL 0x69180
6459#define PS_SCALER_EN (1 << 31)
6460#define PS_SCALER_MODE_MASK (3 << 28)
6461#define PS_SCALER_MODE_DYN (0 << 28)
6462#define PS_SCALER_MODE_HQ (1 << 28)
6463#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6464#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6465#define PS_FILTER_MASK (3 << 23)
6466#define PS_FILTER_MEDIUM (0 << 23)
6467#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6468#define PS_FILTER_BILINEAR (3 << 23)
6469#define PS_VERT3TAP (1 << 21)
6470#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6471#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6472#define PS_PWRUP_PROGRESS (1 << 17)
6473#define PS_V_FILTER_BYPASS (1 << 8)
6474#define PS_VADAPT_EN (1 << 7)
6475#define PS_VADAPT_MODE_MASK (3 << 5)
6476#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6477#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6478#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6479
6480#define _PS_PWR_GATE_1A 0x68160
6481#define _PS_PWR_GATE_2A 0x68260
6482#define _PS_PWR_GATE_1B 0x68960
6483#define _PS_PWR_GATE_2B 0x68A60
6484#define _PS_PWR_GATE_1C 0x69160
6485#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6486#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6487#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6488#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6489#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6490#define PS_PWR_GATE_SLPEN_8 0
6491#define PS_PWR_GATE_SLPEN_16 1
6492#define PS_PWR_GATE_SLPEN_24 2
6493#define PS_PWR_GATE_SLPEN_32 3
6494
6495#define _PS_WIN_POS_1A 0x68170
6496#define _PS_WIN_POS_2A 0x68270
6497#define _PS_WIN_POS_1B 0x68970
6498#define _PS_WIN_POS_2B 0x68A70
6499#define _PS_WIN_POS_1C 0x69170
6500
6501#define _PS_WIN_SZ_1A 0x68174
6502#define _PS_WIN_SZ_2A 0x68274
6503#define _PS_WIN_SZ_1B 0x68974
6504#define _PS_WIN_SZ_2B 0x68A74
6505#define _PS_WIN_SZ_1C 0x69174
6506
6507#define _PS_VSCALE_1A 0x68184
6508#define _PS_VSCALE_2A 0x68284
6509#define _PS_VSCALE_1B 0x68984
6510#define _PS_VSCALE_2B 0x68A84
6511#define _PS_VSCALE_1C 0x69184
6512
6513#define _PS_HSCALE_1A 0x68190
6514#define _PS_HSCALE_2A 0x68290
6515#define _PS_HSCALE_1B 0x68990
6516#define _PS_HSCALE_2B 0x68A90
6517#define _PS_HSCALE_1C 0x69190
6518
6519#define _PS_VPHASE_1A 0x68188
6520#define _PS_VPHASE_2A 0x68288
6521#define _PS_VPHASE_1B 0x68988
6522#define _PS_VPHASE_2B 0x68A88
6523#define _PS_VPHASE_1C 0x69188
6524
6525#define _PS_HPHASE_1A 0x68194
6526#define _PS_HPHASE_2A 0x68294
6527#define _PS_HPHASE_1B 0x68994
6528#define _PS_HPHASE_2B 0x68A94
6529#define _PS_HPHASE_1C 0x69194
6530
6531#define _PS_ECC_STAT_1A 0x681D0
6532#define _PS_ECC_STAT_2A 0x682D0
6533#define _PS_ECC_STAT_1B 0x689D0
6534#define _PS_ECC_STAT_2B 0x68AD0
6535#define _PS_ECC_STAT_1C 0x691D0
6536
6537#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6538#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6539 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6540 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6541#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6542 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6543 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6544#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6545 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6546 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6547#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6548 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6549 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6550#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6551 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6552 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6553#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6554 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6555 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6556#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6557 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6558 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6559#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6560 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6561 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6562#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6563 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6564 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6565
b9055052 6566/* legacy palette */
9db4a9c7
JB
6567#define _LGC_PALETTE_A 0x4a000
6568#define _LGC_PALETTE_B 0x4a800
f0f59a00 6569#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6570
42db64ef
PZ
6571#define _GAMMA_MODE_A 0x4a480
6572#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6573#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6574#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6575#define GAMMA_MODE_MODE_8BIT (0 << 0)
6576#define GAMMA_MODE_MODE_10BIT (1 << 0)
6577#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6578#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6579
8337206d 6580/* DMC/CSR */
f0f59a00 6581#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6582#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6583#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6584#define CSR_SSP_BASE _MMIO(0x8F074)
6585#define CSR_HTP_SKL _MMIO(0x8F004)
6586#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6587#define CSR_LAST_WRITE_VALUE 0xc003b400
6588/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6589#define CSR_MMIO_START_RANGE 0x80000
6590#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6591#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6592#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6593#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6594
b9055052
ZW
6595/* interrupts */
6596#define DE_MASTER_IRQ_CONTROL (1 << 31)
6597#define DE_SPRITEB_FLIP_DONE (1 << 29)
6598#define DE_SPRITEA_FLIP_DONE (1 << 28)
6599#define DE_PLANEB_FLIP_DONE (1 << 27)
6600#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6601#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6602#define DE_PCU_EVENT (1 << 25)
6603#define DE_GTT_FAULT (1 << 24)
6604#define DE_POISON (1 << 23)
6605#define DE_PERFORM_COUNTER (1 << 22)
6606#define DE_PCH_EVENT (1 << 21)
6607#define DE_AUX_CHANNEL_A (1 << 20)
6608#define DE_DP_A_HOTPLUG (1 << 19)
6609#define DE_GSE (1 << 18)
6610#define DE_PIPEB_VBLANK (1 << 15)
6611#define DE_PIPEB_EVEN_FIELD (1 << 14)
6612#define DE_PIPEB_ODD_FIELD (1 << 13)
6613#define DE_PIPEB_LINE_COMPARE (1 << 12)
6614#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6615#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6616#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6617#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6618#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6619#define DE_PIPEA_EVEN_FIELD (1 << 6)
6620#define DE_PIPEA_ODD_FIELD (1 << 5)
6621#define DE_PIPEA_LINE_COMPARE (1 << 4)
6622#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6623#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6624#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6625#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6626#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6627
b1f14ad0 6628/* More Ivybridge lolz */
8664281b 6629#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6630#define DE_GSE_IVB (1<<29)
6631#define DE_PCH_EVENT_IVB (1<<28)
6632#define DE_DP_A_HOTPLUG_IVB (1<<27)
6633#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6634#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6635#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6636#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6637#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6638#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6639#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6640#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6641#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6642#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6643#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6644#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6645
f0f59a00 6646#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6647#define MASTER_INTERRUPT_ENABLE (1<<31)
6648
f0f59a00
VS
6649#define DEISR _MMIO(0x44000)
6650#define DEIMR _MMIO(0x44004)
6651#define DEIIR _MMIO(0x44008)
6652#define DEIER _MMIO(0x4400c)
b9055052 6653
f0f59a00
VS
6654#define GTISR _MMIO(0x44010)
6655#define GTIMR _MMIO(0x44014)
6656#define GTIIR _MMIO(0x44018)
6657#define GTIER _MMIO(0x4401c)
b9055052 6658
f0f59a00 6659#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6660#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6661#define GEN8_PCU_IRQ (1<<30)
6662#define GEN8_DE_PCH_IRQ (1<<23)
6663#define GEN8_DE_MISC_IRQ (1<<22)
6664#define GEN8_DE_PORT_IRQ (1<<20)
6665#define GEN8_DE_PIPE_C_IRQ (1<<18)
6666#define GEN8_DE_PIPE_B_IRQ (1<<17)
6667#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6668#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6669#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6670#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6671#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6672#define GEN8_GT_VCS2_IRQ (1<<3)
6673#define GEN8_GT_VCS1_IRQ (1<<2)
6674#define GEN8_GT_BCS_IRQ (1<<1)
6675#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6676
f0f59a00
VS
6677#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6678#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6679#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6680#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6681
26705e20
SAK
6682#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6683#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6684#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6685#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6686#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6687#define GEN9_GUC_DB_RING_EVENT (1<<26)
6688#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6689#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6690#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6691
abd58f01 6692#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6693#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6694#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6695#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6696#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6697#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6698
f0f59a00
VS
6699#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6700#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6701#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6702#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6703#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6704#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6705#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6706#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6707#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6708#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6709#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6710#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6711#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6712#define GEN8_PIPE_VSYNC (1 << 1)
6713#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6714#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6715#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6716#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6717#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6718#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6719#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6720#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6721#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6722#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6723#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6724#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6725 (GEN8_PIPE_CURSOR_FAULT | \
6726 GEN8_PIPE_SPRITE_FAULT | \
6727 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6728#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6729 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6730 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6731 GEN9_PIPE_PLANE3_FAULT | \
6732 GEN9_PIPE_PLANE2_FAULT | \
6733 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6734
f0f59a00
VS
6735#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6736#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6737#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6738#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
6739#define GEN9_AUX_CHANNEL_D (1 << 27)
6740#define GEN9_AUX_CHANNEL_C (1 << 26)
6741#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6742#define BXT_DE_PORT_HP_DDIC (1 << 5)
6743#define BXT_DE_PORT_HP_DDIB (1 << 4)
6744#define BXT_DE_PORT_HP_DDIA (1 << 3)
6745#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6746 BXT_DE_PORT_HP_DDIB | \
6747 BXT_DE_PORT_HP_DDIC)
6748#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6749#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6750#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6751
f0f59a00
VS
6752#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6753#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6754#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6755#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6756#define GEN8_DE_MISC_GSE (1 << 27)
6757
f0f59a00
VS
6758#define GEN8_PCU_ISR _MMIO(0x444e0)
6759#define GEN8_PCU_IMR _MMIO(0x444e4)
6760#define GEN8_PCU_IIR _MMIO(0x444e8)
6761#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6762
f0f59a00 6763#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6764/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6765#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6766#define ILK_DPARB_GATE (1<<22)
6767#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6768#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6769#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6770#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6771#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6772#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6773#define ILK_HDCP_DISABLE (1 << 25)
6774#define ILK_eDP_A_DISABLE (1 << 24)
6775#define HSW_CDCLK_LIMIT (1 << 24)
6776#define ILK_DESKTOP (1 << 23)
231e54f6 6777
f0f59a00 6778#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6779#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6780#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6781#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6782#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6783#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6784
f0f59a00 6785#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6786# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6787# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6788
f0f59a00 6789#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 6790#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6791#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6792#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6793
17e0adf0
MK
6794#define CHICKEN_PAR2_1 _MMIO(0x42090)
6795#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6796
f4f4b59b 6797#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 6798#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 6799#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
6800#define GLK_CL1_PWR_DOWN (1 << 11)
6801#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 6802
fe4ab3ce
BW
6803#define _CHICKEN_PIPESL_1_A 0x420b0
6804#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6805#define HSW_FBCQ_DIS (1 << 22)
6806#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6807#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6808
d86f0482
NV
6809#define CHICKEN_TRANS_A 0x420c0
6810#define CHICKEN_TRANS_B 0x420c4
6811#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
6812#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
6813#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6814
f0f59a00 6815#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6816#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6817#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6818#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6819#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6820#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 6821#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6822#define DBUF_POWER_REQUEST (1<<31)
6823#define DBUF_POWER_STATE (1<<30)
f0f59a00 6824#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6825#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6826#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6827#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6828#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6829
590e8ff0
MK
6830#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6831#define MASK_WAKEMEM (1<<13)
6832
f0f59a00 6833#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6834#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6835#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6836#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6837#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6838#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6839#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6840#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6841#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6842
945f2672
VS
6843#define SKL_DSSM _MMIO(0x51004)
6844#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6845
a78536e7
AS
6846#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6847#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6848
f0f59a00 6849#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 6850#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 6851#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 6852
2c8580e4 6853#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6854#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09
AS
6855#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6856
e4e0c058 6857/* GEN7 chicken */
f0f59a00 6858#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6859# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6860# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6861#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
873e8171 6862# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 6863# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6864# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6865
f0f59a00 6866#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6867# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6868# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6869
f0f59a00 6870#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6871#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6872
f0f59a00 6873#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6874#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6875
f0f59a00 6876#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
6877/*
6878 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6879 * Using the formula in BSpec leads to a hang, while the formula here works
6880 * fine and matches the formulas for all other platforms. A BSpec change
6881 * request has been filed to clarify this.
6882 */
36579cb6
ID
6883#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6884#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
51ce4db1 6885
f0f59a00 6886#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6887#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6888#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6889#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6890#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6891
f0f59a00 6892#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6893#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6894
f0f59a00 6895#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6896#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6897
f0f59a00 6898#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6899#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6900#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6901
63801f21 6902/* GEN8 chicken */
f0f59a00 6903#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6904#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6905#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6906#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6907#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6908#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6909#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6910
3669ab61
AS
6911#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6912
38a39a7b 6913/* GEN9 chicken */
f0f59a00 6914#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6915#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6916
db099c8f 6917/* WaCatErrorRejectionIssue */
f0f59a00 6918#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6919#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6920
f0f59a00 6921#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6922#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6923
f0f59a00 6924#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6925#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6926
b9055052
ZW
6927/* PCH */
6928
23e81d69 6929/* south display engine interrupt: IBX */
776ad806
JB
6930#define SDE_AUDIO_POWER_D (1 << 27)
6931#define SDE_AUDIO_POWER_C (1 << 26)
6932#define SDE_AUDIO_POWER_B (1 << 25)
6933#define SDE_AUDIO_POWER_SHIFT (25)
6934#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6935#define SDE_GMBUS (1 << 24)
6936#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6937#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6938#define SDE_AUDIO_HDCP_MASK (3 << 22)
6939#define SDE_AUDIO_TRANSB (1 << 21)
6940#define SDE_AUDIO_TRANSA (1 << 20)
6941#define SDE_AUDIO_TRANS_MASK (3 << 20)
6942#define SDE_POISON (1 << 19)
6943/* 18 reserved */
6944#define SDE_FDI_RXB (1 << 17)
6945#define SDE_FDI_RXA (1 << 16)
6946#define SDE_FDI_MASK (3 << 16)
6947#define SDE_AUXD (1 << 15)
6948#define SDE_AUXC (1 << 14)
6949#define SDE_AUXB (1 << 13)
6950#define SDE_AUX_MASK (7 << 13)
6951/* 12 reserved */
b9055052
ZW
6952#define SDE_CRT_HOTPLUG (1 << 11)
6953#define SDE_PORTD_HOTPLUG (1 << 10)
6954#define SDE_PORTC_HOTPLUG (1 << 9)
6955#define SDE_PORTB_HOTPLUG (1 << 8)
6956#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6957#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6958 SDE_SDVOB_HOTPLUG | \
6959 SDE_PORTB_HOTPLUG | \
6960 SDE_PORTC_HOTPLUG | \
6961 SDE_PORTD_HOTPLUG)
776ad806
JB
6962#define SDE_TRANSB_CRC_DONE (1 << 5)
6963#define SDE_TRANSB_CRC_ERR (1 << 4)
6964#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6965#define SDE_TRANSA_CRC_DONE (1 << 2)
6966#define SDE_TRANSA_CRC_ERR (1 << 1)
6967#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6968#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6969
6970/* south display engine interrupt: CPT/PPT */
6971#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6972#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6973#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6974#define SDE_AUDIO_POWER_SHIFT_CPT 29
6975#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6976#define SDE_AUXD_CPT (1 << 27)
6977#define SDE_AUXC_CPT (1 << 26)
6978#define SDE_AUXB_CPT (1 << 25)
6979#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6980#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6981#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6982#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6983#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6984#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6985#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6986#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6987#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6988 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6989 SDE_PORTD_HOTPLUG_CPT | \
6990 SDE_PORTC_HOTPLUG_CPT | \
6991 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6992#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6993 SDE_PORTD_HOTPLUG_CPT | \
6994 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6995 SDE_PORTB_HOTPLUG_CPT | \
6996 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6997#define SDE_GMBUS_CPT (1 << 17)
8664281b 6998#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6999#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7000#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7001#define SDE_FDI_RXC_CPT (1 << 8)
7002#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7003#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7004#define SDE_FDI_RXB_CPT (1 << 4)
7005#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7006#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7007#define SDE_FDI_RXA_CPT (1 << 0)
7008#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7009 SDE_AUDIO_CP_REQ_B_CPT | \
7010 SDE_AUDIO_CP_REQ_A_CPT)
7011#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7012 SDE_AUDIO_CP_CHG_B_CPT | \
7013 SDE_AUDIO_CP_CHG_A_CPT)
7014#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7015 SDE_FDI_RXB_CPT | \
7016 SDE_FDI_RXA_CPT)
b9055052 7017
f0f59a00
VS
7018#define SDEISR _MMIO(0xc4000)
7019#define SDEIMR _MMIO(0xc4004)
7020#define SDEIIR _MMIO(0xc4008)
7021#define SDEIER _MMIO(0xc400c)
b9055052 7022
f0f59a00 7023#define SERR_INT _MMIO(0xc4040)
de032bf4 7024#define SERR_INT_POISON (1<<31)
8664281b
PZ
7025#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
7026#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
7027#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 7028#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7029
b9055052 7030/* digital port hotplug */
f0f59a00 7031#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7032#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7033#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7034#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7035#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7036#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7037#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7038#define PORTD_HOTPLUG_ENABLE (1 << 20)
7039#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7040#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7041#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7042#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7043#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7044#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7045#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7046#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7047#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7048#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7049#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7050#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7051#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7052#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7053#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7054#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7055#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7056#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7057#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7058#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7059#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7060#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7061#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7062#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7063#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7064#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7065#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7066#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7067#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7068#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7069#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7070#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7071 BXT_DDIB_HPD_INVERT | \
7072 BXT_DDIC_HPD_INVERT)
b9055052 7073
f0f59a00 7074#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7075#define PORTE_HOTPLUG_ENABLE (1 << 4)
7076#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7077#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7078#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7079#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7080
f0f59a00
VS
7081#define PCH_GPIOA _MMIO(0xc5010)
7082#define PCH_GPIOB _MMIO(0xc5014)
7083#define PCH_GPIOC _MMIO(0xc5018)
7084#define PCH_GPIOD _MMIO(0xc501c)
7085#define PCH_GPIOE _MMIO(0xc5020)
7086#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7087
f0f59a00
VS
7088#define PCH_GMBUS0 _MMIO(0xc5100)
7089#define PCH_GMBUS1 _MMIO(0xc5104)
7090#define PCH_GMBUS2 _MMIO(0xc5108)
7091#define PCH_GMBUS3 _MMIO(0xc510c)
7092#define PCH_GMBUS4 _MMIO(0xc5110)
7093#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7094
9db4a9c7
JB
7095#define _PCH_DPLL_A 0xc6014
7096#define _PCH_DPLL_B 0xc6018
f0f59a00 7097#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7098
9db4a9c7 7099#define _PCH_FPA0 0xc6040
c1858123 7100#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7101#define _PCH_FPA1 0xc6044
7102#define _PCH_FPB0 0xc6048
7103#define _PCH_FPB1 0xc604c
f0f59a00
VS
7104#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7105#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7106
f0f59a00 7107#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7108
f0f59a00 7109#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7110#define DREF_CONTROL_MASK 0x7fc3
7111#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7112#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7113#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7114#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7115#define DREF_SSC_SOURCE_DISABLE (0<<11)
7116#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7117#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7118#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7119#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7120#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7121#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7122#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7123#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7124#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7125#define DREF_SSC4_DOWNSPREAD (0<<6)
7126#define DREF_SSC4_CENTERSPREAD (1<<6)
7127#define DREF_SSC1_DISABLE (0<<1)
7128#define DREF_SSC1_ENABLE (1<<1)
7129#define DREF_SSC4_DISABLE (0)
7130#define DREF_SSC4_ENABLE (1)
7131
f0f59a00 7132#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7133#define FDL_TP1_TIMER_SHIFT 12
7134#define FDL_TP1_TIMER_MASK (3<<12)
7135#define FDL_TP2_TIMER_SHIFT 10
7136#define FDL_TP2_TIMER_MASK (3<<10)
7137#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7138#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7139#define CNP_RAWCLK_DIV(div) ((div) << 16)
7140#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7141#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
b9055052 7142
f0f59a00 7143#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7144
f0f59a00
VS
7145#define PCH_SSC4_PARMS _MMIO(0xc6210)
7146#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7147
f0f59a00 7148#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7149#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7150#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7151#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7152
b9055052
ZW
7153/* transcoder */
7154
275f01b2
DV
7155#define _PCH_TRANS_HTOTAL_A 0xe0000
7156#define TRANS_HTOTAL_SHIFT 16
7157#define TRANS_HACTIVE_SHIFT 0
7158#define _PCH_TRANS_HBLANK_A 0xe0004
7159#define TRANS_HBLANK_END_SHIFT 16
7160#define TRANS_HBLANK_START_SHIFT 0
7161#define _PCH_TRANS_HSYNC_A 0xe0008
7162#define TRANS_HSYNC_END_SHIFT 16
7163#define TRANS_HSYNC_START_SHIFT 0
7164#define _PCH_TRANS_VTOTAL_A 0xe000c
7165#define TRANS_VTOTAL_SHIFT 16
7166#define TRANS_VACTIVE_SHIFT 0
7167#define _PCH_TRANS_VBLANK_A 0xe0010
7168#define TRANS_VBLANK_END_SHIFT 16
7169#define TRANS_VBLANK_START_SHIFT 0
7170#define _PCH_TRANS_VSYNC_A 0xe0014
7171#define TRANS_VSYNC_END_SHIFT 16
7172#define TRANS_VSYNC_START_SHIFT 0
7173#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7174
e3b95f1e
DV
7175#define _PCH_TRANSA_DATA_M1 0xe0030
7176#define _PCH_TRANSA_DATA_N1 0xe0034
7177#define _PCH_TRANSA_DATA_M2 0xe0038
7178#define _PCH_TRANSA_DATA_N2 0xe003c
7179#define _PCH_TRANSA_LINK_M1 0xe0040
7180#define _PCH_TRANSA_LINK_N1 0xe0044
7181#define _PCH_TRANSA_LINK_M2 0xe0048
7182#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7183
2dcbc34d 7184/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7185#define _VIDEO_DIP_CTL_A 0xe0200
7186#define _VIDEO_DIP_DATA_A 0xe0208
7187#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7188#define GCP_COLOR_INDICATION (1 << 2)
7189#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7190#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7191
7192#define _VIDEO_DIP_CTL_B 0xe1200
7193#define _VIDEO_DIP_DATA_B 0xe1208
7194#define _VIDEO_DIP_GCP_B 0xe1210
7195
f0f59a00
VS
7196#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7197#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7198#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7199
2dcbc34d 7200/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7201#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7202#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7203#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7204
086f8e84
VS
7205#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7206#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7207#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7208
086f8e84
VS
7209#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7210#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7211#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7212
90b107c8 7213#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7214 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7215 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7216#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7217 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7218 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7219#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7220 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7221 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7222
8c5f5f7c 7223/* Haswell DIP controls */
f0f59a00 7224
086f8e84
VS
7225#define _HSW_VIDEO_DIP_CTL_A 0x60200
7226#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7227#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7228#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7229#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7230#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7231#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7232#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7233#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7234#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7235#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7236#define _HSW_VIDEO_DIP_GCP_A 0x60210
7237
7238#define _HSW_VIDEO_DIP_CTL_B 0x61200
7239#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7240#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7241#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7242#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7243#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7244#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7245#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7246#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7247#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7248#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7249#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7250
f0f59a00
VS
7251#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7252#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7253#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7254#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7255#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7256#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7257
7258#define _HSW_STEREO_3D_CTL_A 0x70020
7259#define S3D_ENABLE (1<<31)
7260#define _HSW_STEREO_3D_CTL_B 0x71020
7261
7262#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7263
275f01b2
DV
7264#define _PCH_TRANS_HTOTAL_B 0xe1000
7265#define _PCH_TRANS_HBLANK_B 0xe1004
7266#define _PCH_TRANS_HSYNC_B 0xe1008
7267#define _PCH_TRANS_VTOTAL_B 0xe100c
7268#define _PCH_TRANS_VBLANK_B 0xe1010
7269#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7270#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7271
f0f59a00
VS
7272#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7273#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7274#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7275#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7276#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7277#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7278#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7279
e3b95f1e
DV
7280#define _PCH_TRANSB_DATA_M1 0xe1030
7281#define _PCH_TRANSB_DATA_N1 0xe1034
7282#define _PCH_TRANSB_DATA_M2 0xe1038
7283#define _PCH_TRANSB_DATA_N2 0xe103c
7284#define _PCH_TRANSB_LINK_M1 0xe1040
7285#define _PCH_TRANSB_LINK_N1 0xe1044
7286#define _PCH_TRANSB_LINK_M2 0xe1048
7287#define _PCH_TRANSB_LINK_N2 0xe104c
7288
f0f59a00
VS
7289#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7290#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7291#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7292#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7293#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7294#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7295#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7296#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7297
ab9412ba
DV
7298#define _PCH_TRANSACONF 0xf0008
7299#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7300#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7301#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7302#define TRANS_DISABLE (0<<31)
7303#define TRANS_ENABLE (1<<31)
7304#define TRANS_STATE_MASK (1<<30)
7305#define TRANS_STATE_DISABLE (0<<30)
7306#define TRANS_STATE_ENABLE (1<<30)
7307#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7308#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7309#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7310#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7311#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7312#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7313#define TRANS_INTERLACED (3<<21)
7c26e5c6 7314#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7315#define TRANS_8BPC (0<<5)
7316#define TRANS_10BPC (1<<5)
7317#define TRANS_6BPC (2<<5)
7318#define TRANS_12BPC (3<<5)
7319
ce40141f
DV
7320#define _TRANSA_CHICKEN1 0xf0060
7321#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7322#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7323#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7324#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7325#define _TRANSA_CHICKEN2 0xf0064
7326#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7327#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7328#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7329#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7330#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7331#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7332#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7333
f0f59a00 7334#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7335#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7336#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7337#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7338#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7339#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 7340#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7341#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7342#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7343#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7344#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7345#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7346
f0f59a00
VS
7347#define _FDI_RXA_CHICKEN 0xc200c
7348#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7349#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7350#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7351#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7352
f0f59a00 7353#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 7354#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7355#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7356#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 7357#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7358
b9055052 7359/* CPU: FDI_TX */
f0f59a00
VS
7360#define _FDI_TXA_CTL 0x60100
7361#define _FDI_TXB_CTL 0x61100
7362#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7363#define FDI_TX_DISABLE (0<<31)
7364#define FDI_TX_ENABLE (1<<31)
7365#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7366#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7367#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7368#define FDI_LINK_TRAIN_NONE (3<<28)
7369#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7370#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7371#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7372#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7373#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7374#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7375#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7376#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7377/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7378 SNB has different settings. */
7379/* SNB A-stepping */
7380#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7381#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7382#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7383#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7384/* SNB B-stepping */
7385#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7386#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7387#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7388#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7389#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7390#define FDI_DP_PORT_WIDTH_SHIFT 19
7391#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7392#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7393#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7394/* Ironlake: hardwired to 1 */
b9055052 7395#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7396
7397/* Ivybridge has different bits for lolz */
7398#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7399#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7400#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7401#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7402
b9055052 7403/* both Tx and Rx */
c4f9c4c2 7404#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7405#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7406#define FDI_SCRAMBLING_ENABLE (0<<7)
7407#define FDI_SCRAMBLING_DISABLE (1<<7)
7408
7409/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7410#define _FDI_RXA_CTL 0xf000c
7411#define _FDI_RXB_CTL 0xf100c
f0f59a00 7412#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7413#define FDI_RX_ENABLE (1<<31)
b9055052 7414/* train, dp width same as FDI_TX */
357555c0
JB
7415#define FDI_FS_ERRC_ENABLE (1<<27)
7416#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7417#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7418#define FDI_8BPC (0<<16)
7419#define FDI_10BPC (1<<16)
7420#define FDI_6BPC (2<<16)
7421#define FDI_12BPC (3<<16)
3e68320e 7422#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7423#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7424#define FDI_RX_PLL_ENABLE (1<<13)
7425#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7426#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7427#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7428#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7429#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7430#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7431/* CPT */
7432#define FDI_AUTO_TRAINING (1<<10)
7433#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7434#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7435#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7436#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7437#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7438
04945641
PZ
7439#define _FDI_RXA_MISC 0xf0010
7440#define _FDI_RXB_MISC 0xf1010
7441#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7442#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7443#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7444#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7445#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7446#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7447#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7448#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7449
f0f59a00
VS
7450#define _FDI_RXA_TUSIZE1 0xf0030
7451#define _FDI_RXA_TUSIZE2 0xf0038
7452#define _FDI_RXB_TUSIZE1 0xf1030
7453#define _FDI_RXB_TUSIZE2 0xf1038
7454#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7455#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7456
7457/* FDI_RX interrupt register format */
7458#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7459#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7460#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7461#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7462#define FDI_RX_FS_CODE_ERR (1<<6)
7463#define FDI_RX_FE_CODE_ERR (1<<5)
7464#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7465#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7466#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7467#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7468#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7469
f0f59a00
VS
7470#define _FDI_RXA_IIR 0xf0014
7471#define _FDI_RXA_IMR 0xf0018
7472#define _FDI_RXB_IIR 0xf1014
7473#define _FDI_RXB_IMR 0xf1018
7474#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7475#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7476
f0f59a00
VS
7477#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7478#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7479
f0f59a00 7480#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7481#define LVDS_DETECTED (1 << 1)
7482
f0f59a00
VS
7483#define _PCH_DP_B 0xe4100
7484#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7485#define _PCH_DPB_AUX_CH_CTL 0xe4110
7486#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7487#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7488#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7489#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7490#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7491
f0f59a00
VS
7492#define _PCH_DP_C 0xe4200
7493#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7494#define _PCH_DPC_AUX_CH_CTL 0xe4210
7495#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7496#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7497#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7498#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7499#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7500
f0f59a00
VS
7501#define _PCH_DP_D 0xe4300
7502#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7503#define _PCH_DPD_AUX_CH_CTL 0xe4310
7504#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7505#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7506#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7507#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7508#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7509
f0f59a00
VS
7510#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7511#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7512
8db9d77b
ZW
7513/* CPT */
7514#define PORT_TRANS_A_SEL_CPT 0
7515#define PORT_TRANS_B_SEL_CPT (1<<29)
7516#define PORT_TRANS_C_SEL_CPT (2<<29)
7517#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7518#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7519#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7520#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7521#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7522#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7523
086f8e84
VS
7524#define _TRANS_DP_CTL_A 0xe0300
7525#define _TRANS_DP_CTL_B 0xe1300
7526#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7527#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7528#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7529#define TRANS_DP_PORT_SEL_B (0<<29)
7530#define TRANS_DP_PORT_SEL_C (1<<29)
7531#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7532#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7533#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7534#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7535#define TRANS_DP_AUDIO_ONLY (1<<26)
7536#define TRANS_DP_ENH_FRAMING (1<<18)
7537#define TRANS_DP_8BPC (0<<9)
7538#define TRANS_DP_10BPC (1<<9)
7539#define TRANS_DP_6BPC (2<<9)
7540#define TRANS_DP_12BPC (3<<9)
220cad3c 7541#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7542#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7543#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7544#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7545#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7546#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7547
7548/* SNB eDP training params */
7549/* SNB A-stepping */
7550#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7551#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7552#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7553#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7554/* SNB B-stepping */
3c5a62b5
YL
7555#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7556#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7557#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7558#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7559#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7560#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7561
1a2eb460
KP
7562/* IVB */
7563#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7564#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7565#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7566#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7567#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7568#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7569#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7570
7571/* legacy values */
7572#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7573#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7574#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7575#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7576#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7577
7578#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7579
f0f59a00 7580#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7581
274008e8
SAK
7582#define RC6_LOCATION _MMIO(0xD40)
7583#define RC6_CTX_IN_DRAM (1 << 0)
7584#define RC6_CTX_BASE _MMIO(0xD48)
7585#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7586#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7587#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7588#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7589#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7590#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7591#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7592#define FORCEWAKE _MMIO(0xA18C)
7593#define FORCEWAKE_VLV _MMIO(0x1300b0)
7594#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7595#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7596#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7597#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7598#define FORCEWAKE_ACK _MMIO(0x130090)
7599#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7600#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7601#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7602#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7603
f0f59a00 7604#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7605#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7606#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7607#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7608#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7609#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7610#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7611#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7612#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7613#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7614#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7615#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
7616#define FORCEWAKE_KERNEL 0x1
7617#define FORCEWAKE_USER 0x2
f0f59a00
VS
7618#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7619#define ECOBUS _MMIO(0xa180)
8d715f00 7620#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7621#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7622#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7623#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7624#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7625
f0f59a00 7626#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7627#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7628#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7629#define GT_FIFO_SBDROPERR (1<<6)
7630#define GT_FIFO_BLOBDROPERR (1<<5)
7631#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7632#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7633#define GT_FIFO_OVFERR (1<<2)
7634#define GT_FIFO_IAWRERR (1<<1)
7635#define GT_FIFO_IARDERR (1<<0)
7636
f0f59a00 7637#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7638#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7639#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7640#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7641#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7642
f0f59a00 7643#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7644#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7645#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7646#define EDRAM_ENABLED 0x1
c02e85a0
MK
7647#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7648#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7649#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7650
f0f59a00 7651#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7652# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7653# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7654# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7655# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7656
f0f59a00 7657#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7658# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7659# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7660# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7661# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7662# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7663# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7664
f0f59a00 7665#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7666# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7667
f0f59a00 7668#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7669#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7670#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7671
f0f59a00
VS
7672#define GEN6_RCGCTL1 _MMIO(0x9410)
7673#define GEN6_RCGCTL2 _MMIO(0x9414)
7674#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7675
f0f59a00 7676#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7677#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7678#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7679#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7680
f0f59a00
VS
7681#define GEN6_GFXPAUSE _MMIO(0xA000)
7682#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7683#define GEN6_TURBO_DISABLE (1<<31)
7684#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7685#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7686#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7687#define GEN6_OFFSET(x) ((x)<<19)
7688#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7689#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7690#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7691#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7692#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7693#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7694#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7695#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7696#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7697#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7698#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7699#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7700#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7701#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7702#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7703#define GEN6_CAGF_SHIFT 8
f82855d3 7704#define HSW_CAGF_SHIFT 7
de43ae9d 7705#define GEN9_CAGF_SHIFT 23
ccab5c82 7706#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7707#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7708#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7709#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7710#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7711#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7712#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7713#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7714#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7715#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7716#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7717#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7718#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7719#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7720#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7721#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7722#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7723#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7724#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7725#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7726#define GEN6_RP_EI_MASK 0xffffff
7727#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7728#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7729#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7730#define GEN6_RP_PREV_UP _MMIO(0xA058)
7731#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7732#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7733#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7734#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7735#define GEN6_RP_UP_EI _MMIO(0xA068)
7736#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7737#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7738#define GEN6_RPDEUHWTC _MMIO(0xA080)
7739#define GEN6_RPDEUC _MMIO(0xA084)
7740#define GEN6_RPDEUCSW _MMIO(0xA088)
7741#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7742#define RC_SW_TARGET_STATE_SHIFT 16
7743#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7744#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7745#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7746#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7747#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7748#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7749#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7750#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7751#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7752#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7753#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7754#define VLV_RCEDATA _MMIO(0xA0BC)
7755#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7756#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 7757#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 7758#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 7759#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7760#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7761#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7762#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7763#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7764#define GEN9_RENDER_PG_ENABLE (1<<0)
7765#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7766#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7767#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7768#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7769
f0f59a00 7770#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7771#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7772#define PIXEL_OVERLAP_CNT_SHIFT 30
7773
f0f59a00
VS
7774#define GEN6_PMISR _MMIO(0x44020)
7775#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7776#define GEN6_PMIIR _MMIO(0x44028)
7777#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7778#define GEN6_PM_MBOX_EVENT (1<<25)
7779#define GEN6_PM_THERMAL_EVENT (1<<24)
7780#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7781#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7782#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7783#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7784#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7785#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7786 GEN6_PM_RP_DOWN_THRESHOLD | \
7787 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7788
f0f59a00 7789#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7790#define GEN7_GT_SCRATCH_REG_NUM 8
7791
f0f59a00 7792#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7793#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7794#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7795
f0f59a00
VS
7796#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7797#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7798#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7799#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7800#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7801#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7802#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7803#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7804#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7805#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7806
f0f59a00
VS
7807#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7808#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7809#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7810#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7811
f0f59a00 7812#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7813#define GEN6_PCODE_READY (1<<31)
87660502
L
7814#define GEN6_PCODE_ERROR_MASK 0xFF
7815#define GEN6_PCODE_SUCCESS 0x0
7816#define GEN6_PCODE_ILLEGAL_CMD 0x1
7817#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7818#define GEN6_PCODE_TIMEOUT 0x3
7819#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7820#define GEN7_PCODE_TIMEOUT 0x2
7821#define GEN7_PCODE_ILLEGAL_DATA 0x3
7822#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
31643d54
BW
7823#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7824#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7825#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7826#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7827#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7828#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7829#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7830#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7831#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7832#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
7833#define SKL_PCODE_CDCLK_CONTROL 0x7
7834#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7835#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7836#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7837#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7838#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7839#define GEN6_PCODE_READ_D_COMP 0x10
7840#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7841#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7842#define DISPLAY_IPS_CONTROL 0x19
93ee2920 7843#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
7844#define GEN9_PCODE_SAGV_CONTROL 0x21
7845#define GEN9_SAGV_DISABLE 0x0
7846#define GEN9_SAGV_IS_DISABLED 0x1
7847#define GEN9_SAGV_ENABLE 0x3
f0f59a00 7848#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7849#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7850#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7851#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7852
f0f59a00 7853#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
7854#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7855#define GEN6_RCn_MASK 7
7856#define GEN6_RC0 0
7857#define GEN6_RC3 2
7858#define GEN6_RC6 3
7859#define GEN6_RC7 4
7860
f0f59a00 7861#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7862#define GEN8_LSLICESTAT_MASK 0x7
7863
f0f59a00
VS
7864#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7865#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7866#define CHV_SS_PG_ENABLE (1<<1)
7867#define CHV_EU08_PG_ENABLE (1<<9)
7868#define CHV_EU19_PG_ENABLE (1<<17)
7869#define CHV_EU210_PG_ENABLE (1<<25)
7870
f0f59a00
VS
7871#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7872#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7873#define CHV_EU311_PG_ENABLE (1<<1)
7874
f0f59a00 7875#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7876#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7877#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7878
f0f59a00
VS
7879#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7880#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7881#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7882#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7883#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7884#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7885#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7886#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7887#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7888#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7889
f0f59a00 7890#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7891#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7892#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7893#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7894#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7895
f0f59a00 7896#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7897#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7898
e3689190 7899/* IVYBRIDGE DPF */
f0f59a00 7900#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7901#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7902#define GEN7_PARITY_ERROR_VALID (1<<13)
7903#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7904#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7905#define GEN7_PARITY_ERROR_ROW(reg) \
7906 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7907#define GEN7_PARITY_ERROR_BANK(reg) \
7908 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7909#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7910 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7911#define GEN7_L3CDERRST1_ENABLE (1<<7)
7912
f0f59a00 7913#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7914#define GEN7_L3LOG_SIZE 0x80
7915
f0f59a00
VS
7916#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7917#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7918#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7919#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7920#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7921#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7922
f0f59a00 7923#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7924#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7925#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7926
f0f59a00 7927#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 7928#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 7929#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7930#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7931
f0f59a00
VS
7932#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7933#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7934#define DOP_CLOCK_GATING_DISABLE (1<<0)
7935
f0f59a00 7936#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7937#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7938
f0f59a00 7939#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7940#define GEN8_ST_PO_DISABLE (1<<13)
7941
f0f59a00 7942#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7943#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7944#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7945#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7946#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7947
f0f59a00 7948#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4 7949#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 7950#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 7951
c46f111f 7952/* Audio */
f0f59a00 7953#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7954#define INTEL_AUDIO_DEVCL 0x808629FB
7955#define INTEL_AUDIO_DEVBLC 0x80862801
7956#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7957
f0f59a00 7958#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7959#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7960#define G4X_ELDV_DEVCTG (1 << 14)
7961#define G4X_ELD_ADDR_MASK (0xf << 5)
7962#define G4X_ELD_ACK (1 << 4)
f0f59a00 7963#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7964
c46f111f
JN
7965#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7966#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7967#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7968 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7969#define _IBX_AUD_CNTL_ST_A 0xE20B4
7970#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7971#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7972 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7973#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7974#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7975#define IBX_ELD_ACK (1 << 4)
f0f59a00 7976#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7977#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7978#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7979
c46f111f
JN
7980#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7981#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7982#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7983#define _CPT_AUD_CNTL_ST_A 0xE50B4
7984#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7985#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7986#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7987
c46f111f
JN
7988#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7989#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7990#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7991#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7992#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7993#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7994#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7995
ae662d31
EA
7996/* These are the 4 32-bit write offset registers for each stream
7997 * output buffer. It determines the offset from the
7998 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7999 */
f0f59a00 8000#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8001
c46f111f
JN
8002#define _IBX_AUD_CONFIG_A 0xe2000
8003#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8004#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8005#define _CPT_AUD_CONFIG_A 0xe5000
8006#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8007#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8008#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8009#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8010#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8011
b6daa025
WF
8012#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8013#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8014#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8015#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8016#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8017#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8018#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8019#define AUD_CONFIG_N(n) \
8020 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8021 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8022#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8023#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8024#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8025#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8026#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8027#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8028#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8029#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8030#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8031#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8032#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8033#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8034#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8035
9a78b6cc 8036/* HSW Audio */
c46f111f
JN
8037#define _HSW_AUD_CONFIG_A 0x65000
8038#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8039#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8040
8041#define _HSW_AUD_MISC_CTRL_A 0x65010
8042#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8043#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8044
6014ac12
LY
8045#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8046#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8047#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8048#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8049#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8050#define AUD_CONFIG_M_MASK 0xfffff
8051
c46f111f
JN
8052#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8053#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8054#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8055
8056/* Audio Digital Converter */
c46f111f
JN
8057#define _HSW_AUD_DIG_CNVT_1 0x65080
8058#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8059#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8060#define DIP_PORT_SEL_MASK 0x3
8061
8062#define _HSW_AUD_EDID_DATA_A 0x65050
8063#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8064#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8065
f0f59a00
VS
8066#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8067#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8068#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8069#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8070#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8071#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8072
f0f59a00 8073#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8074#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8075
9eb3a752 8076/* HSW Power Wells */
f0f59a00
VS
8077#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
8078#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
8079#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
8080#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
1af474fe
ID
8081#define _HSW_PW_SHIFT(pw) ((pw) * 2)
8082#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8083#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8084#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8085#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8086#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8087#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8088#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8089
94dd5138 8090/* SKL Fuse Status */
b2891eb2
ID
8091enum skl_power_gate {
8092 SKL_PG0,
8093 SKL_PG1,
8094 SKL_PG2,
8095};
8096
f0f59a00 8097#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8098#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8099/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8100#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8101#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8102
e7e104c3 8103/* Per-pipe DDI Function Control */
086f8e84
VS
8104#define _TRANS_DDI_FUNC_CTL_A 0x60400
8105#define _TRANS_DDI_FUNC_CTL_B 0x61400
8106#define _TRANS_DDI_FUNC_CTL_C 0x62400
8107#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8108#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8109
ad80a810 8110#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8111/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8112#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8113#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8114#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8115#define TRANS_DDI_PORT_NONE (0<<28)
8116#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8117#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8118#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8119#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8120#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8121#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8122#define TRANS_DDI_BPC_MASK (7<<20)
8123#define TRANS_DDI_BPC_8 (0<<20)
8124#define TRANS_DDI_BPC_10 (1<<20)
8125#define TRANS_DDI_BPC_6 (2<<20)
8126#define TRANS_DDI_BPC_12 (3<<20)
8127#define TRANS_DDI_PVSYNC (1<<17)
8128#define TRANS_DDI_PHSYNC (1<<16)
8129#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8130#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8131#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8132#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8133#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 8134#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8135#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8136#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8137#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8138#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8139#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8140#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8141 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8142 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8143
0e87f667 8144/* DisplayPort Transport Control */
086f8e84
VS
8145#define _DP_TP_CTL_A 0x64040
8146#define _DP_TP_CTL_B 0x64140
f0f59a00 8147#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8148#define DP_TP_CTL_ENABLE (1<<31)
8149#define DP_TP_CTL_MODE_SST (0<<27)
8150#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8151#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8152#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8153#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8154#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8155#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8156#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8157#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8158#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8159#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8160#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8161
e411b2c1 8162/* DisplayPort Transport Status */
086f8e84
VS
8163#define _DP_TP_STATUS_A 0x64044
8164#define _DP_TP_STATUS_B 0x64144
f0f59a00 8165#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8166#define DP_TP_STATUS_IDLE_DONE (1<<25)
8167#define DP_TP_STATUS_ACT_SENT (1<<24)
8168#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8169#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8170#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8171#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8172#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8173
03f896a1 8174/* DDI Buffer Control */
086f8e84
VS
8175#define _DDI_BUF_CTL_A 0x64000
8176#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8177#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8178#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8179#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8180#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8181#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8182#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8183#define DDI_A_4_LANES (1<<4)
17aa6be9 8184#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8185#define DDI_PORT_WIDTH_MASK (7 << 1)
8186#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8187#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8188
bb879a44 8189/* DDI Buffer Translations */
086f8e84
VS
8190#define _DDI_BUF_TRANS_A 0x64E00
8191#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8192#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8193#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8194#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8195
7501a4d8
ED
8196/* Sideband Interface (SBI) is programmed indirectly, via
8197 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8198 * which contains the payload */
f0f59a00
VS
8199#define SBI_ADDR _MMIO(0xC6000)
8200#define SBI_DATA _MMIO(0xC6004)
8201#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8202#define SBI_CTL_DEST_ICLK (0x0<<16)
8203#define SBI_CTL_DEST_MPHY (0x1<<16)
8204#define SBI_CTL_OP_IORD (0x2<<8)
8205#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8206#define SBI_CTL_OP_CRRD (0x6<<8)
8207#define SBI_CTL_OP_CRWR (0x7<<8)
8208#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8209#define SBI_RESPONSE_SUCCESS (0x0<<1)
8210#define SBI_BUSY (0x1<<0)
8211#define SBI_READY (0x0<<0)
52f025ef 8212
ccf1c867 8213/* SBI offsets */
f7be2c21 8214#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8215#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8216#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8217#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8218#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8219#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8220#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8221#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8222#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8223#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8224#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8225#define SBI_SSCCTL 0x020c
ccf1c867 8226#define SBI_SSCCTL6 0x060C
dde86e2d 8227#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8228#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8229#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8230#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8231#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8232#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8233#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8234#define SBI_GEN0 0x1f00
8235#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8236
52f025ef 8237/* LPT PIXCLK_GATE */
f0f59a00 8238#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8239#define PIXCLK_GATE_UNGATE (1<<0)
8240#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8241
e93ea06a 8242/* SPLL */
f0f59a00 8243#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8244#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8245#define SPLL_PLL_SSC (1<<28)
8246#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8247#define SPLL_PLL_LCPLL (3<<28)
8248#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8249#define SPLL_PLL_FREQ_810MHz (0<<26)
8250#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8251#define SPLL_PLL_FREQ_2700MHz (2<<26)
8252#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8253
4dffc404 8254/* WRPLL */
086f8e84
VS
8255#define _WRPLL_CTL1 0x46040
8256#define _WRPLL_CTL2 0x46060
f0f59a00 8257#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8258#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8259#define WRPLL_PLL_SSC (1<<28)
8260#define WRPLL_PLL_NON_SSC (2<<28)
8261#define WRPLL_PLL_LCPLL (3<<28)
8262#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8263/* WRPLL divider programming */
5e49cea6 8264#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8265#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8266#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8267#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8268#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8269#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8270#define WRPLL_DIVIDER_FB_SHIFT 16
8271#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8272
fec9181c 8273/* Port clock selection */
086f8e84
VS
8274#define _PORT_CLK_SEL_A 0x46100
8275#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8276#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8277#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8278#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8279#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8280#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8281#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8282#define PORT_CLK_SEL_WRPLL1 (4<<29)
8283#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8284#define PORT_CLK_SEL_NONE (7<<29)
11578553 8285#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8286
bb523fc0 8287/* Transcoder clock selection */
086f8e84
VS
8288#define _TRANS_CLK_SEL_A 0x46140
8289#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8290#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8291/* For each transcoder, we need to select the corresponding port clock */
8292#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8293#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8294
7f1052a8
VS
8295#define CDCLK_FREQ _MMIO(0x46200)
8296
086f8e84
VS
8297#define _TRANSA_MSA_MISC 0x60410
8298#define _TRANSB_MSA_MISC 0x61410
8299#define _TRANSC_MSA_MISC 0x62410
8300#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8301#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8302
c9809791
PZ
8303#define TRANS_MSA_SYNC_CLK (1<<0)
8304#define TRANS_MSA_6_BPC (0<<5)
8305#define TRANS_MSA_8_BPC (1<<5)
8306#define TRANS_MSA_10_BPC (2<<5)
8307#define TRANS_MSA_12_BPC (3<<5)
8308#define TRANS_MSA_16_BPC (4<<5)
dae84799 8309
90e8d31c 8310/* LCPLL Control */
f0f59a00 8311#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8312#define LCPLL_PLL_DISABLE (1<<31)
8313#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8314#define LCPLL_CLK_FREQ_MASK (3<<26)
8315#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8316#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8317#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8318#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8319#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8320#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8321#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8322#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8323#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8324#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8325
326ac39b
S
8326/*
8327 * SKL Clocks
8328 */
8329
8330/* CDCLK_CTL */
f0f59a00 8331#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
8332#define CDCLK_FREQ_SEL_MASK (3<<26)
8333#define CDCLK_FREQ_450_432 (0<<26)
8334#define CDCLK_FREQ_540 (1<<26)
8335#define CDCLK_FREQ_337_308 (2<<26)
8336#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
8337#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8338#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8339#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8340#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8341#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
8342#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
8343#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 8344#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 8345#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8346
326ac39b 8347/* LCPLL_CTL */
f0f59a00
VS
8348#define LCPLL1_CTL _MMIO(0x46010)
8349#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8350#define LCPLL_PLL_ENABLE (1<<31)
8351
8352/* DPLL control1 */
f0f59a00 8353#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8354#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8355#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8356#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8357#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8358#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8359#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8360#define DPLL_CTRL1_LINK_RATE_2700 0
8361#define DPLL_CTRL1_LINK_RATE_1350 1
8362#define DPLL_CTRL1_LINK_RATE_810 2
8363#define DPLL_CTRL1_LINK_RATE_1620 3
8364#define DPLL_CTRL1_LINK_RATE_1080 4
8365#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8366
8367/* DPLL control2 */
f0f59a00 8368#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8369#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8370#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8371#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8372#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8373#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8374
8375/* DPLL Status */
f0f59a00 8376#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8377#define DPLL_LOCK(id) (1<<((id)*8))
8378
8379/* DPLL cfg */
086f8e84
VS
8380#define _DPLL1_CFGCR1 0x6C040
8381#define _DPLL2_CFGCR1 0x6C048
8382#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8383#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8384#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8385#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8386#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8387
086f8e84
VS
8388#define _DPLL1_CFGCR2 0x6C044
8389#define _DPLL2_CFGCR2 0x6C04C
8390#define _DPLL3_CFGCR2 0x6C054
326ac39b 8391#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8392#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8393#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8394#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8395#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8396#define DPLL_CFGCR2_KDIV_5 (0<<5)
8397#define DPLL_CFGCR2_KDIV_2 (1<<5)
8398#define DPLL_CFGCR2_KDIV_3 (2<<5)
8399#define DPLL_CFGCR2_KDIV_1 (3<<5)
8400#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8401#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8402#define DPLL_CFGCR2_PDIV_1 (0<<2)
8403#define DPLL_CFGCR2_PDIV_2 (1<<2)
8404#define DPLL_CFGCR2_PDIV_3 (2<<2)
8405#define DPLL_CFGCR2_PDIV_7 (4<<2)
8406#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8407
da3b891b 8408#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8409#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8410
555e38d2
RV
8411/*
8412 * CNL Clocks
8413 */
8414#define DPCLKA_CFGCR0 _MMIO(0x6C200)
8415#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port)+10))
8416#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << ((port)*2))
8417#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port)*2)
8418#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << ((port)*2))
8419
a927c927
RV
8420/* CNL PLL */
8421#define DPLL0_ENABLE 0x46010
8422#define DPLL1_ENABLE 0x46014
8423#define PLL_ENABLE (1 << 31)
8424#define PLL_LOCK (1 << 30)
8425#define PLL_POWER_ENABLE (1 << 27)
8426#define PLL_POWER_STATE (1 << 26)
8427#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8428
8429#define _CNL_DPLL0_CFGCR0 0x6C000
8430#define _CNL_DPLL1_CFGCR0 0x6C080
8431#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8432#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8433#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8434#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8435#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8436#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8437#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8438#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8439#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8440#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8441#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8442#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
a9701a89 8443#define DPLL_CFGCR0_DCO_FRAC_SHIFT (10)
a927c927
RV
8444#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8445#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8446#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8447
8448#define _CNL_DPLL0_CFGCR1 0x6C004
8449#define _CNL_DPLL1_CFGCR1 0x6C084
8450#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8451#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8452#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8453#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8454#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8455#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8456#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8457#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8458#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8459#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8460#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8461#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8462#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8463#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8464#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8465#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8466#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8467
f8437dd1 8468/* BXT display engine PLL */
f0f59a00 8469#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8470#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8471#define BXT_DE_PLL_RATIO_MASK 0xff
8472
f0f59a00 8473#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8474#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8475#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8476#define CNL_CDCLK_PLL_RATIO(x) (x)
8477#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8478
664326f8 8479/* GEN9 DC */
f0f59a00 8480#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8481#define DC_STATE_DISABLE 0
664326f8
SK
8482#define DC_STATE_EN_UPTO_DC5 (1<<0)
8483#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8484#define DC_STATE_EN_UPTO_DC6 (2<<0)
8485#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8486
f0f59a00 8487#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8488#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8489#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8490
9ccd5aeb
PZ
8491/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8492 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8493#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8494#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8495#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8496#define D_COMP_COMP_FORCE (1<<8)
8497#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8498
69e94b7e 8499/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8500#define _PIPE_WM_LINETIME_A 0x45270
8501#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8502#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8503#define PIPE_WM_LINETIME_MASK (0x1ff)
8504#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8505#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8506#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8507
8508/* SFUSE_STRAP */
f0f59a00 8509#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8510#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8511#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8512#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8513#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
8514#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8515#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8516#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8517
f0f59a00 8518#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8519#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8520
f0f59a00 8521#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8522#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8523#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8524#define WM_DBG_DISALLOW_SPRITE (1<<2)
8525
86d3efce
VS
8526/* pipe CSC */
8527#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8528#define _PIPE_A_CSC_COEFF_BY 0x49014
8529#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8530#define _PIPE_A_CSC_COEFF_BU 0x4901c
8531#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8532#define _PIPE_A_CSC_COEFF_BV 0x49024
8533#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8534#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8535#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8536#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8537#define _PIPE_A_CSC_PREOFF_HI 0x49030
8538#define _PIPE_A_CSC_PREOFF_ME 0x49034
8539#define _PIPE_A_CSC_PREOFF_LO 0x49038
8540#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8541#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8542#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8543
8544#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8545#define _PIPE_B_CSC_COEFF_BY 0x49114
8546#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8547#define _PIPE_B_CSC_COEFF_BU 0x4911c
8548#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8549#define _PIPE_B_CSC_COEFF_BV 0x49124
8550#define _PIPE_B_CSC_MODE 0x49128
8551#define _PIPE_B_CSC_PREOFF_HI 0x49130
8552#define _PIPE_B_CSC_PREOFF_ME 0x49134
8553#define _PIPE_B_CSC_PREOFF_LO 0x49138
8554#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8555#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8556#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8557
f0f59a00
VS
8558#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8559#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8560#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8561#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8562#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8563#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8564#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8565#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8566#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8567#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8568#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8569#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8570#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8571
82cf435b
LL
8572/* pipe degamma/gamma LUTs on IVB+ */
8573#define _PAL_PREC_INDEX_A 0x4A400
8574#define _PAL_PREC_INDEX_B 0x4AC00
8575#define _PAL_PREC_INDEX_C 0x4B400
8576#define PAL_PREC_10_12_BIT (0 << 31)
8577#define PAL_PREC_SPLIT_MODE (1 << 31)
8578#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 8579#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
8580#define _PAL_PREC_DATA_A 0x4A404
8581#define _PAL_PREC_DATA_B 0x4AC04
8582#define _PAL_PREC_DATA_C 0x4B404
8583#define _PAL_PREC_GC_MAX_A 0x4A410
8584#define _PAL_PREC_GC_MAX_B 0x4AC10
8585#define _PAL_PREC_GC_MAX_C 0x4B410
8586#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8587#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8588#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
8589#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8590#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8591#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
8592
8593#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8594#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8595#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8596#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8597
9751bafc
ACO
8598#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8599#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8600#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8601#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8602#define _PRE_CSC_GAMC_DATA_A 0x4A488
8603#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8604#define _PRE_CSC_GAMC_DATA_C 0x4B488
8605
8606#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8607#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8608
29dc3739
LL
8609/* pipe CSC & degamma/gamma LUTs on CHV */
8610#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8611#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8612#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8613#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8614#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8615#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8616#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8617#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8618#define CGM_PIPE_MODE_GAMMA (1 << 2)
8619#define CGM_PIPE_MODE_CSC (1 << 1)
8620#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8621
8622#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8623#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8624#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8625#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8626#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8627#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8628#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8629#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8630
8631#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8632#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8633#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8634#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8635#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8636#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8637#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8638#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8639
e7d7cad0
JN
8640/* MIPI DSI registers */
8641
0ad4dc88 8642#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 8643#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 8644
bcc65700
D
8645#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8646#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8647#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8648#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8649
11b8e4f5
SS
8650/* BXT MIPI clock controls */
8651#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8652
f0f59a00 8653#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
8654#define BXT_MIPI1_DIV_SHIFT 26
8655#define BXT_MIPI2_DIV_SHIFT 10
8656#define BXT_MIPI_DIV_SHIFT(port) \
8657 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8658 BXT_MIPI2_DIV_SHIFT)
782d25ca 8659
11b8e4f5 8660/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
8661#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8662#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
8663#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8664 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8665 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
8666#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8667#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
8668#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8669 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
8670 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8671#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8672 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8673/* RX upper control divider to select actual RX clock output from 8x */
8674#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8675#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8676#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8677 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8678 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8679#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8680#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8681#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8682 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8683 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8684#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8685 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8686/* 8/3X divider to select the actual 8/3X clock output from 8x */
8687#define BXT_MIPI1_8X_BY3_SHIFT 19
8688#define BXT_MIPI2_8X_BY3_SHIFT 3
8689#define BXT_MIPI_8X_BY3_SHIFT(port) \
8690 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8691 BXT_MIPI2_8X_BY3_SHIFT)
8692#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8693#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8694#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8695 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8696 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8697#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8698 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8699/* RX lower control divider to select actual RX clock output from 8x */
8700#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8701#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8702#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8703 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8704 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8705#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8706#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8707#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8708 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8709 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8710#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8711 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8712
8713#define RX_DIVIDER_BIT_1_2 0x3
8714#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 8715
d2e08c0f
SS
8716/* BXT MIPI mode configure */
8717#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8718#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 8719#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8720 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8721
8722#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8723#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 8724#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8725 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8726
8727#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8728#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 8729#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
8730 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8731
f0f59a00 8732#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
8733#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8734#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8735#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 8736#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
8737#define BXT_DSIC_16X_BY2 (1 << 10)
8738#define BXT_DSIC_16X_BY3 (2 << 10)
8739#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 8740#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 8741#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
8742#define BXT_DSIA_16X_BY2 (1 << 8)
8743#define BXT_DSIA_16X_BY3 (2 << 8)
8744#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 8745#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
8746#define BXT_DSI_FREQ_SEL_SHIFT 8
8747#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8748
8749#define BXT_DSI_PLL_RATIO_MAX 0x7D
8750#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
8751#define GLK_DSI_PLL_RATIO_MAX 0x6F
8752#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 8753#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 8754#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 8755
f0f59a00 8756#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
8757#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8758#define BXT_DSI_PLL_LOCKED (1 << 30)
8759
3230bf14 8760#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 8761#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 8762#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
8763
8764 /* BXT port control */
8765#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8766#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 8767#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 8768
1881a423
US
8769#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
8770#define STAP_SELECT (1 << 0)
8771
8772#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
8773#define HS_IO_CTRL_SELECT (1 << 0)
8774
e7d7cad0 8775#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
8776#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8777#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 8778#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
8779#define DUAL_LINK_MODE_MASK (1 << 26)
8780#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8781#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 8782#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
8783#define FLOPPED_HSTX (1 << 23)
8784#define DE_INVERT (1 << 19) /* XXX */
8785#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8786#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8787#define AFE_LATCHOUT (1 << 17)
8788#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
8789#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8790#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8791#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8792#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
8793#define CSB_SHIFT 9
8794#define CSB_MASK (3 << 9)
8795#define CSB_20MHZ (0 << 9)
8796#define CSB_10MHZ (1 << 9)
8797#define CSB_40MHZ (2 << 9)
8798#define BANDGAP_MASK (1 << 8)
8799#define BANDGAP_PNW_CIRCUIT (0 << 8)
8800#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
8801#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8802#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8803#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8804#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
8805#define TEARING_EFFECT_MASK (3 << 2)
8806#define TEARING_EFFECT_OFF (0 << 2)
8807#define TEARING_EFFECT_DSI (1 << 2)
8808#define TEARING_EFFECT_GPIO (2 << 2)
8809#define LANE_CONFIGURATION_SHIFT 0
8810#define LANE_CONFIGURATION_MASK (3 << 0)
8811#define LANE_CONFIGURATION_4LANE (0 << 0)
8812#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8813#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8814
8815#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 8816#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 8817#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
8818#define TEARING_EFFECT_DELAY_SHIFT 0
8819#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8820
8821/* XXX: all bits reserved */
4ad83e94 8822#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
8823
8824/* MIPI DSI Controller and D-PHY registers */
8825
4ad83e94 8826#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 8827#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 8828#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
8829#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8830#define ULPS_STATE_MASK (3 << 1)
8831#define ULPS_STATE_ENTER (2 << 1)
8832#define ULPS_STATE_EXIT (1 << 1)
8833#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8834#define DEVICE_READY (1 << 0)
8835
4ad83e94 8836#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 8837#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 8838#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 8839#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 8840#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 8841#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
8842#define TEARING_EFFECT (1 << 31)
8843#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8844#define GEN_READ_DATA_AVAIL (1 << 29)
8845#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8846#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8847#define RX_PROT_VIOLATION (1 << 26)
8848#define RX_INVALID_TX_LENGTH (1 << 25)
8849#define ACK_WITH_NO_ERROR (1 << 24)
8850#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8851#define LP_RX_TIMEOUT (1 << 22)
8852#define HS_TX_TIMEOUT (1 << 21)
8853#define DPI_FIFO_UNDERRUN (1 << 20)
8854#define LOW_CONTENTION (1 << 19)
8855#define HIGH_CONTENTION (1 << 18)
8856#define TXDSI_VC_ID_INVALID (1 << 17)
8857#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8858#define TXCHECKSUM_ERROR (1 << 15)
8859#define TXECC_MULTIBIT_ERROR (1 << 14)
8860#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8861#define TXFALSE_CONTROL_ERROR (1 << 12)
8862#define RXDSI_VC_ID_INVALID (1 << 11)
8863#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8864#define RXCHECKSUM_ERROR (1 << 9)
8865#define RXECC_MULTIBIT_ERROR (1 << 8)
8866#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8867#define RXFALSE_CONTROL_ERROR (1 << 6)
8868#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8869#define RX_LP_TX_SYNC_ERROR (1 << 4)
8870#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8871#define RXEOT_SYNC_ERROR (1 << 2)
8872#define RXSOT_SYNC_ERROR (1 << 1)
8873#define RXSOT_ERROR (1 << 0)
8874
4ad83e94 8875#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 8876#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 8877#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
8878#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8879#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8880#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8881#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8882#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8883#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8884#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8885#define VID_MODE_FORMAT_MASK (0xf << 7)
8886#define VID_MODE_NOT_SUPPORTED (0 << 7)
8887#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
8888#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8889#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
8890#define VID_MODE_FORMAT_RGB888 (4 << 7)
8891#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8892#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8893#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8894#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8895#define DATA_LANES_PRG_REG_SHIFT 0
8896#define DATA_LANES_PRG_REG_MASK (7 << 0)
8897
4ad83e94 8898#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 8899#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 8900#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
8901#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8902
4ad83e94 8903#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 8904#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 8905#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
8906#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8907
4ad83e94 8908#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 8909#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 8910#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
8911#define TURN_AROUND_TIMEOUT_MASK 0x3f
8912
4ad83e94 8913#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 8914#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 8915#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
8916#define DEVICE_RESET_TIMER_MASK 0xffff
8917
4ad83e94 8918#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 8919#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 8920#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
8921#define VERTICAL_ADDRESS_SHIFT 16
8922#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8923#define HORIZONTAL_ADDRESS_SHIFT 0
8924#define HORIZONTAL_ADDRESS_MASK 0xffff
8925
4ad83e94 8926#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 8927#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 8928#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
8929#define DBI_FIFO_EMPTY_HALF (0 << 0)
8930#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8931#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8932
8933/* regs below are bits 15:0 */
4ad83e94 8934#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 8935#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 8936#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 8937
4ad83e94 8938#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 8939#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 8940#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 8941
4ad83e94 8942#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 8943#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 8944#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 8945
4ad83e94 8946#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 8947#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 8948#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 8949
4ad83e94 8950#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 8951#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 8952#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 8953
4ad83e94 8954#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 8955#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 8956#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 8957
4ad83e94 8958#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 8959#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 8960#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 8961
4ad83e94 8962#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 8963#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 8964#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 8965
3230bf14
JN
8966/* regs above are bits 15:0 */
8967
4ad83e94 8968#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 8969#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 8970#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
8971#define DPI_LP_MODE (1 << 6)
8972#define BACKLIGHT_OFF (1 << 5)
8973#define BACKLIGHT_ON (1 << 4)
8974#define COLOR_MODE_OFF (1 << 3)
8975#define COLOR_MODE_ON (1 << 2)
8976#define TURN_ON (1 << 1)
8977#define SHUTDOWN (1 << 0)
8978
4ad83e94 8979#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 8980#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 8981#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
8982#define COMMAND_BYTE_SHIFT 0
8983#define COMMAND_BYTE_MASK (0x3f << 0)
8984
4ad83e94 8985#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 8986#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 8987#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
8988#define MASTER_INIT_TIMER_SHIFT 0
8989#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8990
4ad83e94 8991#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 8992#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 8993#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 8994 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
8995#define MAX_RETURN_PKT_SIZE_SHIFT 0
8996#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8997
4ad83e94 8998#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 8999#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9000#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9001#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9002#define DISABLE_VIDEO_BTA (1 << 3)
9003#define IP_TG_CONFIG (1 << 2)
9004#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9005#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9006#define VIDEO_MODE_BURST (3 << 0)
9007
4ad83e94 9008#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9009#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9010#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9011#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9012#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9013#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9014#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9015#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9016#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9017#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9018#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9019#define CLOCKSTOP (1 << 1)
9020#define EOT_DISABLE (1 << 0)
9021
4ad83e94 9022#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9023#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9024#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9025#define LP_BYTECLK_SHIFT 0
9026#define LP_BYTECLK_MASK (0xffff << 0)
9027
b426f985
D
9028#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9029#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9030#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9031
9032#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9033#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9034#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9035
3230bf14 9036/* bits 31:0 */
4ad83e94 9037#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9038#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9039#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9040
9041/* bits 31:0 */
4ad83e94 9042#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9043#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9044#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9045
4ad83e94 9046#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9047#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9048#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9049#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9050#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9051#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9052#define LONG_PACKET_WORD_COUNT_SHIFT 8
9053#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9054#define SHORT_PACKET_PARAM_SHIFT 8
9055#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9056#define VIRTUAL_CHANNEL_SHIFT 6
9057#define VIRTUAL_CHANNEL_MASK (3 << 6)
9058#define DATA_TYPE_SHIFT 0
395b2913 9059#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9060/* data type values, see include/video/mipi_display.h */
9061
4ad83e94 9062#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9063#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9064#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9065#define DPI_FIFO_EMPTY (1 << 28)
9066#define DBI_FIFO_EMPTY (1 << 27)
9067#define LP_CTRL_FIFO_EMPTY (1 << 26)
9068#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9069#define LP_CTRL_FIFO_FULL (1 << 24)
9070#define HS_CTRL_FIFO_EMPTY (1 << 18)
9071#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9072#define HS_CTRL_FIFO_FULL (1 << 16)
9073#define LP_DATA_FIFO_EMPTY (1 << 10)
9074#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9075#define LP_DATA_FIFO_FULL (1 << 8)
9076#define HS_DATA_FIFO_EMPTY (1 << 2)
9077#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9078#define HS_DATA_FIFO_FULL (1 << 0)
9079
4ad83e94 9080#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9081#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9082#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9083#define DBI_HS_LP_MODE_MASK (1 << 0)
9084#define DBI_LP_MODE (1 << 0)
9085#define DBI_HS_MODE (0 << 0)
9086
4ad83e94 9087#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9088#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9089#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9090#define EXIT_ZERO_COUNT_SHIFT 24
9091#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9092#define TRAIL_COUNT_SHIFT 16
9093#define TRAIL_COUNT_MASK (0x1f << 16)
9094#define CLK_ZERO_COUNT_SHIFT 8
9095#define CLK_ZERO_COUNT_MASK (0xff << 8)
9096#define PREPARE_COUNT_SHIFT 0
9097#define PREPARE_COUNT_MASK (0x3f << 0)
9098
9099/* bits 31:0 */
4ad83e94 9100#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9101#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9102#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9103
9104#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9105#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9106#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9107#define LP_HS_SSW_CNT_SHIFT 16
9108#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9109#define HS_LP_PWR_SW_CNT_SHIFT 0
9110#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9111
4ad83e94 9112#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9113#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9114#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9115#define STOP_STATE_STALL_COUNTER_SHIFT 0
9116#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9117
4ad83e94 9118#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9119#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9120#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9121#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9122#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9123#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9124#define RX_CONTENTION_DETECTED (1 << 0)
9125
9126/* XXX: only pipe A ?!? */
4ad83e94 9127#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9128#define DBI_TYPEC_ENABLE (1 << 31)
9129#define DBI_TYPEC_WIP (1 << 30)
9130#define DBI_TYPEC_OPTION_SHIFT 28
9131#define DBI_TYPEC_OPTION_MASK (3 << 28)
9132#define DBI_TYPEC_FREQ_SHIFT 24
9133#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9134#define DBI_TYPEC_OVERRIDE (1 << 8)
9135#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9136#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9137
9138
9139/* MIPI adapter registers */
9140
4ad83e94 9141#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9142#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9143#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9144#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9145#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9146#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9147#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9148#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9149#define READ_REQUEST_PRIORITY_SHIFT 3
9150#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9151#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9152#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9153#define RGB_FLIP_TO_BGR (1 << 2)
9154
6b93e9c8 9155#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9156#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9157#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9158#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9159#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9160#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9161#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9162#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9163#define GLK_LP_WAKE (1 << 22)
9164#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9165#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9166#define GLK_FIREWALL_ENABLE (1 << 16)
9167#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9168#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9169#define BXT_DSC_ENABLE (1 << 3)
9170#define BXT_RGB_FLIP (1 << 2)
9171#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9172#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9173
4ad83e94 9174#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9175#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9176#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9177#define DATA_MEM_ADDRESS_SHIFT 5
9178#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9179#define DATA_VALID (1 << 0)
9180
4ad83e94 9181#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9182#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9183#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9184#define DATA_LENGTH_SHIFT 0
9185#define DATA_LENGTH_MASK (0xfffff << 0)
9186
4ad83e94 9187#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9188#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9189#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9190#define COMMAND_MEM_ADDRESS_SHIFT 5
9191#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9192#define AUTO_PWG_ENABLE (1 << 2)
9193#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9194#define COMMAND_VALID (1 << 0)
9195
4ad83e94 9196#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9197#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9198#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9199#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9200#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9201
4ad83e94 9202#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9203#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9204#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9205
4ad83e94 9206#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9207#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9208#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9209#define READ_DATA_VALID(n) (1 << (n))
9210
a57c774a 9211/* For UMS only (deprecated): */
5c969aa7
DL
9212#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9213#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9214
3bbaba0c 9215/* MOCS (Memory Object Control State) registers */
f0f59a00 9216#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9217
f0f59a00
VS
9218#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9219#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9220#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9221#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9222#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9223
d5165ebd
TG
9224/* gamt regs */
9225#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9226#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9227#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9228#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9229#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9230
585fb111 9231#endif /* _I915_REG_H_ */