drm/i915/icl: Update FIA supported lane count for hpd.
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
f0f59a00 161#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
e67005e5 162#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
f0f59a00 163#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
e67005e5 164#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
f0f59a00 165#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
e67005e5 166#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
f0f59a00 167#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
168#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
169#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
e67005e5 170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
a927c927 171#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 173#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 174
5ee4a7a6 175#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
176#define _MASKED_FIELD(mask, value) ({ \
177 if (__builtin_constant_p(mask)) \
178 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
179 if (__builtin_constant_p(value)) \
180 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
181 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
182 BUILD_BUG_ON_MSG((value) & ~(mask), \
183 "Incorrect value for mask"); \
5ee4a7a6 184 __MASKED_FIELD(mask, value); })
98533251
DL
185#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
186#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
187
237ae7c7 188/* Engine ID */
98533251 189
237ae7c7
MW
190#define RCS_HW 0
191#define VCS_HW 1
192#define BCS_HW 2
193#define VECS_HW 3
194#define VCS2_HW 4
022d3093
TU
195#define VCS3_HW 6
196#define VCS4_HW 7
197#define VECS2_HW 12
6b26c86d 198
0908180b
DCS
199/* Engine class */
200
201#define RENDER_CLASS 0
202#define VIDEO_DECODE_CLASS 1
203#define VIDEO_ENHANCEMENT_CLASS 2
204#define COPY_ENGINE_CLASS 3
205#define OTHER_CLASS 4
b46a33e2
TU
206#define MAX_ENGINE_CLASS 4
207
d02b98b8 208#define OTHER_GTPM_INSTANCE 1
022d3093 209#define MAX_ENGINE_INSTANCE 3
0908180b 210
585fb111
JB
211/* PCI config space */
212
e10fa551
JL
213#define MCHBAR_I915 0x44
214#define MCHBAR_I965 0x48
215#define MCHBAR_SIZE (4 * 4096)
216
217#define DEVEN 0x54
218#define DEVEN_MCHBAR_EN (1 << 28)
219
40006c43 220/* BSM in include/drm/i915_drm.h */
e10fa551 221
1b1d2716
VS
222#define HPLLCC 0xc0 /* 85x only */
223#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
224#define GC_CLOCK_133_200 (0 << 0)
225#define GC_CLOCK_100_200 (1 << 0)
226#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
227#define GC_CLOCK_133_266 (3 << 0)
228#define GC_CLOCK_133_200_2 (4 << 0)
229#define GC_CLOCK_133_266_2 (5 << 0)
230#define GC_CLOCK_166_266 (6 << 0)
231#define GC_CLOCK_166_250 (7 << 0)
232
e10fa551
JL
233#define I915_GDRST 0xc0 /* PCI config register */
234#define GRDOM_FULL (0 << 2)
235#define GRDOM_RENDER (1 << 2)
236#define GRDOM_MEDIA (3 << 2)
237#define GRDOM_MASK (3 << 2)
238#define GRDOM_RESET_STATUS (1 << 1)
239#define GRDOM_RESET_ENABLE (1 << 0)
240
8fdded82
VS
241/* BSpec only has register offset, PCI device and bit found empirically */
242#define I830_CLOCK_GATE 0xc8 /* device 0 */
243#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
244
e10fa551
JL
245#define GCDGMBUS 0xcc
246
f97108d1 247#define GCFGC2 0xda
585fb111
JB
248#define GCFGC 0xf0 /* 915+ only */
249#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
250#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 251#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
252#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
253#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
254#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
255#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
256#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
257#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 258#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
259#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
260#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
261#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
262#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
263#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
264#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
265#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
266#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
267#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
268#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
269#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
270#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
271#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
272#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
273#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
274#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
275#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
276#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
277#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 278
e10fa551
JL
279#define ASLE 0xe4
280#define ASLS 0xfc
281
282#define SWSCI 0xe8
283#define SWSCI_SCISEL (1 << 15)
284#define SWSCI_GSSCIE (1 << 0)
285
286#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 287
585fb111 288
f0f59a00 289#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
290#define ILK_GRDOM_FULL (0 << 1)
291#define ILK_GRDOM_RENDER (1 << 1)
292#define ILK_GRDOM_MEDIA (3 << 1)
293#define ILK_GRDOM_MASK (3 << 1)
294#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 295
f0f59a00 296#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 297#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
298#define GEN6_MBC_SNPCR_MASK (3 << 21)
299#define GEN6_MBC_SNPCR_MAX (0 << 21)
300#define GEN6_MBC_SNPCR_MED (1 << 21)
301#define GEN6_MBC_SNPCR_LOW (2 << 21)
302#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 303
f0f59a00
VS
304#define VLV_G3DCTL _MMIO(0x9024)
305#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 306
f0f59a00 307#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
308#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
309#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
310#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
311#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
312#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
313
f0f59a00 314#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
315#define GEN6_GRDOM_FULL (1 << 0)
316#define GEN6_GRDOM_RENDER (1 << 1)
317#define GEN6_GRDOM_MEDIA (1 << 2)
318#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 319#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 320#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 321#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
322/* GEN11 changed all bit defs except for FULL & RENDER */
323#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
324#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
325#define GEN11_GRDOM_BLT (1 << 2)
326#define GEN11_GRDOM_GUC (1 << 3)
327#define GEN11_GRDOM_MEDIA (1 << 5)
328#define GEN11_GRDOM_MEDIA2 (1 << 6)
329#define GEN11_GRDOM_MEDIA3 (1 << 7)
330#define GEN11_GRDOM_MEDIA4 (1 << 8)
331#define GEN11_GRDOM_VECS (1 << 13)
332#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 333
5ee8ee86
PZ
334#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
335#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
336#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
337#define PP_DIR_DCLV_2G 0xffffffff
338
5ee8ee86
PZ
339#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
340#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 341
f0f59a00 342#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
343#define GEN8_RPCS_ENABLE (1 << 31)
344#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
345#define GEN8_RPCS_S_CNT_SHIFT 15
346#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
347#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
348#define GEN8_RPCS_SS_CNT_SHIFT 8
349#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
350#define GEN8_RPCS_EU_MAX_SHIFT 4
351#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
352#define GEN8_RPCS_EU_MIN_SHIFT 0
353#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
354
f89823c2
LL
355#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
356/* HSW only */
357#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
358#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
359#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
360#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
361/* HSW+ */
362#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
363#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
364#define HSW_RCS_INHIBIT (1 << 8)
365/* Gen8 */
366#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
367#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
368#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
369#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
370#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
371#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
372#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
373#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
374#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
375#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
376
f0f59a00 377#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
378#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
379#define ECOCHK_SNB_BIT (1 << 10)
380#define ECOCHK_DIS_TLB (1 << 8)
381#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
382#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
383#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
384#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
385#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
386#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
387#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
388#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 389
f0f59a00 390#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
391#define ECOBITS_SNB_BIT (1 << 13)
392#define ECOBITS_PPGTT_CACHE64B (3 << 8)
393#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 394
f0f59a00 395#define GAB_CTL _MMIO(0x24000)
5ee8ee86 396#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 397
f0f59a00 398#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
399#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
400#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
401#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
402#define GEN6_STOLEN_RESERVED_1M (0 << 4)
403#define GEN6_STOLEN_RESERVED_512K (1 << 4)
404#define GEN6_STOLEN_RESERVED_256K (2 << 4)
405#define GEN6_STOLEN_RESERVED_128K (3 << 4)
406#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
407#define GEN7_STOLEN_RESERVED_1M (0 << 5)
408#define GEN7_STOLEN_RESERVED_256K (1 << 5)
409#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
410#define GEN8_STOLEN_RESERVED_1M (0 << 7)
411#define GEN8_STOLEN_RESERVED_2M (1 << 7)
412#define GEN8_STOLEN_RESERVED_4M (2 << 7)
413#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 414#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 415#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 416
585fb111
JB
417/* VGA stuff */
418
419#define VGA_ST01_MDA 0x3ba
420#define VGA_ST01_CGA 0x3da
421
f0f59a00 422#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
423#define VGA_MSR_WRITE 0x3c2
424#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
425#define VGA_MSR_MEM_EN (1 << 1)
426#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 427
5434fd92 428#define VGA_SR_INDEX 0x3c4
f930ddd0 429#define SR01 1
5434fd92 430#define VGA_SR_DATA 0x3c5
585fb111
JB
431
432#define VGA_AR_INDEX 0x3c0
5ee8ee86 433#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
434#define VGA_AR_DATA_WRITE 0x3c0
435#define VGA_AR_DATA_READ 0x3c1
436
437#define VGA_GR_INDEX 0x3ce
438#define VGA_GR_DATA 0x3cf
439/* GR05 */
440#define VGA_GR_MEM_READ_MODE_SHIFT 3
441#define VGA_GR_MEM_READ_MODE_PLANE 1
442/* GR06 */
443#define VGA_GR_MEM_MODE_MASK 0xc
444#define VGA_GR_MEM_MODE_SHIFT 2
445#define VGA_GR_MEM_A0000_AFFFF 0
446#define VGA_GR_MEM_A0000_BFFFF 1
447#define VGA_GR_MEM_B0000_B7FFF 2
448#define VGA_GR_MEM_B0000_BFFFF 3
449
450#define VGA_DACMASK 0x3c6
451#define VGA_DACRX 0x3c7
452#define VGA_DACWX 0x3c8
453#define VGA_DACDATA 0x3c9
454
455#define VGA_CR_INDEX_MDA 0x3b4
456#define VGA_CR_DATA_MDA 0x3b5
457#define VGA_CR_INDEX_CGA 0x3d4
458#define VGA_CR_DATA_CGA 0x3d5
459
f0f59a00
VS
460#define MI_PREDICATE_SRC0 _MMIO(0x2400)
461#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
462#define MI_PREDICATE_SRC1 _MMIO(0x2408)
463#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 464
f0f59a00 465#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
466#define LOWER_SLICE_ENABLED (1 << 0)
467#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 468
5947de9b
BV
469/*
470 * Registers used only by the command parser
471 */
f0f59a00
VS
472#define BCS_SWCTRL _MMIO(0x22200)
473
474#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
475#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
476#define HS_INVOCATION_COUNT _MMIO(0x2300)
477#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
478#define DS_INVOCATION_COUNT _MMIO(0x2308)
479#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
480#define IA_VERTICES_COUNT _MMIO(0x2310)
481#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
482#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
483#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
484#define VS_INVOCATION_COUNT _MMIO(0x2320)
485#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
486#define GS_INVOCATION_COUNT _MMIO(0x2328)
487#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
488#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
489#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
490#define CL_INVOCATION_COUNT _MMIO(0x2338)
491#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
492#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
493#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
494#define PS_INVOCATION_COUNT _MMIO(0x2348)
495#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
496#define PS_DEPTH_COUNT _MMIO(0x2350)
497#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
498
499/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
500#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
501#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 502
f0f59a00
VS
503#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
504#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 505
f0f59a00
VS
506#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
507#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
508#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
509#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
510#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
511#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 512
f0f59a00
VS
513#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
514#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
515#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 516
1b85066b
JJ
517/* There are the 16 64-bit CS General Purpose Registers */
518#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
519#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
520
a941795a 521#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
522#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
523#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
524#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
525#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
526#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
527#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
528#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
529#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
530#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
531#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
532#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
533#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 534#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
535#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
536#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
537
538#define GEN8_OACTXID _MMIO(0x2364)
539
19f81df2 540#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
541#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
542#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
543#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
544#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 545
d7965152 546#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
547#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
548#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
549#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
550#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 551#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
552#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
553#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
554
555#define GEN8_OACTXCONTROL _MMIO(0x2360)
556#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
557#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
558#define GEN8_OA_TIMER_ENABLE (1 << 1)
559#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
560
561#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
562#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
563#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
564#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
565#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 566
19f81df2 567#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 568#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 569#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
570
571#define GEN7_OASTATUS1 _MMIO(0x2364)
572#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
573#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
574#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
575#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
576
577#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
578#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
579#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
580
581#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
582#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
583#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
584#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
585#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
586
587#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 588#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 589#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 590#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 591
5ee8ee86
PZ
592#define OABUFFER_SIZE_128K (0 << 3)
593#define OABUFFER_SIZE_256K (1 << 3)
594#define OABUFFER_SIZE_512K (2 << 3)
595#define OABUFFER_SIZE_1M (3 << 3)
596#define OABUFFER_SIZE_2M (4 << 3)
597#define OABUFFER_SIZE_4M (5 << 3)
598#define OABUFFER_SIZE_8M (6 << 3)
599#define OABUFFER_SIZE_16M (7 << 3)
d7965152 600
19f81df2
RB
601/*
602 * Flexible, Aggregate EU Counter Registers.
603 * Note: these aren't contiguous
604 */
d7965152 605#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
606#define EU_PERF_CNTL1 _MMIO(0xe558)
607#define EU_PERF_CNTL2 _MMIO(0xe658)
608#define EU_PERF_CNTL3 _MMIO(0xe758)
609#define EU_PERF_CNTL4 _MMIO(0xe45c)
610#define EU_PERF_CNTL5 _MMIO(0xe55c)
611#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 612
d7965152
RB
613/*
614 * OA Boolean state
615 */
616
d7965152
RB
617#define OASTARTTRIG1 _MMIO(0x2710)
618#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
619#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
620
621#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
622#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
623#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
624#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
625#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
626#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
627#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
628#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
629#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
630#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
631#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
632#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
633#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
634#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
635#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
636#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
637#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
638#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
639#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
640#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
641#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
642#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
643#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
644#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
645#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
646#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
647#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
648#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
649#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
650#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
651
652#define OASTARTTRIG3 _MMIO(0x2718)
653#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
654#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
655#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
656#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
657#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
658#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
659#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
660#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
661#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
662
663#define OASTARTTRIG4 _MMIO(0x271c)
664#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
665#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
666#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
667#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
668#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
669#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
670#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
671#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
672#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
673
674#define OASTARTTRIG5 _MMIO(0x2720)
675#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
676#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
677
678#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
679#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
680#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
681#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
682#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
683#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
684#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
685#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
686#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
687#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
688#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
689#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
690#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
691#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
692#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
693#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
694#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
695#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
696#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
697#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
698#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
699#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
700#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
701#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
702#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
703#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
704#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
705#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
706#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
707#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
708
709#define OASTARTTRIG7 _MMIO(0x2728)
710#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
711#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
712#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
713#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
714#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
715#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
716#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
717#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
718#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
719
720#define OASTARTTRIG8 _MMIO(0x272c)
721#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
722#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
723#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
724#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
725#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
726#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
727#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
728#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
729#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
730
7853d92e
LL
731#define OAREPORTTRIG1 _MMIO(0x2740)
732#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
733#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
734
735#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
736#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
737#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
738#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
739#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
740#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
741#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
742#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
743#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
744#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
745#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
746#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
747#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
748#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
749#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
750#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
751#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
752#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
753#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
754#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
755#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
756#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
757#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
758#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
759#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
760#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
761
762#define OAREPORTTRIG3 _MMIO(0x2748)
763#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
764#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
765#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
766#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
767#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
768#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
769#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
770#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
771#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
772
773#define OAREPORTTRIG4 _MMIO(0x274c)
774#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
775#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
776#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
777#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
778#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
779#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
780#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
781#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
782#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
783
784#define OAREPORTTRIG5 _MMIO(0x2750)
785#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
786#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
787
788#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
789#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
790#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
791#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
792#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
793#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
794#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
795#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
796#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
797#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
798#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
799#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
800#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
801#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
802#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
803#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
804#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
805#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
806#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
807#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
808#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
809#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
810#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
811#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
812#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
813#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
814
815#define OAREPORTTRIG7 _MMIO(0x2758)
816#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
817#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
818#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
819#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
820#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
821#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
822#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
823#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
824#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
825
826#define OAREPORTTRIG8 _MMIO(0x275c)
827#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
828#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
829#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
830#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
831#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
832#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
833#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
834#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
835#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
836
d7965152
RB
837/* CECX_0 */
838#define OACEC_COMPARE_LESS_OR_EQUAL 6
839#define OACEC_COMPARE_NOT_EQUAL 5
840#define OACEC_COMPARE_LESS_THAN 4
841#define OACEC_COMPARE_GREATER_OR_EQUAL 3
842#define OACEC_COMPARE_EQUAL 2
843#define OACEC_COMPARE_GREATER_THAN 1
844#define OACEC_COMPARE_ANY_EQUAL 0
845
846#define OACEC_COMPARE_VALUE_MASK 0xffff
847#define OACEC_COMPARE_VALUE_SHIFT 3
848
5ee8ee86
PZ
849#define OACEC_SELECT_NOA (0 << 19)
850#define OACEC_SELECT_PREV (1 << 19)
851#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
852
853/* CECX_1 */
854#define OACEC_MASK_MASK 0xffff
855#define OACEC_CONSIDERATIONS_MASK 0xffff
856#define OACEC_CONSIDERATIONS_SHIFT 16
857
858#define OACEC0_0 _MMIO(0x2770)
859#define OACEC0_1 _MMIO(0x2774)
860#define OACEC1_0 _MMIO(0x2778)
861#define OACEC1_1 _MMIO(0x277c)
862#define OACEC2_0 _MMIO(0x2780)
863#define OACEC2_1 _MMIO(0x2784)
864#define OACEC3_0 _MMIO(0x2788)
865#define OACEC3_1 _MMIO(0x278c)
866#define OACEC4_0 _MMIO(0x2790)
867#define OACEC4_1 _MMIO(0x2794)
868#define OACEC5_0 _MMIO(0x2798)
869#define OACEC5_1 _MMIO(0x279c)
870#define OACEC6_0 _MMIO(0x27a0)
871#define OACEC6_1 _MMIO(0x27a4)
872#define OACEC7_0 _MMIO(0x27a8)
873#define OACEC7_1 _MMIO(0x27ac)
874
f89823c2
LL
875/* OA perf counters */
876#define OA_PERFCNT1_LO _MMIO(0x91B8)
877#define OA_PERFCNT1_HI _MMIO(0x91BC)
878#define OA_PERFCNT2_LO _MMIO(0x91C0)
879#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
880#define OA_PERFCNT3_LO _MMIO(0x91C8)
881#define OA_PERFCNT3_HI _MMIO(0x91CC)
882#define OA_PERFCNT4_LO _MMIO(0x91D8)
883#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
884
885#define OA_PERFMATRIX_LO _MMIO(0x91C8)
886#define OA_PERFMATRIX_HI _MMIO(0x91CC)
887
888/* RPM unit config (Gen8+) */
889#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
890#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
891#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
892#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
893#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
894#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
895#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
896#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
897#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
898#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
899#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
900#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
901#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
902
f89823c2 903#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 904#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 905
dab91783
LL
906/* GPM unit config (Gen9+) */
907#define CTC_MODE _MMIO(0xA26C)
908#define CTC_SOURCE_PARAMETER_MASK 1
909#define CTC_SOURCE_CRYSTAL_CLOCK 0
910#define CTC_SOURCE_DIVIDE_LOGIC 1
911#define CTC_SHIFT_PARAMETER_SHIFT 1
912#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
913
5888576b
LL
914/* RCP unit config (Gen8+) */
915#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 916
a54b19f1
LL
917/* NOA (HSW) */
918#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
919#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
920#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
921#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
922#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
923#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
924#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
925#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
926#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
927#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
928
929#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
930
f89823c2
LL
931/* NOA (Gen8+) */
932#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
933
934#define MICRO_BP0_0 _MMIO(0x9800)
935#define MICRO_BP0_2 _MMIO(0x9804)
936#define MICRO_BP0_1 _MMIO(0x9808)
937
938#define MICRO_BP1_0 _MMIO(0x980C)
939#define MICRO_BP1_2 _MMIO(0x9810)
940#define MICRO_BP1_1 _MMIO(0x9814)
941
942#define MICRO_BP2_0 _MMIO(0x9818)
943#define MICRO_BP2_2 _MMIO(0x981C)
944#define MICRO_BP2_1 _MMIO(0x9820)
945
946#define MICRO_BP3_0 _MMIO(0x9824)
947#define MICRO_BP3_2 _MMIO(0x9828)
948#define MICRO_BP3_1 _MMIO(0x982C)
949
950#define MICRO_BP_TRIGGER _MMIO(0x9830)
951#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
952#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
953#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
954
955#define GDT_CHICKEN_BITS _MMIO(0x9840)
956#define GT_NOA_ENABLE 0x00000080
957
958#define NOA_DATA _MMIO(0x986C)
959#define NOA_WRITE _MMIO(0x9888)
180b813c 960
220375aa
BV
961#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
962#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 963#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 964
dc96e9b8
CW
965/*
966 * Reset registers
967 */
f0f59a00 968#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
969#define DEBUG_RESET_FULL (1 << 7)
970#define DEBUG_RESET_RENDER (1 << 8)
971#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 972
57f350b6 973/*
5a09ae9f
JN
974 * IOSF sideband
975 */
f0f59a00 976#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
977#define IOSF_DEVFN_SHIFT 24
978#define IOSF_OPCODE_SHIFT 16
979#define IOSF_PORT_SHIFT 8
980#define IOSF_BYTE_ENABLES_SHIFT 4
981#define IOSF_BAR_SHIFT 1
5ee8ee86 982#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
983#define IOSF_PORT_BUNIT 0x03
984#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
985#define IOSF_PORT_NC 0x11
986#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
987#define IOSF_PORT_GPIO_NC 0x13
988#define IOSF_PORT_CCK 0x14
4688d45f
JN
989#define IOSF_PORT_DPIO_2 0x1a
990#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
991#define IOSF_PORT_GPIO_SC 0x48
992#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 993#define IOSF_PORT_CCU 0xa9
7071af97
JN
994#define CHV_IOSF_PORT_GPIO_N 0x13
995#define CHV_IOSF_PORT_GPIO_SE 0x48
996#define CHV_IOSF_PORT_GPIO_E 0xa8
997#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
998#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
999#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1000
30a970c6
JB
1001/* See configdb bunit SB addr map */
1002#define BUNIT_REG_BISOC 0x11
1003
30a970c6 1004#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1005#define DSPFREQSTAT_SHIFT_CHV 24
1006#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1007#define DSPFREQGUAR_SHIFT_CHV 8
1008#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1009#define DSPFREQSTAT_SHIFT 30
1010#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1011#define DSPFREQGUAR_SHIFT 14
1012#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1013#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1014#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1015#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1016#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1017#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1018#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1019#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1020#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1021#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1022#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1023#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1024#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1025#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1026#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1027#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1028
c3fdb9d8 1029/*
438b8dc4
ID
1030 * i915_power_well_id:
1031 *
1032 * Platform specific IDs used to look up power wells and - except for custom
1033 * power wells - to define request/status register flag bit positions. As such
1034 * the set of IDs on a given platform must be unique and except for custom
1035 * power wells their value must stay fixed.
1036 */
1037enum i915_power_well_id {
120b56a2
ID
1038 /*
1039 * I830
1040 * - custom power well
1041 */
1042 I830_DISP_PW_PIPES = 0,
1043
438b8dc4
ID
1044 /*
1045 * VLV/CHV
1046 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1047 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1048 */
a30180a5
ID
1049 PUNIT_POWER_WELL_RENDER = 0,
1050 PUNIT_POWER_WELL_MEDIA = 1,
1051 PUNIT_POWER_WELL_DISP2D = 3,
1052 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1053 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1054 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1055 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1056 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1057 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1058 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1059 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1060 /* - custom power well */
1061 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1062
fb9248e2
ID
1063 /*
1064 * HSW/BDW
67ca07e7 1065 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1066 */
1067 HSW_DISP_PW_GLOBAL = 15,
1068
438b8dc4
ID
1069 /*
1070 * GEN9+
67ca07e7 1071 * - _HSW_PWR_WELL_CTL1-4 (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1072 */
1073 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1074 SKL_DISP_PW_DDI_A_E,
0d03926d 1075 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1076 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1077 SKL_DISP_PW_DDI_B,
1078 SKL_DISP_PW_DDI_C,
1079 SKL_DISP_PW_DDI_D,
9787e835 1080 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1081
1082 GLK_DISP_PW_AUX_A = 8,
1083 GLK_DISP_PW_AUX_B,
1084 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1085 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1086 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1087 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1088 CNL_DISP_PW_AUX_D,
a324fcac 1089 CNL_DISP_PW_AUX_F,
0d03926d 1090
94dd5138
S
1091 SKL_DISP_PW_1 = 14,
1092 SKL_DISP_PW_2,
56fcfd63 1093
438b8dc4 1094 /* - custom power wells */
9c8d0b8e
ID
1095 BXT_DPIO_CMN_A,
1096 BXT_DPIO_CMN_BC,
67ca07e7
ID
1097 GLK_DPIO_CMN_C, /* 18 */
1098
1099 /*
1100 * GEN11+
1101 * - _HSW_PWR_WELL_CTL1-4
1102 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1103 */
1104 ICL_DISP_PW_1 = 0,
1105 ICL_DISP_PW_2,
1106 ICL_DISP_PW_3,
1107 ICL_DISP_PW_4,
1108
1109 /*
1110 * - _HSW_PWR_WELL_CTL_AUX1/2/4
1111 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1112 */
1113 ICL_DISP_PW_AUX_A = 16,
1114 ICL_DISP_PW_AUX_B,
1115 ICL_DISP_PW_AUX_C,
1116 ICL_DISP_PW_AUX_D,
1117 ICL_DISP_PW_AUX_E,
1118 ICL_DISP_PW_AUX_F,
1119
1120 ICL_DISP_PW_AUX_TBT1 = 24,
1121 ICL_DISP_PW_AUX_TBT2,
1122 ICL_DISP_PW_AUX_TBT3,
1123 ICL_DISP_PW_AUX_TBT4,
1124
1125 /*
1126 * - _HSW_PWR_WELL_CTL_DDI1/2/4
1127 * (status bit: (id&15)*2, req bit:(id&15)*2+1)
1128 */
1129 ICL_DISP_PW_DDI_A = 32,
1130 ICL_DISP_PW_DDI_B,
1131 ICL_DISP_PW_DDI_C,
1132 ICL_DISP_PW_DDI_D,
1133 ICL_DISP_PW_DDI_E,
1134 ICL_DISP_PW_DDI_F, /* 37 */
438b8dc4
ID
1135
1136 /*
1137 * Multiple platforms.
1138 * Must start following the highest ID of any platform.
1139 * - custom power wells
1140 */
67ca07e7
ID
1141 SKL_DISP_PW_DC_OFF = 38,
1142 I915_DISP_PW_ALWAYS_ON,
94dd5138
S
1143};
1144
02f4c9e0
CML
1145#define PUNIT_REG_PWRGT_CTRL 0x60
1146#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1147#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1148#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1149#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1150#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1151#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1152
5a09ae9f
JN
1153#define PUNIT_REG_GPU_LFM 0xd3
1154#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1155#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1156#define GPLLENABLE (1 << 4)
1157#define GENFREQSTATUS (1 << 0)
5a09ae9f 1158#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1159#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1160
1161#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1162#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1163
095acd5f
D
1164#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1165#define FB_GFX_FREQ_FUSE_MASK 0xff
1166#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1167#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1168#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1169
1170#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1171#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1172
fc1ac8de
VS
1173#define PUNIT_REG_DDR_SETUP2 0x139
1174#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1175#define FORCE_DDR_LOW_FREQ (1 << 1)
1176#define FORCE_DDR_HIGH_FREQ (1 << 0)
1177
2b6b3a09
D
1178#define PUNIT_GPU_STATUS_REG 0xdb
1179#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1180#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1181#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1182#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1183
1184#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1185#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1186#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1187
5a09ae9f
JN
1188#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1189#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1190#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1191#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1192#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1193#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1194#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1195#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1196#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1197#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1198
af7187b7
PZ
1199#define VLV_TURBO_SOC_OVERRIDE 0x04
1200#define VLV_OVERRIDE_EN 1
1201#define VLV_SOC_TDP_EN (1 << 1)
1202#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1203#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1204
be4fc046 1205/* vlv2 north clock has */
24eb2d59
CML
1206#define CCK_FUSE_REG 0x8
1207#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1208#define CCK_REG_DSI_PLL_FUSE 0x44
1209#define CCK_REG_DSI_PLL_CONTROL 0x48
1210#define DSI_PLL_VCO_EN (1 << 31)
1211#define DSI_PLL_LDO_GATE (1 << 30)
1212#define DSI_PLL_P1_POST_DIV_SHIFT 17
1213#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1214#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1215#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1216#define DSI_PLL_MUX_MASK (3 << 9)
1217#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1218#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1219#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1220#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1221#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1222#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1223#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1224#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1225#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1226#define DSI_PLL_LOCK (1 << 0)
1227#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1228#define DSI_PLL_LFSR (1 << 31)
1229#define DSI_PLL_FRACTION_EN (1 << 30)
1230#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1231#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1232#define DSI_PLL_USYNC_CNT_SHIFT 18
1233#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1234#define DSI_PLL_N1_DIV_SHIFT 16
1235#define DSI_PLL_N1_DIV_MASK (3 << 16)
1236#define DSI_PLL_M1_DIV_SHIFT 0
1237#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1238#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1239#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1240#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1241#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1242#define CCK_TRUNK_FORCE_ON (1 << 17)
1243#define CCK_TRUNK_FORCE_OFF (1 << 16)
1244#define CCK_FREQUENCY_STATUS (0x1f << 8)
1245#define CCK_FREQUENCY_STATUS_SHIFT 8
1246#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1247
f38861b8 1248/* DPIO registers */
5a09ae9f 1249#define DPIO_DEVFN 0
5a09ae9f 1250
f0f59a00 1251#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1252#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1253#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1254#define DPIO_SFR_BYPASS (1 << 1)
1255#define DPIO_CMNRST (1 << 0)
57f350b6 1256
e4607fcf
CML
1257#define DPIO_PHY(pipe) ((pipe) >> 1)
1258#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1259
598fac6b
DV
1260/*
1261 * Per pipe/PLL DPIO regs
1262 */
ab3c759a 1263#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1264#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1265#define DPIO_POST_DIV_DAC 0
1266#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1267#define DPIO_POST_DIV_LVDS1 2
1268#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1269#define DPIO_K_SHIFT (24) /* 4 bits */
1270#define DPIO_P1_SHIFT (21) /* 3 bits */
1271#define DPIO_P2_SHIFT (16) /* 5 bits */
1272#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1273#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1274#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1275#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1276#define _VLV_PLL_DW3_CH1 0x802c
1277#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1278
ab3c759a 1279#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1280#define DPIO_REFSEL_OVERRIDE 27
1281#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1282#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1283#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1284#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1285#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1286#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1287#define _VLV_PLL_DW5_CH1 0x8034
1288#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1289
ab3c759a
CML
1290#define _VLV_PLL_DW7_CH0 0x801c
1291#define _VLV_PLL_DW7_CH1 0x803c
1292#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1293
ab3c759a
CML
1294#define _VLV_PLL_DW8_CH0 0x8040
1295#define _VLV_PLL_DW8_CH1 0x8060
1296#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1297
ab3c759a
CML
1298#define VLV_PLL_DW9_BCAST 0xc044
1299#define _VLV_PLL_DW9_CH0 0x8044
1300#define _VLV_PLL_DW9_CH1 0x8064
1301#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1302
ab3c759a
CML
1303#define _VLV_PLL_DW10_CH0 0x8048
1304#define _VLV_PLL_DW10_CH1 0x8068
1305#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1306
ab3c759a
CML
1307#define _VLV_PLL_DW11_CH0 0x804c
1308#define _VLV_PLL_DW11_CH1 0x806c
1309#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1310
ab3c759a
CML
1311/* Spec for ref block start counts at DW10 */
1312#define VLV_REF_DW13 0x80ac
598fac6b 1313
ab3c759a 1314#define VLV_CMN_DW0 0x8100
dc96e9b8 1315
598fac6b
DV
1316/*
1317 * Per DDI channel DPIO regs
1318 */
1319
ab3c759a
CML
1320#define _VLV_PCS_DW0_CH0 0x8200
1321#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1322#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1323#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1324#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1325#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1326#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1327
97fd4d5c
VS
1328#define _VLV_PCS01_DW0_CH0 0x200
1329#define _VLV_PCS23_DW0_CH0 0x400
1330#define _VLV_PCS01_DW0_CH1 0x2600
1331#define _VLV_PCS23_DW0_CH1 0x2800
1332#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1333#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1334
ab3c759a
CML
1335#define _VLV_PCS_DW1_CH0 0x8204
1336#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1337#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1338#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1339#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1340#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1341#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1342#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1343
97fd4d5c
VS
1344#define _VLV_PCS01_DW1_CH0 0x204
1345#define _VLV_PCS23_DW1_CH0 0x404
1346#define _VLV_PCS01_DW1_CH1 0x2604
1347#define _VLV_PCS23_DW1_CH1 0x2804
1348#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1349#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1350
ab3c759a
CML
1351#define _VLV_PCS_DW8_CH0 0x8220
1352#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1353#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1354#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1355#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1356
1357#define _VLV_PCS01_DW8_CH0 0x0220
1358#define _VLV_PCS23_DW8_CH0 0x0420
1359#define _VLV_PCS01_DW8_CH1 0x2620
1360#define _VLV_PCS23_DW8_CH1 0x2820
1361#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1362#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1363
1364#define _VLV_PCS_DW9_CH0 0x8224
1365#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1366#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1367#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1368#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1369#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1370#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1371#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1372#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1373
a02ef3c7
VS
1374#define _VLV_PCS01_DW9_CH0 0x224
1375#define _VLV_PCS23_DW9_CH0 0x424
1376#define _VLV_PCS01_DW9_CH1 0x2624
1377#define _VLV_PCS23_DW9_CH1 0x2824
1378#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1379#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1380
9d556c99
CML
1381#define _CHV_PCS_DW10_CH0 0x8228
1382#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1383#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1384#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1385#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1386#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1387#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1388#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1389#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1390#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1391#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1392
1966e59e
VS
1393#define _VLV_PCS01_DW10_CH0 0x0228
1394#define _VLV_PCS23_DW10_CH0 0x0428
1395#define _VLV_PCS01_DW10_CH1 0x2628
1396#define _VLV_PCS23_DW10_CH1 0x2828
1397#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1398#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1399
ab3c759a
CML
1400#define _VLV_PCS_DW11_CH0 0x822c
1401#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1402#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1403#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1404#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1405#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1406#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1407
570e2a74
VS
1408#define _VLV_PCS01_DW11_CH0 0x022c
1409#define _VLV_PCS23_DW11_CH0 0x042c
1410#define _VLV_PCS01_DW11_CH1 0x262c
1411#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1412#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1413#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1414
2e523e98
VS
1415#define _VLV_PCS01_DW12_CH0 0x0230
1416#define _VLV_PCS23_DW12_CH0 0x0430
1417#define _VLV_PCS01_DW12_CH1 0x2630
1418#define _VLV_PCS23_DW12_CH1 0x2830
1419#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1420#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1421
ab3c759a
CML
1422#define _VLV_PCS_DW12_CH0 0x8230
1423#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1424#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1425#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1426#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1427#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1428#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1429#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1430
1431#define _VLV_PCS_DW14_CH0 0x8238
1432#define _VLV_PCS_DW14_CH1 0x8438
1433#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1434
1435#define _VLV_PCS_DW23_CH0 0x825c
1436#define _VLV_PCS_DW23_CH1 0x845c
1437#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1438
1439#define _VLV_TX_DW2_CH0 0x8288
1440#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1441#define DPIO_SWING_MARGIN000_SHIFT 16
1442#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1443#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1444#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1445
1446#define _VLV_TX_DW3_CH0 0x828c
1447#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1448/* The following bit for CHV phy */
5ee8ee86 1449#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1450#define DPIO_SWING_MARGIN101_SHIFT 16
1451#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1452#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1453
1454#define _VLV_TX_DW4_CH0 0x8290
1455#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1456#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1457#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1458#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1459#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1460#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1461
1462#define _VLV_TX3_DW4_CH0 0x690
1463#define _VLV_TX3_DW4_CH1 0x2a90
1464#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1465
1466#define _VLV_TX_DW5_CH0 0x8294
1467#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1468#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1469#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1470
1471#define _VLV_TX_DW11_CH0 0x82ac
1472#define _VLV_TX_DW11_CH1 0x84ac
1473#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1474
1475#define _VLV_TX_DW14_CH0 0x82b8
1476#define _VLV_TX_DW14_CH1 0x84b8
1477#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1478
9d556c99
CML
1479/* CHV dpPhy registers */
1480#define _CHV_PLL_DW0_CH0 0x8000
1481#define _CHV_PLL_DW0_CH1 0x8180
1482#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1483
1484#define _CHV_PLL_DW1_CH0 0x8004
1485#define _CHV_PLL_DW1_CH1 0x8184
1486#define DPIO_CHV_N_DIV_SHIFT 8
1487#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1488#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1489
1490#define _CHV_PLL_DW2_CH0 0x8008
1491#define _CHV_PLL_DW2_CH1 0x8188
1492#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1493
1494#define _CHV_PLL_DW3_CH0 0x800c
1495#define _CHV_PLL_DW3_CH1 0x818c
1496#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1497#define DPIO_CHV_FIRST_MOD (0 << 8)
1498#define DPIO_CHV_SECOND_MOD (1 << 8)
1499#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1500#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1501#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1502
1503#define _CHV_PLL_DW6_CH0 0x8018
1504#define _CHV_PLL_DW6_CH1 0x8198
1505#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1506#define DPIO_CHV_INT_COEFF_SHIFT 8
1507#define DPIO_CHV_PROP_COEFF_SHIFT 0
1508#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1509
d3eee4ba
VP
1510#define _CHV_PLL_DW8_CH0 0x8020
1511#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1512#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1513#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1514#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1515
1516#define _CHV_PLL_DW9_CH0 0x8024
1517#define _CHV_PLL_DW9_CH1 0x81A4
1518#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1519#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1520#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1521#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1522
6669e39f
VS
1523#define _CHV_CMN_DW0_CH0 0x8100
1524#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1525#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1526#define DPIO_ALLDL_POWERDOWN (1 << 1)
1527#define DPIO_ANYDL_POWERDOWN (1 << 0)
1528
b9e5ac3c
VS
1529#define _CHV_CMN_DW5_CH0 0x8114
1530#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1531#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1532#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1533#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1534#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1535#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1536#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1537#define CHV_BUFLEFTENA1_MASK (3 << 22)
1538
9d556c99
CML
1539#define _CHV_CMN_DW13_CH0 0x8134
1540#define _CHV_CMN_DW0_CH1 0x8080
1541#define DPIO_CHV_S1_DIV_SHIFT 21
1542#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1543#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1544#define DPIO_CHV_K_DIV_SHIFT 4
1545#define DPIO_PLL_FREQLOCK (1 << 1)
1546#define DPIO_PLL_LOCK (1 << 0)
1547#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1548
1549#define _CHV_CMN_DW14_CH0 0x8138
1550#define _CHV_CMN_DW1_CH1 0x8084
1551#define DPIO_AFC_RECAL (1 << 14)
1552#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1553#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1554#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1555#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1556#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1557#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1558#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1559#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1560#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1561#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1562
9197c88b
VS
1563#define _CHV_CMN_DW19_CH0 0x814c
1564#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1565#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1566#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1567#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1568#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1569
9197c88b
VS
1570#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1571
e0fce78f
VS
1572#define CHV_CMN_DW28 0x8170
1573#define DPIO_CL1POWERDOWNEN (1 << 23)
1574#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1575#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1576#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1577#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1578#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1579
9d556c99 1580#define CHV_CMN_DW30 0x8178
3e288786 1581#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1582#define DPIO_LRC_BYPASS (1 << 3)
1583
1584#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1585 (lane) * 0x200 + (offset))
1586
f72df8db
VS
1587#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1588#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1589#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1590#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1591#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1592#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1593#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1594#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1595#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1596#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1597#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1598#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1599#define DPIO_FRC_LATENCY_SHFIT 8
1600#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1601#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1602
1603/* BXT PHY registers */
ed37892e
ACO
1604#define _BXT_PHY0_BASE 0x6C000
1605#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1606#define _BXT_PHY2_BASE 0x163000
1607#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1608 _BXT_PHY1_BASE, \
1609 _BXT_PHY2_BASE)
ed37892e
ACO
1610
1611#define _BXT_PHY(phy, reg) \
1612 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1613
1614#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1615 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1616 (reg_ch1) - _BXT_PHY0_BASE))
1617#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1618 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1619
f0f59a00 1620#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1621#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1622
e93da0a0
ID
1623#define _BXT_PHY_CTL_DDI_A 0x64C00
1624#define _BXT_PHY_CTL_DDI_B 0x64C10
1625#define _BXT_PHY_CTL_DDI_C 0x64C20
1626#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1627#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1628#define BXT_PHY_LANE_ENABLED (1 << 8)
1629#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1630 _BXT_PHY_CTL_DDI_B)
1631
5c6706e5
VK
1632#define _PHY_CTL_FAMILY_EDP 0x64C80
1633#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1634#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1635#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1636#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1637 _PHY_CTL_FAMILY_EDP, \
1638 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1639
dfb82408
S
1640/* BXT PHY PLL registers */
1641#define _PORT_PLL_A 0x46074
1642#define _PORT_PLL_B 0x46078
1643#define _PORT_PLL_C 0x4607c
1644#define PORT_PLL_ENABLE (1 << 31)
1645#define PORT_PLL_LOCK (1 << 30)
1646#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1647#define PORT_PLL_POWER_ENABLE (1 << 26)
1648#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1649#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1650
1651#define _PORT_PLL_EBB_0_A 0x162034
1652#define _PORT_PLL_EBB_0_B 0x6C034
1653#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1654#define PORT_PLL_P1_SHIFT 13
1655#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1656#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1657#define PORT_PLL_P2_SHIFT 8
1658#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1659#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1660#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1661 _PORT_PLL_EBB_0_B, \
1662 _PORT_PLL_EBB_0_C)
dfb82408
S
1663
1664#define _PORT_PLL_EBB_4_A 0x162038
1665#define _PORT_PLL_EBB_4_B 0x6C038
1666#define _PORT_PLL_EBB_4_C 0x6C344
1667#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1668#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1669#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1670 _PORT_PLL_EBB_4_B, \
1671 _PORT_PLL_EBB_4_C)
dfb82408
S
1672
1673#define _PORT_PLL_0_A 0x162100
1674#define _PORT_PLL_0_B 0x6C100
1675#define _PORT_PLL_0_C 0x6C380
1676/* PORT_PLL_0_A */
1677#define PORT_PLL_M2_MASK 0xFF
1678/* PORT_PLL_1_A */
aa610dcb
ID
1679#define PORT_PLL_N_SHIFT 8
1680#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1681#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1682/* PORT_PLL_2_A */
1683#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1684/* PORT_PLL_3_A */
1685#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1686/* PORT_PLL_6_A */
1687#define PORT_PLL_PROP_COEFF_MASK 0xF
1688#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1689#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1690#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1691#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1692/* PORT_PLL_8_A */
1693#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1694/* PORT_PLL_9_A */
05712c15
ID
1695#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1696#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1697/* PORT_PLL_10_A */
5ee8ee86 1698#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1699#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1700#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1701#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1702#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1703 _PORT_PLL_0_B, \
1704 _PORT_PLL_0_C)
1705#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1706 (idx) * 4)
dfb82408 1707
5c6706e5
VK
1708/* BXT PHY common lane registers */
1709#define _PORT_CL1CM_DW0_A 0x162000
1710#define _PORT_CL1CM_DW0_BC 0x6C000
1711#define PHY_POWER_GOOD (1 << 16)
b61e7996 1712#define PHY_RESERVED (1 << 7)
ed37892e 1713#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1714
d8d4a512
VS
1715#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1716#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1717#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1718
ad186f3f
PZ
1719#define _ICL_PORT_CL_DW5_A 0x162014
1720#define _ICL_PORT_CL_DW5_B 0x6C014
1721#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1722 _ICL_PORT_CL_DW5_B)
1723
166869b3
MC
1724#define _CNL_PORT_CL_DW10_A 0x162028
1725#define _ICL_PORT_CL_DW10_B 0x6c028
1726#define ICL_PORT_CL_DW10(port) _MMIO_PORT(port, \
1727 _CNL_PORT_CL_DW10_A, \
1728 _ICL_PORT_CL_DW10_B)
1729#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1730#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1731#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1732#define PWR_UP_ALL_LANES (0x0 << 4)
1733#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1734#define PWR_DOWN_LN_3_2 (0xc << 4)
1735#define PWR_DOWN_LN_3 (0x8 << 4)
1736#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1737#define PWR_DOWN_LN_1_0 (0x3 << 4)
1738#define PWR_DOWN_LN_1 (0x2 << 4)
1739#define PWR_DOWN_LN_3_1 (0xa << 4)
1740#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1741#define PWR_DOWN_LN_MASK (0xf << 4)
1742#define PWR_DOWN_LN_SHIFT 4
1743
5c6706e5
VK
1744#define _PORT_CL1CM_DW9_A 0x162024
1745#define _PORT_CL1CM_DW9_BC 0x6C024
1746#define IREF0RC_OFFSET_SHIFT 8
1747#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1748#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1749
1750#define _PORT_CL1CM_DW10_A 0x162028
1751#define _PORT_CL1CM_DW10_BC 0x6C028
1752#define IREF1RC_OFFSET_SHIFT 8
1753#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1754#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5 1755
67ca07e7
ID
1756#define _ICL_PORT_CL_DW12_A 0x162030
1757#define _ICL_PORT_CL_DW12_B 0x6C030
1758#define ICL_LANE_ENABLE_AUX (1 << 0)
1759#define ICL_PORT_CL_DW12(port) _MMIO_PORT((port), \
1760 _ICL_PORT_CL_DW12_A, \
1761 _ICL_PORT_CL_DW12_B)
1762
5c6706e5
VK
1763#define _PORT_CL1CM_DW28_A 0x162070
1764#define _PORT_CL1CM_DW28_BC 0x6C070
1765#define OCL1_POWER_DOWN_EN (1 << 23)
1766#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1767#define SUS_CLK_CONFIG 0x3
ed37892e 1768#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1769
1770#define _PORT_CL1CM_DW30_A 0x162078
1771#define _PORT_CL1CM_DW30_BC 0x6C078
1772#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1773#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1774
04416108
RV
1775#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1776#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1777#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1778#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1779#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1780#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1781#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1782#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1783#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1784#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1785#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1786 _CNL_PORT_PCS_DW1_GRP_AE, \
1787 _CNL_PORT_PCS_DW1_GRP_B, \
1788 _CNL_PORT_PCS_DW1_GRP_C, \
1789 _CNL_PORT_PCS_DW1_GRP_D, \
1790 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1791 _CNL_PORT_PCS_DW1_GRP_F))
1792
1793#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1794 _CNL_PORT_PCS_DW1_LN0_AE, \
1795 _CNL_PORT_PCS_DW1_LN0_B, \
1796 _CNL_PORT_PCS_DW1_LN0_C, \
1797 _CNL_PORT_PCS_DW1_LN0_D, \
1798 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1799 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1800
5bb975de
MN
1801#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1802#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1803#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1804#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
d61d1b3b
MC
1805#define _ICL_PORT_PCS_DW1_AUX_A 0x162304
1806#define _ICL_PORT_PCS_DW1_AUX_B 0x6c304
5bb975de
MN
1807#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1808 _ICL_PORT_PCS_DW1_GRP_A, \
1809 _ICL_PORT_PCS_DW1_GRP_B)
1810#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1811 _ICL_PORT_PCS_DW1_LN0_A, \
1812 _ICL_PORT_PCS_DW1_LN0_B)
d61d1b3b
MC
1813#define ICL_PORT_PCS_DW1_AUX(port) _MMIO_PORT(port, \
1814 _ICL_PORT_PCS_DW1_AUX_A, \
1815 _ICL_PORT_PCS_DW1_AUX_B)
04416108
RV
1816#define COMMON_KEEPER_EN (1 << 26)
1817
4635b573
MK
1818/* CNL Port TX registers */
1819#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1820#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1821#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1822#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1823#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1824#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1825#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1826#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1827#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1828#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1829#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1830 _CNL_PORT_TX_AE_GRP_OFFSET, \
1831 _CNL_PORT_TX_B_GRP_OFFSET, \
1832 _CNL_PORT_TX_B_GRP_OFFSET, \
1833 _CNL_PORT_TX_D_GRP_OFFSET, \
1834 _CNL_PORT_TX_AE_GRP_OFFSET, \
1835 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1836 4 * (dw))
4635b573
MK
1837#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1838 _CNL_PORT_TX_AE_LN0_OFFSET, \
1839 _CNL_PORT_TX_B_LN0_OFFSET, \
1840 _CNL_PORT_TX_B_LN0_OFFSET, \
1841 _CNL_PORT_TX_D_LN0_OFFSET, \
1842 _CNL_PORT_TX_AE_LN0_OFFSET, \
1843 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1844 4 * (dw))
4635b573
MK
1845
1846#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1847#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1848#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1849#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1850#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1851#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
d61d1b3b
MC
1852#define _ICL_PORT_TX_DW2_AUX_A 0x162388
1853#define _ICL_PORT_TX_DW2_AUX_B 0x6c388
5bb975de
MN
1854#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1855 _ICL_PORT_TX_DW2_GRP_A, \
1856 _ICL_PORT_TX_DW2_GRP_B)
1857#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1858 _ICL_PORT_TX_DW2_LN0_A, \
1859 _ICL_PORT_TX_DW2_LN0_B)
d61d1b3b
MC
1860#define ICL_PORT_TX_DW2_AUX(port) _MMIO_PORT(port, \
1861 _ICL_PORT_TX_DW2_AUX_A, \
1862 _ICL_PORT_TX_DW2_AUX_B)
7487508e 1863#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1864#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1865#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1866#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1867#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1868#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1869#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1870#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1871
04416108
RV
1872#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1873#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1874#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1875#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1876#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1877 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1878 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1879#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1880#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1881#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1882#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1883#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
d61d1b3b
MC
1884#define _ICL_PORT_TX_DW4_AUX_A 0x162390
1885#define _ICL_PORT_TX_DW4_AUX_B 0x6c390
5bb975de
MN
1886#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1887 _ICL_PORT_TX_DW4_GRP_A, \
1888 _ICL_PORT_TX_DW4_GRP_B)
1889#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1890 _ICL_PORT_TX_DW4_LN0_A, \
1891 _ICL_PORT_TX_DW4_LN0_B) + \
9e8789ec
PZ
1892 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1893 _ICL_PORT_TX_DW4_LN0_A)))
d61d1b3b
MC
1894#define ICL_PORT_TX_DW4_AUX(port) _MMIO_PORT(port, \
1895 _ICL_PORT_TX_DW4_AUX_A, \
1896 _ICL_PORT_TX_DW4_AUX_B)
04416108
RV
1897#define LOADGEN_SELECT (1 << 31)
1898#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1899#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1900#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1901#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1902#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1903#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1904
4635b573
MK
1905#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1906#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1907#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1908#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1909#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1910#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
d61d1b3b
MC
1911#define _ICL_PORT_TX_DW5_AUX_A 0x162394
1912#define _ICL_PORT_TX_DW5_AUX_B 0x6c394
5bb975de
MN
1913#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1914 _ICL_PORT_TX_DW5_GRP_A, \
1915 _ICL_PORT_TX_DW5_GRP_B)
1916#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1917 _ICL_PORT_TX_DW5_LN0_A, \
1918 _ICL_PORT_TX_DW5_LN0_B)
d61d1b3b
MC
1919#define ICL_PORT_TX_DW5_AUX(port) _MMIO_PORT(port, \
1920 _ICL_PORT_TX_DW5_AUX_A, \
1921 _ICL_PORT_TX_DW5_AUX_B)
04416108 1922#define TX_TRAINING_EN (1 << 31)
5bb975de 1923#define TAP2_DISABLE (1 << 30)
04416108
RV
1924#define TAP3_DISABLE (1 << 29)
1925#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1926#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1927#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1928#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1929
4635b573
MK
1930#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1931#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1932#define N_SCALAR(x) ((x) << 24)
1f588aeb 1933#define N_SCALAR_MASK (0x7F << 24)
04416108 1934
a38bb309 1935#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1936 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1937
a38bb309
MN
1938#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1939#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1940#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1941#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1942#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1943#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1944#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1945#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1946#define MG_TX1_LINK_PARAMS(port, ln) \
1947 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1948 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1949 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1950
1951#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1952#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1953#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1954#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1955#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1956#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1957#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1958#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1959#define MG_TX2_LINK_PARAMS(port, ln) \
1960 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1961 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1962 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1963#define CRI_USE_FS32 (1 << 5)
1964
1965#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1966#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1967#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1968#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1969#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1970#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1971#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1972#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1973#define MG_TX1_PISO_READLOAD(port, ln) \
1974 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1975 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1976 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1977
1978#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1979#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1980#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1981#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1982#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1983#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1984#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1985#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1986#define MG_TX2_PISO_READLOAD(port, ln) \
1987 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1988 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1989 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1990#define CRI_CALCINIT (1 << 1)
1991
1992#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1993#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1994#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1995#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1996#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1997#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1998#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1999#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2000#define MG_TX1_SWINGCTRL(port, ln) \
2001 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2002 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2003 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2004
2005#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2006#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2007#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2008#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2009#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2010#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2011#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2012#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2013#define MG_TX2_SWINGCTRL(port, ln) \
2014 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2015 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2016 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2017#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2018#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2019
2020#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2021#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2022#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2023#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2024#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2025#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2026#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2027#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2028#define MG_TX1_DRVCTRL(port, ln) \
2029 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2030 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2031 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2032
2033#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2034#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2035#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2036#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2037#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2038#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2039#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2040#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2041#define MG_TX2_DRVCTRL(port, ln) \
2042 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2043 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2044 MG_TX_DRVCTRL_TX2LN1_PORT1)
2045#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2046#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2047#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2048#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2049#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2050#define CRI_LOADGEN_SEL(x) ((x) << 12)
2051#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2052
2053#define MG_CLKHUB_LN0_PORT1 0x16839C
2054#define MG_CLKHUB_LN1_PORT1 0x16879C
2055#define MG_CLKHUB_LN0_PORT2 0x16939C
2056#define MG_CLKHUB_LN1_PORT2 0x16979C
2057#define MG_CLKHUB_LN0_PORT3 0x16A39C
2058#define MG_CLKHUB_LN1_PORT3 0x16A79C
2059#define MG_CLKHUB_LN0_PORT4 0x16B39C
2060#define MG_CLKHUB_LN1_PORT4 0x16B79C
2061#define MG_CLKHUB(port, ln) \
2062 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2063 MG_CLKHUB_LN0_PORT2, \
2064 MG_CLKHUB_LN1_PORT1)
2065#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2066
2067#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2068#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2069#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2070#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2071#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2072#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2073#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2074#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2075#define MG_TX1_DCC(port, ln) \
2076 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2077 MG_TX_DCC_TX1LN0_PORT2, \
2078 MG_TX_DCC_TX1LN1_PORT1)
2079#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2080#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2081#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2082#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2083#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2084#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2085#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2086#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2087#define MG_TX2_DCC(port, ln) \
2088 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2089 MG_TX_DCC_TX2LN0_PORT2, \
2090 MG_TX_DCC_TX2LN1_PORT1)
2091#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2092#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2093#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2094
842d4166
ACO
2095/* The spec defines this only for BXT PHY0, but lets assume that this
2096 * would exist for PHY1 too if it had a second channel.
2097 */
2098#define _PORT_CL2CM_DW6_A 0x162358
2099#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2100#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2101#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2102
d8d4a512
VS
2103#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2104#define COMP_INIT (1 << 31)
2105#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2106#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2107#define PROCESS_INFO_DOT_0 (0 << 26)
2108#define PROCESS_INFO_DOT_1 (1 << 26)
2109#define PROCESS_INFO_DOT_4 (2 << 26)
2110#define PROCESS_INFO_MASK (7 << 26)
2111#define PROCESS_INFO_SHIFT 26
2112#define VOLTAGE_INFO_0_85V (0 << 24)
2113#define VOLTAGE_INFO_0_95V (1 << 24)
2114#define VOLTAGE_INFO_1_05V (2 << 24)
2115#define VOLTAGE_INFO_MASK (3 << 24)
2116#define VOLTAGE_INFO_SHIFT 24
2117#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2118#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2119
62d4a5e1
PZ
2120#define _ICL_PORT_COMP_DW0_A 0x162100
2121#define _ICL_PORT_COMP_DW0_B 0x6C100
2122#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
2123 _ICL_PORT_COMP_DW0_B)
2124#define _ICL_PORT_COMP_DW1_A 0x162104
2125#define _ICL_PORT_COMP_DW1_B 0x6C104
2126#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
2127 _ICL_PORT_COMP_DW1_B)
2128#define _ICL_PORT_COMP_DW3_A 0x16210C
2129#define _ICL_PORT_COMP_DW3_B 0x6C10C
2130#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
2131 _ICL_PORT_COMP_DW3_B)
2132#define _ICL_PORT_COMP_DW9_A 0x162124
2133#define _ICL_PORT_COMP_DW9_B 0x6C124
2134#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
2135 _ICL_PORT_COMP_DW9_B)
2136#define _ICL_PORT_COMP_DW10_A 0x162128
2137#define _ICL_PORT_COMP_DW10_B 0x6C128
2138#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
2139 _ICL_PORT_COMP_DW10_A, \
2140 _ICL_PORT_COMP_DW10_B)
2141
a2bc69a1
MN
2142/* ICL PHY DFLEX registers */
2143#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
2144#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
2145#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
2146
5c6706e5
VK
2147/* BXT PHY Ref registers */
2148#define _PORT_REF_DW3_A 0x16218C
2149#define _PORT_REF_DW3_BC 0x6C18C
2150#define GRC_DONE (1 << 22)
ed37892e 2151#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2152
2153#define _PORT_REF_DW6_A 0x162198
2154#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2155#define GRC_CODE_SHIFT 24
2156#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2157#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2158#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2159#define GRC_CODE_SLOW_SHIFT 8
2160#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2161#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2162#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2163
2164#define _PORT_REF_DW8_A 0x1621A0
2165#define _PORT_REF_DW8_BC 0x6C1A0
2166#define GRC_DIS (1 << 15)
2167#define GRC_RDY_OVRD (1 << 1)
ed37892e 2168#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2169
dfb82408 2170/* BXT PHY PCS registers */
96fb9f9b
VK
2171#define _PORT_PCS_DW10_LN01_A 0x162428
2172#define _PORT_PCS_DW10_LN01_B 0x6C428
2173#define _PORT_PCS_DW10_LN01_C 0x6C828
2174#define _PORT_PCS_DW10_GRP_A 0x162C28
2175#define _PORT_PCS_DW10_GRP_B 0x6CC28
2176#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2177#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2178 _PORT_PCS_DW10_LN01_B, \
2179 _PORT_PCS_DW10_LN01_C)
2180#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2181 _PORT_PCS_DW10_GRP_B, \
2182 _PORT_PCS_DW10_GRP_C)
2183
96fb9f9b
VK
2184#define TX2_SWING_CALC_INIT (1 << 31)
2185#define TX1_SWING_CALC_INIT (1 << 30)
2186
dfb82408
S
2187#define _PORT_PCS_DW12_LN01_A 0x162430
2188#define _PORT_PCS_DW12_LN01_B 0x6C430
2189#define _PORT_PCS_DW12_LN01_C 0x6C830
2190#define _PORT_PCS_DW12_LN23_A 0x162630
2191#define _PORT_PCS_DW12_LN23_B 0x6C630
2192#define _PORT_PCS_DW12_LN23_C 0x6CA30
2193#define _PORT_PCS_DW12_GRP_A 0x162c30
2194#define _PORT_PCS_DW12_GRP_B 0x6CC30
2195#define _PORT_PCS_DW12_GRP_C 0x6CE30
2196#define LANESTAGGER_STRAP_OVRD (1 << 6)
2197#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2198#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2199 _PORT_PCS_DW12_LN01_B, \
2200 _PORT_PCS_DW12_LN01_C)
2201#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2202 _PORT_PCS_DW12_LN23_B, \
2203 _PORT_PCS_DW12_LN23_C)
2204#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2205 _PORT_PCS_DW12_GRP_B, \
2206 _PORT_PCS_DW12_GRP_C)
dfb82408 2207
5c6706e5
VK
2208/* BXT PHY TX registers */
2209#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2210 ((lane) & 1) * 0x80)
2211
96fb9f9b
VK
2212#define _PORT_TX_DW2_LN0_A 0x162508
2213#define _PORT_TX_DW2_LN0_B 0x6C508
2214#define _PORT_TX_DW2_LN0_C 0x6C908
2215#define _PORT_TX_DW2_GRP_A 0x162D08
2216#define _PORT_TX_DW2_GRP_B 0x6CD08
2217#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2218#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2219 _PORT_TX_DW2_LN0_B, \
2220 _PORT_TX_DW2_LN0_C)
2221#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2222 _PORT_TX_DW2_GRP_B, \
2223 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2224#define MARGIN_000_SHIFT 16
2225#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2226#define UNIQ_TRANS_SCALE_SHIFT 8
2227#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2228
2229#define _PORT_TX_DW3_LN0_A 0x16250C
2230#define _PORT_TX_DW3_LN0_B 0x6C50C
2231#define _PORT_TX_DW3_LN0_C 0x6C90C
2232#define _PORT_TX_DW3_GRP_A 0x162D0C
2233#define _PORT_TX_DW3_GRP_B 0x6CD0C
2234#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2235#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2236 _PORT_TX_DW3_LN0_B, \
2237 _PORT_TX_DW3_LN0_C)
2238#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2239 _PORT_TX_DW3_GRP_B, \
2240 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2241#define SCALE_DCOMP_METHOD (1 << 26)
2242#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2243
2244#define _PORT_TX_DW4_LN0_A 0x162510
2245#define _PORT_TX_DW4_LN0_B 0x6C510
2246#define _PORT_TX_DW4_LN0_C 0x6C910
2247#define _PORT_TX_DW4_GRP_A 0x162D10
2248#define _PORT_TX_DW4_GRP_B 0x6CD10
2249#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2250#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2251 _PORT_TX_DW4_LN0_B, \
2252 _PORT_TX_DW4_LN0_C)
2253#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2254 _PORT_TX_DW4_GRP_B, \
2255 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2256#define DEEMPH_SHIFT 24
2257#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2258
51b3ee35
ACO
2259#define _PORT_TX_DW5_LN0_A 0x162514
2260#define _PORT_TX_DW5_LN0_B 0x6C514
2261#define _PORT_TX_DW5_LN0_C 0x6C914
2262#define _PORT_TX_DW5_GRP_A 0x162D14
2263#define _PORT_TX_DW5_GRP_B 0x6CD14
2264#define _PORT_TX_DW5_GRP_C 0x6CF14
2265#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2266 _PORT_TX_DW5_LN0_B, \
2267 _PORT_TX_DW5_LN0_C)
2268#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2269 _PORT_TX_DW5_GRP_B, \
2270 _PORT_TX_DW5_GRP_C)
2271#define DCC_DELAY_RANGE_1 (1 << 9)
2272#define DCC_DELAY_RANGE_2 (1 << 8)
2273
5c6706e5
VK
2274#define _PORT_TX_DW14_LN0_A 0x162538
2275#define _PORT_TX_DW14_LN0_B 0x6C538
2276#define _PORT_TX_DW14_LN0_C 0x6C938
2277#define LATENCY_OPTIM_SHIFT 30
2278#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2279#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2280 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2281 _PORT_TX_DW14_LN0_C) + \
2282 _BXT_LANE_OFFSET(lane))
5c6706e5 2283
f8896f5d 2284/* UAIMI scratch pad register 1 */
f0f59a00 2285#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2286/* SKL VccIO mask */
2287#define SKL_VCCIO_MASK 0x1
2288/* SKL balance leg register */
f0f59a00 2289#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2290/* I_boost values */
5ee8ee86
PZ
2291#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2292#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2293/* Balance leg disable bits */
2294#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2295#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2296
585fb111 2297/*
de151cf6 2298 * Fence registers
eecf613a
VS
2299 * [0-7] @ 0x2000 gen2,gen3
2300 * [8-15] @ 0x3000 945,g33,pnv
2301 *
2302 * [0-15] @ 0x3000 gen4,gen5
2303 *
2304 * [0-15] @ 0x100000 gen6,vlv,chv
2305 * [0-31] @ 0x100000 gen7+
585fb111 2306 */
f0f59a00 2307#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2308#define I830_FENCE_START_MASK 0x07f80000
2309#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2310#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2311#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2312#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2313#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2314#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2315#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2316
2317#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2318#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2319
f0f59a00
VS
2320#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2321#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2322#define I965_FENCE_PITCH_SHIFT 2
2323#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2324#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2325#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2326
f0f59a00
VS
2327#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2328#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2329#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2330#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2331
2b6b3a09 2332
f691e2f4 2333/* control register for cpu gtt access */
f0f59a00 2334#define TILECTL _MMIO(0x101000)
f691e2f4 2335#define TILECTL_SWZCTL (1 << 0)
e3a29055 2336#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2337#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2338#define TILECTL_BACKSNOOP_DIS (1 << 3)
2339
de151cf6
JB
2340/*
2341 * Instruction and interrupt control regs
2342 */
f0f59a00 2343#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2344#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2345#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2346#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2347#define PRB0_BASE (0x2030 - 0x30)
2348#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2349#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2350#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2351#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2352#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2353#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2354#define RENDER_RING_BASE 0x02000
2355#define BSD_RING_BASE 0x04000
2356#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2357#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2358#define GEN11_BSD_RING_BASE 0x1c0000
2359#define GEN11_BSD2_RING_BASE 0x1c4000
2360#define GEN11_BSD3_RING_BASE 0x1d0000
2361#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2362#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2363#define GEN11_VEBOX_RING_BASE 0x1c8000
2364#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2365#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2366#define RING_TAIL(base) _MMIO((base) + 0x30)
2367#define RING_HEAD(base) _MMIO((base) + 0x34)
2368#define RING_START(base) _MMIO((base) + 0x38)
2369#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2370#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2371#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2372#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2373#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2374#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2375#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2376#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2377#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2378#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2379#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2380#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2381#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2382#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2383#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2384#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2385#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2386#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2387#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2388#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2389#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2390#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2391#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2392#define RESET_CTL_REQUEST_RESET (1 << 0)
2393#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2394#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2395
f0f59a00 2396#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2397#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2398#define GEN7_WR_WATERMARK _MMIO(0x4028)
2399#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2400#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2401#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2402#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2403#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2404#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2405/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2406#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2407#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2408#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2409#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2410
f0f59a00 2411#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2412#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2413#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2414#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2415#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2416#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2417#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2418#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2419#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2420#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2421#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2422#define DONE_REG _MMIO(0x40b0)
2423#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2424#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2425#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2426#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2427#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2428#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2429#define RING_ACTHD(base) _MMIO((base) + 0x74)
2430#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2431#define RING_NOPID(base) _MMIO((base) + 0x94)
2432#define RING_IMR(base) _MMIO((base) + 0xa8)
2433#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2434#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2435#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2436#define TAIL_ADDR 0x001FFFF8
2437#define HEAD_WRAP_COUNT 0xFFE00000
2438#define HEAD_WRAP_ONE 0x00200000
2439#define HEAD_ADDR 0x001FFFFC
2440#define RING_NR_PAGES 0x001FF000
2441#define RING_REPORT_MASK 0x00000006
2442#define RING_REPORT_64K 0x00000002
2443#define RING_REPORT_128K 0x00000004
2444#define RING_NO_REPORT 0x00000000
2445#define RING_VALID_MASK 0x00000001
2446#define RING_VALID 0x00000001
2447#define RING_INVALID 0x00000000
5ee8ee86
PZ
2448#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2449#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2450#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2451
5ee8ee86 2452#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2453#define RING_MAX_NONPRIV_SLOTS 12
2454
f0f59a00 2455#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2456
4ba9c1f7 2457#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2458#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2459
9a6330cf
MA
2460#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2461#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2462
c0b730d5 2463#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2464#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2465#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2466#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2467
8168bd48 2468#if 0
f0f59a00
VS
2469#define PRB0_TAIL _MMIO(0x2030)
2470#define PRB0_HEAD _MMIO(0x2034)
2471#define PRB0_START _MMIO(0x2038)
2472#define PRB0_CTL _MMIO(0x203c)
2473#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2474#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2475#define PRB1_START _MMIO(0x2048) /* 915+ only */
2476#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2477#endif
f0f59a00
VS
2478#define IPEIR_I965 _MMIO(0x2064)
2479#define IPEHR_I965 _MMIO(0x2068)
2480#define GEN7_SC_INSTDONE _MMIO(0x7100)
2481#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2482#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2483#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2484#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2485#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2486#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2487#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2488#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2489#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2490#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2491#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2492#define RING_IPEIR(base) _MMIO((base) + 0x64)
2493#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2494/*
2495 * On GEN4, only the render ring INSTDONE exists and has a different
2496 * layout than the GEN7+ version.
bd93a50e 2497 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2498 */
5ee8ee86
PZ
2499#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2500#define RING_INSTPS(base) _MMIO((base) + 0x70)
2501#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2502#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2503#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2504#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2505#define INSTPS _MMIO(0x2070) /* 965+ only */
2506#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2507#define ACTHD_I965 _MMIO(0x2074)
2508#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2509#define HWS_ADDRESS_MASK 0xfffff000
2510#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2511#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2512#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2513#define IPEIR _MMIO(0x2088)
2514#define IPEHR _MMIO(0x208c)
2515#define GEN2_INSTDONE _MMIO(0x2090)
2516#define NOPID _MMIO(0x2094)
2517#define HWSTAM _MMIO(0x2098)
2518#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2519#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2520#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2521#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2522#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2523#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2524#define RING_BBADDR(base) _MMIO((base) + 0x140)
2525#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2526#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2527#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2528#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2529#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2530
2531#define ERROR_GEN6 _MMIO(0x40a0)
2532#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2533#define ERR_INT_POISON (1 << 31)
2534#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2535#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2536#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2537#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2538#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2539#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2540#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2541#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2542#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2543
f0f59a00
VS
2544#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2545#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2546#define FAULT_VA_HIGH_BITS (0xf << 0)
2547#define FAULT_GTT_SEL (1 << 4)
6c826f34 2548
f0f59a00 2549#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2550#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2551
8ac3e1bb
MK
2552#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2553#define CLAIM_ER_CLR (1 << 31)
2554#define CLAIM_ER_OVERFLOW (1 << 16)
2555#define CLAIM_ER_CTR_MASK 0xffff
2556
f0f59a00 2557#define DERRMR _MMIO(0x44050)
4e0bbc31 2558/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2559#define DERRMR_PIPEA_SCANLINE (1 << 0)
2560#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2561#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2562#define DERRMR_PIPEA_VBLANK (1 << 3)
2563#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2564#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2565#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2566#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2567#define DERRMR_PIPEB_VBLANK (1 << 11)
2568#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2569/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2570#define DERRMR_PIPEC_SCANLINE (1 << 14)
2571#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2572#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2573#define DERRMR_PIPEC_VBLANK (1 << 21)
2574#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2575
0f3b6849 2576
de6e2eaf
EA
2577/* GM45+ chicken bits -- debug workaround bits that may be required
2578 * for various sorts of correct behavior. The top 16 bits of each are
2579 * the enables for writing to the corresponding low bit.
2580 */
f0f59a00 2581#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2582#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2583#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2584
2585#define FF_SLICE_CHICKEN _MMIO(0x2088)
2586#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2587
de6e2eaf
EA
2588/* Disables pipelining of read flushes past the SF-WIZ interface.
2589 * Required on all Ironlake steppings according to the B-Spec, but the
2590 * particular danger of not doing so is not specified.
2591 */
2592# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2593#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2594#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2595#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2596#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2597#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2598#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2599#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2600
f0f59a00 2601#define MI_MODE _MMIO(0x209c)
71cf39b1 2602# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2603# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2604# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2605# define MODE_IDLE (1 << 9)
9991ae78 2606# define STOP_RING (1 << 8)
71cf39b1 2607
f0f59a00
VS
2608#define GEN6_GT_MODE _MMIO(0x20d0)
2609#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2610#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2611#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2612#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2613#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2614#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2615#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2616#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2617#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2618
a8ab5ed5
TG
2619/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2620#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2621#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2622
b1e429fe
TG
2623/* WaClearTdlStateAckDirtyBits */
2624#define GEN8_STATE_ACK _MMIO(0x20F0)
2625#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2626#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2627#define GEN9_STATE_ACK_TDL0 (1 << 12)
2628#define GEN9_STATE_ACK_TDL1 (1 << 13)
2629#define GEN9_STATE_ACK_TDL2 (1 << 14)
2630#define GEN9_STATE_ACK_TDL3 (1 << 15)
2631#define GEN9_SUBSLICE_TDL_ACK_BITS \
2632 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2633 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2634
f0f59a00
VS
2635#define GFX_MODE _MMIO(0x2520)
2636#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2637#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2638#define GFX_RUN_LIST_ENABLE (1 << 15)
2639#define GFX_INTERRUPT_STEERING (1 << 14)
2640#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2641#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2642#define GFX_REPLAY_MODE (1 << 11)
2643#define GFX_PSMI_GRANULARITY (1 << 10)
2644#define GFX_PPGTT_ENABLE (1 << 9)
2645#define GEN8_GFX_PPGTT_48B (1 << 7)
2646
2647#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2648#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2649#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2650#define GFX_FORWARD_VBLANK_COND (2 << 5)
2651
2652#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2653
a7e806de 2654#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2655#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2656#define BXT_MIPI_BASE 0x60000
a7e806de 2657
f0f59a00
VS
2658#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2659#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2660#define SCPD0 _MMIO(0x209c) /* 915+ only */
2661#define IER _MMIO(0x20a0)
2662#define IIR _MMIO(0x20a4)
2663#define IMR _MMIO(0x20a8)
2664#define ISR _MMIO(0x20ac)
2665#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2666#define GINT_DIS (1 << 22)
2667#define GCFG_DIS (1 << 8)
f0f59a00
VS
2668#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2669#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2670#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2671#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2672#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2673#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2674#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2675#define VLV_PCBR_ADDR_SHIFT 12
2676
5ee8ee86 2677#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2678#define EIR _MMIO(0x20b0)
2679#define EMR _MMIO(0x20b4)
2680#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2681#define GM45_ERROR_PAGE_TABLE (1 << 5)
2682#define GM45_ERROR_MEM_PRIV (1 << 4)
2683#define I915_ERROR_PAGE_TABLE (1 << 4)
2684#define GM45_ERROR_CP_PRIV (1 << 3)
2685#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2686#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2687#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2688#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2689#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2690 will not assert AGPBUSY# and will only
2691 be delivered when out of C3. */
5ee8ee86
PZ
2692#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2693#define INSTPM_TLB_INVALIDATE (1 << 9)
2694#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2695#define ACTHD _MMIO(0x20c8)
2696#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2697#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2698#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2699#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2700#define FW_BLC _MMIO(0x20d8)
2701#define FW_BLC2 _MMIO(0x20dc)
2702#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2703#define FW_BLC_SELF_EN_MASK (1 << 31)
2704#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2705#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2706#define MM_BURST_LENGTH 0x00700000
2707#define MM_FIFO_WATERMARK 0x0001F000
2708#define LM_BURST_LENGTH 0x00000700
2709#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2710#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2711
78005497
MK
2712#define MBUS_ABOX_CTL _MMIO(0x45038)
2713#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2714#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2715#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2716#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2717#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2718#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2719#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2720#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2721
2722#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2723#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2724#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2725 _PIPEB_MBUS_DBOX_CTL)
2726#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2727#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2728#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2729#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2730#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2731#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2732
2733#define MBUS_UBOX_CTL _MMIO(0x4503C)
2734#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2735#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2736
45503ded
KP
2737/* Make render/texture TLB fetches lower priorty than associated data
2738 * fetches. This is not turned on by default
2739 */
2740#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2741
2742/* Isoch request wait on GTT enable (Display A/B/C streams).
2743 * Make isoch requests stall on the TLB update. May cause
2744 * display underruns (test mode only)
2745 */
2746#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2747
2748/* Block grant count for isoch requests when block count is
2749 * set to a finite value.
2750 */
2751#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2752#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2753#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2754#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2755#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2756
2757/* Enable render writes to complete in C2/C3/C4 power states.
2758 * If this isn't enabled, render writes are prevented in low
2759 * power states. That seems bad to me.
2760 */
2761#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2762
2763/* This acknowledges an async flip immediately instead
2764 * of waiting for 2TLB fetches.
2765 */
2766#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2767
2768/* Enables non-sequential data reads through arbiter
2769 */
0206e353 2770#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2771
2772/* Disable FSB snooping of cacheable write cycles from binner/render
2773 * command stream
2774 */
2775#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2776
2777/* Arbiter time slice for non-isoch streams */
2778#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2779#define MI_ARB_TIME_SLICE_1 (0 << 5)
2780#define MI_ARB_TIME_SLICE_2 (1 << 5)
2781#define MI_ARB_TIME_SLICE_4 (2 << 5)
2782#define MI_ARB_TIME_SLICE_6 (3 << 5)
2783#define MI_ARB_TIME_SLICE_8 (4 << 5)
2784#define MI_ARB_TIME_SLICE_10 (5 << 5)
2785#define MI_ARB_TIME_SLICE_14 (6 << 5)
2786#define MI_ARB_TIME_SLICE_16 (7 << 5)
2787
2788/* Low priority grace period page size */
2789#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2790#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2791
2792/* Disable display A/B trickle feed */
2793#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2794
2795/* Set display plane priority */
2796#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2797#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2798
f0f59a00 2799#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2800#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2801#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2802
f0f59a00 2803#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2804#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2805#define CM0_IZ_OPT_DISABLE (1 << 6)
2806#define CM0_ZR_OPT_DISABLE (1 << 5)
2807#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2808#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2809#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2810#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2811#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2812#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2813#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2814#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2815#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2816#define ECO_GATING_CX_ONLY (1 << 3)
2817#define ECO_FLIP_DONE (1 << 0)
585fb111 2818
f0f59a00 2819#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2820#define RC_OP_FLUSH_ENABLE (1 << 0)
2821#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2822#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2823#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2824#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2825#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2826
0bf059f3
OM
2827#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2828#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2829
f0f59a00 2830#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2831#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2832#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2833
f0f59a00 2834#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2835#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2836#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2837#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2838
19f81df2
RB
2839#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2840#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2841
693d11c3 2842/* Fuse readout registers for GT */
b8ec759e
LL
2843#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2844#define HSW_F1_EU_DIS_SHIFT 16
2845#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2846#define HSW_F1_EU_DIS_10EUS 0
2847#define HSW_F1_EU_DIS_8EUS 1
2848#define HSW_F1_EU_DIS_6EUS 2
2849
f0f59a00 2850#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2851#define CHV_FGT_DISABLE_SS0 (1 << 10)
2852#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2853#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2854#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2855#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2856#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2857#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2858#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2859#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2860#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2861
f0f59a00 2862#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2863#define GEN8_F2_SS_DIS_SHIFT 21
2864#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2865#define GEN8_F2_S_ENA_SHIFT 25
2866#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2867
2868#define GEN9_F2_SS_DIS_SHIFT 20
2869#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2870
4e9767bc
BW
2871#define GEN10_F2_S_ENA_SHIFT 22
2872#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2873#define GEN10_F2_SS_DIS_SHIFT 18
2874#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2875
fe864b76
YZ
2876#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2877#define GEN10_L3BANK_PAIR_COUNT 4
2878#define GEN10_L3BANK_MASK 0x0F
2879
f0f59a00 2880#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2881#define GEN8_EU_DIS0_S0_MASK 0xffffff
2882#define GEN8_EU_DIS0_S1_SHIFT 24
2883#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2884
f0f59a00 2885#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2886#define GEN8_EU_DIS1_S1_MASK 0xffff
2887#define GEN8_EU_DIS1_S2_SHIFT 16
2888#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2889
f0f59a00 2890#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2891#define GEN8_EU_DIS2_S2_MASK 0xff
2892
5ee8ee86 2893#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2894
4e9767bc
BW
2895#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2896#define GEN10_EU_DIS_SS_MASK 0xff
2897
26376a7e
OM
2898#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2899#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2900#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2901#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2902
8b5eb5e2
KG
2903#define GEN11_EU_DISABLE _MMIO(0x9134)
2904#define GEN11_EU_DIS_MASK 0xFF
2905
2906#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2907#define GEN11_GT_S_ENA_MASK 0xFF
2908
2909#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2910
f0f59a00 2911#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2912#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2913#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2914#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2915#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2916
cc609d5d
BW
2917/* On modern GEN architectures interrupt control consists of two sets
2918 * of registers. The first set pertains to the ring generating the
2919 * interrupt. The second control is for the functional block generating the
2920 * interrupt. These are PM, GT, DE, etc.
2921 *
2922 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2923 * GT interrupt bits, so we don't need to duplicate the defines.
2924 *
2925 * These defines should cover us well from SNB->HSW with minor exceptions
2926 * it can also work on ILK.
2927 */
2928#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2929#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2930#define GT_BLT_USER_INTERRUPT (1 << 22)
2931#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2932#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2933#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2934#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2935#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2936#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2937#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2938#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2939#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2940#define GT_RENDER_USER_INTERRUPT (1 << 0)
2941
12638c57
BW
2942#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2943#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2944
772c2a51 2945#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2946 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2947 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2948
cc609d5d 2949/* These are all the "old" interrupts */
5ee8ee86
PZ
2950#define ILK_BSD_USER_INTERRUPT (1 << 5)
2951
2952#define I915_PM_INTERRUPT (1 << 31)
2953#define I915_ISP_INTERRUPT (1 << 22)
2954#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2955#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2956#define I915_MIPIC_INTERRUPT (1 << 19)
2957#define I915_MIPIA_INTERRUPT (1 << 18)
2958#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2959#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2960#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2961#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2962#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2963#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2964#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2965#define I915_HWB_OOM_INTERRUPT (1 << 13)
2966#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2967#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2968#define I915_MISC_INTERRUPT (1 << 11)
2969#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2970#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2971#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2972#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2973#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2974#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2975#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2976#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2977#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2978#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2979#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2980#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2981#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2982#define I915_DEBUG_INTERRUPT (1 << 2)
2983#define I915_WINVALID_INTERRUPT (1 << 1)
2984#define I915_USER_INTERRUPT (1 << 1)
2985#define I915_ASLE_INTERRUPT (1 << 0)
2986#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2987
eef57324
JA
2988#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2989#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2990
d5d8c3a1 2991/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2992#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2993#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2994
d5d8c3a1
PLB
2995#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2996#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2997#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2998#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2999 _VLV_AUD_PORT_EN_B_DBG, \
3000 _VLV_AUD_PORT_EN_C_DBG, \
3001 _VLV_AUD_PORT_EN_D_DBG)
3002#define VLV_AMP_MUTE (1 << 1)
3003
f0f59a00 3004#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 3005
f0f59a00 3006#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 3007#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 3008#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
3009#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3010#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3011#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3012#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 3013#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
3014#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3015#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3016#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3017#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3018#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3019#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3020#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3021#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 3022
585fb111
JB
3023/*
3024 * Framebuffer compression (915+ only)
3025 */
3026
f0f59a00
VS
3027#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3028#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3029#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3030#define FBC_CTL_EN (1 << 31)
3031#define FBC_CTL_PERIODIC (1 << 30)
585fb111 3032#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
3033#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3034#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3035#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3036#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3037#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3038#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3039#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3040#define FBC_STAT_COMPRESSING (1 << 31)
3041#define FBC_STAT_COMPRESSED (1 << 30)
3042#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3043#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3044#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3045#define FBC_CTL_FENCE_DBL (0 << 4)
3046#define FBC_CTL_IDLE_IMM (0 << 2)
3047#define FBC_CTL_IDLE_FULL (1 << 2)
3048#define FBC_CTL_IDLE_LINE (2 << 2)
3049#define FBC_CTL_IDLE_DEBUG (3 << 2)
3050#define FBC_CTL_CPU_FENCE (1 << 1)
3051#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3052#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3053#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3054
3055#define FBC_LL_SIZE (1536)
3056
44fff99f 3057#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3058#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3059
74dff282 3060/* Framebuffer compression for GM45+ */
f0f59a00
VS
3061#define DPFC_CB_BASE _MMIO(0x3200)
3062#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3063#define DPFC_CTL_EN (1 << 31)
3064#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3065#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3066#define DPFC_CTL_FENCE_EN (1 << 29)
3067#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3068#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3069#define DPFC_SR_EN (1 << 10)
3070#define DPFC_CTL_LIMIT_1X (0 << 6)
3071#define DPFC_CTL_LIMIT_2X (1 << 6)
3072#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3073#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3074#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3075#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3076#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3077#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3078#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3079#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3080#define DPFC_INVAL_SEG_SHIFT (16)
3081#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3082#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3083#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3084#define DPFC_STATUS2 _MMIO(0x3214)
3085#define DPFC_FENCE_YOFF _MMIO(0x3218)
3086#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3087#define DPFC_HT_MODIFY (1 << 31)
74dff282 3088
b52eb4dc 3089/* Framebuffer compression for Ironlake */
f0f59a00
VS
3090#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3091#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3092#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3093/* The bit 28-8 is reserved */
3094#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3095#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3096#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3097#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3098#define IVB_FBC_STATUS2 _MMIO(0x43214)
3099#define IVB_FBC_COMP_SEG_MASK 0x7ff
3100#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3101#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3102#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3103#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3104#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3105#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3106#define ILK_FBC_RT_VALID (1 << 0)
3107#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3108
f0f59a00 3109#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3110#define ILK_FBCQ_DIS (1 << 22)
3111#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3112
b52eb4dc 3113
9c04f015
YL
3114/*
3115 * Framebuffer compression for Sandybridge
3116 *
3117 * The following two registers are of type GTTMMADR
3118 */
f0f59a00 3119#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3120#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3121#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3122
abe959c7 3123/* Framebuffer compression for Ivybridge */
f0f59a00 3124#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3125
f0f59a00 3126#define IPS_CTL _MMIO(0x43408)
42db64ef 3127#define IPS_ENABLE (1 << 31)
9c04f015 3128
f0f59a00 3129#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3130#define FBC_REND_NUKE (1 << 2)
3131#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3132
585fb111
JB
3133/*
3134 * GPIO regs
3135 */
f0f59a00
VS
3136#define GPIOA _MMIO(0x5010)
3137#define GPIOB _MMIO(0x5014)
3138#define GPIOC _MMIO(0x5018)
3139#define GPIOD _MMIO(0x501c)
3140#define GPIOE _MMIO(0x5020)
3141#define GPIOF _MMIO(0x5024)
3142#define GPIOG _MMIO(0x5028)
3143#define GPIOH _MMIO(0x502c)
af1f1b81
MK
3144#define GPIOJ _MMIO(0x5034)
3145#define GPIOK _MMIO(0x5038)
3146#define GPIOL _MMIO(0x503C)
3147#define GPIOM _MMIO(0x5040)
585fb111
JB
3148# define GPIO_CLOCK_DIR_MASK (1 << 0)
3149# define GPIO_CLOCK_DIR_IN (0 << 1)
3150# define GPIO_CLOCK_DIR_OUT (1 << 1)
3151# define GPIO_CLOCK_VAL_MASK (1 << 2)
3152# define GPIO_CLOCK_VAL_OUT (1 << 3)
3153# define GPIO_CLOCK_VAL_IN (1 << 4)
3154# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3155# define GPIO_DATA_DIR_MASK (1 << 8)
3156# define GPIO_DATA_DIR_IN (0 << 9)
3157# define GPIO_DATA_DIR_OUT (1 << 9)
3158# define GPIO_DATA_VAL_MASK (1 << 10)
3159# define GPIO_DATA_VAL_OUT (1 << 11)
3160# define GPIO_DATA_VAL_IN (1 << 12)
3161# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3162
f0f59a00 3163#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3164#define GMBUS_AKSV_SELECT (1 << 11)
3165#define GMBUS_RATE_100KHZ (0 << 8)
3166#define GMBUS_RATE_50KHZ (1 << 8)
3167#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3168#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3169#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3170#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3171#define GMBUS_PIN_DISABLED 0
3172#define GMBUS_PIN_SSC 1
3173#define GMBUS_PIN_VGADDC 2
3174#define GMBUS_PIN_PANEL 3
3175#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3176#define GMBUS_PIN_DPC 4 /* HDMIC */
3177#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3178#define GMBUS_PIN_DPD 6 /* HDMID */
3179#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3180#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3181#define GMBUS_PIN_2_BXT 2
3182#define GMBUS_PIN_3_BXT 3
3d02352c 3183#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3184#define GMBUS_PIN_9_TC1_ICP 9
3185#define GMBUS_PIN_10_TC2_ICP 10
3186#define GMBUS_PIN_11_TC3_ICP 11
3187#define GMBUS_PIN_12_TC4_ICP 12
3188
3189#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3190#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3191#define GMBUS_SW_CLR_INT (1 << 31)
3192#define GMBUS_SW_RDY (1 << 30)
3193#define GMBUS_ENT (1 << 29) /* enable timeout */
3194#define GMBUS_CYCLE_NONE (0 << 25)
3195#define GMBUS_CYCLE_WAIT (1 << 25)
3196#define GMBUS_CYCLE_INDEX (2 << 25)
3197#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3198#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3199#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3200#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3201#define GMBUS_SLAVE_INDEX_SHIFT 8
3202#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3203#define GMBUS_SLAVE_READ (1 << 0)
3204#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3205#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3206#define GMBUS_INUSE (1 << 15)
3207#define GMBUS_HW_WAIT_PHASE (1 << 14)
3208#define GMBUS_STALL_TIMEOUT (1 << 13)
3209#define GMBUS_INT (1 << 12)
3210#define GMBUS_HW_RDY (1 << 11)
3211#define GMBUS_SATOER (1 << 10)
3212#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3213#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3214#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3215#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3216#define GMBUS_NAK_EN (1 << 3)
3217#define GMBUS_IDLE_EN (1 << 2)
3218#define GMBUS_HW_WAIT_EN (1 << 1)
3219#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3220#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3221#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3222
585fb111
JB
3223/*
3224 * Clock control & power management
3225 */
2d401b17
VS
3226#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3227#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3228#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3229#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3230
f0f59a00
VS
3231#define VGA0 _MMIO(0x6000)
3232#define VGA1 _MMIO(0x6004)
3233#define VGA_PD _MMIO(0x6010)
585fb111
JB
3234#define VGA0_PD_P2_DIV_4 (1 << 7)
3235#define VGA0_PD_P1_DIV_2 (1 << 5)
3236#define VGA0_PD_P1_SHIFT 0
3237#define VGA0_PD_P1_MASK (0x1f << 0)
3238#define VGA1_PD_P2_DIV_4 (1 << 15)
3239#define VGA1_PD_P1_DIV_2 (1 << 13)
3240#define VGA1_PD_P1_SHIFT 8
3241#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3242#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3243#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3244#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3245#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3246#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3247#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3248#define DPLL_VGA_MODE_DIS (1 << 28)
3249#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3250#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3251#define DPLL_MODE_MASK (3 << 26)
3252#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3253#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3254#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3255#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3256#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3257#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3258#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3259#define DPLL_LOCK_VLV (1 << 15)
3260#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3261#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3262#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3263#define DPLL_PORTC_READY_MASK (0xf << 4)
3264#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3265
585fb111 3266#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3267
3268/* Additional CHV pll/phy registers */
f0f59a00 3269#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3270#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3271#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3272#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3273#define PHY_LDO_DELAY_0NS 0x0
3274#define PHY_LDO_DELAY_200NS 0x1
3275#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3276#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3277#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3278#define PHY_CH_SU_PSR 0x1
3279#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3280#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3281#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3282#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3283#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3284#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3285#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3286
585fb111
JB
3287/*
3288 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3289 * this field (only one bit may be set).
3290 */
3291#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3292#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3293#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3294/* i830, required in DVO non-gang */
3295#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3296#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3297#define PLL_REF_INPUT_DREFCLK (0 << 13)
3298#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3299#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3300#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3301#define PLL_REF_INPUT_MASK (3 << 13)
3302#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3303/* Ironlake */
b9055052
ZW
3304# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3305# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3306# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3307# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3308# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3309
585fb111
JB
3310/*
3311 * Parallel to Serial Load Pulse phase selection.
3312 * Selects the phase for the 10X DPLL clock for the PCIe
3313 * digital display port. The range is 4 to 13; 10 or more
3314 * is just a flip delay. The default is 6
3315 */
3316#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3317#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3318/*
3319 * SDVO multiplier for 945G/GM. Not used on 965.
3320 */
3321#define SDVO_MULTIPLIER_MASK 0x000000ff
3322#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3323#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3324
2d401b17
VS
3325#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3326#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3327#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3328#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3329
585fb111
JB
3330/*
3331 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3332 *
3333 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3334 */
3335#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3336#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3337/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3338#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3339#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3340/*
3341 * SDVO/UDI pixel multiplier.
3342 *
3343 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3344 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3345 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3346 * dummy bytes in the datastream at an increased clock rate, with both sides of
3347 * the link knowing how many bytes are fill.
3348 *
3349 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3350 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3351 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3352 * through an SDVO command.
3353 *
3354 * This register field has values of multiplication factor minus 1, with
3355 * a maximum multiplier of 5 for SDVO.
3356 */
3357#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3358#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3359/*
3360 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3361 * This best be set to the default value (3) or the CRT won't work. No,
3362 * I don't entirely understand what this does...
3363 */
3364#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3365#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3366
19ab4ed3
VS
3367#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3368
f0f59a00
VS
3369#define _FPA0 0x6040
3370#define _FPA1 0x6044
3371#define _FPB0 0x6048
3372#define _FPB1 0x604c
3373#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3374#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3375#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3376#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3377#define FP_N_DIV_SHIFT 16
3378#define FP_M1_DIV_MASK 0x00003f00
3379#define FP_M1_DIV_SHIFT 8
3380#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3381#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3382#define FP_M2_DIV_SHIFT 0
f0f59a00 3383#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3384#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3385#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3386#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3387#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3388#define DPLLB_TEST_N_BYPASS (1 << 19)
3389#define DPLLB_TEST_M_BYPASS (1 << 18)
3390#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3391#define DPLLA_TEST_N_BYPASS (1 << 3)
3392#define DPLLA_TEST_M_BYPASS (1 << 2)
3393#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3394#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3395#define DSTATE_GFX_RESET_I830 (1 << 6)
3396#define DSTATE_PLL_D3_OFF (1 << 3)
3397#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3398#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3399#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3400# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3401# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3402# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3403# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3404# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3405# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3406# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3407# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3408# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3409# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3410# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3411# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3412# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3413# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3414# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3415# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3416# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3417# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3418# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3419# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3420# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3421# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3422# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3423# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3424# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3425# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3426# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3427# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3428# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3429/*
652c393a
JB
3430 * This bit must be set on the 830 to prevent hangs when turning off the
3431 * overlay scaler.
3432 */
3433# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3434# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3435# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3436# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3437# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3438
f0f59a00 3439#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3440# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3441# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3442# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3443# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3444# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3445# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3446# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3447# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3448# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3449/* This bit must be unset on 855,865 */
652c393a
JB
3450# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3451# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3452# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3453# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3454/* This bit must be set on 855,865. */
652c393a
JB
3455# define SV_CLOCK_GATE_DISABLE (1 << 0)
3456# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3457# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3458# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3459# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3460# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3461# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3462# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3463# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3464# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3465# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3466# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3467# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3468# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3469# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3470# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3471# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3472# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3473
3474# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3475/* This bit must always be set on 965G/965GM */
652c393a
JB
3476# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3477# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3478# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3479# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3480# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3481# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3482/* This bit must always be set on 965G */
652c393a
JB
3483# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3484# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3485# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3486# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3487# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3488# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3489# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3490# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3491# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3492# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3493# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3494# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3495# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3496# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3497# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3498# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3499# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3500# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3501# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3502
f0f59a00 3503#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3504#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3505#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3506#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3507
f0f59a00 3508#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3509#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3510
f0f59a00
VS
3511#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3512#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3513
f0f59a00 3514#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3515#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3516
f0f59a00 3517#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3518
f0f59a00 3519#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3520#define CDCLK_FREQ_SHIFT 4
3521#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3522#define CZCLK_FREQ_MASK 0xf
1e69cd74 3523
f0f59a00 3524#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3525#define PFI_CREDIT_63 (9 << 28) /* chv only */
3526#define PFI_CREDIT_31 (8 << 28) /* chv only */
3527#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3528#define PFI_CREDIT_RESEND (1 << 27)
3529#define VGA_FAST_MODE_DISABLE (1 << 14)
3530
f0f59a00 3531#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3532
585fb111
JB
3533/*
3534 * Palette regs
3535 */
a57c774a
AK
3536#define PALETTE_A_OFFSET 0xa000
3537#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3538#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3539#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3540 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3541
673a394b
EA
3542/* MCH MMIO space */
3543
3544/*
3545 * MCHBAR mirror.
3546 *
3547 * This mirrors the MCHBAR MMIO space whose location is determined by
3548 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3549 * every way. It is not accessible from the CP register read instructions.
3550 *
515b2392
PZ
3551 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3552 * just read.
673a394b
EA
3553 */
3554#define MCHBAR_MIRROR_BASE 0x10000
3555
1398261a
YL
3556#define MCHBAR_MIRROR_BASE_SNB 0x140000
3557
f0f59a00
VS
3558#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3559#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3560#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3561#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3562#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3563
3ebecd07 3564/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3565#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3566
646b4269 3567/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3568#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3569#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3570#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3571#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3572#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3573#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3574#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3575#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3576#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3577
646b4269 3578/* Pineview MCH register contains DDR3 setting */
f0f59a00 3579#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3580#define CSHRDDR3CTL_DDR3 (1 << 2)
3581
646b4269 3582/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3583#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3584#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3585
646b4269 3586/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3587#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3588#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3589#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3590#define MAD_DIMM_ECC_MASK (0x3 << 24)
3591#define MAD_DIMM_ECC_OFF (0x0 << 24)
3592#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3593#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3594#define MAD_DIMM_ECC_ON (0x3 << 24)
3595#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3596#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3597#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3598#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3599#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3600#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3601#define MAD_DIMM_A_SELECT (0x1 << 16)
3602/* DIMM sizes are in multiples of 256mb. */
3603#define MAD_DIMM_B_SIZE_SHIFT 8
3604#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3605#define MAD_DIMM_A_SIZE_SHIFT 0
3606#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3607
646b4269 3608/* snb MCH registers for priority tuning */
f0f59a00 3609#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3610#define MCH_SSKPD_WM0_MASK 0x3f
3611#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3612
f0f59a00 3613#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3614
b11248df 3615/* Clocking configuration register */
f0f59a00 3616#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3617#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3618#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3619#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3620#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3621#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3622#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3623#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3624/*
3625 * Note that on at least on ELK the below value is reported for both
3626 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3627 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3628 */
3629#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3630#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3631#define CLKCFG_MEM_533 (1 << 4)
3632#define CLKCFG_MEM_667 (2 << 4)
3633#define CLKCFG_MEM_800 (3 << 4)
3634#define CLKCFG_MEM_MASK (7 << 4)
3635
f0f59a00
VS
3636#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3637#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3638
f0f59a00 3639#define TSC1 _MMIO(0x11001)
5ee8ee86 3640#define TSE (1 << 0)
f0f59a00
VS
3641#define TR1 _MMIO(0x11006)
3642#define TSFS _MMIO(0x11020)
7648fa99
JB
3643#define TSFS_SLOPE_MASK 0x0000ff00
3644#define TSFS_SLOPE_SHIFT 8
3645#define TSFS_INTR_MASK 0x000000ff
3646
f0f59a00
VS
3647#define CRSTANDVID _MMIO(0x11100)
3648#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3649#define PXVFREQ_PX_MASK 0x7f000000
3650#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3651#define VIDFREQ_BASE _MMIO(0x11110)
3652#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3653#define VIDFREQ2 _MMIO(0x11114)
3654#define VIDFREQ3 _MMIO(0x11118)
3655#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3656#define VIDFREQ_P0_MASK 0x1f000000
3657#define VIDFREQ_P0_SHIFT 24
3658#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3659#define VIDFREQ_P0_CSCLK_SHIFT 20
3660#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3661#define VIDFREQ_P0_CRCLK_SHIFT 16
3662#define VIDFREQ_P1_MASK 0x00001f00
3663#define VIDFREQ_P1_SHIFT 8
3664#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3665#define VIDFREQ_P1_CSCLK_SHIFT 4
3666#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3667#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3668#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3669#define INTTOEXT_MAP3_SHIFT 24
3670#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3671#define INTTOEXT_MAP2_SHIFT 16
3672#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3673#define INTTOEXT_MAP1_SHIFT 8
3674#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3675#define INTTOEXT_MAP0_SHIFT 0
3676#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3677#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3678#define MEMCTL_CMD_MASK 0xe000
3679#define MEMCTL_CMD_SHIFT 13
3680#define MEMCTL_CMD_RCLK_OFF 0
3681#define MEMCTL_CMD_RCLK_ON 1
3682#define MEMCTL_CMD_CHFREQ 2
3683#define MEMCTL_CMD_CHVID 3
3684#define MEMCTL_CMD_VMMOFF 4
3685#define MEMCTL_CMD_VMMON 5
5ee8ee86 3686#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3687 when command complete */
3688#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3689#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3690#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3691#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3692#define MEMIHYST _MMIO(0x1117c)
3693#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3694#define MEMINT_RSEXIT_EN (1 << 8)
3695#define MEMINT_CX_SUPR_EN (1 << 7)
3696#define MEMINT_CONT_BUSY_EN (1 << 6)
3697#define MEMINT_AVG_BUSY_EN (1 << 5)
3698#define MEMINT_EVAL_CHG_EN (1 << 4)
3699#define MEMINT_MON_IDLE_EN (1 << 3)
3700#define MEMINT_UP_EVAL_EN (1 << 2)
3701#define MEMINT_DOWN_EVAL_EN (1 << 1)
3702#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3703#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3704#define MEM_RSEXIT_MASK 0xc000
3705#define MEM_RSEXIT_SHIFT 14
3706#define MEM_CONT_BUSY_MASK 0x3000
3707#define MEM_CONT_BUSY_SHIFT 12
3708#define MEM_AVG_BUSY_MASK 0x0c00
3709#define MEM_AVG_BUSY_SHIFT 10
3710#define MEM_EVAL_CHG_MASK 0x0300
3711#define MEM_EVAL_BUSY_SHIFT 8
3712#define MEM_MON_IDLE_MASK 0x00c0
3713#define MEM_MON_IDLE_SHIFT 6
3714#define MEM_UP_EVAL_MASK 0x0030
3715#define MEM_UP_EVAL_SHIFT 4
3716#define MEM_DOWN_EVAL_MASK 0x000c
3717#define MEM_DOWN_EVAL_SHIFT 2
3718#define MEM_SW_CMD_MASK 0x0003
3719#define MEM_INT_STEER_GFX 0
3720#define MEM_INT_STEER_CMR 1
3721#define MEM_INT_STEER_SMI 2
3722#define MEM_INT_STEER_SCI 3
f0f59a00 3723#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3724#define MEMINT_RSEXIT (1 << 7)
3725#define MEMINT_CONT_BUSY (1 << 6)
3726#define MEMINT_AVG_BUSY (1 << 5)
3727#define MEMINT_EVAL_CHG (1 << 4)
3728#define MEMINT_MON_IDLE (1 << 3)
3729#define MEMINT_UP_EVAL (1 << 2)
3730#define MEMINT_DOWN_EVAL (1 << 1)
3731#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3732#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3733#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3734#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3735#define MEMMODE_BOOST_FREQ_SHIFT 24
3736#define MEMMODE_IDLE_MODE_MASK 0x00030000
3737#define MEMMODE_IDLE_MODE_SHIFT 16
3738#define MEMMODE_IDLE_MODE_EVAL 0
3739#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3740#define MEMMODE_HWIDLE_EN (1 << 15)
3741#define MEMMODE_SWMODE_EN (1 << 14)
3742#define MEMMODE_RCLK_GATE (1 << 13)
3743#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3744#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3745#define MEMMODE_FSTART_SHIFT 8
3746#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3747#define MEMMODE_FMAX_SHIFT 4
3748#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3749#define RCBMAXAVG _MMIO(0x1119c)
3750#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3751#define SWMEMCMD_RENDER_OFF (0 << 13)
3752#define SWMEMCMD_RENDER_ON (1 << 13)
3753#define SWMEMCMD_SWFREQ (2 << 13)
3754#define SWMEMCMD_TARVID (3 << 13)
3755#define SWMEMCMD_VRM_OFF (4 << 13)
3756#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3757#define CMDSTS (1 << 12)
3758#define SFCAVM (1 << 11)
f97108d1
JB
3759#define SWFREQ_MASK 0x0380 /* P0-7 */
3760#define SWFREQ_SHIFT 7
3761#define TARVID_MASK 0x001f
f0f59a00
VS
3762#define MEMSTAT_CTG _MMIO(0x111a0)
3763#define RCBMINAVG _MMIO(0x111a0)
3764#define RCUPEI _MMIO(0x111b0)
3765#define RCDNEI _MMIO(0x111b4)
3766#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3767#define RS1EN (1 << 31)
3768#define RS2EN (1 << 30)
3769#define RS3EN (1 << 29)
3770#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3771#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3772#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3773#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3774#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3775#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3776#define RSX_STATUS_MASK (7 << 20)
3777#define RSX_STATUS_ON (0 << 20)
3778#define RSX_STATUS_RC1 (1 << 20)
3779#define RSX_STATUS_RC1E (2 << 20)
3780#define RSX_STATUS_RS1 (3 << 20)
3781#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3782#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3783#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3784#define RSX_STATUS_RSVD2 (7 << 20)
3785#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3786#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3787#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3788#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3789#define RS1CONTSAV_MASK (3 << 14)
3790#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3791#define RS1CONTSAV_RSVD (1 << 14)
3792#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3793#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3794#define NORMSLEXLAT_MASK (3 << 12)
3795#define SLOW_RS123 (0 << 12)
3796#define SLOW_RS23 (1 << 12)
3797#define SLOW_RS3 (2 << 12)
3798#define NORMAL_RS123 (3 << 12)
3799#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3800#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3801#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3802#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3803#define RS_CSTATE_MASK (3 << 4)
3804#define RS_CSTATE_C367_RS1 (0 << 4)
3805#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3806#define RS_CSTATE_RSVD (2 << 4)
3807#define RS_CSTATE_C367_RS2 (3 << 4)
3808#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3809#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3810#define VIDCTL _MMIO(0x111c0)
3811#define VIDSTS _MMIO(0x111c8)
3812#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3813#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3814#define MEMSTAT_VID_MASK 0x7f00
3815#define MEMSTAT_VID_SHIFT 8
3816#define MEMSTAT_PSTATE_MASK 0x00f8
3817#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3818#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3819#define MEMSTAT_SRC_CTL_MASK 0x0003
3820#define MEMSTAT_SRC_CTL_CORE 0
3821#define MEMSTAT_SRC_CTL_TRB 1
3822#define MEMSTAT_SRC_CTL_THM 2
3823#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3824#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3825#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3826#define PMMISC _MMIO(0x11214)
5ee8ee86 3827#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3828#define SDEW _MMIO(0x1124c)
3829#define CSIEW0 _MMIO(0x11250)
3830#define CSIEW1 _MMIO(0x11254)
3831#define CSIEW2 _MMIO(0x11258)
3832#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3833#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3834#define MCHAFE _MMIO(0x112c0)
3835#define CSIEC _MMIO(0x112e0)
3836#define DMIEC _MMIO(0x112e4)
3837#define DDREC _MMIO(0x112e8)
3838#define PEG0EC _MMIO(0x112ec)
3839#define PEG1EC _MMIO(0x112f0)
3840#define GFXEC _MMIO(0x112f4)
3841#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3842#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3843#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3844#define ECR_GPFE (1 << 31)
3845#define ECR_IMONE (1 << 30)
7648fa99 3846#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3847#define OGW0 _MMIO(0x11608)
3848#define OGW1 _MMIO(0x1160c)
3849#define EG0 _MMIO(0x11610)
3850#define EG1 _MMIO(0x11614)
3851#define EG2 _MMIO(0x11618)
3852#define EG3 _MMIO(0x1161c)
3853#define EG4 _MMIO(0x11620)
3854#define EG5 _MMIO(0x11624)
3855#define EG6 _MMIO(0x11628)
3856#define EG7 _MMIO(0x1162c)
3857#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3858#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3859#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3860#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3861#define CSIPLL0 _MMIO(0x12c10)
3862#define DDRMPLL1 _MMIO(0X12c20)
3863#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3864
f0f59a00 3865#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3866#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3867
f0f59a00
VS
3868#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3869#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3870#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3871#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3872#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3873
8a292d01
VS
3874/*
3875 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3876 * 8300) freezing up around GPU hangs. Looks as if even
3877 * scheduling/timer interrupts start misbehaving if the RPS
3878 * EI/thresholds are "bad", leading to a very sluggish or even
3879 * frozen machine.
3880 */
3881#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3882#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3883#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3884#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3885 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3886 INTERVAL_0_833_US(us) : \
3887 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3888 INTERVAL_1_28_US(us))
3889
52530cba
AG
3890#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3891#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3892#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3893#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3894 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3895 INTERVAL_0_833_TO_US(interval) : \
3896 INTERVAL_1_33_TO_US(interval)) : \
3897 INTERVAL_1_28_TO_US(interval))
3898
aa40d6bb
ZN
3899/*
3900 * Logical Context regs
3901 */
ec62ed3e
CW
3902#define CCID _MMIO(0x2180)
3903#define CCID_EN BIT(0)
3904#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3905#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3906/*
3907 * Notes on SNB/IVB/VLV context size:
3908 * - Power context is saved elsewhere (LLC or stolen)
3909 * - Ring/execlist context is saved on SNB, not on IVB
3910 * - Extended context size already includes render context size
3911 * - We always need to follow the extended context size.
3912 * SNB BSpec has comments indicating that we should use the
3913 * render context size instead if execlists are disabled, but
3914 * based on empirical testing that's just nonsense.
3915 * - Pipelined/VF state is saved on SNB/IVB respectively
3916 * - GT1 size just indicates how much of render context
3917 * doesn't need saving on GT1
3918 */
f0f59a00 3919#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3920#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3921#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3922#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3923#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3924#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3925#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3926 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3927 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3928#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3929#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3930#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3931#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3932#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3933#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3934#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3935#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3936 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3937
c01fc532
ZW
3938enum {
3939 INTEL_ADVANCED_CONTEXT = 0,
3940 INTEL_LEGACY_32B_CONTEXT,
3941 INTEL_ADVANCED_AD_CONTEXT,
3942 INTEL_LEGACY_64B_CONTEXT
3943};
3944
2355cf08
MK
3945enum {
3946 FAULT_AND_HANG = 0,
3947 FAULT_AND_HALT, /* Debug only */
3948 FAULT_AND_STREAM,
3949 FAULT_AND_CONTINUE /* Unsupported */
3950};
3951
5ee8ee86
PZ
3952#define GEN8_CTX_VALID (1 << 0)
3953#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3954#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3955#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3956#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3957#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3958
2355cf08
MK
3959#define GEN8_CTX_ID_SHIFT 32
3960#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3961#define GEN11_SW_CTX_ID_SHIFT 37
3962#define GEN11_SW_CTX_ID_WIDTH 11
3963#define GEN11_ENGINE_CLASS_SHIFT 61
3964#define GEN11_ENGINE_CLASS_WIDTH 3
3965#define GEN11_ENGINE_INSTANCE_SHIFT 48
3966#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3967
f0f59a00
VS
3968#define CHV_CLK_CTL1 _MMIO(0x101100)
3969#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3970#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3971
585fb111
JB
3972/*
3973 * Overlay regs
3974 */
3975
f0f59a00
VS
3976#define OVADD _MMIO(0x30000)
3977#define DOVSTA _MMIO(0x30008)
5ee8ee86 3978#define OC_BUF (0x3 << 20)
f0f59a00
VS
3979#define OGAMC5 _MMIO(0x30010)
3980#define OGAMC4 _MMIO(0x30014)
3981#define OGAMC3 _MMIO(0x30018)
3982#define OGAMC2 _MMIO(0x3001c)
3983#define OGAMC1 _MMIO(0x30020)
3984#define OGAMC0 _MMIO(0x30024)
585fb111 3985
d965e7ac
ID
3986/*
3987 * GEN9 clock gating regs
3988 */
3989#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3990#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3991#define PWM2_GATING_DIS (1 << 14)
3992#define PWM1_GATING_DIS (1 << 13)
3993
6481d5ed
VS
3994#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3995#define BXT_GMBUS_GATING_DIS (1 << 14)
3996
ed69cd40
ID
3997#define _CLKGATE_DIS_PSL_A 0x46520
3998#define _CLKGATE_DIS_PSL_B 0x46524
3999#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
4000#define DUPS1_GATING_DIS (1 << 15)
4001#define DUPS2_GATING_DIS (1 << 19)
4002#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
4003#define DPF_GATING_DIS (1 << 10)
4004#define DPF_RAM_GATING_DIS (1 << 9)
4005#define DPFR_GATING_DIS (1 << 8)
4006
4007#define CLKGATE_DIS_PSL(pipe) \
4008 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4009
90007bca
RV
4010/*
4011 * GEN10 clock gating regs
4012 */
4013#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4014#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 4015#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 4016#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 4017
a4713c5a
RV
4018#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4019#define GWUNIT_CLKGATE_DIS (1 << 16)
4020
01ab0f92
RA
4021#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4022#define VFUNIT_CLKGATE_DIS (1 << 20)
4023
5ba700c7
OM
4024#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4025#define CGPSF_CLKGATE_DIS (1 << 3)
4026
585fb111
JB
4027/*
4028 * Display engine regs
4029 */
4030
8bf1e9f1 4031/* Pipe A CRC regs */
a57c774a 4032#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 4033#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 4034/* ivb+ source selection */
8bf1e9f1
SH
4035#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4036#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4037#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 4038/* ilk+ source selection */
5a6b5c84
DV
4039#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4040#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4041#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4042/* embedded DP port on the north display block, reserved on ivb */
4043#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4044#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4045/* vlv source selection */
4046#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4047#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4048#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4049/* with DP port the pipe source is invalid */
4050#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4051#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4052#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4053/* gen3+ source selection */
4054#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4055#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4056#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4057/* with DP/TV port the pipe source is invalid */
4058#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4059#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4060#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4061#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4062#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4063/* gen2 doesn't have source selection bits */
52f843f6 4064#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4065
5a6b5c84
DV
4066#define _PIPE_CRC_RES_1_A_IVB 0x60064
4067#define _PIPE_CRC_RES_2_A_IVB 0x60068
4068#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4069#define _PIPE_CRC_RES_4_A_IVB 0x60070
4070#define _PIPE_CRC_RES_5_A_IVB 0x60074
4071
a57c774a
AK
4072#define _PIPE_CRC_RES_RED_A 0x60060
4073#define _PIPE_CRC_RES_GREEN_A 0x60064
4074#define _PIPE_CRC_RES_BLUE_A 0x60068
4075#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4076#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4077
4078/* Pipe B CRC regs */
5a6b5c84
DV
4079#define _PIPE_CRC_RES_1_B_IVB 0x61064
4080#define _PIPE_CRC_RES_2_B_IVB 0x61068
4081#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4082#define _PIPE_CRC_RES_4_B_IVB 0x61070
4083#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4084
f0f59a00
VS
4085#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4086#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4087#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4088#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4089#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4090#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4091
4092#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4093#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4094#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4095#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4096#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4097
585fb111 4098/* Pipe A timing regs */
a57c774a
AK
4099#define _HTOTAL_A 0x60000
4100#define _HBLANK_A 0x60004
4101#define _HSYNC_A 0x60008
4102#define _VTOTAL_A 0x6000c
4103#define _VBLANK_A 0x60010
4104#define _VSYNC_A 0x60014
4105#define _PIPEASRC 0x6001c
4106#define _BCLRPAT_A 0x60020
4107#define _VSYNCSHIFT_A 0x60028
ebb69c95 4108#define _PIPE_MULT_A 0x6002c
585fb111
JB
4109
4110/* Pipe B timing regs */
a57c774a
AK
4111#define _HTOTAL_B 0x61000
4112#define _HBLANK_B 0x61004
4113#define _HSYNC_B 0x61008
4114#define _VTOTAL_B 0x6100c
4115#define _VBLANK_B 0x61010
4116#define _VSYNC_B 0x61014
4117#define _PIPEBSRC 0x6101c
4118#define _BCLRPAT_B 0x61020
4119#define _VSYNCSHIFT_B 0x61028
ebb69c95 4120#define _PIPE_MULT_B 0x6102c
a57c774a
AK
4121
4122#define TRANSCODER_A_OFFSET 0x60000
4123#define TRANSCODER_B_OFFSET 0x61000
4124#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4125#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
4126#define TRANSCODER_EDP_OFFSET 0x6f000
4127
f0f59a00 4128#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
4129 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4130 dev_priv->info.display_mmio_offset)
a57c774a 4131
f0f59a00
VS
4132#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4133#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4134#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4135#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4136#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4137#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4138#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4139#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4140#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4141#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4142
c8f7df58
RV
4143/* VLV eDP PSR registers */
4144#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4145#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4146#define VLV_EDP_PSR_ENABLE (1 << 0)
4147#define VLV_EDP_PSR_RESET (1 << 1)
4148#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4149#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4150#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4151#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4152#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4153#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4154#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4155#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4156#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4157#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4158
4159#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4160#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4161#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4162#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4163#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4164#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4165
4166#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4167#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4168#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4169#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4170#define VLV_EDP_PSR_DISABLED (0 << 0)
4171#define VLV_EDP_PSR_INACTIVE (1 << 0)
4172#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4173#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4174#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4175#define VLV_EDP_PSR_EXIT (5 << 0)
4176#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4177#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4178
ed8546ac 4179/* HSW+ eDP PSR registers */
443a389f
VS
4180#define HSW_EDP_PSR_BASE 0x64800
4181#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4182#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4183#define EDP_PSR_ENABLE (1 << 31)
4184#define BDW_PSR_SINGLE_FRAME (1 << 30)
4185#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4186#define EDP_PSR_LINK_STANDBY (1 << 27)
4187#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4188#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4189#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4190#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4191#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4192#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4193#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4194#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4195#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4196#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4197#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4198#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4199#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4200#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4201#define EDP_PSR_TP1_TIME_500us (0 << 4)
4202#define EDP_PSR_TP1_TIME_100us (1 << 4)
4203#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4204#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4205#define EDP_PSR_IDLE_FRAME_SHIFT 0
4206
fc340442
DV
4207/* Bspec claims those aren't shifted but stay at 0x64800 */
4208#define EDP_PSR_IMR _MMIO(0x64834)
4209#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4210#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4211#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4212#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4213
f0f59a00 4214#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4215#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4216#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4217#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4218#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4219#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4220
f0f59a00 4221#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4222
861023e0 4223#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4224#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4225#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4226#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4227#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4228#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4229#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4230#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4231#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4232#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4233#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4234#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4235#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4236#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4237#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4238#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4239#define EDP_PSR_STATUS_COUNT_SHIFT 16
4240#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4241#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4242#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4243#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4244#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4245#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4246#define EDP_PSR_STATUS_IDLE_MASK 0xf
4247
f0f59a00 4248#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4249#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4250
62801bf6 4251#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4252#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4253#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4254#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4255#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4256#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4257#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4258
f0f59a00 4259#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4260#define EDP_PSR2_ENABLE (1 << 31)
4261#define EDP_SU_TRACK_ENABLE (1 << 30)
4262#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4263#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4264#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4265#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4266#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4267#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4268#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4269#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4270#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4271#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4272#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4273#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4274#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4275#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4276
bc18b4df
JRS
4277#define _PSR_EVENT_TRANS_A 0x60848
4278#define _PSR_EVENT_TRANS_B 0x61848
4279#define _PSR_EVENT_TRANS_C 0x62848
4280#define _PSR_EVENT_TRANS_D 0x63848
4281#define _PSR_EVENT_TRANS_EDP 0x6F848
4282#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4283#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4284#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4285#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4286#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4287#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4288#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4289#define PSR_EVENT_MEMORY_UP (1 << 10)
4290#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4291#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4292#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4293#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4294#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4295#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4296#define PSR_EVENT_VBI_ENABLE (1 << 2)
4297#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4298#define PSR_EVENT_PSR_DISABLE (1 << 0)
4299
861023e0 4300#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4301#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4302#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4303
585fb111 4304/* VGA port control */
f0f59a00
VS
4305#define ADPA _MMIO(0x61100)
4306#define PCH_ADPA _MMIO(0xe1100)
4307#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4308
5ee8ee86 4309#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4310#define ADPA_DAC_DISABLE 0
6102a8ee 4311#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4312#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4313#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4314#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4315#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4316#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4317#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4318#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4319#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4320#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4321#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4322#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4323#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4324#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4325#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4326#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4327#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4328#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4329#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4330#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4331#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4332#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4333#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4334#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4335#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4336#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4337#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4338#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4339#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4340#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4341#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4342#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4343#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4344#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4345#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4346#define ADPA_DPMS_MASK (~(3 << 10))
4347#define ADPA_DPMS_ON (0 << 10)
4348#define ADPA_DPMS_SUSPEND (1 << 10)
4349#define ADPA_DPMS_STANDBY (2 << 10)
4350#define ADPA_DPMS_OFF (3 << 10)
585fb111 4351
939fe4d7 4352
585fb111 4353/* Hotplug control (945+ only) */
f0f59a00 4354#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4355#define PORTB_HOTPLUG_INT_EN (1 << 29)
4356#define PORTC_HOTPLUG_INT_EN (1 << 28)
4357#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4358#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4359#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4360#define TV_HOTPLUG_INT_EN (1 << 18)
4361#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4362#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4363 PORTC_HOTPLUG_INT_EN | \
4364 PORTD_HOTPLUG_INT_EN | \
4365 SDVOC_HOTPLUG_INT_EN | \
4366 SDVOB_HOTPLUG_INT_EN | \
4367 CRT_HOTPLUG_INT_EN)
585fb111 4368#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4369#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4370/* must use period 64 on GM45 according to docs */
4371#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4372#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4373#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4374#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4375#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4376#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4377#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4378#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4379#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4380#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4381#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4382#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4383
f0f59a00 4384#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4385/*
0780cd36 4386 * HDMI/DP bits are g4x+
0ce99f74
DV
4387 *
4388 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4389 * Please check the detailed lore in the commit message for for experimental
4390 * evidence.
4391 */
0780cd36
VS
4392/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4393#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4394#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4395#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4396/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4397#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4398#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4399#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4400#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4401#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4402#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4403#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4404#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4405#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4406#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4407#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4408#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4409/* CRT/TV common between gen3+ */
585fb111
JB
4410#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4411#define TV_HOTPLUG_INT_STATUS (1 << 10)
4412#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4413#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4414#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4415#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4416#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4417#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4418#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4419#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4420
084b612e
CW
4421/* SDVO is different across gen3/4 */
4422#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4423#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4424/*
4425 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4426 * since reality corrobates that they're the same as on gen3. But keep these
4427 * bits here (and the comment!) to help any other lost wanderers back onto the
4428 * right tracks.
4429 */
084b612e
CW
4430#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4431#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4432#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4433#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4434#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4435 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4436 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4437 PORTB_HOTPLUG_INT_STATUS | \
4438 PORTC_HOTPLUG_INT_STATUS | \
4439 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4440
4441#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4442 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4443 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4444 PORTB_HOTPLUG_INT_STATUS | \
4445 PORTC_HOTPLUG_INT_STATUS | \
4446 PORTD_HOTPLUG_INT_STATUS)
585fb111 4447
c20cd312
PZ
4448/* SDVO and HDMI port control.
4449 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4450#define _GEN3_SDVOB 0x61140
4451#define _GEN3_SDVOC 0x61160
4452#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4453#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4454#define GEN4_HDMIB GEN3_SDVOB
4455#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4456#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4457#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4458#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4459#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4460#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4461#define PCH_HDMIC _MMIO(0xe1150)
4462#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4463
f0f59a00 4464#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4465#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4466#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4467#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4468#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4469#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4470#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4471#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4472
c20cd312
PZ
4473/* Gen 3 SDVO bits: */
4474#define SDVO_ENABLE (1 << 31)
76203467 4475#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4476#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4477#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4478#define SDVO_STALL_SELECT (1 << 29)
4479#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4480/*
585fb111 4481 * 915G/GM SDVO pixel multiplier.
585fb111 4482 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4483 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4484 */
c20cd312 4485#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4486#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4487#define SDVO_PHASE_SELECT_MASK (15 << 19)
4488#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4489#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4490#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4491#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4492#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4493#define SDVO_DETECTED (1 << 2)
585fb111 4494/* Bits to be preserved when writing */
c20cd312
PZ
4495#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4496 SDVO_INTERRUPT_ENABLE)
4497#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4498
4499/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4500#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4501#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4502#define SDVO_ENCODING_SDVO (0 << 10)
4503#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4504#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4505#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4506#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4507#define SDVO_AUDIO_ENABLE (1 << 6)
4508/* VSYNC/HSYNC bits new with 965, default is to be set */
4509#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4510#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4511
4512/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4513#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4514#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4515
4516/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4517#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4518#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4519#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4520
44f37d1f 4521/* CHV SDVO/HDMI bits: */
76203467 4522#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4523#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4524#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4525
585fb111
JB
4526
4527/* DVO port control */
f0f59a00
VS
4528#define _DVOA 0x61120
4529#define DVOA _MMIO(_DVOA)
4530#define _DVOB 0x61140
4531#define DVOB _MMIO(_DVOB)
4532#define _DVOC 0x61160
4533#define DVOC _MMIO(_DVOC)
585fb111 4534#define DVO_ENABLE (1 << 31)
b45a2588
VS
4535#define DVO_PIPE_SEL_SHIFT 30
4536#define DVO_PIPE_SEL_MASK (1 << 30)
4537#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4538#define DVO_PIPE_STALL_UNUSED (0 << 28)
4539#define DVO_PIPE_STALL (1 << 28)
4540#define DVO_PIPE_STALL_TV (2 << 28)
4541#define DVO_PIPE_STALL_MASK (3 << 28)
4542#define DVO_USE_VGA_SYNC (1 << 15)
4543#define DVO_DATA_ORDER_I740 (0 << 14)
4544#define DVO_DATA_ORDER_FP (1 << 14)
4545#define DVO_VSYNC_DISABLE (1 << 11)
4546#define DVO_HSYNC_DISABLE (1 << 10)
4547#define DVO_VSYNC_TRISTATE (1 << 9)
4548#define DVO_HSYNC_TRISTATE (1 << 8)
4549#define DVO_BORDER_ENABLE (1 << 7)
4550#define DVO_DATA_ORDER_GBRG (1 << 6)
4551#define DVO_DATA_ORDER_RGGB (0 << 6)
4552#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4553#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4554#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4555#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4556#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4557#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4558#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4559#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4560#define DVOA_SRCDIM _MMIO(0x61124)
4561#define DVOB_SRCDIM _MMIO(0x61144)
4562#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4563#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4564#define DVO_SRCDIM_VERTICAL_SHIFT 0
4565
4566/* LVDS port control */
f0f59a00 4567#define LVDS _MMIO(0x61180)
585fb111
JB
4568/*
4569 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4570 * the DPLL semantics change when the LVDS is assigned to that pipe.
4571 */
4572#define LVDS_PORT_EN (1 << 31)
4573/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4574#define LVDS_PIPE_SEL_SHIFT 30
4575#define LVDS_PIPE_SEL_MASK (1 << 30)
4576#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4577#define LVDS_PIPE_SEL_SHIFT_CPT 29
4578#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4579#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4580/* LVDS dithering flag on 965/g4x platform */
4581#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4582/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4583#define LVDS_VSYNC_POLARITY (1 << 21)
4584#define LVDS_HSYNC_POLARITY (1 << 20)
4585
a3e17eb8
ZY
4586/* Enable border for unscaled (or aspect-scaled) display */
4587#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4588/*
4589 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4590 * pixel.
4591 */
4592#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4593#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4594#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4595/*
4596 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4597 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4598 * on.
4599 */
4600#define LVDS_A3_POWER_MASK (3 << 6)
4601#define LVDS_A3_POWER_DOWN (0 << 6)
4602#define LVDS_A3_POWER_UP (3 << 6)
4603/*
4604 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4605 * is set.
4606 */
4607#define LVDS_CLKB_POWER_MASK (3 << 4)
4608#define LVDS_CLKB_POWER_DOWN (0 << 4)
4609#define LVDS_CLKB_POWER_UP (3 << 4)
4610/*
4611 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4612 * setting for whether we are in dual-channel mode. The B3 pair will
4613 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4614 */
4615#define LVDS_B0B3_POWER_MASK (3 << 2)
4616#define LVDS_B0B3_POWER_DOWN (0 << 2)
4617#define LVDS_B0B3_POWER_UP (3 << 2)
4618
3c17fe4b 4619/* Video Data Island Packet control */
f0f59a00 4620#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4621/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4622 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4623 * of the infoframe structure specified by CEA-861. */
4624#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4625#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4626#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4627/* Pre HSW: */
3c17fe4b 4628#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4629#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4630#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4631#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4632#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4633#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4634#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4635#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4636#define VIDEO_DIP_SELECT_AVI (0 << 19)
4637#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4638#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4639#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4640#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4641#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4642#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4643#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4644/* HSW and later: */
0dd87d20
PZ
4645#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4646#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4647#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4648#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4649#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4650#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4651
7af2be6d
AS
4652#define DRM_DIP_ENABLE (1 << 28)
4653#define PSR_VSC_BIT_7_SET (1 << 27)
4654#define VSC_SELECT_MASK (0x3 << 26)
4655#define VSC_SELECT_SHIFT 26
4656#define VSC_DIP_HW_HEA_DATA (0 << 26)
4657#define VSC_DIP_HW_HEA_SW_DATA (1 << 26)
4658#define VSC_DIP_HW_DATA_SW_HEA (2 << 26)
4659#define VSC_DIP_SW_HEA_DATA (3 << 26)
4660#define VDIP_ENABLE_PPS (1 << 24)
4661
585fb111 4662/* Panel power sequencing */
44cb734c
ID
4663#define PPS_BASE 0x61200
4664#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4665#define PCH_PPS_BASE 0xC7200
4666
4667#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4668 PPS_BASE + (reg) + \
4669 (pps_idx) * 0x100)
4670
4671#define _PP_STATUS 0x61200
4672#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4673#define PP_ON (1 << 31)
585fb111
JB
4674/*
4675 * Indicates that all dependencies of the panel are on:
4676 *
4677 * - PLL enabled
4678 * - pipe enabled
4679 * - LVDS/DVOB/DVOC on
4680 */
44cb734c
ID
4681#define PP_READY (1 << 30)
4682#define PP_SEQUENCE_NONE (0 << 28)
4683#define PP_SEQUENCE_POWER_UP (1 << 28)
4684#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4685#define PP_SEQUENCE_MASK (3 << 28)
4686#define PP_SEQUENCE_SHIFT 28
4687#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4688#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4689#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4690#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4691#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4692#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4693#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4694#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4695#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4696#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4697#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4698
4699#define _PP_CONTROL 0x61204
4700#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4701#define PANEL_UNLOCK_REGS (0xabcd << 16)
4702#define PANEL_UNLOCK_MASK (0xffff << 16)
4703#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4704#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4705#define EDP_FORCE_VDD (1 << 3)
4706#define EDP_BLC_ENABLE (1 << 2)
4707#define PANEL_POWER_RESET (1 << 1)
4708#define PANEL_POWER_OFF (0 << 0)
4709#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4710
4711#define _PP_ON_DELAYS 0x61208
4712#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4713#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4714#define PANEL_PORT_SELECT_MASK (3 << 30)
4715#define PANEL_PORT_SELECT_LVDS (0 << 30)
4716#define PANEL_PORT_SELECT_DPA (1 << 30)
4717#define PANEL_PORT_SELECT_DPC (2 << 30)
4718#define PANEL_PORT_SELECT_DPD (3 << 30)
4719#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4720#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4721#define PANEL_POWER_UP_DELAY_SHIFT 16
4722#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4723#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4724
4725#define _PP_OFF_DELAYS 0x6120C
4726#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4727#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4728#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4729#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4730#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4731
4732#define _PP_DIVISOR 0x61210
4733#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4734#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4735#define PP_REFERENCE_DIVIDER_SHIFT 8
4736#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4737#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4738
4739/* Panel fitting */
f0f59a00 4740#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4741#define PFIT_ENABLE (1 << 31)
4742#define PFIT_PIPE_MASK (3 << 29)
4743#define PFIT_PIPE_SHIFT 29
4744#define VERT_INTERP_DISABLE (0 << 10)
4745#define VERT_INTERP_BILINEAR (1 << 10)
4746#define VERT_INTERP_MASK (3 << 10)
4747#define VERT_AUTO_SCALE (1 << 9)
4748#define HORIZ_INTERP_DISABLE (0 << 6)
4749#define HORIZ_INTERP_BILINEAR (1 << 6)
4750#define HORIZ_INTERP_MASK (3 << 6)
4751#define HORIZ_AUTO_SCALE (1 << 5)
4752#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4753#define PFIT_FILTER_FUZZY (0 << 24)
4754#define PFIT_SCALING_AUTO (0 << 26)
4755#define PFIT_SCALING_PROGRAMMED (1 << 26)
4756#define PFIT_SCALING_PILLAR (2 << 26)
4757#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4758#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4759/* Pre-965 */
4760#define PFIT_VERT_SCALE_SHIFT 20
4761#define PFIT_VERT_SCALE_MASK 0xfff00000
4762#define PFIT_HORIZ_SCALE_SHIFT 4
4763#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4764/* 965+ */
4765#define PFIT_VERT_SCALE_SHIFT_965 16
4766#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4767#define PFIT_HORIZ_SCALE_SHIFT_965 0
4768#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4769
f0f59a00 4770#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4771
5c969aa7
DL
4772#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4773#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4774#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4775 _VLV_BLC_PWM_CTL2_B)
07bf139b 4776
5c969aa7
DL
4777#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4778#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4779#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4780 _VLV_BLC_PWM_CTL_B)
07bf139b 4781
5c969aa7
DL
4782#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4783#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4784#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4785 _VLV_BLC_HIST_CTL_B)
07bf139b 4786
585fb111 4787/* Backlight control */
f0f59a00 4788#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4789#define BLM_PWM_ENABLE (1 << 31)
4790#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4791#define BLM_PIPE_SELECT (1 << 29)
4792#define BLM_PIPE_SELECT_IVB (3 << 29)
4793#define BLM_PIPE_A (0 << 29)
4794#define BLM_PIPE_B (1 << 29)
4795#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4796#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4797#define BLM_TRANSCODER_B BLM_PIPE_B
4798#define BLM_TRANSCODER_C BLM_PIPE_C
4799#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4800#define BLM_PIPE(pipe) ((pipe) << 29)
4801#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4802#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4803#define BLM_PHASE_IN_ENABLE (1 << 25)
4804#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4805#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4806#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4807#define BLM_PHASE_IN_COUNT_SHIFT (8)
4808#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4809#define BLM_PHASE_IN_INCR_SHIFT (0)
4810#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4811#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4812/*
4813 * This is the most significant 15 bits of the number of backlight cycles in a
4814 * complete cycle of the modulated backlight control.
4815 *
4816 * The actual value is this field multiplied by two.
4817 */
7cf41601
DV
4818#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4819#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4820#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4821/*
4822 * This is the number of cycles out of the backlight modulation cycle for which
4823 * the backlight is on.
4824 *
4825 * This field must be no greater than the number of cycles in the complete
4826 * backlight modulation cycle.
4827 */
4828#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4829#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4830#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4831#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4832
f0f59a00 4833#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4834#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4835
7cf41601
DV
4836/* New registers for PCH-split platforms. Safe where new bits show up, the
4837 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4838#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4839#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4840
f0f59a00 4841#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4842
7cf41601
DV
4843/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4844 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4845#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4846#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4847#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4848#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4849#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4850
f0f59a00 4851#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4852#define UTIL_PIN_ENABLE (1 << 31)
4853
022e4e52
SK
4854#define UTIL_PIN_PIPE(x) ((x) << 29)
4855#define UTIL_PIN_PIPE_MASK (3 << 29)
4856#define UTIL_PIN_MODE_PWM (1 << 24)
4857#define UTIL_PIN_MODE_MASK (0xf << 24)
4858#define UTIL_PIN_POLARITY (1 << 22)
4859
0fb890c0 4860/* BXT backlight register definition. */
022e4e52 4861#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4862#define BXT_BLC_PWM_ENABLE (1 << 31)
4863#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4864#define _BXT_BLC_PWM_FREQ1 0xC8254
4865#define _BXT_BLC_PWM_DUTY1 0xC8258
4866
4867#define _BXT_BLC_PWM_CTL2 0xC8350
4868#define _BXT_BLC_PWM_FREQ2 0xC8354
4869#define _BXT_BLC_PWM_DUTY2 0xC8358
4870
f0f59a00 4871#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4872 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4873#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4874 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4875#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4876 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4877
f0f59a00 4878#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4879#define PCH_GTC_ENABLE (1 << 31)
4880
585fb111 4881/* TV port control */
f0f59a00 4882#define TV_CTL _MMIO(0x68000)
646b4269 4883/* Enables the TV encoder */
585fb111 4884# define TV_ENC_ENABLE (1 << 31)
646b4269 4885/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4886# define TV_ENC_PIPE_SEL_SHIFT 30
4887# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4888# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4889/* Outputs composite video (DAC A only) */
585fb111 4890# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4891/* Outputs SVideo video (DAC B/C) */
585fb111 4892# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4893/* Outputs Component video (DAC A/B/C) */
585fb111 4894# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4895/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4896# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4897# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4898/* Enables slow sync generation (945GM only) */
585fb111 4899# define TV_SLOW_SYNC (1 << 20)
646b4269 4900/* Selects 4x oversampling for 480i and 576p */
585fb111 4901# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4902/* Selects 2x oversampling for 720p and 1080i */
585fb111 4903# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4904/* Selects no oversampling for 1080p */
585fb111 4905# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4906/* Selects 8x oversampling */
585fb111 4907# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4908/* Selects progressive mode rather than interlaced */
585fb111 4909# define TV_PROGRESSIVE (1 << 17)
646b4269 4910/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4911# define TV_PAL_BURST (1 << 16)
646b4269 4912/* Field for setting delay of Y compared to C */
585fb111 4913# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4914/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4915# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4916/*
585fb111
JB
4917 * Enables a fix for the 915GM only.
4918 *
4919 * Not sure what it does.
4920 */
4921# define TV_ENC_C0_FIX (1 << 10)
646b4269 4922/* Bits that must be preserved by software */
d2d9f232 4923# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4924# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4925/* Read-only state that reports all features enabled */
585fb111 4926# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4927/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4928# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4929/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4930# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4931/* Normal operation */
585fb111 4932# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4933/* Encoder test pattern 1 - combo pattern */
585fb111 4934# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4935/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4936# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4937/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4938# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4939/* Encoder test pattern 4 - random noise */
585fb111 4940# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4941/* Encoder test pattern 5 - linear color ramps */
585fb111 4942# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4943/*
585fb111
JB
4944 * This test mode forces the DACs to 50% of full output.
4945 *
4946 * This is used for load detection in combination with TVDAC_SENSE_MASK
4947 */
4948# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4949# define TV_TEST_MODE_MASK (7 << 0)
4950
f0f59a00 4951#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4952# define TV_DAC_SAVE 0x00ffff00
646b4269 4953/*
585fb111
JB
4954 * Reports that DAC state change logic has reported change (RO).
4955 *
4956 * This gets cleared when TV_DAC_STATE_EN is cleared
4957*/
4958# define TVDAC_STATE_CHG (1 << 31)
4959# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4960/* Reports that DAC A voltage is above the detect threshold */
585fb111 4961# define TVDAC_A_SENSE (1 << 30)
646b4269 4962/* Reports that DAC B voltage is above the detect threshold */
585fb111 4963# define TVDAC_B_SENSE (1 << 29)
646b4269 4964/* Reports that DAC C voltage is above the detect threshold */
585fb111 4965# define TVDAC_C_SENSE (1 << 28)
646b4269 4966/*
585fb111
JB
4967 * Enables DAC state detection logic, for load-based TV detection.
4968 *
4969 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4970 * to off, for load detection to work.
4971 */
4972# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4973/* Sets the DAC A sense value to high */
585fb111 4974# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4975/* Sets the DAC B sense value to high */
585fb111 4976# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4977/* Sets the DAC C sense value to high */
585fb111 4978# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4979/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4980# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4981/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4982# define ENC_TVDAC_SLEW_FAST (1 << 6)
4983# define DAC_A_1_3_V (0 << 4)
4984# define DAC_A_1_1_V (1 << 4)
4985# define DAC_A_0_7_V (2 << 4)
cb66c692 4986# define DAC_A_MASK (3 << 4)
585fb111
JB
4987# define DAC_B_1_3_V (0 << 2)
4988# define DAC_B_1_1_V (1 << 2)
4989# define DAC_B_0_7_V (2 << 2)
cb66c692 4990# define DAC_B_MASK (3 << 2)
585fb111
JB
4991# define DAC_C_1_3_V (0 << 0)
4992# define DAC_C_1_1_V (1 << 0)
4993# define DAC_C_0_7_V (2 << 0)
cb66c692 4994# define DAC_C_MASK (3 << 0)
585fb111 4995
646b4269 4996/*
585fb111
JB
4997 * CSC coefficients are stored in a floating point format with 9 bits of
4998 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4999 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5000 * -1 (0x3) being the only legal negative value.
5001 */
f0f59a00 5002#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
5003# define TV_RY_MASK 0x07ff0000
5004# define TV_RY_SHIFT 16
5005# define TV_GY_MASK 0x00000fff
5006# define TV_GY_SHIFT 0
5007
f0f59a00 5008#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5009# define TV_BY_MASK 0x07ff0000
5010# define TV_BY_SHIFT 16
646b4269 5011/*
585fb111
JB
5012 * Y attenuation for component video.
5013 *
5014 * Stored in 1.9 fixed point.
5015 */
5016# define TV_AY_MASK 0x000003ff
5017# define TV_AY_SHIFT 0
5018
f0f59a00 5019#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5020# define TV_RU_MASK 0x07ff0000
5021# define TV_RU_SHIFT 16
5022# define TV_GU_MASK 0x000007ff
5023# define TV_GU_SHIFT 0
5024
f0f59a00 5025#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5026# define TV_BU_MASK 0x07ff0000
5027# define TV_BU_SHIFT 16
646b4269 5028/*
585fb111
JB
5029 * U attenuation for component video.
5030 *
5031 * Stored in 1.9 fixed point.
5032 */
5033# define TV_AU_MASK 0x000003ff
5034# define TV_AU_SHIFT 0
5035
f0f59a00 5036#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5037# define TV_RV_MASK 0x0fff0000
5038# define TV_RV_SHIFT 16
5039# define TV_GV_MASK 0x000007ff
5040# define TV_GV_SHIFT 0
5041
f0f59a00 5042#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5043# define TV_BV_MASK 0x07ff0000
5044# define TV_BV_SHIFT 16
646b4269 5045/*
585fb111
JB
5046 * V attenuation for component video.
5047 *
5048 * Stored in 1.9 fixed point.
5049 */
5050# define TV_AV_MASK 0x000007ff
5051# define TV_AV_SHIFT 0
5052
f0f59a00 5053#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5054/* 2s-complement brightness adjustment */
585fb111
JB
5055# define TV_BRIGHTNESS_MASK 0xff000000
5056# define TV_BRIGHTNESS_SHIFT 24
646b4269 5057/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5058# define TV_CONTRAST_MASK 0x00ff0000
5059# define TV_CONTRAST_SHIFT 16
646b4269 5060/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5061# define TV_SATURATION_MASK 0x0000ff00
5062# define TV_SATURATION_SHIFT 8
646b4269 5063/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5064# define TV_HUE_MASK 0x000000ff
5065# define TV_HUE_SHIFT 0
5066
f0f59a00 5067#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5068/* Controls the DAC level for black */
585fb111
JB
5069# define TV_BLACK_LEVEL_MASK 0x01ff0000
5070# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5071/* Controls the DAC level for blanking */
585fb111
JB
5072# define TV_BLANK_LEVEL_MASK 0x000001ff
5073# define TV_BLANK_LEVEL_SHIFT 0
5074
f0f59a00 5075#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5076/* Number of pixels in the hsync. */
585fb111
JB
5077# define TV_HSYNC_END_MASK 0x1fff0000
5078# define TV_HSYNC_END_SHIFT 16
646b4269 5079/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5080# define TV_HTOTAL_MASK 0x00001fff
5081# define TV_HTOTAL_SHIFT 0
5082
f0f59a00 5083#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5084/* Enables the colorburst (needed for non-component color) */
585fb111 5085# define TV_BURST_ENA (1 << 31)
646b4269 5086/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5087# define TV_HBURST_START_SHIFT 16
5088# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5089/* Length of the colorburst */
585fb111
JB
5090# define TV_HBURST_LEN_SHIFT 0
5091# define TV_HBURST_LEN_MASK 0x0001fff
5092
f0f59a00 5093#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5094/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5095# define TV_HBLANK_END_SHIFT 16
5096# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5097/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5098# define TV_HBLANK_START_SHIFT 0
5099# define TV_HBLANK_START_MASK 0x0001fff
5100
f0f59a00 5101#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5102/* XXX */
585fb111
JB
5103# define TV_NBR_END_SHIFT 16
5104# define TV_NBR_END_MASK 0x07ff0000
646b4269 5105/* XXX */
585fb111
JB
5106# define TV_VI_END_F1_SHIFT 8
5107# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5108/* XXX */
585fb111
JB
5109# define TV_VI_END_F2_SHIFT 0
5110# define TV_VI_END_F2_MASK 0x0000003f
5111
f0f59a00 5112#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5113/* Length of vsync, in half lines */
585fb111
JB
5114# define TV_VSYNC_LEN_MASK 0x07ff0000
5115# define TV_VSYNC_LEN_SHIFT 16
646b4269 5116/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5117 * number of half lines.
5118 */
5119# define TV_VSYNC_START_F1_MASK 0x00007f00
5120# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5121/*
585fb111
JB
5122 * Offset of the start of vsync in field 2, measured in one less than the
5123 * number of half lines.
5124 */
5125# define TV_VSYNC_START_F2_MASK 0x0000007f
5126# define TV_VSYNC_START_F2_SHIFT 0
5127
f0f59a00 5128#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5129/* Enables generation of the equalization signal */
585fb111 5130# define TV_EQUAL_ENA (1 << 31)
646b4269 5131/* Length of vsync, in half lines */
585fb111
JB
5132# define TV_VEQ_LEN_MASK 0x007f0000
5133# define TV_VEQ_LEN_SHIFT 16
646b4269 5134/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5135 * the number of half lines.
5136 */
5137# define TV_VEQ_START_F1_MASK 0x0007f00
5138# define TV_VEQ_START_F1_SHIFT 8
646b4269 5139/*
585fb111
JB
5140 * Offset of the start of equalization in field 2, measured in one less than
5141 * the number of half lines.
5142 */
5143# define TV_VEQ_START_F2_MASK 0x000007f
5144# define TV_VEQ_START_F2_SHIFT 0
5145
f0f59a00 5146#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5147/*
585fb111
JB
5148 * Offset to start of vertical colorburst, measured in one less than the
5149 * number of lines from vertical start.
5150 */
5151# define TV_VBURST_START_F1_MASK 0x003f0000
5152# define TV_VBURST_START_F1_SHIFT 16
646b4269 5153/*
585fb111
JB
5154 * Offset to the end of vertical colorburst, measured in one less than the
5155 * number of lines from the start of NBR.
5156 */
5157# define TV_VBURST_END_F1_MASK 0x000000ff
5158# define TV_VBURST_END_F1_SHIFT 0
5159
f0f59a00 5160#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5161/*
585fb111
JB
5162 * Offset to start of vertical colorburst, measured in one less than the
5163 * number of lines from vertical start.
5164 */
5165# define TV_VBURST_START_F2_MASK 0x003f0000
5166# define TV_VBURST_START_F2_SHIFT 16
646b4269 5167/*
585fb111
JB
5168 * Offset to the end of vertical colorburst, measured in one less than the
5169 * number of lines from the start of NBR.
5170 */
5171# define TV_VBURST_END_F2_MASK 0x000000ff
5172# define TV_VBURST_END_F2_SHIFT 0
5173
f0f59a00 5174#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5175/*
585fb111
JB
5176 * Offset to start of vertical colorburst, measured in one less than the
5177 * number of lines from vertical start.
5178 */
5179# define TV_VBURST_START_F3_MASK 0x003f0000
5180# define TV_VBURST_START_F3_SHIFT 16
646b4269 5181/*
585fb111
JB
5182 * Offset to the end of vertical colorburst, measured in one less than the
5183 * number of lines from the start of NBR.
5184 */
5185# define TV_VBURST_END_F3_MASK 0x000000ff
5186# define TV_VBURST_END_F3_SHIFT 0
5187
f0f59a00 5188#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5189/*
585fb111
JB
5190 * Offset to start of vertical colorburst, measured in one less than the
5191 * number of lines from vertical start.
5192 */
5193# define TV_VBURST_START_F4_MASK 0x003f0000
5194# define TV_VBURST_START_F4_SHIFT 16
646b4269 5195/*
585fb111
JB
5196 * Offset to the end of vertical colorburst, measured in one less than the
5197 * number of lines from the start of NBR.
5198 */
5199# define TV_VBURST_END_F4_MASK 0x000000ff
5200# define TV_VBURST_END_F4_SHIFT 0
5201
f0f59a00 5202#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5203/* Turns on the first subcarrier phase generation DDA */
585fb111 5204# define TV_SC_DDA1_EN (1 << 31)
646b4269 5205/* Turns on the first subcarrier phase generation DDA */
585fb111 5206# define TV_SC_DDA2_EN (1 << 30)
646b4269 5207/* Turns on the first subcarrier phase generation DDA */
585fb111 5208# define TV_SC_DDA3_EN (1 << 29)
646b4269 5209/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5210# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5211/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5212# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5213/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5214# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5215/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5216# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5217/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5218# define TV_BURST_LEVEL_MASK 0x00ff0000
5219# define TV_BURST_LEVEL_SHIFT 16
646b4269 5220/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5221# define TV_SCDDA1_INC_MASK 0x00000fff
5222# define TV_SCDDA1_INC_SHIFT 0
5223
f0f59a00 5224#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5225/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5226# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5227# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5228/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5229# define TV_SCDDA2_INC_MASK 0x00007fff
5230# define TV_SCDDA2_INC_SHIFT 0
5231
f0f59a00 5232#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5233/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5234# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5235# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5236/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5237# define TV_SCDDA3_INC_MASK 0x00007fff
5238# define TV_SCDDA3_INC_SHIFT 0
5239
f0f59a00 5240#define TV_WIN_POS _MMIO(0x68070)
646b4269 5241/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5242# define TV_XPOS_MASK 0x1fff0000
5243# define TV_XPOS_SHIFT 16
646b4269 5244/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5245# define TV_YPOS_MASK 0x00000fff
5246# define TV_YPOS_SHIFT 0
5247
f0f59a00 5248#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5249/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5250# define TV_XSIZE_MASK 0x1fff0000
5251# define TV_XSIZE_SHIFT 16
646b4269 5252/*
585fb111
JB
5253 * Vertical size of the display window, measured in pixels.
5254 *
5255 * Must be even for interlaced modes.
5256 */
5257# define TV_YSIZE_MASK 0x00000fff
5258# define TV_YSIZE_SHIFT 0
5259
f0f59a00 5260#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5261/*
585fb111
JB
5262 * Enables automatic scaling calculation.
5263 *
5264 * If set, the rest of the registers are ignored, and the calculated values can
5265 * be read back from the register.
5266 */
5267# define TV_AUTO_SCALE (1 << 31)
646b4269 5268/*
585fb111
JB
5269 * Disables the vertical filter.
5270 *
5271 * This is required on modes more than 1024 pixels wide */
5272# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5273/* Enables adaptive vertical filtering */
585fb111
JB
5274# define TV_VADAPT (1 << 28)
5275# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5276/* Selects the least adaptive vertical filtering mode */
585fb111 5277# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5278/* Selects the moderately adaptive vertical filtering mode */
585fb111 5279# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5280/* Selects the most adaptive vertical filtering mode */
585fb111 5281# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5282/*
585fb111
JB
5283 * Sets the horizontal scaling factor.
5284 *
5285 * This should be the fractional part of the horizontal scaling factor divided
5286 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5287 *
5288 * (src width - 1) / ((oversample * dest width) - 1)
5289 */
5290# define TV_HSCALE_FRAC_MASK 0x00003fff
5291# define TV_HSCALE_FRAC_SHIFT 0
5292
f0f59a00 5293#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5294/*
585fb111
JB
5295 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5296 *
5297 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5298 */
5299# define TV_VSCALE_INT_MASK 0x00038000
5300# define TV_VSCALE_INT_SHIFT 15
646b4269 5301/*
585fb111
JB
5302 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5303 *
5304 * \sa TV_VSCALE_INT_MASK
5305 */
5306# define TV_VSCALE_FRAC_MASK 0x00007fff
5307# define TV_VSCALE_FRAC_SHIFT 0
5308
f0f59a00 5309#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5310/*
585fb111
JB
5311 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5312 *
5313 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5314 *
5315 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5316 */
5317# define TV_VSCALE_IP_INT_MASK 0x00038000
5318# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5319/*
585fb111
JB
5320 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5321 *
5322 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5323 *
5324 * \sa TV_VSCALE_IP_INT_MASK
5325 */
5326# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5327# define TV_VSCALE_IP_FRAC_SHIFT 0
5328
f0f59a00 5329#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5330# define TV_CC_ENABLE (1 << 31)
646b4269 5331/*
585fb111
JB
5332 * Specifies which field to send the CC data in.
5333 *
5334 * CC data is usually sent in field 0.
5335 */
5336# define TV_CC_FID_MASK (1 << 27)
5337# define TV_CC_FID_SHIFT 27
646b4269 5338/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5339# define TV_CC_HOFF_MASK 0x03ff0000
5340# define TV_CC_HOFF_SHIFT 16
646b4269 5341/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5342# define TV_CC_LINE_MASK 0x0000003f
5343# define TV_CC_LINE_SHIFT 0
5344
f0f59a00 5345#define TV_CC_DATA _MMIO(0x68094)
585fb111 5346# define TV_CC_RDY (1 << 31)
646b4269 5347/* Second word of CC data to be transmitted. */
585fb111
JB
5348# define TV_CC_DATA_2_MASK 0x007f0000
5349# define TV_CC_DATA_2_SHIFT 16
646b4269 5350/* First word of CC data to be transmitted. */
585fb111
JB
5351# define TV_CC_DATA_1_MASK 0x0000007f
5352# define TV_CC_DATA_1_SHIFT 0
5353
f0f59a00
VS
5354#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5355#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5356#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5357#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5358
040d87f1 5359/* Display Port */
f0f59a00
VS
5360#define DP_A _MMIO(0x64000) /* eDP */
5361#define DP_B _MMIO(0x64100)
5362#define DP_C _MMIO(0x64200)
5363#define DP_D _MMIO(0x64300)
040d87f1 5364
f0f59a00
VS
5365#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5366#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5367#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5368
040d87f1 5369#define DP_PORT_EN (1 << 31)
59b74c49
VS
5370#define DP_PIPE_SEL_SHIFT 30
5371#define DP_PIPE_SEL_MASK (1 << 30)
5372#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5373#define DP_PIPE_SEL_SHIFT_IVB 29
5374#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5375#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5376#define DP_PIPE_SEL_SHIFT_CHV 16
5377#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5378#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5379
040d87f1
KP
5380/* Link training mode - select a suitable mode for each stage */
5381#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5382#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5383#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5384#define DP_LINK_TRAIN_OFF (3 << 28)
5385#define DP_LINK_TRAIN_MASK (3 << 28)
5386#define DP_LINK_TRAIN_SHIFT 28
5387
8db9d77b
ZW
5388/* CPT Link training mode */
5389#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5390#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5391#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5392#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5393#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5394#define DP_LINK_TRAIN_SHIFT_CPT 8
5395
040d87f1
KP
5396/* Signal voltages. These are mostly controlled by the other end */
5397#define DP_VOLTAGE_0_4 (0 << 25)
5398#define DP_VOLTAGE_0_6 (1 << 25)
5399#define DP_VOLTAGE_0_8 (2 << 25)
5400#define DP_VOLTAGE_1_2 (3 << 25)
5401#define DP_VOLTAGE_MASK (7 << 25)
5402#define DP_VOLTAGE_SHIFT 25
5403
5404/* Signal pre-emphasis levels, like voltages, the other end tells us what
5405 * they want
5406 */
5407#define DP_PRE_EMPHASIS_0 (0 << 22)
5408#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5409#define DP_PRE_EMPHASIS_6 (2 << 22)
5410#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5411#define DP_PRE_EMPHASIS_MASK (7 << 22)
5412#define DP_PRE_EMPHASIS_SHIFT 22
5413
5414/* How many wires to use. I guess 3 was too hard */
17aa6be9 5415#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5416#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5417#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5418
5419/* Mystic DPCD version 1.1 special mode */
5420#define DP_ENHANCED_FRAMING (1 << 18)
5421
32f9d658
ZW
5422/* eDP */
5423#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5424#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5425#define DP_PLL_FREQ_MASK (3 << 16)
5426
646b4269 5427/* locked once port is enabled */
040d87f1
KP
5428#define DP_PORT_REVERSAL (1 << 15)
5429
32f9d658
ZW
5430/* eDP */
5431#define DP_PLL_ENABLE (1 << 14)
5432
646b4269 5433/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5434#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5435
5436#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5437#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5438
646b4269 5439/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5440#define DP_COLOR_RANGE_16_235 (1 << 8)
5441
646b4269 5442/* Turn on the audio link */
040d87f1
KP
5443#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5444
646b4269 5445/* vs and hs sync polarity */
040d87f1
KP
5446#define DP_SYNC_VS_HIGH (1 << 4)
5447#define DP_SYNC_HS_HIGH (1 << 3)
5448
646b4269 5449/* A fantasy */
040d87f1
KP
5450#define DP_DETECTED (1 << 2)
5451
646b4269 5452/* The aux channel provides a way to talk to the
040d87f1
KP
5453 * signal sink for DDC etc. Max packet size supported
5454 * is 20 bytes in each direction, hence the 5 fixed
5455 * data registers
5456 */
da00bdcf
VS
5457#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5458#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5459#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5460#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5461#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5462#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5463
5464#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5465#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5466#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5467#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5468#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5469#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5470
5471#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5472#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5473#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5474#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5475#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5476#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5477
5478#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5479#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5480#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5481#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5482#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5483#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5484
bb187e93
JA
5485#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5486#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5487#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5488#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5489#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5490#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5491
a324fcac
RV
5492#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5493#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5494#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5495#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5496#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5497#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5498
bdabdb63
VS
5499#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5500#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5501
5502#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5503#define DP_AUX_CH_CTL_DONE (1 << 30)
5504#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5505#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5506#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5507#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5508#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5509#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5510#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5511#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5512#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5513#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5514#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5515#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5516#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5517#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5518#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5519#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5520#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5521#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5522#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5523#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5524#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5525#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5526#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5527#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5528#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5529
5530/*
5531 * Computing GMCH M and N values for the Display Port link
5532 *
5533 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5534 *
5535 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5536 *
5537 * The GMCH value is used internally
5538 *
5539 * bytes_per_pixel is the number of bytes coming out of the plane,
5540 * which is after the LUTs, so we want the bytes for our color format.
5541 * For our current usage, this is always 3, one byte for R, G and B.
5542 */
e3b95f1e
DV
5543#define _PIPEA_DATA_M_G4X 0x70050
5544#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5545
5546/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5547#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5548#define TU_SIZE_SHIFT 25
a65851af 5549#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5550
a65851af
VS
5551#define DATA_LINK_M_N_MASK (0xffffff)
5552#define DATA_LINK_N_MAX (0x800000)
040d87f1 5553
e3b95f1e
DV
5554#define _PIPEA_DATA_N_G4X 0x70054
5555#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5556#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5557
5558/*
5559 * Computing Link M and N values for the Display Port link
5560 *
5561 * Link M / N = pixel_clock / ls_clk
5562 *
5563 * (the DP spec calls pixel_clock the 'strm_clk')
5564 *
5565 * The Link value is transmitted in the Main Stream
5566 * Attributes and VB-ID.
5567 */
5568
e3b95f1e
DV
5569#define _PIPEA_LINK_M_G4X 0x70060
5570#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5571#define PIPEA_DP_LINK_M_MASK (0xffffff)
5572
e3b95f1e
DV
5573#define _PIPEA_LINK_N_G4X 0x70064
5574#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5575#define PIPEA_DP_LINK_N_MASK (0xffffff)
5576
f0f59a00
VS
5577#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5578#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5579#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5580#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5581
585fb111
JB
5582/* Display & cursor control */
5583
5584/* Pipe A */
a57c774a 5585#define _PIPEADSL 0x70000
837ba00f
PZ
5586#define DSL_LINEMASK_GEN2 0x00000fff
5587#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5588#define _PIPEACONF 0x70008
5ee8ee86 5589#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5590#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5591#define PIPECONF_DOUBLE_WIDE (1 << 30)
5592#define I965_PIPECONF_ACTIVE (1 << 30)
5593#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5594#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5595#define PIPECONF_SINGLE_WIDE 0
5596#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5597#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5598#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5599#define PIPECONF_GAMMA (1 << 24)
5600#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5601#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5602#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5603/* Note that pre-gen3 does not support interlaced display directly. Panel
5604 * fitting must be disabled on pre-ilk for interlaced. */
5605#define PIPECONF_PROGRESSIVE (0 << 21)
5606#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5607#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5608#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5609#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5610/* Ironlake and later have a complete new set of values for interlaced. PFIT
5611 * means panel fitter required, PF means progressive fetch, DBL means power
5612 * saving pixel doubling. */
5613#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5614#define PIPECONF_INTERLACED_ILK (3 << 21)
5615#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5616#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5617#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5618#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5619#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5620#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5621#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5622#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5623#define PIPECONF_8BPC (0 << 5)
5624#define PIPECONF_10BPC (1 << 5)
5625#define PIPECONF_6BPC (2 << 5)
5626#define PIPECONF_12BPC (3 << 5)
5627#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5628#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5629#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5630#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5631#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5632#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5633#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5634#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5635#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5636#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5637#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5638#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5639#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5640#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5641#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5642#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5643#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5644#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5645#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5646#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5647#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5648#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5649#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5650#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5651#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5652#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5653#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5654#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5655#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5656#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5657#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5658#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5659#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5660#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5661#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5662#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5663#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5664#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5665#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5666#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5667#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5668#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5669#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5670#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5671#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5672#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5673#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5674#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5675#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5676#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5677#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5678#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5679#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5680
755e9019
ID
5681#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5682#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5683
84fd4f4e
RB
5684#define PIPE_A_OFFSET 0x70000
5685#define PIPE_B_OFFSET 0x71000
5686#define PIPE_C_OFFSET 0x72000
5687#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5688/*
5689 * There's actually no pipe EDP. Some pipe registers have
5690 * simply shifted from the pipe to the transcoder, while
5691 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5692 * to access such registers in transcoder EDP.
5693 */
5694#define PIPE_EDP_OFFSET 0x7f000
5695
f0f59a00 5696#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5697 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5698 dev_priv->info.display_mmio_offset)
a57c774a 5699
f0f59a00
VS
5700#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5701#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5702#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5703#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5704#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5705
756f85cf
PZ
5706#define _PIPE_MISC_A 0x70030
5707#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5708#define PIPEMISC_YUV420_ENABLE (1 << 27)
5709#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5710#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5711#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5712#define PIPEMISC_DITHER_8_BPC (0 << 5)
5713#define PIPEMISC_DITHER_10_BPC (1 << 5)
5714#define PIPEMISC_DITHER_6_BPC (2 << 5)
5715#define PIPEMISC_DITHER_12_BPC (3 << 5)
5716#define PIPEMISC_DITHER_ENABLE (1 << 4)
5717#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5718#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5719#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5720
f0f59a00 5721#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5722#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5723#define PIPEB_HLINE_INT_EN (1 << 28)
5724#define PIPEB_VBLANK_INT_EN (1 << 27)
5725#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5726#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5727#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5728#define PIPE_PSR_INT_EN (1 << 22)
5729#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5730#define PIPEA_HLINE_INT_EN (1 << 20)
5731#define PIPEA_VBLANK_INT_EN (1 << 19)
5732#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5733#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5734#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5735#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5736#define PIPEC_HLINE_INT_EN (1 << 12)
5737#define PIPEC_VBLANK_INT_EN (1 << 11)
5738#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5739#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5740#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5741
f0f59a00 5742#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5743#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5744#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5745#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5746#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5747#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5748#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5749#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5750#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5751#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5752#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5753#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5754#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5755#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5756#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5757#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5758#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5759#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5760#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5761#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5762#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5763#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5764#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5765#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5766#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5767#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5768#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5769#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5770#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5771
f0f59a00 5772#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5773#define DSPARB_CSTART_MASK (0x7f << 7)
5774#define DSPARB_CSTART_SHIFT 7
5775#define DSPARB_BSTART_MASK (0x7f)
5776#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5777#define DSPARB_BEND_SHIFT 9 /* on 855 */
5778#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5779#define DSPARB_SPRITEA_SHIFT_VLV 0
5780#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5781#define DSPARB_SPRITEB_SHIFT_VLV 8
5782#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5783#define DSPARB_SPRITEC_SHIFT_VLV 16
5784#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5785#define DSPARB_SPRITED_SHIFT_VLV 24
5786#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5787#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5788#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5789#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5790#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5791#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5792#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5793#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5794#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5795#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5796#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5797#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5798#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5799#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5800#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5801#define DSPARB_SPRITEE_SHIFT_VLV 0
5802#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5803#define DSPARB_SPRITEF_SHIFT_VLV 8
5804#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5805
0a560674 5806/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5807#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5808#define DSPFW_SR_SHIFT 23
5ee8ee86 5809#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5810#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5811#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5812#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5813#define DSPFW_PLANEB_MASK (0x7f << 8)
5814#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5815#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5816#define DSPFW_PLANEA_MASK (0x7f << 0)
5817#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5818#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5819#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5820#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5821#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5822#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5823#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5824#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5825#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5826#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5827#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5828#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5829#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5830#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5831#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5832#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5833#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5834#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5835#define DSPFW_HPLL_SR_EN (1 << 31)
5836#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5837#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5838#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5839#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5840#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5841#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5842#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5843
5844/* vlv/chv */
f0f59a00 5845#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5846#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5847#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5848#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5849#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5850#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5851#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5852#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5853#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5854#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5855#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5856#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5857#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5858#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5859#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5860#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5861#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5862#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5863#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5864#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5865#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5866#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5867#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5868#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5869#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5870#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5871#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5872#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5873#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5874#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5875#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5876#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5877#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5878#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5879#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5880#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5881#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5882#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5883#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5884#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5885#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5886#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5887#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5888#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5889#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5890#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5891#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5892
5893/* vlv/chv high order bits */
f0f59a00 5894#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5895#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5896#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5897#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5898#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5899#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5900#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5901#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5902#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5903#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5904#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5905#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5906#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5907#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5908#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5909#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5910#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5911#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5912#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5913#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5914#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5915#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5916#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5917#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5918#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5919#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5920#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5921#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5922#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5923#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5924#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5925#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5926#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5927#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5928#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5929#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5930#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5931#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5932#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5933#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5934#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5935#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5936
12a3c055 5937/* drain latency register values*/
f0f59a00 5938#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5939#define DDL_CURSOR_SHIFT 24
5ee8ee86 5940#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5941#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5942#define DDL_PRECISION_HIGH (1 << 7)
5943#define DDL_PRECISION_LOW (0 << 7)
0948c265 5944#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5945
f0f59a00 5946#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5947#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5948#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5949
c231775c 5950#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5951#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5952
7662c8bd 5953/* FIFO watermark sizes etc */
0e442c60 5954#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5955#define I915_FIFO_LINE_SIZE 64
5956#define I830_FIFO_LINE_SIZE 32
0e442c60 5957
ceb04246 5958#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5959#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5960#define I965_FIFO_SIZE 512
5961#define I945_FIFO_SIZE 127
7662c8bd 5962#define I915_FIFO_SIZE 95
dff33cfc 5963#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5964#define I830_FIFO_SIZE 95
0e442c60 5965
ceb04246 5966#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5967#define G4X_MAX_WM 0x3f
7662c8bd
SL
5968#define I915_MAX_WM 0x3f
5969
f2b115e6
AJ
5970#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5971#define PINEVIEW_FIFO_LINE_SIZE 64
5972#define PINEVIEW_MAX_WM 0x1ff
5973#define PINEVIEW_DFT_WM 0x3f
5974#define PINEVIEW_DFT_HPLLOFF_WM 0
5975#define PINEVIEW_GUARD_WM 10
5976#define PINEVIEW_CURSOR_FIFO 64
5977#define PINEVIEW_CURSOR_MAX_WM 0x3f
5978#define PINEVIEW_CURSOR_DFT_WM 0
5979#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5980
ceb04246 5981#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5982#define I965_CURSOR_FIFO 64
5983#define I965_CURSOR_MAX_WM 32
5984#define I965_CURSOR_DFT_WM 8
7f8a8569 5985
fae1267d 5986/* Watermark register definitions for SKL */
086f8e84
VS
5987#define _CUR_WM_A_0 0x70140
5988#define _CUR_WM_B_0 0x71140
5989#define _PLANE_WM_1_A_0 0x70240
5990#define _PLANE_WM_1_B_0 0x71240
5991#define _PLANE_WM_2_A_0 0x70340
5992#define _PLANE_WM_2_B_0 0x71340
5993#define _PLANE_WM_TRANS_1_A_0 0x70268
5994#define _PLANE_WM_TRANS_1_B_0 0x71268
5995#define _PLANE_WM_TRANS_2_A_0 0x70368
5996#define _PLANE_WM_TRANS_2_B_0 0x71368
5997#define _CUR_WM_TRANS_A_0 0x70168
5998#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5999#define PLANE_WM_EN (1 << 31)
6000#define PLANE_WM_LINES_SHIFT 14
6001#define PLANE_WM_LINES_MASK 0x1f
6002#define PLANE_WM_BLOCKS_MASK 0x3ff
6003
086f8e84 6004#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6005#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6006#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6007
086f8e84
VS
6008#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6009#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6010#define _PLANE_WM_BASE(pipe, plane) \
6011 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6012#define PLANE_WM(pipe, plane, level) \
f0f59a00 6013 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6014#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6015 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6016#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6017 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6018#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6019 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6020
7f8a8569 6021/* define the Watermark register on Ironlake */
f0f59a00 6022#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6023#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6024#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6025#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6026#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6027#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6028
f0f59a00
VS
6029#define WM0_PIPEB_ILK _MMIO(0x45104)
6030#define WM0_PIPEC_IVB _MMIO(0x45200)
6031#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6032#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6033#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6034#define WM1_LP_LATENCY_MASK (0x7f << 24)
6035#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6036#define WM1_LP_FBC_SHIFT 20
416f4727 6037#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6038#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6039#define WM1_LP_SR_SHIFT 8
1996d624 6040#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6041#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6042#define WM2_LP_EN (1 << 31)
f0f59a00 6043#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6044#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6045#define WM1S_LP_ILK _MMIO(0x45120)
6046#define WM2S_LP_IVB _MMIO(0x45124)
6047#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6048#define WM1S_LP_EN (1 << 31)
7f8a8569 6049
cca32e9a
PZ
6050#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6051 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6052 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6053
7f8a8569 6054/* Memory latency timer register */
f0f59a00 6055#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6056#define MLTR_WM1_SHIFT 0
6057#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6058/* the unit of memory self-refresh latency time is 0.5us */
6059#define ILK_SRLT_MASK 0x3f
6060
1398261a
YL
6061
6062/* the address where we get all kinds of latency value */
f0f59a00 6063#define SSKPD _MMIO(0x5d10)
1398261a
YL
6064#define SSKPD_WM_MASK 0x3f
6065#define SSKPD_WM0_SHIFT 0
6066#define SSKPD_WM1_SHIFT 8
6067#define SSKPD_WM2_SHIFT 16
6068#define SSKPD_WM3_SHIFT 24
6069
585fb111
JB
6070/*
6071 * The two pipe frame counter registers are not synchronized, so
6072 * reading a stable value is somewhat tricky. The following code
6073 * should work:
6074 *
6075 * do {
6076 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6077 * PIPE_FRAME_HIGH_SHIFT;
6078 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6079 * PIPE_FRAME_LOW_SHIFT);
6080 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6081 * PIPE_FRAME_HIGH_SHIFT);
6082 * } while (high1 != high2);
6083 * frame = (high1 << 8) | low1;
6084 */
25a2e2d0 6085#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6086#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6087#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6088#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6089#define PIPE_FRAME_LOW_MASK 0xff000000
6090#define PIPE_FRAME_LOW_SHIFT 24
6091#define PIPE_PIXEL_MASK 0x00ffffff
6092#define PIPE_PIXEL_SHIFT 0
9880b7a5 6093/* GM45+ just has to be different */
fd8f507c
VS
6094#define _PIPEA_FRMCOUNT_G4X 0x70040
6095#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6096#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6097#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6098
6099/* Cursor A & B regs */
5efb3e28 6100#define _CURACNTR 0x70080
14b60391
JB
6101/* Old style CUR*CNTR flags (desktop 8xx) */
6102#define CURSOR_ENABLE 0x80000000
6103#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6104#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6105#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6106#define CURSOR_FORMAT_SHIFT 24
6107#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6108#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6109#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6110#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6111#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6112#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6113/* New style CUR*CNTR flags */
b99b9ec1
VS
6114#define MCURSOR_MODE 0x27
6115#define MCURSOR_MODE_DISABLE 0x00
6116#define MCURSOR_MODE_128_32B_AX 0x02
6117#define MCURSOR_MODE_256_32B_AX 0x03
6118#define MCURSOR_MODE_64_32B_AX 0x07
6119#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6120#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6121#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6122#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6123#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6124#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6125#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6126#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6127#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6128#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6129#define _CURABASE 0x70084
6130#define _CURAPOS 0x70088
585fb111
JB
6131#define CURSOR_POS_MASK 0x007FF
6132#define CURSOR_POS_SIGN 0x8000
6133#define CURSOR_X_SHIFT 0
6134#define CURSOR_Y_SHIFT 16
024faac7
VS
6135#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6136#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6137#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6138#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6139#define _CURBCNTR 0x700c0
6140#define _CURBBASE 0x700c4
6141#define _CURBPOS 0x700c8
585fb111 6142
65a21cd6
JB
6143#define _CURBCNTR_IVB 0x71080
6144#define _CURBBASE_IVB 0x71084
6145#define _CURBPOS_IVB 0x71088
6146
f0f59a00 6147#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
6148 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
6149 dev_priv->info.display_mmio_offset)
6150
6151#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6152#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6153#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6154#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6155#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6156
5efb3e28
VS
6157#define CURSOR_A_OFFSET 0x70080
6158#define CURSOR_B_OFFSET 0x700c0
6159#define CHV_CURSOR_C_OFFSET 0x700e0
6160#define IVB_CURSOR_B_OFFSET 0x71080
6161#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6162
585fb111 6163/* Display A control */
a57c774a 6164#define _DSPACNTR 0x70180
5ee8ee86 6165#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6166#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6167#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6168#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6169#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6170#define DISPPLANE_YUV422 (0x0 << 26)
6171#define DISPPLANE_8BPP (0x2 << 26)
6172#define DISPPLANE_BGRA555 (0x3 << 26)
6173#define DISPPLANE_BGRX555 (0x4 << 26)
6174#define DISPPLANE_BGRX565 (0x5 << 26)
6175#define DISPPLANE_BGRX888 (0x6 << 26)
6176#define DISPPLANE_BGRA888 (0x7 << 26)
6177#define DISPPLANE_RGBX101010 (0x8 << 26)
6178#define DISPPLANE_RGBA101010 (0x9 << 26)
6179#define DISPPLANE_BGRX101010 (0xa << 26)
6180#define DISPPLANE_RGBX161616 (0xc << 26)
6181#define DISPPLANE_RGBX888 (0xe << 26)
6182#define DISPPLANE_RGBA888 (0xf << 26)
6183#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6184#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6185#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6186#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6187#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6188#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6189#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6190#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6191#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6192#define DISPPLANE_NO_LINE_DOUBLE 0
6193#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6194#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6195#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6196#define DISPPLANE_ROTATE_180 (1 << 15)
6197#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6198#define DISPPLANE_TILED (1 << 10)
6199#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6200#define _DSPAADDR 0x70184
6201#define _DSPASTRIDE 0x70188
6202#define _DSPAPOS 0x7018C /* reserved */
6203#define _DSPASIZE 0x70190
6204#define _DSPASURF 0x7019C /* 965+ only */
6205#define _DSPATILEOFF 0x701A4 /* 965+ only */
6206#define _DSPAOFFSET 0x701A4 /* HSW */
6207#define _DSPASURFLIVE 0x701AC
6208
f0f59a00
VS
6209#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6210#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6211#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6212#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6213#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6214#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6215#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6216#define DSPLINOFF(plane) DSPADDR(plane)
6217#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6218#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6219
c14b0485
VS
6220/* CHV pipe B blender and primary plane */
6221#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6222#define CHV_BLEND_LEGACY (0 << 30)
6223#define CHV_BLEND_ANDROID (1 << 30)
6224#define CHV_BLEND_MPO (2 << 30)
6225#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6226#define _CHV_CANVAS_A 0x60a04
6227#define _PRIMPOS_A 0x60a08
6228#define _PRIMSIZE_A 0x60a0c
6229#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6230#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6231
f0f59a00
VS
6232#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6233#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6234#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6235#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6236#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6237
446f2545
AR
6238/* Display/Sprite base address macros */
6239#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6240#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6241#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6242
85fa792b
VS
6243/*
6244 * VBIOS flags
6245 * gen2:
6246 * [00:06] alm,mgm
6247 * [10:16] all
6248 * [30:32] alm,mgm
6249 * gen3+:
6250 * [00:0f] all
6251 * [10:1f] all
6252 * [30:32] all
6253 */
f0f59a00
VS
6254#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6255#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6256#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6257#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6258
6259/* Pipe B */
5c969aa7
DL
6260#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6261#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6262#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6263#define _PIPEBFRAMEHIGH 0x71040
6264#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6265#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6266#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6267
585fb111
JB
6268
6269/* Display B control */
5c969aa7 6270#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6271#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6272#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6273#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6274#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6275#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6276#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6277#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6278#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6279#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6280#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6281#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6282#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6283
b840d907
JB
6284/* Sprite A control */
6285#define _DVSACNTR 0x72180
5ee8ee86
PZ
6286#define DVS_ENABLE (1 << 31)
6287#define DVS_GAMMA_ENABLE (1 << 30)
6288#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6289#define DVS_PIXFORMAT_MASK (3 << 25)
6290#define DVS_FORMAT_YUV422 (0 << 25)
6291#define DVS_FORMAT_RGBX101010 (1 << 25)
6292#define DVS_FORMAT_RGBX888 (2 << 25)
6293#define DVS_FORMAT_RGBX161616 (3 << 25)
6294#define DVS_PIPE_CSC_ENABLE (1 << 24)
6295#define DVS_SOURCE_KEY (1 << 22)
6296#define DVS_RGB_ORDER_XBGR (1 << 20)
6297#define DVS_YUV_FORMAT_BT709 (1 << 18)
6298#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6299#define DVS_YUV_ORDER_YUYV (0 << 16)
6300#define DVS_YUV_ORDER_UYVY (1 << 16)
6301#define DVS_YUV_ORDER_YVYU (2 << 16)
6302#define DVS_YUV_ORDER_VYUY (3 << 16)
6303#define DVS_ROTATE_180 (1 << 15)
6304#define DVS_DEST_KEY (1 << 2)
6305#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6306#define DVS_TILED (1 << 10)
b840d907
JB
6307#define _DVSALINOFF 0x72184
6308#define _DVSASTRIDE 0x72188
6309#define _DVSAPOS 0x7218c
6310#define _DVSASIZE 0x72190
6311#define _DVSAKEYVAL 0x72194
6312#define _DVSAKEYMSK 0x72198
6313#define _DVSASURF 0x7219c
6314#define _DVSAKEYMAXVAL 0x721a0
6315#define _DVSATILEOFF 0x721a4
6316#define _DVSASURFLIVE 0x721ac
6317#define _DVSASCALE 0x72204
5ee8ee86
PZ
6318#define DVS_SCALE_ENABLE (1 << 31)
6319#define DVS_FILTER_MASK (3 << 29)
6320#define DVS_FILTER_MEDIUM (0 << 29)
6321#define DVS_FILTER_ENHANCING (1 << 29)
6322#define DVS_FILTER_SOFTENING (2 << 29)
6323#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6324#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6325#define _DVSAGAMC 0x72300
6326
6327#define _DVSBCNTR 0x73180
6328#define _DVSBLINOFF 0x73184
6329#define _DVSBSTRIDE 0x73188
6330#define _DVSBPOS 0x7318c
6331#define _DVSBSIZE 0x73190
6332#define _DVSBKEYVAL 0x73194
6333#define _DVSBKEYMSK 0x73198
6334#define _DVSBSURF 0x7319c
6335#define _DVSBKEYMAXVAL 0x731a0
6336#define _DVSBTILEOFF 0x731a4
6337#define _DVSBSURFLIVE 0x731ac
6338#define _DVSBSCALE 0x73204
6339#define _DVSBGAMC 0x73300
6340
f0f59a00
VS
6341#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6342#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6343#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6344#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6345#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6346#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6347#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6348#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6349#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6350#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6351#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6352#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6353
6354#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6355#define SPRITE_ENABLE (1 << 31)
6356#define SPRITE_GAMMA_ENABLE (1 << 30)
6357#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6358#define SPRITE_PIXFORMAT_MASK (7 << 25)
6359#define SPRITE_FORMAT_YUV422 (0 << 25)
6360#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6361#define SPRITE_FORMAT_RGBX888 (2 << 25)
6362#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6363#define SPRITE_FORMAT_YUV444 (4 << 25)
6364#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6365#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6366#define SPRITE_SOURCE_KEY (1 << 22)
6367#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6368#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6369#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6370#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6371#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6372#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6373#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6374#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6375#define SPRITE_ROTATE_180 (1 << 15)
6376#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6377#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6378#define SPRITE_TILED (1 << 10)
6379#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6380#define _SPRA_LINOFF 0x70284
6381#define _SPRA_STRIDE 0x70288
6382#define _SPRA_POS 0x7028c
6383#define _SPRA_SIZE 0x70290
6384#define _SPRA_KEYVAL 0x70294
6385#define _SPRA_KEYMSK 0x70298
6386#define _SPRA_SURF 0x7029c
6387#define _SPRA_KEYMAX 0x702a0
6388#define _SPRA_TILEOFF 0x702a4
c54173a8 6389#define _SPRA_OFFSET 0x702a4
32ae46bf 6390#define _SPRA_SURFLIVE 0x702ac
b840d907 6391#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6392#define SPRITE_SCALE_ENABLE (1 << 31)
6393#define SPRITE_FILTER_MASK (3 << 29)
6394#define SPRITE_FILTER_MEDIUM (0 << 29)
6395#define SPRITE_FILTER_ENHANCING (1 << 29)
6396#define SPRITE_FILTER_SOFTENING (2 << 29)
6397#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6398#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6399#define _SPRA_GAMC 0x70400
6400
6401#define _SPRB_CTL 0x71280
6402#define _SPRB_LINOFF 0x71284
6403#define _SPRB_STRIDE 0x71288
6404#define _SPRB_POS 0x7128c
6405#define _SPRB_SIZE 0x71290
6406#define _SPRB_KEYVAL 0x71294
6407#define _SPRB_KEYMSK 0x71298
6408#define _SPRB_SURF 0x7129c
6409#define _SPRB_KEYMAX 0x712a0
6410#define _SPRB_TILEOFF 0x712a4
c54173a8 6411#define _SPRB_OFFSET 0x712a4
32ae46bf 6412#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6413#define _SPRB_SCALE 0x71304
6414#define _SPRB_GAMC 0x71400
6415
f0f59a00
VS
6416#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6417#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6418#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6419#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6420#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6421#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6422#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6423#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6424#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6425#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6426#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6427#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6428#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6429#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6430
921c3b67 6431#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6432#define SP_ENABLE (1 << 31)
6433#define SP_GAMMA_ENABLE (1 << 30)
6434#define SP_PIXFORMAT_MASK (0xf << 26)
6435#define SP_FORMAT_YUV422 (0 << 26)
6436#define SP_FORMAT_BGR565 (5 << 26)
6437#define SP_FORMAT_BGRX8888 (6 << 26)
6438#define SP_FORMAT_BGRA8888 (7 << 26)
6439#define SP_FORMAT_RGBX1010102 (8 << 26)
6440#define SP_FORMAT_RGBA1010102 (9 << 26)
6441#define SP_FORMAT_RGBX8888 (0xe << 26)
6442#define SP_FORMAT_RGBA8888 (0xf << 26)
6443#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6444#define SP_SOURCE_KEY (1 << 22)
6445#define SP_YUV_FORMAT_BT709 (1 << 18)
6446#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6447#define SP_YUV_ORDER_YUYV (0 << 16)
6448#define SP_YUV_ORDER_UYVY (1 << 16)
6449#define SP_YUV_ORDER_YVYU (2 << 16)
6450#define SP_YUV_ORDER_VYUY (3 << 16)
6451#define SP_ROTATE_180 (1 << 15)
6452#define SP_TILED (1 << 10)
6453#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6454#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6455#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6456#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6457#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6458#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6459#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6460#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6461#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6462#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6463#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6464#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6465#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6466#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6467#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6468#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6469#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6470#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6471#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6472
6473#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6474#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6475#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6476#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6477#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6478#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6479#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6480#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6481#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6482#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6483#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6484#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6485#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6486#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6487
83c04a62
VS
6488#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6489 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6490
6491#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6492#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6493#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6494#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6495#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6496#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6497#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6498#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6499#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6500#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6501#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6502#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6503#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6504#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6505
6ca2aeb2
VS
6506/*
6507 * CHV pipe B sprite CSC
6508 *
6509 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6510 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6511 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6512 */
83c04a62
VS
6513#define _MMIO_CHV_SPCSC(plane_id, reg) \
6514 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6515
6516#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6517#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6518#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6519#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6520#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6521
83c04a62
VS
6522#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6523#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6524#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6525#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6526#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6527#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6528#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6529
83c04a62
VS
6530#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6531#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6532#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6533#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6534#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6535
83c04a62
VS
6536#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6537#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6538#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6539#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6540#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6541
70d21f0e
DL
6542/* Skylake plane registers */
6543
6544#define _PLANE_CTL_1_A 0x70180
6545#define _PLANE_CTL_2_A 0x70280
6546#define _PLANE_CTL_3_A 0x70380
6547#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6548#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6549#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6550/*
6551 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6552 * expanded to include bit 23 as well. However, the shift-24 based values
6553 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6554 */
70d21f0e 6555#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6556#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6557#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6558#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6559#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6560#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6561#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6562#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6563#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6564#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6565#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6566#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6567#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6568#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6569#define PLANE_CTL_ORDER_BGRX (0 << 20)
6570#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6571#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6572#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6573#define PLANE_CTL_YUV422_YUYV (0 << 16)
6574#define PLANE_CTL_YUV422_UYVY (1 << 16)
6575#define PLANE_CTL_YUV422_YVYU (2 << 16)
6576#define PLANE_CTL_YUV422_VYUY (3 << 16)
70d21f0e
DL
6577#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6578#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6579#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6580#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6581#define PLANE_CTL_TILED_LINEAR (0 << 10)
6582#define PLANE_CTL_TILED_X (1 << 10)
6583#define PLANE_CTL_TILED_Y (4 << 10)
6584#define PLANE_CTL_TILED_YF (5 << 10)
6585#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6586#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6587#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6588#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6589#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6590#define PLANE_CTL_ROTATE_MASK 0x3
6591#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6592#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6593#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6594#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6595#define _PLANE_STRIDE_1_A 0x70188
6596#define _PLANE_STRIDE_2_A 0x70288
6597#define _PLANE_STRIDE_3_A 0x70388
6598#define _PLANE_POS_1_A 0x7018c
6599#define _PLANE_POS_2_A 0x7028c
6600#define _PLANE_POS_3_A 0x7038c
6601#define _PLANE_SIZE_1_A 0x70190
6602#define _PLANE_SIZE_2_A 0x70290
6603#define _PLANE_SIZE_3_A 0x70390
6604#define _PLANE_SURF_1_A 0x7019c
6605#define _PLANE_SURF_2_A 0x7029c
6606#define _PLANE_SURF_3_A 0x7039c
6607#define _PLANE_OFFSET_1_A 0x701a4
6608#define _PLANE_OFFSET_2_A 0x702a4
6609#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6610#define _PLANE_KEYVAL_1_A 0x70194
6611#define _PLANE_KEYVAL_2_A 0x70294
6612#define _PLANE_KEYMSK_1_A 0x70198
6613#define _PLANE_KEYMSK_2_A 0x70298
6614#define _PLANE_KEYMAX_1_A 0x701a0
6615#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6616#define _PLANE_AUX_DIST_1_A 0x701c0
6617#define _PLANE_AUX_DIST_2_A 0x702c0
6618#define _PLANE_AUX_OFFSET_1_A 0x701c4
6619#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6620#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6621#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6622#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6623#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6624#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6625#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6626#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6627#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6628#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6629#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6630#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6631#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6632#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6633#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6634#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6635#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6636#define _PLANE_BUF_CFG_1_A 0x7027c
6637#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6638#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6639#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6640
47f9ea8b 6641
70d21f0e
DL
6642#define _PLANE_CTL_1_B 0x71180
6643#define _PLANE_CTL_2_B 0x71280
6644#define _PLANE_CTL_3_B 0x71380
6645#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6646#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6647#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6648#define PLANE_CTL(pipe, plane) \
f0f59a00 6649 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6650
6651#define _PLANE_STRIDE_1_B 0x71188
6652#define _PLANE_STRIDE_2_B 0x71288
6653#define _PLANE_STRIDE_3_B 0x71388
6654#define _PLANE_STRIDE_1(pipe) \
6655 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6656#define _PLANE_STRIDE_2(pipe) \
6657 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6658#define _PLANE_STRIDE_3(pipe) \
6659 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6660#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6661 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6662
6663#define _PLANE_POS_1_B 0x7118c
6664#define _PLANE_POS_2_B 0x7128c
6665#define _PLANE_POS_3_B 0x7138c
6666#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6667#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6668#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6669#define PLANE_POS(pipe, plane) \
f0f59a00 6670 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6671
6672#define _PLANE_SIZE_1_B 0x71190
6673#define _PLANE_SIZE_2_B 0x71290
6674#define _PLANE_SIZE_3_B 0x71390
6675#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6676#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6677#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6678#define PLANE_SIZE(pipe, plane) \
f0f59a00 6679 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6680
6681#define _PLANE_SURF_1_B 0x7119c
6682#define _PLANE_SURF_2_B 0x7129c
6683#define _PLANE_SURF_3_B 0x7139c
6684#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6685#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6686#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6687#define PLANE_SURF(pipe, plane) \
f0f59a00 6688 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6689
6690#define _PLANE_OFFSET_1_B 0x711a4
6691#define _PLANE_OFFSET_2_B 0x712a4
6692#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6693#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6694#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6695 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6696
dc2a41b4
DL
6697#define _PLANE_KEYVAL_1_B 0x71194
6698#define _PLANE_KEYVAL_2_B 0x71294
6699#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6700#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6701#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6702 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6703
6704#define _PLANE_KEYMSK_1_B 0x71198
6705#define _PLANE_KEYMSK_2_B 0x71298
6706#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6707#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6708#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6709 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6710
6711#define _PLANE_KEYMAX_1_B 0x711a0
6712#define _PLANE_KEYMAX_2_B 0x712a0
6713#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6714#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6715#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6716 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6717
8211bd5b
DL
6718#define _PLANE_BUF_CFG_1_B 0x7127c
6719#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6720#define SKL_DDB_ENTRY_MASK 0x3FF
6721#define ICL_DDB_ENTRY_MASK 0x7FF
6722#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6723#define _PLANE_BUF_CFG_1(pipe) \
6724 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6725#define _PLANE_BUF_CFG_2(pipe) \
6726 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6727#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6728 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6729
2cd601c6
CK
6730#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6731#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6732#define _PLANE_NV12_BUF_CFG_1(pipe) \
6733 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6734#define _PLANE_NV12_BUF_CFG_2(pipe) \
6735 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6736#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6737 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6738
2e2adb05
VS
6739#define _PLANE_AUX_DIST_1_B 0x711c0
6740#define _PLANE_AUX_DIST_2_B 0x712c0
6741#define _PLANE_AUX_DIST_1(pipe) \
6742 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6743#define _PLANE_AUX_DIST_2(pipe) \
6744 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6745#define PLANE_AUX_DIST(pipe, plane) \
6746 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6747
6748#define _PLANE_AUX_OFFSET_1_B 0x711c4
6749#define _PLANE_AUX_OFFSET_2_B 0x712c4
6750#define _PLANE_AUX_OFFSET_1(pipe) \
6751 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6752#define _PLANE_AUX_OFFSET_2(pipe) \
6753 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6754#define PLANE_AUX_OFFSET(pipe, plane) \
6755 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6756
47f9ea8b
ACO
6757#define _PLANE_COLOR_CTL_1_B 0x711CC
6758#define _PLANE_COLOR_CTL_2_B 0x712CC
6759#define _PLANE_COLOR_CTL_3_B 0x713CC
6760#define _PLANE_COLOR_CTL_1(pipe) \
6761 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6762#define _PLANE_COLOR_CTL_2(pipe) \
6763 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6764#define PLANE_COLOR_CTL(pipe, plane) \
6765 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6766
6767#/* SKL new cursor registers */
8211bd5b
DL
6768#define _CUR_BUF_CFG_A 0x7017c
6769#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6770#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6771
585fb111 6772/* VBIOS regs */
f0f59a00 6773#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6774# define VGA_DISP_DISABLE (1 << 31)
6775# define VGA_2X_MODE (1 << 30)
6776# define VGA_PIPE_B_SELECT (1 << 29)
6777
f0f59a00 6778#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6779
f2b115e6 6780/* Ironlake */
b9055052 6781
f0f59a00 6782#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6783
f0f59a00 6784#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6785#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6786#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6787#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6788#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6789#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6790#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6791#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6792#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6793#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6794#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6795
6796/* refresh rate hardware control */
f0f59a00 6797#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6798#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6799#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6800
f0f59a00 6801#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6802#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6803#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6804#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6805#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6806#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6807#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6808
f0f59a00 6809#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6810# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6811# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6812
f0f59a00 6813#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6814# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6815
f0f59a00 6816#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6817#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6818#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6819#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6820
6821
a57c774a 6822#define _PIPEA_DATA_M1 0x60030
5eddb70b 6823#define PIPE_DATA_M1_OFFSET 0
a57c774a 6824#define _PIPEA_DATA_N1 0x60034
5eddb70b 6825#define PIPE_DATA_N1_OFFSET 0
b9055052 6826
a57c774a 6827#define _PIPEA_DATA_M2 0x60038
5eddb70b 6828#define PIPE_DATA_M2_OFFSET 0
a57c774a 6829#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6830#define PIPE_DATA_N2_OFFSET 0
b9055052 6831
a57c774a 6832#define _PIPEA_LINK_M1 0x60040
5eddb70b 6833#define PIPE_LINK_M1_OFFSET 0
a57c774a 6834#define _PIPEA_LINK_N1 0x60044
5eddb70b 6835#define PIPE_LINK_N1_OFFSET 0
b9055052 6836
a57c774a 6837#define _PIPEA_LINK_M2 0x60048
5eddb70b 6838#define PIPE_LINK_M2_OFFSET 0
a57c774a 6839#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6840#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6841
6842/* PIPEB timing regs are same start from 0x61000 */
6843
a57c774a
AK
6844#define _PIPEB_DATA_M1 0x61030
6845#define _PIPEB_DATA_N1 0x61034
6846#define _PIPEB_DATA_M2 0x61038
6847#define _PIPEB_DATA_N2 0x6103c
6848#define _PIPEB_LINK_M1 0x61040
6849#define _PIPEB_LINK_N1 0x61044
6850#define _PIPEB_LINK_M2 0x61048
6851#define _PIPEB_LINK_N2 0x6104c
6852
f0f59a00
VS
6853#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6854#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6855#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6856#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6857#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6858#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6859#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6860#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6861
6862/* CPU panel fitter */
9db4a9c7
JB
6863/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6864#define _PFA_CTL_1 0x68080
6865#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6866#define PF_ENABLE (1 << 31)
6867#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6868#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6869#define PF_FILTER_MASK (3 << 23)
6870#define PF_FILTER_PROGRAMMED (0 << 23)
6871#define PF_FILTER_MED_3x3 (1 << 23)
6872#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6873#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6874#define _PFA_WIN_SZ 0x68074
6875#define _PFB_WIN_SZ 0x68874
6876#define _PFA_WIN_POS 0x68070
6877#define _PFB_WIN_POS 0x68870
6878#define _PFA_VSCALE 0x68084
6879#define _PFB_VSCALE 0x68884
6880#define _PFA_HSCALE 0x68090
6881#define _PFB_HSCALE 0x68890
6882
f0f59a00
VS
6883#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6884#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6885#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6886#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6887#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6888
bd2e244f
JB
6889#define _PSA_CTL 0x68180
6890#define _PSB_CTL 0x68980
5ee8ee86 6891#define PS_ENABLE (1 << 31)
bd2e244f
JB
6892#define _PSA_WIN_SZ 0x68174
6893#define _PSB_WIN_SZ 0x68974
6894#define _PSA_WIN_POS 0x68170
6895#define _PSB_WIN_POS 0x68970
6896
f0f59a00
VS
6897#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6898#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6899#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6900
1c9a2d4a
CK
6901/*
6902 * Skylake scalers
6903 */
6904#define _PS_1A_CTRL 0x68180
6905#define _PS_2A_CTRL 0x68280
6906#define _PS_1B_CTRL 0x68980
6907#define _PS_2B_CTRL 0x68A80
6908#define _PS_1C_CTRL 0x69180
6909#define PS_SCALER_EN (1 << 31)
6910#define PS_SCALER_MODE_MASK (3 << 28)
6911#define PS_SCALER_MODE_DYN (0 << 28)
6912#define PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6913#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6914#define PS_SCALER_MODE_PLANAR (1 << 29)
1c9a2d4a 6915#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6916#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6917#define PS_FILTER_MASK (3 << 23)
6918#define PS_FILTER_MEDIUM (0 << 23)
6919#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6920#define PS_FILTER_BILINEAR (3 << 23)
6921#define PS_VERT3TAP (1 << 21)
6922#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6923#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6924#define PS_PWRUP_PROGRESS (1 << 17)
6925#define PS_V_FILTER_BYPASS (1 << 8)
6926#define PS_VADAPT_EN (1 << 7)
6927#define PS_VADAPT_MODE_MASK (3 << 5)
6928#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6929#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6930#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6931
6932#define _PS_PWR_GATE_1A 0x68160
6933#define _PS_PWR_GATE_2A 0x68260
6934#define _PS_PWR_GATE_1B 0x68960
6935#define _PS_PWR_GATE_2B 0x68A60
6936#define _PS_PWR_GATE_1C 0x69160
6937#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6938#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6939#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6940#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6941#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6942#define PS_PWR_GATE_SLPEN_8 0
6943#define PS_PWR_GATE_SLPEN_16 1
6944#define PS_PWR_GATE_SLPEN_24 2
6945#define PS_PWR_GATE_SLPEN_32 3
6946
6947#define _PS_WIN_POS_1A 0x68170
6948#define _PS_WIN_POS_2A 0x68270
6949#define _PS_WIN_POS_1B 0x68970
6950#define _PS_WIN_POS_2B 0x68A70
6951#define _PS_WIN_POS_1C 0x69170
6952
6953#define _PS_WIN_SZ_1A 0x68174
6954#define _PS_WIN_SZ_2A 0x68274
6955#define _PS_WIN_SZ_1B 0x68974
6956#define _PS_WIN_SZ_2B 0x68A74
6957#define _PS_WIN_SZ_1C 0x69174
6958
6959#define _PS_VSCALE_1A 0x68184
6960#define _PS_VSCALE_2A 0x68284
6961#define _PS_VSCALE_1B 0x68984
6962#define _PS_VSCALE_2B 0x68A84
6963#define _PS_VSCALE_1C 0x69184
6964
6965#define _PS_HSCALE_1A 0x68190
6966#define _PS_HSCALE_2A 0x68290
6967#define _PS_HSCALE_1B 0x68990
6968#define _PS_HSCALE_2B 0x68A90
6969#define _PS_HSCALE_1C 0x69190
6970
6971#define _PS_VPHASE_1A 0x68188
6972#define _PS_VPHASE_2A 0x68288
6973#define _PS_VPHASE_1B 0x68988
6974#define _PS_VPHASE_2B 0x68A88
6975#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6976#define PS_Y_PHASE(x) ((x) << 16)
6977#define PS_UV_RGB_PHASE(x) ((x) << 0)
6978#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6979#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
6980
6981#define _PS_HPHASE_1A 0x68194
6982#define _PS_HPHASE_2A 0x68294
6983#define _PS_HPHASE_1B 0x68994
6984#define _PS_HPHASE_2B 0x68A94
6985#define _PS_HPHASE_1C 0x69194
6986
6987#define _PS_ECC_STAT_1A 0x681D0
6988#define _PS_ECC_STAT_2A 0x682D0
6989#define _PS_ECC_STAT_1B 0x689D0
6990#define _PS_ECC_STAT_2B 0x68AD0
6991#define _PS_ECC_STAT_1C 0x691D0
6992
e67005e5 6993#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 6994#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6995 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6996 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6997#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6998 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6999 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7000#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7001 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7002 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7003#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7004 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7005 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7006#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7007 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7008 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7009#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7010 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7011 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7012#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7013 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7014 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7015#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7016 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7017 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7018#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7019 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7020 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7021
b9055052 7022/* legacy palette */
9db4a9c7
JB
7023#define _LGC_PALETTE_A 0x4a000
7024#define _LGC_PALETTE_B 0x4a800
f0f59a00 7025#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7026
42db64ef
PZ
7027#define _GAMMA_MODE_A 0x4a480
7028#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7029#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 7030#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
7031#define GAMMA_MODE_MODE_8BIT (0 << 0)
7032#define GAMMA_MODE_MODE_10BIT (1 << 0)
7033#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
7034#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7035
8337206d 7036/* DMC/CSR */
f0f59a00 7037#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7038#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7039#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7040#define CSR_SSP_BASE _MMIO(0x8F074)
7041#define CSR_HTP_SKL _MMIO(0x8F004)
7042#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7043#define CSR_LAST_WRITE_VALUE 0xc003b400
7044/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7045#define CSR_MMIO_START_RANGE 0x80000
7046#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7047#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7048#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7049#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7050
b9055052
ZW
7051/* interrupts */
7052#define DE_MASTER_IRQ_CONTROL (1 << 31)
7053#define DE_SPRITEB_FLIP_DONE (1 << 29)
7054#define DE_SPRITEA_FLIP_DONE (1 << 28)
7055#define DE_PLANEB_FLIP_DONE (1 << 27)
7056#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7057#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7058#define DE_PCU_EVENT (1 << 25)
7059#define DE_GTT_FAULT (1 << 24)
7060#define DE_POISON (1 << 23)
7061#define DE_PERFORM_COUNTER (1 << 22)
7062#define DE_PCH_EVENT (1 << 21)
7063#define DE_AUX_CHANNEL_A (1 << 20)
7064#define DE_DP_A_HOTPLUG (1 << 19)
7065#define DE_GSE (1 << 18)
7066#define DE_PIPEB_VBLANK (1 << 15)
7067#define DE_PIPEB_EVEN_FIELD (1 << 14)
7068#define DE_PIPEB_ODD_FIELD (1 << 13)
7069#define DE_PIPEB_LINE_COMPARE (1 << 12)
7070#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7071#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7072#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7073#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7074#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7075#define DE_PIPEA_EVEN_FIELD (1 << 6)
7076#define DE_PIPEA_ODD_FIELD (1 << 5)
7077#define DE_PIPEA_LINE_COMPARE (1 << 4)
7078#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7079#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7080#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7081#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7082#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7083
b1f14ad0 7084/* More Ivybridge lolz */
5ee8ee86
PZ
7085#define DE_ERR_INT_IVB (1 << 30)
7086#define DE_GSE_IVB (1 << 29)
7087#define DE_PCH_EVENT_IVB (1 << 28)
7088#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7089#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7090#define DE_EDP_PSR_INT_HSW (1 << 19)
7091#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7092#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7093#define DE_PIPEC_VBLANK_IVB (1 << 10)
7094#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7095#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7096#define DE_PIPEB_VBLANK_IVB (1 << 5)
7097#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7098#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7099#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7100#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7101#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7102
f0f59a00 7103#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7104#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7105
f0f59a00
VS
7106#define DEISR _MMIO(0x44000)
7107#define DEIMR _MMIO(0x44004)
7108#define DEIIR _MMIO(0x44008)
7109#define DEIER _MMIO(0x4400c)
b9055052 7110
f0f59a00
VS
7111#define GTISR _MMIO(0x44010)
7112#define GTIMR _MMIO(0x44014)
7113#define GTIIR _MMIO(0x44018)
7114#define GTIER _MMIO(0x4401c)
b9055052 7115
f0f59a00 7116#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7117#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7118#define GEN8_PCU_IRQ (1 << 30)
7119#define GEN8_DE_PCH_IRQ (1 << 23)
7120#define GEN8_DE_MISC_IRQ (1 << 22)
7121#define GEN8_DE_PORT_IRQ (1 << 20)
7122#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7123#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7124#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7125#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7126#define GEN8_GT_VECS_IRQ (1 << 6)
7127#define GEN8_GT_GUC_IRQ (1 << 5)
7128#define GEN8_GT_PM_IRQ (1 << 4)
7129#define GEN8_GT_VCS2_IRQ (1 << 3)
7130#define GEN8_GT_VCS1_IRQ (1 << 2)
7131#define GEN8_GT_BCS_IRQ (1 << 1)
7132#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7133
f0f59a00
VS
7134#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7135#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7136#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7137#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7138
5ee8ee86
PZ
7139#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7140#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7141#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7142#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7143#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7144#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7145#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7146#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7147#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7148
abd58f01 7149#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7150#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7151#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7152#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7153#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7154#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7155
f0f59a00
VS
7156#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7157#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7158#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7159#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7160#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7161#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7162#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7163#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7164#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7165#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7166#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7167#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7168#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7169#define GEN8_PIPE_VSYNC (1 << 1)
7170#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7171#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7172#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7173#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7174#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7175#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7176#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7177#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7178#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7179#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7180#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7181#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7182 (GEN8_PIPE_CURSOR_FAULT | \
7183 GEN8_PIPE_SPRITE_FAULT | \
7184 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7185#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7186 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7187 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7188 GEN9_PIPE_PLANE3_FAULT | \
7189 GEN9_PIPE_PLANE2_FAULT | \
7190 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7191
f0f59a00
VS
7192#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7193#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7194#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7195#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7196#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7197#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7198#define GEN9_AUX_CHANNEL_D (1 << 27)
7199#define GEN9_AUX_CHANNEL_C (1 << 26)
7200#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7201#define BXT_DE_PORT_HP_DDIC (1 << 5)
7202#define BXT_DE_PORT_HP_DDIB (1 << 4)
7203#define BXT_DE_PORT_HP_DDIA (1 << 3)
7204#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7205 BXT_DE_PORT_HP_DDIB | \
7206 BXT_DE_PORT_HP_DDIC)
7207#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7208#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7209#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7210
f0f59a00
VS
7211#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7212#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7213#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7214#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7215#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7216#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7217
f0f59a00
VS
7218#define GEN8_PCU_ISR _MMIO(0x444e0)
7219#define GEN8_PCU_IMR _MMIO(0x444e4)
7220#define GEN8_PCU_IIR _MMIO(0x444e8)
7221#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7222
df0d28c1
DP
7223#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7224#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7225#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7226#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7227#define GEN11_GU_MISC_GSE (1 << 27)
7228
a6358dda
TU
7229#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7230#define GEN11_MASTER_IRQ (1 << 31)
7231#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7232#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7233#define GEN11_DISPLAY_IRQ (1 << 16)
7234#define GEN11_GT_DW_IRQ(x) (1 << (x))
7235#define GEN11_GT_DW1_IRQ (1 << 1)
7236#define GEN11_GT_DW0_IRQ (1 << 0)
7237
7238#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7239#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7240#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7241#define GEN11_DE_PCH_IRQ (1 << 23)
7242#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7243#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7244#define GEN11_DE_PORT_IRQ (1 << 20)
7245#define GEN11_DE_PIPE_C (1 << 18)
7246#define GEN11_DE_PIPE_B (1 << 17)
7247#define GEN11_DE_PIPE_A (1 << 16)
7248
121e758e
DP
7249#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7250#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7251#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7252#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7253#define GEN11_TC4_HOTPLUG (1 << 19)
7254#define GEN11_TC3_HOTPLUG (1 << 18)
7255#define GEN11_TC2_HOTPLUG (1 << 17)
7256#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7257#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7258#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7259 GEN11_TC3_HOTPLUG | \
7260 GEN11_TC2_HOTPLUG | \
7261 GEN11_TC1_HOTPLUG)
b796b971
DP
7262#define GEN11_TBT4_HOTPLUG (1 << 3)
7263#define GEN11_TBT3_HOTPLUG (1 << 2)
7264#define GEN11_TBT2_HOTPLUG (1 << 1)
7265#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7266#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7267#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7268 GEN11_TBT3_HOTPLUG | \
7269 GEN11_TBT2_HOTPLUG | \
7270 GEN11_TBT1_HOTPLUG)
7271
7272#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7273#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7274#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7275#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7276#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7277#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7278
a6358dda
TU
7279#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7280#define GEN11_CSME (31)
7281#define GEN11_GUNIT (28)
7282#define GEN11_GUC (25)
7283#define GEN11_WDPERF (20)
7284#define GEN11_KCR (19)
7285#define GEN11_GTPM (16)
7286#define GEN11_BCS (15)
7287#define GEN11_RCS0 (0)
7288
7289#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7290#define GEN11_VECS(x) (31 - (x))
7291#define GEN11_VCS(x) (x)
7292
9e8789ec 7293#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7294
7295#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7296#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7297#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7298#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7299#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7300#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7301
9e8789ec 7302#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7303
7304#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7305#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7306
9e8789ec 7307#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7308
7309#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7310#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7311#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7312#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7313#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7314#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7315
7316#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7317#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7318#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7319#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7320#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7321#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7322#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7323#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7324#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7325
f0f59a00 7326#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7327/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7328#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7329#define ILK_DPARB_GATE (1 << 22)
7330#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7331#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7332#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7333#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7334#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7335#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7336#define ILK_HDCP_DISABLE (1 << 25)
7337#define ILK_eDP_A_DISABLE (1 << 24)
7338#define HSW_CDCLK_LIMIT (1 << 24)
7339#define ILK_DESKTOP (1 << 23)
231e54f6 7340
f0f59a00 7341#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7342#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7343#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7344#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7345#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7346#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7347
f0f59a00 7348#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7349# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7350# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7351
f0f59a00 7352#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7353#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7354#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7355#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7356#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7357
17e0adf0
MK
7358#define CHICKEN_PAR2_1 _MMIO(0x42090)
7359#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7360
f4f4b59b 7361#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7362#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7363#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7364#define GLK_CL1_PWR_DOWN (1 << 11)
7365#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7366
5654a162
PP
7367#define CHICKEN_MISC_4 _MMIO(0x4208c)
7368#define FBC_STRIDE_OVERRIDE (1 << 13)
7369#define FBC_STRIDE_MASK 0x1FFF
7370
fe4ab3ce
BW
7371#define _CHICKEN_PIPESL_1_A 0x420b0
7372#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7373#define HSW_FBCQ_DIS (1 << 22)
7374#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7375#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7376
d86f0482
NV
7377#define CHICKEN_TRANS_A 0x420c0
7378#define CHICKEN_TRANS_B 0x420c4
7379#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7380#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7381#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7382#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7383#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7384#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7385#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7386#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7387
f0f59a00 7388#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7389#define DISP_FBC_MEMORY_WAKE (1 << 31)
7390#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7391#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7392#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7393#define DISP_DATA_PARTITION_5_6 (1 << 6)
7394#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7395#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7396#define DBUF_CTL_S1 _MMIO(0x45008)
7397#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7398#define DBUF_POWER_REQUEST (1 << 31)
7399#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7400#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7401#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7402#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7403#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7404#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7405
590e8ff0 7406#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7407#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7408#define MASK_WAKEMEM (1 << 13)
7409#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7410
f0f59a00 7411#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7412#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7413#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7414#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7415#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7416#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7417#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7418#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7419#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7420
186a277e
PZ
7421#define SKL_DSSM _MMIO(0x51004)
7422#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7423#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7424#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7425#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7426#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7427
a78536e7 7428#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7429#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7430
f0f59a00 7431#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7432#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7433#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7434
2c8580e4 7435#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7436#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7437#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7438#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7439#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7440#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7441#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7442#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7443#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7444
e4e0c058 7445/* GEN7 chicken */
f0f59a00 7446#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7447 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7448 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7449
7450#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7451 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7452 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7453 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7454 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7455
7456#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7457 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7458
f0f59a00 7459#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7460# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7461# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7462
f0f59a00 7463#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7464#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7465
ab062639 7466#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7467#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7468
f0f59a00 7469#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7470#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7471
f0f59a00 7472#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7473/*
7474 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7475 * Using the formula in BSpec leads to a hang, while the formula here works
7476 * fine and matches the formulas for all other platforms. A BSpec change
7477 * request has been filed to clarify this.
7478 */
36579cb6
ID
7479#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7480#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7481#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7482
f0f59a00 7483#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7484#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7485#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7486#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7487#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7488
f0f59a00 7489#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7490#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7491#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7492#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7493
f0f59a00 7494#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7495#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7496
f0f59a00 7497#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7498#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7499#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7500#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7501
63801f21 7502/* GEN8 chicken */
f0f59a00 7503#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7504#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7505#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7506#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7507#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7508#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7509#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7510#define HDC_FORCE_NON_COHERENT (1 << 4)
7511#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7512
3669ab61
AS
7513#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7514
38a39a7b 7515/* GEN9 chicken */
f0f59a00 7516#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7517#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7518
0c79f9cb
MT
7519#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7520#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7521
db099c8f 7522/* WaCatErrorRejectionIssue */
f0f59a00 7523#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7524#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7525
f0f59a00 7526#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7527#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7528
f0f59a00 7529#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7530#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7531
e16a3750
VK
7532/*GEN11 chicken */
7533#define _PIPEA_CHICKEN 0x70038
7534#define _PIPEB_CHICKEN 0x71038
7535#define _PIPEC_CHICKEN 0x72038
7536#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7537#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7538 _PIPEB_CHICKEN)
7539
b9055052
ZW
7540/* PCH */
7541
23e81d69 7542/* south display engine interrupt: IBX */
776ad806
JB
7543#define SDE_AUDIO_POWER_D (1 << 27)
7544#define SDE_AUDIO_POWER_C (1 << 26)
7545#define SDE_AUDIO_POWER_B (1 << 25)
7546#define SDE_AUDIO_POWER_SHIFT (25)
7547#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7548#define SDE_GMBUS (1 << 24)
7549#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7550#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7551#define SDE_AUDIO_HDCP_MASK (3 << 22)
7552#define SDE_AUDIO_TRANSB (1 << 21)
7553#define SDE_AUDIO_TRANSA (1 << 20)
7554#define SDE_AUDIO_TRANS_MASK (3 << 20)
7555#define SDE_POISON (1 << 19)
7556/* 18 reserved */
7557#define SDE_FDI_RXB (1 << 17)
7558#define SDE_FDI_RXA (1 << 16)
7559#define SDE_FDI_MASK (3 << 16)
7560#define SDE_AUXD (1 << 15)
7561#define SDE_AUXC (1 << 14)
7562#define SDE_AUXB (1 << 13)
7563#define SDE_AUX_MASK (7 << 13)
7564/* 12 reserved */
b9055052
ZW
7565#define SDE_CRT_HOTPLUG (1 << 11)
7566#define SDE_PORTD_HOTPLUG (1 << 10)
7567#define SDE_PORTC_HOTPLUG (1 << 9)
7568#define SDE_PORTB_HOTPLUG (1 << 8)
7569#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7570#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7571 SDE_SDVOB_HOTPLUG | \
7572 SDE_PORTB_HOTPLUG | \
7573 SDE_PORTC_HOTPLUG | \
7574 SDE_PORTD_HOTPLUG)
776ad806
JB
7575#define SDE_TRANSB_CRC_DONE (1 << 5)
7576#define SDE_TRANSB_CRC_ERR (1 << 4)
7577#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7578#define SDE_TRANSA_CRC_DONE (1 << 2)
7579#define SDE_TRANSA_CRC_ERR (1 << 1)
7580#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7581#define SDE_TRANS_MASK (0x3f)
23e81d69 7582
31604222 7583/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7584#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7585#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7586#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7587#define SDE_AUDIO_POWER_SHIFT_CPT 29
7588#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7589#define SDE_AUXD_CPT (1 << 27)
7590#define SDE_AUXC_CPT (1 << 26)
7591#define SDE_AUXB_CPT (1 << 25)
7592#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7593#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7594#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7595#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7596#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7597#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7598#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7599#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7600#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7601 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7602 SDE_PORTD_HOTPLUG_CPT | \
7603 SDE_PORTC_HOTPLUG_CPT | \
7604 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7605#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7606 SDE_PORTD_HOTPLUG_CPT | \
7607 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7608 SDE_PORTB_HOTPLUG_CPT | \
7609 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7610#define SDE_GMBUS_CPT (1 << 17)
8664281b 7611#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7612#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7613#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7614#define SDE_FDI_RXC_CPT (1 << 8)
7615#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7616#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7617#define SDE_FDI_RXB_CPT (1 << 4)
7618#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7619#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7620#define SDE_FDI_RXA_CPT (1 << 0)
7621#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7622 SDE_AUDIO_CP_REQ_B_CPT | \
7623 SDE_AUDIO_CP_REQ_A_CPT)
7624#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7625 SDE_AUDIO_CP_CHG_B_CPT | \
7626 SDE_AUDIO_CP_CHG_A_CPT)
7627#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7628 SDE_FDI_RXB_CPT | \
7629 SDE_FDI_RXA_CPT)
b9055052 7630
31604222
AS
7631/* south display engine interrupt: ICP */
7632#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7633#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7634#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7635#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7636#define SDE_GMBUS_ICP (1 << 23)
7637#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7638#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7639#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7640#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7641#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7642 SDE_DDIA_HOTPLUG_ICP)
7643#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7644 SDE_TC3_HOTPLUG_ICP | \
7645 SDE_TC2_HOTPLUG_ICP | \
7646 SDE_TC1_HOTPLUG_ICP)
7647
f0f59a00
VS
7648#define SDEISR _MMIO(0xc4000)
7649#define SDEIMR _MMIO(0xc4004)
7650#define SDEIIR _MMIO(0xc4008)
7651#define SDEIER _MMIO(0xc400c)
b9055052 7652
f0f59a00 7653#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7654#define SERR_INT_POISON (1 << 31)
7655#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7656
b9055052 7657/* digital port hotplug */
f0f59a00 7658#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7659#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7660#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7661#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7662#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7663#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7664#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7665#define PORTD_HOTPLUG_ENABLE (1 << 20)
7666#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7667#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7668#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7669#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7670#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7671#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7672#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7673#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7674#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7675#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7676#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7677#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7678#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7679#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7680#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7681#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7682#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7683#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7684#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7685#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7686#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7687#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7688#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7689#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7690#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7691#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7692#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7693#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7694#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7695#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7696#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7697#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7698 BXT_DDIB_HPD_INVERT | \
7699 BXT_DDIC_HPD_INVERT)
b9055052 7700
f0f59a00 7701#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7702#define PORTE_HOTPLUG_ENABLE (1 << 4)
7703#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7704#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7705#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7706#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7707
31604222
AS
7708/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7709 * functionality covered in PCH_PORT_HOTPLUG is split into
7710 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7711 */
7712
7713#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7714#define ICP_DDIB_HPD_ENABLE (1 << 7)
7715#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7716#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7717#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7718#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7719#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7720#define ICP_DDIA_HPD_ENABLE (1 << 3)
7721#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7722#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7723#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7724#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7725#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7726
7727#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7728#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7729/* Icelake DSC Rate Control Range Parameter Registers */
7730#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7731#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7732#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7733#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7734#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7735#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7736#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7737#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7738#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7739#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7740#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7741#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7742#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7743 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7744 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7745#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7746 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7747 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7748#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7749 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7750 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7751#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7752 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7753 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7754#define RC_BPG_OFFSET_SHIFT 10
7755#define RC_MAX_QP_SHIFT 5
7756#define RC_MIN_QP_SHIFT 0
7757
7758#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7759#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7760#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7761#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7762#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7763#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7764#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7765#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7766#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7767#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7768#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7769#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7770#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7771 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7772 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7773#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7774 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7775 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7776#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7777 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7778 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7779#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7780 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7781 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7782
7783#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7784#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7785#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7786#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7787#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7788#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7789#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7790#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7791#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7792#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7793#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7794#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7795#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7796 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7797 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7798#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7799 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7800 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7801#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7802 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7803 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7804#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7805 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7806 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7807
7808#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7809#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7810#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7811#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7812#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7813#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7814#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7815#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7816#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7817#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7818#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7819#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7820#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7821 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7822 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7823#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7824 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7825 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7826#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7827 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7828 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7829#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7830 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7831 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7832
31604222
AS
7833#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7834#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7835
f0f59a00
VS
7836#define PCH_GPIOA _MMIO(0xc5010)
7837#define PCH_GPIOB _MMIO(0xc5014)
7838#define PCH_GPIOC _MMIO(0xc5018)
7839#define PCH_GPIOD _MMIO(0xc501c)
7840#define PCH_GPIOE _MMIO(0xc5020)
7841#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7842
f0f59a00
VS
7843#define PCH_GMBUS0 _MMIO(0xc5100)
7844#define PCH_GMBUS1 _MMIO(0xc5104)
7845#define PCH_GMBUS2 _MMIO(0xc5108)
7846#define PCH_GMBUS3 _MMIO(0xc510c)
7847#define PCH_GMBUS4 _MMIO(0xc5110)
7848#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7849
9db4a9c7
JB
7850#define _PCH_DPLL_A 0xc6014
7851#define _PCH_DPLL_B 0xc6018
9e8789ec 7852#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7853
9db4a9c7 7854#define _PCH_FPA0 0xc6040
5ee8ee86 7855#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7856#define _PCH_FPA1 0xc6044
7857#define _PCH_FPB0 0xc6048
7858#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7859#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7860#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7861
f0f59a00 7862#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7863
f0f59a00 7864#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7865#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7866#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7867#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7868#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7869#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7870#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7871#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7872#define DREF_SSC_SOURCE_MASK (3 << 11)
7873#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7874#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7875#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7876#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7877#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7878#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7879#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7880#define DREF_SSC4_DOWNSPREAD (0 << 6)
7881#define DREF_SSC4_CENTERSPREAD (1 << 6)
7882#define DREF_SSC1_DISABLE (0 << 1)
7883#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7884#define DREF_SSC4_DISABLE (0)
7885#define DREF_SSC4_ENABLE (1)
7886
f0f59a00 7887#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7888#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7889#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7890#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7891#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7892#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7893#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7894#define CNP_RAWCLK_DIV(div) ((div) << 16)
7895#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7896#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7897#define ICP_RAWCLK_DEN(den) ((den) << 26)
7898#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7899
f0f59a00 7900#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7901
f0f59a00
VS
7902#define PCH_SSC4_PARMS _MMIO(0xc6210)
7903#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7904
f0f59a00 7905#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7906#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7907#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7908#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7909
b9055052
ZW
7910/* transcoder */
7911
275f01b2
DV
7912#define _PCH_TRANS_HTOTAL_A 0xe0000
7913#define TRANS_HTOTAL_SHIFT 16
7914#define TRANS_HACTIVE_SHIFT 0
7915#define _PCH_TRANS_HBLANK_A 0xe0004
7916#define TRANS_HBLANK_END_SHIFT 16
7917#define TRANS_HBLANK_START_SHIFT 0
7918#define _PCH_TRANS_HSYNC_A 0xe0008
7919#define TRANS_HSYNC_END_SHIFT 16
7920#define TRANS_HSYNC_START_SHIFT 0
7921#define _PCH_TRANS_VTOTAL_A 0xe000c
7922#define TRANS_VTOTAL_SHIFT 16
7923#define TRANS_VACTIVE_SHIFT 0
7924#define _PCH_TRANS_VBLANK_A 0xe0010
7925#define TRANS_VBLANK_END_SHIFT 16
7926#define TRANS_VBLANK_START_SHIFT 0
7927#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7928#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7929#define TRANS_VSYNC_START_SHIFT 0
7930#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7931
e3b95f1e
DV
7932#define _PCH_TRANSA_DATA_M1 0xe0030
7933#define _PCH_TRANSA_DATA_N1 0xe0034
7934#define _PCH_TRANSA_DATA_M2 0xe0038
7935#define _PCH_TRANSA_DATA_N2 0xe003c
7936#define _PCH_TRANSA_LINK_M1 0xe0040
7937#define _PCH_TRANSA_LINK_N1 0xe0044
7938#define _PCH_TRANSA_LINK_M2 0xe0048
7939#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7940
2dcbc34d 7941/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7942#define _VIDEO_DIP_CTL_A 0xe0200
7943#define _VIDEO_DIP_DATA_A 0xe0208
7944#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7945#define GCP_COLOR_INDICATION (1 << 2)
7946#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7947#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7948
7949#define _VIDEO_DIP_CTL_B 0xe1200
7950#define _VIDEO_DIP_DATA_B 0xe1208
7951#define _VIDEO_DIP_GCP_B 0xe1210
7952
f0f59a00
VS
7953#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7954#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7955#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7956
2dcbc34d 7957/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7958#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7959#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7960#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7961
086f8e84
VS
7962#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7963#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7964#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7965
086f8e84
VS
7966#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7967#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7968#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7969
90b107c8 7970#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7971 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7972 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7973#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7974 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7975 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7976#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7977 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7978 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7979
8c5f5f7c 7980/* Haswell DIP controls */
f0f59a00 7981
086f8e84
VS
7982#define _HSW_VIDEO_DIP_CTL_A 0x60200
7983#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7984#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7985#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7986#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7987#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7988#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7989#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7990#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7991#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7992#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7993#define _HSW_VIDEO_DIP_GCP_A 0x60210
7994
7995#define _HSW_VIDEO_DIP_CTL_B 0x61200
7996#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7997#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7998#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7999#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8000#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8001#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8002#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8003#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8004#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8005#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8006#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8007
7af2be6d
AS
8008/* Icelake PPS_DATA and _ECC DIP Registers.
8009 * These are available for transcoders B,C and eDP.
8010 * Adding the _A so as to reuse the _MMIO_TRANS2
8011 * definition, with which it offsets to the right location.
8012 */
8013
8014#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8015#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8016#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8017#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8018
f0f59a00
VS
8019#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8020#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8021#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8022#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8023#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8024#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8025#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8026#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8027
8028#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8029#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8030#define _HSW_STEREO_3D_CTL_B 0x71020
8031
8032#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8033
275f01b2
DV
8034#define _PCH_TRANS_HTOTAL_B 0xe1000
8035#define _PCH_TRANS_HBLANK_B 0xe1004
8036#define _PCH_TRANS_HSYNC_B 0xe1008
8037#define _PCH_TRANS_VTOTAL_B 0xe100c
8038#define _PCH_TRANS_VBLANK_B 0xe1010
8039#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8040#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8041
f0f59a00
VS
8042#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8043#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8044#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8045#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8046#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8047#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8048#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8049
e3b95f1e
DV
8050#define _PCH_TRANSB_DATA_M1 0xe1030
8051#define _PCH_TRANSB_DATA_N1 0xe1034
8052#define _PCH_TRANSB_DATA_M2 0xe1038
8053#define _PCH_TRANSB_DATA_N2 0xe103c
8054#define _PCH_TRANSB_LINK_M1 0xe1040
8055#define _PCH_TRANSB_LINK_N1 0xe1044
8056#define _PCH_TRANSB_LINK_M2 0xe1048
8057#define _PCH_TRANSB_LINK_N2 0xe104c
8058
f0f59a00
VS
8059#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8060#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8061#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8062#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8063#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8064#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8065#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8066#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8067
ab9412ba
DV
8068#define _PCH_TRANSACONF 0xf0008
8069#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8070#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8071#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8072#define TRANS_DISABLE (0 << 31)
8073#define TRANS_ENABLE (1 << 31)
8074#define TRANS_STATE_MASK (1 << 30)
8075#define TRANS_STATE_DISABLE (0 << 30)
8076#define TRANS_STATE_ENABLE (1 << 30)
8077#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8078#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8079#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8080#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8081#define TRANS_INTERLACE_MASK (7 << 21)
8082#define TRANS_PROGRESSIVE (0 << 21)
8083#define TRANS_INTERLACED (3 << 21)
8084#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8085#define TRANS_8BPC (0 << 5)
8086#define TRANS_10BPC (1 << 5)
8087#define TRANS_6BPC (2 << 5)
8088#define TRANS_12BPC (3 << 5)
b9055052 8089
ce40141f
DV
8090#define _TRANSA_CHICKEN1 0xf0060
8091#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8092#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8093#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8094#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8095#define _TRANSA_CHICKEN2 0xf0064
8096#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8097#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8098#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8099#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8100#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8101#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8102#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8103
f0f59a00 8104#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8105#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8106#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8107#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8108#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8109#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8110#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8111#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8112#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8113#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8114#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8115#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8116#define LPT_PWM_GRANULARITY (1 << 5)
8117#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8118
f0f59a00
VS
8119#define _FDI_RXA_CHICKEN 0xc200c
8120#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8121#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8122#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8123#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8124
f0f59a00 8125#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8126#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8127#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8128#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8129#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8130#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8131#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8132
b9055052 8133/* CPU: FDI_TX */
f0f59a00
VS
8134#define _FDI_TXA_CTL 0x60100
8135#define _FDI_TXB_CTL 0x61100
8136#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8137#define FDI_TX_DISABLE (0 << 31)
8138#define FDI_TX_ENABLE (1 << 31)
8139#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8140#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8141#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8142#define FDI_LINK_TRAIN_NONE (3 << 28)
8143#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8144#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8145#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8146#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8147#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8148#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8149#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8150#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8151/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8152 SNB has different settings. */
8153/* SNB A-stepping */
5ee8ee86
PZ
8154#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8155#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8156#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8157#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8158/* SNB B-stepping */
5ee8ee86
PZ
8159#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8160#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8161#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8162#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8163#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8164#define FDI_DP_PORT_WIDTH_SHIFT 19
8165#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8166#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8167#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8168/* Ironlake: hardwired to 1 */
5ee8ee86 8169#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8170
8171/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8172#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8173#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8174#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8175#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8176
b9055052 8177/* both Tx and Rx */
5ee8ee86
PZ
8178#define FDI_COMPOSITE_SYNC (1 << 11)
8179#define FDI_LINK_TRAIN_AUTO (1 << 10)
8180#define FDI_SCRAMBLING_ENABLE (0 << 7)
8181#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8182
8183/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8184#define _FDI_RXA_CTL 0xf000c
8185#define _FDI_RXB_CTL 0xf100c
f0f59a00 8186#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8187#define FDI_RX_ENABLE (1 << 31)
b9055052 8188/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8189#define FDI_FS_ERRC_ENABLE (1 << 27)
8190#define FDI_FE_ERRC_ENABLE (1 << 26)
8191#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8192#define FDI_8BPC (0 << 16)
8193#define FDI_10BPC (1 << 16)
8194#define FDI_6BPC (2 << 16)
8195#define FDI_12BPC (3 << 16)
8196#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8197#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8198#define FDI_RX_PLL_ENABLE (1 << 13)
8199#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8200#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8201#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8202#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8203#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8204#define FDI_PCDCLK (1 << 4)
8db9d77b 8205/* CPT */
5ee8ee86
PZ
8206#define FDI_AUTO_TRAINING (1 << 10)
8207#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8208#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8209#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8210#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8211#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8212
04945641
PZ
8213#define _FDI_RXA_MISC 0xf0010
8214#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8215#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8216#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8217#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8218#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8219#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8220#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8221#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8222#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8223
f0f59a00
VS
8224#define _FDI_RXA_TUSIZE1 0xf0030
8225#define _FDI_RXA_TUSIZE2 0xf0038
8226#define _FDI_RXB_TUSIZE1 0xf1030
8227#define _FDI_RXB_TUSIZE2 0xf1038
8228#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8229#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8230
8231/* FDI_RX interrupt register format */
5ee8ee86
PZ
8232#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8233#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8234#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8235#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8236#define FDI_RX_FS_CODE_ERR (1 << 6)
8237#define FDI_RX_FE_CODE_ERR (1 << 5)
8238#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8239#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8240#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8241#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8242#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8243
f0f59a00
VS
8244#define _FDI_RXA_IIR 0xf0014
8245#define _FDI_RXA_IMR 0xf0018
8246#define _FDI_RXB_IIR 0xf1014
8247#define _FDI_RXB_IMR 0xf1018
8248#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8249#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8250
f0f59a00
VS
8251#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8252#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8253
f0f59a00 8254#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8255#define LVDS_DETECTED (1 << 1)
8256
f0f59a00
VS
8257#define _PCH_DP_B 0xe4100
8258#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8259#define _PCH_DPB_AUX_CH_CTL 0xe4110
8260#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8261#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8262#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8263#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8264#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8265
f0f59a00
VS
8266#define _PCH_DP_C 0xe4200
8267#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8268#define _PCH_DPC_AUX_CH_CTL 0xe4210
8269#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8270#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8271#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8272#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8273#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8274
f0f59a00
VS
8275#define _PCH_DP_D 0xe4300
8276#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8277#define _PCH_DPD_AUX_CH_CTL 0xe4310
8278#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8279#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8280#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8281#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8282#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8283
bdabdb63
VS
8284#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8285#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8286
8db9d77b 8287/* CPT */
086f8e84
VS
8288#define _TRANS_DP_CTL_A 0xe0300
8289#define _TRANS_DP_CTL_B 0xe1300
8290#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8291#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8292#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8293#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8294#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8295#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8296#define TRANS_DP_AUDIO_ONLY (1 << 26)
8297#define TRANS_DP_ENH_FRAMING (1 << 18)
8298#define TRANS_DP_8BPC (0 << 9)
8299#define TRANS_DP_10BPC (1 << 9)
8300#define TRANS_DP_6BPC (2 << 9)
8301#define TRANS_DP_12BPC (3 << 9)
8302#define TRANS_DP_BPC_MASK (3 << 9)
8303#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8304#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8305#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8306#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8307#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8308
8309/* SNB eDP training params */
8310/* SNB A-stepping */
5ee8ee86
PZ
8311#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8312#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8313#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8314#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8315/* SNB B-stepping */
5ee8ee86
PZ
8316#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8317#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8318#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8319#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8320#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8321#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8322
1a2eb460 8323/* IVB */
5ee8ee86
PZ
8324#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8325#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8326#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8327#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8328#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8329#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8330#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8331
8332/* legacy values */
5ee8ee86
PZ
8333#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8334#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8335#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8336#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8337#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8338
5ee8ee86 8339#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8340
f0f59a00 8341#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8342
274008e8
SAK
8343#define RC6_LOCATION _MMIO(0xD40)
8344#define RC6_CTX_IN_DRAM (1 << 0)
8345#define RC6_CTX_BASE _MMIO(0xD48)
8346#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8347#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8348#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8349#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8350#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8351#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8352#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8353#define FORCEWAKE _MMIO(0xA18C)
8354#define FORCEWAKE_VLV _MMIO(0x1300b0)
8355#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8356#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8357#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8358#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8359#define FORCEWAKE_ACK _MMIO(0x130090)
8360#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8361#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8362#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8363#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8364
f0f59a00 8365#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8366#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8367#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8368#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8369#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8370#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8371#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8372#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8373#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8374#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8375#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8376#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8377#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8378#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8379#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8380#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8381#define FORCEWAKE_KERNEL BIT(0)
8382#define FORCEWAKE_USER BIT(1)
8383#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8384#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8385#define ECOBUS _MMIO(0xa180)
5ee8ee86 8386#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8387#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8388#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8389#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8390#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8391
f0f59a00 8392#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8393#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8394#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8395#define GT_FIFO_SBDROPERR (1 << 6)
8396#define GT_FIFO_BLOBDROPERR (1 << 5)
8397#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8398#define GT_FIFO_DROPERR (1 << 3)
8399#define GT_FIFO_OVFERR (1 << 2)
8400#define GT_FIFO_IAWRERR (1 << 1)
8401#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8402
f0f59a00 8403#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8404#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8405#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8406#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8407#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8408
f0f59a00 8409#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8410#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8411#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8412#define EDRAM_ENABLED 0x1
c02e85a0
MK
8413#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8414#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8415#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8416
f0f59a00 8417#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8418# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8419# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8420# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8421# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8422
f0f59a00 8423#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8424# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8425# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8426# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8427# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8428# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8429# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8430
f0f59a00 8431#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8432# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8433
f0f59a00 8434#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8435#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8436#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8437
f0f59a00
VS
8438#define GEN6_RCGCTL1 _MMIO(0x9410)
8439#define GEN6_RCGCTL2 _MMIO(0x9414)
8440#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8441
f0f59a00 8442#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8443#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8444#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8445#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8446
f0f59a00
VS
8447#define GEN6_GFXPAUSE _MMIO(0xA000)
8448#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8449#define GEN6_TURBO_DISABLE (1 << 31)
8450#define GEN6_FREQUENCY(x) ((x) << 25)
8451#define HSW_FREQUENCY(x) ((x) << 24)
8452#define GEN9_FREQUENCY(x) ((x) << 23)
8453#define GEN6_OFFSET(x) ((x) << 19)
8454#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8455#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8456#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8457#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8458#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8459#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8460#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8461#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8462#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8463#define GEN7_RC_CTL_TO_MODE (1 << 28)
8464#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8465#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8466#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8467#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8468#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8469#define GEN6_CAGF_SHIFT 8
f82855d3 8470#define HSW_CAGF_SHIFT 7
de43ae9d 8471#define GEN9_CAGF_SHIFT 23
ccab5c82 8472#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8473#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8474#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8475#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8476#define GEN6_RP_MEDIA_TURBO (1 << 11)
8477#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8478#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8479#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8480#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8481#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8482#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8483#define GEN6_RP_ENABLE (1 << 7)
8484#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8485#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8486#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8487#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8488#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8489#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8490#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8491#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8492#define GEN6_RP_EI_MASK 0xffffff
8493#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8494#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8495#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8496#define GEN6_RP_PREV_UP _MMIO(0xA058)
8497#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8498#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8499#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8500#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8501#define GEN6_RP_UP_EI _MMIO(0xA068)
8502#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8503#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8504#define GEN6_RPDEUHWTC _MMIO(0xA080)
8505#define GEN6_RPDEUC _MMIO(0xA084)
8506#define GEN6_RPDEUCSW _MMIO(0xA088)
8507#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8508#define RC_SW_TARGET_STATE_SHIFT 16
8509#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8510#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8511#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8512#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8513#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8514#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8515#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8516#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8517#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8518#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8519#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8520#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8521#define VLV_RCEDATA _MMIO(0xA0BC)
8522#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8523#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8524#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8525#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8526#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8527#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8528#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8529#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8530#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8531#define GEN9_RENDER_PG_ENABLE (1 << 0)
8532#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8533#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8534#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8535#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8536
f0f59a00 8537#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8538#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8539#define PIXEL_OVERLAP_CNT_SHIFT 30
8540
f0f59a00
VS
8541#define GEN6_PMISR _MMIO(0x44020)
8542#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8543#define GEN6_PMIIR _MMIO(0x44028)
8544#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8545#define GEN6_PM_MBOX_EVENT (1 << 25)
8546#define GEN6_PM_THERMAL_EVENT (1 << 24)
8547#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8548#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8549#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8550#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8551#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4848405c 8552#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8553 GEN6_PM_RP_DOWN_THRESHOLD | \
8554 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8555
f0f59a00 8556#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8557#define GEN7_GT_SCRATCH_REG_NUM 8
8558
f0f59a00 8559#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8560#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8561#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8562
f0f59a00
VS
8563#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8564#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8565#define VLV_COUNT_RANGE_HIGH (1 << 15)
8566#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8567#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8568#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8569#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8570#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8571#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8572#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8573
f0f59a00
VS
8574#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8575#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8576#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8577#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8578
f0f59a00 8579#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8580#define GEN6_PCODE_READY (1 << 31)
87660502
L
8581#define GEN6_PCODE_ERROR_MASK 0xFF
8582#define GEN6_PCODE_SUCCESS 0x0
8583#define GEN6_PCODE_ILLEGAL_CMD 0x1
8584#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8585#define GEN6_PCODE_TIMEOUT 0x3
8586#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8587#define GEN7_PCODE_TIMEOUT 0x2
8588#define GEN7_PCODE_ILLEGAL_DATA 0x3
8589#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8590#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8591#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8592#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8593#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8594#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8595#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8596#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8597#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8598#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8599#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8600#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8601#define SKL_PCODE_CDCLK_CONTROL 0x7
8602#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8603#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8604#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8605#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8606#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8607#define GEN6_PCODE_READ_D_COMP 0x10
8608#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8609#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8610#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8611 /* See also IPS_CTL */
8612#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8613#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8614#define GEN9_PCODE_SAGV_CONTROL 0x21
8615#define GEN9_SAGV_DISABLE 0x0
8616#define GEN9_SAGV_IS_DISABLED 0x1
8617#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8618#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8619#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8620#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8621#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8622
f0f59a00 8623#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8624#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8625#define GEN6_RCn_MASK 7
8626#define GEN6_RC0 0
8627#define GEN6_RC3 2
8628#define GEN6_RC6 3
8629#define GEN6_RC7 4
8630
f0f59a00 8631#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8632#define GEN8_LSLICESTAT_MASK 0x7
8633
f0f59a00
VS
8634#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8635#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8636#define CHV_SS_PG_ENABLE (1 << 1)
8637#define CHV_EU08_PG_ENABLE (1 << 9)
8638#define CHV_EU19_PG_ENABLE (1 << 17)
8639#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8640
f0f59a00
VS
8641#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8642#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8643#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8644
5ee8ee86 8645#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8646#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8647 ((slice) % 3) * 0x4)
7f992aba 8648#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8649#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8650#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8651
5ee8ee86 8652#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8653#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8654 ((slice) % 3) * 0x8)
5ee8ee86 8655#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8656#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8657 ((slice) % 3) * 0x8)
7f992aba
JM
8658#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8659#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8660#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8661#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8662#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8663#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8664#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8665#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8666
f0f59a00 8667#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8668#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8669#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8670#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8671#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8672
5bcebe76
OM
8673#define GEN8_GARBCNTL _MMIO(0xB004)
8674#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8675#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8676#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8677#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8678
8679#define GEN11_GLBLINVL _MMIO(0xB404)
8680#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8681#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8682
d65dc3e4
OM
8683#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8684#define DFR_DISABLE (1 << 9)
8685
f4a35714
OM
8686#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8687#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8688#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8689#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8690
6b967dc3
OM
8691#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8692#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8693#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8694
908ae051
OM
8695#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8696#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8697
e3689190 8698/* IVYBRIDGE DPF */
f0f59a00 8699#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8700#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8701#define GEN7_PARITY_ERROR_VALID (1 << 13)
8702#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8703#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8704#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8705 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8706#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8707 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8708#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8709 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8710#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8711
f0f59a00 8712#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8713#define GEN7_L3LOG_SIZE 0x80
8714
f0f59a00
VS
8715#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8716#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8717#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8718#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8719#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8720#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8721
f0f59a00 8722#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8723#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8724#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8725
f0f59a00 8726#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8727#define FLOW_CONTROL_ENABLE (1 << 15)
8728#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8729#define STALL_DOP_GATING_DISABLE (1 << 5)
8730#define THROTTLE_12_5 (7 << 2)
8731#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8732
f0f59a00
VS
8733#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8734#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8735#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8736#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8737#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8738
f0f59a00 8739#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8740#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8741
f0f59a00 8742#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8743#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8744
f0f59a00 8745#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8746#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8747#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8748#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8749#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8750#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8751
f0f59a00 8752#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8753#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8754#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8755#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8756
c46f111f 8757/* Audio */
f0f59a00 8758#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8759#define INTEL_AUDIO_DEVCL 0x808629FB
8760#define INTEL_AUDIO_DEVBLC 0x80862801
8761#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8762
f0f59a00 8763#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8764#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8765#define G4X_ELDV_DEVCTG (1 << 14)
8766#define G4X_ELD_ADDR_MASK (0xf << 5)
8767#define G4X_ELD_ACK (1 << 4)
f0f59a00 8768#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8769
c46f111f
JN
8770#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8771#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8772#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8773 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8774#define _IBX_AUD_CNTL_ST_A 0xE20B4
8775#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8776#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8777 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8778#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8779#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8780#define IBX_ELD_ACK (1 << 4)
f0f59a00 8781#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8782#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8783#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8784
c46f111f
JN
8785#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8786#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8787#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8788#define _CPT_AUD_CNTL_ST_A 0xE50B4
8789#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8790#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8791#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8792
c46f111f
JN
8793#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8794#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8795#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8796#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8797#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8798#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8799#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8800
ae662d31
EA
8801/* These are the 4 32-bit write offset registers for each stream
8802 * output buffer. It determines the offset from the
8803 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8804 */
f0f59a00 8805#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8806
c46f111f
JN
8807#define _IBX_AUD_CONFIG_A 0xe2000
8808#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8809#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8810#define _CPT_AUD_CONFIG_A 0xe5000
8811#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8812#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8813#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8814#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8815#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8816
b6daa025
WF
8817#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8818#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8819#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8820#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8821#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8822#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8823#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8824#define AUD_CONFIG_N(n) \
8825 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8826 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8827#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8828#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8829#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8830#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8831#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8832#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8833#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8834#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8835#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8836#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8837#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8838#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8839#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8840
9a78b6cc 8841/* HSW Audio */
c46f111f
JN
8842#define _HSW_AUD_CONFIG_A 0x65000
8843#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8844#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8845
8846#define _HSW_AUD_MISC_CTRL_A 0x65010
8847#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8848#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8849
6014ac12
LY
8850#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8851#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8852#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8853#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8854#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8855#define AUD_CONFIG_M_MASK 0xfffff
8856
c46f111f
JN
8857#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8858#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8859#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8860
8861/* Audio Digital Converter */
c46f111f
JN
8862#define _HSW_AUD_DIG_CNVT_1 0x65080
8863#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8864#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8865#define DIP_PORT_SEL_MASK 0x3
8866
8867#define _HSW_AUD_EDID_DATA_A 0x65050
8868#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8869#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8870
f0f59a00
VS
8871#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8872#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8873#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8874#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8875#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8876#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8877
f0f59a00 8878#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8879#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8880
9eb3a752 8881/* HSW Power Wells */
9c3a16c8
ID
8882#define _HSW_PWR_WELL_CTL1 0x45400
8883#define _HSW_PWR_WELL_CTL2 0x45404
8884#define _HSW_PWR_WELL_CTL3 0x45408
8885#define _HSW_PWR_WELL_CTL4 0x4540C
8886
67ca07e7
ID
8887#define _ICL_PWR_WELL_CTL_AUX1 0x45440
8888#define _ICL_PWR_WELL_CTL_AUX2 0x45444
8889#define _ICL_PWR_WELL_CTL_AUX4 0x4544C
8890
8891#define _ICL_PWR_WELL_CTL_DDI1 0x45450
8892#define _ICL_PWR_WELL_CTL_DDI2 0x45454
8893#define _ICL_PWR_WELL_CTL_DDI4 0x4545C
8894
9c3a16c8
ID
8895/*
8896 * Each power well control register contains up to 16 (request, status) HW
8897 * flag tuples. The register index and HW flag shift is determined by the
8898 * power well ID (see i915_power_well_id). There are 4 possible sources of
8899 * power well requests each source having its own set of control registers:
8900 * BIOS, DRIVER, KVMR, DEBUG.
8901 */
8902#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8903#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
9c3a16c8 8904#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8905 _HSW_PWR_WELL_CTL1, \
8906 _ICL_PWR_WELL_CTL_AUX1, \
8907 _ICL_PWR_WELL_CTL_DDI1))
9c3a16c8 8908#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8909 _HSW_PWR_WELL_CTL2, \
8910 _ICL_PWR_WELL_CTL_AUX2, \
8911 _ICL_PWR_WELL_CTL_DDI2))
8912/* KVMR doesn't have a reg for AUX or DDI power well control */
9c3a16c8
ID
8913#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8914#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
67ca07e7
ID
8915 _HSW_PWR_WELL_CTL4, \
8916 _ICL_PWR_WELL_CTL_AUX4, \
8917 _ICL_PWR_WELL_CTL_DDI4))
9c3a16c8 8918
1af474fe
ID
8919#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8920#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8921#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8922#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8923#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8924#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8925#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8926
94dd5138 8927/* SKL Fuse Status */
b2891eb2
ID
8928enum skl_power_gate {
8929 SKL_PG0,
8930 SKL_PG1,
8931 SKL_PG2,
8932};
8933
f0f59a00 8934#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8935#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
b2891eb2
ID
8936/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8937#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
67ca07e7
ID
8938/* PG0 (HW control->no power well ID), PG1..PG4 (ICL_DISP_PW1..ICL_DISP_PW4) */
8939#define ICL_PW_TO_PG(pw) ((pw) - ICL_DISP_PW_1 + SKL_PG1)
b2891eb2 8940#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8941
c559c2a0 8942#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8943#define _CNL_AUX_ANAOVRD1_B 0x162250
8944#define _CNL_AUX_ANAOVRD1_C 0x162210
8945#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8946#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8947#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8948 _CNL_AUX_ANAOVRD1_B, \
8949 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8950 _CNL_AUX_ANAOVRD1_D, \
8951 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
8952#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8953#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 8954
ee5e5e7a 8955/* HDCP Key Registers */
2834d9df 8956#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8957#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8958#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8959#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8960#define HDCP_KEY_STATUS _MMIO(0x66c04)
8961#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8962#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8963#define HDCP_FUSE_DONE BIT(5)
8964#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8965#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8966#define HDCP_AKSV_LO _MMIO(0x66c10)
8967#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8968
8969/* HDCP Repeater Registers */
2834d9df
R
8970#define HDCP_REP_CTL _MMIO(0x66d00)
8971#define HDCP_DDIB_REP_PRESENT BIT(30)
8972#define HDCP_DDIA_REP_PRESENT BIT(29)
8973#define HDCP_DDIC_REP_PRESENT BIT(28)
8974#define HDCP_DDID_REP_PRESENT BIT(27)
8975#define HDCP_DDIF_REP_PRESENT BIT(26)
8976#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8977#define HDCP_DDIB_SHA1_M0 (1 << 20)
8978#define HDCP_DDIA_SHA1_M0 (2 << 20)
8979#define HDCP_DDIC_SHA1_M0 (3 << 20)
8980#define HDCP_DDID_SHA1_M0 (4 << 20)
8981#define HDCP_DDIF_SHA1_M0 (5 << 20)
8982#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8983#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8984#define HDCP_SHA1_READY BIT(17)
8985#define HDCP_SHA1_COMPLETE BIT(18)
8986#define HDCP_SHA1_V_MATCH BIT(19)
8987#define HDCP_SHA1_TEXT_32 (1 << 1)
8988#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8989#define HDCP_SHA1_TEXT_24 (4 << 1)
8990#define HDCP_SHA1_TEXT_16 (5 << 1)
8991#define HDCP_SHA1_TEXT_8 (6 << 1)
8992#define HDCP_SHA1_TEXT_0 (7 << 1)
8993#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8994#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8995#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8996#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8997#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 8998#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 8999#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9000
9001/* HDCP Auth Registers */
9002#define _PORTA_HDCP_AUTHENC 0x66800
9003#define _PORTB_HDCP_AUTHENC 0x66500
9004#define _PORTC_HDCP_AUTHENC 0x66600
9005#define _PORTD_HDCP_AUTHENC 0x66700
9006#define _PORTE_HDCP_AUTHENC 0x66A00
9007#define _PORTF_HDCP_AUTHENC 0x66900
9008#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9009 _PORTA_HDCP_AUTHENC, \
9010 _PORTB_HDCP_AUTHENC, \
9011 _PORTC_HDCP_AUTHENC, \
9012 _PORTD_HDCP_AUTHENC, \
9013 _PORTE_HDCP_AUTHENC, \
9e8789ec 9014 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9015#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9016#define HDCP_CONF_CAPTURE_AN BIT(0)
9017#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9018#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9019#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9020#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9021#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9022#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9023#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9024#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9025#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9026#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9027#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9028#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9029#define HDCP_STATUS_AUTH BIT(21)
9030#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9031#define HDCP_STATUS_RI_MATCH BIT(19)
9032#define HDCP_STATUS_R0_READY BIT(18)
9033#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9034#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9035#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9036
e7e104c3 9037/* Per-pipe DDI Function Control */
086f8e84
VS
9038#define _TRANS_DDI_FUNC_CTL_A 0x60400
9039#define _TRANS_DDI_FUNC_CTL_B 0x61400
9040#define _TRANS_DDI_FUNC_CTL_C 0x62400
9041#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 9042#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9043
5ee8ee86 9044#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9045/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9046#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9047#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9048#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9049#define TRANS_DDI_PORT_NONE (0 << 28)
9050#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9051#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9052#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9053#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9054#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9055#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9056#define TRANS_DDI_BPC_MASK (7 << 20)
9057#define TRANS_DDI_BPC_8 (0 << 20)
9058#define TRANS_DDI_BPC_10 (1 << 20)
9059#define TRANS_DDI_BPC_6 (2 << 20)
9060#define TRANS_DDI_BPC_12 (3 << 20)
9061#define TRANS_DDI_PVSYNC (1 << 17)
9062#define TRANS_DDI_PHSYNC (1 << 16)
9063#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9064#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9065#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9066#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9067#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9068#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9069#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9070#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9071#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9072#define TRANS_DDI_BFI_ENABLE (1 << 4)
9073#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9074#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9075#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9076 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9077 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9078
0e87f667 9079/* DisplayPort Transport Control */
086f8e84
VS
9080#define _DP_TP_CTL_A 0x64040
9081#define _DP_TP_CTL_B 0x64140
f0f59a00 9082#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
9083#define DP_TP_CTL_ENABLE (1 << 31)
9084#define DP_TP_CTL_MODE_SST (0 << 27)
9085#define DP_TP_CTL_MODE_MST (1 << 27)
9086#define DP_TP_CTL_FORCE_ACT (1 << 25)
9087#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9088#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9089#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9090#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9091#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9092#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9093#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9094#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9095#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9096#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9097
e411b2c1 9098/* DisplayPort Transport Status */
086f8e84
VS
9099#define _DP_TP_STATUS_A 0x64044
9100#define _DP_TP_STATUS_B 0x64144
f0f59a00 9101#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
9102#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9103#define DP_TP_STATUS_ACT_SENT (1 << 24)
9104#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9105#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9106#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9107#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9108#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9109
03f896a1 9110/* DDI Buffer Control */
086f8e84
VS
9111#define _DDI_BUF_CTL_A 0x64000
9112#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9113#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9114#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9115#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9116#define DDI_BUF_EMP_MASK (0xf << 24)
9117#define DDI_BUF_PORT_REVERSAL (1 << 16)
9118#define DDI_BUF_IS_IDLE (1 << 7)
9119#define DDI_A_4_LANES (1 << 4)
17aa6be9 9120#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9121#define DDI_PORT_WIDTH_MASK (7 << 1)
9122#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9123#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9124
bb879a44 9125/* DDI Buffer Translations */
086f8e84
VS
9126#define _DDI_BUF_TRANS_A 0x64E00
9127#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9128#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9129#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9130#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9131
7501a4d8
ED
9132/* Sideband Interface (SBI) is programmed indirectly, via
9133 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9134 * which contains the payload */
f0f59a00
VS
9135#define SBI_ADDR _MMIO(0xC6000)
9136#define SBI_DATA _MMIO(0xC6004)
9137#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9138#define SBI_CTL_DEST_ICLK (0x0 << 16)
9139#define SBI_CTL_DEST_MPHY (0x1 << 16)
9140#define SBI_CTL_OP_IORD (0x2 << 8)
9141#define SBI_CTL_OP_IOWR (0x3 << 8)
9142#define SBI_CTL_OP_CRRD (0x6 << 8)
9143#define SBI_CTL_OP_CRWR (0x7 << 8)
9144#define SBI_RESPONSE_FAIL (0x1 << 1)
9145#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9146#define SBI_BUSY (0x1 << 0)
9147#define SBI_READY (0x0 << 0)
52f025ef 9148
ccf1c867 9149/* SBI offsets */
f7be2c21 9150#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9151#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9152#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9153#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9154#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9155#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9156#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9157#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9158#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9159#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9160#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9161#define SBI_SSCCTL 0x020c
ccf1c867 9162#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9163#define SBI_SSCCTL_PATHALT (1 << 3)
9164#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9165#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9166#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9167#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9168#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9169#define SBI_DBUFF0 0x2a00
2fa86a1f 9170#define SBI_GEN0 0x1f00
5ee8ee86 9171#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9172
52f025ef 9173/* LPT PIXCLK_GATE */
f0f59a00 9174#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9175#define PIXCLK_GATE_UNGATE (1 << 0)
9176#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9177
e93ea06a 9178/* SPLL */
f0f59a00 9179#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9180#define SPLL_PLL_ENABLE (1 << 31)
9181#define SPLL_PLL_SSC (1 << 28)
9182#define SPLL_PLL_NON_SSC (2 << 28)
9183#define SPLL_PLL_LCPLL (3 << 28)
9184#define SPLL_PLL_REF_MASK (3 << 28)
9185#define SPLL_PLL_FREQ_810MHz (0 << 26)
9186#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9187#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9188#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9189
4dffc404 9190/* WRPLL */
086f8e84
VS
9191#define _WRPLL_CTL1 0x46040
9192#define _WRPLL_CTL2 0x46060
f0f59a00 9193#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9194#define WRPLL_PLL_ENABLE (1 << 31)
9195#define WRPLL_PLL_SSC (1 << 28)
9196#define WRPLL_PLL_NON_SSC (2 << 28)
9197#define WRPLL_PLL_LCPLL (3 << 28)
9198#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9199/* WRPLL divider programming */
5ee8ee86 9200#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9201#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9202#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9203#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9204#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9205#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9206#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9207#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9208
fec9181c 9209/* Port clock selection */
086f8e84
VS
9210#define _PORT_CLK_SEL_A 0x46100
9211#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9212#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9213#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9214#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9215#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9216#define PORT_CLK_SEL_SPLL (3 << 29)
9217#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9218#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9219#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9220#define PORT_CLK_SEL_NONE (7 << 29)
9221#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9222
78b60ce7
PZ
9223/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9224#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9225#define DDI_CLK_SEL_NONE (0x0 << 28)
9226#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9227#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9228#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9229#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9230#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9231#define DDI_CLK_SEL_MASK (0xF << 28)
9232
bb523fc0 9233/* Transcoder clock selection */
086f8e84
VS
9234#define _TRANS_CLK_SEL_A 0x46140
9235#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9236#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9237/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9238#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9239#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9240
7f1052a8
VS
9241#define CDCLK_FREQ _MMIO(0x46200)
9242
086f8e84
VS
9243#define _TRANSA_MSA_MISC 0x60410
9244#define _TRANSB_MSA_MISC 0x61410
9245#define _TRANSC_MSA_MISC 0x62410
9246#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9247#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9248
5ee8ee86
PZ
9249#define TRANS_MSA_SYNC_CLK (1 << 0)
9250#define TRANS_MSA_6_BPC (0 << 5)
9251#define TRANS_MSA_8_BPC (1 << 5)
9252#define TRANS_MSA_10_BPC (2 << 5)
9253#define TRANS_MSA_12_BPC (3 << 5)
9254#define TRANS_MSA_16_BPC (4 << 5)
dae84799 9255
90e8d31c 9256/* LCPLL Control */
f0f59a00 9257#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9258#define LCPLL_PLL_DISABLE (1 << 31)
9259#define LCPLL_PLL_LOCK (1 << 30)
9260#define LCPLL_CLK_FREQ_MASK (3 << 26)
9261#define LCPLL_CLK_FREQ_450 (0 << 26)
9262#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9263#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9264#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9265#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9266#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9267#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9268#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9269#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9270#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9271
326ac39b
S
9272/*
9273 * SKL Clocks
9274 */
9275
9276/* CDCLK_CTL */
f0f59a00 9277#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9278#define CDCLK_FREQ_SEL_MASK (3 << 26)
9279#define CDCLK_FREQ_450_432 (0 << 26)
9280#define CDCLK_FREQ_540 (1 << 26)
9281#define CDCLK_FREQ_337_308 (2 << 26)
9282#define CDCLK_FREQ_675_617 (3 << 26)
9283#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9284#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9285#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9286#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9287#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9288#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9289#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9290#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9291#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9292#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9293#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9294
326ac39b 9295/* LCPLL_CTL */
f0f59a00
VS
9296#define LCPLL1_CTL _MMIO(0x46010)
9297#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9298#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9299
9300/* DPLL control1 */
f0f59a00 9301#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9302#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9303#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9304#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9305#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9306#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9307#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9308#define DPLL_CTRL1_LINK_RATE_2700 0
9309#define DPLL_CTRL1_LINK_RATE_1350 1
9310#define DPLL_CTRL1_LINK_RATE_810 2
9311#define DPLL_CTRL1_LINK_RATE_1620 3
9312#define DPLL_CTRL1_LINK_RATE_1080 4
9313#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9314
9315/* DPLL control2 */
f0f59a00 9316#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9317#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9318#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9319#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9320#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9321#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9322
9323/* DPLL Status */
f0f59a00 9324#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9325#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9326
9327/* DPLL cfg */
086f8e84
VS
9328#define _DPLL1_CFGCR1 0x6C040
9329#define _DPLL2_CFGCR1 0x6C048
9330#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9331#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9332#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9333#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9334#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9335
086f8e84
VS
9336#define _DPLL1_CFGCR2 0x6C044
9337#define _DPLL2_CFGCR2 0x6C04C
9338#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9339#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9340#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9341#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9342#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9343#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9344#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9345#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9346#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9347#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9348#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9349#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9350#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9351#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9352#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9353#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9354#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9355
da3b891b 9356#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9357#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9358
555e38d2
RV
9359/*
9360 * CNL Clocks
9361 */
9362#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9363#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9364#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9365 (port) + 10))
376faf8a 9366#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9367 (port) * 2)
376faf8a
RV
9368#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9369#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9370
a927c927
RV
9371/* CNL PLL */
9372#define DPLL0_ENABLE 0x46010
9373#define DPLL1_ENABLE 0x46014
9374#define PLL_ENABLE (1 << 31)
9375#define PLL_LOCK (1 << 30)
9376#define PLL_POWER_ENABLE (1 << 27)
9377#define PLL_POWER_STATE (1 << 26)
9378#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9379
1fa11ee2
PZ
9380#define TBT_PLL_ENABLE _MMIO(0x46020)
9381
78b60ce7
PZ
9382#define _MG_PLL1_ENABLE 0x46030
9383#define _MG_PLL2_ENABLE 0x46034
9384#define _MG_PLL3_ENABLE 0x46038
9385#define _MG_PLL4_ENABLE 0x4603C
9386/* Bits are the same as DPLL0_ENABLE */
9387#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9388 _MG_PLL2_ENABLE)
9389
9390#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9391#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9392#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9393#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9394#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9395#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9396#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9397 _MG_REFCLKIN_CTL_PORT1, \
9398 _MG_REFCLKIN_CTL_PORT2)
9399
9400#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9401#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9402#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9403#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9404#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9405#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9406#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9407#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9408#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9409 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9410 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9411
9412#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9413#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9414#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9415#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9416#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9417#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9418#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9419#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
78b60ce7 9420#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
bd99ce08 9421#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
78b60ce7 9422#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
bd99ce08 9423#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9424#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9425 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9426 _MG_CLKTOP2_HSCLKCTL_PORT2)
9427
9428#define _MG_PLL_DIV0_PORT1 0x168A00
9429#define _MG_PLL_DIV0_PORT2 0x169A00
9430#define _MG_PLL_DIV0_PORT3 0x16AA00
9431#define _MG_PLL_DIV0_PORT4 0x16BA00
9432#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9433#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9434#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9435#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9436 _MG_PLL_DIV0_PORT2)
9437
9438#define _MG_PLL_DIV1_PORT1 0x168A04
9439#define _MG_PLL_DIV1_PORT2 0x169A04
9440#define _MG_PLL_DIV1_PORT3 0x16AA04
9441#define _MG_PLL_DIV1_PORT4 0x16BA04
9442#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9443#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9444#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9445#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9446#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9447#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9448#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9449#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9450 _MG_PLL_DIV1_PORT2)
9451
9452#define _MG_PLL_LF_PORT1 0x168A08
9453#define _MG_PLL_LF_PORT2 0x169A08
9454#define _MG_PLL_LF_PORT3 0x16AA08
9455#define _MG_PLL_LF_PORT4 0x16BA08
9456#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9457#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9458#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9459#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9460#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9461#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9462#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9463 _MG_PLL_LF_PORT2)
9464
9465#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9466#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9467#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9468#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9469#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9470#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9471#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9472#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9473#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9474#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9475#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9476 _MG_PLL_FRAC_LOCK_PORT1, \
9477 _MG_PLL_FRAC_LOCK_PORT2)
9478
9479#define _MG_PLL_SSC_PORT1 0x168A10
9480#define _MG_PLL_SSC_PORT2 0x169A10
9481#define _MG_PLL_SSC_PORT3 0x16AA10
9482#define _MG_PLL_SSC_PORT4 0x16BA10
9483#define MG_PLL_SSC_EN (1 << 28)
9484#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9485#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9486#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9487#define MG_PLL_SSC_FLLEN (1 << 9)
9488#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9489#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9490 _MG_PLL_SSC_PORT2)
9491
9492#define _MG_PLL_BIAS_PORT1 0x168A14
9493#define _MG_PLL_BIAS_PORT2 0x169A14
9494#define _MG_PLL_BIAS_PORT3 0x16AA14
9495#define _MG_PLL_BIAS_PORT4 0x16BA14
9496#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9497#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9498#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9499#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9500#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9501#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9502#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9503#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9504#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9505#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9506#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9507#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9508#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9509#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9510 _MG_PLL_BIAS_PORT2)
9511
9512#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9513#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9514#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9515#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9516#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9517#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9518#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9519#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9520#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9521#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9522 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9523 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9524
a927c927
RV
9525#define _CNL_DPLL0_CFGCR0 0x6C000
9526#define _CNL_DPLL1_CFGCR0 0x6C080
9527#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9528#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9529#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9530#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9531#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9532#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9533#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9534#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9535#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9536#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9537#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9538#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9539#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9540#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9541#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9542#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9543#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9544
9545#define _CNL_DPLL0_CFGCR1 0x6C004
9546#define _CNL_DPLL1_CFGCR1 0x6C084
9547#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9548#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9549#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9550#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9551#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9552#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9553#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9554#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9555#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9556#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9557#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9558#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9559#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9560#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9561#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9562#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9563#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9564#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9565#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9566#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9567#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9568
78b60ce7
PZ
9569#define _ICL_DPLL0_CFGCR0 0x164000
9570#define _ICL_DPLL1_CFGCR0 0x164080
9571#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9572 _ICL_DPLL1_CFGCR0)
9573
9574#define _ICL_DPLL0_CFGCR1 0x164004
9575#define _ICL_DPLL1_CFGCR1 0x164084
9576#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9577 _ICL_DPLL1_CFGCR1)
9578
f8437dd1 9579/* BXT display engine PLL */
f0f59a00 9580#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9581#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9582#define BXT_DE_PLL_RATIO_MASK 0xff
9583
f0f59a00 9584#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9585#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9586#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9587#define CNL_CDCLK_PLL_RATIO(x) (x)
9588#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9589
664326f8 9590/* GEN9 DC */
f0f59a00 9591#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9592#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9593#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9594#define DC_STATE_EN_DC9 (1 << 3)
9595#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9596#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9597
f0f59a00 9598#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9599#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9600#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9601
9ccd5aeb
PZ
9602/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9603 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9604#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9605#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9606#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9607#define D_COMP_COMP_FORCE (1 << 8)
9608#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9609
69e94b7e 9610/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9611#define _PIPE_WM_LINETIME_A 0x45270
9612#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9613#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9614#define PIPE_WM_LINETIME_MASK (0x1ff)
9615#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9616#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9617#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9618
9619/* SFUSE_STRAP */
f0f59a00 9620#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9621#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9622#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9623#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9624#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9625#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9626#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9627#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9628#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9629
f0f59a00 9630#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9631#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9632
f0f59a00 9633#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9634#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9635#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9636#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9637
86d3efce
VS
9638/* pipe CSC */
9639#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9640#define _PIPE_A_CSC_COEFF_BY 0x49014
9641#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9642#define _PIPE_A_CSC_COEFF_BU 0x4901c
9643#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9644#define _PIPE_A_CSC_COEFF_BV 0x49024
9645#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9646#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9647#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9648#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9649#define _PIPE_A_CSC_PREOFF_HI 0x49030
9650#define _PIPE_A_CSC_PREOFF_ME 0x49034
9651#define _PIPE_A_CSC_PREOFF_LO 0x49038
9652#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9653#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9654#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9655
9656#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9657#define _PIPE_B_CSC_COEFF_BY 0x49114
9658#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9659#define _PIPE_B_CSC_COEFF_BU 0x4911c
9660#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9661#define _PIPE_B_CSC_COEFF_BV 0x49124
9662#define _PIPE_B_CSC_MODE 0x49128
9663#define _PIPE_B_CSC_PREOFF_HI 0x49130
9664#define _PIPE_B_CSC_PREOFF_ME 0x49134
9665#define _PIPE_B_CSC_PREOFF_LO 0x49138
9666#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9667#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9668#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9669
f0f59a00
VS
9670#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9671#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9672#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9673#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9674#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9675#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9676#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9677#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9678#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9679#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9680#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9681#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9682#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9683
82cf435b
LL
9684/* pipe degamma/gamma LUTs on IVB+ */
9685#define _PAL_PREC_INDEX_A 0x4A400
9686#define _PAL_PREC_INDEX_B 0x4AC00
9687#define _PAL_PREC_INDEX_C 0x4B400
9688#define PAL_PREC_10_12_BIT (0 << 31)
9689#define PAL_PREC_SPLIT_MODE (1 << 31)
9690#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9691#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9692#define _PAL_PREC_DATA_A 0x4A404
9693#define _PAL_PREC_DATA_B 0x4AC04
9694#define _PAL_PREC_DATA_C 0x4B404
9695#define _PAL_PREC_GC_MAX_A 0x4A410
9696#define _PAL_PREC_GC_MAX_B 0x4AC10
9697#define _PAL_PREC_GC_MAX_C 0x4B410
9698#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9699#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9700#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9701#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9702#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9703#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9704
9705#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9706#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9707#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9708#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9709
9751bafc
ACO
9710#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9711#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9712#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9713#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9714#define _PRE_CSC_GAMC_DATA_A 0x4A488
9715#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9716#define _PRE_CSC_GAMC_DATA_C 0x4B488
9717
9718#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9719#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9720
29dc3739
LL
9721/* pipe CSC & degamma/gamma LUTs on CHV */
9722#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9723#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9724#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9725#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9726#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9727#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9728#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9729#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9730#define CGM_PIPE_MODE_GAMMA (1 << 2)
9731#define CGM_PIPE_MODE_CSC (1 << 1)
9732#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9733
9734#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9735#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9736#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9737#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9738#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9739#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9740#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9741#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9742
9743#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9744#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9745#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9746#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9747#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9748#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9749#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9750#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9751
e7d7cad0
JN
9752/* MIPI DSI registers */
9753
0ad4dc88 9754#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9755#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9756
bcc65700
D
9757#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9758#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9759#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9760#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9761
27efd256
MC
9762#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9763#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9764#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9765 _ICL_DSI_ESC_CLK_DIV0, \
9766 _ICL_DSI_ESC_CLK_DIV1)
9767#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9768#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9769#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9770 _ICL_DPHY_ESC_CLK_DIV0, \
9771 _ICL_DPHY_ESC_CLK_DIV1)
9772#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9773#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9774#define ICL_ESC_CLK_DIV_MASK 0x1ff
9775#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 9776#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 9777
aec0246f
US
9778/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9779#define GEN4_TIMESTAMP _MMIO(0x2358)
9780#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9781#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9782
dab91783
LL
9783#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9784#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9785#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9786#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9787#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9788
aec0246f
US
9789#define _PIPE_FRMTMSTMP_A 0x70048
9790#define PIPE_FRMTMSTMP(pipe) \
9791 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9792
11b8e4f5
SS
9793/* BXT MIPI clock controls */
9794#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9795
f0f59a00 9796#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9797#define BXT_MIPI1_DIV_SHIFT 26
9798#define BXT_MIPI2_DIV_SHIFT 10
9799#define BXT_MIPI_DIV_SHIFT(port) \
9800 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9801 BXT_MIPI2_DIV_SHIFT)
782d25ca 9802
11b8e4f5 9803/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9804#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9805#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9806#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9807 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9808 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9809#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9810#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9811#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9812 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9813 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9814#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9815 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9816/* RX upper control divider to select actual RX clock output from 8x */
9817#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9818#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9819#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9820 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9821 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9822#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9823#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9824#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9825 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9826 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9827#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 9828 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
9829/* 8/3X divider to select the actual 8/3X clock output from 8x */
9830#define BXT_MIPI1_8X_BY3_SHIFT 19
9831#define BXT_MIPI2_8X_BY3_SHIFT 3
9832#define BXT_MIPI_8X_BY3_SHIFT(port) \
9833 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9834 BXT_MIPI2_8X_BY3_SHIFT)
9835#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9836#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9837#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9838 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9839 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9840#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 9841 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
9842/* RX lower control divider to select actual RX clock output from 8x */
9843#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9844#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9845#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9846 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9847 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9848#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9849#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9850#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9851 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9852 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9853#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 9854 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
9855
9856#define RX_DIVIDER_BIT_1_2 0x3
9857#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9858
d2e08c0f
SS
9859/* BXT MIPI mode configure */
9860#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9861#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9862#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9863 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9864
9865#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9866#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9867#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9868 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9869
9870#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9871#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9872#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9873 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9874
f0f59a00 9875#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9876#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9877#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9878#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9879#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9880#define BXT_DSIC_16X_BY2 (1 << 10)
9881#define BXT_DSIC_16X_BY3 (2 << 10)
9882#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9883#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9884#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9885#define BXT_DSIA_16X_BY2 (1 << 8)
9886#define BXT_DSIA_16X_BY3 (2 << 8)
9887#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9888#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9889#define BXT_DSI_FREQ_SEL_SHIFT 8
9890#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9891
9892#define BXT_DSI_PLL_RATIO_MAX 0x7D
9893#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9894#define GLK_DSI_PLL_RATIO_MAX 0x6F
9895#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9896#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9897#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9898
f0f59a00 9899#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9900#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9901#define BXT_DSI_PLL_LOCKED (1 << 30)
9902
3230bf14 9903#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9904#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9905#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9906
9907 /* BXT port control */
9908#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9909#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9910#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9911
21652f3b
MC
9912/* ICL DSI MODE control */
9913#define _ICL_DSI_IO_MODECTL_0 0x6B094
9914#define _ICL_DSI_IO_MODECTL_1 0x6B894
9915#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
9916 _ICL_DSI_IO_MODECTL_0, \
9917 _ICL_DSI_IO_MODECTL_1)
9918#define COMBO_PHY_MODE_DSI (1 << 0)
9919
1881a423
US
9920#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9921#define STAP_SELECT (1 << 0)
9922
9923#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9924#define HS_IO_CTRL_SELECT (1 << 0)
9925
e7d7cad0 9926#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9927#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9928#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9929#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9930#define DUAL_LINK_MODE_MASK (1 << 26)
9931#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9932#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9933#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9934#define FLOPPED_HSTX (1 << 23)
9935#define DE_INVERT (1 << 19) /* XXX */
9936#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9937#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9938#define AFE_LATCHOUT (1 << 17)
9939#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9940#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9941#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9942#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9943#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9944#define CSB_SHIFT 9
9945#define CSB_MASK (3 << 9)
9946#define CSB_20MHZ (0 << 9)
9947#define CSB_10MHZ (1 << 9)
9948#define CSB_40MHZ (2 << 9)
9949#define BANDGAP_MASK (1 << 8)
9950#define BANDGAP_PNW_CIRCUIT (0 << 8)
9951#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9952#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9953#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9954#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9955#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9956#define TEARING_EFFECT_MASK (3 << 2)
9957#define TEARING_EFFECT_OFF (0 << 2)
9958#define TEARING_EFFECT_DSI (1 << 2)
9959#define TEARING_EFFECT_GPIO (2 << 2)
9960#define LANE_CONFIGURATION_SHIFT 0
9961#define LANE_CONFIGURATION_MASK (3 << 0)
9962#define LANE_CONFIGURATION_4LANE (0 << 0)
9963#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9964#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9965
9966#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9967#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9968#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9969#define TEARING_EFFECT_DELAY_SHIFT 0
9970#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9971
9972/* XXX: all bits reserved */
4ad83e94 9973#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9974
9975/* MIPI DSI Controller and D-PHY registers */
9976
4ad83e94 9977#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9978#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9979#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9980#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9981#define ULPS_STATE_MASK (3 << 1)
9982#define ULPS_STATE_ENTER (2 << 1)
9983#define ULPS_STATE_EXIT (1 << 1)
9984#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9985#define DEVICE_READY (1 << 0)
9986
4ad83e94 9987#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9988#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9989#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9990#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9991#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9992#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9993#define TEARING_EFFECT (1 << 31)
9994#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9995#define GEN_READ_DATA_AVAIL (1 << 29)
9996#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9997#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9998#define RX_PROT_VIOLATION (1 << 26)
9999#define RX_INVALID_TX_LENGTH (1 << 25)
10000#define ACK_WITH_NO_ERROR (1 << 24)
10001#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10002#define LP_RX_TIMEOUT (1 << 22)
10003#define HS_TX_TIMEOUT (1 << 21)
10004#define DPI_FIFO_UNDERRUN (1 << 20)
10005#define LOW_CONTENTION (1 << 19)
10006#define HIGH_CONTENTION (1 << 18)
10007#define TXDSI_VC_ID_INVALID (1 << 17)
10008#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10009#define TXCHECKSUM_ERROR (1 << 15)
10010#define TXECC_MULTIBIT_ERROR (1 << 14)
10011#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10012#define TXFALSE_CONTROL_ERROR (1 << 12)
10013#define RXDSI_VC_ID_INVALID (1 << 11)
10014#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10015#define RXCHECKSUM_ERROR (1 << 9)
10016#define RXECC_MULTIBIT_ERROR (1 << 8)
10017#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10018#define RXFALSE_CONTROL_ERROR (1 << 6)
10019#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10020#define RX_LP_TX_SYNC_ERROR (1 << 4)
10021#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10022#define RXEOT_SYNC_ERROR (1 << 2)
10023#define RXSOT_SYNC_ERROR (1 << 1)
10024#define RXSOT_ERROR (1 << 0)
10025
4ad83e94 10026#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10027#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10028#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10029#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10030#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10031#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10032#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10033#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10034#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10035#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10036#define VID_MODE_FORMAT_MASK (0xf << 7)
10037#define VID_MODE_NOT_SUPPORTED (0 << 7)
10038#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10039#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10040#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10041#define VID_MODE_FORMAT_RGB888 (4 << 7)
10042#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10043#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10044#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10045#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10046#define DATA_LANES_PRG_REG_SHIFT 0
10047#define DATA_LANES_PRG_REG_MASK (7 << 0)
10048
4ad83e94 10049#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10050#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10051#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10052#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10053
4ad83e94 10054#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10055#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10056#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10057#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10058
4ad83e94 10059#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10060#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10061#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10062#define TURN_AROUND_TIMEOUT_MASK 0x3f
10063
4ad83e94 10064#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10065#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10066#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10067#define DEVICE_RESET_TIMER_MASK 0xffff
10068
4ad83e94 10069#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10070#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10071#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10072#define VERTICAL_ADDRESS_SHIFT 16
10073#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10074#define HORIZONTAL_ADDRESS_SHIFT 0
10075#define HORIZONTAL_ADDRESS_MASK 0xffff
10076
4ad83e94 10077#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10078#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10079#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10080#define DBI_FIFO_EMPTY_HALF (0 << 0)
10081#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10082#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10083
10084/* regs below are bits 15:0 */
4ad83e94 10085#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10086#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10087#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10088
4ad83e94 10089#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10090#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10091#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10092
4ad83e94 10093#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10094#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10095#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10096
4ad83e94 10097#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10098#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10099#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10100
4ad83e94 10101#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10102#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10103#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10104
4ad83e94 10105#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10106#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10107#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10108
4ad83e94 10109#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10110#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10111#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10112
4ad83e94 10113#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10114#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10115#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10116
3230bf14
JN
10117/* regs above are bits 15:0 */
10118
4ad83e94 10119#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10120#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10121#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10122#define DPI_LP_MODE (1 << 6)
10123#define BACKLIGHT_OFF (1 << 5)
10124#define BACKLIGHT_ON (1 << 4)
10125#define COLOR_MODE_OFF (1 << 3)
10126#define COLOR_MODE_ON (1 << 2)
10127#define TURN_ON (1 << 1)
10128#define SHUTDOWN (1 << 0)
10129
4ad83e94 10130#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10131#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10132#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10133#define COMMAND_BYTE_SHIFT 0
10134#define COMMAND_BYTE_MASK (0x3f << 0)
10135
4ad83e94 10136#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10137#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10138#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10139#define MASTER_INIT_TIMER_SHIFT 0
10140#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10141
4ad83e94 10142#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10143#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10144#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10145 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10146#define MAX_RETURN_PKT_SIZE_SHIFT 0
10147#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10148
4ad83e94 10149#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10150#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10151#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10152#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10153#define DISABLE_VIDEO_BTA (1 << 3)
10154#define IP_TG_CONFIG (1 << 2)
10155#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10156#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10157#define VIDEO_MODE_BURST (3 << 0)
10158
4ad83e94 10159#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10160#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10161#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10162#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10163#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10164#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10165#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10166#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10167#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10168#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10169#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10170#define CLOCKSTOP (1 << 1)
10171#define EOT_DISABLE (1 << 0)
10172
4ad83e94 10173#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10174#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10175#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10176#define LP_BYTECLK_SHIFT 0
10177#define LP_BYTECLK_MASK (0xffff << 0)
10178
b426f985
D
10179#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10180#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10181#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10182
10183#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10184#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10185#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10186
3230bf14 10187/* bits 31:0 */
4ad83e94 10188#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10189#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10190#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10191
10192/* bits 31:0 */
4ad83e94 10193#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10194#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10195#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10196
4ad83e94 10197#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10198#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10199#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10200#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10201#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10202#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10203#define LONG_PACKET_WORD_COUNT_SHIFT 8
10204#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10205#define SHORT_PACKET_PARAM_SHIFT 8
10206#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10207#define VIRTUAL_CHANNEL_SHIFT 6
10208#define VIRTUAL_CHANNEL_MASK (3 << 6)
10209#define DATA_TYPE_SHIFT 0
395b2913 10210#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10211/* data type values, see include/video/mipi_display.h */
10212
4ad83e94 10213#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10214#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10215#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10216#define DPI_FIFO_EMPTY (1 << 28)
10217#define DBI_FIFO_EMPTY (1 << 27)
10218#define LP_CTRL_FIFO_EMPTY (1 << 26)
10219#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10220#define LP_CTRL_FIFO_FULL (1 << 24)
10221#define HS_CTRL_FIFO_EMPTY (1 << 18)
10222#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10223#define HS_CTRL_FIFO_FULL (1 << 16)
10224#define LP_DATA_FIFO_EMPTY (1 << 10)
10225#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10226#define LP_DATA_FIFO_FULL (1 << 8)
10227#define HS_DATA_FIFO_EMPTY (1 << 2)
10228#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10229#define HS_DATA_FIFO_FULL (1 << 0)
10230
4ad83e94 10231#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10232#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10233#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10234#define DBI_HS_LP_MODE_MASK (1 << 0)
10235#define DBI_LP_MODE (1 << 0)
10236#define DBI_HS_MODE (0 << 0)
10237
4ad83e94 10238#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10239#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10240#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10241#define EXIT_ZERO_COUNT_SHIFT 24
10242#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10243#define TRAIL_COUNT_SHIFT 16
10244#define TRAIL_COUNT_MASK (0x1f << 16)
10245#define CLK_ZERO_COUNT_SHIFT 8
10246#define CLK_ZERO_COUNT_MASK (0xff << 8)
10247#define PREPARE_COUNT_SHIFT 0
10248#define PREPARE_COUNT_MASK (0x3f << 0)
10249
10250/* bits 31:0 */
4ad83e94 10251#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10252#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10253#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10254
10255#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10256#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10257#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10258#define LP_HS_SSW_CNT_SHIFT 16
10259#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10260#define HS_LP_PWR_SW_CNT_SHIFT 0
10261#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10262
4ad83e94 10263#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10264#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10265#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10266#define STOP_STATE_STALL_COUNTER_SHIFT 0
10267#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10268
4ad83e94 10269#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10270#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10271#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10272#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10273#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10274#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10275#define RX_CONTENTION_DETECTED (1 << 0)
10276
10277/* XXX: only pipe A ?!? */
4ad83e94 10278#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10279#define DBI_TYPEC_ENABLE (1 << 31)
10280#define DBI_TYPEC_WIP (1 << 30)
10281#define DBI_TYPEC_OPTION_SHIFT 28
10282#define DBI_TYPEC_OPTION_MASK (3 << 28)
10283#define DBI_TYPEC_FREQ_SHIFT 24
10284#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10285#define DBI_TYPEC_OVERRIDE (1 << 8)
10286#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10287#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10288
10289
10290/* MIPI adapter registers */
10291
4ad83e94 10292#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10293#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10294#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10295#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10296#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10297#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10298#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10299#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10300#define READ_REQUEST_PRIORITY_SHIFT 3
10301#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10302#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10303#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10304#define RGB_FLIP_TO_BGR (1 << 2)
10305
6b93e9c8 10306#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10307#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10308#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10309#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10310#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10311#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10312#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10313#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10314#define GLK_LP_WAKE (1 << 22)
10315#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10316#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10317#define GLK_FIREWALL_ENABLE (1 << 16)
10318#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10319#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10320#define BXT_DSC_ENABLE (1 << 3)
10321#define BXT_RGB_FLIP (1 << 2)
10322#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10323#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10324
4ad83e94 10325#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10326#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10327#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10328#define DATA_MEM_ADDRESS_SHIFT 5
10329#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10330#define DATA_VALID (1 << 0)
10331
4ad83e94 10332#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10333#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10334#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10335#define DATA_LENGTH_SHIFT 0
10336#define DATA_LENGTH_MASK (0xfffff << 0)
10337
4ad83e94 10338#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10339#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10340#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10341#define COMMAND_MEM_ADDRESS_SHIFT 5
10342#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10343#define AUTO_PWG_ENABLE (1 << 2)
10344#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10345#define COMMAND_VALID (1 << 0)
10346
4ad83e94 10347#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10348#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10349#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10350#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10351#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10352
4ad83e94 10353#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10354#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10355#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10356
4ad83e94 10357#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10358#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10359#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10360#define READ_DATA_VALID(n) (1 << (n))
10361
a57c774a 10362/* For UMS only (deprecated): */
5c969aa7
DL
10363#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
10364#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 10365
3bbaba0c 10366/* MOCS (Memory Object Control State) registers */
f0f59a00 10367#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10368
f0f59a00
VS
10369#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10370#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10371#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10372#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10373#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10374/* Media decoder 2 MOCS registers */
10375#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10376
73f4e8a3
OM
10377#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10378#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10379#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10380#define PMFLUSHDONE_LNEBLK (1 << 22)
10381
d5165ebd
TG
10382/* gamt regs */
10383#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10384#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10385#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10386#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10387#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10388
93564044
VS
10389#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10390#define MMCD_PCLA (1 << 31)
10391#define MMCD_HOTSPOT_EN (1 << 27)
10392
ad186f3f
PZ
10393#define _ICL_PHY_MISC_A 0x64C00
10394#define _ICL_PHY_MISC_B 0x64C04
10395#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10396 _ICL_PHY_MISC_B)
10397#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10398
2efbb2f0 10399/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10400#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10401#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10402#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10403#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10404#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10405#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10406#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10407 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10408 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10409#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10410 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10411 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10412#define DSC_VBR_ENABLE (1 << 19)
10413#define DSC_422_ENABLE (1 << 18)
10414#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10415#define DSC_BLOCK_PREDICTION (1 << 16)
10416#define DSC_LINE_BUF_DEPTH_SHIFT 12
10417#define DSC_BPC_SHIFT 8
10418#define DSC_VER_MIN_SHIFT 4
10419#define DSC_VER_MAJ (0x1 << 0)
10420
6f15a7de
AS
10421#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10422#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10423#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10424#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10425#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10426#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10427#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10428 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10429 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10430#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10431 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10432 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10433#define DSC_BPP(bpp) ((bpp) << 0)
10434
6f15a7de
AS
10435#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10436#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10437#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10438#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10439#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10440#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10441#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10442 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10443 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10444#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10445 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10446 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10447#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10448#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10449
6f15a7de
AS
10450#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10451#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10452#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10453#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10454#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10455#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10456#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10457 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10458 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10459#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10460 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10461 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10462#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10463#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10464
6f15a7de
AS
10465#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10466#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10467#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10468#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10469#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10470#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10471#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10472 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10473 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10474#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10475 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10476 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10477#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10478#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10479
6f15a7de
AS
10480#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10481#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10482#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10483#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10484#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10485#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10486#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10487 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10488 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10489#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10490 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC, \
10491 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 10492#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
10493#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10494
6f15a7de
AS
10495#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10496#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
10497#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10498#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10499#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10500#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10501#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10502 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10503 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10504#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10505 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10506 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
10507#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10508#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
10509#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10510#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10511
6f15a7de
AS
10512#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10513#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
10514#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10515#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10516#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10517#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10518#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10519 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10520 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10521#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10522 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10523 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10524#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10525#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10526
6f15a7de
AS
10527#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10528#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
10529#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10530#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10531#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10532#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10533#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10534 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10535 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10536#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10537 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10538 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10539#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10540#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10541
6f15a7de
AS
10542#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10543#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
10544#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10545#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10546#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10547#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10548#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10549 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10550 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10551#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10552 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10553 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
10554#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
10555#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
10556
6f15a7de
AS
10557#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
10558#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
10559#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
10560#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
10561#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
10562#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
10563#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10564 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
10565 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
10566#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10567 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
10568 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
10569#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
10570#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
10571#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
10572#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
10573
6f15a7de
AS
10574#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
10575#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
10576#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
10577#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
10578#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
10579#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
10580#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10581 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
10582 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
10583#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10584 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
10585 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
10586
6f15a7de
AS
10587#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
10588#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
10589#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
10590#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
10591#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
10592#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
10593#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10594 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
10595 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
10596#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10597 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
10598 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
10599
6f15a7de
AS
10600#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
10601#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
10602#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
10603#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
10604#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
10605#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
10606#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10607 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
10608 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
10609#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10610 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
10611 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
10612
6f15a7de
AS
10613#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
10614#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
10615#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
10616#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
10617#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
10618#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
10619#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10620 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
10621 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
10622#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10623 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
10624 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
10625
6f15a7de
AS
10626#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
10627#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
10628#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
10629#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
10630#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
10631#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
10632#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10633 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
10634 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
10635#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10636 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
10637 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
10638
6f15a7de
AS
10639#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
10640#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
10641#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
10642#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
10643#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
10644#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
10645#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10646 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
10647 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
10648#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10649 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
10650 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
10651#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 10652#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 10653
dbda5111
AS
10654/* Icelake Rate Control Buffer Threshold Registers */
10655#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
10656#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
10657#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
10658#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
10659#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
10660#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
10661#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
10662#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
10663#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
10664#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
10665#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
10666#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
10667#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10668 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
10669 _ICL_DSC0_RC_BUF_THRESH_0_PC)
10670#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10671 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
10672 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
10673#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10674 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
10675 _ICL_DSC1_RC_BUF_THRESH_0_PC)
10676#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10677 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
10678 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
10679
10680#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
10681#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
10682#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
10683#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
10684#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
10685#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
10686#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
10687#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
10688#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
10689#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
10690#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
10691#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
10692#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10693 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
10694 _ICL_DSC0_RC_BUF_THRESH_1_PC)
10695#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10696 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
10697 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
10698#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10699 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
10700 _ICL_DSC1_RC_BUF_THRESH_1_PC)
10701#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10702 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
10703 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
10704
b9fcddab
PZ
10705#define PORT_TX_DFLEXDPSP _MMIO(0x1638A0)
10706#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
10707#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
10708#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
10709#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
10710#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 10711
585fb111 10712#endif /* _I915_REG_H_ */