drm/i915/cnp+: update to the new RAWCLK_FREQ recommendations
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
e67005e5
JN
142/*
143 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
144 * numbers, pick the 0-based __index'th value.
145 *
146 * Always prefer this over _PICK() if the numbers are evenly spaced.
147 */
148#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
149
150/*
151 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
152 *
153 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
154 */
ce64645d
JN
155#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
156
e67005e5
JN
157/*
158 * Named helper wrappers around _PICK_EVEN() and _PICK().
159 */
8d97b4a9
JN
160#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
161#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
162#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
163#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
164#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
165
166#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
167#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
168#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
169#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
170#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
171
172#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
173
174#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
175#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
176#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 177
a7c0149f
JN
178/*
179 * Device info offset array based helpers for groups of registers with unevenly
180 * spaced base offsets.
181 */
182#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
183 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
184 dev_priv->info.display_mmio_offset)
185#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
186 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
187 dev_priv->info.display_mmio_offset)
188#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
189 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
190 dev_priv->info.display_mmio_offset)
191
5ee4a7a6 192#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
193#define _MASKED_FIELD(mask, value) ({ \
194 if (__builtin_constant_p(mask)) \
195 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
196 if (__builtin_constant_p(value)) \
197 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
198 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
199 BUILD_BUG_ON_MSG((value) & ~(mask), \
200 "Incorrect value for mask"); \
5ee4a7a6 201 __MASKED_FIELD(mask, value); })
98533251
DL
202#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
203#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
204
237ae7c7 205/* Engine ID */
98533251 206
237ae7c7
MW
207#define RCS_HW 0
208#define VCS_HW 1
209#define BCS_HW 2
210#define VECS_HW 3
211#define VCS2_HW 4
022d3093
TU
212#define VCS3_HW 6
213#define VCS4_HW 7
214#define VECS2_HW 12
6b26c86d 215
0908180b
DCS
216/* Engine class */
217
218#define RENDER_CLASS 0
219#define VIDEO_DECODE_CLASS 1
220#define VIDEO_ENHANCEMENT_CLASS 2
221#define COPY_ENGINE_CLASS 3
222#define OTHER_CLASS 4
b46a33e2
TU
223#define MAX_ENGINE_CLASS 4
224
d02b98b8 225#define OTHER_GTPM_INSTANCE 1
022d3093 226#define MAX_ENGINE_INSTANCE 3
0908180b 227
585fb111
JB
228/* PCI config space */
229
e10fa551
JL
230#define MCHBAR_I915 0x44
231#define MCHBAR_I965 0x48
232#define MCHBAR_SIZE (4 * 4096)
233
234#define DEVEN 0x54
235#define DEVEN_MCHBAR_EN (1 << 28)
236
40006c43 237/* BSM in include/drm/i915_drm.h */
e10fa551 238
1b1d2716
VS
239#define HPLLCC 0xc0 /* 85x only */
240#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
241#define GC_CLOCK_133_200 (0 << 0)
242#define GC_CLOCK_100_200 (1 << 0)
243#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
244#define GC_CLOCK_133_266 (3 << 0)
245#define GC_CLOCK_133_200_2 (4 << 0)
246#define GC_CLOCK_133_266_2 (5 << 0)
247#define GC_CLOCK_166_266 (6 << 0)
248#define GC_CLOCK_166_250 (7 << 0)
249
e10fa551
JL
250#define I915_GDRST 0xc0 /* PCI config register */
251#define GRDOM_FULL (0 << 2)
252#define GRDOM_RENDER (1 << 2)
253#define GRDOM_MEDIA (3 << 2)
254#define GRDOM_MASK (3 << 2)
255#define GRDOM_RESET_STATUS (1 << 1)
256#define GRDOM_RESET_ENABLE (1 << 0)
257
8fdded82
VS
258/* BSpec only has register offset, PCI device and bit found empirically */
259#define I830_CLOCK_GATE 0xc8 /* device 0 */
260#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
261
e10fa551
JL
262#define GCDGMBUS 0xcc
263
f97108d1 264#define GCFGC2 0xda
585fb111
JB
265#define GCFGC 0xf0 /* 915+ only */
266#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
267#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 268#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
269#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
270#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
271#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
272#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
273#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
274#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 275#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
276#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
277#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
278#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
279#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
280#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
281#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
282#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
283#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
284#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
285#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
286#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
287#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
288#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
289#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
290#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
291#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
292#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
293#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
294#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 295
e10fa551
JL
296#define ASLE 0xe4
297#define ASLS 0xfc
298
299#define SWSCI 0xe8
300#define SWSCI_SCISEL (1 << 15)
301#define SWSCI_GSSCIE (1 << 0)
302
303#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 304
585fb111 305
f0f59a00 306#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
307#define ILK_GRDOM_FULL (0 << 1)
308#define ILK_GRDOM_RENDER (1 << 1)
309#define ILK_GRDOM_MEDIA (3 << 1)
310#define ILK_GRDOM_MASK (3 << 1)
311#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 312
f0f59a00 313#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 314#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
315#define GEN6_MBC_SNPCR_MASK (3 << 21)
316#define GEN6_MBC_SNPCR_MAX (0 << 21)
317#define GEN6_MBC_SNPCR_MED (1 << 21)
318#define GEN6_MBC_SNPCR_LOW (2 << 21)
319#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 320
f0f59a00
VS
321#define VLV_G3DCTL _MMIO(0x9024)
322#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 323
f0f59a00 324#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
325#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
326#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
327#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
328#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
329#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
330
f0f59a00 331#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
332#define GEN6_GRDOM_FULL (1 << 0)
333#define GEN6_GRDOM_RENDER (1 << 1)
334#define GEN6_GRDOM_MEDIA (1 << 2)
335#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 336#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 337#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 338#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
339/* GEN11 changed all bit defs except for FULL & RENDER */
340#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
341#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
342#define GEN11_GRDOM_BLT (1 << 2)
343#define GEN11_GRDOM_GUC (1 << 3)
344#define GEN11_GRDOM_MEDIA (1 << 5)
345#define GEN11_GRDOM_MEDIA2 (1 << 6)
346#define GEN11_GRDOM_MEDIA3 (1 << 7)
347#define GEN11_GRDOM_MEDIA4 (1 << 8)
348#define GEN11_GRDOM_VECS (1 << 13)
349#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 350
5ee8ee86
PZ
351#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
352#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
353#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
354#define PP_DIR_DCLV_2G 0xffffffff
355
5ee8ee86
PZ
356#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
357#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 358
f0f59a00 359#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
360#define GEN8_RPCS_ENABLE (1 << 31)
361#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
362#define GEN8_RPCS_S_CNT_SHIFT 15
363#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
364#define GEN11_RPCS_S_CNT_SHIFT 12
365#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
366#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
367#define GEN8_RPCS_SS_CNT_SHIFT 8
368#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
369#define GEN8_RPCS_EU_MAX_SHIFT 4
370#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
371#define GEN8_RPCS_EU_MIN_SHIFT 0
372#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
373
f89823c2
LL
374#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
375/* HSW only */
376#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
377#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
378#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
379#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
380/* HSW+ */
381#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
382#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
383#define HSW_RCS_INHIBIT (1 << 8)
384/* Gen8 */
385#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
386#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
387#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
388#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
389#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
390#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
391#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
392#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
393#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
394#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
395
f0f59a00 396#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
397#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
398#define ECOCHK_SNB_BIT (1 << 10)
399#define ECOCHK_DIS_TLB (1 << 8)
400#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
401#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
402#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
403#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
404#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
405#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
406#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
407#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 408
f0f59a00 409#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
410#define ECOBITS_SNB_BIT (1 << 13)
411#define ECOBITS_PPGTT_CACHE64B (3 << 8)
412#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 413
f0f59a00 414#define GAB_CTL _MMIO(0x24000)
5ee8ee86 415#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 416
f0f59a00 417#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
418#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
419#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
420#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
421#define GEN6_STOLEN_RESERVED_1M (0 << 4)
422#define GEN6_STOLEN_RESERVED_512K (1 << 4)
423#define GEN6_STOLEN_RESERVED_256K (2 << 4)
424#define GEN6_STOLEN_RESERVED_128K (3 << 4)
425#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
426#define GEN7_STOLEN_RESERVED_1M (0 << 5)
427#define GEN7_STOLEN_RESERVED_256K (1 << 5)
428#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
429#define GEN8_STOLEN_RESERVED_1M (0 << 7)
430#define GEN8_STOLEN_RESERVED_2M (1 << 7)
431#define GEN8_STOLEN_RESERVED_4M (2 << 7)
432#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 433#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 434#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 435
585fb111
JB
436/* VGA stuff */
437
438#define VGA_ST01_MDA 0x3ba
439#define VGA_ST01_CGA 0x3da
440
f0f59a00 441#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
442#define VGA_MSR_WRITE 0x3c2
443#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
444#define VGA_MSR_MEM_EN (1 << 1)
445#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 446
5434fd92 447#define VGA_SR_INDEX 0x3c4
f930ddd0 448#define SR01 1
5434fd92 449#define VGA_SR_DATA 0x3c5
585fb111
JB
450
451#define VGA_AR_INDEX 0x3c0
5ee8ee86 452#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
453#define VGA_AR_DATA_WRITE 0x3c0
454#define VGA_AR_DATA_READ 0x3c1
455
456#define VGA_GR_INDEX 0x3ce
457#define VGA_GR_DATA 0x3cf
458/* GR05 */
459#define VGA_GR_MEM_READ_MODE_SHIFT 3
460#define VGA_GR_MEM_READ_MODE_PLANE 1
461/* GR06 */
462#define VGA_GR_MEM_MODE_MASK 0xc
463#define VGA_GR_MEM_MODE_SHIFT 2
464#define VGA_GR_MEM_A0000_AFFFF 0
465#define VGA_GR_MEM_A0000_BFFFF 1
466#define VGA_GR_MEM_B0000_B7FFF 2
467#define VGA_GR_MEM_B0000_BFFFF 3
468
469#define VGA_DACMASK 0x3c6
470#define VGA_DACRX 0x3c7
471#define VGA_DACWX 0x3c8
472#define VGA_DACDATA 0x3c9
473
474#define VGA_CR_INDEX_MDA 0x3b4
475#define VGA_CR_DATA_MDA 0x3b5
476#define VGA_CR_INDEX_CGA 0x3d4
477#define VGA_CR_DATA_CGA 0x3d5
478
f0f59a00
VS
479#define MI_PREDICATE_SRC0 _MMIO(0x2400)
480#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
481#define MI_PREDICATE_SRC1 _MMIO(0x2408)
482#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 483
f0f59a00 484#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
485#define LOWER_SLICE_ENABLED (1 << 0)
486#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 487
5947de9b
BV
488/*
489 * Registers used only by the command parser
490 */
f0f59a00
VS
491#define BCS_SWCTRL _MMIO(0x22200)
492
493#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
494#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
495#define HS_INVOCATION_COUNT _MMIO(0x2300)
496#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
497#define DS_INVOCATION_COUNT _MMIO(0x2308)
498#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
499#define IA_VERTICES_COUNT _MMIO(0x2310)
500#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
501#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
502#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
503#define VS_INVOCATION_COUNT _MMIO(0x2320)
504#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
505#define GS_INVOCATION_COUNT _MMIO(0x2328)
506#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
507#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
508#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
509#define CL_INVOCATION_COUNT _MMIO(0x2338)
510#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
511#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
512#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
513#define PS_INVOCATION_COUNT _MMIO(0x2348)
514#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
515#define PS_DEPTH_COUNT _MMIO(0x2350)
516#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
517
518/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
519#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
520#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 521
f0f59a00
VS
522#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
523#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 524
f0f59a00
VS
525#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
526#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
527#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
528#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
529#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
530#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 531
f0f59a00
VS
532#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
533#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
534#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 535
1b85066b
JJ
536/* There are the 16 64-bit CS General Purpose Registers */
537#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
538#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
539
a941795a 540#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
541#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
542#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
543#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
544#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
545#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
546#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
547#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
548#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
549#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
550#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
551#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
552#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 553#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
554#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
555#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
556
557#define GEN8_OACTXID _MMIO(0x2364)
558
19f81df2 559#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
560#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
561#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
562#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
563#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 564
d7965152 565#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
566#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
567#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
568#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
569#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 570#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
571#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
572#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
573
574#define GEN8_OACTXCONTROL _MMIO(0x2360)
575#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
576#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
577#define GEN8_OA_TIMER_ENABLE (1 << 1)
578#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
579
580#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
581#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
582#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
583#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
584#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 585
19f81df2 586#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 587#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 588#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
cd956bfc 589#define GEN8_OABUFFER_BUFFER_SIZE_SHIFT 3
d7965152
RB
590
591#define GEN7_OASTATUS1 _MMIO(0x2364)
592#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
593#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
594#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
595#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
cd956bfc 596#define GEN7_OASTATUS1_BUFFER_SIZE_SHIFT 3
d7965152
RB
597
598#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
599#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
600#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
601
602#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
603#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
604#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
605#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
606#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
607
608#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 609#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 610#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 611#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 612
5ee8ee86
PZ
613#define OABUFFER_SIZE_128K (0 << 3)
614#define OABUFFER_SIZE_256K (1 << 3)
615#define OABUFFER_SIZE_512K (2 << 3)
616#define OABUFFER_SIZE_1M (3 << 3)
617#define OABUFFER_SIZE_2M (4 << 3)
618#define OABUFFER_SIZE_4M (5 << 3)
619#define OABUFFER_SIZE_8M (6 << 3)
620#define OABUFFER_SIZE_16M (7 << 3)
d7965152 621
19f81df2
RB
622/*
623 * Flexible, Aggregate EU Counter Registers.
624 * Note: these aren't contiguous
625 */
d7965152 626#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
627#define EU_PERF_CNTL1 _MMIO(0xe558)
628#define EU_PERF_CNTL2 _MMIO(0xe658)
629#define EU_PERF_CNTL3 _MMIO(0xe758)
630#define EU_PERF_CNTL4 _MMIO(0xe45c)
631#define EU_PERF_CNTL5 _MMIO(0xe55c)
632#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 633
d7965152
RB
634/*
635 * OA Boolean state
636 */
637
d7965152
RB
638#define OASTARTTRIG1 _MMIO(0x2710)
639#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
640#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
641
642#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
643#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
644#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
645#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
646#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
647#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
648#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
649#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
650#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
651#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
652#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
653#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
654#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
655#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
656#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
657#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
658#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
659#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
660#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
661#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
662#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
663#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
664#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
665#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
666#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
667#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
668#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
669#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
670#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
671#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
672
673#define OASTARTTRIG3 _MMIO(0x2718)
674#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
675#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
676#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
677#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
678#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
679#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
680#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
681#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
682#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
683
684#define OASTARTTRIG4 _MMIO(0x271c)
685#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
686#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
687#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
688#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
689#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
690#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
691#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
692#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
693#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
694
695#define OASTARTTRIG5 _MMIO(0x2720)
696#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
697#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
698
699#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
700#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
701#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
702#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
703#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
704#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
705#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
706#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
707#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
708#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
709#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
710#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
711#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
712#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
713#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
714#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
715#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
716#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
717#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
718#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
719#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
720#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
721#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
722#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
723#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
724#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
725#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
726#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
727#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
728#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
729
730#define OASTARTTRIG7 _MMIO(0x2728)
731#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
732#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
733#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
734#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
735#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
736#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
737#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
738#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
739#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
740
741#define OASTARTTRIG8 _MMIO(0x272c)
742#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
743#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
744#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
745#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
746#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
747#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
748#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
749#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
750#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
751
7853d92e
LL
752#define OAREPORTTRIG1 _MMIO(0x2740)
753#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
754#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
755
756#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
757#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
758#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
759#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
760#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
761#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
762#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
763#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
764#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
765#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
766#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
767#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
768#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
769#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
770#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
771#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
772#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
773#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
774#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
775#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
776#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
777#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
778#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
779#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
780#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
781#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
782
783#define OAREPORTTRIG3 _MMIO(0x2748)
784#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
785#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
786#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
787#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
788#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
789#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
790#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
791#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
792#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
793
794#define OAREPORTTRIG4 _MMIO(0x274c)
795#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
796#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
797#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
798#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
799#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
800#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
801#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
802#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
803#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
804
805#define OAREPORTTRIG5 _MMIO(0x2750)
806#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
807#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
808
809#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
810#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
811#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
812#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
813#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
814#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
815#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
816#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
817#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
818#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
819#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
820#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
821#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
822#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
823#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
824#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
825#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
826#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
827#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
828#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
829#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
830#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
831#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
832#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
833#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
834#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
835
836#define OAREPORTTRIG7 _MMIO(0x2758)
837#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
838#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
839#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
840#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
841#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
842#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
843#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
844#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
845#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
846
847#define OAREPORTTRIG8 _MMIO(0x275c)
848#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
849#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
850#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
851#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
852#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
853#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
854#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
855#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
856#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
857
d7965152
RB
858/* CECX_0 */
859#define OACEC_COMPARE_LESS_OR_EQUAL 6
860#define OACEC_COMPARE_NOT_EQUAL 5
861#define OACEC_COMPARE_LESS_THAN 4
862#define OACEC_COMPARE_GREATER_OR_EQUAL 3
863#define OACEC_COMPARE_EQUAL 2
864#define OACEC_COMPARE_GREATER_THAN 1
865#define OACEC_COMPARE_ANY_EQUAL 0
866
867#define OACEC_COMPARE_VALUE_MASK 0xffff
868#define OACEC_COMPARE_VALUE_SHIFT 3
869
5ee8ee86
PZ
870#define OACEC_SELECT_NOA (0 << 19)
871#define OACEC_SELECT_PREV (1 << 19)
872#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
873
874/* CECX_1 */
875#define OACEC_MASK_MASK 0xffff
876#define OACEC_CONSIDERATIONS_MASK 0xffff
877#define OACEC_CONSIDERATIONS_SHIFT 16
878
879#define OACEC0_0 _MMIO(0x2770)
880#define OACEC0_1 _MMIO(0x2774)
881#define OACEC1_0 _MMIO(0x2778)
882#define OACEC1_1 _MMIO(0x277c)
883#define OACEC2_0 _MMIO(0x2780)
884#define OACEC2_1 _MMIO(0x2784)
885#define OACEC3_0 _MMIO(0x2788)
886#define OACEC3_1 _MMIO(0x278c)
887#define OACEC4_0 _MMIO(0x2790)
888#define OACEC4_1 _MMIO(0x2794)
889#define OACEC5_0 _MMIO(0x2798)
890#define OACEC5_1 _MMIO(0x279c)
891#define OACEC6_0 _MMIO(0x27a0)
892#define OACEC6_1 _MMIO(0x27a4)
893#define OACEC7_0 _MMIO(0x27a8)
894#define OACEC7_1 _MMIO(0x27ac)
895
f89823c2
LL
896/* OA perf counters */
897#define OA_PERFCNT1_LO _MMIO(0x91B8)
898#define OA_PERFCNT1_HI _MMIO(0x91BC)
899#define OA_PERFCNT2_LO _MMIO(0x91C0)
900#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
901#define OA_PERFCNT3_LO _MMIO(0x91C8)
902#define OA_PERFCNT3_HI _MMIO(0x91CC)
903#define OA_PERFCNT4_LO _MMIO(0x91D8)
904#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
905
906#define OA_PERFMATRIX_LO _MMIO(0x91C8)
907#define OA_PERFMATRIX_HI _MMIO(0x91CC)
908
909/* RPM unit config (Gen8+) */
910#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
911#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
912#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
913#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
914#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
915#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
916#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
917#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
918#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
919#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
920#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
921#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
922#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
923
f89823c2 924#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 925#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 926
dab91783
LL
927/* GPM unit config (Gen9+) */
928#define CTC_MODE _MMIO(0xA26C)
929#define CTC_SOURCE_PARAMETER_MASK 1
930#define CTC_SOURCE_CRYSTAL_CLOCK 0
931#define CTC_SOURCE_DIVIDE_LOGIC 1
932#define CTC_SHIFT_PARAMETER_SHIFT 1
933#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
934
5888576b
LL
935/* RCP unit config (Gen8+) */
936#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 937
a54b19f1
LL
938/* NOA (HSW) */
939#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
940#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
941#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
942#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
943#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
944#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
945#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
946#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
947#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
948#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
949
950#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
951
f89823c2
LL
952/* NOA (Gen8+) */
953#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
954
955#define MICRO_BP0_0 _MMIO(0x9800)
956#define MICRO_BP0_2 _MMIO(0x9804)
957#define MICRO_BP0_1 _MMIO(0x9808)
958
959#define MICRO_BP1_0 _MMIO(0x980C)
960#define MICRO_BP1_2 _MMIO(0x9810)
961#define MICRO_BP1_1 _MMIO(0x9814)
962
963#define MICRO_BP2_0 _MMIO(0x9818)
964#define MICRO_BP2_2 _MMIO(0x981C)
965#define MICRO_BP2_1 _MMIO(0x9820)
966
967#define MICRO_BP3_0 _MMIO(0x9824)
968#define MICRO_BP3_2 _MMIO(0x9828)
969#define MICRO_BP3_1 _MMIO(0x982C)
970
971#define MICRO_BP_TRIGGER _MMIO(0x9830)
972#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
973#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
974#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
975
976#define GDT_CHICKEN_BITS _MMIO(0x9840)
977#define GT_NOA_ENABLE 0x00000080
978
979#define NOA_DATA _MMIO(0x986C)
980#define NOA_WRITE _MMIO(0x9888)
180b813c 981
220375aa
BV
982#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
983#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 984#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 985
dc96e9b8
CW
986/*
987 * Reset registers
988 */
f0f59a00 989#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
990#define DEBUG_RESET_FULL (1 << 7)
991#define DEBUG_RESET_RENDER (1 << 8)
992#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 993
57f350b6 994/*
5a09ae9f
JN
995 * IOSF sideband
996 */
f0f59a00 997#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
998#define IOSF_DEVFN_SHIFT 24
999#define IOSF_OPCODE_SHIFT 16
1000#define IOSF_PORT_SHIFT 8
1001#define IOSF_BYTE_ENABLES_SHIFT 4
1002#define IOSF_BAR_SHIFT 1
5ee8ee86 1003#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1004#define IOSF_PORT_BUNIT 0x03
1005#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1006#define IOSF_PORT_NC 0x11
1007#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1008#define IOSF_PORT_GPIO_NC 0x13
1009#define IOSF_PORT_CCK 0x14
4688d45f
JN
1010#define IOSF_PORT_DPIO_2 0x1a
1011#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1012#define IOSF_PORT_GPIO_SC 0x48
1013#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1014#define IOSF_PORT_CCU 0xa9
7071af97
JN
1015#define CHV_IOSF_PORT_GPIO_N 0x13
1016#define CHV_IOSF_PORT_GPIO_SE 0x48
1017#define CHV_IOSF_PORT_GPIO_E 0xa8
1018#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1019#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1020#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1021
30a970c6
JB
1022/* See configdb bunit SB addr map */
1023#define BUNIT_REG_BISOC 0x11
1024
30a970c6 1025#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1026#define DSPFREQSTAT_SHIFT_CHV 24
1027#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1028#define DSPFREQGUAR_SHIFT_CHV 8
1029#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1030#define DSPFREQSTAT_SHIFT 30
1031#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1032#define DSPFREQGUAR_SHIFT 14
1033#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1034#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1035#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1036#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1037#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1038#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1039#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1040#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1041#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1042#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1043#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1044#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1045#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1046#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1047#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1048#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1049
c3fdb9d8 1050/*
438b8dc4
ID
1051 * i915_power_well_id:
1052 *
4739a9d2
ID
1053 * IDs used to look up power wells. Power wells accessed directly bypassing
1054 * the power domains framework must be assigned a unique ID. The rest of power
1055 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1056 */
1057enum i915_power_well_id {
4739a9d2
ID
1058 DISP_PW_ID_NONE,
1059
2183b499
ID
1060 VLV_DISP_PW_DISP2D,
1061 BXT_DISP_PW_DPIO_CMN_A,
1062 VLV_DISP_PW_DPIO_CMN_BC,
1063 GLK_DISP_PW_DPIO_CMN_C,
1064 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1065 HSW_DISP_PW_GLOBAL,
1066 SKL_DISP_PW_MISC_IO,
1067 SKL_DISP_PW_1,
94dd5138
S
1068 SKL_DISP_PW_2,
1069};
1070
02f4c9e0
CML
1071#define PUNIT_REG_PWRGT_CTRL 0x60
1072#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1073#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1074#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1075#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1076#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1077#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1078
1079#define PUNIT_PWGT_IDX_RENDER 0
1080#define PUNIT_PWGT_IDX_MEDIA 1
1081#define PUNIT_PWGT_IDX_DISP2D 3
1082#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1083#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1084#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1085#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1086#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1087#define PUNIT_PWGT_IDX_DPIO_RX0 10
1088#define PUNIT_PWGT_IDX_DPIO_RX1 11
1089#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1090
5a09ae9f
JN
1091#define PUNIT_REG_GPU_LFM 0xd3
1092#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1093#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1094#define GPLLENABLE (1 << 4)
1095#define GENFREQSTATUS (1 << 0)
5a09ae9f 1096#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1097#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1098
1099#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1100#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1101
095acd5f
D
1102#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1103#define FB_GFX_FREQ_FUSE_MASK 0xff
1104#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1105#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1106#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1107
1108#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1109#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1110
fc1ac8de
VS
1111#define PUNIT_REG_DDR_SETUP2 0x139
1112#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1113#define FORCE_DDR_LOW_FREQ (1 << 1)
1114#define FORCE_DDR_HIGH_FREQ (1 << 0)
1115
2b6b3a09
D
1116#define PUNIT_GPU_STATUS_REG 0xdb
1117#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1118#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1119#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1120#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1121
1122#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1123#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1124#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1125
5a09ae9f
JN
1126#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1127#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1128#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1129#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1130#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1131#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1132#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1133#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1134#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1135#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1136
af7187b7
PZ
1137#define VLV_TURBO_SOC_OVERRIDE 0x04
1138#define VLV_OVERRIDE_EN 1
1139#define VLV_SOC_TDP_EN (1 << 1)
1140#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1141#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1142
be4fc046 1143/* vlv2 north clock has */
24eb2d59
CML
1144#define CCK_FUSE_REG 0x8
1145#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1146#define CCK_REG_DSI_PLL_FUSE 0x44
1147#define CCK_REG_DSI_PLL_CONTROL 0x48
1148#define DSI_PLL_VCO_EN (1 << 31)
1149#define DSI_PLL_LDO_GATE (1 << 30)
1150#define DSI_PLL_P1_POST_DIV_SHIFT 17
1151#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1152#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1153#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1154#define DSI_PLL_MUX_MASK (3 << 9)
1155#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1156#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1157#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1158#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1159#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1160#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1161#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1162#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1163#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1164#define DSI_PLL_LOCK (1 << 0)
1165#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1166#define DSI_PLL_LFSR (1 << 31)
1167#define DSI_PLL_FRACTION_EN (1 << 30)
1168#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1169#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1170#define DSI_PLL_USYNC_CNT_SHIFT 18
1171#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1172#define DSI_PLL_N1_DIV_SHIFT 16
1173#define DSI_PLL_N1_DIV_MASK (3 << 16)
1174#define DSI_PLL_M1_DIV_SHIFT 0
1175#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1176#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1177#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1178#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1179#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1180#define CCK_TRUNK_FORCE_ON (1 << 17)
1181#define CCK_TRUNK_FORCE_OFF (1 << 16)
1182#define CCK_FREQUENCY_STATUS (0x1f << 8)
1183#define CCK_FREQUENCY_STATUS_SHIFT 8
1184#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1185
f38861b8 1186/* DPIO registers */
5a09ae9f 1187#define DPIO_DEVFN 0
5a09ae9f 1188
f0f59a00 1189#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1190#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1191#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1192#define DPIO_SFR_BYPASS (1 << 1)
1193#define DPIO_CMNRST (1 << 0)
57f350b6 1194
e4607fcf
CML
1195#define DPIO_PHY(pipe) ((pipe) >> 1)
1196#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1197
598fac6b
DV
1198/*
1199 * Per pipe/PLL DPIO regs
1200 */
ab3c759a 1201#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1202#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1203#define DPIO_POST_DIV_DAC 0
1204#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1205#define DPIO_POST_DIV_LVDS1 2
1206#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1207#define DPIO_K_SHIFT (24) /* 4 bits */
1208#define DPIO_P1_SHIFT (21) /* 3 bits */
1209#define DPIO_P2_SHIFT (16) /* 5 bits */
1210#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1211#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1212#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1213#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1214#define _VLV_PLL_DW3_CH1 0x802c
1215#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1216
ab3c759a 1217#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1218#define DPIO_REFSEL_OVERRIDE 27
1219#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1220#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1221#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1222#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1223#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1224#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1225#define _VLV_PLL_DW5_CH1 0x8034
1226#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1227
ab3c759a
CML
1228#define _VLV_PLL_DW7_CH0 0x801c
1229#define _VLV_PLL_DW7_CH1 0x803c
1230#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1231
ab3c759a
CML
1232#define _VLV_PLL_DW8_CH0 0x8040
1233#define _VLV_PLL_DW8_CH1 0x8060
1234#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1235
ab3c759a
CML
1236#define VLV_PLL_DW9_BCAST 0xc044
1237#define _VLV_PLL_DW9_CH0 0x8044
1238#define _VLV_PLL_DW9_CH1 0x8064
1239#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1240
ab3c759a
CML
1241#define _VLV_PLL_DW10_CH0 0x8048
1242#define _VLV_PLL_DW10_CH1 0x8068
1243#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1244
ab3c759a
CML
1245#define _VLV_PLL_DW11_CH0 0x804c
1246#define _VLV_PLL_DW11_CH1 0x806c
1247#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1248
ab3c759a
CML
1249/* Spec for ref block start counts at DW10 */
1250#define VLV_REF_DW13 0x80ac
598fac6b 1251
ab3c759a 1252#define VLV_CMN_DW0 0x8100
dc96e9b8 1253
598fac6b
DV
1254/*
1255 * Per DDI channel DPIO regs
1256 */
1257
ab3c759a
CML
1258#define _VLV_PCS_DW0_CH0 0x8200
1259#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1260#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1261#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1262#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1263#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1264#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1265
97fd4d5c
VS
1266#define _VLV_PCS01_DW0_CH0 0x200
1267#define _VLV_PCS23_DW0_CH0 0x400
1268#define _VLV_PCS01_DW0_CH1 0x2600
1269#define _VLV_PCS23_DW0_CH1 0x2800
1270#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1271#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1272
ab3c759a
CML
1273#define _VLV_PCS_DW1_CH0 0x8204
1274#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1275#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1276#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1277#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1278#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1279#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1280#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1281
97fd4d5c
VS
1282#define _VLV_PCS01_DW1_CH0 0x204
1283#define _VLV_PCS23_DW1_CH0 0x404
1284#define _VLV_PCS01_DW1_CH1 0x2604
1285#define _VLV_PCS23_DW1_CH1 0x2804
1286#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1287#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1288
ab3c759a
CML
1289#define _VLV_PCS_DW8_CH0 0x8220
1290#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1291#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1292#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1293#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1294
1295#define _VLV_PCS01_DW8_CH0 0x0220
1296#define _VLV_PCS23_DW8_CH0 0x0420
1297#define _VLV_PCS01_DW8_CH1 0x2620
1298#define _VLV_PCS23_DW8_CH1 0x2820
1299#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1300#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1301
1302#define _VLV_PCS_DW9_CH0 0x8224
1303#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1304#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1305#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1306#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1307#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1308#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1309#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1310#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1311
a02ef3c7
VS
1312#define _VLV_PCS01_DW9_CH0 0x224
1313#define _VLV_PCS23_DW9_CH0 0x424
1314#define _VLV_PCS01_DW9_CH1 0x2624
1315#define _VLV_PCS23_DW9_CH1 0x2824
1316#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1317#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1318
9d556c99
CML
1319#define _CHV_PCS_DW10_CH0 0x8228
1320#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1321#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1322#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1323#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1324#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1325#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1326#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1327#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1328#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1329#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1330
1966e59e
VS
1331#define _VLV_PCS01_DW10_CH0 0x0228
1332#define _VLV_PCS23_DW10_CH0 0x0428
1333#define _VLV_PCS01_DW10_CH1 0x2628
1334#define _VLV_PCS23_DW10_CH1 0x2828
1335#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1336#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1337
ab3c759a
CML
1338#define _VLV_PCS_DW11_CH0 0x822c
1339#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1340#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1341#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1342#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1343#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1344#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1345
570e2a74
VS
1346#define _VLV_PCS01_DW11_CH0 0x022c
1347#define _VLV_PCS23_DW11_CH0 0x042c
1348#define _VLV_PCS01_DW11_CH1 0x262c
1349#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1350#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1351#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1352
2e523e98
VS
1353#define _VLV_PCS01_DW12_CH0 0x0230
1354#define _VLV_PCS23_DW12_CH0 0x0430
1355#define _VLV_PCS01_DW12_CH1 0x2630
1356#define _VLV_PCS23_DW12_CH1 0x2830
1357#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1358#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1359
ab3c759a
CML
1360#define _VLV_PCS_DW12_CH0 0x8230
1361#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1362#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1363#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1364#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1365#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1366#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1367#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1368
1369#define _VLV_PCS_DW14_CH0 0x8238
1370#define _VLV_PCS_DW14_CH1 0x8438
1371#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1372
1373#define _VLV_PCS_DW23_CH0 0x825c
1374#define _VLV_PCS_DW23_CH1 0x845c
1375#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1376
1377#define _VLV_TX_DW2_CH0 0x8288
1378#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1379#define DPIO_SWING_MARGIN000_SHIFT 16
1380#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1381#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1382#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1383
1384#define _VLV_TX_DW3_CH0 0x828c
1385#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1386/* The following bit for CHV phy */
5ee8ee86 1387#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1388#define DPIO_SWING_MARGIN101_SHIFT 16
1389#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1390#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1391
1392#define _VLV_TX_DW4_CH0 0x8290
1393#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1394#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1395#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1396#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1397#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1398#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1399
1400#define _VLV_TX3_DW4_CH0 0x690
1401#define _VLV_TX3_DW4_CH1 0x2a90
1402#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1403
1404#define _VLV_TX_DW5_CH0 0x8294
1405#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1406#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1407#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1408
1409#define _VLV_TX_DW11_CH0 0x82ac
1410#define _VLV_TX_DW11_CH1 0x84ac
1411#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1412
1413#define _VLV_TX_DW14_CH0 0x82b8
1414#define _VLV_TX_DW14_CH1 0x84b8
1415#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1416
9d556c99
CML
1417/* CHV dpPhy registers */
1418#define _CHV_PLL_DW0_CH0 0x8000
1419#define _CHV_PLL_DW0_CH1 0x8180
1420#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1421
1422#define _CHV_PLL_DW1_CH0 0x8004
1423#define _CHV_PLL_DW1_CH1 0x8184
1424#define DPIO_CHV_N_DIV_SHIFT 8
1425#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1426#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1427
1428#define _CHV_PLL_DW2_CH0 0x8008
1429#define _CHV_PLL_DW2_CH1 0x8188
1430#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1431
1432#define _CHV_PLL_DW3_CH0 0x800c
1433#define _CHV_PLL_DW3_CH1 0x818c
1434#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1435#define DPIO_CHV_FIRST_MOD (0 << 8)
1436#define DPIO_CHV_SECOND_MOD (1 << 8)
1437#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1438#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1439#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1440
1441#define _CHV_PLL_DW6_CH0 0x8018
1442#define _CHV_PLL_DW6_CH1 0x8198
1443#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1444#define DPIO_CHV_INT_COEFF_SHIFT 8
1445#define DPIO_CHV_PROP_COEFF_SHIFT 0
1446#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1447
d3eee4ba
VP
1448#define _CHV_PLL_DW8_CH0 0x8020
1449#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1450#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1451#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1452#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1453
1454#define _CHV_PLL_DW9_CH0 0x8024
1455#define _CHV_PLL_DW9_CH1 0x81A4
1456#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1457#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1458#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1459#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1460
6669e39f
VS
1461#define _CHV_CMN_DW0_CH0 0x8100
1462#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1463#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1464#define DPIO_ALLDL_POWERDOWN (1 << 1)
1465#define DPIO_ANYDL_POWERDOWN (1 << 0)
1466
b9e5ac3c
VS
1467#define _CHV_CMN_DW5_CH0 0x8114
1468#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1469#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1470#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1471#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1472#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1473#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1474#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1475#define CHV_BUFLEFTENA1_MASK (3 << 22)
1476
9d556c99
CML
1477#define _CHV_CMN_DW13_CH0 0x8134
1478#define _CHV_CMN_DW0_CH1 0x8080
1479#define DPIO_CHV_S1_DIV_SHIFT 21
1480#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1481#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1482#define DPIO_CHV_K_DIV_SHIFT 4
1483#define DPIO_PLL_FREQLOCK (1 << 1)
1484#define DPIO_PLL_LOCK (1 << 0)
1485#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1486
1487#define _CHV_CMN_DW14_CH0 0x8138
1488#define _CHV_CMN_DW1_CH1 0x8084
1489#define DPIO_AFC_RECAL (1 << 14)
1490#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1491#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1492#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1493#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1494#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1495#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1496#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1497#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1498#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1499#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1500
9197c88b
VS
1501#define _CHV_CMN_DW19_CH0 0x814c
1502#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1503#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1504#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1505#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1506#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1507
9197c88b
VS
1508#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1509
e0fce78f
VS
1510#define CHV_CMN_DW28 0x8170
1511#define DPIO_CL1POWERDOWNEN (1 << 23)
1512#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1513#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1514#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1515#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1516#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1517
9d556c99 1518#define CHV_CMN_DW30 0x8178
3e288786 1519#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1520#define DPIO_LRC_BYPASS (1 << 3)
1521
1522#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1523 (lane) * 0x200 + (offset))
1524
f72df8db
VS
1525#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1526#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1527#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1528#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1529#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1530#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1531#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1532#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1533#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1534#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1535#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1536#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1537#define DPIO_FRC_LATENCY_SHFIT 8
1538#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1539#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1540
1541/* BXT PHY registers */
ed37892e
ACO
1542#define _BXT_PHY0_BASE 0x6C000
1543#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1544#define _BXT_PHY2_BASE 0x163000
1545#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1546 _BXT_PHY1_BASE, \
1547 _BXT_PHY2_BASE)
ed37892e
ACO
1548
1549#define _BXT_PHY(phy, reg) \
1550 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1551
1552#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1553 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1554 (reg_ch1) - _BXT_PHY0_BASE))
1555#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1556 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1557
f0f59a00 1558#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1559#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1560
e93da0a0
ID
1561#define _BXT_PHY_CTL_DDI_A 0x64C00
1562#define _BXT_PHY_CTL_DDI_B 0x64C10
1563#define _BXT_PHY_CTL_DDI_C 0x64C20
1564#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1565#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1566#define BXT_PHY_LANE_ENABLED (1 << 8)
1567#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1568 _BXT_PHY_CTL_DDI_B)
1569
5c6706e5
VK
1570#define _PHY_CTL_FAMILY_EDP 0x64C80
1571#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1572#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1573#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1574#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1575 _PHY_CTL_FAMILY_EDP, \
1576 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1577
dfb82408
S
1578/* BXT PHY PLL registers */
1579#define _PORT_PLL_A 0x46074
1580#define _PORT_PLL_B 0x46078
1581#define _PORT_PLL_C 0x4607c
1582#define PORT_PLL_ENABLE (1 << 31)
1583#define PORT_PLL_LOCK (1 << 30)
1584#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1585#define PORT_PLL_POWER_ENABLE (1 << 26)
1586#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1587#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1588
1589#define _PORT_PLL_EBB_0_A 0x162034
1590#define _PORT_PLL_EBB_0_B 0x6C034
1591#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1592#define PORT_PLL_P1_SHIFT 13
1593#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1594#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1595#define PORT_PLL_P2_SHIFT 8
1596#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1597#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1598#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1599 _PORT_PLL_EBB_0_B, \
1600 _PORT_PLL_EBB_0_C)
dfb82408
S
1601
1602#define _PORT_PLL_EBB_4_A 0x162038
1603#define _PORT_PLL_EBB_4_B 0x6C038
1604#define _PORT_PLL_EBB_4_C 0x6C344
1605#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1606#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1607#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1608 _PORT_PLL_EBB_4_B, \
1609 _PORT_PLL_EBB_4_C)
dfb82408
S
1610
1611#define _PORT_PLL_0_A 0x162100
1612#define _PORT_PLL_0_B 0x6C100
1613#define _PORT_PLL_0_C 0x6C380
1614/* PORT_PLL_0_A */
1615#define PORT_PLL_M2_MASK 0xFF
1616/* PORT_PLL_1_A */
aa610dcb
ID
1617#define PORT_PLL_N_SHIFT 8
1618#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1619#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1620/* PORT_PLL_2_A */
1621#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1622/* PORT_PLL_3_A */
1623#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1624/* PORT_PLL_6_A */
1625#define PORT_PLL_PROP_COEFF_MASK 0xF
1626#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1627#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1628#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1629#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1630/* PORT_PLL_8_A */
1631#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1632/* PORT_PLL_9_A */
05712c15
ID
1633#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1634#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1635/* PORT_PLL_10_A */
5ee8ee86 1636#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1637#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1638#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1639#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1640#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1641 _PORT_PLL_0_B, \
1642 _PORT_PLL_0_C)
1643#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1644 (idx) * 4)
dfb82408 1645
5c6706e5
VK
1646/* BXT PHY common lane registers */
1647#define _PORT_CL1CM_DW0_A 0x162000
1648#define _PORT_CL1CM_DW0_BC 0x6C000
1649#define PHY_POWER_GOOD (1 << 16)
b61e7996 1650#define PHY_RESERVED (1 << 7)
ed37892e 1651#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1652
d72e84cc
MK
1653#define _PORT_CL1CM_DW9_A 0x162024
1654#define _PORT_CL1CM_DW9_BC 0x6C024
1655#define IREF0RC_OFFSET_SHIFT 8
1656#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1657#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1658
d72e84cc
MK
1659#define _PORT_CL1CM_DW10_A 0x162028
1660#define _PORT_CL1CM_DW10_BC 0x6C028
1661#define IREF1RC_OFFSET_SHIFT 8
1662#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1663#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1664
1665#define _PORT_CL1CM_DW28_A 0x162070
1666#define _PORT_CL1CM_DW28_BC 0x6C070
1667#define OCL1_POWER_DOWN_EN (1 << 23)
1668#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1669#define SUS_CLK_CONFIG 0x3
1670#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1671
1672#define _PORT_CL1CM_DW30_A 0x162078
1673#define _PORT_CL1CM_DW30_BC 0x6C078
1674#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1675#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1676
1677/*
1678 * CNL/ICL Port/COMBO-PHY Registers
1679 */
4e53840f
LDM
1680#define _ICL_COMBOPHY_A 0x162000
1681#define _ICL_COMBOPHY_B 0x6C000
1682#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1683 _ICL_COMBOPHY_B)
1684
d72e84cc 1685/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1686#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1687 4 * (dw))
1688
1689#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1690#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1691#define CL_POWER_DOWN_ENABLE (1 << 4)
1692#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1693
4e53840f 1694#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1695#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1696#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1697#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1698#define PWR_UP_ALL_LANES (0x0 << 4)
1699#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1700#define PWR_DOWN_LN_3_2 (0xc << 4)
1701#define PWR_DOWN_LN_3 (0x8 << 4)
1702#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1703#define PWR_DOWN_LN_1_0 (0x3 << 4)
1704#define PWR_DOWN_LN_1 (0x2 << 4)
1705#define PWR_DOWN_LN_3_1 (0xa << 4)
1706#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1707#define PWR_DOWN_LN_MASK (0xf << 4)
1708#define PWR_DOWN_LN_SHIFT 4
1709
4e53840f 1710#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1711#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1712
d72e84cc 1713/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1714#define _ICL_PORT_COMP 0x100
1715#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1716 _ICL_PORT_COMP + 4 * (dw))
1717
d72e84cc 1718#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1719#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1720#define COMP_INIT (1 << 31)
5c6706e5 1721
d72e84cc 1722#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1723#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1724
d72e84cc 1725#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1726#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1727#define PROCESS_INFO_DOT_0 (0 << 26)
1728#define PROCESS_INFO_DOT_1 (1 << 26)
1729#define PROCESS_INFO_DOT_4 (2 << 26)
1730#define PROCESS_INFO_MASK (7 << 26)
1731#define PROCESS_INFO_SHIFT 26
1732#define VOLTAGE_INFO_0_85V (0 << 24)
1733#define VOLTAGE_INFO_0_95V (1 << 24)
1734#define VOLTAGE_INFO_1_05V (2 << 24)
1735#define VOLTAGE_INFO_MASK (3 << 24)
1736#define VOLTAGE_INFO_SHIFT 24
1737
1738#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1739#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1740
1741#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1742#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1743
d72e84cc 1744/* CNL/ICL Port PCS registers */
04416108
RV
1745#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1746#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1747#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1748#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1749#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1750#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1751#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1752#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1753#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1754#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1755#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1756 _CNL_PORT_PCS_DW1_GRP_AE, \
1757 _CNL_PORT_PCS_DW1_GRP_B, \
1758 _CNL_PORT_PCS_DW1_GRP_C, \
1759 _CNL_PORT_PCS_DW1_GRP_D, \
1760 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1761 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1762#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1763 _CNL_PORT_PCS_DW1_LN0_AE, \
1764 _CNL_PORT_PCS_DW1_LN0_B, \
1765 _CNL_PORT_PCS_DW1_LN0_C, \
1766 _CNL_PORT_PCS_DW1_LN0_D, \
1767 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1768 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1769
4e53840f
LDM
1770#define _ICL_PORT_PCS_AUX 0x300
1771#define _ICL_PORT_PCS_GRP 0x600
1772#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1773#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1774 _ICL_PORT_PCS_AUX + 4 * (dw))
1775#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1776 _ICL_PORT_PCS_GRP + 4 * (dw))
1777#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1778 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1779#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1780#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1781#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1782#define COMMON_KEEPER_EN (1 << 26)
1783
d72e84cc 1784/* CNL/ICL Port TX registers */
4635b573
MK
1785#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1786#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1787#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1788#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1789#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1790#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1791#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1792#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1793#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1794#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1795#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1796 _CNL_PORT_TX_AE_GRP_OFFSET, \
1797 _CNL_PORT_TX_B_GRP_OFFSET, \
1798 _CNL_PORT_TX_B_GRP_OFFSET, \
1799 _CNL_PORT_TX_D_GRP_OFFSET, \
1800 _CNL_PORT_TX_AE_GRP_OFFSET, \
1801 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1802 4 * (dw))
4635b573
MK
1803#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1804 _CNL_PORT_TX_AE_LN0_OFFSET, \
1805 _CNL_PORT_TX_B_LN0_OFFSET, \
1806 _CNL_PORT_TX_B_LN0_OFFSET, \
1807 _CNL_PORT_TX_D_LN0_OFFSET, \
1808 _CNL_PORT_TX_AE_LN0_OFFSET, \
1809 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1810 4 * (dw))
4635b573 1811
4e53840f
LDM
1812#define _ICL_PORT_TX_AUX 0x380
1813#define _ICL_PORT_TX_GRP 0x680
1814#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1815
1816#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1817 _ICL_PORT_TX_AUX + 4 * (dw))
1818#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1819 _ICL_PORT_TX_GRP + 4 * (dw))
1820#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1821 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1822
1823#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1824#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1825#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1826#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1827#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1828#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1829#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1830#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1831#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1832#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1833#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1834#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1835#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1836
04416108
RV
1837#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1838#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1839#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1840#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1841#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1842 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1843 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1844#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1845#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1846#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
1847#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1848#define LOADGEN_SELECT (1 << 31)
1849#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1850#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1851#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1852#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1853#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1854#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1855
4e53840f
LDM
1856#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1857#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1858#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1859#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1860#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1861#define TX_TRAINING_EN (1 << 31)
5bb975de 1862#define TAP2_DISABLE (1 << 30)
04416108
RV
1863#define TAP3_DISABLE (1 << 29)
1864#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1865#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1866#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1867#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1868
4635b573
MK
1869#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1870#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1871#define N_SCALAR(x) ((x) << 24)
1f588aeb 1872#define N_SCALAR_MASK (0x7F << 24)
04416108 1873
a38bb309 1874#define MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1875 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1876
a38bb309
MN
1877#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1878#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1879#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1880#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1881#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1882#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1883#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1884#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1885#define MG_TX1_LINK_PARAMS(port, ln) \
1886 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1887 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1888 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1889
1890#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1891#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1892#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1893#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1894#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1895#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1896#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1897#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1898#define MG_TX2_LINK_PARAMS(port, ln) \
1899 MG_PHY_PORT_LN(port, ln, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1900 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1901 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1902#define CRI_USE_FS32 (1 << 5)
1903
1904#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1905#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1906#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1907#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1908#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1909#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1910#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1911#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1912#define MG_TX1_PISO_READLOAD(port, ln) \
1913 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1914 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1915 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1916
1917#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1918#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1919#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1920#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1921#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1922#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1923#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1924#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1925#define MG_TX2_PISO_READLOAD(port, ln) \
1926 MG_PHY_PORT_LN(port, ln, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1927 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1928 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1929#define CRI_CALCINIT (1 << 1)
1930
1931#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1932#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1933#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1934#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1935#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1936#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1937#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1938#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1939#define MG_TX1_SWINGCTRL(port, ln) \
1940 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1941 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1942 MG_TX_SWINGCTRL_TX1LN1_PORT1)
1943
1944#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1945#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1946#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1947#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1948#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1949#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1950#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1951#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1952#define MG_TX2_SWINGCTRL(port, ln) \
1953 MG_PHY_PORT_LN(port, ln, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1954 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1955 MG_TX_SWINGCTRL_TX2LN1_PORT1)
1956#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1957#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1958
1959#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
1960#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
1961#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
1962#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
1963#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
1964#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
1965#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
1966#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
1967#define MG_TX1_DRVCTRL(port, ln) \
1968 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
1969 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
1970 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
1971
1972#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1973#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1974#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1975#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1976#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1977#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1978#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1979#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1980#define MG_TX2_DRVCTRL(port, ln) \
1981 MG_PHY_PORT_LN(port, ln, MG_TX_DRVCTRL_TX2LN0_PORT1, \
1982 MG_TX_DRVCTRL_TX2LN0_PORT2, \
1983 MG_TX_DRVCTRL_TX2LN1_PORT1)
1984#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1985#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1986#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1987#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1988#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1989#define CRI_LOADGEN_SEL(x) ((x) << 12)
1990#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
1991
1992#define MG_CLKHUB_LN0_PORT1 0x16839C
1993#define MG_CLKHUB_LN1_PORT1 0x16879C
1994#define MG_CLKHUB_LN0_PORT2 0x16939C
1995#define MG_CLKHUB_LN1_PORT2 0x16979C
1996#define MG_CLKHUB_LN0_PORT3 0x16A39C
1997#define MG_CLKHUB_LN1_PORT3 0x16A79C
1998#define MG_CLKHUB_LN0_PORT4 0x16B39C
1999#define MG_CLKHUB_LN1_PORT4 0x16B79C
2000#define MG_CLKHUB(port, ln) \
2001 MG_PHY_PORT_LN(port, ln, MG_CLKHUB_LN0_PORT1, \
2002 MG_CLKHUB_LN0_PORT2, \
2003 MG_CLKHUB_LN1_PORT1)
2004#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2005
2006#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2007#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2008#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2009#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2010#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2011#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2012#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2013#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2014#define MG_TX1_DCC(port, ln) \
2015 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX1LN0_PORT1, \
2016 MG_TX_DCC_TX1LN0_PORT2, \
2017 MG_TX_DCC_TX1LN1_PORT1)
2018#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2019#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2020#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2021#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2022#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2023#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2024#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2025#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2026#define MG_TX2_DCC(port, ln) \
2027 MG_PHY_PORT_LN(port, ln, MG_TX_DCC_TX2LN0_PORT1, \
2028 MG_TX_DCC_TX2LN0_PORT2, \
2029 MG_TX_DCC_TX2LN1_PORT1)
2030#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2031#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2032#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2033
340a44be
PZ
2034#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2035#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2036#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2037#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2038#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2039#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2040#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2041#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2042#define MG_DP_MODE(port, ln) \
2043 MG_PHY_PORT_LN(port, ln, MG_DP_MODE_LN0_ACU_PORT1, \
2044 MG_DP_MODE_LN0_ACU_PORT2, \
2045 MG_DP_MODE_LN1_ACU_PORT1)
2046#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2047#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2048#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2049#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2050#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2051#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2052#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2053
2054#define MG_MISC_SUS0_PORT1 0x168814
2055#define MG_MISC_SUS0_PORT2 0x169814
2056#define MG_MISC_SUS0_PORT3 0x16A814
2057#define MG_MISC_SUS0_PORT4 0x16B814
2058#define MG_MISC_SUS0(tc_port) \
2059 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2060#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2061#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2062#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2063#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2064#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2065#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2066#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2067#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2068
842d4166
ACO
2069/* The spec defines this only for BXT PHY0, but lets assume that this
2070 * would exist for PHY1 too if it had a second channel.
2071 */
2072#define _PORT_CL2CM_DW6_A 0x162358
2073#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2074#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2075#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2076
a6576a8d
AS
2077#define FIA1_BASE 0x163000
2078
a2bc69a1 2079/* ICL PHY DFLEX registers */
a6576a8d 2080#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
b4335ec0
MN
2081#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2082#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2083#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2084#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2085#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2086#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2087
5c6706e5
VK
2088/* BXT PHY Ref registers */
2089#define _PORT_REF_DW3_A 0x16218C
2090#define _PORT_REF_DW3_BC 0x6C18C
2091#define GRC_DONE (1 << 22)
ed37892e 2092#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2093
2094#define _PORT_REF_DW6_A 0x162198
2095#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2096#define GRC_CODE_SHIFT 24
2097#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2098#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2099#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2100#define GRC_CODE_SLOW_SHIFT 8
2101#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2102#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2103#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2104
2105#define _PORT_REF_DW8_A 0x1621A0
2106#define _PORT_REF_DW8_BC 0x6C1A0
2107#define GRC_DIS (1 << 15)
2108#define GRC_RDY_OVRD (1 << 1)
ed37892e 2109#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2110
dfb82408 2111/* BXT PHY PCS registers */
96fb9f9b
VK
2112#define _PORT_PCS_DW10_LN01_A 0x162428
2113#define _PORT_PCS_DW10_LN01_B 0x6C428
2114#define _PORT_PCS_DW10_LN01_C 0x6C828
2115#define _PORT_PCS_DW10_GRP_A 0x162C28
2116#define _PORT_PCS_DW10_GRP_B 0x6CC28
2117#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2118#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2119 _PORT_PCS_DW10_LN01_B, \
2120 _PORT_PCS_DW10_LN01_C)
2121#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2122 _PORT_PCS_DW10_GRP_B, \
2123 _PORT_PCS_DW10_GRP_C)
2124
96fb9f9b
VK
2125#define TX2_SWING_CALC_INIT (1 << 31)
2126#define TX1_SWING_CALC_INIT (1 << 30)
2127
dfb82408
S
2128#define _PORT_PCS_DW12_LN01_A 0x162430
2129#define _PORT_PCS_DW12_LN01_B 0x6C430
2130#define _PORT_PCS_DW12_LN01_C 0x6C830
2131#define _PORT_PCS_DW12_LN23_A 0x162630
2132#define _PORT_PCS_DW12_LN23_B 0x6C630
2133#define _PORT_PCS_DW12_LN23_C 0x6CA30
2134#define _PORT_PCS_DW12_GRP_A 0x162c30
2135#define _PORT_PCS_DW12_GRP_B 0x6CC30
2136#define _PORT_PCS_DW12_GRP_C 0x6CE30
2137#define LANESTAGGER_STRAP_OVRD (1 << 6)
2138#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2139#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2140 _PORT_PCS_DW12_LN01_B, \
2141 _PORT_PCS_DW12_LN01_C)
2142#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2143 _PORT_PCS_DW12_LN23_B, \
2144 _PORT_PCS_DW12_LN23_C)
2145#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2146 _PORT_PCS_DW12_GRP_B, \
2147 _PORT_PCS_DW12_GRP_C)
dfb82408 2148
5c6706e5
VK
2149/* BXT PHY TX registers */
2150#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2151 ((lane) & 1) * 0x80)
2152
96fb9f9b
VK
2153#define _PORT_TX_DW2_LN0_A 0x162508
2154#define _PORT_TX_DW2_LN0_B 0x6C508
2155#define _PORT_TX_DW2_LN0_C 0x6C908
2156#define _PORT_TX_DW2_GRP_A 0x162D08
2157#define _PORT_TX_DW2_GRP_B 0x6CD08
2158#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2159#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2160 _PORT_TX_DW2_LN0_B, \
2161 _PORT_TX_DW2_LN0_C)
2162#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2163 _PORT_TX_DW2_GRP_B, \
2164 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2165#define MARGIN_000_SHIFT 16
2166#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2167#define UNIQ_TRANS_SCALE_SHIFT 8
2168#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2169
2170#define _PORT_TX_DW3_LN0_A 0x16250C
2171#define _PORT_TX_DW3_LN0_B 0x6C50C
2172#define _PORT_TX_DW3_LN0_C 0x6C90C
2173#define _PORT_TX_DW3_GRP_A 0x162D0C
2174#define _PORT_TX_DW3_GRP_B 0x6CD0C
2175#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2176#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2177 _PORT_TX_DW3_LN0_B, \
2178 _PORT_TX_DW3_LN0_C)
2179#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2180 _PORT_TX_DW3_GRP_B, \
2181 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2182#define SCALE_DCOMP_METHOD (1 << 26)
2183#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2184
2185#define _PORT_TX_DW4_LN0_A 0x162510
2186#define _PORT_TX_DW4_LN0_B 0x6C510
2187#define _PORT_TX_DW4_LN0_C 0x6C910
2188#define _PORT_TX_DW4_GRP_A 0x162D10
2189#define _PORT_TX_DW4_GRP_B 0x6CD10
2190#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2191#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2192 _PORT_TX_DW4_LN0_B, \
2193 _PORT_TX_DW4_LN0_C)
2194#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2195 _PORT_TX_DW4_GRP_B, \
2196 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2197#define DEEMPH_SHIFT 24
2198#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2199
51b3ee35
ACO
2200#define _PORT_TX_DW5_LN0_A 0x162514
2201#define _PORT_TX_DW5_LN0_B 0x6C514
2202#define _PORT_TX_DW5_LN0_C 0x6C914
2203#define _PORT_TX_DW5_GRP_A 0x162D14
2204#define _PORT_TX_DW5_GRP_B 0x6CD14
2205#define _PORT_TX_DW5_GRP_C 0x6CF14
2206#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2207 _PORT_TX_DW5_LN0_B, \
2208 _PORT_TX_DW5_LN0_C)
2209#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2210 _PORT_TX_DW5_GRP_B, \
2211 _PORT_TX_DW5_GRP_C)
2212#define DCC_DELAY_RANGE_1 (1 << 9)
2213#define DCC_DELAY_RANGE_2 (1 << 8)
2214
5c6706e5
VK
2215#define _PORT_TX_DW14_LN0_A 0x162538
2216#define _PORT_TX_DW14_LN0_B 0x6C538
2217#define _PORT_TX_DW14_LN0_C 0x6C938
2218#define LATENCY_OPTIM_SHIFT 30
2219#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2220#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2221 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2222 _PORT_TX_DW14_LN0_C) + \
2223 _BXT_LANE_OFFSET(lane))
5c6706e5 2224
f8896f5d 2225/* UAIMI scratch pad register 1 */
f0f59a00 2226#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2227/* SKL VccIO mask */
2228#define SKL_VCCIO_MASK 0x1
2229/* SKL balance leg register */
f0f59a00 2230#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2231/* I_boost values */
5ee8ee86
PZ
2232#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2233#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2234/* Balance leg disable bits */
2235#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2236#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2237
585fb111 2238/*
de151cf6 2239 * Fence registers
eecf613a
VS
2240 * [0-7] @ 0x2000 gen2,gen3
2241 * [8-15] @ 0x3000 945,g33,pnv
2242 *
2243 * [0-15] @ 0x3000 gen4,gen5
2244 *
2245 * [0-15] @ 0x100000 gen6,vlv,chv
2246 * [0-31] @ 0x100000 gen7+
585fb111 2247 */
f0f59a00 2248#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2249#define I830_FENCE_START_MASK 0x07f80000
2250#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2251#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2252#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2253#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2254#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2255#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2256#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2257
2258#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2259#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2260
f0f59a00
VS
2261#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2262#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2263#define I965_FENCE_PITCH_SHIFT 2
2264#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2265#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2266#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2267
f0f59a00
VS
2268#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2269#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2270#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2271#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2272
2b6b3a09 2273
f691e2f4 2274/* control register for cpu gtt access */
f0f59a00 2275#define TILECTL _MMIO(0x101000)
f691e2f4 2276#define TILECTL_SWZCTL (1 << 0)
e3a29055 2277#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2278#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2279#define TILECTL_BACKSNOOP_DIS (1 << 3)
2280
de151cf6
JB
2281/*
2282 * Instruction and interrupt control regs
2283 */
f0f59a00 2284#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2285#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2286#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2287#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2288#define PRB0_BASE (0x2030 - 0x30)
2289#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2290#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2291#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2292#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2293#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2294#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2295#define RENDER_RING_BASE 0x02000
2296#define BSD_RING_BASE 0x04000
2297#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2298#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2299#define GEN11_BSD_RING_BASE 0x1c0000
2300#define GEN11_BSD2_RING_BASE 0x1c4000
2301#define GEN11_BSD3_RING_BASE 0x1d0000
2302#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2303#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2304#define GEN11_VEBOX_RING_BASE 0x1c8000
2305#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2306#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2307#define RING_TAIL(base) _MMIO((base) + 0x30)
2308#define RING_HEAD(base) _MMIO((base) + 0x34)
2309#define RING_START(base) _MMIO((base) + 0x38)
2310#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2311#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2312#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2313#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2314#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2315#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2316#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2317#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2318#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2319#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2320#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2321#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2322#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2323#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2324#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2325#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2326#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2327#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2328#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2329#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2330#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2331#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2332#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2333#define RESET_CTL_REQUEST_RESET (1 << 0)
2334#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2335#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2336
f0f59a00 2337#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2338#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2339#define GEN7_WR_WATERMARK _MMIO(0x4028)
2340#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2341#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2342#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2343#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2344#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2345#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2346/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2347#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2348#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2349#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2350#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2351
f0f59a00 2352#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2353#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2354#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2355#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2356#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2357#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2358#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2359#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2360#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2361#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2362#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2363#define DONE_REG _MMIO(0x40b0)
2364#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2365#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2366#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2367#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2368#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2369#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2370#define RING_ACTHD(base) _MMIO((base) + 0x74)
2371#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2372#define RING_NOPID(base) _MMIO((base) + 0x94)
2373#define RING_IMR(base) _MMIO((base) + 0xa8)
2374#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2375#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2376#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2377#define TAIL_ADDR 0x001FFFF8
2378#define HEAD_WRAP_COUNT 0xFFE00000
2379#define HEAD_WRAP_ONE 0x00200000
2380#define HEAD_ADDR 0x001FFFFC
2381#define RING_NR_PAGES 0x001FF000
2382#define RING_REPORT_MASK 0x00000006
2383#define RING_REPORT_64K 0x00000002
2384#define RING_REPORT_128K 0x00000004
2385#define RING_NO_REPORT 0x00000000
2386#define RING_VALID_MASK 0x00000001
2387#define RING_VALID 0x00000001
2388#define RING_INVALID 0x00000000
5ee8ee86
PZ
2389#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2390#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2391#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2392
5ee8ee86 2393#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2394#define RING_MAX_NONPRIV_SLOTS 12
2395
f0f59a00 2396#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2397
4ba9c1f7 2398#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2399#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2400
9a6330cf
MA
2401#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2402#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2403
c0b730d5 2404#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2405#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2406#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2407#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2408
8168bd48 2409#if 0
f0f59a00
VS
2410#define PRB0_TAIL _MMIO(0x2030)
2411#define PRB0_HEAD _MMIO(0x2034)
2412#define PRB0_START _MMIO(0x2038)
2413#define PRB0_CTL _MMIO(0x203c)
2414#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2415#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2416#define PRB1_START _MMIO(0x2048) /* 915+ only */
2417#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2418#endif
f0f59a00
VS
2419#define IPEIR_I965 _MMIO(0x2064)
2420#define IPEHR_I965 _MMIO(0x2068)
2421#define GEN7_SC_INSTDONE _MMIO(0x7100)
2422#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2423#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2424#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2425#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2426#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2427#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2428#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2429#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2430#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2431#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2432#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2433#define RING_IPEIR(base) _MMIO((base) + 0x64)
2434#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2435/*
2436 * On GEN4, only the render ring INSTDONE exists and has a different
2437 * layout than the GEN7+ version.
bd93a50e 2438 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2439 */
5ee8ee86
PZ
2440#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2441#define RING_INSTPS(base) _MMIO((base) + 0x70)
2442#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2443#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2444#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2445#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2446#define INSTPS _MMIO(0x2070) /* 965+ only */
2447#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2448#define ACTHD_I965 _MMIO(0x2074)
2449#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2450#define HWS_ADDRESS_MASK 0xfffff000
2451#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2452#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2453#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2454#define IPEIR _MMIO(0x2088)
2455#define IPEHR _MMIO(0x208c)
2456#define GEN2_INSTDONE _MMIO(0x2090)
2457#define NOPID _MMIO(0x2094)
2458#define HWSTAM _MMIO(0x2098)
2459#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2460#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2461#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2462#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2463#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2464#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2465#define RING_BBADDR(base) _MMIO((base) + 0x140)
2466#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2467#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2468#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2469#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2470#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2471
2472#define ERROR_GEN6 _MMIO(0x40a0)
2473#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2474#define ERR_INT_POISON (1 << 31)
2475#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2476#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2477#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2478#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2479#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2480#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2481#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2482#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2483#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2484
f0f59a00
VS
2485#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2486#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2487#define FAULT_VA_HIGH_BITS (0xf << 0)
2488#define FAULT_GTT_SEL (1 << 4)
6c826f34 2489
f0f59a00 2490#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2491#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2492
8ac3e1bb
MK
2493#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2494#define CLAIM_ER_CLR (1 << 31)
2495#define CLAIM_ER_OVERFLOW (1 << 16)
2496#define CLAIM_ER_CTR_MASK 0xffff
2497
f0f59a00 2498#define DERRMR _MMIO(0x44050)
4e0bbc31 2499/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2500#define DERRMR_PIPEA_SCANLINE (1 << 0)
2501#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2502#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2503#define DERRMR_PIPEA_VBLANK (1 << 3)
2504#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2505#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2506#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2507#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2508#define DERRMR_PIPEB_VBLANK (1 << 11)
2509#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2510/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2511#define DERRMR_PIPEC_SCANLINE (1 << 14)
2512#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2513#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2514#define DERRMR_PIPEC_VBLANK (1 << 21)
2515#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2516
0f3b6849 2517
de6e2eaf
EA
2518/* GM45+ chicken bits -- debug workaround bits that may be required
2519 * for various sorts of correct behavior. The top 16 bits of each are
2520 * the enables for writing to the corresponding low bit.
2521 */
f0f59a00 2522#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2523#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2524#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2525
2526#define FF_SLICE_CHICKEN _MMIO(0x2088)
2527#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2528
de6e2eaf
EA
2529/* Disables pipelining of read flushes past the SF-WIZ interface.
2530 * Required on all Ironlake steppings according to the B-Spec, but the
2531 * particular danger of not doing so is not specified.
2532 */
2533# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2534#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2535#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2536#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2537#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2538#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2539#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2540#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2541
f0f59a00 2542#define MI_MODE _MMIO(0x209c)
71cf39b1 2543# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2544# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2545# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2546# define MODE_IDLE (1 << 9)
9991ae78 2547# define STOP_RING (1 << 8)
71cf39b1 2548
f0f59a00
VS
2549#define GEN6_GT_MODE _MMIO(0x20d0)
2550#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2551#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2552#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2553#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2554#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2555#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2556#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2557#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2558#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2559
a8ab5ed5
TG
2560/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2561#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2562#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2563#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2564
b1e429fe
TG
2565/* WaClearTdlStateAckDirtyBits */
2566#define GEN8_STATE_ACK _MMIO(0x20F0)
2567#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2568#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2569#define GEN9_STATE_ACK_TDL0 (1 << 12)
2570#define GEN9_STATE_ACK_TDL1 (1 << 13)
2571#define GEN9_STATE_ACK_TDL2 (1 << 14)
2572#define GEN9_STATE_ACK_TDL3 (1 << 15)
2573#define GEN9_SUBSLICE_TDL_ACK_BITS \
2574 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2575 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2576
f0f59a00
VS
2577#define GFX_MODE _MMIO(0x2520)
2578#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2579#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2580#define GFX_RUN_LIST_ENABLE (1 << 15)
2581#define GFX_INTERRUPT_STEERING (1 << 14)
2582#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2583#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2584#define GFX_REPLAY_MODE (1 << 11)
2585#define GFX_PSMI_GRANULARITY (1 << 10)
2586#define GFX_PPGTT_ENABLE (1 << 9)
2587#define GEN8_GFX_PPGTT_48B (1 << 7)
2588
2589#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2590#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2591#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2592#define GFX_FORWARD_VBLANK_COND (2 << 5)
2593
2594#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2595
a7e806de 2596#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2597#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2598#define BXT_MIPI_BASE 0x60000
a7e806de 2599
f0f59a00
VS
2600#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2601#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2602#define SCPD0 _MMIO(0x209c) /* 915+ only */
2603#define IER _MMIO(0x20a0)
2604#define IIR _MMIO(0x20a4)
2605#define IMR _MMIO(0x20a8)
2606#define ISR _MMIO(0x20ac)
2607#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2608#define GINT_DIS (1 << 22)
2609#define GCFG_DIS (1 << 8)
f0f59a00
VS
2610#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2611#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2612#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2613#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2614#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2615#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2616#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2617#define VLV_PCBR_ADDR_SHIFT 12
2618
5ee8ee86 2619#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2620#define EIR _MMIO(0x20b0)
2621#define EMR _MMIO(0x20b4)
2622#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2623#define GM45_ERROR_PAGE_TABLE (1 << 5)
2624#define GM45_ERROR_MEM_PRIV (1 << 4)
2625#define I915_ERROR_PAGE_TABLE (1 << 4)
2626#define GM45_ERROR_CP_PRIV (1 << 3)
2627#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2628#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2629#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2630#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2631#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2632 will not assert AGPBUSY# and will only
2633 be delivered when out of C3. */
5ee8ee86
PZ
2634#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2635#define INSTPM_TLB_INVALIDATE (1 << 9)
2636#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2637#define ACTHD _MMIO(0x20c8)
2638#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2639#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2640#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2641#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2642#define FW_BLC _MMIO(0x20d8)
2643#define FW_BLC2 _MMIO(0x20dc)
2644#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2645#define FW_BLC_SELF_EN_MASK (1 << 31)
2646#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2647#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2648#define MM_BURST_LENGTH 0x00700000
2649#define MM_FIFO_WATERMARK 0x0001F000
2650#define LM_BURST_LENGTH 0x00000700
2651#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2652#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2653
78005497
MK
2654#define MBUS_ABOX_CTL _MMIO(0x45038)
2655#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2656#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2657#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2658#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2659#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2660#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2661#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2662#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2663
2664#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2665#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2666#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2667 _PIPEB_MBUS_DBOX_CTL)
2668#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2669#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2670#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2671#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2672#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2673#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2674
2675#define MBUS_UBOX_CTL _MMIO(0x4503C)
2676#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2677#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2678
45503ded
KP
2679/* Make render/texture TLB fetches lower priorty than associated data
2680 * fetches. This is not turned on by default
2681 */
2682#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2683
2684/* Isoch request wait on GTT enable (Display A/B/C streams).
2685 * Make isoch requests stall on the TLB update. May cause
2686 * display underruns (test mode only)
2687 */
2688#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2689
2690/* Block grant count for isoch requests when block count is
2691 * set to a finite value.
2692 */
2693#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2694#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2695#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2696#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2697#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2698
2699/* Enable render writes to complete in C2/C3/C4 power states.
2700 * If this isn't enabled, render writes are prevented in low
2701 * power states. That seems bad to me.
2702 */
2703#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2704
2705/* This acknowledges an async flip immediately instead
2706 * of waiting for 2TLB fetches.
2707 */
2708#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2709
2710/* Enables non-sequential data reads through arbiter
2711 */
0206e353 2712#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2713
2714/* Disable FSB snooping of cacheable write cycles from binner/render
2715 * command stream
2716 */
2717#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2718
2719/* Arbiter time slice for non-isoch streams */
2720#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2721#define MI_ARB_TIME_SLICE_1 (0 << 5)
2722#define MI_ARB_TIME_SLICE_2 (1 << 5)
2723#define MI_ARB_TIME_SLICE_4 (2 << 5)
2724#define MI_ARB_TIME_SLICE_6 (3 << 5)
2725#define MI_ARB_TIME_SLICE_8 (4 << 5)
2726#define MI_ARB_TIME_SLICE_10 (5 << 5)
2727#define MI_ARB_TIME_SLICE_14 (6 << 5)
2728#define MI_ARB_TIME_SLICE_16 (7 << 5)
2729
2730/* Low priority grace period page size */
2731#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2732#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2733
2734/* Disable display A/B trickle feed */
2735#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2736
2737/* Set display plane priority */
2738#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2739#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2740
f0f59a00 2741#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2742#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2743#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2744
f0f59a00 2745#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2746#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2747#define CM0_IZ_OPT_DISABLE (1 << 6)
2748#define CM0_ZR_OPT_DISABLE (1 << 5)
2749#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2750#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2751#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2752#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2753#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2754#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2755#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2756#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2757#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2758#define ECO_GATING_CX_ONLY (1 << 3)
2759#define ECO_FLIP_DONE (1 << 0)
585fb111 2760
f0f59a00 2761#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2762#define RC_OP_FLUSH_ENABLE (1 << 0)
2763#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2764#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2765#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2766#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2767#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2768
f0f59a00 2769#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2770#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2771#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2772
f0f59a00 2773#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2774#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2775#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2776#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2777
19f81df2
RB
2778#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2779#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2780
693d11c3 2781/* Fuse readout registers for GT */
b8ec759e
LL
2782#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2783#define HSW_F1_EU_DIS_SHIFT 16
2784#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2785#define HSW_F1_EU_DIS_10EUS 0
2786#define HSW_F1_EU_DIS_8EUS 1
2787#define HSW_F1_EU_DIS_6EUS 2
2788
f0f59a00 2789#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2790#define CHV_FGT_DISABLE_SS0 (1 << 10)
2791#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2792#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2793#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2794#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2795#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2796#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2797#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2798#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2799#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2800
f0f59a00 2801#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2802#define GEN8_F2_SS_DIS_SHIFT 21
2803#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2804#define GEN8_F2_S_ENA_SHIFT 25
2805#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2806
2807#define GEN9_F2_SS_DIS_SHIFT 20
2808#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2809
4e9767bc
BW
2810#define GEN10_F2_S_ENA_SHIFT 22
2811#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2812#define GEN10_F2_SS_DIS_SHIFT 18
2813#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2814
fe864b76
YZ
2815#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2816#define GEN10_L3BANK_PAIR_COUNT 4
2817#define GEN10_L3BANK_MASK 0x0F
2818
f0f59a00 2819#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2820#define GEN8_EU_DIS0_S0_MASK 0xffffff
2821#define GEN8_EU_DIS0_S1_SHIFT 24
2822#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2823
f0f59a00 2824#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2825#define GEN8_EU_DIS1_S1_MASK 0xffff
2826#define GEN8_EU_DIS1_S2_SHIFT 16
2827#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2828
f0f59a00 2829#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2830#define GEN8_EU_DIS2_S2_MASK 0xff
2831
5ee8ee86 2832#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2833
4e9767bc
BW
2834#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2835#define GEN10_EU_DIS_SS_MASK 0xff
2836
26376a7e
OM
2837#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2838#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2839#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2840#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2841
8b5eb5e2
KG
2842#define GEN11_EU_DISABLE _MMIO(0x9134)
2843#define GEN11_EU_DIS_MASK 0xFF
2844
2845#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2846#define GEN11_GT_S_ENA_MASK 0xFF
2847
2848#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2849
f0f59a00 2850#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2851#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2852#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2853#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2854#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2855
cc609d5d
BW
2856/* On modern GEN architectures interrupt control consists of two sets
2857 * of registers. The first set pertains to the ring generating the
2858 * interrupt. The second control is for the functional block generating the
2859 * interrupt. These are PM, GT, DE, etc.
2860 *
2861 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2862 * GT interrupt bits, so we don't need to duplicate the defines.
2863 *
2864 * These defines should cover us well from SNB->HSW with minor exceptions
2865 * it can also work on ILK.
2866 */
2867#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2868#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2869#define GT_BLT_USER_INTERRUPT (1 << 22)
2870#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2871#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2872#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2873#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2874#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2875#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2876#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2877#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2878#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2879#define GT_RENDER_USER_INTERRUPT (1 << 0)
2880
12638c57
BW
2881#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2882#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2883
772c2a51 2884#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2885 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2886 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2887
cc609d5d 2888/* These are all the "old" interrupts */
5ee8ee86
PZ
2889#define ILK_BSD_USER_INTERRUPT (1 << 5)
2890
2891#define I915_PM_INTERRUPT (1 << 31)
2892#define I915_ISP_INTERRUPT (1 << 22)
2893#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2894#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2895#define I915_MIPIC_INTERRUPT (1 << 19)
2896#define I915_MIPIA_INTERRUPT (1 << 18)
2897#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2898#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2899#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2900#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2901#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2902#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2903#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2904#define I915_HWB_OOM_INTERRUPT (1 << 13)
2905#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2906#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2907#define I915_MISC_INTERRUPT (1 << 11)
2908#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2909#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2910#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2911#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2912#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2913#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2914#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2915#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2916#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2917#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2918#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2919#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2920#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2921#define I915_DEBUG_INTERRUPT (1 << 2)
2922#define I915_WINVALID_INTERRUPT (1 << 1)
2923#define I915_USER_INTERRUPT (1 << 1)
2924#define I915_ASLE_INTERRUPT (1 << 0)
2925#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2926
eef57324
JA
2927#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2928#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2929
d5d8c3a1 2930/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2931#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2932#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2933
d5d8c3a1
PLB
2934#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2935#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2936#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2937#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2938 _VLV_AUD_PORT_EN_B_DBG, \
2939 _VLV_AUD_PORT_EN_C_DBG, \
2940 _VLV_AUD_PORT_EN_D_DBG)
2941#define VLV_AMP_MUTE (1 << 1)
2942
f0f59a00 2943#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2944
f0f59a00 2945#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2946#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2947#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2948#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2949#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2950#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2951#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2952#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2953#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2954#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2955#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2956#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2957#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2958#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2959#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2960#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2961
585fb111
JB
2962/*
2963 * Framebuffer compression (915+ only)
2964 */
2965
f0f59a00
VS
2966#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2967#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2968#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2969#define FBC_CTL_EN (1 << 31)
2970#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2971#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2972#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2973#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 2974#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2975#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2976#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 2977#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 2978#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
2979#define FBC_STAT_COMPRESSING (1 << 31)
2980#define FBC_STAT_COMPRESSED (1 << 30)
2981#define FBC_STAT_MODIFIED (1 << 29)
82f34496 2982#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2983#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
2984#define FBC_CTL_FENCE_DBL (0 << 4)
2985#define FBC_CTL_IDLE_IMM (0 << 2)
2986#define FBC_CTL_IDLE_FULL (1 << 2)
2987#define FBC_CTL_IDLE_LINE (2 << 2)
2988#define FBC_CTL_IDLE_DEBUG (3 << 2)
2989#define FBC_CTL_CPU_FENCE (1 << 1)
2990#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
2991#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2992#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2993
2994#define FBC_LL_SIZE (1536)
2995
44fff99f 2996#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 2997#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 2998
74dff282 2999/* Framebuffer compression for GM45+ */
f0f59a00
VS
3000#define DPFC_CB_BASE _MMIO(0x3200)
3001#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3002#define DPFC_CTL_EN (1 << 31)
3003#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3004#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3005#define DPFC_CTL_FENCE_EN (1 << 29)
3006#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3007#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3008#define DPFC_SR_EN (1 << 10)
3009#define DPFC_CTL_LIMIT_1X (0 << 6)
3010#define DPFC_CTL_LIMIT_2X (1 << 6)
3011#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3012#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3013#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3014#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3015#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3016#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3017#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3018#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3019#define DPFC_INVAL_SEG_SHIFT (16)
3020#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3021#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3022#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3023#define DPFC_STATUS2 _MMIO(0x3214)
3024#define DPFC_FENCE_YOFF _MMIO(0x3218)
3025#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3026#define DPFC_HT_MODIFY (1 << 31)
74dff282 3027
b52eb4dc 3028/* Framebuffer compression for Ironlake */
f0f59a00
VS
3029#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3030#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3031#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3032/* The bit 28-8 is reserved */
3033#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3034#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3035#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3036#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3037#define IVB_FBC_STATUS2 _MMIO(0x43214)
3038#define IVB_FBC_COMP_SEG_MASK 0x7ff
3039#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3040#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3041#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3042#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3043#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3044#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3045#define ILK_FBC_RT_VALID (1 << 0)
3046#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3047
f0f59a00 3048#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3049#define ILK_FBCQ_DIS (1 << 22)
3050#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3051
b52eb4dc 3052
9c04f015
YL
3053/*
3054 * Framebuffer compression for Sandybridge
3055 *
3056 * The following two registers are of type GTTMMADR
3057 */
f0f59a00 3058#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3059#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3060#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3061
abe959c7 3062/* Framebuffer compression for Ivybridge */
f0f59a00 3063#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3064
f0f59a00 3065#define IPS_CTL _MMIO(0x43408)
42db64ef 3066#define IPS_ENABLE (1 << 31)
9c04f015 3067
f0f59a00 3068#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3069#define FBC_REND_NUKE (1 << 2)
3070#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3071
585fb111
JB
3072/*
3073 * GPIO regs
3074 */
dce88879
LDM
3075#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3076 4 * (gpio))
3077
585fb111
JB
3078# define GPIO_CLOCK_DIR_MASK (1 << 0)
3079# define GPIO_CLOCK_DIR_IN (0 << 1)
3080# define GPIO_CLOCK_DIR_OUT (1 << 1)
3081# define GPIO_CLOCK_VAL_MASK (1 << 2)
3082# define GPIO_CLOCK_VAL_OUT (1 << 3)
3083# define GPIO_CLOCK_VAL_IN (1 << 4)
3084# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3085# define GPIO_DATA_DIR_MASK (1 << 8)
3086# define GPIO_DATA_DIR_IN (0 << 9)
3087# define GPIO_DATA_DIR_OUT (1 << 9)
3088# define GPIO_DATA_VAL_MASK (1 << 10)
3089# define GPIO_DATA_VAL_OUT (1 << 11)
3090# define GPIO_DATA_VAL_IN (1 << 12)
3091# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3092
f0f59a00 3093#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3094#define GMBUS_AKSV_SELECT (1 << 11)
3095#define GMBUS_RATE_100KHZ (0 << 8)
3096#define GMBUS_RATE_50KHZ (1 << 8)
3097#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3098#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3099#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3100#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3101#define GMBUS_PIN_DISABLED 0
3102#define GMBUS_PIN_SSC 1
3103#define GMBUS_PIN_VGADDC 2
3104#define GMBUS_PIN_PANEL 3
3105#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3106#define GMBUS_PIN_DPC 4 /* HDMIC */
3107#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3108#define GMBUS_PIN_DPD 6 /* HDMID */
3109#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3110#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3111#define GMBUS_PIN_2_BXT 2
3112#define GMBUS_PIN_3_BXT 3
3d02352c 3113#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3114#define GMBUS_PIN_9_TC1_ICP 9
3115#define GMBUS_PIN_10_TC2_ICP 10
3116#define GMBUS_PIN_11_TC3_ICP 11
3117#define GMBUS_PIN_12_TC4_ICP 12
3118
3119#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3120#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3121#define GMBUS_SW_CLR_INT (1 << 31)
3122#define GMBUS_SW_RDY (1 << 30)
3123#define GMBUS_ENT (1 << 29) /* enable timeout */
3124#define GMBUS_CYCLE_NONE (0 << 25)
3125#define GMBUS_CYCLE_WAIT (1 << 25)
3126#define GMBUS_CYCLE_INDEX (2 << 25)
3127#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3128#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3129#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3130#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3131#define GMBUS_SLAVE_INDEX_SHIFT 8
3132#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3133#define GMBUS_SLAVE_READ (1 << 0)
3134#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3135#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3136#define GMBUS_INUSE (1 << 15)
3137#define GMBUS_HW_WAIT_PHASE (1 << 14)
3138#define GMBUS_STALL_TIMEOUT (1 << 13)
3139#define GMBUS_INT (1 << 12)
3140#define GMBUS_HW_RDY (1 << 11)
3141#define GMBUS_SATOER (1 << 10)
3142#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3143#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3144#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3145#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3146#define GMBUS_NAK_EN (1 << 3)
3147#define GMBUS_IDLE_EN (1 << 2)
3148#define GMBUS_HW_WAIT_EN (1 << 1)
3149#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3150#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3151#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3152
585fb111
JB
3153/*
3154 * Clock control & power management
3155 */
2d401b17
VS
3156#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3157#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3158#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3159#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3160
f0f59a00
VS
3161#define VGA0 _MMIO(0x6000)
3162#define VGA1 _MMIO(0x6004)
3163#define VGA_PD _MMIO(0x6010)
585fb111
JB
3164#define VGA0_PD_P2_DIV_4 (1 << 7)
3165#define VGA0_PD_P1_DIV_2 (1 << 5)
3166#define VGA0_PD_P1_SHIFT 0
3167#define VGA0_PD_P1_MASK (0x1f << 0)
3168#define VGA1_PD_P2_DIV_4 (1 << 15)
3169#define VGA1_PD_P1_DIV_2 (1 << 13)
3170#define VGA1_PD_P1_SHIFT 8
3171#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3172#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3173#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3174#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3175#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3176#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3177#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3178#define DPLL_VGA_MODE_DIS (1 << 28)
3179#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3180#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3181#define DPLL_MODE_MASK (3 << 26)
3182#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3183#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3184#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3185#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3186#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3187#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3188#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3189#define DPLL_LOCK_VLV (1 << 15)
3190#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3191#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3192#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3193#define DPLL_PORTC_READY_MASK (0xf << 4)
3194#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3195
585fb111 3196#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3197
3198/* Additional CHV pll/phy registers */
f0f59a00 3199#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3200#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3201#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3202#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3203#define PHY_LDO_DELAY_0NS 0x0
3204#define PHY_LDO_DELAY_200NS 0x1
3205#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3206#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3207#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3208#define PHY_CH_SU_PSR 0x1
3209#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3210#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3211#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3212#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3213#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3214#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3215#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3216
585fb111
JB
3217/*
3218 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3219 * this field (only one bit may be set).
3220 */
3221#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3222#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3223#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3224/* i830, required in DVO non-gang */
3225#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3226#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3227#define PLL_REF_INPUT_DREFCLK (0 << 13)
3228#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3229#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3230#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3231#define PLL_REF_INPUT_MASK (3 << 13)
3232#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3233/* Ironlake */
b9055052
ZW
3234# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3235# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3236# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3237# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3238# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3239
585fb111
JB
3240/*
3241 * Parallel to Serial Load Pulse phase selection.
3242 * Selects the phase for the 10X DPLL clock for the PCIe
3243 * digital display port. The range is 4 to 13; 10 or more
3244 * is just a flip delay. The default is 6
3245 */
3246#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3247#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3248/*
3249 * SDVO multiplier for 945G/GM. Not used on 965.
3250 */
3251#define SDVO_MULTIPLIER_MASK 0x000000ff
3252#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3253#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3254
2d401b17
VS
3255#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3256#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3257#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3258#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3259
585fb111
JB
3260/*
3261 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3262 *
3263 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3264 */
3265#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3266#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3267/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3268#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3269#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3270/*
3271 * SDVO/UDI pixel multiplier.
3272 *
3273 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3274 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3275 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3276 * dummy bytes in the datastream at an increased clock rate, with both sides of
3277 * the link knowing how many bytes are fill.
3278 *
3279 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3280 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3281 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3282 * through an SDVO command.
3283 *
3284 * This register field has values of multiplication factor minus 1, with
3285 * a maximum multiplier of 5 for SDVO.
3286 */
3287#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3288#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3289/*
3290 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3291 * This best be set to the default value (3) or the CRT won't work. No,
3292 * I don't entirely understand what this does...
3293 */
3294#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3295#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3296
19ab4ed3
VS
3297#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3298
f0f59a00
VS
3299#define _FPA0 0x6040
3300#define _FPA1 0x6044
3301#define _FPB0 0x6048
3302#define _FPB1 0x604c
3303#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3304#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3305#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3306#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3307#define FP_N_DIV_SHIFT 16
3308#define FP_M1_DIV_MASK 0x00003f00
3309#define FP_M1_DIV_SHIFT 8
3310#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3311#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3312#define FP_M2_DIV_SHIFT 0
f0f59a00 3313#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3314#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3315#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3316#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3317#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3318#define DPLLB_TEST_N_BYPASS (1 << 19)
3319#define DPLLB_TEST_M_BYPASS (1 << 18)
3320#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3321#define DPLLA_TEST_N_BYPASS (1 << 3)
3322#define DPLLA_TEST_M_BYPASS (1 << 2)
3323#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3324#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3325#define DSTATE_GFX_RESET_I830 (1 << 6)
3326#define DSTATE_PLL_D3_OFF (1 << 3)
3327#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3328#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3329#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3330# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3331# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3332# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3333# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3334# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3335# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3336# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3337# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3338# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3339# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3340# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3341# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3342# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3343# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3344# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3345# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3346# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3347# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3348# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3349# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3350# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3351# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3352# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3353# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3354# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3355# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3356# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3357# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3358# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3359/*
652c393a
JB
3360 * This bit must be set on the 830 to prevent hangs when turning off the
3361 * overlay scaler.
3362 */
3363# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3364# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3365# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3366# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3367# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3368
f0f59a00 3369#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3370# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3371# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3372# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3373# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3374# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3375# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3376# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3377# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3378# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3379/* This bit must be unset on 855,865 */
652c393a
JB
3380# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3381# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3382# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3383# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3384/* This bit must be set on 855,865. */
652c393a
JB
3385# define SV_CLOCK_GATE_DISABLE (1 << 0)
3386# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3387# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3388# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3389# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3390# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3391# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3392# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3393# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3394# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3395# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3396# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3397# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3398# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3399# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3400# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3401# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3402# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3403
3404# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3405/* This bit must always be set on 965G/965GM */
652c393a
JB
3406# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3407# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3408# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3409# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3410# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3411# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3412/* This bit must always be set on 965G */
652c393a
JB
3413# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3414# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3415# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3416# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3417# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3418# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3419# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3420# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3421# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3422# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3423# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3424# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3425# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3426# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3427# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3428# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3429# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3430# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3431# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3432
f0f59a00 3433#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3434#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3435#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3436#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3437
f0f59a00 3438#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3439#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3440
f0f59a00
VS
3441#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3442#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3443
f0f59a00 3444#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3445#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3446
f0f59a00 3447#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3448
f0f59a00 3449#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3450#define CDCLK_FREQ_SHIFT 4
3451#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3452#define CZCLK_FREQ_MASK 0xf
1e69cd74 3453
f0f59a00 3454#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3455#define PFI_CREDIT_63 (9 << 28) /* chv only */
3456#define PFI_CREDIT_31 (8 << 28) /* chv only */
3457#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3458#define PFI_CREDIT_RESEND (1 << 27)
3459#define VGA_FAST_MODE_DISABLE (1 << 14)
3460
f0f59a00 3461#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3462
585fb111
JB
3463/*
3464 * Palette regs
3465 */
74c1e826
JN
3466#define _PALETTE_A 0xa000
3467#define _PALETTE_B 0xa800
3468#define _CHV_PALETTE_C 0xc000
3469#define PALETTE(pipe, i) _MMIO(dev_priv->info.display_mmio_offset + \
3470 _PICK((pipe), _PALETTE_A, \
3471 _PALETTE_B, _CHV_PALETTE_C) + \
3472 (i) * 4)
585fb111 3473
673a394b
EA
3474/* MCH MMIO space */
3475
3476/*
3477 * MCHBAR mirror.
3478 *
3479 * This mirrors the MCHBAR MMIO space whose location is determined by
3480 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3481 * every way. It is not accessible from the CP register read instructions.
3482 *
515b2392
PZ
3483 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3484 * just read.
673a394b
EA
3485 */
3486#define MCHBAR_MIRROR_BASE 0x10000
3487
1398261a
YL
3488#define MCHBAR_MIRROR_BASE_SNB 0x140000
3489
f0f59a00
VS
3490#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3491#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3492#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3493#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3494#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3495
3ebecd07 3496/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3497#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3498
646b4269 3499/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3500#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3501#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3502#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3503#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3504#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3505#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3506#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3507#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3508#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3509
646b4269 3510/* Pineview MCH register contains DDR3 setting */
f0f59a00 3511#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3512#define CSHRDDR3CTL_DDR3 (1 << 2)
3513
646b4269 3514/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3515#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3516#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3517
646b4269 3518/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3519#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3520#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3521#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3522#define MAD_DIMM_ECC_MASK (0x3 << 24)
3523#define MAD_DIMM_ECC_OFF (0x0 << 24)
3524#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3525#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3526#define MAD_DIMM_ECC_ON (0x3 << 24)
3527#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3528#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3529#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3530#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3531#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3532#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3533#define MAD_DIMM_A_SELECT (0x1 << 16)
3534/* DIMM sizes are in multiples of 256mb. */
3535#define MAD_DIMM_B_SIZE_SHIFT 8
3536#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3537#define MAD_DIMM_A_SIZE_SHIFT 0
3538#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3539
646b4269 3540/* snb MCH registers for priority tuning */
f0f59a00 3541#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3542#define MCH_SSKPD_WM0_MASK 0x3f
3543#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3544
f0f59a00 3545#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3546
b11248df 3547/* Clocking configuration register */
f0f59a00 3548#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3549#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3550#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3551#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3552#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3553#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3554#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3555#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3556/*
3557 * Note that on at least on ELK the below value is reported for both
3558 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3559 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3560 */
3561#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3562#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3563#define CLKCFG_MEM_533 (1 << 4)
3564#define CLKCFG_MEM_667 (2 << 4)
3565#define CLKCFG_MEM_800 (3 << 4)
3566#define CLKCFG_MEM_MASK (7 << 4)
3567
f0f59a00
VS
3568#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3569#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3570
f0f59a00 3571#define TSC1 _MMIO(0x11001)
5ee8ee86 3572#define TSE (1 << 0)
f0f59a00
VS
3573#define TR1 _MMIO(0x11006)
3574#define TSFS _MMIO(0x11020)
7648fa99
JB
3575#define TSFS_SLOPE_MASK 0x0000ff00
3576#define TSFS_SLOPE_SHIFT 8
3577#define TSFS_INTR_MASK 0x000000ff
3578
f0f59a00
VS
3579#define CRSTANDVID _MMIO(0x11100)
3580#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3581#define PXVFREQ_PX_MASK 0x7f000000
3582#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3583#define VIDFREQ_BASE _MMIO(0x11110)
3584#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3585#define VIDFREQ2 _MMIO(0x11114)
3586#define VIDFREQ3 _MMIO(0x11118)
3587#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3588#define VIDFREQ_P0_MASK 0x1f000000
3589#define VIDFREQ_P0_SHIFT 24
3590#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3591#define VIDFREQ_P0_CSCLK_SHIFT 20
3592#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3593#define VIDFREQ_P0_CRCLK_SHIFT 16
3594#define VIDFREQ_P1_MASK 0x00001f00
3595#define VIDFREQ_P1_SHIFT 8
3596#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3597#define VIDFREQ_P1_CSCLK_SHIFT 4
3598#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3599#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3600#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3601#define INTTOEXT_MAP3_SHIFT 24
3602#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3603#define INTTOEXT_MAP2_SHIFT 16
3604#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3605#define INTTOEXT_MAP1_SHIFT 8
3606#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3607#define INTTOEXT_MAP0_SHIFT 0
3608#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3609#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3610#define MEMCTL_CMD_MASK 0xe000
3611#define MEMCTL_CMD_SHIFT 13
3612#define MEMCTL_CMD_RCLK_OFF 0
3613#define MEMCTL_CMD_RCLK_ON 1
3614#define MEMCTL_CMD_CHFREQ 2
3615#define MEMCTL_CMD_CHVID 3
3616#define MEMCTL_CMD_VMMOFF 4
3617#define MEMCTL_CMD_VMMON 5
5ee8ee86 3618#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3619 when command complete */
3620#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3621#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3622#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3623#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3624#define MEMIHYST _MMIO(0x1117c)
3625#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3626#define MEMINT_RSEXIT_EN (1 << 8)
3627#define MEMINT_CX_SUPR_EN (1 << 7)
3628#define MEMINT_CONT_BUSY_EN (1 << 6)
3629#define MEMINT_AVG_BUSY_EN (1 << 5)
3630#define MEMINT_EVAL_CHG_EN (1 << 4)
3631#define MEMINT_MON_IDLE_EN (1 << 3)
3632#define MEMINT_UP_EVAL_EN (1 << 2)
3633#define MEMINT_DOWN_EVAL_EN (1 << 1)
3634#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3635#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3636#define MEM_RSEXIT_MASK 0xc000
3637#define MEM_RSEXIT_SHIFT 14
3638#define MEM_CONT_BUSY_MASK 0x3000
3639#define MEM_CONT_BUSY_SHIFT 12
3640#define MEM_AVG_BUSY_MASK 0x0c00
3641#define MEM_AVG_BUSY_SHIFT 10
3642#define MEM_EVAL_CHG_MASK 0x0300
3643#define MEM_EVAL_BUSY_SHIFT 8
3644#define MEM_MON_IDLE_MASK 0x00c0
3645#define MEM_MON_IDLE_SHIFT 6
3646#define MEM_UP_EVAL_MASK 0x0030
3647#define MEM_UP_EVAL_SHIFT 4
3648#define MEM_DOWN_EVAL_MASK 0x000c
3649#define MEM_DOWN_EVAL_SHIFT 2
3650#define MEM_SW_CMD_MASK 0x0003
3651#define MEM_INT_STEER_GFX 0
3652#define MEM_INT_STEER_CMR 1
3653#define MEM_INT_STEER_SMI 2
3654#define MEM_INT_STEER_SCI 3
f0f59a00 3655#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3656#define MEMINT_RSEXIT (1 << 7)
3657#define MEMINT_CONT_BUSY (1 << 6)
3658#define MEMINT_AVG_BUSY (1 << 5)
3659#define MEMINT_EVAL_CHG (1 << 4)
3660#define MEMINT_MON_IDLE (1 << 3)
3661#define MEMINT_UP_EVAL (1 << 2)
3662#define MEMINT_DOWN_EVAL (1 << 1)
3663#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3664#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3665#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3666#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3667#define MEMMODE_BOOST_FREQ_SHIFT 24
3668#define MEMMODE_IDLE_MODE_MASK 0x00030000
3669#define MEMMODE_IDLE_MODE_SHIFT 16
3670#define MEMMODE_IDLE_MODE_EVAL 0
3671#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3672#define MEMMODE_HWIDLE_EN (1 << 15)
3673#define MEMMODE_SWMODE_EN (1 << 14)
3674#define MEMMODE_RCLK_GATE (1 << 13)
3675#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3676#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3677#define MEMMODE_FSTART_SHIFT 8
3678#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3679#define MEMMODE_FMAX_SHIFT 4
3680#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3681#define RCBMAXAVG _MMIO(0x1119c)
3682#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3683#define SWMEMCMD_RENDER_OFF (0 << 13)
3684#define SWMEMCMD_RENDER_ON (1 << 13)
3685#define SWMEMCMD_SWFREQ (2 << 13)
3686#define SWMEMCMD_TARVID (3 << 13)
3687#define SWMEMCMD_VRM_OFF (4 << 13)
3688#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3689#define CMDSTS (1 << 12)
3690#define SFCAVM (1 << 11)
f97108d1
JB
3691#define SWFREQ_MASK 0x0380 /* P0-7 */
3692#define SWFREQ_SHIFT 7
3693#define TARVID_MASK 0x001f
f0f59a00
VS
3694#define MEMSTAT_CTG _MMIO(0x111a0)
3695#define RCBMINAVG _MMIO(0x111a0)
3696#define RCUPEI _MMIO(0x111b0)
3697#define RCDNEI _MMIO(0x111b4)
3698#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3699#define RS1EN (1 << 31)
3700#define RS2EN (1 << 30)
3701#define RS3EN (1 << 29)
3702#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3703#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3704#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3705#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3706#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3707#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3708#define RSX_STATUS_MASK (7 << 20)
3709#define RSX_STATUS_ON (0 << 20)
3710#define RSX_STATUS_RC1 (1 << 20)
3711#define RSX_STATUS_RC1E (2 << 20)
3712#define RSX_STATUS_RS1 (3 << 20)
3713#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3714#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3715#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3716#define RSX_STATUS_RSVD2 (7 << 20)
3717#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3718#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3719#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3720#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3721#define RS1CONTSAV_MASK (3 << 14)
3722#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3723#define RS1CONTSAV_RSVD (1 << 14)
3724#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3725#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3726#define NORMSLEXLAT_MASK (3 << 12)
3727#define SLOW_RS123 (0 << 12)
3728#define SLOW_RS23 (1 << 12)
3729#define SLOW_RS3 (2 << 12)
3730#define NORMAL_RS123 (3 << 12)
3731#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3732#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3733#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3734#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3735#define RS_CSTATE_MASK (3 << 4)
3736#define RS_CSTATE_C367_RS1 (0 << 4)
3737#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3738#define RS_CSTATE_RSVD (2 << 4)
3739#define RS_CSTATE_C367_RS2 (3 << 4)
3740#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3741#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3742#define VIDCTL _MMIO(0x111c0)
3743#define VIDSTS _MMIO(0x111c8)
3744#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3745#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3746#define MEMSTAT_VID_MASK 0x7f00
3747#define MEMSTAT_VID_SHIFT 8
3748#define MEMSTAT_PSTATE_MASK 0x00f8
3749#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3750#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3751#define MEMSTAT_SRC_CTL_MASK 0x0003
3752#define MEMSTAT_SRC_CTL_CORE 0
3753#define MEMSTAT_SRC_CTL_TRB 1
3754#define MEMSTAT_SRC_CTL_THM 2
3755#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3756#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3757#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3758#define PMMISC _MMIO(0x11214)
5ee8ee86 3759#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3760#define SDEW _MMIO(0x1124c)
3761#define CSIEW0 _MMIO(0x11250)
3762#define CSIEW1 _MMIO(0x11254)
3763#define CSIEW2 _MMIO(0x11258)
3764#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3765#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3766#define MCHAFE _MMIO(0x112c0)
3767#define CSIEC _MMIO(0x112e0)
3768#define DMIEC _MMIO(0x112e4)
3769#define DDREC _MMIO(0x112e8)
3770#define PEG0EC _MMIO(0x112ec)
3771#define PEG1EC _MMIO(0x112f0)
3772#define GFXEC _MMIO(0x112f4)
3773#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3774#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3775#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3776#define ECR_GPFE (1 << 31)
3777#define ECR_IMONE (1 << 30)
7648fa99 3778#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3779#define OGW0 _MMIO(0x11608)
3780#define OGW1 _MMIO(0x1160c)
3781#define EG0 _MMIO(0x11610)
3782#define EG1 _MMIO(0x11614)
3783#define EG2 _MMIO(0x11618)
3784#define EG3 _MMIO(0x1161c)
3785#define EG4 _MMIO(0x11620)
3786#define EG5 _MMIO(0x11624)
3787#define EG6 _MMIO(0x11628)
3788#define EG7 _MMIO(0x1162c)
3789#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3790#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3791#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3792#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3793#define CSIPLL0 _MMIO(0x12c10)
3794#define DDRMPLL1 _MMIO(0X12c20)
3795#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3796
f0f59a00 3797#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3798#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3799
f0f59a00
VS
3800#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3801#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3802#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3803#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3804#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3805
8a292d01
VS
3806/*
3807 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3808 * 8300) freezing up around GPU hangs. Looks as if even
3809 * scheduling/timer interrupts start misbehaving if the RPS
3810 * EI/thresholds are "bad", leading to a very sluggish or even
3811 * frozen machine.
3812 */
3813#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3814#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3815#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3816#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3817 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3818 INTERVAL_0_833_US(us) : \
3819 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3820 INTERVAL_1_28_US(us))
3821
52530cba
AG
3822#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3823#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3824#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3825#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3826 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3827 INTERVAL_0_833_TO_US(interval) : \
3828 INTERVAL_1_33_TO_US(interval)) : \
3829 INTERVAL_1_28_TO_US(interval))
3830
aa40d6bb
ZN
3831/*
3832 * Logical Context regs
3833 */
ec62ed3e
CW
3834#define CCID _MMIO(0x2180)
3835#define CCID_EN BIT(0)
3836#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3837#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3838/*
3839 * Notes on SNB/IVB/VLV context size:
3840 * - Power context is saved elsewhere (LLC or stolen)
3841 * - Ring/execlist context is saved on SNB, not on IVB
3842 * - Extended context size already includes render context size
3843 * - We always need to follow the extended context size.
3844 * SNB BSpec has comments indicating that we should use the
3845 * render context size instead if execlists are disabled, but
3846 * based on empirical testing that's just nonsense.
3847 * - Pipelined/VF state is saved on SNB/IVB respectively
3848 * - GT1 size just indicates how much of render context
3849 * doesn't need saving on GT1
3850 */
f0f59a00 3851#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3852#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3853#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3854#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3855#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3856#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3857#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3858 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3859 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3860#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3861#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3862#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3863#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3864#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3865#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3866#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3867#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3868 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3869
c01fc532
ZW
3870enum {
3871 INTEL_ADVANCED_CONTEXT = 0,
3872 INTEL_LEGACY_32B_CONTEXT,
3873 INTEL_ADVANCED_AD_CONTEXT,
3874 INTEL_LEGACY_64B_CONTEXT
3875};
3876
2355cf08
MK
3877enum {
3878 FAULT_AND_HANG = 0,
3879 FAULT_AND_HALT, /* Debug only */
3880 FAULT_AND_STREAM,
3881 FAULT_AND_CONTINUE /* Unsupported */
3882};
3883
5ee8ee86
PZ
3884#define GEN8_CTX_VALID (1 << 0)
3885#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3886#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3887#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3888#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3889#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3890
2355cf08
MK
3891#define GEN8_CTX_ID_SHIFT 32
3892#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3893#define GEN11_SW_CTX_ID_SHIFT 37
3894#define GEN11_SW_CTX_ID_WIDTH 11
3895#define GEN11_ENGINE_CLASS_SHIFT 61
3896#define GEN11_ENGINE_CLASS_WIDTH 3
3897#define GEN11_ENGINE_INSTANCE_SHIFT 48
3898#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3899
f0f59a00
VS
3900#define CHV_CLK_CTL1 _MMIO(0x101100)
3901#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3902#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3903
585fb111
JB
3904/*
3905 * Overlay regs
3906 */
3907
f0f59a00
VS
3908#define OVADD _MMIO(0x30000)
3909#define DOVSTA _MMIO(0x30008)
5ee8ee86 3910#define OC_BUF (0x3 << 20)
f0f59a00
VS
3911#define OGAMC5 _MMIO(0x30010)
3912#define OGAMC4 _MMIO(0x30014)
3913#define OGAMC3 _MMIO(0x30018)
3914#define OGAMC2 _MMIO(0x3001c)
3915#define OGAMC1 _MMIO(0x30020)
3916#define OGAMC0 _MMIO(0x30024)
585fb111 3917
d965e7ac
ID
3918/*
3919 * GEN9 clock gating regs
3920 */
3921#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3922#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3923#define PWM2_GATING_DIS (1 << 14)
3924#define PWM1_GATING_DIS (1 << 13)
3925
6481d5ed
VS
3926#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3927#define BXT_GMBUS_GATING_DIS (1 << 14)
3928
ed69cd40
ID
3929#define _CLKGATE_DIS_PSL_A 0x46520
3930#define _CLKGATE_DIS_PSL_B 0x46524
3931#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3932#define DUPS1_GATING_DIS (1 << 15)
3933#define DUPS2_GATING_DIS (1 << 19)
3934#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3935#define DPF_GATING_DIS (1 << 10)
3936#define DPF_RAM_GATING_DIS (1 << 9)
3937#define DPFR_GATING_DIS (1 << 8)
3938
3939#define CLKGATE_DIS_PSL(pipe) \
3940 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3941
90007bca
RV
3942/*
3943 * GEN10 clock gating regs
3944 */
3945#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3946#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3947#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3948#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3949
a4713c5a
RV
3950#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3951#define GWUNIT_CLKGATE_DIS (1 << 16)
3952
01ab0f92
RA
3953#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3954#define VFUNIT_CLKGATE_DIS (1 << 20)
3955
5ba700c7
OM
3956#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3957#define CGPSF_CLKGATE_DIS (1 << 3)
3958
585fb111
JB
3959/*
3960 * Display engine regs
3961 */
3962
8bf1e9f1 3963/* Pipe A CRC regs */
a57c774a 3964#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3965#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3966/* ivb+ source selection */
8bf1e9f1
SH
3967#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3968#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3969#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3970/* ilk+ source selection */
5a6b5c84
DV
3971#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3972#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3973#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3974/* embedded DP port on the north display block, reserved on ivb */
3975#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3976#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3977/* vlv source selection */
3978#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3979#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3980#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3981/* with DP port the pipe source is invalid */
3982#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3983#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3984#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3985/* gen3+ source selection */
3986#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3987#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3988#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3989/* with DP/TV port the pipe source is invalid */
3990#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3991#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3992#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3993#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3994#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3995/* gen2 doesn't have source selection bits */
52f843f6 3996#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3997
5a6b5c84
DV
3998#define _PIPE_CRC_RES_1_A_IVB 0x60064
3999#define _PIPE_CRC_RES_2_A_IVB 0x60068
4000#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4001#define _PIPE_CRC_RES_4_A_IVB 0x60070
4002#define _PIPE_CRC_RES_5_A_IVB 0x60074
4003
a57c774a
AK
4004#define _PIPE_CRC_RES_RED_A 0x60060
4005#define _PIPE_CRC_RES_GREEN_A 0x60064
4006#define _PIPE_CRC_RES_BLUE_A 0x60068
4007#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4008#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4009
4010/* Pipe B CRC regs */
5a6b5c84
DV
4011#define _PIPE_CRC_RES_1_B_IVB 0x61064
4012#define _PIPE_CRC_RES_2_B_IVB 0x61068
4013#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4014#define _PIPE_CRC_RES_4_B_IVB 0x61070
4015#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4016
f0f59a00
VS
4017#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4018#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4019#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4020#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4021#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4022#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4023
4024#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4025#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4026#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4027#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4028#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4029
585fb111 4030/* Pipe A timing regs */
a57c774a
AK
4031#define _HTOTAL_A 0x60000
4032#define _HBLANK_A 0x60004
4033#define _HSYNC_A 0x60008
4034#define _VTOTAL_A 0x6000c
4035#define _VBLANK_A 0x60010
4036#define _VSYNC_A 0x60014
4037#define _PIPEASRC 0x6001c
4038#define _BCLRPAT_A 0x60020
4039#define _VSYNCSHIFT_A 0x60028
ebb69c95 4040#define _PIPE_MULT_A 0x6002c
585fb111
JB
4041
4042/* Pipe B timing regs */
a57c774a
AK
4043#define _HTOTAL_B 0x61000
4044#define _HBLANK_B 0x61004
4045#define _HSYNC_B 0x61008
4046#define _VTOTAL_B 0x6100c
4047#define _VBLANK_B 0x61010
4048#define _VSYNC_B 0x61014
4049#define _PIPEBSRC 0x6101c
4050#define _BCLRPAT_B 0x61020
4051#define _VSYNCSHIFT_B 0x61028
ebb69c95 4052#define _PIPE_MULT_B 0x6102c
a57c774a 4053
7b56caf3
MC
4054/* DSI 0 timing regs */
4055#define _HTOTAL_DSI0 0x6b000
4056#define _HSYNC_DSI0 0x6b008
4057#define _VTOTAL_DSI0 0x6b00c
4058#define _VSYNC_DSI0 0x6b014
4059#define _VSYNCSHIFT_DSI0 0x6b028
4060
4061/* DSI 1 timing regs */
4062#define _HTOTAL_DSI1 0x6b800
4063#define _HSYNC_DSI1 0x6b808
4064#define _VTOTAL_DSI1 0x6b80c
4065#define _VSYNC_DSI1 0x6b814
4066#define _VSYNCSHIFT_DSI1 0x6b828
4067
a57c774a
AK
4068#define TRANSCODER_A_OFFSET 0x60000
4069#define TRANSCODER_B_OFFSET 0x61000
4070#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4071#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4072#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4073#define TRANSCODER_DSI0_OFFSET 0x6b000
4074#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4075
f0f59a00
VS
4076#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4077#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4078#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4079#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4080#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4081#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4082#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4083#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4084#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4085#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4086
c8f7df58
RV
4087/* VLV eDP PSR registers */
4088#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4089#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4090#define VLV_EDP_PSR_ENABLE (1 << 0)
4091#define VLV_EDP_PSR_RESET (1 << 1)
4092#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4093#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4094#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4095#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4096#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4097#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4098#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4099#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4100#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4101#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4102
4103#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4104#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4105#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4106#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4107#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4108#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4109
4110#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4111#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4112#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4113#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4114#define VLV_EDP_PSR_DISABLED (0 << 0)
4115#define VLV_EDP_PSR_INACTIVE (1 << 0)
4116#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4117#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4118#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4119#define VLV_EDP_PSR_EXIT (5 << 0)
4120#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4121#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4122
ed8546ac 4123/* HSW+ eDP PSR registers */
443a389f
VS
4124#define HSW_EDP_PSR_BASE 0x64800
4125#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4126#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4127#define EDP_PSR_ENABLE (1 << 31)
4128#define BDW_PSR_SINGLE_FRAME (1 << 30)
4129#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4130#define EDP_PSR_LINK_STANDBY (1 << 27)
4131#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4132#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4133#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4134#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4135#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4136#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4137#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4138#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4139#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4140#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4141#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4142#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4143#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4144#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4145#define EDP_PSR_TP1_TIME_500us (0 << 4)
4146#define EDP_PSR_TP1_TIME_100us (1 << 4)
4147#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4148#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4149#define EDP_PSR_IDLE_FRAME_SHIFT 0
4150
fc340442
DV
4151/* Bspec claims those aren't shifted but stay at 0x64800 */
4152#define EDP_PSR_IMR _MMIO(0x64834)
4153#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4154#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4155#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4156#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4157
f0f59a00 4158#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4159#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4160#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4161#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4162#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4163#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4164
f0f59a00 4165#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4166
861023e0 4167#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4168#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4169#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4170#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4171#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4172#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4173#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4174#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4175#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4176#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4177#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4178#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4179#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4180#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4181#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4182#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4183#define EDP_PSR_STATUS_COUNT_SHIFT 16
4184#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4185#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4186#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4187#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4188#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4189#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4190#define EDP_PSR_STATUS_IDLE_MASK 0xf
4191
f0f59a00 4192#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4193#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4194
62801bf6 4195#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4196#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4197#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4198#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4199#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4200#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4201#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4202
f0f59a00 4203#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4204#define EDP_PSR2_ENABLE (1 << 31)
4205#define EDP_SU_TRACK_ENABLE (1 << 30)
4206#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4207#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4208#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4209#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4210#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4211#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4212#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4213#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4214#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4215#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4216#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4217#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4218#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4219#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4220
bc18b4df
JRS
4221#define _PSR_EVENT_TRANS_A 0x60848
4222#define _PSR_EVENT_TRANS_B 0x61848
4223#define _PSR_EVENT_TRANS_C 0x62848
4224#define _PSR_EVENT_TRANS_D 0x63848
4225#define _PSR_EVENT_TRANS_EDP 0x6F848
4226#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4227#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4228#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4229#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4230#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4231#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4232#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4233#define PSR_EVENT_MEMORY_UP (1 << 10)
4234#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4235#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4236#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4237#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4238#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4239#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4240#define PSR_EVENT_VBI_ENABLE (1 << 2)
4241#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4242#define PSR_EVENT_PSR_DISABLE (1 << 0)
4243
861023e0 4244#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4245#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4246#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4247
585fb111 4248/* VGA port control */
f0f59a00
VS
4249#define ADPA _MMIO(0x61100)
4250#define PCH_ADPA _MMIO(0xe1100)
4251#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4252
5ee8ee86 4253#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4254#define ADPA_DAC_DISABLE 0
6102a8ee 4255#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4256#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4257#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4258#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4259#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4260#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4261#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4262#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4263#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4264#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4265#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4266#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4267#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4268#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4269#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4270#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4271#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4272#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4273#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4274#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4275#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4276#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4277#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4278#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4279#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4280#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4281#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4282#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4283#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4284#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4285#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4286#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4287#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4288#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4289#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4290#define ADPA_DPMS_MASK (~(3 << 10))
4291#define ADPA_DPMS_ON (0 << 10)
4292#define ADPA_DPMS_SUSPEND (1 << 10)
4293#define ADPA_DPMS_STANDBY (2 << 10)
4294#define ADPA_DPMS_OFF (3 << 10)
585fb111 4295
939fe4d7 4296
585fb111 4297/* Hotplug control (945+ only) */
f0f59a00 4298#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4299#define PORTB_HOTPLUG_INT_EN (1 << 29)
4300#define PORTC_HOTPLUG_INT_EN (1 << 28)
4301#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4302#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4303#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4304#define TV_HOTPLUG_INT_EN (1 << 18)
4305#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4306#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4307 PORTC_HOTPLUG_INT_EN | \
4308 PORTD_HOTPLUG_INT_EN | \
4309 SDVOC_HOTPLUG_INT_EN | \
4310 SDVOB_HOTPLUG_INT_EN | \
4311 CRT_HOTPLUG_INT_EN)
585fb111 4312#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4313#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4314/* must use period 64 on GM45 according to docs */
4315#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4316#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4317#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4318#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4319#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4320#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4321#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4322#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4323#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4324#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4325#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4326#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4327
f0f59a00 4328#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4329/*
0780cd36 4330 * HDMI/DP bits are g4x+
0ce99f74
DV
4331 *
4332 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4333 * Please check the detailed lore in the commit message for for experimental
4334 * evidence.
4335 */
0780cd36
VS
4336/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4337#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4338#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4339#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4340/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4341#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4342#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4343#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4344#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4345#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4346#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4347#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4348#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4349#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4350#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4351#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4352#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4353/* CRT/TV common between gen3+ */
585fb111
JB
4354#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4355#define TV_HOTPLUG_INT_STATUS (1 << 10)
4356#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4357#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4358#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4359#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4360#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4361#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4362#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4363#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4364
084b612e
CW
4365/* SDVO is different across gen3/4 */
4366#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4367#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4368/*
4369 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4370 * since reality corrobates that they're the same as on gen3. But keep these
4371 * bits here (and the comment!) to help any other lost wanderers back onto the
4372 * right tracks.
4373 */
084b612e
CW
4374#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4375#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4376#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4377#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4378#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4379 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4380 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4381 PORTB_HOTPLUG_INT_STATUS | \
4382 PORTC_HOTPLUG_INT_STATUS | \
4383 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4384
4385#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4386 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4387 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4388 PORTB_HOTPLUG_INT_STATUS | \
4389 PORTC_HOTPLUG_INT_STATUS | \
4390 PORTD_HOTPLUG_INT_STATUS)
585fb111 4391
c20cd312
PZ
4392/* SDVO and HDMI port control.
4393 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4394#define _GEN3_SDVOB 0x61140
4395#define _GEN3_SDVOC 0x61160
4396#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4397#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4398#define GEN4_HDMIB GEN3_SDVOB
4399#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4400#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4401#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4402#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4403#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4404#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4405#define PCH_HDMIC _MMIO(0xe1150)
4406#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4407
f0f59a00 4408#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4409#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4410#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4411#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4412#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4413#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4414#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4415#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4416
c20cd312
PZ
4417/* Gen 3 SDVO bits: */
4418#define SDVO_ENABLE (1 << 31)
76203467 4419#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4420#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4421#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4422#define SDVO_STALL_SELECT (1 << 29)
4423#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4424/*
585fb111 4425 * 915G/GM SDVO pixel multiplier.
585fb111 4426 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4427 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4428 */
c20cd312 4429#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4430#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4431#define SDVO_PHASE_SELECT_MASK (15 << 19)
4432#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4433#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4434#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4435#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4436#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4437#define SDVO_DETECTED (1 << 2)
585fb111 4438/* Bits to be preserved when writing */
c20cd312
PZ
4439#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4440 SDVO_INTERRUPT_ENABLE)
4441#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4442
4443/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4444#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4445#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4446#define SDVO_ENCODING_SDVO (0 << 10)
4447#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4448#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4449#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4450#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4451#define SDVO_AUDIO_ENABLE (1 << 6)
4452/* VSYNC/HSYNC bits new with 965, default is to be set */
4453#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4454#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4455
4456/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4457#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4458#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4459
4460/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4461#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4462#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4463#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4464
44f37d1f 4465/* CHV SDVO/HDMI bits: */
76203467 4466#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4467#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4468#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4469
585fb111
JB
4470
4471/* DVO port control */
f0f59a00
VS
4472#define _DVOA 0x61120
4473#define DVOA _MMIO(_DVOA)
4474#define _DVOB 0x61140
4475#define DVOB _MMIO(_DVOB)
4476#define _DVOC 0x61160
4477#define DVOC _MMIO(_DVOC)
585fb111 4478#define DVO_ENABLE (1 << 31)
b45a2588
VS
4479#define DVO_PIPE_SEL_SHIFT 30
4480#define DVO_PIPE_SEL_MASK (1 << 30)
4481#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4482#define DVO_PIPE_STALL_UNUSED (0 << 28)
4483#define DVO_PIPE_STALL (1 << 28)
4484#define DVO_PIPE_STALL_TV (2 << 28)
4485#define DVO_PIPE_STALL_MASK (3 << 28)
4486#define DVO_USE_VGA_SYNC (1 << 15)
4487#define DVO_DATA_ORDER_I740 (0 << 14)
4488#define DVO_DATA_ORDER_FP (1 << 14)
4489#define DVO_VSYNC_DISABLE (1 << 11)
4490#define DVO_HSYNC_DISABLE (1 << 10)
4491#define DVO_VSYNC_TRISTATE (1 << 9)
4492#define DVO_HSYNC_TRISTATE (1 << 8)
4493#define DVO_BORDER_ENABLE (1 << 7)
4494#define DVO_DATA_ORDER_GBRG (1 << 6)
4495#define DVO_DATA_ORDER_RGGB (0 << 6)
4496#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4497#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4498#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4499#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4500#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4501#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4502#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4503#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4504#define DVOA_SRCDIM _MMIO(0x61124)
4505#define DVOB_SRCDIM _MMIO(0x61144)
4506#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4507#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4508#define DVO_SRCDIM_VERTICAL_SHIFT 0
4509
4510/* LVDS port control */
f0f59a00 4511#define LVDS _MMIO(0x61180)
585fb111
JB
4512/*
4513 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4514 * the DPLL semantics change when the LVDS is assigned to that pipe.
4515 */
4516#define LVDS_PORT_EN (1 << 31)
4517/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4518#define LVDS_PIPE_SEL_SHIFT 30
4519#define LVDS_PIPE_SEL_MASK (1 << 30)
4520#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4521#define LVDS_PIPE_SEL_SHIFT_CPT 29
4522#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4523#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4524/* LVDS dithering flag on 965/g4x platform */
4525#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4526/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4527#define LVDS_VSYNC_POLARITY (1 << 21)
4528#define LVDS_HSYNC_POLARITY (1 << 20)
4529
a3e17eb8
ZY
4530/* Enable border for unscaled (or aspect-scaled) display */
4531#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4532/*
4533 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4534 * pixel.
4535 */
4536#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4537#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4538#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4539/*
4540 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4541 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4542 * on.
4543 */
4544#define LVDS_A3_POWER_MASK (3 << 6)
4545#define LVDS_A3_POWER_DOWN (0 << 6)
4546#define LVDS_A3_POWER_UP (3 << 6)
4547/*
4548 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4549 * is set.
4550 */
4551#define LVDS_CLKB_POWER_MASK (3 << 4)
4552#define LVDS_CLKB_POWER_DOWN (0 << 4)
4553#define LVDS_CLKB_POWER_UP (3 << 4)
4554/*
4555 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4556 * setting for whether we are in dual-channel mode. The B3 pair will
4557 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4558 */
4559#define LVDS_B0B3_POWER_MASK (3 << 2)
4560#define LVDS_B0B3_POWER_DOWN (0 << 2)
4561#define LVDS_B0B3_POWER_UP (3 << 2)
4562
3c17fe4b 4563/* Video Data Island Packet control */
f0f59a00 4564#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4565/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4566 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4567 * of the infoframe structure specified by CEA-861. */
4568#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4569#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4570#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4571/* Pre HSW: */
3c17fe4b 4572#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4573#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4574#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4575#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4576#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4577#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4578#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4579#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4580#define VIDEO_DIP_SELECT_AVI (0 << 19)
4581#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4582#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4583#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4584#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4585#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4586#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4587#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4588/* HSW and later: */
a670be33
DP
4589#define DRM_DIP_ENABLE (1 << 28)
4590#define PSR_VSC_BIT_7_SET (1 << 27)
4591#define VSC_SELECT_MASK (0x3 << 25)
4592#define VSC_SELECT_SHIFT 25
4593#define VSC_DIP_HW_HEA_DATA (0 << 25)
4594#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4595#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4596#define VSC_DIP_SW_HEA_DATA (3 << 25)
4597#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4598#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4599#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4600#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4601#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4602#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4603#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4604
585fb111 4605/* Panel power sequencing */
44cb734c
ID
4606#define PPS_BASE 0x61200
4607#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4608#define PCH_PPS_BASE 0xC7200
4609
4610#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4611 PPS_BASE + (reg) + \
4612 (pps_idx) * 0x100)
4613
4614#define _PP_STATUS 0x61200
4615#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4616#define PP_ON (1 << 31)
585fb111
JB
4617/*
4618 * Indicates that all dependencies of the panel are on:
4619 *
4620 * - PLL enabled
4621 * - pipe enabled
4622 * - LVDS/DVOB/DVOC on
4623 */
44cb734c
ID
4624#define PP_READY (1 << 30)
4625#define PP_SEQUENCE_NONE (0 << 28)
4626#define PP_SEQUENCE_POWER_UP (1 << 28)
4627#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4628#define PP_SEQUENCE_MASK (3 << 28)
4629#define PP_SEQUENCE_SHIFT 28
4630#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4631#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4632#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4633#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4634#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4635#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4636#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4637#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4638#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4639#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4640#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4641
4642#define _PP_CONTROL 0x61204
4643#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4644#define PANEL_UNLOCK_REGS (0xabcd << 16)
4645#define PANEL_UNLOCK_MASK (0xffff << 16)
4646#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4647#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4648#define EDP_FORCE_VDD (1 << 3)
4649#define EDP_BLC_ENABLE (1 << 2)
4650#define PANEL_POWER_RESET (1 << 1)
4651#define PANEL_POWER_OFF (0 << 0)
4652#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4653
4654#define _PP_ON_DELAYS 0x61208
4655#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4656#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4657#define PANEL_PORT_SELECT_MASK (3 << 30)
4658#define PANEL_PORT_SELECT_LVDS (0 << 30)
4659#define PANEL_PORT_SELECT_DPA (1 << 30)
4660#define PANEL_PORT_SELECT_DPC (2 << 30)
4661#define PANEL_PORT_SELECT_DPD (3 << 30)
4662#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4663#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4664#define PANEL_POWER_UP_DELAY_SHIFT 16
4665#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4666#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4667
4668#define _PP_OFF_DELAYS 0x6120C
4669#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4670#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4671#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4672#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4673#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4674
4675#define _PP_DIVISOR 0x61210
4676#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4677#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4678#define PP_REFERENCE_DIVIDER_SHIFT 8
4679#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4680#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4681
4682/* Panel fitting */
f0f59a00 4683#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4684#define PFIT_ENABLE (1 << 31)
4685#define PFIT_PIPE_MASK (3 << 29)
4686#define PFIT_PIPE_SHIFT 29
4687#define VERT_INTERP_DISABLE (0 << 10)
4688#define VERT_INTERP_BILINEAR (1 << 10)
4689#define VERT_INTERP_MASK (3 << 10)
4690#define VERT_AUTO_SCALE (1 << 9)
4691#define HORIZ_INTERP_DISABLE (0 << 6)
4692#define HORIZ_INTERP_BILINEAR (1 << 6)
4693#define HORIZ_INTERP_MASK (3 << 6)
4694#define HORIZ_AUTO_SCALE (1 << 5)
4695#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4696#define PFIT_FILTER_FUZZY (0 << 24)
4697#define PFIT_SCALING_AUTO (0 << 26)
4698#define PFIT_SCALING_PROGRAMMED (1 << 26)
4699#define PFIT_SCALING_PILLAR (2 << 26)
4700#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4701#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4702/* Pre-965 */
4703#define PFIT_VERT_SCALE_SHIFT 20
4704#define PFIT_VERT_SCALE_MASK 0xfff00000
4705#define PFIT_HORIZ_SCALE_SHIFT 4
4706#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4707/* 965+ */
4708#define PFIT_VERT_SCALE_SHIFT_965 16
4709#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4710#define PFIT_HORIZ_SCALE_SHIFT_965 0
4711#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4712
f0f59a00 4713#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4714
5c969aa7
DL
4715#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4716#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4717#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4718 _VLV_BLC_PWM_CTL2_B)
07bf139b 4719
5c969aa7
DL
4720#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4721#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4722#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4723 _VLV_BLC_PWM_CTL_B)
07bf139b 4724
5c969aa7
DL
4725#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4726#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4727#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4728 _VLV_BLC_HIST_CTL_B)
07bf139b 4729
585fb111 4730/* Backlight control */
f0f59a00 4731#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4732#define BLM_PWM_ENABLE (1 << 31)
4733#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4734#define BLM_PIPE_SELECT (1 << 29)
4735#define BLM_PIPE_SELECT_IVB (3 << 29)
4736#define BLM_PIPE_A (0 << 29)
4737#define BLM_PIPE_B (1 << 29)
4738#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4739#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4740#define BLM_TRANSCODER_B BLM_PIPE_B
4741#define BLM_TRANSCODER_C BLM_PIPE_C
4742#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4743#define BLM_PIPE(pipe) ((pipe) << 29)
4744#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4745#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4746#define BLM_PHASE_IN_ENABLE (1 << 25)
4747#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4748#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4749#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4750#define BLM_PHASE_IN_COUNT_SHIFT (8)
4751#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4752#define BLM_PHASE_IN_INCR_SHIFT (0)
4753#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4754#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4755/*
4756 * This is the most significant 15 bits of the number of backlight cycles in a
4757 * complete cycle of the modulated backlight control.
4758 *
4759 * The actual value is this field multiplied by two.
4760 */
7cf41601
DV
4761#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4762#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4763#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4764/*
4765 * This is the number of cycles out of the backlight modulation cycle for which
4766 * the backlight is on.
4767 *
4768 * This field must be no greater than the number of cycles in the complete
4769 * backlight modulation cycle.
4770 */
4771#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4772#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4773#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4774#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4775
f0f59a00 4776#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4777#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4778
7cf41601
DV
4779/* New registers for PCH-split platforms. Safe where new bits show up, the
4780 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4781#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4782#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4783
f0f59a00 4784#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4785
7cf41601
DV
4786/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4787 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4788#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4789#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4790#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4791#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4792#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4793
f0f59a00 4794#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4795#define UTIL_PIN_ENABLE (1 << 31)
4796
022e4e52
SK
4797#define UTIL_PIN_PIPE(x) ((x) << 29)
4798#define UTIL_PIN_PIPE_MASK (3 << 29)
4799#define UTIL_PIN_MODE_PWM (1 << 24)
4800#define UTIL_PIN_MODE_MASK (0xf << 24)
4801#define UTIL_PIN_POLARITY (1 << 22)
4802
0fb890c0 4803/* BXT backlight register definition. */
022e4e52 4804#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4805#define BXT_BLC_PWM_ENABLE (1 << 31)
4806#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4807#define _BXT_BLC_PWM_FREQ1 0xC8254
4808#define _BXT_BLC_PWM_DUTY1 0xC8258
4809
4810#define _BXT_BLC_PWM_CTL2 0xC8350
4811#define _BXT_BLC_PWM_FREQ2 0xC8354
4812#define _BXT_BLC_PWM_DUTY2 0xC8358
4813
f0f59a00 4814#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4815 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4816#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4817 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4818#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4819 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4820
f0f59a00 4821#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4822#define PCH_GTC_ENABLE (1 << 31)
4823
585fb111 4824/* TV port control */
f0f59a00 4825#define TV_CTL _MMIO(0x68000)
646b4269 4826/* Enables the TV encoder */
585fb111 4827# define TV_ENC_ENABLE (1 << 31)
646b4269 4828/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4829# define TV_ENC_PIPE_SEL_SHIFT 30
4830# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4831# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4832/* Outputs composite video (DAC A only) */
585fb111 4833# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4834/* Outputs SVideo video (DAC B/C) */
585fb111 4835# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4836/* Outputs Component video (DAC A/B/C) */
585fb111 4837# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4838/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4839# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4840# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4841/* Enables slow sync generation (945GM only) */
585fb111 4842# define TV_SLOW_SYNC (1 << 20)
646b4269 4843/* Selects 4x oversampling for 480i and 576p */
585fb111 4844# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4845/* Selects 2x oversampling for 720p and 1080i */
585fb111 4846# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4847/* Selects no oversampling for 1080p */
585fb111 4848# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4849/* Selects 8x oversampling */
585fb111 4850# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4851/* Selects progressive mode rather than interlaced */
585fb111 4852# define TV_PROGRESSIVE (1 << 17)
646b4269 4853/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4854# define TV_PAL_BURST (1 << 16)
646b4269 4855/* Field for setting delay of Y compared to C */
585fb111 4856# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4857/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4858# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4859/*
585fb111
JB
4860 * Enables a fix for the 915GM only.
4861 *
4862 * Not sure what it does.
4863 */
4864# define TV_ENC_C0_FIX (1 << 10)
646b4269 4865/* Bits that must be preserved by software */
d2d9f232 4866# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4867# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4868/* Read-only state that reports all features enabled */
585fb111 4869# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4870/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4871# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4872/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4873# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4874/* Normal operation */
585fb111 4875# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4876/* Encoder test pattern 1 - combo pattern */
585fb111 4877# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4878/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4879# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4880/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4881# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4882/* Encoder test pattern 4 - random noise */
585fb111 4883# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4884/* Encoder test pattern 5 - linear color ramps */
585fb111 4885# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4886/*
585fb111
JB
4887 * This test mode forces the DACs to 50% of full output.
4888 *
4889 * This is used for load detection in combination with TVDAC_SENSE_MASK
4890 */
4891# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4892# define TV_TEST_MODE_MASK (7 << 0)
4893
f0f59a00 4894#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4895# define TV_DAC_SAVE 0x00ffff00
646b4269 4896/*
585fb111
JB
4897 * Reports that DAC state change logic has reported change (RO).
4898 *
4899 * This gets cleared when TV_DAC_STATE_EN is cleared
4900*/
4901# define TVDAC_STATE_CHG (1 << 31)
4902# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4903/* Reports that DAC A voltage is above the detect threshold */
585fb111 4904# define TVDAC_A_SENSE (1 << 30)
646b4269 4905/* Reports that DAC B voltage is above the detect threshold */
585fb111 4906# define TVDAC_B_SENSE (1 << 29)
646b4269 4907/* Reports that DAC C voltage is above the detect threshold */
585fb111 4908# define TVDAC_C_SENSE (1 << 28)
646b4269 4909/*
585fb111
JB
4910 * Enables DAC state detection logic, for load-based TV detection.
4911 *
4912 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4913 * to off, for load detection to work.
4914 */
4915# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4916/* Sets the DAC A sense value to high */
585fb111 4917# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4918/* Sets the DAC B sense value to high */
585fb111 4919# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4920/* Sets the DAC C sense value to high */
585fb111 4921# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4922/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4923# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4924/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4925# define ENC_TVDAC_SLEW_FAST (1 << 6)
4926# define DAC_A_1_3_V (0 << 4)
4927# define DAC_A_1_1_V (1 << 4)
4928# define DAC_A_0_7_V (2 << 4)
cb66c692 4929# define DAC_A_MASK (3 << 4)
585fb111
JB
4930# define DAC_B_1_3_V (0 << 2)
4931# define DAC_B_1_1_V (1 << 2)
4932# define DAC_B_0_7_V (2 << 2)
cb66c692 4933# define DAC_B_MASK (3 << 2)
585fb111
JB
4934# define DAC_C_1_3_V (0 << 0)
4935# define DAC_C_1_1_V (1 << 0)
4936# define DAC_C_0_7_V (2 << 0)
cb66c692 4937# define DAC_C_MASK (3 << 0)
585fb111 4938
646b4269 4939/*
585fb111
JB
4940 * CSC coefficients are stored in a floating point format with 9 bits of
4941 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4942 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4943 * -1 (0x3) being the only legal negative value.
4944 */
f0f59a00 4945#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4946# define TV_RY_MASK 0x07ff0000
4947# define TV_RY_SHIFT 16
4948# define TV_GY_MASK 0x00000fff
4949# define TV_GY_SHIFT 0
4950
f0f59a00 4951#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4952# define TV_BY_MASK 0x07ff0000
4953# define TV_BY_SHIFT 16
646b4269 4954/*
585fb111
JB
4955 * Y attenuation for component video.
4956 *
4957 * Stored in 1.9 fixed point.
4958 */
4959# define TV_AY_MASK 0x000003ff
4960# define TV_AY_SHIFT 0
4961
f0f59a00 4962#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4963# define TV_RU_MASK 0x07ff0000
4964# define TV_RU_SHIFT 16
4965# define TV_GU_MASK 0x000007ff
4966# define TV_GU_SHIFT 0
4967
f0f59a00 4968#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4969# define TV_BU_MASK 0x07ff0000
4970# define TV_BU_SHIFT 16
646b4269 4971/*
585fb111
JB
4972 * U attenuation for component video.
4973 *
4974 * Stored in 1.9 fixed point.
4975 */
4976# define TV_AU_MASK 0x000003ff
4977# define TV_AU_SHIFT 0
4978
f0f59a00 4979#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4980# define TV_RV_MASK 0x0fff0000
4981# define TV_RV_SHIFT 16
4982# define TV_GV_MASK 0x000007ff
4983# define TV_GV_SHIFT 0
4984
f0f59a00 4985#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4986# define TV_BV_MASK 0x07ff0000
4987# define TV_BV_SHIFT 16
646b4269 4988/*
585fb111
JB
4989 * V attenuation for component video.
4990 *
4991 * Stored in 1.9 fixed point.
4992 */
4993# define TV_AV_MASK 0x000007ff
4994# define TV_AV_SHIFT 0
4995
f0f59a00 4996#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4997/* 2s-complement brightness adjustment */
585fb111
JB
4998# define TV_BRIGHTNESS_MASK 0xff000000
4999# define TV_BRIGHTNESS_SHIFT 24
646b4269 5000/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5001# define TV_CONTRAST_MASK 0x00ff0000
5002# define TV_CONTRAST_SHIFT 16
646b4269 5003/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5004# define TV_SATURATION_MASK 0x0000ff00
5005# define TV_SATURATION_SHIFT 8
646b4269 5006/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5007# define TV_HUE_MASK 0x000000ff
5008# define TV_HUE_SHIFT 0
5009
f0f59a00 5010#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5011/* Controls the DAC level for black */
585fb111
JB
5012# define TV_BLACK_LEVEL_MASK 0x01ff0000
5013# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5014/* Controls the DAC level for blanking */
585fb111
JB
5015# define TV_BLANK_LEVEL_MASK 0x000001ff
5016# define TV_BLANK_LEVEL_SHIFT 0
5017
f0f59a00 5018#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5019/* Number of pixels in the hsync. */
585fb111
JB
5020# define TV_HSYNC_END_MASK 0x1fff0000
5021# define TV_HSYNC_END_SHIFT 16
646b4269 5022/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5023# define TV_HTOTAL_MASK 0x00001fff
5024# define TV_HTOTAL_SHIFT 0
5025
f0f59a00 5026#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5027/* Enables the colorburst (needed for non-component color) */
585fb111 5028# define TV_BURST_ENA (1 << 31)
646b4269 5029/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5030# define TV_HBURST_START_SHIFT 16
5031# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5032/* Length of the colorburst */
585fb111
JB
5033# define TV_HBURST_LEN_SHIFT 0
5034# define TV_HBURST_LEN_MASK 0x0001fff
5035
f0f59a00 5036#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5037/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5038# define TV_HBLANK_END_SHIFT 16
5039# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5040/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5041# define TV_HBLANK_START_SHIFT 0
5042# define TV_HBLANK_START_MASK 0x0001fff
5043
f0f59a00 5044#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5045/* XXX */
585fb111
JB
5046# define TV_NBR_END_SHIFT 16
5047# define TV_NBR_END_MASK 0x07ff0000
646b4269 5048/* XXX */
585fb111
JB
5049# define TV_VI_END_F1_SHIFT 8
5050# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5051/* XXX */
585fb111
JB
5052# define TV_VI_END_F2_SHIFT 0
5053# define TV_VI_END_F2_MASK 0x0000003f
5054
f0f59a00 5055#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5056/* Length of vsync, in half lines */
585fb111
JB
5057# define TV_VSYNC_LEN_MASK 0x07ff0000
5058# define TV_VSYNC_LEN_SHIFT 16
646b4269 5059/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5060 * number of half lines.
5061 */
5062# define TV_VSYNC_START_F1_MASK 0x00007f00
5063# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5064/*
585fb111
JB
5065 * Offset of the start of vsync in field 2, measured in one less than the
5066 * number of half lines.
5067 */
5068# define TV_VSYNC_START_F2_MASK 0x0000007f
5069# define TV_VSYNC_START_F2_SHIFT 0
5070
f0f59a00 5071#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5072/* Enables generation of the equalization signal */
585fb111 5073# define TV_EQUAL_ENA (1 << 31)
646b4269 5074/* Length of vsync, in half lines */
585fb111
JB
5075# define TV_VEQ_LEN_MASK 0x007f0000
5076# define TV_VEQ_LEN_SHIFT 16
646b4269 5077/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5078 * the number of half lines.
5079 */
5080# define TV_VEQ_START_F1_MASK 0x0007f00
5081# define TV_VEQ_START_F1_SHIFT 8
646b4269 5082/*
585fb111
JB
5083 * Offset of the start of equalization in field 2, measured in one less than
5084 * the number of half lines.
5085 */
5086# define TV_VEQ_START_F2_MASK 0x000007f
5087# define TV_VEQ_START_F2_SHIFT 0
5088
f0f59a00 5089#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5090/*
585fb111
JB
5091 * Offset to start of vertical colorburst, measured in one less than the
5092 * number of lines from vertical start.
5093 */
5094# define TV_VBURST_START_F1_MASK 0x003f0000
5095# define TV_VBURST_START_F1_SHIFT 16
646b4269 5096/*
585fb111
JB
5097 * Offset to the end of vertical colorburst, measured in one less than the
5098 * number of lines from the start of NBR.
5099 */
5100# define TV_VBURST_END_F1_MASK 0x000000ff
5101# define TV_VBURST_END_F1_SHIFT 0
5102
f0f59a00 5103#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5104/*
585fb111
JB
5105 * Offset to start of vertical colorburst, measured in one less than the
5106 * number of lines from vertical start.
5107 */
5108# define TV_VBURST_START_F2_MASK 0x003f0000
5109# define TV_VBURST_START_F2_SHIFT 16
646b4269 5110/*
585fb111
JB
5111 * Offset to the end of vertical colorburst, measured in one less than the
5112 * number of lines from the start of NBR.
5113 */
5114# define TV_VBURST_END_F2_MASK 0x000000ff
5115# define TV_VBURST_END_F2_SHIFT 0
5116
f0f59a00 5117#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5118/*
585fb111
JB
5119 * Offset to start of vertical colorburst, measured in one less than the
5120 * number of lines from vertical start.
5121 */
5122# define TV_VBURST_START_F3_MASK 0x003f0000
5123# define TV_VBURST_START_F3_SHIFT 16
646b4269 5124/*
585fb111
JB
5125 * Offset to the end of vertical colorburst, measured in one less than the
5126 * number of lines from the start of NBR.
5127 */
5128# define TV_VBURST_END_F3_MASK 0x000000ff
5129# define TV_VBURST_END_F3_SHIFT 0
5130
f0f59a00 5131#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5132/*
585fb111
JB
5133 * Offset to start of vertical colorburst, measured in one less than the
5134 * number of lines from vertical start.
5135 */
5136# define TV_VBURST_START_F4_MASK 0x003f0000
5137# define TV_VBURST_START_F4_SHIFT 16
646b4269 5138/*
585fb111
JB
5139 * Offset to the end of vertical colorburst, measured in one less than the
5140 * number of lines from the start of NBR.
5141 */
5142# define TV_VBURST_END_F4_MASK 0x000000ff
5143# define TV_VBURST_END_F4_SHIFT 0
5144
f0f59a00 5145#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5146/* Turns on the first subcarrier phase generation DDA */
585fb111 5147# define TV_SC_DDA1_EN (1 << 31)
646b4269 5148/* Turns on the first subcarrier phase generation DDA */
585fb111 5149# define TV_SC_DDA2_EN (1 << 30)
646b4269 5150/* Turns on the first subcarrier phase generation DDA */
585fb111 5151# define TV_SC_DDA3_EN (1 << 29)
646b4269 5152/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5153# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5154/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5155# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5156/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5157# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5158/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5159# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5160/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5161# define TV_BURST_LEVEL_MASK 0x00ff0000
5162# define TV_BURST_LEVEL_SHIFT 16
646b4269 5163/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5164# define TV_SCDDA1_INC_MASK 0x00000fff
5165# define TV_SCDDA1_INC_SHIFT 0
5166
f0f59a00 5167#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5168/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5169# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5170# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5171/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5172# define TV_SCDDA2_INC_MASK 0x00007fff
5173# define TV_SCDDA2_INC_SHIFT 0
5174
f0f59a00 5175#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5176/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5177# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5178# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5179/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5180# define TV_SCDDA3_INC_MASK 0x00007fff
5181# define TV_SCDDA3_INC_SHIFT 0
5182
f0f59a00 5183#define TV_WIN_POS _MMIO(0x68070)
646b4269 5184/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5185# define TV_XPOS_MASK 0x1fff0000
5186# define TV_XPOS_SHIFT 16
646b4269 5187/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5188# define TV_YPOS_MASK 0x00000fff
5189# define TV_YPOS_SHIFT 0
5190
f0f59a00 5191#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5192/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5193# define TV_XSIZE_MASK 0x1fff0000
5194# define TV_XSIZE_SHIFT 16
646b4269 5195/*
585fb111
JB
5196 * Vertical size of the display window, measured in pixels.
5197 *
5198 * Must be even for interlaced modes.
5199 */
5200# define TV_YSIZE_MASK 0x00000fff
5201# define TV_YSIZE_SHIFT 0
5202
f0f59a00 5203#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5204/*
585fb111
JB
5205 * Enables automatic scaling calculation.
5206 *
5207 * If set, the rest of the registers are ignored, and the calculated values can
5208 * be read back from the register.
5209 */
5210# define TV_AUTO_SCALE (1 << 31)
646b4269 5211/*
585fb111
JB
5212 * Disables the vertical filter.
5213 *
5214 * This is required on modes more than 1024 pixels wide */
5215# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5216/* Enables adaptive vertical filtering */
585fb111
JB
5217# define TV_VADAPT (1 << 28)
5218# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5219/* Selects the least adaptive vertical filtering mode */
585fb111 5220# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5221/* Selects the moderately adaptive vertical filtering mode */
585fb111 5222# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5223/* Selects the most adaptive vertical filtering mode */
585fb111 5224# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5225/*
585fb111
JB
5226 * Sets the horizontal scaling factor.
5227 *
5228 * This should be the fractional part of the horizontal scaling factor divided
5229 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5230 *
5231 * (src width - 1) / ((oversample * dest width) - 1)
5232 */
5233# define TV_HSCALE_FRAC_MASK 0x00003fff
5234# define TV_HSCALE_FRAC_SHIFT 0
5235
f0f59a00 5236#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5237/*
585fb111
JB
5238 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5239 *
5240 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5241 */
5242# define TV_VSCALE_INT_MASK 0x00038000
5243# define TV_VSCALE_INT_SHIFT 15
646b4269 5244/*
585fb111
JB
5245 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5246 *
5247 * \sa TV_VSCALE_INT_MASK
5248 */
5249# define TV_VSCALE_FRAC_MASK 0x00007fff
5250# define TV_VSCALE_FRAC_SHIFT 0
5251
f0f59a00 5252#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5253/*
585fb111
JB
5254 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5255 *
5256 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5257 *
5258 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5259 */
5260# define TV_VSCALE_IP_INT_MASK 0x00038000
5261# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5262/*
585fb111
JB
5263 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5264 *
5265 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5266 *
5267 * \sa TV_VSCALE_IP_INT_MASK
5268 */
5269# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5270# define TV_VSCALE_IP_FRAC_SHIFT 0
5271
f0f59a00 5272#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5273# define TV_CC_ENABLE (1 << 31)
646b4269 5274/*
585fb111
JB
5275 * Specifies which field to send the CC data in.
5276 *
5277 * CC data is usually sent in field 0.
5278 */
5279# define TV_CC_FID_MASK (1 << 27)
5280# define TV_CC_FID_SHIFT 27
646b4269 5281/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5282# define TV_CC_HOFF_MASK 0x03ff0000
5283# define TV_CC_HOFF_SHIFT 16
646b4269 5284/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5285# define TV_CC_LINE_MASK 0x0000003f
5286# define TV_CC_LINE_SHIFT 0
5287
f0f59a00 5288#define TV_CC_DATA _MMIO(0x68094)
585fb111 5289# define TV_CC_RDY (1 << 31)
646b4269 5290/* Second word of CC data to be transmitted. */
585fb111
JB
5291# define TV_CC_DATA_2_MASK 0x007f0000
5292# define TV_CC_DATA_2_SHIFT 16
646b4269 5293/* First word of CC data to be transmitted. */
585fb111
JB
5294# define TV_CC_DATA_1_MASK 0x0000007f
5295# define TV_CC_DATA_1_SHIFT 0
5296
f0f59a00
VS
5297#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5298#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5299#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5300#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5301
040d87f1 5302/* Display Port */
f0f59a00
VS
5303#define DP_A _MMIO(0x64000) /* eDP */
5304#define DP_B _MMIO(0x64100)
5305#define DP_C _MMIO(0x64200)
5306#define DP_D _MMIO(0x64300)
040d87f1 5307
f0f59a00
VS
5308#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5309#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5310#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5311
040d87f1 5312#define DP_PORT_EN (1 << 31)
59b74c49
VS
5313#define DP_PIPE_SEL_SHIFT 30
5314#define DP_PIPE_SEL_MASK (1 << 30)
5315#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5316#define DP_PIPE_SEL_SHIFT_IVB 29
5317#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5318#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5319#define DP_PIPE_SEL_SHIFT_CHV 16
5320#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5321#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5322
040d87f1
KP
5323/* Link training mode - select a suitable mode for each stage */
5324#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5325#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5326#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5327#define DP_LINK_TRAIN_OFF (3 << 28)
5328#define DP_LINK_TRAIN_MASK (3 << 28)
5329#define DP_LINK_TRAIN_SHIFT 28
5330
8db9d77b
ZW
5331/* CPT Link training mode */
5332#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5333#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5334#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5335#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5336#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5337#define DP_LINK_TRAIN_SHIFT_CPT 8
5338
040d87f1
KP
5339/* Signal voltages. These are mostly controlled by the other end */
5340#define DP_VOLTAGE_0_4 (0 << 25)
5341#define DP_VOLTAGE_0_6 (1 << 25)
5342#define DP_VOLTAGE_0_8 (2 << 25)
5343#define DP_VOLTAGE_1_2 (3 << 25)
5344#define DP_VOLTAGE_MASK (7 << 25)
5345#define DP_VOLTAGE_SHIFT 25
5346
5347/* Signal pre-emphasis levels, like voltages, the other end tells us what
5348 * they want
5349 */
5350#define DP_PRE_EMPHASIS_0 (0 << 22)
5351#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5352#define DP_PRE_EMPHASIS_6 (2 << 22)
5353#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5354#define DP_PRE_EMPHASIS_MASK (7 << 22)
5355#define DP_PRE_EMPHASIS_SHIFT 22
5356
5357/* How many wires to use. I guess 3 was too hard */
17aa6be9 5358#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5359#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5360#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5361
5362/* Mystic DPCD version 1.1 special mode */
5363#define DP_ENHANCED_FRAMING (1 << 18)
5364
32f9d658
ZW
5365/* eDP */
5366#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5367#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5368#define DP_PLL_FREQ_MASK (3 << 16)
5369
646b4269 5370/* locked once port is enabled */
040d87f1
KP
5371#define DP_PORT_REVERSAL (1 << 15)
5372
32f9d658
ZW
5373/* eDP */
5374#define DP_PLL_ENABLE (1 << 14)
5375
646b4269 5376/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5377#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5378
5379#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5380#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5381
646b4269 5382/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5383#define DP_COLOR_RANGE_16_235 (1 << 8)
5384
646b4269 5385/* Turn on the audio link */
040d87f1
KP
5386#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5387
646b4269 5388/* vs and hs sync polarity */
040d87f1
KP
5389#define DP_SYNC_VS_HIGH (1 << 4)
5390#define DP_SYNC_HS_HIGH (1 << 3)
5391
646b4269 5392/* A fantasy */
040d87f1
KP
5393#define DP_DETECTED (1 << 2)
5394
646b4269 5395/* The aux channel provides a way to talk to the
040d87f1
KP
5396 * signal sink for DDC etc. Max packet size supported
5397 * is 20 bytes in each direction, hence the 5 fixed
5398 * data registers
5399 */
da00bdcf
VS
5400#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5401#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5402#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5403#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5404#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5405#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5406
5407#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5408#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5409#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5410#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5411#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5412#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5413
5414#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5415#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5416#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5417#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5418#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5419#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5420
5421#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5422#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5423#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5424#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5425#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5426#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5427
bb187e93
JA
5428#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5429#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5430#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5431#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5432#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5433#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5434
a324fcac
RV
5435#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5436#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5437#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5438#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5439#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5440#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5441
bdabdb63
VS
5442#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5443#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5444
5445#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5446#define DP_AUX_CH_CTL_DONE (1 << 30)
5447#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5448#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5449#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5450#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5451#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5452#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5453#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5454#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5455#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5456#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5457#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5458#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5459#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5460#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5461#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5462#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5463#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5464#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5465#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5466#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5467#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5468#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5469#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5470#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5471#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5472#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5473
5474/*
5475 * Computing GMCH M and N values for the Display Port link
5476 *
5477 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5478 *
5479 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5480 *
5481 * The GMCH value is used internally
5482 *
5483 * bytes_per_pixel is the number of bytes coming out of the plane,
5484 * which is after the LUTs, so we want the bytes for our color format.
5485 * For our current usage, this is always 3, one byte for R, G and B.
5486 */
e3b95f1e
DV
5487#define _PIPEA_DATA_M_G4X 0x70050
5488#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5489
5490/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5491#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5492#define TU_SIZE_SHIFT 25
a65851af 5493#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5494
a65851af
VS
5495#define DATA_LINK_M_N_MASK (0xffffff)
5496#define DATA_LINK_N_MAX (0x800000)
040d87f1 5497
e3b95f1e
DV
5498#define _PIPEA_DATA_N_G4X 0x70054
5499#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5500#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5501
5502/*
5503 * Computing Link M and N values for the Display Port link
5504 *
5505 * Link M / N = pixel_clock / ls_clk
5506 *
5507 * (the DP spec calls pixel_clock the 'strm_clk')
5508 *
5509 * The Link value is transmitted in the Main Stream
5510 * Attributes and VB-ID.
5511 */
5512
e3b95f1e
DV
5513#define _PIPEA_LINK_M_G4X 0x70060
5514#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5515#define PIPEA_DP_LINK_M_MASK (0xffffff)
5516
e3b95f1e
DV
5517#define _PIPEA_LINK_N_G4X 0x70064
5518#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5519#define PIPEA_DP_LINK_N_MASK (0xffffff)
5520
f0f59a00
VS
5521#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5522#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5523#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5524#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5525
585fb111
JB
5526/* Display & cursor control */
5527
5528/* Pipe A */
a57c774a 5529#define _PIPEADSL 0x70000
837ba00f
PZ
5530#define DSL_LINEMASK_GEN2 0x00000fff
5531#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5532#define _PIPEACONF 0x70008
5ee8ee86 5533#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5534#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5535#define PIPECONF_DOUBLE_WIDE (1 << 30)
5536#define I965_PIPECONF_ACTIVE (1 << 30)
5537#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5538#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5539#define PIPECONF_SINGLE_WIDE 0
5540#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5541#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5542#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5543#define PIPECONF_GAMMA (1 << 24)
5544#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5545#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5546#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5547/* Note that pre-gen3 does not support interlaced display directly. Panel
5548 * fitting must be disabled on pre-ilk for interlaced. */
5549#define PIPECONF_PROGRESSIVE (0 << 21)
5550#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5551#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5552#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5553#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5554/* Ironlake and later have a complete new set of values for interlaced. PFIT
5555 * means panel fitter required, PF means progressive fetch, DBL means power
5556 * saving pixel doubling. */
5557#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5558#define PIPECONF_INTERLACED_ILK (3 << 21)
5559#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5560#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5561#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5562#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5563#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5564#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5565#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5566#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5567#define PIPECONF_8BPC (0 << 5)
5568#define PIPECONF_10BPC (1 << 5)
5569#define PIPECONF_6BPC (2 << 5)
5570#define PIPECONF_12BPC (3 << 5)
5571#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5572#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5573#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5574#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5575#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5576#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5577#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5578#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5579#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5580#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5581#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5582#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5583#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5584#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5585#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5586#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5587#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5588#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5589#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5590#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5591#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5592#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5593#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5594#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5595#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5596#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5597#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5598#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5599#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5600#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5601#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5602#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5603#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5604#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5605#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5606#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5607#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5608#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5609#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5610#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5611#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5612#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5613#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5614#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5615#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5616#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5617#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5618#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5619#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5620#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5621#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5622#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5623#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5624
755e9019
ID
5625#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5626#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5627
84fd4f4e
RB
5628#define PIPE_A_OFFSET 0x70000
5629#define PIPE_B_OFFSET 0x71000
5630#define PIPE_C_OFFSET 0x72000
5631#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5632/*
5633 * There's actually no pipe EDP. Some pipe registers have
5634 * simply shifted from the pipe to the transcoder, while
5635 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5636 * to access such registers in transcoder EDP.
5637 */
5638#define PIPE_EDP_OFFSET 0x7f000
5639
372610f3
MC
5640/* ICL DSI 0 and 1 */
5641#define PIPE_DSI0_OFFSET 0x7b000
5642#define PIPE_DSI1_OFFSET 0x7b800
5643
f0f59a00
VS
5644#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5645#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5646#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5647#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5648#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5649
756f85cf
PZ
5650#define _PIPE_MISC_A 0x70030
5651#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5652#define PIPEMISC_YUV420_ENABLE (1 << 27)
5653#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5654#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5655#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5656#define PIPEMISC_DITHER_8_BPC (0 << 5)
5657#define PIPEMISC_DITHER_10_BPC (1 << 5)
5658#define PIPEMISC_DITHER_6_BPC (2 << 5)
5659#define PIPEMISC_DITHER_12_BPC (3 << 5)
5660#define PIPEMISC_DITHER_ENABLE (1 << 4)
5661#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5662#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5663#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5664
f0f59a00 5665#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5666#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5667#define PIPEB_HLINE_INT_EN (1 << 28)
5668#define PIPEB_VBLANK_INT_EN (1 << 27)
5669#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5670#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5671#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5672#define PIPE_PSR_INT_EN (1 << 22)
5673#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5674#define PIPEA_HLINE_INT_EN (1 << 20)
5675#define PIPEA_VBLANK_INT_EN (1 << 19)
5676#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5677#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5678#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5679#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5680#define PIPEC_HLINE_INT_EN (1 << 12)
5681#define PIPEC_VBLANK_INT_EN (1 << 11)
5682#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5683#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5684#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5685
f0f59a00 5686#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5687#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5688#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5689#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5690#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5691#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5692#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5693#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5694#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5695#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5696#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5697#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5698#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5699#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5700#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5701#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5702#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5703#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5704#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5705#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5706#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5707#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5708#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5709#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5710#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5711#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5712#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5713#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5714#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5715
f0f59a00 5716#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5717#define DSPARB_CSTART_MASK (0x7f << 7)
5718#define DSPARB_CSTART_SHIFT 7
5719#define DSPARB_BSTART_MASK (0x7f)
5720#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5721#define DSPARB_BEND_SHIFT 9 /* on 855 */
5722#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5723#define DSPARB_SPRITEA_SHIFT_VLV 0
5724#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5725#define DSPARB_SPRITEB_SHIFT_VLV 8
5726#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5727#define DSPARB_SPRITEC_SHIFT_VLV 16
5728#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5729#define DSPARB_SPRITED_SHIFT_VLV 24
5730#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5731#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5732#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5733#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5734#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5735#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5736#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5737#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5738#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5739#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5740#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5741#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5742#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5743#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5744#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5745#define DSPARB_SPRITEE_SHIFT_VLV 0
5746#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5747#define DSPARB_SPRITEF_SHIFT_VLV 8
5748#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5749
0a560674 5750/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5751#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5752#define DSPFW_SR_SHIFT 23
5ee8ee86 5753#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5754#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5755#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5756#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5757#define DSPFW_PLANEB_MASK (0x7f << 8)
5758#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5759#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5760#define DSPFW_PLANEA_MASK (0x7f << 0)
5761#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5762#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5763#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5764#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5765#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5766#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5767#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5768#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5769#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5770#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5771#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5772#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5773#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5774#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5775#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5776#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5777#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5778#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5779#define DSPFW_HPLL_SR_EN (1 << 31)
5780#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5781#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5782#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5783#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5784#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5785#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5786#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5787
5788/* vlv/chv */
f0f59a00 5789#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5790#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5791#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5792#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5793#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5794#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5795#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5796#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5797#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5798#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5799#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5800#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5801#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5802#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5803#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5804#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5805#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5806#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5807#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5808#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5809#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5810#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5811#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5812#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5813#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5814#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5815#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5816#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5817#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5818#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5819#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5820#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5821#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5822#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5823#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5824#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5825#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5826#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5827#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5828#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5829#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5830#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5831#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5832#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5833#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5834#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5835#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5836
5837/* vlv/chv high order bits */
f0f59a00 5838#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5839#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5840#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5841#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5842#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5843#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5844#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5845#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5846#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5847#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5848#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5849#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5850#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5851#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5852#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5853#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5854#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5855#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5856#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5857#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5858#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5859#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5860#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5861#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5862#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5863#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5864#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5865#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5866#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5867#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5868#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5869#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5870#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5871#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5872#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5873#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5874#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5875#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5876#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5877#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5878#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5879#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5880
12a3c055 5881/* drain latency register values*/
f0f59a00 5882#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5883#define DDL_CURSOR_SHIFT 24
5ee8ee86 5884#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5885#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5886#define DDL_PRECISION_HIGH (1 << 7)
5887#define DDL_PRECISION_LOW (0 << 7)
0948c265 5888#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5889
f0f59a00 5890#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5891#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5892#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5893
c231775c 5894#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5895#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5896
7662c8bd 5897/* FIFO watermark sizes etc */
0e442c60 5898#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5899#define I915_FIFO_LINE_SIZE 64
5900#define I830_FIFO_LINE_SIZE 32
0e442c60 5901
ceb04246 5902#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5903#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5904#define I965_FIFO_SIZE 512
5905#define I945_FIFO_SIZE 127
7662c8bd 5906#define I915_FIFO_SIZE 95
dff33cfc 5907#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5908#define I830_FIFO_SIZE 95
0e442c60 5909
ceb04246 5910#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5911#define G4X_MAX_WM 0x3f
7662c8bd
SL
5912#define I915_MAX_WM 0x3f
5913
f2b115e6
AJ
5914#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5915#define PINEVIEW_FIFO_LINE_SIZE 64
5916#define PINEVIEW_MAX_WM 0x1ff
5917#define PINEVIEW_DFT_WM 0x3f
5918#define PINEVIEW_DFT_HPLLOFF_WM 0
5919#define PINEVIEW_GUARD_WM 10
5920#define PINEVIEW_CURSOR_FIFO 64
5921#define PINEVIEW_CURSOR_MAX_WM 0x3f
5922#define PINEVIEW_CURSOR_DFT_WM 0
5923#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5924
ceb04246 5925#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5926#define I965_CURSOR_FIFO 64
5927#define I965_CURSOR_MAX_WM 32
5928#define I965_CURSOR_DFT_WM 8
7f8a8569 5929
fae1267d 5930/* Watermark register definitions for SKL */
086f8e84
VS
5931#define _CUR_WM_A_0 0x70140
5932#define _CUR_WM_B_0 0x71140
5933#define _PLANE_WM_1_A_0 0x70240
5934#define _PLANE_WM_1_B_0 0x71240
5935#define _PLANE_WM_2_A_0 0x70340
5936#define _PLANE_WM_2_B_0 0x71340
5937#define _PLANE_WM_TRANS_1_A_0 0x70268
5938#define _PLANE_WM_TRANS_1_B_0 0x71268
5939#define _PLANE_WM_TRANS_2_A_0 0x70368
5940#define _PLANE_WM_TRANS_2_B_0 0x71368
5941#define _CUR_WM_TRANS_A_0 0x70168
5942#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5943#define PLANE_WM_EN (1 << 31)
5944#define PLANE_WM_LINES_SHIFT 14
5945#define PLANE_WM_LINES_MASK 0x1f
5946#define PLANE_WM_BLOCKS_MASK 0x3ff
5947
086f8e84 5948#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5949#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5950#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5951
086f8e84
VS
5952#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5953#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5954#define _PLANE_WM_BASE(pipe, plane) \
5955 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5956#define PLANE_WM(pipe, plane, level) \
f0f59a00 5957 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5958#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5959 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5960#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5961 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5962#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5963 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5964
7f8a8569 5965/* define the Watermark register on Ironlake */
f0f59a00 5966#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 5967#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 5968#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 5969#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 5970#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5971#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5972
f0f59a00
VS
5973#define WM0_PIPEB_ILK _MMIO(0x45104)
5974#define WM0_PIPEC_IVB _MMIO(0x45200)
5975#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 5976#define WM1_LP_SR_EN (1 << 31)
7f8a8569 5977#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
5978#define WM1_LP_LATENCY_MASK (0x7f << 24)
5979#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 5980#define WM1_LP_FBC_SHIFT 20
416f4727 5981#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 5982#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 5983#define WM1_LP_SR_SHIFT 8
1996d624 5984#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5985#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 5986#define WM2_LP_EN (1 << 31)
f0f59a00 5987#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 5988#define WM3_LP_EN (1 << 31)
f0f59a00
VS
5989#define WM1S_LP_ILK _MMIO(0x45120)
5990#define WM2S_LP_IVB _MMIO(0x45124)
5991#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 5992#define WM1S_LP_EN (1 << 31)
7f8a8569 5993
cca32e9a
PZ
5994#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5995 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5996 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5997
7f8a8569 5998/* Memory latency timer register */
f0f59a00 5999#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6000#define MLTR_WM1_SHIFT 0
6001#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6002/* the unit of memory self-refresh latency time is 0.5us */
6003#define ILK_SRLT_MASK 0x3f
6004
1398261a
YL
6005
6006/* the address where we get all kinds of latency value */
f0f59a00 6007#define SSKPD _MMIO(0x5d10)
1398261a
YL
6008#define SSKPD_WM_MASK 0x3f
6009#define SSKPD_WM0_SHIFT 0
6010#define SSKPD_WM1_SHIFT 8
6011#define SSKPD_WM2_SHIFT 16
6012#define SSKPD_WM3_SHIFT 24
6013
585fb111
JB
6014/*
6015 * The two pipe frame counter registers are not synchronized, so
6016 * reading a stable value is somewhat tricky. The following code
6017 * should work:
6018 *
6019 * do {
6020 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6021 * PIPE_FRAME_HIGH_SHIFT;
6022 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6023 * PIPE_FRAME_LOW_SHIFT);
6024 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6025 * PIPE_FRAME_HIGH_SHIFT);
6026 * } while (high1 != high2);
6027 * frame = (high1 << 8) | low1;
6028 */
25a2e2d0 6029#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6030#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6031#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6032#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6033#define PIPE_FRAME_LOW_MASK 0xff000000
6034#define PIPE_FRAME_LOW_SHIFT 24
6035#define PIPE_PIXEL_MASK 0x00ffffff
6036#define PIPE_PIXEL_SHIFT 0
9880b7a5 6037/* GM45+ just has to be different */
fd8f507c
VS
6038#define _PIPEA_FRMCOUNT_G4X 0x70040
6039#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6040#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6041#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6042
6043/* Cursor A & B regs */
5efb3e28 6044#define _CURACNTR 0x70080
14b60391
JB
6045/* Old style CUR*CNTR flags (desktop 8xx) */
6046#define CURSOR_ENABLE 0x80000000
6047#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6048#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6049#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6050#define CURSOR_FORMAT_SHIFT 24
6051#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6052#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6053#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6054#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6055#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6056#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6057/* New style CUR*CNTR flags */
b99b9ec1
VS
6058#define MCURSOR_MODE 0x27
6059#define MCURSOR_MODE_DISABLE 0x00
6060#define MCURSOR_MODE_128_32B_AX 0x02
6061#define MCURSOR_MODE_256_32B_AX 0x03
6062#define MCURSOR_MODE_64_32B_AX 0x07
6063#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6064#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6065#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6066#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6067#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6068#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6069#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
6070#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
6071#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6072#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6073#define _CURABASE 0x70084
6074#define _CURAPOS 0x70088
585fb111
JB
6075#define CURSOR_POS_MASK 0x007FF
6076#define CURSOR_POS_SIGN 0x8000
6077#define CURSOR_X_SHIFT 0
6078#define CURSOR_Y_SHIFT 16
024faac7
VS
6079#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6080#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6081#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6082#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6083#define _CURBCNTR 0x700c0
6084#define _CURBBASE 0x700c4
6085#define _CURBPOS 0x700c8
585fb111 6086
65a21cd6
JB
6087#define _CURBCNTR_IVB 0x71080
6088#define _CURBBASE_IVB 0x71084
6089#define _CURBPOS_IVB 0x71088
6090
5efb3e28
VS
6091#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6092#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6093#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6094#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6095#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6096
5efb3e28
VS
6097#define CURSOR_A_OFFSET 0x70080
6098#define CURSOR_B_OFFSET 0x700c0
6099#define CHV_CURSOR_C_OFFSET 0x700e0
6100#define IVB_CURSOR_B_OFFSET 0x71080
6101#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6102
585fb111 6103/* Display A control */
a57c774a 6104#define _DSPACNTR 0x70180
5ee8ee86 6105#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6106#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6107#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6108#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6109#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6110#define DISPPLANE_YUV422 (0x0 << 26)
6111#define DISPPLANE_8BPP (0x2 << 26)
6112#define DISPPLANE_BGRA555 (0x3 << 26)
6113#define DISPPLANE_BGRX555 (0x4 << 26)
6114#define DISPPLANE_BGRX565 (0x5 << 26)
6115#define DISPPLANE_BGRX888 (0x6 << 26)
6116#define DISPPLANE_BGRA888 (0x7 << 26)
6117#define DISPPLANE_RGBX101010 (0x8 << 26)
6118#define DISPPLANE_RGBA101010 (0x9 << 26)
6119#define DISPPLANE_BGRX101010 (0xa << 26)
6120#define DISPPLANE_RGBX161616 (0xc << 26)
6121#define DISPPLANE_RGBX888 (0xe << 26)
6122#define DISPPLANE_RGBA888 (0xf << 26)
6123#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6124#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6125#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6126#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6127#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6128#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6129#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6130#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6131#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6132#define DISPPLANE_NO_LINE_DOUBLE 0
6133#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6134#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6135#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6136#define DISPPLANE_ROTATE_180 (1 << 15)
6137#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6138#define DISPPLANE_TILED (1 << 10)
6139#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6140#define _DSPAADDR 0x70184
6141#define _DSPASTRIDE 0x70188
6142#define _DSPAPOS 0x7018C /* reserved */
6143#define _DSPASIZE 0x70190
6144#define _DSPASURF 0x7019C /* 965+ only */
6145#define _DSPATILEOFF 0x701A4 /* 965+ only */
6146#define _DSPAOFFSET 0x701A4 /* HSW */
6147#define _DSPASURFLIVE 0x701AC
6148
f0f59a00
VS
6149#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6150#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6151#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6152#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6153#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6154#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6155#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6156#define DSPLINOFF(plane) DSPADDR(plane)
6157#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6158#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6159
c14b0485
VS
6160/* CHV pipe B blender and primary plane */
6161#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6162#define CHV_BLEND_LEGACY (0 << 30)
6163#define CHV_BLEND_ANDROID (1 << 30)
6164#define CHV_BLEND_MPO (2 << 30)
6165#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6166#define _CHV_CANVAS_A 0x60a04
6167#define _PRIMPOS_A 0x60a08
6168#define _PRIMSIZE_A 0x60a0c
6169#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6170#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6171
f0f59a00
VS
6172#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6173#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6174#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6175#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6176#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6177
446f2545
AR
6178/* Display/Sprite base address macros */
6179#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6180#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6181#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6182
85fa792b
VS
6183/*
6184 * VBIOS flags
6185 * gen2:
6186 * [00:06] alm,mgm
6187 * [10:16] all
6188 * [30:32] alm,mgm
6189 * gen3+:
6190 * [00:0f] all
6191 * [10:1f] all
6192 * [30:32] all
6193 */
f0f59a00
VS
6194#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6195#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6196#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6197#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6198
6199/* Pipe B */
5c969aa7
DL
6200#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6201#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6202#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6203#define _PIPEBFRAMEHIGH 0x71040
6204#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6205#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6206#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6207
585fb111
JB
6208
6209/* Display B control */
5c969aa7 6210#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6211#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6212#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6213#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6214#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6215#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6216#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6217#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6218#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6219#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6220#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6221#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6222#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6223
372610f3
MC
6224/* ICL DSI 0 and 1 */
6225#define _PIPEDSI0CONF 0x7b008
6226#define _PIPEDSI1CONF 0x7b808
6227
b840d907
JB
6228/* Sprite A control */
6229#define _DVSACNTR 0x72180
5ee8ee86
PZ
6230#define DVS_ENABLE (1 << 31)
6231#define DVS_GAMMA_ENABLE (1 << 30)
6232#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6233#define DVS_PIXFORMAT_MASK (3 << 25)
6234#define DVS_FORMAT_YUV422 (0 << 25)
6235#define DVS_FORMAT_RGBX101010 (1 << 25)
6236#define DVS_FORMAT_RGBX888 (2 << 25)
6237#define DVS_FORMAT_RGBX161616 (3 << 25)
6238#define DVS_PIPE_CSC_ENABLE (1 << 24)
6239#define DVS_SOURCE_KEY (1 << 22)
6240#define DVS_RGB_ORDER_XBGR (1 << 20)
6241#define DVS_YUV_FORMAT_BT709 (1 << 18)
6242#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6243#define DVS_YUV_ORDER_YUYV (0 << 16)
6244#define DVS_YUV_ORDER_UYVY (1 << 16)
6245#define DVS_YUV_ORDER_YVYU (2 << 16)
6246#define DVS_YUV_ORDER_VYUY (3 << 16)
6247#define DVS_ROTATE_180 (1 << 15)
6248#define DVS_DEST_KEY (1 << 2)
6249#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6250#define DVS_TILED (1 << 10)
b840d907
JB
6251#define _DVSALINOFF 0x72184
6252#define _DVSASTRIDE 0x72188
6253#define _DVSAPOS 0x7218c
6254#define _DVSASIZE 0x72190
6255#define _DVSAKEYVAL 0x72194
6256#define _DVSAKEYMSK 0x72198
6257#define _DVSASURF 0x7219c
6258#define _DVSAKEYMAXVAL 0x721a0
6259#define _DVSATILEOFF 0x721a4
6260#define _DVSASURFLIVE 0x721ac
6261#define _DVSASCALE 0x72204
5ee8ee86
PZ
6262#define DVS_SCALE_ENABLE (1 << 31)
6263#define DVS_FILTER_MASK (3 << 29)
6264#define DVS_FILTER_MEDIUM (0 << 29)
6265#define DVS_FILTER_ENHANCING (1 << 29)
6266#define DVS_FILTER_SOFTENING (2 << 29)
6267#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6268#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6269#define _DVSAGAMC 0x72300
6270
6271#define _DVSBCNTR 0x73180
6272#define _DVSBLINOFF 0x73184
6273#define _DVSBSTRIDE 0x73188
6274#define _DVSBPOS 0x7318c
6275#define _DVSBSIZE 0x73190
6276#define _DVSBKEYVAL 0x73194
6277#define _DVSBKEYMSK 0x73198
6278#define _DVSBSURF 0x7319c
6279#define _DVSBKEYMAXVAL 0x731a0
6280#define _DVSBTILEOFF 0x731a4
6281#define _DVSBSURFLIVE 0x731ac
6282#define _DVSBSCALE 0x73204
6283#define _DVSBGAMC 0x73300
6284
f0f59a00
VS
6285#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6286#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6287#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6288#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6289#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6290#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6291#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6292#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6293#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6294#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6295#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6296#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6297
6298#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6299#define SPRITE_ENABLE (1 << 31)
6300#define SPRITE_GAMMA_ENABLE (1 << 30)
6301#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6302#define SPRITE_PIXFORMAT_MASK (7 << 25)
6303#define SPRITE_FORMAT_YUV422 (0 << 25)
6304#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6305#define SPRITE_FORMAT_RGBX888 (2 << 25)
6306#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6307#define SPRITE_FORMAT_YUV444 (4 << 25)
6308#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6309#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6310#define SPRITE_SOURCE_KEY (1 << 22)
6311#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6312#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6313#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6314#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6315#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6316#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6317#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6318#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6319#define SPRITE_ROTATE_180 (1 << 15)
6320#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6321#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6322#define SPRITE_TILED (1 << 10)
6323#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6324#define _SPRA_LINOFF 0x70284
6325#define _SPRA_STRIDE 0x70288
6326#define _SPRA_POS 0x7028c
6327#define _SPRA_SIZE 0x70290
6328#define _SPRA_KEYVAL 0x70294
6329#define _SPRA_KEYMSK 0x70298
6330#define _SPRA_SURF 0x7029c
6331#define _SPRA_KEYMAX 0x702a0
6332#define _SPRA_TILEOFF 0x702a4
c54173a8 6333#define _SPRA_OFFSET 0x702a4
32ae46bf 6334#define _SPRA_SURFLIVE 0x702ac
b840d907 6335#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6336#define SPRITE_SCALE_ENABLE (1 << 31)
6337#define SPRITE_FILTER_MASK (3 << 29)
6338#define SPRITE_FILTER_MEDIUM (0 << 29)
6339#define SPRITE_FILTER_ENHANCING (1 << 29)
6340#define SPRITE_FILTER_SOFTENING (2 << 29)
6341#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6342#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6343#define _SPRA_GAMC 0x70400
6344
6345#define _SPRB_CTL 0x71280
6346#define _SPRB_LINOFF 0x71284
6347#define _SPRB_STRIDE 0x71288
6348#define _SPRB_POS 0x7128c
6349#define _SPRB_SIZE 0x71290
6350#define _SPRB_KEYVAL 0x71294
6351#define _SPRB_KEYMSK 0x71298
6352#define _SPRB_SURF 0x7129c
6353#define _SPRB_KEYMAX 0x712a0
6354#define _SPRB_TILEOFF 0x712a4
c54173a8 6355#define _SPRB_OFFSET 0x712a4
32ae46bf 6356#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6357#define _SPRB_SCALE 0x71304
6358#define _SPRB_GAMC 0x71400
6359
f0f59a00
VS
6360#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6361#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6362#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6363#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6364#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6365#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6366#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6367#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6368#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6369#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6370#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6371#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6372#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6373#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6374
921c3b67 6375#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6376#define SP_ENABLE (1 << 31)
6377#define SP_GAMMA_ENABLE (1 << 30)
6378#define SP_PIXFORMAT_MASK (0xf << 26)
6379#define SP_FORMAT_YUV422 (0 << 26)
6380#define SP_FORMAT_BGR565 (5 << 26)
6381#define SP_FORMAT_BGRX8888 (6 << 26)
6382#define SP_FORMAT_BGRA8888 (7 << 26)
6383#define SP_FORMAT_RGBX1010102 (8 << 26)
6384#define SP_FORMAT_RGBA1010102 (9 << 26)
6385#define SP_FORMAT_RGBX8888 (0xe << 26)
6386#define SP_FORMAT_RGBA8888 (0xf << 26)
6387#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6388#define SP_SOURCE_KEY (1 << 22)
6389#define SP_YUV_FORMAT_BT709 (1 << 18)
6390#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6391#define SP_YUV_ORDER_YUYV (0 << 16)
6392#define SP_YUV_ORDER_UYVY (1 << 16)
6393#define SP_YUV_ORDER_YVYU (2 << 16)
6394#define SP_YUV_ORDER_VYUY (3 << 16)
6395#define SP_ROTATE_180 (1 << 15)
6396#define SP_TILED (1 << 10)
6397#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6398#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6399#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6400#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6401#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6402#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6403#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6404#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6405#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6406#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6407#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6408#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6409#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6410#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6411#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6412#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6413#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6414#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6415#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6416
6417#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6418#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6419#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6420#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6421#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6422#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6423#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6424#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6425#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6426#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6427#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6428#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6429#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6430#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6431
83c04a62
VS
6432#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6433 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6434
6435#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6436#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6437#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6438#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6439#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6440#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6441#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6442#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6443#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6444#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6445#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6446#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6447#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6448#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6449
6ca2aeb2
VS
6450/*
6451 * CHV pipe B sprite CSC
6452 *
6453 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6454 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6455 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6456 */
83c04a62
VS
6457#define _MMIO_CHV_SPCSC(plane_id, reg) \
6458 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6459
6460#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6461#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6462#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6463#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6464#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6465
83c04a62
VS
6466#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6467#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6468#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6469#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6470#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6471#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6472#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6473
83c04a62
VS
6474#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6475#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6476#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6477#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6478#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6479
83c04a62
VS
6480#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6481#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6482#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6483#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6484#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6485
70d21f0e
DL
6486/* Skylake plane registers */
6487
6488#define _PLANE_CTL_1_A 0x70180
6489#define _PLANE_CTL_2_A 0x70280
6490#define _PLANE_CTL_3_A 0x70380
6491#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6492#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6493#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6494/*
6495 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6496 * expanded to include bit 23 as well. However, the shift-24 based values
6497 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6498 */
70d21f0e 6499#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6500#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6501#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6502#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6503#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6504#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6505#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6506#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6507#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6508#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6509#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6510#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6511#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6512#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6513#define PLANE_CTL_ORDER_BGRX (0 << 20)
6514#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6515#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6516#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6517#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6518#define PLANE_CTL_YUV422_YUYV (0 << 16)
6519#define PLANE_CTL_YUV422_UYVY (1 << 16)
6520#define PLANE_CTL_YUV422_YVYU (2 << 16)
6521#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6522#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6523#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6524#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6525#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6526#define PLANE_CTL_TILED_LINEAR (0 << 10)
6527#define PLANE_CTL_TILED_X (1 << 10)
6528#define PLANE_CTL_TILED_Y (4 << 10)
6529#define PLANE_CTL_TILED_YF (5 << 10)
6530#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6531#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6532#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6533#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6534#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6535#define PLANE_CTL_ROTATE_MASK 0x3
6536#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6537#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6538#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6539#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6540#define _PLANE_STRIDE_1_A 0x70188
6541#define _PLANE_STRIDE_2_A 0x70288
6542#define _PLANE_STRIDE_3_A 0x70388
6543#define _PLANE_POS_1_A 0x7018c
6544#define _PLANE_POS_2_A 0x7028c
6545#define _PLANE_POS_3_A 0x7038c
6546#define _PLANE_SIZE_1_A 0x70190
6547#define _PLANE_SIZE_2_A 0x70290
6548#define _PLANE_SIZE_3_A 0x70390
6549#define _PLANE_SURF_1_A 0x7019c
6550#define _PLANE_SURF_2_A 0x7029c
6551#define _PLANE_SURF_3_A 0x7039c
6552#define _PLANE_OFFSET_1_A 0x701a4
6553#define _PLANE_OFFSET_2_A 0x702a4
6554#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6555#define _PLANE_KEYVAL_1_A 0x70194
6556#define _PLANE_KEYVAL_2_A 0x70294
6557#define _PLANE_KEYMSK_1_A 0x70198
6558#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6559#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6560#define _PLANE_KEYMAX_1_A 0x701a0
6561#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6562#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6563#define _PLANE_AUX_DIST_1_A 0x701c0
6564#define _PLANE_AUX_DIST_2_A 0x702c0
6565#define _PLANE_AUX_OFFSET_1_A 0x701c4
6566#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6567#define _PLANE_CUS_CTL_1_A 0x701c8
6568#define _PLANE_CUS_CTL_2_A 0x702c8
6569#define PLANE_CUS_ENABLE (1 << 31)
6570#define PLANE_CUS_PLANE_6 (0 << 30)
6571#define PLANE_CUS_PLANE_7 (1 << 30)
6572#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6573#define PLANE_CUS_HPHASE_0 (0 << 16)
6574#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6575#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6576#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6577#define PLANE_CUS_VPHASE_0 (0 << 12)
6578#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6579#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6580#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6581#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6582#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6583#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6584#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6585#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6586#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6587#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6588#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6589#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6590#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6591#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6592#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6593#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6594#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6595#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6596#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6597#define _PLANE_BUF_CFG_1_A 0x7027c
6598#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6599#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6600#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6601
6a255da7
US
6602/* Input CSC Register Definitions */
6603#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6604#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6605
6606#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6607#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6608
6609#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6610 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6611 _PLANE_INPUT_CSC_RY_GY_1_B)
6612#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6613 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6614 _PLANE_INPUT_CSC_RY_GY_2_B)
6615
6616#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6617 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6618 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6619
6620#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6621#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6622
6623#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6624#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6625
6626#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6627 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6628 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6629#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6630 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6631 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6632#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6633 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6634 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6635
6636#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6637#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6638
6639#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6640#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6641
6642#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6643 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6644 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6645#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6646 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6647 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6648#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6649 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6650 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6651
70d21f0e
DL
6652#define _PLANE_CTL_1_B 0x71180
6653#define _PLANE_CTL_2_B 0x71280
6654#define _PLANE_CTL_3_B 0x71380
6655#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6656#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6657#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6658#define PLANE_CTL(pipe, plane) \
f0f59a00 6659 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6660
6661#define _PLANE_STRIDE_1_B 0x71188
6662#define _PLANE_STRIDE_2_B 0x71288
6663#define _PLANE_STRIDE_3_B 0x71388
6664#define _PLANE_STRIDE_1(pipe) \
6665 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6666#define _PLANE_STRIDE_2(pipe) \
6667 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6668#define _PLANE_STRIDE_3(pipe) \
6669 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6670#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6671 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6672
6673#define _PLANE_POS_1_B 0x7118c
6674#define _PLANE_POS_2_B 0x7128c
6675#define _PLANE_POS_3_B 0x7138c
6676#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6677#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6678#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6679#define PLANE_POS(pipe, plane) \
f0f59a00 6680 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6681
6682#define _PLANE_SIZE_1_B 0x71190
6683#define _PLANE_SIZE_2_B 0x71290
6684#define _PLANE_SIZE_3_B 0x71390
6685#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6686#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6687#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6688#define PLANE_SIZE(pipe, plane) \
f0f59a00 6689 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6690
6691#define _PLANE_SURF_1_B 0x7119c
6692#define _PLANE_SURF_2_B 0x7129c
6693#define _PLANE_SURF_3_B 0x7139c
6694#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6695#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6696#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6697#define PLANE_SURF(pipe, plane) \
f0f59a00 6698 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6699
6700#define _PLANE_OFFSET_1_B 0x711a4
6701#define _PLANE_OFFSET_2_B 0x712a4
6702#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6703#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6704#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6705 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6706
dc2a41b4
DL
6707#define _PLANE_KEYVAL_1_B 0x71194
6708#define _PLANE_KEYVAL_2_B 0x71294
6709#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6710#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6711#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6712 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6713
6714#define _PLANE_KEYMSK_1_B 0x71198
6715#define _PLANE_KEYMSK_2_B 0x71298
6716#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6717#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6718#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6719 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6720
6721#define _PLANE_KEYMAX_1_B 0x711a0
6722#define _PLANE_KEYMAX_2_B 0x712a0
6723#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6724#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6725#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6726 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6727
8211bd5b
DL
6728#define _PLANE_BUF_CFG_1_B 0x7127c
6729#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6730#define SKL_DDB_ENTRY_MASK 0x3FF
6731#define ICL_DDB_ENTRY_MASK 0x7FF
6732#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6733#define _PLANE_BUF_CFG_1(pipe) \
6734 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6735#define _PLANE_BUF_CFG_2(pipe) \
6736 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6737#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6738 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6739
2cd601c6
CK
6740#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6741#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6742#define _PLANE_NV12_BUF_CFG_1(pipe) \
6743 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6744#define _PLANE_NV12_BUF_CFG_2(pipe) \
6745 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6746#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6747 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6748
2e2adb05
VS
6749#define _PLANE_AUX_DIST_1_B 0x711c0
6750#define _PLANE_AUX_DIST_2_B 0x712c0
6751#define _PLANE_AUX_DIST_1(pipe) \
6752 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6753#define _PLANE_AUX_DIST_2(pipe) \
6754 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6755#define PLANE_AUX_DIST(pipe, plane) \
6756 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6757
6758#define _PLANE_AUX_OFFSET_1_B 0x711c4
6759#define _PLANE_AUX_OFFSET_2_B 0x712c4
6760#define _PLANE_AUX_OFFSET_1(pipe) \
6761 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6762#define _PLANE_AUX_OFFSET_2(pipe) \
6763 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6764#define PLANE_AUX_OFFSET(pipe, plane) \
6765 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6766
cb2458ba
ML
6767#define _PLANE_CUS_CTL_1_B 0x711c8
6768#define _PLANE_CUS_CTL_2_B 0x712c8
6769#define _PLANE_CUS_CTL_1(pipe) \
6770 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6771#define _PLANE_CUS_CTL_2(pipe) \
6772 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6773#define PLANE_CUS_CTL(pipe, plane) \
6774 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6775
47f9ea8b
ACO
6776#define _PLANE_COLOR_CTL_1_B 0x711CC
6777#define _PLANE_COLOR_CTL_2_B 0x712CC
6778#define _PLANE_COLOR_CTL_3_B 0x713CC
6779#define _PLANE_COLOR_CTL_1(pipe) \
6780 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6781#define _PLANE_COLOR_CTL_2(pipe) \
6782 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6783#define PLANE_COLOR_CTL(pipe, plane) \
6784 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6785
6786#/* SKL new cursor registers */
8211bd5b
DL
6787#define _CUR_BUF_CFG_A 0x7017c
6788#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6789#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6790
585fb111 6791/* VBIOS regs */
f0f59a00 6792#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6793# define VGA_DISP_DISABLE (1 << 31)
6794# define VGA_2X_MODE (1 << 30)
6795# define VGA_PIPE_B_SELECT (1 << 29)
6796
f0f59a00 6797#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6798
f2b115e6 6799/* Ironlake */
b9055052 6800
f0f59a00 6801#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6802
f0f59a00 6803#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6804#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6805#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6806#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6807#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6808#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6809#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6810#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6811#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6812#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6813#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6814
6815/* refresh rate hardware control */
f0f59a00 6816#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6817#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6818#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6819
f0f59a00 6820#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6821#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6822#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6823#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6824#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6825#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6826#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6827
f0f59a00 6828#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6829# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6830# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6831
f0f59a00 6832#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6833# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6834
f0f59a00 6835#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6836#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6837#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6838#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6839
6840
a57c774a 6841#define _PIPEA_DATA_M1 0x60030
5eddb70b 6842#define PIPE_DATA_M1_OFFSET 0
a57c774a 6843#define _PIPEA_DATA_N1 0x60034
5eddb70b 6844#define PIPE_DATA_N1_OFFSET 0
b9055052 6845
a57c774a 6846#define _PIPEA_DATA_M2 0x60038
5eddb70b 6847#define PIPE_DATA_M2_OFFSET 0
a57c774a 6848#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6849#define PIPE_DATA_N2_OFFSET 0
b9055052 6850
a57c774a 6851#define _PIPEA_LINK_M1 0x60040
5eddb70b 6852#define PIPE_LINK_M1_OFFSET 0
a57c774a 6853#define _PIPEA_LINK_N1 0x60044
5eddb70b 6854#define PIPE_LINK_N1_OFFSET 0
b9055052 6855
a57c774a 6856#define _PIPEA_LINK_M2 0x60048
5eddb70b 6857#define PIPE_LINK_M2_OFFSET 0
a57c774a 6858#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6859#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6860
6861/* PIPEB timing regs are same start from 0x61000 */
6862
a57c774a
AK
6863#define _PIPEB_DATA_M1 0x61030
6864#define _PIPEB_DATA_N1 0x61034
6865#define _PIPEB_DATA_M2 0x61038
6866#define _PIPEB_DATA_N2 0x6103c
6867#define _PIPEB_LINK_M1 0x61040
6868#define _PIPEB_LINK_N1 0x61044
6869#define _PIPEB_LINK_M2 0x61048
6870#define _PIPEB_LINK_N2 0x6104c
6871
f0f59a00
VS
6872#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6873#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6874#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6875#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6876#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6877#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6878#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6879#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6880
6881/* CPU panel fitter */
9db4a9c7
JB
6882/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6883#define _PFA_CTL_1 0x68080
6884#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6885#define PF_ENABLE (1 << 31)
6886#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6887#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6888#define PF_FILTER_MASK (3 << 23)
6889#define PF_FILTER_PROGRAMMED (0 << 23)
6890#define PF_FILTER_MED_3x3 (1 << 23)
6891#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6892#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6893#define _PFA_WIN_SZ 0x68074
6894#define _PFB_WIN_SZ 0x68874
6895#define _PFA_WIN_POS 0x68070
6896#define _PFB_WIN_POS 0x68870
6897#define _PFA_VSCALE 0x68084
6898#define _PFB_VSCALE 0x68884
6899#define _PFA_HSCALE 0x68090
6900#define _PFB_HSCALE 0x68890
6901
f0f59a00
VS
6902#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6903#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6904#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6905#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6906#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6907
bd2e244f
JB
6908#define _PSA_CTL 0x68180
6909#define _PSB_CTL 0x68980
5ee8ee86 6910#define PS_ENABLE (1 << 31)
bd2e244f
JB
6911#define _PSA_WIN_SZ 0x68174
6912#define _PSB_WIN_SZ 0x68974
6913#define _PSA_WIN_POS 0x68170
6914#define _PSB_WIN_POS 0x68970
6915
f0f59a00
VS
6916#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6917#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6918#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6919
1c9a2d4a
CK
6920/*
6921 * Skylake scalers
6922 */
6923#define _PS_1A_CTRL 0x68180
6924#define _PS_2A_CTRL 0x68280
6925#define _PS_1B_CTRL 0x68980
6926#define _PS_2B_CTRL 0x68A80
6927#define _PS_1C_CTRL 0x69180
6928#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
6929#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6930#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6931#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6932#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6933#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 6934#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 6935#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6936#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6937#define PS_FILTER_MASK (3 << 23)
6938#define PS_FILTER_MEDIUM (0 << 23)
6939#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6940#define PS_FILTER_BILINEAR (3 << 23)
6941#define PS_VERT3TAP (1 << 21)
6942#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6943#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6944#define PS_PWRUP_PROGRESS (1 << 17)
6945#define PS_V_FILTER_BYPASS (1 << 8)
6946#define PS_VADAPT_EN (1 << 7)
6947#define PS_VADAPT_MODE_MASK (3 << 5)
6948#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6949#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6950#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
6951#define PS_PLANE_Y_SEL_MASK (7 << 5)
6952#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
6953
6954#define _PS_PWR_GATE_1A 0x68160
6955#define _PS_PWR_GATE_2A 0x68260
6956#define _PS_PWR_GATE_1B 0x68960
6957#define _PS_PWR_GATE_2B 0x68A60
6958#define _PS_PWR_GATE_1C 0x69160
6959#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6960#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6961#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6962#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6963#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6964#define PS_PWR_GATE_SLPEN_8 0
6965#define PS_PWR_GATE_SLPEN_16 1
6966#define PS_PWR_GATE_SLPEN_24 2
6967#define PS_PWR_GATE_SLPEN_32 3
6968
6969#define _PS_WIN_POS_1A 0x68170
6970#define _PS_WIN_POS_2A 0x68270
6971#define _PS_WIN_POS_1B 0x68970
6972#define _PS_WIN_POS_2B 0x68A70
6973#define _PS_WIN_POS_1C 0x69170
6974
6975#define _PS_WIN_SZ_1A 0x68174
6976#define _PS_WIN_SZ_2A 0x68274
6977#define _PS_WIN_SZ_1B 0x68974
6978#define _PS_WIN_SZ_2B 0x68A74
6979#define _PS_WIN_SZ_1C 0x69174
6980
6981#define _PS_VSCALE_1A 0x68184
6982#define _PS_VSCALE_2A 0x68284
6983#define _PS_VSCALE_1B 0x68984
6984#define _PS_VSCALE_2B 0x68A84
6985#define _PS_VSCALE_1C 0x69184
6986
6987#define _PS_HSCALE_1A 0x68190
6988#define _PS_HSCALE_2A 0x68290
6989#define _PS_HSCALE_1B 0x68990
6990#define _PS_HSCALE_2B 0x68A90
6991#define _PS_HSCALE_1C 0x69190
6992
6993#define _PS_VPHASE_1A 0x68188
6994#define _PS_VPHASE_2A 0x68288
6995#define _PS_VPHASE_1B 0x68988
6996#define _PS_VPHASE_2B 0x68A88
6997#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6998#define PS_Y_PHASE(x) ((x) << 16)
6999#define PS_UV_RGB_PHASE(x) ((x) << 0)
7000#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7001#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7002
7003#define _PS_HPHASE_1A 0x68194
7004#define _PS_HPHASE_2A 0x68294
7005#define _PS_HPHASE_1B 0x68994
7006#define _PS_HPHASE_2B 0x68A94
7007#define _PS_HPHASE_1C 0x69194
7008
7009#define _PS_ECC_STAT_1A 0x681D0
7010#define _PS_ECC_STAT_2A 0x682D0
7011#define _PS_ECC_STAT_1B 0x689D0
7012#define _PS_ECC_STAT_2B 0x68AD0
7013#define _PS_ECC_STAT_1C 0x691D0
7014
e67005e5 7015#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7016#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7017 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7018 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7019#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7020 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7021 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7022#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7023 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7024 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7025#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7026 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7027 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7028#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7029 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7030 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7031#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7032 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7033 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7034#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7035 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7036 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7037#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7038 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7039 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7040#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7041 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7042 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7043
b9055052 7044/* legacy palette */
9db4a9c7
JB
7045#define _LGC_PALETTE_A 0x4a000
7046#define _LGC_PALETTE_B 0x4a800
f0f59a00 7047#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7048
42db64ef
PZ
7049#define _GAMMA_MODE_A 0x4a480
7050#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7051#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 7052#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
7053#define GAMMA_MODE_MODE_8BIT (0 << 0)
7054#define GAMMA_MODE_MODE_10BIT (1 << 0)
7055#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
7056#define GAMMA_MODE_MODE_SPLIT (3 << 0)
7057
8337206d 7058/* DMC/CSR */
f0f59a00 7059#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7060#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7061#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7062#define CSR_SSP_BASE _MMIO(0x8F074)
7063#define CSR_HTP_SKL _MMIO(0x8F004)
7064#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7065#define CSR_LAST_WRITE_VALUE 0xc003b400
7066/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7067#define CSR_MMIO_START_RANGE 0x80000
7068#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7069#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7070#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7071#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7072
b9055052
ZW
7073/* interrupts */
7074#define DE_MASTER_IRQ_CONTROL (1 << 31)
7075#define DE_SPRITEB_FLIP_DONE (1 << 29)
7076#define DE_SPRITEA_FLIP_DONE (1 << 28)
7077#define DE_PLANEB_FLIP_DONE (1 << 27)
7078#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7079#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7080#define DE_PCU_EVENT (1 << 25)
7081#define DE_GTT_FAULT (1 << 24)
7082#define DE_POISON (1 << 23)
7083#define DE_PERFORM_COUNTER (1 << 22)
7084#define DE_PCH_EVENT (1 << 21)
7085#define DE_AUX_CHANNEL_A (1 << 20)
7086#define DE_DP_A_HOTPLUG (1 << 19)
7087#define DE_GSE (1 << 18)
7088#define DE_PIPEB_VBLANK (1 << 15)
7089#define DE_PIPEB_EVEN_FIELD (1 << 14)
7090#define DE_PIPEB_ODD_FIELD (1 << 13)
7091#define DE_PIPEB_LINE_COMPARE (1 << 12)
7092#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7093#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7094#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7095#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7096#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7097#define DE_PIPEA_EVEN_FIELD (1 << 6)
7098#define DE_PIPEA_ODD_FIELD (1 << 5)
7099#define DE_PIPEA_LINE_COMPARE (1 << 4)
7100#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7101#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7102#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7103#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7104#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7105
b1f14ad0 7106/* More Ivybridge lolz */
5ee8ee86
PZ
7107#define DE_ERR_INT_IVB (1 << 30)
7108#define DE_GSE_IVB (1 << 29)
7109#define DE_PCH_EVENT_IVB (1 << 28)
7110#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7111#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7112#define DE_EDP_PSR_INT_HSW (1 << 19)
7113#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7114#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7115#define DE_PIPEC_VBLANK_IVB (1 << 10)
7116#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7117#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7118#define DE_PIPEB_VBLANK_IVB (1 << 5)
7119#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7120#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7121#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7122#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7123#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7124
f0f59a00 7125#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7126#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7127
f0f59a00
VS
7128#define DEISR _MMIO(0x44000)
7129#define DEIMR _MMIO(0x44004)
7130#define DEIIR _MMIO(0x44008)
7131#define DEIER _MMIO(0x4400c)
b9055052 7132
f0f59a00
VS
7133#define GTISR _MMIO(0x44010)
7134#define GTIMR _MMIO(0x44014)
7135#define GTIIR _MMIO(0x44018)
7136#define GTIER _MMIO(0x4401c)
b9055052 7137
f0f59a00 7138#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7139#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7140#define GEN8_PCU_IRQ (1 << 30)
7141#define GEN8_DE_PCH_IRQ (1 << 23)
7142#define GEN8_DE_MISC_IRQ (1 << 22)
7143#define GEN8_DE_PORT_IRQ (1 << 20)
7144#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7145#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7146#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7147#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7148#define GEN8_GT_VECS_IRQ (1 << 6)
7149#define GEN8_GT_GUC_IRQ (1 << 5)
7150#define GEN8_GT_PM_IRQ (1 << 4)
7151#define GEN8_GT_VCS2_IRQ (1 << 3)
7152#define GEN8_GT_VCS1_IRQ (1 << 2)
7153#define GEN8_GT_BCS_IRQ (1 << 1)
7154#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7155
f0f59a00
VS
7156#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7157#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7158#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7159#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7160
5ee8ee86
PZ
7161#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7162#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7163#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7164#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7165#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7166#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7167#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7168#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7169#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7170
abd58f01 7171#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7172#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 7173#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 7174#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 7175#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7176#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7177
f0f59a00
VS
7178#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7179#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7180#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7181#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7182#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7183#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7184#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7185#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7186#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7187#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7188#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7189#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7190#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7191#define GEN8_PIPE_VSYNC (1 << 1)
7192#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7193#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7194#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7195#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7196#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7197#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7198#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7199#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7200#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7201#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7202#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7203#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7204 (GEN8_PIPE_CURSOR_FAULT | \
7205 GEN8_PIPE_SPRITE_FAULT | \
7206 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7207#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7208 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7209 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7210 GEN9_PIPE_PLANE3_FAULT | \
7211 GEN9_PIPE_PLANE2_FAULT | \
7212 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7213
f0f59a00
VS
7214#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7215#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7216#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7217#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7218#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7219#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7220#define GEN9_AUX_CHANNEL_D (1 << 27)
7221#define GEN9_AUX_CHANNEL_C (1 << 26)
7222#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7223#define BXT_DE_PORT_HP_DDIC (1 << 5)
7224#define BXT_DE_PORT_HP_DDIB (1 << 4)
7225#define BXT_DE_PORT_HP_DDIA (1 << 3)
7226#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7227 BXT_DE_PORT_HP_DDIB | \
7228 BXT_DE_PORT_HP_DDIC)
7229#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7230#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7231#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7232
f0f59a00
VS
7233#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7234#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7235#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7236#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7237#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7238#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7239
f0f59a00
VS
7240#define GEN8_PCU_ISR _MMIO(0x444e0)
7241#define GEN8_PCU_IMR _MMIO(0x444e4)
7242#define GEN8_PCU_IIR _MMIO(0x444e8)
7243#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7244
df0d28c1
DP
7245#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7246#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7247#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7248#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7249#define GEN11_GU_MISC_GSE (1 << 27)
7250
a6358dda
TU
7251#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7252#define GEN11_MASTER_IRQ (1 << 31)
7253#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7254#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7255#define GEN11_DISPLAY_IRQ (1 << 16)
7256#define GEN11_GT_DW_IRQ(x) (1 << (x))
7257#define GEN11_GT_DW1_IRQ (1 << 1)
7258#define GEN11_GT_DW0_IRQ (1 << 0)
7259
7260#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7261#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7262#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7263#define GEN11_DE_PCH_IRQ (1 << 23)
7264#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7265#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7266#define GEN11_DE_PORT_IRQ (1 << 20)
7267#define GEN11_DE_PIPE_C (1 << 18)
7268#define GEN11_DE_PIPE_B (1 << 17)
7269#define GEN11_DE_PIPE_A (1 << 16)
7270
121e758e
DP
7271#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7272#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7273#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7274#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7275#define GEN11_TC4_HOTPLUG (1 << 19)
7276#define GEN11_TC3_HOTPLUG (1 << 18)
7277#define GEN11_TC2_HOTPLUG (1 << 17)
7278#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7279#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7280#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7281 GEN11_TC3_HOTPLUG | \
7282 GEN11_TC2_HOTPLUG | \
7283 GEN11_TC1_HOTPLUG)
b796b971
DP
7284#define GEN11_TBT4_HOTPLUG (1 << 3)
7285#define GEN11_TBT3_HOTPLUG (1 << 2)
7286#define GEN11_TBT2_HOTPLUG (1 << 1)
7287#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7288#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7289#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7290 GEN11_TBT3_HOTPLUG | \
7291 GEN11_TBT2_HOTPLUG | \
7292 GEN11_TBT1_HOTPLUG)
7293
7294#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7295#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7296#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7297#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7298#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7299#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7300
a6358dda
TU
7301#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7302#define GEN11_CSME (31)
7303#define GEN11_GUNIT (28)
7304#define GEN11_GUC (25)
7305#define GEN11_WDPERF (20)
7306#define GEN11_KCR (19)
7307#define GEN11_GTPM (16)
7308#define GEN11_BCS (15)
7309#define GEN11_RCS0 (0)
7310
7311#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7312#define GEN11_VECS(x) (31 - (x))
7313#define GEN11_VCS(x) (x)
7314
9e8789ec 7315#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7316
7317#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7318#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7319#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7320#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7321#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7322#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7323
9e8789ec 7324#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7325
7326#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7327#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7328
9e8789ec 7329#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7330
7331#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7332#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7333#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7334#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7335#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7336#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7337
7338#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7339#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7340#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7341#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7342#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7343#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7344#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7345#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7346#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7347
f0f59a00 7348#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7349/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7350#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7351#define ILK_DPARB_GATE (1 << 22)
7352#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7353#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7354#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7355#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7356#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7357#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7358#define ILK_HDCP_DISABLE (1 << 25)
7359#define ILK_eDP_A_DISABLE (1 << 24)
7360#define HSW_CDCLK_LIMIT (1 << 24)
7361#define ILK_DESKTOP (1 << 23)
231e54f6 7362
f0f59a00 7363#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7364#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7365#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7366#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7367#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7368#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7369
f0f59a00 7370#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7371# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7372# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7373
f0f59a00 7374#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7375#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7376#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7377#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7378#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7379
17e0adf0
MK
7380#define CHICKEN_PAR2_1 _MMIO(0x42090)
7381#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7382
f4f4b59b 7383#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7384#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7385#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7386#define GLK_CL1_PWR_DOWN (1 << 11)
7387#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7388
5654a162
PP
7389#define CHICKEN_MISC_4 _MMIO(0x4208c)
7390#define FBC_STRIDE_OVERRIDE (1 << 13)
7391#define FBC_STRIDE_MASK 0x1FFF
7392
fe4ab3ce
BW
7393#define _CHICKEN_PIPESL_1_A 0x420b0
7394#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7395#define HSW_FBCQ_DIS (1 << 22)
7396#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7397#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7398
d86f0482
NV
7399#define CHICKEN_TRANS_A 0x420c0
7400#define CHICKEN_TRANS_B 0x420c4
7401#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7402#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7403#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7404#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7405#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7406#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7407#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7408#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7409
f0f59a00 7410#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7411#define DISP_FBC_MEMORY_WAKE (1 << 31)
7412#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7413#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7414#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7415#define DISP_DATA_PARTITION_5_6 (1 << 6)
7416#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7417#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7418#define DBUF_CTL_S1 _MMIO(0x45008)
7419#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7420#define DBUF_POWER_REQUEST (1 << 31)
7421#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7422#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7423#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7424#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7425#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7426#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7427
590e8ff0 7428#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7429#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7430#define MASK_WAKEMEM (1 << 13)
7431#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7432
f0f59a00 7433#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7434#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7435#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7436#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7437#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7438#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7439#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7440#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7441#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7442
186a277e
PZ
7443#define SKL_DSSM _MMIO(0x51004)
7444#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7445#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7446#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7447#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7448#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7449
a78536e7 7450#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7451#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7452
f0f59a00 7453#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7454#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7455#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7456
2c8580e4 7457#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7458#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7459#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7460#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7461#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7462#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7463#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7464#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7465#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7466
e4e0c058 7467/* GEN7 chicken */
f0f59a00 7468#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7469 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7470 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7471
7472#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7473 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7474 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7475 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7476 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7477
7478#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7479 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7480
f0f59a00 7481#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7482# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7483# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7484
f0f59a00 7485#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7486#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7487
ab062639 7488#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7489#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7490
0c7d2aed
RS
7491#define GEN7_SARCHKMD _MMIO(0xB000)
7492#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7493#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7494
f0f59a00 7495#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7496#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7497
f0f59a00 7498#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7499/*
7500 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7501 * Using the formula in BSpec leads to a hang, while the formula here works
7502 * fine and matches the formulas for all other platforms. A BSpec change
7503 * request has been filed to clarify this.
7504 */
36579cb6
ID
7505#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7506#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7507#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7508
f0f59a00 7509#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7510#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7511#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7512#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7513#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7514
f0f59a00 7515#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7516#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7517#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7518#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7519
f0f59a00 7520#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7521#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7522
f0f59a00 7523#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7524#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7525#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7526#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7527
63801f21 7528/* GEN8 chicken */
f0f59a00 7529#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7530#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7531#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7532#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7533#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7534#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7535#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7536#define HDC_FORCE_NON_COHERENT (1 << 4)
7537#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7538
3669ab61
AS
7539#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7540
38a39a7b 7541/* GEN9 chicken */
f0f59a00 7542#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7543#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7544
0c79f9cb
MT
7545#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7546#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7547
db099c8f 7548/* WaCatErrorRejectionIssue */
f0f59a00 7549#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7550#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7551
f0f59a00 7552#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7553#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7554
f0f59a00 7555#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7556#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7557
e16a3750
VK
7558/*GEN11 chicken */
7559#define _PIPEA_CHICKEN 0x70038
7560#define _PIPEB_CHICKEN 0x71038
7561#define _PIPEC_CHICKEN 0x72038
7562#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7563#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7564 _PIPEB_CHICKEN)
7565
b9055052
ZW
7566/* PCH */
7567
dce88879
LDM
7568#define PCH_DISPLAY_BASE 0xc0000u
7569
23e81d69 7570/* south display engine interrupt: IBX */
776ad806
JB
7571#define SDE_AUDIO_POWER_D (1 << 27)
7572#define SDE_AUDIO_POWER_C (1 << 26)
7573#define SDE_AUDIO_POWER_B (1 << 25)
7574#define SDE_AUDIO_POWER_SHIFT (25)
7575#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7576#define SDE_GMBUS (1 << 24)
7577#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7578#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7579#define SDE_AUDIO_HDCP_MASK (3 << 22)
7580#define SDE_AUDIO_TRANSB (1 << 21)
7581#define SDE_AUDIO_TRANSA (1 << 20)
7582#define SDE_AUDIO_TRANS_MASK (3 << 20)
7583#define SDE_POISON (1 << 19)
7584/* 18 reserved */
7585#define SDE_FDI_RXB (1 << 17)
7586#define SDE_FDI_RXA (1 << 16)
7587#define SDE_FDI_MASK (3 << 16)
7588#define SDE_AUXD (1 << 15)
7589#define SDE_AUXC (1 << 14)
7590#define SDE_AUXB (1 << 13)
7591#define SDE_AUX_MASK (7 << 13)
7592/* 12 reserved */
b9055052
ZW
7593#define SDE_CRT_HOTPLUG (1 << 11)
7594#define SDE_PORTD_HOTPLUG (1 << 10)
7595#define SDE_PORTC_HOTPLUG (1 << 9)
7596#define SDE_PORTB_HOTPLUG (1 << 8)
7597#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7598#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7599 SDE_SDVOB_HOTPLUG | \
7600 SDE_PORTB_HOTPLUG | \
7601 SDE_PORTC_HOTPLUG | \
7602 SDE_PORTD_HOTPLUG)
776ad806
JB
7603#define SDE_TRANSB_CRC_DONE (1 << 5)
7604#define SDE_TRANSB_CRC_ERR (1 << 4)
7605#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7606#define SDE_TRANSA_CRC_DONE (1 << 2)
7607#define SDE_TRANSA_CRC_ERR (1 << 1)
7608#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7609#define SDE_TRANS_MASK (0x3f)
23e81d69 7610
31604222 7611/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7612#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7613#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7614#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7615#define SDE_AUDIO_POWER_SHIFT_CPT 29
7616#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7617#define SDE_AUXD_CPT (1 << 27)
7618#define SDE_AUXC_CPT (1 << 26)
7619#define SDE_AUXB_CPT (1 << 25)
7620#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7621#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7622#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7623#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7624#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7625#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7626#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7627#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7628#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7629 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7630 SDE_PORTD_HOTPLUG_CPT | \
7631 SDE_PORTC_HOTPLUG_CPT | \
7632 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7633#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7634 SDE_PORTD_HOTPLUG_CPT | \
7635 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7636 SDE_PORTB_HOTPLUG_CPT | \
7637 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7638#define SDE_GMBUS_CPT (1 << 17)
8664281b 7639#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7640#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7641#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7642#define SDE_FDI_RXC_CPT (1 << 8)
7643#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7644#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7645#define SDE_FDI_RXB_CPT (1 << 4)
7646#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7647#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7648#define SDE_FDI_RXA_CPT (1 << 0)
7649#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7650 SDE_AUDIO_CP_REQ_B_CPT | \
7651 SDE_AUDIO_CP_REQ_A_CPT)
7652#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7653 SDE_AUDIO_CP_CHG_B_CPT | \
7654 SDE_AUDIO_CP_CHG_A_CPT)
7655#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7656 SDE_FDI_RXB_CPT | \
7657 SDE_FDI_RXA_CPT)
b9055052 7658
31604222
AS
7659/* south display engine interrupt: ICP */
7660#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7661#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7662#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7663#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7664#define SDE_GMBUS_ICP (1 << 23)
7665#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7666#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7667#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7668#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7669#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7670 SDE_DDIA_HOTPLUG_ICP)
7671#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7672 SDE_TC3_HOTPLUG_ICP | \
7673 SDE_TC2_HOTPLUG_ICP | \
7674 SDE_TC1_HOTPLUG_ICP)
7675
f0f59a00
VS
7676#define SDEISR _MMIO(0xc4000)
7677#define SDEIMR _MMIO(0xc4004)
7678#define SDEIIR _MMIO(0xc4008)
7679#define SDEIER _MMIO(0xc400c)
b9055052 7680
f0f59a00 7681#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7682#define SERR_INT_POISON (1 << 31)
7683#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7684
b9055052 7685/* digital port hotplug */
f0f59a00 7686#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7687#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7688#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7689#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7690#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7691#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7692#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7693#define PORTD_HOTPLUG_ENABLE (1 << 20)
7694#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7695#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7696#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7697#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7698#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7699#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7700#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7701#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7702#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7703#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7704#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7705#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7706#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7707#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7708#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7709#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7710#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7711#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7712#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7713#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7714#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7715#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7716#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7717#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7718#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7719#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7720#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7721#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7722#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7723#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7724#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7725#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7726 BXT_DDIB_HPD_INVERT | \
7727 BXT_DDIC_HPD_INVERT)
b9055052 7728
f0f59a00 7729#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7730#define PORTE_HOTPLUG_ENABLE (1 << 4)
7731#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7732#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7733#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7734#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7735
31604222
AS
7736/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7737 * functionality covered in PCH_PORT_HOTPLUG is split into
7738 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7739 */
7740
7741#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7742#define ICP_DDIB_HPD_ENABLE (1 << 7)
7743#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7744#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7745#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7746#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7747#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7748#define ICP_DDIA_HPD_ENABLE (1 << 3)
7749#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7750#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7751#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7752#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7753#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7754
7755#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7756#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7757/* Icelake DSC Rate Control Range Parameter Registers */
7758#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7759#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7760#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7761#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7762#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7763#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7764#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7765#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7766#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7767#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7768#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7769#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7770#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7771 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7772 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7773#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7774 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7775 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7776#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7777 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7778 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7779#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7780 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7781 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7782#define RC_BPG_OFFSET_SHIFT 10
7783#define RC_MAX_QP_SHIFT 5
7784#define RC_MIN_QP_SHIFT 0
7785
7786#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7787#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7788#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7789#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7790#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7791#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7792#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7793#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7794#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7795#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7796#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7797#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7798#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7799 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7800 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7801#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7802 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7803 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7804#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7805 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7806 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7807#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7808 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7809 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7810
7811#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7812#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7813#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7814#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7815#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7816#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7817#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7818#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7819#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7820#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7821#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7822#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7823#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7824 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7825 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7826#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7827 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7828 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7829#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7830 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7831 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7832#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7833 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7834 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7835
7836#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7837#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7838#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7839#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7840#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7841#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7842#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7843#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7844#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7845#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7846#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7847#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7848#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7849 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7850 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7851#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7852 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7853 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7854#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7855 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7856 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7857#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7858 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7859 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7860
31604222
AS
7861#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7862#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7863
9db4a9c7
JB
7864#define _PCH_DPLL_A 0xc6014
7865#define _PCH_DPLL_B 0xc6018
9e8789ec 7866#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7867
9db4a9c7 7868#define _PCH_FPA0 0xc6040
5ee8ee86 7869#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7870#define _PCH_FPA1 0xc6044
7871#define _PCH_FPB0 0xc6048
7872#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7873#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7874#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7875
f0f59a00 7876#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7877
f0f59a00 7878#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7879#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7880#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7881#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7882#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7883#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7884#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7885#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7886#define DREF_SSC_SOURCE_MASK (3 << 11)
7887#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7888#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7889#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7890#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7891#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7892#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7893#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7894#define DREF_SSC4_DOWNSPREAD (0 << 6)
7895#define DREF_SSC4_CENTERSPREAD (1 << 6)
7896#define DREF_SSC1_DISABLE (0 << 1)
7897#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7898#define DREF_SSC4_DISABLE (0)
7899#define DREF_SSC4_ENABLE (1)
7900
f0f59a00 7901#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7902#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7903#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7904#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7905#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7906#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7907#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7908#define CNP_RAWCLK_DIV(div) ((div) << 16)
7909#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7910#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7911#define ICP_RAWCLK_DEN(den) ((den) << 26)
7912#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7913
f0f59a00 7914#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7915
f0f59a00
VS
7916#define PCH_SSC4_PARMS _MMIO(0xc6210)
7917#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7918
f0f59a00 7919#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7920#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7921#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7922#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7923
b9055052
ZW
7924/* transcoder */
7925
275f01b2
DV
7926#define _PCH_TRANS_HTOTAL_A 0xe0000
7927#define TRANS_HTOTAL_SHIFT 16
7928#define TRANS_HACTIVE_SHIFT 0
7929#define _PCH_TRANS_HBLANK_A 0xe0004
7930#define TRANS_HBLANK_END_SHIFT 16
7931#define TRANS_HBLANK_START_SHIFT 0
7932#define _PCH_TRANS_HSYNC_A 0xe0008
7933#define TRANS_HSYNC_END_SHIFT 16
7934#define TRANS_HSYNC_START_SHIFT 0
7935#define _PCH_TRANS_VTOTAL_A 0xe000c
7936#define TRANS_VTOTAL_SHIFT 16
7937#define TRANS_VACTIVE_SHIFT 0
7938#define _PCH_TRANS_VBLANK_A 0xe0010
7939#define TRANS_VBLANK_END_SHIFT 16
7940#define TRANS_VBLANK_START_SHIFT 0
7941#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7942#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7943#define TRANS_VSYNC_START_SHIFT 0
7944#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7945
e3b95f1e
DV
7946#define _PCH_TRANSA_DATA_M1 0xe0030
7947#define _PCH_TRANSA_DATA_N1 0xe0034
7948#define _PCH_TRANSA_DATA_M2 0xe0038
7949#define _PCH_TRANSA_DATA_N2 0xe003c
7950#define _PCH_TRANSA_LINK_M1 0xe0040
7951#define _PCH_TRANSA_LINK_N1 0xe0044
7952#define _PCH_TRANSA_LINK_M2 0xe0048
7953#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7954
2dcbc34d 7955/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7956#define _VIDEO_DIP_CTL_A 0xe0200
7957#define _VIDEO_DIP_DATA_A 0xe0208
7958#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7959#define GCP_COLOR_INDICATION (1 << 2)
7960#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7961#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7962
7963#define _VIDEO_DIP_CTL_B 0xe1200
7964#define _VIDEO_DIP_DATA_B 0xe1208
7965#define _VIDEO_DIP_GCP_B 0xe1210
7966
f0f59a00
VS
7967#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7968#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7969#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7970
2dcbc34d 7971/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7972#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7973#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7974#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7975
086f8e84
VS
7976#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7977#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7978#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7979
086f8e84
VS
7980#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7981#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7982#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7983
90b107c8 7984#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7985 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7986 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7987#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7988 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7989 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7990#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7991 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7992 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7993
8c5f5f7c 7994/* Haswell DIP controls */
f0f59a00 7995
086f8e84
VS
7996#define _HSW_VIDEO_DIP_CTL_A 0x60200
7997#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7998#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7999#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8000#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8001#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8002#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8003#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8004#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8005#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8006#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8007#define _HSW_VIDEO_DIP_GCP_A 0x60210
8008
8009#define _HSW_VIDEO_DIP_CTL_B 0x61200
8010#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8011#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8012#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8013#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8014#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8015#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8016#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8017#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8018#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8019#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8020#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8021
7af2be6d
AS
8022/* Icelake PPS_DATA and _ECC DIP Registers.
8023 * These are available for transcoders B,C and eDP.
8024 * Adding the _A so as to reuse the _MMIO_TRANS2
8025 * definition, with which it offsets to the right location.
8026 */
8027
8028#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8029#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8030#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8031#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8032
f0f59a00
VS
8033#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8034#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8035#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8036#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8037#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8038#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8039#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8040#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8041
8042#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8043#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8044#define _HSW_STEREO_3D_CTL_B 0x71020
8045
8046#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8047
275f01b2
DV
8048#define _PCH_TRANS_HTOTAL_B 0xe1000
8049#define _PCH_TRANS_HBLANK_B 0xe1004
8050#define _PCH_TRANS_HSYNC_B 0xe1008
8051#define _PCH_TRANS_VTOTAL_B 0xe100c
8052#define _PCH_TRANS_VBLANK_B 0xe1010
8053#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8054#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8055
f0f59a00
VS
8056#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8057#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8058#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8059#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8060#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8061#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8062#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8063
e3b95f1e
DV
8064#define _PCH_TRANSB_DATA_M1 0xe1030
8065#define _PCH_TRANSB_DATA_N1 0xe1034
8066#define _PCH_TRANSB_DATA_M2 0xe1038
8067#define _PCH_TRANSB_DATA_N2 0xe103c
8068#define _PCH_TRANSB_LINK_M1 0xe1040
8069#define _PCH_TRANSB_LINK_N1 0xe1044
8070#define _PCH_TRANSB_LINK_M2 0xe1048
8071#define _PCH_TRANSB_LINK_N2 0xe104c
8072
f0f59a00
VS
8073#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8074#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8075#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8076#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8077#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8078#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8079#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8080#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8081
ab9412ba
DV
8082#define _PCH_TRANSACONF 0xf0008
8083#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8084#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8085#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8086#define TRANS_DISABLE (0 << 31)
8087#define TRANS_ENABLE (1 << 31)
8088#define TRANS_STATE_MASK (1 << 30)
8089#define TRANS_STATE_DISABLE (0 << 30)
8090#define TRANS_STATE_ENABLE (1 << 30)
8091#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8092#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8093#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8094#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8095#define TRANS_INTERLACE_MASK (7 << 21)
8096#define TRANS_PROGRESSIVE (0 << 21)
8097#define TRANS_INTERLACED (3 << 21)
8098#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8099#define TRANS_8BPC (0 << 5)
8100#define TRANS_10BPC (1 << 5)
8101#define TRANS_6BPC (2 << 5)
8102#define TRANS_12BPC (3 << 5)
b9055052 8103
ce40141f
DV
8104#define _TRANSA_CHICKEN1 0xf0060
8105#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8106#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8107#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8108#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8109#define _TRANSA_CHICKEN2 0xf0064
8110#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8111#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8112#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8113#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8114#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8115#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8116#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8117
f0f59a00 8118#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8119#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8120#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8121#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8122#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8123#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8124#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8125#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8126#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8127#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8128#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8129#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8130#define LPT_PWM_GRANULARITY (1 << 5)
8131#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8132
f0f59a00
VS
8133#define _FDI_RXA_CHICKEN 0xc200c
8134#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8135#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8136#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8137#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8138
f0f59a00 8139#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8140#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8141#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8142#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8143#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8144#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8145#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8146
b9055052 8147/* CPU: FDI_TX */
f0f59a00
VS
8148#define _FDI_TXA_CTL 0x60100
8149#define _FDI_TXB_CTL 0x61100
8150#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8151#define FDI_TX_DISABLE (0 << 31)
8152#define FDI_TX_ENABLE (1 << 31)
8153#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8154#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8155#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8156#define FDI_LINK_TRAIN_NONE (3 << 28)
8157#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8158#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8159#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8160#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8161#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8162#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8163#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8164#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8165/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8166 SNB has different settings. */
8167/* SNB A-stepping */
5ee8ee86
PZ
8168#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8169#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8170#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8171#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8172/* SNB B-stepping */
5ee8ee86
PZ
8173#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8174#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8175#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8176#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8177#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8178#define FDI_DP_PORT_WIDTH_SHIFT 19
8179#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8180#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8181#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8182/* Ironlake: hardwired to 1 */
5ee8ee86 8183#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8184
8185/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8186#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8187#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8188#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8189#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8190
b9055052 8191/* both Tx and Rx */
5ee8ee86
PZ
8192#define FDI_COMPOSITE_SYNC (1 << 11)
8193#define FDI_LINK_TRAIN_AUTO (1 << 10)
8194#define FDI_SCRAMBLING_ENABLE (0 << 7)
8195#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8196
8197/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8198#define _FDI_RXA_CTL 0xf000c
8199#define _FDI_RXB_CTL 0xf100c
f0f59a00 8200#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8201#define FDI_RX_ENABLE (1 << 31)
b9055052 8202/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8203#define FDI_FS_ERRC_ENABLE (1 << 27)
8204#define FDI_FE_ERRC_ENABLE (1 << 26)
8205#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8206#define FDI_8BPC (0 << 16)
8207#define FDI_10BPC (1 << 16)
8208#define FDI_6BPC (2 << 16)
8209#define FDI_12BPC (3 << 16)
8210#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8211#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8212#define FDI_RX_PLL_ENABLE (1 << 13)
8213#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8214#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8215#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8216#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8217#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8218#define FDI_PCDCLK (1 << 4)
8db9d77b 8219/* CPT */
5ee8ee86
PZ
8220#define FDI_AUTO_TRAINING (1 << 10)
8221#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8222#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8223#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8224#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8225#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8226
04945641
PZ
8227#define _FDI_RXA_MISC 0xf0010
8228#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8229#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8230#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8231#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8232#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8233#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8234#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8235#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8236#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8237
f0f59a00
VS
8238#define _FDI_RXA_TUSIZE1 0xf0030
8239#define _FDI_RXA_TUSIZE2 0xf0038
8240#define _FDI_RXB_TUSIZE1 0xf1030
8241#define _FDI_RXB_TUSIZE2 0xf1038
8242#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8243#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8244
8245/* FDI_RX interrupt register format */
5ee8ee86
PZ
8246#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8247#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8248#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8249#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8250#define FDI_RX_FS_CODE_ERR (1 << 6)
8251#define FDI_RX_FE_CODE_ERR (1 << 5)
8252#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8253#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8254#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8255#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8256#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8257
f0f59a00
VS
8258#define _FDI_RXA_IIR 0xf0014
8259#define _FDI_RXA_IMR 0xf0018
8260#define _FDI_RXB_IIR 0xf1014
8261#define _FDI_RXB_IMR 0xf1018
8262#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8263#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8264
f0f59a00
VS
8265#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8266#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8267
f0f59a00 8268#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8269#define LVDS_DETECTED (1 << 1)
8270
f0f59a00
VS
8271#define _PCH_DP_B 0xe4100
8272#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8273#define _PCH_DPB_AUX_CH_CTL 0xe4110
8274#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8275#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8276#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8277#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8278#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8279
f0f59a00
VS
8280#define _PCH_DP_C 0xe4200
8281#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8282#define _PCH_DPC_AUX_CH_CTL 0xe4210
8283#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8284#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8285#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8286#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8287#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8288
f0f59a00
VS
8289#define _PCH_DP_D 0xe4300
8290#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8291#define _PCH_DPD_AUX_CH_CTL 0xe4310
8292#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8293#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8294#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8295#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8296#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8297
bdabdb63
VS
8298#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8299#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8300
8db9d77b 8301/* CPT */
086f8e84
VS
8302#define _TRANS_DP_CTL_A 0xe0300
8303#define _TRANS_DP_CTL_B 0xe1300
8304#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8305#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8306#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8307#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8308#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8309#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8310#define TRANS_DP_AUDIO_ONLY (1 << 26)
8311#define TRANS_DP_ENH_FRAMING (1 << 18)
8312#define TRANS_DP_8BPC (0 << 9)
8313#define TRANS_DP_10BPC (1 << 9)
8314#define TRANS_DP_6BPC (2 << 9)
8315#define TRANS_DP_12BPC (3 << 9)
8316#define TRANS_DP_BPC_MASK (3 << 9)
8317#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8318#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8319#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8320#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8321#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8322
8323/* SNB eDP training params */
8324/* SNB A-stepping */
5ee8ee86
PZ
8325#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8326#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8327#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8328#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8329/* SNB B-stepping */
5ee8ee86
PZ
8330#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8331#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8332#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8333#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8334#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8335#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8336
1a2eb460 8337/* IVB */
5ee8ee86
PZ
8338#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8339#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8340#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8341#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8342#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8343#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8344#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8345
8346/* legacy values */
5ee8ee86
PZ
8347#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8348#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8349#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8350#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8351#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8352
5ee8ee86 8353#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8354
f0f59a00 8355#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8356
274008e8
SAK
8357#define RC6_LOCATION _MMIO(0xD40)
8358#define RC6_CTX_IN_DRAM (1 << 0)
8359#define RC6_CTX_BASE _MMIO(0xD48)
8360#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8361#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8362#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8363#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8364#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8365#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8366#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8367#define FORCEWAKE _MMIO(0xA18C)
8368#define FORCEWAKE_VLV _MMIO(0x1300b0)
8369#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8370#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8371#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8372#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8373#define FORCEWAKE_ACK _MMIO(0x130090)
8374#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8375#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8376#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8377#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8378
f0f59a00 8379#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8380#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8381#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8382#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8383#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8384#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8385#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8386#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8387#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8388#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8389#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8390#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8391#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8392#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8393#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8394#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8395#define FORCEWAKE_KERNEL BIT(0)
8396#define FORCEWAKE_USER BIT(1)
8397#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8398#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8399#define ECOBUS _MMIO(0xa180)
5ee8ee86 8400#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8401#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8402#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8403#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8404#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8405
f0f59a00 8406#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8407#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8408#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8409#define GT_FIFO_SBDROPERR (1 << 6)
8410#define GT_FIFO_BLOBDROPERR (1 << 5)
8411#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8412#define GT_FIFO_DROPERR (1 << 3)
8413#define GT_FIFO_OVFERR (1 << 2)
8414#define GT_FIFO_IAWRERR (1 << 1)
8415#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8416
f0f59a00 8417#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8418#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8419#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8420#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8421#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8422
f0f59a00 8423#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8424#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8425#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8426#define EDRAM_ENABLED 0x1
c02e85a0
MK
8427#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8428#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8429#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8430
f0f59a00 8431#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8432# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8433# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8434# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8435# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8436
f0f59a00 8437#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8438# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8439# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8440# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8441# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8442# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8443# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8444
f0f59a00 8445#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8446# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8447
f0f59a00 8448#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8449#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8450#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8451
f0f59a00
VS
8452#define GEN6_RCGCTL1 _MMIO(0x9410)
8453#define GEN6_RCGCTL2 _MMIO(0x9414)
8454#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8455
f0f59a00 8456#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8457#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8458#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8459#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8460
f0f59a00
VS
8461#define GEN6_GFXPAUSE _MMIO(0xA000)
8462#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8463#define GEN6_TURBO_DISABLE (1 << 31)
8464#define GEN6_FREQUENCY(x) ((x) << 25)
8465#define HSW_FREQUENCY(x) ((x) << 24)
8466#define GEN9_FREQUENCY(x) ((x) << 23)
8467#define GEN6_OFFSET(x) ((x) << 19)
8468#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8469#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8470#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8471#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8472#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8473#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8474#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8475#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8476#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8477#define GEN7_RC_CTL_TO_MODE (1 << 28)
8478#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8479#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8480#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8481#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8482#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8483#define GEN6_CAGF_SHIFT 8
f82855d3 8484#define HSW_CAGF_SHIFT 7
de43ae9d 8485#define GEN9_CAGF_SHIFT 23
ccab5c82 8486#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8487#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8488#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8489#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8490#define GEN6_RP_MEDIA_TURBO (1 << 11)
8491#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8492#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8493#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8494#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8495#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8496#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8497#define GEN6_RP_ENABLE (1 << 7)
8498#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8499#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8500#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8501#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8502#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8503#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8504#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8505#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8506#define GEN6_RP_EI_MASK 0xffffff
8507#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8508#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8509#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8510#define GEN6_RP_PREV_UP _MMIO(0xA058)
8511#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8512#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8513#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8514#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8515#define GEN6_RP_UP_EI _MMIO(0xA068)
8516#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8517#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8518#define GEN6_RPDEUHWTC _MMIO(0xA080)
8519#define GEN6_RPDEUC _MMIO(0xA084)
8520#define GEN6_RPDEUCSW _MMIO(0xA088)
8521#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8522#define RC_SW_TARGET_STATE_SHIFT 16
8523#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8524#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8525#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8526#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8527#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8528#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8529#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8530#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8531#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8532#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8533#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8534#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8535#define VLV_RCEDATA _MMIO(0xA0BC)
8536#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8537#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8538#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8539#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8540#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8541#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8542#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8543#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8544#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8545#define GEN9_RENDER_PG_ENABLE (1 << 0)
8546#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8547#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8548#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8549#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8550
f0f59a00 8551#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8552#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8553#define PIXEL_OVERLAP_CNT_SHIFT 30
8554
f0f59a00
VS
8555#define GEN6_PMISR _MMIO(0x44020)
8556#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8557#define GEN6_PMIIR _MMIO(0x44028)
8558#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8559#define GEN6_PM_MBOX_EVENT (1 << 25)
8560#define GEN6_PM_THERMAL_EVENT (1 << 24)
8561#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8562#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8563#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8564#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8565#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8566#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8567 GEN6_PM_RP_UP_THRESHOLD | \
8568 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8569 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8570 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8571
f0f59a00 8572#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8573#define GEN7_GT_SCRATCH_REG_NUM 8
8574
f0f59a00 8575#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8576#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8577#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8578
f0f59a00
VS
8579#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8580#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8581#define VLV_COUNT_RANGE_HIGH (1 << 15)
8582#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8583#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8584#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8585#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8586#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8587#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8588#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8589
f0f59a00
VS
8590#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8591#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8592#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8593#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8594
f0f59a00 8595#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8596#define GEN6_PCODE_READY (1 << 31)
87660502
L
8597#define GEN6_PCODE_ERROR_MASK 0xFF
8598#define GEN6_PCODE_SUCCESS 0x0
8599#define GEN6_PCODE_ILLEGAL_CMD 0x1
8600#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8601#define GEN6_PCODE_TIMEOUT 0x3
8602#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8603#define GEN7_PCODE_TIMEOUT 0x2
8604#define GEN7_PCODE_ILLEGAL_DATA 0x3
8605#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8606#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8607#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8608#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8609#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8610#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8611#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8612#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8613#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8614#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8615#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8616#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8617#define SKL_PCODE_CDCLK_CONTROL 0x7
8618#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8619#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8620#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8621#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8622#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8623#define GEN6_PCODE_READ_D_COMP 0x10
8624#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8625#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8626#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8627 /* See also IPS_CTL */
8628#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8629#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8630#define GEN9_PCODE_SAGV_CONTROL 0x21
8631#define GEN9_SAGV_DISABLE 0x0
8632#define GEN9_SAGV_IS_DISABLED 0x1
8633#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8634#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8635#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8636#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8637#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8638
f0f59a00 8639#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8640#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8641#define GEN6_RCn_MASK 7
8642#define GEN6_RC0 0
8643#define GEN6_RC3 2
8644#define GEN6_RC6 3
8645#define GEN6_RC7 4
8646
f0f59a00 8647#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8648#define GEN8_LSLICESTAT_MASK 0x7
8649
f0f59a00
VS
8650#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8651#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8652#define CHV_SS_PG_ENABLE (1 << 1)
8653#define CHV_EU08_PG_ENABLE (1 << 9)
8654#define CHV_EU19_PG_ENABLE (1 << 17)
8655#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8656
f0f59a00
VS
8657#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8658#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8659#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8660
5ee8ee86 8661#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8662#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8663 ((slice) % 3) * 0x4)
7f992aba 8664#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8665#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8666#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8667
5ee8ee86 8668#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8669#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8670 ((slice) % 3) * 0x8)
5ee8ee86 8671#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8672#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8673 ((slice) % 3) * 0x8)
7f992aba
JM
8674#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8675#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8676#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8677#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8678#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8679#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8680#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8681#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8682
f0f59a00 8683#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8684#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8685#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8686#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8687#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8688
5bcebe76
OM
8689#define GEN8_GARBCNTL _MMIO(0xB004)
8690#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8691#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8692#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8693#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8694
8695#define GEN11_GLBLINVL _MMIO(0xB404)
8696#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8697#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8698
d65dc3e4
OM
8699#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8700#define DFR_DISABLE (1 << 9)
8701
f4a35714
OM
8702#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8703#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8704#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8705#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8706
6b967dc3
OM
8707#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8708#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8709#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8710
908ae051
OM
8711#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8712#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8713
f57f9371
OM
8714#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8715
e3689190 8716/* IVYBRIDGE DPF */
f0f59a00 8717#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8718#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8719#define GEN7_PARITY_ERROR_VALID (1 << 13)
8720#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8721#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8722#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8723 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8724#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8725 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8726#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8727 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8728#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8729
f0f59a00 8730#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8731#define GEN7_L3LOG_SIZE 0x80
8732
f0f59a00
VS
8733#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8734#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8735#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8736#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8737#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8738#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8739
f0f59a00 8740#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8741#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8742#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8743
f0f59a00 8744#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8745#define FLOW_CONTROL_ENABLE (1 << 15)
8746#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8747#define STALL_DOP_GATING_DISABLE (1 << 5)
8748#define THROTTLE_12_5 (7 << 2)
8749#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8750
f0f59a00
VS
8751#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8752#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8753#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8754#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8755#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8756
f0f59a00 8757#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8758#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8759
f0f59a00 8760#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8761#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8762
f0f59a00 8763#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8764#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8765#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8766#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8767#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8768#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8769
f0f59a00 8770#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8771#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8772#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8773#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8774
c46f111f 8775/* Audio */
f0f59a00 8776#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8777#define INTEL_AUDIO_DEVCL 0x808629FB
8778#define INTEL_AUDIO_DEVBLC 0x80862801
8779#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8780
f0f59a00 8781#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8782#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8783#define G4X_ELDV_DEVCTG (1 << 14)
8784#define G4X_ELD_ADDR_MASK (0xf << 5)
8785#define G4X_ELD_ACK (1 << 4)
f0f59a00 8786#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8787
c46f111f
JN
8788#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8789#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8790#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8791 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8792#define _IBX_AUD_CNTL_ST_A 0xE20B4
8793#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8794#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8795 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8796#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8797#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8798#define IBX_ELD_ACK (1 << 4)
f0f59a00 8799#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8800#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8801#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8802
c46f111f
JN
8803#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8804#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8805#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8806#define _CPT_AUD_CNTL_ST_A 0xE50B4
8807#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8808#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8809#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8810
c46f111f
JN
8811#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8812#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8813#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8814#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8815#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8816#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8817#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8818
ae662d31
EA
8819/* These are the 4 32-bit write offset registers for each stream
8820 * output buffer. It determines the offset from the
8821 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8822 */
f0f59a00 8823#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8824
c46f111f
JN
8825#define _IBX_AUD_CONFIG_A 0xe2000
8826#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8827#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8828#define _CPT_AUD_CONFIG_A 0xe5000
8829#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8830#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8831#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8832#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8833#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8834
b6daa025
WF
8835#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8836#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8837#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8838#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8839#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8840#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8841#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8842#define AUD_CONFIG_N(n) \
8843 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8844 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8845#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8846#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8847#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8848#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8849#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8850#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8851#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8852#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8853#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8854#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8855#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8856#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8857#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8858
9a78b6cc 8859/* HSW Audio */
c46f111f
JN
8860#define _HSW_AUD_CONFIG_A 0x65000
8861#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8862#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8863
8864#define _HSW_AUD_MISC_CTRL_A 0x65010
8865#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8866#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8867
6014ac12
LY
8868#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8869#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8870#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8871#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8872#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8873#define AUD_CONFIG_M_MASK 0xfffff
8874
c46f111f
JN
8875#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8876#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8877#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8878
8879/* Audio Digital Converter */
c46f111f
JN
8880#define _HSW_AUD_DIG_CNVT_1 0x65080
8881#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8882#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8883#define DIP_PORT_SEL_MASK 0x3
8884
8885#define _HSW_AUD_EDID_DATA_A 0x65050
8886#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8887#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8888
f0f59a00
VS
8889#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8890#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8891#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8892#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8893#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8894#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8895
f0f59a00 8896#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8897#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8898
9c3a16c8 8899/*
75e39688
ID
8900 * HSW - ICL power wells
8901 *
8902 * Platforms have up to 3 power well control register sets, each set
8903 * controlling up to 16 power wells via a request/status HW flag tuple:
8904 * - main (HSW_PWR_WELL_CTL[1-4])
8905 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8906 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8907 * Each control register set consists of up to 4 registers used by different
8908 * sources that can request a power well to be enabled:
8909 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8910 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8911 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8912 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 8913 */
75e39688
ID
8914#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8915#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8916#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8917#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8918#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8919#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
8920
8921/* HSW/BDW power well */
8922#define HSW_PW_CTL_IDX_GLOBAL 15
8923
8924/* SKL/BXT/GLK/CNL power wells */
8925#define SKL_PW_CTL_IDX_PW_2 15
8926#define SKL_PW_CTL_IDX_PW_1 14
8927#define CNL_PW_CTL_IDX_AUX_F 12
8928#define CNL_PW_CTL_IDX_AUX_D 11
8929#define GLK_PW_CTL_IDX_AUX_C 10
8930#define GLK_PW_CTL_IDX_AUX_B 9
8931#define GLK_PW_CTL_IDX_AUX_A 8
8932#define CNL_PW_CTL_IDX_DDI_F 6
8933#define SKL_PW_CTL_IDX_DDI_D 4
8934#define SKL_PW_CTL_IDX_DDI_C 3
8935#define SKL_PW_CTL_IDX_DDI_B 2
8936#define SKL_PW_CTL_IDX_DDI_A_E 1
8937#define GLK_PW_CTL_IDX_DDI_A 1
8938#define SKL_PW_CTL_IDX_MISC_IO 0
8939
8940/* ICL - power wells */
8941#define ICL_PW_CTL_IDX_PW_4 3
8942#define ICL_PW_CTL_IDX_PW_3 2
8943#define ICL_PW_CTL_IDX_PW_2 1
8944#define ICL_PW_CTL_IDX_PW_1 0
8945
8946#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
8947#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
8948#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
8949#define ICL_PW_CTL_IDX_AUX_TBT4 11
8950#define ICL_PW_CTL_IDX_AUX_TBT3 10
8951#define ICL_PW_CTL_IDX_AUX_TBT2 9
8952#define ICL_PW_CTL_IDX_AUX_TBT1 8
8953#define ICL_PW_CTL_IDX_AUX_F 5
8954#define ICL_PW_CTL_IDX_AUX_E 4
8955#define ICL_PW_CTL_IDX_AUX_D 3
8956#define ICL_PW_CTL_IDX_AUX_C 2
8957#define ICL_PW_CTL_IDX_AUX_B 1
8958#define ICL_PW_CTL_IDX_AUX_A 0
8959
8960#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
8961#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
8962#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
8963#define ICL_PW_CTL_IDX_DDI_F 5
8964#define ICL_PW_CTL_IDX_DDI_E 4
8965#define ICL_PW_CTL_IDX_DDI_D 3
8966#define ICL_PW_CTL_IDX_DDI_C 2
8967#define ICL_PW_CTL_IDX_DDI_B 1
8968#define ICL_PW_CTL_IDX_DDI_A 0
8969
8970/* HSW - power well misc debug registers */
f0f59a00 8971#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8972#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8973#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8974#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8975#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8976
94dd5138 8977/* SKL Fuse Status */
b2891eb2
ID
8978enum skl_power_gate {
8979 SKL_PG0,
8980 SKL_PG1,
8981 SKL_PG2,
1a260e11
ID
8982 ICL_PG3,
8983 ICL_PG4,
b2891eb2
ID
8984};
8985
f0f59a00 8986#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8987#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
8988/*
8989 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8990 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
8991 */
8992#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
8993 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
8994/*
8995 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
8996 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
8997 */
8998#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
8999 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9000#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9001
75e39688 9002#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9003#define _CNL_AUX_ANAOVRD1_B 0x162250
9004#define _CNL_AUX_ANAOVRD1_C 0x162210
9005#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9006#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9007#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9008 _CNL_AUX_ANAOVRD1_B, \
9009 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9010 _CNL_AUX_ANAOVRD1_D, \
9011 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9012#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9013#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9014
ffd7e32d
LDM
9015#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9016#define _ICL_AUX_ANAOVRD1_A 0x162398
9017#define _ICL_AUX_ANAOVRD1_B 0x6C398
9018#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9019 _ICL_AUX_ANAOVRD1_A, \
9020 _ICL_AUX_ANAOVRD1_B))
9021#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9022#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9023
ee5e5e7a 9024/* HDCP Key Registers */
2834d9df 9025#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9026#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9027#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9028#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9029#define HDCP_KEY_STATUS _MMIO(0x66c04)
9030#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9031#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9032#define HDCP_FUSE_DONE BIT(5)
9033#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9034#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9035#define HDCP_AKSV_LO _MMIO(0x66c10)
9036#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9037
9038/* HDCP Repeater Registers */
2834d9df
R
9039#define HDCP_REP_CTL _MMIO(0x66d00)
9040#define HDCP_DDIB_REP_PRESENT BIT(30)
9041#define HDCP_DDIA_REP_PRESENT BIT(29)
9042#define HDCP_DDIC_REP_PRESENT BIT(28)
9043#define HDCP_DDID_REP_PRESENT BIT(27)
9044#define HDCP_DDIF_REP_PRESENT BIT(26)
9045#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9046#define HDCP_DDIB_SHA1_M0 (1 << 20)
9047#define HDCP_DDIA_SHA1_M0 (2 << 20)
9048#define HDCP_DDIC_SHA1_M0 (3 << 20)
9049#define HDCP_DDID_SHA1_M0 (4 << 20)
9050#define HDCP_DDIF_SHA1_M0 (5 << 20)
9051#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9052#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9053#define HDCP_SHA1_READY BIT(17)
9054#define HDCP_SHA1_COMPLETE BIT(18)
9055#define HDCP_SHA1_V_MATCH BIT(19)
9056#define HDCP_SHA1_TEXT_32 (1 << 1)
9057#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9058#define HDCP_SHA1_TEXT_24 (4 << 1)
9059#define HDCP_SHA1_TEXT_16 (5 << 1)
9060#define HDCP_SHA1_TEXT_8 (6 << 1)
9061#define HDCP_SHA1_TEXT_0 (7 << 1)
9062#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9063#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9064#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9065#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9066#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9067#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9068#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9069
9070/* HDCP Auth Registers */
9071#define _PORTA_HDCP_AUTHENC 0x66800
9072#define _PORTB_HDCP_AUTHENC 0x66500
9073#define _PORTC_HDCP_AUTHENC 0x66600
9074#define _PORTD_HDCP_AUTHENC 0x66700
9075#define _PORTE_HDCP_AUTHENC 0x66A00
9076#define _PORTF_HDCP_AUTHENC 0x66900
9077#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9078 _PORTA_HDCP_AUTHENC, \
9079 _PORTB_HDCP_AUTHENC, \
9080 _PORTC_HDCP_AUTHENC, \
9081 _PORTD_HDCP_AUTHENC, \
9082 _PORTE_HDCP_AUTHENC, \
9e8789ec 9083 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9084#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9085#define HDCP_CONF_CAPTURE_AN BIT(0)
9086#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9087#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9088#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9089#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9090#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9091#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9092#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9093#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9094#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9095#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9096#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9097#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9098#define HDCP_STATUS_AUTH BIT(21)
9099#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9100#define HDCP_STATUS_RI_MATCH BIT(19)
9101#define HDCP_STATUS_R0_READY BIT(18)
9102#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9103#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9104#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9105
3ab0a6ed
R
9106/* HDCP2.2 Registers */
9107#define _PORTA_HDCP2_BASE 0x66800
9108#define _PORTB_HDCP2_BASE 0x66500
9109#define _PORTC_HDCP2_BASE 0x66600
9110#define _PORTD_HDCP2_BASE 0x66700
9111#define _PORTE_HDCP2_BASE 0x66A00
9112#define _PORTF_HDCP2_BASE 0x66900
9113#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9114 _PORTA_HDCP2_BASE, \
9115 _PORTB_HDCP2_BASE, \
9116 _PORTC_HDCP2_BASE, \
9117 _PORTD_HDCP2_BASE, \
9118 _PORTE_HDCP2_BASE, \
9119 _PORTF_HDCP2_BASE) + (x))
9120
9121#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9122#define AUTH_LINK_AUTHENTICATED BIT(31)
9123#define AUTH_LINK_TYPE BIT(30)
9124#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9125#define AUTH_CLR_KEYS BIT(18)
9126
9127#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9128#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9129
9130#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9131#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9132#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9133#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9134#define LINK_TYPE_STATUS BIT(22)
9135#define LINK_AUTH_STATUS BIT(21)
9136#define LINK_ENCRYPTION_STATUS BIT(20)
9137
e7e104c3 9138/* Per-pipe DDI Function Control */
086f8e84
VS
9139#define _TRANS_DDI_FUNC_CTL_A 0x60400
9140#define _TRANS_DDI_FUNC_CTL_B 0x61400
9141#define _TRANS_DDI_FUNC_CTL_C 0x62400
9142#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9143#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9144#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9145#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9146
5ee8ee86 9147#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9148/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9149#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9150#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9151#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9152#define TRANS_DDI_PORT_NONE (0 << 28)
9153#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9154#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9155#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9156#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9157#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9158#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9159#define TRANS_DDI_BPC_MASK (7 << 20)
9160#define TRANS_DDI_BPC_8 (0 << 20)
9161#define TRANS_DDI_BPC_10 (1 << 20)
9162#define TRANS_DDI_BPC_6 (2 << 20)
9163#define TRANS_DDI_BPC_12 (3 << 20)
9164#define TRANS_DDI_PVSYNC (1 << 17)
9165#define TRANS_DDI_PHSYNC (1 << 16)
9166#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9167#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9168#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9169#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9170#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9171#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9172#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9173#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9174#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9175#define TRANS_DDI_BFI_ENABLE (1 << 4)
9176#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9177#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9178#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9179 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9180 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9181
49edbd49
MC
9182#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9183#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9184#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9185#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9186#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9187#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9188#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9189 _TRANS_DDI_FUNC_CTL2_A)
9190#define PORT_SYNC_MODE_ENABLE (1 << 4)
9191#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9192#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9193#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9194
0e87f667 9195/* DisplayPort Transport Control */
086f8e84
VS
9196#define _DP_TP_CTL_A 0x64040
9197#define _DP_TP_CTL_B 0x64140
f0f59a00 9198#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
9199#define DP_TP_CTL_ENABLE (1 << 31)
9200#define DP_TP_CTL_MODE_SST (0 << 27)
9201#define DP_TP_CTL_MODE_MST (1 << 27)
9202#define DP_TP_CTL_FORCE_ACT (1 << 25)
9203#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9204#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9205#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9206#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9207#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9208#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9209#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9210#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9211#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9212#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9213
e411b2c1 9214/* DisplayPort Transport Status */
086f8e84
VS
9215#define _DP_TP_STATUS_A 0x64044
9216#define _DP_TP_STATUS_B 0x64144
f0f59a00 9217#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
9218#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9219#define DP_TP_STATUS_ACT_SENT (1 << 24)
9220#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9221#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9222#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9223#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9224#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9225
03f896a1 9226/* DDI Buffer Control */
086f8e84
VS
9227#define _DDI_BUF_CTL_A 0x64000
9228#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9229#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9230#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9231#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9232#define DDI_BUF_EMP_MASK (0xf << 24)
9233#define DDI_BUF_PORT_REVERSAL (1 << 16)
9234#define DDI_BUF_IS_IDLE (1 << 7)
9235#define DDI_A_4_LANES (1 << 4)
17aa6be9 9236#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9237#define DDI_PORT_WIDTH_MASK (7 << 1)
9238#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9239#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9240
bb879a44 9241/* DDI Buffer Translations */
086f8e84
VS
9242#define _DDI_BUF_TRANS_A 0x64E00
9243#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9244#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9245#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9246#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9247
7501a4d8
ED
9248/* Sideband Interface (SBI) is programmed indirectly, via
9249 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9250 * which contains the payload */
f0f59a00
VS
9251#define SBI_ADDR _MMIO(0xC6000)
9252#define SBI_DATA _MMIO(0xC6004)
9253#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9254#define SBI_CTL_DEST_ICLK (0x0 << 16)
9255#define SBI_CTL_DEST_MPHY (0x1 << 16)
9256#define SBI_CTL_OP_IORD (0x2 << 8)
9257#define SBI_CTL_OP_IOWR (0x3 << 8)
9258#define SBI_CTL_OP_CRRD (0x6 << 8)
9259#define SBI_CTL_OP_CRWR (0x7 << 8)
9260#define SBI_RESPONSE_FAIL (0x1 << 1)
9261#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9262#define SBI_BUSY (0x1 << 0)
9263#define SBI_READY (0x0 << 0)
52f025ef 9264
ccf1c867 9265/* SBI offsets */
f7be2c21 9266#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9267#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9268#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9269#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9270#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9271#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9272#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9273#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9274#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9275#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9276#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9277#define SBI_SSCCTL 0x020c
ccf1c867 9278#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9279#define SBI_SSCCTL_PATHALT (1 << 3)
9280#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9281#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9282#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9283#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9284#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9285#define SBI_DBUFF0 0x2a00
2fa86a1f 9286#define SBI_GEN0 0x1f00
5ee8ee86 9287#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9288
52f025ef 9289/* LPT PIXCLK_GATE */
f0f59a00 9290#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9291#define PIXCLK_GATE_UNGATE (1 << 0)
9292#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9293
e93ea06a 9294/* SPLL */
f0f59a00 9295#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9296#define SPLL_PLL_ENABLE (1 << 31)
9297#define SPLL_PLL_SSC (1 << 28)
9298#define SPLL_PLL_NON_SSC (2 << 28)
9299#define SPLL_PLL_LCPLL (3 << 28)
9300#define SPLL_PLL_REF_MASK (3 << 28)
9301#define SPLL_PLL_FREQ_810MHz (0 << 26)
9302#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9303#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9304#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9305
4dffc404 9306/* WRPLL */
086f8e84
VS
9307#define _WRPLL_CTL1 0x46040
9308#define _WRPLL_CTL2 0x46060
f0f59a00 9309#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9310#define WRPLL_PLL_ENABLE (1 << 31)
9311#define WRPLL_PLL_SSC (1 << 28)
9312#define WRPLL_PLL_NON_SSC (2 << 28)
9313#define WRPLL_PLL_LCPLL (3 << 28)
9314#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9315/* WRPLL divider programming */
5ee8ee86 9316#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9317#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9318#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9319#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9320#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9321#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9322#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9323#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9324
fec9181c 9325/* Port clock selection */
086f8e84
VS
9326#define _PORT_CLK_SEL_A 0x46100
9327#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9328#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9329#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9330#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9331#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9332#define PORT_CLK_SEL_SPLL (3 << 29)
9333#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9334#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9335#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9336#define PORT_CLK_SEL_NONE (7 << 29)
9337#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9338
78b60ce7
PZ
9339/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9340#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9341#define DDI_CLK_SEL_NONE (0x0 << 28)
9342#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9343#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9344#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9345#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9346#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9347#define DDI_CLK_SEL_MASK (0xF << 28)
9348
bb523fc0 9349/* Transcoder clock selection */
086f8e84
VS
9350#define _TRANS_CLK_SEL_A 0x46140
9351#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9352#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9353/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9354#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9355#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9356
7f1052a8
VS
9357#define CDCLK_FREQ _MMIO(0x46200)
9358
086f8e84
VS
9359#define _TRANSA_MSA_MISC 0x60410
9360#define _TRANSB_MSA_MISC 0x61410
9361#define _TRANSC_MSA_MISC 0x62410
9362#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9363#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9364
5ee8ee86 9365#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9366#define TRANS_MSA_SAMPLING_444 (2 << 1)
9367#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9368#define TRANS_MSA_6_BPC (0 << 5)
9369#define TRANS_MSA_8_BPC (1 << 5)
9370#define TRANS_MSA_10_BPC (2 << 5)
9371#define TRANS_MSA_12_BPC (3 << 5)
9372#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9373#define TRANS_MSA_CEA_RANGE (1 << 3)
dae84799 9374
90e8d31c 9375/* LCPLL Control */
f0f59a00 9376#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9377#define LCPLL_PLL_DISABLE (1 << 31)
9378#define LCPLL_PLL_LOCK (1 << 30)
9379#define LCPLL_CLK_FREQ_MASK (3 << 26)
9380#define LCPLL_CLK_FREQ_450 (0 << 26)
9381#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9382#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9383#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9384#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9385#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9386#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9387#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9388#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9389#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9390
326ac39b
S
9391/*
9392 * SKL Clocks
9393 */
9394
9395/* CDCLK_CTL */
f0f59a00 9396#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9397#define CDCLK_FREQ_SEL_MASK (3 << 26)
9398#define CDCLK_FREQ_450_432 (0 << 26)
9399#define CDCLK_FREQ_540 (1 << 26)
9400#define CDCLK_FREQ_337_308 (2 << 26)
9401#define CDCLK_FREQ_675_617 (3 << 26)
9402#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9403#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9404#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9405#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9406#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9407#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9408#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9409#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9410#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9411#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9412#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9413
326ac39b 9414/* LCPLL_CTL */
f0f59a00
VS
9415#define LCPLL1_CTL _MMIO(0x46010)
9416#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9417#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9418
9419/* DPLL control1 */
f0f59a00 9420#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9421#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9422#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9423#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9424#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9425#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9426#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9427#define DPLL_CTRL1_LINK_RATE_2700 0
9428#define DPLL_CTRL1_LINK_RATE_1350 1
9429#define DPLL_CTRL1_LINK_RATE_810 2
9430#define DPLL_CTRL1_LINK_RATE_1620 3
9431#define DPLL_CTRL1_LINK_RATE_1080 4
9432#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9433
9434/* DPLL control2 */
f0f59a00 9435#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9436#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9437#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9438#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9439#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9440#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9441
9442/* DPLL Status */
f0f59a00 9443#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9444#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9445
9446/* DPLL cfg */
086f8e84
VS
9447#define _DPLL1_CFGCR1 0x6C040
9448#define _DPLL2_CFGCR1 0x6C048
9449#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9450#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9451#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9452#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9453#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9454
086f8e84
VS
9455#define _DPLL1_CFGCR2 0x6C044
9456#define _DPLL2_CFGCR2 0x6C04C
9457#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9458#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9459#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9460#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9461#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9462#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9463#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9464#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9465#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9466#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9467#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9468#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9469#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9470#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9471#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9472#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9473#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9474
da3b891b 9475#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9476#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9477
555e38d2
RV
9478/*
9479 * CNL Clocks
9480 */
9481#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9482#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9483#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9484 (port) + 10))
bb1c7edc
MK
9485#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9486#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9487 21 : (tc_port) + 12))
376faf8a 9488#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9489 (port) * 2)
376faf8a
RV
9490#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9491#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9492
a927c927
RV
9493/* CNL PLL */
9494#define DPLL0_ENABLE 0x46010
9495#define DPLL1_ENABLE 0x46014
9496#define PLL_ENABLE (1 << 31)
9497#define PLL_LOCK (1 << 30)
9498#define PLL_POWER_ENABLE (1 << 27)
9499#define PLL_POWER_STATE (1 << 26)
9500#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9501
1fa11ee2
PZ
9502#define TBT_PLL_ENABLE _MMIO(0x46020)
9503
78b60ce7
PZ
9504#define _MG_PLL1_ENABLE 0x46030
9505#define _MG_PLL2_ENABLE 0x46034
9506#define _MG_PLL3_ENABLE 0x46038
9507#define _MG_PLL4_ENABLE 0x4603C
9508/* Bits are the same as DPLL0_ENABLE */
9509#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9510 _MG_PLL2_ENABLE)
9511
9512#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9513#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9514#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9515#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9516#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9517#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
78b60ce7
PZ
9518#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9519 _MG_REFCLKIN_CTL_PORT1, \
9520 _MG_REFCLKIN_CTL_PORT2)
9521
9522#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9523#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9524#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9525#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9526#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9527#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9528#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9529#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
78b60ce7
PZ
9530#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9531 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9532 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9533
9534#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9535#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9536#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9537#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9538#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9539#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9540#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9541#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9542#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9543#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9544#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9545#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9546#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9547#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9548#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9549#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
78b60ce7
PZ
9550#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9551 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9552 _MG_CLKTOP2_HSCLKCTL_PORT2)
9553
9554#define _MG_PLL_DIV0_PORT1 0x168A00
9555#define _MG_PLL_DIV0_PORT2 0x169A00
9556#define _MG_PLL_DIV0_PORT3 0x16AA00
9557#define _MG_PLL_DIV0_PORT4 0x16BA00
9558#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9559#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9560#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9561#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9562#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7
PZ
9563#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9564#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9565 _MG_PLL_DIV0_PORT2)
9566
9567#define _MG_PLL_DIV1_PORT1 0x168A04
9568#define _MG_PLL_DIV1_PORT2 0x169A04
9569#define _MG_PLL_DIV1_PORT3 0x16AA04
9570#define _MG_PLL_DIV1_PORT4 0x16BA04
9571#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9572#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9573#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9574#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9575#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9576#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9577#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7
PZ
9578#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9579#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9580 _MG_PLL_DIV1_PORT2)
9581
9582#define _MG_PLL_LF_PORT1 0x168A08
9583#define _MG_PLL_LF_PORT2 0x169A08
9584#define _MG_PLL_LF_PORT3 0x16AA08
9585#define _MG_PLL_LF_PORT4 0x16BA08
9586#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9587#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9588#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9589#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9590#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9591#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9592#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9593 _MG_PLL_LF_PORT2)
9594
9595#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9596#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9597#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9598#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9599#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9600#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9601#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9602#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9603#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9604#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9605#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9606 _MG_PLL_FRAC_LOCK_PORT1, \
9607 _MG_PLL_FRAC_LOCK_PORT2)
9608
9609#define _MG_PLL_SSC_PORT1 0x168A10
9610#define _MG_PLL_SSC_PORT2 0x169A10
9611#define _MG_PLL_SSC_PORT3 0x16AA10
9612#define _MG_PLL_SSC_PORT4 0x16BA10
9613#define MG_PLL_SSC_EN (1 << 28)
9614#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9615#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9616#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9617#define MG_PLL_SSC_FLLEN (1 << 9)
9618#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9619#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9620 _MG_PLL_SSC_PORT2)
9621
9622#define _MG_PLL_BIAS_PORT1 0x168A14
9623#define _MG_PLL_BIAS_PORT2 0x169A14
9624#define _MG_PLL_BIAS_PORT3 0x16AA14
9625#define _MG_PLL_BIAS_PORT4 0x16BA14
9626#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9627#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9628#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9629#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9630#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9631#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9632#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9633#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9634#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9635#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9636#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9637#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9638#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
78b60ce7
PZ
9639#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9640 _MG_PLL_BIAS_PORT2)
9641
9642#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9643#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9644#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9645#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9646#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9647#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9648#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9649#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9650#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9651#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9652 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9653 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9654
a927c927
RV
9655#define _CNL_DPLL0_CFGCR0 0x6C000
9656#define _CNL_DPLL1_CFGCR0 0x6C080
9657#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9658#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9659#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9660#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9661#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9662#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9663#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9664#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9665#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9666#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9667#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9668#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9669#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9670#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9671#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9672#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9673#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9674
9675#define _CNL_DPLL0_CFGCR1 0x6C004
9676#define _CNL_DPLL1_CFGCR1 0x6C084
9677#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9678#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9679#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9680#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9681#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9682#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9683#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9684#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9685#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9686#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9687#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9688#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9689#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9690#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9691#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9692#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9693#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9694#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9695#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9696#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9697#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9698
78b60ce7
PZ
9699#define _ICL_DPLL0_CFGCR0 0x164000
9700#define _ICL_DPLL1_CFGCR0 0x164080
9701#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9702 _ICL_DPLL1_CFGCR0)
9703
9704#define _ICL_DPLL0_CFGCR1 0x164004
9705#define _ICL_DPLL1_CFGCR1 0x164084
9706#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9707 _ICL_DPLL1_CFGCR1)
9708
f8437dd1 9709/* BXT display engine PLL */
f0f59a00 9710#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9711#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9712#define BXT_DE_PLL_RATIO_MASK 0xff
9713
f0f59a00 9714#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9715#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9716#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9717#define CNL_CDCLK_PLL_RATIO(x) (x)
9718#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9719
664326f8 9720/* GEN9 DC */
f0f59a00 9721#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9722#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9723#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9724#define DC_STATE_EN_DC9 (1 << 3)
9725#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9726#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9727
f0f59a00 9728#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9729#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9730#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9731
cbfa59d4
MK
9732#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9733#define BXT_REQ_DATA_MASK 0x3F
9734#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9735#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9736#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9737
9738#define BXT_D_CR_DRP0_DUNIT8 0x1000
9739#define BXT_D_CR_DRP0_DUNIT9 0x1200
9740#define BXT_D_CR_DRP0_DUNIT_START 8
9741#define BXT_D_CR_DRP0_DUNIT_END 11
9742#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9743 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9744 BXT_D_CR_DRP0_DUNIT9))
9745#define BXT_DRAM_RANK_MASK 0x3
9746#define BXT_DRAM_RANK_SINGLE 0x1
9747#define BXT_DRAM_RANK_DUAL 0x3
9748#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9749#define BXT_DRAM_WIDTH_SHIFT 4
9750#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9751#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9752#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9753#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9754#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9755#define BXT_DRAM_SIZE_SHIFT 6
9756#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9757#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9758#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9759#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9760#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9761
5771caf8
MK
9762#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9763#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9764#define SKL_REQ_DATA_MASK (0xF << 0)
9765
9766#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9767#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9768#define SKL_DRAM_S_SHIFT 16
9769#define SKL_DRAM_SIZE_MASK 0x3F
9770#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9771#define SKL_DRAM_WIDTH_SHIFT 8
9772#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9773#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9774#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9775#define SKL_DRAM_RANK_MASK (0x1 << 10)
9776#define SKL_DRAM_RANK_SHIFT 10
9777#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9778#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9779
9ccd5aeb
PZ
9780/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9781 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9782#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9783#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9784#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9785#define D_COMP_COMP_FORCE (1 << 8)
9786#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9787
69e94b7e 9788/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9789#define _PIPE_WM_LINETIME_A 0x45270
9790#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9791#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9792#define PIPE_WM_LINETIME_MASK (0x1ff)
9793#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9794#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9795#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9796
9797/* SFUSE_STRAP */
f0f59a00 9798#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9799#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9800#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9801#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9802#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9803#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9804#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9805#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9806#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9807
f0f59a00 9808#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9809#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9810
f0f59a00 9811#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9812#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9813#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9814#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9815
86d3efce
VS
9816/* pipe CSC */
9817#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9818#define _PIPE_A_CSC_COEFF_BY 0x49014
9819#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9820#define _PIPE_A_CSC_COEFF_BU 0x4901c
9821#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9822#define _PIPE_A_CSC_COEFF_BV 0x49024
9823#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9824#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9825#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9826#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9827#define _PIPE_A_CSC_PREOFF_HI 0x49030
9828#define _PIPE_A_CSC_PREOFF_ME 0x49034
9829#define _PIPE_A_CSC_PREOFF_LO 0x49038
9830#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9831#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9832#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9833
9834#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9835#define _PIPE_B_CSC_COEFF_BY 0x49114
9836#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9837#define _PIPE_B_CSC_COEFF_BU 0x4911c
9838#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9839#define _PIPE_B_CSC_COEFF_BV 0x49124
9840#define _PIPE_B_CSC_MODE 0x49128
9841#define _PIPE_B_CSC_PREOFF_HI 0x49130
9842#define _PIPE_B_CSC_PREOFF_ME 0x49134
9843#define _PIPE_B_CSC_PREOFF_LO 0x49138
9844#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9845#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9846#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9847
f0f59a00
VS
9848#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9849#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9850#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9851#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9852#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9853#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9854#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9855#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9856#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9857#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9858#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9859#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9860#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9861
82cf435b
LL
9862/* pipe degamma/gamma LUTs on IVB+ */
9863#define _PAL_PREC_INDEX_A 0x4A400
9864#define _PAL_PREC_INDEX_B 0x4AC00
9865#define _PAL_PREC_INDEX_C 0x4B400
9866#define PAL_PREC_10_12_BIT (0 << 31)
9867#define PAL_PREC_SPLIT_MODE (1 << 31)
9868#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9869#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9870#define _PAL_PREC_DATA_A 0x4A404
9871#define _PAL_PREC_DATA_B 0x4AC04
9872#define _PAL_PREC_DATA_C 0x4B404
9873#define _PAL_PREC_GC_MAX_A 0x4A410
9874#define _PAL_PREC_GC_MAX_B 0x4AC10
9875#define _PAL_PREC_GC_MAX_C 0x4B410
9876#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9877#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9878#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9879#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9880#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9881#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9882
9883#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9884#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9885#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9886#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9887
9751bafc
ACO
9888#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9889#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9890#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9891#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9892#define _PRE_CSC_GAMC_DATA_A 0x4A488
9893#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9894#define _PRE_CSC_GAMC_DATA_C 0x4B488
9895
9896#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9897#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9898
29dc3739
LL
9899/* pipe CSC & degamma/gamma LUTs on CHV */
9900#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9901#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9902#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9903#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9904#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9905#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9906#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9907#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9908#define CGM_PIPE_MODE_GAMMA (1 << 2)
9909#define CGM_PIPE_MODE_CSC (1 << 1)
9910#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9911
9912#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9913#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9914#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9915#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9916#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9917#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9918#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9919#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9920
9921#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9922#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9923#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9924#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9925#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9926#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9927#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9928#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9929
e7d7cad0
JN
9930/* MIPI DSI registers */
9931
0ad4dc88 9932#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9933#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9934
292272ee
MC
9935/* Gen11 DSI */
9936#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
9937 dsi0, dsi1)
9938
bcc65700
D
9939#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9940#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9941#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9942#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9943
27efd256
MC
9944#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
9945#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
9946#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9947 _ICL_DSI_ESC_CLK_DIV0, \
9948 _ICL_DSI_ESC_CLK_DIV1)
9949#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
9950#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
9951#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
9952 _ICL_DPHY_ESC_CLK_DIV0, \
9953 _ICL_DPHY_ESC_CLK_DIV1)
9954#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
9955#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
9956#define ICL_ESC_CLK_DIV_MASK 0x1ff
9957#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 9958#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 9959
aec0246f
US
9960/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9961#define GEN4_TIMESTAMP _MMIO(0x2358)
9962#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9963#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9964
dab91783
LL
9965#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9966#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9967#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9968#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9969#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9970
aec0246f
US
9971#define _PIPE_FRMTMSTMP_A 0x70048
9972#define PIPE_FRMTMSTMP(pipe) \
9973 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9974
11b8e4f5
SS
9975/* BXT MIPI clock controls */
9976#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9977
f0f59a00 9978#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9979#define BXT_MIPI1_DIV_SHIFT 26
9980#define BXT_MIPI2_DIV_SHIFT 10
9981#define BXT_MIPI_DIV_SHIFT(port) \
9982 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9983 BXT_MIPI2_DIV_SHIFT)
782d25ca 9984
11b8e4f5 9985/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9986#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9987#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9988#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9989 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9990 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9991#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9992#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9993#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9994 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9995 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9996#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9997 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9998/* RX upper control divider to select actual RX clock output from 8x */
9999#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10000#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10001#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10002 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10003 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10004#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10005#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10006#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10007 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10008 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10009#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10010 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10011/* 8/3X divider to select the actual 8/3X clock output from 8x */
10012#define BXT_MIPI1_8X_BY3_SHIFT 19
10013#define BXT_MIPI2_8X_BY3_SHIFT 3
10014#define BXT_MIPI_8X_BY3_SHIFT(port) \
10015 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10016 BXT_MIPI2_8X_BY3_SHIFT)
10017#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10018#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10019#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10020 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10021 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10022#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10023 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10024/* RX lower control divider to select actual RX clock output from 8x */
10025#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10026#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10027#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10028 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10029 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10030#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10031#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10032#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10033 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10034 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10035#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10036 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10037
10038#define RX_DIVIDER_BIT_1_2 0x3
10039#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10040
d2e08c0f
SS
10041/* BXT MIPI mode configure */
10042#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10043#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10044#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10045 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10046
10047#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10048#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10049#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10050 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10051
10052#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10053#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10054#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10055 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10056
f0f59a00 10057#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10058#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10059#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10060#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10061#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10062#define BXT_DSIC_16X_BY2 (1 << 10)
10063#define BXT_DSIC_16X_BY3 (2 << 10)
10064#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10065#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10066#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10067#define BXT_DSIA_16X_BY2 (1 << 8)
10068#define BXT_DSIA_16X_BY3 (2 << 8)
10069#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10070#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10071#define BXT_DSI_FREQ_SEL_SHIFT 8
10072#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10073
10074#define BXT_DSI_PLL_RATIO_MAX 0x7D
10075#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10076#define GLK_DSI_PLL_RATIO_MAX 0x6F
10077#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10078#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10079#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10080
f0f59a00 10081#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10082#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10083#define BXT_DSI_PLL_LOCKED (1 << 30)
10084
3230bf14 10085#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10086#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10087#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10088
10089 /* BXT port control */
10090#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10091#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10092#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10093
21652f3b
MC
10094/* ICL DSI MODE control */
10095#define _ICL_DSI_IO_MODECTL_0 0x6B094
10096#define _ICL_DSI_IO_MODECTL_1 0x6B894
10097#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10098 _ICL_DSI_IO_MODECTL_0, \
10099 _ICL_DSI_IO_MODECTL_1)
10100#define COMBO_PHY_MODE_DSI (1 << 0)
10101
8b1b558d
AS
10102/* Display Stream Splitter Control */
10103#define DSS_CTL1 _MMIO(0x67400)
10104#define SPLITTER_ENABLE (1 << 31)
10105#define JOINER_ENABLE (1 << 30)
10106#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10107#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10108#define OVERLAP_PIXELS_MASK (0xf << 16)
10109#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10110#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10111#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10112#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10113
10114#define DSS_CTL2 _MMIO(0x67404)
10115#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10116#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10117#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10118#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10119
18cde299
AS
10120#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10121#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10122#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10123 _ICL_PIPE_DSS_CTL1_PB, \
10124 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10125#define BIG_JOINER_ENABLE (1 << 29)
10126#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10127#define VGA_CENTERING_ENABLE (1 << 27)
10128
18cde299
AS
10129#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10130#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10131#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10132 _ICL_PIPE_DSS_CTL2_PB, \
10133 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10134
1881a423
US
10135#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10136#define STAP_SELECT (1 << 0)
10137
10138#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10139#define HS_IO_CTRL_SELECT (1 << 0)
10140
e7d7cad0 10141#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10142#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10143#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10144#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10145#define DUAL_LINK_MODE_MASK (1 << 26)
10146#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10147#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10148#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10149#define FLOPPED_HSTX (1 << 23)
10150#define DE_INVERT (1 << 19) /* XXX */
10151#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10152#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10153#define AFE_LATCHOUT (1 << 17)
10154#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10155#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10156#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10157#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10158#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10159#define CSB_SHIFT 9
10160#define CSB_MASK (3 << 9)
10161#define CSB_20MHZ (0 << 9)
10162#define CSB_10MHZ (1 << 9)
10163#define CSB_40MHZ (2 << 9)
10164#define BANDGAP_MASK (1 << 8)
10165#define BANDGAP_PNW_CIRCUIT (0 << 8)
10166#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10167#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10168#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10169#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10170#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10171#define TEARING_EFFECT_MASK (3 << 2)
10172#define TEARING_EFFECT_OFF (0 << 2)
10173#define TEARING_EFFECT_DSI (1 << 2)
10174#define TEARING_EFFECT_GPIO (2 << 2)
10175#define LANE_CONFIGURATION_SHIFT 0
10176#define LANE_CONFIGURATION_MASK (3 << 0)
10177#define LANE_CONFIGURATION_4LANE (0 << 0)
10178#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10179#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10180
10181#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10182#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10183#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10184#define TEARING_EFFECT_DELAY_SHIFT 0
10185#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10186
10187/* XXX: all bits reserved */
4ad83e94 10188#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10189
10190/* MIPI DSI Controller and D-PHY registers */
10191
4ad83e94 10192#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10193#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10194#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10195#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10196#define ULPS_STATE_MASK (3 << 1)
10197#define ULPS_STATE_ENTER (2 << 1)
10198#define ULPS_STATE_EXIT (1 << 1)
10199#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10200#define DEVICE_READY (1 << 0)
10201
4ad83e94 10202#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10203#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10204#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10205#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10206#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10207#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10208#define TEARING_EFFECT (1 << 31)
10209#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10210#define GEN_READ_DATA_AVAIL (1 << 29)
10211#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10212#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10213#define RX_PROT_VIOLATION (1 << 26)
10214#define RX_INVALID_TX_LENGTH (1 << 25)
10215#define ACK_WITH_NO_ERROR (1 << 24)
10216#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10217#define LP_RX_TIMEOUT (1 << 22)
10218#define HS_TX_TIMEOUT (1 << 21)
10219#define DPI_FIFO_UNDERRUN (1 << 20)
10220#define LOW_CONTENTION (1 << 19)
10221#define HIGH_CONTENTION (1 << 18)
10222#define TXDSI_VC_ID_INVALID (1 << 17)
10223#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10224#define TXCHECKSUM_ERROR (1 << 15)
10225#define TXECC_MULTIBIT_ERROR (1 << 14)
10226#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10227#define TXFALSE_CONTROL_ERROR (1 << 12)
10228#define RXDSI_VC_ID_INVALID (1 << 11)
10229#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10230#define RXCHECKSUM_ERROR (1 << 9)
10231#define RXECC_MULTIBIT_ERROR (1 << 8)
10232#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10233#define RXFALSE_CONTROL_ERROR (1 << 6)
10234#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10235#define RX_LP_TX_SYNC_ERROR (1 << 4)
10236#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10237#define RXEOT_SYNC_ERROR (1 << 2)
10238#define RXSOT_SYNC_ERROR (1 << 1)
10239#define RXSOT_ERROR (1 << 0)
10240
4ad83e94 10241#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10242#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10243#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10244#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10245#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10246#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10247#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10248#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10249#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10250#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10251#define VID_MODE_FORMAT_MASK (0xf << 7)
10252#define VID_MODE_NOT_SUPPORTED (0 << 7)
10253#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10254#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10255#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10256#define VID_MODE_FORMAT_RGB888 (4 << 7)
10257#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10258#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10259#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10260#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10261#define DATA_LANES_PRG_REG_SHIFT 0
10262#define DATA_LANES_PRG_REG_MASK (7 << 0)
10263
4ad83e94 10264#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10265#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10266#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10267#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10268
4ad83e94 10269#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10270#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10271#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10272#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10273
4ad83e94 10274#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10275#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10276#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10277#define TURN_AROUND_TIMEOUT_MASK 0x3f
10278
4ad83e94 10279#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10280#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10281#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10282#define DEVICE_RESET_TIMER_MASK 0xffff
10283
4ad83e94 10284#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10285#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10286#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10287#define VERTICAL_ADDRESS_SHIFT 16
10288#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10289#define HORIZONTAL_ADDRESS_SHIFT 0
10290#define HORIZONTAL_ADDRESS_MASK 0xffff
10291
4ad83e94 10292#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10293#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10294#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10295#define DBI_FIFO_EMPTY_HALF (0 << 0)
10296#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10297#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10298
10299/* regs below are bits 15:0 */
4ad83e94 10300#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10301#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10302#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10303
4ad83e94 10304#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10305#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10306#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10307
4ad83e94 10308#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10309#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10310#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10311
4ad83e94 10312#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10313#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10314#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10315
4ad83e94 10316#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10317#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10318#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10319
4ad83e94 10320#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10321#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10322#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10323
4ad83e94 10324#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10325#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10326#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10327
4ad83e94 10328#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10329#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10330#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10331
3230bf14
JN
10332/* regs above are bits 15:0 */
10333
4ad83e94 10334#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10335#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10336#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10337#define DPI_LP_MODE (1 << 6)
10338#define BACKLIGHT_OFF (1 << 5)
10339#define BACKLIGHT_ON (1 << 4)
10340#define COLOR_MODE_OFF (1 << 3)
10341#define COLOR_MODE_ON (1 << 2)
10342#define TURN_ON (1 << 1)
10343#define SHUTDOWN (1 << 0)
10344
4ad83e94 10345#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10346#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10347#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10348#define COMMAND_BYTE_SHIFT 0
10349#define COMMAND_BYTE_MASK (0x3f << 0)
10350
4ad83e94 10351#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10352#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10353#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10354#define MASTER_INIT_TIMER_SHIFT 0
10355#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10356
4ad83e94 10357#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10358#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10359#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10360 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10361#define MAX_RETURN_PKT_SIZE_SHIFT 0
10362#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10363
4ad83e94 10364#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10365#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10366#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10367#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10368#define DISABLE_VIDEO_BTA (1 << 3)
10369#define IP_TG_CONFIG (1 << 2)
10370#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10371#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10372#define VIDEO_MODE_BURST (3 << 0)
10373
4ad83e94 10374#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10375#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10376#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10377#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10378#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10379#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10380#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10381#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10382#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10383#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10384#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10385#define CLOCKSTOP (1 << 1)
10386#define EOT_DISABLE (1 << 0)
10387
4ad83e94 10388#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10389#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10390#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10391#define LP_BYTECLK_SHIFT 0
10392#define LP_BYTECLK_MASK (0xffff << 0)
10393
b426f985
D
10394#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10395#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10396#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10397
10398#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10399#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10400#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10401
3230bf14 10402/* bits 31:0 */
4ad83e94 10403#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10404#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10405#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10406
10407/* bits 31:0 */
4ad83e94 10408#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10409#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10410#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10411
4ad83e94 10412#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10413#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10414#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10415#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10416#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10417#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10418#define LONG_PACKET_WORD_COUNT_SHIFT 8
10419#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10420#define SHORT_PACKET_PARAM_SHIFT 8
10421#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10422#define VIRTUAL_CHANNEL_SHIFT 6
10423#define VIRTUAL_CHANNEL_MASK (3 << 6)
10424#define DATA_TYPE_SHIFT 0
395b2913 10425#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10426/* data type values, see include/video/mipi_display.h */
10427
4ad83e94 10428#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10429#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10430#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10431#define DPI_FIFO_EMPTY (1 << 28)
10432#define DBI_FIFO_EMPTY (1 << 27)
10433#define LP_CTRL_FIFO_EMPTY (1 << 26)
10434#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10435#define LP_CTRL_FIFO_FULL (1 << 24)
10436#define HS_CTRL_FIFO_EMPTY (1 << 18)
10437#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10438#define HS_CTRL_FIFO_FULL (1 << 16)
10439#define LP_DATA_FIFO_EMPTY (1 << 10)
10440#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10441#define LP_DATA_FIFO_FULL (1 << 8)
10442#define HS_DATA_FIFO_EMPTY (1 << 2)
10443#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10444#define HS_DATA_FIFO_FULL (1 << 0)
10445
4ad83e94 10446#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10447#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10448#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10449#define DBI_HS_LP_MODE_MASK (1 << 0)
10450#define DBI_LP_MODE (1 << 0)
10451#define DBI_HS_MODE (0 << 0)
10452
4ad83e94 10453#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10454#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10455#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10456#define EXIT_ZERO_COUNT_SHIFT 24
10457#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10458#define TRAIL_COUNT_SHIFT 16
10459#define TRAIL_COUNT_MASK (0x1f << 16)
10460#define CLK_ZERO_COUNT_SHIFT 8
10461#define CLK_ZERO_COUNT_MASK (0xff << 8)
10462#define PREPARE_COUNT_SHIFT 0
10463#define PREPARE_COUNT_MASK (0x3f << 0)
10464
146cdf3f
MC
10465#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10466#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10467#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10468 _ICL_DSI_T_INIT_MASTER_0,\
10469 _ICL_DSI_T_INIT_MASTER_1)
10470
33868a91
MC
10471#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10472#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10473#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10474 _DPHY_CLK_TIMING_PARAM_0,\
10475 _DPHY_CLK_TIMING_PARAM_1)
10476#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10477#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10478#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10479 _DSI_CLK_TIMING_PARAM_0,\
10480 _DSI_CLK_TIMING_PARAM_1)
10481#define CLK_PREPARE_OVERRIDE (1 << 31)
10482#define CLK_PREPARE(x) ((x) << 28)
10483#define CLK_PREPARE_MASK (0x7 << 28)
10484#define CLK_PREPARE_SHIFT 28
10485#define CLK_ZERO_OVERRIDE (1 << 27)
10486#define CLK_ZERO(x) ((x) << 20)
10487#define CLK_ZERO_MASK (0xf << 20)
10488#define CLK_ZERO_SHIFT 20
10489#define CLK_PRE_OVERRIDE (1 << 19)
10490#define CLK_PRE(x) ((x) << 16)
10491#define CLK_PRE_MASK (0x3 << 16)
10492#define CLK_PRE_SHIFT 16
10493#define CLK_POST_OVERRIDE (1 << 15)
10494#define CLK_POST(x) ((x) << 8)
10495#define CLK_POST_MASK (0x7 << 8)
10496#define CLK_POST_SHIFT 8
10497#define CLK_TRAIL_OVERRIDE (1 << 7)
10498#define CLK_TRAIL(x) ((x) << 0)
10499#define CLK_TRAIL_MASK (0xf << 0)
10500#define CLK_TRAIL_SHIFT 0
10501
10502#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10503#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10504#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10505 _DPHY_DATA_TIMING_PARAM_0,\
10506 _DPHY_DATA_TIMING_PARAM_1)
10507#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10508#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10509#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10510 _DSI_DATA_TIMING_PARAM_0,\
10511 _DSI_DATA_TIMING_PARAM_1)
10512#define HS_PREPARE_OVERRIDE (1 << 31)
10513#define HS_PREPARE(x) ((x) << 24)
10514#define HS_PREPARE_MASK (0x7 << 24)
10515#define HS_PREPARE_SHIFT 24
10516#define HS_ZERO_OVERRIDE (1 << 23)
10517#define HS_ZERO(x) ((x) << 16)
10518#define HS_ZERO_MASK (0xf << 16)
10519#define HS_ZERO_SHIFT 16
10520#define HS_TRAIL_OVERRIDE (1 << 15)
10521#define HS_TRAIL(x) ((x) << 8)
10522#define HS_TRAIL_MASK (0x7 << 8)
10523#define HS_TRAIL_SHIFT 8
10524#define HS_EXIT_OVERRIDE (1 << 7)
10525#define HS_EXIT(x) ((x) << 0)
10526#define HS_EXIT_MASK (0x7 << 0)
10527#define HS_EXIT_SHIFT 0
10528
35c37ade
MC
10529#define _DPHY_TA_TIMING_PARAM_0 0x162188
10530#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10531#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10532 _DPHY_TA_TIMING_PARAM_0,\
10533 _DPHY_TA_TIMING_PARAM_1)
10534#define _DSI_TA_TIMING_PARAM_0 0x6b098
10535#define _DSI_TA_TIMING_PARAM_1 0x6b898
10536#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10537 _DSI_TA_TIMING_PARAM_0,\
10538 _DSI_TA_TIMING_PARAM_1)
10539#define TA_SURE_OVERRIDE (1 << 31)
10540#define TA_SURE(x) ((x) << 16)
10541#define TA_SURE_MASK (0x1f << 16)
10542#define TA_SURE_SHIFT 16
10543#define TA_GO_OVERRIDE (1 << 15)
10544#define TA_GO(x) ((x) << 8)
10545#define TA_GO_MASK (0xf << 8)
10546#define TA_GO_SHIFT 8
10547#define TA_GET_OVERRIDE (1 << 7)
10548#define TA_GET(x) ((x) << 0)
10549#define TA_GET_MASK (0xf << 0)
10550#define TA_GET_SHIFT 0
10551
5ffce254
MC
10552/* DSI transcoder configuration */
10553#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10554#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10555#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10556 _DSI_TRANS_FUNC_CONF_0,\
10557 _DSI_TRANS_FUNC_CONF_1)
10558#define OP_MODE_MASK (0x3 << 28)
10559#define OP_MODE_SHIFT 28
10560#define CMD_MODE_NO_GATE (0x0 << 28)
10561#define CMD_MODE_TE_GATE (0x1 << 28)
10562#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10563#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10564#define LINK_READY (1 << 20)
10565#define PIX_FMT_MASK (0x3 << 16)
10566#define PIX_FMT_SHIFT 16
10567#define PIX_FMT_RGB565 (0x0 << 16)
10568#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10569#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10570#define PIX_FMT_RGB888 (0x3 << 16)
10571#define PIX_FMT_RGB101010 (0x4 << 16)
10572#define PIX_FMT_RGB121212 (0x5 << 16)
10573#define PIX_FMT_COMPRESSED (0x6 << 16)
10574#define BGR_TRANSMISSION (1 << 15)
10575#define PIX_VIRT_CHAN(x) ((x) << 12)
10576#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10577#define PIX_VIRT_CHAN_SHIFT 12
10578#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10579#define PIX_BUF_THRESHOLD_SHIFT 10
10580#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10581#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10582#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10583#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10584#define CONTINUOUS_CLK_MASK (0x3 << 8)
10585#define CONTINUOUS_CLK_SHIFT 8
10586#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10587#define CLK_HS_OR_LP (0x2 << 8)
10588#define CLK_HS_CONTINUOUS (0x3 << 8)
10589#define LINK_CALIBRATION_MASK (0x3 << 4)
10590#define LINK_CALIBRATION_SHIFT 4
10591#define CALIBRATION_DISABLED (0x0 << 4)
10592#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10593#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10594#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10595#define EOTP_DISABLED (1 << 0)
10596
60230aac
MC
10597#define _DSI_CMD_RXCTL_0 0x6b0d4
10598#define _DSI_CMD_RXCTL_1 0x6b8d4
10599#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10600 _DSI_CMD_RXCTL_0,\
10601 _DSI_CMD_RXCTL_1)
10602#define READ_UNLOADS_DW (1 << 16)
10603#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10604#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10605#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10606#define RECEIVED_RESET_TRIGGER (1 << 12)
10607#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10608#define RECEIVED_CRC_WAS_LOST (1 << 10)
10609#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10610#define NUMBER_RX_PLOAD_DW_SHIFT 0
10611
10612#define _DSI_CMD_TXCTL_0 0x6b0d0
10613#define _DSI_CMD_TXCTL_1 0x6b8d0
10614#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10615 _DSI_CMD_TXCTL_0,\
10616 _DSI_CMD_TXCTL_1)
10617#define KEEP_LINK_IN_HS (1 << 24)
10618#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10619#define FREE_HEADER_CREDIT_SHIFT 0x8
10620#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10621#define FREE_PLOAD_CREDIT_SHIFT 0
10622#define MAX_HEADER_CREDIT 0x10
10623#define MAX_PLOAD_CREDIT 0x40
10624
808517e2
MC
10625#define _DSI_CMD_TXHDR_0 0x6b100
10626#define _DSI_CMD_TXHDR_1 0x6b900
10627#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10628 _DSI_CMD_TXHDR_0,\
10629 _DSI_CMD_TXHDR_1)
10630#define PAYLOAD_PRESENT (1 << 31)
10631#define LP_DATA_TRANSFER (1 << 30)
10632#define VBLANK_FENCE (1 << 29)
10633#define PARAM_WC_MASK (0xffff << 8)
10634#define PARAM_WC_LOWER_SHIFT 8
10635#define PARAM_WC_UPPER_SHIFT 16
10636#define VC_MASK (0x3 << 6)
10637#define VC_SHIFT 6
10638#define DT_MASK (0x3f << 0)
10639#define DT_SHIFT 0
10640
10641#define _DSI_CMD_TXPYLD_0 0x6b104
10642#define _DSI_CMD_TXPYLD_1 0x6b904
10643#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10644 _DSI_CMD_TXPYLD_0,\
10645 _DSI_CMD_TXPYLD_1)
10646
60230aac
MC
10647#define _DSI_LP_MSG_0 0x6b0d8
10648#define _DSI_LP_MSG_1 0x6b8d8
10649#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10650 _DSI_LP_MSG_0,\
10651 _DSI_LP_MSG_1)
10652#define LPTX_IN_PROGRESS (1 << 17)
10653#define LINK_IN_ULPS (1 << 16)
10654#define LINK_ULPS_TYPE_LP11 (1 << 8)
10655#define LINK_ENTER_ULPS (1 << 0)
10656
8bffd204
MC
10657/* DSI timeout registers */
10658#define _DSI_HSTX_TO_0 0x6b044
10659#define _DSI_HSTX_TO_1 0x6b844
10660#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10661 _DSI_HSTX_TO_0,\
10662 _DSI_HSTX_TO_1)
10663#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10664#define HSTX_TIMEOUT_VALUE_SHIFT 16
10665#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10666#define HSTX_TIMED_OUT (1 << 0)
10667
10668#define _DSI_LPRX_HOST_TO_0 0x6b048
10669#define _DSI_LPRX_HOST_TO_1 0x6b848
10670#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10671 _DSI_LPRX_HOST_TO_0,\
10672 _DSI_LPRX_HOST_TO_1)
10673#define LPRX_TIMED_OUT (1 << 16)
10674#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10675#define LPRX_TIMEOUT_VALUE_SHIFT 0
10676#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10677
10678#define _DSI_PWAIT_TO_0 0x6b040
10679#define _DSI_PWAIT_TO_1 0x6b840
10680#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10681 _DSI_PWAIT_TO_0,\
10682 _DSI_PWAIT_TO_1)
10683#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10684#define PRESET_TIMEOUT_VALUE_SHIFT 16
10685#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10686#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10687#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10688#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10689
10690#define _DSI_TA_TO_0 0x6b04c
10691#define _DSI_TA_TO_1 0x6b84c
10692#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10693 _DSI_TA_TO_0,\
10694 _DSI_TA_TO_1)
10695#define TA_TIMED_OUT (1 << 16)
10696#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10697#define TA_TIMEOUT_VALUE_SHIFT 0
10698#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10699
3230bf14 10700/* bits 31:0 */
4ad83e94 10701#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10702#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10703#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10704
10705#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10706#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10707#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10708#define LP_HS_SSW_CNT_SHIFT 16
10709#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10710#define HS_LP_PWR_SW_CNT_SHIFT 0
10711#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10712
4ad83e94 10713#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10714#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10715#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10716#define STOP_STATE_STALL_COUNTER_SHIFT 0
10717#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10718
4ad83e94 10719#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10720#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10721#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10722#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10723#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10724#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10725#define RX_CONTENTION_DETECTED (1 << 0)
10726
10727/* XXX: only pipe A ?!? */
4ad83e94 10728#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10729#define DBI_TYPEC_ENABLE (1 << 31)
10730#define DBI_TYPEC_WIP (1 << 30)
10731#define DBI_TYPEC_OPTION_SHIFT 28
10732#define DBI_TYPEC_OPTION_MASK (3 << 28)
10733#define DBI_TYPEC_FREQ_SHIFT 24
10734#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10735#define DBI_TYPEC_OVERRIDE (1 << 8)
10736#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10737#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10738
10739
10740/* MIPI adapter registers */
10741
4ad83e94 10742#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10743#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10744#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10745#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10746#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10747#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10748#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10749#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10750#define READ_REQUEST_PRIORITY_SHIFT 3
10751#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10752#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10753#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10754#define RGB_FLIP_TO_BGR (1 << 2)
10755
6b93e9c8 10756#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10757#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10758#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10759#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10760#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10761#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10762#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10763#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10764#define GLK_LP_WAKE (1 << 22)
10765#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10766#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10767#define GLK_FIREWALL_ENABLE (1 << 16)
10768#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10769#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10770#define BXT_DSC_ENABLE (1 << 3)
10771#define BXT_RGB_FLIP (1 << 2)
10772#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10773#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10774
4ad83e94 10775#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10776#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10777#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10778#define DATA_MEM_ADDRESS_SHIFT 5
10779#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10780#define DATA_VALID (1 << 0)
10781
4ad83e94 10782#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10783#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10784#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10785#define DATA_LENGTH_SHIFT 0
10786#define DATA_LENGTH_MASK (0xfffff << 0)
10787
4ad83e94 10788#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10789#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10790#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10791#define COMMAND_MEM_ADDRESS_SHIFT 5
10792#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10793#define AUTO_PWG_ENABLE (1 << 2)
10794#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10795#define COMMAND_VALID (1 << 0)
10796
4ad83e94 10797#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10798#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10799#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10800#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10801#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10802
4ad83e94 10803#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10804#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10805#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10806
4ad83e94 10807#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10808#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10809#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10810#define READ_DATA_VALID(n) (1 << (n))
10811
3bbaba0c 10812/* MOCS (Memory Object Control State) registers */
f0f59a00 10813#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10814
f0f59a00
VS
10815#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10816#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10817#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10818#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10819#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10820/* Media decoder 2 MOCS registers */
10821#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10822
73f4e8a3
OM
10823#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10824#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10825#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10826#define PMFLUSHDONE_LNEBLK (1 << 22)
10827
d5165ebd
TG
10828/* gamt regs */
10829#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10830#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10831#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10832#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10833#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10834
93564044
VS
10835#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10836#define MMCD_PCLA (1 << 31)
10837#define MMCD_HOTSPOT_EN (1 << 27)
10838
ad186f3f
PZ
10839#define _ICL_PHY_MISC_A 0x64C00
10840#define _ICL_PHY_MISC_B 0x64C04
10841#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10842 _ICL_PHY_MISC_B)
10843#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10844
2efbb2f0 10845/* Icelake Display Stream Compression Registers */
6f15a7de
AS
10846#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
10847#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
10848#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
10849#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
10850#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
10851#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
10852#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10853 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
10854 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
10855#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10856 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
10857 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
10858#define DSC_VBR_ENABLE (1 << 19)
10859#define DSC_422_ENABLE (1 << 18)
10860#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
10861#define DSC_BLOCK_PREDICTION (1 << 16)
10862#define DSC_LINE_BUF_DEPTH_SHIFT 12
10863#define DSC_BPC_SHIFT 8
10864#define DSC_VER_MIN_SHIFT 4
10865#define DSC_VER_MAJ (0x1 << 0)
10866
6f15a7de
AS
10867#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
10868#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
10869#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
10870#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
10871#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
10872#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
10873#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10874 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
10875 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
10876#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10877 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
10878 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
10879#define DSC_BPP(bpp) ((bpp) << 0)
10880
6f15a7de
AS
10881#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
10882#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
10883#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
10884#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
10885#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
10886#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
10887#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10888 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
10889 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
10890#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10891 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
10892 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
10893#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
10894#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
10895
6f15a7de
AS
10896#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
10897#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
10898#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
10899#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
10900#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
10901#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
10902#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10903 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
10904 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
10905#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10906 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
10907 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
10908#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
10909#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
10910
6f15a7de
AS
10911#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
10912#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
10913#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
10914#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
10915#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
10916#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
10917#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10918 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
10919 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
10920#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10921 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
10922 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
10923#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
10924#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
10925
6f15a7de
AS
10926#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
10927#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
10928#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
10929#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
10930#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
10931#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
10932#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10933 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
10934 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
10935#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 10936 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 10937 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 10938#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
10939#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
10940
6f15a7de
AS
10941#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
10942#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
10943#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
10944#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
10945#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
10946#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
10947#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10948 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
10949 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
10950#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10951 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
10952 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
10953#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
10954#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
10955#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
10956#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
10957
6f15a7de
AS
10958#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
10959#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
10960#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
10961#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
10962#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
10963#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
10964#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10965 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
10966 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
10967#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10968 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
10969 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
10970#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
10971#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
10972
6f15a7de
AS
10973#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
10974#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
10975#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
10976#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
10977#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
10978#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
10979#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10980 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
10981 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
10982#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10983 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
10984 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
10985#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
10986#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
10987
6f15a7de
AS
10988#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
10989#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
10990#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
10991#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
10992#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
10993#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
10994#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10995 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
10996 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
10997#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10998 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
10999 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11000#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11001#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11002
6f15a7de
AS
11003#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11004#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11005#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11006#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11007#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11008#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11009#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11010 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11011 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11012#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11013 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11014 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11015#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11016#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11017#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11018#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11019
6f15a7de
AS
11020#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11021#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11022#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11023#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11024#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11025#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11026#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11027 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11028 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11029#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11030 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11031 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11032
6f15a7de
AS
11033#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11034#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11035#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11036#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11037#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11038#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11039#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11040 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11041 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11042#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11043 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11044 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11045
6f15a7de
AS
11046#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11047#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11048#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11049#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11050#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11051#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11052#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11053 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11054 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11055#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11056 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11057 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11058
6f15a7de
AS
11059#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11060#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11061#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11062#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11063#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11064#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11065#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11066 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11067 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11068#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11069 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11070 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11071
6f15a7de
AS
11072#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11073#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11074#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11075#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11076#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11077#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11078#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11079 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11080 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11081#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11082 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11083 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11084
6f15a7de
AS
11085#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11086#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11087#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11088#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11089#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11090#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11091#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11092 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11093 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11094#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11095 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11096 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11097#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11098#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11099#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11100
dbda5111
AS
11101/* Icelake Rate Control Buffer Threshold Registers */
11102#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11103#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11104#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11105#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11106#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11107#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11108#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11109#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11110#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11111#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11112#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11113#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11114#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11115 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11116 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11117#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11118 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11119 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11120#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11121 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11122 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11123#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11124 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11125 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11126
11127#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11128#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11129#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11130#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11131#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11132#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11133#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11134#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11135#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11136#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11137#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11138#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11139#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11140 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11141 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11142#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11143 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11144 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11145#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11146 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11147 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11148#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11149 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11150 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11151
a6576a8d 11152#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
b9fcddab
PZ
11153#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11154#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11155#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11156#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11157#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11158
a6576a8d 11159#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
39d1e234
PZ
11160#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11161
a6576a8d 11162#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
39d1e234
PZ
11163#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11164
585fb111 11165#endif /* _I915_REG_H_ */