drm/i915/icl: Fix MG PLL setup when refclk is 38.4MHz
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5ee8ee86 144#define _PIPE(pipe, a, b) ((a) + (pipe) * ((b) - (a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00 147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
5ee8ee86 148#define _TRANS(tran, a, b) ((a) + (tran) * ((b) - (a)))
f0f59a00 149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
5ee8ee86 150#define _PORT(port, a, b) ((a) + (port) * ((b) - (a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
5ee8ee86 154#define _PLL(pll, a, b) ((a) + (pll) * ((b) - (a)))
a927c927 155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 158
5ee4a7a6 159#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
160#define _MASKED_FIELD(mask, value) ({ \
161 if (__builtin_constant_p(mask)) \
162 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
163 if (__builtin_constant_p(value)) \
164 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
165 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
166 BUILD_BUG_ON_MSG((value) & ~(mask), \
167 "Incorrect value for mask"); \
5ee4a7a6 168 __MASKED_FIELD(mask, value); })
98533251
DL
169#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
170#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
171
237ae7c7 172/* Engine ID */
98533251 173
237ae7c7
MW
174#define RCS_HW 0
175#define VCS_HW 1
176#define BCS_HW 2
177#define VECS_HW 3
178#define VCS2_HW 4
022d3093
TU
179#define VCS3_HW 6
180#define VCS4_HW 7
181#define VECS2_HW 12
6b26c86d 182
0908180b
DCS
183/* Engine class */
184
185#define RENDER_CLASS 0
186#define VIDEO_DECODE_CLASS 1
187#define VIDEO_ENHANCEMENT_CLASS 2
188#define COPY_ENGINE_CLASS 3
189#define OTHER_CLASS 4
b46a33e2
TU
190#define MAX_ENGINE_CLASS 4
191
d02b98b8 192#define OTHER_GTPM_INSTANCE 1
022d3093 193#define MAX_ENGINE_INSTANCE 3
0908180b 194
585fb111
JB
195/* PCI config space */
196
e10fa551
JL
197#define MCHBAR_I915 0x44
198#define MCHBAR_I965 0x48
199#define MCHBAR_SIZE (4 * 4096)
200
201#define DEVEN 0x54
202#define DEVEN_MCHBAR_EN (1 << 28)
203
40006c43 204/* BSM in include/drm/i915_drm.h */
e10fa551 205
1b1d2716
VS
206#define HPLLCC 0xc0 /* 85x only */
207#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
208#define GC_CLOCK_133_200 (0 << 0)
209#define GC_CLOCK_100_200 (1 << 0)
210#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
211#define GC_CLOCK_133_266 (3 << 0)
212#define GC_CLOCK_133_200_2 (4 << 0)
213#define GC_CLOCK_133_266_2 (5 << 0)
214#define GC_CLOCK_166_266 (6 << 0)
215#define GC_CLOCK_166_250 (7 << 0)
216
e10fa551
JL
217#define I915_GDRST 0xc0 /* PCI config register */
218#define GRDOM_FULL (0 << 2)
219#define GRDOM_RENDER (1 << 2)
220#define GRDOM_MEDIA (3 << 2)
221#define GRDOM_MASK (3 << 2)
222#define GRDOM_RESET_STATUS (1 << 1)
223#define GRDOM_RESET_ENABLE (1 << 0)
224
8fdded82
VS
225/* BSpec only has register offset, PCI device and bit found empirically */
226#define I830_CLOCK_GATE 0xc8 /* device 0 */
227#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
228
e10fa551
JL
229#define GCDGMBUS 0xcc
230
f97108d1 231#define GCFGC2 0xda
585fb111
JB
232#define GCFGC 0xf0 /* 915+ only */
233#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
234#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 235#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
236#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
237#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
238#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
239#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
240#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
241#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 242#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
243#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
244#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
245#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
246#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
247#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
248#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
249#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
250#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
251#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
252#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
253#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
254#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
255#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
256#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
257#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
258#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
259#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
260#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
261#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 262
e10fa551
JL
263#define ASLE 0xe4
264#define ASLS 0xfc
265
266#define SWSCI 0xe8
267#define SWSCI_SCISEL (1 << 15)
268#define SWSCI_GSSCIE (1 << 0)
269
270#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 271
585fb111 272
f0f59a00 273#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
274#define ILK_GRDOM_FULL (0 << 1)
275#define ILK_GRDOM_RENDER (1 << 1)
276#define ILK_GRDOM_MEDIA (3 << 1)
277#define ILK_GRDOM_MASK (3 << 1)
278#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 279
f0f59a00 280#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 281#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
282#define GEN6_MBC_SNPCR_MASK (3 << 21)
283#define GEN6_MBC_SNPCR_MAX (0 << 21)
284#define GEN6_MBC_SNPCR_MED (1 << 21)
285#define GEN6_MBC_SNPCR_LOW (2 << 21)
286#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 287
f0f59a00
VS
288#define VLV_G3DCTL _MMIO(0x9024)
289#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 290
f0f59a00 291#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
292#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
293#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
294#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
295#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
296#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
297
f0f59a00 298#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
299#define GEN6_GRDOM_FULL (1 << 0)
300#define GEN6_GRDOM_RENDER (1 << 1)
301#define GEN6_GRDOM_MEDIA (1 << 2)
302#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 303#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 304#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 305#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
306/* GEN11 changed all bit defs except for FULL & RENDER */
307#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
308#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
309#define GEN11_GRDOM_BLT (1 << 2)
310#define GEN11_GRDOM_GUC (1 << 3)
311#define GEN11_GRDOM_MEDIA (1 << 5)
312#define GEN11_GRDOM_MEDIA2 (1 << 6)
313#define GEN11_GRDOM_MEDIA3 (1 << 7)
314#define GEN11_GRDOM_MEDIA4 (1 << 8)
315#define GEN11_GRDOM_VECS (1 << 13)
316#define GEN11_GRDOM_VECS2 (1 << 14)
cff458c2 317
5ee8ee86
PZ
318#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
319#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
320#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
321#define PP_DIR_DCLV_2G 0xffffffff
322
5ee8ee86
PZ
323#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
324#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 325
f0f59a00 326#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
327#define GEN8_RPCS_ENABLE (1 << 31)
328#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
329#define GEN8_RPCS_S_CNT_SHIFT 15
330#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
331#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
332#define GEN8_RPCS_SS_CNT_SHIFT 8
333#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
334#define GEN8_RPCS_EU_MAX_SHIFT 4
335#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
336#define GEN8_RPCS_EU_MIN_SHIFT 0
337#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
338
f89823c2
LL
339#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
340/* HSW only */
341#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
342#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
343#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
344#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
345/* HSW+ */
346#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
347#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
348#define HSW_RCS_INHIBIT (1 << 8)
349/* Gen8 */
350#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
351#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
352#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
353#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
354#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
355#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
356#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
357#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
358#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
359#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
360
f0f59a00 361#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
362#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
363#define ECOCHK_SNB_BIT (1 << 10)
364#define ECOCHK_DIS_TLB (1 << 8)
365#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
366#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
367#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
368#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
369#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
370#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
371#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
372#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 373
f0f59a00 374#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
375#define ECOBITS_SNB_BIT (1 << 13)
376#define ECOBITS_PPGTT_CACHE64B (3 << 8)
377#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 378
f0f59a00 379#define GAB_CTL _MMIO(0x24000)
5ee8ee86 380#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 381
f0f59a00 382#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
383#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
384#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
385#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
386#define GEN6_STOLEN_RESERVED_1M (0 << 4)
387#define GEN6_STOLEN_RESERVED_512K (1 << 4)
388#define GEN6_STOLEN_RESERVED_256K (2 << 4)
389#define GEN6_STOLEN_RESERVED_128K (3 << 4)
390#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
391#define GEN7_STOLEN_RESERVED_1M (0 << 5)
392#define GEN7_STOLEN_RESERVED_256K (1 << 5)
393#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
394#define GEN8_STOLEN_RESERVED_1M (0 << 7)
395#define GEN8_STOLEN_RESERVED_2M (1 << 7)
396#define GEN8_STOLEN_RESERVED_4M (2 << 7)
397#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 398#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 399
585fb111
JB
400/* VGA stuff */
401
402#define VGA_ST01_MDA 0x3ba
403#define VGA_ST01_CGA 0x3da
404
f0f59a00 405#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
406#define VGA_MSR_WRITE 0x3c2
407#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
408#define VGA_MSR_MEM_EN (1 << 1)
409#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 410
5434fd92 411#define VGA_SR_INDEX 0x3c4
f930ddd0 412#define SR01 1
5434fd92 413#define VGA_SR_DATA 0x3c5
585fb111
JB
414
415#define VGA_AR_INDEX 0x3c0
5ee8ee86 416#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
417#define VGA_AR_DATA_WRITE 0x3c0
418#define VGA_AR_DATA_READ 0x3c1
419
420#define VGA_GR_INDEX 0x3ce
421#define VGA_GR_DATA 0x3cf
422/* GR05 */
423#define VGA_GR_MEM_READ_MODE_SHIFT 3
424#define VGA_GR_MEM_READ_MODE_PLANE 1
425/* GR06 */
426#define VGA_GR_MEM_MODE_MASK 0xc
427#define VGA_GR_MEM_MODE_SHIFT 2
428#define VGA_GR_MEM_A0000_AFFFF 0
429#define VGA_GR_MEM_A0000_BFFFF 1
430#define VGA_GR_MEM_B0000_B7FFF 2
431#define VGA_GR_MEM_B0000_BFFFF 3
432
433#define VGA_DACMASK 0x3c6
434#define VGA_DACRX 0x3c7
435#define VGA_DACWX 0x3c8
436#define VGA_DACDATA 0x3c9
437
438#define VGA_CR_INDEX_MDA 0x3b4
439#define VGA_CR_DATA_MDA 0x3b5
440#define VGA_CR_INDEX_CGA 0x3d4
441#define VGA_CR_DATA_CGA 0x3d5
442
f0f59a00
VS
443#define MI_PREDICATE_SRC0 _MMIO(0x2400)
444#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
445#define MI_PREDICATE_SRC1 _MMIO(0x2408)
446#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 447
f0f59a00 448#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
449#define LOWER_SLICE_ENABLED (1 << 0)
450#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 451
5947de9b
BV
452/*
453 * Registers used only by the command parser
454 */
f0f59a00
VS
455#define BCS_SWCTRL _MMIO(0x22200)
456
457#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
458#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
459#define HS_INVOCATION_COUNT _MMIO(0x2300)
460#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
461#define DS_INVOCATION_COUNT _MMIO(0x2308)
462#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
463#define IA_VERTICES_COUNT _MMIO(0x2310)
464#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
465#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
466#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
467#define VS_INVOCATION_COUNT _MMIO(0x2320)
468#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
469#define GS_INVOCATION_COUNT _MMIO(0x2328)
470#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
471#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
472#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
473#define CL_INVOCATION_COUNT _MMIO(0x2338)
474#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
475#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
476#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
477#define PS_INVOCATION_COUNT _MMIO(0x2348)
478#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
479#define PS_DEPTH_COUNT _MMIO(0x2350)
480#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
481
482/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
483#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
484#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 485
f0f59a00
VS
486#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
487#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 488
f0f59a00
VS
489#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
490#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
491#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
492#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
493#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
494#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 495
f0f59a00
VS
496#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
497#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
498#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 499
1b85066b
JJ
500/* There are the 16 64-bit CS General Purpose Registers */
501#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
502#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
503
a941795a 504#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
505#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
506#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
507#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
508#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
509#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
510#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
511#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
512#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
513#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
514#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
515#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
516#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 517#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
518#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
519#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
520
521#define GEN8_OACTXID _MMIO(0x2364)
522
19f81df2 523#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
524#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
525#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
526#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
527#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 528
d7965152 529#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
530#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
531#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
532#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
533#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 534#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
535#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
536#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
537
538#define GEN8_OACTXCONTROL _MMIO(0x2360)
539#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
540#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
541#define GEN8_OA_TIMER_ENABLE (1 << 1)
542#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
543
544#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
545#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
546#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
547#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
548#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 549
19f81df2 550#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 551#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 552#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
553
554#define GEN7_OASTATUS1 _MMIO(0x2364)
555#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
556#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
557#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
558#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
559
560#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
561#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
562#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
563
564#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
565#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
566#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
567#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
568#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
569
570#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 571#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 572#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 573#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 574
5ee8ee86
PZ
575#define OABUFFER_SIZE_128K (0 << 3)
576#define OABUFFER_SIZE_256K (1 << 3)
577#define OABUFFER_SIZE_512K (2 << 3)
578#define OABUFFER_SIZE_1M (3 << 3)
579#define OABUFFER_SIZE_2M (4 << 3)
580#define OABUFFER_SIZE_4M (5 << 3)
581#define OABUFFER_SIZE_8M (6 << 3)
582#define OABUFFER_SIZE_16M (7 << 3)
d7965152 583
19f81df2
RB
584/*
585 * Flexible, Aggregate EU Counter Registers.
586 * Note: these aren't contiguous
587 */
d7965152 588#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
589#define EU_PERF_CNTL1 _MMIO(0xe558)
590#define EU_PERF_CNTL2 _MMIO(0xe658)
591#define EU_PERF_CNTL3 _MMIO(0xe758)
592#define EU_PERF_CNTL4 _MMIO(0xe45c)
593#define EU_PERF_CNTL5 _MMIO(0xe55c)
594#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 595
d7965152
RB
596/*
597 * OA Boolean state
598 */
599
d7965152
RB
600#define OASTARTTRIG1 _MMIO(0x2710)
601#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
602#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
603
604#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
605#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
606#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
607#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
608#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
609#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
610#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
611#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
612#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
613#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
614#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
615#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
616#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
617#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
618#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
619#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
620#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
621#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
622#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
623#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
624#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
625#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
626#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
627#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
628#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
629#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
630#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
631#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
632#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
633#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
634
635#define OASTARTTRIG3 _MMIO(0x2718)
636#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
637#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
638#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
639#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
640#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
641#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
642#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
643#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
644#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
645
646#define OASTARTTRIG4 _MMIO(0x271c)
647#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
648#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
649#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
650#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
651#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
652#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
653#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
654#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
655#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
656
657#define OASTARTTRIG5 _MMIO(0x2720)
658#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
659#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
660
661#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
662#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
663#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
664#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
665#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
666#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
667#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
668#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
669#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
670#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
671#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
672#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
673#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
674#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
675#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
676#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
677#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
678#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
679#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
680#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
681#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
682#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
683#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
684#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
685#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
686#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
687#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
688#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
689#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
690#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
691
692#define OASTARTTRIG7 _MMIO(0x2728)
693#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
694#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
695#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
696#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
697#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
698#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
699#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
700#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
701#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
702
703#define OASTARTTRIG8 _MMIO(0x272c)
704#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
705#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
706#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
707#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
708#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
709#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
710#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
711#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
712#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
713
7853d92e
LL
714#define OAREPORTTRIG1 _MMIO(0x2740)
715#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
716#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
717
718#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
719#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
720#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
721#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
722#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
723#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
724#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
725#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
726#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
727#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
728#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
729#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
730#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
731#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
732#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
733#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
734#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
735#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
736#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
737#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
738#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
739#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
740#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
741#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
742#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
743#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
744
745#define OAREPORTTRIG3 _MMIO(0x2748)
746#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
747#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
748#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
749#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
750#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
751#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
752#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
753#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
754#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
755
756#define OAREPORTTRIG4 _MMIO(0x274c)
757#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
758#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
759#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
760#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
761#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
762#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
763#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
764#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
765#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
766
767#define OAREPORTTRIG5 _MMIO(0x2750)
768#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
769#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
770
771#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
772#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
773#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
774#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
775#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
776#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
777#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
778#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
779#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
780#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
781#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
782#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
783#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
784#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
785#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
786#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
787#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
788#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
789#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
790#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
791#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
792#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
793#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
794#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
795#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
796#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
797
798#define OAREPORTTRIG7 _MMIO(0x2758)
799#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
800#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
801#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
802#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
803#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
804#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
805#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
806#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
807#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
808
809#define OAREPORTTRIG8 _MMIO(0x275c)
810#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
811#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
812#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
813#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
814#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
815#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
816#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
817#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
818#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
819
d7965152
RB
820/* CECX_0 */
821#define OACEC_COMPARE_LESS_OR_EQUAL 6
822#define OACEC_COMPARE_NOT_EQUAL 5
823#define OACEC_COMPARE_LESS_THAN 4
824#define OACEC_COMPARE_GREATER_OR_EQUAL 3
825#define OACEC_COMPARE_EQUAL 2
826#define OACEC_COMPARE_GREATER_THAN 1
827#define OACEC_COMPARE_ANY_EQUAL 0
828
829#define OACEC_COMPARE_VALUE_MASK 0xffff
830#define OACEC_COMPARE_VALUE_SHIFT 3
831
5ee8ee86
PZ
832#define OACEC_SELECT_NOA (0 << 19)
833#define OACEC_SELECT_PREV (1 << 19)
834#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
835
836/* CECX_1 */
837#define OACEC_MASK_MASK 0xffff
838#define OACEC_CONSIDERATIONS_MASK 0xffff
839#define OACEC_CONSIDERATIONS_SHIFT 16
840
841#define OACEC0_0 _MMIO(0x2770)
842#define OACEC0_1 _MMIO(0x2774)
843#define OACEC1_0 _MMIO(0x2778)
844#define OACEC1_1 _MMIO(0x277c)
845#define OACEC2_0 _MMIO(0x2780)
846#define OACEC2_1 _MMIO(0x2784)
847#define OACEC3_0 _MMIO(0x2788)
848#define OACEC3_1 _MMIO(0x278c)
849#define OACEC4_0 _MMIO(0x2790)
850#define OACEC4_1 _MMIO(0x2794)
851#define OACEC5_0 _MMIO(0x2798)
852#define OACEC5_1 _MMIO(0x279c)
853#define OACEC6_0 _MMIO(0x27a0)
854#define OACEC6_1 _MMIO(0x27a4)
855#define OACEC7_0 _MMIO(0x27a8)
856#define OACEC7_1 _MMIO(0x27ac)
857
f89823c2
LL
858/* OA perf counters */
859#define OA_PERFCNT1_LO _MMIO(0x91B8)
860#define OA_PERFCNT1_HI _MMIO(0x91BC)
861#define OA_PERFCNT2_LO _MMIO(0x91C0)
862#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
863#define OA_PERFCNT3_LO _MMIO(0x91C8)
864#define OA_PERFCNT3_HI _MMIO(0x91CC)
865#define OA_PERFCNT4_LO _MMIO(0x91D8)
866#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
867
868#define OA_PERFMATRIX_LO _MMIO(0x91C8)
869#define OA_PERFMATRIX_HI _MMIO(0x91CC)
870
871/* RPM unit config (Gen8+) */
872#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
873#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
874#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
875#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
876#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
877#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
878#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
879#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
880#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
881#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
882#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
883#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
884#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
885
f89823c2 886#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 887#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 888
dab91783
LL
889/* GPM unit config (Gen9+) */
890#define CTC_MODE _MMIO(0xA26C)
891#define CTC_SOURCE_PARAMETER_MASK 1
892#define CTC_SOURCE_CRYSTAL_CLOCK 0
893#define CTC_SOURCE_DIVIDE_LOGIC 1
894#define CTC_SHIFT_PARAMETER_SHIFT 1
895#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
896
5888576b
LL
897/* RCP unit config (Gen8+) */
898#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 899
a54b19f1
LL
900/* NOA (HSW) */
901#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
902#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
903#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
904#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
905#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
906#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
907#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
908#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
909#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
910#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
911
912#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
913
f89823c2
LL
914/* NOA (Gen8+) */
915#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
916
917#define MICRO_BP0_0 _MMIO(0x9800)
918#define MICRO_BP0_2 _MMIO(0x9804)
919#define MICRO_BP0_1 _MMIO(0x9808)
920
921#define MICRO_BP1_0 _MMIO(0x980C)
922#define MICRO_BP1_2 _MMIO(0x9810)
923#define MICRO_BP1_1 _MMIO(0x9814)
924
925#define MICRO_BP2_0 _MMIO(0x9818)
926#define MICRO_BP2_2 _MMIO(0x981C)
927#define MICRO_BP2_1 _MMIO(0x9820)
928
929#define MICRO_BP3_0 _MMIO(0x9824)
930#define MICRO_BP3_2 _MMIO(0x9828)
931#define MICRO_BP3_1 _MMIO(0x982C)
932
933#define MICRO_BP_TRIGGER _MMIO(0x9830)
934#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
935#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
936#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
937
938#define GDT_CHICKEN_BITS _MMIO(0x9840)
939#define GT_NOA_ENABLE 0x00000080
940
941#define NOA_DATA _MMIO(0x986C)
942#define NOA_WRITE _MMIO(0x9888)
180b813c 943
220375aa
BV
944#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
945#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 946#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 947
dc96e9b8
CW
948/*
949 * Reset registers
950 */
f0f59a00 951#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
952#define DEBUG_RESET_FULL (1 << 7)
953#define DEBUG_RESET_RENDER (1 << 8)
954#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 955
57f350b6 956/*
5a09ae9f
JN
957 * IOSF sideband
958 */
f0f59a00 959#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
960#define IOSF_DEVFN_SHIFT 24
961#define IOSF_OPCODE_SHIFT 16
962#define IOSF_PORT_SHIFT 8
963#define IOSF_BYTE_ENABLES_SHIFT 4
964#define IOSF_BAR_SHIFT 1
5ee8ee86 965#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
966#define IOSF_PORT_BUNIT 0x03
967#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
968#define IOSF_PORT_NC 0x11
969#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
970#define IOSF_PORT_GPIO_NC 0x13
971#define IOSF_PORT_CCK 0x14
4688d45f
JN
972#define IOSF_PORT_DPIO_2 0x1a
973#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
974#define IOSF_PORT_GPIO_SC 0x48
975#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 976#define IOSF_PORT_CCU 0xa9
7071af97
JN
977#define CHV_IOSF_PORT_GPIO_N 0x13
978#define CHV_IOSF_PORT_GPIO_SE 0x48
979#define CHV_IOSF_PORT_GPIO_E 0xa8
980#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
981#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
982#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 983
30a970c6
JB
984/* See configdb bunit SB addr map */
985#define BUNIT_REG_BISOC 0x11
986
30a970c6 987#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
988#define DSPFREQSTAT_SHIFT_CHV 24
989#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
990#define DSPFREQGUAR_SHIFT_CHV 8
991#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
992#define DSPFREQSTAT_SHIFT 30
993#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
994#define DSPFREQGUAR_SHIFT 14
995#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
996#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
997#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
998#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
999#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1000#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1001#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1002#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1003#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1004#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1005#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1006#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1007#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1008#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1009#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1010#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1011
c3fdb9d8 1012/*
438b8dc4
ID
1013 * i915_power_well_id:
1014 *
1015 * Platform specific IDs used to look up power wells and - except for custom
1016 * power wells - to define request/status register flag bit positions. As such
1017 * the set of IDs on a given platform must be unique and except for custom
1018 * power wells their value must stay fixed.
1019 */
1020enum i915_power_well_id {
120b56a2
ID
1021 /*
1022 * I830
1023 * - custom power well
1024 */
1025 I830_DISP_PW_PIPES = 0,
1026
438b8dc4
ID
1027 /*
1028 * VLV/CHV
1029 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1030 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1031 */
a30180a5
ID
1032 PUNIT_POWER_WELL_RENDER = 0,
1033 PUNIT_POWER_WELL_MEDIA = 1,
1034 PUNIT_POWER_WELL_DISP2D = 3,
1035 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1036 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1037 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1038 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1039 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1040 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1041 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1042 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1043 /* - custom power well */
1044 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1045
fb9248e2
ID
1046 /*
1047 * HSW/BDW
9c3a16c8 1048 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1049 */
1050 HSW_DISP_PW_GLOBAL = 15,
1051
438b8dc4
ID
1052 /*
1053 * GEN9+
9c3a16c8 1054 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1055 */
1056 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1057 SKL_DISP_PW_DDI_A_E,
0d03926d 1058 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1059 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1060 SKL_DISP_PW_DDI_B,
1061 SKL_DISP_PW_DDI_C,
1062 SKL_DISP_PW_DDI_D,
9787e835 1063 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1064
1065 GLK_DISP_PW_AUX_A = 8,
1066 GLK_DISP_PW_AUX_B,
1067 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1068 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1069 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1070 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1071 CNL_DISP_PW_AUX_D,
a324fcac 1072 CNL_DISP_PW_AUX_F,
0d03926d 1073
94dd5138
S
1074 SKL_DISP_PW_1 = 14,
1075 SKL_DISP_PW_2,
56fcfd63 1076
438b8dc4 1077 /* - custom power wells */
9f836f90 1078 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1079 BXT_DPIO_CMN_A,
1080 BXT_DPIO_CMN_BC,
438b8dc4
ID
1081 GLK_DPIO_CMN_C, /* 19 */
1082
1083 /*
1084 * Multiple platforms.
1085 * Must start following the highest ID of any platform.
1086 * - custom power wells
1087 */
1088 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1089};
1090
02f4c9e0
CML
1091#define PUNIT_REG_PWRGT_CTRL 0x60
1092#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1093#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1094#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1095#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1096#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1097#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1098
5a09ae9f
JN
1099#define PUNIT_REG_GPU_LFM 0xd3
1100#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1101#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1102#define GPLLENABLE (1 << 4)
1103#define GENFREQSTATUS (1 << 0)
5a09ae9f 1104#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1105#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1106
1107#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1108#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1109
095acd5f
D
1110#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1111#define FB_GFX_FREQ_FUSE_MASK 0xff
1112#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1113#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1114#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1115
1116#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1117#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1118
fc1ac8de
VS
1119#define PUNIT_REG_DDR_SETUP2 0x139
1120#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1121#define FORCE_DDR_LOW_FREQ (1 << 1)
1122#define FORCE_DDR_HIGH_FREQ (1 << 0)
1123
2b6b3a09
D
1124#define PUNIT_GPU_STATUS_REG 0xdb
1125#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1126#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1127#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1128#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1129
1130#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1131#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1132#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1133
5a09ae9f
JN
1134#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1135#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1136#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1137#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1138#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1139#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1140#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1141#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1142#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1143#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1144
af7187b7
PZ
1145#define VLV_TURBO_SOC_OVERRIDE 0x04
1146#define VLV_OVERRIDE_EN 1
1147#define VLV_SOC_TDP_EN (1 << 1)
1148#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1149#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1150
be4fc046 1151/* vlv2 north clock has */
24eb2d59
CML
1152#define CCK_FUSE_REG 0x8
1153#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1154#define CCK_REG_DSI_PLL_FUSE 0x44
1155#define CCK_REG_DSI_PLL_CONTROL 0x48
1156#define DSI_PLL_VCO_EN (1 << 31)
1157#define DSI_PLL_LDO_GATE (1 << 30)
1158#define DSI_PLL_P1_POST_DIV_SHIFT 17
1159#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1160#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1161#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1162#define DSI_PLL_MUX_MASK (3 << 9)
1163#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1164#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1165#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1166#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1167#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1168#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1169#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1170#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1171#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1172#define DSI_PLL_LOCK (1 << 0)
1173#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1174#define DSI_PLL_LFSR (1 << 31)
1175#define DSI_PLL_FRACTION_EN (1 << 30)
1176#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1177#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1178#define DSI_PLL_USYNC_CNT_SHIFT 18
1179#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1180#define DSI_PLL_N1_DIV_SHIFT 16
1181#define DSI_PLL_N1_DIV_MASK (3 << 16)
1182#define DSI_PLL_M1_DIV_SHIFT 0
1183#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1184#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1185#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1186#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1187#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1188#define CCK_TRUNK_FORCE_ON (1 << 17)
1189#define CCK_TRUNK_FORCE_OFF (1 << 16)
1190#define CCK_FREQUENCY_STATUS (0x1f << 8)
1191#define CCK_FREQUENCY_STATUS_SHIFT 8
1192#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1193
f38861b8 1194/* DPIO registers */
5a09ae9f 1195#define DPIO_DEVFN 0
5a09ae9f 1196
f0f59a00 1197#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1198#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1199#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1200#define DPIO_SFR_BYPASS (1 << 1)
1201#define DPIO_CMNRST (1 << 0)
57f350b6 1202
e4607fcf
CML
1203#define DPIO_PHY(pipe) ((pipe) >> 1)
1204#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1205
598fac6b
DV
1206/*
1207 * Per pipe/PLL DPIO regs
1208 */
ab3c759a 1209#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1210#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1211#define DPIO_POST_DIV_DAC 0
1212#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1213#define DPIO_POST_DIV_LVDS1 2
1214#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1215#define DPIO_K_SHIFT (24) /* 4 bits */
1216#define DPIO_P1_SHIFT (21) /* 3 bits */
1217#define DPIO_P2_SHIFT (16) /* 5 bits */
1218#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1219#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1220#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1221#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1222#define _VLV_PLL_DW3_CH1 0x802c
1223#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1224
ab3c759a 1225#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1226#define DPIO_REFSEL_OVERRIDE 27
1227#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1228#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1229#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1230#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1231#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1232#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1233#define _VLV_PLL_DW5_CH1 0x8034
1234#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1235
ab3c759a
CML
1236#define _VLV_PLL_DW7_CH0 0x801c
1237#define _VLV_PLL_DW7_CH1 0x803c
1238#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1239
ab3c759a
CML
1240#define _VLV_PLL_DW8_CH0 0x8040
1241#define _VLV_PLL_DW8_CH1 0x8060
1242#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1243
ab3c759a
CML
1244#define VLV_PLL_DW9_BCAST 0xc044
1245#define _VLV_PLL_DW9_CH0 0x8044
1246#define _VLV_PLL_DW9_CH1 0x8064
1247#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1248
ab3c759a
CML
1249#define _VLV_PLL_DW10_CH0 0x8048
1250#define _VLV_PLL_DW10_CH1 0x8068
1251#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1252
ab3c759a
CML
1253#define _VLV_PLL_DW11_CH0 0x804c
1254#define _VLV_PLL_DW11_CH1 0x806c
1255#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1256
ab3c759a
CML
1257/* Spec for ref block start counts at DW10 */
1258#define VLV_REF_DW13 0x80ac
598fac6b 1259
ab3c759a 1260#define VLV_CMN_DW0 0x8100
dc96e9b8 1261
598fac6b
DV
1262/*
1263 * Per DDI channel DPIO regs
1264 */
1265
ab3c759a
CML
1266#define _VLV_PCS_DW0_CH0 0x8200
1267#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1268#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1269#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1270#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1271#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1272#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1273
97fd4d5c
VS
1274#define _VLV_PCS01_DW0_CH0 0x200
1275#define _VLV_PCS23_DW0_CH0 0x400
1276#define _VLV_PCS01_DW0_CH1 0x2600
1277#define _VLV_PCS23_DW0_CH1 0x2800
1278#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1279#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1280
ab3c759a
CML
1281#define _VLV_PCS_DW1_CH0 0x8204
1282#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1283#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1284#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1285#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1286#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1287#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1288#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1289
97fd4d5c
VS
1290#define _VLV_PCS01_DW1_CH0 0x204
1291#define _VLV_PCS23_DW1_CH0 0x404
1292#define _VLV_PCS01_DW1_CH1 0x2604
1293#define _VLV_PCS23_DW1_CH1 0x2804
1294#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1295#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1296
ab3c759a
CML
1297#define _VLV_PCS_DW8_CH0 0x8220
1298#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1299#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1300#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1301#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1302
1303#define _VLV_PCS01_DW8_CH0 0x0220
1304#define _VLV_PCS23_DW8_CH0 0x0420
1305#define _VLV_PCS01_DW8_CH1 0x2620
1306#define _VLV_PCS23_DW8_CH1 0x2820
1307#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1308#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1309
1310#define _VLV_PCS_DW9_CH0 0x8224
1311#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1312#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1313#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1314#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1315#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1316#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1317#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1318#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1319
a02ef3c7
VS
1320#define _VLV_PCS01_DW9_CH0 0x224
1321#define _VLV_PCS23_DW9_CH0 0x424
1322#define _VLV_PCS01_DW9_CH1 0x2624
1323#define _VLV_PCS23_DW9_CH1 0x2824
1324#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1325#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1326
9d556c99
CML
1327#define _CHV_PCS_DW10_CH0 0x8228
1328#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1329#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1330#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1331#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1332#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1333#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1334#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1335#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1336#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1337#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1338
1966e59e
VS
1339#define _VLV_PCS01_DW10_CH0 0x0228
1340#define _VLV_PCS23_DW10_CH0 0x0428
1341#define _VLV_PCS01_DW10_CH1 0x2628
1342#define _VLV_PCS23_DW10_CH1 0x2828
1343#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1344#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1345
ab3c759a
CML
1346#define _VLV_PCS_DW11_CH0 0x822c
1347#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1348#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1349#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1350#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1351#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1352#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1353
570e2a74
VS
1354#define _VLV_PCS01_DW11_CH0 0x022c
1355#define _VLV_PCS23_DW11_CH0 0x042c
1356#define _VLV_PCS01_DW11_CH1 0x262c
1357#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1358#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1359#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1360
2e523e98
VS
1361#define _VLV_PCS01_DW12_CH0 0x0230
1362#define _VLV_PCS23_DW12_CH0 0x0430
1363#define _VLV_PCS01_DW12_CH1 0x2630
1364#define _VLV_PCS23_DW12_CH1 0x2830
1365#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1366#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1367
ab3c759a
CML
1368#define _VLV_PCS_DW12_CH0 0x8230
1369#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1370#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1371#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1372#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1373#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1374#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1375#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1376
1377#define _VLV_PCS_DW14_CH0 0x8238
1378#define _VLV_PCS_DW14_CH1 0x8438
1379#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1380
1381#define _VLV_PCS_DW23_CH0 0x825c
1382#define _VLV_PCS_DW23_CH1 0x845c
1383#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1384
1385#define _VLV_TX_DW2_CH0 0x8288
1386#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1387#define DPIO_SWING_MARGIN000_SHIFT 16
1388#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1389#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1390#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1391
1392#define _VLV_TX_DW3_CH0 0x828c
1393#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1394/* The following bit for CHV phy */
5ee8ee86 1395#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1396#define DPIO_SWING_MARGIN101_SHIFT 16
1397#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1398#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1399
1400#define _VLV_TX_DW4_CH0 0x8290
1401#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1402#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1403#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1404#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1405#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1406#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1407
1408#define _VLV_TX3_DW4_CH0 0x690
1409#define _VLV_TX3_DW4_CH1 0x2a90
1410#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1411
1412#define _VLV_TX_DW5_CH0 0x8294
1413#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1414#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1415#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1416
1417#define _VLV_TX_DW11_CH0 0x82ac
1418#define _VLV_TX_DW11_CH1 0x84ac
1419#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1420
1421#define _VLV_TX_DW14_CH0 0x82b8
1422#define _VLV_TX_DW14_CH1 0x84b8
1423#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1424
9d556c99
CML
1425/* CHV dpPhy registers */
1426#define _CHV_PLL_DW0_CH0 0x8000
1427#define _CHV_PLL_DW0_CH1 0x8180
1428#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1429
1430#define _CHV_PLL_DW1_CH0 0x8004
1431#define _CHV_PLL_DW1_CH1 0x8184
1432#define DPIO_CHV_N_DIV_SHIFT 8
1433#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1434#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1435
1436#define _CHV_PLL_DW2_CH0 0x8008
1437#define _CHV_PLL_DW2_CH1 0x8188
1438#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1439
1440#define _CHV_PLL_DW3_CH0 0x800c
1441#define _CHV_PLL_DW3_CH1 0x818c
1442#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1443#define DPIO_CHV_FIRST_MOD (0 << 8)
1444#define DPIO_CHV_SECOND_MOD (1 << 8)
1445#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1446#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1447#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1448
1449#define _CHV_PLL_DW6_CH0 0x8018
1450#define _CHV_PLL_DW6_CH1 0x8198
1451#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1452#define DPIO_CHV_INT_COEFF_SHIFT 8
1453#define DPIO_CHV_PROP_COEFF_SHIFT 0
1454#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1455
d3eee4ba
VP
1456#define _CHV_PLL_DW8_CH0 0x8020
1457#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1458#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1459#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1460#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1461
1462#define _CHV_PLL_DW9_CH0 0x8024
1463#define _CHV_PLL_DW9_CH1 0x81A4
1464#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1465#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1466#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1467#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1468
6669e39f
VS
1469#define _CHV_CMN_DW0_CH0 0x8100
1470#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1471#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1472#define DPIO_ALLDL_POWERDOWN (1 << 1)
1473#define DPIO_ANYDL_POWERDOWN (1 << 0)
1474
b9e5ac3c
VS
1475#define _CHV_CMN_DW5_CH0 0x8114
1476#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1477#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1478#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1479#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1480#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1481#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1482#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1483#define CHV_BUFLEFTENA1_MASK (3 << 22)
1484
9d556c99
CML
1485#define _CHV_CMN_DW13_CH0 0x8134
1486#define _CHV_CMN_DW0_CH1 0x8080
1487#define DPIO_CHV_S1_DIV_SHIFT 21
1488#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1489#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1490#define DPIO_CHV_K_DIV_SHIFT 4
1491#define DPIO_PLL_FREQLOCK (1 << 1)
1492#define DPIO_PLL_LOCK (1 << 0)
1493#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1494
1495#define _CHV_CMN_DW14_CH0 0x8138
1496#define _CHV_CMN_DW1_CH1 0x8084
1497#define DPIO_AFC_RECAL (1 << 14)
1498#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1499#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1500#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1501#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1502#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1503#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1504#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1505#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1506#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1507#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1508
9197c88b
VS
1509#define _CHV_CMN_DW19_CH0 0x814c
1510#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1511#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1512#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1513#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1514#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1515
9197c88b
VS
1516#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1517
e0fce78f
VS
1518#define CHV_CMN_DW28 0x8170
1519#define DPIO_CL1POWERDOWNEN (1 << 23)
1520#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1521#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1522#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1523#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1524#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1525
9d556c99 1526#define CHV_CMN_DW30 0x8178
3e288786 1527#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1528#define DPIO_LRC_BYPASS (1 << 3)
1529
1530#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1531 (lane) * 0x200 + (offset))
1532
f72df8db
VS
1533#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1534#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1535#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1536#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1537#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1538#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1539#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1540#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1541#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1542#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1543#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1544#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1545#define DPIO_FRC_LATENCY_SHFIT 8
1546#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1547#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1548
1549/* BXT PHY registers */
ed37892e
ACO
1550#define _BXT_PHY0_BASE 0x6C000
1551#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1552#define _BXT_PHY2_BASE 0x163000
1553#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1554 _BXT_PHY1_BASE, \
1555 _BXT_PHY2_BASE)
ed37892e
ACO
1556
1557#define _BXT_PHY(phy, reg) \
1558 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1559
1560#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1561 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1562 (reg_ch1) - _BXT_PHY0_BASE))
1563#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1564 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1565
f0f59a00 1566#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1567#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1568
e93da0a0
ID
1569#define _BXT_PHY_CTL_DDI_A 0x64C00
1570#define _BXT_PHY_CTL_DDI_B 0x64C10
1571#define _BXT_PHY_CTL_DDI_C 0x64C20
1572#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1573#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1574#define BXT_PHY_LANE_ENABLED (1 << 8)
1575#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1576 _BXT_PHY_CTL_DDI_B)
1577
5c6706e5
VK
1578#define _PHY_CTL_FAMILY_EDP 0x64C80
1579#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1580#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1581#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1582#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1583 _PHY_CTL_FAMILY_EDP, \
1584 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1585
dfb82408
S
1586/* BXT PHY PLL registers */
1587#define _PORT_PLL_A 0x46074
1588#define _PORT_PLL_B 0x46078
1589#define _PORT_PLL_C 0x4607c
1590#define PORT_PLL_ENABLE (1 << 31)
1591#define PORT_PLL_LOCK (1 << 30)
1592#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1593#define PORT_PLL_POWER_ENABLE (1 << 26)
1594#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1595#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1596
1597#define _PORT_PLL_EBB_0_A 0x162034
1598#define _PORT_PLL_EBB_0_B 0x6C034
1599#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1600#define PORT_PLL_P1_SHIFT 13
1601#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1602#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1603#define PORT_PLL_P2_SHIFT 8
1604#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1605#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1606#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1607 _PORT_PLL_EBB_0_B, \
1608 _PORT_PLL_EBB_0_C)
dfb82408
S
1609
1610#define _PORT_PLL_EBB_4_A 0x162038
1611#define _PORT_PLL_EBB_4_B 0x6C038
1612#define _PORT_PLL_EBB_4_C 0x6C344
1613#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1614#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1615#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1616 _PORT_PLL_EBB_4_B, \
1617 _PORT_PLL_EBB_4_C)
dfb82408
S
1618
1619#define _PORT_PLL_0_A 0x162100
1620#define _PORT_PLL_0_B 0x6C100
1621#define _PORT_PLL_0_C 0x6C380
1622/* PORT_PLL_0_A */
1623#define PORT_PLL_M2_MASK 0xFF
1624/* PORT_PLL_1_A */
aa610dcb
ID
1625#define PORT_PLL_N_SHIFT 8
1626#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1627#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1628/* PORT_PLL_2_A */
1629#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1630/* PORT_PLL_3_A */
1631#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1632/* PORT_PLL_6_A */
1633#define PORT_PLL_PROP_COEFF_MASK 0xF
1634#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1635#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1636#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1637#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1638/* PORT_PLL_8_A */
1639#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1640/* PORT_PLL_9_A */
05712c15
ID
1641#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1642#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1643/* PORT_PLL_10_A */
5ee8ee86 1644#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1645#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1646#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1647#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1648#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1649 _PORT_PLL_0_B, \
1650 _PORT_PLL_0_C)
1651#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1652 (idx) * 4)
dfb82408 1653
5c6706e5
VK
1654/* BXT PHY common lane registers */
1655#define _PORT_CL1CM_DW0_A 0x162000
1656#define _PORT_CL1CM_DW0_BC 0x6C000
1657#define PHY_POWER_GOOD (1 << 16)
b61e7996 1658#define PHY_RESERVED (1 << 7)
ed37892e 1659#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1660
d8d4a512
VS
1661#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1662#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1663#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1664
ad186f3f
PZ
1665#define _ICL_PORT_CL_DW5_A 0x162014
1666#define _ICL_PORT_CL_DW5_B 0x6C014
1667#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1668 _ICL_PORT_CL_DW5_B)
1669
5c6706e5
VK
1670#define _PORT_CL1CM_DW9_A 0x162024
1671#define _PORT_CL1CM_DW9_BC 0x6C024
1672#define IREF0RC_OFFSET_SHIFT 8
1673#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1674#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1675
1676#define _PORT_CL1CM_DW10_A 0x162028
1677#define _PORT_CL1CM_DW10_BC 0x6C028
1678#define IREF1RC_OFFSET_SHIFT 8
1679#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1680#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1681
1682#define _PORT_CL1CM_DW28_A 0x162070
1683#define _PORT_CL1CM_DW28_BC 0x6C070
1684#define OCL1_POWER_DOWN_EN (1 << 23)
1685#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1686#define SUS_CLK_CONFIG 0x3
ed37892e 1687#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1688
1689#define _PORT_CL1CM_DW30_A 0x162078
1690#define _PORT_CL1CM_DW30_BC 0x6C078
1691#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1692#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1693
04416108
RV
1694#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1695#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1696#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1697#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1698#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1699#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1700#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1701#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1702#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1703#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1704#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1705 _CNL_PORT_PCS_DW1_GRP_AE, \
1706 _CNL_PORT_PCS_DW1_GRP_B, \
1707 _CNL_PORT_PCS_DW1_GRP_C, \
1708 _CNL_PORT_PCS_DW1_GRP_D, \
1709 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1710 _CNL_PORT_PCS_DW1_GRP_F))
1711
1712#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1713 _CNL_PORT_PCS_DW1_LN0_AE, \
1714 _CNL_PORT_PCS_DW1_LN0_B, \
1715 _CNL_PORT_PCS_DW1_LN0_C, \
1716 _CNL_PORT_PCS_DW1_LN0_D, \
1717 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1718 _CNL_PORT_PCS_DW1_LN0_F))
5bb975de
MN
1719#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1720#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1721#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1722#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1723#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1724 _ICL_PORT_PCS_DW1_GRP_A, \
1725 _ICL_PORT_PCS_DW1_GRP_B)
1726#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1727 _ICL_PORT_PCS_DW1_LN0_A, \
1728 _ICL_PORT_PCS_DW1_LN0_B)
04416108
RV
1729#define COMMON_KEEPER_EN (1 << 26)
1730
4635b573
MK
1731/* CNL Port TX registers */
1732#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1733#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1734#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1735#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1736#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1737#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1738#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1739#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1740#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1741#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1742#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1743 _CNL_PORT_TX_AE_GRP_OFFSET, \
1744 _CNL_PORT_TX_B_GRP_OFFSET, \
1745 _CNL_PORT_TX_B_GRP_OFFSET, \
1746 _CNL_PORT_TX_D_GRP_OFFSET, \
1747 _CNL_PORT_TX_AE_GRP_OFFSET, \
1748 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1749 4 * (dw))
4635b573
MK
1750#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1751 _CNL_PORT_TX_AE_LN0_OFFSET, \
1752 _CNL_PORT_TX_B_LN0_OFFSET, \
1753 _CNL_PORT_TX_B_LN0_OFFSET, \
1754 _CNL_PORT_TX_D_LN0_OFFSET, \
1755 _CNL_PORT_TX_AE_LN0_OFFSET, \
1756 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1757 4 * (dw))
4635b573
MK
1758
1759#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1760#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1761#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1762#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1763#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1764#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1765#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1766 _ICL_PORT_TX_DW2_GRP_A, \
1767 _ICL_PORT_TX_DW2_GRP_B)
1768#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1769 _ICL_PORT_TX_DW2_LN0_A, \
1770 _ICL_PORT_TX_DW2_LN0_B)
7487508e 1771#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1772#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1773#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1774#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1775#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1776#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1777
04416108
RV
1778#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1779#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1780#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1781#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1782#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
9e8789ec 1783 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1784 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1785#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1786#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1787#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1788#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1789#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1790#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1791 _ICL_PORT_TX_DW4_GRP_A, \
1792 _ICL_PORT_TX_DW4_GRP_B)
1793#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1794 _ICL_PORT_TX_DW4_LN0_A, \
1795 _ICL_PORT_TX_DW4_LN0_B) + \
9e8789ec
PZ
1796 ((ln) * (_ICL_PORT_TX_DW4_LN1_A - \
1797 _ICL_PORT_TX_DW4_LN0_A)))
04416108
RV
1798#define LOADGEN_SELECT (1 << 31)
1799#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1800#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1801#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1802#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1803#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1804#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1805
4635b573
MK
1806#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1807#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1808#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1809#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1810#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1811#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1812#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1813 _ICL_PORT_TX_DW5_GRP_A, \
1814 _ICL_PORT_TX_DW5_GRP_B)
1815#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1816 _ICL_PORT_TX_DW5_LN0_A, \
1817 _ICL_PORT_TX_DW5_LN0_B)
04416108 1818#define TX_TRAINING_EN (1 << 31)
5bb975de 1819#define TAP2_DISABLE (1 << 30)
04416108
RV
1820#define TAP3_DISABLE (1 << 29)
1821#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1822#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1823#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1824#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1825
4635b573
MK
1826#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1827#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1828#define N_SCALAR(x) ((x) << 24)
1f588aeb 1829#define N_SCALAR_MASK (0x7F << 24)
04416108 1830
c92f47b5
MN
1831#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \
1832 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1833
1834#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1835#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1836#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1837#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1838#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1839#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1840#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1841#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
1842#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \
1843 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
1844 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1845 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1846
1847#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1848#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1849#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1850#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1851#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1852#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1853#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1854#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
1855#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \
1856 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
1857 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1858 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1859#define CRI_USE_FS32 (1 << 5)
1860
1861#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1862#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1863#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1864#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1865#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1866#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1867#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1868#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
1869#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \
1870 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
1871 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1872 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1873
1874#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1875#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1876#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1877#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1878#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1879#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1880#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1881#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
1882#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \
1883 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
1884 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1885 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1886#define CRI_CALCINIT (1 << 1)
1887
1888#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1889#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1890#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1891#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1892#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1893#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1894#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1895#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
1896#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \
1897 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \
1898 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1899 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1)
1900
1901#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1902#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
1903#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
1904#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
1905#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
1906#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
1907#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
1908#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
1909#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \
1910 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \
1911 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \
1912 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1)
1913#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
1914#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
1915
1916#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144
1917#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544
1918#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144
1919#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544
1920#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144
1921#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544
1922#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144
1923#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544
1924#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \
1925 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \
1926 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \
1927 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1)
1928
1929#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
1930#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
1931#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
1932#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
1933#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
1934#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
1935#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
1936#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
1937#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \
1938 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \
1939 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \
1940 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1)
1941#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
1942#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
1943#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
1944#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
1945#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
1946
842d4166
ACO
1947/* The spec defines this only for BXT PHY0, but lets assume that this
1948 * would exist for PHY1 too if it had a second channel.
1949 */
1950#define _PORT_CL2CM_DW6_A 0x162358
1951#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1952#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1953#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1954
d8d4a512
VS
1955#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1956#define COMP_INIT (1 << 31)
1957#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1958#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1959#define PROCESS_INFO_DOT_0 (0 << 26)
1960#define PROCESS_INFO_DOT_1 (1 << 26)
1961#define PROCESS_INFO_DOT_4 (2 << 26)
1962#define PROCESS_INFO_MASK (7 << 26)
1963#define PROCESS_INFO_SHIFT 26
1964#define VOLTAGE_INFO_0_85V (0 << 24)
1965#define VOLTAGE_INFO_0_95V (1 << 24)
1966#define VOLTAGE_INFO_1_05V (2 << 24)
1967#define VOLTAGE_INFO_MASK (3 << 24)
1968#define VOLTAGE_INFO_SHIFT 24
1969#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1970#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1971
62d4a5e1
PZ
1972#define _ICL_PORT_COMP_DW0_A 0x162100
1973#define _ICL_PORT_COMP_DW0_B 0x6C100
1974#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1975 _ICL_PORT_COMP_DW0_B)
1976#define _ICL_PORT_COMP_DW1_A 0x162104
1977#define _ICL_PORT_COMP_DW1_B 0x6C104
1978#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1979 _ICL_PORT_COMP_DW1_B)
1980#define _ICL_PORT_COMP_DW3_A 0x16210C
1981#define _ICL_PORT_COMP_DW3_B 0x6C10C
1982#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1983 _ICL_PORT_COMP_DW3_B)
1984#define _ICL_PORT_COMP_DW9_A 0x162124
1985#define _ICL_PORT_COMP_DW9_B 0x6C124
1986#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1987 _ICL_PORT_COMP_DW9_B)
1988#define _ICL_PORT_COMP_DW10_A 0x162128
1989#define _ICL_PORT_COMP_DW10_B 0x6C128
1990#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1991 _ICL_PORT_COMP_DW10_A, \
1992 _ICL_PORT_COMP_DW10_B)
1993
a2bc69a1
MN
1994/* ICL PHY DFLEX registers */
1995#define PORT_TX_DFLEXDPMLE1 _MMIO(0x1638C0)
1996#define DFLEXDPMLE1_DPMLETC_MASK(n) (0xf << (4 * (n)))
1997#define DFLEXDPMLE1_DPMLETC(n, x) ((x) << (4 * (n)))
1998
5c6706e5
VK
1999/* BXT PHY Ref registers */
2000#define _PORT_REF_DW3_A 0x16218C
2001#define _PORT_REF_DW3_BC 0x6C18C
2002#define GRC_DONE (1 << 22)
ed37892e 2003#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2004
2005#define _PORT_REF_DW6_A 0x162198
2006#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2007#define GRC_CODE_SHIFT 24
2008#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2009#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2010#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2011#define GRC_CODE_SLOW_SHIFT 8
2012#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2013#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2014#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2015
2016#define _PORT_REF_DW8_A 0x1621A0
2017#define _PORT_REF_DW8_BC 0x6C1A0
2018#define GRC_DIS (1 << 15)
2019#define GRC_RDY_OVRD (1 << 1)
ed37892e 2020#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2021
dfb82408 2022/* BXT PHY PCS registers */
96fb9f9b
VK
2023#define _PORT_PCS_DW10_LN01_A 0x162428
2024#define _PORT_PCS_DW10_LN01_B 0x6C428
2025#define _PORT_PCS_DW10_LN01_C 0x6C828
2026#define _PORT_PCS_DW10_GRP_A 0x162C28
2027#define _PORT_PCS_DW10_GRP_B 0x6CC28
2028#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2029#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2030 _PORT_PCS_DW10_LN01_B, \
2031 _PORT_PCS_DW10_LN01_C)
2032#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2033 _PORT_PCS_DW10_GRP_B, \
2034 _PORT_PCS_DW10_GRP_C)
2035
96fb9f9b
VK
2036#define TX2_SWING_CALC_INIT (1 << 31)
2037#define TX1_SWING_CALC_INIT (1 << 30)
2038
dfb82408
S
2039#define _PORT_PCS_DW12_LN01_A 0x162430
2040#define _PORT_PCS_DW12_LN01_B 0x6C430
2041#define _PORT_PCS_DW12_LN01_C 0x6C830
2042#define _PORT_PCS_DW12_LN23_A 0x162630
2043#define _PORT_PCS_DW12_LN23_B 0x6C630
2044#define _PORT_PCS_DW12_LN23_C 0x6CA30
2045#define _PORT_PCS_DW12_GRP_A 0x162c30
2046#define _PORT_PCS_DW12_GRP_B 0x6CC30
2047#define _PORT_PCS_DW12_GRP_C 0x6CE30
2048#define LANESTAGGER_STRAP_OVRD (1 << 6)
2049#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2050#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2051 _PORT_PCS_DW12_LN01_B, \
2052 _PORT_PCS_DW12_LN01_C)
2053#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2054 _PORT_PCS_DW12_LN23_B, \
2055 _PORT_PCS_DW12_LN23_C)
2056#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2057 _PORT_PCS_DW12_GRP_B, \
2058 _PORT_PCS_DW12_GRP_C)
dfb82408 2059
5c6706e5
VK
2060/* BXT PHY TX registers */
2061#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2062 ((lane) & 1) * 0x80)
2063
96fb9f9b
VK
2064#define _PORT_TX_DW2_LN0_A 0x162508
2065#define _PORT_TX_DW2_LN0_B 0x6C508
2066#define _PORT_TX_DW2_LN0_C 0x6C908
2067#define _PORT_TX_DW2_GRP_A 0x162D08
2068#define _PORT_TX_DW2_GRP_B 0x6CD08
2069#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2070#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2071 _PORT_TX_DW2_LN0_B, \
2072 _PORT_TX_DW2_LN0_C)
2073#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2074 _PORT_TX_DW2_GRP_B, \
2075 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2076#define MARGIN_000_SHIFT 16
2077#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2078#define UNIQ_TRANS_SCALE_SHIFT 8
2079#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2080
2081#define _PORT_TX_DW3_LN0_A 0x16250C
2082#define _PORT_TX_DW3_LN0_B 0x6C50C
2083#define _PORT_TX_DW3_LN0_C 0x6C90C
2084#define _PORT_TX_DW3_GRP_A 0x162D0C
2085#define _PORT_TX_DW3_GRP_B 0x6CD0C
2086#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2087#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2088 _PORT_TX_DW3_LN0_B, \
2089 _PORT_TX_DW3_LN0_C)
2090#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2091 _PORT_TX_DW3_GRP_B, \
2092 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2093#define SCALE_DCOMP_METHOD (1 << 26)
2094#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2095
2096#define _PORT_TX_DW4_LN0_A 0x162510
2097#define _PORT_TX_DW4_LN0_B 0x6C510
2098#define _PORT_TX_DW4_LN0_C 0x6C910
2099#define _PORT_TX_DW4_GRP_A 0x162D10
2100#define _PORT_TX_DW4_GRP_B 0x6CD10
2101#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2102#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2103 _PORT_TX_DW4_LN0_B, \
2104 _PORT_TX_DW4_LN0_C)
2105#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2106 _PORT_TX_DW4_GRP_B, \
2107 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2108#define DEEMPH_SHIFT 24
2109#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2110
51b3ee35
ACO
2111#define _PORT_TX_DW5_LN0_A 0x162514
2112#define _PORT_TX_DW5_LN0_B 0x6C514
2113#define _PORT_TX_DW5_LN0_C 0x6C914
2114#define _PORT_TX_DW5_GRP_A 0x162D14
2115#define _PORT_TX_DW5_GRP_B 0x6CD14
2116#define _PORT_TX_DW5_GRP_C 0x6CF14
2117#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2118 _PORT_TX_DW5_LN0_B, \
2119 _PORT_TX_DW5_LN0_C)
2120#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2121 _PORT_TX_DW5_GRP_B, \
2122 _PORT_TX_DW5_GRP_C)
2123#define DCC_DELAY_RANGE_1 (1 << 9)
2124#define DCC_DELAY_RANGE_2 (1 << 8)
2125
5c6706e5
VK
2126#define _PORT_TX_DW14_LN0_A 0x162538
2127#define _PORT_TX_DW14_LN0_B 0x6C538
2128#define _PORT_TX_DW14_LN0_C 0x6C938
2129#define LATENCY_OPTIM_SHIFT 30
2130#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2131#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2132 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2133 _PORT_TX_DW14_LN0_C) + \
2134 _BXT_LANE_OFFSET(lane))
5c6706e5 2135
f8896f5d 2136/* UAIMI scratch pad register 1 */
f0f59a00 2137#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2138/* SKL VccIO mask */
2139#define SKL_VCCIO_MASK 0x1
2140/* SKL balance leg register */
f0f59a00 2141#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2142/* I_boost values */
5ee8ee86
PZ
2143#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2144#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2145/* Balance leg disable bits */
2146#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2147#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2148
585fb111 2149/*
de151cf6 2150 * Fence registers
eecf613a
VS
2151 * [0-7] @ 0x2000 gen2,gen3
2152 * [8-15] @ 0x3000 945,g33,pnv
2153 *
2154 * [0-15] @ 0x3000 gen4,gen5
2155 *
2156 * [0-15] @ 0x100000 gen6,vlv,chv
2157 * [0-31] @ 0x100000 gen7+
585fb111 2158 */
f0f59a00 2159#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2160#define I830_FENCE_START_MASK 0x07f80000
2161#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2162#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2163#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2164#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2165#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2166#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2167#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2168
2169#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2170#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2171
f0f59a00
VS
2172#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2173#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2174#define I965_FENCE_PITCH_SHIFT 2
2175#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2176#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2177#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2178
f0f59a00
VS
2179#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2180#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2181#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2182#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2183
2b6b3a09 2184
f691e2f4 2185/* control register for cpu gtt access */
f0f59a00 2186#define TILECTL _MMIO(0x101000)
f691e2f4 2187#define TILECTL_SWZCTL (1 << 0)
e3a29055 2188#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2189#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2190#define TILECTL_BACKSNOOP_DIS (1 << 3)
2191
de151cf6
JB
2192/*
2193 * Instruction and interrupt control regs
2194 */
f0f59a00 2195#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2196#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2197#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2198#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2199#define PRB0_BASE (0x2030 - 0x30)
2200#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2201#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2202#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2203#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2204#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2205#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2206#define RENDER_RING_BASE 0x02000
2207#define BSD_RING_BASE 0x04000
2208#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2209#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2210#define GEN11_BSD_RING_BASE 0x1c0000
2211#define GEN11_BSD2_RING_BASE 0x1c4000
2212#define GEN11_BSD3_RING_BASE 0x1d0000
2213#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2214#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2215#define GEN11_VEBOX_RING_BASE 0x1c8000
2216#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2217#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2218#define RING_TAIL(base) _MMIO((base) + 0x30)
2219#define RING_HEAD(base) _MMIO((base) + 0x34)
2220#define RING_START(base) _MMIO((base) + 0x38)
2221#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2222#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2223#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2224#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2225#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2226#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2227#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2228#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2229#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2230#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2231#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2232#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2233#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2234#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2235#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2236#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2237#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2238#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2239#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2240#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2241#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2242#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2243#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2244#define RESET_CTL_REQUEST_RESET (1 << 0)
2245#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2246#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2247
f0f59a00 2248#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2249#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2250#define GEN7_WR_WATERMARK _MMIO(0x4028)
2251#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2252#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2253#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2254#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2255#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2256#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2257/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2258#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2259#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2260#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2261#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2262
f0f59a00 2263#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2264#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2265#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2266#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2267#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2268#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2269#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2270#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2271#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2272#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2273#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2274#define DONE_REG _MMIO(0x40b0)
2275#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2276#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2277#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2278#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2279#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2280#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2281#define RING_ACTHD(base) _MMIO((base) + 0x74)
2282#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2283#define RING_NOPID(base) _MMIO((base) + 0x94)
2284#define RING_IMR(base) _MMIO((base) + 0xa8)
2285#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2286#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2287#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2288#define TAIL_ADDR 0x001FFFF8
2289#define HEAD_WRAP_COUNT 0xFFE00000
2290#define HEAD_WRAP_ONE 0x00200000
2291#define HEAD_ADDR 0x001FFFFC
2292#define RING_NR_PAGES 0x001FF000
2293#define RING_REPORT_MASK 0x00000006
2294#define RING_REPORT_64K 0x00000002
2295#define RING_REPORT_128K 0x00000004
2296#define RING_NO_REPORT 0x00000000
2297#define RING_VALID_MASK 0x00000001
2298#define RING_VALID 0x00000001
2299#define RING_INVALID 0x00000000
5ee8ee86
PZ
2300#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2301#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2302#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2303
5ee8ee86 2304#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2305#define RING_MAX_NONPRIV_SLOTS 12
2306
f0f59a00 2307#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2308
4ba9c1f7 2309#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2310#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2311
9a6330cf
MA
2312#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2313#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2314
c0b730d5 2315#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2316#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2317#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2318#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2319
8168bd48 2320#if 0
f0f59a00
VS
2321#define PRB0_TAIL _MMIO(0x2030)
2322#define PRB0_HEAD _MMIO(0x2034)
2323#define PRB0_START _MMIO(0x2038)
2324#define PRB0_CTL _MMIO(0x203c)
2325#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2326#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2327#define PRB1_START _MMIO(0x2048) /* 915+ only */
2328#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2329#endif
f0f59a00
VS
2330#define IPEIR_I965 _MMIO(0x2064)
2331#define IPEHR_I965 _MMIO(0x2068)
2332#define GEN7_SC_INSTDONE _MMIO(0x7100)
2333#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2334#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2335#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2336#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2337#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2338#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2339#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2340#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2341#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2342#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2343#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2344#define RING_IPEIR(base) _MMIO((base) + 0x64)
2345#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2346/*
2347 * On GEN4, only the render ring INSTDONE exists and has a different
2348 * layout than the GEN7+ version.
bd93a50e 2349 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2350 */
5ee8ee86
PZ
2351#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2352#define RING_INSTPS(base) _MMIO((base) + 0x70)
2353#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2354#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2355#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2356#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2357#define INSTPS _MMIO(0x2070) /* 965+ only */
2358#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2359#define ACTHD_I965 _MMIO(0x2074)
2360#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2361#define HWS_ADDRESS_MASK 0xfffff000
2362#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2363#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2364#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2365#define IPEIR _MMIO(0x2088)
2366#define IPEHR _MMIO(0x208c)
2367#define GEN2_INSTDONE _MMIO(0x2090)
2368#define NOPID _MMIO(0x2094)
2369#define HWSTAM _MMIO(0x2098)
2370#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2371#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2372#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2373#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2374#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2375#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2376#define RING_BBADDR(base) _MMIO((base) + 0x140)
2377#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2378#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2379#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2380#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2381#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2382
2383#define ERROR_GEN6 _MMIO(0x40a0)
2384#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2385#define ERR_INT_POISON (1 << 31)
2386#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2387#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2388#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2389#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2390#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2391#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2392#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2393#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2394#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2395
f0f59a00
VS
2396#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2397#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2398#define FAULT_VA_HIGH_BITS (0xf << 0)
2399#define FAULT_GTT_SEL (1 << 4)
6c826f34 2400
f0f59a00 2401#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2402#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2403
8ac3e1bb
MK
2404#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2405#define CLAIM_ER_CLR (1 << 31)
2406#define CLAIM_ER_OVERFLOW (1 << 16)
2407#define CLAIM_ER_CTR_MASK 0xffff
2408
f0f59a00 2409#define DERRMR _MMIO(0x44050)
4e0bbc31 2410/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2411#define DERRMR_PIPEA_SCANLINE (1 << 0)
2412#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2413#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2414#define DERRMR_PIPEA_VBLANK (1 << 3)
2415#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2416#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2417#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2418#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2419#define DERRMR_PIPEB_VBLANK (1 << 11)
2420#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2421/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2422#define DERRMR_PIPEC_SCANLINE (1 << 14)
2423#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2424#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2425#define DERRMR_PIPEC_VBLANK (1 << 21)
2426#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2427
0f3b6849 2428
de6e2eaf
EA
2429/* GM45+ chicken bits -- debug workaround bits that may be required
2430 * for various sorts of correct behavior. The top 16 bits of each are
2431 * the enables for writing to the corresponding low bit.
2432 */
f0f59a00 2433#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2434#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2435#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2436
2437#define FF_SLICE_CHICKEN _MMIO(0x2088)
2438#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2439
de6e2eaf
EA
2440/* Disables pipelining of read flushes past the SF-WIZ interface.
2441 * Required on all Ironlake steppings according to the B-Spec, but the
2442 * particular danger of not doing so is not specified.
2443 */
2444# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2445#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2446#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2447#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2448#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2449#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2450#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2451#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2452
f0f59a00 2453#define MI_MODE _MMIO(0x209c)
71cf39b1 2454# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2455# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2456# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2457# define MODE_IDLE (1 << 9)
9991ae78 2458# define STOP_RING (1 << 8)
71cf39b1 2459
f0f59a00
VS
2460#define GEN6_GT_MODE _MMIO(0x20d0)
2461#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2462#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2463#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2464#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2465#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2466#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2467#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2468#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2469#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2470
a8ab5ed5
TG
2471/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2472#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2473#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2474
b1e429fe
TG
2475/* WaClearTdlStateAckDirtyBits */
2476#define GEN8_STATE_ACK _MMIO(0x20F0)
2477#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2478#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2479#define GEN9_STATE_ACK_TDL0 (1 << 12)
2480#define GEN9_STATE_ACK_TDL1 (1 << 13)
2481#define GEN9_STATE_ACK_TDL2 (1 << 14)
2482#define GEN9_STATE_ACK_TDL3 (1 << 15)
2483#define GEN9_SUBSLICE_TDL_ACK_BITS \
2484 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2485 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2486
f0f59a00
VS
2487#define GFX_MODE _MMIO(0x2520)
2488#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2489#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2490#define GFX_RUN_LIST_ENABLE (1 << 15)
2491#define GFX_INTERRUPT_STEERING (1 << 14)
2492#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2493#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2494#define GFX_REPLAY_MODE (1 << 11)
2495#define GFX_PSMI_GRANULARITY (1 << 10)
2496#define GFX_PPGTT_ENABLE (1 << 9)
2497#define GEN8_GFX_PPGTT_48B (1 << 7)
2498
2499#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2500#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2501#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2502#define GFX_FORWARD_VBLANK_COND (2 << 5)
2503
2504#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2505
a7e806de 2506#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2507#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2508#define BXT_MIPI_BASE 0x60000
a7e806de 2509
f0f59a00
VS
2510#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2511#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2512#define SCPD0 _MMIO(0x209c) /* 915+ only */
2513#define IER _MMIO(0x20a0)
2514#define IIR _MMIO(0x20a4)
2515#define IMR _MMIO(0x20a8)
2516#define ISR _MMIO(0x20ac)
2517#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2518#define GINT_DIS (1 << 22)
2519#define GCFG_DIS (1 << 8)
f0f59a00
VS
2520#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2521#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2522#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2523#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2524#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2525#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2526#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2527#define VLV_PCBR_ADDR_SHIFT 12
2528
5ee8ee86 2529#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2530#define EIR _MMIO(0x20b0)
2531#define EMR _MMIO(0x20b4)
2532#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2533#define GM45_ERROR_PAGE_TABLE (1 << 5)
2534#define GM45_ERROR_MEM_PRIV (1 << 4)
2535#define I915_ERROR_PAGE_TABLE (1 << 4)
2536#define GM45_ERROR_CP_PRIV (1 << 3)
2537#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2538#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2539#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2540#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2541#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2542 will not assert AGPBUSY# and will only
2543 be delivered when out of C3. */
5ee8ee86
PZ
2544#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2545#define INSTPM_TLB_INVALIDATE (1 << 9)
2546#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2547#define ACTHD _MMIO(0x20c8)
2548#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2549#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2550#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2551#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2552#define FW_BLC _MMIO(0x20d8)
2553#define FW_BLC2 _MMIO(0x20dc)
2554#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2555#define FW_BLC_SELF_EN_MASK (1 << 31)
2556#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2557#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2558#define MM_BURST_LENGTH 0x00700000
2559#define MM_FIFO_WATERMARK 0x0001F000
2560#define LM_BURST_LENGTH 0x00000700
2561#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2562#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2563
78005497
MK
2564#define MBUS_ABOX_CTL _MMIO(0x45038)
2565#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2566#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2567#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2568#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2569#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2570#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2571#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2572#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2573
2574#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2575#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2576#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2577 _PIPEB_MBUS_DBOX_CTL)
2578#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2579#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2580#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2581#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2582#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2583#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2584
2585#define MBUS_UBOX_CTL _MMIO(0x4503C)
2586#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2587#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2588
45503ded
KP
2589/* Make render/texture TLB fetches lower priorty than associated data
2590 * fetches. This is not turned on by default
2591 */
2592#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2593
2594/* Isoch request wait on GTT enable (Display A/B/C streams).
2595 * Make isoch requests stall on the TLB update. May cause
2596 * display underruns (test mode only)
2597 */
2598#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2599
2600/* Block grant count for isoch requests when block count is
2601 * set to a finite value.
2602 */
2603#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2604#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2605#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2606#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2607#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2608
2609/* Enable render writes to complete in C2/C3/C4 power states.
2610 * If this isn't enabled, render writes are prevented in low
2611 * power states. That seems bad to me.
2612 */
2613#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2614
2615/* This acknowledges an async flip immediately instead
2616 * of waiting for 2TLB fetches.
2617 */
2618#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2619
2620/* Enables non-sequential data reads through arbiter
2621 */
0206e353 2622#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2623
2624/* Disable FSB snooping of cacheable write cycles from binner/render
2625 * command stream
2626 */
2627#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2628
2629/* Arbiter time slice for non-isoch streams */
2630#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2631#define MI_ARB_TIME_SLICE_1 (0 << 5)
2632#define MI_ARB_TIME_SLICE_2 (1 << 5)
2633#define MI_ARB_TIME_SLICE_4 (2 << 5)
2634#define MI_ARB_TIME_SLICE_6 (3 << 5)
2635#define MI_ARB_TIME_SLICE_8 (4 << 5)
2636#define MI_ARB_TIME_SLICE_10 (5 << 5)
2637#define MI_ARB_TIME_SLICE_14 (6 << 5)
2638#define MI_ARB_TIME_SLICE_16 (7 << 5)
2639
2640/* Low priority grace period page size */
2641#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2642#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2643
2644/* Disable display A/B trickle feed */
2645#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2646
2647/* Set display plane priority */
2648#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2649#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2650
f0f59a00 2651#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2652#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2653#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2654
f0f59a00 2655#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2656#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2657#define CM0_IZ_OPT_DISABLE (1 << 6)
2658#define CM0_ZR_OPT_DISABLE (1 << 5)
2659#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2660#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2661#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2662#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2663#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2664#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2665#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2666#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2667#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2668#define ECO_GATING_CX_ONLY (1 << 3)
2669#define ECO_FLIP_DONE (1 << 0)
585fb111 2670
f0f59a00 2671#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2672#define RC_OP_FLUSH_ENABLE (1 << 0)
2673#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2674#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2675#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2676#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2677#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2678
0bf059f3
OM
2679#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2680#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2681
f0f59a00 2682#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2683#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2684#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2685
f0f59a00 2686#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2687#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2688#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2689#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2690
19f81df2
RB
2691#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2692#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2693
693d11c3 2694/* Fuse readout registers for GT */
b8ec759e
LL
2695#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2696#define HSW_F1_EU_DIS_SHIFT 16
2697#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2698#define HSW_F1_EU_DIS_10EUS 0
2699#define HSW_F1_EU_DIS_8EUS 1
2700#define HSW_F1_EU_DIS_6EUS 2
2701
f0f59a00 2702#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2703#define CHV_FGT_DISABLE_SS0 (1 << 10)
2704#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2705#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2706#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2707#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2708#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2709#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2710#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2711#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2712#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2713
f0f59a00 2714#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2715#define GEN8_F2_SS_DIS_SHIFT 21
2716#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2717#define GEN8_F2_S_ENA_SHIFT 25
2718#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2719
2720#define GEN9_F2_SS_DIS_SHIFT 20
2721#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2722
4e9767bc
BW
2723#define GEN10_F2_S_ENA_SHIFT 22
2724#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2725#define GEN10_F2_SS_DIS_SHIFT 18
2726#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2727
fe864b76
YZ
2728#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2729#define GEN10_L3BANK_PAIR_COUNT 4
2730#define GEN10_L3BANK_MASK 0x0F
2731
f0f59a00 2732#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2733#define GEN8_EU_DIS0_S0_MASK 0xffffff
2734#define GEN8_EU_DIS0_S1_SHIFT 24
2735#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2736
f0f59a00 2737#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2738#define GEN8_EU_DIS1_S1_MASK 0xffff
2739#define GEN8_EU_DIS1_S2_SHIFT 16
2740#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2741
f0f59a00 2742#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2743#define GEN8_EU_DIS2_S2_MASK 0xff
2744
5ee8ee86 2745#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2746
4e9767bc
BW
2747#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2748#define GEN10_EU_DIS_SS_MASK 0xff
2749
26376a7e
OM
2750#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2751#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2752#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2753#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2754
8b5eb5e2
KG
2755#define GEN11_EU_DISABLE _MMIO(0x9134)
2756#define GEN11_EU_DIS_MASK 0xFF
2757
2758#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2759#define GEN11_GT_S_ENA_MASK 0xFF
2760
2761#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2762
f0f59a00 2763#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2764#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2765#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2766#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2767#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2768
cc609d5d
BW
2769/* On modern GEN architectures interrupt control consists of two sets
2770 * of registers. The first set pertains to the ring generating the
2771 * interrupt. The second control is for the functional block generating the
2772 * interrupt. These are PM, GT, DE, etc.
2773 *
2774 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2775 * GT interrupt bits, so we don't need to duplicate the defines.
2776 *
2777 * These defines should cover us well from SNB->HSW with minor exceptions
2778 * it can also work on ILK.
2779 */
2780#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2781#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2782#define GT_BLT_USER_INTERRUPT (1 << 22)
2783#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2784#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2785#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2786#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2787#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2788#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2789#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2790#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2791#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2792#define GT_RENDER_USER_INTERRUPT (1 << 0)
2793
12638c57
BW
2794#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2795#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2796
772c2a51 2797#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2798 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2799 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2800
cc609d5d 2801/* These are all the "old" interrupts */
5ee8ee86
PZ
2802#define ILK_BSD_USER_INTERRUPT (1 << 5)
2803
2804#define I915_PM_INTERRUPT (1 << 31)
2805#define I915_ISP_INTERRUPT (1 << 22)
2806#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2807#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2808#define I915_MIPIC_INTERRUPT (1 << 19)
2809#define I915_MIPIA_INTERRUPT (1 << 18)
2810#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2811#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2812#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2813#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
2814#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1 << 15)
2815#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2816#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2817#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2818#define I915_HWB_OOM_INTERRUPT (1 << 13)
2819#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2820#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2821#define I915_MISC_INTERRUPT (1 << 11)
2822#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2823#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2824#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2825#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2826#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2827#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2828#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2829#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2830#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2831#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2832#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2833#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2834#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2835#define I915_DEBUG_INTERRUPT (1 << 2)
2836#define I915_WINVALID_INTERRUPT (1 << 1)
2837#define I915_USER_INTERRUPT (1 << 1)
2838#define I915_ASLE_INTERRUPT (1 << 0)
2839#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2840
eef57324
JA
2841#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2842#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2843
d5d8c3a1 2844/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2845#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2846#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2847
d5d8c3a1
PLB
2848#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2849#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2850#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2851#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2852 _VLV_AUD_PORT_EN_B_DBG, \
2853 _VLV_AUD_PORT_EN_C_DBG, \
2854 _VLV_AUD_PORT_EN_D_DBG)
2855#define VLV_AMP_MUTE (1 << 1)
2856
f0f59a00 2857#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2858
f0f59a00 2859#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2860#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2861#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
2862#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2863#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2864#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2865#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2866#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2867#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2868#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2869#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2870#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2871#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2872#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2873#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2874#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2875
585fb111
JB
2876/*
2877 * Framebuffer compression (915+ only)
2878 */
2879
f0f59a00
VS
2880#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2881#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2882#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2883#define FBC_CTL_EN (1 << 31)
2884#define FBC_CTL_PERIODIC (1 << 30)
585fb111 2885#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
2886#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
2887#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 2888#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2889#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2890#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 2891#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 2892#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
2893#define FBC_STAT_COMPRESSING (1 << 31)
2894#define FBC_STAT_COMPRESSED (1 << 30)
2895#define FBC_STAT_MODIFIED (1 << 29)
82f34496 2896#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2897#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
2898#define FBC_CTL_FENCE_DBL (0 << 4)
2899#define FBC_CTL_IDLE_IMM (0 << 2)
2900#define FBC_CTL_IDLE_FULL (1 << 2)
2901#define FBC_CTL_IDLE_LINE (2 << 2)
2902#define FBC_CTL_IDLE_DEBUG (3 << 2)
2903#define FBC_CTL_CPU_FENCE (1 << 1)
2904#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
2905#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2906#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2907
2908#define FBC_LL_SIZE (1536)
2909
44fff99f 2910#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 2911#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 2912
74dff282 2913/* Framebuffer compression for GM45+ */
f0f59a00
VS
2914#define DPFC_CB_BASE _MMIO(0x3200)
2915#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
2916#define DPFC_CTL_EN (1 << 31)
2917#define DPFC_CTL_PLANE(plane) ((plane) << 30)
2918#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
2919#define DPFC_CTL_FENCE_EN (1 << 29)
2920#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
2921#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
2922#define DPFC_SR_EN (1 << 10)
2923#define DPFC_CTL_LIMIT_1X (0 << 6)
2924#define DPFC_CTL_LIMIT_2X (1 << 6)
2925#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 2926#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 2927#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
2928#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2929#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2930#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2931#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2932#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2933#define DPFC_INVAL_SEG_SHIFT (16)
2934#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2935#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2936#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2937#define DPFC_STATUS2 _MMIO(0x3214)
2938#define DPFC_FENCE_YOFF _MMIO(0x3218)
2939#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 2940#define DPFC_HT_MODIFY (1 << 31)
74dff282 2941
b52eb4dc 2942/* Framebuffer compression for Ironlake */
f0f59a00
VS
2943#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2944#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 2945#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
2946/* The bit 28-8 is reserved */
2947#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2948#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2949#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2950#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2951#define IVB_FBC_STATUS2 _MMIO(0x43214)
2952#define IVB_FBC_COMP_SEG_MASK 0x7ff
2953#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2954#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2955#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
2956#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
2957#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 2958#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
2959#define ILK_FBC_RT_VALID (1 << 0)
2960#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 2961
f0f59a00 2962#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
2963#define ILK_FBCQ_DIS (1 << 22)
2964#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 2965
b52eb4dc 2966
9c04f015
YL
2967/*
2968 * Framebuffer compression for Sandybridge
2969 *
2970 * The following two registers are of type GTTMMADR
2971 */
f0f59a00 2972#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 2973#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 2974#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2975
abe959c7 2976/* Framebuffer compression for Ivybridge */
f0f59a00 2977#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2978
f0f59a00 2979#define IPS_CTL _MMIO(0x43408)
42db64ef 2980#define IPS_ENABLE (1 << 31)
9c04f015 2981
f0f59a00 2982#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
2983#define FBC_REND_NUKE (1 << 2)
2984#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 2985
585fb111
JB
2986/*
2987 * GPIO regs
2988 */
f0f59a00
VS
2989#define GPIOA _MMIO(0x5010)
2990#define GPIOB _MMIO(0x5014)
2991#define GPIOC _MMIO(0x5018)
2992#define GPIOD _MMIO(0x501c)
2993#define GPIOE _MMIO(0x5020)
2994#define GPIOF _MMIO(0x5024)
2995#define GPIOG _MMIO(0x5028)
2996#define GPIOH _MMIO(0x502c)
af1f1b81
MK
2997#define GPIOJ _MMIO(0x5034)
2998#define GPIOK _MMIO(0x5038)
2999#define GPIOL _MMIO(0x503C)
3000#define GPIOM _MMIO(0x5040)
585fb111
JB
3001# define GPIO_CLOCK_DIR_MASK (1 << 0)
3002# define GPIO_CLOCK_DIR_IN (0 << 1)
3003# define GPIO_CLOCK_DIR_OUT (1 << 1)
3004# define GPIO_CLOCK_VAL_MASK (1 << 2)
3005# define GPIO_CLOCK_VAL_OUT (1 << 3)
3006# define GPIO_CLOCK_VAL_IN (1 << 4)
3007# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3008# define GPIO_DATA_DIR_MASK (1 << 8)
3009# define GPIO_DATA_DIR_IN (0 << 9)
3010# define GPIO_DATA_DIR_OUT (1 << 9)
3011# define GPIO_DATA_VAL_MASK (1 << 10)
3012# define GPIO_DATA_VAL_OUT (1 << 11)
3013# define GPIO_DATA_VAL_IN (1 << 12)
3014# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3015
f0f59a00 3016#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3017#define GMBUS_AKSV_SELECT (1 << 11)
3018#define GMBUS_RATE_100KHZ (0 << 8)
3019#define GMBUS_RATE_50KHZ (1 << 8)
3020#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3021#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3022#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
3023#define GMBUS_PIN_DISABLED 0
3024#define GMBUS_PIN_SSC 1
3025#define GMBUS_PIN_VGADDC 2
3026#define GMBUS_PIN_PANEL 3
3027#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3028#define GMBUS_PIN_DPC 4 /* HDMIC */
3029#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3030#define GMBUS_PIN_DPD 6 /* HDMID */
3031#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3032#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3033#define GMBUS_PIN_2_BXT 2
3034#define GMBUS_PIN_3_BXT 3
3d02352c 3035#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3036#define GMBUS_PIN_9_TC1_ICP 9
3037#define GMBUS_PIN_10_TC2_ICP 10
3038#define GMBUS_PIN_11_TC3_ICP 11
3039#define GMBUS_PIN_12_TC4_ICP 12
3040
3041#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3042#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3043#define GMBUS_SW_CLR_INT (1 << 31)
3044#define GMBUS_SW_RDY (1 << 30)
3045#define GMBUS_ENT (1 << 29) /* enable timeout */
3046#define GMBUS_CYCLE_NONE (0 << 25)
3047#define GMBUS_CYCLE_WAIT (1 << 25)
3048#define GMBUS_CYCLE_INDEX (2 << 25)
3049#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3050#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3051#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3052#define GMBUS_SLAVE_INDEX_SHIFT 8
3053#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3054#define GMBUS_SLAVE_READ (1 << 0)
3055#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3056#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3057#define GMBUS_INUSE (1 << 15)
3058#define GMBUS_HW_WAIT_PHASE (1 << 14)
3059#define GMBUS_STALL_TIMEOUT (1 << 13)
3060#define GMBUS_INT (1 << 12)
3061#define GMBUS_HW_RDY (1 << 11)
3062#define GMBUS_SATOER (1 << 10)
3063#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3064#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3065#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3066#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3067#define GMBUS_NAK_EN (1 << 3)
3068#define GMBUS_IDLE_EN (1 << 2)
3069#define GMBUS_HW_WAIT_EN (1 << 1)
3070#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3071#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3072#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3073
585fb111
JB
3074/*
3075 * Clock control & power management
3076 */
2d401b17
VS
3077#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3078#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3079#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3080#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3081
f0f59a00
VS
3082#define VGA0 _MMIO(0x6000)
3083#define VGA1 _MMIO(0x6004)
3084#define VGA_PD _MMIO(0x6010)
585fb111
JB
3085#define VGA0_PD_P2_DIV_4 (1 << 7)
3086#define VGA0_PD_P1_DIV_2 (1 << 5)
3087#define VGA0_PD_P1_SHIFT 0
3088#define VGA0_PD_P1_MASK (0x1f << 0)
3089#define VGA1_PD_P2_DIV_4 (1 << 15)
3090#define VGA1_PD_P1_DIV_2 (1 << 13)
3091#define VGA1_PD_P1_SHIFT 8
3092#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3093#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3094#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3095#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3096#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3097#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3098#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3099#define DPLL_VGA_MODE_DIS (1 << 28)
3100#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3101#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3102#define DPLL_MODE_MASK (3 << 26)
3103#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3104#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3105#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3106#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3107#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3108#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3109#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3110#define DPLL_LOCK_VLV (1 << 15)
3111#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3112#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3113#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3114#define DPLL_PORTC_READY_MASK (0xf << 4)
3115#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3116
585fb111 3117#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3118
3119/* Additional CHV pll/phy registers */
f0f59a00 3120#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3121#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3122#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3123#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3124#define PHY_LDO_DELAY_0NS 0x0
3125#define PHY_LDO_DELAY_200NS 0x1
3126#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3127#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3128#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3129#define PHY_CH_SU_PSR 0x1
3130#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3131#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3132#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3133#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3134#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3135#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3136#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3137
585fb111
JB
3138/*
3139 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3140 * this field (only one bit may be set).
3141 */
3142#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3143#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3144#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3145/* i830, required in DVO non-gang */
3146#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3147#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3148#define PLL_REF_INPUT_DREFCLK (0 << 13)
3149#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3150#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3151#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3152#define PLL_REF_INPUT_MASK (3 << 13)
3153#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3154/* Ironlake */
b9055052
ZW
3155# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3156# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3157# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3158# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3159# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3160
585fb111
JB
3161/*
3162 * Parallel to Serial Load Pulse phase selection.
3163 * Selects the phase for the 10X DPLL clock for the PCIe
3164 * digital display port. The range is 4 to 13; 10 or more
3165 * is just a flip delay. The default is 6
3166 */
3167#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3168#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3169/*
3170 * SDVO multiplier for 945G/GM. Not used on 965.
3171 */
3172#define SDVO_MULTIPLIER_MASK 0x000000ff
3173#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3174#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3175
2d401b17
VS
3176#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3177#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3178#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3179#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3180
585fb111
JB
3181/*
3182 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3183 *
3184 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3185 */
3186#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3187#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3188/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3189#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3190#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3191/*
3192 * SDVO/UDI pixel multiplier.
3193 *
3194 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3195 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3196 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3197 * dummy bytes in the datastream at an increased clock rate, with both sides of
3198 * the link knowing how many bytes are fill.
3199 *
3200 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3201 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3202 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3203 * through an SDVO command.
3204 *
3205 * This register field has values of multiplication factor minus 1, with
3206 * a maximum multiplier of 5 for SDVO.
3207 */
3208#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3209#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3210/*
3211 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3212 * This best be set to the default value (3) or the CRT won't work. No,
3213 * I don't entirely understand what this does...
3214 */
3215#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3216#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3217
19ab4ed3
VS
3218#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3219
f0f59a00
VS
3220#define _FPA0 0x6040
3221#define _FPA1 0x6044
3222#define _FPB0 0x6048
3223#define _FPB1 0x604c
3224#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3225#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3226#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3227#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3228#define FP_N_DIV_SHIFT 16
3229#define FP_M1_DIV_MASK 0x00003f00
3230#define FP_M1_DIV_SHIFT 8
3231#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3232#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3233#define FP_M2_DIV_SHIFT 0
f0f59a00 3234#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3235#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3236#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3237#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3238#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3239#define DPLLB_TEST_N_BYPASS (1 << 19)
3240#define DPLLB_TEST_M_BYPASS (1 << 18)
3241#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3242#define DPLLA_TEST_N_BYPASS (1 << 3)
3243#define DPLLA_TEST_M_BYPASS (1 << 2)
3244#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3245#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3246#define DSTATE_GFX_RESET_I830 (1 << 6)
3247#define DSTATE_PLL_D3_OFF (1 << 3)
3248#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3249#define DSTATE_DOT_CLOCK_GATING (1 << 0)
f0f59a00 3250#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3251# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3252# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3253# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3254# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3255# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3256# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3257# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3258# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3259# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3260# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3261# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3262# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3263# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3264# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3265# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3266# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3267# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3268# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3269# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3270# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3271# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3272# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3273# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3274# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3275# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3276# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3277# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3278# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3279# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3280/*
652c393a
JB
3281 * This bit must be set on the 830 to prevent hangs when turning off the
3282 * overlay scaler.
3283 */
3284# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3285# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3286# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3287# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3288# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3289
f0f59a00 3290#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3291# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3292# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3293# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3294# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3295# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3296# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3297# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3298# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3299# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3300/* This bit must be unset on 855,865 */
652c393a
JB
3301# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3302# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3303# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3304# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3305/* This bit must be set on 855,865. */
652c393a
JB
3306# define SV_CLOCK_GATE_DISABLE (1 << 0)
3307# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3308# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3309# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3310# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3311# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3312# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3313# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3314# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3315# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3316# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3317# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3318# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3319# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3320# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3321# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3322# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3323# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3324
3325# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3326/* This bit must always be set on 965G/965GM */
652c393a
JB
3327# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3328# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3329# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3330# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3331# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3332# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3333/* This bit must always be set on 965G */
652c393a
JB
3334# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3335# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3336# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3337# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3338# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3339# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3340# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3341# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3342# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3343# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3344# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3345# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3346# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3347# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3348# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3349# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3350# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3351# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3352# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3353
f0f59a00 3354#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3355#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3356#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3357#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3358
f0f59a00 3359#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3360#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3361
f0f59a00
VS
3362#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3363#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3364
f0f59a00 3365#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3366#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3367
f0f59a00 3368#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3369
f0f59a00 3370#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3371#define CDCLK_FREQ_SHIFT 4
3372#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3373#define CZCLK_FREQ_MASK 0xf
1e69cd74 3374
f0f59a00 3375#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3376#define PFI_CREDIT_63 (9 << 28) /* chv only */
3377#define PFI_CREDIT_31 (8 << 28) /* chv only */
3378#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3379#define PFI_CREDIT_RESEND (1 << 27)
3380#define VGA_FAST_MODE_DISABLE (1 << 14)
3381
f0f59a00 3382#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3383
585fb111
JB
3384/*
3385 * Palette regs
3386 */
a57c774a
AK
3387#define PALETTE_A_OFFSET 0xa000
3388#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3389#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3390#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3391 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3392
673a394b
EA
3393/* MCH MMIO space */
3394
3395/*
3396 * MCHBAR mirror.
3397 *
3398 * This mirrors the MCHBAR MMIO space whose location is determined by
3399 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3400 * every way. It is not accessible from the CP register read instructions.
3401 *
515b2392
PZ
3402 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3403 * just read.
673a394b
EA
3404 */
3405#define MCHBAR_MIRROR_BASE 0x10000
3406
1398261a
YL
3407#define MCHBAR_MIRROR_BASE_SNB 0x140000
3408
f0f59a00
VS
3409#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3410#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3411#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3412#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3413#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3414
3ebecd07 3415/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3416#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3417
646b4269 3418/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3419#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3420#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3421#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3422#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3423#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3424#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3425#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3426#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3427#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3428
646b4269 3429/* Pineview MCH register contains DDR3 setting */
f0f59a00 3430#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3431#define CSHRDDR3CTL_DDR3 (1 << 2)
3432
646b4269 3433/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3434#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3435#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3436
646b4269 3437/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3438#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3439#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3440#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3441#define MAD_DIMM_ECC_MASK (0x3 << 24)
3442#define MAD_DIMM_ECC_OFF (0x0 << 24)
3443#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3444#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3445#define MAD_DIMM_ECC_ON (0x3 << 24)
3446#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3447#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3448#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3449#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3450#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3451#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3452#define MAD_DIMM_A_SELECT (0x1 << 16)
3453/* DIMM sizes are in multiples of 256mb. */
3454#define MAD_DIMM_B_SIZE_SHIFT 8
3455#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3456#define MAD_DIMM_A_SIZE_SHIFT 0
3457#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3458
646b4269 3459/* snb MCH registers for priority tuning */
f0f59a00 3460#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3461#define MCH_SSKPD_WM0_MASK 0x3f
3462#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3463
f0f59a00 3464#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3465
b11248df 3466/* Clocking configuration register */
f0f59a00 3467#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3468#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3469#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3470#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3471#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3472#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3473#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3474#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3475/*
3476 * Note that on at least on ELK the below value is reported for both
3477 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3478 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3479 */
3480#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3481#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3482#define CLKCFG_MEM_533 (1 << 4)
3483#define CLKCFG_MEM_667 (2 << 4)
3484#define CLKCFG_MEM_800 (3 << 4)
3485#define CLKCFG_MEM_MASK (7 << 4)
3486
f0f59a00
VS
3487#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3488#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3489
f0f59a00 3490#define TSC1 _MMIO(0x11001)
5ee8ee86 3491#define TSE (1 << 0)
f0f59a00
VS
3492#define TR1 _MMIO(0x11006)
3493#define TSFS _MMIO(0x11020)
7648fa99
JB
3494#define TSFS_SLOPE_MASK 0x0000ff00
3495#define TSFS_SLOPE_SHIFT 8
3496#define TSFS_INTR_MASK 0x000000ff
3497
f0f59a00
VS
3498#define CRSTANDVID _MMIO(0x11100)
3499#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3500#define PXVFREQ_PX_MASK 0x7f000000
3501#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3502#define VIDFREQ_BASE _MMIO(0x11110)
3503#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3504#define VIDFREQ2 _MMIO(0x11114)
3505#define VIDFREQ3 _MMIO(0x11118)
3506#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3507#define VIDFREQ_P0_MASK 0x1f000000
3508#define VIDFREQ_P0_SHIFT 24
3509#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3510#define VIDFREQ_P0_CSCLK_SHIFT 20
3511#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3512#define VIDFREQ_P0_CRCLK_SHIFT 16
3513#define VIDFREQ_P1_MASK 0x00001f00
3514#define VIDFREQ_P1_SHIFT 8
3515#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3516#define VIDFREQ_P1_CSCLK_SHIFT 4
3517#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3518#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3519#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3520#define INTTOEXT_MAP3_SHIFT 24
3521#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3522#define INTTOEXT_MAP2_SHIFT 16
3523#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3524#define INTTOEXT_MAP1_SHIFT 8
3525#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3526#define INTTOEXT_MAP0_SHIFT 0
3527#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3528#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3529#define MEMCTL_CMD_MASK 0xe000
3530#define MEMCTL_CMD_SHIFT 13
3531#define MEMCTL_CMD_RCLK_OFF 0
3532#define MEMCTL_CMD_RCLK_ON 1
3533#define MEMCTL_CMD_CHFREQ 2
3534#define MEMCTL_CMD_CHVID 3
3535#define MEMCTL_CMD_VMMOFF 4
3536#define MEMCTL_CMD_VMMON 5
5ee8ee86 3537#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3538 when command complete */
3539#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3540#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3541#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3542#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3543#define MEMIHYST _MMIO(0x1117c)
3544#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3545#define MEMINT_RSEXIT_EN (1 << 8)
3546#define MEMINT_CX_SUPR_EN (1 << 7)
3547#define MEMINT_CONT_BUSY_EN (1 << 6)
3548#define MEMINT_AVG_BUSY_EN (1 << 5)
3549#define MEMINT_EVAL_CHG_EN (1 << 4)
3550#define MEMINT_MON_IDLE_EN (1 << 3)
3551#define MEMINT_UP_EVAL_EN (1 << 2)
3552#define MEMINT_DOWN_EVAL_EN (1 << 1)
3553#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3554#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3555#define MEM_RSEXIT_MASK 0xc000
3556#define MEM_RSEXIT_SHIFT 14
3557#define MEM_CONT_BUSY_MASK 0x3000
3558#define MEM_CONT_BUSY_SHIFT 12
3559#define MEM_AVG_BUSY_MASK 0x0c00
3560#define MEM_AVG_BUSY_SHIFT 10
3561#define MEM_EVAL_CHG_MASK 0x0300
3562#define MEM_EVAL_BUSY_SHIFT 8
3563#define MEM_MON_IDLE_MASK 0x00c0
3564#define MEM_MON_IDLE_SHIFT 6
3565#define MEM_UP_EVAL_MASK 0x0030
3566#define MEM_UP_EVAL_SHIFT 4
3567#define MEM_DOWN_EVAL_MASK 0x000c
3568#define MEM_DOWN_EVAL_SHIFT 2
3569#define MEM_SW_CMD_MASK 0x0003
3570#define MEM_INT_STEER_GFX 0
3571#define MEM_INT_STEER_CMR 1
3572#define MEM_INT_STEER_SMI 2
3573#define MEM_INT_STEER_SCI 3
f0f59a00 3574#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3575#define MEMINT_RSEXIT (1 << 7)
3576#define MEMINT_CONT_BUSY (1 << 6)
3577#define MEMINT_AVG_BUSY (1 << 5)
3578#define MEMINT_EVAL_CHG (1 << 4)
3579#define MEMINT_MON_IDLE (1 << 3)
3580#define MEMINT_UP_EVAL (1 << 2)
3581#define MEMINT_DOWN_EVAL (1 << 1)
3582#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3583#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3584#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3585#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3586#define MEMMODE_BOOST_FREQ_SHIFT 24
3587#define MEMMODE_IDLE_MODE_MASK 0x00030000
3588#define MEMMODE_IDLE_MODE_SHIFT 16
3589#define MEMMODE_IDLE_MODE_EVAL 0
3590#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3591#define MEMMODE_HWIDLE_EN (1 << 15)
3592#define MEMMODE_SWMODE_EN (1 << 14)
3593#define MEMMODE_RCLK_GATE (1 << 13)
3594#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3595#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3596#define MEMMODE_FSTART_SHIFT 8
3597#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3598#define MEMMODE_FMAX_SHIFT 4
3599#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3600#define RCBMAXAVG _MMIO(0x1119c)
3601#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3602#define SWMEMCMD_RENDER_OFF (0 << 13)
3603#define SWMEMCMD_RENDER_ON (1 << 13)
3604#define SWMEMCMD_SWFREQ (2 << 13)
3605#define SWMEMCMD_TARVID (3 << 13)
3606#define SWMEMCMD_VRM_OFF (4 << 13)
3607#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3608#define CMDSTS (1 << 12)
3609#define SFCAVM (1 << 11)
f97108d1
JB
3610#define SWFREQ_MASK 0x0380 /* P0-7 */
3611#define SWFREQ_SHIFT 7
3612#define TARVID_MASK 0x001f
f0f59a00
VS
3613#define MEMSTAT_CTG _MMIO(0x111a0)
3614#define RCBMINAVG _MMIO(0x111a0)
3615#define RCUPEI _MMIO(0x111b0)
3616#define RCDNEI _MMIO(0x111b4)
3617#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3618#define RS1EN (1 << 31)
3619#define RS2EN (1 << 30)
3620#define RS3EN (1 << 29)
3621#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3622#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3623#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3624#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3625#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3626#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3627#define RSX_STATUS_MASK (7 << 20)
3628#define RSX_STATUS_ON (0 << 20)
3629#define RSX_STATUS_RC1 (1 << 20)
3630#define RSX_STATUS_RC1E (2 << 20)
3631#define RSX_STATUS_RS1 (3 << 20)
3632#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3633#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3634#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3635#define RSX_STATUS_RSVD2 (7 << 20)
3636#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3637#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3638#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3639#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3640#define RS1CONTSAV_MASK (3 << 14)
3641#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3642#define RS1CONTSAV_RSVD (1 << 14)
3643#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3644#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3645#define NORMSLEXLAT_MASK (3 << 12)
3646#define SLOW_RS123 (0 << 12)
3647#define SLOW_RS23 (1 << 12)
3648#define SLOW_RS3 (2 << 12)
3649#define NORMAL_RS123 (3 << 12)
3650#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3651#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3652#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3653#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3654#define RS_CSTATE_MASK (3 << 4)
3655#define RS_CSTATE_C367_RS1 (0 << 4)
3656#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3657#define RS_CSTATE_RSVD (2 << 4)
3658#define RS_CSTATE_C367_RS2 (3 << 4)
3659#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3660#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3661#define VIDCTL _MMIO(0x111c0)
3662#define VIDSTS _MMIO(0x111c8)
3663#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3664#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3665#define MEMSTAT_VID_MASK 0x7f00
3666#define MEMSTAT_VID_SHIFT 8
3667#define MEMSTAT_PSTATE_MASK 0x00f8
3668#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3669#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3670#define MEMSTAT_SRC_CTL_MASK 0x0003
3671#define MEMSTAT_SRC_CTL_CORE 0
3672#define MEMSTAT_SRC_CTL_TRB 1
3673#define MEMSTAT_SRC_CTL_THM 2
3674#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3675#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3676#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3677#define PMMISC _MMIO(0x11214)
5ee8ee86 3678#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3679#define SDEW _MMIO(0x1124c)
3680#define CSIEW0 _MMIO(0x11250)
3681#define CSIEW1 _MMIO(0x11254)
3682#define CSIEW2 _MMIO(0x11258)
3683#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3684#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3685#define MCHAFE _MMIO(0x112c0)
3686#define CSIEC _MMIO(0x112e0)
3687#define DMIEC _MMIO(0x112e4)
3688#define DDREC _MMIO(0x112e8)
3689#define PEG0EC _MMIO(0x112ec)
3690#define PEG1EC _MMIO(0x112f0)
3691#define GFXEC _MMIO(0x112f4)
3692#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3693#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3694#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3695#define ECR_GPFE (1 << 31)
3696#define ECR_IMONE (1 << 30)
7648fa99 3697#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3698#define OGW0 _MMIO(0x11608)
3699#define OGW1 _MMIO(0x1160c)
3700#define EG0 _MMIO(0x11610)
3701#define EG1 _MMIO(0x11614)
3702#define EG2 _MMIO(0x11618)
3703#define EG3 _MMIO(0x1161c)
3704#define EG4 _MMIO(0x11620)
3705#define EG5 _MMIO(0x11624)
3706#define EG6 _MMIO(0x11628)
3707#define EG7 _MMIO(0x1162c)
3708#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3709#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3710#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3711#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3712#define CSIPLL0 _MMIO(0x12c10)
3713#define DDRMPLL1 _MMIO(0X12c20)
3714#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3715
f0f59a00 3716#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3717#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3718
f0f59a00
VS
3719#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3720#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3721#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3722#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3723#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3724
8a292d01
VS
3725/*
3726 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3727 * 8300) freezing up around GPU hangs. Looks as if even
3728 * scheduling/timer interrupts start misbehaving if the RPS
3729 * EI/thresholds are "bad", leading to a very sluggish or even
3730 * frozen machine.
3731 */
3732#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3733#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3734#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3735#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3736 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3737 INTERVAL_0_833_US(us) : \
3738 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3739 INTERVAL_1_28_US(us))
3740
52530cba
AG
3741#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3742#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3743#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3744#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3745 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3746 INTERVAL_0_833_TO_US(interval) : \
3747 INTERVAL_1_33_TO_US(interval)) : \
3748 INTERVAL_1_28_TO_US(interval))
3749
aa40d6bb
ZN
3750/*
3751 * Logical Context regs
3752 */
ec62ed3e
CW
3753#define CCID _MMIO(0x2180)
3754#define CCID_EN BIT(0)
3755#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3756#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3757/*
3758 * Notes on SNB/IVB/VLV context size:
3759 * - Power context is saved elsewhere (LLC or stolen)
3760 * - Ring/execlist context is saved on SNB, not on IVB
3761 * - Extended context size already includes render context size
3762 * - We always need to follow the extended context size.
3763 * SNB BSpec has comments indicating that we should use the
3764 * render context size instead if execlists are disabled, but
3765 * based on empirical testing that's just nonsense.
3766 * - Pipelined/VF state is saved on SNB/IVB respectively
3767 * - GT1 size just indicates how much of render context
3768 * doesn't need saving on GT1
3769 */
f0f59a00 3770#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3771#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3772#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3773#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3774#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3775#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3776#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3777 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3778 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3779#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3780#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3781#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3782#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3783#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3784#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3785#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3786#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3787 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3788
c01fc532
ZW
3789enum {
3790 INTEL_ADVANCED_CONTEXT = 0,
3791 INTEL_LEGACY_32B_CONTEXT,
3792 INTEL_ADVANCED_AD_CONTEXT,
3793 INTEL_LEGACY_64B_CONTEXT
3794};
3795
2355cf08
MK
3796enum {
3797 FAULT_AND_HANG = 0,
3798 FAULT_AND_HALT, /* Debug only */
3799 FAULT_AND_STREAM,
3800 FAULT_AND_CONTINUE /* Unsupported */
3801};
3802
5ee8ee86
PZ
3803#define GEN8_CTX_VALID (1 << 0)
3804#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3805#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3806#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3807#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3808#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3809
2355cf08
MK
3810#define GEN8_CTX_ID_SHIFT 32
3811#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3812#define GEN11_SW_CTX_ID_SHIFT 37
3813#define GEN11_SW_CTX_ID_WIDTH 11
3814#define GEN11_ENGINE_CLASS_SHIFT 61
3815#define GEN11_ENGINE_CLASS_WIDTH 3
3816#define GEN11_ENGINE_INSTANCE_SHIFT 48
3817#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3818
f0f59a00
VS
3819#define CHV_CLK_CTL1 _MMIO(0x101100)
3820#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3821#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3822
585fb111
JB
3823/*
3824 * Overlay regs
3825 */
3826
f0f59a00
VS
3827#define OVADD _MMIO(0x30000)
3828#define DOVSTA _MMIO(0x30008)
5ee8ee86 3829#define OC_BUF (0x3 << 20)
f0f59a00
VS
3830#define OGAMC5 _MMIO(0x30010)
3831#define OGAMC4 _MMIO(0x30014)
3832#define OGAMC3 _MMIO(0x30018)
3833#define OGAMC2 _MMIO(0x3001c)
3834#define OGAMC1 _MMIO(0x30020)
3835#define OGAMC0 _MMIO(0x30024)
585fb111 3836
d965e7ac
ID
3837/*
3838 * GEN9 clock gating regs
3839 */
3840#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3841#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3842#define PWM2_GATING_DIS (1 << 14)
3843#define PWM1_GATING_DIS (1 << 13)
3844
6481d5ed
VS
3845#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3846#define BXT_GMBUS_GATING_DIS (1 << 14)
3847
ed69cd40
ID
3848#define _CLKGATE_DIS_PSL_A 0x46520
3849#define _CLKGATE_DIS_PSL_B 0x46524
3850#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3851#define DUPS1_GATING_DIS (1 << 15)
3852#define DUPS2_GATING_DIS (1 << 19)
3853#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3854#define DPF_GATING_DIS (1 << 10)
3855#define DPF_RAM_GATING_DIS (1 << 9)
3856#define DPFR_GATING_DIS (1 << 8)
3857
3858#define CLKGATE_DIS_PSL(pipe) \
3859 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3860
90007bca
RV
3861/*
3862 * GEN10 clock gating regs
3863 */
3864#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3865#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3866#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3867#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 3868
a4713c5a
RV
3869#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3870#define GWUNIT_CLKGATE_DIS (1 << 16)
3871
01ab0f92
RA
3872#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3873#define VFUNIT_CLKGATE_DIS (1 << 20)
3874
5ba700c7
OM
3875#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3876#define CGPSF_CLKGATE_DIS (1 << 3)
3877
585fb111
JB
3878/*
3879 * Display engine regs
3880 */
3881
8bf1e9f1 3882/* Pipe A CRC regs */
a57c774a 3883#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3884#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3885/* ivb+ source selection */
8bf1e9f1
SH
3886#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3887#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3888#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3889/* ilk+ source selection */
5a6b5c84
DV
3890#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3891#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3892#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3893/* embedded DP port on the north display block, reserved on ivb */
3894#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3895#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3896/* vlv source selection */
3897#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3898#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3899#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3900/* with DP port the pipe source is invalid */
3901#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3902#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3903#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3904/* gen3+ source selection */
3905#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3906#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3907#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3908/* with DP/TV port the pipe source is invalid */
3909#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3910#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3911#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3912#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3913#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3914/* gen2 doesn't have source selection bits */
52f843f6 3915#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3916
5a6b5c84
DV
3917#define _PIPE_CRC_RES_1_A_IVB 0x60064
3918#define _PIPE_CRC_RES_2_A_IVB 0x60068
3919#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3920#define _PIPE_CRC_RES_4_A_IVB 0x60070
3921#define _PIPE_CRC_RES_5_A_IVB 0x60074
3922
a57c774a
AK
3923#define _PIPE_CRC_RES_RED_A 0x60060
3924#define _PIPE_CRC_RES_GREEN_A 0x60064
3925#define _PIPE_CRC_RES_BLUE_A 0x60068
3926#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3927#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3928
3929/* Pipe B CRC regs */
5a6b5c84
DV
3930#define _PIPE_CRC_RES_1_B_IVB 0x61064
3931#define _PIPE_CRC_RES_2_B_IVB 0x61068
3932#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3933#define _PIPE_CRC_RES_4_B_IVB 0x61070
3934#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3935
f0f59a00
VS
3936#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3937#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3938#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3939#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3940#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3941#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3942
3943#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3944#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3945#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3946#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3947#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3948
585fb111 3949/* Pipe A timing regs */
a57c774a
AK
3950#define _HTOTAL_A 0x60000
3951#define _HBLANK_A 0x60004
3952#define _HSYNC_A 0x60008
3953#define _VTOTAL_A 0x6000c
3954#define _VBLANK_A 0x60010
3955#define _VSYNC_A 0x60014
3956#define _PIPEASRC 0x6001c
3957#define _BCLRPAT_A 0x60020
3958#define _VSYNCSHIFT_A 0x60028
ebb69c95 3959#define _PIPE_MULT_A 0x6002c
585fb111
JB
3960
3961/* Pipe B timing regs */
a57c774a
AK
3962#define _HTOTAL_B 0x61000
3963#define _HBLANK_B 0x61004
3964#define _HSYNC_B 0x61008
3965#define _VTOTAL_B 0x6100c
3966#define _VBLANK_B 0x61010
3967#define _VSYNC_B 0x61014
3968#define _PIPEBSRC 0x6101c
3969#define _BCLRPAT_B 0x61020
3970#define _VSYNCSHIFT_B 0x61028
ebb69c95 3971#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3972
3973#define TRANSCODER_A_OFFSET 0x60000
3974#define TRANSCODER_B_OFFSET 0x61000
3975#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3976#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3977#define TRANSCODER_EDP_OFFSET 0x6f000
3978
f0f59a00 3979#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3980 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3981 dev_priv->info.display_mmio_offset)
a57c774a 3982
f0f59a00
VS
3983#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3984#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3985#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3986#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3987#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3988#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3989#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3990#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3991#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3992#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3993
c8f7df58
RV
3994/* VLV eDP PSR registers */
3995#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3996#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
3997#define VLV_EDP_PSR_ENABLE (1 << 0)
3998#define VLV_EDP_PSR_RESET (1 << 1)
3999#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4000#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4001#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4002#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4003#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4004#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4005#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4006#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4007#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4008#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4009
4010#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4011#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4012#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4013#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4014#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4015#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4016
4017#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4018#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4019#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4020#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4021#define VLV_EDP_PSR_DISABLED (0 << 0)
4022#define VLV_EDP_PSR_INACTIVE (1 << 0)
4023#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4024#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4025#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4026#define VLV_EDP_PSR_EXIT (5 << 0)
4027#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4028#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4029
ed8546ac 4030/* HSW+ eDP PSR registers */
443a389f
VS
4031#define HSW_EDP_PSR_BASE 0x64800
4032#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4033#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4034#define EDP_PSR_ENABLE (1 << 31)
4035#define BDW_PSR_SINGLE_FRAME (1 << 30)
4036#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4037#define EDP_PSR_LINK_STANDBY (1 << 27)
4038#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4039#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4040#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4041#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4042#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4043#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4044#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4045#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4046#define EDP_PSR_TP1_TP3_SEL (1 << 11)
4047#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4048#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4049#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4050#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4051#define EDP_PSR_TP1_TIME_500us (0 << 4)
4052#define EDP_PSR_TP1_TIME_100us (1 << 4)
4053#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4054#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4055#define EDP_PSR_IDLE_FRAME_SHIFT 0
4056
fc340442
DV
4057/* Bspec claims those aren't shifted but stay at 0x64800 */
4058#define EDP_PSR_IMR _MMIO(0x64834)
4059#define EDP_PSR_IIR _MMIO(0x64838)
e04f7ece
VS
4060#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31))
4061#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31))
4062#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31))
fc340442 4063
f0f59a00 4064#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4065#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4066#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4067#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4068#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4069#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4070
f0f59a00 4071#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4072
861023e0 4073#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86
PZ
4074#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4075#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4076#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4077#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4078#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4079#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4080#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4081#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4082#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4083#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4084#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4085#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4086#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4087#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4088#define EDP_PSR_STATUS_COUNT_SHIFT 16
4089#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4090#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4091#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4092#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4093#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4094#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4095#define EDP_PSR_STATUS_IDLE_MASK 0xf
4096
f0f59a00 4097#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4098#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4099
62801bf6 4100#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4101#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4102#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4103#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4104#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4105#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16)
4106#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4107
f0f59a00 4108#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4109#define EDP_PSR2_ENABLE (1 << 31)
4110#define EDP_SU_TRACK_ENABLE (1 << 30)
4111#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4112#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4113#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4114#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4115#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4116#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4117#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4118#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4119#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4120#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4121#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4122#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4123#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4124#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4125
bc18b4df
JRS
4126#define _PSR_EVENT_TRANS_A 0x60848
4127#define _PSR_EVENT_TRANS_B 0x61848
4128#define _PSR_EVENT_TRANS_C 0x62848
4129#define _PSR_EVENT_TRANS_D 0x63848
4130#define _PSR_EVENT_TRANS_EDP 0x6F848
4131#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4132#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4133#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4134#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4135#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4136#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4137#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4138#define PSR_EVENT_MEMORY_UP (1 << 10)
4139#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4140#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4141#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4142#define PSR_EVENT_REGISTER_UPDATE (1 << 5)
4143#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4144#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4145#define PSR_EVENT_VBI_ENABLE (1 << 2)
4146#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4147#define PSR_EVENT_PSR_DISABLE (1 << 0)
4148
861023e0 4149#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4150#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4151#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4152
585fb111 4153/* VGA port control */
f0f59a00
VS
4154#define ADPA _MMIO(0x61100)
4155#define PCH_ADPA _MMIO(0xe1100)
4156#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4157
5ee8ee86 4158#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4159#define ADPA_DAC_DISABLE 0
6102a8ee 4160#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4161#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4162#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4163#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4164#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4165#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4166#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4167#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4168#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4169#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4170#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4171#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4172#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4173#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4174#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4175#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4176#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4177#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4178#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4179#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4180#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4181#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4182#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4183#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4184#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4185#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4186#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4187#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4188#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4189#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4190#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4191#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4192#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4193#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4194#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4195#define ADPA_DPMS_MASK (~(3 << 10))
4196#define ADPA_DPMS_ON (0 << 10)
4197#define ADPA_DPMS_SUSPEND (1 << 10)
4198#define ADPA_DPMS_STANDBY (2 << 10)
4199#define ADPA_DPMS_OFF (3 << 10)
585fb111 4200
939fe4d7 4201
585fb111 4202/* Hotplug control (945+ only) */
f0f59a00 4203#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4204#define PORTB_HOTPLUG_INT_EN (1 << 29)
4205#define PORTC_HOTPLUG_INT_EN (1 << 28)
4206#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4207#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4208#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4209#define TV_HOTPLUG_INT_EN (1 << 18)
4210#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4211#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4212 PORTC_HOTPLUG_INT_EN | \
4213 PORTD_HOTPLUG_INT_EN | \
4214 SDVOC_HOTPLUG_INT_EN | \
4215 SDVOB_HOTPLUG_INT_EN | \
4216 CRT_HOTPLUG_INT_EN)
585fb111 4217#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4218#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4219/* must use period 64 on GM45 according to docs */
4220#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4221#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4222#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4223#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4224#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4225#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4226#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4227#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4228#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4229#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4230#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4231#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4232
f0f59a00 4233#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4234/*
0780cd36 4235 * HDMI/DP bits are g4x+
0ce99f74
DV
4236 *
4237 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4238 * Please check the detailed lore in the commit message for for experimental
4239 * evidence.
4240 */
0780cd36
VS
4241/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4242#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4243#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4244#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4245/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4246#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4247#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4248#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4249#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4250#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4251#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4252#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4253#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4254#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4255#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4256#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4257#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4258/* CRT/TV common between gen3+ */
585fb111
JB
4259#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4260#define TV_HOTPLUG_INT_STATUS (1 << 10)
4261#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4262#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4263#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4264#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4265#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4266#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4267#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4268#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4269
084b612e
CW
4270/* SDVO is different across gen3/4 */
4271#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4272#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4273/*
4274 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4275 * since reality corrobates that they're the same as on gen3. But keep these
4276 * bits here (and the comment!) to help any other lost wanderers back onto the
4277 * right tracks.
4278 */
084b612e
CW
4279#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4280#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4281#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4282#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4283#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4284 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4285 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4286 PORTB_HOTPLUG_INT_STATUS | \
4287 PORTC_HOTPLUG_INT_STATUS | \
4288 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4289
4290#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4291 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4292 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4293 PORTB_HOTPLUG_INT_STATUS | \
4294 PORTC_HOTPLUG_INT_STATUS | \
4295 PORTD_HOTPLUG_INT_STATUS)
585fb111 4296
c20cd312
PZ
4297/* SDVO and HDMI port control.
4298 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4299#define _GEN3_SDVOB 0x61140
4300#define _GEN3_SDVOC 0x61160
4301#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4302#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4303#define GEN4_HDMIB GEN3_SDVOB
4304#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4305#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4306#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4307#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4308#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4309#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4310#define PCH_HDMIC _MMIO(0xe1150)
4311#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4312
f0f59a00 4313#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4314#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4315#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4316#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4317#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4318#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4319#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4320#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4321
c20cd312
PZ
4322/* Gen 3 SDVO bits: */
4323#define SDVO_ENABLE (1 << 31)
76203467 4324#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4325#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4326#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4327#define SDVO_STALL_SELECT (1 << 29)
4328#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4329/*
585fb111 4330 * 915G/GM SDVO pixel multiplier.
585fb111 4331 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4332 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4333 */
c20cd312 4334#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4335#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4336#define SDVO_PHASE_SELECT_MASK (15 << 19)
4337#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4338#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4339#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4340#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4341#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4342#define SDVO_DETECTED (1 << 2)
585fb111 4343/* Bits to be preserved when writing */
c20cd312
PZ
4344#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4345 SDVO_INTERRUPT_ENABLE)
4346#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4347
4348/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4349#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4350#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4351#define SDVO_ENCODING_SDVO (0 << 10)
4352#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4353#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4354#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4355#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4356#define SDVO_AUDIO_ENABLE (1 << 6)
4357/* VSYNC/HSYNC bits new with 965, default is to be set */
4358#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4359#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4360
4361/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4362#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4363#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4364
4365/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4366#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4367#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4368#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4369
44f37d1f 4370/* CHV SDVO/HDMI bits: */
76203467 4371#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4372#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4373#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4374
585fb111
JB
4375
4376/* DVO port control */
f0f59a00
VS
4377#define _DVOA 0x61120
4378#define DVOA _MMIO(_DVOA)
4379#define _DVOB 0x61140
4380#define DVOB _MMIO(_DVOB)
4381#define _DVOC 0x61160
4382#define DVOC _MMIO(_DVOC)
585fb111 4383#define DVO_ENABLE (1 << 31)
b45a2588
VS
4384#define DVO_PIPE_SEL_SHIFT 30
4385#define DVO_PIPE_SEL_MASK (1 << 30)
4386#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4387#define DVO_PIPE_STALL_UNUSED (0 << 28)
4388#define DVO_PIPE_STALL (1 << 28)
4389#define DVO_PIPE_STALL_TV (2 << 28)
4390#define DVO_PIPE_STALL_MASK (3 << 28)
4391#define DVO_USE_VGA_SYNC (1 << 15)
4392#define DVO_DATA_ORDER_I740 (0 << 14)
4393#define DVO_DATA_ORDER_FP (1 << 14)
4394#define DVO_VSYNC_DISABLE (1 << 11)
4395#define DVO_HSYNC_DISABLE (1 << 10)
4396#define DVO_VSYNC_TRISTATE (1 << 9)
4397#define DVO_HSYNC_TRISTATE (1 << 8)
4398#define DVO_BORDER_ENABLE (1 << 7)
4399#define DVO_DATA_ORDER_GBRG (1 << 6)
4400#define DVO_DATA_ORDER_RGGB (0 << 6)
4401#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4402#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4403#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4404#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4405#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4406#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4407#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4408#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4409#define DVOA_SRCDIM _MMIO(0x61124)
4410#define DVOB_SRCDIM _MMIO(0x61144)
4411#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4412#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4413#define DVO_SRCDIM_VERTICAL_SHIFT 0
4414
4415/* LVDS port control */
f0f59a00 4416#define LVDS _MMIO(0x61180)
585fb111
JB
4417/*
4418 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4419 * the DPLL semantics change when the LVDS is assigned to that pipe.
4420 */
4421#define LVDS_PORT_EN (1 << 31)
4422/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4423#define LVDS_PIPE_SEL_SHIFT 30
4424#define LVDS_PIPE_SEL_MASK (1 << 30)
4425#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4426#define LVDS_PIPE_SEL_SHIFT_CPT 29
4427#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4428#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4429/* LVDS dithering flag on 965/g4x platform */
4430#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4431/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4432#define LVDS_VSYNC_POLARITY (1 << 21)
4433#define LVDS_HSYNC_POLARITY (1 << 20)
4434
a3e17eb8
ZY
4435/* Enable border for unscaled (or aspect-scaled) display */
4436#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4437/*
4438 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4439 * pixel.
4440 */
4441#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4442#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4443#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4444/*
4445 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4446 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4447 * on.
4448 */
4449#define LVDS_A3_POWER_MASK (3 << 6)
4450#define LVDS_A3_POWER_DOWN (0 << 6)
4451#define LVDS_A3_POWER_UP (3 << 6)
4452/*
4453 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4454 * is set.
4455 */
4456#define LVDS_CLKB_POWER_MASK (3 << 4)
4457#define LVDS_CLKB_POWER_DOWN (0 << 4)
4458#define LVDS_CLKB_POWER_UP (3 << 4)
4459/*
4460 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4461 * setting for whether we are in dual-channel mode. The B3 pair will
4462 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4463 */
4464#define LVDS_B0B3_POWER_MASK (3 << 2)
4465#define LVDS_B0B3_POWER_DOWN (0 << 2)
4466#define LVDS_B0B3_POWER_UP (3 << 2)
4467
3c17fe4b 4468/* Video Data Island Packet control */
f0f59a00 4469#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4470/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4471 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4472 * of the infoframe structure specified by CEA-861. */
4473#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4474#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4475#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4476/* Pre HSW: */
3c17fe4b 4477#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4478#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4479#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4480#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4481#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4482#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4483#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4484#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4485#define VIDEO_DIP_SELECT_AVI (0 << 19)
4486#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4487#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4488#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4489#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4490#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4491#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4492#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4493/* HSW and later: */
0dd87d20
PZ
4494#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4495#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4496#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4497#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4498#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4499#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4500
585fb111 4501/* Panel power sequencing */
44cb734c
ID
4502#define PPS_BASE 0x61200
4503#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4504#define PCH_PPS_BASE 0xC7200
4505
4506#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4507 PPS_BASE + (reg) + \
4508 (pps_idx) * 0x100)
4509
4510#define _PP_STATUS 0x61200
4511#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4512#define PP_ON (1 << 31)
585fb111
JB
4513/*
4514 * Indicates that all dependencies of the panel are on:
4515 *
4516 * - PLL enabled
4517 * - pipe enabled
4518 * - LVDS/DVOB/DVOC on
4519 */
44cb734c
ID
4520#define PP_READY (1 << 30)
4521#define PP_SEQUENCE_NONE (0 << 28)
4522#define PP_SEQUENCE_POWER_UP (1 << 28)
4523#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4524#define PP_SEQUENCE_MASK (3 << 28)
4525#define PP_SEQUENCE_SHIFT 28
4526#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4527#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4528#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4529#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4530#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4531#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4532#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4533#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4534#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4535#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4536#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4537
4538#define _PP_CONTROL 0x61204
4539#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4540#define PANEL_UNLOCK_REGS (0xabcd << 16)
4541#define PANEL_UNLOCK_MASK (0xffff << 16)
4542#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4543#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4544#define EDP_FORCE_VDD (1 << 3)
4545#define EDP_BLC_ENABLE (1 << 2)
4546#define PANEL_POWER_RESET (1 << 1)
4547#define PANEL_POWER_OFF (0 << 0)
4548#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4549
4550#define _PP_ON_DELAYS 0x61208
4551#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4552#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4553#define PANEL_PORT_SELECT_MASK (3 << 30)
4554#define PANEL_PORT_SELECT_LVDS (0 << 30)
4555#define PANEL_PORT_SELECT_DPA (1 << 30)
4556#define PANEL_PORT_SELECT_DPC (2 << 30)
4557#define PANEL_PORT_SELECT_DPD (3 << 30)
4558#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4559#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4560#define PANEL_POWER_UP_DELAY_SHIFT 16
4561#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4562#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4563
4564#define _PP_OFF_DELAYS 0x6120C
4565#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4566#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4567#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4568#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4569#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4570
4571#define _PP_DIVISOR 0x61210
4572#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4573#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4574#define PP_REFERENCE_DIVIDER_SHIFT 8
4575#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4576#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4577
4578/* Panel fitting */
f0f59a00 4579#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4580#define PFIT_ENABLE (1 << 31)
4581#define PFIT_PIPE_MASK (3 << 29)
4582#define PFIT_PIPE_SHIFT 29
4583#define VERT_INTERP_DISABLE (0 << 10)
4584#define VERT_INTERP_BILINEAR (1 << 10)
4585#define VERT_INTERP_MASK (3 << 10)
4586#define VERT_AUTO_SCALE (1 << 9)
4587#define HORIZ_INTERP_DISABLE (0 << 6)
4588#define HORIZ_INTERP_BILINEAR (1 << 6)
4589#define HORIZ_INTERP_MASK (3 << 6)
4590#define HORIZ_AUTO_SCALE (1 << 5)
4591#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4592#define PFIT_FILTER_FUZZY (0 << 24)
4593#define PFIT_SCALING_AUTO (0 << 26)
4594#define PFIT_SCALING_PROGRAMMED (1 << 26)
4595#define PFIT_SCALING_PILLAR (2 << 26)
4596#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4597#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4598/* Pre-965 */
4599#define PFIT_VERT_SCALE_SHIFT 20
4600#define PFIT_VERT_SCALE_MASK 0xfff00000
4601#define PFIT_HORIZ_SCALE_SHIFT 4
4602#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4603/* 965+ */
4604#define PFIT_VERT_SCALE_SHIFT_965 16
4605#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4606#define PFIT_HORIZ_SCALE_SHIFT_965 0
4607#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4608
f0f59a00 4609#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4610
5c969aa7
DL
4611#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4612#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4613#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4614 _VLV_BLC_PWM_CTL2_B)
07bf139b 4615
5c969aa7
DL
4616#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4617#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4618#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4619 _VLV_BLC_PWM_CTL_B)
07bf139b 4620
5c969aa7
DL
4621#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4622#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4623#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4624 _VLV_BLC_HIST_CTL_B)
07bf139b 4625
585fb111 4626/* Backlight control */
f0f59a00 4627#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4628#define BLM_PWM_ENABLE (1 << 31)
4629#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4630#define BLM_PIPE_SELECT (1 << 29)
4631#define BLM_PIPE_SELECT_IVB (3 << 29)
4632#define BLM_PIPE_A (0 << 29)
4633#define BLM_PIPE_B (1 << 29)
4634#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4635#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4636#define BLM_TRANSCODER_B BLM_PIPE_B
4637#define BLM_TRANSCODER_C BLM_PIPE_C
4638#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4639#define BLM_PIPE(pipe) ((pipe) << 29)
4640#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4641#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4642#define BLM_PHASE_IN_ENABLE (1 << 25)
4643#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4644#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4645#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4646#define BLM_PHASE_IN_COUNT_SHIFT (8)
4647#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4648#define BLM_PHASE_IN_INCR_SHIFT (0)
4649#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4650#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4651/*
4652 * This is the most significant 15 bits of the number of backlight cycles in a
4653 * complete cycle of the modulated backlight control.
4654 *
4655 * The actual value is this field multiplied by two.
4656 */
7cf41601
DV
4657#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4658#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4659#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4660/*
4661 * This is the number of cycles out of the backlight modulation cycle for which
4662 * the backlight is on.
4663 *
4664 * This field must be no greater than the number of cycles in the complete
4665 * backlight modulation cycle.
4666 */
4667#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4668#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4669#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4670#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4671
f0f59a00 4672#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4673#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4674
7cf41601
DV
4675/* New registers for PCH-split platforms. Safe where new bits show up, the
4676 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4677#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4678#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4679
f0f59a00 4680#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4681
7cf41601
DV
4682/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4683 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4684#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4685#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4686#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4687#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4688#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4689
f0f59a00 4690#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4691#define UTIL_PIN_ENABLE (1 << 31)
4692
022e4e52
SK
4693#define UTIL_PIN_PIPE(x) ((x) << 29)
4694#define UTIL_PIN_PIPE_MASK (3 << 29)
4695#define UTIL_PIN_MODE_PWM (1 << 24)
4696#define UTIL_PIN_MODE_MASK (0xf << 24)
4697#define UTIL_PIN_POLARITY (1 << 22)
4698
0fb890c0 4699/* BXT backlight register definition. */
022e4e52 4700#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4701#define BXT_BLC_PWM_ENABLE (1 << 31)
4702#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4703#define _BXT_BLC_PWM_FREQ1 0xC8254
4704#define _BXT_BLC_PWM_DUTY1 0xC8258
4705
4706#define _BXT_BLC_PWM_CTL2 0xC8350
4707#define _BXT_BLC_PWM_FREQ2 0xC8354
4708#define _BXT_BLC_PWM_DUTY2 0xC8358
4709
f0f59a00 4710#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4711 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4712#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4713 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4714#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4715 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4716
f0f59a00 4717#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4718#define PCH_GTC_ENABLE (1 << 31)
4719
585fb111 4720/* TV port control */
f0f59a00 4721#define TV_CTL _MMIO(0x68000)
646b4269 4722/* Enables the TV encoder */
585fb111 4723# define TV_ENC_ENABLE (1 << 31)
646b4269 4724/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4725# define TV_ENC_PIPE_SEL_SHIFT 30
4726# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4727# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4728/* Outputs composite video (DAC A only) */
585fb111 4729# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4730/* Outputs SVideo video (DAC B/C) */
585fb111 4731# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4732/* Outputs Component video (DAC A/B/C) */
585fb111 4733# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4734/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4735# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4736# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4737/* Enables slow sync generation (945GM only) */
585fb111 4738# define TV_SLOW_SYNC (1 << 20)
646b4269 4739/* Selects 4x oversampling for 480i and 576p */
585fb111 4740# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4741/* Selects 2x oversampling for 720p and 1080i */
585fb111 4742# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4743/* Selects no oversampling for 1080p */
585fb111 4744# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4745/* Selects 8x oversampling */
585fb111 4746# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4747/* Selects progressive mode rather than interlaced */
585fb111 4748# define TV_PROGRESSIVE (1 << 17)
646b4269 4749/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4750# define TV_PAL_BURST (1 << 16)
646b4269 4751/* Field for setting delay of Y compared to C */
585fb111 4752# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4753/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4754# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4755/*
585fb111
JB
4756 * Enables a fix for the 915GM only.
4757 *
4758 * Not sure what it does.
4759 */
4760# define TV_ENC_C0_FIX (1 << 10)
646b4269 4761/* Bits that must be preserved by software */
d2d9f232 4762# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4763# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4764/* Read-only state that reports all features enabled */
585fb111 4765# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4766/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4767# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4768/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4769# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4770/* Normal operation */
585fb111 4771# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4772/* Encoder test pattern 1 - combo pattern */
585fb111 4773# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4774/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4775# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4776/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4777# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4778/* Encoder test pattern 4 - random noise */
585fb111 4779# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4780/* Encoder test pattern 5 - linear color ramps */
585fb111 4781# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4782/*
585fb111
JB
4783 * This test mode forces the DACs to 50% of full output.
4784 *
4785 * This is used for load detection in combination with TVDAC_SENSE_MASK
4786 */
4787# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4788# define TV_TEST_MODE_MASK (7 << 0)
4789
f0f59a00 4790#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4791# define TV_DAC_SAVE 0x00ffff00
646b4269 4792/*
585fb111
JB
4793 * Reports that DAC state change logic has reported change (RO).
4794 *
4795 * This gets cleared when TV_DAC_STATE_EN is cleared
4796*/
4797# define TVDAC_STATE_CHG (1 << 31)
4798# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4799/* Reports that DAC A voltage is above the detect threshold */
585fb111 4800# define TVDAC_A_SENSE (1 << 30)
646b4269 4801/* Reports that DAC B voltage is above the detect threshold */
585fb111 4802# define TVDAC_B_SENSE (1 << 29)
646b4269 4803/* Reports that DAC C voltage is above the detect threshold */
585fb111 4804# define TVDAC_C_SENSE (1 << 28)
646b4269 4805/*
585fb111
JB
4806 * Enables DAC state detection logic, for load-based TV detection.
4807 *
4808 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4809 * to off, for load detection to work.
4810 */
4811# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4812/* Sets the DAC A sense value to high */
585fb111 4813# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4814/* Sets the DAC B sense value to high */
585fb111 4815# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4816/* Sets the DAC C sense value to high */
585fb111 4817# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4818/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4819# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4820/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4821# define ENC_TVDAC_SLEW_FAST (1 << 6)
4822# define DAC_A_1_3_V (0 << 4)
4823# define DAC_A_1_1_V (1 << 4)
4824# define DAC_A_0_7_V (2 << 4)
cb66c692 4825# define DAC_A_MASK (3 << 4)
585fb111
JB
4826# define DAC_B_1_3_V (0 << 2)
4827# define DAC_B_1_1_V (1 << 2)
4828# define DAC_B_0_7_V (2 << 2)
cb66c692 4829# define DAC_B_MASK (3 << 2)
585fb111
JB
4830# define DAC_C_1_3_V (0 << 0)
4831# define DAC_C_1_1_V (1 << 0)
4832# define DAC_C_0_7_V (2 << 0)
cb66c692 4833# define DAC_C_MASK (3 << 0)
585fb111 4834
646b4269 4835/*
585fb111
JB
4836 * CSC coefficients are stored in a floating point format with 9 bits of
4837 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4838 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4839 * -1 (0x3) being the only legal negative value.
4840 */
f0f59a00 4841#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4842# define TV_RY_MASK 0x07ff0000
4843# define TV_RY_SHIFT 16
4844# define TV_GY_MASK 0x00000fff
4845# define TV_GY_SHIFT 0
4846
f0f59a00 4847#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4848# define TV_BY_MASK 0x07ff0000
4849# define TV_BY_SHIFT 16
646b4269 4850/*
585fb111
JB
4851 * Y attenuation for component video.
4852 *
4853 * Stored in 1.9 fixed point.
4854 */
4855# define TV_AY_MASK 0x000003ff
4856# define TV_AY_SHIFT 0
4857
f0f59a00 4858#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4859# define TV_RU_MASK 0x07ff0000
4860# define TV_RU_SHIFT 16
4861# define TV_GU_MASK 0x000007ff
4862# define TV_GU_SHIFT 0
4863
f0f59a00 4864#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4865# define TV_BU_MASK 0x07ff0000
4866# define TV_BU_SHIFT 16
646b4269 4867/*
585fb111
JB
4868 * U attenuation for component video.
4869 *
4870 * Stored in 1.9 fixed point.
4871 */
4872# define TV_AU_MASK 0x000003ff
4873# define TV_AU_SHIFT 0
4874
f0f59a00 4875#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4876# define TV_RV_MASK 0x0fff0000
4877# define TV_RV_SHIFT 16
4878# define TV_GV_MASK 0x000007ff
4879# define TV_GV_SHIFT 0
4880
f0f59a00 4881#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4882# define TV_BV_MASK 0x07ff0000
4883# define TV_BV_SHIFT 16
646b4269 4884/*
585fb111
JB
4885 * V attenuation for component video.
4886 *
4887 * Stored in 1.9 fixed point.
4888 */
4889# define TV_AV_MASK 0x000007ff
4890# define TV_AV_SHIFT 0
4891
f0f59a00 4892#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4893/* 2s-complement brightness adjustment */
585fb111
JB
4894# define TV_BRIGHTNESS_MASK 0xff000000
4895# define TV_BRIGHTNESS_SHIFT 24
646b4269 4896/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4897# define TV_CONTRAST_MASK 0x00ff0000
4898# define TV_CONTRAST_SHIFT 16
646b4269 4899/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4900# define TV_SATURATION_MASK 0x0000ff00
4901# define TV_SATURATION_SHIFT 8
646b4269 4902/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4903# define TV_HUE_MASK 0x000000ff
4904# define TV_HUE_SHIFT 0
4905
f0f59a00 4906#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4907/* Controls the DAC level for black */
585fb111
JB
4908# define TV_BLACK_LEVEL_MASK 0x01ff0000
4909# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4910/* Controls the DAC level for blanking */
585fb111
JB
4911# define TV_BLANK_LEVEL_MASK 0x000001ff
4912# define TV_BLANK_LEVEL_SHIFT 0
4913
f0f59a00 4914#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4915/* Number of pixels in the hsync. */
585fb111
JB
4916# define TV_HSYNC_END_MASK 0x1fff0000
4917# define TV_HSYNC_END_SHIFT 16
646b4269 4918/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4919# define TV_HTOTAL_MASK 0x00001fff
4920# define TV_HTOTAL_SHIFT 0
4921
f0f59a00 4922#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4923/* Enables the colorburst (needed for non-component color) */
585fb111 4924# define TV_BURST_ENA (1 << 31)
646b4269 4925/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4926# define TV_HBURST_START_SHIFT 16
4927# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4928/* Length of the colorburst */
585fb111
JB
4929# define TV_HBURST_LEN_SHIFT 0
4930# define TV_HBURST_LEN_MASK 0x0001fff
4931
f0f59a00 4932#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4933/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4934# define TV_HBLANK_END_SHIFT 16
4935# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4936/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4937# define TV_HBLANK_START_SHIFT 0
4938# define TV_HBLANK_START_MASK 0x0001fff
4939
f0f59a00 4940#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4941/* XXX */
585fb111
JB
4942# define TV_NBR_END_SHIFT 16
4943# define TV_NBR_END_MASK 0x07ff0000
646b4269 4944/* XXX */
585fb111
JB
4945# define TV_VI_END_F1_SHIFT 8
4946# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4947/* XXX */
585fb111
JB
4948# define TV_VI_END_F2_SHIFT 0
4949# define TV_VI_END_F2_MASK 0x0000003f
4950
f0f59a00 4951#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4952/* Length of vsync, in half lines */
585fb111
JB
4953# define TV_VSYNC_LEN_MASK 0x07ff0000
4954# define TV_VSYNC_LEN_SHIFT 16
646b4269 4955/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4956 * number of half lines.
4957 */
4958# define TV_VSYNC_START_F1_MASK 0x00007f00
4959# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4960/*
585fb111
JB
4961 * Offset of the start of vsync in field 2, measured in one less than the
4962 * number of half lines.
4963 */
4964# define TV_VSYNC_START_F2_MASK 0x0000007f
4965# define TV_VSYNC_START_F2_SHIFT 0
4966
f0f59a00 4967#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4968/* Enables generation of the equalization signal */
585fb111 4969# define TV_EQUAL_ENA (1 << 31)
646b4269 4970/* Length of vsync, in half lines */
585fb111
JB
4971# define TV_VEQ_LEN_MASK 0x007f0000
4972# define TV_VEQ_LEN_SHIFT 16
646b4269 4973/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4974 * the number of half lines.
4975 */
4976# define TV_VEQ_START_F1_MASK 0x0007f00
4977# define TV_VEQ_START_F1_SHIFT 8
646b4269 4978/*
585fb111
JB
4979 * Offset of the start of equalization in field 2, measured in one less than
4980 * the number of half lines.
4981 */
4982# define TV_VEQ_START_F2_MASK 0x000007f
4983# define TV_VEQ_START_F2_SHIFT 0
4984
f0f59a00 4985#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4986/*
585fb111
JB
4987 * Offset to start of vertical colorburst, measured in one less than the
4988 * number of lines from vertical start.
4989 */
4990# define TV_VBURST_START_F1_MASK 0x003f0000
4991# define TV_VBURST_START_F1_SHIFT 16
646b4269 4992/*
585fb111
JB
4993 * Offset to the end of vertical colorburst, measured in one less than the
4994 * number of lines from the start of NBR.
4995 */
4996# define TV_VBURST_END_F1_MASK 0x000000ff
4997# define TV_VBURST_END_F1_SHIFT 0
4998
f0f59a00 4999#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5000/*
585fb111
JB
5001 * Offset to start of vertical colorburst, measured in one less than the
5002 * number of lines from vertical start.
5003 */
5004# define TV_VBURST_START_F2_MASK 0x003f0000
5005# define TV_VBURST_START_F2_SHIFT 16
646b4269 5006/*
585fb111
JB
5007 * Offset to the end of vertical colorburst, measured in one less than the
5008 * number of lines from the start of NBR.
5009 */
5010# define TV_VBURST_END_F2_MASK 0x000000ff
5011# define TV_VBURST_END_F2_SHIFT 0
5012
f0f59a00 5013#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5014/*
585fb111
JB
5015 * Offset to start of vertical colorburst, measured in one less than the
5016 * number of lines from vertical start.
5017 */
5018# define TV_VBURST_START_F3_MASK 0x003f0000
5019# define TV_VBURST_START_F3_SHIFT 16
646b4269 5020/*
585fb111
JB
5021 * Offset to the end of vertical colorburst, measured in one less than the
5022 * number of lines from the start of NBR.
5023 */
5024# define TV_VBURST_END_F3_MASK 0x000000ff
5025# define TV_VBURST_END_F3_SHIFT 0
5026
f0f59a00 5027#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5028/*
585fb111
JB
5029 * Offset to start of vertical colorburst, measured in one less than the
5030 * number of lines from vertical start.
5031 */
5032# define TV_VBURST_START_F4_MASK 0x003f0000
5033# define TV_VBURST_START_F4_SHIFT 16
646b4269 5034/*
585fb111
JB
5035 * Offset to the end of vertical colorburst, measured in one less than the
5036 * number of lines from the start of NBR.
5037 */
5038# define TV_VBURST_END_F4_MASK 0x000000ff
5039# define TV_VBURST_END_F4_SHIFT 0
5040
f0f59a00 5041#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5042/* Turns on the first subcarrier phase generation DDA */
585fb111 5043# define TV_SC_DDA1_EN (1 << 31)
646b4269 5044/* Turns on the first subcarrier phase generation DDA */
585fb111 5045# define TV_SC_DDA2_EN (1 << 30)
646b4269 5046/* Turns on the first subcarrier phase generation DDA */
585fb111 5047# define TV_SC_DDA3_EN (1 << 29)
646b4269 5048/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5049# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5050/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5051# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5052/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5053# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5054/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5055# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5056/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5057# define TV_BURST_LEVEL_MASK 0x00ff0000
5058# define TV_BURST_LEVEL_SHIFT 16
646b4269 5059/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5060# define TV_SCDDA1_INC_MASK 0x00000fff
5061# define TV_SCDDA1_INC_SHIFT 0
5062
f0f59a00 5063#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5064/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5065# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5066# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5067/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5068# define TV_SCDDA2_INC_MASK 0x00007fff
5069# define TV_SCDDA2_INC_SHIFT 0
5070
f0f59a00 5071#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5072/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5073# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5074# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5075/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5076# define TV_SCDDA3_INC_MASK 0x00007fff
5077# define TV_SCDDA3_INC_SHIFT 0
5078
f0f59a00 5079#define TV_WIN_POS _MMIO(0x68070)
646b4269 5080/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5081# define TV_XPOS_MASK 0x1fff0000
5082# define TV_XPOS_SHIFT 16
646b4269 5083/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5084# define TV_YPOS_MASK 0x00000fff
5085# define TV_YPOS_SHIFT 0
5086
f0f59a00 5087#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5088/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5089# define TV_XSIZE_MASK 0x1fff0000
5090# define TV_XSIZE_SHIFT 16
646b4269 5091/*
585fb111
JB
5092 * Vertical size of the display window, measured in pixels.
5093 *
5094 * Must be even for interlaced modes.
5095 */
5096# define TV_YSIZE_MASK 0x00000fff
5097# define TV_YSIZE_SHIFT 0
5098
f0f59a00 5099#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5100/*
585fb111
JB
5101 * Enables automatic scaling calculation.
5102 *
5103 * If set, the rest of the registers are ignored, and the calculated values can
5104 * be read back from the register.
5105 */
5106# define TV_AUTO_SCALE (1 << 31)
646b4269 5107/*
585fb111
JB
5108 * Disables the vertical filter.
5109 *
5110 * This is required on modes more than 1024 pixels wide */
5111# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5112/* Enables adaptive vertical filtering */
585fb111
JB
5113# define TV_VADAPT (1 << 28)
5114# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5115/* Selects the least adaptive vertical filtering mode */
585fb111 5116# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5117/* Selects the moderately adaptive vertical filtering mode */
585fb111 5118# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5119/* Selects the most adaptive vertical filtering mode */
585fb111 5120# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5121/*
585fb111
JB
5122 * Sets the horizontal scaling factor.
5123 *
5124 * This should be the fractional part of the horizontal scaling factor divided
5125 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5126 *
5127 * (src width - 1) / ((oversample * dest width) - 1)
5128 */
5129# define TV_HSCALE_FRAC_MASK 0x00003fff
5130# define TV_HSCALE_FRAC_SHIFT 0
5131
f0f59a00 5132#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5133/*
585fb111
JB
5134 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5135 *
5136 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5137 */
5138# define TV_VSCALE_INT_MASK 0x00038000
5139# define TV_VSCALE_INT_SHIFT 15
646b4269 5140/*
585fb111
JB
5141 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5142 *
5143 * \sa TV_VSCALE_INT_MASK
5144 */
5145# define TV_VSCALE_FRAC_MASK 0x00007fff
5146# define TV_VSCALE_FRAC_SHIFT 0
5147
f0f59a00 5148#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5149/*
585fb111
JB
5150 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5151 *
5152 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5153 *
5154 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5155 */
5156# define TV_VSCALE_IP_INT_MASK 0x00038000
5157# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5158/*
585fb111
JB
5159 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5160 *
5161 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5162 *
5163 * \sa TV_VSCALE_IP_INT_MASK
5164 */
5165# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5166# define TV_VSCALE_IP_FRAC_SHIFT 0
5167
f0f59a00 5168#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5169# define TV_CC_ENABLE (1 << 31)
646b4269 5170/*
585fb111
JB
5171 * Specifies which field to send the CC data in.
5172 *
5173 * CC data is usually sent in field 0.
5174 */
5175# define TV_CC_FID_MASK (1 << 27)
5176# define TV_CC_FID_SHIFT 27
646b4269 5177/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5178# define TV_CC_HOFF_MASK 0x03ff0000
5179# define TV_CC_HOFF_SHIFT 16
646b4269 5180/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5181# define TV_CC_LINE_MASK 0x0000003f
5182# define TV_CC_LINE_SHIFT 0
5183
f0f59a00 5184#define TV_CC_DATA _MMIO(0x68094)
585fb111 5185# define TV_CC_RDY (1 << 31)
646b4269 5186/* Second word of CC data to be transmitted. */
585fb111
JB
5187# define TV_CC_DATA_2_MASK 0x007f0000
5188# define TV_CC_DATA_2_SHIFT 16
646b4269 5189/* First word of CC data to be transmitted. */
585fb111
JB
5190# define TV_CC_DATA_1_MASK 0x0000007f
5191# define TV_CC_DATA_1_SHIFT 0
5192
f0f59a00
VS
5193#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5194#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5195#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5196#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5197
040d87f1 5198/* Display Port */
f0f59a00
VS
5199#define DP_A _MMIO(0x64000) /* eDP */
5200#define DP_B _MMIO(0x64100)
5201#define DP_C _MMIO(0x64200)
5202#define DP_D _MMIO(0x64300)
040d87f1 5203
f0f59a00
VS
5204#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5205#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5206#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5207
040d87f1 5208#define DP_PORT_EN (1 << 31)
59b74c49
VS
5209#define DP_PIPE_SEL_SHIFT 30
5210#define DP_PIPE_SEL_MASK (1 << 30)
5211#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5212#define DP_PIPE_SEL_SHIFT_IVB 29
5213#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5214#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5215#define DP_PIPE_SEL_SHIFT_CHV 16
5216#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5217#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5218
040d87f1
KP
5219/* Link training mode - select a suitable mode for each stage */
5220#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5221#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5222#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5223#define DP_LINK_TRAIN_OFF (3 << 28)
5224#define DP_LINK_TRAIN_MASK (3 << 28)
5225#define DP_LINK_TRAIN_SHIFT 28
5226
8db9d77b
ZW
5227/* CPT Link training mode */
5228#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5229#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5230#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5231#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5232#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5233#define DP_LINK_TRAIN_SHIFT_CPT 8
5234
040d87f1
KP
5235/* Signal voltages. These are mostly controlled by the other end */
5236#define DP_VOLTAGE_0_4 (0 << 25)
5237#define DP_VOLTAGE_0_6 (1 << 25)
5238#define DP_VOLTAGE_0_8 (2 << 25)
5239#define DP_VOLTAGE_1_2 (3 << 25)
5240#define DP_VOLTAGE_MASK (7 << 25)
5241#define DP_VOLTAGE_SHIFT 25
5242
5243/* Signal pre-emphasis levels, like voltages, the other end tells us what
5244 * they want
5245 */
5246#define DP_PRE_EMPHASIS_0 (0 << 22)
5247#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5248#define DP_PRE_EMPHASIS_6 (2 << 22)
5249#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5250#define DP_PRE_EMPHASIS_MASK (7 << 22)
5251#define DP_PRE_EMPHASIS_SHIFT 22
5252
5253/* How many wires to use. I guess 3 was too hard */
17aa6be9 5254#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5255#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5256#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5257
5258/* Mystic DPCD version 1.1 special mode */
5259#define DP_ENHANCED_FRAMING (1 << 18)
5260
32f9d658
ZW
5261/* eDP */
5262#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5263#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5264#define DP_PLL_FREQ_MASK (3 << 16)
5265
646b4269 5266/* locked once port is enabled */
040d87f1
KP
5267#define DP_PORT_REVERSAL (1 << 15)
5268
32f9d658
ZW
5269/* eDP */
5270#define DP_PLL_ENABLE (1 << 14)
5271
646b4269 5272/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5273#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5274
5275#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5276#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5277
646b4269 5278/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5279#define DP_COLOR_RANGE_16_235 (1 << 8)
5280
646b4269 5281/* Turn on the audio link */
040d87f1
KP
5282#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5283
646b4269 5284/* vs and hs sync polarity */
040d87f1
KP
5285#define DP_SYNC_VS_HIGH (1 << 4)
5286#define DP_SYNC_HS_HIGH (1 << 3)
5287
646b4269 5288/* A fantasy */
040d87f1
KP
5289#define DP_DETECTED (1 << 2)
5290
646b4269 5291/* The aux channel provides a way to talk to the
040d87f1
KP
5292 * signal sink for DDC etc. Max packet size supported
5293 * is 20 bytes in each direction, hence the 5 fixed
5294 * data registers
5295 */
da00bdcf
VS
5296#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5297#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5298#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5299#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5300#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5301#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5302
5303#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5304#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5305#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5306#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5307#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5308#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5309
5310#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5311#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5312#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5313#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5314#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5315#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5316
5317#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5318#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5319#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5320#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5321#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5322#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5323
bb187e93
JA
5324#define _DPE_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64410)
5325#define _DPE_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64414)
5326#define _DPE_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64418)
5327#define _DPE_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6441c)
5328#define _DPE_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64420)
5329#define _DPE_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64424)
5330
a324fcac
RV
5331#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5332#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5333#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5334#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5335#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5336#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5337
bdabdb63
VS
5338#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5339#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5340
5341#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5342#define DP_AUX_CH_CTL_DONE (1 << 30)
5343#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5344#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5345#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5346#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5347#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5348#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5349#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5350#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5351#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5352#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5353#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5354#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5355#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5356#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5357#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5358#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5359#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5360#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5361#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5362#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5363#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5364#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5365#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5366#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5367#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5368
5369/*
5370 * Computing GMCH M and N values for the Display Port link
5371 *
5372 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5373 *
5374 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5375 *
5376 * The GMCH value is used internally
5377 *
5378 * bytes_per_pixel is the number of bytes coming out of the plane,
5379 * which is after the LUTs, so we want the bytes for our color format.
5380 * For our current usage, this is always 3, one byte for R, G and B.
5381 */
e3b95f1e
DV
5382#define _PIPEA_DATA_M_G4X 0x70050
5383#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5384
5385/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5386#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5387#define TU_SIZE_SHIFT 25
a65851af 5388#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5389
a65851af
VS
5390#define DATA_LINK_M_N_MASK (0xffffff)
5391#define DATA_LINK_N_MAX (0x800000)
040d87f1 5392
e3b95f1e
DV
5393#define _PIPEA_DATA_N_G4X 0x70054
5394#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5395#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5396
5397/*
5398 * Computing Link M and N values for the Display Port link
5399 *
5400 * Link M / N = pixel_clock / ls_clk
5401 *
5402 * (the DP spec calls pixel_clock the 'strm_clk')
5403 *
5404 * The Link value is transmitted in the Main Stream
5405 * Attributes and VB-ID.
5406 */
5407
e3b95f1e
DV
5408#define _PIPEA_LINK_M_G4X 0x70060
5409#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5410#define PIPEA_DP_LINK_M_MASK (0xffffff)
5411
e3b95f1e
DV
5412#define _PIPEA_LINK_N_G4X 0x70064
5413#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5414#define PIPEA_DP_LINK_N_MASK (0xffffff)
5415
f0f59a00
VS
5416#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5417#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5418#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5419#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5420
585fb111
JB
5421/* Display & cursor control */
5422
5423/* Pipe A */
a57c774a 5424#define _PIPEADSL 0x70000
837ba00f
PZ
5425#define DSL_LINEMASK_GEN2 0x00000fff
5426#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5427#define _PIPEACONF 0x70008
5ee8ee86 5428#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5429#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5430#define PIPECONF_DOUBLE_WIDE (1 << 30)
5431#define I965_PIPECONF_ACTIVE (1 << 30)
5432#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5433#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5434#define PIPECONF_SINGLE_WIDE 0
5435#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5436#define PIPECONF_PIPE_LOCKED (1 << 25)
5eddb70b 5437#define PIPECONF_PALETTE 0
5ee8ee86
PZ
5438#define PIPECONF_GAMMA (1 << 24)
5439#define PIPECONF_FORCE_BORDER (1 << 25)
59df7b17 5440#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5441#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5442/* Note that pre-gen3 does not support interlaced display directly. Panel
5443 * fitting must be disabled on pre-ilk for interlaced. */
5444#define PIPECONF_PROGRESSIVE (0 << 21)
5445#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5446#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5447#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5448#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5449/* Ironlake and later have a complete new set of values for interlaced. PFIT
5450 * means panel fitter required, PF means progressive fetch, DBL means power
5451 * saving pixel doubling. */
5452#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5453#define PIPECONF_INTERLACED_ILK (3 << 21)
5454#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5455#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5456#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5457#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5458#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5459#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5460#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5461#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5462#define PIPECONF_8BPC (0 << 5)
5463#define PIPECONF_10BPC (1 << 5)
5464#define PIPECONF_6BPC (2 << 5)
5465#define PIPECONF_12BPC (3 << 5)
5466#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5467#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5468#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5469#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5470#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5471#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5472#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5473#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5474#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5475#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5476#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5477#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5478#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5479#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5480#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5481#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5482#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5483#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5484#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5485#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5486#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5487#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5488#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5489#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5490#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5491#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5492#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5493#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5494#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5495#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5496#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5497#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5498#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5499#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5500#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5501#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5502#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5503#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5504#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5505#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5506#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5507#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5508#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5509#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5510#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5511#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5512#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5513#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5514#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5515#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5516#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5517#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5518#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5519
755e9019
ID
5520#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5521#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5522
84fd4f4e
RB
5523#define PIPE_A_OFFSET 0x70000
5524#define PIPE_B_OFFSET 0x71000
5525#define PIPE_C_OFFSET 0x72000
5526#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5527/*
5528 * There's actually no pipe EDP. Some pipe registers have
5529 * simply shifted from the pipe to the transcoder, while
5530 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5531 * to access such registers in transcoder EDP.
5532 */
5533#define PIPE_EDP_OFFSET 0x7f000
5534
f0f59a00 5535#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5536 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5537 dev_priv->info.display_mmio_offset)
a57c774a 5538
f0f59a00
VS
5539#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5540#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5541#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5542#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5543#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5544
756f85cf
PZ
5545#define _PIPE_MISC_A 0x70030
5546#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5547#define PIPEMISC_YUV420_ENABLE (1 << 27)
5548#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5549#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5550#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5551#define PIPEMISC_DITHER_8_BPC (0 << 5)
5552#define PIPEMISC_DITHER_10_BPC (1 << 5)
5553#define PIPEMISC_DITHER_6_BPC (2 << 5)
5554#define PIPEMISC_DITHER_12_BPC (3 << 5)
5555#define PIPEMISC_DITHER_ENABLE (1 << 4)
5556#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5557#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5558#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5559
f0f59a00 5560#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5561#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5562#define PIPEB_HLINE_INT_EN (1 << 28)
5563#define PIPEB_VBLANK_INT_EN (1 << 27)
5564#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5565#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5566#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5567#define PIPE_PSR_INT_EN (1 << 22)
5568#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5569#define PIPEA_HLINE_INT_EN (1 << 20)
5570#define PIPEA_VBLANK_INT_EN (1 << 19)
5571#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5572#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5573#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5574#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5575#define PIPEC_HLINE_INT_EN (1 << 12)
5576#define PIPEC_VBLANK_INT_EN (1 << 11)
5577#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5578#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5579#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5580
f0f59a00 5581#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5582#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5583#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5584#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5585#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5586#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5587#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5588#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5589#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5590#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5591#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5592#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5593#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5594#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5595#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5596#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5597#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5598#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5599#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5600#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5601#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5602#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5603#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5604#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5605#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5606#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5607#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5608#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5609#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5610
f0f59a00 5611#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5612#define DSPARB_CSTART_MASK (0x7f << 7)
5613#define DSPARB_CSTART_SHIFT 7
5614#define DSPARB_BSTART_MASK (0x7f)
5615#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5616#define DSPARB_BEND_SHIFT 9 /* on 855 */
5617#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5618#define DSPARB_SPRITEA_SHIFT_VLV 0
5619#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5620#define DSPARB_SPRITEB_SHIFT_VLV 8
5621#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5622#define DSPARB_SPRITEC_SHIFT_VLV 16
5623#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5624#define DSPARB_SPRITED_SHIFT_VLV 24
5625#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5626#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5627#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5628#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5629#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5630#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5631#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5632#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5633#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5634#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5635#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5636#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5637#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5638#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5639#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5640#define DSPARB_SPRITEE_SHIFT_VLV 0
5641#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5642#define DSPARB_SPRITEF_SHIFT_VLV 8
5643#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5644
0a560674 5645/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5646#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674 5647#define DSPFW_SR_SHIFT 23
5ee8ee86 5648#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5649#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5650#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5651#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5652#define DSPFW_PLANEB_MASK (0x7f << 8)
5653#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5654#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5655#define DSPFW_PLANEA_MASK (0x7f << 0)
5656#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5657#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
5ee8ee86 5658#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5659#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5660#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5661#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5662#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5663#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5664#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5665#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5666#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5667#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5668#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5669#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5670#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5671#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5672#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
f0f59a00 5673#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
5ee8ee86
PZ
5674#define DSPFW_HPLL_SR_EN (1 << 31)
5675#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5676#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5677#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5678#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5679#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5680#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5681#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5682
5683/* vlv/chv */
f0f59a00 5684#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5685#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5686#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5687#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5688#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5689#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5690#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5691#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5692#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5693#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5694#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5695#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5696#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5697#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5698#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5699#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5700#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5701#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5702#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5703#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5704#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5705#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5706#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5707#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5708#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5709#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5710#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5711#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5712#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5713#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5714#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5715#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5716#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5717#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5718#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5719#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5720#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5721#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5722#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5723#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5724#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5725#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5726#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5727#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5728#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5729#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5730#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5731
5732/* vlv/chv high order bits */
f0f59a00 5733#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5734#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5735#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5736#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5737#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5738#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5739#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5740#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5741#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5742#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5743#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5744#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5745#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5746#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5747#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5748#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5749#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5750#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5751#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5752#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5753#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5754#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5755#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5756#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5757#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5758#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5759#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5760#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5761#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5762#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5763#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5764#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5765#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5766#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5767#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5768#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5769#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5770#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5771#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5772#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5773#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5774#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5775
12a3c055 5776/* drain latency register values*/
f0f59a00 5777#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5778#define DDL_CURSOR_SHIFT 24
5ee8ee86 5779#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5780#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5781#define DDL_PRECISION_HIGH (1 << 7)
5782#define DDL_PRECISION_LOW (0 << 7)
0948c265 5783#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5784
f0f59a00 5785#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5786#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5787#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5788
c231775c 5789#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5790#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5791
7662c8bd 5792/* FIFO watermark sizes etc */
0e442c60 5793#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5794#define I915_FIFO_LINE_SIZE 64
5795#define I830_FIFO_LINE_SIZE 32
0e442c60 5796
ceb04246 5797#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5798#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5799#define I965_FIFO_SIZE 512
5800#define I945_FIFO_SIZE 127
7662c8bd 5801#define I915_FIFO_SIZE 95
dff33cfc 5802#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5803#define I830_FIFO_SIZE 95
0e442c60 5804
ceb04246 5805#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5806#define G4X_MAX_WM 0x3f
7662c8bd
SL
5807#define I915_MAX_WM 0x3f
5808
f2b115e6
AJ
5809#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5810#define PINEVIEW_FIFO_LINE_SIZE 64
5811#define PINEVIEW_MAX_WM 0x1ff
5812#define PINEVIEW_DFT_WM 0x3f
5813#define PINEVIEW_DFT_HPLLOFF_WM 0
5814#define PINEVIEW_GUARD_WM 10
5815#define PINEVIEW_CURSOR_FIFO 64
5816#define PINEVIEW_CURSOR_MAX_WM 0x3f
5817#define PINEVIEW_CURSOR_DFT_WM 0
5818#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5819
ceb04246 5820#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5821#define I965_CURSOR_FIFO 64
5822#define I965_CURSOR_MAX_WM 32
5823#define I965_CURSOR_DFT_WM 8
7f8a8569 5824
fae1267d 5825/* Watermark register definitions for SKL */
086f8e84
VS
5826#define _CUR_WM_A_0 0x70140
5827#define _CUR_WM_B_0 0x71140
5828#define _PLANE_WM_1_A_0 0x70240
5829#define _PLANE_WM_1_B_0 0x71240
5830#define _PLANE_WM_2_A_0 0x70340
5831#define _PLANE_WM_2_B_0 0x71340
5832#define _PLANE_WM_TRANS_1_A_0 0x70268
5833#define _PLANE_WM_TRANS_1_B_0 0x71268
5834#define _PLANE_WM_TRANS_2_A_0 0x70368
5835#define _PLANE_WM_TRANS_2_B_0 0x71368
5836#define _CUR_WM_TRANS_A_0 0x70168
5837#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5838#define PLANE_WM_EN (1 << 31)
5839#define PLANE_WM_LINES_SHIFT 14
5840#define PLANE_WM_LINES_MASK 0x1f
5841#define PLANE_WM_BLOCKS_MASK 0x3ff
5842
086f8e84 5843#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5844#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5845#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5846
086f8e84
VS
5847#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5848#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5849#define _PLANE_WM_BASE(pipe, plane) \
5850 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5851#define PLANE_WM(pipe, plane, level) \
f0f59a00 5852 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5853#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5854 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5855#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5856 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5857#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5858 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5859
7f8a8569 5860/* define the Watermark register on Ironlake */
f0f59a00 5861#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 5862#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 5863#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 5864#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 5865#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5866#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5867
f0f59a00
VS
5868#define WM0_PIPEB_ILK _MMIO(0x45104)
5869#define WM0_PIPEC_IVB _MMIO(0x45200)
5870#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 5871#define WM1_LP_SR_EN (1 << 31)
7f8a8569 5872#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
5873#define WM1_LP_LATENCY_MASK (0x7f << 24)
5874#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 5875#define WM1_LP_FBC_SHIFT 20
416f4727 5876#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 5877#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 5878#define WM1_LP_SR_SHIFT 8
1996d624 5879#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5880#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 5881#define WM2_LP_EN (1 << 31)
f0f59a00 5882#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 5883#define WM3_LP_EN (1 << 31)
f0f59a00
VS
5884#define WM1S_LP_ILK _MMIO(0x45120)
5885#define WM2S_LP_IVB _MMIO(0x45124)
5886#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 5887#define WM1S_LP_EN (1 << 31)
7f8a8569 5888
cca32e9a
PZ
5889#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5890 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5891 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5892
7f8a8569 5893/* Memory latency timer register */
f0f59a00 5894#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5895#define MLTR_WM1_SHIFT 0
5896#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5897/* the unit of memory self-refresh latency time is 0.5us */
5898#define ILK_SRLT_MASK 0x3f
5899
1398261a
YL
5900
5901/* the address where we get all kinds of latency value */
f0f59a00 5902#define SSKPD _MMIO(0x5d10)
1398261a
YL
5903#define SSKPD_WM_MASK 0x3f
5904#define SSKPD_WM0_SHIFT 0
5905#define SSKPD_WM1_SHIFT 8
5906#define SSKPD_WM2_SHIFT 16
5907#define SSKPD_WM3_SHIFT 24
5908
585fb111
JB
5909/*
5910 * The two pipe frame counter registers are not synchronized, so
5911 * reading a stable value is somewhat tricky. The following code
5912 * should work:
5913 *
5914 * do {
5915 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5916 * PIPE_FRAME_HIGH_SHIFT;
5917 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5918 * PIPE_FRAME_LOW_SHIFT);
5919 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5920 * PIPE_FRAME_HIGH_SHIFT);
5921 * } while (high1 != high2);
5922 * frame = (high1 << 8) | low1;
5923 */
25a2e2d0 5924#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5925#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5926#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5927#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5928#define PIPE_FRAME_LOW_MASK 0xff000000
5929#define PIPE_FRAME_LOW_SHIFT 24
5930#define PIPE_PIXEL_MASK 0x00ffffff
5931#define PIPE_PIXEL_SHIFT 0
9880b7a5 5932/* GM45+ just has to be different */
fd8f507c
VS
5933#define _PIPEA_FRMCOUNT_G4X 0x70040
5934#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5935#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5936#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5937
5938/* Cursor A & B regs */
5efb3e28 5939#define _CURACNTR 0x70080
14b60391
JB
5940/* Old style CUR*CNTR flags (desktop 8xx) */
5941#define CURSOR_ENABLE 0x80000000
5942#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 5943#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 5944#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
5945#define CURSOR_FORMAT_SHIFT 24
5946#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5947#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5948#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5949#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5950#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5951#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5952/* New style CUR*CNTR flags */
b99b9ec1
VS
5953#define MCURSOR_MODE 0x27
5954#define MCURSOR_MODE_DISABLE 0x00
5955#define MCURSOR_MODE_128_32B_AX 0x02
5956#define MCURSOR_MODE_256_32B_AX 0x03
5957#define MCURSOR_MODE_64_32B_AX 0x07
5958#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
5959#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
5960#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
5961#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
5962#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 5963#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5964#define MCURSOR_GAMMA_ENABLE (1 << 26)
5ee8ee86
PZ
5965#define MCURSOR_PIPE_CSC_ENABLE (1 << 24)
5966#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 5967#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5968#define _CURABASE 0x70084
5969#define _CURAPOS 0x70088
585fb111
JB
5970#define CURSOR_POS_MASK 0x007FF
5971#define CURSOR_POS_SIGN 0x8000
5972#define CURSOR_X_SHIFT 0
5973#define CURSOR_Y_SHIFT 16
024faac7
VS
5974#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5975#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5976#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 5977#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
5978#define _CURBCNTR 0x700c0
5979#define _CURBBASE 0x700c4
5980#define _CURBPOS 0x700c8
585fb111 5981
65a21cd6
JB
5982#define _CURBCNTR_IVB 0x71080
5983#define _CURBBASE_IVB 0x71084
5984#define _CURBPOS_IVB 0x71088
5985
f0f59a00 5986#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5987 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5988 dev_priv->info.display_mmio_offset)
5989
5990#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5991#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5992#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5993#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 5994#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 5995
5efb3e28
VS
5996#define CURSOR_A_OFFSET 0x70080
5997#define CURSOR_B_OFFSET 0x700c0
5998#define CHV_CURSOR_C_OFFSET 0x700e0
5999#define IVB_CURSOR_B_OFFSET 0x71080
6000#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6001
585fb111 6002/* Display A control */
a57c774a 6003#define _DSPACNTR 0x70180
5ee8ee86 6004#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6005#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6006#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6007#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6008#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6009#define DISPPLANE_YUV422 (0x0 << 26)
6010#define DISPPLANE_8BPP (0x2 << 26)
6011#define DISPPLANE_BGRA555 (0x3 << 26)
6012#define DISPPLANE_BGRX555 (0x4 << 26)
6013#define DISPPLANE_BGRX565 (0x5 << 26)
6014#define DISPPLANE_BGRX888 (0x6 << 26)
6015#define DISPPLANE_BGRA888 (0x7 << 26)
6016#define DISPPLANE_RGBX101010 (0x8 << 26)
6017#define DISPPLANE_RGBA101010 (0x9 << 26)
6018#define DISPPLANE_BGRX101010 (0xa << 26)
6019#define DISPPLANE_RGBX161616 (0xc << 26)
6020#define DISPPLANE_RGBX888 (0xe << 26)
6021#define DISPPLANE_RGBA888 (0xf << 26)
6022#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6023#define DISPPLANE_STEREO_DISABLE 0
5ee8ee86 6024#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24)
b24e7179 6025#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6026#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6027#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6028#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6029#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6030#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6031#define DISPPLANE_NO_LINE_DOUBLE 0
6032#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6033#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6034#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6035#define DISPPLANE_ROTATE_180 (1 << 15)
6036#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6037#define DISPPLANE_TILED (1 << 10)
6038#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6039#define _DSPAADDR 0x70184
6040#define _DSPASTRIDE 0x70188
6041#define _DSPAPOS 0x7018C /* reserved */
6042#define _DSPASIZE 0x70190
6043#define _DSPASURF 0x7019C /* 965+ only */
6044#define _DSPATILEOFF 0x701A4 /* 965+ only */
6045#define _DSPAOFFSET 0x701A4 /* HSW */
6046#define _DSPASURFLIVE 0x701AC
6047
f0f59a00
VS
6048#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6049#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6050#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6051#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6052#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6053#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6054#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6055#define DSPLINOFF(plane) DSPADDR(plane)
6056#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6057#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6058
c14b0485
VS
6059/* CHV pipe B blender and primary plane */
6060#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6061#define CHV_BLEND_LEGACY (0 << 30)
6062#define CHV_BLEND_ANDROID (1 << 30)
6063#define CHV_BLEND_MPO (2 << 30)
6064#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6065#define _CHV_CANVAS_A 0x60a04
6066#define _PRIMPOS_A 0x60a08
6067#define _PRIMSIZE_A 0x60a0c
6068#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6069#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6070
f0f59a00
VS
6071#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6072#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6073#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6074#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6075#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6076
446f2545
AR
6077/* Display/Sprite base address macros */
6078#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6079#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6080#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6081
85fa792b
VS
6082/*
6083 * VBIOS flags
6084 * gen2:
6085 * [00:06] alm,mgm
6086 * [10:16] all
6087 * [30:32] alm,mgm
6088 * gen3+:
6089 * [00:0f] all
6090 * [10:1f] all
6091 * [30:32] all
6092 */
f0f59a00
VS
6093#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6094#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6095#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6096#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6097
6098/* Pipe B */
5c969aa7
DL
6099#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6100#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6101#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6102#define _PIPEBFRAMEHIGH 0x71040
6103#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6104#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6105#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6106
585fb111
JB
6107
6108/* Display B control */
5c969aa7 6109#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5ee8ee86 6110#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6111#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6112#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6113#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6114#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6115#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6116#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6117#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6118#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6119#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6120#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6121#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6122
b840d907
JB
6123/* Sprite A control */
6124#define _DVSACNTR 0x72180
5ee8ee86
PZ
6125#define DVS_ENABLE (1 << 31)
6126#define DVS_GAMMA_ENABLE (1 << 30)
6127#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6128#define DVS_PIXFORMAT_MASK (3 << 25)
6129#define DVS_FORMAT_YUV422 (0 << 25)
6130#define DVS_FORMAT_RGBX101010 (1 << 25)
6131#define DVS_FORMAT_RGBX888 (2 << 25)
6132#define DVS_FORMAT_RGBX161616 (3 << 25)
6133#define DVS_PIPE_CSC_ENABLE (1 << 24)
6134#define DVS_SOURCE_KEY (1 << 22)
6135#define DVS_RGB_ORDER_XBGR (1 << 20)
6136#define DVS_YUV_FORMAT_BT709 (1 << 18)
6137#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6138#define DVS_YUV_ORDER_YUYV (0 << 16)
6139#define DVS_YUV_ORDER_UYVY (1 << 16)
6140#define DVS_YUV_ORDER_YVYU (2 << 16)
6141#define DVS_YUV_ORDER_VYUY (3 << 16)
6142#define DVS_ROTATE_180 (1 << 15)
6143#define DVS_DEST_KEY (1 << 2)
6144#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6145#define DVS_TILED (1 << 10)
b840d907
JB
6146#define _DVSALINOFF 0x72184
6147#define _DVSASTRIDE 0x72188
6148#define _DVSAPOS 0x7218c
6149#define _DVSASIZE 0x72190
6150#define _DVSAKEYVAL 0x72194
6151#define _DVSAKEYMSK 0x72198
6152#define _DVSASURF 0x7219c
6153#define _DVSAKEYMAXVAL 0x721a0
6154#define _DVSATILEOFF 0x721a4
6155#define _DVSASURFLIVE 0x721ac
6156#define _DVSASCALE 0x72204
5ee8ee86
PZ
6157#define DVS_SCALE_ENABLE (1 << 31)
6158#define DVS_FILTER_MASK (3 << 29)
6159#define DVS_FILTER_MEDIUM (0 << 29)
6160#define DVS_FILTER_ENHANCING (1 << 29)
6161#define DVS_FILTER_SOFTENING (2 << 29)
6162#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6163#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6164#define _DVSAGAMC 0x72300
6165
6166#define _DVSBCNTR 0x73180
6167#define _DVSBLINOFF 0x73184
6168#define _DVSBSTRIDE 0x73188
6169#define _DVSBPOS 0x7318c
6170#define _DVSBSIZE 0x73190
6171#define _DVSBKEYVAL 0x73194
6172#define _DVSBKEYMSK 0x73198
6173#define _DVSBSURF 0x7319c
6174#define _DVSBKEYMAXVAL 0x731a0
6175#define _DVSBTILEOFF 0x731a4
6176#define _DVSBSURFLIVE 0x731ac
6177#define _DVSBSCALE 0x73204
6178#define _DVSBGAMC 0x73300
6179
f0f59a00
VS
6180#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6181#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6182#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6183#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6184#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6185#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6186#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6187#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6188#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6189#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6190#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6191#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6192
6193#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6194#define SPRITE_ENABLE (1 << 31)
6195#define SPRITE_GAMMA_ENABLE (1 << 30)
6196#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6197#define SPRITE_PIXFORMAT_MASK (7 << 25)
6198#define SPRITE_FORMAT_YUV422 (0 << 25)
6199#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6200#define SPRITE_FORMAT_RGBX888 (2 << 25)
6201#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6202#define SPRITE_FORMAT_YUV444 (4 << 25)
6203#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6204#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6205#define SPRITE_SOURCE_KEY (1 << 22)
6206#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6207#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6208#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6209#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6210#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6211#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6212#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6213#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6214#define SPRITE_ROTATE_180 (1 << 15)
6215#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6216#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6217#define SPRITE_TILED (1 << 10)
6218#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6219#define _SPRA_LINOFF 0x70284
6220#define _SPRA_STRIDE 0x70288
6221#define _SPRA_POS 0x7028c
6222#define _SPRA_SIZE 0x70290
6223#define _SPRA_KEYVAL 0x70294
6224#define _SPRA_KEYMSK 0x70298
6225#define _SPRA_SURF 0x7029c
6226#define _SPRA_KEYMAX 0x702a0
6227#define _SPRA_TILEOFF 0x702a4
c54173a8 6228#define _SPRA_OFFSET 0x702a4
32ae46bf 6229#define _SPRA_SURFLIVE 0x702ac
b840d907 6230#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6231#define SPRITE_SCALE_ENABLE (1 << 31)
6232#define SPRITE_FILTER_MASK (3 << 29)
6233#define SPRITE_FILTER_MEDIUM (0 << 29)
6234#define SPRITE_FILTER_ENHANCING (1 << 29)
6235#define SPRITE_FILTER_SOFTENING (2 << 29)
6236#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6237#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6238#define _SPRA_GAMC 0x70400
6239
6240#define _SPRB_CTL 0x71280
6241#define _SPRB_LINOFF 0x71284
6242#define _SPRB_STRIDE 0x71288
6243#define _SPRB_POS 0x7128c
6244#define _SPRB_SIZE 0x71290
6245#define _SPRB_KEYVAL 0x71294
6246#define _SPRB_KEYMSK 0x71298
6247#define _SPRB_SURF 0x7129c
6248#define _SPRB_KEYMAX 0x712a0
6249#define _SPRB_TILEOFF 0x712a4
c54173a8 6250#define _SPRB_OFFSET 0x712a4
32ae46bf 6251#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6252#define _SPRB_SCALE 0x71304
6253#define _SPRB_GAMC 0x71400
6254
f0f59a00
VS
6255#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6256#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6257#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6258#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6259#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6260#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6261#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6262#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6263#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6264#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6265#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6266#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6267#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6268#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6269
921c3b67 6270#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6271#define SP_ENABLE (1 << 31)
6272#define SP_GAMMA_ENABLE (1 << 30)
6273#define SP_PIXFORMAT_MASK (0xf << 26)
6274#define SP_FORMAT_YUV422 (0 << 26)
6275#define SP_FORMAT_BGR565 (5 << 26)
6276#define SP_FORMAT_BGRX8888 (6 << 26)
6277#define SP_FORMAT_BGRA8888 (7 << 26)
6278#define SP_FORMAT_RGBX1010102 (8 << 26)
6279#define SP_FORMAT_RGBA1010102 (9 << 26)
6280#define SP_FORMAT_RGBX8888 (0xe << 26)
6281#define SP_FORMAT_RGBA8888 (0xf << 26)
6282#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6283#define SP_SOURCE_KEY (1 << 22)
6284#define SP_YUV_FORMAT_BT709 (1 << 18)
6285#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6286#define SP_YUV_ORDER_YUYV (0 << 16)
6287#define SP_YUV_ORDER_UYVY (1 << 16)
6288#define SP_YUV_ORDER_YVYU (2 << 16)
6289#define SP_YUV_ORDER_VYUY (3 << 16)
6290#define SP_ROTATE_180 (1 << 15)
6291#define SP_TILED (1 << 10)
6292#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6293#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6294#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6295#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6296#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6297#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6298#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6299#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6300#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6301#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6302#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6303#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6304#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6305#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6306#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6307#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6308#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6309#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6310#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6311
6312#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6313#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6314#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6315#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6316#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6317#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6318#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6319#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6320#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6321#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6322#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6323#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6324#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6325#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6326
83c04a62
VS
6327#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6328 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6329
6330#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6331#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6332#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6333#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6334#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6335#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6336#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6337#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6338#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6339#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6340#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6341#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6342#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6343#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6344
6ca2aeb2
VS
6345/*
6346 * CHV pipe B sprite CSC
6347 *
6348 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6349 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6350 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6351 */
83c04a62
VS
6352#define _MMIO_CHV_SPCSC(plane_id, reg) \
6353 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6354
6355#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6356#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6357#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6358#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6359#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6360
83c04a62
VS
6361#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6362#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6363#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6364#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6365#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6366#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6367#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6368
83c04a62
VS
6369#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6370#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6371#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6372#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6373#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6374
83c04a62
VS
6375#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6376#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6377#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6378#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6379#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6380
70d21f0e
DL
6381/* Skylake plane registers */
6382
6383#define _PLANE_CTL_1_A 0x70180
6384#define _PLANE_CTL_2_A 0x70280
6385#define _PLANE_CTL_3_A 0x70380
6386#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6387#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6388#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6389/*
6390 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6391 * expanded to include bit 23 as well. However, the shift-24 based values
6392 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6393 */
70d21f0e 6394#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6395#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6396#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6397#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6398#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6399#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6400#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6401#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6402#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6403#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6404#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6405#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6406#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6407#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6408#define PLANE_CTL_ORDER_BGRX (0 << 20)
6409#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6410#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6411#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6412#define PLANE_CTL_YUV422_YUYV (0 << 16)
6413#define PLANE_CTL_YUV422_UYVY (1 << 16)
6414#define PLANE_CTL_YUV422_YVYU (2 << 16)
6415#define PLANE_CTL_YUV422_VYUY (3 << 16)
70d21f0e
DL
6416#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6417#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6418#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6419#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6420#define PLANE_CTL_TILED_LINEAR (0 << 10)
6421#define PLANE_CTL_TILED_X (1 << 10)
6422#define PLANE_CTL_TILED_Y (4 << 10)
6423#define PLANE_CTL_TILED_YF (5 << 10)
6424#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6425#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6426#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6427#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6428#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6429#define PLANE_CTL_ROTATE_MASK 0x3
6430#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6431#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6432#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6433#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6434#define _PLANE_STRIDE_1_A 0x70188
6435#define _PLANE_STRIDE_2_A 0x70288
6436#define _PLANE_STRIDE_3_A 0x70388
6437#define _PLANE_POS_1_A 0x7018c
6438#define _PLANE_POS_2_A 0x7028c
6439#define _PLANE_POS_3_A 0x7038c
6440#define _PLANE_SIZE_1_A 0x70190
6441#define _PLANE_SIZE_2_A 0x70290
6442#define _PLANE_SIZE_3_A 0x70390
6443#define _PLANE_SURF_1_A 0x7019c
6444#define _PLANE_SURF_2_A 0x7029c
6445#define _PLANE_SURF_3_A 0x7039c
6446#define _PLANE_OFFSET_1_A 0x701a4
6447#define _PLANE_OFFSET_2_A 0x702a4
6448#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6449#define _PLANE_KEYVAL_1_A 0x70194
6450#define _PLANE_KEYVAL_2_A 0x70294
6451#define _PLANE_KEYMSK_1_A 0x70198
6452#define _PLANE_KEYMSK_2_A 0x70298
6453#define _PLANE_KEYMAX_1_A 0x701a0
6454#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6455#define _PLANE_AUX_DIST_1_A 0x701c0
6456#define _PLANE_AUX_DIST_2_A 0x702c0
6457#define _PLANE_AUX_OFFSET_1_A 0x701c4
6458#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6459#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6460#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6461#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6462#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6463#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
077ef1f0 6464#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6465#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6466#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6467#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6468#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6469#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6470#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6471#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6472#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6473#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6474#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6475#define _PLANE_BUF_CFG_1_A 0x7027c
6476#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6477#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6478#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6479
47f9ea8b 6480
70d21f0e
DL
6481#define _PLANE_CTL_1_B 0x71180
6482#define _PLANE_CTL_2_B 0x71280
6483#define _PLANE_CTL_3_B 0x71380
6484#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6485#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6486#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6487#define PLANE_CTL(pipe, plane) \
f0f59a00 6488 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6489
6490#define _PLANE_STRIDE_1_B 0x71188
6491#define _PLANE_STRIDE_2_B 0x71288
6492#define _PLANE_STRIDE_3_B 0x71388
6493#define _PLANE_STRIDE_1(pipe) \
6494 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6495#define _PLANE_STRIDE_2(pipe) \
6496 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6497#define _PLANE_STRIDE_3(pipe) \
6498 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6499#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6500 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6501
6502#define _PLANE_POS_1_B 0x7118c
6503#define _PLANE_POS_2_B 0x7128c
6504#define _PLANE_POS_3_B 0x7138c
6505#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6506#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6507#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6508#define PLANE_POS(pipe, plane) \
f0f59a00 6509 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6510
6511#define _PLANE_SIZE_1_B 0x71190
6512#define _PLANE_SIZE_2_B 0x71290
6513#define _PLANE_SIZE_3_B 0x71390
6514#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6515#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6516#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6517#define PLANE_SIZE(pipe, plane) \
f0f59a00 6518 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6519
6520#define _PLANE_SURF_1_B 0x7119c
6521#define _PLANE_SURF_2_B 0x7129c
6522#define _PLANE_SURF_3_B 0x7139c
6523#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6524#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6525#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6526#define PLANE_SURF(pipe, plane) \
f0f59a00 6527 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6528
6529#define _PLANE_OFFSET_1_B 0x711a4
6530#define _PLANE_OFFSET_2_B 0x712a4
6531#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6532#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6533#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6534 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6535
dc2a41b4
DL
6536#define _PLANE_KEYVAL_1_B 0x71194
6537#define _PLANE_KEYVAL_2_B 0x71294
6538#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6539#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6540#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6541 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6542
6543#define _PLANE_KEYMSK_1_B 0x71198
6544#define _PLANE_KEYMSK_2_B 0x71298
6545#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6546#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6547#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6548 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6549
6550#define _PLANE_KEYMAX_1_B 0x711a0
6551#define _PLANE_KEYMAX_2_B 0x712a0
6552#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6553#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6554#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6555 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6556
8211bd5b
DL
6557#define _PLANE_BUF_CFG_1_B 0x7127c
6558#define _PLANE_BUF_CFG_2_B 0x7137c
37cde11b
MK
6559#define SKL_DDB_ENTRY_MASK 0x3FF
6560#define ICL_DDB_ENTRY_MASK 0x7FF
6561#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6562#define _PLANE_BUF_CFG_1(pipe) \
6563 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6564#define _PLANE_BUF_CFG_2(pipe) \
6565 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6566#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6567 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6568
2cd601c6
CK
6569#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6570#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6571#define _PLANE_NV12_BUF_CFG_1(pipe) \
6572 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6573#define _PLANE_NV12_BUF_CFG_2(pipe) \
6574 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6575#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6576 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6577
2e2adb05
VS
6578#define _PLANE_AUX_DIST_1_B 0x711c0
6579#define _PLANE_AUX_DIST_2_B 0x712c0
6580#define _PLANE_AUX_DIST_1(pipe) \
6581 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6582#define _PLANE_AUX_DIST_2(pipe) \
6583 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6584#define PLANE_AUX_DIST(pipe, plane) \
6585 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6586
6587#define _PLANE_AUX_OFFSET_1_B 0x711c4
6588#define _PLANE_AUX_OFFSET_2_B 0x712c4
6589#define _PLANE_AUX_OFFSET_1(pipe) \
6590 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6591#define _PLANE_AUX_OFFSET_2(pipe) \
6592 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6593#define PLANE_AUX_OFFSET(pipe, plane) \
6594 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6595
47f9ea8b
ACO
6596#define _PLANE_COLOR_CTL_1_B 0x711CC
6597#define _PLANE_COLOR_CTL_2_B 0x712CC
6598#define _PLANE_COLOR_CTL_3_B 0x713CC
6599#define _PLANE_COLOR_CTL_1(pipe) \
6600 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6601#define _PLANE_COLOR_CTL_2(pipe) \
6602 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6603#define PLANE_COLOR_CTL(pipe, plane) \
6604 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6605
6606#/* SKL new cursor registers */
8211bd5b
DL
6607#define _CUR_BUF_CFG_A 0x7017c
6608#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6609#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6610
585fb111 6611/* VBIOS regs */
f0f59a00 6612#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6613# define VGA_DISP_DISABLE (1 << 31)
6614# define VGA_2X_MODE (1 << 30)
6615# define VGA_PIPE_B_SELECT (1 << 29)
6616
f0f59a00 6617#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6618
f2b115e6 6619/* Ironlake */
b9055052 6620
f0f59a00 6621#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6622
f0f59a00 6623#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6624#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6625#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6626#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6627#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6628#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6629#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6630#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6631#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6632#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6633#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6634
6635/* refresh rate hardware control */
f0f59a00 6636#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6637#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6638#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6639
f0f59a00 6640#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6641#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6642#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6643#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6644#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6645#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6646#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6647
f0f59a00 6648#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6649# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6650# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6651
f0f59a00 6652#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6653# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6654
f0f59a00 6655#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6656#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6657#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6658#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6659
6660
a57c774a 6661#define _PIPEA_DATA_M1 0x60030
5eddb70b 6662#define PIPE_DATA_M1_OFFSET 0
a57c774a 6663#define _PIPEA_DATA_N1 0x60034
5eddb70b 6664#define PIPE_DATA_N1_OFFSET 0
b9055052 6665
a57c774a 6666#define _PIPEA_DATA_M2 0x60038
5eddb70b 6667#define PIPE_DATA_M2_OFFSET 0
a57c774a 6668#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6669#define PIPE_DATA_N2_OFFSET 0
b9055052 6670
a57c774a 6671#define _PIPEA_LINK_M1 0x60040
5eddb70b 6672#define PIPE_LINK_M1_OFFSET 0
a57c774a 6673#define _PIPEA_LINK_N1 0x60044
5eddb70b 6674#define PIPE_LINK_N1_OFFSET 0
b9055052 6675
a57c774a 6676#define _PIPEA_LINK_M2 0x60048
5eddb70b 6677#define PIPE_LINK_M2_OFFSET 0
a57c774a 6678#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6679#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6680
6681/* PIPEB timing regs are same start from 0x61000 */
6682
a57c774a
AK
6683#define _PIPEB_DATA_M1 0x61030
6684#define _PIPEB_DATA_N1 0x61034
6685#define _PIPEB_DATA_M2 0x61038
6686#define _PIPEB_DATA_N2 0x6103c
6687#define _PIPEB_LINK_M1 0x61040
6688#define _PIPEB_LINK_N1 0x61044
6689#define _PIPEB_LINK_M2 0x61048
6690#define _PIPEB_LINK_N2 0x6104c
6691
f0f59a00
VS
6692#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6693#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6694#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6695#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6696#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6697#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6698#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6699#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6700
6701/* CPU panel fitter */
9db4a9c7
JB
6702/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6703#define _PFA_CTL_1 0x68080
6704#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6705#define PF_ENABLE (1 << 31)
6706#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6707#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6708#define PF_FILTER_MASK (3 << 23)
6709#define PF_FILTER_PROGRAMMED (0 << 23)
6710#define PF_FILTER_MED_3x3 (1 << 23)
6711#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6712#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6713#define _PFA_WIN_SZ 0x68074
6714#define _PFB_WIN_SZ 0x68874
6715#define _PFA_WIN_POS 0x68070
6716#define _PFB_WIN_POS 0x68870
6717#define _PFA_VSCALE 0x68084
6718#define _PFB_VSCALE 0x68884
6719#define _PFA_HSCALE 0x68090
6720#define _PFB_HSCALE 0x68890
6721
f0f59a00
VS
6722#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6723#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6724#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6725#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6726#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6727
bd2e244f
JB
6728#define _PSA_CTL 0x68180
6729#define _PSB_CTL 0x68980
5ee8ee86 6730#define PS_ENABLE (1 << 31)
bd2e244f
JB
6731#define _PSA_WIN_SZ 0x68174
6732#define _PSB_WIN_SZ 0x68974
6733#define _PSA_WIN_POS 0x68170
6734#define _PSB_WIN_POS 0x68970
6735
f0f59a00
VS
6736#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6737#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6738#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6739
1c9a2d4a
CK
6740/*
6741 * Skylake scalers
6742 */
6743#define _PS_1A_CTRL 0x68180
6744#define _PS_2A_CTRL 0x68280
6745#define _PS_1B_CTRL 0x68980
6746#define _PS_2B_CTRL 0x68A80
6747#define _PS_1C_CTRL 0x69180
6748#define PS_SCALER_EN (1 << 31)
6749#define PS_SCALER_MODE_MASK (3 << 28)
6750#define PS_SCALER_MODE_DYN (0 << 28)
6751#define PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6752#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6753#define PS_SCALER_MODE_PLANAR (1 << 29)
1c9a2d4a 6754#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6755#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6756#define PS_FILTER_MASK (3 << 23)
6757#define PS_FILTER_MEDIUM (0 << 23)
6758#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6759#define PS_FILTER_BILINEAR (3 << 23)
6760#define PS_VERT3TAP (1 << 21)
6761#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6762#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6763#define PS_PWRUP_PROGRESS (1 << 17)
6764#define PS_V_FILTER_BYPASS (1 << 8)
6765#define PS_VADAPT_EN (1 << 7)
6766#define PS_VADAPT_MODE_MASK (3 << 5)
6767#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6768#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6769#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6770
6771#define _PS_PWR_GATE_1A 0x68160
6772#define _PS_PWR_GATE_2A 0x68260
6773#define _PS_PWR_GATE_1B 0x68960
6774#define _PS_PWR_GATE_2B 0x68A60
6775#define _PS_PWR_GATE_1C 0x69160
6776#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6777#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6778#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6779#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6780#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6781#define PS_PWR_GATE_SLPEN_8 0
6782#define PS_PWR_GATE_SLPEN_16 1
6783#define PS_PWR_GATE_SLPEN_24 2
6784#define PS_PWR_GATE_SLPEN_32 3
6785
6786#define _PS_WIN_POS_1A 0x68170
6787#define _PS_WIN_POS_2A 0x68270
6788#define _PS_WIN_POS_1B 0x68970
6789#define _PS_WIN_POS_2B 0x68A70
6790#define _PS_WIN_POS_1C 0x69170
6791
6792#define _PS_WIN_SZ_1A 0x68174
6793#define _PS_WIN_SZ_2A 0x68274
6794#define _PS_WIN_SZ_1B 0x68974
6795#define _PS_WIN_SZ_2B 0x68A74
6796#define _PS_WIN_SZ_1C 0x69174
6797
6798#define _PS_VSCALE_1A 0x68184
6799#define _PS_VSCALE_2A 0x68284
6800#define _PS_VSCALE_1B 0x68984
6801#define _PS_VSCALE_2B 0x68A84
6802#define _PS_VSCALE_1C 0x69184
6803
6804#define _PS_HSCALE_1A 0x68190
6805#define _PS_HSCALE_2A 0x68290
6806#define _PS_HSCALE_1B 0x68990
6807#define _PS_HSCALE_2B 0x68A90
6808#define _PS_HSCALE_1C 0x69190
6809
6810#define _PS_VPHASE_1A 0x68188
6811#define _PS_VPHASE_2A 0x68288
6812#define _PS_VPHASE_1B 0x68988
6813#define _PS_VPHASE_2B 0x68A88
6814#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6815#define PS_Y_PHASE(x) ((x) << 16)
6816#define PS_UV_RGB_PHASE(x) ((x) << 0)
6817#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6818#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
6819
6820#define _PS_HPHASE_1A 0x68194
6821#define _PS_HPHASE_2A 0x68294
6822#define _PS_HPHASE_1B 0x68994
6823#define _PS_HPHASE_2B 0x68A94
6824#define _PS_HPHASE_1C 0x69194
6825
6826#define _PS_ECC_STAT_1A 0x681D0
6827#define _PS_ECC_STAT_2A 0x682D0
6828#define _PS_ECC_STAT_1B 0x689D0
6829#define _PS_ECC_STAT_2B 0x68AD0
6830#define _PS_ECC_STAT_1C 0x691D0
6831
5ee8ee86 6832#define _ID(id, a, b) ((a) + (id) * ((b) - (a)))
f0f59a00 6833#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6834 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6835 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6836#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6837 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6838 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6839#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6840 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6841 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6842#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6843 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6844 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6845#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6846 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6847 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6848#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6849 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6850 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6851#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6852 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6853 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6854#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6855 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6856 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6857#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6858 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6859 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6860
b9055052 6861/* legacy palette */
9db4a9c7
JB
6862#define _LGC_PALETTE_A 0x4a000
6863#define _LGC_PALETTE_B 0x4a800
f0f59a00 6864#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6865
42db64ef
PZ
6866#define _GAMMA_MODE_A 0x4a480
6867#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6868#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6869#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6870#define GAMMA_MODE_MODE_8BIT (0 << 0)
6871#define GAMMA_MODE_MODE_10BIT (1 << 0)
6872#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6873#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6874
8337206d 6875/* DMC/CSR */
f0f59a00 6876#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6877#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6878#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6879#define CSR_SSP_BASE _MMIO(0x8F074)
6880#define CSR_HTP_SKL _MMIO(0x8F004)
6881#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6882#define CSR_LAST_WRITE_VALUE 0xc003b400
6883/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6884#define CSR_MMIO_START_RANGE 0x80000
6885#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6886#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6887#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6888#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6889
b9055052
ZW
6890/* interrupts */
6891#define DE_MASTER_IRQ_CONTROL (1 << 31)
6892#define DE_SPRITEB_FLIP_DONE (1 << 29)
6893#define DE_SPRITEA_FLIP_DONE (1 << 28)
6894#define DE_PLANEB_FLIP_DONE (1 << 27)
6895#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6896#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6897#define DE_PCU_EVENT (1 << 25)
6898#define DE_GTT_FAULT (1 << 24)
6899#define DE_POISON (1 << 23)
6900#define DE_PERFORM_COUNTER (1 << 22)
6901#define DE_PCH_EVENT (1 << 21)
6902#define DE_AUX_CHANNEL_A (1 << 20)
6903#define DE_DP_A_HOTPLUG (1 << 19)
6904#define DE_GSE (1 << 18)
6905#define DE_PIPEB_VBLANK (1 << 15)
6906#define DE_PIPEB_EVEN_FIELD (1 << 14)
6907#define DE_PIPEB_ODD_FIELD (1 << 13)
6908#define DE_PIPEB_LINE_COMPARE (1 << 12)
6909#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6910#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6911#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6912#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 6913#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
6914#define DE_PIPEA_EVEN_FIELD (1 << 6)
6915#define DE_PIPEA_ODD_FIELD (1 << 5)
6916#define DE_PIPEA_LINE_COMPARE (1 << 4)
6917#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6918#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 6919#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 6920#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 6921#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 6922
b1f14ad0 6923/* More Ivybridge lolz */
5ee8ee86
PZ
6924#define DE_ERR_INT_IVB (1 << 30)
6925#define DE_GSE_IVB (1 << 29)
6926#define DE_PCH_EVENT_IVB (1 << 28)
6927#define DE_DP_A_HOTPLUG_IVB (1 << 27)
6928#define DE_AUX_CHANNEL_A_IVB (1 << 26)
6929#define DE_EDP_PSR_INT_HSW (1 << 19)
6930#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
6931#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
6932#define DE_PIPEC_VBLANK_IVB (1 << 10)
6933#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
6934#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
6935#define DE_PIPEB_VBLANK_IVB (1 << 5)
6936#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
6937#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
6938#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
6939#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 6940#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6941
f0f59a00 6942#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 6943#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 6944
f0f59a00
VS
6945#define DEISR _MMIO(0x44000)
6946#define DEIMR _MMIO(0x44004)
6947#define DEIIR _MMIO(0x44008)
6948#define DEIER _MMIO(0x4400c)
b9055052 6949
f0f59a00
VS
6950#define GTISR _MMIO(0x44010)
6951#define GTIMR _MMIO(0x44014)
6952#define GTIIR _MMIO(0x44018)
6953#define GTIER _MMIO(0x4401c)
b9055052 6954
f0f59a00 6955#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
6956#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
6957#define GEN8_PCU_IRQ (1 << 30)
6958#define GEN8_DE_PCH_IRQ (1 << 23)
6959#define GEN8_DE_MISC_IRQ (1 << 22)
6960#define GEN8_DE_PORT_IRQ (1 << 20)
6961#define GEN8_DE_PIPE_C_IRQ (1 << 18)
6962#define GEN8_DE_PIPE_B_IRQ (1 << 17)
6963#define GEN8_DE_PIPE_A_IRQ (1 << 16)
6964#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
6965#define GEN8_GT_VECS_IRQ (1 << 6)
6966#define GEN8_GT_GUC_IRQ (1 << 5)
6967#define GEN8_GT_PM_IRQ (1 << 4)
6968#define GEN8_GT_VCS2_IRQ (1 << 3)
6969#define GEN8_GT_VCS1_IRQ (1 << 2)
6970#define GEN8_GT_BCS_IRQ (1 << 1)
6971#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 6972
f0f59a00
VS
6973#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6974#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6975#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6976#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6977
5ee8ee86
PZ
6978#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
6979#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
6980#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
6981#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
6982#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
6983#define GEN9_GUC_DB_RING_EVENT (1 << 26)
6984#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
6985#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
6986#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 6987
abd58f01 6988#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6989#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6990#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6991#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6992#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6993#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6994
f0f59a00
VS
6995#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6996#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6997#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6998#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6999#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7000#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7001#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7002#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7003#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7004#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7005#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7006#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7007#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7008#define GEN8_PIPE_VSYNC (1 << 1)
7009#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7010#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7011#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7012#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7013#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7014#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7015#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7016#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7017#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7018#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7019#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7020#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7021 (GEN8_PIPE_CURSOR_FAULT | \
7022 GEN8_PIPE_SPRITE_FAULT | \
7023 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7024#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7025 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7026 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7027 GEN9_PIPE_PLANE3_FAULT | \
7028 GEN9_PIPE_PLANE2_FAULT | \
7029 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7030
f0f59a00
VS
7031#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7032#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7033#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7034#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7035#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7036#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7037#define GEN9_AUX_CHANNEL_D (1 << 27)
7038#define GEN9_AUX_CHANNEL_C (1 << 26)
7039#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7040#define BXT_DE_PORT_HP_DDIC (1 << 5)
7041#define BXT_DE_PORT_HP_DDIB (1 << 4)
7042#define BXT_DE_PORT_HP_DDIA (1 << 3)
7043#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7044 BXT_DE_PORT_HP_DDIB | \
7045 BXT_DE_PORT_HP_DDIC)
7046#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7047#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7048#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7049
f0f59a00
VS
7050#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7051#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7052#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7053#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7054#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7055#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7056
f0f59a00
VS
7057#define GEN8_PCU_ISR _MMIO(0x444e0)
7058#define GEN8_PCU_IMR _MMIO(0x444e4)
7059#define GEN8_PCU_IIR _MMIO(0x444e8)
7060#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7061
df0d28c1
DP
7062#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7063#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7064#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7065#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7066#define GEN11_GU_MISC_GSE (1 << 27)
7067
a6358dda
TU
7068#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7069#define GEN11_MASTER_IRQ (1 << 31)
7070#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7071#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7072#define GEN11_DISPLAY_IRQ (1 << 16)
7073#define GEN11_GT_DW_IRQ(x) (1 << (x))
7074#define GEN11_GT_DW1_IRQ (1 << 1)
7075#define GEN11_GT_DW0_IRQ (1 << 0)
7076
7077#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7078#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7079#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7080#define GEN11_DE_PCH_IRQ (1 << 23)
7081#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7082#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7083#define GEN11_DE_PORT_IRQ (1 << 20)
7084#define GEN11_DE_PIPE_C (1 << 18)
7085#define GEN11_DE_PIPE_B (1 << 17)
7086#define GEN11_DE_PIPE_A (1 << 16)
7087
121e758e
DP
7088#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7089#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7090#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7091#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7092#define GEN11_TC4_HOTPLUG (1 << 19)
7093#define GEN11_TC3_HOTPLUG (1 << 18)
7094#define GEN11_TC2_HOTPLUG (1 << 17)
7095#define GEN11_TC1_HOTPLUG (1 << 16)
7096#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7097 GEN11_TC3_HOTPLUG | \
7098 GEN11_TC2_HOTPLUG | \
7099 GEN11_TC1_HOTPLUG)
b796b971
DP
7100#define GEN11_TBT4_HOTPLUG (1 << 3)
7101#define GEN11_TBT3_HOTPLUG (1 << 2)
7102#define GEN11_TBT2_HOTPLUG (1 << 1)
7103#define GEN11_TBT1_HOTPLUG (1 << 0)
7104#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7105 GEN11_TBT3_HOTPLUG | \
7106 GEN11_TBT2_HOTPLUG | \
7107 GEN11_TBT1_HOTPLUG)
7108
7109#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7110#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7111#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7112#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7113#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7114#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7115
a6358dda
TU
7116#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7117#define GEN11_CSME (31)
7118#define GEN11_GUNIT (28)
7119#define GEN11_GUC (25)
7120#define GEN11_WDPERF (20)
7121#define GEN11_KCR (19)
7122#define GEN11_GTPM (16)
7123#define GEN11_BCS (15)
7124#define GEN11_RCS0 (0)
7125
7126#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7127#define GEN11_VECS(x) (31 - (x))
7128#define GEN11_VCS(x) (x)
7129
9e8789ec 7130#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7131
7132#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7133#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7134#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7135#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7136#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7137#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7138
9e8789ec 7139#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7140
7141#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7142#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7143
9e8789ec 7144#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7145
7146#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7147#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7148#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7149#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7150#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7151#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7152
7153#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7154#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7155#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7156#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7157#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7158#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7159#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7160#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7161#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7162
f0f59a00 7163#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7164/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7165#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7166#define ILK_DPARB_GATE (1 << 22)
7167#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7168#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7169#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7170#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7171#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7172#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7173#define ILK_HDCP_DISABLE (1 << 25)
7174#define ILK_eDP_A_DISABLE (1 << 24)
7175#define HSW_CDCLK_LIMIT (1 << 24)
7176#define ILK_DESKTOP (1 << 23)
231e54f6 7177
f0f59a00 7178#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7179#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7180#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7181#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7182#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7183#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7184
f0f59a00 7185#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7186# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7187# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7188
f0f59a00 7189#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7190#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7191#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7192#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7193#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7194
17e0adf0
MK
7195#define CHICKEN_PAR2_1 _MMIO(0x42090)
7196#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7197
f4f4b59b 7198#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7199#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7200#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7201#define GLK_CL1_PWR_DOWN (1 << 11)
7202#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7203
5654a162
PP
7204#define CHICKEN_MISC_4 _MMIO(0x4208c)
7205#define FBC_STRIDE_OVERRIDE (1 << 13)
7206#define FBC_STRIDE_MASK 0x1FFF
7207
fe4ab3ce
BW
7208#define _CHICKEN_PIPESL_1_A 0x420b0
7209#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7210#define HSW_FBCQ_DIS (1 << 22)
7211#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7212#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7213
d86f0482
NV
7214#define CHICKEN_TRANS_A 0x420c0
7215#define CHICKEN_TRANS_B 0x420c4
7216#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
5ee8ee86
PZ
7217#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7218#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7219#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7220#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7221#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7222#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7223#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7224
f0f59a00 7225#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7226#define DISP_FBC_MEMORY_WAKE (1 << 31)
7227#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7228#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7229#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7230#define DISP_DATA_PARTITION_5_6 (1 << 6)
7231#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7232#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7233#define DBUF_CTL_S1 _MMIO(0x45008)
7234#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7235#define DBUF_POWER_REQUEST (1 << 31)
7236#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7237#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7238#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7239#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7240#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7241#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7242
590e8ff0 7243#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7244#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7245#define MASK_WAKEMEM (1 << 13)
7246#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7247
f0f59a00 7248#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7249#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7250#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7251#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7252#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7253#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7254#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7255#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7256#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7257
186a277e
PZ
7258#define SKL_DSSM _MMIO(0x51004)
7259#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7260#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7261#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7262#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7263#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7264
a78536e7 7265#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7266#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7267
f0f59a00 7268#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7269#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7270#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7271
2c8580e4 7272#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7273#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7274#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7275#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7276#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7277#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7278#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7279#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7280#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7281
e4e0c058 7282/* GEN7 chicken */
f0f59a00 7283#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7284 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7285 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7286
7287#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7288 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7289 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7290 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7291 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7292
7293#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7294 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7295
f0f59a00 7296#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7297# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7298# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7299
f0f59a00 7300#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7301#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7302
ab062639 7303#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7304#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7305
f0f59a00 7306#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7307#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7308
f0f59a00 7309#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7310/*
7311 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7312 * Using the formula in BSpec leads to a hang, while the formula here works
7313 * fine and matches the formulas for all other platforms. A BSpec change
7314 * request has been filed to clarify this.
7315 */
36579cb6
ID
7316#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7317#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7318#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7319
f0f59a00 7320#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7321#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7322#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7323#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7324#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7325
f0f59a00 7326#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7327#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7328#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7329#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7330
f0f59a00 7331#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7332#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7333
f0f59a00 7334#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7335#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7336#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7337#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7338
63801f21 7339/* GEN8 chicken */
f0f59a00 7340#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7341#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7342#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7343#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7344#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7345#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7346#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7347#define HDC_FORCE_NON_COHERENT (1 << 4)
7348#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7349
3669ab61
AS
7350#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7351
38a39a7b 7352/* GEN9 chicken */
f0f59a00 7353#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7354#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7355
0c79f9cb
MT
7356#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7357#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7358
db099c8f 7359/* WaCatErrorRejectionIssue */
f0f59a00 7360#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7361#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7362
f0f59a00 7363#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7364#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7365
f0f59a00 7366#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7367#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7368
b9055052
ZW
7369/* PCH */
7370
23e81d69 7371/* south display engine interrupt: IBX */
776ad806
JB
7372#define SDE_AUDIO_POWER_D (1 << 27)
7373#define SDE_AUDIO_POWER_C (1 << 26)
7374#define SDE_AUDIO_POWER_B (1 << 25)
7375#define SDE_AUDIO_POWER_SHIFT (25)
7376#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7377#define SDE_GMBUS (1 << 24)
7378#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7379#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7380#define SDE_AUDIO_HDCP_MASK (3 << 22)
7381#define SDE_AUDIO_TRANSB (1 << 21)
7382#define SDE_AUDIO_TRANSA (1 << 20)
7383#define SDE_AUDIO_TRANS_MASK (3 << 20)
7384#define SDE_POISON (1 << 19)
7385/* 18 reserved */
7386#define SDE_FDI_RXB (1 << 17)
7387#define SDE_FDI_RXA (1 << 16)
7388#define SDE_FDI_MASK (3 << 16)
7389#define SDE_AUXD (1 << 15)
7390#define SDE_AUXC (1 << 14)
7391#define SDE_AUXB (1 << 13)
7392#define SDE_AUX_MASK (7 << 13)
7393/* 12 reserved */
b9055052
ZW
7394#define SDE_CRT_HOTPLUG (1 << 11)
7395#define SDE_PORTD_HOTPLUG (1 << 10)
7396#define SDE_PORTC_HOTPLUG (1 << 9)
7397#define SDE_PORTB_HOTPLUG (1 << 8)
7398#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7399#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7400 SDE_SDVOB_HOTPLUG | \
7401 SDE_PORTB_HOTPLUG | \
7402 SDE_PORTC_HOTPLUG | \
7403 SDE_PORTD_HOTPLUG)
776ad806
JB
7404#define SDE_TRANSB_CRC_DONE (1 << 5)
7405#define SDE_TRANSB_CRC_ERR (1 << 4)
7406#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7407#define SDE_TRANSA_CRC_DONE (1 << 2)
7408#define SDE_TRANSA_CRC_ERR (1 << 1)
7409#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7410#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7411
7412/* south display engine interrupt: CPT/PPT */
7413#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7414#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7415#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7416#define SDE_AUDIO_POWER_SHIFT_CPT 29
7417#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7418#define SDE_AUXD_CPT (1 << 27)
7419#define SDE_AUXC_CPT (1 << 26)
7420#define SDE_AUXB_CPT (1 << 25)
7421#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7422#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7423#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7424#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7425#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7426#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7427#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7428#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7429#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7430 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7431 SDE_PORTD_HOTPLUG_CPT | \
7432 SDE_PORTC_HOTPLUG_CPT | \
7433 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7434#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7435 SDE_PORTD_HOTPLUG_CPT | \
7436 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7437 SDE_PORTB_HOTPLUG_CPT | \
7438 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7439#define SDE_GMBUS_CPT (1 << 17)
8664281b 7440#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7441#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7442#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7443#define SDE_FDI_RXC_CPT (1 << 8)
7444#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7445#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7446#define SDE_FDI_RXB_CPT (1 << 4)
7447#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7448#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7449#define SDE_FDI_RXA_CPT (1 << 0)
7450#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7451 SDE_AUDIO_CP_REQ_B_CPT | \
7452 SDE_AUDIO_CP_REQ_A_CPT)
7453#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7454 SDE_AUDIO_CP_CHG_B_CPT | \
7455 SDE_AUDIO_CP_CHG_A_CPT)
7456#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7457 SDE_FDI_RXB_CPT | \
7458 SDE_FDI_RXA_CPT)
b9055052 7459
f0f59a00
VS
7460#define SDEISR _MMIO(0xc4000)
7461#define SDEIMR _MMIO(0xc4004)
7462#define SDEIIR _MMIO(0xc4008)
7463#define SDEIER _MMIO(0xc400c)
b9055052 7464
f0f59a00 7465#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7466#define SERR_INT_POISON (1 << 31)
7467#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7468
b9055052 7469/* digital port hotplug */
f0f59a00 7470#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7471#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7472#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7473#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7474#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7475#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7476#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7477#define PORTD_HOTPLUG_ENABLE (1 << 20)
7478#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7479#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7480#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7481#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7482#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7483#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7484#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7485#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7486#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7487#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7488#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7489#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7490#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7491#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7492#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7493#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7494#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7495#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7496#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7497#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7498#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7499#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7500#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7501#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7502#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7503#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7504#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7505#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7506#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7507#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7508#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7509#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7510 BXT_DDIB_HPD_INVERT | \
7511 BXT_DDIC_HPD_INVERT)
b9055052 7512
f0f59a00 7513#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7514#define PORTE_HOTPLUG_ENABLE (1 << 4)
7515#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7516#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7517#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7518#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7519
f0f59a00
VS
7520#define PCH_GPIOA _MMIO(0xc5010)
7521#define PCH_GPIOB _MMIO(0xc5014)
7522#define PCH_GPIOC _MMIO(0xc5018)
7523#define PCH_GPIOD _MMIO(0xc501c)
7524#define PCH_GPIOE _MMIO(0xc5020)
7525#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7526
f0f59a00
VS
7527#define PCH_GMBUS0 _MMIO(0xc5100)
7528#define PCH_GMBUS1 _MMIO(0xc5104)
7529#define PCH_GMBUS2 _MMIO(0xc5108)
7530#define PCH_GMBUS3 _MMIO(0xc510c)
7531#define PCH_GMBUS4 _MMIO(0xc5110)
7532#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7533
9db4a9c7
JB
7534#define _PCH_DPLL_A 0xc6014
7535#define _PCH_DPLL_B 0xc6018
9e8789ec 7536#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7537
9db4a9c7 7538#define _PCH_FPA0 0xc6040
5ee8ee86 7539#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7540#define _PCH_FPA1 0xc6044
7541#define _PCH_FPB0 0xc6048
7542#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7543#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7544#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7545
f0f59a00 7546#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7547
f0f59a00 7548#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7549#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7550#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7551#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7552#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7553#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7554#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7555#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7556#define DREF_SSC_SOURCE_MASK (3 << 11)
7557#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7558#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7559#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7560#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7561#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7562#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7563#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7564#define DREF_SSC4_DOWNSPREAD (0 << 6)
7565#define DREF_SSC4_CENTERSPREAD (1 << 6)
7566#define DREF_SSC1_DISABLE (0 << 1)
7567#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7568#define DREF_SSC4_DISABLE (0)
7569#define DREF_SSC4_ENABLE (1)
7570
f0f59a00 7571#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7572#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7573#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7574#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7575#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7576#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7577#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7578#define CNP_RAWCLK_DIV(div) ((div) << 16)
7579#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7580#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7581#define ICP_RAWCLK_DEN(den) ((den) << 26)
7582#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7583
f0f59a00 7584#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7585
f0f59a00
VS
7586#define PCH_SSC4_PARMS _MMIO(0xc6210)
7587#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7588
f0f59a00 7589#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7590#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7591#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7592#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7593
b9055052
ZW
7594/* transcoder */
7595
275f01b2
DV
7596#define _PCH_TRANS_HTOTAL_A 0xe0000
7597#define TRANS_HTOTAL_SHIFT 16
7598#define TRANS_HACTIVE_SHIFT 0
7599#define _PCH_TRANS_HBLANK_A 0xe0004
7600#define TRANS_HBLANK_END_SHIFT 16
7601#define TRANS_HBLANK_START_SHIFT 0
7602#define _PCH_TRANS_HSYNC_A 0xe0008
7603#define TRANS_HSYNC_END_SHIFT 16
7604#define TRANS_HSYNC_START_SHIFT 0
7605#define _PCH_TRANS_VTOTAL_A 0xe000c
7606#define TRANS_VTOTAL_SHIFT 16
7607#define TRANS_VACTIVE_SHIFT 0
7608#define _PCH_TRANS_VBLANK_A 0xe0010
7609#define TRANS_VBLANK_END_SHIFT 16
7610#define TRANS_VBLANK_START_SHIFT 0
7611#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7612#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7613#define TRANS_VSYNC_START_SHIFT 0
7614#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7615
e3b95f1e
DV
7616#define _PCH_TRANSA_DATA_M1 0xe0030
7617#define _PCH_TRANSA_DATA_N1 0xe0034
7618#define _PCH_TRANSA_DATA_M2 0xe0038
7619#define _PCH_TRANSA_DATA_N2 0xe003c
7620#define _PCH_TRANSA_LINK_M1 0xe0040
7621#define _PCH_TRANSA_LINK_N1 0xe0044
7622#define _PCH_TRANSA_LINK_M2 0xe0048
7623#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7624
2dcbc34d 7625/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7626#define _VIDEO_DIP_CTL_A 0xe0200
7627#define _VIDEO_DIP_DATA_A 0xe0208
7628#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7629#define GCP_COLOR_INDICATION (1 << 2)
7630#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7631#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7632
7633#define _VIDEO_DIP_CTL_B 0xe1200
7634#define _VIDEO_DIP_DATA_B 0xe1208
7635#define _VIDEO_DIP_GCP_B 0xe1210
7636
f0f59a00
VS
7637#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7638#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7639#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7640
2dcbc34d 7641/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7642#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7643#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7644#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7645
086f8e84
VS
7646#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7647#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7648#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7649
086f8e84
VS
7650#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7651#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7652#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7653
90b107c8 7654#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7655 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7656 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7657#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7658 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7659 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7660#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7661 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7662 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7663
8c5f5f7c 7664/* Haswell DIP controls */
f0f59a00 7665
086f8e84
VS
7666#define _HSW_VIDEO_DIP_CTL_A 0x60200
7667#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7668#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7669#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7670#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7671#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7672#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7673#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7674#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7675#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7676#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7677#define _HSW_VIDEO_DIP_GCP_A 0x60210
7678
7679#define _HSW_VIDEO_DIP_CTL_B 0x61200
7680#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7681#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7682#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7683#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7684#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7685#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7686#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7687#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7688#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7689#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7690#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7691
f0f59a00
VS
7692#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7693#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7694#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7695#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7696#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7697#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7698
7699#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 7700#define S3D_ENABLE (1 << 31)
f0f59a00
VS
7701#define _HSW_STEREO_3D_CTL_B 0x71020
7702
7703#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7704
275f01b2
DV
7705#define _PCH_TRANS_HTOTAL_B 0xe1000
7706#define _PCH_TRANS_HBLANK_B 0xe1004
7707#define _PCH_TRANS_HSYNC_B 0xe1008
7708#define _PCH_TRANS_VTOTAL_B 0xe100c
7709#define _PCH_TRANS_VBLANK_B 0xe1010
7710#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7711#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7712
f0f59a00
VS
7713#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7714#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7715#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7716#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7717#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7718#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7719#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7720
e3b95f1e
DV
7721#define _PCH_TRANSB_DATA_M1 0xe1030
7722#define _PCH_TRANSB_DATA_N1 0xe1034
7723#define _PCH_TRANSB_DATA_M2 0xe1038
7724#define _PCH_TRANSB_DATA_N2 0xe103c
7725#define _PCH_TRANSB_LINK_M1 0xe1040
7726#define _PCH_TRANSB_LINK_N1 0xe1044
7727#define _PCH_TRANSB_LINK_M2 0xe1048
7728#define _PCH_TRANSB_LINK_N2 0xe104c
7729
f0f59a00
VS
7730#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7731#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7732#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7733#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7734#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7735#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7736#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7737#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7738
ab9412ba
DV
7739#define _PCH_TRANSACONF 0xf0008
7740#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7741#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7742#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
7743#define TRANS_DISABLE (0 << 31)
7744#define TRANS_ENABLE (1 << 31)
7745#define TRANS_STATE_MASK (1 << 30)
7746#define TRANS_STATE_DISABLE (0 << 30)
7747#define TRANS_STATE_ENABLE (1 << 30)
7748#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
7749#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
7750#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
7751#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
7752#define TRANS_INTERLACE_MASK (7 << 21)
7753#define TRANS_PROGRESSIVE (0 << 21)
7754#define TRANS_INTERLACED (3 << 21)
7755#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
7756#define TRANS_8BPC (0 << 5)
7757#define TRANS_10BPC (1 << 5)
7758#define TRANS_6BPC (2 << 5)
7759#define TRANS_12BPC (3 << 5)
b9055052 7760
ce40141f
DV
7761#define _TRANSA_CHICKEN1 0xf0060
7762#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7763#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
7764#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
7765#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
7766#define _TRANSA_CHICKEN2 0xf0064
7767#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7768#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
7769#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
7770#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
7771#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
7772#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
7773#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 7774
f0f59a00 7775#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7776#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7777#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
7778#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7779#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 7780#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7781#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7782#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 7783#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 7784#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
7785#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
7786#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
7787#define LPT_PWM_GRANULARITY (1 << 5)
7788#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 7789
f0f59a00
VS
7790#define _FDI_RXA_CHICKEN 0xc200c
7791#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
7792#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
7793#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 7794#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7795
f0f59a00 7796#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
7797#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
7798#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
7799#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
7800#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
7801#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
7802#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 7803
b9055052 7804/* CPU: FDI_TX */
f0f59a00
VS
7805#define _FDI_TXA_CTL 0x60100
7806#define _FDI_TXB_CTL 0x61100
7807#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
7808#define FDI_TX_DISABLE (0 << 31)
7809#define FDI_TX_ENABLE (1 << 31)
7810#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
7811#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
7812#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
7813#define FDI_LINK_TRAIN_NONE (3 << 28)
7814#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
7815#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
7816#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
7817#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
7818#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
7819#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
7820#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
7821#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
7822/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7823 SNB has different settings. */
7824/* SNB A-stepping */
5ee8ee86
PZ
7825#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
7826#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
7827#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
7828#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 7829/* SNB B-stepping */
5ee8ee86
PZ
7830#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
7831#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
7832#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
7833#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
7834#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
7835#define FDI_DP_PORT_WIDTH_SHIFT 19
7836#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7837#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 7838#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 7839/* Ironlake: hardwired to 1 */
5ee8ee86 7840#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
7841
7842/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
7843#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
7844#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
7845#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
7846#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 7847
b9055052 7848/* both Tx and Rx */
5ee8ee86
PZ
7849#define FDI_COMPOSITE_SYNC (1 << 11)
7850#define FDI_LINK_TRAIN_AUTO (1 << 10)
7851#define FDI_SCRAMBLING_ENABLE (0 << 7)
7852#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
7853
7854/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7855#define _FDI_RXA_CTL 0xf000c
7856#define _FDI_RXB_CTL 0xf100c
f0f59a00 7857#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 7858#define FDI_RX_ENABLE (1 << 31)
b9055052 7859/* train, dp width same as FDI_TX */
5ee8ee86
PZ
7860#define FDI_FS_ERRC_ENABLE (1 << 27)
7861#define FDI_FE_ERRC_ENABLE (1 << 26)
7862#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
7863#define FDI_8BPC (0 << 16)
7864#define FDI_10BPC (1 << 16)
7865#define FDI_6BPC (2 << 16)
7866#define FDI_12BPC (3 << 16)
7867#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
7868#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
7869#define FDI_RX_PLL_ENABLE (1 << 13)
7870#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
7871#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
7872#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
7873#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
7874#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
7875#define FDI_PCDCLK (1 << 4)
8db9d77b 7876/* CPT */
5ee8ee86
PZ
7877#define FDI_AUTO_TRAINING (1 << 10)
7878#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
7879#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
7880#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
7881#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
7882#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 7883
04945641
PZ
7884#define _FDI_RXA_MISC 0xf0010
7885#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
7886#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
7887#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
7888#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
7889#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
7890#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
7891#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
7892#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 7893#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7894
f0f59a00
VS
7895#define _FDI_RXA_TUSIZE1 0xf0030
7896#define _FDI_RXA_TUSIZE2 0xf0038
7897#define _FDI_RXB_TUSIZE1 0xf1030
7898#define _FDI_RXB_TUSIZE2 0xf1038
7899#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7900#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7901
7902/* FDI_RX interrupt register format */
5ee8ee86
PZ
7903#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
7904#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
7905#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
7906#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
7907#define FDI_RX_FS_CODE_ERR (1 << 6)
7908#define FDI_RX_FE_CODE_ERR (1 << 5)
7909#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
7910#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
7911#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
7912#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
7913#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 7914
f0f59a00
VS
7915#define _FDI_RXA_IIR 0xf0014
7916#define _FDI_RXA_IMR 0xf0018
7917#define _FDI_RXB_IIR 0xf1014
7918#define _FDI_RXB_IMR 0xf1018
7919#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7920#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7921
f0f59a00
VS
7922#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7923#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7924
f0f59a00 7925#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7926#define LVDS_DETECTED (1 << 1)
7927
f0f59a00
VS
7928#define _PCH_DP_B 0xe4100
7929#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7930#define _PCH_DPB_AUX_CH_CTL 0xe4110
7931#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7932#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7933#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7934#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7935#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7936
f0f59a00
VS
7937#define _PCH_DP_C 0xe4200
7938#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7939#define _PCH_DPC_AUX_CH_CTL 0xe4210
7940#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7941#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7942#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7943#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7944#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7945
f0f59a00
VS
7946#define _PCH_DP_D 0xe4300
7947#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7948#define _PCH_DPD_AUX_CH_CTL 0xe4310
7949#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7950#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7951#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7952#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7953#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7954
bdabdb63
VS
7955#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7956#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7957
8db9d77b 7958/* CPT */
086f8e84
VS
7959#define _TRANS_DP_CTL_A 0xe0300
7960#define _TRANS_DP_CTL_B 0xe1300
7961#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7962#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 7963#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
7964#define TRANS_DP_PORT_SEL_MASK (3 << 29)
7965#define TRANS_DP_PORT_SEL_NONE (3 << 29)
7966#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
7967#define TRANS_DP_AUDIO_ONLY (1 << 26)
7968#define TRANS_DP_ENH_FRAMING (1 << 18)
7969#define TRANS_DP_8BPC (0 << 9)
7970#define TRANS_DP_10BPC (1 << 9)
7971#define TRANS_DP_6BPC (2 << 9)
7972#define TRANS_DP_12BPC (3 << 9)
7973#define TRANS_DP_BPC_MASK (3 << 9)
7974#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 7975#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 7976#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 7977#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 7978#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
7979
7980/* SNB eDP training params */
7981/* SNB A-stepping */
5ee8ee86
PZ
7982#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
7983#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
7984#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
7985#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 7986/* SNB B-stepping */
5ee8ee86
PZ
7987#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
7988#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
7989#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
7990#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
7991#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
7992#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 7993
1a2eb460 7994/* IVB */
5ee8ee86
PZ
7995#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
7996#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
7997#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
7998#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
7999#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8000#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8001#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8002
8003/* legacy values */
5ee8ee86
PZ
8004#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8005#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8006#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8007#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8008#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8009
5ee8ee86 8010#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8011
f0f59a00 8012#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8013
274008e8
SAK
8014#define RC6_LOCATION _MMIO(0xD40)
8015#define RC6_CTX_IN_DRAM (1 << 0)
8016#define RC6_CTX_BASE _MMIO(0xD48)
8017#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8018#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8019#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8020#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8021#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8022#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8023#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8024#define FORCEWAKE _MMIO(0xA18C)
8025#define FORCEWAKE_VLV _MMIO(0x1300b0)
8026#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8027#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8028#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8029#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8030#define FORCEWAKE_ACK _MMIO(0x130090)
8031#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8032#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8033#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8034#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8035
f0f59a00 8036#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8037#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8038#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8039#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8040#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8041#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8042#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8043#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8044#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8045#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8046#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8047#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8048#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8049#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8050#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8051#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8052#define FORCEWAKE_KERNEL BIT(0)
8053#define FORCEWAKE_USER BIT(1)
8054#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8055#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8056#define ECOBUS _MMIO(0xa180)
5ee8ee86 8057#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8058#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8059#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8060#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8061#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8062
f0f59a00 8063#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8064#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8065#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8066#define GT_FIFO_SBDROPERR (1 << 6)
8067#define GT_FIFO_BLOBDROPERR (1 << 5)
8068#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8069#define GT_FIFO_DROPERR (1 << 3)
8070#define GT_FIFO_OVFERR (1 << 2)
8071#define GT_FIFO_IAWRERR (1 << 1)
8072#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8073
f0f59a00 8074#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8075#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8076#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8077#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8078#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8079
f0f59a00 8080#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8081#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8082#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8083#define EDRAM_ENABLED 0x1
c02e85a0
MK
8084#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8085#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8086#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8087
f0f59a00 8088#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8089# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8090# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8091# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8092# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8093
f0f59a00 8094#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8095# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8096# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8097# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8098# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8099# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8100# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8101
f0f59a00 8102#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8103# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8104
f0f59a00 8105#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8106#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8107#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8108
f0f59a00
VS
8109#define GEN6_RCGCTL1 _MMIO(0x9410)
8110#define GEN6_RCGCTL2 _MMIO(0x9414)
8111#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8112
f0f59a00 8113#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8114#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8115#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8116#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8117
f0f59a00
VS
8118#define GEN6_GFXPAUSE _MMIO(0xA000)
8119#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8120#define GEN6_TURBO_DISABLE (1 << 31)
8121#define GEN6_FREQUENCY(x) ((x) << 25)
8122#define HSW_FREQUENCY(x) ((x) << 24)
8123#define GEN9_FREQUENCY(x) ((x) << 23)
8124#define GEN6_OFFSET(x) ((x) << 19)
8125#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8126#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8127#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8128#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8129#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8130#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8131#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8132#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8133#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8134#define GEN7_RC_CTL_TO_MODE (1 << 28)
8135#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8136#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8137#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8138#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8139#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8140#define GEN6_CAGF_SHIFT 8
f82855d3 8141#define HSW_CAGF_SHIFT 7
de43ae9d 8142#define GEN9_CAGF_SHIFT 23
ccab5c82 8143#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8144#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8145#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8146#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8147#define GEN6_RP_MEDIA_TURBO (1 << 11)
8148#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8149#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8150#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8151#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8152#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8153#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8154#define GEN6_RP_ENABLE (1 << 7)
8155#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8156#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8157#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8158#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8159#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8160#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8161#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8162#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8163#define GEN6_RP_EI_MASK 0xffffff
8164#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8165#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8166#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8167#define GEN6_RP_PREV_UP _MMIO(0xA058)
8168#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8169#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8170#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8171#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8172#define GEN6_RP_UP_EI _MMIO(0xA068)
8173#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8174#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8175#define GEN6_RPDEUHWTC _MMIO(0xA080)
8176#define GEN6_RPDEUC _MMIO(0xA084)
8177#define GEN6_RPDEUCSW _MMIO(0xA088)
8178#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8179#define RC_SW_TARGET_STATE_SHIFT 16
8180#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8181#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8182#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8183#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8184#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8185#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8186#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8187#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8188#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8189#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8190#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8191#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8192#define VLV_RCEDATA _MMIO(0xA0BC)
8193#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8194#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8195#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8196#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8197#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8198#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8199#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8200#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8201#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8202#define GEN9_RENDER_PG_ENABLE (1 << 0)
8203#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8204#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8205#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8206#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8207
f0f59a00 8208#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8209#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8210#define PIXEL_OVERLAP_CNT_SHIFT 30
8211
f0f59a00
VS
8212#define GEN6_PMISR _MMIO(0x44020)
8213#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8214#define GEN6_PMIIR _MMIO(0x44028)
8215#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8216#define GEN6_PM_MBOX_EVENT (1 << 25)
8217#define GEN6_PM_THERMAL_EVENT (1 << 24)
8218#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8219#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8220#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8221#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8222#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4848405c 8223#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8224 GEN6_PM_RP_DOWN_THRESHOLD | \
8225 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8226
f0f59a00 8227#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8228#define GEN7_GT_SCRATCH_REG_NUM 8
8229
f0f59a00 8230#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8231#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8232#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8233
f0f59a00
VS
8234#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8235#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8236#define VLV_COUNT_RANGE_HIGH (1 << 15)
8237#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8238#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8239#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8240#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8241#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8242#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8243#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8244
f0f59a00
VS
8245#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8246#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8247#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8248#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8249
f0f59a00 8250#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8251#define GEN6_PCODE_READY (1 << 31)
87660502
L
8252#define GEN6_PCODE_ERROR_MASK 0xFF
8253#define GEN6_PCODE_SUCCESS 0x0
8254#define GEN6_PCODE_ILLEGAL_CMD 0x1
8255#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8256#define GEN6_PCODE_TIMEOUT 0x3
8257#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8258#define GEN7_PCODE_TIMEOUT 0x2
8259#define GEN7_PCODE_ILLEGAL_DATA 0x3
8260#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8261#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8262#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8263#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8264#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8265#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8266#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8267#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8268#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8269#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8270#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8271#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8272#define SKL_PCODE_CDCLK_CONTROL 0x7
8273#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8274#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8275#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8276#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8277#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8278#define GEN6_PCODE_READ_D_COMP 0x10
8279#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8280#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8281#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8282 /* See also IPS_CTL */
8283#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8284#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8285#define GEN9_PCODE_SAGV_CONTROL 0x21
8286#define GEN9_SAGV_DISABLE 0x0
8287#define GEN9_SAGV_IS_DISABLED 0x1
8288#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8289#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8290#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8291#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8292#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8293
f0f59a00 8294#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8295#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8296#define GEN6_RCn_MASK 7
8297#define GEN6_RC0 0
8298#define GEN6_RC3 2
8299#define GEN6_RC6 3
8300#define GEN6_RC7 4
8301
f0f59a00 8302#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8303#define GEN8_LSLICESTAT_MASK 0x7
8304
f0f59a00
VS
8305#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8306#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8307#define CHV_SS_PG_ENABLE (1 << 1)
8308#define CHV_EU08_PG_ENABLE (1 << 9)
8309#define CHV_EU19_PG_ENABLE (1 << 17)
8310#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8311
f0f59a00
VS
8312#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8313#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8314#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8315
5ee8ee86 8316#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8317#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8318 ((slice) % 3) * 0x4)
7f992aba 8319#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8320#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8321#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8322
5ee8ee86 8323#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8324#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8325 ((slice) % 3) * 0x8)
5ee8ee86 8326#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8327#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8328 ((slice) % 3) * 0x8)
7f992aba
JM
8329#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8330#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8331#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8332#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8333#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8334#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8335#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8336#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8337
f0f59a00 8338#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8339#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8340#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8341#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8342#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8343
5bcebe76
OM
8344#define GEN8_GARBCNTL _MMIO(0xB004)
8345#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8346#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8347#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8348#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8349
8350#define GEN11_GLBLINVL _MMIO(0xB404)
8351#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8352#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8353
d65dc3e4
OM
8354#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8355#define DFR_DISABLE (1 << 9)
8356
f4a35714
OM
8357#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8358#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8359#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8360#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8361
6b967dc3
OM
8362#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8363#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8364#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8365
908ae051
OM
8366#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080)
8367#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
8368
e3689190 8369/* IVYBRIDGE DPF */
f0f59a00 8370#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8371#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8372#define GEN7_PARITY_ERROR_VALID (1 << 13)
8373#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8374#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8375#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8376 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8377#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8378 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8379#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8380 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8381#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8382
f0f59a00 8383#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8384#define GEN7_L3LOG_SIZE 0x80
8385
f0f59a00
VS
8386#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8387#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8388#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8389#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8390#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8391#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8392
f0f59a00 8393#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8394#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8395#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8396
f0f59a00 8397#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8398#define FLOW_CONTROL_ENABLE (1 << 15)
8399#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8400#define STALL_DOP_GATING_DISABLE (1 << 5)
8401#define THROTTLE_12_5 (7 << 2)
8402#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8403
f0f59a00
VS
8404#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8405#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8406#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8407#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8408#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8409
f0f59a00 8410#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8411#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8412
f0f59a00 8413#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8414#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8415
f0f59a00 8416#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8417#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8418#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8419#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8420#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8421#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8422
f0f59a00 8423#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8424#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8425#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8426#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8427
c46f111f 8428/* Audio */
f0f59a00 8429#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8430#define INTEL_AUDIO_DEVCL 0x808629FB
8431#define INTEL_AUDIO_DEVBLC 0x80862801
8432#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8433
f0f59a00 8434#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8435#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8436#define G4X_ELDV_DEVCTG (1 << 14)
8437#define G4X_ELD_ADDR_MASK (0xf << 5)
8438#define G4X_ELD_ACK (1 << 4)
f0f59a00 8439#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8440
c46f111f
JN
8441#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8442#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8443#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8444 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8445#define _IBX_AUD_CNTL_ST_A 0xE20B4
8446#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8447#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8448 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8449#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8450#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8451#define IBX_ELD_ACK (1 << 4)
f0f59a00 8452#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8453#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8454#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8455
c46f111f
JN
8456#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8457#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8458#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8459#define _CPT_AUD_CNTL_ST_A 0xE50B4
8460#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8461#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8462#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8463
c46f111f
JN
8464#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8465#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8466#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8467#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8468#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8469#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8470#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8471
ae662d31
EA
8472/* These are the 4 32-bit write offset registers for each stream
8473 * output buffer. It determines the offset from the
8474 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8475 */
f0f59a00 8476#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8477
c46f111f
JN
8478#define _IBX_AUD_CONFIG_A 0xe2000
8479#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8480#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8481#define _CPT_AUD_CONFIG_A 0xe5000
8482#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8483#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8484#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8485#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8486#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8487
b6daa025
WF
8488#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8489#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8490#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8491#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8492#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8493#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8494#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8495#define AUD_CONFIG_N(n) \
8496 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8497 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8498#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8499#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8500#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8501#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8502#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8503#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8504#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8505#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8506#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8507#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8508#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8509#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8510#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8511
9a78b6cc 8512/* HSW Audio */
c46f111f
JN
8513#define _HSW_AUD_CONFIG_A 0x65000
8514#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8515#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8516
8517#define _HSW_AUD_MISC_CTRL_A 0x65010
8518#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8519#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8520
6014ac12
LY
8521#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8522#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8523#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8524#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8525#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8526#define AUD_CONFIG_M_MASK 0xfffff
8527
c46f111f
JN
8528#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8529#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8530#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8531
8532/* Audio Digital Converter */
c46f111f
JN
8533#define _HSW_AUD_DIG_CNVT_1 0x65080
8534#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8535#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8536#define DIP_PORT_SEL_MASK 0x3
8537
8538#define _HSW_AUD_EDID_DATA_A 0x65050
8539#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8540#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8541
f0f59a00
VS
8542#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8543#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8544#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8545#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8546#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8547#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8548
f0f59a00 8549#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8550#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8551
9eb3a752 8552/* HSW Power Wells */
9c3a16c8
ID
8553#define _HSW_PWR_WELL_CTL1 0x45400
8554#define _HSW_PWR_WELL_CTL2 0x45404
8555#define _HSW_PWR_WELL_CTL3 0x45408
8556#define _HSW_PWR_WELL_CTL4 0x4540C
8557
8558/*
8559 * Each power well control register contains up to 16 (request, status) HW
8560 * flag tuples. The register index and HW flag shift is determined by the
8561 * power well ID (see i915_power_well_id). There are 4 possible sources of
8562 * power well requests each source having its own set of control registers:
8563 * BIOS, DRIVER, KVMR, DEBUG.
8564 */
8565#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8566#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8567/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8568#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8569 _HSW_PWR_WELL_CTL1))
8570#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8571 _HSW_PWR_WELL_CTL2))
8572#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8573#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8574 _HSW_PWR_WELL_CTL4))
8575
1af474fe
ID
8576#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8577#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8578#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
8579#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
8580#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
8581#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 8582#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8583
94dd5138 8584/* SKL Fuse Status */
b2891eb2
ID
8585enum skl_power_gate {
8586 SKL_PG0,
8587 SKL_PG1,
8588 SKL_PG2,
8589};
8590
f0f59a00 8591#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 8592#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
b2891eb2
ID
8593/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8594#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8595#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8596
c559c2a0 8597#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8598#define _CNL_AUX_ANAOVRD1_B 0x162250
8599#define _CNL_AUX_ANAOVRD1_C 0x162210
8600#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8601#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8602#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8603 _CNL_AUX_ANAOVRD1_B, \
8604 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8605 _CNL_AUX_ANAOVRD1_D, \
8606 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
8607#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
8608#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 8609
ee5e5e7a 8610/* HDCP Key Registers */
2834d9df 8611#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8612#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8613#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8614#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8615#define HDCP_KEY_STATUS _MMIO(0x66c04)
8616#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8617#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8618#define HDCP_FUSE_DONE BIT(5)
8619#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8620#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8621#define HDCP_AKSV_LO _MMIO(0x66c10)
8622#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8623
8624/* HDCP Repeater Registers */
2834d9df
R
8625#define HDCP_REP_CTL _MMIO(0x66d00)
8626#define HDCP_DDIB_REP_PRESENT BIT(30)
8627#define HDCP_DDIA_REP_PRESENT BIT(29)
8628#define HDCP_DDIC_REP_PRESENT BIT(28)
8629#define HDCP_DDID_REP_PRESENT BIT(27)
8630#define HDCP_DDIF_REP_PRESENT BIT(26)
8631#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8632#define HDCP_DDIB_SHA1_M0 (1 << 20)
8633#define HDCP_DDIA_SHA1_M0 (2 << 20)
8634#define HDCP_DDIC_SHA1_M0 (3 << 20)
8635#define HDCP_DDID_SHA1_M0 (4 << 20)
8636#define HDCP_DDIF_SHA1_M0 (5 << 20)
8637#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8638#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8639#define HDCP_SHA1_READY BIT(17)
8640#define HDCP_SHA1_COMPLETE BIT(18)
8641#define HDCP_SHA1_V_MATCH BIT(19)
8642#define HDCP_SHA1_TEXT_32 (1 << 1)
8643#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8644#define HDCP_SHA1_TEXT_24 (4 << 1)
8645#define HDCP_SHA1_TEXT_16 (5 << 1)
8646#define HDCP_SHA1_TEXT_8 (6 << 1)
8647#define HDCP_SHA1_TEXT_0 (7 << 1)
8648#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8649#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8650#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8651#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8652#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 8653#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 8654#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8655
8656/* HDCP Auth Registers */
8657#define _PORTA_HDCP_AUTHENC 0x66800
8658#define _PORTB_HDCP_AUTHENC 0x66500
8659#define _PORTC_HDCP_AUTHENC 0x66600
8660#define _PORTD_HDCP_AUTHENC 0x66700
8661#define _PORTE_HDCP_AUTHENC 0x66A00
8662#define _PORTF_HDCP_AUTHENC 0x66900
8663#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8664 _PORTA_HDCP_AUTHENC, \
8665 _PORTB_HDCP_AUTHENC, \
8666 _PORTC_HDCP_AUTHENC, \
8667 _PORTD_HDCP_AUTHENC, \
8668 _PORTE_HDCP_AUTHENC, \
9e8789ec 8669 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
8670#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8671#define HDCP_CONF_CAPTURE_AN BIT(0)
8672#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8673#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8674#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8675#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8676#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8677#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8678#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8679#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8680#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8681#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8682#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8683#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8684#define HDCP_STATUS_AUTH BIT(21)
8685#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8686#define HDCP_STATUS_RI_MATCH BIT(19)
8687#define HDCP_STATUS_R0_READY BIT(18)
8688#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 8689#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 8690#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 8691
e7e104c3 8692/* Per-pipe DDI Function Control */
086f8e84
VS
8693#define _TRANS_DDI_FUNC_CTL_A 0x60400
8694#define _TRANS_DDI_FUNC_CTL_B 0x61400
8695#define _TRANS_DDI_FUNC_CTL_C 0x62400
8696#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8697#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8698
5ee8ee86 8699#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 8700/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 8701#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 8702#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
8703#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
8704#define TRANS_DDI_PORT_NONE (0 << 28)
8705#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
8706#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
8707#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
8708#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
8709#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
8710#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
8711#define TRANS_DDI_BPC_MASK (7 << 20)
8712#define TRANS_DDI_BPC_8 (0 << 20)
8713#define TRANS_DDI_BPC_10 (1 << 20)
8714#define TRANS_DDI_BPC_6 (2 << 20)
8715#define TRANS_DDI_BPC_12 (3 << 20)
8716#define TRANS_DDI_PVSYNC (1 << 17)
8717#define TRANS_DDI_PHSYNC (1 << 16)
8718#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
8719#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
8720#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
8721#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
8722#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
8723#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
8724#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
8725#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
8726#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
8727#define TRANS_DDI_BFI_ENABLE (1 << 4)
8728#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
8729#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
8730#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8731 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8732 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8733
0e87f667 8734/* DisplayPort Transport Control */
086f8e84
VS
8735#define _DP_TP_CTL_A 0x64040
8736#define _DP_TP_CTL_B 0x64140
f0f59a00 8737#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86
PZ
8738#define DP_TP_CTL_ENABLE (1 << 31)
8739#define DP_TP_CTL_MODE_SST (0 << 27)
8740#define DP_TP_CTL_MODE_MST (1 << 27)
8741#define DP_TP_CTL_FORCE_ACT (1 << 25)
8742#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
8743#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
8744#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
8745#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
8746#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
8747#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
8748#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
8749#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
8750#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
8751#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 8752
e411b2c1 8753/* DisplayPort Transport Status */
086f8e84
VS
8754#define _DP_TP_STATUS_A 0x64044
8755#define _DP_TP_STATUS_B 0x64144
f0f59a00 8756#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5ee8ee86
PZ
8757#define DP_TP_STATUS_IDLE_DONE (1 << 25)
8758#define DP_TP_STATUS_ACT_SENT (1 << 24)
8759#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
8760#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
8761#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8762#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8763#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8764
03f896a1 8765/* DDI Buffer Control */
086f8e84
VS
8766#define _DDI_BUF_CTL_A 0x64000
8767#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8768#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 8769#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 8770#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
8771#define DDI_BUF_EMP_MASK (0xf << 24)
8772#define DDI_BUF_PORT_REVERSAL (1 << 16)
8773#define DDI_BUF_IS_IDLE (1 << 7)
8774#define DDI_A_4_LANES (1 << 4)
17aa6be9 8775#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8776#define DDI_PORT_WIDTH_MASK (7 << 1)
8777#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 8778#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 8779
bb879a44 8780/* DDI Buffer Translations */
086f8e84
VS
8781#define _DDI_BUF_TRANS_A 0x64E00
8782#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8783#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8784#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8785#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8786
7501a4d8
ED
8787/* Sideband Interface (SBI) is programmed indirectly, via
8788 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8789 * which contains the payload */
f0f59a00
VS
8790#define SBI_ADDR _MMIO(0xC6000)
8791#define SBI_DATA _MMIO(0xC6004)
8792#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
8793#define SBI_CTL_DEST_ICLK (0x0 << 16)
8794#define SBI_CTL_DEST_MPHY (0x1 << 16)
8795#define SBI_CTL_OP_IORD (0x2 << 8)
8796#define SBI_CTL_OP_IOWR (0x3 << 8)
8797#define SBI_CTL_OP_CRRD (0x6 << 8)
8798#define SBI_CTL_OP_CRWR (0x7 << 8)
8799#define SBI_RESPONSE_FAIL (0x1 << 1)
8800#define SBI_RESPONSE_SUCCESS (0x0 << 1)
8801#define SBI_BUSY (0x1 << 0)
8802#define SBI_READY (0x0 << 0)
52f025ef 8803
ccf1c867 8804/* SBI offsets */
f7be2c21 8805#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8806#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 8807#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
8808#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
8809#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 8810#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
8811#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
8812#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
8813#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
8814#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 8815#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8816#define SBI_SSCCTL 0x020c
ccf1c867 8817#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
8818#define SBI_SSCCTL_PATHALT (1 << 3)
8819#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 8820#define SBI_SSCAUXDIV6 0x0610
8802e5b6 8821#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
8822#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
8823#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 8824#define SBI_DBUFF0 0x2a00
2fa86a1f 8825#define SBI_GEN0 0x1f00
5ee8ee86 8826#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 8827
52f025ef 8828/* LPT PIXCLK_GATE */
f0f59a00 8829#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
8830#define PIXCLK_GATE_UNGATE (1 << 0)
8831#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 8832
e93ea06a 8833/* SPLL */
f0f59a00 8834#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
8835#define SPLL_PLL_ENABLE (1 << 31)
8836#define SPLL_PLL_SSC (1 << 28)
8837#define SPLL_PLL_NON_SSC (2 << 28)
8838#define SPLL_PLL_LCPLL (3 << 28)
8839#define SPLL_PLL_REF_MASK (3 << 28)
8840#define SPLL_PLL_FREQ_810MHz (0 << 26)
8841#define SPLL_PLL_FREQ_1350MHz (1 << 26)
8842#define SPLL_PLL_FREQ_2700MHz (2 << 26)
8843#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 8844
4dffc404 8845/* WRPLL */
086f8e84
VS
8846#define _WRPLL_CTL1 0x46040
8847#define _WRPLL_CTL2 0x46060
f0f59a00 8848#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
8849#define WRPLL_PLL_ENABLE (1 << 31)
8850#define WRPLL_PLL_SSC (1 << 28)
8851#define WRPLL_PLL_NON_SSC (2 << 28)
8852#define WRPLL_PLL_LCPLL (3 << 28)
8853#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 8854/* WRPLL divider programming */
5ee8ee86 8855#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 8856#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
8857#define WRPLL_DIVIDER_POST(x) ((x) << 8)
8858#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 8859#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 8860#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 8861#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 8862#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 8863
fec9181c 8864/* Port clock selection */
086f8e84
VS
8865#define _PORT_CLK_SEL_A 0x46100
8866#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8867#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
8868#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
8869#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
8870#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
8871#define PORT_CLK_SEL_SPLL (3 << 29)
8872#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
8873#define PORT_CLK_SEL_WRPLL1 (4 << 29)
8874#define PORT_CLK_SEL_WRPLL2 (5 << 29)
8875#define PORT_CLK_SEL_NONE (7 << 29)
8876#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 8877
78b60ce7
PZ
8878/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
8879#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
8880#define DDI_CLK_SEL_NONE (0x0 << 28)
8881#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
8882#define DDI_CLK_SEL_TBT_162 (0xC << 28)
8883#define DDI_CLK_SEL_TBT_270 (0xD << 28)
8884#define DDI_CLK_SEL_TBT_540 (0xE << 28)
8885#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
8886#define DDI_CLK_SEL_MASK (0xF << 28)
8887
bb523fc0 8888/* Transcoder clock selection */
086f8e84
VS
8889#define _TRANS_CLK_SEL_A 0x46140
8890#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8891#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 8892/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
8893#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
8894#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 8895
7f1052a8
VS
8896#define CDCLK_FREQ _MMIO(0x46200)
8897
086f8e84
VS
8898#define _TRANSA_MSA_MISC 0x60410
8899#define _TRANSB_MSA_MISC 0x61410
8900#define _TRANSC_MSA_MISC 0x62410
8901#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8902#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8903
5ee8ee86
PZ
8904#define TRANS_MSA_SYNC_CLK (1 << 0)
8905#define TRANS_MSA_6_BPC (0 << 5)
8906#define TRANS_MSA_8_BPC (1 << 5)
8907#define TRANS_MSA_10_BPC (2 << 5)
8908#define TRANS_MSA_12_BPC (3 << 5)
8909#define TRANS_MSA_16_BPC (4 << 5)
dae84799 8910
90e8d31c 8911/* LCPLL Control */
f0f59a00 8912#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
8913#define LCPLL_PLL_DISABLE (1 << 31)
8914#define LCPLL_PLL_LOCK (1 << 30)
8915#define LCPLL_CLK_FREQ_MASK (3 << 26)
8916#define LCPLL_CLK_FREQ_450 (0 << 26)
8917#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
8918#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
8919#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
8920#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
8921#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
8922#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
8923#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
8924#define LCPLL_CD_SOURCE_FCLK (1 << 21)
8925#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 8926
326ac39b
S
8927/*
8928 * SKL Clocks
8929 */
8930
8931/* CDCLK_CTL */
f0f59a00 8932#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
8933#define CDCLK_FREQ_SEL_MASK (3 << 26)
8934#define CDCLK_FREQ_450_432 (0 << 26)
8935#define CDCLK_FREQ_540 (1 << 26)
8936#define CDCLK_FREQ_337_308 (2 << 26)
8937#define CDCLK_FREQ_675_617 (3 << 26)
8938#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8939#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8940#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8941#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8942#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8943#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8944#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 8945#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
8946#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8947#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 8948#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8949
326ac39b 8950/* LCPLL_CTL */
f0f59a00
VS
8951#define LCPLL1_CTL _MMIO(0x46010)
8952#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 8953#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
8954
8955/* DPLL control1 */
f0f59a00 8956#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
8957#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
8958#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
8959#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
8960#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
8961#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
8962#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
8963#define DPLL_CTRL1_LINK_RATE_2700 0
8964#define DPLL_CTRL1_LINK_RATE_1350 1
8965#define DPLL_CTRL1_LINK_RATE_810 2
8966#define DPLL_CTRL1_LINK_RATE_1620 3
8967#define DPLL_CTRL1_LINK_RATE_1080 4
8968#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8969
8970/* DPLL control2 */
f0f59a00 8971#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
8972#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
8973#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
8974#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
8975#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
8976#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
8977
8978/* DPLL Status */
f0f59a00 8979#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 8980#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
8981
8982/* DPLL cfg */
086f8e84
VS
8983#define _DPLL1_CFGCR1 0x6C040
8984#define _DPLL2_CFGCR1 0x6C048
8985#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
8986#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
8987#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
8988#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
8989#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8990
086f8e84
VS
8991#define _DPLL1_CFGCR2 0x6C044
8992#define _DPLL2_CFGCR2 0x6C04C
8993#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
8994#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
8995#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
8996#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
8997#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
8998#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
8999#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9000#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9001#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9002#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9003#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9004#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9005#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9006#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9007#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9008#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9009#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9010
da3b891b 9011#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9012#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9013
555e38d2
RV
9014/*
9015 * CNL Clocks
9016 */
9017#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9018#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9019#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9020 (port) + 10))
376faf8a 9021#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9022 (port) * 2)
376faf8a
RV
9023#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9024#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9025
a927c927
RV
9026/* CNL PLL */
9027#define DPLL0_ENABLE 0x46010
9028#define DPLL1_ENABLE 0x46014
9029#define PLL_ENABLE (1 << 31)
9030#define PLL_LOCK (1 << 30)
9031#define PLL_POWER_ENABLE (1 << 27)
9032#define PLL_POWER_STATE (1 << 26)
9033#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9034
1fa11ee2
PZ
9035#define TBT_PLL_ENABLE _MMIO(0x46020)
9036
78b60ce7
PZ
9037#define _MG_PLL1_ENABLE 0x46030
9038#define _MG_PLL2_ENABLE 0x46034
9039#define _MG_PLL3_ENABLE 0x46038
9040#define _MG_PLL4_ENABLE 0x4603C
9041/* Bits are the same as DPLL0_ENABLE */
9042#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \
9043 _MG_PLL2_ENABLE)
9044
9045#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9046#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9047#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9048#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9049#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
9050#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \
9051 _MG_REFCLKIN_CTL_PORT1, \
9052 _MG_REFCLKIN_CTL_PORT2)
9053
9054#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9055#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9056#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9057#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9058#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
9059#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
9060#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \
9061 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9062 _MG_CLKTOP2_CORECLKCTL1_PORT2)
9063
9064#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9065#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9066#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9067#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9068#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
9069#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
9070#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12)
9071#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
9072#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \
9073 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9074 _MG_CLKTOP2_HSCLKCTL_PORT2)
9075
9076#define _MG_PLL_DIV0_PORT1 0x168A00
9077#define _MG_PLL_DIV0_PORT2 0x169A00
9078#define _MG_PLL_DIV0_PORT3 0x16AA00
9079#define _MG_PLL_DIV0_PORT4 0x16BA00
9080#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
9081#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
9082#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9083#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \
9084 _MG_PLL_DIV0_PORT2)
9085
9086#define _MG_PLL_DIV1_PORT1 0x168A04
9087#define _MG_PLL_DIV1_PORT2 0x169A04
9088#define _MG_PLL_DIV1_PORT3 0x16AA04
9089#define _MG_PLL_DIV1_PORT4 0x16BA04
9090#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9091#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9092#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9093#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9094#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9095#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
9096#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
9097#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \
9098 _MG_PLL_DIV1_PORT2)
9099
9100#define _MG_PLL_LF_PORT1 0x168A08
9101#define _MG_PLL_LF_PORT2 0x169A08
9102#define _MG_PLL_LF_PORT3 0x16AA08
9103#define _MG_PLL_LF_PORT4 0x16BA08
9104#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9105#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9106#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9107#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9108#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9109#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
9110#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \
9111 _MG_PLL_LF_PORT2)
9112
9113#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9114#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9115#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9116#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9117#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9118#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9119#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9120#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9121#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9122#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
9123#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \
9124 _MG_PLL_FRAC_LOCK_PORT1, \
9125 _MG_PLL_FRAC_LOCK_PORT2)
9126
9127#define _MG_PLL_SSC_PORT1 0x168A10
9128#define _MG_PLL_SSC_PORT2 0x169A10
9129#define _MG_PLL_SSC_PORT3 0x16AA10
9130#define _MG_PLL_SSC_PORT4 0x16BA10
9131#define MG_PLL_SSC_EN (1 << 28)
9132#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9133#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9134#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9135#define MG_PLL_SSC_FLLEN (1 << 9)
9136#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
9137#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \
9138 _MG_PLL_SSC_PORT2)
9139
9140#define _MG_PLL_BIAS_PORT1 0x168A14
9141#define _MG_PLL_BIAS_PORT2 0x169A14
9142#define _MG_PLL_BIAS_PORT3 0x16AA14
9143#define _MG_PLL_BIAS_PORT4 0x16BA14
9144#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
9145#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
9146#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
9147#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9148#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
9149#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
9150#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
9151#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \
9152 _MG_PLL_BIAS_PORT2)
9153
9154#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9155#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9156#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9157#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9158#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9159#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9160#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9161#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9162#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
9163#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \
9164 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9165 _MG_PLL_TDC_COLDST_BIAS_PORT2)
9166
a927c927
RV
9167#define _CNL_DPLL0_CFGCR0 0x6C000
9168#define _CNL_DPLL1_CFGCR0 0x6C080
9169#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9170#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9171#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9172#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9173#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9174#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9175#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9176#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9177#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9178#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9179#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9180#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9181#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9182#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9183#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9184#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9185#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9186
9187#define _CNL_DPLL0_CFGCR1 0x6C004
9188#define _CNL_DPLL1_CFGCR1 0x6C084
9189#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9190#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9191#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9192#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9193#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9194#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9195#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9196#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9197#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9198#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9199#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9200#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9201#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9202#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9203#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9204#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9205#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9206#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9207#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9208#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9209#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9210
78b60ce7
PZ
9211#define _ICL_DPLL0_CFGCR0 0x164000
9212#define _ICL_DPLL1_CFGCR0 0x164080
9213#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9214 _ICL_DPLL1_CFGCR0)
9215
9216#define _ICL_DPLL0_CFGCR1 0x164004
9217#define _ICL_DPLL1_CFGCR1 0x164084
9218#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9219 _ICL_DPLL1_CFGCR1)
9220
f8437dd1 9221/* BXT display engine PLL */
f0f59a00 9222#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9223#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9224#define BXT_DE_PLL_RATIO_MASK 0xff
9225
f0f59a00 9226#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9227#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9228#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9229#define CNL_CDCLK_PLL_RATIO(x) (x)
9230#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9231
664326f8 9232/* GEN9 DC */
f0f59a00 9233#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9234#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9235#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9236#define DC_STATE_EN_DC9 (1 << 3)
9237#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9238#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9239
f0f59a00 9240#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9241#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9242#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9243
9ccd5aeb
PZ
9244/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9245 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9246#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9247#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9248#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9249#define D_COMP_COMP_FORCE (1 << 8)
9250#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9251
69e94b7e 9252/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9253#define _PIPE_WM_LINETIME_A 0x45270
9254#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9255#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9256#define PIPE_WM_LINETIME_MASK (0x1ff)
9257#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9258#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9259#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9260
9261/* SFUSE_STRAP */
f0f59a00 9262#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9263#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9264#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9265#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9266#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9267#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9268#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9269#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9270#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9271
f0f59a00 9272#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9273#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9274
f0f59a00 9275#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9276#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9277#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9278#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9279
86d3efce
VS
9280/* pipe CSC */
9281#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9282#define _PIPE_A_CSC_COEFF_BY 0x49014
9283#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9284#define _PIPE_A_CSC_COEFF_BU 0x4901c
9285#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9286#define _PIPE_A_CSC_COEFF_BV 0x49024
9287#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9288#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9289#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9290#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9291#define _PIPE_A_CSC_PREOFF_HI 0x49030
9292#define _PIPE_A_CSC_PREOFF_ME 0x49034
9293#define _PIPE_A_CSC_PREOFF_LO 0x49038
9294#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9295#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9296#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9297
9298#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9299#define _PIPE_B_CSC_COEFF_BY 0x49114
9300#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9301#define _PIPE_B_CSC_COEFF_BU 0x4911c
9302#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9303#define _PIPE_B_CSC_COEFF_BV 0x49124
9304#define _PIPE_B_CSC_MODE 0x49128
9305#define _PIPE_B_CSC_PREOFF_HI 0x49130
9306#define _PIPE_B_CSC_PREOFF_ME 0x49134
9307#define _PIPE_B_CSC_PREOFF_LO 0x49138
9308#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9309#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9310#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9311
f0f59a00
VS
9312#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9313#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9314#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9315#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9316#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9317#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9318#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9319#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9320#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9321#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9322#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9323#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9324#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9325
82cf435b
LL
9326/* pipe degamma/gamma LUTs on IVB+ */
9327#define _PAL_PREC_INDEX_A 0x4A400
9328#define _PAL_PREC_INDEX_B 0x4AC00
9329#define _PAL_PREC_INDEX_C 0x4B400
9330#define PAL_PREC_10_12_BIT (0 << 31)
9331#define PAL_PREC_SPLIT_MODE (1 << 31)
9332#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9333#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9334#define _PAL_PREC_DATA_A 0x4A404
9335#define _PAL_PREC_DATA_B 0x4AC04
9336#define _PAL_PREC_DATA_C 0x4B404
9337#define _PAL_PREC_GC_MAX_A 0x4A410
9338#define _PAL_PREC_GC_MAX_B 0x4AC10
9339#define _PAL_PREC_GC_MAX_C 0x4B410
9340#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9341#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9342#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9343#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9344#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9345#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9346
9347#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9348#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9349#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9350#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9351
9751bafc
ACO
9352#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9353#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9354#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9355#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9356#define _PRE_CSC_GAMC_DATA_A 0x4A488
9357#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9358#define _PRE_CSC_GAMC_DATA_C 0x4B488
9359
9360#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9361#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9362
29dc3739
LL
9363/* pipe CSC & degamma/gamma LUTs on CHV */
9364#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9365#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9366#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9367#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9368#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9369#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9370#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9371#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9372#define CGM_PIPE_MODE_GAMMA (1 << 2)
9373#define CGM_PIPE_MODE_CSC (1 << 1)
9374#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9375
9376#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9377#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9378#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9379#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9380#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9381#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9382#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9383#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9384
9385#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9386#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9387#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9388#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9389#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9390#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9391#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9392#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9393
e7d7cad0
JN
9394/* MIPI DSI registers */
9395
0ad4dc88 9396#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9397#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9398
bcc65700
D
9399#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9400#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9401#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9402#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9403
aec0246f
US
9404/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9405#define GEN4_TIMESTAMP _MMIO(0x2358)
9406#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9407#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9408
dab91783
LL
9409#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9410#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9411#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9412#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9413#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9414
aec0246f
US
9415#define _PIPE_FRMTMSTMP_A 0x70048
9416#define PIPE_FRMTMSTMP(pipe) \
9417 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9418
11b8e4f5
SS
9419/* BXT MIPI clock controls */
9420#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9421
f0f59a00 9422#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9423#define BXT_MIPI1_DIV_SHIFT 26
9424#define BXT_MIPI2_DIV_SHIFT 10
9425#define BXT_MIPI_DIV_SHIFT(port) \
9426 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9427 BXT_MIPI2_DIV_SHIFT)
782d25ca 9428
11b8e4f5 9429/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9430#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9431#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9432#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9433 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9434 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9435#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9436#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9437#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9438 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9439 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9440#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 9441 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
9442/* RX upper control divider to select actual RX clock output from 8x */
9443#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9444#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9445#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9446 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9447 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9448#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9449#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9450#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9451 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9452 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9453#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 9454 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
9455/* 8/3X divider to select the actual 8/3X clock output from 8x */
9456#define BXT_MIPI1_8X_BY3_SHIFT 19
9457#define BXT_MIPI2_8X_BY3_SHIFT 3
9458#define BXT_MIPI_8X_BY3_SHIFT(port) \
9459 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9460 BXT_MIPI2_8X_BY3_SHIFT)
9461#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9462#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9463#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9464 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9465 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9466#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 9467 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
9468/* RX lower control divider to select actual RX clock output from 8x */
9469#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9470#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9471#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9472 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9473 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9474#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9475#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9476#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9477 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9478 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9479#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 9480 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
9481
9482#define RX_DIVIDER_BIT_1_2 0x3
9483#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9484
d2e08c0f
SS
9485/* BXT MIPI mode configure */
9486#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9487#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9488#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9489 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9490
9491#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9492#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9493#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9494 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9495
9496#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9497#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9498#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9499 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9500
f0f59a00 9501#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9502#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9503#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9504#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9505#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9506#define BXT_DSIC_16X_BY2 (1 << 10)
9507#define BXT_DSIC_16X_BY3 (2 << 10)
9508#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9509#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9510#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9511#define BXT_DSIA_16X_BY2 (1 << 8)
9512#define BXT_DSIA_16X_BY3 (2 << 8)
9513#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9514#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9515#define BXT_DSI_FREQ_SEL_SHIFT 8
9516#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9517
9518#define BXT_DSI_PLL_RATIO_MAX 0x7D
9519#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9520#define GLK_DSI_PLL_RATIO_MAX 0x6F
9521#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9522#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9523#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9524
f0f59a00 9525#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9526#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9527#define BXT_DSI_PLL_LOCKED (1 << 30)
9528
3230bf14 9529#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9530#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9531#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9532
9533 /* BXT port control */
9534#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9535#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9536#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9537
1881a423
US
9538#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9539#define STAP_SELECT (1 << 0)
9540
9541#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9542#define HS_IO_CTRL_SELECT (1 << 0)
9543
e7d7cad0 9544#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9545#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9546#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9547#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9548#define DUAL_LINK_MODE_MASK (1 << 26)
9549#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9550#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9551#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9552#define FLOPPED_HSTX (1 << 23)
9553#define DE_INVERT (1 << 19) /* XXX */
9554#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9555#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9556#define AFE_LATCHOUT (1 << 17)
9557#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9558#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9559#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9560#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9561#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9562#define CSB_SHIFT 9
9563#define CSB_MASK (3 << 9)
9564#define CSB_20MHZ (0 << 9)
9565#define CSB_10MHZ (1 << 9)
9566#define CSB_40MHZ (2 << 9)
9567#define BANDGAP_MASK (1 << 8)
9568#define BANDGAP_PNW_CIRCUIT (0 << 8)
9569#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9570#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9571#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9572#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9573#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9574#define TEARING_EFFECT_MASK (3 << 2)
9575#define TEARING_EFFECT_OFF (0 << 2)
9576#define TEARING_EFFECT_DSI (1 << 2)
9577#define TEARING_EFFECT_GPIO (2 << 2)
9578#define LANE_CONFIGURATION_SHIFT 0
9579#define LANE_CONFIGURATION_MASK (3 << 0)
9580#define LANE_CONFIGURATION_4LANE (0 << 0)
9581#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9582#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9583
9584#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9585#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9586#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9587#define TEARING_EFFECT_DELAY_SHIFT 0
9588#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9589
9590/* XXX: all bits reserved */
4ad83e94 9591#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9592
9593/* MIPI DSI Controller and D-PHY registers */
9594
4ad83e94 9595#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9596#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9597#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9598#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9599#define ULPS_STATE_MASK (3 << 1)
9600#define ULPS_STATE_ENTER (2 << 1)
9601#define ULPS_STATE_EXIT (1 << 1)
9602#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9603#define DEVICE_READY (1 << 0)
9604
4ad83e94 9605#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9606#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9607#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9608#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9609#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9610#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9611#define TEARING_EFFECT (1 << 31)
9612#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9613#define GEN_READ_DATA_AVAIL (1 << 29)
9614#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9615#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9616#define RX_PROT_VIOLATION (1 << 26)
9617#define RX_INVALID_TX_LENGTH (1 << 25)
9618#define ACK_WITH_NO_ERROR (1 << 24)
9619#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9620#define LP_RX_TIMEOUT (1 << 22)
9621#define HS_TX_TIMEOUT (1 << 21)
9622#define DPI_FIFO_UNDERRUN (1 << 20)
9623#define LOW_CONTENTION (1 << 19)
9624#define HIGH_CONTENTION (1 << 18)
9625#define TXDSI_VC_ID_INVALID (1 << 17)
9626#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9627#define TXCHECKSUM_ERROR (1 << 15)
9628#define TXECC_MULTIBIT_ERROR (1 << 14)
9629#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9630#define TXFALSE_CONTROL_ERROR (1 << 12)
9631#define RXDSI_VC_ID_INVALID (1 << 11)
9632#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9633#define RXCHECKSUM_ERROR (1 << 9)
9634#define RXECC_MULTIBIT_ERROR (1 << 8)
9635#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9636#define RXFALSE_CONTROL_ERROR (1 << 6)
9637#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9638#define RX_LP_TX_SYNC_ERROR (1 << 4)
9639#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9640#define RXEOT_SYNC_ERROR (1 << 2)
9641#define RXSOT_SYNC_ERROR (1 << 1)
9642#define RXSOT_ERROR (1 << 0)
9643
4ad83e94 9644#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9645#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9646#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9647#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9648#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9649#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9650#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9651#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9652#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9653#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9654#define VID_MODE_FORMAT_MASK (0xf << 7)
9655#define VID_MODE_NOT_SUPPORTED (0 << 7)
9656#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9657#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9658#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9659#define VID_MODE_FORMAT_RGB888 (4 << 7)
9660#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9661#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9662#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9663#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9664#define DATA_LANES_PRG_REG_SHIFT 0
9665#define DATA_LANES_PRG_REG_MASK (7 << 0)
9666
4ad83e94 9667#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9668#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9669#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9670#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9671
4ad83e94 9672#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9673#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9674#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9675#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9676
4ad83e94 9677#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9678#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9679#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9680#define TURN_AROUND_TIMEOUT_MASK 0x3f
9681
4ad83e94 9682#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9683#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9684#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9685#define DEVICE_RESET_TIMER_MASK 0xffff
9686
4ad83e94 9687#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9688#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9689#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9690#define VERTICAL_ADDRESS_SHIFT 16
9691#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9692#define HORIZONTAL_ADDRESS_SHIFT 0
9693#define HORIZONTAL_ADDRESS_MASK 0xffff
9694
4ad83e94 9695#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9696#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9697#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9698#define DBI_FIFO_EMPTY_HALF (0 << 0)
9699#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9700#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9701
9702/* regs below are bits 15:0 */
4ad83e94 9703#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9704#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9705#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9706
4ad83e94 9707#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9708#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9709#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9710
4ad83e94 9711#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9712#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9713#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9714
4ad83e94 9715#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9716#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9717#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9718
4ad83e94 9719#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9720#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9721#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9722
4ad83e94 9723#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9724#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9725#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9726
4ad83e94 9727#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9728#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9729#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9730
4ad83e94 9731#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9732#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9733#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9734
3230bf14
JN
9735/* regs above are bits 15:0 */
9736
4ad83e94 9737#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9738#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9739#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9740#define DPI_LP_MODE (1 << 6)
9741#define BACKLIGHT_OFF (1 << 5)
9742#define BACKLIGHT_ON (1 << 4)
9743#define COLOR_MODE_OFF (1 << 3)
9744#define COLOR_MODE_ON (1 << 2)
9745#define TURN_ON (1 << 1)
9746#define SHUTDOWN (1 << 0)
9747
4ad83e94 9748#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9749#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9750#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9751#define COMMAND_BYTE_SHIFT 0
9752#define COMMAND_BYTE_MASK (0x3f << 0)
9753
4ad83e94 9754#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9755#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9756#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9757#define MASTER_INIT_TIMER_SHIFT 0
9758#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9759
4ad83e94 9760#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9761#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9762#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9763 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9764#define MAX_RETURN_PKT_SIZE_SHIFT 0
9765#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9766
4ad83e94 9767#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9768#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9769#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9770#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9771#define DISABLE_VIDEO_BTA (1 << 3)
9772#define IP_TG_CONFIG (1 << 2)
9773#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9774#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9775#define VIDEO_MODE_BURST (3 << 0)
9776
4ad83e94 9777#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9778#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9779#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9780#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9781#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9782#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9783#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9784#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9785#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9786#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9787#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9788#define CLOCKSTOP (1 << 1)
9789#define EOT_DISABLE (1 << 0)
9790
4ad83e94 9791#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9792#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9793#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9794#define LP_BYTECLK_SHIFT 0
9795#define LP_BYTECLK_MASK (0xffff << 0)
9796
b426f985
D
9797#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9798#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9799#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9800
9801#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9802#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9803#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9804
3230bf14 9805/* bits 31:0 */
4ad83e94 9806#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9807#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9808#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9809
9810/* bits 31:0 */
4ad83e94 9811#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9812#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9813#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9814
4ad83e94 9815#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9816#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9817#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9818#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9819#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9820#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9821#define LONG_PACKET_WORD_COUNT_SHIFT 8
9822#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9823#define SHORT_PACKET_PARAM_SHIFT 8
9824#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9825#define VIRTUAL_CHANNEL_SHIFT 6
9826#define VIRTUAL_CHANNEL_MASK (3 << 6)
9827#define DATA_TYPE_SHIFT 0
395b2913 9828#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9829/* data type values, see include/video/mipi_display.h */
9830
4ad83e94 9831#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9832#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9833#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9834#define DPI_FIFO_EMPTY (1 << 28)
9835#define DBI_FIFO_EMPTY (1 << 27)
9836#define LP_CTRL_FIFO_EMPTY (1 << 26)
9837#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9838#define LP_CTRL_FIFO_FULL (1 << 24)
9839#define HS_CTRL_FIFO_EMPTY (1 << 18)
9840#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9841#define HS_CTRL_FIFO_FULL (1 << 16)
9842#define LP_DATA_FIFO_EMPTY (1 << 10)
9843#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9844#define LP_DATA_FIFO_FULL (1 << 8)
9845#define HS_DATA_FIFO_EMPTY (1 << 2)
9846#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9847#define HS_DATA_FIFO_FULL (1 << 0)
9848
4ad83e94 9849#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9850#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9851#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9852#define DBI_HS_LP_MODE_MASK (1 << 0)
9853#define DBI_LP_MODE (1 << 0)
9854#define DBI_HS_MODE (0 << 0)
9855
4ad83e94 9856#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9857#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9858#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9859#define EXIT_ZERO_COUNT_SHIFT 24
9860#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9861#define TRAIL_COUNT_SHIFT 16
9862#define TRAIL_COUNT_MASK (0x1f << 16)
9863#define CLK_ZERO_COUNT_SHIFT 8
9864#define CLK_ZERO_COUNT_MASK (0xff << 8)
9865#define PREPARE_COUNT_SHIFT 0
9866#define PREPARE_COUNT_MASK (0x3f << 0)
9867
9868/* bits 31:0 */
4ad83e94 9869#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9870#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9871#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9872
9873#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9874#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9875#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9876#define LP_HS_SSW_CNT_SHIFT 16
9877#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9878#define HS_LP_PWR_SW_CNT_SHIFT 0
9879#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9880
4ad83e94 9881#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9882#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9883#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9884#define STOP_STATE_STALL_COUNTER_SHIFT 0
9885#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9886
4ad83e94 9887#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9888#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9889#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9890#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9891#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9892#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9893#define RX_CONTENTION_DETECTED (1 << 0)
9894
9895/* XXX: only pipe A ?!? */
4ad83e94 9896#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9897#define DBI_TYPEC_ENABLE (1 << 31)
9898#define DBI_TYPEC_WIP (1 << 30)
9899#define DBI_TYPEC_OPTION_SHIFT 28
9900#define DBI_TYPEC_OPTION_MASK (3 << 28)
9901#define DBI_TYPEC_FREQ_SHIFT 24
9902#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9903#define DBI_TYPEC_OVERRIDE (1 << 8)
9904#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9905#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9906
9907
9908/* MIPI adapter registers */
9909
4ad83e94 9910#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9911#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9912#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9913#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9914#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9915#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9916#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9917#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9918#define READ_REQUEST_PRIORITY_SHIFT 3
9919#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9920#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9921#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9922#define RGB_FLIP_TO_BGR (1 << 2)
9923
6b93e9c8 9924#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9925#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9926#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9927#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9928#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9929#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9930#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9931#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9932#define GLK_LP_WAKE (1 << 22)
9933#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9934#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9935#define GLK_FIREWALL_ENABLE (1 << 16)
9936#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9937#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9938#define BXT_DSC_ENABLE (1 << 3)
9939#define BXT_RGB_FLIP (1 << 2)
9940#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9941#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9942
4ad83e94 9943#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9944#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9945#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9946#define DATA_MEM_ADDRESS_SHIFT 5
9947#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9948#define DATA_VALID (1 << 0)
9949
4ad83e94 9950#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9951#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9952#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9953#define DATA_LENGTH_SHIFT 0
9954#define DATA_LENGTH_MASK (0xfffff << 0)
9955
4ad83e94 9956#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9957#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9958#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9959#define COMMAND_MEM_ADDRESS_SHIFT 5
9960#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9961#define AUTO_PWG_ENABLE (1 << 2)
9962#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9963#define COMMAND_VALID (1 << 0)
9964
4ad83e94 9965#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9966#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9967#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9968#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9969#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9970
4ad83e94 9971#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9972#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9973#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9974
4ad83e94 9975#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9976#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9977#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9978#define READ_DATA_VALID(n) (1 << (n))
9979
a57c774a 9980/* For UMS only (deprecated): */
5c969aa7
DL
9981#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9982#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9983
3bbaba0c 9984/* MOCS (Memory Object Control State) registers */
f0f59a00 9985#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9986
f0f59a00
VS
9987#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9988#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9989#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9990#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9991#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
9992/* Media decoder 2 MOCS registers */
9993#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 9994
73f4e8a3
OM
9995#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
9996#define PMFLUSHDONE_LNICRSDROP (1 << 20)
9997#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
9998#define PMFLUSHDONE_LNEBLK (1 << 22)
9999
d5165ebd
TG
10000/* gamt regs */
10001#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
10002#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
10003#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
10004#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
10005#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
10006
93564044
VS
10007#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
10008#define MMCD_PCLA (1 << 31)
10009#define MMCD_HOTSPOT_EN (1 << 27)
10010
ad186f3f
PZ
10011#define _ICL_PHY_MISC_A 0x64C00
10012#define _ICL_PHY_MISC_B 0x64C04
10013#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
10014 _ICL_PHY_MISC_B)
10015#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
10016
585fb111 10017#endif /* _I915_REG_H_ */