drm/i915: Store the BIT(engine->id) as the engine's mask
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00 119typedef struct {
739f3abd 120 u32 reg;
f0f59a00
VS
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
739f3abd 127static inline u32 i915_mmio_reg_offset(i915_reg_t reg)
f0f59a00
VS
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ed5eb1b7
JN
142#define VLV_DISPLAY_BASE 0x180000
143#define VLV_MIPI_BASE VLV_DISPLAY_BASE
144#define BXT_MIPI_BASE 0x60000
145
146#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
147
e67005e5
JN
148/*
149 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
150 * numbers, pick the 0-based __index'th value.
151 *
152 * Always prefer this over _PICK() if the numbers are evenly spaced.
153 */
154#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
155
156/*
157 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
158 *
159 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
160 */
ce64645d
JN
161#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
162
e67005e5
JN
163/*
164 * Named helper wrappers around _PICK_EVEN() and _PICK().
165 */
8d97b4a9
JN
166#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
167#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
168#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
169#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
170#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
171
172#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
173#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
174#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
175#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
176#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
177
178#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
179
180#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
181#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
182#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 183
a7c0149f
JN
184/*
185 * Device info offset array based helpers for groups of registers with unevenly
186 * spaced base offsets.
187 */
a0f04cc2
JN
188#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
189 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
ed5eb1b7 190 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
191#define _MMIO_TRANS2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->trans_offsets[(pipe)] - \
192 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
ed5eb1b7 193 DISPLAY_MMIO_BASE(dev_priv))
a0f04cc2
JN
194#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
195 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
ed5eb1b7 196 DISPLAY_MMIO_BASE(dev_priv))
a7c0149f 197
5ee4a7a6 198#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
199#define _MASKED_FIELD(mask, value) ({ \
200 if (__builtin_constant_p(mask)) \
201 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
202 if (__builtin_constant_p(value)) \
203 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
204 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
205 BUILD_BUG_ON_MSG((value) & ~(mask), \
206 "Incorrect value for mask"); \
5ee4a7a6 207 __MASKED_FIELD(mask, value); })
98533251
DL
208#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
209#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
210
237ae7c7 211/* Engine ID */
98533251 212
8a68d464
CW
213#define RCS0_HW 0
214#define VCS0_HW 1
215#define BCS0_HW 2
216#define VECS0_HW 3
217#define VCS1_HW 4
218#define VCS2_HW 6
219#define VCS3_HW 7
220#define VECS1_HW 12
6b26c86d 221
0908180b
DCS
222/* Engine class */
223
224#define RENDER_CLASS 0
225#define VIDEO_DECODE_CLASS 1
226#define VIDEO_ENHANCEMENT_CLASS 2
227#define COPY_ENGINE_CLASS 3
228#define OTHER_CLASS 4
b46a33e2
TU
229#define MAX_ENGINE_CLASS 4
230
d02b98b8 231#define OTHER_GTPM_INSTANCE 1
022d3093 232#define MAX_ENGINE_INSTANCE 3
0908180b 233
585fb111
JB
234/* PCI config space */
235
e10fa551
JL
236#define MCHBAR_I915 0x44
237#define MCHBAR_I965 0x48
238#define MCHBAR_SIZE (4 * 4096)
239
240#define DEVEN 0x54
241#define DEVEN_MCHBAR_EN (1 << 28)
242
40006c43 243/* BSM in include/drm/i915_drm.h */
e10fa551 244
1b1d2716
VS
245#define HPLLCC 0xc0 /* 85x only */
246#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
247#define GC_CLOCK_133_200 (0 << 0)
248#define GC_CLOCK_100_200 (1 << 0)
249#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
250#define GC_CLOCK_133_266 (3 << 0)
251#define GC_CLOCK_133_200_2 (4 << 0)
252#define GC_CLOCK_133_266_2 (5 << 0)
253#define GC_CLOCK_166_266 (6 << 0)
254#define GC_CLOCK_166_250 (7 << 0)
255
e10fa551
JL
256#define I915_GDRST 0xc0 /* PCI config register */
257#define GRDOM_FULL (0 << 2)
258#define GRDOM_RENDER (1 << 2)
259#define GRDOM_MEDIA (3 << 2)
260#define GRDOM_MASK (3 << 2)
261#define GRDOM_RESET_STATUS (1 << 1)
262#define GRDOM_RESET_ENABLE (1 << 0)
263
8fdded82
VS
264/* BSpec only has register offset, PCI device and bit found empirically */
265#define I830_CLOCK_GATE 0xc8 /* device 0 */
266#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
267
e10fa551
JL
268#define GCDGMBUS 0xcc
269
f97108d1 270#define GCFGC2 0xda
585fb111
JB
271#define GCFGC 0xf0 /* 915+ only */
272#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
273#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 274#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
275#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
276#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
277#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
278#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
279#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
280#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 281#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
282#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
283#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
284#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
285#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
286#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
287#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
288#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
289#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
290#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
291#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
292#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
293#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
294#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
295#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
296#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
297#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
298#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
299#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
300#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 301
e10fa551
JL
302#define ASLE 0xe4
303#define ASLS 0xfc
304
305#define SWSCI 0xe8
306#define SWSCI_SCISEL (1 << 15)
307#define SWSCI_GSSCIE (1 << 0)
308
309#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 310
585fb111 311
f0f59a00 312#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
313#define ILK_GRDOM_FULL (0 << 1)
314#define ILK_GRDOM_RENDER (1 << 1)
315#define ILK_GRDOM_MEDIA (3 << 1)
316#define ILK_GRDOM_MASK (3 << 1)
317#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 318
f0f59a00 319#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 320#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
321#define GEN6_MBC_SNPCR_MASK (3 << 21)
322#define GEN6_MBC_SNPCR_MAX (0 << 21)
323#define GEN6_MBC_SNPCR_MED (1 << 21)
324#define GEN6_MBC_SNPCR_LOW (2 << 21)
325#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 326
f0f59a00
VS
327#define VLV_G3DCTL _MMIO(0x9024)
328#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 329
f0f59a00 330#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
331#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
332#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
333#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
334#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
335#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
336
f0f59a00 337#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
338#define GEN6_GRDOM_FULL (1 << 0)
339#define GEN6_GRDOM_RENDER (1 << 1)
340#define GEN6_GRDOM_MEDIA (1 << 2)
341#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 342#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 343#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 344#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
345/* GEN11 changed all bit defs except for FULL & RENDER */
346#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
347#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
348#define GEN11_GRDOM_BLT (1 << 2)
349#define GEN11_GRDOM_GUC (1 << 3)
350#define GEN11_GRDOM_MEDIA (1 << 5)
351#define GEN11_GRDOM_MEDIA2 (1 << 6)
352#define GEN11_GRDOM_MEDIA3 (1 << 7)
353#define GEN11_GRDOM_MEDIA4 (1 << 8)
354#define GEN11_GRDOM_VECS (1 << 13)
355#define GEN11_GRDOM_VECS2 (1 << 14)
f513ac76
OM
356#define GEN11_GRDOM_SFC0 (1 << 17)
357#define GEN11_GRDOM_SFC1 (1 << 18)
358
359#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
360#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
361
362#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
363#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
364#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
365#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
366#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
367
368#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
369#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
370#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
371#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
372#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
373#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 374
5ee8ee86
PZ
375#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base + 0x228)
376#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base + 0x518)
377#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base + 0x220)
5eb719cd
DV
378#define PP_DIR_DCLV_2G 0xffffffff
379
5ee8ee86
PZ
380#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8 + 4)
381#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base + 0x270 + (n) * 8)
94e409c1 382
f0f59a00 383#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
384#define GEN8_RPCS_ENABLE (1 << 31)
385#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
386#define GEN8_RPCS_S_CNT_SHIFT 15
387#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
388#define GEN11_RPCS_S_CNT_SHIFT 12
389#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
390#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
391#define GEN8_RPCS_SS_CNT_SHIFT 8
392#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
393#define GEN8_RPCS_EU_MAX_SHIFT 4
394#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
395#define GEN8_RPCS_EU_MIN_SHIFT 0
396#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
397
f89823c2
LL
398#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
399/* HSW only */
400#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
401#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
402#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
403#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
404/* HSW+ */
405#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
406#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
407#define HSW_RCS_INHIBIT (1 << 8)
408/* Gen8 */
409#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
410#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
411#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
412#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
413#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
414#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
415#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
416#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
417#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
418#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
419
f0f59a00 420#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
421#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
422#define ECOCHK_SNB_BIT (1 << 10)
423#define ECOCHK_DIS_TLB (1 << 8)
424#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
425#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
426#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
427#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
428#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
429#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
430#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
431#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 432
f0f59a00 433#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
434#define ECOBITS_SNB_BIT (1 << 13)
435#define ECOBITS_PPGTT_CACHE64B (3 << 8)
436#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 437
f0f59a00 438#define GAB_CTL _MMIO(0x24000)
5ee8ee86 439#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 440
f0f59a00 441#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
442#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
443#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
444#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
445#define GEN6_STOLEN_RESERVED_1M (0 << 4)
446#define GEN6_STOLEN_RESERVED_512K (1 << 4)
447#define GEN6_STOLEN_RESERVED_256K (2 << 4)
448#define GEN6_STOLEN_RESERVED_128K (3 << 4)
449#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
450#define GEN7_STOLEN_RESERVED_1M (0 << 5)
451#define GEN7_STOLEN_RESERVED_256K (1 << 5)
452#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
453#define GEN8_STOLEN_RESERVED_1M (0 << 7)
454#define GEN8_STOLEN_RESERVED_2M (1 << 7)
455#define GEN8_STOLEN_RESERVED_4M (2 << 7)
456#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 457#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 458#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 459
585fb111
JB
460/* VGA stuff */
461
462#define VGA_ST01_MDA 0x3ba
463#define VGA_ST01_CGA 0x3da
464
f0f59a00 465#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
466#define VGA_MSR_WRITE 0x3c2
467#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
468#define VGA_MSR_MEM_EN (1 << 1)
469#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 470
5434fd92 471#define VGA_SR_INDEX 0x3c4
f930ddd0 472#define SR01 1
5434fd92 473#define VGA_SR_DATA 0x3c5
585fb111
JB
474
475#define VGA_AR_INDEX 0x3c0
5ee8ee86 476#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
477#define VGA_AR_DATA_WRITE 0x3c0
478#define VGA_AR_DATA_READ 0x3c1
479
480#define VGA_GR_INDEX 0x3ce
481#define VGA_GR_DATA 0x3cf
482/* GR05 */
483#define VGA_GR_MEM_READ_MODE_SHIFT 3
484#define VGA_GR_MEM_READ_MODE_PLANE 1
485/* GR06 */
486#define VGA_GR_MEM_MODE_MASK 0xc
487#define VGA_GR_MEM_MODE_SHIFT 2
488#define VGA_GR_MEM_A0000_AFFFF 0
489#define VGA_GR_MEM_A0000_BFFFF 1
490#define VGA_GR_MEM_B0000_B7FFF 2
491#define VGA_GR_MEM_B0000_BFFFF 3
492
493#define VGA_DACMASK 0x3c6
494#define VGA_DACRX 0x3c7
495#define VGA_DACWX 0x3c8
496#define VGA_DACDATA 0x3c9
497
498#define VGA_CR_INDEX_MDA 0x3b4
499#define VGA_CR_DATA_MDA 0x3b5
500#define VGA_CR_INDEX_CGA 0x3d4
501#define VGA_CR_DATA_CGA 0x3d5
502
f0f59a00
VS
503#define MI_PREDICATE_SRC0 _MMIO(0x2400)
504#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
505#define MI_PREDICATE_SRC1 _MMIO(0x2408)
506#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 507
f0f59a00 508#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
509#define LOWER_SLICE_ENABLED (1 << 0)
510#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 511
5947de9b
BV
512/*
513 * Registers used only by the command parser
514 */
f0f59a00
VS
515#define BCS_SWCTRL _MMIO(0x22200)
516
517#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
518#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
519#define HS_INVOCATION_COUNT _MMIO(0x2300)
520#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
521#define DS_INVOCATION_COUNT _MMIO(0x2308)
522#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
523#define IA_VERTICES_COUNT _MMIO(0x2310)
524#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
525#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
526#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
527#define VS_INVOCATION_COUNT _MMIO(0x2320)
528#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
529#define GS_INVOCATION_COUNT _MMIO(0x2328)
530#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
531#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
532#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
533#define CL_INVOCATION_COUNT _MMIO(0x2338)
534#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
535#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
536#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
537#define PS_INVOCATION_COUNT _MMIO(0x2348)
538#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
539#define PS_DEPTH_COUNT _MMIO(0x2350)
540#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
541
542/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
543#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
544#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 545
f0f59a00
VS
546#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
547#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 548
f0f59a00
VS
549#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
550#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
551#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
552#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
553#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
554#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 555
f0f59a00
VS
556#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
557#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
558#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 559
1b85066b
JJ
560/* There are the 16 64-bit CS General Purpose Registers */
561#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
562#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
563
a941795a 564#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
565#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
566#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
567#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
568#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
569#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
570#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
571#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
572#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
573#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
574#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
575#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
576#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 577#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
578#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
579#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
580
581#define GEN8_OACTXID _MMIO(0x2364)
582
19f81df2 583#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
584#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
585#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
586#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
587#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 588
d7965152 589#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
590#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
591#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
592#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
593#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 594#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
595#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
596#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
597
598#define GEN8_OACTXCONTROL _MMIO(0x2360)
599#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
600#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
601#define GEN8_OA_TIMER_ENABLE (1 << 1)
602#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
603
604#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
605#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
606#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
607#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
608#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 609
19f81df2 610#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 611#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 612#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
613
614#define GEN7_OASTATUS1 _MMIO(0x2364)
615#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
616#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
617#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
618#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
619
620#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
621#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
622#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
623
624#define GEN8_OASTATUS _MMIO(0x2b08)
5ee8ee86
PZ
625#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
626#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
627#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
628#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
629
630#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 631#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 632#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 633#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 634
5ee8ee86
PZ
635#define OABUFFER_SIZE_128K (0 << 3)
636#define OABUFFER_SIZE_256K (1 << 3)
637#define OABUFFER_SIZE_512K (2 << 3)
638#define OABUFFER_SIZE_1M (3 << 3)
639#define OABUFFER_SIZE_2M (4 << 3)
640#define OABUFFER_SIZE_4M (5 << 3)
641#define OABUFFER_SIZE_8M (6 << 3)
642#define OABUFFER_SIZE_16M (7 << 3)
d7965152 643
19f81df2
RB
644/*
645 * Flexible, Aggregate EU Counter Registers.
646 * Note: these aren't contiguous
647 */
d7965152 648#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
649#define EU_PERF_CNTL1 _MMIO(0xe558)
650#define EU_PERF_CNTL2 _MMIO(0xe658)
651#define EU_PERF_CNTL3 _MMIO(0xe758)
652#define EU_PERF_CNTL4 _MMIO(0xe45c)
653#define EU_PERF_CNTL5 _MMIO(0xe55c)
654#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 655
d7965152
RB
656/*
657 * OA Boolean state
658 */
659
d7965152
RB
660#define OASTARTTRIG1 _MMIO(0x2710)
661#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
662#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
663
664#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
665#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
666#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
667#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
668#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
669#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
670#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
671#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
672#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
673#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
674#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
675#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
676#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
677#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
678#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
679#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
680#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
681#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
682#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
683#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
684#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
685#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
686#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
687#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
688#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
689#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
690#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
691#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
692#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
693#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
694
695#define OASTARTTRIG3 _MMIO(0x2718)
696#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
697#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
698#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
699#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
700#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
701#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
702#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
703#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
704#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
705
706#define OASTARTTRIG4 _MMIO(0x271c)
707#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
708#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
709#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
710#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
711#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
712#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
713#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
714#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
715#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
716
717#define OASTARTTRIG5 _MMIO(0x2720)
718#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
719#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
720
721#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
722#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
723#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
724#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
725#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
726#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
727#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
728#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
729#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
730#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
731#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
732#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
733#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
734#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
735#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
736#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
737#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
738#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
739#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
740#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
741#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
742#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
743#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
744#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
745#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
746#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
747#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
748#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
749#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
750#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
751
752#define OASTARTTRIG7 _MMIO(0x2728)
753#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
754#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
755#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
756#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
757#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
758#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
759#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
760#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
761#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
762
763#define OASTARTTRIG8 _MMIO(0x272c)
764#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
765#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
766#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
767#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
768#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
769#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
770#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
771#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
772#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
773
7853d92e
LL
774#define OAREPORTTRIG1 _MMIO(0x2740)
775#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
776#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
777
778#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
779#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
780#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
781#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
782#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
783#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
784#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
785#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
786#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
787#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
788#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
789#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
790#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
791#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
792#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
793#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
794#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
795#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
796#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
797#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
798#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
799#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
800#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
801#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
802#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
803#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
804
805#define OAREPORTTRIG3 _MMIO(0x2748)
806#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
807#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
808#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
809#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
810#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
811#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
812#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
813#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
814#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
815
816#define OAREPORTTRIG4 _MMIO(0x274c)
817#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
818#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
819#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
820#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
821#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
822#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
823#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
824#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
825#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
826
827#define OAREPORTTRIG5 _MMIO(0x2750)
828#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
829#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
830
831#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
832#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
833#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
834#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
835#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
836#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
837#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
838#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
839#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
840#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
841#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
842#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
843#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
844#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
845#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
846#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
847#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
848#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
849#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
850#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
851#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
852#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
853#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
854#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
855#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
856#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
857
858#define OAREPORTTRIG7 _MMIO(0x2758)
859#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
860#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
861#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
862#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
863#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
864#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
865#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
866#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
867#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
868
869#define OAREPORTTRIG8 _MMIO(0x275c)
870#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
871#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
872#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
873#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
874#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
875#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
876#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
877#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
878#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
879
d7965152
RB
880/* CECX_0 */
881#define OACEC_COMPARE_LESS_OR_EQUAL 6
882#define OACEC_COMPARE_NOT_EQUAL 5
883#define OACEC_COMPARE_LESS_THAN 4
884#define OACEC_COMPARE_GREATER_OR_EQUAL 3
885#define OACEC_COMPARE_EQUAL 2
886#define OACEC_COMPARE_GREATER_THAN 1
887#define OACEC_COMPARE_ANY_EQUAL 0
888
889#define OACEC_COMPARE_VALUE_MASK 0xffff
890#define OACEC_COMPARE_VALUE_SHIFT 3
891
5ee8ee86
PZ
892#define OACEC_SELECT_NOA (0 << 19)
893#define OACEC_SELECT_PREV (1 << 19)
894#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152
RB
895
896/* CECX_1 */
897#define OACEC_MASK_MASK 0xffff
898#define OACEC_CONSIDERATIONS_MASK 0xffff
899#define OACEC_CONSIDERATIONS_SHIFT 16
900
901#define OACEC0_0 _MMIO(0x2770)
902#define OACEC0_1 _MMIO(0x2774)
903#define OACEC1_0 _MMIO(0x2778)
904#define OACEC1_1 _MMIO(0x277c)
905#define OACEC2_0 _MMIO(0x2780)
906#define OACEC2_1 _MMIO(0x2784)
907#define OACEC3_0 _MMIO(0x2788)
908#define OACEC3_1 _MMIO(0x278c)
909#define OACEC4_0 _MMIO(0x2790)
910#define OACEC4_1 _MMIO(0x2794)
911#define OACEC5_0 _MMIO(0x2798)
912#define OACEC5_1 _MMIO(0x279c)
913#define OACEC6_0 _MMIO(0x27a0)
914#define OACEC6_1 _MMIO(0x27a4)
915#define OACEC7_0 _MMIO(0x27a8)
916#define OACEC7_1 _MMIO(0x27ac)
917
f89823c2
LL
918/* OA perf counters */
919#define OA_PERFCNT1_LO _MMIO(0x91B8)
920#define OA_PERFCNT1_HI _MMIO(0x91BC)
921#define OA_PERFCNT2_LO _MMIO(0x91C0)
922#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
923#define OA_PERFCNT3_LO _MMIO(0x91C8)
924#define OA_PERFCNT3_HI _MMIO(0x91CC)
925#define OA_PERFCNT4_LO _MMIO(0x91D8)
926#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
927
928#define OA_PERFMATRIX_LO _MMIO(0x91C8)
929#define OA_PERFMATRIX_HI _MMIO(0x91CC)
930
931/* RPM unit config (Gen8+) */
932#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
933#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
934#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
935#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
936#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
937#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
938#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
939#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
940#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
941#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
942#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
943#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
944#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
945
f89823c2 946#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 947#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 948
dab91783
LL
949/* GPM unit config (Gen9+) */
950#define CTC_MODE _MMIO(0xA26C)
951#define CTC_SOURCE_PARAMETER_MASK 1
952#define CTC_SOURCE_CRYSTAL_CLOCK 0
953#define CTC_SOURCE_DIVIDE_LOGIC 1
954#define CTC_SHIFT_PARAMETER_SHIFT 1
955#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
956
5888576b
LL
957/* RCP unit config (Gen8+) */
958#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 959
a54b19f1
LL
960/* NOA (HSW) */
961#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
962#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
963#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
964#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
965#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
966#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
967#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
968#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
969#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
970#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
971
972#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
973
f89823c2
LL
974/* NOA (Gen8+) */
975#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
976
977#define MICRO_BP0_0 _MMIO(0x9800)
978#define MICRO_BP0_2 _MMIO(0x9804)
979#define MICRO_BP0_1 _MMIO(0x9808)
980
981#define MICRO_BP1_0 _MMIO(0x980C)
982#define MICRO_BP1_2 _MMIO(0x9810)
983#define MICRO_BP1_1 _MMIO(0x9814)
984
985#define MICRO_BP2_0 _MMIO(0x9818)
986#define MICRO_BP2_2 _MMIO(0x981C)
987#define MICRO_BP2_1 _MMIO(0x9820)
988
989#define MICRO_BP3_0 _MMIO(0x9824)
990#define MICRO_BP3_2 _MMIO(0x9828)
991#define MICRO_BP3_1 _MMIO(0x982C)
992
993#define MICRO_BP_TRIGGER _MMIO(0x9830)
994#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
995#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
996#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
997
998#define GDT_CHICKEN_BITS _MMIO(0x9840)
999#define GT_NOA_ENABLE 0x00000080
1000
1001#define NOA_DATA _MMIO(0x986C)
1002#define NOA_WRITE _MMIO(0x9888)
180b813c 1003
220375aa
BV
1004#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1005#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1006#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1007
dc96e9b8
CW
1008/*
1009 * Reset registers
1010 */
f0f59a00 1011#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1012#define DEBUG_RESET_FULL (1 << 7)
1013#define DEBUG_RESET_RENDER (1 << 8)
1014#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1015
57f350b6 1016/*
5a09ae9f
JN
1017 * IOSF sideband
1018 */
f0f59a00 1019#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1020#define IOSF_DEVFN_SHIFT 24
1021#define IOSF_OPCODE_SHIFT 16
1022#define IOSF_PORT_SHIFT 8
1023#define IOSF_BYTE_ENABLES_SHIFT 4
1024#define IOSF_BAR_SHIFT 1
5ee8ee86 1025#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1026#define IOSF_PORT_BUNIT 0x03
1027#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1028#define IOSF_PORT_NC 0x11
1029#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1030#define IOSF_PORT_GPIO_NC 0x13
1031#define IOSF_PORT_CCK 0x14
4688d45f
JN
1032#define IOSF_PORT_DPIO_2 0x1a
1033#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1034#define IOSF_PORT_GPIO_SC 0x48
1035#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1036#define IOSF_PORT_CCU 0xa9
7071af97
JN
1037#define CHV_IOSF_PORT_GPIO_N 0x13
1038#define CHV_IOSF_PORT_GPIO_SE 0x48
1039#define CHV_IOSF_PORT_GPIO_E 0xa8
1040#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1041#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1042#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1043
30a970c6
JB
1044/* See configdb bunit SB addr map */
1045#define BUNIT_REG_BISOC 0x11
1046
5e0b6697
VS
1047/* PUNIT_REG_*SSPM0 */
1048#define _SSPM0_SSC(val) ((val) << 0)
1049#define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1050#define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1051#define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1052#define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1053#define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1054#define _SSPM0_SSS(val) ((val) << 24)
1055#define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1056#define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1057#define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1058#define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1059#define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1060
1061/* PUNIT_REG_*SSPM1 */
1062#define SSPM1_FREQSTAT_SHIFT 24
1063#define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1064#define SSPM1_FREQGUAR_SHIFT 8
1065#define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1066#define SSPM1_FREQ_SHIFT 0
1067#define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1068
1069#define PUNIT_REG_VEDSSPM0 0x32
1070#define PUNIT_REG_VEDSSPM1 0x33
1071
c11b813f 1072#define PUNIT_REG_DSPSSPM 0x36
383c5a6a
VS
1073#define DSPFREQSTAT_SHIFT_CHV 24
1074#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1075#define DSPFREQGUAR_SHIFT_CHV 8
1076#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1077#define DSPFREQSTAT_SHIFT 30
1078#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1079#define DSPFREQGUAR_SHIFT 14
1080#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1081#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1082#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1083#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1084#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1085#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1086#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1087#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1088#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1089#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1090#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1091#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1092#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1093#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1094#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1095#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1096
5e0b6697
VS
1097#define PUNIT_REG_ISPSSPM0 0x39
1098#define PUNIT_REG_ISPSSPM1 0x3a
1099
c3fdb9d8 1100/*
438b8dc4
ID
1101 * i915_power_well_id:
1102 *
4739a9d2
ID
1103 * IDs used to look up power wells. Power wells accessed directly bypassing
1104 * the power domains framework must be assigned a unique ID. The rest of power
1105 * wells must be assigned DISP_PW_ID_NONE.
438b8dc4
ID
1106 */
1107enum i915_power_well_id {
4739a9d2
ID
1108 DISP_PW_ID_NONE,
1109
2183b499
ID
1110 VLV_DISP_PW_DISP2D,
1111 BXT_DISP_PW_DPIO_CMN_A,
1112 VLV_DISP_PW_DPIO_CMN_BC,
1113 GLK_DISP_PW_DPIO_CMN_C,
1114 CHV_DISP_PW_DPIO_CMN_D,
4739a9d2
ID
1115 HSW_DISP_PW_GLOBAL,
1116 SKL_DISP_PW_MISC_IO,
1117 SKL_DISP_PW_1,
94dd5138
S
1118 SKL_DISP_PW_2,
1119};
1120
02f4c9e0
CML
1121#define PUNIT_REG_PWRGT_CTRL 0x60
1122#define PUNIT_REG_PWRGT_STATUS 0x61
d13dd05a
ID
1123#define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1124#define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1125#define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1126#define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1127#define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1128
1129#define PUNIT_PWGT_IDX_RENDER 0
1130#define PUNIT_PWGT_IDX_MEDIA 1
1131#define PUNIT_PWGT_IDX_DISP2D 3
1132#define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1133#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1134#define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1135#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1136#define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1137#define PUNIT_PWGT_IDX_DPIO_RX0 10
1138#define PUNIT_PWGT_IDX_DPIO_RX1 11
1139#define PUNIT_PWGT_IDX_DPIO_CMN_D 12
02f4c9e0 1140
5a09ae9f
JN
1141#define PUNIT_REG_GPU_LFM 0xd3
1142#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1143#define PUNIT_REG_GPU_FREQ_STS 0xd8
5ee8ee86
PZ
1144#define GPLLENABLE (1 << 4)
1145#define GENFREQSTATUS (1 << 0)
5a09ae9f 1146#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1147#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1148
1149#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1150#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1151
095acd5f
D
1152#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1153#define FB_GFX_FREQ_FUSE_MASK 0xff
1154#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1155#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1156#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1157
1158#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1159#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1160
fc1ac8de
VS
1161#define PUNIT_REG_DDR_SETUP2 0x139
1162#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1163#define FORCE_DDR_LOW_FREQ (1 << 1)
1164#define FORCE_DDR_HIGH_FREQ (1 << 0)
1165
2b6b3a09
D
1166#define PUNIT_GPU_STATUS_REG 0xdb
1167#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1168#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1169#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1170#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1171
1172#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1173#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1174#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1175
5a09ae9f
JN
1176#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1177#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1178#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1179#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1180#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1181#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1182#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1183#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1184#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1185#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1186
af7187b7
PZ
1187#define VLV_TURBO_SOC_OVERRIDE 0x04
1188#define VLV_OVERRIDE_EN 1
1189#define VLV_SOC_TDP_EN (1 << 1)
1190#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1191#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
3ef62342 1192
be4fc046 1193/* vlv2 north clock has */
24eb2d59
CML
1194#define CCK_FUSE_REG 0x8
1195#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1196#define CCK_REG_DSI_PLL_FUSE 0x44
1197#define CCK_REG_DSI_PLL_CONTROL 0x48
1198#define DSI_PLL_VCO_EN (1 << 31)
1199#define DSI_PLL_LDO_GATE (1 << 30)
1200#define DSI_PLL_P1_POST_DIV_SHIFT 17
1201#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1202#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1203#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1204#define DSI_PLL_MUX_MASK (3 << 9)
1205#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1206#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1207#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1208#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1209#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1210#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1211#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1212#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1213#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1214#define DSI_PLL_LOCK (1 << 0)
1215#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1216#define DSI_PLL_LFSR (1 << 31)
1217#define DSI_PLL_FRACTION_EN (1 << 30)
1218#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1219#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1220#define DSI_PLL_USYNC_CNT_SHIFT 18
1221#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1222#define DSI_PLL_N1_DIV_SHIFT 16
1223#define DSI_PLL_N1_DIV_MASK (3 << 16)
1224#define DSI_PLL_M1_DIV_SHIFT 0
1225#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1226#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1227#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1228#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1229#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1230#define CCK_TRUNK_FORCE_ON (1 << 17)
1231#define CCK_TRUNK_FORCE_OFF (1 << 16)
1232#define CCK_FREQUENCY_STATUS (0x1f << 8)
1233#define CCK_FREQUENCY_STATUS_SHIFT 8
1234#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1235
f38861b8 1236/* DPIO registers */
5a09ae9f 1237#define DPIO_DEVFN 0
5a09ae9f 1238
f0f59a00 1239#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1240#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1241#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1242#define DPIO_SFR_BYPASS (1 << 1)
1243#define DPIO_CMNRST (1 << 0)
57f350b6 1244
e4607fcf
CML
1245#define DPIO_PHY(pipe) ((pipe) >> 1)
1246#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1247
598fac6b
DV
1248/*
1249 * Per pipe/PLL DPIO regs
1250 */
ab3c759a 1251#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1252#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1253#define DPIO_POST_DIV_DAC 0
1254#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1255#define DPIO_POST_DIV_LVDS1 2
1256#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1257#define DPIO_K_SHIFT (24) /* 4 bits */
1258#define DPIO_P1_SHIFT (21) /* 3 bits */
1259#define DPIO_P2_SHIFT (16) /* 5 bits */
1260#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1261#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1262#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1263#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1264#define _VLV_PLL_DW3_CH1 0x802c
1265#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1266
ab3c759a 1267#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1268#define DPIO_REFSEL_OVERRIDE 27
1269#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1270#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1271#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1272#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1273#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1274#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1275#define _VLV_PLL_DW5_CH1 0x8034
1276#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1277
ab3c759a
CML
1278#define _VLV_PLL_DW7_CH0 0x801c
1279#define _VLV_PLL_DW7_CH1 0x803c
1280#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1281
ab3c759a
CML
1282#define _VLV_PLL_DW8_CH0 0x8040
1283#define _VLV_PLL_DW8_CH1 0x8060
1284#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1285
ab3c759a
CML
1286#define VLV_PLL_DW9_BCAST 0xc044
1287#define _VLV_PLL_DW9_CH0 0x8044
1288#define _VLV_PLL_DW9_CH1 0x8064
1289#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1290
ab3c759a
CML
1291#define _VLV_PLL_DW10_CH0 0x8048
1292#define _VLV_PLL_DW10_CH1 0x8068
1293#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1294
ab3c759a
CML
1295#define _VLV_PLL_DW11_CH0 0x804c
1296#define _VLV_PLL_DW11_CH1 0x806c
1297#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1298
ab3c759a
CML
1299/* Spec for ref block start counts at DW10 */
1300#define VLV_REF_DW13 0x80ac
598fac6b 1301
ab3c759a 1302#define VLV_CMN_DW0 0x8100
dc96e9b8 1303
598fac6b
DV
1304/*
1305 * Per DDI channel DPIO regs
1306 */
1307
ab3c759a
CML
1308#define _VLV_PCS_DW0_CH0 0x8200
1309#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1310#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1311#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1312#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1313#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1314#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1315
97fd4d5c
VS
1316#define _VLV_PCS01_DW0_CH0 0x200
1317#define _VLV_PCS23_DW0_CH0 0x400
1318#define _VLV_PCS01_DW0_CH1 0x2600
1319#define _VLV_PCS23_DW0_CH1 0x2800
1320#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1321#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1322
ab3c759a
CML
1323#define _VLV_PCS_DW1_CH0 0x8204
1324#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1325#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1326#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1327#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1328#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1329#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1330#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1331
97fd4d5c
VS
1332#define _VLV_PCS01_DW1_CH0 0x204
1333#define _VLV_PCS23_DW1_CH0 0x404
1334#define _VLV_PCS01_DW1_CH1 0x2604
1335#define _VLV_PCS23_DW1_CH1 0x2804
1336#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1337#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1338
ab3c759a
CML
1339#define _VLV_PCS_DW8_CH0 0x8220
1340#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1341#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1342#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1343#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1344
1345#define _VLV_PCS01_DW8_CH0 0x0220
1346#define _VLV_PCS23_DW8_CH0 0x0420
1347#define _VLV_PCS01_DW8_CH1 0x2620
1348#define _VLV_PCS23_DW8_CH1 0x2820
1349#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1350#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1351
1352#define _VLV_PCS_DW9_CH0 0x8224
1353#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1354#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1355#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1356#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1357#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1358#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1359#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1360#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1361
a02ef3c7
VS
1362#define _VLV_PCS01_DW9_CH0 0x224
1363#define _VLV_PCS23_DW9_CH0 0x424
1364#define _VLV_PCS01_DW9_CH1 0x2624
1365#define _VLV_PCS23_DW9_CH1 0x2824
1366#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1367#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1368
9d556c99
CML
1369#define _CHV_PCS_DW10_CH0 0x8228
1370#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1371#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1372#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1373#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1374#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1375#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1376#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1377#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1378#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1379#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1380
1966e59e
VS
1381#define _VLV_PCS01_DW10_CH0 0x0228
1382#define _VLV_PCS23_DW10_CH0 0x0428
1383#define _VLV_PCS01_DW10_CH1 0x2628
1384#define _VLV_PCS23_DW10_CH1 0x2828
1385#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1386#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1387
ab3c759a
CML
1388#define _VLV_PCS_DW11_CH0 0x822c
1389#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1390#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1391#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1392#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1393#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1394#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1395
570e2a74
VS
1396#define _VLV_PCS01_DW11_CH0 0x022c
1397#define _VLV_PCS23_DW11_CH0 0x042c
1398#define _VLV_PCS01_DW11_CH1 0x262c
1399#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1400#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1401#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1402
2e523e98
VS
1403#define _VLV_PCS01_DW12_CH0 0x0230
1404#define _VLV_PCS23_DW12_CH0 0x0430
1405#define _VLV_PCS01_DW12_CH1 0x2630
1406#define _VLV_PCS23_DW12_CH1 0x2830
1407#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1408#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1409
ab3c759a
CML
1410#define _VLV_PCS_DW12_CH0 0x8230
1411#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1412#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1413#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1414#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1415#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1416#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1417#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1418
1419#define _VLV_PCS_DW14_CH0 0x8238
1420#define _VLV_PCS_DW14_CH1 0x8438
1421#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1422
1423#define _VLV_PCS_DW23_CH0 0x825c
1424#define _VLV_PCS_DW23_CH1 0x845c
1425#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1426
1427#define _VLV_TX_DW2_CH0 0x8288
1428#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1429#define DPIO_SWING_MARGIN000_SHIFT 16
1430#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1431#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1432#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1433
1434#define _VLV_TX_DW3_CH0 0x828c
1435#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1436/* The following bit for CHV phy */
5ee8ee86 1437#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1438#define DPIO_SWING_MARGIN101_SHIFT 16
1439#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1440#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1441
1442#define _VLV_TX_DW4_CH0 0x8290
1443#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1444#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1445#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1446#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1447#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1448#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1449
1450#define _VLV_TX3_DW4_CH0 0x690
1451#define _VLV_TX3_DW4_CH1 0x2a90
1452#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1453
1454#define _VLV_TX_DW5_CH0 0x8294
1455#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1456#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1457#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1458
1459#define _VLV_TX_DW11_CH0 0x82ac
1460#define _VLV_TX_DW11_CH1 0x84ac
1461#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1462
1463#define _VLV_TX_DW14_CH0 0x82b8
1464#define _VLV_TX_DW14_CH1 0x84b8
1465#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1466
9d556c99
CML
1467/* CHV dpPhy registers */
1468#define _CHV_PLL_DW0_CH0 0x8000
1469#define _CHV_PLL_DW0_CH1 0x8180
1470#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1471
1472#define _CHV_PLL_DW1_CH0 0x8004
1473#define _CHV_PLL_DW1_CH1 0x8184
1474#define DPIO_CHV_N_DIV_SHIFT 8
1475#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1476#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1477
1478#define _CHV_PLL_DW2_CH0 0x8008
1479#define _CHV_PLL_DW2_CH1 0x8188
1480#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1481
1482#define _CHV_PLL_DW3_CH0 0x800c
1483#define _CHV_PLL_DW3_CH1 0x818c
1484#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1485#define DPIO_CHV_FIRST_MOD (0 << 8)
1486#define DPIO_CHV_SECOND_MOD (1 << 8)
1487#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1488#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1489#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1490
1491#define _CHV_PLL_DW6_CH0 0x8018
1492#define _CHV_PLL_DW6_CH1 0x8198
1493#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1494#define DPIO_CHV_INT_COEFF_SHIFT 8
1495#define DPIO_CHV_PROP_COEFF_SHIFT 0
1496#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1497
d3eee4ba
VP
1498#define _CHV_PLL_DW8_CH0 0x8020
1499#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1500#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1501#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1502#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1503
1504#define _CHV_PLL_DW9_CH0 0x8024
1505#define _CHV_PLL_DW9_CH1 0x81A4
1506#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1507#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1508#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1509#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1510
6669e39f
VS
1511#define _CHV_CMN_DW0_CH0 0x8100
1512#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1513#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1514#define DPIO_ALLDL_POWERDOWN (1 << 1)
1515#define DPIO_ANYDL_POWERDOWN (1 << 0)
1516
b9e5ac3c
VS
1517#define _CHV_CMN_DW5_CH0 0x8114
1518#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1519#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1520#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1521#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1522#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1523#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1524#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1525#define CHV_BUFLEFTENA1_MASK (3 << 22)
1526
9d556c99
CML
1527#define _CHV_CMN_DW13_CH0 0x8134
1528#define _CHV_CMN_DW0_CH1 0x8080
1529#define DPIO_CHV_S1_DIV_SHIFT 21
1530#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1531#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1532#define DPIO_CHV_K_DIV_SHIFT 4
1533#define DPIO_PLL_FREQLOCK (1 << 1)
1534#define DPIO_PLL_LOCK (1 << 0)
1535#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1536
1537#define _CHV_CMN_DW14_CH0 0x8138
1538#define _CHV_CMN_DW1_CH1 0x8084
1539#define DPIO_AFC_RECAL (1 << 14)
1540#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1541#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1542#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1543#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1544#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1545#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1546#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1547#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1548#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1549#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1550
9197c88b
VS
1551#define _CHV_CMN_DW19_CH0 0x814c
1552#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1553#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1554#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1555#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1556#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1557
9197c88b
VS
1558#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1559
e0fce78f
VS
1560#define CHV_CMN_DW28 0x8170
1561#define DPIO_CL1POWERDOWNEN (1 << 23)
1562#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1563#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1564#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1565#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1566#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1567
9d556c99 1568#define CHV_CMN_DW30 0x8178
3e288786 1569#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1570#define DPIO_LRC_BYPASS (1 << 3)
1571
1572#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1573 (lane) * 0x200 + (offset))
1574
f72df8db
VS
1575#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1576#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1577#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1578#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1579#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1580#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1581#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1582#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1583#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1584#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1585#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1586#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1587#define DPIO_FRC_LATENCY_SHFIT 8
1588#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1589#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1590
1591/* BXT PHY registers */
ed37892e
ACO
1592#define _BXT_PHY0_BASE 0x6C000
1593#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1594#define _BXT_PHY2_BASE 0x163000
1595#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1596 _BXT_PHY1_BASE, \
1597 _BXT_PHY2_BASE)
ed37892e
ACO
1598
1599#define _BXT_PHY(phy, reg) \
1600 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1601
1602#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1603 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1604 (reg_ch1) - _BXT_PHY0_BASE))
1605#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1606 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1607
f0f59a00 1608#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1609#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1610
e93da0a0
ID
1611#define _BXT_PHY_CTL_DDI_A 0x64C00
1612#define _BXT_PHY_CTL_DDI_B 0x64C10
1613#define _BXT_PHY_CTL_DDI_C 0x64C20
1614#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1615#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1616#define BXT_PHY_LANE_ENABLED (1 << 8)
1617#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1618 _BXT_PHY_CTL_DDI_B)
1619
5c6706e5
VK
1620#define _PHY_CTL_FAMILY_EDP 0x64C80
1621#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1622#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1623#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1624#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1625 _PHY_CTL_FAMILY_EDP, \
1626 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1627
dfb82408
S
1628/* BXT PHY PLL registers */
1629#define _PORT_PLL_A 0x46074
1630#define _PORT_PLL_B 0x46078
1631#define _PORT_PLL_C 0x4607c
1632#define PORT_PLL_ENABLE (1 << 31)
1633#define PORT_PLL_LOCK (1 << 30)
1634#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1635#define PORT_PLL_POWER_ENABLE (1 << 26)
1636#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1637#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1638
1639#define _PORT_PLL_EBB_0_A 0x162034
1640#define _PORT_PLL_EBB_0_B 0x6C034
1641#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1642#define PORT_PLL_P1_SHIFT 13
1643#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1644#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1645#define PORT_PLL_P2_SHIFT 8
1646#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1647#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1648#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1649 _PORT_PLL_EBB_0_B, \
1650 _PORT_PLL_EBB_0_C)
dfb82408
S
1651
1652#define _PORT_PLL_EBB_4_A 0x162038
1653#define _PORT_PLL_EBB_4_B 0x6C038
1654#define _PORT_PLL_EBB_4_C 0x6C344
1655#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1656#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1657#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1658 _PORT_PLL_EBB_4_B, \
1659 _PORT_PLL_EBB_4_C)
dfb82408
S
1660
1661#define _PORT_PLL_0_A 0x162100
1662#define _PORT_PLL_0_B 0x6C100
1663#define _PORT_PLL_0_C 0x6C380
1664/* PORT_PLL_0_A */
1665#define PORT_PLL_M2_MASK 0xFF
1666/* PORT_PLL_1_A */
aa610dcb
ID
1667#define PORT_PLL_N_SHIFT 8
1668#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1669#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1670/* PORT_PLL_2_A */
1671#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1672/* PORT_PLL_3_A */
1673#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1674/* PORT_PLL_6_A */
1675#define PORT_PLL_PROP_COEFF_MASK 0xF
1676#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1677#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1678#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1679#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1680/* PORT_PLL_8_A */
1681#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1682/* PORT_PLL_9_A */
05712c15
ID
1683#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1684#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1685/* PORT_PLL_10_A */
5ee8ee86 1686#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1687#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1688#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1689#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1690#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1691 _PORT_PLL_0_B, \
1692 _PORT_PLL_0_C)
1693#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1694 (idx) * 4)
dfb82408 1695
5c6706e5
VK
1696/* BXT PHY common lane registers */
1697#define _PORT_CL1CM_DW0_A 0x162000
1698#define _PORT_CL1CM_DW0_BC 0x6C000
1699#define PHY_POWER_GOOD (1 << 16)
b61e7996 1700#define PHY_RESERVED (1 << 7)
ed37892e 1701#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1702
d72e84cc
MK
1703#define _PORT_CL1CM_DW9_A 0x162024
1704#define _PORT_CL1CM_DW9_BC 0x6C024
1705#define IREF0RC_OFFSET_SHIFT 8
1706#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1707#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1708
d72e84cc
MK
1709#define _PORT_CL1CM_DW10_A 0x162028
1710#define _PORT_CL1CM_DW10_BC 0x6C028
1711#define IREF1RC_OFFSET_SHIFT 8
1712#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1713#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1714
1715#define _PORT_CL1CM_DW28_A 0x162070
1716#define _PORT_CL1CM_DW28_BC 0x6C070
1717#define OCL1_POWER_DOWN_EN (1 << 23)
1718#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1719#define SUS_CLK_CONFIG 0x3
1720#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1721
1722#define _PORT_CL1CM_DW30_A 0x162078
1723#define _PORT_CL1CM_DW30_BC 0x6C078
1724#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1725#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1726
1727/*
1728 * CNL/ICL Port/COMBO-PHY Registers
1729 */
4e53840f
LDM
1730#define _ICL_COMBOPHY_A 0x162000
1731#define _ICL_COMBOPHY_B 0x6C000
1732#define _ICL_COMBOPHY(port) _PICK(port, _ICL_COMBOPHY_A, \
1733 _ICL_COMBOPHY_B)
1734
d72e84cc 1735/* CNL/ICL Port CL_DW registers */
4e53840f
LDM
1736#define _ICL_PORT_CL_DW(dw, port) (_ICL_COMBOPHY(port) + \
1737 4 * (dw))
1738
1739#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1740#define ICL_PORT_CL_DW5(port) _MMIO(_ICL_PORT_CL_DW(5, port))
d72e84cc
MK
1741#define CL_POWER_DOWN_ENABLE (1 << 4)
1742#define SUS_CLOCK_CONFIG (3 << 0)
ad186f3f 1743
4e53840f 1744#define ICL_PORT_CL_DW10(port) _MMIO(_ICL_PORT_CL_DW(10, port))
166869b3
MC
1745#define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1746#define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1747#define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1748#define PWR_UP_ALL_LANES (0x0 << 4)
1749#define PWR_DOWN_LN_3_2_1 (0xe << 4)
1750#define PWR_DOWN_LN_3_2 (0xc << 4)
1751#define PWR_DOWN_LN_3 (0x8 << 4)
1752#define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1753#define PWR_DOWN_LN_1_0 (0x3 << 4)
1754#define PWR_DOWN_LN_1 (0x2 << 4)
1755#define PWR_DOWN_LN_3_1 (0xa << 4)
1756#define PWR_DOWN_LN_3_1_0 (0xb << 4)
1757#define PWR_DOWN_LN_MASK (0xf << 4)
1758#define PWR_DOWN_LN_SHIFT 4
1759
4e53840f 1760#define ICL_PORT_CL_DW12(port) _MMIO(_ICL_PORT_CL_DW(12, port))
67ca07e7 1761#define ICL_LANE_ENABLE_AUX (1 << 0)
67ca07e7 1762
d72e84cc 1763/* CNL/ICL Port COMP_DW registers */
4e53840f
LDM
1764#define _ICL_PORT_COMP 0x100
1765#define _ICL_PORT_COMP_DW(dw, port) (_ICL_COMBOPHY(port) + \
1766 _ICL_PORT_COMP + 4 * (dw))
1767
d72e84cc 1768#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
4e53840f 1769#define ICL_PORT_COMP_DW0(port) _MMIO(_ICL_PORT_COMP_DW(0, port))
d72e84cc 1770#define COMP_INIT (1 << 31)
5c6706e5 1771
d72e84cc 1772#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
4e53840f
LDM
1773#define ICL_PORT_COMP_DW1(port) _MMIO(_ICL_PORT_COMP_DW(1, port))
1774
d72e84cc 1775#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
4e53840f 1776#define ICL_PORT_COMP_DW3(port) _MMIO(_ICL_PORT_COMP_DW(3, port))
d72e84cc
MK
1777#define PROCESS_INFO_DOT_0 (0 << 26)
1778#define PROCESS_INFO_DOT_1 (1 << 26)
1779#define PROCESS_INFO_DOT_4 (2 << 26)
1780#define PROCESS_INFO_MASK (7 << 26)
1781#define PROCESS_INFO_SHIFT 26
1782#define VOLTAGE_INFO_0_85V (0 << 24)
1783#define VOLTAGE_INFO_0_95V (1 << 24)
1784#define VOLTAGE_INFO_1_05V (2 << 24)
1785#define VOLTAGE_INFO_MASK (3 << 24)
1786#define VOLTAGE_INFO_SHIFT 24
1787
1788#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
4e53840f 1789#define ICL_PORT_COMP_DW9(port) _MMIO(_ICL_PORT_COMP_DW(9, port))
d72e84cc
MK
1790
1791#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
4e53840f 1792#define ICL_PORT_COMP_DW10(port) _MMIO(_ICL_PORT_COMP_DW(10, port))
5c6706e5 1793
d72e84cc 1794/* CNL/ICL Port PCS registers */
04416108
RV
1795#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1796#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1797#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1798#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1799#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1800#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1801#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1802#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1803#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1804#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1805#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1806 _CNL_PORT_PCS_DW1_GRP_AE, \
1807 _CNL_PORT_PCS_DW1_GRP_B, \
1808 _CNL_PORT_PCS_DW1_GRP_C, \
1809 _CNL_PORT_PCS_DW1_GRP_D, \
1810 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f 1811 _CNL_PORT_PCS_DW1_GRP_F))
da9cb11f 1812#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1813 _CNL_PORT_PCS_DW1_LN0_AE, \
1814 _CNL_PORT_PCS_DW1_LN0_B, \
1815 _CNL_PORT_PCS_DW1_LN0_C, \
1816 _CNL_PORT_PCS_DW1_LN0_D, \
1817 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1818 _CNL_PORT_PCS_DW1_LN0_F))
d61d1b3b 1819
4e53840f
LDM
1820#define _ICL_PORT_PCS_AUX 0x300
1821#define _ICL_PORT_PCS_GRP 0x600
1822#define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1823#define _ICL_PORT_PCS_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1824 _ICL_PORT_PCS_AUX + 4 * (dw))
1825#define _ICL_PORT_PCS_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1826 _ICL_PORT_PCS_GRP + 4 * (dw))
1827#define _ICL_PORT_PCS_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1828 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1829#define ICL_PORT_PCS_DW1_AUX(port) _MMIO(_ICL_PORT_PCS_DW_AUX(1, port))
1830#define ICL_PORT_PCS_DW1_GRP(port) _MMIO(_ICL_PORT_PCS_DW_GRP(1, port))
1831#define ICL_PORT_PCS_DW1_LN0(port) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, port))
04416108
RV
1832#define COMMON_KEEPER_EN (1 << 26)
1833
d72e84cc 1834/* CNL/ICL Port TX registers */
4635b573
MK
1835#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1836#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1837#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1838#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1839#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1840#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1841#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1842#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1843#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1844#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
b14c06ec 1845#define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
4635b573
MK
1846 _CNL_PORT_TX_AE_GRP_OFFSET, \
1847 _CNL_PORT_TX_B_GRP_OFFSET, \
1848 _CNL_PORT_TX_B_GRP_OFFSET, \
1849 _CNL_PORT_TX_D_GRP_OFFSET, \
1850 _CNL_PORT_TX_AE_GRP_OFFSET, \
1851 _CNL_PORT_TX_F_GRP_OFFSET) + \
5ee8ee86 1852 4 * (dw))
b14c06ec 1853#define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
4635b573
MK
1854 _CNL_PORT_TX_AE_LN0_OFFSET, \
1855 _CNL_PORT_TX_B_LN0_OFFSET, \
1856 _CNL_PORT_TX_B_LN0_OFFSET, \
1857 _CNL_PORT_TX_D_LN0_OFFSET, \
1858 _CNL_PORT_TX_AE_LN0_OFFSET, \
1859 _CNL_PORT_TX_F_LN0_OFFSET) + \
5ee8ee86 1860 4 * (dw))
4635b573 1861
4e53840f
LDM
1862#define _ICL_PORT_TX_AUX 0x380
1863#define _ICL_PORT_TX_GRP 0x680
1864#define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
1865
1866#define _ICL_PORT_TX_DW_AUX(dw, port) (_ICL_COMBOPHY(port) + \
1867 _ICL_PORT_TX_AUX + 4 * (dw))
1868#define _ICL_PORT_TX_DW_GRP(dw, port) (_ICL_COMBOPHY(port) + \
1869 _ICL_PORT_TX_GRP + 4 * (dw))
1870#define _ICL_PORT_TX_DW_LN(dw, ln, port) (_ICL_COMBOPHY(port) + \
1871 _ICL_PORT_TX_LN(ln) + 4 * (dw))
1872
1873#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
1874#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
1875#define ICL_PORT_TX_DW2_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(2, port))
1876#define ICL_PORT_TX_DW2_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(2, port))
1877#define ICL_PORT_TX_DW2_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, port))
7487508e 1878#define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
1f588aeb 1879#define SWING_SEL_UPPER_MASK (1 << 15)
7487508e 1880#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
1f588aeb 1881#define SWING_SEL_LOWER_MASK (0x7 << 11)
d61d1b3b
MC
1882#define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
1883#define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
04416108 1884#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1885#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1886
04416108
RV
1887#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1888#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
b14c06ec
AS
1889#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
1890#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
9194e42a 1891#define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
9e8789ec 1892 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
4635b573 1893 _CNL_PORT_TX_DW4_LN0_AE)))
4e53840f
LDM
1894#define ICL_PORT_TX_DW4_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(4, port))
1895#define ICL_PORT_TX_DW4_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(4, port))
1896#define ICL_PORT_TX_DW4_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, port))
9194e42a 1897#define ICL_PORT_TX_DW4_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, port))
04416108
RV
1898#define LOADGEN_SELECT (1 << 31)
1899#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1900#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1901#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1902#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1903#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1904#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1905
4e53840f
LDM
1906#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
1907#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
1908#define ICL_PORT_TX_DW5_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(5, port))
1909#define ICL_PORT_TX_DW5_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(5, port))
1910#define ICL_PORT_TX_DW5_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, port))
04416108 1911#define TX_TRAINING_EN (1 << 31)
5bb975de 1912#define TAP2_DISABLE (1 << 30)
04416108
RV
1913#define TAP3_DISABLE (1 << 29)
1914#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1915#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1916#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1917#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1918
b14c06ec
AS
1919#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
1920#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
b265a2a6
CT
1921#define ICL_PORT_TX_DW7_AUX(port) _MMIO(_ICL_PORT_TX_DW_AUX(7, port))
1922#define ICL_PORT_TX_DW7_GRP(port) _MMIO(_ICL_PORT_TX_DW_GRP(7, port))
1923#define ICL_PORT_TX_DW7_LN0(port) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, port))
9194e42a 1924#define ICL_PORT_TX_DW7_LN(ln, port) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, port))
04416108 1925#define N_SCALAR(x) ((x) << 24)
1f588aeb 1926#define N_SCALAR_MASK (0x7F << 24)
04416108 1927
58106b7d 1928#define MG_PHY_PORT_LN(ln, port, ln0p1, ln0p2, ln1p1) \
c92f47b5
MN
1929 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
1930
a38bb309
MN
1931#define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
1932#define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
1933#define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
1934#define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
1935#define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
1936#define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
1937#define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
1938#define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
58106b7d
AS
1939#define MG_TX1_LINK_PARAMS(ln, port) \
1940 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
a38bb309
MN
1941 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
1942 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
1943
1944#define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
1945#define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
1946#define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
1947#define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
1948#define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
1949#define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
1950#define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
1951#define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
58106b7d
AS
1952#define MG_TX2_LINK_PARAMS(ln, port) \
1953 MG_PHY_PORT_LN(ln, port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
a38bb309
MN
1954 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
1955 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
1956#define CRI_USE_FS32 (1 << 5)
1957
1958#define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
1959#define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
1960#define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
1961#define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
1962#define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
1963#define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
1964#define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
1965#define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
58106b7d
AS
1966#define MG_TX1_PISO_READLOAD(ln, port) \
1967 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
a38bb309
MN
1968 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
1969 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
1970
1971#define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
1972#define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
1973#define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
1974#define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
1975#define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
1976#define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
1977#define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
1978#define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
58106b7d
AS
1979#define MG_TX2_PISO_READLOAD(ln, port) \
1980 MG_PHY_PORT_LN(ln, port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
a38bb309
MN
1981 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
1982 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
1983#define CRI_CALCINIT (1 << 1)
1984
1985#define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
1986#define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
1987#define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
1988#define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
1989#define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
1990#define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
1991#define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
1992#define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
58106b7d
AS
1993#define MG_TX1_SWINGCTRL(ln, port) \
1994 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
a38bb309
MN
1995 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
1996 MG_TX_SWINGCTRL_TX1LN1_PORT1)
1997
1998#define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
1999#define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2000#define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2001#define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2002#define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2003#define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2004#define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2005#define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
58106b7d
AS
2006#define MG_TX2_SWINGCTRL(ln, port) \
2007 MG_PHY_PORT_LN(ln, port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
a38bb309
MN
2008 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2009 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2010#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2011#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2012
2013#define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2014#define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2015#define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2016#define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2017#define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2018#define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2019#define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2020#define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
58106b7d
AS
2021#define MG_TX1_DRVCTRL(ln, port) \
2022 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
a38bb309
MN
2023 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2024 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2025
2026#define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2027#define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2028#define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2029#define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2030#define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2031#define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2032#define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2033#define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
58106b7d
AS
2034#define MG_TX2_DRVCTRL(ln, port) \
2035 MG_PHY_PORT_LN(ln, port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
a38bb309
MN
2036 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2037 MG_TX_DRVCTRL_TX2LN1_PORT1)
2038#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2039#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2040#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2041#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2042#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2043#define CRI_LOADGEN_SEL(x) ((x) << 12)
2044#define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2045
2046#define MG_CLKHUB_LN0_PORT1 0x16839C
2047#define MG_CLKHUB_LN1_PORT1 0x16879C
2048#define MG_CLKHUB_LN0_PORT2 0x16939C
2049#define MG_CLKHUB_LN1_PORT2 0x16979C
2050#define MG_CLKHUB_LN0_PORT3 0x16A39C
2051#define MG_CLKHUB_LN1_PORT3 0x16A79C
2052#define MG_CLKHUB_LN0_PORT4 0x16B39C
2053#define MG_CLKHUB_LN1_PORT4 0x16B79C
58106b7d
AS
2054#define MG_CLKHUB(ln, port) \
2055 MG_PHY_PORT_LN(ln, port, MG_CLKHUB_LN0_PORT1, \
a38bb309
MN
2056 MG_CLKHUB_LN0_PORT2, \
2057 MG_CLKHUB_LN1_PORT1)
2058#define CFG_LOW_RATE_LKREN_EN (1 << 11)
2059
2060#define MG_TX_DCC_TX1LN0_PORT1 0x168110
2061#define MG_TX_DCC_TX1LN1_PORT1 0x168510
2062#define MG_TX_DCC_TX1LN0_PORT2 0x169110
2063#define MG_TX_DCC_TX1LN1_PORT2 0x169510
2064#define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2065#define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2066#define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2067#define MG_TX_DCC_TX1LN1_PORT4 0x16B510
58106b7d
AS
2068#define MG_TX1_DCC(ln, port) \
2069 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX1LN0_PORT1, \
a38bb309
MN
2070 MG_TX_DCC_TX1LN0_PORT2, \
2071 MG_TX_DCC_TX1LN1_PORT1)
2072#define MG_TX_DCC_TX2LN0_PORT1 0x168090
2073#define MG_TX_DCC_TX2LN1_PORT1 0x168490
2074#define MG_TX_DCC_TX2LN0_PORT2 0x169090
2075#define MG_TX_DCC_TX2LN1_PORT2 0x169490
2076#define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2077#define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2078#define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2079#define MG_TX_DCC_TX2LN1_PORT4 0x16B490
58106b7d
AS
2080#define MG_TX2_DCC(ln, port) \
2081 MG_PHY_PORT_LN(ln, port, MG_TX_DCC_TX2LN0_PORT1, \
a38bb309
MN
2082 MG_TX_DCC_TX2LN0_PORT2, \
2083 MG_TX_DCC_TX2LN1_PORT1)
2084#define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2085#define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2086#define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
c92f47b5 2087
340a44be
PZ
2088#define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2089#define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2090#define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2091#define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2092#define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2093#define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2094#define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2095#define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
58106b7d
AS
2096#define MG_DP_MODE(ln, port) \
2097 MG_PHY_PORT_LN(ln, port, MG_DP_MODE_LN0_ACU_PORT1, \
340a44be
PZ
2098 MG_DP_MODE_LN0_ACU_PORT2, \
2099 MG_DP_MODE_LN1_ACU_PORT1)
2100#define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2101#define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
bc334d91
PZ
2102#define MG_DP_MODE_CFG_TR2PWR_GATING (1 << 5)
2103#define MG_DP_MODE_CFG_TRPWR_GATING (1 << 4)
2104#define MG_DP_MODE_CFG_CLNPWR_GATING (1 << 3)
2105#define MG_DP_MODE_CFG_DIGPWR_GATING (1 << 2)
2106#define MG_DP_MODE_CFG_GAONPWR_GATING (1 << 1)
2107
2108#define MG_MISC_SUS0_PORT1 0x168814
2109#define MG_MISC_SUS0_PORT2 0x169814
2110#define MG_MISC_SUS0_PORT3 0x16A814
2111#define MG_MISC_SUS0_PORT4 0x16B814
2112#define MG_MISC_SUS0(tc_port) \
2113 _MMIO(_PORT(tc_port, MG_MISC_SUS0_PORT1, MG_MISC_SUS0_PORT2))
2114#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE_MASK (3 << 14)
2115#define MG_MISC_SUS0_SUSCLK_DYNCLKGATE_MODE(x) ((x) << 14)
2116#define MG_MISC_SUS0_CFG_TR2PWR_GATING (1 << 12)
2117#define MG_MISC_SUS0_CFG_CL2PWR_GATING (1 << 11)
2118#define MG_MISC_SUS0_CFG_GAONPWR_GATING (1 << 10)
2119#define MG_MISC_SUS0_CFG_TRPWR_GATING (1 << 7)
2120#define MG_MISC_SUS0_CFG_CL1PWR_GATING (1 << 6)
2121#define MG_MISC_SUS0_CFG_DGPWR_GATING (1 << 5)
340a44be 2122
842d4166
ACO
2123/* The spec defines this only for BXT PHY0, but lets assume that this
2124 * would exist for PHY1 too if it had a second channel.
2125 */
2126#define _PORT_CL2CM_DW6_A 0x162358
2127#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2128#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2129#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2130
a6576a8d
AS
2131#define FIA1_BASE 0x163000
2132
a2bc69a1 2133/* ICL PHY DFLEX registers */
a6576a8d 2134#define PORT_TX_DFLEXDPMLE1 _MMIO(FIA1_BASE + 0x008C0)
b4335ec0
MN
2135#define DFLEXDPMLE1_DPMLETC_MASK(tc_port) (0xf << (4 * (tc_port)))
2136#define DFLEXDPMLE1_DPMLETC_ML0(tc_port) (1 << (4 * (tc_port)))
2137#define DFLEXDPMLE1_DPMLETC_ML1_0(tc_port) (3 << (4 * (tc_port)))
2138#define DFLEXDPMLE1_DPMLETC_ML3(tc_port) (8 << (4 * (tc_port)))
2139#define DFLEXDPMLE1_DPMLETC_ML3_2(tc_port) (12 << (4 * (tc_port)))
2140#define DFLEXDPMLE1_DPMLETC_ML3_0(tc_port) (15 << (4 * (tc_port)))
a2bc69a1 2141
5c6706e5
VK
2142/* BXT PHY Ref registers */
2143#define _PORT_REF_DW3_A 0x16218C
2144#define _PORT_REF_DW3_BC 0x6C18C
2145#define GRC_DONE (1 << 22)
ed37892e 2146#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2147
2148#define _PORT_REF_DW6_A 0x162198
2149#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2150#define GRC_CODE_SHIFT 24
2151#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2152#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2153#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2154#define GRC_CODE_SLOW_SHIFT 8
2155#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2156#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2157#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2158
2159#define _PORT_REF_DW8_A 0x1621A0
2160#define _PORT_REF_DW8_BC 0x6C1A0
2161#define GRC_DIS (1 << 15)
2162#define GRC_RDY_OVRD (1 << 1)
ed37892e 2163#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2164
dfb82408 2165/* BXT PHY PCS registers */
96fb9f9b
VK
2166#define _PORT_PCS_DW10_LN01_A 0x162428
2167#define _PORT_PCS_DW10_LN01_B 0x6C428
2168#define _PORT_PCS_DW10_LN01_C 0x6C828
2169#define _PORT_PCS_DW10_GRP_A 0x162C28
2170#define _PORT_PCS_DW10_GRP_B 0x6CC28
2171#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2172#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2173 _PORT_PCS_DW10_LN01_B, \
2174 _PORT_PCS_DW10_LN01_C)
2175#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2176 _PORT_PCS_DW10_GRP_B, \
2177 _PORT_PCS_DW10_GRP_C)
2178
96fb9f9b
VK
2179#define TX2_SWING_CALC_INIT (1 << 31)
2180#define TX1_SWING_CALC_INIT (1 << 30)
2181
dfb82408
S
2182#define _PORT_PCS_DW12_LN01_A 0x162430
2183#define _PORT_PCS_DW12_LN01_B 0x6C430
2184#define _PORT_PCS_DW12_LN01_C 0x6C830
2185#define _PORT_PCS_DW12_LN23_A 0x162630
2186#define _PORT_PCS_DW12_LN23_B 0x6C630
2187#define _PORT_PCS_DW12_LN23_C 0x6CA30
2188#define _PORT_PCS_DW12_GRP_A 0x162c30
2189#define _PORT_PCS_DW12_GRP_B 0x6CC30
2190#define _PORT_PCS_DW12_GRP_C 0x6CE30
2191#define LANESTAGGER_STRAP_OVRD (1 << 6)
2192#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2193#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2194 _PORT_PCS_DW12_LN01_B, \
2195 _PORT_PCS_DW12_LN01_C)
2196#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2197 _PORT_PCS_DW12_LN23_B, \
2198 _PORT_PCS_DW12_LN23_C)
2199#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2200 _PORT_PCS_DW12_GRP_B, \
2201 _PORT_PCS_DW12_GRP_C)
dfb82408 2202
5c6706e5
VK
2203/* BXT PHY TX registers */
2204#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2205 ((lane) & 1) * 0x80)
2206
96fb9f9b
VK
2207#define _PORT_TX_DW2_LN0_A 0x162508
2208#define _PORT_TX_DW2_LN0_B 0x6C508
2209#define _PORT_TX_DW2_LN0_C 0x6C908
2210#define _PORT_TX_DW2_GRP_A 0x162D08
2211#define _PORT_TX_DW2_GRP_B 0x6CD08
2212#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2213#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2214 _PORT_TX_DW2_LN0_B, \
2215 _PORT_TX_DW2_LN0_C)
2216#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2217 _PORT_TX_DW2_GRP_B, \
2218 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2219#define MARGIN_000_SHIFT 16
2220#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2221#define UNIQ_TRANS_SCALE_SHIFT 8
2222#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2223
2224#define _PORT_TX_DW3_LN0_A 0x16250C
2225#define _PORT_TX_DW3_LN0_B 0x6C50C
2226#define _PORT_TX_DW3_LN0_C 0x6C90C
2227#define _PORT_TX_DW3_GRP_A 0x162D0C
2228#define _PORT_TX_DW3_GRP_B 0x6CD0C
2229#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2230#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2231 _PORT_TX_DW3_LN0_B, \
2232 _PORT_TX_DW3_LN0_C)
2233#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2234 _PORT_TX_DW3_GRP_B, \
2235 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2236#define SCALE_DCOMP_METHOD (1 << 26)
2237#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2238
2239#define _PORT_TX_DW4_LN0_A 0x162510
2240#define _PORT_TX_DW4_LN0_B 0x6C510
2241#define _PORT_TX_DW4_LN0_C 0x6C910
2242#define _PORT_TX_DW4_GRP_A 0x162D10
2243#define _PORT_TX_DW4_GRP_B 0x6CD10
2244#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2245#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2246 _PORT_TX_DW4_LN0_B, \
2247 _PORT_TX_DW4_LN0_C)
2248#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2249 _PORT_TX_DW4_GRP_B, \
2250 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2251#define DEEMPH_SHIFT 24
2252#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2253
51b3ee35
ACO
2254#define _PORT_TX_DW5_LN0_A 0x162514
2255#define _PORT_TX_DW5_LN0_B 0x6C514
2256#define _PORT_TX_DW5_LN0_C 0x6C914
2257#define _PORT_TX_DW5_GRP_A 0x162D14
2258#define _PORT_TX_DW5_GRP_B 0x6CD14
2259#define _PORT_TX_DW5_GRP_C 0x6CF14
2260#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2261 _PORT_TX_DW5_LN0_B, \
2262 _PORT_TX_DW5_LN0_C)
2263#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2264 _PORT_TX_DW5_GRP_B, \
2265 _PORT_TX_DW5_GRP_C)
2266#define DCC_DELAY_RANGE_1 (1 << 9)
2267#define DCC_DELAY_RANGE_2 (1 << 8)
2268
5c6706e5
VK
2269#define _PORT_TX_DW14_LN0_A 0x162538
2270#define _PORT_TX_DW14_LN0_B 0x6C538
2271#define _PORT_TX_DW14_LN0_C 0x6C938
2272#define LATENCY_OPTIM_SHIFT 30
2273#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2274#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2275 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2276 _PORT_TX_DW14_LN0_C) + \
2277 _BXT_LANE_OFFSET(lane))
5c6706e5 2278
f8896f5d 2279/* UAIMI scratch pad register 1 */
f0f59a00 2280#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2281/* SKL VccIO mask */
2282#define SKL_VCCIO_MASK 0x1
2283/* SKL balance leg register */
f0f59a00 2284#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 2285/* I_boost values */
5ee8ee86
PZ
2286#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2287#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
2288/* Balance leg disable bits */
2289#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2290#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2291
585fb111 2292/*
de151cf6 2293 * Fence registers
eecf613a
VS
2294 * [0-7] @ 0x2000 gen2,gen3
2295 * [8-15] @ 0x3000 945,g33,pnv
2296 *
2297 * [0-15] @ 0x3000 gen4,gen5
2298 *
2299 * [0-15] @ 0x100000 gen6,vlv,chv
2300 * [0-31] @ 0x100000 gen7+
585fb111 2301 */
f0f59a00 2302#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2303#define I830_FENCE_START_MASK 0x07f80000
2304#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2305#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 2306#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 2307#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 2308#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2309#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 2310#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
2311
2312#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2313#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2314
f0f59a00
VS
2315#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2316#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2317#define I965_FENCE_PITCH_SHIFT 2
2318#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 2319#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 2320#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2321
f0f59a00
VS
2322#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2323#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2324#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2325#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2326
2b6b3a09 2327
f691e2f4 2328/* control register for cpu gtt access */
f0f59a00 2329#define TILECTL _MMIO(0x101000)
f691e2f4 2330#define TILECTL_SWZCTL (1 << 0)
e3a29055 2331#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2332#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2333#define TILECTL_BACKSNOOP_DIS (1 << 3)
2334
de151cf6
JB
2335/*
2336 * Instruction and interrupt control regs
2337 */
f0f59a00 2338#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2339#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2340#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 2341#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
2342#define PRB0_BASE (0x2030 - 0x30)
2343#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2344#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2345#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2346#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2347#define SRB2_BASE (0x2120 - 0x30) /* 830 */
2348#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
2349#define RENDER_RING_BASE 0x02000
2350#define BSD_RING_BASE 0x04000
2351#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2352#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2353#define GEN11_BSD_RING_BASE 0x1c0000
2354#define GEN11_BSD2_RING_BASE 0x1c4000
2355#define GEN11_BSD3_RING_BASE 0x1d0000
2356#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2357#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2358#define GEN11_VEBOX_RING_BASE 0x1c8000
2359#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2360#define BLT_RING_BASE 0x22000
5ee8ee86
PZ
2361#define RING_TAIL(base) _MMIO((base) + 0x30)
2362#define RING_HEAD(base) _MMIO((base) + 0x34)
2363#define RING_START(base) _MMIO((base) + 0x38)
2364#define RING_CTL(base) _MMIO((base) + 0x3c)
62ae14b1 2365#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
5ee8ee86
PZ
2366#define RING_SYNC_0(base) _MMIO((base) + 0x40)
2367#define RING_SYNC_1(base) _MMIO((base) + 0x44)
2368#define RING_SYNC_2(base) _MMIO((base) + 0x48)
1950de14
BW
2369#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2370#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2371#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2372#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2373#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2374#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2375#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2376#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2377#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2378#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2379#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2380#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00 2381#define GEN6_NOSYNC INVALID_MMIO_REG
5ee8ee86
PZ
2382#define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2383#define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2384#define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2385#define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2386#define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
7fd2d269
MK
2387#define RESET_CTL_REQUEST_RESET (1 << 0)
2388#define RESET_CTL_READY_TO_RESET (1 << 1)
39e78234 2389#define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
9e72b46c 2390
f0f59a00 2391#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2392#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2393#define GEN7_WR_WATERMARK _MMIO(0x4028)
2394#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2395#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
2396#define ARB_MODE_SWIZZLE_SNB (1 << 4)
2397#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
2398#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2399#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2400/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2401#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2402#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2403#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2404#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2405
f0f59a00 2406#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
2407#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2408#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 2409#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ee8ee86 2410#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
b03ec3d6
MT
2411#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2412#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 2413#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
2414#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2415#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 2416#define RING_FAULT_VALID (1 << 0)
f0f59a00
VS
2417#define DONE_REG _MMIO(0x40b0)
2418#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2419#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 2420#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
f0f59a00
VS
2421#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2422#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2423#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
5ee8ee86
PZ
2424#define RING_ACTHD(base) _MMIO((base) + 0x74)
2425#define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2426#define RING_NOPID(base) _MMIO((base) + 0x94)
2427#define RING_IMR(base) _MMIO((base) + 0xa8)
2428#define RING_HWSTAM(base) _MMIO((base) + 0x98)
2429#define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2430#define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
585fb111
JB
2431#define TAIL_ADDR 0x001FFFF8
2432#define HEAD_WRAP_COUNT 0xFFE00000
2433#define HEAD_WRAP_ONE 0x00200000
2434#define HEAD_ADDR 0x001FFFFC
2435#define RING_NR_PAGES 0x001FF000
2436#define RING_REPORT_MASK 0x00000006
2437#define RING_REPORT_64K 0x00000002
2438#define RING_REPORT_128K 0x00000004
2439#define RING_NO_REPORT 0x00000000
2440#define RING_VALID_MASK 0x00000001
2441#define RING_VALID 0x00000001
2442#define RING_INVALID 0x00000000
5ee8ee86
PZ
2443#define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2444#define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2445#define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
9e72b46c 2446
5ee8ee86 2447#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
33136b06
AS
2448#define RING_MAX_NONPRIV_SLOTS 12
2449
f0f59a00 2450#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2451
4ba9c1f7 2452#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 2453#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 2454
9a6330cf
MA
2455#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2456#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 2457#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 2458
c0b730d5 2459#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
2460#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2461#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2462#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 2463
8168bd48 2464#if 0
f0f59a00
VS
2465#define PRB0_TAIL _MMIO(0x2030)
2466#define PRB0_HEAD _MMIO(0x2034)
2467#define PRB0_START _MMIO(0x2038)
2468#define PRB0_CTL _MMIO(0x203c)
2469#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2470#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2471#define PRB1_START _MMIO(0x2048) /* 915+ only */
2472#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2473#endif
f0f59a00
VS
2474#define IPEIR_I965 _MMIO(0x2064)
2475#define IPEHR_I965 _MMIO(0x2068)
2476#define GEN7_SC_INSTDONE _MMIO(0x7100)
2477#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2478#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2479#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2480#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2481#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2482#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2483#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2484#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2485#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2486#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2487#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
5ee8ee86
PZ
2488#define RING_IPEIR(base) _MMIO((base) + 0x64)
2489#define RING_IPEHR(base) _MMIO((base) + 0x68)
f1d54348
ID
2490/*
2491 * On GEN4, only the render ring INSTDONE exists and has a different
2492 * layout than the GEN7+ version.
bd93a50e 2493 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2494 */
5ee8ee86
PZ
2495#define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2496#define RING_INSTPS(base) _MMIO((base) + 0x70)
2497#define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2498#define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2499#define RING_INSTPM(base) _MMIO((base) + 0xc0)
2500#define RING_MI_MODE(base) _MMIO((base) + 0x9c)
f0f59a00
VS
2501#define INSTPS _MMIO(0x2070) /* 965+ only */
2502#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2503#define ACTHD_I965 _MMIO(0x2074)
2504#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2505#define HWS_ADDRESS_MASK 0xfffff000
2506#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2507#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 2508#define PWRCTX_EN (1 << 0)
f0f59a00
VS
2509#define IPEIR _MMIO(0x2088)
2510#define IPEHR _MMIO(0x208c)
2511#define GEN2_INSTDONE _MMIO(0x2090)
2512#define NOPID _MMIO(0x2094)
2513#define HWSTAM _MMIO(0x2098)
2514#define DMA_FADD_I8XX _MMIO(0x20d0)
5ee8ee86 2515#define RING_BBSTATE(base) _MMIO((base) + 0x110)
35dc3f97 2516#define RING_BB_PPGTT (1 << 5)
5ee8ee86
PZ
2517#define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2518#define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2519#define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2520#define RING_BBADDR(base) _MMIO((base) + 0x140)
2521#define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2522#define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2523#define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2524#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2525#define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
f0f59a00
VS
2526
2527#define ERROR_GEN6 _MMIO(0x40a0)
2528#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
2529#define ERR_INT_POISON (1 << 31)
2530#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2531#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2532#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2533#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2534#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2535#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2536#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2537#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2538#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 2539
f0f59a00
VS
2540#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2541#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2542#define FAULT_VA_HIGH_BITS (0xf << 0)
2543#define FAULT_GTT_SEL (1 << 4)
6c826f34 2544
f0f59a00 2545#define FPGA_DBG _MMIO(0x42300)
5ee8ee86 2546#define FPGA_DBG_RM_NOCLAIM (1 << 31)
3f1e109a 2547
8ac3e1bb
MK
2548#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2549#define CLAIM_ER_CLR (1 << 31)
2550#define CLAIM_ER_OVERFLOW (1 << 16)
2551#define CLAIM_ER_CTR_MASK 0xffff
2552
f0f59a00 2553#define DERRMR _MMIO(0x44050)
4e0bbc31 2554/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
2555#define DERRMR_PIPEA_SCANLINE (1 << 0)
2556#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2557#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2558#define DERRMR_PIPEA_VBLANK (1 << 3)
2559#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 2560#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
2561#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2562#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2563#define DERRMR_PIPEB_VBLANK (1 << 11)
2564#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 2565/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
2566#define DERRMR_PIPEC_SCANLINE (1 << 14)
2567#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2568#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2569#define DERRMR_PIPEC_VBLANK (1 << 21)
2570#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 2571
0f3b6849 2572
de6e2eaf
EA
2573/* GM45+ chicken bits -- debug workaround bits that may be required
2574 * for various sorts of correct behavior. The top 16 bits of each are
2575 * the enables for writing to the corresponding low bit.
2576 */
f0f59a00 2577#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2578#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2579#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
2580
2581#define FF_SLICE_CHICKEN _MMIO(0x2088)
2582#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2583
de6e2eaf
EA
2584/* Disables pipelining of read flushes past the SF-WIZ interface.
2585 * Required on all Ironlake steppings according to the B-Spec, but the
2586 * particular danger of not doing so is not specified.
2587 */
2588# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2589#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 2590#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 2591#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2592#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2593#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 2594#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 2595#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2596
f0f59a00 2597#define MI_MODE _MMIO(0x209c)
71cf39b1 2598# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2599# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2600# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2601# define MODE_IDLE (1 << 9)
9991ae78 2602# define STOP_RING (1 << 8)
71cf39b1 2603
f0f59a00
VS
2604#define GEN6_GT_MODE _MMIO(0x20d0)
2605#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2606#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2607#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2608#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2609#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2610#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2611#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2612#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2613#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2614
a8ab5ed5
TG
2615/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2616#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2617#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 2618#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 2619
b1e429fe
TG
2620/* WaClearTdlStateAckDirtyBits */
2621#define GEN8_STATE_ACK _MMIO(0x20F0)
2622#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2623#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2624#define GEN9_STATE_ACK_TDL0 (1 << 12)
2625#define GEN9_STATE_ACK_TDL1 (1 << 13)
2626#define GEN9_STATE_ACK_TDL2 (1 << 14)
2627#define GEN9_STATE_ACK_TDL3 (1 << 15)
2628#define GEN9_SUBSLICE_TDL_ACK_BITS \
2629 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2630 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2631
f0f59a00
VS
2632#define GFX_MODE _MMIO(0x2520)
2633#define GFX_MODE_GEN7 _MMIO(0x229c)
5ee8ee86
PZ
2634#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base + 0x29c)
2635#define GFX_RUN_LIST_ENABLE (1 << 15)
2636#define GFX_INTERRUPT_STEERING (1 << 14)
2637#define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2638#define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2639#define GFX_REPLAY_MODE (1 << 11)
2640#define GFX_PSMI_GRANULARITY (1 << 10)
2641#define GFX_PPGTT_ENABLE (1 << 9)
2642#define GEN8_GFX_PPGTT_48B (1 << 7)
2643
2644#define GFX_FORWARD_VBLANK_MASK (3 << 5)
2645#define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2646#define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2647#define GFX_FORWARD_VBLANK_COND (2 << 5)
2648
2649#define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
225701fc 2650
f0f59a00
VS
2651#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2652#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2653#define SCPD0 _MMIO(0x209c) /* 915+ only */
2654#define IER _MMIO(0x20a0)
2655#define IIR _MMIO(0x20a4)
2656#define IMR _MMIO(0x20a8)
2657#define ISR _MMIO(0x20ac)
2658#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2659#define GINT_DIS (1 << 22)
2660#define GCFG_DIS (1 << 8)
f0f59a00
VS
2661#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2662#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2663#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2664#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2665#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2666#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2667#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2668#define VLV_PCBR_ADDR_SHIFT 12
2669
5ee8ee86 2670#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2671#define EIR _MMIO(0x20b0)
2672#define EMR _MMIO(0x20b4)
2673#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2674#define GM45_ERROR_PAGE_TABLE (1 << 5)
2675#define GM45_ERROR_MEM_PRIV (1 << 4)
2676#define I915_ERROR_PAGE_TABLE (1 << 4)
2677#define GM45_ERROR_CP_PRIV (1 << 3)
2678#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2679#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2680#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2681#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2682#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2683 will not assert AGPBUSY# and will only
2684 be delivered when out of C3. */
5ee8ee86
PZ
2685#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2686#define INSTPM_TLB_INVALIDATE (1 << 9)
2687#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00
VS
2688#define ACTHD _MMIO(0x20c8)
2689#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2690#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2691#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2692#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2693#define FW_BLC _MMIO(0x20d8)
2694#define FW_BLC2 _MMIO(0x20dc)
2695#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2696#define FW_BLC_SELF_EN_MASK (1 << 31)
2697#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2698#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2699#define MM_BURST_LENGTH 0x00700000
2700#define MM_FIFO_WATERMARK 0x0001F000
2701#define LM_BURST_LENGTH 0x00000700
2702#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2703#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2704
78005497
MK
2705#define MBUS_ABOX_CTL _MMIO(0x45038)
2706#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2707#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2708#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2709#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2710#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2711#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2712#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2713#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2714
2715#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2716#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2717#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2718 _PIPEB_MBUS_DBOX_CTL)
2719#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2720#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2721#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2722#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2723#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2724#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2725
2726#define MBUS_UBOX_CTL _MMIO(0x4503C)
2727#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2728#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2729
45503ded
KP
2730/* Make render/texture TLB fetches lower priorty than associated data
2731 * fetches. This is not turned on by default
2732 */
2733#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2734
2735/* Isoch request wait on GTT enable (Display A/B/C streams).
2736 * Make isoch requests stall on the TLB update. May cause
2737 * display underruns (test mode only)
2738 */
2739#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2740
2741/* Block grant count for isoch requests when block count is
2742 * set to a finite value.
2743 */
2744#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2745#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2746#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2747#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2748#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2749
2750/* Enable render writes to complete in C2/C3/C4 power states.
2751 * If this isn't enabled, render writes are prevented in low
2752 * power states. That seems bad to me.
2753 */
2754#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2755
2756/* This acknowledges an async flip immediately instead
2757 * of waiting for 2TLB fetches.
2758 */
2759#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2760
2761/* Enables non-sequential data reads through arbiter
2762 */
0206e353 2763#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2764
2765/* Disable FSB snooping of cacheable write cycles from binner/render
2766 * command stream
2767 */
2768#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2769
2770/* Arbiter time slice for non-isoch streams */
2771#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2772#define MI_ARB_TIME_SLICE_1 (0 << 5)
2773#define MI_ARB_TIME_SLICE_2 (1 << 5)
2774#define MI_ARB_TIME_SLICE_4 (2 << 5)
2775#define MI_ARB_TIME_SLICE_6 (3 << 5)
2776#define MI_ARB_TIME_SLICE_8 (4 << 5)
2777#define MI_ARB_TIME_SLICE_10 (5 << 5)
2778#define MI_ARB_TIME_SLICE_14 (6 << 5)
2779#define MI_ARB_TIME_SLICE_16 (7 << 5)
2780
2781/* Low priority grace period page size */
2782#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2783#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2784
2785/* Disable display A/B trickle feed */
2786#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2787
2788/* Set display plane priority */
2789#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2790#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2791
f0f59a00 2792#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2793#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2794#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2795
f0f59a00 2796#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2797#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2798#define CM0_IZ_OPT_DISABLE (1 << 6)
2799#define CM0_ZR_OPT_DISABLE (1 << 5)
2800#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2801#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2802#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2803#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2804#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2805#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2806#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2807#define GFX_FLSH_CNTL_EN (1 << 0)
f0f59a00 2808#define ECOSKPD _MMIO(0x21d0)
5ee8ee86
PZ
2809#define ECO_GATING_CX_ONLY (1 << 3)
2810#define ECO_FLIP_DONE (1 << 0)
585fb111 2811
f0f59a00 2812#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2813#define RC_OP_FLUSH_ENABLE (1 << 0)
2814#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2815#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2816#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2817#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2818#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2819
f0f59a00 2820#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708 2821#define GEN6_BLITTER_LOCK_SHIFT 16
5ee8ee86 2822#define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
4efe0708 2823
f0f59a00 2824#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2825#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2826#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
5ee8ee86 2827#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
295e8bb7 2828
19f81df2
RB
2829#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2830#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2831
0b904c89
TN
2832#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2833#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2834
693d11c3 2835/* Fuse readout registers for GT */
b8ec759e
LL
2836#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2837#define HSW_F1_EU_DIS_SHIFT 16
2838#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2839#define HSW_F1_EU_DIS_10EUS 0
2840#define HSW_F1_EU_DIS_8EUS 1
2841#define HSW_F1_EU_DIS_6EUS 2
2842
f0f59a00 2843#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2844#define CHV_FGT_DISABLE_SS0 (1 << 10)
2845#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2846#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2847#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2848#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2849#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2850#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2851#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2852#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2853#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2854
f0f59a00 2855#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2856#define GEN8_F2_SS_DIS_SHIFT 21
2857#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2858#define GEN8_F2_S_ENA_SHIFT 25
2859#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2860
2861#define GEN9_F2_SS_DIS_SHIFT 20
2862#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2863
4e9767bc
BW
2864#define GEN10_F2_S_ENA_SHIFT 22
2865#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2866#define GEN10_F2_SS_DIS_SHIFT 18
2867#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2868
fe864b76
YZ
2869#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2870#define GEN10_L3BANK_PAIR_COUNT 4
2871#define GEN10_L3BANK_MASK 0x0F
2872
f0f59a00 2873#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2874#define GEN8_EU_DIS0_S0_MASK 0xffffff
2875#define GEN8_EU_DIS0_S1_SHIFT 24
2876#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2877
f0f59a00 2878#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2879#define GEN8_EU_DIS1_S1_MASK 0xffff
2880#define GEN8_EU_DIS1_S2_SHIFT 16
2881#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2882
f0f59a00 2883#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2884#define GEN8_EU_DIS2_S2_MASK 0xff
2885
5ee8ee86 2886#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2887
4e9767bc
BW
2888#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2889#define GEN10_EU_DIS_SS_MASK 0xff
2890
26376a7e
OM
2891#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2892#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2893#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2894#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2895
8b5eb5e2
KG
2896#define GEN11_EU_DISABLE _MMIO(0x9134)
2897#define GEN11_EU_DIS_MASK 0xFF
2898
2899#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2900#define GEN11_GT_S_ENA_MASK 0xFF
2901
2902#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2903
f0f59a00 2904#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2905#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2906#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2907#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2908#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2909
cc609d5d
BW
2910/* On modern GEN architectures interrupt control consists of two sets
2911 * of registers. The first set pertains to the ring generating the
2912 * interrupt. The second control is for the functional block generating the
2913 * interrupt. These are PM, GT, DE, etc.
2914 *
2915 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2916 * GT interrupt bits, so we don't need to duplicate the defines.
2917 *
2918 * These defines should cover us well from SNB->HSW with minor exceptions
2919 * it can also work on ILK.
2920 */
2921#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2922#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2923#define GT_BLT_USER_INTERRUPT (1 << 22)
2924#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2925#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2926#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2927#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2928#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2929#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2930#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2931#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2932#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2933#define GT_RENDER_USER_INTERRUPT (1 << 0)
2934
12638c57
BW
2935#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2936#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2937
772c2a51 2938#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2939 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2940 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2941
cc609d5d 2942/* These are all the "old" interrupts */
5ee8ee86
PZ
2943#define ILK_BSD_USER_INTERRUPT (1 << 5)
2944
2945#define I915_PM_INTERRUPT (1 << 31)
2946#define I915_ISP_INTERRUPT (1 << 22)
2947#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2948#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2949#define I915_MIPIC_INTERRUPT (1 << 19)
2950#define I915_MIPIA_INTERRUPT (1 << 18)
2951#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2952#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2953#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2954#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2955#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2956#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2957#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2958#define I915_HWB_OOM_INTERRUPT (1 << 13)
2959#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2960#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2961#define I915_MISC_INTERRUPT (1 << 11)
2962#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2963#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2964#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2965#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2966#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2967#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2968#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2969#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2970#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2971#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2972#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2973#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2974#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2975#define I915_DEBUG_INTERRUPT (1 << 2)
2976#define I915_WINVALID_INTERRUPT (1 << 1)
2977#define I915_USER_INTERRUPT (1 << 1)
2978#define I915_ASLE_INTERRUPT (1 << 0)
2979#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2980
eef57324
JA
2981#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2982#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2983
d5d8c3a1 2984/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2985#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2986#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2987
d5d8c3a1
PLB
2988#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2989#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2990#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2991#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2992 _VLV_AUD_PORT_EN_B_DBG, \
2993 _VLV_AUD_PORT_EN_C_DBG, \
2994 _VLV_AUD_PORT_EN_D_DBG)
2995#define VLV_AMP_MUTE (1 << 1)
2996
f0f59a00 2997#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2998
f0f59a00 2999#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 3000#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 3001#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
5ee8ee86
PZ
3002#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3003#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3004#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3005#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 3006#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
3007#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3008#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3009#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3010#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3011#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3012#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3013#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3014#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 3015
585fb111
JB
3016/*
3017 * Framebuffer compression (915+ only)
3018 */
3019
f0f59a00
VS
3020#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3021#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3022#define FBC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3023#define FBC_CTL_EN (1 << 31)
3024#define FBC_CTL_PERIODIC (1 << 30)
585fb111 3025#define FBC_CTL_INTERVAL_SHIFT (16)
5ee8ee86
PZ
3026#define FBC_CTL_UNCOMPRESSIBLE (1 << 14)
3027#define FBC_CTL_C3_IDLE (1 << 13)
585fb111 3028#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 3029#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 3030#define FBC_COMMAND _MMIO(0x320c)
5ee8ee86 3031#define FBC_CMD_COMPRESS (1 << 0)
f0f59a00 3032#define FBC_STATUS _MMIO(0x3210)
5ee8ee86
PZ
3033#define FBC_STAT_COMPRESSING (1 << 31)
3034#define FBC_STAT_COMPRESSED (1 << 30)
3035#define FBC_STAT_MODIFIED (1 << 29)
82f34496 3036#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 3037#define FBC_CONTROL2 _MMIO(0x3214)
5ee8ee86
PZ
3038#define FBC_CTL_FENCE_DBL (0 << 4)
3039#define FBC_CTL_IDLE_IMM (0 << 2)
3040#define FBC_CTL_IDLE_FULL (1 << 2)
3041#define FBC_CTL_IDLE_LINE (2 << 2)
3042#define FBC_CTL_IDLE_DEBUG (3 << 2)
3043#define FBC_CTL_CPU_FENCE (1 << 1)
3044#define FBC_CTL_PLANE(plane) ((plane) << 0)
f0f59a00
VS
3045#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3046#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
3047
3048#define FBC_LL_SIZE (1536)
3049
44fff99f 3050#define FBC_LLC_READ_CTRL _MMIO(0x9044)
5ee8ee86 3051#define FBC_LLC_FULLY_OPEN (1 << 30)
44fff99f 3052
74dff282 3053/* Framebuffer compression for GM45+ */
f0f59a00
VS
3054#define DPFC_CB_BASE _MMIO(0x3200)
3055#define DPFC_CONTROL _MMIO(0x3208)
5ee8ee86
PZ
3056#define DPFC_CTL_EN (1 << 31)
3057#define DPFC_CTL_PLANE(plane) ((plane) << 30)
3058#define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3059#define DPFC_CTL_FENCE_EN (1 << 29)
3060#define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3061#define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3062#define DPFC_SR_EN (1 << 10)
3063#define DPFC_CTL_LIMIT_1X (0 << 6)
3064#define DPFC_CTL_LIMIT_2X (1 << 6)
3065#define DPFC_CTL_LIMIT_4X (2 << 6)
f0f59a00 3066#define DPFC_RECOMP_CTL _MMIO(0x320c)
5ee8ee86 3067#define DPFC_RECOMP_STALL_EN (1 << 27)
74dff282
JB
3068#define DPFC_RECOMP_STALL_WM_SHIFT (16)
3069#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3070#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3071#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 3072#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
3073#define DPFC_INVAL_SEG_SHIFT (16)
3074#define DPFC_INVAL_SEG_MASK (0x07ff0000)
3075#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3076#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3077#define DPFC_STATUS2 _MMIO(0x3214)
3078#define DPFC_FENCE_YOFF _MMIO(0x3218)
3079#define DPFC_CHICKEN _MMIO(0x3224)
5ee8ee86 3080#define DPFC_HT_MODIFY (1 << 31)
74dff282 3081
b52eb4dc 3082/* Framebuffer compression for Ironlake */
f0f59a00
VS
3083#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3084#define ILK_DPFC_CONTROL _MMIO(0x43208)
5ee8ee86 3085#define FBC_CTL_FALSE_COLOR (1 << 10)
b52eb4dc
ZY
3086/* The bit 28-8 is reserved */
3087#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3088#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3089#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3090#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3091#define IVB_FBC_STATUS2 _MMIO(0x43214)
3092#define IVB_FBC_COMP_SEG_MASK 0x7ff
3093#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3094#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3095#define ILK_DPFC_CHICKEN _MMIO(0x43224)
5ee8ee86
PZ
3096#define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3097#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
f0f59a00 3098#define ILK_FBC_RT_BASE _MMIO(0x2128)
5ee8ee86
PZ
3099#define ILK_FBC_RT_VALID (1 << 0)
3100#define SNB_FBC_FRONT_BUFFER (1 << 1)
b52eb4dc 3101
f0f59a00 3102#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86
PZ
3103#define ILK_FBCQ_DIS (1 << 22)
3104#define ILK_PABSTRETCH_DIS (1 << 21)
1398261a 3105
b52eb4dc 3106
9c04f015
YL
3107/*
3108 * Framebuffer compression for Sandybridge
3109 *
3110 * The following two registers are of type GTTMMADR
3111 */
f0f59a00 3112#define SNB_DPFC_CTL_SA _MMIO(0x100100)
5ee8ee86 3113#define SNB_CPU_FENCE_ENABLE (1 << 29)
f0f59a00 3114#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3115
abe959c7 3116/* Framebuffer compression for Ivybridge */
f0f59a00 3117#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3118
f0f59a00 3119#define IPS_CTL _MMIO(0x43408)
42db64ef 3120#define IPS_ENABLE (1 << 31)
9c04f015 3121
f0f59a00 3122#define MSG_FBC_REND_STATE _MMIO(0x50380)
5ee8ee86
PZ
3123#define FBC_REND_NUKE (1 << 2)
3124#define FBC_REND_CACHE_CLEAN (1 << 1)
fd3da6c9 3125
585fb111
JB
3126/*
3127 * GPIO regs
3128 */
dce88879
LDM
3129#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3130 4 * (gpio))
3131
585fb111
JB
3132# define GPIO_CLOCK_DIR_MASK (1 << 0)
3133# define GPIO_CLOCK_DIR_IN (0 << 1)
3134# define GPIO_CLOCK_DIR_OUT (1 << 1)
3135# define GPIO_CLOCK_VAL_MASK (1 << 2)
3136# define GPIO_CLOCK_VAL_OUT (1 << 3)
3137# define GPIO_CLOCK_VAL_IN (1 << 4)
3138# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3139# define GPIO_DATA_DIR_MASK (1 << 8)
3140# define GPIO_DATA_DIR_IN (0 << 9)
3141# define GPIO_DATA_DIR_OUT (1 << 9)
3142# define GPIO_DATA_VAL_MASK (1 << 10)
3143# define GPIO_DATA_VAL_OUT (1 << 11)
3144# define GPIO_DATA_VAL_IN (1 << 12)
3145# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3146
f0f59a00 3147#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
3148#define GMBUS_AKSV_SELECT (1 << 11)
3149#define GMBUS_RATE_100KHZ (0 << 8)
3150#define GMBUS_RATE_50KHZ (1 << 8)
3151#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3152#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3153#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 3154#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
988c7015
JN
3155#define GMBUS_PIN_DISABLED 0
3156#define GMBUS_PIN_SSC 1
3157#define GMBUS_PIN_VGADDC 2
3158#define GMBUS_PIN_PANEL 3
3159#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3160#define GMBUS_PIN_DPC 4 /* HDMIC */
3161#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3162#define GMBUS_PIN_DPD 6 /* HDMID */
3163#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3164#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3165#define GMBUS_PIN_2_BXT 2
3166#define GMBUS_PIN_3_BXT 3
3d02352c 3167#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3168#define GMBUS_PIN_9_TC1_ICP 9
3169#define GMBUS_PIN_10_TC2_ICP 10
3170#define GMBUS_PIN_11_TC3_ICP 11
3171#define GMBUS_PIN_12_TC4_ICP 12
3172
3173#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3174#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
3175#define GMBUS_SW_CLR_INT (1 << 31)
3176#define GMBUS_SW_RDY (1 << 30)
3177#define GMBUS_ENT (1 << 29) /* enable timeout */
3178#define GMBUS_CYCLE_NONE (0 << 25)
3179#define GMBUS_CYCLE_WAIT (1 << 25)
3180#define GMBUS_CYCLE_INDEX (2 << 25)
3181#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 3182#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3183#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 3184#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
3185#define GMBUS_SLAVE_INDEX_SHIFT 8
3186#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
3187#define GMBUS_SLAVE_READ (1 << 0)
3188#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 3189#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
3190#define GMBUS_INUSE (1 << 15)
3191#define GMBUS_HW_WAIT_PHASE (1 << 14)
3192#define GMBUS_STALL_TIMEOUT (1 << 13)
3193#define GMBUS_INT (1 << 12)
3194#define GMBUS_HW_RDY (1 << 11)
3195#define GMBUS_SATOER (1 << 10)
3196#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
3197#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3198#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
3199#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3200#define GMBUS_NAK_EN (1 << 3)
3201#define GMBUS_IDLE_EN (1 << 2)
3202#define GMBUS_HW_WAIT_EN (1 << 1)
3203#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 3204#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 3205#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 3206
585fb111
JB
3207/*
3208 * Clock control & power management
3209 */
ed5eb1b7
JN
3210#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3211#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3212#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 3213#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3214
f0f59a00
VS
3215#define VGA0 _MMIO(0x6000)
3216#define VGA1 _MMIO(0x6004)
3217#define VGA_PD _MMIO(0x6010)
585fb111
JB
3218#define VGA0_PD_P2_DIV_4 (1 << 7)
3219#define VGA0_PD_P1_DIV_2 (1 << 5)
3220#define VGA0_PD_P1_SHIFT 0
3221#define VGA0_PD_P1_MASK (0x1f << 0)
3222#define VGA1_PD_P2_DIV_4 (1 << 15)
3223#define VGA1_PD_P1_DIV_2 (1 << 13)
3224#define VGA1_PD_P1_SHIFT 8
3225#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3226#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3227#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3228#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3229#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3230#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3231#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3232#define DPLL_VGA_MODE_DIS (1 << 28)
3233#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3234#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3235#define DPLL_MODE_MASK (3 << 26)
3236#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3237#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3238#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3239#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3240#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3241#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3242#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
3243#define DPLL_LOCK_VLV (1 << 15)
3244#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3245#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3246#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
3247#define DPLL_PORTC_READY_MASK (0xf << 4)
3248#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3249
585fb111 3250#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3251
3252/* Additional CHV pll/phy registers */
f0f59a00 3253#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3254#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3255#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 3256#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
3257#define PHY_LDO_DELAY_0NS 0x0
3258#define PHY_LDO_DELAY_200NS 0x1
3259#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
3260#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3261#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
3262#define PHY_CH_SU_PSR 0x1
3263#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 3264#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 3265#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3266#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
3267#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3268#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3269#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 3270
585fb111
JB
3271/*
3272 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3273 * this field (only one bit may be set).
3274 */
3275#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3276#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3277#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3278/* i830, required in DVO non-gang */
3279#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3280#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3281#define PLL_REF_INPUT_DREFCLK (0 << 13)
3282#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3283#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3284#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3285#define PLL_REF_INPUT_MASK (3 << 13)
3286#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3287/* Ironlake */
b9055052
ZW
3288# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3289# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 3290# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
3291# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3292# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3293
585fb111
JB
3294/*
3295 * Parallel to Serial Load Pulse phase selection.
3296 * Selects the phase for the 10X DPLL clock for the PCIe
3297 * digital display port. The range is 4 to 13; 10 or more
3298 * is just a flip delay. The default is 6
3299 */
3300#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3301#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3302/*
3303 * SDVO multiplier for 945G/GM. Not used on 965.
3304 */
3305#define SDVO_MULTIPLIER_MASK 0x000000ff
3306#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3307#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3308
ed5eb1b7
JN
3309#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3310#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3311#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 3312#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3313
585fb111
JB
3314/*
3315 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3316 *
3317 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3318 */
3319#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3320#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3321/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3322#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3323#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3324/*
3325 * SDVO/UDI pixel multiplier.
3326 *
3327 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3328 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3329 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3330 * dummy bytes in the datastream at an increased clock rate, with both sides of
3331 * the link knowing how many bytes are fill.
3332 *
3333 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3334 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3335 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3336 * through an SDVO command.
3337 *
3338 * This register field has values of multiplication factor minus 1, with
3339 * a maximum multiplier of 5 for SDVO.
3340 */
3341#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3342#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3343/*
3344 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3345 * This best be set to the default value (3) or the CRT won't work. No,
3346 * I don't entirely understand what this does...
3347 */
3348#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3349#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3350
19ab4ed3
VS
3351#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3352
f0f59a00
VS
3353#define _FPA0 0x6040
3354#define _FPA1 0x6044
3355#define _FPB0 0x6048
3356#define _FPB1 0x604c
3357#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3358#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3359#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3360#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3361#define FP_N_DIV_SHIFT 16
3362#define FP_M1_DIV_MASK 0x00003f00
3363#define FP_M1_DIV_SHIFT 8
3364#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3365#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3366#define FP_M2_DIV_SHIFT 0
f0f59a00 3367#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3368#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3369#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3370#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3371#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3372#define DPLLB_TEST_N_BYPASS (1 << 19)
3373#define DPLLB_TEST_M_BYPASS (1 << 18)
3374#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3375#define DPLLA_TEST_N_BYPASS (1 << 3)
3376#define DPLLA_TEST_M_BYPASS (1 << 2)
3377#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3378#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
3379#define DSTATE_GFX_RESET_I830 (1 << 6)
3380#define DSTATE_PLL_D3_OFF (1 << 3)
3381#define DSTATE_GFX_CLOCK_GATING (1 << 1)
3382#define DSTATE_DOT_CLOCK_GATING (1 << 0)
ed5eb1b7 3383#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
652c393a
JB
3384# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3385# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3386# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3387# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3388# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3389# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3390# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3391# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3392# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3393# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3394# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3395# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3396# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3397# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3398# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3399# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3400# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3401# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3402# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3403# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3404# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3405# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3406# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3407# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3408# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3409# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3410# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3411# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3412# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3413/*
652c393a
JB
3414 * This bit must be set on the 830 to prevent hangs when turning off the
3415 * overlay scaler.
3416 */
3417# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3418# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3419# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3420# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3421# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3422
f0f59a00 3423#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3424# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3425# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3426# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3427# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3428# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3429# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3430# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3431# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3432# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3433/* This bit must be unset on 855,865 */
652c393a
JB
3434# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3435# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3436# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3437# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3438/* This bit must be set on 855,865. */
652c393a
JB
3439# define SV_CLOCK_GATE_DISABLE (1 << 0)
3440# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3441# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3442# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3443# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3444# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3445# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3446# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3447# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3448# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3449# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3450# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3451# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3452# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3453# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3454# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3455# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3456# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3457
3458# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3459/* This bit must always be set on 965G/965GM */
652c393a
JB
3460# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3461# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3462# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3463# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3464# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3465# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3466/* This bit must always be set on 965G */
652c393a
JB
3467# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3468# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3469# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3470# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3471# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3472# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3473# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3474# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3475# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3476# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3477# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3478# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3479# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3480# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3481# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3482# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3483# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3484# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3485# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3486
f0f59a00 3487#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3488#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3489#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3490#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3491
f0f59a00 3492#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3493#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3494
f0f59a00
VS
3495#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3496#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3497
f0f59a00 3498#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 3499#define FW_CSPWRDWNEN (1 << 15)
ceb04246 3500
f0f59a00 3501#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3502
f0f59a00 3503#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3504#define CDCLK_FREQ_SHIFT 4
3505#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3506#define CZCLK_FREQ_MASK 0xf
1e69cd74 3507
f0f59a00 3508#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3509#define PFI_CREDIT_63 (9 << 28) /* chv only */
3510#define PFI_CREDIT_31 (8 << 28) /* chv only */
3511#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3512#define PFI_CREDIT_RESEND (1 << 27)
3513#define VGA_FAST_MODE_DISABLE (1 << 14)
3514
f0f59a00 3515#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3516
585fb111
JB
3517/*
3518 * Palette regs
3519 */
74c1e826
JN
3520#define _PALETTE_A 0xa000
3521#define _PALETTE_B 0xa800
3522#define _CHV_PALETTE_C 0xc000
ed5eb1b7 3523#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
74c1e826
JN
3524 _PICK((pipe), _PALETTE_A, \
3525 _PALETTE_B, _CHV_PALETTE_C) + \
3526 (i) * 4)
585fb111 3527
673a394b
EA
3528/* MCH MMIO space */
3529
3530/*
3531 * MCHBAR mirror.
3532 *
3533 * This mirrors the MCHBAR MMIO space whose location is determined by
3534 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3535 * every way. It is not accessible from the CP register read instructions.
3536 *
515b2392
PZ
3537 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3538 * just read.
673a394b
EA
3539 */
3540#define MCHBAR_MIRROR_BASE 0x10000
3541
1398261a
YL
3542#define MCHBAR_MIRROR_BASE_SNB 0x140000
3543
f0f59a00
VS
3544#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3545#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3546#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3547#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3548#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3549
3ebecd07 3550/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3551#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3552
646b4269 3553/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3554#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3555#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3556#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3557#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3558#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3559#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3560#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3561#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3562#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3563
646b4269 3564/* Pineview MCH register contains DDR3 setting */
f0f59a00 3565#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3566#define CSHRDDR3CTL_DDR3 (1 << 2)
3567
646b4269 3568/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3569#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3570#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3571
646b4269 3572/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3573#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3574#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3575#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3576#define MAD_DIMM_ECC_MASK (0x3 << 24)
3577#define MAD_DIMM_ECC_OFF (0x0 << 24)
3578#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3579#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3580#define MAD_DIMM_ECC_ON (0x3 << 24)
3581#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3582#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3583#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3584#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3585#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3586#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3587#define MAD_DIMM_A_SELECT (0x1 << 16)
3588/* DIMM sizes are in multiples of 256mb. */
3589#define MAD_DIMM_B_SIZE_SHIFT 8
3590#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3591#define MAD_DIMM_A_SIZE_SHIFT 0
3592#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3593
646b4269 3594/* snb MCH registers for priority tuning */
f0f59a00 3595#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3596#define MCH_SSKPD_WM0_MASK 0x3f
3597#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3598
f0f59a00 3599#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3600
b11248df 3601/* Clocking configuration register */
f0f59a00 3602#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3603#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3604#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3605#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3606#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3607#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3608#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3609#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3610/*
3611 * Note that on at least on ELK the below value is reported for both
3612 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3613 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3614 */
3615#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3616#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3617#define CLKCFG_MEM_533 (1 << 4)
3618#define CLKCFG_MEM_667 (2 << 4)
3619#define CLKCFG_MEM_800 (3 << 4)
3620#define CLKCFG_MEM_MASK (7 << 4)
3621
f0f59a00
VS
3622#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3623#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3624
f0f59a00 3625#define TSC1 _MMIO(0x11001)
5ee8ee86 3626#define TSE (1 << 0)
f0f59a00
VS
3627#define TR1 _MMIO(0x11006)
3628#define TSFS _MMIO(0x11020)
7648fa99
JB
3629#define TSFS_SLOPE_MASK 0x0000ff00
3630#define TSFS_SLOPE_SHIFT 8
3631#define TSFS_INTR_MASK 0x000000ff
3632
f0f59a00
VS
3633#define CRSTANDVID _MMIO(0x11100)
3634#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3635#define PXVFREQ_PX_MASK 0x7f000000
3636#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3637#define VIDFREQ_BASE _MMIO(0x11110)
3638#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3639#define VIDFREQ2 _MMIO(0x11114)
3640#define VIDFREQ3 _MMIO(0x11118)
3641#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3642#define VIDFREQ_P0_MASK 0x1f000000
3643#define VIDFREQ_P0_SHIFT 24
3644#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3645#define VIDFREQ_P0_CSCLK_SHIFT 20
3646#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3647#define VIDFREQ_P0_CRCLK_SHIFT 16
3648#define VIDFREQ_P1_MASK 0x00001f00
3649#define VIDFREQ_P1_SHIFT 8
3650#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3651#define VIDFREQ_P1_CSCLK_SHIFT 4
3652#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3653#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3654#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3655#define INTTOEXT_MAP3_SHIFT 24
3656#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3657#define INTTOEXT_MAP2_SHIFT 16
3658#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3659#define INTTOEXT_MAP1_SHIFT 8
3660#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3661#define INTTOEXT_MAP0_SHIFT 0
3662#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3663#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3664#define MEMCTL_CMD_MASK 0xe000
3665#define MEMCTL_CMD_SHIFT 13
3666#define MEMCTL_CMD_RCLK_OFF 0
3667#define MEMCTL_CMD_RCLK_ON 1
3668#define MEMCTL_CMD_CHFREQ 2
3669#define MEMCTL_CMD_CHVID 3
3670#define MEMCTL_CMD_VMMOFF 4
3671#define MEMCTL_CMD_VMMON 5
5ee8ee86 3672#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3673 when command complete */
3674#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3675#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3676#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3677#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3678#define MEMIHYST _MMIO(0x1117c)
3679#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3680#define MEMINT_RSEXIT_EN (1 << 8)
3681#define MEMINT_CX_SUPR_EN (1 << 7)
3682#define MEMINT_CONT_BUSY_EN (1 << 6)
3683#define MEMINT_AVG_BUSY_EN (1 << 5)
3684#define MEMINT_EVAL_CHG_EN (1 << 4)
3685#define MEMINT_MON_IDLE_EN (1 << 3)
3686#define MEMINT_UP_EVAL_EN (1 << 2)
3687#define MEMINT_DOWN_EVAL_EN (1 << 1)
3688#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3689#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3690#define MEM_RSEXIT_MASK 0xc000
3691#define MEM_RSEXIT_SHIFT 14
3692#define MEM_CONT_BUSY_MASK 0x3000
3693#define MEM_CONT_BUSY_SHIFT 12
3694#define MEM_AVG_BUSY_MASK 0x0c00
3695#define MEM_AVG_BUSY_SHIFT 10
3696#define MEM_EVAL_CHG_MASK 0x0300
3697#define MEM_EVAL_BUSY_SHIFT 8
3698#define MEM_MON_IDLE_MASK 0x00c0
3699#define MEM_MON_IDLE_SHIFT 6
3700#define MEM_UP_EVAL_MASK 0x0030
3701#define MEM_UP_EVAL_SHIFT 4
3702#define MEM_DOWN_EVAL_MASK 0x000c
3703#define MEM_DOWN_EVAL_SHIFT 2
3704#define MEM_SW_CMD_MASK 0x0003
3705#define MEM_INT_STEER_GFX 0
3706#define MEM_INT_STEER_CMR 1
3707#define MEM_INT_STEER_SMI 2
3708#define MEM_INT_STEER_SCI 3
f0f59a00 3709#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3710#define MEMINT_RSEXIT (1 << 7)
3711#define MEMINT_CONT_BUSY (1 << 6)
3712#define MEMINT_AVG_BUSY (1 << 5)
3713#define MEMINT_EVAL_CHG (1 << 4)
3714#define MEMINT_MON_IDLE (1 << 3)
3715#define MEMINT_UP_EVAL (1 << 2)
3716#define MEMINT_DOWN_EVAL (1 << 1)
3717#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3718#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3719#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3720#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3721#define MEMMODE_BOOST_FREQ_SHIFT 24
3722#define MEMMODE_IDLE_MODE_MASK 0x00030000
3723#define MEMMODE_IDLE_MODE_SHIFT 16
3724#define MEMMODE_IDLE_MODE_EVAL 0
3725#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3726#define MEMMODE_HWIDLE_EN (1 << 15)
3727#define MEMMODE_SWMODE_EN (1 << 14)
3728#define MEMMODE_RCLK_GATE (1 << 13)
3729#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3730#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3731#define MEMMODE_FSTART_SHIFT 8
3732#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3733#define MEMMODE_FMAX_SHIFT 4
3734#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3735#define RCBMAXAVG _MMIO(0x1119c)
3736#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3737#define SWMEMCMD_RENDER_OFF (0 << 13)
3738#define SWMEMCMD_RENDER_ON (1 << 13)
3739#define SWMEMCMD_SWFREQ (2 << 13)
3740#define SWMEMCMD_TARVID (3 << 13)
3741#define SWMEMCMD_VRM_OFF (4 << 13)
3742#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3743#define CMDSTS (1 << 12)
3744#define SFCAVM (1 << 11)
f97108d1
JB
3745#define SWFREQ_MASK 0x0380 /* P0-7 */
3746#define SWFREQ_SHIFT 7
3747#define TARVID_MASK 0x001f
f0f59a00
VS
3748#define MEMSTAT_CTG _MMIO(0x111a0)
3749#define RCBMINAVG _MMIO(0x111a0)
3750#define RCUPEI _MMIO(0x111b0)
3751#define RCDNEI _MMIO(0x111b4)
3752#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3753#define RS1EN (1 << 31)
3754#define RS2EN (1 << 30)
3755#define RS3EN (1 << 29)
3756#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3757#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3758#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3759#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3760#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3761#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3762#define RSX_STATUS_MASK (7 << 20)
3763#define RSX_STATUS_ON (0 << 20)
3764#define RSX_STATUS_RC1 (1 << 20)
3765#define RSX_STATUS_RC1E (2 << 20)
3766#define RSX_STATUS_RS1 (3 << 20)
3767#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3768#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3769#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3770#define RSX_STATUS_RSVD2 (7 << 20)
3771#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3772#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3773#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3774#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3775#define RS1CONTSAV_MASK (3 << 14)
3776#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3777#define RS1CONTSAV_RSVD (1 << 14)
3778#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3779#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3780#define NORMSLEXLAT_MASK (3 << 12)
3781#define SLOW_RS123 (0 << 12)
3782#define SLOW_RS23 (1 << 12)
3783#define SLOW_RS3 (2 << 12)
3784#define NORMAL_RS123 (3 << 12)
3785#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3786#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3787#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3788#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3789#define RS_CSTATE_MASK (3 << 4)
3790#define RS_CSTATE_C367_RS1 (0 << 4)
3791#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3792#define RS_CSTATE_RSVD (2 << 4)
3793#define RS_CSTATE_C367_RS2 (3 << 4)
3794#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3795#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3796#define VIDCTL _MMIO(0x111c0)
3797#define VIDSTS _MMIO(0x111c8)
3798#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3799#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3800#define MEMSTAT_VID_MASK 0x7f00
3801#define MEMSTAT_VID_SHIFT 8
3802#define MEMSTAT_PSTATE_MASK 0x00f8
3803#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3804#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3805#define MEMSTAT_SRC_CTL_MASK 0x0003
3806#define MEMSTAT_SRC_CTL_CORE 0
3807#define MEMSTAT_SRC_CTL_TRB 1
3808#define MEMSTAT_SRC_CTL_THM 2
3809#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3810#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3811#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3812#define PMMISC _MMIO(0x11214)
5ee8ee86 3813#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3814#define SDEW _MMIO(0x1124c)
3815#define CSIEW0 _MMIO(0x11250)
3816#define CSIEW1 _MMIO(0x11254)
3817#define CSIEW2 _MMIO(0x11258)
3818#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3819#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3820#define MCHAFE _MMIO(0x112c0)
3821#define CSIEC _MMIO(0x112e0)
3822#define DMIEC _MMIO(0x112e4)
3823#define DDREC _MMIO(0x112e8)
3824#define PEG0EC _MMIO(0x112ec)
3825#define PEG1EC _MMIO(0x112f0)
3826#define GFXEC _MMIO(0x112f4)
3827#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3828#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3829#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3830#define ECR_GPFE (1 << 31)
3831#define ECR_IMONE (1 << 30)
7648fa99 3832#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3833#define OGW0 _MMIO(0x11608)
3834#define OGW1 _MMIO(0x1160c)
3835#define EG0 _MMIO(0x11610)
3836#define EG1 _MMIO(0x11614)
3837#define EG2 _MMIO(0x11618)
3838#define EG3 _MMIO(0x1161c)
3839#define EG4 _MMIO(0x11620)
3840#define EG5 _MMIO(0x11624)
3841#define EG6 _MMIO(0x11628)
3842#define EG7 _MMIO(0x1162c)
3843#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3844#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3845#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3846#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3847#define CSIPLL0 _MMIO(0x12c10)
3848#define DDRMPLL1 _MMIO(0X12c20)
3849#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3850
f0f59a00 3851#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3852#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3853
f0f59a00
VS
3854#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3855#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3856#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3857#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3858#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3859
8a292d01
VS
3860/*
3861 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3862 * 8300) freezing up around GPU hangs. Looks as if even
3863 * scheduling/timer interrupts start misbehaving if the RPS
3864 * EI/thresholds are "bad", leading to a very sluggish or even
3865 * frozen machine.
3866 */
3867#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3868#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3869#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3870#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3871 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3872 INTERVAL_0_833_US(us) : \
3873 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3874 INTERVAL_1_28_US(us))
3875
52530cba
AG
3876#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3877#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3878#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3879#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3880 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3881 INTERVAL_0_833_TO_US(interval) : \
3882 INTERVAL_1_33_TO_US(interval)) : \
3883 INTERVAL_1_28_TO_US(interval))
3884
aa40d6bb
ZN
3885/*
3886 * Logical Context regs
3887 */
ec62ed3e
CW
3888#define CCID _MMIO(0x2180)
3889#define CCID_EN BIT(0)
3890#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3891#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3892/*
3893 * Notes on SNB/IVB/VLV context size:
3894 * - Power context is saved elsewhere (LLC or stolen)
3895 * - Ring/execlist context is saved on SNB, not on IVB
3896 * - Extended context size already includes render context size
3897 * - We always need to follow the extended context size.
3898 * SNB BSpec has comments indicating that we should use the
3899 * render context size instead if execlists are disabled, but
3900 * based on empirical testing that's just nonsense.
3901 * - Pipelined/VF state is saved on SNB/IVB respectively
3902 * - GT1 size just indicates how much of render context
3903 * doesn't need saving on GT1
3904 */
f0f59a00 3905#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3906#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3907#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3908#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3909#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3910#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3911#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3912 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3913 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3914#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3915#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3916#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3917#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3918#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3919#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3920#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3921#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3922 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3923
c01fc532
ZW
3924enum {
3925 INTEL_ADVANCED_CONTEXT = 0,
3926 INTEL_LEGACY_32B_CONTEXT,
3927 INTEL_ADVANCED_AD_CONTEXT,
3928 INTEL_LEGACY_64B_CONTEXT
3929};
3930
2355cf08
MK
3931enum {
3932 FAULT_AND_HANG = 0,
3933 FAULT_AND_HALT, /* Debug only */
3934 FAULT_AND_STREAM,
3935 FAULT_AND_CONTINUE /* Unsupported */
3936};
3937
5ee8ee86
PZ
3938#define GEN8_CTX_VALID (1 << 0)
3939#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3940#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3941#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3942#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3943#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3944
2355cf08
MK
3945#define GEN8_CTX_ID_SHIFT 32
3946#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3947#define GEN11_SW_CTX_ID_SHIFT 37
3948#define GEN11_SW_CTX_ID_WIDTH 11
3949#define GEN11_ENGINE_CLASS_SHIFT 61
3950#define GEN11_ENGINE_CLASS_WIDTH 3
3951#define GEN11_ENGINE_INSTANCE_SHIFT 48
3952#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3953
f0f59a00
VS
3954#define CHV_CLK_CTL1 _MMIO(0x101100)
3955#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3956#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3957
585fb111
JB
3958/*
3959 * Overlay regs
3960 */
3961
f0f59a00
VS
3962#define OVADD _MMIO(0x30000)
3963#define DOVSTA _MMIO(0x30008)
5ee8ee86 3964#define OC_BUF (0x3 << 20)
f0f59a00
VS
3965#define OGAMC5 _MMIO(0x30010)
3966#define OGAMC4 _MMIO(0x30014)
3967#define OGAMC3 _MMIO(0x30018)
3968#define OGAMC2 _MMIO(0x3001c)
3969#define OGAMC1 _MMIO(0x30020)
3970#define OGAMC0 _MMIO(0x30024)
585fb111 3971
d965e7ac
ID
3972/*
3973 * GEN9 clock gating regs
3974 */
3975#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3976#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3977#define PWM2_GATING_DIS (1 << 14)
3978#define PWM1_GATING_DIS (1 << 13)
3979
6481d5ed
VS
3980#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3981#define BXT_GMBUS_GATING_DIS (1 << 14)
3982
ed69cd40
ID
3983#define _CLKGATE_DIS_PSL_A 0x46520
3984#define _CLKGATE_DIS_PSL_B 0x46524
3985#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3986#define DUPS1_GATING_DIS (1 << 15)
3987#define DUPS2_GATING_DIS (1 << 19)
3988#define DUPS3_GATING_DIS (1 << 23)
ed69cd40
ID
3989#define DPF_GATING_DIS (1 << 10)
3990#define DPF_RAM_GATING_DIS (1 << 9)
3991#define DPFR_GATING_DIS (1 << 8)
3992
3993#define CLKGATE_DIS_PSL(pipe) \
3994 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3995
90007bca
RV
3996/*
3997 * GEN10 clock gating regs
3998 */
3999#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4000#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 4001#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 4002#define MSCUNIT_CLKGATE_DIS (1 << 10)
90007bca 4003
a4713c5a
RV
4004#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4005#define GWUNIT_CLKGATE_DIS (1 << 16)
4006
01ab0f92
RA
4007#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4008#define VFUNIT_CLKGATE_DIS (1 << 20)
4009
5ba700c7
OM
4010#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4011#define CGPSF_CLKGATE_DIS (1 << 3)
4012
585fb111
JB
4013/*
4014 * Display engine regs
4015 */
4016
8bf1e9f1 4017/* Pipe A CRC regs */
a57c774a 4018#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 4019#define PIPE_CRC_ENABLE (1 << 31)
207a815d
VS
4020/* skl+ source selection */
4021#define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4022#define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4023#define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4024#define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4025#define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4026#define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4027#define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4028#define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
b4437a41 4029/* ivb+ source selection */
8bf1e9f1
SH
4030#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4031#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4032#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 4033/* ilk+ source selection */
5a6b5c84
DV
4034#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4035#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4036#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4037/* embedded DP port on the north display block, reserved on ivb */
4038#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4039#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
4040/* vlv source selection */
4041#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4042#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4043#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4044/* with DP port the pipe source is invalid */
4045#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4046#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4047#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4048/* gen3+ source selection */
4049#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4050#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4051#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4052/* with DP/TV port the pipe source is invalid */
4053#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4054#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4055#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4056#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4057#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4058/* gen2 doesn't have source selection bits */
52f843f6 4059#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 4060
5a6b5c84
DV
4061#define _PIPE_CRC_RES_1_A_IVB 0x60064
4062#define _PIPE_CRC_RES_2_A_IVB 0x60068
4063#define _PIPE_CRC_RES_3_A_IVB 0x6006c
4064#define _PIPE_CRC_RES_4_A_IVB 0x60070
4065#define _PIPE_CRC_RES_5_A_IVB 0x60074
4066
a57c774a
AK
4067#define _PIPE_CRC_RES_RED_A 0x60060
4068#define _PIPE_CRC_RES_GREEN_A 0x60064
4069#define _PIPE_CRC_RES_BLUE_A 0x60068
4070#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4071#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
4072
4073/* Pipe B CRC regs */
5a6b5c84
DV
4074#define _PIPE_CRC_RES_1_B_IVB 0x61064
4075#define _PIPE_CRC_RES_2_B_IVB 0x61068
4076#define _PIPE_CRC_RES_3_B_IVB 0x6106c
4077#define _PIPE_CRC_RES_4_B_IVB 0x61070
4078#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 4079
f0f59a00
VS
4080#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4081#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4082#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4083#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4084#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4085#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4086
4087#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4088#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4089#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4090#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4091#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 4092
585fb111 4093/* Pipe A timing regs */
a57c774a
AK
4094#define _HTOTAL_A 0x60000
4095#define _HBLANK_A 0x60004
4096#define _HSYNC_A 0x60008
4097#define _VTOTAL_A 0x6000c
4098#define _VBLANK_A 0x60010
4099#define _VSYNC_A 0x60014
4100#define _PIPEASRC 0x6001c
4101#define _BCLRPAT_A 0x60020
4102#define _VSYNCSHIFT_A 0x60028
ebb69c95 4103#define _PIPE_MULT_A 0x6002c
585fb111
JB
4104
4105/* Pipe B timing regs */
a57c774a
AK
4106#define _HTOTAL_B 0x61000
4107#define _HBLANK_B 0x61004
4108#define _HSYNC_B 0x61008
4109#define _VTOTAL_B 0x6100c
4110#define _VBLANK_B 0x61010
4111#define _VSYNC_B 0x61014
4112#define _PIPEBSRC 0x6101c
4113#define _BCLRPAT_B 0x61020
4114#define _VSYNCSHIFT_B 0x61028
ebb69c95 4115#define _PIPE_MULT_B 0x6102c
a57c774a 4116
7b56caf3
MC
4117/* DSI 0 timing regs */
4118#define _HTOTAL_DSI0 0x6b000
4119#define _HSYNC_DSI0 0x6b008
4120#define _VTOTAL_DSI0 0x6b00c
4121#define _VSYNC_DSI0 0x6b014
4122#define _VSYNCSHIFT_DSI0 0x6b028
4123
4124/* DSI 1 timing regs */
4125#define _HTOTAL_DSI1 0x6b800
4126#define _HSYNC_DSI1 0x6b808
4127#define _VTOTAL_DSI1 0x6b80c
4128#define _VSYNC_DSI1 0x6b814
4129#define _VSYNCSHIFT_DSI1 0x6b828
4130
a57c774a
AK
4131#define TRANSCODER_A_OFFSET 0x60000
4132#define TRANSCODER_B_OFFSET 0x61000
4133#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4134#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a 4135#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
4136#define TRANSCODER_DSI0_OFFSET 0x6b000
4137#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 4138
f0f59a00
VS
4139#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4140#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4141#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4142#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4143#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4144#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4145#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4146#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4147#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4148#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4149
c8f7df58
RV
4150/* VLV eDP PSR registers */
4151#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4152#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
5ee8ee86
PZ
4153#define VLV_EDP_PSR_ENABLE (1 << 0)
4154#define VLV_EDP_PSR_RESET (1 << 1)
4155#define VLV_EDP_PSR_MODE_MASK (7 << 2)
4156#define VLV_EDP_PSR_MODE_HW_TIMER (1 << 3)
4157#define VLV_EDP_PSR_MODE_SW_TIMER (1 << 2)
4158#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1 << 7)
4159#define VLV_EDP_PSR_ACTIVE_ENTRY (1 << 8)
4160#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1 << 9)
4161#define VLV_EDP_PSR_DBL_FRAME (1 << 10)
4162#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff << 16)
c8f7df58 4163#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4164#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4165
4166#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4167#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
5ee8ee86
PZ
4168#define VLV_EDP_PSR_SDP_FREQ_MASK (3 << 30)
4169#define VLV_EDP_PSR_SDP_FREQ_ONCE (1 << 31)
4170#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1 << 30)
f0f59a00 4171#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4172
4173#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4174#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
5ee8ee86 4175#define VLV_EDP_PSR_LAST_STATE_MASK (7 << 3)
c8f7df58 4176#define VLV_EDP_PSR_CURR_STATE_MASK 7
5ee8ee86
PZ
4177#define VLV_EDP_PSR_DISABLED (0 << 0)
4178#define VLV_EDP_PSR_INACTIVE (1 << 0)
4179#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2 << 0)
4180#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3 << 0)
4181#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4 << 0)
4182#define VLV_EDP_PSR_EXIT (5 << 0)
4183#define VLV_EDP_PSR_IN_TRANS (1 << 7)
f0f59a00 4184#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4185
ed8546ac 4186/* HSW+ eDP PSR registers */
443a389f
VS
4187#define HSW_EDP_PSR_BASE 0x64800
4188#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4189#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
5ee8ee86
PZ
4190#define EDP_PSR_ENABLE (1 << 31)
4191#define BDW_PSR_SINGLE_FRAME (1 << 30)
4192#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4193#define EDP_PSR_LINK_STANDBY (1 << 27)
4194#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4195#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4196#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4197#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4198#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 4199#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
4200#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4201#define EDP_PSR_TP1_TP2_SEL (0 << 11)
4202#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 4203#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
4204#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4205#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4206#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4207#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4208#define EDP_PSR_TP1_TIME_500us (0 << 4)
4209#define EDP_PSR_TP1_TIME_100us (1 << 4)
4210#define EDP_PSR_TP1_TIME_2500us (2 << 4)
4211#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
4212#define EDP_PSR_IDLE_FRAME_SHIFT 0
4213
fc340442
DV
4214/* Bspec claims those aren't shifted but stay at 0x64800 */
4215#define EDP_PSR_IMR _MMIO(0x64834)
4216#define EDP_PSR_IIR _MMIO(0x64838)
c0871805
ID
4217#define EDP_PSR_ERROR(shift) (1 << ((shift) + 2))
4218#define EDP_PSR_POST_EXIT(shift) (1 << ((shift) + 1))
4219#define EDP_PSR_PRE_ENTRY(shift) (1 << (shift))
4220#define EDP_PSR_TRANSCODER_C_SHIFT 24
4221#define EDP_PSR_TRANSCODER_B_SHIFT 16
4222#define EDP_PSR_TRANSCODER_A_SHIFT 8
4223#define EDP_PSR_TRANSCODER_EDP_SHIFT 0
fc340442 4224
f0f59a00 4225#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
4226#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4227#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4228#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4229#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4230#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4231
f0f59a00 4232#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4233
861023e0 4234#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
5ee8ee86 4235#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 4236#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
4237#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4238#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4239#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4240#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4241#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4242#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4243#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4244#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4245#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4246#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4247#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
4248#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4249#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4250#define EDP_PSR_STATUS_COUNT_SHIFT 16
4251#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
4252#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4253#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4254#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4255#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4256#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
4257#define EDP_PSR_STATUS_IDLE_MASK 0xf
4258
f0f59a00 4259#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4260#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4261
62801bf6 4262#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
5ee8ee86
PZ
4263#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4264#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4265#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4266#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 4267#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 4268#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 4269
f0f59a00 4270#define EDP_PSR2_CTL _MMIO(0x6f900)
5ee8ee86
PZ
4271#define EDP_PSR2_ENABLE (1 << 31)
4272#define EDP_SU_TRACK_ENABLE (1 << 30)
4273#define EDP_Y_COORDINATE_VALID (1 << 26) /* GLK and CNL+ */
4274#define EDP_Y_COORDINATE_ENABLE (1 << 25) /* GLK and CNL+ */
4275#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4276#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4277#define EDP_PSR2_TP2_TIME_500us (0 << 8)
4278#define EDP_PSR2_TP2_TIME_100us (1 << 8)
4279#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4280#define EDP_PSR2_TP2_TIME_50us (3 << 8)
4281#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
474d1ec4 4282#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
5ee8ee86
PZ
4283#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4284#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
fe36181b
JRS
4285#define EDP_PSR2_IDLE_FRAME_MASK 0xf
4286#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 4287
bc18b4df
JRS
4288#define _PSR_EVENT_TRANS_A 0x60848
4289#define _PSR_EVENT_TRANS_B 0x61848
4290#define _PSR_EVENT_TRANS_C 0x62848
4291#define _PSR_EVENT_TRANS_D 0x63848
4292#define _PSR_EVENT_TRANS_EDP 0x6F848
4293#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A)
4294#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4295#define PSR_EVENT_PSR2_DISABLED (1 << 16)
4296#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4297#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4298#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4299#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4300#define PSR_EVENT_MEMORY_UP (1 << 10)
4301#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4302#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4303#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 4304#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
4305#define PSR_EVENT_HDCP_ENABLE (1 << 4)
4306#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4307#define PSR_EVENT_VBI_ENABLE (1 << 2)
4308#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4309#define PSR_EVENT_PSR_DISABLE (1 << 0)
4310
861023e0 4311#define EDP_PSR2_STATUS _MMIO(0x6f940)
5ee8ee86 4312#define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
6ba1f9e1 4313#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4314
cc8853f5
JRS
4315#define _PSR2_SU_STATUS_0 0x6F914
4316#define _PSR2_SU_STATUS_1 0x6F918
4317#define _PSR2_SU_STATUS_2 0x6F91C
4318#define _PSR2_SU_STATUS(index) _MMIO(_PICK_EVEN((index), _PSR2_SU_STATUS_0, _PSR2_SU_STATUS_1))
4319#define PSR2_SU_STATUS(frame) (_PSR2_SU_STATUS((frame) / 3))
4320#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4321#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4322#define PSR2_SU_STATUS_FRAMES 8
4323
585fb111 4324/* VGA port control */
f0f59a00
VS
4325#define ADPA _MMIO(0x61100)
4326#define PCH_ADPA _MMIO(0xe1100)
4327#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4328
5ee8ee86 4329#define ADPA_DAC_ENABLE (1 << 31)
585fb111 4330#define ADPA_DAC_DISABLE 0
6102a8ee 4331#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 4332#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
4333#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4334#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 4335#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 4336#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 4337#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
4338#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4339#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4340#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4341#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4342#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4343#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4344#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4345#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4346#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4347#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4348#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4349#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4350#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4351#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4352#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4353#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4354#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4355#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4356#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 4357#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 4358#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 4359#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 4360#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 4361#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 4362#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 4363#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 4364#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 4365#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
4366#define ADPA_DPMS_MASK (~(3 << 10))
4367#define ADPA_DPMS_ON (0 << 10)
4368#define ADPA_DPMS_SUSPEND (1 << 10)
4369#define ADPA_DPMS_STANDBY (2 << 10)
4370#define ADPA_DPMS_OFF (3 << 10)
585fb111 4371
939fe4d7 4372
585fb111 4373/* Hotplug control (945+ only) */
ed5eb1b7 4374#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
4375#define PORTB_HOTPLUG_INT_EN (1 << 29)
4376#define PORTC_HOTPLUG_INT_EN (1 << 28)
4377#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4378#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4379#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4380#define TV_HOTPLUG_INT_EN (1 << 18)
4381#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4382#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4383 PORTC_HOTPLUG_INT_EN | \
4384 PORTD_HOTPLUG_INT_EN | \
4385 SDVOC_HOTPLUG_INT_EN | \
4386 SDVOB_HOTPLUG_INT_EN | \
4387 CRT_HOTPLUG_INT_EN)
585fb111 4388#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4389#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4390/* must use period 64 on GM45 according to docs */
4391#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4392#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4393#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4394#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4395#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4396#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4397#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4398#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4399#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4400#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4401#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4402#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4403
ed5eb1b7 4404#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
0ce99f74 4405/*
0780cd36 4406 * HDMI/DP bits are g4x+
0ce99f74
DV
4407 *
4408 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4409 * Please check the detailed lore in the commit message for for experimental
4410 * evidence.
4411 */
0780cd36
VS
4412/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4413#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4414#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4415#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4416/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4417#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4418#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4419#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4420#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4421#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4422#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4423#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4424#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4425#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4426#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4427#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4428#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4429/* CRT/TV common between gen3+ */
585fb111
JB
4430#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4431#define TV_HOTPLUG_INT_STATUS (1 << 10)
4432#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4433#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4434#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4435#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4436#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4437#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4438#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4439#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4440
084b612e
CW
4441/* SDVO is different across gen3/4 */
4442#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4443#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4444/*
4445 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4446 * since reality corrobates that they're the same as on gen3. But keep these
4447 * bits here (and the comment!) to help any other lost wanderers back onto the
4448 * right tracks.
4449 */
084b612e
CW
4450#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4451#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4452#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4453#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4454#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4455 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4456 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4457 PORTB_HOTPLUG_INT_STATUS | \
4458 PORTC_HOTPLUG_INT_STATUS | \
4459 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4460
4461#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4462 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4463 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4464 PORTB_HOTPLUG_INT_STATUS | \
4465 PORTC_HOTPLUG_INT_STATUS | \
4466 PORTD_HOTPLUG_INT_STATUS)
585fb111 4467
c20cd312
PZ
4468/* SDVO and HDMI port control.
4469 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4470#define _GEN3_SDVOB 0x61140
4471#define _GEN3_SDVOC 0x61160
4472#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4473#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4474#define GEN4_HDMIB GEN3_SDVOB
4475#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4476#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4477#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4478#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4479#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4480#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4481#define PCH_HDMIC _MMIO(0xe1150)
4482#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4483
f0f59a00 4484#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4485#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 4486#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 4487#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4488#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4489#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4490#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4491#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4492
c20cd312
PZ
4493/* Gen 3 SDVO bits: */
4494#define SDVO_ENABLE (1 << 31)
76203467 4495#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4496#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4497#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4498#define SDVO_STALL_SELECT (1 << 29)
4499#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4500/*
585fb111 4501 * 915G/GM SDVO pixel multiplier.
585fb111 4502 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4503 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4504 */
c20cd312 4505#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4506#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4507#define SDVO_PHASE_SELECT_MASK (15 << 19)
4508#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4509#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4510#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4511#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4512#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4513#define SDVO_DETECTED (1 << 2)
585fb111 4514/* Bits to be preserved when writing */
c20cd312
PZ
4515#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4516 SDVO_INTERRUPT_ENABLE)
4517#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4518
4519/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4520#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4521#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4522#define SDVO_ENCODING_SDVO (0 << 10)
4523#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4524#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4525#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4526#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4527#define SDVO_AUDIO_ENABLE (1 << 6)
4528/* VSYNC/HSYNC bits new with 965, default is to be set */
4529#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4530#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4531
4532/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4533#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4534#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4535
4536/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4537#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4538#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4539#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4540
44f37d1f 4541/* CHV SDVO/HDMI bits: */
76203467 4542#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4543#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4544#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4545
585fb111
JB
4546
4547/* DVO port control */
f0f59a00
VS
4548#define _DVOA 0x61120
4549#define DVOA _MMIO(_DVOA)
4550#define _DVOB 0x61140
4551#define DVOB _MMIO(_DVOB)
4552#define _DVOC 0x61160
4553#define DVOC _MMIO(_DVOC)
585fb111 4554#define DVO_ENABLE (1 << 31)
b45a2588
VS
4555#define DVO_PIPE_SEL_SHIFT 30
4556#define DVO_PIPE_SEL_MASK (1 << 30)
4557#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4558#define DVO_PIPE_STALL_UNUSED (0 << 28)
4559#define DVO_PIPE_STALL (1 << 28)
4560#define DVO_PIPE_STALL_TV (2 << 28)
4561#define DVO_PIPE_STALL_MASK (3 << 28)
4562#define DVO_USE_VGA_SYNC (1 << 15)
4563#define DVO_DATA_ORDER_I740 (0 << 14)
4564#define DVO_DATA_ORDER_FP (1 << 14)
4565#define DVO_VSYNC_DISABLE (1 << 11)
4566#define DVO_HSYNC_DISABLE (1 << 10)
4567#define DVO_VSYNC_TRISTATE (1 << 9)
4568#define DVO_HSYNC_TRISTATE (1 << 8)
4569#define DVO_BORDER_ENABLE (1 << 7)
4570#define DVO_DATA_ORDER_GBRG (1 << 6)
4571#define DVO_DATA_ORDER_RGGB (0 << 6)
4572#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4573#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4574#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4575#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4576#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4577#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4578#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4579#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4580#define DVOA_SRCDIM _MMIO(0x61124)
4581#define DVOB_SRCDIM _MMIO(0x61144)
4582#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4583#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4584#define DVO_SRCDIM_VERTICAL_SHIFT 0
4585
4586/* LVDS port control */
f0f59a00 4587#define LVDS _MMIO(0x61180)
585fb111
JB
4588/*
4589 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4590 * the DPLL semantics change when the LVDS is assigned to that pipe.
4591 */
4592#define LVDS_PORT_EN (1 << 31)
4593/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4594#define LVDS_PIPE_SEL_SHIFT 30
4595#define LVDS_PIPE_SEL_MASK (1 << 30)
4596#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4597#define LVDS_PIPE_SEL_SHIFT_CPT 29
4598#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4599#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4600/* LVDS dithering flag on 965/g4x platform */
4601#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4602/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4603#define LVDS_VSYNC_POLARITY (1 << 21)
4604#define LVDS_HSYNC_POLARITY (1 << 20)
4605
a3e17eb8
ZY
4606/* Enable border for unscaled (or aspect-scaled) display */
4607#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4608/*
4609 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4610 * pixel.
4611 */
4612#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4613#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4614#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4615/*
4616 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4617 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4618 * on.
4619 */
4620#define LVDS_A3_POWER_MASK (3 << 6)
4621#define LVDS_A3_POWER_DOWN (0 << 6)
4622#define LVDS_A3_POWER_UP (3 << 6)
4623/*
4624 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4625 * is set.
4626 */
4627#define LVDS_CLKB_POWER_MASK (3 << 4)
4628#define LVDS_CLKB_POWER_DOWN (0 << 4)
4629#define LVDS_CLKB_POWER_UP (3 << 4)
4630/*
4631 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4632 * setting for whether we are in dual-channel mode. The B3 pair will
4633 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4634 */
4635#define LVDS_B0B3_POWER_MASK (3 << 2)
4636#define LVDS_B0B3_POWER_DOWN (0 << 2)
4637#define LVDS_B0B3_POWER_UP (3 << 2)
4638
3c17fe4b 4639/* Video Data Island Packet control */
f0f59a00 4640#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4641/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4642 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4643 * of the infoframe structure specified by CEA-861. */
4644#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4645#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4646#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4647#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4648/* Pre HSW: */
3c17fe4b 4649#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4650#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4651#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 4652#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
4653#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4654#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 4655#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
4656#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4657#define VIDEO_DIP_SELECT_AVI (0 << 19)
4658#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 4659#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 4660#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4661#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4662#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4663#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4664#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4665#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4666/* HSW and later: */
a670be33
DP
4667#define DRM_DIP_ENABLE (1 << 28)
4668#define PSR_VSC_BIT_7_SET (1 << 27)
4669#define VSC_SELECT_MASK (0x3 << 25)
4670#define VSC_SELECT_SHIFT 25
4671#define VSC_DIP_HW_HEA_DATA (0 << 25)
4672#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4673#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4674#define VSC_DIP_SW_HEA_DATA (3 << 25)
4675#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4676#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4677#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4678#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4679#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4680#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4681#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4682
585fb111 4683/* Panel power sequencing */
44cb734c
ID
4684#define PPS_BASE 0x61200
4685#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4686#define PCH_PPS_BASE 0xC7200
4687
4688#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4689 PPS_BASE + (reg) + \
4690 (pps_idx) * 0x100)
4691
4692#define _PP_STATUS 0x61200
4693#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4694#define PP_ON (1 << 31)
f4ff2120
MC
4695
4696#define _PP_CONTROL_1 0xc7204
4697#define _PP_CONTROL_2 0xc7304
4698#define ICP_PP_CONTROL(x) _MMIO(((x) == 1) ? _PP_CONTROL_1 : \
4699 _PP_CONTROL_2)
4700#define POWER_CYCLE_DELAY_MASK (0x1f << 4)
4701#define POWER_CYCLE_DELAY_SHIFT 4
4702#define VDD_OVERRIDE_FORCE (1 << 3)
4703#define BACKLIGHT_ENABLE (1 << 2)
4704#define PWR_DOWN_ON_RESET (1 << 1)
4705#define PWR_STATE_TARGET (1 << 0)
585fb111
JB
4706/*
4707 * Indicates that all dependencies of the panel are on:
4708 *
4709 * - PLL enabled
4710 * - pipe enabled
4711 * - LVDS/DVOB/DVOC on
4712 */
44cb734c
ID
4713#define PP_READY (1 << 30)
4714#define PP_SEQUENCE_NONE (0 << 28)
4715#define PP_SEQUENCE_POWER_UP (1 << 28)
4716#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4717#define PP_SEQUENCE_MASK (3 << 28)
4718#define PP_SEQUENCE_SHIFT 28
4719#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4720#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4721#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4722#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4723#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4724#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4725#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
f139da13 4726#define PP_SEQUENCE_STATE_ON_S1_1 (0x9 << 0)
99ea7127
KP
4727#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4728#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4729#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4730
4731#define _PP_CONTROL 0x61204
4732#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4733#define PANEL_UNLOCK_REGS (0xabcd << 16)
4734#define PANEL_UNLOCK_MASK (0xffff << 16)
4735#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4736#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4737#define EDP_FORCE_VDD (1 << 3)
4738#define EDP_BLC_ENABLE (1 << 2)
4739#define PANEL_POWER_RESET (1 << 1)
44cb734c 4740#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4741
4742#define _PP_ON_DELAYS 0x61208
4743#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4744#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4745#define PANEL_PORT_SELECT_MASK (3 << 30)
4746#define PANEL_PORT_SELECT_LVDS (0 << 30)
4747#define PANEL_PORT_SELECT_DPA (1 << 30)
4748#define PANEL_PORT_SELECT_DPC (2 << 30)
4749#define PANEL_PORT_SELECT_DPD (3 << 30)
4750#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4751#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4752#define PANEL_POWER_UP_DELAY_SHIFT 16
4753#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4754#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4755
4756#define _PP_OFF_DELAYS 0x6120C
4757#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4758#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4759#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4760#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4761#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4762
4763#define _PP_DIVISOR 0x61210
4764#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4765#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4766#define PP_REFERENCE_DIVIDER_SHIFT 8
4767#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4768#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4769
4770/* Panel fitting */
ed5eb1b7 4771#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
4772#define PFIT_ENABLE (1 << 31)
4773#define PFIT_PIPE_MASK (3 << 29)
4774#define PFIT_PIPE_SHIFT 29
4775#define VERT_INTERP_DISABLE (0 << 10)
4776#define VERT_INTERP_BILINEAR (1 << 10)
4777#define VERT_INTERP_MASK (3 << 10)
4778#define VERT_AUTO_SCALE (1 << 9)
4779#define HORIZ_INTERP_DISABLE (0 << 6)
4780#define HORIZ_INTERP_BILINEAR (1 << 6)
4781#define HORIZ_INTERP_MASK (3 << 6)
4782#define HORIZ_AUTO_SCALE (1 << 5)
4783#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4784#define PFIT_FILTER_FUZZY (0 << 24)
4785#define PFIT_SCALING_AUTO (0 << 26)
4786#define PFIT_SCALING_PROGRAMMED (1 << 26)
4787#define PFIT_SCALING_PILLAR (2 << 26)
4788#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 4789#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
4790/* Pre-965 */
4791#define PFIT_VERT_SCALE_SHIFT 20
4792#define PFIT_VERT_SCALE_MASK 0xfff00000
4793#define PFIT_HORIZ_SCALE_SHIFT 4
4794#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4795/* 965+ */
4796#define PFIT_VERT_SCALE_SHIFT_965 16
4797#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4798#define PFIT_HORIZ_SCALE_SHIFT_965 0
4799#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4800
ed5eb1b7 4801#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 4802
ed5eb1b7
JN
4803#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4804#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
f0f59a00
VS
4805#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4806 _VLV_BLC_PWM_CTL2_B)
07bf139b 4807
ed5eb1b7
JN
4808#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4809#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
f0f59a00
VS
4810#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4811 _VLV_BLC_PWM_CTL_B)
07bf139b 4812
ed5eb1b7
JN
4813#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4814#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
f0f59a00
VS
4815#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4816 _VLV_BLC_HIST_CTL_B)
07bf139b 4817
585fb111 4818/* Backlight control */
ed5eb1b7 4819#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
7cf41601
DV
4820#define BLM_PWM_ENABLE (1 << 31)
4821#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4822#define BLM_PIPE_SELECT (1 << 29)
4823#define BLM_PIPE_SELECT_IVB (3 << 29)
4824#define BLM_PIPE_A (0 << 29)
4825#define BLM_PIPE_B (1 << 29)
4826#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4827#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4828#define BLM_TRANSCODER_B BLM_PIPE_B
4829#define BLM_TRANSCODER_C BLM_PIPE_C
4830#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4831#define BLM_PIPE(pipe) ((pipe) << 29)
4832#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4833#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4834#define BLM_PHASE_IN_ENABLE (1 << 25)
4835#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4836#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4837#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4838#define BLM_PHASE_IN_COUNT_SHIFT (8)
4839#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4840#define BLM_PHASE_IN_INCR_SHIFT (0)
4841#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
ed5eb1b7 4842#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
ba3820ad
TI
4843/*
4844 * This is the most significant 15 bits of the number of backlight cycles in a
4845 * complete cycle of the modulated backlight control.
4846 *
4847 * The actual value is this field multiplied by two.
4848 */
7cf41601
DV
4849#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4850#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4851#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4852/*
4853 * This is the number of cycles out of the backlight modulation cycle for which
4854 * the backlight is on.
4855 *
4856 * This field must be no greater than the number of cycles in the complete
4857 * backlight modulation cycle.
4858 */
4859#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4860#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4861#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4862#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4863
ed5eb1b7 4864#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
2059ac3b 4865#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4866
7cf41601
DV
4867/* New registers for PCH-split platforms. Safe where new bits show up, the
4868 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4869#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4870#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4871
f0f59a00 4872#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4873
7cf41601
DV
4874/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4875 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4876#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4877#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4878#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4879#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4880#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4881
f0f59a00 4882#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4883#define UTIL_PIN_ENABLE (1 << 31)
4884
022e4e52
SK
4885#define UTIL_PIN_PIPE(x) ((x) << 29)
4886#define UTIL_PIN_PIPE_MASK (3 << 29)
4887#define UTIL_PIN_MODE_PWM (1 << 24)
4888#define UTIL_PIN_MODE_MASK (0xf << 24)
4889#define UTIL_PIN_POLARITY (1 << 22)
4890
0fb890c0 4891/* BXT backlight register definition. */
022e4e52 4892#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4893#define BXT_BLC_PWM_ENABLE (1 << 31)
4894#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4895#define _BXT_BLC_PWM_FREQ1 0xC8254
4896#define _BXT_BLC_PWM_DUTY1 0xC8258
4897
4898#define _BXT_BLC_PWM_CTL2 0xC8350
4899#define _BXT_BLC_PWM_FREQ2 0xC8354
4900#define _BXT_BLC_PWM_DUTY2 0xC8358
4901
f0f59a00 4902#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4903 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4904#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4905 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4906#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4907 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4908
f0f59a00 4909#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4910#define PCH_GTC_ENABLE (1 << 31)
4911
585fb111 4912/* TV port control */
f0f59a00 4913#define TV_CTL _MMIO(0x68000)
646b4269 4914/* Enables the TV encoder */
585fb111 4915# define TV_ENC_ENABLE (1 << 31)
646b4269 4916/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4917# define TV_ENC_PIPE_SEL_SHIFT 30
4918# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4919# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4920/* Outputs composite video (DAC A only) */
585fb111 4921# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4922/* Outputs SVideo video (DAC B/C) */
585fb111 4923# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4924/* Outputs Component video (DAC A/B/C) */
585fb111 4925# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4926/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4927# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4928# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4929/* Enables slow sync generation (945GM only) */
585fb111 4930# define TV_SLOW_SYNC (1 << 20)
646b4269 4931/* Selects 4x oversampling for 480i and 576p */
585fb111 4932# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4933/* Selects 2x oversampling for 720p and 1080i */
585fb111 4934# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4935/* Selects no oversampling for 1080p */
585fb111 4936# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4937/* Selects 8x oversampling */
585fb111 4938# define TV_OVERSAMPLE_8X (3 << 18)
e3bb355c 4939# define TV_OVERSAMPLE_MASK (3 << 18)
646b4269 4940/* Selects progressive mode rather than interlaced */
585fb111 4941# define TV_PROGRESSIVE (1 << 17)
646b4269 4942/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4943# define TV_PAL_BURST (1 << 16)
646b4269 4944/* Field for setting delay of Y compared to C */
585fb111 4945# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4946/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4947# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4948/*
585fb111
JB
4949 * Enables a fix for the 915GM only.
4950 *
4951 * Not sure what it does.
4952 */
4953# define TV_ENC_C0_FIX (1 << 10)
646b4269 4954/* Bits that must be preserved by software */
d2d9f232 4955# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4956# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4957/* Read-only state that reports all features enabled */
585fb111 4958# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4959/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4960# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4961/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4962# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4963/* Normal operation */
585fb111 4964# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4965/* Encoder test pattern 1 - combo pattern */
585fb111 4966# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4967/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4968# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4969/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4970# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4971/* Encoder test pattern 4 - random noise */
585fb111 4972# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4973/* Encoder test pattern 5 - linear color ramps */
585fb111 4974# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4975/*
585fb111
JB
4976 * This test mode forces the DACs to 50% of full output.
4977 *
4978 * This is used for load detection in combination with TVDAC_SENSE_MASK
4979 */
4980# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4981# define TV_TEST_MODE_MASK (7 << 0)
4982
f0f59a00 4983#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4984# define TV_DAC_SAVE 0x00ffff00
646b4269 4985/*
585fb111
JB
4986 * Reports that DAC state change logic has reported change (RO).
4987 *
4988 * This gets cleared when TV_DAC_STATE_EN is cleared
4989*/
4990# define TVDAC_STATE_CHG (1 << 31)
4991# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4992/* Reports that DAC A voltage is above the detect threshold */
585fb111 4993# define TVDAC_A_SENSE (1 << 30)
646b4269 4994/* Reports that DAC B voltage is above the detect threshold */
585fb111 4995# define TVDAC_B_SENSE (1 << 29)
646b4269 4996/* Reports that DAC C voltage is above the detect threshold */
585fb111 4997# define TVDAC_C_SENSE (1 << 28)
646b4269 4998/*
585fb111
JB
4999 * Enables DAC state detection logic, for load-based TV detection.
5000 *
5001 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5002 * to off, for load detection to work.
5003 */
5004# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 5005/* Sets the DAC A sense value to high */
585fb111 5006# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 5007/* Sets the DAC B sense value to high */
585fb111 5008# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 5009/* Sets the DAC C sense value to high */
585fb111 5010# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 5011/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 5012# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 5013/* Sets the slew rate. Must be preserved in software */
585fb111
JB
5014# define ENC_TVDAC_SLEW_FAST (1 << 6)
5015# define DAC_A_1_3_V (0 << 4)
5016# define DAC_A_1_1_V (1 << 4)
5017# define DAC_A_0_7_V (2 << 4)
cb66c692 5018# define DAC_A_MASK (3 << 4)
585fb111
JB
5019# define DAC_B_1_3_V (0 << 2)
5020# define DAC_B_1_1_V (1 << 2)
5021# define DAC_B_0_7_V (2 << 2)
cb66c692 5022# define DAC_B_MASK (3 << 2)
585fb111
JB
5023# define DAC_C_1_3_V (0 << 0)
5024# define DAC_C_1_1_V (1 << 0)
5025# define DAC_C_0_7_V (2 << 0)
cb66c692 5026# define DAC_C_MASK (3 << 0)
585fb111 5027
646b4269 5028/*
585fb111
JB
5029 * CSC coefficients are stored in a floating point format with 9 bits of
5030 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5031 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5032 * -1 (0x3) being the only legal negative value.
5033 */
f0f59a00 5034#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
5035# define TV_RY_MASK 0x07ff0000
5036# define TV_RY_SHIFT 16
5037# define TV_GY_MASK 0x00000fff
5038# define TV_GY_SHIFT 0
5039
f0f59a00 5040#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
5041# define TV_BY_MASK 0x07ff0000
5042# define TV_BY_SHIFT 16
646b4269 5043/*
585fb111
JB
5044 * Y attenuation for component video.
5045 *
5046 * Stored in 1.9 fixed point.
5047 */
5048# define TV_AY_MASK 0x000003ff
5049# define TV_AY_SHIFT 0
5050
f0f59a00 5051#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
5052# define TV_RU_MASK 0x07ff0000
5053# define TV_RU_SHIFT 16
5054# define TV_GU_MASK 0x000007ff
5055# define TV_GU_SHIFT 0
5056
f0f59a00 5057#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
5058# define TV_BU_MASK 0x07ff0000
5059# define TV_BU_SHIFT 16
646b4269 5060/*
585fb111
JB
5061 * U attenuation for component video.
5062 *
5063 * Stored in 1.9 fixed point.
5064 */
5065# define TV_AU_MASK 0x000003ff
5066# define TV_AU_SHIFT 0
5067
f0f59a00 5068#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
5069# define TV_RV_MASK 0x0fff0000
5070# define TV_RV_SHIFT 16
5071# define TV_GV_MASK 0x000007ff
5072# define TV_GV_SHIFT 0
5073
f0f59a00 5074#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
5075# define TV_BV_MASK 0x07ff0000
5076# define TV_BV_SHIFT 16
646b4269 5077/*
585fb111
JB
5078 * V attenuation for component video.
5079 *
5080 * Stored in 1.9 fixed point.
5081 */
5082# define TV_AV_MASK 0x000007ff
5083# define TV_AV_SHIFT 0
5084
f0f59a00 5085#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 5086/* 2s-complement brightness adjustment */
585fb111
JB
5087# define TV_BRIGHTNESS_MASK 0xff000000
5088# define TV_BRIGHTNESS_SHIFT 24
646b4269 5089/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5090# define TV_CONTRAST_MASK 0x00ff0000
5091# define TV_CONTRAST_SHIFT 16
646b4269 5092/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
5093# define TV_SATURATION_MASK 0x0000ff00
5094# define TV_SATURATION_SHIFT 8
646b4269 5095/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
5096# define TV_HUE_MASK 0x000000ff
5097# define TV_HUE_SHIFT 0
5098
f0f59a00 5099#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 5100/* Controls the DAC level for black */
585fb111
JB
5101# define TV_BLACK_LEVEL_MASK 0x01ff0000
5102# define TV_BLACK_LEVEL_SHIFT 16
646b4269 5103/* Controls the DAC level for blanking */
585fb111
JB
5104# define TV_BLANK_LEVEL_MASK 0x000001ff
5105# define TV_BLANK_LEVEL_SHIFT 0
5106
f0f59a00 5107#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 5108/* Number of pixels in the hsync. */
585fb111
JB
5109# define TV_HSYNC_END_MASK 0x1fff0000
5110# define TV_HSYNC_END_SHIFT 16
646b4269 5111/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
5112# define TV_HTOTAL_MASK 0x00001fff
5113# define TV_HTOTAL_SHIFT 0
5114
f0f59a00 5115#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 5116/* Enables the colorburst (needed for non-component color) */
585fb111 5117# define TV_BURST_ENA (1 << 31)
646b4269 5118/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
5119# define TV_HBURST_START_SHIFT 16
5120# define TV_HBURST_START_MASK 0x1fff0000
646b4269 5121/* Length of the colorburst */
585fb111
JB
5122# define TV_HBURST_LEN_SHIFT 0
5123# define TV_HBURST_LEN_MASK 0x0001fff
5124
f0f59a00 5125#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 5126/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5127# define TV_HBLANK_END_SHIFT 16
5128# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 5129/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
5130# define TV_HBLANK_START_SHIFT 0
5131# define TV_HBLANK_START_MASK 0x0001fff
5132
f0f59a00 5133#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 5134/* XXX */
585fb111
JB
5135# define TV_NBR_END_SHIFT 16
5136# define TV_NBR_END_MASK 0x07ff0000
646b4269 5137/* XXX */
585fb111
JB
5138# define TV_VI_END_F1_SHIFT 8
5139# define TV_VI_END_F1_MASK 0x00003f00
646b4269 5140/* XXX */
585fb111
JB
5141# define TV_VI_END_F2_SHIFT 0
5142# define TV_VI_END_F2_MASK 0x0000003f
5143
f0f59a00 5144#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 5145/* Length of vsync, in half lines */
585fb111
JB
5146# define TV_VSYNC_LEN_MASK 0x07ff0000
5147# define TV_VSYNC_LEN_SHIFT 16
646b4269 5148/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
5149 * number of half lines.
5150 */
5151# define TV_VSYNC_START_F1_MASK 0x00007f00
5152# define TV_VSYNC_START_F1_SHIFT 8
646b4269 5153/*
585fb111
JB
5154 * Offset of the start of vsync in field 2, measured in one less than the
5155 * number of half lines.
5156 */
5157# define TV_VSYNC_START_F2_MASK 0x0000007f
5158# define TV_VSYNC_START_F2_SHIFT 0
5159
f0f59a00 5160#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 5161/* Enables generation of the equalization signal */
585fb111 5162# define TV_EQUAL_ENA (1 << 31)
646b4269 5163/* Length of vsync, in half lines */
585fb111
JB
5164# define TV_VEQ_LEN_MASK 0x007f0000
5165# define TV_VEQ_LEN_SHIFT 16
646b4269 5166/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
5167 * the number of half lines.
5168 */
5169# define TV_VEQ_START_F1_MASK 0x0007f00
5170# define TV_VEQ_START_F1_SHIFT 8
646b4269 5171/*
585fb111
JB
5172 * Offset of the start of equalization in field 2, measured in one less than
5173 * the number of half lines.
5174 */
5175# define TV_VEQ_START_F2_MASK 0x000007f
5176# define TV_VEQ_START_F2_SHIFT 0
5177
f0f59a00 5178#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 5179/*
585fb111
JB
5180 * Offset to start of vertical colorburst, measured in one less than the
5181 * number of lines from vertical start.
5182 */
5183# define TV_VBURST_START_F1_MASK 0x003f0000
5184# define TV_VBURST_START_F1_SHIFT 16
646b4269 5185/*
585fb111
JB
5186 * Offset to the end of vertical colorburst, measured in one less than the
5187 * number of lines from the start of NBR.
5188 */
5189# define TV_VBURST_END_F1_MASK 0x000000ff
5190# define TV_VBURST_END_F1_SHIFT 0
5191
f0f59a00 5192#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 5193/*
585fb111
JB
5194 * Offset to start of vertical colorburst, measured in one less than the
5195 * number of lines from vertical start.
5196 */
5197# define TV_VBURST_START_F2_MASK 0x003f0000
5198# define TV_VBURST_START_F2_SHIFT 16
646b4269 5199/*
585fb111
JB
5200 * Offset to the end of vertical colorburst, measured in one less than the
5201 * number of lines from the start of NBR.
5202 */
5203# define TV_VBURST_END_F2_MASK 0x000000ff
5204# define TV_VBURST_END_F2_SHIFT 0
5205
f0f59a00 5206#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5207/*
585fb111
JB
5208 * Offset to start of vertical colorburst, measured in one less than the
5209 * number of lines from vertical start.
5210 */
5211# define TV_VBURST_START_F3_MASK 0x003f0000
5212# define TV_VBURST_START_F3_SHIFT 16
646b4269 5213/*
585fb111
JB
5214 * Offset to the end of vertical colorburst, measured in one less than the
5215 * number of lines from the start of NBR.
5216 */
5217# define TV_VBURST_END_F3_MASK 0x000000ff
5218# define TV_VBURST_END_F3_SHIFT 0
5219
f0f59a00 5220#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5221/*
585fb111
JB
5222 * Offset to start of vertical colorburst, measured in one less than the
5223 * number of lines from vertical start.
5224 */
5225# define TV_VBURST_START_F4_MASK 0x003f0000
5226# define TV_VBURST_START_F4_SHIFT 16
646b4269 5227/*
585fb111
JB
5228 * Offset to the end of vertical colorburst, measured in one less than the
5229 * number of lines from the start of NBR.
5230 */
5231# define TV_VBURST_END_F4_MASK 0x000000ff
5232# define TV_VBURST_END_F4_SHIFT 0
5233
f0f59a00 5234#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5235/* Turns on the first subcarrier phase generation DDA */
585fb111 5236# define TV_SC_DDA1_EN (1 << 31)
646b4269 5237/* Turns on the first subcarrier phase generation DDA */
585fb111 5238# define TV_SC_DDA2_EN (1 << 30)
646b4269 5239/* Turns on the first subcarrier phase generation DDA */
585fb111 5240# define TV_SC_DDA3_EN (1 << 29)
646b4269 5241/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5242# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5243/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5244# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5245/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5246# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5247/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5248# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5249/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5250# define TV_BURST_LEVEL_MASK 0x00ff0000
5251# define TV_BURST_LEVEL_SHIFT 16
646b4269 5252/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5253# define TV_SCDDA1_INC_MASK 0x00000fff
5254# define TV_SCDDA1_INC_SHIFT 0
5255
f0f59a00 5256#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5257/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5258# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5259# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5260/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5261# define TV_SCDDA2_INC_MASK 0x00007fff
5262# define TV_SCDDA2_INC_SHIFT 0
5263
f0f59a00 5264#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5265/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5266# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5267# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5268/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5269# define TV_SCDDA3_INC_MASK 0x00007fff
5270# define TV_SCDDA3_INC_SHIFT 0
5271
f0f59a00 5272#define TV_WIN_POS _MMIO(0x68070)
646b4269 5273/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5274# define TV_XPOS_MASK 0x1fff0000
5275# define TV_XPOS_SHIFT 16
646b4269 5276/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5277# define TV_YPOS_MASK 0x00000fff
5278# define TV_YPOS_SHIFT 0
5279
f0f59a00 5280#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5281/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5282# define TV_XSIZE_MASK 0x1fff0000
5283# define TV_XSIZE_SHIFT 16
646b4269 5284/*
585fb111
JB
5285 * Vertical size of the display window, measured in pixels.
5286 *
5287 * Must be even for interlaced modes.
5288 */
5289# define TV_YSIZE_MASK 0x00000fff
5290# define TV_YSIZE_SHIFT 0
5291
f0f59a00 5292#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5293/*
585fb111
JB
5294 * Enables automatic scaling calculation.
5295 *
5296 * If set, the rest of the registers are ignored, and the calculated values can
5297 * be read back from the register.
5298 */
5299# define TV_AUTO_SCALE (1 << 31)
646b4269 5300/*
585fb111
JB
5301 * Disables the vertical filter.
5302 *
5303 * This is required on modes more than 1024 pixels wide */
5304# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5305/* Enables adaptive vertical filtering */
585fb111
JB
5306# define TV_VADAPT (1 << 28)
5307# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5308/* Selects the least adaptive vertical filtering mode */
585fb111 5309# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5310/* Selects the moderately adaptive vertical filtering mode */
585fb111 5311# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5312/* Selects the most adaptive vertical filtering mode */
585fb111 5313# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5314/*
585fb111
JB
5315 * Sets the horizontal scaling factor.
5316 *
5317 * This should be the fractional part of the horizontal scaling factor divided
5318 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5319 *
5320 * (src width - 1) / ((oversample * dest width) - 1)
5321 */
5322# define TV_HSCALE_FRAC_MASK 0x00003fff
5323# define TV_HSCALE_FRAC_SHIFT 0
5324
f0f59a00 5325#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5326/*
585fb111
JB
5327 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5328 *
5329 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5330 */
5331# define TV_VSCALE_INT_MASK 0x00038000
5332# define TV_VSCALE_INT_SHIFT 15
646b4269 5333/*
585fb111
JB
5334 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5335 *
5336 * \sa TV_VSCALE_INT_MASK
5337 */
5338# define TV_VSCALE_FRAC_MASK 0x00007fff
5339# define TV_VSCALE_FRAC_SHIFT 0
5340
f0f59a00 5341#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5342/*
585fb111
JB
5343 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5344 *
5345 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5346 *
5347 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5348 */
5349# define TV_VSCALE_IP_INT_MASK 0x00038000
5350# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5351/*
585fb111
JB
5352 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5353 *
5354 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5355 *
5356 * \sa TV_VSCALE_IP_INT_MASK
5357 */
5358# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5359# define TV_VSCALE_IP_FRAC_SHIFT 0
5360
f0f59a00 5361#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5362# define TV_CC_ENABLE (1 << 31)
646b4269 5363/*
585fb111
JB
5364 * Specifies which field to send the CC data in.
5365 *
5366 * CC data is usually sent in field 0.
5367 */
5368# define TV_CC_FID_MASK (1 << 27)
5369# define TV_CC_FID_SHIFT 27
646b4269 5370/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5371# define TV_CC_HOFF_MASK 0x03ff0000
5372# define TV_CC_HOFF_SHIFT 16
646b4269 5373/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5374# define TV_CC_LINE_MASK 0x0000003f
5375# define TV_CC_LINE_SHIFT 0
5376
f0f59a00 5377#define TV_CC_DATA _MMIO(0x68094)
585fb111 5378# define TV_CC_RDY (1 << 31)
646b4269 5379/* Second word of CC data to be transmitted. */
585fb111
JB
5380# define TV_CC_DATA_2_MASK 0x007f0000
5381# define TV_CC_DATA_2_SHIFT 16
646b4269 5382/* First word of CC data to be transmitted. */
585fb111
JB
5383# define TV_CC_DATA_1_MASK 0x0000007f
5384# define TV_CC_DATA_1_SHIFT 0
5385
f0f59a00
VS
5386#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5387#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5388#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5389#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5390
040d87f1 5391/* Display Port */
f0f59a00
VS
5392#define DP_A _MMIO(0x64000) /* eDP */
5393#define DP_B _MMIO(0x64100)
5394#define DP_C _MMIO(0x64200)
5395#define DP_D _MMIO(0x64300)
040d87f1 5396
f0f59a00
VS
5397#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5398#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5399#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5400
040d87f1 5401#define DP_PORT_EN (1 << 31)
59b74c49
VS
5402#define DP_PIPE_SEL_SHIFT 30
5403#define DP_PIPE_SEL_MASK (1 << 30)
5404#define DP_PIPE_SEL(pipe) ((pipe) << 30)
5405#define DP_PIPE_SEL_SHIFT_IVB 29
5406#define DP_PIPE_SEL_MASK_IVB (3 << 29)
5407#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5408#define DP_PIPE_SEL_SHIFT_CHV 16
5409#define DP_PIPE_SEL_MASK_CHV (3 << 16)
5410#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 5411
040d87f1
KP
5412/* Link training mode - select a suitable mode for each stage */
5413#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5414#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5415#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5416#define DP_LINK_TRAIN_OFF (3 << 28)
5417#define DP_LINK_TRAIN_MASK (3 << 28)
5418#define DP_LINK_TRAIN_SHIFT 28
5419
8db9d77b
ZW
5420/* CPT Link training mode */
5421#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5422#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5423#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5424#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5425#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5426#define DP_LINK_TRAIN_SHIFT_CPT 8
5427
040d87f1
KP
5428/* Signal voltages. These are mostly controlled by the other end */
5429#define DP_VOLTAGE_0_4 (0 << 25)
5430#define DP_VOLTAGE_0_6 (1 << 25)
5431#define DP_VOLTAGE_0_8 (2 << 25)
5432#define DP_VOLTAGE_1_2 (3 << 25)
5433#define DP_VOLTAGE_MASK (7 << 25)
5434#define DP_VOLTAGE_SHIFT 25
5435
5436/* Signal pre-emphasis levels, like voltages, the other end tells us what
5437 * they want
5438 */
5439#define DP_PRE_EMPHASIS_0 (0 << 22)
5440#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5441#define DP_PRE_EMPHASIS_6 (2 << 22)
5442#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5443#define DP_PRE_EMPHASIS_MASK (7 << 22)
5444#define DP_PRE_EMPHASIS_SHIFT 22
5445
5446/* How many wires to use. I guess 3 was too hard */
17aa6be9 5447#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5448#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5449#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5450
5451/* Mystic DPCD version 1.1 special mode */
5452#define DP_ENHANCED_FRAMING (1 << 18)
5453
32f9d658
ZW
5454/* eDP */
5455#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5456#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5457#define DP_PLL_FREQ_MASK (3 << 16)
5458
646b4269 5459/* locked once port is enabled */
040d87f1
KP
5460#define DP_PORT_REVERSAL (1 << 15)
5461
32f9d658
ZW
5462/* eDP */
5463#define DP_PLL_ENABLE (1 << 14)
5464
646b4269 5465/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5466#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5467
5468#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5469#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5470
646b4269 5471/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5472#define DP_COLOR_RANGE_16_235 (1 << 8)
5473
646b4269 5474/* Turn on the audio link */
040d87f1
KP
5475#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5476
646b4269 5477/* vs and hs sync polarity */
040d87f1
KP
5478#define DP_SYNC_VS_HIGH (1 << 4)
5479#define DP_SYNC_HS_HIGH (1 << 3)
5480
646b4269 5481/* A fantasy */
040d87f1
KP
5482#define DP_DETECTED (1 << 2)
5483
646b4269 5484/* The aux channel provides a way to talk to the
040d87f1
KP
5485 * signal sink for DDC etc. Max packet size supported
5486 * is 20 bytes in each direction, hence the 5 fixed
5487 * data registers
5488 */
ed5eb1b7
JN
5489#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5490#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5491#define _DPA_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64018)
5492#define _DPA_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6401c)
5493#define _DPA_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64020)
5494#define _DPA_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64024)
5495
5496#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5497#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5498#define _DPB_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64118)
5499#define _DPB_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6411c)
5500#define _DPB_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64120)
5501#define _DPB_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64124)
5502
5503#define _DPC_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64210)
5504#define _DPC_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64214)
5505#define _DPC_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64218)
5506#define _DPC_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6421c)
5507#define _DPC_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64220)
5508#define _DPC_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64224)
5509
5510#define _DPD_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64310)
5511#define _DPD_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64314)
5512#define _DPD_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64318)
5513#define _DPD_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6431c)
5514#define _DPD_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64320)
5515#define _DPD_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64324)
5516
5517#define _DPE_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64410)
5518#define _DPE_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64414)
5519#define _DPE_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64418)
5520#define _DPE_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6441c)
5521#define _DPE_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64420)
5522#define _DPE_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64424)
5523
5524#define _DPF_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64510)
5525#define _DPF_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64514)
5526#define _DPF_AUX_CH_DATA2 (DISPLAY_MMIO_BASE(dev_priv) + 0x64518)
5527#define _DPF_AUX_CH_DATA3 (DISPLAY_MMIO_BASE(dev_priv) + 0x6451c)
5528#define _DPF_AUX_CH_DATA4 (DISPLAY_MMIO_BASE(dev_priv) + 0x64520)
5529#define _DPF_AUX_CH_DATA5 (DISPLAY_MMIO_BASE(dev_priv) + 0x64524)
a324fcac 5530
bdabdb63
VS
5531#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5532#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5533
5534#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5535#define DP_AUX_CH_CTL_DONE (1 << 30)
5536#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5537#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5538#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5539#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5540#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5541#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5542#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5543#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5544#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5545#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5546#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5547#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5548#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5549#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5550#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5551#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5552#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5553#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5554#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5555#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5556#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5557#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5558#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5559#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5560#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5561#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5562
5563/*
5564 * Computing GMCH M and N values for the Display Port link
5565 *
5566 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5567 *
5568 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5569 *
5570 * The GMCH value is used internally
5571 *
5572 * bytes_per_pixel is the number of bytes coming out of the plane,
5573 * which is after the LUTs, so we want the bytes for our color format.
5574 * For our current usage, this is always 3, one byte for R, G and B.
5575 */
e3b95f1e
DV
5576#define _PIPEA_DATA_M_G4X 0x70050
5577#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5578
5579/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5580#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5581#define TU_SIZE_SHIFT 25
a65851af 5582#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5583
a65851af
VS
5584#define DATA_LINK_M_N_MASK (0xffffff)
5585#define DATA_LINK_N_MAX (0x800000)
040d87f1 5586
e3b95f1e
DV
5587#define _PIPEA_DATA_N_G4X 0x70054
5588#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5589#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5590
5591/*
5592 * Computing Link M and N values for the Display Port link
5593 *
5594 * Link M / N = pixel_clock / ls_clk
5595 *
5596 * (the DP spec calls pixel_clock the 'strm_clk')
5597 *
5598 * The Link value is transmitted in the Main Stream
5599 * Attributes and VB-ID.
5600 */
5601
e3b95f1e
DV
5602#define _PIPEA_LINK_M_G4X 0x70060
5603#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5604#define PIPEA_DP_LINK_M_MASK (0xffffff)
5605
e3b95f1e
DV
5606#define _PIPEA_LINK_N_G4X 0x70064
5607#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5608#define PIPEA_DP_LINK_N_MASK (0xffffff)
5609
f0f59a00
VS
5610#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5611#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5612#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5613#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5614
585fb111
JB
5615/* Display & cursor control */
5616
5617/* Pipe A */
a57c774a 5618#define _PIPEADSL 0x70000
837ba00f
PZ
5619#define DSL_LINEMASK_GEN2 0x00000fff
5620#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5621#define _PIPEACONF 0x70008
5ee8ee86 5622#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5623#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5624#define PIPECONF_DOUBLE_WIDE (1 << 30)
5625#define I965_PIPECONF_ACTIVE (1 << 30)
5626#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
5627#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27)
5eddb70b
CW
5628#define PIPECONF_SINGLE_WIDE 0
5629#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5630#define PIPECONF_PIPE_LOCKED (1 << 25)
5ee8ee86 5631#define PIPECONF_FORCE_BORDER (1 << 25)
9d5441de
VS
5632#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5633#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5634#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5635#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5636#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5637#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5638#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5639#define PIPECONF_GAMMA_MODE_SHIFT 24
59df7b17 5640#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5641#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5642/* Note that pre-gen3 does not support interlaced display directly. Panel
5643 * fitting must be disabled on pre-ilk for interlaced. */
5644#define PIPECONF_PROGRESSIVE (0 << 21)
5645#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5646#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5647#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5648#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5649/* Ironlake and later have a complete new set of values for interlaced. PFIT
5650 * means panel fitter required, PF means progressive fetch, DBL means power
5651 * saving pixel doubling. */
5652#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5653#define PIPECONF_INTERLACED_ILK (3 << 21)
5654#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5655#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5656#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5657#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5658#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5659#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5660#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72 5661#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5662#define PIPECONF_8BPC (0 << 5)
5663#define PIPECONF_10BPC (1 << 5)
5664#define PIPECONF_6BPC (2 << 5)
5665#define PIPECONF_12BPC (3 << 5)
5666#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5667#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5668#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5669#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5670#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5671#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5672#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5673#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5674#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5675#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5676#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5677#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5678#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5679#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5680#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5681#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5682#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5683#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5684#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5685#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5686#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5687#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5688#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5689#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5690#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5691#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5692#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5693#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5694#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5695#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5696#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5697#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5698#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5699#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5700#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5701#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5702#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5703#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5704#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5705#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5706#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5707#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5708#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5709#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5710#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5711#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5712#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5713#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5714#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5715#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5716#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5717#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5718#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5719
755e9019
ID
5720#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5721#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5722
84fd4f4e
RB
5723#define PIPE_A_OFFSET 0x70000
5724#define PIPE_B_OFFSET 0x71000
5725#define PIPE_C_OFFSET 0x72000
5726#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5727/*
5728 * There's actually no pipe EDP. Some pipe registers have
5729 * simply shifted from the pipe to the transcoder, while
5730 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5731 * to access such registers in transcoder EDP.
5732 */
5733#define PIPE_EDP_OFFSET 0x7f000
5734
372610f3
MC
5735/* ICL DSI 0 and 1 */
5736#define PIPE_DSI0_OFFSET 0x7b000
5737#define PIPE_DSI1_OFFSET 0x7b800
5738
f0f59a00
VS
5739#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5740#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5741#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5742#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5743#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5744
756f85cf
PZ
5745#define _PIPE_MISC_A 0x70030
5746#define _PIPE_MISC_B 0x71030
5ee8ee86
PZ
5747#define PIPEMISC_YUV420_ENABLE (1 << 27)
5748#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26)
5749#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
5750#define PIPEMISC_DITHER_BPC_MASK (7 << 5)
5751#define PIPEMISC_DITHER_8_BPC (0 << 5)
5752#define PIPEMISC_DITHER_10_BPC (1 << 5)
5753#define PIPEMISC_DITHER_6_BPC (2 << 5)
5754#define PIPEMISC_DITHER_12_BPC (3 << 5)
5755#define PIPEMISC_DITHER_ENABLE (1 << 4)
5756#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5757#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5758#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5759
c0550305
MR
5760/* Skylake+ pipe bottom (background) color */
5761#define _SKL_BOTTOM_COLOR_A 0x70034
5762#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5763#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5764#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5765
f0f59a00 5766#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
5ee8ee86
PZ
5767#define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
5768#define PIPEB_HLINE_INT_EN (1 << 28)
5769#define PIPEB_VBLANK_INT_EN (1 << 27)
5770#define SPRITED_FLIP_DONE_INT_EN (1 << 26)
5771#define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
5772#define PLANEB_FLIP_DONE_INT_EN (1 << 24)
5773#define PIPE_PSR_INT_EN (1 << 22)
5774#define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
5775#define PIPEA_HLINE_INT_EN (1 << 20)
5776#define PIPEA_VBLANK_INT_EN (1 << 19)
5777#define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
5778#define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
5779#define PLANEA_FLIPDONE_INT_EN (1 << 16)
5780#define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
5781#define PIPEC_HLINE_INT_EN (1 << 12)
5782#define PIPEC_VBLANK_INT_EN (1 << 11)
5783#define SPRITEF_FLIPDONE_INT_EN (1 << 10)
5784#define SPRITEE_FLIPDONE_INT_EN (1 << 9)
5785#define PLANEC_FLIPDONE_INT_EN (1 << 8)
c46ce4d7 5786
f0f59a00 5787#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
5ee8ee86
PZ
5788#define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
5789#define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
5790#define PLANEC_INVALID_GTT_INT_EN (1 << 25)
5791#define CURSORC_INVALID_GTT_INT_EN (1 << 24)
5792#define CURSORB_INVALID_GTT_INT_EN (1 << 23)
5793#define CURSORA_INVALID_GTT_INT_EN (1 << 22)
5794#define SPRITED_INVALID_GTT_INT_EN (1 << 21)
5795#define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
5796#define PLANEB_INVALID_GTT_INT_EN (1 << 19)
5797#define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
5798#define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
5799#define PLANEA_INVALID_GTT_INT_EN (1 << 16)
c46ce4d7 5800#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd 5801#define DPINVGTT_EN_MASK_CHV 0xfff0000
5ee8ee86
PZ
5802#define SPRITEF_INVALID_GTT_STATUS (1 << 11)
5803#define SPRITEE_INVALID_GTT_STATUS (1 << 10)
5804#define PLANEC_INVALID_GTT_STATUS (1 << 9)
5805#define CURSORC_INVALID_GTT_STATUS (1 << 8)
5806#define CURSORB_INVALID_GTT_STATUS (1 << 7)
5807#define CURSORA_INVALID_GTT_STATUS (1 << 6)
5808#define SPRITED_INVALID_GTT_STATUS (1 << 5)
5809#define SPRITEC_INVALID_GTT_STATUS (1 << 4)
5810#define PLANEB_INVALID_GTT_STATUS (1 << 3)
5811#define SPRITEB_INVALID_GTT_STATUS (1 << 2)
5812#define SPRITEA_INVALID_GTT_STATUS (1 << 1)
5813#define PLANEA_INVALID_GTT_STATUS (1 << 0)
c46ce4d7 5814#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5815#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5816
ed5eb1b7 5817#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
5818#define DSPARB_CSTART_MASK (0x7f << 7)
5819#define DSPARB_CSTART_SHIFT 7
5820#define DSPARB_BSTART_MASK (0x7f)
5821#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5822#define DSPARB_BEND_SHIFT 9 /* on 855 */
5823#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5824#define DSPARB_SPRITEA_SHIFT_VLV 0
5825#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5826#define DSPARB_SPRITEB_SHIFT_VLV 8
5827#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5828#define DSPARB_SPRITEC_SHIFT_VLV 16
5829#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5830#define DSPARB_SPRITED_SHIFT_VLV 24
5831#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5832#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5833#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5834#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5835#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5836#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5837#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5838#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5839#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5840#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5841#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5842#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5843#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5844#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5845#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5846#define DSPARB_SPRITEE_SHIFT_VLV 0
5847#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5848#define DSPARB_SPRITEF_SHIFT_VLV 8
5849#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5850
0a560674 5851/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 5852#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 5853#define DSPFW_SR_SHIFT 23
5ee8ee86 5854#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5855#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5856#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5857#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5858#define DSPFW_PLANEB_MASK (0x7f << 8)
5859#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5860#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5861#define DSPFW_PLANEA_MASK (0x7f << 0)
5862#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5863#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 5864#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5865#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5866#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5867#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5868#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5869#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5870#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5871#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5872#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5873#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5874#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5875#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5876#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5877#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5878#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5879#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
5880#define DSPFW_HPLL_SR_EN (1 << 31)
5881#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5882#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5883#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5884#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5885#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5886#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5887#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5888
5889/* vlv/chv */
f0f59a00 5890#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5891#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5892#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5893#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5894#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5895#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5896#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5897#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5898#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5899#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5900#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5901#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5902#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5903#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5904#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5905#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5906#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5907#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5908#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5909#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5910#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5911#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5912#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5913#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5914#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5915#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5916#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5917#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5918#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5919#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5920#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5921#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5922#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5923#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5924#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5925#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5926#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5927#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5928#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5929#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5930#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5931#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5932#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5933#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5934#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5935#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5936#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5937
5938/* vlv/chv high order bits */
f0f59a00 5939#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5940#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5941#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5942#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5943#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5944#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5945#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5946#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5947#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5948#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5949#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5950#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5951#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5952#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5953#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5954#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5955#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5956#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5957#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5958#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5959#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5960#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5961#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5962#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5963#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5964#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5965#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5966#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5967#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5968#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5969#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5970#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5971#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5972#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5973#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5974#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5975#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5976#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5977#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5978#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5979#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5980#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5981
12a3c055 5982/* drain latency register values*/
f0f59a00 5983#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5984#define DDL_CURSOR_SHIFT 24
5ee8ee86 5985#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5986#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5987#define DDL_PRECISION_HIGH (1 << 7)
5988#define DDL_PRECISION_LOW (0 << 7)
0948c265 5989#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5990
f0f59a00 5991#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5992#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5993#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5994
c231775c 5995#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5996#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5997
7662c8bd 5998/* FIFO watermark sizes etc */
0e442c60 5999#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
6000#define I915_FIFO_LINE_SIZE 64
6001#define I830_FIFO_LINE_SIZE 32
0e442c60 6002
ceb04246 6003#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 6004#define G4X_FIFO_SIZE 127
1b07e04e
ZY
6005#define I965_FIFO_SIZE 512
6006#define I945_FIFO_SIZE 127
7662c8bd 6007#define I915_FIFO_SIZE 95
dff33cfc 6008#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 6009#define I830_FIFO_SIZE 95
0e442c60 6010
ceb04246 6011#define VALLEYVIEW_MAX_WM 0xff
0e442c60 6012#define G4X_MAX_WM 0x3f
7662c8bd
SL
6013#define I915_MAX_WM 0x3f
6014
f2b115e6
AJ
6015#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6016#define PINEVIEW_FIFO_LINE_SIZE 64
6017#define PINEVIEW_MAX_WM 0x1ff
6018#define PINEVIEW_DFT_WM 0x3f
6019#define PINEVIEW_DFT_HPLLOFF_WM 0
6020#define PINEVIEW_GUARD_WM 10
6021#define PINEVIEW_CURSOR_FIFO 64
6022#define PINEVIEW_CURSOR_MAX_WM 0x3f
6023#define PINEVIEW_CURSOR_DFT_WM 0
6024#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 6025
ceb04246 6026#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
6027#define I965_CURSOR_FIFO 64
6028#define I965_CURSOR_MAX_WM 32
6029#define I965_CURSOR_DFT_WM 8
7f8a8569 6030
fae1267d 6031/* Watermark register definitions for SKL */
086f8e84
VS
6032#define _CUR_WM_A_0 0x70140
6033#define _CUR_WM_B_0 0x71140
6034#define _PLANE_WM_1_A_0 0x70240
6035#define _PLANE_WM_1_B_0 0x71240
6036#define _PLANE_WM_2_A_0 0x70340
6037#define _PLANE_WM_2_B_0 0x71340
6038#define _PLANE_WM_TRANS_1_A_0 0x70268
6039#define _PLANE_WM_TRANS_1_B_0 0x71268
6040#define _PLANE_WM_TRANS_2_A_0 0x70368
6041#define _PLANE_WM_TRANS_2_B_0 0x71368
6042#define _CUR_WM_TRANS_A_0 0x70168
6043#define _CUR_WM_TRANS_B_0 0x71168
fae1267d 6044#define PLANE_WM_EN (1 << 31)
2ed8e1f5 6045#define PLANE_WM_IGNORE_LINES (1 << 30)
fae1267d
PB
6046#define PLANE_WM_LINES_SHIFT 14
6047#define PLANE_WM_LINES_MASK 0x1f
c7e716b8 6048#define PLANE_WM_BLOCKS_MASK 0x7ff /* skl+: 10 bits, icl+ 11 bits */
fae1267d 6049
086f8e84 6050#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
6051#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6052#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 6053
086f8e84
VS
6054#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6055#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
6056#define _PLANE_WM_BASE(pipe, plane) \
6057 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6058#define PLANE_WM(pipe, plane, level) \
f0f59a00 6059 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 6060#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 6061 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 6062#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 6063 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 6064#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 6065 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 6066
7f8a8569 6067/* define the Watermark register on Ironlake */
f0f59a00 6068#define WM0_PIPEA_ILK _MMIO(0x45100)
5ee8ee86 6069#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 6070#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 6071#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 6072#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 6073#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 6074
f0f59a00
VS
6075#define WM0_PIPEB_ILK _MMIO(0x45104)
6076#define WM0_PIPEC_IVB _MMIO(0x45200)
6077#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 6078#define WM1_LP_SR_EN (1 << 31)
7f8a8569 6079#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
6080#define WM1_LP_LATENCY_MASK (0x7f << 24)
6081#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 6082#define WM1_LP_FBC_SHIFT 20
416f4727 6083#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 6084#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 6085#define WM1_LP_SR_SHIFT 8
1996d624 6086#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 6087#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 6088#define WM2_LP_EN (1 << 31)
f0f59a00 6089#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 6090#define WM3_LP_EN (1 << 31)
f0f59a00
VS
6091#define WM1S_LP_ILK _MMIO(0x45120)
6092#define WM2S_LP_IVB _MMIO(0x45124)
6093#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 6094#define WM1S_LP_EN (1 << 31)
7f8a8569 6095
cca32e9a
PZ
6096#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6097 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6098 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6099
7f8a8569 6100/* Memory latency timer register */
f0f59a00 6101#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
6102#define MLTR_WM1_SHIFT 0
6103#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
6104/* the unit of memory self-refresh latency time is 0.5us */
6105#define ILK_SRLT_MASK 0x3f
6106
1398261a
YL
6107
6108/* the address where we get all kinds of latency value */
f0f59a00 6109#define SSKPD _MMIO(0x5d10)
1398261a
YL
6110#define SSKPD_WM_MASK 0x3f
6111#define SSKPD_WM0_SHIFT 0
6112#define SSKPD_WM1_SHIFT 8
6113#define SSKPD_WM2_SHIFT 16
6114#define SSKPD_WM3_SHIFT 24
6115
585fb111
JB
6116/*
6117 * The two pipe frame counter registers are not synchronized, so
6118 * reading a stable value is somewhat tricky. The following code
6119 * should work:
6120 *
6121 * do {
6122 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6123 * PIPE_FRAME_HIGH_SHIFT;
6124 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6125 * PIPE_FRAME_LOW_SHIFT);
6126 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6127 * PIPE_FRAME_HIGH_SHIFT);
6128 * } while (high1 != high2);
6129 * frame = (high1 << 8) | low1;
6130 */
25a2e2d0 6131#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
6132#define PIPE_FRAME_HIGH_MASK 0x0000ffff
6133#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 6134#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
6135#define PIPE_FRAME_LOW_MASK 0xff000000
6136#define PIPE_FRAME_LOW_SHIFT 24
6137#define PIPE_PIXEL_MASK 0x00ffffff
6138#define PIPE_PIXEL_SHIFT 0
9880b7a5 6139/* GM45+ just has to be different */
fd8f507c
VS
6140#define _PIPEA_FRMCOUNT_G4X 0x70040
6141#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
6142#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6143#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
6144
6145/* Cursor A & B regs */
5efb3e28 6146#define _CURACNTR 0x70080
14b60391
JB
6147/* Old style CUR*CNTR flags (desktop 8xx) */
6148#define CURSOR_ENABLE 0x80000000
6149#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154 6150#define CURSOR_STRIDE_SHIFT 28
5ee8ee86 6151#define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
14b60391
JB
6152#define CURSOR_FORMAT_SHIFT 24
6153#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6154#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6155#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6156#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6157#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6158#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6159/* New style CUR*CNTR flags */
b99b9ec1
VS
6160#define MCURSOR_MODE 0x27
6161#define MCURSOR_MODE_DISABLE 0x00
6162#define MCURSOR_MODE_128_32B_AX 0x02
6163#define MCURSOR_MODE_256_32B_AX 0x03
6164#define MCURSOR_MODE_64_32B_AX 0x07
6165#define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6166#define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6167#define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
eade6c89
VS
6168#define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6169#define MCURSOR_PIPE_SELECT_SHIFT 28
d509e28b 6170#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 6171#define MCURSOR_GAMMA_ENABLE (1 << 26)
8271b2ef 6172#define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
5ee8ee86 6173#define MCURSOR_ROTATE_180 (1 << 15)
b99b9ec1 6174#define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
6175#define _CURABASE 0x70084
6176#define _CURAPOS 0x70088
585fb111
JB
6177#define CURSOR_POS_MASK 0x007FF
6178#define CURSOR_POS_SIGN 0x8000
6179#define CURSOR_X_SHIFT 0
6180#define CURSOR_Y_SHIFT 16
024faac7
VS
6181#define CURSIZE _MMIO(0x700a0) /* 845/865 */
6182#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6183#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 6184#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
6185#define _CURBCNTR 0x700c0
6186#define _CURBBASE 0x700c4
6187#define _CURBPOS 0x700c8
585fb111 6188
65a21cd6
JB
6189#define _CURBCNTR_IVB 0x71080
6190#define _CURBBASE_IVB 0x71084
6191#define _CURBPOS_IVB 0x71088
6192
5efb3e28
VS
6193#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6194#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6195#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 6196#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 6197#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 6198
5efb3e28
VS
6199#define CURSOR_A_OFFSET 0x70080
6200#define CURSOR_B_OFFSET 0x700c0
6201#define CHV_CURSOR_C_OFFSET 0x700e0
6202#define IVB_CURSOR_B_OFFSET 0x71080
6203#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 6204
585fb111 6205/* Display A control */
a57c774a 6206#define _DSPACNTR 0x70180
5ee8ee86 6207#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 6208#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 6209#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 6210#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
6211#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6212#define DISPPLANE_YUV422 (0x0 << 26)
6213#define DISPPLANE_8BPP (0x2 << 26)
6214#define DISPPLANE_BGRA555 (0x3 << 26)
6215#define DISPPLANE_BGRX555 (0x4 << 26)
6216#define DISPPLANE_BGRX565 (0x5 << 26)
6217#define DISPPLANE_BGRX888 (0x6 << 26)
6218#define DISPPLANE_BGRA888 (0x7 << 26)
6219#define DISPPLANE_RGBX101010 (0x8 << 26)
6220#define DISPPLANE_RGBA101010 (0x9 << 26)
6221#define DISPPLANE_BGRX101010 (0xa << 26)
6222#define DISPPLANE_RGBX161616 (0xc << 26)
6223#define DISPPLANE_RGBX888 (0xe << 26)
6224#define DISPPLANE_RGBA888 (0xf << 26)
6225#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 6226#define DISPPLANE_STEREO_DISABLE 0
8271b2ef 6227#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
b24e7179 6228#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
6229#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6230#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6231#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 6232#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 6233#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
6234#define DISPPLANE_NO_LINE_DOUBLE 0
6235#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
6236#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6237#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6238#define DISPPLANE_ROTATE_180 (1 << 15)
6239#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6240#define DISPPLANE_TILED (1 << 10)
6241#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
6242#define _DSPAADDR 0x70184
6243#define _DSPASTRIDE 0x70188
6244#define _DSPAPOS 0x7018C /* reserved */
6245#define _DSPASIZE 0x70190
6246#define _DSPASURF 0x7019C /* 965+ only */
6247#define _DSPATILEOFF 0x701A4 /* 965+ only */
6248#define _DSPAOFFSET 0x701A4 /* HSW */
6249#define _DSPASURFLIVE 0x701AC
6250
f0f59a00
VS
6251#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6252#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6253#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6254#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6255#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6256#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6257#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6258#define DSPLINOFF(plane) DSPADDR(plane)
6259#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6260#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6261
c14b0485
VS
6262/* CHV pipe B blender and primary plane */
6263#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
6264#define CHV_BLEND_LEGACY (0 << 30)
6265#define CHV_BLEND_ANDROID (1 << 30)
6266#define CHV_BLEND_MPO (2 << 30)
6267#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
6268#define _CHV_CANVAS_A 0x60a04
6269#define _PRIMPOS_A 0x60a08
6270#define _PRIMSIZE_A 0x60a0c
6271#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 6272#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 6273
f0f59a00
VS
6274#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6275#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6276#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6277#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6278#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6279
446f2545
AR
6280/* Display/Sprite base address macros */
6281#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
6282#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6283#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 6284
85fa792b
VS
6285/*
6286 * VBIOS flags
6287 * gen2:
6288 * [00:06] alm,mgm
6289 * [10:16] all
6290 * [30:32] alm,mgm
6291 * gen3+:
6292 * [00:0f] all
6293 * [10:1f] all
6294 * [30:32] all
6295 */
ed5eb1b7
JN
6296#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6297#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6298#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 6299#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6300
6301/* Pipe B */
ed5eb1b7
JN
6302#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6303#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6304#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
6305#define _PIPEBFRAMEHIGH 0x71040
6306#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
6307#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6308#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 6309
585fb111
JB
6310
6311/* Display B control */
ed5eb1b7 6312#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
5ee8ee86 6313#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
6314#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6315#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6316#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
ed5eb1b7
JN
6317#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6318#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6319#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6320#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6321#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6322#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6323#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6324#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 6325
372610f3
MC
6326/* ICL DSI 0 and 1 */
6327#define _PIPEDSI0CONF 0x7b008
6328#define _PIPEDSI1CONF 0x7b808
6329
b840d907
JB
6330/* Sprite A control */
6331#define _DVSACNTR 0x72180
5ee8ee86
PZ
6332#define DVS_ENABLE (1 << 31)
6333#define DVS_GAMMA_ENABLE (1 << 30)
6334#define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6335#define DVS_PIXFORMAT_MASK (3 << 25)
6336#define DVS_FORMAT_YUV422 (0 << 25)
6337#define DVS_FORMAT_RGBX101010 (1 << 25)
6338#define DVS_FORMAT_RGBX888 (2 << 25)
6339#define DVS_FORMAT_RGBX161616 (3 << 25)
6340#define DVS_PIPE_CSC_ENABLE (1 << 24)
6341#define DVS_SOURCE_KEY (1 << 22)
6342#define DVS_RGB_ORDER_XBGR (1 << 20)
6343#define DVS_YUV_FORMAT_BT709 (1 << 18)
6344#define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6345#define DVS_YUV_ORDER_YUYV (0 << 16)
6346#define DVS_YUV_ORDER_UYVY (1 << 16)
6347#define DVS_YUV_ORDER_YVYU (2 << 16)
6348#define DVS_YUV_ORDER_VYUY (3 << 16)
6349#define DVS_ROTATE_180 (1 << 15)
6350#define DVS_DEST_KEY (1 << 2)
6351#define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6352#define DVS_TILED (1 << 10)
b840d907
JB
6353#define _DVSALINOFF 0x72184
6354#define _DVSASTRIDE 0x72188
6355#define _DVSAPOS 0x7218c
6356#define _DVSASIZE 0x72190
6357#define _DVSAKEYVAL 0x72194
6358#define _DVSAKEYMSK 0x72198
6359#define _DVSASURF 0x7219c
6360#define _DVSAKEYMAXVAL 0x721a0
6361#define _DVSATILEOFF 0x721a4
6362#define _DVSASURFLIVE 0x721ac
6363#define _DVSASCALE 0x72204
5ee8ee86
PZ
6364#define DVS_SCALE_ENABLE (1 << 31)
6365#define DVS_FILTER_MASK (3 << 29)
6366#define DVS_FILTER_MEDIUM (0 << 29)
6367#define DVS_FILTER_ENHANCING (1 << 29)
6368#define DVS_FILTER_SOFTENING (2 << 29)
6369#define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6370#define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6371#define _DVSAGAMC 0x72300
6372
6373#define _DVSBCNTR 0x73180
6374#define _DVSBLINOFF 0x73184
6375#define _DVSBSTRIDE 0x73188
6376#define _DVSBPOS 0x7318c
6377#define _DVSBSIZE 0x73190
6378#define _DVSBKEYVAL 0x73194
6379#define _DVSBKEYMSK 0x73198
6380#define _DVSBSURF 0x7319c
6381#define _DVSBKEYMAXVAL 0x731a0
6382#define _DVSBTILEOFF 0x731a4
6383#define _DVSBSURFLIVE 0x731ac
6384#define _DVSBSCALE 0x73204
6385#define _DVSBGAMC 0x73300
6386
f0f59a00
VS
6387#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6388#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6389#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6390#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6391#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6392#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6393#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6394#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6395#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6396#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6397#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6398#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6399
6400#define _SPRA_CTL 0x70280
5ee8ee86
PZ
6401#define SPRITE_ENABLE (1 << 31)
6402#define SPRITE_GAMMA_ENABLE (1 << 30)
6403#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6404#define SPRITE_PIXFORMAT_MASK (7 << 25)
6405#define SPRITE_FORMAT_YUV422 (0 << 25)
6406#define SPRITE_FORMAT_RGBX101010 (1 << 25)
6407#define SPRITE_FORMAT_RGBX888 (2 << 25)
6408#define SPRITE_FORMAT_RGBX161616 (3 << 25)
6409#define SPRITE_FORMAT_YUV444 (4 << 25)
6410#define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6411#define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6412#define SPRITE_SOURCE_KEY (1 << 22)
6413#define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6414#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6415#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6416#define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6417#define SPRITE_YUV_ORDER_YUYV (0 << 16)
6418#define SPRITE_YUV_ORDER_UYVY (1 << 16)
6419#define SPRITE_YUV_ORDER_YVYU (2 << 16)
6420#define SPRITE_YUV_ORDER_VYUY (3 << 16)
6421#define SPRITE_ROTATE_180 (1 << 15)
6422#define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6423#define SPRITE_INT_GAMMA_ENABLE (1 << 13)
6424#define SPRITE_TILED (1 << 10)
6425#define SPRITE_DEST_KEY (1 << 2)
b840d907
JB
6426#define _SPRA_LINOFF 0x70284
6427#define _SPRA_STRIDE 0x70288
6428#define _SPRA_POS 0x7028c
6429#define _SPRA_SIZE 0x70290
6430#define _SPRA_KEYVAL 0x70294
6431#define _SPRA_KEYMSK 0x70298
6432#define _SPRA_SURF 0x7029c
6433#define _SPRA_KEYMAX 0x702a0
6434#define _SPRA_TILEOFF 0x702a4
c54173a8 6435#define _SPRA_OFFSET 0x702a4
32ae46bf 6436#define _SPRA_SURFLIVE 0x702ac
b840d907 6437#define _SPRA_SCALE 0x70304
5ee8ee86
PZ
6438#define SPRITE_SCALE_ENABLE (1 << 31)
6439#define SPRITE_FILTER_MASK (3 << 29)
6440#define SPRITE_FILTER_MEDIUM (0 << 29)
6441#define SPRITE_FILTER_ENHANCING (1 << 29)
6442#define SPRITE_FILTER_SOFTENING (2 << 29)
6443#define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6444#define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
b840d907
JB
6445#define _SPRA_GAMC 0x70400
6446
6447#define _SPRB_CTL 0x71280
6448#define _SPRB_LINOFF 0x71284
6449#define _SPRB_STRIDE 0x71288
6450#define _SPRB_POS 0x7128c
6451#define _SPRB_SIZE 0x71290
6452#define _SPRB_KEYVAL 0x71294
6453#define _SPRB_KEYMSK 0x71298
6454#define _SPRB_SURF 0x7129c
6455#define _SPRB_KEYMAX 0x712a0
6456#define _SPRB_TILEOFF 0x712a4
c54173a8 6457#define _SPRB_OFFSET 0x712a4
32ae46bf 6458#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6459#define _SPRB_SCALE 0x71304
6460#define _SPRB_GAMC 0x71400
6461
f0f59a00
VS
6462#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6463#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6464#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6465#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6466#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6467#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6468#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6469#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6470#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6471#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6472#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6473#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6474#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6475#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6476
921c3b67 6477#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5ee8ee86
PZ
6478#define SP_ENABLE (1 << 31)
6479#define SP_GAMMA_ENABLE (1 << 30)
6480#define SP_PIXFORMAT_MASK (0xf << 26)
6481#define SP_FORMAT_YUV422 (0 << 26)
6482#define SP_FORMAT_BGR565 (5 << 26)
6483#define SP_FORMAT_BGRX8888 (6 << 26)
6484#define SP_FORMAT_BGRA8888 (7 << 26)
6485#define SP_FORMAT_RGBX1010102 (8 << 26)
6486#define SP_FORMAT_RGBA1010102 (9 << 26)
6487#define SP_FORMAT_RGBX8888 (0xe << 26)
6488#define SP_FORMAT_RGBA8888 (0xf << 26)
6489#define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6490#define SP_SOURCE_KEY (1 << 22)
6491#define SP_YUV_FORMAT_BT709 (1 << 18)
6492#define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6493#define SP_YUV_ORDER_YUYV (0 << 16)
6494#define SP_YUV_ORDER_UYVY (1 << 16)
6495#define SP_YUV_ORDER_YVYU (2 << 16)
6496#define SP_YUV_ORDER_VYUY (3 << 16)
6497#define SP_ROTATE_180 (1 << 15)
6498#define SP_TILED (1 << 10)
6499#define SP_MIRROR (1 << 8) /* CHV pipe B */
921c3b67
VS
6500#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6501#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6502#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6503#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6504#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6505#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6506#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6507#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6508#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6509#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5ee8ee86 6510#define SP_CONST_ALPHA_ENABLE (1 << 31)
5deae919
VS
6511#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6512#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6513#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6514#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6515#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6516#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6517#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6518
6519#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6520#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6521#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6522#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6523#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6524#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6525#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6526#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6527#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6528#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6529#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6530#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6531#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6532#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6533
83c04a62
VS
6534#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6535 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6536
6537#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6538#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6539#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6540#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6541#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6542#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6543#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6544#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6545#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6546#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6547#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6548#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6549#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6550#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6551
6ca2aeb2
VS
6552/*
6553 * CHV pipe B sprite CSC
6554 *
6555 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6556 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6557 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6558 */
83c04a62
VS
6559#define _MMIO_CHV_SPCSC(plane_id, reg) \
6560 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6561
6562#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6563#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6564#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6565#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6566#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6567
83c04a62
VS
6568#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6569#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6570#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6571#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6572#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6573#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6574#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6575
83c04a62
VS
6576#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6577#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6578#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6579#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6580#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6581
83c04a62
VS
6582#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6583#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6584#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6585#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6586#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6587
70d21f0e
DL
6588/* Skylake plane registers */
6589
6590#define _PLANE_CTL_1_A 0x70180
6591#define _PLANE_CTL_2_A 0x70280
6592#define _PLANE_CTL_3_A 0x70380
6593#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6594#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
c8624ede 6595#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
b5972776
JA
6596/*
6597 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6598 * expanded to include bit 23 as well. However, the shift-24 based values
6599 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6600 */
70d21f0e 6601#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5ee8ee86
PZ
6602#define PLANE_CTL_FORMAT_YUV422 (0 << 24)
6603#define PLANE_CTL_FORMAT_NV12 (1 << 24)
6604#define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
6605#define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
6606#define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
6607#define PLANE_CTL_FORMAT_AYUV (8 << 24)
6608#define PLANE_CTL_FORMAT_INDEXED (12 << 24)
6609#define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
b5972776 6610#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6611#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4 6612#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5ee8ee86
PZ
6613#define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
6614#define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
70d21f0e
DL
6615#define PLANE_CTL_ORDER_BGRX (0 << 20)
6616#define PLANE_CTL_ORDER_RGBX (1 << 20)
1e364f90 6617#define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
b0f5c0ba 6618#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e 6619#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5ee8ee86
PZ
6620#define PLANE_CTL_YUV422_YUYV (0 << 16)
6621#define PLANE_CTL_YUV422_UYVY (1 << 16)
6622#define PLANE_CTL_YUV422_YVYU (2 << 16)
6623#define PLANE_CTL_YUV422_VYUY (3 << 16)
53867b46 6624#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
70d21f0e 6625#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6626#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e 6627#define PLANE_CTL_TILED_MASK (0x7 << 10)
5ee8ee86
PZ
6628#define PLANE_CTL_TILED_LINEAR (0 << 10)
6629#define PLANE_CTL_TILED_X (1 << 10)
6630#define PLANE_CTL_TILED_Y (4 << 10)
6631#define PLANE_CTL_TILED_YF (5 << 10)
6632#define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
4036c78c 6633#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
5ee8ee86
PZ
6634#define PLANE_CTL_ALPHA_DISABLE (0 << 4)
6635#define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
6636#define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
1447dde0
SJ
6637#define PLANE_CTL_ROTATE_MASK 0x3
6638#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6639#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6640#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6641#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6642#define _PLANE_STRIDE_1_A 0x70188
6643#define _PLANE_STRIDE_2_A 0x70288
6644#define _PLANE_STRIDE_3_A 0x70388
6645#define _PLANE_POS_1_A 0x7018c
6646#define _PLANE_POS_2_A 0x7028c
6647#define _PLANE_POS_3_A 0x7038c
6648#define _PLANE_SIZE_1_A 0x70190
6649#define _PLANE_SIZE_2_A 0x70290
6650#define _PLANE_SIZE_3_A 0x70390
6651#define _PLANE_SURF_1_A 0x7019c
6652#define _PLANE_SURF_2_A 0x7029c
6653#define _PLANE_SURF_3_A 0x7039c
6654#define _PLANE_OFFSET_1_A 0x701a4
6655#define _PLANE_OFFSET_2_A 0x702a4
6656#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6657#define _PLANE_KEYVAL_1_A 0x70194
6658#define _PLANE_KEYVAL_2_A 0x70294
6659#define _PLANE_KEYMSK_1_A 0x70198
6660#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6661#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6662#define _PLANE_KEYMAX_1_A 0x701a0
6663#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6664#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
2e2adb05
VS
6665#define _PLANE_AUX_DIST_1_A 0x701c0
6666#define _PLANE_AUX_DIST_2_A 0x702c0
6667#define _PLANE_AUX_OFFSET_1_A 0x701c4
6668#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6669#define _PLANE_CUS_CTL_1_A 0x701c8
6670#define _PLANE_CUS_CTL_2_A 0x702c8
6671#define PLANE_CUS_ENABLE (1 << 31)
6672#define PLANE_CUS_PLANE_6 (0 << 30)
6673#define PLANE_CUS_PLANE_7 (1 << 30)
6674#define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
6675#define PLANE_CUS_HPHASE_0 (0 << 16)
6676#define PLANE_CUS_HPHASE_0_25 (1 << 16)
6677#define PLANE_CUS_HPHASE_0_5 (2 << 16)
6678#define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
6679#define PLANE_CUS_VPHASE_0 (0 << 12)
6680#define PLANE_CUS_VPHASE_0_25 (1 << 12)
6681#define PLANE_CUS_VPHASE_0_5 (2 << 12)
47f9ea8b
ACO
6682#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6683#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6684#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
077ef1f0 6685#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
c8624ede 6686#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6a255da7 6687#define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
077ef1f0 6688#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
38f24f21
VS
6689#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6690#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6691#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6692#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6693#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6694#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6695#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6696#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6697#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6698#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6699#define _PLANE_BUF_CFG_1_A 0x7027c
6700#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6701#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6702#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6703
6a255da7
US
6704/* Input CSC Register Definitions */
6705#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6706#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6707
6708#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6709#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6710
6711#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6712 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6713 _PLANE_INPUT_CSC_RY_GY_1_B)
6714#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6715 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6716 _PLANE_INPUT_CSC_RY_GY_2_B)
6717
6718#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6719 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6720 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6721
6722#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6723#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6724
6725#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6726#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6727
6728#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6729 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6730 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6731#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6732 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6733 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6734#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6735 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6736 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6737
6738#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6739#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6740
6741#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6742#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6743
6744#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6745 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6746 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6747#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6748 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6749 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6750#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6751 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6752 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6753
70d21f0e
DL
6754#define _PLANE_CTL_1_B 0x71180
6755#define _PLANE_CTL_2_B 0x71280
6756#define _PLANE_CTL_3_B 0x71380
6757#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6758#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6759#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6760#define PLANE_CTL(pipe, plane) \
f0f59a00 6761 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6762
6763#define _PLANE_STRIDE_1_B 0x71188
6764#define _PLANE_STRIDE_2_B 0x71288
6765#define _PLANE_STRIDE_3_B 0x71388
6766#define _PLANE_STRIDE_1(pipe) \
6767 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6768#define _PLANE_STRIDE_2(pipe) \
6769 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6770#define _PLANE_STRIDE_3(pipe) \
6771 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6772#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6773 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6774
6775#define _PLANE_POS_1_B 0x7118c
6776#define _PLANE_POS_2_B 0x7128c
6777#define _PLANE_POS_3_B 0x7138c
6778#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6779#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6780#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6781#define PLANE_POS(pipe, plane) \
f0f59a00 6782 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6783
6784#define _PLANE_SIZE_1_B 0x71190
6785#define _PLANE_SIZE_2_B 0x71290
6786#define _PLANE_SIZE_3_B 0x71390
6787#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6788#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6789#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6790#define PLANE_SIZE(pipe, plane) \
f0f59a00 6791 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6792
6793#define _PLANE_SURF_1_B 0x7119c
6794#define _PLANE_SURF_2_B 0x7129c
6795#define _PLANE_SURF_3_B 0x7139c
6796#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6797#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6798#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6799#define PLANE_SURF(pipe, plane) \
f0f59a00 6800 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6801
6802#define _PLANE_OFFSET_1_B 0x711a4
6803#define _PLANE_OFFSET_2_B 0x712a4
6804#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6805#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6806#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6807 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6808
dc2a41b4
DL
6809#define _PLANE_KEYVAL_1_B 0x71194
6810#define _PLANE_KEYVAL_2_B 0x71294
6811#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6812#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6813#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6814 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6815
6816#define _PLANE_KEYMSK_1_B 0x71198
6817#define _PLANE_KEYMSK_2_B 0x71298
6818#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6819#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6820#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6821 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6822
6823#define _PLANE_KEYMAX_1_B 0x711a0
6824#define _PLANE_KEYMAX_2_B 0x712a0
6825#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6826#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6827#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6828 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6829
8211bd5b
DL
6830#define _PLANE_BUF_CFG_1_B 0x7127c
6831#define _PLANE_BUF_CFG_2_B 0x7137c
d7e449a8 6832#define DDB_ENTRY_MASK 0x7FF /* skl+: 10 bits, icl+ 11 bits */
37cde11b 6833#define DDB_ENTRY_END_SHIFT 16
8211bd5b
DL
6834#define _PLANE_BUF_CFG_1(pipe) \
6835 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6836#define _PLANE_BUF_CFG_2(pipe) \
6837 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6838#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6839 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6840
2cd601c6
CK
6841#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6842#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6843#define _PLANE_NV12_BUF_CFG_1(pipe) \
6844 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6845#define _PLANE_NV12_BUF_CFG_2(pipe) \
6846 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6847#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6848 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6849
2e2adb05
VS
6850#define _PLANE_AUX_DIST_1_B 0x711c0
6851#define _PLANE_AUX_DIST_2_B 0x712c0
6852#define _PLANE_AUX_DIST_1(pipe) \
6853 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6854#define _PLANE_AUX_DIST_2(pipe) \
6855 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6856#define PLANE_AUX_DIST(pipe, plane) \
6857 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6858
6859#define _PLANE_AUX_OFFSET_1_B 0x711c4
6860#define _PLANE_AUX_OFFSET_2_B 0x712c4
6861#define _PLANE_AUX_OFFSET_1(pipe) \
6862 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6863#define _PLANE_AUX_OFFSET_2(pipe) \
6864 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6865#define PLANE_AUX_OFFSET(pipe, plane) \
6866 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6867
cb2458ba
ML
6868#define _PLANE_CUS_CTL_1_B 0x711c8
6869#define _PLANE_CUS_CTL_2_B 0x712c8
6870#define _PLANE_CUS_CTL_1(pipe) \
6871 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6872#define _PLANE_CUS_CTL_2(pipe) \
6873 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6874#define PLANE_CUS_CTL(pipe, plane) \
6875 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6876
47f9ea8b
ACO
6877#define _PLANE_COLOR_CTL_1_B 0x711CC
6878#define _PLANE_COLOR_CTL_2_B 0x712CC
6879#define _PLANE_COLOR_CTL_3_B 0x713CC
6880#define _PLANE_COLOR_CTL_1(pipe) \
6881 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6882#define _PLANE_COLOR_CTL_2(pipe) \
6883 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6884#define PLANE_COLOR_CTL(pipe, plane) \
6885 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6886
6887#/* SKL new cursor registers */
8211bd5b
DL
6888#define _CUR_BUF_CFG_A 0x7017c
6889#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6890#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6891
585fb111 6892/* VBIOS regs */
f0f59a00 6893#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6894# define VGA_DISP_DISABLE (1 << 31)
6895# define VGA_2X_MODE (1 << 30)
6896# define VGA_PIPE_B_SELECT (1 << 29)
6897
f0f59a00 6898#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6899
f2b115e6 6900/* Ironlake */
b9055052 6901
f0f59a00 6902#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6903
f0f59a00 6904#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6905#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6906#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6907#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6908#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6909#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6910#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6911#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6912#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6913#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6914#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6915
6916/* refresh rate hardware control */
f0f59a00 6917#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6918#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6919#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6920
f0f59a00 6921#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6922#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6923#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6924#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6925#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6926#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6927#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6928
f0f59a00 6929#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6930# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6931# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6932
f0f59a00 6933#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6934# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6935
f0f59a00 6936#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6937#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6938#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6939#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6940
6941
a57c774a 6942#define _PIPEA_DATA_M1 0x60030
5eddb70b 6943#define PIPE_DATA_M1_OFFSET 0
a57c774a 6944#define _PIPEA_DATA_N1 0x60034
5eddb70b 6945#define PIPE_DATA_N1_OFFSET 0
b9055052 6946
a57c774a 6947#define _PIPEA_DATA_M2 0x60038
5eddb70b 6948#define PIPE_DATA_M2_OFFSET 0
a57c774a 6949#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6950#define PIPE_DATA_N2_OFFSET 0
b9055052 6951
a57c774a 6952#define _PIPEA_LINK_M1 0x60040
5eddb70b 6953#define PIPE_LINK_M1_OFFSET 0
a57c774a 6954#define _PIPEA_LINK_N1 0x60044
5eddb70b 6955#define PIPE_LINK_N1_OFFSET 0
b9055052 6956
a57c774a 6957#define _PIPEA_LINK_M2 0x60048
5eddb70b 6958#define PIPE_LINK_M2_OFFSET 0
a57c774a 6959#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6960#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6961
6962/* PIPEB timing regs are same start from 0x61000 */
6963
a57c774a
AK
6964#define _PIPEB_DATA_M1 0x61030
6965#define _PIPEB_DATA_N1 0x61034
6966#define _PIPEB_DATA_M2 0x61038
6967#define _PIPEB_DATA_N2 0x6103c
6968#define _PIPEB_LINK_M1 0x61040
6969#define _PIPEB_LINK_N1 0x61044
6970#define _PIPEB_LINK_M2 0x61048
6971#define _PIPEB_LINK_N2 0x6104c
6972
f0f59a00
VS
6973#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6974#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6975#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6976#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6977#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6978#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6979#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6980#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6981
6982/* CPU panel fitter */
9db4a9c7
JB
6983/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6984#define _PFA_CTL_1 0x68080
6985#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6986#define PF_ENABLE (1 << 31)
6987#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6988#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6989#define PF_FILTER_MASK (3 << 23)
6990#define PF_FILTER_PROGRAMMED (0 << 23)
6991#define PF_FILTER_MED_3x3 (1 << 23)
6992#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6993#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6994#define _PFA_WIN_SZ 0x68074
6995#define _PFB_WIN_SZ 0x68874
6996#define _PFA_WIN_POS 0x68070
6997#define _PFB_WIN_POS 0x68870
6998#define _PFA_VSCALE 0x68084
6999#define _PFB_VSCALE 0x68884
7000#define _PFA_HSCALE 0x68090
7001#define _PFB_HSCALE 0x68890
7002
f0f59a00
VS
7003#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7004#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7005#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7006#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7007#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 7008
bd2e244f
JB
7009#define _PSA_CTL 0x68180
7010#define _PSB_CTL 0x68980
5ee8ee86 7011#define PS_ENABLE (1 << 31)
bd2e244f
JB
7012#define _PSA_WIN_SZ 0x68174
7013#define _PSB_WIN_SZ 0x68974
7014#define _PSA_WIN_POS 0x68170
7015#define _PSB_WIN_POS 0x68970
7016
f0f59a00
VS
7017#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7018#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7019#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 7020
1c9a2d4a
CK
7021/*
7022 * Skylake scalers
7023 */
7024#define _PS_1A_CTRL 0x68180
7025#define _PS_2A_CTRL 0x68280
7026#define _PS_1B_CTRL 0x68980
7027#define _PS_2B_CTRL 0x68A80
7028#define _PS_1C_CTRL 0x69180
7029#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
7030#define SKL_PS_SCALER_MODE_MASK (3 << 28)
7031#define SKL_PS_SCALER_MODE_DYN (0 << 28)
7032#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
7033#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7034#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 7035#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 7036#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 7037#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
7038#define PS_FILTER_MASK (3 << 23)
7039#define PS_FILTER_MEDIUM (0 << 23)
7040#define PS_FILTER_EDGE_ENHANCE (2 << 23)
7041#define PS_FILTER_BILINEAR (3 << 23)
7042#define PS_VERT3TAP (1 << 21)
7043#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7044#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7045#define PS_PWRUP_PROGRESS (1 << 17)
7046#define PS_V_FILTER_BYPASS (1 << 8)
7047#define PS_VADAPT_EN (1 << 7)
7048#define PS_VADAPT_MODE_MASK (3 << 5)
7049#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7050#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7051#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
7052#define PS_PLANE_Y_SEL_MASK (7 << 5)
7053#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
1c9a2d4a
CK
7054
7055#define _PS_PWR_GATE_1A 0x68160
7056#define _PS_PWR_GATE_2A 0x68260
7057#define _PS_PWR_GATE_1B 0x68960
7058#define _PS_PWR_GATE_2B 0x68A60
7059#define _PS_PWR_GATE_1C 0x69160
7060#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7061#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7062#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7063#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7064#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7065#define PS_PWR_GATE_SLPEN_8 0
7066#define PS_PWR_GATE_SLPEN_16 1
7067#define PS_PWR_GATE_SLPEN_24 2
7068#define PS_PWR_GATE_SLPEN_32 3
7069
7070#define _PS_WIN_POS_1A 0x68170
7071#define _PS_WIN_POS_2A 0x68270
7072#define _PS_WIN_POS_1B 0x68970
7073#define _PS_WIN_POS_2B 0x68A70
7074#define _PS_WIN_POS_1C 0x69170
7075
7076#define _PS_WIN_SZ_1A 0x68174
7077#define _PS_WIN_SZ_2A 0x68274
7078#define _PS_WIN_SZ_1B 0x68974
7079#define _PS_WIN_SZ_2B 0x68A74
7080#define _PS_WIN_SZ_1C 0x69174
7081
7082#define _PS_VSCALE_1A 0x68184
7083#define _PS_VSCALE_2A 0x68284
7084#define _PS_VSCALE_1B 0x68984
7085#define _PS_VSCALE_2B 0x68A84
7086#define _PS_VSCALE_1C 0x69184
7087
7088#define _PS_HSCALE_1A 0x68190
7089#define _PS_HSCALE_2A 0x68290
7090#define _PS_HSCALE_1B 0x68990
7091#define _PS_HSCALE_2B 0x68A90
7092#define _PS_HSCALE_1C 0x69190
7093
7094#define _PS_VPHASE_1A 0x68188
7095#define _PS_VPHASE_2A 0x68288
7096#define _PS_VPHASE_1B 0x68988
7097#define _PS_VPHASE_2B 0x68A88
7098#define _PS_VPHASE_1C 0x69188
0a59952b
VS
7099#define PS_Y_PHASE(x) ((x) << 16)
7100#define PS_UV_RGB_PHASE(x) ((x) << 0)
7101#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7102#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
7103
7104#define _PS_HPHASE_1A 0x68194
7105#define _PS_HPHASE_2A 0x68294
7106#define _PS_HPHASE_1B 0x68994
7107#define _PS_HPHASE_2B 0x68A94
7108#define _PS_HPHASE_1C 0x69194
7109
7110#define _PS_ECC_STAT_1A 0x681D0
7111#define _PS_ECC_STAT_2A 0x682D0
7112#define _PS_ECC_STAT_1B 0x689D0
7113#define _PS_ECC_STAT_2B 0x68AD0
7114#define _PS_ECC_STAT_1C 0x691D0
7115
e67005e5 7116#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 7117#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7118 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7119 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 7120#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7121 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7122 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 7123#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7124 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7125 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 7126#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7127 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7128 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 7129#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7130 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7131 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 7132#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7133 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7134 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 7135#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7136 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7137 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 7138#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
7139 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7140 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 7141#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 7142 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 7143 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 7144
b9055052 7145/* legacy palette */
9db4a9c7
JB
7146#define _LGC_PALETTE_A 0x4a000
7147#define _LGC_PALETTE_B 0x4a800
f0f59a00 7148#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 7149
42db64ef
PZ
7150#define _GAMMA_MODE_A 0x4a480
7151#define _GAMMA_MODE_B 0x4ac80
f0f59a00 7152#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
13717cef
US
7153#define PRE_CSC_GAMMA_ENABLE (1 << 31)
7154#define POST_CSC_GAMMA_ENABLE (1 << 30)
13717cef
US
7155#define GAMMA_MODE_MODE_8BIT (0 << 0)
7156#define GAMMA_MODE_MODE_10BIT (1 << 0)
7157#define GAMMA_MODE_MODE_12BIT (2 << 0)
7158#define GAMMA_MODE_MODE_SPLIT (3 << 0)
42db64ef 7159
8337206d 7160/* DMC/CSR */
f0f59a00 7161#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
7162#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
7163#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
7164#define CSR_SSP_BASE _MMIO(0x8F074)
7165#define CSR_HTP_SKL _MMIO(0x8F004)
7166#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
7167#define CSR_LAST_WRITE_VALUE 0xc003b400
7168/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
7169#define CSR_MMIO_START_RANGE 0x80000
7170#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
7171#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
7172#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
7173#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 7174
b9055052
ZW
7175/* interrupts */
7176#define DE_MASTER_IRQ_CONTROL (1 << 31)
7177#define DE_SPRITEB_FLIP_DONE (1 << 29)
7178#define DE_SPRITEA_FLIP_DONE (1 << 28)
7179#define DE_PLANEB_FLIP_DONE (1 << 27)
7180#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7181#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7182#define DE_PCU_EVENT (1 << 25)
7183#define DE_GTT_FAULT (1 << 24)
7184#define DE_POISON (1 << 23)
7185#define DE_PERFORM_COUNTER (1 << 22)
7186#define DE_PCH_EVENT (1 << 21)
7187#define DE_AUX_CHANNEL_A (1 << 20)
7188#define DE_DP_A_HOTPLUG (1 << 19)
7189#define DE_GSE (1 << 18)
7190#define DE_PIPEB_VBLANK (1 << 15)
7191#define DE_PIPEB_EVEN_FIELD (1 << 14)
7192#define DE_PIPEB_ODD_FIELD (1 << 13)
7193#define DE_PIPEB_LINE_COMPARE (1 << 12)
7194#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7195#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7196#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7197#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7198#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7199#define DE_PIPEA_EVEN_FIELD (1 << 6)
7200#define DE_PIPEA_ODD_FIELD (1 << 5)
7201#define DE_PIPEA_LINE_COMPARE (1 << 4)
7202#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7203#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7204#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7205#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7206#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7207
b1f14ad0 7208/* More Ivybridge lolz */
5ee8ee86
PZ
7209#define DE_ERR_INT_IVB (1 << 30)
7210#define DE_GSE_IVB (1 << 29)
7211#define DE_PCH_EVENT_IVB (1 << 28)
7212#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7213#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7214#define DE_EDP_PSR_INT_HSW (1 << 19)
7215#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7216#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7217#define DE_PIPEC_VBLANK_IVB (1 << 10)
7218#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7219#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7220#define DE_PIPEB_VBLANK_IVB (1 << 5)
7221#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7222#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7223#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7224#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7225#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7226
f0f59a00 7227#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7228#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7229
f0f59a00
VS
7230#define DEISR _MMIO(0x44000)
7231#define DEIMR _MMIO(0x44004)
7232#define DEIIR _MMIO(0x44008)
7233#define DEIER _MMIO(0x4400c)
b9055052 7234
f0f59a00
VS
7235#define GTISR _MMIO(0x44010)
7236#define GTIMR _MMIO(0x44014)
7237#define GTIIR _MMIO(0x44018)
7238#define GTIER _MMIO(0x4401c)
b9055052 7239
f0f59a00 7240#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7241#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7242#define GEN8_PCU_IRQ (1 << 30)
7243#define GEN8_DE_PCH_IRQ (1 << 23)
7244#define GEN8_DE_MISC_IRQ (1 << 22)
7245#define GEN8_DE_PORT_IRQ (1 << 20)
7246#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7247#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7248#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7249#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7250#define GEN8_GT_VECS_IRQ (1 << 6)
7251#define GEN8_GT_GUC_IRQ (1 << 5)
7252#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
7253#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7254#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
7255#define GEN8_GT_BCS_IRQ (1 << 1)
7256#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7257
f0f59a00
VS
7258#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7259#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7260#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7261#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7262
5ee8ee86
PZ
7263#define GEN9_GUC_TO_HOST_INT_EVENT (1 << 31)
7264#define GEN9_GUC_EXEC_ERROR_EVENT (1 << 30)
7265#define GEN9_GUC_DISPLAY_EVENT (1 << 29)
7266#define GEN9_GUC_SEMA_SIGNAL_EVENT (1 << 28)
7267#define GEN9_GUC_IOMMU_MSG_EVENT (1 << 27)
7268#define GEN9_GUC_DB_RING_EVENT (1 << 26)
7269#define GEN9_GUC_DMA_DONE_EVENT (1 << 25)
7270#define GEN9_GUC_FATAL_ERROR_EVENT (1 << 24)
7271#define GEN9_GUC_NOTIFICATION_EVENT (1 << 23)
26705e20 7272
abd58f01 7273#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7274#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
7275#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7276#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 7277#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7278#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7279
f0f59a00
VS
7280#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7281#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7282#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7283#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7284#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7285#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7286#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7287#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7288#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7289#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7290#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7291#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7292#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7293#define GEN8_PIPE_VSYNC (1 << 1)
7294#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7295#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 7296#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7297#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7298#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7299#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7300#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7301#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7302#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7303#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7304#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7305#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7306 (GEN8_PIPE_CURSOR_FAULT | \
7307 GEN8_PIPE_SPRITE_FAULT | \
7308 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7309#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7310 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7311 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7312 GEN9_PIPE_PLANE3_FAULT | \
7313 GEN9_PIPE_PLANE2_FAULT | \
7314 GEN9_PIPE_PLANE1_FAULT)
abd58f01 7315
f0f59a00
VS
7316#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7317#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7318#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7319#define GEN8_DE_PORT_IER _MMIO(0x4444c)
bb187e93 7320#define ICL_AUX_CHANNEL_E (1 << 29)
a324fcac 7321#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7322#define GEN9_AUX_CHANNEL_D (1 << 27)
7323#define GEN9_AUX_CHANNEL_C (1 << 26)
7324#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7325#define BXT_DE_PORT_HP_DDIC (1 << 5)
7326#define BXT_DE_PORT_HP_DDIB (1 << 4)
7327#define BXT_DE_PORT_HP_DDIA (1 << 3)
7328#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7329 BXT_DE_PORT_HP_DDIB | \
7330 BXT_DE_PORT_HP_DDIC)
7331#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7332#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7333#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7334
f0f59a00
VS
7335#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7336#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7337#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7338#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7339#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7340#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7341
f0f59a00
VS
7342#define GEN8_PCU_ISR _MMIO(0x444e0)
7343#define GEN8_PCU_IMR _MMIO(0x444e4)
7344#define GEN8_PCU_IIR _MMIO(0x444e8)
7345#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7346
df0d28c1
DP
7347#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7348#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7349#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7350#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7351#define GEN11_GU_MISC_GSE (1 << 27)
7352
a6358dda
TU
7353#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7354#define GEN11_MASTER_IRQ (1 << 31)
7355#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7356#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7357#define GEN11_DISPLAY_IRQ (1 << 16)
7358#define GEN11_GT_DW_IRQ(x) (1 << (x))
7359#define GEN11_GT_DW1_IRQ (1 << 1)
7360#define GEN11_GT_DW0_IRQ (1 << 0)
7361
7362#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7363#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7364#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7365#define GEN11_DE_PCH_IRQ (1 << 23)
7366#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7367#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7368#define GEN11_DE_PORT_IRQ (1 << 20)
7369#define GEN11_DE_PIPE_C (1 << 18)
7370#define GEN11_DE_PIPE_B (1 << 17)
7371#define GEN11_DE_PIPE_A (1 << 16)
7372
121e758e
DP
7373#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7374#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7375#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7376#define GEN11_DE_HPD_IER _MMIO(0x4447c)
7377#define GEN11_TC4_HOTPLUG (1 << 19)
7378#define GEN11_TC3_HOTPLUG (1 << 18)
7379#define GEN11_TC2_HOTPLUG (1 << 17)
7380#define GEN11_TC1_HOTPLUG (1 << 16)
b9fcddab 7381#define GEN11_TC_HOTPLUG(tc_port) (1 << ((tc_port) + 16))
121e758e
DP
7382#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC4_HOTPLUG | \
7383 GEN11_TC3_HOTPLUG | \
7384 GEN11_TC2_HOTPLUG | \
7385 GEN11_TC1_HOTPLUG)
b796b971
DP
7386#define GEN11_TBT4_HOTPLUG (1 << 3)
7387#define GEN11_TBT3_HOTPLUG (1 << 2)
7388#define GEN11_TBT2_HOTPLUG (1 << 1)
7389#define GEN11_TBT1_HOTPLUG (1 << 0)
b9fcddab 7390#define GEN11_TBT_HOTPLUG(tc_port) (1 << (tc_port))
b796b971
DP
7391#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT4_HOTPLUG | \
7392 GEN11_TBT3_HOTPLUG | \
7393 GEN11_TBT2_HOTPLUG | \
7394 GEN11_TBT1_HOTPLUG)
7395
7396#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e
DP
7397#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
7398#define GEN11_HOTPLUG_CTL_ENABLE(tc_port) (8 << (tc_port) * 4)
7399#define GEN11_HOTPLUG_CTL_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7400#define GEN11_HOTPLUG_CTL_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7401#define GEN11_HOTPLUG_CTL_NO_DETECT(tc_port) (0 << (tc_port) * 4)
7402
a6358dda
TU
7403#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7404#define GEN11_CSME (31)
7405#define GEN11_GUNIT (28)
7406#define GEN11_GUC (25)
7407#define GEN11_WDPERF (20)
7408#define GEN11_KCR (19)
7409#define GEN11_GTPM (16)
7410#define GEN11_BCS (15)
7411#define GEN11_RCS0 (0)
7412
7413#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7414#define GEN11_VECS(x) (31 - (x))
7415#define GEN11_VCS(x) (x)
7416
9e8789ec 7417#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7418
7419#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7420#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7421#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7422#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7423#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7424#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
a6358dda 7425
9e8789ec 7426#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7427
7428#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7429#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7430
9e8789ec 7431#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7432
7433#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7434#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7435#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7436#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7437#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7438#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7439
7440#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7441#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7442#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7443#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7444#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7445#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7446#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7447#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7448#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7449
f0f59a00 7450#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7451/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7452#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7453#define ILK_DPARB_GATE (1 << 22)
7454#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7455#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7456#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7457#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7458#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7459#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7460#define ILK_HDCP_DISABLE (1 << 25)
7461#define ILK_eDP_A_DISABLE (1 << 24)
7462#define HSW_CDCLK_LIMIT (1 << 24)
7463#define ILK_DESKTOP (1 << 23)
231e54f6 7464
f0f59a00 7465#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7466#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7467#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7468#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7469#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7470#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7471
f0f59a00 7472#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7473# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7474# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7475
f0f59a00 7476#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7477#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7478#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7479#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7480#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7481
17e0adf0
MK
7482#define CHICKEN_PAR2_1 _MMIO(0x42090)
7483#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7484
f4f4b59b 7485#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7486#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7487#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7488#define GLK_CL1_PWR_DOWN (1 << 11)
7489#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7490
5654a162
PP
7491#define CHICKEN_MISC_4 _MMIO(0x4208c)
7492#define FBC_STRIDE_OVERRIDE (1 << 13)
7493#define FBC_STRIDE_MASK 0x1FFF
7494
fe4ab3ce
BW
7495#define _CHICKEN_PIPESL_1_A 0x420b0
7496#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7497#define HSW_FBCQ_DIS (1 << 22)
7498#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7499#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7500
8f19b401
ID
7501#define CHICKEN_TRANS_A _MMIO(0x420c0)
7502#define CHICKEN_TRANS_B _MMIO(0x420c4)
7503#define CHICKEN_TRANS_C _MMIO(0x420c8)
7504#define CHICKEN_TRANS_EDP _MMIO(0x420cc)
5ee8ee86
PZ
7505#define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
7506#define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
7507#define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
7508#define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
7509#define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
7510#define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
7511#define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
d86f0482 7512
f0f59a00 7513#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7514#define DISP_FBC_MEMORY_WAKE (1 << 31)
7515#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7516#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7517#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7518#define DISP_DATA_PARTITION_5_6 (1 << 6)
7519#define DISP_IPC_ENABLE (1 << 3)
f0f59a00 7520#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
7521#define DBUF_CTL_S1 _MMIO(0x45008)
7522#define DBUF_CTL_S2 _MMIO(0x44FE8)
5ee8ee86
PZ
7523#define DBUF_POWER_REQUEST (1 << 31)
7524#define DBUF_POWER_STATE (1 << 30)
f0f59a00 7525#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7526#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7527#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
f0f59a00 7528#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7529#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7530
590e8ff0 7531#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
7532#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
7533#define MASK_WAKEMEM (1 << 13)
7534#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 7535
f0f59a00 7536#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7537#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7538#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7539#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7540#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7541#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7542#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7543#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7544#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7545
186a277e
PZ
7546#define SKL_DSSM _MMIO(0x51004)
7547#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7548#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7549#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7550#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7551#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7552
a78536e7 7553#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7554#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7555
f0f59a00 7556#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7557#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7558#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7559
2c8580e4 7560#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7561#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7562#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7563#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7564#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7565#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7566#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7567#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7568#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7569
e4e0c058 7570/* GEN7 chicken */
f0f59a00 7571#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
b1f88820
OM
7572 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1 << 10) | (1 << 26))
7573 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7574
7575#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7576 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7577 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7578 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7579 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7580
7581#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7582 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC (1 << 11)
d71de14d 7583
f0f59a00 7584#define HIZ_CHICKEN _MMIO(0x7018)
5ee8ee86
PZ
7585# define CHV_HZ_8X8_MODE_IN_1X (1 << 15)
7586# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1 << 3)
d60de81d 7587
f0f59a00 7588#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7589#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7590
ab062639 7591#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7592#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7593
0c7d2aed
RS
7594#define GEN7_SARCHKMD _MMIO(0xB000)
7595#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7596#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7597
f0f59a00 7598#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7599#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7600
f0f59a00 7601#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7602/*
7603 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7604 * Using the formula in BSpec leads to a hang, while the formula here works
7605 * fine and matches the formulas for all other platforms. A BSpec change
7606 * request has been filed to clarify this.
7607 */
36579cb6
ID
7608#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7609#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7610#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7611
f0f59a00 7612#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7613#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7614#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7615#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7616#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7617
f0f59a00 7618#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7619#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7620#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7621#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7622
f0f59a00 7623#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7624#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7625
f0f59a00 7626#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7627#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7628#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7629#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8bc0ccf6 7630
63801f21 7631/* GEN8 chicken */
f0f59a00 7632#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7633#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
cc38cae7 7634#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7635#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7636#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7637#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7638#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7639#define HDC_FORCE_NON_COHERENT (1 << 4)
7640#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7641
3669ab61
AS
7642#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7643
38a39a7b 7644/* GEN9 chicken */
f0f59a00 7645#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7646#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7647
0c79f9cb
MT
7648#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7649#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7650
db099c8f 7651/* WaCatErrorRejectionIssue */
f0f59a00 7652#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7653#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7654
f0f59a00 7655#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7656#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7657
f0f59a00 7658#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7659#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7660
e16a3750
VK
7661/*GEN11 chicken */
7662#define _PIPEA_CHICKEN 0x70038
7663#define _PIPEB_CHICKEN 0x71038
7664#define _PIPEC_CHICKEN 0x72038
7665#define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
7666#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7667 _PIPEB_CHICKEN)
7668
b9055052
ZW
7669/* PCH */
7670
dce88879
LDM
7671#define PCH_DISPLAY_BASE 0xc0000u
7672
23e81d69 7673/* south display engine interrupt: IBX */
776ad806
JB
7674#define SDE_AUDIO_POWER_D (1 << 27)
7675#define SDE_AUDIO_POWER_C (1 << 26)
7676#define SDE_AUDIO_POWER_B (1 << 25)
7677#define SDE_AUDIO_POWER_SHIFT (25)
7678#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7679#define SDE_GMBUS (1 << 24)
7680#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7681#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7682#define SDE_AUDIO_HDCP_MASK (3 << 22)
7683#define SDE_AUDIO_TRANSB (1 << 21)
7684#define SDE_AUDIO_TRANSA (1 << 20)
7685#define SDE_AUDIO_TRANS_MASK (3 << 20)
7686#define SDE_POISON (1 << 19)
7687/* 18 reserved */
7688#define SDE_FDI_RXB (1 << 17)
7689#define SDE_FDI_RXA (1 << 16)
7690#define SDE_FDI_MASK (3 << 16)
7691#define SDE_AUXD (1 << 15)
7692#define SDE_AUXC (1 << 14)
7693#define SDE_AUXB (1 << 13)
7694#define SDE_AUX_MASK (7 << 13)
7695/* 12 reserved */
b9055052
ZW
7696#define SDE_CRT_HOTPLUG (1 << 11)
7697#define SDE_PORTD_HOTPLUG (1 << 10)
7698#define SDE_PORTC_HOTPLUG (1 << 9)
7699#define SDE_PORTB_HOTPLUG (1 << 8)
7700#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7701#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7702 SDE_SDVOB_HOTPLUG | \
7703 SDE_PORTB_HOTPLUG | \
7704 SDE_PORTC_HOTPLUG | \
7705 SDE_PORTD_HOTPLUG)
776ad806
JB
7706#define SDE_TRANSB_CRC_DONE (1 << 5)
7707#define SDE_TRANSB_CRC_ERR (1 << 4)
7708#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7709#define SDE_TRANSA_CRC_DONE (1 << 2)
7710#define SDE_TRANSA_CRC_ERR (1 << 1)
7711#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7712#define SDE_TRANS_MASK (0x3f)
23e81d69 7713
31604222 7714/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7715#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7716#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7717#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7718#define SDE_AUDIO_POWER_SHIFT_CPT 29
7719#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7720#define SDE_AUXD_CPT (1 << 27)
7721#define SDE_AUXC_CPT (1 << 26)
7722#define SDE_AUXB_CPT (1 << 25)
7723#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7724#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7725#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7726#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7727#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7728#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7729#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7730#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7731#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7732 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7733 SDE_PORTD_HOTPLUG_CPT | \
7734 SDE_PORTC_HOTPLUG_CPT | \
7735 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7736#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7737 SDE_PORTD_HOTPLUG_CPT | \
7738 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7739 SDE_PORTB_HOTPLUG_CPT | \
7740 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7741#define SDE_GMBUS_CPT (1 << 17)
8664281b 7742#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7743#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7744#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7745#define SDE_FDI_RXC_CPT (1 << 8)
7746#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7747#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7748#define SDE_FDI_RXB_CPT (1 << 4)
7749#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7750#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7751#define SDE_FDI_RXA_CPT (1 << 0)
7752#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7753 SDE_AUDIO_CP_REQ_B_CPT | \
7754 SDE_AUDIO_CP_REQ_A_CPT)
7755#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7756 SDE_AUDIO_CP_CHG_B_CPT | \
7757 SDE_AUDIO_CP_CHG_A_CPT)
7758#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7759 SDE_FDI_RXB_CPT | \
7760 SDE_FDI_RXA_CPT)
b9055052 7761
31604222
AS
7762/* south display engine interrupt: ICP */
7763#define SDE_TC4_HOTPLUG_ICP (1 << 27)
7764#define SDE_TC3_HOTPLUG_ICP (1 << 26)
7765#define SDE_TC2_HOTPLUG_ICP (1 << 25)
7766#define SDE_TC1_HOTPLUG_ICP (1 << 24)
7767#define SDE_GMBUS_ICP (1 << 23)
7768#define SDE_DDIB_HOTPLUG_ICP (1 << 17)
7769#define SDE_DDIA_HOTPLUG_ICP (1 << 16)
b9fcddab
PZ
7770#define SDE_TC_HOTPLUG_ICP(tc_port) (1 << ((tc_port) + 24))
7771#define SDE_DDI_HOTPLUG_ICP(port) (1 << ((port) + 16))
31604222
AS
7772#define SDE_DDI_MASK_ICP (SDE_DDIB_HOTPLUG_ICP | \
7773 SDE_DDIA_HOTPLUG_ICP)
7774#define SDE_TC_MASK_ICP (SDE_TC4_HOTPLUG_ICP | \
7775 SDE_TC3_HOTPLUG_ICP | \
7776 SDE_TC2_HOTPLUG_ICP | \
7777 SDE_TC1_HOTPLUG_ICP)
7778
f0f59a00
VS
7779#define SDEISR _MMIO(0xc4000)
7780#define SDEIMR _MMIO(0xc4004)
7781#define SDEIIR _MMIO(0xc4008)
7782#define SDEIER _MMIO(0xc400c)
b9055052 7783
f0f59a00 7784#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7785#define SERR_INT_POISON (1 << 31)
7786#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7787
b9055052 7788/* digital port hotplug */
f0f59a00 7789#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7790#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7791#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7792#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7793#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7794#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7795#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7796#define PORTD_HOTPLUG_ENABLE (1 << 20)
7797#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7798#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7799#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7800#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7801#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7802#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7803#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7804#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7805#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7806#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7807#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7808#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7809#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7810#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7811#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7812#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7813#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7814#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7815#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7816#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7817#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7818#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7819#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7820#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7821#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7822#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7823#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7824#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7825#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7826#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7827#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7828#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7829 BXT_DDIB_HPD_INVERT | \
7830 BXT_DDIC_HPD_INVERT)
b9055052 7831
f0f59a00 7832#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7833#define PORTE_HOTPLUG_ENABLE (1 << 4)
7834#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7835#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7836#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7837#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7838
31604222
AS
7839/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7840 * functionality covered in PCH_PORT_HOTPLUG is split into
7841 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7842 */
7843
7844#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
7845#define ICP_DDIB_HPD_ENABLE (1 << 7)
7846#define ICP_DDIB_HPD_STATUS_MASK (3 << 4)
7847#define ICP_DDIB_HPD_NO_DETECT (0 << 4)
7848#define ICP_DDIB_HPD_SHORT_DETECT (1 << 4)
7849#define ICP_DDIB_HPD_LONG_DETECT (2 << 4)
7850#define ICP_DDIB_HPD_SHORT_LONG_DETECT (3 << 4)
7851#define ICP_DDIA_HPD_ENABLE (1 << 3)
05f2f03d 7852#define ICP_DDIA_HPD_OP_DRIVE_1 (1 << 2)
31604222
AS
7853#define ICP_DDIA_HPD_STATUS_MASK (3 << 0)
7854#define ICP_DDIA_HPD_NO_DETECT (0 << 0)
7855#define ICP_DDIA_HPD_SHORT_DETECT (1 << 0)
7856#define ICP_DDIA_HPD_LONG_DETECT (2 << 0)
7857#define ICP_DDIA_HPD_SHORT_LONG_DETECT (3 << 0)
7858
7859#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
7860#define ICP_TC_HPD_ENABLE(tc_port) (8 << (tc_port) * 4)
c7d2959f
AS
7861/* Icelake DSC Rate Control Range Parameter Registers */
7862#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
7863#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
7864#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
7865#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
7866#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
7867#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
7868#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
7869#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
7870#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
7871#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
7872#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
7873#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
7874#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7875 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
7876 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
7877#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7878 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
7879 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
7880#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7881 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
7882 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
7883#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7884 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
7885 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
7886#define RC_BPG_OFFSET_SHIFT 10
7887#define RC_MAX_QP_SHIFT 5
7888#define RC_MIN_QP_SHIFT 0
7889
7890#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
7891#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
7892#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
7893#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
7894#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
7895#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
7896#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
7897#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
7898#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
7899#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
7900#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
7901#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
7902#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7903 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
7904 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
7905#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7906 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
7907 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
7908#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7909 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
7910 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
7911#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7912 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
7913 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
7914
7915#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
7916#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
7917#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
7918#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
7919#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
7920#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
7921#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
7922#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
7923#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
7924#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
7925#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
7926#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
7927#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7928 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
7929 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
7930#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7931 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
7932 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
7933#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7934 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
7935 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
7936#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7937 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
7938 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
7939
7940#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
7941#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
7942#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
7943#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
7944#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
7945#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
7946#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
7947#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
7948#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
7949#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
7950#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
7951#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
7952#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7953 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
7954 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
7955#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7956 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
7957 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
7958#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7959 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
7960 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
7961#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
7962 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
7963 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
7964
31604222
AS
7965#define ICP_TC_HPD_LONG_DETECT(tc_port) (2 << (tc_port) * 4)
7966#define ICP_TC_HPD_SHORT_DETECT(tc_port) (1 << (tc_port) * 4)
7967
9db4a9c7
JB
7968#define _PCH_DPLL_A 0xc6014
7969#define _PCH_DPLL_B 0xc6018
9e8789ec 7970#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7971
9db4a9c7 7972#define _PCH_FPA0 0xc6040
5ee8ee86 7973#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7974#define _PCH_FPA1 0xc6044
7975#define _PCH_FPB0 0xc6048
7976#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7977#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7978#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7979
f0f59a00 7980#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7981
f0f59a00 7982#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7983#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7984#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7985#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7986#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7987#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7988#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7989#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7990#define DREF_SSC_SOURCE_MASK (3 << 11)
7991#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7992#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7993#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7994#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7995#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7996#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7997#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7998#define DREF_SSC4_DOWNSPREAD (0 << 6)
7999#define DREF_SSC4_CENTERSPREAD (1 << 6)
8000#define DREF_SSC1_DISABLE (0 << 1)
8001#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
8002#define DREF_SSC4_DISABLE (0)
8003#define DREF_SSC4_ENABLE (1)
8004
f0f59a00 8005#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 8006#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 8007#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 8008#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 8009#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 8010#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
8011#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8012#define CNP_RAWCLK_DIV(div) ((div) << 16)
8013#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 8014#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 8015#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 8016
f0f59a00 8017#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 8018
f0f59a00
VS
8019#define PCH_SSC4_PARMS _MMIO(0xc6210)
8020#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 8021
f0f59a00 8022#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 8023#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 8024#define TRANS_DPLLA_SEL(pipe) 0
68d97538 8025#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 8026
b9055052
ZW
8027/* transcoder */
8028
275f01b2
DV
8029#define _PCH_TRANS_HTOTAL_A 0xe0000
8030#define TRANS_HTOTAL_SHIFT 16
8031#define TRANS_HACTIVE_SHIFT 0
8032#define _PCH_TRANS_HBLANK_A 0xe0004
8033#define TRANS_HBLANK_END_SHIFT 16
8034#define TRANS_HBLANK_START_SHIFT 0
8035#define _PCH_TRANS_HSYNC_A 0xe0008
8036#define TRANS_HSYNC_END_SHIFT 16
8037#define TRANS_HSYNC_START_SHIFT 0
8038#define _PCH_TRANS_VTOTAL_A 0xe000c
8039#define TRANS_VTOTAL_SHIFT 16
8040#define TRANS_VACTIVE_SHIFT 0
8041#define _PCH_TRANS_VBLANK_A 0xe0010
8042#define TRANS_VBLANK_END_SHIFT 16
8043#define TRANS_VBLANK_START_SHIFT 0
8044#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 8045#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
8046#define TRANS_VSYNC_START_SHIFT 0
8047#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 8048
e3b95f1e
DV
8049#define _PCH_TRANSA_DATA_M1 0xe0030
8050#define _PCH_TRANSA_DATA_N1 0xe0034
8051#define _PCH_TRANSA_DATA_M2 0xe0038
8052#define _PCH_TRANSA_DATA_N2 0xe003c
8053#define _PCH_TRANSA_LINK_M1 0xe0040
8054#define _PCH_TRANSA_LINK_N1 0xe0044
8055#define _PCH_TRANSA_LINK_M2 0xe0048
8056#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 8057
2dcbc34d 8058/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
8059#define _VIDEO_DIP_CTL_A 0xe0200
8060#define _VIDEO_DIP_DATA_A 0xe0208
8061#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
8062#define GCP_COLOR_INDICATION (1 << 2)
8063#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8064#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
8065
8066#define _VIDEO_DIP_CTL_B 0xe1200
8067#define _VIDEO_DIP_DATA_B 0xe1208
8068#define _VIDEO_DIP_GCP_B 0xe1210
8069
f0f59a00
VS
8070#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8071#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8072#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 8073
2dcbc34d 8074/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
8075#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8076#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8077#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 8078
086f8e84
VS
8079#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8080#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8081#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 8082
086f8e84
VS
8083#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8084#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8085#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 8086
90b107c8 8087#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 8088 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 8089 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 8090#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 8091 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 8092 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 8093#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 8094 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 8095 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 8096
8c5f5f7c 8097/* Haswell DIP controls */
f0f59a00 8098
086f8e84
VS
8099#define _HSW_VIDEO_DIP_CTL_A 0x60200
8100#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8101#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8102#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8103#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8104#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8105#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8106#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8107#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8108#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8109#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8110#define _HSW_VIDEO_DIP_GCP_A 0x60210
8111
8112#define _HSW_VIDEO_DIP_CTL_B 0x61200
8113#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8114#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8115#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8116#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8117#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8118#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8119#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8120#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8121#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8122#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8123#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8124
7af2be6d
AS
8125/* Icelake PPS_DATA and _ECC DIP Registers.
8126 * These are available for transcoders B,C and eDP.
8127 * Adding the _A so as to reuse the _MMIO_TRANS2
8128 * definition, with which it offsets to the right location.
8129 */
8130
8131#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8132#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8133#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8134#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8135
f0f59a00 8136#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 8137#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
8138#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8139#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8140#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 8141#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 8142#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7af2be6d
AS
8143#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8144#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8145
8146#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8147#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8148#define _HSW_STEREO_3D_CTL_B 0x71020
8149
8150#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8151
275f01b2
DV
8152#define _PCH_TRANS_HTOTAL_B 0xe1000
8153#define _PCH_TRANS_HBLANK_B 0xe1004
8154#define _PCH_TRANS_HSYNC_B 0xe1008
8155#define _PCH_TRANS_VTOTAL_B 0xe100c
8156#define _PCH_TRANS_VBLANK_B 0xe1010
8157#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8158#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8159
f0f59a00
VS
8160#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8161#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8162#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8163#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8164#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8165#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8166#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8167
e3b95f1e
DV
8168#define _PCH_TRANSB_DATA_M1 0xe1030
8169#define _PCH_TRANSB_DATA_N1 0xe1034
8170#define _PCH_TRANSB_DATA_M2 0xe1038
8171#define _PCH_TRANSB_DATA_N2 0xe103c
8172#define _PCH_TRANSB_LINK_M1 0xe1040
8173#define _PCH_TRANSB_LINK_N1 0xe1044
8174#define _PCH_TRANSB_LINK_M2 0xe1048
8175#define _PCH_TRANSB_LINK_N2 0xe104c
8176
f0f59a00
VS
8177#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8178#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8179#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8180#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8181#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8182#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8183#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8184#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8185
ab9412ba
DV
8186#define _PCH_TRANSACONF 0xf0008
8187#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8188#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8189#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8190#define TRANS_DISABLE (0 << 31)
8191#define TRANS_ENABLE (1 << 31)
8192#define TRANS_STATE_MASK (1 << 30)
8193#define TRANS_STATE_DISABLE (0 << 30)
8194#define TRANS_STATE_ENABLE (1 << 30)
8195#define TRANS_FSYNC_DELAY_HB1 (0 << 27)
8196#define TRANS_FSYNC_DELAY_HB2 (1 << 27)
8197#define TRANS_FSYNC_DELAY_HB3 (2 << 27)
8198#define TRANS_FSYNC_DELAY_HB4 (3 << 27)
8199#define TRANS_INTERLACE_MASK (7 << 21)
8200#define TRANS_PROGRESSIVE (0 << 21)
8201#define TRANS_INTERLACED (3 << 21)
8202#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8203#define TRANS_8BPC (0 << 5)
8204#define TRANS_10BPC (1 << 5)
8205#define TRANS_6BPC (2 << 5)
8206#define TRANS_12BPC (3 << 5)
b9055052 8207
ce40141f
DV
8208#define _TRANSA_CHICKEN1 0xf0060
8209#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8210#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8211#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8212#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8213#define _TRANSA_CHICKEN2 0xf0064
8214#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8215#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8216#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8217#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8218#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8219#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8220#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8221
f0f59a00 8222#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8223#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8224#define FDIA_PHASE_SYNC_SHIFT_EN 18
5ee8ee86
PZ
8225#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8226#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8227#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8228#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8229#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
5ee8ee86 8230#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8231#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8232#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8233#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8234#define LPT_PWM_GRANULARITY (1 << 5)
8235#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8236
f0f59a00
VS
8237#define _FDI_RXA_CHICKEN 0xc200c
8238#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8239#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8240#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8241#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8242
f0f59a00 8243#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8244#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8245#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8246#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8247#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8248#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8249#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8250
b9055052 8251/* CPU: FDI_TX */
f0f59a00
VS
8252#define _FDI_TXA_CTL 0x60100
8253#define _FDI_TXB_CTL 0x61100
8254#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8255#define FDI_TX_DISABLE (0 << 31)
8256#define FDI_TX_ENABLE (1 << 31)
8257#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8258#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8259#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8260#define FDI_LINK_TRAIN_NONE (3 << 28)
8261#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8262#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8263#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8264#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8265#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8266#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8267#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8268#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8269/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8270 SNB has different settings. */
8271/* SNB A-stepping */
5ee8ee86
PZ
8272#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8273#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8274#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8275#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8276/* SNB B-stepping */
5ee8ee86
PZ
8277#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8278#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8279#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8280#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8281#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8282#define FDI_DP_PORT_WIDTH_SHIFT 19
8283#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8284#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8285#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8286/* Ironlake: hardwired to 1 */
5ee8ee86 8287#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8288
8289/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8290#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8291#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8292#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8293#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8294
b9055052 8295/* both Tx and Rx */
5ee8ee86
PZ
8296#define FDI_COMPOSITE_SYNC (1 << 11)
8297#define FDI_LINK_TRAIN_AUTO (1 << 10)
8298#define FDI_SCRAMBLING_ENABLE (0 << 7)
8299#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8300
8301/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8302#define _FDI_RXA_CTL 0xf000c
8303#define _FDI_RXB_CTL 0xf100c
f0f59a00 8304#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8305#define FDI_RX_ENABLE (1 << 31)
b9055052 8306/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8307#define FDI_FS_ERRC_ENABLE (1 << 27)
8308#define FDI_FE_ERRC_ENABLE (1 << 26)
8309#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8310#define FDI_8BPC (0 << 16)
8311#define FDI_10BPC (1 << 16)
8312#define FDI_6BPC (2 << 16)
8313#define FDI_12BPC (3 << 16)
8314#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8315#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8316#define FDI_RX_PLL_ENABLE (1 << 13)
8317#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8318#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8319#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8320#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8321#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8322#define FDI_PCDCLK (1 << 4)
8db9d77b 8323/* CPT */
5ee8ee86
PZ
8324#define FDI_AUTO_TRAINING (1 << 10)
8325#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8326#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8327#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8328#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8329#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8330
04945641
PZ
8331#define _FDI_RXA_MISC 0xf0010
8332#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8333#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8334#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8335#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8336#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8337#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8338#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8339#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8340#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8341
f0f59a00
VS
8342#define _FDI_RXA_TUSIZE1 0xf0030
8343#define _FDI_RXA_TUSIZE2 0xf0038
8344#define _FDI_RXB_TUSIZE1 0xf1030
8345#define _FDI_RXB_TUSIZE2 0xf1038
8346#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8347#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8348
8349/* FDI_RX interrupt register format */
5ee8ee86
PZ
8350#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8351#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8352#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8353#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8354#define FDI_RX_FS_CODE_ERR (1 << 6)
8355#define FDI_RX_FE_CODE_ERR (1 << 5)
8356#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8357#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8358#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8359#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8360#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8361
f0f59a00
VS
8362#define _FDI_RXA_IIR 0xf0014
8363#define _FDI_RXA_IMR 0xf0018
8364#define _FDI_RXB_IIR 0xf1014
8365#define _FDI_RXB_IMR 0xf1018
8366#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8367#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8368
f0f59a00
VS
8369#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8370#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8371
f0f59a00 8372#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8373#define LVDS_DETECTED (1 << 1)
8374
f0f59a00
VS
8375#define _PCH_DP_B 0xe4100
8376#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8377#define _PCH_DPB_AUX_CH_CTL 0xe4110
8378#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8379#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8380#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8381#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8382#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8383
f0f59a00
VS
8384#define _PCH_DP_C 0xe4200
8385#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8386#define _PCH_DPC_AUX_CH_CTL 0xe4210
8387#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8388#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8389#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8390#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8391#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8392
f0f59a00
VS
8393#define _PCH_DP_D 0xe4300
8394#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8395#define _PCH_DPD_AUX_CH_CTL 0xe4310
8396#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8397#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8398#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8399#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8400#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8401
bdabdb63
VS
8402#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8403#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8404
8db9d77b 8405/* CPT */
086f8e84
VS
8406#define _TRANS_DP_CTL_A 0xe0300
8407#define _TRANS_DP_CTL_B 0xe1300
8408#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8409#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8410#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8411#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8412#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8413#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8414#define TRANS_DP_AUDIO_ONLY (1 << 26)
8415#define TRANS_DP_ENH_FRAMING (1 << 18)
8416#define TRANS_DP_8BPC (0 << 9)
8417#define TRANS_DP_10BPC (1 << 9)
8418#define TRANS_DP_6BPC (2 << 9)
8419#define TRANS_DP_12BPC (3 << 9)
8420#define TRANS_DP_BPC_MASK (3 << 9)
8421#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8422#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8423#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8424#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8425#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b
ZW
8426
8427/* SNB eDP training params */
8428/* SNB A-stepping */
5ee8ee86
PZ
8429#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8430#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8431#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8432#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8433/* SNB B-stepping */
5ee8ee86
PZ
8434#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8435#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8436#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8437#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8438#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8439#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8440
1a2eb460 8441/* IVB */
5ee8ee86
PZ
8442#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8443#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8444#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8445#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8446#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8447#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8448#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8449
8450/* legacy values */
5ee8ee86
PZ
8451#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8452#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8453#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8454#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8455#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8456
5ee8ee86 8457#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8458
f0f59a00 8459#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8460
274008e8
SAK
8461#define RC6_LOCATION _MMIO(0xD40)
8462#define RC6_CTX_IN_DRAM (1 << 0)
8463#define RC6_CTX_BASE _MMIO(0xD48)
8464#define RC6_CTX_BASE_MASK 0xFFFFFFF0
8465#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
8466#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
8467#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
8468#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
8469#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
8470#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
8471#define FORCEWAKE _MMIO(0xA18C)
8472#define FORCEWAKE_VLV _MMIO(0x1300b0)
8473#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8474#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8475#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8476#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8477#define FORCEWAKE_ACK _MMIO(0x130090)
8478#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8479#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8480#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8481#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8482
f0f59a00 8483#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8484#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8485#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8486#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8487#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8488#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8489#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8490#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8491#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
8492#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
8493#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
8494#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8495#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8496#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
8497#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
8498#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
8499#define FORCEWAKE_KERNEL BIT(0)
8500#define FORCEWAKE_USER BIT(1)
8501#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8502#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8503#define ECOBUS _MMIO(0xa180)
5ee8ee86 8504#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8505#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8506#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8507#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8508#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8509
f0f59a00 8510#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8511#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8512#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8513#define GT_FIFO_SBDROPERR (1 << 6)
8514#define GT_FIFO_BLOBDROPERR (1 << 5)
8515#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8516#define GT_FIFO_DROPERR (1 << 3)
8517#define GT_FIFO_OVFERR (1 << 2)
8518#define GT_FIFO_IAWRERR (1 << 1)
8519#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8520
f0f59a00 8521#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8522#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8523#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8524#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8525#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8526
f0f59a00 8527#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8528#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8529#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8530#define EDRAM_ENABLED 0x1
c02e85a0
MK
8531#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8532#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8533#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8534
f0f59a00 8535#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8536# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8537# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8538# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8539# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8540
f0f59a00 8541#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8542# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8543# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8544# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8545# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8546# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8547# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8548
f0f59a00 8549#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8550# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8551
f0f59a00 8552#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8553#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8554#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8555
f0f59a00
VS
8556#define GEN6_RCGCTL1 _MMIO(0x9410)
8557#define GEN6_RCGCTL2 _MMIO(0x9414)
8558#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8559
f0f59a00 8560#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8561#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8562#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8563#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8564
f0f59a00
VS
8565#define GEN6_GFXPAUSE _MMIO(0xA000)
8566#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8567#define GEN6_TURBO_DISABLE (1 << 31)
8568#define GEN6_FREQUENCY(x) ((x) << 25)
8569#define HSW_FREQUENCY(x) ((x) << 24)
8570#define GEN9_FREQUENCY(x) ((x) << 23)
8571#define GEN6_OFFSET(x) ((x) << 19)
8572#define GEN6_AGGRESSIVE_TURBO (0 << 15)
f0f59a00
VS
8573#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8574#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8575#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8576#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8577#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8578#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8579#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8580#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8581#define GEN7_RC_CTL_TO_MODE (1 << 28)
8582#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8583#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8584#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8585#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8586#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8587#define GEN6_CAGF_SHIFT 8
f82855d3 8588#define HSW_CAGF_SHIFT 7
de43ae9d 8589#define GEN9_CAGF_SHIFT 23
ccab5c82 8590#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8591#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8592#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8593#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8594#define GEN6_RP_MEDIA_TURBO (1 << 11)
8595#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8596#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8597#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8598#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8599#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8600#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8601#define GEN6_RP_ENABLE (1 << 7)
8602#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8603#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8604#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8605#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8606#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8607#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8608#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8609#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8610#define GEN6_RP_EI_MASK 0xffffff
8611#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8612#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8613#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8614#define GEN6_RP_PREV_UP _MMIO(0xA058)
8615#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8616#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8617#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8618#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8619#define GEN6_RP_UP_EI _MMIO(0xA068)
8620#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8621#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8622#define GEN6_RPDEUHWTC _MMIO(0xA080)
8623#define GEN6_RPDEUC _MMIO(0xA084)
8624#define GEN6_RPDEUCSW _MMIO(0xA088)
8625#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8626#define RC_SW_TARGET_STATE_SHIFT 16
8627#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8628#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8629#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8630#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8631#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8632#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8633#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8634#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8635#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8636#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8637#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8638#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8639#define VLV_RCEDATA _MMIO(0xA0BC)
8640#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8641#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8642#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8643#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8644#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8645#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8646#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8647#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8648#define GEN9_PG_ENABLE _MMIO(0xA210)
5ee8ee86
PZ
8649#define GEN9_RENDER_PG_ENABLE (1 << 0)
8650#define GEN9_MEDIA_PG_ENABLE (1 << 1)
fc619841
ID
8651#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8652#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8653#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8654
f0f59a00 8655#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8656#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8657#define PIXEL_OVERLAP_CNT_SHIFT 30
8658
f0f59a00
VS
8659#define GEN6_PMISR _MMIO(0x44020)
8660#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8661#define GEN6_PMIIR _MMIO(0x44028)
8662#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8663#define GEN6_PM_MBOX_EVENT (1 << 25)
8664#define GEN6_PM_THERMAL_EVENT (1 << 24)
8665#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8666#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8667#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8668#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8669#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8670#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8671 GEN6_PM_RP_UP_THRESHOLD | \
8672 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8673 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8674 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8675
f0f59a00 8676#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8677#define GEN7_GT_SCRATCH_REG_NUM 8
8678
f0f59a00 8679#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8680#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8681#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8682
f0f59a00
VS
8683#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8684#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8685#define VLV_COUNT_RANGE_HIGH (1 << 15)
8686#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8687#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8688#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8689#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8690#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8691#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8692#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8693
f0f59a00
VS
8694#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8695#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8696#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8697#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8698
f0f59a00 8699#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8700#define GEN6_PCODE_READY (1 << 31)
87660502
L
8701#define GEN6_PCODE_ERROR_MASK 0xFF
8702#define GEN6_PCODE_SUCCESS 0x0
8703#define GEN6_PCODE_ILLEGAL_CMD 0x1
8704#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8705#define GEN6_PCODE_TIMEOUT 0x3
8706#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8707#define GEN7_PCODE_TIMEOUT 0x2
8708#define GEN7_PCODE_ILLEGAL_DATA 0x3
8709#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8710#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8711#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8712#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8713#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8714#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8715#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8716#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8717#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8718#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8719#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8720#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8721#define SKL_PCODE_CDCLK_CONTROL 0x7
8722#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8723#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8724#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8725#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8726#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8727#define GEN6_PCODE_READ_D_COMP 0x10
8728#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8729#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8730#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8731 /* See also IPS_CTL */
8732#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8733#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8734#define GEN9_PCODE_SAGV_CONTROL 0x21
8735#define GEN9_SAGV_DISABLE 0x0
8736#define GEN9_SAGV_IS_DISABLED 0x1
8737#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8738#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8739#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8740#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8741#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8742
f0f59a00 8743#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8744#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8745#define GEN6_RCn_MASK 7
8746#define GEN6_RC0 0
8747#define GEN6_RC3 2
8748#define GEN6_RC6 3
8749#define GEN6_RC7 4
8750
f0f59a00 8751#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8752#define GEN8_LSLICESTAT_MASK 0x7
8753
f0f59a00
VS
8754#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8755#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8756#define CHV_SS_PG_ENABLE (1 << 1)
8757#define CHV_EU08_PG_ENABLE (1 << 9)
8758#define CHV_EU19_PG_ENABLE (1 << 17)
8759#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8760
f0f59a00
VS
8761#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8762#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8763#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8764
5ee8ee86 8765#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8766#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8767 ((slice) % 3) * 0x4)
7f992aba 8768#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8769#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8770#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8771
5ee8ee86 8772#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8773#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8774 ((slice) % 3) * 0x8)
5ee8ee86 8775#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8776#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8777 ((slice) % 3) * 0x8)
7f992aba
JM
8778#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8779#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8780#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8781#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8782#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8783#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8784#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8785#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8786
f0f59a00 8787#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8788#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8789#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8790#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8791#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8792
5bcebe76
OM
8793#define GEN8_GARBCNTL _MMIO(0xB004)
8794#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8795#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8796#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8797#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8798
8799#define GEN11_GLBLINVL _MMIO(0xB404)
8800#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8801#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8802
d65dc3e4
OM
8803#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8804#define DFR_DISABLE (1 << 9)
8805
f4a35714
OM
8806#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8807#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8808#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8809#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8810
6b967dc3
OM
8811#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8812#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8813#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8814
f57f9371
OM
8815#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
8816
e3689190 8817/* IVYBRIDGE DPF */
f0f59a00 8818#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8819#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8820#define GEN7_PARITY_ERROR_VALID (1 << 13)
8821#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8822#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8823#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8824 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8825#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8826 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8827#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8828 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8829#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8830
f0f59a00 8831#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8832#define GEN7_L3LOG_SIZE 0x80
8833
f0f59a00
VS
8834#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8835#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8836#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8837#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8838#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8839#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8840
f0f59a00 8841#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8842#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8843#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8844
f0f59a00 8845#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8846#define FLOW_CONTROL_ENABLE (1 << 15)
8847#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8848#define STALL_DOP_GATING_DISABLE (1 << 5)
8849#define THROTTLE_12_5 (7 << 2)
8850#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8851
f0f59a00
VS
8852#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8853#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8854#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8855#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8856#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8857
f0f59a00 8858#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8859#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8860
f0f59a00 8861#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8862#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8863
f0f59a00 8864#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8865#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8866#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8867#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
8868#define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
8869#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8870
f0f59a00 8871#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8872#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8873#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8874#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8875
c46f111f 8876/* Audio */
ed5eb1b7 8877#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
c46f111f
JN
8878#define INTEL_AUDIO_DEVCL 0x808629FB
8879#define INTEL_AUDIO_DEVBLC 0x80862801
8880#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8881
f0f59a00 8882#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8883#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8884#define G4X_ELDV_DEVCTG (1 << 14)
8885#define G4X_ELD_ADDR_MASK (0xf << 5)
8886#define G4X_ELD_ACK (1 << 4)
f0f59a00 8887#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8888
c46f111f
JN
8889#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8890#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8891#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8892 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8893#define _IBX_AUD_CNTL_ST_A 0xE20B4
8894#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8895#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8896 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8897#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8898#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8899#define IBX_ELD_ACK (1 << 4)
f0f59a00 8900#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8901#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8902#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8903
c46f111f
JN
8904#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8905#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8906#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8907#define _CPT_AUD_CNTL_ST_A 0xE50B4
8908#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8909#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8910#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8911
c46f111f
JN
8912#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8913#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8914#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8915#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8916#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8917#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8918#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8919
ae662d31
EA
8920/* These are the 4 32-bit write offset registers for each stream
8921 * output buffer. It determines the offset from the
8922 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8923 */
f0f59a00 8924#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8925
c46f111f
JN
8926#define _IBX_AUD_CONFIG_A 0xe2000
8927#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8928#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8929#define _CPT_AUD_CONFIG_A 0xe5000
8930#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8931#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8932#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8933#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8934#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8935
b6daa025
WF
8936#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8937#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8938#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8939#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8940#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8941#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8942#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8943#define AUD_CONFIG_N(n) \
8944 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8945 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8946#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8947#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8948#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8949#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8950#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8951#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8952#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8953#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8954#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8955#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8956#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8957#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8958#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8959
9a78b6cc 8960/* HSW Audio */
c46f111f
JN
8961#define _HSW_AUD_CONFIG_A 0x65000
8962#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8963#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8964
8965#define _HSW_AUD_MISC_CTRL_A 0x65010
8966#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8967#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8968
6014ac12
LY
8969#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8970#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8971#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8972#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8973#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8974#define AUD_CONFIG_M_MASK 0xfffff
8975
c46f111f
JN
8976#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8977#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8978#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8979
8980/* Audio Digital Converter */
c46f111f
JN
8981#define _HSW_AUD_DIG_CNVT_1 0x65080
8982#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8983#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8984#define DIP_PORT_SEL_MASK 0x3
8985
8986#define _HSW_AUD_EDID_DATA_A 0x65050
8987#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8988#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8989
f0f59a00
VS
8990#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8991#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8992#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8993#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8994#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8995#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8996
f0f59a00 8997#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8998#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8999
9c3a16c8 9000/*
75e39688
ID
9001 * HSW - ICL power wells
9002 *
9003 * Platforms have up to 3 power well control register sets, each set
9004 * controlling up to 16 power wells via a request/status HW flag tuple:
9005 * - main (HSW_PWR_WELL_CTL[1-4])
9006 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9007 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9008 * Each control register set consists of up to 4 registers used by different
9009 * sources that can request a power well to be enabled:
9010 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9011 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9012 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9013 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 9014 */
75e39688
ID
9015#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9016#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9017#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9018#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9019#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9020#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9021
9022/* HSW/BDW power well */
9023#define HSW_PW_CTL_IDX_GLOBAL 15
9024
9025/* SKL/BXT/GLK/CNL power wells */
9026#define SKL_PW_CTL_IDX_PW_2 15
9027#define SKL_PW_CTL_IDX_PW_1 14
9028#define CNL_PW_CTL_IDX_AUX_F 12
9029#define CNL_PW_CTL_IDX_AUX_D 11
9030#define GLK_PW_CTL_IDX_AUX_C 10
9031#define GLK_PW_CTL_IDX_AUX_B 9
9032#define GLK_PW_CTL_IDX_AUX_A 8
9033#define CNL_PW_CTL_IDX_DDI_F 6
9034#define SKL_PW_CTL_IDX_DDI_D 4
9035#define SKL_PW_CTL_IDX_DDI_C 3
9036#define SKL_PW_CTL_IDX_DDI_B 2
9037#define SKL_PW_CTL_IDX_DDI_A_E 1
9038#define GLK_PW_CTL_IDX_DDI_A 1
9039#define SKL_PW_CTL_IDX_MISC_IO 0
9040
9041/* ICL - power wells */
9042#define ICL_PW_CTL_IDX_PW_4 3
9043#define ICL_PW_CTL_IDX_PW_3 2
9044#define ICL_PW_CTL_IDX_PW_2 1
9045#define ICL_PW_CTL_IDX_PW_1 0
9046
9047#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9048#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9049#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9050#define ICL_PW_CTL_IDX_AUX_TBT4 11
9051#define ICL_PW_CTL_IDX_AUX_TBT3 10
9052#define ICL_PW_CTL_IDX_AUX_TBT2 9
9053#define ICL_PW_CTL_IDX_AUX_TBT1 8
9054#define ICL_PW_CTL_IDX_AUX_F 5
9055#define ICL_PW_CTL_IDX_AUX_E 4
9056#define ICL_PW_CTL_IDX_AUX_D 3
9057#define ICL_PW_CTL_IDX_AUX_C 2
9058#define ICL_PW_CTL_IDX_AUX_B 1
9059#define ICL_PW_CTL_IDX_AUX_A 0
9060
9061#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9062#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9063#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9064#define ICL_PW_CTL_IDX_DDI_F 5
9065#define ICL_PW_CTL_IDX_DDI_E 4
9066#define ICL_PW_CTL_IDX_DDI_D 3
9067#define ICL_PW_CTL_IDX_DDI_C 2
9068#define ICL_PW_CTL_IDX_DDI_B 1
9069#define ICL_PW_CTL_IDX_DDI_A 0
9070
9071/* HSW - power well misc debug registers */
f0f59a00 9072#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9073#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9074#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9075#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9076#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9077
94dd5138 9078/* SKL Fuse Status */
b2891eb2
ID
9079enum skl_power_gate {
9080 SKL_PG0,
9081 SKL_PG1,
9082 SKL_PG2,
1a260e11
ID
9083 ICL_PG3,
9084 ICL_PG4,
b2891eb2
ID
9085};
9086
f0f59a00 9087#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9088#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9089/*
9090 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9091 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9092 */
9093#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9094 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9095/*
9096 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9097 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9098 */
9099#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9100 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9101#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9102
75e39688 9103#define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
ddd39e4b
LDM
9104#define _CNL_AUX_ANAOVRD1_B 0x162250
9105#define _CNL_AUX_ANAOVRD1_C 0x162210
9106#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 9107#define _CNL_AUX_ANAOVRD1_F 0x162A90
75e39688 9108#define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
ddd39e4b
LDM
9109 _CNL_AUX_ANAOVRD1_B, \
9110 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
9111 _CNL_AUX_ANAOVRD1_D, \
9112 _CNL_AUX_ANAOVRD1_F))
5ee8ee86
PZ
9113#define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9114#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
ddd39e4b 9115
ffd7e32d
LDM
9116#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9117#define _ICL_AUX_ANAOVRD1_A 0x162398
9118#define _ICL_AUX_ANAOVRD1_B 0x6C398
9119#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9120 _ICL_AUX_ANAOVRD1_A, \
9121 _ICL_AUX_ANAOVRD1_B))
9122#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9123#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9124
ee5e5e7a 9125/* HDCP Key Registers */
2834d9df 9126#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9127#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9128#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9129#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9130#define HDCP_KEY_STATUS _MMIO(0x66c04)
9131#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9132#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9133#define HDCP_FUSE_DONE BIT(5)
9134#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9135#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9136#define HDCP_AKSV_LO _MMIO(0x66c10)
9137#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9138
9139/* HDCP Repeater Registers */
2834d9df
R
9140#define HDCP_REP_CTL _MMIO(0x66d00)
9141#define HDCP_DDIB_REP_PRESENT BIT(30)
9142#define HDCP_DDIA_REP_PRESENT BIT(29)
9143#define HDCP_DDIC_REP_PRESENT BIT(28)
9144#define HDCP_DDID_REP_PRESENT BIT(27)
9145#define HDCP_DDIF_REP_PRESENT BIT(26)
9146#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
9147#define HDCP_DDIB_SHA1_M0 (1 << 20)
9148#define HDCP_DDIA_SHA1_M0 (2 << 20)
9149#define HDCP_DDIC_SHA1_M0 (3 << 20)
9150#define HDCP_DDID_SHA1_M0 (4 << 20)
9151#define HDCP_DDIF_SHA1_M0 (5 << 20)
9152#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9153#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9154#define HDCP_SHA1_READY BIT(17)
9155#define HDCP_SHA1_COMPLETE BIT(18)
9156#define HDCP_SHA1_V_MATCH BIT(19)
9157#define HDCP_SHA1_TEXT_32 (1 << 1)
9158#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9159#define HDCP_SHA1_TEXT_24 (4 << 1)
9160#define HDCP_SHA1_TEXT_16 (5 << 1)
9161#define HDCP_SHA1_TEXT_8 (6 << 1)
9162#define HDCP_SHA1_TEXT_0 (7 << 1)
9163#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9164#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9165#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9166#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9167#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9168#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9169#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9170
9171/* HDCP Auth Registers */
9172#define _PORTA_HDCP_AUTHENC 0x66800
9173#define _PORTB_HDCP_AUTHENC 0x66500
9174#define _PORTC_HDCP_AUTHENC 0x66600
9175#define _PORTD_HDCP_AUTHENC 0x66700
9176#define _PORTE_HDCP_AUTHENC 0x66A00
9177#define _PORTF_HDCP_AUTHENC 0x66900
9178#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9179 _PORTA_HDCP_AUTHENC, \
9180 _PORTB_HDCP_AUTHENC, \
9181 _PORTC_HDCP_AUTHENC, \
9182 _PORTD_HDCP_AUTHENC, \
9183 _PORTE_HDCP_AUTHENC, \
9e8789ec 9184 _PORTF_HDCP_AUTHENC) + (x))
2834d9df
R
9185#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9186#define HDCP_CONF_CAPTURE_AN BIT(0)
9187#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9188#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9189#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9190#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9191#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9192#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9193#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9194#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
9195#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9196#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9197#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9198#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9199#define HDCP_STATUS_AUTH BIT(21)
9200#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9201#define HDCP_STATUS_RI_MATCH BIT(19)
9202#define HDCP_STATUS_R0_READY BIT(18)
9203#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9204#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9205#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9206
3ab0a6ed
R
9207/* HDCP2.2 Registers */
9208#define _PORTA_HDCP2_BASE 0x66800
9209#define _PORTB_HDCP2_BASE 0x66500
9210#define _PORTC_HDCP2_BASE 0x66600
9211#define _PORTD_HDCP2_BASE 0x66700
9212#define _PORTE_HDCP2_BASE 0x66A00
9213#define _PORTF_HDCP2_BASE 0x66900
9214#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9215 _PORTA_HDCP2_BASE, \
9216 _PORTB_HDCP2_BASE, \
9217 _PORTC_HDCP2_BASE, \
9218 _PORTD_HDCP2_BASE, \
9219 _PORTE_HDCP2_BASE, \
9220 _PORTF_HDCP2_BASE) + (x))
9221
9222#define HDCP2_AUTH_DDI(port) _PORT_HDCP2_BASE(port, 0x98)
9223#define AUTH_LINK_AUTHENTICATED BIT(31)
9224#define AUTH_LINK_TYPE BIT(30)
9225#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9226#define AUTH_CLR_KEYS BIT(18)
9227
9228#define HDCP2_CTL_DDI(port) _PORT_HDCP2_BASE(port, 0xB0)
9229#define CTL_LINK_ENCRYPTION_REQ BIT(31)
9230
9231#define HDCP2_STATUS_DDI(port) _PORT_HDCP2_BASE(port, 0xB4)
9232#define STREAM_ENCRYPTION_STATUS_A BIT(31)
9233#define STREAM_ENCRYPTION_STATUS_B BIT(30)
9234#define STREAM_ENCRYPTION_STATUS_C BIT(29)
9235#define LINK_TYPE_STATUS BIT(22)
9236#define LINK_AUTH_STATUS BIT(21)
9237#define LINK_ENCRYPTION_STATUS BIT(20)
9238
e7e104c3 9239/* Per-pipe DDI Function Control */
086f8e84
VS
9240#define _TRANS_DDI_FUNC_CTL_A 0x60400
9241#define _TRANS_DDI_FUNC_CTL_B 0x61400
9242#define _TRANS_DDI_FUNC_CTL_C 0x62400
9243#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9244#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9245#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9246#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9247
5ee8ee86 9248#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9249/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
5ee8ee86 9250#define TRANS_DDI_PORT_MASK (7 << 28)
26804afd 9251#define TRANS_DDI_PORT_SHIFT 28
5ee8ee86
PZ
9252#define TRANS_DDI_SELECT_PORT(x) ((x) << 28)
9253#define TRANS_DDI_PORT_NONE (0 << 28)
9254#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9255#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9256#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9257#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9258#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
9259#define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
9260#define TRANS_DDI_BPC_MASK (7 << 20)
9261#define TRANS_DDI_BPC_8 (0 << 20)
9262#define TRANS_DDI_BPC_10 (1 << 20)
9263#define TRANS_DDI_BPC_6 (2 << 20)
9264#define TRANS_DDI_BPC_12 (3 << 20)
9265#define TRANS_DDI_PVSYNC (1 << 17)
9266#define TRANS_DDI_PHSYNC (1 << 16)
9267#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9268#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9269#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9270#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9271#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
9272#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9273#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9274#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9275#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
9276#define TRANS_DDI_BFI_ENABLE (1 << 4)
9277#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9278#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9279#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9280 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9281 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9282
49edbd49
MC
9283#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9284#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9285#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9286#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9287#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9288#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
9289#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, \
9290 _TRANS_DDI_FUNC_CTL2_A)
9291#define PORT_SYNC_MODE_ENABLE (1 << 4)
9292#define PORT_SYNC_MODE_MASTER_SELECT(x) ((x) < 0)
9293#define PORT_SYNC_MODE_MASTER_SELECT_MASK (0x7 << 0)
9294#define PORT_SYNC_MODE_MASTER_SELECT_SHIFT 0
9295
0e87f667 9296/* DisplayPort Transport Control */
086f8e84
VS
9297#define _DP_TP_CTL_A 0x64040
9298#define _DP_TP_CTL_B 0x64140
f0f59a00 9299#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5ee8ee86 9300#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9301#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9302#define DP_TP_CTL_MODE_SST (0 << 27)
9303#define DP_TP_CTL_MODE_MST (1 << 27)
9304#define DP_TP_CTL_FORCE_ACT (1 << 25)
9305#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9306#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9307#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9308#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9309#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9310#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9311#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9312#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9313#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9314#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9315
e411b2c1 9316/* DisplayPort Transport Status */
086f8e84
VS
9317#define _DP_TP_STATUS_A 0x64044
9318#define _DP_TP_STATUS_B 0x64144
f0f59a00 9319#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
5c44b938 9320#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9321#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9322#define DP_TP_STATUS_ACT_SENT (1 << 24)
9323#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9324#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9325#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9326#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9327#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9328
03f896a1 9329/* DDI Buffer Control */
086f8e84
VS
9330#define _DDI_BUF_CTL_A 0x64000
9331#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9332#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9333#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9334#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86
PZ
9335#define DDI_BUF_EMP_MASK (0xf << 24)
9336#define DDI_BUF_PORT_REVERSAL (1 << 16)
9337#define DDI_BUF_IS_IDLE (1 << 7)
9338#define DDI_A_4_LANES (1 << 4)
17aa6be9 9339#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9340#define DDI_PORT_WIDTH_MASK (7 << 1)
9341#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9342#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9343
bb879a44 9344/* DDI Buffer Translations */
086f8e84
VS
9345#define _DDI_BUF_TRANS_A 0x64E00
9346#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9347#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9348#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9349#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9350
7501a4d8
ED
9351/* Sideband Interface (SBI) is programmed indirectly, via
9352 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9353 * which contains the payload */
f0f59a00
VS
9354#define SBI_ADDR _MMIO(0xC6000)
9355#define SBI_DATA _MMIO(0xC6004)
9356#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9357#define SBI_CTL_DEST_ICLK (0x0 << 16)
9358#define SBI_CTL_DEST_MPHY (0x1 << 16)
9359#define SBI_CTL_OP_IORD (0x2 << 8)
9360#define SBI_CTL_OP_IOWR (0x3 << 8)
9361#define SBI_CTL_OP_CRRD (0x6 << 8)
9362#define SBI_CTL_OP_CRWR (0x7 << 8)
9363#define SBI_RESPONSE_FAIL (0x1 << 1)
9364#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9365#define SBI_BUSY (0x1 << 0)
9366#define SBI_READY (0x0 << 0)
52f025ef 9367
ccf1c867 9368/* SBI offsets */
f7be2c21 9369#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9370#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9371#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9372#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9373#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9374#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9375#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9376#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9377#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9378#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9379#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9380#define SBI_SSCCTL 0x020c
ccf1c867 9381#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9382#define SBI_SSCCTL_PATHALT (1 << 3)
9383#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9384#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9385#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9386#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9387#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9388#define SBI_DBUFF0 0x2a00
2fa86a1f 9389#define SBI_GEN0 0x1f00
5ee8ee86 9390#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9391
52f025ef 9392/* LPT PIXCLK_GATE */
f0f59a00 9393#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9394#define PIXCLK_GATE_UNGATE (1 << 0)
9395#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9396
e93ea06a 9397/* SPLL */
f0f59a00 9398#define SPLL_CTL _MMIO(0x46020)
5ee8ee86
PZ
9399#define SPLL_PLL_ENABLE (1 << 31)
9400#define SPLL_PLL_SSC (1 << 28)
9401#define SPLL_PLL_NON_SSC (2 << 28)
9402#define SPLL_PLL_LCPLL (3 << 28)
9403#define SPLL_PLL_REF_MASK (3 << 28)
9404#define SPLL_PLL_FREQ_810MHz (0 << 26)
9405#define SPLL_PLL_FREQ_1350MHz (1 << 26)
9406#define SPLL_PLL_FREQ_2700MHz (2 << 26)
9407#define SPLL_PLL_FREQ_MASK (3 << 26)
e93ea06a 9408
4dffc404 9409/* WRPLL */
086f8e84
VS
9410#define _WRPLL_CTL1 0x46040
9411#define _WRPLL_CTL2 0x46060
f0f59a00 9412#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86
PZ
9413#define WRPLL_PLL_ENABLE (1 << 31)
9414#define WRPLL_PLL_SSC (1 << 28)
9415#define WRPLL_PLL_NON_SSC (2 << 28)
9416#define WRPLL_PLL_LCPLL (3 << 28)
9417#define WRPLL_PLL_REF_MASK (3 << 28)
ef4d084f 9418/* WRPLL divider programming */
5ee8ee86 9419#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9420#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9421#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9422#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9423#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9424#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9425#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9426#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9427
fec9181c 9428/* Port clock selection */
086f8e84
VS
9429#define _PORT_CLK_SEL_A 0x46100
9430#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9431#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9432#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9433#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9434#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9435#define PORT_CLK_SEL_SPLL (3 << 29)
9436#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9437#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9438#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9439#define PORT_CLK_SEL_NONE (7 << 29)
9440#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9441
78b60ce7
PZ
9442/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9443#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9444#define DDI_CLK_SEL_NONE (0x0 << 28)
9445#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9446#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9447#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9448#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9449#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9450#define DDI_CLK_SEL_MASK (0xF << 28)
9451
bb523fc0 9452/* Transcoder clock selection */
086f8e84
VS
9453#define _TRANS_CLK_SEL_A 0x46140
9454#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9455#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9456/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9457#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9458#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
fec9181c 9459
7f1052a8
VS
9460#define CDCLK_FREQ _MMIO(0x46200)
9461
086f8e84
VS
9462#define _TRANSA_MSA_MISC 0x60410
9463#define _TRANSB_MSA_MISC 0x61410
9464#define _TRANSC_MSA_MISC 0x62410
9465#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9466#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 9467
5ee8ee86 9468#define TRANS_MSA_SYNC_CLK (1 << 0)
668b6c17
SS
9469#define TRANS_MSA_SAMPLING_444 (2 << 1)
9470#define TRANS_MSA_CLRSP_YCBCR (2 << 3)
5ee8ee86
PZ
9471#define TRANS_MSA_6_BPC (0 << 5)
9472#define TRANS_MSA_8_BPC (1 << 5)
9473#define TRANS_MSA_10_BPC (2 << 5)
9474#define TRANS_MSA_12_BPC (3 << 5)
9475#define TRANS_MSA_16_BPC (4 << 5)
dc5977da 9476#define TRANS_MSA_CEA_RANGE (1 << 3)
dae84799 9477
90e8d31c 9478/* LCPLL Control */
f0f59a00 9479#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9480#define LCPLL_PLL_DISABLE (1 << 31)
9481#define LCPLL_PLL_LOCK (1 << 30)
9482#define LCPLL_CLK_FREQ_MASK (3 << 26)
9483#define LCPLL_CLK_FREQ_450 (0 << 26)
9484#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9485#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9486#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9487#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9488#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9489#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9490#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9491#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9492#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9493
326ac39b
S
9494/*
9495 * SKL Clocks
9496 */
9497
9498/* CDCLK_CTL */
f0f59a00 9499#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9500#define CDCLK_FREQ_SEL_MASK (3 << 26)
9501#define CDCLK_FREQ_450_432 (0 << 26)
9502#define CDCLK_FREQ_540 (1 << 26)
9503#define CDCLK_FREQ_337_308 (2 << 26)
9504#define CDCLK_FREQ_675_617 (3 << 26)
9505#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9506#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9507#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9508#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9509#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9510#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9511#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9512#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
9513#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
9514#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9515#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9516
326ac39b 9517/* LCPLL_CTL */
f0f59a00
VS
9518#define LCPLL1_CTL _MMIO(0x46010)
9519#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9520#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9521
9522/* DPLL control1 */
f0f59a00 9523#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9524#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9525#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9526#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9527#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9528#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9529#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9530#define DPLL_CTRL1_LINK_RATE_2700 0
9531#define DPLL_CTRL1_LINK_RATE_1350 1
9532#define DPLL_CTRL1_LINK_RATE_810 2
9533#define DPLL_CTRL1_LINK_RATE_1620 3
9534#define DPLL_CTRL1_LINK_RATE_1080 4
9535#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9536
9537/* DPLL control2 */
f0f59a00 9538#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9539#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9540#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9541#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9542#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9543#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9544
9545/* DPLL Status */
f0f59a00 9546#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9547#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9548
9549/* DPLL cfg */
086f8e84
VS
9550#define _DPLL1_CFGCR1 0x6C040
9551#define _DPLL2_CFGCR1 0x6C048
9552#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9553#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9554#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9555#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9556#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9557
086f8e84
VS
9558#define _DPLL1_CFGCR2 0x6C044
9559#define _DPLL2_CFGCR2 0x6C04C
9560#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9561#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9562#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9563#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9564#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9565#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9566#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9567#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9568#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9569#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9570#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9571#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9572#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9573#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9574#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9575#define DPLL_CFGCR2_PDIV_7 (4 << 2)
326ac39b
S
9576#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9577
da3b891b 9578#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9579#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9580
555e38d2
RV
9581/*
9582 * CNL Clocks
9583 */
9584#define DPCLKA_CFGCR0 _MMIO(0x6C200)
78b60ce7 9585#define DPCLKA_CFGCR0_ICL _MMIO(0x164280)
376faf8a 9586#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
5ee8ee86 9587 (port) + 10))
bb1c7edc
MK
9588#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) + 10))
9589#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) == PORT_TC4 ? \
9590 21 : (tc_port) + 12))
376faf8a 9591#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
5ee8ee86 9592 (port) * 2)
376faf8a
RV
9593#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
9594#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 9595
a927c927
RV
9596/* CNL PLL */
9597#define DPLL0_ENABLE 0x46010
9598#define DPLL1_ENABLE 0x46014
9599#define PLL_ENABLE (1 << 31)
9600#define PLL_LOCK (1 << 30)
9601#define PLL_POWER_ENABLE (1 << 27)
9602#define PLL_POWER_STATE (1 << 26)
9603#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
9604
1fa11ee2
PZ
9605#define TBT_PLL_ENABLE _MMIO(0x46020)
9606
78b60ce7
PZ
9607#define _MG_PLL1_ENABLE 0x46030
9608#define _MG_PLL2_ENABLE 0x46034
9609#define _MG_PLL3_ENABLE 0x46038
9610#define _MG_PLL4_ENABLE 0x4603C
9611/* Bits are the same as DPLL0_ENABLE */
584fca11 9612#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
9613 _MG_PLL2_ENABLE)
9614
9615#define _MG_REFCLKIN_CTL_PORT1 0x16892C
9616#define _MG_REFCLKIN_CTL_PORT2 0x16992C
9617#define _MG_REFCLKIN_CTL_PORT3 0x16A92C
9618#define _MG_REFCLKIN_CTL_PORT4 0x16B92C
9619#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
bd99ce08 9620#define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
584fca11
LDM
9621#define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
9622 _MG_REFCLKIN_CTL_PORT1, \
9623 _MG_REFCLKIN_CTL_PORT2)
78b60ce7
PZ
9624
9625#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
9626#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
9627#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
9628#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
9629#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
bd99ce08 9630#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
78b60ce7 9631#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
bd99ce08 9632#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
584fca11
LDM
9633#define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
9634 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
9635 _MG_CLKTOP2_CORECLKCTL1_PORT2)
78b60ce7
PZ
9636
9637#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
9638#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
9639#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
9640#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
9641#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
bd99ce08 9642#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
78b60ce7 9643#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
bd99ce08 9644#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
bd99ce08 9645#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
bcaad532
MN
9646#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
9647#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
9648#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
9649#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
78b60ce7 9650#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
7b19f544 9651#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
bd99ce08 9652#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
584fca11
LDM
9653#define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
9654 _MG_CLKTOP2_HSCLKCTL_PORT1, \
9655 _MG_CLKTOP2_HSCLKCTL_PORT2)
78b60ce7
PZ
9656
9657#define _MG_PLL_DIV0_PORT1 0x168A00
9658#define _MG_PLL_DIV0_PORT2 0x169A00
9659#define _MG_PLL_DIV0_PORT3 0x16AA00
9660#define _MG_PLL_DIV0_PORT4 0x16BA00
9661#define MG_PLL_DIV0_FRACNEN_H (1 << 30)
7b19f544
MN
9662#define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
9663#define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
78b60ce7 9664#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
7b19f544 9665#define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
78b60ce7 9666#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
584fca11
LDM
9667#define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
9668 _MG_PLL_DIV0_PORT2)
78b60ce7
PZ
9669
9670#define _MG_PLL_DIV1_PORT1 0x168A04
9671#define _MG_PLL_DIV1_PORT2 0x169A04
9672#define _MG_PLL_DIV1_PORT3 0x16AA04
9673#define _MG_PLL_DIV1_PORT4 0x16BA04
9674#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
9675#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
9676#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
9677#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
9678#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
9679#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
7b19f544 9680#define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
78b60ce7 9681#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
584fca11
LDM
9682#define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
9683 _MG_PLL_DIV1_PORT2)
78b60ce7
PZ
9684
9685#define _MG_PLL_LF_PORT1 0x168A08
9686#define _MG_PLL_LF_PORT2 0x169A08
9687#define _MG_PLL_LF_PORT3 0x16AA08
9688#define _MG_PLL_LF_PORT4 0x16BA08
9689#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
9690#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
9691#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
9692#define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
9693#define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
9694#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
584fca11
LDM
9695#define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
9696 _MG_PLL_LF_PORT2)
78b60ce7
PZ
9697
9698#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
9699#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
9700#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
9701#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
9702#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
9703#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
9704#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
9705#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
9706#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
9707#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
584fca11
LDM
9708#define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
9709 _MG_PLL_FRAC_LOCK_PORT1, \
9710 _MG_PLL_FRAC_LOCK_PORT2)
78b60ce7
PZ
9711
9712#define _MG_PLL_SSC_PORT1 0x168A10
9713#define _MG_PLL_SSC_PORT2 0x169A10
9714#define _MG_PLL_SSC_PORT3 0x16AA10
9715#define _MG_PLL_SSC_PORT4 0x16BA10
9716#define MG_PLL_SSC_EN (1 << 28)
9717#define MG_PLL_SSC_TYPE(x) ((x) << 26)
9718#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
9719#define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
9720#define MG_PLL_SSC_FLLEN (1 << 9)
9721#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
584fca11
LDM
9722#define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
9723 _MG_PLL_SSC_PORT2)
78b60ce7
PZ
9724
9725#define _MG_PLL_BIAS_PORT1 0x168A14
9726#define _MG_PLL_BIAS_PORT2 0x169A14
9727#define _MG_PLL_BIAS_PORT3 0x16AA14
9728#define _MG_PLL_BIAS_PORT4 0x16BA14
9729#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
bd99ce08 9730#define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
78b60ce7 9731#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
bd99ce08 9732#define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
78b60ce7 9733#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
bd99ce08 9734#define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
78b60ce7
PZ
9735#define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
9736#define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
bd99ce08 9737#define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
78b60ce7 9738#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
bd99ce08 9739#define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
78b60ce7 9740#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
bd99ce08 9741#define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
584fca11
LDM
9742#define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
9743 _MG_PLL_BIAS_PORT2)
78b60ce7
PZ
9744
9745#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
9746#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
9747#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
9748#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
9749#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
9750#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
9751#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
9752#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
9753#define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
584fca11
LDM
9754#define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
9755 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
9756 _MG_PLL_TDC_COLDST_BIAS_PORT2)
78b60ce7 9757
a927c927
RV
9758#define _CNL_DPLL0_CFGCR0 0x6C000
9759#define _CNL_DPLL1_CFGCR0 0x6C080
9760#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9761#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
78b60ce7 9762#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
a927c927
RV
9763#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9764#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9765#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9766#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9767#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9768#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9769#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9770#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9771#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9772#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 9773#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
9774#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9775#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
9776#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
9777
9778#define _CNL_DPLL0_CFGCR1 0x6C004
9779#define _CNL_DPLL1_CFGCR1 0x6C084
9780#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 9781#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927 9782#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
51c83cfa 9783#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
a927c927
RV
9784#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9785#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
51c83cfa 9786#define DPLL_CFGCR1_KDIV_SHIFT (6)
a927c927
RV
9787#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9788#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9789#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9790#define DPLL_CFGCR1_KDIV_4 (4 << 6)
9791#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
51c83cfa 9792#define DPLL_CFGCR1_PDIV_SHIFT (2)
a927c927
RV
9793#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9794#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9795#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9796#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9797#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9798#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
78b60ce7 9799#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
a927c927
RV
9800#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
9801
78b60ce7
PZ
9802#define _ICL_DPLL0_CFGCR0 0x164000
9803#define _ICL_DPLL1_CFGCR0 0x164080
9804#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9805 _ICL_DPLL1_CFGCR0)
9806
9807#define _ICL_DPLL0_CFGCR1 0x164004
9808#define _ICL_DPLL1_CFGCR1 0x164084
9809#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9810 _ICL_DPLL1_CFGCR1)
9811
f8437dd1 9812/* BXT display engine PLL */
f0f59a00 9813#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
9814#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
9815#define BXT_DE_PLL_RATIO_MASK 0xff
9816
f0f59a00 9817#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
9818#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
9819#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
9820#define CNL_CDCLK_PLL_RATIO(x) (x)
9821#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 9822
664326f8 9823/* GEN9 DC */
f0f59a00 9824#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 9825#define DC_STATE_DISABLE 0
5ee8ee86
PZ
9826#define DC_STATE_EN_UPTO_DC5 (1 << 0)
9827#define DC_STATE_EN_DC9 (1 << 3)
9828#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
9829#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
9830
f0f59a00 9831#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
9832#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
9833#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 9834
cbfa59d4
MK
9835#define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
9836#define BXT_REQ_DATA_MASK 0x3F
9837#define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
9838#define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
9839#define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
9840
9841#define BXT_D_CR_DRP0_DUNIT8 0x1000
9842#define BXT_D_CR_DRP0_DUNIT9 0x1200
9843#define BXT_D_CR_DRP0_DUNIT_START 8
9844#define BXT_D_CR_DRP0_DUNIT_END 11
9845#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
9846 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
9847 BXT_D_CR_DRP0_DUNIT9))
9848#define BXT_DRAM_RANK_MASK 0x3
9849#define BXT_DRAM_RANK_SINGLE 0x1
9850#define BXT_DRAM_RANK_DUAL 0x3
9851#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
9852#define BXT_DRAM_WIDTH_SHIFT 4
9853#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
9854#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
9855#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
9856#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
9857#define BXT_DRAM_SIZE_MASK (0x7 << 6)
9858#define BXT_DRAM_SIZE_SHIFT 6
9859#define BXT_DRAM_SIZE_4GB (0x0 << 6)
9860#define BXT_DRAM_SIZE_6GB (0x1 << 6)
9861#define BXT_DRAM_SIZE_8GB (0x2 << 6)
9862#define BXT_DRAM_SIZE_12GB (0x3 << 6)
9863#define BXT_DRAM_SIZE_16GB (0x4 << 6)
9864
5771caf8
MK
9865#define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
9866#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
9867#define SKL_REQ_DATA_MASK (0xF << 0)
9868
9869#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
9870#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
9871#define SKL_DRAM_S_SHIFT 16
9872#define SKL_DRAM_SIZE_MASK 0x3F
9873#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
9874#define SKL_DRAM_WIDTH_SHIFT 8
9875#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
9876#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
9877#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
9878#define SKL_DRAM_RANK_MASK (0x1 << 10)
9879#define SKL_DRAM_RANK_SHIFT 10
9880#define SKL_DRAM_RANK_SINGLE (0x0 << 10)
9881#define SKL_DRAM_RANK_DUAL (0x1 << 10)
9882
9ccd5aeb
PZ
9883/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
9884 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
9885#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
9886#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
9887#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
9888#define D_COMP_COMP_FORCE (1 << 8)
9889#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 9890
69e94b7e 9891/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
9892#define _PIPE_WM_LINETIME_A 0x45270
9893#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 9894#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
9895#define PIPE_WM_LINETIME_MASK (0x1ff)
9896#define PIPE_WM_LINETIME_TIME(x) ((x))
5ee8ee86
PZ
9897#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff << 16)
9898#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x) << 16)
96d6e350
ED
9899
9900/* SFUSE_STRAP */
f0f59a00 9901#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
9902#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
9903#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
9904#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
9905#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
9906#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
9907#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
9908#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
9909#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 9910
f0f59a00 9911#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9912#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9913
f0f59a00 9914#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
9915#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
9916#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
9917#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 9918
86d3efce
VS
9919/* pipe CSC */
9920#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9921#define _PIPE_A_CSC_COEFF_BY 0x49014
9922#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9923#define _PIPE_A_CSC_COEFF_BU 0x4901c
9924#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9925#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 9926
86d3efce 9927#define _PIPE_A_CSC_MODE 0x49028
255fcfbc 9928#define ICL_CSC_ENABLE (1 << 31)
a91de580 9929#define ICL_OUTPUT_CSC_ENABLE (1 << 30)
255fcfbc
US
9930#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9931#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9932#define CSC_MODE_YUV_TO_RGB (1 << 0)
9933
86d3efce
VS
9934#define _PIPE_A_CSC_PREOFF_HI 0x49030
9935#define _PIPE_A_CSC_PREOFF_ME 0x49034
9936#define _PIPE_A_CSC_PREOFF_LO 0x49038
9937#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9938#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9939#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9940
9941#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9942#define _PIPE_B_CSC_COEFF_BY 0x49114
9943#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9944#define _PIPE_B_CSC_COEFF_BU 0x4911c
9945#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9946#define _PIPE_B_CSC_COEFF_BV 0x49124
9947#define _PIPE_B_CSC_MODE 0x49128
9948#define _PIPE_B_CSC_PREOFF_HI 0x49130
9949#define _PIPE_B_CSC_PREOFF_ME 0x49134
9950#define _PIPE_B_CSC_PREOFF_LO 0x49138
9951#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9952#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9953#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9954
f0f59a00
VS
9955#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9956#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9957#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9958#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9959#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9960#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9961#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9962#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9963#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9964#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9965#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9966#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9967#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9968
a91de580
US
9969/* Pipe Output CSC */
9970#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
9971#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
9972#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
9973#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
9974#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
9975#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
9976#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
9977#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
9978#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
9979#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
9980#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
9981#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
9982
9983#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
9984#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
9985#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
9986#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
9987#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
9988#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
9989#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
9990#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
9991#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
9992#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
9993#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
9994#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
9995
9996#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
9997 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
9998 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
9999#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10000 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10001 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10002#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10003 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10004 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10005#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10006 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10007 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10008#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10009 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10010 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10011#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10012 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10013 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10014#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10015 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10016 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10017#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10018 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10019 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10020#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10021 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10022 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10023#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10024 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10025 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10026#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10027 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10028 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10029#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10030 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10031 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10032
82cf435b
LL
10033/* pipe degamma/gamma LUTs on IVB+ */
10034#define _PAL_PREC_INDEX_A 0x4A400
10035#define _PAL_PREC_INDEX_B 0x4AC00
10036#define _PAL_PREC_INDEX_C 0x4B400
10037#define PAL_PREC_10_12_BIT (0 << 31)
10038#define PAL_PREC_SPLIT_MODE (1 << 31)
10039#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 10040#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
10041#define _PAL_PREC_DATA_A 0x4A404
10042#define _PAL_PREC_DATA_B 0x4AC04
10043#define _PAL_PREC_DATA_C 0x4B404
10044#define _PAL_PREC_GC_MAX_A 0x4A410
10045#define _PAL_PREC_GC_MAX_B 0x4AC10
10046#define _PAL_PREC_GC_MAX_C 0x4B410
10047#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10048#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10049#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
10050#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10051#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10052#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
10053
10054#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10055#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10056#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10057#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
10058
9751bafc
ACO
10059#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10060#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10061#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10062#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10063#define _PRE_CSC_GAMC_DATA_A 0x4A488
10064#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10065#define _PRE_CSC_GAMC_DATA_C 0x4B488
10066
10067#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10068#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10069
29dc3739
LL
10070/* pipe CSC & degamma/gamma LUTs on CHV */
10071#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10072#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10073#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10074#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10075#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10076#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
10077#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
10078#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10079#define CGM_PIPE_MODE_GAMMA (1 << 2)
10080#define CGM_PIPE_MODE_CSC (1 << 1)
10081#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10082
10083#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10084#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10085#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10086#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10087#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10088#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10089#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10090#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10091
10092#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10093#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10094#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10095#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10096#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10097#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10098#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10099#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10100
e7d7cad0
JN
10101/* MIPI DSI registers */
10102
0ad4dc88 10103#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 10104#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 10105
292272ee
MC
10106/* Gen11 DSI */
10107#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10108 dsi0, dsi1)
10109
bcc65700
D
10110#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10111#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10112#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10113#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10114
27efd256
MC
10115#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10116#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10117#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10118 _ICL_DSI_ESC_CLK_DIV0, \
10119 _ICL_DSI_ESC_CLK_DIV1)
10120#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10121#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10122#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10123 _ICL_DPHY_ESC_CLK_DIV0, \
10124 _ICL_DPHY_ESC_CLK_DIV1)
10125#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10126#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10127#define ICL_ESC_CLK_DIV_MASK 0x1ff
10128#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 10129#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 10130
aec0246f
US
10131/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10132#define GEN4_TIMESTAMP _MMIO(0x2358)
10133#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10134#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10135
dab91783
LL
10136#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10137#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10138#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10139#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10140#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10141
aec0246f
US
10142#define _PIPE_FRMTMSTMP_A 0x70048
10143#define PIPE_FRMTMSTMP(pipe) \
10144 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10145
11b8e4f5
SS
10146/* BXT MIPI clock controls */
10147#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10148
f0f59a00 10149#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10150#define BXT_MIPI1_DIV_SHIFT 26
10151#define BXT_MIPI2_DIV_SHIFT 10
10152#define BXT_MIPI_DIV_SHIFT(port) \
10153 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10154 BXT_MIPI2_DIV_SHIFT)
782d25ca 10155
11b8e4f5 10156/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10157#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10158#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10159#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10160 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10161 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10162#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10163#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10164#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10165 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10166 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10167#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10168 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10169/* RX upper control divider to select actual RX clock output from 8x */
10170#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10171#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10172#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10173 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10174 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10175#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10176#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10177#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10178 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10179 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10180#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10181 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10182/* 8/3X divider to select the actual 8/3X clock output from 8x */
10183#define BXT_MIPI1_8X_BY3_SHIFT 19
10184#define BXT_MIPI2_8X_BY3_SHIFT 3
10185#define BXT_MIPI_8X_BY3_SHIFT(port) \
10186 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10187 BXT_MIPI2_8X_BY3_SHIFT)
10188#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10189#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10190#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10191 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10192 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10193#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10194 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10195/* RX lower control divider to select actual RX clock output from 8x */
10196#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10197#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10198#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10199 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10200 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10201#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10202#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10203#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10204 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10205 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10206#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10207 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10208
10209#define RX_DIVIDER_BIT_1_2 0x3
10210#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10211
d2e08c0f
SS
10212/* BXT MIPI mode configure */
10213#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10214#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10215#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10216 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10217
10218#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10219#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10220#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10221 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10222
10223#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10224#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10225#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10226 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10227
f0f59a00 10228#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10229#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10230#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10231#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10232#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10233#define BXT_DSIC_16X_BY2 (1 << 10)
10234#define BXT_DSIC_16X_BY3 (2 << 10)
10235#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10236#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10237#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10238#define BXT_DSIA_16X_BY2 (1 << 8)
10239#define BXT_DSIA_16X_BY3 (2 << 8)
10240#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10241#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10242#define BXT_DSI_FREQ_SEL_SHIFT 8
10243#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10244
10245#define BXT_DSI_PLL_RATIO_MAX 0x7D
10246#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10247#define GLK_DSI_PLL_RATIO_MAX 0x6F
10248#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10249#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10250#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10251
f0f59a00 10252#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10253#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10254#define BXT_DSI_PLL_LOCKED (1 << 30)
10255
3230bf14 10256#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10257#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10258#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10259
10260 /* BXT port control */
10261#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10262#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10263#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10264
21652f3b
MC
10265/* ICL DSI MODE control */
10266#define _ICL_DSI_IO_MODECTL_0 0x6B094
10267#define _ICL_DSI_IO_MODECTL_1 0x6B894
10268#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10269 _ICL_DSI_IO_MODECTL_0, \
10270 _ICL_DSI_IO_MODECTL_1)
10271#define COMBO_PHY_MODE_DSI (1 << 0)
10272
8b1b558d
AS
10273/* Display Stream Splitter Control */
10274#define DSS_CTL1 _MMIO(0x67400)
10275#define SPLITTER_ENABLE (1 << 31)
10276#define JOINER_ENABLE (1 << 30)
10277#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10278#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10279#define OVERLAP_PIXELS_MASK (0xf << 16)
10280#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10281#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10282#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10283#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10284
10285#define DSS_CTL2 _MMIO(0x67404)
10286#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10287#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10288#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10289#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10290
18cde299
AS
10291#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10292#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10293#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10294 _ICL_PIPE_DSS_CTL1_PB, \
10295 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10296#define BIG_JOINER_ENABLE (1 << 29)
10297#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10298#define VGA_CENTERING_ENABLE (1 << 27)
10299
18cde299
AS
10300#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10301#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10302#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10303 _ICL_PIPE_DSS_CTL2_PB, \
10304 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10305
1881a423
US
10306#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10307#define STAP_SELECT (1 << 0)
10308
10309#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10310#define HS_IO_CTRL_SELECT (1 << 0)
10311
e7d7cad0 10312#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10313#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10314#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10315#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10316#define DUAL_LINK_MODE_MASK (1 << 26)
10317#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10318#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10319#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10320#define FLOPPED_HSTX (1 << 23)
10321#define DE_INVERT (1 << 19) /* XXX */
10322#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10323#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10324#define AFE_LATCHOUT (1 << 17)
10325#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10326#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10327#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10328#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10329#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10330#define CSB_SHIFT 9
10331#define CSB_MASK (3 << 9)
10332#define CSB_20MHZ (0 << 9)
10333#define CSB_10MHZ (1 << 9)
10334#define CSB_40MHZ (2 << 9)
10335#define BANDGAP_MASK (1 << 8)
10336#define BANDGAP_PNW_CIRCUIT (0 << 8)
10337#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10338#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10339#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10340#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10341#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10342#define TEARING_EFFECT_MASK (3 << 2)
10343#define TEARING_EFFECT_OFF (0 << 2)
10344#define TEARING_EFFECT_DSI (1 << 2)
10345#define TEARING_EFFECT_GPIO (2 << 2)
10346#define LANE_CONFIGURATION_SHIFT 0
10347#define LANE_CONFIGURATION_MASK (3 << 0)
10348#define LANE_CONFIGURATION_4LANE (0 << 0)
10349#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10350#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10351
10352#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10353#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10354#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10355#define TEARING_EFFECT_DELAY_SHIFT 0
10356#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10357
10358/* XXX: all bits reserved */
4ad83e94 10359#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10360
10361/* MIPI DSI Controller and D-PHY registers */
10362
4ad83e94 10363#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10364#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10365#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10366#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10367#define ULPS_STATE_MASK (3 << 1)
10368#define ULPS_STATE_ENTER (2 << 1)
10369#define ULPS_STATE_EXIT (1 << 1)
10370#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10371#define DEVICE_READY (1 << 0)
10372
4ad83e94 10373#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10374#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10375#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10376#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10377#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10378#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10379#define TEARING_EFFECT (1 << 31)
10380#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10381#define GEN_READ_DATA_AVAIL (1 << 29)
10382#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10383#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10384#define RX_PROT_VIOLATION (1 << 26)
10385#define RX_INVALID_TX_LENGTH (1 << 25)
10386#define ACK_WITH_NO_ERROR (1 << 24)
10387#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10388#define LP_RX_TIMEOUT (1 << 22)
10389#define HS_TX_TIMEOUT (1 << 21)
10390#define DPI_FIFO_UNDERRUN (1 << 20)
10391#define LOW_CONTENTION (1 << 19)
10392#define HIGH_CONTENTION (1 << 18)
10393#define TXDSI_VC_ID_INVALID (1 << 17)
10394#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10395#define TXCHECKSUM_ERROR (1 << 15)
10396#define TXECC_MULTIBIT_ERROR (1 << 14)
10397#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10398#define TXFALSE_CONTROL_ERROR (1 << 12)
10399#define RXDSI_VC_ID_INVALID (1 << 11)
10400#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10401#define RXCHECKSUM_ERROR (1 << 9)
10402#define RXECC_MULTIBIT_ERROR (1 << 8)
10403#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10404#define RXFALSE_CONTROL_ERROR (1 << 6)
10405#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10406#define RX_LP_TX_SYNC_ERROR (1 << 4)
10407#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10408#define RXEOT_SYNC_ERROR (1 << 2)
10409#define RXSOT_SYNC_ERROR (1 << 1)
10410#define RXSOT_ERROR (1 << 0)
10411
4ad83e94 10412#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10413#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10414#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10415#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10416#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10417#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10418#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10419#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10420#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10421#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10422#define VID_MODE_FORMAT_MASK (0xf << 7)
10423#define VID_MODE_NOT_SUPPORTED (0 << 7)
10424#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10425#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10426#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10427#define VID_MODE_FORMAT_RGB888 (4 << 7)
10428#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10429#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10430#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10431#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10432#define DATA_LANES_PRG_REG_SHIFT 0
10433#define DATA_LANES_PRG_REG_MASK (7 << 0)
10434
4ad83e94 10435#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10436#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10437#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10438#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10439
4ad83e94 10440#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10441#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10442#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10443#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10444
4ad83e94 10445#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10446#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10447#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10448#define TURN_AROUND_TIMEOUT_MASK 0x3f
10449
4ad83e94 10450#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10451#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10452#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10453#define DEVICE_RESET_TIMER_MASK 0xffff
10454
4ad83e94 10455#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10456#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10457#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10458#define VERTICAL_ADDRESS_SHIFT 16
10459#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10460#define HORIZONTAL_ADDRESS_SHIFT 0
10461#define HORIZONTAL_ADDRESS_MASK 0xffff
10462
4ad83e94 10463#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10464#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10465#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10466#define DBI_FIFO_EMPTY_HALF (0 << 0)
10467#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10468#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10469
10470/* regs below are bits 15:0 */
4ad83e94 10471#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10472#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10473#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10474
4ad83e94 10475#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10476#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10477#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10478
4ad83e94 10479#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10480#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10481#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10482
4ad83e94 10483#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10484#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10485#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10486
4ad83e94 10487#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10488#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10489#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10490
4ad83e94 10491#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10492#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10493#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10494
4ad83e94 10495#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10496#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10497#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10498
4ad83e94 10499#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10500#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10501#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10502
3230bf14
JN
10503/* regs above are bits 15:0 */
10504
4ad83e94 10505#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 10506#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 10507#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
10508#define DPI_LP_MODE (1 << 6)
10509#define BACKLIGHT_OFF (1 << 5)
10510#define BACKLIGHT_ON (1 << 4)
10511#define COLOR_MODE_OFF (1 << 3)
10512#define COLOR_MODE_ON (1 << 2)
10513#define TURN_ON (1 << 1)
10514#define SHUTDOWN (1 << 0)
10515
4ad83e94 10516#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 10517#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 10518#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
10519#define COMMAND_BYTE_SHIFT 0
10520#define COMMAND_BYTE_MASK (0x3f << 0)
10521
4ad83e94 10522#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 10523#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 10524#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
10525#define MASTER_INIT_TIMER_SHIFT 0
10526#define MASTER_INIT_TIMER_MASK (0xffff << 0)
10527
4ad83e94 10528#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 10529#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 10530#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 10531 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
10532#define MAX_RETURN_PKT_SIZE_SHIFT 0
10533#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
10534
4ad83e94 10535#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 10536#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 10537#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
10538#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
10539#define DISABLE_VIDEO_BTA (1 << 3)
10540#define IP_TG_CONFIG (1 << 2)
10541#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
10542#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
10543#define VIDEO_MODE_BURST (3 << 0)
10544
4ad83e94 10545#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 10546#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 10547#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
10548#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
10549#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
10550#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
10551#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
10552#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
10553#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
10554#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
10555#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
10556#define CLOCKSTOP (1 << 1)
10557#define EOT_DISABLE (1 << 0)
10558
4ad83e94 10559#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 10560#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 10561#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
10562#define LP_BYTECLK_SHIFT 0
10563#define LP_BYTECLK_MASK (0xffff << 0)
10564
b426f985
D
10565#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
10566#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
10567#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
10568
10569#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
10570#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
10571#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
10572
3230bf14 10573/* bits 31:0 */
4ad83e94 10574#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 10575#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 10576#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
10577
10578/* bits 31:0 */
4ad83e94 10579#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 10580#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 10581#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 10582
4ad83e94 10583#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 10584#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 10585#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 10586#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 10587#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 10588#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
10589#define LONG_PACKET_WORD_COUNT_SHIFT 8
10590#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
10591#define SHORT_PACKET_PARAM_SHIFT 8
10592#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
10593#define VIRTUAL_CHANNEL_SHIFT 6
10594#define VIRTUAL_CHANNEL_MASK (3 << 6)
10595#define DATA_TYPE_SHIFT 0
395b2913 10596#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
10597/* data type values, see include/video/mipi_display.h */
10598
4ad83e94 10599#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 10600#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 10601#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
10602#define DPI_FIFO_EMPTY (1 << 28)
10603#define DBI_FIFO_EMPTY (1 << 27)
10604#define LP_CTRL_FIFO_EMPTY (1 << 26)
10605#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
10606#define LP_CTRL_FIFO_FULL (1 << 24)
10607#define HS_CTRL_FIFO_EMPTY (1 << 18)
10608#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
10609#define HS_CTRL_FIFO_FULL (1 << 16)
10610#define LP_DATA_FIFO_EMPTY (1 << 10)
10611#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
10612#define LP_DATA_FIFO_FULL (1 << 8)
10613#define HS_DATA_FIFO_EMPTY (1 << 2)
10614#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
10615#define HS_DATA_FIFO_FULL (1 << 0)
10616
4ad83e94 10617#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 10618#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 10619#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
10620#define DBI_HS_LP_MODE_MASK (1 << 0)
10621#define DBI_LP_MODE (1 << 0)
10622#define DBI_HS_MODE (0 << 0)
10623
4ad83e94 10624#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 10625#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 10626#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
10627#define EXIT_ZERO_COUNT_SHIFT 24
10628#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
10629#define TRAIL_COUNT_SHIFT 16
10630#define TRAIL_COUNT_MASK (0x1f << 16)
10631#define CLK_ZERO_COUNT_SHIFT 8
10632#define CLK_ZERO_COUNT_MASK (0xff << 8)
10633#define PREPARE_COUNT_SHIFT 0
10634#define PREPARE_COUNT_MASK (0x3f << 0)
10635
146cdf3f
MC
10636#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
10637#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
10638#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
10639 _ICL_DSI_T_INIT_MASTER_0,\
10640 _ICL_DSI_T_INIT_MASTER_1)
10641
33868a91
MC
10642#define _DPHY_CLK_TIMING_PARAM_0 0x162180
10643#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
10644#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10645 _DPHY_CLK_TIMING_PARAM_0,\
10646 _DPHY_CLK_TIMING_PARAM_1)
10647#define _DSI_CLK_TIMING_PARAM_0 0x6b080
10648#define _DSI_CLK_TIMING_PARAM_1 0x6b880
10649#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
10650 _DSI_CLK_TIMING_PARAM_0,\
10651 _DSI_CLK_TIMING_PARAM_1)
10652#define CLK_PREPARE_OVERRIDE (1 << 31)
10653#define CLK_PREPARE(x) ((x) << 28)
10654#define CLK_PREPARE_MASK (0x7 << 28)
10655#define CLK_PREPARE_SHIFT 28
10656#define CLK_ZERO_OVERRIDE (1 << 27)
10657#define CLK_ZERO(x) ((x) << 20)
10658#define CLK_ZERO_MASK (0xf << 20)
10659#define CLK_ZERO_SHIFT 20
10660#define CLK_PRE_OVERRIDE (1 << 19)
10661#define CLK_PRE(x) ((x) << 16)
10662#define CLK_PRE_MASK (0x3 << 16)
10663#define CLK_PRE_SHIFT 16
10664#define CLK_POST_OVERRIDE (1 << 15)
10665#define CLK_POST(x) ((x) << 8)
10666#define CLK_POST_MASK (0x7 << 8)
10667#define CLK_POST_SHIFT 8
10668#define CLK_TRAIL_OVERRIDE (1 << 7)
10669#define CLK_TRAIL(x) ((x) << 0)
10670#define CLK_TRAIL_MASK (0xf << 0)
10671#define CLK_TRAIL_SHIFT 0
10672
10673#define _DPHY_DATA_TIMING_PARAM_0 0x162184
10674#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
10675#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10676 _DPHY_DATA_TIMING_PARAM_0,\
10677 _DPHY_DATA_TIMING_PARAM_1)
10678#define _DSI_DATA_TIMING_PARAM_0 0x6B084
10679#define _DSI_DATA_TIMING_PARAM_1 0x6B884
10680#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
10681 _DSI_DATA_TIMING_PARAM_0,\
10682 _DSI_DATA_TIMING_PARAM_1)
10683#define HS_PREPARE_OVERRIDE (1 << 31)
10684#define HS_PREPARE(x) ((x) << 24)
10685#define HS_PREPARE_MASK (0x7 << 24)
10686#define HS_PREPARE_SHIFT 24
10687#define HS_ZERO_OVERRIDE (1 << 23)
10688#define HS_ZERO(x) ((x) << 16)
10689#define HS_ZERO_MASK (0xf << 16)
10690#define HS_ZERO_SHIFT 16
10691#define HS_TRAIL_OVERRIDE (1 << 15)
10692#define HS_TRAIL(x) ((x) << 8)
10693#define HS_TRAIL_MASK (0x7 << 8)
10694#define HS_TRAIL_SHIFT 8
10695#define HS_EXIT_OVERRIDE (1 << 7)
10696#define HS_EXIT(x) ((x) << 0)
10697#define HS_EXIT_MASK (0x7 << 0)
10698#define HS_EXIT_SHIFT 0
10699
35c37ade
MC
10700#define _DPHY_TA_TIMING_PARAM_0 0x162188
10701#define _DPHY_TA_TIMING_PARAM_1 0x6c188
10702#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10703 _DPHY_TA_TIMING_PARAM_0,\
10704 _DPHY_TA_TIMING_PARAM_1)
10705#define _DSI_TA_TIMING_PARAM_0 0x6b098
10706#define _DSI_TA_TIMING_PARAM_1 0x6b898
10707#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
10708 _DSI_TA_TIMING_PARAM_0,\
10709 _DSI_TA_TIMING_PARAM_1)
10710#define TA_SURE_OVERRIDE (1 << 31)
10711#define TA_SURE(x) ((x) << 16)
10712#define TA_SURE_MASK (0x1f << 16)
10713#define TA_SURE_SHIFT 16
10714#define TA_GO_OVERRIDE (1 << 15)
10715#define TA_GO(x) ((x) << 8)
10716#define TA_GO_MASK (0xf << 8)
10717#define TA_GO_SHIFT 8
10718#define TA_GET_OVERRIDE (1 << 7)
10719#define TA_GET(x) ((x) << 0)
10720#define TA_GET_MASK (0xf << 0)
10721#define TA_GET_SHIFT 0
10722
5ffce254
MC
10723/* DSI transcoder configuration */
10724#define _DSI_TRANS_FUNC_CONF_0 0x6b030
10725#define _DSI_TRANS_FUNC_CONF_1 0x6b830
10726#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
10727 _DSI_TRANS_FUNC_CONF_0,\
10728 _DSI_TRANS_FUNC_CONF_1)
10729#define OP_MODE_MASK (0x3 << 28)
10730#define OP_MODE_SHIFT 28
10731#define CMD_MODE_NO_GATE (0x0 << 28)
10732#define CMD_MODE_TE_GATE (0x1 << 28)
10733#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
10734#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
10735#define LINK_READY (1 << 20)
10736#define PIX_FMT_MASK (0x3 << 16)
10737#define PIX_FMT_SHIFT 16
10738#define PIX_FMT_RGB565 (0x0 << 16)
10739#define PIX_FMT_RGB666_PACKED (0x1 << 16)
10740#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
10741#define PIX_FMT_RGB888 (0x3 << 16)
10742#define PIX_FMT_RGB101010 (0x4 << 16)
10743#define PIX_FMT_RGB121212 (0x5 << 16)
10744#define PIX_FMT_COMPRESSED (0x6 << 16)
10745#define BGR_TRANSMISSION (1 << 15)
10746#define PIX_VIRT_CHAN(x) ((x) << 12)
10747#define PIX_VIRT_CHAN_MASK (0x3 << 12)
10748#define PIX_VIRT_CHAN_SHIFT 12
10749#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
10750#define PIX_BUF_THRESHOLD_SHIFT 10
10751#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
10752#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
10753#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
10754#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
10755#define CONTINUOUS_CLK_MASK (0x3 << 8)
10756#define CONTINUOUS_CLK_SHIFT 8
10757#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
10758#define CLK_HS_OR_LP (0x2 << 8)
10759#define CLK_HS_CONTINUOUS (0x3 << 8)
10760#define LINK_CALIBRATION_MASK (0x3 << 4)
10761#define LINK_CALIBRATION_SHIFT 4
10762#define CALIBRATION_DISABLED (0x0 << 4)
10763#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
10764#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
10765#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
10766#define EOTP_DISABLED (1 << 0)
10767
60230aac
MC
10768#define _DSI_CMD_RXCTL_0 0x6b0d4
10769#define _DSI_CMD_RXCTL_1 0x6b8d4
10770#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
10771 _DSI_CMD_RXCTL_0,\
10772 _DSI_CMD_RXCTL_1)
10773#define READ_UNLOADS_DW (1 << 16)
10774#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
10775#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
10776#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
10777#define RECEIVED_RESET_TRIGGER (1 << 12)
10778#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
10779#define RECEIVED_CRC_WAS_LOST (1 << 10)
10780#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
10781#define NUMBER_RX_PLOAD_DW_SHIFT 0
10782
10783#define _DSI_CMD_TXCTL_0 0x6b0d0
10784#define _DSI_CMD_TXCTL_1 0x6b8d0
10785#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
10786 _DSI_CMD_TXCTL_0,\
10787 _DSI_CMD_TXCTL_1)
10788#define KEEP_LINK_IN_HS (1 << 24)
10789#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
10790#define FREE_HEADER_CREDIT_SHIFT 0x8
10791#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
10792#define FREE_PLOAD_CREDIT_SHIFT 0
10793#define MAX_HEADER_CREDIT 0x10
10794#define MAX_PLOAD_CREDIT 0x40
10795
808517e2
MC
10796#define _DSI_CMD_TXHDR_0 0x6b100
10797#define _DSI_CMD_TXHDR_1 0x6b900
10798#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
10799 _DSI_CMD_TXHDR_0,\
10800 _DSI_CMD_TXHDR_1)
10801#define PAYLOAD_PRESENT (1 << 31)
10802#define LP_DATA_TRANSFER (1 << 30)
10803#define VBLANK_FENCE (1 << 29)
10804#define PARAM_WC_MASK (0xffff << 8)
10805#define PARAM_WC_LOWER_SHIFT 8
10806#define PARAM_WC_UPPER_SHIFT 16
10807#define VC_MASK (0x3 << 6)
10808#define VC_SHIFT 6
10809#define DT_MASK (0x3f << 0)
10810#define DT_SHIFT 0
10811
10812#define _DSI_CMD_TXPYLD_0 0x6b104
10813#define _DSI_CMD_TXPYLD_1 0x6b904
10814#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
10815 _DSI_CMD_TXPYLD_0,\
10816 _DSI_CMD_TXPYLD_1)
10817
60230aac
MC
10818#define _DSI_LP_MSG_0 0x6b0d8
10819#define _DSI_LP_MSG_1 0x6b8d8
10820#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
10821 _DSI_LP_MSG_0,\
10822 _DSI_LP_MSG_1)
10823#define LPTX_IN_PROGRESS (1 << 17)
10824#define LINK_IN_ULPS (1 << 16)
10825#define LINK_ULPS_TYPE_LP11 (1 << 8)
10826#define LINK_ENTER_ULPS (1 << 0)
10827
8bffd204
MC
10828/* DSI timeout registers */
10829#define _DSI_HSTX_TO_0 0x6b044
10830#define _DSI_HSTX_TO_1 0x6b844
10831#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
10832 _DSI_HSTX_TO_0,\
10833 _DSI_HSTX_TO_1)
10834#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
10835#define HSTX_TIMEOUT_VALUE_SHIFT 16
10836#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
10837#define HSTX_TIMED_OUT (1 << 0)
10838
10839#define _DSI_LPRX_HOST_TO_0 0x6b048
10840#define _DSI_LPRX_HOST_TO_1 0x6b848
10841#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
10842 _DSI_LPRX_HOST_TO_0,\
10843 _DSI_LPRX_HOST_TO_1)
10844#define LPRX_TIMED_OUT (1 << 16)
10845#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
10846#define LPRX_TIMEOUT_VALUE_SHIFT 0
10847#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
10848
10849#define _DSI_PWAIT_TO_0 0x6b040
10850#define _DSI_PWAIT_TO_1 0x6b840
10851#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
10852 _DSI_PWAIT_TO_0,\
10853 _DSI_PWAIT_TO_1)
10854#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
10855#define PRESET_TIMEOUT_VALUE_SHIFT 16
10856#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
10857#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
10858#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
10859#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
10860
10861#define _DSI_TA_TO_0 0x6b04c
10862#define _DSI_TA_TO_1 0x6b84c
10863#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
10864 _DSI_TA_TO_0,\
10865 _DSI_TA_TO_1)
10866#define TA_TIMED_OUT (1 << 16)
10867#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
10868#define TA_TIMEOUT_VALUE_SHIFT 0
10869#define TA_TIMEOUT_VALUE(x) ((x) << 0)
10870
3230bf14 10871/* bits 31:0 */
4ad83e94 10872#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 10873#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
10874#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
10875
10876#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
10877#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
10878#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
10879#define LP_HS_SSW_CNT_SHIFT 16
10880#define LP_HS_SSW_CNT_MASK (0xffff << 16)
10881#define HS_LP_PWR_SW_CNT_SHIFT 0
10882#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
10883
4ad83e94 10884#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 10885#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 10886#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
10887#define STOP_STATE_STALL_COUNTER_SHIFT 0
10888#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
10889
4ad83e94 10890#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 10891#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 10892#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 10893#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 10894#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 10895#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
10896#define RX_CONTENTION_DETECTED (1 << 0)
10897
10898/* XXX: only pipe A ?!? */
4ad83e94 10899#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
10900#define DBI_TYPEC_ENABLE (1 << 31)
10901#define DBI_TYPEC_WIP (1 << 30)
10902#define DBI_TYPEC_OPTION_SHIFT 28
10903#define DBI_TYPEC_OPTION_MASK (3 << 28)
10904#define DBI_TYPEC_FREQ_SHIFT 24
10905#define DBI_TYPEC_FREQ_MASK (0xf << 24)
10906#define DBI_TYPEC_OVERRIDE (1 << 8)
10907#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
10908#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
10909
10910
10911/* MIPI adapter registers */
10912
4ad83e94 10913#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 10914#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 10915#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
10916#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
10917#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
10918#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
10919#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
10920#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
10921#define READ_REQUEST_PRIORITY_SHIFT 3
10922#define READ_REQUEST_PRIORITY_MASK (3 << 3)
10923#define READ_REQUEST_PRIORITY_LOW (0 << 3)
10924#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
10925#define RGB_FLIP_TO_BGR (1 << 2)
10926
6b93e9c8 10927#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 10928#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 10929#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
10930#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
10931#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
10932#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
10933#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
10934#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
10935#define GLK_LP_WAKE (1 << 22)
10936#define GLK_LP11_LOW_PWR_MODE (1 << 21)
10937#define GLK_LP00_LOW_PWR_MODE (1 << 20)
10938#define GLK_FIREWALL_ENABLE (1 << 16)
10939#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
10940#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
10941#define BXT_DSC_ENABLE (1 << 3)
10942#define BXT_RGB_FLIP (1 << 2)
10943#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
10944#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 10945
4ad83e94 10946#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 10947#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 10948#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
10949#define DATA_MEM_ADDRESS_SHIFT 5
10950#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
10951#define DATA_VALID (1 << 0)
10952
4ad83e94 10953#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 10954#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 10955#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
10956#define DATA_LENGTH_SHIFT 0
10957#define DATA_LENGTH_MASK (0xfffff << 0)
10958
4ad83e94 10959#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 10960#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 10961#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
10962#define COMMAND_MEM_ADDRESS_SHIFT 5
10963#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
10964#define AUTO_PWG_ENABLE (1 << 2)
10965#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
10966#define COMMAND_VALID (1 << 0)
10967
4ad83e94 10968#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 10969#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 10970#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
10971#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
10972#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
10973
4ad83e94 10974#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 10975#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 10976#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 10977
4ad83e94 10978#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 10979#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 10980#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
10981#define READ_DATA_VALID(n) (1 << (n))
10982
3bbaba0c 10983/* MOCS (Memory Object Control State) registers */
f0f59a00 10984#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 10985
f0f59a00
VS
10986#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
10987#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
10988#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
10989#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
10990#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
74ba22ea
TL
10991/* Media decoder 2 MOCS registers */
10992#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4)
3bbaba0c 10993
73f4e8a3
OM
10994#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
10995#define PMFLUSHDONE_LNICRSDROP (1 << 20)
10996#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
10997#define PMFLUSHDONE_LNEBLK (1 << 22)
10998
d5165ebd
TG
10999/* gamt regs */
11000#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11001#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11002#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11003#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11004#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11005
93564044
VS
11006#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11007#define MMCD_PCLA (1 << 31)
11008#define MMCD_HOTSPOT_EN (1 << 27)
11009
ad186f3f
PZ
11010#define _ICL_PHY_MISC_A 0x64C00
11011#define _ICL_PHY_MISC_B 0x64C04
11012#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11013 _ICL_PHY_MISC_B)
11014#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
11015
2efbb2f0 11016/* Icelake Display Stream Compression Registers */
6f15a7de
AS
11017#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11018#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
11019#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11020#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11021#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11022#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11023#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11024 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11025 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11026#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11027 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11028 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11029#define DSC_VBR_ENABLE (1 << 19)
11030#define DSC_422_ENABLE (1 << 18)
11031#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11032#define DSC_BLOCK_PREDICTION (1 << 16)
11033#define DSC_LINE_BUF_DEPTH_SHIFT 12
11034#define DSC_BPC_SHIFT 8
11035#define DSC_VER_MIN_SHIFT 4
11036#define DSC_VER_MAJ (0x1 << 0)
11037
6f15a7de
AS
11038#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11039#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
11040#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11041#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11042#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11043#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11044#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11045 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11046 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11047#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11048 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11049 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11050#define DSC_BPP(bpp) ((bpp) << 0)
11051
6f15a7de
AS
11052#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11053#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
11054#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11055#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11056#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11057#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11058#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11059 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11060 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11061#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11062 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11063 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11064#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11065#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11066
6f15a7de
AS
11067#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11068#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
11069#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11070#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11071#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11072#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11073#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11074 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11075 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11076#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11077 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11078 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11079#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11080#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11081
6f15a7de
AS
11082#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11083#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
11084#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11085#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11086#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11087#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11088#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11089 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11090 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11091#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11092 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
11093 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11094#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11095#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11096
6f15a7de
AS
11097#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11098#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
11099#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11100#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11101#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11102#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11103#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11104 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11105 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11106#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11107 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 11108 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 11109#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
11110#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11111
6f15a7de
AS
11112#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11113#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
11114#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11115#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11116#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11117#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11118#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11119 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11120 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11121#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11122 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11123 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
11124#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11125#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
11126#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11127#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11128
6f15a7de
AS
11129#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11130#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
11131#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11132#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11133#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11134#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11135#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11136 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11137 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11138#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11139 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11140 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11141#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11142#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11143
6f15a7de
AS
11144#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11145#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11146#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11147#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11148#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11149#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11150#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11151 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11152 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11153#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11154 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11155 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11156#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11157#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11158
6f15a7de
AS
11159#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11160#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11161#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11162#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11163#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11164#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11165#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11166 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11167 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11168#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11169 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11170 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11171#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11172#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11173
6f15a7de
AS
11174#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11175#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11176#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11177#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11178#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11179#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11180#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11181 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11182 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11183#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11184 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11185 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11186#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11187#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11188#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11189#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11190
6f15a7de
AS
11191#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11192#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11193#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11194#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11195#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11196#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11197#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11198 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11199 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11200#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11201 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11202 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11203
6f15a7de
AS
11204#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11205#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11206#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11207#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11208#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11209#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11210#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11211 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11212 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11213#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11214 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11215 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11216
6f15a7de
AS
11217#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11218#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11219#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11220#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11221#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11222#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11223#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11224 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11225 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11226#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11227 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11228 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11229
6f15a7de
AS
11230#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11231#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11232#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11233#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11234#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11235#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11236#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11237 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11238 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11239#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11240 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11241 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11242
6f15a7de
AS
11243#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11244#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11245#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11246#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11247#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11248#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11249#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11250 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11251 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11252#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11253 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11254 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11255
6f15a7de
AS
11256#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11257#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11258#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11259#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11260#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11261#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11262#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11263 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11264 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11265#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11266 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11267 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11268#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11269#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11270#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11271
dbda5111
AS
11272/* Icelake Rate Control Buffer Threshold Registers */
11273#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11274#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11275#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11276#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11277#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11278#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11279#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11280#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11281#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11282#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11283#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11284#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11285#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11286 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11287 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11288#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11289 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11290 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11291#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11292 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11293 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11294#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11295 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11296 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11297
11298#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11299#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11300#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11301#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11302#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11303#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11304#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11305#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11306#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11307#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11308#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11309#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11310#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11311 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11312 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11313#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11314 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11315 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11316#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11317 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11318 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11319#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11320 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11321 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11322
a6576a8d 11323#define PORT_TX_DFLEXDPSP _MMIO(FIA1_BASE + 0x008A0)
b9fcddab
PZ
11324#define TC_LIVE_STATE_TBT(tc_port) (1 << ((tc_port) * 8 + 6))
11325#define TC_LIVE_STATE_TC(tc_port) (1 << ((tc_port) * 8 + 5))
db7295c2
AM
11326#define DP_LANE_ASSIGNMENT_SHIFT(tc_port) ((tc_port) * 8)
11327#define DP_LANE_ASSIGNMENT_MASK(tc_port) (0xf << ((tc_port) * 8))
11328#define DP_LANE_ASSIGNMENT(tc_port, x) ((x) << ((tc_port) * 8))
b9fcddab 11329
a6576a8d 11330#define PORT_TX_DFLEXDPPMS _MMIO(FIA1_BASE + 0x00890)
39d1e234
PZ
11331#define DP_PHY_MODE_STATUS_COMPLETED(tc_port) (1 << (tc_port))
11332
a6576a8d 11333#define PORT_TX_DFLEXDPCSSS _MMIO(FIA1_BASE + 0x00894)
39d1e234
PZ
11334#define DP_PHY_MODE_STATUS_NOT_SAFE(tc_port) (1 << (tc_port))
11335
585fb111 11336#endif /* _I915_REG_H_ */