drm/i915: Clean up vlv/chv sprite plane registers
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
2b25a93b 28#include "i915_reg_defs.h"
09b434d4 29
1aa920ea
JN
30/**
31 * DOC: The i915 register macro definition style guide
32 *
33 * Follow the style described here for new macros, and while changing existing
34 * macros. Do **not** mass change existing definitions just to update the style.
35 *
27be41de
JN
36 * File Layout
37 * ~~~~~~~~~~~
1aa920ea
JN
38 *
39 * Keep helper macros near the top. For example, _PIPE() and friends.
40 *
41 * Prefix macros that generally should not be used outside of this file with
42 * underscore '_'. For example, _PIPE() and friends, single instances of
43 * registers that are defined solely for the use by function-like macros.
44 *
45 * Avoid using the underscore prefixed macros outside of this file. There are
46 * exceptions, but keep them to a minimum.
47 *
48 * There are two basic types of register definitions: Single registers and
49 * register groups. Register groups are registers which have two or more
50 * instances, for example one per pipe, port, transcoder, etc. Register groups
51 * should be defined using function-like macros.
52 *
53 * For single registers, define the register offset first, followed by register
54 * contents.
55 *
56 * For register groups, define the register instance offsets first, prefixed
57 * with underscore, followed by a function-like macro choosing the right
58 * instance based on the parameter, followed by register contents.
59 *
60 * Define the register contents (i.e. bit and bit field macros) from most
61 * significant to least significant bit. Indent the register content macros
62 * using two extra spaces between ``#define`` and the macro name.
63 *
baa09e7d
JN
64 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
65 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
66 * shifted in place, so they can be directly OR'd together. For convenience,
67 * function-like macros may be used to define bit fields, but do note that the
68 * macros may be needed to read as well as write the register contents.
1aa920ea 69 *
09b434d4 70 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
1aa920ea
JN
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
551bd336 81 * ~~~~~~
1aa920ea
JN
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
551bd336 99 * ~~~~~~~~
1aa920ea
JN
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
09b434d4
JN
108 * #define FOO_ENABLE REG_BIT(31)
109 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
baa09e7d
JN
110 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
111 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
112 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
1aa920ea
JN
113 *
114 * #define BAR _MMIO(0xb000)
115 * #define GEN8_BAR _MMIO(0xb888)
116 */
117
ed5eb1b7
JN
118#define VLV_DISPLAY_BASE 0x180000
119#define VLV_MIPI_BASE VLV_DISPLAY_BASE
120#define BXT_MIPI_BASE 0x60000
121
122#define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
123
e67005e5
JN
124/*
125 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
126 * numbers, pick the 0-based __index'th value.
127 *
128 * Always prefer this over _PICK() if the numbers are evenly spaced.
129 */
130#define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
131
132/*
133 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
134 *
135 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
136 */
ce64645d
JN
137#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
138
e67005e5
JN
139/*
140 * Named helper wrappers around _PICK_EVEN() and _PICK().
141 */
8d97b4a9
JN
142#define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
143#define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
144#define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
145#define _PORT(port, a, b) _PICK_EVEN(port, a, b)
146#define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
11ffe972 147#define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
8d97b4a9
JN
148
149#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
150#define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
151#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
152#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
153#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
11ffe972 154#define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
8d97b4a9
JN
155
156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
157
158#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
159#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
160#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
049c651b
AS
161#define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
162
2b139522 163
a7c0149f
JN
164/*
165 * Device info offset array based helpers for groups of registers with unevenly
166 * spaced base offsets.
167 */
a0f04cc2
JN
168#define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
169 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
ed5eb1b7 170 DISPLAY_MMIO_BASE(dev_priv))
270b9991
JRS
171#define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
172 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
173 DISPLAY_MMIO_BASE(dev_priv))
174#define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
a0f04cc2
JN
175#define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
176 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
ed5eb1b7 177 DISPLAY_MMIO_BASE(dev_priv))
a7c0149f 178
5ee4a7a6 179#define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
98533251
DL
180#define _MASKED_FIELD(mask, value) ({ \
181 if (__builtin_constant_p(mask)) \
182 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
183 if (__builtin_constant_p(value)) \
184 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
185 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
186 BUILD_BUG_ON_MSG((value) & ~(mask), \
187 "Incorrect value for mask"); \
5ee4a7a6 188 __MASKED_FIELD(mask, value); })
98533251
DL
189#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
190#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
191
f0f59a00 192#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
5ee8ee86
PZ
193#define ILK_GRDOM_FULL (0 << 1)
194#define ILK_GRDOM_RENDER (1 << 1)
195#define ILK_GRDOM_MEDIA (3 << 1)
196#define ILK_GRDOM_MASK (3 << 1)
197#define ILK_GRDOM_RESET_ENABLE (1 << 0)
b3a3f03d 198
f0f59a00 199#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9 200#define GEN6_MBC_SNPCR_SHIFT 21
5ee8ee86
PZ
201#define GEN6_MBC_SNPCR_MASK (3 << 21)
202#define GEN6_MBC_SNPCR_MAX (0 << 21)
203#define GEN6_MBC_SNPCR_MED (1 << 21)
204#define GEN6_MBC_SNPCR_LOW (2 << 21)
205#define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
07b7ddd9 206
f0f59a00
VS
207#define VLV_G3DCTL _MMIO(0x9024)
208#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 209
9ddfa5a0
VS
210#define FBC_LLC_READ_CTRL _MMIO(0x9044)
211#define FBC_LLC_FULLY_OPEN REG_BIT(30)
212
f0f59a00 213#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
214#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
215#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
216#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
217#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
218#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
219
f0f59a00 220#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
221#define GEN6_GRDOM_FULL (1 << 0)
222#define GEN6_GRDOM_RENDER (1 << 1)
223#define GEN6_GRDOM_MEDIA (1 << 2)
224#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 225#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 226#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 227#define GEN8_GRDOM_MEDIA2 (1 << 7)
e34b0345
MT
228/* GEN11 changed all bit defs except for FULL & RENDER */
229#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
230#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
231#define GEN11_GRDOM_BLT (1 << 2)
232#define GEN11_GRDOM_GUC (1 << 3)
233#define GEN11_GRDOM_MEDIA (1 << 5)
234#define GEN11_GRDOM_MEDIA2 (1 << 6)
235#define GEN11_GRDOM_MEDIA3 (1 << 7)
236#define GEN11_GRDOM_MEDIA4 (1 << 8)
ddabf721
JH
237#define GEN11_GRDOM_MEDIA5 (1 << 9)
238#define GEN11_GRDOM_MEDIA6 (1 << 10)
239#define GEN11_GRDOM_MEDIA7 (1 << 11)
240#define GEN11_GRDOM_MEDIA8 (1 << 12)
e34b0345
MT
241#define GEN11_GRDOM_VECS (1 << 13)
242#define GEN11_GRDOM_VECS2 (1 << 14)
ddabf721
JH
243#define GEN11_GRDOM_VECS3 (1 << 15)
244#define GEN11_GRDOM_VECS4 (1 << 16)
f513ac76
OM
245#define GEN11_GRDOM_SFC0 (1 << 17)
246#define GEN11_GRDOM_SFC1 (1 << 18)
ddabf721
JH
247#define GEN11_GRDOM_SFC2 (1 << 19)
248#define GEN11_GRDOM_SFC3 (1 << 20)
f513ac76
OM
249
250#define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
251#define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
252
253#define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
254#define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
255#define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
256#define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
257#define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
258
259#define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
260#define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
261#define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
262#define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
263#define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
264#define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
cff458c2 265
5b26d57f
AS
266#define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910)
267#define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0)
268#define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914)
269#define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1)
270#define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0)
271
82929a21 272#define GEN12_SFC_DONE(n) _MMIO(0x1cc000 + (n) * 0x1000)
e50dbdbf
MK
273#define GEN12_SFC_DONE_MAX 4
274
f0f59a00 275#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
276#define GEN8_RPCS_ENABLE (1 << 31)
277#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
278#define GEN8_RPCS_S_CNT_SHIFT 15
279#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
b212f0a4
TU
280#define GEN11_RPCS_S_CNT_SHIFT 12
281#define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
0cea6502
JM
282#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
283#define GEN8_RPCS_SS_CNT_SHIFT 8
284#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
285#define GEN8_RPCS_EU_MAX_SHIFT 4
286#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
287#define GEN8_RPCS_EU_MIN_SHIFT 0
288#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
289
f89823c2
LL
290#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
291/* HSW only */
292#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
293#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
294#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
295#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
296/* HSW+ */
297#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
298#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
299#define HSW_RCS_INHIBIT (1 << 8)
300/* Gen8 */
301#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
302#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
303#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
304#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
305#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
306#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
307#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
308#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
309#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
310#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
311
f0f59a00 312#define GAM_ECOCHK _MMIO(0x4090)
5ee8ee86
PZ
313#define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
314#define ECOCHK_SNB_BIT (1 << 10)
315#define ECOCHK_DIS_TLB (1 << 8)
316#define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
317#define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
318#define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
319#define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
320#define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
321#define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
322#define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
323#define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
5eb719cd 324
2248a283
ID
325#define GEN8_RC6_CTX_INFO _MMIO(0x8504)
326
f0f59a00 327#define GAC_ECO_BITS _MMIO(0x14090)
5ee8ee86
PZ
328#define ECOBITS_SNB_BIT (1 << 13)
329#define ECOBITS_PPGTT_CACHE64B (3 << 8)
330#define ECOBITS_PPGTT_CACHE4B (0 << 8)
48ecfa10 331
f0f59a00 332#define GAB_CTL _MMIO(0x24000)
5ee8ee86 333#define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
be901a5a 334
c256af0d
MR
335#define GU_CNTL _MMIO(0x101010)
336#define LMEM_INIT REG_BIT(7)
337
f0f59a00 338#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
339#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
340#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
341#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
342#define GEN6_STOLEN_RESERVED_1M (0 << 4)
343#define GEN6_STOLEN_RESERVED_512K (1 << 4)
344#define GEN6_STOLEN_RESERVED_256K (2 << 4)
345#define GEN6_STOLEN_RESERVED_128K (3 << 4)
346#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
347#define GEN7_STOLEN_RESERVED_1M (0 << 5)
348#define GEN7_STOLEN_RESERVED_256K (1 << 5)
349#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
350#define GEN8_STOLEN_RESERVED_1M (0 << 7)
351#define GEN8_STOLEN_RESERVED_2M (1 << 7)
352#define GEN8_STOLEN_RESERVED_4M (2 << 7)
353#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 354#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 355#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 356
585fb111
JB
357/* VGA stuff */
358
359#define VGA_ST01_MDA 0x3ba
360#define VGA_ST01_CGA 0x3da
361
f0f59a00 362#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
363#define VGA_MSR_WRITE 0x3c2
364#define VGA_MSR_READ 0x3cc
5ee8ee86
PZ
365#define VGA_MSR_MEM_EN (1 << 1)
366#define VGA_MSR_CGA_MODE (1 << 0)
585fb111 367
5434fd92 368#define VGA_SR_INDEX 0x3c4
f930ddd0 369#define SR01 1
5434fd92 370#define VGA_SR_DATA 0x3c5
585fb111
JB
371
372#define VGA_AR_INDEX 0x3c0
5ee8ee86 373#define VGA_AR_VID_EN (1 << 5)
585fb111
JB
374#define VGA_AR_DATA_WRITE 0x3c0
375#define VGA_AR_DATA_READ 0x3c1
376
377#define VGA_GR_INDEX 0x3ce
378#define VGA_GR_DATA 0x3cf
379/* GR05 */
380#define VGA_GR_MEM_READ_MODE_SHIFT 3
381#define VGA_GR_MEM_READ_MODE_PLANE 1
382/* GR06 */
383#define VGA_GR_MEM_MODE_MASK 0xc
384#define VGA_GR_MEM_MODE_SHIFT 2
385#define VGA_GR_MEM_A0000_AFFFF 0
386#define VGA_GR_MEM_A0000_BFFFF 1
387#define VGA_GR_MEM_B0000_B7FFF 2
388#define VGA_GR_MEM_B0000_BFFFF 3
389
390#define VGA_DACMASK 0x3c6
391#define VGA_DACRX 0x3c7
392#define VGA_DACWX 0x3c8
393#define VGA_DACDATA 0x3c9
394
395#define VGA_CR_INDEX_MDA 0x3b4
396#define VGA_CR_DATA_MDA 0x3b5
397#define VGA_CR_INDEX_CGA 0x3d4
398#define VGA_CR_DATA_CGA 0x3d5
399
f0f59a00
VS
400#define MI_PREDICATE_SRC0 _MMIO(0x2400)
401#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
402#define MI_PREDICATE_SRC1 _MMIO(0x2408)
403#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
daed3e44
LL
404#define MI_PREDICATE_DATA _MMIO(0x2410)
405#define MI_PREDICATE_RESULT _MMIO(0x2418)
406#define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
f0f59a00 407#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
5ee8ee86
PZ
408#define LOWER_SLICE_ENABLED (1 << 0)
409#define LOWER_SLICE_DISABLED (0 << 0)
9435373e 410
5947de9b
BV
411/*
412 * Registers used only by the command parser
413 */
f0f59a00 414#define BCS_SWCTRL _MMIO(0x22200)
79eb8c7f
ZK
415#define BCS_SRC_Y REG_BIT(0)
416#define BCS_DST_Y REG_BIT(1)
f0f59a00
VS
417
418#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
419#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
420#define HS_INVOCATION_COUNT _MMIO(0x2300)
421#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
422#define DS_INVOCATION_COUNT _MMIO(0x2308)
423#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
424#define IA_VERTICES_COUNT _MMIO(0x2310)
425#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
426#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
427#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
428#define VS_INVOCATION_COUNT _MMIO(0x2320)
429#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
430#define GS_INVOCATION_COUNT _MMIO(0x2328)
431#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
432#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
433#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
434#define CL_INVOCATION_COUNT _MMIO(0x2338)
435#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
436#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
437#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
438#define PS_INVOCATION_COUNT _MMIO(0x2348)
439#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
440#define PS_DEPTH_COUNT _MMIO(0x2350)
441#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
442
443/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
444#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
445#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 446
f0f59a00
VS
447#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
448#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 449
f0f59a00
VS
450#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
451#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
452#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
453#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
454#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
455#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 456
f0f59a00
VS
457#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
458#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
459#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 460
a941795a 461#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
462#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
463#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
464#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
5ee8ee86
PZ
465#define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
466#define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
467#define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
468#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
469#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
470#define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
471#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
472#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
473#define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
d7965152 474#define GEN7_OACONTROL_FORMAT_SHIFT 2
5ee8ee86
PZ
475#define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
476#define GEN7_OACONTROL_ENABLE (1 << 0)
d7965152
RB
477
478#define GEN8_OACTXID _MMIO(0x2364)
479
19f81df2 480#define GEN8_OA_DEBUG _MMIO(0x2B04)
5ee8ee86
PZ
481#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
482#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
483#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
484#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
19f81df2 485
d7965152 486#define GEN8_OACONTROL _MMIO(0x2B00)
5ee8ee86
PZ
487#define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
488#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
489#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
490#define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
d7965152 491#define GEN8_OA_REPORT_FORMAT_SHIFT 2
5ee8ee86
PZ
492#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
493#define GEN8_OA_COUNTER_ENABLE (1 << 0)
d7965152
RB
494
495#define GEN8_OACTXCONTROL _MMIO(0x2360)
496#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
497#define GEN8_OA_TIMER_PERIOD_SHIFT 2
5ee8ee86
PZ
498#define GEN8_OA_TIMER_ENABLE (1 << 1)
499#define GEN8_OA_COUNTER_RESUME (1 << 0)
d7965152
RB
500
501#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
5ee8ee86
PZ
502#define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
503#define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
504#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
505#define GEN7_OABUFFER_RESUME (1 << 0)
d7965152 506
19f81df2 507#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152 508#define GEN8_OABUFFER _MMIO(0x2b14)
b82ed43d 509#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
510
511#define GEN7_OASTATUS1 _MMIO(0x2364)
512#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
5ee8ee86
PZ
513#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
514#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
515#define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
d7965152
RB
516
517#define GEN7_OASTATUS2 _MMIO(0x2368)
b82ed43d
LL
518#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
519#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
d7965152
RB
520
521#define GEN8_OASTATUS _MMIO(0x2b08)
059a0beb
LL
522#define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17)
523#define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16)
5ee8ee86
PZ
524#define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
525#define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
526#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
527#define GEN8_OASTATUS_REPORT_LOST (1 << 0)
d7965152
RB
528
529#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 530#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 531#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 532#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152 533
5ee8ee86
PZ
534#define OABUFFER_SIZE_128K (0 << 3)
535#define OABUFFER_SIZE_256K (1 << 3)
536#define OABUFFER_SIZE_512K (2 << 3)
537#define OABUFFER_SIZE_1M (3 << 3)
538#define OABUFFER_SIZE_2M (4 << 3)
539#define OABUFFER_SIZE_4M (5 << 3)
540#define OABUFFER_SIZE_8M (6 << 3)
541#define OABUFFER_SIZE_16M (7 << 3)
d7965152 542
a639b0c1
UNR
543#define GEN12_OA_TLB_INV_CR _MMIO(0xceec)
544
00a7f0d7
LL
545/* Gen12 OAR unit */
546#define GEN12_OAR_OACONTROL _MMIO(0x2960)
547#define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
548#define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
549
550#define GEN12_OACTXCONTROL _MMIO(0x2360)
551#define GEN12_OAR_OASTATUS _MMIO(0x2968)
552
553/* Gen12 OAG unit */
554#define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
555#define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
556#define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
557#define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
558
559#define GEN12_OAG_OABUFFER _MMIO(0xdb08)
560#define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
561#define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
562#define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
563
564#define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
565#define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
566#define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
567#define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
568
569#define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
570#define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
571#define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
572
573#define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
574#define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
575#define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
576#define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
577#define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
578
579#define GEN12_OAG_OASTATUS _MMIO(0xdafc)
580#define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
581#define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
582#define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
583
19f81df2
RB
584/*
585 * Flexible, Aggregate EU Counter Registers.
586 * Note: these aren't contiguous
587 */
d7965152 588#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
589#define EU_PERF_CNTL1 _MMIO(0xe558)
590#define EU_PERF_CNTL2 _MMIO(0xe658)
591#define EU_PERF_CNTL3 _MMIO(0xe758)
592#define EU_PERF_CNTL4 _MMIO(0xe45c)
593#define EU_PERF_CNTL5 _MMIO(0xe55c)
594#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 595
d7965152
RB
596/*
597 * OA Boolean state
598 */
599
d7965152
RB
600#define OASTARTTRIG1 _MMIO(0x2710)
601#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
602#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
603
604#define OASTARTTRIG2 _MMIO(0x2714)
5ee8ee86
PZ
605#define OASTARTTRIG2_INVERT_A_0 (1 << 0)
606#define OASTARTTRIG2_INVERT_A_1 (1 << 1)
607#define OASTARTTRIG2_INVERT_A_2 (1 << 2)
608#define OASTARTTRIG2_INVERT_A_3 (1 << 3)
609#define OASTARTTRIG2_INVERT_A_4 (1 << 4)
610#define OASTARTTRIG2_INVERT_A_5 (1 << 5)
611#define OASTARTTRIG2_INVERT_A_6 (1 << 6)
612#define OASTARTTRIG2_INVERT_A_7 (1 << 7)
613#define OASTARTTRIG2_INVERT_A_8 (1 << 8)
614#define OASTARTTRIG2_INVERT_A_9 (1 << 9)
615#define OASTARTTRIG2_INVERT_A_10 (1 << 10)
616#define OASTARTTRIG2_INVERT_A_11 (1 << 11)
617#define OASTARTTRIG2_INVERT_A_12 (1 << 12)
618#define OASTARTTRIG2_INVERT_A_13 (1 << 13)
619#define OASTARTTRIG2_INVERT_A_14 (1 << 14)
620#define OASTARTTRIG2_INVERT_A_15 (1 << 15)
621#define OASTARTTRIG2_INVERT_B_0 (1 << 16)
622#define OASTARTTRIG2_INVERT_B_1 (1 << 17)
623#define OASTARTTRIG2_INVERT_B_2 (1 << 18)
624#define OASTARTTRIG2_INVERT_B_3 (1 << 19)
625#define OASTARTTRIG2_INVERT_C_0 (1 << 20)
626#define OASTARTTRIG2_INVERT_C_1 (1 << 21)
627#define OASTARTTRIG2_INVERT_D_0 (1 << 22)
628#define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
629#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
630#define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
631#define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
632#define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
633#define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
d7965152
RB
634
635#define OASTARTTRIG3 _MMIO(0x2718)
636#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
637#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
638#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
639#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
640#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
641#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
642#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
643#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
644#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
645
646#define OASTARTTRIG4 _MMIO(0x271c)
647#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
648#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
649#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
650#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
651#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
652#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
653#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
654#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
655#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
656
657#define OASTARTTRIG5 _MMIO(0x2720)
658#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
659#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
660
661#define OASTARTTRIG6 _MMIO(0x2724)
5ee8ee86
PZ
662#define OASTARTTRIG6_INVERT_A_0 (1 << 0)
663#define OASTARTTRIG6_INVERT_A_1 (1 << 1)
664#define OASTARTTRIG6_INVERT_A_2 (1 << 2)
665#define OASTARTTRIG6_INVERT_A_3 (1 << 3)
666#define OASTARTTRIG6_INVERT_A_4 (1 << 4)
667#define OASTARTTRIG6_INVERT_A_5 (1 << 5)
668#define OASTARTTRIG6_INVERT_A_6 (1 << 6)
669#define OASTARTTRIG6_INVERT_A_7 (1 << 7)
670#define OASTARTTRIG6_INVERT_A_8 (1 << 8)
671#define OASTARTTRIG6_INVERT_A_9 (1 << 9)
672#define OASTARTTRIG6_INVERT_A_10 (1 << 10)
673#define OASTARTTRIG6_INVERT_A_11 (1 << 11)
674#define OASTARTTRIG6_INVERT_A_12 (1 << 12)
675#define OASTARTTRIG6_INVERT_A_13 (1 << 13)
676#define OASTARTTRIG6_INVERT_A_14 (1 << 14)
677#define OASTARTTRIG6_INVERT_A_15 (1 << 15)
678#define OASTARTTRIG6_INVERT_B_0 (1 << 16)
679#define OASTARTTRIG6_INVERT_B_1 (1 << 17)
680#define OASTARTTRIG6_INVERT_B_2 (1 << 18)
681#define OASTARTTRIG6_INVERT_B_3 (1 << 19)
682#define OASTARTTRIG6_INVERT_C_0 (1 << 20)
683#define OASTARTTRIG6_INVERT_C_1 (1 << 21)
684#define OASTARTTRIG6_INVERT_D_0 (1 << 22)
685#define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
686#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
687#define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
688#define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
689#define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
690#define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
d7965152
RB
691
692#define OASTARTTRIG7 _MMIO(0x2728)
693#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
694#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
695#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
696#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
697#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
698#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
699#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
700#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
701#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
702
703#define OASTARTTRIG8 _MMIO(0x272c)
704#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
705#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
706#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
707#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
708#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
709#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
710#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
711#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
712#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
713
7853d92e
LL
714#define OAREPORTTRIG1 _MMIO(0x2740)
715#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
6f48fd8a 716#define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
7853d92e
LL
717
718#define OAREPORTTRIG2 _MMIO(0x2744)
5ee8ee86
PZ
719#define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
720#define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
721#define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
722#define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
723#define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
724#define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
725#define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
726#define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
727#define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
728#define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
729#define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
730#define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
731#define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
732#define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
733#define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
734#define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
735#define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
736#define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
737#define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
738#define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
739#define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
740#define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
741#define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
742#define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
743#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
744
745#define OAREPORTTRIG3 _MMIO(0x2748)
746#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
747#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
748#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
749#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
750#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
751#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
752#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
753#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
754#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
755
756#define OAREPORTTRIG4 _MMIO(0x274c)
757#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
758#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
759#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
760#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
761#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
762#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
763#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
764#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
765#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
766
767#define OAREPORTTRIG5 _MMIO(0x2750)
768#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
6f48fd8a 769#define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
7853d92e
LL
770
771#define OAREPORTTRIG6 _MMIO(0x2754)
5ee8ee86
PZ
772#define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
773#define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
774#define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
775#define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
776#define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
777#define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
778#define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
779#define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
780#define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
781#define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
782#define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
783#define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
784#define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
785#define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
786#define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
787#define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
788#define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
789#define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
790#define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
791#define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
792#define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
793#define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
794#define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
795#define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
796#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
7853d92e
LL
797
798#define OAREPORTTRIG7 _MMIO(0x2758)
799#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
800#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
801#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
802#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
803#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
804#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
805#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
806#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
807#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
808
809#define OAREPORTTRIG8 _MMIO(0x275c)
810#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
811#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
812#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
813#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
814#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
815#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
816#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
817#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
818#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
819
00a7f0d7
LL
820/* Same layout as OASTARTTRIGX */
821#define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
822#define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
823#define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
824#define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
825#define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
826#define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
827#define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
828#define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
829
830/* Same layout as OAREPORTTRIGX */
831#define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
832#define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
833#define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
834#define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
835#define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
836#define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
837#define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
838#define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
839
d7965152
RB
840/* CECX_0 */
841#define OACEC_COMPARE_LESS_OR_EQUAL 6
842#define OACEC_COMPARE_NOT_EQUAL 5
843#define OACEC_COMPARE_LESS_THAN 4
844#define OACEC_COMPARE_GREATER_OR_EQUAL 3
845#define OACEC_COMPARE_EQUAL 2
846#define OACEC_COMPARE_GREATER_THAN 1
847#define OACEC_COMPARE_ANY_EQUAL 0
848
849#define OACEC_COMPARE_VALUE_MASK 0xffff
850#define OACEC_COMPARE_VALUE_SHIFT 3
851
5ee8ee86
PZ
852#define OACEC_SELECT_NOA (0 << 19)
853#define OACEC_SELECT_PREV (1 << 19)
854#define OACEC_SELECT_BOOLEAN (2 << 19)
d7965152 855
00a7f0d7
LL
856/* 11-bit array 0: pass-through, 1: negated */
857#define GEN12_OASCEC_NEGATE_MASK 0x7ff
858#define GEN12_OASCEC_NEGATE_SHIFT 21
859
d7965152
RB
860/* CECX_1 */
861#define OACEC_MASK_MASK 0xffff
862#define OACEC_CONSIDERATIONS_MASK 0xffff
863#define OACEC_CONSIDERATIONS_SHIFT 16
864
865#define OACEC0_0 _MMIO(0x2770)
866#define OACEC0_1 _MMIO(0x2774)
867#define OACEC1_0 _MMIO(0x2778)
868#define OACEC1_1 _MMIO(0x277c)
869#define OACEC2_0 _MMIO(0x2780)
870#define OACEC2_1 _MMIO(0x2784)
871#define OACEC3_0 _MMIO(0x2788)
872#define OACEC3_1 _MMIO(0x278c)
873#define OACEC4_0 _MMIO(0x2790)
874#define OACEC4_1 _MMIO(0x2794)
875#define OACEC5_0 _MMIO(0x2798)
876#define OACEC5_1 _MMIO(0x279c)
877#define OACEC6_0 _MMIO(0x27a0)
878#define OACEC6_1 _MMIO(0x27a4)
879#define OACEC7_0 _MMIO(0x27a8)
880#define OACEC7_1 _MMIO(0x27ac)
881
00a7f0d7
LL
882/* Same layout as CECX_Y */
883#define GEN12_OAG_CEC0_0 _MMIO(0xd940)
884#define GEN12_OAG_CEC0_1 _MMIO(0xd944)
885#define GEN12_OAG_CEC1_0 _MMIO(0xd948)
886#define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
887#define GEN12_OAG_CEC2_0 _MMIO(0xd950)
888#define GEN12_OAG_CEC2_1 _MMIO(0xd954)
889#define GEN12_OAG_CEC3_0 _MMIO(0xd958)
890#define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
891#define GEN12_OAG_CEC4_0 _MMIO(0xd960)
892#define GEN12_OAG_CEC4_1 _MMIO(0xd964)
893#define GEN12_OAG_CEC5_0 _MMIO(0xd968)
894#define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
895#define GEN12_OAG_CEC6_0 _MMIO(0xd970)
896#define GEN12_OAG_CEC6_1 _MMIO(0xd974)
897#define GEN12_OAG_CEC7_0 _MMIO(0xd978)
898#define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
899
900/* Same layout as CECX_Y + negate 11-bit array */
901#define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
902#define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
903#define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
904#define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
905#define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
906#define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
907#define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
908#define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
909#define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
910#define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
911#define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
912#define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
913#define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
914#define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
915#define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
916#define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
917
f89823c2
LL
918/* OA perf counters */
919#define OA_PERFCNT1_LO _MMIO(0x91B8)
920#define OA_PERFCNT1_HI _MMIO(0x91BC)
921#define OA_PERFCNT2_LO _MMIO(0x91C0)
922#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
923#define OA_PERFCNT3_LO _MMIO(0x91C8)
924#define OA_PERFCNT3_HI _MMIO(0x91CC)
925#define OA_PERFCNT4_LO _MMIO(0x91D8)
926#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
927
928#define OA_PERFMATRIX_LO _MMIO(0x91C8)
929#define OA_PERFMATRIX_HI _MMIO(0x91CC)
930
931/* RPM unit config (Gen8+) */
932#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
933#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
934#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
935#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
936#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
d775a7b1
PZ
937#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
938#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
939#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
940#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
941#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
942#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
dab91783
LL
943#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
944#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
945
f89823c2 946#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 947#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 948
dab91783
LL
949/* GPM unit config (Gen9+) */
950#define CTC_MODE _MMIO(0xA26C)
951#define CTC_SOURCE_PARAMETER_MASK 1
952#define CTC_SOURCE_CRYSTAL_CLOCK 0
953#define CTC_SOURCE_DIVIDE_LOGIC 1
954#define CTC_SHIFT_PARAMETER_SHIFT 1
955#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
956
5888576b
LL
957/* RCP unit config (Gen8+) */
958#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 959
a54b19f1
LL
960/* NOA (HSW) */
961#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
962#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
963#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
964#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
965#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
966#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
967#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
968#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
969#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
970#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
971
972#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
973
f89823c2
LL
974/* NOA (Gen8+) */
975#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
976
977#define MICRO_BP0_0 _MMIO(0x9800)
978#define MICRO_BP0_2 _MMIO(0x9804)
979#define MICRO_BP0_1 _MMIO(0x9808)
980
981#define MICRO_BP1_0 _MMIO(0x980C)
982#define MICRO_BP1_2 _MMIO(0x9810)
983#define MICRO_BP1_1 _MMIO(0x9814)
984
985#define MICRO_BP2_0 _MMIO(0x9818)
986#define MICRO_BP2_2 _MMIO(0x981C)
987#define MICRO_BP2_1 _MMIO(0x9820)
988
989#define MICRO_BP3_0 _MMIO(0x9824)
990#define MICRO_BP3_2 _MMIO(0x9828)
991#define MICRO_BP3_1 _MMIO(0x982C)
992
993#define MICRO_BP_TRIGGER _MMIO(0x9830)
994#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
995#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
996#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
997
00a7f0d7
LL
998#define GEN12_OAA_DBG_REG _MMIO(0xdc44)
999#define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1000#define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1001
f89823c2
LL
1002#define GDT_CHICKEN_BITS _MMIO(0x9840)
1003#define GT_NOA_ENABLE 0x00000080
1004
1005#define NOA_DATA _MMIO(0x986C)
1006#define NOA_WRITE _MMIO(0x9888)
bf210f6c 1007#define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
180b813c 1008
220375aa
BV
1009#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1010#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1011#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1012
dc96e9b8
CW
1013/*
1014 * Reset registers
1015 */
f0f59a00 1016#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
1017#define DEBUG_RESET_FULL (1 << 7)
1018#define DEBUG_RESET_RENDER (1 << 8)
1019#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 1020
57f350b6 1021/*
5a09ae9f
JN
1022 * IOSF sideband
1023 */
f0f59a00 1024#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1025#define IOSF_DEVFN_SHIFT 24
1026#define IOSF_OPCODE_SHIFT 16
1027#define IOSF_PORT_SHIFT 8
1028#define IOSF_BYTE_ENABLES_SHIFT 4
1029#define IOSF_BAR_SHIFT 1
5ee8ee86 1030#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
1031#define IOSF_PORT_BUNIT 0x03
1032#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1033#define IOSF_PORT_NC 0x11
1034#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1035#define IOSF_PORT_GPIO_NC 0x13
1036#define IOSF_PORT_CCK 0x14
4688d45f
JN
1037#define IOSF_PORT_DPIO_2 0x1a
1038#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1039#define IOSF_PORT_GPIO_SC 0x48
1040#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1041#define IOSF_PORT_CCU 0xa9
7071af97
JN
1042#define CHV_IOSF_PORT_GPIO_N 0x13
1043#define CHV_IOSF_PORT_GPIO_SE 0x48
1044#define CHV_IOSF_PORT_GPIO_E 0xa8
1045#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1046#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1047#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1048
f38861b8 1049/* DPIO registers */
5a09ae9f 1050#define DPIO_DEVFN 0
5a09ae9f 1051
f0f59a00 1052#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
1053#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1054#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1055#define DPIO_SFR_BYPASS (1 << 1)
1056#define DPIO_CMNRST (1 << 0)
57f350b6 1057
e4607fcf 1058#define DPIO_PHY(pipe) ((pipe) >> 1)
e4607fcf 1059
598fac6b
DV
1060/*
1061 * Per pipe/PLL DPIO regs
1062 */
ab3c759a 1063#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1064#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1065#define DPIO_POST_DIV_DAC 0
1066#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1067#define DPIO_POST_DIV_LVDS1 2
1068#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1069#define DPIO_K_SHIFT (24) /* 4 bits */
1070#define DPIO_P1_SHIFT (21) /* 3 bits */
1071#define DPIO_P2_SHIFT (16) /* 5 bits */
1072#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 1073#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
1074#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1075#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1076#define _VLV_PLL_DW3_CH1 0x802c
1077#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1078
ab3c759a 1079#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1080#define DPIO_REFSEL_OVERRIDE 27
1081#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1082#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1083#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1084#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1085#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1086#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1087#define _VLV_PLL_DW5_CH1 0x8034
1088#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1089
ab3c759a
CML
1090#define _VLV_PLL_DW7_CH0 0x801c
1091#define _VLV_PLL_DW7_CH1 0x803c
1092#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1093
ab3c759a
CML
1094#define _VLV_PLL_DW8_CH0 0x8040
1095#define _VLV_PLL_DW8_CH1 0x8060
1096#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1097
ab3c759a
CML
1098#define VLV_PLL_DW9_BCAST 0xc044
1099#define _VLV_PLL_DW9_CH0 0x8044
1100#define _VLV_PLL_DW9_CH1 0x8064
1101#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1102
ab3c759a
CML
1103#define _VLV_PLL_DW10_CH0 0x8048
1104#define _VLV_PLL_DW10_CH1 0x8068
1105#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1106
ab3c759a
CML
1107#define _VLV_PLL_DW11_CH0 0x804c
1108#define _VLV_PLL_DW11_CH1 0x806c
1109#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1110
ab3c759a
CML
1111/* Spec for ref block start counts at DW10 */
1112#define VLV_REF_DW13 0x80ac
598fac6b 1113
ab3c759a 1114#define VLV_CMN_DW0 0x8100
dc96e9b8 1115
598fac6b
DV
1116/*
1117 * Per DDI channel DPIO regs
1118 */
1119
ab3c759a
CML
1120#define _VLV_PCS_DW0_CH0 0x8200
1121#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
1122#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1123#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1124#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1125#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 1126#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1127
97fd4d5c
VS
1128#define _VLV_PCS01_DW0_CH0 0x200
1129#define _VLV_PCS23_DW0_CH0 0x400
1130#define _VLV_PCS01_DW0_CH1 0x2600
1131#define _VLV_PCS23_DW0_CH1 0x2800
1132#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1133#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1134
ab3c759a
CML
1135#define _VLV_PCS_DW1_CH0 0x8204
1136#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
1137#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1138#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1139#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 1140#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 1141#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
1142#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1143
97fd4d5c
VS
1144#define _VLV_PCS01_DW1_CH0 0x204
1145#define _VLV_PCS23_DW1_CH0 0x404
1146#define _VLV_PCS01_DW1_CH1 0x2604
1147#define _VLV_PCS23_DW1_CH1 0x2804
1148#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1149#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1150
ab3c759a
CML
1151#define _VLV_PCS_DW8_CH0 0x8220
1152#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1153#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1154#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1155#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1156
1157#define _VLV_PCS01_DW8_CH0 0x0220
1158#define _VLV_PCS23_DW8_CH0 0x0420
1159#define _VLV_PCS01_DW8_CH1 0x2620
1160#define _VLV_PCS23_DW8_CH1 0x2820
1161#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1162#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1163
1164#define _VLV_PCS_DW9_CH0 0x8224
1165#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
1166#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1167#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1168#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1169#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1170#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1171#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
1172#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1173
a02ef3c7
VS
1174#define _VLV_PCS01_DW9_CH0 0x224
1175#define _VLV_PCS23_DW9_CH0 0x424
1176#define _VLV_PCS01_DW9_CH1 0x2624
1177#define _VLV_PCS23_DW9_CH1 0x2824
1178#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1179#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1180
9d556c99
CML
1181#define _CHV_PCS_DW10_CH0 0x8228
1182#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
1183#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1184#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1185#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1186#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1187#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1188#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1189#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1190#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
1191#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1192
1966e59e
VS
1193#define _VLV_PCS01_DW10_CH0 0x0228
1194#define _VLV_PCS23_DW10_CH0 0x0428
1195#define _VLV_PCS01_DW10_CH1 0x2628
1196#define _VLV_PCS23_DW10_CH1 0x2828
1197#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1198#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1199
ab3c759a
CML
1200#define _VLV_PCS_DW11_CH0 0x822c
1201#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
1202#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1203#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1204#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1205#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
1206#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1207
570e2a74
VS
1208#define _VLV_PCS01_DW11_CH0 0x022c
1209#define _VLV_PCS23_DW11_CH0 0x042c
1210#define _VLV_PCS01_DW11_CH1 0x262c
1211#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1212#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1213#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1214
2e523e98
VS
1215#define _VLV_PCS01_DW12_CH0 0x0230
1216#define _VLV_PCS23_DW12_CH0 0x0430
1217#define _VLV_PCS01_DW12_CH1 0x2630
1218#define _VLV_PCS23_DW12_CH1 0x2830
1219#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1220#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1221
ab3c759a
CML
1222#define _VLV_PCS_DW12_CH0 0x8230
1223#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
1224#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1225#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1226#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1227#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1228#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
1229#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1230
1231#define _VLV_PCS_DW14_CH0 0x8238
1232#define _VLV_PCS_DW14_CH1 0x8438
1233#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1234
1235#define _VLV_PCS_DW23_CH0 0x825c
1236#define _VLV_PCS_DW23_CH1 0x845c
1237#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1238
1239#define _VLV_TX_DW2_CH0 0x8288
1240#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1241#define DPIO_SWING_MARGIN000_SHIFT 16
1242#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1243#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1244#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1245
1246#define _VLV_TX_DW3_CH0 0x828c
1247#define _VLV_TX_DW3_CH1 0x848c
9d556c99 1248/* The following bit for CHV phy */
5ee8ee86 1249#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
1250#define DPIO_SWING_MARGIN101_SHIFT 16
1251#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1252#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1253
1254#define _VLV_TX_DW4_CH0 0x8290
1255#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1256#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1257#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1258#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1259#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1260#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1261
1262#define _VLV_TX3_DW4_CH0 0x690
1263#define _VLV_TX3_DW4_CH1 0x2a90
1264#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1265
1266#define _VLV_TX_DW5_CH0 0x8294
1267#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 1268#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
1269#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1270
1271#define _VLV_TX_DW11_CH0 0x82ac
1272#define _VLV_TX_DW11_CH1 0x84ac
1273#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1274
1275#define _VLV_TX_DW14_CH0 0x82b8
1276#define _VLV_TX_DW14_CH1 0x84b8
1277#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1278
9d556c99
CML
1279/* CHV dpPhy registers */
1280#define _CHV_PLL_DW0_CH0 0x8000
1281#define _CHV_PLL_DW0_CH1 0x8180
1282#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1283
1284#define _CHV_PLL_DW1_CH0 0x8004
1285#define _CHV_PLL_DW1_CH1 0x8184
1286#define DPIO_CHV_N_DIV_SHIFT 8
1287#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1288#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1289
1290#define _CHV_PLL_DW2_CH0 0x8008
1291#define _CHV_PLL_DW2_CH1 0x8188
1292#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1293
1294#define _CHV_PLL_DW3_CH0 0x800c
1295#define _CHV_PLL_DW3_CH1 0x818c
1296#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1297#define DPIO_CHV_FIRST_MOD (0 << 8)
1298#define DPIO_CHV_SECOND_MOD (1 << 8)
1299#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1300#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1301#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1302
1303#define _CHV_PLL_DW6_CH0 0x8018
1304#define _CHV_PLL_DW6_CH1 0x8198
1305#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1306#define DPIO_CHV_INT_COEFF_SHIFT 8
1307#define DPIO_CHV_PROP_COEFF_SHIFT 0
1308#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1309
d3eee4ba
VP
1310#define _CHV_PLL_DW8_CH0 0x8020
1311#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1312#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1313#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1314#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1315
1316#define _CHV_PLL_DW9_CH0 0x8024
1317#define _CHV_PLL_DW9_CH1 0x81A4
1318#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1319#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1320#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1321#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1322
6669e39f
VS
1323#define _CHV_CMN_DW0_CH0 0x8100
1324#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1325#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1326#define DPIO_ALLDL_POWERDOWN (1 << 1)
1327#define DPIO_ANYDL_POWERDOWN (1 << 0)
1328
b9e5ac3c
VS
1329#define _CHV_CMN_DW5_CH0 0x8114
1330#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1331#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1332#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1333#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1334#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1335#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1336#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1337#define CHV_BUFLEFTENA1_MASK (3 << 22)
1338
9d556c99
CML
1339#define _CHV_CMN_DW13_CH0 0x8134
1340#define _CHV_CMN_DW0_CH1 0x8080
1341#define DPIO_CHV_S1_DIV_SHIFT 21
1342#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1343#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1344#define DPIO_CHV_K_DIV_SHIFT 4
1345#define DPIO_PLL_FREQLOCK (1 << 1)
1346#define DPIO_PLL_LOCK (1 << 0)
1347#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1348
1349#define _CHV_CMN_DW14_CH0 0x8138
1350#define _CHV_CMN_DW1_CH1 0x8084
1351#define DPIO_AFC_RECAL (1 << 14)
1352#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1353#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1354#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1355#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1356#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1357#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1358#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1359#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1360#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1361#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1362
9197c88b
VS
1363#define _CHV_CMN_DW19_CH0 0x814c
1364#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1365#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1366#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1367#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1368#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1369
9197c88b
VS
1370#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1371
e0fce78f
VS
1372#define CHV_CMN_DW28 0x8170
1373#define DPIO_CL1POWERDOWNEN (1 << 23)
1374#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1375#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1376#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1377#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1378#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1379
9d556c99 1380#define CHV_CMN_DW30 0x8178
3e288786 1381#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1382#define DPIO_LRC_BYPASS (1 << 3)
1383
1384#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1385 (lane) * 0x200 + (offset))
1386
f72df8db
VS
1387#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1388#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1389#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1390#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1391#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1392#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1393#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1394#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1395#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1396#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1397#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1398#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1399#define DPIO_FRC_LATENCY_SHFIT 8
1400#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1401#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1402
1403/* BXT PHY registers */
ed37892e
ACO
1404#define _BXT_PHY0_BASE 0x6C000
1405#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1406#define _BXT_PHY2_BASE 0x163000
1407#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1408 _BXT_PHY1_BASE, \
1409 _BXT_PHY2_BASE)
ed37892e
ACO
1410
1411#define _BXT_PHY(phy, reg) \
1412 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1413
1414#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1415 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1416 (reg_ch1) - _BXT_PHY0_BASE))
1417#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1418 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1419
f0f59a00 1420#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1421#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1422
e93da0a0
ID
1423#define _BXT_PHY_CTL_DDI_A 0x64C00
1424#define _BXT_PHY_CTL_DDI_B 0x64C10
1425#define _BXT_PHY_CTL_DDI_C 0x64C20
1426#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1427#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1428#define BXT_PHY_LANE_ENABLED (1 << 8)
1429#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1430 _BXT_PHY_CTL_DDI_B)
1431
5c6706e5
VK
1432#define _PHY_CTL_FAMILY_EDP 0x64C80
1433#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1434#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1435#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1436#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1437 _PHY_CTL_FAMILY_EDP, \
1438 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1439
dfb82408
S
1440/* BXT PHY PLL registers */
1441#define _PORT_PLL_A 0x46074
1442#define _PORT_PLL_B 0x46078
1443#define _PORT_PLL_C 0x4607c
1444#define PORT_PLL_ENABLE (1 << 31)
1445#define PORT_PLL_LOCK (1 << 30)
1446#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1447#define PORT_PLL_POWER_ENABLE (1 << 26)
1448#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1449#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1450
1451#define _PORT_PLL_EBB_0_A 0x162034
1452#define _PORT_PLL_EBB_0_B 0x6C034
1453#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1454#define PORT_PLL_P1_SHIFT 13
1455#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1456#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1457#define PORT_PLL_P2_SHIFT 8
1458#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1459#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1460#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1461 _PORT_PLL_EBB_0_B, \
1462 _PORT_PLL_EBB_0_C)
dfb82408
S
1463
1464#define _PORT_PLL_EBB_4_A 0x162038
1465#define _PORT_PLL_EBB_4_B 0x6C038
1466#define _PORT_PLL_EBB_4_C 0x6C344
1467#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1468#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1469#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1470 _PORT_PLL_EBB_4_B, \
1471 _PORT_PLL_EBB_4_C)
dfb82408
S
1472
1473#define _PORT_PLL_0_A 0x162100
1474#define _PORT_PLL_0_B 0x6C100
1475#define _PORT_PLL_0_C 0x6C380
1476/* PORT_PLL_0_A */
1477#define PORT_PLL_M2_MASK 0xFF
1478/* PORT_PLL_1_A */
aa610dcb
ID
1479#define PORT_PLL_N_SHIFT 8
1480#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1481#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1482/* PORT_PLL_2_A */
1483#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1484/* PORT_PLL_3_A */
1485#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1486/* PORT_PLL_6_A */
1487#define PORT_PLL_PROP_COEFF_MASK 0xF
1488#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1489#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1490#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1491#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1492/* PORT_PLL_8_A */
1493#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1494/* PORT_PLL_9_A */
05712c15
ID
1495#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1496#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3 1497/* PORT_PLL_10_A */
5ee8ee86 1498#define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
e6292556 1499#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1500#define PORT_PLL_DCO_AMP_MASK 0x3c00
5ee8ee86 1501#define PORT_PLL_DCO_AMP(x) ((x) << 10)
ed37892e
ACO
1502#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1503 _PORT_PLL_0_B, \
1504 _PORT_PLL_0_C)
1505#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1506 (idx) * 4)
dfb82408 1507
5c6706e5
VK
1508/* BXT PHY common lane registers */
1509#define _PORT_CL1CM_DW0_A 0x162000
1510#define _PORT_CL1CM_DW0_BC 0x6C000
1511#define PHY_POWER_GOOD (1 << 16)
b61e7996 1512#define PHY_RESERVED (1 << 7)
ed37892e 1513#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1514
d72e84cc
MK
1515#define _PORT_CL1CM_DW9_A 0x162024
1516#define _PORT_CL1CM_DW9_BC 0x6C024
1517#define IREF0RC_OFFSET_SHIFT 8
1518#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1519#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 1520
d72e84cc
MK
1521#define _PORT_CL1CM_DW10_A 0x162028
1522#define _PORT_CL1CM_DW10_BC 0x6C028
1523#define IREF1RC_OFFSET_SHIFT 8
1524#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1525#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1526
1527#define _PORT_CL1CM_DW28_A 0x162070
1528#define _PORT_CL1CM_DW28_BC 0x6C070
1529#define OCL1_POWER_DOWN_EN (1 << 23)
1530#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1531#define SUS_CLK_CONFIG 0x3
1532#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1533
1534#define _PORT_CL1CM_DW30_A 0x162078
1535#define _PORT_CL1CM_DW30_BC 0x6C078
1536#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1537#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1538
842d4166
ACO
1539/* The spec defines this only for BXT PHY0, but lets assume that this
1540 * would exist for PHY1 too if it had a second channel.
1541 */
1542#define _PORT_CL2CM_DW6_A 0x162358
1543#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1544#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1545#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1546
1547/* BXT PHY Ref registers */
1548#define _PORT_REF_DW3_A 0x16218C
1549#define _PORT_REF_DW3_BC 0x6C18C
1550#define GRC_DONE (1 << 22)
ed37892e 1551#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1552
1553#define _PORT_REF_DW6_A 0x162198
1554#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1555#define GRC_CODE_SHIFT 24
1556#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1557#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1558#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1559#define GRC_CODE_SLOW_SHIFT 8
1560#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1561#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1562#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1563
1564#define _PORT_REF_DW8_A 0x1621A0
1565#define _PORT_REF_DW8_BC 0x6C1A0
1566#define GRC_DIS (1 << 15)
1567#define GRC_RDY_OVRD (1 << 1)
ed37892e 1568#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 1569
dfb82408 1570/* BXT PHY PCS registers */
96fb9f9b
VK
1571#define _PORT_PCS_DW10_LN01_A 0x162428
1572#define _PORT_PCS_DW10_LN01_B 0x6C428
1573#define _PORT_PCS_DW10_LN01_C 0x6C828
1574#define _PORT_PCS_DW10_GRP_A 0x162C28
1575#define _PORT_PCS_DW10_GRP_B 0x6CC28
1576#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
1577#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1578 _PORT_PCS_DW10_LN01_B, \
1579 _PORT_PCS_DW10_LN01_C)
1580#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1581 _PORT_PCS_DW10_GRP_B, \
1582 _PORT_PCS_DW10_GRP_C)
1583
96fb9f9b
VK
1584#define TX2_SWING_CALC_INIT (1 << 31)
1585#define TX1_SWING_CALC_INIT (1 << 30)
1586
dfb82408
S
1587#define _PORT_PCS_DW12_LN01_A 0x162430
1588#define _PORT_PCS_DW12_LN01_B 0x6C430
1589#define _PORT_PCS_DW12_LN01_C 0x6C830
1590#define _PORT_PCS_DW12_LN23_A 0x162630
1591#define _PORT_PCS_DW12_LN23_B 0x6C630
1592#define _PORT_PCS_DW12_LN23_C 0x6CA30
1593#define _PORT_PCS_DW12_GRP_A 0x162c30
1594#define _PORT_PCS_DW12_GRP_B 0x6CC30
1595#define _PORT_PCS_DW12_GRP_C 0x6CE30
1596#define LANESTAGGER_STRAP_OVRD (1 << 6)
1597#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
1598#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1599 _PORT_PCS_DW12_LN01_B, \
1600 _PORT_PCS_DW12_LN01_C)
1601#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1602 _PORT_PCS_DW12_LN23_B, \
1603 _PORT_PCS_DW12_LN23_C)
1604#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1605 _PORT_PCS_DW12_GRP_B, \
1606 _PORT_PCS_DW12_GRP_C)
dfb82408 1607
5c6706e5
VK
1608/* BXT PHY TX registers */
1609#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1610 ((lane) & 1) * 0x80)
1611
96fb9f9b
VK
1612#define _PORT_TX_DW2_LN0_A 0x162508
1613#define _PORT_TX_DW2_LN0_B 0x6C508
1614#define _PORT_TX_DW2_LN0_C 0x6C908
1615#define _PORT_TX_DW2_GRP_A 0x162D08
1616#define _PORT_TX_DW2_GRP_B 0x6CD08
1617#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
1618#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1619 _PORT_TX_DW2_LN0_B, \
1620 _PORT_TX_DW2_LN0_C)
1621#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1622 _PORT_TX_DW2_GRP_B, \
1623 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
1624#define MARGIN_000_SHIFT 16
1625#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1626#define UNIQ_TRANS_SCALE_SHIFT 8
1627#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1628
1629#define _PORT_TX_DW3_LN0_A 0x16250C
1630#define _PORT_TX_DW3_LN0_B 0x6C50C
1631#define _PORT_TX_DW3_LN0_C 0x6C90C
1632#define _PORT_TX_DW3_GRP_A 0x162D0C
1633#define _PORT_TX_DW3_GRP_B 0x6CD0C
1634#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
1635#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1636 _PORT_TX_DW3_LN0_B, \
1637 _PORT_TX_DW3_LN0_C)
1638#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1639 _PORT_TX_DW3_GRP_B, \
1640 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
1641#define SCALE_DCOMP_METHOD (1 << 26)
1642#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1643
1644#define _PORT_TX_DW4_LN0_A 0x162510
1645#define _PORT_TX_DW4_LN0_B 0x6C510
1646#define _PORT_TX_DW4_LN0_C 0x6C910
1647#define _PORT_TX_DW4_GRP_A 0x162D10
1648#define _PORT_TX_DW4_GRP_B 0x6CD10
1649#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
1650#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1651 _PORT_TX_DW4_LN0_B, \
1652 _PORT_TX_DW4_LN0_C)
1653#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1654 _PORT_TX_DW4_GRP_B, \
1655 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
1656#define DEEMPH_SHIFT 24
1657#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1658
51b3ee35
ACO
1659#define _PORT_TX_DW5_LN0_A 0x162514
1660#define _PORT_TX_DW5_LN0_B 0x6C514
1661#define _PORT_TX_DW5_LN0_C 0x6C914
1662#define _PORT_TX_DW5_GRP_A 0x162D14
1663#define _PORT_TX_DW5_GRP_B 0x6CD14
1664#define _PORT_TX_DW5_GRP_C 0x6CF14
1665#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1666 _PORT_TX_DW5_LN0_B, \
1667 _PORT_TX_DW5_LN0_C)
1668#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1669 _PORT_TX_DW5_GRP_B, \
1670 _PORT_TX_DW5_GRP_C)
1671#define DCC_DELAY_RANGE_1 (1 << 9)
1672#define DCC_DELAY_RANGE_2 (1 << 8)
1673
5c6706e5
VK
1674#define _PORT_TX_DW14_LN0_A 0x162538
1675#define _PORT_TX_DW14_LN0_B 0x6C538
1676#define _PORT_TX_DW14_LN0_C 0x6C938
1677#define LATENCY_OPTIM_SHIFT 30
1678#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
1679#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1680 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1681 _PORT_TX_DW14_LN0_C) + \
1682 _BXT_LANE_OFFSET(lane))
5c6706e5 1683
f8896f5d 1684/* UAIMI scratch pad register 1 */
f0f59a00 1685#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1686/* SKL VccIO mask */
1687#define SKL_VCCIO_MASK 0x1
1688/* SKL balance leg register */
f0f59a00 1689#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 1690/* I_boost values */
5ee8ee86
PZ
1691#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
1692#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
1693/* Balance leg disable bits */
1694#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 1695#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 1696
585fb111 1697/*
de151cf6 1698 * Fence registers
eecf613a
VS
1699 * [0-7] @ 0x2000 gen2,gen3
1700 * [8-15] @ 0x3000 945,g33,pnv
1701 *
1702 * [0-15] @ 0x3000 gen4,gen5
1703 *
1704 * [0-15] @ 0x100000 gen6,vlv,chv
1705 * [0-31] @ 0x100000 gen7+
585fb111 1706 */
f0f59a00 1707#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1708#define I830_FENCE_START_MASK 0x07f80000
1709#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1710#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 1711#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 1712#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 1713#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1714#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 1715#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
1716
1717#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1718#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1719
f0f59a00
VS
1720#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1721#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
1722#define I965_FENCE_PITCH_SHIFT 2
1723#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 1724#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 1725#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1726
f0f59a00
VS
1727#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1728#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 1729#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1730#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1731
2b6b3a09 1732
f691e2f4 1733/* control register for cpu gtt access */
f0f59a00 1734#define TILECTL _MMIO(0x101000)
f691e2f4 1735#define TILECTL_SWZCTL (1 << 0)
e3a29055 1736#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1737#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1738#define TILECTL_BACKSNOOP_DIS (1 << 3)
1739
de151cf6
JB
1740/*
1741 * Instruction and interrupt control regs
1742 */
f0f59a00 1743#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
1744#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1745#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 1746#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
1747#define PRB0_BASE (0x2030 - 0x30)
1748#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
1749#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
1750#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
1751#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
1752#define SRB2_BASE (0x2120 - 0x30) /* 830 */
1753#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
1754#define RENDER_RING_BASE 0x02000
1755#define BSD_RING_BASE 0x04000
1756#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1757#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
1758#define GEN11_BSD_RING_BASE 0x1c0000
1759#define GEN11_BSD2_RING_BASE 0x1c4000
1760#define GEN11_BSD3_RING_BASE 0x1d0000
1761#define GEN11_BSD4_RING_BASE 0x1d4000
938c778f
JH
1762#define XEHP_BSD5_RING_BASE 0x1e0000
1763#define XEHP_BSD6_RING_BASE 0x1e4000
1764#define XEHP_BSD7_RING_BASE 0x1f0000
1765#define XEHP_BSD8_RING_BASE 0x1f4000
1950de14 1766#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
1767#define GEN11_VEBOX_RING_BASE 0x1c8000
1768#define GEN11_VEBOX2_RING_BASE 0x1d8000
938c778f
JH
1769#define XEHP_VEBOX3_RING_BASE 0x1e8000
1770#define XEHP_VEBOX4_RING_BASE 0x1f8000
549f7365 1771#define BLT_RING_BASE 0x22000
202b1f4c
MR
1772
1773
9e72b46c 1774
f0f59a00 1775#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 1776#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
1777#define GEN7_WR_WATERMARK _MMIO(0x4028)
1778#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1779#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
1780#define ARB_MODE_SWIZZLE_SNB (1 << 4)
1781#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
1782#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1783#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 1784/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 1785#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 1786#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
1787#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1788#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 1789
f0f59a00 1790#define GAMTARBMODE _MMIO(0x04a08)
5ee8ee86
PZ
1791#define ARB_MODE_BWGTLB_DISABLE (1 << 9)
1792#define ARB_MODE_SWIZZLE_BDW (1 << 1)
f0f59a00 1793#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
816753c0
LDM
1794
1795#define _RING_FAULT_REG_RCS 0x4094
1796#define _RING_FAULT_REG_VCS 0x4194
1797#define _RING_FAULT_REG_BCS 0x4294
1798#define _RING_FAULT_REG_VECS 0x4394
1799#define RING_FAULT_REG(engine) _MMIO(_PICK((engine)->class, \
1800 _RING_FAULT_REG_RCS, \
1801 _RING_FAULT_REG_VCS, \
1802 _RING_FAULT_REG_VECS, \
1803 _RING_FAULT_REG_BCS))
b03ec3d6 1804#define GEN8_RING_FAULT_REG _MMIO(0x4094)
91b59cd9 1805#define GEN12_RING_FAULT_REG _MMIO(0xcec4)
b03ec3d6 1806#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
5ee8ee86 1807#define RING_FAULT_GTTSEL_MASK (1 << 11)
68d97538
VS
1808#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1809#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
5ee8ee86 1810#define RING_FAULT_VALID (1 << 0)
f0f59a00 1811#define DONE_REG _MMIO(0x40b0)
811bb3db 1812#define GEN12_GAM_DONE _MMIO(0xcf68)
f0f59a00
VS
1813#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1814#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
5ee8ee86 1815#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
b41e63d8 1816#define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
f0f59a00 1817#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
d248b371 1818#define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208)
972282c4
MK
1819#define GEN12_VD0_AUX_NV _MMIO(0x4218)
1820#define GEN12_VD1_AUX_NV _MMIO(0x4228)
1821#define GEN12_VD2_AUX_NV _MMIO(0x4298)
1822#define GEN12_VD3_AUX_NV _MMIO(0x42A8)
1823#define GEN12_VE0_AUX_NV _MMIO(0x4238)
1824#define GEN12_VE1_AUX_NV _MMIO(0x42B8)
d248b371 1825#define AUX_INV REG_BIT(0)
f0f59a00
VS
1826#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1827#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
33136b06 1828
f0f59a00 1829#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 1830
4ba9c1f7 1831#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
5ee8ee86 1832#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
4ba9c1f7 1833
9a6330cf
MA
1834#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
1835#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
85f04aa5 1836#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
9a6330cf 1837
c0b730d5 1838#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
4ece66b1
OM
1839#define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
1840#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
1841#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
c0b730d5 1842
8168bd48 1843#if 0
f0f59a00
VS
1844#define PRB0_TAIL _MMIO(0x2030)
1845#define PRB0_HEAD _MMIO(0x2034)
1846#define PRB0_START _MMIO(0x2038)
1847#define PRB0_CTL _MMIO(0x203c)
1848#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1849#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1850#define PRB1_START _MMIO(0x2048) /* 915+ only */
1851#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 1852#endif
f0f59a00
VS
1853#define IPEIR_I965 _MMIO(0x2064)
1854#define IPEHR_I965 _MMIO(0x2068)
1855#define GEN7_SC_INSTDONE _MMIO(0x7100)
f7043102
LL
1856#define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104)
1857#define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108)
f0f59a00
VS
1858#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1859#define GEN7_ROW_INSTDONE _MMIO(0xe164)
89f2e7ab 1860#define XEHPG_INSTDONE_GEOM_SVG _MMIO(0x666c)
927dfdd0
MR
1861#define MCFG_MCR_SELECTOR _MMIO(0xfd0)
1862#define SF_MCR_SELECTOR _MMIO(0xfd8)
f9e61372
BW
1863#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1864#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1865#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1866#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
1867#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
1868#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
1869#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
1870#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
1871#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
f1d54348
ID
1872/*
1873 * On GEN4, only the render ring INSTDONE exists and has a different
1874 * layout than the GEN7+ version.
bd93a50e 1875 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1876 */
f0f59a00
VS
1877#define INSTPS _MMIO(0x2070) /* 965+ only */
1878#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1879#define ACTHD_I965 _MMIO(0x2074)
1880#define HWS_PGA _MMIO(0x2080)
585fb111
JB
1881#define HWS_ADDRESS_MASK 0xfffff000
1882#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 1883#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
5ee8ee86 1884#define PWRCTX_EN (1 << 0)
f0f59a00
VS
1885#define GEN2_INSTDONE _MMIO(0x2090)
1886#define NOPID _MMIO(0x2094)
1887#define HWSTAM _MMIO(0x2098)
cade4696 1888
f0f59a00
VS
1889#define ERROR_GEN6 _MMIO(0x40a0)
1890#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
1891#define ERR_INT_POISON (1 << 31)
1892#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
1893#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
1894#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
1895#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
1896#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
1897#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
1898#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
1899#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
1900#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 1901
f0f59a00
VS
1902#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1903#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
91b59cd9
LDM
1904#define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
1905#define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
5a3f58df
OM
1906#define FAULT_VA_HIGH_BITS (0xf << 0)
1907#define FAULT_GTT_SEL (1 << 4)
6c826f34 1908
ba1d18e3
LL
1909#define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
1910
f0f59a00 1911#define FPGA_DBG _MMIO(0x42300)
6bb0a0e0 1912#define FPGA_DBG_RM_NOCLAIM REG_BIT(31)
3f1e109a 1913
8ac3e1bb 1914#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
6bb0a0e0
VS
1915#define CLAIM_ER_CLR REG_BIT(31)
1916#define CLAIM_ER_OVERFLOW REG_BIT(16)
1917#define CLAIM_ER_CTR_MASK REG_GENMASK(15, 0)
8ac3e1bb 1918
f0f59a00 1919#define DERRMR _MMIO(0x44050)
4e0bbc31 1920/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
1921#define DERRMR_PIPEA_SCANLINE (1 << 0)
1922#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
1923#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
1924#define DERRMR_PIPEA_VBLANK (1 << 3)
1925#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 1926#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
1927#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
1928#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
1929#define DERRMR_PIPEB_VBLANK (1 << 11)
1930#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 1931/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
1932#define DERRMR_PIPEC_SCANLINE (1 << 14)
1933#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
1934#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
1935#define DERRMR_PIPEC_VBLANK (1 << 21)
1936#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 1937
0f3b6849 1938
de6e2eaf
EA
1939/* GM45+ chicken bits -- debug workaround bits that may be required
1940 * for various sorts of correct behavior. The top 16 bits of each are
1941 * the enables for writing to the corresponding low bit.
1942 */
f0f59a00 1943#define _3D_CHICKEN _MMIO(0x2084)
4283908e 1944#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 1945#define _3D_CHICKEN2 _MMIO(0x208c)
b77422f8
KG
1946
1947#define FF_SLICE_CHICKEN _MMIO(0x2088)
1948#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
1949
de6e2eaf
EA
1950/* Disables pipelining of read flushes past the SF-WIZ interface.
1951 * Required on all Ironlake steppings according to the B-Spec, but the
1952 * particular danger of not doing so is not specified.
1953 */
1954# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 1955#define _3D_CHICKEN3 _MMIO(0x2090)
b77422f8 1956#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
87f8020e 1957#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 1958#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 1959#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
5ee8ee86 1960#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
e927ecde 1961#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1962
f0f59a00 1963#define MI_MODE _MMIO(0x209c)
71cf39b1 1964# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1965# define MI_FLUSH_ENABLE (1 << 12)
9e9dfd08 1966# define TGL_NESTED_BB_EN (1 << 12)
1c8c38c5 1967# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1968# define MODE_IDLE (1 << 9)
9991ae78 1969# define STOP_RING (1 << 8)
71cf39b1 1970
f0f59a00
VS
1971#define GEN6_GT_MODE _MMIO(0x20d0)
1972#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
1973#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1974#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1975#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1976#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1977#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1978#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
1979#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1980#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 1981
a8ab5ed5
TG
1982/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
1983#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
1984#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
622b3f68 1985#define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
a8ab5ed5 1986
b1e429fe
TG
1987/* WaClearTdlStateAckDirtyBits */
1988#define GEN8_STATE_ACK _MMIO(0x20F0)
1989#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1990#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1991#define GEN9_STATE_ACK_TDL0 (1 << 12)
1992#define GEN9_STATE_ACK_TDL1 (1 << 13)
1993#define GEN9_STATE_ACK_TDL2 (1 << 14)
1994#define GEN9_STATE_ACK_TDL3 (1 << 15)
1995#define GEN9_SUBSLICE_TDL_ACK_BITS \
1996 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1997 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1998
f0f59a00 1999#define GFX_MODE _MMIO(0x2520)
225701fc 2000
f0f59a00
VS
2001#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2002#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2003#define SCPD0 _MMIO(0x209c) /* 915+ only */
5cecf507 2004#define SCPD_FBC_IGNORE_3D (1 << 6)
7d423af9 2005#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
9d9523d8
PZ
2006#define GEN2_IER _MMIO(0x20a0)
2007#define GEN2_IIR _MMIO(0x20a4)
2008#define GEN2_IMR _MMIO(0x20a8)
2009#define GEN2_ISR _MMIO(0x20ac)
f0f59a00 2010#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
2011#define GINT_DIS (1 << 22)
2012#define GCFG_DIS (1 << 8)
f0f59a00
VS
2013#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2014#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2015#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2016#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2017#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2018#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2019#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2020#define VLV_PCBR_ADDR_SHIFT 12
2021
5ee8ee86 2022#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
2023#define EIR _MMIO(0x20b0)
2024#define EMR _MMIO(0x20b4)
2025#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
2026#define GM45_ERROR_PAGE_TABLE (1 << 5)
2027#define GM45_ERROR_MEM_PRIV (1 << 4)
2028#define I915_ERROR_PAGE_TABLE (1 << 4)
2029#define GM45_ERROR_CP_PRIV (1 << 3)
2030#define I915_ERROR_MEMORY_REFRESH (1 << 1)
2031#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 2032#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
2033#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2034#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2035 will not assert AGPBUSY# and will only
2036 be delivered when out of C3. */
5ee8ee86
PZ
2037#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2038#define INSTPM_TLB_INVALIDATE (1 << 9)
2039#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00 2040#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
2041#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2042#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2043#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
2044#define FW_BLC _MMIO(0x20d8)
2045#define FW_BLC2 _MMIO(0x20dc)
2046#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
2047#define FW_BLC_SELF_EN_MASK (1 << 31)
2048#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2049#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
2050#define MM_BURST_LENGTH 0x00700000
2051#define MM_FIFO_WATERMARK 0x0001F000
2052#define LM_BURST_LENGTH 0x00000700
2053#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2054#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2055
62afef28
MR
2056#define _MBUS_ABOX0_CTL 0x45038
2057#define _MBUS_ABOX1_CTL 0x45048
2058#define _MBUS_ABOX2_CTL 0x4504C
2059#define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
2060 _MBUS_ABOX1_CTL, \
2061 _MBUS_ABOX2_CTL))
78005497
MK
2062#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2063#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2064#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2065#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2066#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2067#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2068#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2069#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2070
2071#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2072#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2073#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2074 _PIPEB_MBUS_DBOX_CTL)
2075#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2076#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2077#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2078#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2079#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2080#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2081
2082#define MBUS_UBOX_CTL _MMIO(0x4503C)
2083#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2084#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2085
f4dc0086
VK
2086#define MBUS_CTL _MMIO(0x4438C)
2087#define MBUS_JOIN REG_BIT(31)
2088#define MBUS_HASHING_MODE_MASK REG_BIT(30)
2089#define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
2090#define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
2091#define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
2092#define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
2093#define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
2094
ddff9a60 2095#define HDPORT_STATE _MMIO(0x45050)
80d0f765 2096#define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
ff7fb44d 2097#define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
ddff9a60
MR
2098#define HDPORT_ENABLED REG_BIT(0)
2099
45503ded
KP
2100/* Make render/texture TLB fetches lower priorty than associated data
2101 * fetches. This is not turned on by default
2102 */
2103#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2104
2105/* Isoch request wait on GTT enable (Display A/B/C streams).
2106 * Make isoch requests stall on the TLB update. May cause
2107 * display underruns (test mode only)
2108 */
2109#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2110
2111/* Block grant count for isoch requests when block count is
2112 * set to a finite value.
2113 */
2114#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2115#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2116#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2117#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2118#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2119
2120/* Enable render writes to complete in C2/C3/C4 power states.
2121 * If this isn't enabled, render writes are prevented in low
2122 * power states. That seems bad to me.
2123 */
2124#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2125
2126/* This acknowledges an async flip immediately instead
2127 * of waiting for 2TLB fetches.
2128 */
2129#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2130
2131/* Enables non-sequential data reads through arbiter
2132 */
0206e353 2133#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2134
2135/* Disable FSB snooping of cacheable write cycles from binner/render
2136 * command stream
2137 */
2138#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2139
2140/* Arbiter time slice for non-isoch streams */
2141#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2142#define MI_ARB_TIME_SLICE_1 (0 << 5)
2143#define MI_ARB_TIME_SLICE_2 (1 << 5)
2144#define MI_ARB_TIME_SLICE_4 (2 << 5)
2145#define MI_ARB_TIME_SLICE_6 (3 << 5)
2146#define MI_ARB_TIME_SLICE_8 (4 << 5)
2147#define MI_ARB_TIME_SLICE_10 (5 << 5)
2148#define MI_ARB_TIME_SLICE_14 (6 << 5)
2149#define MI_ARB_TIME_SLICE_16 (7 << 5)
2150
2151/* Low priority grace period page size */
2152#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2153#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2154
2155/* Disable display A/B trickle feed */
2156#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2157
2158/* Set display plane priority */
2159#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2160#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2161
f0f59a00 2162#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2163#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2164#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2165
f0f59a00 2166#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
5ee8ee86
PZ
2167#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
2168#define CM0_IZ_OPT_DISABLE (1 << 6)
2169#define CM0_ZR_OPT_DISABLE (1 << 5)
2170#define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
2171#define CM0_DEPTH_EVICT_DISABLE (1 << 4)
2172#define CM0_COLOR_EVICT_DISABLE (1 << 3)
2173#define CM0_DEPTH_WRITE_DISABLE (1 << 1)
2174#define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
f0f59a00
VS
2175#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2176#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
5ee8ee86 2177#define GFX_FLSH_CNTL_EN (1 << 0)
585fb111 2178
f0f59a00 2179#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
5ee8ee86
PZ
2180#define RC_OP_FLUSH_ENABLE (1 << 0)
2181#define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
f0f59a00 2182#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5ee8ee86
PZ
2183#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
2184#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
2185#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
fb046853 2186
19f81df2
RB
2187#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2188#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2189
0b904c89
TN
2190#define GEN10_CACHE_MODE_SS _MMIO(0xe420)
2191#define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
2192
693d11c3 2193/* Fuse readout registers for GT */
b8ec759e 2194#define HSW_PAVP_FUSE1 _MMIO(0x911C)
ff04f8be
MR
2195#define XEHP_SFC_ENABLE_MASK REG_GENMASK(27, 24)
2196#define HSW_F1_EU_DIS_MASK REG_GENMASK(17, 16)
b8ec759e
LL
2197#define HSW_F1_EU_DIS_10EUS 0
2198#define HSW_F1_EU_DIS_8EUS 1
2199#define HSW_F1_EU_DIS_6EUS 2
2200
f0f59a00 2201#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2202#define CHV_FGT_DISABLE_SS0 (1 << 10)
2203#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2204#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2205#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2206#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2207#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2208#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2209#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2210#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2211#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2212
f0f59a00 2213#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2214#define GEN8_F2_SS_DIS_SHIFT 21
2215#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2216#define GEN8_F2_S_ENA_SHIFT 25
2217#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2218
2219#define GEN9_F2_SS_DIS_SHIFT 20
2220#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2221
4e9767bc
BW
2222#define GEN10_F2_S_ENA_SHIFT 22
2223#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2224#define GEN10_F2_SS_DIS_SHIFT 18
2225#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2226
fe864b76
YZ
2227#define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
2228#define GEN10_L3BANK_PAIR_COUNT 4
2229#define GEN10_L3BANK_MASK 0x0F
3ffe82d7
DCS
2230/* on Xe_HP the same fuses indicates mslices instead of L3 banks */
2231#define GEN12_MAX_MSLICES 4
2232#define GEN12_MEML3_EN_MASK 0x0F
fe864b76 2233
f0f59a00 2234#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2235#define GEN8_EU_DIS0_S0_MASK 0xffffff
2236#define GEN8_EU_DIS0_S1_SHIFT 24
2237#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2238
f0f59a00 2239#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2240#define GEN8_EU_DIS1_S1_MASK 0xffff
2241#define GEN8_EU_DIS1_S2_SHIFT 16
2242#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2243
f0f59a00 2244#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2245#define GEN8_EU_DIS2_S2_MASK 0xff
2246
5ee8ee86 2247#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3873218f 2248
4e9767bc
BW
2249#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2250#define GEN10_EU_DIS_SS_MASK 0xff
2251
26376a7e
OM
2252#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2253#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2254#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
547fcf9b 2255#define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
26376a7e 2256
8b5eb5e2
KG
2257#define GEN11_EU_DISABLE _MMIO(0x9134)
2258#define GEN11_EU_DIS_MASK 0xFF
2259
2260#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2261#define GEN11_GT_S_ENA_MASK 0xFF
2262
2263#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2264
d16de9a2
SS
2265#define GEN12_GT_GEOMETRY_DSS_ENABLE _MMIO(0x913C)
2266#define GEN12_GT_COMPUTE_DSS_ENABLE _MMIO(0x9144)
601734f7 2267
05b78d29
MA
2268#define XEHP_EU_ENABLE _MMIO(0x9134)
2269#define XEHP_EU_ENA_MASK 0xFF
2270
cc609d5d
BW
2271/* On modern GEN architectures interrupt control consists of two sets
2272 * of registers. The first set pertains to the ring generating the
2273 * interrupt. The second control is for the functional block generating the
2274 * interrupt. These are PM, GT, DE, etc.
2275 *
2276 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2277 * GT interrupt bits, so we don't need to duplicate the defines.
2278 *
2279 * These defines should cover us well from SNB->HSW with minor exceptions
2280 * it can also work on ILK.
2281 */
2282#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2283#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2284#define GT_BLT_USER_INTERRUPT (1 << 22)
2285#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2286#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2287#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
c4e8ba73 2288#define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
73d477f6 2289#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2290#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2291#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
70a76a9b 2292#define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
cc609d5d
BW
2293#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2294#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2295#define GT_RENDER_USER_INTERRUPT (1 << 0)
2296
12638c57
BW
2297#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2298#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2299
772c2a51 2300#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2301 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2302 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2303
cc609d5d 2304/* These are all the "old" interrupts */
5ee8ee86
PZ
2305#define ILK_BSD_USER_INTERRUPT (1 << 5)
2306
2307#define I915_PM_INTERRUPT (1 << 31)
2308#define I915_ISP_INTERRUPT (1 << 22)
2309#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
2310#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
2311#define I915_MIPIC_INTERRUPT (1 << 19)
2312#define I915_MIPIA_INTERRUPT (1 << 18)
2313#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
2314#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
2315#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
2316#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
2317#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
2318#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
2319#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
2320#define I915_HWB_OOM_INTERRUPT (1 << 13)
2321#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
2322#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
2323#define I915_MISC_INTERRUPT (1 << 11)
2324#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
2325#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
2326#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
2327#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
2328#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
2329#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
2330#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
2331#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
2332#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
2333#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
2334#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
2335#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
2336#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
2337#define I915_DEBUG_INTERRUPT (1 << 2)
2338#define I915_WINVALID_INTERRUPT (1 << 1)
2339#define I915_USER_INTERRUPT (1 << 1)
2340#define I915_ASLE_INTERRUPT (1 << 0)
2341#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 2342
eef57324
JA
2343#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2344#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2345
d5d8c3a1 2346/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2347#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2348#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2349
d5d8c3a1
PLB
2350#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2351#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2352#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2353#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2354 _VLV_AUD_PORT_EN_B_DBG, \
2355 _VLV_AUD_PORT_EN_C_DBG, \
2356 _VLV_AUD_PORT_EN_D_DBG)
2357#define VLV_AMP_MUTE (1 << 1)
2358
f0f59a00 2359#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2360
f0f59a00 2361#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2362#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2363#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
561db829 2364#define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
5ee8ee86
PZ
2365#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
2366#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
2367#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
2368#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 2369#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
2370#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
2371#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
2372#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
2373#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
2374#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
2375#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
2376#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
2377#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 2378
585fb111
JB
2379/*
2380 * Framebuffer compression (915+ only)
2381 */
2382
f0f59a00
VS
2383#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2384#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2385#define FBC_CONTROL _MMIO(0x3208)
a4b17f75
VS
2386#define FBC_CTL_EN REG_BIT(31)
2387#define FBC_CTL_PERIODIC REG_BIT(30)
2388#define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
2389#define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
2390#define FBC_CTL_STOP_ON_MOD REG_BIT(15)
2391#define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
2392#define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm only */
2393#define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
2394#define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
2395#define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
2396#define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
f0f59a00 2397#define FBC_COMMAND _MMIO(0x320c)
a4b17f75 2398#define FBC_CMD_COMPRESS REG_BIT(0)
f0f59a00 2399#define FBC_STATUS _MMIO(0x3210)
a4b17f75
VS
2400#define FBC_STAT_COMPRESSING REG_BIT(31)
2401#define FBC_STAT_COMPRESSED REG_BIT(30)
2402#define FBC_STAT_MODIFIED REG_BIT(29)
2403#define FBC_STAT_CURRENT_LINE_MASK REG_GENMASK(10, 0)
2404#define FBC_CONTROL2 _MMIO(0x3214) /* i965gm only */
2405#define FBC_CTL_FENCE_DBL REG_BIT(4)
2406#define FBC_CTL_IDLE_MASK REG_GENMASK(3, 2)
2407#define FBC_CTL_IDLE_IMM REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 0)
2408#define FBC_CTL_IDLE_FULL REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 1)
2409#define FBC_CTL_IDLE_LINE REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 2)
2410#define FBC_CTL_IDLE_DEBUG REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 3)
2411#define FBC_CTL_CPU_FENCE_EN REG_BIT(1)
2412#define FBC_CTL_PLANE_MASK REG_GENMASK(1, 0)
2413#define FBC_CTL_PLANE(i9xx_plane) REG_FIELD_PREP(FBC_CTL_PLANE_MASK, (i9xx_plane))
2414#define FBC_FENCE_OFF _MMIO(0x3218) /* i965gm only, BSpec typo has 321Bh */
2415#define FBC_MOD_NUM _MMIO(0x3220) /* i965gm only */
2416#define FBC_MOD_NUM_MASK REG_GENMASK(31, 1)
2417#define FBC_MOD_NUM_VALID REG_BIT(0)
2418#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) /* 49 reisters */
2419#define FBC_TAG_MASK REG_GENMASK(1, 0) /* 16 tags per register */
2420#define FBC_TAG_MODIFIED REG_FIELD_PREP(FBC_TAG_MASK, 0)
2421#define FBC_TAG_UNCOMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 1)
2422#define FBC_TAG_UNCOMPRESSIBLE REG_FIELD_PREP(FBC_TAG_MASK, 2)
2423#define FBC_TAG_COMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 3)
585fb111
JB
2424
2425#define FBC_LL_SIZE (1536)
2426
74dff282 2427/* Framebuffer compression for GM45+ */
ae361eb0
VS
2428#define DPFC_CB_BASE _MMIO(0x3200)
2429#define ILK_DPFC_CB_BASE(fbc_id) _MMIO_PIPE((fbc_id), 0x43200, 0x43240)
2430#define DPFC_CONTROL _MMIO(0x3208)
2431#define ILK_DPFC_CONTROL(fbc_id) _MMIO_PIPE((fbc_id), 0x43208, 0x43248)
73ab6ec9
VS
2432#define DPFC_CTL_EN REG_BIT(31)
2433#define DPFC_CTL_PLANE_MASK_G4X REG_BIT(30) /* g4x-snb */
2434#define DPFC_CTL_PLANE_G4X(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_G4X, (i9xx_plane))
2435#define DPFC_CTL_FENCE_EN_G4X REG_BIT(29) /* g4x-snb */
2436#define DPFC_CTL_PLANE_MASK_IVB REG_GENMASK(30, 29) /* ivb only */
2437#define DPFC_CTL_PLANE_IVB(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_IVB, (i9xx_plane))
2438#define DPFC_CTL_FENCE_EN_IVB REG_BIT(28) /* ivb+ */
2439#define DPFC_CTL_PERSISTENT_MODE REG_BIT(25) /* g4x-snb */
2440#define DPFC_CTL_FALSE_COLOR REG_BIT(10) /* ivb+ */
2441#define DPFC_CTL_SR_EN REG_BIT(10) /* g4x only */
2442#define DPFC_CTL_SR_EXIT_DIS REG_BIT(9) /* g4x only */
2443#define DPFC_CTL_LIMIT_MASK REG_GENMASK(7, 6)
2444#define DPFC_CTL_LIMIT_1X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 0)
2445#define DPFC_CTL_LIMIT_2X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 1)
2446#define DPFC_CTL_LIMIT_4X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 2)
2447#define DPFC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
2448#define DPFC_CTL_FENCENO(fence) REG_FIELD_PREP(DPFC_CTL_FENCENO_MASK, (fence))
ae361eb0
VS
2449#define DPFC_RECOMP_CTL _MMIO(0x320c)
2450#define ILK_DPFC_RECOMP_CTL(fbc_id) _MMIO_PIPE((fbc_id), 0x4320c, 0x4324c)
73ab6ec9
VS
2451#define DPFC_RECOMP_STALL_EN REG_BIT(27)
2452#define DPFC_RECOMP_STALL_WM_MASK REG_GENMASK(26, 16)
2453#define DPFC_RECOMP_TIMER_COUNT_MASK REG_GENMASK(5, 0)
ae361eb0
VS
2454#define DPFC_STATUS _MMIO(0x3210)
2455#define ILK_DPFC_STATUS(fbc_id) _MMIO_PIPE((fbc_id), 0x43210, 0x43250)
73ab6ec9
VS
2456#define DPFC_INVAL_SEG_MASK REG_GENMASK(26, 16)
2457#define DPFC_COMP_SEG_MASK REG_GENMASK(10, 0)
ae361eb0
VS
2458#define DPFC_STATUS2 _MMIO(0x3214)
2459#define ILK_DPFC_STATUS2(fbc_id) _MMIO_PIPE((fbc_id), 0x43214, 0x43254)
73ab6ec9 2460#define DPFC_COMP_SEG_MASK_IVB REG_GENMASK(11, 0)
ae361eb0
VS
2461#define DPFC_FENCE_YOFF _MMIO(0x3218)
2462#define ILK_DPFC_FENCE_YOFF(fbc_id) _MMIO_PIPE((fbc_id), 0x43218, 0x43258)
2463#define DPFC_CHICKEN _MMIO(0x3224)
2464#define ILK_DPFC_CHICKEN(fbc_id) _MMIO_PIPE((fbc_id), 0x43224, 0x43264)
73ab6ec9
VS
2465#define DPFC_HT_MODIFY REG_BIT(31) /* pre-ivb */
2466#define DPFC_NUKE_ON_ANY_MODIFICATION REG_BIT(23) /* bdw+ */
2467#define DPFC_CHICKEN_COMP_DUMMY_PIXEL REG_BIT(14) /* glk+ */
2468#define DPFC_DISABLE_DUMMY0 REG_BIT(8) /* ivb+ */
2469
ae361eb0 2470#define GLK_FBC_STRIDE(fbc_id) _MMIO_PIPE((fbc_id), 0x43228, 0x43268)
2f051f67
VS
2471#define FBC_STRIDE_OVERRIDE REG_BIT(15)
2472#define FBC_STRIDE_MASK REG_GENMASK(14, 0)
2473#define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x))
73ab6ec9 2474
f0f59a00 2475#define ILK_FBC_RT_BASE _MMIO(0x2128)
73ab6ec9
VS
2476#define ILK_FBC_RT_VALID REG_BIT(0)
2477#define SNB_FBC_FRONT_BUFFER REG_BIT(1)
b52eb4dc 2478
f0f59a00 2479#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
5ee8ee86 2480#define ILK_FBCQ_DIS (1 << 22)
b7a7053a
VS
2481#define ILK_PABSTRETCH_DIS REG_BIT(21)
2482#define ILK_SABSTRETCH_DIS REG_BIT(20)
2483#define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
2484#define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
2485#define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
2486#define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
2487#define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
2488#define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
2489#define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
2490#define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
2491#define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
2492#define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
1398261a 2493
b52eb4dc 2494
9c04f015
YL
2495/*
2496 * Framebuffer compression for Sandybridge
2497 *
2498 * The following two registers are of type GTTMMADR
2499 */
f0f59a00 2500#define SNB_DPFC_CTL_SA _MMIO(0x100100)
73ab6ec9
VS
2501#define SNB_DPFC_FENCE_EN REG_BIT(29)
2502#define SNB_DPFC_FENCENO_MASK REG_GENMASK(4, 0)
2503#define SNB_DPFC_FENCENO(fence) REG_FIELD_PREP(SNB_DPFC_FENCENO_MASK, (fence))
2504#define SNB_DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2505
abe959c7 2506/* Framebuffer compression for Ivybridge */
f0f59a00 2507#define IVB_FBC_RT_BASE _MMIO(0x7020)
d0ed510a 2508#define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
abe959c7 2509
f0f59a00 2510#define IPS_CTL _MMIO(0x43408)
42db64ef 2511#define IPS_ENABLE (1 << 31)
9c04f015 2512
ae361eb0 2513#define MSG_FBC_REND_STATE(fbc_id) _MMIO_PIPE((fbc_id), 0x50380, 0x50384)
73ab6ec9 2514#define FBC_REND_NUKE REG_BIT(2)
ae361eb0 2515#define FBC_REND_CACHE_CLEAN REG_BIT(1)
fd3da6c9 2516
585fb111
JB
2517/*
2518 * GPIO regs
2519 */
dce88879
LDM
2520#define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
2521 4 * (gpio))
2522
585fb111
JB
2523# define GPIO_CLOCK_DIR_MASK (1 << 0)
2524# define GPIO_CLOCK_DIR_IN (0 << 1)
2525# define GPIO_CLOCK_DIR_OUT (1 << 1)
2526# define GPIO_CLOCK_VAL_MASK (1 << 2)
2527# define GPIO_CLOCK_VAL_OUT (1 << 3)
2528# define GPIO_CLOCK_VAL_IN (1 << 4)
2529# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2530# define GPIO_DATA_DIR_MASK (1 << 8)
2531# define GPIO_DATA_DIR_IN (0 << 9)
2532# define GPIO_DATA_DIR_OUT (1 << 9)
2533# define GPIO_DATA_VAL_MASK (1 << 10)
2534# define GPIO_DATA_VAL_OUT (1 << 11)
2535# define GPIO_DATA_VAL_IN (1 << 12)
2536# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2537
f0f59a00 2538#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
5ee8ee86
PZ
2539#define GMBUS_AKSV_SELECT (1 << 11)
2540#define GMBUS_RATE_100KHZ (0 << 8)
2541#define GMBUS_RATE_50KHZ (1 << 8)
2542#define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
2543#define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
2544#define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
d5dc0f43 2545#define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
4e3f12d8 2546
f0f59a00 2547#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
5ee8ee86
PZ
2548#define GMBUS_SW_CLR_INT (1 << 31)
2549#define GMBUS_SW_RDY (1 << 30)
2550#define GMBUS_ENT (1 << 29) /* enable timeout */
2551#define GMBUS_CYCLE_NONE (0 << 25)
2552#define GMBUS_CYCLE_WAIT (1 << 25)
2553#define GMBUS_CYCLE_INDEX (2 << 25)
2554#define GMBUS_CYCLE_STOP (4 << 25)
f899fc64 2555#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2556#define GMBUS_BYTE_COUNT_MAX 256U
73675cf6 2557#define GEN9_GMBUS_BYTE_COUNT_MAX 511U
f899fc64
CW
2558#define GMBUS_SLAVE_INDEX_SHIFT 8
2559#define GMBUS_SLAVE_ADDR_SHIFT 1
5ee8ee86
PZ
2560#define GMBUS_SLAVE_READ (1 << 0)
2561#define GMBUS_SLAVE_WRITE (0 << 0)
f0f59a00 2562#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
5ee8ee86
PZ
2563#define GMBUS_INUSE (1 << 15)
2564#define GMBUS_HW_WAIT_PHASE (1 << 14)
2565#define GMBUS_STALL_TIMEOUT (1 << 13)
2566#define GMBUS_INT (1 << 12)
2567#define GMBUS_HW_RDY (1 << 11)
2568#define GMBUS_SATOER (1 << 10)
2569#define GMBUS_ACTIVE (1 << 9)
f0f59a00
VS
2570#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2571#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
5ee8ee86
PZ
2572#define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
2573#define GMBUS_NAK_EN (1 << 3)
2574#define GMBUS_IDLE_EN (1 << 2)
2575#define GMBUS_HW_WAIT_EN (1 << 1)
2576#define GMBUS_HW_RDY_EN (1 << 0)
f0f59a00 2577#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
5ee8ee86 2578#define GMBUS_2BYTE_INDEX_EN (1 << 31)
f0217c42 2579
585fb111
JB
2580/*
2581 * Clock control & power management
2582 */
ed5eb1b7
JN
2583#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
2584#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
2585#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 2586#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2587
f0f59a00
VS
2588#define VGA0 _MMIO(0x6000)
2589#define VGA1 _MMIO(0x6004)
2590#define VGA_PD _MMIO(0x6010)
585fb111
JB
2591#define VGA0_PD_P2_DIV_4 (1 << 7)
2592#define VGA0_PD_P1_DIV_2 (1 << 5)
2593#define VGA0_PD_P1_SHIFT 0
2594#define VGA0_PD_P1_MASK (0x1f << 0)
2595#define VGA1_PD_P2_DIV_4 (1 << 15)
2596#define VGA1_PD_P1_DIV_2 (1 << 13)
2597#define VGA1_PD_P1_SHIFT 8
2598#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2599#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2600#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2601#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2602#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2603#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2604#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2605#define DPLL_VGA_MODE_DIS (1 << 28)
2606#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2607#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2608#define DPLL_MODE_MASK (3 << 26)
2609#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2610#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2611#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2612#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2613#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2614#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2615#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
2616#define DPLL_LOCK_VLV (1 << 15)
2617#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
2618#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
2619#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
2620#define DPLL_PORTC_READY_MASK (0xf << 4)
2621#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2622
585fb111 2623#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2624
2625/* Additional CHV pll/phy registers */
f0f59a00 2626#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2627#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2628#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 2629#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
2630#define PHY_LDO_DELAY_0NS 0x0
2631#define PHY_LDO_DELAY_200NS 0x1
2632#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
2633#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
2634#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
2635#define PHY_CH_SU_PSR 0x1
2636#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 2637#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 2638#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2639#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
2640#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
2641#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
2642#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 2643
585fb111
JB
2644/*
2645 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2646 * this field (only one bit may be set).
2647 */
2648#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2649#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2650#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2651/* i830, required in DVO non-gang */
2652#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2653#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2654#define PLL_REF_INPUT_DREFCLK (0 << 13)
2655#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2656#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2657#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2658#define PLL_REF_INPUT_MASK (3 << 13)
2659#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2660/* Ironlake */
b9055052
ZW
2661# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2662# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 2663# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
2664# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2665# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2666
585fb111
JB
2667/*
2668 * Parallel to Serial Load Pulse phase selection.
2669 * Selects the phase for the 10X DPLL clock for the PCIe
2670 * digital display port. The range is 4 to 13; 10 or more
2671 * is just a flip delay. The default is 6
2672 */
2673#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2674#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2675/*
2676 * SDVO multiplier for 945G/GM. Not used on 965.
2677 */
2678#define SDVO_MULTIPLIER_MASK 0x000000ff
2679#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2680#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2681
ed5eb1b7
JN
2682#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
2683#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
2684#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 2685#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2686
585fb111
JB
2687/*
2688 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2689 *
2690 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2691 */
2692#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2693#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2694/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2695#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2696#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2697/*
2698 * SDVO/UDI pixel multiplier.
2699 *
2700 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2701 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2702 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2703 * dummy bytes in the datastream at an increased clock rate, with both sides of
2704 * the link knowing how many bytes are fill.
2705 *
2706 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2707 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2708 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2709 * through an SDVO command.
2710 *
2711 * This register field has values of multiplication factor minus 1, with
2712 * a maximum multiplier of 5 for SDVO.
2713 */
2714#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2715#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2716/*
2717 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2718 * This best be set to the default value (3) or the CRT won't work. No,
2719 * I don't entirely understand what this does...
2720 */
2721#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2722#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2723
19ab4ed3
VS
2724#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2725
f0f59a00
VS
2726#define _FPA0 0x6040
2727#define _FPA1 0x6044
2728#define _FPB0 0x6048
2729#define _FPB1 0x604c
2730#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2731#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 2732#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2733#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2734#define FP_N_DIV_SHIFT 16
2735#define FP_M1_DIV_MASK 0x00003f00
2736#define FP_M1_DIV_SHIFT 8
2737#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2738#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 2739#define FP_M2_DIV_SHIFT 0
f0f59a00 2740#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
2741#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2742#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2743#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2744#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2745#define DPLLB_TEST_N_BYPASS (1 << 19)
2746#define DPLLB_TEST_M_BYPASS (1 << 18)
2747#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2748#define DPLLA_TEST_N_BYPASS (1 << 3)
2749#define DPLLA_TEST_M_BYPASS (1 << 2)
2750#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 2751#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
2752#define DSTATE_GFX_RESET_I830 (1 << 6)
2753#define DSTATE_PLL_D3_OFF (1 << 3)
2754#define DSTATE_GFX_CLOCK_GATING (1 << 1)
2755#define DSTATE_DOT_CLOCK_GATING (1 << 0)
ed5eb1b7 2756#define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
652c393a
JB
2757# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2758# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2759# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2760# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2761# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2762# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2763# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 2764# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
2765# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2766# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2767# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2768# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2769# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2770# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2771# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2772# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2773# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2774# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2775# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2776# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2777# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2778# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2779# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2780# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2781# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2782# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2783# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2784# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2785# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2786/*
652c393a
JB
2787 * This bit must be set on the 830 to prevent hangs when turning off the
2788 * overlay scaler.
2789 */
2790# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2791# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2792# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2793# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2794# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2795
f0f59a00 2796#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
2797# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2798# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2799# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2800# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2801# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2802# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2803# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2804# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2805# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2806/* This bit must be unset on 855,865 */
652c393a
JB
2807# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2808# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2809# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2810# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2811/* This bit must be set on 855,865. */
652c393a
JB
2812# define SV_CLOCK_GATE_DISABLE (1 << 0)
2813# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2814# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2815# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2816# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2817# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2818# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2819# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2820# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2821# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2822# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2823# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2824# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2825# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2826# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2827# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2828# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2829# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2830
2831# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2832/* This bit must always be set on 965G/965GM */
652c393a
JB
2833# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2834# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2835# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2836# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2837# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2838# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2839/* This bit must always be set on 965G */
652c393a
JB
2840# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2841# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2842# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2843# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2844# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2845# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2846# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2847# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2848# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2849# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2850# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2851# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2852# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2853# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2854# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2855# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2856# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2857# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2858# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2859
f0f59a00 2860#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
2861#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2862#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2863#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 2864
f0f59a00 2865#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
2866#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2867
f0f59a00
VS
2868#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2869#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 2870
f0f59a00 2871#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 2872#define FW_CSPWRDWNEN (1 << 15)
ceb04246 2873
f0f59a00 2874#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 2875
f0f59a00 2876#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
2877#define CDCLK_FREQ_SHIFT 4
2878#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2879#define CZCLK_FREQ_MASK 0xf
1e69cd74 2880
f0f59a00 2881#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
2882#define PFI_CREDIT_63 (9 << 28) /* chv only */
2883#define PFI_CREDIT_31 (8 << 28) /* chv only */
2884#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2885#define PFI_CREDIT_RESEND (1 << 27)
2886#define VGA_FAST_MODE_DISABLE (1 << 14)
2887
f0f59a00 2888#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 2889
585fb111
JB
2890/*
2891 * Palette regs
2892 */
74c1e826
JN
2893#define _PALETTE_A 0xa000
2894#define _PALETTE_B 0xa800
2895#define _CHV_PALETTE_C 0xc000
8efd0698
SS
2896#define PALETTE_RED_MASK REG_GENMASK(23, 16)
2897#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
2898#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
ed5eb1b7 2899#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
74c1e826
JN
2900 _PICK((pipe), _PALETTE_A, \
2901 _PALETTE_B, _CHV_PALETTE_C) + \
2902 (i) * 4)
585fb111 2903
673a394b
EA
2904/* MCH MMIO space */
2905
2906/*
2907 * MCHBAR mirror.
2908 *
2909 * This mirrors the MCHBAR MMIO space whose location is determined by
2910 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2911 * every way. It is not accessible from the CP register read instructions.
2912 *
515b2392
PZ
2913 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2914 * just read.
673a394b
EA
2915 */
2916#define MCHBAR_MIRROR_BASE 0x10000
2917
1398261a
YL
2918#define MCHBAR_MIRROR_BASE_SNB 0x140000
2919
f0f59a00
VS
2920#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2921#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
2922#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2923#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 2924#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 2925
3ebecd07 2926/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 2927#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2928
646b4269 2929/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 2930#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
2931#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2932#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2933#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2934#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2935#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2936#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 2937#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 2938#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2939
646b4269 2940/* Pineview MCH register contains DDR3 setting */
f0f59a00 2941#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
2942#define CSHRDDR3CTL_DDR3 (1 << 2)
2943
646b4269 2944/* 965 MCH register controlling DRAM channel configuration */
924ad0e8
VS
2945#define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2946#define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 2947
646b4269 2948/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
2949#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2950#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2951#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
2952#define MAD_DIMM_ECC_MASK (0x3 << 24)
2953#define MAD_DIMM_ECC_OFF (0x0 << 24)
2954#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2955#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2956#define MAD_DIMM_ECC_ON (0x3 << 24)
2957#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2958#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2959#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2960#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2961#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2962#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2963#define MAD_DIMM_A_SELECT (0x1 << 16)
2964/* DIMM sizes are in multiples of 256mb. */
2965#define MAD_DIMM_B_SIZE_SHIFT 8
2966#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2967#define MAD_DIMM_A_SIZE_SHIFT 0
2968#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2969
646b4269 2970/* snb MCH registers for priority tuning */
f0f59a00 2971#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
2972#define MCH_SSKPD_WM0_MASK 0x3f
2973#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2974
b11248df 2975/* Clocking configuration register */
f0f59a00 2976#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
488e0179
VS
2977#define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
2978#define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */
b11248df
KP
2979#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2980#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2981#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2982#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 2983#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 2984#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e 2985#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
6f62bda1 2986#define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */
b11248df 2987#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2988#define CLKCFG_MEM_533 (1 << 4)
2989#define CLKCFG_MEM_667 (2 << 4)
2990#define CLKCFG_MEM_800 (3 << 4)
2991#define CLKCFG_MEM_MASK (7 << 4)
2992
f0f59a00
VS
2993#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2994#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 2995
f0f59a00 2996#define TSC1 _MMIO(0x11001)
5ee8ee86 2997#define TSE (1 << 0)
f0f59a00
VS
2998#define TR1 _MMIO(0x11006)
2999#define TSFS _MMIO(0x11020)
7648fa99
JB
3000#define TSFS_SLOPE_MASK 0x0000ff00
3001#define TSFS_SLOPE_SHIFT 8
3002#define TSFS_INTR_MASK 0x000000ff
3003
f0f59a00
VS
3004#define CRSTANDVID _MMIO(0x11100)
3005#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3006#define PXVFREQ_PX_MASK 0x7f000000
3007#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3008#define VIDFREQ_BASE _MMIO(0x11110)
3009#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3010#define VIDFREQ2 _MMIO(0x11114)
3011#define VIDFREQ3 _MMIO(0x11118)
3012#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3013#define VIDFREQ_P0_MASK 0x1f000000
3014#define VIDFREQ_P0_SHIFT 24
3015#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3016#define VIDFREQ_P0_CSCLK_SHIFT 20
3017#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3018#define VIDFREQ_P0_CRCLK_SHIFT 16
3019#define VIDFREQ_P1_MASK 0x00001f00
3020#define VIDFREQ_P1_SHIFT 8
3021#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3022#define VIDFREQ_P1_CSCLK_SHIFT 4
3023#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3024#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3025#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3026#define INTTOEXT_MAP3_SHIFT 24
3027#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3028#define INTTOEXT_MAP2_SHIFT 16
3029#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3030#define INTTOEXT_MAP1_SHIFT 8
3031#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3032#define INTTOEXT_MAP0_SHIFT 0
3033#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3034#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3035#define MEMCTL_CMD_MASK 0xe000
3036#define MEMCTL_CMD_SHIFT 13
3037#define MEMCTL_CMD_RCLK_OFF 0
3038#define MEMCTL_CMD_RCLK_ON 1
3039#define MEMCTL_CMD_CHFREQ 2
3040#define MEMCTL_CMD_CHVID 3
3041#define MEMCTL_CMD_VMMOFF 4
3042#define MEMCTL_CMD_VMMON 5
5ee8ee86 3043#define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
f97108d1
JB
3044 when command complete */
3045#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3046#define MEMCTL_FREQ_SHIFT 8
5ee8ee86 3047#define MEMCTL_SFCAVM (1 << 7)
f97108d1 3048#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3049#define MEMIHYST _MMIO(0x1117c)
3050#define MEMINTREN _MMIO(0x11180) /* 16 bits */
5ee8ee86
PZ
3051#define MEMINT_RSEXIT_EN (1 << 8)
3052#define MEMINT_CX_SUPR_EN (1 << 7)
3053#define MEMINT_CONT_BUSY_EN (1 << 6)
3054#define MEMINT_AVG_BUSY_EN (1 << 5)
3055#define MEMINT_EVAL_CHG_EN (1 << 4)
3056#define MEMINT_MON_IDLE_EN (1 << 3)
3057#define MEMINT_UP_EVAL_EN (1 << 2)
3058#define MEMINT_DOWN_EVAL_EN (1 << 1)
3059#define MEMINT_SW_CMD_EN (1 << 0)
f0f59a00 3060#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3061#define MEM_RSEXIT_MASK 0xc000
3062#define MEM_RSEXIT_SHIFT 14
3063#define MEM_CONT_BUSY_MASK 0x3000
3064#define MEM_CONT_BUSY_SHIFT 12
3065#define MEM_AVG_BUSY_MASK 0x0c00
3066#define MEM_AVG_BUSY_SHIFT 10
3067#define MEM_EVAL_CHG_MASK 0x0300
3068#define MEM_EVAL_BUSY_SHIFT 8
3069#define MEM_MON_IDLE_MASK 0x00c0
3070#define MEM_MON_IDLE_SHIFT 6
3071#define MEM_UP_EVAL_MASK 0x0030
3072#define MEM_UP_EVAL_SHIFT 4
3073#define MEM_DOWN_EVAL_MASK 0x000c
3074#define MEM_DOWN_EVAL_SHIFT 2
3075#define MEM_SW_CMD_MASK 0x0003
3076#define MEM_INT_STEER_GFX 0
3077#define MEM_INT_STEER_CMR 1
3078#define MEM_INT_STEER_SMI 2
3079#define MEM_INT_STEER_SCI 3
f0f59a00 3080#define MEMINTRSTS _MMIO(0x11184)
5ee8ee86
PZ
3081#define MEMINT_RSEXIT (1 << 7)
3082#define MEMINT_CONT_BUSY (1 << 6)
3083#define MEMINT_AVG_BUSY (1 << 5)
3084#define MEMINT_EVAL_CHG (1 << 4)
3085#define MEMINT_MON_IDLE (1 << 3)
3086#define MEMINT_UP_EVAL (1 << 2)
3087#define MEMINT_DOWN_EVAL (1 << 1)
3088#define MEMINT_SW_CMD (1 << 0)
f0f59a00 3089#define MEMMODECTL _MMIO(0x11190)
5ee8ee86 3090#define MEMMODE_BOOST_EN (1 << 31)
f97108d1
JB
3091#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3092#define MEMMODE_BOOST_FREQ_SHIFT 24
3093#define MEMMODE_IDLE_MODE_MASK 0x00030000
3094#define MEMMODE_IDLE_MODE_SHIFT 16
3095#define MEMMODE_IDLE_MODE_EVAL 0
3096#define MEMMODE_IDLE_MODE_CONT 1
5ee8ee86
PZ
3097#define MEMMODE_HWIDLE_EN (1 << 15)
3098#define MEMMODE_SWMODE_EN (1 << 14)
3099#define MEMMODE_RCLK_GATE (1 << 13)
3100#define MEMMODE_HW_UPDATE (1 << 12)
f97108d1
JB
3101#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3102#define MEMMODE_FSTART_SHIFT 8
3103#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3104#define MEMMODE_FMAX_SHIFT 4
3105#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3106#define RCBMAXAVG _MMIO(0x1119c)
3107#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3108#define SWMEMCMD_RENDER_OFF (0 << 13)
3109#define SWMEMCMD_RENDER_ON (1 << 13)
3110#define SWMEMCMD_SWFREQ (2 << 13)
3111#define SWMEMCMD_TARVID (3 << 13)
3112#define SWMEMCMD_VRM_OFF (4 << 13)
3113#define SWMEMCMD_VRM_ON (5 << 13)
5ee8ee86
PZ
3114#define CMDSTS (1 << 12)
3115#define SFCAVM (1 << 11)
f97108d1
JB
3116#define SWFREQ_MASK 0x0380 /* P0-7 */
3117#define SWFREQ_SHIFT 7
3118#define TARVID_MASK 0x001f
f0f59a00
VS
3119#define MEMSTAT_CTG _MMIO(0x111a0)
3120#define RCBMINAVG _MMIO(0x111a0)
3121#define RCUPEI _MMIO(0x111b0)
3122#define RCDNEI _MMIO(0x111b4)
3123#define RSTDBYCTL _MMIO(0x111b8)
5ee8ee86
PZ
3124#define RS1EN (1 << 31)
3125#define RS2EN (1 << 30)
3126#define RS3EN (1 << 29)
3127#define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3128#define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3129#define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3130#define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3131#define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3132#define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3133#define RSX_STATUS_MASK (7 << 20)
3134#define RSX_STATUS_ON (0 << 20)
3135#define RSX_STATUS_RC1 (1 << 20)
3136#define RSX_STATUS_RC1E (2 << 20)
3137#define RSX_STATUS_RS1 (3 << 20)
3138#define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3139#define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
3140#define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
3141#define RSX_STATUS_RSVD2 (7 << 20)
3142#define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
3143#define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
3144#define JRSC (1 << 17) /* rsx coupled to cpu c-state */
3145#define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
3146#define RS1CONTSAV_MASK (3 << 14)
3147#define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
3148#define RS1CONTSAV_RSVD (1 << 14)
3149#define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
3150#define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
3151#define NORMSLEXLAT_MASK (3 << 12)
3152#define SLOW_RS123 (0 << 12)
3153#define SLOW_RS23 (1 << 12)
3154#define SLOW_RS3 (2 << 12)
3155#define NORMAL_RS123 (3 << 12)
3156#define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
3157#define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3158#define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
3159#define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
3160#define RS_CSTATE_MASK (3 << 4)
3161#define RS_CSTATE_C367_RS1 (0 << 4)
3162#define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
3163#define RS_CSTATE_RSVD (2 << 4)
3164#define RS_CSTATE_C367_RS2 (3 << 4)
3165#define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
3166#define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
f0f59a00
VS
3167#define VIDCTL _MMIO(0x111c0)
3168#define VIDSTS _MMIO(0x111c8)
3169#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3170#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3171#define MEMSTAT_VID_MASK 0x7f00
3172#define MEMSTAT_VID_SHIFT 8
3173#define MEMSTAT_PSTATE_MASK 0x00f8
3174#define MEMSTAT_PSTATE_SHIFT 3
5ee8ee86 3175#define MEMSTAT_MON_ACTV (1 << 2)
f97108d1
JB
3176#define MEMSTAT_SRC_CTL_MASK 0x0003
3177#define MEMSTAT_SRC_CTL_CORE 0
3178#define MEMSTAT_SRC_CTL_TRB 1
3179#define MEMSTAT_SRC_CTL_THM 2
3180#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3181#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3182#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3183#define PMMISC _MMIO(0x11214)
5ee8ee86 3184#define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3185#define SDEW _MMIO(0x1124c)
3186#define CSIEW0 _MMIO(0x11250)
3187#define CSIEW1 _MMIO(0x11254)
3188#define CSIEW2 _MMIO(0x11258)
3189#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3190#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3191#define MCHAFE _MMIO(0x112c0)
3192#define CSIEC _MMIO(0x112e0)
3193#define DMIEC _MMIO(0x112e4)
3194#define DDREC _MMIO(0x112e8)
3195#define PEG0EC _MMIO(0x112ec)
3196#define PEG1EC _MMIO(0x112f0)
3197#define GFXEC _MMIO(0x112f4)
3198#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3199#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3200#define ECR _MMIO(0x11600)
5ee8ee86
PZ
3201#define ECR_GPFE (1 << 31)
3202#define ECR_IMONE (1 << 30)
7648fa99 3203#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3204#define OGW0 _MMIO(0x11608)
3205#define OGW1 _MMIO(0x1160c)
3206#define EG0 _MMIO(0x11610)
3207#define EG1 _MMIO(0x11614)
3208#define EG2 _MMIO(0x11618)
3209#define EG3 _MMIO(0x1161c)
3210#define EG4 _MMIO(0x11620)
3211#define EG5 _MMIO(0x11624)
3212#define EG6 _MMIO(0x11628)
3213#define EG7 _MMIO(0x1162c)
3214#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3215#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3216#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3217#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3218#define CSIPLL0 _MMIO(0x12c10)
3219#define DDRMPLL1 _MMIO(0X12c20)
3220#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3221
f0f59a00 3222#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3223#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3224
f0f59a00
VS
3225#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3226#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3227#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3228#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
025cb07b
VB
3229#define RP0_CAP_MASK REG_GENMASK(7, 0)
3230#define RP1_CAP_MASK REG_GENMASK(15, 8)
3231#define RPN_CAP_MASK REG_GENMASK(23, 16)
f0f59a00 3232#define BXT_RP_STATE_CAP _MMIO(0x138170)
9938ee2e 3233#define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
ad482232 3234#define XEHPSDV_RP_STATE_CAP _MMIO(0x250014)
3b8d8d91 3235
aa40d6bb
ZN
3236/*
3237 * Logical Context regs
3238 */
e8016055
VS
3239/*
3240 * Notes on SNB/IVB/VLV context size:
3241 * - Power context is saved elsewhere (LLC or stolen)
3242 * - Ring/execlist context is saved on SNB, not on IVB
3243 * - Extended context size already includes render context size
3244 * - We always need to follow the extended context size.
3245 * SNB BSpec has comments indicating that we should use the
3246 * render context size instead if execlists are disabled, but
3247 * based on empirical testing that's just nonsense.
3248 * - Pipelined/VF state is saved on SNB/IVB respectively
3249 * - GT1 size just indicates how much of render context
3250 * doesn't need saving on GT1
3251 */
f0f59a00 3252#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3253#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3254#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3255#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3256#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3257#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3258#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3259 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3260 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3261#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3262#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3263#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3264#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3265#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3266#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3267#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3268#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3269 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3270
c01fc532
ZW
3271enum {
3272 INTEL_ADVANCED_CONTEXT = 0,
3273 INTEL_LEGACY_32B_CONTEXT,
3274 INTEL_ADVANCED_AD_CONTEXT,
3275 INTEL_LEGACY_64B_CONTEXT
3276};
3277
2355cf08
MK
3278enum {
3279 FAULT_AND_HANG = 0,
3280 FAULT_AND_HALT, /* Debug only */
3281 FAULT_AND_STREAM,
3282 FAULT_AND_CONTINUE /* Unsupported */
3283};
3284
3a4cdf19 3285#define CTX_GTT_ADDRESS_MASK GENMASK(31, 12)
5ee8ee86
PZ
3286#define GEN8_CTX_VALID (1 << 0)
3287#define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
3288#define GEN8_CTX_FORCE_RESTORE (1 << 2)
3289#define GEN8_CTX_L3LLC_COHERENT (1 << 5)
3290#define GEN8_CTX_PRIVILEGE (1 << 8)
c01fc532 3291#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3292
2355cf08
MK
3293#define GEN8_CTX_ID_SHIFT 32
3294#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3295#define GEN11_SW_CTX_ID_SHIFT 37
3296#define GEN11_SW_CTX_ID_WIDTH 11
3297#define GEN11_ENGINE_CLASS_SHIFT 61
3298#define GEN11_ENGINE_CLASS_WIDTH 3
3299#define GEN11_ENGINE_INSTANCE_SHIFT 48
3300#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3301
50a9ea08
SS
3302#define XEHP_SW_CTX_ID_SHIFT 39
3303#define XEHP_SW_CTX_ID_WIDTH 16
3304#define XEHP_SW_COUNTER_SHIFT 58
3305#define XEHP_SW_COUNTER_WIDTH 6
3306
f0f59a00
VS
3307#define CHV_CLK_CTL1 _MMIO(0x101100)
3308#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3309#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3310
585fb111
JB
3311/*
3312 * Overlay regs
3313 */
3314
f0f59a00
VS
3315#define OVADD _MMIO(0x30000)
3316#define DOVSTA _MMIO(0x30008)
5ee8ee86 3317#define OC_BUF (0x3 << 20)
f0f59a00
VS
3318#define OGAMC5 _MMIO(0x30010)
3319#define OGAMC4 _MMIO(0x30014)
3320#define OGAMC3 _MMIO(0x30018)
3321#define OGAMC2 _MMIO(0x3001c)
3322#define OGAMC1 _MMIO(0x30020)
3323#define OGAMC0 _MMIO(0x30024)
585fb111 3324
d965e7ac
ID
3325/*
3326 * GEN9 clock gating regs
3327 */
3328#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3329#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3330#define PWM2_GATING_DIS (1 << 14)
3331#define PWM1_GATING_DIS (1 << 13)
3332
f78d5da6
RS
3333#define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
3334#define TGL_VRH_GATING_DIS REG_BIT(31)
da942750 3335#define DPT_GATING_DIS REG_BIT(22)
f78d5da6 3336
6481d5ed
VS
3337#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3338#define BXT_GMBUS_GATING_DIS (1 << 14)
3339
a8a56da7
JRS
3340#define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
3341#define DPCE_GATING_DIS REG_BIT(17)
3342
ed69cd40
ID
3343#define _CLKGATE_DIS_PSL_A 0x46520
3344#define _CLKGATE_DIS_PSL_B 0x46524
3345#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
3346#define DUPS1_GATING_DIS (1 << 15)
3347#define DUPS2_GATING_DIS (1 << 19)
3348#define DUPS3_GATING_DIS (1 << 23)
11408ea5 3349#define CURSOR_GATING_DIS REG_BIT(28)
ed69cd40
ID
3350#define DPF_GATING_DIS (1 << 10)
3351#define DPF_RAM_GATING_DIS (1 << 9)
3352#define DPFR_GATING_DIS (1 << 8)
3353
3354#define CLKGATE_DIS_PSL(pipe) \
3355 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3356
90007bca
RV
3357/*
3358 * GEN10 clock gating regs
3359 */
3360#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3361#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3362#define RCCUNIT_CLKGATE_DIS (1 << 7)
0a437d49 3363#define MSCUNIT_CLKGATE_DIS (1 << 10)
da5d2ca8
MK
3364#define L3_CLKGATE_DIS REG_BIT(16)
3365#define L3_CR2X_CLKGATE_DIS REG_BIT(17)
90007bca 3366
a4713c5a
RV
3367#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3368#define GWUNIT_CLKGATE_DIS (1 << 16)
3369
65df78bd
MK
3370#define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
3371#define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
3372
01ab0f92 3373#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
b9cf9dac
MR
3374#define VFUNIT_CLKGATE_DIS REG_BIT(20)
3375#define HSUNIT_CLKGATE_DIS REG_BIT(8)
3376#define VSUNIT_CLKGATE_DIS REG_BIT(3)
01ab0f92 3377
4ca15382
MR
3378#define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
3379#define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
1cd21a7c 3380#define PSDUNIT_CLKGATE_DIS REG_BIT(5)
4ca15382 3381
5ba700c7
OM
3382#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
3383#define CGPSF_CLKGATE_DIS (1 << 3)
3384
585fb111
JB
3385/*
3386 * Display engine regs
3387 */
3388
8bf1e9f1 3389/* Pipe A CRC regs */
a57c774a 3390#define _PIPE_CRC_CTL_A 0x60050
51707f22 3391#define PIPE_CRC_ENABLE REG_BIT(31)
207a815d 3392/* skl+ source selection */
51707f22
VS
3393#define PIPE_CRC_SOURCE_MASK_SKL REG_GENMASK(30, 28)
3394#define PIPE_CRC_SOURCE_PLANE_1_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 0)
3395#define PIPE_CRC_SOURCE_PLANE_2_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 2)
3396#define PIPE_CRC_SOURCE_DMUX_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 4)
3397#define PIPE_CRC_SOURCE_PLANE_3_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 6)
3398#define PIPE_CRC_SOURCE_PLANE_4_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 7)
3399#define PIPE_CRC_SOURCE_PLANE_5_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 5)
3400#define PIPE_CRC_SOURCE_PLANE_6_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 3)
3401#define PIPE_CRC_SOURCE_PLANE_7_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 1)
b4437a41 3402/* ivb+ source selection */
51707f22
VS
3403#define PIPE_CRC_SOURCE_MASK_IVB REG_GENMASK(30, 29)
3404#define PIPE_CRC_SOURCE_PRIMARY_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 0)
3405#define PIPE_CRC_SOURCE_SPRITE_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 1)
3406#define PIPE_CRC_SOURCE_PF_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 2)
b4437a41 3407/* ilk+ source selection */
51707f22
VS
3408#define PIPE_CRC_SOURCE_MASK_ILK REG_GENMASK(30, 28)
3409#define PIPE_CRC_SOURCE_PRIMARY_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 0)
3410#define PIPE_CRC_SOURCE_SPRITE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 1)
3411#define PIPE_CRC_SOURCE_PIPE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 2)
3412/* embedded DP port on the north display block */
3413#define PIPE_CRC_SOURCE_PORT_A_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 4)
3414#define PIPE_CRC_SOURCE_FDI_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 5)
b4437a41 3415/* vlv source selection */
51707f22
VS
3416#define PIPE_CRC_SOURCE_MASK_VLV REG_GENMASK(30, 27)
3417#define PIPE_CRC_SOURCE_PIPE_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 0)
3418#define PIPE_CRC_SOURCE_HDMIB_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 1)
3419#define PIPE_CRC_SOURCE_HDMIC_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 2)
b4437a41 3420/* with DP port the pipe source is invalid */
51707f22
VS
3421#define PIPE_CRC_SOURCE_DP_D_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 3)
3422#define PIPE_CRC_SOURCE_DP_B_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 6)
3423#define PIPE_CRC_SOURCE_DP_C_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 7)
b4437a41 3424/* gen3+ source selection */
51707f22
VS
3425#define PIPE_CRC_SOURCE_MASK_I9XX REG_GENMASK(30, 28)
3426#define PIPE_CRC_SOURCE_PIPE_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 0)
3427#define PIPE_CRC_SOURCE_SDVOB_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 1)
3428#define PIPE_CRC_SOURCE_SDVOC_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 2)
b4437a41 3429/* with DP/TV port the pipe source is invalid */
51707f22
VS
3430#define PIPE_CRC_SOURCE_DP_D_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 3)
3431#define PIPE_CRC_SOURCE_TV_PRE REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 4)
3432#define PIPE_CRC_SOURCE_TV_POST REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 5)
3433#define PIPE_CRC_SOURCE_DP_B_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 6)
3434#define PIPE_CRC_SOURCE_DP_C_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 7)
b4437a41 3435/* gen2 doesn't have source selection bits */
51707f22 3436#define PIPE_CRC_INCLUDE_BORDER_I8XX REG_BIT(30)
b4437a41 3437
5a6b5c84
DV
3438#define _PIPE_CRC_RES_1_A_IVB 0x60064
3439#define _PIPE_CRC_RES_2_A_IVB 0x60068
3440#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3441#define _PIPE_CRC_RES_4_A_IVB 0x60070
3442#define _PIPE_CRC_RES_5_A_IVB 0x60074
3443
a57c774a
AK
3444#define _PIPE_CRC_RES_RED_A 0x60060
3445#define _PIPE_CRC_RES_GREEN_A 0x60064
3446#define _PIPE_CRC_RES_BLUE_A 0x60068
3447#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3448#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3449
3450/* Pipe B CRC regs */
5a6b5c84
DV
3451#define _PIPE_CRC_RES_1_B_IVB 0x61064
3452#define _PIPE_CRC_RES_2_B_IVB 0x61068
3453#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3454#define _PIPE_CRC_RES_4_B_IVB 0x61070
3455#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3456
f0f59a00
VS
3457#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3458#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3459#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3460#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3461#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3462#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3463
3464#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3465#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3466#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3467#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3468#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3469
585fb111 3470/* Pipe A timing regs */
a57c774a
AK
3471#define _HTOTAL_A 0x60000
3472#define _HBLANK_A 0x60004
3473#define _HSYNC_A 0x60008
3474#define _VTOTAL_A 0x6000c
3475#define _VBLANK_A 0x60010
3476#define _VSYNC_A 0x60014
e45e0003 3477#define _EXITLINE_A 0x60018
a57c774a
AK
3478#define _PIPEASRC 0x6001c
3479#define _BCLRPAT_A 0x60020
3480#define _VSYNCSHIFT_A 0x60028
ebb69c95 3481#define _PIPE_MULT_A 0x6002c
585fb111
JB
3482
3483/* Pipe B timing regs */
a57c774a
AK
3484#define _HTOTAL_B 0x61000
3485#define _HBLANK_B 0x61004
3486#define _HSYNC_B 0x61008
3487#define _VTOTAL_B 0x6100c
3488#define _VBLANK_B 0x61010
3489#define _VSYNC_B 0x61014
3490#define _PIPEBSRC 0x6101c
3491#define _BCLRPAT_B 0x61020
3492#define _VSYNCSHIFT_B 0x61028
ebb69c95 3493#define _PIPE_MULT_B 0x6102c
a57c774a 3494
7b56caf3
MC
3495/* DSI 0 timing regs */
3496#define _HTOTAL_DSI0 0x6b000
3497#define _HSYNC_DSI0 0x6b008
3498#define _VTOTAL_DSI0 0x6b00c
3499#define _VSYNC_DSI0 0x6b014
3500#define _VSYNCSHIFT_DSI0 0x6b028
3501
3502/* DSI 1 timing regs */
3503#define _HTOTAL_DSI1 0x6b800
3504#define _HSYNC_DSI1 0x6b808
3505#define _VTOTAL_DSI1 0x6b80c
3506#define _VSYNC_DSI1 0x6b814
3507#define _VSYNCSHIFT_DSI1 0x6b828
3508
a57c774a
AK
3509#define TRANSCODER_A_OFFSET 0x60000
3510#define TRANSCODER_B_OFFSET 0x61000
3511#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3512#define CHV_TRANSCODER_C_OFFSET 0x63000
f1f1d4fa 3513#define TRANSCODER_D_OFFSET 0x63000
a57c774a 3514#define TRANSCODER_EDP_OFFSET 0x6f000
49edbd49
MC
3515#define TRANSCODER_DSI0_OFFSET 0x6b000
3516#define TRANSCODER_DSI1_OFFSET 0x6b800
a57c774a 3517
f0f59a00
VS
3518#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3519#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3520#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3521#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3522#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3523#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3524#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3525#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3526#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3527#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3528
e45e0003
AG
3529#define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
3530#define EXITLINE_ENABLE REG_BIT(31)
3531#define EXITLINE_MASK REG_GENMASK(12, 0)
3532#define EXITLINE_SHIFT 0
3533
106d4ffd
AS
3534/* VRR registers */
3535#define _TRANS_VRR_CTL_A 0x60420
3536#define _TRANS_VRR_CTL_B 0x61420
3537#define _TRANS_VRR_CTL_C 0x62420
3538#define _TRANS_VRR_CTL_D 0x63420
dc89bb86
VS
3539#define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
3540#define VRR_CTL_VRR_ENABLE REG_BIT(31)
3541#define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
3542#define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
3543#define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
3544#define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
3545#define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
bb265dbd
MN
3546#define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
3547#define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
106d4ffd
AS
3548
3549#define _TRANS_VRR_VMAX_A 0x60424
3550#define _TRANS_VRR_VMAX_B 0x61424
3551#define _TRANS_VRR_VMAX_C 0x62424
3552#define _TRANS_VRR_VMAX_D 0x63424
3553#define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
3554#define VRR_VMAX_MASK REG_GENMASK(19, 0)
3555
3556#define _TRANS_VRR_VMIN_A 0x60434
3557#define _TRANS_VRR_VMIN_B 0x61434
3558#define _TRANS_VRR_VMIN_C 0x62434
3559#define _TRANS_VRR_VMIN_D 0x63434
3560#define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
3561#define VRR_VMIN_MASK REG_GENMASK(15, 0)
3562
3563#define _TRANS_VRR_VMAXSHIFT_A 0x60428
3564#define _TRANS_VRR_VMAXSHIFT_B 0x61428
3565#define _TRANS_VRR_VMAXSHIFT_C 0x62428
3566#define _TRANS_VRR_VMAXSHIFT_D 0x63428
3567#define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
3568 _TRANS_VRR_VMAXSHIFT_A)
3569#define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
3570#define VRR_VMAXSHIFT_DEC REG_BIT(16)
3571#define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
3572
3573#define _TRANS_VRR_STATUS_A 0x6042C
3574#define _TRANS_VRR_STATUS_B 0x6142C
3575#define _TRANS_VRR_STATUS_C 0x6242C
3576#define _TRANS_VRR_STATUS_D 0x6342C
3577#define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
3578#define VRR_STATUS_VMAX_REACHED REG_BIT(31)
3579#define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
3580#define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
3581#define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
3582#define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
3583#define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
3584#define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
3585#define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
3586#define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
3587#define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
3588#define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
3589#define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
3590#define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
3591#define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
3592
3593#define _TRANS_VRR_VTOTAL_PREV_A 0x60480
3594#define _TRANS_VRR_VTOTAL_PREV_B 0x61480
3595#define _TRANS_VRR_VTOTAL_PREV_C 0x62480
3596#define _TRANS_VRR_VTOTAL_PREV_D 0x63480
3597#define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
3598 _TRANS_VRR_VTOTAL_PREV_A)
3599#define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
3600#define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
3601#define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
3602#define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
3603
3604#define _TRANS_VRR_FLIPLINE_A 0x60438
3605#define _TRANS_VRR_FLIPLINE_B 0x61438
3606#define _TRANS_VRR_FLIPLINE_C 0x62438
3607#define _TRANS_VRR_FLIPLINE_D 0x63438
3608#define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
3609 _TRANS_VRR_FLIPLINE_A)
3610#define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
3611
3612#define _TRANS_VRR_STATUS2_A 0x6043C
3613#define _TRANS_VRR_STATUS2_B 0x6143C
3614#define _TRANS_VRR_STATUS2_C 0x6243C
3615#define _TRANS_VRR_STATUS2_D 0x6343C
3616#define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
3617#define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
3618
3619#define _TRANS_PUSH_A 0x60A70
3620#define _TRANS_PUSH_B 0x61A70
3621#define _TRANS_PUSH_C 0x62A70
3622#define _TRANS_PUSH_D 0x63A70
3623#define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
3624#define TRANS_PUSH_EN REG_BIT(31)
3625#define TRANS_PUSH_SEND REG_BIT(30)
3626
4ab4fa10
JRS
3627/*
3628 * HSW+ eDP PSR registers
3629 *
3630 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
3631 * instance of it
3632 */
4ab4fa10
JRS
3633#define _SRD_CTL_A 0x60800
3634#define _SRD_CTL_EDP 0x6f800
ad26451a 3635#define EDP_PSR_CTL(tran) _MMIO(_TRANS2(tran, _SRD_CTL_A))
5ee8ee86
PZ
3636#define EDP_PSR_ENABLE (1 << 31)
3637#define BDW_PSR_SINGLE_FRAME (1 << 30)
3638#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
3639#define EDP_PSR_LINK_STANDBY (1 << 27)
3640#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
3641#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
3642#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
3643#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
3644#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
2b28bb1b 3645#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
5ee8ee86
PZ
3646#define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
3647#define EDP_PSR_TP1_TP2_SEL (0 << 11)
3648#define EDP_PSR_TP1_TP3_SEL (1 << 11)
00c8f194 3649#define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
5ee8ee86
PZ
3650#define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
3651#define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
3652#define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
3653#define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
8a9a5608 3654#define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
5ee8ee86
PZ
3655#define EDP_PSR_TP1_TIME_500us (0 << 4)
3656#define EDP_PSR_TP1_TIME_100us (1 << 4)
3657#define EDP_PSR_TP1_TIME_2500us (2 << 4)
3658#define EDP_PSR_TP1_TIME_0us (3 << 4)
2b28bb1b
RV
3659#define EDP_PSR_IDLE_FRAME_SHIFT 0
3660
8241cfbe
JRS
3661/*
3662 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
3663 * to transcoder and bits defined for each one as if using no shift (i.e. as if
3664 * it was for TRANSCODER_EDP)
3665 */
fc340442
DV
3666#define EDP_PSR_IMR _MMIO(0x64834)
3667#define EDP_PSR_IIR _MMIO(0x64838)
8241cfbe
JRS
3668#define _PSR_IMR_A 0x60814
3669#define _PSR_IIR_A 0x60818
3670#define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
3671#define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
2f3b8712
JRS
3672#define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
3673 0 : ((trans) - TRANSCODER_A + 1) * 8)
3674#define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
3675#define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
3676#define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
3677#define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
fc340442 3678
4ab4fa10
JRS
3679#define _SRD_AUX_DATA_A 0x60814
3680#define _SRD_AUX_DATA_EDP 0x6f814
ad26451a 3681#define EDP_PSR_AUX_DATA(tran, i) _MMIO(_TRANS2(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
2b28bb1b 3682
4ab4fa10
JRS
3683#define _SRD_STATUS_A 0x60840
3684#define _SRD_STATUS_EDP 0x6f840
ad26451a 3685#define EDP_PSR_STATUS(tran) _MMIO(_TRANS2(tran, _SRD_STATUS_A))
5ee8ee86 3686#define EDP_PSR_STATUS_STATE_MASK (7 << 29)
00b06296 3687#define EDP_PSR_STATUS_STATE_SHIFT 29
5ee8ee86
PZ
3688#define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
3689#define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
3690#define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
3691#define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
3692#define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
3693#define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
3694#define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
3695#define EDP_PSR_STATUS_LINK_MASK (3 << 26)
3696#define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
3697#define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
3698#define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
e91fd8c6
RV
3699#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3700#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3701#define EDP_PSR_STATUS_COUNT_SHIFT 16
3702#define EDP_PSR_STATUS_COUNT_MASK 0xf
5ee8ee86
PZ
3703#define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
3704#define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
3705#define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
3706#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
3707#define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
e91fd8c6
RV
3708#define EDP_PSR_STATUS_IDLE_MASK 0xf
3709
4ab4fa10
JRS
3710#define _SRD_PERF_CNT_A 0x60844
3711#define _SRD_PERF_CNT_EDP 0x6f844
ad26451a 3712#define EDP_PSR_PERF_CNT(tran) _MMIO(_TRANS2(tran, _SRD_PERF_CNT_A))
e91fd8c6 3713#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3714
4ab4fa10
JRS
3715/* PSR_MASK on SKL+ */
3716#define _SRD_DEBUG_A 0x60860
3717#define _SRD_DEBUG_EDP 0x6f860
ad26451a 3718#define EDP_PSR_DEBUG(tran) _MMIO(_TRANS2(tran, _SRD_DEBUG_A))
5ee8ee86
PZ
3719#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
3720#define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
3721#define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
3722#define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
fc6ff9dc 3723#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
5ee8ee86 3724#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
2b28bb1b 3725
64cf40a1
GM
3726#define _PSR2_CTL_A 0x60900
3727#define _PSR2_CTL_EDP 0x6f900
3728#define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
3729#define EDP_PSR2_ENABLE (1 << 31)
36203e4f 3730#define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */
64cf40a1
GM
3731#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
3732#define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
38f46186 3733#define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
61e88732 3734#define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */
64cf40a1
GM
3735#define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
3736#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
3737#define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
3738#define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
3739#define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
3740#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
061093d7
JRS
3741#define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13
3742#define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT)
64cf40a1
GM
3743#define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
3744#define EDP_PSR2_FAST_WAKE_MAX_LINES 8
3745#define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
3746#define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
3747#define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
061093d7
JRS
3748#define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10
3749#define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT)
64cf40a1
GM
3750#define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
3751#define EDP_PSR2_TP2_TIME_500us (0 << 8)
3752#define EDP_PSR2_TP2_TIME_100us (1 << 8)
3753#define EDP_PSR2_TP2_TIME_2500us (2 << 8)
3754#define EDP_PSR2_TP2_TIME_50us (3 << 8)
3755#define EDP_PSR2_TP2_TIME_MASK (3 << 8)
3756#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3757#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
3758#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
3759#define EDP_PSR2_IDLE_FRAME_MASK 0xf
3760#define EDP_PSR2_IDLE_FRAME_SHIFT 0
474d1ec4 3761
bc18b4df
JRS
3762#define _PSR_EVENT_TRANS_A 0x60848
3763#define _PSR_EVENT_TRANS_B 0x61848
3764#define _PSR_EVENT_TRANS_C 0x62848
3765#define _PSR_EVENT_TRANS_D 0x63848
4ab4fa10
JRS
3766#define _PSR_EVENT_TRANS_EDP 0x6f848
3767#define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
bc18b4df
JRS
3768#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
3769#define PSR_EVENT_PSR2_DISABLED (1 << 16)
3770#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
3771#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
3772#define PSR_EVENT_GRAPHICS_RESET (1 << 12)
3773#define PSR_EVENT_PCH_INTERRUPT (1 << 11)
3774#define PSR_EVENT_MEMORY_UP (1 << 10)
3775#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
3776#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
3777#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
fc6ff9dc 3778#define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
bc18b4df
JRS
3779#define PSR_EVENT_HDCP_ENABLE (1 << 4)
3780#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
3781#define PSR_EVENT_VBI_ENABLE (1 << 2)
3782#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
3783#define PSR_EVENT_PSR_DISABLE (1 << 0)
3784
fed98c16
JRS
3785#define _PSR2_STATUS_A 0x60940
3786#define _PSR2_STATUS_EDP 0x6f940
3787#define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
3788#define EDP_PSR2_STATUS_STATE_MASK REG_GENMASK(31, 28)
3789#define EDP_PSR2_STATUS_STATE_DEEP_SLEEP REG_FIELD_PREP(EDP_PSR2_STATUS_STATE_MASK, 0x8)
474d1ec4 3790
4ab4fa10
JRS
3791#define _PSR2_SU_STATUS_A 0x60914
3792#define _PSR2_SU_STATUS_EDP 0x6f914
3793#define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
3794#define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
cc8853f5
JRS
3795#define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
3796#define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
3797#define PSR2_SU_STATUS_FRAMES 8
3798
36203e4f
JRS
3799#define _PSR2_MAN_TRK_CTL_A 0x60910
3800#define _PSR2_MAN_TRK_CTL_EDP 0x6f910
3801#define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
3802#define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
3803#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
3804#define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
a5523e2f
JRS
3805#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
3806#define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
36203e4f
JRS
3807#define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
3808#define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
3809#define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
3810#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16)
3811#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
3812#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0)
3813#define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
3814#define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14)
3815#define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13)
a5523e2f 3816
2849e1af
VS
3817/* Icelake DSC Rate Control Range Parameter Registers */
3818#define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
3819#define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
3820#define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
3821#define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
3822#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
3823#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
3824#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
3825#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
3826#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
3827#define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
3828#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
3829#define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
3830#define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3831 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
3832 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
3833#define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3834 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
3835 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
3836#define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3837 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
3838 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
3839#define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3840 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
3841 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
3842#define RC_BPG_OFFSET_SHIFT 10
3843#define RC_MAX_QP_SHIFT 5
3844#define RC_MIN_QP_SHIFT 0
3845
3846#define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
3847#define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
3848#define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
3849#define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
3850#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
3851#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
3852#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
3853#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
3854#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
3855#define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
3856#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
3857#define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
3858#define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3859 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
3860 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
3861#define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3862 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
3863 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
3864#define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3865 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
3866 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
3867#define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3868 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
3869 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
3870
3871#define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
3872#define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
3873#define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
3874#define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
3875#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
3876#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
3877#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
3878#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
3879#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
3880#define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
3881#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
3882#define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
3883#define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3884 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
3885 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
3886#define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3887 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
3888 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
3889#define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3890 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
3891 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
3892#define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3893 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
3894 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
3895
3896#define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
3897#define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
3898#define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
3899#define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
3900#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
3901#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
3902#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
3903#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
3904#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
3905#define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
3906#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
3907#define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
3908#define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3909 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
3910 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
3911#define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3912 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
3913 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
3914#define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3915 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
3916 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
3917#define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
3918 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
3919 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
3920
585fb111 3921/* VGA port control */
f0f59a00
VS
3922#define ADPA _MMIO(0x61100)
3923#define PCH_ADPA _MMIO(0xe1100)
3924#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3925
5ee8ee86 3926#define ADPA_DAC_ENABLE (1 << 31)
585fb111 3927#define ADPA_DAC_DISABLE 0
6102a8ee 3928#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 3929#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
3930#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
3931#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 3932#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 3933#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 3934#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
3935#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
3936#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
3937#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
3938#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
3939#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
3940#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
3941#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
3942#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
3943#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
3944#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
3945#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
3946#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
3947#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
3948#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
3949#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
3950#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
3951#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
3952#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
3953#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 3954#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 3955#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 3956#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 3957#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 3958#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 3959#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 3960#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 3961#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 3962#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
3963#define ADPA_DPMS_MASK (~(3 << 10))
3964#define ADPA_DPMS_ON (0 << 10)
3965#define ADPA_DPMS_SUSPEND (1 << 10)
3966#define ADPA_DPMS_STANDBY (2 << 10)
3967#define ADPA_DPMS_OFF (3 << 10)
585fb111 3968
939fe4d7 3969
585fb111 3970/* Hotplug control (945+ only) */
ed5eb1b7 3971#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
3972#define PORTB_HOTPLUG_INT_EN (1 << 29)
3973#define PORTC_HOTPLUG_INT_EN (1 << 28)
3974#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3975#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3976#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3977#define TV_HOTPLUG_INT_EN (1 << 18)
3978#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3979#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3980 PORTC_HOTPLUG_INT_EN | \
3981 PORTD_HOTPLUG_INT_EN | \
3982 SDVOC_HOTPLUG_INT_EN | \
3983 SDVOB_HOTPLUG_INT_EN | \
3984 CRT_HOTPLUG_INT_EN)
585fb111 3985#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3986#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3987/* must use period 64 on GM45 according to docs */
3988#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3989#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3990#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3991#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3992#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3993#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3994#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3995#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3996#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3997#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3998#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3999#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4000
ed5eb1b7 4001#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
0ce99f74 4002/*
0780cd36 4003 * HDMI/DP bits are g4x+
0ce99f74
DV
4004 *
4005 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4006 * Please check the detailed lore in the commit message for for experimental
4007 * evidence.
4008 */
0780cd36
VS
4009/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4010#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4011#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4012#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4013/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4014#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4015#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4016#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4017#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4018#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4019#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4020#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4021#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4022#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4023#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4024#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4025#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4026/* CRT/TV common between gen3+ */
585fb111
JB
4027#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4028#define TV_HOTPLUG_INT_STATUS (1 << 10)
4029#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4030#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4031#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4032#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4033#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4034#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4035#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4036#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4037
084b612e
CW
4038/* SDVO is different across gen3/4 */
4039#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4040#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4041/*
4042 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4043 * since reality corrobates that they're the same as on gen3. But keep these
4044 * bits here (and the comment!) to help any other lost wanderers back onto the
4045 * right tracks.
4046 */
084b612e
CW
4047#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4048#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4049#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4050#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4051#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4052 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4053 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4054 PORTB_HOTPLUG_INT_STATUS | \
4055 PORTC_HOTPLUG_INT_STATUS | \
4056 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4057
4058#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4059 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4060 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4061 PORTB_HOTPLUG_INT_STATUS | \
4062 PORTC_HOTPLUG_INT_STATUS | \
4063 PORTD_HOTPLUG_INT_STATUS)
585fb111 4064
c20cd312
PZ
4065/* SDVO and HDMI port control.
4066 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4067#define _GEN3_SDVOB 0x61140
4068#define _GEN3_SDVOC 0x61160
4069#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4070#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4071#define GEN4_HDMIB GEN3_SDVOB
4072#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4073#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4074#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4075#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4076#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4077#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4078#define PCH_HDMIC _MMIO(0xe1150)
4079#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4080
f0f59a00 4081#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4082#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 4083#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 4084#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679 4085#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
51707f22
VS
4086#define PIPE_C_SCRAMBLE_RESET REG_BIT(14) /* chv */
4087#define PIPE_B_SCRAMBLE_RESET REG_BIT(1)
4088#define PIPE_A_SCRAMBLE_RESET REG_BIT(0)
84093603 4089
c20cd312
PZ
4090/* Gen 3 SDVO bits: */
4091#define SDVO_ENABLE (1 << 31)
76203467 4092#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 4093#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 4094#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
4095#define SDVO_STALL_SELECT (1 << 29)
4096#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4097/*
585fb111 4098 * 915G/GM SDVO pixel multiplier.
585fb111 4099 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4100 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4101 */
c20cd312 4102#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4103#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4104#define SDVO_PHASE_SELECT_MASK (15 << 19)
4105#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4106#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4107#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4108#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4109#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4110#define SDVO_DETECTED (1 << 2)
585fb111 4111/* Bits to be preserved when writing */
c20cd312
PZ
4112#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4113 SDVO_INTERRUPT_ENABLE)
4114#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4115
4116/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4117#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4118#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4119#define SDVO_ENCODING_SDVO (0 << 10)
4120#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4121#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4122#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4123#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
dd6090f8 4124#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
c20cd312
PZ
4125/* VSYNC/HSYNC bits new with 965, default is to be set */
4126#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4127#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4128
4129/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4130#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4131#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4132
4133/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 4134#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 4135#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 4136#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 4137
44f37d1f 4138/* CHV SDVO/HDMI bits: */
76203467 4139#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 4140#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 4141#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 4142
585fb111
JB
4143
4144/* DVO port control */
f0f59a00
VS
4145#define _DVOA 0x61120
4146#define DVOA _MMIO(_DVOA)
4147#define _DVOB 0x61140
4148#define DVOB _MMIO(_DVOB)
4149#define _DVOC 0x61160
4150#define DVOC _MMIO(_DVOC)
585fb111 4151#define DVO_ENABLE (1 << 31)
b45a2588
VS
4152#define DVO_PIPE_SEL_SHIFT 30
4153#define DVO_PIPE_SEL_MASK (1 << 30)
4154#define DVO_PIPE_SEL(pipe) ((pipe) << 30)
585fb111
JB
4155#define DVO_PIPE_STALL_UNUSED (0 << 28)
4156#define DVO_PIPE_STALL (1 << 28)
4157#define DVO_PIPE_STALL_TV (2 << 28)
4158#define DVO_PIPE_STALL_MASK (3 << 28)
4159#define DVO_USE_VGA_SYNC (1 << 15)
4160#define DVO_DATA_ORDER_I740 (0 << 14)
4161#define DVO_DATA_ORDER_FP (1 << 14)
4162#define DVO_VSYNC_DISABLE (1 << 11)
4163#define DVO_HSYNC_DISABLE (1 << 10)
4164#define DVO_VSYNC_TRISTATE (1 << 9)
4165#define DVO_HSYNC_TRISTATE (1 << 8)
4166#define DVO_BORDER_ENABLE (1 << 7)
4167#define DVO_DATA_ORDER_GBRG (1 << 6)
4168#define DVO_DATA_ORDER_RGGB (0 << 6)
4169#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4170#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4171#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4172#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4173#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4174#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4175#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5ee8ee86 4176#define DVO_PRESERVE_MASK (0x7 << 24)
f0f59a00
VS
4177#define DVOA_SRCDIM _MMIO(0x61124)
4178#define DVOB_SRCDIM _MMIO(0x61144)
4179#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4180#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4181#define DVO_SRCDIM_VERTICAL_SHIFT 0
4182
4183/* LVDS port control */
f0f59a00 4184#define LVDS _MMIO(0x61180)
585fb111
JB
4185/*
4186 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4187 * the DPLL semantics change when the LVDS is assigned to that pipe.
4188 */
4189#define LVDS_PORT_EN (1 << 31)
4190/* Selects pipe B for LVDS data. Must be set on pre-965. */
a44628b9
VS
4191#define LVDS_PIPE_SEL_SHIFT 30
4192#define LVDS_PIPE_SEL_MASK (1 << 30)
4193#define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
4194#define LVDS_PIPE_SEL_SHIFT_CPT 29
4195#define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
4196#define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
898822ce
ZY
4197/* LVDS dithering flag on 965/g4x platform */
4198#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4199/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4200#define LVDS_VSYNC_POLARITY (1 << 21)
4201#define LVDS_HSYNC_POLARITY (1 << 20)
4202
a3e17eb8
ZY
4203/* Enable border for unscaled (or aspect-scaled) display */
4204#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4205/*
4206 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4207 * pixel.
4208 */
4209#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4210#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4211#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4212/*
4213 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4214 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4215 * on.
4216 */
4217#define LVDS_A3_POWER_MASK (3 << 6)
4218#define LVDS_A3_POWER_DOWN (0 << 6)
4219#define LVDS_A3_POWER_UP (3 << 6)
4220/*
4221 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4222 * is set.
4223 */
4224#define LVDS_CLKB_POWER_MASK (3 << 4)
4225#define LVDS_CLKB_POWER_DOWN (0 << 4)
4226#define LVDS_CLKB_POWER_UP (3 << 4)
4227/*
4228 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4229 * setting for whether we are in dual-channel mode. The B3 pair will
4230 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4231 */
4232#define LVDS_B0B3_POWER_MASK (3 << 2)
4233#define LVDS_B0B3_POWER_DOWN (0 << 2)
4234#define LVDS_B0B3_POWER_UP (3 << 2)
4235
3c17fe4b 4236/* Video Data Island Packet control */
f0f59a00 4237#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4238/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4239 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4240 * of the infoframe structure specified by CEA-861. */
4241#define VIDEO_DIP_DATA_SIZE 32
922430dd 4242#define VIDEO_DIP_GMP_DATA_SIZE 36
2b28bb1b 4243#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 4244#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 4245#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4246/* Pre HSW: */
3c17fe4b 4247#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4248#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4249#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 4250#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
4251#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4252#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 4253#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
4254#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4255#define VIDEO_DIP_SELECT_AVI (0 << 19)
4256#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 4257#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 4258#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4259#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4260#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4261#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4262#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4263#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4264/* HSW and later: */
44b42ebf 4265#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
a670be33
DP
4266#define PSR_VSC_BIT_7_SET (1 << 27)
4267#define VSC_SELECT_MASK (0x3 << 25)
4268#define VSC_SELECT_SHIFT 25
4269#define VSC_DIP_HW_HEA_DATA (0 << 25)
4270#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
4271#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
4272#define VSC_DIP_SW_HEA_DATA (3 << 25)
4273#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
4274#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4275#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4276#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4277#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4278#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4279#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4280
585fb111 4281/* Panel power sequencing */
44cb734c
ID
4282#define PPS_BASE 0x61200
4283#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4284#define PCH_PPS_BASE 0xC7200
4285
4286#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4287 PPS_BASE + (reg) + \
4288 (pps_idx) * 0x100)
4289
4290#define _PP_STATUS 0x61200
4291#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
09b434d4 4292#define PP_ON REG_BIT(31)
585fb111
JB
4293/*
4294 * Indicates that all dependencies of the panel are on:
4295 *
4296 * - PLL enabled
4297 * - pipe enabled
4298 * - LVDS/DVOB/DVOC on
4299 */
09b434d4
JN
4300#define PP_READY REG_BIT(30)
4301#define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
baa09e7d
JN
4302#define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
4303#define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
4304#define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
09b434d4
JN
4305#define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
4306#define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
baa09e7d
JN
4307#define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
4308#define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
4309#define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
4310#define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
4311#define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
4312#define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
4313#define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
4314#define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
4315#define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
44cb734c
ID
4316
4317#define _PP_CONTROL 0x61204
4318#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
09b434d4 4319#define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
baa09e7d 4320#define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
09b434d4 4321#define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
09b434d4
JN
4322#define EDP_FORCE_VDD REG_BIT(3)
4323#define EDP_BLC_ENABLE REG_BIT(2)
4324#define PANEL_POWER_RESET REG_BIT(1)
4325#define PANEL_POWER_ON REG_BIT(0)
44cb734c
ID
4326
4327#define _PP_ON_DELAYS 0x61208
4328#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
09b434d4 4329#define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
baa09e7d
JN
4330#define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
4331#define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
4332#define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
4333#define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
4334#define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
09b434d4 4335#define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4336#define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4337
4338#define _PP_OFF_DELAYS 0x6120C
4339#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
09b434d4 4340#define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
09b434d4 4341#define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
44cb734c
ID
4342
4343#define _PP_DIVISOR 0x61210
4344#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
09b434d4 4345#define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
09b434d4 4346#define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
585fb111
JB
4347
4348/* Panel fitting */
ed5eb1b7 4349#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
585fb111
JB
4350#define PFIT_ENABLE (1 << 31)
4351#define PFIT_PIPE_MASK (3 << 29)
4352#define PFIT_PIPE_SHIFT 29
9877db7d 4353#define PFIT_PIPE(pipe) ((pipe) << 29)
585fb111
JB
4354#define VERT_INTERP_DISABLE (0 << 10)
4355#define VERT_INTERP_BILINEAR (1 << 10)
4356#define VERT_INTERP_MASK (3 << 10)
4357#define VERT_AUTO_SCALE (1 << 9)
4358#define HORIZ_INTERP_DISABLE (0 << 6)
4359#define HORIZ_INTERP_BILINEAR (1 << 6)
4360#define HORIZ_INTERP_MASK (3 << 6)
4361#define HORIZ_AUTO_SCALE (1 << 5)
4362#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4363#define PFIT_FILTER_FUZZY (0 << 24)
4364#define PFIT_SCALING_AUTO (0 << 26)
4365#define PFIT_SCALING_PROGRAMMED (1 << 26)
4366#define PFIT_SCALING_PILLAR (2 << 26)
4367#define PFIT_SCALING_LETTER (3 << 26)
ed5eb1b7 4368#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
3fbe18d6
ZY
4369/* Pre-965 */
4370#define PFIT_VERT_SCALE_SHIFT 20
4371#define PFIT_VERT_SCALE_MASK 0xfff00000
4372#define PFIT_HORIZ_SCALE_SHIFT 4
4373#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4374/* 965+ */
4375#define PFIT_VERT_SCALE_SHIFT_965 16
4376#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4377#define PFIT_HORIZ_SCALE_SHIFT_965 0
4378#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4379
ed5eb1b7 4380#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 4381
ed5eb1b7
JN
4382#define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
4383#define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
f0f59a00
VS
4384#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4385 _VLV_BLC_PWM_CTL2_B)
07bf139b 4386
ed5eb1b7
JN
4387#define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
4388#define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
f0f59a00
VS
4389#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4390 _VLV_BLC_PWM_CTL_B)
07bf139b 4391
ed5eb1b7
JN
4392#define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
4393#define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
f0f59a00
VS
4394#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4395 _VLV_BLC_HIST_CTL_B)
07bf139b 4396
585fb111 4397/* Backlight control */
ed5eb1b7 4398#define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
7cf41601
DV
4399#define BLM_PWM_ENABLE (1 << 31)
4400#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4401#define BLM_PIPE_SELECT (1 << 29)
4402#define BLM_PIPE_SELECT_IVB (3 << 29)
4403#define BLM_PIPE_A (0 << 29)
4404#define BLM_PIPE_B (1 << 29)
4405#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4406#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4407#define BLM_TRANSCODER_B BLM_PIPE_B
4408#define BLM_TRANSCODER_C BLM_PIPE_C
4409#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4410#define BLM_PIPE(pipe) ((pipe) << 29)
4411#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4412#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4413#define BLM_PHASE_IN_ENABLE (1 << 25)
4414#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4415#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4416#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4417#define BLM_PHASE_IN_COUNT_SHIFT (8)
4418#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4419#define BLM_PHASE_IN_INCR_SHIFT (0)
4420#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
ed5eb1b7 4421#define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
ba3820ad
TI
4422/*
4423 * This is the most significant 15 bits of the number of backlight cycles in a
4424 * complete cycle of the modulated backlight control.
4425 *
4426 * The actual value is this field multiplied by two.
4427 */
7cf41601
DV
4428#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4429#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4430#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4431/*
4432 * This is the number of cycles out of the backlight modulation cycle for which
4433 * the backlight is on.
4434 *
4435 * This field must be no greater than the number of cycles in the complete
4436 * backlight modulation cycle.
4437 */
4438#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4439#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4440#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4441#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4442
ed5eb1b7 4443#define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
2059ac3b 4444#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4445
7cf41601
DV
4446/* New registers for PCH-split platforms. Safe where new bits show up, the
4447 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4448#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4449#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4450
f0f59a00 4451#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4452
7cf41601
DV
4453/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4454 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4455#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4456#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4457#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4458#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4459#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4460
64ad532a
VK
4461#define UTIL_PIN_CTL _MMIO(0x48400)
4462#define UTIL_PIN_ENABLE (1 << 31)
4463#define UTIL_PIN_PIPE_MASK (3 << 29)
4464#define UTIL_PIN_PIPE(x) ((x) << 29)
4465#define UTIL_PIN_MODE_MASK (0xf << 24)
4466#define UTIL_PIN_MODE_DATA (0 << 24)
4467#define UTIL_PIN_MODE_PWM (1 << 24)
4468#define UTIL_PIN_MODE_VBLANK (4 << 24)
4469#define UTIL_PIN_MODE_VSYNC (5 << 24)
4470#define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
4471#define UTIL_PIN_OUTPUT_DATA (1 << 23)
4472#define UTIL_PIN_POLARITY (1 << 22)
4473#define UTIL_PIN_DIRECTION_INPUT (1 << 19)
4474#define UTIL_PIN_INPUT_DATA (1 << 16)
022e4e52 4475
0fb890c0 4476/* BXT backlight register definition. */
022e4e52 4477#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4478#define BXT_BLC_PWM_ENABLE (1 << 31)
4479#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4480#define _BXT_BLC_PWM_FREQ1 0xC8254
4481#define _BXT_BLC_PWM_DUTY1 0xC8258
4482
4483#define _BXT_BLC_PWM_CTL2 0xC8350
4484#define _BXT_BLC_PWM_FREQ2 0xC8354
4485#define _BXT_BLC_PWM_DUTY2 0xC8358
4486
f0f59a00 4487#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4488 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4489#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4490 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4491#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4492 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4493
f0f59a00 4494#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4495#define PCH_GTC_ENABLE (1 << 31)
4496
585fb111 4497/* TV port control */
f0f59a00 4498#define TV_CTL _MMIO(0x68000)
646b4269 4499/* Enables the TV encoder */
585fb111 4500# define TV_ENC_ENABLE (1 << 31)
646b4269 4501/* Sources the TV encoder input from pipe B instead of A. */
4add0f6b
VS
4502# define TV_ENC_PIPE_SEL_SHIFT 30
4503# define TV_ENC_PIPE_SEL_MASK (1 << 30)
4504# define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
646b4269 4505/* Outputs composite video (DAC A only) */
585fb111 4506# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4507/* Outputs SVideo video (DAC B/C) */
585fb111 4508# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4509/* Outputs Component video (DAC A/B/C) */
585fb111 4510# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4511/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4512# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4513# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4514/* Enables slow sync generation (945GM only) */
585fb111 4515# define TV_SLOW_SYNC (1 << 20)
646b4269 4516/* Selects 4x oversampling for 480i and 576p */
585fb111 4517# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4518/* Selects 2x oversampling for 720p and 1080i */
585fb111 4519# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4520/* Selects no oversampling for 1080p */
585fb111 4521# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4522/* Selects 8x oversampling */
585fb111 4523# define TV_OVERSAMPLE_8X (3 << 18)
e3bb355c 4524# define TV_OVERSAMPLE_MASK (3 << 18)
646b4269 4525/* Selects progressive mode rather than interlaced */
585fb111 4526# define TV_PROGRESSIVE (1 << 17)
646b4269 4527/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4528# define TV_PAL_BURST (1 << 16)
646b4269 4529/* Field for setting delay of Y compared to C */
585fb111 4530# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4531/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4532# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4533/*
585fb111
JB
4534 * Enables a fix for the 915GM only.
4535 *
4536 * Not sure what it does.
4537 */
4538# define TV_ENC_C0_FIX (1 << 10)
646b4269 4539/* Bits that must be preserved by software */
d2d9f232 4540# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4541# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4542/* Read-only state that reports all features enabled */
585fb111 4543# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4544/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4545# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4546/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4547# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4548/* Normal operation */
585fb111 4549# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4550/* Encoder test pattern 1 - combo pattern */
585fb111 4551# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4552/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4553# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4554/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4555# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4556/* Encoder test pattern 4 - random noise */
585fb111 4557# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4558/* Encoder test pattern 5 - linear color ramps */
585fb111 4559# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4560/*
585fb111
JB
4561 * This test mode forces the DACs to 50% of full output.
4562 *
4563 * This is used for load detection in combination with TVDAC_SENSE_MASK
4564 */
4565# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4566# define TV_TEST_MODE_MASK (7 << 0)
4567
f0f59a00 4568#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4569# define TV_DAC_SAVE 0x00ffff00
646b4269 4570/*
585fb111
JB
4571 * Reports that DAC state change logic has reported change (RO).
4572 *
4573 * This gets cleared when TV_DAC_STATE_EN is cleared
4574*/
4575# define TVDAC_STATE_CHG (1 << 31)
4576# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4577/* Reports that DAC A voltage is above the detect threshold */
585fb111 4578# define TVDAC_A_SENSE (1 << 30)
646b4269 4579/* Reports that DAC B voltage is above the detect threshold */
585fb111 4580# define TVDAC_B_SENSE (1 << 29)
646b4269 4581/* Reports that DAC C voltage is above the detect threshold */
585fb111 4582# define TVDAC_C_SENSE (1 << 28)
646b4269 4583/*
585fb111
JB
4584 * Enables DAC state detection logic, for load-based TV detection.
4585 *
4586 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4587 * to off, for load detection to work.
4588 */
4589# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4590/* Sets the DAC A sense value to high */
585fb111 4591# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4592/* Sets the DAC B sense value to high */
585fb111 4593# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4594/* Sets the DAC C sense value to high */
585fb111 4595# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4596/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4597# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4598/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4599# define ENC_TVDAC_SLEW_FAST (1 << 6)
4600# define DAC_A_1_3_V (0 << 4)
4601# define DAC_A_1_1_V (1 << 4)
4602# define DAC_A_0_7_V (2 << 4)
cb66c692 4603# define DAC_A_MASK (3 << 4)
585fb111
JB
4604# define DAC_B_1_3_V (0 << 2)
4605# define DAC_B_1_1_V (1 << 2)
4606# define DAC_B_0_7_V (2 << 2)
cb66c692 4607# define DAC_B_MASK (3 << 2)
585fb111
JB
4608# define DAC_C_1_3_V (0 << 0)
4609# define DAC_C_1_1_V (1 << 0)
4610# define DAC_C_0_7_V (2 << 0)
cb66c692 4611# define DAC_C_MASK (3 << 0)
585fb111 4612
646b4269 4613/*
585fb111
JB
4614 * CSC coefficients are stored in a floating point format with 9 bits of
4615 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4616 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4617 * -1 (0x3) being the only legal negative value.
4618 */
f0f59a00 4619#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4620# define TV_RY_MASK 0x07ff0000
4621# define TV_RY_SHIFT 16
4622# define TV_GY_MASK 0x00000fff
4623# define TV_GY_SHIFT 0
4624
f0f59a00 4625#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4626# define TV_BY_MASK 0x07ff0000
4627# define TV_BY_SHIFT 16
646b4269 4628/*
585fb111
JB
4629 * Y attenuation for component video.
4630 *
4631 * Stored in 1.9 fixed point.
4632 */
4633# define TV_AY_MASK 0x000003ff
4634# define TV_AY_SHIFT 0
4635
f0f59a00 4636#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4637# define TV_RU_MASK 0x07ff0000
4638# define TV_RU_SHIFT 16
4639# define TV_GU_MASK 0x000007ff
4640# define TV_GU_SHIFT 0
4641
f0f59a00 4642#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4643# define TV_BU_MASK 0x07ff0000
4644# define TV_BU_SHIFT 16
646b4269 4645/*
585fb111
JB
4646 * U attenuation for component video.
4647 *
4648 * Stored in 1.9 fixed point.
4649 */
4650# define TV_AU_MASK 0x000003ff
4651# define TV_AU_SHIFT 0
4652
f0f59a00 4653#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4654# define TV_RV_MASK 0x0fff0000
4655# define TV_RV_SHIFT 16
4656# define TV_GV_MASK 0x000007ff
4657# define TV_GV_SHIFT 0
4658
f0f59a00 4659#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4660# define TV_BV_MASK 0x07ff0000
4661# define TV_BV_SHIFT 16
646b4269 4662/*
585fb111
JB
4663 * V attenuation for component video.
4664 *
4665 * Stored in 1.9 fixed point.
4666 */
4667# define TV_AV_MASK 0x000007ff
4668# define TV_AV_SHIFT 0
4669
f0f59a00 4670#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4671/* 2s-complement brightness adjustment */
585fb111
JB
4672# define TV_BRIGHTNESS_MASK 0xff000000
4673# define TV_BRIGHTNESS_SHIFT 24
646b4269 4674/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4675# define TV_CONTRAST_MASK 0x00ff0000
4676# define TV_CONTRAST_SHIFT 16
646b4269 4677/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4678# define TV_SATURATION_MASK 0x0000ff00
4679# define TV_SATURATION_SHIFT 8
646b4269 4680/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4681# define TV_HUE_MASK 0x000000ff
4682# define TV_HUE_SHIFT 0
4683
f0f59a00 4684#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4685/* Controls the DAC level for black */
585fb111
JB
4686# define TV_BLACK_LEVEL_MASK 0x01ff0000
4687# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4688/* Controls the DAC level for blanking */
585fb111
JB
4689# define TV_BLANK_LEVEL_MASK 0x000001ff
4690# define TV_BLANK_LEVEL_SHIFT 0
4691
f0f59a00 4692#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4693/* Number of pixels in the hsync. */
585fb111
JB
4694# define TV_HSYNC_END_MASK 0x1fff0000
4695# define TV_HSYNC_END_SHIFT 16
646b4269 4696/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4697# define TV_HTOTAL_MASK 0x00001fff
4698# define TV_HTOTAL_SHIFT 0
4699
f0f59a00 4700#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4701/* Enables the colorburst (needed for non-component color) */
585fb111 4702# define TV_BURST_ENA (1 << 31)
646b4269 4703/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4704# define TV_HBURST_START_SHIFT 16
4705# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4706/* Length of the colorburst */
585fb111
JB
4707# define TV_HBURST_LEN_SHIFT 0
4708# define TV_HBURST_LEN_MASK 0x0001fff
4709
f0f59a00 4710#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4711/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4712# define TV_HBLANK_END_SHIFT 16
4713# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4714/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4715# define TV_HBLANK_START_SHIFT 0
4716# define TV_HBLANK_START_MASK 0x0001fff
4717
f0f59a00 4718#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4719/* XXX */
585fb111
JB
4720# define TV_NBR_END_SHIFT 16
4721# define TV_NBR_END_MASK 0x07ff0000
646b4269 4722/* XXX */
585fb111
JB
4723# define TV_VI_END_F1_SHIFT 8
4724# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4725/* XXX */
585fb111
JB
4726# define TV_VI_END_F2_SHIFT 0
4727# define TV_VI_END_F2_MASK 0x0000003f
4728
f0f59a00 4729#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4730/* Length of vsync, in half lines */
585fb111
JB
4731# define TV_VSYNC_LEN_MASK 0x07ff0000
4732# define TV_VSYNC_LEN_SHIFT 16
646b4269 4733/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4734 * number of half lines.
4735 */
4736# define TV_VSYNC_START_F1_MASK 0x00007f00
4737# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4738/*
585fb111
JB
4739 * Offset of the start of vsync in field 2, measured in one less than the
4740 * number of half lines.
4741 */
4742# define TV_VSYNC_START_F2_MASK 0x0000007f
4743# define TV_VSYNC_START_F2_SHIFT 0
4744
f0f59a00 4745#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4746/* Enables generation of the equalization signal */
585fb111 4747# define TV_EQUAL_ENA (1 << 31)
646b4269 4748/* Length of vsync, in half lines */
585fb111
JB
4749# define TV_VEQ_LEN_MASK 0x007f0000
4750# define TV_VEQ_LEN_SHIFT 16
646b4269 4751/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4752 * the number of half lines.
4753 */
4754# define TV_VEQ_START_F1_MASK 0x0007f00
4755# define TV_VEQ_START_F1_SHIFT 8
646b4269 4756/*
585fb111
JB
4757 * Offset of the start of equalization in field 2, measured in one less than
4758 * the number of half lines.
4759 */
4760# define TV_VEQ_START_F2_MASK 0x000007f
4761# define TV_VEQ_START_F2_SHIFT 0
4762
f0f59a00 4763#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4764/*
585fb111
JB
4765 * Offset to start of vertical colorburst, measured in one less than the
4766 * number of lines from vertical start.
4767 */
4768# define TV_VBURST_START_F1_MASK 0x003f0000
4769# define TV_VBURST_START_F1_SHIFT 16
646b4269 4770/*
585fb111
JB
4771 * Offset to the end of vertical colorburst, measured in one less than the
4772 * number of lines from the start of NBR.
4773 */
4774# define TV_VBURST_END_F1_MASK 0x000000ff
4775# define TV_VBURST_END_F1_SHIFT 0
4776
f0f59a00 4777#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4778/*
585fb111
JB
4779 * Offset to start of vertical colorburst, measured in one less than the
4780 * number of lines from vertical start.
4781 */
4782# define TV_VBURST_START_F2_MASK 0x003f0000
4783# define TV_VBURST_START_F2_SHIFT 16
646b4269 4784/*
585fb111
JB
4785 * Offset to the end of vertical colorburst, measured in one less than the
4786 * number of lines from the start of NBR.
4787 */
4788# define TV_VBURST_END_F2_MASK 0x000000ff
4789# define TV_VBURST_END_F2_SHIFT 0
4790
f0f59a00 4791#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4792/*
585fb111
JB
4793 * Offset to start of vertical colorburst, measured in one less than the
4794 * number of lines from vertical start.
4795 */
4796# define TV_VBURST_START_F3_MASK 0x003f0000
4797# define TV_VBURST_START_F3_SHIFT 16
646b4269 4798/*
585fb111
JB
4799 * Offset to the end of vertical colorburst, measured in one less than the
4800 * number of lines from the start of NBR.
4801 */
4802# define TV_VBURST_END_F3_MASK 0x000000ff
4803# define TV_VBURST_END_F3_SHIFT 0
4804
f0f59a00 4805#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4806/*
585fb111
JB
4807 * Offset to start of vertical colorburst, measured in one less than the
4808 * number of lines from vertical start.
4809 */
4810# define TV_VBURST_START_F4_MASK 0x003f0000
4811# define TV_VBURST_START_F4_SHIFT 16
646b4269 4812/*
585fb111
JB
4813 * Offset to the end of vertical colorburst, measured in one less than the
4814 * number of lines from the start of NBR.
4815 */
4816# define TV_VBURST_END_F4_MASK 0x000000ff
4817# define TV_VBURST_END_F4_SHIFT 0
4818
f0f59a00 4819#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4820/* Turns on the first subcarrier phase generation DDA */
585fb111 4821# define TV_SC_DDA1_EN (1 << 31)
646b4269 4822/* Turns on the first subcarrier phase generation DDA */
585fb111 4823# define TV_SC_DDA2_EN (1 << 30)
646b4269 4824/* Turns on the first subcarrier phase generation DDA */
585fb111 4825# define TV_SC_DDA3_EN (1 << 29)
646b4269 4826/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4827# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4828/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4829# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4830/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4831# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4832/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4833# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4834/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4835# define TV_BURST_LEVEL_MASK 0x00ff0000
4836# define TV_BURST_LEVEL_SHIFT 16
646b4269 4837/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4838# define TV_SCDDA1_INC_MASK 0x00000fff
4839# define TV_SCDDA1_INC_SHIFT 0
4840
f0f59a00 4841#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4842/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4843# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4844# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4845/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4846# define TV_SCDDA2_INC_MASK 0x00007fff
4847# define TV_SCDDA2_INC_SHIFT 0
4848
f0f59a00 4849#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4850/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4851# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4852# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4853/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4854# define TV_SCDDA3_INC_MASK 0x00007fff
4855# define TV_SCDDA3_INC_SHIFT 0
4856
f0f59a00 4857#define TV_WIN_POS _MMIO(0x68070)
646b4269 4858/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4859# define TV_XPOS_MASK 0x1fff0000
4860# define TV_XPOS_SHIFT 16
646b4269 4861/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4862# define TV_YPOS_MASK 0x00000fff
4863# define TV_YPOS_SHIFT 0
4864
f0f59a00 4865#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4866/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4867# define TV_XSIZE_MASK 0x1fff0000
4868# define TV_XSIZE_SHIFT 16
646b4269 4869/*
585fb111
JB
4870 * Vertical size of the display window, measured in pixels.
4871 *
4872 * Must be even for interlaced modes.
4873 */
4874# define TV_YSIZE_MASK 0x00000fff
4875# define TV_YSIZE_SHIFT 0
4876
f0f59a00 4877#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4878/*
585fb111
JB
4879 * Enables automatic scaling calculation.
4880 *
4881 * If set, the rest of the registers are ignored, and the calculated values can
4882 * be read back from the register.
4883 */
4884# define TV_AUTO_SCALE (1 << 31)
646b4269 4885/*
585fb111
JB
4886 * Disables the vertical filter.
4887 *
4888 * This is required on modes more than 1024 pixels wide */
4889# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4890/* Enables adaptive vertical filtering */
585fb111
JB
4891# define TV_VADAPT (1 << 28)
4892# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4893/* Selects the least adaptive vertical filtering mode */
585fb111 4894# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4895/* Selects the moderately adaptive vertical filtering mode */
585fb111 4896# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4897/* Selects the most adaptive vertical filtering mode */
585fb111 4898# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4899/*
585fb111
JB
4900 * Sets the horizontal scaling factor.
4901 *
4902 * This should be the fractional part of the horizontal scaling factor divided
4903 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4904 *
4905 * (src width - 1) / ((oversample * dest width) - 1)
4906 */
4907# define TV_HSCALE_FRAC_MASK 0x00003fff
4908# define TV_HSCALE_FRAC_SHIFT 0
4909
f0f59a00 4910#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4911/*
585fb111
JB
4912 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4913 *
4914 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4915 */
4916# define TV_VSCALE_INT_MASK 0x00038000
4917# define TV_VSCALE_INT_SHIFT 15
646b4269 4918/*
585fb111
JB
4919 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4920 *
4921 * \sa TV_VSCALE_INT_MASK
4922 */
4923# define TV_VSCALE_FRAC_MASK 0x00007fff
4924# define TV_VSCALE_FRAC_SHIFT 0
4925
f0f59a00 4926#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4927/*
585fb111
JB
4928 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4929 *
4930 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4931 *
4932 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4933 */
4934# define TV_VSCALE_IP_INT_MASK 0x00038000
4935# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4936/*
585fb111
JB
4937 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4938 *
4939 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4940 *
4941 * \sa TV_VSCALE_IP_INT_MASK
4942 */
4943# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4944# define TV_VSCALE_IP_FRAC_SHIFT 0
4945
f0f59a00 4946#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4947# define TV_CC_ENABLE (1 << 31)
646b4269 4948/*
585fb111
JB
4949 * Specifies which field to send the CC data in.
4950 *
4951 * CC data is usually sent in field 0.
4952 */
4953# define TV_CC_FID_MASK (1 << 27)
4954# define TV_CC_FID_SHIFT 27
646b4269 4955/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4956# define TV_CC_HOFF_MASK 0x03ff0000
4957# define TV_CC_HOFF_SHIFT 16
646b4269 4958/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4959# define TV_CC_LINE_MASK 0x0000003f
4960# define TV_CC_LINE_SHIFT 0
4961
f0f59a00 4962#define TV_CC_DATA _MMIO(0x68094)
585fb111 4963# define TV_CC_RDY (1 << 31)
646b4269 4964/* Second word of CC data to be transmitted. */
585fb111
JB
4965# define TV_CC_DATA_2_MASK 0x007f0000
4966# define TV_CC_DATA_2_SHIFT 16
646b4269 4967/* First word of CC data to be transmitted. */
585fb111
JB
4968# define TV_CC_DATA_1_MASK 0x0000007f
4969# define TV_CC_DATA_1_SHIFT 0
4970
f0f59a00
VS
4971#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4972#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4973#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4974#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4975
040d87f1 4976/* Display Port */
f0f59a00
VS
4977#define DP_A _MMIO(0x64000) /* eDP */
4978#define DP_B _MMIO(0x64100)
4979#define DP_C _MMIO(0x64200)
4980#define DP_D _MMIO(0x64300)
040d87f1 4981
f0f59a00
VS
4982#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4983#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4984#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4985
040d87f1 4986#define DP_PORT_EN (1 << 31)
59b74c49
VS
4987#define DP_PIPE_SEL_SHIFT 30
4988#define DP_PIPE_SEL_MASK (1 << 30)
4989#define DP_PIPE_SEL(pipe) ((pipe) << 30)
4990#define DP_PIPE_SEL_SHIFT_IVB 29
4991#define DP_PIPE_SEL_MASK_IVB (3 << 29)
4992#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
4993#define DP_PIPE_SEL_SHIFT_CHV 16
4994#define DP_PIPE_SEL_MASK_CHV (3 << 16)
4995#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 4996
040d87f1
KP
4997/* Link training mode - select a suitable mode for each stage */
4998#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4999#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5000#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5001#define DP_LINK_TRAIN_OFF (3 << 28)
5002#define DP_LINK_TRAIN_MASK (3 << 28)
5003#define DP_LINK_TRAIN_SHIFT 28
5004
8db9d77b
ZW
5005/* CPT Link training mode */
5006#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5007#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5008#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5009#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5010#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5011#define DP_LINK_TRAIN_SHIFT_CPT 8
5012
040d87f1
KP
5013/* Signal voltages. These are mostly controlled by the other end */
5014#define DP_VOLTAGE_0_4 (0 << 25)
5015#define DP_VOLTAGE_0_6 (1 << 25)
5016#define DP_VOLTAGE_0_8 (2 << 25)
5017#define DP_VOLTAGE_1_2 (3 << 25)
5018#define DP_VOLTAGE_MASK (7 << 25)
5019#define DP_VOLTAGE_SHIFT 25
5020
5021/* Signal pre-emphasis levels, like voltages, the other end tells us what
5022 * they want
5023 */
5024#define DP_PRE_EMPHASIS_0 (0 << 22)
5025#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5026#define DP_PRE_EMPHASIS_6 (2 << 22)
5027#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5028#define DP_PRE_EMPHASIS_MASK (7 << 22)
5029#define DP_PRE_EMPHASIS_SHIFT 22
5030
5031/* How many wires to use. I guess 3 was too hard */
17aa6be9 5032#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5033#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5034#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5035
5036/* Mystic DPCD version 1.1 special mode */
5037#define DP_ENHANCED_FRAMING (1 << 18)
5038
32f9d658
ZW
5039/* eDP */
5040#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5041#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5042#define DP_PLL_FREQ_MASK (3 << 16)
5043
646b4269 5044/* locked once port is enabled */
040d87f1
KP
5045#define DP_PORT_REVERSAL (1 << 15)
5046
32f9d658
ZW
5047/* eDP */
5048#define DP_PLL_ENABLE (1 << 14)
5049
646b4269 5050/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5051#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5052
5053#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5054#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5055
646b4269 5056/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5057#define DP_COLOR_RANGE_16_235 (1 << 8)
5058
646b4269 5059/* Turn on the audio link */
040d87f1
KP
5060#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5061
646b4269 5062/* vs and hs sync polarity */
040d87f1
KP
5063#define DP_SYNC_VS_HIGH (1 << 4)
5064#define DP_SYNC_HS_HIGH (1 << 3)
5065
646b4269 5066/* A fantasy */
040d87f1
KP
5067#define DP_DETECTED (1 << 2)
5068
646b4269 5069/* The aux channel provides a way to talk to the
040d87f1
KP
5070 * signal sink for DDC etc. Max packet size supported
5071 * is 20 bytes in each direction, hence the 5 fixed
5072 * data registers
5073 */
ed5eb1b7
JN
5074#define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5075#define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
ed5eb1b7
JN
5076
5077#define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5078#define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
a324fcac 5079
bdabdb63
VS
5080#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5081#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5082
5083#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5084#define DP_AUX_CH_CTL_DONE (1 << 30)
5085#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5086#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5087#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5088#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5089#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5090#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5091#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5092#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5093#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5094#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5095#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5096#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5097#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5098#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5099#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5100#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5101#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5102#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5103#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5104#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5105#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5106#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
6f211ed4 5107#define DP_AUX_CH_CTL_TBT_IO (1 << 11)
395b2913 5108#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5109#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5110#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5111
5112/*
5113 * Computing GMCH M and N values for the Display Port link
5114 *
5115 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5116 *
5117 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5118 *
5119 * The GMCH value is used internally
5120 *
5121 * bytes_per_pixel is the number of bytes coming out of the plane,
5122 * which is after the LUTs, so we want the bytes for our color format.
5123 * For our current usage, this is always 3, one byte for R, G and B.
5124 */
e3b95f1e
DV
5125#define _PIPEA_DATA_M_G4X 0x70050
5126#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5127
5128/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5ee8ee86 5129#define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
72419203 5130#define TU_SIZE_SHIFT 25
a65851af 5131#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5132
a65851af
VS
5133#define DATA_LINK_M_N_MASK (0xffffff)
5134#define DATA_LINK_N_MAX (0x800000)
040d87f1 5135
e3b95f1e
DV
5136#define _PIPEA_DATA_N_G4X 0x70054
5137#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5138#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5139
5140/*
5141 * Computing Link M and N values for the Display Port link
5142 *
5143 * Link M / N = pixel_clock / ls_clk
5144 *
5145 * (the DP spec calls pixel_clock the 'strm_clk')
5146 *
5147 * The Link value is transmitted in the Main Stream
5148 * Attributes and VB-ID.
5149 */
5150
e3b95f1e
DV
5151#define _PIPEA_LINK_M_G4X 0x70060
5152#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5153#define PIPEA_DP_LINK_M_MASK (0xffffff)
5154
e3b95f1e
DV
5155#define _PIPEA_LINK_N_G4X 0x70064
5156#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5157#define PIPEA_DP_LINK_N_MASK (0xffffff)
5158
f0f59a00
VS
5159#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5160#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5161#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5162#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5163
585fb111
JB
5164/* Display & cursor control */
5165
5166/* Pipe A */
a57c774a 5167#define _PIPEADSL 0x70000
837ba00f
PZ
5168#define DSL_LINEMASK_GEN2 0x00000fff
5169#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5170#define _PIPEACONF 0x70008
5ee8ee86 5171#define PIPECONF_ENABLE (1 << 31)
5eddb70b 5172#define PIPECONF_DISABLE 0
5ee8ee86
PZ
5173#define PIPECONF_DOUBLE_WIDE (1 << 30)
5174#define I965_PIPECONF_ACTIVE (1 << 30)
5175#define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
cc7a4cff
VS
5176#define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
5177#define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
5eddb70b
CW
5178#define PIPECONF_SINGLE_WIDE 0
5179#define PIPECONF_PIPE_UNLOCKED 0
5ee8ee86 5180#define PIPECONF_PIPE_LOCKED (1 << 25)
5ee8ee86 5181#define PIPECONF_FORCE_BORDER (1 << 25)
9d5441de
VS
5182#define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
5183#define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
5184#define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
5185#define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
5186#define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
5187#define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
5188#define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
5189#define PIPECONF_GAMMA_MODE_SHIFT 24
59df7b17 5190#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5191#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5192/* Note that pre-gen3 does not support interlaced display directly. Panel
5193 * fitting must be disabled on pre-ilk for interlaced. */
5194#define PIPECONF_PROGRESSIVE (0 << 21)
5195#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5196#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5197#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5198#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5199/* Ironlake and later have a complete new set of values for interlaced. PFIT
5200 * means panel fitter required, PF means progressive fetch, DBL means power
5201 * saving pixel doubling. */
5202#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5203#define PIPECONF_INTERLACED_ILK (3 << 21)
5204#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5205#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5206#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5207#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
5ee8ee86 5208#define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6fa7aec1 5209#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5210#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
d1844606
VS
5211#define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
5212#define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
5213#define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
5214#define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
ac0f01ce 5215#define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
dfd07d72 5216#define PIPECONF_BPC_MASK (0x7 << 5)
5ee8ee86
PZ
5217#define PIPECONF_8BPC (0 << 5)
5218#define PIPECONF_10BPC (1 << 5)
5219#define PIPECONF_6BPC (2 << 5)
5220#define PIPECONF_12BPC (3 << 5)
5221#define PIPECONF_DITHER_EN (1 << 4)
4f0d1aff 5222#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5ee8ee86
PZ
5223#define PIPECONF_DITHER_TYPE_SP (0 << 2)
5224#define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
5225#define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
5226#define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
a57c774a 5227#define _PIPEASTAT 0x70024
5ee8ee86
PZ
5228#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
5229#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
5230#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
5231#define PIPE_CRC_DONE_ENABLE (1UL << 28)
5232#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
5233#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
5234#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
5235#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
5236#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
5237#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
5238#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
5239#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
5240#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
5241#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
5242#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
5243#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
5244#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
5245#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
5246#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
5247#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
5248#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
5249#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
5250#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
5251#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
5252#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
5253#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
5254#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
5255#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
5256#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
5257#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
5258#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
5259#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
5260#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
5261#define PIPE_DPST_EVENT_STATUS (1UL << 7)
5262#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
5263#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
5264#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
5265#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
5266#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
5267#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
5268#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
5269#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
5270#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
5271#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
5272#define PIPE_HBLANK_INT_STATUS (1UL << 0)
5273#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 5274
755e9019
ID
5275#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5276#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5277
84fd4f4e
RB
5278#define PIPE_A_OFFSET 0x70000
5279#define PIPE_B_OFFSET 0x71000
5280#define PIPE_C_OFFSET 0x72000
f1f1d4fa 5281#define PIPE_D_OFFSET 0x73000
84fd4f4e 5282#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5283/*
5284 * There's actually no pipe EDP. Some pipe registers have
5285 * simply shifted from the pipe to the transcoder, while
5286 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5287 * to access such registers in transcoder EDP.
5288 */
5289#define PIPE_EDP_OFFSET 0x7f000
5290
372610f3
MC
5291/* ICL DSI 0 and 1 */
5292#define PIPE_DSI0_OFFSET 0x7b000
5293#define PIPE_DSI1_OFFSET 0x7b800
5294
f0f59a00
VS
5295#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5296#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5297#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5298#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5299#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5300
e262568e
VS
5301#define _PIPEAGCMAX 0x70010
5302#define _PIPEBGCMAX 0x71010
5303#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
5304
0b86952d
VS
5305#define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
5306#define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
5307#define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
5308
756f85cf
PZ
5309#define _PIPE_MISC_A 0x70030
5310#define _PIPE_MISC_B 0x71030
b10d1173
VS
5311#define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
5312#define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
09b25812 5313#define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
5ee8ee86 5314#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
041be481 5315#define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
70418a68
AN
5316/*
5317 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
5318 * valid values of: 6, 8, 10 BPC.
5319 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
5320 * 6, 8, 10, 12 BPC.
5321 */
5322#define PIPEMISC_BPC_MASK (7 << 5)
5323#define PIPEMISC_8_BPC (0 << 5)
5324#define PIPEMISC_10_BPC (1 << 5)
5325#define PIPEMISC_6_BPC (2 << 5)
5326#define PIPEMISC_12_BPC_ADLP (4 << 5) /* adlp+ */
5ee8ee86
PZ
5327#define PIPEMISC_DITHER_ENABLE (1 << 4)
5328#define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
5329#define PIPEMISC_DITHER_TYPE_SP (0 << 2)
f0f59a00 5330#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5331
e2ca757b
AS
5332#define _PIPE_MISC2_A 0x7002C
5333#define _PIPE_MISC2_B 0x7102C
5334#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24)
5335#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24)
5336#define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24)
5337#define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
5338
c0550305
MR
5339/* Skylake+ pipe bottom (background) color */
5340#define _SKL_BOTTOM_COLOR_A 0x70034
5341#define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
5342#define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
5343#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
5344
8bcc0840
MR
5345#define _ICL_PIPE_A_STATUS 0x70058
5346#define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
5347#define PIPE_STATUS_UNDERRUN REG_BIT(31)
5348#define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
5349#define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
5350#define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
5351
f0f59a00 5352#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7d938bc0
VS
5353#define PIPEB_LINE_COMPARE_INT_EN REG_BIT(29)
5354#define PIPEB_HLINE_INT_EN REG_BIT(28)
5355#define PIPEB_VBLANK_INT_EN REG_BIT(27)
5356#define SPRITED_FLIP_DONE_INT_EN REG_BIT(26)
5357#define SPRITEC_FLIP_DONE_INT_EN REG_BIT(25)
5358#define PLANEB_FLIP_DONE_INT_EN REG_BIT(24)
5359#define PIPE_PSR_INT_EN REG_BIT(22)
5360#define PIPEA_LINE_COMPARE_INT_EN REG_BIT(21)
5361#define PIPEA_HLINE_INT_EN REG_BIT(20)
5362#define PIPEA_VBLANK_INT_EN REG_BIT(19)
5363#define SPRITEB_FLIP_DONE_INT_EN REG_BIT(18)
5364#define SPRITEA_FLIP_DONE_INT_EN REG_BIT(17)
5365#define PLANEA_FLIPDONE_INT_EN REG_BIT(16)
5366#define PIPEC_LINE_COMPARE_INT_EN REG_BIT(13)
5367#define PIPEC_HLINE_INT_EN REG_BIT(12)
5368#define PIPEC_VBLANK_INT_EN REG_BIT(11)
5369#define SPRITEF_FLIPDONE_INT_EN REG_BIT(10)
5370#define SPRITEE_FLIPDONE_INT_EN REG_BIT(9)
5371#define PLANEC_FLIPDONE_INT_EN REG_BIT(8)
c46ce4d7 5372
f0f59a00 5373#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
7d938bc0
VS
5374#define DPINVGTT_EN_MASK_CHV REG_GENMASK(27, 16)
5375#define DPINVGTT_EN_MASK_VLV REG_GENMASK(23, 16)
5376#define SPRITEF_INVALID_GTT_INT_EN REG_BIT(27)
5377#define SPRITEE_INVALID_GTT_INT_EN REG_BIT(26)
5378#define PLANEC_INVALID_GTT_INT_EN REG_BIT(25)
5379#define CURSORC_INVALID_GTT_INT_EN REG_BIT(24)
5380#define CURSORB_INVALID_GTT_INT_EN REG_BIT(23)
5381#define CURSORA_INVALID_GTT_INT_EN REG_BIT(22)
5382#define SPRITED_INVALID_GTT_INT_EN REG_BIT(21)
5383#define SPRITEC_INVALID_GTT_INT_EN REG_BIT(20)
5384#define PLANEB_INVALID_GTT_INT_EN REG_BIT(19)
5385#define SPRITEB_INVALID_GTT_INT_EN REG_BIT(18)
5386#define SPRITEA_INVALID_GTT_INT_EN REG_BIT(17)
5387#define PLANEA_INVALID_GTT_INT_EN REG_BIT(16)
5388#define DPINVGTT_STATUS_MASK_CHV REG_GENMASK(11, 0)
5389#define DPINVGTT_STATUS_MASK_VLV REG_GENMASK(7, 0)
5390#define SPRITEF_INVALID_GTT_STATUS REG_BIT(11)
5391#define SPRITEE_INVALID_GTT_STATUS REG_BIT(10)
5392#define PLANEC_INVALID_GTT_STATUS REG_BIT(9)
5393#define CURSORC_INVALID_GTT_STATUS REG_BIT(8)
5394#define CURSORB_INVALID_GTT_STATUS REG_BIT(7)
5395#define CURSORA_INVALID_GTT_STATUS REG_BIT(6)
5396#define SPRITED_INVALID_GTT_STATUS REG_BIT(5)
5397#define SPRITEC_INVALID_GTT_STATUS REG_BIT(4)
5398#define PLANEB_INVALID_GTT_STATUS REG_BIT(3)
5399#define SPRITEB_INVALID_GTT_STATUS REG_BIT(2)
5400#define SPRITEA_INVALID_GTT_STATUS REG_BIT(1)
5401#define PLANEA_INVALID_GTT_STATUS REG_BIT(0)
c46ce4d7 5402
ed5eb1b7 5403#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
5404#define DSPARB_CSTART_MASK (0x7f << 7)
5405#define DSPARB_CSTART_SHIFT 7
5406#define DSPARB_BSTART_MASK (0x7f)
5407#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5408#define DSPARB_BEND_SHIFT 9 /* on 855 */
5409#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5410#define DSPARB_SPRITEA_SHIFT_VLV 0
5411#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5412#define DSPARB_SPRITEB_SHIFT_VLV 8
5413#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5414#define DSPARB_SPRITEC_SHIFT_VLV 16
5415#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5416#define DSPARB_SPRITED_SHIFT_VLV 24
5417#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5418#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5419#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5420#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5421#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5422#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5423#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5424#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5425#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5426#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5427#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5428#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5429#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5430#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5431#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5432#define DSPARB_SPRITEE_SHIFT_VLV 0
5433#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5434#define DSPARB_SPRITEF_SHIFT_VLV 8
5435#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5436
0a560674 5437/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 5438#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 5439#define DSPFW_SR_SHIFT 23
5ee8ee86 5440#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 5441#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 5442#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 5443#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
5444#define DSPFW_PLANEB_MASK (0x7f << 8)
5445#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 5446#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
5447#define DSPFW_PLANEA_MASK (0x7f << 0)
5448#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5449#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 5450#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 5451#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 5452#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 5453#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 5454#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 5455#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
5456#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
5457#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 5458#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 5459#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 5460#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 5461#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 5462#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
5463#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
5464#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 5465#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
5466#define DSPFW_HPLL_SR_EN (1 << 31)
5467#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 5468#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 5469#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 5470#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 5471#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 5472#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 5473#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
5474
5475/* vlv/chv */
f0f59a00 5476#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 5477#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 5478#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 5479#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 5480#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 5481#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 5482#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 5483#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 5484#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 5485#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 5486#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 5487#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 5488#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 5489#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 5490#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 5491#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 5492#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 5493#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 5494#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
5495#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5496#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 5497#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 5498#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 5499#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 5500#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 5501#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 5502#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 5503#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 5504#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 5505#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 5506#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 5507#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 5508#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 5509#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 5510#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 5511#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 5512#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 5513#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 5514#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 5515#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 5516#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 5517#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 5518#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 5519#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 5520#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 5521#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 5522#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
5523
5524/* vlv/chv high order bits */
f0f59a00 5525#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5526#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 5527#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5528#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 5529#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 5530#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 5531#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 5532#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 5533#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 5534#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 5535#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 5536#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 5537#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 5538#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 5539#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 5540#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 5541#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 5542#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 5543#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 5544#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 5545#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 5546#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5547#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 5548#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 5549#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 5550#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 5551#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 5552#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 5553#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 5554#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 5555#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 5556#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 5557#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 5558#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 5559#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 5560#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 5561#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 5562#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 5563#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 5564#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 5565#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 5566#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 5567
12a3c055 5568/* drain latency register values*/
f0f59a00 5569#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5570#define DDL_CURSOR_SHIFT 24
5ee8ee86 5571#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 5572#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
5573#define DDL_PRECISION_HIGH (1 << 7)
5574#define DDL_PRECISION_LOW (0 << 7)
0948c265 5575#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5576
f0f59a00 5577#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
5578#define CBR_PND_DEADLINE_DISABLE (1 << 31)
5579#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 5580
c231775c 5581#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 5582#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 5583
7662c8bd 5584/* FIFO watermark sizes etc */
0e442c60 5585#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5586#define I915_FIFO_LINE_SIZE 64
5587#define I830_FIFO_LINE_SIZE 32
0e442c60 5588
ceb04246 5589#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5590#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5591#define I965_FIFO_SIZE 512
5592#define I945_FIFO_SIZE 127
7662c8bd 5593#define I915_FIFO_SIZE 95
dff33cfc 5594#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5595#define I830_FIFO_SIZE 95
0e442c60 5596
ceb04246 5597#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5598#define G4X_MAX_WM 0x3f
7662c8bd
SL
5599#define I915_MAX_WM 0x3f
5600
f2b115e6
AJ
5601#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5602#define PINEVIEW_FIFO_LINE_SIZE 64
5603#define PINEVIEW_MAX_WM 0x1ff
5604#define PINEVIEW_DFT_WM 0x3f
5605#define PINEVIEW_DFT_HPLLOFF_WM 0
5606#define PINEVIEW_GUARD_WM 10
5607#define PINEVIEW_CURSOR_FIFO 64
5608#define PINEVIEW_CURSOR_MAX_WM 0x3f
5609#define PINEVIEW_CURSOR_DFT_WM 0
5610#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5611
ceb04246 5612#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5613#define I965_CURSOR_FIFO 64
5614#define I965_CURSOR_MAX_WM 32
5615#define I965_CURSOR_DFT_WM 8
7f8a8569 5616
fae1267d 5617/* Watermark register definitions for SKL */
086f8e84
VS
5618#define _CUR_WM_A_0 0x70140
5619#define _CUR_WM_B_0 0x71140
7959ffe5
MR
5620#define _CUR_WM_SAGV_A 0x70158
5621#define _CUR_WM_SAGV_B 0x71158
5622#define _CUR_WM_SAGV_TRANS_A 0x7015C
5623#define _CUR_WM_SAGV_TRANS_B 0x7115C
5624#define _CUR_WM_TRANS_A 0x70168
5625#define _CUR_WM_TRANS_B 0x71168
086f8e84
VS
5626#define _PLANE_WM_1_A_0 0x70240
5627#define _PLANE_WM_1_B_0 0x71240
5628#define _PLANE_WM_2_A_0 0x70340
5629#define _PLANE_WM_2_B_0 0x71340
7959ffe5
MR
5630#define _PLANE_WM_SAGV_1_A 0x70258
5631#define _PLANE_WM_SAGV_1_B 0x71258
5632#define _PLANE_WM_SAGV_2_A 0x70358
5633#define _PLANE_WM_SAGV_2_B 0x71358
5634#define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
5635#define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
5636#define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
5637#define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
5638#define _PLANE_WM_TRANS_1_A 0x70268
5639#define _PLANE_WM_TRANS_1_B 0x71268
5640#define _PLANE_WM_TRANS_2_A 0x70368
5641#define _PLANE_WM_TRANS_2_B 0x71368
fae1267d 5642#define PLANE_WM_EN (1 << 31)
2ed8e1f5 5643#define PLANE_WM_IGNORE_LINES (1 << 30)
47d263a6
MR
5644#define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
5645#define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
fae1267d 5646
086f8e84 5647#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00 5648#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
7959ffe5
MR
5649#define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
5650#define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
5651#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
086f8e84
VS
5652#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5653#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
7959ffe5
MR
5654#define _PLANE_WM_BASE(pipe, plane) \
5655 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5656#define PLANE_WM(pipe, plane, level) \
5657 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
5658#define _PLANE_WM_SAGV_1(pipe) \
5659 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
5660#define _PLANE_WM_SAGV_2(pipe) \
5661 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
5662#define PLANE_WM_SAGV(pipe, plane) \
5663 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
5664#define _PLANE_WM_SAGV_TRANS_1(pipe) \
5665 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
5666#define _PLANE_WM_SAGV_TRANS_2(pipe) \
5667 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
5668#define PLANE_WM_SAGV_TRANS(pipe, plane) \
5669 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
5670#define _PLANE_WM_TRANS_1(pipe) \
5671 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
5672#define _PLANE_WM_TRANS_2(pipe) \
5673 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
5674#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5675 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5676
7f8a8569 5677/* define the Watermark register on Ironlake */
96eaeb3d
VS
5678#define _WM0_PIPEA_ILK 0x45100
5679#define _WM0_PIPEB_ILK 0x45104
5680#define _WM0_PIPEC_IVB 0x45200
5681#define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
5682 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
5ee8ee86 5683#define WM0_PIPE_PLANE_MASK (0xffff << 16)
7f8a8569 5684#define WM0_PIPE_PLANE_SHIFT 16
5ee8ee86 5685#define WM0_PIPE_SPRITE_MASK (0xff << 8)
7f8a8569 5686#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5687#define WM0_PIPE_CURSOR_MASK (0xff)
f0f59a00 5688#define WM1_LP_ILK _MMIO(0x45108)
5ee8ee86 5689#define WM1_LP_SR_EN (1 << 31)
7f8a8569 5690#define WM1_LP_LATENCY_SHIFT 24
5ee8ee86
PZ
5691#define WM1_LP_LATENCY_MASK (0x7f << 24)
5692#define WM1_LP_FBC_MASK (0xf << 20)
4ed765f9 5693#define WM1_LP_FBC_SHIFT 20
416f4727 5694#define WM1_LP_FBC_SHIFT_BDW 19
5ee8ee86 5695#define WM1_LP_SR_MASK (0x7ff << 8)
7f8a8569 5696#define WM1_LP_SR_SHIFT 8
1996d624 5697#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5698#define WM2_LP_ILK _MMIO(0x4510c)
5ee8ee86 5699#define WM2_LP_EN (1 << 31)
f0f59a00 5700#define WM3_LP_ILK _MMIO(0x45110)
5ee8ee86 5701#define WM3_LP_EN (1 << 31)
f0f59a00
VS
5702#define WM1S_LP_ILK _MMIO(0x45120)
5703#define WM2S_LP_IVB _MMIO(0x45124)
5704#define WM3S_LP_IVB _MMIO(0x45128)
5ee8ee86 5705#define WM1S_LP_EN (1 << 31)
7f8a8569 5706
cca32e9a
PZ
5707#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5708 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5709 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5710
7f8a8569 5711/* Memory latency timer register */
f0f59a00 5712#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5713#define MLTR_WM1_SHIFT 0
5714#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5715/* the unit of memory self-refresh latency time is 0.5us */
5716#define ILK_SRLT_MASK 0x3f
5717
1398261a
YL
5718
5719/* the address where we get all kinds of latency value */
f0f59a00 5720#define SSKPD _MMIO(0x5d10)
1398261a
YL
5721#define SSKPD_WM_MASK 0x3f
5722#define SSKPD_WM0_SHIFT 0
5723#define SSKPD_WM1_SHIFT 8
5724#define SSKPD_WM2_SHIFT 16
5725#define SSKPD_WM3_SHIFT 24
5726
585fb111
JB
5727/*
5728 * The two pipe frame counter registers are not synchronized, so
5729 * reading a stable value is somewhat tricky. The following code
5730 * should work:
5731 *
5732 * do {
5733 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5734 * PIPE_FRAME_HIGH_SHIFT;
5735 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5736 * PIPE_FRAME_LOW_SHIFT);
5737 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5738 * PIPE_FRAME_HIGH_SHIFT);
5739 * } while (high1 != high2);
5740 * frame = (high1 << 8) | low1;
5741 */
25a2e2d0 5742#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5743#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5744#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5745#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5746#define PIPE_FRAME_LOW_MASK 0xff000000
5747#define PIPE_FRAME_LOW_SHIFT 24
5748#define PIPE_PIXEL_MASK 0x00ffffff
5749#define PIPE_PIXEL_SHIFT 0
9880b7a5 5750/* GM45+ just has to be different */
fd8f507c
VS
5751#define _PIPEA_FRMCOUNT_G4X 0x70040
5752#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5753#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5754#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5755
5756/* Cursor A & B regs */
5efb3e28 5757#define _CURACNTR 0x70080
14b60391 5758/* Old style CUR*CNTR flags (desktop 8xx) */
348abd4c
VS
5759#define CURSOR_ENABLE REG_BIT(31)
5760#define CURSOR_PIPE_GAMMA_ENABLE REG_BIT(30)
5761#define CURSOR_STRIDE_MASK REG_GENMASK(29, 28)
5762#define CURSOR_STRIDE(stride) REG_FIELD_PREP(CURSOR_STRIDE_MASK, ffs(stride) - 9) /* 256,512,1k,2k */
5763#define CURSOR_FORMAT_MASK REG_GENMASK(26, 24)
5764#define CURSOR_FORMAT_2C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 0)
5765#define CURSOR_FORMAT_3C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 1)
5766#define CURSOR_FORMAT_4C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 2)
5767#define CURSOR_FORMAT_ARGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 4)
5768#define CURSOR_FORMAT_XRGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 5)
14b60391 5769/* New style CUR*CNTR flags */
0b86952d
VS
5770#define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
5771#define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
348abd4c
VS
5772#define MCURSOR_PIPE_SEL_MASK REG_GENMASK(29, 28)
5773#define MCURSOR_PIPE_SEL(pipe) REG_FIELD_PREP(MCURSOR_PIPE_SEL_MASK, (pipe))
5774#define MCURSOR_PIPE_GAMMA_ENABLE REG_BIT(26)
5775#define MCURSOR_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
5776#define MCURSOR_ROTATE_180 REG_BIT(15)
5777#define MCURSOR_TRICKLE_FEED_DISABLE REG_BIT(14)
5778#define MCURSOR_MODE_MASK 0x27
5779#define MCURSOR_MODE_DISABLE 0x00
5780#define MCURSOR_MODE_128_32B_AX 0x02
5781#define MCURSOR_MODE_256_32B_AX 0x03
5782#define MCURSOR_MODE_64_32B_AX 0x07
5783#define MCURSOR_MODE_128_ARGB_AX (0x20 | MCURSOR_MODE_128_32B_AX)
5784#define MCURSOR_MODE_256_ARGB_AX (0x20 | MCURSOR_MODE_256_32B_AX)
5785#define MCURSOR_MODE_64_ARGB_AX (0x20 | MCURSOR_MODE_64_32B_AX)
5efb3e28
VS
5786#define _CURABASE 0x70084
5787#define _CURAPOS 0x70088
348abd4c
VS
5788#define CURSOR_POS_Y_SIGN REG_BIT(31)
5789#define CURSOR_POS_Y_MASK REG_GENMASK(30, 16)
5790#define CURSOR_POS_Y(y) REG_FIELD_PREP(CURSOR_POS_Y_MASK, (y))
5791#define CURSOR_POS_X_SIGN REG_BIT(15)
5792#define CURSOR_POS_X_MASK REG_GENMASK(14, 0)
5793#define CURSOR_POS_X(x) REG_FIELD_PREP(CURSOR_POS_X_MASK, (x))
5794#define _CURASIZE 0x700a0 /* 845/865 */
5795#define CURSOR_HEIGHT_MASK REG_GENMASK(21, 12)
5796#define CURSOR_HEIGHT(h) REG_FIELD_PREP(CURSOR_HEIGHT_MASK, (h))
5797#define CURSOR_WIDTH_MASK REG_GENMASK(9, 0)
5798#define CURSOR_WIDTH(w) REG_FIELD_PREP(CURSOR_WIDTH_MASK, (w))
024faac7 5799#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
348abd4c
VS
5800#define CUR_FBC_EN REG_BIT(31)
5801#define CUR_FBC_HEIGHT_MASK REG_GENMASK(7, 0)
5802#define CUR_FBC_HEIGHT(h) REG_FIELD_PREP(CUR_FBC_HEIGHT_MASK, (h))
a8ada068 5803#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
5804#define _CURBCNTR 0x700c0
5805#define _CURBBASE 0x700c4
5806#define _CURBPOS 0x700c8
585fb111 5807
65a21cd6
JB
5808#define _CURBCNTR_IVB 0x71080
5809#define _CURBBASE_IVB 0x71084
5810#define _CURBPOS_IVB 0x71088
5811
5efb3e28
VS
5812#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5813#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5814#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
348abd4c 5815#define CURSIZE(pipe) _CURSOR2(pipe, _CURASIZE)
024faac7 5816#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 5817#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 5818
5efb3e28
VS
5819#define CURSOR_A_OFFSET 0x70080
5820#define CURSOR_B_OFFSET 0x700c0
5821#define CHV_CURSOR_C_OFFSET 0x700e0
5822#define IVB_CURSOR_B_OFFSET 0x71080
5823#define IVB_CURSOR_C_OFFSET 0x72080
6ea3cee6 5824#define TGL_CURSOR_D_OFFSET 0x73080
65a21cd6 5825
585fb111 5826/* Display A control */
6ede6b06 5827#define _DSPAADDR_VLV 0x7017C /* vlv/chv */
a57c774a 5828#define _DSPACNTR 0x70180
5ee8ee86 5829#define DISPLAY_PLANE_ENABLE (1 << 31)
585fb111 5830#define DISPLAY_PLANE_DISABLE 0
5ee8ee86 5831#define DISPPLANE_GAMMA_ENABLE (1 << 30)
585fb111 5832#define DISPPLANE_GAMMA_DISABLE 0
5ee8ee86
PZ
5833#define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
5834#define DISPPLANE_YUV422 (0x0 << 26)
5835#define DISPPLANE_8BPP (0x2 << 26)
5836#define DISPPLANE_BGRA555 (0x3 << 26)
5837#define DISPPLANE_BGRX555 (0x4 << 26)
5838#define DISPPLANE_BGRX565 (0x5 << 26)
5839#define DISPPLANE_BGRX888 (0x6 << 26)
5840#define DISPPLANE_BGRA888 (0x7 << 26)
5841#define DISPPLANE_RGBX101010 (0x8 << 26)
5842#define DISPPLANE_RGBA101010 (0x9 << 26)
5843#define DISPPLANE_BGRX101010 (0xa << 26)
73263cb6 5844#define DISPPLANE_BGRA101010 (0xb << 26)
5ee8ee86
PZ
5845#define DISPPLANE_RGBX161616 (0xc << 26)
5846#define DISPPLANE_RGBX888 (0xe << 26)
5847#define DISPPLANE_RGBA888 (0xf << 26)
5848#define DISPPLANE_STEREO_ENABLE (1 << 25)
585fb111 5849#define DISPPLANE_STEREO_DISABLE 0
8271b2ef 5850#define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
b24e7179 5851#define DISPPLANE_SEL_PIPE_SHIFT 24
5ee8ee86
PZ
5852#define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
5853#define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
5854#define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
585fb111 5855#define DISPPLANE_SRC_KEY_DISABLE 0
5ee8ee86 5856#define DISPPLANE_LINE_DOUBLE (1 << 20)
585fb111
JB
5857#define DISPPLANE_NO_LINE_DOUBLE 0
5858#define DISPPLANE_STEREO_POLARITY_FIRST 0
5ee8ee86
PZ
5859#define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
5860#define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
5861#define DISPPLANE_ROTATE_180 (1 << 15)
5862#define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
5863#define DISPPLANE_TILED (1 << 10)
cda195f1 5864#define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */
5ee8ee86 5865#define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
a57c774a
AK
5866#define _DSPAADDR 0x70184
5867#define _DSPASTRIDE 0x70188
5868#define _DSPAPOS 0x7018C /* reserved */
5869#define _DSPASIZE 0x70190
5870#define _DSPASURF 0x7019C /* 965+ only */
5871#define _DSPATILEOFF 0x701A4 /* 965+ only */
5872#define _DSPAOFFSET 0x701A4 /* HSW */
5873#define _DSPASURFLIVE 0x701AC
94e15723 5874#define _DSPAGAMC 0x701E0
a57c774a 5875
6ede6b06 5876#define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
f0f59a00
VS
5877#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5878#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5879#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5880#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5881#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5882#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5883#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5884#define DSPLINOFF(plane) DSPADDR(plane)
5885#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5886#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
94e15723 5887#define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
5eddb70b 5888
c14b0485
VS
5889/* CHV pipe B blender and primary plane */
5890#define _CHV_BLEND_A 0x60a00
5ee8ee86
PZ
5891#define CHV_BLEND_LEGACY (0 << 30)
5892#define CHV_BLEND_ANDROID (1 << 30)
5893#define CHV_BLEND_MPO (2 << 30)
5894#define CHV_BLEND_MASK (3 << 30)
c14b0485
VS
5895#define _CHV_CANVAS_A 0x60a04
5896#define _PRIMPOS_A 0x60a08
5897#define _PRIMSIZE_A 0x60a0c
5898#define _PRIMCNSTALPHA_A 0x60a10
5ee8ee86 5899#define PRIM_CONST_ALPHA_ENABLE (1 << 31)
c14b0485 5900
f0f59a00
VS
5901#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5902#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5903#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5904#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5905#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5906
446f2545
AR
5907/* Display/Sprite base address macros */
5908#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
5909#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
5910#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 5911
85fa792b
VS
5912/*
5913 * VBIOS flags
5914 * gen2:
5915 * [00:06] alm,mgm
5916 * [10:16] all
5917 * [30:32] alm,mgm
5918 * gen3+:
5919 * [00:0f] all
5920 * [10:1f] all
5921 * [30:32] all
5922 */
ed5eb1b7
JN
5923#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
5924#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
5925#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 5926#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5927
5928/* Pipe B */
ed5eb1b7
JN
5929#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
5930#define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
5931#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
5932#define _PIPEBFRAMEHIGH 0x71040
5933#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
5934#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
5935#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 5936
585fb111
JB
5937
5938/* Display B control */
ed5eb1b7 5939#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
5ee8ee86 5940#define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
585fb111
JB
5941#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5942#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5943#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
ed5eb1b7
JN
5944#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
5945#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
5946#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
5947#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
5948#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
5949#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
5950#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
5951#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 5952
372610f3
MC
5953/* ICL DSI 0 and 1 */
5954#define _PIPEDSI0CONF 0x7b008
5955#define _PIPEDSI1CONF 0x7b808
5956
b840d907
JB
5957/* Sprite A control */
5958#define _DVSACNTR 0x72180
f6bb74e0
VS
5959#define DVS_ENABLE REG_BIT(31)
5960#define DVS_PIPE_GAMMA_ENABLE REG_BIT(30)
5961#define DVS_YUV_RANGE_CORRECTION_DISABLE REG_BIT(27)
5962#define DVS_FORMAT_MASK REG_GENMASK(26, 25)
5963#define DVS_FORMAT_YUV422 REG_FIELD_PREP(DVS_FORMAT_MASK, 0)
5964#define DVS_FORMAT_RGBX101010 REG_FIELD_PREP(DVS_FORMAT_MASK, 1)
5965#define DVS_FORMAT_RGBX888 REG_FIELD_PREP(DVS_FORMAT_MASK, 2)
5966#define DVS_FORMAT_RGBX161616 REG_FIELD_PREP(DVS_FORMAT_MASK, 3)
5967#define DVS_PIPE_CSC_ENABLE REG_BIT(24)
5968#define DVS_SOURCE_KEY REG_BIT(22)
5969#define DVS_RGB_ORDER_XBGR REG_BIT(20)
5970#define DVS_YUV_FORMAT_BT709 REG_BIT(18)
5971#define DVS_YUV_ORDER_MASK REG_GENMASK(17, 16)
5972#define DVS_YUV_ORDER_YUYV REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 0)
5973#define DVS_YUV_ORDER_UYVY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 1)
5974#define DVS_YUV_ORDER_YVYU REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 2)
5975#define DVS_YUV_ORDER_VYUY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 3)
5976#define DVS_ROTATE_180 REG_BIT(15)
5977#define DVS_TRICKLE_FEED_DISABLE REG_BIT(14)
5978#define DVS_TILED REG_BIT(10)
5979#define DVS_DEST_KEY REG_BIT(2)
b840d907
JB
5980#define _DVSALINOFF 0x72184
5981#define _DVSASTRIDE 0x72188
5982#define _DVSAPOS 0x7218c
f6bb74e0
VS
5983#define DVS_POS_Y_MASK REG_GENMASK(31, 16)
5984#define DVS_POS_Y(y) REG_FIELD_PREP(DVS_POS_Y_MASK, (y))
5985#define DVS_POS_X_MASK REG_GENMASK(15, 0)
5986#define DVS_POS_X(x) REG_FIELD_PREP(DVS_POS_X_MASK, (x))
b840d907 5987#define _DVSASIZE 0x72190
f6bb74e0
VS
5988#define DVS_HEIGHT_MASK REG_GENMASK(31, 16)
5989#define DVS_HEIGHT(h) REG_FIELD_PREP(DVS_HEIGHT_MASK, (h))
5990#define DVS_WIDTH_MASK REG_GENMASK(15, 0)
5991#define DVS_WIDTH(w) REG_FIELD_PREP(DVS_WIDTH_MASK, (w))
b840d907
JB
5992#define _DVSAKEYVAL 0x72194
5993#define _DVSAKEYMSK 0x72198
5994#define _DVSASURF 0x7219c
f6bb74e0 5995#define DVS_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
5996#define _DVSAKEYMAXVAL 0x721a0
5997#define _DVSATILEOFF 0x721a4
f6bb74e0
VS
5998#define DVS_OFFSET_Y_MASK REG_GENMASK(31, 16)
5999#define DVS_OFFSET_Y(y) REG_FIELD_PREP(DVS_OFFSET_Y_MASK, (y))
6000#define DVS_OFFSET_X_MASK REG_GENMASK(15, 0)
6001#define DVS_OFFSET_X(x) REG_FIELD_PREP(DVS_OFFSET_X_MASK, (x))
b840d907 6002#define _DVSASURFLIVE 0x721ac
94e15723 6003#define _DVSAGAMC_G4X 0x721e0 /* g4x */
b840d907 6004#define _DVSASCALE 0x72204
f6bb74e0
VS
6005#define DVS_SCALE_ENABLE REG_BIT(31)
6006#define DVS_FILTER_MASK REG_GENMASK(30, 29)
6007#define DVS_FILTER_MEDIUM REG_FIELD_PREP(DVS_FILTER_MASK, 0)
6008#define DVS_FILTER_ENHANCING REG_FIELD_PREP(DVS_FILTER_MASK, 1)
6009#define DVS_FILTER_SOFTENING REG_FIELD_PREP(DVS_FILTER_MASK, 2)
6010#define DVS_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
6011#define DVS_VERTICAL_OFFSET_ENABLE REG_BIT(27)
6012#define DVS_SRC_WIDTH_MASK REG_GENMASK(26, 16)
6013#define DVS_SRC_WIDTH(w) REG_FIELD_PREP(DVS_SRC_WIDTH_MASK, (w))
6014#define DVS_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
6015#define DVS_SRC_HEIGHT(h) REG_FIELD_PREP(DVS_SRC_HEIGHT_MASK, (h))
94e15723
VS
6016#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6017#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
b840d907
JB
6018
6019#define _DVSBCNTR 0x73180
6020#define _DVSBLINOFF 0x73184
6021#define _DVSBSTRIDE 0x73188
6022#define _DVSBPOS 0x7318c
6023#define _DVSBSIZE 0x73190
6024#define _DVSBKEYVAL 0x73194
6025#define _DVSBKEYMSK 0x73198
6026#define _DVSBSURF 0x7319c
6027#define _DVSBKEYMAXVAL 0x731a0
6028#define _DVSBTILEOFF 0x731a4
6029#define _DVSBSURFLIVE 0x731ac
94e15723 6030#define _DVSBGAMC_G4X 0x731e0 /* g4x */
b840d907 6031#define _DVSBSCALE 0x73204
94e15723
VS
6032#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6033#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
b840d907 6034
f0f59a00
VS
6035#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6036#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6037#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6038#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6039#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6040#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6041#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6042#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6043#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6044#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6045#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6046#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
94e15723
VS
6047#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6048#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6049#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
b840d907
JB
6050
6051#define _SPRA_CTL 0x70280
2f609faf
VS
6052#define SPRITE_ENABLE REG_BIT(31)
6053#define SPRITE_PIPE_GAMMA_ENABLE REG_BIT(30)
6054#define SPRITE_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
6055#define SPRITE_FORMAT_MASK REG_GENMASK(27, 25)
6056#define SPRITE_FORMAT_YUV422 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 0)
6057#define SPRITE_FORMAT_RGBX101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 1)
6058#define SPRITE_FORMAT_RGBX888 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 2)
6059#define SPRITE_FORMAT_RGBX161616 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 3)
6060#define SPRITE_FORMAT_YUV444 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 4)
6061#define SPRITE_FORMAT_XR_BGR101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 5) /* Extended range */
6062#define SPRITE_PIPE_CSC_ENABLE REG_BIT(24)
6063#define SPRITE_SOURCE_KEY REG_BIT(22)
6064#define SPRITE_RGB_ORDER_RGBX REG_BIT(20) /* only for 888 and 161616 */
6065#define SPRITE_YUV_TO_RGB_CSC_DISABLE REG_BIT(19)
6066#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18) /* 0 is BT601 */
6067#define SPRITE_YUV_ORDER_MASK REG_GENMASK(17, 16)
6068#define SPRITE_YUV_ORDER_YUYV REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 0)
6069#define SPRITE_YUV_ORDER_UYVY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 1)
6070#define SPRITE_YUV_ORDER_YVYU REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 2)
6071#define SPRITE_YUV_ORDER_VYUY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 3)
6072#define SPRITE_ROTATE_180 REG_BIT(15)
6073#define SPRITE_TRICKLE_FEED_DISABLE REG_BIT(14)
6074#define SPRITE_PLANE_GAMMA_DISABLE REG_BIT(13)
6075#define SPRITE_TILED REG_BIT(10)
6076#define SPRITE_DEST_KEY REG_BIT(2)
b840d907
JB
6077#define _SPRA_LINOFF 0x70284
6078#define _SPRA_STRIDE 0x70288
6079#define _SPRA_POS 0x7028c
2f609faf
VS
6080#define SPRITE_POS_Y_MASK REG_GENMASK(31, 16)
6081#define SPRITE_POS_Y(y) REG_FIELD_PREP(SPRITE_POS_Y_MASK, (y))
6082#define SPRITE_POS_X_MASK REG_GENMASK(15, 0)
6083#define SPRITE_POS_X(x) REG_FIELD_PREP(SPRITE_POS_X_MASK, (x))
b840d907 6084#define _SPRA_SIZE 0x70290
2f609faf
VS
6085#define SPRITE_HEIGHT_MASK REG_GENMASK(31, 16)
6086#define SPRITE_HEIGHT(h) REG_FIELD_PREP(SPRITE_HEIGHT_MASK, (h))
6087#define SPRITE_WIDTH_MASK REG_GENMASK(15, 0)
6088#define SPRITE_WIDTH(w) REG_FIELD_PREP(SPRITE_WIDTH_MASK, (w))
b840d907
JB
6089#define _SPRA_KEYVAL 0x70294
6090#define _SPRA_KEYMSK 0x70298
6091#define _SPRA_SURF 0x7029c
2f609faf 6092#define SPRITE_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
6093#define _SPRA_KEYMAX 0x702a0
6094#define _SPRA_TILEOFF 0x702a4
2f609faf
VS
6095#define SPRITE_OFFSET_Y_MASK REG_GENMASK(31, 16)
6096#define SPRITE_OFFSET_Y(y) REG_FIELD_PREP(SPRITE_OFFSET_Y_MASK, (y))
6097#define SPRITE_OFFSET_X_MASK REG_GENMASK(15, 0)
6098#define SPRITE_OFFSET_X(x) REG_FIELD_PREP(SPRITE_OFFSET_X_MASK, (x))
c54173a8 6099#define _SPRA_OFFSET 0x702a4
32ae46bf 6100#define _SPRA_SURFLIVE 0x702ac
b840d907 6101#define _SPRA_SCALE 0x70304
2f609faf
VS
6102#define SPRITE_SCALE_ENABLE REG_BIT(31)
6103#define SPRITE_FILTER_MASK REG_GENMASK(30, 29)
6104#define SPRITE_FILTER_MEDIUM REG_FIELD_PREP(SPRITE_FILTER_MASK, 0)
6105#define SPRITE_FILTER_ENHANCING REG_FIELD_PREP(SPRITE_FILTER_MASK, 1)
6106#define SPRITE_FILTER_SOFTENING REG_FIELD_PREP(SPRITE_FILTER_MASK, 2)
6107#define SPRITE_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
6108#define SPRITE_VERTICAL_OFFSET_ENABLE REG_BIT(27)
6109#define SPRITE_SRC_WIDTH_MASK REG_GENMASK(26, 16)
6110#define SPRITE_SRC_WIDTH(w) REG_FIELD_PREP(SPRITE_SRC_WIDTH_MASK, (w))
6111#define SPRITE_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
6112#define SPRITE_SRC_HEIGHT(h) REG_FIELD_PREP(SPRITE_SRC_HEIGHT_MASK, (h))
b840d907 6113#define _SPRA_GAMC 0x70400
94e15723
VS
6114#define _SPRA_GAMC16 0x70440
6115#define _SPRA_GAMC17 0x7044c
b840d907
JB
6116
6117#define _SPRB_CTL 0x71280
6118#define _SPRB_LINOFF 0x71284
6119#define _SPRB_STRIDE 0x71288
6120#define _SPRB_POS 0x7128c
6121#define _SPRB_SIZE 0x71290
6122#define _SPRB_KEYVAL 0x71294
6123#define _SPRB_KEYMSK 0x71298
6124#define _SPRB_SURF 0x7129c
6125#define _SPRB_KEYMAX 0x712a0
6126#define _SPRB_TILEOFF 0x712a4
c54173a8 6127#define _SPRB_OFFSET 0x712a4
32ae46bf 6128#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6129#define _SPRB_SCALE 0x71304
6130#define _SPRB_GAMC 0x71400
94e15723
VS
6131#define _SPRB_GAMC16 0x71440
6132#define _SPRB_GAMC17 0x7144c
b840d907 6133
f0f59a00
VS
6134#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6135#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6136#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6137#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6138#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6139#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6140#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6141#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6142#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6143#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6144#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6145#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
94e15723
VS
6146#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6147#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6148#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
f0f59a00 6149#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6150
921c3b67 6151#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
27535f1d
VS
6152#define SP_ENABLE REG_BIT(31)
6153#define SP_PIPE_GAMMA_ENABLE REG_BIT(30)
6154#define SP_FORMAT_MASK REG_GENMASK(29, 26)
6155#define SP_FORMAT_YUV422 REG_FIELD_PREP(SP_FORMAT_MASK, 0)
6156#define SP_FORMAT_8BPP REG_FIELD_PREP(SP_FORMAT_MASK, 2)
6157#define SP_FORMAT_BGR565 REG_FIELD_PREP(SP_FORMAT_MASK, 5)
6158#define SP_FORMAT_BGRX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 6)
6159#define SP_FORMAT_BGRA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 7)
6160#define SP_FORMAT_RGBX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 8)
6161#define SP_FORMAT_RGBA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 9)
6162#define SP_FORMAT_BGRX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 10) /* CHV pipe B */
6163#define SP_FORMAT_BGRA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 11) /* CHV pipe B */
6164#define SP_FORMAT_RGBX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 14)
6165#define SP_FORMAT_RGBA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 15)
6166#define SP_ALPHA_PREMULTIPLY REG_BIT(23) /* CHV pipe B */
6167#define SP_SOURCE_KEY REG_BIT(22)
6168#define SP_YUV_FORMAT_BT709 REG_BIT(18)
6169#define SP_YUV_ORDER_MASK REG_GENMASK(17, 16)
6170#define SP_YUV_ORDER_YUYV REG_FIELD_PREP(SP_YUV_ORDER_MASK, 0)
6171#define SP_YUV_ORDER_UYVY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 1)
6172#define SP_YUV_ORDER_YVYU REG_FIELD_PREP(SP_YUV_ORDER_MASK, 2)
6173#define SP_YUV_ORDER_VYUY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 3)
6174#define SP_ROTATE_180 REG_BIT(15)
6175#define SP_TILED REG_BIT(10)
6176#define SP_MIRROR REG_BIT(8) /* CHV pipe B */
921c3b67
VS
6177#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6178#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6179#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
27535f1d
VS
6180#define SP_POS_Y_MASK REG_GENMASK(31, 16)
6181#define SP_POS_Y(y) REG_FIELD_PREP(SP_POS_Y_MASK, (y))
6182#define SP_POS_X_MASK REG_GENMASK(15, 0)
6183#define SP_POS_X(x) REG_FIELD_PREP(SP_POS_X_MASK, (x))
921c3b67 6184#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
27535f1d
VS
6185#define SP_HEIGHT_MASK REG_GENMASK(31, 16)
6186#define SP_HEIGHT(h) REG_FIELD_PREP(SP_HEIGHT_MASK, (h))
6187#define SP_WIDTH_MASK REG_GENMASK(15, 0)
6188#define SP_WIDTH(w) REG_FIELD_PREP(SP_WIDTH_MASK, (w))
921c3b67
VS
6189#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6190#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6191#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
27535f1d 6192#define SP_ADDR_MASK REG_GENMASK(31, 12)
921c3b67
VS
6193#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6194#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
27535f1d
VS
6195#define SP_OFFSET_Y_MASK REG_GENMASK(31, 16)
6196#define SP_OFFSET_Y(y) REG_FIELD_PREP(SP_OFFSET_Y_MASK, (y))
6197#define SP_OFFSET_X_MASK REG_GENMASK(15, 0)
6198#define SP_OFFSET_X(x) REG_FIELD_PREP(SP_OFFSET_X_MASK, (x))
921c3b67 6199#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
27535f1d
VS
6200#define SP_CONST_ALPHA_ENABLE REG_BIT(31)
6201#define SP_CONST_ALPHA_MASK REG_GENMASK(7, 0)
6202#define SP_CONST_ALPHA(alpha) REG_FIELD_PREP(SP_CONST_ALPHA_MASK, (alpha))
5deae919 6203#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
27535f1d
VS
6204#define SP_CONTRAST_MASK REG_GENMASK(26, 18)
6205#define SP_CONTRAST(x) REG_FIELD_PREP(SP_CONTRAST_MASK, (x)) /* u3.6 */
6206#define SP_BRIGHTNESS_MASK REG_GENMASK(7, 0)
6207#define SP_BRIGHTNESS(x) REG_FIELD_PREP(SP_BRIGHTNESS_MASK, (x)) /* s8 */
5deae919 6208#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
27535f1d
VS
6209#define SP_SH_SIN_MASK REG_GENMASK(26, 16)
6210#define SP_SH_SIN(x) REG_FIELD_PREP(SP_SH_SIN_MASK, (x)) /* s4.7 */
6211#define SP_SH_COS_MASK REG_GENMASK(9, 0)
6212#define SP_SH_COS(x) REG_FIELD_PREP(SP_SH_COS_MASK, (x)) /* u3.7 */
94e15723 6213#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
921c3b67
VS
6214
6215#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6216#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6217#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6218#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6219#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6220#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6221#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6222#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6223#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6224#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6225#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6226#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6227#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
94e15723 6228#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7f1f3851 6229
94e15723
VS
6230#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6231 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
83c04a62 6232#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
94e15723 6233 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
83c04a62
VS
6234
6235#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6236#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6237#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6238#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6239#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6240#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6241#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6242#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6243#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6244#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6245#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6246#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6247#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
94e15723 6248#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7f1f3851 6249
6ca2aeb2
VS
6250/*
6251 * CHV pipe B sprite CSC
6252 *
6253 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6254 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6255 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6256 */
83c04a62
VS
6257#define _MMIO_CHV_SPCSC(plane_id, reg) \
6258 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6259
6260#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6261#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6262#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
27535f1d
VS
6263#define SPCSC_OOFF_MASK REG_GENMASK(26, 16)
6264#define SPCSC_OOFF(x) REG_FIELD_PREP(SPCSC_OOFF_MASK, (x) & 0x7ff) /* s11 */
6265#define SPCSC_IOFF_MASK REG_GENMASK(10, 0)
6266#define SPCSC_IOFF(x) REG_FIELD_PREP(SPCSC_IOFF_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 6267
83c04a62
VS
6268#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6269#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6270#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6271#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6272#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
27535f1d
VS
6273#define SPCSC_C1_MASK REG_GENMASK(30, 16)
6274#define SPCSC_C1(x) REG_FIELD_PREP(SPCSC_C1_MASK, (x) & 0x7fff) /* s3.12 */
6275#define SPCSC_C0_MASK REG_GENMASK(14, 0)
6276#define SPCSC_C0(x) REG_FIELD_PREP(SPCSC_C0_MASK, (x) & 0x7fff) /* s3.12 */
6ca2aeb2 6277
83c04a62
VS
6278#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6279#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6280#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
27535f1d
VS
6281#define SPCSC_IMAX_MASK REG_GENMASK(26, 16)
6282#define SPCSC_IMAX(x) REG_FIELD_PREP(SPCSC_IMAX_MASK, (x) & 0x7ff) /* s11 */
6283#define SPCSC_IMIN_MASK REG_GENMASK(10, 0)
6284#define SPCSC_IMIN(x) REG_FIELD_PREP(SPCSC_IMIN_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 6285
83c04a62
VS
6286#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6287#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6288#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
27535f1d
VS
6289#define SPCSC_OMAX_MASK REG_GENMASK(25, 16)
6290#define SPCSC_OMAX(x) REG_FIELD_PREP(SPCSC_OMAX_MASK, (x)) /* u10 */
6291#define SPCSC_OMIN_MASK REG_GENMASK(9, 0)
6292#define SPCSC_OMIN(x) REG_FIELD_PREP(SPCSC_OMIN_MASK, (x)) /* u10 */
6ca2aeb2 6293
70d21f0e
DL
6294/* Skylake plane registers */
6295
6296#define _PLANE_CTL_1_A 0x70180
6297#define _PLANE_CTL_2_A 0x70280
6298#define _PLANE_CTL_3_A 0x70380
12d7d858 6299#define PLANE_CTL_ENABLE REG_BIT(31)
0b86952d
VS
6300#define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
6301#define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
12d7d858
VS
6302#define PLANE_CTL_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-GLK */
6303#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
b5972776
JA
6304/*
6305 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6306 * expanded to include bit 23 as well. However, the shift-24 based values
6307 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6308 */
12d7d858
VS
6309#define PLANE_CTL_FORMAT_MASK_SKL REG_GENMASK(27, 24) /* pre-icl */
6310#define PLANE_CTL_FORMAT_MASK_ICL REG_GENMASK(27, 23) /* icl+ */
6311#define PLANE_CTL_FORMAT_YUV422 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 0)
6312#define PLANE_CTL_FORMAT_NV12 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 1)
6313#define PLANE_CTL_FORMAT_XRGB_2101010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 2)
6314#define PLANE_CTL_FORMAT_P010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 3)
6315#define PLANE_CTL_FORMAT_XRGB_8888 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 4)
6316#define PLANE_CTL_FORMAT_P012 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 5)
6317#define PLANE_CTL_FORMAT_XRGB_16161616F REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 6)
6318#define PLANE_CTL_FORMAT_P016 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 7)
6319#define PLANE_CTL_FORMAT_XYUV REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 8)
6320#define PLANE_CTL_FORMAT_INDEXED REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 12)
6321#define PLANE_CTL_FORMAT_RGB_565 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 14)
6322#define PLANE_CTL_FORMAT_Y210 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 1)
6323#define PLANE_CTL_FORMAT_Y212 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 3)
6324#define PLANE_CTL_FORMAT_Y216 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 5)
6325#define PLANE_CTL_FORMAT_Y410 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 7)
6326#define PLANE_CTL_FORMAT_Y412 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 9)
6327#define PLANE_CTL_FORMAT_Y416 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 11)
6328#define PLANE_CTL_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-GLK */
6329#define PLANE_CTL_KEY_ENABLE_MASK REG_GENMASK(22, 21)
6330#define PLANE_CTL_KEY_ENABLE_SOURCE REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 1)
6331#define PLANE_CTL_KEY_ENABLE_DESTINATION REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 2)
6332#define PLANE_CTL_ORDER_RGBX REG_BIT(20)
6333#define PLANE_CTL_YUV420_Y_PLANE REG_BIT(19)
6334#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18)
6335#define PLANE_CTL_YUV422_ORDER_MASK REG_GENMASK(17, 16)
6336#define PLANE_CTL_YUV422_ORDER_YUYV REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 0)
6337#define PLANE_CTL_YUV422_ORDER_UYVY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 1)
6338#define PLANE_CTL_YUV422_ORDER_YVYU REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 2)
6339#define PLANE_CTL_YUV422_ORDER_VYUY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 3)
6340#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE REG_BIT(15)
6341#define PLANE_CTL_TRICKLE_FEED_DISABLE REG_BIT(14)
6342#define PLANE_CTL_CLEAR_COLOR_DISABLE REG_BIT(13) /* TGL+ */
6343#define PLANE_CTL_PLANE_GAMMA_DISABLE REG_BIT(13) /* Pre-GLK */
6344#define PLANE_CTL_TILED_MASK REG_GENMASK(12, 10)
6345#define PLANE_CTL_TILED_LINEAR REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 0)
6346#define PLANE_CTL_TILED_X REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 1)
6347#define PLANE_CTL_TILED_Y REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 4)
6348#define PLANE_CTL_TILED_YF REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
6349#define PLANE_CTL_ASYNC_FLIP REG_BIT(9)
6350#define PLANE_CTL_FLIP_HORIZONTAL REG_BIT(8)
6351#define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE REG_BIT(4) /* TGL+ */
6352#define PLANE_CTL_ALPHA_MASK REG_GENMASK(5, 4) /* Pre-GLK */
6353#define PLANE_CTL_ALPHA_DISABLE REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 0)
6354#define PLANE_CTL_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 2)
6355#define PLANE_CTL_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 3)
6356#define PLANE_CTL_ROTATE_MASK REG_GENMASK(1, 0)
6357#define PLANE_CTL_ROTATE_0 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 0)
6358#define PLANE_CTL_ROTATE_90 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 1)
6359#define PLANE_CTL_ROTATE_180 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 2)
6360#define PLANE_CTL_ROTATE_270 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 3)
70d21f0e
DL
6361#define _PLANE_STRIDE_1_A 0x70188
6362#define _PLANE_STRIDE_2_A 0x70288
6363#define _PLANE_STRIDE_3_A 0x70388
12d7d858
VS
6364#define PLANE_STRIDE__MASK REG_GENMASK(11, 0)
6365#define PLANE_STRIDE_(stride) REG_FIELD_PREP(PLANE_STRIDE__MASK, (stride))
70d21f0e
DL
6366#define _PLANE_POS_1_A 0x7018c
6367#define _PLANE_POS_2_A 0x7028c
6368#define _PLANE_POS_3_A 0x7038c
12d7d858
VS
6369#define PLANE_POS_Y_MASK REG_GENMASK(31, 16)
6370#define PLANE_POS_Y(y) REG_FIELD_PREP(PLANE_POS_Y_MASK, (y))
6371#define PLANE_POS_X_MASK REG_GENMASK(15, 0)
6372#define PLANE_POS_X(x) REG_FIELD_PREP(PLANE_POS_X_MASK, (x))
70d21f0e
DL
6373#define _PLANE_SIZE_1_A 0x70190
6374#define _PLANE_SIZE_2_A 0x70290
6375#define _PLANE_SIZE_3_A 0x70390
12d7d858
VS
6376#define PLANE_HEIGHT_MASK REG_GENMASK(31, 16)
6377#define PLANE_HEIGHT(h) REG_FIELD_PREP(PLANE_HEIGHT_MASK, (h))
6378#define PLANE_WIDTH_MASK REG_GENMASK(15, 0)
6379#define PLANE_WIDTH(w) REG_FIELD_PREP(PLANE_WIDTH_MASK, (w))
70d21f0e
DL
6380#define _PLANE_SURF_1_A 0x7019c
6381#define _PLANE_SURF_2_A 0x7029c
6382#define _PLANE_SURF_3_A 0x7039c
12d7d858
VS
6383#define PLANE_SURF_ADDR_MASK REG_GENMASK(31, 12)
6384#define PLANE_SURF_DECRYPT REG_BIT(2)
70d21f0e
DL
6385#define _PLANE_OFFSET_1_A 0x701a4
6386#define _PLANE_OFFSET_2_A 0x702a4
6387#define _PLANE_OFFSET_3_A 0x703a4
12d7d858
VS
6388#define PLANE_OFFSET_Y_MASK REG_GENMASK(31, 16)
6389#define PLANE_OFFSET_Y(y) REG_FIELD_PREP(PLANE_OFFSET_Y_MASK, (y))
6390#define PLANE_OFFSET_X_MASK REG_GENMASK(15, 0)
6391#define PLANE_OFFSET_X(x) REG_FIELD_PREP(PLANE_OFFSET_X_MASK, (x))
dc2a41b4
DL
6392#define _PLANE_KEYVAL_1_A 0x70194
6393#define _PLANE_KEYVAL_2_A 0x70294
6394#define _PLANE_KEYMSK_1_A 0x70198
6395#define _PLANE_KEYMSK_2_A 0x70298
b2081525 6396#define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
dc2a41b4
DL
6397#define _PLANE_KEYMAX_1_A 0x701a0
6398#define _PLANE_KEYMAX_2_A 0x702a0
7b012bd6 6399#define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
d1e2775e
RS
6400#define _PLANE_CC_VAL_1_A 0x701b4
6401#define _PLANE_CC_VAL_2_A 0x702b4
2e2adb05 6402#define _PLANE_AUX_DIST_1_A 0x701c0
12d7d858
VS
6403#define PLANE_AUX_DISTANCE_MASK REG_GENMASK(31, 12)
6404#define PLANE_AUX_STRIDE_MASK REG_GENMASK(11, 0)
6405#define PLANE_AUX_STRIDE(stride) REG_FIELD_PREP(PLANE_AUX_STRIDE_MASK, (stride))
2e2adb05
VS
6406#define _PLANE_AUX_DIST_2_A 0x702c0
6407#define _PLANE_AUX_OFFSET_1_A 0x701c4
6408#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
6409#define _PLANE_CUS_CTL_1_A 0x701c8
6410#define _PLANE_CUS_CTL_2_A 0x702c8
12d7d858
VS
6411#define PLANE_CUS_ENABLE REG_BIT(31)
6412#define PLANE_CUS_Y_PLANE_MASK REG_BIT(30)
6413#define PLANE_CUS_Y_PLANE_4_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
6414#define PLANE_CUS_Y_PLANE_5_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
6415#define PLANE_CUS_Y_PLANE_6_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
6416#define PLANE_CUS_Y_PLANE_7_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
6417#define PLANE_CUS_HPHASE_SIGN_NEGATIVE REG_BIT(19)
6418#define PLANE_CUS_HPHASE_MASK REG_GENMASK(17, 16)
6419#define PLANE_CUS_HPHASE_0 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 0)
6420#define PLANE_CUS_HPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 1)
6421#define PLANE_CUS_HPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 2)
6422#define PLANE_CUS_VPHASE_SIGN_NEGATIVE REG_BIT(15)
6423#define PLANE_CUS_VPHASE_MASK REG_GENMASK(13, 12)
6424#define PLANE_CUS_VPHASE_0 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 0)
6425#define PLANE_CUS_VPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 1)
6426#define PLANE_CUS_VPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 2)
47f9ea8b
ACO
6427#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6428#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6429#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
12d7d858
VS
6430#define PLANE_COLOR_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-ICL */
6431#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
6432#define PLANE_COLOR_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-ICL */
6eba56f6 6433#define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */
12d7d858
VS
6434#define PLANE_COLOR_INPUT_CSC_ENABLE REG_BIT(20) /* ICL+ */
6435#define PLANE_COLOR_CSC_MODE_MASK REG_GENMASK(19, 17)
6436#define PLANE_COLOR_CSC_MODE_BYPASS REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 0)
6437#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 1)
6438#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 2)
6439#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 3)
6440#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 4)
6441#define PLANE_COLOR_PLANE_GAMMA_DISABLE REG_BIT(13)
6442#define PLANE_COLOR_ALPHA_MASK REG_GENMASK(5, 4)
6443#define PLANE_COLOR_ALPHA_DISABLE REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 0)
6444#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 2)
6445#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 3)
8211bd5b
DL
6446#define _PLANE_BUF_CFG_1_A 0x7027c
6447#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6448#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6449#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6450
f84b336a
VS
6451#define _PLANE_CC_VAL_1_B 0x711b4
6452#define _PLANE_CC_VAL_2_B 0x712b4
6453#define _PLANE_CC_VAL_1(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B) + (dw) * 4)
6454#define _PLANE_CC_VAL_2(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B) + (dw) * 4)
6455#define PLANE_CC_VAL(pipe, plane, dw) \
6456 _MMIO_PLANE((plane), _PLANE_CC_VAL_1((pipe), (dw)), _PLANE_CC_VAL_2((pipe), (dw)))
d1e2775e 6457
6a255da7
US
6458/* Input CSC Register Definitions */
6459#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
6460#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
6461
6462#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
6463#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
6464
6465#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
6466 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
6467 _PLANE_INPUT_CSC_RY_GY_1_B)
6468#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
6469 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
6470 _PLANE_INPUT_CSC_RY_GY_2_B)
6471
6472#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
6473 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
6474 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
6475
6476#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
6477#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
6478
6479#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
6480#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
6481
6482#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
6483 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
6484 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
6485#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
6486 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
6487 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
6488#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
6489 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
6490 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
6491
6492#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
6493#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
6494
6495#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
6496#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
6497
6498#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
6499 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
6500 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
6501#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
6502 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
6503 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
6504#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
6505 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
6506 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 6507
70d21f0e
DL
6508#define _PLANE_CTL_1_B 0x71180
6509#define _PLANE_CTL_2_B 0x71280
6510#define _PLANE_CTL_3_B 0x71380
6511#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6512#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6513#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6514#define PLANE_CTL(pipe, plane) \
f0f59a00 6515 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6516
6517#define _PLANE_STRIDE_1_B 0x71188
6518#define _PLANE_STRIDE_2_B 0x71288
6519#define _PLANE_STRIDE_3_B 0x71388
6520#define _PLANE_STRIDE_1(pipe) \
6521 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6522#define _PLANE_STRIDE_2(pipe) \
6523 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6524#define _PLANE_STRIDE_3(pipe) \
6525 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6526#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6527 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6528
6529#define _PLANE_POS_1_B 0x7118c
6530#define _PLANE_POS_2_B 0x7128c
6531#define _PLANE_POS_3_B 0x7138c
6532#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6533#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6534#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6535#define PLANE_POS(pipe, plane) \
f0f59a00 6536 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6537
6538#define _PLANE_SIZE_1_B 0x71190
6539#define _PLANE_SIZE_2_B 0x71290
6540#define _PLANE_SIZE_3_B 0x71390
6541#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6542#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6543#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6544#define PLANE_SIZE(pipe, plane) \
f0f59a00 6545 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6546
6547#define _PLANE_SURF_1_B 0x7119c
6548#define _PLANE_SURF_2_B 0x7129c
6549#define _PLANE_SURF_3_B 0x7139c
6550#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6551#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6552#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6553#define PLANE_SURF(pipe, plane) \
f0f59a00 6554 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6555
6556#define _PLANE_OFFSET_1_B 0x711a4
6557#define _PLANE_OFFSET_2_B 0x712a4
6558#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6559#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6560#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6561 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6562
dc2a41b4
DL
6563#define _PLANE_KEYVAL_1_B 0x71194
6564#define _PLANE_KEYVAL_2_B 0x71294
6565#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6566#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6567#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6568 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6569
6570#define _PLANE_KEYMSK_1_B 0x71198
6571#define _PLANE_KEYMSK_2_B 0x71298
6572#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6573#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6574#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6575 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6576
6577#define _PLANE_KEYMAX_1_B 0x711a0
6578#define _PLANE_KEYMAX_2_B 0x712a0
6579#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6580#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6581#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6582 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6583
8211bd5b
DL
6584#define _PLANE_BUF_CFG_1_B 0x7127c
6585#define _PLANE_BUF_CFG_2_B 0x7137c
12d7d858
VS
6586/* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
6587#define PLANE_BUF_END_MASK REG_GENMASK(27, 16)
6588#define PLANE_BUF_END(end) REG_FIELD_PREP(PLANE_BUF_END_MASK, (end))
6589#define PLANE_BUF_START_MASK REG_GENMASK(11, 0)
6590#define PLANE_BUF_START(start) REG_FIELD_PREP(PLANE_BUF_START_MASK, (start))
8211bd5b
DL
6591#define _PLANE_BUF_CFG_1(pipe) \
6592 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6593#define _PLANE_BUF_CFG_2(pipe) \
6594 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6595#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6596 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6597
2cd601c6
CK
6598#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6599#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6600#define _PLANE_NV12_BUF_CFG_1(pipe) \
6601 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6602#define _PLANE_NV12_BUF_CFG_2(pipe) \
6603 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6604#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6605 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6606
2e2adb05
VS
6607#define _PLANE_AUX_DIST_1_B 0x711c0
6608#define _PLANE_AUX_DIST_2_B 0x712c0
6609#define _PLANE_AUX_DIST_1(pipe) \
6610 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6611#define _PLANE_AUX_DIST_2(pipe) \
6612 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6613#define PLANE_AUX_DIST(pipe, plane) \
6614 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6615
6616#define _PLANE_AUX_OFFSET_1_B 0x711c4
6617#define _PLANE_AUX_OFFSET_2_B 0x712c4
6618#define _PLANE_AUX_OFFSET_1(pipe) \
6619 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6620#define _PLANE_AUX_OFFSET_2(pipe) \
6621 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6622#define PLANE_AUX_OFFSET(pipe, plane) \
6623 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6624
cb2458ba
ML
6625#define _PLANE_CUS_CTL_1_B 0x711c8
6626#define _PLANE_CUS_CTL_2_B 0x712c8
6627#define _PLANE_CUS_CTL_1(pipe) \
6628 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
6629#define _PLANE_CUS_CTL_2(pipe) \
6630 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
6631#define PLANE_CUS_CTL(pipe, plane) \
6632 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
6633
47f9ea8b
ACO
6634#define _PLANE_COLOR_CTL_1_B 0x711CC
6635#define _PLANE_COLOR_CTL_2_B 0x712CC
6636#define _PLANE_COLOR_CTL_3_B 0x713CC
6637#define _PLANE_COLOR_CTL_1(pipe) \
6638 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6639#define _PLANE_COLOR_CTL_2(pipe) \
6640 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6641#define PLANE_COLOR_CTL(pipe, plane) \
6642 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6643
a5523e2f
JRS
6644#define _SEL_FETCH_PLANE_BASE_1_A 0x70890
6645#define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
6646#define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
6647#define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
6648#define _SEL_FETCH_PLANE_BASE_5_A 0x70920
6649#define _SEL_FETCH_PLANE_BASE_6_A 0x70940
6650#define _SEL_FETCH_PLANE_BASE_7_A 0x70960
6651#define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
6652#define _SEL_FETCH_PLANE_BASE_1_B 0x70990
6653
6654#define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
6655 _SEL_FETCH_PLANE_BASE_1_A, \
6656 _SEL_FETCH_PLANE_BASE_2_A, \
6657 _SEL_FETCH_PLANE_BASE_3_A, \
6658 _SEL_FETCH_PLANE_BASE_4_A, \
6659 _SEL_FETCH_PLANE_BASE_5_A, \
6660 _SEL_FETCH_PLANE_BASE_6_A, \
6661 _SEL_FETCH_PLANE_BASE_7_A, \
6662 _SEL_FETCH_PLANE_BASE_CUR_A)
6663#define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
6664#define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
6665 _SEL_FETCH_PLANE_BASE_1_A + \
6666 _SEL_FETCH_PLANE_BASE_A(plane))
6667
6668#define _SEL_FETCH_PLANE_CTL_1_A 0x70890
6669#define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
6670 _SEL_FETCH_PLANE_CTL_1_A - \
6671 _SEL_FETCH_PLANE_BASE_1_A)
6672#define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
6673
6674#define _SEL_FETCH_PLANE_POS_1_A 0x70894
6675#define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
6676 _SEL_FETCH_PLANE_POS_1_A - \
6677 _SEL_FETCH_PLANE_BASE_1_A)
6678
6679#define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
6680#define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
6681 _SEL_FETCH_PLANE_SIZE_1_A - \
6682 _SEL_FETCH_PLANE_BASE_1_A)
6683
6684#define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
6685#define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
6686 _SEL_FETCH_PLANE_OFFSET_1_A - \
6687 _SEL_FETCH_PLANE_BASE_1_A)
6688
6689/* SKL new cursor registers */
8211bd5b
DL
6690#define _CUR_BUF_CFG_A 0x7017c
6691#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6692#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6693
585fb111 6694/* VBIOS regs */
f0f59a00 6695#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6696# define VGA_DISP_DISABLE (1 << 31)
6697# define VGA_2X_MODE (1 << 30)
6698# define VGA_PIPE_B_SELECT (1 << 29)
6699
f0f59a00 6700#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6701
f2b115e6 6702/* Ironlake */
b9055052 6703
f0f59a00 6704#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6705
f0f59a00 6706#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6707#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6708#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6709#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6710#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6711#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6712#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6713#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6714#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6715#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6716#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6717
6718/* refresh rate hardware control */
f0f59a00 6719#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6720#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6721#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6722
f0f59a00 6723#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6724#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6725#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6726#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6727#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6728#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6729#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6730
f0f59a00 6731#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6732# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6733# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6734
f0f59a00 6735#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6736# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6737
f0f59a00 6738#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5ee8ee86 6739#define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
b9055052
ZW
6740#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6741#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6742
6743
a57c774a 6744#define _PIPEA_DATA_M1 0x60030
5eddb70b 6745#define PIPE_DATA_M1_OFFSET 0
a57c774a 6746#define _PIPEA_DATA_N1 0x60034
5eddb70b 6747#define PIPE_DATA_N1_OFFSET 0
b9055052 6748
a57c774a 6749#define _PIPEA_DATA_M2 0x60038
5eddb70b 6750#define PIPE_DATA_M2_OFFSET 0
a57c774a 6751#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6752#define PIPE_DATA_N2_OFFSET 0
b9055052 6753
a57c774a 6754#define _PIPEA_LINK_M1 0x60040
5eddb70b 6755#define PIPE_LINK_M1_OFFSET 0
a57c774a 6756#define _PIPEA_LINK_N1 0x60044
5eddb70b 6757#define PIPE_LINK_N1_OFFSET 0
b9055052 6758
a57c774a 6759#define _PIPEA_LINK_M2 0x60048
5eddb70b 6760#define PIPE_LINK_M2_OFFSET 0
a57c774a 6761#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6762#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6763
6764/* PIPEB timing regs are same start from 0x61000 */
6765
a57c774a
AK
6766#define _PIPEB_DATA_M1 0x61030
6767#define _PIPEB_DATA_N1 0x61034
6768#define _PIPEB_DATA_M2 0x61038
6769#define _PIPEB_DATA_N2 0x6103c
6770#define _PIPEB_LINK_M1 0x61040
6771#define _PIPEB_LINK_N1 0x61044
6772#define _PIPEB_LINK_M2 0x61048
6773#define _PIPEB_LINK_N2 0x6104c
6774
f0f59a00
VS
6775#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6776#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6777#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6778#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6779#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6780#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6781#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6782#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6783
6784/* CPU panel fitter */
9db4a9c7
JB
6785/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6786#define _PFA_CTL_1 0x68080
6787#define _PFB_CTL_1 0x68880
5ee8ee86
PZ
6788#define PF_ENABLE (1 << 31)
6789#define PF_PIPE_SEL_MASK_IVB (3 << 29)
6790#define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
6791#define PF_FILTER_MASK (3 << 23)
6792#define PF_FILTER_PROGRAMMED (0 << 23)
6793#define PF_FILTER_MED_3x3 (1 << 23)
6794#define PF_FILTER_EDGE_ENHANCE (2 << 23)
6795#define PF_FILTER_EDGE_SOFTEN (3 << 23)
9db4a9c7
JB
6796#define _PFA_WIN_SZ 0x68074
6797#define _PFB_WIN_SZ 0x68874
6798#define _PFA_WIN_POS 0x68070
6799#define _PFB_WIN_POS 0x68870
6800#define _PFA_VSCALE 0x68084
6801#define _PFB_VSCALE 0x68884
6802#define _PFA_HSCALE 0x68090
6803#define _PFB_HSCALE 0x68890
6804
f0f59a00
VS
6805#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6806#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6807#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6808#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6809#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6810
bd2e244f
JB
6811#define _PSA_CTL 0x68180
6812#define _PSB_CTL 0x68980
5ee8ee86 6813#define PS_ENABLE (1 << 31)
bd2e244f
JB
6814#define _PSA_WIN_SZ 0x68174
6815#define _PSB_WIN_SZ 0x68974
6816#define _PSA_WIN_POS 0x68170
6817#define _PSB_WIN_POS 0x68970
6818
f0f59a00
VS
6819#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6820#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6821#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6822
1c9a2d4a
CK
6823/*
6824 * Skylake scalers
6825 */
6826#define _PS_1A_CTRL 0x68180
6827#define _PS_2A_CTRL 0x68280
6828#define _PS_1B_CTRL 0x68980
6829#define _PS_2B_CTRL 0x68A80
6830#define _PS_1C_CTRL 0x69180
6831#define PS_SCALER_EN (1 << 31)
0aaf29b3
ML
6832#define SKL_PS_SCALER_MODE_MASK (3 << 28)
6833#define SKL_PS_SCALER_MODE_DYN (0 << 28)
6834#define SKL_PS_SCALER_MODE_HQ (1 << 28)
e6e1948c
CK
6835#define SKL_PS_SCALER_MODE_NV12 (2 << 28)
6836#define PS_SCALER_MODE_PLANAR (1 << 29)
b1554e23 6837#define PS_SCALER_MODE_NORMAL (0 << 29)
1c9a2d4a 6838#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6839#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6840#define PS_FILTER_MASK (3 << 23)
6841#define PS_FILTER_MEDIUM (0 << 23)
105c9e13 6842#define PS_FILTER_PROGRAMMED (1 << 23)
1c9a2d4a
CK
6843#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6844#define PS_FILTER_BILINEAR (3 << 23)
6845#define PS_VERT3TAP (1 << 21)
6846#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6847#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6848#define PS_PWRUP_PROGRESS (1 << 17)
6849#define PS_V_FILTER_BYPASS (1 << 8)
6850#define PS_VADAPT_EN (1 << 7)
6851#define PS_VADAPT_MODE_MASK (3 << 5)
6852#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6853#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6854#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
b1554e23
ML
6855#define PS_PLANE_Y_SEL_MASK (7 << 5)
6856#define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
105c9e13
PB
6857#define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
6858#define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
6859#define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
6860#define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
1c9a2d4a
CK
6861
6862#define _PS_PWR_GATE_1A 0x68160
6863#define _PS_PWR_GATE_2A 0x68260
6864#define _PS_PWR_GATE_1B 0x68960
6865#define _PS_PWR_GATE_2B 0x68A60
6866#define _PS_PWR_GATE_1C 0x69160
6867#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6868#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6869#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6870#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6871#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6872#define PS_PWR_GATE_SLPEN_8 0
6873#define PS_PWR_GATE_SLPEN_16 1
6874#define PS_PWR_GATE_SLPEN_24 2
6875#define PS_PWR_GATE_SLPEN_32 3
6876
6877#define _PS_WIN_POS_1A 0x68170
6878#define _PS_WIN_POS_2A 0x68270
6879#define _PS_WIN_POS_1B 0x68970
6880#define _PS_WIN_POS_2B 0x68A70
6881#define _PS_WIN_POS_1C 0x69170
6882
6883#define _PS_WIN_SZ_1A 0x68174
6884#define _PS_WIN_SZ_2A 0x68274
6885#define _PS_WIN_SZ_1B 0x68974
6886#define _PS_WIN_SZ_2B 0x68A74
6887#define _PS_WIN_SZ_1C 0x69174
6888
6889#define _PS_VSCALE_1A 0x68184
6890#define _PS_VSCALE_2A 0x68284
6891#define _PS_VSCALE_1B 0x68984
6892#define _PS_VSCALE_2B 0x68A84
6893#define _PS_VSCALE_1C 0x69184
6894
6895#define _PS_HSCALE_1A 0x68190
6896#define _PS_HSCALE_2A 0x68290
6897#define _PS_HSCALE_1B 0x68990
6898#define _PS_HSCALE_2B 0x68A90
6899#define _PS_HSCALE_1C 0x69190
6900
6901#define _PS_VPHASE_1A 0x68188
6902#define _PS_VPHASE_2A 0x68288
6903#define _PS_VPHASE_1B 0x68988
6904#define _PS_VPHASE_2B 0x68A88
6905#define _PS_VPHASE_1C 0x69188
0a59952b
VS
6906#define PS_Y_PHASE(x) ((x) << 16)
6907#define PS_UV_RGB_PHASE(x) ((x) << 0)
6908#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
6909#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
6910
6911#define _PS_HPHASE_1A 0x68194
6912#define _PS_HPHASE_2A 0x68294
6913#define _PS_HPHASE_1B 0x68994
6914#define _PS_HPHASE_2B 0x68A94
6915#define _PS_HPHASE_1C 0x69194
6916
6917#define _PS_ECC_STAT_1A 0x681D0
6918#define _PS_ECC_STAT_2A 0x682D0
6919#define _PS_ECC_STAT_1B 0x689D0
6920#define _PS_ECC_STAT_2B 0x68AD0
6921#define _PS_ECC_STAT_1C 0x691D0
6922
105c9e13
PB
6923#define _PS_COEF_SET0_INDEX_1A 0x68198
6924#define _PS_COEF_SET0_INDEX_2A 0x68298
6925#define _PS_COEF_SET0_INDEX_1B 0x68998
6926#define _PS_COEF_SET0_INDEX_2B 0x68A98
6927#define PS_COEE_INDEX_AUTO_INC (1 << 10)
6928
6929#define _PS_COEF_SET0_DATA_1A 0x6819C
6930#define _PS_COEF_SET0_DATA_2A 0x6829C
6931#define _PS_COEF_SET0_DATA_1B 0x6899C
6932#define _PS_COEF_SET0_DATA_2B 0x68A9C
6933
e67005e5 6934#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 6935#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6936 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6937 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6938#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6939 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6940 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6941#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6942 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6943 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6944#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6945 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6946 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6947#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6948 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6949 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6950#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6951 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6952 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6953#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6954 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6955 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6956#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6957 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6958 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6959#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6960 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6961 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
4a8b03a4 6962#define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
6963 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
6964 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
1c9a2d4a 6965
4a8b03a4 6966#define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
6967 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
6968 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
b9055052 6969/* legacy palette */
9db4a9c7
JB
6970#define _LGC_PALETTE_A 0x4a000
6971#define _LGC_PALETTE_B 0x4a800
1af22383
SS
6972#define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
6973#define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
6974#define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
f0f59a00 6975#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6976
514462ca
VS
6977/* ilk/snb precision palette */
6978#define _PREC_PALETTE_A 0x4b000
6979#define _PREC_PALETTE_B 0x4c000
6b97b118
SS
6980#define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
6981#define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
6982#define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
514462ca
VS
6983#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
6984
6985#define _PREC_PIPEAGCMAX 0x4d000
6986#define _PREC_PIPEBGCMAX 0x4d010
6987#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
6988
42db64ef
PZ
6989#define _GAMMA_MODE_A 0x4a480
6990#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6991#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
13717cef
US
6992#define PRE_CSC_GAMMA_ENABLE (1 << 31)
6993#define POST_CSC_GAMMA_ENABLE (1 << 30)
5bda1aca 6994#define GAMMA_MODE_MODE_MASK (3 << 0)
13717cef
US
6995#define GAMMA_MODE_MODE_8BIT (0 << 0)
6996#define GAMMA_MODE_MODE_10BIT (1 << 0)
6997#define GAMMA_MODE_MODE_12BIT (2 << 0)
377c70ed
US
6998#define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
6999#define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
42db64ef 7000
0633cdcb 7001/* DMC */
3d5928a1 7002#define DMC_PROGRAM(addr, i) _MMIO((addr) + (i) * 4)
0633cdcb
AS
7003#define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0
7004#define DMC_HTP_ADDR_SKL 0x00500034
7005#define DMC_SSP_BASE _MMIO(0x8F074)
7006#define DMC_HTP_SKL _MMIO(0x8F004)
7007#define DMC_LAST_WRITE _MMIO(0x8F034)
7008#define DMC_LAST_WRITE_VALUE 0xc003b400
7009/* MMIO address range for DMC program (0x80000 - 0x82FFF) */
7010#define DMC_MMIO_START_RANGE 0x80000
7011#define DMC_MMIO_END_RANGE 0x8FFFF
7012#define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030)
7013#define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C)
7014#define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038)
5d571068
JRS
7015#define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7016#define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
5bcc95ca 7017#define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154)
8337206d 7018
41286861
AG
7019#define DMC_DEBUG3 _MMIO(0x101090)
7020
1d85a299
US
7021/* Display Internal Timeout Register */
7022#define RM_TIMEOUT _MMIO(0x42060)
7023#define MMIO_TIMEOUT_US(us) ((us) << 0)
7024
b9055052
ZW
7025/* interrupts */
7026#define DE_MASTER_IRQ_CONTROL (1 << 31)
7027#define DE_SPRITEB_FLIP_DONE (1 << 29)
7028#define DE_SPRITEA_FLIP_DONE (1 << 28)
7029#define DE_PLANEB_FLIP_DONE (1 << 27)
7030#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 7031#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
7032#define DE_PCU_EVENT (1 << 25)
7033#define DE_GTT_FAULT (1 << 24)
7034#define DE_POISON (1 << 23)
7035#define DE_PERFORM_COUNTER (1 << 22)
7036#define DE_PCH_EVENT (1 << 21)
7037#define DE_AUX_CHANNEL_A (1 << 20)
7038#define DE_DP_A_HOTPLUG (1 << 19)
7039#define DE_GSE (1 << 18)
7040#define DE_PIPEB_VBLANK (1 << 15)
7041#define DE_PIPEB_EVEN_FIELD (1 << 14)
7042#define DE_PIPEB_ODD_FIELD (1 << 13)
7043#define DE_PIPEB_LINE_COMPARE (1 << 12)
7044#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 7045#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
7046#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7047#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 7048#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
7049#define DE_PIPEA_EVEN_FIELD (1 << 6)
7050#define DE_PIPEA_ODD_FIELD (1 << 5)
7051#define DE_PIPEA_LINE_COMPARE (1 << 4)
7052#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 7053#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 7054#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 7055#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 7056#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 7057
b1f14ad0 7058/* More Ivybridge lolz */
5ee8ee86
PZ
7059#define DE_ERR_INT_IVB (1 << 30)
7060#define DE_GSE_IVB (1 << 29)
7061#define DE_PCH_EVENT_IVB (1 << 28)
7062#define DE_DP_A_HOTPLUG_IVB (1 << 27)
7063#define DE_AUX_CHANNEL_A_IVB (1 << 26)
7064#define DE_EDP_PSR_INT_HSW (1 << 19)
7065#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7066#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7067#define DE_PIPEC_VBLANK_IVB (1 << 10)
7068#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7069#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7070#define DE_PIPEB_VBLANK_IVB (1 << 5)
7071#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7072#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7073#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7074#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 7075#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 7076
f0f59a00 7077#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 7078#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 7079
f0f59a00
VS
7080#define DEISR _MMIO(0x44000)
7081#define DEIMR _MMIO(0x44004)
7082#define DEIIR _MMIO(0x44008)
7083#define DEIER _MMIO(0x4400c)
b9055052 7084
f0f59a00
VS
7085#define GTISR _MMIO(0x44010)
7086#define GTIMR _MMIO(0x44014)
7087#define GTIIR _MMIO(0x44018)
7088#define GTIER _MMIO(0x4401c)
b9055052 7089
f0f59a00 7090#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
7091#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7092#define GEN8_PCU_IRQ (1 << 30)
7093#define GEN8_DE_PCH_IRQ (1 << 23)
7094#define GEN8_DE_MISC_IRQ (1 << 22)
7095#define GEN8_DE_PORT_IRQ (1 << 20)
7096#define GEN8_DE_PIPE_C_IRQ (1 << 18)
7097#define GEN8_DE_PIPE_B_IRQ (1 << 17)
7098#define GEN8_DE_PIPE_A_IRQ (1 << 16)
7099#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7100#define GEN8_GT_VECS_IRQ (1 << 6)
7101#define GEN8_GT_GUC_IRQ (1 << 5)
7102#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
7103#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7104#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
7105#define GEN8_GT_BCS_IRQ (1 << 1)
7106#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 7107
0e53fb84
MR
7108#define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
7109
f0f59a00
VS
7110#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7111#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7112#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7113#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 7114
abd58f01 7115#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 7116#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
7117#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7118#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 7119#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 7120#define GEN8_WD_IRQ_SHIFT 16
abd58f01 7121
f0f59a00
VS
7122#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7123#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7124#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7125#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 7126#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
7127#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7128#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
8bcc0840
MR
7129#define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
7130#define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
abd58f01
BW
7131#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7132#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7133#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7134#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 7135#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
7136#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7137#define GEN8_PIPE_VSYNC (1 << 1)
7138#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 7139#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
d506a65d
MR
7140#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7141#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7142#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
b21249c9 7143#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
7144#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7145#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7146#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 7147#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
7148#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7149#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7150#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 7151#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
7152#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7153 (GEN8_PIPE_CURSOR_FAULT | \
7154 GEN8_PIPE_SPRITE_FAULT | \
7155 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
7156#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7157 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 7158 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
7159 GEN9_PIPE_PLANE3_FAULT | \
7160 GEN9_PIPE_PLANE2_FAULT | \
7161 GEN9_PIPE_PLANE1_FAULT)
d506a65d
MR
7162#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7163 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7164 GEN11_PIPE_PLANE7_FAULT | \
7165 GEN11_PIPE_PLANE6_FAULT | \
7166 GEN11_PIPE_PLANE5_FAULT)
99e2d8bc
MR
7167#define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
7168 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7169 GEN11_PIPE_PLANE5_FAULT)
abd58f01 7170
8625b221 7171#define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
5b76e860 7172#define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
8625b221 7173
f0f59a00
VS
7174#define GEN8_DE_PORT_ISR _MMIO(0x44440)
7175#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7176#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7177#define GEN8_DE_PORT_IER _MMIO(0x4444c)
64ad532a
VK
7178#define DSI1_NON_TE (1 << 31)
7179#define DSI0_NON_TE (1 << 30)
bb187e93 7180#define ICL_AUX_CHANNEL_E (1 << 29)
938a8a9a 7181#define ICL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7182#define GEN9_AUX_CHANNEL_D (1 << 27)
7183#define GEN9_AUX_CHANNEL_C (1 << 26)
7184#define GEN9_AUX_CHANNEL_B (1 << 25)
64ad532a
VK
7185#define DSI1_TE (1 << 24)
7186#define DSI0_TE (1 << 23)
e5abaab3
VS
7187#define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
7188#define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
7189 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
7190 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
7191#define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
9e63743e 7192#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7193#define GEN8_AUX_CHANNEL_A (1 << 0)
20fe778f
MR
7194#define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
7195#define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
7196#define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
7197#define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
7198#define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
7199#define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
7200#define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
7201#define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
7202#define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
7203#define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
7204#define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
abd58f01 7205
f0f59a00
VS
7206#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7207#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7208#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7209#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01 7210#define GEN8_DE_MISC_GSE (1 << 27)
e04f7ece 7211#define GEN8_DE_EDP_PSR (1 << 19)
abd58f01 7212
f0f59a00
VS
7213#define GEN8_PCU_ISR _MMIO(0x444e0)
7214#define GEN8_PCU_IMR _MMIO(0x444e4)
7215#define GEN8_PCU_IIR _MMIO(0x444e8)
7216#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7217
df0d28c1
DP
7218#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7219#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7220#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7221#define GEN11_GU_MISC_IER _MMIO(0x444fc)
7222#define GEN11_GU_MISC_GSE (1 << 27)
7223
a6358dda
TU
7224#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7225#define GEN11_MASTER_IRQ (1 << 31)
7226#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 7227#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
7228#define GEN11_DISPLAY_IRQ (1 << 16)
7229#define GEN11_GT_DW_IRQ(x) (1 << (x))
7230#define GEN11_GT_DW1_IRQ (1 << 1)
7231#define GEN11_GT_DW0_IRQ (1 << 0)
7232
22e26af7 7233#define DG1_MSTR_TILE_INTR _MMIO(0x190008)
97b492f5 7234#define DG1_MSTR_IRQ REG_BIT(31)
22e26af7 7235#define DG1_MSTR_TILE(t) REG_BIT(t)
97b492f5 7236
a6358dda
TU
7237#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7238#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7239#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7240#define GEN11_DE_PCH_IRQ (1 << 23)
7241#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 7242#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
7243#define GEN11_DE_PORT_IRQ (1 << 20)
7244#define GEN11_DE_PIPE_C (1 << 18)
7245#define GEN11_DE_PIPE_B (1 << 17)
7246#define GEN11_DE_PIPE_A (1 << 16)
7247
121e758e
DP
7248#define GEN11_DE_HPD_ISR _MMIO(0x44470)
7249#define GEN11_DE_HPD_IMR _MMIO(0x44474)
7250#define GEN11_DE_HPD_IIR _MMIO(0x44478)
7251#define GEN11_DE_HPD_IER _MMIO(0x4447c)
5b76e860
VS
7252#define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
7253#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
7254 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
7255 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
7256 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
7257 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
7258 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
7259#define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
7260#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
7261 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
7262 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
7263 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
7264 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
7265 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
b796b971
DP
7266
7267#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e 7268#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
5b76e860
VS
7269#define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
7270#define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
7271#define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
7272#define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
121e758e 7273
a6358dda
TU
7274#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7275#define GEN11_CSME (31)
7276#define GEN11_GUNIT (28)
7277#define GEN11_GUC (25)
7278#define GEN11_WDPERF (20)
7279#define GEN11_KCR (19)
7280#define GEN11_GTPM (16)
7281#define GEN11_BCS (15)
7282#define GEN11_RCS0 (0)
7283
7284#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7285#define GEN11_VECS(x) (31 - (x))
7286#define GEN11_VCS(x) (x)
7287
9e8789ec 7288#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
a6358dda
TU
7289
7290#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7291#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7292#define GEN11_INTR_DATA_VALID (1 << 31)
f744dbc2
MK
7293#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
7294#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
7295#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
3d7b3039
DCS
7296/* irq instances for OTHER_CLASS */
7297#define OTHER_GUC_INSTANCE 0
7298#define OTHER_GTPM_INSTANCE 1
2ae09687 7299#define OTHER_KCR_INSTANCE 4
a6358dda 7300
9e8789ec 7301#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
a6358dda
TU
7302
7303#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7304#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7305
9e8789ec 7306#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
a6358dda
TU
7307
7308#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7309#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7310#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7311#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7312#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7313#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7314
7315#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7316#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7317#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7318#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
1b16b6b6
JH
7319#define GEN12_VCS4_VCS5_INTR_MASK _MMIO(0x1900b0)
7320#define GEN12_VCS6_VCS7_INTR_MASK _MMIO(0x1900b4)
a6358dda 7321#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
1b16b6b6 7322#define GEN12_VECS2_VECS3_INTR_MASK _MMIO(0x1900d4)
a6358dda
TU
7323#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7324#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7325#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7326#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7327
54c52a84
OM
7328#define ENGINE1_MASK REG_GENMASK(31, 16)
7329#define ENGINE0_MASK REG_GENMASK(15, 0)
7330
f0f59a00 7331#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7332/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7333#define ILK_ELPIN_409_SELECT (1 << 25)
5ee8ee86
PZ
7334#define ILK_DPARB_GATE (1 << 22)
7335#define ILK_VSDPFD_FULL (1 << 21)
f0f59a00 7336#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7337#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7338#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7339#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7340#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7341#define ILK_HDCP_DISABLE (1 << 25)
7342#define ILK_eDP_A_DISABLE (1 << 24)
7343#define HSW_CDCLK_LIMIT (1 << 24)
7344#define ILK_DESKTOP (1 << 23)
b16c7ed9 7345#define HSW_CPU_SSC_ENABLE (1 << 21)
231e54f6 7346
86761789
VS
7347#define FUSE_STRAP3 _MMIO(0x42020)
7348#define HSW_REF_CLK_SELECT (1 << 1)
7349
f0f59a00 7350#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7351#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7352#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7353#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7354#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7355#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7356
f0f59a00 7357#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7358# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7359# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7360
a5523e2f 7361#define CHICKEN_PAR1_1 _MMIO(0x42080)
544021e3 7362#define IGNORE_KVMR_PIPE_A REG_BIT(23)
562ad8ad 7363#define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
a170f4f1 7364#define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
93564044 7365#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
a5523e2f
JRS
7366#define DPA_MASK_VBLANK_SRD (1 << 15)
7367#define FORCE_ARB_IDLE_PLANES (1 << 14)
7368#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
7369#define IGNORE_PSR2_HW_TRACKING (1 << 1)
90a88643 7370
17e0adf0
MK
7371#define CHICKEN_PAR2_1 _MMIO(0x42090)
7372#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7373
f4f4b59b 7374#define CHICKEN_MISC_2 _MMIO(0x42084)
562ad8ad
VS
7375#define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
7376#define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
f4f4b59b 7377#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7378#define GLK_CL1_PWR_DOWN (1 << 11)
7379#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7380
5654a162 7381#define CHICKEN_MISC_4 _MMIO(0x4208c)
2670ff5c
VS
7382#define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13)
7383#define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0)
7384#define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
5654a162 7385
fe4ab3ce
BW
7386#define _CHICKEN_PIPESL_1_A 0x420b0
7387#define _CHICKEN_PIPESL_1_B 0x420b4
b7a7053a
VS
7388#define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
7389#define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
7390#define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
7391#define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
7392#define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
7393#define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
7394#define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
7395#define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
7396#define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
7397#define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
8f670bb1
VS
7398#define HSW_FBCQ_DIS (1 << 22)
7399#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
d08df3b0
VS
7400#define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
7401#define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
7402#define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
7403#define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
7404#define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
f0f59a00 7405#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7406
12c4d4c1
VS
7407#define _CHICKEN_TRANS_A 0x420c0
7408#define _CHICKEN_TRANS_B 0x420c4
7409#define _CHICKEN_TRANS_C 0x420c8
7410#define _CHICKEN_TRANS_EDP 0x420cc
1d581dc3 7411#define _CHICKEN_TRANS_D 0x420d8
12c4d4c1
VS
7412#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
7413 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
7414 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
7415 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
1d581dc3
VS
7416 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
7417 [TRANSCODER_D] = _CHICKEN_TRANS_D))
3c73553f
MR
7418#define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
7419#define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
a4d082fc 7420#define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
3c73553f
MR
7421#define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
7422#define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
641dd82f 7423#define ADLP_1_BASED_X_GRANULARITY REG_BIT(18)
3c73553f
MR
7424#define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
7425#define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
7426#define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
7427#define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
7428#define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
d86f0482 7429
f0f59a00 7430#define DISP_ARB_CTL _MMIO(0x45000)
5ee8ee86
PZ
7431#define DISP_FBC_MEMORY_WAKE (1 << 31)
7432#define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
7433#define DISP_FBC_WM_DIS (1 << 15)
f0f59a00 7434#define DISP_ARB_CTL2 _MMIO(0x45004)
5ee8ee86
PZ
7435#define DISP_DATA_PARTITION_5_6 (1 << 6)
7436#define DISP_IPC_ENABLE (1 << 3)
359d0eff 7437
247bdac9
VK
7438/*
7439 * The below are numbered starting from "S1" on gen11/gen12, but starting
7a279c14 7440 * with display 13, the bspec switches to a 0-based numbering scheme
247bdac9
VK
7441 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
7442 * We'll just use the 0-based numbering here for all platforms since it's the
7443 * way things will be named by the hardware team going forward, plus it's more
7444 * consistent with how most of the rest of our registers are named.
7445 */
7446#define _DBUF_CTL_S0 0x45008
7447#define _DBUF_CTL_S1 0x44FE8
7448#define _DBUF_CTL_S2 0x44300
7449#define _DBUF_CTL_S3 0x44304
7450#define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
7451 _DBUF_CTL_S0, \
7452 _DBUF_CTL_S1, \
7453 _DBUF_CTL_S2, \
7454 _DBUF_CTL_S3))
359d0eff
JRS
7455#define DBUF_POWER_REQUEST REG_BIT(31)
7456#define DBUF_POWER_STATE REG_BIT(30)
7457#define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
7458#define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
f4dc0086
VK
7459#define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
7460#define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
359d0eff 7461
f0f59a00 7462#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
7463#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
7464#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
3fa01d64 7465
62afef28
MR
7466#define _BW_BUDDY0_CTL 0x45130
7467#define _BW_BUDDY1_CTL 0x45140
7468#define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
7469 _BW_BUDDY0_CTL, \
7470 _BW_BUDDY1_CTL))
3fa01d64 7471#define BW_BUDDY_DISABLE REG_BIT(31)
87e04f75 7472#define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
62afef28 7473#define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
3fa01d64 7474
62afef28
MR
7475#define _BW_BUDDY0_PAGE_MASK 0x45134
7476#define _BW_BUDDY1_PAGE_MASK 0x45144
7477#define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
7478 _BW_BUDDY0_PAGE_MASK, \
7479 _BW_BUDDY1_PAGE_MASK))
3fa01d64 7480
f0f59a00 7481#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
5ee8ee86 7482#define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
553bd149 7483
590e8ff0 7484#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
9556829c
JRS
7485#define SKL_SELECT_ALTERNATE_DC_EXIT REG_BIT(30)
7486#define ICL_DELAY_PMRSP REG_BIT(22)
7487#define DISABLE_FLR_SRC REG_BIT(15)
7488#define MASK_WAKEMEM REG_BIT(13)
590e8ff0 7489
af9e1032
MA
7490#define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
7491#define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
7492#define DCPR_MASK_LPMODE REG_BIT(26)
7493#define DCPR_SEND_RESP_IMM REG_BIT(25)
7494#define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
7495
f0f59a00 7496#define SKL_DFSM _MMIO(0x51000)
7a40aac1 7497#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
74393109 7498#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
a20e26d8
JRS
7499#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7500#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7501#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7502#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7503#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
ee595888 7504#define ICL_DFSM_DMC_DISABLE (1 << 23)
a20e26d8
JRS
7505#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7506#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7507#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
7508#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
a4d082fc 7509#define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
a9419e84 7510
186a277e 7511#define SKL_DSSM _MMIO(0x51004)
186a277e
PZ
7512#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
7513#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
7514#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
7515#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 7516
a78536e7 7517#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
5ee8ee86 7518#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
a78536e7 7519
f0f59a00 7520#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
5ee8ee86
PZ
7521#define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
7522#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
2caa3b26 7523
2c8580e4 7524#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
99739f94 7525#define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
6bb62855 7526#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
79bfa607
MK
7527#define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
7528
e0f3fa09 7529#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5ee8ee86 7530#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
5152defe
MW
7531#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7532#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7533#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7534#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7535#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7536
e4e0c058 7537/* GEN7 chicken */
f0f59a00 7538#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
19f1f627 7539 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
b1f88820
OM
7540 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
7541
7542#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
7543 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
7544 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
7545 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
7546 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
7547
cbe3e1d1
TU
7548#define GEN8_L3CNTLREG _MMIO(0x7034)
7549 #define GEN8_ERRDETBCTRL (1 << 9)
7550
da942750
SS
7551#define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
7552 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12)
7553 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11)
7554 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9)
d71de14d 7555
f0f59a00 7556#define HIZ_CHICKEN _MMIO(0x7018)
da942750
SS
7557# define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15)
7558# define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14)
7559# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3)
d60de81d 7560
f0f59a00 7561#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
5ee8ee86 7562#define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
183c6dac 7563
ab062639 7564#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
f63c7b48 7565#define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
ab062639 7566
0c7d2aed
RS
7567#define GEN7_SARCHKMD _MMIO(0xB000)
7568#define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
71ffd49c 7569#define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
0c7d2aed 7570
f0f59a00 7571#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7572#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7573
f0f59a00 7574#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7575/*
7576 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7577 * Using the formula in BSpec leads to a hang, while the formula here works
7578 * fine and matches the formulas for all other platforms. A BSpec change
7579 * request has been filed to clarify this.
7580 */
36579cb6
ID
7581#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7582#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7583#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7584
f0f59a00 7585#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7586#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5ee8ee86 7587#define GEN7_L3AGDIS (1 << 19)
f0f59a00
VS
7588#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7589#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7590
f0f59a00 7591#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
5215eef3
OM
7592#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7593#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
7594#define GEN11_I2M_WRITE_DISABLE (1 << 28)
e4e0c058 7595
f0f59a00 7596#define GEN7_L3SQCREG4 _MMIO(0xb034)
5ee8ee86 7597#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
61939d97 7598
b83a309a
TU
7599#define GEN11_SCRATCH2 _MMIO(0xb140)
7600#define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
7601
f0f59a00 7602#define GEN8_L3SQCREG4 _MMIO(0xb118)
5246ae4b
OM
7603#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
7604#define GEN8_LQSC_RO_PERF_DIS (1 << 27)
7605#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
58586680 7606#define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
8bc0ccf6 7607
63801f21 7608/* GEN8 chicken */
f0f59a00 7609#define HDC_CHICKEN0 _MMIO(0x7300)
cc38cae7 7610#define ICL_HDC_MODE _MMIO(0xE5F4)
5ee8ee86
PZ
7611#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
7612#define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
7613#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
7614#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
7615#define HDC_FORCE_NON_COHERENT (1 << 4)
7616#define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
63801f21 7617
3669ab61
AS
7618#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7619
38a39a7b 7620/* GEN9 chicken */
f0f59a00 7621#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7622#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7623
0c79f9cb
MT
7624#define GEN9_WM_CHICKEN3 _MMIO(0x5588)
7625#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
7626
db099c8f 7627/* WaCatErrorRejectionIssue */
f0f59a00 7628#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
5ee8ee86 7629#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
db099c8f 7630
f0f59a00 7631#define HSW_SCRATCH1 _MMIO(0xb038)
5ee8ee86 7632#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
f3fc4884 7633
f0f59a00 7634#define BDW_SCRATCH1 _MMIO(0xb11c)
5ee8ee86 7635#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
77719d28 7636
e16a3750 7637/*GEN11 chicken */
26eeea15
AS
7638#define _PIPEA_CHICKEN 0x70038
7639#define _PIPEB_CHICKEN 0x71038
7640#define _PIPEC_CHICKEN 0x72038
7641#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
7642 _PIPEB_CHICKEN)
ba3b049f
MR
7643#define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
7644#define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
7cbea1b6
MR
7645#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU REG_BIT(15)
7646#define DG2_RENDER_CCSTAG_4_3_EN REG_BIT(12)
7647#define PER_PIXEL_ALPHA_BYPASS_EN REG_BIT(7)
e16a3750 7648
ff690b21 7649#define FF_MODE2 _MMIO(0x6604)
84f9cbf3
CT
7650#define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24)
7651#define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
ff690b21
MT
7652#define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
7653#define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
7654
b9055052
ZW
7655/* PCH */
7656
dce88879
LDM
7657#define PCH_DISPLAY_BASE 0xc0000u
7658
23e81d69 7659/* south display engine interrupt: IBX */
776ad806
JB
7660#define SDE_AUDIO_POWER_D (1 << 27)
7661#define SDE_AUDIO_POWER_C (1 << 26)
7662#define SDE_AUDIO_POWER_B (1 << 25)
7663#define SDE_AUDIO_POWER_SHIFT (25)
7664#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7665#define SDE_GMBUS (1 << 24)
7666#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7667#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7668#define SDE_AUDIO_HDCP_MASK (3 << 22)
7669#define SDE_AUDIO_TRANSB (1 << 21)
7670#define SDE_AUDIO_TRANSA (1 << 20)
7671#define SDE_AUDIO_TRANS_MASK (3 << 20)
7672#define SDE_POISON (1 << 19)
7673/* 18 reserved */
7674#define SDE_FDI_RXB (1 << 17)
7675#define SDE_FDI_RXA (1 << 16)
7676#define SDE_FDI_MASK (3 << 16)
7677#define SDE_AUXD (1 << 15)
7678#define SDE_AUXC (1 << 14)
7679#define SDE_AUXB (1 << 13)
7680#define SDE_AUX_MASK (7 << 13)
7681/* 12 reserved */
b9055052
ZW
7682#define SDE_CRT_HOTPLUG (1 << 11)
7683#define SDE_PORTD_HOTPLUG (1 << 10)
7684#define SDE_PORTC_HOTPLUG (1 << 9)
7685#define SDE_PORTB_HOTPLUG (1 << 8)
7686#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7687#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7688 SDE_SDVOB_HOTPLUG | \
7689 SDE_PORTB_HOTPLUG | \
7690 SDE_PORTC_HOTPLUG | \
7691 SDE_PORTD_HOTPLUG)
776ad806
JB
7692#define SDE_TRANSB_CRC_DONE (1 << 5)
7693#define SDE_TRANSB_CRC_ERR (1 << 4)
7694#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7695#define SDE_TRANSA_CRC_DONE (1 << 2)
7696#define SDE_TRANSA_CRC_ERR (1 << 1)
7697#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7698#define SDE_TRANS_MASK (0x3f)
23e81d69 7699
31604222 7700/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
7701#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7702#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7703#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7704#define SDE_AUDIO_POWER_SHIFT_CPT 29
7705#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7706#define SDE_AUXD_CPT (1 << 27)
7707#define SDE_AUXC_CPT (1 << 26)
7708#define SDE_AUXB_CPT (1 << 25)
7709#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7710#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7711#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7712#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7713#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7714#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7715#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7716#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7717#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7718 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7719 SDE_PORTD_HOTPLUG_CPT | \
7720 SDE_PORTC_HOTPLUG_CPT | \
7721 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7722#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7723 SDE_PORTD_HOTPLUG_CPT | \
7724 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7725 SDE_PORTB_HOTPLUG_CPT | \
7726 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7727#define SDE_GMBUS_CPT (1 << 17)
8664281b 7728#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7729#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7730#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7731#define SDE_FDI_RXC_CPT (1 << 8)
7732#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7733#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7734#define SDE_FDI_RXB_CPT (1 << 4)
7735#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7736#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7737#define SDE_FDI_RXA_CPT (1 << 0)
7738#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7739 SDE_AUDIO_CP_REQ_B_CPT | \
7740 SDE_AUDIO_CP_REQ_A_CPT)
7741#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7742 SDE_AUDIO_CP_CHG_B_CPT | \
7743 SDE_AUDIO_CP_CHG_A_CPT)
7744#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7745 SDE_FDI_RXB_CPT | \
7746 SDE_FDI_RXA_CPT)
b9055052 7747
52dfdba0 7748/* south display engine interrupt: ICP/TGP */
31604222 7749#define SDE_GMBUS_ICP (1 << 23)
97011359 7750#define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
5f371a81 7751#define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
e76ab2cf
VS
7752#define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
7753 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
5f371a81
VS
7754 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
7755 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
e76ab2cf 7756#define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
97011359
VS
7757 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
7758 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
7759 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
7760 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
7761 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
31604222 7762
f0f59a00
VS
7763#define SDEISR _MMIO(0xc4000)
7764#define SDEIMR _MMIO(0xc4004)
7765#define SDEIIR _MMIO(0xc4008)
7766#define SDEIER _MMIO(0xc400c)
b9055052 7767
f0f59a00 7768#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
7769#define SERR_INT_POISON (1 << 31)
7770#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 7771
b9055052 7772/* digital port hotplug */
f0f59a00 7773#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7774#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7775#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7776#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7777#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7778#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7779#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7780#define PORTD_HOTPLUG_ENABLE (1 << 20)
7781#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7782#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7783#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7784#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7785#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7786#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7787#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7788#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7789#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7790#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7791#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7792#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7793#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7794#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7795#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7796#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7797#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7798#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7799#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7800#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7801#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7802#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7803#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7804#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7805#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7806#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7807#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7808#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7809#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7810#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7811#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7812#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7813 BXT_DDIB_HPD_INVERT | \
7814 BXT_DDIC_HPD_INVERT)
b9055052 7815
f0f59a00 7816#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7817#define PORTE_HOTPLUG_ENABLE (1 << 4)
7818#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7819#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7820#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7821#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7822
31604222
AS
7823/* This register is a reuse of PCH_PORT_HOTPLUG register. The
7824 * functionality covered in PCH_PORT_HOTPLUG is split into
7825 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
7826 */
7827
ed3126fa 7828#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
5f371a81
VS
7829#define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
7830#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
7831#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
7832#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
7833#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
7834#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
31604222
AS
7835
7836#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
97011359
VS
7837#define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
7838#define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
7839#define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
f49108d0
MR
7840
7841#define SHPD_FILTER_CNT _MMIO(0xc4038)
7842#define SHPD_FILTER_CNT_500_ADJ 0x001D9
7843
9db4a9c7
JB
7844#define _PCH_DPLL_A 0xc6014
7845#define _PCH_DPLL_B 0xc6018
9e8789ec 7846#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7847
9db4a9c7 7848#define _PCH_FPA0 0xc6040
5ee8ee86 7849#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
7850#define _PCH_FPA1 0xc6044
7851#define _PCH_FPB0 0xc6048
7852#define _PCH_FPB1 0xc604c
9e8789ec
PZ
7853#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
7854#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7855
f0f59a00 7856#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7857
f0f59a00 7858#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 7859#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
7860#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
7861#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
7862#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
7863#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
7864#define DREF_SSC_SOURCE_DISABLE (0 << 11)
7865#define DREF_SSC_SOURCE_ENABLE (2 << 11)
7866#define DREF_SSC_SOURCE_MASK (3 << 11)
7867#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
7868#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
7869#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
7870#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
7871#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
7872#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
7873#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
7874#define DREF_SSC4_DOWNSPREAD (0 << 6)
7875#define DREF_SSC4_CENTERSPREAD (1 << 6)
7876#define DREF_SSC1_DISABLE (0 << 1)
7877#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
7878#define DREF_SSC4_DISABLE (0)
7879#define DREF_SSC4_ENABLE (1)
7880
f0f59a00 7881#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 7882#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 7883#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 7884#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 7885#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 7886#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7887#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7888#define CNP_RAWCLK_DIV(div) ((div) << 16)
7889#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 7890#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 7891#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7892
f0f59a00 7893#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7894
f0f59a00
VS
7895#define PCH_SSC4_PARMS _MMIO(0xc6210)
7896#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7897
f0f59a00 7898#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7899#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7900#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7901#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7902
b9055052
ZW
7903/* transcoder */
7904
275f01b2
DV
7905#define _PCH_TRANS_HTOTAL_A 0xe0000
7906#define TRANS_HTOTAL_SHIFT 16
7907#define TRANS_HACTIVE_SHIFT 0
7908#define _PCH_TRANS_HBLANK_A 0xe0004
7909#define TRANS_HBLANK_END_SHIFT 16
7910#define TRANS_HBLANK_START_SHIFT 0
7911#define _PCH_TRANS_HSYNC_A 0xe0008
7912#define TRANS_HSYNC_END_SHIFT 16
7913#define TRANS_HSYNC_START_SHIFT 0
7914#define _PCH_TRANS_VTOTAL_A 0xe000c
7915#define TRANS_VTOTAL_SHIFT 16
7916#define TRANS_VACTIVE_SHIFT 0
7917#define _PCH_TRANS_VBLANK_A 0xe0010
7918#define TRANS_VBLANK_END_SHIFT 16
7919#define TRANS_VBLANK_START_SHIFT 0
7920#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 7921#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
7922#define TRANS_VSYNC_START_SHIFT 0
7923#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7924
e3b95f1e
DV
7925#define _PCH_TRANSA_DATA_M1 0xe0030
7926#define _PCH_TRANSA_DATA_N1 0xe0034
7927#define _PCH_TRANSA_DATA_M2 0xe0038
7928#define _PCH_TRANSA_DATA_N2 0xe003c
7929#define _PCH_TRANSA_LINK_M1 0xe0040
7930#define _PCH_TRANSA_LINK_N1 0xe0044
7931#define _PCH_TRANSA_LINK_M2 0xe0048
7932#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7933
2dcbc34d 7934/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7935#define _VIDEO_DIP_CTL_A 0xe0200
7936#define _VIDEO_DIP_DATA_A 0xe0208
7937#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7938#define GCP_COLOR_INDICATION (1 << 2)
7939#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7940#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7941
7942#define _VIDEO_DIP_CTL_B 0xe1200
7943#define _VIDEO_DIP_DATA_B 0xe1208
7944#define _VIDEO_DIP_GCP_B 0xe1210
7945
f0f59a00
VS
7946#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7947#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7948#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7949
2dcbc34d 7950/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7951#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7952#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7953#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7954
086f8e84
VS
7955#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7956#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7957#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7958
086f8e84
VS
7959#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7960#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7961#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7962
90b107c8 7963#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7964 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7965 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7966#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7967 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7968 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7969#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7970 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7971 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7972
8c5f5f7c 7973/* Haswell DIP controls */
f0f59a00 7974
086f8e84
VS
7975#define _HSW_VIDEO_DIP_CTL_A 0x60200
7976#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7977#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7978#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7979#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7980#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
44b42ebf 7981#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
086f8e84
VS
7982#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7983#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7984#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7985#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7986#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7987#define _HSW_VIDEO_DIP_GCP_A 0x60210
7988
7989#define _HSW_VIDEO_DIP_CTL_B 0x61200
7990#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7991#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7992#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7993#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7994#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
44b42ebf 7995#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
086f8e84
VS
7996#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7997#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7998#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7999#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8000#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8001#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 8002
7af2be6d
AS
8003/* Icelake PPS_DATA and _ECC DIP Registers.
8004 * These are available for transcoders B,C and eDP.
8005 * Adding the _A so as to reuse the _MMIO_TRANS2
8006 * definition, with which it offsets to the right location.
8007 */
8008
8009#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8010#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8011#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8012#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8013
f0f59a00 8014#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 8015#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
8016#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8017#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8018#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 8019#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 8020#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
44b42ebf 8021#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
7af2be6d
AS
8022#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8023#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
8024
8025#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 8026#define S3D_ENABLE (1 << 31)
f0f59a00
VS
8027#define _HSW_STEREO_3D_CTL_B 0x71020
8028
8029#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 8030
275f01b2
DV
8031#define _PCH_TRANS_HTOTAL_B 0xe1000
8032#define _PCH_TRANS_HBLANK_B 0xe1004
8033#define _PCH_TRANS_HSYNC_B 0xe1008
8034#define _PCH_TRANS_VTOTAL_B 0xe100c
8035#define _PCH_TRANS_VBLANK_B 0xe1010
8036#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 8037#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 8038
f0f59a00
VS
8039#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8040#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8041#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8042#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8043#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8044#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8045#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 8046
e3b95f1e
DV
8047#define _PCH_TRANSB_DATA_M1 0xe1030
8048#define _PCH_TRANSB_DATA_N1 0xe1034
8049#define _PCH_TRANSB_DATA_M2 0xe1038
8050#define _PCH_TRANSB_DATA_N2 0xe103c
8051#define _PCH_TRANSB_LINK_M1 0xe1040
8052#define _PCH_TRANSB_LINK_N1 0xe1044
8053#define _PCH_TRANSB_LINK_M2 0xe1048
8054#define _PCH_TRANSB_LINK_N2 0xe104c
8055
f0f59a00
VS
8056#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8057#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8058#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8059#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8060#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8061#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8062#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8063#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 8064
ab9412ba
DV
8065#define _PCH_TRANSACONF 0xf0008
8066#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
8067#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8068#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
5ee8ee86
PZ
8069#define TRANS_DISABLE (0 << 31)
8070#define TRANS_ENABLE (1 << 31)
8071#define TRANS_STATE_MASK (1 << 30)
8072#define TRANS_STATE_DISABLE (0 << 30)
8073#define TRANS_STATE_ENABLE (1 << 30)
cc7a4cff
VS
8074#define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8075#define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
5ee8ee86
PZ
8076#define TRANS_INTERLACE_MASK (7 << 21)
8077#define TRANS_PROGRESSIVE (0 << 21)
8078#define TRANS_INTERLACED (3 << 21)
8079#define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8080#define TRANS_8BPC (0 << 5)
8081#define TRANS_10BPC (1 << 5)
8082#define TRANS_6BPC (2 << 5)
8083#define TRANS_12BPC (3 << 5)
b9055052 8084
ce40141f
DV
8085#define _TRANSA_CHICKEN1 0xf0060
8086#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 8087#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5ee8ee86
PZ
8088#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8089#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
3bcf603f
JB
8090#define _TRANSA_CHICKEN2 0xf0064
8091#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 8092#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
5ee8ee86
PZ
8093#define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8094#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8095#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
cc7a4cff 8096#define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
5ee8ee86
PZ
8097#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8098#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
3bcf603f 8099
f0f59a00 8100#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
8101#define FDIA_PHASE_SYNC_SHIFT_OVR 19
8102#define FDIA_PHASE_SYNC_SHIFT_EN 18
b18c1eb9
CT
8103#define INVERT_DDID_HPD (1 << 18)
8104#define INVERT_DDIC_HPD (1 << 17)
8105#define INVERT_DDIB_HPD (1 << 16)
8106#define INVERT_DDIA_HPD (1 << 15)
5ee8ee86
PZ
8107#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8108#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 8109#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
8110#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8111#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
9b2383a7 8112#define SBCLK_RUN_REFCLK_DIS (1 << 7)
5ee8ee86 8113#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 8114#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
8115#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8116#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8117#define LPT_PWM_GRANULARITY (1 << 5)
8118#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 8119
f0f59a00
VS
8120#define _FDI_RXA_CHICKEN 0xc200c
8121#define _FDI_RXB_CHICKEN 0xc2010
5ee8ee86
PZ
8122#define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8123#define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
f0f59a00 8124#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 8125
f0f59a00 8126#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
8127#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8128#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8129#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
c746063a 8130#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
5ee8ee86
PZ
8131#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8132#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8133#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 8134
b9055052 8135/* CPU: FDI_TX */
f0f59a00
VS
8136#define _FDI_TXA_CTL 0x60100
8137#define _FDI_TXB_CTL 0x61100
8138#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
5ee8ee86
PZ
8139#define FDI_TX_DISABLE (0 << 31)
8140#define FDI_TX_ENABLE (1 << 31)
8141#define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8142#define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8143#define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8144#define FDI_LINK_TRAIN_NONE (3 << 28)
8145#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8146#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8147#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8148#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8149#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8150#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8151#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8152#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8db9d77b
ZW
8153/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8154 SNB has different settings. */
8155/* SNB A-stepping */
5ee8ee86
PZ
8156#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8157#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8158#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8159#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8160/* SNB B-stepping */
5ee8ee86
PZ
8161#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8162#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8163#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8164#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8165#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
627eb5a3
DV
8166#define FDI_DP_PORT_WIDTH_SHIFT 19
8167#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8168#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
5ee8ee86 8169#define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
f2b115e6 8170/* Ironlake: hardwired to 1 */
5ee8ee86 8171#define FDI_TX_PLL_ENABLE (1 << 14)
357555c0
JB
8172
8173/* Ivybridge has different bits for lolz */
5ee8ee86
PZ
8174#define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8175#define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8176#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8177#define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
357555c0 8178
b9055052 8179/* both Tx and Rx */
5ee8ee86
PZ
8180#define FDI_COMPOSITE_SYNC (1 << 11)
8181#define FDI_LINK_TRAIN_AUTO (1 << 10)
8182#define FDI_SCRAMBLING_ENABLE (0 << 7)
8183#define FDI_SCRAMBLING_DISABLE (1 << 7)
b9055052
ZW
8184
8185/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
8186#define _FDI_RXA_CTL 0xf000c
8187#define _FDI_RXB_CTL 0xf100c
f0f59a00 8188#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
5ee8ee86 8189#define FDI_RX_ENABLE (1 << 31)
b9055052 8190/* train, dp width same as FDI_TX */
5ee8ee86
PZ
8191#define FDI_FS_ERRC_ENABLE (1 << 27)
8192#define FDI_FE_ERRC_ENABLE (1 << 26)
8193#define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8194#define FDI_8BPC (0 << 16)
8195#define FDI_10BPC (1 << 16)
8196#define FDI_6BPC (2 << 16)
8197#define FDI_12BPC (3 << 16)
8198#define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8199#define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8200#define FDI_RX_PLL_ENABLE (1 << 13)
8201#define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8202#define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8203#define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8204#define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8205#define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8206#define FDI_PCDCLK (1 << 4)
8db9d77b 8207/* CPT */
5ee8ee86
PZ
8208#define FDI_AUTO_TRAINING (1 << 10)
8209#define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8210#define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8211#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8212#define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8213#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
b9055052 8214
04945641
PZ
8215#define _FDI_RXA_MISC 0xf0010
8216#define _FDI_RXB_MISC 0xf1010
5ee8ee86
PZ
8217#define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8218#define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8219#define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8220#define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8221#define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8222#define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8223#define FDI_RX_FDI_DELAY_90 (0x90 << 0)
f0f59a00 8224#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 8225
f0f59a00
VS
8226#define _FDI_RXA_TUSIZE1 0xf0030
8227#define _FDI_RXA_TUSIZE2 0xf0038
8228#define _FDI_RXB_TUSIZE1 0xf1030
8229#define _FDI_RXB_TUSIZE2 0xf1038
8230#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8231#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
8232
8233/* FDI_RX interrupt register format */
5ee8ee86
PZ
8234#define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8235#define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8236#define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8237#define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8238#define FDI_RX_FS_CODE_ERR (1 << 6)
8239#define FDI_RX_FE_CODE_ERR (1 << 5)
8240#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8241#define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8242#define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8243#define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8244#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
b9055052 8245
f0f59a00
VS
8246#define _FDI_RXA_IIR 0xf0014
8247#define _FDI_RXA_IMR 0xf0018
8248#define _FDI_RXB_IIR 0xf1014
8249#define _FDI_RXB_IMR 0xf1018
8250#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8251#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 8252
f0f59a00
VS
8253#define FDI_PLL_CTL_1 _MMIO(0xfe000)
8254#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 8255
f0f59a00 8256#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
8257#define LVDS_DETECTED (1 << 1)
8258
f0f59a00
VS
8259#define _PCH_DP_B 0xe4100
8260#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
8261#define _PCH_DPB_AUX_CH_CTL 0xe4110
8262#define _PCH_DPB_AUX_CH_DATA1 0xe4114
8263#define _PCH_DPB_AUX_CH_DATA2 0xe4118
8264#define _PCH_DPB_AUX_CH_DATA3 0xe411c
8265#define _PCH_DPB_AUX_CH_DATA4 0xe4120
8266#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 8267
f0f59a00
VS
8268#define _PCH_DP_C 0xe4200
8269#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
8270#define _PCH_DPC_AUX_CH_CTL 0xe4210
8271#define _PCH_DPC_AUX_CH_DATA1 0xe4214
8272#define _PCH_DPC_AUX_CH_DATA2 0xe4218
8273#define _PCH_DPC_AUX_CH_DATA3 0xe421c
8274#define _PCH_DPC_AUX_CH_DATA4 0xe4220
8275#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 8276
f0f59a00
VS
8277#define _PCH_DP_D 0xe4300
8278#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
8279#define _PCH_DPD_AUX_CH_CTL 0xe4310
8280#define _PCH_DPD_AUX_CH_DATA1 0xe4314
8281#define _PCH_DPD_AUX_CH_DATA2 0xe4318
8282#define _PCH_DPD_AUX_CH_DATA3 0xe431c
8283#define _PCH_DPD_AUX_CH_DATA4 0xe4320
8284#define _PCH_DPD_AUX_CH_DATA5 0xe4324
8285
bdabdb63
VS
8286#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
8287#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 8288
8db9d77b 8289/* CPT */
086f8e84
VS
8290#define _TRANS_DP_CTL_A 0xe0300
8291#define _TRANS_DP_CTL_B 0xe1300
8292#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 8293#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
5ee8ee86 8294#define TRANS_DP_OUTPUT_ENABLE (1 << 31)
f67dc6d8
VS
8295#define TRANS_DP_PORT_SEL_MASK (3 << 29)
8296#define TRANS_DP_PORT_SEL_NONE (3 << 29)
8297#define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
5ee8ee86
PZ
8298#define TRANS_DP_AUDIO_ONLY (1 << 26)
8299#define TRANS_DP_ENH_FRAMING (1 << 18)
8300#define TRANS_DP_8BPC (0 << 9)
8301#define TRANS_DP_10BPC (1 << 9)
8302#define TRANS_DP_6BPC (2 << 9)
8303#define TRANS_DP_12BPC (3 << 9)
8304#define TRANS_DP_BPC_MASK (3 << 9)
8305#define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
8db9d77b 8306#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5ee8ee86 8307#define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
8db9d77b 8308#define TRANS_DP_HSYNC_ACTIVE_LOW 0
5ee8ee86 8309#define TRANS_DP_SYNC_MASK (3 << 3)
8db9d77b 8310
59821ed9
JN
8311#define _TRANS_DP2_CTL_A 0x600a0
8312#define _TRANS_DP2_CTL_B 0x610a0
8313#define _TRANS_DP2_CTL_C 0x620a0
8314#define _TRANS_DP2_CTL_D 0x630a0
8315#define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
8316#define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31)
8317#define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30)
8318#define TRANS_DP2_DEBUG_ENABLE REG_BIT(23)
8319
1db18260
JN
8320#define _TRANS_DP2_VFREQHIGH_A 0x600a4
8321#define _TRANS_DP2_VFREQHIGH_B 0x610a4
8322#define _TRANS_DP2_VFREQHIGH_C 0x620a4
8323#define _TRANS_DP2_VFREQHIGH_D 0x630a4
8324#define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
8325#define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8)
8326#define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
8327
8328#define _TRANS_DP2_VFREQLOW_A 0x600a8
8329#define _TRANS_DP2_VFREQLOW_B 0x610a8
8330#define _TRANS_DP2_VFREQLOW_C 0x620a8
8331#define _TRANS_DP2_VFREQLOW_D 0x630a8
8332#define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
8333
8db9d77b
ZW
8334/* SNB eDP training params */
8335/* SNB A-stepping */
5ee8ee86
PZ
8336#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8337#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8338#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8339#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 8340/* SNB B-stepping */
5ee8ee86
PZ
8341#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
8342#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
8343#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
8344#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
8345#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
8346#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 8347
1a2eb460 8348/* IVB */
5ee8ee86
PZ
8349#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
8350#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
8351#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
8352#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
8353#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
8354#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
8355#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
8356
8357/* legacy values */
5ee8ee86
PZ
8358#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
8359#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
8360#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
8361#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
8362#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 8363
5ee8ee86 8364#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 8365
f0f59a00 8366#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 8367
274008e8
SAK
8368#define RC6_LOCATION _MMIO(0xD40)
8369#define RC6_CTX_IN_DRAM (1 << 0)
8370#define RC6_CTX_BASE _MMIO(0xD48)
8371#define RC6_CTX_BASE_MASK 0xFFFFFFF0
f0f59a00
VS
8372#define FORCEWAKE _MMIO(0xA18C)
8373#define FORCEWAKE_VLV _MMIO(0x1300b0)
8374#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
8375#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
8376#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
8377#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
8378#define FORCEWAKE_ACK _MMIO(0x130090)
8379#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
8380#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
8381#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
8382#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
8383
f0f59a00 8384#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
8385#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
8386#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
8387#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
8388#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
8389#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
8390#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
8391#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
8392#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00 8393#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
55e3c170 8394#define FORCEWAKE_GT_GEN9 _MMIO(0xa188)
f0f59a00 8395#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
8396#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
8397#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00 8398#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
55e3c170 8399#define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044)
71306303
MK
8400#define FORCEWAKE_KERNEL BIT(0)
8401#define FORCEWAKE_USER BIT(1)
8402#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
8403#define FORCEWAKE_MT_ACK _MMIO(0x130040)
8404#define ECOBUS _MMIO(0xa180)
5ee8ee86 8405#define FORCEWAKE_MT_ENABLE (1 << 5)
f0f59a00 8406#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
8407#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
8408#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
8409#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 8410
f0f59a00 8411#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
8412#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
8413#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
5ee8ee86
PZ
8414#define GT_FIFO_SBDROPERR (1 << 6)
8415#define GT_FIFO_BLOBDROPERR (1 << 5)
8416#define GT_FIFO_SB_READ_ABORTERR (1 << 4)
8417#define GT_FIFO_DROPERR (1 << 3)
8418#define GT_FIFO_OVFERR (1 << 2)
8419#define GT_FIFO_IAWRERR (1 << 1)
8420#define GT_FIFO_IARDERR (1 << 0)
dd202c6d 8421
f0f59a00 8422#define GTFIFOCTL _MMIO(0x120008)
46520e2b 8423#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 8424#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
8425#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
8426#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 8427
f0f59a00 8428#define HSW_IDICR _MMIO(0x9008)
05e21cc4 8429#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 8430#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 8431#define EDRAM_ENABLED 0x1
c02e85a0
MK
8432#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8433#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8434#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8435
f0f59a00 8436#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8437# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8438# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8439# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8440# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8441
f0f59a00 8442#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8443# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8444# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8445# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8446# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8447# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8448# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8449
f0f59a00 8450#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8451# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8452
f0f59a00 8453#define GEN7_UCGCTL4 _MMIO(0x940c)
5ee8ee86
PZ
8454#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
8455#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
e3f33d46 8456
f0f59a00
VS
8457#define GEN6_RCGCTL1 _MMIO(0x9410)
8458#define GEN6_RCGCTL2 _MMIO(0x9414)
8459#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8460
f0f59a00 8461#define GEN8_UCGCTL6 _MMIO(0x9430)
5ee8ee86
PZ
8462#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
8463#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
8464#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
4f1ca9e9 8465
f0f59a00
VS
8466#define GEN6_GFXPAUSE _MMIO(0xA000)
8467#define GEN6_RPNSWREQ _MMIO(0xA008)
5ee8ee86
PZ
8468#define GEN6_TURBO_DISABLE (1 << 31)
8469#define GEN6_FREQUENCY(x) ((x) << 25)
8470#define HSW_FREQUENCY(x) ((x) << 24)
8471#define GEN9_FREQUENCY(x) ((x) << 23)
8472#define GEN6_OFFSET(x) ((x) << 19)
8473#define GEN6_AGGRESSIVE_TURBO (0 << 15)
41e5c17e
VB
8474#define GEN9_SW_REQ_UNSLICE_RATIO_SHIFT 23
8475
f0f59a00
VS
8476#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8477#define GEN6_RC_CONTROL _MMIO(0xA090)
5ee8ee86
PZ
8478#define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
8479#define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
8480#define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
8481#define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
8482#define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
8483#define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
8484#define GEN7_RC_CTL_TO_MODE (1 << 28)
8485#define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
8486#define GEN6_RC_CTL_HW_ENABLE (1 << 31)
f0f59a00
VS
8487#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8488#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8489#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8490#define GEN6_CAGF_SHIFT 8
f82855d3 8491#define HSW_CAGF_SHIFT 7
de43ae9d 8492#define GEN9_CAGF_SHIFT 23
ccab5c82 8493#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8494#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8495#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8496#define GEN6_RP_CONTROL _MMIO(0xA024)
5ee8ee86
PZ
8497#define GEN6_RP_MEDIA_TURBO (1 << 11)
8498#define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
8499#define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
8500#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
8501#define GEN6_RP_MEDIA_HW_MODE (1 << 9)
8502#define GEN6_RP_MEDIA_SW_MODE (0 << 9)
8503#define GEN6_RP_MEDIA_IS_GFX (1 << 8)
8504#define GEN6_RP_ENABLE (1 << 7)
8505#define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
8506#define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
8507#define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
8508#define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
8509#define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
f0f59a00
VS
8510#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8511#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8512#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8513#define GEN6_RP_EI_MASK 0xffffff
8514#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8515#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8516#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8517#define GEN6_RP_PREV_UP _MMIO(0xA058)
8518#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8519#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8520#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8521#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8522#define GEN6_RP_UP_EI _MMIO(0xA068)
8523#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8524#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8525#define GEN6_RPDEUHWTC _MMIO(0xA080)
8526#define GEN6_RPDEUC _MMIO(0xA084)
8527#define GEN6_RPDEUCSW _MMIO(0xA088)
8528#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8529#define RC_SW_TARGET_STATE_SHIFT 16
8530#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8531#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8532#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8533#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8534#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8535#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8536#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8537#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8538#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8539#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8540#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8541#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8542#define VLV_RCEDATA _MMIO(0xA0BC)
8543#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8544#define GEN6_PMINTRMSK _MMIO(0xA168)
5ee8ee86
PZ
8545#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
8546#define ARAT_EXPIRED_INTRMSK (1 << 9)
fc619841 8547#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8548#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8549#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8550#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8551#define GEN9_PG_ENABLE _MMIO(0xA210)
695dc55b
RV
8552#define GEN9_RENDER_PG_ENABLE REG_BIT(0)
8553#define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
8554#define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
8555#define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n))
8556#define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n))
fc619841
ID
8557#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8558#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8559#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8560
f0f59a00 8561#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8562#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8563#define PIXEL_OVERLAP_CNT_SHIFT 30
8564
f0f59a00
VS
8565#define GEN6_PMISR _MMIO(0x44020)
8566#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8567#define GEN6_PMIIR _MMIO(0x44028)
8568#define GEN6_PMIER _MMIO(0x4402C)
5ee8ee86
PZ
8569#define GEN6_PM_MBOX_EVENT (1 << 25)
8570#define GEN6_PM_THERMAL_EVENT (1 << 24)
917dc6b5
MK
8571
8572/*
8573 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
8574 * registers. Shifting is handled on accessing the imr and ier.
8575 */
5ee8ee86
PZ
8576#define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
8577#define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
8578#define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
8579#define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
8580#define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
4668f695
CW
8581#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
8582 GEN6_PM_RP_UP_THRESHOLD | \
8583 GEN6_PM_RP_DOWN_EI_EXPIRED | \
8584 GEN6_PM_RP_DOWN_THRESHOLD | \
4912d041 8585 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8586
f0f59a00 8587#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8588#define GEN7_GT_SCRATCH_REG_NUM 8
8589
f0f59a00 8590#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
5ee8ee86
PZ
8591#define VLV_GFX_CLK_STATUS_BIT (1 << 3)
8592#define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
76c3552f 8593
f0f59a00
VS
8594#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8595#define VLV_COUNTER_CONTROL _MMIO(0x138104)
5ee8ee86
PZ
8596#define VLV_COUNT_RANGE_HIGH (1 << 15)
8597#define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
8598#define VLV_RENDER_RC0_COUNT_EN (1 << 4)
8599#define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
8600#define VLV_RENDER_RC6_COUNT_EN (1 << 0)
f0f59a00
VS
8601#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8602#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8603#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8604
f0f59a00
VS
8605#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8606#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8607#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8608#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8609
f0f59a00 8610#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 8611#define GEN6_PCODE_READY (1 << 31)
87660502
L
8612#define GEN6_PCODE_ERROR_MASK 0xFF
8613#define GEN6_PCODE_SUCCESS 0x0
8614#define GEN6_PCODE_ILLEGAL_CMD 0x1
8615#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8616#define GEN6_PCODE_TIMEOUT 0x3
8617#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8618#define GEN7_PCODE_TIMEOUT 0x2
8619#define GEN7_PCODE_ILLEGAL_DATA 0x3
f22fd334
MR
8620#define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
8621#define GEN11_PCODE_LOCKED 0x6
f136c58a 8622#define GEN11_PCODE_REJECTED 0x11
87660502 8623#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8624#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8625#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8626#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8627#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8628#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8629#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8630#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8631#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8632#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8633#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8634#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8635#define SKL_PCODE_CDCLK_CONTROL 0x7
8636#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8637#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8638#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8639#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8640#define GEN6_READ_OC_PARAMS 0xc
c457d9cf
VS
8641#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
8642#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
8643#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
192fbfb7 8644#define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
f136c58a
SL
8645#define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
8646#define ICL_PCODE_POINTS_RESTRICTED 0x0
192fbfb7
SL
8647#define ICL_PCODE_POINTS_RESTRICTED_MASK 0xf
8648#define ADLS_PSF_PT_SHIFT 8
8649#define ADLS_QGV_PT_MASK REG_GENMASK(7, 0)
8650#define ADLS_PSF_PT_MASK REG_GENMASK(10, 8)
515b2392
PZ
8651#define GEN6_PCODE_READ_D_COMP 0x10
8652#define GEN6_PCODE_WRITE_D_COMP 0x11
feb7e0ef 8653#define ICL_PCODE_EXIT_TCCOLD 0x12
f8437dd1 8654#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8655#define DISPLAY_IPS_CONTROL 0x19
3c02934b
JRS
8656#define TGL_PCODE_TCCOLD 0x26
8657#define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
05e31dd7
ID
8658#define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
8659#define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
61843f0e
VS
8660 /* See also IPS_CTL */
8661#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8662#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8663#define GEN9_PCODE_SAGV_CONTROL 0x21
8664#define GEN9_SAGV_DISABLE 0x0
8665#define GEN9_SAGV_IS_DISABLED 0x1
8666#define GEN9_SAGV_ENABLE 0x3
f9c730ed
MR
8667#define DG1_PCODE_STATUS 0x7E
8668#define DG1_UNCORE_GET_INIT_STATUS 0x0
8669#define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
da80f047 8670#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
f0f59a00 8671#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8672#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8673#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8674#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8675
f0f59a00 8676#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
5ee8ee86 8677#define GEN6_CORE_CPD_STATE_MASK (7 << 4)
4d85529d
BW
8678#define GEN6_RCn_MASK 7
8679#define GEN6_RC0 0
8680#define GEN6_RC3 2
8681#define GEN6_RC6 3
8682#define GEN6_RC7 4
8683
f0f59a00 8684#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8685#define GEN8_LSLICESTAT_MASK 0x7
8686
f0f59a00
VS
8687#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8688#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5ee8ee86
PZ
8689#define CHV_SS_PG_ENABLE (1 << 1)
8690#define CHV_EU08_PG_ENABLE (1 << 9)
8691#define CHV_EU19_PG_ENABLE (1 << 17)
8692#define CHV_EU210_PG_ENABLE (1 << 25)
5575f03a 8693
f0f59a00
VS
8694#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8695#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5ee8ee86 8696#define CHV_EU311_PG_ENABLE (1 << 1)
5575f03a 8697
5ee8ee86 8698#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
f8c3dcf9
RV
8699#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8700 ((slice) % 3) * 0x4)
7f992aba 8701#define GEN9_PGCTL_SLICE_ACK (1 << 0)
5ee8ee86 8702#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
f8c3dcf9 8703#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8704
5ee8ee86 8705#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
f8c3dcf9
RV
8706#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8707 ((slice) % 3) * 0x8)
5ee8ee86 8708#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
f8c3dcf9
RV
8709#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8710 ((slice) % 3) * 0x8)
7f992aba
JM
8711#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8712#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8713#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8714#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8715#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8716#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8717#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8718#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8719
f0f59a00 8720#define GEN7_MISCCPCTL _MMIO(0x9424)
5ee8ee86
PZ
8721#define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
8722#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
8723#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
8724#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
e3689190 8725
5bcebe76
OM
8726#define GEN8_GARBCNTL _MMIO(0xB004)
8727#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
8728#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
d41bab68
OM
8729#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
8730#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
8731
8732#define GEN11_GLBLINVL _MMIO(0xB404)
8733#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
8734#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
245d9667 8735
d65dc3e4
OM
8736#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
8737#define DFR_DISABLE (1 << 9)
8738
f4a35714
OM
8739#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
8740#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
8741#define GEN11_HASH_CTRL_BIT0 (1 << 0)
8742#define GEN11_HASH_CTRL_BIT4 (1 << 12)
8743
6b967dc3
OM
8744#define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
8745#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
8746#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
8747
f57f9371 8748#define GEN10_SAMPLER_MODE _MMIO(0xE18C)
a91da668 8749#define ENABLE_SMALLPL REG_BIT(15)
397049a0 8750#define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
f57f9371 8751
e3689190 8752/* IVYBRIDGE DPF */
f0f59a00 8753#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
8754#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
8755#define GEN7_PARITY_ERROR_VALID (1 << 13)
8756#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
8757#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 8758#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 8759 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 8760#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 8761 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 8762#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 8763 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 8764#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 8765
f0f59a00 8766#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8767#define GEN7_L3LOG_SIZE 0x80
8768
f0f59a00
VS
8769#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8770#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
5ee8ee86
PZ
8771#define GEN7_MAX_PS_THREAD_DEP (8 << 12)
8772#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
8773#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
8774#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
12f3382b 8775
f0f59a00 8776#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
5ee8ee86
PZ
8777#define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
8778#define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
3ca5da43 8779
f0f59a00 8780#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
5ee8ee86
PZ
8781#define FLOW_CONTROL_ENABLE (1 << 15)
8782#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
8783#define STALL_DOP_GATING_DISABLE (1 << 5)
8784#define THROTTLE_12_5 (7 << 2)
8785#define DISABLE_EARLY_EOT (1 << 1)
c8966e10 8786
ec1e1264
JRS
8787#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8788#define GEN12_DISABLE_EARLY_READ REG_BIT(14)
8789#define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8)
0db1a5f8 8790
f0f59a00 8791#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
3c7ab278
OM
8792#define DOP_CLOCK_GATING_DISABLE (1 << 0)
8793#define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
8794#define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
8ab43976 8795
52c2e4e6
MA
8796#define GEN9_ROW_CHICKEN4 _MMIO(0xe48c)
8797#define GEN12_DISABLE_TDL_PUSH REG_BIT(9)
14f49be4 8798#define GEN11_DIS_PICK_2ND_EU REG_BIT(7)
52c2e4e6 8799
f0f59a00 8800#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8801#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8802
f0f59a00 8803#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
5ee8ee86 8804#define GEN8_ST_PO_DISABLE (1 << 13)
6b6d5626 8805
f0f59a00 8806#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
5ee8ee86
PZ
8807#define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
8808#define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
8809#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
5ee8ee86 8810#define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
fd392b60 8811
f0f59a00 8812#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
5ee8ee86
PZ
8813#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
8814#define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
8815#define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
cac23df4 8816
c46f111f 8817/* Audio */
ed5eb1b7 8818#define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
c46f111f
JN
8819#define INTEL_AUDIO_DEVCL 0x808629FB
8820#define INTEL_AUDIO_DEVBLC 0x80862801
8821#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8822
f0f59a00 8823#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8824#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8825#define G4X_ELDV_DEVCTG (1 << 14)
8826#define G4X_ELD_ADDR_MASK (0xf << 5)
8827#define G4X_ELD_ACK (1 << 4)
f0f59a00 8828#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8829
c46f111f
JN
8830#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8831#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8832#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8833 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8834#define _IBX_AUD_CNTL_ST_A 0xE20B4
8835#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8836#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8837 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8838#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8839#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8840#define IBX_ELD_ACK (1 << 4)
f0f59a00 8841#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8842#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8843#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8844
c46f111f
JN
8845#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8846#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8847#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8848#define _CPT_AUD_CNTL_ST_A 0xE50B4
8849#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8850#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8851#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8852
c46f111f
JN
8853#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8854#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8855#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8856#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8857#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8858#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8859#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8860
ae662d31
EA
8861/* These are the 4 32-bit write offset registers for each stream
8862 * output buffer. It determines the offset from the
8863 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8864 */
f0f59a00 8865#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8866
c46f111f
JN
8867#define _IBX_AUD_CONFIG_A 0xe2000
8868#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8869#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8870#define _CPT_AUD_CONFIG_A 0xe5000
8871#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8872#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8873#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8874#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8875#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8876
b6daa025
WF
8877#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8878#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8879#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8880#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8881#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8882#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8883#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8884#define AUD_CONFIG_N(n) \
8885 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8886 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8887#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8888#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8889#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8890#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8891#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8892#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8893#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8894#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8895#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8896#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8897#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8898#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
1aae3065
KV
8899#define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16)
8900#define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16)
8901#define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16)
8902#define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16)
b6daa025
WF
8903#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8904
9a78b6cc 8905/* HSW Audio */
c46f111f
JN
8906#define _HSW_AUD_CONFIG_A 0x65000
8907#define _HSW_AUD_CONFIG_B 0x65100
3904fb78 8908#define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8909
8910#define _HSW_AUD_MISC_CTRL_A 0x65010
8911#define _HSW_AUD_MISC_CTRL_B 0x65110
3904fb78 8912#define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8913
6014ac12
LY
8914#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8915#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
3904fb78 8916#define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
6014ac12
LY
8917#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8918#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8919#define AUD_CONFIG_M_MASK 0xfffff
8920
c46f111f
JN
8921#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8922#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
3904fb78 8923#define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8924
8925/* Audio Digital Converter */
c46f111f
JN
8926#define _HSW_AUD_DIG_CNVT_1 0x65080
8927#define _HSW_AUD_DIG_CNVT_2 0x65180
3904fb78 8928#define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8929#define DIP_PORT_SEL_MASK 0x3
8930
8931#define _HSW_AUD_EDID_DATA_A 0x65050
8932#define _HSW_AUD_EDID_DATA_B 0x65150
3904fb78 8933#define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8934
f0f59a00
VS
8935#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8936#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8937#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8938#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8939#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8940#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8941
7d4fed88
JN
8942#define _AUD_TCA_DP_2DOT0_CTRL 0x650bc
8943#define _AUD_TCB_DP_2DOT0_CTRL 0x651bc
8944#define AUD_DP_2DOT0_CTRL(trans) _MMIO_TRANS(trans, _AUD_TCA_DP_2DOT0_CTRL, _AUD_TCB_DP_2DOT0_CTRL)
8945#define AUD_ENABLE_SDP_SPLIT REG_BIT(31)
8946
f0f59a00 8947#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8948#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8949
87c16945 8950#define AUD_FREQ_CNTRL _MMIO(0x65900)
1580d3cd
KV
8951#define AUD_PIN_BUF_CTL _MMIO(0x48414)
8952#define AUD_PIN_BUF_ENABLE REG_BIT(31)
87c16945 8953
112a87c4
KV
8954#define AUD_TS_CDCLK_M _MMIO(0x65ea0)
8955#define AUD_TS_CDCLK_M_EN REG_BIT(31)
8956#define AUD_TS_CDCLK_N _MMIO(0x65ea4)
8957
48b8b04c
US
8958/* Display Audio Config Reg */
8959#define AUD_CONFIG_BE _MMIO(0x65ef0)
8960#define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe)))
8961#define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe)))
8962#define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6)))
8963#define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6))
8964#define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6))
8965#define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6))
8966
8967#define HBLANK_START_COUNT_8 0
8968#define HBLANK_START_COUNT_16 1
8969#define HBLANK_START_COUNT_32 2
8970#define HBLANK_START_COUNT_64 3
8971#define HBLANK_START_COUNT_96 4
8972#define HBLANK_START_COUNT_128 5
8973
9c3a16c8 8974/*
75e39688
ID
8975 * HSW - ICL power wells
8976 *
8977 * Platforms have up to 3 power well control register sets, each set
8978 * controlling up to 16 power wells via a request/status HW flag tuple:
8979 * - main (HSW_PWR_WELL_CTL[1-4])
8980 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
8981 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
8982 * Each control register set consists of up to 4 registers used by different
8983 * sources that can request a power well to be enabled:
8984 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
8985 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
8986 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
8987 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 8988 */
75e39688
ID
8989#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
8990#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
8991#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
8992#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
8993#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
8994#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
8995
8996/* HSW/BDW power well */
8997#define HSW_PW_CTL_IDX_GLOBAL 15
8998
a4d082fc 8999/* SKL/BXT/GLK power wells */
75e39688
ID
9000#define SKL_PW_CTL_IDX_PW_2 15
9001#define SKL_PW_CTL_IDX_PW_1 14
75e39688
ID
9002#define GLK_PW_CTL_IDX_AUX_C 10
9003#define GLK_PW_CTL_IDX_AUX_B 9
9004#define GLK_PW_CTL_IDX_AUX_A 8
75e39688
ID
9005#define SKL_PW_CTL_IDX_DDI_D 4
9006#define SKL_PW_CTL_IDX_DDI_C 3
9007#define SKL_PW_CTL_IDX_DDI_B 2
9008#define SKL_PW_CTL_IDX_DDI_A_E 1
9009#define GLK_PW_CTL_IDX_DDI_A 1
9010#define SKL_PW_CTL_IDX_MISC_IO 0
9011
656409bb 9012/* ICL/TGL - power wells */
1db27a72 9013#define TGL_PW_CTL_IDX_PW_5 4
75e39688
ID
9014#define ICL_PW_CTL_IDX_PW_4 3
9015#define ICL_PW_CTL_IDX_PW_3 2
9016#define ICL_PW_CTL_IDX_PW_2 1
9017#define ICL_PW_CTL_IDX_PW_1 0
9018
a6922f4a
MR
9019/* XE_LPD - power wells */
9020#define XELPD_PW_CTL_IDX_PW_D 8
9021#define XELPD_PW_CTL_IDX_PW_C 7
9022#define XELPD_PW_CTL_IDX_PW_B 6
9023#define XELPD_PW_CTL_IDX_PW_A 5
9024
75e39688
ID
9025#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9026#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9027#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
656409bb
ID
9028#define TGL_PW_CTL_IDX_AUX_TBT6 14
9029#define TGL_PW_CTL_IDX_AUX_TBT5 13
9030#define TGL_PW_CTL_IDX_AUX_TBT4 12
75e39688 9031#define ICL_PW_CTL_IDX_AUX_TBT4 11
656409bb 9032#define TGL_PW_CTL_IDX_AUX_TBT3 11
75e39688 9033#define ICL_PW_CTL_IDX_AUX_TBT3 10
656409bb 9034#define TGL_PW_CTL_IDX_AUX_TBT2 10
75e39688 9035#define ICL_PW_CTL_IDX_AUX_TBT2 9
656409bb 9036#define TGL_PW_CTL_IDX_AUX_TBT1 9
75e39688 9037#define ICL_PW_CTL_IDX_AUX_TBT1 8
656409bb 9038#define TGL_PW_CTL_IDX_AUX_TC6 8
a6922f4a 9039#define XELPD_PW_CTL_IDX_AUX_E 8
656409bb 9040#define TGL_PW_CTL_IDX_AUX_TC5 7
a6922f4a 9041#define XELPD_PW_CTL_IDX_AUX_D 7
656409bb 9042#define TGL_PW_CTL_IDX_AUX_TC4 6
75e39688 9043#define ICL_PW_CTL_IDX_AUX_F 5
656409bb 9044#define TGL_PW_CTL_IDX_AUX_TC3 5
75e39688 9045#define ICL_PW_CTL_IDX_AUX_E 4
656409bb 9046#define TGL_PW_CTL_IDX_AUX_TC2 4
75e39688 9047#define ICL_PW_CTL_IDX_AUX_D 3
656409bb 9048#define TGL_PW_CTL_IDX_AUX_TC1 3
75e39688
ID
9049#define ICL_PW_CTL_IDX_AUX_C 2
9050#define ICL_PW_CTL_IDX_AUX_B 1
9051#define ICL_PW_CTL_IDX_AUX_A 0
9052
9053#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9054#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9055#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
a6922f4a 9056#define XELPD_PW_CTL_IDX_DDI_E 8
656409bb 9057#define TGL_PW_CTL_IDX_DDI_TC6 8
a6922f4a 9058#define XELPD_PW_CTL_IDX_DDI_D 7
656409bb
ID
9059#define TGL_PW_CTL_IDX_DDI_TC5 7
9060#define TGL_PW_CTL_IDX_DDI_TC4 6
75e39688 9061#define ICL_PW_CTL_IDX_DDI_F 5
656409bb 9062#define TGL_PW_CTL_IDX_DDI_TC3 5
75e39688 9063#define ICL_PW_CTL_IDX_DDI_E 4
656409bb 9064#define TGL_PW_CTL_IDX_DDI_TC2 4
75e39688 9065#define ICL_PW_CTL_IDX_DDI_D 3
656409bb 9066#define TGL_PW_CTL_IDX_DDI_TC1 3
75e39688
ID
9067#define ICL_PW_CTL_IDX_DDI_C 2
9068#define ICL_PW_CTL_IDX_DDI_B 1
9069#define ICL_PW_CTL_IDX_DDI_A 0
9070
9071/* HSW - power well misc debug registers */
f0f59a00 9072#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
9073#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9074#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9075#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 9076#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 9077
94dd5138 9078/* SKL Fuse Status */
b2891eb2
ID
9079enum skl_power_gate {
9080 SKL_PG0,
9081 SKL_PG1,
9082 SKL_PG2,
1a260e11
ID
9083 ICL_PG3,
9084 ICL_PG4,
b2891eb2
ID
9085};
9086
f0f59a00 9087#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 9088#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
9089/*
9090 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9091 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9092 */
9093#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9094 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9095/*
9096 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9097 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9098 */
9099#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9100 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 9101#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 9102
ffd7e32d
LDM
9103#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9104#define _ICL_AUX_ANAOVRD1_A 0x162398
9105#define _ICL_AUX_ANAOVRD1_B 0x6C398
9106#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9107 _ICL_AUX_ANAOVRD1_A, \
ab340258 9108 _ICL_AUX_ANAOVRD1_B))
ffd7e32d
LDM
9109#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9110#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9111
ee5e5e7a 9112/* HDCP Key Registers */
2834d9df 9113#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
9114#define HDCP_AKSV_SEND_TRIGGER BIT(31)
9115#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 9116#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
9117#define HDCP_KEY_STATUS _MMIO(0x66c04)
9118#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 9119#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
9120#define HDCP_FUSE_DONE BIT(5)
9121#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 9122#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
9123#define HDCP_AKSV_LO _MMIO(0x66c10)
9124#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
9125
9126/* HDCP Repeater Registers */
2834d9df 9127#define HDCP_REP_CTL _MMIO(0x66d00)
69205931
R
9128#define HDCP_TRANSA_REP_PRESENT BIT(31)
9129#define HDCP_TRANSB_REP_PRESENT BIT(30)
9130#define HDCP_TRANSC_REP_PRESENT BIT(29)
9131#define HDCP_TRANSD_REP_PRESENT BIT(28)
2834d9df
R
9132#define HDCP_DDIB_REP_PRESENT BIT(30)
9133#define HDCP_DDIA_REP_PRESENT BIT(29)
9134#define HDCP_DDIC_REP_PRESENT BIT(28)
9135#define HDCP_DDID_REP_PRESENT BIT(27)
9136#define HDCP_DDIF_REP_PRESENT BIT(26)
9137#define HDCP_DDIE_REP_PRESENT BIT(25)
69205931
R
9138#define HDCP_TRANSA_SHA1_M0 (1 << 20)
9139#define HDCP_TRANSB_SHA1_M0 (2 << 20)
9140#define HDCP_TRANSC_SHA1_M0 (3 << 20)
9141#define HDCP_TRANSD_SHA1_M0 (4 << 20)
ee5e5e7a
SP
9142#define HDCP_DDIB_SHA1_M0 (1 << 20)
9143#define HDCP_DDIA_SHA1_M0 (2 << 20)
9144#define HDCP_DDIC_SHA1_M0 (3 << 20)
9145#define HDCP_DDID_SHA1_M0 (4 << 20)
9146#define HDCP_DDIF_SHA1_M0 (5 << 20)
9147#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 9148#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
9149#define HDCP_SHA1_READY BIT(17)
9150#define HDCP_SHA1_COMPLETE BIT(18)
9151#define HDCP_SHA1_V_MATCH BIT(19)
9152#define HDCP_SHA1_TEXT_32 (1 << 1)
9153#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9154#define HDCP_SHA1_TEXT_24 (4 << 1)
9155#define HDCP_SHA1_TEXT_16 (5 << 1)
9156#define HDCP_SHA1_TEXT_8 (6 << 1)
9157#define HDCP_SHA1_TEXT_0 (7 << 1)
9158#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9159#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9160#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9161#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9162#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9e8789ec 9163#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
2834d9df 9164#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
9165
9166/* HDCP Auth Registers */
9167#define _PORTA_HDCP_AUTHENC 0x66800
9168#define _PORTB_HDCP_AUTHENC 0x66500
9169#define _PORTC_HDCP_AUTHENC 0x66600
9170#define _PORTD_HDCP_AUTHENC 0x66700
9171#define _PORTE_HDCP_AUTHENC 0x66A00
9172#define _PORTF_HDCP_AUTHENC 0x66900
9173#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9174 _PORTA_HDCP_AUTHENC, \
9175 _PORTB_HDCP_AUTHENC, \
9176 _PORTC_HDCP_AUTHENC, \
9177 _PORTD_HDCP_AUTHENC, \
9178 _PORTE_HDCP_AUTHENC, \
9e8789ec 9179 _PORTF_HDCP_AUTHENC) + (x))
2834d9df 9180#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
69205931
R
9181#define _TRANSA_HDCP_CONF 0x66400
9182#define _TRANSB_HDCP_CONF 0x66500
9183#define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9184 _TRANSB_HDCP_CONF)
9185#define HDCP_CONF(dev_priv, trans, port) \
161058fb 9186 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9187 TRANS_HDCP_CONF(trans) : \
9188 PORT_HDCP_CONF(port))
9189
2834d9df
R
9190#define HDCP_CONF_CAPTURE_AN BIT(0)
9191#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9192#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
69205931
R
9193#define _TRANSA_HDCP_ANINIT 0x66404
9194#define _TRANSB_HDCP_ANINIT 0x66504
9195#define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9196 _TRANSA_HDCP_ANINIT, \
9197 _TRANSB_HDCP_ANINIT)
9198#define HDCP_ANINIT(dev_priv, trans, port) \
161058fb 9199 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9200 TRANS_HDCP_ANINIT(trans) : \
9201 PORT_HDCP_ANINIT(port))
9202
2834d9df 9203#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
69205931
R
9204#define _TRANSA_HDCP_ANLO 0x66408
9205#define _TRANSB_HDCP_ANLO 0x66508
9206#define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9207 _TRANSB_HDCP_ANLO)
9208#define HDCP_ANLO(dev_priv, trans, port) \
161058fb 9209 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9210 TRANS_HDCP_ANLO(trans) : \
9211 PORT_HDCP_ANLO(port))
9212
2834d9df 9213#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
69205931
R
9214#define _TRANSA_HDCP_ANHI 0x6640C
9215#define _TRANSB_HDCP_ANHI 0x6650C
9216#define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9217 _TRANSB_HDCP_ANHI)
9218#define HDCP_ANHI(dev_priv, trans, port) \
161058fb 9219 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9220 TRANS_HDCP_ANHI(trans) : \
9221 PORT_HDCP_ANHI(port))
9222
2834d9df 9223#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
69205931
R
9224#define _TRANSA_HDCP_BKSVLO 0x66410
9225#define _TRANSB_HDCP_BKSVLO 0x66510
9226#define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9227 _TRANSA_HDCP_BKSVLO, \
9228 _TRANSB_HDCP_BKSVLO)
9229#define HDCP_BKSVLO(dev_priv, trans, port) \
161058fb 9230 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9231 TRANS_HDCP_BKSVLO(trans) : \
9232 PORT_HDCP_BKSVLO(port))
9233
2834d9df 9234#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
69205931
R
9235#define _TRANSA_HDCP_BKSVHI 0x66414
9236#define _TRANSB_HDCP_BKSVHI 0x66514
9237#define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9238 _TRANSA_HDCP_BKSVHI, \
9239 _TRANSB_HDCP_BKSVHI)
9240#define HDCP_BKSVHI(dev_priv, trans, port) \
161058fb 9241 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9242 TRANS_HDCP_BKSVHI(trans) : \
9243 PORT_HDCP_BKSVHI(port))
9244
2834d9df 9245#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
69205931
R
9246#define _TRANSA_HDCP_RPRIME 0x66418
9247#define _TRANSB_HDCP_RPRIME 0x66518
9248#define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9249 _TRANSA_HDCP_RPRIME, \
9250 _TRANSB_HDCP_RPRIME)
9251#define HDCP_RPRIME(dev_priv, trans, port) \
161058fb 9252 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9253 TRANS_HDCP_RPRIME(trans) : \
9254 PORT_HDCP_RPRIME(port))
9255
2834d9df 9256#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
69205931
R
9257#define _TRANSA_HDCP_STATUS 0x6641C
9258#define _TRANSB_HDCP_STATUS 0x6651C
9259#define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9260 _TRANSA_HDCP_STATUS, \
9261 _TRANSB_HDCP_STATUS)
9262#define HDCP_STATUS(dev_priv, trans, port) \
161058fb 9263 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9264 TRANS_HDCP_STATUS(trans) : \
9265 PORT_HDCP_STATUS(port))
9266
ee5e5e7a
SP
9267#define HDCP_STATUS_STREAM_A_ENC BIT(31)
9268#define HDCP_STATUS_STREAM_B_ENC BIT(30)
9269#define HDCP_STATUS_STREAM_C_ENC BIT(29)
9270#define HDCP_STATUS_STREAM_D_ENC BIT(28)
9271#define HDCP_STATUS_AUTH BIT(21)
9272#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
9273#define HDCP_STATUS_RI_MATCH BIT(19)
9274#define HDCP_STATUS_R0_READY BIT(18)
9275#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a 9276#define HDCP_STATUS_CIPHER BIT(16)
9e8789ec 9277#define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
ee5e5e7a 9278
3ab0a6ed
R
9279/* HDCP2.2 Registers */
9280#define _PORTA_HDCP2_BASE 0x66800
9281#define _PORTB_HDCP2_BASE 0x66500
9282#define _PORTC_HDCP2_BASE 0x66600
9283#define _PORTD_HDCP2_BASE 0x66700
9284#define _PORTE_HDCP2_BASE 0x66A00
9285#define _PORTF_HDCP2_BASE 0x66900
9286#define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
9287 _PORTA_HDCP2_BASE, \
9288 _PORTB_HDCP2_BASE, \
9289 _PORTC_HDCP2_BASE, \
9290 _PORTD_HDCP2_BASE, \
9291 _PORTE_HDCP2_BASE, \
9292 _PORTF_HDCP2_BASE) + (x))
d631b984 9293
69205931
R
9294#define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
9295#define _TRANSA_HDCP2_AUTH 0x66498
9296#define _TRANSB_HDCP2_AUTH 0x66598
9297#define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
9298 _TRANSB_HDCP2_AUTH)
3ab0a6ed
R
9299#define AUTH_LINK_AUTHENTICATED BIT(31)
9300#define AUTH_LINK_TYPE BIT(30)
9301#define AUTH_FORCE_CLR_INPUTCTR BIT(19)
9302#define AUTH_CLR_KEYS BIT(18)
69205931 9303#define HDCP2_AUTH(dev_priv, trans, port) \
161058fb 9304 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9305 TRANS_HDCP2_AUTH(trans) : \
9306 PORT_HDCP2_AUTH(port))
9307
9308#define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
9309#define _TRANSA_HDCP2_CTL 0x664B0
9310#define _TRANSB_HDCP2_CTL 0x665B0
9311#define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
9312 _TRANSB_HDCP2_CTL)
3ab0a6ed 9313#define CTL_LINK_ENCRYPTION_REQ BIT(31)
69205931 9314#define HDCP2_CTL(dev_priv, trans, port) \
161058fb 9315 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9316 TRANS_HDCP2_CTL(trans) : \
9317 PORT_HDCP2_CTL(port))
9318
9319#define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
9320#define _TRANSA_HDCP2_STATUS 0x664B4
9321#define _TRANSB_HDCP2_STATUS 0x665B4
9322#define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
9323 _TRANSA_HDCP2_STATUS, \
9324 _TRANSB_HDCP2_STATUS)
3ab0a6ed
R
9325#define LINK_TYPE_STATUS BIT(22)
9326#define LINK_AUTH_STATUS BIT(21)
9327#define LINK_ENCRYPTION_STATUS BIT(20)
69205931 9328#define HDCP2_STATUS(dev_priv, trans, port) \
161058fb 9329 (GRAPHICS_VER(dev_priv) >= 12 ? \
69205931
R
9330 TRANS_HDCP2_STATUS(trans) : \
9331 PORT_HDCP2_STATUS(port))
3ab0a6ed 9332
d631b984
AG
9333#define _PIPEA_HDCP2_STREAM_STATUS 0x668C0
9334#define _PIPEB_HDCP2_STREAM_STATUS 0x665C0
9335#define _PIPEC_HDCP2_STREAM_STATUS 0x666C0
9336#define _PIPED_HDCP2_STREAM_STATUS 0x667C0
9337#define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \
9338 _PIPEA_HDCP2_STREAM_STATUS, \
9339 _PIPEB_HDCP2_STREAM_STATUS, \
9340 _PIPEC_HDCP2_STREAM_STATUS, \
9341 _PIPED_HDCP2_STREAM_STATUS))
9342
9343#define _TRANSA_HDCP2_STREAM_STATUS 0x664C0
9344#define _TRANSB_HDCP2_STREAM_STATUS 0x665C0
9345#define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \
9346 _TRANSA_HDCP2_STREAM_STATUS, \
9347 _TRANSB_HDCP2_STREAM_STATUS)
9348#define STREAM_ENCRYPTION_STATUS BIT(31)
9349#define STREAM_TYPE_STATUS BIT(30)
9350#define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
161058fb 9351 (GRAPHICS_VER(dev_priv) >= 12 ? \
d631b984
AG
9352 TRANS_HDCP2_STREAM_STATUS(trans) : \
9353 PIPE_HDCP2_STREAM_STATUS(pipe))
9354
9355#define _PORTA_HDCP2_AUTH_STREAM 0x66F00
9356#define _PORTB_HDCP2_AUTH_STREAM 0x66F04
9357#define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \
9358 _PORTA_HDCP2_AUTH_STREAM, \
9359 _PORTB_HDCP2_AUTH_STREAM)
9360#define _TRANSA_HDCP2_AUTH_STREAM 0x66F00
9361#define _TRANSB_HDCP2_AUTH_STREAM 0x66F04
9362#define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \
9363 _TRANSA_HDCP2_AUTH_STREAM, \
9364 _TRANSB_HDCP2_AUTH_STREAM)
9365#define AUTH_STREAM_TYPE BIT(31)
9366#define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
161058fb 9367 (GRAPHICS_VER(dev_priv) >= 12 ? \
d631b984
AG
9368 TRANS_HDCP2_AUTH_STREAM(trans) : \
9369 PORT_HDCP2_AUTH_STREAM(port))
9370
e7e104c3 9371/* Per-pipe DDI Function Control */
086f8e84
VS
9372#define _TRANS_DDI_FUNC_CTL_A 0x60400
9373#define _TRANS_DDI_FUNC_CTL_B 0x61400
9374#define _TRANS_DDI_FUNC_CTL_C 0x62400
f1f1d4fa 9375#define _TRANS_DDI_FUNC_CTL_D 0x63400
086f8e84 9376#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
9377#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
9378#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 9379#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 9380
5ee8ee86 9381#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 9382/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
26804afd 9383#define TRANS_DDI_PORT_SHIFT 28
df16b636
MK
9384#define TGL_TRANS_DDI_PORT_SHIFT 27
9385#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
9386#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
9387#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
9388#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
5ee8ee86
PZ
9389#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
9390#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
9391#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
9392#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
9393#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
7bb97db8 9394#define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24)
5ee8ee86
PZ
9395#define TRANS_DDI_BPC_MASK (7 << 20)
9396#define TRANS_DDI_BPC_8 (0 << 20)
9397#define TRANS_DDI_BPC_10 (1 << 20)
9398#define TRANS_DDI_BPC_6 (2 << 20)
9399#define TRANS_DDI_BPC_12 (3 << 20)
a4d082fc 9400#define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
dc5b8ed5 9401#define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
5ee8ee86
PZ
9402#define TRANS_DDI_PVSYNC (1 << 17)
9403#define TRANS_DDI_PHSYNC (1 << 16)
a4d082fc 9404#define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
5ee8ee86
PZ
9405#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
9406#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
9407#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
9408#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
9409#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
4d89adc7 9410#define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
bb747fa5 9411#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
b3545e08
LDM
9412#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
9413 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
5ee8ee86
PZ
9414#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
9415#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
9416#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
9417#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
1a67a168 9418#define TRANS_DDI_HDCP_SELECT REG_BIT(5)
5ee8ee86
PZ
9419#define TRANS_DDI_BFI_ENABLE (1 << 4)
9420#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
9421#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
9422#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
9423 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
9424 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 9425
49edbd49
MC
9426#define _TRANS_DDI_FUNC_CTL2_A 0x60404
9427#define _TRANS_DDI_FUNC_CTL2_B 0x61404
9428#define _TRANS_DDI_FUNC_CTL2_C 0x62404
9429#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
9430#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
9431#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
d4d7d9ca
VS
9432#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
9433#define PORT_SYNC_MODE_ENABLE REG_BIT(4)
9434#define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
9435#define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
49edbd49 9436
573d7ce4
ID
9437#define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
9438#define DISABLE_DPT_CLK_GATING REG_BIT(1)
9439
0e87f667 9440/* DisplayPort Transport Control */
086f8e84
VS
9441#define _DP_TP_CTL_A 0x64040
9442#define _DP_TP_CTL_B 0x64140
4444df6e 9443#define _TGL_DP_TP_CTL_A 0x60540
f0f59a00 9444#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
4444df6e 9445#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
5ee8ee86 9446#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 9447#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
9448#define DP_TP_CTL_MODE_SST (0 << 27)
9449#define DP_TP_CTL_MODE_MST (1 << 27)
9450#define DP_TP_CTL_FORCE_ACT (1 << 25)
9451#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
9452#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
9453#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
9454#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
9455#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
9456#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
9457#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
9458#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
9459#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
9460#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 9461
e411b2c1 9462/* DisplayPort Transport Status */
086f8e84
VS
9463#define _DP_TP_STATUS_A 0x64044
9464#define _DP_TP_STATUS_B 0x64144
4444df6e 9465#define _TGL_DP_TP_STATUS_A 0x60544
f0f59a00 9466#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
4444df6e 9467#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
5c44b938 9468#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
9469#define DP_TP_STATUS_IDLE_DONE (1 << 25)
9470#define DP_TP_STATUS_ACT_SENT (1 << 24)
9471#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
9472#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
9473#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
9474#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
9475#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 9476
03f896a1 9477/* DDI Buffer Control */
086f8e84
VS
9478#define _DDI_BUF_CTL_A 0x64000
9479#define _DDI_BUF_CTL_B 0x64100
f0f59a00 9480#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 9481#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 9482#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86 9483#define DDI_BUF_EMP_MASK (0xf << 24)
414002f1 9484#define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
5ee8ee86
PZ
9485#define DDI_BUF_PORT_REVERSAL (1 << 16)
9486#define DDI_BUF_IS_IDLE (1 << 7)
55ce306c 9487#define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
5ee8ee86 9488#define DDI_A_4_LANES (1 << 4)
17aa6be9 9489#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
9490#define DDI_PORT_WIDTH_MASK (7 << 1)
9491#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 9492#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 9493
bb879a44 9494/* DDI Buffer Translations */
086f8e84
VS
9495#define _DDI_BUF_TRANS_A 0x64E00
9496#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 9497#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 9498#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 9499#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 9500
fce214ae
AM
9501/* DDI DP Compliance Control */
9502#define _DDI_DP_COMP_CTL_A 0x605F0
9503#define _DDI_DP_COMP_CTL_B 0x615F0
9504#define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
9505#define DDI_DP_COMP_CTL_ENABLE (1 << 31)
9506#define DDI_DP_COMP_CTL_D10_2 (0 << 28)
9507#define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
9508#define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
9509#define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
9510#define DDI_DP_COMP_CTL_HBR2 (4 << 28)
9511#define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
9512#define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
9513
9514/* DDI DP Compliance Pattern */
9515#define _DDI_DP_COMP_PAT_A 0x605F4
9516#define _DDI_DP_COMP_PAT_B 0x615F4
9517#define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
9518
7501a4d8
ED
9519/* Sideband Interface (SBI) is programmed indirectly, via
9520 * SBI_ADDR, which contains the register offset; and SBI_DATA,
9521 * which contains the payload */
f0f59a00
VS
9522#define SBI_ADDR _MMIO(0xC6000)
9523#define SBI_DATA _MMIO(0xC6004)
9524#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
9525#define SBI_CTL_DEST_ICLK (0x0 << 16)
9526#define SBI_CTL_DEST_MPHY (0x1 << 16)
9527#define SBI_CTL_OP_IORD (0x2 << 8)
9528#define SBI_CTL_OP_IOWR (0x3 << 8)
9529#define SBI_CTL_OP_CRRD (0x6 << 8)
9530#define SBI_CTL_OP_CRWR (0x7 << 8)
9531#define SBI_RESPONSE_FAIL (0x1 << 1)
9532#define SBI_RESPONSE_SUCCESS (0x0 << 1)
9533#define SBI_BUSY (0x1 << 0)
9534#define SBI_READY (0x0 << 0)
52f025ef 9535
ccf1c867 9536/* SBI offsets */
f7be2c21 9537#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 9538#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 9539#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
9540#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
9541#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 9542#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
9543#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
9544#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
9545#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
9546#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 9547#define SBI_SSCDITHPHASE 0x0204
5e49cea6 9548#define SBI_SSCCTL 0x020c
ccf1c867 9549#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
9550#define SBI_SSCCTL_PATHALT (1 << 3)
9551#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 9552#define SBI_SSCAUXDIV6 0x0610
8802e5b6 9553#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
9554#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
9555#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 9556#define SBI_DBUFF0 0x2a00
2fa86a1f 9557#define SBI_GEN0 0x1f00
5ee8ee86 9558#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 9559
52f025ef 9560/* LPT PIXCLK_GATE */
f0f59a00 9561#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
9562#define PIXCLK_GATE_UNGATE (1 << 0)
9563#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 9564
e93ea06a 9565/* SPLL */
f0f59a00 9566#define SPLL_CTL _MMIO(0x46020)
5ee8ee86 9567#define SPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
9568#define SPLL_REF_BCLK (0 << 28)
9569#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9570#define SPLL_REF_NON_SSC_HSW (2 << 28)
9571#define SPLL_REF_PCH_SSC_BDW (2 << 28)
9572#define SPLL_REF_LCPLL (3 << 28)
9573#define SPLL_REF_MASK (3 << 28)
9574#define SPLL_FREQ_810MHz (0 << 26)
9575#define SPLL_FREQ_1350MHz (1 << 26)
9576#define SPLL_FREQ_2700MHz (2 << 26)
9577#define SPLL_FREQ_MASK (3 << 26)
e93ea06a 9578
4dffc404 9579/* WRPLL */
086f8e84
VS
9580#define _WRPLL_CTL1 0x46040
9581#define _WRPLL_CTL2 0x46060
f0f59a00 9582#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86 9583#define WRPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
9584#define WRPLL_REF_BCLK (0 << 28)
9585#define WRPLL_REF_PCH_SSC (1 << 28)
9586#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
9587#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
9588#define WRPLL_REF_LCPLL (3 << 28)
9589#define WRPLL_REF_MASK (3 << 28)
ef4d084f 9590/* WRPLL divider programming */
5ee8ee86 9591#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 9592#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
9593#define WRPLL_DIVIDER_POST(x) ((x) << 8)
9594#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 9595#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 9596#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 9597#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 9598#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 9599
fec9181c 9600/* Port clock selection */
086f8e84
VS
9601#define _PORT_CLK_SEL_A 0x46100
9602#define _PORT_CLK_SEL_B 0x46104
f0f59a00 9603#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
5ee8ee86
PZ
9604#define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
9605#define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
9606#define PORT_CLK_SEL_LCPLL_810 (2 << 29)
9607#define PORT_CLK_SEL_SPLL (3 << 29)
9608#define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
9609#define PORT_CLK_SEL_WRPLL1 (4 << 29)
9610#define PORT_CLK_SEL_WRPLL2 (5 << 29)
9611#define PORT_CLK_SEL_NONE (7 << 29)
9612#define PORT_CLK_SEL_MASK (7 << 29)
fec9181c 9613
78b60ce7
PZ
9614/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
9615#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
9616#define DDI_CLK_SEL_NONE (0x0 << 28)
9617#define DDI_CLK_SEL_MG (0x8 << 28)
1fa11ee2
PZ
9618#define DDI_CLK_SEL_TBT_162 (0xC << 28)
9619#define DDI_CLK_SEL_TBT_270 (0xD << 28)
9620#define DDI_CLK_SEL_TBT_540 (0xE << 28)
9621#define DDI_CLK_SEL_TBT_810 (0xF << 28)
78b60ce7
PZ
9622#define DDI_CLK_SEL_MASK (0xF << 28)
9623
bb523fc0 9624/* Transcoder clock selection */
086f8e84
VS
9625#define _TRANS_CLK_SEL_A 0x46140
9626#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 9627#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 9628/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
9629#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
9630#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
df16b636
MK
9631#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
9632#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
9633
fec9181c 9634
7f1052a8
VS
9635#define CDCLK_FREQ _MMIO(0x46200)
9636
086f8e84
VS
9637#define _TRANSA_MSA_MISC 0x60410
9638#define _TRANSB_MSA_MISC 0x61410
9639#define _TRANSC_MSA_MISC 0x62410
9640#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 9641#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
3e706dff 9642/* See DP_MSA_MISC_* for the bit definitions */
dae84799 9643
1d53ccdc
JRS
9644#define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
9645#define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
9646#define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
9647#define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
9648#define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
9649#define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
9650#define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
9651
90e8d31c 9652/* LCPLL Control */
f0f59a00 9653#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
9654#define LCPLL_PLL_DISABLE (1 << 31)
9655#define LCPLL_PLL_LOCK (1 << 30)
4a95e36f
VS
9656#define LCPLL_REF_NON_SSC (0 << 28)
9657#define LCPLL_REF_BCLK (2 << 28)
9658#define LCPLL_REF_PCH_SSC (3 << 28)
9659#define LCPLL_REF_MASK (3 << 28)
5ee8ee86
PZ
9660#define LCPLL_CLK_FREQ_MASK (3 << 26)
9661#define LCPLL_CLK_FREQ_450 (0 << 26)
9662#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
9663#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
9664#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
9665#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
9666#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
9667#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
9668#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
9669#define LCPLL_CD_SOURCE_FCLK (1 << 21)
9670#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 9671
326ac39b
S
9672/*
9673 * SKL Clocks
9674 */
9675
9676/* CDCLK_CTL */
f0f59a00 9677#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
9678#define CDCLK_FREQ_SEL_MASK (3 << 26)
9679#define CDCLK_FREQ_450_432 (0 << 26)
9680#define CDCLK_FREQ_540 (1 << 26)
9681#define CDCLK_FREQ_337_308 (2 << 26)
9682#define CDCLK_FREQ_675_617 (3 << 26)
9683#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
9684#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
9685#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
9686#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
9687#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
9688#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
9689#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 9690#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
385ba629 9691#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
186a277e 9692#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
385ba629
MR
9693#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
9694#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
186a277e 9695#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 9696#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 9697
2060a689
MK
9698/* CDCLK_SQUASH_CTL */
9699#define CDCLK_SQUASH_CTL _MMIO(0x46008)
9700#define CDCLK_SQUASH_ENABLE REG_BIT(31)
9701#define CDCLK_SQUASH_WINDOW_SIZE_MASK REG_GENMASK(27, 24)
9702#define CDCLK_SQUASH_WINDOW_SIZE(x) REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x))
9703#define CDCLK_SQUASH_WAVEFORM_MASK REG_GENMASK(15, 0)
9704#define CDCLK_SQUASH_WAVEFORM(x) REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x))
9705
326ac39b 9706/* LCPLL_CTL */
f0f59a00
VS
9707#define LCPLL1_CTL _MMIO(0x46010)
9708#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 9709#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
9710
9711/* DPLL control1 */
f0f59a00 9712#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
9713#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
9714#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
9715#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
9716#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
9717#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
9718#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
9719#define DPLL_CTRL1_LINK_RATE_2700 0
9720#define DPLL_CTRL1_LINK_RATE_1350 1
9721#define DPLL_CTRL1_LINK_RATE_810 2
9722#define DPLL_CTRL1_LINK_RATE_1620 3
9723#define DPLL_CTRL1_LINK_RATE_1080 4
9724#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
9725
9726/* DPLL control2 */
f0f59a00 9727#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
9728#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
9729#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
9730#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
9731#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
9732#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
9733
9734/* DPLL Status */
f0f59a00 9735#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 9736#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
9737
9738/* DPLL cfg */
086f8e84
VS
9739#define _DPLL1_CFGCR1 0x6C040
9740#define _DPLL2_CFGCR1 0x6C048
9741#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
9742#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
9743#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
9744#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
9745#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
9746
086f8e84
VS
9747#define _DPLL1_CFGCR2 0x6C044
9748#define _DPLL2_CFGCR2 0x6C04C
9749#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
9750#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
9751#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
9752#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
9753#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
9754#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
9755#define DPLL_CFGCR2_KDIV_5 (0 << 5)
9756#define DPLL_CFGCR2_KDIV_2 (1 << 5)
9757#define DPLL_CFGCR2_KDIV_3 (2 << 5)
9758#define DPLL_CFGCR2_KDIV_1 (3 << 5)
9759#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
9760#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
9761#define DPLL_CFGCR2_PDIV_1 (0 << 2)
9762#define DPLL_CFGCR2_PDIV_2 (1 << 2)
9763#define DPLL_CFGCR2_PDIV_3 (2 << 2)
9764#define DPLL_CFGCR2_PDIV_7 (4 << 2)
7a8a95f5 9765#define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
326ac39b
S
9766#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
9767
da3b891b 9768#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 9769#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 9770
11ffe972 9771/* ICL Clocks */
befa372b 9772#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
d6d2bc99 9773#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
cd803bb4 9774#define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
320c670c 9775#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
aaf70b90 9776 (tc_port) + 12 : \
320c670c 9777 (tc_port) - TC_PORT_4 + 21))
befa372b
MR
9778#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
9779#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9780#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
cd803bb4
MR
9781#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
9782#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
9783 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9784#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
9785 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
befa372b 9786
11ffe972
LDM
9787/*
9788 * DG1 Clocks
9789 * First registers controls the first A and B, while the second register
9790 * controls the phy C and D. The bits on these registers are the
9791 * same, but refer to different phys
9792 */
9793#define _DG1_DPCLKA_CFGCR0 0x164280
9794#define _DG1_DPCLKA1_CFGCR0 0x16C280
9795#define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
9796#define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
11ffe972
LDM
9797#define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
9798 _DG1_DPCLKA_CFGCR0, \
9799 _DG1_DPCLKA1_CFGCR0)
9800#define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
9801#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
9802#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
9803#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
11ffe972 9804
d6d2bc99
AS
9805/* ADLS Clocks */
9806#define _ADLS_DPCLKA_CFGCR0 0x164280
9807#define _ADLS_DPCLKA_CFGCR1 0x1642BC
9808#define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
9809 _ADLS_DPCLKA_CFGCR0, \
9810 _ADLS_DPCLKA_CFGCR1)
9811#define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
9812/* ADLS DPCLKA_CFGCR0 DDI mask */
9813#define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
9814#define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
9815#define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
9816/* ADLS DPCLKA_CFGCR1 DDI mask */
9817#define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
9818#define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
9819#define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
9820 ADLS_DPCLKA_DDIA_SEL_MASK, \
9821 ADLS_DPCLKA_DDIB_SEL_MASK, \
9822 ADLS_DPCLKA_DDII_SEL_MASK, \
9823 ADLS_DPCLKA_DDIJ_SEL_MASK, \
9824 ADLS_DPCLKA_DDIK_SEL_MASK)
9825
8de358cb 9826/* ICL PLL */
a927c927
RV
9827#define DPLL0_ENABLE 0x46010
9828#define DPLL1_ENABLE 0x46014
80d0f765
AS
9829#define _ADLS_DPLL2_ENABLE 0x46018
9830#define _ADLS_DPLL3_ENABLE 0x46030
a927c927
RV
9831#define PLL_ENABLE (1 << 31)
9832#define PLL_LOCK (1 << 30)
9833#define PLL_POWER_ENABLE (1 << 27)
9834#define PLL_POWER_STATE (1 << 26)
8de358cb 9835#define ICL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
80d0f765 9836 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
a927c927 9837
29081008
MR
9838#define _DG2_PLL3_ENABLE 0x4601C
9839
9840#define DG2_PLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
9841 _ADLS_DPLL2_ENABLE, _DG2_PLL3_ENABLE)
9842
1fa11ee2
PZ
9843#define TBT_PLL_ENABLE _MMIO(0x46020)
9844
78b60ce7
PZ
9845#define _MG_PLL1_ENABLE 0x46030
9846#define _MG_PLL2_ENABLE 0x46034
9847#define _MG_PLL3_ENABLE 0x46038
9848#define _MG_PLL4_ENABLE 0x4603C
9849/* Bits are the same as DPLL0_ENABLE */
584fca11 9850#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
9851 _MG_PLL2_ENABLE)
9852
0dac17af
LDM
9853/* DG1 PLL */
9854#define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
9855 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
9856
226c8326
AS
9857/* ADL-P Type C PLL */
9858#define PORTTC1_PLL_ENABLE 0x46038
9859#define PORTTC2_PLL_ENABLE 0x46040
9860
9861#define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
9862 PORTTC1_PLL_ENABLE, \
9863 PORTTC2_PLL_ENABLE)
9864
78b60ce7
PZ
9865#define _ICL_DPLL0_CFGCR0 0x164000
9866#define _ICL_DPLL1_CFGCR0 0x164080
9867#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
9868 _ICL_DPLL1_CFGCR0)
a4d082fc
LDM
9869#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
9870#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
9871#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
9872#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
9873#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
9874#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
9875#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
9876#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
9877#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
9878#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
9879#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
9880#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
9881#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
9882#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
9883#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
9884#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
78b60ce7
PZ
9885
9886#define _ICL_DPLL0_CFGCR1 0x164004
9887#define _ICL_DPLL1_CFGCR1 0x164084
9888#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
9889 _ICL_DPLL1_CFGCR1)
a4d082fc
LDM
9890#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
9891#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
9892#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
9893#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
9894#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
9895#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
9896#define DPLL_CFGCR1_KDIV_SHIFT (6)
9897#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
9898#define DPLL_CFGCR1_KDIV_1 (1 << 6)
9899#define DPLL_CFGCR1_KDIV_2 (2 << 6)
9900#define DPLL_CFGCR1_KDIV_3 (4 << 6)
9901#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
9902#define DPLL_CFGCR1_PDIV_SHIFT (2)
9903#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
9904#define DPLL_CFGCR1_PDIV_2 (1 << 2)
9905#define DPLL_CFGCR1_PDIV_3 (2 << 2)
9906#define DPLL_CFGCR1_PDIV_5 (4 << 2)
9907#define DPLL_CFGCR1_PDIV_7 (8 << 2)
9908#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
9909#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
9910#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
78b60ce7 9911
36ca5335
LDM
9912#define _TGL_DPLL0_CFGCR0 0x164284
9913#define _TGL_DPLL1_CFGCR0 0x16428C
36ca5335
LDM
9914#define _TGL_TBTPLL_CFGCR0 0x16429C
9915#define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9916 _TGL_DPLL1_CFGCR0, \
9917 _TGL_TBTPLL_CFGCR0)
e66f609b
MR
9918#define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
9919 _TGL_DPLL1_CFGCR0)
36ca5335
LDM
9920
9921#define _TGL_DPLL0_CFGCR1 0x164288
9922#define _TGL_DPLL1_CFGCR1 0x164290
36ca5335
LDM
9923#define _TGL_TBTPLL_CFGCR1 0x1642A0
9924#define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9925 _TGL_DPLL1_CFGCR1, \
9926 _TGL_TBTPLL_CFGCR1)
e66f609b
MR
9927#define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
9928 _TGL_DPLL1_CFGCR1)
36ca5335 9929
049c651b
AS
9930#define _DG1_DPLL2_CFGCR0 0x16C284
9931#define _DG1_DPLL3_CFGCR0 0x16C28C
9932#define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9933 _TGL_DPLL1_CFGCR0, \
9934 _DG1_DPLL2_CFGCR0, \
9935 _DG1_DPLL3_CFGCR0)
9936
9937#define _DG1_DPLL2_CFGCR1 0x16C288
9938#define _DG1_DPLL3_CFGCR1 0x16C290
9939#define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9940 _TGL_DPLL1_CFGCR1, \
9941 _DG1_DPLL2_CFGCR1, \
9942 _DG1_DPLL3_CFGCR1)
9943
80d0f765
AS
9944/* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
9945#define _ADLS_DPLL3_CFGCR0 0x1642C0
9946#define _ADLS_DPLL4_CFGCR0 0x164294
9947#define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
9948 _TGL_DPLL1_CFGCR0, \
9949 _ADLS_DPLL4_CFGCR0, \
9950 _ADLS_DPLL3_CFGCR0)
9951
9952#define _ADLS_DPLL3_CFGCR1 0x1642C4
9953#define _ADLS_DPLL4_CFGCR1 0x164298
9954#define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
9955 _TGL_DPLL1_CFGCR1, \
9956 _ADLS_DPLL4_CFGCR1, \
9957 _ADLS_DPLL3_CFGCR1)
9958
f15a4eb1
VK
9959#define _DKL_PHY1_BASE 0x168000
9960#define _DKL_PHY2_BASE 0x169000
9961#define _DKL_PHY3_BASE 0x16A000
9962#define _DKL_PHY4_BASE 0x16B000
9963#define _DKL_PHY5_BASE 0x16C000
9964#define _DKL_PHY6_BASE 0x16D000
9965
9966/* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
9967#define _DKL_PLL_DIV0 0x200
9968#define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
9969#define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
9970#define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
9971#define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
9972#define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
9973#define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
9974#define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
9975#define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
9976#define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
9977#define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
9978 _DKL_PHY2_BASE) + \
9979 _DKL_PLL_DIV0)
9980
9981#define _DKL_PLL_DIV1 0x204
9982#define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
9983#define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
9984#define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
9985#define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
9986#define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
9987 _DKL_PHY2_BASE) + \
9988 _DKL_PLL_DIV1)
9989
9990#define _DKL_PLL_SSC 0x210
9991#define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
9992#define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
9993#define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
9994#define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
9995#define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
9996#define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
9997#define DKL_PLL_SSC_EN (1 << 9)
9998#define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
9999 _DKL_PHY2_BASE) + \
10000 _DKL_PLL_SSC)
10001
10002#define _DKL_PLL_BIAS 0x214
10003#define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10004#define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10005#define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10006#define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10007#define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10008 _DKL_PHY2_BASE) + \
10009 _DKL_PLL_BIAS)
10010
10011#define _DKL_PLL_TDC_COLDST_BIAS 0x218
10012#define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10013#define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10014#define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10015#define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10016#define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10017 _DKL_PHY1_BASE, \
10018 _DKL_PHY2_BASE) + \
10019 _DKL_PLL_TDC_COLDST_BIAS)
10020
10021#define _DKL_REFCLKIN_CTL 0x12C
10022/* Bits are the same as MG_REFCLKIN_CTL */
10023#define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10024 _DKL_PHY1_BASE, \
10025 _DKL_PHY2_BASE) + \
10026 _DKL_REFCLKIN_CTL)
10027
10028#define _DKL_CLKTOP2_HSCLKCTL 0xD4
10029/* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10030#define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10031 _DKL_PHY1_BASE, \
10032 _DKL_PHY2_BASE) + \
10033 _DKL_CLKTOP2_HSCLKCTL)
10034
10035#define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10036/* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10037#define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10038 _DKL_PHY1_BASE, \
10039 _DKL_PHY2_BASE) + \
10040 _DKL_CLKTOP2_CORECLKCTL1)
10041
10042#define _DKL_TX_DPCNTL0 0x2C0
10043#define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10044#define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10045#define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10046#define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10047#define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10048#define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10049#define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10050 _DKL_PHY1_BASE, \
10051 _DKL_PHY2_BASE) + \
10052 _DKL_TX_DPCNTL0)
10053
10054#define _DKL_TX_DPCNTL1 0x2C4
10055/* Bits are the same as DKL_TX_DPCNTRL0 */
10056#define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10057 _DKL_PHY1_BASE, \
10058 _DKL_PHY2_BASE) + \
10059 _DKL_TX_DPCNTL1)
10060
5ff59ddd
JRS
10061#define _DKL_TX_DPCNTL2 0x2C8
10062#define DKL_TX_DP20BITMODE REG_BIT(2)
10063#define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK REG_GENMASK(4, 3)
10064#define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK, (val))
10065#define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK REG_GENMASK(6, 5)
10066#define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK, (val))
f15a4eb1
VK
10067#define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10068 _DKL_PHY1_BASE, \
10069 _DKL_PHY2_BASE) + \
10070 _DKL_TX_DPCNTL2)
10071
10072#define _DKL_TX_FW_CALIB 0x2F8
10073#define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10074#define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10075 _DKL_PHY1_BASE, \
10076 _DKL_PHY2_BASE) + \
10077 _DKL_TX_FW_CALIB)
10078
2d69c42e
JRS
10079#define _DKL_TX_PMD_LANE_SUS 0xD00
10080#define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10081 _DKL_PHY1_BASE, \
10082 _DKL_PHY2_BASE) + \
10083 _DKL_TX_PMD_LANE_SUS)
10084
f15a4eb1
VK
10085#define _DKL_TX_DW17 0xDC4
10086#define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10087 _DKL_PHY1_BASE, \
10088 _DKL_PHY2_BASE) + \
10089 _DKL_TX_DW17)
10090
10091#define _DKL_TX_DW18 0xDC8
10092#define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10093 _DKL_PHY1_BASE, \
10094 _DKL_PHY2_BASE) + \
10095 _DKL_TX_DW18)
10096
10097#define _DKL_DP_MODE 0xA0
f15a4eb1
VK
10098#define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10099 _DKL_PHY1_BASE, \
10100 _DKL_PHY2_BASE) + \
10101 _DKL_DP_MODE)
10102
10103#define _DKL_CMN_UC_DW27 0x36C
10104#define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10105#define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10106 _DKL_PHY1_BASE, \
10107 _DKL_PHY2_BASE) + \
10108 _DKL_CMN_UC_DW27)
10109
10110/*
10111 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10112 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10113 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10114 * bits that point the 4KB window into the full PHY register space.
10115 */
10116#define _HIP_INDEX_REG0 0x1010A0
10117#define _HIP_INDEX_REG1 0x1010A4
10118#define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10119 : _HIP_INDEX_REG1)
10120#define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10121#define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10122
f8437dd1 10123/* BXT display engine PLL */
f0f59a00 10124#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
10125#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10126#define BXT_DE_PLL_RATIO_MASK 0xff
10127
f0f59a00 10128#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
10129#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10130#define BXT_DE_PLL_LOCK (1 << 30)
d62686ba
SL
10131#define BXT_DE_PLL_FREQ_REQ (1 << 23)
10132#define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
1d89509a
LDM
10133#define ICL_CDCLK_PLL_RATIO(x) (x)
10134#define ICL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 10135
664326f8 10136/* GEN9 DC */
f0f59a00 10137#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 10138#define DC_STATE_DISABLE 0
e45e0003
AG
10139#define DC_STATE_EN_DC3CO REG_BIT(30)
10140#define DC_STATE_DC3CO_STATUS REG_BIT(29)
5ee8ee86
PZ
10141#define DC_STATE_EN_UPTO_DC5 (1 << 0)
10142#define DC_STATE_EN_DC9 (1 << 3)
10143#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
10144#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
10145
f0f59a00 10146#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
10147#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
10148#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 10149
cbfa59d4
MK
10150#define BXT_D_CR_DRP0_DUNIT8 0x1000
10151#define BXT_D_CR_DRP0_DUNIT9 0x1200
10152#define BXT_D_CR_DRP0_DUNIT_START 8
10153#define BXT_D_CR_DRP0_DUNIT_END 11
10154#define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
10155 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
10156 BXT_D_CR_DRP0_DUNIT9))
10157#define BXT_DRAM_RANK_MASK 0x3
10158#define BXT_DRAM_RANK_SINGLE 0x1
10159#define BXT_DRAM_RANK_DUAL 0x3
10160#define BXT_DRAM_WIDTH_MASK (0x3 << 4)
10161#define BXT_DRAM_WIDTH_SHIFT 4
10162#define BXT_DRAM_WIDTH_X8 (0x0 << 4)
10163#define BXT_DRAM_WIDTH_X16 (0x1 << 4)
10164#define BXT_DRAM_WIDTH_X32 (0x2 << 4)
10165#define BXT_DRAM_WIDTH_X64 (0x3 << 4)
10166#define BXT_DRAM_SIZE_MASK (0x7 << 6)
10167#define BXT_DRAM_SIZE_SHIFT 6
8860343c
VS
10168#define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
10169#define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
10170#define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
10171#define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
10172#define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
b185a352
VS
10173#define BXT_DRAM_TYPE_MASK (0x7 << 22)
10174#define BXT_DRAM_TYPE_SHIFT 22
10175#define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
10176#define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
10177#define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
10178#define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
cbfa59d4 10179
5771caf8 10180#define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
4de06246 10181#define DG1_GEAR_TYPE REG_BIT(16)
5771caf8 10182
b185a352
VS
10183#define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
10184#define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
10185#define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
10186#define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
10187#define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
10188#define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
10189
5771caf8
MK
10190#define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
10191#define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
10192#define SKL_DRAM_S_SHIFT 16
10193#define SKL_DRAM_SIZE_MASK 0x3F
10194#define SKL_DRAM_WIDTH_MASK (0x3 << 8)
10195#define SKL_DRAM_WIDTH_SHIFT 8
10196#define SKL_DRAM_WIDTH_X8 (0x0 << 8)
10197#define SKL_DRAM_WIDTH_X16 (0x1 << 8)
10198#define SKL_DRAM_WIDTH_X32 (0x2 << 8)
10199#define SKL_DRAM_RANK_MASK (0x1 << 10)
10200#define SKL_DRAM_RANK_SHIFT 10
6d9c1e92
VS
10201#define SKL_DRAM_RANK_1 (0x0 << 10)
10202#define SKL_DRAM_RANK_2 (0x1 << 10)
10203#define SKL_DRAM_RANK_MASK (0x1 << 10)
a2db1945
LDM
10204#define ICL_DRAM_SIZE_MASK 0x7F
10205#define ICL_DRAM_WIDTH_MASK (0x3 << 7)
10206#define ICL_DRAM_WIDTH_SHIFT 7
10207#define ICL_DRAM_WIDTH_X8 (0x0 << 7)
10208#define ICL_DRAM_WIDTH_X16 (0x1 << 7)
10209#define ICL_DRAM_WIDTH_X32 (0x2 << 7)
10210#define ICL_DRAM_RANK_MASK (0x3 << 9)
10211#define ICL_DRAM_RANK_SHIFT 9
10212#define ICL_DRAM_RANK_1 (0x0 << 9)
10213#define ICL_DRAM_RANK_2 (0x1 << 9)
10214#define ICL_DRAM_RANK_3 (0x2 << 9)
10215#define ICL_DRAM_RANK_4 (0x3 << 9)
5771caf8 10216
4de06246
CT
10217#define SA_PERF_STATUS_0_0_0_MCHBAR_PC _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5918)
10218#define DG1_QCLK_RATIO_MASK REG_GENMASK(9, 2)
10219#define DG1_QCLK_REFERENCE REG_BIT(10)
10220
10221#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4000)
10222#define DG1_DRAM_T_RDPRE_MASK REG_GENMASK(16, 11)
10223#define DG1_DRAM_T_RP_MASK REG_GENMASK(6, 0)
10224#define MCHBAR_CH0_CR_TC_PRE_0_0_0_MCHBAR_HIGH _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x4004)
10225#define DG1_DRAM_T_RCD_MASK REG_GENMASK(15, 9)
10226#define DG1_DRAM_T_RAS_MASK REG_GENMASK(8, 1)
10227
54b3f0e6
JN
10228/*
10229 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
10230 * since on HSW we can't write to it using intel_uncore_write.
10231 */
f0f59a00
VS
10232#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
10233#define D_COMP_BDW _MMIO(0x138144)
5ee8ee86
PZ
10234#define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
10235#define D_COMP_COMP_FORCE (1 << 8)
10236#define D_COMP_COMP_DISABLE (1 << 0)
90e8d31c 10237
69e94b7e 10238/* Pipe WM_LINETIME - watermark line time */
0560b0c6
VS
10239#define _WM_LINETIME_A 0x45270
10240#define _WM_LINETIME_B 0x45274
10241#define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
10242#define HSW_LINETIME_MASK REG_GENMASK(8, 0)
10243#define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
10244#define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
10245#define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
96d6e350
ED
10246
10247/* SFUSE_STRAP */
f0f59a00 10248#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
10249#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
10250#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
10251#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
10252#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
10253#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
10254#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
10255#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
10256#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 10257
f0f59a00 10258#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
10259#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
10260
f0f59a00 10261#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
10262#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
10263#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
10264#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 10265
86d3efce
VS
10266/* pipe CSC */
10267#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
10268#define _PIPE_A_CSC_COEFF_BY 0x49014
10269#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
10270#define _PIPE_A_CSC_COEFF_BU 0x4901c
10271#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
10272#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 10273
86d3efce 10274#define _PIPE_A_CSC_MODE 0x49028
af28cc4c
VS
10275#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
10276#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
10277#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
10278#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
10279#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
255fcfbc 10280
86d3efce
VS
10281#define _PIPE_A_CSC_PREOFF_HI 0x49030
10282#define _PIPE_A_CSC_PREOFF_ME 0x49034
10283#define _PIPE_A_CSC_PREOFF_LO 0x49038
10284#define _PIPE_A_CSC_POSTOFF_HI 0x49040
10285#define _PIPE_A_CSC_POSTOFF_ME 0x49044
10286#define _PIPE_A_CSC_POSTOFF_LO 0x49048
10287
10288#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
10289#define _PIPE_B_CSC_COEFF_BY 0x49114
10290#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
10291#define _PIPE_B_CSC_COEFF_BU 0x4911c
10292#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
10293#define _PIPE_B_CSC_COEFF_BV 0x49124
10294#define _PIPE_B_CSC_MODE 0x49128
10295#define _PIPE_B_CSC_PREOFF_HI 0x49130
10296#define _PIPE_B_CSC_PREOFF_ME 0x49134
10297#define _PIPE_B_CSC_PREOFF_LO 0x49138
10298#define _PIPE_B_CSC_POSTOFF_HI 0x49140
10299#define _PIPE_B_CSC_POSTOFF_ME 0x49144
10300#define _PIPE_B_CSC_POSTOFF_LO 0x49148
10301
f0f59a00
VS
10302#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
10303#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
10304#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
10305#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
10306#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
10307#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
10308#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
10309#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
10310#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
10311#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
10312#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
10313#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
10314#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 10315
a91de580
US
10316/* Pipe Output CSC */
10317#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
10318#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
10319#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
10320#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
10321#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
10322#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
10323#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
10324#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
10325#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
10326#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
10327#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
10328#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
10329
10330#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
10331#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
10332#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
10333#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
10334#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
10335#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
10336#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
10337#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
10338#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
10339#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
10340#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
10341#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
10342
10343#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
10344 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
10345 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
10346#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
10347 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
10348 _PIPE_B_OUTPUT_CSC_COEFF_BY)
10349#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
10350 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
10351 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
10352#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
10353 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
10354 _PIPE_B_OUTPUT_CSC_COEFF_BU)
10355#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
10356 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
10357 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
10358#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
10359 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
10360 _PIPE_B_OUTPUT_CSC_COEFF_BV)
10361#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
10362 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
10363 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
10364#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
10365 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
10366 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
10367#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
10368 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
10369 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
10370#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
10371 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
10372 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
10373#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
10374 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
10375 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
10376#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
10377 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
10378 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
10379
82cf435b
LL
10380/* pipe degamma/gamma LUTs on IVB+ */
10381#define _PAL_PREC_INDEX_A 0x4A400
10382#define _PAL_PREC_INDEX_B 0x4AC00
10383#define _PAL_PREC_INDEX_C 0x4B400
10384#define PAL_PREC_10_12_BIT (0 << 31)
10385#define PAL_PREC_SPLIT_MODE (1 << 31)
10386#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 10387#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
5bda1aca 10388#define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
82cf435b
LL
10389#define _PAL_PREC_DATA_A 0x4A404
10390#define _PAL_PREC_DATA_B 0x4AC04
10391#define _PAL_PREC_DATA_C 0x4B404
10392#define _PAL_PREC_GC_MAX_A 0x4A410
10393#define _PAL_PREC_GC_MAX_B 0x4AC10
10394#define _PAL_PREC_GC_MAX_C 0x4B410
4bb6a9d5
SS
10395#define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
10396#define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
10397#define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
82cf435b
LL
10398#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
10399#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
10400#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
10401#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
10402#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
10403#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
10404
10405#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
10406#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
10407#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
10408#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
502da13a 10409#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
82cf435b 10410
9751bafc
ACO
10411#define _PRE_CSC_GAMC_INDEX_A 0x4A484
10412#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
10413#define _PRE_CSC_GAMC_INDEX_C 0x4B484
10414#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
10415#define _PRE_CSC_GAMC_DATA_A 0x4A488
10416#define _PRE_CSC_GAMC_DATA_B 0x4AC88
10417#define _PRE_CSC_GAMC_DATA_C 0x4B488
10418
10419#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
10420#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
10421
377c70ed
US
10422/* ICL Multi segmented gamma */
10423#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
10424#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
10425#define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
10426#define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
10427
10428#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
10429#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
b4ab7aa8
SS
10430#define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
10431#define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
10432#define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
10433#define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
10434#define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
10435#define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
377c70ed
US
10436
10437#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
10438 _PAL_PREC_MULTI_SEG_INDEX_A, \
10439 _PAL_PREC_MULTI_SEG_INDEX_B)
10440#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
10441 _PAL_PREC_MULTI_SEG_DATA_A, \
10442 _PAL_PREC_MULTI_SEG_DATA_B)
10443
6eba56f6
AG
10444#define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4)
10445
10446/* Plane CSC Registers */
10447#define _PLANE_CSC_RY_GY_1_A 0x70210
10448#define _PLANE_CSC_RY_GY_2_A 0x70310
10449
10450#define _PLANE_CSC_RY_GY_1_B 0x71210
10451#define _PLANE_CSC_RY_GY_2_B 0x71310
10452
10453#define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \
10454 _PLANE_CSC_RY_GY_1_B)
10455#define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
10456 _PLANE_INPUT_CSC_RY_GY_2_B)
10457#define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \
10458 _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \
10459 _PLANE_CSC_RY_GY_2(pipe) + (index) * 4)
10460
10461#define _PLANE_CSC_PREOFF_HI_1_A 0x70228
10462#define _PLANE_CSC_PREOFF_HI_2_A 0x70328
10463
10464#define _PLANE_CSC_PREOFF_HI_1_B 0x71228
10465#define _PLANE_CSC_PREOFF_HI_2_B 0x71328
10466
10467#define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \
10468 _PLANE_CSC_PREOFF_HI_1_B)
10469#define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \
10470 _PLANE_CSC_PREOFF_HI_2_B)
10471#define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \
10472 (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \
10473 (index) * 4)
10474
10475#define _PLANE_CSC_POSTOFF_HI_1_A 0x70234
10476#define _PLANE_CSC_POSTOFF_HI_2_A 0x70334
10477
10478#define _PLANE_CSC_POSTOFF_HI_1_B 0x71234
10479#define _PLANE_CSC_POSTOFF_HI_2_B 0x71334
10480
10481#define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \
10482 _PLANE_CSC_POSTOFF_HI_1_B)
10483#define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \
10484 _PLANE_CSC_POSTOFF_HI_2_B)
10485#define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \
10486 (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \
10487 (index) * 4)
10488
29dc3739
LL
10489/* pipe CSC & degamma/gamma LUTs on CHV */
10490#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
10491#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
10492#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
10493#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
10494#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
10495#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
3d041e90
VS
10496#define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
10497#define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
10498#define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
29dc3739 10499#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
3d041e90
VS
10500#define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
10501#define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
10502#define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
29dc3739
LL
10503#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
10504#define CGM_PIPE_MODE_GAMMA (1 << 2)
10505#define CGM_PIPE_MODE_CSC (1 << 1)
10506#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
10507
10508#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
10509#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
10510#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
10511#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
10512#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
10513#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
10514#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
10515#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
10516
10517#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
10518#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
10519#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
10520#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
10521#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
10522#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
10523#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
10524#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
10525
e7d7cad0
JN
10526/* MIPI DSI registers */
10527
0ad4dc88 10528#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 10529#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 10530
292272ee
MC
10531/* Gen11 DSI */
10532#define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
10533 dsi0, dsi1)
10534
bcc65700
D
10535#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
10536#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
10537#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
10538#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
10539
27efd256
MC
10540#define _ICL_DSI_ESC_CLK_DIV0 0x6b090
10541#define _ICL_DSI_ESC_CLK_DIV1 0x6b890
10542#define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10543 _ICL_DSI_ESC_CLK_DIV0, \
10544 _ICL_DSI_ESC_CLK_DIV1)
10545#define _ICL_DPHY_ESC_CLK_DIV0 0x162190
10546#define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
10547#define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
10548 _ICL_DPHY_ESC_CLK_DIV0, \
10549 _ICL_DPHY_ESC_CLK_DIV1)
10550#define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
10551#define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
10552#define ICL_ESC_CLK_DIV_MASK 0x1ff
10553#define ICL_ESC_CLK_DIV_SHIFT 0
fcfe0bdc 10554#define DSI_MAX_ESC_CLK 20000 /* in KHz */
27efd256 10555
510b2814
MK
10556#define _ADL_MIPIO_REG 0x180
10557#define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw))
10558#define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16)
10559#define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16)
10560#define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f)
10561
64ad532a
VK
10562#define _DSI_CMD_FRMCTL_0 0x6b034
10563#define _DSI_CMD_FRMCTL_1 0x6b834
10564#define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
10565 _DSI_CMD_FRMCTL_0,\
10566 _DSI_CMD_FRMCTL_1)
10567#define DSI_FRAME_UPDATE_REQUEST (1 << 31)
10568#define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
10569#define DSI_NULL_PACKET_ENABLE (1 << 28)
10570#define DSI_FRAME_IN_PROGRESS (1 << 0)
10571
10572#define _DSI_INTR_MASK_REG_0 0x6b070
10573#define _DSI_INTR_MASK_REG_1 0x6b870
10574#define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
10575 _DSI_INTR_MASK_REG_0,\
10576 _DSI_INTR_MASK_REG_1)
10577
10578#define _DSI_INTR_IDENT_REG_0 0x6b074
10579#define _DSI_INTR_IDENT_REG_1 0x6b874
10580#define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
10581 _DSI_INTR_IDENT_REG_0,\
10582 _DSI_INTR_IDENT_REG_1)
10583#define DSI_TE_EVENT (1 << 31)
10584#define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
10585#define DSI_TX_DATA (1 << 29)
10586#define DSI_ULPS_ENTRY_DONE (1 << 28)
10587#define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
10588#define DSI_HOST_CHKSUM_ERROR (1 << 26)
10589#define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
10590#define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
10591#define DSI_HOST_CONTENTION_DETECTED (1 << 23)
10592#define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
10593#define DSI_HOST_TIMEOUT_ERROR (1 << 21)
10594#define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
10595#define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
10596#define DSI_FRAME_UPDATE_DONE (1 << 16)
10597#define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
10598#define DSI_INVALID_TX_LENGTH (1 << 13)
10599#define DSI_INVALID_VC (1 << 12)
10600#define DSI_INVALID_DATA_TYPE (1 << 11)
10601#define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
10602#define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
10603#define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
10604#define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
10605#define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
10606#define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
10607#define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
10608#define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
10609#define DSI_EOT_SYNC_ERROR (1 << 2)
10610#define DSI_SOT_SYNC_ERROR (1 << 1)
10611#define DSI_SOT_ERROR (1 << 0)
10612
aec0246f
US
10613/* Gen4+ Timestamp and Pipe Frame time stamp registers */
10614#define GEN4_TIMESTAMP _MMIO(0x2358)
10615#define ILK_TIMESTAMP_HI _MMIO(0x70070)
10616#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
10617
dab91783
LL
10618#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
10619#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
10620#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
10621#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
10622#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
10623
aec0246f
US
10624#define _PIPE_FRMTMSTMP_A 0x70048
10625#define PIPE_FRMTMSTMP(pipe) \
10626 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
10627
11b8e4f5
SS
10628/* BXT MIPI clock controls */
10629#define BXT_MAX_VAR_OUTPUT_KHZ 39500
10630
f0f59a00 10631#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
10632#define BXT_MIPI1_DIV_SHIFT 26
10633#define BXT_MIPI2_DIV_SHIFT 10
10634#define BXT_MIPI_DIV_SHIFT(port) \
10635 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
10636 BXT_MIPI2_DIV_SHIFT)
782d25ca 10637
11b8e4f5 10638/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
10639#define BXT_MIPI1_TX_ESCLK_SHIFT 26
10640#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
10641#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
10642 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
10643 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
10644#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
10645#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
10646#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
10647 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
10648 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
10649#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9e8789ec 10650 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
782d25ca
D
10651/* RX upper control divider to select actual RX clock output from 8x */
10652#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
10653#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
10654#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
10655 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
10656 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
10657#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
10658#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
10659#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
10660 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
10661 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
10662#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9e8789ec 10663 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
782d25ca
D
10664/* 8/3X divider to select the actual 8/3X clock output from 8x */
10665#define BXT_MIPI1_8X_BY3_SHIFT 19
10666#define BXT_MIPI2_8X_BY3_SHIFT 3
10667#define BXT_MIPI_8X_BY3_SHIFT(port) \
10668 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
10669 BXT_MIPI2_8X_BY3_SHIFT)
10670#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
10671#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
10672#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
10673 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
10674 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
10675#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9e8789ec 10676 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
782d25ca
D
10677/* RX lower control divider to select actual RX clock output from 8x */
10678#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
10679#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
10680#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
10681 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
10682 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
10683#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
10684#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
10685#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
10686 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
10687 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
10688#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9e8789ec 10689 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
782d25ca
D
10690
10691#define RX_DIVIDER_BIT_1_2 0x3
10692#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 10693
d2e08c0f
SS
10694/* BXT MIPI mode configure */
10695#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
10696#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 10697#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10698 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
10699
10700#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
10701#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 10702#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10703 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
10704
10705#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
10706#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 10707#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
10708 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
10709
f0f59a00 10710#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
10711#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
10712#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
10713#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 10714#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
10715#define BXT_DSIC_16X_BY2 (1 << 10)
10716#define BXT_DSIC_16X_BY3 (2 << 10)
10717#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 10718#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 10719#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
10720#define BXT_DSIA_16X_BY2 (1 << 8)
10721#define BXT_DSIA_16X_BY3 (2 << 8)
10722#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 10723#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
10724#define BXT_DSI_FREQ_SEL_SHIFT 8
10725#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
10726
10727#define BXT_DSI_PLL_RATIO_MAX 0x7D
10728#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
10729#define GLK_DSI_PLL_RATIO_MAX 0x6F
10730#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 10731#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 10732#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 10733
f0f59a00 10734#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
10735#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
10736#define BXT_DSI_PLL_LOCKED (1 << 30)
10737
3230bf14 10738#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 10739#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 10740#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
10741
10742 /* BXT port control */
10743#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
10744#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 10745#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 10746
21652f3b
MC
10747/* ICL DSI MODE control */
10748#define _ICL_DSI_IO_MODECTL_0 0x6B094
10749#define _ICL_DSI_IO_MODECTL_1 0x6B894
10750#define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
10751 _ICL_DSI_IO_MODECTL_0, \
10752 _ICL_DSI_IO_MODECTL_1)
10753#define COMBO_PHY_MODE_DSI (1 << 0)
10754
f87c46c4
VK
10755/* TGL DSI Chicken register */
10756#define _TGL_DSI_CHKN_REG_0 0x6B0C0
10757#define _TGL_DSI_CHKN_REG_1 0x6B8C0
10758#define TGL_DSI_CHKN_REG(port) _MMIO_PORT(port, \
10759 _TGL_DSI_CHKN_REG_0, \
10760 _TGL_DSI_CHKN_REG_1)
6f07707f
VK
10761#define TGL_DSI_CHKN_LSHS_GB_MASK REG_GENMASK(15, 12)
10762#define TGL_DSI_CHKN_LSHS_GB(byte_clocks) REG_FIELD_PREP(TGL_DSI_CHKN_LSHS_GB_MASK, \
10763 (byte_clocks))
f87c46c4 10764
8b1b558d
AS
10765/* Display Stream Splitter Control */
10766#define DSS_CTL1 _MMIO(0x67400)
10767#define SPLITTER_ENABLE (1 << 31)
10768#define JOINER_ENABLE (1 << 30)
10769#define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
10770#define DUAL_LINK_MODE_FRONTBACK (0 << 24)
10771#define OVERLAP_PIXELS_MASK (0xf << 16)
10772#define OVERLAP_PIXELS(pixels) ((pixels) << 16)
10773#define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10774#define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
18cde299 10775#define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
8b1b558d
AS
10776
10777#define DSS_CTL2 _MMIO(0x67404)
10778#define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
10779#define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
10780#define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
10781#define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
10782
18cde299
AS
10783#define _ICL_PIPE_DSS_CTL1_PB 0x78200
10784#define _ICL_PIPE_DSS_CTL1_PC 0x78400
10785#define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10786 _ICL_PIPE_DSS_CTL1_PB, \
10787 _ICL_PIPE_DSS_CTL1_PC)
8b1b558d
AS
10788#define BIG_JOINER_ENABLE (1 << 29)
10789#define MASTER_BIG_JOINER_ENABLE (1 << 28)
10790#define VGA_CENTERING_ENABLE (1 << 27)
63e654f6
JN
10791#define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
10792#define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
10793#define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
d961eb20
AM
10794#define UNCOMPRESSED_JOINER_MASTER (1 << 21)
10795#define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
8b1b558d 10796
18cde299
AS
10797#define _ICL_PIPE_DSS_CTL2_PB 0x78204
10798#define _ICL_PIPE_DSS_CTL2_PC 0x78404
10799#define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
10800 _ICL_PIPE_DSS_CTL2_PB, \
10801 _ICL_PIPE_DSS_CTL2_PC)
8b1b558d 10802
1881a423
US
10803#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
10804#define STAP_SELECT (1 << 0)
10805
10806#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
10807#define HS_IO_CTRL_SELECT (1 << 0)
10808
e7d7cad0 10809#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
10810#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
10811#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 10812#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
10813#define DUAL_LINK_MODE_MASK (1 << 26)
10814#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
10815#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 10816#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
10817#define FLOPPED_HSTX (1 << 23)
10818#define DE_INVERT (1 << 19) /* XXX */
10819#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
10820#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
10821#define AFE_LATCHOUT (1 << 17)
10822#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
10823#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
10824#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
10825#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
10826#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
10827#define CSB_SHIFT 9
10828#define CSB_MASK (3 << 9)
10829#define CSB_20MHZ (0 << 9)
10830#define CSB_10MHZ (1 << 9)
10831#define CSB_40MHZ (2 << 9)
10832#define BANDGAP_MASK (1 << 8)
10833#define BANDGAP_PNW_CIRCUIT (0 << 8)
10834#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
10835#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
10836#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
10837#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
10838#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
10839#define TEARING_EFFECT_MASK (3 << 2)
10840#define TEARING_EFFECT_OFF (0 << 2)
10841#define TEARING_EFFECT_DSI (1 << 2)
10842#define TEARING_EFFECT_GPIO (2 << 2)
10843#define LANE_CONFIGURATION_SHIFT 0
10844#define LANE_CONFIGURATION_MASK (3 << 0)
10845#define LANE_CONFIGURATION_4LANE (0 << 0)
10846#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
10847#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
10848
10849#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 10850#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 10851#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
10852#define TEARING_EFFECT_DELAY_SHIFT 0
10853#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
10854
10855/* XXX: all bits reserved */
4ad83e94 10856#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
10857
10858/* MIPI DSI Controller and D-PHY registers */
10859
4ad83e94 10860#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 10861#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 10862#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
10863#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
10864#define ULPS_STATE_MASK (3 << 1)
10865#define ULPS_STATE_ENTER (2 << 1)
10866#define ULPS_STATE_EXIT (1 << 1)
10867#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
10868#define DEVICE_READY (1 << 0)
10869
4ad83e94 10870#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 10871#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 10872#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 10873#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 10874#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 10875#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
10876#define TEARING_EFFECT (1 << 31)
10877#define SPL_PKT_SENT_INTERRUPT (1 << 30)
10878#define GEN_READ_DATA_AVAIL (1 << 29)
10879#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
10880#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
10881#define RX_PROT_VIOLATION (1 << 26)
10882#define RX_INVALID_TX_LENGTH (1 << 25)
10883#define ACK_WITH_NO_ERROR (1 << 24)
10884#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
10885#define LP_RX_TIMEOUT (1 << 22)
10886#define HS_TX_TIMEOUT (1 << 21)
10887#define DPI_FIFO_UNDERRUN (1 << 20)
10888#define LOW_CONTENTION (1 << 19)
10889#define HIGH_CONTENTION (1 << 18)
10890#define TXDSI_VC_ID_INVALID (1 << 17)
10891#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
10892#define TXCHECKSUM_ERROR (1 << 15)
10893#define TXECC_MULTIBIT_ERROR (1 << 14)
10894#define TXECC_SINGLE_BIT_ERROR (1 << 13)
10895#define TXFALSE_CONTROL_ERROR (1 << 12)
10896#define RXDSI_VC_ID_INVALID (1 << 11)
10897#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
10898#define RXCHECKSUM_ERROR (1 << 9)
10899#define RXECC_MULTIBIT_ERROR (1 << 8)
10900#define RXECC_SINGLE_BIT_ERROR (1 << 7)
10901#define RXFALSE_CONTROL_ERROR (1 << 6)
10902#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
10903#define RX_LP_TX_SYNC_ERROR (1 << 4)
10904#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
10905#define RXEOT_SYNC_ERROR (1 << 2)
10906#define RXSOT_SYNC_ERROR (1 << 1)
10907#define RXSOT_ERROR (1 << 0)
10908
4ad83e94 10909#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 10910#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 10911#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
10912#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
10913#define CMD_MODE_NOT_SUPPORTED (0 << 13)
10914#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
10915#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
10916#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
10917#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
10918#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
10919#define VID_MODE_FORMAT_MASK (0xf << 7)
10920#define VID_MODE_NOT_SUPPORTED (0 << 7)
10921#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
10922#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
10923#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
10924#define VID_MODE_FORMAT_RGB888 (4 << 7)
10925#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
10926#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
10927#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
10928#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
10929#define DATA_LANES_PRG_REG_SHIFT 0
10930#define DATA_LANES_PRG_REG_MASK (7 << 0)
10931
4ad83e94 10932#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 10933#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 10934#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
10935#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
10936
4ad83e94 10937#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 10938#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 10939#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
10940#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
10941
4ad83e94 10942#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 10943#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 10944#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
10945#define TURN_AROUND_TIMEOUT_MASK 0x3f
10946
4ad83e94 10947#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 10948#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 10949#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
10950#define DEVICE_RESET_TIMER_MASK 0xffff
10951
4ad83e94 10952#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 10953#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 10954#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
10955#define VERTICAL_ADDRESS_SHIFT 16
10956#define VERTICAL_ADDRESS_MASK (0xffff << 16)
10957#define HORIZONTAL_ADDRESS_SHIFT 0
10958#define HORIZONTAL_ADDRESS_MASK 0xffff
10959
4ad83e94 10960#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 10961#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 10962#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
10963#define DBI_FIFO_EMPTY_HALF (0 << 0)
10964#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
10965#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
10966
10967/* regs below are bits 15:0 */
4ad83e94 10968#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 10969#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 10970#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 10971
4ad83e94 10972#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 10973#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 10974#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 10975
4ad83e94 10976#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 10977#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 10978#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 10979
4ad83e94 10980#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 10981#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 10982#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 10983
4ad83e94 10984#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 10985#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 10986#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 10987
4ad83e94 10988#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 10989#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 10990#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 10991
4ad83e94 10992#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 10993#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 10994#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 10995
4ad83e94 10996#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 10997#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 10998#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 10999
3230bf14
JN
11000/* regs above are bits 15:0 */
11001
4ad83e94 11002#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 11003#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 11004#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
11005#define DPI_LP_MODE (1 << 6)
11006#define BACKLIGHT_OFF (1 << 5)
11007#define BACKLIGHT_ON (1 << 4)
11008#define COLOR_MODE_OFF (1 << 3)
11009#define COLOR_MODE_ON (1 << 2)
11010#define TURN_ON (1 << 1)
11011#define SHUTDOWN (1 << 0)
11012
4ad83e94 11013#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 11014#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 11015#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
11016#define COMMAND_BYTE_SHIFT 0
11017#define COMMAND_BYTE_MASK (0x3f << 0)
11018
4ad83e94 11019#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 11020#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 11021#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
11022#define MASTER_INIT_TIMER_SHIFT 0
11023#define MASTER_INIT_TIMER_MASK (0xffff << 0)
11024
4ad83e94 11025#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 11026#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 11027#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 11028 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
11029#define MAX_RETURN_PKT_SIZE_SHIFT 0
11030#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11031
4ad83e94 11032#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 11033#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 11034#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
11035#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11036#define DISABLE_VIDEO_BTA (1 << 3)
11037#define IP_TG_CONFIG (1 << 2)
11038#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11039#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11040#define VIDEO_MODE_BURST (3 << 0)
11041
4ad83e94 11042#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 11043#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 11044#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
11045#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11046#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
11047#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11048#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11049#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11050#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11051#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11052#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11053#define CLOCKSTOP (1 << 1)
11054#define EOT_DISABLE (1 << 0)
11055
4ad83e94 11056#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 11057#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 11058#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
11059#define LP_BYTECLK_SHIFT 0
11060#define LP_BYTECLK_MASK (0xffff << 0)
11061
b426f985
D
11062#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11063#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11064#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11065
11066#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11067#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11068#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11069
3230bf14 11070/* bits 31:0 */
4ad83e94 11071#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 11072#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 11073#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
11074
11075/* bits 31:0 */
4ad83e94 11076#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 11077#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 11078#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 11079
4ad83e94 11080#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 11081#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 11082#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 11083#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 11084#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 11085#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
11086#define LONG_PACKET_WORD_COUNT_SHIFT 8
11087#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11088#define SHORT_PACKET_PARAM_SHIFT 8
11089#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11090#define VIRTUAL_CHANNEL_SHIFT 6
11091#define VIRTUAL_CHANNEL_MASK (3 << 6)
11092#define DATA_TYPE_SHIFT 0
395b2913 11093#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
11094/* data type values, see include/video/mipi_display.h */
11095
4ad83e94 11096#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 11097#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 11098#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
11099#define DPI_FIFO_EMPTY (1 << 28)
11100#define DBI_FIFO_EMPTY (1 << 27)
11101#define LP_CTRL_FIFO_EMPTY (1 << 26)
11102#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11103#define LP_CTRL_FIFO_FULL (1 << 24)
11104#define HS_CTRL_FIFO_EMPTY (1 << 18)
11105#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11106#define HS_CTRL_FIFO_FULL (1 << 16)
11107#define LP_DATA_FIFO_EMPTY (1 << 10)
11108#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11109#define LP_DATA_FIFO_FULL (1 << 8)
11110#define HS_DATA_FIFO_EMPTY (1 << 2)
11111#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11112#define HS_DATA_FIFO_FULL (1 << 0)
11113
4ad83e94 11114#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 11115#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 11116#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
11117#define DBI_HS_LP_MODE_MASK (1 << 0)
11118#define DBI_LP_MODE (1 << 0)
11119#define DBI_HS_MODE (0 << 0)
11120
4ad83e94 11121#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 11122#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 11123#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
11124#define EXIT_ZERO_COUNT_SHIFT 24
11125#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11126#define TRAIL_COUNT_SHIFT 16
11127#define TRAIL_COUNT_MASK (0x1f << 16)
11128#define CLK_ZERO_COUNT_SHIFT 8
11129#define CLK_ZERO_COUNT_MASK (0xff << 8)
11130#define PREPARE_COUNT_SHIFT 0
11131#define PREPARE_COUNT_MASK (0x3f << 0)
11132
146cdf3f
MC
11133#define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11134#define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11135#define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11136 _ICL_DSI_T_INIT_MASTER_0,\
11137 _ICL_DSI_T_INIT_MASTER_1)
11138
33868a91
MC
11139#define _DPHY_CLK_TIMING_PARAM_0 0x162180
11140#define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11141#define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11142 _DPHY_CLK_TIMING_PARAM_0,\
11143 _DPHY_CLK_TIMING_PARAM_1)
11144#define _DSI_CLK_TIMING_PARAM_0 0x6b080
11145#define _DSI_CLK_TIMING_PARAM_1 0x6b880
11146#define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11147 _DSI_CLK_TIMING_PARAM_0,\
11148 _DSI_CLK_TIMING_PARAM_1)
11149#define CLK_PREPARE_OVERRIDE (1 << 31)
11150#define CLK_PREPARE(x) ((x) << 28)
11151#define CLK_PREPARE_MASK (0x7 << 28)
11152#define CLK_PREPARE_SHIFT 28
11153#define CLK_ZERO_OVERRIDE (1 << 27)
11154#define CLK_ZERO(x) ((x) << 20)
11155#define CLK_ZERO_MASK (0xf << 20)
11156#define CLK_ZERO_SHIFT 20
11157#define CLK_PRE_OVERRIDE (1 << 19)
11158#define CLK_PRE(x) ((x) << 16)
11159#define CLK_PRE_MASK (0x3 << 16)
11160#define CLK_PRE_SHIFT 16
11161#define CLK_POST_OVERRIDE (1 << 15)
11162#define CLK_POST(x) ((x) << 8)
11163#define CLK_POST_MASK (0x7 << 8)
11164#define CLK_POST_SHIFT 8
11165#define CLK_TRAIL_OVERRIDE (1 << 7)
11166#define CLK_TRAIL(x) ((x) << 0)
11167#define CLK_TRAIL_MASK (0xf << 0)
11168#define CLK_TRAIL_SHIFT 0
11169
11170#define _DPHY_DATA_TIMING_PARAM_0 0x162184
11171#define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11172#define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11173 _DPHY_DATA_TIMING_PARAM_0,\
11174 _DPHY_DATA_TIMING_PARAM_1)
11175#define _DSI_DATA_TIMING_PARAM_0 0x6B084
11176#define _DSI_DATA_TIMING_PARAM_1 0x6B884
11177#define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11178 _DSI_DATA_TIMING_PARAM_0,\
11179 _DSI_DATA_TIMING_PARAM_1)
11180#define HS_PREPARE_OVERRIDE (1 << 31)
11181#define HS_PREPARE(x) ((x) << 24)
11182#define HS_PREPARE_MASK (0x7 << 24)
11183#define HS_PREPARE_SHIFT 24
11184#define HS_ZERO_OVERRIDE (1 << 23)
11185#define HS_ZERO(x) ((x) << 16)
11186#define HS_ZERO_MASK (0xf << 16)
11187#define HS_ZERO_SHIFT 16
11188#define HS_TRAIL_OVERRIDE (1 << 15)
11189#define HS_TRAIL(x) ((x) << 8)
11190#define HS_TRAIL_MASK (0x7 << 8)
11191#define HS_TRAIL_SHIFT 8
11192#define HS_EXIT_OVERRIDE (1 << 7)
11193#define HS_EXIT(x) ((x) << 0)
11194#define HS_EXIT_MASK (0x7 << 0)
11195#define HS_EXIT_SHIFT 0
11196
35c37ade
MC
11197#define _DPHY_TA_TIMING_PARAM_0 0x162188
11198#define _DPHY_TA_TIMING_PARAM_1 0x6c188
11199#define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11200 _DPHY_TA_TIMING_PARAM_0,\
11201 _DPHY_TA_TIMING_PARAM_1)
11202#define _DSI_TA_TIMING_PARAM_0 0x6b098
11203#define _DSI_TA_TIMING_PARAM_1 0x6b898
11204#define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
11205 _DSI_TA_TIMING_PARAM_0,\
11206 _DSI_TA_TIMING_PARAM_1)
11207#define TA_SURE_OVERRIDE (1 << 31)
11208#define TA_SURE(x) ((x) << 16)
11209#define TA_SURE_MASK (0x1f << 16)
11210#define TA_SURE_SHIFT 16
11211#define TA_GO_OVERRIDE (1 << 15)
11212#define TA_GO(x) ((x) << 8)
11213#define TA_GO_MASK (0xf << 8)
11214#define TA_GO_SHIFT 8
11215#define TA_GET_OVERRIDE (1 << 7)
11216#define TA_GET(x) ((x) << 0)
11217#define TA_GET_MASK (0xf << 0)
11218#define TA_GET_SHIFT 0
11219
5ffce254
MC
11220/* DSI transcoder configuration */
11221#define _DSI_TRANS_FUNC_CONF_0 0x6b030
11222#define _DSI_TRANS_FUNC_CONF_1 0x6b830
11223#define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
11224 _DSI_TRANS_FUNC_CONF_0,\
11225 _DSI_TRANS_FUNC_CONF_1)
11226#define OP_MODE_MASK (0x3 << 28)
11227#define OP_MODE_SHIFT 28
11228#define CMD_MODE_NO_GATE (0x0 << 28)
11229#define CMD_MODE_TE_GATE (0x1 << 28)
11230#define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
11231#define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
64ad532a 11232#define TE_SOURCE_GPIO (1 << 27)
5ffce254
MC
11233#define LINK_READY (1 << 20)
11234#define PIX_FMT_MASK (0x3 << 16)
11235#define PIX_FMT_SHIFT 16
11236#define PIX_FMT_RGB565 (0x0 << 16)
11237#define PIX_FMT_RGB666_PACKED (0x1 << 16)
11238#define PIX_FMT_RGB666_LOOSE (0x2 << 16)
11239#define PIX_FMT_RGB888 (0x3 << 16)
11240#define PIX_FMT_RGB101010 (0x4 << 16)
11241#define PIX_FMT_RGB121212 (0x5 << 16)
11242#define PIX_FMT_COMPRESSED (0x6 << 16)
11243#define BGR_TRANSMISSION (1 << 15)
11244#define PIX_VIRT_CHAN(x) ((x) << 12)
11245#define PIX_VIRT_CHAN_MASK (0x3 << 12)
11246#define PIX_VIRT_CHAN_SHIFT 12
11247#define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
11248#define PIX_BUF_THRESHOLD_SHIFT 10
11249#define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
11250#define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
11251#define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
11252#define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
11253#define CONTINUOUS_CLK_MASK (0x3 << 8)
11254#define CONTINUOUS_CLK_SHIFT 8
11255#define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
11256#define CLK_HS_OR_LP (0x2 << 8)
11257#define CLK_HS_CONTINUOUS (0x3 << 8)
11258#define LINK_CALIBRATION_MASK (0x3 << 4)
11259#define LINK_CALIBRATION_SHIFT 4
11260#define CALIBRATION_DISABLED (0x0 << 4)
11261#define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
11262#define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
32d38e6c 11263#define BLANKING_PACKET_ENABLE (1 << 2)
5ffce254
MC
11264#define S3D_ORIENTATION_LANDSCAPE (1 << 1)
11265#define EOTP_DISABLED (1 << 0)
11266
60230aac
MC
11267#define _DSI_CMD_RXCTL_0 0x6b0d4
11268#define _DSI_CMD_RXCTL_1 0x6b8d4
11269#define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
11270 _DSI_CMD_RXCTL_0,\
11271 _DSI_CMD_RXCTL_1)
11272#define READ_UNLOADS_DW (1 << 16)
11273#define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
11274#define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
11275#define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
11276#define RECEIVED_RESET_TRIGGER (1 << 12)
11277#define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
11278#define RECEIVED_CRC_WAS_LOST (1 << 10)
11279#define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
11280#define NUMBER_RX_PLOAD_DW_SHIFT 0
11281
11282#define _DSI_CMD_TXCTL_0 0x6b0d0
11283#define _DSI_CMD_TXCTL_1 0x6b8d0
11284#define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
11285 _DSI_CMD_TXCTL_0,\
11286 _DSI_CMD_TXCTL_1)
11287#define KEEP_LINK_IN_HS (1 << 24)
11288#define FREE_HEADER_CREDIT_MASK (0x1f << 8)
11289#define FREE_HEADER_CREDIT_SHIFT 0x8
11290#define FREE_PLOAD_CREDIT_MASK (0xff << 0)
11291#define FREE_PLOAD_CREDIT_SHIFT 0
11292#define MAX_HEADER_CREDIT 0x10
11293#define MAX_PLOAD_CREDIT 0x40
11294
808517e2
MC
11295#define _DSI_CMD_TXHDR_0 0x6b100
11296#define _DSI_CMD_TXHDR_1 0x6b900
11297#define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
11298 _DSI_CMD_TXHDR_0,\
11299 _DSI_CMD_TXHDR_1)
11300#define PAYLOAD_PRESENT (1 << 31)
11301#define LP_DATA_TRANSFER (1 << 30)
11302#define VBLANK_FENCE (1 << 29)
11303#define PARAM_WC_MASK (0xffff << 8)
11304#define PARAM_WC_LOWER_SHIFT 8
11305#define PARAM_WC_UPPER_SHIFT 16
11306#define VC_MASK (0x3 << 6)
11307#define VC_SHIFT 6
11308#define DT_MASK (0x3f << 0)
11309#define DT_SHIFT 0
11310
11311#define _DSI_CMD_TXPYLD_0 0x6b104
11312#define _DSI_CMD_TXPYLD_1 0x6b904
11313#define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
11314 _DSI_CMD_TXPYLD_0,\
11315 _DSI_CMD_TXPYLD_1)
11316
60230aac
MC
11317#define _DSI_LP_MSG_0 0x6b0d8
11318#define _DSI_LP_MSG_1 0x6b8d8
11319#define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
11320 _DSI_LP_MSG_0,\
11321 _DSI_LP_MSG_1)
11322#define LPTX_IN_PROGRESS (1 << 17)
11323#define LINK_IN_ULPS (1 << 16)
11324#define LINK_ULPS_TYPE_LP11 (1 << 8)
11325#define LINK_ENTER_ULPS (1 << 0)
11326
8bffd204
MC
11327/* DSI timeout registers */
11328#define _DSI_HSTX_TO_0 0x6b044
11329#define _DSI_HSTX_TO_1 0x6b844
11330#define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
11331 _DSI_HSTX_TO_0,\
11332 _DSI_HSTX_TO_1)
11333#define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
11334#define HSTX_TIMEOUT_VALUE_SHIFT 16
11335#define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
11336#define HSTX_TIMED_OUT (1 << 0)
11337
11338#define _DSI_LPRX_HOST_TO_0 0x6b048
11339#define _DSI_LPRX_HOST_TO_1 0x6b848
11340#define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
11341 _DSI_LPRX_HOST_TO_0,\
11342 _DSI_LPRX_HOST_TO_1)
11343#define LPRX_TIMED_OUT (1 << 16)
11344#define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
11345#define LPRX_TIMEOUT_VALUE_SHIFT 0
11346#define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
11347
11348#define _DSI_PWAIT_TO_0 0x6b040
11349#define _DSI_PWAIT_TO_1 0x6b840
11350#define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
11351 _DSI_PWAIT_TO_0,\
11352 _DSI_PWAIT_TO_1)
11353#define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
11354#define PRESET_TIMEOUT_VALUE_SHIFT 16
11355#define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
11356#define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
11357#define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
11358#define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
11359
11360#define _DSI_TA_TO_0 0x6b04c
11361#define _DSI_TA_TO_1 0x6b84c
11362#define DSI_TA_TO(tc) _MMIO_DSI(tc, \
11363 _DSI_TA_TO_0,\
11364 _DSI_TA_TO_1)
11365#define TA_TIMED_OUT (1 << 16)
11366#define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
11367#define TA_TIMEOUT_VALUE_SHIFT 0
11368#define TA_TIMEOUT_VALUE(x) ((x) << 0)
11369
3230bf14 11370/* bits 31:0 */
4ad83e94 11371#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 11372#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
11373#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
11374
11375#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
11376#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
11377#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
11378#define LP_HS_SSW_CNT_SHIFT 16
11379#define LP_HS_SSW_CNT_MASK (0xffff << 16)
11380#define HS_LP_PWR_SW_CNT_SHIFT 0
11381#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
11382
4ad83e94 11383#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 11384#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 11385#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
11386#define STOP_STATE_STALL_COUNTER_SHIFT 0
11387#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
11388
4ad83e94 11389#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 11390#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 11391#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 11392#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 11393#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 11394#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
11395#define RX_CONTENTION_DETECTED (1 << 0)
11396
11397/* XXX: only pipe A ?!? */
4ad83e94 11398#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
11399#define DBI_TYPEC_ENABLE (1 << 31)
11400#define DBI_TYPEC_WIP (1 << 30)
11401#define DBI_TYPEC_OPTION_SHIFT 28
11402#define DBI_TYPEC_OPTION_MASK (3 << 28)
11403#define DBI_TYPEC_FREQ_SHIFT 24
11404#define DBI_TYPEC_FREQ_MASK (0xf << 24)
11405#define DBI_TYPEC_OVERRIDE (1 << 8)
11406#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
11407#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
11408
11409
11410/* MIPI adapter registers */
11411
4ad83e94 11412#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 11413#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 11414#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
11415#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
11416#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
11417#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
11418#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
11419#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
11420#define READ_REQUEST_PRIORITY_SHIFT 3
11421#define READ_REQUEST_PRIORITY_MASK (3 << 3)
11422#define READ_REQUEST_PRIORITY_LOW (0 << 3)
11423#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
11424#define RGB_FLIP_TO_BGR (1 << 2)
11425
6b93e9c8 11426#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 11427#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 11428#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
11429#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
11430#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
11431#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
11432#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
11433#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
11434#define GLK_LP_WAKE (1 << 22)
11435#define GLK_LP11_LOW_PWR_MODE (1 << 21)
11436#define GLK_LP00_LOW_PWR_MODE (1 << 20)
11437#define GLK_FIREWALL_ENABLE (1 << 16)
11438#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
11439#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
11440#define BXT_DSC_ENABLE (1 << 3)
11441#define BXT_RGB_FLIP (1 << 2)
11442#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
11443#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 11444
4ad83e94 11445#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 11446#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 11447#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
11448#define DATA_MEM_ADDRESS_SHIFT 5
11449#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
11450#define DATA_VALID (1 << 0)
11451
4ad83e94 11452#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 11453#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 11454#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
11455#define DATA_LENGTH_SHIFT 0
11456#define DATA_LENGTH_MASK (0xfffff << 0)
11457
4ad83e94 11458#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 11459#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 11460#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
11461#define COMMAND_MEM_ADDRESS_SHIFT 5
11462#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
11463#define AUTO_PWG_ENABLE (1 << 2)
11464#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
11465#define COMMAND_VALID (1 << 0)
11466
4ad83e94 11467#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 11468#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 11469#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
11470#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
11471#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
11472
4ad83e94 11473#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 11474#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 11475#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 11476
4ad83e94 11477#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 11478#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 11479#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
11480#define READ_DATA_VALID(n) (1 << (n))
11481
3bbaba0c 11482/* MOCS (Memory Object Control State) registers */
f0f59a00 11483#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
6de12da1 11484#define GEN9_LNCFCMOCS_REG_COUNT 32
3bbaba0c 11485
f8a0c7a9
CW
11486#define __GEN9_RCS0_MOCS0 0xc800
11487#define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
11488#define __GEN9_VCS0_MOCS0 0xc900
11489#define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
11490#define __GEN9_VCS1_MOCS0 0xca00
11491#define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
11492#define __GEN9_VECS0_MOCS0 0xcb00
11493#define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
11494#define __GEN9_BCS0_MOCS0 0xcc00
11495#define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
11496#define __GEN11_VCS2_MOCS0 0x10000
11497#define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
3bbaba0c 11498
58586680
CW
11499#define GEN9_SCRATCH_LNCF1 _MMIO(0xb008)
11500#define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
11501
11502#define GEN9_SCRATCH1 _MMIO(0xb11c)
11503#define EVICTION_PERF_FIX_ENABLE REG_BIT(8)
11504
73f4e8a3
OM
11505#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
11506#define PMFLUSHDONE_LNICRSDROP (1 << 20)
11507#define PMFLUSH_GAPL3UNBLOCK (1 << 21)
11508#define PMFLUSHDONE_LNEBLK (1 << 22)
11509
a7a7a0e6
MT
11510#define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
11511
7f2aa5b3 11512#define GEN12_GSMBASE _MMIO(0x108100)
d57d4a1d 11513#define GEN12_DSMBASE _MMIO(0x1080C0)
7f2aa5b3 11514
d5165ebd
TG
11515/* gamt regs */
11516#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
11517#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
11518#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
11519#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
11520#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
11521
93564044
VS
11522#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
11523#define MMCD_PCLA (1 << 31)
11524#define MMCD_HOTSPOT_EN (1 << 27)
11525
ad186f3f
PZ
11526#define _ICL_PHY_MISC_A 0x64C00
11527#define _ICL_PHY_MISC_B 0x64C04
11528#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
11529 _ICL_PHY_MISC_B)
bdeb18db 11530#define ICL_PHY_MISC_MUX_DDID (1 << 28)
ad186f3f 11531#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
a6a12811 11532#define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
ad186f3f 11533
2efbb2f0 11534/* Icelake Display Stream Compression Registers */
6f15a7de
AS
11535#define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
11536#define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
2efbb2f0
AS
11537#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
11538#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
11539#define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
11540#define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
11541#define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11542 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
11543 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
11544#define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11545 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
11546 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
11547#define DSC_VBR_ENABLE (1 << 19)
11548#define DSC_422_ENABLE (1 << 18)
11549#define DSC_COLOR_SPACE_CONVERSION (1 << 17)
11550#define DSC_BLOCK_PREDICTION (1 << 16)
11551#define DSC_LINE_BUF_DEPTH_SHIFT 12
11552#define DSC_BPC_SHIFT 8
11553#define DSC_VER_MIN_SHIFT 4
11554#define DSC_VER_MAJ (0x1 << 0)
11555
6f15a7de
AS
11556#define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
11557#define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
2efbb2f0
AS
11558#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
11559#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
11560#define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
11561#define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
11562#define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11563 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
11564 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
11565#define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11566 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
11567 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
11568#define DSC_BPP(bpp) ((bpp) << 0)
11569
6f15a7de
AS
11570#define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
11571#define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
2efbb2f0
AS
11572#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
11573#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
11574#define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
11575#define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
11576#define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11577 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
11578 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
11579#define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11580 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
11581 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
11582#define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
11583#define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
11584
6f15a7de
AS
11585#define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
11586#define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
2efbb2f0
AS
11587#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
11588#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
11589#define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
11590#define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
11591#define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11592 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
11593 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
11594#define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11595 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
11596 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
11597#define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
11598#define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
11599
6f15a7de
AS
11600#define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
11601#define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
2efbb2f0
AS
11602#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
11603#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
11604#define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
11605#define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
11606#define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11607 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
11608 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
11609#define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11610 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
2efbb2f0
AS
11611 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
11612#define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
11613#define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
11614
6f15a7de
AS
11615#define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
11616#define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
2efbb2f0
AS
11617#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
11618#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
11619#define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
11620#define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
11621#define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11622 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
11623 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
11624#define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
5df52391 11625 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
2efbb2f0 11626 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
6f15a7de 11627#define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
2efbb2f0
AS
11628#define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
11629
6f15a7de
AS
11630#define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
11631#define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
2efbb2f0
AS
11632#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
11633#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
11634#define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
11635#define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
11636#define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11637 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
11638 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
11639#define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11640 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
11641 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
6f15a7de
AS
11642#define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
11643#define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
2efbb2f0
AS
11644#define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
11645#define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
11646
6f15a7de
AS
11647#define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
11648#define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
2efbb2f0
AS
11649#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
11650#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
11651#define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
11652#define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
11653#define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11654 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
11655 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
11656#define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11657 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
11658 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
11659#define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
11660#define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
11661
6f15a7de
AS
11662#define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
11663#define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
2efbb2f0
AS
11664#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
11665#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
11666#define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
11667#define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
11668#define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11669 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
11670 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
11671#define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11672 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
11673 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
11674#define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
11675#define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
11676
6f15a7de
AS
11677#define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
11678#define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
2efbb2f0
AS
11679#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
11680#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
11681#define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
11682#define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
11683#define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11684 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
11685 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
11686#define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11687 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
11688 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
11689#define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
11690#define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
11691
6f15a7de
AS
11692#define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
11693#define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
2efbb2f0
AS
11694#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
11695#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
11696#define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
11697#define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
11698#define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11699 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
11700 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
11701#define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11702 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
11703 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
11704#define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
11705#define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
11706#define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
11707#define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
11708
6f15a7de
AS
11709#define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
11710#define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
2efbb2f0
AS
11711#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
11712#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
11713#define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
11714#define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
11715#define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11716 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
11717 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
11718#define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11719 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
11720 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
11721
6f15a7de
AS
11722#define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
11723#define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
2efbb2f0
AS
11724#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
11725#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
11726#define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
11727#define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
11728#define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11729 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
11730 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
11731#define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11732 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
11733 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
11734
6f15a7de
AS
11735#define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
11736#define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
2efbb2f0
AS
11737#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
11738#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
11739#define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
11740#define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
11741#define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11742 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
11743 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
11744#define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11745 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
11746 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
11747
6f15a7de
AS
11748#define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
11749#define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
2efbb2f0
AS
11750#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
11751#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
11752#define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
11753#define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
11754#define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11755 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
11756 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
11757#define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11758 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
11759 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
11760
6f15a7de
AS
11761#define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
11762#define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
2efbb2f0
AS
11763#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
11764#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
11765#define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
11766#define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
11767#define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11768 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
11769 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
11770#define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11771 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
11772 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
11773
6f15a7de
AS
11774#define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
11775#define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
2efbb2f0
AS
11776#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
11777#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
11778#define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
11779#define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
11780#define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11781 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
11782 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
11783#define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11784 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
11785 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
35b876db 11786#define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
2efbb2f0 11787#define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
6f15a7de 11788#define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
2efbb2f0 11789
dbda5111
AS
11790/* Icelake Rate Control Buffer Threshold Registers */
11791#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
11792#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
11793#define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
11794#define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
11795#define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
11796#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
11797#define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
11798#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
11799#define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
11800#define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
11801#define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
11802#define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
11803#define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11804 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
11805 _ICL_DSC0_RC_BUF_THRESH_0_PC)
11806#define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11807 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
11808 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
11809#define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11810 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
11811 _ICL_DSC1_RC_BUF_THRESH_0_PC)
11812#define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11813 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
11814 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
11815
11816#define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
11817#define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
11818#define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
11819#define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
11820#define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
11821#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
11822#define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
11823#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
11824#define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
11825#define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
11826#define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
11827#define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
11828#define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11829 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
11830 _ICL_DSC0_RC_BUF_THRESH_1_PC)
11831#define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11832 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
11833 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
11834#define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11835 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
11836 _ICL_DSC1_RC_BUF_THRESH_1_PC)
11837#define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11838 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
11839 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
11840
0caf6257
AS
11841#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
11842#define MODULAR_FIA_MASK (1 << 4)
31d9ae9d
JRS
11843#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
11844#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
11845#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
11846#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
11847#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
b9fcddab 11848
0caf6257 11849#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
31d9ae9d 11850#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
39d1e234 11851
0caf6257 11852#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
31d9ae9d 11853#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
39d1e234 11854
3b51be4e
CT
11855#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
11856#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
11857#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
11858#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
11859
55ce306c
JRS
11860#define _TCSS_DDI_STATUS_1 0x161500
11861#define _TCSS_DDI_STATUS_2 0x161504
11862#define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
11863 _TCSS_DDI_STATUS_1, \
11864 _TCSS_DDI_STATUS_2))
11865#define TCSS_DDI_STATUS_READY REG_BIT(2)
11866#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
11867#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
11868
a36e7dc0
CT
11869#define PRIMARY_SPI_TRIGGER _MMIO(0x102040)
11870#define PRIMARY_SPI_ADDRESS _MMIO(0x102080)
11871#define PRIMARY_SPI_REGIONID _MMIO(0x102084)
11872#define SPI_STATIC_REGIONS _MMIO(0x102090)
11873#define OPTIONROM_SPI_REGIONID_MASK REG_GENMASK(7, 0)
11874#define OROM_OFFSET _MMIO(0x1020c0)
11875#define OROM_OFFSET_MASK REG_GENMASK(20, 16)
11876
a6e58d9a
AM
11877/* This register controls the Display State Buffer (DSB) engines. */
11878#define _DSBSL_INSTANCE_BASE 0x70B00
11879#define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
d04a661a 11880 (pipe) * 0x1000 + (id) * 0x100)
1abf329a
AM
11881#define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
11882#define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
a6e58d9a 11883#define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
f7619c47 11884#define DSB_ENABLE (1 << 31)
a6e58d9a
AM
11885#define DSB_STATUS (1 << 0)
11886
1d3cc7ab
JRS
11887#define TGL_ROOT_DEVICE_ID 0x9A00
11888#define TGL_ROOT_DEVICE_MASK 0xFF00
11889#define TGL_ROOT_DEVICE_SKU_MASK 0xF
11890#define TGL_ROOT_DEVICE_SKU_ULX 0x2
11891#define TGL_ROOT_DEVICE_SKU_ULT 0x4
11892
41c70d2b
JRS
11893#define CLKREQ_POLICY _MMIO(0x101038)
11894#define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
11895
641dd82f
JRS
11896#define CLKGATE_DIS_MISC _MMIO(0x46534)
11897#define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21)
11898
585fb111 11899#endif /* _I915_REG_H_ */