drm/i915: Change the COLOR_ENCODING prop default value to BT.709
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5eddb70b 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
4557c607
RV
156#define _MMIO_PORT6(port, a, b, c, d, e, f) _MMIO(_PICK(port, a, b, c, d, e, f))
157#define _MMIO_PORT6_LN(port, ln, a0, a1, b, c, d, e, f) \
158 _MMIO(_PICK(port, a0, b, c, d, e, f) + (ln * (a1 - a0)))
ce64645d 159#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 160#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 161
98533251
DL
162#define _MASKED_FIELD(mask, value) ({ \
163 if (__builtin_constant_p(mask)) \
164 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
165 if (__builtin_constant_p(value)) \
166 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
167 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
168 BUILD_BUG_ON_MSG((value) & ~(mask), \
169 "Incorrect value for mask"); \
170 (mask) << 16 | (value); })
171#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
172#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
173
237ae7c7 174/* Engine ID */
98533251 175
237ae7c7
MW
176#define RCS_HW 0
177#define VCS_HW 1
178#define BCS_HW 2
179#define VECS_HW 3
180#define VCS2_HW 4
6b26c86d 181
0908180b
DCS
182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
b46a33e2
TU
189#define MAX_ENGINE_CLASS 4
190
191#define MAX_ENGINE_INSTANCE 1
0908180b 192
585fb111
JB
193/* PCI config space */
194
e10fa551
JL
195#define MCHBAR_I915 0x44
196#define MCHBAR_I965 0x48
197#define MCHBAR_SIZE (4 * 4096)
198
199#define DEVEN 0x54
200#define DEVEN_MCHBAR_EN (1 << 28)
201
40006c43 202/* BSM in include/drm/i915_drm.h */
e10fa551 203
1b1d2716
VS
204#define HPLLCC 0xc0 /* 85x only */
205#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
206#define GC_CLOCK_133_200 (0 << 0)
207#define GC_CLOCK_100_200 (1 << 0)
208#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
209#define GC_CLOCK_133_266 (3 << 0)
210#define GC_CLOCK_133_200_2 (4 << 0)
211#define GC_CLOCK_133_266_2 (5 << 0)
212#define GC_CLOCK_166_266 (6 << 0)
213#define GC_CLOCK_166_250 (7 << 0)
214
e10fa551
JL
215#define I915_GDRST 0xc0 /* PCI config register */
216#define GRDOM_FULL (0 << 2)
217#define GRDOM_RENDER (1 << 2)
218#define GRDOM_MEDIA (3 << 2)
219#define GRDOM_MASK (3 << 2)
220#define GRDOM_RESET_STATUS (1 << 1)
221#define GRDOM_RESET_ENABLE (1 << 0)
222
8fdded82
VS
223/* BSpec only has register offset, PCI device and bit found empirically */
224#define I830_CLOCK_GATE 0xc8 /* device 0 */
225#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
226
e10fa551
JL
227#define GCDGMBUS 0xcc
228
f97108d1 229#define GCFGC2 0xda
585fb111
JB
230#define GCFGC 0xf0 /* 915+ only */
231#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
232#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 233#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
234#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
235#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
236#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
237#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
238#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
239#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 240#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
241#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
242#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
243#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
244#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
245#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
246#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
247#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
248#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
249#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
250#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
251#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
252#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
253#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
254#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
255#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
256#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
257#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
258#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
259#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 260
e10fa551
JL
261#define ASLE 0xe4
262#define ASLS 0xfc
263
264#define SWSCI 0xe8
265#define SWSCI_SCISEL (1 << 15)
266#define SWSCI_GSSCIE (1 << 0)
267
268#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 269
585fb111 270
f0f59a00 271#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
272#define ILK_GRDOM_FULL (0<<1)
273#define ILK_GRDOM_RENDER (1<<1)
274#define ILK_GRDOM_MEDIA (3<<1)
275#define ILK_GRDOM_MASK (3<<1)
276#define ILK_GRDOM_RESET_ENABLE (1<<0)
277
f0f59a00 278#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
279#define GEN6_MBC_SNPCR_SHIFT 21
280#define GEN6_MBC_SNPCR_MASK (3<<21)
281#define GEN6_MBC_SNPCR_MAX (0<<21)
282#define GEN6_MBC_SNPCR_MED (1<<21)
283#define GEN6_MBC_SNPCR_LOW (2<<21)
284#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
285
f0f59a00
VS
286#define VLV_G3DCTL _MMIO(0x9024)
287#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 288
f0f59a00 289#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
290#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
291#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
292#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
293#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
294#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
295
f0f59a00 296#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
297#define GEN6_GRDOM_FULL (1 << 0)
298#define GEN6_GRDOM_RENDER (1 << 1)
299#define GEN6_GRDOM_MEDIA (1 << 2)
300#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 301#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 302#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 303#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 304
bbdc070a
DG
305#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
306#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
307#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
308#define PP_DIR_DCLV_2G 0xffffffff
309
bbdc070a
DG
310#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
311#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 312
f0f59a00 313#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
314#define GEN8_RPCS_ENABLE (1 << 31)
315#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
316#define GEN8_RPCS_S_CNT_SHIFT 15
317#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
318#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
319#define GEN8_RPCS_SS_CNT_SHIFT 8
320#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
321#define GEN8_RPCS_EU_MAX_SHIFT 4
322#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
323#define GEN8_RPCS_EU_MIN_SHIFT 0
324#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
325
f89823c2
LL
326#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
327/* HSW only */
328#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
329#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
330#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
331#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
332/* HSW+ */
333#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
334#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
335#define HSW_RCS_INHIBIT (1 << 8)
336/* Gen8 */
337#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
338#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
339#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
340#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
341#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
342#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
343#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
344#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
345#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
346#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
347
f0f59a00 348#define GAM_ECOCHK _MMIO(0x4090)
81e231af 349#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 350#define ECOCHK_SNB_BIT (1<<10)
6381b550 351#define ECOCHK_DIS_TLB (1<<8)
e3dff585 352#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
353#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
354#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
355#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
356#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
357#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
358#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
359#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 360
f0f59a00 361#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 362#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
363#define ECOBITS_PPGTT_CACHE64B (3<<8)
364#define ECOBITS_PPGTT_CACHE4B (0<<8)
365
f0f59a00 366#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
367#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
368
f0f59a00 369#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
370#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
371#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
372#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
373#define GEN6_STOLEN_RESERVED_1M (0 << 4)
374#define GEN6_STOLEN_RESERVED_512K (1 << 4)
375#define GEN6_STOLEN_RESERVED_256K (2 << 4)
376#define GEN6_STOLEN_RESERVED_128K (3 << 4)
377#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
378#define GEN7_STOLEN_RESERVED_1M (0 << 5)
379#define GEN7_STOLEN_RESERVED_256K (1 << 5)
380#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
381#define GEN8_STOLEN_RESERVED_1M (0 << 7)
382#define GEN8_STOLEN_RESERVED_2M (1 << 7)
383#define GEN8_STOLEN_RESERVED_4M (2 << 7)
384#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 385#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 386
585fb111
JB
387/* VGA stuff */
388
389#define VGA_ST01_MDA 0x3ba
390#define VGA_ST01_CGA 0x3da
391
f0f59a00 392#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
393#define VGA_MSR_WRITE 0x3c2
394#define VGA_MSR_READ 0x3cc
395#define VGA_MSR_MEM_EN (1<<1)
396#define VGA_MSR_CGA_MODE (1<<0)
397
5434fd92 398#define VGA_SR_INDEX 0x3c4
f930ddd0 399#define SR01 1
5434fd92 400#define VGA_SR_DATA 0x3c5
585fb111
JB
401
402#define VGA_AR_INDEX 0x3c0
403#define VGA_AR_VID_EN (1<<5)
404#define VGA_AR_DATA_WRITE 0x3c0
405#define VGA_AR_DATA_READ 0x3c1
406
407#define VGA_GR_INDEX 0x3ce
408#define VGA_GR_DATA 0x3cf
409/* GR05 */
410#define VGA_GR_MEM_READ_MODE_SHIFT 3
411#define VGA_GR_MEM_READ_MODE_PLANE 1
412/* GR06 */
413#define VGA_GR_MEM_MODE_MASK 0xc
414#define VGA_GR_MEM_MODE_SHIFT 2
415#define VGA_GR_MEM_A0000_AFFFF 0
416#define VGA_GR_MEM_A0000_BFFFF 1
417#define VGA_GR_MEM_B0000_B7FFF 2
418#define VGA_GR_MEM_B0000_BFFFF 3
419
420#define VGA_DACMASK 0x3c6
421#define VGA_DACRX 0x3c7
422#define VGA_DACWX 0x3c8
423#define VGA_DACDATA 0x3c9
424
425#define VGA_CR_INDEX_MDA 0x3b4
426#define VGA_CR_DATA_MDA 0x3b5
427#define VGA_CR_INDEX_CGA 0x3d4
428#define VGA_CR_DATA_CGA 0x3d5
429
351e3db2
BV
430/*
431 * Instruction field definitions used by the command parser
432 */
433#define INSTR_CLIENT_SHIFT 29
351e3db2
BV
434#define INSTR_MI_CLIENT 0x0
435#define INSTR_BC_CLIENT 0x2
436#define INSTR_RC_CLIENT 0x3
437#define INSTR_SUBCLIENT_SHIFT 27
438#define INSTR_SUBCLIENT_MASK 0x18000000
439#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
440#define INSTR_26_TO_24_MASK 0x7000000
441#define INSTR_26_TO_24_SHIFT 24
351e3db2 442
585fb111
JB
443/*
444 * Memory interface instructions used by the kernel
445 */
446#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
447/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
448#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
449
450#define MI_NOOP MI_INSTR(0, 0)
451#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
452#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 453#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
454#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
455#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
456#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
457#define MI_FLUSH MI_INSTR(0x04, 0)
458#define MI_READ_FLUSH (1 << 0)
459#define MI_EXE_FLUSH (1 << 1)
460#define MI_NO_WRITE_FLUSH (1 << 2)
461#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
462#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 463#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
464#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
465#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
466#define MI_ARB_ENABLE (1<<0)
467#define MI_ARB_DISABLE (0<<0)
585fb111 468#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
469#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
470#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 471#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 472#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
473#define MI_OVERLAY_CONTINUE (0x0<<21)
474#define MI_OVERLAY_ON (0x1<<21)
475#define MI_OVERLAY_OFF (0x2<<21)
585fb111 476#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 477#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 478#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 479#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
480/* IVB has funny definitions for which plane to flip. */
481#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
482#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
483#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
484#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
485#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
486#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
487/* SKL ones */
488#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
489#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
490#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
491#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
492#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
493#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
494#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
495#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
496#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 497#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
498#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
499#define MI_SEMAPHORE_UPDATE (1<<21)
500#define MI_SEMAPHORE_COMPARE (1<<20)
501#define MI_SEMAPHORE_REGISTER (1<<18)
502#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
503#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
504#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
505#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
506#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
507#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
508#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
509#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
510#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
511#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
512#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
513#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
514#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
515#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
516#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
517#define MI_MM_SPACE_GTT (1<<8)
518#define MI_MM_SPACE_PHYSICAL (0<<8)
519#define MI_SAVE_EXT_STATE_EN (1<<3)
520#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 521#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 522#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
523#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
524#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
525#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
526#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
527#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
528#define MI_SEMAPHORE_POLL (1<<15)
529#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 530#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
531#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
532#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
533#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
534#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
535#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
536/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
537 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
538 * simply ignores the register load under certain conditions.
539 * - One can actually load arbitrary many arbitrary registers: Simply issue x
540 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
541 */
7ec55f46 542#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 543#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
544#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
545#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 546#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 547#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
548#define MI_FLUSH_DW_STORE_INDEX (1<<21)
549#define MI_INVALIDATE_TLB (1<<18)
550#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 551#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 552#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
553#define MI_INVALIDATE_BSD (1<<7)
554#define MI_FLUSH_DW_USE_GTT (1<<2)
555#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
556#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
557#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 558#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
559#define MI_BATCH_NON_SECURE (1)
560/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 561#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 562#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 563#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 564#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 565#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 566#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 567#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 568
f0f59a00
VS
569#define MI_PREDICATE_SRC0 _MMIO(0x2400)
570#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
571#define MI_PREDICATE_SRC1 _MMIO(0x2408)
572#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 573
f0f59a00 574#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
575#define LOWER_SLICE_ENABLED (1<<0)
576#define LOWER_SLICE_DISABLED (0<<0)
577
585fb111
JB
578/*
579 * 3D instructions used by the kernel
580 */
581#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
582
33e141ed 583#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
584#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
585fb111
JB
585#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
586#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
587#define SC_UPDATE_SCISSOR (0x1<<1)
588#define SC_ENABLE_MASK (0x1<<0)
589#define SC_ENABLE (0x1<<0)
590#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
591#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
592#define SCI_YMIN_MASK (0xffff<<16)
593#define SCI_XMIN_MASK (0xffff<<0)
594#define SCI_YMAX_MASK (0xffff<<16)
595#define SCI_XMAX_MASK (0xffff<<0)
596#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
597#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
598#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
599#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
600#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
601#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
602#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
603#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
604#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
605
606#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
607#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
608#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
609#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
610#define BLT_WRITE_A (2<<20)
611#define BLT_WRITE_RGB (1<<20)
612#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
613#define BLT_DEPTH_8 (0<<24)
614#define BLT_DEPTH_16_565 (1<<24)
615#define BLT_DEPTH_16_1555 (2<<24)
616#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
617#define BLT_ROP_SRC_COPY (0xcc<<16)
618#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
619#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
620#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
621#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
622#define ASYNC_FLIP (1<<22)
623#define DISPLAY_PLANE_A (0<<20)
624#define DISPLAY_PLANE_B (1<<20)
68d97538 625#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 626#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 627#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 628#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 629#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 630#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 631#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 632#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 633#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 634#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
635#define PIPE_CONTROL_DEPTH_STALL (1<<13)
636#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 637#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
638#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
639#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
640#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
641#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 642#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 643#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
644#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
645#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
646#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 647#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 648#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 649#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 650
3a6fa984
BV
651/*
652 * Commands used only by the command parser
653 */
654#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
655#define MI_ARB_CHECK MI_INSTR(0x05, 0)
656#define MI_RS_CONTROL MI_INSTR(0x06, 0)
657#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
658#define MI_PREDICATE MI_INSTR(0x0C, 0)
659#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
660#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 661#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
662#define MI_URB_CLEAR MI_INSTR(0x19, 0)
663#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
664#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
665#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
666#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
667#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
668#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
669#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
670#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
671#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
672
673#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
674#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
675#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
676#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
677#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
678#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
679#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
680 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
681#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
682 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
683#define GFX_OP_3DSTATE_SO_DECL_LIST \
684 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
685
686#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
687 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
688#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
689 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
690#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
691 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
692#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
693 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
694#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
695 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
696
697#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
698
699#define COLOR_BLT ((0x2<<29)|(0x40<<22))
700#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 701
5947de9b
BV
702/*
703 * Registers used only by the command parser
704 */
f0f59a00
VS
705#define BCS_SWCTRL _MMIO(0x22200)
706
707#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
708#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
709#define HS_INVOCATION_COUNT _MMIO(0x2300)
710#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
711#define DS_INVOCATION_COUNT _MMIO(0x2308)
712#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
713#define IA_VERTICES_COUNT _MMIO(0x2310)
714#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
715#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
716#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
717#define VS_INVOCATION_COUNT _MMIO(0x2320)
718#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
719#define GS_INVOCATION_COUNT _MMIO(0x2328)
720#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
721#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
722#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
723#define CL_INVOCATION_COUNT _MMIO(0x2338)
724#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
725#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
726#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
727#define PS_INVOCATION_COUNT _MMIO(0x2348)
728#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
729#define PS_DEPTH_COUNT _MMIO(0x2350)
730#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
731
732/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
733#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
734#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 735
f0f59a00
VS
736#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
737#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 738
f0f59a00
VS
739#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
740#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
741#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
742#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
743#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
744#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 745
f0f59a00
VS
746#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
747#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
748#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 749
1b85066b
JJ
750/* There are the 16 64-bit CS General Purpose Registers */
751#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
752#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
753
a941795a 754#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
755#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
756#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
757#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
758#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
759#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
760#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
761#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
762#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
763#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
764#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
765#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
766#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
767#define GEN7_OACONTROL_FORMAT_SHIFT 2
768#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
769#define GEN7_OACONTROL_ENABLE (1<<0)
770
771#define GEN8_OACTXID _MMIO(0x2364)
772
19f81df2
RB
773#define GEN8_OA_DEBUG _MMIO(0x2B04)
774#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
775#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
776#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
777#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
778
d7965152
RB
779#define GEN8_OACONTROL _MMIO(0x2B00)
780#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
781#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
782#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
783#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
784#define GEN8_OA_REPORT_FORMAT_SHIFT 2
785#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
786#define GEN8_OA_COUNTER_ENABLE (1<<0)
787
788#define GEN8_OACTXCONTROL _MMIO(0x2360)
789#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
790#define GEN8_OA_TIMER_PERIOD_SHIFT 2
791#define GEN8_OA_TIMER_ENABLE (1<<1)
792#define GEN8_OA_COUNTER_RESUME (1<<0)
793
794#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
795#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
796#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
797#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
798#define GEN7_OABUFFER_RESUME (1<<0)
799
19f81df2 800#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
801#define GEN8_OABUFFER _MMIO(0x2b14)
802
803#define GEN7_OASTATUS1 _MMIO(0x2364)
804#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
805#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
806#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
807#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
808
809#define GEN7_OASTATUS2 _MMIO(0x2368)
810#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
811
812#define GEN8_OASTATUS _MMIO(0x2b08)
813#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
814#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
815#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
816#define GEN8_OASTATUS_REPORT_LOST (1<<0)
817
818#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 819#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 820#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 821#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
822
823#define OABUFFER_SIZE_128K (0<<3)
824#define OABUFFER_SIZE_256K (1<<3)
825#define OABUFFER_SIZE_512K (2<<3)
826#define OABUFFER_SIZE_1M (3<<3)
827#define OABUFFER_SIZE_2M (4<<3)
828#define OABUFFER_SIZE_4M (5<<3)
829#define OABUFFER_SIZE_8M (6<<3)
830#define OABUFFER_SIZE_16M (7<<3)
831
832#define OA_MEM_SELECT_GGTT (1<<0)
833
19f81df2
RB
834/*
835 * Flexible, Aggregate EU Counter Registers.
836 * Note: these aren't contiguous
837 */
d7965152 838#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
839#define EU_PERF_CNTL1 _MMIO(0xe558)
840#define EU_PERF_CNTL2 _MMIO(0xe658)
841#define EU_PERF_CNTL3 _MMIO(0xe758)
842#define EU_PERF_CNTL4 _MMIO(0xe45c)
843#define EU_PERF_CNTL5 _MMIO(0xe55c)
844#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 845
d7965152
RB
846/*
847 * OA Boolean state
848 */
849
d7965152
RB
850#define OASTARTTRIG1 _MMIO(0x2710)
851#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
852#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
853
854#define OASTARTTRIG2 _MMIO(0x2714)
855#define OASTARTTRIG2_INVERT_A_0 (1<<0)
856#define OASTARTTRIG2_INVERT_A_1 (1<<1)
857#define OASTARTTRIG2_INVERT_A_2 (1<<2)
858#define OASTARTTRIG2_INVERT_A_3 (1<<3)
859#define OASTARTTRIG2_INVERT_A_4 (1<<4)
860#define OASTARTTRIG2_INVERT_A_5 (1<<5)
861#define OASTARTTRIG2_INVERT_A_6 (1<<6)
862#define OASTARTTRIG2_INVERT_A_7 (1<<7)
863#define OASTARTTRIG2_INVERT_A_8 (1<<8)
864#define OASTARTTRIG2_INVERT_A_9 (1<<9)
865#define OASTARTTRIG2_INVERT_A_10 (1<<10)
866#define OASTARTTRIG2_INVERT_A_11 (1<<11)
867#define OASTARTTRIG2_INVERT_A_12 (1<<12)
868#define OASTARTTRIG2_INVERT_A_13 (1<<13)
869#define OASTARTTRIG2_INVERT_A_14 (1<<14)
870#define OASTARTTRIG2_INVERT_A_15 (1<<15)
871#define OASTARTTRIG2_INVERT_B_0 (1<<16)
872#define OASTARTTRIG2_INVERT_B_1 (1<<17)
873#define OASTARTTRIG2_INVERT_B_2 (1<<18)
874#define OASTARTTRIG2_INVERT_B_3 (1<<19)
875#define OASTARTTRIG2_INVERT_C_0 (1<<20)
876#define OASTARTTRIG2_INVERT_C_1 (1<<21)
877#define OASTARTTRIG2_INVERT_D_0 (1<<22)
878#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
879#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
880#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
881#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
882#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
883#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
884
885#define OASTARTTRIG3 _MMIO(0x2718)
886#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
887#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
888#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
889#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
890#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
891#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
892#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
893#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
894#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
895
896#define OASTARTTRIG4 _MMIO(0x271c)
897#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
898#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
899#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
900#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
901#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
902#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
903#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
904#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
905#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
906
907#define OASTARTTRIG5 _MMIO(0x2720)
908#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
909#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
910
911#define OASTARTTRIG6 _MMIO(0x2724)
912#define OASTARTTRIG6_INVERT_A_0 (1<<0)
913#define OASTARTTRIG6_INVERT_A_1 (1<<1)
914#define OASTARTTRIG6_INVERT_A_2 (1<<2)
915#define OASTARTTRIG6_INVERT_A_3 (1<<3)
916#define OASTARTTRIG6_INVERT_A_4 (1<<4)
917#define OASTARTTRIG6_INVERT_A_5 (1<<5)
918#define OASTARTTRIG6_INVERT_A_6 (1<<6)
919#define OASTARTTRIG6_INVERT_A_7 (1<<7)
920#define OASTARTTRIG6_INVERT_A_8 (1<<8)
921#define OASTARTTRIG6_INVERT_A_9 (1<<9)
922#define OASTARTTRIG6_INVERT_A_10 (1<<10)
923#define OASTARTTRIG6_INVERT_A_11 (1<<11)
924#define OASTARTTRIG6_INVERT_A_12 (1<<12)
925#define OASTARTTRIG6_INVERT_A_13 (1<<13)
926#define OASTARTTRIG6_INVERT_A_14 (1<<14)
927#define OASTARTTRIG6_INVERT_A_15 (1<<15)
928#define OASTARTTRIG6_INVERT_B_0 (1<<16)
929#define OASTARTTRIG6_INVERT_B_1 (1<<17)
930#define OASTARTTRIG6_INVERT_B_2 (1<<18)
931#define OASTARTTRIG6_INVERT_B_3 (1<<19)
932#define OASTARTTRIG6_INVERT_C_0 (1<<20)
933#define OASTARTTRIG6_INVERT_C_1 (1<<21)
934#define OASTARTTRIG6_INVERT_D_0 (1<<22)
935#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
936#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
937#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
938#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
939#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
940#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
941
942#define OASTARTTRIG7 _MMIO(0x2728)
943#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
944#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
945#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
946#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
947#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
948#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
949#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
950#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
951#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
952
953#define OASTARTTRIG8 _MMIO(0x272c)
954#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
955#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
956#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
957#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
958#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
959#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
960#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
961#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
962#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
963
7853d92e
LL
964#define OAREPORTTRIG1 _MMIO(0x2740)
965#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
966#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
967
968#define OAREPORTTRIG2 _MMIO(0x2744)
969#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
970#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
971#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
972#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
973#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
974#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
975#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
976#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
977#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
978#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
979#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
980#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
981#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
982#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
983#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
984#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
985#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
986#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
987#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
988#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
989#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
990#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
991#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
992#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
993#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
994
995#define OAREPORTTRIG3 _MMIO(0x2748)
996#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
997#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
998#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
999#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
1000#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
1001#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
1002#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
1003#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
1004#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
1005
1006#define OAREPORTTRIG4 _MMIO(0x274c)
1007#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
1008#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
1009#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
1010#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
1011#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
1012#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
1013#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
1014#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
1015#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
1016
1017#define OAREPORTTRIG5 _MMIO(0x2750)
1018#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
1019#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
1020
1021#define OAREPORTTRIG6 _MMIO(0x2754)
1022#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
1023#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
1024#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
1025#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
1026#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
1027#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
1028#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
1029#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
1030#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
1031#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
1032#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
1033#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
1034#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
1035#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
1036#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
1037#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
1038#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
1039#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
1040#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
1041#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
1042#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
1043#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
1044#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
1045#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
1046#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
1047
1048#define OAREPORTTRIG7 _MMIO(0x2758)
1049#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
1050#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
1051#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
1052#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
1053#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
1054#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
1055#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
1056#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
1057#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
1058
1059#define OAREPORTTRIG8 _MMIO(0x275c)
1060#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
1061#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
1062#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
1063#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
1064#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
1065#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
1066#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
1067#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
1068#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
1069
d7965152
RB
1070/* CECX_0 */
1071#define OACEC_COMPARE_LESS_OR_EQUAL 6
1072#define OACEC_COMPARE_NOT_EQUAL 5
1073#define OACEC_COMPARE_LESS_THAN 4
1074#define OACEC_COMPARE_GREATER_OR_EQUAL 3
1075#define OACEC_COMPARE_EQUAL 2
1076#define OACEC_COMPARE_GREATER_THAN 1
1077#define OACEC_COMPARE_ANY_EQUAL 0
1078
1079#define OACEC_COMPARE_VALUE_MASK 0xffff
1080#define OACEC_COMPARE_VALUE_SHIFT 3
1081
1082#define OACEC_SELECT_NOA (0<<19)
1083#define OACEC_SELECT_PREV (1<<19)
1084#define OACEC_SELECT_BOOLEAN (2<<19)
1085
1086/* CECX_1 */
1087#define OACEC_MASK_MASK 0xffff
1088#define OACEC_CONSIDERATIONS_MASK 0xffff
1089#define OACEC_CONSIDERATIONS_SHIFT 16
1090
1091#define OACEC0_0 _MMIO(0x2770)
1092#define OACEC0_1 _MMIO(0x2774)
1093#define OACEC1_0 _MMIO(0x2778)
1094#define OACEC1_1 _MMIO(0x277c)
1095#define OACEC2_0 _MMIO(0x2780)
1096#define OACEC2_1 _MMIO(0x2784)
1097#define OACEC3_0 _MMIO(0x2788)
1098#define OACEC3_1 _MMIO(0x278c)
1099#define OACEC4_0 _MMIO(0x2790)
1100#define OACEC4_1 _MMIO(0x2794)
1101#define OACEC5_0 _MMIO(0x2798)
1102#define OACEC5_1 _MMIO(0x279c)
1103#define OACEC6_0 _MMIO(0x27a0)
1104#define OACEC6_1 _MMIO(0x27a4)
1105#define OACEC7_0 _MMIO(0x27a8)
1106#define OACEC7_1 _MMIO(0x27ac)
1107
f89823c2
LL
1108/* OA perf counters */
1109#define OA_PERFCNT1_LO _MMIO(0x91B8)
1110#define OA_PERFCNT1_HI _MMIO(0x91BC)
1111#define OA_PERFCNT2_LO _MMIO(0x91C0)
1112#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
1113#define OA_PERFCNT3_LO _MMIO(0x91C8)
1114#define OA_PERFCNT3_HI _MMIO(0x91CC)
1115#define OA_PERFCNT4_LO _MMIO(0x91D8)
1116#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
1117
1118#define OA_PERFMATRIX_LO _MMIO(0x91C8)
1119#define OA_PERFMATRIX_HI _MMIO(0x91CC)
1120
1121/* RPM unit config (Gen8+) */
1122#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
1123#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1124#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1125#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1126#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1127#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1128#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1129
f89823c2 1130#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 1131#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 1132
dab91783
LL
1133/* GPM unit config (Gen9+) */
1134#define CTC_MODE _MMIO(0xA26C)
1135#define CTC_SOURCE_PARAMETER_MASK 1
1136#define CTC_SOURCE_CRYSTAL_CLOCK 0
1137#define CTC_SOURCE_DIVIDE_LOGIC 1
1138#define CTC_SHIFT_PARAMETER_SHIFT 1
1139#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1140
5888576b
LL
1141/* RCP unit config (Gen8+) */
1142#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 1143
a54b19f1
LL
1144/* NOA (HSW) */
1145#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1146#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1147#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1148#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1149#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1150#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1151#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1152#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1153#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1154#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1155
1156#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1157
f89823c2
LL
1158/* NOA (Gen8+) */
1159#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1160
1161#define MICRO_BP0_0 _MMIO(0x9800)
1162#define MICRO_BP0_2 _MMIO(0x9804)
1163#define MICRO_BP0_1 _MMIO(0x9808)
1164
1165#define MICRO_BP1_0 _MMIO(0x980C)
1166#define MICRO_BP1_2 _MMIO(0x9810)
1167#define MICRO_BP1_1 _MMIO(0x9814)
1168
1169#define MICRO_BP2_0 _MMIO(0x9818)
1170#define MICRO_BP2_2 _MMIO(0x981C)
1171#define MICRO_BP2_1 _MMIO(0x9820)
1172
1173#define MICRO_BP3_0 _MMIO(0x9824)
1174#define MICRO_BP3_2 _MMIO(0x9828)
1175#define MICRO_BP3_1 _MMIO(0x982C)
1176
1177#define MICRO_BP_TRIGGER _MMIO(0x9830)
1178#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1179#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1180#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1181
1182#define GDT_CHICKEN_BITS _MMIO(0x9840)
1183#define GT_NOA_ENABLE 0x00000080
1184
1185#define NOA_DATA _MMIO(0x986C)
1186#define NOA_WRITE _MMIO(0x9888)
180b813c 1187
220375aa
BV
1188#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1189#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 1190#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 1191
dc96e9b8
CW
1192/*
1193 * Reset registers
1194 */
f0f59a00 1195#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
1196#define DEBUG_RESET_FULL (1<<7)
1197#define DEBUG_RESET_RENDER (1<<8)
1198#define DEBUG_RESET_DISPLAY (1<<9)
1199
57f350b6 1200/*
5a09ae9f
JN
1201 * IOSF sideband
1202 */
f0f59a00 1203#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
1204#define IOSF_DEVFN_SHIFT 24
1205#define IOSF_OPCODE_SHIFT 16
1206#define IOSF_PORT_SHIFT 8
1207#define IOSF_BYTE_ENABLES_SHIFT 4
1208#define IOSF_BAR_SHIFT 1
1209#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
1210#define IOSF_PORT_BUNIT 0x03
1211#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
1212#define IOSF_PORT_NC 0x11
1213#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
1214#define IOSF_PORT_GPIO_NC 0x13
1215#define IOSF_PORT_CCK 0x14
4688d45f
JN
1216#define IOSF_PORT_DPIO_2 0x1a
1217#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
1218#define IOSF_PORT_GPIO_SC 0x48
1219#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 1220#define IOSF_PORT_CCU 0xa9
7071af97
JN
1221#define CHV_IOSF_PORT_GPIO_N 0x13
1222#define CHV_IOSF_PORT_GPIO_SE 0x48
1223#define CHV_IOSF_PORT_GPIO_E 0xa8
1224#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
1225#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1226#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 1227
30a970c6
JB
1228/* See configdb bunit SB addr map */
1229#define BUNIT_REG_BISOC 0x11
1230
30a970c6 1231#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
1232#define DSPFREQSTAT_SHIFT_CHV 24
1233#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1234#define DSPFREQGUAR_SHIFT_CHV 8
1235#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
1236#define DSPFREQSTAT_SHIFT 30
1237#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1238#define DSPFREQGUAR_SHIFT 14
1239#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
1240#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1241#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1242#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
1243#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1244#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1245#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1246#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1247#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1248#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1249#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1250#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1251#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1252#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1253#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1254#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 1255
c3fdb9d8 1256/*
438b8dc4
ID
1257 * i915_power_well_id:
1258 *
1259 * Platform specific IDs used to look up power wells and - except for custom
1260 * power wells - to define request/status register flag bit positions. As such
1261 * the set of IDs on a given platform must be unique and except for custom
1262 * power wells their value must stay fixed.
1263 */
1264enum i915_power_well_id {
120b56a2
ID
1265 /*
1266 * I830
1267 * - custom power well
1268 */
1269 I830_DISP_PW_PIPES = 0,
1270
438b8dc4
ID
1271 /*
1272 * VLV/CHV
1273 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1274 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1275 */
a30180a5
ID
1276 PUNIT_POWER_WELL_RENDER = 0,
1277 PUNIT_POWER_WELL_MEDIA = 1,
1278 PUNIT_POWER_WELL_DISP2D = 3,
1279 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1280 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1281 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1282 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1283 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1284 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1285 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1286 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1287 /* - custom power well */
1288 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1289
fb9248e2
ID
1290 /*
1291 * HSW/BDW
9c3a16c8 1292 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1293 */
1294 HSW_DISP_PW_GLOBAL = 15,
1295
438b8dc4
ID
1296 /*
1297 * GEN9+
9c3a16c8 1298 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1299 */
1300 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1301 SKL_DISP_PW_DDI_A_E,
0d03926d 1302 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1303 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1304 SKL_DISP_PW_DDI_B,
1305 SKL_DISP_PW_DDI_C,
1306 SKL_DISP_PW_DDI_D,
9787e835 1307 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1308
1309 GLK_DISP_PW_AUX_A = 8,
1310 GLK_DISP_PW_AUX_B,
1311 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1312 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1313 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1314 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1315 CNL_DISP_PW_AUX_D,
a324fcac 1316 CNL_DISP_PW_AUX_F,
0d03926d 1317
94dd5138
S
1318 SKL_DISP_PW_1 = 14,
1319 SKL_DISP_PW_2,
56fcfd63 1320
438b8dc4 1321 /* - custom power wells */
9f836f90 1322 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1323 BXT_DPIO_CMN_A,
1324 BXT_DPIO_CMN_BC,
438b8dc4
ID
1325 GLK_DPIO_CMN_C, /* 19 */
1326
1327 /*
1328 * Multiple platforms.
1329 * Must start following the highest ID of any platform.
1330 * - custom power wells
1331 */
1332 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1333};
1334
02f4c9e0
CML
1335#define PUNIT_REG_PWRGT_CTRL 0x60
1336#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1337#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1338#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1339#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1340#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1341#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1342
5a09ae9f
JN
1343#define PUNIT_REG_GPU_LFM 0xd3
1344#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1345#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1346#define GPLLENABLE (1<<4)
e8474409 1347#define GENFREQSTATUS (1<<0)
5a09ae9f 1348#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1349#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1350
1351#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1352#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1353
095acd5f
D
1354#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1355#define FB_GFX_FREQ_FUSE_MASK 0xff
1356#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1357#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1358#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1359
1360#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1361#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1362
fc1ac8de
VS
1363#define PUNIT_REG_DDR_SETUP2 0x139
1364#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1365#define FORCE_DDR_LOW_FREQ (1 << 1)
1366#define FORCE_DDR_HIGH_FREQ (1 << 0)
1367
2b6b3a09
D
1368#define PUNIT_GPU_STATUS_REG 0xdb
1369#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1370#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1371#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1372#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1373
1374#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1375#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1376#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1377
5a09ae9f
JN
1378#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1379#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1380#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1381#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1382#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1383#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1384#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1385#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1386#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1387#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1388
3ef62342
D
1389#define VLV_TURBO_SOC_OVERRIDE 0x04
1390#define VLV_OVERRIDE_EN 1
1391#define VLV_SOC_TDP_EN (1 << 1)
1392#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1393#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1394
be4fc046 1395/* vlv2 north clock has */
24eb2d59
CML
1396#define CCK_FUSE_REG 0x8
1397#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1398#define CCK_REG_DSI_PLL_FUSE 0x44
1399#define CCK_REG_DSI_PLL_CONTROL 0x48
1400#define DSI_PLL_VCO_EN (1 << 31)
1401#define DSI_PLL_LDO_GATE (1 << 30)
1402#define DSI_PLL_P1_POST_DIV_SHIFT 17
1403#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1404#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1405#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1406#define DSI_PLL_MUX_MASK (3 << 9)
1407#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1408#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1409#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1410#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1411#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1412#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1413#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1414#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1415#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1416#define DSI_PLL_LOCK (1 << 0)
1417#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1418#define DSI_PLL_LFSR (1 << 31)
1419#define DSI_PLL_FRACTION_EN (1 << 30)
1420#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1421#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1422#define DSI_PLL_USYNC_CNT_SHIFT 18
1423#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1424#define DSI_PLL_N1_DIV_SHIFT 16
1425#define DSI_PLL_N1_DIV_MASK (3 << 16)
1426#define DSI_PLL_M1_DIV_SHIFT 0
1427#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1428#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1429#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1430#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1431#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1432#define CCK_TRUNK_FORCE_ON (1 << 17)
1433#define CCK_TRUNK_FORCE_OFF (1 << 16)
1434#define CCK_FREQUENCY_STATUS (0x1f << 8)
1435#define CCK_FREQUENCY_STATUS_SHIFT 8
1436#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1437
f38861b8 1438/* DPIO registers */
5a09ae9f 1439#define DPIO_DEVFN 0
5a09ae9f 1440
f0f59a00 1441#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1442#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1443#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1444#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1445#define DPIO_CMNRST (1<<0)
57f350b6 1446
e4607fcf
CML
1447#define DPIO_PHY(pipe) ((pipe) >> 1)
1448#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1449
598fac6b
DV
1450/*
1451 * Per pipe/PLL DPIO regs
1452 */
ab3c759a 1453#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1454#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1455#define DPIO_POST_DIV_DAC 0
1456#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1457#define DPIO_POST_DIV_LVDS1 2
1458#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1459#define DPIO_K_SHIFT (24) /* 4 bits */
1460#define DPIO_P1_SHIFT (21) /* 3 bits */
1461#define DPIO_P2_SHIFT (16) /* 5 bits */
1462#define DPIO_N_SHIFT (12) /* 4 bits */
1463#define DPIO_ENABLE_CALIBRATION (1<<11)
1464#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1465#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1466#define _VLV_PLL_DW3_CH1 0x802c
1467#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1468
ab3c759a 1469#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1470#define DPIO_REFSEL_OVERRIDE 27
1471#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1472#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1473#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1474#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1475#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1476#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1477#define _VLV_PLL_DW5_CH1 0x8034
1478#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1479
ab3c759a
CML
1480#define _VLV_PLL_DW7_CH0 0x801c
1481#define _VLV_PLL_DW7_CH1 0x803c
1482#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1483
ab3c759a
CML
1484#define _VLV_PLL_DW8_CH0 0x8040
1485#define _VLV_PLL_DW8_CH1 0x8060
1486#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1487
ab3c759a
CML
1488#define VLV_PLL_DW9_BCAST 0xc044
1489#define _VLV_PLL_DW9_CH0 0x8044
1490#define _VLV_PLL_DW9_CH1 0x8064
1491#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1492
ab3c759a
CML
1493#define _VLV_PLL_DW10_CH0 0x8048
1494#define _VLV_PLL_DW10_CH1 0x8068
1495#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1496
ab3c759a
CML
1497#define _VLV_PLL_DW11_CH0 0x804c
1498#define _VLV_PLL_DW11_CH1 0x806c
1499#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1500
ab3c759a
CML
1501/* Spec for ref block start counts at DW10 */
1502#define VLV_REF_DW13 0x80ac
598fac6b 1503
ab3c759a 1504#define VLV_CMN_DW0 0x8100
dc96e9b8 1505
598fac6b
DV
1506/*
1507 * Per DDI channel DPIO regs
1508 */
1509
ab3c759a
CML
1510#define _VLV_PCS_DW0_CH0 0x8200
1511#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1512#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1513#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1514#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1515#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1516#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1517
97fd4d5c
VS
1518#define _VLV_PCS01_DW0_CH0 0x200
1519#define _VLV_PCS23_DW0_CH0 0x400
1520#define _VLV_PCS01_DW0_CH1 0x2600
1521#define _VLV_PCS23_DW0_CH1 0x2800
1522#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1523#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1524
ab3c759a
CML
1525#define _VLV_PCS_DW1_CH0 0x8204
1526#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1527#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1528#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1529#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1530#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1531#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1532#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1533
97fd4d5c
VS
1534#define _VLV_PCS01_DW1_CH0 0x204
1535#define _VLV_PCS23_DW1_CH0 0x404
1536#define _VLV_PCS01_DW1_CH1 0x2604
1537#define _VLV_PCS23_DW1_CH1 0x2804
1538#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1539#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1540
ab3c759a
CML
1541#define _VLV_PCS_DW8_CH0 0x8220
1542#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1543#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1544#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1545#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1546
1547#define _VLV_PCS01_DW8_CH0 0x0220
1548#define _VLV_PCS23_DW8_CH0 0x0420
1549#define _VLV_PCS01_DW8_CH1 0x2620
1550#define _VLV_PCS23_DW8_CH1 0x2820
1551#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1552#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1553
1554#define _VLV_PCS_DW9_CH0 0x8224
1555#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1556#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1557#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1558#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1559#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1560#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1561#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1562#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1563
a02ef3c7
VS
1564#define _VLV_PCS01_DW9_CH0 0x224
1565#define _VLV_PCS23_DW9_CH0 0x424
1566#define _VLV_PCS01_DW9_CH1 0x2624
1567#define _VLV_PCS23_DW9_CH1 0x2824
1568#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1569#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1570
9d556c99
CML
1571#define _CHV_PCS_DW10_CH0 0x8228
1572#define _CHV_PCS_DW10_CH1 0x8428
1573#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1574#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1575#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1576#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1577#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1578#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1579#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1580#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1581#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1582
1966e59e
VS
1583#define _VLV_PCS01_DW10_CH0 0x0228
1584#define _VLV_PCS23_DW10_CH0 0x0428
1585#define _VLV_PCS01_DW10_CH1 0x2628
1586#define _VLV_PCS23_DW10_CH1 0x2828
1587#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1588#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1589
ab3c759a
CML
1590#define _VLV_PCS_DW11_CH0 0x822c
1591#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1592#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1593#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1594#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1595#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1596#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1597
570e2a74
VS
1598#define _VLV_PCS01_DW11_CH0 0x022c
1599#define _VLV_PCS23_DW11_CH0 0x042c
1600#define _VLV_PCS01_DW11_CH1 0x262c
1601#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1602#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1603#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1604
2e523e98
VS
1605#define _VLV_PCS01_DW12_CH0 0x0230
1606#define _VLV_PCS23_DW12_CH0 0x0430
1607#define _VLV_PCS01_DW12_CH1 0x2630
1608#define _VLV_PCS23_DW12_CH1 0x2830
1609#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1610#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1611
ab3c759a
CML
1612#define _VLV_PCS_DW12_CH0 0x8230
1613#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1614#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1615#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1616#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1617#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1618#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1619#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1620
1621#define _VLV_PCS_DW14_CH0 0x8238
1622#define _VLV_PCS_DW14_CH1 0x8438
1623#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1624
1625#define _VLV_PCS_DW23_CH0 0x825c
1626#define _VLV_PCS_DW23_CH1 0x845c
1627#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1628
1629#define _VLV_TX_DW2_CH0 0x8288
1630#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1631#define DPIO_SWING_MARGIN000_SHIFT 16
1632#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1633#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1634#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1635
1636#define _VLV_TX_DW3_CH0 0x828c
1637#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1638/* The following bit for CHV phy */
1639#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1640#define DPIO_SWING_MARGIN101_SHIFT 16
1641#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1642#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1643
1644#define _VLV_TX_DW4_CH0 0x8290
1645#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1646#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1647#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1648#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1649#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1650#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1651
1652#define _VLV_TX3_DW4_CH0 0x690
1653#define _VLV_TX3_DW4_CH1 0x2a90
1654#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1655
1656#define _VLV_TX_DW5_CH0 0x8294
1657#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1658#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1659#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1660
1661#define _VLV_TX_DW11_CH0 0x82ac
1662#define _VLV_TX_DW11_CH1 0x84ac
1663#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1664
1665#define _VLV_TX_DW14_CH0 0x82b8
1666#define _VLV_TX_DW14_CH1 0x84b8
1667#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1668
9d556c99
CML
1669/* CHV dpPhy registers */
1670#define _CHV_PLL_DW0_CH0 0x8000
1671#define _CHV_PLL_DW0_CH1 0x8180
1672#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1673
1674#define _CHV_PLL_DW1_CH0 0x8004
1675#define _CHV_PLL_DW1_CH1 0x8184
1676#define DPIO_CHV_N_DIV_SHIFT 8
1677#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1678#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1679
1680#define _CHV_PLL_DW2_CH0 0x8008
1681#define _CHV_PLL_DW2_CH1 0x8188
1682#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1683
1684#define _CHV_PLL_DW3_CH0 0x800c
1685#define _CHV_PLL_DW3_CH1 0x818c
1686#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1687#define DPIO_CHV_FIRST_MOD (0 << 8)
1688#define DPIO_CHV_SECOND_MOD (1 << 8)
1689#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1690#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1691#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1692
1693#define _CHV_PLL_DW6_CH0 0x8018
1694#define _CHV_PLL_DW6_CH1 0x8198
1695#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1696#define DPIO_CHV_INT_COEFF_SHIFT 8
1697#define DPIO_CHV_PROP_COEFF_SHIFT 0
1698#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1699
d3eee4ba
VP
1700#define _CHV_PLL_DW8_CH0 0x8020
1701#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1702#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1703#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1704#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1705
1706#define _CHV_PLL_DW9_CH0 0x8024
1707#define _CHV_PLL_DW9_CH1 0x81A4
1708#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1709#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1710#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1711#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1712
6669e39f
VS
1713#define _CHV_CMN_DW0_CH0 0x8100
1714#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1715#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1716#define DPIO_ALLDL_POWERDOWN (1 << 1)
1717#define DPIO_ANYDL_POWERDOWN (1 << 0)
1718
b9e5ac3c
VS
1719#define _CHV_CMN_DW5_CH0 0x8114
1720#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1721#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1722#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1723#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1724#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1725#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1726#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1727#define CHV_BUFLEFTENA1_MASK (3 << 22)
1728
9d556c99
CML
1729#define _CHV_CMN_DW13_CH0 0x8134
1730#define _CHV_CMN_DW0_CH1 0x8080
1731#define DPIO_CHV_S1_DIV_SHIFT 21
1732#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1733#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1734#define DPIO_CHV_K_DIV_SHIFT 4
1735#define DPIO_PLL_FREQLOCK (1 << 1)
1736#define DPIO_PLL_LOCK (1 << 0)
1737#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1738
1739#define _CHV_CMN_DW14_CH0 0x8138
1740#define _CHV_CMN_DW1_CH1 0x8084
1741#define DPIO_AFC_RECAL (1 << 14)
1742#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1743#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1744#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1745#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1746#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1747#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1748#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1749#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1750#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1751#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1752
9197c88b
VS
1753#define _CHV_CMN_DW19_CH0 0x814c
1754#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1755#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1756#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1757#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1758#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1759
9197c88b
VS
1760#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1761
e0fce78f
VS
1762#define CHV_CMN_DW28 0x8170
1763#define DPIO_CL1POWERDOWNEN (1 << 23)
1764#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1765#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1766#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1767#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1768#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1769
9d556c99 1770#define CHV_CMN_DW30 0x8178
3e288786 1771#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1772#define DPIO_LRC_BYPASS (1 << 3)
1773
1774#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1775 (lane) * 0x200 + (offset))
1776
f72df8db
VS
1777#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1778#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1779#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1780#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1781#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1782#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1783#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1784#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1785#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1786#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1787#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1788#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1789#define DPIO_FRC_LATENCY_SHFIT 8
1790#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1791#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1792
1793/* BXT PHY registers */
ed37892e
ACO
1794#define _BXT_PHY0_BASE 0x6C000
1795#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1796#define _BXT_PHY2_BASE 0x163000
1797#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1798 _BXT_PHY1_BASE, \
1799 _BXT_PHY2_BASE)
ed37892e
ACO
1800
1801#define _BXT_PHY(phy, reg) \
1802 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1803
1804#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1805 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1806 (reg_ch1) - _BXT_PHY0_BASE))
1807#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1808 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1809
f0f59a00 1810#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1811#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1812
e93da0a0
ID
1813#define _BXT_PHY_CTL_DDI_A 0x64C00
1814#define _BXT_PHY_CTL_DDI_B 0x64C10
1815#define _BXT_PHY_CTL_DDI_C 0x64C20
1816#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1817#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1818#define BXT_PHY_LANE_ENABLED (1 << 8)
1819#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1820 _BXT_PHY_CTL_DDI_B)
1821
5c6706e5
VK
1822#define _PHY_CTL_FAMILY_EDP 0x64C80
1823#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1824#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1825#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1826#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1827 _PHY_CTL_FAMILY_EDP, \
1828 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1829
dfb82408
S
1830/* BXT PHY PLL registers */
1831#define _PORT_PLL_A 0x46074
1832#define _PORT_PLL_B 0x46078
1833#define _PORT_PLL_C 0x4607c
1834#define PORT_PLL_ENABLE (1 << 31)
1835#define PORT_PLL_LOCK (1 << 30)
1836#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1837#define PORT_PLL_POWER_ENABLE (1 << 26)
1838#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1839#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1840
1841#define _PORT_PLL_EBB_0_A 0x162034
1842#define _PORT_PLL_EBB_0_B 0x6C034
1843#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1844#define PORT_PLL_P1_SHIFT 13
1845#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1846#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1847#define PORT_PLL_P2_SHIFT 8
1848#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1849#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1850#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1851 _PORT_PLL_EBB_0_B, \
1852 _PORT_PLL_EBB_0_C)
dfb82408
S
1853
1854#define _PORT_PLL_EBB_4_A 0x162038
1855#define _PORT_PLL_EBB_4_B 0x6C038
1856#define _PORT_PLL_EBB_4_C 0x6C344
1857#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1858#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1859#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1860 _PORT_PLL_EBB_4_B, \
1861 _PORT_PLL_EBB_4_C)
dfb82408
S
1862
1863#define _PORT_PLL_0_A 0x162100
1864#define _PORT_PLL_0_B 0x6C100
1865#define _PORT_PLL_0_C 0x6C380
1866/* PORT_PLL_0_A */
1867#define PORT_PLL_M2_MASK 0xFF
1868/* PORT_PLL_1_A */
aa610dcb
ID
1869#define PORT_PLL_N_SHIFT 8
1870#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1871#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1872/* PORT_PLL_2_A */
1873#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1874/* PORT_PLL_3_A */
1875#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1876/* PORT_PLL_6_A */
1877#define PORT_PLL_PROP_COEFF_MASK 0xF
1878#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1879#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1880#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1881#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1882/* PORT_PLL_8_A */
1883#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1884/* PORT_PLL_9_A */
05712c15
ID
1885#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1886#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1887/* PORT_PLL_10_A */
1888#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1889#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1890#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1891#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1892#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1893 _PORT_PLL_0_B, \
1894 _PORT_PLL_0_C)
1895#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1896 (idx) * 4)
dfb82408 1897
5c6706e5
VK
1898/* BXT PHY common lane registers */
1899#define _PORT_CL1CM_DW0_A 0x162000
1900#define _PORT_CL1CM_DW0_BC 0x6C000
1901#define PHY_POWER_GOOD (1 << 16)
b61e7996 1902#define PHY_RESERVED (1 << 7)
ed37892e 1903#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1904
d8d4a512
VS
1905#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1906#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1907#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1908
5c6706e5
VK
1909#define _PORT_CL1CM_DW9_A 0x162024
1910#define _PORT_CL1CM_DW9_BC 0x6C024
1911#define IREF0RC_OFFSET_SHIFT 8
1912#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1913#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1914
1915#define _PORT_CL1CM_DW10_A 0x162028
1916#define _PORT_CL1CM_DW10_BC 0x6C028
1917#define IREF1RC_OFFSET_SHIFT 8
1918#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1919#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1920
1921#define _PORT_CL1CM_DW28_A 0x162070
1922#define _PORT_CL1CM_DW28_BC 0x6C070
1923#define OCL1_POWER_DOWN_EN (1 << 23)
1924#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1925#define SUS_CLK_CONFIG 0x3
ed37892e 1926#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1927
1928#define _PORT_CL1CM_DW30_A 0x162078
1929#define _PORT_CL1CM_DW30_BC 0x6C078
1930#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1931#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1932
04416108
RV
1933#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1934#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1935#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1936#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1937#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1938#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1939#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1940#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1941#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1942#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1943#define CNL_PORT_PCS_DW1_GRP(port) _MMIO_PORT6(port, \
1944 _CNL_PORT_PCS_DW1_GRP_AE, \
1945 _CNL_PORT_PCS_DW1_GRP_B, \
1946 _CNL_PORT_PCS_DW1_GRP_C, \
1947 _CNL_PORT_PCS_DW1_GRP_D, \
1948 _CNL_PORT_PCS_DW1_GRP_AE, \
1949 _CNL_PORT_PCS_DW1_GRP_F)
1950#define CNL_PORT_PCS_DW1_LN0(port) _MMIO_PORT6(port, \
1951 _CNL_PORT_PCS_DW1_LN0_AE, \
1952 _CNL_PORT_PCS_DW1_LN0_B, \
1953 _CNL_PORT_PCS_DW1_LN0_C, \
1954 _CNL_PORT_PCS_DW1_LN0_D, \
1955 _CNL_PORT_PCS_DW1_LN0_AE, \
1956 _CNL_PORT_PCS_DW1_LN0_F)
1957#define COMMON_KEEPER_EN (1 << 26)
1958
1959#define _CNL_PORT_TX_DW2_GRP_AE 0x162348
1960#define _CNL_PORT_TX_DW2_GRP_B 0x1623C8
1961#define _CNL_PORT_TX_DW2_GRP_C 0x162B48
1962#define _CNL_PORT_TX_DW2_GRP_D 0x162BC8
1963#define _CNL_PORT_TX_DW2_GRP_F 0x162A48
1964#define _CNL_PORT_TX_DW2_LN0_AE 0x162448
1965#define _CNL_PORT_TX_DW2_LN0_B 0x162648
1966#define _CNL_PORT_TX_DW2_LN0_C 0x162C48
1967#define _CNL_PORT_TX_DW2_LN0_D 0x162E48
8f942ed0 1968#define _CNL_PORT_TX_DW2_LN0_F 0x162848
04416108
RV
1969#define CNL_PORT_TX_DW2_GRP(port) _MMIO_PORT6(port, \
1970 _CNL_PORT_TX_DW2_GRP_AE, \
1971 _CNL_PORT_TX_DW2_GRP_B, \
1972 _CNL_PORT_TX_DW2_GRP_C, \
1973 _CNL_PORT_TX_DW2_GRP_D, \
1974 _CNL_PORT_TX_DW2_GRP_AE, \
1975 _CNL_PORT_TX_DW2_GRP_F)
1976#define CNL_PORT_TX_DW2_LN0(port) _MMIO_PORT6(port, \
1977 _CNL_PORT_TX_DW2_LN0_AE, \
1978 _CNL_PORT_TX_DW2_LN0_B, \
1979 _CNL_PORT_TX_DW2_LN0_C, \
1980 _CNL_PORT_TX_DW2_LN0_D, \
1981 _CNL_PORT_TX_DW2_LN0_AE, \
1982 _CNL_PORT_TX_DW2_LN0_F)
1983#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1f588aeb 1984#define SWING_SEL_UPPER_MASK (1 << 15)
04416108 1985#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1f588aeb 1986#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1987#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1988#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108
RV
1989
1990#define _CNL_PORT_TX_DW4_GRP_AE 0x162350
1991#define _CNL_PORT_TX_DW4_GRP_B 0x1623D0
1992#define _CNL_PORT_TX_DW4_GRP_C 0x162B50
1993#define _CNL_PORT_TX_DW4_GRP_D 0x162BD0
1994#define _CNL_PORT_TX_DW4_GRP_F 0x162A50
1995#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1996#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
1997#define _CNL_PORT_TX_DW4_LN0_B 0x162650
1998#define _CNL_PORT_TX_DW4_LN0_C 0x162C50
1999#define _CNL_PORT_TX_DW4_LN0_D 0x162E50
2000#define _CNL_PORT_TX_DW4_LN0_F 0x162850
2001#define CNL_PORT_TX_DW4_GRP(port) _MMIO_PORT6(port, \
2002 _CNL_PORT_TX_DW4_GRP_AE, \
2003 _CNL_PORT_TX_DW4_GRP_B, \
2004 _CNL_PORT_TX_DW4_GRP_C, \
2005 _CNL_PORT_TX_DW4_GRP_D, \
2006 _CNL_PORT_TX_DW4_GRP_AE, \
2007 _CNL_PORT_TX_DW4_GRP_F)
2008#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO_PORT6_LN(port, ln, \
2009 _CNL_PORT_TX_DW4_LN0_AE, \
2010 _CNL_PORT_TX_DW4_LN1_AE, \
2011 _CNL_PORT_TX_DW4_LN0_B, \
2012 _CNL_PORT_TX_DW4_LN0_C, \
2013 _CNL_PORT_TX_DW4_LN0_D, \
2014 _CNL_PORT_TX_DW4_LN0_AE, \
2015 _CNL_PORT_TX_DW4_LN0_F)
2016#define LOADGEN_SELECT (1 << 31)
2017#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 2018#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 2019#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 2020#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 2021#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 2022#define CURSOR_COEFF_MASK (0x3F << 0)
04416108
RV
2023
2024#define _CNL_PORT_TX_DW5_GRP_AE 0x162354
2025#define _CNL_PORT_TX_DW5_GRP_B 0x1623D4
2026#define _CNL_PORT_TX_DW5_GRP_C 0x162B54
2027#define _CNL_PORT_TX_DW5_GRP_D 0x162BD4
2028#define _CNL_PORT_TX_DW5_GRP_F 0x162A54
2029#define _CNL_PORT_TX_DW5_LN0_AE 0x162454
2030#define _CNL_PORT_TX_DW5_LN0_B 0x162654
2031#define _CNL_PORT_TX_DW5_LN0_C 0x162C54
2032#define _CNL_PORT_TX_DW5_LN0_D 0x162ED4
2033#define _CNL_PORT_TX_DW5_LN0_F 0x162854
2034#define CNL_PORT_TX_DW5_GRP(port) _MMIO_PORT6(port, \
2035 _CNL_PORT_TX_DW5_GRP_AE, \
2036 _CNL_PORT_TX_DW5_GRP_B, \
2037 _CNL_PORT_TX_DW5_GRP_C, \
2038 _CNL_PORT_TX_DW5_GRP_D, \
2039 _CNL_PORT_TX_DW5_GRP_AE, \
2040 _CNL_PORT_TX_DW5_GRP_F)
2041#define CNL_PORT_TX_DW5_LN0(port) _MMIO_PORT6(port, \
2042 _CNL_PORT_TX_DW5_LN0_AE, \
2043 _CNL_PORT_TX_DW5_LN0_B, \
2044 _CNL_PORT_TX_DW5_LN0_C, \
2045 _CNL_PORT_TX_DW5_LN0_D, \
2046 _CNL_PORT_TX_DW5_LN0_AE, \
2047 _CNL_PORT_TX_DW5_LN0_F)
2048#define TX_TRAINING_EN (1 << 31)
2049#define TAP3_DISABLE (1 << 29)
2050#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 2051#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 2052#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 2053#define RTERM_SELECT_MASK (0x7 << 3)
04416108
RV
2054
2055#define _CNL_PORT_TX_DW7_GRP_AE 0x16235C
2056#define _CNL_PORT_TX_DW7_GRP_B 0x1623DC
2057#define _CNL_PORT_TX_DW7_GRP_C 0x162B5C
2058#define _CNL_PORT_TX_DW7_GRP_D 0x162BDC
2059#define _CNL_PORT_TX_DW7_GRP_F 0x162A5C
2060#define _CNL_PORT_TX_DW7_LN0_AE 0x16245C
2061#define _CNL_PORT_TX_DW7_LN0_B 0x16265C
2062#define _CNL_PORT_TX_DW7_LN0_C 0x162C5C
2063#define _CNL_PORT_TX_DW7_LN0_D 0x162EDC
2064#define _CNL_PORT_TX_DW7_LN0_F 0x16285C
2065#define CNL_PORT_TX_DW7_GRP(port) _MMIO_PORT6(port, \
2066 _CNL_PORT_TX_DW7_GRP_AE, \
2067 _CNL_PORT_TX_DW7_GRP_B, \
2068 _CNL_PORT_TX_DW7_GRP_C, \
2069 _CNL_PORT_TX_DW7_GRP_D, \
2070 _CNL_PORT_TX_DW7_GRP_AE, \
2071 _CNL_PORT_TX_DW7_GRP_F)
2072#define CNL_PORT_TX_DW7_LN0(port) _MMIO_PORT6(port, \
2073 _CNL_PORT_TX_DW7_LN0_AE, \
2074 _CNL_PORT_TX_DW7_LN0_B, \
2075 _CNL_PORT_TX_DW7_LN0_C, \
2076 _CNL_PORT_TX_DW7_LN0_D, \
2077 _CNL_PORT_TX_DW7_LN0_AE, \
2078 _CNL_PORT_TX_DW7_LN0_F)
2079#define N_SCALAR(x) ((x) << 24)
1f588aeb 2080#define N_SCALAR_MASK (0x7F << 24)
04416108 2081
842d4166
ACO
2082/* The spec defines this only for BXT PHY0, but lets assume that this
2083 * would exist for PHY1 too if it had a second channel.
2084 */
2085#define _PORT_CL2CM_DW6_A 0x162358
2086#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 2087#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
2088#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2089
d8d4a512
VS
2090#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
2091#define COMP_INIT (1 << 31)
2092#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
2093#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
2094#define PROCESS_INFO_DOT_0 (0 << 26)
2095#define PROCESS_INFO_DOT_1 (1 << 26)
2096#define PROCESS_INFO_DOT_4 (2 << 26)
2097#define PROCESS_INFO_MASK (7 << 26)
2098#define PROCESS_INFO_SHIFT 26
2099#define VOLTAGE_INFO_0_85V (0 << 24)
2100#define VOLTAGE_INFO_0_95V (1 << 24)
2101#define VOLTAGE_INFO_1_05V (2 << 24)
2102#define VOLTAGE_INFO_MASK (3 << 24)
2103#define VOLTAGE_INFO_SHIFT 24
2104#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
2105#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
2106
5c6706e5
VK
2107/* BXT PHY Ref registers */
2108#define _PORT_REF_DW3_A 0x16218C
2109#define _PORT_REF_DW3_BC 0x6C18C
2110#define GRC_DONE (1 << 22)
ed37892e 2111#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
2112
2113#define _PORT_REF_DW6_A 0x162198
2114#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
2115#define GRC_CODE_SHIFT 24
2116#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 2117#define GRC_CODE_FAST_SHIFT 16
d1e082ff 2118#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
2119#define GRC_CODE_SLOW_SHIFT 8
2120#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2121#define GRC_CODE_NOM_MASK 0xFF
ed37892e 2122#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
2123
2124#define _PORT_REF_DW8_A 0x1621A0
2125#define _PORT_REF_DW8_BC 0x6C1A0
2126#define GRC_DIS (1 << 15)
2127#define GRC_RDY_OVRD (1 << 1)
ed37892e 2128#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 2129
dfb82408 2130/* BXT PHY PCS registers */
96fb9f9b
VK
2131#define _PORT_PCS_DW10_LN01_A 0x162428
2132#define _PORT_PCS_DW10_LN01_B 0x6C428
2133#define _PORT_PCS_DW10_LN01_C 0x6C828
2134#define _PORT_PCS_DW10_GRP_A 0x162C28
2135#define _PORT_PCS_DW10_GRP_B 0x6CC28
2136#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
2137#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2138 _PORT_PCS_DW10_LN01_B, \
2139 _PORT_PCS_DW10_LN01_C)
2140#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2141 _PORT_PCS_DW10_GRP_B, \
2142 _PORT_PCS_DW10_GRP_C)
2143
96fb9f9b
VK
2144#define TX2_SWING_CALC_INIT (1 << 31)
2145#define TX1_SWING_CALC_INIT (1 << 30)
2146
dfb82408
S
2147#define _PORT_PCS_DW12_LN01_A 0x162430
2148#define _PORT_PCS_DW12_LN01_B 0x6C430
2149#define _PORT_PCS_DW12_LN01_C 0x6C830
2150#define _PORT_PCS_DW12_LN23_A 0x162630
2151#define _PORT_PCS_DW12_LN23_B 0x6C630
2152#define _PORT_PCS_DW12_LN23_C 0x6CA30
2153#define _PORT_PCS_DW12_GRP_A 0x162c30
2154#define _PORT_PCS_DW12_GRP_B 0x6CC30
2155#define _PORT_PCS_DW12_GRP_C 0x6CE30
2156#define LANESTAGGER_STRAP_OVRD (1 << 6)
2157#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
2158#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2159 _PORT_PCS_DW12_LN01_B, \
2160 _PORT_PCS_DW12_LN01_C)
2161#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2162 _PORT_PCS_DW12_LN23_B, \
2163 _PORT_PCS_DW12_LN23_C)
2164#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2165 _PORT_PCS_DW12_GRP_B, \
2166 _PORT_PCS_DW12_GRP_C)
dfb82408 2167
5c6706e5
VK
2168/* BXT PHY TX registers */
2169#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2170 ((lane) & 1) * 0x80)
2171
96fb9f9b
VK
2172#define _PORT_TX_DW2_LN0_A 0x162508
2173#define _PORT_TX_DW2_LN0_B 0x6C508
2174#define _PORT_TX_DW2_LN0_C 0x6C908
2175#define _PORT_TX_DW2_GRP_A 0x162D08
2176#define _PORT_TX_DW2_GRP_B 0x6CD08
2177#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
2178#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2179 _PORT_TX_DW2_LN0_B, \
2180 _PORT_TX_DW2_LN0_C)
2181#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2182 _PORT_TX_DW2_GRP_B, \
2183 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
2184#define MARGIN_000_SHIFT 16
2185#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2186#define UNIQ_TRANS_SCALE_SHIFT 8
2187#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2188
2189#define _PORT_TX_DW3_LN0_A 0x16250C
2190#define _PORT_TX_DW3_LN0_B 0x6C50C
2191#define _PORT_TX_DW3_LN0_C 0x6C90C
2192#define _PORT_TX_DW3_GRP_A 0x162D0C
2193#define _PORT_TX_DW3_GRP_B 0x6CD0C
2194#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
2195#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2196 _PORT_TX_DW3_LN0_B, \
2197 _PORT_TX_DW3_LN0_C)
2198#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2199 _PORT_TX_DW3_GRP_B, \
2200 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
2201#define SCALE_DCOMP_METHOD (1 << 26)
2202#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
2203
2204#define _PORT_TX_DW4_LN0_A 0x162510
2205#define _PORT_TX_DW4_LN0_B 0x6C510
2206#define _PORT_TX_DW4_LN0_C 0x6C910
2207#define _PORT_TX_DW4_GRP_A 0x162D10
2208#define _PORT_TX_DW4_GRP_B 0x6CD10
2209#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
2210#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2211 _PORT_TX_DW4_LN0_B, \
2212 _PORT_TX_DW4_LN0_C)
2213#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2214 _PORT_TX_DW4_GRP_B, \
2215 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
2216#define DEEMPH_SHIFT 24
2217#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2218
51b3ee35
ACO
2219#define _PORT_TX_DW5_LN0_A 0x162514
2220#define _PORT_TX_DW5_LN0_B 0x6C514
2221#define _PORT_TX_DW5_LN0_C 0x6C914
2222#define _PORT_TX_DW5_GRP_A 0x162D14
2223#define _PORT_TX_DW5_GRP_B 0x6CD14
2224#define _PORT_TX_DW5_GRP_C 0x6CF14
2225#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2226 _PORT_TX_DW5_LN0_B, \
2227 _PORT_TX_DW5_LN0_C)
2228#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2229 _PORT_TX_DW5_GRP_B, \
2230 _PORT_TX_DW5_GRP_C)
2231#define DCC_DELAY_RANGE_1 (1 << 9)
2232#define DCC_DELAY_RANGE_2 (1 << 8)
2233
5c6706e5
VK
2234#define _PORT_TX_DW14_LN0_A 0x162538
2235#define _PORT_TX_DW14_LN0_B 0x6C538
2236#define _PORT_TX_DW14_LN0_C 0x6C938
2237#define LATENCY_OPTIM_SHIFT 30
2238#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
2239#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2240 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2241 _PORT_TX_DW14_LN0_C) + \
2242 _BXT_LANE_OFFSET(lane))
5c6706e5 2243
f8896f5d 2244/* UAIMI scratch pad register 1 */
f0f59a00 2245#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
2246/* SKL VccIO mask */
2247#define SKL_VCCIO_MASK 0x1
2248/* SKL balance leg register */
f0f59a00 2249#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2250/* I_boost values */
2251#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2252#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2253/* Balance leg disable bits */
2254#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2255#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2256
585fb111 2257/*
de151cf6 2258 * Fence registers
eecf613a
VS
2259 * [0-7] @ 0x2000 gen2,gen3
2260 * [8-15] @ 0x3000 945,g33,pnv
2261 *
2262 * [0-15] @ 0x3000 gen4,gen5
2263 *
2264 * [0-15] @ 0x100000 gen6,vlv,chv
2265 * [0-31] @ 0x100000 gen7+
585fb111 2266 */
f0f59a00 2267#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2268#define I830_FENCE_START_MASK 0x07f80000
2269#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2270#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2271#define I830_FENCE_PITCH_SHIFT 4
2272#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2273#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2274#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2275#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2276
2277#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2278#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2279
f0f59a00
VS
2280#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2281#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2282#define I965_FENCE_PITCH_SHIFT 2
2283#define I965_FENCE_TILING_Y_SHIFT 1
2284#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2285#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2286
f0f59a00
VS
2287#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2288#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2289#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2290#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2291
2b6b3a09 2292
f691e2f4 2293/* control register for cpu gtt access */
f0f59a00 2294#define TILECTL _MMIO(0x101000)
f691e2f4 2295#define TILECTL_SWZCTL (1 << 0)
e3a29055 2296#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2297#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2298#define TILECTL_BACKSNOOP_DIS (1 << 3)
2299
de151cf6
JB
2300/*
2301 * Instruction and interrupt control regs
2302 */
f0f59a00 2303#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2304#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2305#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2306#define PGTBL_ER _MMIO(0x02024)
2307#define PRB0_BASE (0x2030-0x30)
2308#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2309#define PRB2_BASE (0x2050-0x30) /* gen3 */
2310#define SRB0_BASE (0x2100-0x30) /* gen2 */
2311#define SRB1_BASE (0x2110-0x30) /* gen2 */
2312#define SRB2_BASE (0x2120-0x30) /* 830 */
2313#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2314#define RENDER_RING_BASE 0x02000
2315#define BSD_RING_BASE 0x04000
2316#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2317#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 2318#define VEBOX_RING_BASE 0x1a000
549f7365 2319#define BLT_RING_BASE 0x22000
f0f59a00
VS
2320#define RING_TAIL(base) _MMIO((base)+0x30)
2321#define RING_HEAD(base) _MMIO((base)+0x34)
2322#define RING_START(base) _MMIO((base)+0x38)
2323#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2324#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2325#define RING_SYNC_0(base) _MMIO((base)+0x40)
2326#define RING_SYNC_1(base) _MMIO((base)+0x44)
2327#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2328#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2329#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2330#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2331#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2332#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2333#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2334#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2335#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2336#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2337#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2338#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2339#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2340#define GEN6_NOSYNC INVALID_MMIO_REG
2341#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2342#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2343#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2344#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2345#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2346#define RESET_CTL_REQUEST_RESET (1 << 0)
2347#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2348
f0f59a00 2349#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2350#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2351#define GEN7_WR_WATERMARK _MMIO(0x4028)
2352#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2353#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2354#define ARB_MODE_SWIZZLE_SNB (1<<4)
2355#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2356#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2357#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2358/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2359#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2360#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2361#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2362#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2363
f0f59a00 2364#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2365#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2366#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2367#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2368#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
b03ec3d6
MT
2369#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2370#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
828c7908 2371#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2372#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2373#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2374#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2375#define DONE_REG _MMIO(0x40b0)
2376#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2377#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1790625b 2378#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
f0f59a00
VS
2379#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2380#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2381#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2382#define RING_ACTHD(base) _MMIO((base)+0x74)
2383#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2384#define RING_NOPID(base) _MMIO((base)+0x94)
2385#define RING_IMR(base) _MMIO((base)+0xa8)
2386#define RING_HWSTAM(base) _MMIO((base)+0x98)
2387#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2388#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2389#define TAIL_ADDR 0x001FFFF8
2390#define HEAD_WRAP_COUNT 0xFFE00000
2391#define HEAD_WRAP_ONE 0x00200000
2392#define HEAD_ADDR 0x001FFFFC
2393#define RING_NR_PAGES 0x001FF000
2394#define RING_REPORT_MASK 0x00000006
2395#define RING_REPORT_64K 0x00000002
2396#define RING_REPORT_128K 0x00000004
2397#define RING_NO_REPORT 0x00000000
2398#define RING_VALID_MASK 0x00000001
2399#define RING_VALID 0x00000001
2400#define RING_INVALID 0x00000000
4b60e5cb
CW
2401#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2402#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2403#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2404
33136b06
AS
2405#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2406#define RING_MAX_NONPRIV_SLOTS 12
2407
f0f59a00 2408#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2409
4ba9c1f7
MK
2410#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2411#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2412
9a6330cf
MA
2413#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2414#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2415
c0b730d5
MK
2416#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2417#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
86ebb015 2418#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
c0b730d5 2419
8168bd48 2420#if 0
f0f59a00
VS
2421#define PRB0_TAIL _MMIO(0x2030)
2422#define PRB0_HEAD _MMIO(0x2034)
2423#define PRB0_START _MMIO(0x2038)
2424#define PRB0_CTL _MMIO(0x203c)
2425#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2426#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2427#define PRB1_START _MMIO(0x2048) /* 915+ only */
2428#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2429#endif
f0f59a00
VS
2430#define IPEIR_I965 _MMIO(0x2064)
2431#define IPEHR_I965 _MMIO(0x2068)
2432#define GEN7_SC_INSTDONE _MMIO(0x7100)
2433#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2434#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2435#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2436#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2437#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2438#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2439#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
f0f59a00
VS
2440#define RING_IPEIR(base) _MMIO((base)+0x64)
2441#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2442/*
2443 * On GEN4, only the render ring INSTDONE exists and has a different
2444 * layout than the GEN7+ version.
bd93a50e 2445 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2446 */
f0f59a00
VS
2447#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2448#define RING_INSTPS(base) _MMIO((base)+0x70)
2449#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2450#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2451#define RING_INSTPM(base) _MMIO((base)+0xc0)
2452#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2453#define INSTPS _MMIO(0x2070) /* 965+ only */
2454#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2455#define ACTHD_I965 _MMIO(0x2074)
2456#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2457#define HWS_ADDRESS_MASK 0xfffff000
2458#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2459#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2460#define PWRCTX_EN (1<<0)
f0f59a00
VS
2461#define IPEIR _MMIO(0x2088)
2462#define IPEHR _MMIO(0x208c)
2463#define GEN2_INSTDONE _MMIO(0x2090)
2464#define NOPID _MMIO(0x2094)
2465#define HWSTAM _MMIO(0x2098)
2466#define DMA_FADD_I8XX _MMIO(0x20d0)
2467#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2468#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2469#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2470#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2471#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2472#define RING_BBADDR(base) _MMIO((base)+0x140)
2473#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2474#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2475#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2476#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2477#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2478
2479#define ERROR_GEN6 _MMIO(0x40a0)
2480#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2481#define ERR_INT_POISON (1<<31)
8664281b 2482#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2483#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2484#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2485#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2486#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2487#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2488#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2489#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2490#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2491
f0f59a00
VS
2492#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2493#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2494#define FAULT_VA_HIGH_BITS (0xf << 0)
2495#define FAULT_GTT_SEL (1 << 4)
6c826f34 2496
f0f59a00 2497#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2498#define FPGA_DBG_RM_NOCLAIM (1<<31)
2499
8ac3e1bb
MK
2500#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2501#define CLAIM_ER_CLR (1 << 31)
2502#define CLAIM_ER_OVERFLOW (1 << 16)
2503#define CLAIM_ER_CTR_MASK 0xffff
2504
f0f59a00 2505#define DERRMR _MMIO(0x44050)
4e0bbc31 2506/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2507#define DERRMR_PIPEA_SCANLINE (1<<0)
2508#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2509#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2510#define DERRMR_PIPEA_VBLANK (1<<3)
2511#define DERRMR_PIPEA_HBLANK (1<<5)
2512#define DERRMR_PIPEB_SCANLINE (1<<8)
2513#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2514#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2515#define DERRMR_PIPEB_VBLANK (1<<11)
2516#define DERRMR_PIPEB_HBLANK (1<<13)
2517/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2518#define DERRMR_PIPEC_SCANLINE (1<<14)
2519#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2520#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2521#define DERRMR_PIPEC_VBLANK (1<<21)
2522#define DERRMR_PIPEC_HBLANK (1<<22)
2523
0f3b6849 2524
de6e2eaf
EA
2525/* GM45+ chicken bits -- debug workaround bits that may be required
2526 * for various sorts of correct behavior. The top 16 bits of each are
2527 * the enables for writing to the corresponding low bit.
2528 */
f0f59a00 2529#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2530#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2531#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2532/* Disables pipelining of read flushes past the SF-WIZ interface.
2533 * Required on all Ironlake steppings according to the B-Spec, but the
2534 * particular danger of not doing so is not specified.
2535 */
2536# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2537#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2538#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2539#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2540#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2541#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2542#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2543
f0f59a00 2544#define MI_MODE _MMIO(0x209c)
71cf39b1 2545# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2546# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2547# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2548# define MODE_IDLE (1 << 9)
9991ae78 2549# define STOP_RING (1 << 8)
71cf39b1 2550
f0f59a00
VS
2551#define GEN6_GT_MODE _MMIO(0x20d0)
2552#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2553#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2554#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2555#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2556#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2557#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2558#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2559#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2560#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2561
a8ab5ed5
TG
2562/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2563#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2564#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2565
b1e429fe
TG
2566/* WaClearTdlStateAckDirtyBits */
2567#define GEN8_STATE_ACK _MMIO(0x20F0)
2568#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2569#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2570#define GEN9_STATE_ACK_TDL0 (1 << 12)
2571#define GEN9_STATE_ACK_TDL1 (1 << 13)
2572#define GEN9_STATE_ACK_TDL2 (1 << 14)
2573#define GEN9_STATE_ACK_TDL3 (1 << 15)
2574#define GEN9_SUBSLICE_TDL_ACK_BITS \
2575 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2576 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2577
f0f59a00
VS
2578#define GFX_MODE _MMIO(0x2520)
2579#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2580#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2581#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2582#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2583#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2584#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2585#define GFX_REPLAY_MODE (1<<11)
2586#define GFX_PSMI_GRANULARITY (1<<10)
2587#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2588#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2589
4df001d3
DG
2590#define GFX_FORWARD_VBLANK_MASK (3<<5)
2591#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2592#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2593#define GFX_FORWARD_VBLANK_COND (2<<5)
2594
225701fc
KG
2595#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2596
a7e806de 2597#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2598#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2599#define BXT_MIPI_BASE 0x60000
a7e806de 2600
f0f59a00
VS
2601#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2602#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2603#define SCPD0 _MMIO(0x209c) /* 915+ only */
2604#define IER _MMIO(0x20a0)
2605#define IIR _MMIO(0x20a4)
2606#define IMR _MMIO(0x20a8)
2607#define ISR _MMIO(0x20ac)
2608#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2609#define GINT_DIS (1<<22)
2d809570 2610#define GCFG_DIS (1<<8)
f0f59a00
VS
2611#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2612#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2613#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2614#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2615#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2616#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2617#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2618#define VLV_PCBR_ADDR_SHIFT 12
2619
90a72f87 2620#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2621#define EIR _MMIO(0x20b0)
2622#define EMR _MMIO(0x20b4)
2623#define ESR _MMIO(0x20b8)
63eeaf38
JB
2624#define GM45_ERROR_PAGE_TABLE (1<<5)
2625#define GM45_ERROR_MEM_PRIV (1<<4)
2626#define I915_ERROR_PAGE_TABLE (1<<4)
2627#define GM45_ERROR_CP_PRIV (1<<3)
2628#define I915_ERROR_MEMORY_REFRESH (1<<1)
2629#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2630#define INSTPM _MMIO(0x20c0)
ee980b80 2631#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2632#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2633 will not assert AGPBUSY# and will only
2634 be delivered when out of C3. */
84f9f938 2635#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2636#define INSTPM_TLB_INVALIDATE (1<<9)
2637#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2638#define ACTHD _MMIO(0x20c8)
2639#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2640#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2641#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2642#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2643#define FW_BLC _MMIO(0x20d8)
2644#define FW_BLC2 _MMIO(0x20dc)
2645#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2646#define FW_BLC_SELF_EN_MASK (1<<31)
2647#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2648#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2649#define MM_BURST_LENGTH 0x00700000
2650#define MM_FIFO_WATERMARK 0x0001F000
2651#define LM_BURST_LENGTH 0x00000700
2652#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2653#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2654
78005497
MK
2655#define MBUS_ABOX_CTL _MMIO(0x45038)
2656#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2657#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2658#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2659#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2660#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2661#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2662#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2663#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2664
2665#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2666#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2667#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2668 _PIPEB_MBUS_DBOX_CTL)
2669#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2670#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2671#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2672#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2673#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2674#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2675
2676#define MBUS_UBOX_CTL _MMIO(0x4503C)
2677#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2678#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2679
45503ded
KP
2680/* Make render/texture TLB fetches lower priorty than associated data
2681 * fetches. This is not turned on by default
2682 */
2683#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2684
2685/* Isoch request wait on GTT enable (Display A/B/C streams).
2686 * Make isoch requests stall on the TLB update. May cause
2687 * display underruns (test mode only)
2688 */
2689#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2690
2691/* Block grant count for isoch requests when block count is
2692 * set to a finite value.
2693 */
2694#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2695#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2696#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2697#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2698#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2699
2700/* Enable render writes to complete in C2/C3/C4 power states.
2701 * If this isn't enabled, render writes are prevented in low
2702 * power states. That seems bad to me.
2703 */
2704#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2705
2706/* This acknowledges an async flip immediately instead
2707 * of waiting for 2TLB fetches.
2708 */
2709#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2710
2711/* Enables non-sequential data reads through arbiter
2712 */
0206e353 2713#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2714
2715/* Disable FSB snooping of cacheable write cycles from binner/render
2716 * command stream
2717 */
2718#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2719
2720/* Arbiter time slice for non-isoch streams */
2721#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2722#define MI_ARB_TIME_SLICE_1 (0 << 5)
2723#define MI_ARB_TIME_SLICE_2 (1 << 5)
2724#define MI_ARB_TIME_SLICE_4 (2 << 5)
2725#define MI_ARB_TIME_SLICE_6 (3 << 5)
2726#define MI_ARB_TIME_SLICE_8 (4 << 5)
2727#define MI_ARB_TIME_SLICE_10 (5 << 5)
2728#define MI_ARB_TIME_SLICE_14 (6 << 5)
2729#define MI_ARB_TIME_SLICE_16 (7 << 5)
2730
2731/* Low priority grace period page size */
2732#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2733#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2734
2735/* Disable display A/B trickle feed */
2736#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2737
2738/* Set display plane priority */
2739#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2740#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2741
f0f59a00 2742#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2743#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2744#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2745
f0f59a00 2746#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2747#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2748#define CM0_IZ_OPT_DISABLE (1<<6)
2749#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2750#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2751#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2752#define CM0_COLOR_EVICT_DISABLE (1<<3)
2753#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2754#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2755#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2756#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2757#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2758#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2759#define ECO_GATING_CX_ONLY (1<<3)
2760#define ECO_FLIP_DONE (1<<0)
585fb111 2761
f0f59a00 2762#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2763#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2764#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2765#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2766#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2767#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2768#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2769
f0f59a00 2770#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2771#define GEN6_BLITTER_LOCK_SHIFT 16
2772#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2773
f0f59a00 2774#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2775#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2776#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2777#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2778
19f81df2
RB
2779#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2780#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2781
693d11c3 2782/* Fuse readout registers for GT */
f0f59a00 2783#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2784#define CHV_FGT_DISABLE_SS0 (1 << 10)
2785#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2786#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2787#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2788#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2789#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2790#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2791#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2792#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2793#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2794
f0f59a00 2795#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2796#define GEN8_F2_SS_DIS_SHIFT 21
2797#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2798#define GEN8_F2_S_ENA_SHIFT 25
2799#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2800
2801#define GEN9_F2_SS_DIS_SHIFT 20
2802#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2803
4e9767bc
BW
2804#define GEN10_F2_S_ENA_SHIFT 22
2805#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2806#define GEN10_F2_SS_DIS_SHIFT 18
2807#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2808
f0f59a00 2809#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2810#define GEN8_EU_DIS0_S0_MASK 0xffffff
2811#define GEN8_EU_DIS0_S1_SHIFT 24
2812#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2813
f0f59a00 2814#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2815#define GEN8_EU_DIS1_S1_MASK 0xffff
2816#define GEN8_EU_DIS1_S2_SHIFT 16
2817#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2818
f0f59a00 2819#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2820#define GEN8_EU_DIS2_S2_MASK 0xff
2821
f0f59a00 2822#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2823
4e9767bc
BW
2824#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2825#define GEN10_EU_DIS_SS_MASK 0xff
2826
f0f59a00 2827#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2828#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2829#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2830#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2831#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2832
cc609d5d
BW
2833/* On modern GEN architectures interrupt control consists of two sets
2834 * of registers. The first set pertains to the ring generating the
2835 * interrupt. The second control is for the functional block generating the
2836 * interrupt. These are PM, GT, DE, etc.
2837 *
2838 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2839 * GT interrupt bits, so we don't need to duplicate the defines.
2840 *
2841 * These defines should cover us well from SNB->HSW with minor exceptions
2842 * it can also work on ILK.
2843 */
2844#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2845#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2846#define GT_BLT_USER_INTERRUPT (1 << 22)
2847#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2848#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2849#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2850#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2851#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2852#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2853#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2854#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2855#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2856#define GT_RENDER_USER_INTERRUPT (1 << 0)
2857
12638c57
BW
2858#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2859#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2860
772c2a51 2861#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2862 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2863 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2864
cc609d5d
BW
2865/* These are all the "old" interrupts */
2866#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2867
2868#define I915_PM_INTERRUPT (1<<31)
2869#define I915_ISP_INTERRUPT (1<<22)
2870#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2871#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2872#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2873#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2874#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2875#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2876#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2877#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2878#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2879#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2880#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2881#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2882#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2883#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2884#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2885#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2886#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2887#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2888#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2889#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2890#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2891#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2892#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2893#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2894#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2895#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2896#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2897#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2898#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2899#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2900#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2901#define I915_USER_INTERRUPT (1<<1)
2902#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2903#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2904
eef57324
JA
2905#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2906#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2907
d5d8c3a1 2908/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2909#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2910#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2911
d5d8c3a1
PLB
2912#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2913#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2914#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2915#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2916 _VLV_AUD_PORT_EN_B_DBG, \
2917 _VLV_AUD_PORT_EN_C_DBG, \
2918 _VLV_AUD_PORT_EN_D_DBG)
2919#define VLV_AMP_MUTE (1 << 1)
2920
f0f59a00 2921#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2922
f0f59a00 2923#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2924#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2925#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2926#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2927#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2928#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2929#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2930#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2931#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2932#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2933#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2934#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2935#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2936#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2937#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2938#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2939
585fb111
JB
2940/*
2941 * Framebuffer compression (915+ only)
2942 */
2943
f0f59a00
VS
2944#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2945#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2946#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2947#define FBC_CTL_EN (1<<31)
2948#define FBC_CTL_PERIODIC (1<<30)
2949#define FBC_CTL_INTERVAL_SHIFT (16)
2950#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2951#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2952#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2953#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2954#define FBC_COMMAND _MMIO(0x320c)
585fb111 2955#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2956#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2957#define FBC_STAT_COMPRESSING (1<<31)
2958#define FBC_STAT_COMPRESSED (1<<30)
2959#define FBC_STAT_MODIFIED (1<<29)
82f34496 2960#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2961#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2962#define FBC_CTL_FENCE_DBL (0<<4)
2963#define FBC_CTL_IDLE_IMM (0<<2)
2964#define FBC_CTL_IDLE_FULL (1<<2)
2965#define FBC_CTL_IDLE_LINE (2<<2)
2966#define FBC_CTL_IDLE_DEBUG (3<<2)
2967#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2968#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2969#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2970#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2971
2972#define FBC_LL_SIZE (1536)
2973
44fff99f
MK
2974#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2975#define FBC_LLC_FULLY_OPEN (1<<30)
2976
74dff282 2977/* Framebuffer compression for GM45+ */
f0f59a00
VS
2978#define DPFC_CB_BASE _MMIO(0x3200)
2979#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2980#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2981#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2982#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2983#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2984#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2985#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2986#define DPFC_SR_EN (1<<10)
2987#define DPFC_CTL_LIMIT_1X (0<<6)
2988#define DPFC_CTL_LIMIT_2X (1<<6)
2989#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2990#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2991#define DPFC_RECOMP_STALL_EN (1<<27)
2992#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2993#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2994#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2995#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2996#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2997#define DPFC_INVAL_SEG_SHIFT (16)
2998#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2999#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 3000#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
3001#define DPFC_STATUS2 _MMIO(0x3214)
3002#define DPFC_FENCE_YOFF _MMIO(0x3218)
3003#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
3004#define DPFC_HT_MODIFY (1<<31)
3005
b52eb4dc 3006/* Framebuffer compression for Ironlake */
f0f59a00
VS
3007#define ILK_DPFC_CB_BASE _MMIO(0x43200)
3008#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 3009#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
3010/* The bit 28-8 is reserved */
3011#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
3012#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3013#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
3014#define ILK_DPFC_COMP_SEG_MASK 0x7ff
3015#define IVB_FBC_STATUS2 _MMIO(0x43214)
3016#define IVB_FBC_COMP_SEG_MASK 0x7ff
3017#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
3018#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3019#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 3020#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 3021#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 3022#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 3023#define ILK_FBC_RT_VALID (1<<0)
abe959c7 3024#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 3025
f0f59a00 3026#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 3027#define ILK_FBCQ_DIS (1<<22)
0206e353 3028#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 3029
b52eb4dc 3030
9c04f015
YL
3031/*
3032 * Framebuffer compression for Sandybridge
3033 *
3034 * The following two registers are of type GTTMMADR
3035 */
f0f59a00 3036#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 3037#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 3038#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 3039
abe959c7 3040/* Framebuffer compression for Ivybridge */
f0f59a00 3041#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 3042
f0f59a00 3043#define IPS_CTL _MMIO(0x43408)
42db64ef 3044#define IPS_ENABLE (1 << 31)
9c04f015 3045
f0f59a00 3046#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
3047#define FBC_REND_NUKE (1<<2)
3048#define FBC_REND_CACHE_CLEAN (1<<1)
3049
585fb111
JB
3050/*
3051 * GPIO regs
3052 */
f0f59a00
VS
3053#define GPIOA _MMIO(0x5010)
3054#define GPIOB _MMIO(0x5014)
3055#define GPIOC _MMIO(0x5018)
3056#define GPIOD _MMIO(0x501c)
3057#define GPIOE _MMIO(0x5020)
3058#define GPIOF _MMIO(0x5024)
3059#define GPIOG _MMIO(0x5028)
3060#define GPIOH _MMIO(0x502c)
585fb111
JB
3061# define GPIO_CLOCK_DIR_MASK (1 << 0)
3062# define GPIO_CLOCK_DIR_IN (0 << 1)
3063# define GPIO_CLOCK_DIR_OUT (1 << 1)
3064# define GPIO_CLOCK_VAL_MASK (1 << 2)
3065# define GPIO_CLOCK_VAL_OUT (1 << 3)
3066# define GPIO_CLOCK_VAL_IN (1 << 4)
3067# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3068# define GPIO_DATA_DIR_MASK (1 << 8)
3069# define GPIO_DATA_DIR_IN (0 << 9)
3070# define GPIO_DATA_DIR_OUT (1 << 9)
3071# define GPIO_DATA_VAL_MASK (1 << 10)
3072# define GPIO_DATA_VAL_OUT (1 << 11)
3073# define GPIO_DATA_VAL_IN (1 << 12)
3074# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3075
f0f59a00 3076#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
07e17a75 3077#define GMBUS_AKSV_SELECT (1<<11)
f899fc64
CW
3078#define GMBUS_RATE_100KHZ (0<<8)
3079#define GMBUS_RATE_50KHZ (1<<8)
3080#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
3081#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
3082#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
3083#define GMBUS_PIN_DISABLED 0
3084#define GMBUS_PIN_SSC 1
3085#define GMBUS_PIN_VGADDC 2
3086#define GMBUS_PIN_PANEL 3
3087#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
3088#define GMBUS_PIN_DPC 4 /* HDMIC */
3089#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
3090#define GMBUS_PIN_DPD 6 /* HDMID */
3091#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 3092#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
3093#define GMBUS_PIN_2_BXT 2
3094#define GMBUS_PIN_3_BXT 3
3d02352c 3095#define GMBUS_PIN_4_CNP 4
5c749c52
AS
3096#define GMBUS_PIN_9_TC1_ICP 9
3097#define GMBUS_PIN_10_TC2_ICP 10
3098#define GMBUS_PIN_11_TC3_ICP 11
3099#define GMBUS_PIN_12_TC4_ICP 12
3100
3101#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 3102#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
3103#define GMBUS_SW_CLR_INT (1<<31)
3104#define GMBUS_SW_RDY (1<<30)
3105#define GMBUS_ENT (1<<29) /* enable timeout */
3106#define GMBUS_CYCLE_NONE (0<<25)
3107#define GMBUS_CYCLE_WAIT (1<<25)
3108#define GMBUS_CYCLE_INDEX (2<<25)
3109#define GMBUS_CYCLE_STOP (4<<25)
3110#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 3111#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
3112#define GMBUS_SLAVE_INDEX_SHIFT 8
3113#define GMBUS_SLAVE_ADDR_SHIFT 1
3114#define GMBUS_SLAVE_READ (1<<0)
3115#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 3116#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
3117#define GMBUS_INUSE (1<<15)
3118#define GMBUS_HW_WAIT_PHASE (1<<14)
3119#define GMBUS_STALL_TIMEOUT (1<<13)
3120#define GMBUS_INT (1<<12)
3121#define GMBUS_HW_RDY (1<<11)
3122#define GMBUS_SATOER (1<<10)
3123#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
3124#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3125#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
3126#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
3127#define GMBUS_NAK_EN (1<<3)
3128#define GMBUS_IDLE_EN (1<<2)
3129#define GMBUS_HW_WAIT_EN (1<<1)
3130#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 3131#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 3132#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 3133
585fb111
JB
3134/*
3135 * Clock control & power management
3136 */
2d401b17
VS
3137#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
3138#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
3139#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 3140#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 3141
f0f59a00
VS
3142#define VGA0 _MMIO(0x6000)
3143#define VGA1 _MMIO(0x6004)
3144#define VGA_PD _MMIO(0x6010)
585fb111
JB
3145#define VGA0_PD_P2_DIV_4 (1 << 7)
3146#define VGA0_PD_P1_DIV_2 (1 << 5)
3147#define VGA0_PD_P1_SHIFT 0
3148#define VGA0_PD_P1_MASK (0x1f << 0)
3149#define VGA1_PD_P2_DIV_4 (1 << 15)
3150#define VGA1_PD_P1_DIV_2 (1 << 13)
3151#define VGA1_PD_P1_SHIFT 8
3152#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 3153#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
3154#define DPLL_SDVO_HIGH_SPEED (1 << 30)
3155#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 3156#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 3157#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 3158#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
3159#define DPLL_VGA_MODE_DIS (1 << 28)
3160#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3161#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3162#define DPLL_MODE_MASK (3 << 26)
3163#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3164#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3165#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3166#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3167#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3168#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 3169#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 3170#define DPLL_LOCK_VLV (1<<15)
598fac6b 3171#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
3172#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
3173#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
3174#define DPLL_PORTC_READY_MASK (0xf << 4)
3175#define DPLL_PORTB_READY_MASK (0xf)
585fb111 3176
585fb111 3177#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
3178
3179/* Additional CHV pll/phy registers */
f0f59a00 3180#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 3181#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 3182#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 3183#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
3184#define PHY_LDO_DELAY_0NS 0x0
3185#define PHY_LDO_DELAY_200NS 0x1
3186#define PHY_LDO_DELAY_600NS 0x2
3187#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 3188#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
3189#define PHY_CH_SU_PSR 0x1
3190#define PHY_CH_DEEP_PSR 0x7
3191#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
3192#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 3193#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 3194#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
3195#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
3196#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 3197
585fb111
JB
3198/*
3199 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3200 * this field (only one bit may be set).
3201 */
3202#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3203#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 3204#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
3205/* i830, required in DVO non-gang */
3206#define PLL_P2_DIVIDE_BY_4 (1 << 23)
3207#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3208#define PLL_REF_INPUT_DREFCLK (0 << 13)
3209#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3210#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3211#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3212#define PLL_REF_INPUT_MASK (3 << 13)
3213#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 3214/* Ironlake */
b9055052
ZW
3215# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3216# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3217# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3218# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3219# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3220
585fb111
JB
3221/*
3222 * Parallel to Serial Load Pulse phase selection.
3223 * Selects the phase for the 10X DPLL clock for the PCIe
3224 * digital display port. The range is 4 to 13; 10 or more
3225 * is just a flip delay. The default is 6
3226 */
3227#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3228#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3229/*
3230 * SDVO multiplier for 945G/GM. Not used on 965.
3231 */
3232#define SDVO_MULTIPLIER_MASK 0x000000ff
3233#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3234#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3235
2d401b17
VS
3236#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3237#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3238#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3239#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3240
585fb111
JB
3241/*
3242 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3243 *
3244 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3245 */
3246#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3247#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3248/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3249#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3250#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3251/*
3252 * SDVO/UDI pixel multiplier.
3253 *
3254 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3255 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3256 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3257 * dummy bytes in the datastream at an increased clock rate, with both sides of
3258 * the link knowing how many bytes are fill.
3259 *
3260 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3261 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3262 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3263 * through an SDVO command.
3264 *
3265 * This register field has values of multiplication factor minus 1, with
3266 * a maximum multiplier of 5 for SDVO.
3267 */
3268#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3269#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3270/*
3271 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3272 * This best be set to the default value (3) or the CRT won't work. No,
3273 * I don't entirely understand what this does...
3274 */
3275#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3276#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3277
19ab4ed3
VS
3278#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3279
f0f59a00
VS
3280#define _FPA0 0x6040
3281#define _FPA1 0x6044
3282#define _FPB0 0x6048
3283#define _FPB1 0x604c
3284#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3285#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3286#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3287#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3288#define FP_N_DIV_SHIFT 16
3289#define FP_M1_DIV_MASK 0x00003f00
3290#define FP_M1_DIV_SHIFT 8
3291#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3292#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3293#define FP_M2_DIV_SHIFT 0
f0f59a00 3294#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3295#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3296#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3297#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3298#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3299#define DPLLB_TEST_N_BYPASS (1 << 19)
3300#define DPLLB_TEST_M_BYPASS (1 << 18)
3301#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3302#define DPLLA_TEST_N_BYPASS (1 << 3)
3303#define DPLLA_TEST_M_BYPASS (1 << 2)
3304#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3305#define D_STATE _MMIO(0x6104)
dc96e9b8 3306#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3307#define DSTATE_PLL_D3_OFF (1<<3)
3308#define DSTATE_GFX_CLOCK_GATING (1<<1)
3309#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3310#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3311# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3312# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3313# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3314# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3315# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3316# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3317# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3318# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3319# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3320# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3321# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3322# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3323# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3324# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3325# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3326# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3327# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3328# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3329# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3330# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3331# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3332# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3333# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3334# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3335# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3336# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3337# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3338# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3339# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3340/*
652c393a
JB
3341 * This bit must be set on the 830 to prevent hangs when turning off the
3342 * overlay scaler.
3343 */
3344# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3345# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3346# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3347# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3348# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3349
f0f59a00 3350#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3351# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3352# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3353# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3354# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3355# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3356# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3357# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3358# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3359# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3360/* This bit must be unset on 855,865 */
652c393a
JB
3361# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3362# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3363# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3364# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3365/* This bit must be set on 855,865. */
652c393a
JB
3366# define SV_CLOCK_GATE_DISABLE (1 << 0)
3367# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3368# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3369# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3370# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3371# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3372# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3373# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3374# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3375# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3376# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3377# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3378# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3379# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3380# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3381# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3382# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3383# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3384
3385# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3386/* This bit must always be set on 965G/965GM */
652c393a
JB
3387# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3388# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3389# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3390# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3391# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3392# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3393/* This bit must always be set on 965G */
652c393a
JB
3394# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3395# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3396# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3397# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3398# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3399# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3400# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3401# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3402# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3403# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3404# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3405# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3406# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3407# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3408# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3409# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3410# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3411# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3412# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3413
f0f59a00 3414#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3415#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3416#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3417#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3418
f0f59a00 3419#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3420#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3421
f0f59a00
VS
3422#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3423#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3424
f0f59a00 3425#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3426#define FW_CSPWRDWNEN (1<<15)
3427
f0f59a00 3428#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3429
f0f59a00 3430#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3431#define CDCLK_FREQ_SHIFT 4
3432#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3433#define CZCLK_FREQ_MASK 0xf
1e69cd74 3434
f0f59a00 3435#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3436#define PFI_CREDIT_63 (9 << 28) /* chv only */
3437#define PFI_CREDIT_31 (8 << 28) /* chv only */
3438#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3439#define PFI_CREDIT_RESEND (1 << 27)
3440#define VGA_FAST_MODE_DISABLE (1 << 14)
3441
f0f59a00 3442#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3443
585fb111
JB
3444/*
3445 * Palette regs
3446 */
a57c774a
AK
3447#define PALETTE_A_OFFSET 0xa000
3448#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3449#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3450#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3451 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3452
673a394b
EA
3453/* MCH MMIO space */
3454
3455/*
3456 * MCHBAR mirror.
3457 *
3458 * This mirrors the MCHBAR MMIO space whose location is determined by
3459 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3460 * every way. It is not accessible from the CP register read instructions.
3461 *
515b2392
PZ
3462 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3463 * just read.
673a394b
EA
3464 */
3465#define MCHBAR_MIRROR_BASE 0x10000
3466
1398261a
YL
3467#define MCHBAR_MIRROR_BASE_SNB 0x140000
3468
f0f59a00
VS
3469#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3470#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3471#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3472#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3473#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3474
3ebecd07 3475/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3476#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3477
646b4269 3478/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3479#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3480#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3481#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3482#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3483#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3484#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3485#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3486#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3487#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3488
646b4269 3489/* Pineview MCH register contains DDR3 setting */
f0f59a00 3490#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3491#define CSHRDDR3CTL_DDR3 (1 << 2)
3492
646b4269 3493/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3494#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3495#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3496
646b4269 3497/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3498#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3499#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3500#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3501#define MAD_DIMM_ECC_MASK (0x3 << 24)
3502#define MAD_DIMM_ECC_OFF (0x0 << 24)
3503#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3504#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3505#define MAD_DIMM_ECC_ON (0x3 << 24)
3506#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3507#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3508#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3509#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3510#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3511#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3512#define MAD_DIMM_A_SELECT (0x1 << 16)
3513/* DIMM sizes are in multiples of 256mb. */
3514#define MAD_DIMM_B_SIZE_SHIFT 8
3515#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3516#define MAD_DIMM_A_SIZE_SHIFT 0
3517#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3518
646b4269 3519/* snb MCH registers for priority tuning */
f0f59a00 3520#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3521#define MCH_SSKPD_WM0_MASK 0x3f
3522#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3523
f0f59a00 3524#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3525
b11248df 3526/* Clocking configuration register */
f0f59a00 3527#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3528#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3529#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3530#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3531#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3532#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3533#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3534#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3535/*
3536 * Note that on at least on ELK the below value is reported for both
3537 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3538 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3539 */
3540#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3541#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3542#define CLKCFG_MEM_533 (1 << 4)
3543#define CLKCFG_MEM_667 (2 << 4)
3544#define CLKCFG_MEM_800 (3 << 4)
3545#define CLKCFG_MEM_MASK (7 << 4)
3546
f0f59a00
VS
3547#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3548#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3549
f0f59a00 3550#define TSC1 _MMIO(0x11001)
ea056c14 3551#define TSE (1<<0)
f0f59a00
VS
3552#define TR1 _MMIO(0x11006)
3553#define TSFS _MMIO(0x11020)
7648fa99
JB
3554#define TSFS_SLOPE_MASK 0x0000ff00
3555#define TSFS_SLOPE_SHIFT 8
3556#define TSFS_INTR_MASK 0x000000ff
3557
f0f59a00
VS
3558#define CRSTANDVID _MMIO(0x11100)
3559#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3560#define PXVFREQ_PX_MASK 0x7f000000
3561#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3562#define VIDFREQ_BASE _MMIO(0x11110)
3563#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3564#define VIDFREQ2 _MMIO(0x11114)
3565#define VIDFREQ3 _MMIO(0x11118)
3566#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3567#define VIDFREQ_P0_MASK 0x1f000000
3568#define VIDFREQ_P0_SHIFT 24
3569#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3570#define VIDFREQ_P0_CSCLK_SHIFT 20
3571#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3572#define VIDFREQ_P0_CRCLK_SHIFT 16
3573#define VIDFREQ_P1_MASK 0x00001f00
3574#define VIDFREQ_P1_SHIFT 8
3575#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3576#define VIDFREQ_P1_CSCLK_SHIFT 4
3577#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3578#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3579#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3580#define INTTOEXT_MAP3_SHIFT 24
3581#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3582#define INTTOEXT_MAP2_SHIFT 16
3583#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3584#define INTTOEXT_MAP1_SHIFT 8
3585#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3586#define INTTOEXT_MAP0_SHIFT 0
3587#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3588#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3589#define MEMCTL_CMD_MASK 0xe000
3590#define MEMCTL_CMD_SHIFT 13
3591#define MEMCTL_CMD_RCLK_OFF 0
3592#define MEMCTL_CMD_RCLK_ON 1
3593#define MEMCTL_CMD_CHFREQ 2
3594#define MEMCTL_CMD_CHVID 3
3595#define MEMCTL_CMD_VMMOFF 4
3596#define MEMCTL_CMD_VMMON 5
3597#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3598 when command complete */
3599#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3600#define MEMCTL_FREQ_SHIFT 8
3601#define MEMCTL_SFCAVM (1<<7)
3602#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3603#define MEMIHYST _MMIO(0x1117c)
3604#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3605#define MEMINT_RSEXIT_EN (1<<8)
3606#define MEMINT_CX_SUPR_EN (1<<7)
3607#define MEMINT_CONT_BUSY_EN (1<<6)
3608#define MEMINT_AVG_BUSY_EN (1<<5)
3609#define MEMINT_EVAL_CHG_EN (1<<4)
3610#define MEMINT_MON_IDLE_EN (1<<3)
3611#define MEMINT_UP_EVAL_EN (1<<2)
3612#define MEMINT_DOWN_EVAL_EN (1<<1)
3613#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3614#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3615#define MEM_RSEXIT_MASK 0xc000
3616#define MEM_RSEXIT_SHIFT 14
3617#define MEM_CONT_BUSY_MASK 0x3000
3618#define MEM_CONT_BUSY_SHIFT 12
3619#define MEM_AVG_BUSY_MASK 0x0c00
3620#define MEM_AVG_BUSY_SHIFT 10
3621#define MEM_EVAL_CHG_MASK 0x0300
3622#define MEM_EVAL_BUSY_SHIFT 8
3623#define MEM_MON_IDLE_MASK 0x00c0
3624#define MEM_MON_IDLE_SHIFT 6
3625#define MEM_UP_EVAL_MASK 0x0030
3626#define MEM_UP_EVAL_SHIFT 4
3627#define MEM_DOWN_EVAL_MASK 0x000c
3628#define MEM_DOWN_EVAL_SHIFT 2
3629#define MEM_SW_CMD_MASK 0x0003
3630#define MEM_INT_STEER_GFX 0
3631#define MEM_INT_STEER_CMR 1
3632#define MEM_INT_STEER_SMI 2
3633#define MEM_INT_STEER_SCI 3
f0f59a00 3634#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3635#define MEMINT_RSEXIT (1<<7)
3636#define MEMINT_CONT_BUSY (1<<6)
3637#define MEMINT_AVG_BUSY (1<<5)
3638#define MEMINT_EVAL_CHG (1<<4)
3639#define MEMINT_MON_IDLE (1<<3)
3640#define MEMINT_UP_EVAL (1<<2)
3641#define MEMINT_DOWN_EVAL (1<<1)
3642#define MEMINT_SW_CMD (1<<0)
f0f59a00 3643#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3644#define MEMMODE_BOOST_EN (1<<31)
3645#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3646#define MEMMODE_BOOST_FREQ_SHIFT 24
3647#define MEMMODE_IDLE_MODE_MASK 0x00030000
3648#define MEMMODE_IDLE_MODE_SHIFT 16
3649#define MEMMODE_IDLE_MODE_EVAL 0
3650#define MEMMODE_IDLE_MODE_CONT 1
3651#define MEMMODE_HWIDLE_EN (1<<15)
3652#define MEMMODE_SWMODE_EN (1<<14)
3653#define MEMMODE_RCLK_GATE (1<<13)
3654#define MEMMODE_HW_UPDATE (1<<12)
3655#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3656#define MEMMODE_FSTART_SHIFT 8
3657#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3658#define MEMMODE_FMAX_SHIFT 4
3659#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3660#define RCBMAXAVG _MMIO(0x1119c)
3661#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3662#define SWMEMCMD_RENDER_OFF (0 << 13)
3663#define SWMEMCMD_RENDER_ON (1 << 13)
3664#define SWMEMCMD_SWFREQ (2 << 13)
3665#define SWMEMCMD_TARVID (3 << 13)
3666#define SWMEMCMD_VRM_OFF (4 << 13)
3667#define SWMEMCMD_VRM_ON (5 << 13)
3668#define CMDSTS (1<<12)
3669#define SFCAVM (1<<11)
3670#define SWFREQ_MASK 0x0380 /* P0-7 */
3671#define SWFREQ_SHIFT 7
3672#define TARVID_MASK 0x001f
f0f59a00
VS
3673#define MEMSTAT_CTG _MMIO(0x111a0)
3674#define RCBMINAVG _MMIO(0x111a0)
3675#define RCUPEI _MMIO(0x111b0)
3676#define RCDNEI _MMIO(0x111b4)
3677#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3678#define RS1EN (1<<31)
3679#define RS2EN (1<<30)
3680#define RS3EN (1<<29)
3681#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3682#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3683#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3684#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3685#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3686#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3687#define RSX_STATUS_MASK (7<<20)
3688#define RSX_STATUS_ON (0<<20)
3689#define RSX_STATUS_RC1 (1<<20)
3690#define RSX_STATUS_RC1E (2<<20)
3691#define RSX_STATUS_RS1 (3<<20)
3692#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3693#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3694#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3695#define RSX_STATUS_RSVD2 (7<<20)
3696#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3697#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3698#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3699#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3700#define RS1CONTSAV_MASK (3<<14)
3701#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3702#define RS1CONTSAV_RSVD (1<<14)
3703#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3704#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3705#define NORMSLEXLAT_MASK (3<<12)
3706#define SLOW_RS123 (0<<12)
3707#define SLOW_RS23 (1<<12)
3708#define SLOW_RS3 (2<<12)
3709#define NORMAL_RS123 (3<<12)
3710#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3711#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3712#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3713#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3714#define RS_CSTATE_MASK (3<<4)
3715#define RS_CSTATE_C367_RS1 (0<<4)
3716#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3717#define RS_CSTATE_RSVD (2<<4)
3718#define RS_CSTATE_C367_RS2 (3<<4)
3719#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3720#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3721#define VIDCTL _MMIO(0x111c0)
3722#define VIDSTS _MMIO(0x111c8)
3723#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3724#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3725#define MEMSTAT_VID_MASK 0x7f00
3726#define MEMSTAT_VID_SHIFT 8
3727#define MEMSTAT_PSTATE_MASK 0x00f8
3728#define MEMSTAT_PSTATE_SHIFT 3
3729#define MEMSTAT_MON_ACTV (1<<2)
3730#define MEMSTAT_SRC_CTL_MASK 0x0003
3731#define MEMSTAT_SRC_CTL_CORE 0
3732#define MEMSTAT_SRC_CTL_TRB 1
3733#define MEMSTAT_SRC_CTL_THM 2
3734#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3735#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3736#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3737#define PMMISC _MMIO(0x11214)
ea056c14 3738#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3739#define SDEW _MMIO(0x1124c)
3740#define CSIEW0 _MMIO(0x11250)
3741#define CSIEW1 _MMIO(0x11254)
3742#define CSIEW2 _MMIO(0x11258)
3743#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3744#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3745#define MCHAFE _MMIO(0x112c0)
3746#define CSIEC _MMIO(0x112e0)
3747#define DMIEC _MMIO(0x112e4)
3748#define DDREC _MMIO(0x112e8)
3749#define PEG0EC _MMIO(0x112ec)
3750#define PEG1EC _MMIO(0x112f0)
3751#define GFXEC _MMIO(0x112f4)
3752#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3753#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3754#define ECR _MMIO(0x11600)
7648fa99
JB
3755#define ECR_GPFE (1<<31)
3756#define ECR_IMONE (1<<30)
3757#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3758#define OGW0 _MMIO(0x11608)
3759#define OGW1 _MMIO(0x1160c)
3760#define EG0 _MMIO(0x11610)
3761#define EG1 _MMIO(0x11614)
3762#define EG2 _MMIO(0x11618)
3763#define EG3 _MMIO(0x1161c)
3764#define EG4 _MMIO(0x11620)
3765#define EG5 _MMIO(0x11624)
3766#define EG6 _MMIO(0x11628)
3767#define EG7 _MMIO(0x1162c)
3768#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3769#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3770#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3771#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3772#define CSIPLL0 _MMIO(0x12c10)
3773#define DDRMPLL1 _MMIO(0X12c20)
3774#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3775
f0f59a00 3776#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3777#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3778
f0f59a00
VS
3779#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3780#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3781#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3782#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3783#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3784
8a292d01
VS
3785/*
3786 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3787 * 8300) freezing up around GPU hangs. Looks as if even
3788 * scheduling/timer interrupts start misbehaving if the RPS
3789 * EI/thresholds are "bad", leading to a very sluggish or even
3790 * frozen machine.
3791 */
3792#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3793#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3794#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3795#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3796 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3797 INTERVAL_0_833_US(us) : \
3798 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3799 INTERVAL_1_28_US(us))
3800
52530cba
AG
3801#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3802#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3803#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3804#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3805 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3806 INTERVAL_0_833_TO_US(interval) : \
3807 INTERVAL_1_33_TO_US(interval)) : \
3808 INTERVAL_1_28_TO_US(interval))
3809
aa40d6bb
ZN
3810/*
3811 * Logical Context regs
3812 */
ec62ed3e
CW
3813#define CCID _MMIO(0x2180)
3814#define CCID_EN BIT(0)
3815#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3816#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3817/*
3818 * Notes on SNB/IVB/VLV context size:
3819 * - Power context is saved elsewhere (LLC or stolen)
3820 * - Ring/execlist context is saved on SNB, not on IVB
3821 * - Extended context size already includes render context size
3822 * - We always need to follow the extended context size.
3823 * SNB BSpec has comments indicating that we should use the
3824 * render context size instead if execlists are disabled, but
3825 * based on empirical testing that's just nonsense.
3826 * - Pipelined/VF state is saved on SNB/IVB respectively
3827 * - GT1 size just indicates how much of render context
3828 * doesn't need saving on GT1
3829 */
f0f59a00 3830#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3831#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3832#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3833#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3834#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3835#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3836#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3837 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3838 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3839#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3840#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3841#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3842#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3843#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3844#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3845#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3846#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3847 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3848
c01fc532
ZW
3849enum {
3850 INTEL_ADVANCED_CONTEXT = 0,
3851 INTEL_LEGACY_32B_CONTEXT,
3852 INTEL_ADVANCED_AD_CONTEXT,
3853 INTEL_LEGACY_64B_CONTEXT
3854};
3855
2355cf08
MK
3856enum {
3857 FAULT_AND_HANG = 0,
3858 FAULT_AND_HALT, /* Debug only */
3859 FAULT_AND_STREAM,
3860 FAULT_AND_CONTINUE /* Unsupported */
3861};
3862
3863#define GEN8_CTX_VALID (1<<0)
3864#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3865#define GEN8_CTX_FORCE_RESTORE (1<<2)
3866#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3867#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3868#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3869
2355cf08
MK
3870#define GEN8_CTX_ID_SHIFT 32
3871#define GEN8_CTX_ID_WIDTH 21
c01fc532 3872
f0f59a00
VS
3873#define CHV_CLK_CTL1 _MMIO(0x101100)
3874#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3875#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3876
585fb111
JB
3877/*
3878 * Overlay regs
3879 */
3880
f0f59a00
VS
3881#define OVADD _MMIO(0x30000)
3882#define DOVSTA _MMIO(0x30008)
585fb111 3883#define OC_BUF (0x3<<20)
f0f59a00
VS
3884#define OGAMC5 _MMIO(0x30010)
3885#define OGAMC4 _MMIO(0x30014)
3886#define OGAMC3 _MMIO(0x30018)
3887#define OGAMC2 _MMIO(0x3001c)
3888#define OGAMC1 _MMIO(0x30020)
3889#define OGAMC0 _MMIO(0x30024)
585fb111 3890
d965e7ac
ID
3891/*
3892 * GEN9 clock gating regs
3893 */
3894#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3895#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3896#define PWM2_GATING_DIS (1 << 14)
3897#define PWM1_GATING_DIS (1 << 13)
3898
6481d5ed
VS
3899#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3900#define BXT_GMBUS_GATING_DIS (1 << 14)
3901
ed69cd40
ID
3902#define _CLKGATE_DIS_PSL_A 0x46520
3903#define _CLKGATE_DIS_PSL_B 0x46524
3904#define _CLKGATE_DIS_PSL_C 0x46528
3905#define DPF_GATING_DIS (1 << 10)
3906#define DPF_RAM_GATING_DIS (1 << 9)
3907#define DPFR_GATING_DIS (1 << 8)
3908
3909#define CLKGATE_DIS_PSL(pipe) \
3910 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3911
90007bca
RV
3912/*
3913 * GEN10 clock gating regs
3914 */
3915#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3916#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3917#define RCCUNIT_CLKGATE_DIS (1 << 7)
90007bca 3918
01ab0f92
RA
3919#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3920#define VFUNIT_CLKGATE_DIS (1 << 20)
3921
585fb111
JB
3922/*
3923 * Display engine regs
3924 */
3925
8bf1e9f1 3926/* Pipe A CRC regs */
a57c774a 3927#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3928#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3929/* ivb+ source selection */
8bf1e9f1
SH
3930#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3931#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3932#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3933/* ilk+ source selection */
5a6b5c84
DV
3934#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3935#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3936#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3937/* embedded DP port on the north display block, reserved on ivb */
3938#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3939#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3940/* vlv source selection */
3941#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3942#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3943#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3944/* with DP port the pipe source is invalid */
3945#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3946#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3947#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3948/* gen3+ source selection */
3949#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3950#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3951#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3952/* with DP/TV port the pipe source is invalid */
3953#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3954#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3955#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3956#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3957#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3958/* gen2 doesn't have source selection bits */
52f843f6 3959#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3960
5a6b5c84
DV
3961#define _PIPE_CRC_RES_1_A_IVB 0x60064
3962#define _PIPE_CRC_RES_2_A_IVB 0x60068
3963#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3964#define _PIPE_CRC_RES_4_A_IVB 0x60070
3965#define _PIPE_CRC_RES_5_A_IVB 0x60074
3966
a57c774a
AK
3967#define _PIPE_CRC_RES_RED_A 0x60060
3968#define _PIPE_CRC_RES_GREEN_A 0x60064
3969#define _PIPE_CRC_RES_BLUE_A 0x60068
3970#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3971#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3972
3973/* Pipe B CRC regs */
5a6b5c84
DV
3974#define _PIPE_CRC_RES_1_B_IVB 0x61064
3975#define _PIPE_CRC_RES_2_B_IVB 0x61068
3976#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3977#define _PIPE_CRC_RES_4_B_IVB 0x61070
3978#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3979
f0f59a00
VS
3980#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3981#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3982#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3983#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3984#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3985#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3986
3987#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3988#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3989#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3990#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3991#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3992
585fb111 3993/* Pipe A timing regs */
a57c774a
AK
3994#define _HTOTAL_A 0x60000
3995#define _HBLANK_A 0x60004
3996#define _HSYNC_A 0x60008
3997#define _VTOTAL_A 0x6000c
3998#define _VBLANK_A 0x60010
3999#define _VSYNC_A 0x60014
4000#define _PIPEASRC 0x6001c
4001#define _BCLRPAT_A 0x60020
4002#define _VSYNCSHIFT_A 0x60028
ebb69c95 4003#define _PIPE_MULT_A 0x6002c
585fb111
JB
4004
4005/* Pipe B timing regs */
a57c774a
AK
4006#define _HTOTAL_B 0x61000
4007#define _HBLANK_B 0x61004
4008#define _HSYNC_B 0x61008
4009#define _VTOTAL_B 0x6100c
4010#define _VBLANK_B 0x61010
4011#define _VSYNC_B 0x61014
4012#define _PIPEBSRC 0x6101c
4013#define _BCLRPAT_B 0x61020
4014#define _VSYNCSHIFT_B 0x61028
ebb69c95 4015#define _PIPE_MULT_B 0x6102c
a57c774a
AK
4016
4017#define TRANSCODER_A_OFFSET 0x60000
4018#define TRANSCODER_B_OFFSET 0x61000
4019#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 4020#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
4021#define TRANSCODER_EDP_OFFSET 0x6f000
4022
f0f59a00 4023#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
4024 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
4025 dev_priv->info.display_mmio_offset)
a57c774a 4026
f0f59a00
VS
4027#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4028#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4029#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4030#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4031#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4032#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4033#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4034#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4035#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4036#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 4037
c8f7df58
RV
4038/* VLV eDP PSR registers */
4039#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
4040#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
4041#define VLV_EDP_PSR_ENABLE (1<<0)
4042#define VLV_EDP_PSR_RESET (1<<1)
4043#define VLV_EDP_PSR_MODE_MASK (7<<2)
4044#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
4045#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
4046#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
4047#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
4048#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
4049#define VLV_EDP_PSR_DBL_FRAME (1<<10)
4050#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
4051#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 4052#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
4053
4054#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
4055#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
4056#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
4057#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
4058#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 4059#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
4060
4061#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
4062#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
4063#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
4064#define VLV_EDP_PSR_CURR_STATE_MASK 7
4065#define VLV_EDP_PSR_DISABLED (0<<0)
4066#define VLV_EDP_PSR_INACTIVE (1<<0)
4067#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
4068#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
4069#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
4070#define VLV_EDP_PSR_EXIT (5<<0)
4071#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 4072#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 4073
ed8546ac 4074/* HSW+ eDP PSR registers */
443a389f
VS
4075#define HSW_EDP_PSR_BASE 0x64800
4076#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 4077#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 4078#define EDP_PSR_ENABLE (1<<31)
82c56254 4079#define BDW_PSR_SINGLE_FRAME (1<<30)
912d6412 4080#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
2b28bb1b
RV
4081#define EDP_PSR_LINK_STANDBY (1<<27)
4082#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
4083#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
4084#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
4085#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
4086#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
4087#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4088#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
4089#define EDP_PSR_TP1_TP2_SEL (0<<11)
4090#define EDP_PSR_TP1_TP3_SEL (1<<11)
4091#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
4092#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
4093#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
4094#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
4095#define EDP_PSR_TP1_TIME_500us (0<<4)
4096#define EDP_PSR_TP1_TIME_100us (1<<4)
4097#define EDP_PSR_TP1_TIME_2500us (2<<4)
4098#define EDP_PSR_TP1_TIME_0us (3<<4)
4099#define EDP_PSR_IDLE_FRAME_SHIFT 0
4100
f0f59a00
VS
4101#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
4102#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 4103
861023e0 4104#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 4105#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
4106#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
4107#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
4108#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
4109#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
4110#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
4111#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
4112#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
4113#define EDP_PSR_STATUS_LINK_MASK (3<<26)
4114#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
4115#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
4116#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
4117#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4118#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4119#define EDP_PSR_STATUS_COUNT_SHIFT 16
4120#define EDP_PSR_STATUS_COUNT_MASK 0xf
4121#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
4122#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
4123#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
4124#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
4125#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
4126#define EDP_PSR_STATUS_IDLE_MASK 0xf
4127
f0f59a00 4128#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 4129#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 4130
861023e0 4131#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60)
6433226b
NV
4132#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
4133#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
4134#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
4135#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
4136#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
4137#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15)
2b28bb1b 4138
f0f59a00 4139#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
4140#define EDP_PSR2_ENABLE (1<<31)
4141#define EDP_SU_TRACK_ENABLE (1<<30)
4142#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
4143#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
4144#define EDP_PSR2_TP2_TIME_500 (0<<8)
4145#define EDP_PSR2_TP2_TIME_100 (1<<8)
4146#define EDP_PSR2_TP2_TIME_2500 (2<<8)
4147#define EDP_PSR2_TP2_TIME_50 (3<<8)
4148#define EDP_PSR2_TP2_TIME_MASK (3<<8)
4149#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4150#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
4151#define EDP_PSR2_IDLE_MASK 0xf
977da084 4152#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
474d1ec4 4153
861023e0 4154#define EDP_PSR2_STATUS _MMIO(0x6f940)
3fcb0ca1 4155#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 4156#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 4157
585fb111 4158/* VGA port control */
f0f59a00
VS
4159#define ADPA _MMIO(0x61100)
4160#define PCH_ADPA _MMIO(0xe1100)
4161#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 4162
585fb111
JB
4163#define ADPA_DAC_ENABLE (1<<31)
4164#define ADPA_DAC_DISABLE 0
4165#define ADPA_PIPE_SELECT_MASK (1<<30)
4166#define ADPA_PIPE_A_SELECT 0
4167#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 4168#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
4169/* CPT uses bits 29:30 for pch transcoder select */
4170#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4171#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
4172#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
4173#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
4174#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
4175#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
4176#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
4177#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
4178#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
4179#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
4180#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
4181#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
4182#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
4183#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
4184#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
4185#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
4186#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
4187#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
4188#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
4189#define ADPA_USE_VGA_HVPOLARITY (1<<15)
4190#define ADPA_SETS_HVPOLARITY 0
60222c0c 4191#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 4192#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 4193#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
4194#define ADPA_HSYNC_CNTL_ENABLE 0
4195#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
4196#define ADPA_VSYNC_ACTIVE_LOW 0
4197#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
4198#define ADPA_HSYNC_ACTIVE_LOW 0
4199#define ADPA_DPMS_MASK (~(3<<10))
4200#define ADPA_DPMS_ON (0<<10)
4201#define ADPA_DPMS_SUSPEND (1<<10)
4202#define ADPA_DPMS_STANDBY (2<<10)
4203#define ADPA_DPMS_OFF (3<<10)
4204
939fe4d7 4205
585fb111 4206/* Hotplug control (945+ only) */
f0f59a00 4207#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4208#define PORTB_HOTPLUG_INT_EN (1 << 29)
4209#define PORTC_HOTPLUG_INT_EN (1 << 28)
4210#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4211#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4212#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4213#define TV_HOTPLUG_INT_EN (1 << 18)
4214#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4215#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4216 PORTC_HOTPLUG_INT_EN | \
4217 PORTD_HOTPLUG_INT_EN | \
4218 SDVOC_HOTPLUG_INT_EN | \
4219 SDVOB_HOTPLUG_INT_EN | \
4220 CRT_HOTPLUG_INT_EN)
585fb111 4221#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4222#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4223/* must use period 64 on GM45 according to docs */
4224#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4225#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4226#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4227#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4228#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4229#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4230#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4231#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4232#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4233#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4234#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4235#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4236
f0f59a00 4237#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4238/*
0780cd36 4239 * HDMI/DP bits are g4x+
0ce99f74
DV
4240 *
4241 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4242 * Please check the detailed lore in the commit message for for experimental
4243 * evidence.
4244 */
0780cd36
VS
4245/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4246#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4247#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4248#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4249/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4250#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4251#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4252#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4253#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4254#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4255#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4256#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4257#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4258#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4259#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4260#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4261#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4262/* CRT/TV common between gen3+ */
585fb111
JB
4263#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4264#define TV_HOTPLUG_INT_STATUS (1 << 10)
4265#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4266#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4267#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4268#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4269#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4270#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4271#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4272#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4273
084b612e
CW
4274/* SDVO is different across gen3/4 */
4275#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4276#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4277/*
4278 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4279 * since reality corrobates that they're the same as on gen3. But keep these
4280 * bits here (and the comment!) to help any other lost wanderers back onto the
4281 * right tracks.
4282 */
084b612e
CW
4283#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4284#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4285#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4286#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4287#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4288 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4289 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4290 PORTB_HOTPLUG_INT_STATUS | \
4291 PORTC_HOTPLUG_INT_STATUS | \
4292 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4293
4294#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4295 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4296 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4297 PORTB_HOTPLUG_INT_STATUS | \
4298 PORTC_HOTPLUG_INT_STATUS | \
4299 PORTD_HOTPLUG_INT_STATUS)
585fb111 4300
c20cd312
PZ
4301/* SDVO and HDMI port control.
4302 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4303#define _GEN3_SDVOB 0x61140
4304#define _GEN3_SDVOC 0x61160
4305#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4306#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4307#define GEN4_HDMIB GEN3_SDVOB
4308#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4309#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4310#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4311#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4312#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4313#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4314#define PCH_HDMIC _MMIO(0xe1150)
4315#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4316
f0f59a00 4317#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4318#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4319#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4320#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4321#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4322#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4323#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4324#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4325
c20cd312
PZ
4326/* Gen 3 SDVO bits: */
4327#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4328#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4329#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4330#define SDVO_PIPE_B_SELECT (1 << 30)
4331#define SDVO_STALL_SELECT (1 << 29)
4332#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4333/*
585fb111 4334 * 915G/GM SDVO pixel multiplier.
585fb111 4335 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4336 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4337 */
c20cd312 4338#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4339#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4340#define SDVO_PHASE_SELECT_MASK (15 << 19)
4341#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4342#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4343#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4344#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4345#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4346#define SDVO_DETECTED (1 << 2)
585fb111 4347/* Bits to be preserved when writing */
c20cd312
PZ
4348#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4349 SDVO_INTERRUPT_ENABLE)
4350#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4351
4352/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4353#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4354#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4355#define SDVO_ENCODING_SDVO (0 << 10)
4356#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4357#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4358#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4359#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4360#define SDVO_AUDIO_ENABLE (1 << 6)
4361/* VSYNC/HSYNC bits new with 965, default is to be set */
4362#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4363#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4364
4365/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4366#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4367#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4368
4369/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4370#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4371#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4372
44f37d1f
CML
4373/* CHV SDVO/HDMI bits: */
4374#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4375#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4376
585fb111
JB
4377
4378/* DVO port control */
f0f59a00
VS
4379#define _DVOA 0x61120
4380#define DVOA _MMIO(_DVOA)
4381#define _DVOB 0x61140
4382#define DVOB _MMIO(_DVOB)
4383#define _DVOC 0x61160
4384#define DVOC _MMIO(_DVOC)
585fb111
JB
4385#define DVO_ENABLE (1 << 31)
4386#define DVO_PIPE_B_SELECT (1 << 30)
4387#define DVO_PIPE_STALL_UNUSED (0 << 28)
4388#define DVO_PIPE_STALL (1 << 28)
4389#define DVO_PIPE_STALL_TV (2 << 28)
4390#define DVO_PIPE_STALL_MASK (3 << 28)
4391#define DVO_USE_VGA_SYNC (1 << 15)
4392#define DVO_DATA_ORDER_I740 (0 << 14)
4393#define DVO_DATA_ORDER_FP (1 << 14)
4394#define DVO_VSYNC_DISABLE (1 << 11)
4395#define DVO_HSYNC_DISABLE (1 << 10)
4396#define DVO_VSYNC_TRISTATE (1 << 9)
4397#define DVO_HSYNC_TRISTATE (1 << 8)
4398#define DVO_BORDER_ENABLE (1 << 7)
4399#define DVO_DATA_ORDER_GBRG (1 << 6)
4400#define DVO_DATA_ORDER_RGGB (0 << 6)
4401#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4402#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4403#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4404#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4405#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4406#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4407#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4408#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4409#define DVOA_SRCDIM _MMIO(0x61124)
4410#define DVOB_SRCDIM _MMIO(0x61144)
4411#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4412#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4413#define DVO_SRCDIM_VERTICAL_SHIFT 0
4414
4415/* LVDS port control */
f0f59a00 4416#define LVDS _MMIO(0x61180)
585fb111
JB
4417/*
4418 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4419 * the DPLL semantics change when the LVDS is assigned to that pipe.
4420 */
4421#define LVDS_PORT_EN (1 << 31)
4422/* Selects pipe B for LVDS data. Must be set on pre-965. */
4423#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4424#define LVDS_PIPE_MASK (1 << 30)
1519b995 4425#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4426/* LVDS dithering flag on 965/g4x platform */
4427#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4428/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4429#define LVDS_VSYNC_POLARITY (1 << 21)
4430#define LVDS_HSYNC_POLARITY (1 << 20)
4431
a3e17eb8
ZY
4432/* Enable border for unscaled (or aspect-scaled) display */
4433#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4434/*
4435 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4436 * pixel.
4437 */
4438#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4439#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4440#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4441/*
4442 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4443 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4444 * on.
4445 */
4446#define LVDS_A3_POWER_MASK (3 << 6)
4447#define LVDS_A3_POWER_DOWN (0 << 6)
4448#define LVDS_A3_POWER_UP (3 << 6)
4449/*
4450 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4451 * is set.
4452 */
4453#define LVDS_CLKB_POWER_MASK (3 << 4)
4454#define LVDS_CLKB_POWER_DOWN (0 << 4)
4455#define LVDS_CLKB_POWER_UP (3 << 4)
4456/*
4457 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4458 * setting for whether we are in dual-channel mode. The B3 pair will
4459 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4460 */
4461#define LVDS_B0B3_POWER_MASK (3 << 2)
4462#define LVDS_B0B3_POWER_DOWN (0 << 2)
4463#define LVDS_B0B3_POWER_UP (3 << 2)
4464
3c17fe4b 4465/* Video Data Island Packet control */
f0f59a00 4466#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4467/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4468 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4469 * of the infoframe structure specified by CEA-861. */
4470#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4471#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4472#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4473/* Pre HSW: */
3c17fe4b 4474#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4475#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4476#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4477#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4478#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4479#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4480#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4481#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4482#define VIDEO_DIP_SELECT_AVI (0 << 19)
4483#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4484#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4485#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4486#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4487#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4488#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4489#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4490/* HSW and later: */
0dd87d20
PZ
4491#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4492#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4493#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4494#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4495#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4496#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4497
585fb111 4498/* Panel power sequencing */
44cb734c
ID
4499#define PPS_BASE 0x61200
4500#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4501#define PCH_PPS_BASE 0xC7200
4502
4503#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4504 PPS_BASE + (reg) + \
4505 (pps_idx) * 0x100)
4506
4507#define _PP_STATUS 0x61200
4508#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4509#define PP_ON (1 << 31)
585fb111
JB
4510/*
4511 * Indicates that all dependencies of the panel are on:
4512 *
4513 * - PLL enabled
4514 * - pipe enabled
4515 * - LVDS/DVOB/DVOC on
4516 */
44cb734c
ID
4517#define PP_READY (1 << 30)
4518#define PP_SEQUENCE_NONE (0 << 28)
4519#define PP_SEQUENCE_POWER_UP (1 << 28)
4520#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4521#define PP_SEQUENCE_MASK (3 << 28)
4522#define PP_SEQUENCE_SHIFT 28
4523#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4524#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4525#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4526#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4527#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4528#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4529#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4530#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4531#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4532#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4533#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4534
4535#define _PP_CONTROL 0x61204
4536#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4537#define PANEL_UNLOCK_REGS (0xabcd << 16)
4538#define PANEL_UNLOCK_MASK (0xffff << 16)
4539#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4540#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4541#define EDP_FORCE_VDD (1 << 3)
4542#define EDP_BLC_ENABLE (1 << 2)
4543#define PANEL_POWER_RESET (1 << 1)
4544#define PANEL_POWER_OFF (0 << 0)
4545#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4546
4547#define _PP_ON_DELAYS 0x61208
4548#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4549#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4550#define PANEL_PORT_SELECT_MASK (3 << 30)
4551#define PANEL_PORT_SELECT_LVDS (0 << 30)
4552#define PANEL_PORT_SELECT_DPA (1 << 30)
4553#define PANEL_PORT_SELECT_DPC (2 << 30)
4554#define PANEL_PORT_SELECT_DPD (3 << 30)
4555#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4556#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4557#define PANEL_POWER_UP_DELAY_SHIFT 16
4558#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4559#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4560
4561#define _PP_OFF_DELAYS 0x6120C
4562#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4563#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4564#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4565#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4566#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4567
4568#define _PP_DIVISOR 0x61210
4569#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4570#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4571#define PP_REFERENCE_DIVIDER_SHIFT 8
4572#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4573#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4574
4575/* Panel fitting */
f0f59a00 4576#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4577#define PFIT_ENABLE (1 << 31)
4578#define PFIT_PIPE_MASK (3 << 29)
4579#define PFIT_PIPE_SHIFT 29
4580#define VERT_INTERP_DISABLE (0 << 10)
4581#define VERT_INTERP_BILINEAR (1 << 10)
4582#define VERT_INTERP_MASK (3 << 10)
4583#define VERT_AUTO_SCALE (1 << 9)
4584#define HORIZ_INTERP_DISABLE (0 << 6)
4585#define HORIZ_INTERP_BILINEAR (1 << 6)
4586#define HORIZ_INTERP_MASK (3 << 6)
4587#define HORIZ_AUTO_SCALE (1 << 5)
4588#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4589#define PFIT_FILTER_FUZZY (0 << 24)
4590#define PFIT_SCALING_AUTO (0 << 26)
4591#define PFIT_SCALING_PROGRAMMED (1 << 26)
4592#define PFIT_SCALING_PILLAR (2 << 26)
4593#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4594#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4595/* Pre-965 */
4596#define PFIT_VERT_SCALE_SHIFT 20
4597#define PFIT_VERT_SCALE_MASK 0xfff00000
4598#define PFIT_HORIZ_SCALE_SHIFT 4
4599#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4600/* 965+ */
4601#define PFIT_VERT_SCALE_SHIFT_965 16
4602#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4603#define PFIT_HORIZ_SCALE_SHIFT_965 0
4604#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4605
f0f59a00 4606#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4607
5c969aa7
DL
4608#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4609#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4610#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4611 _VLV_BLC_PWM_CTL2_B)
07bf139b 4612
5c969aa7
DL
4613#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4614#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4615#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4616 _VLV_BLC_PWM_CTL_B)
07bf139b 4617
5c969aa7
DL
4618#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4619#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4620#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4621 _VLV_BLC_HIST_CTL_B)
07bf139b 4622
585fb111 4623/* Backlight control */
f0f59a00 4624#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4625#define BLM_PWM_ENABLE (1 << 31)
4626#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4627#define BLM_PIPE_SELECT (1 << 29)
4628#define BLM_PIPE_SELECT_IVB (3 << 29)
4629#define BLM_PIPE_A (0 << 29)
4630#define BLM_PIPE_B (1 << 29)
4631#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4632#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4633#define BLM_TRANSCODER_B BLM_PIPE_B
4634#define BLM_TRANSCODER_C BLM_PIPE_C
4635#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4636#define BLM_PIPE(pipe) ((pipe) << 29)
4637#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4638#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4639#define BLM_PHASE_IN_ENABLE (1 << 25)
4640#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4641#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4642#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4643#define BLM_PHASE_IN_COUNT_SHIFT (8)
4644#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4645#define BLM_PHASE_IN_INCR_SHIFT (0)
4646#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4647#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4648/*
4649 * This is the most significant 15 bits of the number of backlight cycles in a
4650 * complete cycle of the modulated backlight control.
4651 *
4652 * The actual value is this field multiplied by two.
4653 */
7cf41601
DV
4654#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4655#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4656#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4657/*
4658 * This is the number of cycles out of the backlight modulation cycle for which
4659 * the backlight is on.
4660 *
4661 * This field must be no greater than the number of cycles in the complete
4662 * backlight modulation cycle.
4663 */
4664#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4665#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4666#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4667#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4668
f0f59a00 4669#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4670#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4671
7cf41601
DV
4672/* New registers for PCH-split platforms. Safe where new bits show up, the
4673 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4674#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4675#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4676
f0f59a00 4677#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4678
7cf41601
DV
4679/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4680 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4681#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4682#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4683#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4684#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4685#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4686
f0f59a00 4687#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4688#define UTIL_PIN_ENABLE (1 << 31)
4689
022e4e52
SK
4690#define UTIL_PIN_PIPE(x) ((x) << 29)
4691#define UTIL_PIN_PIPE_MASK (3 << 29)
4692#define UTIL_PIN_MODE_PWM (1 << 24)
4693#define UTIL_PIN_MODE_MASK (0xf << 24)
4694#define UTIL_PIN_POLARITY (1 << 22)
4695
0fb890c0 4696/* BXT backlight register definition. */
022e4e52 4697#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4698#define BXT_BLC_PWM_ENABLE (1 << 31)
4699#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4700#define _BXT_BLC_PWM_FREQ1 0xC8254
4701#define _BXT_BLC_PWM_DUTY1 0xC8258
4702
4703#define _BXT_BLC_PWM_CTL2 0xC8350
4704#define _BXT_BLC_PWM_FREQ2 0xC8354
4705#define _BXT_BLC_PWM_DUTY2 0xC8358
4706
f0f59a00 4707#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4708 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4709#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4710 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4711#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4712 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4713
f0f59a00 4714#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4715#define PCH_GTC_ENABLE (1 << 31)
4716
585fb111 4717/* TV port control */
f0f59a00 4718#define TV_CTL _MMIO(0x68000)
646b4269 4719/* Enables the TV encoder */
585fb111 4720# define TV_ENC_ENABLE (1 << 31)
646b4269 4721/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4722# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4723/* Outputs composite video (DAC A only) */
585fb111 4724# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4725/* Outputs SVideo video (DAC B/C) */
585fb111 4726# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4727/* Outputs Component video (DAC A/B/C) */
585fb111 4728# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4729/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4730# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4731# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4732/* Enables slow sync generation (945GM only) */
585fb111 4733# define TV_SLOW_SYNC (1 << 20)
646b4269 4734/* Selects 4x oversampling for 480i and 576p */
585fb111 4735# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4736/* Selects 2x oversampling for 720p and 1080i */
585fb111 4737# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4738/* Selects no oversampling for 1080p */
585fb111 4739# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4740/* Selects 8x oversampling */
585fb111 4741# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4742/* Selects progressive mode rather than interlaced */
585fb111 4743# define TV_PROGRESSIVE (1 << 17)
646b4269 4744/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4745# define TV_PAL_BURST (1 << 16)
646b4269 4746/* Field for setting delay of Y compared to C */
585fb111 4747# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4748/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4749# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4750/*
585fb111
JB
4751 * Enables a fix for the 915GM only.
4752 *
4753 * Not sure what it does.
4754 */
4755# define TV_ENC_C0_FIX (1 << 10)
646b4269 4756/* Bits that must be preserved by software */
d2d9f232 4757# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4758# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4759/* Read-only state that reports all features enabled */
585fb111 4760# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4761/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4762# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4763/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4764# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4765/* Normal operation */
585fb111 4766# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4767/* Encoder test pattern 1 - combo pattern */
585fb111 4768# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4769/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4770# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4771/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4772# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4773/* Encoder test pattern 4 - random noise */
585fb111 4774# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4775/* Encoder test pattern 5 - linear color ramps */
585fb111 4776# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4777/*
585fb111
JB
4778 * This test mode forces the DACs to 50% of full output.
4779 *
4780 * This is used for load detection in combination with TVDAC_SENSE_MASK
4781 */
4782# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4783# define TV_TEST_MODE_MASK (7 << 0)
4784
f0f59a00 4785#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4786# define TV_DAC_SAVE 0x00ffff00
646b4269 4787/*
585fb111
JB
4788 * Reports that DAC state change logic has reported change (RO).
4789 *
4790 * This gets cleared when TV_DAC_STATE_EN is cleared
4791*/
4792# define TVDAC_STATE_CHG (1 << 31)
4793# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4794/* Reports that DAC A voltage is above the detect threshold */
585fb111 4795# define TVDAC_A_SENSE (1 << 30)
646b4269 4796/* Reports that DAC B voltage is above the detect threshold */
585fb111 4797# define TVDAC_B_SENSE (1 << 29)
646b4269 4798/* Reports that DAC C voltage is above the detect threshold */
585fb111 4799# define TVDAC_C_SENSE (1 << 28)
646b4269 4800/*
585fb111
JB
4801 * Enables DAC state detection logic, for load-based TV detection.
4802 *
4803 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4804 * to off, for load detection to work.
4805 */
4806# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4807/* Sets the DAC A sense value to high */
585fb111 4808# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4809/* Sets the DAC B sense value to high */
585fb111 4810# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4811/* Sets the DAC C sense value to high */
585fb111 4812# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4813/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4814# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4815/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4816# define ENC_TVDAC_SLEW_FAST (1 << 6)
4817# define DAC_A_1_3_V (0 << 4)
4818# define DAC_A_1_1_V (1 << 4)
4819# define DAC_A_0_7_V (2 << 4)
cb66c692 4820# define DAC_A_MASK (3 << 4)
585fb111
JB
4821# define DAC_B_1_3_V (0 << 2)
4822# define DAC_B_1_1_V (1 << 2)
4823# define DAC_B_0_7_V (2 << 2)
cb66c692 4824# define DAC_B_MASK (3 << 2)
585fb111
JB
4825# define DAC_C_1_3_V (0 << 0)
4826# define DAC_C_1_1_V (1 << 0)
4827# define DAC_C_0_7_V (2 << 0)
cb66c692 4828# define DAC_C_MASK (3 << 0)
585fb111 4829
646b4269 4830/*
585fb111
JB
4831 * CSC coefficients are stored in a floating point format with 9 bits of
4832 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4833 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4834 * -1 (0x3) being the only legal negative value.
4835 */
f0f59a00 4836#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4837# define TV_RY_MASK 0x07ff0000
4838# define TV_RY_SHIFT 16
4839# define TV_GY_MASK 0x00000fff
4840# define TV_GY_SHIFT 0
4841
f0f59a00 4842#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4843# define TV_BY_MASK 0x07ff0000
4844# define TV_BY_SHIFT 16
646b4269 4845/*
585fb111
JB
4846 * Y attenuation for component video.
4847 *
4848 * Stored in 1.9 fixed point.
4849 */
4850# define TV_AY_MASK 0x000003ff
4851# define TV_AY_SHIFT 0
4852
f0f59a00 4853#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4854# define TV_RU_MASK 0x07ff0000
4855# define TV_RU_SHIFT 16
4856# define TV_GU_MASK 0x000007ff
4857# define TV_GU_SHIFT 0
4858
f0f59a00 4859#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4860# define TV_BU_MASK 0x07ff0000
4861# define TV_BU_SHIFT 16
646b4269 4862/*
585fb111
JB
4863 * U attenuation for component video.
4864 *
4865 * Stored in 1.9 fixed point.
4866 */
4867# define TV_AU_MASK 0x000003ff
4868# define TV_AU_SHIFT 0
4869
f0f59a00 4870#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4871# define TV_RV_MASK 0x0fff0000
4872# define TV_RV_SHIFT 16
4873# define TV_GV_MASK 0x000007ff
4874# define TV_GV_SHIFT 0
4875
f0f59a00 4876#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4877# define TV_BV_MASK 0x07ff0000
4878# define TV_BV_SHIFT 16
646b4269 4879/*
585fb111
JB
4880 * V attenuation for component video.
4881 *
4882 * Stored in 1.9 fixed point.
4883 */
4884# define TV_AV_MASK 0x000007ff
4885# define TV_AV_SHIFT 0
4886
f0f59a00 4887#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4888/* 2s-complement brightness adjustment */
585fb111
JB
4889# define TV_BRIGHTNESS_MASK 0xff000000
4890# define TV_BRIGHTNESS_SHIFT 24
646b4269 4891/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4892# define TV_CONTRAST_MASK 0x00ff0000
4893# define TV_CONTRAST_SHIFT 16
646b4269 4894/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4895# define TV_SATURATION_MASK 0x0000ff00
4896# define TV_SATURATION_SHIFT 8
646b4269 4897/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4898# define TV_HUE_MASK 0x000000ff
4899# define TV_HUE_SHIFT 0
4900
f0f59a00 4901#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4902/* Controls the DAC level for black */
585fb111
JB
4903# define TV_BLACK_LEVEL_MASK 0x01ff0000
4904# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4905/* Controls the DAC level for blanking */
585fb111
JB
4906# define TV_BLANK_LEVEL_MASK 0x000001ff
4907# define TV_BLANK_LEVEL_SHIFT 0
4908
f0f59a00 4909#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4910/* Number of pixels in the hsync. */
585fb111
JB
4911# define TV_HSYNC_END_MASK 0x1fff0000
4912# define TV_HSYNC_END_SHIFT 16
646b4269 4913/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4914# define TV_HTOTAL_MASK 0x00001fff
4915# define TV_HTOTAL_SHIFT 0
4916
f0f59a00 4917#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4918/* Enables the colorburst (needed for non-component color) */
585fb111 4919# define TV_BURST_ENA (1 << 31)
646b4269 4920/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4921# define TV_HBURST_START_SHIFT 16
4922# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4923/* Length of the colorburst */
585fb111
JB
4924# define TV_HBURST_LEN_SHIFT 0
4925# define TV_HBURST_LEN_MASK 0x0001fff
4926
f0f59a00 4927#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4928/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4929# define TV_HBLANK_END_SHIFT 16
4930# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4931/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4932# define TV_HBLANK_START_SHIFT 0
4933# define TV_HBLANK_START_MASK 0x0001fff
4934
f0f59a00 4935#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4936/* XXX */
585fb111
JB
4937# define TV_NBR_END_SHIFT 16
4938# define TV_NBR_END_MASK 0x07ff0000
646b4269 4939/* XXX */
585fb111
JB
4940# define TV_VI_END_F1_SHIFT 8
4941# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4942/* XXX */
585fb111
JB
4943# define TV_VI_END_F2_SHIFT 0
4944# define TV_VI_END_F2_MASK 0x0000003f
4945
f0f59a00 4946#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4947/* Length of vsync, in half lines */
585fb111
JB
4948# define TV_VSYNC_LEN_MASK 0x07ff0000
4949# define TV_VSYNC_LEN_SHIFT 16
646b4269 4950/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4951 * number of half lines.
4952 */
4953# define TV_VSYNC_START_F1_MASK 0x00007f00
4954# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4955/*
585fb111
JB
4956 * Offset of the start of vsync in field 2, measured in one less than the
4957 * number of half lines.
4958 */
4959# define TV_VSYNC_START_F2_MASK 0x0000007f
4960# define TV_VSYNC_START_F2_SHIFT 0
4961
f0f59a00 4962#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4963/* Enables generation of the equalization signal */
585fb111 4964# define TV_EQUAL_ENA (1 << 31)
646b4269 4965/* Length of vsync, in half lines */
585fb111
JB
4966# define TV_VEQ_LEN_MASK 0x007f0000
4967# define TV_VEQ_LEN_SHIFT 16
646b4269 4968/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4969 * the number of half lines.
4970 */
4971# define TV_VEQ_START_F1_MASK 0x0007f00
4972# define TV_VEQ_START_F1_SHIFT 8
646b4269 4973/*
585fb111
JB
4974 * Offset of the start of equalization in field 2, measured in one less than
4975 * the number of half lines.
4976 */
4977# define TV_VEQ_START_F2_MASK 0x000007f
4978# define TV_VEQ_START_F2_SHIFT 0
4979
f0f59a00 4980#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4981/*
585fb111
JB
4982 * Offset to start of vertical colorburst, measured in one less than the
4983 * number of lines from vertical start.
4984 */
4985# define TV_VBURST_START_F1_MASK 0x003f0000
4986# define TV_VBURST_START_F1_SHIFT 16
646b4269 4987/*
585fb111
JB
4988 * Offset to the end of vertical colorburst, measured in one less than the
4989 * number of lines from the start of NBR.
4990 */
4991# define TV_VBURST_END_F1_MASK 0x000000ff
4992# define TV_VBURST_END_F1_SHIFT 0
4993
f0f59a00 4994#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4995/*
585fb111
JB
4996 * Offset to start of vertical colorburst, measured in one less than the
4997 * number of lines from vertical start.
4998 */
4999# define TV_VBURST_START_F2_MASK 0x003f0000
5000# define TV_VBURST_START_F2_SHIFT 16
646b4269 5001/*
585fb111
JB
5002 * Offset to the end of vertical colorburst, measured in one less than the
5003 * number of lines from the start of NBR.
5004 */
5005# define TV_VBURST_END_F2_MASK 0x000000ff
5006# define TV_VBURST_END_F2_SHIFT 0
5007
f0f59a00 5008#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 5009/*
585fb111
JB
5010 * Offset to start of vertical colorburst, measured in one less than the
5011 * number of lines from vertical start.
5012 */
5013# define TV_VBURST_START_F3_MASK 0x003f0000
5014# define TV_VBURST_START_F3_SHIFT 16
646b4269 5015/*
585fb111
JB
5016 * Offset to the end of vertical colorburst, measured in one less than the
5017 * number of lines from the start of NBR.
5018 */
5019# define TV_VBURST_END_F3_MASK 0x000000ff
5020# define TV_VBURST_END_F3_SHIFT 0
5021
f0f59a00 5022#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 5023/*
585fb111
JB
5024 * Offset to start of vertical colorburst, measured in one less than the
5025 * number of lines from vertical start.
5026 */
5027# define TV_VBURST_START_F4_MASK 0x003f0000
5028# define TV_VBURST_START_F4_SHIFT 16
646b4269 5029/*
585fb111
JB
5030 * Offset to the end of vertical colorburst, measured in one less than the
5031 * number of lines from the start of NBR.
5032 */
5033# define TV_VBURST_END_F4_MASK 0x000000ff
5034# define TV_VBURST_END_F4_SHIFT 0
5035
f0f59a00 5036#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 5037/* Turns on the first subcarrier phase generation DDA */
585fb111 5038# define TV_SC_DDA1_EN (1 << 31)
646b4269 5039/* Turns on the first subcarrier phase generation DDA */
585fb111 5040# define TV_SC_DDA2_EN (1 << 30)
646b4269 5041/* Turns on the first subcarrier phase generation DDA */
585fb111 5042# define TV_SC_DDA3_EN (1 << 29)
646b4269 5043/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 5044# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 5045/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 5046# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 5047/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 5048# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 5049/* Sets the subcarrier DDA to never reset the frequency */
585fb111 5050# define TV_SC_RESET_NEVER (3 << 24)
646b4269 5051/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
5052# define TV_BURST_LEVEL_MASK 0x00ff0000
5053# define TV_BURST_LEVEL_SHIFT 16
646b4269 5054/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
5055# define TV_SCDDA1_INC_MASK 0x00000fff
5056# define TV_SCDDA1_INC_SHIFT 0
5057
f0f59a00 5058#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 5059/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
5060# define TV_SCDDA2_SIZE_MASK 0x7fff0000
5061# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 5062/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
5063# define TV_SCDDA2_INC_MASK 0x00007fff
5064# define TV_SCDDA2_INC_SHIFT 0
5065
f0f59a00 5066#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 5067/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
5068# define TV_SCDDA3_SIZE_MASK 0x7fff0000
5069# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 5070/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
5071# define TV_SCDDA3_INC_MASK 0x00007fff
5072# define TV_SCDDA3_INC_SHIFT 0
5073
f0f59a00 5074#define TV_WIN_POS _MMIO(0x68070)
646b4269 5075/* X coordinate of the display from the start of horizontal active */
585fb111
JB
5076# define TV_XPOS_MASK 0x1fff0000
5077# define TV_XPOS_SHIFT 16
646b4269 5078/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
5079# define TV_YPOS_MASK 0x00000fff
5080# define TV_YPOS_SHIFT 0
5081
f0f59a00 5082#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 5083/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
5084# define TV_XSIZE_MASK 0x1fff0000
5085# define TV_XSIZE_SHIFT 16
646b4269 5086/*
585fb111
JB
5087 * Vertical size of the display window, measured in pixels.
5088 *
5089 * Must be even for interlaced modes.
5090 */
5091# define TV_YSIZE_MASK 0x00000fff
5092# define TV_YSIZE_SHIFT 0
5093
f0f59a00 5094#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 5095/*
585fb111
JB
5096 * Enables automatic scaling calculation.
5097 *
5098 * If set, the rest of the registers are ignored, and the calculated values can
5099 * be read back from the register.
5100 */
5101# define TV_AUTO_SCALE (1 << 31)
646b4269 5102/*
585fb111
JB
5103 * Disables the vertical filter.
5104 *
5105 * This is required on modes more than 1024 pixels wide */
5106# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 5107/* Enables adaptive vertical filtering */
585fb111
JB
5108# define TV_VADAPT (1 << 28)
5109# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 5110/* Selects the least adaptive vertical filtering mode */
585fb111 5111# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 5112/* Selects the moderately adaptive vertical filtering mode */
585fb111 5113# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 5114/* Selects the most adaptive vertical filtering mode */
585fb111 5115# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 5116/*
585fb111
JB
5117 * Sets the horizontal scaling factor.
5118 *
5119 * This should be the fractional part of the horizontal scaling factor divided
5120 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5121 *
5122 * (src width - 1) / ((oversample * dest width) - 1)
5123 */
5124# define TV_HSCALE_FRAC_MASK 0x00003fff
5125# define TV_HSCALE_FRAC_SHIFT 0
5126
f0f59a00 5127#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 5128/*
585fb111
JB
5129 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5130 *
5131 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5132 */
5133# define TV_VSCALE_INT_MASK 0x00038000
5134# define TV_VSCALE_INT_SHIFT 15
646b4269 5135/*
585fb111
JB
5136 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5137 *
5138 * \sa TV_VSCALE_INT_MASK
5139 */
5140# define TV_VSCALE_FRAC_MASK 0x00007fff
5141# define TV_VSCALE_FRAC_SHIFT 0
5142
f0f59a00 5143#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 5144/*
585fb111
JB
5145 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5146 *
5147 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5148 *
5149 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5150 */
5151# define TV_VSCALE_IP_INT_MASK 0x00038000
5152# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 5153/*
585fb111
JB
5154 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5155 *
5156 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5157 *
5158 * \sa TV_VSCALE_IP_INT_MASK
5159 */
5160# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5161# define TV_VSCALE_IP_FRAC_SHIFT 0
5162
f0f59a00 5163#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 5164# define TV_CC_ENABLE (1 << 31)
646b4269 5165/*
585fb111
JB
5166 * Specifies which field to send the CC data in.
5167 *
5168 * CC data is usually sent in field 0.
5169 */
5170# define TV_CC_FID_MASK (1 << 27)
5171# define TV_CC_FID_SHIFT 27
646b4269 5172/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
5173# define TV_CC_HOFF_MASK 0x03ff0000
5174# define TV_CC_HOFF_SHIFT 16
646b4269 5175/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
5176# define TV_CC_LINE_MASK 0x0000003f
5177# define TV_CC_LINE_SHIFT 0
5178
f0f59a00 5179#define TV_CC_DATA _MMIO(0x68094)
585fb111 5180# define TV_CC_RDY (1 << 31)
646b4269 5181/* Second word of CC data to be transmitted. */
585fb111
JB
5182# define TV_CC_DATA_2_MASK 0x007f0000
5183# define TV_CC_DATA_2_SHIFT 16
646b4269 5184/* First word of CC data to be transmitted. */
585fb111
JB
5185# define TV_CC_DATA_1_MASK 0x0000007f
5186# define TV_CC_DATA_1_SHIFT 0
5187
f0f59a00
VS
5188#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5189#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5190#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5191#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 5192
040d87f1 5193/* Display Port */
f0f59a00
VS
5194#define DP_A _MMIO(0x64000) /* eDP */
5195#define DP_B _MMIO(0x64100)
5196#define DP_C _MMIO(0x64200)
5197#define DP_D _MMIO(0x64300)
040d87f1 5198
f0f59a00
VS
5199#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5200#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5201#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 5202
040d87f1
KP
5203#define DP_PORT_EN (1 << 31)
5204#define DP_PIPEB_SELECT (1 << 30)
47a05eca 5205#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
5206#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5207#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 5208
040d87f1
KP
5209/* Link training mode - select a suitable mode for each stage */
5210#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5211#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5212#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5213#define DP_LINK_TRAIN_OFF (3 << 28)
5214#define DP_LINK_TRAIN_MASK (3 << 28)
5215#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
5216#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
5217#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 5218
8db9d77b
ZW
5219/* CPT Link training mode */
5220#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5221#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5222#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5223#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5224#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5225#define DP_LINK_TRAIN_SHIFT_CPT 8
5226
040d87f1
KP
5227/* Signal voltages. These are mostly controlled by the other end */
5228#define DP_VOLTAGE_0_4 (0 << 25)
5229#define DP_VOLTAGE_0_6 (1 << 25)
5230#define DP_VOLTAGE_0_8 (2 << 25)
5231#define DP_VOLTAGE_1_2 (3 << 25)
5232#define DP_VOLTAGE_MASK (7 << 25)
5233#define DP_VOLTAGE_SHIFT 25
5234
5235/* Signal pre-emphasis levels, like voltages, the other end tells us what
5236 * they want
5237 */
5238#define DP_PRE_EMPHASIS_0 (0 << 22)
5239#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5240#define DP_PRE_EMPHASIS_6 (2 << 22)
5241#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5242#define DP_PRE_EMPHASIS_MASK (7 << 22)
5243#define DP_PRE_EMPHASIS_SHIFT 22
5244
5245/* How many wires to use. I guess 3 was too hard */
17aa6be9 5246#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5247#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5248#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5249
5250/* Mystic DPCD version 1.1 special mode */
5251#define DP_ENHANCED_FRAMING (1 << 18)
5252
32f9d658
ZW
5253/* eDP */
5254#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5255#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5256#define DP_PLL_FREQ_MASK (3 << 16)
5257
646b4269 5258/* locked once port is enabled */
040d87f1
KP
5259#define DP_PORT_REVERSAL (1 << 15)
5260
32f9d658
ZW
5261/* eDP */
5262#define DP_PLL_ENABLE (1 << 14)
5263
646b4269 5264/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5265#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5266
5267#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5268#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5269
646b4269 5270/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5271#define DP_COLOR_RANGE_16_235 (1 << 8)
5272
646b4269 5273/* Turn on the audio link */
040d87f1
KP
5274#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5275
646b4269 5276/* vs and hs sync polarity */
040d87f1
KP
5277#define DP_SYNC_VS_HIGH (1 << 4)
5278#define DP_SYNC_HS_HIGH (1 << 3)
5279
646b4269 5280/* A fantasy */
040d87f1
KP
5281#define DP_DETECTED (1 << 2)
5282
646b4269 5283/* The aux channel provides a way to talk to the
040d87f1
KP
5284 * signal sink for DDC etc. Max packet size supported
5285 * is 20 bytes in each direction, hence the 5 fixed
5286 * data registers
5287 */
da00bdcf
VS
5288#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5289#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5290#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5291#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5292#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5293#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5294
5295#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5296#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5297#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5298#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5299#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5300#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5301
5302#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5303#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5304#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5305#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5306#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5307#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5308
5309#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5310#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5311#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5312#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5313#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5314#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5315
a324fcac
RV
5316#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5317#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5318#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5319#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5320#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5321#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5322
f0f59a00
VS
5323#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5324#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5325
5326#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5327#define DP_AUX_CH_CTL_DONE (1 << 30)
5328#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5329#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5330#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5331#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5332#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5333#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5334#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5335#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5336#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5337#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5338#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5339#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5340#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5341#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5342#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5343#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5344#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5345#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5346#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5347#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5348#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5349#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5350#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5351#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5352#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5353
5354/*
5355 * Computing GMCH M and N values for the Display Port link
5356 *
5357 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5358 *
5359 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5360 *
5361 * The GMCH value is used internally
5362 *
5363 * bytes_per_pixel is the number of bytes coming out of the plane,
5364 * which is after the LUTs, so we want the bytes for our color format.
5365 * For our current usage, this is always 3, one byte for R, G and B.
5366 */
e3b95f1e
DV
5367#define _PIPEA_DATA_M_G4X 0x70050
5368#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5369
5370/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5371#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5372#define TU_SIZE_SHIFT 25
a65851af 5373#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5374
a65851af
VS
5375#define DATA_LINK_M_N_MASK (0xffffff)
5376#define DATA_LINK_N_MAX (0x800000)
040d87f1 5377
e3b95f1e
DV
5378#define _PIPEA_DATA_N_G4X 0x70054
5379#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5380#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5381
5382/*
5383 * Computing Link M and N values for the Display Port link
5384 *
5385 * Link M / N = pixel_clock / ls_clk
5386 *
5387 * (the DP spec calls pixel_clock the 'strm_clk')
5388 *
5389 * The Link value is transmitted in the Main Stream
5390 * Attributes and VB-ID.
5391 */
5392
e3b95f1e
DV
5393#define _PIPEA_LINK_M_G4X 0x70060
5394#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5395#define PIPEA_DP_LINK_M_MASK (0xffffff)
5396
e3b95f1e
DV
5397#define _PIPEA_LINK_N_G4X 0x70064
5398#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5399#define PIPEA_DP_LINK_N_MASK (0xffffff)
5400
f0f59a00
VS
5401#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5402#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5403#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5404#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5405
585fb111
JB
5406/* Display & cursor control */
5407
5408/* Pipe A */
a57c774a 5409#define _PIPEADSL 0x70000
837ba00f
PZ
5410#define DSL_LINEMASK_GEN2 0x00000fff
5411#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5412#define _PIPEACONF 0x70008
5eddb70b
CW
5413#define PIPECONF_ENABLE (1<<31)
5414#define PIPECONF_DISABLE 0
5415#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5416#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5417#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5418#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5419#define PIPECONF_SINGLE_WIDE 0
5420#define PIPECONF_PIPE_UNLOCKED 0
5421#define PIPECONF_PIPE_LOCKED (1<<25)
5422#define PIPECONF_PALETTE 0
5423#define PIPECONF_GAMMA (1<<24)
585fb111 5424#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5425#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5426#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5427/* Note that pre-gen3 does not support interlaced display directly. Panel
5428 * fitting must be disabled on pre-ilk for interlaced. */
5429#define PIPECONF_PROGRESSIVE (0 << 21)
5430#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5431#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5432#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5433#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5434/* Ironlake and later have a complete new set of values for interlaced. PFIT
5435 * means panel fitter required, PF means progressive fetch, DBL means power
5436 * saving pixel doubling. */
5437#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5438#define PIPECONF_INTERLACED_ILK (3 << 21)
5439#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5440#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5441#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5442#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5443#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5444#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5445#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5446#define PIPECONF_BPC_MASK (0x7 << 5)
5447#define PIPECONF_8BPC (0<<5)
5448#define PIPECONF_10BPC (1<<5)
5449#define PIPECONF_6BPC (2<<5)
5450#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5451#define PIPECONF_DITHER_EN (1<<4)
5452#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5453#define PIPECONF_DITHER_TYPE_SP (0<<2)
5454#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5455#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5456#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5457#define _PIPEASTAT 0x70024
585fb111 5458#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5459#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5460#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5461#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5462#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5463#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5464#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5465#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5466#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5467#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5468#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5469#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5470#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5471#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5472#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5473#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5474#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5475#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5476#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5477#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5478#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5479#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5480#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5481#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5482#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5483#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5484#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5485#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5486#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5487#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5488#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5489#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5490#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5491#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5492#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5493#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5494#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5495#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5496#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5497#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5498#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5499#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5500#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5501#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5502#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5503#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5504
755e9019
ID
5505#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5506#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5507
84fd4f4e
RB
5508#define PIPE_A_OFFSET 0x70000
5509#define PIPE_B_OFFSET 0x71000
5510#define PIPE_C_OFFSET 0x72000
5511#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5512/*
5513 * There's actually no pipe EDP. Some pipe registers have
5514 * simply shifted from the pipe to the transcoder, while
5515 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5516 * to access such registers in transcoder EDP.
5517 */
5518#define PIPE_EDP_OFFSET 0x7f000
5519
f0f59a00 5520#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5521 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5522 dev_priv->info.display_mmio_offset)
a57c774a 5523
f0f59a00
VS
5524#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5525#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5526#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5527#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5528#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5529
756f85cf
PZ
5530#define _PIPE_MISC_A 0x70030
5531#define _PIPE_MISC_B 0x71030
b22ca995
SS
5532#define PIPEMISC_YUV420_ENABLE (1<<27)
5533#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5534#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5535#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5536#define PIPEMISC_DITHER_8_BPC (0<<5)
5537#define PIPEMISC_DITHER_10_BPC (1<<5)
5538#define PIPEMISC_DITHER_6_BPC (2<<5)
5539#define PIPEMISC_DITHER_12_BPC (3<<5)
5540#define PIPEMISC_DITHER_ENABLE (1<<4)
5541#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5542#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5543#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5544
f0f59a00 5545#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5546#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5547#define PIPEB_HLINE_INT_EN (1<<28)
5548#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5549#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5550#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5551#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5552#define PIPE_PSR_INT_EN (1<<22)
7983117f 5553#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5554#define PIPEA_HLINE_INT_EN (1<<20)
5555#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5556#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5557#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5558#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5559#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5560#define PIPEC_HLINE_INT_EN (1<<12)
5561#define PIPEC_VBLANK_INT_EN (1<<11)
5562#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5563#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5564#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5565
f0f59a00 5566#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5567#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5568#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5569#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5570#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5571#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5572#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5573#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5574#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5575#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5576#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5577#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5578#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5579#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5580#define DPINVGTT_EN_MASK_CHV 0xfff0000
5581#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5582#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5583#define PLANEC_INVALID_GTT_STATUS (1<<9)
5584#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5585#define CURSORB_INVALID_GTT_STATUS (1<<7)
5586#define CURSORA_INVALID_GTT_STATUS (1<<6)
5587#define SPRITED_INVALID_GTT_STATUS (1<<5)
5588#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5589#define PLANEB_INVALID_GTT_STATUS (1<<3)
5590#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5591#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5592#define PLANEA_INVALID_GTT_STATUS (1<<0)
5593#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5594#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5595
f0f59a00 5596#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5597#define DSPARB_CSTART_MASK (0x7f << 7)
5598#define DSPARB_CSTART_SHIFT 7
5599#define DSPARB_BSTART_MASK (0x7f)
5600#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5601#define DSPARB_BEND_SHIFT 9 /* on 855 */
5602#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5603#define DSPARB_SPRITEA_SHIFT_VLV 0
5604#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5605#define DSPARB_SPRITEB_SHIFT_VLV 8
5606#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5607#define DSPARB_SPRITEC_SHIFT_VLV 16
5608#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5609#define DSPARB_SPRITED_SHIFT_VLV 24
5610#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5611#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5612#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5613#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5614#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5615#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5616#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5617#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5618#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5619#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5620#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5621#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5622#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5623#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5624#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5625#define DSPARB_SPRITEE_SHIFT_VLV 0
5626#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5627#define DSPARB_SPRITEF_SHIFT_VLV 8
5628#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5629
0a560674 5630/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5631#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5632#define DSPFW_SR_SHIFT 23
5633#define DSPFW_SR_MASK (0x1ff<<23)
5634#define DSPFW_CURSORB_SHIFT 16
5635#define DSPFW_CURSORB_MASK (0x3f<<16)
5636#define DSPFW_PLANEB_SHIFT 8
5637#define DSPFW_PLANEB_MASK (0x7f<<8)
5638#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5639#define DSPFW_PLANEA_SHIFT 0
5640#define DSPFW_PLANEA_MASK (0x7f<<0)
5641#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5642#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5643#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5644#define DSPFW_FBC_SR_SHIFT 28
5645#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5646#define DSPFW_FBC_HPLL_SR_SHIFT 24
5647#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5648#define DSPFW_SPRITEB_SHIFT (16)
5649#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5650#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5651#define DSPFW_CURSORA_SHIFT 8
5652#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5653#define DSPFW_PLANEC_OLD_SHIFT 0
5654#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5655#define DSPFW_SPRITEA_SHIFT 0
5656#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5657#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5658#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5659#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5660#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5661#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5662#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5663#define DSPFW_HPLL_CURSOR_SHIFT 16
5664#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5665#define DSPFW_HPLL_SR_SHIFT 0
5666#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5667
5668/* vlv/chv */
f0f59a00 5669#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5670#define DSPFW_SPRITEB_WM1_SHIFT 16
5671#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5672#define DSPFW_CURSORA_WM1_SHIFT 8
5673#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5674#define DSPFW_SPRITEA_WM1_SHIFT 0
5675#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5676#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5677#define DSPFW_PLANEB_WM1_SHIFT 24
5678#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5679#define DSPFW_PLANEA_WM1_SHIFT 16
5680#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5681#define DSPFW_CURSORB_WM1_SHIFT 8
5682#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5683#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5684#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5685#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5686#define DSPFW_SR_WM1_SHIFT 0
5687#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5688#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5689#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5690#define DSPFW_SPRITED_WM1_SHIFT 24
5691#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5692#define DSPFW_SPRITED_SHIFT 16
15665979 5693#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5694#define DSPFW_SPRITEC_WM1_SHIFT 8
5695#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5696#define DSPFW_SPRITEC_SHIFT 0
15665979 5697#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5698#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5699#define DSPFW_SPRITEF_WM1_SHIFT 24
5700#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5701#define DSPFW_SPRITEF_SHIFT 16
15665979 5702#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5703#define DSPFW_SPRITEE_WM1_SHIFT 8
5704#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5705#define DSPFW_SPRITEE_SHIFT 0
15665979 5706#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5707#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5708#define DSPFW_PLANEC_WM1_SHIFT 24
5709#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5710#define DSPFW_PLANEC_SHIFT 16
15665979 5711#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5712#define DSPFW_CURSORC_WM1_SHIFT 8
5713#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5714#define DSPFW_CURSORC_SHIFT 0
5715#define DSPFW_CURSORC_MASK (0x3f<<0)
5716
5717/* vlv/chv high order bits */
f0f59a00 5718#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5719#define DSPFW_SR_HI_SHIFT 24
ae80152d 5720#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5721#define DSPFW_SPRITEF_HI_SHIFT 23
5722#define DSPFW_SPRITEF_HI_MASK (1<<23)
5723#define DSPFW_SPRITEE_HI_SHIFT 22
5724#define DSPFW_SPRITEE_HI_MASK (1<<22)
5725#define DSPFW_PLANEC_HI_SHIFT 21
5726#define DSPFW_PLANEC_HI_MASK (1<<21)
5727#define DSPFW_SPRITED_HI_SHIFT 20
5728#define DSPFW_SPRITED_HI_MASK (1<<20)
5729#define DSPFW_SPRITEC_HI_SHIFT 16
5730#define DSPFW_SPRITEC_HI_MASK (1<<16)
5731#define DSPFW_PLANEB_HI_SHIFT 12
5732#define DSPFW_PLANEB_HI_MASK (1<<12)
5733#define DSPFW_SPRITEB_HI_SHIFT 8
5734#define DSPFW_SPRITEB_HI_MASK (1<<8)
5735#define DSPFW_SPRITEA_HI_SHIFT 4
5736#define DSPFW_SPRITEA_HI_MASK (1<<4)
5737#define DSPFW_PLANEA_HI_SHIFT 0
5738#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5739#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5740#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5741#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5742#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5743#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5744#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5745#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5746#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5747#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5748#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5749#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5750#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5751#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5752#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5753#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5754#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5755#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5756#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5757#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5758#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5759#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5760
12a3c055 5761/* drain latency register values*/
f0f59a00 5762#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5763#define DDL_CURSOR_SHIFT 24
01e184cc 5764#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5765#define DDL_PLANE_SHIFT 0
341c526f
VS
5766#define DDL_PRECISION_HIGH (1<<7)
5767#define DDL_PRECISION_LOW (0<<7)
0948c265 5768#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5769
f0f59a00 5770#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5771#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5772#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5773
c231775c 5774#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
dfa311f0 5775#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
c231775c 5776
7662c8bd 5777/* FIFO watermark sizes etc */
0e442c60 5778#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5779#define I915_FIFO_LINE_SIZE 64
5780#define I830_FIFO_LINE_SIZE 32
0e442c60 5781
ceb04246 5782#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5783#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5784#define I965_FIFO_SIZE 512
5785#define I945_FIFO_SIZE 127
7662c8bd 5786#define I915_FIFO_SIZE 95
dff33cfc 5787#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5788#define I830_FIFO_SIZE 95
0e442c60 5789
ceb04246 5790#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5791#define G4X_MAX_WM 0x3f
7662c8bd
SL
5792#define I915_MAX_WM 0x3f
5793
f2b115e6
AJ
5794#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5795#define PINEVIEW_FIFO_LINE_SIZE 64
5796#define PINEVIEW_MAX_WM 0x1ff
5797#define PINEVIEW_DFT_WM 0x3f
5798#define PINEVIEW_DFT_HPLLOFF_WM 0
5799#define PINEVIEW_GUARD_WM 10
5800#define PINEVIEW_CURSOR_FIFO 64
5801#define PINEVIEW_CURSOR_MAX_WM 0x3f
5802#define PINEVIEW_CURSOR_DFT_WM 0
5803#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5804
ceb04246 5805#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5806#define I965_CURSOR_FIFO 64
5807#define I965_CURSOR_MAX_WM 32
5808#define I965_CURSOR_DFT_WM 8
7f8a8569 5809
fae1267d 5810/* Watermark register definitions for SKL */
086f8e84
VS
5811#define _CUR_WM_A_0 0x70140
5812#define _CUR_WM_B_0 0x71140
5813#define _PLANE_WM_1_A_0 0x70240
5814#define _PLANE_WM_1_B_0 0x71240
5815#define _PLANE_WM_2_A_0 0x70340
5816#define _PLANE_WM_2_B_0 0x71340
5817#define _PLANE_WM_TRANS_1_A_0 0x70268
5818#define _PLANE_WM_TRANS_1_B_0 0x71268
5819#define _PLANE_WM_TRANS_2_A_0 0x70368
5820#define _PLANE_WM_TRANS_2_B_0 0x71368
5821#define _CUR_WM_TRANS_A_0 0x70168
5822#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5823#define PLANE_WM_EN (1 << 31)
5824#define PLANE_WM_LINES_SHIFT 14
5825#define PLANE_WM_LINES_MASK 0x1f
5826#define PLANE_WM_BLOCKS_MASK 0x3ff
5827
086f8e84 5828#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5829#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5830#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5831
086f8e84
VS
5832#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5833#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5834#define _PLANE_WM_BASE(pipe, plane) \
5835 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5836#define PLANE_WM(pipe, plane, level) \
f0f59a00 5837 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5838#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5839 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5840#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5841 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5842#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5843 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5844
7f8a8569 5845/* define the Watermark register on Ironlake */
f0f59a00 5846#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5847#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5848#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5849#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5850#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5851#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5852
f0f59a00
VS
5853#define WM0_PIPEB_ILK _MMIO(0x45104)
5854#define WM0_PIPEC_IVB _MMIO(0x45200)
5855#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5856#define WM1_LP_SR_EN (1<<31)
5857#define WM1_LP_LATENCY_SHIFT 24
5858#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5859#define WM1_LP_FBC_MASK (0xf<<20)
5860#define WM1_LP_FBC_SHIFT 20
416f4727 5861#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5862#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5863#define WM1_LP_SR_SHIFT 8
1996d624 5864#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5865#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5866#define WM2_LP_EN (1<<31)
f0f59a00 5867#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5868#define WM3_LP_EN (1<<31)
f0f59a00
VS
5869#define WM1S_LP_ILK _MMIO(0x45120)
5870#define WM2S_LP_IVB _MMIO(0x45124)
5871#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5872#define WM1S_LP_EN (1<<31)
7f8a8569 5873
cca32e9a
PZ
5874#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5875 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5876 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5877
7f8a8569 5878/* Memory latency timer register */
f0f59a00 5879#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5880#define MLTR_WM1_SHIFT 0
5881#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5882/* the unit of memory self-refresh latency time is 0.5us */
5883#define ILK_SRLT_MASK 0x3f
5884
1398261a
YL
5885
5886/* the address where we get all kinds of latency value */
f0f59a00 5887#define SSKPD _MMIO(0x5d10)
1398261a
YL
5888#define SSKPD_WM_MASK 0x3f
5889#define SSKPD_WM0_SHIFT 0
5890#define SSKPD_WM1_SHIFT 8
5891#define SSKPD_WM2_SHIFT 16
5892#define SSKPD_WM3_SHIFT 24
5893
585fb111
JB
5894/*
5895 * The two pipe frame counter registers are not synchronized, so
5896 * reading a stable value is somewhat tricky. The following code
5897 * should work:
5898 *
5899 * do {
5900 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5901 * PIPE_FRAME_HIGH_SHIFT;
5902 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5903 * PIPE_FRAME_LOW_SHIFT);
5904 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5905 * PIPE_FRAME_HIGH_SHIFT);
5906 * } while (high1 != high2);
5907 * frame = (high1 << 8) | low1;
5908 */
25a2e2d0 5909#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5910#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5911#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5912#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5913#define PIPE_FRAME_LOW_MASK 0xff000000
5914#define PIPE_FRAME_LOW_SHIFT 24
5915#define PIPE_PIXEL_MASK 0x00ffffff
5916#define PIPE_PIXEL_SHIFT 0
9880b7a5 5917/* GM45+ just has to be different */
fd8f507c
VS
5918#define _PIPEA_FRMCOUNT_G4X 0x70040
5919#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5920#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5921#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5922
5923/* Cursor A & B regs */
5efb3e28 5924#define _CURACNTR 0x70080
14b60391
JB
5925/* Old style CUR*CNTR flags (desktop 8xx) */
5926#define CURSOR_ENABLE 0x80000000
5927#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5928#define CURSOR_STRIDE_SHIFT 28
5929#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5930#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5931#define CURSOR_FORMAT_SHIFT 24
5932#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5933#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5934#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5935#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5936#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5937#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5938/* New style CUR*CNTR flags */
5939#define CURSOR_MODE 0x27
585fb111 5940#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5941#define CURSOR_MODE_128_32B_AX 0x02
5942#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5943#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5944#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5945#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5946#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5947#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5948#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5949#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5950#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5951#define _CURABASE 0x70084
5952#define _CURAPOS 0x70088
585fb111
JB
5953#define CURSOR_POS_MASK 0x007FF
5954#define CURSOR_POS_SIGN 0x8000
5955#define CURSOR_X_SHIFT 0
5956#define CURSOR_Y_SHIFT 16
024faac7
VS
5957#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5958#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5959#define CUR_FBC_CTL_EN (1 << 31)
5efb3e28
VS
5960#define _CURBCNTR 0x700c0
5961#define _CURBBASE 0x700c4
5962#define _CURBPOS 0x700c8
585fb111 5963
65a21cd6
JB
5964#define _CURBCNTR_IVB 0x71080
5965#define _CURBBASE_IVB 0x71084
5966#define _CURBPOS_IVB 0x71088
5967
f0f59a00 5968#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5969 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5970 dev_priv->info.display_mmio_offset)
5971
5972#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5973#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5974#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5975#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
c4a1d9e4 5976
5efb3e28
VS
5977#define CURSOR_A_OFFSET 0x70080
5978#define CURSOR_B_OFFSET 0x700c0
5979#define CHV_CURSOR_C_OFFSET 0x700e0
5980#define IVB_CURSOR_B_OFFSET 0x71080
5981#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5982
585fb111 5983/* Display A control */
a57c774a 5984#define _DSPACNTR 0x70180
585fb111
JB
5985#define DISPLAY_PLANE_ENABLE (1<<31)
5986#define DISPLAY_PLANE_DISABLE 0
5987#define DISPPLANE_GAMMA_ENABLE (1<<30)
5988#define DISPPLANE_GAMMA_DISABLE 0
5989#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5990#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5991#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5992#define DISPPLANE_BGRA555 (0x3<<26)
5993#define DISPPLANE_BGRX555 (0x4<<26)
5994#define DISPPLANE_BGRX565 (0x5<<26)
5995#define DISPPLANE_BGRX888 (0x6<<26)
5996#define DISPPLANE_BGRA888 (0x7<<26)
5997#define DISPPLANE_RGBX101010 (0x8<<26)
5998#define DISPPLANE_RGBA101010 (0x9<<26)
5999#define DISPPLANE_BGRX101010 (0xa<<26)
6000#define DISPPLANE_RGBX161616 (0xc<<26)
6001#define DISPPLANE_RGBX888 (0xe<<26)
6002#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
6003#define DISPPLANE_STEREO_ENABLE (1<<25)
6004#define DISPPLANE_STEREO_DISABLE 0
86d3efce 6005#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
6006#define DISPPLANE_SEL_PIPE_SHIFT 24
6007#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 6008#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
6009#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
6010#define DISPPLANE_SRC_KEY_DISABLE 0
6011#define DISPPLANE_LINE_DOUBLE (1<<20)
6012#define DISPPLANE_NO_LINE_DOUBLE 0
6013#define DISPPLANE_STEREO_POLARITY_FIRST 0
6014#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
6015#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
6016#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 6017#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 6018#define DISPPLANE_TILED (1<<10)
c14b0485 6019#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
6020#define _DSPAADDR 0x70184
6021#define _DSPASTRIDE 0x70188
6022#define _DSPAPOS 0x7018C /* reserved */
6023#define _DSPASIZE 0x70190
6024#define _DSPASURF 0x7019C /* 965+ only */
6025#define _DSPATILEOFF 0x701A4 /* 965+ only */
6026#define _DSPAOFFSET 0x701A4 /* HSW */
6027#define _DSPASURFLIVE 0x701AC
6028
f0f59a00
VS
6029#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6030#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6031#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6032#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6033#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6034#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6035#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6036#define DSPLINOFF(plane) DSPADDR(plane)
6037#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6038#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 6039
c14b0485
VS
6040/* CHV pipe B blender and primary plane */
6041#define _CHV_BLEND_A 0x60a00
6042#define CHV_BLEND_LEGACY (0<<30)
6043#define CHV_BLEND_ANDROID (1<<30)
6044#define CHV_BLEND_MPO (2<<30)
6045#define CHV_BLEND_MASK (3<<30)
6046#define _CHV_CANVAS_A 0x60a04
6047#define _PRIMPOS_A 0x60a08
6048#define _PRIMSIZE_A 0x60a0c
6049#define _PRIMCNSTALPHA_A 0x60a10
6050#define PRIM_CONST_ALPHA_ENABLE (1<<31)
6051
f0f59a00
VS
6052#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6053#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6054#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6055#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6056#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 6057
446f2545
AR
6058/* Display/Sprite base address macros */
6059#define DISP_BASEADDR_MASK (0xfffff000)
6060#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
6061#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 6062
85fa792b
VS
6063/*
6064 * VBIOS flags
6065 * gen2:
6066 * [00:06] alm,mgm
6067 * [10:16] all
6068 * [30:32] alm,mgm
6069 * gen3+:
6070 * [00:0f] all
6071 * [10:1f] all
6072 * [30:32] all
6073 */
f0f59a00
VS
6074#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
6075#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
6076#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
6077#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
6078
6079/* Pipe B */
5c969aa7
DL
6080#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
6081#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
6082#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
6083#define _PIPEBFRAMEHIGH 0x71040
6084#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
6085#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
6086#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 6087
585fb111
JB
6088
6089/* Display B control */
5c969aa7 6090#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
6091#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
6092#define DISPPLANE_ALPHA_TRANS_DISABLE 0
6093#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6094#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
6095#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
6096#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
6097#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
6098#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
6099#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
6100#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
6101#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
6102#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 6103
b840d907
JB
6104/* Sprite A control */
6105#define _DVSACNTR 0x72180
6106#define DVS_ENABLE (1<<31)
6107#define DVS_GAMMA_ENABLE (1<<30)
6108#define DVS_PIXFORMAT_MASK (3<<25)
6109#define DVS_FORMAT_YUV422 (0<<25)
6110#define DVS_FORMAT_RGBX101010 (1<<25)
6111#define DVS_FORMAT_RGBX888 (2<<25)
6112#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 6113#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 6114#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 6115#define DVS_RGB_ORDER_XBGR (1<<20)
b0f5c0ba 6116#define DVS_YUV_FORMAT_BT709 (1<<18)
b840d907
JB
6117#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
6118#define DVS_YUV_ORDER_YUYV (0<<16)
6119#define DVS_YUV_ORDER_UYVY (1<<16)
6120#define DVS_YUV_ORDER_YVYU (2<<16)
6121#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 6122#define DVS_ROTATE_180 (1<<15)
b840d907
JB
6123#define DVS_DEST_KEY (1<<2)
6124#define DVS_TRICKLE_FEED_DISABLE (1<<14)
6125#define DVS_TILED (1<<10)
6126#define _DVSALINOFF 0x72184
6127#define _DVSASTRIDE 0x72188
6128#define _DVSAPOS 0x7218c
6129#define _DVSASIZE 0x72190
6130#define _DVSAKEYVAL 0x72194
6131#define _DVSAKEYMSK 0x72198
6132#define _DVSASURF 0x7219c
6133#define _DVSAKEYMAXVAL 0x721a0
6134#define _DVSATILEOFF 0x721a4
6135#define _DVSASURFLIVE 0x721ac
6136#define _DVSASCALE 0x72204
6137#define DVS_SCALE_ENABLE (1<<31)
6138#define DVS_FILTER_MASK (3<<29)
6139#define DVS_FILTER_MEDIUM (0<<29)
6140#define DVS_FILTER_ENHANCING (1<<29)
6141#define DVS_FILTER_SOFTENING (2<<29)
6142#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6143#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
6144#define _DVSAGAMC 0x72300
6145
6146#define _DVSBCNTR 0x73180
6147#define _DVSBLINOFF 0x73184
6148#define _DVSBSTRIDE 0x73188
6149#define _DVSBPOS 0x7318c
6150#define _DVSBSIZE 0x73190
6151#define _DVSBKEYVAL 0x73194
6152#define _DVSBKEYMSK 0x73198
6153#define _DVSBSURF 0x7319c
6154#define _DVSBKEYMAXVAL 0x731a0
6155#define _DVSBTILEOFF 0x731a4
6156#define _DVSBSURFLIVE 0x731ac
6157#define _DVSBSCALE 0x73204
6158#define _DVSBGAMC 0x73300
6159
f0f59a00
VS
6160#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6161#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6162#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6163#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6164#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6165#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6166#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6167#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6168#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6169#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6170#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6171#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
6172
6173#define _SPRA_CTL 0x70280
6174#define SPRITE_ENABLE (1<<31)
6175#define SPRITE_GAMMA_ENABLE (1<<30)
6176#define SPRITE_PIXFORMAT_MASK (7<<25)
6177#define SPRITE_FORMAT_YUV422 (0<<25)
6178#define SPRITE_FORMAT_RGBX101010 (1<<25)
6179#define SPRITE_FORMAT_RGBX888 (2<<25)
6180#define SPRITE_FORMAT_RGBX161616 (3<<25)
6181#define SPRITE_FORMAT_YUV444 (4<<25)
6182#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 6183#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
6184#define SPRITE_SOURCE_KEY (1<<22)
6185#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
6186#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
b0f5c0ba 6187#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
b840d907
JB
6188#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
6189#define SPRITE_YUV_ORDER_YUYV (0<<16)
6190#define SPRITE_YUV_ORDER_UYVY (1<<16)
6191#define SPRITE_YUV_ORDER_YVYU (2<<16)
6192#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 6193#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
6194#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
6195#define SPRITE_INT_GAMMA_ENABLE (1<<13)
6196#define SPRITE_TILED (1<<10)
6197#define SPRITE_DEST_KEY (1<<2)
6198#define _SPRA_LINOFF 0x70284
6199#define _SPRA_STRIDE 0x70288
6200#define _SPRA_POS 0x7028c
6201#define _SPRA_SIZE 0x70290
6202#define _SPRA_KEYVAL 0x70294
6203#define _SPRA_KEYMSK 0x70298
6204#define _SPRA_SURF 0x7029c
6205#define _SPRA_KEYMAX 0x702a0
6206#define _SPRA_TILEOFF 0x702a4
c54173a8 6207#define _SPRA_OFFSET 0x702a4
32ae46bf 6208#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
6209#define _SPRA_SCALE 0x70304
6210#define SPRITE_SCALE_ENABLE (1<<31)
6211#define SPRITE_FILTER_MASK (3<<29)
6212#define SPRITE_FILTER_MEDIUM (0<<29)
6213#define SPRITE_FILTER_ENHANCING (1<<29)
6214#define SPRITE_FILTER_SOFTENING (2<<29)
6215#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6216#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6217#define _SPRA_GAMC 0x70400
6218
6219#define _SPRB_CTL 0x71280
6220#define _SPRB_LINOFF 0x71284
6221#define _SPRB_STRIDE 0x71288
6222#define _SPRB_POS 0x7128c
6223#define _SPRB_SIZE 0x71290
6224#define _SPRB_KEYVAL 0x71294
6225#define _SPRB_KEYMSK 0x71298
6226#define _SPRB_SURF 0x7129c
6227#define _SPRB_KEYMAX 0x712a0
6228#define _SPRB_TILEOFF 0x712a4
c54173a8 6229#define _SPRB_OFFSET 0x712a4
32ae46bf 6230#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6231#define _SPRB_SCALE 0x71304
6232#define _SPRB_GAMC 0x71400
6233
f0f59a00
VS
6234#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6235#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6236#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6237#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6238#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6239#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6240#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6241#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6242#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6243#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6244#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6245#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6246#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6247#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6248
921c3b67 6249#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6250#define SP_ENABLE (1<<31)
4ea67bc7 6251#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6252#define SP_PIXFORMAT_MASK (0xf<<26)
6253#define SP_FORMAT_YUV422 (0<<26)
6254#define SP_FORMAT_BGR565 (5<<26)
6255#define SP_FORMAT_BGRX8888 (6<<26)
6256#define SP_FORMAT_BGRA8888 (7<<26)
6257#define SP_FORMAT_RGBX1010102 (8<<26)
6258#define SP_FORMAT_RGBA1010102 (9<<26)
6259#define SP_FORMAT_RGBX8888 (0xe<<26)
6260#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6261#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851 6262#define SP_SOURCE_KEY (1<<22)
b0f5c0ba 6263#define SP_YUV_FORMAT_BT709 (1<<18)
7f1f3851
JB
6264#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6265#define SP_YUV_ORDER_YUYV (0<<16)
6266#define SP_YUV_ORDER_UYVY (1<<16)
6267#define SP_YUV_ORDER_YVYU (2<<16)
6268#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6269#define SP_ROTATE_180 (1<<15)
7f1f3851 6270#define SP_TILED (1<<10)
c14b0485 6271#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6272#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6273#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6274#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6275#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6276#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6277#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6278#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6279#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6280#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6281#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6282#define SP_CONST_ALPHA_ENABLE (1<<31)
5deae919
VS
6283#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6284#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6285#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6286#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6287#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6288#define SP_SH_COS(x) (x) /* u3.7 */
921c3b67
VS
6289#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6290
6291#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6292#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6293#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6294#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6295#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6296#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6297#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6298#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6299#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6300#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6301#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5deae919
VS
6302#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
6303#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
921c3b67 6304#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6305
83c04a62
VS
6306#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6307 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6308
6309#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6310#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6311#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6312#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6313#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6314#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6315#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6316#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6317#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6318#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6319#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5deae919
VS
6320#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
6321#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
83c04a62 6322#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6323
6ca2aeb2
VS
6324/*
6325 * CHV pipe B sprite CSC
6326 *
6327 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6328 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6329 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6330 */
83c04a62
VS
6331#define _MMIO_CHV_SPCSC(plane_id, reg) \
6332 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6333
6334#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6335#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6336#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6337#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6338#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6339
83c04a62
VS
6340#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6341#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6342#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6343#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6344#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6345#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6346#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6347
83c04a62
VS
6348#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6349#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6350#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6351#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6352#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6353
83c04a62
VS
6354#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6355#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6356#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6357#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6358#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6359
70d21f0e
DL
6360/* Skylake plane registers */
6361
6362#define _PLANE_CTL_1_A 0x70180
6363#define _PLANE_CTL_2_A 0x70280
6364#define _PLANE_CTL_3_A 0x70380
6365#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6366#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
b5972776
JA
6367/*
6368 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6369 * expanded to include bit 23 as well. However, the shift-24 based values
6370 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6371 */
70d21f0e
DL
6372#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6373#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6374#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6375#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6376#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6377#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6378#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6379#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6380#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
b5972776 6381#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6382#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4
DL
6383#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6384#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6385#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6386#define PLANE_CTL_ORDER_BGRX (0 << 20)
6387#define PLANE_CTL_ORDER_RGBX (1 << 20)
b0f5c0ba 6388#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
70d21f0e
DL
6389#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6390#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6391#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6392#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6393#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6394#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6395#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6396#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e
DL
6397#define PLANE_CTL_TILED_MASK (0x7 << 10)
6398#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6399#define PLANE_CTL_TILED_X ( 1 << 10)
6400#define PLANE_CTL_TILED_Y ( 4 << 10)
6401#define PLANE_CTL_TILED_YF ( 5 << 10)
5f8e3f57 6402#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
4036c78c 6403#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
70d21f0e
DL
6404#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6405#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6406#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6407#define PLANE_CTL_ROTATE_MASK 0x3
6408#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6409#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6410#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6411#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6412#define _PLANE_STRIDE_1_A 0x70188
6413#define _PLANE_STRIDE_2_A 0x70288
6414#define _PLANE_STRIDE_3_A 0x70388
6415#define _PLANE_POS_1_A 0x7018c
6416#define _PLANE_POS_2_A 0x7028c
6417#define _PLANE_POS_3_A 0x7038c
6418#define _PLANE_SIZE_1_A 0x70190
6419#define _PLANE_SIZE_2_A 0x70290
6420#define _PLANE_SIZE_3_A 0x70390
6421#define _PLANE_SURF_1_A 0x7019c
6422#define _PLANE_SURF_2_A 0x7029c
6423#define _PLANE_SURF_3_A 0x7039c
6424#define _PLANE_OFFSET_1_A 0x701a4
6425#define _PLANE_OFFSET_2_A 0x702a4
6426#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6427#define _PLANE_KEYVAL_1_A 0x70194
6428#define _PLANE_KEYVAL_2_A 0x70294
6429#define _PLANE_KEYMSK_1_A 0x70198
6430#define _PLANE_KEYMSK_2_A 0x70298
6431#define _PLANE_KEYMAX_1_A 0x701a0
6432#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6433#define _PLANE_AUX_DIST_1_A 0x701c0
6434#define _PLANE_AUX_DIST_2_A 0x702c0
6435#define _PLANE_AUX_OFFSET_1_A 0x701c4
6436#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6437#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6438#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6439#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6440#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6441#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
38f24f21
VS
6442#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
6443#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17)
6444#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
6445#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
6446#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
47f9ea8b 6447#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6448#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6449#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6450#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6451#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6452#define _PLANE_BUF_CFG_1_A 0x7027c
6453#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6454#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6455#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6456
47f9ea8b 6457
70d21f0e
DL
6458#define _PLANE_CTL_1_B 0x71180
6459#define _PLANE_CTL_2_B 0x71280
6460#define _PLANE_CTL_3_B 0x71380
6461#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6462#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6463#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6464#define PLANE_CTL(pipe, plane) \
f0f59a00 6465 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6466
6467#define _PLANE_STRIDE_1_B 0x71188
6468#define _PLANE_STRIDE_2_B 0x71288
6469#define _PLANE_STRIDE_3_B 0x71388
6470#define _PLANE_STRIDE_1(pipe) \
6471 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6472#define _PLANE_STRIDE_2(pipe) \
6473 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6474#define _PLANE_STRIDE_3(pipe) \
6475 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6476#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6477 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6478
6479#define _PLANE_POS_1_B 0x7118c
6480#define _PLANE_POS_2_B 0x7128c
6481#define _PLANE_POS_3_B 0x7138c
6482#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6483#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6484#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6485#define PLANE_POS(pipe, plane) \
f0f59a00 6486 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6487
6488#define _PLANE_SIZE_1_B 0x71190
6489#define _PLANE_SIZE_2_B 0x71290
6490#define _PLANE_SIZE_3_B 0x71390
6491#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6492#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6493#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6494#define PLANE_SIZE(pipe, plane) \
f0f59a00 6495 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6496
6497#define _PLANE_SURF_1_B 0x7119c
6498#define _PLANE_SURF_2_B 0x7129c
6499#define _PLANE_SURF_3_B 0x7139c
6500#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6501#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6502#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6503#define PLANE_SURF(pipe, plane) \
f0f59a00 6504 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6505
6506#define _PLANE_OFFSET_1_B 0x711a4
6507#define _PLANE_OFFSET_2_B 0x712a4
6508#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6509#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6510#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6511 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6512
dc2a41b4
DL
6513#define _PLANE_KEYVAL_1_B 0x71194
6514#define _PLANE_KEYVAL_2_B 0x71294
6515#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6516#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6517#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6518 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6519
6520#define _PLANE_KEYMSK_1_B 0x71198
6521#define _PLANE_KEYMSK_2_B 0x71298
6522#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6523#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6524#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6525 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6526
6527#define _PLANE_KEYMAX_1_B 0x711a0
6528#define _PLANE_KEYMAX_2_B 0x712a0
6529#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6530#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6531#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6532 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6533
8211bd5b
DL
6534#define _PLANE_BUF_CFG_1_B 0x7127c
6535#define _PLANE_BUF_CFG_2_B 0x7137c
6536#define _PLANE_BUF_CFG_1(pipe) \
6537 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6538#define _PLANE_BUF_CFG_2(pipe) \
6539 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6540#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6541 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6542
2cd601c6
CK
6543#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6544#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6545#define _PLANE_NV12_BUF_CFG_1(pipe) \
6546 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6547#define _PLANE_NV12_BUF_CFG_2(pipe) \
6548 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6549#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6550 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6551
2e2adb05
VS
6552#define _PLANE_AUX_DIST_1_B 0x711c0
6553#define _PLANE_AUX_DIST_2_B 0x712c0
6554#define _PLANE_AUX_DIST_1(pipe) \
6555 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6556#define _PLANE_AUX_DIST_2(pipe) \
6557 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6558#define PLANE_AUX_DIST(pipe, plane) \
6559 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6560
6561#define _PLANE_AUX_OFFSET_1_B 0x711c4
6562#define _PLANE_AUX_OFFSET_2_B 0x712c4
6563#define _PLANE_AUX_OFFSET_1(pipe) \
6564 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6565#define _PLANE_AUX_OFFSET_2(pipe) \
6566 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6567#define PLANE_AUX_OFFSET(pipe, plane) \
6568 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6569
47f9ea8b
ACO
6570#define _PLANE_COLOR_CTL_1_B 0x711CC
6571#define _PLANE_COLOR_CTL_2_B 0x712CC
6572#define _PLANE_COLOR_CTL_3_B 0x713CC
6573#define _PLANE_COLOR_CTL_1(pipe) \
6574 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6575#define _PLANE_COLOR_CTL_2(pipe) \
6576 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6577#define PLANE_COLOR_CTL(pipe, plane) \
6578 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6579
6580#/* SKL new cursor registers */
8211bd5b
DL
6581#define _CUR_BUF_CFG_A 0x7017c
6582#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6583#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6584
585fb111 6585/* VBIOS regs */
f0f59a00 6586#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6587# define VGA_DISP_DISABLE (1 << 31)
6588# define VGA_2X_MODE (1 << 30)
6589# define VGA_PIPE_B_SELECT (1 << 29)
6590
f0f59a00 6591#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6592
f2b115e6 6593/* Ironlake */
b9055052 6594
f0f59a00 6595#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6596
f0f59a00 6597#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6598#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6599#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6600#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6601#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6602#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6603#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6604#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6605#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6606#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6607#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6608
6609/* refresh rate hardware control */
f0f59a00 6610#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6611#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6612#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6613
f0f59a00 6614#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6615#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6616#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6617#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6618#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6619#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6620#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6621
f0f59a00 6622#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6623# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6624# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6625
f0f59a00 6626#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6627# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6628
f0f59a00 6629#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6630#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6631#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6632#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6633
6634
a57c774a 6635#define _PIPEA_DATA_M1 0x60030
5eddb70b 6636#define PIPE_DATA_M1_OFFSET 0
a57c774a 6637#define _PIPEA_DATA_N1 0x60034
5eddb70b 6638#define PIPE_DATA_N1_OFFSET 0
b9055052 6639
a57c774a 6640#define _PIPEA_DATA_M2 0x60038
5eddb70b 6641#define PIPE_DATA_M2_OFFSET 0
a57c774a 6642#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6643#define PIPE_DATA_N2_OFFSET 0
b9055052 6644
a57c774a 6645#define _PIPEA_LINK_M1 0x60040
5eddb70b 6646#define PIPE_LINK_M1_OFFSET 0
a57c774a 6647#define _PIPEA_LINK_N1 0x60044
5eddb70b 6648#define PIPE_LINK_N1_OFFSET 0
b9055052 6649
a57c774a 6650#define _PIPEA_LINK_M2 0x60048
5eddb70b 6651#define PIPE_LINK_M2_OFFSET 0
a57c774a 6652#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6653#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6654
6655/* PIPEB timing regs are same start from 0x61000 */
6656
a57c774a
AK
6657#define _PIPEB_DATA_M1 0x61030
6658#define _PIPEB_DATA_N1 0x61034
6659#define _PIPEB_DATA_M2 0x61038
6660#define _PIPEB_DATA_N2 0x6103c
6661#define _PIPEB_LINK_M1 0x61040
6662#define _PIPEB_LINK_N1 0x61044
6663#define _PIPEB_LINK_M2 0x61048
6664#define _PIPEB_LINK_N2 0x6104c
6665
f0f59a00
VS
6666#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6667#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6668#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6669#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6670#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6671#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6672#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6673#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6674
6675/* CPU panel fitter */
9db4a9c7
JB
6676/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6677#define _PFA_CTL_1 0x68080
6678#define _PFB_CTL_1 0x68880
b9055052 6679#define PF_ENABLE (1<<31)
13888d78
PZ
6680#define PF_PIPE_SEL_MASK_IVB (3<<29)
6681#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6682#define PF_FILTER_MASK (3<<23)
6683#define PF_FILTER_PROGRAMMED (0<<23)
6684#define PF_FILTER_MED_3x3 (1<<23)
6685#define PF_FILTER_EDGE_ENHANCE (2<<23)
6686#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6687#define _PFA_WIN_SZ 0x68074
6688#define _PFB_WIN_SZ 0x68874
6689#define _PFA_WIN_POS 0x68070
6690#define _PFB_WIN_POS 0x68870
6691#define _PFA_VSCALE 0x68084
6692#define _PFB_VSCALE 0x68884
6693#define _PFA_HSCALE 0x68090
6694#define _PFB_HSCALE 0x68890
6695
f0f59a00
VS
6696#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6697#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6698#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6699#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6700#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6701
bd2e244f
JB
6702#define _PSA_CTL 0x68180
6703#define _PSB_CTL 0x68980
6704#define PS_ENABLE (1<<31)
6705#define _PSA_WIN_SZ 0x68174
6706#define _PSB_WIN_SZ 0x68974
6707#define _PSA_WIN_POS 0x68170
6708#define _PSB_WIN_POS 0x68970
6709
f0f59a00
VS
6710#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6711#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6712#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6713
1c9a2d4a
CK
6714/*
6715 * Skylake scalers
6716 */
6717#define _PS_1A_CTRL 0x68180
6718#define _PS_2A_CTRL 0x68280
6719#define _PS_1B_CTRL 0x68980
6720#define _PS_2B_CTRL 0x68A80
6721#define _PS_1C_CTRL 0x69180
6722#define PS_SCALER_EN (1 << 31)
6723#define PS_SCALER_MODE_MASK (3 << 28)
6724#define PS_SCALER_MODE_DYN (0 << 28)
6725#define PS_SCALER_MODE_HQ (1 << 28)
6726#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6727#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6728#define PS_FILTER_MASK (3 << 23)
6729#define PS_FILTER_MEDIUM (0 << 23)
6730#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6731#define PS_FILTER_BILINEAR (3 << 23)
6732#define PS_VERT3TAP (1 << 21)
6733#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6734#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6735#define PS_PWRUP_PROGRESS (1 << 17)
6736#define PS_V_FILTER_BYPASS (1 << 8)
6737#define PS_VADAPT_EN (1 << 7)
6738#define PS_VADAPT_MODE_MASK (3 << 5)
6739#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6740#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6741#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6742
6743#define _PS_PWR_GATE_1A 0x68160
6744#define _PS_PWR_GATE_2A 0x68260
6745#define _PS_PWR_GATE_1B 0x68960
6746#define _PS_PWR_GATE_2B 0x68A60
6747#define _PS_PWR_GATE_1C 0x69160
6748#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6749#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6750#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6751#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6752#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6753#define PS_PWR_GATE_SLPEN_8 0
6754#define PS_PWR_GATE_SLPEN_16 1
6755#define PS_PWR_GATE_SLPEN_24 2
6756#define PS_PWR_GATE_SLPEN_32 3
6757
6758#define _PS_WIN_POS_1A 0x68170
6759#define _PS_WIN_POS_2A 0x68270
6760#define _PS_WIN_POS_1B 0x68970
6761#define _PS_WIN_POS_2B 0x68A70
6762#define _PS_WIN_POS_1C 0x69170
6763
6764#define _PS_WIN_SZ_1A 0x68174
6765#define _PS_WIN_SZ_2A 0x68274
6766#define _PS_WIN_SZ_1B 0x68974
6767#define _PS_WIN_SZ_2B 0x68A74
6768#define _PS_WIN_SZ_1C 0x69174
6769
6770#define _PS_VSCALE_1A 0x68184
6771#define _PS_VSCALE_2A 0x68284
6772#define _PS_VSCALE_1B 0x68984
6773#define _PS_VSCALE_2B 0x68A84
6774#define _PS_VSCALE_1C 0x69184
6775
6776#define _PS_HSCALE_1A 0x68190
6777#define _PS_HSCALE_2A 0x68290
6778#define _PS_HSCALE_1B 0x68990
6779#define _PS_HSCALE_2B 0x68A90
6780#define _PS_HSCALE_1C 0x69190
6781
6782#define _PS_VPHASE_1A 0x68188
6783#define _PS_VPHASE_2A 0x68288
6784#define _PS_VPHASE_1B 0x68988
6785#define _PS_VPHASE_2B 0x68A88
6786#define _PS_VPHASE_1C 0x69188
6787
6788#define _PS_HPHASE_1A 0x68194
6789#define _PS_HPHASE_2A 0x68294
6790#define _PS_HPHASE_1B 0x68994
6791#define _PS_HPHASE_2B 0x68A94
6792#define _PS_HPHASE_1C 0x69194
6793
6794#define _PS_ECC_STAT_1A 0x681D0
6795#define _PS_ECC_STAT_2A 0x682D0
6796#define _PS_ECC_STAT_1B 0x689D0
6797#define _PS_ECC_STAT_2B 0x68AD0
6798#define _PS_ECC_STAT_1C 0x691D0
6799
6800#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6801#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6802 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6803 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6804#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6805 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6806 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6807#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6808 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6809 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6810#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6811 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6812 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6813#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6814 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6815 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6816#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6817 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6818 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6819#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6820 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6821 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6822#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6823 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6824 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6825#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6826 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6827 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6828
b9055052 6829/* legacy palette */
9db4a9c7
JB
6830#define _LGC_PALETTE_A 0x4a000
6831#define _LGC_PALETTE_B 0x4a800
f0f59a00 6832#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6833
42db64ef
PZ
6834#define _GAMMA_MODE_A 0x4a480
6835#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6836#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6837#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6838#define GAMMA_MODE_MODE_8BIT (0 << 0)
6839#define GAMMA_MODE_MODE_10BIT (1 << 0)
6840#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6841#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6842
8337206d 6843/* DMC/CSR */
f0f59a00 6844#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6845#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6846#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6847#define CSR_SSP_BASE _MMIO(0x8F074)
6848#define CSR_HTP_SKL _MMIO(0x8F004)
6849#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6850#define CSR_LAST_WRITE_VALUE 0xc003b400
6851/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6852#define CSR_MMIO_START_RANGE 0x80000
6853#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6854#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6855#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6856#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6857
b9055052
ZW
6858/* interrupts */
6859#define DE_MASTER_IRQ_CONTROL (1 << 31)
6860#define DE_SPRITEB_FLIP_DONE (1 << 29)
6861#define DE_SPRITEA_FLIP_DONE (1 << 28)
6862#define DE_PLANEB_FLIP_DONE (1 << 27)
6863#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6864#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6865#define DE_PCU_EVENT (1 << 25)
6866#define DE_GTT_FAULT (1 << 24)
6867#define DE_POISON (1 << 23)
6868#define DE_PERFORM_COUNTER (1 << 22)
6869#define DE_PCH_EVENT (1 << 21)
6870#define DE_AUX_CHANNEL_A (1 << 20)
6871#define DE_DP_A_HOTPLUG (1 << 19)
6872#define DE_GSE (1 << 18)
6873#define DE_PIPEB_VBLANK (1 << 15)
6874#define DE_PIPEB_EVEN_FIELD (1 << 14)
6875#define DE_PIPEB_ODD_FIELD (1 << 13)
6876#define DE_PIPEB_LINE_COMPARE (1 << 12)
6877#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6878#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6879#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6880#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6881#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6882#define DE_PIPEA_EVEN_FIELD (1 << 6)
6883#define DE_PIPEA_ODD_FIELD (1 << 5)
6884#define DE_PIPEA_LINE_COMPARE (1 << 4)
6885#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6886#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6887#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6888#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6889#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6890
b1f14ad0 6891/* More Ivybridge lolz */
8664281b 6892#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6893#define DE_GSE_IVB (1<<29)
6894#define DE_PCH_EVENT_IVB (1<<28)
6895#define DE_DP_A_HOTPLUG_IVB (1<<27)
6896#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6897#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6898#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6899#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6900#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6901#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6902#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6903#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6904#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6905#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6906#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6907#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6908
f0f59a00 6909#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6910#define MASTER_INTERRUPT_ENABLE (1<<31)
6911
f0f59a00
VS
6912#define DEISR _MMIO(0x44000)
6913#define DEIMR _MMIO(0x44004)
6914#define DEIIR _MMIO(0x44008)
6915#define DEIER _MMIO(0x4400c)
b9055052 6916
f0f59a00
VS
6917#define GTISR _MMIO(0x44010)
6918#define GTIMR _MMIO(0x44014)
6919#define GTIIR _MMIO(0x44018)
6920#define GTIER _MMIO(0x4401c)
b9055052 6921
f0f59a00 6922#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6923#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6924#define GEN8_PCU_IRQ (1<<30)
6925#define GEN8_DE_PCH_IRQ (1<<23)
6926#define GEN8_DE_MISC_IRQ (1<<22)
6927#define GEN8_DE_PORT_IRQ (1<<20)
6928#define GEN8_DE_PIPE_C_IRQ (1<<18)
6929#define GEN8_DE_PIPE_B_IRQ (1<<17)
6930#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6931#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6932#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6933#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6934#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6935#define GEN8_GT_VCS2_IRQ (1<<3)
6936#define GEN8_GT_VCS1_IRQ (1<<2)
6937#define GEN8_GT_BCS_IRQ (1<<1)
6938#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6939
f0f59a00
VS
6940#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6941#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6942#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6943#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6944
26705e20
SAK
6945#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6946#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6947#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6948#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6949#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6950#define GEN9_GUC_DB_RING_EVENT (1<<26)
6951#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6952#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6953#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6954
abd58f01 6955#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6956#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6957#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6958#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6959#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6960#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6961
f0f59a00
VS
6962#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6963#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6964#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6965#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6966#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6967#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6968#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6969#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6970#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6971#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6972#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6973#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6974#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6975#define GEN8_PIPE_VSYNC (1 << 1)
6976#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6977#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6978#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6979#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6980#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6981#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6982#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6983#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6984#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6985#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6986#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6987#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6988 (GEN8_PIPE_CURSOR_FAULT | \
6989 GEN8_PIPE_SPRITE_FAULT | \
6990 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6991#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6992 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6993 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6994 GEN9_PIPE_PLANE3_FAULT | \
6995 GEN9_PIPE_PLANE2_FAULT | \
6996 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6997
f0f59a00
VS
6998#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6999#define GEN8_DE_PORT_IMR _MMIO(0x44444)
7000#define GEN8_DE_PORT_IIR _MMIO(0x44448)
7001#define GEN8_DE_PORT_IER _MMIO(0x4444c)
a324fcac 7002#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
7003#define GEN9_AUX_CHANNEL_D (1 << 27)
7004#define GEN9_AUX_CHANNEL_C (1 << 26)
7005#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
7006#define BXT_DE_PORT_HP_DDIC (1 << 5)
7007#define BXT_DE_PORT_HP_DDIB (1 << 4)
7008#define BXT_DE_PORT_HP_DDIA (1 << 3)
7009#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
7010 BXT_DE_PORT_HP_DDIB | \
7011 BXT_DE_PORT_HP_DDIC)
7012#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 7013#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 7014#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 7015
f0f59a00
VS
7016#define GEN8_DE_MISC_ISR _MMIO(0x44460)
7017#define GEN8_DE_MISC_IMR _MMIO(0x44464)
7018#define GEN8_DE_MISC_IIR _MMIO(0x44468)
7019#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
7020#define GEN8_DE_MISC_GSE (1 << 27)
7021
f0f59a00
VS
7022#define GEN8_PCU_ISR _MMIO(0x444e0)
7023#define GEN8_PCU_IMR _MMIO(0x444e4)
7024#define GEN8_PCU_IIR _MMIO(0x444e8)
7025#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 7026
a6358dda
TU
7027#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7028#define GEN11_MASTER_IRQ (1 << 31)
7029#define GEN11_PCU_IRQ (1 << 30)
7030#define GEN11_DISPLAY_IRQ (1 << 16)
7031#define GEN11_GT_DW_IRQ(x) (1 << (x))
7032#define GEN11_GT_DW1_IRQ (1 << 1)
7033#define GEN11_GT_DW0_IRQ (1 << 0)
7034
7035#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7036#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7037#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7038#define GEN11_DE_PCH_IRQ (1 << 23)
7039#define GEN11_DE_MISC_IRQ (1 << 22)
7040#define GEN11_DE_PORT_IRQ (1 << 20)
7041#define GEN11_DE_PIPE_C (1 << 18)
7042#define GEN11_DE_PIPE_B (1 << 17)
7043#define GEN11_DE_PIPE_A (1 << 16)
7044
7045#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
7046#define GEN11_CSME (31)
7047#define GEN11_GUNIT (28)
7048#define GEN11_GUC (25)
7049#define GEN11_WDPERF (20)
7050#define GEN11_KCR (19)
7051#define GEN11_GTPM (16)
7052#define GEN11_BCS (15)
7053#define GEN11_RCS0 (0)
7054
7055#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
7056#define GEN11_VECS(x) (31 - (x))
7057#define GEN11_VCS(x) (x)
7058
7059#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
7060
7061#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
7062#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
7063#define GEN11_INTR_DATA_VALID (1 << 31)
7064#define GEN11_INTR_ENGINE_MASK (0xffff)
7065
7066#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
7067
7068#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
7069#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
7070
7071#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
7072
7073#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
7074#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
7075#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
7076#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
7077#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
7078#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
7079
7080#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
7081#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
7082#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
7083#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
7084#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
7085#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
7086#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
7087#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
7088#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
7089
f0f59a00 7090#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
7091/* Required on all Ironlake and Sandybridge according to the B-Spec. */
7092#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
7093#define ILK_DPARB_GATE (1<<22)
7094#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 7095#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
7096#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
7097#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
7098#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 7099#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
7100#define ILK_HDCP_DISABLE (1 << 25)
7101#define ILK_eDP_A_DISABLE (1 << 24)
7102#define HSW_CDCLK_LIMIT (1 << 24)
7103#define ILK_DESKTOP (1 << 23)
231e54f6 7104
f0f59a00 7105#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
7106#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
7107#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
7108#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
7109#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
7110#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 7111
f0f59a00 7112#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
7113# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
7114# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
7115
f0f59a00 7116#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 7117#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 7118#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 7119#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 7120#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 7121
17e0adf0
MK
7122#define CHICKEN_PAR2_1 _MMIO(0x42090)
7123#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
7124
f4f4b59b 7125#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 7126#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 7127#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
7128#define GLK_CL1_PWR_DOWN (1 << 11)
7129#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 7130
5654a162
PP
7131#define CHICKEN_MISC_4 _MMIO(0x4208c)
7132#define FBC_STRIDE_OVERRIDE (1 << 13)
7133#define FBC_STRIDE_MASK 0x1FFF
7134
fe4ab3ce
BW
7135#define _CHICKEN_PIPESL_1_A 0x420b0
7136#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
7137#define HSW_FBCQ_DIS (1 << 22)
7138#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 7139#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 7140
d86f0482
NV
7141#define CHICKEN_TRANS_A 0x420c0
7142#define CHICKEN_TRANS_B 0x420c4
7143#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
0519c102
VS
7144#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
7145#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
7146#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
7147#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
7148#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
7149#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
d86f0482 7150
f0f59a00 7151#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 7152#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 7153#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 7154#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 7155#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 7156#define DISP_DATA_PARTITION_5_6 (1<<6)
2503a0fe 7157#define DISP_IPC_ENABLE (1<<3)
f0f59a00 7158#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
7159#define DBUF_POWER_REQUEST (1<<31)
7160#define DBUF_POWER_STATE (1<<30)
f0f59a00 7161#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
7162#define WAIT_FOR_PCH_RESET_ACK (1<<1)
7163#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 7164#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 7165#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 7166
590e8ff0 7167#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
53421c2f 7168#define SKL_SELECT_ALTERNATE_DC_EXIT (1<<30)
590e8ff0
MK
7169#define MASK_WAKEMEM (1<<13)
7170
f0f59a00 7171#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
7172#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
7173#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
7174#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
7175#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
7176#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
7177#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
7178#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
7179#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 7180
945f2672
VS
7181#define SKL_DSSM _MMIO(0x51004)
7182#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
7183
a78536e7
AS
7184#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
7185#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
7186
f0f59a00 7187#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 7188#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 7189#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 7190
2c8580e4 7191#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 7192#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 7193#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5152defe
MW
7194#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
7195#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
7196#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
7197#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
7198#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
7199#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 7200
e4e0c058 7201/* GEN7 chicken */
f0f59a00 7202#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 7203# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 7204# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 7205#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
93564044 7206# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
873e8171 7207# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 7208# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 7209# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 7210
f0f59a00 7211#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
7212# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
7213# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 7214
f0f59a00 7215#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
7216#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7217
ab062639
KG
7218#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7219
f0f59a00 7220#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7221#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7222
f0f59a00 7223#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7224/*
7225 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7226 * Using the formula in BSpec leads to a hang, while the formula here works
7227 * fine and matches the formulas for all other platforms. A BSpec change
7228 * request has been filed to clarify this.
7229 */
36579cb6
ID
7230#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7231#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7232#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7233
f0f59a00 7234#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7235#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 7236#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
7237#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7238#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7239
f0f59a00 7240#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
7241#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7242
f0f59a00 7243#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
7244#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7245
f0f59a00 7246#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 7247#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 7248#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 7249
63801f21 7250/* GEN8 chicken */
f0f59a00 7251#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7252#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
2a0ee94f 7253#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 7254#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
7255#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7256#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7257#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 7258#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 7259
3669ab61
AS
7260#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7261
38a39a7b 7262/* GEN9 chicken */
f0f59a00 7263#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7264#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7265
db099c8f 7266/* WaCatErrorRejectionIssue */
f0f59a00 7267#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
7268#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7269
f0f59a00 7270#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
7271#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7272
f0f59a00 7273#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
7274#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7275
b9055052
ZW
7276/* PCH */
7277
23e81d69 7278/* south display engine interrupt: IBX */
776ad806
JB
7279#define SDE_AUDIO_POWER_D (1 << 27)
7280#define SDE_AUDIO_POWER_C (1 << 26)
7281#define SDE_AUDIO_POWER_B (1 << 25)
7282#define SDE_AUDIO_POWER_SHIFT (25)
7283#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7284#define SDE_GMBUS (1 << 24)
7285#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7286#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7287#define SDE_AUDIO_HDCP_MASK (3 << 22)
7288#define SDE_AUDIO_TRANSB (1 << 21)
7289#define SDE_AUDIO_TRANSA (1 << 20)
7290#define SDE_AUDIO_TRANS_MASK (3 << 20)
7291#define SDE_POISON (1 << 19)
7292/* 18 reserved */
7293#define SDE_FDI_RXB (1 << 17)
7294#define SDE_FDI_RXA (1 << 16)
7295#define SDE_FDI_MASK (3 << 16)
7296#define SDE_AUXD (1 << 15)
7297#define SDE_AUXC (1 << 14)
7298#define SDE_AUXB (1 << 13)
7299#define SDE_AUX_MASK (7 << 13)
7300/* 12 reserved */
b9055052
ZW
7301#define SDE_CRT_HOTPLUG (1 << 11)
7302#define SDE_PORTD_HOTPLUG (1 << 10)
7303#define SDE_PORTC_HOTPLUG (1 << 9)
7304#define SDE_PORTB_HOTPLUG (1 << 8)
7305#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7306#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7307 SDE_SDVOB_HOTPLUG | \
7308 SDE_PORTB_HOTPLUG | \
7309 SDE_PORTC_HOTPLUG | \
7310 SDE_PORTD_HOTPLUG)
776ad806
JB
7311#define SDE_TRANSB_CRC_DONE (1 << 5)
7312#define SDE_TRANSB_CRC_ERR (1 << 4)
7313#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7314#define SDE_TRANSA_CRC_DONE (1 << 2)
7315#define SDE_TRANSA_CRC_ERR (1 << 1)
7316#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7317#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7318
7319/* south display engine interrupt: CPT/PPT */
7320#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7321#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7322#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7323#define SDE_AUDIO_POWER_SHIFT_CPT 29
7324#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7325#define SDE_AUXD_CPT (1 << 27)
7326#define SDE_AUXC_CPT (1 << 26)
7327#define SDE_AUXB_CPT (1 << 25)
7328#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7329#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7330#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7331#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7332#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7333#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7334#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7335#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7336#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7337 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7338 SDE_PORTD_HOTPLUG_CPT | \
7339 SDE_PORTC_HOTPLUG_CPT | \
7340 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7341#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7342 SDE_PORTD_HOTPLUG_CPT | \
7343 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7344 SDE_PORTB_HOTPLUG_CPT | \
7345 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7346#define SDE_GMBUS_CPT (1 << 17)
8664281b 7347#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7348#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7349#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7350#define SDE_FDI_RXC_CPT (1 << 8)
7351#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7352#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7353#define SDE_FDI_RXB_CPT (1 << 4)
7354#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7355#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7356#define SDE_FDI_RXA_CPT (1 << 0)
7357#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7358 SDE_AUDIO_CP_REQ_B_CPT | \
7359 SDE_AUDIO_CP_REQ_A_CPT)
7360#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7361 SDE_AUDIO_CP_CHG_B_CPT | \
7362 SDE_AUDIO_CP_CHG_A_CPT)
7363#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7364 SDE_FDI_RXB_CPT | \
7365 SDE_FDI_RXA_CPT)
b9055052 7366
f0f59a00
VS
7367#define SDEISR _MMIO(0xc4000)
7368#define SDEIMR _MMIO(0xc4004)
7369#define SDEIIR _MMIO(0xc4008)
7370#define SDEIER _MMIO(0xc400c)
b9055052 7371
f0f59a00 7372#define SERR_INT _MMIO(0xc4040)
de032bf4 7373#define SERR_INT_POISON (1<<31)
68d97538 7374#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7375
b9055052 7376/* digital port hotplug */
f0f59a00 7377#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7378#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7379#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7380#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7381#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7382#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7383#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7384#define PORTD_HOTPLUG_ENABLE (1 << 20)
7385#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7386#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7387#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7388#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7389#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7390#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7391#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7392#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7393#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7394#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7395#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7396#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7397#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7398#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7399#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7400#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7401#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7402#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7403#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7404#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7405#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7406#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7407#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7408#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7409#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7410#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7411#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7412#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7413#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7414#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7415#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7416#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7417 BXT_DDIB_HPD_INVERT | \
7418 BXT_DDIC_HPD_INVERT)
b9055052 7419
f0f59a00 7420#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7421#define PORTE_HOTPLUG_ENABLE (1 << 4)
7422#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7423#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7424#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7425#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7426
f0f59a00
VS
7427#define PCH_GPIOA _MMIO(0xc5010)
7428#define PCH_GPIOB _MMIO(0xc5014)
7429#define PCH_GPIOC _MMIO(0xc5018)
7430#define PCH_GPIOD _MMIO(0xc501c)
7431#define PCH_GPIOE _MMIO(0xc5020)
7432#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7433
f0f59a00
VS
7434#define PCH_GMBUS0 _MMIO(0xc5100)
7435#define PCH_GMBUS1 _MMIO(0xc5104)
7436#define PCH_GMBUS2 _MMIO(0xc5108)
7437#define PCH_GMBUS3 _MMIO(0xc510c)
7438#define PCH_GMBUS4 _MMIO(0xc5110)
7439#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7440
9db4a9c7
JB
7441#define _PCH_DPLL_A 0xc6014
7442#define _PCH_DPLL_B 0xc6018
f0f59a00 7443#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7444
9db4a9c7 7445#define _PCH_FPA0 0xc6040
c1858123 7446#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7447#define _PCH_FPA1 0xc6044
7448#define _PCH_FPB0 0xc6048
7449#define _PCH_FPB1 0xc604c
f0f59a00
VS
7450#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7451#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7452
f0f59a00 7453#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7454
f0f59a00 7455#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7456#define DREF_CONTROL_MASK 0x7fc3
7457#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7458#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7459#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7460#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7461#define DREF_SSC_SOURCE_DISABLE (0<<11)
7462#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7463#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7464#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7465#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7466#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7467#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7468#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7469#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7470#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7471#define DREF_SSC4_DOWNSPREAD (0<<6)
7472#define DREF_SSC4_CENTERSPREAD (1<<6)
7473#define DREF_SSC1_DISABLE (0<<1)
7474#define DREF_SSC1_ENABLE (1<<1)
7475#define DREF_SSC4_DISABLE (0)
7476#define DREF_SSC4_ENABLE (1)
7477
f0f59a00 7478#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7479#define FDL_TP1_TIMER_SHIFT 12
7480#define FDL_TP1_TIMER_MASK (3<<12)
7481#define FDL_TP2_TIMER_SHIFT 10
7482#define FDL_TP2_TIMER_MASK (3<<10)
7483#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7484#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7485#define CNP_RAWCLK_DIV(div) ((div) << 16)
7486#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7487#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7488#define ICP_RAWCLK_DEN(den) ((den) << 26)
7489#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7490
f0f59a00 7491#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7492
f0f59a00
VS
7493#define PCH_SSC4_PARMS _MMIO(0xc6210)
7494#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7495
f0f59a00 7496#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7497#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7498#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7499#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7500
b9055052
ZW
7501/* transcoder */
7502
275f01b2
DV
7503#define _PCH_TRANS_HTOTAL_A 0xe0000
7504#define TRANS_HTOTAL_SHIFT 16
7505#define TRANS_HACTIVE_SHIFT 0
7506#define _PCH_TRANS_HBLANK_A 0xe0004
7507#define TRANS_HBLANK_END_SHIFT 16
7508#define TRANS_HBLANK_START_SHIFT 0
7509#define _PCH_TRANS_HSYNC_A 0xe0008
7510#define TRANS_HSYNC_END_SHIFT 16
7511#define TRANS_HSYNC_START_SHIFT 0
7512#define _PCH_TRANS_VTOTAL_A 0xe000c
7513#define TRANS_VTOTAL_SHIFT 16
7514#define TRANS_VACTIVE_SHIFT 0
7515#define _PCH_TRANS_VBLANK_A 0xe0010
7516#define TRANS_VBLANK_END_SHIFT 16
7517#define TRANS_VBLANK_START_SHIFT 0
7518#define _PCH_TRANS_VSYNC_A 0xe0014
7519#define TRANS_VSYNC_END_SHIFT 16
7520#define TRANS_VSYNC_START_SHIFT 0
7521#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7522
e3b95f1e
DV
7523#define _PCH_TRANSA_DATA_M1 0xe0030
7524#define _PCH_TRANSA_DATA_N1 0xe0034
7525#define _PCH_TRANSA_DATA_M2 0xe0038
7526#define _PCH_TRANSA_DATA_N2 0xe003c
7527#define _PCH_TRANSA_LINK_M1 0xe0040
7528#define _PCH_TRANSA_LINK_N1 0xe0044
7529#define _PCH_TRANSA_LINK_M2 0xe0048
7530#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7531
2dcbc34d 7532/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7533#define _VIDEO_DIP_CTL_A 0xe0200
7534#define _VIDEO_DIP_DATA_A 0xe0208
7535#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7536#define GCP_COLOR_INDICATION (1 << 2)
7537#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7538#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7539
7540#define _VIDEO_DIP_CTL_B 0xe1200
7541#define _VIDEO_DIP_DATA_B 0xe1208
7542#define _VIDEO_DIP_GCP_B 0xe1210
7543
f0f59a00
VS
7544#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7545#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7546#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7547
2dcbc34d 7548/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7549#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7550#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7551#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7552
086f8e84
VS
7553#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7554#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7555#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7556
086f8e84
VS
7557#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7558#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7559#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7560
90b107c8 7561#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7562 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7563 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7564#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7565 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7566 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7567#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7568 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7569 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7570
8c5f5f7c 7571/* Haswell DIP controls */
f0f59a00 7572
086f8e84
VS
7573#define _HSW_VIDEO_DIP_CTL_A 0x60200
7574#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7575#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7576#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7577#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7578#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7579#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7580#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7581#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7582#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7583#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7584#define _HSW_VIDEO_DIP_GCP_A 0x60210
7585
7586#define _HSW_VIDEO_DIP_CTL_B 0x61200
7587#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7588#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7589#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7590#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7591#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7592#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7593#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7594#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7595#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7596#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7597#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7598
f0f59a00
VS
7599#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7600#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7601#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7602#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7603#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7604#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7605
7606#define _HSW_STEREO_3D_CTL_A 0x70020
7607#define S3D_ENABLE (1<<31)
7608#define _HSW_STEREO_3D_CTL_B 0x71020
7609
7610#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7611
275f01b2
DV
7612#define _PCH_TRANS_HTOTAL_B 0xe1000
7613#define _PCH_TRANS_HBLANK_B 0xe1004
7614#define _PCH_TRANS_HSYNC_B 0xe1008
7615#define _PCH_TRANS_VTOTAL_B 0xe100c
7616#define _PCH_TRANS_VBLANK_B 0xe1010
7617#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7618#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7619
f0f59a00
VS
7620#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7621#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7622#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7623#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7624#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7625#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7626#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7627
e3b95f1e
DV
7628#define _PCH_TRANSB_DATA_M1 0xe1030
7629#define _PCH_TRANSB_DATA_N1 0xe1034
7630#define _PCH_TRANSB_DATA_M2 0xe1038
7631#define _PCH_TRANSB_DATA_N2 0xe103c
7632#define _PCH_TRANSB_LINK_M1 0xe1040
7633#define _PCH_TRANSB_LINK_N1 0xe1044
7634#define _PCH_TRANSB_LINK_M2 0xe1048
7635#define _PCH_TRANSB_LINK_N2 0xe104c
7636
f0f59a00
VS
7637#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7638#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7639#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7640#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7641#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7642#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7643#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7644#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7645
ab9412ba
DV
7646#define _PCH_TRANSACONF 0xf0008
7647#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7648#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7649#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7650#define TRANS_DISABLE (0<<31)
7651#define TRANS_ENABLE (1<<31)
7652#define TRANS_STATE_MASK (1<<30)
7653#define TRANS_STATE_DISABLE (0<<30)
7654#define TRANS_STATE_ENABLE (1<<30)
7655#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7656#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7657#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7658#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7659#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7660#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7661#define TRANS_INTERLACED (3<<21)
7c26e5c6 7662#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7663#define TRANS_8BPC (0<<5)
7664#define TRANS_10BPC (1<<5)
7665#define TRANS_6BPC (2<<5)
7666#define TRANS_12BPC (3<<5)
7667
ce40141f
DV
7668#define _TRANSA_CHICKEN1 0xf0060
7669#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7670#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7671#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7672#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7673#define _TRANSA_CHICKEN2 0xf0064
7674#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7675#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7676#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7677#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7678#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7679#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7680#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7681
f0f59a00 7682#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7683#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7684#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7685#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7686#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7687#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7688#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7689#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
aa17cdb4 7690#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7691#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7692#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7693#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7694#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7695#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7696
f0f59a00
VS
7697#define _FDI_RXA_CHICKEN 0xc200c
7698#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7699#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7700#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7701#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7702
f0f59a00 7703#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6481d5ed 7704#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
cd664078 7705#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7706#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7707#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
0a46ddd5 7708#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
17a303ec 7709#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7710
b9055052 7711/* CPU: FDI_TX */
f0f59a00
VS
7712#define _FDI_TXA_CTL 0x60100
7713#define _FDI_TXB_CTL 0x61100
7714#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7715#define FDI_TX_DISABLE (0<<31)
7716#define FDI_TX_ENABLE (1<<31)
7717#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7718#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7719#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7720#define FDI_LINK_TRAIN_NONE (3<<28)
7721#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7722#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7723#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7724#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7725#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7726#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7727#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7728#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7729/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7730 SNB has different settings. */
7731/* SNB A-stepping */
7732#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7733#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7734#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7735#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7736/* SNB B-stepping */
7737#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7738#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7739#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7740#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7741#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7742#define FDI_DP_PORT_WIDTH_SHIFT 19
7743#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7744#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7745#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7746/* Ironlake: hardwired to 1 */
b9055052 7747#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7748
7749/* Ivybridge has different bits for lolz */
7750#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7751#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7752#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7753#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7754
b9055052 7755/* both Tx and Rx */
c4f9c4c2 7756#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7757#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7758#define FDI_SCRAMBLING_ENABLE (0<<7)
7759#define FDI_SCRAMBLING_DISABLE (1<<7)
7760
7761/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7762#define _FDI_RXA_CTL 0xf000c
7763#define _FDI_RXB_CTL 0xf100c
f0f59a00 7764#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7765#define FDI_RX_ENABLE (1<<31)
b9055052 7766/* train, dp width same as FDI_TX */
357555c0
JB
7767#define FDI_FS_ERRC_ENABLE (1<<27)
7768#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7769#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7770#define FDI_8BPC (0<<16)
7771#define FDI_10BPC (1<<16)
7772#define FDI_6BPC (2<<16)
7773#define FDI_12BPC (3<<16)
3e68320e 7774#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7775#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7776#define FDI_RX_PLL_ENABLE (1<<13)
7777#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7778#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7779#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7780#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7781#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7782#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7783/* CPT */
7784#define FDI_AUTO_TRAINING (1<<10)
7785#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7786#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7787#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7788#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7789#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7790
04945641
PZ
7791#define _FDI_RXA_MISC 0xf0010
7792#define _FDI_RXB_MISC 0xf1010
7793#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7794#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7795#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7796#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7797#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7798#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7799#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7800#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7801
f0f59a00
VS
7802#define _FDI_RXA_TUSIZE1 0xf0030
7803#define _FDI_RXA_TUSIZE2 0xf0038
7804#define _FDI_RXB_TUSIZE1 0xf1030
7805#define _FDI_RXB_TUSIZE2 0xf1038
7806#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7807#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7808
7809/* FDI_RX interrupt register format */
7810#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7811#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7812#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7813#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7814#define FDI_RX_FS_CODE_ERR (1<<6)
7815#define FDI_RX_FE_CODE_ERR (1<<5)
7816#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7817#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7818#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7819#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7820#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7821
f0f59a00
VS
7822#define _FDI_RXA_IIR 0xf0014
7823#define _FDI_RXA_IMR 0xf0018
7824#define _FDI_RXB_IIR 0xf1014
7825#define _FDI_RXB_IMR 0xf1018
7826#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7827#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7828
f0f59a00
VS
7829#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7830#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7831
f0f59a00 7832#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7833#define LVDS_DETECTED (1 << 1)
7834
f0f59a00
VS
7835#define _PCH_DP_B 0xe4100
7836#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7837#define _PCH_DPB_AUX_CH_CTL 0xe4110
7838#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7839#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7840#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7841#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7842#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7843
f0f59a00
VS
7844#define _PCH_DP_C 0xe4200
7845#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7846#define _PCH_DPC_AUX_CH_CTL 0xe4210
7847#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7848#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7849#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7850#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7851#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7852
f0f59a00
VS
7853#define _PCH_DP_D 0xe4300
7854#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7855#define _PCH_DPD_AUX_CH_CTL 0xe4310
7856#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7857#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7858#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7859#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7860#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7861
f0f59a00
VS
7862#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7863#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7864
8db9d77b
ZW
7865/* CPT */
7866#define PORT_TRANS_A_SEL_CPT 0
7867#define PORT_TRANS_B_SEL_CPT (1<<29)
7868#define PORT_TRANS_C_SEL_CPT (2<<29)
7869#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7870#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7871#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7872#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7873#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7874#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7875
086f8e84
VS
7876#define _TRANS_DP_CTL_A 0xe0300
7877#define _TRANS_DP_CTL_B 0xe1300
7878#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7879#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7880#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7881#define TRANS_DP_PORT_SEL_B (0<<29)
7882#define TRANS_DP_PORT_SEL_C (1<<29)
7883#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7884#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7885#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7886#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7887#define TRANS_DP_AUDIO_ONLY (1<<26)
7888#define TRANS_DP_ENH_FRAMING (1<<18)
7889#define TRANS_DP_8BPC (0<<9)
7890#define TRANS_DP_10BPC (1<<9)
7891#define TRANS_DP_6BPC (2<<9)
7892#define TRANS_DP_12BPC (3<<9)
220cad3c 7893#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7894#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7895#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7896#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7897#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7898#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7899
7900/* SNB eDP training params */
7901/* SNB A-stepping */
7902#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7903#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7904#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7905#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7906/* SNB B-stepping */
3c5a62b5
YL
7907#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7908#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7909#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7910#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7911#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7912#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7913
1a2eb460
KP
7914/* IVB */
7915#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7916#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7917#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7918#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7919#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7920#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7921#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7922
7923/* legacy values */
7924#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7925#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7926#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7927#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7928#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7929
7930#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7931
f0f59a00 7932#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7933
274008e8
SAK
7934#define RC6_LOCATION _MMIO(0xD40)
7935#define RC6_CTX_IN_DRAM (1 << 0)
7936#define RC6_CTX_BASE _MMIO(0xD48)
7937#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7938#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7939#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7940#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7941#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7942#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7943#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7944#define FORCEWAKE _MMIO(0xA18C)
7945#define FORCEWAKE_VLV _MMIO(0x1300b0)
7946#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7947#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7948#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7949#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7950#define FORCEWAKE_ACK _MMIO(0x130090)
7951#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7952#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7953#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7954#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7955
f0f59a00 7956#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7957#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7958#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7959#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7960#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7961#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7962#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7963#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7964#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7965#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7966#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7967#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
7968#define FORCEWAKE_KERNEL BIT(0)
7969#define FORCEWAKE_USER BIT(1)
7970#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
7971#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7972#define ECOBUS _MMIO(0xa180)
8d715f00 7973#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7974#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7975#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7976#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7977#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7978
f0f59a00 7979#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7980#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7981#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7982#define GT_FIFO_SBDROPERR (1<<6)
7983#define GT_FIFO_BLOBDROPERR (1<<5)
7984#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7985#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7986#define GT_FIFO_OVFERR (1<<2)
7987#define GT_FIFO_IAWRERR (1<<1)
7988#define GT_FIFO_IARDERR (1<<0)
7989
f0f59a00 7990#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7991#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7992#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7993#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7994#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7995
f0f59a00 7996#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7997#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7998#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7999#define EDRAM_ENABLED 0x1
c02e85a0
MK
8000#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
8001#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
8002#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 8003
f0f59a00 8004#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 8005# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 8006# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 8007# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 8008# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 8009
f0f59a00 8010#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 8011# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 8012# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 8013# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 8014# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 8015# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 8016# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 8017
f0f59a00 8018#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 8019# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 8020
f0f59a00 8021#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 8022#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 8023#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 8024
f0f59a00
VS
8025#define GEN6_RCGCTL1 _MMIO(0x9410)
8026#define GEN6_RCGCTL2 _MMIO(0x9414)
8027#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 8028
f0f59a00 8029#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 8030#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 8031#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 8032#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 8033
f0f59a00
VS
8034#define GEN6_GFXPAUSE _MMIO(0xA000)
8035#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
8036#define GEN6_TURBO_DISABLE (1<<31)
8037#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 8038#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 8039#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
8040#define GEN6_OFFSET(x) ((x)<<19)
8041#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
8042#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
8043#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
8044#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
8045#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
8046#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
8047#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
8048#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 8049#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 8050#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
8051#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
8052#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
8053#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
8054#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
8055#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 8056#define GEN6_CAGF_SHIFT 8
f82855d3 8057#define HSW_CAGF_SHIFT 7
de43ae9d 8058#define GEN9_CAGF_SHIFT 23
ccab5c82 8059#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 8060#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 8061#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 8062#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 8063#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
8064#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
8065#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
8066#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
8067#define GEN6_RP_MEDIA_HW_MODE (1<<9)
8068#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
8069#define GEN6_RP_MEDIA_IS_GFX (1<<8)
8070#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
8071#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
8072#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
8073#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 8074#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 8075#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
8076#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
8077#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
8078#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
8079#define GEN6_RP_EI_MASK 0xffffff
8080#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 8081#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 8082#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8083#define GEN6_RP_PREV_UP _MMIO(0xA058)
8084#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 8085#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
8086#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
8087#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
8088#define GEN6_RP_UP_EI _MMIO(0xA068)
8089#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
8090#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
8091#define GEN6_RPDEUHWTC _MMIO(0xA080)
8092#define GEN6_RPDEUC _MMIO(0xA084)
8093#define GEN6_RPDEUCSW _MMIO(0xA088)
8094#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
8095#define RC_SW_TARGET_STATE_SHIFT 16
8096#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
8097#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
8098#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
8099#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 8100#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
8101#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
8102#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
8103#define GEN6_RC_SLEEP _MMIO(0xA0B0)
8104#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
8105#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
8106#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
8107#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
8108#define VLV_RCEDATA _MMIO(0xA0BC)
8109#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
8110#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 8111#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 8112#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 8113#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
8114#define VLV_PWRDWNUPCTL _MMIO(0xA294)
8115#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
8116#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
8117#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
8118#define GEN9_RENDER_PG_ENABLE (1<<0)
8119#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
8120#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
8121#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
8122#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 8123
f0f59a00 8124#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
8125#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
8126#define PIXEL_OVERLAP_CNT_SHIFT 30
8127
f0f59a00
VS
8128#define GEN6_PMISR _MMIO(0x44020)
8129#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
8130#define GEN6_PMIIR _MMIO(0x44028)
8131#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
8132#define GEN6_PM_MBOX_EVENT (1<<25)
8133#define GEN6_PM_THERMAL_EVENT (1<<24)
8134#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
8135#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
8136#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
8137#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
8138#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 8139#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
8140 GEN6_PM_RP_DOWN_THRESHOLD | \
8141 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 8142
f0f59a00 8143#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
8144#define GEN7_GT_SCRATCH_REG_NUM 8
8145
f0f59a00 8146#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
8147#define VLV_GFX_CLK_STATUS_BIT (1<<3)
8148#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
8149
f0f59a00
VS
8150#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
8151#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 8152#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
8153#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
8154#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
8155#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
8156#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
8157#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
8158#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
8159#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 8160
f0f59a00
VS
8161#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
8162#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
8163#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
8164#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 8165
f0f59a00 8166#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 8167#define GEN6_PCODE_READY (1<<31)
87660502
L
8168#define GEN6_PCODE_ERROR_MASK 0xFF
8169#define GEN6_PCODE_SUCCESS 0x0
8170#define GEN6_PCODE_ILLEGAL_CMD 0x1
8171#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
8172#define GEN6_PCODE_TIMEOUT 0x3
8173#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
8174#define GEN7_PCODE_TIMEOUT 0x2
8175#define GEN7_PCODE_ILLEGAL_DATA 0x3
8176#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
8177#define GEN6_PCODE_WRITE_RC6VIDS 0x4
8178#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
8179#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
8180#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 8181#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
8182#define GEN9_PCODE_READ_MEM_LATENCY 0x6
8183#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
8184#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
8185#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
8186#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 8187#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
8188#define SKL_PCODE_CDCLK_CONTROL 0x7
8189#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
8190#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
8191#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
8192#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8193#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
8194#define GEN6_PCODE_READ_D_COMP 0x10
8195#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 8196#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 8197#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
8198 /* See also IPS_CTL */
8199#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 8200#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
8201#define GEN9_PCODE_SAGV_CONTROL 0x21
8202#define GEN9_SAGV_DISABLE 0x0
8203#define GEN9_SAGV_IS_DISABLED 0x1
8204#define GEN9_SAGV_ENABLE 0x3
f0f59a00 8205#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 8206#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 8207#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 8208#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 8209
f0f59a00 8210#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
8211#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8212#define GEN6_RCn_MASK 7
8213#define GEN6_RC0 0
8214#define GEN6_RC3 2
8215#define GEN6_RC6 3
8216#define GEN6_RC7 4
8217
f0f59a00 8218#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8219#define GEN8_LSLICESTAT_MASK 0x7
8220
f0f59a00
VS
8221#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8222#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
8223#define CHV_SS_PG_ENABLE (1<<1)
8224#define CHV_EU08_PG_ENABLE (1<<9)
8225#define CHV_EU19_PG_ENABLE (1<<17)
8226#define CHV_EU210_PG_ENABLE (1<<25)
8227
f0f59a00
VS
8228#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8229#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
8230#define CHV_EU311_PG_ENABLE (1<<1)
8231
f0f59a00 8232#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
f8c3dcf9
RV
8233#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8234 ((slice) % 3) * 0x4)
7f992aba 8235#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 8236#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
f8c3dcf9 8237#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8238
f0f59a00 8239#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
f8c3dcf9
RV
8240#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8241 ((slice) % 3) * 0x8)
f0f59a00 8242#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
f8c3dcf9
RV
8243#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8244 ((slice) % 3) * 0x8)
7f992aba
JM
8245#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8246#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8247#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8248#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8249#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8250#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8251#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8252#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8253
f0f59a00 8254#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
8255#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8256#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8257#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 8258#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 8259
f0f59a00 8260#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
8261#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8262
e3689190 8263/* IVYBRIDGE DPF */
f0f59a00 8264#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
8265#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8266#define GEN7_PARITY_ERROR_VALID (1<<13)
8267#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8268#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8269#define GEN7_PARITY_ERROR_ROW(reg) \
8270 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8271#define GEN7_PARITY_ERROR_BANK(reg) \
8272 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8273#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8274 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8275#define GEN7_L3CDERRST1_ENABLE (1<<7)
8276
f0f59a00 8277#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8278#define GEN7_L3LOG_SIZE 0x80
8279
f0f59a00
VS
8280#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8281#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 8282#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 8283#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 8284#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
8285#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8286
f0f59a00 8287#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 8288#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 8289#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 8290
f0f59a00 8291#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 8292#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 8293#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 8294#define STALL_DOP_GATING_DISABLE (1<<5)
aa9f4c4f 8295#define THROTTLE_12_5 (7<<2)
a2b16588 8296#define DISABLE_EARLY_EOT (1<<1)
c8966e10 8297
f0f59a00
VS
8298#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8299#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976 8300#define DOP_CLOCK_GATING_DISABLE (1<<0)
2cbecff4 8301#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
8ab43976 8302
f0f59a00 8303#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8304#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8305
f0f59a00 8306#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
8307#define GEN8_ST_PO_DISABLE (1<<13)
8308
f0f59a00 8309#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 8310#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 8311#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 8312#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
392572fe 8313#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
bf66347c 8314#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 8315
f0f59a00 8316#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
93564044 8317#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
cac23df4 8318#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 8319#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 8320
c46f111f 8321/* Audio */
f0f59a00 8322#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8323#define INTEL_AUDIO_DEVCL 0x808629FB
8324#define INTEL_AUDIO_DEVBLC 0x80862801
8325#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8326
f0f59a00 8327#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8328#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8329#define G4X_ELDV_DEVCTG (1 << 14)
8330#define G4X_ELD_ADDR_MASK (0xf << 5)
8331#define G4X_ELD_ACK (1 << 4)
f0f59a00 8332#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8333
c46f111f
JN
8334#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8335#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8336#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8337 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8338#define _IBX_AUD_CNTL_ST_A 0xE20B4
8339#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8340#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8341 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8342#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8343#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8344#define IBX_ELD_ACK (1 << 4)
f0f59a00 8345#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8346#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8347#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8348
c46f111f
JN
8349#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8350#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8351#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8352#define _CPT_AUD_CNTL_ST_A 0xE50B4
8353#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8354#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8355#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8356
c46f111f
JN
8357#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8358#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8359#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8360#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8361#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8362#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8363#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8364
ae662d31
EA
8365/* These are the 4 32-bit write offset registers for each stream
8366 * output buffer. It determines the offset from the
8367 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8368 */
f0f59a00 8369#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8370
c46f111f
JN
8371#define _IBX_AUD_CONFIG_A 0xe2000
8372#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8373#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8374#define _CPT_AUD_CONFIG_A 0xe5000
8375#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8376#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8377#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8378#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8379#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8380
b6daa025
WF
8381#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8382#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8383#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8384#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8385#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8386#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8387#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8388#define AUD_CONFIG_N(n) \
8389 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8390 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8391#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8392#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8393#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8394#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8395#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8396#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8397#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8398#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8399#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8400#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8401#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8402#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8403#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8404
9a78b6cc 8405/* HSW Audio */
c46f111f
JN
8406#define _HSW_AUD_CONFIG_A 0x65000
8407#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8408#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8409
8410#define _HSW_AUD_MISC_CTRL_A 0x65010
8411#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8412#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8413
6014ac12
LY
8414#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8415#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8416#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8417#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8418#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8419#define AUD_CONFIG_M_MASK 0xfffff
8420
c46f111f
JN
8421#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8422#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8423#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8424
8425/* Audio Digital Converter */
c46f111f
JN
8426#define _HSW_AUD_DIG_CNVT_1 0x65080
8427#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8428#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8429#define DIP_PORT_SEL_MASK 0x3
8430
8431#define _HSW_AUD_EDID_DATA_A 0x65050
8432#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8433#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8434
f0f59a00
VS
8435#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8436#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8437#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8438#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8439#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8440#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8441
f0f59a00 8442#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8443#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8444
9eb3a752 8445/* HSW Power Wells */
9c3a16c8
ID
8446#define _HSW_PWR_WELL_CTL1 0x45400
8447#define _HSW_PWR_WELL_CTL2 0x45404
8448#define _HSW_PWR_WELL_CTL3 0x45408
8449#define _HSW_PWR_WELL_CTL4 0x4540C
8450
8451/*
8452 * Each power well control register contains up to 16 (request, status) HW
8453 * flag tuples. The register index and HW flag shift is determined by the
8454 * power well ID (see i915_power_well_id). There are 4 possible sources of
8455 * power well requests each source having its own set of control registers:
8456 * BIOS, DRIVER, KVMR, DEBUG.
8457 */
8458#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8459#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8460/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8461#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8462 _HSW_PWR_WELL_CTL1))
8463#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8464 _HSW_PWR_WELL_CTL2))
8465#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8466#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8467 _HSW_PWR_WELL_CTL4))
8468
1af474fe
ID
8469#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8470#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8471#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8472#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8473#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8474#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8475#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8476
94dd5138 8477/* SKL Fuse Status */
b2891eb2
ID
8478enum skl_power_gate {
8479 SKL_PG0,
8480 SKL_PG1,
8481 SKL_PG2,
8482};
8483
f0f59a00 8484#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8485#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8486/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8487#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8488#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8489
c559c2a0 8490#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8491#define _CNL_AUX_ANAOVRD1_B 0x162250
8492#define _CNL_AUX_ANAOVRD1_C 0x162210
8493#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8494#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8495#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8496 _CNL_AUX_ANAOVRD1_B, \
8497 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8498 _CNL_AUX_ANAOVRD1_D, \
8499 _CNL_AUX_ANAOVRD1_F))
ddd39e4b
LDM
8500#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8501#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8502
ee5e5e7a 8503/* HDCP Key Registers */
2834d9df 8504#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8505#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8506#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8507#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8508#define HDCP_KEY_STATUS _MMIO(0x66c04)
8509#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8510#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8511#define HDCP_FUSE_DONE BIT(5)
8512#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8513#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8514#define HDCP_AKSV_LO _MMIO(0x66c10)
8515#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8516
8517/* HDCP Repeater Registers */
2834d9df
R
8518#define HDCP_REP_CTL _MMIO(0x66d00)
8519#define HDCP_DDIB_REP_PRESENT BIT(30)
8520#define HDCP_DDIA_REP_PRESENT BIT(29)
8521#define HDCP_DDIC_REP_PRESENT BIT(28)
8522#define HDCP_DDID_REP_PRESENT BIT(27)
8523#define HDCP_DDIF_REP_PRESENT BIT(26)
8524#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8525#define HDCP_DDIB_SHA1_M0 (1 << 20)
8526#define HDCP_DDIA_SHA1_M0 (2 << 20)
8527#define HDCP_DDIC_SHA1_M0 (3 << 20)
8528#define HDCP_DDID_SHA1_M0 (4 << 20)
8529#define HDCP_DDIF_SHA1_M0 (5 << 20)
8530#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8531#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8532#define HDCP_SHA1_READY BIT(17)
8533#define HDCP_SHA1_COMPLETE BIT(18)
8534#define HDCP_SHA1_V_MATCH BIT(19)
8535#define HDCP_SHA1_TEXT_32 (1 << 1)
8536#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8537#define HDCP_SHA1_TEXT_24 (4 << 1)
8538#define HDCP_SHA1_TEXT_16 (5 << 1)
8539#define HDCP_SHA1_TEXT_8 (6 << 1)
8540#define HDCP_SHA1_TEXT_0 (7 << 1)
8541#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8542#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8543#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8544#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8545#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8546#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
2834d9df 8547#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8548
8549/* HDCP Auth Registers */
8550#define _PORTA_HDCP_AUTHENC 0x66800
8551#define _PORTB_HDCP_AUTHENC 0x66500
8552#define _PORTC_HDCP_AUTHENC 0x66600
8553#define _PORTD_HDCP_AUTHENC 0x66700
8554#define _PORTE_HDCP_AUTHENC 0x66A00
8555#define _PORTF_HDCP_AUTHENC 0x66900
8556#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8557 _PORTA_HDCP_AUTHENC, \
8558 _PORTB_HDCP_AUTHENC, \
8559 _PORTC_HDCP_AUTHENC, \
8560 _PORTD_HDCP_AUTHENC, \
8561 _PORTE_HDCP_AUTHENC, \
8562 _PORTF_HDCP_AUTHENC) + x)
2834d9df
R
8563#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8564#define HDCP_CONF_CAPTURE_AN BIT(0)
8565#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8566#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8567#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8568#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8569#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8570#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8571#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8572#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8573#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8574#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8575#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8576#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8577#define HDCP_STATUS_AUTH BIT(21)
8578#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8579#define HDCP_STATUS_RI_MATCH BIT(19)
8580#define HDCP_STATUS_R0_READY BIT(18)
8581#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a
SP
8582#define HDCP_STATUS_CIPHER BIT(16)
8583#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8584
e7e104c3 8585/* Per-pipe DDI Function Control */
086f8e84
VS
8586#define _TRANS_DDI_FUNC_CTL_A 0x60400
8587#define _TRANS_DDI_FUNC_CTL_B 0x61400
8588#define _TRANS_DDI_FUNC_CTL_C 0x62400
8589#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8590#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8591
ad80a810 8592#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8593/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8594#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8595#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8596#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8597#define TRANS_DDI_PORT_NONE (0<<28)
8598#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8599#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8600#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8601#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8602#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8603#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8604#define TRANS_DDI_BPC_MASK (7<<20)
8605#define TRANS_DDI_BPC_8 (0<<20)
8606#define TRANS_DDI_BPC_10 (1<<20)
8607#define TRANS_DDI_BPC_6 (2<<20)
8608#define TRANS_DDI_BPC_12 (3<<20)
8609#define TRANS_DDI_PVSYNC (1<<17)
8610#define TRANS_DDI_PHSYNC (1<<16)
8611#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8612#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8613#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8614#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8615#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
2320175f 8616#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
01b887c3 8617#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8618#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8619#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8620#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8621#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8622#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8623#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8624 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8625 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8626
0e87f667 8627/* DisplayPort Transport Control */
086f8e84
VS
8628#define _DP_TP_CTL_A 0x64040
8629#define _DP_TP_CTL_B 0x64140
f0f59a00 8630#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8631#define DP_TP_CTL_ENABLE (1<<31)
8632#define DP_TP_CTL_MODE_SST (0<<27)
8633#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8634#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8635#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8636#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8637#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8638#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8639#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8640#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8641#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8642#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8643#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8644
e411b2c1 8645/* DisplayPort Transport Status */
086f8e84
VS
8646#define _DP_TP_STATUS_A 0x64044
8647#define _DP_TP_STATUS_B 0x64144
f0f59a00 8648#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8649#define DP_TP_STATUS_IDLE_DONE (1<<25)
8650#define DP_TP_STATUS_ACT_SENT (1<<24)
8651#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8652#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8653#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8654#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8655#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8656
03f896a1 8657/* DDI Buffer Control */
086f8e84
VS
8658#define _DDI_BUF_CTL_A 0x64000
8659#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8660#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8661#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8662#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8663#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8664#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8665#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8666#define DDI_A_4_LANES (1<<4)
17aa6be9 8667#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8668#define DDI_PORT_WIDTH_MASK (7 << 1)
8669#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8670#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8671
bb879a44 8672/* DDI Buffer Translations */
086f8e84
VS
8673#define _DDI_BUF_TRANS_A 0x64E00
8674#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8675#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8676#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8677#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8678
7501a4d8
ED
8679/* Sideband Interface (SBI) is programmed indirectly, via
8680 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8681 * which contains the payload */
f0f59a00
VS
8682#define SBI_ADDR _MMIO(0xC6000)
8683#define SBI_DATA _MMIO(0xC6004)
8684#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8685#define SBI_CTL_DEST_ICLK (0x0<<16)
8686#define SBI_CTL_DEST_MPHY (0x1<<16)
8687#define SBI_CTL_OP_IORD (0x2<<8)
8688#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8689#define SBI_CTL_OP_CRRD (0x6<<8)
8690#define SBI_CTL_OP_CRWR (0x7<<8)
8691#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8692#define SBI_RESPONSE_SUCCESS (0x0<<1)
8693#define SBI_BUSY (0x1<<0)
8694#define SBI_READY (0x0<<0)
52f025ef 8695
ccf1c867 8696/* SBI offsets */
f7be2c21 8697#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8698#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8699#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8700#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8701#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8702#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8703#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8704#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8705#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8706#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8707#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8708#define SBI_SSCCTL 0x020c
ccf1c867 8709#define SBI_SSCCTL6 0x060C
dde86e2d 8710#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8711#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8712#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8713#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8714#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8715#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8716#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8717#define SBI_GEN0 0x1f00
8718#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8719
52f025ef 8720/* LPT PIXCLK_GATE */
f0f59a00 8721#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8722#define PIXCLK_GATE_UNGATE (1<<0)
8723#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8724
e93ea06a 8725/* SPLL */
f0f59a00 8726#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8727#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8728#define SPLL_PLL_SSC (1<<28)
8729#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8730#define SPLL_PLL_LCPLL (3<<28)
8731#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8732#define SPLL_PLL_FREQ_810MHz (0<<26)
8733#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8734#define SPLL_PLL_FREQ_2700MHz (2<<26)
8735#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8736
4dffc404 8737/* WRPLL */
086f8e84
VS
8738#define _WRPLL_CTL1 0x46040
8739#define _WRPLL_CTL2 0x46060
f0f59a00 8740#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8741#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8742#define WRPLL_PLL_SSC (1<<28)
8743#define WRPLL_PLL_NON_SSC (2<<28)
8744#define WRPLL_PLL_LCPLL (3<<28)
8745#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8746/* WRPLL divider programming */
5e49cea6 8747#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8748#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8749#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8750#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8751#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8752#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8753#define WRPLL_DIVIDER_FB_SHIFT 16
8754#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8755
fec9181c 8756/* Port clock selection */
086f8e84
VS
8757#define _PORT_CLK_SEL_A 0x46100
8758#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8759#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8760#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8761#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8762#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8763#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8764#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8765#define PORT_CLK_SEL_WRPLL1 (4<<29)
8766#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8767#define PORT_CLK_SEL_NONE (7<<29)
11578553 8768#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8769
bb523fc0 8770/* Transcoder clock selection */
086f8e84
VS
8771#define _TRANS_CLK_SEL_A 0x46140
8772#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8773#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8774/* For each transcoder, we need to select the corresponding port clock */
8775#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8776#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8777
7f1052a8
VS
8778#define CDCLK_FREQ _MMIO(0x46200)
8779
086f8e84
VS
8780#define _TRANSA_MSA_MISC 0x60410
8781#define _TRANSB_MSA_MISC 0x61410
8782#define _TRANSC_MSA_MISC 0x62410
8783#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8784#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8785
c9809791
PZ
8786#define TRANS_MSA_SYNC_CLK (1<<0)
8787#define TRANS_MSA_6_BPC (0<<5)
8788#define TRANS_MSA_8_BPC (1<<5)
8789#define TRANS_MSA_10_BPC (2<<5)
8790#define TRANS_MSA_12_BPC (3<<5)
8791#define TRANS_MSA_16_BPC (4<<5)
dae84799 8792
90e8d31c 8793/* LCPLL Control */
f0f59a00 8794#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8795#define LCPLL_PLL_DISABLE (1<<31)
8796#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8797#define LCPLL_CLK_FREQ_MASK (3<<26)
8798#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8799#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8800#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8801#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8802#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8803#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8804#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8805#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8806#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8807#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8808
326ac39b
S
8809/*
8810 * SKL Clocks
8811 */
8812
8813/* CDCLK_CTL */
f0f59a00 8814#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
8815#define CDCLK_FREQ_SEL_MASK (3<<26)
8816#define CDCLK_FREQ_450_432 (0<<26)
8817#define CDCLK_FREQ_540 (1<<26)
8818#define CDCLK_FREQ_337_308 (2<<26)
8819#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
8820#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
8821#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
8822#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
8823#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
8824#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757 8825#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
53421c2f 8826#define CDCLK_DIVMUX_CD_OVERRIDE (1<<19)
7fe62757 8827#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 8828#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 8829#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8830
326ac39b 8831/* LCPLL_CTL */
f0f59a00
VS
8832#define LCPLL1_CTL _MMIO(0x46010)
8833#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8834#define LCPLL_PLL_ENABLE (1<<31)
8835
8836/* DPLL control1 */
f0f59a00 8837#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8838#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8839#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8840#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8841#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8842#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8843#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8844#define DPLL_CTRL1_LINK_RATE_2700 0
8845#define DPLL_CTRL1_LINK_RATE_1350 1
8846#define DPLL_CTRL1_LINK_RATE_810 2
8847#define DPLL_CTRL1_LINK_RATE_1620 3
8848#define DPLL_CTRL1_LINK_RATE_1080 4
8849#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8850
8851/* DPLL control2 */
f0f59a00 8852#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8853#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8854#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8855#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8856#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8857#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8858
8859/* DPLL Status */
f0f59a00 8860#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8861#define DPLL_LOCK(id) (1<<((id)*8))
8862
8863/* DPLL cfg */
086f8e84
VS
8864#define _DPLL1_CFGCR1 0x6C040
8865#define _DPLL2_CFGCR1 0x6C048
8866#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8867#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8868#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8869#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8870#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8871
086f8e84
VS
8872#define _DPLL1_CFGCR2 0x6C044
8873#define _DPLL2_CFGCR2 0x6C04C
8874#define _DPLL3_CFGCR2 0x6C054
326ac39b 8875#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8876#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8877#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8878#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8879#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8880#define DPLL_CFGCR2_KDIV_5 (0<<5)
8881#define DPLL_CFGCR2_KDIV_2 (1<<5)
8882#define DPLL_CFGCR2_KDIV_3 (2<<5)
8883#define DPLL_CFGCR2_KDIV_1 (3<<5)
8884#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8885#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8886#define DPLL_CFGCR2_PDIV_1 (0<<2)
8887#define DPLL_CFGCR2_PDIV_2 (1<<2)
8888#define DPLL_CFGCR2_PDIV_3 (2<<2)
8889#define DPLL_CFGCR2_PDIV_7 (4<<2)
8890#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8891
da3b891b 8892#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8893#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8894
555e38d2
RV
8895/*
8896 * CNL Clocks
8897 */
8898#define DPCLKA_CFGCR0 _MMIO(0x6C200)
376faf8a
RV
8899#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8900 (port)+10))
8901#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8902 (port)*2)
8903#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8904#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 8905
a927c927
RV
8906/* CNL PLL */
8907#define DPLL0_ENABLE 0x46010
8908#define DPLL1_ENABLE 0x46014
8909#define PLL_ENABLE (1 << 31)
8910#define PLL_LOCK (1 << 30)
8911#define PLL_POWER_ENABLE (1 << 27)
8912#define PLL_POWER_STATE (1 << 26)
8913#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8914
8915#define _CNL_DPLL0_CFGCR0 0x6C000
8916#define _CNL_DPLL1_CFGCR0 0x6C080
8917#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8918#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8919#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8920#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8921#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8922#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8923#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8924#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8925#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8926#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8927#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8928#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 8929#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
8930#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8931#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8932#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8933
8934#define _CNL_DPLL0_CFGCR1 0x6C004
8935#define _CNL_DPLL1_CFGCR1 0x6C084
8936#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8937#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8938#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8939#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8940#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8941#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8942#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8943#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8944#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8945#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8946#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8947#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8948#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8949#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8950#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8951#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8952#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8953
f8437dd1 8954/* BXT display engine PLL */
f0f59a00 8955#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8956#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8957#define BXT_DE_PLL_RATIO_MASK 0xff
8958
f0f59a00 8959#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8960#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8961#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8962#define CNL_CDCLK_PLL_RATIO(x) (x)
8963#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8964
664326f8 8965/* GEN9 DC */
f0f59a00 8966#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8967#define DC_STATE_DISABLE 0
664326f8
SK
8968#define DC_STATE_EN_UPTO_DC5 (1<<0)
8969#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8970#define DC_STATE_EN_UPTO_DC6 (2<<0)
8971#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8972
f0f59a00 8973#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8974#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8975#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8976
9ccd5aeb
PZ
8977/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8978 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8979#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8980#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8981#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8982#define D_COMP_COMP_FORCE (1<<8)
8983#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8984
69e94b7e 8985/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8986#define _PIPE_WM_LINETIME_A 0x45270
8987#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8988#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8989#define PIPE_WM_LINETIME_MASK (0x1ff)
8990#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8991#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8992#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8993
8994/* SFUSE_STRAP */
f0f59a00 8995#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8996#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8997#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8998#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8999#define SFUSE_STRAP_CRT_DISABLED (1<<6)
9787e835 9000#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
96d6e350
ED
9001#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
9002#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
9003#define SFUSE_STRAP_DDID_DETECTED (1<<0)
9004
f0f59a00 9005#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
9006#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
9007
f0f59a00 9008#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
9009#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
9010#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
9011#define WM_DBG_DISALLOW_SPRITE (1<<2)
9012
86d3efce
VS
9013/* pipe CSC */
9014#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
9015#define _PIPE_A_CSC_COEFF_BY 0x49014
9016#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
9017#define _PIPE_A_CSC_COEFF_BU 0x4901c
9018#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
9019#define _PIPE_A_CSC_COEFF_BV 0x49024
9020#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
9021#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
9022#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
9023#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
9024#define _PIPE_A_CSC_PREOFF_HI 0x49030
9025#define _PIPE_A_CSC_PREOFF_ME 0x49034
9026#define _PIPE_A_CSC_PREOFF_LO 0x49038
9027#define _PIPE_A_CSC_POSTOFF_HI 0x49040
9028#define _PIPE_A_CSC_POSTOFF_ME 0x49044
9029#define _PIPE_A_CSC_POSTOFF_LO 0x49048
9030
9031#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
9032#define _PIPE_B_CSC_COEFF_BY 0x49114
9033#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
9034#define _PIPE_B_CSC_COEFF_BU 0x4911c
9035#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
9036#define _PIPE_B_CSC_COEFF_BV 0x49124
9037#define _PIPE_B_CSC_MODE 0x49128
9038#define _PIPE_B_CSC_PREOFF_HI 0x49130
9039#define _PIPE_B_CSC_PREOFF_ME 0x49134
9040#define _PIPE_B_CSC_PREOFF_LO 0x49138
9041#define _PIPE_B_CSC_POSTOFF_HI 0x49140
9042#define _PIPE_B_CSC_POSTOFF_ME 0x49144
9043#define _PIPE_B_CSC_POSTOFF_LO 0x49148
9044
f0f59a00
VS
9045#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
9046#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
9047#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
9048#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
9049#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
9050#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
9051#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
9052#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
9053#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
9054#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
9055#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
9056#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
9057#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 9058
82cf435b
LL
9059/* pipe degamma/gamma LUTs on IVB+ */
9060#define _PAL_PREC_INDEX_A 0x4A400
9061#define _PAL_PREC_INDEX_B 0x4AC00
9062#define _PAL_PREC_INDEX_C 0x4B400
9063#define PAL_PREC_10_12_BIT (0 << 31)
9064#define PAL_PREC_SPLIT_MODE (1 << 31)
9065#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 9066#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
9067#define _PAL_PREC_DATA_A 0x4A404
9068#define _PAL_PREC_DATA_B 0x4AC04
9069#define _PAL_PREC_DATA_C 0x4B404
9070#define _PAL_PREC_GC_MAX_A 0x4A410
9071#define _PAL_PREC_GC_MAX_B 0x4AC10
9072#define _PAL_PREC_GC_MAX_C 0x4B410
9073#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
9074#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
9075#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
9076#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
9077#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
9078#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
9079
9080#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
9081#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
9082#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
9083#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
9084
9751bafc
ACO
9085#define _PRE_CSC_GAMC_INDEX_A 0x4A484
9086#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
9087#define _PRE_CSC_GAMC_INDEX_C 0x4B484
9088#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
9089#define _PRE_CSC_GAMC_DATA_A 0x4A488
9090#define _PRE_CSC_GAMC_DATA_B 0x4AC88
9091#define _PRE_CSC_GAMC_DATA_C 0x4B488
9092
9093#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
9094#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
9095
29dc3739
LL
9096/* pipe CSC & degamma/gamma LUTs on CHV */
9097#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
9098#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
9099#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
9100#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
9101#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
9102#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
9103#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
9104#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
9105#define CGM_PIPE_MODE_GAMMA (1 << 2)
9106#define CGM_PIPE_MODE_CSC (1 << 1)
9107#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
9108
9109#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
9110#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
9111#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
9112#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
9113#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
9114#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
9115#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
9116#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
9117
9118#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
9119#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
9120#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
9121#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
9122#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
9123#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
9124#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
9125#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
9126
e7d7cad0
JN
9127/* MIPI DSI registers */
9128
0ad4dc88 9129#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 9130#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 9131
bcc65700
D
9132#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
9133#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
9134#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
9135#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
9136
aec0246f
US
9137/* Gen4+ Timestamp and Pipe Frame time stamp registers */
9138#define GEN4_TIMESTAMP _MMIO(0x2358)
9139#define ILK_TIMESTAMP_HI _MMIO(0x70070)
9140#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
9141
dab91783
LL
9142#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
9143#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
9144#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
9145#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
9146#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
9147
aec0246f
US
9148#define _PIPE_FRMTMSTMP_A 0x70048
9149#define PIPE_FRMTMSTMP(pipe) \
9150 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
9151
11b8e4f5
SS
9152/* BXT MIPI clock controls */
9153#define BXT_MAX_VAR_OUTPUT_KHZ 39500
9154
f0f59a00 9155#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
9156#define BXT_MIPI1_DIV_SHIFT 26
9157#define BXT_MIPI2_DIV_SHIFT 10
9158#define BXT_MIPI_DIV_SHIFT(port) \
9159 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
9160 BXT_MIPI2_DIV_SHIFT)
782d25ca 9161
11b8e4f5 9162/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
9163#define BXT_MIPI1_TX_ESCLK_SHIFT 26
9164#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
9165#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
9166 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
9167 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
9168#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
9169#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
9170#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
9171 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
9172 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
9173#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
9174 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
9175/* RX upper control divider to select actual RX clock output from 8x */
9176#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
9177#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
9178#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
9179 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
9180 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
9181#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
9182#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
9183#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
9184 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
9185 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
9186#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
9187 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
9188/* 8/3X divider to select the actual 8/3X clock output from 8x */
9189#define BXT_MIPI1_8X_BY3_SHIFT 19
9190#define BXT_MIPI2_8X_BY3_SHIFT 3
9191#define BXT_MIPI_8X_BY3_SHIFT(port) \
9192 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
9193 BXT_MIPI2_8X_BY3_SHIFT)
9194#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
9195#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
9196#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
9197 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
9198 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
9199#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
9200 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
9201/* RX lower control divider to select actual RX clock output from 8x */
9202#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
9203#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
9204#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
9205 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
9206 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
9207#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
9208#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9209#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9210 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9211 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9212#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9213 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9214
9215#define RX_DIVIDER_BIT_1_2 0x3
9216#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9217
d2e08c0f
SS
9218/* BXT MIPI mode configure */
9219#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9220#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9221#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9222 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9223
9224#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9225#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9226#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9227 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9228
9229#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9230#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9231#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9232 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9233
f0f59a00 9234#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9235#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9236#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9237#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9238#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9239#define BXT_DSIC_16X_BY2 (1 << 10)
9240#define BXT_DSIC_16X_BY3 (2 << 10)
9241#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9242#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9243#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9244#define BXT_DSIA_16X_BY2 (1 << 8)
9245#define BXT_DSIA_16X_BY3 (2 << 8)
9246#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9247#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9248#define BXT_DSI_FREQ_SEL_SHIFT 8
9249#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9250
9251#define BXT_DSI_PLL_RATIO_MAX 0x7D
9252#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9253#define GLK_DSI_PLL_RATIO_MAX 0x6F
9254#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9255#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9256#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9257
f0f59a00 9258#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9259#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9260#define BXT_DSI_PLL_LOCKED (1 << 30)
9261
3230bf14 9262#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9263#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9264#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9265
9266 /* BXT port control */
9267#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9268#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9269#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9270
1881a423
US
9271#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9272#define STAP_SELECT (1 << 0)
9273
9274#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9275#define HS_IO_CTRL_SELECT (1 << 0)
9276
e7d7cad0 9277#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9278#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9279#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9280#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9281#define DUAL_LINK_MODE_MASK (1 << 26)
9282#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9283#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9284#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9285#define FLOPPED_HSTX (1 << 23)
9286#define DE_INVERT (1 << 19) /* XXX */
9287#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9288#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9289#define AFE_LATCHOUT (1 << 17)
9290#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9291#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9292#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9293#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9294#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9295#define CSB_SHIFT 9
9296#define CSB_MASK (3 << 9)
9297#define CSB_20MHZ (0 << 9)
9298#define CSB_10MHZ (1 << 9)
9299#define CSB_40MHZ (2 << 9)
9300#define BANDGAP_MASK (1 << 8)
9301#define BANDGAP_PNW_CIRCUIT (0 << 8)
9302#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9303#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9304#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9305#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9306#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9307#define TEARING_EFFECT_MASK (3 << 2)
9308#define TEARING_EFFECT_OFF (0 << 2)
9309#define TEARING_EFFECT_DSI (1 << 2)
9310#define TEARING_EFFECT_GPIO (2 << 2)
9311#define LANE_CONFIGURATION_SHIFT 0
9312#define LANE_CONFIGURATION_MASK (3 << 0)
9313#define LANE_CONFIGURATION_4LANE (0 << 0)
9314#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9315#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9316
9317#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9318#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9319#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9320#define TEARING_EFFECT_DELAY_SHIFT 0
9321#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9322
9323/* XXX: all bits reserved */
4ad83e94 9324#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9325
9326/* MIPI DSI Controller and D-PHY registers */
9327
4ad83e94 9328#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9329#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9330#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9331#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9332#define ULPS_STATE_MASK (3 << 1)
9333#define ULPS_STATE_ENTER (2 << 1)
9334#define ULPS_STATE_EXIT (1 << 1)
9335#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9336#define DEVICE_READY (1 << 0)
9337
4ad83e94 9338#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9339#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9340#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9341#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9342#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9343#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9344#define TEARING_EFFECT (1 << 31)
9345#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9346#define GEN_READ_DATA_AVAIL (1 << 29)
9347#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9348#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9349#define RX_PROT_VIOLATION (1 << 26)
9350#define RX_INVALID_TX_LENGTH (1 << 25)
9351#define ACK_WITH_NO_ERROR (1 << 24)
9352#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9353#define LP_RX_TIMEOUT (1 << 22)
9354#define HS_TX_TIMEOUT (1 << 21)
9355#define DPI_FIFO_UNDERRUN (1 << 20)
9356#define LOW_CONTENTION (1 << 19)
9357#define HIGH_CONTENTION (1 << 18)
9358#define TXDSI_VC_ID_INVALID (1 << 17)
9359#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9360#define TXCHECKSUM_ERROR (1 << 15)
9361#define TXECC_MULTIBIT_ERROR (1 << 14)
9362#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9363#define TXFALSE_CONTROL_ERROR (1 << 12)
9364#define RXDSI_VC_ID_INVALID (1 << 11)
9365#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9366#define RXCHECKSUM_ERROR (1 << 9)
9367#define RXECC_MULTIBIT_ERROR (1 << 8)
9368#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9369#define RXFALSE_CONTROL_ERROR (1 << 6)
9370#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9371#define RX_LP_TX_SYNC_ERROR (1 << 4)
9372#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9373#define RXEOT_SYNC_ERROR (1 << 2)
9374#define RXSOT_SYNC_ERROR (1 << 1)
9375#define RXSOT_ERROR (1 << 0)
9376
4ad83e94 9377#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9378#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9379#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9380#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9381#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9382#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9383#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9384#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9385#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9386#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9387#define VID_MODE_FORMAT_MASK (0xf << 7)
9388#define VID_MODE_NOT_SUPPORTED (0 << 7)
9389#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9390#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9391#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9392#define VID_MODE_FORMAT_RGB888 (4 << 7)
9393#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9394#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9395#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9396#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9397#define DATA_LANES_PRG_REG_SHIFT 0
9398#define DATA_LANES_PRG_REG_MASK (7 << 0)
9399
4ad83e94 9400#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9401#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9402#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9403#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9404
4ad83e94 9405#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9406#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9407#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9408#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9409
4ad83e94 9410#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9411#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9412#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9413#define TURN_AROUND_TIMEOUT_MASK 0x3f
9414
4ad83e94 9415#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9416#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9417#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9418#define DEVICE_RESET_TIMER_MASK 0xffff
9419
4ad83e94 9420#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9421#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9422#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9423#define VERTICAL_ADDRESS_SHIFT 16
9424#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9425#define HORIZONTAL_ADDRESS_SHIFT 0
9426#define HORIZONTAL_ADDRESS_MASK 0xffff
9427
4ad83e94 9428#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9429#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9430#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9431#define DBI_FIFO_EMPTY_HALF (0 << 0)
9432#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9433#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9434
9435/* regs below are bits 15:0 */
4ad83e94 9436#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9437#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9438#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9439
4ad83e94 9440#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9441#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9442#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9443
4ad83e94 9444#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9445#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9446#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9447
4ad83e94 9448#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9449#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9450#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9451
4ad83e94 9452#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9453#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9454#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9455
4ad83e94 9456#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9457#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9458#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9459
4ad83e94 9460#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9461#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9462#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9463
4ad83e94 9464#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9465#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9466#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9467
3230bf14
JN
9468/* regs above are bits 15:0 */
9469
4ad83e94 9470#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9471#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9472#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9473#define DPI_LP_MODE (1 << 6)
9474#define BACKLIGHT_OFF (1 << 5)
9475#define BACKLIGHT_ON (1 << 4)
9476#define COLOR_MODE_OFF (1 << 3)
9477#define COLOR_MODE_ON (1 << 2)
9478#define TURN_ON (1 << 1)
9479#define SHUTDOWN (1 << 0)
9480
4ad83e94 9481#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9482#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9483#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9484#define COMMAND_BYTE_SHIFT 0
9485#define COMMAND_BYTE_MASK (0x3f << 0)
9486
4ad83e94 9487#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9488#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9489#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9490#define MASTER_INIT_TIMER_SHIFT 0
9491#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9492
4ad83e94 9493#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9494#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9495#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9496 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9497#define MAX_RETURN_PKT_SIZE_SHIFT 0
9498#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9499
4ad83e94 9500#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9501#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9502#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9503#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9504#define DISABLE_VIDEO_BTA (1 << 3)
9505#define IP_TG_CONFIG (1 << 2)
9506#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9507#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9508#define VIDEO_MODE_BURST (3 << 0)
9509
4ad83e94 9510#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9511#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9512#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9513#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9514#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9515#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9516#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9517#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9518#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9519#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9520#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9521#define CLOCKSTOP (1 << 1)
9522#define EOT_DISABLE (1 << 0)
9523
4ad83e94 9524#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9525#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9526#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9527#define LP_BYTECLK_SHIFT 0
9528#define LP_BYTECLK_MASK (0xffff << 0)
9529
b426f985
D
9530#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9531#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9532#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9533
9534#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9535#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9536#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9537
3230bf14 9538/* bits 31:0 */
4ad83e94 9539#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9540#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9541#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9542
9543/* bits 31:0 */
4ad83e94 9544#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9545#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9546#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9547
4ad83e94 9548#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9549#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9550#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9551#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9552#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9553#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9554#define LONG_PACKET_WORD_COUNT_SHIFT 8
9555#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9556#define SHORT_PACKET_PARAM_SHIFT 8
9557#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9558#define VIRTUAL_CHANNEL_SHIFT 6
9559#define VIRTUAL_CHANNEL_MASK (3 << 6)
9560#define DATA_TYPE_SHIFT 0
395b2913 9561#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9562/* data type values, see include/video/mipi_display.h */
9563
4ad83e94 9564#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9565#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9566#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9567#define DPI_FIFO_EMPTY (1 << 28)
9568#define DBI_FIFO_EMPTY (1 << 27)
9569#define LP_CTRL_FIFO_EMPTY (1 << 26)
9570#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9571#define LP_CTRL_FIFO_FULL (1 << 24)
9572#define HS_CTRL_FIFO_EMPTY (1 << 18)
9573#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9574#define HS_CTRL_FIFO_FULL (1 << 16)
9575#define LP_DATA_FIFO_EMPTY (1 << 10)
9576#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9577#define LP_DATA_FIFO_FULL (1 << 8)
9578#define HS_DATA_FIFO_EMPTY (1 << 2)
9579#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9580#define HS_DATA_FIFO_FULL (1 << 0)
9581
4ad83e94 9582#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9583#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9584#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9585#define DBI_HS_LP_MODE_MASK (1 << 0)
9586#define DBI_LP_MODE (1 << 0)
9587#define DBI_HS_MODE (0 << 0)
9588
4ad83e94 9589#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9590#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9591#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9592#define EXIT_ZERO_COUNT_SHIFT 24
9593#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9594#define TRAIL_COUNT_SHIFT 16
9595#define TRAIL_COUNT_MASK (0x1f << 16)
9596#define CLK_ZERO_COUNT_SHIFT 8
9597#define CLK_ZERO_COUNT_MASK (0xff << 8)
9598#define PREPARE_COUNT_SHIFT 0
9599#define PREPARE_COUNT_MASK (0x3f << 0)
9600
9601/* bits 31:0 */
4ad83e94 9602#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9603#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9604#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9605
9606#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9607#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9608#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9609#define LP_HS_SSW_CNT_SHIFT 16
9610#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9611#define HS_LP_PWR_SW_CNT_SHIFT 0
9612#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9613
4ad83e94 9614#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9615#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9616#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9617#define STOP_STATE_STALL_COUNTER_SHIFT 0
9618#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9619
4ad83e94 9620#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9621#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9622#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9623#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9624#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9625#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9626#define RX_CONTENTION_DETECTED (1 << 0)
9627
9628/* XXX: only pipe A ?!? */
4ad83e94 9629#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9630#define DBI_TYPEC_ENABLE (1 << 31)
9631#define DBI_TYPEC_WIP (1 << 30)
9632#define DBI_TYPEC_OPTION_SHIFT 28
9633#define DBI_TYPEC_OPTION_MASK (3 << 28)
9634#define DBI_TYPEC_FREQ_SHIFT 24
9635#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9636#define DBI_TYPEC_OVERRIDE (1 << 8)
9637#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9638#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9639
9640
9641/* MIPI adapter registers */
9642
4ad83e94 9643#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9644#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9645#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9646#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9647#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9648#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9649#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9650#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9651#define READ_REQUEST_PRIORITY_SHIFT 3
9652#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9653#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9654#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9655#define RGB_FLIP_TO_BGR (1 << 2)
9656
6b93e9c8 9657#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9658#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9659#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9660#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9661#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9662#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9663#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9664#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9665#define GLK_LP_WAKE (1 << 22)
9666#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9667#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9668#define GLK_FIREWALL_ENABLE (1 << 16)
9669#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9670#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9671#define BXT_DSC_ENABLE (1 << 3)
9672#define BXT_RGB_FLIP (1 << 2)
9673#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9674#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9675
4ad83e94 9676#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9677#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9678#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9679#define DATA_MEM_ADDRESS_SHIFT 5
9680#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9681#define DATA_VALID (1 << 0)
9682
4ad83e94 9683#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9684#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9685#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9686#define DATA_LENGTH_SHIFT 0
9687#define DATA_LENGTH_MASK (0xfffff << 0)
9688
4ad83e94 9689#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9690#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9691#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9692#define COMMAND_MEM_ADDRESS_SHIFT 5
9693#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9694#define AUTO_PWG_ENABLE (1 << 2)
9695#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9696#define COMMAND_VALID (1 << 0)
9697
4ad83e94 9698#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9699#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9700#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9701#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9702#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9703
4ad83e94 9704#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9705#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9706#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9707
4ad83e94 9708#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9709#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9710#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9711#define READ_DATA_VALID(n) (1 << (n))
9712
a57c774a 9713/* For UMS only (deprecated): */
5c969aa7
DL
9714#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9715#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9716
3bbaba0c 9717/* MOCS (Memory Object Control State) registers */
f0f59a00 9718#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9719
f0f59a00
VS
9720#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9721#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9722#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9723#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9724#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9725
d5165ebd
TG
9726/* gamt regs */
9727#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9728#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9729#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9730#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9731#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9732
93564044
VS
9733#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9734#define MMCD_PCLA (1 << 31)
9735#define MMCD_HOTSPOT_EN (1 << 27)
9736
585fb111 9737#endif /* _I915_REG_H_ */