drm/i915/icl: Add Combo PHY DDI Buffer translation tables for Icelake.
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
1aa920ea
JN
28/**
29 * DOC: The i915 register macro definition style guide
30 *
31 * Follow the style described here for new macros, and while changing existing
32 * macros. Do **not** mass change existing definitions just to update the style.
33 *
34 * Layout
35 * ''''''
36 *
37 * Keep helper macros near the top. For example, _PIPE() and friends.
38 *
39 * Prefix macros that generally should not be used outside of this file with
40 * underscore '_'. For example, _PIPE() and friends, single instances of
41 * registers that are defined solely for the use by function-like macros.
42 *
43 * Avoid using the underscore prefixed macros outside of this file. There are
44 * exceptions, but keep them to a minimum.
45 *
46 * There are two basic types of register definitions: Single registers and
47 * register groups. Register groups are registers which have two or more
48 * instances, for example one per pipe, port, transcoder, etc. Register groups
49 * should be defined using function-like macros.
50 *
51 * For single registers, define the register offset first, followed by register
52 * contents.
53 *
54 * For register groups, define the register instance offsets first, prefixed
55 * with underscore, followed by a function-like macro choosing the right
56 * instance based on the parameter, followed by register contents.
57 *
58 * Define the register contents (i.e. bit and bit field macros) from most
59 * significant to least significant bit. Indent the register content macros
60 * using two extra spaces between ``#define`` and the macro name.
61 *
62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field
63 * contents so that they are already shifted in place, and can be directly
64 * OR'd. For convenience, function-like macros may be used to define bit fields,
65 * but do note that the macros may be needed to read as well as write the
66 * register contents.
67 *
68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in
69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix
70 * to the name.
71 *
72 * Group the register and its contents together without blank lines, separate
73 * from other registers and their contents with one blank line.
74 *
75 * Indent macro values from macro names using TABs. Align values vertically. Use
76 * braces in macro values as needed to avoid unintended precedence after macro
77 * substitution. Use spaces in macro values according to kernel coding
78 * style. Use lower case in hexadecimal values.
79 *
80 * Naming
81 * ''''''
82 *
83 * Try to name registers according to the specs. If the register name changes in
84 * the specs from platform to another, stick to the original name.
85 *
86 * Try to re-use existing register macro definitions. Only add new macros for
87 * new register offsets, or when the register contents have changed enough to
88 * warrant a full redefinition.
89 *
90 * When a register macro changes for a new platform, prefix the new macro using
91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
92 * prefix signifies the start platform/generation using the register.
93 *
94 * When a bit (field) macro changes or gets added for a new platform, while
95 * retaining the existing register macro, add a platform acronym or generation
96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
97 *
98 * Examples
99 * ''''''''
100 *
101 * (Note that the values in the example are indented using spaces instead of
102 * TABs to avoid misalignment in generated documentation. Use TABs in the
103 * definitions.)::
104 *
105 * #define _FOO_A 0xf000
106 * #define _FOO_B 0xf001
107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
108 * #define FOO_ENABLE (1 << 31)
109 * #define FOO_MODE_MASK (0xf << 16)
110 * #define FOO_MODE_SHIFT 16
111 * #define FOO_MODE_BAR (0 << 16)
112 * #define FOO_MODE_BAZ (1 << 16)
113 * #define FOO_MODE_QUX_SNB (2 << 16)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
f0f59a00
VS
119typedef struct {
120 uint32_t reg;
121} i915_reg_t;
122
123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
124
125#define INVALID_MMIO_REG _MMIO(0)
126
127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
128{
129 return reg.reg;
130}
131
132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
133{
134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
135}
136
137static inline bool i915_mmio_reg_valid(i915_reg_t reg)
138{
139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
140}
141
ce64645d
JN
142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
143
5eddb70b 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 146#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
a1986f41
RV
152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
a927c927
RV
154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a)))
155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
ce64645d 156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
0a116ce8 157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
2b139522 158
98533251
DL
159#define _MASKED_FIELD(mask, value) ({ \
160 if (__builtin_constant_p(mask)) \
161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
162 if (__builtin_constant_p(value)) \
163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
165 BUILD_BUG_ON_MSG((value) & ~(mask), \
166 "Incorrect value for mask"); \
167 (mask) << 16 | (value); })
168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
170
237ae7c7 171/* Engine ID */
98533251 172
237ae7c7
MW
173#define RCS_HW 0
174#define VCS_HW 1
175#define BCS_HW 2
176#define VECS_HW 3
177#define VCS2_HW 4
022d3093
TU
178#define VCS3_HW 6
179#define VCS4_HW 7
180#define VECS2_HW 12
6b26c86d 181
0908180b
DCS
182/* Engine class */
183
184#define RENDER_CLASS 0
185#define VIDEO_DECODE_CLASS 1
186#define VIDEO_ENHANCEMENT_CLASS 2
187#define COPY_ENGINE_CLASS 3
188#define OTHER_CLASS 4
b46a33e2
TU
189#define MAX_ENGINE_CLASS 4
190
022d3093 191#define MAX_ENGINE_INSTANCE 3
0908180b 192
585fb111
JB
193/* PCI config space */
194
e10fa551
JL
195#define MCHBAR_I915 0x44
196#define MCHBAR_I965 0x48
197#define MCHBAR_SIZE (4 * 4096)
198
199#define DEVEN 0x54
200#define DEVEN_MCHBAR_EN (1 << 28)
201
40006c43 202/* BSM in include/drm/i915_drm.h */
e10fa551 203
1b1d2716
VS
204#define HPLLCC 0xc0 /* 85x only */
205#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
206#define GC_CLOCK_133_200 (0 << 0)
207#define GC_CLOCK_100_200 (1 << 0)
208#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
209#define GC_CLOCK_133_266 (3 << 0)
210#define GC_CLOCK_133_200_2 (4 << 0)
211#define GC_CLOCK_133_266_2 (5 << 0)
212#define GC_CLOCK_166_266 (6 << 0)
213#define GC_CLOCK_166_250 (7 << 0)
214
e10fa551
JL
215#define I915_GDRST 0xc0 /* PCI config register */
216#define GRDOM_FULL (0 << 2)
217#define GRDOM_RENDER (1 << 2)
218#define GRDOM_MEDIA (3 << 2)
219#define GRDOM_MASK (3 << 2)
220#define GRDOM_RESET_STATUS (1 << 1)
221#define GRDOM_RESET_ENABLE (1 << 0)
222
8fdded82
VS
223/* BSpec only has register offset, PCI device and bit found empirically */
224#define I830_CLOCK_GATE 0xc8 /* device 0 */
225#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
226
e10fa551
JL
227#define GCDGMBUS 0xcc
228
f97108d1 229#define GCFGC2 0xda
585fb111
JB
230#define GCFGC 0xf0 /* 915+ only */
231#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
232#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
6248017a 233#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
257a7ffc
DV
234#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
235#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
236#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
237#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
238#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
239#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 240#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
241#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
242#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
243#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
244#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
245#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
246#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
247#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
248#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
249#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
250#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
251#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
252#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
253#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
254#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
255#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
256#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
257#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
258#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
259#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 260
e10fa551
JL
261#define ASLE 0xe4
262#define ASLS 0xfc
263
264#define SWSCI 0xe8
265#define SWSCI_SCISEL (1 << 15)
266#define SWSCI_GSSCIE (1 << 0)
267
268#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 269
585fb111 270
f0f59a00 271#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
272#define ILK_GRDOM_FULL (0<<1)
273#define ILK_GRDOM_RENDER (1<<1)
274#define ILK_GRDOM_MEDIA (3<<1)
275#define ILK_GRDOM_MASK (3<<1)
276#define ILK_GRDOM_RESET_ENABLE (1<<0)
277
f0f59a00 278#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
279#define GEN6_MBC_SNPCR_SHIFT 21
280#define GEN6_MBC_SNPCR_MASK (3<<21)
281#define GEN6_MBC_SNPCR_MAX (0<<21)
282#define GEN6_MBC_SNPCR_MED (1<<21)
283#define GEN6_MBC_SNPCR_LOW (2<<21)
284#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
285
f0f59a00
VS
286#define VLV_G3DCTL _MMIO(0x9024)
287#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 288
f0f59a00 289#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
290#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
291#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
292#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
293#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
294#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
295
f0f59a00 296#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
297#define GEN6_GRDOM_FULL (1 << 0)
298#define GEN6_GRDOM_RENDER (1 << 1)
299#define GEN6_GRDOM_MEDIA (1 << 2)
300#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 301#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 302#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 303#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 304
bbdc070a
DG
305#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
306#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
307#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
5eb719cd
DV
308#define PP_DIR_DCLV_2G 0xffffffff
309
bbdc070a
DG
310#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
311#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
94e409c1 312
f0f59a00 313#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
314#define GEN8_RPCS_ENABLE (1 << 31)
315#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
316#define GEN8_RPCS_S_CNT_SHIFT 15
317#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
318#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
319#define GEN8_RPCS_SS_CNT_SHIFT 8
320#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
321#define GEN8_RPCS_EU_MAX_SHIFT 4
322#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
323#define GEN8_RPCS_EU_MIN_SHIFT 0
324#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
325
f89823c2
LL
326#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
327/* HSW only */
328#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
329#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
330#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
331#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
332/* HSW+ */
333#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
334#define HSW_RCS_CONTEXT_ENABLE (1 << 7)
335#define HSW_RCS_INHIBIT (1 << 8)
336/* Gen8 */
337#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
338#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
339#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
340#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
341#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
342#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
343#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
344#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
345#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
346#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
347
f0f59a00 348#define GAM_ECOCHK _MMIO(0x4090)
81e231af 349#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 350#define ECOCHK_SNB_BIT (1<<10)
6381b550 351#define ECOCHK_DIS_TLB (1<<8)
e3dff585 352#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
353#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
354#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
355#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
356#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
357#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
358#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
359#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 360
f0f59a00 361#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 362#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
363#define ECOBITS_PPGTT_CACHE64B (3<<8)
364#define ECOBITS_PPGTT_CACHE4B (0<<8)
365
f0f59a00 366#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
367#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
368
f0f59a00 369#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
370#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
371#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
372#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
373#define GEN6_STOLEN_RESERVED_1M (0 << 4)
374#define GEN6_STOLEN_RESERVED_512K (1 << 4)
375#define GEN6_STOLEN_RESERVED_256K (2 << 4)
376#define GEN6_STOLEN_RESERVED_128K (3 << 4)
377#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
378#define GEN7_STOLEN_RESERVED_1M (0 << 5)
379#define GEN7_STOLEN_RESERVED_256K (1 << 5)
380#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
381#define GEN8_STOLEN_RESERVED_1M (0 << 7)
382#define GEN8_STOLEN_RESERVED_2M (1 << 7)
383#define GEN8_STOLEN_RESERVED_4M (2 << 7)
384#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 385#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
40bae736 386
585fb111
JB
387/* VGA stuff */
388
389#define VGA_ST01_MDA 0x3ba
390#define VGA_ST01_CGA 0x3da
391
f0f59a00 392#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
393#define VGA_MSR_WRITE 0x3c2
394#define VGA_MSR_READ 0x3cc
395#define VGA_MSR_MEM_EN (1<<1)
396#define VGA_MSR_CGA_MODE (1<<0)
397
5434fd92 398#define VGA_SR_INDEX 0x3c4
f930ddd0 399#define SR01 1
5434fd92 400#define VGA_SR_DATA 0x3c5
585fb111
JB
401
402#define VGA_AR_INDEX 0x3c0
403#define VGA_AR_VID_EN (1<<5)
404#define VGA_AR_DATA_WRITE 0x3c0
405#define VGA_AR_DATA_READ 0x3c1
406
407#define VGA_GR_INDEX 0x3ce
408#define VGA_GR_DATA 0x3cf
409/* GR05 */
410#define VGA_GR_MEM_READ_MODE_SHIFT 3
411#define VGA_GR_MEM_READ_MODE_PLANE 1
412/* GR06 */
413#define VGA_GR_MEM_MODE_MASK 0xc
414#define VGA_GR_MEM_MODE_SHIFT 2
415#define VGA_GR_MEM_A0000_AFFFF 0
416#define VGA_GR_MEM_A0000_BFFFF 1
417#define VGA_GR_MEM_B0000_B7FFF 2
418#define VGA_GR_MEM_B0000_BFFFF 3
419
420#define VGA_DACMASK 0x3c6
421#define VGA_DACRX 0x3c7
422#define VGA_DACWX 0x3c8
423#define VGA_DACDATA 0x3c9
424
425#define VGA_CR_INDEX_MDA 0x3b4
426#define VGA_CR_DATA_MDA 0x3b5
427#define VGA_CR_INDEX_CGA 0x3d4
428#define VGA_CR_DATA_CGA 0x3d5
429
f0f59a00
VS
430#define MI_PREDICATE_SRC0 _MMIO(0x2400)
431#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
432#define MI_PREDICATE_SRC1 _MMIO(0x2408)
433#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 434
f0f59a00 435#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
436#define LOWER_SLICE_ENABLED (1<<0)
437#define LOWER_SLICE_DISABLED (0<<0)
438
5947de9b
BV
439/*
440 * Registers used only by the command parser
441 */
f0f59a00
VS
442#define BCS_SWCTRL _MMIO(0x22200)
443
444#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
445#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
446#define HS_INVOCATION_COUNT _MMIO(0x2300)
447#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
448#define DS_INVOCATION_COUNT _MMIO(0x2308)
449#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
450#define IA_VERTICES_COUNT _MMIO(0x2310)
451#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
452#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
453#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
454#define VS_INVOCATION_COUNT _MMIO(0x2320)
455#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
456#define GS_INVOCATION_COUNT _MMIO(0x2328)
457#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
458#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
459#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
460#define CL_INVOCATION_COUNT _MMIO(0x2338)
461#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
462#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
463#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
464#define PS_INVOCATION_COUNT _MMIO(0x2348)
465#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
466#define PS_DEPTH_COUNT _MMIO(0x2350)
467#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
468
469/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
470#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
471#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 472
f0f59a00
VS
473#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
474#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 475
f0f59a00
VS
476#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
477#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
478#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
479#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
480#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
481#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 482
f0f59a00
VS
483#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
484#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
485#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 486
1b85066b
JJ
487/* There are the 16 64-bit CS General Purpose Registers */
488#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
489#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
490
a941795a 491#define GEN7_OACONTROL _MMIO(0x2360)
d7965152
RB
492#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
493#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
494#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
495#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
496#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
497#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
498#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
499#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
500#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
501#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
502#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
503#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
504#define GEN7_OACONTROL_FORMAT_SHIFT 2
505#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
506#define GEN7_OACONTROL_ENABLE (1<<0)
507
508#define GEN8_OACTXID _MMIO(0x2364)
509
19f81df2
RB
510#define GEN8_OA_DEBUG _MMIO(0x2B04)
511#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5)
512#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6)
513#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2)
514#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1)
515
d7965152
RB
516#define GEN8_OACONTROL _MMIO(0x2B00)
517#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
518#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
519#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
520#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
521#define GEN8_OA_REPORT_FORMAT_SHIFT 2
522#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
523#define GEN8_OA_COUNTER_ENABLE (1<<0)
524
525#define GEN8_OACTXCONTROL _MMIO(0x2360)
526#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
527#define GEN8_OA_TIMER_PERIOD_SHIFT 2
528#define GEN8_OA_TIMER_ENABLE (1<<1)
529#define GEN8_OA_COUNTER_RESUME (1<<0)
530
531#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
532#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
533#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
534#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
535#define GEN7_OABUFFER_RESUME (1<<0)
536
19f81df2 537#define GEN8_OABUFFER_UDW _MMIO(0x23b4)
d7965152
RB
538#define GEN8_OABUFFER _MMIO(0x2b14)
539
540#define GEN7_OASTATUS1 _MMIO(0x2364)
541#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
542#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
543#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
544#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
545
546#define GEN7_OASTATUS2 _MMIO(0x2368)
547#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
548
549#define GEN8_OASTATUS _MMIO(0x2b08)
550#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
551#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
552#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
553#define GEN8_OASTATUS_REPORT_LOST (1<<0)
554
555#define GEN8_OAHEADPTR _MMIO(0x2B0C)
19f81df2 556#define GEN8_OAHEADPTR_MASK 0xffffffc0
d7965152 557#define GEN8_OATAILPTR _MMIO(0x2B10)
19f81df2 558#define GEN8_OATAILPTR_MASK 0xffffffc0
d7965152
RB
559
560#define OABUFFER_SIZE_128K (0<<3)
561#define OABUFFER_SIZE_256K (1<<3)
562#define OABUFFER_SIZE_512K (2<<3)
563#define OABUFFER_SIZE_1M (3<<3)
564#define OABUFFER_SIZE_2M (4<<3)
565#define OABUFFER_SIZE_4M (5<<3)
566#define OABUFFER_SIZE_8M (6<<3)
567#define OABUFFER_SIZE_16M (7<<3)
568
569#define OA_MEM_SELECT_GGTT (1<<0)
570
19f81df2
RB
571/*
572 * Flexible, Aggregate EU Counter Registers.
573 * Note: these aren't contiguous
574 */
d7965152 575#define EU_PERF_CNTL0 _MMIO(0xe458)
19f81df2
RB
576#define EU_PERF_CNTL1 _MMIO(0xe558)
577#define EU_PERF_CNTL2 _MMIO(0xe658)
578#define EU_PERF_CNTL3 _MMIO(0xe758)
579#define EU_PERF_CNTL4 _MMIO(0xe45c)
580#define EU_PERF_CNTL5 _MMIO(0xe55c)
581#define EU_PERF_CNTL6 _MMIO(0xe65c)
d7965152 582
d7965152
RB
583/*
584 * OA Boolean state
585 */
586
d7965152
RB
587#define OASTARTTRIG1 _MMIO(0x2710)
588#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
589#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
590
591#define OASTARTTRIG2 _MMIO(0x2714)
592#define OASTARTTRIG2_INVERT_A_0 (1<<0)
593#define OASTARTTRIG2_INVERT_A_1 (1<<1)
594#define OASTARTTRIG2_INVERT_A_2 (1<<2)
595#define OASTARTTRIG2_INVERT_A_3 (1<<3)
596#define OASTARTTRIG2_INVERT_A_4 (1<<4)
597#define OASTARTTRIG2_INVERT_A_5 (1<<5)
598#define OASTARTTRIG2_INVERT_A_6 (1<<6)
599#define OASTARTTRIG2_INVERT_A_7 (1<<7)
600#define OASTARTTRIG2_INVERT_A_8 (1<<8)
601#define OASTARTTRIG2_INVERT_A_9 (1<<9)
602#define OASTARTTRIG2_INVERT_A_10 (1<<10)
603#define OASTARTTRIG2_INVERT_A_11 (1<<11)
604#define OASTARTTRIG2_INVERT_A_12 (1<<12)
605#define OASTARTTRIG2_INVERT_A_13 (1<<13)
606#define OASTARTTRIG2_INVERT_A_14 (1<<14)
607#define OASTARTTRIG2_INVERT_A_15 (1<<15)
608#define OASTARTTRIG2_INVERT_B_0 (1<<16)
609#define OASTARTTRIG2_INVERT_B_1 (1<<17)
610#define OASTARTTRIG2_INVERT_B_2 (1<<18)
611#define OASTARTTRIG2_INVERT_B_3 (1<<19)
612#define OASTARTTRIG2_INVERT_C_0 (1<<20)
613#define OASTARTTRIG2_INVERT_C_1 (1<<21)
614#define OASTARTTRIG2_INVERT_D_0 (1<<22)
615#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
616#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
617#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
618#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
619#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
620#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
621
622#define OASTARTTRIG3 _MMIO(0x2718)
623#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
624#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
625#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
626#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
627#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
628#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
629#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
630#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
631#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
632
633#define OASTARTTRIG4 _MMIO(0x271c)
634#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
635#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
636#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
637#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
638#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
639#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
640#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
641#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
642#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
643
644#define OASTARTTRIG5 _MMIO(0x2720)
645#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
646#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
647
648#define OASTARTTRIG6 _MMIO(0x2724)
649#define OASTARTTRIG6_INVERT_A_0 (1<<0)
650#define OASTARTTRIG6_INVERT_A_1 (1<<1)
651#define OASTARTTRIG6_INVERT_A_2 (1<<2)
652#define OASTARTTRIG6_INVERT_A_3 (1<<3)
653#define OASTARTTRIG6_INVERT_A_4 (1<<4)
654#define OASTARTTRIG6_INVERT_A_5 (1<<5)
655#define OASTARTTRIG6_INVERT_A_6 (1<<6)
656#define OASTARTTRIG6_INVERT_A_7 (1<<7)
657#define OASTARTTRIG6_INVERT_A_8 (1<<8)
658#define OASTARTTRIG6_INVERT_A_9 (1<<9)
659#define OASTARTTRIG6_INVERT_A_10 (1<<10)
660#define OASTARTTRIG6_INVERT_A_11 (1<<11)
661#define OASTARTTRIG6_INVERT_A_12 (1<<12)
662#define OASTARTTRIG6_INVERT_A_13 (1<<13)
663#define OASTARTTRIG6_INVERT_A_14 (1<<14)
664#define OASTARTTRIG6_INVERT_A_15 (1<<15)
665#define OASTARTTRIG6_INVERT_B_0 (1<<16)
666#define OASTARTTRIG6_INVERT_B_1 (1<<17)
667#define OASTARTTRIG6_INVERT_B_2 (1<<18)
668#define OASTARTTRIG6_INVERT_B_3 (1<<19)
669#define OASTARTTRIG6_INVERT_C_0 (1<<20)
670#define OASTARTTRIG6_INVERT_C_1 (1<<21)
671#define OASTARTTRIG6_INVERT_D_0 (1<<22)
672#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
673#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
674#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
675#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
676#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
677#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
678
679#define OASTARTTRIG7 _MMIO(0x2728)
680#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
681#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
682#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
683#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
684#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
685#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
686#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
687#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
688#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
689
690#define OASTARTTRIG8 _MMIO(0x272c)
691#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
692#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
693#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
694#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
695#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
696#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
697#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
698#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
699#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
700
7853d92e
LL
701#define OAREPORTTRIG1 _MMIO(0x2740)
702#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
703#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
704
705#define OAREPORTTRIG2 _MMIO(0x2744)
706#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
707#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
708#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
709#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
710#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
711#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
712#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
713#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
714#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
715#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
716#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
717#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
718#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
719#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
720#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
721#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
722#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
723#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
724#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
725#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
726#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
727#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
728#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
729#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
730#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
731
732#define OAREPORTTRIG3 _MMIO(0x2748)
733#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
734#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
735#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
736#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
737#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
738#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
739#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
740#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
741#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
742
743#define OAREPORTTRIG4 _MMIO(0x274c)
744#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
745#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
746#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
747#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
748#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
749#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
750#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
751#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
752#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
753
754#define OAREPORTTRIG5 _MMIO(0x2750)
755#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
756#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
757
758#define OAREPORTTRIG6 _MMIO(0x2754)
759#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
760#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
761#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
762#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
763#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
764#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
765#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
766#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
767#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
768#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
769#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
770#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
771#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
772#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
773#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
774#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
775#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
776#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
777#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
778#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
779#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
780#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
781#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
782#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
783#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
784
785#define OAREPORTTRIG7 _MMIO(0x2758)
786#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
787#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
788#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
789#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
790#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
791#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
792#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
793#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
794#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
795
796#define OAREPORTTRIG8 _MMIO(0x275c)
797#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
798#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
799#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
800#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
801#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
802#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
803#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
804#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
805#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
806
d7965152
RB
807/* CECX_0 */
808#define OACEC_COMPARE_LESS_OR_EQUAL 6
809#define OACEC_COMPARE_NOT_EQUAL 5
810#define OACEC_COMPARE_LESS_THAN 4
811#define OACEC_COMPARE_GREATER_OR_EQUAL 3
812#define OACEC_COMPARE_EQUAL 2
813#define OACEC_COMPARE_GREATER_THAN 1
814#define OACEC_COMPARE_ANY_EQUAL 0
815
816#define OACEC_COMPARE_VALUE_MASK 0xffff
817#define OACEC_COMPARE_VALUE_SHIFT 3
818
819#define OACEC_SELECT_NOA (0<<19)
820#define OACEC_SELECT_PREV (1<<19)
821#define OACEC_SELECT_BOOLEAN (2<<19)
822
823/* CECX_1 */
824#define OACEC_MASK_MASK 0xffff
825#define OACEC_CONSIDERATIONS_MASK 0xffff
826#define OACEC_CONSIDERATIONS_SHIFT 16
827
828#define OACEC0_0 _MMIO(0x2770)
829#define OACEC0_1 _MMIO(0x2774)
830#define OACEC1_0 _MMIO(0x2778)
831#define OACEC1_1 _MMIO(0x277c)
832#define OACEC2_0 _MMIO(0x2780)
833#define OACEC2_1 _MMIO(0x2784)
834#define OACEC3_0 _MMIO(0x2788)
835#define OACEC3_1 _MMIO(0x278c)
836#define OACEC4_0 _MMIO(0x2790)
837#define OACEC4_1 _MMIO(0x2794)
838#define OACEC5_0 _MMIO(0x2798)
839#define OACEC5_1 _MMIO(0x279c)
840#define OACEC6_0 _MMIO(0x27a0)
841#define OACEC6_1 _MMIO(0x27a4)
842#define OACEC7_0 _MMIO(0x27a8)
843#define OACEC7_1 _MMIO(0x27ac)
844
f89823c2
LL
845/* OA perf counters */
846#define OA_PERFCNT1_LO _MMIO(0x91B8)
847#define OA_PERFCNT1_HI _MMIO(0x91BC)
848#define OA_PERFCNT2_LO _MMIO(0x91C0)
849#define OA_PERFCNT2_HI _MMIO(0x91C4)
95690a02
LL
850#define OA_PERFCNT3_LO _MMIO(0x91C8)
851#define OA_PERFCNT3_HI _MMIO(0x91CC)
852#define OA_PERFCNT4_LO _MMIO(0x91D8)
853#define OA_PERFCNT4_HI _MMIO(0x91DC)
f89823c2
LL
854
855#define OA_PERFMATRIX_LO _MMIO(0x91C8)
856#define OA_PERFMATRIX_HI _MMIO(0x91CC)
857
858/* RPM unit config (Gen8+) */
859#define RPM_CONFIG0 _MMIO(0x0D00)
dab91783
LL
860#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
861#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
862#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
863#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
864#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
865#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
866
f89823c2 867#define RPM_CONFIG1 _MMIO(0x0D04)
95690a02 868#define GEN10_GT_NOA_ENABLE (1 << 9)
f89823c2 869
dab91783
LL
870/* GPM unit config (Gen9+) */
871#define CTC_MODE _MMIO(0xA26C)
872#define CTC_SOURCE_PARAMETER_MASK 1
873#define CTC_SOURCE_CRYSTAL_CLOCK 0
874#define CTC_SOURCE_DIVIDE_LOGIC 1
875#define CTC_SHIFT_PARAMETER_SHIFT 1
876#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
877
5888576b
LL
878/* RCP unit config (Gen8+) */
879#define RCP_CONFIG _MMIO(0x0D08)
f89823c2 880
a54b19f1
LL
881/* NOA (HSW) */
882#define HSW_MBVID2_NOA0 _MMIO(0x9E80)
883#define HSW_MBVID2_NOA1 _MMIO(0x9E84)
884#define HSW_MBVID2_NOA2 _MMIO(0x9E88)
885#define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
886#define HSW_MBVID2_NOA4 _MMIO(0x9E90)
887#define HSW_MBVID2_NOA5 _MMIO(0x9E94)
888#define HSW_MBVID2_NOA6 _MMIO(0x9E98)
889#define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
890#define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
891#define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
892
893#define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
894
f89823c2
LL
895/* NOA (Gen8+) */
896#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
897
898#define MICRO_BP0_0 _MMIO(0x9800)
899#define MICRO_BP0_2 _MMIO(0x9804)
900#define MICRO_BP0_1 _MMIO(0x9808)
901
902#define MICRO_BP1_0 _MMIO(0x980C)
903#define MICRO_BP1_2 _MMIO(0x9810)
904#define MICRO_BP1_1 _MMIO(0x9814)
905
906#define MICRO_BP2_0 _MMIO(0x9818)
907#define MICRO_BP2_2 _MMIO(0x981C)
908#define MICRO_BP2_1 _MMIO(0x9820)
909
910#define MICRO_BP3_0 _MMIO(0x9824)
911#define MICRO_BP3_2 _MMIO(0x9828)
912#define MICRO_BP3_1 _MMIO(0x982C)
913
914#define MICRO_BP_TRIGGER _MMIO(0x9830)
915#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
916#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
917#define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
918
919#define GDT_CHICKEN_BITS _MMIO(0x9840)
920#define GT_NOA_ENABLE 0x00000080
921
922#define NOA_DATA _MMIO(0x986C)
923#define NOA_WRITE _MMIO(0x9888)
180b813c 924
220375aa
BV
925#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
926#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 927#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 928
dc96e9b8
CW
929/*
930 * Reset registers
931 */
f0f59a00 932#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
933#define DEBUG_RESET_FULL (1<<7)
934#define DEBUG_RESET_RENDER (1<<8)
935#define DEBUG_RESET_DISPLAY (1<<9)
936
57f350b6 937/*
5a09ae9f
JN
938 * IOSF sideband
939 */
f0f59a00 940#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
941#define IOSF_DEVFN_SHIFT 24
942#define IOSF_OPCODE_SHIFT 16
943#define IOSF_PORT_SHIFT 8
944#define IOSF_BYTE_ENABLES_SHIFT 4
945#define IOSF_BAR_SHIFT 1
946#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
947#define IOSF_PORT_BUNIT 0x03
948#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
949#define IOSF_PORT_NC 0x11
950#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
951#define IOSF_PORT_GPIO_NC 0x13
952#define IOSF_PORT_CCK 0x14
4688d45f
JN
953#define IOSF_PORT_DPIO_2 0x1a
954#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
955#define IOSF_PORT_GPIO_SC 0x48
956#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 957#define IOSF_PORT_CCU 0xa9
7071af97
JN
958#define CHV_IOSF_PORT_GPIO_N 0x13
959#define CHV_IOSF_PORT_GPIO_SE 0x48
960#define CHV_IOSF_PORT_GPIO_E 0xa8
961#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
962#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
963#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 964
30a970c6
JB
965/* See configdb bunit SB addr map */
966#define BUNIT_REG_BISOC 0x11
967
30a970c6 968#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
969#define DSPFREQSTAT_SHIFT_CHV 24
970#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
971#define DSPFREQGUAR_SHIFT_CHV 8
972#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
973#define DSPFREQSTAT_SHIFT 30
974#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
975#define DSPFREQGUAR_SHIFT 14
976#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
977#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
978#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
979#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
980#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
981#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
982#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
983#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
984#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
985#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
986#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
987#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
988#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
989#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
990#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
991#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5 992
c3fdb9d8 993/*
438b8dc4
ID
994 * i915_power_well_id:
995 *
996 * Platform specific IDs used to look up power wells and - except for custom
997 * power wells - to define request/status register flag bit positions. As such
998 * the set of IDs on a given platform must be unique and except for custom
999 * power wells their value must stay fixed.
1000 */
1001enum i915_power_well_id {
120b56a2
ID
1002 /*
1003 * I830
1004 * - custom power well
1005 */
1006 I830_DISP_PW_PIPES = 0,
1007
438b8dc4
ID
1008 /*
1009 * VLV/CHV
1010 * - PUNIT_REG_PWRGT_CTRL (bit: id*2),
1011 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8)
1012 */
a30180a5
ID
1013 PUNIT_POWER_WELL_RENDER = 0,
1014 PUNIT_POWER_WELL_MEDIA = 1,
1015 PUNIT_POWER_WELL_DISP2D = 3,
1016 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1017 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1018 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1019 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1020 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1021 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1022 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 1023 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
f49193cd
ID
1024 /* - custom power well */
1025 CHV_DISP_PW_PIPE_A, /* 13 */
a30180a5 1026
fb9248e2
ID
1027 /*
1028 * HSW/BDW
9c3a16c8 1029 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
fb9248e2
ID
1030 */
1031 HSW_DISP_PW_GLOBAL = 15,
1032
438b8dc4
ID
1033 /*
1034 * GEN9+
9c3a16c8 1035 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1)
438b8dc4
ID
1036 */
1037 SKL_DISP_PW_MISC_IO = 0,
94dd5138 1038 SKL_DISP_PW_DDI_A_E,
0d03926d 1039 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
8bcd3dd4 1040 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E,
94dd5138
S
1041 SKL_DISP_PW_DDI_B,
1042 SKL_DISP_PW_DDI_C,
1043 SKL_DISP_PW_DDI_D,
9787e835 1044 CNL_DISP_PW_DDI_F = 6,
0d03926d
ACO
1045
1046 GLK_DISP_PW_AUX_A = 8,
1047 GLK_DISP_PW_AUX_B,
1048 GLK_DISP_PW_AUX_C,
8bcd3dd4
VS
1049 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A,
1050 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B,
1051 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C,
1052 CNL_DISP_PW_AUX_D,
a324fcac 1053 CNL_DISP_PW_AUX_F,
0d03926d 1054
94dd5138
S
1055 SKL_DISP_PW_1 = 14,
1056 SKL_DISP_PW_2,
56fcfd63 1057
438b8dc4 1058 /* - custom power wells */
9f836f90 1059 SKL_DISP_PW_DC_OFF,
9c8d0b8e
ID
1060 BXT_DPIO_CMN_A,
1061 BXT_DPIO_CMN_BC,
438b8dc4
ID
1062 GLK_DPIO_CMN_C, /* 19 */
1063
1064 /*
1065 * Multiple platforms.
1066 * Must start following the highest ID of any platform.
1067 * - custom power wells
1068 */
1069 I915_DISP_PW_ALWAYS_ON = 20,
94dd5138
S
1070};
1071
02f4c9e0
CML
1072#define PUNIT_REG_PWRGT_CTRL 0x60
1073#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
1074#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1075#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1076#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1077#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1078#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 1079
5a09ae9f
JN
1080#define PUNIT_REG_GPU_LFM 0xd3
1081#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1082#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 1083#define GPLLENABLE (1<<4)
e8474409 1084#define GENFREQSTATUS (1<<0)
5a09ae9f 1085#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 1086#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
1087
1088#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1089#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1090
095acd5f
D
1091#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1092#define FB_GFX_FREQ_FUSE_MASK 0xff
1093#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1094#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1095#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1096
1097#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1098#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1099
fc1ac8de
VS
1100#define PUNIT_REG_DDR_SETUP2 0x139
1101#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1102#define FORCE_DDR_LOW_FREQ (1 << 1)
1103#define FORCE_DDR_HIGH_FREQ (1 << 0)
1104
2b6b3a09
D
1105#define PUNIT_GPU_STATUS_REG 0xdb
1106#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1107#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1108#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1109#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1110
1111#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1112#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1113#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1114
5a09ae9f
JN
1115#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1116#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1117#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1118#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1119#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1120#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1121#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1122#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1123#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1124#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1125
3ef62342
D
1126#define VLV_TURBO_SOC_OVERRIDE 0x04
1127#define VLV_OVERRIDE_EN 1
1128#define VLV_SOC_TDP_EN (1 << 1)
1129#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1130#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1131
be4fc046 1132/* vlv2 north clock has */
24eb2d59
CML
1133#define CCK_FUSE_REG 0x8
1134#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 1135#define CCK_REG_DSI_PLL_FUSE 0x44
1136#define CCK_REG_DSI_PLL_CONTROL 0x48
1137#define DSI_PLL_VCO_EN (1 << 31)
1138#define DSI_PLL_LDO_GATE (1 << 30)
1139#define DSI_PLL_P1_POST_DIV_SHIFT 17
1140#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1141#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1142#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1143#define DSI_PLL_MUX_MASK (3 << 9)
1144#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1145#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1146#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1147#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1148#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1149#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1150#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1151#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1152#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1153#define DSI_PLL_LOCK (1 << 0)
1154#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1155#define DSI_PLL_LFSR (1 << 31)
1156#define DSI_PLL_FRACTION_EN (1 << 30)
1157#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1158#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1159#define DSI_PLL_USYNC_CNT_SHIFT 18
1160#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1161#define DSI_PLL_N1_DIV_SHIFT 16
1162#define DSI_PLL_N1_DIV_MASK (3 << 16)
1163#define DSI_PLL_M1_DIV_SHIFT 0
1164#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 1165#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 1166#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 1167#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 1168#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
1169#define CCK_TRUNK_FORCE_ON (1 << 17)
1170#define CCK_TRUNK_FORCE_OFF (1 << 16)
1171#define CCK_FREQUENCY_STATUS (0x1f << 8)
1172#define CCK_FREQUENCY_STATUS_SHIFT 8
1173#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 1174
f38861b8 1175/* DPIO registers */
5a09ae9f 1176#define DPIO_DEVFN 0
5a09ae9f 1177
f0f59a00 1178#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
1179#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1180#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1181#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 1182#define DPIO_CMNRST (1<<0)
57f350b6 1183
e4607fcf
CML
1184#define DPIO_PHY(pipe) ((pipe) >> 1)
1185#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1186
598fac6b
DV
1187/*
1188 * Per pipe/PLL DPIO regs
1189 */
ab3c759a 1190#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 1191#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
1192#define DPIO_POST_DIV_DAC 0
1193#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1194#define DPIO_POST_DIV_LVDS1 2
1195#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
1196#define DPIO_K_SHIFT (24) /* 4 bits */
1197#define DPIO_P1_SHIFT (21) /* 3 bits */
1198#define DPIO_P2_SHIFT (16) /* 5 bits */
1199#define DPIO_N_SHIFT (12) /* 4 bits */
1200#define DPIO_ENABLE_CALIBRATION (1<<11)
1201#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1202#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
1203#define _VLV_PLL_DW3_CH1 0x802c
1204#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 1205
ab3c759a 1206#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
1207#define DPIO_REFSEL_OVERRIDE 27
1208#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1209#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1210#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 1211#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
1212#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1213#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
1214#define _VLV_PLL_DW5_CH1 0x8034
1215#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 1216
ab3c759a
CML
1217#define _VLV_PLL_DW7_CH0 0x801c
1218#define _VLV_PLL_DW7_CH1 0x803c
1219#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 1220
ab3c759a
CML
1221#define _VLV_PLL_DW8_CH0 0x8040
1222#define _VLV_PLL_DW8_CH1 0x8060
1223#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 1224
ab3c759a
CML
1225#define VLV_PLL_DW9_BCAST 0xc044
1226#define _VLV_PLL_DW9_CH0 0x8044
1227#define _VLV_PLL_DW9_CH1 0x8064
1228#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 1229
ab3c759a
CML
1230#define _VLV_PLL_DW10_CH0 0x8048
1231#define _VLV_PLL_DW10_CH1 0x8068
1232#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 1233
ab3c759a
CML
1234#define _VLV_PLL_DW11_CH0 0x804c
1235#define _VLV_PLL_DW11_CH1 0x806c
1236#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 1237
ab3c759a
CML
1238/* Spec for ref block start counts at DW10 */
1239#define VLV_REF_DW13 0x80ac
598fac6b 1240
ab3c759a 1241#define VLV_CMN_DW0 0x8100
dc96e9b8 1242
598fac6b
DV
1243/*
1244 * Per DDI channel DPIO regs
1245 */
1246
ab3c759a
CML
1247#define _VLV_PCS_DW0_CH0 0x8200
1248#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
1249#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1250#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
1251#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1252#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 1253#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 1254
97fd4d5c
VS
1255#define _VLV_PCS01_DW0_CH0 0x200
1256#define _VLV_PCS23_DW0_CH0 0x400
1257#define _VLV_PCS01_DW0_CH1 0x2600
1258#define _VLV_PCS23_DW0_CH1 0x2800
1259#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1260#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1261
ab3c759a
CML
1262#define _VLV_PCS_DW1_CH0 0x8204
1263#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1264#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1265#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1266#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1267#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1268#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1269#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1270
97fd4d5c
VS
1271#define _VLV_PCS01_DW1_CH0 0x204
1272#define _VLV_PCS23_DW1_CH0 0x404
1273#define _VLV_PCS01_DW1_CH1 0x2604
1274#define _VLV_PCS23_DW1_CH1 0x2804
1275#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1276#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1277
ab3c759a
CML
1278#define _VLV_PCS_DW8_CH0 0x8220
1279#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1280#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1281#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1282#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1283
1284#define _VLV_PCS01_DW8_CH0 0x0220
1285#define _VLV_PCS23_DW8_CH0 0x0420
1286#define _VLV_PCS01_DW8_CH1 0x2620
1287#define _VLV_PCS23_DW8_CH1 0x2820
1288#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1289#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1290
1291#define _VLV_PCS_DW9_CH0 0x8224
1292#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1293#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1294#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1295#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1296#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1297#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1298#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1299#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1300
a02ef3c7
VS
1301#define _VLV_PCS01_DW9_CH0 0x224
1302#define _VLV_PCS23_DW9_CH0 0x424
1303#define _VLV_PCS01_DW9_CH1 0x2624
1304#define _VLV_PCS23_DW9_CH1 0x2824
1305#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1306#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1307
9d556c99
CML
1308#define _CHV_PCS_DW10_CH0 0x8228
1309#define _CHV_PCS_DW10_CH1 0x8428
1310#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1311#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1312#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1313#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1314#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1315#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1316#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1317#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1318#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1319
1966e59e
VS
1320#define _VLV_PCS01_DW10_CH0 0x0228
1321#define _VLV_PCS23_DW10_CH0 0x0428
1322#define _VLV_PCS01_DW10_CH1 0x2628
1323#define _VLV_PCS23_DW10_CH1 0x2828
1324#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1325#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1326
ab3c759a
CML
1327#define _VLV_PCS_DW11_CH0 0x822c
1328#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1329#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1330#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1331#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1332#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1333#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1334
570e2a74
VS
1335#define _VLV_PCS01_DW11_CH0 0x022c
1336#define _VLV_PCS23_DW11_CH0 0x042c
1337#define _VLV_PCS01_DW11_CH1 0x262c
1338#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1339#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1340#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1341
2e523e98
VS
1342#define _VLV_PCS01_DW12_CH0 0x0230
1343#define _VLV_PCS23_DW12_CH0 0x0430
1344#define _VLV_PCS01_DW12_CH1 0x2630
1345#define _VLV_PCS23_DW12_CH1 0x2830
1346#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1347#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1348
ab3c759a
CML
1349#define _VLV_PCS_DW12_CH0 0x8230
1350#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1351#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1352#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1353#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1354#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1355#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1356#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1357
1358#define _VLV_PCS_DW14_CH0 0x8238
1359#define _VLV_PCS_DW14_CH1 0x8438
1360#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1361
1362#define _VLV_PCS_DW23_CH0 0x825c
1363#define _VLV_PCS_DW23_CH1 0x845c
1364#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1365
1366#define _VLV_TX_DW2_CH0 0x8288
1367#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1368#define DPIO_SWING_MARGIN000_SHIFT 16
1369#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1370#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1371#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1372
1373#define _VLV_TX_DW3_CH0 0x828c
1374#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1375/* The following bit for CHV phy */
1376#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1377#define DPIO_SWING_MARGIN101_SHIFT 16
1378#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1379#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1380
1381#define _VLV_TX_DW4_CH0 0x8290
1382#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1383#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1384#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1385#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1386#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1387#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1388
1389#define _VLV_TX3_DW4_CH0 0x690
1390#define _VLV_TX3_DW4_CH1 0x2a90
1391#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1392
1393#define _VLV_TX_DW5_CH0 0x8294
1394#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1395#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1396#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1397
1398#define _VLV_TX_DW11_CH0 0x82ac
1399#define _VLV_TX_DW11_CH1 0x84ac
1400#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1401
1402#define _VLV_TX_DW14_CH0 0x82b8
1403#define _VLV_TX_DW14_CH1 0x84b8
1404#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1405
9d556c99
CML
1406/* CHV dpPhy registers */
1407#define _CHV_PLL_DW0_CH0 0x8000
1408#define _CHV_PLL_DW0_CH1 0x8180
1409#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1410
1411#define _CHV_PLL_DW1_CH0 0x8004
1412#define _CHV_PLL_DW1_CH1 0x8184
1413#define DPIO_CHV_N_DIV_SHIFT 8
1414#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1415#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1416
1417#define _CHV_PLL_DW2_CH0 0x8008
1418#define _CHV_PLL_DW2_CH1 0x8188
1419#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1420
1421#define _CHV_PLL_DW3_CH0 0x800c
1422#define _CHV_PLL_DW3_CH1 0x818c
1423#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1424#define DPIO_CHV_FIRST_MOD (0 << 8)
1425#define DPIO_CHV_SECOND_MOD (1 << 8)
1426#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1427#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1428#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1429
1430#define _CHV_PLL_DW6_CH0 0x8018
1431#define _CHV_PLL_DW6_CH1 0x8198
1432#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1433#define DPIO_CHV_INT_COEFF_SHIFT 8
1434#define DPIO_CHV_PROP_COEFF_SHIFT 0
1435#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1436
d3eee4ba
VP
1437#define _CHV_PLL_DW8_CH0 0x8020
1438#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1439#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1440#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1441#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1442
1443#define _CHV_PLL_DW9_CH0 0x8024
1444#define _CHV_PLL_DW9_CH1 0x81A4
1445#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1446#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1447#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1448#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1449
6669e39f
VS
1450#define _CHV_CMN_DW0_CH0 0x8100
1451#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1452#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1453#define DPIO_ALLDL_POWERDOWN (1 << 1)
1454#define DPIO_ANYDL_POWERDOWN (1 << 0)
1455
b9e5ac3c
VS
1456#define _CHV_CMN_DW5_CH0 0x8114
1457#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1458#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1459#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1460#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1461#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1462#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1463#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1464#define CHV_BUFLEFTENA1_MASK (3 << 22)
1465
9d556c99
CML
1466#define _CHV_CMN_DW13_CH0 0x8134
1467#define _CHV_CMN_DW0_CH1 0x8080
1468#define DPIO_CHV_S1_DIV_SHIFT 21
1469#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1470#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1471#define DPIO_CHV_K_DIV_SHIFT 4
1472#define DPIO_PLL_FREQLOCK (1 << 1)
1473#define DPIO_PLL_LOCK (1 << 0)
1474#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1475
1476#define _CHV_CMN_DW14_CH0 0x8138
1477#define _CHV_CMN_DW1_CH1 0x8084
1478#define DPIO_AFC_RECAL (1 << 14)
1479#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1480#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1481#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1482#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1483#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1484#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1485#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1486#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1487#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1488#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1489
9197c88b
VS
1490#define _CHV_CMN_DW19_CH0 0x814c
1491#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1492#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1493#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1494#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1495#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1496
9197c88b
VS
1497#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1498
e0fce78f
VS
1499#define CHV_CMN_DW28 0x8170
1500#define DPIO_CL1POWERDOWNEN (1 << 23)
1501#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1502#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1503#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1504#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1505#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1506
9d556c99 1507#define CHV_CMN_DW30 0x8178
3e288786 1508#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1509#define DPIO_LRC_BYPASS (1 << 3)
1510
1511#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1512 (lane) * 0x200 + (offset))
1513
f72df8db
VS
1514#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1515#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1516#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1517#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1518#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1519#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1520#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1521#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1522#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1523#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1524#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1525#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1526#define DPIO_FRC_LATENCY_SHFIT 8
1527#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1528#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1529
1530/* BXT PHY registers */
ed37892e
ACO
1531#define _BXT_PHY0_BASE 0x6C000
1532#define _BXT_PHY1_BASE 0x162000
0a116ce8
ACO
1533#define _BXT_PHY2_BASE 0x163000
1534#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1535 _BXT_PHY1_BASE, \
1536 _BXT_PHY2_BASE)
ed37892e
ACO
1537
1538#define _BXT_PHY(phy, reg) \
1539 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1540
1541#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1542 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1543 (reg_ch1) - _BXT_PHY0_BASE))
1544#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1545 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 1546
f0f59a00 1547#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 1548#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 1549
e93da0a0
ID
1550#define _BXT_PHY_CTL_DDI_A 0x64C00
1551#define _BXT_PHY_CTL_DDI_B 0x64C10
1552#define _BXT_PHY_CTL_DDI_C 0x64C20
1553#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1554#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1555#define BXT_PHY_LANE_ENABLED (1 << 8)
1556#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1557 _BXT_PHY_CTL_DDI_B)
1558
5c6706e5
VK
1559#define _PHY_CTL_FAMILY_EDP 0x64C80
1560#define _PHY_CTL_FAMILY_DDI 0x64C90
0a116ce8 1561#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 1562#define COMMON_RESET_DIS (1 << 31)
0a116ce8
ACO
1563#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1564 _PHY_CTL_FAMILY_EDP, \
1565 _PHY_CTL_FAMILY_DDI_C)
5c6706e5 1566
dfb82408
S
1567/* BXT PHY PLL registers */
1568#define _PORT_PLL_A 0x46074
1569#define _PORT_PLL_B 0x46078
1570#define _PORT_PLL_C 0x4607c
1571#define PORT_PLL_ENABLE (1 << 31)
1572#define PORT_PLL_LOCK (1 << 30)
1573#define PORT_PLL_REF_SEL (1 << 27)
f7044dd9
MC
1574#define PORT_PLL_POWER_ENABLE (1 << 26)
1575#define PORT_PLL_POWER_STATE (1 << 25)
f0f59a00 1576#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1577
1578#define _PORT_PLL_EBB_0_A 0x162034
1579#define _PORT_PLL_EBB_0_B 0x6C034
1580#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1581#define PORT_PLL_P1_SHIFT 13
1582#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1583#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1584#define PORT_PLL_P2_SHIFT 8
1585#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1586#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
ed37892e
ACO
1587#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1588 _PORT_PLL_EBB_0_B, \
1589 _PORT_PLL_EBB_0_C)
dfb82408
S
1590
1591#define _PORT_PLL_EBB_4_A 0x162038
1592#define _PORT_PLL_EBB_4_B 0x6C038
1593#define _PORT_PLL_EBB_4_C 0x6C344
1594#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1595#define PORT_PLL_RECALIBRATE (1 << 14)
ed37892e
ACO
1596#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1597 _PORT_PLL_EBB_4_B, \
1598 _PORT_PLL_EBB_4_C)
dfb82408
S
1599
1600#define _PORT_PLL_0_A 0x162100
1601#define _PORT_PLL_0_B 0x6C100
1602#define _PORT_PLL_0_C 0x6C380
1603/* PORT_PLL_0_A */
1604#define PORT_PLL_M2_MASK 0xFF
1605/* PORT_PLL_1_A */
aa610dcb
ID
1606#define PORT_PLL_N_SHIFT 8
1607#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1608#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1609/* PORT_PLL_2_A */
1610#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1611/* PORT_PLL_3_A */
1612#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1613/* PORT_PLL_6_A */
1614#define PORT_PLL_PROP_COEFF_MASK 0xF
1615#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1616#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1617#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1618#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1619/* PORT_PLL_8_A */
1620#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1621/* PORT_PLL_9_A */
05712c15
ID
1622#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1623#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1624/* PORT_PLL_10_A */
1625#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1626#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1627#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1628#define PORT_PLL_DCO_AMP(x) ((x)<<10)
ed37892e
ACO
1629#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1630 _PORT_PLL_0_B, \
1631 _PORT_PLL_0_C)
1632#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1633 (idx) * 4)
dfb82408 1634
5c6706e5
VK
1635/* BXT PHY common lane registers */
1636#define _PORT_CL1CM_DW0_A 0x162000
1637#define _PORT_CL1CM_DW0_BC 0x6C000
1638#define PHY_POWER_GOOD (1 << 16)
b61e7996 1639#define PHY_RESERVED (1 << 7)
ed37892e 1640#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 1641
d8d4a512
VS
1642#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1643#define CL_POWER_DOWN_ENABLE (1 << 4)
cf54ca8b 1644#define SUS_CLOCK_CONFIG (3 << 0)
d8d4a512 1645
ad186f3f
PZ
1646#define _ICL_PORT_CL_DW5_A 0x162014
1647#define _ICL_PORT_CL_DW5_B 0x6C014
1648#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \
1649 _ICL_PORT_CL_DW5_B)
1650
5c6706e5
VK
1651#define _PORT_CL1CM_DW9_A 0x162024
1652#define _PORT_CL1CM_DW9_BC 0x6C024
1653#define IREF0RC_OFFSET_SHIFT 8
1654#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
ed37892e 1655#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
5c6706e5
VK
1656
1657#define _PORT_CL1CM_DW10_A 0x162028
1658#define _PORT_CL1CM_DW10_BC 0x6C028
1659#define IREF1RC_OFFSET_SHIFT 8
1660#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
ed37892e 1661#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
5c6706e5
VK
1662
1663#define _PORT_CL1CM_DW28_A 0x162070
1664#define _PORT_CL1CM_DW28_BC 0x6C070
1665#define OCL1_POWER_DOWN_EN (1 << 23)
1666#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1667#define SUS_CLK_CONFIG 0x3
ed37892e 1668#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
5c6706e5
VK
1669
1670#define _PORT_CL1CM_DW30_A 0x162078
1671#define _PORT_CL1CM_DW30_BC 0x6C078
1672#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
ed37892e 1673#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
5c6706e5 1674
04416108
RV
1675#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1676#define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1677#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1678#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1679#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1680#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1681#define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1682#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1683#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1684#define _CNL_PORT_PCS_DW1_LN0_F 0x162804
da9cb11f 1685#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \
04416108
RV
1686 _CNL_PORT_PCS_DW1_GRP_AE, \
1687 _CNL_PORT_PCS_DW1_GRP_B, \
1688 _CNL_PORT_PCS_DW1_GRP_C, \
1689 _CNL_PORT_PCS_DW1_GRP_D, \
1690 _CNL_PORT_PCS_DW1_GRP_AE, \
da9cb11f
MK
1691 _CNL_PORT_PCS_DW1_GRP_F))
1692
1693#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \
04416108
RV
1694 _CNL_PORT_PCS_DW1_LN0_AE, \
1695 _CNL_PORT_PCS_DW1_LN0_B, \
1696 _CNL_PORT_PCS_DW1_LN0_C, \
1697 _CNL_PORT_PCS_DW1_LN0_D, \
1698 _CNL_PORT_PCS_DW1_LN0_AE, \
da9cb11f 1699 _CNL_PORT_PCS_DW1_LN0_F))
5bb975de
MN
1700#define _ICL_PORT_PCS_DW1_GRP_A 0x162604
1701#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604
1702#define _ICL_PORT_PCS_DW1_LN0_A 0x162804
1703#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804
1704#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\
1705 _ICL_PORT_PCS_DW1_GRP_A, \
1706 _ICL_PORT_PCS_DW1_GRP_B)
1707#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \
1708 _ICL_PORT_PCS_DW1_LN0_A, \
1709 _ICL_PORT_PCS_DW1_LN0_B)
04416108
RV
1710#define COMMON_KEEPER_EN (1 << 26)
1711
4635b573
MK
1712/* CNL Port TX registers */
1713#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
1714#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
1715#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
1716#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
1717#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
1718#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
1719#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
1720#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
1721#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
1722#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
1723#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \
1724 _CNL_PORT_TX_AE_GRP_OFFSET, \
1725 _CNL_PORT_TX_B_GRP_OFFSET, \
1726 _CNL_PORT_TX_B_GRP_OFFSET, \
1727 _CNL_PORT_TX_D_GRP_OFFSET, \
1728 _CNL_PORT_TX_AE_GRP_OFFSET, \
1729 _CNL_PORT_TX_F_GRP_OFFSET) + \
1730 4*(dw))
1731#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \
1732 _CNL_PORT_TX_AE_LN0_OFFSET, \
1733 _CNL_PORT_TX_B_LN0_OFFSET, \
1734 _CNL_PORT_TX_B_LN0_OFFSET, \
1735 _CNL_PORT_TX_D_LN0_OFFSET, \
1736 _CNL_PORT_TX_AE_LN0_OFFSET, \
1737 _CNL_PORT_TX_F_LN0_OFFSET) + \
1738 4*(dw))
1739
1740#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2))
1741#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2))
5bb975de
MN
1742#define _ICL_PORT_TX_DW2_GRP_A 0x162688
1743#define _ICL_PORT_TX_DW2_GRP_B 0x6C688
1744#define _ICL_PORT_TX_DW2_LN0_A 0x162888
1745#define _ICL_PORT_TX_DW2_LN0_B 0x6C888
1746#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \
1747 _ICL_PORT_TX_DW2_GRP_A, \
1748 _ICL_PORT_TX_DW2_GRP_B)
1749#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \
1750 _ICL_PORT_TX_DW2_LN0_A, \
1751 _ICL_PORT_TX_DW2_LN0_B)
04416108 1752#define SWING_SEL_UPPER(x) ((x >> 3) << 15)
1f588aeb 1753#define SWING_SEL_UPPER_MASK (1 << 15)
04416108 1754#define SWING_SEL_LOWER(x) ((x & 0x7) << 11)
1f588aeb 1755#define SWING_SEL_LOWER_MASK (0x7 << 11)
04416108 1756#define RCOMP_SCALAR(x) ((x) << 0)
1f588aeb 1757#define RCOMP_SCALAR_MASK (0xFF << 0)
04416108 1758
04416108
RV
1759#define _CNL_PORT_TX_DW4_LN0_AE 0x162450
1760#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
4635b573
MK
1761#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4))
1762#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4))
1763#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \
1764 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \
1765 _CNL_PORT_TX_DW4_LN0_AE)))
5bb975de
MN
1766#define _ICL_PORT_TX_DW4_GRP_A 0x162690
1767#define _ICL_PORT_TX_DW4_GRP_B 0x6C690
1768#define _ICL_PORT_TX_DW4_LN0_A 0x162890
1769#define _ICL_PORT_TX_DW4_LN1_A 0x162990
1770#define _ICL_PORT_TX_DW4_LN0_B 0x6C890
1771#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \
1772 _ICL_PORT_TX_DW4_GRP_A, \
1773 _ICL_PORT_TX_DW4_GRP_B)
1774#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \
1775 _ICL_PORT_TX_DW4_LN0_A, \
1776 _ICL_PORT_TX_DW4_LN0_B) + \
1777 (ln * (_ICL_PORT_TX_DW4_LN1_A - \
1778 _ICL_PORT_TX_DW4_LN0_A)))
04416108
RV
1779#define LOADGEN_SELECT (1 << 31)
1780#define POST_CURSOR_1(x) ((x) << 12)
1f588aeb 1781#define POST_CURSOR_1_MASK (0x3F << 12)
04416108 1782#define POST_CURSOR_2(x) ((x) << 6)
1f588aeb 1783#define POST_CURSOR_2_MASK (0x3F << 6)
04416108 1784#define CURSOR_COEFF(x) ((x) << 0)
fcace3b9 1785#define CURSOR_COEFF_MASK (0x3F << 0)
04416108 1786
4635b573
MK
1787#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5))
1788#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5))
5bb975de
MN
1789#define _ICL_PORT_TX_DW5_GRP_A 0x162694
1790#define _ICL_PORT_TX_DW5_GRP_B 0x6C694
1791#define _ICL_PORT_TX_DW5_LN0_A 0x162894
1792#define _ICL_PORT_TX_DW5_LN0_B 0x6C894
1793#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \
1794 _ICL_PORT_TX_DW5_GRP_A, \
1795 _ICL_PORT_TX_DW5_GRP_B)
1796#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \
1797 _ICL_PORT_TX_DW5_LN0_A, \
1798 _ICL_PORT_TX_DW5_LN0_B)
04416108 1799#define TX_TRAINING_EN (1 << 31)
5bb975de 1800#define TAP2_DISABLE (1 << 30)
04416108
RV
1801#define TAP3_DISABLE (1 << 29)
1802#define SCALING_MODE_SEL(x) ((x) << 18)
1f588aeb 1803#define SCALING_MODE_SEL_MASK (0x7 << 18)
04416108 1804#define RTERM_SELECT(x) ((x) << 3)
1f588aeb 1805#define RTERM_SELECT_MASK (0x7 << 3)
04416108 1806
4635b573
MK
1807#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7))
1808#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7))
04416108 1809#define N_SCALAR(x) ((x) << 24)
1f588aeb 1810#define N_SCALAR_MASK (0x7F << 24)
04416108 1811
842d4166
ACO
1812/* The spec defines this only for BXT PHY0, but lets assume that this
1813 * would exist for PHY1 too if it had a second channel.
1814 */
1815#define _PORT_CL2CM_DW6_A 0x162358
1816#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 1817#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
1818#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1819
d8d4a512
VS
1820#define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1821#define COMP_INIT (1 << 31)
1822#define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1823#define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1824#define PROCESS_INFO_DOT_0 (0 << 26)
1825#define PROCESS_INFO_DOT_1 (1 << 26)
1826#define PROCESS_INFO_DOT_4 (2 << 26)
1827#define PROCESS_INFO_MASK (7 << 26)
1828#define PROCESS_INFO_SHIFT 26
1829#define VOLTAGE_INFO_0_85V (0 << 24)
1830#define VOLTAGE_INFO_0_95V (1 << 24)
1831#define VOLTAGE_INFO_1_05V (2 << 24)
1832#define VOLTAGE_INFO_MASK (3 << 24)
1833#define VOLTAGE_INFO_SHIFT 24
1834#define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1835#define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1836
62d4a5e1
PZ
1837#define _ICL_PORT_COMP_DW0_A 0x162100
1838#define _ICL_PORT_COMP_DW0_B 0x6C100
1839#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \
1840 _ICL_PORT_COMP_DW0_B)
1841#define _ICL_PORT_COMP_DW1_A 0x162104
1842#define _ICL_PORT_COMP_DW1_B 0x6C104
1843#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \
1844 _ICL_PORT_COMP_DW1_B)
1845#define _ICL_PORT_COMP_DW3_A 0x16210C
1846#define _ICL_PORT_COMP_DW3_B 0x6C10C
1847#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \
1848 _ICL_PORT_COMP_DW3_B)
1849#define _ICL_PORT_COMP_DW9_A 0x162124
1850#define _ICL_PORT_COMP_DW9_B 0x6C124
1851#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \
1852 _ICL_PORT_COMP_DW9_B)
1853#define _ICL_PORT_COMP_DW10_A 0x162128
1854#define _ICL_PORT_COMP_DW10_B 0x6C128
1855#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \
1856 _ICL_PORT_COMP_DW10_A, \
1857 _ICL_PORT_COMP_DW10_B)
1858
5c6706e5
VK
1859/* BXT PHY Ref registers */
1860#define _PORT_REF_DW3_A 0x16218C
1861#define _PORT_REF_DW3_BC 0x6C18C
1862#define GRC_DONE (1 << 22)
ed37892e 1863#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
1864
1865#define _PORT_REF_DW6_A 0x162198
1866#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1867#define GRC_CODE_SHIFT 24
1868#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1869#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1870#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1871#define GRC_CODE_SLOW_SHIFT 8
1872#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1873#define GRC_CODE_NOM_MASK 0xFF
ed37892e 1874#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
1875
1876#define _PORT_REF_DW8_A 0x1621A0
1877#define _PORT_REF_DW8_BC 0x6C1A0
1878#define GRC_DIS (1 << 15)
1879#define GRC_RDY_OVRD (1 << 1)
ed37892e 1880#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 1881
dfb82408 1882/* BXT PHY PCS registers */
96fb9f9b
VK
1883#define _PORT_PCS_DW10_LN01_A 0x162428
1884#define _PORT_PCS_DW10_LN01_B 0x6C428
1885#define _PORT_PCS_DW10_LN01_C 0x6C828
1886#define _PORT_PCS_DW10_GRP_A 0x162C28
1887#define _PORT_PCS_DW10_GRP_B 0x6CC28
1888#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
1889#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1890 _PORT_PCS_DW10_LN01_B, \
1891 _PORT_PCS_DW10_LN01_C)
1892#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1893 _PORT_PCS_DW10_GRP_B, \
1894 _PORT_PCS_DW10_GRP_C)
1895
96fb9f9b
VK
1896#define TX2_SWING_CALC_INIT (1 << 31)
1897#define TX1_SWING_CALC_INIT (1 << 30)
1898
dfb82408
S
1899#define _PORT_PCS_DW12_LN01_A 0x162430
1900#define _PORT_PCS_DW12_LN01_B 0x6C430
1901#define _PORT_PCS_DW12_LN01_C 0x6C830
1902#define _PORT_PCS_DW12_LN23_A 0x162630
1903#define _PORT_PCS_DW12_LN23_B 0x6C630
1904#define _PORT_PCS_DW12_LN23_C 0x6CA30
1905#define _PORT_PCS_DW12_GRP_A 0x162c30
1906#define _PORT_PCS_DW12_GRP_B 0x6CC30
1907#define _PORT_PCS_DW12_GRP_C 0x6CE30
1908#define LANESTAGGER_STRAP_OVRD (1 << 6)
1909#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
1910#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1911 _PORT_PCS_DW12_LN01_B, \
1912 _PORT_PCS_DW12_LN01_C)
1913#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1914 _PORT_PCS_DW12_LN23_B, \
1915 _PORT_PCS_DW12_LN23_C)
1916#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1917 _PORT_PCS_DW12_GRP_B, \
1918 _PORT_PCS_DW12_GRP_C)
dfb82408 1919
5c6706e5
VK
1920/* BXT PHY TX registers */
1921#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1922 ((lane) & 1) * 0x80)
1923
96fb9f9b
VK
1924#define _PORT_TX_DW2_LN0_A 0x162508
1925#define _PORT_TX_DW2_LN0_B 0x6C508
1926#define _PORT_TX_DW2_LN0_C 0x6C908
1927#define _PORT_TX_DW2_GRP_A 0x162D08
1928#define _PORT_TX_DW2_GRP_B 0x6CD08
1929#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
1930#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1931 _PORT_TX_DW2_LN0_B, \
1932 _PORT_TX_DW2_LN0_C)
1933#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1934 _PORT_TX_DW2_GRP_B, \
1935 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
1936#define MARGIN_000_SHIFT 16
1937#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1938#define UNIQ_TRANS_SCALE_SHIFT 8
1939#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1940
1941#define _PORT_TX_DW3_LN0_A 0x16250C
1942#define _PORT_TX_DW3_LN0_B 0x6C50C
1943#define _PORT_TX_DW3_LN0_C 0x6C90C
1944#define _PORT_TX_DW3_GRP_A 0x162D0C
1945#define _PORT_TX_DW3_GRP_B 0x6CD0C
1946#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
1947#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1948 _PORT_TX_DW3_LN0_B, \
1949 _PORT_TX_DW3_LN0_C)
1950#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1951 _PORT_TX_DW3_GRP_B, \
1952 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
1953#define SCALE_DCOMP_METHOD (1 << 26)
1954#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1955
1956#define _PORT_TX_DW4_LN0_A 0x162510
1957#define _PORT_TX_DW4_LN0_B 0x6C510
1958#define _PORT_TX_DW4_LN0_C 0x6C910
1959#define _PORT_TX_DW4_GRP_A 0x162D10
1960#define _PORT_TX_DW4_GRP_B 0x6CD10
1961#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
1962#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1963 _PORT_TX_DW4_LN0_B, \
1964 _PORT_TX_DW4_LN0_C)
1965#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1966 _PORT_TX_DW4_GRP_B, \
1967 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
1968#define DEEMPH_SHIFT 24
1969#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1970
51b3ee35
ACO
1971#define _PORT_TX_DW5_LN0_A 0x162514
1972#define _PORT_TX_DW5_LN0_B 0x6C514
1973#define _PORT_TX_DW5_LN0_C 0x6C914
1974#define _PORT_TX_DW5_GRP_A 0x162D14
1975#define _PORT_TX_DW5_GRP_B 0x6CD14
1976#define _PORT_TX_DW5_GRP_C 0x6CF14
1977#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1978 _PORT_TX_DW5_LN0_B, \
1979 _PORT_TX_DW5_LN0_C)
1980#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1981 _PORT_TX_DW5_GRP_B, \
1982 _PORT_TX_DW5_GRP_C)
1983#define DCC_DELAY_RANGE_1 (1 << 9)
1984#define DCC_DELAY_RANGE_2 (1 << 8)
1985
5c6706e5
VK
1986#define _PORT_TX_DW14_LN0_A 0x162538
1987#define _PORT_TX_DW14_LN0_B 0x6C538
1988#define _PORT_TX_DW14_LN0_C 0x6C938
1989#define LATENCY_OPTIM_SHIFT 30
1990#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
1991#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1992 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1993 _PORT_TX_DW14_LN0_C) + \
1994 _BXT_LANE_OFFSET(lane))
5c6706e5 1995
f8896f5d 1996/* UAIMI scratch pad register 1 */
f0f59a00 1997#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1998/* SKL VccIO mask */
1999#define SKL_VCCIO_MASK 0x1
2000/* SKL balance leg register */
f0f59a00 2001#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
2002/* I_boost values */
2003#define BALANCE_LEG_SHIFT(port) (8+3*(port))
2004#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
2005/* Balance leg disable bits */
2006#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 2007#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 2008
585fb111 2009/*
de151cf6 2010 * Fence registers
eecf613a
VS
2011 * [0-7] @ 0x2000 gen2,gen3
2012 * [8-15] @ 0x3000 945,g33,pnv
2013 *
2014 * [0-15] @ 0x3000 gen4,gen5
2015 *
2016 * [0-15] @ 0x100000 gen6,vlv,chv
2017 * [0-31] @ 0x100000 gen7+
585fb111 2018 */
f0f59a00 2019#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
2020#define I830_FENCE_START_MASK 0x07f80000
2021#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 2022#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
2023#define I830_FENCE_PITCH_SHIFT 4
2024#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 2025#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 2026#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 2027#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
2028
2029#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 2030#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 2031
f0f59a00
VS
2032#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2033#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
2034#define I965_FENCE_PITCH_SHIFT 2
2035#define I965_FENCE_TILING_Y_SHIFT 1
2036#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 2037#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 2038
f0f59a00
VS
2039#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2040#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 2041#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 2042#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 2043
2b6b3a09 2044
f691e2f4 2045/* control register for cpu gtt access */
f0f59a00 2046#define TILECTL _MMIO(0x101000)
f691e2f4 2047#define TILECTL_SWZCTL (1 << 0)
e3a29055 2048#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
2049#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2050#define TILECTL_BACKSNOOP_DIS (1 << 3)
2051
de151cf6
JB
2052/*
2053 * Instruction and interrupt control regs
2054 */
f0f59a00 2055#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
2056#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2057#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
2058#define PGTBL_ER _MMIO(0x02024)
2059#define PRB0_BASE (0x2030-0x30)
2060#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
2061#define PRB2_BASE (0x2050-0x30) /* gen3 */
2062#define SRB0_BASE (0x2100-0x30) /* gen2 */
2063#define SRB1_BASE (0x2110-0x30) /* gen2 */
2064#define SRB2_BASE (0x2120-0x30) /* 830 */
2065#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
2066#define RENDER_RING_BASE 0x02000
2067#define BSD_RING_BASE 0x04000
2068#define GEN6_BSD_RING_BASE 0x12000
845f74a7 2069#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
2070#define GEN11_BSD_RING_BASE 0x1c0000
2071#define GEN11_BSD2_RING_BASE 0x1c4000
2072#define GEN11_BSD3_RING_BASE 0x1d0000
2073#define GEN11_BSD4_RING_BASE 0x1d4000
1950de14 2074#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
2075#define GEN11_VEBOX_RING_BASE 0x1c8000
2076#define GEN11_VEBOX2_RING_BASE 0x1d8000
549f7365 2077#define BLT_RING_BASE 0x22000
f0f59a00
VS
2078#define RING_TAIL(base) _MMIO((base)+0x30)
2079#define RING_HEAD(base) _MMIO((base)+0x34)
2080#define RING_START(base) _MMIO((base)+0x38)
2081#define RING_CTL(base) _MMIO((base)+0x3c)
62ae14b1 2082#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
f0f59a00
VS
2083#define RING_SYNC_0(base) _MMIO((base)+0x40)
2084#define RING_SYNC_1(base) _MMIO((base)+0x44)
2085#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
2086#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2087#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2088#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2089#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2090#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2091#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2092#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2093#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2094#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2095#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2096#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2097#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
2098#define GEN6_NOSYNC INVALID_MMIO_REG
2099#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
2100#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
2101#define RING_HWS_PGA(base) _MMIO((base)+0x80)
2102#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
2103#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
2104#define RESET_CTL_REQUEST_RESET (1 << 0)
2105#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 2106
f0f59a00 2107#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 2108#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
2109#define GEN7_WR_WATERMARK _MMIO(0x4028)
2110#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2111#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
2112#define ARB_MODE_SWIZZLE_SNB (1<<4)
2113#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
2114#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2115#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 2116/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 2117#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 2118#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
2119#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2120#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 2121
f0f59a00 2122#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 2123#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 2124#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00 2125#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
5ac9793b 2126#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
b03ec3d6
MT
2127#define GEN8_RING_FAULT_REG _MMIO(0x4094)
2128#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
828c7908 2129#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
2130#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2131#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 2132#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
2133#define DONE_REG _MMIO(0x40b0)
2134#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2135#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1790625b 2136#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4)
f0f59a00
VS
2137#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2138#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2139#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2140#define RING_ACTHD(base) _MMIO((base)+0x74)
2141#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
2142#define RING_NOPID(base) _MMIO((base)+0x94)
2143#define RING_IMR(base) _MMIO((base)+0xa8)
2144#define RING_HWSTAM(base) _MMIO((base)+0x98)
2145#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
2146#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
2147#define TAIL_ADDR 0x001FFFF8
2148#define HEAD_WRAP_COUNT 0xFFE00000
2149#define HEAD_WRAP_ONE 0x00200000
2150#define HEAD_ADDR 0x001FFFFC
2151#define RING_NR_PAGES 0x001FF000
2152#define RING_REPORT_MASK 0x00000006
2153#define RING_REPORT_64K 0x00000002
2154#define RING_REPORT_128K 0x00000004
2155#define RING_NO_REPORT 0x00000000
2156#define RING_VALID_MASK 0x00000001
2157#define RING_VALID 0x00000001
2158#define RING_INVALID 0x00000000
4b60e5cb
CW
2159#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
2160#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 2161#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 2162
33136b06
AS
2163#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
2164#define RING_MAX_NONPRIV_SLOTS 12
2165
f0f59a00 2166#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 2167
4ba9c1f7
MK
2168#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2169#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
2170
9a6330cf
MA
2171#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2172#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2173
c0b730d5
MK
2174#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2175#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
86ebb015 2176#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24)
c0b730d5 2177
8168bd48 2178#if 0
f0f59a00
VS
2179#define PRB0_TAIL _MMIO(0x2030)
2180#define PRB0_HEAD _MMIO(0x2034)
2181#define PRB0_START _MMIO(0x2038)
2182#define PRB0_CTL _MMIO(0x203c)
2183#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2184#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2185#define PRB1_START _MMIO(0x2048) /* 915+ only */
2186#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 2187#endif
f0f59a00
VS
2188#define IPEIR_I965 _MMIO(0x2064)
2189#define IPEHR_I965 _MMIO(0x2068)
2190#define GEN7_SC_INSTDONE _MMIO(0x7100)
2191#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2192#define GEN7_ROW_INSTDONE _MMIO(0xe164)
f9e61372
BW
2193#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2194#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2195#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2196#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2197#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
d3d57927
KG
2198#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2199#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2200#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2201#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
f0f59a00
VS
2202#define RING_IPEIR(base) _MMIO((base)+0x64)
2203#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
2204/*
2205 * On GEN4, only the render ring INSTDONE exists and has a different
2206 * layout than the GEN7+ version.
bd93a50e 2207 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 2208 */
f0f59a00
VS
2209#define RING_INSTDONE(base) _MMIO((base)+0x6c)
2210#define RING_INSTPS(base) _MMIO((base)+0x70)
2211#define RING_DMA_FADD(base) _MMIO((base)+0x78)
2212#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
2213#define RING_INSTPM(base) _MMIO((base)+0xc0)
2214#define RING_MI_MODE(base) _MMIO((base)+0x9c)
2215#define INSTPS _MMIO(0x2070) /* 965+ only */
2216#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2217#define ACTHD_I965 _MMIO(0x2074)
2218#define HWS_PGA _MMIO(0x2080)
585fb111
JB
2219#define HWS_ADDRESS_MASK 0xfffff000
2220#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 2221#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 2222#define PWRCTX_EN (1<<0)
f0f59a00
VS
2223#define IPEIR _MMIO(0x2088)
2224#define IPEHR _MMIO(0x208c)
2225#define GEN2_INSTDONE _MMIO(0x2090)
2226#define NOPID _MMIO(0x2094)
2227#define HWSTAM _MMIO(0x2098)
2228#define DMA_FADD_I8XX _MMIO(0x20d0)
2229#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 2230#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
2231#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2232#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2233#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2234#define RING_BBADDR(base) _MMIO((base)+0x140)
2235#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2236#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2237#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2238#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2239#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
2240
2241#define ERROR_GEN6 _MMIO(0x40a0)
2242#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 2243#define ERR_INT_POISON (1<<31)
8664281b 2244#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 2245#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 2246#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 2247#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 2248#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 2249#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 2250#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 2251#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 2252#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 2253
f0f59a00
VS
2254#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2255#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
5a3f58df
OM
2256#define FAULT_VA_HIGH_BITS (0xf << 0)
2257#define FAULT_GTT_SEL (1 << 4)
6c826f34 2258
f0f59a00 2259#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
2260#define FPGA_DBG_RM_NOCLAIM (1<<31)
2261
8ac3e1bb
MK
2262#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2263#define CLAIM_ER_CLR (1 << 31)
2264#define CLAIM_ER_OVERFLOW (1 << 16)
2265#define CLAIM_ER_CTR_MASK 0xffff
2266
f0f59a00 2267#define DERRMR _MMIO(0x44050)
4e0bbc31 2268/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
2269#define DERRMR_PIPEA_SCANLINE (1<<0)
2270#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2271#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2272#define DERRMR_PIPEA_VBLANK (1<<3)
2273#define DERRMR_PIPEA_HBLANK (1<<5)
2274#define DERRMR_PIPEB_SCANLINE (1<<8)
2275#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2276#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2277#define DERRMR_PIPEB_VBLANK (1<<11)
2278#define DERRMR_PIPEB_HBLANK (1<<13)
2279/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2280#define DERRMR_PIPEC_SCANLINE (1<<14)
2281#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2282#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2283#define DERRMR_PIPEC_VBLANK (1<<21)
2284#define DERRMR_PIPEC_HBLANK (1<<22)
2285
0f3b6849 2286
de6e2eaf
EA
2287/* GM45+ chicken bits -- debug workaround bits that may be required
2288 * for various sorts of correct behavior. The top 16 bits of each are
2289 * the enables for writing to the corresponding low bit.
2290 */
f0f59a00 2291#define _3D_CHICKEN _MMIO(0x2084)
4283908e 2292#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 2293#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
2294/* Disables pipelining of read flushes past the SF-WIZ interface.
2295 * Required on all Ironlake steppings according to the B-Spec, but the
2296 * particular danger of not doing so is not specified.
2297 */
2298# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 2299#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 2300#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1a25db65 2301#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
26b6e44a 2302#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
2303#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2304#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 2305
f0f59a00 2306#define MI_MODE _MMIO(0x209c)
71cf39b1 2307# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 2308# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 2309# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 2310# define MODE_IDLE (1 << 9)
9991ae78 2311# define STOP_RING (1 << 8)
71cf39b1 2312
f0f59a00
VS
2313#define GEN6_GT_MODE _MMIO(0x20d0)
2314#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
2315#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2316#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2317#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2318#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 2319#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 2320#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
2321#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2322#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 2323
a8ab5ed5
TG
2324/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2325#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2326#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2327
b1e429fe
TG
2328/* WaClearTdlStateAckDirtyBits */
2329#define GEN8_STATE_ACK _MMIO(0x20F0)
2330#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2331#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2332#define GEN9_STATE_ACK_TDL0 (1 << 12)
2333#define GEN9_STATE_ACK_TDL1 (1 << 13)
2334#define GEN9_STATE_ACK_TDL2 (1 << 14)
2335#define GEN9_STATE_ACK_TDL3 (1 << 15)
2336#define GEN9_SUBSLICE_TDL_ACK_BITS \
2337 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2338 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2339
f0f59a00
VS
2340#define GFX_MODE _MMIO(0x2520)
2341#define GFX_MODE_GEN7 _MMIO(0x229c)
bbdc070a 2342#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1ec14ad3 2343#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 2344#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 2345#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
2346#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2347#define GFX_REPLAY_MODE (1<<11)
2348#define GFX_PSMI_GRANULARITY (1<<10)
2349#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 2350#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 2351
4df001d3
DG
2352#define GFX_FORWARD_VBLANK_MASK (3<<5)
2353#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2354#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2355#define GFX_FORWARD_VBLANK_COND (2<<5)
2356
225701fc
KG
2357#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3)
2358
a7e806de 2359#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 2360#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 2361#define BXT_MIPI_BASE 0x60000
a7e806de 2362
f0f59a00
VS
2363#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2364#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2365#define SCPD0 _MMIO(0x209c) /* 915+ only */
2366#define IER _MMIO(0x20a0)
2367#define IIR _MMIO(0x20a4)
2368#define IMR _MMIO(0x20a8)
2369#define ISR _MMIO(0x20ac)
2370#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 2371#define GINT_DIS (1<<22)
2d809570 2372#define GCFG_DIS (1<<8)
f0f59a00
VS
2373#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2374#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2375#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2376#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2377#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2378#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2379#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
2380#define VLV_PCBR_ADDR_SHIFT 12
2381
90a72f87 2382#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
2383#define EIR _MMIO(0x20b0)
2384#define EMR _MMIO(0x20b4)
2385#define ESR _MMIO(0x20b8)
63eeaf38
JB
2386#define GM45_ERROR_PAGE_TABLE (1<<5)
2387#define GM45_ERROR_MEM_PRIV (1<<4)
2388#define I915_ERROR_PAGE_TABLE (1<<4)
2389#define GM45_ERROR_CP_PRIV (1<<3)
2390#define I915_ERROR_MEMORY_REFRESH (1<<1)
2391#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 2392#define INSTPM _MMIO(0x20c0)
ee980b80 2393#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 2394#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
2395 will not assert AGPBUSY# and will only
2396 be delivered when out of C3. */
84f9f938 2397#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
2398#define INSTPM_TLB_INVALIDATE (1<<9)
2399#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
2400#define ACTHD _MMIO(0x20c8)
2401#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
2402#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2403#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2404#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
2405#define FW_BLC _MMIO(0x20d8)
2406#define FW_BLC2 _MMIO(0x20dc)
2407#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
2408#define FW_BLC_SELF_EN_MASK (1<<31)
2409#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2410#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
2411#define MM_BURST_LENGTH 0x00700000
2412#define MM_FIFO_WATERMARK 0x0001F000
2413#define LM_BURST_LENGTH 0x00000700
2414#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 2415#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 2416
78005497
MK
2417#define MBUS_ABOX_CTL _MMIO(0x45038)
2418#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2419#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2420#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2421#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2422#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2423#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2424#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2425#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2426
2427#define _PIPEA_MBUS_DBOX_CTL 0x7003C
2428#define _PIPEB_MBUS_DBOX_CTL 0x7103C
2429#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2430 _PIPEB_MBUS_DBOX_CTL)
2431#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2432#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2433#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2434#define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2435#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2436#define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2437
2438#define MBUS_UBOX_CTL _MMIO(0x4503C)
2439#define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2440#define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2441
45503ded
KP
2442/* Make render/texture TLB fetches lower priorty than associated data
2443 * fetches. This is not turned on by default
2444 */
2445#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2446
2447/* Isoch request wait on GTT enable (Display A/B/C streams).
2448 * Make isoch requests stall on the TLB update. May cause
2449 * display underruns (test mode only)
2450 */
2451#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2452
2453/* Block grant count for isoch requests when block count is
2454 * set to a finite value.
2455 */
2456#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2457#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2458#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2459#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2460#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2461
2462/* Enable render writes to complete in C2/C3/C4 power states.
2463 * If this isn't enabled, render writes are prevented in low
2464 * power states. That seems bad to me.
2465 */
2466#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2467
2468/* This acknowledges an async flip immediately instead
2469 * of waiting for 2TLB fetches.
2470 */
2471#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2472
2473/* Enables non-sequential data reads through arbiter
2474 */
0206e353 2475#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
2476
2477/* Disable FSB snooping of cacheable write cycles from binner/render
2478 * command stream
2479 */
2480#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2481
2482/* Arbiter time slice for non-isoch streams */
2483#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2484#define MI_ARB_TIME_SLICE_1 (0 << 5)
2485#define MI_ARB_TIME_SLICE_2 (1 << 5)
2486#define MI_ARB_TIME_SLICE_4 (2 << 5)
2487#define MI_ARB_TIME_SLICE_6 (3 << 5)
2488#define MI_ARB_TIME_SLICE_8 (4 << 5)
2489#define MI_ARB_TIME_SLICE_10 (5 << 5)
2490#define MI_ARB_TIME_SLICE_14 (6 << 5)
2491#define MI_ARB_TIME_SLICE_16 (7 << 5)
2492
2493/* Low priority grace period page size */
2494#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2495#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2496
2497/* Disable display A/B trickle feed */
2498#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2499
2500/* Set display plane priority */
2501#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2502#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2503
f0f59a00 2504#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
2505#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2506#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2507
f0f59a00 2508#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 2509#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
2510#define CM0_IZ_OPT_DISABLE (1<<6)
2511#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 2512#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
2513#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2514#define CM0_COLOR_EVICT_DISABLE (1<<3)
2515#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2516#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
2517#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2518#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 2519#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 2520#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
2521#define ECO_GATING_CX_ONLY (1<<3)
2522#define ECO_FLIP_DONE (1<<0)
585fb111 2523
f0f59a00 2524#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 2525#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 2526#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 2527#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
2528#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2529#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 2530#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 2531
f0f59a00 2532#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
2533#define GEN6_BLITTER_LOCK_SHIFT 16
2534#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2535
f0f59a00 2536#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 2537#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 2538#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 2539#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 2540
19f81df2
RB
2541#define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
2542#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
2543
693d11c3 2544/* Fuse readout registers for GT */
b8ec759e
LL
2545#define HSW_PAVP_FUSE1 _MMIO(0x911C)
2546#define HSW_F1_EU_DIS_SHIFT 16
2547#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
2548#define HSW_F1_EU_DIS_10EUS 0
2549#define HSW_F1_EU_DIS_8EUS 1
2550#define HSW_F1_EU_DIS_6EUS 2
2551
f0f59a00 2552#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2553#define CHV_FGT_DISABLE_SS0 (1 << 10)
2554#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2555#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2556#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2557#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2558#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2559#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2560#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2561#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2562#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2563
f0f59a00 2564#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2565#define GEN8_F2_SS_DIS_SHIFT 21
2566#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2567#define GEN8_F2_S_ENA_SHIFT 25
2568#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2569
2570#define GEN9_F2_SS_DIS_SHIFT 20
2571#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2572
4e9767bc
BW
2573#define GEN10_F2_S_ENA_SHIFT 22
2574#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
2575#define GEN10_F2_SS_DIS_SHIFT 18
2576#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
2577
f0f59a00 2578#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2579#define GEN8_EU_DIS0_S0_MASK 0xffffff
2580#define GEN8_EU_DIS0_S1_SHIFT 24
2581#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2582
f0f59a00 2583#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2584#define GEN8_EU_DIS1_S1_MASK 0xffff
2585#define GEN8_EU_DIS1_S2_SHIFT 16
2586#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2587
f0f59a00 2588#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2589#define GEN8_EU_DIS2_S2_MASK 0xff
2590
f0f59a00 2591#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2592
4e9767bc
BW
2593#define GEN10_EU_DISABLE3 _MMIO(0x9140)
2594#define GEN10_EU_DIS_SS_MASK 0xff
2595
26376a7e
OM
2596#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
2597#define GEN11_GT_VDBOX_DISABLE_MASK 0xff
2598#define GEN11_GT_VEBOX_DISABLE_SHIFT 16
2599#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT)
2600
8b5eb5e2
KG
2601#define GEN11_EU_DISABLE _MMIO(0x9134)
2602#define GEN11_EU_DIS_MASK 0xFF
2603
2604#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
2605#define GEN11_GT_S_ENA_MASK 0xFF
2606
2607#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
2608
f0f59a00 2609#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2610#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2611#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2612#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2613#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2614
cc609d5d
BW
2615/* On modern GEN architectures interrupt control consists of two sets
2616 * of registers. The first set pertains to the ring generating the
2617 * interrupt. The second control is for the functional block generating the
2618 * interrupt. These are PM, GT, DE, etc.
2619 *
2620 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2621 * GT interrupt bits, so we don't need to duplicate the defines.
2622 *
2623 * These defines should cover us well from SNB->HSW with minor exceptions
2624 * it can also work on ILK.
2625 */
2626#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2627#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2628#define GT_BLT_USER_INTERRUPT (1 << 22)
2629#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2630#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2631#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2632#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2633#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2634#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2635#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2636#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2637#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2638#define GT_RENDER_USER_INTERRUPT (1 << 0)
2639
12638c57
BW
2640#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2641#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2642
772c2a51 2643#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 2644 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 2645 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2646
cc609d5d
BW
2647/* These are all the "old" interrupts */
2648#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2649
2650#define I915_PM_INTERRUPT (1<<31)
2651#define I915_ISP_INTERRUPT (1<<22)
2652#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2653#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2654#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2655#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2656#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2657#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2658#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2659#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2660#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2661#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2662#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2663#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2664#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2665#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2666#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2667#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2668#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2669#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2670#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2671#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2672#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2673#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2674#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2675#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2676#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2677#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2678#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2679#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2680#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2681#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2682#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2683#define I915_USER_INTERRUPT (1<<1)
2684#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2685#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2686
eef57324
JA
2687#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
2688#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
2689
d5d8c3a1 2690/* DisplayPort Audio w/ LPE */
9db13e5f
TI
2691#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
2692#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
2693
d5d8c3a1
PLB
2694#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
2695#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
2696#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
2697#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
2698 _VLV_AUD_PORT_EN_B_DBG, \
2699 _VLV_AUD_PORT_EN_C_DBG, \
2700 _VLV_AUD_PORT_EN_D_DBG)
2701#define VLV_AMP_MUTE (1 << 1)
2702
f0f59a00 2703#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2704
f0f59a00 2705#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2706#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2707#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2708#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2709#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2710#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2711#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2712#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2713#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2714#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2715#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2716#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2717#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2718#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2719#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2720#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2721
585fb111
JB
2722/*
2723 * Framebuffer compression (915+ only)
2724 */
2725
f0f59a00
VS
2726#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2727#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2728#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2729#define FBC_CTL_EN (1<<31)
2730#define FBC_CTL_PERIODIC (1<<30)
2731#define FBC_CTL_INTERVAL_SHIFT (16)
2732#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2733#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2734#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2735#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2736#define FBC_COMMAND _MMIO(0x320c)
585fb111 2737#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2738#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2739#define FBC_STAT_COMPRESSING (1<<31)
2740#define FBC_STAT_COMPRESSED (1<<30)
2741#define FBC_STAT_MODIFIED (1<<29)
82f34496 2742#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2743#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2744#define FBC_CTL_FENCE_DBL (0<<4)
2745#define FBC_CTL_IDLE_IMM (0<<2)
2746#define FBC_CTL_IDLE_FULL (1<<2)
2747#define FBC_CTL_IDLE_LINE (2<<2)
2748#define FBC_CTL_IDLE_DEBUG (3<<2)
2749#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2750#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2751#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2752#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111
JB
2753
2754#define FBC_LL_SIZE (1536)
2755
44fff99f
MK
2756#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2757#define FBC_LLC_FULLY_OPEN (1<<30)
2758
74dff282 2759/* Framebuffer compression for GM45+ */
f0f59a00
VS
2760#define DPFC_CB_BASE _MMIO(0x3200)
2761#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2762#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2763#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2764#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2765#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2766#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2767#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2768#define DPFC_SR_EN (1<<10)
2769#define DPFC_CTL_LIMIT_1X (0<<6)
2770#define DPFC_CTL_LIMIT_2X (1<<6)
2771#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2772#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2773#define DPFC_RECOMP_STALL_EN (1<<27)
2774#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2775#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2776#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2777#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2778#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2779#define DPFC_INVAL_SEG_SHIFT (16)
2780#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2781#define DPFC_COMP_SEG_SHIFT (0)
3fd5d1ec 2782#define DPFC_COMP_SEG_MASK (0x000007ff)
f0f59a00
VS
2783#define DPFC_STATUS2 _MMIO(0x3214)
2784#define DPFC_FENCE_YOFF _MMIO(0x3218)
2785#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2786#define DPFC_HT_MODIFY (1<<31)
2787
b52eb4dc 2788/* Framebuffer compression for Ironlake */
f0f59a00
VS
2789#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2790#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2791#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2792/* The bit 28-8 is reserved */
2793#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2794#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2795#define ILK_DPFC_STATUS _MMIO(0x43210)
3fd5d1ec
VS
2796#define ILK_DPFC_COMP_SEG_MASK 0x7ff
2797#define IVB_FBC_STATUS2 _MMIO(0x43214)
2798#define IVB_FBC_COMP_SEG_MASK 0x7ff
2799#define BDW_FBC_COMP_SEG_MASK 0xfff
f0f59a00
VS
2800#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2801#define ILK_DPFC_CHICKEN _MMIO(0x43224)
d1b4eefd 2802#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
031cd8c8 2803#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
f0f59a00 2804#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2805#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2806#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2807
f0f59a00 2808#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2809#define ILK_FBCQ_DIS (1<<22)
0206e353 2810#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2811
b52eb4dc 2812
9c04f015
YL
2813/*
2814 * Framebuffer compression for Sandybridge
2815 *
2816 * The following two registers are of type GTTMMADR
2817 */
f0f59a00 2818#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2819#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2820#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2821
abe959c7 2822/* Framebuffer compression for Ivybridge */
f0f59a00 2823#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2824
f0f59a00 2825#define IPS_CTL _MMIO(0x43408)
42db64ef 2826#define IPS_ENABLE (1 << 31)
9c04f015 2827
f0f59a00 2828#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2829#define FBC_REND_NUKE (1<<2)
2830#define FBC_REND_CACHE_CLEAN (1<<1)
2831
585fb111
JB
2832/*
2833 * GPIO regs
2834 */
f0f59a00
VS
2835#define GPIOA _MMIO(0x5010)
2836#define GPIOB _MMIO(0x5014)
2837#define GPIOC _MMIO(0x5018)
2838#define GPIOD _MMIO(0x501c)
2839#define GPIOE _MMIO(0x5020)
2840#define GPIOF _MMIO(0x5024)
2841#define GPIOG _MMIO(0x5028)
2842#define GPIOH _MMIO(0x502c)
585fb111
JB
2843# define GPIO_CLOCK_DIR_MASK (1 << 0)
2844# define GPIO_CLOCK_DIR_IN (0 << 1)
2845# define GPIO_CLOCK_DIR_OUT (1 << 1)
2846# define GPIO_CLOCK_VAL_MASK (1 << 2)
2847# define GPIO_CLOCK_VAL_OUT (1 << 3)
2848# define GPIO_CLOCK_VAL_IN (1 << 4)
2849# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2850# define GPIO_DATA_DIR_MASK (1 << 8)
2851# define GPIO_DATA_DIR_IN (0 << 9)
2852# define GPIO_DATA_DIR_OUT (1 << 9)
2853# define GPIO_DATA_VAL_MASK (1 << 10)
2854# define GPIO_DATA_VAL_OUT (1 << 11)
2855# define GPIO_DATA_VAL_IN (1 << 12)
2856# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2857
f0f59a00 2858#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
07e17a75 2859#define GMBUS_AKSV_SELECT (1<<11)
f899fc64
CW
2860#define GMBUS_RATE_100KHZ (0<<8)
2861#define GMBUS_RATE_50KHZ (1<<8)
2862#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2863#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2864#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2865#define GMBUS_PIN_DISABLED 0
2866#define GMBUS_PIN_SSC 1
2867#define GMBUS_PIN_VGADDC 2
2868#define GMBUS_PIN_PANEL 3
2869#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2870#define GMBUS_PIN_DPC 4 /* HDMIC */
2871#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2872#define GMBUS_PIN_DPD 6 /* HDMID */
2873#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
3d02352c 2874#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */
4c272834
JN
2875#define GMBUS_PIN_2_BXT 2
2876#define GMBUS_PIN_3_BXT 3
3d02352c 2877#define GMBUS_PIN_4_CNP 4
5c749c52
AS
2878#define GMBUS_PIN_9_TC1_ICP 9
2879#define GMBUS_PIN_10_TC2_ICP 10
2880#define GMBUS_PIN_11_TC3_ICP 11
2881#define GMBUS_PIN_12_TC4_ICP 12
2882
2883#define GMBUS_NUM_PINS 13 /* including 0 */
f0f59a00 2884#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2885#define GMBUS_SW_CLR_INT (1<<31)
2886#define GMBUS_SW_RDY (1<<30)
2887#define GMBUS_ENT (1<<29) /* enable timeout */
2888#define GMBUS_CYCLE_NONE (0<<25)
2889#define GMBUS_CYCLE_WAIT (1<<25)
2890#define GMBUS_CYCLE_INDEX (2<<25)
2891#define GMBUS_CYCLE_STOP (4<<25)
2892#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2893#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2894#define GMBUS_SLAVE_INDEX_SHIFT 8
2895#define GMBUS_SLAVE_ADDR_SHIFT 1
2896#define GMBUS_SLAVE_READ (1<<0)
2897#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2898#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2899#define GMBUS_INUSE (1<<15)
2900#define GMBUS_HW_WAIT_PHASE (1<<14)
2901#define GMBUS_STALL_TIMEOUT (1<<13)
2902#define GMBUS_INT (1<<12)
2903#define GMBUS_HW_RDY (1<<11)
2904#define GMBUS_SATOER (1<<10)
2905#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2906#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2907#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2908#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2909#define GMBUS_NAK_EN (1<<3)
2910#define GMBUS_IDLE_EN (1<<2)
2911#define GMBUS_HW_WAIT_EN (1<<1)
2912#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2913#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2914#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2915
585fb111
JB
2916/*
2917 * Clock control & power management
2918 */
2d401b17
VS
2919#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2920#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2921#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2922#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2923
f0f59a00
VS
2924#define VGA0 _MMIO(0x6000)
2925#define VGA1 _MMIO(0x6004)
2926#define VGA_PD _MMIO(0x6010)
585fb111
JB
2927#define VGA0_PD_P2_DIV_4 (1 << 7)
2928#define VGA0_PD_P1_DIV_2 (1 << 5)
2929#define VGA0_PD_P1_SHIFT 0
2930#define VGA0_PD_P1_MASK (0x1f << 0)
2931#define VGA1_PD_P2_DIV_4 (1 << 15)
2932#define VGA1_PD_P1_DIV_2 (1 << 13)
2933#define VGA1_PD_P1_SHIFT 8
2934#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2935#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2936#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2937#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2938#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2939#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2940#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2941#define DPLL_VGA_MODE_DIS (1 << 28)
2942#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2943#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2944#define DPLL_MODE_MASK (3 << 26)
2945#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2946#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2947#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2948#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2949#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2950#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2951#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2952#define DPLL_LOCK_VLV (1<<15)
598fac6b 2953#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2954#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2955#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2956#define DPLL_PORTC_READY_MASK (0xf << 4)
2957#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2958
585fb111 2959#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2960
2961/* Additional CHV pll/phy registers */
f0f59a00 2962#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2963#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2964#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2965#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2966#define PHY_LDO_DELAY_0NS 0x0
2967#define PHY_LDO_DELAY_200NS 0x1
2968#define PHY_LDO_DELAY_600NS 0x2
2969#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2970#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2971#define PHY_CH_SU_PSR 0x1
2972#define PHY_CH_DEEP_PSR 0x7
2973#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2974#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2975#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2976#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2977#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2978#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2979
585fb111
JB
2980/*
2981 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2982 * this field (only one bit may be set).
2983 */
2984#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2985#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2986#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2987/* i830, required in DVO non-gang */
2988#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2989#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2990#define PLL_REF_INPUT_DREFCLK (0 << 13)
2991#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2992#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2993#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2994#define PLL_REF_INPUT_MASK (3 << 13)
2995#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2996/* Ironlake */
b9055052
ZW
2997# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2998# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2999# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
3000# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3001# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3002
585fb111
JB
3003/*
3004 * Parallel to Serial Load Pulse phase selection.
3005 * Selects the phase for the 10X DPLL clock for the PCIe
3006 * digital display port. The range is 4 to 13; 10 or more
3007 * is just a flip delay. The default is 6
3008 */
3009#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3010#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3011/*
3012 * SDVO multiplier for 945G/GM. Not used on 965.
3013 */
3014#define SDVO_MULTIPLIER_MASK 0x000000ff
3015#define SDVO_MULTIPLIER_SHIFT_HIRES 4
3016#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 3017
2d401b17
VS
3018#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
3019#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
3020#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 3021#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 3022
585fb111
JB
3023/*
3024 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3025 *
3026 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3027 */
3028#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3029#define DPLL_MD_UDI_DIVIDER_SHIFT 24
3030/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3031#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3032#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3033/*
3034 * SDVO/UDI pixel multiplier.
3035 *
3036 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3037 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3038 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3039 * dummy bytes in the datastream at an increased clock rate, with both sides of
3040 * the link knowing how many bytes are fill.
3041 *
3042 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3043 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3044 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3045 * through an SDVO command.
3046 *
3047 * This register field has values of multiplication factor minus 1, with
3048 * a maximum multiplier of 5 for SDVO.
3049 */
3050#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3051#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3052/*
3053 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3054 * This best be set to the default value (3) or the CRT won't work. No,
3055 * I don't entirely understand what this does...
3056 */
3057#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3058#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 3059
19ab4ed3
VS
3060#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3061
f0f59a00
VS
3062#define _FPA0 0x6040
3063#define _FPA1 0x6044
3064#define _FPB0 0x6048
3065#define _FPB1 0x604c
3066#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3067#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 3068#define FP_N_DIV_MASK 0x003f0000
f2b115e6 3069#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
3070#define FP_N_DIV_SHIFT 16
3071#define FP_M1_DIV_MASK 0x00003f00
3072#define FP_M1_DIV_SHIFT 8
3073#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 3074#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 3075#define FP_M2_DIV_SHIFT 0
f0f59a00 3076#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
3077#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3078#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3079#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3080#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3081#define DPLLB_TEST_N_BYPASS (1 << 19)
3082#define DPLLB_TEST_M_BYPASS (1 << 18)
3083#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3084#define DPLLA_TEST_N_BYPASS (1 << 3)
3085#define DPLLA_TEST_M_BYPASS (1 << 2)
3086#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 3087#define D_STATE _MMIO(0x6104)
dc96e9b8 3088#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
3089#define DSTATE_PLL_D3_OFF (1<<3)
3090#define DSTATE_GFX_CLOCK_GATING (1<<1)
3091#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 3092#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
3093# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3094# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3095# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3096# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3097# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3098# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3099# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 3100# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
3101# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3102# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3103# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3104# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3105# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3106# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3107# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3108# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3109# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3110# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3111# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3112# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3113# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3114# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3115# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3116# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3117# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3118# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3119# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3120# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3121# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 3122/*
652c393a
JB
3123 * This bit must be set on the 830 to prevent hangs when turning off the
3124 * overlay scaler.
3125 */
3126# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3127# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3128# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3129# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3130# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3131
f0f59a00 3132#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
3133# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3134# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3135# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3136# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3137# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3138# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3139# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3140# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3141# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 3142/* This bit must be unset on 855,865 */
652c393a
JB
3143# define MECI_CLOCK_GATE_DISABLE (1 << 4)
3144# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3145# define MEC_CLOCK_GATE_DISABLE (1 << 2)
3146# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 3147/* This bit must be set on 855,865. */
652c393a
JB
3148# define SV_CLOCK_GATE_DISABLE (1 << 0)
3149# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3150# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3151# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3152# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3153# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3154# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3155# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3156# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3157# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3158# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3159# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3160# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3161# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3162# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3163# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3164# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3165# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3166
3167# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 3168/* This bit must always be set on 965G/965GM */
652c393a
JB
3169# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3170# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3171# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3172# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3173# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3174# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 3175/* This bit must always be set on 965G */
652c393a
JB
3176# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3177# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3178# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3179# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3180# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3181# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3182# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3183# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3184# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3185# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3186# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3187# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3188# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3189# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3190# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3191# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3192# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3193# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3194# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3195
f0f59a00 3196#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
3197#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3198#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3199#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 3200
f0f59a00 3201#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
3202#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3203
f0f59a00
VS
3204#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3205#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 3206
f0f59a00 3207#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
3208#define FW_CSPWRDWNEN (1<<15)
3209
f0f59a00 3210#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 3211
f0f59a00 3212#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
3213#define CDCLK_FREQ_SHIFT 4
3214#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3215#define CZCLK_FREQ_MASK 0xf
1e69cd74 3216
f0f59a00 3217#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
3218#define PFI_CREDIT_63 (9 << 28) /* chv only */
3219#define PFI_CREDIT_31 (8 << 28) /* chv only */
3220#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3221#define PFI_CREDIT_RESEND (1 << 27)
3222#define VGA_FAST_MODE_DISABLE (1 << 14)
3223
f0f59a00 3224#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 3225
585fb111
JB
3226/*
3227 * Palette regs
3228 */
a57c774a
AK
3229#define PALETTE_A_OFFSET 0xa000
3230#define PALETTE_B_OFFSET 0xa800
84fd4f4e 3231#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
3232#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
3233 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 3234
673a394b
EA
3235/* MCH MMIO space */
3236
3237/*
3238 * MCHBAR mirror.
3239 *
3240 * This mirrors the MCHBAR MMIO space whose location is determined by
3241 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3242 * every way. It is not accessible from the CP register read instructions.
3243 *
515b2392
PZ
3244 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3245 * just read.
673a394b
EA
3246 */
3247#define MCHBAR_MIRROR_BASE 0x10000
3248
1398261a
YL
3249#define MCHBAR_MIRROR_BASE_SNB 0x140000
3250
f0f59a00
VS
3251#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3252#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
3253#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3254#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
db7fb605 3255#define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
7d316aec 3256
3ebecd07 3257/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 3258#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 3259
646b4269 3260/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 3261#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
3262#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3263#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3264#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3265#define DCC_ADDRESSING_MODE_MASK (3 << 0)
3266#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 3267#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 3268#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 3269#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 3270
646b4269 3271/* Pineview MCH register contains DDR3 setting */
f0f59a00 3272#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
3273#define CSHRDDR3CTL_DDR3 (1 << 2)
3274
646b4269 3275/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
3276#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3277#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 3278
646b4269 3279/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
3280#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3281#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3282#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
3283#define MAD_DIMM_ECC_MASK (0x3 << 24)
3284#define MAD_DIMM_ECC_OFF (0x0 << 24)
3285#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3286#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3287#define MAD_DIMM_ECC_ON (0x3 << 24)
3288#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3289#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3290#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3291#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3292#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3293#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3294#define MAD_DIMM_A_SELECT (0x1 << 16)
3295/* DIMM sizes are in multiples of 256mb. */
3296#define MAD_DIMM_B_SIZE_SHIFT 8
3297#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3298#define MAD_DIMM_A_SIZE_SHIFT 0
3299#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3300
646b4269 3301/* snb MCH registers for priority tuning */
f0f59a00 3302#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
3303#define MCH_SSKPD_WM0_MASK 0x3f
3304#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 3305
f0f59a00 3306#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 3307
b11248df 3308/* Clocking configuration register */
f0f59a00 3309#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 3310#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
3311#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3312#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3313#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3314#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
6f38123e 3315#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
b11248df 3316#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
6f38123e
VS
3317/*
3318 * Note that on at least on ELK the below value is reported for both
3319 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet
3320 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz.
3321 */
3322#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
b11248df 3323#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
3324#define CLKCFG_MEM_533 (1 << 4)
3325#define CLKCFG_MEM_667 (2 << 4)
3326#define CLKCFG_MEM_800 (3 << 4)
3327#define CLKCFG_MEM_MASK (7 << 4)
3328
f0f59a00
VS
3329#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3330#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 3331
f0f59a00 3332#define TSC1 _MMIO(0x11001)
ea056c14 3333#define TSE (1<<0)
f0f59a00
VS
3334#define TR1 _MMIO(0x11006)
3335#define TSFS _MMIO(0x11020)
7648fa99
JB
3336#define TSFS_SLOPE_MASK 0x0000ff00
3337#define TSFS_SLOPE_SHIFT 8
3338#define TSFS_INTR_MASK 0x000000ff
3339
f0f59a00
VS
3340#define CRSTANDVID _MMIO(0x11100)
3341#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
3342#define PXVFREQ_PX_MASK 0x7f000000
3343#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
3344#define VIDFREQ_BASE _MMIO(0x11110)
3345#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3346#define VIDFREQ2 _MMIO(0x11114)
3347#define VIDFREQ3 _MMIO(0x11118)
3348#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
3349#define VIDFREQ_P0_MASK 0x1f000000
3350#define VIDFREQ_P0_SHIFT 24
3351#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3352#define VIDFREQ_P0_CSCLK_SHIFT 20
3353#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3354#define VIDFREQ_P0_CRCLK_SHIFT 16
3355#define VIDFREQ_P1_MASK 0x00001f00
3356#define VIDFREQ_P1_SHIFT 8
3357#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3358#define VIDFREQ_P1_CSCLK_SHIFT 4
3359#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
3360#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3361#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
3362#define INTTOEXT_MAP3_SHIFT 24
3363#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3364#define INTTOEXT_MAP2_SHIFT 16
3365#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3366#define INTTOEXT_MAP1_SHIFT 8
3367#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3368#define INTTOEXT_MAP0_SHIFT 0
3369#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 3370#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
3371#define MEMCTL_CMD_MASK 0xe000
3372#define MEMCTL_CMD_SHIFT 13
3373#define MEMCTL_CMD_RCLK_OFF 0
3374#define MEMCTL_CMD_RCLK_ON 1
3375#define MEMCTL_CMD_CHFREQ 2
3376#define MEMCTL_CMD_CHVID 3
3377#define MEMCTL_CMD_VMMOFF 4
3378#define MEMCTL_CMD_VMMON 5
3379#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3380 when command complete */
3381#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3382#define MEMCTL_FREQ_SHIFT 8
3383#define MEMCTL_SFCAVM (1<<7)
3384#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
3385#define MEMIHYST _MMIO(0x1117c)
3386#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
3387#define MEMINT_RSEXIT_EN (1<<8)
3388#define MEMINT_CX_SUPR_EN (1<<7)
3389#define MEMINT_CONT_BUSY_EN (1<<6)
3390#define MEMINT_AVG_BUSY_EN (1<<5)
3391#define MEMINT_EVAL_CHG_EN (1<<4)
3392#define MEMINT_MON_IDLE_EN (1<<3)
3393#define MEMINT_UP_EVAL_EN (1<<2)
3394#define MEMINT_DOWN_EVAL_EN (1<<1)
3395#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 3396#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
3397#define MEM_RSEXIT_MASK 0xc000
3398#define MEM_RSEXIT_SHIFT 14
3399#define MEM_CONT_BUSY_MASK 0x3000
3400#define MEM_CONT_BUSY_SHIFT 12
3401#define MEM_AVG_BUSY_MASK 0x0c00
3402#define MEM_AVG_BUSY_SHIFT 10
3403#define MEM_EVAL_CHG_MASK 0x0300
3404#define MEM_EVAL_BUSY_SHIFT 8
3405#define MEM_MON_IDLE_MASK 0x00c0
3406#define MEM_MON_IDLE_SHIFT 6
3407#define MEM_UP_EVAL_MASK 0x0030
3408#define MEM_UP_EVAL_SHIFT 4
3409#define MEM_DOWN_EVAL_MASK 0x000c
3410#define MEM_DOWN_EVAL_SHIFT 2
3411#define MEM_SW_CMD_MASK 0x0003
3412#define MEM_INT_STEER_GFX 0
3413#define MEM_INT_STEER_CMR 1
3414#define MEM_INT_STEER_SMI 2
3415#define MEM_INT_STEER_SCI 3
f0f59a00 3416#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
3417#define MEMINT_RSEXIT (1<<7)
3418#define MEMINT_CONT_BUSY (1<<6)
3419#define MEMINT_AVG_BUSY (1<<5)
3420#define MEMINT_EVAL_CHG (1<<4)
3421#define MEMINT_MON_IDLE (1<<3)
3422#define MEMINT_UP_EVAL (1<<2)
3423#define MEMINT_DOWN_EVAL (1<<1)
3424#define MEMINT_SW_CMD (1<<0)
f0f59a00 3425#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
3426#define MEMMODE_BOOST_EN (1<<31)
3427#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3428#define MEMMODE_BOOST_FREQ_SHIFT 24
3429#define MEMMODE_IDLE_MODE_MASK 0x00030000
3430#define MEMMODE_IDLE_MODE_SHIFT 16
3431#define MEMMODE_IDLE_MODE_EVAL 0
3432#define MEMMODE_IDLE_MODE_CONT 1
3433#define MEMMODE_HWIDLE_EN (1<<15)
3434#define MEMMODE_SWMODE_EN (1<<14)
3435#define MEMMODE_RCLK_GATE (1<<13)
3436#define MEMMODE_HW_UPDATE (1<<12)
3437#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3438#define MEMMODE_FSTART_SHIFT 8
3439#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3440#define MEMMODE_FMAX_SHIFT 4
3441#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
3442#define RCBMAXAVG _MMIO(0x1119c)
3443#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
3444#define SWMEMCMD_RENDER_OFF (0 << 13)
3445#define SWMEMCMD_RENDER_ON (1 << 13)
3446#define SWMEMCMD_SWFREQ (2 << 13)
3447#define SWMEMCMD_TARVID (3 << 13)
3448#define SWMEMCMD_VRM_OFF (4 << 13)
3449#define SWMEMCMD_VRM_ON (5 << 13)
3450#define CMDSTS (1<<12)
3451#define SFCAVM (1<<11)
3452#define SWFREQ_MASK 0x0380 /* P0-7 */
3453#define SWFREQ_SHIFT 7
3454#define TARVID_MASK 0x001f
f0f59a00
VS
3455#define MEMSTAT_CTG _MMIO(0x111a0)
3456#define RCBMINAVG _MMIO(0x111a0)
3457#define RCUPEI _MMIO(0x111b0)
3458#define RCDNEI _MMIO(0x111b4)
3459#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
3460#define RS1EN (1<<31)
3461#define RS2EN (1<<30)
3462#define RS3EN (1<<29)
3463#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3464#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3465#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3466#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3467#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3468#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3469#define RSX_STATUS_MASK (7<<20)
3470#define RSX_STATUS_ON (0<<20)
3471#define RSX_STATUS_RC1 (1<<20)
3472#define RSX_STATUS_RC1E (2<<20)
3473#define RSX_STATUS_RS1 (3<<20)
3474#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3475#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3476#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3477#define RSX_STATUS_RSVD2 (7<<20)
3478#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3479#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3480#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3481#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3482#define RS1CONTSAV_MASK (3<<14)
3483#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3484#define RS1CONTSAV_RSVD (1<<14)
3485#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3486#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3487#define NORMSLEXLAT_MASK (3<<12)
3488#define SLOW_RS123 (0<<12)
3489#define SLOW_RS23 (1<<12)
3490#define SLOW_RS3 (2<<12)
3491#define NORMAL_RS123 (3<<12)
3492#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3493#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3494#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3495#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3496#define RS_CSTATE_MASK (3<<4)
3497#define RS_CSTATE_C367_RS1 (0<<4)
3498#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3499#define RS_CSTATE_RSVD (2<<4)
3500#define RS_CSTATE_C367_RS2 (3<<4)
3501#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3502#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
3503#define VIDCTL _MMIO(0x111c0)
3504#define VIDSTS _MMIO(0x111c8)
3505#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3506#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
3507#define MEMSTAT_VID_MASK 0x7f00
3508#define MEMSTAT_VID_SHIFT 8
3509#define MEMSTAT_PSTATE_MASK 0x00f8
3510#define MEMSTAT_PSTATE_SHIFT 3
3511#define MEMSTAT_MON_ACTV (1<<2)
3512#define MEMSTAT_SRC_CTL_MASK 0x0003
3513#define MEMSTAT_SRC_CTL_CORE 0
3514#define MEMSTAT_SRC_CTL_TRB 1
3515#define MEMSTAT_SRC_CTL_THM 2
3516#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
3517#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3518#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3519#define PMMISC _MMIO(0x11214)
ea056c14 3520#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
3521#define SDEW _MMIO(0x1124c)
3522#define CSIEW0 _MMIO(0x11250)
3523#define CSIEW1 _MMIO(0x11254)
3524#define CSIEW2 _MMIO(0x11258)
3525#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3526#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3527#define MCHAFE _MMIO(0x112c0)
3528#define CSIEC _MMIO(0x112e0)
3529#define DMIEC _MMIO(0x112e4)
3530#define DDREC _MMIO(0x112e8)
3531#define PEG0EC _MMIO(0x112ec)
3532#define PEG1EC _MMIO(0x112f0)
3533#define GFXEC _MMIO(0x112f4)
3534#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3535#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3536#define ECR _MMIO(0x11600)
7648fa99
JB
3537#define ECR_GPFE (1<<31)
3538#define ECR_IMONE (1<<30)
3539#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
3540#define OGW0 _MMIO(0x11608)
3541#define OGW1 _MMIO(0x1160c)
3542#define EG0 _MMIO(0x11610)
3543#define EG1 _MMIO(0x11614)
3544#define EG2 _MMIO(0x11618)
3545#define EG3 _MMIO(0x1161c)
3546#define EG4 _MMIO(0x11620)
3547#define EG5 _MMIO(0x11624)
3548#define EG6 _MMIO(0x11628)
3549#define EG7 _MMIO(0x1162c)
3550#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3551#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3552#define LCFUSE02 _MMIO(0x116c0)
7648fa99 3553#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
3554#define CSIPLL0 _MMIO(0x12c10)
3555#define DDRMPLL1 _MMIO(0X12c20)
3556#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 3557
f0f59a00 3558#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 3559#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 3560
f0f59a00
VS
3561#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3562#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3563#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3564#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3565#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 3566
8a292d01
VS
3567/*
3568 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3569 * 8300) freezing up around GPU hangs. Looks as if even
3570 * scheduling/timer interrupts start misbehaving if the RPS
3571 * EI/thresholds are "bad", leading to a very sluggish or even
3572 * frozen machine.
3573 */
3574#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 3575#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 3576#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
35ceabf3 3577#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3578 (IS_GEN9_LP(dev_priv) ? \
26148bd3
AG
3579 INTERVAL_0_833_US(us) : \
3580 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
3581 INTERVAL_1_28_US(us))
3582
52530cba
AG
3583#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3584#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3585#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
35ceabf3 3586#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \
cc3f90f0 3587 (IS_GEN9_LP(dev_priv) ? \
52530cba
AG
3588 INTERVAL_0_833_TO_US(interval) : \
3589 INTERVAL_1_33_TO_US(interval)) : \
3590 INTERVAL_1_28_TO_US(interval))
3591
aa40d6bb
ZN
3592/*
3593 * Logical Context regs
3594 */
ec62ed3e
CW
3595#define CCID _MMIO(0x2180)
3596#define CCID_EN BIT(0)
3597#define CCID_EXTENDED_STATE_RESTORE BIT(2)
3598#define CCID_EXTENDED_STATE_SAVE BIT(3)
e8016055
VS
3599/*
3600 * Notes on SNB/IVB/VLV context size:
3601 * - Power context is saved elsewhere (LLC or stolen)
3602 * - Ring/execlist context is saved on SNB, not on IVB
3603 * - Extended context size already includes render context size
3604 * - We always need to follow the extended context size.
3605 * SNB BSpec has comments indicating that we should use the
3606 * render context size instead if execlists are disabled, but
3607 * based on empirical testing that's just nonsense.
3608 * - Pipelined/VF state is saved on SNB/IVB respectively
3609 * - GT1 size just indicates how much of render context
3610 * doesn't need saving on GT1
3611 */
f0f59a00 3612#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3613#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3614#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3615#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3616#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3617#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3618#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3619 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3620 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3621#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3622#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3623#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3624#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3625#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3626#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3627#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3628#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3629 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
8897644a 3630
c01fc532
ZW
3631enum {
3632 INTEL_ADVANCED_CONTEXT = 0,
3633 INTEL_LEGACY_32B_CONTEXT,
3634 INTEL_ADVANCED_AD_CONTEXT,
3635 INTEL_LEGACY_64B_CONTEXT
3636};
3637
2355cf08
MK
3638enum {
3639 FAULT_AND_HANG = 0,
3640 FAULT_AND_HALT, /* Debug only */
3641 FAULT_AND_STREAM,
3642 FAULT_AND_CONTINUE /* Unsupported */
3643};
3644
3645#define GEN8_CTX_VALID (1<<0)
3646#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
3647#define GEN8_CTX_FORCE_RESTORE (1<<2)
3648#define GEN8_CTX_L3LLC_COHERENT (1<<5)
3649#define GEN8_CTX_PRIVILEGE (1<<8)
c01fc532 3650#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
c01fc532 3651
2355cf08
MK
3652#define GEN8_CTX_ID_SHIFT 32
3653#define GEN8_CTX_ID_WIDTH 21
ac52da6a
DCS
3654#define GEN11_SW_CTX_ID_SHIFT 37
3655#define GEN11_SW_CTX_ID_WIDTH 11
3656#define GEN11_ENGINE_CLASS_SHIFT 61
3657#define GEN11_ENGINE_CLASS_WIDTH 3
3658#define GEN11_ENGINE_INSTANCE_SHIFT 48
3659#define GEN11_ENGINE_INSTANCE_WIDTH 6
c01fc532 3660
f0f59a00
VS
3661#define CHV_CLK_CTL1 _MMIO(0x101100)
3662#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3663#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3664
585fb111
JB
3665/*
3666 * Overlay regs
3667 */
3668
f0f59a00
VS
3669#define OVADD _MMIO(0x30000)
3670#define DOVSTA _MMIO(0x30008)
585fb111 3671#define OC_BUF (0x3<<20)
f0f59a00
VS
3672#define OGAMC5 _MMIO(0x30010)
3673#define OGAMC4 _MMIO(0x30014)
3674#define OGAMC3 _MMIO(0x30018)
3675#define OGAMC2 _MMIO(0x3001c)
3676#define OGAMC1 _MMIO(0x30020)
3677#define OGAMC0 _MMIO(0x30024)
585fb111 3678
d965e7ac
ID
3679/*
3680 * GEN9 clock gating regs
3681 */
3682#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
df49ec82 3683#define DARBF_GATING_DIS (1 << 27)
d965e7ac
ID
3684#define PWM2_GATING_DIS (1 << 14)
3685#define PWM1_GATING_DIS (1 << 13)
3686
6481d5ed
VS
3687#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
3688#define BXT_GMBUS_GATING_DIS (1 << 14)
3689
ed69cd40
ID
3690#define _CLKGATE_DIS_PSL_A 0x46520
3691#define _CLKGATE_DIS_PSL_B 0x46524
3692#define _CLKGATE_DIS_PSL_C 0x46528
3693#define DPF_GATING_DIS (1 << 10)
3694#define DPF_RAM_GATING_DIS (1 << 9)
3695#define DPFR_GATING_DIS (1 << 8)
3696
3697#define CLKGATE_DIS_PSL(pipe) \
3698 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
3699
90007bca
RV
3700/*
3701 * GEN10 clock gating regs
3702 */
3703#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
3704#define SARBUNIT_CLKGATE_DIS (1 << 5)
0a60797a 3705#define RCCUNIT_CLKGATE_DIS (1 << 7)
90007bca 3706
a4713c5a
RV
3707#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
3708#define GWUNIT_CLKGATE_DIS (1 << 16)
3709
01ab0f92
RA
3710#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
3711#define VFUNIT_CLKGATE_DIS (1 << 20)
3712
585fb111
JB
3713/*
3714 * Display engine regs
3715 */
3716
8bf1e9f1 3717/* Pipe A CRC regs */
a57c774a 3718#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3719#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3720/* ivb+ source selection */
8bf1e9f1
SH
3721#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3722#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3723#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3724/* ilk+ source selection */
5a6b5c84
DV
3725#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3726#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3727#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3728/* embedded DP port on the north display block, reserved on ivb */
3729#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3730#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3731/* vlv source selection */
3732#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3733#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3734#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3735/* with DP port the pipe source is invalid */
3736#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3737#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3738#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3739/* gen3+ source selection */
3740#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3741#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3742#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3743/* with DP/TV port the pipe source is invalid */
3744#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3745#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3746#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3747#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3748#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3749/* gen2 doesn't have source selection bits */
52f843f6 3750#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3751
5a6b5c84
DV
3752#define _PIPE_CRC_RES_1_A_IVB 0x60064
3753#define _PIPE_CRC_RES_2_A_IVB 0x60068
3754#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3755#define _PIPE_CRC_RES_4_A_IVB 0x60070
3756#define _PIPE_CRC_RES_5_A_IVB 0x60074
3757
a57c774a
AK
3758#define _PIPE_CRC_RES_RED_A 0x60060
3759#define _PIPE_CRC_RES_GREEN_A 0x60064
3760#define _PIPE_CRC_RES_BLUE_A 0x60068
3761#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3762#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3763
3764/* Pipe B CRC regs */
5a6b5c84
DV
3765#define _PIPE_CRC_RES_1_B_IVB 0x61064
3766#define _PIPE_CRC_RES_2_B_IVB 0x61068
3767#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3768#define _PIPE_CRC_RES_4_B_IVB 0x61070
3769#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3770
f0f59a00
VS
3771#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3772#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3773#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3774#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3775#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3776#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3777
3778#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3779#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3780#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3781#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3782#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3783
585fb111 3784/* Pipe A timing regs */
a57c774a
AK
3785#define _HTOTAL_A 0x60000
3786#define _HBLANK_A 0x60004
3787#define _HSYNC_A 0x60008
3788#define _VTOTAL_A 0x6000c
3789#define _VBLANK_A 0x60010
3790#define _VSYNC_A 0x60014
3791#define _PIPEASRC 0x6001c
3792#define _BCLRPAT_A 0x60020
3793#define _VSYNCSHIFT_A 0x60028
ebb69c95 3794#define _PIPE_MULT_A 0x6002c
585fb111
JB
3795
3796/* Pipe B timing regs */
a57c774a
AK
3797#define _HTOTAL_B 0x61000
3798#define _HBLANK_B 0x61004
3799#define _HSYNC_B 0x61008
3800#define _VTOTAL_B 0x6100c
3801#define _VBLANK_B 0x61010
3802#define _VSYNC_B 0x61014
3803#define _PIPEBSRC 0x6101c
3804#define _BCLRPAT_B 0x61020
3805#define _VSYNCSHIFT_B 0x61028
ebb69c95 3806#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3807
3808#define TRANSCODER_A_OFFSET 0x60000
3809#define TRANSCODER_B_OFFSET 0x61000
3810#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3811#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3812#define TRANSCODER_EDP_OFFSET 0x6f000
3813
f0f59a00 3814#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3815 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3816 dev_priv->info.display_mmio_offset)
a57c774a 3817
f0f59a00
VS
3818#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3819#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3820#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3821#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3822#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3823#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3824#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3825#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3826#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3827#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3828
c8f7df58
RV
3829/* VLV eDP PSR registers */
3830#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3831#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3832#define VLV_EDP_PSR_ENABLE (1<<0)
3833#define VLV_EDP_PSR_RESET (1<<1)
3834#define VLV_EDP_PSR_MODE_MASK (7<<2)
3835#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3836#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3837#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3838#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3839#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3840#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3841#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3842#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3843#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3844
3845#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3846#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3847#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3848#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3849#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3850#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3851
3852#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3853#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3854#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3855#define VLV_EDP_PSR_CURR_STATE_MASK 7
3856#define VLV_EDP_PSR_DISABLED (0<<0)
3857#define VLV_EDP_PSR_INACTIVE (1<<0)
3858#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3859#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3860#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3861#define VLV_EDP_PSR_EXIT (5<<0)
3862#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3863#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3864
ed8546ac 3865/* HSW+ eDP PSR registers */
443a389f
VS
3866#define HSW_EDP_PSR_BASE 0x64800
3867#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3868#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3869#define EDP_PSR_ENABLE (1<<31)
82c56254 3870#define BDW_PSR_SINGLE_FRAME (1<<30)
912d6412 3871#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */
2b28bb1b
RV
3872#define EDP_PSR_LINK_STANDBY (1<<27)
3873#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3874#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3875#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3876#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3877#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3878#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3879#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3880#define EDP_PSR_TP1_TP2_SEL (0<<11)
3881#define EDP_PSR_TP1_TP3_SEL (1<<11)
3882#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3883#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3884#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3885#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3886#define EDP_PSR_TP1_TIME_500us (0<<4)
3887#define EDP_PSR_TP1_TIME_100us (1<<4)
3888#define EDP_PSR_TP1_TIME_2500us (2<<4)
3889#define EDP_PSR_TP1_TIME_0us (3<<4)
3890#define EDP_PSR_IDLE_FRAME_SHIFT 0
3891
f0f59a00 3892#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
d544e918
DP
3893#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
3894#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3895#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
3896#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
3897#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3898
f0f59a00 3899#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3900
861023e0 3901#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3902#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3903#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3904#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3905#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3906#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3907#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3908#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3909#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3910#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3911#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3912#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3913#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3914#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3915#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3916#define EDP_PSR_STATUS_COUNT_SHIFT 16
3917#define EDP_PSR_STATUS_COUNT_MASK 0xf
3918#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3919#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3920#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3921#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3922#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3923#define EDP_PSR_STATUS_IDLE_MASK 0xf
3924
f0f59a00 3925#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3926#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3927
62801bf6 3928#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */
6433226b
NV
3929#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28)
3930#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3931#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3932#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3933#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16)
62801bf6 3934#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */
2b28bb1b 3935
f0f59a00 3936#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3937#define EDP_PSR2_ENABLE (1<<31)
3938#define EDP_SU_TRACK_ENABLE (1<<30)
3939#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3940#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3941#define EDP_PSR2_TP2_TIME_500 (0<<8)
3942#define EDP_PSR2_TP2_TIME_100 (1<<8)
3943#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3944#define EDP_PSR2_TP2_TIME_50 (3<<8)
3945#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3946#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3947#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3948#define EDP_PSR2_IDLE_MASK 0xf
977da084 3949#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4)
474d1ec4 3950
861023e0 3951#define EDP_PSR2_STATUS _MMIO(0x6f940)
3fcb0ca1 3952#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28)
6ba1f9e1 3953#define EDP_PSR2_STATUS_STATE_SHIFT 28
474d1ec4 3954
585fb111 3955/* VGA port control */
f0f59a00
VS
3956#define ADPA _MMIO(0x61100)
3957#define PCH_ADPA _MMIO(0xe1100)
3958#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3959
585fb111
JB
3960#define ADPA_DAC_ENABLE (1<<31)
3961#define ADPA_DAC_DISABLE 0
3962#define ADPA_PIPE_SELECT_MASK (1<<30)
3963#define ADPA_PIPE_A_SELECT 0
3964#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3965#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3966/* CPT uses bits 29:30 for pch transcoder select */
3967#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3968#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3969#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3970#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3971#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3972#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3973#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3974#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3975#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3976#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3977#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3978#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3979#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3980#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3981#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3982#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3983#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3984#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3985#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3986#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3987#define ADPA_SETS_HVPOLARITY 0
60222c0c 3988#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3989#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3990#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3991#define ADPA_HSYNC_CNTL_ENABLE 0
3992#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3993#define ADPA_VSYNC_ACTIVE_LOW 0
3994#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3995#define ADPA_HSYNC_ACTIVE_LOW 0
3996#define ADPA_DPMS_MASK (~(3<<10))
3997#define ADPA_DPMS_ON (0<<10)
3998#define ADPA_DPMS_SUSPEND (1<<10)
3999#define ADPA_DPMS_STANDBY (2<<10)
4000#define ADPA_DPMS_OFF (3<<10)
4001
939fe4d7 4002
585fb111 4003/* Hotplug control (945+ only) */
f0f59a00 4004#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
4005#define PORTB_HOTPLUG_INT_EN (1 << 29)
4006#define PORTC_HOTPLUG_INT_EN (1 << 28)
4007#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
4008#define SDVOB_HOTPLUG_INT_EN (1 << 26)
4009#define SDVOC_HOTPLUG_INT_EN (1 << 25)
4010#define TV_HOTPLUG_INT_EN (1 << 18)
4011#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
4012#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4013 PORTC_HOTPLUG_INT_EN | \
4014 PORTD_HOTPLUG_INT_EN | \
4015 SDVOC_HOTPLUG_INT_EN | \
4016 SDVOB_HOTPLUG_INT_EN | \
4017 CRT_HOTPLUG_INT_EN)
585fb111 4018#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
4019#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4020/* must use period 64 on GM45 according to docs */
4021#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4022#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4023#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4024#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4025#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4026#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4027#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4028#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4029#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4030#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4031#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4032#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 4033
f0f59a00 4034#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 4035/*
0780cd36 4036 * HDMI/DP bits are g4x+
0ce99f74
DV
4037 *
4038 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4039 * Please check the detailed lore in the commit message for for experimental
4040 * evidence.
4041 */
0780cd36
VS
4042/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4043#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4044#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4045#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4046/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4047#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 4048#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 4049#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 4050#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
4051#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4052#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 4053#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
4054#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4055#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 4056#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
4057#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4058#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 4059/* CRT/TV common between gen3+ */
585fb111
JB
4060#define CRT_HOTPLUG_INT_STATUS (1 << 11)
4061#define TV_HOTPLUG_INT_STATUS (1 << 10)
4062#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4063#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4064#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4065#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
4066#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4067#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4068#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
4069#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4070
084b612e
CW
4071/* SDVO is different across gen3/4 */
4072#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4073#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
4074/*
4075 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4076 * since reality corrobates that they're the same as on gen3. But keep these
4077 * bits here (and the comment!) to help any other lost wanderers back onto the
4078 * right tracks.
4079 */
084b612e
CW
4080#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4081#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4082#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4083#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
4084#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4085 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4086 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4087 PORTB_HOTPLUG_INT_STATUS | \
4088 PORTC_HOTPLUG_INT_STATUS | \
4089 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
4090
4091#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4092 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4093 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4094 PORTB_HOTPLUG_INT_STATUS | \
4095 PORTC_HOTPLUG_INT_STATUS | \
4096 PORTD_HOTPLUG_INT_STATUS)
585fb111 4097
c20cd312
PZ
4098/* SDVO and HDMI port control.
4099 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
4100#define _GEN3_SDVOB 0x61140
4101#define _GEN3_SDVOC 0x61160
4102#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4103#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
4104#define GEN4_HDMIB GEN3_SDVOB
4105#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
4106#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4107#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4108#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4109#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 4110#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
4111#define PCH_HDMIC _MMIO(0xe1150)
4112#define PCH_HDMID _MMIO(0xe1160)
c20cd312 4113
f0f59a00 4114#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 4115#define DC_BALANCE_RESET (1 << 25)
f0f59a00 4116#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 4117#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
4118#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4119#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
4120#define PIPE_B_SCRAMBLE_RESET (1 << 1)
4121#define PIPE_A_SCRAMBLE_RESET (1 << 0)
4122
c20cd312
PZ
4123/* Gen 3 SDVO bits: */
4124#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
4125#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4126#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
4127#define SDVO_PIPE_B_SELECT (1 << 30)
4128#define SDVO_STALL_SELECT (1 << 29)
4129#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 4130/*
585fb111 4131 * 915G/GM SDVO pixel multiplier.
585fb111 4132 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
4133 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4134 */
c20cd312 4135#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 4136#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
4137#define SDVO_PHASE_SELECT_MASK (15 << 19)
4138#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4139#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4140#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4141#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4142#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4143#define SDVO_DETECTED (1 << 2)
585fb111 4144/* Bits to be preserved when writing */
c20cd312
PZ
4145#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4146 SDVO_INTERRUPT_ENABLE)
4147#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4148
4149/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 4150#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 4151#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
4152#define SDVO_ENCODING_SDVO (0 << 10)
4153#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
4154#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4155#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 4156#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
4157#define SDVO_AUDIO_ENABLE (1 << 6)
4158/* VSYNC/HSYNC bits new with 965, default is to be set */
4159#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4160#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4161
4162/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 4163#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
4164#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4165
4166/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
4167#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4168#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 4169
44f37d1f
CML
4170/* CHV SDVO/HDMI bits: */
4171#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4172#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4173
585fb111
JB
4174
4175/* DVO port control */
f0f59a00
VS
4176#define _DVOA 0x61120
4177#define DVOA _MMIO(_DVOA)
4178#define _DVOB 0x61140
4179#define DVOB _MMIO(_DVOB)
4180#define _DVOC 0x61160
4181#define DVOC _MMIO(_DVOC)
585fb111
JB
4182#define DVO_ENABLE (1 << 31)
4183#define DVO_PIPE_B_SELECT (1 << 30)
4184#define DVO_PIPE_STALL_UNUSED (0 << 28)
4185#define DVO_PIPE_STALL (1 << 28)
4186#define DVO_PIPE_STALL_TV (2 << 28)
4187#define DVO_PIPE_STALL_MASK (3 << 28)
4188#define DVO_USE_VGA_SYNC (1 << 15)
4189#define DVO_DATA_ORDER_I740 (0 << 14)
4190#define DVO_DATA_ORDER_FP (1 << 14)
4191#define DVO_VSYNC_DISABLE (1 << 11)
4192#define DVO_HSYNC_DISABLE (1 << 10)
4193#define DVO_VSYNC_TRISTATE (1 << 9)
4194#define DVO_HSYNC_TRISTATE (1 << 8)
4195#define DVO_BORDER_ENABLE (1 << 7)
4196#define DVO_DATA_ORDER_GBRG (1 << 6)
4197#define DVO_DATA_ORDER_RGGB (0 << 6)
4198#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
4199#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
4200#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
4201#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
4202#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
4203#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
4204#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
4205#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
4206#define DVOA_SRCDIM _MMIO(0x61124)
4207#define DVOB_SRCDIM _MMIO(0x61144)
4208#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
4209#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
4210#define DVO_SRCDIM_VERTICAL_SHIFT 0
4211
4212/* LVDS port control */
f0f59a00 4213#define LVDS _MMIO(0x61180)
585fb111
JB
4214/*
4215 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
4216 * the DPLL semantics change when the LVDS is assigned to that pipe.
4217 */
4218#define LVDS_PORT_EN (1 << 31)
4219/* Selects pipe B for LVDS data. Must be set on pre-965. */
4220#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 4221#define LVDS_PIPE_MASK (1 << 30)
1519b995 4222#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
4223/* LVDS dithering flag on 965/g4x platform */
4224#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
4225/* LVDS sync polarity flags. Set to invert (i.e. negative) */
4226#define LVDS_VSYNC_POLARITY (1 << 21)
4227#define LVDS_HSYNC_POLARITY (1 << 20)
4228
a3e17eb8
ZY
4229/* Enable border for unscaled (or aspect-scaled) display */
4230#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
4231/*
4232 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
4233 * pixel.
4234 */
4235#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
4236#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
4237#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
4238/*
4239 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
4240 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
4241 * on.
4242 */
4243#define LVDS_A3_POWER_MASK (3 << 6)
4244#define LVDS_A3_POWER_DOWN (0 << 6)
4245#define LVDS_A3_POWER_UP (3 << 6)
4246/*
4247 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
4248 * is set.
4249 */
4250#define LVDS_CLKB_POWER_MASK (3 << 4)
4251#define LVDS_CLKB_POWER_DOWN (0 << 4)
4252#define LVDS_CLKB_POWER_UP (3 << 4)
4253/*
4254 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
4255 * setting for whether we are in dual-channel mode. The B3 pair will
4256 * additionally only be powered up when LVDS_A3_POWER_UP is set.
4257 */
4258#define LVDS_B0B3_POWER_MASK (3 << 2)
4259#define LVDS_B0B3_POWER_DOWN (0 << 2)
4260#define LVDS_B0B3_POWER_UP (3 << 2)
4261
3c17fe4b 4262/* Video Data Island Packet control */
f0f59a00 4263#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 4264/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
4265 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
4266 * of the infoframe structure specified by CEA-861. */
4267#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 4268#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 4269#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 4270/* Pre HSW: */
3c17fe4b 4271#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 4272#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 4273#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 4274#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
4275#define VIDEO_DIP_ENABLE_AVI (1 << 21)
4276#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 4277#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
4278#define VIDEO_DIP_ENABLE_SPD (8 << 21)
4279#define VIDEO_DIP_SELECT_AVI (0 << 19)
4280#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
4281#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 4282#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
4283#define VIDEO_DIP_FREQ_ONCE (0 << 16)
4284#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
4285#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 4286#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 4287/* HSW and later: */
0dd87d20
PZ
4288#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
4289#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 4290#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
4291#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
4292#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 4293#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 4294
585fb111 4295/* Panel power sequencing */
44cb734c
ID
4296#define PPS_BASE 0x61200
4297#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
4298#define PCH_PPS_BASE 0xC7200
4299
4300#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
4301 PPS_BASE + (reg) + \
4302 (pps_idx) * 0x100)
4303
4304#define _PP_STATUS 0x61200
4305#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
4306#define PP_ON (1 << 31)
585fb111
JB
4307/*
4308 * Indicates that all dependencies of the panel are on:
4309 *
4310 * - PLL enabled
4311 * - pipe enabled
4312 * - LVDS/DVOB/DVOC on
4313 */
44cb734c
ID
4314#define PP_READY (1 << 30)
4315#define PP_SEQUENCE_NONE (0 << 28)
4316#define PP_SEQUENCE_POWER_UP (1 << 28)
4317#define PP_SEQUENCE_POWER_DOWN (2 << 28)
4318#define PP_SEQUENCE_MASK (3 << 28)
4319#define PP_SEQUENCE_SHIFT 28
4320#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
4321#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
4322#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
4323#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
4324#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
4325#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
4326#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
4327#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
4328#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
4329#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
4330#define PP_SEQUENCE_STATE_RESET (0xf << 0)
44cb734c
ID
4331
4332#define _PP_CONTROL 0x61204
4333#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
4334#define PANEL_UNLOCK_REGS (0xabcd << 16)
4335#define PANEL_UNLOCK_MASK (0xffff << 16)
4336#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
4337#define BXT_POWER_CYCLE_DELAY_SHIFT 4
4338#define EDP_FORCE_VDD (1 << 3)
4339#define EDP_BLC_ENABLE (1 << 2)
4340#define PANEL_POWER_RESET (1 << 1)
4341#define PANEL_POWER_OFF (0 << 0)
4342#define PANEL_POWER_ON (1 << 0)
44cb734c
ID
4343
4344#define _PP_ON_DELAYS 0x61208
4345#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
ed6143b8 4346#define PANEL_PORT_SELECT_SHIFT 30
44cb734c
ID
4347#define PANEL_PORT_SELECT_MASK (3 << 30)
4348#define PANEL_PORT_SELECT_LVDS (0 << 30)
4349#define PANEL_PORT_SELECT_DPA (1 << 30)
4350#define PANEL_PORT_SELECT_DPC (2 << 30)
4351#define PANEL_PORT_SELECT_DPD (3 << 30)
4352#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
4353#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
4354#define PANEL_POWER_UP_DELAY_SHIFT 16
4355#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
4356#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4357
4358#define _PP_OFF_DELAYS 0x6120C
4359#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
4360#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
4361#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4362#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
4363#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4364
4365#define _PP_DIVISOR 0x61210
4366#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
4367#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
4368#define PP_REFERENCE_DIVIDER_SHIFT 8
4369#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
4370#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
585fb111
JB
4371
4372/* Panel fitting */
f0f59a00 4373#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
4374#define PFIT_ENABLE (1 << 31)
4375#define PFIT_PIPE_MASK (3 << 29)
4376#define PFIT_PIPE_SHIFT 29
4377#define VERT_INTERP_DISABLE (0 << 10)
4378#define VERT_INTERP_BILINEAR (1 << 10)
4379#define VERT_INTERP_MASK (3 << 10)
4380#define VERT_AUTO_SCALE (1 << 9)
4381#define HORIZ_INTERP_DISABLE (0 << 6)
4382#define HORIZ_INTERP_BILINEAR (1 << 6)
4383#define HORIZ_INTERP_MASK (3 << 6)
4384#define HORIZ_AUTO_SCALE (1 << 5)
4385#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
4386#define PFIT_FILTER_FUZZY (0 << 24)
4387#define PFIT_SCALING_AUTO (0 << 26)
4388#define PFIT_SCALING_PROGRAMMED (1 << 26)
4389#define PFIT_SCALING_PILLAR (2 << 26)
4390#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 4391#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
4392/* Pre-965 */
4393#define PFIT_VERT_SCALE_SHIFT 20
4394#define PFIT_VERT_SCALE_MASK 0xfff00000
4395#define PFIT_HORIZ_SCALE_SHIFT 4
4396#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4397/* 965+ */
4398#define PFIT_VERT_SCALE_SHIFT_965 16
4399#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4400#define PFIT_HORIZ_SCALE_SHIFT_965 0
4401#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4402
f0f59a00 4403#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 4404
5c969aa7
DL
4405#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4406#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
4407#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4408 _VLV_BLC_PWM_CTL2_B)
07bf139b 4409
5c969aa7
DL
4410#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4411#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
4412#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4413 _VLV_BLC_PWM_CTL_B)
07bf139b 4414
5c969aa7
DL
4415#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4416#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
4417#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4418 _VLV_BLC_HIST_CTL_B)
07bf139b 4419
585fb111 4420/* Backlight control */
f0f59a00 4421#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
4422#define BLM_PWM_ENABLE (1 << 31)
4423#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4424#define BLM_PIPE_SELECT (1 << 29)
4425#define BLM_PIPE_SELECT_IVB (3 << 29)
4426#define BLM_PIPE_A (0 << 29)
4427#define BLM_PIPE_B (1 << 29)
4428#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
4429#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4430#define BLM_TRANSCODER_B BLM_PIPE_B
4431#define BLM_TRANSCODER_C BLM_PIPE_C
4432#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
4433#define BLM_PIPE(pipe) ((pipe) << 29)
4434#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4435#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4436#define BLM_PHASE_IN_ENABLE (1 << 25)
4437#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4438#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4439#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4440#define BLM_PHASE_IN_COUNT_SHIFT (8)
4441#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4442#define BLM_PHASE_IN_INCR_SHIFT (0)
4443#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 4444#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
4445/*
4446 * This is the most significant 15 bits of the number of backlight cycles in a
4447 * complete cycle of the modulated backlight control.
4448 *
4449 * The actual value is this field multiplied by two.
4450 */
7cf41601
DV
4451#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4452#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4453#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
4454/*
4455 * This is the number of cycles out of the backlight modulation cycle for which
4456 * the backlight is on.
4457 *
4458 * This field must be no greater than the number of cycles in the complete
4459 * backlight modulation cycle.
4460 */
4461#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4462#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
4463#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4464#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 4465
f0f59a00 4466#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 4467#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 4468
7cf41601
DV
4469/* New registers for PCH-split platforms. Safe where new bits show up, the
4470 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
4471#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4472#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 4473
f0f59a00 4474#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 4475
7cf41601
DV
4476/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4477 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 4478#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 4479#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
4480#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4481#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 4482#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 4483
f0f59a00 4484#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
4485#define UTIL_PIN_ENABLE (1 << 31)
4486
022e4e52
SK
4487#define UTIL_PIN_PIPE(x) ((x) << 29)
4488#define UTIL_PIN_PIPE_MASK (3 << 29)
4489#define UTIL_PIN_MODE_PWM (1 << 24)
4490#define UTIL_PIN_MODE_MASK (0xf << 24)
4491#define UTIL_PIN_POLARITY (1 << 22)
4492
0fb890c0 4493/* BXT backlight register definition. */
022e4e52 4494#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
4495#define BXT_BLC_PWM_ENABLE (1 << 31)
4496#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
4497#define _BXT_BLC_PWM_FREQ1 0xC8254
4498#define _BXT_BLC_PWM_DUTY1 0xC8258
4499
4500#define _BXT_BLC_PWM_CTL2 0xC8350
4501#define _BXT_BLC_PWM_FREQ2 0xC8354
4502#define _BXT_BLC_PWM_DUTY2 0xC8358
4503
f0f59a00 4504#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 4505 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 4506#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 4507 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 4508#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 4509 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 4510
f0f59a00 4511#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
4512#define PCH_GTC_ENABLE (1 << 31)
4513
585fb111 4514/* TV port control */
f0f59a00 4515#define TV_CTL _MMIO(0x68000)
646b4269 4516/* Enables the TV encoder */
585fb111 4517# define TV_ENC_ENABLE (1 << 31)
646b4269 4518/* Sources the TV encoder input from pipe B instead of A. */
585fb111 4519# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 4520/* Outputs composite video (DAC A only) */
585fb111 4521# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 4522/* Outputs SVideo video (DAC B/C) */
585fb111 4523# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 4524/* Outputs Component video (DAC A/B/C) */
585fb111 4525# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 4526/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
4527# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4528# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 4529/* Enables slow sync generation (945GM only) */
585fb111 4530# define TV_SLOW_SYNC (1 << 20)
646b4269 4531/* Selects 4x oversampling for 480i and 576p */
585fb111 4532# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 4533/* Selects 2x oversampling for 720p and 1080i */
585fb111 4534# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 4535/* Selects no oversampling for 1080p */
585fb111 4536# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 4537/* Selects 8x oversampling */
585fb111 4538# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 4539/* Selects progressive mode rather than interlaced */
585fb111 4540# define TV_PROGRESSIVE (1 << 17)
646b4269 4541/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 4542# define TV_PAL_BURST (1 << 16)
646b4269 4543/* Field for setting delay of Y compared to C */
585fb111 4544# define TV_YC_SKEW_MASK (7 << 12)
646b4269 4545/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 4546# define TV_ENC_SDP_FIX (1 << 11)
646b4269 4547/*
585fb111
JB
4548 * Enables a fix for the 915GM only.
4549 *
4550 * Not sure what it does.
4551 */
4552# define TV_ENC_C0_FIX (1 << 10)
646b4269 4553/* Bits that must be preserved by software */
d2d9f232 4554# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 4555# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 4556/* Read-only state that reports all features enabled */
585fb111 4557# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 4558/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 4559# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 4560/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 4561# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 4562/* Normal operation */
585fb111 4563# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 4564/* Encoder test pattern 1 - combo pattern */
585fb111 4565# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 4566/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 4567# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 4568/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 4569# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 4570/* Encoder test pattern 4 - random noise */
585fb111 4571# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 4572/* Encoder test pattern 5 - linear color ramps */
585fb111 4573# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 4574/*
585fb111
JB
4575 * This test mode forces the DACs to 50% of full output.
4576 *
4577 * This is used for load detection in combination with TVDAC_SENSE_MASK
4578 */
4579# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4580# define TV_TEST_MODE_MASK (7 << 0)
4581
f0f59a00 4582#define TV_DAC _MMIO(0x68004)
b8ed2a4f 4583# define TV_DAC_SAVE 0x00ffff00
646b4269 4584/*
585fb111
JB
4585 * Reports that DAC state change logic has reported change (RO).
4586 *
4587 * This gets cleared when TV_DAC_STATE_EN is cleared
4588*/
4589# define TVDAC_STATE_CHG (1 << 31)
4590# define TVDAC_SENSE_MASK (7 << 28)
646b4269 4591/* Reports that DAC A voltage is above the detect threshold */
585fb111 4592# define TVDAC_A_SENSE (1 << 30)
646b4269 4593/* Reports that DAC B voltage is above the detect threshold */
585fb111 4594# define TVDAC_B_SENSE (1 << 29)
646b4269 4595/* Reports that DAC C voltage is above the detect threshold */
585fb111 4596# define TVDAC_C_SENSE (1 << 28)
646b4269 4597/*
585fb111
JB
4598 * Enables DAC state detection logic, for load-based TV detection.
4599 *
4600 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4601 * to off, for load detection to work.
4602 */
4603# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 4604/* Sets the DAC A sense value to high */
585fb111 4605# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 4606/* Sets the DAC B sense value to high */
585fb111 4607# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 4608/* Sets the DAC C sense value to high */
585fb111 4609# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 4610/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 4611# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 4612/* Sets the slew rate. Must be preserved in software */
585fb111
JB
4613# define ENC_TVDAC_SLEW_FAST (1 << 6)
4614# define DAC_A_1_3_V (0 << 4)
4615# define DAC_A_1_1_V (1 << 4)
4616# define DAC_A_0_7_V (2 << 4)
cb66c692 4617# define DAC_A_MASK (3 << 4)
585fb111
JB
4618# define DAC_B_1_3_V (0 << 2)
4619# define DAC_B_1_1_V (1 << 2)
4620# define DAC_B_0_7_V (2 << 2)
cb66c692 4621# define DAC_B_MASK (3 << 2)
585fb111
JB
4622# define DAC_C_1_3_V (0 << 0)
4623# define DAC_C_1_1_V (1 << 0)
4624# define DAC_C_0_7_V (2 << 0)
cb66c692 4625# define DAC_C_MASK (3 << 0)
585fb111 4626
646b4269 4627/*
585fb111
JB
4628 * CSC coefficients are stored in a floating point format with 9 bits of
4629 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4630 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4631 * -1 (0x3) being the only legal negative value.
4632 */
f0f59a00 4633#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
4634# define TV_RY_MASK 0x07ff0000
4635# define TV_RY_SHIFT 16
4636# define TV_GY_MASK 0x00000fff
4637# define TV_GY_SHIFT 0
4638
f0f59a00 4639#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
4640# define TV_BY_MASK 0x07ff0000
4641# define TV_BY_SHIFT 16
646b4269 4642/*
585fb111
JB
4643 * Y attenuation for component video.
4644 *
4645 * Stored in 1.9 fixed point.
4646 */
4647# define TV_AY_MASK 0x000003ff
4648# define TV_AY_SHIFT 0
4649
f0f59a00 4650#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
4651# define TV_RU_MASK 0x07ff0000
4652# define TV_RU_SHIFT 16
4653# define TV_GU_MASK 0x000007ff
4654# define TV_GU_SHIFT 0
4655
f0f59a00 4656#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
4657# define TV_BU_MASK 0x07ff0000
4658# define TV_BU_SHIFT 16
646b4269 4659/*
585fb111
JB
4660 * U attenuation for component video.
4661 *
4662 * Stored in 1.9 fixed point.
4663 */
4664# define TV_AU_MASK 0x000003ff
4665# define TV_AU_SHIFT 0
4666
f0f59a00 4667#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
4668# define TV_RV_MASK 0x0fff0000
4669# define TV_RV_SHIFT 16
4670# define TV_GV_MASK 0x000007ff
4671# define TV_GV_SHIFT 0
4672
f0f59a00 4673#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
4674# define TV_BV_MASK 0x07ff0000
4675# define TV_BV_SHIFT 16
646b4269 4676/*
585fb111
JB
4677 * V attenuation for component video.
4678 *
4679 * Stored in 1.9 fixed point.
4680 */
4681# define TV_AV_MASK 0x000007ff
4682# define TV_AV_SHIFT 0
4683
f0f59a00 4684#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 4685/* 2s-complement brightness adjustment */
585fb111
JB
4686# define TV_BRIGHTNESS_MASK 0xff000000
4687# define TV_BRIGHTNESS_SHIFT 24
646b4269 4688/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4689# define TV_CONTRAST_MASK 0x00ff0000
4690# define TV_CONTRAST_SHIFT 16
646b4269 4691/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
4692# define TV_SATURATION_MASK 0x0000ff00
4693# define TV_SATURATION_SHIFT 8
646b4269 4694/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
4695# define TV_HUE_MASK 0x000000ff
4696# define TV_HUE_SHIFT 0
4697
f0f59a00 4698#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 4699/* Controls the DAC level for black */
585fb111
JB
4700# define TV_BLACK_LEVEL_MASK 0x01ff0000
4701# define TV_BLACK_LEVEL_SHIFT 16
646b4269 4702/* Controls the DAC level for blanking */
585fb111
JB
4703# define TV_BLANK_LEVEL_MASK 0x000001ff
4704# define TV_BLANK_LEVEL_SHIFT 0
4705
f0f59a00 4706#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 4707/* Number of pixels in the hsync. */
585fb111
JB
4708# define TV_HSYNC_END_MASK 0x1fff0000
4709# define TV_HSYNC_END_SHIFT 16
646b4269 4710/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
4711# define TV_HTOTAL_MASK 0x00001fff
4712# define TV_HTOTAL_SHIFT 0
4713
f0f59a00 4714#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4715/* Enables the colorburst (needed for non-component color) */
585fb111 4716# define TV_BURST_ENA (1 << 31)
646b4269 4717/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4718# define TV_HBURST_START_SHIFT 16
4719# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4720/* Length of the colorburst */
585fb111
JB
4721# define TV_HBURST_LEN_SHIFT 0
4722# define TV_HBURST_LEN_MASK 0x0001fff
4723
f0f59a00 4724#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4725/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4726# define TV_HBLANK_END_SHIFT 16
4727# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4728/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4729# define TV_HBLANK_START_SHIFT 0
4730# define TV_HBLANK_START_MASK 0x0001fff
4731
f0f59a00 4732#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4733/* XXX */
585fb111
JB
4734# define TV_NBR_END_SHIFT 16
4735# define TV_NBR_END_MASK 0x07ff0000
646b4269 4736/* XXX */
585fb111
JB
4737# define TV_VI_END_F1_SHIFT 8
4738# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4739/* XXX */
585fb111
JB
4740# define TV_VI_END_F2_SHIFT 0
4741# define TV_VI_END_F2_MASK 0x0000003f
4742
f0f59a00 4743#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4744/* Length of vsync, in half lines */
585fb111
JB
4745# define TV_VSYNC_LEN_MASK 0x07ff0000
4746# define TV_VSYNC_LEN_SHIFT 16
646b4269 4747/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4748 * number of half lines.
4749 */
4750# define TV_VSYNC_START_F1_MASK 0x00007f00
4751# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4752/*
585fb111
JB
4753 * Offset of the start of vsync in field 2, measured in one less than the
4754 * number of half lines.
4755 */
4756# define TV_VSYNC_START_F2_MASK 0x0000007f
4757# define TV_VSYNC_START_F2_SHIFT 0
4758
f0f59a00 4759#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4760/* Enables generation of the equalization signal */
585fb111 4761# define TV_EQUAL_ENA (1 << 31)
646b4269 4762/* Length of vsync, in half lines */
585fb111
JB
4763# define TV_VEQ_LEN_MASK 0x007f0000
4764# define TV_VEQ_LEN_SHIFT 16
646b4269 4765/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4766 * the number of half lines.
4767 */
4768# define TV_VEQ_START_F1_MASK 0x0007f00
4769# define TV_VEQ_START_F1_SHIFT 8
646b4269 4770/*
585fb111
JB
4771 * Offset of the start of equalization in field 2, measured in one less than
4772 * the number of half lines.
4773 */
4774# define TV_VEQ_START_F2_MASK 0x000007f
4775# define TV_VEQ_START_F2_SHIFT 0
4776
f0f59a00 4777#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4778/*
585fb111
JB
4779 * Offset to start of vertical colorburst, measured in one less than the
4780 * number of lines from vertical start.
4781 */
4782# define TV_VBURST_START_F1_MASK 0x003f0000
4783# define TV_VBURST_START_F1_SHIFT 16
646b4269 4784/*
585fb111
JB
4785 * Offset to the end of vertical colorburst, measured in one less than the
4786 * number of lines from the start of NBR.
4787 */
4788# define TV_VBURST_END_F1_MASK 0x000000ff
4789# define TV_VBURST_END_F1_SHIFT 0
4790
f0f59a00 4791#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4792/*
585fb111
JB
4793 * Offset to start of vertical colorburst, measured in one less than the
4794 * number of lines from vertical start.
4795 */
4796# define TV_VBURST_START_F2_MASK 0x003f0000
4797# define TV_VBURST_START_F2_SHIFT 16
646b4269 4798/*
585fb111
JB
4799 * Offset to the end of vertical colorburst, measured in one less than the
4800 * number of lines from the start of NBR.
4801 */
4802# define TV_VBURST_END_F2_MASK 0x000000ff
4803# define TV_VBURST_END_F2_SHIFT 0
4804
f0f59a00 4805#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4806/*
585fb111
JB
4807 * Offset to start of vertical colorburst, measured in one less than the
4808 * number of lines from vertical start.
4809 */
4810# define TV_VBURST_START_F3_MASK 0x003f0000
4811# define TV_VBURST_START_F3_SHIFT 16
646b4269 4812/*
585fb111
JB
4813 * Offset to the end of vertical colorburst, measured in one less than the
4814 * number of lines from the start of NBR.
4815 */
4816# define TV_VBURST_END_F3_MASK 0x000000ff
4817# define TV_VBURST_END_F3_SHIFT 0
4818
f0f59a00 4819#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4820/*
585fb111
JB
4821 * Offset to start of vertical colorburst, measured in one less than the
4822 * number of lines from vertical start.
4823 */
4824# define TV_VBURST_START_F4_MASK 0x003f0000
4825# define TV_VBURST_START_F4_SHIFT 16
646b4269 4826/*
585fb111
JB
4827 * Offset to the end of vertical colorburst, measured in one less than the
4828 * number of lines from the start of NBR.
4829 */
4830# define TV_VBURST_END_F4_MASK 0x000000ff
4831# define TV_VBURST_END_F4_SHIFT 0
4832
f0f59a00 4833#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4834/* Turns on the first subcarrier phase generation DDA */
585fb111 4835# define TV_SC_DDA1_EN (1 << 31)
646b4269 4836/* Turns on the first subcarrier phase generation DDA */
585fb111 4837# define TV_SC_DDA2_EN (1 << 30)
646b4269 4838/* Turns on the first subcarrier phase generation DDA */
585fb111 4839# define TV_SC_DDA3_EN (1 << 29)
646b4269 4840/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4841# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4842/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4843# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4844/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4845# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4846/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4847# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4848/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4849# define TV_BURST_LEVEL_MASK 0x00ff0000
4850# define TV_BURST_LEVEL_SHIFT 16
646b4269 4851/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4852# define TV_SCDDA1_INC_MASK 0x00000fff
4853# define TV_SCDDA1_INC_SHIFT 0
4854
f0f59a00 4855#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4856/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4857# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4858# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4859/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4860# define TV_SCDDA2_INC_MASK 0x00007fff
4861# define TV_SCDDA2_INC_SHIFT 0
4862
f0f59a00 4863#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4864/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4865# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4866# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4867/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4868# define TV_SCDDA3_INC_MASK 0x00007fff
4869# define TV_SCDDA3_INC_SHIFT 0
4870
f0f59a00 4871#define TV_WIN_POS _MMIO(0x68070)
646b4269 4872/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4873# define TV_XPOS_MASK 0x1fff0000
4874# define TV_XPOS_SHIFT 16
646b4269 4875/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4876# define TV_YPOS_MASK 0x00000fff
4877# define TV_YPOS_SHIFT 0
4878
f0f59a00 4879#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4880/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4881# define TV_XSIZE_MASK 0x1fff0000
4882# define TV_XSIZE_SHIFT 16
646b4269 4883/*
585fb111
JB
4884 * Vertical size of the display window, measured in pixels.
4885 *
4886 * Must be even for interlaced modes.
4887 */
4888# define TV_YSIZE_MASK 0x00000fff
4889# define TV_YSIZE_SHIFT 0
4890
f0f59a00 4891#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4892/*
585fb111
JB
4893 * Enables automatic scaling calculation.
4894 *
4895 * If set, the rest of the registers are ignored, and the calculated values can
4896 * be read back from the register.
4897 */
4898# define TV_AUTO_SCALE (1 << 31)
646b4269 4899/*
585fb111
JB
4900 * Disables the vertical filter.
4901 *
4902 * This is required on modes more than 1024 pixels wide */
4903# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4904/* Enables adaptive vertical filtering */
585fb111
JB
4905# define TV_VADAPT (1 << 28)
4906# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4907/* Selects the least adaptive vertical filtering mode */
585fb111 4908# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4909/* Selects the moderately adaptive vertical filtering mode */
585fb111 4910# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4911/* Selects the most adaptive vertical filtering mode */
585fb111 4912# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4913/*
585fb111
JB
4914 * Sets the horizontal scaling factor.
4915 *
4916 * This should be the fractional part of the horizontal scaling factor divided
4917 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4918 *
4919 * (src width - 1) / ((oversample * dest width) - 1)
4920 */
4921# define TV_HSCALE_FRAC_MASK 0x00003fff
4922# define TV_HSCALE_FRAC_SHIFT 0
4923
f0f59a00 4924#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4925/*
585fb111
JB
4926 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4927 *
4928 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4929 */
4930# define TV_VSCALE_INT_MASK 0x00038000
4931# define TV_VSCALE_INT_SHIFT 15
646b4269 4932/*
585fb111
JB
4933 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4934 *
4935 * \sa TV_VSCALE_INT_MASK
4936 */
4937# define TV_VSCALE_FRAC_MASK 0x00007fff
4938# define TV_VSCALE_FRAC_SHIFT 0
4939
f0f59a00 4940#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4941/*
585fb111
JB
4942 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4943 *
4944 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4945 *
4946 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4947 */
4948# define TV_VSCALE_IP_INT_MASK 0x00038000
4949# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4950/*
585fb111
JB
4951 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4952 *
4953 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4954 *
4955 * \sa TV_VSCALE_IP_INT_MASK
4956 */
4957# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4958# define TV_VSCALE_IP_FRAC_SHIFT 0
4959
f0f59a00 4960#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4961# define TV_CC_ENABLE (1 << 31)
646b4269 4962/*
585fb111
JB
4963 * Specifies which field to send the CC data in.
4964 *
4965 * CC data is usually sent in field 0.
4966 */
4967# define TV_CC_FID_MASK (1 << 27)
4968# define TV_CC_FID_SHIFT 27
646b4269 4969/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4970# define TV_CC_HOFF_MASK 0x03ff0000
4971# define TV_CC_HOFF_SHIFT 16
646b4269 4972/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4973# define TV_CC_LINE_MASK 0x0000003f
4974# define TV_CC_LINE_SHIFT 0
4975
f0f59a00 4976#define TV_CC_DATA _MMIO(0x68094)
585fb111 4977# define TV_CC_RDY (1 << 31)
646b4269 4978/* Second word of CC data to be transmitted. */
585fb111
JB
4979# define TV_CC_DATA_2_MASK 0x007f0000
4980# define TV_CC_DATA_2_SHIFT 16
646b4269 4981/* First word of CC data to be transmitted. */
585fb111
JB
4982# define TV_CC_DATA_1_MASK 0x0000007f
4983# define TV_CC_DATA_1_SHIFT 0
4984
f0f59a00
VS
4985#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4986#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4987#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4988#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4989
040d87f1 4990/* Display Port */
f0f59a00
VS
4991#define DP_A _MMIO(0x64000) /* eDP */
4992#define DP_B _MMIO(0x64100)
4993#define DP_C _MMIO(0x64200)
4994#define DP_D _MMIO(0x64300)
040d87f1 4995
f0f59a00
VS
4996#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4997#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4998#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4999
040d87f1
KP
5000#define DP_PORT_EN (1 << 31)
5001#define DP_PIPEB_SELECT (1 << 30)
47a05eca 5002#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
5003#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
5004#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 5005
040d87f1
KP
5006/* Link training mode - select a suitable mode for each stage */
5007#define DP_LINK_TRAIN_PAT_1 (0 << 28)
5008#define DP_LINK_TRAIN_PAT_2 (1 << 28)
5009#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5010#define DP_LINK_TRAIN_OFF (3 << 28)
5011#define DP_LINK_TRAIN_MASK (3 << 28)
5012#define DP_LINK_TRAIN_SHIFT 28
5013
8db9d77b
ZW
5014/* CPT Link training mode */
5015#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5016#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5017#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5018#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5019#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5020#define DP_LINK_TRAIN_SHIFT_CPT 8
5021
040d87f1
KP
5022/* Signal voltages. These are mostly controlled by the other end */
5023#define DP_VOLTAGE_0_4 (0 << 25)
5024#define DP_VOLTAGE_0_6 (1 << 25)
5025#define DP_VOLTAGE_0_8 (2 << 25)
5026#define DP_VOLTAGE_1_2 (3 << 25)
5027#define DP_VOLTAGE_MASK (7 << 25)
5028#define DP_VOLTAGE_SHIFT 25
5029
5030/* Signal pre-emphasis levels, like voltages, the other end tells us what
5031 * they want
5032 */
5033#define DP_PRE_EMPHASIS_0 (0 << 22)
5034#define DP_PRE_EMPHASIS_3_5 (1 << 22)
5035#define DP_PRE_EMPHASIS_6 (2 << 22)
5036#define DP_PRE_EMPHASIS_9_5 (3 << 22)
5037#define DP_PRE_EMPHASIS_MASK (7 << 22)
5038#define DP_PRE_EMPHASIS_SHIFT 22
5039
5040/* How many wires to use. I guess 3 was too hard */
17aa6be9 5041#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 5042#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 5043#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
5044
5045/* Mystic DPCD version 1.1 special mode */
5046#define DP_ENHANCED_FRAMING (1 << 18)
5047
32f9d658
ZW
5048/* eDP */
5049#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 5050#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
5051#define DP_PLL_FREQ_MASK (3 << 16)
5052
646b4269 5053/* locked once port is enabled */
040d87f1
KP
5054#define DP_PORT_REVERSAL (1 << 15)
5055
32f9d658
ZW
5056/* eDP */
5057#define DP_PLL_ENABLE (1 << 14)
5058
646b4269 5059/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
5060#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5061
5062#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 5063#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 5064
646b4269 5065/* limit RGB values to avoid confusing TVs */
040d87f1
KP
5066#define DP_COLOR_RANGE_16_235 (1 << 8)
5067
646b4269 5068/* Turn on the audio link */
040d87f1
KP
5069#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5070
646b4269 5071/* vs and hs sync polarity */
040d87f1
KP
5072#define DP_SYNC_VS_HIGH (1 << 4)
5073#define DP_SYNC_HS_HIGH (1 << 3)
5074
646b4269 5075/* A fantasy */
040d87f1
KP
5076#define DP_DETECTED (1 << 2)
5077
646b4269 5078/* The aux channel provides a way to talk to the
040d87f1
KP
5079 * signal sink for DDC etc. Max packet size supported
5080 * is 20 bytes in each direction, hence the 5 fixed
5081 * data registers
5082 */
da00bdcf
VS
5083#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
5084#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
5085#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
5086#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
5087#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
5088#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
5089
5090#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
5091#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
5092#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
5093#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
5094#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
5095#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
5096
5097#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
5098#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
5099#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
5100#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
5101#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
5102#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
5103
5104#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
5105#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
5106#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
5107#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
5108#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
5109#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 5110
a324fcac
RV
5111#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510)
5112#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514)
5113#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518)
5114#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c)
5115#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520)
5116#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524)
5117
bdabdb63
VS
5118#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5119#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
5120
5121#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5122#define DP_AUX_CH_CTL_DONE (1 << 30)
5123#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5124#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5125#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5126#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5127#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
6fa228ba 5128#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
040d87f1
KP
5129#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5130#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5131#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5132#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5133#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5134#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5135#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5136#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5137#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5138#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5139#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5140#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5141#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
5142#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5143#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5144#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 5145#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 5146#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 5147#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
5148
5149/*
5150 * Computing GMCH M and N values for the Display Port link
5151 *
5152 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5153 *
5154 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5155 *
5156 * The GMCH value is used internally
5157 *
5158 * bytes_per_pixel is the number of bytes coming out of the plane,
5159 * which is after the LUTs, so we want the bytes for our color format.
5160 * For our current usage, this is always 3, one byte for R, G and B.
5161 */
e3b95f1e
DV
5162#define _PIPEA_DATA_M_G4X 0x70050
5163#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
5164
5165/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 5166#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 5167#define TU_SIZE_SHIFT 25
a65851af 5168#define TU_SIZE_MASK (0x3f << 25)
040d87f1 5169
a65851af
VS
5170#define DATA_LINK_M_N_MASK (0xffffff)
5171#define DATA_LINK_N_MAX (0x800000)
040d87f1 5172
e3b95f1e
DV
5173#define _PIPEA_DATA_N_G4X 0x70054
5174#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
5175#define PIPE_GMCH_DATA_N_MASK (0xffffff)
5176
5177/*
5178 * Computing Link M and N values for the Display Port link
5179 *
5180 * Link M / N = pixel_clock / ls_clk
5181 *
5182 * (the DP spec calls pixel_clock the 'strm_clk')
5183 *
5184 * The Link value is transmitted in the Main Stream
5185 * Attributes and VB-ID.
5186 */
5187
e3b95f1e
DV
5188#define _PIPEA_LINK_M_G4X 0x70060
5189#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
5190#define PIPEA_DP_LINK_M_MASK (0xffffff)
5191
e3b95f1e
DV
5192#define _PIPEA_LINK_N_G4X 0x70064
5193#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
5194#define PIPEA_DP_LINK_N_MASK (0xffffff)
5195
f0f59a00
VS
5196#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
5197#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
5198#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
5199#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 5200
585fb111
JB
5201/* Display & cursor control */
5202
5203/* Pipe A */
a57c774a 5204#define _PIPEADSL 0x70000
837ba00f
PZ
5205#define DSL_LINEMASK_GEN2 0x00000fff
5206#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 5207#define _PIPEACONF 0x70008
5eddb70b
CW
5208#define PIPECONF_ENABLE (1<<31)
5209#define PIPECONF_DISABLE 0
5210#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 5211#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 5212#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 5213#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
5214#define PIPECONF_SINGLE_WIDE 0
5215#define PIPECONF_PIPE_UNLOCKED 0
5216#define PIPECONF_PIPE_LOCKED (1<<25)
5217#define PIPECONF_PALETTE 0
5218#define PIPECONF_GAMMA (1<<24)
585fb111 5219#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 5220#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 5221#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
5222/* Note that pre-gen3 does not support interlaced display directly. Panel
5223 * fitting must be disabled on pre-ilk for interlaced. */
5224#define PIPECONF_PROGRESSIVE (0 << 21)
5225#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
5226#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
5227#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
5228#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
5229/* Ironlake and later have a complete new set of values for interlaced. PFIT
5230 * means panel fitter required, PF means progressive fetch, DBL means power
5231 * saving pixel doubling. */
5232#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
5233#define PIPECONF_INTERLACED_ILK (3 << 21)
5234#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
5235#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 5236#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 5237#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 5238#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 5239#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 5240#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
5241#define PIPECONF_BPC_MASK (0x7 << 5)
5242#define PIPECONF_8BPC (0<<5)
5243#define PIPECONF_10BPC (1<<5)
5244#define PIPECONF_6BPC (2<<5)
5245#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
5246#define PIPECONF_DITHER_EN (1<<4)
5247#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
5248#define PIPECONF_DITHER_TYPE_SP (0<<2)
5249#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
5250#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
5251#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 5252#define _PIPEASTAT 0x70024
585fb111 5253#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 5254#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
5255#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
5256#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 5257#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 5258#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 5259#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
5260#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
5261#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
5262#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
5263#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 5264#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
5265#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
5266#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
5267#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 5268#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 5269#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
5270#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
5271#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 5272#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 5273#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 5274#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 5275#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
5276#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
5277#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
5278#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
5279#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 5280#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 5281#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 5282#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
5283#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
5284#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
5285#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
5286#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 5287#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 5288#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
5289#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
5290#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 5291#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 5292#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
5293#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
5294#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 5295#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 5296#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 5297#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
5298#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
5299
755e9019
ID
5300#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
5301#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
5302
84fd4f4e
RB
5303#define PIPE_A_OFFSET 0x70000
5304#define PIPE_B_OFFSET 0x71000
5305#define PIPE_C_OFFSET 0x72000
5306#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
5307/*
5308 * There's actually no pipe EDP. Some pipe registers have
5309 * simply shifted from the pipe to the transcoder, while
5310 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
5311 * to access such registers in transcoder EDP.
5312 */
5313#define PIPE_EDP_OFFSET 0x7f000
5314
f0f59a00 5315#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
5316 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
5317 dev_priv->info.display_mmio_offset)
a57c774a 5318
f0f59a00
VS
5319#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
5320#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
5321#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
5322#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
5323#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 5324
756f85cf
PZ
5325#define _PIPE_MISC_A 0x70030
5326#define _PIPE_MISC_B 0x71030
b22ca995
SS
5327#define PIPEMISC_YUV420_ENABLE (1<<27)
5328#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26)
5329#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11)
756f85cf
PZ
5330#define PIPEMISC_DITHER_BPC_MASK (7<<5)
5331#define PIPEMISC_DITHER_8_BPC (0<<5)
5332#define PIPEMISC_DITHER_10_BPC (1<<5)
5333#define PIPEMISC_DITHER_6_BPC (2<<5)
5334#define PIPEMISC_DITHER_12_BPC (3<<5)
5335#define PIPEMISC_DITHER_ENABLE (1<<4)
5336#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
5337#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 5338#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 5339
f0f59a00 5340#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 5341#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
5342#define PIPEB_HLINE_INT_EN (1<<28)
5343#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
5344#define SPRITED_FLIP_DONE_INT_EN (1<<26)
5345#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
5346#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 5347#define PIPE_PSR_INT_EN (1<<22)
7983117f 5348#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
5349#define PIPEA_HLINE_INT_EN (1<<20)
5350#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
5351#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
5352#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 5353#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
5354#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
5355#define PIPEC_HLINE_INT_EN (1<<12)
5356#define PIPEC_VBLANK_INT_EN (1<<11)
5357#define SPRITEF_FLIPDONE_INT_EN (1<<10)
5358#define SPRITEE_FLIPDONE_INT_EN (1<<9)
5359#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 5360
f0f59a00 5361#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
5362#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
5363#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
5364#define PLANEC_INVALID_GTT_INT_EN (1<<25)
5365#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
5366#define CURSORB_INVALID_GTT_INT_EN (1<<23)
5367#define CURSORA_INVALID_GTT_INT_EN (1<<22)
5368#define SPRITED_INVALID_GTT_INT_EN (1<<21)
5369#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
5370#define PLANEB_INVALID_GTT_INT_EN (1<<19)
5371#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
5372#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
5373#define PLANEA_INVALID_GTT_INT_EN (1<<16)
5374#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
5375#define DPINVGTT_EN_MASK_CHV 0xfff0000
5376#define SPRITEF_INVALID_GTT_STATUS (1<<11)
5377#define SPRITEE_INVALID_GTT_STATUS (1<<10)
5378#define PLANEC_INVALID_GTT_STATUS (1<<9)
5379#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
5380#define CURSORB_INVALID_GTT_STATUS (1<<7)
5381#define CURSORA_INVALID_GTT_STATUS (1<<6)
5382#define SPRITED_INVALID_GTT_STATUS (1<<5)
5383#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5384#define PLANEB_INVALID_GTT_STATUS (1<<3)
5385#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5386#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5387#define PLANEA_INVALID_GTT_STATUS (1<<0)
5388#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 5389#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 5390
f0f59a00 5391#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
5392#define DSPARB_CSTART_MASK (0x7f << 7)
5393#define DSPARB_CSTART_SHIFT 7
5394#define DSPARB_BSTART_MASK (0x7f)
5395#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
5396#define DSPARB_BEND_SHIFT 9 /* on 855 */
5397#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
5398#define DSPARB_SPRITEA_SHIFT_VLV 0
5399#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5400#define DSPARB_SPRITEB_SHIFT_VLV 8
5401#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5402#define DSPARB_SPRITEC_SHIFT_VLV 16
5403#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5404#define DSPARB_SPRITED_SHIFT_VLV 24
5405#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 5406#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
5407#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5408#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5409#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5410#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5411#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5412#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5413#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5414#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5415#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5416#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5417#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5418#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 5419#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
5420#define DSPARB_SPRITEE_SHIFT_VLV 0
5421#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5422#define DSPARB_SPRITEF_SHIFT_VLV 8
5423#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 5424
0a560674 5425/* pnv/gen4/g4x/vlv/chv */
f0f59a00 5426#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
5427#define DSPFW_SR_SHIFT 23
5428#define DSPFW_SR_MASK (0x1ff<<23)
5429#define DSPFW_CURSORB_SHIFT 16
5430#define DSPFW_CURSORB_MASK (0x3f<<16)
5431#define DSPFW_PLANEB_SHIFT 8
5432#define DSPFW_PLANEB_MASK (0x7f<<8)
5433#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5434#define DSPFW_PLANEA_SHIFT 0
5435#define DSPFW_PLANEA_MASK (0x7f<<0)
5436#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5437#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
5438#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5439#define DSPFW_FBC_SR_SHIFT 28
5440#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5441#define DSPFW_FBC_HPLL_SR_SHIFT 24
5442#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5443#define DSPFW_SPRITEB_SHIFT (16)
5444#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5445#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5446#define DSPFW_CURSORA_SHIFT 8
5447#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
5448#define DSPFW_PLANEC_OLD_SHIFT 0
5449#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
5450#define DSPFW_SPRITEA_SHIFT 0
5451#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5452#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 5453#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 5454#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 5455#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 5456#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
5457#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5458#define DSPFW_HPLL_CURSOR_SHIFT 16
5459#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
5460#define DSPFW_HPLL_SR_SHIFT 0
5461#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5462
5463/* vlv/chv */
f0f59a00 5464#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
5465#define DSPFW_SPRITEB_WM1_SHIFT 16
5466#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5467#define DSPFW_CURSORA_WM1_SHIFT 8
5468#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5469#define DSPFW_SPRITEA_WM1_SHIFT 0
5470#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 5471#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
5472#define DSPFW_PLANEB_WM1_SHIFT 24
5473#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5474#define DSPFW_PLANEA_WM1_SHIFT 16
5475#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5476#define DSPFW_CURSORB_WM1_SHIFT 8
5477#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5478#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5479#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 5480#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
5481#define DSPFW_SR_WM1_SHIFT 0
5482#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
5483#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5484#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
5485#define DSPFW_SPRITED_WM1_SHIFT 24
5486#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5487#define DSPFW_SPRITED_SHIFT 16
15665979 5488#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
5489#define DSPFW_SPRITEC_WM1_SHIFT 8
5490#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5491#define DSPFW_SPRITEC_SHIFT 0
15665979 5492#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 5493#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
5494#define DSPFW_SPRITEF_WM1_SHIFT 24
5495#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5496#define DSPFW_SPRITEF_SHIFT 16
15665979 5497#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
5498#define DSPFW_SPRITEE_WM1_SHIFT 8
5499#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5500#define DSPFW_SPRITEE_SHIFT 0
15665979 5501#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 5502#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
5503#define DSPFW_PLANEC_WM1_SHIFT 24
5504#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5505#define DSPFW_PLANEC_SHIFT 16
15665979 5506#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
5507#define DSPFW_CURSORC_WM1_SHIFT 8
5508#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5509#define DSPFW_CURSORC_SHIFT 0
5510#define DSPFW_CURSORC_MASK (0x3f<<0)
5511
5512/* vlv/chv high order bits */
f0f59a00 5513#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 5514#define DSPFW_SR_HI_SHIFT 24
ae80152d 5515#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5516#define DSPFW_SPRITEF_HI_SHIFT 23
5517#define DSPFW_SPRITEF_HI_MASK (1<<23)
5518#define DSPFW_SPRITEE_HI_SHIFT 22
5519#define DSPFW_SPRITEE_HI_MASK (1<<22)
5520#define DSPFW_PLANEC_HI_SHIFT 21
5521#define DSPFW_PLANEC_HI_MASK (1<<21)
5522#define DSPFW_SPRITED_HI_SHIFT 20
5523#define DSPFW_SPRITED_HI_MASK (1<<20)
5524#define DSPFW_SPRITEC_HI_SHIFT 16
5525#define DSPFW_SPRITEC_HI_MASK (1<<16)
5526#define DSPFW_PLANEB_HI_SHIFT 12
5527#define DSPFW_PLANEB_HI_MASK (1<<12)
5528#define DSPFW_SPRITEB_HI_SHIFT 8
5529#define DSPFW_SPRITEB_HI_MASK (1<<8)
5530#define DSPFW_SPRITEA_HI_SHIFT 4
5531#define DSPFW_SPRITEA_HI_MASK (1<<4)
5532#define DSPFW_PLANEA_HI_SHIFT 0
5533#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 5534#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 5535#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 5536#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
5537#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5538#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5539#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5540#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5541#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5542#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5543#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5544#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5545#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5546#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5547#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5548#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5549#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5550#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5551#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5552#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5553#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5554#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 5555
12a3c055 5556/* drain latency register values*/
f0f59a00 5557#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 5558#define DDL_CURSOR_SHIFT 24
01e184cc 5559#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 5560#define DDL_PLANE_SHIFT 0
341c526f
VS
5561#define DDL_PRECISION_HIGH (1<<7)
5562#define DDL_PRECISION_LOW (0<<7)
0948c265 5563#define DRAIN_LATENCY_MASK 0x7f
12a3c055 5564
f0f59a00 5565#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 5566#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 5567#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 5568
c231775c 5569#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
dfa311f0 5570#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */
c231775c 5571
7662c8bd 5572/* FIFO watermark sizes etc */
0e442c60 5573#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
5574#define I915_FIFO_LINE_SIZE 64
5575#define I830_FIFO_LINE_SIZE 32
0e442c60 5576
ceb04246 5577#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 5578#define G4X_FIFO_SIZE 127
1b07e04e
ZY
5579#define I965_FIFO_SIZE 512
5580#define I945_FIFO_SIZE 127
7662c8bd 5581#define I915_FIFO_SIZE 95
dff33cfc 5582#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 5583#define I830_FIFO_SIZE 95
0e442c60 5584
ceb04246 5585#define VALLEYVIEW_MAX_WM 0xff
0e442c60 5586#define G4X_MAX_WM 0x3f
7662c8bd
SL
5587#define I915_MAX_WM 0x3f
5588
f2b115e6
AJ
5589#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5590#define PINEVIEW_FIFO_LINE_SIZE 64
5591#define PINEVIEW_MAX_WM 0x1ff
5592#define PINEVIEW_DFT_WM 0x3f
5593#define PINEVIEW_DFT_HPLLOFF_WM 0
5594#define PINEVIEW_GUARD_WM 10
5595#define PINEVIEW_CURSOR_FIFO 64
5596#define PINEVIEW_CURSOR_MAX_WM 0x3f
5597#define PINEVIEW_CURSOR_DFT_WM 0
5598#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 5599
ceb04246 5600#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
5601#define I965_CURSOR_FIFO 64
5602#define I965_CURSOR_MAX_WM 32
5603#define I965_CURSOR_DFT_WM 8
7f8a8569 5604
fae1267d 5605/* Watermark register definitions for SKL */
086f8e84
VS
5606#define _CUR_WM_A_0 0x70140
5607#define _CUR_WM_B_0 0x71140
5608#define _PLANE_WM_1_A_0 0x70240
5609#define _PLANE_WM_1_B_0 0x71240
5610#define _PLANE_WM_2_A_0 0x70340
5611#define _PLANE_WM_2_B_0 0x71340
5612#define _PLANE_WM_TRANS_1_A_0 0x70268
5613#define _PLANE_WM_TRANS_1_B_0 0x71268
5614#define _PLANE_WM_TRANS_2_A_0 0x70368
5615#define _PLANE_WM_TRANS_2_B_0 0x71368
5616#define _CUR_WM_TRANS_A_0 0x70168
5617#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
5618#define PLANE_WM_EN (1 << 31)
5619#define PLANE_WM_LINES_SHIFT 14
5620#define PLANE_WM_LINES_MASK 0x1f
5621#define PLANE_WM_BLOCKS_MASK 0x3ff
5622
086f8e84 5623#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
5624#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5625#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 5626
086f8e84
VS
5627#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5628#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
5629#define _PLANE_WM_BASE(pipe, plane) \
5630 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5631#define PLANE_WM(pipe, plane, level) \
f0f59a00 5632 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 5633#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 5634 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 5635#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 5636 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 5637#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 5638 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 5639
7f8a8569 5640/* define the Watermark register on Ironlake */
f0f59a00 5641#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 5642#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 5643#define WM0_PIPE_PLANE_SHIFT 16
1996d624 5644#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 5645#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 5646#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 5647
f0f59a00
VS
5648#define WM0_PIPEB_ILK _MMIO(0x45104)
5649#define WM0_PIPEC_IVB _MMIO(0x45200)
5650#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
5651#define WM1_LP_SR_EN (1<<31)
5652#define WM1_LP_LATENCY_SHIFT 24
5653#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
5654#define WM1_LP_FBC_MASK (0xf<<20)
5655#define WM1_LP_FBC_SHIFT 20
416f4727 5656#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 5657#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 5658#define WM1_LP_SR_SHIFT 8
1996d624 5659#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 5660#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 5661#define WM2_LP_EN (1<<31)
f0f59a00 5662#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 5663#define WM3_LP_EN (1<<31)
f0f59a00
VS
5664#define WM1S_LP_ILK _MMIO(0x45120)
5665#define WM2S_LP_IVB _MMIO(0x45124)
5666#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 5667#define WM1S_LP_EN (1<<31)
7f8a8569 5668
cca32e9a
PZ
5669#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5670 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5671 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5672
7f8a8569 5673/* Memory latency timer register */
f0f59a00 5674#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
5675#define MLTR_WM1_SHIFT 0
5676#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
5677/* the unit of memory self-refresh latency time is 0.5us */
5678#define ILK_SRLT_MASK 0x3f
5679
1398261a
YL
5680
5681/* the address where we get all kinds of latency value */
f0f59a00 5682#define SSKPD _MMIO(0x5d10)
1398261a
YL
5683#define SSKPD_WM_MASK 0x3f
5684#define SSKPD_WM0_SHIFT 0
5685#define SSKPD_WM1_SHIFT 8
5686#define SSKPD_WM2_SHIFT 16
5687#define SSKPD_WM3_SHIFT 24
5688
585fb111
JB
5689/*
5690 * The two pipe frame counter registers are not synchronized, so
5691 * reading a stable value is somewhat tricky. The following code
5692 * should work:
5693 *
5694 * do {
5695 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5696 * PIPE_FRAME_HIGH_SHIFT;
5697 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5698 * PIPE_FRAME_LOW_SHIFT);
5699 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5700 * PIPE_FRAME_HIGH_SHIFT);
5701 * } while (high1 != high2);
5702 * frame = (high1 << 8) | low1;
5703 */
25a2e2d0 5704#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
5705#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5706#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 5707#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
5708#define PIPE_FRAME_LOW_MASK 0xff000000
5709#define PIPE_FRAME_LOW_SHIFT 24
5710#define PIPE_PIXEL_MASK 0x00ffffff
5711#define PIPE_PIXEL_SHIFT 0
9880b7a5 5712/* GM45+ just has to be different */
fd8f507c
VS
5713#define _PIPEA_FRMCOUNT_G4X 0x70040
5714#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
5715#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5716#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
5717
5718/* Cursor A & B regs */
5efb3e28 5719#define _CURACNTR 0x70080
14b60391
JB
5720/* Old style CUR*CNTR flags (desktop 8xx) */
5721#define CURSOR_ENABLE 0x80000000
5722#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5723#define CURSOR_STRIDE_SHIFT 28
5724#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5725#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5726#define CURSOR_FORMAT_SHIFT 24
5727#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5728#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5729#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5730#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5731#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5732#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5733/* New style CUR*CNTR flags */
5734#define CURSOR_MODE 0x27
585fb111 5735#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5736#define CURSOR_MODE_128_32B_AX 0x02
5737#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5738#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5739#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5740#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5741#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
d509e28b 5742#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
585fb111 5743#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5744#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5745#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5746#define _CURABASE 0x70084
5747#define _CURAPOS 0x70088
585fb111
JB
5748#define CURSOR_POS_MASK 0x007FF
5749#define CURSOR_POS_SIGN 0x8000
5750#define CURSOR_X_SHIFT 0
5751#define CURSOR_Y_SHIFT 16
024faac7
VS
5752#define CURSIZE _MMIO(0x700a0) /* 845/865 */
5753#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
5754#define CUR_FBC_CTL_EN (1 << 31)
a8ada068 5755#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
5756#define _CURBCNTR 0x700c0
5757#define _CURBBASE 0x700c4
5758#define _CURBPOS 0x700c8
585fb111 5759
65a21cd6
JB
5760#define _CURBCNTR_IVB 0x71080
5761#define _CURBBASE_IVB 0x71084
5762#define _CURBPOS_IVB 0x71088
5763
f0f59a00 5764#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5765 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5766 dev_priv->info.display_mmio_offset)
5767
5768#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5769#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5770#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
024faac7 5771#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
a8ada068 5772#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 5773
5efb3e28
VS
5774#define CURSOR_A_OFFSET 0x70080
5775#define CURSOR_B_OFFSET 0x700c0
5776#define CHV_CURSOR_C_OFFSET 0x700e0
5777#define IVB_CURSOR_B_OFFSET 0x71080
5778#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5779
585fb111 5780/* Display A control */
a57c774a 5781#define _DSPACNTR 0x70180
585fb111
JB
5782#define DISPLAY_PLANE_ENABLE (1<<31)
5783#define DISPLAY_PLANE_DISABLE 0
5784#define DISPPLANE_GAMMA_ENABLE (1<<30)
5785#define DISPPLANE_GAMMA_DISABLE 0
5786#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5787#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5788#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5789#define DISPPLANE_BGRA555 (0x3<<26)
5790#define DISPPLANE_BGRX555 (0x4<<26)
5791#define DISPPLANE_BGRX565 (0x5<<26)
5792#define DISPPLANE_BGRX888 (0x6<<26)
5793#define DISPPLANE_BGRA888 (0x7<<26)
5794#define DISPPLANE_RGBX101010 (0x8<<26)
5795#define DISPPLANE_RGBA101010 (0x9<<26)
5796#define DISPPLANE_BGRX101010 (0xa<<26)
5797#define DISPPLANE_RGBX161616 (0xc<<26)
5798#define DISPPLANE_RGBX888 (0xe<<26)
5799#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5800#define DISPPLANE_STEREO_ENABLE (1<<25)
5801#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5802#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5803#define DISPPLANE_SEL_PIPE_SHIFT 24
5804#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
d509e28b 5805#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5806#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5807#define DISPPLANE_SRC_KEY_DISABLE 0
5808#define DISPPLANE_LINE_DOUBLE (1<<20)
5809#define DISPPLANE_NO_LINE_DOUBLE 0
5810#define DISPPLANE_STEREO_POLARITY_FIRST 0
5811#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5812#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5813#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5814#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5815#define DISPPLANE_TILED (1<<10)
c14b0485 5816#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5817#define _DSPAADDR 0x70184
5818#define _DSPASTRIDE 0x70188
5819#define _DSPAPOS 0x7018C /* reserved */
5820#define _DSPASIZE 0x70190
5821#define _DSPASURF 0x7019C /* 965+ only */
5822#define _DSPATILEOFF 0x701A4 /* 965+ only */
5823#define _DSPAOFFSET 0x701A4 /* HSW */
5824#define _DSPASURFLIVE 0x701AC
5825
f0f59a00
VS
5826#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5827#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5828#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5829#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5830#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5831#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5832#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5833#define DSPLINOFF(plane) DSPADDR(plane)
5834#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5835#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5836
c14b0485
VS
5837/* CHV pipe B blender and primary plane */
5838#define _CHV_BLEND_A 0x60a00
5839#define CHV_BLEND_LEGACY (0<<30)
5840#define CHV_BLEND_ANDROID (1<<30)
5841#define CHV_BLEND_MPO (2<<30)
5842#define CHV_BLEND_MASK (3<<30)
5843#define _CHV_CANVAS_A 0x60a04
5844#define _PRIMPOS_A 0x60a08
5845#define _PRIMSIZE_A 0x60a0c
5846#define _PRIMCNSTALPHA_A 0x60a10
5847#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5848
f0f59a00
VS
5849#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5850#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5851#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5852#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5853#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5854
446f2545
AR
5855/* Display/Sprite base address macros */
5856#define DISP_BASEADDR_MASK (0xfffff000)
5857#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5858#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5859
85fa792b
VS
5860/*
5861 * VBIOS flags
5862 * gen2:
5863 * [00:06] alm,mgm
5864 * [10:16] all
5865 * [30:32] alm,mgm
5866 * gen3+:
5867 * [00:0f] all
5868 * [10:1f] all
5869 * [30:32] all
5870 */
f0f59a00
VS
5871#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5872#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5873#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5874#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5875
5876/* Pipe B */
5c969aa7
DL
5877#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5878#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5879#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5880#define _PIPEBFRAMEHIGH 0x71040
5881#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5882#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5883#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5884
585fb111
JB
5885
5886/* Display B control */
5c969aa7 5887#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5888#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5889#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5890#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5891#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5892#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5893#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5894#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5895#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5896#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5897#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5898#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5899#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5900
b840d907
JB
5901/* Sprite A control */
5902#define _DVSACNTR 0x72180
5903#define DVS_ENABLE (1<<31)
5904#define DVS_GAMMA_ENABLE (1<<30)
5905#define DVS_PIXFORMAT_MASK (3<<25)
5906#define DVS_FORMAT_YUV422 (0<<25)
5907#define DVS_FORMAT_RGBX101010 (1<<25)
5908#define DVS_FORMAT_RGBX888 (2<<25)
5909#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5910#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5911#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5912#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5913#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5914#define DVS_YUV_ORDER_YUYV (0<<16)
5915#define DVS_YUV_ORDER_UYVY (1<<16)
5916#define DVS_YUV_ORDER_YVYU (2<<16)
5917#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5918#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5919#define DVS_DEST_KEY (1<<2)
5920#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5921#define DVS_TILED (1<<10)
5922#define _DVSALINOFF 0x72184
5923#define _DVSASTRIDE 0x72188
5924#define _DVSAPOS 0x7218c
5925#define _DVSASIZE 0x72190
5926#define _DVSAKEYVAL 0x72194
5927#define _DVSAKEYMSK 0x72198
5928#define _DVSASURF 0x7219c
5929#define _DVSAKEYMAXVAL 0x721a0
5930#define _DVSATILEOFF 0x721a4
5931#define _DVSASURFLIVE 0x721ac
5932#define _DVSASCALE 0x72204
5933#define DVS_SCALE_ENABLE (1<<31)
5934#define DVS_FILTER_MASK (3<<29)
5935#define DVS_FILTER_MEDIUM (0<<29)
5936#define DVS_FILTER_ENHANCING (1<<29)
5937#define DVS_FILTER_SOFTENING (2<<29)
5938#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5939#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5940#define _DVSAGAMC 0x72300
5941
5942#define _DVSBCNTR 0x73180
5943#define _DVSBLINOFF 0x73184
5944#define _DVSBSTRIDE 0x73188
5945#define _DVSBPOS 0x7318c
5946#define _DVSBSIZE 0x73190
5947#define _DVSBKEYVAL 0x73194
5948#define _DVSBKEYMSK 0x73198
5949#define _DVSBSURF 0x7319c
5950#define _DVSBKEYMAXVAL 0x731a0
5951#define _DVSBTILEOFF 0x731a4
5952#define _DVSBSURFLIVE 0x731ac
5953#define _DVSBSCALE 0x73204
5954#define _DVSBGAMC 0x73300
5955
f0f59a00
VS
5956#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5957#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5958#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5959#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5960#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5961#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5962#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5963#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5964#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5965#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5966#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5967#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5968
5969#define _SPRA_CTL 0x70280
5970#define SPRITE_ENABLE (1<<31)
5971#define SPRITE_GAMMA_ENABLE (1<<30)
5972#define SPRITE_PIXFORMAT_MASK (7<<25)
5973#define SPRITE_FORMAT_YUV422 (0<<25)
5974#define SPRITE_FORMAT_RGBX101010 (1<<25)
5975#define SPRITE_FORMAT_RGBX888 (2<<25)
5976#define SPRITE_FORMAT_RGBX161616 (3<<25)
5977#define SPRITE_FORMAT_YUV444 (4<<25)
5978#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5979#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5980#define SPRITE_SOURCE_KEY (1<<22)
5981#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5982#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5983#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5984#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5985#define SPRITE_YUV_ORDER_YUYV (0<<16)
5986#define SPRITE_YUV_ORDER_UYVY (1<<16)
5987#define SPRITE_YUV_ORDER_YVYU (2<<16)
5988#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5989#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5990#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5991#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5992#define SPRITE_TILED (1<<10)
5993#define SPRITE_DEST_KEY (1<<2)
5994#define _SPRA_LINOFF 0x70284
5995#define _SPRA_STRIDE 0x70288
5996#define _SPRA_POS 0x7028c
5997#define _SPRA_SIZE 0x70290
5998#define _SPRA_KEYVAL 0x70294
5999#define _SPRA_KEYMSK 0x70298
6000#define _SPRA_SURF 0x7029c
6001#define _SPRA_KEYMAX 0x702a0
6002#define _SPRA_TILEOFF 0x702a4
c54173a8 6003#define _SPRA_OFFSET 0x702a4
32ae46bf 6004#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
6005#define _SPRA_SCALE 0x70304
6006#define SPRITE_SCALE_ENABLE (1<<31)
6007#define SPRITE_FILTER_MASK (3<<29)
6008#define SPRITE_FILTER_MEDIUM (0<<29)
6009#define SPRITE_FILTER_ENHANCING (1<<29)
6010#define SPRITE_FILTER_SOFTENING (2<<29)
6011#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
6012#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
6013#define _SPRA_GAMC 0x70400
6014
6015#define _SPRB_CTL 0x71280
6016#define _SPRB_LINOFF 0x71284
6017#define _SPRB_STRIDE 0x71288
6018#define _SPRB_POS 0x7128c
6019#define _SPRB_SIZE 0x71290
6020#define _SPRB_KEYVAL 0x71294
6021#define _SPRB_KEYMSK 0x71298
6022#define _SPRB_SURF 0x7129c
6023#define _SPRB_KEYMAX 0x712a0
6024#define _SPRB_TILEOFF 0x712a4
c54173a8 6025#define _SPRB_OFFSET 0x712a4
32ae46bf 6026#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
6027#define _SPRB_SCALE 0x71304
6028#define _SPRB_GAMC 0x71400
6029
f0f59a00
VS
6030#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6031#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6032#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6033#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6034#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6035#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6036#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6037#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6038#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6039#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6040#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6041#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6042#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
6043#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 6044
921c3b67 6045#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 6046#define SP_ENABLE (1<<31)
4ea67bc7 6047#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
6048#define SP_PIXFORMAT_MASK (0xf<<26)
6049#define SP_FORMAT_YUV422 (0<<26)
6050#define SP_FORMAT_BGR565 (5<<26)
6051#define SP_FORMAT_BGRX8888 (6<<26)
6052#define SP_FORMAT_BGRA8888 (7<<26)
6053#define SP_FORMAT_RGBX1010102 (8<<26)
6054#define SP_FORMAT_RGBA1010102 (9<<26)
6055#define SP_FORMAT_RGBX8888 (0xe<<26)
6056#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 6057#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
6058#define SP_SOURCE_KEY (1<<22)
6059#define SP_YUV_BYTE_ORDER_MASK (3<<16)
6060#define SP_YUV_ORDER_YUYV (0<<16)
6061#define SP_YUV_ORDER_UYVY (1<<16)
6062#define SP_YUV_ORDER_YVYU (2<<16)
6063#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 6064#define SP_ROTATE_180 (1<<15)
7f1f3851 6065#define SP_TILED (1<<10)
c14b0485 6066#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
6067#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6068#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6069#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6070#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6071#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6072#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6073#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6074#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6075#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6076#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 6077#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
6078#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
6079
6080#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
6081#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
6082#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
6083#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
6084#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
6085#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
6086#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
6087#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
6088#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
6089#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
6090#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
6091#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 6092
83c04a62
VS
6093#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
6094 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
6095
6096#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
6097#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
6098#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
6099#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
6100#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
6101#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
6102#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
6103#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
6104#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
6105#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
6106#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
6107#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
7f1f3851 6108
6ca2aeb2
VS
6109/*
6110 * CHV pipe B sprite CSC
6111 *
6112 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
6113 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
6114 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
6115 */
83c04a62
VS
6116#define _MMIO_CHV_SPCSC(plane_id, reg) \
6117 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
6118
6119#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
6120#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
6121#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
6ca2aeb2
VS
6122#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
6123#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
6124
83c04a62
VS
6125#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
6126#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
6127#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
6128#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
6129#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
6ca2aeb2
VS
6130#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
6131#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
6132
83c04a62
VS
6133#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
6134#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
6135#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
6ca2aeb2
VS
6136#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
6137#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
6138
83c04a62
VS
6139#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
6140#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
6141#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
6ca2aeb2
VS
6142#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
6143#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
6144
70d21f0e
DL
6145/* Skylake plane registers */
6146
6147#define _PLANE_CTL_1_A 0x70180
6148#define _PLANE_CTL_2_A 0x70280
6149#define _PLANE_CTL_3_A 0x70380
6150#define PLANE_CTL_ENABLE (1 << 31)
4036c78c 6151#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
b5972776
JA
6152/*
6153 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
6154 * expanded to include bit 23 as well. However, the shift-24 based values
6155 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
6156 */
70d21f0e
DL
6157#define PLANE_CTL_FORMAT_MASK (0xf << 24)
6158#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
6159#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
6160#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
6161#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
6162#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
6163#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
6164#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
6165#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
b5972776 6166#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
4036c78c 6167#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
dc2a41b4
DL
6168#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
6169#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
6170#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
6171#define PLANE_CTL_ORDER_BGRX (0 << 20)
6172#define PLANE_CTL_ORDER_RGBX (1 << 20)
6173#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
6174#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
6175#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
6176#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
6177#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
6178#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
6179#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4036c78c 6180#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
70d21f0e
DL
6181#define PLANE_CTL_TILED_MASK (0x7 << 10)
6182#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
6183#define PLANE_CTL_TILED_X ( 1 << 10)
6184#define PLANE_CTL_TILED_Y ( 4 << 10)
6185#define PLANE_CTL_TILED_YF ( 5 << 10)
5f8e3f57 6186#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8)
4036c78c 6187#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
70d21f0e
DL
6188#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
6189#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
6190#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
6191#define PLANE_CTL_ROTATE_MASK 0x3
6192#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 6193#define PLANE_CTL_ROTATE_90 0x1
1447dde0 6194#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 6195#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
6196#define _PLANE_STRIDE_1_A 0x70188
6197#define _PLANE_STRIDE_2_A 0x70288
6198#define _PLANE_STRIDE_3_A 0x70388
6199#define _PLANE_POS_1_A 0x7018c
6200#define _PLANE_POS_2_A 0x7028c
6201#define _PLANE_POS_3_A 0x7038c
6202#define _PLANE_SIZE_1_A 0x70190
6203#define _PLANE_SIZE_2_A 0x70290
6204#define _PLANE_SIZE_3_A 0x70390
6205#define _PLANE_SURF_1_A 0x7019c
6206#define _PLANE_SURF_2_A 0x7029c
6207#define _PLANE_SURF_3_A 0x7039c
6208#define _PLANE_OFFSET_1_A 0x701a4
6209#define _PLANE_OFFSET_2_A 0x702a4
6210#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
6211#define _PLANE_KEYVAL_1_A 0x70194
6212#define _PLANE_KEYVAL_2_A 0x70294
6213#define _PLANE_KEYMSK_1_A 0x70198
6214#define _PLANE_KEYMSK_2_A 0x70298
6215#define _PLANE_KEYMAX_1_A 0x701a0
6216#define _PLANE_KEYMAX_2_A 0x702a0
2e2adb05
VS
6217#define _PLANE_AUX_DIST_1_A 0x701c0
6218#define _PLANE_AUX_DIST_2_A 0x702c0
6219#define _PLANE_AUX_OFFSET_1_A 0x701c4
6220#define _PLANE_AUX_OFFSET_2_A 0x702c4
47f9ea8b
ACO
6221#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
6222#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
6223#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
6224#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30)
6225#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23)
6226#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
4036c78c
JA
6227#define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
6228#define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
6229#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
6230#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
8211bd5b
DL
6231#define _PLANE_BUF_CFG_1_A 0x7027c
6232#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
6233#define _PLANE_NV12_BUF_CFG_1_A 0x70278
6234#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 6235
47f9ea8b 6236
70d21f0e
DL
6237#define _PLANE_CTL_1_B 0x71180
6238#define _PLANE_CTL_2_B 0x71280
6239#define _PLANE_CTL_3_B 0x71380
6240#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
6241#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
6242#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
6243#define PLANE_CTL(pipe, plane) \
f0f59a00 6244 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
6245
6246#define _PLANE_STRIDE_1_B 0x71188
6247#define _PLANE_STRIDE_2_B 0x71288
6248#define _PLANE_STRIDE_3_B 0x71388
6249#define _PLANE_STRIDE_1(pipe) \
6250 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
6251#define _PLANE_STRIDE_2(pipe) \
6252 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
6253#define _PLANE_STRIDE_3(pipe) \
6254 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
6255#define PLANE_STRIDE(pipe, plane) \
f0f59a00 6256 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
6257
6258#define _PLANE_POS_1_B 0x7118c
6259#define _PLANE_POS_2_B 0x7128c
6260#define _PLANE_POS_3_B 0x7138c
6261#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
6262#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
6263#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
6264#define PLANE_POS(pipe, plane) \
f0f59a00 6265 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
6266
6267#define _PLANE_SIZE_1_B 0x71190
6268#define _PLANE_SIZE_2_B 0x71290
6269#define _PLANE_SIZE_3_B 0x71390
6270#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
6271#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
6272#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
6273#define PLANE_SIZE(pipe, plane) \
f0f59a00 6274 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
6275
6276#define _PLANE_SURF_1_B 0x7119c
6277#define _PLANE_SURF_2_B 0x7129c
6278#define _PLANE_SURF_3_B 0x7139c
6279#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
6280#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
6281#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
6282#define PLANE_SURF(pipe, plane) \
f0f59a00 6283 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
6284
6285#define _PLANE_OFFSET_1_B 0x711a4
6286#define _PLANE_OFFSET_2_B 0x712a4
6287#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
6288#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
6289#define PLANE_OFFSET(pipe, plane) \
f0f59a00 6290 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 6291
dc2a41b4
DL
6292#define _PLANE_KEYVAL_1_B 0x71194
6293#define _PLANE_KEYVAL_2_B 0x71294
6294#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
6295#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
6296#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 6297 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
6298
6299#define _PLANE_KEYMSK_1_B 0x71198
6300#define _PLANE_KEYMSK_2_B 0x71298
6301#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
6302#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
6303#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 6304 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
6305
6306#define _PLANE_KEYMAX_1_B 0x711a0
6307#define _PLANE_KEYMAX_2_B 0x712a0
6308#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
6309#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
6310#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 6311 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 6312
8211bd5b
DL
6313#define _PLANE_BUF_CFG_1_B 0x7127c
6314#define _PLANE_BUF_CFG_2_B 0x7137c
6315#define _PLANE_BUF_CFG_1(pipe) \
6316 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
6317#define _PLANE_BUF_CFG_2(pipe) \
6318 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
6319#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 6320 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 6321
2cd601c6
CK
6322#define _PLANE_NV12_BUF_CFG_1_B 0x71278
6323#define _PLANE_NV12_BUF_CFG_2_B 0x71378
6324#define _PLANE_NV12_BUF_CFG_1(pipe) \
6325 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
6326#define _PLANE_NV12_BUF_CFG_2(pipe) \
6327 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
6328#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 6329 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 6330
2e2adb05
VS
6331#define _PLANE_AUX_DIST_1_B 0x711c0
6332#define _PLANE_AUX_DIST_2_B 0x712c0
6333#define _PLANE_AUX_DIST_1(pipe) \
6334 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
6335#define _PLANE_AUX_DIST_2(pipe) \
6336 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
6337#define PLANE_AUX_DIST(pipe, plane) \
6338 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
6339
6340#define _PLANE_AUX_OFFSET_1_B 0x711c4
6341#define _PLANE_AUX_OFFSET_2_B 0x712c4
6342#define _PLANE_AUX_OFFSET_1(pipe) \
6343 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
6344#define _PLANE_AUX_OFFSET_2(pipe) \
6345 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
6346#define PLANE_AUX_OFFSET(pipe, plane) \
6347 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
6348
47f9ea8b
ACO
6349#define _PLANE_COLOR_CTL_1_B 0x711CC
6350#define _PLANE_COLOR_CTL_2_B 0x712CC
6351#define _PLANE_COLOR_CTL_3_B 0x713CC
6352#define _PLANE_COLOR_CTL_1(pipe) \
6353 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
6354#define _PLANE_COLOR_CTL_2(pipe) \
6355 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
6356#define PLANE_COLOR_CTL(pipe, plane) \
6357 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
6358
6359#/* SKL new cursor registers */
8211bd5b
DL
6360#define _CUR_BUF_CFG_A 0x7017c
6361#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 6362#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 6363
585fb111 6364/* VBIOS regs */
f0f59a00 6365#define VGACNTRL _MMIO(0x71400)
585fb111
JB
6366# define VGA_DISP_DISABLE (1 << 31)
6367# define VGA_2X_MODE (1 << 30)
6368# define VGA_PIPE_B_SELECT (1 << 29)
6369
f0f59a00 6370#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 6371
f2b115e6 6372/* Ironlake */
b9055052 6373
f0f59a00 6374#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 6375
f0f59a00 6376#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
6377#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
6378#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
6379#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
6380#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
6381#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
6382#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
6383#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
6384#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
6385#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
6386#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6387
6388/* refresh rate hardware control */
f0f59a00 6389#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
6390#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
6391#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
6392
f0f59a00 6393#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 6394#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
6395#define FDI_PLL_BIOS_1 _MMIO(0x46004)
6396#define FDI_PLL_BIOS_2 _MMIO(0x46008)
6397#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
6398#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
6399#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 6400
f0f59a00 6401#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
6402# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
6403# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
6404
f0f59a00 6405#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
6406# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
6407
f0f59a00 6408#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
6409#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
6410#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
6411#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
6412
6413
a57c774a 6414#define _PIPEA_DATA_M1 0x60030
5eddb70b 6415#define PIPE_DATA_M1_OFFSET 0
a57c774a 6416#define _PIPEA_DATA_N1 0x60034
5eddb70b 6417#define PIPE_DATA_N1_OFFSET 0
b9055052 6418
a57c774a 6419#define _PIPEA_DATA_M2 0x60038
5eddb70b 6420#define PIPE_DATA_M2_OFFSET 0
a57c774a 6421#define _PIPEA_DATA_N2 0x6003c
5eddb70b 6422#define PIPE_DATA_N2_OFFSET 0
b9055052 6423
a57c774a 6424#define _PIPEA_LINK_M1 0x60040
5eddb70b 6425#define PIPE_LINK_M1_OFFSET 0
a57c774a 6426#define _PIPEA_LINK_N1 0x60044
5eddb70b 6427#define PIPE_LINK_N1_OFFSET 0
b9055052 6428
a57c774a 6429#define _PIPEA_LINK_M2 0x60048
5eddb70b 6430#define PIPE_LINK_M2_OFFSET 0
a57c774a 6431#define _PIPEA_LINK_N2 0x6004c
5eddb70b 6432#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
6433
6434/* PIPEB timing regs are same start from 0x61000 */
6435
a57c774a
AK
6436#define _PIPEB_DATA_M1 0x61030
6437#define _PIPEB_DATA_N1 0x61034
6438#define _PIPEB_DATA_M2 0x61038
6439#define _PIPEB_DATA_N2 0x6103c
6440#define _PIPEB_LINK_M1 0x61040
6441#define _PIPEB_LINK_N1 0x61044
6442#define _PIPEB_LINK_M2 0x61048
6443#define _PIPEB_LINK_N2 0x6104c
6444
f0f59a00
VS
6445#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6446#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6447#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6448#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6449#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6450#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6451#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6452#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
6453
6454/* CPU panel fitter */
9db4a9c7
JB
6455/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6456#define _PFA_CTL_1 0x68080
6457#define _PFB_CTL_1 0x68880
b9055052 6458#define PF_ENABLE (1<<31)
13888d78
PZ
6459#define PF_PIPE_SEL_MASK_IVB (3<<29)
6460#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
6461#define PF_FILTER_MASK (3<<23)
6462#define PF_FILTER_PROGRAMMED (0<<23)
6463#define PF_FILTER_MED_3x3 (1<<23)
6464#define PF_FILTER_EDGE_ENHANCE (2<<23)
6465#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
6466#define _PFA_WIN_SZ 0x68074
6467#define _PFB_WIN_SZ 0x68874
6468#define _PFA_WIN_POS 0x68070
6469#define _PFB_WIN_POS 0x68870
6470#define _PFA_VSCALE 0x68084
6471#define _PFB_VSCALE 0x68884
6472#define _PFA_HSCALE 0x68090
6473#define _PFB_HSCALE 0x68890
6474
f0f59a00
VS
6475#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6476#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6477#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6478#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6479#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 6480
bd2e244f
JB
6481#define _PSA_CTL 0x68180
6482#define _PSB_CTL 0x68980
6483#define PS_ENABLE (1<<31)
6484#define _PSA_WIN_SZ 0x68174
6485#define _PSB_WIN_SZ 0x68974
6486#define _PSA_WIN_POS 0x68170
6487#define _PSB_WIN_POS 0x68970
6488
f0f59a00
VS
6489#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6490#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6491#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 6492
1c9a2d4a
CK
6493/*
6494 * Skylake scalers
6495 */
6496#define _PS_1A_CTRL 0x68180
6497#define _PS_2A_CTRL 0x68280
6498#define _PS_1B_CTRL 0x68980
6499#define _PS_2B_CTRL 0x68A80
6500#define _PS_1C_CTRL 0x69180
6501#define PS_SCALER_EN (1 << 31)
6502#define PS_SCALER_MODE_MASK (3 << 28)
6503#define PS_SCALER_MODE_DYN (0 << 28)
6504#define PS_SCALER_MODE_HQ (1 << 28)
6505#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 6506#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
6507#define PS_FILTER_MASK (3 << 23)
6508#define PS_FILTER_MEDIUM (0 << 23)
6509#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6510#define PS_FILTER_BILINEAR (3 << 23)
6511#define PS_VERT3TAP (1 << 21)
6512#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6513#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6514#define PS_PWRUP_PROGRESS (1 << 17)
6515#define PS_V_FILTER_BYPASS (1 << 8)
6516#define PS_VADAPT_EN (1 << 7)
6517#define PS_VADAPT_MODE_MASK (3 << 5)
6518#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6519#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6520#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6521
6522#define _PS_PWR_GATE_1A 0x68160
6523#define _PS_PWR_GATE_2A 0x68260
6524#define _PS_PWR_GATE_1B 0x68960
6525#define _PS_PWR_GATE_2B 0x68A60
6526#define _PS_PWR_GATE_1C 0x69160
6527#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6528#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6529#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6530#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6531#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6532#define PS_PWR_GATE_SLPEN_8 0
6533#define PS_PWR_GATE_SLPEN_16 1
6534#define PS_PWR_GATE_SLPEN_24 2
6535#define PS_PWR_GATE_SLPEN_32 3
6536
6537#define _PS_WIN_POS_1A 0x68170
6538#define _PS_WIN_POS_2A 0x68270
6539#define _PS_WIN_POS_1B 0x68970
6540#define _PS_WIN_POS_2B 0x68A70
6541#define _PS_WIN_POS_1C 0x69170
6542
6543#define _PS_WIN_SZ_1A 0x68174
6544#define _PS_WIN_SZ_2A 0x68274
6545#define _PS_WIN_SZ_1B 0x68974
6546#define _PS_WIN_SZ_2B 0x68A74
6547#define _PS_WIN_SZ_1C 0x69174
6548
6549#define _PS_VSCALE_1A 0x68184
6550#define _PS_VSCALE_2A 0x68284
6551#define _PS_VSCALE_1B 0x68984
6552#define _PS_VSCALE_2B 0x68A84
6553#define _PS_VSCALE_1C 0x69184
6554
6555#define _PS_HSCALE_1A 0x68190
6556#define _PS_HSCALE_2A 0x68290
6557#define _PS_HSCALE_1B 0x68990
6558#define _PS_HSCALE_2B 0x68A90
6559#define _PS_HSCALE_1C 0x69190
6560
6561#define _PS_VPHASE_1A 0x68188
6562#define _PS_VPHASE_2A 0x68288
6563#define _PS_VPHASE_1B 0x68988
6564#define _PS_VPHASE_2B 0x68A88
6565#define _PS_VPHASE_1C 0x69188
6566
6567#define _PS_HPHASE_1A 0x68194
6568#define _PS_HPHASE_2A 0x68294
6569#define _PS_HPHASE_1B 0x68994
6570#define _PS_HPHASE_2B 0x68A94
6571#define _PS_HPHASE_1C 0x69194
6572
6573#define _PS_ECC_STAT_1A 0x681D0
6574#define _PS_ECC_STAT_2A 0x682D0
6575#define _PS_ECC_STAT_1B 0x689D0
6576#define _PS_ECC_STAT_2B 0x68AD0
6577#define _PS_ECC_STAT_1C 0x691D0
6578
6579#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 6580#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6581 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6582 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 6583#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6584 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6585 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 6586#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6587 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6588 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 6589#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6590 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6591 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 6592#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6593 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6594 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 6595#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6596 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6597 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 6598#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6599 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6600 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 6601#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
6602 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6603 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 6604#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 6605 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 6606 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 6607
b9055052 6608/* legacy palette */
9db4a9c7
JB
6609#define _LGC_PALETTE_A 0x4a000
6610#define _LGC_PALETTE_B 0x4a800
f0f59a00 6611#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 6612
42db64ef
PZ
6613#define _GAMMA_MODE_A 0x4a480
6614#define _GAMMA_MODE_B 0x4ac80
f0f59a00 6615#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 6616#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
6617#define GAMMA_MODE_MODE_8BIT (0 << 0)
6618#define GAMMA_MODE_MODE_10BIT (1 << 0)
6619#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
6620#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6621
8337206d 6622/* DMC/CSR */
f0f59a00 6623#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
6624#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6625#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
6626#define CSR_SSP_BASE _MMIO(0x8F074)
6627#define CSR_HTP_SKL _MMIO(0x8F004)
6628#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
6629#define CSR_LAST_WRITE_VALUE 0xc003b400
6630/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6631#define CSR_MMIO_START_RANGE 0x80000
6632#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
6633#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6634#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6635#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 6636
b9055052
ZW
6637/* interrupts */
6638#define DE_MASTER_IRQ_CONTROL (1 << 31)
6639#define DE_SPRITEB_FLIP_DONE (1 << 29)
6640#define DE_SPRITEA_FLIP_DONE (1 << 28)
6641#define DE_PLANEB_FLIP_DONE (1 << 27)
6642#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 6643#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
6644#define DE_PCU_EVENT (1 << 25)
6645#define DE_GTT_FAULT (1 << 24)
6646#define DE_POISON (1 << 23)
6647#define DE_PERFORM_COUNTER (1 << 22)
6648#define DE_PCH_EVENT (1 << 21)
6649#define DE_AUX_CHANNEL_A (1 << 20)
6650#define DE_DP_A_HOTPLUG (1 << 19)
6651#define DE_GSE (1 << 18)
6652#define DE_PIPEB_VBLANK (1 << 15)
6653#define DE_PIPEB_EVEN_FIELD (1 << 14)
6654#define DE_PIPEB_ODD_FIELD (1 << 13)
6655#define DE_PIPEB_LINE_COMPARE (1 << 12)
6656#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 6657#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
6658#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6659#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 6660#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
6661#define DE_PIPEA_EVEN_FIELD (1 << 6)
6662#define DE_PIPEA_ODD_FIELD (1 << 5)
6663#define DE_PIPEA_LINE_COMPARE (1 << 4)
6664#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 6665#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 6666#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 6667#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 6668#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 6669
b1f14ad0 6670/* More Ivybridge lolz */
8664281b 6671#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
6672#define DE_GSE_IVB (1<<29)
6673#define DE_PCH_EVENT_IVB (1<<28)
6674#define DE_DP_A_HOTPLUG_IVB (1<<27)
6675#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
6676#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6677#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6678#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 6679#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 6680#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 6681#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
6682#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6683#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 6684#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 6685#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 6686#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 6687
f0f59a00 6688#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
6689#define MASTER_INTERRUPT_ENABLE (1<<31)
6690
f0f59a00
VS
6691#define DEISR _MMIO(0x44000)
6692#define DEIMR _MMIO(0x44004)
6693#define DEIIR _MMIO(0x44008)
6694#define DEIER _MMIO(0x4400c)
b9055052 6695
f0f59a00
VS
6696#define GTISR _MMIO(0x44010)
6697#define GTIMR _MMIO(0x44014)
6698#define GTIIR _MMIO(0x44018)
6699#define GTIER _MMIO(0x4401c)
b9055052 6700
f0f59a00 6701#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
6702#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6703#define GEN8_PCU_IRQ (1<<30)
6704#define GEN8_DE_PCH_IRQ (1<<23)
6705#define GEN8_DE_MISC_IRQ (1<<22)
6706#define GEN8_DE_PORT_IRQ (1<<20)
6707#define GEN8_DE_PIPE_C_IRQ (1<<18)
6708#define GEN8_DE_PIPE_B_IRQ (1<<17)
6709#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 6710#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 6711#define GEN8_GT_VECS_IRQ (1<<6)
26705e20 6712#define GEN8_GT_GUC_IRQ (1<<5)
0961021a 6713#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
6714#define GEN8_GT_VCS2_IRQ (1<<3)
6715#define GEN8_GT_VCS1_IRQ (1<<2)
6716#define GEN8_GT_BCS_IRQ (1<<1)
6717#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 6718
f0f59a00
VS
6719#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6720#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6721#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6722#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 6723
26705e20
SAK
6724#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6725#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6726#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6727#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6728#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6729#define GEN9_GUC_DB_RING_EVENT (1<<26)
6730#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6731#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6732#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6733
abd58f01 6734#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 6735#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 6736#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 6737#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 6738#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 6739#define GEN8_WD_IRQ_SHIFT 16
abd58f01 6740
f0f59a00
VS
6741#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6742#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6743#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6744#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 6745#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
6746#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6747#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6748#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6749#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6750#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6751#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 6752#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
6753#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6754#define GEN8_PIPE_VSYNC (1 << 1)
6755#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 6756#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 6757#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
6758#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6759#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6760#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 6761#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
6762#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6763#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6764#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 6765#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
6766#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6767 (GEN8_PIPE_CURSOR_FAULT | \
6768 GEN8_PIPE_SPRITE_FAULT | \
6769 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
6770#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6771 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 6772 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
6773 GEN9_PIPE_PLANE3_FAULT | \
6774 GEN9_PIPE_PLANE2_FAULT | \
6775 GEN9_PIPE_PLANE1_FAULT)
abd58f01 6776
f0f59a00
VS
6777#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6778#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6779#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6780#define GEN8_DE_PORT_IER _MMIO(0x4444c)
a324fcac 6781#define CNL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
6782#define GEN9_AUX_CHANNEL_D (1 << 27)
6783#define GEN9_AUX_CHANNEL_C (1 << 26)
6784#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
6785#define BXT_DE_PORT_HP_DDIC (1 << 5)
6786#define BXT_DE_PORT_HP_DDIB (1 << 4)
6787#define BXT_DE_PORT_HP_DDIA (1 << 3)
6788#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6789 BXT_DE_PORT_HP_DDIB | \
6790 BXT_DE_PORT_HP_DDIC)
6791#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6792#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6793#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6794
f0f59a00
VS
6795#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6796#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6797#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6798#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6799#define GEN8_DE_MISC_GSE (1 << 27)
6800
f0f59a00
VS
6801#define GEN8_PCU_ISR _MMIO(0x444e0)
6802#define GEN8_PCU_IMR _MMIO(0x444e4)
6803#define GEN8_PCU_IIR _MMIO(0x444e8)
6804#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6805
a6358dda
TU
6806#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
6807#define GEN11_MASTER_IRQ (1 << 31)
6808#define GEN11_PCU_IRQ (1 << 30)
6809#define GEN11_DISPLAY_IRQ (1 << 16)
6810#define GEN11_GT_DW_IRQ(x) (1 << (x))
6811#define GEN11_GT_DW1_IRQ (1 << 1)
6812#define GEN11_GT_DW0_IRQ (1 << 0)
6813
6814#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
6815#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
6816#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
6817#define GEN11_DE_PCH_IRQ (1 << 23)
6818#define GEN11_DE_MISC_IRQ (1 << 22)
6819#define GEN11_DE_PORT_IRQ (1 << 20)
6820#define GEN11_DE_PIPE_C (1 << 18)
6821#define GEN11_DE_PIPE_B (1 << 17)
6822#define GEN11_DE_PIPE_A (1 << 16)
6823
6824#define GEN11_GT_INTR_DW0 _MMIO(0x190018)
6825#define GEN11_CSME (31)
6826#define GEN11_GUNIT (28)
6827#define GEN11_GUC (25)
6828#define GEN11_WDPERF (20)
6829#define GEN11_KCR (19)
6830#define GEN11_GTPM (16)
6831#define GEN11_BCS (15)
6832#define GEN11_RCS0 (0)
6833
6834#define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
6835#define GEN11_VECS(x) (31 - (x))
6836#define GEN11_VCS(x) (x)
6837
6838#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4))
6839
6840#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
6841#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
6842#define GEN11_INTR_DATA_VALID (1 << 31)
6843#define GEN11_INTR_ENGINE_MASK (0xffff)
6844
6845#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4))
6846
6847#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
6848#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
6849
6850#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4))
6851
6852#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
6853#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
6854#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
6855#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
6856#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
6857#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
6858
6859#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
6860#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
6861#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
6862#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
6863#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
6864#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
6865#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
6866#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
6867#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
6868
f0f59a00 6869#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6870/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6871#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6872#define ILK_DPARB_GATE (1<<22)
6873#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6874#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6875#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6876#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6877#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6878#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6879#define ILK_HDCP_DISABLE (1 << 25)
6880#define ILK_eDP_A_DISABLE (1 << 24)
6881#define HSW_CDCLK_LIMIT (1 << 24)
6882#define ILK_DESKTOP (1 << 23)
231e54f6 6883
f0f59a00 6884#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6885#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6886#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6887#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6888#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6889#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6890
f0f59a00 6891#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6892# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6893# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6894
f0f59a00 6895#define CHICKEN_PAR1_1 _MMIO(0x42080)
93564044 6896#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
fe4ab3ce 6897#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6898#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6899#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6900
17e0adf0
MK
6901#define CHICKEN_PAR2_1 _MMIO(0x42090)
6902#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6903
f4f4b59b 6904#define CHICKEN_MISC_2 _MMIO(0x42084)
746a5173 6905#define CNL_COMP_PWR_DOWN (1 << 23)
f4f4b59b 6906#define GLK_CL2_PWR_DOWN (1 << 12)
746a5173
PZ
6907#define GLK_CL1_PWR_DOWN (1 << 11)
6908#define GLK_CL0_PWR_DOWN (1 << 10)
d8d4a512 6909
5654a162
PP
6910#define CHICKEN_MISC_4 _MMIO(0x4208c)
6911#define FBC_STRIDE_OVERRIDE (1 << 13)
6912#define FBC_STRIDE_MASK 0x1FFF
6913
fe4ab3ce
BW
6914#define _CHICKEN_PIPESL_1_A 0x420b0
6915#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6916#define HSW_FBCQ_DIS (1 << 22)
6917#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6918#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6919
d86f0482
NV
6920#define CHICKEN_TRANS_A 0x420c0
6921#define CHICKEN_TRANS_B 0x420c4
6922#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B)
0519c102
VS
6923#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19)
6924#define DDI_TRAINING_OVERRIDE_VALUE (1<<18)
6925#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */
6926#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */
6927#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15)
6928#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12)
d86f0482 6929
f0f59a00 6930#define DISP_ARB_CTL _MMIO(0x45000)
303d4ea5 6931#define DISP_FBC_MEMORY_WAKE (1<<31)
553bd149 6932#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6933#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6934#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6935#define DISP_DATA_PARTITION_5_6 (1<<6)
2503a0fe 6936#define DISP_IPC_ENABLE (1<<3)
f0f59a00 6937#define DBUF_CTL _MMIO(0x45008)
746edf8f
MK
6938#define DBUF_CTL_S1 _MMIO(0x45008)
6939#define DBUF_CTL_S2 _MMIO(0x44FE8)
f8437dd1
VK
6940#define DBUF_POWER_REQUEST (1<<31)
6941#define DBUF_POWER_STATE (1<<30)
f0f59a00 6942#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6943#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6944#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6945#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6946#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6947
590e8ff0 6948#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
ad186f3f
PZ
6949#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
6950#define MASK_WAKEMEM (1 << 13)
6951#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
590e8ff0 6952
f0f59a00 6953#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6954#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6955#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6956#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6957#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6958#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6959#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6960#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6961#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6962
186a277e
PZ
6963#define SKL_DSSM _MMIO(0x51004)
6964#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
6965#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
6966#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
6967#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
6968#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 6969
a78536e7
AS
6970#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6971#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6972
f0f59a00 6973#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26 6974#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
780f0aeb 6975#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
2caa3b26 6976
2c8580e4 6977#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6978#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09 6979#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
5152defe
MW
6980#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0)
6981#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
6982#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
6983#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
6984#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
6985#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
e0f3fa09 6986
e4e0c058 6987/* GEN7 chicken */
f0f59a00 6988#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6989# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6990# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6991#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
93564044 6992# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13)
873e8171 6993# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
ad2bdb44 6994# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6995# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6996
f0f59a00 6997#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6998# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6999# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 7000
f0f59a00 7001#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
7002#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
7003
ab062639
KG
7004#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
7005
f0f59a00 7006#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
7007#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
7008
f0f59a00 7009#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
7010/*
7011 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
7012 * Using the formula in BSpec leads to a hang, while the formula here works
7013 * fine and matches the formulas for all other platforms. A BSpec change
7014 * request has been filed to clarify this.
7015 */
36579cb6
ID
7016#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
7017#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
930a784d 7018#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
51ce4db1 7019
f0f59a00 7020#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 7021#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 7022#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
7023#define GEN7_L3CNTLREG2 _MMIO(0xB020)
7024#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 7025
f0f59a00 7026#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
7027#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
7028
f0f59a00 7029#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
7030#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
7031
f0f59a00 7032#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 7033#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 7034#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 7035
63801f21 7036/* GEN8 chicken */
f0f59a00 7037#define HDC_CHICKEN0 _MMIO(0x7300)
acfb5554 7038#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
2a0ee94f 7039#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 7040#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
7041#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
7042#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
7043#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 7044#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 7045
3669ab61
AS
7046#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
7047
38a39a7b 7048/* GEN9 chicken */
f0f59a00 7049#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
7050#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
7051
db099c8f 7052/* WaCatErrorRejectionIssue */
f0f59a00 7053#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
7054#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
7055
f0f59a00 7056#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
7057#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
7058
f0f59a00 7059#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
7060#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
7061
b9055052
ZW
7062/* PCH */
7063
23e81d69 7064/* south display engine interrupt: IBX */
776ad806
JB
7065#define SDE_AUDIO_POWER_D (1 << 27)
7066#define SDE_AUDIO_POWER_C (1 << 26)
7067#define SDE_AUDIO_POWER_B (1 << 25)
7068#define SDE_AUDIO_POWER_SHIFT (25)
7069#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
7070#define SDE_GMBUS (1 << 24)
7071#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
7072#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
7073#define SDE_AUDIO_HDCP_MASK (3 << 22)
7074#define SDE_AUDIO_TRANSB (1 << 21)
7075#define SDE_AUDIO_TRANSA (1 << 20)
7076#define SDE_AUDIO_TRANS_MASK (3 << 20)
7077#define SDE_POISON (1 << 19)
7078/* 18 reserved */
7079#define SDE_FDI_RXB (1 << 17)
7080#define SDE_FDI_RXA (1 << 16)
7081#define SDE_FDI_MASK (3 << 16)
7082#define SDE_AUXD (1 << 15)
7083#define SDE_AUXC (1 << 14)
7084#define SDE_AUXB (1 << 13)
7085#define SDE_AUX_MASK (7 << 13)
7086/* 12 reserved */
b9055052
ZW
7087#define SDE_CRT_HOTPLUG (1 << 11)
7088#define SDE_PORTD_HOTPLUG (1 << 10)
7089#define SDE_PORTC_HOTPLUG (1 << 9)
7090#define SDE_PORTB_HOTPLUG (1 << 8)
7091#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
7092#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
7093 SDE_SDVOB_HOTPLUG | \
7094 SDE_PORTB_HOTPLUG | \
7095 SDE_PORTC_HOTPLUG | \
7096 SDE_PORTD_HOTPLUG)
776ad806
JB
7097#define SDE_TRANSB_CRC_DONE (1 << 5)
7098#define SDE_TRANSB_CRC_ERR (1 << 4)
7099#define SDE_TRANSB_FIFO_UNDER (1 << 3)
7100#define SDE_TRANSA_CRC_DONE (1 << 2)
7101#define SDE_TRANSA_CRC_ERR (1 << 1)
7102#define SDE_TRANSA_FIFO_UNDER (1 << 0)
7103#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
7104
7105/* south display engine interrupt: CPT/PPT */
7106#define SDE_AUDIO_POWER_D_CPT (1 << 31)
7107#define SDE_AUDIO_POWER_C_CPT (1 << 30)
7108#define SDE_AUDIO_POWER_B_CPT (1 << 29)
7109#define SDE_AUDIO_POWER_SHIFT_CPT 29
7110#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
7111#define SDE_AUXD_CPT (1 << 27)
7112#define SDE_AUXC_CPT (1 << 26)
7113#define SDE_AUXB_CPT (1 << 25)
7114#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 7115#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 7116#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
7117#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
7118#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
7119#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 7120#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 7121#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 7122#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 7123 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
7124 SDE_PORTD_HOTPLUG_CPT | \
7125 SDE_PORTC_HOTPLUG_CPT | \
7126 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
7127#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
7128 SDE_PORTD_HOTPLUG_CPT | \
7129 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
7130 SDE_PORTB_HOTPLUG_CPT | \
7131 SDE_PORTA_HOTPLUG_SPT)
23e81d69 7132#define SDE_GMBUS_CPT (1 << 17)
8664281b 7133#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
7134#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
7135#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
7136#define SDE_FDI_RXC_CPT (1 << 8)
7137#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
7138#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
7139#define SDE_FDI_RXB_CPT (1 << 4)
7140#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
7141#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
7142#define SDE_FDI_RXA_CPT (1 << 0)
7143#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
7144 SDE_AUDIO_CP_REQ_B_CPT | \
7145 SDE_AUDIO_CP_REQ_A_CPT)
7146#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
7147 SDE_AUDIO_CP_CHG_B_CPT | \
7148 SDE_AUDIO_CP_CHG_A_CPT)
7149#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
7150 SDE_FDI_RXB_CPT | \
7151 SDE_FDI_RXA_CPT)
b9055052 7152
f0f59a00
VS
7153#define SDEISR _MMIO(0xc4000)
7154#define SDEIMR _MMIO(0xc4004)
7155#define SDEIIR _MMIO(0xc4008)
7156#define SDEIER _MMIO(0xc400c)
b9055052 7157
f0f59a00 7158#define SERR_INT _MMIO(0xc4040)
de032bf4 7159#define SERR_INT_POISON (1<<31)
68d97538 7160#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 7161
b9055052 7162/* digital port hotplug */
f0f59a00 7163#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 7164#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 7165#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
7166#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
7167#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
7168#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
7169#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
7170#define PORTD_HOTPLUG_ENABLE (1 << 20)
7171#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
7172#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
7173#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
7174#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
7175#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
7176#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
7177#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
7178#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
7179#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 7180#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 7181#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
7182#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
7183#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
7184#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
7185#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
7186#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
7187#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
7188#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
7189#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
7190#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 7191#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 7192#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
7193#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
7194#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
7195#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
7196#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
7197#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
7198#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
7199#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
7200#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
7201#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
7202#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
7203 BXT_DDIB_HPD_INVERT | \
7204 BXT_DDIC_HPD_INVERT)
b9055052 7205
f0f59a00 7206#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
7207#define PORTE_HOTPLUG_ENABLE (1 << 4)
7208#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
7209#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
7210#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
7211#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 7212
f0f59a00
VS
7213#define PCH_GPIOA _MMIO(0xc5010)
7214#define PCH_GPIOB _MMIO(0xc5014)
7215#define PCH_GPIOC _MMIO(0xc5018)
7216#define PCH_GPIOD _MMIO(0xc501c)
7217#define PCH_GPIOE _MMIO(0xc5020)
7218#define PCH_GPIOF _MMIO(0xc5024)
b9055052 7219
f0f59a00
VS
7220#define PCH_GMBUS0 _MMIO(0xc5100)
7221#define PCH_GMBUS1 _MMIO(0xc5104)
7222#define PCH_GMBUS2 _MMIO(0xc5108)
7223#define PCH_GMBUS3 _MMIO(0xc510c)
7224#define PCH_GMBUS4 _MMIO(0xc5110)
7225#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 7226
9db4a9c7
JB
7227#define _PCH_DPLL_A 0xc6014
7228#define _PCH_DPLL_B 0xc6018
f0f59a00 7229#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 7230
9db4a9c7 7231#define _PCH_FPA0 0xc6040
c1858123 7232#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
7233#define _PCH_FPA1 0xc6044
7234#define _PCH_FPB0 0xc6048
7235#define _PCH_FPB1 0xc604c
f0f59a00
VS
7236#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
7237#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 7238
f0f59a00 7239#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 7240
f0f59a00 7241#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
7242#define DREF_CONTROL_MASK 0x7fc3
7243#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
7244#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
7245#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
7246#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
7247#define DREF_SSC_SOURCE_DISABLE (0<<11)
7248#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 7249#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
7250#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
7251#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
7252#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 7253#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
7254#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
7255#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 7256#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
7257#define DREF_SSC4_DOWNSPREAD (0<<6)
7258#define DREF_SSC4_CENTERSPREAD (1<<6)
7259#define DREF_SSC1_DISABLE (0<<1)
7260#define DREF_SSC1_ENABLE (1<<1)
7261#define DREF_SSC4_DISABLE (0)
7262#define DREF_SSC4_ENABLE (1)
7263
f0f59a00 7264#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
7265#define FDL_TP1_TIMER_SHIFT 12
7266#define FDL_TP1_TIMER_MASK (3<<12)
7267#define FDL_TP2_TIMER_SHIFT 10
7268#define FDL_TP2_TIMER_MASK (3<<10)
7269#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
7270#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
7271#define CNP_RAWCLK_DIV(div) ((div) << 16)
7272#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
7273#define CNP_RAWCLK_FRAC(frac) ((frac) << 26)
4ef99abd
AS
7274#define ICP_RAWCLK_DEN(den) ((den) << 26)
7275#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 7276
f0f59a00 7277#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 7278
f0f59a00
VS
7279#define PCH_SSC4_PARMS _MMIO(0xc6210)
7280#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 7281
f0f59a00 7282#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 7283#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 7284#define TRANS_DPLLA_SEL(pipe) 0
68d97538 7285#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 7286
b9055052
ZW
7287/* transcoder */
7288
275f01b2
DV
7289#define _PCH_TRANS_HTOTAL_A 0xe0000
7290#define TRANS_HTOTAL_SHIFT 16
7291#define TRANS_HACTIVE_SHIFT 0
7292#define _PCH_TRANS_HBLANK_A 0xe0004
7293#define TRANS_HBLANK_END_SHIFT 16
7294#define TRANS_HBLANK_START_SHIFT 0
7295#define _PCH_TRANS_HSYNC_A 0xe0008
7296#define TRANS_HSYNC_END_SHIFT 16
7297#define TRANS_HSYNC_START_SHIFT 0
7298#define _PCH_TRANS_VTOTAL_A 0xe000c
7299#define TRANS_VTOTAL_SHIFT 16
7300#define TRANS_VACTIVE_SHIFT 0
7301#define _PCH_TRANS_VBLANK_A 0xe0010
7302#define TRANS_VBLANK_END_SHIFT 16
7303#define TRANS_VBLANK_START_SHIFT 0
7304#define _PCH_TRANS_VSYNC_A 0xe0014
7305#define TRANS_VSYNC_END_SHIFT 16
7306#define TRANS_VSYNC_START_SHIFT 0
7307#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 7308
e3b95f1e
DV
7309#define _PCH_TRANSA_DATA_M1 0xe0030
7310#define _PCH_TRANSA_DATA_N1 0xe0034
7311#define _PCH_TRANSA_DATA_M2 0xe0038
7312#define _PCH_TRANSA_DATA_N2 0xe003c
7313#define _PCH_TRANSA_LINK_M1 0xe0040
7314#define _PCH_TRANSA_LINK_N1 0xe0044
7315#define _PCH_TRANSA_LINK_M2 0xe0048
7316#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 7317
2dcbc34d 7318/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
7319#define _VIDEO_DIP_CTL_A 0xe0200
7320#define _VIDEO_DIP_DATA_A 0xe0208
7321#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
7322#define GCP_COLOR_INDICATION (1 << 2)
7323#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
7324#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
7325
7326#define _VIDEO_DIP_CTL_B 0xe1200
7327#define _VIDEO_DIP_DATA_B 0xe1208
7328#define _VIDEO_DIP_GCP_B 0xe1210
7329
f0f59a00
VS
7330#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
7331#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
7332#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 7333
2dcbc34d 7334/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
7335#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
7336#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
7337#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 7338
086f8e84
VS
7339#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
7340#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
7341#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 7342
086f8e84
VS
7343#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
7344#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
7345#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 7346
90b107c8 7347#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 7348 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 7349 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 7350#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 7351 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 7352 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 7353#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 7354 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 7355 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 7356
8c5f5f7c 7357/* Haswell DIP controls */
f0f59a00 7358
086f8e84
VS
7359#define _HSW_VIDEO_DIP_CTL_A 0x60200
7360#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
7361#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
7362#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
7363#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
7364#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
7365#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
7366#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
7367#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
7368#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
7369#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
7370#define _HSW_VIDEO_DIP_GCP_A 0x60210
7371
7372#define _HSW_VIDEO_DIP_CTL_B 0x61200
7373#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
7374#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
7375#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
7376#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
7377#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
7378#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
7379#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
7380#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
7381#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
7382#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
7383#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 7384
f0f59a00
VS
7385#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
7386#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
7387#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
7388#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
7389#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
7390#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
7391
7392#define _HSW_STEREO_3D_CTL_A 0x70020
7393#define S3D_ENABLE (1<<31)
7394#define _HSW_STEREO_3D_CTL_B 0x71020
7395
7396#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 7397
275f01b2
DV
7398#define _PCH_TRANS_HTOTAL_B 0xe1000
7399#define _PCH_TRANS_HBLANK_B 0xe1004
7400#define _PCH_TRANS_HSYNC_B 0xe1008
7401#define _PCH_TRANS_VTOTAL_B 0xe100c
7402#define _PCH_TRANS_VBLANK_B 0xe1010
7403#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 7404#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 7405
f0f59a00
VS
7406#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
7407#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
7408#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
7409#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
7410#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
7411#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
7412#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 7413
e3b95f1e
DV
7414#define _PCH_TRANSB_DATA_M1 0xe1030
7415#define _PCH_TRANSB_DATA_N1 0xe1034
7416#define _PCH_TRANSB_DATA_M2 0xe1038
7417#define _PCH_TRANSB_DATA_N2 0xe103c
7418#define _PCH_TRANSB_LINK_M1 0xe1040
7419#define _PCH_TRANSB_LINK_N1 0xe1044
7420#define _PCH_TRANSB_LINK_M2 0xe1048
7421#define _PCH_TRANSB_LINK_N2 0xe104c
7422
f0f59a00
VS
7423#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
7424#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
7425#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
7426#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
7427#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
7428#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
7429#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
7430#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 7431
ab9412ba
DV
7432#define _PCH_TRANSACONF 0xf0008
7433#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
7434#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
7435#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
7436#define TRANS_DISABLE (0<<31)
7437#define TRANS_ENABLE (1<<31)
7438#define TRANS_STATE_MASK (1<<30)
7439#define TRANS_STATE_DISABLE (0<<30)
7440#define TRANS_STATE_ENABLE (1<<30)
7441#define TRANS_FSYNC_DELAY_HB1 (0<<27)
7442#define TRANS_FSYNC_DELAY_HB2 (1<<27)
7443#define TRANS_FSYNC_DELAY_HB3 (2<<27)
7444#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 7445#define TRANS_INTERLACE_MASK (7<<21)
b9055052 7446#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 7447#define TRANS_INTERLACED (3<<21)
7c26e5c6 7448#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
7449#define TRANS_8BPC (0<<5)
7450#define TRANS_10BPC (1<<5)
7451#define TRANS_6BPC (2<<5)
7452#define TRANS_12BPC (3<<5)
7453
ce40141f
DV
7454#define _TRANSA_CHICKEN1 0xf0060
7455#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 7456#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 7457#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 7458#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
7459#define _TRANSA_CHICKEN2 0xf0064
7460#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 7461#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
7462#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
7463#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
7464#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
7465#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
7466#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 7467
f0f59a00 7468#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
7469#define FDIA_PHASE_SYNC_SHIFT_OVR 19
7470#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
7471#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
7472#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
7473#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
7474#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
7475#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
aa17cdb4 7476#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 7477#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
7478#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
7479#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 7480#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 7481#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 7482
f0f59a00
VS
7483#define _FDI_RXA_CHICKEN 0xc200c
7484#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
7485#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
7486#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 7487#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 7488
f0f59a00 7489#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6481d5ed 7490#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31)
cd664078 7491#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 7492#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 7493#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
0a46ddd5 7494#define CNP_PWM_CGE_GATING_DISABLE (1<<13)
17a303ec 7495#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 7496
b9055052 7497/* CPU: FDI_TX */
f0f59a00
VS
7498#define _FDI_TXA_CTL 0x60100
7499#define _FDI_TXB_CTL 0x61100
7500#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
7501#define FDI_TX_DISABLE (0<<31)
7502#define FDI_TX_ENABLE (1<<31)
7503#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
7504#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
7505#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
7506#define FDI_LINK_TRAIN_NONE (3<<28)
7507#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
7508#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
7509#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
7510#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
7511#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
7512#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
7513#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
7514#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
7515/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
7516 SNB has different settings. */
7517/* SNB A-stepping */
7518#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7519#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7520#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7521#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7522/* SNB B-stepping */
7523#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
7524#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
7525#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
7526#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
7527#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
7528#define FDI_DP_PORT_WIDTH_SHIFT 19
7529#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
7530#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 7531#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 7532/* Ironlake: hardwired to 1 */
b9055052 7533#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
7534
7535/* Ivybridge has different bits for lolz */
7536#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
7537#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
7538#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
7539#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
7540
b9055052 7541/* both Tx and Rx */
c4f9c4c2 7542#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 7543#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
7544#define FDI_SCRAMBLING_ENABLE (0<<7)
7545#define FDI_SCRAMBLING_DISABLE (1<<7)
7546
7547/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
7548#define _FDI_RXA_CTL 0xf000c
7549#define _FDI_RXB_CTL 0xf100c
f0f59a00 7550#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 7551#define FDI_RX_ENABLE (1<<31)
b9055052 7552/* train, dp width same as FDI_TX */
357555c0
JB
7553#define FDI_FS_ERRC_ENABLE (1<<27)
7554#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 7555#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
7556#define FDI_8BPC (0<<16)
7557#define FDI_10BPC (1<<16)
7558#define FDI_6BPC (2<<16)
7559#define FDI_12BPC (3<<16)
3e68320e 7560#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
7561#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7562#define FDI_RX_PLL_ENABLE (1<<13)
7563#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7564#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7565#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7566#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7567#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 7568#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
7569/* CPT */
7570#define FDI_AUTO_TRAINING (1<<10)
7571#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7572#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7573#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7574#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7575#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 7576
04945641
PZ
7577#define _FDI_RXA_MISC 0xf0010
7578#define _FDI_RXB_MISC 0xf1010
7579#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7580#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7581#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7582#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7583#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7584#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7585#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 7586#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 7587
f0f59a00
VS
7588#define _FDI_RXA_TUSIZE1 0xf0030
7589#define _FDI_RXA_TUSIZE2 0xf0038
7590#define _FDI_RXB_TUSIZE1 0xf1030
7591#define _FDI_RXB_TUSIZE2 0xf1038
7592#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7593#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
7594
7595/* FDI_RX interrupt register format */
7596#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7597#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7598#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7599#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7600#define FDI_RX_FS_CODE_ERR (1<<6)
7601#define FDI_RX_FE_CODE_ERR (1<<5)
7602#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7603#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7604#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7605#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7606#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7607
f0f59a00
VS
7608#define _FDI_RXA_IIR 0xf0014
7609#define _FDI_RXA_IMR 0xf0018
7610#define _FDI_RXB_IIR 0xf1014
7611#define _FDI_RXB_IMR 0xf1018
7612#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7613#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 7614
f0f59a00
VS
7615#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7616#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 7617
f0f59a00 7618#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
7619#define LVDS_DETECTED (1 << 1)
7620
f0f59a00
VS
7621#define _PCH_DP_B 0xe4100
7622#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
7623#define _PCH_DPB_AUX_CH_CTL 0xe4110
7624#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7625#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7626#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7627#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7628#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 7629
f0f59a00
VS
7630#define _PCH_DP_C 0xe4200
7631#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
7632#define _PCH_DPC_AUX_CH_CTL 0xe4210
7633#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7634#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7635#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7636#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7637#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 7638
f0f59a00
VS
7639#define _PCH_DP_D 0xe4300
7640#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
7641#define _PCH_DPD_AUX_CH_CTL 0xe4310
7642#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7643#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7644#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7645#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7646#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7647
bdabdb63
VS
7648#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7649#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 7650
8db9d77b
ZW
7651/* CPT */
7652#define PORT_TRANS_A_SEL_CPT 0
7653#define PORT_TRANS_B_SEL_CPT (1<<29)
7654#define PORT_TRANS_C_SEL_CPT (2<<29)
7655#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 7656#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
7657#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7658#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
7659#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7660#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 7661
086f8e84
VS
7662#define _TRANS_DP_CTL_A 0xe0300
7663#define _TRANS_DP_CTL_B 0xe1300
7664#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 7665#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
7666#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7667#define TRANS_DP_PORT_SEL_B (0<<29)
7668#define TRANS_DP_PORT_SEL_C (1<<29)
7669#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 7670#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 7671#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 7672#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
7673#define TRANS_DP_AUDIO_ONLY (1<<26)
7674#define TRANS_DP_ENH_FRAMING (1<<18)
7675#define TRANS_DP_8BPC (0<<9)
7676#define TRANS_DP_10BPC (1<<9)
7677#define TRANS_DP_6BPC (2<<9)
7678#define TRANS_DP_12BPC (3<<9)
220cad3c 7679#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
7680#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7681#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7682#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7683#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 7684#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
7685
7686/* SNB eDP training params */
7687/* SNB A-stepping */
7688#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7689#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7690#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7691#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7692/* SNB B-stepping */
3c5a62b5
YL
7693#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7694#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7695#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7696#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7697#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
7698#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7699
1a2eb460
KP
7700/* IVB */
7701#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7702#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7703#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7704#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7705#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7706#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 7707#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
7708
7709/* legacy values */
7710#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7711#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7712#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7713#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7714#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7715
7716#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7717
f0f59a00 7718#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 7719
274008e8
SAK
7720#define RC6_LOCATION _MMIO(0xD40)
7721#define RC6_CTX_IN_DRAM (1 << 0)
7722#define RC6_CTX_BASE _MMIO(0xD48)
7723#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7724#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7725#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7726#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7727#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7728#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7729#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
7730#define FORCEWAKE _MMIO(0xA18C)
7731#define FORCEWAKE_VLV _MMIO(0x1300b0)
7732#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7733#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7734#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7735#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7736#define FORCEWAKE_ACK _MMIO(0x130090)
7737#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
7738#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7739#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7740#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7741
f0f59a00 7742#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
7743#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7744#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7745#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7746#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
7747#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7748#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
a89a70a8
DCS
7749#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
7750#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
f0f59a00
VS
7751#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7752#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7753#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
a89a70a8
DCS
7754#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
7755#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
f0f59a00
VS
7756#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7757#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
71306303
MK
7758#define FORCEWAKE_KERNEL BIT(0)
7759#define FORCEWAKE_USER BIT(1)
7760#define FORCEWAKE_KERNEL_FALLBACK BIT(15)
f0f59a00
VS
7761#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7762#define ECOBUS _MMIO(0xa180)
8d715f00 7763#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 7764#define VLV_SPAREG2H _MMIO(0xA194)
f2dd7578
AG
7765#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7766#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7767#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
8fd26859 7768
f0f59a00 7769#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
7770#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7771#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
7772#define GT_FIFO_SBDROPERR (1<<6)
7773#define GT_FIFO_BLOBDROPERR (1<<5)
7774#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7775#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
7776#define GT_FIFO_OVFERR (1<<2)
7777#define GT_FIFO_IAWRERR (1<<1)
7778#define GT_FIFO_IARDERR (1<<0)
7779
f0f59a00 7780#define GTFIFOCTL _MMIO(0x120008)
46520e2b 7781#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 7782#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
7783#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7784#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 7785
f0f59a00 7786#define HSW_IDICR _MMIO(0x9008)
05e21cc4 7787#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 7788#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 7789#define EDRAM_ENABLED 0x1
c02e85a0
MK
7790#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7791#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7792#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 7793
f0f59a00 7794#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 7795# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 7796# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 7797# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 7798# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 7799
f0f59a00 7800#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 7801# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 7802# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 7803# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 7804# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 7805# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 7806# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 7807
f0f59a00 7808#define GEN6_UCGCTL3 _MMIO(0x9408)
d7965152 7809# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9e72b46c 7810
f0f59a00 7811#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 7812#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 7813#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 7814
f0f59a00
VS
7815#define GEN6_RCGCTL1 _MMIO(0x9410)
7816#define GEN6_RCGCTL2 _MMIO(0x9414)
7817#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 7818
f0f59a00 7819#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 7820#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 7821#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 7822#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 7823
f0f59a00
VS
7824#define GEN6_GFXPAUSE _MMIO(0xA000)
7825#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
7826#define GEN6_TURBO_DISABLE (1<<31)
7827#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 7828#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 7829#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
7830#define GEN6_OFFSET(x) ((x)<<19)
7831#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
7832#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7833#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
7834#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7835#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7836#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7837#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7838#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 7839#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 7840#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
7841#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7842#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
7843#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7844#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7845#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7846#define GEN6_CAGF_SHIFT 8
f82855d3 7847#define HSW_CAGF_SHIFT 7
de43ae9d 7848#define GEN9_CAGF_SHIFT 23
ccab5c82 7849#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7850#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7851#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7852#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7853#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7854#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7855#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7856#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7857#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7858#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7859#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7860#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7861#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7862#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7863#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7864#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7865#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7866#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7867#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7868#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7466c291
CW
7869#define GEN6_RP_EI_MASK 0xffffff
7870#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
f0f59a00 7871#define GEN6_RP_CUR_UP _MMIO(0xA054)
7466c291 7872#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7873#define GEN6_RP_PREV_UP _MMIO(0xA058)
7874#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7466c291 7875#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
f0f59a00
VS
7876#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7877#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7878#define GEN6_RP_UP_EI _MMIO(0xA068)
7879#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7880#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7881#define GEN6_RPDEUHWTC _MMIO(0xA080)
7882#define GEN6_RPDEUC _MMIO(0xA084)
7883#define GEN6_RPDEUCSW _MMIO(0xA088)
7884#define GEN6_RC_STATE _MMIO(0xA094)
fc619841
ID
7885#define RC_SW_TARGET_STATE_SHIFT 16
7886#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
f0f59a00
VS
7887#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7888#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7889#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
0aab201b 7890#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
f0f59a00
VS
7891#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7892#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7893#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7894#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7895#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7896#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7897#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7898#define VLV_RCEDATA _MMIO(0xA0BC)
7899#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7900#define GEN6_PMINTRMSK _MMIO(0xA168)
655d49ef 7901#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31)
9735b04d 7902#define ARAT_EXPIRED_INTRMSK (1<<9)
fc619841 7903#define GEN8_MISC_CTRL0 _MMIO(0xA180)
f0f59a00
VS
7904#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7905#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7906#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7907#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7908#define GEN9_RENDER_PG_ENABLE (1<<0)
7909#define GEN9_MEDIA_PG_ENABLE (1<<1)
fc619841
ID
7910#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7911#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7912#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
8fd26859 7913
f0f59a00 7914#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7915#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7916#define PIXEL_OVERLAP_CNT_SHIFT 30
7917
f0f59a00
VS
7918#define GEN6_PMISR _MMIO(0x44020)
7919#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7920#define GEN6_PMIIR _MMIO(0x44028)
7921#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7922#define GEN6_PM_MBOX_EVENT (1<<25)
7923#define GEN6_PM_THERMAL_EVENT (1<<24)
7924#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7925#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7926#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7927#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7928#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7929#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7930 GEN6_PM_RP_DOWN_THRESHOLD | \
7931 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7932
f0f59a00 7933#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7934#define GEN7_GT_SCRATCH_REG_NUM 8
7935
f0f59a00 7936#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7937#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7938#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7939
f0f59a00
VS
7940#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7941#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7942#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7943#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7944#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7945#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7946#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7947#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7948#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7949#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7950
f0f59a00
VS
7951#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7952#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7953#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7954#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7955
f0f59a00 7956#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7957#define GEN6_PCODE_READY (1<<31)
87660502
L
7958#define GEN6_PCODE_ERROR_MASK 0xFF
7959#define GEN6_PCODE_SUCCESS 0x0
7960#define GEN6_PCODE_ILLEGAL_CMD 0x1
7961#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7962#define GEN6_PCODE_TIMEOUT 0x3
7963#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7964#define GEN7_PCODE_TIMEOUT 0x2
7965#define GEN7_PCODE_ILLEGAL_DATA 0x3
7966#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
7967#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7968#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7969#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7970#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7971#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7972#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7973#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7974#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7975#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7976#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
ee5e5e7a 7977#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
7978#define SKL_PCODE_CDCLK_CONTROL 0x7
7979#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7980#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7981#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7982#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7983#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7984#define GEN6_PCODE_READ_D_COMP 0x10
7985#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7986#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7987#define DISPLAY_IPS_CONTROL 0x19
61843f0e
VS
7988 /* See also IPS_CTL */
7989#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 7990#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
7991#define GEN9_PCODE_SAGV_CONTROL 0x21
7992#define GEN9_SAGV_DISABLE 0x0
7993#define GEN9_SAGV_IS_DISABLED 0x1
7994#define GEN9_SAGV_ENABLE 0x3
f0f59a00 7995#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7996#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7997#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7998#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7999
f0f59a00 8000#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
8001#define GEN6_CORE_CPD_STATE_MASK (7<<4)
8002#define GEN6_RCn_MASK 7
8003#define GEN6_RC0 0
8004#define GEN6_RC3 2
8005#define GEN6_RC6 3
8006#define GEN6_RC7 4
8007
f0f59a00 8008#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
8009#define GEN8_LSLICESTAT_MASK 0x7
8010
f0f59a00
VS
8011#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
8012#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
8013#define CHV_SS_PG_ENABLE (1<<1)
8014#define CHV_EU08_PG_ENABLE (1<<9)
8015#define CHV_EU19_PG_ENABLE (1<<17)
8016#define CHV_EU210_PG_ENABLE (1<<25)
8017
f0f59a00
VS
8018#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
8019#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
8020#define CHV_EU311_PG_ENABLE (1<<1)
8021
f0f59a00 8022#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
f8c3dcf9
RV
8023#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
8024 ((slice) % 3) * 0x4)
7f992aba 8025#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 8026#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
f8c3dcf9 8027#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
7f992aba 8028
f0f59a00 8029#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
f8c3dcf9
RV
8030#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
8031 ((slice) % 3) * 0x8)
f0f59a00 8032#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
f8c3dcf9
RV
8033#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
8034 ((slice) % 3) * 0x8)
7f992aba
JM
8035#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
8036#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
8037#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
8038#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
8039#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
8040#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
8041#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
8042#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
8043
f0f59a00 8044#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
8045#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
8046#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
8047#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 8048#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 8049
f0f59a00 8050#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
8051#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
8052
e3689190 8053/* IVYBRIDGE DPF */
f0f59a00 8054#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
8055#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
8056#define GEN7_PARITY_ERROR_VALID (1<<13)
8057#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
8058#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
8059#define GEN7_PARITY_ERROR_ROW(reg) \
8060 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
8061#define GEN7_PARITY_ERROR_BANK(reg) \
8062 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
8063#define GEN7_PARITY_ERROR_SUBBANK(reg) \
8064 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
8065#define GEN7_L3CDERRST1_ENABLE (1<<7)
8066
f0f59a00 8067#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
8068#define GEN7_L3LOG_SIZE 0x80
8069
f0f59a00
VS
8070#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
8071#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 8072#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 8073#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 8074#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
8075#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
8076
f0f59a00 8077#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 8078#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 8079#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 8080
f0f59a00 8081#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 8082#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 8083#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 8084#define STALL_DOP_GATING_DISABLE (1<<5)
aa9f4c4f 8085#define THROTTLE_12_5 (7<<2)
a2b16588 8086#define DISABLE_EARLY_EOT (1<<1)
c8966e10 8087
f0f59a00
VS
8088#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
8089#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976 8090#define DOP_CLOCK_GATING_DISABLE (1<<0)
2cbecff4 8091#define PUSH_CONSTANT_DEREF_DISABLE (1<<8)
8ab43976 8092
f0f59a00 8093#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
8094#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
8095
f0f59a00 8096#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
8097#define GEN8_ST_PO_DISABLE (1<<13)
8098
f0f59a00 8099#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 8100#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 8101#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 8102#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
392572fe 8103#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4)
bf66347c 8104#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 8105
f0f59a00 8106#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
93564044 8107#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8)
cac23df4 8108#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 8109#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 8110
c46f111f 8111/* Audio */
f0f59a00 8112#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
8113#define INTEL_AUDIO_DEVCL 0x808629FB
8114#define INTEL_AUDIO_DEVBLC 0x80862801
8115#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 8116
f0f59a00 8117#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
8118#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
8119#define G4X_ELDV_DEVCTG (1 << 14)
8120#define G4X_ELD_ADDR_MASK (0xf << 5)
8121#define G4X_ELD_ACK (1 << 4)
f0f59a00 8122#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 8123
c46f111f
JN
8124#define _IBX_HDMIW_HDMIEDID_A 0xE2050
8125#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
8126#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
8127 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
8128#define _IBX_AUD_CNTL_ST_A 0xE20B4
8129#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
8130#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
8131 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
8132#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
8133#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
8134#define IBX_ELD_ACK (1 << 4)
f0f59a00 8135#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
8136#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
8137#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 8138
c46f111f
JN
8139#define _CPT_HDMIW_HDMIEDID_A 0xE5050
8140#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 8141#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
8142#define _CPT_AUD_CNTL_ST_A 0xE50B4
8143#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
8144#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
8145#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 8146
c46f111f
JN
8147#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
8148#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 8149#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
8150#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
8151#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
8152#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
8153#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 8154
ae662d31
EA
8155/* These are the 4 32-bit write offset registers for each stream
8156 * output buffer. It determines the offset from the
8157 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
8158 */
f0f59a00 8159#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 8160
c46f111f
JN
8161#define _IBX_AUD_CONFIG_A 0xe2000
8162#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 8163#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
8164#define _CPT_AUD_CONFIG_A 0xe5000
8165#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 8166#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
8167#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
8168#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 8169#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 8170
b6daa025
WF
8171#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
8172#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
8173#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 8174#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 8175#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 8176#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
2561389a
JN
8177#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
8178#define AUD_CONFIG_N(n) \
8179 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
8180 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
b6daa025 8181#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
8182#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
8183#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
8184#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
8185#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
8186#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
8187#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
8188#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
8189#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
8190#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
8191#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
8192#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
8193#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
8194
9a78b6cc 8195/* HSW Audio */
c46f111f
JN
8196#define _HSW_AUD_CONFIG_A 0x65000
8197#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 8198#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
8199
8200#define _HSW_AUD_MISC_CTRL_A 0x65010
8201#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 8202#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f 8203
6014ac12
LY
8204#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
8205#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
8206#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
8207#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
8208#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
8209#define AUD_CONFIG_M_MASK 0xfffff
8210
c46f111f
JN
8211#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
8212#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 8213#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
8214
8215/* Audio Digital Converter */
c46f111f
JN
8216#define _HSW_AUD_DIG_CNVT_1 0x65080
8217#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 8218#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
8219#define DIP_PORT_SEL_MASK 0x3
8220
8221#define _HSW_AUD_EDID_DATA_A 0x65050
8222#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 8223#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 8224
f0f59a00
VS
8225#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
8226#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
8227#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
8228#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
8229#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
8230#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 8231
f0f59a00 8232#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
8233#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
8234
9eb3a752 8235/* HSW Power Wells */
9c3a16c8
ID
8236#define _HSW_PWR_WELL_CTL1 0x45400
8237#define _HSW_PWR_WELL_CTL2 0x45404
8238#define _HSW_PWR_WELL_CTL3 0x45408
8239#define _HSW_PWR_WELL_CTL4 0x4540C
8240
8241/*
8242 * Each power well control register contains up to 16 (request, status) HW
8243 * flag tuples. The register index and HW flag shift is determined by the
8244 * power well ID (see i915_power_well_id). There are 4 possible sources of
8245 * power well requests each source having its own set of control registers:
8246 * BIOS, DRIVER, KVMR, DEBUG.
8247 */
8248#define _HSW_PW_REG_IDX(pw) ((pw) >> 4)
8249#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2)
8250/* TODO: Add all PWR_WELL_CTL registers below for new platforms */
8251#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8252 _HSW_PWR_WELL_CTL1))
8253#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8254 _HSW_PWR_WELL_CTL2))
8255#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3)
8256#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \
8257 _HSW_PWR_WELL_CTL4))
8258
1af474fe
ID
8259#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1))
8260#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw))
f0f59a00 8261#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
8262#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
8263#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 8264#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 8265#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 8266
94dd5138 8267/* SKL Fuse Status */
b2891eb2
ID
8268enum skl_power_gate {
8269 SKL_PG0,
8270 SKL_PG1,
8271 SKL_PG2,
8272};
8273
f0f59a00 8274#define SKL_FUSE_STATUS _MMIO(0x42000)
b2891eb2
ID
8275#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
8276/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */
8277#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1)
8278#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 8279
c559c2a0 8280#define _CNL_AUX_REG_IDX(pw) ((pw) - 9)
ddd39e4b
LDM
8281#define _CNL_AUX_ANAOVRD1_B 0x162250
8282#define _CNL_AUX_ANAOVRD1_C 0x162210
8283#define _CNL_AUX_ANAOVRD1_D 0x1622D0
b1ae6a8b 8284#define _CNL_AUX_ANAOVRD1_F 0x162A90
ddd39e4b
LDM
8285#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \
8286 _CNL_AUX_ANAOVRD1_B, \
8287 _CNL_AUX_ANAOVRD1_C, \
b1ae6a8b
RV
8288 _CNL_AUX_ANAOVRD1_D, \
8289 _CNL_AUX_ANAOVRD1_F))
ddd39e4b
LDM
8290#define CNL_AUX_ANAOVRD1_ENABLE (1<<16)
8291#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23)
8292
ee5e5e7a 8293/* HDCP Key Registers */
2834d9df 8294#define HDCP_KEY_CONF _MMIO(0x66c00)
ee5e5e7a
SP
8295#define HDCP_AKSV_SEND_TRIGGER BIT(31)
8296#define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
fdddd08c 8297#define HDCP_KEY_LOAD_TRIGGER BIT(8)
2834d9df
R
8298#define HDCP_KEY_STATUS _MMIO(0x66c04)
8299#define HDCP_FUSE_IN_PROGRESS BIT(7)
ee5e5e7a 8300#define HDCP_FUSE_ERROR BIT(6)
2834d9df
R
8301#define HDCP_FUSE_DONE BIT(5)
8302#define HDCP_KEY_LOAD_STATUS BIT(1)
ee5e5e7a 8303#define HDCP_KEY_LOAD_DONE BIT(0)
2834d9df
R
8304#define HDCP_AKSV_LO _MMIO(0x66c10)
8305#define HDCP_AKSV_HI _MMIO(0x66c14)
ee5e5e7a
SP
8306
8307/* HDCP Repeater Registers */
2834d9df
R
8308#define HDCP_REP_CTL _MMIO(0x66d00)
8309#define HDCP_DDIB_REP_PRESENT BIT(30)
8310#define HDCP_DDIA_REP_PRESENT BIT(29)
8311#define HDCP_DDIC_REP_PRESENT BIT(28)
8312#define HDCP_DDID_REP_PRESENT BIT(27)
8313#define HDCP_DDIF_REP_PRESENT BIT(26)
8314#define HDCP_DDIE_REP_PRESENT BIT(25)
ee5e5e7a
SP
8315#define HDCP_DDIB_SHA1_M0 (1 << 20)
8316#define HDCP_DDIA_SHA1_M0 (2 << 20)
8317#define HDCP_DDIC_SHA1_M0 (3 << 20)
8318#define HDCP_DDID_SHA1_M0 (4 << 20)
8319#define HDCP_DDIF_SHA1_M0 (5 << 20)
8320#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
2834d9df 8321#define HDCP_SHA1_BUSY BIT(16)
ee5e5e7a
SP
8322#define HDCP_SHA1_READY BIT(17)
8323#define HDCP_SHA1_COMPLETE BIT(18)
8324#define HDCP_SHA1_V_MATCH BIT(19)
8325#define HDCP_SHA1_TEXT_32 (1 << 1)
8326#define HDCP_SHA1_COMPLETE_HASH (2 << 1)
8327#define HDCP_SHA1_TEXT_24 (4 << 1)
8328#define HDCP_SHA1_TEXT_16 (5 << 1)
8329#define HDCP_SHA1_TEXT_8 (6 << 1)
8330#define HDCP_SHA1_TEXT_0 (7 << 1)
8331#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
8332#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
8333#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
8334#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
8335#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
8336#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4))
2834d9df 8337#define HDCP_SHA_TEXT _MMIO(0x66d18)
ee5e5e7a
SP
8338
8339/* HDCP Auth Registers */
8340#define _PORTA_HDCP_AUTHENC 0x66800
8341#define _PORTB_HDCP_AUTHENC 0x66500
8342#define _PORTC_HDCP_AUTHENC 0x66600
8343#define _PORTD_HDCP_AUTHENC 0x66700
8344#define _PORTE_HDCP_AUTHENC 0x66A00
8345#define _PORTF_HDCP_AUTHENC 0x66900
8346#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
8347 _PORTA_HDCP_AUTHENC, \
8348 _PORTB_HDCP_AUTHENC, \
8349 _PORTC_HDCP_AUTHENC, \
8350 _PORTD_HDCP_AUTHENC, \
8351 _PORTE_HDCP_AUTHENC, \
8352 _PORTF_HDCP_AUTHENC) + x)
2834d9df
R
8353#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
8354#define HDCP_CONF_CAPTURE_AN BIT(0)
8355#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
8356#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
8357#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
8358#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
8359#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
8360#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
8361#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
8362#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
ee5e5e7a
SP
8363#define HDCP_STATUS_STREAM_A_ENC BIT(31)
8364#define HDCP_STATUS_STREAM_B_ENC BIT(30)
8365#define HDCP_STATUS_STREAM_C_ENC BIT(29)
8366#define HDCP_STATUS_STREAM_D_ENC BIT(28)
8367#define HDCP_STATUS_AUTH BIT(21)
8368#define HDCP_STATUS_ENC BIT(20)
2834d9df
R
8369#define HDCP_STATUS_RI_MATCH BIT(19)
8370#define HDCP_STATUS_R0_READY BIT(18)
8371#define HDCP_STATUS_AN_READY BIT(17)
ee5e5e7a
SP
8372#define HDCP_STATUS_CIPHER BIT(16)
8373#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff)
8374
e7e104c3 8375/* Per-pipe DDI Function Control */
086f8e84
VS
8376#define _TRANS_DDI_FUNC_CTL_A 0x60400
8377#define _TRANS_DDI_FUNC_CTL_B 0x61400
8378#define _TRANS_DDI_FUNC_CTL_C 0x62400
8379#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 8380#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 8381
ad80a810 8382#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 8383/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 8384#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 8385#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
8386#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
8387#define TRANS_DDI_PORT_NONE (0<<28)
8388#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
8389#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
8390#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
8391#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
8392#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
8393#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
8394#define TRANS_DDI_BPC_MASK (7<<20)
8395#define TRANS_DDI_BPC_8 (0<<20)
8396#define TRANS_DDI_BPC_10 (1<<20)
8397#define TRANS_DDI_BPC_6 (2<<20)
8398#define TRANS_DDI_BPC_12 (3<<20)
8399#define TRANS_DDI_PVSYNC (1<<17)
8400#define TRANS_DDI_PHSYNC (1<<16)
8401#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
8402#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
8403#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
8404#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
8405#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
2320175f 8406#define TRANS_DDI_HDCP_SIGNALLING (1<<9)
01b887c3 8407#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
15953637
SS
8408#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7)
8409#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6)
ad80a810 8410#define TRANS_DDI_BFI_ENABLE (1<<4)
15953637
SS
8411#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4)
8412#define TRANS_DDI_HDMI_SCRAMBLING (1<<0)
8413#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
8414 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
8415 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 8416
0e87f667 8417/* DisplayPort Transport Control */
086f8e84
VS
8418#define _DP_TP_CTL_A 0x64040
8419#define _DP_TP_CTL_B 0x64140
f0f59a00 8420#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
8421#define DP_TP_CTL_ENABLE (1<<31)
8422#define DP_TP_CTL_MODE_SST (0<<27)
8423#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 8424#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 8425#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 8426#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
8427#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
8428#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
8429#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
8430#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
8431#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 8432#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 8433#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 8434
e411b2c1 8435/* DisplayPort Transport Status */
086f8e84
VS
8436#define _DP_TP_STATUS_A 0x64044
8437#define _DP_TP_STATUS_B 0x64144
f0f59a00 8438#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
8439#define DP_TP_STATUS_IDLE_DONE (1<<25)
8440#define DP_TP_STATUS_ACT_SENT (1<<24)
8441#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
8442#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
8443#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
8444#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
8445#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 8446
03f896a1 8447/* DDI Buffer Control */
086f8e84
VS
8448#define _DDI_BUF_CTL_A 0x64000
8449#define _DDI_BUF_CTL_B 0x64100
f0f59a00 8450#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 8451#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 8452#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 8453#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 8454#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 8455#define DDI_BUF_IS_IDLE (1<<7)
79935fca 8456#define DDI_A_4_LANES (1<<4)
17aa6be9 8457#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
8458#define DDI_PORT_WIDTH_MASK (7 << 1)
8459#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
8460#define DDI_INIT_DISPLAY_DETECTED (1<<0)
8461
bb879a44 8462/* DDI Buffer Translations */
086f8e84
VS
8463#define _DDI_BUF_TRANS_A 0x64E00
8464#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 8465#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 8466#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 8467#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 8468
7501a4d8
ED
8469/* Sideband Interface (SBI) is programmed indirectly, via
8470 * SBI_ADDR, which contains the register offset; and SBI_DATA,
8471 * which contains the payload */
f0f59a00
VS
8472#define SBI_ADDR _MMIO(0xC6000)
8473#define SBI_DATA _MMIO(0xC6004)
8474#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
8475#define SBI_CTL_DEST_ICLK (0x0<<16)
8476#define SBI_CTL_DEST_MPHY (0x1<<16)
8477#define SBI_CTL_OP_IORD (0x2<<8)
8478#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
8479#define SBI_CTL_OP_CRRD (0x6<<8)
8480#define SBI_CTL_OP_CRWR (0x7<<8)
8481#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
8482#define SBI_RESPONSE_SUCCESS (0x0<<1)
8483#define SBI_BUSY (0x1<<0)
8484#define SBI_READY (0x0<<0)
52f025ef 8485
ccf1c867 8486/* SBI offsets */
f7be2c21 8487#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 8488#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
8489#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
8490#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 8491#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
8492#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
8493#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 8494#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 8495#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 8496#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 8497#define SBI_SSCDITHPHASE 0x0204
5e49cea6 8498#define SBI_SSCCTL 0x020c
ccf1c867 8499#define SBI_SSCCTL6 0x060C
dde86e2d 8500#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 8501#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 8502#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
8503#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
8504#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 8505#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 8506#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
8507#define SBI_GEN0 0x1f00
8508#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 8509
52f025ef 8510/* LPT PIXCLK_GATE */
f0f59a00 8511#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
8512#define PIXCLK_GATE_UNGATE (1<<0)
8513#define PIXCLK_GATE_GATE (0<<0)
52f025ef 8514
e93ea06a 8515/* SPLL */
f0f59a00 8516#define SPLL_CTL _MMIO(0x46020)
e93ea06a 8517#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
8518#define SPLL_PLL_SSC (1<<28)
8519#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
8520#define SPLL_PLL_LCPLL (3<<28)
8521#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
8522#define SPLL_PLL_FREQ_810MHz (0<<26)
8523#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
8524#define SPLL_PLL_FREQ_2700MHz (2<<26)
8525#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 8526
4dffc404 8527/* WRPLL */
086f8e84
VS
8528#define _WRPLL_CTL1 0x46040
8529#define _WRPLL_CTL2 0x46060
f0f59a00 8530#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 8531#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
8532#define WRPLL_PLL_SSC (1<<28)
8533#define WRPLL_PLL_NON_SSC (2<<28)
8534#define WRPLL_PLL_LCPLL (3<<28)
8535#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 8536/* WRPLL divider programming */
5e49cea6 8537#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 8538#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 8539#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
8540#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
8541#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 8542#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
8543#define WRPLL_DIVIDER_FB_SHIFT 16
8544#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 8545
fec9181c 8546/* Port clock selection */
086f8e84
VS
8547#define _PORT_CLK_SEL_A 0x46100
8548#define _PORT_CLK_SEL_B 0x46104
f0f59a00 8549#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
8550#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
8551#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
8552#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 8553#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 8554#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
8555#define PORT_CLK_SEL_WRPLL1 (4<<29)
8556#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 8557#define PORT_CLK_SEL_NONE (7<<29)
11578553 8558#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 8559
bb523fc0 8560/* Transcoder clock selection */
086f8e84
VS
8561#define _TRANS_CLK_SEL_A 0x46140
8562#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 8563#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
8564/* For each transcoder, we need to select the corresponding port clock */
8565#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 8566#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 8567
7f1052a8
VS
8568#define CDCLK_FREQ _MMIO(0x46200)
8569
086f8e84
VS
8570#define _TRANSA_MSA_MISC 0x60410
8571#define _TRANSB_MSA_MISC 0x61410
8572#define _TRANSC_MSA_MISC 0x62410
8573#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 8574#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 8575
c9809791
PZ
8576#define TRANS_MSA_SYNC_CLK (1<<0)
8577#define TRANS_MSA_6_BPC (0<<5)
8578#define TRANS_MSA_8_BPC (1<<5)
8579#define TRANS_MSA_10_BPC (2<<5)
8580#define TRANS_MSA_12_BPC (3<<5)
8581#define TRANS_MSA_16_BPC (4<<5)
dae84799 8582
90e8d31c 8583/* LCPLL Control */
f0f59a00 8584#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
8585#define LCPLL_PLL_DISABLE (1<<31)
8586#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
8587#define LCPLL_CLK_FREQ_MASK (3<<26)
8588#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
8589#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
8590#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
8591#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 8592#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 8593#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 8594#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 8595#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 8596#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
8597#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
8598
326ac39b
S
8599/*
8600 * SKL Clocks
8601 */
8602
8603/* CDCLK_CTL */
f0f59a00 8604#define CDCLK_CTL _MMIO(0x46000)
186a277e
PZ
8605#define CDCLK_FREQ_SEL_MASK (3 << 26)
8606#define CDCLK_FREQ_450_432 (0 << 26)
8607#define CDCLK_FREQ_540 (1 << 26)
8608#define CDCLK_FREQ_337_308 (2 << 26)
8609#define CDCLK_FREQ_675_617 (3 << 26)
8610#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
8611#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
8612#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
8613#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
8614#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
8615#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
8616#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 8617#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
186a277e
PZ
8618#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
8619#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 8620#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 8621
326ac39b 8622/* LCPLL_CTL */
f0f59a00
VS
8623#define LCPLL1_CTL _MMIO(0x46010)
8624#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
8625#define LCPLL_PLL_ENABLE (1<<31)
8626
8627/* DPLL control1 */
f0f59a00 8628#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
8629#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
8630#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
8631#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
8632#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
8633#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 8634#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
8635#define DPLL_CTRL1_LINK_RATE_2700 0
8636#define DPLL_CTRL1_LINK_RATE_1350 1
8637#define DPLL_CTRL1_LINK_RATE_810 2
8638#define DPLL_CTRL1_LINK_RATE_1620 3
8639#define DPLL_CTRL1_LINK_RATE_1080 4
8640#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
8641
8642/* DPLL control2 */
f0f59a00 8643#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 8644#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 8645#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 8646#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 8647#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
8648#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
8649
8650/* DPLL Status */
f0f59a00 8651#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
8652#define DPLL_LOCK(id) (1<<((id)*8))
8653
8654/* DPLL cfg */
086f8e84
VS
8655#define _DPLL1_CFGCR1 0x6C040
8656#define _DPLL2_CFGCR1 0x6C048
8657#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
8658#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
8659#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 8660#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
8661#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
8662
086f8e84
VS
8663#define _DPLL1_CFGCR2 0x6C044
8664#define _DPLL2_CFGCR2 0x6C04C
8665#define _DPLL3_CFGCR2 0x6C054
326ac39b 8666#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
8667#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
8668#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 8669#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 8670#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
8671#define DPLL_CFGCR2_KDIV_5 (0<<5)
8672#define DPLL_CFGCR2_KDIV_2 (1<<5)
8673#define DPLL_CFGCR2_KDIV_3 (2<<5)
8674#define DPLL_CFGCR2_KDIV_1 (3<<5)
8675#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 8676#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
8677#define DPLL_CFGCR2_PDIV_1 (0<<2)
8678#define DPLL_CFGCR2_PDIV_2 (1<<2)
8679#define DPLL_CFGCR2_PDIV_3 (2<<2)
8680#define DPLL_CFGCR2_PDIV_7 (4<<2)
8681#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
8682
da3b891b 8683#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 8684#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 8685
555e38d2
RV
8686/*
8687 * CNL Clocks
8688 */
8689#define DPCLKA_CFGCR0 _MMIO(0x6C200)
376faf8a
RV
8690#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
8691 (port)+10))
8692#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
8693 (port)*2)
8694#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
8695#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
555e38d2 8696
a927c927
RV
8697/* CNL PLL */
8698#define DPLL0_ENABLE 0x46010
8699#define DPLL1_ENABLE 0x46014
8700#define PLL_ENABLE (1 << 31)
8701#define PLL_LOCK (1 << 30)
8702#define PLL_POWER_ENABLE (1 << 27)
8703#define PLL_POWER_STATE (1 << 26)
8704#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE)
8705
8706#define _CNL_DPLL0_CFGCR0 0x6C000
8707#define _CNL_DPLL1_CFGCR0 0x6C080
8708#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
8709#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
8710#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
8711#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
8712#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
8713#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
8714#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
8715#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
8716#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
8717#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
8718#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
8719#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
442aa277 8720#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
a927c927
RV
8721#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
8722#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
8723#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
8724
8725#define _CNL_DPLL0_CFGCR1 0x6C004
8726#define _CNL_DPLL1_CFGCR1 0x6C084
8727#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
a9701a89 8728#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
a927c927
RV
8729#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
8730#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
8731#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
8732#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
8733#define DPLL_CFGCR1_KDIV_1 (1 << 6)
8734#define DPLL_CFGCR1_KDIV_2 (2 << 6)
8735#define DPLL_CFGCR1_KDIV_4 (4 << 6)
8736#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
8737#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
8738#define DPLL_CFGCR1_PDIV_2 (1 << 2)
8739#define DPLL_CFGCR1_PDIV_3 (2 << 2)
8740#define DPLL_CFGCR1_PDIV_5 (4 << 2)
8741#define DPLL_CFGCR1_PDIV_7 (8 << 2)
8742#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
8743#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
8744
f8437dd1 8745/* BXT display engine PLL */
f0f59a00 8746#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
8747#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
8748#define BXT_DE_PLL_RATIO_MASK 0xff
8749
f0f59a00 8750#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
8751#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8752#define BXT_DE_PLL_LOCK (1 << 30)
945f2672
VS
8753#define CNL_CDCLK_PLL_RATIO(x) (x)
8754#define CNL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 8755
664326f8 8756/* GEN9 DC */
f0f59a00 8757#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 8758#define DC_STATE_DISABLE 0
664326f8
SK
8759#define DC_STATE_EN_UPTO_DC5 (1<<0)
8760#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
8761#define DC_STATE_EN_UPTO_DC6 (2<<0)
8762#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8763
f0f59a00 8764#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 8765#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
8766#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8767
9ccd5aeb
PZ
8768/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8769 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
8770#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8771#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
8772#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8773#define D_COMP_COMP_FORCE (1<<8)
8774#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 8775
69e94b7e 8776/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
8777#define _PIPE_WM_LINETIME_A 0x45270
8778#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 8779#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
8780#define PIPE_WM_LINETIME_MASK (0x1ff)
8781#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 8782#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 8783#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
8784
8785/* SFUSE_STRAP */
f0f59a00 8786#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6 8787#define SFUSE_STRAP_FUSE_LOCK (1<<13)
9d81a997 8788#define SFUSE_STRAP_RAW_FREQUENCY (1<<8)
658ac4c6 8789#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 8790#define SFUSE_STRAP_CRT_DISABLED (1<<6)
9787e835 8791#define SFUSE_STRAP_DDIF_DETECTED (1<<3)
96d6e350
ED
8792#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8793#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8794#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8795
f0f59a00 8796#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
8797#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8798
f0f59a00 8799#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
8800#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8801#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8802#define WM_DBG_DISALLOW_SPRITE (1<<2)
8803
86d3efce
VS
8804/* pipe CSC */
8805#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8806#define _PIPE_A_CSC_COEFF_BY 0x49014
8807#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8808#define _PIPE_A_CSC_COEFF_BU 0x4901c
8809#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8810#define _PIPE_A_CSC_COEFF_BV 0x49024
8811#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
8812#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8813#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8814#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
8815#define _PIPE_A_CSC_PREOFF_HI 0x49030
8816#define _PIPE_A_CSC_PREOFF_ME 0x49034
8817#define _PIPE_A_CSC_PREOFF_LO 0x49038
8818#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8819#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8820#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8821
8822#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8823#define _PIPE_B_CSC_COEFF_BY 0x49114
8824#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8825#define _PIPE_B_CSC_COEFF_BU 0x4911c
8826#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8827#define _PIPE_B_CSC_COEFF_BV 0x49124
8828#define _PIPE_B_CSC_MODE 0x49128
8829#define _PIPE_B_CSC_PREOFF_HI 0x49130
8830#define _PIPE_B_CSC_PREOFF_ME 0x49134
8831#define _PIPE_B_CSC_PREOFF_LO 0x49138
8832#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8833#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8834#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8835
f0f59a00
VS
8836#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8837#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8838#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8839#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8840#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8841#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8842#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8843#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8844#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8845#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8846#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8847#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8848#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 8849
82cf435b
LL
8850/* pipe degamma/gamma LUTs on IVB+ */
8851#define _PAL_PREC_INDEX_A 0x4A400
8852#define _PAL_PREC_INDEX_B 0x4AC00
8853#define _PAL_PREC_INDEX_C 0x4B400
8854#define PAL_PREC_10_12_BIT (0 << 31)
8855#define PAL_PREC_SPLIT_MODE (1 << 31)
8856#define PAL_PREC_AUTO_INCREMENT (1 << 15)
2fcb2066 8857#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
82cf435b
LL
8858#define _PAL_PREC_DATA_A 0x4A404
8859#define _PAL_PREC_DATA_B 0x4AC04
8860#define _PAL_PREC_DATA_C 0x4B404
8861#define _PAL_PREC_GC_MAX_A 0x4A410
8862#define _PAL_PREC_GC_MAX_B 0x4AC10
8863#define _PAL_PREC_GC_MAX_C 0x4B410
8864#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8865#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8866#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
8867#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
8868#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
8869#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
8870
8871#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8872#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8873#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8874#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8875
9751bafc
ACO
8876#define _PRE_CSC_GAMC_INDEX_A 0x4A484
8877#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
8878#define _PRE_CSC_GAMC_INDEX_C 0x4B484
8879#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
8880#define _PRE_CSC_GAMC_DATA_A 0x4A488
8881#define _PRE_CSC_GAMC_DATA_B 0x4AC88
8882#define _PRE_CSC_GAMC_DATA_C 0x4B488
8883
8884#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
8885#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
8886
29dc3739
LL
8887/* pipe CSC & degamma/gamma LUTs on CHV */
8888#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8889#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8890#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8891#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8892#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8893#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8894#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8895#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8896#define CGM_PIPE_MODE_GAMMA (1 << 2)
8897#define CGM_PIPE_MODE_CSC (1 << 1)
8898#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8899
8900#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8901#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8902#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8903#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8904#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8905#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8906#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8907#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8908
8909#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8910#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8911#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8912#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8913#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8914#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8915#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8916#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8917
e7d7cad0
JN
8918/* MIPI DSI registers */
8919
0ad4dc88 8920#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
f0f59a00 8921#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 8922
bcc65700
D
8923#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
8924#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
8925#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
8926#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
8927
aec0246f
US
8928/* Gen4+ Timestamp and Pipe Frame time stamp registers */
8929#define GEN4_TIMESTAMP _MMIO(0x2358)
8930#define ILK_TIMESTAMP_HI _MMIO(0x70070)
8931#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
8932
dab91783
LL
8933#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
8934#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
8935#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
8936#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
8937#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
8938
aec0246f
US
8939#define _PIPE_FRMTMSTMP_A 0x70048
8940#define PIPE_FRMTMSTMP(pipe) \
8941 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
8942
11b8e4f5
SS
8943/* BXT MIPI clock controls */
8944#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8945
f0f59a00 8946#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
8947#define BXT_MIPI1_DIV_SHIFT 26
8948#define BXT_MIPI2_DIV_SHIFT 10
8949#define BXT_MIPI_DIV_SHIFT(port) \
8950 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8951 BXT_MIPI2_DIV_SHIFT)
782d25ca 8952
11b8e4f5 8953/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
8954#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8955#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
8956#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8957 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8958 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
8959#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8960#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
8961#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8962 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
8963 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8964#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8965 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8966/* RX upper control divider to select actual RX clock output from 8x */
8967#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8968#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8969#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8970 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8971 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8972#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8973#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8974#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8975 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8976 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8977#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8978 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8979/* 8/3X divider to select the actual 8/3X clock output from 8x */
8980#define BXT_MIPI1_8X_BY3_SHIFT 19
8981#define BXT_MIPI2_8X_BY3_SHIFT 3
8982#define BXT_MIPI_8X_BY3_SHIFT(port) \
8983 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8984 BXT_MIPI2_8X_BY3_SHIFT)
8985#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8986#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8987#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8988 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8989 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8990#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8991 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8992/* RX lower control divider to select actual RX clock output from 8x */
8993#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8994#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8995#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8996 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8997 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8998#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8999#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
9000#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
9001 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
9002 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
9003#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
9004 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
9005
9006#define RX_DIVIDER_BIT_1_2 0x3
9007#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 9008
d2e08c0f
SS
9009/* BXT MIPI mode configure */
9010#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
9011#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 9012#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9013 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
9014
9015#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
9016#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 9017#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9018 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
9019
9020#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
9021#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 9022#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
9023 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
9024
f0f59a00 9025#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
9026#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
9027#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
9028#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
f340c2ff 9029#define BXT_DSIC_16X_BY1 (0 << 10)
cfe01a5e
SS
9030#define BXT_DSIC_16X_BY2 (1 << 10)
9031#define BXT_DSIC_16X_BY3 (2 << 10)
9032#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 9033#define BXT_DSIC_16X_MASK (3 << 10)
f340c2ff 9034#define BXT_DSIA_16X_BY1 (0 << 8)
cfe01a5e
SS
9035#define BXT_DSIA_16X_BY2 (1 << 8)
9036#define BXT_DSIA_16X_BY3 (2 << 8)
9037#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 9038#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
9039#define BXT_DSI_FREQ_SEL_SHIFT 8
9040#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
9041
9042#define BXT_DSI_PLL_RATIO_MAX 0x7D
9043#define BXT_DSI_PLL_RATIO_MIN 0x22
f340c2ff
D
9044#define GLK_DSI_PLL_RATIO_MAX 0x6F
9045#define GLK_DSI_PLL_RATIO_MIN 0x22
cfe01a5e 9046#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 9047#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 9048
f0f59a00 9049#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
9050#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
9051#define BXT_DSI_PLL_LOCKED (1 << 30)
9052
3230bf14 9053#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 9054#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 9055#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
9056
9057 /* BXT port control */
9058#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
9059#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 9060#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 9061
1881a423
US
9062#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
9063#define STAP_SELECT (1 << 0)
9064
9065#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
9066#define HS_IO_CTRL_SELECT (1 << 0)
9067
e7d7cad0 9068#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
9069#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
9070#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 9071#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
9072#define DUAL_LINK_MODE_MASK (1 << 26)
9073#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
9074#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 9075#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
9076#define FLOPPED_HSTX (1 << 23)
9077#define DE_INVERT (1 << 19) /* XXX */
9078#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
9079#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
9080#define AFE_LATCHOUT (1 << 17)
9081#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
9082#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
9083#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
9084#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
9085#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
9086#define CSB_SHIFT 9
9087#define CSB_MASK (3 << 9)
9088#define CSB_20MHZ (0 << 9)
9089#define CSB_10MHZ (1 << 9)
9090#define CSB_40MHZ (2 << 9)
9091#define BANDGAP_MASK (1 << 8)
9092#define BANDGAP_PNW_CIRCUIT (0 << 8)
9093#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
9094#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
9095#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
9096#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
9097#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
9098#define TEARING_EFFECT_MASK (3 << 2)
9099#define TEARING_EFFECT_OFF (0 << 2)
9100#define TEARING_EFFECT_DSI (1 << 2)
9101#define TEARING_EFFECT_GPIO (2 << 2)
9102#define LANE_CONFIGURATION_SHIFT 0
9103#define LANE_CONFIGURATION_MASK (3 << 0)
9104#define LANE_CONFIGURATION_4LANE (0 << 0)
9105#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
9106#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
9107
9108#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 9109#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 9110#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
9111#define TEARING_EFFECT_DELAY_SHIFT 0
9112#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
9113
9114/* XXX: all bits reserved */
4ad83e94 9115#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
9116
9117/* MIPI DSI Controller and D-PHY registers */
9118
4ad83e94 9119#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 9120#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 9121#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
9122#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
9123#define ULPS_STATE_MASK (3 << 1)
9124#define ULPS_STATE_ENTER (2 << 1)
9125#define ULPS_STATE_EXIT (1 << 1)
9126#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
9127#define DEVICE_READY (1 << 0)
9128
4ad83e94 9129#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 9130#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 9131#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 9132#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 9133#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 9134#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
9135#define TEARING_EFFECT (1 << 31)
9136#define SPL_PKT_SENT_INTERRUPT (1 << 30)
9137#define GEN_READ_DATA_AVAIL (1 << 29)
9138#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
9139#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
9140#define RX_PROT_VIOLATION (1 << 26)
9141#define RX_INVALID_TX_LENGTH (1 << 25)
9142#define ACK_WITH_NO_ERROR (1 << 24)
9143#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
9144#define LP_RX_TIMEOUT (1 << 22)
9145#define HS_TX_TIMEOUT (1 << 21)
9146#define DPI_FIFO_UNDERRUN (1 << 20)
9147#define LOW_CONTENTION (1 << 19)
9148#define HIGH_CONTENTION (1 << 18)
9149#define TXDSI_VC_ID_INVALID (1 << 17)
9150#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
9151#define TXCHECKSUM_ERROR (1 << 15)
9152#define TXECC_MULTIBIT_ERROR (1 << 14)
9153#define TXECC_SINGLE_BIT_ERROR (1 << 13)
9154#define TXFALSE_CONTROL_ERROR (1 << 12)
9155#define RXDSI_VC_ID_INVALID (1 << 11)
9156#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
9157#define RXCHECKSUM_ERROR (1 << 9)
9158#define RXECC_MULTIBIT_ERROR (1 << 8)
9159#define RXECC_SINGLE_BIT_ERROR (1 << 7)
9160#define RXFALSE_CONTROL_ERROR (1 << 6)
9161#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
9162#define RX_LP_TX_SYNC_ERROR (1 << 4)
9163#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
9164#define RXEOT_SYNC_ERROR (1 << 2)
9165#define RXSOT_SYNC_ERROR (1 << 1)
9166#define RXSOT_ERROR (1 << 0)
9167
4ad83e94 9168#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 9169#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 9170#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
9171#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
9172#define CMD_MODE_NOT_SUPPORTED (0 << 13)
9173#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
9174#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
9175#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
9176#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
9177#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
9178#define VID_MODE_FORMAT_MASK (0xf << 7)
9179#define VID_MODE_NOT_SUPPORTED (0 << 7)
9180#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
9181#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
9182#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
9183#define VID_MODE_FORMAT_RGB888 (4 << 7)
9184#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
9185#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
9186#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
9187#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
9188#define DATA_LANES_PRG_REG_SHIFT 0
9189#define DATA_LANES_PRG_REG_MASK (7 << 0)
9190
4ad83e94 9191#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 9192#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 9193#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
9194#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
9195
4ad83e94 9196#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 9197#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 9198#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
9199#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
9200
4ad83e94 9201#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 9202#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 9203#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
9204#define TURN_AROUND_TIMEOUT_MASK 0x3f
9205
4ad83e94 9206#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 9207#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 9208#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
9209#define DEVICE_RESET_TIMER_MASK 0xffff
9210
4ad83e94 9211#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 9212#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 9213#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
9214#define VERTICAL_ADDRESS_SHIFT 16
9215#define VERTICAL_ADDRESS_MASK (0xffff << 16)
9216#define HORIZONTAL_ADDRESS_SHIFT 0
9217#define HORIZONTAL_ADDRESS_MASK 0xffff
9218
4ad83e94 9219#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 9220#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 9221#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
9222#define DBI_FIFO_EMPTY_HALF (0 << 0)
9223#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
9224#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
9225
9226/* regs below are bits 15:0 */
4ad83e94 9227#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 9228#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 9229#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 9230
4ad83e94 9231#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 9232#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 9233#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 9234
4ad83e94 9235#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 9236#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 9237#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 9238
4ad83e94 9239#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 9240#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 9241#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 9242
4ad83e94 9243#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 9244#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 9245#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 9246
4ad83e94 9247#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 9248#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 9249#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 9250
4ad83e94 9251#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 9252#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 9253#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 9254
4ad83e94 9255#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 9256#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 9257#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 9258
3230bf14
JN
9259/* regs above are bits 15:0 */
9260
4ad83e94 9261#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 9262#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 9263#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
9264#define DPI_LP_MODE (1 << 6)
9265#define BACKLIGHT_OFF (1 << 5)
9266#define BACKLIGHT_ON (1 << 4)
9267#define COLOR_MODE_OFF (1 << 3)
9268#define COLOR_MODE_ON (1 << 2)
9269#define TURN_ON (1 << 1)
9270#define SHUTDOWN (1 << 0)
9271
4ad83e94 9272#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 9273#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 9274#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
9275#define COMMAND_BYTE_SHIFT 0
9276#define COMMAND_BYTE_MASK (0x3f << 0)
9277
4ad83e94 9278#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 9279#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 9280#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
9281#define MASTER_INIT_TIMER_SHIFT 0
9282#define MASTER_INIT_TIMER_MASK (0xffff << 0)
9283
4ad83e94 9284#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 9285#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 9286#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 9287 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
9288#define MAX_RETURN_PKT_SIZE_SHIFT 0
9289#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
9290
4ad83e94 9291#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 9292#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 9293#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
9294#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
9295#define DISABLE_VIDEO_BTA (1 << 3)
9296#define IP_TG_CONFIG (1 << 2)
9297#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
9298#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
9299#define VIDEO_MODE_BURST (3 << 0)
9300
4ad83e94 9301#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 9302#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 9303#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
9304#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
9305#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
9306#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
9307#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
9308#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
9309#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
9310#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
9311#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
9312#define CLOCKSTOP (1 << 1)
9313#define EOT_DISABLE (1 << 0)
9314
4ad83e94 9315#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 9316#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 9317#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
9318#define LP_BYTECLK_SHIFT 0
9319#define LP_BYTECLK_MASK (0xffff << 0)
9320
b426f985
D
9321#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
9322#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
9323#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
9324
9325#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
9326#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
9327#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
9328
3230bf14 9329/* bits 31:0 */
4ad83e94 9330#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 9331#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 9332#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
9333
9334/* bits 31:0 */
4ad83e94 9335#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 9336#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 9337#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 9338
4ad83e94 9339#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 9340#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 9341#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 9342#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 9343#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 9344#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
9345#define LONG_PACKET_WORD_COUNT_SHIFT 8
9346#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
9347#define SHORT_PACKET_PARAM_SHIFT 8
9348#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
9349#define VIRTUAL_CHANNEL_SHIFT 6
9350#define VIRTUAL_CHANNEL_MASK (3 << 6)
9351#define DATA_TYPE_SHIFT 0
395b2913 9352#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
9353/* data type values, see include/video/mipi_display.h */
9354
4ad83e94 9355#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 9356#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 9357#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
9358#define DPI_FIFO_EMPTY (1 << 28)
9359#define DBI_FIFO_EMPTY (1 << 27)
9360#define LP_CTRL_FIFO_EMPTY (1 << 26)
9361#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
9362#define LP_CTRL_FIFO_FULL (1 << 24)
9363#define HS_CTRL_FIFO_EMPTY (1 << 18)
9364#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
9365#define HS_CTRL_FIFO_FULL (1 << 16)
9366#define LP_DATA_FIFO_EMPTY (1 << 10)
9367#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
9368#define LP_DATA_FIFO_FULL (1 << 8)
9369#define HS_DATA_FIFO_EMPTY (1 << 2)
9370#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
9371#define HS_DATA_FIFO_FULL (1 << 0)
9372
4ad83e94 9373#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 9374#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 9375#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
9376#define DBI_HS_LP_MODE_MASK (1 << 0)
9377#define DBI_LP_MODE (1 << 0)
9378#define DBI_HS_MODE (0 << 0)
9379
4ad83e94 9380#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 9381#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 9382#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
9383#define EXIT_ZERO_COUNT_SHIFT 24
9384#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
9385#define TRAIL_COUNT_SHIFT 16
9386#define TRAIL_COUNT_MASK (0x1f << 16)
9387#define CLK_ZERO_COUNT_SHIFT 8
9388#define CLK_ZERO_COUNT_MASK (0xff << 8)
9389#define PREPARE_COUNT_SHIFT 0
9390#define PREPARE_COUNT_MASK (0x3f << 0)
9391
9392/* bits 31:0 */
4ad83e94 9393#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 9394#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
9395#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
9396
9397#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
9398#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
9399#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
9400#define LP_HS_SSW_CNT_SHIFT 16
9401#define LP_HS_SSW_CNT_MASK (0xffff << 16)
9402#define HS_LP_PWR_SW_CNT_SHIFT 0
9403#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
9404
4ad83e94 9405#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 9406#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 9407#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
9408#define STOP_STATE_STALL_COUNTER_SHIFT 0
9409#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
9410
4ad83e94 9411#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 9412#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 9413#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 9414#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 9415#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 9416#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
9417#define RX_CONTENTION_DETECTED (1 << 0)
9418
9419/* XXX: only pipe A ?!? */
4ad83e94 9420#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
9421#define DBI_TYPEC_ENABLE (1 << 31)
9422#define DBI_TYPEC_WIP (1 << 30)
9423#define DBI_TYPEC_OPTION_SHIFT 28
9424#define DBI_TYPEC_OPTION_MASK (3 << 28)
9425#define DBI_TYPEC_FREQ_SHIFT 24
9426#define DBI_TYPEC_FREQ_MASK (0xf << 24)
9427#define DBI_TYPEC_OVERRIDE (1 << 8)
9428#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
9429#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
9430
9431
9432/* MIPI adapter registers */
9433
4ad83e94 9434#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 9435#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 9436#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
9437#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
9438#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
9439#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
9440#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
9441#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
9442#define READ_REQUEST_PRIORITY_SHIFT 3
9443#define READ_REQUEST_PRIORITY_MASK (3 << 3)
9444#define READ_REQUEST_PRIORITY_LOW (0 << 3)
9445#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
9446#define RGB_FLIP_TO_BGR (1 << 2)
9447
6b93e9c8 9448#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 9449#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 9450#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
093d680a
D
9451#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
9452#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
9453#define GLK_MIPIIO_RESET_RELEASED (1 << 28)
9454#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
9455#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
9456#define GLK_LP_WAKE (1 << 22)
9457#define GLK_LP11_LOW_PWR_MODE (1 << 21)
9458#define GLK_LP00_LOW_PWR_MODE (1 << 20)
9459#define GLK_FIREWALL_ENABLE (1 << 16)
9460#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
9461#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
9462#define BXT_DSC_ENABLE (1 << 3)
9463#define BXT_RGB_FLIP (1 << 2)
9464#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
9465#define GLK_MIPIIO_ENABLE (1 << 0)
d2e08c0f 9466
4ad83e94 9467#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 9468#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 9469#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
9470#define DATA_MEM_ADDRESS_SHIFT 5
9471#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
9472#define DATA_VALID (1 << 0)
9473
4ad83e94 9474#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 9475#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 9476#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
9477#define DATA_LENGTH_SHIFT 0
9478#define DATA_LENGTH_MASK (0xfffff << 0)
9479
4ad83e94 9480#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 9481#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 9482#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
9483#define COMMAND_MEM_ADDRESS_SHIFT 5
9484#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
9485#define AUTO_PWG_ENABLE (1 << 2)
9486#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
9487#define COMMAND_VALID (1 << 0)
9488
4ad83e94 9489#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 9490#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 9491#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
9492#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
9493#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
9494
4ad83e94 9495#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 9496#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 9497#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 9498
4ad83e94 9499#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 9500#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 9501#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
9502#define READ_DATA_VALID(n) (1 << (n))
9503
a57c774a 9504/* For UMS only (deprecated): */
5c969aa7
DL
9505#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
9506#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 9507
3bbaba0c 9508/* MOCS (Memory Object Control State) registers */
f0f59a00 9509#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 9510
f0f59a00
VS
9511#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
9512#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
9513#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
9514#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
9515#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 9516
d5165ebd
TG
9517/* gamt regs */
9518#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
9519#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
9520#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
9521#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
9522#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
9523
93564044
VS
9524#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
9525#define MMCD_PCLA (1 << 31)
9526#define MMCD_HOTSPOT_EN (1 << 27)
9527
ad186f3f
PZ
9528#define _ICL_PHY_MISC_A 0x64C00
9529#define _ICL_PHY_MISC_B 0x64C04
9530#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
9531 _ICL_PHY_MISC_B)
9532#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
9533
585fb111 9534#endif /* _I915_REG_H_ */