Merge tag 'drm-intel-gt-next-2023-09-28' of git://anongit.freedesktop.org/drm/drm...
[linux-block.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
2b25a93b 28#include "i915_reg_defs.h"
e563531a 29#include "display/intel_display_reg_defs.h"
09b434d4 30
1aa920ea
JN
31/**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
27be41de
JN
37 * File Layout
38 * ~~~~~~~~~~~
1aa920ea
JN
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
baa09e7d
JN
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
1aa920ea 70 *
09b434d4 71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
1aa920ea
JN
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
551bd336 82 * ~~~~~~
1aa920ea
JN
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
551bd336 100 * ~~~~~~~~
1aa920ea
JN
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
09b434d4
JN
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
baa09e7d
JN
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
1aa920ea
JN
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
273e1daa
ID
119#define GU_CNTL_PROTECTED _MMIO(0x10100C)
120#define DEPRESENT REG_BIT(9)
121
c256af0d
MR
122#define GU_CNTL _MMIO(0x101010)
123#define LMEM_INIT REG_BIT(7)
5a44fcd7
DCS
124#define DRIVERFLR REG_BIT(31)
125#define GU_DEBUG _MMIO(0x101018)
126#define DRIVERFLR_STATUS REG_BIT(31)
c256af0d 127
f0f59a00 128#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
129#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
130#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
131#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
132#define GEN6_STOLEN_RESERVED_1M (0 << 4)
133#define GEN6_STOLEN_RESERVED_512K (1 << 4)
134#define GEN6_STOLEN_RESERVED_256K (2 << 4)
135#define GEN6_STOLEN_RESERVED_128K (3 << 4)
136#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
137#define GEN7_STOLEN_RESERVED_1M (0 << 5)
138#define GEN7_STOLEN_RESERVED_256K (1 << 5)
139#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
140#define GEN8_STOLEN_RESERVED_1M (0 << 7)
141#define GEN8_STOLEN_RESERVED_2M (1 << 7)
142#define GEN8_STOLEN_RESERVED_4M (2 << 7)
143#define GEN8_STOLEN_RESERVED_8M (3 << 7)
db7fb605 144#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
185441e0 145#define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
40bae736 146
f0f59a00 147#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111 148
220375aa
BV
149#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
150#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 151#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 152
dc96e9b8
CW
153/*
154 * Reset registers
155 */
f0f59a00 156#define DEBUG_RESET_I830 _MMIO(0x6070)
5ee8ee86
PZ
157#define DEBUG_RESET_FULL (1 << 7)
158#define DEBUG_RESET_RENDER (1 << 8)
159#define DEBUG_RESET_DISPLAY (1 << 9)
dc96e9b8 160
57f350b6 161/*
5a09ae9f
JN
162 * IOSF sideband
163 */
f0f59a00 164#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
165#define IOSF_DEVFN_SHIFT 24
166#define IOSF_OPCODE_SHIFT 16
167#define IOSF_PORT_SHIFT 8
168#define IOSF_BYTE_ENABLES_SHIFT 4
169#define IOSF_BAR_SHIFT 1
5ee8ee86 170#define IOSF_SB_BUSY (1 << 0)
4688d45f
JN
171#define IOSF_PORT_BUNIT 0x03
172#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
173#define IOSF_PORT_NC 0x11
174#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
175#define IOSF_PORT_GPIO_NC 0x13
176#define IOSF_PORT_CCK 0x14
4688d45f
JN
177#define IOSF_PORT_DPIO_2 0x1a
178#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
179#define IOSF_PORT_GPIO_SC 0x48
180#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 181#define IOSF_PORT_CCU 0xa9
7071af97
JN
182#define CHV_IOSF_PORT_GPIO_N 0x13
183#define CHV_IOSF_PORT_GPIO_SE 0x48
184#define CHV_IOSF_PORT_GPIO_E 0xa8
185#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
186#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
187#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 188
f38861b8 189/* DPIO registers */
5a09ae9f 190#define DPIO_DEVFN 0
5a09ae9f 191
f0f59a00 192#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
5ee8ee86
PZ
193#define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
194#define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
195#define DPIO_SFR_BYPASS (1 << 1)
196#define DPIO_CMNRST (1 << 0)
57f350b6 197
e4607fcf 198#define DPIO_PHY(pipe) ((pipe) >> 1)
e4607fcf 199
598fac6b
DV
200/*
201 * Per pipe/PLL DPIO regs
202 */
ab3c759a 203#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 204#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
205#define DPIO_POST_DIV_DAC 0
206#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
207#define DPIO_POST_DIV_LVDS1 2
208#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
209#define DPIO_K_SHIFT (24) /* 4 bits */
210#define DPIO_P1_SHIFT (21) /* 3 bits */
211#define DPIO_P2_SHIFT (16) /* 5 bits */
212#define DPIO_N_SHIFT (12) /* 4 bits */
5ee8ee86 213#define DPIO_ENABLE_CALIBRATION (1 << 11)
57f350b6
JB
214#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
215#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
216#define _VLV_PLL_DW3_CH1 0x802c
217#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 218
ab3c759a 219#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
220#define DPIO_REFSEL_OVERRIDE 27
221#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
222#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
223#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 224#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
225#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
226#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
227#define _VLV_PLL_DW5_CH1 0x8034
228#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 229
ab3c759a
CML
230#define _VLV_PLL_DW7_CH0 0x801c
231#define _VLV_PLL_DW7_CH1 0x803c
232#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 233
ab3c759a
CML
234#define _VLV_PLL_DW8_CH0 0x8040
235#define _VLV_PLL_DW8_CH1 0x8060
236#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 237
ab3c759a
CML
238#define VLV_PLL_DW9_BCAST 0xc044
239#define _VLV_PLL_DW9_CH0 0x8044
240#define _VLV_PLL_DW9_CH1 0x8064
241#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 242
ab3c759a
CML
243#define _VLV_PLL_DW10_CH0 0x8048
244#define _VLV_PLL_DW10_CH1 0x8068
245#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 246
ab3c759a
CML
247#define _VLV_PLL_DW11_CH0 0x804c
248#define _VLV_PLL_DW11_CH1 0x806c
249#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 250
ab3c759a
CML
251/* Spec for ref block start counts at DW10 */
252#define VLV_REF_DW13 0x80ac
598fac6b 253
ab3c759a 254#define VLV_CMN_DW0 0x8100
dc96e9b8 255
598fac6b
DV
256/*
257 * Per DDI channel DPIO regs
258 */
259
ab3c759a
CML
260#define _VLV_PCS_DW0_CH0 0x8200
261#define _VLV_PCS_DW0_CH1 0x8400
5ee8ee86
PZ
262#define DPIO_PCS_TX_LANE2_RESET (1 << 16)
263#define DPIO_PCS_TX_LANE1_RESET (1 << 7)
264#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
265#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
ab3c759a 266#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 267
97fd4d5c
VS
268#define _VLV_PCS01_DW0_CH0 0x200
269#define _VLV_PCS23_DW0_CH0 0x400
270#define _VLV_PCS01_DW0_CH1 0x2600
271#define _VLV_PCS23_DW0_CH1 0x2800
272#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
273#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
274
ab3c759a
CML
275#define _VLV_PCS_DW1_CH0 0x8204
276#define _VLV_PCS_DW1_CH1 0x8404
5ee8ee86
PZ
277#define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
278#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
279#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
598fac6b 280#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
5ee8ee86 281#define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
ab3c759a
CML
282#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
283
97fd4d5c
VS
284#define _VLV_PCS01_DW1_CH0 0x204
285#define _VLV_PCS23_DW1_CH0 0x404
286#define _VLV_PCS01_DW1_CH1 0x2604
287#define _VLV_PCS23_DW1_CH1 0x2804
288#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
289#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
290
ab3c759a
CML
291#define _VLV_PCS_DW8_CH0 0x8220
292#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
293#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
294#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
295#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
296
297#define _VLV_PCS01_DW8_CH0 0x0220
298#define _VLV_PCS23_DW8_CH0 0x0420
299#define _VLV_PCS01_DW8_CH1 0x2620
300#define _VLV_PCS23_DW8_CH1 0x2820
301#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
302#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
303
304#define _VLV_PCS_DW9_CH0 0x8224
305#define _VLV_PCS_DW9_CH1 0x8424
5ee8ee86
PZ
306#define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
307#define DPIO_PCS_TX2MARGIN_000 (0 << 13)
308#define DPIO_PCS_TX2MARGIN_101 (1 << 13)
309#define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
310#define DPIO_PCS_TX1MARGIN_000 (0 << 10)
311#define DPIO_PCS_TX1MARGIN_101 (1 << 10)
ab3c759a
CML
312#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
313
a02ef3c7
VS
314#define _VLV_PCS01_DW9_CH0 0x224
315#define _VLV_PCS23_DW9_CH0 0x424
316#define _VLV_PCS01_DW9_CH1 0x2624
317#define _VLV_PCS23_DW9_CH1 0x2824
318#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
319#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
320
9d556c99
CML
321#define _CHV_PCS_DW10_CH0 0x8228
322#define _CHV_PCS_DW10_CH1 0x8428
5ee8ee86
PZ
323#define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
324#define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
325#define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
326#define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
327#define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
328#define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
329#define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
330#define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
9d556c99
CML
331#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
332
1966e59e
VS
333#define _VLV_PCS01_DW10_CH0 0x0228
334#define _VLV_PCS23_DW10_CH0 0x0428
335#define _VLV_PCS01_DW10_CH1 0x2628
336#define _VLV_PCS23_DW10_CH1 0x2828
337#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
338#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
339
ab3c759a
CML
340#define _VLV_PCS_DW11_CH0 0x822c
341#define _VLV_PCS_DW11_CH1 0x842c
5ee8ee86
PZ
342#define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
343#define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
344#define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
345#define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
ab3c759a
CML
346#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
347
570e2a74
VS
348#define _VLV_PCS01_DW11_CH0 0x022c
349#define _VLV_PCS23_DW11_CH0 0x042c
350#define _VLV_PCS01_DW11_CH1 0x262c
351#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
352#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
353#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 354
2e523e98
VS
355#define _VLV_PCS01_DW12_CH0 0x0230
356#define _VLV_PCS23_DW12_CH0 0x0430
357#define _VLV_PCS01_DW12_CH1 0x2630
358#define _VLV_PCS23_DW12_CH1 0x2830
359#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
360#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
361
ab3c759a
CML
362#define _VLV_PCS_DW12_CH0 0x8230
363#define _VLV_PCS_DW12_CH1 0x8430
5ee8ee86
PZ
364#define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
365#define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
366#define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
367#define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
368#define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
ab3c759a
CML
369#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
370
371#define _VLV_PCS_DW14_CH0 0x8238
372#define _VLV_PCS_DW14_CH1 0x8438
373#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
374
375#define _VLV_PCS_DW23_CH0 0x825c
376#define _VLV_PCS_DW23_CH1 0x845c
377#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
378
379#define _VLV_TX_DW2_CH0 0x8288
380#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
381#define DPIO_SWING_MARGIN000_SHIFT 16
382#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 383#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
384#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
385
386#define _VLV_TX_DW3_CH0 0x828c
387#define _VLV_TX_DW3_CH1 0x848c
9d556c99 388/* The following bit for CHV phy */
5ee8ee86 389#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1fb44505
VS
390#define DPIO_SWING_MARGIN101_SHIFT 16
391#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
392#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
393
394#define _VLV_TX_DW4_CH0 0x8290
395#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
396#define DPIO_SWING_DEEMPH9P5_SHIFT 24
397#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
398#define DPIO_SWING_DEEMPH6P0_SHIFT 16
399#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
400#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
401
402#define _VLV_TX3_DW4_CH0 0x690
403#define _VLV_TX3_DW4_CH1 0x2a90
404#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
405
406#define _VLV_TX_DW5_CH0 0x8294
407#define _VLV_TX_DW5_CH1 0x8494
5ee8ee86 408#define DPIO_TX_OCALINIT_EN (1 << 31)
ab3c759a
CML
409#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
410
411#define _VLV_TX_DW11_CH0 0x82ac
412#define _VLV_TX_DW11_CH1 0x84ac
413#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
414
415#define _VLV_TX_DW14_CH0 0x82b8
416#define _VLV_TX_DW14_CH1 0x84b8
417#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 418
9d556c99
CML
419/* CHV dpPhy registers */
420#define _CHV_PLL_DW0_CH0 0x8000
421#define _CHV_PLL_DW0_CH1 0x8180
422#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
423
424#define _CHV_PLL_DW1_CH0 0x8004
425#define _CHV_PLL_DW1_CH1 0x8184
426#define DPIO_CHV_N_DIV_SHIFT 8
427#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
428#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
429
430#define _CHV_PLL_DW2_CH0 0x8008
431#define _CHV_PLL_DW2_CH1 0x8188
432#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
433
434#define _CHV_PLL_DW3_CH0 0x800c
435#define _CHV_PLL_DW3_CH1 0x818c
436#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
437#define DPIO_CHV_FIRST_MOD (0 << 8)
438#define DPIO_CHV_SECOND_MOD (1 << 8)
439#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 440#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
441#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
442
443#define _CHV_PLL_DW6_CH0 0x8018
444#define _CHV_PLL_DW6_CH1 0x8198
445#define DPIO_CHV_GAIN_CTRL_SHIFT 16
446#define DPIO_CHV_INT_COEFF_SHIFT 8
447#define DPIO_CHV_PROP_COEFF_SHIFT 0
448#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
449
d3eee4ba
VP
450#define _CHV_PLL_DW8_CH0 0x8020
451#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
452#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
453#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
454#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
455
456#define _CHV_PLL_DW9_CH0 0x8024
457#define _CHV_PLL_DW9_CH1 0x81A4
458#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 459#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
460#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
461#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
462
6669e39f
VS
463#define _CHV_CMN_DW0_CH0 0x8100
464#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
465#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
466#define DPIO_ALLDL_POWERDOWN (1 << 1)
467#define DPIO_ANYDL_POWERDOWN (1 << 0)
468
b9e5ac3c
VS
469#define _CHV_CMN_DW5_CH0 0x8114
470#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
471#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
472#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
473#define CHV_BUFRIGHTENA1_MASK (3 << 20)
474#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
475#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
476#define CHV_BUFLEFTENA1_FORCE (3 << 22)
477#define CHV_BUFLEFTENA1_MASK (3 << 22)
478
9d556c99
CML
479#define _CHV_CMN_DW13_CH0 0x8134
480#define _CHV_CMN_DW0_CH1 0x8080
481#define DPIO_CHV_S1_DIV_SHIFT 21
482#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
483#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
484#define DPIO_CHV_K_DIV_SHIFT 4
485#define DPIO_PLL_FREQLOCK (1 << 1)
486#define DPIO_PLL_LOCK (1 << 0)
487#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
488
489#define _CHV_CMN_DW14_CH0 0x8138
490#define _CHV_CMN_DW1_CH1 0x8084
491#define DPIO_AFC_RECAL (1 << 14)
492#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
493#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
494#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
495#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
496#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
497#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
498#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
499#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
500#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
501#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
502
9197c88b
VS
503#define _CHV_CMN_DW19_CH0 0x814c
504#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
505#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
506#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 507#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 508#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 509
9197c88b
VS
510#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
511
e0fce78f
VS
512#define CHV_CMN_DW28 0x8170
513#define DPIO_CL1POWERDOWNEN (1 << 23)
514#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
515#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
516#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
517#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
518#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 519
9d556c99 520#define CHV_CMN_DW30 0x8178
3e288786 521#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
522#define DPIO_LRC_BYPASS (1 << 3)
523
524#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
525 (lane) * 0x200 + (offset))
526
f72df8db
VS
527#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
528#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
529#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
530#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
531#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
532#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
533#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
534#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
535#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
536#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
537#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
538#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
539#define DPIO_FRC_LATENCY_SHFIT 8
540#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
541#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
542
543/* BXT PHY registers */
ed37892e
ACO
544#define _BXT_PHY0_BASE 0x6C000
545#define _BXT_PHY1_BASE 0x162000
0a116ce8 546#define _BXT_PHY2_BASE 0x163000
7b775d36
LDM
547#define BXT_PHY_BASE(phy) \
548 _PICK_EVEN_2RANGES(phy, 1, \
549 _BXT_PHY0_BASE, _BXT_PHY0_BASE, \
550 _BXT_PHY1_BASE, _BXT_PHY2_BASE)
ed37892e
ACO
551
552#define _BXT_PHY(phy, reg) \
553 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
554
555#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
556 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
557 (reg_ch1) - _BXT_PHY0_BASE))
558#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
559 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
5c6706e5 560
f0f59a00 561#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1881a423 562#define MIPIO_RST_CTRL (1 << 2)
5c6706e5 563
e93da0a0
ID
564#define _BXT_PHY_CTL_DDI_A 0x64C00
565#define _BXT_PHY_CTL_DDI_B 0x64C10
566#define _BXT_PHY_CTL_DDI_C 0x64C20
567#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
568#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
569#define BXT_PHY_LANE_ENABLED (1 << 8)
570#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
571 _BXT_PHY_CTL_DDI_B)
572
5c6706e5 573#define _PHY_CTL_FAMILY_DDI 0x64C90
7b775d36 574#define _PHY_CTL_FAMILY_EDP 0x64C80
0a116ce8 575#define _PHY_CTL_FAMILY_DDI_C 0x64CA0
5c6706e5 576#define COMMON_RESET_DIS (1 << 31)
7b775d36
LDM
577#define BXT_PHY_CTL_FAMILY(phy) \
578 _MMIO(_PICK_EVEN_2RANGES(phy, 1, \
579 _PHY_CTL_FAMILY_DDI, _PHY_CTL_FAMILY_DDI, \
580 _PHY_CTL_FAMILY_EDP, _PHY_CTL_FAMILY_DDI_C))
5c6706e5 581
dfb82408
S
582/* BXT PHY PLL registers */
583#define _PORT_PLL_A 0x46074
584#define _PORT_PLL_B 0x46078
585#define _PORT_PLL_C 0x4607c
8b080334
VS
586#define PORT_PLL_ENABLE REG_BIT(31)
587#define PORT_PLL_LOCK REG_BIT(30)
588#define PORT_PLL_REF_SEL REG_BIT(27)
589#define PORT_PLL_POWER_ENABLE REG_BIT(26)
590#define PORT_PLL_POWER_STATE REG_BIT(25)
f0f59a00 591#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
592
593#define _PORT_PLL_EBB_0_A 0x162034
594#define _PORT_PLL_EBB_0_B 0x6C034
595#define _PORT_PLL_EBB_0_C 0x6C340
8b080334
VS
596#define PORT_PLL_P1_MASK REG_GENMASK(15, 13)
597#define PORT_PLL_P1(p1) REG_FIELD_PREP(PORT_PLL_P1_MASK, (p1))
598#define PORT_PLL_P2_MASK REG_GENMASK(12, 8)
599#define PORT_PLL_P2(p2) REG_FIELD_PREP(PORT_PLL_P2_MASK, (p2))
ed37892e
ACO
600#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
601 _PORT_PLL_EBB_0_B, \
602 _PORT_PLL_EBB_0_C)
dfb82408
S
603
604#define _PORT_PLL_EBB_4_A 0x162038
605#define _PORT_PLL_EBB_4_B 0x6C038
606#define _PORT_PLL_EBB_4_C 0x6C344
8b080334
VS
607#define PORT_PLL_RECALIBRATE REG_BIT(14)
608#define PORT_PLL_10BIT_CLK_ENABLE REG_BIT(13)
ed37892e
ACO
609#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
610 _PORT_PLL_EBB_4_B, \
611 _PORT_PLL_EBB_4_C)
dfb82408
S
612
613#define _PORT_PLL_0_A 0x162100
614#define _PORT_PLL_0_B 0x6C100
615#define _PORT_PLL_0_C 0x6C380
616/* PORT_PLL_0_A */
8b080334
VS
617#define PORT_PLL_M2_INT_MASK REG_GENMASK(7, 0)
618#define PORT_PLL_M2_INT(m2_int) REG_FIELD_PREP(PORT_PLL_M2_INT_MASK, (m2_int))
dfb82408 619/* PORT_PLL_1_A */
8b080334
VS
620#define PORT_PLL_N_MASK REG_GENMASK(11, 8)
621#define PORT_PLL_N(n) REG_FIELD_PREP(PORT_PLL_N_MASK, (n))
dfb82408 622/* PORT_PLL_2_A */
8b080334
VS
623#define PORT_PLL_M2_FRAC_MASK REG_GENMASK(21, 0)
624#define PORT_PLL_M2_FRAC(m2_frac) REG_FIELD_PREP(PORT_PLL_M2_FRAC_MASK, (m2_frac))
dfb82408 625/* PORT_PLL_3_A */
8b080334 626#define PORT_PLL_M2_FRAC_ENABLE REG_BIT(16)
dfb82408 627/* PORT_PLL_6_A */
8b080334
VS
628#define PORT_PLL_GAIN_CTL_MASK REG_GENMASK(18, 16)
629#define PORT_PLL_GAIN_CTL(x) REG_FIELD_PREP(PORT_PLL_GAIN_CTL_MASK, (x))
630#define PORT_PLL_INT_COEFF_MASK REG_GENMASK(12, 8)
631#define PORT_PLL_INT_COEFF(x) REG_FIELD_PREP(PORT_PLL_INT_COEFF_MASK, (x))
632#define PORT_PLL_PROP_COEFF_MASK REG_GENMASK(3, 0)
633#define PORT_PLL_PROP_COEFF(x) REG_FIELD_PREP(PORT_PLL_PROP_COEFF_MASK, (x))
dfb82408 634/* PORT_PLL_8_A */
8b080334
VS
635#define PORT_PLL_TARGET_CNT_MASK REG_GENMASK(9, 0)
636#define PORT_PLL_TARGET_CNT(x) REG_FIELD_PREP(PORT_PLL_TARGET_CNT_MASK, (x))
b6dc71f3 637/* PORT_PLL_9_A */
8b080334
VS
638#define PORT_PLL_LOCK_THRESHOLD_MASK REG_GENMASK(3, 1)
639#define PORT_PLL_LOCK_THRESHOLD(x) REG_FIELD_PREP(PORT_PLL_LOCK_THRESHOLD_MASK, (x))
b6dc71f3 640/* PORT_PLL_10_A */
8b080334
VS
641#define PORT_PLL_DCO_AMP_OVR_EN_H REG_BIT(27)
642#define PORT_PLL_DCO_AMP_MASK REG_GENMASK(13, 10)
643#define PORT_PLL_DCO_AMP(x) REG_FIELD_PREP(PORT_PLL_DCO_AMP_MASK, (x))
ed37892e
ACO
644#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
645 _PORT_PLL_0_B, \
646 _PORT_PLL_0_C)
647#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
648 (idx) * 4)
dfb82408 649
5c6706e5
VK
650/* BXT PHY common lane registers */
651#define _PORT_CL1CM_DW0_A 0x162000
652#define _PORT_CL1CM_DW0_BC 0x6C000
653#define PHY_POWER_GOOD (1 << 16)
b61e7996 654#define PHY_RESERVED (1 << 7)
ed37892e 655#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
5c6706e5 656
d72e84cc
MK
657#define _PORT_CL1CM_DW9_A 0x162024
658#define _PORT_CL1CM_DW9_BC 0x6C024
659#define IREF0RC_OFFSET_SHIFT 8
660#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
661#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
d8d4a512 662
d72e84cc
MK
663#define _PORT_CL1CM_DW10_A 0x162028
664#define _PORT_CL1CM_DW10_BC 0x6C028
665#define IREF1RC_OFFSET_SHIFT 8
666#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
667#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
668
669#define _PORT_CL1CM_DW28_A 0x162070
670#define _PORT_CL1CM_DW28_BC 0x6C070
671#define OCL1_POWER_DOWN_EN (1 << 23)
672#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
673#define SUS_CLK_CONFIG 0x3
674#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
675
676#define _PORT_CL1CM_DW30_A 0x162078
677#define _PORT_CL1CM_DW30_BC 0x6C078
678#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
679#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
680
842d4166
ACO
681/* The spec defines this only for BXT PHY0, but lets assume that this
682 * would exist for PHY1 too if it had a second channel.
683 */
684#define _PORT_CL2CM_DW6_A 0x162358
685#define _PORT_CL2CM_DW6_BC 0x6C358
ed37892e 686#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
5c6706e5
VK
687#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
688
689/* BXT PHY Ref registers */
690#define _PORT_REF_DW3_A 0x16218C
691#define _PORT_REF_DW3_BC 0x6C18C
692#define GRC_DONE (1 << 22)
ed37892e 693#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
5c6706e5
VK
694
695#define _PORT_REF_DW6_A 0x162198
696#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
697#define GRC_CODE_SHIFT 24
698#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 699#define GRC_CODE_FAST_SHIFT 16
d1e082ff 700#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
701#define GRC_CODE_SLOW_SHIFT 8
702#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
703#define GRC_CODE_NOM_MASK 0xFF
ed37892e 704#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
5c6706e5
VK
705
706#define _PORT_REF_DW8_A 0x1621A0
707#define _PORT_REF_DW8_BC 0x6C1A0
708#define GRC_DIS (1 << 15)
709#define GRC_RDY_OVRD (1 << 1)
ed37892e 710#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
5c6706e5 711
dfb82408 712/* BXT PHY PCS registers */
96fb9f9b
VK
713#define _PORT_PCS_DW10_LN01_A 0x162428
714#define _PORT_PCS_DW10_LN01_B 0x6C428
715#define _PORT_PCS_DW10_LN01_C 0x6C828
716#define _PORT_PCS_DW10_GRP_A 0x162C28
717#define _PORT_PCS_DW10_GRP_B 0x6CC28
718#define _PORT_PCS_DW10_GRP_C 0x6CE28
ed37892e
ACO
719#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
720 _PORT_PCS_DW10_LN01_B, \
721 _PORT_PCS_DW10_LN01_C)
722#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
723 _PORT_PCS_DW10_GRP_B, \
724 _PORT_PCS_DW10_GRP_C)
725
96fb9f9b
VK
726#define TX2_SWING_CALC_INIT (1 << 31)
727#define TX1_SWING_CALC_INIT (1 << 30)
728
dfb82408
S
729#define _PORT_PCS_DW12_LN01_A 0x162430
730#define _PORT_PCS_DW12_LN01_B 0x6C430
731#define _PORT_PCS_DW12_LN01_C 0x6C830
732#define _PORT_PCS_DW12_LN23_A 0x162630
733#define _PORT_PCS_DW12_LN23_B 0x6C630
734#define _PORT_PCS_DW12_LN23_C 0x6CA30
735#define _PORT_PCS_DW12_GRP_A 0x162c30
736#define _PORT_PCS_DW12_GRP_B 0x6CC30
737#define _PORT_PCS_DW12_GRP_C 0x6CE30
738#define LANESTAGGER_STRAP_OVRD (1 << 6)
739#define LANE_STAGGER_MASK 0x1F
ed37892e
ACO
740#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
741 _PORT_PCS_DW12_LN01_B, \
742 _PORT_PCS_DW12_LN01_C)
743#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
744 _PORT_PCS_DW12_LN23_B, \
745 _PORT_PCS_DW12_LN23_C)
746#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
747 _PORT_PCS_DW12_GRP_B, \
748 _PORT_PCS_DW12_GRP_C)
dfb82408 749
5c6706e5
VK
750/* BXT PHY TX registers */
751#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
752 ((lane) & 1) * 0x80)
753
96fb9f9b
VK
754#define _PORT_TX_DW2_LN0_A 0x162508
755#define _PORT_TX_DW2_LN0_B 0x6C508
756#define _PORT_TX_DW2_LN0_C 0x6C908
757#define _PORT_TX_DW2_GRP_A 0x162D08
758#define _PORT_TX_DW2_GRP_B 0x6CD08
759#define _PORT_TX_DW2_GRP_C 0x6CF08
ed37892e
ACO
760#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
761 _PORT_TX_DW2_LN0_B, \
762 _PORT_TX_DW2_LN0_C)
763#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
764 _PORT_TX_DW2_GRP_B, \
765 _PORT_TX_DW2_GRP_C)
96fb9f9b
VK
766#define MARGIN_000_SHIFT 16
767#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
768#define UNIQ_TRANS_SCALE_SHIFT 8
769#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
770
771#define _PORT_TX_DW3_LN0_A 0x16250C
772#define _PORT_TX_DW3_LN0_B 0x6C50C
773#define _PORT_TX_DW3_LN0_C 0x6C90C
774#define _PORT_TX_DW3_GRP_A 0x162D0C
775#define _PORT_TX_DW3_GRP_B 0x6CD0C
776#define _PORT_TX_DW3_GRP_C 0x6CF0C
ed37892e
ACO
777#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
778 _PORT_TX_DW3_LN0_B, \
779 _PORT_TX_DW3_LN0_C)
780#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
781 _PORT_TX_DW3_GRP_B, \
782 _PORT_TX_DW3_GRP_C)
9c58a049
SJ
783#define SCALE_DCOMP_METHOD (1 << 26)
784#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
785
786#define _PORT_TX_DW4_LN0_A 0x162510
787#define _PORT_TX_DW4_LN0_B 0x6C510
788#define _PORT_TX_DW4_LN0_C 0x6C910
789#define _PORT_TX_DW4_GRP_A 0x162D10
790#define _PORT_TX_DW4_GRP_B 0x6CD10
791#define _PORT_TX_DW4_GRP_C 0x6CF10
ed37892e
ACO
792#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
793 _PORT_TX_DW4_LN0_B, \
794 _PORT_TX_DW4_LN0_C)
795#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
796 _PORT_TX_DW4_GRP_B, \
797 _PORT_TX_DW4_GRP_C)
96fb9f9b
VK
798#define DEEMPH_SHIFT 24
799#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
800
51b3ee35
ACO
801#define _PORT_TX_DW5_LN0_A 0x162514
802#define _PORT_TX_DW5_LN0_B 0x6C514
803#define _PORT_TX_DW5_LN0_C 0x6C914
804#define _PORT_TX_DW5_GRP_A 0x162D14
805#define _PORT_TX_DW5_GRP_B 0x6CD14
806#define _PORT_TX_DW5_GRP_C 0x6CF14
807#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
808 _PORT_TX_DW5_LN0_B, \
809 _PORT_TX_DW5_LN0_C)
810#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
811 _PORT_TX_DW5_GRP_B, \
812 _PORT_TX_DW5_GRP_C)
813#define DCC_DELAY_RANGE_1 (1 << 9)
814#define DCC_DELAY_RANGE_2 (1 << 8)
815
5c6706e5
VK
816#define _PORT_TX_DW14_LN0_A 0x162538
817#define _PORT_TX_DW14_LN0_B 0x6C538
818#define _PORT_TX_DW14_LN0_C 0x6C938
819#define LATENCY_OPTIM_SHIFT 30
820#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
ed37892e
ACO
821#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
822 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
823 _PORT_TX_DW14_LN0_C) + \
824 _BXT_LANE_OFFSET(lane))
5c6706e5 825
f8896f5d 826/* UAIMI scratch pad register 1 */
f0f59a00 827#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
828/* SKL VccIO mask */
829#define SKL_VCCIO_MASK 0x1
830/* SKL balance leg register */
f0f59a00 831#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d 832/* I_boost values */
5ee8ee86
PZ
833#define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
834#define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
f8896f5d
DW
835/* Balance leg disable bits */
836#define BALANCE_LEG_DISABLE_SHIFT 23
a7d8dbc0 837#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
f8896f5d 838
585fb111 839/*
de151cf6 840 * Fence registers
eecf613a
VS
841 * [0-7] @ 0x2000 gen2,gen3
842 * [8-15] @ 0x3000 945,g33,pnv
843 *
844 * [0-15] @ 0x3000 gen4,gen5
845 *
846 * [0-15] @ 0x100000 gen6,vlv,chv
847 * [0-31] @ 0x100000 gen7+
585fb111 848 */
f0f59a00 849#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
850#define I830_FENCE_START_MASK 0x07f80000
851#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 852#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6 853#define I830_FENCE_PITCH_SHIFT 4
5ee8ee86 854#define I830_FENCE_REG_VALID (1 << 0)
c36a2a6d 855#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 856#define I830_FENCE_MAX_PITCH_VAL 6
5ee8ee86 857#define I830_FENCE_MAX_SIZE_VAL (1 << 8)
de151cf6
JB
858
859#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 860#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 861
f0f59a00
VS
862#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
863#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
864#define I965_FENCE_PITCH_SHIFT 2
865#define I965_FENCE_TILING_Y_SHIFT 1
5ee8ee86 866#define I965_FENCE_REG_VALID (1 << 0)
8d7773a3 867#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 868
f0f59a00
VS
869#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
870#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 871#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 872#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 873
2b6b3a09 874
f691e2f4 875/* control register for cpu gtt access */
f0f59a00 876#define TILECTL _MMIO(0x101000)
f691e2f4 877#define TILECTL_SWZCTL (1 << 0)
e3a29055 878#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
879#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
880#define TILECTL_BACKSNOOP_DIS (1 << 3)
881
de151cf6
JB
882/*
883 * Instruction and interrupt control regs
884 */
f0f59a00 885#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
886#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
887#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00 888#define PGTBL_ER _MMIO(0x02024)
5ee8ee86
PZ
889#define PRB0_BASE (0x2030 - 0x30)
890#define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
891#define PRB2_BASE (0x2050 - 0x30) /* gen3 */
892#define SRB0_BASE (0x2100 - 0x30) /* gen2 */
893#define SRB1_BASE (0x2110 - 0x30) /* gen2 */
894#define SRB2_BASE (0x2120 - 0x30) /* 830 */
895#define SRB3_BASE (0x2130 - 0x30) /* 830 */
333e9fe9
DV
896#define RENDER_RING_BASE 0x02000
897#define BSD_RING_BASE 0x04000
898#define GEN6_BSD_RING_BASE 0x12000
845f74a7 899#define GEN8_BSD2_RING_BASE 0x1c000
5f79e7c6
OM
900#define GEN11_BSD_RING_BASE 0x1c0000
901#define GEN11_BSD2_RING_BASE 0x1c4000
902#define GEN11_BSD3_RING_BASE 0x1d0000
903#define GEN11_BSD4_RING_BASE 0x1d4000
938c778f
JH
904#define XEHP_BSD5_RING_BASE 0x1e0000
905#define XEHP_BSD6_RING_BASE 0x1e4000
906#define XEHP_BSD7_RING_BASE 0x1f0000
907#define XEHP_BSD8_RING_BASE 0x1f4000
1950de14 908#define VEBOX_RING_BASE 0x1a000
5f79e7c6
OM
909#define GEN11_VEBOX_RING_BASE 0x1c8000
910#define GEN11_VEBOX2_RING_BASE 0x1d8000
938c778f
JH
911#define XEHP_VEBOX3_RING_BASE 0x1e8000
912#define XEHP_VEBOX4_RING_BASE 0x1f8000
5fd974d1 913#define MTL_GSC_RING_BASE 0x11a000
944823c9
MR
914#define GEN12_COMPUTE0_RING_BASE 0x1a000
915#define GEN12_COMPUTE1_RING_BASE 0x1c000
916#define GEN12_COMPUTE2_RING_BASE 0x1e000
917#define GEN12_COMPUTE3_RING_BASE 0x26000
549f7365 918#define BLT_RING_BASE 0x22000
69f8afdb
MR
919#define XEHPC_BCS1_RING_BASE 0x3e0000
920#define XEHPC_BCS2_RING_BASE 0x3e2000
921#define XEHPC_BCS3_RING_BASE 0x3e4000
922#define XEHPC_BCS4_RING_BASE 0x3e6000
923#define XEHPC_BCS5_RING_BASE 0x3e8000
924#define XEHPC_BCS6_RING_BASE 0x3ea000
925#define XEHPC_BCS7_RING_BASE 0x3ec000
926#define XEHPC_BCS8_RING_BASE 0x3ee000
1e3dc1d8
TW
927#define DG1_GSC_HECI1_BASE 0x00258000
928#define DG1_GSC_HECI2_BASE 0x00259000
f15856d7
TW
929#define DG2_GSC_HECI1_BASE 0x00373000
930#define DG2_GSC_HECI2_BASE 0x00374000
b7d70b8b
DCS
931#define MTL_GSC_HECI1_BASE 0x00116000
932#define MTL_GSC_HECI2_BASE 0x00117000
933
934#define HECI_H_CSR(base) _MMIO((base) + 0x4)
935#define HECI_H_CSR_IE REG_BIT(0)
936#define HECI_H_CSR_IS REG_BIT(1)
937#define HECI_H_CSR_IG REG_BIT(2)
938#define HECI_H_CSR_RDY REG_BIT(3)
939#define HECI_H_CSR_RST REG_BIT(4)
940
941#define HECI_H_GS1(base) _MMIO((base) + 0xc4c)
942#define HECI_H_GS1_ER_PREP REG_BIT(0)
9e72b46c 943
561055b8
DCS
944/*
945 * The FWSTS register values are FW defined and can be different between
946 * HECI1 and HECI2
947 */
948#define HECI_FWSTS1 0xc40
949#define HECI1_FWSTS1_CURRENT_STATE REG_GENMASK(3, 0)
950#define HECI1_FWSTS1_CURRENT_STATE_RESET 0
951#define HECI1_FWSTS1_PROXY_STATE_NORMAL 5
952#define HECI1_FWSTS1_INIT_COMPLETE REG_BIT(9)
953#define HECI_FWSTS2 0xc48
954#define HECI_FWSTS3 0xc60
955#define HECI_FWSTS4 0xc64
956#define HECI_FWSTS5 0xc68
957#define HECI1_FWSTS5_HUC_AUTH_DONE (1 << 19)
958#define HECI_FWSTS6 0xc6c
959
960/* the FWSTS regs are 1-based, so we use -base for index 0 to get an invalid reg */
961#define HECI_FWSTS(base, x) _MMIO((base) + _PICK(x, -(base), \
962 HECI_FWSTS1, \
963 HECI_FWSTS2, \
964 HECI_FWSTS3, \
965 HECI_FWSTS4, \
966 HECI_FWSTS5, \
967 HECI_FWSTS6))
98d2722a 968
f0f59a00 969#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 970#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
971#define GEN7_WR_WATERMARK _MMIO(0x4028)
972#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
973#define ARB_MODE _MMIO(0x4030)
5ee8ee86
PZ
974#define ARB_MODE_SWIZZLE_SNB (1 << 4)
975#define ARB_MODE_SWIZZLE_IVB (1 << 5)
f0f59a00
VS
976#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
977#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 978/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 979#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 980#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
981#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
982#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 983
f0f59a00 984#define GEN7_ERR_INT _MMIO(0x44040)
5ee8ee86
PZ
985#define ERR_INT_POISON (1 << 31)
986#define ERR_INT_MMIO_UNCLAIMED (1 << 13)
987#define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
988#define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
989#define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
990#define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
991#define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
992#define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
993#define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
994#define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
f406839f 995
f0f59a00 996#define FPGA_DBG _MMIO(0x42300)
6bb0a0e0 997#define FPGA_DBG_RM_NOCLAIM REG_BIT(31)
3f1e109a 998
8ac3e1bb 999#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
6bb0a0e0
VS
1000#define CLAIM_ER_CLR REG_BIT(31)
1001#define CLAIM_ER_OVERFLOW REG_BIT(16)
1002#define CLAIM_ER_CTR_MASK REG_GENMASK(15, 0)
8ac3e1bb 1003
f0f59a00 1004#define DERRMR _MMIO(0x44050)
4e0bbc31 1005/* Note that HBLANK events are reserved on bdw+ */
5ee8ee86
PZ
1006#define DERRMR_PIPEA_SCANLINE (1 << 0)
1007#define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
1008#define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
1009#define DERRMR_PIPEA_VBLANK (1 << 3)
1010#define DERRMR_PIPEA_HBLANK (1 << 5)
af7187b7 1011#define DERRMR_PIPEB_SCANLINE (1 << 8)
5ee8ee86
PZ
1012#define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
1013#define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
1014#define DERRMR_PIPEB_VBLANK (1 << 11)
1015#define DERRMR_PIPEB_HBLANK (1 << 13)
ffe74d75 1016/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
5ee8ee86
PZ
1017#define DERRMR_PIPEC_SCANLINE (1 << 14)
1018#define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
1019#define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
1020#define DERRMR_PIPEC_VBLANK (1 << 21)
1021#define DERRMR_PIPEC_HBLANK (1 << 22)
ffe74d75 1022
f0f59a00
VS
1023#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1024#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1025#define SCPD0 _MMIO(0x209c) /* 915+ only */
5cecf507 1026#define SCPD_FBC_IGNORE_3D (1 << 6)
7d423af9 1027#define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
9d9523d8
PZ
1028#define GEN2_IER _MMIO(0x20a0)
1029#define GEN2_IIR _MMIO(0x20a4)
1030#define GEN2_IMR _MMIO(0x20a8)
1031#define GEN2_ISR _MMIO(0x20ac)
f0f59a00 1032#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
5ee8ee86
PZ
1033#define GINT_DIS (1 << 22)
1034#define GCFG_DIS (1 << 8)
f0f59a00
VS
1035#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1036#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1037#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1038#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1039#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1040#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1041#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
1042#define VLV_PCBR_ADDR_SHIFT 12
1043
5ee8ee86 1044#define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
f0f59a00
VS
1045#define EIR _MMIO(0x20b0)
1046#define EMR _MMIO(0x20b4)
1047#define ESR _MMIO(0x20b8)
5ee8ee86
PZ
1048#define GM45_ERROR_PAGE_TABLE (1 << 5)
1049#define GM45_ERROR_MEM_PRIV (1 << 4)
1050#define I915_ERROR_PAGE_TABLE (1 << 4)
1051#define GM45_ERROR_CP_PRIV (1 << 3)
1052#define I915_ERROR_MEMORY_REFRESH (1 << 1)
1053#define I915_ERROR_INSTRUCTION (1 << 0)
f0f59a00 1054#define INSTPM _MMIO(0x20c0)
5ee8ee86
PZ
1055#define INSTPM_SELF_EN (1 << 12) /* 915GM only */
1056#define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1057 will not assert AGPBUSY# and will only
1058 be delivered when out of C3. */
5ee8ee86
PZ
1059#define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
1060#define INSTPM_TLB_INVALIDATE (1 << 9)
1061#define INSTPM_SYNC_FLUSH (1 << 5)
f0f59a00 1062#define MEM_MODE _MMIO(0x20cc)
5ee8ee86
PZ
1063#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
1064#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
1065#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
f0f59a00
VS
1066#define FW_BLC _MMIO(0x20d8)
1067#define FW_BLC2 _MMIO(0x20dc)
1068#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
5ee8ee86
PZ
1069#define FW_BLC_SELF_EN_MASK (1 << 31)
1070#define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
1071#define FW_BLC_SELF_EN (1 << 15) /* 945 only */
7662c8bd
SL
1072#define MM_BURST_LENGTH 0x00700000
1073#define MM_FIFO_WATERMARK 0x0001F000
1074#define LM_BURST_LENGTH 0x00000700
1075#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 1076#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded 1077
62afef28
MR
1078#define _MBUS_ABOX0_CTL 0x45038
1079#define _MBUS_ABOX1_CTL 0x45048
1080#define _MBUS_ABOX2_CTL 0x4504C
0d6e08c7
LDM
1081#define MBUS_ABOX_CTL(x) \
1082 _MMIO(_PICK_EVEN_2RANGES(x, 2, \
1083 _MBUS_ABOX0_CTL, _MBUS_ABOX1_CTL, \
1084 _MBUS_ABOX2_CTL, _MBUS_ABOX2_CTL))
1085
78005497
MK
1086#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
1087#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
1088#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
1089#define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
1090#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
1091#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
1092#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
1093#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
1094
45503ded
KP
1095/* Make render/texture TLB fetches lower priorty than associated data
1096 * fetches. This is not turned on by default
1097 */
1098#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1099
1100/* Isoch request wait on GTT enable (Display A/B/C streams).
1101 * Make isoch requests stall on the TLB update. May cause
1102 * display underruns (test mode only)
1103 */
1104#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1105
1106/* Block grant count for isoch requests when block count is
1107 * set to a finite value.
1108 */
1109#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1110#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1111#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1112#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1113#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1114
1115/* Enable render writes to complete in C2/C3/C4 power states.
1116 * If this isn't enabled, render writes are prevented in low
1117 * power states. That seems bad to me.
1118 */
1119#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1120
1121/* This acknowledges an async flip immediately instead
1122 * of waiting for 2TLB fetches.
1123 */
1124#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1125
1126/* Enables non-sequential data reads through arbiter
1127 */
0206e353 1128#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1129
1130/* Disable FSB snooping of cacheable write cycles from binner/render
1131 * command stream
1132 */
1133#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1134
1135/* Arbiter time slice for non-isoch streams */
1136#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1137#define MI_ARB_TIME_SLICE_1 (0 << 5)
1138#define MI_ARB_TIME_SLICE_2 (1 << 5)
1139#define MI_ARB_TIME_SLICE_4 (2 << 5)
1140#define MI_ARB_TIME_SLICE_6 (3 << 5)
1141#define MI_ARB_TIME_SLICE_8 (4 << 5)
1142#define MI_ARB_TIME_SLICE_10 (5 << 5)
1143#define MI_ARB_TIME_SLICE_14 (6 << 5)
1144#define MI_ARB_TIME_SLICE_16 (7 << 5)
1145
1146/* Low priority grace period page size */
1147#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1148#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1149
1150/* Disable display A/B trickle feed */
1151#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1152
1153/* Set display plane priority */
1154#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1155#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1156
f0f59a00 1157#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
1158#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1159#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1160
cc609d5d
BW
1161/* On modern GEN architectures interrupt control consists of two sets
1162 * of registers. The first set pertains to the ring generating the
1163 * interrupt. The second control is for the functional block generating the
1164 * interrupt. These are PM, GT, DE, etc.
1165 *
1166 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1167 * GT interrupt bits, so we don't need to duplicate the defines.
1168 *
1169 * These defines should cover us well from SNB->HSW with minor exceptions
1170 * it can also work on ILK.
1171 */
1172#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1173#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1174#define GT_BLT_USER_INTERRUPT (1 << 22)
1175#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1176#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1177#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
c4e8ba73 1178#define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
73d477f6 1179#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1180#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1181#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
70a76a9b 1182#define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
cc609d5d
BW
1183#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1184#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1185#define GT_RENDER_USER_INTERRUPT (1 << 0)
1186
12638c57
BW
1187#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1188#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1189
772c2a51 1190#define GT_PARITY_ERROR(dev_priv) \
35a85ac6 1191 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
772c2a51 1192 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1193
cc609d5d 1194/* These are all the "old" interrupts */
5ee8ee86
PZ
1195#define ILK_BSD_USER_INTERRUPT (1 << 5)
1196
1197#define I915_PM_INTERRUPT (1 << 31)
1198#define I915_ISP_INTERRUPT (1 << 22)
1199#define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
1200#define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
1201#define I915_MIPIC_INTERRUPT (1 << 19)
1202#define I915_MIPIA_INTERRUPT (1 << 18)
1203#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
1204#define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
1205#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
1206#define I915_MASTER_ERROR_INTERRUPT (1 << 15)
5ee8ee86
PZ
1207#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
1208#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
1209#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
1210#define I915_HWB_OOM_INTERRUPT (1 << 13)
1211#define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
1212#define I915_SYNC_STATUS_INTERRUPT (1 << 12)
1213#define I915_MISC_INTERRUPT (1 << 11)
1214#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
1215#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
1216#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
1217#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
1218#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
1219#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
1220#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
1221#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
1222#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
1223#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
1224#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
1225#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
1226#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
1227#define I915_DEBUG_INTERRUPT (1 << 2)
1228#define I915_WINVALID_INTERRUPT (1 << 1)
1229#define I915_USER_INTERRUPT (1 << 1)
1230#define I915_ASLE_INTERRUPT (1 << 0)
1231#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6 1232
eef57324
JA
1233#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
1234#define I915_HDMI_LPE_AUDIO_SIZE 0x1000
1235
d5d8c3a1 1236/* DisplayPort Audio w/ LPE */
9db13e5f
TI
1237#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
1238#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
1239
d5d8c3a1
PLB
1240#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
1241#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
1242#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
1243#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
1244 _VLV_AUD_PORT_EN_B_DBG, \
1245 _VLV_AUD_PORT_EN_C_DBG, \
1246 _VLV_AUD_PORT_EN_D_DBG)
1247#define VLV_AMP_MUTE (1 << 1)
1248
f0f59a00 1249#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 1250
f0f59a00 1251#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 1252#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1253#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
561db829 1254#define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
5ee8ee86
PZ
1255#define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
1256#define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
1257#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
1258#define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
41c0b3a8 1259#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
5ee8ee86
PZ
1260#define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
1261#define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
1262#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
1263#define GEN7_FF_VS_SCHED_HW (0x0 << 12)
1264#define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
1265#define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
1266#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
1267#define GEN7_FF_DS_SCHED_HW (0x0 << 4)
a1e969e0 1268
585fb111
JB
1269/*
1270 * Framebuffer compression (915+ only)
1271 */
1272
f0f59a00
VS
1273#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
1274#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
1275#define FBC_CONTROL _MMIO(0x3208)
a4b17f75
VS
1276#define FBC_CTL_EN REG_BIT(31)
1277#define FBC_CTL_PERIODIC REG_BIT(30)
1278#define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
1279#define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
1280#define FBC_CTL_STOP_ON_MOD REG_BIT(15)
1281#define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
1282#define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm only */
1283#define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
1284#define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
1285#define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
1286#define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
f0f59a00 1287#define FBC_COMMAND _MMIO(0x320c)
a4b17f75 1288#define FBC_CMD_COMPRESS REG_BIT(0)
f0f59a00 1289#define FBC_STATUS _MMIO(0x3210)
a4b17f75
VS
1290#define FBC_STAT_COMPRESSING REG_BIT(31)
1291#define FBC_STAT_COMPRESSED REG_BIT(30)
1292#define FBC_STAT_MODIFIED REG_BIT(29)
1293#define FBC_STAT_CURRENT_LINE_MASK REG_GENMASK(10, 0)
1294#define FBC_CONTROL2 _MMIO(0x3214) /* i965gm only */
1295#define FBC_CTL_FENCE_DBL REG_BIT(4)
1296#define FBC_CTL_IDLE_MASK REG_GENMASK(3, 2)
1297#define FBC_CTL_IDLE_IMM REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 0)
1298#define FBC_CTL_IDLE_FULL REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 1)
1299#define FBC_CTL_IDLE_LINE REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 2)
1300#define FBC_CTL_IDLE_DEBUG REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 3)
1301#define FBC_CTL_CPU_FENCE_EN REG_BIT(1)
1302#define FBC_CTL_PLANE_MASK REG_GENMASK(1, 0)
1303#define FBC_CTL_PLANE(i9xx_plane) REG_FIELD_PREP(FBC_CTL_PLANE_MASK, (i9xx_plane))
1304#define FBC_FENCE_OFF _MMIO(0x3218) /* i965gm only, BSpec typo has 321Bh */
1305#define FBC_MOD_NUM _MMIO(0x3220) /* i965gm only */
1306#define FBC_MOD_NUM_MASK REG_GENMASK(31, 1)
1307#define FBC_MOD_NUM_VALID REG_BIT(0)
1308#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) /* 49 reisters */
1309#define FBC_TAG_MASK REG_GENMASK(1, 0) /* 16 tags per register */
1310#define FBC_TAG_MODIFIED REG_FIELD_PREP(FBC_TAG_MASK, 0)
1311#define FBC_TAG_UNCOMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 1)
1312#define FBC_TAG_UNCOMPRESSIBLE REG_FIELD_PREP(FBC_TAG_MASK, 2)
1313#define FBC_TAG_COMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 3)
585fb111
JB
1314
1315#define FBC_LL_SIZE (1536)
1316
74dff282 1317/* Framebuffer compression for GM45+ */
ae361eb0
VS
1318#define DPFC_CB_BASE _MMIO(0x3200)
1319#define ILK_DPFC_CB_BASE(fbc_id) _MMIO_PIPE((fbc_id), 0x43200, 0x43240)
1320#define DPFC_CONTROL _MMIO(0x3208)
1321#define ILK_DPFC_CONTROL(fbc_id) _MMIO_PIPE((fbc_id), 0x43208, 0x43248)
73ab6ec9
VS
1322#define DPFC_CTL_EN REG_BIT(31)
1323#define DPFC_CTL_PLANE_MASK_G4X REG_BIT(30) /* g4x-snb */
1324#define DPFC_CTL_PLANE_G4X(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_G4X, (i9xx_plane))
1325#define DPFC_CTL_FENCE_EN_G4X REG_BIT(29) /* g4x-snb */
1326#define DPFC_CTL_PLANE_MASK_IVB REG_GENMASK(30, 29) /* ivb only */
1327#define DPFC_CTL_PLANE_IVB(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_IVB, (i9xx_plane))
1328#define DPFC_CTL_FENCE_EN_IVB REG_BIT(28) /* ivb+ */
1329#define DPFC_CTL_PERSISTENT_MODE REG_BIT(25) /* g4x-snb */
1330#define DPFC_CTL_FALSE_COLOR REG_BIT(10) /* ivb+ */
1331#define DPFC_CTL_SR_EN REG_BIT(10) /* g4x only */
1332#define DPFC_CTL_SR_EXIT_DIS REG_BIT(9) /* g4x only */
1333#define DPFC_CTL_LIMIT_MASK REG_GENMASK(7, 6)
1334#define DPFC_CTL_LIMIT_1X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 0)
1335#define DPFC_CTL_LIMIT_2X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 1)
1336#define DPFC_CTL_LIMIT_4X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 2)
1337#define DPFC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
1338#define DPFC_CTL_FENCENO(fence) REG_FIELD_PREP(DPFC_CTL_FENCENO_MASK, (fence))
ae361eb0
VS
1339#define DPFC_RECOMP_CTL _MMIO(0x320c)
1340#define ILK_DPFC_RECOMP_CTL(fbc_id) _MMIO_PIPE((fbc_id), 0x4320c, 0x4324c)
73ab6ec9
VS
1341#define DPFC_RECOMP_STALL_EN REG_BIT(27)
1342#define DPFC_RECOMP_STALL_WM_MASK REG_GENMASK(26, 16)
1343#define DPFC_RECOMP_TIMER_COUNT_MASK REG_GENMASK(5, 0)
ae361eb0
VS
1344#define DPFC_STATUS _MMIO(0x3210)
1345#define ILK_DPFC_STATUS(fbc_id) _MMIO_PIPE((fbc_id), 0x43210, 0x43250)
73ab6ec9
VS
1346#define DPFC_INVAL_SEG_MASK REG_GENMASK(26, 16)
1347#define DPFC_COMP_SEG_MASK REG_GENMASK(10, 0)
ae361eb0
VS
1348#define DPFC_STATUS2 _MMIO(0x3214)
1349#define ILK_DPFC_STATUS2(fbc_id) _MMIO_PIPE((fbc_id), 0x43214, 0x43254)
73ab6ec9 1350#define DPFC_COMP_SEG_MASK_IVB REG_GENMASK(11, 0)
ae361eb0
VS
1351#define DPFC_FENCE_YOFF _MMIO(0x3218)
1352#define ILK_DPFC_FENCE_YOFF(fbc_id) _MMIO_PIPE((fbc_id), 0x43218, 0x43258)
1353#define DPFC_CHICKEN _MMIO(0x3224)
1354#define ILK_DPFC_CHICKEN(fbc_id) _MMIO_PIPE((fbc_id), 0x43224, 0x43264)
73ab6ec9
VS
1355#define DPFC_HT_MODIFY REG_BIT(31) /* pre-ivb */
1356#define DPFC_NUKE_ON_ANY_MODIFICATION REG_BIT(23) /* bdw+ */
1357#define DPFC_CHICKEN_COMP_DUMMY_PIXEL REG_BIT(14) /* glk+ */
1e53f9e4 1358#define DPFC_CHICKEN_FORCE_SLB_INVALIDATION REG_BIT(13) /* icl+ */
73ab6ec9
VS
1359#define DPFC_DISABLE_DUMMY0 REG_BIT(8) /* ivb+ */
1360
ae361eb0 1361#define GLK_FBC_STRIDE(fbc_id) _MMIO_PIPE((fbc_id), 0x43228, 0x43268)
2f051f67
VS
1362#define FBC_STRIDE_OVERRIDE REG_BIT(15)
1363#define FBC_STRIDE_MASK REG_GENMASK(14, 0)
1364#define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x))
73ab6ec9 1365
f0f59a00 1366#define ILK_FBC_RT_BASE _MMIO(0x2128)
73ab6ec9
VS
1367#define ILK_FBC_RT_VALID REG_BIT(0)
1368#define SNB_FBC_FRONT_BUFFER REG_BIT(1)
b52eb4dc 1369
f0f59a00 1370#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3df3c589 1371#define ILK_FBCQ_DIS REG_BIT(22)
3d0d3336
VS
1372#define ILK_PABSTRETCH_DIS REG_BIT(21)
1373#define ILK_SABSTRETCH_DIS REG_BIT(20)
b7a7053a
VS
1374#define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
1375#define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
1376#define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
1377#define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
1378#define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
1379#define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
1380#define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
1381#define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
1382#define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
1383#define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
1398261a 1384
b52eb4dc 1385
9c04f015
YL
1386/*
1387 * Framebuffer compression for Sandybridge
1388 *
1389 * The following two registers are of type GTTMMADR
1390 */
f0f59a00 1391#define SNB_DPFC_CTL_SA _MMIO(0x100100)
73ab6ec9
VS
1392#define SNB_DPFC_FENCE_EN REG_BIT(29)
1393#define SNB_DPFC_FENCENO_MASK REG_GENMASK(4, 0)
1394#define SNB_DPFC_FENCENO(fence) REG_FIELD_PREP(SNB_DPFC_FENCENO_MASK, (fence))
1395#define SNB_DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 1396
abe959c7 1397/* Framebuffer compression for Ivybridge */
f0f59a00 1398#define IVB_FBC_RT_BASE _MMIO(0x7020)
d0ed510a 1399#define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
abe959c7 1400
f0f59a00 1401#define IPS_CTL _MMIO(0x43408)
42b4c479
VS
1402#define IPS_ENABLE REG_BIT(31)
1403#define IPS_FALSE_COLOR REG_BIT(4)
9c04f015 1404
ae361eb0 1405#define MSG_FBC_REND_STATE(fbc_id) _MMIO_PIPE((fbc_id), 0x50380, 0x50384)
73ab6ec9 1406#define FBC_REND_NUKE REG_BIT(2)
ae361eb0 1407#define FBC_REND_CACHE_CLEAN REG_BIT(1)
fd3da6c9 1408
585fb111
JB
1409/*
1410 * Clock control & power management
1411 */
ed5eb1b7
JN
1412#define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
1413#define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
1414#define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
f0f59a00 1415#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 1416
f0f59a00
VS
1417#define VGA0 _MMIO(0x6000)
1418#define VGA1 _MMIO(0x6004)
1419#define VGA_PD _MMIO(0x6010)
585fb111
JB
1420#define VGA0_PD_P2_DIV_4 (1 << 7)
1421#define VGA0_PD_P1_DIV_2 (1 << 5)
1422#define VGA0_PD_P1_SHIFT 0
1423#define VGA0_PD_P1_MASK (0x1f << 0)
1424#define VGA1_PD_P2_DIV_4 (1 << 15)
1425#define VGA1_PD_P1_DIV_2 (1 << 13)
1426#define VGA1_PD_P1_SHIFT 8
1427#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1428#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1429#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1430#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1431#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1432#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 1433#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1434#define DPLL_VGA_MODE_DIS (1 << 28)
1435#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1436#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1437#define DPLL_MODE_MASK (3 << 26)
1438#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1439#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1440#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1441#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1442#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1443#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1444#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
5ee8ee86
PZ
1445#define DPLL_LOCK_VLV (1 << 15)
1446#define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
1447#define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
1448#define DPLL_SSC_REF_CLK_CHV (1 << 13)
598fac6b
DV
1449#define DPLL_PORTC_READY_MASK (0xf << 4)
1450#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1451
585fb111 1452#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1453
1454/* Additional CHV pll/phy registers */
f0f59a00 1455#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 1456#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 1457#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
5ee8ee86 1458#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
bc284542
VS
1459#define PHY_LDO_DELAY_0NS 0x0
1460#define PHY_LDO_DELAY_200NS 0x1
1461#define PHY_LDO_DELAY_600NS 0x2
5ee8ee86
PZ
1462#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
1463#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
70722468
VS
1464#define PHY_CH_SU_PSR 0x1
1465#define PHY_CH_DEEP_PSR 0x7
5ee8ee86 1466#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
70722468 1467#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 1468#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
5ee8ee86
PZ
1469#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
1470#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
1471#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
076ed3b2 1472
585fb111
JB
1473/*
1474 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1475 * this field (only one bit may be set).
1476 */
1477#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1478#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1479#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1480/* i830, required in DVO non-gang */
1481#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1482#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1483#define PLL_REF_INPUT_DREFCLK (0 << 13)
1484#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1485#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1486#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1487#define PLL_REF_INPUT_MASK (3 << 13)
1488#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1489/* Ironlake */
b9055052
ZW
1490# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1491# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
5ee8ee86 1492# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
b9055052
ZW
1493# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1494# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1495
585fb111
JB
1496/*
1497 * Parallel to Serial Load Pulse phase selection.
1498 * Selects the phase for the 10X DPLL clock for the PCIe
1499 * digital display port. The range is 4 to 13; 10 or more
1500 * is just a flip delay. The default is 6
1501 */
1502#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1503#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1504/*
1505 * SDVO multiplier for 945G/GM. Not used on 965.
1506 */
1507#define SDVO_MULTIPLIER_MASK 0x000000ff
1508#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1509#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1510
ed5eb1b7
JN
1511#define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
1512#define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
1513#define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
f0f59a00 1514#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1515
585fb111
JB
1516/*
1517 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1518 *
1519 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1520 */
1521#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1522#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1523/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1524#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1525#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1526/*
1527 * SDVO/UDI pixel multiplier.
1528 *
1529 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1530 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1531 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1532 * dummy bytes in the datastream at an increased clock rate, with both sides of
1533 * the link knowing how many bytes are fill.
1534 *
1535 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1536 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1537 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1538 * through an SDVO command.
1539 *
1540 * This register field has values of multiplication factor minus 1, with
1541 * a maximum multiplier of 5 for SDVO.
1542 */
1543#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1544#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1545/*
1546 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1547 * This best be set to the default value (3) or the CRT won't work. No,
1548 * I don't entirely understand what this does...
1549 */
1550#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1551#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1552
19ab4ed3
VS
1553#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
1554
f0f59a00
VS
1555#define _FPA0 0x6040
1556#define _FPA1 0x6044
1557#define _FPB0 0x6048
1558#define _FPB1 0x604c
1559#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
1560#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 1561#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1562#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1563#define FP_N_DIV_SHIFT 16
1564#define FP_M1_DIV_MASK 0x00003f00
1565#define FP_M1_DIV_SHIFT 8
1566#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1567#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 1568#define FP_M2_DIV_SHIFT 0
f0f59a00 1569#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
1570#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1571#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1572#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1573#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1574#define DPLLB_TEST_N_BYPASS (1 << 19)
1575#define DPLLB_TEST_M_BYPASS (1 << 18)
1576#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1577#define DPLLA_TEST_N_BYPASS (1 << 3)
1578#define DPLLA_TEST_M_BYPASS (1 << 2)
1579#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 1580#define D_STATE _MMIO(0x6104)
5ee8ee86
PZ
1581#define DSTATE_GFX_RESET_I830 (1 << 6)
1582#define DSTATE_PLL_D3_OFF (1 << 3)
1583#define DSTATE_GFX_CLOCK_GATING (1 << 1)
1584#define DSTATE_DOT_CLOCK_GATING (1 << 0)
3721d4fb 1585#define DSPCLK_GATE_D(__i915) _MMIO(DISPLAY_MMIO_BASE(__i915) + 0x6200)
652c393a
JB
1586# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1587# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1588# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1589# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1590# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1591# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1592# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
ad8059cf 1593# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
652c393a
JB
1594# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1595# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1596# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1597# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1598# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1599# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1600# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1601# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1602# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1603# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1604# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1605# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1606# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1607# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1608# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1609# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1610# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1611# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1612# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1613# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1614# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1615/*
652c393a
JB
1616 * This bit must be set on the 830 to prevent hangs when turning off the
1617 * overlay scaler.
1618 */
1619# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1620# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1621# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1622# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1623# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1624
f0f59a00 1625#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
1626# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1627# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1628# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1629# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1630# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1631# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1632# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1633# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1634# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1635/* This bit must be unset on 855,865 */
652c393a
JB
1636# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1637# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1638# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1639# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1640/* This bit must be set on 855,865. */
652c393a
JB
1641# define SV_CLOCK_GATE_DISABLE (1 << 0)
1642# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1643# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1644# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1645# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1646# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1647# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1648# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1649# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1650# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1651# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1652# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1653# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1654# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1655# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1656# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1657# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1658# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1659
1660# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 1661/* This bit must always be set on 965G/965GM */
652c393a
JB
1662# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1663# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1664# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1665# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1666# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1667# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 1668/* This bit must always be set on 965G */
652c393a
JB
1669# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1670# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1671# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1672# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1673# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1674# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1675# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1676# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1677# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1678# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1679# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1680# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1681# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1682# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1683# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1684# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1685# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1686# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1687# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1688
f0f59a00 1689#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
1690#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1691#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1692#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 1693
f0f59a00 1694#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
1695#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1696
f0f59a00
VS
1697#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
1698#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 1699
f0f59a00 1700#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
5ee8ee86 1701#define FW_CSPWRDWNEN (1 << 15)
ceb04246 1702
f0f59a00 1703#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 1704
f0f59a00 1705#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
1706#define CDCLK_FREQ_SHIFT 4
1707#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1708#define CZCLK_FREQ_MASK 0xf
1e69cd74 1709
f0f59a00 1710#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
1711#define PFI_CREDIT_63 (9 << 28) /* chv only */
1712#define PFI_CREDIT_31 (8 << 28) /* chv only */
1713#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
1714#define PFI_CREDIT_RESEND (1 << 27)
1715#define VGA_FAST_MODE_DISABLE (1 << 14)
1716
f0f59a00 1717#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 1718
585fb111
JB
1719/*
1720 * Palette regs
1721 */
74c1e826
JN
1722#define _PALETTE_A 0xa000
1723#define _PALETTE_B 0xa800
1724#define _CHV_PALETTE_C 0xc000
c267f056
VS
1725/* 8bit mode / i965+ 10.6 interpolated mode ldw/udw */
1726#define PALETTE_RED_MASK REG_GENMASK(23, 16)
1727#define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
1728#define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
67630bac
VS
1729/* pre-i965 10bit interpolated mode ldw */
1730#define PALETTE_10BIT_RED_LDW_MASK REG_GENMASK(23, 16)
1731#define PALETTE_10BIT_GREEN_LDW_MASK REG_GENMASK(15, 8)
1732#define PALETTE_10BIT_BLUE_LDW_MASK REG_GENMASK(7, 0)
1733/* pre-i965 10bit interpolated mode udw */
1734#define PALETTE_10BIT_RED_EXP_MASK REG_GENMASK(23, 22)
1735#define PALETTE_10BIT_RED_MANT_MASK REG_GENMASK(21, 18)
1736#define PALETTE_10BIT_RED_UDW_MASK REG_GENMASK(17, 16)
1737#define PALETTE_10BIT_GREEN_EXP_MASK REG_GENMASK(15, 14)
1738#define PALETTE_10BIT_GREEN_MANT_MASK REG_GENMASK(13, 10)
1739#define PALETTE_10BIT_GREEN_UDW_MASK REG_GENMASK(9, 8)
1740#define PALETTE_10BIT_BLUE_EXP_MASK REG_GENMASK(7, 6)
1741#define PALETTE_10BIT_BLUE_MANT_MASK REG_GENMASK(5, 2)
1742#define PALETTE_10BIT_BLUE_UDW_MASK REG_GENMASK(1, 0)
220b3376
LDM
1743#define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
1744 _PICK_EVEN_2RANGES(pipe, 2, \
1745 _PALETTE_A, _PALETTE_B, \
1746 _CHV_PALETTE_C, _CHV_PALETTE_C) + \
1747 (i) * 4)
585fb111 1748
f0f59a00 1749#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 1750
f0f59a00 1751#define BXT_RP_STATE_CAP _MMIO(0x138170)
9938ee2e 1752#define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
ad482232 1753#define XEHPSDV_RP_STATE_CAP _MMIO(0x250014)
4de23dca 1754#define PVC_RP_STATE_CAP _MMIO(0x281014)
3b8d8d91 1755
835a4d18
AD
1756#define MTL_RP_STATE_CAP _MMIO(0x138000)
1757#define MTL_MEDIAP_STATE_CAP _MMIO(0x138020)
1758#define MTL_RP0_CAP_MASK REG_GENMASK(8, 0)
1759#define MTL_RPN_CAP_MASK REG_GENMASK(24, 16)
1760
1761#define MTL_GT_RPE_FREQUENCY _MMIO(0x13800c)
1762#define MTL_MPE_FREQUENCY _MMIO(0x13802c)
1763#define MTL_RPE_MASK REG_GENMASK(8, 0)
1764
fa68bff7
SS
1765#define GT0_PERF_LIMIT_REASONS _MMIO(0x1381a8)
1766#define GT0_PERF_LIMIT_REASONS_MASK 0xde3
60017f34
AD
1767#define PROCHOT_MASK REG_BIT(0)
1768#define THERMAL_LIMIT_MASK REG_BIT(1)
1769#define RATL_MASK REG_BIT(5)
1770#define VR_THERMALERT_MASK REG_BIT(6)
1771#define VR_TDC_MASK REG_BIT(7)
1772#define POWER_LIMIT_4_MASK REG_BIT(8)
1773#define POWER_LIMIT_1_MASK REG_BIT(10)
1774#define POWER_LIMIT_2_MASK REG_BIT(11)
fe597966 1775#define GT0_PERF_LIMIT_REASONS_LOG_MASK REG_GENMASK(31, 16)
1551b916 1776#define MTL_MEDIA_PERF_LIMIT_REASONS _MMIO(0x138030)
3b8d8d91 1777
f0f59a00
VS
1778#define CHV_CLK_CTL1 _MMIO(0x101100)
1779#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
1780#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1781
585fb111
JB
1782/*
1783 * Overlay regs
1784 */
1785
f0f59a00
VS
1786#define OVADD _MMIO(0x30000)
1787#define DOVSTA _MMIO(0x30008)
5ee8ee86 1788#define OC_BUF (0x3 << 20)
f0f59a00
VS
1789#define OGAMC5 _MMIO(0x30010)
1790#define OGAMC4 _MMIO(0x30014)
1791#define OGAMC3 _MMIO(0x30018)
1792#define OGAMC2 _MMIO(0x3001c)
1793#define OGAMC1 _MMIO(0x30020)
1794#define OGAMC0 _MMIO(0x30024)
585fb111 1795
d965e7ac
ID
1796/*
1797 * GEN9 clock gating regs
1798 */
1799#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
0188be50
RS
1800#define DARBF_GATING_DIS REG_BIT(27)
1801#define MTL_PIPEDMC_GATING_DIS_A REG_BIT(15)
1802#define MTL_PIPEDMC_GATING_DIS_B REG_BIT(14)
1803#define PWM2_GATING_DIS REG_BIT(14)
1804#define PWM1_GATING_DIS REG_BIT(13)
d965e7ac 1805
f78d5da6
RS
1806#define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
1807#define TGL_VRH_GATING_DIS REG_BIT(31)
da942750 1808#define DPT_GATING_DIS REG_BIT(22)
f78d5da6 1809
6481d5ed
VS
1810#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
1811#define BXT_GMBUS_GATING_DIS (1 << 14)
1812
a8a56da7
JRS
1813#define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
1814#define DPCE_GATING_DIS REG_BIT(17)
1815
ed69cd40
ID
1816#define _CLKGATE_DIS_PSL_A 0x46520
1817#define _CLKGATE_DIS_PSL_B 0x46524
1818#define _CLKGATE_DIS_PSL_C 0x46528
c4a4efa9
VS
1819#define DUPS1_GATING_DIS (1 << 15)
1820#define DUPS2_GATING_DIS (1 << 19)
1821#define DUPS3_GATING_DIS (1 << 23)
11408ea5 1822#define CURSOR_GATING_DIS REG_BIT(28)
ed69cd40
ID
1823#define DPF_GATING_DIS (1 << 10)
1824#define DPF_RAM_GATING_DIS (1 << 9)
1825#define DPFR_GATING_DIS (1 << 8)
1826
1827#define CLKGATE_DIS_PSL(pipe) \
1828 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
1829
f31bccd3
ID
1830#define _CLKGATE_DIS_PSL_EXT_A 0x4654C
1831#define _CLKGATE_DIS_PSL_EXT_B 0x46550
1832#define PIPEDMC_GATING_DIS REG_BIT(12)
1833
1834#define CLKGATE_DIS_PSL_EXT(pipe) \
1835 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_EXT_A, _CLKGATE_DIS_PSL_EXT_B)
1836
51390cc0
RS
1837/* DDI Buffer Control */
1838#define _DDI_CLK_VALFREQ_A 0x64030
1839#define _DDI_CLK_VALFREQ_B 0x64130
1840#define DDI_CLK_VALFREQ(port) _MMIO_PORT(port, _DDI_CLK_VALFREQ_A, _DDI_CLK_VALFREQ_B)
1841
585fb111
JB
1842/*
1843 * Display engine regs
1844 */
1845
8bf1e9f1 1846/* Pipe A CRC regs */
a57c774a 1847#define _PIPE_CRC_CTL_A 0x60050
51707f22 1848#define PIPE_CRC_ENABLE REG_BIT(31)
207a815d 1849/* skl+ source selection */
51707f22
VS
1850#define PIPE_CRC_SOURCE_MASK_SKL REG_GENMASK(30, 28)
1851#define PIPE_CRC_SOURCE_PLANE_1_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 0)
1852#define PIPE_CRC_SOURCE_PLANE_2_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 2)
1853#define PIPE_CRC_SOURCE_DMUX_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 4)
1854#define PIPE_CRC_SOURCE_PLANE_3_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 6)
1855#define PIPE_CRC_SOURCE_PLANE_4_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 7)
1856#define PIPE_CRC_SOURCE_PLANE_5_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 5)
1857#define PIPE_CRC_SOURCE_PLANE_6_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 3)
1858#define PIPE_CRC_SOURCE_PLANE_7_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 1)
b4437a41 1859/* ivb+ source selection */
51707f22
VS
1860#define PIPE_CRC_SOURCE_MASK_IVB REG_GENMASK(30, 29)
1861#define PIPE_CRC_SOURCE_PRIMARY_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 0)
1862#define PIPE_CRC_SOURCE_SPRITE_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 1)
1863#define PIPE_CRC_SOURCE_PF_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 2)
b4437a41 1864/* ilk+ source selection */
51707f22
VS
1865#define PIPE_CRC_SOURCE_MASK_ILK REG_GENMASK(30, 28)
1866#define PIPE_CRC_SOURCE_PRIMARY_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 0)
1867#define PIPE_CRC_SOURCE_SPRITE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 1)
1868#define PIPE_CRC_SOURCE_PIPE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 2)
1869/* embedded DP port on the north display block */
1870#define PIPE_CRC_SOURCE_PORT_A_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 4)
1871#define PIPE_CRC_SOURCE_FDI_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 5)
b4437a41 1872/* vlv source selection */
51707f22
VS
1873#define PIPE_CRC_SOURCE_MASK_VLV REG_GENMASK(30, 27)
1874#define PIPE_CRC_SOURCE_PIPE_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 0)
1875#define PIPE_CRC_SOURCE_HDMIB_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 1)
1876#define PIPE_CRC_SOURCE_HDMIC_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 2)
b4437a41 1877/* with DP port the pipe source is invalid */
51707f22
VS
1878#define PIPE_CRC_SOURCE_DP_D_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 3)
1879#define PIPE_CRC_SOURCE_DP_B_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 6)
1880#define PIPE_CRC_SOURCE_DP_C_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 7)
b4437a41 1881/* gen3+ source selection */
51707f22
VS
1882#define PIPE_CRC_SOURCE_MASK_I9XX REG_GENMASK(30, 28)
1883#define PIPE_CRC_SOURCE_PIPE_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 0)
1884#define PIPE_CRC_SOURCE_SDVOB_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 1)
1885#define PIPE_CRC_SOURCE_SDVOC_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 2)
b4437a41 1886/* with DP/TV port the pipe source is invalid */
51707f22
VS
1887#define PIPE_CRC_SOURCE_DP_D_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 3)
1888#define PIPE_CRC_SOURCE_TV_PRE REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 4)
1889#define PIPE_CRC_SOURCE_TV_POST REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 5)
1890#define PIPE_CRC_SOURCE_DP_B_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 6)
1891#define PIPE_CRC_SOURCE_DP_C_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 7)
b4437a41 1892/* gen2 doesn't have source selection bits */
51707f22 1893#define PIPE_CRC_INCLUDE_BORDER_I8XX REG_BIT(30)
b4437a41 1894
5a6b5c84
DV
1895#define _PIPE_CRC_RES_1_A_IVB 0x60064
1896#define _PIPE_CRC_RES_2_A_IVB 0x60068
1897#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1898#define _PIPE_CRC_RES_4_A_IVB 0x60070
1899#define _PIPE_CRC_RES_5_A_IVB 0x60074
1900
a57c774a
AK
1901#define _PIPE_CRC_RES_RED_A 0x60060
1902#define _PIPE_CRC_RES_GREEN_A 0x60064
1903#define _PIPE_CRC_RES_BLUE_A 0x60068
1904#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
1905#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
1906
1907/* Pipe B CRC regs */
5a6b5c84
DV
1908#define _PIPE_CRC_RES_1_B_IVB 0x61064
1909#define _PIPE_CRC_RES_2_B_IVB 0x61068
1910#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1911#define _PIPE_CRC_RES_4_B_IVB 0x61070
1912#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 1913
f0f59a00
VS
1914#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
1915#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
1916#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
1917#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
1918#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
1919#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
1920
1921#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
1922#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
1923#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
1924#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
1925#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 1926
5ac421a9
VS
1927/* Pipe/transcoder A timing regs */
1928#define _TRANS_HTOTAL_A 0x60000
050db7d7
VS
1929#define HTOTAL_MASK REG_GENMASK(31, 16)
1930#define HTOTAL(htotal) REG_FIELD_PREP(HTOTAL_MASK, (htotal))
1931#define HACTIVE_MASK REG_GENMASK(15, 0)
1932#define HACTIVE(hdisplay) REG_FIELD_PREP(HACTIVE_MASK, (hdisplay))
5ac421a9 1933#define _TRANS_HBLANK_A 0x60004
050db7d7
VS
1934#define HBLANK_END_MASK REG_GENMASK(31, 16)
1935#define HBLANK_END(hblank_end) REG_FIELD_PREP(HBLANK_END_MASK, (hblank_end))
1936#define HBLANK_START_MASK REG_GENMASK(15, 0)
1937#define HBLANK_START(hblank_start) REG_FIELD_PREP(HBLANK_START_MASK, (hblank_start))
5ac421a9 1938#define _TRANS_HSYNC_A 0x60008
050db7d7
VS
1939#define HSYNC_END_MASK REG_GENMASK(31, 16)
1940#define HSYNC_END(hsync_end) REG_FIELD_PREP(HSYNC_END_MASK, (hsync_end))
1941#define HSYNC_START_MASK REG_GENMASK(15, 0)
1942#define HSYNC_START(hsync_start) REG_FIELD_PREP(HSYNC_START_MASK, (hsync_start))
5ac421a9 1943#define _TRANS_VTOTAL_A 0x6000c
050db7d7
VS
1944#define VTOTAL_MASK REG_GENMASK(31, 16)
1945#define VTOTAL(vtotal) REG_FIELD_PREP(VTOTAL_MASK, (vtotal))
1946#define VACTIVE_MASK REG_GENMASK(15, 0)
1947#define VACTIVE(vdisplay) REG_FIELD_PREP(VACTIVE_MASK, (vdisplay))
5ac421a9 1948#define _TRANS_VBLANK_A 0x60010
050db7d7
VS
1949#define VBLANK_END_MASK REG_GENMASK(31, 16)
1950#define VBLANK_END(vblank_end) REG_FIELD_PREP(VBLANK_END_MASK, (vblank_end))
1951#define VBLANK_START_MASK REG_GENMASK(15, 0)
1952#define VBLANK_START(vblank_start) REG_FIELD_PREP(VBLANK_START_MASK, (vblank_start))
5ac421a9 1953#define _TRANS_VSYNC_A 0x60014
050db7d7
VS
1954#define VSYNC_END_MASK REG_GENMASK(31, 16)
1955#define VSYNC_END(vsync_end) REG_FIELD_PREP(VSYNC_END_MASK, (vsync_end))
1956#define VSYNC_START_MASK REG_GENMASK(15, 0)
1957#define VSYNC_START(vsync_start) REG_FIELD_PREP(VSYNC_START_MASK, (vsync_start))
5ac421a9
VS
1958#define _TRANS_EXITLINE_A 0x60018
1959#define _PIPEASRC 0x6001c
62236df2
VS
1960#define PIPESRC_WIDTH_MASK REG_GENMASK(31, 16)
1961#define PIPESRC_WIDTH(w) REG_FIELD_PREP(PIPESRC_WIDTH_MASK, (w))
1962#define PIPESRC_HEIGHT_MASK REG_GENMASK(15, 0)
1963#define PIPESRC_HEIGHT(h) REG_FIELD_PREP(PIPESRC_HEIGHT_MASK, (h))
5ac421a9
VS
1964#define _BCLRPAT_A 0x60020
1965#define _TRANS_VSYNCSHIFT_A 0x60028
1966#define _TRANS_MULT_A 0x6002c
1967
1968/* Pipe/transcoder B timing regs */
1969#define _TRANS_HTOTAL_B 0x61000
1970#define _TRANS_HBLANK_B 0x61004
1971#define _TRANS_HSYNC_B 0x61008
1972#define _TRANS_VTOTAL_B 0x6100c
1973#define _TRANS_VBLANK_B 0x61010
1974#define _TRANS_VSYNC_B 0x61014
1975#define _PIPEBSRC 0x6101c
1976#define _BCLRPAT_B 0x61020
1977#define _TRANS_VSYNCSHIFT_B 0x61028
1978#define _TRANS_MULT_B 0x6102c
a57c774a 1979
7b56caf3 1980/* DSI 0 timing regs */
5ac421a9
VS
1981#define _TRANS_HTOTAL_DSI0 0x6b000
1982#define _TRANS_HSYNC_DSI0 0x6b008
1983#define _TRANS_VTOTAL_DSI0 0x6b00c
1984#define _TRANS_VSYNC_DSI0 0x6b014
1985#define _TRANS_VSYNCSHIFT_DSI0 0x6b028
7b56caf3
MC
1986
1987/* DSI 1 timing regs */
5ac421a9
VS
1988#define _TRANS_HTOTAL_DSI1 0x6b800
1989#define _TRANS_HSYNC_DSI1 0x6b808
1990#define _TRANS_VTOTAL_DSI1 0x6b80c
1991#define _TRANS_VSYNC_DSI1 0x6b814
1992#define _TRANS_VSYNCSHIFT_DSI1 0x6b828
7b56caf3 1993
5ac421a9
VS
1994#define TRANS_HTOTAL(trans) _MMIO_TRANS2((trans), _TRANS_HTOTAL_A)
1995#define TRANS_HBLANK(trans) _MMIO_TRANS2((trans), _TRANS_HBLANK_A)
1996#define TRANS_HSYNC(trans) _MMIO_TRANS2((trans), _TRANS_HSYNC_A)
1997#define TRANS_VTOTAL(trans) _MMIO_TRANS2((trans), _TRANS_VTOTAL_A)
1998#define TRANS_VBLANK(trans) _MMIO_TRANS2((trans), _TRANS_VBLANK_A)
1999#define TRANS_VSYNC(trans) _MMIO_TRANS2((trans), _TRANS_VSYNC_A)
2000#define BCLRPAT(trans) _MMIO_TRANS2((trans), _BCLRPAT_A)
2001#define TRANS_VSYNCSHIFT(trans) _MMIO_TRANS2((trans), _TRANS_VSYNCSHIFT_A)
2002#define PIPESRC(pipe) _MMIO_TRANS2((pipe), _PIPEASRC)
2003#define TRANS_MULT(trans) _MMIO_TRANS2((trans), _TRANS_MULT_A)
2004
106d4ffd
AS
2005/* VRR registers */
2006#define _TRANS_VRR_CTL_A 0x60420
2007#define _TRANS_VRR_CTL_B 0x61420
2008#define _TRANS_VRR_CTL_C 0x62420
2009#define _TRANS_VRR_CTL_D 0x63420
dc89bb86
VS
2010#define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
2011#define VRR_CTL_VRR_ENABLE REG_BIT(31)
2012#define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
2013#define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
2014#define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
2015#define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
2016#define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
bb265dbd
MN
2017#define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
2018#define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
106d4ffd
AS
2019
2020#define _TRANS_VRR_VMAX_A 0x60424
2021#define _TRANS_VRR_VMAX_B 0x61424
2022#define _TRANS_VRR_VMAX_C 0x62424
2023#define _TRANS_VRR_VMAX_D 0x63424
2024#define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
2025#define VRR_VMAX_MASK REG_GENMASK(19, 0)
2026
2027#define _TRANS_VRR_VMIN_A 0x60434
2028#define _TRANS_VRR_VMIN_B 0x61434
2029#define _TRANS_VRR_VMIN_C 0x62434
2030#define _TRANS_VRR_VMIN_D 0x63434
2031#define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
2032#define VRR_VMIN_MASK REG_GENMASK(15, 0)
2033
2034#define _TRANS_VRR_VMAXSHIFT_A 0x60428
2035#define _TRANS_VRR_VMAXSHIFT_B 0x61428
2036#define _TRANS_VRR_VMAXSHIFT_C 0x62428
2037#define _TRANS_VRR_VMAXSHIFT_D 0x63428
2038#define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
2039 _TRANS_VRR_VMAXSHIFT_A)
2040#define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
2041#define VRR_VMAXSHIFT_DEC REG_BIT(16)
2042#define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
2043
2044#define _TRANS_VRR_STATUS_A 0x6042C
2045#define _TRANS_VRR_STATUS_B 0x6142C
2046#define _TRANS_VRR_STATUS_C 0x6242C
2047#define _TRANS_VRR_STATUS_D 0x6342C
2048#define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
2049#define VRR_STATUS_VMAX_REACHED REG_BIT(31)
2050#define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
2051#define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
2052#define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
2053#define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
2054#define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
2055#define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
2056#define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
2057#define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
2058#define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
2059#define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
2060#define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
2061#define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
2062#define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
2063
2064#define _TRANS_VRR_VTOTAL_PREV_A 0x60480
2065#define _TRANS_VRR_VTOTAL_PREV_B 0x61480
2066#define _TRANS_VRR_VTOTAL_PREV_C 0x62480
2067#define _TRANS_VRR_VTOTAL_PREV_D 0x63480
2068#define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
2069 _TRANS_VRR_VTOTAL_PREV_A)
2070#define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
2071#define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
2072#define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
2073#define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
2074
2075#define _TRANS_VRR_FLIPLINE_A 0x60438
2076#define _TRANS_VRR_FLIPLINE_B 0x61438
2077#define _TRANS_VRR_FLIPLINE_C 0x62438
2078#define _TRANS_VRR_FLIPLINE_D 0x63438
2079#define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
2080 _TRANS_VRR_FLIPLINE_A)
2081#define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
2082
2083#define _TRANS_VRR_STATUS2_A 0x6043C
2084#define _TRANS_VRR_STATUS2_B 0x6143C
2085#define _TRANS_VRR_STATUS2_C 0x6243C
2086#define _TRANS_VRR_STATUS2_D 0x6343C
2087#define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
2088#define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
2089
2090#define _TRANS_PUSH_A 0x60A70
2091#define _TRANS_PUSH_B 0x61A70
2092#define _TRANS_PUSH_C 0x62A70
2093#define _TRANS_PUSH_D 0x63A70
2094#define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
2095#define TRANS_PUSH_EN REG_BIT(31)
2096#define TRANS_PUSH_SEND REG_BIT(30)
2097
585fb111 2098/* VGA port control */
f0f59a00
VS
2099#define ADPA _MMIO(0x61100)
2100#define PCH_ADPA _MMIO(0xe1100)
2101#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 2102
5ee8ee86 2103#define ADPA_DAC_ENABLE (1 << 31)
585fb111 2104#define ADPA_DAC_DISABLE 0
6102a8ee 2105#define ADPA_PIPE_SEL_SHIFT 30
5ee8ee86 2106#define ADPA_PIPE_SEL_MASK (1 << 30)
6102a8ee
VS
2107#define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
2108#define ADPA_PIPE_SEL_SHIFT_CPT 29
5ee8ee86 2109#define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
6102a8ee 2110#define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
ebc0fd88 2111#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
5ee8ee86
PZ
2112#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
2113#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
2114#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
2115#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
2116#define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
2117#define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
2118#define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
2119#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
2120#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
2121#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
2122#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
2123#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
2124#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
2125#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
2126#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
2127#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
2128#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
2129#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
2130#define ADPA_USE_VGA_HVPOLARITY (1 << 15)
585fb111 2131#define ADPA_SETS_HVPOLARITY 0
5ee8ee86 2132#define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
585fb111 2133#define ADPA_VSYNC_CNTL_ENABLE 0
5ee8ee86 2134#define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
585fb111 2135#define ADPA_HSYNC_CNTL_ENABLE 0
5ee8ee86 2136#define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
585fb111 2137#define ADPA_VSYNC_ACTIVE_LOW 0
5ee8ee86 2138#define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111 2139#define ADPA_HSYNC_ACTIVE_LOW 0
5ee8ee86
PZ
2140#define ADPA_DPMS_MASK (~(3 << 10))
2141#define ADPA_DPMS_ON (0 << 10)
2142#define ADPA_DPMS_SUSPEND (1 << 10)
2143#define ADPA_DPMS_STANDBY (2 << 10)
2144#define ADPA_DPMS_OFF (3 << 10)
585fb111 2145
939fe4d7 2146
585fb111 2147/* Hotplug control (945+ only) */
ed5eb1b7 2148#define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
26739f12
DV
2149#define PORTB_HOTPLUG_INT_EN (1 << 29)
2150#define PORTC_HOTPLUG_INT_EN (1 << 28)
2151#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2152#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2153#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2154#define TV_HOTPLUG_INT_EN (1 << 18)
2155#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2156#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2157 PORTC_HOTPLUG_INT_EN | \
2158 PORTD_HOTPLUG_INT_EN | \
2159 SDVOC_HOTPLUG_INT_EN | \
2160 SDVOB_HOTPLUG_INT_EN | \
2161 CRT_HOTPLUG_INT_EN)
585fb111 2162#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2163#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2164/* must use period 64 on GM45 according to docs */
2165#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2166#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2167#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2168#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2169#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2170#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2171#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2172#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2173#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2174#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2175#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2176#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2177
ed5eb1b7 2178#define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4b736ed4 2179/* HDMI/DP bits are g4x+ */
0780cd36 2180#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 2181#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 2182#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 2183#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2184#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2185#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2186#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2187#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2188#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2189#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2190#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2191#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2192/* CRT/TV common between gen3+ */
585fb111
JB
2193#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2194#define TV_HOTPLUG_INT_STATUS (1 << 10)
2195#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2196#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2197#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2198#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2199#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2200#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2201#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2202#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2203
084b612e
CW
2204/* SDVO is different across gen3/4 */
2205#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2206#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2207/*
2208 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2209 * since reality corrobates that they're the same as on gen3. But keep these
2210 * bits here (and the comment!) to help any other lost wanderers back onto the
2211 * right tracks.
2212 */
084b612e
CW
2213#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2214#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2215#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2216#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2217#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2218 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2219 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2220 PORTB_HOTPLUG_INT_STATUS | \
2221 PORTC_HOTPLUG_INT_STATUS | \
2222 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2223
2224#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2225 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2226 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2227 PORTB_HOTPLUG_INT_STATUS | \
2228 PORTC_HOTPLUG_INT_STATUS | \
2229 PORTD_HOTPLUG_INT_STATUS)
585fb111 2230
c20cd312
PZ
2231/* SDVO and HDMI port control.
2232 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
2233#define _GEN3_SDVOB 0x61140
2234#define _GEN3_SDVOC 0x61160
2235#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
2236#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
2237#define GEN4_HDMIB GEN3_SDVOB
2238#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
2239#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
2240#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
2241#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
2242#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 2243#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
2244#define PCH_HDMIC _MMIO(0xe1150)
2245#define PCH_HDMID _MMIO(0xe1160)
c20cd312 2246
f0f59a00 2247#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 2248#define DC_BALANCE_RESET (1 << 25)
ed5eb1b7 2249#define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
84093603 2250#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679 2251#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
51707f22
VS
2252#define PIPE_C_SCRAMBLE_RESET REG_BIT(14) /* chv */
2253#define PIPE_B_SCRAMBLE_RESET REG_BIT(1)
2254#define PIPE_A_SCRAMBLE_RESET REG_BIT(0)
84093603 2255
c20cd312
PZ
2256/* Gen 3 SDVO bits: */
2257#define SDVO_ENABLE (1 << 31)
76203467 2258#define SDVO_PIPE_SEL_SHIFT 30
dc0fa718 2259#define SDVO_PIPE_SEL_MASK (1 << 30)
76203467 2260#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
c20cd312
PZ
2261#define SDVO_STALL_SELECT (1 << 29)
2262#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2263/*
585fb111 2264 * 915G/GM SDVO pixel multiplier.
585fb111 2265 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2266 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2267 */
c20cd312 2268#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2269#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2270#define SDVO_PHASE_SELECT_MASK (15 << 19)
2271#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2272#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2273#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2274#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2275#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2276#define SDVO_DETECTED (1 << 2)
585fb111 2277/* Bits to be preserved when writing */
c20cd312
PZ
2278#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2279 SDVO_INTERRUPT_ENABLE)
2280#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2281
2282/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2283#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2284#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2285#define SDVO_ENCODING_SDVO (0 << 10)
2286#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2287#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2288#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2289#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
dd6090f8 2290#define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
c20cd312
PZ
2291/* VSYNC/HSYNC bits new with 965, default is to be set */
2292#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2293#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2294
2295/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2296#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2297#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2298
2299/* Gen 6 (CPT) SDVO/HDMI bits: */
76203467 2300#define SDVO_PIPE_SEL_SHIFT_CPT 29
dc0fa718 2301#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
76203467 2302#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
c20cd312 2303
44f37d1f 2304/* CHV SDVO/HDMI bits: */
76203467 2305#define SDVO_PIPE_SEL_SHIFT_CHV 24
44f37d1f 2306#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
76203467 2307#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
44f37d1f 2308
3c17fe4b 2309/* Video Data Island Packet control */
f0f59a00 2310#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 2311/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
2312 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2313 * of the infoframe structure specified by CEA-861. */
2314#define VIDEO_DIP_DATA_SIZE 32
922430dd 2315#define VIDEO_DIP_GMP_DATA_SIZE 36
2b28bb1b 2316#define VIDEO_DIP_VSC_DATA_SIZE 36
4c614831 2317#define VIDEO_DIP_PPS_DATA_SIZE 132
f0f59a00 2318#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 2319/* Pre HSW: */
3c17fe4b 2320#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2321#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2322#define VIDEO_DIP_PORT_MASK (3 << 29)
5cb3c1a1 2323#define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
3c17fe4b
DH
2324#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2325#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5cb3c1a1 2326#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
3c17fe4b
DH
2327#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2328#define VIDEO_DIP_SELECT_AVI (0 << 19)
2329#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5cb3c1a1 2330#define VIDEO_DIP_SELECT_GAMUT (2 << 19)
3c17fe4b 2331#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2332#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2333#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2334#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2335#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2336#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2337/* HSW and later: */
44b42ebf 2338#define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
a670be33
DP
2339#define PSR_VSC_BIT_7_SET (1 << 27)
2340#define VSC_SELECT_MASK (0x3 << 25)
2341#define VSC_SELECT_SHIFT 25
2342#define VSC_DIP_HW_HEA_DATA (0 << 25)
2343#define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
2344#define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
2345#define VSC_DIP_SW_HEA_DATA (3 << 25)
2346#define VDIP_ENABLE_PPS (1 << 24)
0dd87d20
PZ
2347#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2348#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2349#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2350#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2351#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2352#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2353
585fb111 2354/* Panel fitting */
ed5eb1b7 2355#define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
08df6d30
VS
2356#define PFIT_ENABLE REG_BIT(31)
2357#define PFIT_PIPE_MASK REG_GENMASK(30, 29) /* 965+ */
2358#define PFIT_PIPE(pipe) REG_FIELD_PREP(PFIT_PIPE_MASK, (pipe))
2359#define PFIT_SCALING_MASK REG_GENMASK(28, 26) /* 965+ */
2360#define PFIT_SCALING_AUTO REG_FIELD_PREP(PFIT_SCALING_MASK, 0)
2361#define PFIT_SCALING_PROGRAMMED REG_FIELD_PREP(PFIT_SCALING_MASK, 1)
2362#define PFIT_SCALING_PILLAR REG_FIELD_PREP(PFIT_SCALING_MASK, 2)
2363#define PFIT_SCALING_LETTER REG_FIELD_PREP(PFIT_SCALING_MASK, 3)
2364#define PFIT_FILTER_MASK REG_GENMASK(25, 24) /* 965+ */
2365#define PFIT_FILTER_FUZZY REG_FIELD_PREP(PFIT_FILTER_MASK, 0)
2366#define PFIT_FILTER_CRISP REG_FIELD_PREP(PFIT_FILTER_MASK, 1)
2367#define PFIT_FILTER_MEDIAN REG_FIELD_PREP(PFIT_FILTER_MASK, 2)
e27525cc
VS
2368#define PFIT_VERT_INTERP_MASK REG_GENMASK(11, 10) /* pre-965 */
2369#define PFIT_VERT_INTERP_BILINEAR REG_FIELD_PREP(PFIT_VERT_INTERP_MASK, 1)
2370#define PFIT_VERT_AUTO_SCALE REG_BIT(9) /* pre-965 */
2371#define PFIT_HORIZ_INTERP_MASK REG_GENMASK(7, 6) /* pre-965 */
2372#define PFIT_HORIZ_INTERP_BILINEAR REG_FIELD_PREP(PFIT_HORIZ_INTERP_MASK, 1)
2373#define PFIT_HORIZ_AUTO_SCALE REG_BIT(5) /* pre-965 */
2374#define PFIT_PANEL_8TO6_DITHER_ENABLE REG_BIT(3) /* pre-965 */
08df6d30 2375
ed5eb1b7 2376#define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
08df6d30
VS
2377#define PFIT_VERT_SCALE_MASK REG_GENMASK(31, 20) /* pre-965 */
2378#define PFIT_VERT_SCALE(x) REG_FIELD_PREP(PFIT_VERT_SCALE_MASK, (x))
2379#define PFIT_HORIZ_SCALE_MASK REG_GENMASK(15, 4) /* pre-965 */
2380#define PFIT_HORIZ_SCALE(x) REG_FIELD_PREP(PFIT_HORIZ_SCALE_MASK, (x))
2381#define PFIT_VERT_SCALE_MASK_965 REG_GENMASK(28, 16) /* 965+ */
2382#define PFIT_HORIZ_SCALE_MASK_965 REG_GENMASK(12, 0) /* 965+ */
3fbe18d6 2383
ed5eb1b7 2384#define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
585fb111 2385
f0f59a00 2386#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
2387#define PCH_GTC_ENABLE (1 << 31)
2388
040d87f1 2389/* Display Port */
f0f59a00
VS
2390#define DP_A _MMIO(0x64000) /* eDP */
2391#define DP_B _MMIO(0x64100)
2392#define DP_C _MMIO(0x64200)
2393#define DP_D _MMIO(0x64300)
040d87f1 2394
f0f59a00
VS
2395#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
2396#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
2397#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 2398
040d87f1 2399#define DP_PORT_EN (1 << 31)
59b74c49
VS
2400#define DP_PIPE_SEL_SHIFT 30
2401#define DP_PIPE_SEL_MASK (1 << 30)
2402#define DP_PIPE_SEL(pipe) ((pipe) << 30)
2403#define DP_PIPE_SEL_SHIFT_IVB 29
2404#define DP_PIPE_SEL_MASK_IVB (3 << 29)
2405#define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
2406#define DP_PIPE_SEL_SHIFT_CHV 16
2407#define DP_PIPE_SEL_MASK_CHV (3 << 16)
2408#define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
47a05eca 2409
040d87f1
KP
2410/* Link training mode - select a suitable mode for each stage */
2411#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2412#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2413#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2414#define DP_LINK_TRAIN_OFF (3 << 28)
2415#define DP_LINK_TRAIN_MASK (3 << 28)
2416#define DP_LINK_TRAIN_SHIFT 28
2417
8db9d77b
ZW
2418/* CPT Link training mode */
2419#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2420#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2421#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2422#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2423#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2424#define DP_LINK_TRAIN_SHIFT_CPT 8
2425
040d87f1
KP
2426/* Signal voltages. These are mostly controlled by the other end */
2427#define DP_VOLTAGE_0_4 (0 << 25)
2428#define DP_VOLTAGE_0_6 (1 << 25)
2429#define DP_VOLTAGE_0_8 (2 << 25)
2430#define DP_VOLTAGE_1_2 (3 << 25)
2431#define DP_VOLTAGE_MASK (7 << 25)
2432#define DP_VOLTAGE_SHIFT 25
2433
2434/* Signal pre-emphasis levels, like voltages, the other end tells us what
2435 * they want
2436 */
2437#define DP_PRE_EMPHASIS_0 (0 << 22)
2438#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2439#define DP_PRE_EMPHASIS_6 (2 << 22)
2440#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2441#define DP_PRE_EMPHASIS_MASK (7 << 22)
2442#define DP_PRE_EMPHASIS_SHIFT 22
2443
2444/* How many wires to use. I guess 3 was too hard */
17aa6be9 2445#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 2446#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 2447#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
2448
2449/* Mystic DPCD version 1.1 special mode */
2450#define DP_ENHANCED_FRAMING (1 << 18)
2451
32f9d658
ZW
2452/* eDP */
2453#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 2454#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
2455#define DP_PLL_FREQ_MASK (3 << 16)
2456
646b4269 2457/* locked once port is enabled */
040d87f1
KP
2458#define DP_PORT_REVERSAL (1 << 15)
2459
32f9d658
ZW
2460/* eDP */
2461#define DP_PLL_ENABLE (1 << 14)
2462
646b4269 2463/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
2464#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2465
2466#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2467#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 2468
646b4269 2469/* limit RGB values to avoid confusing TVs */
040d87f1
KP
2470#define DP_COLOR_RANGE_16_235 (1 << 8)
2471
646b4269 2472/* Turn on the audio link */
040d87f1
KP
2473#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2474
646b4269 2475/* vs and hs sync polarity */
040d87f1
KP
2476#define DP_SYNC_VS_HIGH (1 << 4)
2477#define DP_SYNC_HS_HIGH (1 << 3)
2478
646b4269 2479/* A fantasy */
040d87f1
KP
2480#define DP_DETECTED (1 << 2)
2481
040d87f1
KP
2482/*
2483 * Computing GMCH M and N values for the Display Port link
2484 *
2485 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2486 *
2487 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2488 *
2489 * The GMCH value is used internally
2490 *
2491 * bytes_per_pixel is the number of bytes coming out of the plane,
2492 * which is after the LUTs, so we want the bytes for our color format.
2493 * For our current usage, this is always 3, one byte for R, G and B.
2494 */
e3b95f1e
DV
2495#define _PIPEA_DATA_M_G4X 0x70050
2496#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
2497
2498/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
c65b3aff
VS
2499#define TU_SIZE_MASK REG_GENMASK(30, 25)
2500#define TU_SIZE(x) REG_FIELD_PREP(TU_SIZE_MASK, (x) - 1) /* default size 64 */
040d87f1 2501
c65b3aff 2502#define DATA_LINK_M_N_MASK REG_GENMASK(23, 0)
a65851af 2503#define DATA_LINK_N_MAX (0x800000)
040d87f1 2504
e3b95f1e
DV
2505#define _PIPEA_DATA_N_G4X 0x70054
2506#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
2507
2508/*
2509 * Computing Link M and N values for the Display Port link
2510 *
2511 * Link M / N = pixel_clock / ls_clk
2512 *
2513 * (the DP spec calls pixel_clock the 'strm_clk')
2514 *
2515 * The Link value is transmitted in the Main Stream
2516 * Attributes and VB-ID.
2517 */
2518
e3b95f1e
DV
2519#define _PIPEA_LINK_M_G4X 0x70060
2520#define _PIPEB_LINK_M_G4X 0x71060
e3b95f1e
DV
2521#define _PIPEA_LINK_N_G4X 0x70064
2522#define _PIPEB_LINK_N_G4X 0x71064
040d87f1 2523
f0f59a00
VS
2524#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2525#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2526#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2527#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 2528
585fb111
JB
2529/* Display & cursor control */
2530
2531/* Pipe A */
a57c774a 2532#define _PIPEADSL 0x70000
96e4c3c0
VS
2533#define PIPEDSL_CURR_FIELD REG_BIT(31) /* ctg+ */
2534#define PIPEDSL_LINE_MASK REG_GENMASK(19, 0)
3eb08ea5
VS
2535#define _TRANSACONF 0x70008
2536#define TRANSCONF_ENABLE REG_BIT(31)
2537#define TRANSCONF_DOUBLE_WIDE REG_BIT(30) /* pre-i965 */
2538#define TRANSCONF_STATE_ENABLE REG_BIT(30) /* i965+ */
2539#define TRANSCONF_DSI_PLL_LOCKED REG_BIT(29) /* vlv & pipe A only */
2540#define TRANSCONF_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* pre-hsw */
2541#define TRANSCONF_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANSCONF_FRAME_START_DELAY_MASK, (x)) /* pre-hsw: 0-3 */
2542#define TRANSCONF_PIPE_LOCKED REG_BIT(25)
2543#define TRANSCONF_FORCE_BORDER REG_BIT(25)
2544#define TRANSCONF_GAMMA_MODE_MASK_I9XX REG_BIT(24) /* gmch */
2545#define TRANSCONF_GAMMA_MODE_MASK_ILK REG_GENMASK(25, 24) /* ilk-ivb */
2546#define TRANSCONF_GAMMA_MODE_8BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 0)
2547#define TRANSCONF_GAMMA_MODE_10BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK, 1)
2548#define TRANSCONF_GAMMA_MODE_12BIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 2) /* ilk-ivb */
2549#define TRANSCONF_GAMMA_MODE_SPLIT REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, 3) /* ivb */
2550#define TRANSCONF_GAMMA_MODE(x) REG_FIELD_PREP(TRANSCONF_GAMMA_MODE_MASK_ILK, (x)) /* pass in GAMMA_MODE_MODE_* */
2551#define TRANSCONF_INTERLACE_MASK REG_GENMASK(23, 21) /* gen3+ */
2552#define TRANSCONF_INTERLACE_PROGRESSIVE REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 0)
2553#define TRANSCONF_INTERLACE_W_SYNC_SHIFT_PANEL REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 4) /* gen4 only */
2554#define TRANSCONF_INTERLACE_W_SYNC_SHIFT REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 5) /* gen4 only */
2555#define TRANSCONF_INTERLACE_W_FIELD_INDICATION REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 6)
2556#define TRANSCONF_INTERLACE_FIELD_0_ONLY REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK, 7) /* gen3 only */
6a6d914d
VS
2557/*
2558 * ilk+: PF/D=progressive fetch/display, IF/D=interlaced fetch/display,
2559 * DBL=power saving pixel doubling, PF-ID* requires panel fitter
2560 */
3eb08ea5
VS
2561#define TRANSCONF_INTERLACE_MASK_ILK REG_GENMASK(23, 21) /* ilk+ */
2562#define TRANSCONF_INTERLACE_MASK_HSW REG_GENMASK(22, 21) /* hsw+ */
2563#define TRANSCONF_INTERLACE_PF_PD_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 0)
2564#define TRANSCONF_INTERLACE_PF_ID_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 1)
2565#define TRANSCONF_INTERLACE_IF_ID_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 3)
2566#define TRANSCONF_INTERLACE_IF_ID_DBL_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 4) /* ilk/snb only */
2567#define TRANSCONF_INTERLACE_PF_ID_DBL_ILK REG_FIELD_PREP(TRANSCONF_INTERLACE_MASK_ILK, 5) /* ilk/snb only */
2568#define TRANSCONF_REFRESH_RATE_ALT_ILK REG_BIT(20)
2569#define TRANSCONF_MSA_TIMING_DELAY_MASK REG_GENMASK(19, 18) /* ilk/snb/ivb */
2570#define TRANSCONF_MSA_TIMING_DELAY(x) REG_FIELD_PREP(TRANSCONF_MSA_TIMING_DELAY_MASK, (x))
2571#define TRANSCONF_CXSR_DOWNCLOCK REG_BIT(16)
47d56cad 2572#define TRANSCONF_WGC_ENABLE REG_BIT(15) /* vlv/chv only */
3eb08ea5
VS
2573#define TRANSCONF_REFRESH_RATE_ALT_VLV REG_BIT(14)
2574#define TRANSCONF_COLOR_RANGE_SELECT REG_BIT(13)
2575#define TRANSCONF_OUTPUT_COLORSPACE_MASK REG_GENMASK(12, 11) /* ilk-ivb */
2576#define TRANSCONF_OUTPUT_COLORSPACE_RGB REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 0) /* ilk-ivb */
2577#define TRANSCONF_OUTPUT_COLORSPACE_YUV601 REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 1) /* ilk-ivb */
2578#define TRANSCONF_OUTPUT_COLORSPACE_YUV709 REG_FIELD_PREP(TRANSCONF_OUTPUT_COLORSPACE_MASK, 2) /* ilk-ivb */
2579#define TRANSCONF_OUTPUT_COLORSPACE_YUV_HSW REG_BIT(11) /* hsw only */
2580#define TRANSCONF_BPC_MASK REG_GENMASK(7, 5) /* ctg-ivb */
2581#define TRANSCONF_BPC_8 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 0)
2582#define TRANSCONF_BPC_10 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 1)
2583#define TRANSCONF_BPC_6 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 2)
2584#define TRANSCONF_BPC_12 REG_FIELD_PREP(TRANSCONF_BPC_MASK, 3)
2585#define TRANSCONF_DITHER_EN REG_BIT(4)
2586#define TRANSCONF_DITHER_TYPE_MASK REG_GENMASK(3, 2)
2587#define TRANSCONF_DITHER_TYPE_SP REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 0)
2588#define TRANSCONF_DITHER_TYPE_ST1 REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 1)
2589#define TRANSCONF_DITHER_TYPE_ST2 REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 2)
2590#define TRANSCONF_DITHER_TYPE_TEMP REG_FIELD_PREP(TRANSCONF_DITHER_TYPE_MASK, 3)
a57c774a 2591#define _PIPEASTAT 0x70024
5ee8ee86
PZ
2592#define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
2593#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
2594#define PIPE_CRC_ERROR_ENABLE (1UL << 29)
2595#define PIPE_CRC_DONE_ENABLE (1UL << 28)
2596#define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
2597#define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
2598#define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
2599#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
2600#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
2601#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
2602#define PIPE_DPST_EVENT_ENABLE (1UL << 23)
2603#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
2604#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
2605#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
2606#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
2607#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
2608#define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
2609#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
2610#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
2611#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
2612#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
2613#define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
2614#define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
2615#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
2616#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
2617#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
2618#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
2619#define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
2620#define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
2621#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
2622#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
2623#define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
2624#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
2625#define PIPE_DPST_EVENT_STATUS (1UL << 7)
2626#define PIPE_A_PSR_STATUS_VLV (1UL << 6)
2627#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
2628#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
2629#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
2630#define PIPE_B_PSR_STATUS_VLV (1UL << 3)
2631#define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
2632#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
2633#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
2634#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
2635#define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
2636#define PIPE_HBLANK_INT_STATUS (1UL << 0)
2637#define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
585fb111 2638
755e9019
ID
2639#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
2640#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
2641
3eb08ea5 2642#define TRANSCONF(trans) _MMIO_PIPE2((trans), _TRANSACONF)
f0f59a00
VS
2643#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
2644#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
2645#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
2646#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 2647
e262568e
VS
2648#define _PIPEAGCMAX 0x70010
2649#define _PIPEBGCMAX 0x71010
413352f4 2650#define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4) /* u1.16 */
e262568e 2651
0b86952d
VS
2652#define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
2653#define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
2654#define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
2655
756f85cf
PZ
2656#define _PIPE_MISC_A 0x70030
2657#define _PIPE_MISC_B 0x71030
c640f6c5
VS
2658#define PIPE_MISC_YUV420_ENABLE REG_BIT(27) /* glk+ */
2659#define PIPE_MISC_YUV420_MODE_FULL_BLEND REG_BIT(26) /* glk+ */
2660#define PIPE_MISC_HDR_MODE_PRECISION REG_BIT(23) /* icl+ */
2590ef92
VS
2661#define PIPE_MISC_PSR_MASK_PRIMARY_FLIP REG_BIT(23) /* bdw */
2662#define PIPE_MISC_PSR_MASK_SPRITE_ENABLE REG_BIT(22) /* bdw */
2663#define PIPE_MISC_PSR_MASK_PIPE_REG_WRITE REG_BIT(21) /* skl+ */
2664#define PIPE_MISC_PSR_MASK_CURSOR_MOVE REG_BIT(21) /* bdw */
2665#define PIPE_MISC_PSR_MASK_VBLANK_VSYNC_INT REG_BIT(20)
c640f6c5 2666#define PIPE_MISC_OUTPUT_COLORSPACE_YUV REG_BIT(11)
3d0d3336 2667#define PIPE_MISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
70418a68
AN
2668/*
2669 * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
2670 * valid values of: 6, 8, 10 BPC.
2671 * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
2672 * 6, 8, 10, 12 BPC.
2673 */
c640f6c5
VS
2674#define PIPE_MISC_BPC_MASK REG_GENMASK(7, 5)
2675#define PIPE_MISC_BPC_8 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 0)
2676#define PIPE_MISC_BPC_10 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 1)
2677#define PIPE_MISC_BPC_6 REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 2)
2678#define PIPE_MISC_BPC_12_ADLP REG_FIELD_PREP(PIPE_MISC_BPC_MASK, 4) /* adlp+ */
2679#define PIPE_MISC_DITHER_ENABLE REG_BIT(4)
2680#define PIPE_MISC_DITHER_TYPE_MASK REG_GENMASK(3, 2)
2681#define PIPE_MISC_DITHER_TYPE_SP REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 0)
2682#define PIPE_MISC_DITHER_TYPE_ST1 REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 1)
2683#define PIPE_MISC_DITHER_TYPE_ST2 REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 2)
2684#define PIPE_MISC_DITHER_TYPE_TEMP REG_FIELD_PREP(PIPE_MISC_DITHER_TYPE_MASK, 3)
2685#define PIPE_MISC(pipe) _MMIO_PIPE(pipe, _PIPE_MISC_A, _PIPE_MISC_B)
756f85cf 2686
e2ca757b
AS
2687#define _PIPE_MISC2_A 0x7002C
2688#define _PIPE_MISC2_B 0x7102C
d083c232
VS
2689#define PIPE_MISC2_BUBBLE_COUNTER_MASK REG_GENMASK(31, 24)
2690#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 80)
2691#define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 20)
6e889b1c
VS
2692#define PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK REG_GENMASK(2, 0) /* tgl+ */
2693#define PIPE_MISC2_FLIP_INFO_PLANE_SEL(plane_id) REG_FIELD_PREP(PIPE_MISC2_FLIP_INFO_PLANE_SEL_MASK, (plane_id))
14c7b245 2694#define PIPE_MISC2(pipe) _MMIO_PIPE(pipe, _PIPE_MISC2_A, _PIPE_MISC2_B)
e2ca757b 2695
c0550305
MR
2696/* Skylake+ pipe bottom (background) color */
2697#define _SKL_BOTTOM_COLOR_A 0x70034
05ca9852 2698#define _SKL_BOTTOM_COLOR_B 0x71034
7e31ce58
VS
2699#define SKL_BOTTOM_COLOR_GAMMA_ENABLE REG_BIT(31)
2700#define SKL_BOTTOM_COLOR_CSC_ENABLE REG_BIT(30)
05ca9852 2701#define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE(pipe, _SKL_BOTTOM_COLOR_A, _SKL_BOTTOM_COLOR_B)
c0550305 2702
8bcc0840
MR
2703#define _ICL_PIPE_A_STATUS 0x70058
2704#define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
2705#define PIPE_STATUS_UNDERRUN REG_BIT(31)
2706#define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
2707#define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
2708#define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
2709
f0f59a00 2710#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7d938bc0
VS
2711#define PIPEB_LINE_COMPARE_INT_EN REG_BIT(29)
2712#define PIPEB_HLINE_INT_EN REG_BIT(28)
2713#define PIPEB_VBLANK_INT_EN REG_BIT(27)
2714#define SPRITED_FLIP_DONE_INT_EN REG_BIT(26)
2715#define SPRITEC_FLIP_DONE_INT_EN REG_BIT(25)
2716#define PLANEB_FLIP_DONE_INT_EN REG_BIT(24)
2717#define PIPE_PSR_INT_EN REG_BIT(22)
2718#define PIPEA_LINE_COMPARE_INT_EN REG_BIT(21)
2719#define PIPEA_HLINE_INT_EN REG_BIT(20)
2720#define PIPEA_VBLANK_INT_EN REG_BIT(19)
2721#define SPRITEB_FLIP_DONE_INT_EN REG_BIT(18)
2722#define SPRITEA_FLIP_DONE_INT_EN REG_BIT(17)
2723#define PLANEA_FLIPDONE_INT_EN REG_BIT(16)
2724#define PIPEC_LINE_COMPARE_INT_EN REG_BIT(13)
2725#define PIPEC_HLINE_INT_EN REG_BIT(12)
2726#define PIPEC_VBLANK_INT_EN REG_BIT(11)
2727#define SPRITEF_FLIPDONE_INT_EN REG_BIT(10)
2728#define SPRITEE_FLIPDONE_INT_EN REG_BIT(9)
2729#define PLANEC_FLIPDONE_INT_EN REG_BIT(8)
c46ce4d7 2730
f0f59a00 2731#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
7d938bc0
VS
2732#define DPINVGTT_EN_MASK_CHV REG_GENMASK(27, 16)
2733#define DPINVGTT_EN_MASK_VLV REG_GENMASK(23, 16)
2734#define SPRITEF_INVALID_GTT_INT_EN REG_BIT(27)
2735#define SPRITEE_INVALID_GTT_INT_EN REG_BIT(26)
2736#define PLANEC_INVALID_GTT_INT_EN REG_BIT(25)
2737#define CURSORC_INVALID_GTT_INT_EN REG_BIT(24)
2738#define CURSORB_INVALID_GTT_INT_EN REG_BIT(23)
2739#define CURSORA_INVALID_GTT_INT_EN REG_BIT(22)
2740#define SPRITED_INVALID_GTT_INT_EN REG_BIT(21)
2741#define SPRITEC_INVALID_GTT_INT_EN REG_BIT(20)
2742#define PLANEB_INVALID_GTT_INT_EN REG_BIT(19)
2743#define SPRITEB_INVALID_GTT_INT_EN REG_BIT(18)
2744#define SPRITEA_INVALID_GTT_INT_EN REG_BIT(17)
2745#define PLANEA_INVALID_GTT_INT_EN REG_BIT(16)
2746#define DPINVGTT_STATUS_MASK_CHV REG_GENMASK(11, 0)
2747#define DPINVGTT_STATUS_MASK_VLV REG_GENMASK(7, 0)
2748#define SPRITEF_INVALID_GTT_STATUS REG_BIT(11)
2749#define SPRITEE_INVALID_GTT_STATUS REG_BIT(10)
2750#define PLANEC_INVALID_GTT_STATUS REG_BIT(9)
2751#define CURSORC_INVALID_GTT_STATUS REG_BIT(8)
2752#define CURSORB_INVALID_GTT_STATUS REG_BIT(7)
2753#define CURSORA_INVALID_GTT_STATUS REG_BIT(6)
2754#define SPRITED_INVALID_GTT_STATUS REG_BIT(5)
2755#define SPRITEC_INVALID_GTT_STATUS REG_BIT(4)
2756#define PLANEB_INVALID_GTT_STATUS REG_BIT(3)
2757#define SPRITEB_INVALID_GTT_STATUS REG_BIT(2)
2758#define SPRITEA_INVALID_GTT_STATUS REG_BIT(1)
2759#define PLANEA_INVALID_GTT_STATUS REG_BIT(0)
c46ce4d7 2760
ed5eb1b7 2761#define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
585fb111
JB
2762#define DSPARB_CSTART_MASK (0x7f << 7)
2763#define DSPARB_CSTART_SHIFT 7
2764#define DSPARB_BSTART_MASK (0x7f)
2765#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2766#define DSPARB_BEND_SHIFT 9 /* on 855 */
2767#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
2768#define DSPARB_SPRITEA_SHIFT_VLV 0
2769#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
2770#define DSPARB_SPRITEB_SHIFT_VLV 8
2771#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
2772#define DSPARB_SPRITEC_SHIFT_VLV 16
2773#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
2774#define DSPARB_SPRITED_SHIFT_VLV 24
2775#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 2776#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
2777#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
2778#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
2779#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
2780#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
2781#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
2782#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
2783#define DSPARB_SPRITED_HI_SHIFT_VLV 12
2784#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
2785#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
2786#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
2787#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
2788#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 2789#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
2790#define DSPARB_SPRITEE_SHIFT_VLV 0
2791#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
2792#define DSPARB_SPRITEF_SHIFT_VLV 8
2793#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 2794
0a560674 2795/* pnv/gen4/g4x/vlv/chv */
ed5eb1b7 2796#define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
0a560674 2797#define DSPFW_SR_SHIFT 23
5ee8ee86 2798#define DSPFW_SR_MASK (0x1ff << 23)
0a560674 2799#define DSPFW_CURSORB_SHIFT 16
5ee8ee86 2800#define DSPFW_CURSORB_MASK (0x3f << 16)
0a560674 2801#define DSPFW_PLANEB_SHIFT 8
5ee8ee86
PZ
2802#define DSPFW_PLANEB_MASK (0x7f << 8)
2803#define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
0a560674 2804#define DSPFW_PLANEA_SHIFT 0
5ee8ee86
PZ
2805#define DSPFW_PLANEA_MASK (0x7f << 0)
2806#define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 2807#define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
5ee8ee86 2808#define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
0a560674 2809#define DSPFW_FBC_SR_SHIFT 28
5ee8ee86 2810#define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
0a560674 2811#define DSPFW_FBC_HPLL_SR_SHIFT 24
5ee8ee86 2812#define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
0a560674 2813#define DSPFW_SPRITEB_SHIFT (16)
5ee8ee86
PZ
2814#define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
2815#define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
0a560674 2816#define DSPFW_CURSORA_SHIFT 8
5ee8ee86 2817#define DSPFW_CURSORA_MASK (0x3f << 8)
f4998963 2818#define DSPFW_PLANEC_OLD_SHIFT 0
5ee8ee86 2819#define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
0a560674 2820#define DSPFW_SPRITEA_SHIFT 0
5ee8ee86
PZ
2821#define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
2822#define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
ed5eb1b7 2823#define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
5ee8ee86
PZ
2824#define DSPFW_HPLL_SR_EN (1 << 31)
2825#define PINEVIEW_SELF_REFRESH_EN (1 << 30)
0a560674 2826#define DSPFW_CURSOR_SR_SHIFT 24
5ee8ee86 2827#define DSPFW_CURSOR_SR_MASK (0x3f << 24)
d4294342 2828#define DSPFW_HPLL_CURSOR_SHIFT 16
5ee8ee86 2829#define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
0a560674 2830#define DSPFW_HPLL_SR_SHIFT 0
5ee8ee86 2831#define DSPFW_HPLL_SR_MASK (0x1ff << 0)
0a560674
VS
2832
2833/* vlv/chv */
f0f59a00 2834#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674 2835#define DSPFW_SPRITEB_WM1_SHIFT 16
5ee8ee86 2836#define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
0a560674 2837#define DSPFW_CURSORA_WM1_SHIFT 8
5ee8ee86 2838#define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
0a560674 2839#define DSPFW_SPRITEA_WM1_SHIFT 0
5ee8ee86 2840#define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
f0f59a00 2841#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674 2842#define DSPFW_PLANEB_WM1_SHIFT 24
5ee8ee86 2843#define DSPFW_PLANEB_WM1_MASK (0xff << 24)
0a560674 2844#define DSPFW_PLANEA_WM1_SHIFT 16
5ee8ee86 2845#define DSPFW_PLANEA_WM1_MASK (0xff << 16)
0a560674 2846#define DSPFW_CURSORB_WM1_SHIFT 8
5ee8ee86 2847#define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
0a560674 2848#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5ee8ee86 2849#define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
f0f59a00 2850#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674 2851#define DSPFW_SR_WM1_SHIFT 0
5ee8ee86 2852#define DSPFW_SR_WM1_MASK (0x1ff << 0)
f0f59a00
VS
2853#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
2854#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674 2855#define DSPFW_SPRITED_WM1_SHIFT 24
5ee8ee86 2856#define DSPFW_SPRITED_WM1_MASK (0xff << 24)
0a560674 2857#define DSPFW_SPRITED_SHIFT 16
5ee8ee86 2858#define DSPFW_SPRITED_MASK_VLV (0xff << 16)
0a560674 2859#define DSPFW_SPRITEC_WM1_SHIFT 8
5ee8ee86 2860#define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
0a560674 2861#define DSPFW_SPRITEC_SHIFT 0
5ee8ee86 2862#define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
f0f59a00 2863#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674 2864#define DSPFW_SPRITEF_WM1_SHIFT 24
5ee8ee86 2865#define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
0a560674 2866#define DSPFW_SPRITEF_SHIFT 16
5ee8ee86 2867#define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
0a560674 2868#define DSPFW_SPRITEE_WM1_SHIFT 8
5ee8ee86 2869#define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
0a560674 2870#define DSPFW_SPRITEE_SHIFT 0
5ee8ee86 2871#define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
f0f59a00 2872#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674 2873#define DSPFW_PLANEC_WM1_SHIFT 24
5ee8ee86 2874#define DSPFW_PLANEC_WM1_MASK (0xff << 24)
0a560674 2875#define DSPFW_PLANEC_SHIFT 16
5ee8ee86 2876#define DSPFW_PLANEC_MASK_VLV (0xff << 16)
0a560674 2877#define DSPFW_CURSORC_WM1_SHIFT 8
5ee8ee86 2878#define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
0a560674 2879#define DSPFW_CURSORC_SHIFT 0
5ee8ee86 2880#define DSPFW_CURSORC_MASK (0x3f << 0)
0a560674
VS
2881
2882/* vlv/chv high order bits */
f0f59a00 2883#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 2884#define DSPFW_SR_HI_SHIFT 24
5ee8ee86 2885#define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 2886#define DSPFW_SPRITEF_HI_SHIFT 23
5ee8ee86 2887#define DSPFW_SPRITEF_HI_MASK (1 << 23)
0a560674 2888#define DSPFW_SPRITEE_HI_SHIFT 22
5ee8ee86 2889#define DSPFW_SPRITEE_HI_MASK (1 << 22)
0a560674 2890#define DSPFW_PLANEC_HI_SHIFT 21
5ee8ee86 2891#define DSPFW_PLANEC_HI_MASK (1 << 21)
0a560674 2892#define DSPFW_SPRITED_HI_SHIFT 20
5ee8ee86 2893#define DSPFW_SPRITED_HI_MASK (1 << 20)
0a560674 2894#define DSPFW_SPRITEC_HI_SHIFT 16
5ee8ee86 2895#define DSPFW_SPRITEC_HI_MASK (1 << 16)
0a560674 2896#define DSPFW_PLANEB_HI_SHIFT 12
5ee8ee86 2897#define DSPFW_PLANEB_HI_MASK (1 << 12)
0a560674 2898#define DSPFW_SPRITEB_HI_SHIFT 8
5ee8ee86 2899#define DSPFW_SPRITEB_HI_MASK (1 << 8)
0a560674 2900#define DSPFW_SPRITEA_HI_SHIFT 4
5ee8ee86 2901#define DSPFW_SPRITEA_HI_MASK (1 << 4)
0a560674 2902#define DSPFW_PLANEA_HI_SHIFT 0
5ee8ee86 2903#define DSPFW_PLANEA_HI_MASK (1 << 0)
f0f59a00 2904#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 2905#define DSPFW_SR_WM1_HI_SHIFT 24
5ee8ee86 2906#define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
0a560674 2907#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5ee8ee86 2908#define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
0a560674 2909#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5ee8ee86 2910#define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
0a560674 2911#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5ee8ee86 2912#define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
0a560674 2913#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5ee8ee86 2914#define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
0a560674 2915#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5ee8ee86 2916#define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
0a560674 2917#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5ee8ee86 2918#define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
0a560674 2919#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5ee8ee86 2920#define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
0a560674 2921#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5ee8ee86 2922#define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
0a560674 2923#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5ee8ee86 2924#define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
7662c8bd 2925
12a3c055 2926/* drain latency register values*/
f0f59a00 2927#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 2928#define DDL_CURSOR_SHIFT 24
5ee8ee86 2929#define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
1abc4dc7 2930#define DDL_PLANE_SHIFT 0
5ee8ee86
PZ
2931#define DDL_PRECISION_HIGH (1 << 7)
2932#define DDL_PRECISION_LOW (0 << 7)
0948c265 2933#define DRAIN_LATENCY_MASK 0x7f
12a3c055 2934
f0f59a00 2935#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
5ee8ee86
PZ
2936#define CBR_PND_DEADLINE_DISABLE (1 << 31)
2937#define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
c6beb13e 2938
c231775c 2939#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5ee8ee86 2940#define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
c231775c 2941
7662c8bd 2942/* FIFO watermark sizes etc */
0e442c60 2943#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2944#define I915_FIFO_LINE_SIZE 64
2945#define I830_FIFO_LINE_SIZE 32
0e442c60 2946
ceb04246 2947#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2948#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2949#define I965_FIFO_SIZE 512
2950#define I945_FIFO_SIZE 127
7662c8bd 2951#define I915_FIFO_SIZE 95
dff33cfc 2952#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2953#define I830_FIFO_SIZE 95
0e442c60 2954
ceb04246 2955#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2956#define G4X_MAX_WM 0x3f
7662c8bd
SL
2957#define I915_MAX_WM 0x3f
2958
f2b115e6
AJ
2959#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2960#define PINEVIEW_FIFO_LINE_SIZE 64
2961#define PINEVIEW_MAX_WM 0x1ff
2962#define PINEVIEW_DFT_WM 0x3f
2963#define PINEVIEW_DFT_HPLLOFF_WM 0
2964#define PINEVIEW_GUARD_WM 10
2965#define PINEVIEW_CURSOR_FIFO 64
2966#define PINEVIEW_CURSOR_MAX_WM 0x3f
2967#define PINEVIEW_CURSOR_DFT_WM 0
2968#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2969
ceb04246 2970#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2971#define I965_CURSOR_FIFO 64
2972#define I965_CURSOR_MAX_WM 32
2973#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2974
2975/* define the Watermark register on Ironlake */
96eaeb3d
VS
2976#define _WM0_PIPEA_ILK 0x45100
2977#define _WM0_PIPEB_ILK 0x45104
2978#define _WM0_PIPEC_IVB 0x45200
2979#define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
2980 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
7f088bef
VS
2981#define WM0_PIPE_PRIMARY_MASK REG_GENMASK(31, 16)
2982#define WM0_PIPE_SPRITE_MASK REG_GENMASK(15, 8)
2983#define WM0_PIPE_CURSOR_MASK REG_GENMASK(7, 0)
2984#define WM0_PIPE_PRIMARY(x) REG_FIELD_PREP(WM0_PIPE_PRIMARY_MASK, (x))
2985#define WM0_PIPE_SPRITE(x) REG_FIELD_PREP(WM0_PIPE_SPRITE_MASK, (x))
2986#define WM0_PIPE_CURSOR(x) REG_FIELD_PREP(WM0_PIPE_CURSOR_MASK, (x))
f0f59a00 2987#define WM1_LP_ILK _MMIO(0x45108)
f0f59a00 2988#define WM2_LP_ILK _MMIO(0x4510c)
f0f59a00 2989#define WM3_LP_ILK _MMIO(0x45110)
7f088bef
VS
2990#define WM_LP_ENABLE REG_BIT(31)
2991#define WM_LP_LATENCY_MASK REG_GENMASK(30, 24)
2992#define WM_LP_FBC_MASK_BDW REG_GENMASK(23, 19)
2993#define WM_LP_FBC_MASK_ILK REG_GENMASK(23, 20)
2994#define WM_LP_PRIMARY_MASK REG_GENMASK(18, 8)
2995#define WM_LP_CURSOR_MASK REG_GENMASK(7, 0)
2996#define WM_LP_LATENCY(x) REG_FIELD_PREP(WM_LP_LATENCY_MASK, (x))
2997#define WM_LP_FBC_BDW(x) REG_FIELD_PREP(WM_LP_FBC_MASK_BDW, (x))
2998#define WM_LP_FBC_ILK(x) REG_FIELD_PREP(WM_LP_FBC_MASK_ILK, (x))
2999#define WM_LP_PRIMARY(x) REG_FIELD_PREP(WM_LP_PRIMARY_MASK, (x))
3000#define WM_LP_CURSOR(x) REG_FIELD_PREP(WM_LP_CURSOR_MASK, (x))
f0f59a00
VS
3001#define WM1S_LP_ILK _MMIO(0x45120)
3002#define WM2S_LP_IVB _MMIO(0x45124)
3003#define WM3S_LP_IVB _MMIO(0x45128)
7f088bef
VS
3004#define WM_LP_SPRITE_ENABLE REG_BIT(31) /* ilk/snb WM1S only */
3005#define WM_LP_SPRITE_MASK REG_GENMASK(10, 0)
3006#define WM_LP_SPRITE(x) REG_FIELD_PREP(WM_LP_SPRITE_MASK, (x))
cca32e9a 3007
585fb111
JB
3008/*
3009 * The two pipe frame counter registers are not synchronized, so
3010 * reading a stable value is somewhat tricky. The following code
3011 * should work:
3012 *
3013 * do {
3014 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3015 * PIPE_FRAME_HIGH_SHIFT;
3016 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3017 * PIPE_FRAME_LOW_SHIFT);
3018 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3019 * PIPE_FRAME_HIGH_SHIFT);
3020 * } while (high1 != high2);
3021 * frame = (high1 << 8) | low1;
3022 */
25a2e2d0 3023#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3024#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3025#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3026#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3027#define PIPE_FRAME_LOW_MASK 0xff000000
3028#define PIPE_FRAME_LOW_SHIFT 24
3029#define PIPE_PIXEL_MASK 0x00ffffff
3030#define PIPE_PIXEL_SHIFT 0
9880b7a5 3031/* GM45+ just has to be different */
fd8f507c
VS
3032#define _PIPEA_FRMCOUNT_G4X 0x70040
3033#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
3034#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
3035#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
3036
3037/* Cursor A & B regs */
5efb3e28 3038#define _CURACNTR 0x70080
14b60391 3039/* Old style CUR*CNTR flags (desktop 8xx) */
348abd4c
VS
3040#define CURSOR_ENABLE REG_BIT(31)
3041#define CURSOR_PIPE_GAMMA_ENABLE REG_BIT(30)
3042#define CURSOR_STRIDE_MASK REG_GENMASK(29, 28)
3043#define CURSOR_STRIDE(stride) REG_FIELD_PREP(CURSOR_STRIDE_MASK, ffs(stride) - 9) /* 256,512,1k,2k */
3044#define CURSOR_FORMAT_MASK REG_GENMASK(26, 24)
3045#define CURSOR_FORMAT_2C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 0)
3046#define CURSOR_FORMAT_3C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 1)
3047#define CURSOR_FORMAT_4C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 2)
3048#define CURSOR_FORMAT_ARGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 4)
3049#define CURSOR_FORMAT_XRGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 5)
14b60391 3050/* New style CUR*CNTR flags */
0b86952d
VS
3051#define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
3052#define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
348abd4c
VS
3053#define MCURSOR_PIPE_SEL_MASK REG_GENMASK(29, 28)
3054#define MCURSOR_PIPE_SEL(pipe) REG_FIELD_PREP(MCURSOR_PIPE_SEL_MASK, (pipe))
3055#define MCURSOR_PIPE_GAMMA_ENABLE REG_BIT(26)
3056#define MCURSOR_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
3057#define MCURSOR_ROTATE_180 REG_BIT(15)
3058#define MCURSOR_TRICKLE_FEED_DISABLE REG_BIT(14)
3059#define MCURSOR_MODE_MASK 0x27
3060#define MCURSOR_MODE_DISABLE 0x00
3061#define MCURSOR_MODE_128_32B_AX 0x02
3062#define MCURSOR_MODE_256_32B_AX 0x03
3063#define MCURSOR_MODE_64_32B_AX 0x07
3064#define MCURSOR_MODE_128_ARGB_AX (0x20 | MCURSOR_MODE_128_32B_AX)
3065#define MCURSOR_MODE_256_ARGB_AX (0x20 | MCURSOR_MODE_256_32B_AX)
3066#define MCURSOR_MODE_64_ARGB_AX (0x20 | MCURSOR_MODE_64_32B_AX)
5efb3e28
VS
3067#define _CURABASE 0x70084
3068#define _CURAPOS 0x70088
348abd4c
VS
3069#define CURSOR_POS_Y_SIGN REG_BIT(31)
3070#define CURSOR_POS_Y_MASK REG_GENMASK(30, 16)
3071#define CURSOR_POS_Y(y) REG_FIELD_PREP(CURSOR_POS_Y_MASK, (y))
3072#define CURSOR_POS_X_SIGN REG_BIT(15)
3073#define CURSOR_POS_X_MASK REG_GENMASK(14, 0)
3074#define CURSOR_POS_X(x) REG_FIELD_PREP(CURSOR_POS_X_MASK, (x))
3075#define _CURASIZE 0x700a0 /* 845/865 */
3076#define CURSOR_HEIGHT_MASK REG_GENMASK(21, 12)
3077#define CURSOR_HEIGHT(h) REG_FIELD_PREP(CURSOR_HEIGHT_MASK, (h))
3078#define CURSOR_WIDTH_MASK REG_GENMASK(9, 0)
3079#define CURSOR_WIDTH(w) REG_FIELD_PREP(CURSOR_WIDTH_MASK, (w))
024faac7 3080#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
348abd4c
VS
3081#define CUR_FBC_EN REG_BIT(31)
3082#define CUR_FBC_HEIGHT_MASK REG_GENMASK(7, 0)
3083#define CUR_FBC_HEIGHT(h) REG_FIELD_PREP(CUR_FBC_HEIGHT_MASK, (h))
1119f009 3084#define _CUR_CHICKEN_A 0x700a4 /* mtl+ */
a8ada068 3085#define _CURASURFLIVE 0x700ac /* g4x+ */
5efb3e28
VS
3086#define _CURBCNTR 0x700c0
3087#define _CURBBASE 0x700c4
3088#define _CURBPOS 0x700c8
585fb111 3089
65a21cd6
JB
3090#define _CURBCNTR_IVB 0x71080
3091#define _CURBBASE_IVB 0x71084
3092#define _CURBPOS_IVB 0x71088
3093
d5a68054
VS
3094#define CURCNTR(pipe) _MMIO_CURSOR2(pipe, _CURACNTR)
3095#define CURBASE(pipe) _MMIO_CURSOR2(pipe, _CURABASE)
3096#define CURPOS(pipe) _MMIO_CURSOR2(pipe, _CURAPOS)
3097#define CURSIZE(pipe) _MMIO_CURSOR2(pipe, _CURASIZE)
3098#define CUR_FBC_CTL(pipe) _MMIO_CURSOR2(pipe, _CUR_FBC_CTL_A)
1119f009 3099#define CUR_CHICKEN(pipe) _MMIO_CURSOR2(pipe, _CUR_CHICKEN_A)
d5a68054 3100#define CURSURFLIVE(pipe) _MMIO_CURSOR2(pipe, _CURASURFLIVE)
c4a1d9e4 3101
585fb111 3102/* Display A control */
6ede6b06 3103#define _DSPAADDR_VLV 0x7017C /* vlv/chv */
a57c774a 3104#define _DSPACNTR 0x70180
428cb15d
VS
3105#define DISP_ENABLE REG_BIT(31)
3106#define DISP_PIPE_GAMMA_ENABLE REG_BIT(30)
3107#define DISP_FORMAT_MASK REG_GENMASK(29, 26)
3108#define DISP_FORMAT_8BPP REG_FIELD_PREP(DISP_FORMAT_MASK, 2)
3109#define DISP_FORMAT_BGRA555 REG_FIELD_PREP(DISP_FORMAT_MASK, 3)
3110#define DISP_FORMAT_BGRX555 REG_FIELD_PREP(DISP_FORMAT_MASK, 4)
3111#define DISP_FORMAT_BGRX565 REG_FIELD_PREP(DISP_FORMAT_MASK, 5)
3112#define DISP_FORMAT_BGRX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 6)
3113#define DISP_FORMAT_BGRA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 7)
3114#define DISP_FORMAT_RGBX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 8)
3115#define DISP_FORMAT_RGBA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 9)
3116#define DISP_FORMAT_BGRX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 10)
3117#define DISP_FORMAT_BGRA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 11)
3118#define DISP_FORMAT_RGBX161616 REG_FIELD_PREP(DISP_FORMAT_MASK, 12)
3119#define DISP_FORMAT_RGBX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 14)
3120#define DISP_FORMAT_RGBA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 15)
3121#define DISP_STEREO_ENABLE REG_BIT(25)
3122#define DISP_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
3123#define DISP_PIPE_SEL_MASK REG_GENMASK(25, 24)
3124#define DISP_PIPE_SEL(pipe) REG_FIELD_PREP(DISP_PIPE_SEL_MASK, (pipe))
3125#define DISP_SRC_KEY_ENABLE REG_BIT(22)
3126#define DISP_LINE_DOUBLE REG_BIT(20)
3127#define DISP_STEREO_POLARITY_SECOND REG_BIT(18)
3128#define DISP_ALPHA_PREMULTIPLY REG_BIT(16) /* CHV pipe B */
3129#define DISP_ROTATE_180 REG_BIT(15)
3130#define DISP_TRICKLE_FEED_DISABLE REG_BIT(14) /* g4x+ */
3131#define DISP_TILED REG_BIT(10)
3132#define DISP_ASYNC_FLIP REG_BIT(9) /* g4x+ */
3133#define DISP_MIRROR REG_BIT(8) /* CHV pipe B */
a57c774a
AK
3134#define _DSPAADDR 0x70184
3135#define _DSPASTRIDE 0x70188
3136#define _DSPAPOS 0x7018C /* reserved */
681f8a5c 3137#define DISP_POS_Y_MASK REG_GENMASK(31, 16)
428cb15d
VS
3138#define DISP_POS_Y(y) REG_FIELD_PREP(DISP_POS_Y_MASK, (y))
3139#define DISP_POS_X_MASK REG_GENMASK(15, 0)
3140#define DISP_POS_X(x) REG_FIELD_PREP(DISP_POS_X_MASK, (x))
a57c774a 3141#define _DSPASIZE 0x70190
681f8a5c 3142#define DISP_HEIGHT_MASK REG_GENMASK(31, 16)
428cb15d
VS
3143#define DISP_HEIGHT(h) REG_FIELD_PREP(DISP_HEIGHT_MASK, (h))
3144#define DISP_WIDTH_MASK REG_GENMASK(15, 0)
3145#define DISP_WIDTH(w) REG_FIELD_PREP(DISP_WIDTH_MASK, (w))
a57c774a 3146#define _DSPASURF 0x7019C /* 965+ only */
428cb15d 3147#define DISP_ADDR_MASK REG_GENMASK(31, 12)
a57c774a 3148#define _DSPATILEOFF 0x701A4 /* 965+ only */
428cb15d
VS
3149#define DISP_OFFSET_Y_MASK REG_GENMASK(31, 16)
3150#define DISP_OFFSET_Y(y) REG_FIELD_PREP(DISP_OFFSET_Y_MASK, (y))
3151#define DISP_OFFSET_X_MASK REG_GENMASK(15, 0)
3152#define DISP_OFFSET_X(x) REG_FIELD_PREP(DISP_OFFSET_X_MASK, (x))
a57c774a
AK
3153#define _DSPAOFFSET 0x701A4 /* HSW */
3154#define _DSPASURFLIVE 0x701AC
94e15723 3155#define _DSPAGAMC 0x701E0
a57c774a 3156
6ede6b06 3157#define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
f0f59a00
VS
3158#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
3159#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
3160#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
3161#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
3162#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
3163#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
3164#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
3165#define DSPLINOFF(plane) DSPADDR(plane)
3166#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
3167#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
e97f91e8 3168#define DSPGAMC(plane, i) _MMIO_PIPE2(plane, _DSPAGAMC + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
5eddb70b 3169
c14b0485
VS
3170/* CHV pipe B blender and primary plane */
3171#define _CHV_BLEND_A 0x60a00
428cb15d
VS
3172#define CHV_BLEND_MASK REG_GENMASK(31, 30)
3173#define CHV_BLEND_LEGACY REG_FIELD_PREP(CHV_BLEND_MASK, 0)
3174#define CHV_BLEND_ANDROID REG_FIELD_PREP(CHV_BLEND_MASK, 1)
3175#define CHV_BLEND_MPO REG_FIELD_PREP(CHV_BLEND_MASK, 2)
c14b0485 3176#define _CHV_CANVAS_A 0x60a04
428cb15d
VS
3177#define CHV_CANVAS_RED_MASK REG_GENMASK(29, 20)
3178#define CHV_CANVAS_GREEN_MASK REG_GENMASK(19, 10)
3179#define CHV_CANVAS_BLUE_MASK REG_GENMASK(9, 0)
c14b0485 3180#define _PRIMPOS_A 0x60a08
428cb15d
VS
3181#define PRIM_POS_Y_MASK REG_GENMASK(31, 16)
3182#define PRIM_POS_Y(y) REG_FIELD_PREP(PRIM_POS_Y_MASK, (y))
3183#define PRIM_POS_X_MASK REG_GENMASK(15, 0)
3184#define PRIM_POS_X(x) REG_FIELD_PREP(PRIM_POS_X_MASK, (x))
c14b0485 3185#define _PRIMSIZE_A 0x60a0c
428cb15d
VS
3186#define PRIM_HEIGHT_MASK REG_GENMASK(31, 16)
3187#define PRIM_HEIGHT(h) REG_FIELD_PREP(PRIM_HEIGHT_MASK, (h))
3188#define PRIM_WIDTH_MASK REG_GENMASK(15, 0)
3189#define PRIM_WIDTH(w) REG_FIELD_PREP(PRIM_WIDTH_MASK, (w))
c14b0485 3190#define _PRIMCNSTALPHA_A 0x60a10
428cb15d
VS
3191#define PRIM_CONST_ALPHA_ENABLE REG_BIT(31)
3192#define PRIM_CONST_ALPHA_MASK REG_GENMASK(7, 0)
3193#define PRIM_CONST_ALPHA(alpha) REG_FIELD_PREP(PRIM_CONST_ALPHA_MASK, (alpha))
c14b0485 3194
f0f59a00
VS
3195#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
3196#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
3197#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
3198#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
3199#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 3200
446f2545
AR
3201/* Display/Sprite base address macros */
3202#define DISP_BASEADDR_MASK (0xfffff000)
9e8789ec
PZ
3203#define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
3204#define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
446f2545 3205
85fa792b
VS
3206/*
3207 * VBIOS flags
3208 * gen2:
3209 * [00:06] alm,mgm
3210 * [10:16] all
3211 * [30:32] alm,mgm
3212 * gen3+:
3213 * [00:0f] all
3214 * [10:1f] all
3215 * [30:32] all
3216 */
ed5eb1b7
JN
3217#define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
3218#define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
3219#define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
f0f59a00 3220#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
3221
3222/* Pipe B */
ed5eb1b7 3223#define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
3eb08ea5 3224#define _TRANSBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
ed5eb1b7 3225#define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
25a2e2d0
VS
3226#define _PIPEBFRAMEHIGH 0x71040
3227#define _PIPEBFRAMEPIXEL 0x71044
ed5eb1b7
JN
3228#define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
3229#define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
9880b7a5 3230
585fb111
JB
3231
3232/* Display B control */
ed5eb1b7 3233#define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
428cb15d
VS
3234#define DISP_ALPHA_TRANS_ENABLE REG_BIT(15)
3235#define DISP_SPRITE_ABOVE_OVERLAY REG_BIT(0)
ed5eb1b7
JN
3236#define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
3237#define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
3238#define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
3239#define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
3240#define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
3241#define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
3242#define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
3243#define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
585fb111 3244
372610f3
MC
3245/* ICL DSI 0 and 1 */
3246#define _PIPEDSI0CONF 0x7b008
3247#define _PIPEDSI1CONF 0x7b808
3248
b840d907
JB
3249/* Sprite A control */
3250#define _DVSACNTR 0x72180
f6bb74e0
VS
3251#define DVS_ENABLE REG_BIT(31)
3252#define DVS_PIPE_GAMMA_ENABLE REG_BIT(30)
3253#define DVS_YUV_RANGE_CORRECTION_DISABLE REG_BIT(27)
3254#define DVS_FORMAT_MASK REG_GENMASK(26, 25)
3255#define DVS_FORMAT_YUV422 REG_FIELD_PREP(DVS_FORMAT_MASK, 0)
3256#define DVS_FORMAT_RGBX101010 REG_FIELD_PREP(DVS_FORMAT_MASK, 1)
3257#define DVS_FORMAT_RGBX888 REG_FIELD_PREP(DVS_FORMAT_MASK, 2)
3258#define DVS_FORMAT_RGBX161616 REG_FIELD_PREP(DVS_FORMAT_MASK, 3)
3259#define DVS_PIPE_CSC_ENABLE REG_BIT(24)
3260#define DVS_SOURCE_KEY REG_BIT(22)
3261#define DVS_RGB_ORDER_XBGR REG_BIT(20)
3262#define DVS_YUV_FORMAT_BT709 REG_BIT(18)
3263#define DVS_YUV_ORDER_MASK REG_GENMASK(17, 16)
3264#define DVS_YUV_ORDER_YUYV REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 0)
3265#define DVS_YUV_ORDER_UYVY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 1)
3266#define DVS_YUV_ORDER_YVYU REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 2)
3267#define DVS_YUV_ORDER_VYUY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 3)
3268#define DVS_ROTATE_180 REG_BIT(15)
3269#define DVS_TRICKLE_FEED_DISABLE REG_BIT(14)
3270#define DVS_TILED REG_BIT(10)
3271#define DVS_DEST_KEY REG_BIT(2)
b840d907
JB
3272#define _DVSALINOFF 0x72184
3273#define _DVSASTRIDE 0x72188
3274#define _DVSAPOS 0x7218c
f6bb74e0
VS
3275#define DVS_POS_Y_MASK REG_GENMASK(31, 16)
3276#define DVS_POS_Y(y) REG_FIELD_PREP(DVS_POS_Y_MASK, (y))
3277#define DVS_POS_X_MASK REG_GENMASK(15, 0)
3278#define DVS_POS_X(x) REG_FIELD_PREP(DVS_POS_X_MASK, (x))
b840d907 3279#define _DVSASIZE 0x72190
f6bb74e0
VS
3280#define DVS_HEIGHT_MASK REG_GENMASK(31, 16)
3281#define DVS_HEIGHT(h) REG_FIELD_PREP(DVS_HEIGHT_MASK, (h))
3282#define DVS_WIDTH_MASK REG_GENMASK(15, 0)
3283#define DVS_WIDTH(w) REG_FIELD_PREP(DVS_WIDTH_MASK, (w))
b840d907
JB
3284#define _DVSAKEYVAL 0x72194
3285#define _DVSAKEYMSK 0x72198
3286#define _DVSASURF 0x7219c
f6bb74e0 3287#define DVS_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
3288#define _DVSAKEYMAXVAL 0x721a0
3289#define _DVSATILEOFF 0x721a4
f6bb74e0
VS
3290#define DVS_OFFSET_Y_MASK REG_GENMASK(31, 16)
3291#define DVS_OFFSET_Y(y) REG_FIELD_PREP(DVS_OFFSET_Y_MASK, (y))
3292#define DVS_OFFSET_X_MASK REG_GENMASK(15, 0)
3293#define DVS_OFFSET_X(x) REG_FIELD_PREP(DVS_OFFSET_X_MASK, (x))
b840d907 3294#define _DVSASURFLIVE 0x721ac
94e15723 3295#define _DVSAGAMC_G4X 0x721e0 /* g4x */
b840d907 3296#define _DVSASCALE 0x72204
f6bb74e0
VS
3297#define DVS_SCALE_ENABLE REG_BIT(31)
3298#define DVS_FILTER_MASK REG_GENMASK(30, 29)
3299#define DVS_FILTER_MEDIUM REG_FIELD_PREP(DVS_FILTER_MASK, 0)
3300#define DVS_FILTER_ENHANCING REG_FIELD_PREP(DVS_FILTER_MASK, 1)
3301#define DVS_FILTER_SOFTENING REG_FIELD_PREP(DVS_FILTER_MASK, 2)
3302#define DVS_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
3303#define DVS_VERTICAL_OFFSET_ENABLE REG_BIT(27)
3304#define DVS_SRC_WIDTH_MASK REG_GENMASK(26, 16)
3305#define DVS_SRC_WIDTH(w) REG_FIELD_PREP(DVS_SRC_WIDTH_MASK, (w))
3306#define DVS_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
3307#define DVS_SRC_HEIGHT(h) REG_FIELD_PREP(DVS_SRC_HEIGHT_MASK, (h))
94e15723
VS
3308#define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
3309#define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
b840d907
JB
3310
3311#define _DVSBCNTR 0x73180
3312#define _DVSBLINOFF 0x73184
3313#define _DVSBSTRIDE 0x73188
3314#define _DVSBPOS 0x7318c
3315#define _DVSBSIZE 0x73190
3316#define _DVSBKEYVAL 0x73194
3317#define _DVSBKEYMSK 0x73198
3318#define _DVSBSURF 0x7319c
3319#define _DVSBKEYMAXVAL 0x731a0
3320#define _DVSBTILEOFF 0x731a4
3321#define _DVSBSURFLIVE 0x731ac
94e15723 3322#define _DVSBGAMC_G4X 0x731e0 /* g4x */
b840d907 3323#define _DVSBSCALE 0x73204
94e15723
VS
3324#define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
3325#define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
b840d907 3326
f0f59a00
VS
3327#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3328#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3329#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3330#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
3331#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
3332#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3333#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3334#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3335#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3336#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3337#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3338#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
94e15723
VS
3339#define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
3340#define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
3341#define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
b840d907
JB
3342
3343#define _SPRA_CTL 0x70280
2f609faf
VS
3344#define SPRITE_ENABLE REG_BIT(31)
3345#define SPRITE_PIPE_GAMMA_ENABLE REG_BIT(30)
3346#define SPRITE_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
3347#define SPRITE_FORMAT_MASK REG_GENMASK(27, 25)
3348#define SPRITE_FORMAT_YUV422 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 0)
3349#define SPRITE_FORMAT_RGBX101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 1)
3350#define SPRITE_FORMAT_RGBX888 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 2)
3351#define SPRITE_FORMAT_RGBX161616 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 3)
3352#define SPRITE_FORMAT_YUV444 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 4)
3353#define SPRITE_FORMAT_XR_BGR101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 5) /* Extended range */
3354#define SPRITE_PIPE_CSC_ENABLE REG_BIT(24)
3355#define SPRITE_SOURCE_KEY REG_BIT(22)
3356#define SPRITE_RGB_ORDER_RGBX REG_BIT(20) /* only for 888 and 161616 */
3357#define SPRITE_YUV_TO_RGB_CSC_DISABLE REG_BIT(19)
3358#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18) /* 0 is BT601 */
3359#define SPRITE_YUV_ORDER_MASK REG_GENMASK(17, 16)
3360#define SPRITE_YUV_ORDER_YUYV REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 0)
3361#define SPRITE_YUV_ORDER_UYVY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 1)
3362#define SPRITE_YUV_ORDER_YVYU REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 2)
3363#define SPRITE_YUV_ORDER_VYUY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 3)
3364#define SPRITE_ROTATE_180 REG_BIT(15)
3365#define SPRITE_TRICKLE_FEED_DISABLE REG_BIT(14)
3366#define SPRITE_PLANE_GAMMA_DISABLE REG_BIT(13)
3367#define SPRITE_TILED REG_BIT(10)
3368#define SPRITE_DEST_KEY REG_BIT(2)
b840d907
JB
3369#define _SPRA_LINOFF 0x70284
3370#define _SPRA_STRIDE 0x70288
3371#define _SPRA_POS 0x7028c
2f609faf
VS
3372#define SPRITE_POS_Y_MASK REG_GENMASK(31, 16)
3373#define SPRITE_POS_Y(y) REG_FIELD_PREP(SPRITE_POS_Y_MASK, (y))
3374#define SPRITE_POS_X_MASK REG_GENMASK(15, 0)
3375#define SPRITE_POS_X(x) REG_FIELD_PREP(SPRITE_POS_X_MASK, (x))
b840d907 3376#define _SPRA_SIZE 0x70290
2f609faf
VS
3377#define SPRITE_HEIGHT_MASK REG_GENMASK(31, 16)
3378#define SPRITE_HEIGHT(h) REG_FIELD_PREP(SPRITE_HEIGHT_MASK, (h))
3379#define SPRITE_WIDTH_MASK REG_GENMASK(15, 0)
3380#define SPRITE_WIDTH(w) REG_FIELD_PREP(SPRITE_WIDTH_MASK, (w))
b840d907
JB
3381#define _SPRA_KEYVAL 0x70294
3382#define _SPRA_KEYMSK 0x70298
3383#define _SPRA_SURF 0x7029c
2f609faf 3384#define SPRITE_ADDR_MASK REG_GENMASK(31, 12)
b840d907
JB
3385#define _SPRA_KEYMAX 0x702a0
3386#define _SPRA_TILEOFF 0x702a4
2f609faf
VS
3387#define SPRITE_OFFSET_Y_MASK REG_GENMASK(31, 16)
3388#define SPRITE_OFFSET_Y(y) REG_FIELD_PREP(SPRITE_OFFSET_Y_MASK, (y))
3389#define SPRITE_OFFSET_X_MASK REG_GENMASK(15, 0)
3390#define SPRITE_OFFSET_X(x) REG_FIELD_PREP(SPRITE_OFFSET_X_MASK, (x))
c54173a8 3391#define _SPRA_OFFSET 0x702a4
32ae46bf 3392#define _SPRA_SURFLIVE 0x702ac
b840d907 3393#define _SPRA_SCALE 0x70304
2f609faf
VS
3394#define SPRITE_SCALE_ENABLE REG_BIT(31)
3395#define SPRITE_FILTER_MASK REG_GENMASK(30, 29)
3396#define SPRITE_FILTER_MEDIUM REG_FIELD_PREP(SPRITE_FILTER_MASK, 0)
3397#define SPRITE_FILTER_ENHANCING REG_FIELD_PREP(SPRITE_FILTER_MASK, 1)
3398#define SPRITE_FILTER_SOFTENING REG_FIELD_PREP(SPRITE_FILTER_MASK, 2)
3399#define SPRITE_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
3400#define SPRITE_VERTICAL_OFFSET_ENABLE REG_BIT(27)
3401#define SPRITE_SRC_WIDTH_MASK REG_GENMASK(26, 16)
3402#define SPRITE_SRC_WIDTH(w) REG_FIELD_PREP(SPRITE_SRC_WIDTH_MASK, (w))
3403#define SPRITE_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
3404#define SPRITE_SRC_HEIGHT(h) REG_FIELD_PREP(SPRITE_SRC_HEIGHT_MASK, (h))
b840d907 3405#define _SPRA_GAMC 0x70400
94e15723
VS
3406#define _SPRA_GAMC16 0x70440
3407#define _SPRA_GAMC17 0x7044c
b840d907
JB
3408
3409#define _SPRB_CTL 0x71280
3410#define _SPRB_LINOFF 0x71284
3411#define _SPRB_STRIDE 0x71288
3412#define _SPRB_POS 0x7128c
3413#define _SPRB_SIZE 0x71290
3414#define _SPRB_KEYVAL 0x71294
3415#define _SPRB_KEYMSK 0x71298
3416#define _SPRB_SURF 0x7129c
3417#define _SPRB_KEYMAX 0x712a0
3418#define _SPRB_TILEOFF 0x712a4
c54173a8 3419#define _SPRB_OFFSET 0x712a4
32ae46bf 3420#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3421#define _SPRB_SCALE 0x71304
3422#define _SPRB_GAMC 0x71400
94e15723
VS
3423#define _SPRB_GAMC16 0x71440
3424#define _SPRB_GAMC17 0x7144c
b840d907 3425
f0f59a00
VS
3426#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3427#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3428#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3429#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
3430#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3431#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3432#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3433#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3434#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3435#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3436#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
3437#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
94e15723
VS
3438#define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
3439#define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
3440#define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
f0f59a00 3441#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3442
921c3b67 3443#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
27535f1d
VS
3444#define SP_ENABLE REG_BIT(31)
3445#define SP_PIPE_GAMMA_ENABLE REG_BIT(30)
3446#define SP_FORMAT_MASK REG_GENMASK(29, 26)
3447#define SP_FORMAT_YUV422 REG_FIELD_PREP(SP_FORMAT_MASK, 0)
3448#define SP_FORMAT_8BPP REG_FIELD_PREP(SP_FORMAT_MASK, 2)
3449#define SP_FORMAT_BGR565 REG_FIELD_PREP(SP_FORMAT_MASK, 5)
3450#define SP_FORMAT_BGRX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 6)
3451#define SP_FORMAT_BGRA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 7)
3452#define SP_FORMAT_RGBX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 8)
3453#define SP_FORMAT_RGBA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 9)
3454#define SP_FORMAT_BGRX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 10) /* CHV pipe B */
3455#define SP_FORMAT_BGRA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 11) /* CHV pipe B */
3456#define SP_FORMAT_RGBX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 14)
3457#define SP_FORMAT_RGBA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 15)
3458#define SP_ALPHA_PREMULTIPLY REG_BIT(23) /* CHV pipe B */
3459#define SP_SOURCE_KEY REG_BIT(22)
3460#define SP_YUV_FORMAT_BT709 REG_BIT(18)
3461#define SP_YUV_ORDER_MASK REG_GENMASK(17, 16)
3462#define SP_YUV_ORDER_YUYV REG_FIELD_PREP(SP_YUV_ORDER_MASK, 0)
3463#define SP_YUV_ORDER_UYVY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 1)
3464#define SP_YUV_ORDER_YVYU REG_FIELD_PREP(SP_YUV_ORDER_MASK, 2)
3465#define SP_YUV_ORDER_VYUY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 3)
3466#define SP_ROTATE_180 REG_BIT(15)
3467#define SP_TILED REG_BIT(10)
3468#define SP_MIRROR REG_BIT(8) /* CHV pipe B */
921c3b67
VS
3469#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3470#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3471#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
27535f1d
VS
3472#define SP_POS_Y_MASK REG_GENMASK(31, 16)
3473#define SP_POS_Y(y) REG_FIELD_PREP(SP_POS_Y_MASK, (y))
3474#define SP_POS_X_MASK REG_GENMASK(15, 0)
3475#define SP_POS_X(x) REG_FIELD_PREP(SP_POS_X_MASK, (x))
921c3b67 3476#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
27535f1d
VS
3477#define SP_HEIGHT_MASK REG_GENMASK(31, 16)
3478#define SP_HEIGHT(h) REG_FIELD_PREP(SP_HEIGHT_MASK, (h))
3479#define SP_WIDTH_MASK REG_GENMASK(15, 0)
3480#define SP_WIDTH(w) REG_FIELD_PREP(SP_WIDTH_MASK, (w))
921c3b67
VS
3481#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3482#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3483#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
27535f1d 3484#define SP_ADDR_MASK REG_GENMASK(31, 12)
921c3b67
VS
3485#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3486#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
27535f1d
VS
3487#define SP_OFFSET_Y_MASK REG_GENMASK(31, 16)
3488#define SP_OFFSET_Y(y) REG_FIELD_PREP(SP_OFFSET_Y_MASK, (y))
3489#define SP_OFFSET_X_MASK REG_GENMASK(15, 0)
3490#define SP_OFFSET_X(x) REG_FIELD_PREP(SP_OFFSET_X_MASK, (x))
921c3b67 3491#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
27535f1d
VS
3492#define SP_CONST_ALPHA_ENABLE REG_BIT(31)
3493#define SP_CONST_ALPHA_MASK REG_GENMASK(7, 0)
3494#define SP_CONST_ALPHA(alpha) REG_FIELD_PREP(SP_CONST_ALPHA_MASK, (alpha))
0e9b1e5b 3495#define _SPASURFLIVE (VLV_DISPLAY_BASE + 0x721ac)
5deae919 3496#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
27535f1d
VS
3497#define SP_CONTRAST_MASK REG_GENMASK(26, 18)
3498#define SP_CONTRAST(x) REG_FIELD_PREP(SP_CONTRAST_MASK, (x)) /* u3.6 */
3499#define SP_BRIGHTNESS_MASK REG_GENMASK(7, 0)
3500#define SP_BRIGHTNESS(x) REG_FIELD_PREP(SP_BRIGHTNESS_MASK, (x)) /* s8 */
5deae919 3501#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
27535f1d
VS
3502#define SP_SH_SIN_MASK REG_GENMASK(26, 16)
3503#define SP_SH_SIN(x) REG_FIELD_PREP(SP_SH_SIN_MASK, (x)) /* s4.7 */
3504#define SP_SH_COS_MASK REG_GENMASK(9, 0)
3505#define SP_SH_COS(x) REG_FIELD_PREP(SP_SH_COS_MASK, (x)) /* u3.7 */
94e15723 3506#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
921c3b67
VS
3507
3508#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3509#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3510#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3511#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3512#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3513#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3514#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3515#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3516#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3517#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3518#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
0e9b1e5b 3519#define _SPBSURFLIVE (VLV_DISPLAY_BASE + 0x722ac)
5deae919
VS
3520#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
3521#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
94e15723 3522#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7f1f3851 3523
94e15723
VS
3524#define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
3525 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
83c04a62 3526#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
94e15723 3527 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
83c04a62
VS
3528
3529#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
3530#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
3531#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
3532#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
3533#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
3534#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
3535#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
3536#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
3537#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3538#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
3539#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
0e9b1e5b 3540#define SPSURFLIVE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURFLIVE, _SPBSURFLIVE)
5deae919
VS
3541#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
3542#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
94e15723 3543#define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7f1f3851 3544
6ca2aeb2
VS
3545/*
3546 * CHV pipe B sprite CSC
3547 *
3548 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
3549 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
3550 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
3551 */
83c04a62
VS
3552#define _MMIO_CHV_SPCSC(plane_id, reg) \
3553 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
3554
3555#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
3556#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
3557#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
27535f1d
VS
3558#define SPCSC_OOFF_MASK REG_GENMASK(26, 16)
3559#define SPCSC_OOFF(x) REG_FIELD_PREP(SPCSC_OOFF_MASK, (x) & 0x7ff) /* s11 */
3560#define SPCSC_IOFF_MASK REG_GENMASK(10, 0)
3561#define SPCSC_IOFF(x) REG_FIELD_PREP(SPCSC_IOFF_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 3562
83c04a62
VS
3563#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
3564#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
3565#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
3566#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
3567#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
27535f1d
VS
3568#define SPCSC_C1_MASK REG_GENMASK(30, 16)
3569#define SPCSC_C1(x) REG_FIELD_PREP(SPCSC_C1_MASK, (x) & 0x7fff) /* s3.12 */
3570#define SPCSC_C0_MASK REG_GENMASK(14, 0)
3571#define SPCSC_C0(x) REG_FIELD_PREP(SPCSC_C0_MASK, (x) & 0x7fff) /* s3.12 */
6ca2aeb2 3572
83c04a62
VS
3573#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
3574#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
3575#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
27535f1d
VS
3576#define SPCSC_IMAX_MASK REG_GENMASK(26, 16)
3577#define SPCSC_IMAX(x) REG_FIELD_PREP(SPCSC_IMAX_MASK, (x) & 0x7ff) /* s11 */
3578#define SPCSC_IMIN_MASK REG_GENMASK(10, 0)
3579#define SPCSC_IMIN(x) REG_FIELD_PREP(SPCSC_IMIN_MASK, (x) & 0x7ff) /* s11 */
6ca2aeb2 3580
83c04a62
VS
3581#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
3582#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
3583#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
27535f1d
VS
3584#define SPCSC_OMAX_MASK REG_GENMASK(25, 16)
3585#define SPCSC_OMAX(x) REG_FIELD_PREP(SPCSC_OMAX_MASK, (x)) /* u10 */
3586#define SPCSC_OMIN_MASK REG_GENMASK(9, 0)
3587#define SPCSC_OMIN(x) REG_FIELD_PREP(SPCSC_OMIN_MASK, (x)) /* u10 */
6ca2aeb2 3588
70d21f0e
DL
3589/* Skylake plane registers */
3590
3591#define _PLANE_CTL_1_A 0x70180
3592#define _PLANE_CTL_2_A 0x70280
3593#define _PLANE_CTL_3_A 0x70380
12d7d858 3594#define PLANE_CTL_ENABLE REG_BIT(31)
0b86952d
VS
3595#define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
3596#define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
12d7d858
VS
3597#define PLANE_CTL_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-GLK */
3598#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
b5972776
JA
3599/*
3600 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
3601 * expanded to include bit 23 as well. However, the shift-24 based values
3602 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
3603 */
12d7d858
VS
3604#define PLANE_CTL_FORMAT_MASK_SKL REG_GENMASK(27, 24) /* pre-icl */
3605#define PLANE_CTL_FORMAT_MASK_ICL REG_GENMASK(27, 23) /* icl+ */
3606#define PLANE_CTL_FORMAT_YUV422 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 0)
3607#define PLANE_CTL_FORMAT_NV12 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 1)
3608#define PLANE_CTL_FORMAT_XRGB_2101010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 2)
3609#define PLANE_CTL_FORMAT_P010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 3)
3610#define PLANE_CTL_FORMAT_XRGB_8888 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 4)
3611#define PLANE_CTL_FORMAT_P012 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 5)
3612#define PLANE_CTL_FORMAT_XRGB_16161616F REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 6)
3613#define PLANE_CTL_FORMAT_P016 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 7)
3614#define PLANE_CTL_FORMAT_XYUV REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 8)
3615#define PLANE_CTL_FORMAT_INDEXED REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 12)
3616#define PLANE_CTL_FORMAT_RGB_565 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 14)
3617#define PLANE_CTL_FORMAT_Y210 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 1)
3618#define PLANE_CTL_FORMAT_Y212 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 3)
3619#define PLANE_CTL_FORMAT_Y216 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 5)
3620#define PLANE_CTL_FORMAT_Y410 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 7)
3621#define PLANE_CTL_FORMAT_Y412 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 9)
3622#define PLANE_CTL_FORMAT_Y416 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 11)
3623#define PLANE_CTL_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-GLK */
3624#define PLANE_CTL_KEY_ENABLE_MASK REG_GENMASK(22, 21)
3625#define PLANE_CTL_KEY_ENABLE_SOURCE REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 1)
3626#define PLANE_CTL_KEY_ENABLE_DESTINATION REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 2)
3627#define PLANE_CTL_ORDER_RGBX REG_BIT(20)
3628#define PLANE_CTL_YUV420_Y_PLANE REG_BIT(19)
3629#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18)
3630#define PLANE_CTL_YUV422_ORDER_MASK REG_GENMASK(17, 16)
3631#define PLANE_CTL_YUV422_ORDER_YUYV REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 0)
3632#define PLANE_CTL_YUV422_ORDER_UYVY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 1)
3633#define PLANE_CTL_YUV422_ORDER_YVYU REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 2)
3634#define PLANE_CTL_YUV422_ORDER_VYUY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 3)
3635#define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE REG_BIT(15)
3636#define PLANE_CTL_TRICKLE_FEED_DISABLE REG_BIT(14)
3637#define PLANE_CTL_CLEAR_COLOR_DISABLE REG_BIT(13) /* TGL+ */
3638#define PLANE_CTL_PLANE_GAMMA_DISABLE REG_BIT(13) /* Pre-GLK */
3639#define PLANE_CTL_TILED_MASK REG_GENMASK(12, 10)
3640#define PLANE_CTL_TILED_LINEAR REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 0)
3641#define PLANE_CTL_TILED_X REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 1)
3642#define PLANE_CTL_TILED_Y REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 4)
3643#define PLANE_CTL_TILED_YF REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
072ce416 3644#define PLANE_CTL_TILED_4 REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
12d7d858
VS
3645#define PLANE_CTL_ASYNC_FLIP REG_BIT(9)
3646#define PLANE_CTL_FLIP_HORIZONTAL REG_BIT(8)
3647#define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE REG_BIT(4) /* TGL+ */
3648#define PLANE_CTL_ALPHA_MASK REG_GENMASK(5, 4) /* Pre-GLK */
3649#define PLANE_CTL_ALPHA_DISABLE REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 0)
3650#define PLANE_CTL_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 2)
3651#define PLANE_CTL_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 3)
3652#define PLANE_CTL_ROTATE_MASK REG_GENMASK(1, 0)
3653#define PLANE_CTL_ROTATE_0 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 0)
3654#define PLANE_CTL_ROTATE_90 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 1)
3655#define PLANE_CTL_ROTATE_180 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 2)
3656#define PLANE_CTL_ROTATE_270 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 3)
70d21f0e
DL
3657#define _PLANE_STRIDE_1_A 0x70188
3658#define _PLANE_STRIDE_2_A 0x70288
3659#define _PLANE_STRIDE_3_A 0x70388
12d7d858
VS
3660#define PLANE_STRIDE__MASK REG_GENMASK(11, 0)
3661#define PLANE_STRIDE_(stride) REG_FIELD_PREP(PLANE_STRIDE__MASK, (stride))
70d21f0e
DL
3662#define _PLANE_POS_1_A 0x7018c
3663#define _PLANE_POS_2_A 0x7028c
3664#define _PLANE_POS_3_A 0x7038c
12d7d858
VS
3665#define PLANE_POS_Y_MASK REG_GENMASK(31, 16)
3666#define PLANE_POS_Y(y) REG_FIELD_PREP(PLANE_POS_Y_MASK, (y))
3667#define PLANE_POS_X_MASK REG_GENMASK(15, 0)
3668#define PLANE_POS_X(x) REG_FIELD_PREP(PLANE_POS_X_MASK, (x))
70d21f0e
DL
3669#define _PLANE_SIZE_1_A 0x70190
3670#define _PLANE_SIZE_2_A 0x70290
3671#define _PLANE_SIZE_3_A 0x70390
12d7d858
VS
3672#define PLANE_HEIGHT_MASK REG_GENMASK(31, 16)
3673#define PLANE_HEIGHT(h) REG_FIELD_PREP(PLANE_HEIGHT_MASK, (h))
3674#define PLANE_WIDTH_MASK REG_GENMASK(15, 0)
3675#define PLANE_WIDTH(w) REG_FIELD_PREP(PLANE_WIDTH_MASK, (w))
70d21f0e
DL
3676#define _PLANE_SURF_1_A 0x7019c
3677#define _PLANE_SURF_2_A 0x7029c
3678#define _PLANE_SURF_3_A 0x7039c
12d7d858
VS
3679#define PLANE_SURF_ADDR_MASK REG_GENMASK(31, 12)
3680#define PLANE_SURF_DECRYPT REG_BIT(2)
70d21f0e
DL
3681#define _PLANE_OFFSET_1_A 0x701a4
3682#define _PLANE_OFFSET_2_A 0x702a4
3683#define _PLANE_OFFSET_3_A 0x703a4
12d7d858
VS
3684#define PLANE_OFFSET_Y_MASK REG_GENMASK(31, 16)
3685#define PLANE_OFFSET_Y(y) REG_FIELD_PREP(PLANE_OFFSET_Y_MASK, (y))
3686#define PLANE_OFFSET_X_MASK REG_GENMASK(15, 0)
3687#define PLANE_OFFSET_X(x) REG_FIELD_PREP(PLANE_OFFSET_X_MASK, (x))
dc2a41b4
DL
3688#define _PLANE_KEYVAL_1_A 0x70194
3689#define _PLANE_KEYVAL_2_A 0x70294
3690#define _PLANE_KEYMSK_1_A 0x70198
3691#define _PLANE_KEYMSK_2_A 0x70298
5747af7c 3692#define PLANE_KEYMSK_ALPHA_ENABLE REG_BIT(31)
dc2a41b4
DL
3693#define _PLANE_KEYMAX_1_A 0x701a0
3694#define _PLANE_KEYMAX_2_A 0x702a0
5747af7c
VS
3695#define PLANE_KEYMAX_ALPHA_MASK REG_GENMASK(31, 24)
3696#define PLANE_KEYMAX_ALPHA(a) REG_FIELD_PREP(PLANE_KEYMAX_ALPHA_MASK, (a))
3f3fdc97
VS
3697#define _PLANE_SURFLIVE_1_A 0x701ac
3698#define _PLANE_SURFLIVE_2_A 0x702ac
d1e2775e
RS
3699#define _PLANE_CC_VAL_1_A 0x701b4
3700#define _PLANE_CC_VAL_2_A 0x702b4
2e2adb05 3701#define _PLANE_AUX_DIST_1_A 0x701c0
12d7d858
VS
3702#define PLANE_AUX_DISTANCE_MASK REG_GENMASK(31, 12)
3703#define PLANE_AUX_STRIDE_MASK REG_GENMASK(11, 0)
3704#define PLANE_AUX_STRIDE(stride) REG_FIELD_PREP(PLANE_AUX_STRIDE_MASK, (stride))
2e2adb05
VS
3705#define _PLANE_AUX_DIST_2_A 0x702c0
3706#define _PLANE_AUX_OFFSET_1_A 0x701c4
3707#define _PLANE_AUX_OFFSET_2_A 0x702c4
cb2458ba
ML
3708#define _PLANE_CUS_CTL_1_A 0x701c8
3709#define _PLANE_CUS_CTL_2_A 0x702c8
12d7d858
VS
3710#define PLANE_CUS_ENABLE REG_BIT(31)
3711#define PLANE_CUS_Y_PLANE_MASK REG_BIT(30)
3712#define PLANE_CUS_Y_PLANE_4_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
3713#define PLANE_CUS_Y_PLANE_5_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
3714#define PLANE_CUS_Y_PLANE_6_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
3715#define PLANE_CUS_Y_PLANE_7_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
3716#define PLANE_CUS_HPHASE_SIGN_NEGATIVE REG_BIT(19)
3717#define PLANE_CUS_HPHASE_MASK REG_GENMASK(17, 16)
3718#define PLANE_CUS_HPHASE_0 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 0)
3719#define PLANE_CUS_HPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 1)
3720#define PLANE_CUS_HPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 2)
3721#define PLANE_CUS_VPHASE_SIGN_NEGATIVE REG_BIT(15)
3722#define PLANE_CUS_VPHASE_MASK REG_GENMASK(13, 12)
3723#define PLANE_CUS_VPHASE_0 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 0)
3724#define PLANE_CUS_VPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 1)
3725#define PLANE_CUS_VPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 2)
47f9ea8b
ACO
3726#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
3727#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
3728#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
12d7d858
VS
3729#define PLANE_COLOR_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-ICL */
3730#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
3731#define PLANE_COLOR_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-ICL */
6eba56f6 3732#define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */
12d7d858
VS
3733#define PLANE_COLOR_INPUT_CSC_ENABLE REG_BIT(20) /* ICL+ */
3734#define PLANE_COLOR_CSC_MODE_MASK REG_GENMASK(19, 17)
3735#define PLANE_COLOR_CSC_MODE_BYPASS REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 0)
3736#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 1)
3737#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 2)
3738#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 3)
3739#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 4)
3740#define PLANE_COLOR_PLANE_GAMMA_DISABLE REG_BIT(13)
3741#define PLANE_COLOR_ALPHA_MASK REG_GENMASK(5, 4)
3742#define PLANE_COLOR_ALPHA_DISABLE REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 0)
3743#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 2)
3744#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 3)
7732e289
VS
3745#define _PLANE_CHICKEN_1_A 0x7026C /* tgl+ */
3746#define _PLANE_CHICKEN_2_A 0x7036C /* tgl+ */
c5de2484 3747#define PLANE_CHICKEN_DISABLE_DPT REG_BIT(19) /* mtl+ */
8211bd5b
DL
3748#define _PLANE_BUF_CFG_1_A 0x7027c
3749#define _PLANE_BUF_CFG_2_A 0x7037c
2e4026a1
VS
3750/* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
3751#define PLANE_BUF_END_MASK REG_GENMASK(27, 16)
3752#define PLANE_BUF_END(end) REG_FIELD_PREP(PLANE_BUF_END_MASK, (end))
3753#define PLANE_BUF_START_MASK REG_GENMASK(11, 0)
3754#define PLANE_BUF_START(start) REG_FIELD_PREP(PLANE_BUF_START_MASK, (start))
2cd601c6
CK
3755#define _PLANE_NV12_BUF_CFG_1_A 0x70278
3756#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e 3757
f84b336a
VS
3758#define _PLANE_CC_VAL_1_B 0x711b4
3759#define _PLANE_CC_VAL_2_B 0x712b4
3760#define _PLANE_CC_VAL_1(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B) + (dw) * 4)
3761#define _PLANE_CC_VAL_2(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B) + (dw) * 4)
3762#define PLANE_CC_VAL(pipe, plane, dw) \
3763 _MMIO_PLANE((plane), _PLANE_CC_VAL_1((pipe), (dw)), _PLANE_CC_VAL_2((pipe), (dw)))
d1e2775e 3764
6a255da7
US
3765/* Input CSC Register Definitions */
3766#define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
3767#define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
3768
3769#define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
3770#define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
3771
3772#define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
3773 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
3774 _PLANE_INPUT_CSC_RY_GY_1_B)
3775#define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
3776 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
3777 _PLANE_INPUT_CSC_RY_GY_2_B)
3778
3779#define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
3780 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
3781 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
3782
3783#define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
3784#define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
3785
3786#define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
3787#define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
3788
3789#define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
3790 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
3791 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
3792#define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
3793 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
3794 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
3795#define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
3796 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
3797 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
3798
3799#define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
3800#define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
3801
3802#define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
3803#define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
3804
3805#define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
3806 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
3807 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
3808#define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
3809 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
3810 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
3811#define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
3812 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
3813 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
47f9ea8b 3814
70d21f0e
DL
3815#define _PLANE_CTL_1_B 0x71180
3816#define _PLANE_CTL_2_B 0x71280
3817#define _PLANE_CTL_3_B 0x71380
3818#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
3819#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
3820#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
3821#define PLANE_CTL(pipe, plane) \
f0f59a00 3822 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
3823
3824#define _PLANE_STRIDE_1_B 0x71188
3825#define _PLANE_STRIDE_2_B 0x71288
3826#define _PLANE_STRIDE_3_B 0x71388
3827#define _PLANE_STRIDE_1(pipe) \
3828 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
3829#define _PLANE_STRIDE_2(pipe) \
3830 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
3831#define _PLANE_STRIDE_3(pipe) \
3832 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
3833#define PLANE_STRIDE(pipe, plane) \
f0f59a00 3834 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
3835
3836#define _PLANE_POS_1_B 0x7118c
3837#define _PLANE_POS_2_B 0x7128c
3838#define _PLANE_POS_3_B 0x7138c
3839#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
3840#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
3841#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
3842#define PLANE_POS(pipe, plane) \
f0f59a00 3843 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
3844
3845#define _PLANE_SIZE_1_B 0x71190
3846#define _PLANE_SIZE_2_B 0x71290
3847#define _PLANE_SIZE_3_B 0x71390
3848#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
3849#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
3850#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
3851#define PLANE_SIZE(pipe, plane) \
f0f59a00 3852 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
3853
3854#define _PLANE_SURF_1_B 0x7119c
3855#define _PLANE_SURF_2_B 0x7129c
3856#define _PLANE_SURF_3_B 0x7139c
3857#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
3858#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
3859#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
3860#define PLANE_SURF(pipe, plane) \
f0f59a00 3861 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
3862
3863#define _PLANE_OFFSET_1_B 0x711a4
3864#define _PLANE_OFFSET_2_B 0x712a4
3865#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
3866#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
3867#define PLANE_OFFSET(pipe, plane) \
f0f59a00 3868 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 3869
dc2a41b4
DL
3870#define _PLANE_KEYVAL_1_B 0x71194
3871#define _PLANE_KEYVAL_2_B 0x71294
3872#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
3873#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
3874#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 3875 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
3876
3877#define _PLANE_KEYMSK_1_B 0x71198
3878#define _PLANE_KEYMSK_2_B 0x71298
3879#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
3880#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
3881#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 3882 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
3883
3884#define _PLANE_KEYMAX_1_B 0x711a0
3885#define _PLANE_KEYMAX_2_B 0x712a0
3886#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
3887#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
3888#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 3889 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 3890
3f3fdc97
VS
3891#define _PLANE_SURFLIVE_1_B 0x711ac
3892#define _PLANE_SURFLIVE_2_B 0x712ac
3893#define _PLANE_SURFLIVE_1(pipe) _PIPE(pipe, _PLANE_SURFLIVE_1_A, _PLANE_SURFLIVE_1_B)
3894#define _PLANE_SURFLIVE_2(pipe) _PIPE(pipe, _PLANE_SURFLIVE_2_A, _PLANE_SURFLIVE_2_B)
3895#define PLANE_SURFLIVE(pipe, plane) \
3896 _MMIO_PLANE(plane, _PLANE_SURFLIVE_1(pipe), _PLANE_SURFLIVE_2(pipe))
3897
5a08585d
VS
3898#define _PLANE_CHICKEN_1_B 0x7126c
3899#define _PLANE_CHICKEN_2_B 0x7136c
3900#define _PLANE_CHICKEN_1(pipe) _PIPE(pipe, _PLANE_CHICKEN_1_A, _PLANE_CHICKEN_1_B)
3901#define _PLANE_CHICKEN_2(pipe) _PIPE(pipe, _PLANE_CHICKEN_2_A, _PLANE_CHICKEN_2_B)
3902#define PLANE_CHICKEN(pipe, plane) \
3903 _MMIO_PLANE(plane, _PLANE_CHICKEN_1(pipe), _PLANE_CHICKEN_2(pipe))
3904
2e2adb05
VS
3905#define _PLANE_AUX_DIST_1_B 0x711c0
3906#define _PLANE_AUX_DIST_2_B 0x712c0
3907#define _PLANE_AUX_DIST_1(pipe) \
3908 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
3909#define _PLANE_AUX_DIST_2(pipe) \
3910 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
3911#define PLANE_AUX_DIST(pipe, plane) \
3912 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
3913
3914#define _PLANE_AUX_OFFSET_1_B 0x711c4
3915#define _PLANE_AUX_OFFSET_2_B 0x712c4
3916#define _PLANE_AUX_OFFSET_1(pipe) \
3917 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
3918#define _PLANE_AUX_OFFSET_2(pipe) \
3919 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
3920#define PLANE_AUX_OFFSET(pipe, plane) \
3921 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
3922
cb2458ba
ML
3923#define _PLANE_CUS_CTL_1_B 0x711c8
3924#define _PLANE_CUS_CTL_2_B 0x712c8
3925#define _PLANE_CUS_CTL_1(pipe) \
3926 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
3927#define _PLANE_CUS_CTL_2(pipe) \
3928 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
3929#define PLANE_CUS_CTL(pipe, plane) \
3930 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
3931
47f9ea8b
ACO
3932#define _PLANE_COLOR_CTL_1_B 0x711CC
3933#define _PLANE_COLOR_CTL_2_B 0x712CC
3934#define _PLANE_COLOR_CTL_3_B 0x713CC
3935#define _PLANE_COLOR_CTL_1(pipe) \
3936 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
3937#define _PLANE_COLOR_CTL_2(pipe) \
3938 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
3939#define PLANE_COLOR_CTL(pipe, plane) \
3940 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
3941
585fb111 3942/* VBIOS regs */
f0f59a00 3943#define VGACNTRL _MMIO(0x71400)
585fb111
JB
3944# define VGA_DISP_DISABLE (1 << 31)
3945# define VGA_2X_MODE (1 << 30)
3946# define VGA_PIPE_B_SELECT (1 << 29)
3947
f0f59a00 3948#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 3949
f2b115e6 3950/* Ironlake */
b9055052 3951
f0f59a00 3952#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 3953
f0f59a00 3954#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
3955#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3956#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
3957#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
3958#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
3959#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
3960#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
3961#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
3962#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
3963#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
3964#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
3965
3966/* refresh rate hardware control */
f0f59a00 3967#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
3968#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3969#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3970
f0f59a00 3971#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
3972# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3973# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3974
f0f59a00 3975#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
3976# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3977
a57c774a 3978#define _PIPEA_DATA_M1 0x60030
a57c774a 3979#define _PIPEA_DATA_N1 0x60034
a57c774a 3980#define _PIPEA_DATA_M2 0x60038
a57c774a 3981#define _PIPEA_DATA_N2 0x6003c
a57c774a 3982#define _PIPEA_LINK_M1 0x60040
a57c774a 3983#define _PIPEA_LINK_N1 0x60044
a57c774a 3984#define _PIPEA_LINK_M2 0x60048
a57c774a 3985#define _PIPEA_LINK_N2 0x6004c
b9055052
ZW
3986
3987/* PIPEB timing regs are same start from 0x61000 */
3988
a57c774a
AK
3989#define _PIPEB_DATA_M1 0x61030
3990#define _PIPEB_DATA_N1 0x61034
3991#define _PIPEB_DATA_M2 0x61038
3992#define _PIPEB_DATA_N2 0x6103c
3993#define _PIPEB_LINK_M1 0x61040
3994#define _PIPEB_LINK_N1 0x61044
3995#define _PIPEB_LINK_M2 0x61048
3996#define _PIPEB_LINK_N2 0x6104c
3997
f0f59a00
VS
3998#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
3999#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
4000#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
4001#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
4002#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
4003#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
4004#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
4005#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4006
4007/* CPU panel fitter */
9db4a9c7 4008/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
75d020db
VS
4009#define _PFA_CTL_1 0x68080
4010#define _PFB_CTL_1 0x68880
4011#define PF_ENABLE REG_BIT(31)
4012#define PF_PIPE_SEL_MASK_IVB REG_GENMASK(30, 29) /* ivb/hsw */
4013#define PF_PIPE_SEL_IVB(pipe) REG_FIELD_PREP(PF_PIPE_SEL_MASK_IVB, (pipe))
4014#define PF_FILTER_MASK REG_GENMASK(24, 23)
4015#define PF_FILTER_PROGRAMMED REG_FIELD_PREP(PF_FILTER_MASK, 0)
4016#define PF_FILTER_MED_3x3 REG_FIELD_PREP(PF_FILTER_MASK, 1)
4017#define PF_FILTER_EDGE_ENHANCE REG_FIELD_PREP(PF_FILTER_EDGE_MASK, 2)
4018#define PF_FILTER_EDGE_SOFTEN REG_FIELD_PREP(PF_FILTER_EDGE_MASK, 3)
9db4a9c7
JB
4019#define _PFA_WIN_SZ 0x68074
4020#define _PFB_WIN_SZ 0x68874
4883c804
VS
4021#define PF_WIN_XSIZE_MASK REG_GENMASK(31, 16)
4022#define PF_WIN_XSIZE(w) REG_FIELD_PREP(PF_WIN_XSIZE_MASK, (w))
4023#define PF_WIN_YSIZE_MASK REG_GENMASK(15, 0)
4024#define PF_WIN_YSIZE(h) REG_FIELD_PREP(PF_WIN_YSIZE_MASK, (h))
9db4a9c7
JB
4025#define _PFA_WIN_POS 0x68070
4026#define _PFB_WIN_POS 0x68870
4883c804
VS
4027#define PF_WIN_XPOS_MASK REG_GENMASK(31, 16)
4028#define PF_WIN_XPOS(x) REG_FIELD_PREP(PF_WIN_XPOS_MASK, (x))
4029#define PF_WIN_YPOS_MASK REG_GENMASK(15, 0)
4030#define PF_WIN_YPOS(y) REG_FIELD_PREP(PF_WIN_YPOS_MASK, (y))
9db4a9c7
JB
4031#define _PFA_VSCALE 0x68084
4032#define _PFB_VSCALE 0x68884
4033#define _PFA_HSCALE 0x68090
4034#define _PFB_HSCALE 0x68890
4035
f0f59a00
VS
4036#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4037#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4038#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4039#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4040#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 4041
1c9a2d4a
CK
4042/*
4043 * Skylake scalers
4044 */
4045#define _PS_1A_CTRL 0x68180
4046#define _PS_2A_CTRL 0x68280
4047#define _PS_1B_CTRL 0x68980
4048#define _PS_2B_CTRL 0x68A80
4049#define _PS_1C_CTRL 0x69180
e6220668 4050#define PS_SCALER_EN REG_BIT(31)
9f8c1fe3
VS
4051#define PS_SCALER_TYPE_MASK REG_BIT(30) /* icl+ */
4052#define PS_SCALER_TYPE_NON_LINEAR REG_FIELD_PREP(PS_SCALER_TYPE_MASK, 0)
4053#define PS_SCALER_TYPE_LINEAR REG_FIELD_PREP(PS_SCALER_TYPE_MASK, 1)
e6220668
VS
4054#define SKL_PS_SCALER_MODE_MASK REG_GENMASK(29, 28) /* skl/bxt */
4055#define SKL_PS_SCALER_MODE_DYN REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 0)
4056#define SKL_PS_SCALER_MODE_HQ REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 1)
4057#define SKL_PS_SCALER_MODE_NV12 REG_FIELD_PREP(SKL_PS_SCALER_MODE_MASK, 2)
4058#define PS_SCALER_MODE_MASK REG_BIT(29) /* glk-tgl */
4059#define PS_SCALER_MODE_NORMAL REG_FIELD_PREP(PS_SCALER_MODE_MASK, 0)
4060#define PS_SCALER_MODE_PLANAR REG_FIELD_PREP(PS_SCALER_MODE_MASK, 1)
9f8c1fe3 4061#define PS_ADAPTIVE_FILTERING_EN REG_BIT(28) /* icl+ */
e6220668
VS
4062#define PS_BINDING_MASK REG_GENMASK(27, 25)
4063#define PS_BINDING_PIPE REG_FIELD_PREP(PS_BINDING_MASK, 0)
4064#define PS_BINDING_PLANE(plane_id) REG_FIELD_PREP(PS_BINDING_MASK, (plane_id) + 1)
4065#define PS_FILTER_MASK REG_GENMASK(24, 23)
4066#define PS_FILTER_MEDIUM REG_FIELD_PREP(PS_FILTER_MASK, 0)
4067#define PS_FILTER_PROGRAMMED REG_FIELD_PREP(PS_FILTER_MASK, 1)
4068#define PS_FILTER_EDGE_ENHANCE REG_FIELD_PREP(PS_FILTER_MASK, 2)
4069#define PS_FILTER_BILINEAR REG_FIELD_PREP(PS_FILTER_MASK, 3)
9f8c1fe3
VS
4070#define PS_ADAPTIVE_FILTER_MASK REG_BIT(22) /* icl+ */
4071#define PS_ADAPTIVE_FILTER_MEDIUM REG_FIELD_PREP(PS_ADAPTIVE_FILTER_MASK, 0)
4072#define PS_ADAPTIVE_FILTER_EDGE_ENHANCE REG_FIELD_PREP(PS_ADAPTIVE_FILTER_MASK, 1)
4073#define PS_PIPE_SCALER_LOC_MASK REG_BIT(21) /* icl+ */
4074#define PS_PIPE_SCALER_LOC_AFTER_OUTPUT_CSC REG_FIELD_PREP(PS_SCALER_LOCATION_MASK, 0) /* non-linear */
4075#define PS_PIPE_SCALER_LOC_AFTER_CSC REG_FIELD_PREP(PS_SCALER_LOCATION_MASK, 1) /* linear */
e6220668
VS
4076#define PS_VERT3TAP REG_BIT(21) /* skl/bxt */
4077#define PS_VERT_INT_INVERT_FIELD REG_BIT(20)
9f8c1fe3 4078#define PS_PROG_SCALE_FACTOR REG_BIT(19) /* tgl+ */
e6220668
VS
4079#define PS_PWRUP_PROGRESS REG_BIT(17)
4080#define PS_V_FILTER_BYPASS REG_BIT(8)
4081#define PS_VADAPT_EN REG_BIT(7) /* skl/bxt */
4082#define PS_VADAPT_MODE_MASK REG_GENMASK(6, 5) /* skl/bxt */
4083#define PS_VADAPT_MODE_LEAST_ADAPT REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 0)
4084#define PS_VADAPT_MODE_MOD_ADAPT REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 1)
4085#define PS_VADAPT_MODE_MOST_ADAPT REG_FIELD_PREP(PS_VADAPT_MODE_MASK, 3)
4086#define PS_BINDING_Y_MASK REG_GENMASK(7, 5) /* icl-tgl */
4087#define PS_BINDING_Y_PLANE(plane_id) REG_FIELD_PREP(PS_BINDING_Y_MASK, (plane_id) + 1)
4088#define PS_Y_VERT_FILTER_SELECT_MASK REG_BIT(4) /* glk+ */
4089#define PS_Y_VERT_FILTER_SELECT(set) REG_FIELD_PREP(PS_Y_VERT_FILTER_SELECT_MASK, (set))
4090#define PS_Y_HORZ_FILTER_SELECT_MASK REG_BIT(3) /* glk+ */
4091#define PS_Y_HORZ_FILTER_SELECT(set) REG_FIELD_PREP(PS_Y_HORZ_FILTER_SELECT_MASK, (set))
4092#define PS_UV_VERT_FILTER_SELECT_MASK REG_BIT(2) /* glk+ */
4093#define PS_UV_VERT_FILTER_SELECT(set) REG_FIELD_PREP(PS_UV_VERT_FILTER_SELECT_MASK, (set))
4094#define PS_UV_HORZ_FILTER_SELECT_MASK REG_BIT(1) /* glk+ */
4095#define PS_UV_HORZ_FILTER_SELECT(set) REG_FIELD_PREP(PS_UV_HORZ_FILTER_SELECT_MASK, (set))
1c9a2d4a
CK
4096
4097#define _PS_PWR_GATE_1A 0x68160
4098#define _PS_PWR_GATE_2A 0x68260
4099#define _PS_PWR_GATE_1B 0x68960
4100#define _PS_PWR_GATE_2B 0x68A60
4101#define _PS_PWR_GATE_1C 0x69160
e6220668
VS
4102#define PS_PWR_GATE_DIS_OVERRIDE REG_BIT(31)
4103#define PS_PWR_GATE_SETTLING_TIME_MASK REG_GENMASK(4, 3)
4104#define PS_PWR_GATE_SETTLING_TIME_32 REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 0)
4105#define PS_PWR_GATE_SETTLING_TIME_64 REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 1)
4106#define PS_PWR_GATE_SETTLING_TIME_96 REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 2)
4107#define PS_PWR_GATE_SETTLING_TIME_128 REG_FIELD_PREP(PS_PWR_GATE_SETTLING_TIME_MASK, 3)
4108#define PS_PWR_GATE_SLPEN_MASK REG_GENMASK(1, 0)
4109#define PS_PWR_GATE_SLPEN_8 REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 0)
4110#define PS_PWR_GATE_SLPEN_16 REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 1)
4111#define PS_PWR_GATE_SLPEN_24 REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 2)
4112#define PS_PWR_GATE_SLPEN_32 REG_FIELD_PREP(PS_PWR_GATE_SLPEN_MASK, 3)
1c9a2d4a
CK
4113
4114#define _PS_WIN_POS_1A 0x68170
4115#define _PS_WIN_POS_2A 0x68270
4116#define _PS_WIN_POS_1B 0x68970
4117#define _PS_WIN_POS_2B 0x68A70
4118#define _PS_WIN_POS_1C 0x69170
6ec91794
VS
4119#define PS_WIN_XPOS_MASK REG_GENMASK(31, 16)
4120#define PS_WIN_XPOS(x) REG_FIELD_PREP(PS_WIN_XPOS_MASK, (x))
4121#define PS_WIN_YPOS_MASK REG_GENMASK(15, 0)
4122#define PS_WIN_YPOS(y) REG_FIELD_PREP(PS_WIN_YPOS_MASK, (y))
1c9a2d4a
CK
4123
4124#define _PS_WIN_SZ_1A 0x68174
4125#define _PS_WIN_SZ_2A 0x68274
4126#define _PS_WIN_SZ_1B 0x68974
4127#define _PS_WIN_SZ_2B 0x68A74
4128#define _PS_WIN_SZ_1C 0x69174
6ec91794
VS
4129#define PS_WIN_XSIZE_MASK REG_GENMASK(31, 16)
4130#define PS_WIN_XSIZE(w) REG_FIELD_PREP(PS_WIN_XSIZE_MASK, (w))
4131#define PS_WIN_YSIZE_MASK REG_GENMASK(15, 0)
4132#define PS_WIN_YSIZE(h) REG_FIELD_PREP(PS_WIN_YSIZE_MASK, (h))
1c9a2d4a
CK
4133
4134#define _PS_VSCALE_1A 0x68184
4135#define _PS_VSCALE_2A 0x68284
4136#define _PS_VSCALE_1B 0x68984
4137#define _PS_VSCALE_2B 0x68A84
4138#define _PS_VSCALE_1C 0x69184
4139
4140#define _PS_HSCALE_1A 0x68190
4141#define _PS_HSCALE_2A 0x68290
4142#define _PS_HSCALE_1B 0x68990
4143#define _PS_HSCALE_2B 0x68A90
4144#define _PS_HSCALE_1C 0x69190
4145
4146#define _PS_VPHASE_1A 0x68188
4147#define _PS_VPHASE_2A 0x68288
4148#define _PS_VPHASE_1B 0x68988
4149#define _PS_VPHASE_2B 0x68A88
4150#define _PS_VPHASE_1C 0x69188
e6220668
VS
4151#define PS_Y_PHASE_MASK REG_GENMASK(31, 16)
4152#define PS_Y_PHASE(x) REG_FIELD_PREP(PS_Y_PHASE_MASK, (x))
4153#define PS_UV_RGB_PHASE_MASK REG_GENMASK(15, 0)
4154#define PS_UV_RGB_PHASE(x) REG_FIELD_PREP(PS_UV_RGB_PHASE_MASK, (x))
4155#define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
4156#define PS_PHASE_TRIP (1 << 0)
1c9a2d4a
CK
4157
4158#define _PS_HPHASE_1A 0x68194
4159#define _PS_HPHASE_2A 0x68294
4160#define _PS_HPHASE_1B 0x68994
4161#define _PS_HPHASE_2B 0x68A94
4162#define _PS_HPHASE_1C 0x69194
4163
4164#define _PS_ECC_STAT_1A 0x681D0
4165#define _PS_ECC_STAT_2A 0x682D0
4166#define _PS_ECC_STAT_1B 0x689D0
4167#define _PS_ECC_STAT_2B 0x68AD0
4168#define _PS_ECC_STAT_1C 0x691D0
4169
105c9e13
PB
4170#define _PS_COEF_SET0_INDEX_1A 0x68198
4171#define _PS_COEF_SET0_INDEX_2A 0x68298
4172#define _PS_COEF_SET0_INDEX_1B 0x68998
4173#define _PS_COEF_SET0_INDEX_2B 0x68A98
e6220668 4174#define PS_COEF_INDEX_AUTO_INC REG_BIT(10)
105c9e13
PB
4175
4176#define _PS_COEF_SET0_DATA_1A 0x6819C
4177#define _PS_COEF_SET0_DATA_2A 0x6829C
4178#define _PS_COEF_SET0_DATA_1B 0x6899C
4179#define _PS_COEF_SET0_DATA_2B 0x68A9C
4180
e67005e5 4181#define _ID(id, a, b) _PICK_EVEN(id, a, b)
f0f59a00 4182#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4183 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
4184 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 4185#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4186 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
4187 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 4188#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4189 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
4190 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 4191#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4192 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
4193 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 4194#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4195 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
4196 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 4197#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4198 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
4199 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 4200#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4201 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
4202 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 4203#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
4204 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
4205 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 4206#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 4207 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 4208 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
4a8b03a4 4209#define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
4210 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
4211 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
1c9a2d4a 4212
4a8b03a4 4213#define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
105c9e13
PB
4214 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
4215 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
b9055052 4216/* legacy palette */
9db4a9c7
JB
4217#define _LGC_PALETTE_A 0x4a000
4218#define _LGC_PALETTE_B 0x4a800
c267f056 4219/* see PALETTE_* for the bits */
f0f59a00 4220#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 4221
514462ca
VS
4222/* ilk/snb precision palette */
4223#define _PREC_PALETTE_A 0x4b000
4224#define _PREC_PALETTE_B 0x4c000
732d578a
VS
4225/* 10bit mode */
4226#define PREC_PALETTE_10_RED_MASK REG_GENMASK(29, 20)
4227#define PREC_PALETTE_10_GREEN_MASK REG_GENMASK(19, 10)
4228#define PREC_PALETTE_10_BLUE_MASK REG_GENMASK(9, 0)
c136d7ef
VS
4229/* 12.4 interpolated mode ldw */
4230#define PREC_PALETTE_12P4_RED_LDW_MASK REG_GENMASK(29, 24)
4231#define PREC_PALETTE_12P4_GREEN_LDW_MASK REG_GENMASK(19, 14)
4232#define PREC_PALETTE_12P4_BLUE_LDW_MASK REG_GENMASK(9, 4)
4233/* 12.4 interpolated mode udw */
4234#define PREC_PALETTE_12P4_RED_UDW_MASK REG_GENMASK(29, 20)
4235#define PREC_PALETTE_12P4_GREEN_UDW_MASK REG_GENMASK(19, 10)
4236#define PREC_PALETTE_12P4_BLUE_UDW_MASK REG_GENMASK(9, 0)
514462ca
VS
4237#define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
4238
4239#define _PREC_PIPEAGCMAX 0x4d000
4240#define _PREC_PIPEBGCMAX 0x4d010
413352f4 4241#define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4) /* u1.16 */
514462ca 4242
42db64ef
PZ
4243#define _GAMMA_MODE_A 0x4a480
4244#define _GAMMA_MODE_B 0x4ac80
f0f59a00 4245#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
1867fceb
VS
4246#define PRE_CSC_GAMMA_ENABLE REG_BIT(31) /* icl+ */
4247#define POST_CSC_GAMMA_ENABLE REG_BIT(30) /* icl+ */
67eab12b 4248#define PALETTE_ANTICOL_DISABLE REG_BIT(15) /* skl+ */
1867fceb
VS
4249#define GAMMA_MODE_MODE_MASK REG_GENMASK(1, 0)
4250#define GAMMA_MODE_MODE_8BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 0)
4251#define GAMMA_MODE_MODE_10BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 1)
4252#define GAMMA_MODE_MODE_12BIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 2)
4253#define GAMMA_MODE_MODE_SPLIT REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 3) /* ivb-bdw */
4254#define GAMMA_MODE_MODE_12BIT_MULTI_SEG REG_FIELD_PREP(GAMMA_MODE_MODE_MASK, 3) /* icl-tgl */
42db64ef 4255
1d85a299
US
4256/* Display Internal Timeout Register */
4257#define RM_TIMEOUT _MMIO(0x42060)
4258#define MMIO_TIMEOUT_US(us) ((us) << 0)
4259
b9055052
ZW
4260/* interrupts */
4261#define DE_MASTER_IRQ_CONTROL (1 << 31)
4262#define DE_SPRITEB_FLIP_DONE (1 << 29)
4263#define DE_SPRITEA_FLIP_DONE (1 << 28)
4264#define DE_PLANEB_FLIP_DONE (1 << 27)
4265#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4266#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4267#define DE_PCU_EVENT (1 << 25)
4268#define DE_GTT_FAULT (1 << 24)
4269#define DE_POISON (1 << 23)
4270#define DE_PERFORM_COUNTER (1 << 22)
4271#define DE_PCH_EVENT (1 << 21)
4272#define DE_AUX_CHANNEL_A (1 << 20)
4273#define DE_DP_A_HOTPLUG (1 << 19)
4274#define DE_GSE (1 << 18)
4275#define DE_PIPEB_VBLANK (1 << 15)
4276#define DE_PIPEB_EVEN_FIELD (1 << 14)
4277#define DE_PIPEB_ODD_FIELD (1 << 13)
4278#define DE_PIPEB_LINE_COMPARE (1 << 12)
4279#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4280#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4281#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4282#define DE_PIPEA_VBLANK (1 << 7)
5ee8ee86 4283#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
b9055052
ZW
4284#define DE_PIPEA_EVEN_FIELD (1 << 6)
4285#define DE_PIPEA_ODD_FIELD (1 << 5)
4286#define DE_PIPEA_LINE_COMPARE (1 << 4)
4287#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4288#define DE_PIPEA_CRC_DONE (1 << 2)
5ee8ee86 4289#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
b9055052 4290#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5ee8ee86 4291#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
b9055052 4292
b1f14ad0 4293/* More Ivybridge lolz */
5ee8ee86
PZ
4294#define DE_ERR_INT_IVB (1 << 30)
4295#define DE_GSE_IVB (1 << 29)
4296#define DE_PCH_EVENT_IVB (1 << 28)
4297#define DE_DP_A_HOTPLUG_IVB (1 << 27)
4298#define DE_AUX_CHANNEL_A_IVB (1 << 26)
4299#define DE_EDP_PSR_INT_HSW (1 << 19)
4300#define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
4301#define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
4302#define DE_PIPEC_VBLANK_IVB (1 << 10)
4303#define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
4304#define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
4305#define DE_PIPEB_VBLANK_IVB (1 << 5)
4306#define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
4307#define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
4308#define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
4309#define DE_PIPEA_VBLANK_IVB (1 << 0)
68d97538 4310#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 4311
f0f59a00 4312#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5ee8ee86 4313#define MASTER_INTERRUPT_ENABLE (1 << 31)
7eea1ddf 4314
f0f59a00
VS
4315#define DEISR _MMIO(0x44000)
4316#define DEIMR _MMIO(0x44004)
4317#define DEIIR _MMIO(0x44008)
4318#define DEIER _MMIO(0x4400c)
b9055052 4319
f0f59a00
VS
4320#define GTISR _MMIO(0x44010)
4321#define GTIMR _MMIO(0x44014)
4322#define GTIIR _MMIO(0x44018)
4323#define GTIER _MMIO(0x4401c)
b9055052 4324
f0f59a00 4325#define GEN8_MASTER_IRQ _MMIO(0x44200)
5ee8ee86
PZ
4326#define GEN8_MASTER_IRQ_CONTROL (1 << 31)
4327#define GEN8_PCU_IRQ (1 << 30)
4328#define GEN8_DE_PCH_IRQ (1 << 23)
4329#define GEN8_DE_MISC_IRQ (1 << 22)
4330#define GEN8_DE_PORT_IRQ (1 << 20)
4331#define GEN8_DE_PIPE_C_IRQ (1 << 18)
4332#define GEN8_DE_PIPE_B_IRQ (1 << 17)
4333#define GEN8_DE_PIPE_A_IRQ (1 << 16)
4334#define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
4335#define GEN8_GT_VECS_IRQ (1 << 6)
4336#define GEN8_GT_GUC_IRQ (1 << 5)
4337#define GEN8_GT_PM_IRQ (1 << 4)
8a68d464
CW
4338#define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
4339#define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
5ee8ee86
PZ
4340#define GEN8_GT_BCS_IRQ (1 << 1)
4341#define GEN8_GT_RCS_IRQ (1 << 0)
abd58f01 4342
0e53fb84
MR
4343#define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
4344
f0f59a00
VS
4345#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
4346#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
4347#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
4348#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 4349
abd58f01 4350#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 4351#define GEN8_BCS_IRQ_SHIFT 16
8a68d464
CW
4352#define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
4353#define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
abd58f01 4354#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 4355#define GEN8_WD_IRQ_SHIFT 16
abd58f01 4356
f0f59a00
VS
4357#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
4358#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
4359#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
4360#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 4361#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4362#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4363#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
8bcc0840
MR
4364#define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
4365#define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
1d9ce1cb 4366#define GEN12_PIPE_VBLANK_UNMOD (1 << 19)
abd58f01
BW
4367#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4368#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4369#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4370#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4371#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4372#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4373#define GEN8_PIPE_VSYNC (1 << 1)
4374#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 4375#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
d506a65d
MR
4376#define GEN11_PIPE_PLANE7_FAULT (1 << 22)
4377#define GEN11_PIPE_PLANE6_FAULT (1 << 21)
4378#define GEN11_PIPE_PLANE5_FAULT (1 << 20)
b21249c9 4379#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
4380#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
4381#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
4382#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 4383#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
4384#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
4385#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
4386#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 4387#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
4388#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4389 (GEN8_PIPE_CURSOR_FAULT | \
4390 GEN8_PIPE_SPRITE_FAULT | \
4391 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
4392#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
4393 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 4394 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
4395 GEN9_PIPE_PLANE3_FAULT | \
4396 GEN9_PIPE_PLANE2_FAULT | \
4397 GEN9_PIPE_PLANE1_FAULT)
d506a65d
MR
4398#define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
4399 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
4400 GEN11_PIPE_PLANE7_FAULT | \
4401 GEN11_PIPE_PLANE6_FAULT | \
4402 GEN11_PIPE_PLANE5_FAULT)
99e2d8bc
MR
4403#define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
4404 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
4405 GEN11_PIPE_PLANE5_FAULT)
abd58f01 4406
8625b221 4407#define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
5b76e860 4408#define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
8625b221 4409
f0f59a00
VS
4410#define GEN8_DE_PORT_ISR _MMIO(0x44440)
4411#define GEN8_DE_PORT_IMR _MMIO(0x44444)
4412#define GEN8_DE_PORT_IIR _MMIO(0x44448)
4413#define GEN8_DE_PORT_IER _MMIO(0x4444c)
64ad532a
VK
4414#define DSI1_NON_TE (1 << 31)
4415#define DSI0_NON_TE (1 << 30)
bb187e93 4416#define ICL_AUX_CHANNEL_E (1 << 29)
938a8a9a 4417#define ICL_AUX_CHANNEL_F (1 << 28)
88e04703
JB
4418#define GEN9_AUX_CHANNEL_D (1 << 27)
4419#define GEN9_AUX_CHANNEL_C (1 << 26)
4420#define GEN9_AUX_CHANNEL_B (1 << 25)
64ad532a
VK
4421#define DSI1_TE (1 << 24)
4422#define DSI0_TE (1 << 23)
e5abaab3
VS
4423#define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
4424#define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
4425 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
4426 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
4427#define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
9e63743e 4428#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 4429#define GEN8_AUX_CHANNEL_A (1 << 0)
20fe778f
MR
4430#define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
4431#define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
4432#define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
4433#define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
4434#define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
4435#define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
4436#define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
4437#define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
4438#define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
4439#define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
4440#define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
abd58f01 4441
f0f59a00
VS
4442#define GEN8_DE_MISC_ISR _MMIO(0x44460)
4443#define GEN8_DE_MISC_IMR _MMIO(0x44464)
4444#define GEN8_DE_MISC_IIR _MMIO(0x44468)
4445#define GEN8_DE_MISC_IER _MMIO(0x4446c)
4c4cc7ac
MK
4446#define XELPDP_PMDEMAND_RSPTOUT_ERR REG_BIT(27)
4447#define GEN8_DE_MISC_GSE REG_BIT(27)
4448#define GEN8_DE_EDP_PSR REG_BIT(19)
4449#define XELPDP_PMDEMAND_RSP REG_BIT(3)
abd58f01 4450
f0f59a00
VS
4451#define GEN8_PCU_ISR _MMIO(0x444e0)
4452#define GEN8_PCU_IMR _MMIO(0x444e4)
4453#define GEN8_PCU_IIR _MMIO(0x444e8)
4454#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 4455
df0d28c1
DP
4456#define GEN11_GU_MISC_ISR _MMIO(0x444f0)
4457#define GEN11_GU_MISC_IMR _MMIO(0x444f4)
4458#define GEN11_GU_MISC_IIR _MMIO(0x444f8)
4459#define GEN11_GU_MISC_IER _MMIO(0x444fc)
4460#define GEN11_GU_MISC_GSE (1 << 27)
4461
a6358dda
TU
4462#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
4463#define GEN11_MASTER_IRQ (1 << 31)
4464#define GEN11_PCU_IRQ (1 << 30)
df0d28c1 4465#define GEN11_GU_MISC_IRQ (1 << 29)
a6358dda
TU
4466#define GEN11_DISPLAY_IRQ (1 << 16)
4467#define GEN11_GT_DW_IRQ(x) (1 << (x))
4468#define GEN11_GT_DW1_IRQ (1 << 1)
4469#define GEN11_GT_DW0_IRQ (1 << 0)
4470
22e26af7 4471#define DG1_MSTR_TILE_INTR _MMIO(0x190008)
97b492f5 4472#define DG1_MSTR_IRQ REG_BIT(31)
22e26af7 4473#define DG1_MSTR_TILE(t) REG_BIT(t)
97b492f5 4474
a6358dda
TU
4475#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
4476#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
4477#define GEN11_AUDIO_CODEC_IRQ (1 << 24)
4478#define GEN11_DE_PCH_IRQ (1 << 23)
4479#define GEN11_DE_MISC_IRQ (1 << 22)
121e758e 4480#define GEN11_DE_HPD_IRQ (1 << 21)
a6358dda
TU
4481#define GEN11_DE_PORT_IRQ (1 << 20)
4482#define GEN11_DE_PIPE_C (1 << 18)
4483#define GEN11_DE_PIPE_B (1 << 17)
4484#define GEN11_DE_PIPE_A (1 << 16)
4485
121e758e
DP
4486#define GEN11_DE_HPD_ISR _MMIO(0x44470)
4487#define GEN11_DE_HPD_IMR _MMIO(0x44474)
4488#define GEN11_DE_HPD_IIR _MMIO(0x44478)
4489#define GEN11_DE_HPD_IER _MMIO(0x4447c)
5b76e860
VS
4490#define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
4491#define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
4492 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
4493 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
4494 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
4495 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
4496 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
4497#define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
4498#define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
4499 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
4500 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
4501 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
4502 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
4503 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
b796b971
DP
4504
4505#define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
121e758e 4506#define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
5b76e860
VS
4507#define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
4508#define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
4509#define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
4510#define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
121e758e 4511
babde06d
MK
4512#define PICAINTERRUPT_ISR _MMIO(0x16FE50)
4513#define PICAINTERRUPT_IMR _MMIO(0x16FE54)
4514#define PICAINTERRUPT_IIR _MMIO(0x16FE58)
4515#define PICAINTERRUPT_IER _MMIO(0x16FE5C)
4516
4517#define XELPDP_DP_ALT_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
4518#define XELPDP_DP_ALT_HOTPLUG_MASK REG_GENMASK(19, 16)
4519
4520#define XELPDP_AUX_TC(hpd_pin) REG_BIT(8 + _HPD_PIN_TC(hpd_pin))
4521#define XELPDP_AUX_TC_MASK REG_GENMASK(11, 8)
4522
4523#define XELPDP_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
4524#define XELPDP_TBT_HOTPLUG_MASK REG_GENMASK(3, 0)
4525
4526#define XELPDP_PORT_HOTPLUG_CTL(hpd_pin) _MMIO(0x16F270 + (_HPD_PIN_TC(hpd_pin) * 0x200))
4527#define XELPDP_TBT_HOTPLUG_ENABLE REG_BIT(6)
4528#define XELPDP_TBT_HPD_LONG_DETECT REG_BIT(5)
4529#define XELPDP_TBT_HPD_SHORT_DETECT REG_BIT(4)
4530#define XELPDP_DP_ALT_HOTPLUG_ENABLE REG_BIT(2)
4531#define XELPDP_DP_ALT_HPD_LONG_DETECT REG_BIT(1)
4532#define XELPDP_DP_ALT_HPD_SHORT_DETECT REG_BIT(0)
4533
4c4cc7ac
MK
4534#define XELPDP_INITIATE_PMDEMAND_REQUEST(dword) _MMIO(0x45230 + 4 * (dword))
4535#define XELPDP_PMDEMAND_QCLK_GV_BW_MASK REG_GENMASK(31, 16)
4536#define XELPDP_PMDEMAND_VOLTAGE_INDEX_MASK REG_GENMASK(14, 12)
4537#define XELPDP_PMDEMAND_QCLK_GV_INDEX_MASK REG_GENMASK(11, 8)
4538#define XELPDP_PMDEMAND_PIPES_MASK REG_GENMASK(7, 6)
4539#define XELPDP_PMDEMAND_DBUFS_MASK REG_GENMASK(5, 4)
4540#define XELPDP_PMDEMAND_PHYS_MASK REG_GENMASK(2, 0)
4541
4542#define XELPDP_PMDEMAND_REQ_ENABLE REG_BIT(31)
4543#define XELPDP_PMDEMAND_CDCLK_FREQ_MASK REG_GENMASK(30, 20)
4544#define XELPDP_PMDEMAND_DDICLK_FREQ_MASK REG_GENMASK(18, 8)
4545#define XELPDP_PMDEMAND_SCALERS_MASK REG_GENMASK(6, 4)
4546#define XELPDP_PMDEMAND_PLLS_MASK REG_GENMASK(2, 0)
4547
4548#define GEN12_DCPR_STATUS_1 _MMIO(0x46440)
4549#define XELPDP_PMDEMAND_INFLIGHT_STATUS REG_BIT(26)
4550
f0f59a00 4551#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0 4552/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3df3c589
VS
4553#define ILK_ELPIN_409_SELECT REG_BIT(25)
4554#define ILK_DPARB_GATE REG_BIT(22)
4555#define ILK_VSDPFD_FULL REG_BIT(21)
4556
4557#define FUSE_STRAP _MMIO(0x42014)
4558#define ILK_INTERNAL_GRAPHICS_DISABLE REG_BIT(31)
4559#define ILK_INTERNAL_DISPLAY_DISABLE REG_BIT(30)
4560#define ILK_DISPLAY_DEBUG_DISABLE REG_BIT(29)
4561#define IVB_PIPE_C_DISABLE REG_BIT(28)
4562#define ILK_HDCP_DISABLE REG_BIT(25)
4563#define ILK_eDP_A_DISABLE REG_BIT(24)
4564#define HSW_CDCLK_LIMIT REG_BIT(24)
4565#define ILK_DESKTOP REG_BIT(23)
4566#define HSW_CPU_SSC_ENABLE REG_BIT(21)
4567
4568#define FUSE_STRAP3 _MMIO(0x42020)
4569#define HSW_REF_CLK_SELECT REG_BIT(1)
4570
4571#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
4572#define ILK_VRHUNIT_CLOCK_GATE_DISABLE REG_BIT(28)
4573#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE REG_BIT(9)
4574#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE REG_BIT(8)
4575#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE REG_BIT(7)
4576#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE REG_BIT(5)
4577
4578#define IVB_CHICKEN3 _MMIO(0x4200c)
4579#define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE REG_BIT(5)
4580#define CHICKEN3_DGMG_DONE_FIX_DISABLE REG_BIT(2)
4581
4582#define CHICKEN_PAR1_1 _MMIO(0x42080)
3d0d3336
VS
4583#define IGNORE_KVMR_PIPE_A REG_BIT(23)
4584#define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
3df3c589
VS
4585#define DIS_RAM_BYPASS_PSR2_MAN_TRACK REG_BIT(16)
4586#define SKL_DE_COMPRESSED_HASH_MODE REG_BIT(15)
2590ef92 4587#define HSW_MASK_VBL_TO_PIPE_IN_SRD REG_BIT(15) /* hsw/bdw */
3df3c589
VS
4588#define FORCE_ARB_IDLE_PLANES REG_BIT(14)
4589#define SKL_EDP_PSR_FIX_RDWRAP REG_BIT(3)
4590#define IGNORE_PSR2_HW_TRACKING REG_BIT(1)
90a88643 4591
17e0adf0 4592#define CHICKEN_PAR2_1 _MMIO(0x42090)
3df3c589 4593#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT REG_BIT(14)
17e0adf0 4594
f4f4b59b 4595#define CHICKEN_MISC_2 _MMIO(0x42084)
3d0d3336
VS
4596#define CHICKEN_MISC_DISABLE_DPT REG_BIT(30) /* adl,dg2 */
4597#define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
4598#define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
3df3c589
VS
4599#define GLK_CL2_PWR_DOWN REG_BIT(12)
4600#define GLK_CL1_PWR_DOWN REG_BIT(11)
4601#define GLK_CL0_PWR_DOWN REG_BIT(10)
d8d4a512 4602
5654a162 4603#define CHICKEN_MISC_4 _MMIO(0x4208c)
2670ff5c
VS
4604#define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13)
4605#define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0)
4606#define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
5654a162 4607
fe4ab3ce
BW
4608#define _CHICKEN_PIPESL_1_A 0x420b0
4609#define _CHICKEN_PIPESL_1_B 0x420b4
3d0d3336
VS
4610#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4611#define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
4612#define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
4613#define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
4614#define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
4615#define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
4616#define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
4617#define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
4618#define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
4619#define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
4620#define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
3df3c589 4621#define HSW_FBCQ_DIS REG_BIT(22)
2590ef92
VS
4622#define HSW_UNMASK_VBL_TO_REGS_IN_SRD REG_BIT(15) /* hsw */
4623#define SKL_PSR_MASK_PLANE_FLIP REG_BIT(11) /* skl+ */
3d0d3336
VS
4624#define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
4625#define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
4626#define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
4627#define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
4628#define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
2590ef92 4629#define BDW_UNMASK_VBL_TO_REGS_IN_SRD REG_BIT(0) /* bdw */
fe4ab3ce 4630
12c4d4c1
VS
4631#define _CHICKEN_TRANS_A 0x420c0
4632#define _CHICKEN_TRANS_B 0x420c4
4633#define _CHICKEN_TRANS_C 0x420c8
4634#define _CHICKEN_TRANS_EDP 0x420cc
1d581dc3 4635#define _CHICKEN_TRANS_D 0x420d8
12c4d4c1
VS
4636#define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
4637 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
4638 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
4639 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
1d581dc3
VS
4640 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
4641 [TRANSCODER_D] = _CHICKEN_TRANS_D))
4aaa1a98
MTP
4642#define _MTL_CHICKEN_TRANS_A 0x604e0
4643#define _MTL_CHICKEN_TRANS_B 0x614e0
4644#define MTL_CHICKEN_TRANS(trans) _MMIO_TRANS((trans), \
4645 _MTL_CHICKEN_TRANS_A, \
4646 _MTL_CHICKEN_TRANS_B)
3d0d3336 4647#define PIPE_VBLANK_WITH_DELAY REG_BIT(31) /* ADL/DG2 */
2590ef92 4648#define SKL_UNMASK_VBL_TO_PIPE_IN_SRD REG_BIT(30) /* skl+ */
3d0d3336
VS
4649#define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
4650#define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
4651#define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
4652#define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
4653#define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
4654#define ADLP_1_BASED_X_GRANULARITY REG_BIT(18)
4655#define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
4656#define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
4657#define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
4658#define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
4659#define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
d86f0482 4660
f0f59a00 4661#define DISP_ARB_CTL _MMIO(0x45000)
3df3c589
VS
4662#define DISP_FBC_MEMORY_WAKE REG_BIT(31)
4663#define DISP_TILE_SURFACE_SWIZZLING REG_BIT(13)
4664#define DISP_FBC_WM_DIS REG_BIT(15)
4665
f0f59a00 4666#define DISP_ARB_CTL2 _MMIO(0x45004)
3df3c589
VS
4667#define DISP_DATA_PARTITION_5_6 REG_BIT(6)
4668#define DISP_IPC_ENABLE REG_BIT(3)
359d0eff 4669
f0f59a00 4670#define GEN7_MSG_CTL _MMIO(0x45010)
5ee8ee86
PZ
4671#define WAIT_FOR_PCH_RESET_ACK (1 << 1)
4672#define WAIT_FOR_PCH_FLR_ACK (1 << 0)
3fa01d64 4673
62afef28
MR
4674#define _BW_BUDDY0_CTL 0x45130
4675#define _BW_BUDDY1_CTL 0x45140
4676#define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
4677 _BW_BUDDY0_CTL, \
4678 _BW_BUDDY1_CTL))
3fa01d64 4679#define BW_BUDDY_DISABLE REG_BIT(31)
87e04f75 4680#define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
62afef28 4681#define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
3fa01d64 4682
62afef28
MR
4683#define _BW_BUDDY0_PAGE_MASK 0x45134
4684#define _BW_BUDDY1_PAGE_MASK 0x45144
4685#define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
4686 _BW_BUDDY0_PAGE_MASK, \
4687 _BW_BUDDY1_PAGE_MASK))
3fa01d64 4688
f0f59a00 4689#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
61c86578
RS
4690#define MTL_RESET_PICA_HANDSHAKE_EN REG_BIT(6)
4691#define RESET_PCH_HANDSHAKE_ENABLE REG_BIT(4)
553bd149 4692
79af2404 4693#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
af9f44d3 4694#define LATENCY_REPORTING_REMOVED_PIPE_D REG_BIT(31)
79af2404
JRS
4695#define SKL_SELECT_ALTERNATE_DC_EXIT REG_BIT(30)
4696#define LATENCY_REPORTING_REMOVED_PIPE_C REG_BIT(25)
4697#define LATENCY_REPORTING_REMOVED_PIPE_B REG_BIT(24)
4698#define LATENCY_REPORTING_REMOVED_PIPE_A REG_BIT(23)
4699#define ICL_DELAY_PMRSP REG_BIT(22)
4700#define DISABLE_FLR_SRC REG_BIT(15)
4701#define MASK_WAKEMEM REG_BIT(13)
59207e63 4702#define DDI_CLOCK_REG_ACCESS REG_BIT(7)
590e8ff0 4703
af9e1032
MA
4704#define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
4705#define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
4706#define DCPR_MASK_LPMODE REG_BIT(26)
4707#define DCPR_SEND_RESP_IMM REG_BIT(25)
4708#define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
4709
4c4cc7ac
MK
4710#define XELPD_CHICKEN_DCPR_3 _MMIO(0x46438)
4711#define DMD_RSP_TIMEOUT_DISABLE REG_BIT(19)
4712
f0f59a00 4713#define SKL_DFSM _MMIO(0x51000)
7a40aac1 4714#define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
74393109 4715#define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
a20e26d8
JRS
4716#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
4717#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
4718#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
4719#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
4720#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
ee595888 4721#define ICL_DFSM_DMC_DISABLE (1 << 23)
a20e26d8
JRS
4722#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
4723#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
4724#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
4725#define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
a4d082fc 4726#define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
a9419e84 4727
186a277e 4728#define SKL_DSSM _MMIO(0x51004)
186a277e
PZ
4729#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
4730#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
4731#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
4732#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
945f2672 4733
c2c70752
MR
4734#define GMD_ID_DISPLAY _MMIO(0x510a0)
4735#define GMD_ID_ARCH_MASK REG_GENMASK(31, 22)
4736#define GMD_ID_RELEASE_MASK REG_GENMASK(21, 14)
4737#define GMD_ID_STEP REG_GENMASK(5, 0)
4738
e16a3750 4739/*GEN11 chicken */
26eeea15
AS
4740#define _PIPEA_CHICKEN 0x70038
4741#define _PIPEB_CHICKEN 0x71038
4742#define _PIPEC_CHICKEN 0x72038
4743#define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
4744 _PIPEB_CHICKEN)
ba3b049f
MR
4745#define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
4746#define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
7cbea1b6
MR
4747#define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU REG_BIT(15)
4748#define DG2_RENDER_CCSTAG_4_3_EN REG_BIT(12)
4749#define PER_PIXEL_ALPHA_BYPASS_EN REG_BIT(7)
e16a3750 4750
b9055052
ZW
4751/* PCH */
4752
dce88879
LDM
4753#define PCH_DISPLAY_BASE 0xc0000u
4754
23e81d69 4755/* south display engine interrupt: IBX */
776ad806
JB
4756#define SDE_AUDIO_POWER_D (1 << 27)
4757#define SDE_AUDIO_POWER_C (1 << 26)
4758#define SDE_AUDIO_POWER_B (1 << 25)
4759#define SDE_AUDIO_POWER_SHIFT (25)
4760#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4761#define SDE_GMBUS (1 << 24)
4762#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4763#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4764#define SDE_AUDIO_HDCP_MASK (3 << 22)
4765#define SDE_AUDIO_TRANSB (1 << 21)
4766#define SDE_AUDIO_TRANSA (1 << 20)
4767#define SDE_AUDIO_TRANS_MASK (3 << 20)
4768#define SDE_POISON (1 << 19)
4769/* 18 reserved */
4770#define SDE_FDI_RXB (1 << 17)
4771#define SDE_FDI_RXA (1 << 16)
4772#define SDE_FDI_MASK (3 << 16)
4773#define SDE_AUXD (1 << 15)
4774#define SDE_AUXC (1 << 14)
4775#define SDE_AUXB (1 << 13)
4776#define SDE_AUX_MASK (7 << 13)
4777/* 12 reserved */
b9055052
ZW
4778#define SDE_CRT_HOTPLUG (1 << 11)
4779#define SDE_PORTD_HOTPLUG (1 << 10)
4780#define SDE_PORTC_HOTPLUG (1 << 9)
4781#define SDE_PORTB_HOTPLUG (1 << 8)
4782#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4783#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4784 SDE_SDVOB_HOTPLUG | \
4785 SDE_PORTB_HOTPLUG | \
4786 SDE_PORTC_HOTPLUG | \
4787 SDE_PORTD_HOTPLUG)
776ad806
JB
4788#define SDE_TRANSB_CRC_DONE (1 << 5)
4789#define SDE_TRANSB_CRC_ERR (1 << 4)
4790#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4791#define SDE_TRANSA_CRC_DONE (1 << 2)
4792#define SDE_TRANSA_CRC_ERR (1 << 1)
4793#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4794#define SDE_TRANS_MASK (0x3f)
23e81d69 4795
31604222 4796/* south display engine interrupt: CPT - CNP */
23e81d69
AJ
4797#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4798#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4799#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4800#define SDE_AUDIO_POWER_SHIFT_CPT 29
4801#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4802#define SDE_AUXD_CPT (1 << 27)
4803#define SDE_AUXC_CPT (1 << 26)
4804#define SDE_AUXB_CPT (1 << 25)
4805#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 4806#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 4807#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
4808#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4809#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4810#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4811#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4812#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4813#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4814 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4815 SDE_PORTD_HOTPLUG_CPT | \
4816 SDE_PORTC_HOTPLUG_CPT | \
4817 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
4818#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
4819 SDE_PORTD_HOTPLUG_CPT | \
4820 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
4821 SDE_PORTB_HOTPLUG_CPT | \
4822 SDE_PORTA_HOTPLUG_SPT)
23e81d69 4823#define SDE_GMBUS_CPT (1 << 17)
8664281b 4824#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4825#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4826#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4827#define SDE_FDI_RXC_CPT (1 << 8)
4828#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4829#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4830#define SDE_FDI_RXB_CPT (1 << 4)
4831#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4832#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4833#define SDE_FDI_RXA_CPT (1 << 0)
4834#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4835 SDE_AUDIO_CP_REQ_B_CPT | \
4836 SDE_AUDIO_CP_REQ_A_CPT)
4837#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4838 SDE_AUDIO_CP_CHG_B_CPT | \
4839 SDE_AUDIO_CP_CHG_A_CPT)
4840#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4841 SDE_FDI_RXB_CPT | \
4842 SDE_FDI_RXA_CPT)
b9055052 4843
babde06d
MK
4844/* south display engine interrupt: ICP/TGP/MTP */
4845#define SDE_PICAINTERRUPT REG_BIT(31)
31604222 4846#define SDE_GMBUS_ICP (1 << 23)
97011359 4847#define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
2f8a6699 4848#define SDE_TC_HOTPLUG_DG2(hpd_pin) REG_BIT(25 + _HPD_PIN_TC(hpd_pin)) /* sigh */
5f371a81 4849#define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
e76ab2cf
VS
4850#define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
4851 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
5f371a81
VS
4852 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
4853 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
e76ab2cf 4854#define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
97011359
VS
4855 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
4856 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
4857 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
4858 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
4859 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
31604222 4860
f0f59a00
VS
4861#define SDEISR _MMIO(0xc4000)
4862#define SDEIMR _MMIO(0xc4004)
4863#define SDEIIR _MMIO(0xc4008)
4864#define SDEIER _MMIO(0xc400c)
b9055052 4865
f0f59a00 4866#define SERR_INT _MMIO(0xc4040)
5ee8ee86
PZ
4867#define SERR_INT_POISON (1 << 31)
4868#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8664281b 4869
b9055052 4870/* digital port hotplug */
f0f59a00 4871#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 4872#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 4873#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
4874#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
4875#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
4876#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
4877#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
4878#define PORTD_HOTPLUG_ENABLE (1 << 20)
4879#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
4880#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
4881#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
4882#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
4883#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
4884#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
4885#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4886#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4887#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 4888#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 4889#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
4890#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
4891#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
4892#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
4893#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
4894#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
4895#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
4896#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4897#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4898#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 4899#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 4900#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
4901#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
4902#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
4903#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
4904#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
4905#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
4906#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
4907#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4908#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4909#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
4910#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
4911 BXT_DDIB_HPD_INVERT | \
4912 BXT_DDIC_HPD_INVERT)
b9055052 4913
f0f59a00 4914#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
4915#define PORTE_HOTPLUG_ENABLE (1 << 4)
4916#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
4917#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
4918#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
4919#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 4920
31604222
AS
4921/* This register is a reuse of PCH_PORT_HOTPLUG register. The
4922 * functionality covered in PCH_PORT_HOTPLUG is split into
4923 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
4924 */
4925
ed3126fa 4926#define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
5f371a81 4927#define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
f087cfe6 4928#define SHOTPLUG_CTL_DDI_HPD_OUTPUT_DATA(hpd_pin) (0x4 << (_HPD_PIN_DDI(hpd_pin) * 4))
5f371a81
VS
4929#define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
4930#define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
4931#define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
4932#define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
4933#define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
31604222
AS
4934
4935#define SHOTPLUG_CTL_TC _MMIO(0xc4034)
97011359
VS
4936#define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
4937#define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
4938#define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
f49108d0
MR
4939
4940#define SHPD_FILTER_CNT _MMIO(0xc4038)
4941#define SHPD_FILTER_CNT_500_ADJ 0x001D9
4948738e 4942#define SHPD_FILTER_CNT_250 0x000F8
f49108d0 4943
9db4a9c7
JB
4944#define _PCH_DPLL_A 0xc6014
4945#define _PCH_DPLL_B 0xc6018
9e8789ec 4946#define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4947
9db4a9c7 4948#define _PCH_FPA0 0xc6040
5ee8ee86 4949#define FP_CB_TUNE (0x3 << 22)
9db4a9c7
JB
4950#define _PCH_FPA1 0xc6044
4951#define _PCH_FPB0 0xc6048
4952#define _PCH_FPB1 0xc604c
9e8789ec
PZ
4953#define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
4954#define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 4955
f0f59a00 4956#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 4957
f0f59a00 4958#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052 4959#define DREF_CONTROL_MASK 0x7fc3
5ee8ee86
PZ
4960#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
4961#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
4962#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
4963#define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
4964#define DREF_SSC_SOURCE_DISABLE (0 << 11)
4965#define DREF_SSC_SOURCE_ENABLE (2 << 11)
4966#define DREF_SSC_SOURCE_MASK (3 << 11)
4967#define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
4968#define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
4969#define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
4970#define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
4971#define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
4972#define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
4973#define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
4974#define DREF_SSC4_DOWNSPREAD (0 << 6)
4975#define DREF_SSC4_CENTERSPREAD (1 << 6)
4976#define DREF_SSC1_DISABLE (0 << 1)
4977#define DREF_SSC1_ENABLE (1 << 1)
b9055052
ZW
4978#define DREF_SSC4_DISABLE (0)
4979#define DREF_SSC4_ENABLE (1)
4980
f0f59a00 4981#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052 4982#define FDL_TP1_TIMER_SHIFT 12
5ee8ee86 4983#define FDL_TP1_TIMER_MASK (3 << 12)
b9055052 4984#define FDL_TP2_TIMER_SHIFT 10
5ee8ee86 4985#define FDL_TP2_TIMER_MASK (3 << 10)
b9055052 4986#define RAWCLK_FREQ_MASK 0x3ff
9d81a997
RV
4987#define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
4988#define CNP_RAWCLK_DIV(div) ((div) << 16)
4989#define CNP_RAWCLK_FRAC_MASK (0xf << 26)
228a5cf3 4990#define CNP_RAWCLK_DEN(den) ((den) << 26)
4ef99abd 4991#define ICP_RAWCLK_NUM(num) ((num) << 11)
b9055052 4992
f0f59a00 4993#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 4994
f0f59a00
VS
4995#define PCH_SSC4_PARMS _MMIO(0xc6210)
4996#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 4997
f0f59a00 4998#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 4999#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 5000#define TRANS_DPLLA_SEL(pipe) 0
68d97538 5001#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 5002
b9055052
ZW
5003/* transcoder */
5004
275f01b2
DV
5005#define _PCH_TRANS_HTOTAL_A 0xe0000
5006#define TRANS_HTOTAL_SHIFT 16
5007#define TRANS_HACTIVE_SHIFT 0
5008#define _PCH_TRANS_HBLANK_A 0xe0004
5009#define TRANS_HBLANK_END_SHIFT 16
5010#define TRANS_HBLANK_START_SHIFT 0
5011#define _PCH_TRANS_HSYNC_A 0xe0008
5012#define TRANS_HSYNC_END_SHIFT 16
5013#define TRANS_HSYNC_START_SHIFT 0
5014#define _PCH_TRANS_VTOTAL_A 0xe000c
5015#define TRANS_VTOTAL_SHIFT 16
5016#define TRANS_VACTIVE_SHIFT 0
5017#define _PCH_TRANS_VBLANK_A 0xe0010
5018#define TRANS_VBLANK_END_SHIFT 16
5019#define TRANS_VBLANK_START_SHIFT 0
5020#define _PCH_TRANS_VSYNC_A 0xe0014
af7187b7 5021#define TRANS_VSYNC_END_SHIFT 16
275f01b2
DV
5022#define TRANS_VSYNC_START_SHIFT 0
5023#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5024
e3b95f1e
DV
5025#define _PCH_TRANSA_DATA_M1 0xe0030
5026#define _PCH_TRANSA_DATA_N1 0xe0034
5027#define _PCH_TRANSA_DATA_M2 0xe0038
5028#define _PCH_TRANSA_DATA_N2 0xe003c
5029#define _PCH_TRANSA_LINK_M1 0xe0040
5030#define _PCH_TRANSA_LINK_N1 0xe0044
5031#define _PCH_TRANSA_LINK_M2 0xe0048
5032#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5033
2dcbc34d 5034/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5035#define _VIDEO_DIP_CTL_A 0xe0200
5036#define _VIDEO_DIP_DATA_A 0xe0208
5037#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
5038#define GCP_COLOR_INDICATION (1 << 2)
5039#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
5040#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
5041
5042#define _VIDEO_DIP_CTL_B 0xe1200
5043#define _VIDEO_DIP_DATA_B 0xe1208
5044#define _VIDEO_DIP_GCP_B 0xe1210
5045
f0f59a00
VS
5046#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5047#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5048#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 5049
2dcbc34d 5050/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
5051#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5052#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5053#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5054
086f8e84
VS
5055#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5056#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5057#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5058
086f8e84
VS
5059#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5060#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5061#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 5062
90b107c8 5063#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 5064 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 5065 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 5066#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 5067 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 5068 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 5069#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 5070 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 5071 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5072
8c5f5f7c 5073/* Haswell DIP controls */
f0f59a00 5074
086f8e84
VS
5075#define _HSW_VIDEO_DIP_CTL_A 0x60200
5076#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5077#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
5078#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5079#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5080#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
44b42ebf 5081#define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
086f8e84
VS
5082#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5083#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
5084#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5085#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5086#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5087#define _HSW_VIDEO_DIP_GCP_A 0x60210
5088
5089#define _HSW_VIDEO_DIP_CTL_B 0x61200
5090#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5091#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
5092#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5093#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5094#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
44b42ebf 5095#define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
086f8e84
VS
5096#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5097#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
5098#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5099#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5100#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5101#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 5102
7af2be6d
AS
5103/* Icelake PPS_DATA and _ECC DIP Registers.
5104 * These are available for transcoders B,C and eDP.
5105 * Adding the _A so as to reuse the _MMIO_TRANS2
5106 * definition, with which it offsets to the right location.
5107 */
5108
5109#define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
5110#define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
5111#define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
5112#define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
5113
f0f59a00 5114#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
5cb3c1a1 5115#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
f0f59a00
VS
5116#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
5117#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
5118#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
5cb3c1a1 5119#define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
f0f59a00 5120#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
44b42ebf 5121#define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
7af2be6d
AS
5122#define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
5123#define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
f0f59a00
VS
5124
5125#define _HSW_STEREO_3D_CTL_A 0x70020
5ee8ee86 5126#define S3D_ENABLE (1 << 31)
f0f59a00
VS
5127#define _HSW_STEREO_3D_CTL_B 0x71020
5128
5129#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 5130
275f01b2
DV
5131#define _PCH_TRANS_HTOTAL_B 0xe1000
5132#define _PCH_TRANS_HBLANK_B 0xe1004
5133#define _PCH_TRANS_HSYNC_B 0xe1008
5134#define _PCH_TRANS_VTOTAL_B 0xe100c
5135#define _PCH_TRANS_VBLANK_B 0xe1010
5136#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 5137#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 5138
f0f59a00
VS
5139#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5140#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5141#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5142#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5143#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5144#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5145#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5146
e3b95f1e
DV
5147#define _PCH_TRANSB_DATA_M1 0xe1030
5148#define _PCH_TRANSB_DATA_N1 0xe1034
5149#define _PCH_TRANSB_DATA_M2 0xe1038
5150#define _PCH_TRANSB_DATA_N2 0xe103c
5151#define _PCH_TRANSB_LINK_M1 0xe1040
5152#define _PCH_TRANSB_LINK_N1 0xe1044
5153#define _PCH_TRANSB_LINK_M2 0xe1048
5154#define _PCH_TRANSB_LINK_N2 0xe104c
5155
f0f59a00
VS
5156#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5157#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5158#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5159#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5160#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5161#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5162#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5163#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5164
ab9412ba
DV
5165#define _PCH_TRANSACONF 0xf0008
5166#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
5167#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5168#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
e93a590c
VS
5169#define TRANS_ENABLE REG_BIT(31)
5170#define TRANS_STATE_ENABLE REG_BIT(30)
5171#define TRANS_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* ibx */
5172#define TRANS_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANS_FRAME_START_DELAY_MASK, (x)) /* ibx: 0-3 */
5173#define TRANS_INTERLACE_MASK REG_GENMASK(23, 21)
5174#define TRANS_INTERLACE_PROGRESSIVE REG_FIELD_PREP(TRANS_INTERLACE_MASK, 0)
5175#define TRANS_INTERLACE_LEGACY_VSYNC_IBX REG_FIELD_PREP(TRANS_INTERLACE_MASK, 2) /* ibx */
5176#define TRANS_INTERLACE_INTERLACED REG_FIELD_PREP(TRANS_INTERLACE_MASK, 3)
5177#define TRANS_BPC_MASK REG_GENMASK(7, 5) /* ibx */
5178#define TRANS_BPC_8 REG_FIELD_PREP(TRANS_BPC_MASK, 0)
5179#define TRANS_BPC_10 REG_FIELD_PREP(TRANS_BPC_MASK, 1)
5180#define TRANS_BPC_6 REG_FIELD_PREP(TRANS_BPC_MASK, 2)
5181#define TRANS_BPC_12 REG_FIELD_PREP(TRANS_BPC_MASK, 3)
3df3c589 5182
ce40141f
DV
5183#define _TRANSA_CHICKEN1 0xf0060
5184#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 5185#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3df3c589
VS
5186#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE REG_BIT(10)
5187#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE REG_BIT(4)
5188
3bcf603f
JB
5189#define _TRANSA_CHICKEN2 0xf0064
5190#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 5191#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3df3c589
VS
5192#define TRANS_CHICKEN2_TIMING_OVERRIDE REG_BIT(31)
5193#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED REG_BIT(29)
5194#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
5195#define TRANS_CHICKEN2_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANS_CHICKEN2_FRAME_START_DELAY_MASK, (x)) /* 0-3 */
5196#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER REG_BIT(26)
5197#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH REG_BIT(25)
3bcf603f 5198
f0f59a00 5199#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
5200#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5201#define FDIA_PHASE_SYNC_SHIFT_EN 18
babde06d
MK
5202#define INVERT_DDIE_HPD REG_BIT(28)
5203#define INVERT_DDID_HPD_MTP REG_BIT(27)
5204#define INVERT_TC4_HPD REG_BIT(26)
5205#define INVERT_TC3_HPD REG_BIT(25)
5206#define INVERT_TC2_HPD REG_BIT(24)
5207#define INVERT_TC1_HPD REG_BIT(23)
b18c1eb9
CT
5208#define INVERT_DDID_HPD (1 << 18)
5209#define INVERT_DDIC_HPD (1 << 17)
5210#define INVERT_DDIB_HPD (1 << 16)
5211#define INVERT_DDIA_HPD (1 << 15)
5ee8ee86
PZ
5212#define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5213#define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
01a415fd 5214#define FDI_BC_BIFURCATION_SELECT (1 << 12)
3b92e263
RV
5215#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
5216#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
9b2383a7 5217#define SBCLK_RUN_REFCLK_DIS (1 << 7)
ba21bb24 5218#define ICP_SECOND_PPS_IO_SELECT REG_BIT(2)
5ee8ee86 5219#define SPT_PWM_GRANULARITY (1 << 0)
f0f59a00 5220#define SOUTH_CHICKEN2 _MMIO(0xc2004)
5ee8ee86
PZ
5221#define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
5222#define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
5223#define LPT_PWM_GRANULARITY (1 << 5)
5224#define DPLS_EDP_PPS_FIX_DIS (1 << 0)
645c62a5 5225
f0f59a00 5226#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
5ee8ee86
PZ
5227#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
5228#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
5229#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
c746063a 5230#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
5ee8ee86
PZ
5231#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
5232#define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
5233#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
382b0936 5234
f0f59a00
VS
5235#define _PCH_DP_B 0xe4100
5236#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
5237#define _PCH_DPB_AUX_CH_CTL 0xe4110
5238#define _PCH_DPB_AUX_CH_DATA1 0xe4114
5239#define _PCH_DPB_AUX_CH_DATA2 0xe4118
5240#define _PCH_DPB_AUX_CH_DATA3 0xe411c
5241#define _PCH_DPB_AUX_CH_DATA4 0xe4120
5242#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 5243
f0f59a00
VS
5244#define _PCH_DP_C 0xe4200
5245#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
5246#define _PCH_DPC_AUX_CH_CTL 0xe4210
5247#define _PCH_DPC_AUX_CH_DATA1 0xe4214
5248#define _PCH_DPC_AUX_CH_DATA2 0xe4218
5249#define _PCH_DPC_AUX_CH_DATA3 0xe421c
5250#define _PCH_DPC_AUX_CH_DATA4 0xe4220
5251#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 5252
f0f59a00
VS
5253#define _PCH_DP_D 0xe4300
5254#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
5255#define _PCH_DPD_AUX_CH_CTL 0xe4310
5256#define _PCH_DPD_AUX_CH_DATA1 0xe4314
5257#define _PCH_DPD_AUX_CH_DATA2 0xe4318
5258#define _PCH_DPD_AUX_CH_DATA3 0xe431c
5259#define _PCH_DPD_AUX_CH_DATA4 0xe4320
5260#define _PCH_DPD_AUX_CH_DATA5 0xe4324
5261
bdabdb63
VS
5262#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
5263#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 5264
8db9d77b 5265/* CPT */
086f8e84
VS
5266#define _TRANS_DP_CTL_A 0xe0300
5267#define _TRANS_DP_CTL_B 0xe1300
5268#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 5269#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
e93a590c
VS
5270#define TRANS_DP_OUTPUT_ENABLE REG_BIT(31)
5271#define TRANS_DP_PORT_SEL_MASK REG_GENMASK(30, 29)
5272#define TRANS_DP_PORT_SEL_NONE REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, 3)
5273#define TRANS_DP_PORT_SEL(port) REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, (port) - PORT_B)
5274#define TRANS_DP_AUDIO_ONLY REG_BIT(26)
5275#define TRANS_DP_ENH_FRAMING REG_BIT(18)
5276#define TRANS_DP_BPC_MASK REG_GENMASK(10, 9)
5277#define TRANS_DP_BPC_8 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 0)
5278#define TRANS_DP_BPC_10 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 1)
5279#define TRANS_DP_BPC_6 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 2)
5280#define TRANS_DP_BPC_12 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 3)
5281#define TRANS_DP_VSYNC_ACTIVE_HIGH REG_BIT(4)
5282#define TRANS_DP_HSYNC_ACTIVE_HIGH REG_BIT(3)
8db9d77b 5283
59821ed9
JN
5284#define _TRANS_DP2_CTL_A 0x600a0
5285#define _TRANS_DP2_CTL_B 0x610a0
5286#define _TRANS_DP2_CTL_C 0x620a0
5287#define _TRANS_DP2_CTL_D 0x630a0
5288#define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
5289#define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31)
5290#define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30)
5291#define TRANS_DP2_DEBUG_ENABLE REG_BIT(23)
5292
1db18260
JN
5293#define _TRANS_DP2_VFREQHIGH_A 0x600a4
5294#define _TRANS_DP2_VFREQHIGH_B 0x610a4
5295#define _TRANS_DP2_VFREQHIGH_C 0x620a4
5296#define _TRANS_DP2_VFREQHIGH_D 0x630a4
5297#define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
5298#define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8)
5299#define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
5300
5301#define _TRANS_DP2_VFREQLOW_A 0x600a8
5302#define _TRANS_DP2_VFREQLOW_B 0x610a8
5303#define _TRANS_DP2_VFREQLOW_C 0x620a8
5304#define _TRANS_DP2_VFREQLOW_D 0x630a8
5305#define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
5306
8db9d77b
ZW
5307/* SNB eDP training params */
5308/* SNB A-stepping */
5ee8ee86
PZ
5309#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
5310#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
5311#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
5312#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8db9d77b 5313/* SNB B-stepping */
5ee8ee86
PZ
5314#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
5315#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
5316#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
5317#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
5318#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
5319#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
8db9d77b 5320
1a2eb460 5321/* IVB */
5ee8ee86
PZ
5322#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
5323#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
5324#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
5325#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
5326#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
5327#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
5328#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
1a2eb460
KP
5329
5330/* legacy values */
5ee8ee86
PZ
5331#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
5332#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
5333#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
5334#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
5335#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
1a2eb460 5336
5ee8ee86 5337#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
1a2eb460 5338
f0f59a00 5339#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 5340
3accaf7e 5341#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 5342#define EDRAM_ENABLED 0x1
c02e85a0
MK
5343#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
5344#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
5345#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 5346
f0f59a00 5347#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
5348#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
5349#define PIXEL_OVERLAP_CNT_SHIFT 30
5350
f0f59a00 5351#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
5ee8ee86 5352#define GEN6_PCODE_READY (1 << 31)
5f38c3fb
DS
5353#define GEN6_PCODE_MB_PARAM2 REG_GENMASK(23, 16)
5354#define GEN6_PCODE_MB_PARAM1 REG_GENMASK(15, 8)
5355#define GEN6_PCODE_MB_COMMAND REG_GENMASK(7, 0)
87660502
L
5356#define GEN6_PCODE_ERROR_MASK 0xFF
5357#define GEN6_PCODE_SUCCESS 0x0
5358#define GEN6_PCODE_ILLEGAL_CMD 0x1
5359#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
5360#define GEN6_PCODE_TIMEOUT 0x3
5361#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
5362#define GEN7_PCODE_TIMEOUT 0x2
5363#define GEN7_PCODE_ILLEGAL_DATA 0x3
f22fd334
MR
5364#define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
5365#define GEN11_PCODE_LOCKED 0x6
f136c58a 5366#define GEN11_PCODE_REJECTED 0x11
87660502 5367#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
3e8ddd9e
VS
5368#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5369#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
5370#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5371#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 5372#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5 5373#define GEN9_PCODE_READ_MEM_LATENCY 0x6
3fecf93c
VS
5374#define GEN9_MEM_LATENCY_LEVEL_3_7_MASK REG_GENMASK(31, 24)
5375#define GEN9_MEM_LATENCY_LEVEL_2_6_MASK REG_GENMASK(23, 16)
5376#define GEN9_MEM_LATENCY_LEVEL_1_5_MASK REG_GENMASK(15, 8)
5377#define GEN9_MEM_LATENCY_LEVEL_0_4_MASK REG_GENMASK(7, 0)
ee5e5e7a 5378#define SKL_PCODE_LOAD_HDCP_KEYS 0x5
5d96d8af
DL
5379#define SKL_PCODE_CDCLK_CONTROL 0x7
5380#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
5381#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
5382#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5383#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
5384#define GEN6_READ_OC_PARAMS 0xc
c457d9cf
VS
5385#define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
5386#define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
5387#define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
192fbfb7 5388#define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
ceb0cc3b
SL
5389#define DISPLAY_TO_PCODE_CDCLK_MAX 0x28D
5390#define DISPLAY_TO_PCODE_VOLTAGE_MASK REG_GENMASK(1, 0)
5391#define DISPLAY_TO_PCODE_VOLTAGE_MAX DISPLAY_TO_PCODE_VOLTAGE_MASK
5392#define DISPLAY_TO_PCODE_CDCLK_VALID REG_BIT(27)
5393#define DISPLAY_TO_PCODE_PIPE_COUNT_VALID REG_BIT(31)
5394#define DISPLAY_TO_PCODE_CDCLK_MASK REG_GENMASK(25, 16)
5395#define DISPLAY_TO_PCODE_PIPE_COUNT_MASK REG_GENMASK(30, 28)
5396#define DISPLAY_TO_PCODE_CDCLK(x) REG_FIELD_PREP(DISPLAY_TO_PCODE_CDCLK_MASK, (x))
5397#define DISPLAY_TO_PCODE_PIPE_COUNT(x) REG_FIELD_PREP(DISPLAY_TO_PCODE_PIPE_COUNT_MASK, (x))
5398#define DISPLAY_TO_PCODE_VOLTAGE(x) REG_FIELD_PREP(DISPLAY_TO_PCODE_VOLTAGE_MASK, (x))
5399#define DISPLAY_TO_PCODE_UPDATE_MASK(cdclk, num_pipes, voltage_level) \
5400 ((DISPLAY_TO_PCODE_CDCLK(cdclk)) | \
5401 (DISPLAY_TO_PCODE_PIPE_COUNT(num_pipes)) | \
5402 (DISPLAY_TO_PCODE_VOLTAGE(voltage_level)))
f136c58a 5403#define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
4bdba4f4
VS
5404#define ICL_PCODE_REP_QGV_MASK REG_GENMASK(1, 0)
5405#define ICL_PCODE_REP_QGV_SAFE REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 0)
5406#define ICL_PCODE_REP_QGV_POLL REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 1)
5407#define ICL_PCODE_REP_QGV_REJECTED REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 2)
5408#define ADLS_PCODE_REP_PSF_MASK REG_GENMASK(3, 2)
5409#define ADLS_PCODE_REP_PSF_SAFE REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 0)
5410#define ADLS_PCODE_REP_PSF_POLL REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 1)
5411#define ADLS_PCODE_REP_PSF_REJECTED REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 2)
5412#define ICL_PCODE_REQ_QGV_PT_MASK REG_GENMASK(7, 0)
5413#define ICL_PCODE_REQ_QGV_PT(x) REG_FIELD_PREP(ICL_PCODE_REQ_QGV_PT_MASK, (x))
5414#define ADLS_PCODE_REQ_PSF_PT_MASK REG_GENMASK(10, 8)
5415#define ADLS_PCODE_REQ_PSF_PT(x) REG_FIELD_PREP(ADLS_PCODE_REQ_PSF_PT_MASK, (x))
515b2392
PZ
5416#define GEN6_PCODE_READ_D_COMP 0x10
5417#define GEN6_PCODE_WRITE_D_COMP 0x11
feb7e0ef 5418#define ICL_PCODE_EXIT_TCCOLD 0x12
f8437dd1 5419#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 5420#define DISPLAY_IPS_CONTROL 0x19
3c02934b
JRS
5421#define TGL_PCODE_TCCOLD 0x26
5422#define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
05e31dd7
ID
5423#define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
5424#define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
61843f0e
VS
5425 /* See also IPS_CTL */
5426#define IPS_PCODE_CONTROL (1 << 30)
3e8ddd9e 5427#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
656d1b89
L
5428#define GEN9_PCODE_SAGV_CONTROL 0x21
5429#define GEN9_SAGV_DISABLE 0x0
5430#define GEN9_SAGV_IS_DISABLED 0x1
5431#define GEN9_SAGV_ENABLE 0x3
f9c730ed
MR
5432#define DG1_PCODE_STATUS 0x7E
5433#define DG1_UNCORE_GET_INIT_STATUS 0x0
5434#define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
c8939848
AD
5435#define PCODE_POWER_SETUP 0x7C
5436#define POWER_SETUP_SUBCOMMAND_READ_I1 0x4
5437#define POWER_SETUP_SUBCOMMAND_WRITE_I1 0x5
5438#define POWER_SETUP_I1_WATTS REG_BIT(31)
5439#define POWER_SETUP_I1_SHIFT 6 /* 10.6 fixed point format */
5440#define POWER_SETUP_I1_DATA_MASK REG_GENMASK(15, 0)
da80f047 5441#define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
7d809707
MR
5442#define XEHP_PCODE_FREQUENCY_CONFIG 0x6e /* xehpsdv, pvc */
5443/* XEHP_PCODE_FREQUENCY_CONFIG sub-commands (param1) */
9d15dd1b
DS
5444#define PCODE_MBOX_FC_SC_READ_FUSED_P0 0x0
5445#define PCODE_MBOX_FC_SC_READ_FUSED_PN 0x1
5446/* PCODE_MBOX_DOMAIN_* - mailbox domain IDs */
7d809707 5447/* XEHP_PCODE_FREQUENCY_CONFIG param2 */
9d15dd1b
DS
5448#define PCODE_MBOX_DOMAIN_NONE 0x0
5449#define PCODE_MBOX_DOMAIN_MEDIAFF 0x3
f0f59a00 5450#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 5451#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5452#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 5453#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 5454
e3689190 5455/* IVYBRIDGE DPF */
f0f59a00 5456#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
5ee8ee86
PZ
5457#define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
5458#define GEN7_PARITY_ERROR_VALID (1 << 13)
5459#define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
5460#define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
e3689190 5461#define GEN7_PARITY_ERROR_ROW(reg) \
9e8789ec 5462 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
e3689190 5463#define GEN7_PARITY_ERROR_BANK(reg) \
9e8789ec 5464 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
e3689190 5465#define GEN7_PARITY_ERROR_SUBBANK(reg) \
9e8789ec 5466 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5ee8ee86 5467#define GEN7_L3CDERRST1_ENABLE (1 << 7)
e3689190 5468
ae662d31
EA
5469/* These are the 4 32-bit write offset registers for each stream
5470 * output buffer. It determines the offset from the
5471 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5472 */
f0f59a00 5473#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 5474
9c3a16c8 5475/*
75e39688
ID
5476 * HSW - ICL power wells
5477 *
5478 * Platforms have up to 3 power well control register sets, each set
5479 * controlling up to 16 power wells via a request/status HW flag tuple:
5480 * - main (HSW_PWR_WELL_CTL[1-4])
5481 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
5482 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
5483 * Each control register set consists of up to 4 registers used by different
5484 * sources that can request a power well to be enabled:
5485 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
5486 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
5487 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
5488 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9c3a16c8 5489 */
75e39688
ID
5490#define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
5491#define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
5492#define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
5493#define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
5494#define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
5495#define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
5496
5497/* HSW/BDW power well */
5498#define HSW_PW_CTL_IDX_GLOBAL 15
5499
a4d082fc 5500/* SKL/BXT/GLK power wells */
75e39688
ID
5501#define SKL_PW_CTL_IDX_PW_2 15
5502#define SKL_PW_CTL_IDX_PW_1 14
75e39688
ID
5503#define GLK_PW_CTL_IDX_AUX_C 10
5504#define GLK_PW_CTL_IDX_AUX_B 9
5505#define GLK_PW_CTL_IDX_AUX_A 8
75e39688
ID
5506#define SKL_PW_CTL_IDX_DDI_D 4
5507#define SKL_PW_CTL_IDX_DDI_C 3
5508#define SKL_PW_CTL_IDX_DDI_B 2
5509#define SKL_PW_CTL_IDX_DDI_A_E 1
5510#define GLK_PW_CTL_IDX_DDI_A 1
5511#define SKL_PW_CTL_IDX_MISC_IO 0
5512
656409bb 5513/* ICL/TGL - power wells */
1db27a72 5514#define TGL_PW_CTL_IDX_PW_5 4
75e39688
ID
5515#define ICL_PW_CTL_IDX_PW_4 3
5516#define ICL_PW_CTL_IDX_PW_3 2
5517#define ICL_PW_CTL_IDX_PW_2 1
5518#define ICL_PW_CTL_IDX_PW_1 0
5519
a6922f4a
MR
5520/* XE_LPD - power wells */
5521#define XELPD_PW_CTL_IDX_PW_D 8
5522#define XELPD_PW_CTL_IDX_PW_C 7
5523#define XELPD_PW_CTL_IDX_PW_B 6
5524#define XELPD_PW_CTL_IDX_PW_A 5
5525
75e39688
ID
5526#define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
5527#define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
5528#define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
656409bb
ID
5529#define TGL_PW_CTL_IDX_AUX_TBT6 14
5530#define TGL_PW_CTL_IDX_AUX_TBT5 13
5531#define TGL_PW_CTL_IDX_AUX_TBT4 12
75e39688 5532#define ICL_PW_CTL_IDX_AUX_TBT4 11
656409bb 5533#define TGL_PW_CTL_IDX_AUX_TBT3 11
75e39688 5534#define ICL_PW_CTL_IDX_AUX_TBT3 10
656409bb 5535#define TGL_PW_CTL_IDX_AUX_TBT2 10
75e39688 5536#define ICL_PW_CTL_IDX_AUX_TBT2 9
656409bb 5537#define TGL_PW_CTL_IDX_AUX_TBT1 9
75e39688 5538#define ICL_PW_CTL_IDX_AUX_TBT1 8
656409bb 5539#define TGL_PW_CTL_IDX_AUX_TC6 8
a6922f4a 5540#define XELPD_PW_CTL_IDX_AUX_E 8
656409bb 5541#define TGL_PW_CTL_IDX_AUX_TC5 7
a6922f4a 5542#define XELPD_PW_CTL_IDX_AUX_D 7
656409bb 5543#define TGL_PW_CTL_IDX_AUX_TC4 6
75e39688 5544#define ICL_PW_CTL_IDX_AUX_F 5
656409bb 5545#define TGL_PW_CTL_IDX_AUX_TC3 5
75e39688 5546#define ICL_PW_CTL_IDX_AUX_E 4
656409bb 5547#define TGL_PW_CTL_IDX_AUX_TC2 4
75e39688 5548#define ICL_PW_CTL_IDX_AUX_D 3
656409bb 5549#define TGL_PW_CTL_IDX_AUX_TC1 3
75e39688
ID
5550#define ICL_PW_CTL_IDX_AUX_C 2
5551#define ICL_PW_CTL_IDX_AUX_B 1
5552#define ICL_PW_CTL_IDX_AUX_A 0
5553
5554#define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
5555#define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
5556#define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
a6922f4a 5557#define XELPD_PW_CTL_IDX_DDI_E 8
656409bb 5558#define TGL_PW_CTL_IDX_DDI_TC6 8
a6922f4a 5559#define XELPD_PW_CTL_IDX_DDI_D 7
656409bb
ID
5560#define TGL_PW_CTL_IDX_DDI_TC5 7
5561#define TGL_PW_CTL_IDX_DDI_TC4 6
75e39688 5562#define ICL_PW_CTL_IDX_DDI_F 5
656409bb 5563#define TGL_PW_CTL_IDX_DDI_TC3 5
75e39688 5564#define ICL_PW_CTL_IDX_DDI_E 4
656409bb 5565#define TGL_PW_CTL_IDX_DDI_TC2 4
75e39688 5566#define ICL_PW_CTL_IDX_DDI_D 3
656409bb 5567#define TGL_PW_CTL_IDX_DDI_TC1 3
75e39688
ID
5568#define ICL_PW_CTL_IDX_DDI_C 2
5569#define ICL_PW_CTL_IDX_DDI_B 1
5570#define ICL_PW_CTL_IDX_DDI_A 0
5571
5572/* HSW - power well misc debug registers */
f0f59a00 5573#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
5ee8ee86
PZ
5574#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
5575#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
5576#define HSW_PWR_WELL_FORCE_ON (1 << 19)
f0f59a00 5577#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 5578
94dd5138 5579/* SKL Fuse Status */
b2891eb2
ID
5580enum skl_power_gate {
5581 SKL_PG0,
5582 SKL_PG1,
5583 SKL_PG2,
1a260e11
ID
5584 ICL_PG3,
5585 ICL_PG4,
b2891eb2
ID
5586};
5587
f0f59a00 5588#define SKL_FUSE_STATUS _MMIO(0x42000)
5ee8ee86 5589#define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
75e39688
ID
5590/*
5591 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
5592 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
5593 */
5594#define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
5595 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
5596/*
5597 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
5598 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
5599 */
5600#define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
5601 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
b2891eb2 5602#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
94dd5138 5603
ffd7e32d
LDM
5604#define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
5605#define _ICL_AUX_ANAOVRD1_A 0x162398
5606#define _ICL_AUX_ANAOVRD1_B 0x6C398
5607#define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
5608 _ICL_AUX_ANAOVRD1_A, \
ab340258 5609 _ICL_AUX_ANAOVRD1_B))
ffd7e32d
LDM
5610#define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
5611#define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
5612
e7e104c3 5613/* Per-pipe DDI Function Control */
086f8e84
VS
5614#define _TRANS_DDI_FUNC_CTL_A 0x60400
5615#define _TRANS_DDI_FUNC_CTL_B 0x61400
5616#define _TRANS_DDI_FUNC_CTL_C 0x62400
f1f1d4fa 5617#define _TRANS_DDI_FUNC_CTL_D 0x63400
086f8e84 5618#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
49edbd49
MC
5619#define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
5620#define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
f0f59a00 5621#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 5622
5ee8ee86 5623#define TRANS_DDI_FUNC_ENABLE (1 << 31)
e7e104c3 5624/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
26804afd 5625#define TRANS_DDI_PORT_SHIFT 28
df16b636
MK
5626#define TGL_TRANS_DDI_PORT_SHIFT 27
5627#define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
5628#define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
5629#define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
5630#define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
5ee8ee86
PZ
5631#define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
5632#define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
5633#define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
5634#define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
5635#define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
7bb97db8 5636#define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24)
5ee8ee86
PZ
5637#define TRANS_DDI_BPC_MASK (7 << 20)
5638#define TRANS_DDI_BPC_8 (0 << 20)
5639#define TRANS_DDI_BPC_10 (1 << 20)
5640#define TRANS_DDI_BPC_6 (2 << 20)
5641#define TRANS_DDI_BPC_12 (3 << 20)
a4d082fc 5642#define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
dc5b8ed5 5643#define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
5ee8ee86
PZ
5644#define TRANS_DDI_PVSYNC (1 << 17)
5645#define TRANS_DDI_PHSYNC (1 << 16)
a4d082fc 5646#define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
5ee8ee86
PZ
5647#define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
5648#define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
5649#define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
5650#define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
5651#define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
4d89adc7 5652#define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
bb747fa5 5653#define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
b3545e08
LDM
5654#define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
5655 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
5ee8ee86
PZ
5656#define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
5657#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
5658#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
5659#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
1a67a168 5660#define TRANS_DDI_HDCP_SELECT REG_BIT(5)
5ee8ee86
PZ
5661#define TRANS_DDI_BFI_ENABLE (1 << 4)
5662#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
b66a8aba
AN
5663#define TRANS_DDI_PORT_WIDTH_MASK REG_GENMASK(3, 1)
5664#define TRANS_DDI_PORT_WIDTH(width) REG_FIELD_PREP(TRANS_DDI_PORT_WIDTH_MASK, (width) - 1)
5ee8ee86 5665#define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
15953637
SS
5666#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
5667 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
5668 | TRANS_DDI_HDMI_SCRAMBLING)
e7e104c3 5669
49edbd49
MC
5670#define _TRANS_DDI_FUNC_CTL2_A 0x60404
5671#define _TRANS_DDI_FUNC_CTL2_B 0x61404
5672#define _TRANS_DDI_FUNC_CTL2_C 0x62404
5673#define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
5674#define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
5675#define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
d4d7d9ca
VS
5676#define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
5677#define PORT_SYNC_MODE_ENABLE REG_BIT(4)
5678#define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
5679#define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
49edbd49 5680
573d7ce4
ID
5681#define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
5682#define DISABLE_DPT_CLK_GATING REG_BIT(1)
5683
0e87f667 5684/* DisplayPort Transport Control */
086f8e84
VS
5685#define _DP_TP_CTL_A 0x64040
5686#define _DP_TP_CTL_B 0x64140
4444df6e 5687#define _TGL_DP_TP_CTL_A 0x60540
f0f59a00 5688#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
4444df6e 5689#define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
5ee8ee86 5690#define DP_TP_CTL_ENABLE (1 << 31)
5c44b938 5691#define DP_TP_CTL_FEC_ENABLE (1 << 30)
5ee8ee86
PZ
5692#define DP_TP_CTL_MODE_SST (0 << 27)
5693#define DP_TP_CTL_MODE_MST (1 << 27)
5694#define DP_TP_CTL_FORCE_ACT (1 << 25)
5695#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
5696#define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
5697#define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
5698#define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
5699#define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
5700#define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
5701#define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
5702#define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
5703#define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
5704#define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
0e87f667 5705
e411b2c1 5706/* DisplayPort Transport Status */
086f8e84
VS
5707#define _DP_TP_STATUS_A 0x64044
5708#define _DP_TP_STATUS_B 0x64144
4444df6e 5709#define _TGL_DP_TP_STATUS_A 0x60544
f0f59a00 5710#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
4444df6e 5711#define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
5c44b938 5712#define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
5ee8ee86
PZ
5713#define DP_TP_STATUS_IDLE_DONE (1 << 25)
5714#define DP_TP_STATUS_ACT_SENT (1 << 24)
5715#define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
5716#define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
01b887c3
DA
5717#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5718#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5719#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 5720
03f896a1 5721/* DDI Buffer Control */
086f8e84
VS
5722#define _DDI_BUF_CTL_A 0x64000
5723#define _DDI_BUF_CTL_B 0x64100
23ef6194 5724/* Known as DDI_CTL_DE in MTL+ */
f0f59a00 5725#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5ee8ee86 5726#define DDI_BUF_CTL_ENABLE (1 << 31)
c5fe6a06 5727#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5ee8ee86 5728#define DDI_BUF_EMP_MASK (0xf << 24)
414002f1 5729#define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
23ef6194
JRS
5730#define DDI_BUF_PORT_DATA_MASK REG_GENMASK(19, 18)
5731#define DDI_BUF_PORT_DATA_10BIT REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 0)
5732#define DDI_BUF_PORT_DATA_20BIT REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 1)
5733#define DDI_BUF_PORT_DATA_40BIT REG_FIELD_PREP(DDI_BUF_PORT_DATA_MASK, 2)
5ee8ee86
PZ
5734#define DDI_BUF_PORT_REVERSAL (1 << 16)
5735#define DDI_BUF_IS_IDLE (1 << 7)
55ce306c 5736#define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
5ee8ee86 5737#define DDI_A_4_LANES (1 << 4)
17aa6be9 5738#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
5739#define DDI_PORT_WIDTH_MASK (7 << 1)
5740#define DDI_PORT_WIDTH_SHIFT 1
5ee8ee86 5741#define DDI_INIT_DISPLAY_DETECTED (1 << 0)
03f896a1 5742
bb879a44 5743/* DDI Buffer Translations */
086f8e84
VS
5744#define _DDI_BUF_TRANS_A 0x64E00
5745#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00 5746#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
c110ae6c 5747#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
f0f59a00 5748#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 5749
fce214ae
AM
5750/* DDI DP Compliance Control */
5751#define _DDI_DP_COMP_CTL_A 0x605F0
5752#define _DDI_DP_COMP_CTL_B 0x615F0
5753#define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
5754#define DDI_DP_COMP_CTL_ENABLE (1 << 31)
5755#define DDI_DP_COMP_CTL_D10_2 (0 << 28)
5756#define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
5757#define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
5758#define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
5759#define DDI_DP_COMP_CTL_HBR2 (4 << 28)
5760#define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
5761#define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
5762
5763/* DDI DP Compliance Pattern */
5764#define _DDI_DP_COMP_PAT_A 0x605F4
5765#define _DDI_DP_COMP_PAT_B 0x615F4
5766#define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
5767
7501a4d8
ED
5768/* Sideband Interface (SBI) is programmed indirectly, via
5769 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5770 * which contains the payload */
f0f59a00
VS
5771#define SBI_ADDR _MMIO(0xC6000)
5772#define SBI_DATA _MMIO(0xC6004)
5773#define SBI_CTL_STAT _MMIO(0xC6008)
5ee8ee86
PZ
5774#define SBI_CTL_DEST_ICLK (0x0 << 16)
5775#define SBI_CTL_DEST_MPHY (0x1 << 16)
5776#define SBI_CTL_OP_IORD (0x2 << 8)
5777#define SBI_CTL_OP_IOWR (0x3 << 8)
5778#define SBI_CTL_OP_CRRD (0x6 << 8)
5779#define SBI_CTL_OP_CRWR (0x7 << 8)
5780#define SBI_RESPONSE_FAIL (0x1 << 1)
5781#define SBI_RESPONSE_SUCCESS (0x0 << 1)
5782#define SBI_BUSY (0x1 << 0)
5783#define SBI_READY (0x0 << 0)
52f025ef 5784
ccf1c867 5785/* SBI offsets */
f7be2c21 5786#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 5787#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6 5788#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
5ee8ee86
PZ
5789#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
5790#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
8802e5b6 5791#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
5ee8ee86
PZ
5792#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
5793#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
5794#define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
5795#define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
f7be2c21 5796#define SBI_SSCDITHPHASE 0x0204
5e49cea6 5797#define SBI_SSCCTL 0x020c
ccf1c867 5798#define SBI_SSCCTL6 0x060C
5ee8ee86
PZ
5799#define SBI_SSCCTL_PATHALT (1 << 3)
5800#define SBI_SSCCTL_DISABLE (1 << 0)
ccf1c867 5801#define SBI_SSCAUXDIV6 0x0610
8802e5b6 5802#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
5ee8ee86
PZ
5803#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
5804#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
5e49cea6 5805#define SBI_DBUFF0 0x2a00
2fa86a1f 5806#define SBI_GEN0 0x1f00
5ee8ee86 5807#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
ccf1c867 5808
52f025ef 5809/* LPT PIXCLK_GATE */
f0f59a00 5810#define PIXCLK_GATE _MMIO(0xC6020)
5ee8ee86
PZ
5811#define PIXCLK_GATE_UNGATE (1 << 0)
5812#define PIXCLK_GATE_GATE (0 << 0)
52f025ef 5813
e93ea06a 5814/* SPLL */
f0f59a00 5815#define SPLL_CTL _MMIO(0x46020)
5ee8ee86 5816#define SPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
5817#define SPLL_REF_BCLK (0 << 28)
5818#define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
5819#define SPLL_REF_NON_SSC_HSW (2 << 28)
5820#define SPLL_REF_PCH_SSC_BDW (2 << 28)
5821#define SPLL_REF_LCPLL (3 << 28)
5822#define SPLL_REF_MASK (3 << 28)
5823#define SPLL_FREQ_810MHz (0 << 26)
5824#define SPLL_FREQ_1350MHz (1 << 26)
5825#define SPLL_FREQ_2700MHz (2 << 26)
5826#define SPLL_FREQ_MASK (3 << 26)
e93ea06a 5827
4dffc404 5828/* WRPLL */
086f8e84
VS
5829#define _WRPLL_CTL1 0x46040
5830#define _WRPLL_CTL2 0x46060
f0f59a00 5831#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5ee8ee86 5832#define WRPLL_PLL_ENABLE (1 << 31)
4a95e36f
VS
5833#define WRPLL_REF_BCLK (0 << 28)
5834#define WRPLL_REF_PCH_SSC (1 << 28)
5835#define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
5836#define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
5837#define WRPLL_REF_LCPLL (3 << 28)
5838#define WRPLL_REF_MASK (3 << 28)
ef4d084f 5839/* WRPLL divider programming */
5ee8ee86 5840#define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
11578553 5841#define WRPLL_DIVIDER_REF_MASK (0xff)
5ee8ee86
PZ
5842#define WRPLL_DIVIDER_POST(x) ((x) << 8)
5843#define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
11578553 5844#define WRPLL_DIVIDER_POST_SHIFT 8
5ee8ee86 5845#define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
11578553 5846#define WRPLL_DIVIDER_FB_SHIFT 16
5ee8ee86 5847#define WRPLL_DIVIDER_FB_MASK (0xff << 16)
4dffc404 5848
fec9181c 5849/* Port clock selection */
086f8e84
VS
5850#define _PORT_CLK_SEL_A 0x46100
5851#define _PORT_CLK_SEL_B 0x46104
f0f59a00 5852#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
230fb39f
JN
5853#define PORT_CLK_SEL_MASK REG_GENMASK(31, 29)
5854#define PORT_CLK_SEL_LCPLL_2700 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 0)
5855#define PORT_CLK_SEL_LCPLL_1350 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 1)
5856#define PORT_CLK_SEL_LCPLL_810 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 2)
5857#define PORT_CLK_SEL_SPLL REG_FIELD_PREP(PORT_CLK_SEL_MASK, 3)
5858#define PORT_CLK_SEL_WRPLL(pll) REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4 + (pll))
5859#define PORT_CLK_SEL_WRPLL1 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4)
5860#define PORT_CLK_SEL_WRPLL2 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 5)
5861#define PORT_CLK_SEL_NONE REG_FIELD_PREP(PORT_CLK_SEL_MASK, 7)
fec9181c 5862
78b60ce7
PZ
5863/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
5864#define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
230fb39f
JN
5865#define DDI_CLK_SEL_MASK REG_GENMASK(31, 28)
5866#define DDI_CLK_SEL_NONE REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x0)
5867#define DDI_CLK_SEL_MG REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x8)
5868#define DDI_CLK_SEL_TBT_162 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xC)
5869#define DDI_CLK_SEL_TBT_270 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xD)
5870#define DDI_CLK_SEL_TBT_540 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xE)
5871#define DDI_CLK_SEL_TBT_810 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xF)
78b60ce7 5872
bb523fc0 5873/* Transcoder clock selection */
086f8e84
VS
5874#define _TRANS_CLK_SEL_A 0x46140
5875#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 5876#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0 5877/* For each transcoder, we need to select the corresponding port clock */
5ee8ee86
PZ
5878#define TRANS_CLK_SEL_DISABLED (0x0 << 29)
5879#define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
df16b636
MK
5880#define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
5881#define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
5882
fec9181c 5883
7f1052a8
VS
5884#define CDCLK_FREQ _MMIO(0x46200)
5885
086f8e84
VS
5886#define _TRANSA_MSA_MISC 0x60410
5887#define _TRANSB_MSA_MISC 0x61410
5888#define _TRANSC_MSA_MISC 0x62410
5889#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 5890#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
3e706dff 5891/* See DP_MSA_MISC_* for the bit definitions */
dae84799 5892
1d53ccdc
JRS
5893#define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
5894#define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
5895#define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
5896#define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
5897#define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
5898#define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
5899#define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
5900
90e8d31c 5901/* LCPLL Control */
f0f59a00 5902#define LCPLL_CTL _MMIO(0x130040)
5ee8ee86
PZ
5903#define LCPLL_PLL_DISABLE (1 << 31)
5904#define LCPLL_PLL_LOCK (1 << 30)
4a95e36f
VS
5905#define LCPLL_REF_NON_SSC (0 << 28)
5906#define LCPLL_REF_BCLK (2 << 28)
5907#define LCPLL_REF_PCH_SSC (3 << 28)
5908#define LCPLL_REF_MASK (3 << 28)
5ee8ee86
PZ
5909#define LCPLL_CLK_FREQ_MASK (3 << 26)
5910#define LCPLL_CLK_FREQ_450 (0 << 26)
5911#define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
5912#define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
5913#define LCPLL_CLK_FREQ_675_BDW (3 << 26)
5914#define LCPLL_CD_CLOCK_DISABLE (1 << 25)
5915#define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
5916#define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
5917#define LCPLL_POWER_DOWN_ALLOW (1 << 22)
5918#define LCPLL_CD_SOURCE_FCLK (1 << 21)
5919#define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
be256dc7 5920
326ac39b
S
5921/*
5922 * SKL Clocks
5923 */
5924
5925/* CDCLK_CTL */
f0f59a00 5926#define CDCLK_CTL _MMIO(0x46000)
f9feb882
SL
5927#define CDCLK_FREQ_SEL_MASK REG_GENMASK(27, 26)
5928#define CDCLK_FREQ_450_432 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 0)
5929#define CDCLK_FREQ_540 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 1)
5930#define CDCLK_FREQ_337_308 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 2)
5931#define CDCLK_FREQ_675_617 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 3)
5932#define BXT_CDCLK_CD2X_DIV_SEL_MASK REG_GENMASK(23, 22)
5933#define BXT_CDCLK_CD2X_DIV_SEL_1 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 0)
5934#define BXT_CDCLK_CD2X_DIV_SEL_1_5 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 1)
5935#define BXT_CDCLK_CD2X_DIV_SEL_2 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 2)
5936#define BXT_CDCLK_CD2X_DIV_SEL_4 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 3)
186a277e
PZ
5937#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
5938#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
7fe62757 5939#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
385ba629 5940#define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
186a277e 5941#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
385ba629
MR
5942#define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
5943#define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
186a277e 5944#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
7fe62757 5945#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 5946
2060a689
MK
5947/* CDCLK_SQUASH_CTL */
5948#define CDCLK_SQUASH_CTL _MMIO(0x46008)
5949#define CDCLK_SQUASH_ENABLE REG_BIT(31)
5950#define CDCLK_SQUASH_WINDOW_SIZE_MASK REG_GENMASK(27, 24)
5951#define CDCLK_SQUASH_WINDOW_SIZE(x) REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x))
5952#define CDCLK_SQUASH_WAVEFORM_MASK REG_GENMASK(15, 0)
5953#define CDCLK_SQUASH_WAVEFORM(x) REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x))
5954
326ac39b 5955/* LCPLL_CTL */
f0f59a00
VS
5956#define LCPLL1_CTL _MMIO(0x46010)
5957#define LCPLL2_CTL _MMIO(0x46014)
5ee8ee86 5958#define LCPLL_PLL_ENABLE (1 << 31)
326ac39b
S
5959
5960/* DPLL control1 */
f0f59a00 5961#define DPLL_CTRL1 _MMIO(0x6C058)
5ee8ee86
PZ
5962#define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
5963#define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
5964#define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
5965#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
5966#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
5967#define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
71cd8423
DL
5968#define DPLL_CTRL1_LINK_RATE_2700 0
5969#define DPLL_CTRL1_LINK_RATE_1350 1
5970#define DPLL_CTRL1_LINK_RATE_810 2
5971#define DPLL_CTRL1_LINK_RATE_1620 3
5972#define DPLL_CTRL1_LINK_RATE_1080 4
5973#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
5974
5975/* DPLL control2 */
f0f59a00 5976#define DPLL_CTRL2 _MMIO(0x6C05C)
5ee8ee86
PZ
5977#define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
5978#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
5979#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
5980#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
5981#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
326ac39b
S
5982
5983/* DPLL Status */
f0f59a00 5984#define DPLL_STATUS _MMIO(0x6C060)
5ee8ee86 5985#define DPLL_LOCK(id) (1 << ((id) * 8))
326ac39b
S
5986
5987/* DPLL cfg */
086f8e84
VS
5988#define _DPLL1_CFGCR1 0x6C040
5989#define _DPLL2_CFGCR1 0x6C048
5990#define _DPLL3_CFGCR1 0x6C050
5ee8ee86
PZ
5991#define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
5992#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
5993#define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
326ac39b
S
5994#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
5995
086f8e84
VS
5996#define _DPLL1_CFGCR2 0x6C044
5997#define _DPLL2_CFGCR2 0x6C04C
5998#define _DPLL3_CFGCR2 0x6C054
5ee8ee86
PZ
5999#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
6000#define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
6001#define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
6002#define DPLL_CFGCR2_KDIV_MASK (3 << 5)
6003#define DPLL_CFGCR2_KDIV(x) ((x) << 5)
6004#define DPLL_CFGCR2_KDIV_5 (0 << 5)
6005#define DPLL_CFGCR2_KDIV_2 (1 << 5)
6006#define DPLL_CFGCR2_KDIV_3 (2 << 5)
6007#define DPLL_CFGCR2_KDIV_1 (3 << 5)
6008#define DPLL_CFGCR2_PDIV_MASK (7 << 2)
6009#define DPLL_CFGCR2_PDIV(x) ((x) << 2)
6010#define DPLL_CFGCR2_PDIV_1 (0 << 2)
6011#define DPLL_CFGCR2_PDIV_2 (1 << 2)
6012#define DPLL_CFGCR2_PDIV_3 (2 << 2)
6013#define DPLL_CFGCR2_PDIV_7 (4 << 2)
7a8a95f5 6014#define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
326ac39b
S
6015#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6016
da3b891b 6017#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 6018#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 6019
11ffe972 6020/* ICL Clocks */
befa372b 6021#define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
d6d2bc99 6022#define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
cd803bb4 6023#define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
320c670c 6024#define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
aaf70b90 6025 (tc_port) + 12 : \
320c670c 6026 (tc_port) - TC_PORT_4 + 21))
befa372b
MR
6027#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
6028#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
6029#define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
cd803bb4
MR
6030#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
6031#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
6032 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
6033#define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
6034 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
befa372b 6035
11ffe972
LDM
6036/*
6037 * DG1 Clocks
6038 * First registers controls the first A and B, while the second register
6039 * controls the phy C and D. The bits on these registers are the
6040 * same, but refer to different phys
6041 */
6042#define _DG1_DPCLKA_CFGCR0 0x164280
6043#define _DG1_DPCLKA1_CFGCR0 0x16C280
6044#define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
6045#define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
11ffe972
LDM
6046#define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
6047 _DG1_DPCLKA_CFGCR0, \
6048 _DG1_DPCLKA1_CFGCR0)
6049#define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
6050#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
6051#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
6052#define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
11ffe972 6053
d6d2bc99
AS
6054/* ADLS Clocks */
6055#define _ADLS_DPCLKA_CFGCR0 0x164280
6056#define _ADLS_DPCLKA_CFGCR1 0x1642BC
6057#define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
6058 _ADLS_DPCLKA_CFGCR0, \
6059 _ADLS_DPCLKA_CFGCR1)
6060#define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
6061/* ADLS DPCLKA_CFGCR0 DDI mask */
6062#define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
6063#define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
6064#define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
6065/* ADLS DPCLKA_CFGCR1 DDI mask */
6066#define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
6067#define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
6068#define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
6069 ADLS_DPCLKA_DDIA_SEL_MASK, \
6070 ADLS_DPCLKA_DDIB_SEL_MASK, \
6071 ADLS_DPCLKA_DDII_SEL_MASK, \
6072 ADLS_DPCLKA_DDIJ_SEL_MASK, \
6073 ADLS_DPCLKA_DDIK_SEL_MASK)
6074
8de358cb 6075/* ICL PLL */
6d8d5c6b
LDM
6076#define _DPLL0_ENABLE 0x46010
6077#define _DPLL1_ENABLE 0x46014
80d0f765
AS
6078#define _ADLS_DPLL2_ENABLE 0x46018
6079#define _ADLS_DPLL3_ENABLE 0x46030
6d8d5c6b
LDM
6080#define PLL_ENABLE REG_BIT(31)
6081#define PLL_LOCK REG_BIT(30)
6082#define PLL_POWER_ENABLE REG_BIT(27)
6083#define PLL_POWER_STATE REG_BIT(26)
680d0c79
LDM
6084#define ICL_DPLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 3, \
6085 _DPLL0_ENABLE, _DPLL1_ENABLE, \
6086 _ADLS_DPLL3_ENABLE, _ADLS_DPLL3_ENABLE))
a927c927 6087
29081008
MR
6088#define _DG2_PLL3_ENABLE 0x4601C
6089
680d0c79
LDM
6090#define DG2_PLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 3, \
6091 _DPLL0_ENABLE, _DPLL1_ENABLE, \
6092 _DG2_PLL3_ENABLE, _DG2_PLL3_ENABLE))
29081008 6093
1fa11ee2
PZ
6094#define TBT_PLL_ENABLE _MMIO(0x46020)
6095
78b60ce7
PZ
6096#define _MG_PLL1_ENABLE 0x46030
6097#define _MG_PLL2_ENABLE 0x46034
6098#define _MG_PLL3_ENABLE 0x46038
6099#define _MG_PLL4_ENABLE 0x4603C
6d8d5c6b 6100/* Bits are the same as _DPLL0_ENABLE */
584fca11 6101#define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
78b60ce7
PZ
6102 _MG_PLL2_ENABLE)
6103
0dac17af 6104/* DG1 PLL */
680d0c79
LDM
6105#define DG1_DPLL_ENABLE(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6106 _DPLL0_ENABLE, _DPLL1_ENABLE, \
6107 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE))
0dac17af 6108
226c8326
AS
6109/* ADL-P Type C PLL */
6110#define PORTTC1_PLL_ENABLE 0x46038
6111#define PORTTC2_PLL_ENABLE 0x46040
6112
6113#define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
6114 PORTTC1_PLL_ENABLE, \
6115 PORTTC2_PLL_ENABLE)
6116
78b60ce7
PZ
6117#define _ICL_DPLL0_CFGCR0 0x164000
6118#define _ICL_DPLL1_CFGCR0 0x164080
6119#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
6120 _ICL_DPLL1_CFGCR0)
a4d082fc
LDM
6121#define DPLL_CFGCR0_HDMI_MODE (1 << 30)
6122#define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
6123#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
6124#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
6125#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
6126#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
6127#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
6128#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
6129#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
6130#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
6131#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
6132#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
6133#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
6134#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
6135#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
6136#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
78b60ce7
PZ
6137
6138#define _ICL_DPLL0_CFGCR1 0x164004
6139#define _ICL_DPLL1_CFGCR1 0x164084
6140#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
6141 _ICL_DPLL1_CFGCR1)
a4d082fc
LDM
6142#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
6143#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
6144#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
6145#define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
6146#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
6147#define DPLL_CFGCR1_KDIV_MASK (7 << 6)
6148#define DPLL_CFGCR1_KDIV_SHIFT (6)
6149#define DPLL_CFGCR1_KDIV(x) ((x) << 6)
6150#define DPLL_CFGCR1_KDIV_1 (1 << 6)
6151#define DPLL_CFGCR1_KDIV_2 (2 << 6)
6152#define DPLL_CFGCR1_KDIV_3 (4 << 6)
6153#define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
6154#define DPLL_CFGCR1_PDIV_SHIFT (2)
6155#define DPLL_CFGCR1_PDIV(x) ((x) << 2)
6156#define DPLL_CFGCR1_PDIV_2 (1 << 2)
6157#define DPLL_CFGCR1_PDIV_3 (2 << 2)
6158#define DPLL_CFGCR1_PDIV_5 (4 << 2)
6159#define DPLL_CFGCR1_PDIV_7 (8 << 2)
6160#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
6161#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
6162#define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
78b60ce7 6163
36ca5335
LDM
6164#define _TGL_DPLL0_CFGCR0 0x164284
6165#define _TGL_DPLL1_CFGCR0 0x16428C
36ca5335 6166#define _TGL_TBTPLL_CFGCR0 0x16429C
680d0c79
LDM
6167#define TGL_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6168 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6169 _TGL_TBTPLL_CFGCR0, _TGL_TBTPLL_CFGCR0))
e66f609b
MR
6170#define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
6171 _TGL_DPLL1_CFGCR0)
36ca5335 6172
b70ad01a
JRS
6173#define _TGL_DPLL0_DIV0 0x164B00
6174#define _TGL_DPLL1_DIV0 0x164C00
6175#define TGL_DPLL0_DIV0(pll) _MMIO_PLL(pll, _TGL_DPLL0_DIV0, _TGL_DPLL1_DIV0)
6176#define TGL_DPLL0_DIV0_AFC_STARTUP_MASK REG_GENMASK(27, 25)
6177#define TGL_DPLL0_DIV0_AFC_STARTUP(val) REG_FIELD_PREP(TGL_DPLL0_DIV0_AFC_STARTUP_MASK, (val))
6178
36ca5335
LDM
6179#define _TGL_DPLL0_CFGCR1 0x164288
6180#define _TGL_DPLL1_CFGCR1 0x164290
36ca5335 6181#define _TGL_TBTPLL_CFGCR1 0x1642A0
680d0c79
LDM
6182#define TGL_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6183 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6184 _TGL_TBTPLL_CFGCR1, _TGL_TBTPLL_CFGCR1))
e66f609b
MR
6185#define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
6186 _TGL_DPLL1_CFGCR1)
36ca5335 6187
049c651b
AS
6188#define _DG1_DPLL2_CFGCR0 0x16C284
6189#define _DG1_DPLL3_CFGCR0 0x16C28C
680d0c79
LDM
6190#define DG1_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6191 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6192 _DG1_DPLL2_CFGCR0, _DG1_DPLL3_CFGCR0))
049c651b
AS
6193
6194#define _DG1_DPLL2_CFGCR1 0x16C288
6195#define _DG1_DPLL3_CFGCR1 0x16C290
680d0c79
LDM
6196#define DG1_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6197 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6198 _DG1_DPLL2_CFGCR1, _DG1_DPLL3_CFGCR1))
049c651b 6199
80d0f765 6200/* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
80d0f765 6201#define _ADLS_DPLL4_CFGCR0 0x164294
680d0c79
LDM
6202#define _ADLS_DPLL3_CFGCR0 0x1642C0
6203#define ADLS_DPLL_CFGCR0(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6204 _TGL_DPLL0_CFGCR0, _TGL_DPLL1_CFGCR0, \
6205 _ADLS_DPLL4_CFGCR0, _ADLS_DPLL3_CFGCR0))
80d0f765 6206
80d0f765 6207#define _ADLS_DPLL4_CFGCR1 0x164298
680d0c79
LDM
6208#define _ADLS_DPLL3_CFGCR1 0x1642C4
6209#define ADLS_DPLL_CFGCR1(pll) _MMIO(_PICK_EVEN_2RANGES(pll, 2, \
6210 _TGL_DPLL0_CFGCR1, _TGL_DPLL1_CFGCR1, \
6211 _ADLS_DPLL4_CFGCR1, _ADLS_DPLL3_CFGCR1))
80d0f765 6212
f8437dd1 6213/* BXT display engine PLL */
f0f59a00 6214#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
6215#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
6216#define BXT_DE_PLL_RATIO_MASK 0xff
6217
f0f59a00 6218#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
6219#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
6220#define BXT_DE_PLL_LOCK (1 << 30)
d62686ba
SL
6221#define BXT_DE_PLL_FREQ_REQ (1 << 23)
6222#define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
1d89509a
LDM
6223#define ICL_CDCLK_PLL_RATIO(x) (x)
6224#define ICL_CDCLK_PLL_RATIO_MASK 0xff
f8437dd1 6225
664326f8 6226/* GEN9 DC */
f0f59a00 6227#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 6228#define DC_STATE_DISABLE 0
e45e0003
AG
6229#define DC_STATE_EN_DC3CO REG_BIT(30)
6230#define DC_STATE_DC3CO_STATUS REG_BIT(29)
c4298d15
JRS
6231#define HOLD_PHY_CLKREQ_PG1_LATCH REG_BIT(21)
6232#define HOLD_PHY_PG1_LATCH REG_BIT(20)
5ee8ee86
PZ
6233#define DC_STATE_EN_UPTO_DC5 (1 << 0)
6234#define DC_STATE_EN_DC9 (1 << 3)
6235#define DC_STATE_EN_UPTO_DC6 (2 << 0)
6b457d31
SK
6236#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
6237
f0f59a00 6238#define DC_STATE_DEBUG _MMIO(0x45520)
5ee8ee86
PZ
6239#define DC_STATE_DEBUG_MASK_CORES (1 << 0)
6240#define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
6b457d31 6241
f0f59a00 6242#define D_COMP_BDW _MMIO(0x138144)
90e8d31c 6243
69e94b7e 6244/* Pipe WM_LINETIME - watermark line time */
0560b0c6
VS
6245#define _WM_LINETIME_A 0x45270
6246#define _WM_LINETIME_B 0x45274
6247#define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
6248#define HSW_LINETIME_MASK REG_GENMASK(8, 0)
6249#define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
6250#define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
6251#define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
96d6e350
ED
6252
6253/* SFUSE_STRAP */
f0f59a00 6254#define SFUSE_STRAP _MMIO(0xc2014)
5ee8ee86
PZ
6255#define SFUSE_STRAP_FUSE_LOCK (1 << 13)
6256#define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
6257#define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
6258#define SFUSE_STRAP_CRT_DISABLED (1 << 6)
6259#define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
6260#define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
6261#define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
6262#define SFUSE_STRAP_DDID_DETECTED (1 << 0)
96d6e350 6263
f0f59a00 6264#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
6265#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6266
f0f59a00 6267#define WM_DBG _MMIO(0x45280)
5ee8ee86
PZ
6268#define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
6269#define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
6270#define WM_DBG_DISALLOW_SPRITE (1 << 2)
1544d9d5 6271
86d3efce
VS
6272/* pipe CSC */
6273#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6274#define _PIPE_A_CSC_COEFF_BY 0x49014
6275#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6276#define _PIPE_A_CSC_COEFF_BU 0x4901c
6277#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6278#define _PIPE_A_CSC_COEFF_BV 0x49024
255fcfbc 6279
86d3efce 6280#define _PIPE_A_CSC_MODE 0x49028
af28cc4c
VS
6281#define ICL_CSC_ENABLE (1 << 31) /* icl+ */
6282#define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
6283#define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
6284#define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
6285#define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
255fcfbc 6286
86d3efce
VS
6287#define _PIPE_A_CSC_PREOFF_HI 0x49030
6288#define _PIPE_A_CSC_PREOFF_ME 0x49034
6289#define _PIPE_A_CSC_PREOFF_LO 0x49038
6290#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6291#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6292#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6293
6294#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6295#define _PIPE_B_CSC_COEFF_BY 0x49114
6296#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6297#define _PIPE_B_CSC_COEFF_BU 0x4911c
6298#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6299#define _PIPE_B_CSC_COEFF_BV 0x49124
6300#define _PIPE_B_CSC_MODE 0x49128
6301#define _PIPE_B_CSC_PREOFF_HI 0x49130
6302#define _PIPE_B_CSC_PREOFF_ME 0x49134
6303#define _PIPE_B_CSC_PREOFF_LO 0x49138
6304#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6305#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6306#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6307
f0f59a00
VS
6308#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6309#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6310#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6311#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6312#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6313#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6314#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6315#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6316#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6317#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6318#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6319#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6320#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 6321
a91de580
US
6322/* Pipe Output CSC */
6323#define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
6324#define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
6325#define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
6326#define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
6327#define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
6328#define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
6329#define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
6330#define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
6331#define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
6332#define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
6333#define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
6334#define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
6335
6336#define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
6337#define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
6338#define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
6339#define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
6340#define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
6341#define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
6342#define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
6343#define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
6344#define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
6345#define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
6346#define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
6347#define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
6348
6349#define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
6350 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
6351 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
6352#define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
6353 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
6354 _PIPE_B_OUTPUT_CSC_COEFF_BY)
6355#define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
6356 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
6357 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
6358#define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
6359 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
6360 _PIPE_B_OUTPUT_CSC_COEFF_BU)
6361#define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
6362 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
6363 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
6364#define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
6365 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
6366 _PIPE_B_OUTPUT_CSC_COEFF_BV)
6367#define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
6368 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
6369 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
6370#define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
6371 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
6372 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
6373#define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
6374 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
6375 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
6376#define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
6377 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
6378 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
6379#define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
6380 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
6381 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
6382#define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
6383 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
6384 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
6385
82cf435b
LL
6386/* pipe degamma/gamma LUTs on IVB+ */
6387#define _PAL_PREC_INDEX_A 0x4A400
6388#define _PAL_PREC_INDEX_B 0x4AC00
6389#define _PAL_PREC_INDEX_C 0x4B400
bb0409f4
VS
6390#define PAL_PREC_SPLIT_MODE REG_BIT(31)
6391#define PAL_PREC_AUTO_INCREMENT REG_BIT(15)
6392#define PAL_PREC_INDEX_VALUE_MASK REG_GENMASK(9, 0)
6393#define PAL_PREC_INDEX_VALUE(x) REG_FIELD_PREP(PAL_PREC_INDEX_VALUE_MASK, (x))
82cf435b
LL
6394#define _PAL_PREC_DATA_A 0x4A404
6395#define _PAL_PREC_DATA_B 0x4AC04
6396#define _PAL_PREC_DATA_C 0x4B404
732d578a 6397/* see PREC_PALETTE_* for the bits */
82cf435b
LL
6398#define _PAL_PREC_GC_MAX_A 0x4A410
6399#define _PAL_PREC_GC_MAX_B 0x4AC10
6400#define _PAL_PREC_GC_MAX_C 0x4B410
6401#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
6402#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
6403#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
9751bafc
ACO
6404#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
6405#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
6406#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
82cf435b
LL
6407
6408#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
6409#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
413352f4
VS
6410#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) /* u1.16 */
6411#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) /* u3.16 */
6412#define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4) /* glk+, u3.16 */
82cf435b 6413
9751bafc
ACO
6414#define _PRE_CSC_GAMC_INDEX_A 0x4A484
6415#define _PRE_CSC_GAMC_INDEX_B 0x4AC84
6416#define _PRE_CSC_GAMC_INDEX_C 0x4B484
bb0409f4
VS
6417#define PRE_CSC_GAMC_AUTO_INCREMENT REG_BIT(10)
6418#define PRE_CSC_GAMC_INDEX_VALUE_MASK REG_GENMASK(7, 0)
6419#define PRE_CSC_GAMC_INDEX_VALUE(x) REG_FIELD_PREP(PRE_CSC_GAMC_INDEX_VALUE_MASK, (x))
9751bafc
ACO
6420#define _PRE_CSC_GAMC_DATA_A 0x4A488
6421#define _PRE_CSC_GAMC_DATA_B 0x4AC88
6422#define _PRE_CSC_GAMC_DATA_C 0x4B488
6423
6424#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
6425#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
6426
377c70ed
US
6427/* ICL Multi segmented gamma */
6428#define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
6429#define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
bb0409f4
VS
6430#define PAL_PREC_MULTI_SEG_AUTO_INCREMENT REG_BIT(15)
6431#define PAL_PREC_MULTI_SEG_INDEX_VALUE_MASK REG_GENMASK(4, 0)
6432#define PAL_PREC_MULTI_SEG_INDEX_VALUE(x) REG_FIELD_PREP(PAL_PREC_MULTI_SEG_INDEX_VALUE_MASK, (x))
377c70ed
US
6433
6434#define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
6435#define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
c136d7ef 6436/* see PREC_PALETTE_12P4_* for the bits */
377c70ed
US
6437
6438#define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
6439 _PAL_PREC_MULTI_SEG_INDEX_A, \
6440 _PAL_PREC_MULTI_SEG_INDEX_B)
6441#define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
6442 _PAL_PREC_MULTI_SEG_DATA_A, \
6443 _PAL_PREC_MULTI_SEG_DATA_B)
6444
6eba56f6
AG
6445#define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4)
6446
6447/* Plane CSC Registers */
6448#define _PLANE_CSC_RY_GY_1_A 0x70210
6449#define _PLANE_CSC_RY_GY_2_A 0x70310
6450
6451#define _PLANE_CSC_RY_GY_1_B 0x71210
6452#define _PLANE_CSC_RY_GY_2_B 0x71310
6453
6454#define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \
6455 _PLANE_CSC_RY_GY_1_B)
e39c76b2
CKB
6456#define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_2_A, \
6457 _PLANE_CSC_RY_GY_2_B)
6eba56f6
AG
6458#define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \
6459 _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \
6460 _PLANE_CSC_RY_GY_2(pipe) + (index) * 4)
6461
6462#define _PLANE_CSC_PREOFF_HI_1_A 0x70228
6463#define _PLANE_CSC_PREOFF_HI_2_A 0x70328
6464
6465#define _PLANE_CSC_PREOFF_HI_1_B 0x71228
6466#define _PLANE_CSC_PREOFF_HI_2_B 0x71328
6467
6468#define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \
6469 _PLANE_CSC_PREOFF_HI_1_B)
6470#define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \
6471 _PLANE_CSC_PREOFF_HI_2_B)
6472#define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \
6473 (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \
6474 (index) * 4)
6475
6476#define _PLANE_CSC_POSTOFF_HI_1_A 0x70234
6477#define _PLANE_CSC_POSTOFF_HI_2_A 0x70334
6478
6479#define _PLANE_CSC_POSTOFF_HI_1_B 0x71234
6480#define _PLANE_CSC_POSTOFF_HI_2_B 0x71334
6481
6482#define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \
6483 _PLANE_CSC_POSTOFF_HI_1_B)
6484#define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \
6485 _PLANE_CSC_POSTOFF_HI_2_B)
6486#define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \
6487 (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \
6488 (index) * 4)
6489
47d56cad
VS
6490#define _PIPE_A_WGC_C01_C00 0x600B0 /* s2.10 */
6491#define _PIPE_A_WGC_C02 0x600B4 /* s2.10 */
6492#define _PIPE_A_WGC_C11_C10 0x600B8 /* s2.10 */
6493#define _PIPE_A_WGC_C12 0x600BC /* s2.10 */
6494#define _PIPE_A_WGC_C21_C20 0x600C0 /* s2.10 */
6495#define _PIPE_A_WGC_C22 0x600C4 /* s2.10 */
6496
6497#define PIPE_WGC_C01_C00(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C01_C00)
6498#define PIPE_WGC_C02(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C02)
6499#define PIPE_WGC_C11_C10(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C11_C10)
6500#define PIPE_WGC_C12(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C12)
6501#define PIPE_WGC_C21_C20(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C21_C20)
6502#define PIPE_WGC_C22(pipe) _MMIO_TRANS2(pipe, _PIPE_A_WGC_C22)
6503
29dc3739
LL
6504/* pipe CSC & degamma/gamma LUTs on CHV */
6505#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
6506#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
6507#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
6508#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
6509#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
6510#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
59c676a2
VS
6511/* cgm degamma ldw */
6512#define CGM_PIPE_DEGAMMA_GREEN_LDW_MASK REG_GENMASK(29, 16)
6513#define CGM_PIPE_DEGAMMA_BLUE_LDW_MASK REG_GENMASK(13, 0)
6514/* cgm degamma udw */
6515#define CGM_PIPE_DEGAMMA_RED_UDW_MASK REG_GENMASK(13, 0)
29dc3739 6516#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
59c676a2
VS
6517/* cgm gamma ldw */
6518#define CGM_PIPE_GAMMA_GREEN_LDW_MASK REG_GENMASK(25, 16)
6519#define CGM_PIPE_GAMMA_BLUE_LDW_MASK REG_GENMASK(9, 0)
6520/* cgm gamma udw */
6521#define CGM_PIPE_GAMMA_RED_UDW_MASK REG_GENMASK(9, 0)
29dc3739
LL
6522#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
6523#define CGM_PIPE_MODE_GAMMA (1 << 2)
6524#define CGM_PIPE_MODE_CSC (1 << 1)
6525#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
6526
6527#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
6528#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
6529#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
6530#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
6531#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
6532#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
6533#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
6534#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
6535
6536#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
6537#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
6538#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
6539#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
6540#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
6541#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
6542#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
6543#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
6544
aec0246f
US
6545/* Gen4+ Timestamp and Pipe Frame time stamp registers */
6546#define GEN4_TIMESTAMP _MMIO(0x2358)
6547#define ILK_TIMESTAMP_HI _MMIO(0x70070)
6548#define IVB_TIMESTAMP_CTR _MMIO(0x44070)
6549
dab91783
LL
6550#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
6551#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
6552#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
6553#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
6554#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
6555
6e889b1c 6556/* g4x+, except vlv/chv! */
aec0246f 6557#define _PIPE_FRMTMSTMP_A 0x70048
6e889b1c 6558#define _PIPE_FRMTMSTMP_B 0x71048
aec0246f 6559#define PIPE_FRMTMSTMP(pipe) \
6e889b1c
VS
6560 _MMIO_PIPE(pipe, _PIPE_FRMTMSTMP_A, _PIPE_FRMTMSTMP_B)
6561
6562/* g4x+, except vlv/chv! */
6563#define _PIPE_FLIPTMSTMP_A 0x7004C
6564#define _PIPE_FLIPTMSTMP_B 0x7104C
6565#define PIPE_FLIPTMSTMP(pipe) \
6566 _MMIO_PIPE(pipe, _PIPE_FLIPTMSTMP_A, _PIPE_FLIPTMSTMP_B)
6567
6568/* tgl+ */
6569#define _PIPE_FLIPDONETMSTMP_A 0x70054
6570#define _PIPE_FLIPDONETMSTMP_B 0x71054
6571#define PIPE_FLIPDONETIMSTMP(pipe) \
6572 _MMIO_PIPE(pipe, _PIPE_FLIPDONETMSTMP_A, _PIPE_FLIPDONETMSTMP_B)
aec0246f 6573
c931ef00
VS
6574#define _VLV_PIPE_MSA_MISC_A 0x70048
6575#define VLV_PIPE_MSA_MISC(pipe) \
6576 _MMIO_PIPE2(pipe, _VLV_PIPE_MSA_MISC_A)
6577#define VLV_MSA_MISC1_HW_ENABLE REG_BIT(31)
6578#define VLV_MSA_MISC1_SW_S3D_MASK REG_GENMASK(2, 0) /* MSA MISC1 3:1 */
6579
dbb2ffbf
AI
6580#define GGC _MMIO(0x108040)
6581#define GMS_MASK REG_GENMASK(15, 8)
6582#define GGMS_MASK REG_GENMASK(7, 6)
6583
7f2aa5b3 6584#define GEN12_GSMBASE _MMIO(0x108100)
d57d4a1d 6585#define GEN12_DSMBASE _MMIO(0x1080C0)
e5f415bf 6586#define GEN12_BDSM_MASK REG_GENMASK64(63, 20)
7f2aa5b3 6587
d73dd1f4 6588#define XEHP_CLOCK_GATE_DIS _MMIO(0x101014)
645cc0b9
MR
6589#define SGSI_SIDECLK_DIS REG_BIT(17)
6590#define SGGI_DIS REG_BIT(15)
d73dd1f4
SS
6591#define SGR_DIS REG_BIT(13)
6592
ad186f3f
PZ
6593#define _ICL_PHY_MISC_A 0x64C00
6594#define _ICL_PHY_MISC_B 0x64C04
d1af7b6f
JH
6595#define _DG2_PHY_MISC_TC1 0x64C14 /* TC1="PHY E" but offset as if "PHY F" */
6596#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, _ICL_PHY_MISC_B)
6597#define DG2_PHY_MISC(port) ((port) == PHY_E ? _MMIO(_DG2_PHY_MISC_TC1) : \
6598 ICL_PHY_MISC(port))
bdeb18db 6599#define ICL_PHY_MISC_MUX_DDID (1 << 28)
ad186f3f 6600#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
a6a12811 6601#define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
ad186f3f 6602
0caf6257
AS
6603#define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
6604#define MODULAR_FIA_MASK (1 << 4)
31d9ae9d
JRS
6605#define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
6606#define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
6607#define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
6608#define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
6609#define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
b9fcddab 6610
0caf6257 6611#define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
31d9ae9d 6612#define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
39d1e234 6613
0caf6257 6614#define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
31d9ae9d 6615#define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
39d1e234 6616
3b51be4e
CT
6617#define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
6618#define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
6619#define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
6620#define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
6621
55ce306c
JRS
6622#define _TCSS_DDI_STATUS_1 0x161500
6623#define _TCSS_DDI_STATUS_2 0x161504
6624#define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
6625 _TCSS_DDI_STATUS_1, \
6626 _TCSS_DDI_STATUS_2))
6627#define TCSS_DDI_STATUS_READY REG_BIT(2)
6628#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
6629#define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
6630
a36e7dc0
CT
6631#define PRIMARY_SPI_TRIGGER _MMIO(0x102040)
6632#define PRIMARY_SPI_ADDRESS _MMIO(0x102080)
6633#define PRIMARY_SPI_REGIONID _MMIO(0x102084)
6634#define SPI_STATIC_REGIONS _MMIO(0x102090)
6635#define OPTIONROM_SPI_REGIONID_MASK REG_GENMASK(7, 0)
6636#define OROM_OFFSET _MMIO(0x1020c0)
6637#define OROM_OFFSET_MASK REG_GENMASK(20, 16)
6638
41c70d2b
JRS
6639#define CLKREQ_POLICY _MMIO(0x101038)
6640#define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
6641
641dd82f
JRS
6642#define CLKGATE_DIS_MISC _MMIO(0x46534)
6643#define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21)
6644
47d4ae21
JRS
6645#define _MTL_CLKGATE_DIS_TRANS_A 0x604E8
6646#define _MTL_CLKGATE_DIS_TRANS_B 0x614E8
6647#define MTL_CLKGATE_DIS_TRANS(trans) _MMIO_TRANS2(trans, _MTL_CLKGATE_DIS_TRANS_A)
6648#define MTL_CLKGATE_DIS_TRANS_DMASC_GATING_DIS REG_BIT(7)
6649
825477e7
RS
6650#define MTL_MEM_SS_INFO_GLOBAL _MMIO(0x45700)
6651#define MTL_N_OF_ENABLED_QGV_POINTS_MASK REG_GENMASK(11, 8)
6652#define MTL_N_OF_POPULATED_CH_MASK REG_GENMASK(7, 4)
6653#define MTL_DDR_TYPE_MASK REG_GENMASK(3, 0)
6654
ff168b37
VG
6655#define MTL_MEM_SS_INFO_QGV_POINT_OFFSET 0x45710
6656#define MTL_MEM_SS_INFO_QGV_POINT_LOW(point) _MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8)
825477e7
RS
6657#define MTL_TRCD_MASK REG_GENMASK(31, 24)
6658#define MTL_TRP_MASK REG_GENMASK(23, 16)
6659#define MTL_DCLK_MASK REG_GENMASK(15, 0)
6660
ff168b37 6661#define MTL_MEM_SS_INFO_QGV_POINT_HIGH(point) _MMIO(MTL_MEM_SS_INFO_QGV_POINT_OFFSET + (point) * 8 + 4)
825477e7
RS
6662#define MTL_TRAS_MASK REG_GENMASK(16, 8)
6663#define MTL_TRDPRE_MASK REG_GENMASK(7, 0)
6664
c2c70752
MR
6665#define MTL_MEDIA_GSI_BASE 0x380000
6666
585fb111 6667#endif /* _I915_REG_H_ */