drm/i915: Move all ring resets before setting the HWS page
[linux-block.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
5c502442 83/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 84#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
85 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
f86f3fb0 94#define GEN5_IRQ_RESET(type) do { \
a9d356a6 95 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 96 POSTING_READ(type##IMR); \
a9d356a6 97 I915_WRITE(type##IER, 0); \
5c502442
PZ
98 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
a9d356a6
PZ
102} while (0)
103
337ba017
PZ
104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
35079899 119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
337ba017 120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
35079899
PZ
121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
337ba017 127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
35079899
PZ
128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
036a4a7d 133/* For display hotplug interrupt */
995b6762 134static void
2d1013dd 135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 136{
4bc9d430
DV
137 assert_spin_locked(&dev_priv->irq_lock);
138
730488b2 139 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 140 return;
c67a470b 141
1ec14ad3
CW
142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 145 POSTING_READ(DEIMR);
036a4a7d
ZW
146 }
147}
148
0ff9800a 149static void
2d1013dd 150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 151{
4bc9d430
DV
152 assert_spin_locked(&dev_priv->irq_lock);
153
730488b2 154 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 155 return;
c67a470b 156
1ec14ad3
CW
157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 160 POSTING_READ(DEIMR);
036a4a7d
ZW
161 }
162}
163
43eaea13
PZ
164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
730488b2 176 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 177 return;
c67a470b 178
43eaea13
PZ
179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
edbfdb45
PZ
195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
605cd25b 205 uint32_t new_val;
edbfdb45
PZ
206
207 assert_spin_locked(&dev_priv->irq_lock);
208
730488b2 209 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 210 return;
c67a470b 211
605cd25b 212 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
605cd25b
PZ
216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
219 POSTING_READ(GEN6_PMIMR);
220 }
edbfdb45
PZ
221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
8664281b
PZ
233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
4bc9d430
DV
239 assert_spin_locked(&dev_priv->irq_lock);
240
8664281b
PZ
241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
251static bool cpt_can_enable_serr_int(struct drm_device *dev)
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
254 enum pipe pipe;
255 struct intel_crtc *crtc;
256
fee884ed
DV
257 assert_spin_locked(&dev_priv->irq_lock);
258
8664281b
PZ
259 for_each_pipe(pipe) {
260 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
261
262 if (crtc->pch_fifo_underrun_disabled)
263 return false;
264 }
265
266 return true;
267}
268
2d9d2b0b
VS
269static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272 u32 reg = PIPESTAT(pipe);
273 u32 pipestat = I915_READ(reg) & 0x7fff0000;
274
275 assert_spin_locked(&dev_priv->irq_lock);
276
277 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
278 POSTING_READ(reg);
279}
280
8664281b
PZ
281static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
282 enum pipe pipe, bool enable)
283{
284 struct drm_i915_private *dev_priv = dev->dev_private;
285 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
286 DE_PIPEB_FIFO_UNDERRUN;
287
288 if (enable)
289 ironlake_enable_display_irq(dev_priv, bit);
290 else
291 ironlake_disable_display_irq(dev_priv, bit);
292}
293
294static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 295 enum pipe pipe, bool enable)
8664281b
PZ
296{
297 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 298 if (enable) {
7336df65
DV
299 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
300
8664281b
PZ
301 if (!ivb_can_enable_err_int(dev))
302 return;
303
8664281b
PZ
304 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
305 } else {
7336df65
DV
306 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
307
308 /* Change the state _after_ we've read out the current one. */
8664281b 309 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
310
311 if (!was_enabled &&
312 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
313 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
314 pipe_name(pipe));
315 }
8664281b
PZ
316 }
317}
318
38d83c96
DV
319static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
320 enum pipe pipe, bool enable)
321{
322 struct drm_i915_private *dev_priv = dev->dev_private;
323
324 assert_spin_locked(&dev_priv->irq_lock);
325
326 if (enable)
327 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
328 else
329 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
330 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
331 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
332}
333
fee884ed
DV
334/**
335 * ibx_display_interrupt_update - update SDEIMR
336 * @dev_priv: driver private
337 * @interrupt_mask: mask of interrupt bits to update
338 * @enabled_irq_mask: mask of interrupt bits to enable
339 */
340static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
341 uint32_t interrupt_mask,
342 uint32_t enabled_irq_mask)
343{
344 uint32_t sdeimr = I915_READ(SDEIMR);
345 sdeimr &= ~interrupt_mask;
346 sdeimr |= (~enabled_irq_mask & interrupt_mask);
347
348 assert_spin_locked(&dev_priv->irq_lock);
349
730488b2 350 if (WARN_ON(dev_priv->pm.irqs_disabled))
c67a470b 351 return;
c67a470b 352
fee884ed
DV
353 I915_WRITE(SDEIMR, sdeimr);
354 POSTING_READ(SDEIMR);
355}
356#define ibx_enable_display_interrupt(dev_priv, bits) \
357 ibx_display_interrupt_update((dev_priv), (bits), (bits))
358#define ibx_disable_display_interrupt(dev_priv, bits) \
359 ibx_display_interrupt_update((dev_priv), (bits), 0)
360
de28075d
DV
361static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
362 enum transcoder pch_transcoder,
8664281b
PZ
363 bool enable)
364{
8664281b 365 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
366 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
367 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
368
369 if (enable)
fee884ed 370 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 371 else
fee884ed 372 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
373}
374
375static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
376 enum transcoder pch_transcoder,
377 bool enable)
378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
380
381 if (enable) {
1dd246fb
DV
382 I915_WRITE(SERR_INT,
383 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
384
8664281b
PZ
385 if (!cpt_can_enable_serr_int(dev))
386 return;
387
fee884ed 388 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 389 } else {
1dd246fb
DV
390 uint32_t tmp = I915_READ(SERR_INT);
391 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
392
393 /* Change the state _after_ we've read out the current one. */
fee884ed 394 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
395
396 if (!was_enabled &&
397 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
398 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
399 transcoder_name(pch_transcoder));
400 }
8664281b 401 }
8664281b
PZ
402}
403
404/**
405 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
406 * @dev: drm device
407 * @pipe: pipe
408 * @enable: true if we want to report FIFO underrun errors, false otherwise
409 *
410 * This function makes us disable or enable CPU fifo underruns for a specific
411 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
412 * reporting for one pipe may also disable all the other CPU error interruts for
413 * the other pipes, due to the fact that there's just one interrupt mask/enable
414 * bit for all the pipes.
415 *
416 * Returns the previous state of underrun reporting.
417 */
f88d42f1
ID
418bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
419 enum pipe pipe, bool enable)
8664281b
PZ
420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
424 bool ret;
425
77961eb9
ID
426 assert_spin_locked(&dev_priv->irq_lock);
427
8664281b
PZ
428 ret = !intel_crtc->cpu_fifo_underrun_disabled;
429
430 if (enable == ret)
431 goto done;
432
433 intel_crtc->cpu_fifo_underrun_disabled = !enable;
434
2d9d2b0b
VS
435 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
436 i9xx_clear_fifo_underrun(dev, pipe);
437 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
438 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
439 else if (IS_GEN7(dev))
7336df65 440 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
38d83c96
DV
441 else if (IS_GEN8(dev))
442 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
443
444done:
f88d42f1
ID
445 return ret;
446}
447
448bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
449 enum pipe pipe, bool enable)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452 unsigned long flags;
453 bool ret;
454
455 spin_lock_irqsave(&dev_priv->irq_lock, flags);
456 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
8664281b 457 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
f88d42f1 458
8664281b
PZ
459 return ret;
460}
461
91d181dd
ID
462static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
463 enum pipe pipe)
464{
465 struct drm_i915_private *dev_priv = dev->dev_private;
466 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
468
469 return !intel_crtc->cpu_fifo_underrun_disabled;
470}
471
8664281b
PZ
472/**
473 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
474 * @dev: drm device
475 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
476 * @enable: true if we want to report FIFO underrun errors, false otherwise
477 *
478 * This function makes us disable or enable PCH fifo underruns for a specific
479 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
480 * underrun reporting for one transcoder may also disable all the other PCH
481 * error interruts for the other transcoders, due to the fact that there's just
482 * one interrupt mask/enable bit for all the transcoders.
483 *
484 * Returns the previous state of underrun reporting.
485 */
486bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
487 enum transcoder pch_transcoder,
488 bool enable)
489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
493 unsigned long flags;
494 bool ret;
495
de28075d
DV
496 /*
497 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
498 * has only one pch transcoder A that all pipes can use. To avoid racy
499 * pch transcoder -> pipe lookups from interrupt code simply store the
500 * underrun statistics in crtc A. Since we never expose this anywhere
501 * nor use it outside of the fifo underrun code here using the "wrong"
502 * crtc on LPT won't cause issues.
503 */
8664281b
PZ
504
505 spin_lock_irqsave(&dev_priv->irq_lock, flags);
506
507 ret = !intel_crtc->pch_fifo_underrun_disabled;
508
509 if (enable == ret)
510 goto done;
511
512 intel_crtc->pch_fifo_underrun_disabled = !enable;
513
514 if (HAS_PCH_IBX(dev))
de28075d 515 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
516 else
517 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
518
519done:
520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
521 return ret;
522}
523
524
b5ea642a 525static void
755e9019
ID
526__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
527 u32 enable_mask, u32 status_mask)
7c463586 528{
46c06a30 529 u32 reg = PIPESTAT(pipe);
755e9019 530 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 531
b79480ba
DV
532 assert_spin_locked(&dev_priv->irq_lock);
533
755e9019
ID
534 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK))
536 return;
537
538 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
539 return;
540
91d181dd
ID
541 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
542
46c06a30 543 /* Enable the interrupt, clear any pending status */
755e9019 544 pipestat |= enable_mask | status_mask;
46c06a30
VS
545 I915_WRITE(reg, pipestat);
546 POSTING_READ(reg);
7c463586
KP
547}
548
b5ea642a 549static void
755e9019
ID
550__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
551 u32 enable_mask, u32 status_mask)
7c463586 552{
46c06a30 553 u32 reg = PIPESTAT(pipe);
755e9019 554 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 555
b79480ba
DV
556 assert_spin_locked(&dev_priv->irq_lock);
557
755e9019
ID
558 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
559 status_mask & ~PIPESTAT_INT_STATUS_MASK))
46c06a30
VS
560 return;
561
755e9019
ID
562 if ((pipestat & enable_mask) == 0)
563 return;
564
91d181dd
ID
565 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
566
755e9019 567 pipestat &= ~enable_mask;
46c06a30
VS
568 I915_WRITE(reg, pipestat);
569 POSTING_READ(reg);
7c463586
KP
570}
571
10c59c51
ID
572static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
573{
574 u32 enable_mask = status_mask << 16;
575
576 /*
577 * On pipe A we don't support the PSR interrupt yet, on pipe B the
578 * same bit MBZ.
579 */
580 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
581 return 0;
582
583 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
584 SPRITE0_FLIP_DONE_INT_EN_VLV |
585 SPRITE1_FLIP_DONE_INT_EN_VLV);
586 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
587 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
588 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
589 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
590
591 return enable_mask;
592}
593
755e9019
ID
594void
595i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
596 u32 status_mask)
597{
598 u32 enable_mask;
599
10c59c51
ID
600 if (IS_VALLEYVIEW(dev_priv->dev))
601 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
602 status_mask);
603 else
604 enable_mask = status_mask << 16;
755e9019
ID
605 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
606}
607
608void
609i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
610 u32 status_mask)
611{
612 u32 enable_mask;
613
10c59c51
ID
614 if (IS_VALLEYVIEW(dev_priv->dev))
615 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
616 status_mask);
617 else
618 enable_mask = status_mask << 16;
755e9019
ID
619 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
620}
621
01c66889 622/**
f49e38dd 623 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 624 */
f49e38dd 625static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 626{
2d1013dd 627 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3
CW
628 unsigned long irqflags;
629
f49e38dd
JN
630 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
631 return;
632
1ec14ad3 633 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 634
755e9019 635 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 636 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 637 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 638 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3
CW
639
640 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
641}
642
0a3e67a4
JB
643/**
644 * i915_pipe_enabled - check if a pipe is enabled
645 * @dev: DRM device
646 * @pipe: pipe to check
647 *
648 * Reading certain registers when the pipe is disabled can hang the chip.
649 * Use this routine to make sure the PLL is running and the pipe is active
650 * before reading such registers if unsure.
651 */
652static int
653i915_pipe_enabled(struct drm_device *dev, int pipe)
654{
2d1013dd 655 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56 656
a01025af
DV
657 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
658 /* Locking is horribly broken here, but whatever. */
659 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 661
a01025af
DV
662 return intel_crtc->active;
663 } else {
664 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
665 }
0a3e67a4
JB
666}
667
4cdb83ec
VS
668static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
669{
670 /* Gen2 doesn't have a hardware frame counter */
671 return 0;
672}
673
42f52ef8
KP
674/* Called from drm generic code, passed a 'crtc', which
675 * we use as a pipe index
676 */
f71d4af4 677static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4 678{
2d1013dd 679 struct drm_i915_private *dev_priv = dev->dev_private;
0a3e67a4
JB
680 unsigned long high_frame;
681 unsigned long low_frame;
391f75e2 682 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
683
684 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 685 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 686 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
687 return 0;
688 }
689
391f75e2
VS
690 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
693 const struct drm_display_mode *mode =
694 &intel_crtc->config.adjusted_mode;
695
696 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
697 } else {
a2d213dd 698 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
699 u32 htotal;
700
701 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
702 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
703
704 vbl_start *= htotal;
705 }
706
9db4a9c7
JB
707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 709
0a3e67a4
JB
710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
5eddb70b 716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 717 low = I915_READ(low_frame);
5eddb70b 718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
719 } while (high1 != high2);
720
5eddb70b 721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 722 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 723 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
edc08d0a 730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
731}
732
f71d4af4 733static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5 734{
2d1013dd 735 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 736 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
737
738 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 739 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 740 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
741 return 0;
742 }
743
744 return I915_READ(reg);
745}
746
ad3543ed
MK
747/* raw reads, only for fast reads of display block, no need for forcewake etc. */
748#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
ad3543ed 749
095163ba 750static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
751{
752 struct drm_i915_private *dev_priv = dev->dev_private;
753 uint32_t status;
24302624
VS
754 int reg;
755
756 if (INTEL_INFO(dev)->gen >= 8) {
757 status = GEN8_PIPE_VBLANK;
758 reg = GEN8_DE_PIPE_ISR(pipe);
759 } else if (INTEL_INFO(dev)->gen >= 7) {
760 status = DE_PIPE_VBLANK_IVB(pipe);
761 reg = DEISR;
54ddcbd2 762 } else {
24302624
VS
763 status = DE_PIPE_VBLANK(pipe);
764 reg = DEISR;
54ddcbd2 765 }
ad3543ed 766
24302624 767 return __raw_i915_read32(dev_priv, reg) & status;
54ddcbd2
VS
768}
769
f71d4af4 770static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
771 unsigned int flags, int *vpos, int *hpos,
772 ktime_t *stime, ktime_t *etime)
0af7e4df 773{
c2baf4b7
VS
774 struct drm_i915_private *dev_priv = dev->dev_private;
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 778 int position;
0af7e4df
MK
779 int vbl_start, vbl_end, htotal, vtotal;
780 bool in_vbl = true;
781 int ret = 0;
ad3543ed 782 unsigned long irqflags;
0af7e4df 783
c2baf4b7 784 if (!intel_crtc->active) {
0af7e4df 785 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 786 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
787 return 0;
788 }
789
c2baf4b7
VS
790 htotal = mode->crtc_htotal;
791 vtotal = mode->crtc_vtotal;
792 vbl_start = mode->crtc_vblank_start;
793 vbl_end = mode->crtc_vblank_end;
0af7e4df 794
d31faf65
VS
795 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
796 vbl_start = DIV_ROUND_UP(vbl_start, 2);
797 vbl_end /= 2;
798 vtotal /= 2;
799 }
800
c2baf4b7
VS
801 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
802
ad3543ed
MK
803 /*
804 * Lock uncore.lock, as we will do multiple timing critical raw
805 * register reads, potentially with preemption disabled, so the
806 * following code must not block on uncore.lock.
807 */
808 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
809
810 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
811
812 /* Get optional system timestamp before query. */
813 if (stime)
814 *stime = ktime_get();
815
7c06b08a 816 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
817 /* No obvious pixelcount register. Only query vertical
818 * scanout position from Display scan line register.
819 */
7c06b08a 820 if (IS_GEN2(dev))
ad3543ed 821 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7c06b08a 822 else
ad3543ed 823 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2 824
fcb81823
VS
825 if (HAS_DDI(dev)) {
826 /*
827 * On HSW HDMI outputs there seems to be a 2 line
828 * difference, whereas eDP has the normal 1 line
829 * difference that earlier platforms have. External
830 * DP is unknown. For now just check for the 2 line
831 * difference case on all output types on HSW+.
832 *
833 * This might misinterpret the scanline counter being
834 * one line too far along on eDP, but that's less
835 * dangerous than the alternative since that would lead
836 * the vblank timestamp code astray when it sees a
837 * scanline count before vblank_start during a vblank
838 * interrupt.
839 */
840 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
841 if ((in_vbl && (position == vbl_start - 2 ||
842 position == vbl_start - 1)) ||
843 (!in_vbl && (position == vbl_end - 2 ||
844 position == vbl_end - 1)))
845 position = (position + 2) % vtotal;
846 } else if (HAS_PCH_SPLIT(dev)) {
095163ba
VS
847 /*
848 * The scanline counter increments at the leading edge
849 * of hsync, ie. it completely misses the active portion
850 * of the line. Fix up the counter at both edges of vblank
851 * to get a more accurate picture whether we're in vblank
852 * or not.
853 */
854 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
855 if ((in_vbl && position == vbl_start - 1) ||
856 (!in_vbl && position == vbl_end - 1))
857 position = (position + 1) % vtotal;
858 } else {
859 /*
860 * ISR vblank status bits don't work the way we'd want
861 * them to work on non-PCH platforms (for
862 * ilk_pipe_in_vblank_locked()), and there doesn't
863 * appear any other way to determine if we're currently
864 * in vblank.
865 *
866 * Instead let's assume that we're already in vblank if
867 * we got called from the vblank interrupt and the
868 * scanline counter value indicates that we're on the
869 * line just prior to vblank start. This should result
870 * in the correct answer, unless the vblank interrupt
871 * delivery really got delayed for almost exactly one
872 * full frame/field.
873 */
874 if (flags & DRM_CALLED_FROM_VBLIRQ &&
875 position == vbl_start - 1) {
876 position = (position + 1) % vtotal;
877
878 /* Signal this correction as "applied". */
879 ret |= 0x8;
880 }
881 }
0af7e4df
MK
882 } else {
883 /* Have access to pixelcount since start of frame.
884 * We can split this into vertical and horizontal
885 * scanout position.
886 */
ad3543ed 887 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 888
3aa18df8
VS
889 /* convert to pixel counts */
890 vbl_start *= htotal;
891 vbl_end *= htotal;
892 vtotal *= htotal;
0af7e4df
MK
893 }
894
ad3543ed
MK
895 /* Get optional system timestamp after query. */
896 if (etime)
897 *etime = ktime_get();
898
899 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
900
901 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
902
3aa18df8
VS
903 in_vbl = position >= vbl_start && position < vbl_end;
904
905 /*
906 * While in vblank, position will be negative
907 * counting up towards 0 at vbl_end. And outside
908 * vblank, position will be positive counting
909 * up since vbl_end.
910 */
911 if (position >= vbl_start)
912 position -= vbl_end;
913 else
914 position += vtotal - vbl_end;
0af7e4df 915
7c06b08a 916 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
917 *vpos = position;
918 *hpos = 0;
919 } else {
920 *vpos = position / htotal;
921 *hpos = position - (*vpos * htotal);
922 }
0af7e4df 923
0af7e4df
MK
924 /* In vblank? */
925 if (in_vbl)
926 ret |= DRM_SCANOUTPOS_INVBL;
927
928 return ret;
929}
930
f71d4af4 931static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
932 int *max_error,
933 struct timeval *vblank_time,
934 unsigned flags)
935{
4041b853 936 struct drm_crtc *crtc;
0af7e4df 937
7eb552ae 938 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 939 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
940 return -EINVAL;
941 }
942
943 /* Get drm_crtc to timestamp: */
4041b853
CW
944 crtc = intel_get_crtc_for_pipe(dev, pipe);
945 if (crtc == NULL) {
946 DRM_ERROR("Invalid crtc %d\n", pipe);
947 return -EINVAL;
948 }
949
950 if (!crtc->enabled) {
951 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
952 return -EBUSY;
953 }
0af7e4df
MK
954
955 /* Helper routine in DRM core does all the work: */
4041b853
CW
956 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
957 vblank_time, flags,
7da903ef
VS
958 crtc,
959 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
960}
961
67c347ff
JN
962static bool intel_hpd_irq_event(struct drm_device *dev,
963 struct drm_connector *connector)
321a1b30
EE
964{
965 enum drm_connector_status old_status;
966
967 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
968 old_status = connector->status;
969
970 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
971 if (old_status == connector->status)
972 return false;
973
974 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
975 connector->base.id,
976 drm_get_connector_name(connector),
67c347ff
JN
977 drm_get_connector_status_name(old_status),
978 drm_get_connector_status_name(connector->status));
979
980 return true;
321a1b30
EE
981}
982
5ca58282
JB
983/*
984 * Handle hotplug events outside the interrupt handler proper.
985 */
ac4c16c5
EE
986#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
987
5ca58282
JB
988static void i915_hotplug_work_func(struct work_struct *work)
989{
2d1013dd
JN
990 struct drm_i915_private *dev_priv =
991 container_of(work, struct drm_i915_private, hotplug_work);
5ca58282 992 struct drm_device *dev = dev_priv->dev;
c31c4ba3 993 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
994 struct intel_connector *intel_connector;
995 struct intel_encoder *intel_encoder;
996 struct drm_connector *connector;
997 unsigned long irqflags;
998 bool hpd_disabled = false;
321a1b30 999 bool changed = false;
142e2398 1000 u32 hpd_event_bits;
4ef69c7a 1001
52d7eced
DV
1002 /* HPD irq before everything is fully set up. */
1003 if (!dev_priv->enable_hotplug_processing)
1004 return;
1005
a65e34c7 1006 mutex_lock(&mode_config->mutex);
e67189ab
JB
1007 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1008
cd569aed 1009 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
1010
1011 hpd_event_bits = dev_priv->hpd_event_bits;
1012 dev_priv->hpd_event_bits = 0;
cd569aed
EE
1013 list_for_each_entry(connector, &mode_config->connector_list, head) {
1014 intel_connector = to_intel_connector(connector);
1015 intel_encoder = intel_connector->encoder;
1016 if (intel_encoder->hpd_pin > HPD_NONE &&
1017 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1018 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1019 DRM_INFO("HPD interrupt storm detected on connector %s: "
1020 "switching from hotplug detection to polling\n",
1021 drm_get_connector_name(connector));
1022 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1023 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1024 | DRM_CONNECTOR_POLL_DISCONNECT;
1025 hpd_disabled = true;
1026 }
142e2398
EE
1027 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1028 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1029 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1030 }
cd569aed
EE
1031 }
1032 /* if there were no outputs to poll, poll was disabled,
1033 * therefore make sure it's enabled when disabling HPD on
1034 * some connectors */
ac4c16c5 1035 if (hpd_disabled) {
cd569aed 1036 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
1037 mod_timer(&dev_priv->hotplug_reenable_timer,
1038 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1039 }
cd569aed
EE
1040
1041 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1042
321a1b30
EE
1043 list_for_each_entry(connector, &mode_config->connector_list, head) {
1044 intel_connector = to_intel_connector(connector);
1045 intel_encoder = intel_connector->encoder;
1046 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1047 if (intel_encoder->hot_plug)
1048 intel_encoder->hot_plug(intel_encoder);
1049 if (intel_hpd_irq_event(dev, connector))
1050 changed = true;
1051 }
1052 }
40ee3381
KP
1053 mutex_unlock(&mode_config->mutex);
1054
321a1b30
EE
1055 if (changed)
1056 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
1057}
1058
3ca1cced
VS
1059static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1060{
1061 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1062}
1063
d0ecd7e2 1064static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1 1065{
2d1013dd 1066 struct drm_i915_private *dev_priv = dev->dev_private;
b5b72e89 1067 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1068 u8 new_delay;
9270388e 1069
d0ecd7e2 1070 spin_lock(&mchdev_lock);
f97108d1 1071
73edd18f
DV
1072 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1073
20e4d407 1074 new_delay = dev_priv->ips.cur_delay;
9270388e 1075
7648fa99 1076 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1077 busy_up = I915_READ(RCPREVBSYTUPAVG);
1078 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1079 max_avg = I915_READ(RCBMAXAVG);
1080 min_avg = I915_READ(RCBMINAVG);
1081
1082 /* Handle RCS change request from hw */
b5b72e89 1083 if (busy_up > max_avg) {
20e4d407
DV
1084 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1085 new_delay = dev_priv->ips.cur_delay - 1;
1086 if (new_delay < dev_priv->ips.max_delay)
1087 new_delay = dev_priv->ips.max_delay;
b5b72e89 1088 } else if (busy_down < min_avg) {
20e4d407
DV
1089 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1090 new_delay = dev_priv->ips.cur_delay + 1;
1091 if (new_delay > dev_priv->ips.min_delay)
1092 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1093 }
1094
7648fa99 1095 if (ironlake_set_drps(dev, new_delay))
20e4d407 1096 dev_priv->ips.cur_delay = new_delay;
f97108d1 1097
d0ecd7e2 1098 spin_unlock(&mchdev_lock);
9270388e 1099
f97108d1
JB
1100 return;
1101}
1102
549f7365
CW
1103static void notify_ring(struct drm_device *dev,
1104 struct intel_ring_buffer *ring)
1105{
475553de
CW
1106 if (ring->obj == NULL)
1107 return;
1108
814e9b57 1109 trace_i915_gem_request_complete(ring);
9862e600 1110
549f7365 1111 wake_up_all(&ring->irq_queue);
10cd45b6 1112 i915_queue_hangcheck(dev);
549f7365
CW
1113}
1114
4912d041 1115static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1116{
2d1013dd
JN
1117 struct drm_i915_private *dev_priv =
1118 container_of(work, struct drm_i915_private, rps.work);
edbfdb45 1119 u32 pm_iir;
dd75fdc8 1120 int new_delay, adj;
4912d041 1121
59cdb63d 1122 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1123 pm_iir = dev_priv->rps.pm_iir;
1124 dev_priv->rps.pm_iir = 0;
4848405c 1125 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
a6706b45 1126 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
59cdb63d 1127 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1128
60611c13 1129 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1130 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1131
a6706b45 1132 if ((pm_iir & dev_priv->pm_rps_events) == 0)
3b8d8d91
JB
1133 return;
1134
4fc688ce 1135 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1136
dd75fdc8 1137 adj = dev_priv->rps.last_adj;
7425034a 1138 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1139 if (adj > 0)
1140 adj *= 2;
1141 else
1142 adj = 1;
b39fb297 1143 new_delay = dev_priv->rps.cur_freq + adj;
7425034a
VS
1144
1145 /*
1146 * For better performance, jump directly
1147 * to RPe if we're below it.
1148 */
b39fb297
BW
1149 if (new_delay < dev_priv->rps.efficient_freq)
1150 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1151 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1152 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1153 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1154 else
b39fb297 1155 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8
CW
1156 adj = 0;
1157 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1158 if (adj < 0)
1159 adj *= 2;
1160 else
1161 adj = -1;
b39fb297 1162 new_delay = dev_priv->rps.cur_freq + adj;
dd75fdc8 1163 } else { /* unknown event */
b39fb297 1164 new_delay = dev_priv->rps.cur_freq;
dd75fdc8 1165 }
3b8d8d91 1166
79249636
BW
1167 /* sysfs frequency interfaces may have snuck in while servicing the
1168 * interrupt
1169 */
1272e7b8 1170 new_delay = clamp_t(int, new_delay,
b39fb297
BW
1171 dev_priv->rps.min_freq_softlimit,
1172 dev_priv->rps.max_freq_softlimit);
27544369 1173
b39fb297 1174 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
dd75fdc8
CW
1175
1176 if (IS_VALLEYVIEW(dev_priv->dev))
1177 valleyview_set_rps(dev_priv->dev, new_delay);
1178 else
1179 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1180
4fc688ce 1181 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1182}
1183
e3689190
BW
1184
1185/**
1186 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1187 * occurred.
1188 * @work: workqueue struct
1189 *
1190 * Doesn't actually do anything except notify userspace. As a consequence of
1191 * this event, userspace should try to remap the bad rows since statistically
1192 * it is likely the same row is more likely to go bad again.
1193 */
1194static void ivybridge_parity_work(struct work_struct *work)
1195{
2d1013dd
JN
1196 struct drm_i915_private *dev_priv =
1197 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1198 u32 error_status, row, bank, subbank;
35a85ac6 1199 char *parity_event[6];
e3689190
BW
1200 uint32_t misccpctl;
1201 unsigned long flags;
35a85ac6 1202 uint8_t slice = 0;
e3689190
BW
1203
1204 /* We must turn off DOP level clock gating to access the L3 registers.
1205 * In order to prevent a get/put style interface, acquire struct mutex
1206 * any time we access those registers.
1207 */
1208 mutex_lock(&dev_priv->dev->struct_mutex);
1209
35a85ac6
BW
1210 /* If we've screwed up tracking, just let the interrupt fire again */
1211 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1212 goto out;
1213
e3689190
BW
1214 misccpctl = I915_READ(GEN7_MISCCPCTL);
1215 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1216 POSTING_READ(GEN7_MISCCPCTL);
1217
35a85ac6
BW
1218 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1219 u32 reg;
e3689190 1220
35a85ac6
BW
1221 slice--;
1222 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1223 break;
e3689190 1224
35a85ac6 1225 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1226
35a85ac6 1227 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1228
35a85ac6
BW
1229 error_status = I915_READ(reg);
1230 row = GEN7_PARITY_ERROR_ROW(error_status);
1231 bank = GEN7_PARITY_ERROR_BANK(error_status);
1232 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1233
1234 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1235 POSTING_READ(reg);
1236
1237 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1238 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1239 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1240 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1241 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1242 parity_event[5] = NULL;
1243
5bdebb18 1244 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1245 KOBJ_CHANGE, parity_event);
e3689190 1246
35a85ac6
BW
1247 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1248 slice, row, bank, subbank);
e3689190 1249
35a85ac6
BW
1250 kfree(parity_event[4]);
1251 kfree(parity_event[3]);
1252 kfree(parity_event[2]);
1253 kfree(parity_event[1]);
1254 }
e3689190 1255
35a85ac6 1256 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1257
35a85ac6
BW
1258out:
1259 WARN_ON(dev_priv->l3_parity.which_slice);
1260 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1261 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1262 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1263
1264 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1265}
1266
35a85ac6 1267static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190 1268{
2d1013dd 1269 struct drm_i915_private *dev_priv = dev->dev_private;
e3689190 1270
040d2baa 1271 if (!HAS_L3_DPF(dev))
e3689190
BW
1272 return;
1273
d0ecd7e2 1274 spin_lock(&dev_priv->irq_lock);
35a85ac6 1275 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1276 spin_unlock(&dev_priv->irq_lock);
e3689190 1277
35a85ac6
BW
1278 iir &= GT_PARITY_ERROR(dev);
1279 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1280 dev_priv->l3_parity.which_slice |= 1 << 1;
1281
1282 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1283 dev_priv->l3_parity.which_slice |= 1 << 0;
1284
a4da4fa4 1285 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1286}
1287
f1af8fc1
PZ
1288static void ilk_gt_irq_handler(struct drm_device *dev,
1289 struct drm_i915_private *dev_priv,
1290 u32 gt_iir)
1291{
1292 if (gt_iir &
1293 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1294 notify_ring(dev, &dev_priv->ring[RCS]);
1295 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1296 notify_ring(dev, &dev_priv->ring[VCS]);
1297}
1298
e7b4c6b1
DV
1299static void snb_gt_irq_handler(struct drm_device *dev,
1300 struct drm_i915_private *dev_priv,
1301 u32 gt_iir)
1302{
1303
cc609d5d
BW
1304 if (gt_iir &
1305 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1306 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1307 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1308 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1309 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1310 notify_ring(dev, &dev_priv->ring[BCS]);
1311
cc609d5d
BW
1312 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1313 GT_BSD_CS_ERROR_INTERRUPT |
1314 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
58174462
MK
1315 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1316 gt_iir);
e7b4c6b1 1317 }
e3689190 1318
35a85ac6
BW
1319 if (gt_iir & GT_PARITY_ERROR(dev))
1320 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1321}
1322
abd58f01
BW
1323static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1324 struct drm_i915_private *dev_priv,
1325 u32 master_ctl)
1326{
1327 u32 rcs, bcs, vcs;
1328 uint32_t tmp = 0;
1329 irqreturn_t ret = IRQ_NONE;
1330
1331 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1332 tmp = I915_READ(GEN8_GT_IIR(0));
1333 if (tmp) {
1334 ret = IRQ_HANDLED;
1335 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1336 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1337 if (rcs & GT_RENDER_USER_INTERRUPT)
1338 notify_ring(dev, &dev_priv->ring[RCS]);
1339 if (bcs & GT_RENDER_USER_INTERRUPT)
1340 notify_ring(dev, &dev_priv->ring[BCS]);
1341 I915_WRITE(GEN8_GT_IIR(0), tmp);
1342 } else
1343 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1344 }
1345
1346 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1347 tmp = I915_READ(GEN8_GT_IIR(1));
1348 if (tmp) {
1349 ret = IRQ_HANDLED;
1350 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1351 if (vcs & GT_RENDER_USER_INTERRUPT)
1352 notify_ring(dev, &dev_priv->ring[VCS]);
1353 I915_WRITE(GEN8_GT_IIR(1), tmp);
1354 } else
1355 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1356 }
1357
1358 if (master_ctl & GEN8_GT_VECS_IRQ) {
1359 tmp = I915_READ(GEN8_GT_IIR(3));
1360 if (tmp) {
1361 ret = IRQ_HANDLED;
1362 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1363 if (vcs & GT_RENDER_USER_INTERRUPT)
1364 notify_ring(dev, &dev_priv->ring[VECS]);
1365 I915_WRITE(GEN8_GT_IIR(3), tmp);
1366 } else
1367 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1368 }
1369
1370 return ret;
1371}
1372
b543fb04
EE
1373#define HPD_STORM_DETECT_PERIOD 1000
1374#define HPD_STORM_THRESHOLD 5
1375
10a504de 1376static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1377 u32 hotplug_trigger,
1378 const u32 *hpd)
b543fb04 1379{
2d1013dd 1380 struct drm_i915_private *dev_priv = dev->dev_private;
b543fb04 1381 int i;
10a504de 1382 bool storm_detected = false;
b543fb04 1383
91d131d2
DV
1384 if (!hotplug_trigger)
1385 return;
1386
cc9bd499
ID
1387 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1388 hotplug_trigger);
1389
b5ea2d56 1390 spin_lock(&dev_priv->irq_lock);
b543fb04 1391 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1392
3432087e 1393 WARN_ONCE(hpd[i] & hotplug_trigger &&
8b5565b8 1394 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
cba1c073
CW
1395 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1396 hotplug_trigger, i, hpd[i]);
b8f102e8 1397
b543fb04
EE
1398 if (!(hpd[i] & hotplug_trigger) ||
1399 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1400 continue;
1401
bc5ead8c 1402 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1403 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1404 dev_priv->hpd_stats[i].hpd_last_jiffies
1405 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1406 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1407 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1408 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1409 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1410 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1411 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1412 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1413 storm_detected = true;
b543fb04
EE
1414 } else {
1415 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1416 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1417 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1418 }
1419 }
1420
10a504de
DV
1421 if (storm_detected)
1422 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1423 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1424
645416f5
DV
1425 /*
1426 * Our hotplug handler can grab modeset locks (by calling down into the
1427 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1428 * queue for otherwise the flush_work in the pageflip code will
1429 * deadlock.
1430 */
1431 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1432}
1433
515ac2bb
DV
1434static void gmbus_irq_handler(struct drm_device *dev)
1435{
2d1013dd 1436 struct drm_i915_private *dev_priv = dev->dev_private;
28c70f16 1437
28c70f16 1438 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1439}
1440
ce99c256
DV
1441static void dp_aux_irq_handler(struct drm_device *dev)
1442{
2d1013dd 1443 struct drm_i915_private *dev_priv = dev->dev_private;
9ee32fea 1444
9ee32fea 1445 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1446}
1447
8bf1e9f1 1448#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1449static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1450 uint32_t crc0, uint32_t crc1,
1451 uint32_t crc2, uint32_t crc3,
1452 uint32_t crc4)
8bf1e9f1
SH
1453{
1454 struct drm_i915_private *dev_priv = dev->dev_private;
1455 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1456 struct intel_pipe_crc_entry *entry;
ac2300d4 1457 int head, tail;
b2c88f5b 1458
d538bbdf
DL
1459 spin_lock(&pipe_crc->lock);
1460
0c912c79 1461 if (!pipe_crc->entries) {
d538bbdf 1462 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1463 DRM_ERROR("spurious interrupt\n");
1464 return;
1465 }
1466
d538bbdf
DL
1467 head = pipe_crc->head;
1468 tail = pipe_crc->tail;
b2c88f5b
DL
1469
1470 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1471 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1472 DRM_ERROR("CRC buffer overflowing\n");
1473 return;
1474 }
1475
1476 entry = &pipe_crc->entries[head];
8bf1e9f1 1477
8bc5e955 1478 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1479 entry->crc[0] = crc0;
1480 entry->crc[1] = crc1;
1481 entry->crc[2] = crc2;
1482 entry->crc[3] = crc3;
1483 entry->crc[4] = crc4;
b2c88f5b
DL
1484
1485 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1486 pipe_crc->head = head;
1487
1488 spin_unlock(&pipe_crc->lock);
07144428
DL
1489
1490 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1491}
277de95e
DV
1492#else
1493static inline void
1494display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1495 uint32_t crc0, uint32_t crc1,
1496 uint32_t crc2, uint32_t crc3,
1497 uint32_t crc4) {}
1498#endif
1499
eba94eb9 1500
277de95e 1501static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1502{
1503 struct drm_i915_private *dev_priv = dev->dev_private;
1504
277de95e
DV
1505 display_pipe_crc_irq_handler(dev, pipe,
1506 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1507 0, 0, 0, 0);
5a69b89f
DV
1508}
1509
277de95e 1510static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1511{
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513
277de95e
DV
1514 display_pipe_crc_irq_handler(dev, pipe,
1515 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1516 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1517 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1518 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1519 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1520}
5b3a856b 1521
277de95e 1522static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1523{
1524 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1525 uint32_t res1, res2;
1526
1527 if (INTEL_INFO(dev)->gen >= 3)
1528 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1529 else
1530 res1 = 0;
1531
1532 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1533 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1534 else
1535 res2 = 0;
5b3a856b 1536
277de95e
DV
1537 display_pipe_crc_irq_handler(dev, pipe,
1538 I915_READ(PIPE_CRC_RES_RED(pipe)),
1539 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1540 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1541 res1, res2);
5b3a856b 1542}
8bf1e9f1 1543
1403c0d4
PZ
1544/* The RPS events need forcewake, so we add them to a work queue and mask their
1545 * IMR bits until the work is done. Other interrupts can be processed without
1546 * the work queue. */
1547static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1548{
a6706b45 1549 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 1550 spin_lock(&dev_priv->irq_lock);
a6706b45
D
1551 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1552 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
59cdb63d 1553 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1554
1555 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1556 }
baf02a1f 1557
1403c0d4
PZ
1558 if (HAS_VEBOX(dev_priv->dev)) {
1559 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1560 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1561
1403c0d4 1562 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
58174462
MK
1563 i915_handle_error(dev_priv->dev, false,
1564 "VEBOX CS error interrupt 0x%08x",
1565 pm_iir);
1403c0d4 1566 }
12638c57 1567 }
baf02a1f
BW
1568}
1569
c1874ed7
ID
1570static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1571{
1572 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1573 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1574 int pipe;
1575
58ead0d7 1576 spin_lock(&dev_priv->irq_lock);
c1874ed7 1577 for_each_pipe(pipe) {
91d181dd 1578 int reg;
bbb5eebf 1579 u32 mask, iir_bit = 0;
91d181dd 1580
bbb5eebf
DV
1581 /*
1582 * PIPESTAT bits get signalled even when the interrupt is
1583 * disabled with the mask bits, and some of the status bits do
1584 * not generate interrupts at all (like the underrun bit). Hence
1585 * we need to be careful that we only handle what we want to
1586 * handle.
1587 */
1588 mask = 0;
1589 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1590 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1591
1592 switch (pipe) {
1593 case PIPE_A:
1594 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1595 break;
1596 case PIPE_B:
1597 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1598 break;
1599 }
1600 if (iir & iir_bit)
1601 mask |= dev_priv->pipestat_irq_mask[pipe];
1602
1603 if (!mask)
91d181dd
ID
1604 continue;
1605
1606 reg = PIPESTAT(pipe);
bbb5eebf
DV
1607 mask |= PIPESTAT_INT_ENABLE_MASK;
1608 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1609
1610 /*
1611 * Clear the PIPE*STAT regs before the IIR
1612 */
91d181dd
ID
1613 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1614 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1615 I915_WRITE(reg, pipe_stats[pipe]);
1616 }
58ead0d7 1617 spin_unlock(&dev_priv->irq_lock);
c1874ed7
ID
1618
1619 for_each_pipe(pipe) {
1620 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1621 drm_handle_vblank(dev, pipe);
1622
579a9b0e 1623 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1624 intel_prepare_page_flip(dev, pipe);
1625 intel_finish_page_flip(dev, pipe);
1626 }
1627
1628 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1629 i9xx_pipe_crc_irq_handler(dev, pipe);
1630
1631 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1632 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1633 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1634 }
1635
1636 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1637 gmbus_irq_handler(dev);
1638}
1639
16c6c56b
VS
1640static void i9xx_hpd_irq_handler(struct drm_device *dev)
1641{
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1644
1645 if (IS_G4X(dev)) {
1646 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1647
1648 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1649 } else {
1650 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1651
1652 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1653 }
1654
1655 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1656 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1657 dp_aux_irq_handler(dev);
1658
1659 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1660 /*
1661 * Make sure hotplug status is cleared before we clear IIR, or else we
1662 * may miss hotplug events.
1663 */
1664 POSTING_READ(PORT_HOTPLUG_STAT);
1665}
1666
ff1f525e 1667static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1668{
1669 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 1670 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
1671 u32 iir, gt_iir, pm_iir;
1672 irqreturn_t ret = IRQ_NONE;
7e231dbe 1673
7e231dbe
JB
1674 while (true) {
1675 iir = I915_READ(VLV_IIR);
1676 gt_iir = I915_READ(GTIIR);
1677 pm_iir = I915_READ(GEN6_PMIIR);
1678
1679 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1680 goto out;
1681
1682 ret = IRQ_HANDLED;
1683
e7b4c6b1 1684 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe 1685
c1874ed7 1686 valleyview_pipestat_irq_handler(dev, iir);
31acc7f5 1687
7e231dbe 1688 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
1689 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1690 i9xx_hpd_irq_handler(dev);
7e231dbe 1691
60611c13 1692 if (pm_iir)
d0ecd7e2 1693 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1694
1695 I915_WRITE(GTIIR, gt_iir);
1696 I915_WRITE(GEN6_PMIIR, pm_iir);
1697 I915_WRITE(VLV_IIR, iir);
1698 }
1699
1700out:
1701 return ret;
1702}
1703
23e81d69 1704static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806 1705{
2d1013dd 1706 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 1707 int pipe;
b543fb04 1708 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1709
91d131d2
DV
1710 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1711
cfc33bf7
VS
1712 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1713 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1714 SDE_AUDIO_POWER_SHIFT);
776ad806 1715 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1716 port_name(port));
1717 }
776ad806 1718
ce99c256
DV
1719 if (pch_iir & SDE_AUX_MASK)
1720 dp_aux_irq_handler(dev);
1721
776ad806 1722 if (pch_iir & SDE_GMBUS)
515ac2bb 1723 gmbus_irq_handler(dev);
776ad806
JB
1724
1725 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1726 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1727
1728 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1729 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1730
1731 if (pch_iir & SDE_POISON)
1732 DRM_ERROR("PCH poison interrupt\n");
1733
9db4a9c7
JB
1734 if (pch_iir & SDE_FDI_MASK)
1735 for_each_pipe(pipe)
1736 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1737 pipe_name(pipe),
1738 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1739
1740 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1741 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1742
1743 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1744 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1745
776ad806 1746 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1747 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1748 false))
fc2c807b 1749 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1750
1751 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1752 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1753 false))
fc2c807b 1754 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1755}
1756
1757static void ivb_err_int_handler(struct drm_device *dev)
1758{
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1761 enum pipe pipe;
8664281b 1762
de032bf4
PZ
1763 if (err_int & ERR_INT_POISON)
1764 DRM_ERROR("Poison interrupt\n");
1765
5a69b89f
DV
1766 for_each_pipe(pipe) {
1767 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1768 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1769 false))
fc2c807b
VS
1770 DRM_ERROR("Pipe %c FIFO underrun\n",
1771 pipe_name(pipe));
5a69b89f 1772 }
8bf1e9f1 1773
5a69b89f
DV
1774 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1775 if (IS_IVYBRIDGE(dev))
277de95e 1776 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1777 else
277de95e 1778 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1779 }
1780 }
8bf1e9f1 1781
8664281b
PZ
1782 I915_WRITE(GEN7_ERR_INT, err_int);
1783}
1784
1785static void cpt_serr_int_handler(struct drm_device *dev)
1786{
1787 struct drm_i915_private *dev_priv = dev->dev_private;
1788 u32 serr_int = I915_READ(SERR_INT);
1789
de032bf4
PZ
1790 if (serr_int & SERR_INT_POISON)
1791 DRM_ERROR("PCH poison interrupt\n");
1792
8664281b
PZ
1793 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1794 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1795 false))
fc2c807b 1796 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1797
1798 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1799 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1800 false))
fc2c807b 1801 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1802
1803 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1804 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1805 false))
fc2c807b 1806 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
1807
1808 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1809}
1810
23e81d69
AJ
1811static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1812{
2d1013dd 1813 struct drm_i915_private *dev_priv = dev->dev_private;
23e81d69 1814 int pipe;
b543fb04 1815 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1816
91d131d2
DV
1817 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1818
cfc33bf7
VS
1819 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1820 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1821 SDE_AUDIO_POWER_SHIFT_CPT);
1822 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1823 port_name(port));
1824 }
23e81d69
AJ
1825
1826 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1827 dp_aux_irq_handler(dev);
23e81d69
AJ
1828
1829 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1830 gmbus_irq_handler(dev);
23e81d69
AJ
1831
1832 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1833 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1834
1835 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1836 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1837
1838 if (pch_iir & SDE_FDI_MASK_CPT)
1839 for_each_pipe(pipe)
1840 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1841 pipe_name(pipe),
1842 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1843
1844 if (pch_iir & SDE_ERROR_CPT)
1845 cpt_serr_int_handler(dev);
23e81d69
AJ
1846}
1847
c008bc6e
PZ
1848static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1849{
1850 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 1851 enum pipe pipe;
c008bc6e
PZ
1852
1853 if (de_iir & DE_AUX_CHANNEL_A)
1854 dp_aux_irq_handler(dev);
1855
1856 if (de_iir & DE_GSE)
1857 intel_opregion_asle_intr(dev);
1858
c008bc6e
PZ
1859 if (de_iir & DE_POISON)
1860 DRM_ERROR("Poison interrupt\n");
1861
40da17c2
DV
1862 for_each_pipe(pipe) {
1863 if (de_iir & DE_PIPE_VBLANK(pipe))
1864 drm_handle_vblank(dev, pipe);
5b3a856b 1865
40da17c2
DV
1866 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1867 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
1868 DRM_ERROR("Pipe %c FIFO underrun\n",
1869 pipe_name(pipe));
5b3a856b 1870
40da17c2
DV
1871 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1872 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 1873
40da17c2
DV
1874 /* plane/pipes map 1:1 on ilk+ */
1875 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1876 intel_prepare_page_flip(dev, pipe);
1877 intel_finish_page_flip_plane(dev, pipe);
1878 }
c008bc6e
PZ
1879 }
1880
1881 /* check event from PCH */
1882 if (de_iir & DE_PCH_EVENT) {
1883 u32 pch_iir = I915_READ(SDEIIR);
1884
1885 if (HAS_PCH_CPT(dev))
1886 cpt_irq_handler(dev, pch_iir);
1887 else
1888 ibx_irq_handler(dev, pch_iir);
1889
1890 /* should clear PCH hotplug event before clear CPU irq */
1891 I915_WRITE(SDEIIR, pch_iir);
1892 }
1893
1894 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1895 ironlake_rps_change_irq_handler(dev);
1896}
1897
9719fb98
PZ
1898static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1899{
1900 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 1901 enum pipe pipe;
9719fb98
PZ
1902
1903 if (de_iir & DE_ERR_INT_IVB)
1904 ivb_err_int_handler(dev);
1905
1906 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1907 dp_aux_irq_handler(dev);
1908
1909 if (de_iir & DE_GSE_IVB)
1910 intel_opregion_asle_intr(dev);
1911
07d27e20
DL
1912 for_each_pipe(pipe) {
1913 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1914 drm_handle_vblank(dev, pipe);
40da17c2
DV
1915
1916 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
1917 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1918 intel_prepare_page_flip(dev, pipe);
1919 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
1920 }
1921 }
1922
1923 /* check event from PCH */
1924 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1925 u32 pch_iir = I915_READ(SDEIIR);
1926
1927 cpt_irq_handler(dev, pch_iir);
1928
1929 /* clear PCH hotplug event before clear CPU irq */
1930 I915_WRITE(SDEIIR, pch_iir);
1931 }
1932}
1933
f1af8fc1 1934static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1935{
1936 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 1937 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 1938 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1939 irqreturn_t ret = IRQ_NONE;
b1f14ad0 1940
8664281b
PZ
1941 /* We get interrupts on unclaimed registers, so check for this before we
1942 * do any I915_{READ,WRITE}. */
907b28c5 1943 intel_uncore_check_errors(dev);
8664281b 1944
b1f14ad0
JB
1945 /* disable master interrupt before clearing iir */
1946 de_ier = I915_READ(DEIER);
1947 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1948 POSTING_READ(DEIER);
b1f14ad0 1949
44498aea
PZ
1950 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1951 * interrupts will will be stored on its back queue, and then we'll be
1952 * able to process them after we restore SDEIER (as soon as we restore
1953 * it, we'll get an interrupt if SDEIIR still has something to process
1954 * due to its back queue). */
ab5c608b
BW
1955 if (!HAS_PCH_NOP(dev)) {
1956 sde_ier = I915_READ(SDEIER);
1957 I915_WRITE(SDEIER, 0);
1958 POSTING_READ(SDEIER);
1959 }
44498aea 1960
b1f14ad0 1961 gt_iir = I915_READ(GTIIR);
0e43406b 1962 if (gt_iir) {
d8fc8a47 1963 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1964 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1965 else
1966 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1967 I915_WRITE(GTIIR, gt_iir);
1968 ret = IRQ_HANDLED;
b1f14ad0
JB
1969 }
1970
0e43406b
CW
1971 de_iir = I915_READ(DEIIR);
1972 if (de_iir) {
f1af8fc1
PZ
1973 if (INTEL_INFO(dev)->gen >= 7)
1974 ivb_display_irq_handler(dev, de_iir);
1975 else
1976 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1977 I915_WRITE(DEIIR, de_iir);
1978 ret = IRQ_HANDLED;
b1f14ad0
JB
1979 }
1980
f1af8fc1
PZ
1981 if (INTEL_INFO(dev)->gen >= 6) {
1982 u32 pm_iir = I915_READ(GEN6_PMIIR);
1983 if (pm_iir) {
1403c0d4 1984 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1985 I915_WRITE(GEN6_PMIIR, pm_iir);
1986 ret = IRQ_HANDLED;
1987 }
0e43406b 1988 }
b1f14ad0 1989
b1f14ad0
JB
1990 I915_WRITE(DEIER, de_ier);
1991 POSTING_READ(DEIER);
ab5c608b
BW
1992 if (!HAS_PCH_NOP(dev)) {
1993 I915_WRITE(SDEIER, sde_ier);
1994 POSTING_READ(SDEIER);
1995 }
b1f14ad0
JB
1996
1997 return ret;
1998}
1999
abd58f01
BW
2000static irqreturn_t gen8_irq_handler(int irq, void *arg)
2001{
2002 struct drm_device *dev = arg;
2003 struct drm_i915_private *dev_priv = dev->dev_private;
2004 u32 master_ctl;
2005 irqreturn_t ret = IRQ_NONE;
2006 uint32_t tmp = 0;
c42664cc 2007 enum pipe pipe;
abd58f01 2008
abd58f01
BW
2009 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2010 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2011 if (!master_ctl)
2012 return IRQ_NONE;
2013
2014 I915_WRITE(GEN8_MASTER_IRQ, 0);
2015 POSTING_READ(GEN8_MASTER_IRQ);
2016
2017 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2018
2019 if (master_ctl & GEN8_DE_MISC_IRQ) {
2020 tmp = I915_READ(GEN8_DE_MISC_IIR);
2021 if (tmp & GEN8_DE_MISC_GSE)
2022 intel_opregion_asle_intr(dev);
2023 else if (tmp)
2024 DRM_ERROR("Unexpected DE Misc interrupt\n");
2025 else
2026 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2027
2028 if (tmp) {
2029 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2030 ret = IRQ_HANDLED;
2031 }
2032 }
2033
6d766f02
DV
2034 if (master_ctl & GEN8_DE_PORT_IRQ) {
2035 tmp = I915_READ(GEN8_DE_PORT_IIR);
2036 if (tmp & GEN8_AUX_CHANNEL_A)
2037 dp_aux_irq_handler(dev);
2038 else if (tmp)
2039 DRM_ERROR("Unexpected DE Port interrupt\n");
2040 else
2041 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2042
2043 if (tmp) {
2044 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2045 ret = IRQ_HANDLED;
2046 }
2047 }
2048
c42664cc
DV
2049 for_each_pipe(pipe) {
2050 uint32_t pipe_iir;
abd58f01 2051
c42664cc
DV
2052 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2053 continue;
abd58f01 2054
c42664cc
DV
2055 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2056 if (pipe_iir & GEN8_PIPE_VBLANK)
2057 drm_handle_vblank(dev, pipe);
abd58f01 2058
c42664cc
DV
2059 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2060 intel_prepare_page_flip(dev, pipe);
2061 intel_finish_page_flip_plane(dev, pipe);
abd58f01 2062 }
c42664cc 2063
0fbe7870
DV
2064 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2065 hsw_pipe_crc_irq_handler(dev, pipe);
2066
38d83c96
DV
2067 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2068 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2069 false))
fc2c807b
VS
2070 DRM_ERROR("Pipe %c FIFO underrun\n",
2071 pipe_name(pipe));
38d83c96
DV
2072 }
2073
30100f2b
DV
2074 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2075 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2076 pipe_name(pipe),
2077 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2078 }
c42664cc
DV
2079
2080 if (pipe_iir) {
2081 ret = IRQ_HANDLED;
2082 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2083 } else
abd58f01
BW
2084 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2085 }
2086
92d03a80
DV
2087 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2088 /*
2089 * FIXME(BDW): Assume for now that the new interrupt handling
2090 * scheme also closed the SDE interrupt handling race we've seen
2091 * on older pch-split platforms. But this needs testing.
2092 */
2093 u32 pch_iir = I915_READ(SDEIIR);
2094
2095 cpt_irq_handler(dev, pch_iir);
2096
2097 if (pch_iir) {
2098 I915_WRITE(SDEIIR, pch_iir);
2099 ret = IRQ_HANDLED;
2100 }
2101 }
2102
abd58f01
BW
2103 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2104 POSTING_READ(GEN8_MASTER_IRQ);
2105
2106 return ret;
2107}
2108
17e1df07
DV
2109static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2110 bool reset_completed)
2111{
2112 struct intel_ring_buffer *ring;
2113 int i;
2114
2115 /*
2116 * Notify all waiters for GPU completion events that reset state has
2117 * been changed, and that they need to restart their wait after
2118 * checking for potential errors (and bail out to drop locks if there is
2119 * a gpu reset pending so that i915_error_work_func can acquire them).
2120 */
2121
2122 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2123 for_each_ring(ring, dev_priv, i)
2124 wake_up_all(&ring->irq_queue);
2125
2126 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2127 wake_up_all(&dev_priv->pending_flip_queue);
2128
2129 /*
2130 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2131 * reset state is cleared.
2132 */
2133 if (reset_completed)
2134 wake_up_all(&dev_priv->gpu_error.reset_queue);
2135}
2136
8a905236
JB
2137/**
2138 * i915_error_work_func - do process context error handling work
2139 * @work: work struct
2140 *
2141 * Fire an error uevent so userspace can see that a hang or error
2142 * was detected.
2143 */
2144static void i915_error_work_func(struct work_struct *work)
2145{
1f83fee0
DV
2146 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2147 work);
2d1013dd
JN
2148 struct drm_i915_private *dev_priv =
2149 container_of(error, struct drm_i915_private, gpu_error);
8a905236 2150 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2151 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2152 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2153 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2154 int ret;
8a905236 2155
5bdebb18 2156 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2157
7db0ba24
DV
2158 /*
2159 * Note that there's only one work item which does gpu resets, so we
2160 * need not worry about concurrent gpu resets potentially incrementing
2161 * error->reset_counter twice. We only need to take care of another
2162 * racing irq/hangcheck declaring the gpu dead for a second time. A
2163 * quick check for that is good enough: schedule_work ensures the
2164 * correct ordering between hang detection and this work item, and since
2165 * the reset in-progress bit is only ever set by code outside of this
2166 * work we don't need to worry about any other races.
2167 */
2168 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2169 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2170 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2171 reset_event);
1f83fee0 2172
17e1df07
DV
2173 /*
2174 * All state reset _must_ be completed before we update the
2175 * reset counter, for otherwise waiters might miss the reset
2176 * pending state and not properly drop locks, resulting in
2177 * deadlocks with the reset work.
2178 */
f69061be
DV
2179 ret = i915_reset(dev);
2180
17e1df07
DV
2181 intel_display_handle_reset(dev);
2182
f69061be
DV
2183 if (ret == 0) {
2184 /*
2185 * After all the gem state is reset, increment the reset
2186 * counter and wake up everyone waiting for the reset to
2187 * complete.
2188 *
2189 * Since unlock operations are a one-sided barrier only,
2190 * we need to insert a barrier here to order any seqno
2191 * updates before
2192 * the counter increment.
2193 */
2194 smp_mb__before_atomic_inc();
2195 atomic_inc(&dev_priv->gpu_error.reset_counter);
2196
5bdebb18 2197 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2198 KOBJ_CHANGE, reset_done_event);
1f83fee0 2199 } else {
2ac0f450 2200 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2201 }
1f83fee0 2202
17e1df07
DV
2203 /*
2204 * Note: The wake_up also serves as a memory barrier so that
2205 * waiters see the update value of the reset counter atomic_t.
2206 */
2207 i915_error_wake_up(dev_priv, true);
f316a42c 2208 }
8a905236
JB
2209}
2210
35aed2e6 2211static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2212{
2213 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2214 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2215 u32 eir = I915_READ(EIR);
050ee91f 2216 int pipe, i;
8a905236 2217
35aed2e6
CW
2218 if (!eir)
2219 return;
8a905236 2220
a70491cc 2221 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2222
bd9854f9
BW
2223 i915_get_extra_instdone(dev, instdone);
2224
8a905236
JB
2225 if (IS_G4X(dev)) {
2226 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2227 u32 ipeir = I915_READ(IPEIR_I965);
2228
a70491cc
JP
2229 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2230 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2231 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2232 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2233 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2234 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2235 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2236 POSTING_READ(IPEIR_I965);
8a905236
JB
2237 }
2238 if (eir & GM45_ERROR_PAGE_TABLE) {
2239 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2240 pr_err("page table error\n");
2241 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2242 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2243 POSTING_READ(PGTBL_ER);
8a905236
JB
2244 }
2245 }
2246
a6c45cf0 2247 if (!IS_GEN2(dev)) {
8a905236
JB
2248 if (eir & I915_ERROR_PAGE_TABLE) {
2249 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2250 pr_err("page table error\n");
2251 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2252 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2253 POSTING_READ(PGTBL_ER);
8a905236
JB
2254 }
2255 }
2256
2257 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2258 pr_err("memory refresh error:\n");
9db4a9c7 2259 for_each_pipe(pipe)
a70491cc 2260 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2261 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2262 /* pipestat has already been acked */
2263 }
2264 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2265 pr_err("instruction error\n");
2266 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2267 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2268 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2269 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2270 u32 ipeir = I915_READ(IPEIR);
2271
a70491cc
JP
2272 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2273 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2274 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2275 I915_WRITE(IPEIR, ipeir);
3143a2bf 2276 POSTING_READ(IPEIR);
8a905236
JB
2277 } else {
2278 u32 ipeir = I915_READ(IPEIR_I965);
2279
a70491cc
JP
2280 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2281 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2282 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2283 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2284 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2285 POSTING_READ(IPEIR_I965);
8a905236
JB
2286 }
2287 }
2288
2289 I915_WRITE(EIR, eir);
3143a2bf 2290 POSTING_READ(EIR);
8a905236
JB
2291 eir = I915_READ(EIR);
2292 if (eir) {
2293 /*
2294 * some errors might have become stuck,
2295 * mask them.
2296 */
2297 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2298 I915_WRITE(EMR, I915_READ(EMR) | eir);
2299 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2300 }
35aed2e6
CW
2301}
2302
2303/**
2304 * i915_handle_error - handle an error interrupt
2305 * @dev: drm device
2306 *
2307 * Do some basic checking of regsiter state at error interrupt time and
2308 * dump it to the syslog. Also call i915_capture_error_state() to make
2309 * sure we get a record and make it available in debugfs. Fire a uevent
2310 * so userspace knows something bad happened (should trigger collection
2311 * of a ring dump etc.).
2312 */
58174462
MK
2313void i915_handle_error(struct drm_device *dev, bool wedged,
2314 const char *fmt, ...)
35aed2e6
CW
2315{
2316 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2317 va_list args;
2318 char error_msg[80];
35aed2e6 2319
58174462
MK
2320 va_start(args, fmt);
2321 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2322 va_end(args);
2323
2324 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2325 i915_report_and_clear_eir(dev);
8a905236 2326
ba1234d1 2327 if (wedged) {
f69061be
DV
2328 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2329 &dev_priv->gpu_error.reset_counter);
ba1234d1 2330
11ed50ec 2331 /*
17e1df07
DV
2332 * Wakeup waiting processes so that the reset work function
2333 * i915_error_work_func doesn't deadlock trying to grab various
2334 * locks. By bumping the reset counter first, the woken
2335 * processes will see a reset in progress and back off,
2336 * releasing their locks and then wait for the reset completion.
2337 * We must do this for _all_ gpu waiters that might hold locks
2338 * that the reset work needs to acquire.
2339 *
2340 * Note: The wake_up serves as the required memory barrier to
2341 * ensure that the waiters see the updated value of the reset
2342 * counter atomic_t.
11ed50ec 2343 */
17e1df07 2344 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2345 }
2346
122f46ba
DV
2347 /*
2348 * Our reset work can grab modeset locks (since it needs to reset the
2349 * state of outstanding pagelips). Hence it must not be run on our own
2350 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2351 * code will deadlock.
2352 */
2353 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2354}
2355
21ad8330 2356static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd 2357{
2d1013dd 2358 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd
SF
2359 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 2361 struct drm_i915_gem_object *obj;
4e5359cd
SF
2362 struct intel_unpin_work *work;
2363 unsigned long flags;
2364 bool stall_detected;
2365
2366 /* Ignore early vblank irqs */
2367 if (intel_crtc == NULL)
2368 return;
2369
2370 spin_lock_irqsave(&dev->event_lock, flags);
2371 work = intel_crtc->unpin_work;
2372
e7d841ca
CW
2373 if (work == NULL ||
2374 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2375 !work->enable_stall_check) {
4e5359cd
SF
2376 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2377 spin_unlock_irqrestore(&dev->event_lock, flags);
2378 return;
2379 }
2380
2381 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 2382 obj = work->pending_flip_obj;
a6c45cf0 2383 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 2384 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 2385 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 2386 i915_gem_obj_ggtt_offset(obj);
4e5359cd 2387 } else {
9db4a9c7 2388 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 2389 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 2390 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
2391 crtc->x * crtc->fb->bits_per_pixel/8);
2392 }
2393
2394 spin_unlock_irqrestore(&dev->event_lock, flags);
2395
2396 if (stall_detected) {
2397 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2398 intel_prepare_page_flip(dev, intel_crtc->plane);
2399 }
2400}
2401
42f52ef8
KP
2402/* Called from drm generic code, passed 'crtc' which
2403 * we use as a pipe index
2404 */
f71d4af4 2405static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2406{
2d1013dd 2407 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2408 unsigned long irqflags;
71e0ffa5 2409
5eddb70b 2410 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2411 return -EINVAL;
0a3e67a4 2412
1ec14ad3 2413 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2414 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2415 i915_enable_pipestat(dev_priv, pipe,
755e9019 2416 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2417 else
7c463586 2418 i915_enable_pipestat(dev_priv, pipe,
755e9019 2419 PIPE_VBLANK_INTERRUPT_STATUS);
8692d00e
CW
2420
2421 /* maintain vblank delivery even in deep C-states */
3d13ef2e 2422 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2423 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 2424 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2425
0a3e67a4
JB
2426 return 0;
2427}
2428
f71d4af4 2429static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2430{
2d1013dd 2431 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2432 unsigned long irqflags;
b518421f 2433 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2434 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2435
2436 if (!i915_pipe_enabled(dev, pipe))
2437 return -EINVAL;
2438
2439 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2440 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2441 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2442
2443 return 0;
2444}
2445
7e231dbe
JB
2446static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2447{
2d1013dd 2448 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2449 unsigned long irqflags;
7e231dbe
JB
2450
2451 if (!i915_pipe_enabled(dev, pipe))
2452 return -EINVAL;
2453
2454 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2455 i915_enable_pipestat(dev_priv, pipe,
755e9019 2456 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2457 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2458
2459 return 0;
2460}
2461
abd58f01
BW
2462static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2463{
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465 unsigned long irqflags;
abd58f01
BW
2466
2467 if (!i915_pipe_enabled(dev, pipe))
2468 return -EINVAL;
2469
2470 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2471 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2472 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2473 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2474 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2475 return 0;
2476}
2477
42f52ef8
KP
2478/* Called from drm generic code, passed 'crtc' which
2479 * we use as a pipe index
2480 */
f71d4af4 2481static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2482{
2d1013dd 2483 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2484 unsigned long irqflags;
0a3e67a4 2485
1ec14ad3 2486 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3d13ef2e 2487 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2488 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2489
f796cf8f 2490 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2491 PIPE_VBLANK_INTERRUPT_STATUS |
2492 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2493 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2494}
2495
f71d4af4 2496static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2497{
2d1013dd 2498 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2499 unsigned long irqflags;
b518421f 2500 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2501 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2502
2503 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2504 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2505 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2506}
2507
7e231dbe
JB
2508static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2509{
2d1013dd 2510 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2511 unsigned long irqflags;
7e231dbe
JB
2512
2513 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2514 i915_disable_pipestat(dev_priv, pipe,
755e9019 2515 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2516 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2517}
2518
abd58f01
BW
2519static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2520{
2521 struct drm_i915_private *dev_priv = dev->dev_private;
2522 unsigned long irqflags;
abd58f01
BW
2523
2524 if (!i915_pipe_enabled(dev, pipe))
2525 return;
2526
2527 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2528 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2529 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2530 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2531 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2532}
2533
893eead0
CW
2534static u32
2535ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2536{
893eead0
CW
2537 return list_entry(ring->request_list.prev,
2538 struct drm_i915_gem_request, list)->seqno;
2539}
2540
9107e9d2
CW
2541static bool
2542ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2543{
2544 return (list_empty(&ring->request_list) ||
2545 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2546}
2547
a028c4b0
DV
2548static bool
2549ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2550{
2551 if (INTEL_INFO(dev)->gen >= 8) {
2552 /*
2553 * FIXME: gen8 semaphore support - currently we don't emit
2554 * semaphores on bdw anyway, but this needs to be addressed when
2555 * we merge that code.
2556 */
2557 return false;
2558 } else {
2559 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2560 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2561 MI_SEMAPHORE_REGISTER);
2562 }
2563}
2564
921d42ea
DV
2565static struct intel_ring_buffer *
2566semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2567{
2568 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2569 struct intel_ring_buffer *signaller;
2570 int i;
2571
2572 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2573 /*
2574 * FIXME: gen8 semaphore support - currently we don't emit
2575 * semaphores on bdw anyway, but this needs to be addressed when
2576 * we merge that code.
2577 */
2578 return NULL;
2579 } else {
2580 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2581
2582 for_each_ring(signaller, dev_priv, i) {
2583 if(ring == signaller)
2584 continue;
2585
2586 if (sync_bits ==
2587 signaller->semaphore_register[ring->id])
2588 return signaller;
2589 }
2590 }
2591
2592 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2593 ring->id, ipehr);
2594
2595 return NULL;
2596}
2597
6274f212
CW
2598static struct intel_ring_buffer *
2599semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2600{
2601 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88fe429d
DV
2602 u32 cmd, ipehr, head;
2603 int i;
a24a11e6
CW
2604
2605 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
a028c4b0 2606 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
6274f212 2607 return NULL;
a24a11e6 2608
88fe429d
DV
2609 /*
2610 * HEAD is likely pointing to the dword after the actual command,
2611 * so scan backwards until we find the MBOX. But limit it to just 3
2612 * dwords. Note that we don't care about ACTHD here since that might
2613 * point at at batch, and semaphores are always emitted into the
2614 * ringbuffer itself.
a24a11e6 2615 */
88fe429d
DV
2616 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2617
2618 for (i = 4; i; --i) {
2619 /*
2620 * Be paranoid and presume the hw has gone off into the wild -
2621 * our ring is smaller than what the hardware (and hence
2622 * HEAD_ADDR) allows. Also handles wrap-around.
2623 */
2624 head &= ring->size - 1;
2625
2626 /* This here seems to blow up */
2627 cmd = ioread32(ring->virtual_start + head);
a24a11e6
CW
2628 if (cmd == ipehr)
2629 break;
2630
88fe429d
DV
2631 head -= 4;
2632 }
2633
2634 if (!i)
2635 return NULL;
a24a11e6 2636
88fe429d 2637 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
921d42ea 2638 return semaphore_wait_to_signaller_ring(ring, ipehr);
a24a11e6
CW
2639}
2640
6274f212
CW
2641static int semaphore_passed(struct intel_ring_buffer *ring)
2642{
2643 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2644 struct intel_ring_buffer *signaller;
2645 u32 seqno, ctl;
2646
2647 ring->hangcheck.deadlock = true;
2648
2649 signaller = semaphore_waits_for(ring, &seqno);
2650 if (signaller == NULL || signaller->hangcheck.deadlock)
2651 return -1;
2652
2653 /* cursory check for an unkickable deadlock */
2654 ctl = I915_READ_CTL(signaller);
2655 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2656 return -1;
2657
2658 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2659}
2660
2661static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2662{
2663 struct intel_ring_buffer *ring;
2664 int i;
2665
2666 for_each_ring(ring, dev_priv, i)
2667 ring->hangcheck.deadlock = false;
2668}
2669
ad8beaea 2670static enum intel_ring_hangcheck_action
50877445 2671ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
1ec14ad3
CW
2672{
2673 struct drm_device *dev = ring->dev;
2674 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2675 u32 tmp;
2676
6274f212 2677 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2678 return HANGCHECK_ACTIVE;
6274f212 2679
9107e9d2 2680 if (IS_GEN2(dev))
f2f4d82f 2681 return HANGCHECK_HUNG;
9107e9d2
CW
2682
2683 /* Is the chip hanging on a WAIT_FOR_EVENT?
2684 * If so we can simply poke the RB_WAIT bit
2685 * and break the hang. This should work on
2686 * all but the second generation chipsets.
2687 */
2688 tmp = I915_READ_CTL(ring);
1ec14ad3 2689 if (tmp & RING_WAIT) {
58174462
MK
2690 i915_handle_error(dev, false,
2691 "Kicking stuck wait on %s",
2692 ring->name);
1ec14ad3 2693 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2694 return HANGCHECK_KICK;
6274f212
CW
2695 }
2696
2697 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2698 switch (semaphore_passed(ring)) {
2699 default:
f2f4d82f 2700 return HANGCHECK_HUNG;
6274f212 2701 case 1:
58174462
MK
2702 i915_handle_error(dev, false,
2703 "Kicking stuck semaphore on %s",
2704 ring->name);
6274f212 2705 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2706 return HANGCHECK_KICK;
6274f212 2707 case 0:
f2f4d82f 2708 return HANGCHECK_WAIT;
6274f212 2709 }
9107e9d2 2710 }
ed5cbb03 2711
f2f4d82f 2712 return HANGCHECK_HUNG;
ed5cbb03
MK
2713}
2714
f65d9421
BG
2715/**
2716 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2717 * batchbuffers in a long time. We keep track per ring seqno progress and
2718 * if there are no progress, hangcheck score for that ring is increased.
2719 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2720 * we kick the ring. If we see no progress on three subsequent calls
2721 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2722 */
a658b5d2 2723static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2724{
2725 struct drm_device *dev = (struct drm_device *)data;
2d1013dd 2726 struct drm_i915_private *dev_priv = dev->dev_private;
b4519513 2727 struct intel_ring_buffer *ring;
b4519513 2728 int i;
05407ff8 2729 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2730 bool stuck[I915_NUM_RINGS] = { 0 };
2731#define BUSY 1
2732#define KICK 5
2733#define HUNG 20
893eead0 2734
d330a953 2735 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2736 return;
2737
b4519513 2738 for_each_ring(ring, dev_priv, i) {
50877445
CW
2739 u64 acthd;
2740 u32 seqno;
9107e9d2 2741 bool busy = true;
05407ff8 2742
6274f212
CW
2743 semaphore_clear_deadlocks(dev_priv);
2744
05407ff8
MK
2745 seqno = ring->get_seqno(ring, false);
2746 acthd = intel_ring_get_active_head(ring);
b4519513 2747
9107e9d2
CW
2748 if (ring->hangcheck.seqno == seqno) {
2749 if (ring_idle(ring, seqno)) {
da661464
MK
2750 ring->hangcheck.action = HANGCHECK_IDLE;
2751
9107e9d2
CW
2752 if (waitqueue_active(&ring->irq_queue)) {
2753 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2754 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2755 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2756 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2757 ring->name);
2758 else
2759 DRM_INFO("Fake missed irq on %s\n",
2760 ring->name);
094f9a54
CW
2761 wake_up_all(&ring->irq_queue);
2762 }
2763 /* Safeguard against driver failure */
2764 ring->hangcheck.score += BUSY;
9107e9d2
CW
2765 } else
2766 busy = false;
05407ff8 2767 } else {
6274f212
CW
2768 /* We always increment the hangcheck score
2769 * if the ring is busy and still processing
2770 * the same request, so that no single request
2771 * can run indefinitely (such as a chain of
2772 * batches). The only time we do not increment
2773 * the hangcheck score on this ring, if this
2774 * ring is in a legitimate wait for another
2775 * ring. In that case the waiting ring is a
2776 * victim and we want to be sure we catch the
2777 * right culprit. Then every time we do kick
2778 * the ring, add a small increment to the
2779 * score so that we can catch a batch that is
2780 * being repeatedly kicked and so responsible
2781 * for stalling the machine.
2782 */
ad8beaea
MK
2783 ring->hangcheck.action = ring_stuck(ring,
2784 acthd);
2785
2786 switch (ring->hangcheck.action) {
da661464 2787 case HANGCHECK_IDLE:
f2f4d82f 2788 case HANGCHECK_WAIT:
6274f212 2789 break;
f2f4d82f 2790 case HANGCHECK_ACTIVE:
ea04cb31 2791 ring->hangcheck.score += BUSY;
6274f212 2792 break;
f2f4d82f 2793 case HANGCHECK_KICK:
ea04cb31 2794 ring->hangcheck.score += KICK;
6274f212 2795 break;
f2f4d82f 2796 case HANGCHECK_HUNG:
ea04cb31 2797 ring->hangcheck.score += HUNG;
6274f212
CW
2798 stuck[i] = true;
2799 break;
2800 }
05407ff8 2801 }
9107e9d2 2802 } else {
da661464
MK
2803 ring->hangcheck.action = HANGCHECK_ACTIVE;
2804
9107e9d2
CW
2805 /* Gradually reduce the count so that we catch DoS
2806 * attempts across multiple batches.
2807 */
2808 if (ring->hangcheck.score > 0)
2809 ring->hangcheck.score--;
d1e61e7f
CW
2810 }
2811
05407ff8
MK
2812 ring->hangcheck.seqno = seqno;
2813 ring->hangcheck.acthd = acthd;
9107e9d2 2814 busy_count += busy;
893eead0 2815 }
b9201c14 2816
92cab734 2817 for_each_ring(ring, dev_priv, i) {
b6b0fac0 2818 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
2819 DRM_INFO("%s on %s\n",
2820 stuck[i] ? "stuck" : "no progress",
2821 ring->name);
a43adf07 2822 rings_hung++;
92cab734
MK
2823 }
2824 }
2825
05407ff8 2826 if (rings_hung)
58174462 2827 return i915_handle_error(dev, true, "Ring hung");
f65d9421 2828
05407ff8
MK
2829 if (busy_count)
2830 /* Reset timer case chip hangs without another request
2831 * being added */
10cd45b6
MK
2832 i915_queue_hangcheck(dev);
2833}
2834
2835void i915_queue_hangcheck(struct drm_device *dev)
2836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 2838 if (!i915.enable_hangcheck)
10cd45b6
MK
2839 return;
2840
2841 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2842 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2843}
2844
1c69eb42 2845static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
2846{
2847 struct drm_i915_private *dev_priv = dev->dev_private;
2848
2849 if (HAS_PCH_NOP(dev))
2850 return;
2851
f86f3fb0 2852 GEN5_IRQ_RESET(SDE);
105b122e
PZ
2853
2854 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2855 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 2856}
105b122e 2857
622364b6
PZ
2858/*
2859 * SDEIER is also touched by the interrupt handler to work around missed PCH
2860 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2861 * instead we unconditionally enable all PCH interrupt sources here, but then
2862 * only unmask them as needed with SDEIMR.
2863 *
2864 * This function needs to be called before interrupts are enabled.
2865 */
2866static void ibx_irq_pre_postinstall(struct drm_device *dev)
2867{
2868 struct drm_i915_private *dev_priv = dev->dev_private;
2869
2870 if (HAS_PCH_NOP(dev))
2871 return;
2872
2873 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
2874 I915_WRITE(SDEIER, 0xffffffff);
2875 POSTING_READ(SDEIER);
2876}
2877
7c4d664e 2878static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
2879{
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881
f86f3fb0 2882 GEN5_IRQ_RESET(GT);
a9d356a6 2883 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 2884 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
2885}
2886
1da177e4
LT
2887/* drm_dma.h hooks
2888*/
be30b29f 2889static void ironlake_irq_reset(struct drm_device *dev)
036a4a7d 2890{
2d1013dd 2891 struct drm_i915_private *dev_priv = dev->dev_private;
036a4a7d 2892
0c841212
PZ
2893 I915_WRITE(HWSTAM, 0xffffffff);
2894
f86f3fb0 2895 GEN5_IRQ_RESET(DE);
c6d954c1
PZ
2896 if (IS_GEN7(dev))
2897 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2898
7c4d664e 2899 gen5_gt_irq_reset(dev);
c650156a 2900
1c69eb42 2901 ibx_irq_reset(dev);
7d99163d
BW
2902}
2903
be30b29f
PZ
2904static void ironlake_irq_preinstall(struct drm_device *dev)
2905{
be30b29f
PZ
2906 ironlake_irq_reset(dev);
2907}
2908
7e231dbe
JB
2909static void valleyview_irq_preinstall(struct drm_device *dev)
2910{
2d1013dd 2911 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
2912 int pipe;
2913
7e231dbe
JB
2914 /* VLV magic */
2915 I915_WRITE(VLV_IMR, 0);
2916 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2917 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2918 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2919
7e231dbe
JB
2920 /* and GT */
2921 I915_WRITE(GTIIR, I915_READ(GTIIR));
2922 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5 2923
7c4d664e 2924 gen5_gt_irq_reset(dev);
7e231dbe
JB
2925
2926 I915_WRITE(DPINVGTT, 0xff);
2927
2928 I915_WRITE(PORT_HOTPLUG_EN, 0);
2929 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2930 for_each_pipe(pipe)
2931 I915_WRITE(PIPESTAT(pipe), 0xffff);
2932 I915_WRITE(VLV_IIR, 0xffffffff);
2933 I915_WRITE(VLV_IMR, 0xffffffff);
2934 I915_WRITE(VLV_IER, 0x0);
2935 POSTING_READ(VLV_IER);
2936}
2937
823f6b38 2938static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
2939{
2940 struct drm_i915_private *dev_priv = dev->dev_private;
2941 int pipe;
2942
abd58f01
BW
2943 I915_WRITE(GEN8_MASTER_IRQ, 0);
2944 POSTING_READ(GEN8_MASTER_IRQ);
2945
f86f3fb0
PZ
2946 GEN8_IRQ_RESET_NDX(GT, 0);
2947 GEN8_IRQ_RESET_NDX(GT, 1);
2948 GEN8_IRQ_RESET_NDX(GT, 2);
2949 GEN8_IRQ_RESET_NDX(GT, 3);
abd58f01 2950
823f6b38 2951 for_each_pipe(pipe)
f86f3fb0 2952 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 2953
f86f3fb0
PZ
2954 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2955 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2956 GEN5_IRQ_RESET(GEN8_PCU_);
09f2344d 2957
1c69eb42 2958 ibx_irq_reset(dev);
abd58f01
BW
2959}
2960
823f6b38
PZ
2961static void gen8_irq_preinstall(struct drm_device *dev)
2962{
2963 gen8_irq_reset(dev);
2964}
2965
82a28bcf 2966static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973 2967{
2d1013dd 2968 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf
DV
2969 struct drm_mode_config *mode_config = &dev->mode_config;
2970 struct intel_encoder *intel_encoder;
fee884ed 2971 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2972
2973 if (HAS_PCH_IBX(dev)) {
fee884ed 2974 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2975 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2976 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2977 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2978 } else {
fee884ed 2979 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2980 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2981 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2982 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2983 }
7fe0b973 2984
fee884ed 2985 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2986
2987 /*
2988 * Enable digital hotplug on the PCH, and configure the DP short pulse
2989 * duration to 2ms (which is the minimum in the Display Port spec)
2990 *
2991 * This register is the same on all known PCH chips.
2992 */
7fe0b973
KP
2993 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2994 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2995 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2996 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2997 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2998 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2999}
3000
d46da437
PZ
3001static void ibx_irq_postinstall(struct drm_device *dev)
3002{
2d1013dd 3003 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3004 u32 mask;
e5868a31 3005
692a04cf
DV
3006 if (HAS_PCH_NOP(dev))
3007 return;
3008
105b122e 3009 if (HAS_PCH_IBX(dev))
5c673b60 3010 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3011 else
5c673b60 3012 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3013
337ba017 3014 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
d46da437 3015 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3016}
3017
0a9a8c91
DV
3018static void gen5_gt_irq_postinstall(struct drm_device *dev)
3019{
3020 struct drm_i915_private *dev_priv = dev->dev_private;
3021 u32 pm_irqs, gt_irqs;
3022
3023 pm_irqs = gt_irqs = 0;
3024
3025 dev_priv->gt_irq_mask = ~0;
040d2baa 3026 if (HAS_L3_DPF(dev)) {
0a9a8c91 3027 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3028 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3029 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3030 }
3031
3032 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3033 if (IS_GEN5(dev)) {
3034 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3035 ILK_BSD_USER_INTERRUPT;
3036 } else {
3037 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3038 }
3039
35079899 3040 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3041
3042 if (INTEL_INFO(dev)->gen >= 6) {
a6706b45 3043 pm_irqs |= dev_priv->pm_rps_events;
0a9a8c91
DV
3044
3045 if (HAS_VEBOX(dev))
3046 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3047
605cd25b 3048 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3049 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3050 }
3051}
3052
f71d4af4 3053static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3054{
4bc9d430 3055 unsigned long irqflags;
2d1013dd 3056 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3057 u32 display_mask, extra_mask;
3058
3059 if (INTEL_INFO(dev)->gen >= 7) {
3060 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3061 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3062 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3063 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3064 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
5c673b60 3065 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
8e76f8dc
PZ
3066 } else {
3067 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3068 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3069 DE_AUX_CHANNEL_A |
5b3a856b
DV
3070 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3071 DE_POISON);
5c673b60
DV
3072 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3073 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
8e76f8dc 3074 }
036a4a7d 3075
1ec14ad3 3076 dev_priv->irq_mask = ~display_mask;
036a4a7d 3077
0c841212
PZ
3078 I915_WRITE(HWSTAM, 0xeffe);
3079
622364b6
PZ
3080 ibx_irq_pre_postinstall(dev);
3081
35079899 3082 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3083
0a9a8c91 3084 gen5_gt_irq_postinstall(dev);
036a4a7d 3085
d46da437 3086 ibx_irq_postinstall(dev);
7fe0b973 3087
f97108d1 3088 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3089 /* Enable PCU event interrupts
3090 *
3091 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3092 * setup is guaranteed to run in single-threaded context. But we
3093 * need it to make the assert_spin_locked happy. */
3094 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 3095 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 3096 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
3097 }
3098
036a4a7d
ZW
3099 return 0;
3100}
3101
f8b79e58
ID
3102static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3103{
3104 u32 pipestat_mask;
3105 u32 iir_mask;
3106
3107 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3108 PIPE_FIFO_UNDERRUN_STATUS;
3109
3110 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3111 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3112 POSTING_READ(PIPESTAT(PIPE_A));
3113
3114 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3115 PIPE_CRC_DONE_INTERRUPT_STATUS;
3116
3117 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3118 PIPE_GMBUS_INTERRUPT_STATUS);
3119 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3120
3121 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3122 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3123 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3124 dev_priv->irq_mask &= ~iir_mask;
3125
3126 I915_WRITE(VLV_IIR, iir_mask);
3127 I915_WRITE(VLV_IIR, iir_mask);
3128 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3129 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3130 POSTING_READ(VLV_IER);
3131}
3132
3133static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3134{
3135 u32 pipestat_mask;
3136 u32 iir_mask;
3137
3138 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3139 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
6c7fba04 3140 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
f8b79e58
ID
3141
3142 dev_priv->irq_mask |= iir_mask;
3143 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3144 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3145 I915_WRITE(VLV_IIR, iir_mask);
3146 I915_WRITE(VLV_IIR, iir_mask);
3147 POSTING_READ(VLV_IIR);
3148
3149 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3150 PIPE_CRC_DONE_INTERRUPT_STATUS;
3151
3152 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3153 PIPE_GMBUS_INTERRUPT_STATUS);
3154 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3155
3156 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3157 PIPE_FIFO_UNDERRUN_STATUS;
3158 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3159 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3160 POSTING_READ(PIPESTAT(PIPE_A));
3161}
3162
3163void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3164{
3165 assert_spin_locked(&dev_priv->irq_lock);
3166
3167 if (dev_priv->display_irqs_enabled)
3168 return;
3169
3170 dev_priv->display_irqs_enabled = true;
3171
3172 if (dev_priv->dev->irq_enabled)
3173 valleyview_display_irqs_install(dev_priv);
3174}
3175
3176void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3177{
3178 assert_spin_locked(&dev_priv->irq_lock);
3179
3180 if (!dev_priv->display_irqs_enabled)
3181 return;
3182
3183 dev_priv->display_irqs_enabled = false;
3184
3185 if (dev_priv->dev->irq_enabled)
3186 valleyview_display_irqs_uninstall(dev_priv);
3187}
3188
7e231dbe
JB
3189static int valleyview_irq_postinstall(struct drm_device *dev)
3190{
2d1013dd 3191 struct drm_i915_private *dev_priv = dev->dev_private;
b79480ba 3192 unsigned long irqflags;
7e231dbe 3193
f8b79e58 3194 dev_priv->irq_mask = ~0;
7e231dbe 3195
20afbda2
DV
3196 I915_WRITE(PORT_HOTPLUG_EN, 0);
3197 POSTING_READ(PORT_HOTPLUG_EN);
3198
7e231dbe 3199 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
f8b79e58 3200 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
7e231dbe 3201 I915_WRITE(VLV_IIR, 0xffffffff);
7e231dbe
JB
3202 POSTING_READ(VLV_IER);
3203
b79480ba
DV
3204 /* Interrupt setup is already guaranteed to be single-threaded, this is
3205 * just to make the assert_spin_locked check happy. */
3206 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f8b79e58
ID
3207 if (dev_priv->display_irqs_enabled)
3208 valleyview_display_irqs_install(dev_priv);
b79480ba 3209 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 3210
7e231dbe
JB
3211 I915_WRITE(VLV_IIR, 0xffffffff);
3212 I915_WRITE(VLV_IIR, 0xffffffff);
3213
0a9a8c91 3214 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3215
3216 /* ack & enable invalid PTE error interrupts */
3217#if 0 /* FIXME: add support to irq handler for checking these bits */
3218 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3219 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3220#endif
3221
3222 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3223
3224 return 0;
3225}
3226
abd58f01
BW
3227static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3228{
3229 int i;
3230
3231 /* These are interrupts we'll toggle with the ring mask register */
3232 uint32_t gt_interrupts[] = {
3233 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3234 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3235 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3236 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3237 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3238 0,
3239 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3240 };
3241
337ba017 3242 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
35079899 3243 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
abd58f01
BW
3244}
3245
3246static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3247{
3248 struct drm_device *dev = dev_priv->dev;
13b3a0a7
DV
3249 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3250 GEN8_PIPE_CDCLK_CRC_DONE |
13b3a0a7 3251 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
5c673b60
DV
3252 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3253 GEN8_PIPE_FIFO_UNDERRUN;
abd58f01 3254 int pipe;
13b3a0a7
DV
3255 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3256 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3257 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3258
337ba017 3259 for_each_pipe(pipe)
35079899
PZ
3260 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3261 de_pipe_enables);
abd58f01 3262
35079899 3263 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3264}
3265
3266static int gen8_irq_postinstall(struct drm_device *dev)
3267{
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269
622364b6
PZ
3270 ibx_irq_pre_postinstall(dev);
3271
abd58f01
BW
3272 gen8_gt_irq_postinstall(dev_priv);
3273 gen8_de_irq_postinstall(dev_priv);
3274
3275 ibx_irq_postinstall(dev);
3276
3277 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3278 POSTING_READ(GEN8_MASTER_IRQ);
3279
3280 return 0;
3281}
3282
3283static void gen8_irq_uninstall(struct drm_device *dev)
3284{
3285 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3286
3287 if (!dev_priv)
3288 return;
3289
d4eb6b10
PZ
3290 intel_hpd_irq_uninstall(dev_priv);
3291
823f6b38 3292 gen8_irq_reset(dev);
abd58f01
BW
3293}
3294
7e231dbe
JB
3295static void valleyview_irq_uninstall(struct drm_device *dev)
3296{
2d1013dd 3297 struct drm_i915_private *dev_priv = dev->dev_private;
f8b79e58 3298 unsigned long irqflags;
7e231dbe
JB
3299 int pipe;
3300
3301 if (!dev_priv)
3302 return;
3303
3ca1cced 3304 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3305
7e231dbe
JB
3306 for_each_pipe(pipe)
3307 I915_WRITE(PIPESTAT(pipe), 0xffff);
3308
3309 I915_WRITE(HWSTAM, 0xffffffff);
3310 I915_WRITE(PORT_HOTPLUG_EN, 0);
3311 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
f8b79e58
ID
3312
3313 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3314 if (dev_priv->display_irqs_enabled)
3315 valleyview_display_irqs_uninstall(dev_priv);
3316 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3317
3318 dev_priv->irq_mask = 0;
3319
7e231dbe
JB
3320 I915_WRITE(VLV_IIR, 0xffffffff);
3321 I915_WRITE(VLV_IMR, 0xffffffff);
3322 I915_WRITE(VLV_IER, 0x0);
3323 POSTING_READ(VLV_IER);
3324}
3325
f71d4af4 3326static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3327{
2d1013dd 3328 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3329
3330 if (!dev_priv)
3331 return;
3332
3ca1cced 3333 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3334
be30b29f 3335 ironlake_irq_reset(dev);
036a4a7d
ZW
3336}
3337
a266c7d5 3338static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3339{
2d1013dd 3340 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3341 int pipe;
91e3738e 3342
9db4a9c7
JB
3343 for_each_pipe(pipe)
3344 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3345 I915_WRITE16(IMR, 0xffff);
3346 I915_WRITE16(IER, 0x0);
3347 POSTING_READ16(IER);
c2798b19
CW
3348}
3349
3350static int i8xx_irq_postinstall(struct drm_device *dev)
3351{
2d1013dd 3352 struct drm_i915_private *dev_priv = dev->dev_private;
379ef82d 3353 unsigned long irqflags;
c2798b19 3354
c2798b19
CW
3355 I915_WRITE16(EMR,
3356 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3357
3358 /* Unmask the interrupts that we always want on. */
3359 dev_priv->irq_mask =
3360 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3361 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3362 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3363 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3364 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3365 I915_WRITE16(IMR, dev_priv->irq_mask);
3366
3367 I915_WRITE16(IER,
3368 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3369 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3370 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3371 I915_USER_INTERRUPT);
3372 POSTING_READ16(IER);
3373
379ef82d
DV
3374 /* Interrupt setup is already guaranteed to be single-threaded, this is
3375 * just to make the assert_spin_locked check happy. */
3376 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3377 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3378 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3379 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3380
c2798b19
CW
3381 return 0;
3382}
3383
90a72f87
VS
3384/*
3385 * Returns true when a page flip has completed.
3386 */
3387static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3388 int plane, int pipe, u32 iir)
90a72f87 3389{
2d1013dd 3390 struct drm_i915_private *dev_priv = dev->dev_private;
1f1c2e24 3391 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87
VS
3392
3393 if (!drm_handle_vblank(dev, pipe))
3394 return false;
3395
3396 if ((iir & flip_pending) == 0)
3397 return false;
3398
1f1c2e24 3399 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3400
3401 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3402 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3403 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3404 * the flip is completed (no longer pending). Since this doesn't raise
3405 * an interrupt per se, we watch for the change at vblank.
3406 */
3407 if (I915_READ16(ISR) & flip_pending)
3408 return false;
3409
3410 intel_finish_page_flip(dev, pipe);
3411
3412 return true;
3413}
3414
ff1f525e 3415static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
3416{
3417 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 3418 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3419 u16 iir, new_iir;
3420 u32 pipe_stats[2];
3421 unsigned long irqflags;
c2798b19
CW
3422 int pipe;
3423 u16 flip_mask =
3424 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3425 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3426
c2798b19
CW
3427 iir = I915_READ16(IIR);
3428 if (iir == 0)
3429 return IRQ_NONE;
3430
3431 while (iir & ~flip_mask) {
3432 /* Can't rely on pipestat interrupt bit in iir as it might
3433 * have been cleared after the pipestat interrupt was received.
3434 * It doesn't set the bit in iir again, but it still produces
3435 * interrupts (for non-MSI).
3436 */
3437 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3438 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3439 i915_handle_error(dev, false,
3440 "Command parser error, iir 0x%08x",
3441 iir);
c2798b19
CW
3442
3443 for_each_pipe(pipe) {
3444 int reg = PIPESTAT(pipe);
3445 pipe_stats[pipe] = I915_READ(reg);
3446
3447 /*
3448 * Clear the PIPE*STAT regs before the IIR
3449 */
2d9d2b0b 3450 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3451 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
3452 }
3453 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3454
3455 I915_WRITE16(IIR, iir & ~flip_mask);
3456 new_iir = I915_READ16(IIR); /* Flush posted writes */
3457
d05c617e 3458 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3459
3460 if (iir & I915_USER_INTERRUPT)
3461 notify_ring(dev, &dev_priv->ring[RCS]);
3462
4356d586 3463 for_each_pipe(pipe) {
1f1c2e24 3464 int plane = pipe;
3a77c4c4 3465 if (HAS_FBC(dev))
1f1c2e24
VS
3466 plane = !plane;
3467
4356d586 3468 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3469 i8xx_handle_vblank(dev, plane, pipe, iir))
3470 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3471
4356d586 3472 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3473 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3474
3475 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3476 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3477 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 3478 }
c2798b19
CW
3479
3480 iir = new_iir;
3481 }
3482
3483 return IRQ_HANDLED;
3484}
3485
3486static void i8xx_irq_uninstall(struct drm_device * dev)
3487{
2d1013dd 3488 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3489 int pipe;
3490
c2798b19
CW
3491 for_each_pipe(pipe) {
3492 /* Clear enable bits; then clear status bits */
3493 I915_WRITE(PIPESTAT(pipe), 0);
3494 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3495 }
3496 I915_WRITE16(IMR, 0xffff);
3497 I915_WRITE16(IER, 0x0);
3498 I915_WRITE16(IIR, I915_READ16(IIR));
3499}
3500
a266c7d5
CW
3501static void i915_irq_preinstall(struct drm_device * dev)
3502{
2d1013dd 3503 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3504 int pipe;
3505
a266c7d5
CW
3506 if (I915_HAS_HOTPLUG(dev)) {
3507 I915_WRITE(PORT_HOTPLUG_EN, 0);
3508 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3509 }
3510
00d98ebd 3511 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
3512 for_each_pipe(pipe)
3513 I915_WRITE(PIPESTAT(pipe), 0);
3514 I915_WRITE(IMR, 0xffffffff);
3515 I915_WRITE(IER, 0x0);
3516 POSTING_READ(IER);
3517}
3518
3519static int i915_irq_postinstall(struct drm_device *dev)
3520{
2d1013dd 3521 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 3522 u32 enable_mask;
379ef82d 3523 unsigned long irqflags;
a266c7d5 3524
38bde180
CW
3525 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3526
3527 /* Unmask the interrupts that we always want on. */
3528 dev_priv->irq_mask =
3529 ~(I915_ASLE_INTERRUPT |
3530 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3531 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3532 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3533 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3534 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3535
3536 enable_mask =
3537 I915_ASLE_INTERRUPT |
3538 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3539 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3540 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3541 I915_USER_INTERRUPT;
3542
a266c7d5 3543 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3544 I915_WRITE(PORT_HOTPLUG_EN, 0);
3545 POSTING_READ(PORT_HOTPLUG_EN);
3546
a266c7d5
CW
3547 /* Enable in IER... */
3548 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3549 /* and unmask in IMR */
3550 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3551 }
3552
a266c7d5
CW
3553 I915_WRITE(IMR, dev_priv->irq_mask);
3554 I915_WRITE(IER, enable_mask);
3555 POSTING_READ(IER);
3556
f49e38dd 3557 i915_enable_asle_pipestat(dev);
20afbda2 3558
379ef82d
DV
3559 /* Interrupt setup is already guaranteed to be single-threaded, this is
3560 * just to make the assert_spin_locked check happy. */
3561 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3562 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3563 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3564 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3565
20afbda2
DV
3566 return 0;
3567}
3568
90a72f87
VS
3569/*
3570 * Returns true when a page flip has completed.
3571 */
3572static bool i915_handle_vblank(struct drm_device *dev,
3573 int plane, int pipe, u32 iir)
3574{
2d1013dd 3575 struct drm_i915_private *dev_priv = dev->dev_private;
90a72f87
VS
3576 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3577
3578 if (!drm_handle_vblank(dev, pipe))
3579 return false;
3580
3581 if ((iir & flip_pending) == 0)
3582 return false;
3583
3584 intel_prepare_page_flip(dev, plane);
3585
3586 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3587 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3588 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3589 * the flip is completed (no longer pending). Since this doesn't raise
3590 * an interrupt per se, we watch for the change at vblank.
3591 */
3592 if (I915_READ(ISR) & flip_pending)
3593 return false;
3594
3595 intel_finish_page_flip(dev, pipe);
3596
3597 return true;
3598}
3599
ff1f525e 3600static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
3601{
3602 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 3603 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 3604 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 3605 unsigned long irqflags;
38bde180
CW
3606 u32 flip_mask =
3607 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3608 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3609 int pipe, ret = IRQ_NONE;
a266c7d5 3610
a266c7d5 3611 iir = I915_READ(IIR);
38bde180
CW
3612 do {
3613 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3614 bool blc_event = false;
a266c7d5
CW
3615
3616 /* Can't rely on pipestat interrupt bit in iir as it might
3617 * have been cleared after the pipestat interrupt was received.
3618 * It doesn't set the bit in iir again, but it still produces
3619 * interrupts (for non-MSI).
3620 */
3621 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3622 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3623 i915_handle_error(dev, false,
3624 "Command parser error, iir 0x%08x",
3625 iir);
a266c7d5
CW
3626
3627 for_each_pipe(pipe) {
3628 int reg = PIPESTAT(pipe);
3629 pipe_stats[pipe] = I915_READ(reg);
3630
38bde180 3631 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3632 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3633 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3634 irq_received = true;
a266c7d5
CW
3635 }
3636 }
3637 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3638
3639 if (!irq_received)
3640 break;
3641
a266c7d5 3642 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
3643 if (I915_HAS_HOTPLUG(dev) &&
3644 iir & I915_DISPLAY_PORT_INTERRUPT)
3645 i9xx_hpd_irq_handler(dev);
a266c7d5 3646
38bde180 3647 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3648 new_iir = I915_READ(IIR); /* Flush posted writes */
3649
a266c7d5
CW
3650 if (iir & I915_USER_INTERRUPT)
3651 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3652
a266c7d5 3653 for_each_pipe(pipe) {
38bde180 3654 int plane = pipe;
3a77c4c4 3655 if (HAS_FBC(dev))
38bde180 3656 plane = !plane;
90a72f87 3657
8291ee90 3658 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3659 i915_handle_vblank(dev, plane, pipe, iir))
3660 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3661
3662 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3663 blc_event = true;
4356d586
DV
3664
3665 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3666 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3667
3668 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3669 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3670 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
3671 }
3672
a266c7d5
CW
3673 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3674 intel_opregion_asle_intr(dev);
3675
3676 /* With MSI, interrupts are only generated when iir
3677 * transitions from zero to nonzero. If another bit got
3678 * set while we were handling the existing iir bits, then
3679 * we would never get another interrupt.
3680 *
3681 * This is fine on non-MSI as well, as if we hit this path
3682 * we avoid exiting the interrupt handler only to generate
3683 * another one.
3684 *
3685 * Note that for MSI this could cause a stray interrupt report
3686 * if an interrupt landed in the time between writing IIR and
3687 * the posting read. This should be rare enough to never
3688 * trigger the 99% of 100,000 interrupts test for disabling
3689 * stray interrupts.
3690 */
38bde180 3691 ret = IRQ_HANDLED;
a266c7d5 3692 iir = new_iir;
38bde180 3693 } while (iir & ~flip_mask);
a266c7d5 3694
d05c617e 3695 i915_update_dri1_breadcrumb(dev);
8291ee90 3696
a266c7d5
CW
3697 return ret;
3698}
3699
3700static void i915_irq_uninstall(struct drm_device * dev)
3701{
2d1013dd 3702 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3703 int pipe;
3704
3ca1cced 3705 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3706
a266c7d5
CW
3707 if (I915_HAS_HOTPLUG(dev)) {
3708 I915_WRITE(PORT_HOTPLUG_EN, 0);
3709 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3710 }
3711
00d98ebd 3712 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3713 for_each_pipe(pipe) {
3714 /* Clear enable bits; then clear status bits */
a266c7d5 3715 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3716 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3717 }
a266c7d5
CW
3718 I915_WRITE(IMR, 0xffffffff);
3719 I915_WRITE(IER, 0x0);
3720
a266c7d5
CW
3721 I915_WRITE(IIR, I915_READ(IIR));
3722}
3723
3724static void i965_irq_preinstall(struct drm_device * dev)
3725{
2d1013dd 3726 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3727 int pipe;
3728
adca4730
CW
3729 I915_WRITE(PORT_HOTPLUG_EN, 0);
3730 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3731
3732 I915_WRITE(HWSTAM, 0xeffe);
3733 for_each_pipe(pipe)
3734 I915_WRITE(PIPESTAT(pipe), 0);
3735 I915_WRITE(IMR, 0xffffffff);
3736 I915_WRITE(IER, 0x0);
3737 POSTING_READ(IER);
3738}
3739
3740static int i965_irq_postinstall(struct drm_device *dev)
3741{
2d1013dd 3742 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 3743 u32 enable_mask;
a266c7d5 3744 u32 error_mask;
b79480ba 3745 unsigned long irqflags;
a266c7d5 3746
a266c7d5 3747 /* Unmask the interrupts that we always want on. */
bbba0a97 3748 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3749 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3750 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3751 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3752 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3753 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3754 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3755
3756 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3757 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3758 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3759 enable_mask |= I915_USER_INTERRUPT;
3760
3761 if (IS_G4X(dev))
3762 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3763
b79480ba
DV
3764 /* Interrupt setup is already guaranteed to be single-threaded, this is
3765 * just to make the assert_spin_locked check happy. */
3766 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3767 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3768 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3769 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
b79480ba 3770 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3771
a266c7d5
CW
3772 /*
3773 * Enable some error detection, note the instruction error mask
3774 * bit is reserved, so we leave it masked.
3775 */
3776 if (IS_G4X(dev)) {
3777 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3778 GM45_ERROR_MEM_PRIV |
3779 GM45_ERROR_CP_PRIV |
3780 I915_ERROR_MEMORY_REFRESH);
3781 } else {
3782 error_mask = ~(I915_ERROR_PAGE_TABLE |
3783 I915_ERROR_MEMORY_REFRESH);
3784 }
3785 I915_WRITE(EMR, error_mask);
3786
3787 I915_WRITE(IMR, dev_priv->irq_mask);
3788 I915_WRITE(IER, enable_mask);
3789 POSTING_READ(IER);
3790
20afbda2
DV
3791 I915_WRITE(PORT_HOTPLUG_EN, 0);
3792 POSTING_READ(PORT_HOTPLUG_EN);
3793
f49e38dd 3794 i915_enable_asle_pipestat(dev);
20afbda2
DV
3795
3796 return 0;
3797}
3798
bac56d5b 3799static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2 3800{
2d1013dd 3801 struct drm_i915_private *dev_priv = dev->dev_private;
e5868a31 3802 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3803 struct intel_encoder *intel_encoder;
20afbda2
DV
3804 u32 hotplug_en;
3805
b5ea2d56
DV
3806 assert_spin_locked(&dev_priv->irq_lock);
3807
bac56d5b
EE
3808 if (I915_HAS_HOTPLUG(dev)) {
3809 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3810 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3811 /* Note HDMI and DP share hotplug bits */
e5868a31 3812 /* enable bits are the same for all generations */
cd569aed
EE
3813 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3814 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3815 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3816 /* Programming the CRT detection parameters tends
3817 to generate a spurious hotplug event about three
3818 seconds later. So just do it once.
3819 */
3820 if (IS_G4X(dev))
3821 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3822 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3823 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3824
bac56d5b
EE
3825 /* Ignore TV since it's buggy */
3826 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3827 }
a266c7d5
CW
3828}
3829
ff1f525e 3830static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3831{
3832 struct drm_device *dev = (struct drm_device *) arg;
2d1013dd 3833 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3834 u32 iir, new_iir;
3835 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 3836 unsigned long irqflags;
a266c7d5 3837 int ret = IRQ_NONE, pipe;
21ad8330
VS
3838 u32 flip_mask =
3839 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3840 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 3841
a266c7d5
CW
3842 iir = I915_READ(IIR);
3843
a266c7d5 3844 for (;;) {
501e01d7 3845 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
3846 bool blc_event = false;
3847
a266c7d5
CW
3848 /* Can't rely on pipestat interrupt bit in iir as it might
3849 * have been cleared after the pipestat interrupt was received.
3850 * It doesn't set the bit in iir again, but it still produces
3851 * interrupts (for non-MSI).
3852 */
3853 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3854 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3855 i915_handle_error(dev, false,
3856 "Command parser error, iir 0x%08x",
3857 iir);
a266c7d5
CW
3858
3859 for_each_pipe(pipe) {
3860 int reg = PIPESTAT(pipe);
3861 pipe_stats[pipe] = I915_READ(reg);
3862
3863 /*
3864 * Clear the PIPE*STAT regs before the IIR
3865 */
3866 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3867 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 3868 irq_received = true;
a266c7d5
CW
3869 }
3870 }
3871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3872
3873 if (!irq_received)
3874 break;
3875
3876 ret = IRQ_HANDLED;
3877
3878 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
3879 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3880 i9xx_hpd_irq_handler(dev);
a266c7d5 3881
21ad8330 3882 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3883 new_iir = I915_READ(IIR); /* Flush posted writes */
3884
a266c7d5
CW
3885 if (iir & I915_USER_INTERRUPT)
3886 notify_ring(dev, &dev_priv->ring[RCS]);
3887 if (iir & I915_BSD_USER_INTERRUPT)
3888 notify_ring(dev, &dev_priv->ring[VCS]);
3889
a266c7d5 3890 for_each_pipe(pipe) {
2c8ba29f 3891 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3892 i915_handle_vblank(dev, pipe, pipe, iir))
3893 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3894
3895 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3896 blc_event = true;
4356d586
DV
3897
3898 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3899 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 3900
2d9d2b0b
VS
3901 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3902 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3903 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 3904 }
a266c7d5
CW
3905
3906 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3907 intel_opregion_asle_intr(dev);
3908
515ac2bb
DV
3909 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3910 gmbus_irq_handler(dev);
3911
a266c7d5
CW
3912 /* With MSI, interrupts are only generated when iir
3913 * transitions from zero to nonzero. If another bit got
3914 * set while we were handling the existing iir bits, then
3915 * we would never get another interrupt.
3916 *
3917 * This is fine on non-MSI as well, as if we hit this path
3918 * we avoid exiting the interrupt handler only to generate
3919 * another one.
3920 *
3921 * Note that for MSI this could cause a stray interrupt report
3922 * if an interrupt landed in the time between writing IIR and
3923 * the posting read. This should be rare enough to never
3924 * trigger the 99% of 100,000 interrupts test for disabling
3925 * stray interrupts.
3926 */
3927 iir = new_iir;
3928 }
3929
d05c617e 3930 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3931
a266c7d5
CW
3932 return ret;
3933}
3934
3935static void i965_irq_uninstall(struct drm_device * dev)
3936{
2d1013dd 3937 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3938 int pipe;
3939
3940 if (!dev_priv)
3941 return;
3942
3ca1cced 3943 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3944
adca4730
CW
3945 I915_WRITE(PORT_HOTPLUG_EN, 0);
3946 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3947
3948 I915_WRITE(HWSTAM, 0xffffffff);
3949 for_each_pipe(pipe)
3950 I915_WRITE(PIPESTAT(pipe), 0);
3951 I915_WRITE(IMR, 0xffffffff);
3952 I915_WRITE(IER, 0x0);
3953
3954 for_each_pipe(pipe)
3955 I915_WRITE(PIPESTAT(pipe),
3956 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3957 I915_WRITE(IIR, I915_READ(IIR));
3958}
3959
3ca1cced 3960static void intel_hpd_irq_reenable(unsigned long data)
ac4c16c5 3961{
2d1013dd 3962 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
ac4c16c5
EE
3963 struct drm_device *dev = dev_priv->dev;
3964 struct drm_mode_config *mode_config = &dev->mode_config;
3965 unsigned long irqflags;
3966 int i;
3967
3968 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3969 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3970 struct drm_connector *connector;
3971
3972 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3973 continue;
3974
3975 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3976
3977 list_for_each_entry(connector, &mode_config->connector_list, head) {
3978 struct intel_connector *intel_connector = to_intel_connector(connector);
3979
3980 if (intel_connector->encoder->hpd_pin == i) {
3981 if (connector->polled != intel_connector->polled)
3982 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3983 drm_get_connector_name(connector));
3984 connector->polled = intel_connector->polled;
3985 if (!connector->polled)
3986 connector->polled = DRM_CONNECTOR_POLL_HPD;
3987 }
3988 }
3989 }
3990 if (dev_priv->display.hpd_irq_setup)
3991 dev_priv->display.hpd_irq_setup(dev);
3992 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3993}
3994
f71d4af4
JB
3995void intel_irq_init(struct drm_device *dev)
3996{
8b2e326d
CW
3997 struct drm_i915_private *dev_priv = dev->dev_private;
3998
3999 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 4000 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 4001 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4002 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4003
a6706b45
D
4004 /* Let's track the enabled rps events */
4005 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4006
99584db3
DV
4007 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4008 i915_hangcheck_elapsed,
61bac78e 4009 (unsigned long) dev);
3ca1cced 4010 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
ac4c16c5 4011 (unsigned long) dev_priv);
61bac78e 4012
97a19a24 4013 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4014
4cdb83ec
VS
4015 if (IS_GEN2(dev)) {
4016 dev->max_vblank_count = 0;
4017 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4018 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
4019 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4020 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4021 } else {
4022 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4023 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4024 }
4025
c2baf4b7 4026 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4027 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4028 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4029 }
f71d4af4 4030
7e231dbe
JB
4031 if (IS_VALLEYVIEW(dev)) {
4032 dev->driver->irq_handler = valleyview_irq_handler;
4033 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4034 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4035 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4036 dev->driver->enable_vblank = valleyview_enable_vblank;
4037 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4038 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
4039 } else if (IS_GEN8(dev)) {
4040 dev->driver->irq_handler = gen8_irq_handler;
4041 dev->driver->irq_preinstall = gen8_irq_preinstall;
4042 dev->driver->irq_postinstall = gen8_irq_postinstall;
4043 dev->driver->irq_uninstall = gen8_irq_uninstall;
4044 dev->driver->enable_vblank = gen8_enable_vblank;
4045 dev->driver->disable_vblank = gen8_disable_vblank;
4046 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4047 } else if (HAS_PCH_SPLIT(dev)) {
4048 dev->driver->irq_handler = ironlake_irq_handler;
4049 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4050 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4051 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4052 dev->driver->enable_vblank = ironlake_enable_vblank;
4053 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4054 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4055 } else {
c2798b19
CW
4056 if (INTEL_INFO(dev)->gen == 2) {
4057 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4058 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4059 dev->driver->irq_handler = i8xx_irq_handler;
4060 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
4061 } else if (INTEL_INFO(dev)->gen == 3) {
4062 dev->driver->irq_preinstall = i915_irq_preinstall;
4063 dev->driver->irq_postinstall = i915_irq_postinstall;
4064 dev->driver->irq_uninstall = i915_irq_uninstall;
4065 dev->driver->irq_handler = i915_irq_handler;
20afbda2 4066 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4067 } else {
a266c7d5
CW
4068 dev->driver->irq_preinstall = i965_irq_preinstall;
4069 dev->driver->irq_postinstall = i965_irq_postinstall;
4070 dev->driver->irq_uninstall = i965_irq_uninstall;
4071 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 4072 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4073 }
f71d4af4
JB
4074 dev->driver->enable_vblank = i915_enable_vblank;
4075 dev->driver->disable_vblank = i915_disable_vblank;
4076 }
4077}
20afbda2
DV
4078
4079void intel_hpd_init(struct drm_device *dev)
4080{
4081 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
4082 struct drm_mode_config *mode_config = &dev->mode_config;
4083 struct drm_connector *connector;
b5ea2d56 4084 unsigned long irqflags;
821450c6 4085 int i;
20afbda2 4086
821450c6
EE
4087 for (i = 1; i < HPD_NUM_PINS; i++) {
4088 dev_priv->hpd_stats[i].hpd_cnt = 0;
4089 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4090 }
4091 list_for_each_entry(connector, &mode_config->connector_list, head) {
4092 struct intel_connector *intel_connector = to_intel_connector(connector);
4093 connector->polled = intel_connector->polled;
4094 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4095 connector->polled = DRM_CONNECTOR_POLL_HPD;
4096 }
b5ea2d56
DV
4097
4098 /* Interrupt setup is already guaranteed to be single-threaded, this is
4099 * just to make the assert_spin_locked checks happy. */
4100 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
4101 if (dev_priv->display.hpd_irq_setup)
4102 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 4103 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 4104}
c67a470b 4105
5d584b2e 4106/* Disable interrupts so we can allow runtime PM. */
730488b2 4107void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
c67a470b
PZ
4108{
4109 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4110
730488b2 4111 dev->driver->irq_uninstall(dev);
5d584b2e 4112 dev_priv->pm.irqs_disabled = true;
c67a470b
PZ
4113}
4114
5d584b2e 4115/* Restore interrupts so we can recover from runtime PM. */
730488b2 4116void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
c67a470b
PZ
4117{
4118 struct drm_i915_private *dev_priv = dev->dev_private;
c67a470b 4119
5d584b2e 4120 dev_priv->pm.irqs_disabled = false;
730488b2
PZ
4121 dev->driver->irq_preinstall(dev);
4122 dev->driver->irq_postinstall(dev);
c67a470b 4123}