drm/i915: Add fault address to error state for gen8 and gen9
[linux-2.6-block.git] / drivers / gpu / drm / i915 / i915_gpu_error.c
CommitLineData
84734a04
MK
1/*
2 * Copyright (c) 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 * Mika Kuoppala <mika.kuoppala@intel.com>
27 *
28 */
29
30#include <generated/utsrelease.h>
31#include "i915_drv.h"
32
33static const char *yesno(int v)
34{
35 return v ? "yes" : "no";
36}
37
38static const char *ring_str(int ring)
39{
40 switch (ring) {
41 case RCS: return "render";
42 case VCS: return "bsd";
43 case BCS: return "blt";
44 case VECS: return "vebox";
845f74a7 45 case VCS2: return "bsd2";
84734a04
MK
46 default: return "";
47 }
48}
49
50static const char *pin_flag(int pinned)
51{
52 if (pinned > 0)
53 return " P";
54 else if (pinned < 0)
55 return " p";
56 else
57 return "";
58}
59
60static const char *tiling_flag(int tiling)
61{
62 switch (tiling) {
63 default:
64 case I915_TILING_NONE: return "";
65 case I915_TILING_X: return " X";
66 case I915_TILING_Y: return " Y";
67 }
68}
69
70static const char *dirty_flag(int dirty)
71{
72 return dirty ? " dirty" : "";
73}
74
75static const char *purgeable_flag(int purgeable)
76{
77 return purgeable ? " purgeable" : "";
78}
79
80static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
81{
82
83 if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
84 e->err = -ENOSPC;
85 return false;
86 }
87
88 if (e->bytes == e->size - 1 || e->err)
89 return false;
90
91 return true;
92}
93
94static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
95 unsigned len)
96{
97 if (e->pos + len <= e->start) {
98 e->pos += len;
99 return false;
100 }
101
102 /* First vsnprintf needs to fit in its entirety for memmove */
103 if (len >= e->size) {
104 e->err = -EIO;
105 return false;
106 }
107
108 return true;
109}
110
111static void __i915_error_advance(struct drm_i915_error_state_buf *e,
112 unsigned len)
113{
114 /* If this is first printf in this window, adjust it so that
115 * start position matches start of the buffer
116 */
117
118 if (e->pos < e->start) {
119 const size_t off = e->start - e->pos;
120
121 /* Should not happen but be paranoid */
122 if (off > len || e->bytes) {
123 e->err = -EIO;
124 return;
125 }
126
127 memmove(e->buf, e->buf + off, len - off);
128 e->bytes = len - off;
129 e->pos = e->start;
130 return;
131 }
132
133 e->bytes += len;
134 e->pos += len;
135}
136
137static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
138 const char *f, va_list args)
139{
140 unsigned len;
141
142 if (!__i915_error_ok(e))
143 return;
144
145 /* Seek the first printf which is hits start position */
146 if (e->pos < e->start) {
e29bb4eb
CW
147 va_list tmp;
148
149 va_copy(tmp, args);
1d2cb9a5
MK
150 len = vsnprintf(NULL, 0, f, tmp);
151 va_end(tmp);
152
153 if (!__i915_error_seek(e, len))
84734a04
MK
154 return;
155 }
156
157 len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
158 if (len >= e->size - e->bytes)
159 len = e->size - e->bytes - 1;
160
161 __i915_error_advance(e, len);
162}
163
164static void i915_error_puts(struct drm_i915_error_state_buf *e,
165 const char *str)
166{
167 unsigned len;
168
169 if (!__i915_error_ok(e))
170 return;
171
172 len = strlen(str);
173
174 /* Seek the first printf which is hits start position */
175 if (e->pos < e->start) {
176 if (!__i915_error_seek(e, len))
177 return;
178 }
179
180 if (len >= e->size - e->bytes)
181 len = e->size - e->bytes - 1;
182 memcpy(e->buf + e->bytes, str, len);
183
184 __i915_error_advance(e, len);
185}
186
187#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
188#define err_puts(e, s) i915_error_puts(e, s)
189
190static void print_error_buffers(struct drm_i915_error_state_buf *m,
191 const char *name,
192 struct drm_i915_error_buffer *err,
193 int count)
194{
3a448734 195 err_printf(m, " %s [%d]:\n", name, count);
84734a04
MK
196
197 while (count--) {
3a448734 198 err_printf(m, " %08x %8u %02x %02x %x %x",
84734a04
MK
199 err->gtt_offset,
200 err->size,
201 err->read_domains,
202 err->write_domain,
203 err->rseqno, err->wseqno);
204 err_puts(m, pin_flag(err->pinned));
205 err_puts(m, tiling_flag(err->tiling));
206 err_puts(m, dirty_flag(err->dirty));
207 err_puts(m, purgeable_flag(err->purgeable));
5cc9ed4b 208 err_puts(m, err->userptr ? " userptr" : "");
84734a04
MK
209 err_puts(m, err->ring != -1 ? " " : "");
210 err_puts(m, ring_str(err->ring));
0a4cd7c8 211 err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
84734a04
MK
212
213 if (err->name)
214 err_printf(m, " (name: %d)", err->name);
215 if (err->fence_reg != I915_FENCE_REG_NONE)
216 err_printf(m, " (fence: %d)", err->fence_reg);
217
218 err_puts(m, "\n");
219 err++;
220 }
221}
222
da661464
MK
223static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
224{
225 switch (a) {
226 case HANGCHECK_IDLE:
227 return "idle";
228 case HANGCHECK_WAIT:
229 return "wait";
230 case HANGCHECK_ACTIVE:
231 return "active";
f260fe7b
MK
232 case HANGCHECK_ACTIVE_LOOP:
233 return "active (loop)";
da661464
MK
234 case HANGCHECK_KICK:
235 return "kick";
236 case HANGCHECK_HUNG:
237 return "hung";
238 }
239
240 return "unknown";
241}
242
84734a04
MK
243static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
244 struct drm_device *dev,
77c1aa84
DV
245 struct drm_i915_error_state *error,
246 int ring_idx)
84734a04 247{
77c1aa84
DV
248 struct drm_i915_error_ring *ring = &error->ring[ring_idx];
249
362b8af7 250 if (!ring->valid)
372fbb8e
CW
251 return;
252
77c1aa84 253 err_printf(m, "%s command stream:\n", ring_str(ring_idx));
362b8af7
BW
254 err_printf(m, " HEAD: 0x%08x\n", ring->head);
255 err_printf(m, " TAIL: 0x%08x\n", ring->tail);
256 err_printf(m, " CTL: 0x%08x\n", ring->ctl);
257 err_printf(m, " HWS: 0x%08x\n", ring->hws);
e3243d16 258 err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
362b8af7
BW
259 err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
260 err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
261 err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
3dda20a9 262 if (INTEL_INFO(dev)->gen >= 4) {
e3243d16 263 err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
362b8af7
BW
264 err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
265 err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
3dda20a9 266 }
362b8af7 267 err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
13ffadd1
BW
268 err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
269 lower_32_bits(ring->faddr));
84734a04 270 if (INTEL_INFO(dev)->gen >= 6) {
362b8af7
BW
271 err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
272 err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
84734a04 273 err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
362b8af7
BW
274 ring->semaphore_mboxes[0],
275 ring->semaphore_seqno[0]);
84734a04 276 err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
362b8af7
BW
277 ring->semaphore_mboxes[1],
278 ring->semaphore_seqno[1]);
4e5aabfd
BW
279 if (HAS_VEBOX(dev)) {
280 err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
362b8af7
BW
281 ring->semaphore_mboxes[2],
282 ring->semaphore_seqno[2]);
4e5aabfd 283 }
84734a04 284 }
6c7a01ec
BW
285 if (USES_PPGTT(dev)) {
286 err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
287
288 if (INTEL_INFO(dev)->gen >= 8) {
289 int i;
290 for (i = 0; i < 4; i++)
291 err_printf(m, " PDP%d: 0x%016llx\n",
292 i, ring->vm_info.pdp[i]);
293 } else {
294 err_printf(m, " PP_DIR_BASE: 0x%08x\n",
295 ring->vm_info.pp_dir_base);
296 }
297 }
362b8af7
BW
298 err_printf(m, " seqno: 0x%08x\n", ring->seqno);
299 err_printf(m, " waiting: %s\n", yesno(ring->waiting));
300 err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
301 err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
da661464 302 err_printf(m, " hangcheck: %s [%d]\n",
362b8af7
BW
303 hangcheck_action_to_str(ring->hangcheck_action),
304 ring->hangcheck_score);
84734a04
MK
305}
306
307void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
308{
309 va_list args;
310
311 va_start(args, f);
312 i915_error_vprintf(e, f, args);
313 va_end(args);
314}
315
ab0e7ff9
CW
316static void print_error_obj(struct drm_i915_error_state_buf *m,
317 struct drm_i915_error_object *obj)
318{
319 int page, offset, elt;
320
321 for (page = offset = 0; page < obj->page_count; page++) {
322 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
323 err_printf(m, "%08x : %08x\n", offset,
324 obj->pages[page][elt]);
325 offset += 4;
326 }
327 }
328}
329
84734a04
MK
330int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
331 const struct i915_error_state_file_priv *error_priv)
332{
333 struct drm_device *dev = error_priv->dev;
50227e1c 334 struct drm_i915_private *dev_priv = dev->dev_private;
84734a04 335 struct drm_i915_error_state *error = error_priv->error;
0ca36d78 336 struct drm_i915_error_object *obj;
ab0e7ff9
CW
337 int i, j, offset, elt;
338 int max_hangcheck_score;
84734a04
MK
339
340 if (!error) {
341 err_printf(m, "no error state collected\n");
342 goto out;
343 }
344
cb383002 345 err_printf(m, "%s\n", error->error_msg);
84734a04
MK
346 err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
347 error->time.tv_usec);
348 err_printf(m, "Kernel: " UTS_RELEASE "\n");
ab0e7ff9
CW
349 max_hangcheck_score = 0;
350 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
351 if (error->ring[i].hangcheck_score > max_hangcheck_score)
352 max_hangcheck_score = error->ring[i].hangcheck_score;
353 }
354 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
355 if (error->ring[i].hangcheck_score == max_hangcheck_score &&
356 error->ring[i].pid != -1) {
357 err_printf(m, "Active process (on ring %s): %s [%d]\n",
358 ring_str(i),
359 error->ring[i].comm,
360 error->ring[i].pid);
361 }
362 }
48b031e3 363 err_printf(m, "Reset count: %u\n", error->reset_count);
62d5d69b 364 err_printf(m, "Suspend count: %u\n", error->suspend_count);
ffbab09b 365 err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
84734a04
MK
366 err_printf(m, "EIR: 0x%08x\n", error->eir);
367 err_printf(m, "IER: 0x%08x\n", error->ier);
885ea5a8
RV
368 if (INTEL_INFO(dev)->gen >= 8) {
369 for (i = 0; i < 4; i++)
370 err_printf(m, "GTIER gt %d: 0x%08x\n", i,
371 error->gtier[i]);
372 } else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
373 err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
84734a04
MK
374 err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
375 err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
376 err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
377 err_printf(m, "CCID: 0x%08x\n", error->ccid);
094f9a54 378 err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
84734a04
MK
379
380 for (i = 0; i < dev_priv->num_fence_regs; i++)
381 err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
382
383 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
384 err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
385 error->extra_instdone[i]);
386
387 if (INTEL_INFO(dev)->gen >= 6) {
388 err_printf(m, "ERROR: 0x%08x\n", error->error);
6c826f34
MK
389
390 if (INTEL_INFO(dev)->gen >= 8)
391 err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
392 error->fault_data1, error->fault_data0);
393
84734a04
MK
394 err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
395 }
396
397 if (INTEL_INFO(dev)->gen == 7)
398 err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
399
77c1aa84
DV
400 for (i = 0; i < ARRAY_SIZE(error->ring); i++)
401 i915_ring_error_state(m, dev, error, i);
84734a04 402
3a448734
CW
403 for (i = 0; i < error->vm_count; i++) {
404 err_printf(m, "vm[%d]\n", i);
405
84734a04 406 print_error_buffers(m, "Active",
3a448734
CW
407 error->active_bo[i],
408 error->active_bo_count[i]);
84734a04 409
84734a04 410 print_error_buffers(m, "Pinned",
3a448734
CW
411 error->pinned_bo[i],
412 error->pinned_bo_count[i]);
413 }
84734a04
MK
414
415 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
ab0e7ff9
CW
416 obj = error->ring[i].batchbuffer;
417 if (obj) {
418 err_puts(m, dev_priv->ring[i].name);
419 if (error->ring[i].pid != -1)
420 err_printf(m, " (submitted by %s [%d])",
421 error->ring[i].comm,
422 error->ring[i].pid);
423 err_printf(m, " --- gtt_offset = 0x%08x\n",
84734a04 424 obj->gtt_offset);
ab0e7ff9
CW
425 print_error_obj(m, obj);
426 }
427
428 obj = error->ring[i].wa_batchbuffer;
429 if (obj) {
430 err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
431 dev_priv->ring[i].name, obj->gtt_offset);
432 print_error_obj(m, obj);
84734a04
MK
433 }
434
435 if (error->ring[i].num_requests) {
436 err_printf(m, "%s --- %d requests\n",
437 dev_priv->ring[i].name,
438 error->ring[i].num_requests);
439 for (j = 0; j < error->ring[i].num_requests; j++) {
440 err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
441 error->ring[i].requests[j].seqno,
442 error->ring[i].requests[j].jiffies,
443 error->ring[i].requests[j].tail);
444 }
445 }
446
447 if ((obj = error->ring[i].ringbuffer)) {
448 err_printf(m, "%s --- ringbuffer = 0x%08x\n",
449 dev_priv->ring[i].name,
450 obj->gtt_offset);
ab0e7ff9 451 print_error_obj(m, obj);
84734a04
MK
452 }
453
362b8af7 454 if ((obj = error->ring[i].hws_page)) {
f3ce3821
CW
455 err_printf(m, "%s --- HW Status = 0x%08x\n",
456 dev_priv->ring[i].name,
457 obj->gtt_offset);
458 offset = 0;
459 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
460 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
461 offset,
462 obj->pages[0][elt],
463 obj->pages[0][elt+1],
464 obj->pages[0][elt+2],
465 obj->pages[0][elt+3]);
466 offset += 16;
467 }
468 }
469
372fbb8e 470 if ((obj = error->ring[i].ctx)) {
84734a04
MK
471 err_printf(m, "%s --- HW Context = 0x%08x\n",
472 dev_priv->ring[i].name,
473 obj->gtt_offset);
17d36749 474 print_error_obj(m, obj);
84734a04
MK
475 }
476 }
477
0ca36d78
BW
478 if ((obj = error->semaphore_obj)) {
479 err_printf(m, "Semaphore page = 0x%08x\n", obj->gtt_offset);
480 for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
481 err_printf(m, "[%04x] %08x %08x %08x %08x\n",
482 elt * 4,
483 obj->pages[0][elt],
484 obj->pages[0][elt+1],
485 obj->pages[0][elt+2],
486 obj->pages[0][elt+3]);
487 }
488 }
489
84734a04
MK
490 if (error->overlay)
491 intel_overlay_print_error_state(m, error->overlay);
492
493 if (error->display)
494 intel_display_print_error_state(m, dev, error->display);
495
496out:
497 if (m->bytes == 0 && m->err)
498 return m->err;
499
500 return 0;
501}
502
503int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
0a4cd7c8 504 struct drm_i915_private *i915,
84734a04
MK
505 size_t count, loff_t pos)
506{
507 memset(ebuf, 0, sizeof(*ebuf));
0a4cd7c8 508 ebuf->i915 = i915;
84734a04
MK
509
510 /* We need to have enough room to store any i915_error_state printf
511 * so that we can move it to start position.
512 */
513 ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
514 ebuf->buf = kmalloc(ebuf->size,
515 GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
516
517 if (ebuf->buf == NULL) {
518 ebuf->size = PAGE_SIZE;
519 ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
520 }
521
522 if (ebuf->buf == NULL) {
523 ebuf->size = 128;
524 ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
525 }
526
527 if (ebuf->buf == NULL)
528 return -ENOMEM;
529
530 ebuf->start = pos;
531
532 return 0;
533}
534
535static void i915_error_object_free(struct drm_i915_error_object *obj)
536{
537 int page;
538
539 if (obj == NULL)
540 return;
541
542 for (page = 0; page < obj->page_count; page++)
543 kfree(obj->pages[page]);
544
545 kfree(obj);
546}
547
548static void i915_error_state_free(struct kref *error_ref)
549{
550 struct drm_i915_error_state *error = container_of(error_ref,
551 typeof(*error), ref);
552 int i;
553
554 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
555 i915_error_object_free(error->ring[i].batchbuffer);
556 i915_error_object_free(error->ring[i].ringbuffer);
362b8af7 557 i915_error_object_free(error->ring[i].hws_page);
84734a04
MK
558 i915_error_object_free(error->ring[i].ctx);
559 kfree(error->ring[i].requests);
560 }
561
0ca36d78 562 i915_error_object_free(error->semaphore_obj);
0b37a9a9
MT
563
564 for (i = 0; i < error->vm_count; i++)
565 kfree(error->active_bo[i]);
566
84734a04 567 kfree(error->active_bo);
0b37a9a9
MT
568 kfree(error->active_bo_count);
569 kfree(error->pinned_bo);
570 kfree(error->pinned_bo_count);
84734a04
MK
571 kfree(error->overlay);
572 kfree(error->display);
573 kfree(error);
574}
575
576static struct drm_i915_error_object *
8ae62dc6
CW
577i915_error_object_create(struct drm_i915_private *dev_priv,
578 struct drm_i915_gem_object *src,
579 struct i915_address_space *vm)
84734a04
MK
580{
581 struct drm_i915_error_object *dst;
aff43766 582 struct i915_vma *vma = NULL;
8ae62dc6 583 int num_pages;
b3c3f5e6
CW
584 bool use_ggtt;
585 int i = 0;
84734a04
MK
586 u32 reloc_offset;
587
588 if (src == NULL || src->pages == NULL)
589 return NULL;
590
8ae62dc6
CW
591 num_pages = src->base.size >> PAGE_SHIFT;
592
84734a04
MK
593 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
594 if (dst == NULL)
595 return NULL;
596
87a01e82
CW
597 if (i915_gem_obj_bound(src, vm))
598 dst->gtt_offset = i915_gem_obj_offset(src, vm);
599 else
600 dst->gtt_offset = -1;
b3c3f5e6
CW
601
602 reloc_offset = dst->gtt_offset;
aff43766
TU
603 if (i915_is_ggtt(vm))
604 vma = i915_gem_obj_to_ggtt(src);
b3c3f5e6 605 use_ggtt = (src->cache_level == I915_CACHE_NONE &&
aff43766
TU
606 vma && (vma->bound & GLOBAL_BIND) &&
607 reloc_offset + num_pages * PAGE_SIZE <= dev_priv->gtt.mappable_end);
b3c3f5e6
CW
608
609 /* Cannot access stolen address directly, try to use the aperture */
610 if (src->stolen) {
611 use_ggtt = true;
612
aff43766 613 if (!(vma && vma->bound & GLOBAL_BIND))
b3c3f5e6
CW
614 goto unwind;
615
616 reloc_offset = i915_gem_obj_ggtt_offset(src);
617 if (reloc_offset + num_pages * PAGE_SIZE > dev_priv->gtt.mappable_end)
618 goto unwind;
619 }
620
621 /* Cannot access snooped pages through the aperture */
622 if (use_ggtt && src->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv->dev))
623 goto unwind;
624
625 dst->page_count = num_pages;
626 while (num_pages--) {
84734a04
MK
627 unsigned long flags;
628 void *d;
629
630 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
631 if (d == NULL)
632 goto unwind;
633
634 local_irq_save(flags);
b3c3f5e6 635 if (use_ggtt) {
84734a04
MK
636 void __iomem *s;
637
638 /* Simply ignore tiling or any overlapping fence.
639 * It's part of the error state, and this hopefully
640 * captures what the GPU read.
641 */
642
643 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
644 reloc_offset);
645 memcpy_fromio(d, s, PAGE_SIZE);
646 io_mapping_unmap_atomic(s);
84734a04
MK
647 } else {
648 struct page *page;
649 void *s;
650
651 page = i915_gem_object_get_page(src, i);
652
653 drm_clflush_pages(&page, 1);
654
655 s = kmap_atomic(page);
656 memcpy(d, s, PAGE_SIZE);
657 kunmap_atomic(s);
658
659 drm_clflush_pages(&page, 1);
660 }
661 local_irq_restore(flags);
662
b3c3f5e6 663 dst->pages[i++] = d;
84734a04
MK
664 reloc_offset += PAGE_SIZE;
665 }
84734a04
MK
666
667 return dst;
668
669unwind:
670 while (i--)
671 kfree(dst->pages[i]);
672 kfree(dst);
673 return NULL;
674}
a7b91078 675#define i915_error_ggtt_object_create(dev_priv, src) \
8ae62dc6 676 i915_error_object_create((dev_priv), (src), &(dev_priv)->gtt.base)
84734a04
MK
677
678static void capture_bo(struct drm_i915_error_buffer *err,
3a448734 679 struct i915_vma *vma)
84734a04 680{
3a448734
CW
681 struct drm_i915_gem_object *obj = vma->obj;
682
84734a04
MK
683 err->size = obj->base.size;
684 err->name = obj->base.name;
97b2a6a1
JH
685 err->rseqno = i915_gem_request_get_seqno(obj->last_read_req);
686 err->wseqno = i915_gem_request_get_seqno(obj->last_write_req);
3a448734 687 err->gtt_offset = vma->node.start;
84734a04
MK
688 err->read_domains = obj->base.read_domains;
689 err->write_domain = obj->base.write_domain;
690 err->fence_reg = obj->fence_reg;
691 err->pinned = 0;
d7f46fc4 692 if (i915_gem_obj_is_pinned(obj))
84734a04 693 err->pinned = 1;
84734a04
MK
694 err->tiling = obj->tiling_mode;
695 err->dirty = obj->dirty;
696 err->purgeable = obj->madv != I915_MADV_WILLNEED;
5cc9ed4b 697 err->userptr = obj->userptr.mm != NULL;
41c52415
JH
698 err->ring = obj->last_read_req ?
699 i915_gem_request_get_ring(obj->last_read_req)->id : -1;
84734a04
MK
700 err->cache_level = obj->cache_level;
701}
702
703static u32 capture_active_bo(struct drm_i915_error_buffer *err,
704 int count, struct list_head *head)
705{
ca191b13 706 struct i915_vma *vma;
84734a04
MK
707 int i = 0;
708
ca191b13 709 list_for_each_entry(vma, head, mm_list) {
3a448734 710 capture_bo(err++, vma);
84734a04
MK
711 if (++i == count)
712 break;
713 }
714
715 return i;
716}
717
718static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
3a448734
CW
719 int count, struct list_head *head,
720 struct i915_address_space *vm)
84734a04
MK
721{
722 struct drm_i915_gem_object *obj;
3a448734
CW
723 struct drm_i915_error_buffer * const first = err;
724 struct drm_i915_error_buffer * const last = err + count;
84734a04
MK
725
726 list_for_each_entry(obj, head, global_list) {
3a448734 727 struct i915_vma *vma;
84734a04 728
3a448734 729 if (err == last)
84734a04 730 break;
3a448734
CW
731
732 list_for_each_entry(vma, &obj->vma_list, vma_link)
fe14d5f4 733 if (vma->vm == vm && vma->pin_count > 0)
3a448734 734 capture_bo(err++, vma);
84734a04
MK
735 }
736
3a448734 737 return err - first;
84734a04
MK
738}
739
011cf577
BW
740/* Generate a semi-unique error code. The code is not meant to have meaning, The
741 * code's only purpose is to try to prevent false duplicated bug reports by
742 * grossly estimating a GPU error state.
743 *
744 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
745 * the hang if we could strip the GTT offset information from it.
746 *
747 * It's only a small step better than a random number in its current form.
748 */
749static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
cb383002
MK
750 struct drm_i915_error_state *error,
751 int *ring_id)
011cf577
BW
752{
753 uint32_t error_code = 0;
754 int i;
755
756 /* IPEHR would be an ideal way to detect errors, as it's the gross
757 * measure of "the command that hung." However, has some very common
758 * synchronization commands which almost always appear in the case
759 * strictly a client bug. Use instdone to differentiate those some.
760 */
cb383002
MK
761 for (i = 0; i < I915_NUM_RINGS; i++) {
762 if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
763 if (ring_id)
764 *ring_id = i;
765
011cf577 766 return error->ring[i].ipehr ^ error->ring[i].instdone;
cb383002
MK
767 }
768 }
011cf577
BW
769
770 return error_code;
771}
772
84734a04
MK
773static void i915_gem_record_fences(struct drm_device *dev,
774 struct drm_i915_error_state *error)
775{
776 struct drm_i915_private *dev_priv = dev->dev_private;
777 int i;
778
ce38ab05 779 if (IS_GEN3(dev) || IS_GEN2(dev)) {
84734a04
MK
780 for (i = 0; i < 8; i++)
781 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
ce38ab05
RV
782 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
783 for (i = 0; i < 8; i++)
784 error->fence[i+8] = I915_READ(FENCE_REG_945_8 +
785 (i * 4));
786 } else if (IS_GEN5(dev) || IS_GEN4(dev))
787 for (i = 0; i < 16; i++)
788 error->fence[i] = I915_READ64(FENCE_REG_965_0 +
789 (i * 8));
790 else if (INTEL_INFO(dev)->gen >= 6)
791 for (i = 0; i < dev_priv->num_fence_regs; i++)
792 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 +
793 (i * 8));
84734a04
MK
794}
795
87f85ebc 796
0ca36d78
BW
797static void gen8_record_semaphore_state(struct drm_i915_private *dev_priv,
798 struct drm_i915_error_state *error,
799 struct intel_engine_cs *ring,
800 struct drm_i915_error_ring *ering)
801{
b4558b46 802 struct intel_engine_cs *to;
0ca36d78
BW
803 int i;
804
805 if (!i915_semaphore_is_enabled(dev_priv->dev))
806 return;
807
808 if (!error->semaphore_obj)
809 error->semaphore_obj =
cc1df8a3
DV
810 i915_error_ggtt_object_create(dev_priv,
811 dev_priv->semaphore_obj);
0ca36d78 812
b4558b46
RV
813 for_each_ring(to, dev_priv, i) {
814 int idx;
815 u16 signal_offset;
816 u32 *tmp;
0ca36d78 817
b4558b46
RV
818 if (ring == to)
819 continue;
820
864c6181
RV
821 signal_offset = (GEN8_SIGNAL_OFFSET(ring, i) & (PAGE_SIZE - 1))
822 / 4;
b4558b46
RV
823 tmp = error->semaphore_obj->pages[0];
824 idx = intel_ring_sync_index(ring, to);
825
826 ering->semaphore_mboxes[idx] = tmp[signal_offset];
827 ering->semaphore_seqno[idx] = ring->semaphore.sync_seqno[idx];
0ca36d78
BW
828 }
829}
830
87f85ebc
BW
831static void gen6_record_semaphore_state(struct drm_i915_private *dev_priv,
832 struct intel_engine_cs *ring,
833 struct drm_i915_error_ring *ering)
834{
835 ering->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(ring->mmio_base));
836 ering->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(ring->mmio_base));
837 ering->semaphore_seqno[0] = ring->semaphore.sync_seqno[0];
838 ering->semaphore_seqno[1] = ring->semaphore.sync_seqno[1];
839
840 if (HAS_VEBOX(dev_priv->dev)) {
841 ering->semaphore_mboxes[2] =
842 I915_READ(RING_SYNC_2(ring->mmio_base));
843 ering->semaphore_seqno[2] = ring->semaphore.sync_seqno[2];
844 }
845}
846
84734a04 847static void i915_record_ring_state(struct drm_device *dev,
0ca36d78 848 struct drm_i915_error_state *error,
a4872ba6 849 struct intel_engine_cs *ring,
362b8af7 850 struct drm_i915_error_ring *ering)
84734a04
MK
851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
853
854 if (INTEL_INFO(dev)->gen >= 6) {
362b8af7
BW
855 ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
856 ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
0ca36d78
BW
857 if (INTEL_INFO(dev)->gen >= 8)
858 gen8_record_semaphore_state(dev_priv, error, ring, ering);
859 else
860 gen6_record_semaphore_state(dev_priv, ring, ering);
4e5aabfd
BW
861 }
862
84734a04 863 if (INTEL_INFO(dev)->gen >= 4) {
362b8af7
BW
864 ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
865 ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
866 ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
867 ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
868 ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
869 ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
13ffadd1
BW
870 if (INTEL_INFO(dev)->gen >= 8) {
871 ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(ring->mmio_base)) << 32;
362b8af7 872 ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
13ffadd1 873 }
362b8af7 874 ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
84734a04 875 } else {
362b8af7
BW
876 ering->faddr = I915_READ(DMA_FADD_I8XX);
877 ering->ipeir = I915_READ(IPEIR);
878 ering->ipehr = I915_READ(IPEHR);
879 ering->instdone = I915_READ(INSTDONE);
84734a04
MK
880 }
881
362b8af7
BW
882 ering->waiting = waitqueue_active(&ring->irq_queue);
883 ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
884 ering->seqno = ring->get_seqno(ring, false);
885 ering->acthd = intel_ring_get_active_head(ring);
886 ering->head = I915_READ_HEAD(ring);
887 ering->tail = I915_READ_TAIL(ring);
888 ering->ctl = I915_READ_CTL(ring);
84734a04 889
f3ce3821
CW
890 if (I915_NEED_GFX_HWS(dev)) {
891 int mmio;
892
893 if (IS_GEN7(dev)) {
894 switch (ring->id) {
895 default:
896 case RCS:
897 mmio = RENDER_HWS_PGA_GEN7;
898 break;
899 case BCS:
900 mmio = BLT_HWS_PGA_GEN7;
901 break;
902 case VCS:
903 mmio = BSD_HWS_PGA_GEN7;
904 break;
905 case VECS:
906 mmio = VEBOX_HWS_PGA_GEN7;
907 break;
908 }
909 } else if (IS_GEN6(ring->dev)) {
910 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
911 } else {
912 /* XXX: gen8 returns to sanity */
913 mmio = RING_HWS_PGA(ring->mmio_base);
914 }
915
362b8af7 916 ering->hws = I915_READ(mmio);
f3ce3821
CW
917 }
918
362b8af7
BW
919 ering->hangcheck_score = ring->hangcheck.score;
920 ering->hangcheck_action = ring->hangcheck.action;
6c7a01ec
BW
921
922 if (USES_PPGTT(dev)) {
923 int i;
924
925 ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
926
74745b09
RV
927 if (IS_GEN6(dev))
928 ering->vm_info.pp_dir_base =
929 I915_READ(RING_PP_DIR_BASE_READ(ring));
930 else if (IS_GEN7(dev))
931 ering->vm_info.pp_dir_base =
932 I915_READ(RING_PP_DIR_BASE(ring));
933 else if (INTEL_INFO(dev)->gen >= 8)
6c7a01ec
BW
934 for (i = 0; i < 4; i++) {
935 ering->vm_info.pdp[i] =
936 I915_READ(GEN8_RING_PDP_UDW(ring, i));
937 ering->vm_info.pdp[i] <<= 32;
938 ering->vm_info.pdp[i] |=
939 I915_READ(GEN8_RING_PDP_LDW(ring, i));
940 }
6c7a01ec 941 }
84734a04
MK
942}
943
944
a4872ba6 945static void i915_gem_record_active_context(struct intel_engine_cs *ring,
84734a04
MK
946 struct drm_i915_error_state *error,
947 struct drm_i915_error_ring *ering)
948{
949 struct drm_i915_private *dev_priv = ring->dev->dev_private;
950 struct drm_i915_gem_object *obj;
951
952 /* Currently render ring is the only HW context user */
953 if (ring->id != RCS || !error->ccid)
954 return;
955
956 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
36362ad3
BW
957 if (!i915_gem_obj_ggtt_bound(obj))
958 continue;
959
84734a04 960 if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
17d36749 961 ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
84734a04
MK
962 break;
963 }
964 }
965}
966
967static void i915_gem_record_rings(struct drm_device *dev,
968 struct drm_i915_error_state *error)
969{
970 struct drm_i915_private *dev_priv = dev->dev_private;
84734a04
MK
971 struct drm_i915_gem_request *request;
972 int i, count;
973
372fbb8e 974 for (i = 0; i < I915_NUM_RINGS; i++) {
a4872ba6 975 struct intel_engine_cs *ring = &dev_priv->ring[i];
9075e52f 976 struct intel_ringbuffer *rbuf;
372fbb8e 977
eee73b46
CW
978 error->ring[i].pid = -1;
979
372fbb8e
CW
980 if (ring->dev == NULL)
981 continue;
982
983 error->ring[i].valid = true;
984
0ca36d78 985 i915_record_ring_state(dev, error, ring, &error->ring[i]);
84734a04 986
ab0e7ff9
CW
987 request = i915_gem_find_active_request(ring);
988 if (request) {
ae6c4806
DV
989 struct i915_address_space *vm;
990
991 vm = request->ctx && request->ctx->ppgtt ?
992 &request->ctx->ppgtt->base :
993 &dev_priv->gtt.base;
994
ab0e7ff9
CW
995 /* We need to copy these to an anonymous buffer
996 * as the simplest method to avoid being overwritten
997 * by userspace.
998 */
999 error->ring[i].batchbuffer =
1000 i915_error_object_create(dev_priv,
1001 request->batch_obj,
ae6c4806 1002 vm);
ab0e7ff9 1003
8ae62dc6 1004 if (HAS_BROKEN_CS_TLB(dev_priv->dev))
ab0e7ff9
CW
1005 error->ring[i].wa_batchbuffer =
1006 i915_error_ggtt_object_create(dev_priv,
1007 ring->scratch.obj);
1008
071c92de 1009 if (request->pid) {
ab0e7ff9
CW
1010 struct task_struct *task;
1011
1012 rcu_read_lock();
071c92de 1013 task = pid_task(request->pid, PIDTYPE_PID);
ab0e7ff9
CW
1014 if (task) {
1015 strcpy(error->ring[i].comm, task->comm);
1016 error->ring[i].pid = task->pid;
1017 }
1018 rcu_read_unlock();
1019 }
1020 }
84734a04 1021
9075e52f
OM
1022 if (i915.enable_execlists) {
1023 /* TODO: This is only a small fix to keep basic error
1024 * capture working, but we need to add more information
1025 * for it to be useful (e.g. dump the context being
1026 * executed).
1027 */
1028 if (request)
1029 rbuf = request->ctx->engine[ring->id].ringbuf;
1030 else
1031 rbuf = ring->default_context->engine[ring->id].ringbuf;
1032 } else
1033 rbuf = ring->buffer;
1034
1035 error->ring[i].cpu_ring_head = rbuf->head;
1036 error->ring[i].cpu_ring_tail = rbuf->tail;
1037
84734a04 1038 error->ring[i].ringbuffer =
9075e52f 1039 i915_error_ggtt_object_create(dev_priv, rbuf->obj);
84734a04 1040
8ae62dc6
CW
1041 error->ring[i].hws_page =
1042 i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
84734a04
MK
1043
1044 i915_gem_record_active_context(ring, error, &error->ring[i]);
1045
1046 count = 0;
1047 list_for_each_entry(request, &ring->request_list, list)
1048 count++;
1049
1050 error->ring[i].num_requests = count;
1051 error->ring[i].requests =
a1e22653 1052 kcalloc(count, sizeof(*error->ring[i].requests),
84734a04
MK
1053 GFP_ATOMIC);
1054 if (error->ring[i].requests == NULL) {
1055 error->ring[i].num_requests = 0;
1056 continue;
1057 }
1058
1059 count = 0;
1060 list_for_each_entry(request, &ring->request_list, list) {
1061 struct drm_i915_error_request *erq;
1062
1063 erq = &error->ring[i].requests[count++];
1064 erq->seqno = request->seqno;
1065 erq->jiffies = request->emitted_jiffies;
72f95afa 1066 erq->tail = request->postfix;
84734a04
MK
1067 }
1068 }
1069}
1070
95f5301d
BW
1071/* FIXME: Since pin count/bound list is global, we duplicate what we capture per
1072 * VM.
1073 */
1074static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
1075 struct drm_i915_error_state *error,
1076 struct i915_address_space *vm,
1077 const int ndx)
84734a04 1078{
95f5301d 1079 struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
84734a04 1080 struct drm_i915_gem_object *obj;
95f5301d 1081 struct i915_vma *vma;
84734a04
MK
1082 int i;
1083
1084 i = 0;
ca191b13 1085 list_for_each_entry(vma, &vm->active_list, mm_list)
84734a04 1086 i++;
95f5301d 1087 error->active_bo_count[ndx] = i;
3a448734
CW
1088
1089 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1090 list_for_each_entry(vma, &obj->vma_list, vma_link)
fe14d5f4 1091 if (vma->vm == vm && vma->pin_count > 0)
3a448734 1092 i++;
3a448734 1093 }
95f5301d 1094 error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
84734a04
MK
1095
1096 if (i) {
a1e22653 1097 active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
95f5301d
BW
1098 if (active_bo)
1099 pinned_bo = active_bo + error->active_bo_count[ndx];
84734a04
MK
1100 }
1101
95f5301d
BW
1102 if (active_bo)
1103 error->active_bo_count[ndx] =
1104 capture_active_bo(active_bo,
1105 error->active_bo_count[ndx],
5cef07e1 1106 &vm->active_list);
84734a04 1107
95f5301d
BW
1108 if (pinned_bo)
1109 error->pinned_bo_count[ndx] =
1110 capture_pinned_bo(pinned_bo,
1111 error->pinned_bo_count[ndx],
3a448734 1112 &dev_priv->mm.bound_list, vm);
95f5301d
BW
1113 error->active_bo[ndx] = active_bo;
1114 error->pinned_bo[ndx] = pinned_bo;
1115}
1116
1117static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
1118 struct drm_i915_error_state *error)
1119{
1120 struct i915_address_space *vm;
1121 int cnt = 0, i = 0;
1122
1123 list_for_each_entry(vm, &dev_priv->vm_list, global_link)
1124 cnt++;
1125
95f5301d
BW
1126 error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
1127 error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
1128 error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
1129 GFP_ATOMIC);
1130 error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
1131 GFP_ATOMIC);
1132
3a448734
CW
1133 if (error->active_bo == NULL ||
1134 error->pinned_bo == NULL ||
1135 error->active_bo_count == NULL ||
1136 error->pinned_bo_count == NULL) {
1137 kfree(error->active_bo);
1138 kfree(error->active_bo_count);
1139 kfree(error->pinned_bo);
1140 kfree(error->pinned_bo_count);
1141
1142 error->active_bo = NULL;
1143 error->active_bo_count = NULL;
1144 error->pinned_bo = NULL;
1145 error->pinned_bo_count = NULL;
1146 } else {
1147 list_for_each_entry(vm, &dev_priv->vm_list, global_link)
1148 i915_gem_capture_vm(dev_priv, error, vm, i++);
1149
1150 error->vm_count = cnt;
1151 }
84734a04
MK
1152}
1153
1d762aad
BW
1154/* Capture all registers which don't fit into another category. */
1155static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
1156 struct drm_i915_error_state *error)
84734a04 1157{
1d762aad 1158 struct drm_device *dev = dev_priv->dev;
885ea5a8 1159 int i;
84734a04 1160
654c90c6
BW
1161 /* General organization
1162 * 1. Registers specific to a single generation
1163 * 2. Registers which belong to multiple generations
1164 * 3. Feature specific registers.
1165 * 4. Everything else
1166 * Please try to follow the order.
1167 */
84734a04 1168
654c90c6
BW
1169 /* 1: Registers specific to a single generation */
1170 if (IS_VALLEYVIEW(dev)) {
885ea5a8 1171 error->gtier[0] = I915_READ(GTIER);
843db716 1172 error->ier = I915_READ(VLV_IER);
654c90c6
BW
1173 error->forcewake = I915_READ(FORCEWAKE_VLV);
1174 }
84734a04 1175
654c90c6
BW
1176 if (IS_GEN7(dev))
1177 error->err_int = I915_READ(GEN7_ERR_INT);
84734a04 1178
6c826f34
MK
1179 if (INTEL_INFO(dev)->gen >= 8) {
1180 error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
1181 error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
1182 }
1183
91ec5d11 1184 if (IS_GEN6(dev)) {
84734a04 1185 error->forcewake = I915_READ(FORCEWAKE);
91ec5d11
BW
1186 error->gab_ctl = I915_READ(GAB_CTL);
1187 error->gfx_mode = I915_READ(GFX_MODE);
1188 }
84734a04 1189
654c90c6
BW
1190 /* 2: Registers which belong to multiple generations */
1191 if (INTEL_INFO(dev)->gen >= 7)
1192 error->forcewake = I915_READ(FORCEWAKE_MT);
84734a04
MK
1193
1194 if (INTEL_INFO(dev)->gen >= 6) {
654c90c6 1195 error->derrmr = I915_READ(DERRMR);
84734a04
MK
1196 error->error = I915_READ(ERROR_GEN6);
1197 error->done_reg = I915_READ(DONE_REG);
1198 }
1199
654c90c6 1200 /* 3: Feature specific registers */
91ec5d11
BW
1201 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1202 error->gam_ecochk = I915_READ(GAM_ECOCHK);
1203 error->gac_eco = I915_READ(GAC_ECO_BITS);
1204 }
1205
1206 /* 4: Everything else */
654c90c6
BW
1207 if (HAS_HW_CONTEXTS(dev))
1208 error->ccid = I915_READ(CCID);
1209
885ea5a8
RV
1210 if (INTEL_INFO(dev)->gen >= 8) {
1211 error->ier = I915_READ(GEN8_DE_MISC_IER);
1212 for (i = 0; i < 4; i++)
1213 error->gtier[i] = I915_READ(GEN8_GT_IER(i));
1214 } else if (HAS_PCH_SPLIT(dev)) {
843db716 1215 error->ier = I915_READ(DEIER);
885ea5a8 1216 error->gtier[0] = I915_READ(GTIER);
843db716
RV
1217 } else if (IS_GEN2(dev)) {
1218 error->ier = I915_READ16(IER);
1219 } else if (!IS_VALLEYVIEW(dev)) {
1220 error->ier = I915_READ(IER);
654c90c6 1221 }
654c90c6
BW
1222 error->eir = I915_READ(EIR);
1223 error->pgtbl_er = I915_READ(PGTBL_ER);
84734a04
MK
1224
1225 i915_get_extra_instdone(dev, error->extra_instdone);
1d762aad
BW
1226}
1227
cb383002 1228static void i915_error_capture_msg(struct drm_device *dev,
58174462
MK
1229 struct drm_i915_error_state *error,
1230 bool wedged,
1231 const char *error_msg)
cb383002
MK
1232{
1233 struct drm_i915_private *dev_priv = dev->dev_private;
1234 u32 ecode;
58174462 1235 int ring_id = -1, len;
cb383002
MK
1236
1237 ecode = i915_error_generate_code(dev_priv, error, &ring_id);
1238
58174462 1239 len = scnprintf(error->error_msg, sizeof(error->error_msg),
0b5492d6
MK
1240 "GPU HANG: ecode %d:%d:0x%08x",
1241 INTEL_INFO(dev)->gen, ring_id, ecode);
58174462
MK
1242
1243 if (ring_id != -1 && error->ring[ring_id].pid != -1)
1244 len += scnprintf(error->error_msg + len,
1245 sizeof(error->error_msg) - len,
1246 ", in %s [%d]",
1247 error->ring[ring_id].comm,
1248 error->ring[ring_id].pid);
1249
1250 scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
1251 ", reason: %s, action: %s",
1252 error_msg,
1253 wedged ? "reset" : "continue");
cb383002
MK
1254}
1255
48b031e3
MK
1256static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
1257 struct drm_i915_error_state *error)
1258{
1259 error->reset_count = i915_reset_count(&dev_priv->gpu_error);
62d5d69b 1260 error->suspend_count = dev_priv->suspend_count;
48b031e3
MK
1261}
1262
1d762aad
BW
1263/**
1264 * i915_capture_error_state - capture an error record for later analysis
1265 * @dev: drm device
1266 *
1267 * Should be called when an error is detected (either a hang or an error
1268 * interrupt) to capture error state from the time of the error. Fills
1269 * out a structure which becomes available in debugfs for user level tools
1270 * to pick up.
1271 */
58174462
MK
1272void i915_capture_error_state(struct drm_device *dev, bool wedged,
1273 const char *error_msg)
1d762aad 1274{
53a4c6b2 1275 static bool warned;
1d762aad
BW
1276 struct drm_i915_private *dev_priv = dev->dev_private;
1277 struct drm_i915_error_state *error;
1278 unsigned long flags;
1d762aad
BW
1279
1280 /* Account for pipe specific data like PIPE*STAT */
1281 error = kzalloc(sizeof(*error), GFP_ATOMIC);
1282 if (!error) {
1283 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1284 return;
1285 }
1286
011cf577
BW
1287 kref_init(&error->ref);
1288
48b031e3 1289 i915_capture_gen_state(dev_priv, error);
011cf577
BW
1290 i915_capture_reg_state(dev_priv, error);
1291 i915_gem_capture_buffers(dev_priv, error);
1292 i915_gem_record_fences(dev, error);
1293 i915_gem_record_rings(dev, error);
1d762aad 1294
84734a04
MK
1295 do_gettimeofday(&error->time);
1296
1297 error->overlay = intel_overlay_capture_error_state(dev);
1298 error->display = intel_display_capture_error_state(dev);
1299
58174462 1300 i915_error_capture_msg(dev, error, wedged, error_msg);
cb383002
MK
1301 DRM_INFO("%s\n", error->error_msg);
1302
84734a04
MK
1303 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1304 if (dev_priv->gpu_error.first_error == NULL) {
1305 dev_priv->gpu_error.first_error = error;
1306 error = NULL;
1307 }
1308 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1309
cb383002 1310 if (error) {
84734a04 1311 i915_error_state_free(&error->ref);
cb383002
MK
1312 return;
1313 }
1314
1315 if (!warned) {
1316 DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
1317 DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
1318 DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
1319 DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1320 DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
1321 warned = true;
1322 }
84734a04
MK
1323}
1324
1325void i915_error_state_get(struct drm_device *dev,
1326 struct i915_error_state_file_priv *error_priv)
1327{
1328 struct drm_i915_private *dev_priv = dev->dev_private;
84734a04 1329
5b254c59 1330 spin_lock_irq(&dev_priv->gpu_error.lock);
84734a04
MK
1331 error_priv->error = dev_priv->gpu_error.first_error;
1332 if (error_priv->error)
1333 kref_get(&error_priv->error->ref);
5b254c59 1334 spin_unlock_irq(&dev_priv->gpu_error.lock);
84734a04
MK
1335
1336}
1337
1338void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
1339{
1340 if (error_priv->error)
1341 kref_put(&error_priv->error->ref, i915_error_state_free);
1342}
1343
1344void i915_destroy_error_state(struct drm_device *dev)
1345{
1346 struct drm_i915_private *dev_priv = dev->dev_private;
1347 struct drm_i915_error_state *error;
84734a04 1348
5b254c59 1349 spin_lock_irq(&dev_priv->gpu_error.lock);
84734a04
MK
1350 error = dev_priv->gpu_error.first_error;
1351 dev_priv->gpu_error.first_error = NULL;
5b254c59 1352 spin_unlock_irq(&dev_priv->gpu_error.lock);
84734a04
MK
1353
1354 if (error)
1355 kref_put(&error->ref, i915_error_state_free);
1356}
1357
0a4cd7c8 1358const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
84734a04
MK
1359{
1360 switch (type) {
1361 case I915_CACHE_NONE: return " uncached";
0a4cd7c8 1362 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
350ec881 1363 case I915_CACHE_L3_LLC: return " L3+LLC";
f56383cb 1364 case I915_CACHE_WT: return " WT";
84734a04
MK
1365 default: return "";
1366 }
1367}
1368
1369/* NB: please notice the memset */
1370void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
1371{
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1374
563f94f6 1375 if (IS_GEN2(dev) || IS_GEN3(dev))
84734a04 1376 instdone[0] = I915_READ(INSTDONE);
563f94f6 1377 else if (IS_GEN4(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
84734a04
MK
1378 instdone[0] = I915_READ(INSTDONE_I965);
1379 instdone[1] = I915_READ(INSTDONE1);
563f94f6 1380 } else if (INTEL_INFO(dev)->gen >= 7) {
84734a04
MK
1381 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1382 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1383 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1384 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
84734a04
MK
1385 }
1386}