drm/i915: skl_update_scaler() wants a rotation bitmask instead of bit number
[linux-block.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
32d82067 35#include <linux/uaccess.h>
54cf91dc 36
a415d355
CW
37#define __EXEC_OBJECT_HAS_PIN (1<<31)
38#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 39#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
40#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
41
42#define BATCH_OFFSET_BIAS (256*1024)
a415d355 43
27173f1f
BW
44struct eb_vmas {
45 struct list_head vmas;
67731b87 46 int and;
eef90ccb 47 union {
27173f1f 48 struct i915_vma *lut[0];
eef90ccb
CW
49 struct hlist_head buckets[0];
50 };
67731b87
CW
51};
52
27173f1f 53static struct eb_vmas *
17601cbc 54eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 55{
27173f1f 56 struct eb_vmas *eb = NULL;
eef90ccb
CW
57
58 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 59 unsigned size = args->buffer_count;
27173f1f
BW
60 size *= sizeof(struct i915_vma *);
61 size += sizeof(struct eb_vmas);
eef90ccb
CW
62 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
63 }
64
65 if (eb == NULL) {
b205ca57
DV
66 unsigned size = args->buffer_count;
67 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 68 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
69 while (count > 2*size)
70 count >>= 1;
71 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 72 sizeof(struct eb_vmas),
eef90ccb
CW
73 GFP_TEMPORARY);
74 if (eb == NULL)
75 return eb;
76
77 eb->and = count - 1;
78 } else
79 eb->and = -args->buffer_count;
80
27173f1f 81 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
82 return eb;
83}
84
85static void
27173f1f 86eb_reset(struct eb_vmas *eb)
67731b87 87{
eef90ccb
CW
88 if (eb->and >= 0)
89 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
90}
91
3b96eff4 92static int
27173f1f
BW
93eb_lookup_vmas(struct eb_vmas *eb,
94 struct drm_i915_gem_exec_object2 *exec,
95 const struct drm_i915_gem_execbuffer2 *args,
96 struct i915_address_space *vm,
97 struct drm_file *file)
3b96eff4 98{
27173f1f
BW
99 struct drm_i915_gem_object *obj;
100 struct list_head objects;
9ae9ab52 101 int i, ret;
3b96eff4 102
27173f1f 103 INIT_LIST_HEAD(&objects);
3b96eff4 104 spin_lock(&file->table_lock);
27173f1f
BW
105 /* Grab a reference to the object and release the lock so we can lookup
106 * or create the VMA without using GFP_ATOMIC */
eef90ccb 107 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
108 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
109 if (obj == NULL) {
110 spin_unlock(&file->table_lock);
111 DRM_DEBUG("Invalid object handle %d at index %d\n",
112 exec[i].handle, i);
27173f1f 113 ret = -ENOENT;
9ae9ab52 114 goto err;
3b96eff4
CW
115 }
116
27173f1f 117 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
118 spin_unlock(&file->table_lock);
119 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
120 obj, exec[i].handle, i);
27173f1f 121 ret = -EINVAL;
9ae9ab52 122 goto err;
3b96eff4
CW
123 }
124
125 drm_gem_object_reference(&obj->base);
27173f1f
BW
126 list_add_tail(&obj->obj_exec_link, &objects);
127 }
128 spin_unlock(&file->table_lock);
3b96eff4 129
27173f1f 130 i = 0;
9ae9ab52 131 while (!list_empty(&objects)) {
27173f1f 132 struct i915_vma *vma;
6f65e29a 133
9ae9ab52
CW
134 obj = list_first_entry(&objects,
135 struct drm_i915_gem_object,
136 obj_exec_link);
137
e656a6cb
DV
138 /*
139 * NOTE: We can leak any vmas created here when something fails
140 * later on. But that's no issue since vma_unbind can deal with
141 * vmas which are not actually bound. And since only
142 * lookup_or_create exists as an interface to get at the vma
143 * from the (obj, vm) we don't run the risk of creating
144 * duplicated vmas for the same vm.
145 */
da51a1e7 146 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 147 if (IS_ERR(vma)) {
27173f1f
BW
148 DRM_DEBUG("Failed to lookup VMA\n");
149 ret = PTR_ERR(vma);
9ae9ab52 150 goto err;
27173f1f
BW
151 }
152
9ae9ab52 153 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 154 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 155 list_del_init(&obj->obj_exec_link);
27173f1f
BW
156
157 vma->exec_entry = &exec[i];
eef90ccb 158 if (eb->and < 0) {
27173f1f 159 eb->lut[i] = vma;
eef90ccb
CW
160 } else {
161 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
162 vma->exec_handle = handle;
163 hlist_add_head(&vma->exec_node,
eef90ccb
CW
164 &eb->buckets[handle & eb->and]);
165 }
27173f1f 166 ++i;
3b96eff4 167 }
3b96eff4 168
9ae9ab52 169 return 0;
27173f1f 170
27173f1f 171
9ae9ab52 172err:
27173f1f
BW
173 while (!list_empty(&objects)) {
174 obj = list_first_entry(&objects,
175 struct drm_i915_gem_object,
176 obj_exec_link);
177 list_del_init(&obj->obj_exec_link);
9ae9ab52 178 drm_gem_object_unreference(&obj->base);
27173f1f 179 }
9ae9ab52
CW
180 /*
181 * Objects already transfered to the vmas list will be unreferenced by
182 * eb_destroy.
183 */
184
27173f1f 185 return ret;
3b96eff4
CW
186}
187
27173f1f 188static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 189{
eef90ccb
CW
190 if (eb->and < 0) {
191 if (handle >= -eb->and)
192 return NULL;
193 return eb->lut[handle];
194 } else {
195 struct hlist_head *head;
196 struct hlist_node *node;
67731b87 197
eef90ccb
CW
198 head = &eb->buckets[handle & eb->and];
199 hlist_for_each(node, head) {
27173f1f 200 struct i915_vma *vma;
67731b87 201
27173f1f
BW
202 vma = hlist_entry(node, struct i915_vma, exec_node);
203 if (vma->exec_handle == handle)
204 return vma;
eef90ccb
CW
205 }
206 return NULL;
207 }
67731b87
CW
208}
209
a415d355
CW
210static void
211i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
212{
213 struct drm_i915_gem_exec_object2 *entry;
214 struct drm_i915_gem_object *obj = vma->obj;
215
216 if (!drm_mm_node_allocated(&vma->node))
217 return;
218
219 entry = vma->exec_entry;
220
221 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
222 i915_gem_object_unpin_fence(obj);
223
224 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 225 vma->pin_count--;
a415d355 226
de4e783a 227 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
228}
229
230static void eb_destroy(struct eb_vmas *eb)
231{
27173f1f
BW
232 while (!list_empty(&eb->vmas)) {
233 struct i915_vma *vma;
bcffc3fa 234
27173f1f
BW
235 vma = list_first_entry(&eb->vmas,
236 struct i915_vma,
bcffc3fa 237 exec_list);
27173f1f 238 list_del_init(&vma->exec_list);
a415d355 239 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 240 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 241 }
67731b87
CW
242 kfree(eb);
243}
244
dabdfe02
CW
245static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
246{
2cc86b82
CW
247 return (HAS_LLC(obj->base.dev) ||
248 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
249 obj->cache_level != I915_CACHE_NONE);
250}
251
934acce3
MW
252/* Used to convert any address to canonical form.
253 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
254 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
255 * addresses to be in a canonical form:
256 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
257 * canonical form [63:48] == [47]."
258 */
259#define GEN8_HIGH_ADDRESS_BIT 47
260static inline uint64_t gen8_canonical_addr(uint64_t address)
261{
262 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
263}
264
265static inline uint64_t gen8_noncanonical_addr(uint64_t address)
266{
267 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
268}
269
270static inline uint64_t
271relocation_target(struct drm_i915_gem_relocation_entry *reloc,
272 uint64_t target_offset)
273{
274 return gen8_canonical_addr((int)reloc->delta + target_offset);
275}
276
5032d871
RB
277static int
278relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
279 struct drm_i915_gem_relocation_entry *reloc,
280 uint64_t target_offset)
5032d871 281{
3c94ceee 282 struct drm_device *dev = obj->base.dev;
5032d871 283 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 284 uint64_t delta = relocation_target(reloc, target_offset);
5032d871 285 char *vaddr;
8b78f0e5 286 int ret;
5032d871 287
2cc86b82 288 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
289 if (ret)
290 return ret;
291
033908ae 292 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
5032d871 293 reloc->offset >> PAGE_SHIFT));
d9ceb957 294 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
295
296 if (INTEL_INFO(dev)->gen >= 8) {
297 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
298
299 if (page_offset == 0) {
300 kunmap_atomic(vaddr);
033908ae 301 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
3c94ceee
BW
302 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
303 }
304
d9ceb957 305 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
306 }
307
5032d871
RB
308 kunmap_atomic(vaddr);
309
310 return 0;
311}
312
313static int
314relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
315 struct drm_i915_gem_relocation_entry *reloc,
316 uint64_t target_offset)
5032d871
RB
317{
318 struct drm_device *dev = obj->base.dev;
319 struct drm_i915_private *dev_priv = dev->dev_private;
934acce3 320 uint64_t delta = relocation_target(reloc, target_offset);
906843c3 321 uint64_t offset;
5032d871 322 void __iomem *reloc_page;
8b78f0e5 323 int ret;
5032d871
RB
324
325 ret = i915_gem_object_set_to_gtt_domain(obj, true);
326 if (ret)
327 return ret;
328
329 ret = i915_gem_object_put_fence(obj);
330 if (ret)
331 return ret;
332
333 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
334 offset = i915_gem_obj_ggtt_offset(obj);
335 offset += reloc->offset;
5032d871 336 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
906843c3
CW
337 offset & PAGE_MASK);
338 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
339
340 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 341 offset += sizeof(uint32_t);
3c94ceee 342
906843c3 343 if (offset_in_page(offset) == 0) {
3c94ceee 344 io_mapping_unmap_atomic(reloc_page);
906843c3
CW
345 reloc_page =
346 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
347 offset);
3c94ceee
BW
348 }
349
906843c3
CW
350 iowrite32(upper_32_bits(delta),
351 reloc_page + offset_in_page(offset));
3c94ceee
BW
352 }
353
5032d871
RB
354 io_mapping_unmap_atomic(reloc_page);
355
356 return 0;
357}
358
edf4427b
CW
359static void
360clflush_write32(void *addr, uint32_t value)
361{
362 /* This is not a fast path, so KISS. */
363 drm_clflush_virt_range(addr, sizeof(uint32_t));
364 *(uint32_t *)addr = value;
365 drm_clflush_virt_range(addr, sizeof(uint32_t));
366}
367
368static int
369relocate_entry_clflush(struct drm_i915_gem_object *obj,
370 struct drm_i915_gem_relocation_entry *reloc,
371 uint64_t target_offset)
372{
373 struct drm_device *dev = obj->base.dev;
374 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 375 uint64_t delta = relocation_target(reloc, target_offset);
edf4427b
CW
376 char *vaddr;
377 int ret;
378
379 ret = i915_gem_object_set_to_gtt_domain(obj, true);
380 if (ret)
381 return ret;
382
033908ae 383 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
384 reloc->offset >> PAGE_SHIFT));
385 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
386
387 if (INTEL_INFO(dev)->gen >= 8) {
388 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
389
390 if (page_offset == 0) {
391 kunmap_atomic(vaddr);
033908ae 392 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
393 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
394 }
395
396 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
397 }
398
399 kunmap_atomic(vaddr);
400
401 return 0;
402}
403
54cf91dc
CW
404static int
405i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 406 struct eb_vmas *eb,
3e7a0322 407 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
408{
409 struct drm_device *dev = obj->base.dev;
410 struct drm_gem_object *target_obj;
149c8407 411 struct drm_i915_gem_object *target_i915_obj;
27173f1f 412 struct i915_vma *target_vma;
d9ceb957 413 uint64_t target_offset;
8b78f0e5 414 int ret;
54cf91dc 415
67731b87 416 /* we've already hold a reference to all valid objects */
27173f1f
BW
417 target_vma = eb_get_vma(eb, reloc->target_handle);
418 if (unlikely(target_vma == NULL))
54cf91dc 419 return -ENOENT;
27173f1f
BW
420 target_i915_obj = target_vma->obj;
421 target_obj = &target_vma->obj->base;
54cf91dc 422
934acce3 423 target_offset = gen8_canonical_addr(target_vma->node.start);
54cf91dc 424
e844b990
EA
425 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
426 * pipe_control writes because the gpu doesn't properly redirect them
427 * through the ppgtt for non_secure batchbuffers. */
428 if (unlikely(IS_GEN6(dev) &&
0875546c 429 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 430 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 431 PIN_GLOBAL);
fe14d5f4
TU
432 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
433 return ret;
434 }
e844b990 435
54cf91dc 436 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 437 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 438 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
439 "obj %p target %d offset %d "
440 "read %08x write %08x",
441 obj, reloc->target_handle,
442 (int) reloc->offset,
443 reloc->read_domains,
444 reloc->write_domain);
8b78f0e5 445 return -EINVAL;
54cf91dc 446 }
4ca4a250
DV
447 if (unlikely((reloc->write_domain | reloc->read_domains)
448 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 449 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
450 "obj %p target %d offset %d "
451 "read %08x write %08x",
452 obj, reloc->target_handle,
453 (int) reloc->offset,
454 reloc->read_domains,
455 reloc->write_domain);
8b78f0e5 456 return -EINVAL;
54cf91dc 457 }
54cf91dc
CW
458
459 target_obj->pending_read_domains |= reloc->read_domains;
460 target_obj->pending_write_domain |= reloc->write_domain;
461
462 /* If the relocation already has the right value in it, no
463 * more work needs to be done.
464 */
465 if (target_offset == reloc->presumed_offset)
67731b87 466 return 0;
54cf91dc
CW
467
468 /* Check that the relocation address is valid... */
3c94ceee
BW
469 if (unlikely(reloc->offset >
470 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 471 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
472 "obj %p target %d offset %d size %d.\n",
473 obj, reloc->target_handle,
474 (int) reloc->offset,
475 (int) obj->base.size);
8b78f0e5 476 return -EINVAL;
54cf91dc 477 }
b8f7ab17 478 if (unlikely(reloc->offset & 3)) {
ff240199 479 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
480 "obj %p target %d offset %d.\n",
481 obj, reloc->target_handle,
482 (int) reloc->offset);
8b78f0e5 483 return -EINVAL;
54cf91dc
CW
484 }
485
dabdfe02 486 /* We can't wait for rendering with pagefaults disabled */
32d82067 487 if (obj->active && pagefault_disabled())
dabdfe02
CW
488 return -EFAULT;
489
5032d871 490 if (use_cpu_reloc(obj))
d9ceb957 491 ret = relocate_entry_cpu(obj, reloc, target_offset);
edf4427b 492 else if (obj->map_and_fenceable)
d9ceb957 493 ret = relocate_entry_gtt(obj, reloc, target_offset);
edf4427b
CW
494 else if (cpu_has_clflush)
495 ret = relocate_entry_clflush(obj, reloc, target_offset);
496 else {
497 WARN_ONCE(1, "Impossible case in relocation handling\n");
498 ret = -ENODEV;
499 }
54cf91dc 500
d4d36014
DV
501 if (ret)
502 return ret;
503
54cf91dc
CW
504 /* and update the user's relocation entry */
505 reloc->presumed_offset = target_offset;
506
67731b87 507 return 0;
54cf91dc
CW
508}
509
510static int
27173f1f
BW
511i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
512 struct eb_vmas *eb)
54cf91dc 513{
1d83f442
CW
514#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
515 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 516 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 517 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 518 int remain, ret;
54cf91dc 519
2bb4629a 520 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 521
1d83f442
CW
522 remain = entry->relocation_count;
523 while (remain) {
524 struct drm_i915_gem_relocation_entry *r = stack_reloc;
525 int count = remain;
526 if (count > ARRAY_SIZE(stack_reloc))
527 count = ARRAY_SIZE(stack_reloc);
528 remain -= count;
529
530 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
531 return -EFAULT;
532
1d83f442
CW
533 do {
534 u64 offset = r->presumed_offset;
54cf91dc 535
3e7a0322 536 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
537 if (ret)
538 return ret;
539
540 if (r->presumed_offset != offset &&
541 __copy_to_user_inatomic(&user_relocs->presumed_offset,
542 &r->presumed_offset,
543 sizeof(r->presumed_offset))) {
544 return -EFAULT;
545 }
546
547 user_relocs++;
548 r++;
549 } while (--count);
54cf91dc
CW
550 }
551
552 return 0;
1d83f442 553#undef N_RELOC
54cf91dc
CW
554}
555
556static int
27173f1f
BW
557i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
558 struct eb_vmas *eb,
559 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 560{
27173f1f 561 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
562 int i, ret;
563
564 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 565 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
566 if (ret)
567 return ret;
568 }
569
570 return 0;
571}
572
573static int
17601cbc 574i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 575{
27173f1f 576 struct i915_vma *vma;
d4aeee77
CW
577 int ret = 0;
578
579 /* This is the fast path and we cannot handle a pagefault whilst
580 * holding the struct mutex lest the user pass in the relocations
581 * contained within a mmaped bo. For in such a case we, the page
582 * fault handler would call i915_gem_fault() and we would try to
583 * acquire the struct mutex again. Obviously this is bad and so
584 * lockdep complains vehemently.
585 */
586 pagefault_disable();
27173f1f
BW
587 list_for_each_entry(vma, &eb->vmas, exec_list) {
588 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 589 if (ret)
d4aeee77 590 break;
54cf91dc 591 }
d4aeee77 592 pagefault_enable();
54cf91dc 593
d4aeee77 594 return ret;
54cf91dc
CW
595}
596
edf4427b
CW
597static bool only_mappable_for_reloc(unsigned int flags)
598{
599 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
600 __EXEC_OBJECT_NEEDS_MAP;
601}
602
1690e1eb 603static int
27173f1f 604i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
a4872ba6 605 struct intel_engine_cs *ring,
27173f1f 606 bool *need_reloc)
1690e1eb 607{
6f65e29a 608 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 609 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 610 uint64_t flags;
1690e1eb
CW
611 int ret;
612
0875546c 613 flags = PIN_USER;
0229da32
DV
614 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
615 flags |= PIN_GLOBAL;
616
edf4427b 617 if (!drm_mm_node_allocated(&vma->node)) {
101b506a
MT
618 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
619 * limit address to the first 4GBs for unflagged objects.
620 */
621 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
622 flags |= PIN_ZONE_4G;
edf4427b
CW
623 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
624 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
625 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
626 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
506a8e87
CW
627 if (entry->flags & EXEC_OBJECT_PINNED)
628 flags |= entry->offset | PIN_OFFSET_FIXED;
101b506a
MT
629 if ((flags & PIN_MAPPABLE) == 0)
630 flags |= PIN_HIGH;
edf4427b 631 }
1ec9e26d
DV
632
633 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
edf4427b
CW
634 if ((ret == -ENOSPC || ret == -E2BIG) &&
635 only_mappable_for_reloc(entry->flags))
636 ret = i915_gem_object_pin(obj, vma->vm,
637 entry->alignment,
0229da32 638 flags & ~PIN_MAPPABLE);
1690e1eb
CW
639 if (ret)
640 return ret;
641
7788a765
CW
642 entry->flags |= __EXEC_OBJECT_HAS_PIN;
643
82b6b6d7
CW
644 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
645 ret = i915_gem_object_get_fence(obj);
646 if (ret)
647 return ret;
9a5a53b3 648
82b6b6d7
CW
649 if (i915_gem_object_pin_fence(obj))
650 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
651 }
652
27173f1f
BW
653 if (entry->offset != vma->node.start) {
654 entry->offset = vma->node.start;
ed5982e6
DV
655 *need_reloc = true;
656 }
657
658 if (entry->flags & EXEC_OBJECT_WRITE) {
659 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
660 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
661 }
662
1690e1eb 663 return 0;
7788a765 664}
1690e1eb 665
d23db88c 666static bool
e6a84468 667need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
668{
669 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 670
e6a84468
CW
671 if (entry->relocation_count == 0)
672 return false;
673
674 if (!i915_is_ggtt(vma->vm))
675 return false;
676
677 /* See also use_cpu_reloc() */
678 if (HAS_LLC(vma->obj->base.dev))
679 return false;
680
681 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
682 return false;
683
684 return true;
685}
686
687static bool
688eb_vma_misplaced(struct i915_vma *vma)
689{
690 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
691 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 692
e6a84468 693 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
d23db88c
CW
694 !i915_is_ggtt(vma->vm));
695
696 if (entry->alignment &&
697 vma->node.start & (entry->alignment - 1))
698 return true;
699
506a8e87
CW
700 if (entry->flags & EXEC_OBJECT_PINNED &&
701 vma->node.start != entry->offset)
702 return true;
703
d23db88c
CW
704 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
705 vma->node.start < BATCH_OFFSET_BIAS)
706 return true;
707
edf4427b
CW
708 /* avoid costly ping-pong once a batch bo ended up non-mappable */
709 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
710 return !only_mappable_for_reloc(entry->flags);
711
101b506a
MT
712 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
713 (vma->node.start + vma->node.size - 1) >> 32)
714 return true;
715
d23db88c
CW
716 return false;
717}
718
54cf91dc 719static int
a4872ba6 720i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
27173f1f 721 struct list_head *vmas,
b1b38278 722 struct intel_context *ctx,
ed5982e6 723 bool *need_relocs)
54cf91dc 724{
432e58ed 725 struct drm_i915_gem_object *obj;
27173f1f 726 struct i915_vma *vma;
68c8c17f 727 struct i915_address_space *vm;
27173f1f 728 struct list_head ordered_vmas;
506a8e87 729 struct list_head pinned_vmas;
7788a765
CW
730 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
731 int retry;
6fe4f140 732
227f782e
CW
733 i915_gem_retire_requests_ring(ring);
734
68c8c17f
BW
735 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
736
27173f1f 737 INIT_LIST_HEAD(&ordered_vmas);
506a8e87 738 INIT_LIST_HEAD(&pinned_vmas);
27173f1f 739 while (!list_empty(vmas)) {
6fe4f140
CW
740 struct drm_i915_gem_exec_object2 *entry;
741 bool need_fence, need_mappable;
742
27173f1f
BW
743 vma = list_first_entry(vmas, struct i915_vma, exec_list);
744 obj = vma->obj;
745 entry = vma->exec_entry;
6fe4f140 746
b1b38278
DW
747 if (ctx->flags & CONTEXT_NO_ZEROMAP)
748 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
749
82b6b6d7
CW
750 if (!has_fenced_gpu_access)
751 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 752 need_fence =
6fe4f140
CW
753 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
754 obj->tiling_mode != I915_TILING_NONE;
27173f1f 755 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 756
506a8e87
CW
757 if (entry->flags & EXEC_OBJECT_PINNED)
758 list_move_tail(&vma->exec_list, &pinned_vmas);
759 else if (need_mappable) {
e6a84468 760 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 761 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 762 } else
27173f1f 763 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 764
ed5982e6 765 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 766 obj->base.pending_write_domain = 0;
6fe4f140 767 }
27173f1f 768 list_splice(&ordered_vmas, vmas);
506a8e87 769 list_splice(&pinned_vmas, vmas);
54cf91dc
CW
770
771 /* Attempt to pin all of the buffers into the GTT.
772 * This is done in 3 phases:
773 *
774 * 1a. Unbind all objects that do not match the GTT constraints for
775 * the execbuffer (fenceable, mappable, alignment etc).
776 * 1b. Increment pin count for already bound objects.
777 * 2. Bind new objects.
778 * 3. Decrement pin count.
779 *
7788a765 780 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
781 * room for the earlier objects *unless* we need to defragment.
782 */
783 retry = 0;
784 do {
7788a765 785 int ret = 0;
54cf91dc
CW
786
787 /* Unbind any ill-fitting objects or pin. */
27173f1f 788 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 789 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
790 continue;
791
e6a84468 792 if (eb_vma_misplaced(vma))
27173f1f 793 ret = i915_vma_unbind(vma);
54cf91dc 794 else
27173f1f 795 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
432e58ed 796 if (ret)
54cf91dc 797 goto err;
54cf91dc
CW
798 }
799
800 /* Bind fresh objects */
27173f1f
BW
801 list_for_each_entry(vma, vmas, exec_list) {
802 if (drm_mm_node_allocated(&vma->node))
1690e1eb 803 continue;
54cf91dc 804
27173f1f 805 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
7788a765
CW
806 if (ret)
807 goto err;
54cf91dc
CW
808 }
809
a415d355 810err:
6c085a72 811 if (ret != -ENOSPC || retry++)
54cf91dc
CW
812 return ret;
813
a415d355
CW
814 /* Decrement pin count for bound objects */
815 list_for_each_entry(vma, vmas, exec_list)
816 i915_gem_execbuffer_unreserve_vma(vma);
817
68c8c17f 818 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
819 if (ret)
820 return ret;
54cf91dc
CW
821 } while (1);
822}
823
824static int
825i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 826 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 827 struct drm_file *file,
a4872ba6 828 struct intel_engine_cs *ring,
27173f1f 829 struct eb_vmas *eb,
b1b38278
DW
830 struct drm_i915_gem_exec_object2 *exec,
831 struct intel_context *ctx)
54cf91dc
CW
832{
833 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
834 struct i915_address_space *vm;
835 struct i915_vma *vma;
ed5982e6 836 bool need_relocs;
dd6864a4 837 int *reloc_offset;
54cf91dc 838 int i, total, ret;
b205ca57 839 unsigned count = args->buffer_count;
54cf91dc 840
27173f1f
BW
841 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
842
67731b87 843 /* We may process another execbuffer during the unlock... */
27173f1f
BW
844 while (!list_empty(&eb->vmas)) {
845 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
846 list_del_init(&vma->exec_list);
a415d355 847 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 848 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
849 }
850
54cf91dc
CW
851 mutex_unlock(&dev->struct_mutex);
852
853 total = 0;
854 for (i = 0; i < count; i++)
432e58ed 855 total += exec[i].relocation_count;
54cf91dc 856
dd6864a4 857 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 858 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
859 if (reloc == NULL || reloc_offset == NULL) {
860 drm_free_large(reloc);
861 drm_free_large(reloc_offset);
54cf91dc
CW
862 mutex_lock(&dev->struct_mutex);
863 return -ENOMEM;
864 }
865
866 total = 0;
867 for (i = 0; i < count; i++) {
868 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
869 u64 invalid_offset = (u64)-1;
870 int j;
54cf91dc 871
2bb4629a 872 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
873
874 if (copy_from_user(reloc+total, user_relocs,
432e58ed 875 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
876 ret = -EFAULT;
877 mutex_lock(&dev->struct_mutex);
878 goto err;
879 }
880
262b6d36
CW
881 /* As we do not update the known relocation offsets after
882 * relocating (due to the complexities in lock handling),
883 * we need to mark them as invalid now so that we force the
884 * relocation processing next time. Just in case the target
885 * object is evicted and then rebound into its old
886 * presumed_offset before the next execbuffer - if that
887 * happened we would make the mistake of assuming that the
888 * relocations were valid.
889 */
890 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
891 if (__copy_to_user(&user_relocs[j].presumed_offset,
892 &invalid_offset,
893 sizeof(invalid_offset))) {
262b6d36
CW
894 ret = -EFAULT;
895 mutex_lock(&dev->struct_mutex);
896 goto err;
897 }
898 }
899
dd6864a4 900 reloc_offset[i] = total;
432e58ed 901 total += exec[i].relocation_count;
54cf91dc
CW
902 }
903
904 ret = i915_mutex_lock_interruptible(dev);
905 if (ret) {
906 mutex_lock(&dev->struct_mutex);
907 goto err;
908 }
909
67731b87 910 /* reacquire the objects */
67731b87 911 eb_reset(eb);
27173f1f 912 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
913 if (ret)
914 goto err;
67731b87 915
ed5982e6 916 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 917 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
918 if (ret)
919 goto err;
920
27173f1f
BW
921 list_for_each_entry(vma, &eb->vmas, exec_list) {
922 int offset = vma->exec_entry - exec;
923 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
924 reloc + reloc_offset[offset]);
54cf91dc
CW
925 if (ret)
926 goto err;
54cf91dc
CW
927 }
928
929 /* Leave the user relocations as are, this is the painfully slow path,
930 * and we want to avoid the complication of dropping the lock whilst
931 * having buffers reserved in the aperture and so causing spurious
932 * ENOSPC for random operations.
933 */
934
935err:
936 drm_free_large(reloc);
dd6864a4 937 drm_free_large(reloc_offset);
54cf91dc
CW
938 return ret;
939}
940
54cf91dc 941static int
535fbe82 942i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 943 struct list_head *vmas)
54cf91dc 944{
535fbe82 945 const unsigned other_rings = ~intel_ring_flag(req->ring);
27173f1f 946 struct i915_vma *vma;
6ac42f41 947 uint32_t flush_domains = 0;
000433b6 948 bool flush_chipset = false;
432e58ed 949 int ret;
54cf91dc 950
27173f1f
BW
951 list_for_each_entry(vma, vmas, exec_list) {
952 struct drm_i915_gem_object *obj = vma->obj;
03ade511
CW
953
954 if (obj->active & other_rings) {
91af127f 955 ret = i915_gem_object_sync(obj, req->ring, &req);
03ade511
CW
956 if (ret)
957 return ret;
958 }
6ac42f41
DV
959
960 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 961 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 962
6ac42f41 963 flush_domains |= obj->base.write_domain;
c59a333f
CW
964 }
965
000433b6 966 if (flush_chipset)
535fbe82 967 i915_gem_chipset_flush(req->ring->dev);
6ac42f41
DV
968
969 if (flush_domains & I915_GEM_DOMAIN_GTT)
970 wmb();
971
09cf7c9a
CW
972 /* Unconditionally invalidate gpu caches and ensure that we do flush
973 * any residual writes from the previous batch.
974 */
2f20055d 975 return intel_ring_invalidate_all_caches(req);
54cf91dc
CW
976}
977
432e58ed
CW
978static bool
979i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 980{
ed5982e6
DV
981 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
982 return false;
983
2f5945bc
CW
984 /* Kernel clipping was a DRI1 misfeature */
985 if (exec->num_cliprects || exec->cliprects_ptr)
986 return false;
987
988 if (exec->DR4 == 0xffffffff) {
989 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
990 exec->DR4 = 0;
991 }
992 if (exec->DR1 || exec->DR4)
993 return false;
994
995 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
996 return false;
997
998 return true;
54cf91dc
CW
999}
1000
1001static int
ad19f10b
CW
1002validate_exec_list(struct drm_device *dev,
1003 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
1004 int count)
1005{
b205ca57
DV
1006 unsigned relocs_total = 0;
1007 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
1008 unsigned invalid_flags;
1009 int i;
1010
1011 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1012 if (USES_FULL_PPGTT(dev))
1013 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
1014
1015 for (i = 0; i < count; i++) {
2bb4629a 1016 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1017 int length; /* limited by fault_in_pages_readable() */
1018
ad19f10b 1019 if (exec[i].flags & invalid_flags)
ed5982e6
DV
1020 return -EINVAL;
1021
934acce3
MW
1022 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1023 * any non-page-aligned or non-canonical addresses.
1024 */
1025 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1026 if (exec[i].offset !=
1027 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1028 return -EINVAL;
1029
1030 /* From drm_mm perspective address space is continuous,
1031 * so from this point we're always using non-canonical
1032 * form internally.
1033 */
1034 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1035 }
1036
55a9785d
CW
1037 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1038 return -EINVAL;
1039
3118a4f6
KC
1040 /* First check for malicious input causing overflow in
1041 * the worst case where we need to allocate the entire
1042 * relocation tree as a single array.
1043 */
1044 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 1045 return -EINVAL;
3118a4f6 1046 relocs_total += exec[i].relocation_count;
54cf91dc
CW
1047
1048 length = exec[i].relocation_count *
1049 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
1050 /*
1051 * We must check that the entire relocation array is safe
1052 * to read, but since we may need to update the presumed
1053 * offsets during execution, check for full write access.
1054 */
54cf91dc
CW
1055 if (!access_ok(VERIFY_WRITE, ptr, length))
1056 return -EFAULT;
1057
d330a953 1058 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
1059 if (fault_in_multipages_readable(ptr, length))
1060 return -EFAULT;
1061 }
54cf91dc
CW
1062 }
1063
1064 return 0;
1065}
1066
273497e5 1067static struct intel_context *
d299cce7 1068i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
a4872ba6 1069 struct intel_engine_cs *ring, const u32 ctx_id)
d299cce7 1070{
273497e5 1071 struct intel_context *ctx = NULL;
d299cce7
MK
1072 struct i915_ctx_hang_stats *hs;
1073
821d66dd 1074 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
1075 return ERR_PTR(-EINVAL);
1076
41bde553 1077 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
72ad5c45 1078 if (IS_ERR(ctx))
41bde553 1079 return ctx;
d299cce7 1080
41bde553 1081 hs = &ctx->hang_stats;
d299cce7
MK
1082 if (hs->banned) {
1083 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1084 return ERR_PTR(-EIO);
d299cce7
MK
1085 }
1086
ec3e9963 1087 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
e84fe803 1088 int ret = intel_lr_context_deferred_alloc(ctx, ring);
ec3e9963
OM
1089 if (ret) {
1090 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1091 return ERR_PTR(ret);
1092 }
1093 }
1094
41bde553 1095 return ctx;
d299cce7
MK
1096}
1097
ba8b7ccb 1098void
27173f1f 1099i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1100 struct drm_i915_gem_request *req)
432e58ed 1101{
8a8edb59 1102 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
27173f1f 1103 struct i915_vma *vma;
432e58ed 1104
27173f1f 1105 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 1106 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 1107 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1108 u32 old_read = obj->base.read_domains;
1109 u32 old_write = obj->base.write_domain;
db53a302 1110
51bc1404 1111 obj->dirty = 1; /* be paranoid */
432e58ed 1112 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
1113 if (obj->base.write_domain == 0)
1114 obj->base.pending_read_domains |= obj->base.read_domains;
1115 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1116
b2af0376 1117 i915_vma_move_to_active(vma, req);
432e58ed 1118 if (obj->base.write_domain) {
97b2a6a1 1119 i915_gem_request_assign(&obj->last_write_req, req);
f99d7069 1120
77a0d1ca 1121 intel_fb_obj_invalidate(obj, ORIGIN_CS);
c8725f3d
CW
1122
1123 /* update for the implicit flush after a batch */
1124 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 1125 }
82b6b6d7 1126 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
97b2a6a1 1127 i915_gem_request_assign(&obj->last_fenced_req, req);
82b6b6d7
CW
1128 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
1129 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1130 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1131 &dev_priv->mm.fence_list);
1132 }
1133 }
432e58ed 1134
db53a302 1135 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1136 }
1137}
1138
ba8b7ccb 1139void
adeca76d 1140i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
54cf91dc 1141{
cc889e0f 1142 /* Unconditionally force add_request to emit a full flush. */
adeca76d 1143 params->ring->gpu_caches_dirty = true;
54cf91dc 1144
432e58ed 1145 /* Add a breadcrumb for the completion of the batch buffer */
fcfa423c 1146 __i915_add_request(params->request, params->batch_obj, true);
432e58ed 1147}
54cf91dc 1148
ae662d31
EA
1149static int
1150i915_reset_gen7_sol_offsets(struct drm_device *dev,
2f20055d 1151 struct drm_i915_gem_request *req)
ae662d31 1152{
2f20055d 1153 struct intel_engine_cs *ring = req->ring;
50227e1c 1154 struct drm_i915_private *dev_priv = dev->dev_private;
ae662d31
EA
1155 int ret, i;
1156
9d662da8
DV
1157 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1158 DRM_DEBUG("sol reset is gen7/rcs only\n");
1159 return -EINVAL;
1160 }
ae662d31 1161
5fb9de1a 1162 ret = intel_ring_begin(req, 4 * 3);
ae662d31
EA
1163 if (ret)
1164 return ret;
1165
1166 for (i = 0; i < 4; i++) {
1167 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 1168 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
ae662d31
EA
1169 intel_ring_emit(ring, 0);
1170 }
1171
1172 intel_ring_advance(ring);
1173
1174 return 0;
1175}
1176
71745376
BV
1177static struct drm_i915_gem_object*
1178i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
1179 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1180 struct eb_vmas *eb,
1181 struct drm_i915_gem_object *batch_obj,
1182 u32 batch_start_offset,
1183 u32 batch_len,
17cabf57 1184 bool is_master)
71745376 1185{
71745376 1186 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1187 struct i915_vma *vma;
71745376
BV
1188 int ret;
1189
06fbca71 1190 shadow_batch_obj = i915_gem_batch_pool_get(&ring->batch_pool,
17cabf57 1191 PAGE_ALIGN(batch_len));
71745376
BV
1192 if (IS_ERR(shadow_batch_obj))
1193 return shadow_batch_obj;
1194
1195 ret = i915_parse_cmds(ring,
1196 batch_obj,
1197 shadow_batch_obj,
1198 batch_start_offset,
1199 batch_len,
1200 is_master);
17cabf57
CW
1201 if (ret)
1202 goto err;
71745376 1203
17cabf57
CW
1204 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1205 if (ret)
1206 goto err;
71745376 1207
de4e783a
CW
1208 i915_gem_object_unpin_pages(shadow_batch_obj);
1209
17cabf57 1210 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1211
17cabf57
CW
1212 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1213 vma->exec_entry = shadow_exec_entry;
de4e783a 1214 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
17cabf57
CW
1215 drm_gem_object_reference(&shadow_batch_obj->base);
1216 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1217
17cabf57
CW
1218 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
1219
1220 return shadow_batch_obj;
71745376 1221
17cabf57 1222err:
de4e783a 1223 i915_gem_object_unpin_pages(shadow_batch_obj);
17cabf57
CW
1224 if (ret == -EACCES) /* unhandled chained batch */
1225 return batch_obj;
1226 else
1227 return ERR_PTR(ret);
71745376 1228}
5c6c6003 1229
a83014d3 1230int
5f19e2bf 1231i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 1232 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1233 struct list_head *vmas)
78382593 1234{
5f19e2bf
JH
1235 struct drm_device *dev = params->dev;
1236 struct intel_engine_cs *ring = params->ring;
78382593 1237 struct drm_i915_private *dev_priv = dev->dev_private;
5f19e2bf 1238 u64 exec_start, exec_len;
78382593
OM
1239 int instp_mode;
1240 u32 instp_mask;
2f5945bc 1241 int ret;
78382593 1242
535fbe82 1243 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593 1244 if (ret)
2f5945bc 1245 return ret;
78382593 1246
ba01cc93 1247 ret = i915_switch_context(params->request);
78382593 1248 if (ret)
2f5945bc 1249 return ret;
78382593 1250
5f19e2bf 1251 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
9258811c 1252 "%s didn't clear reload\n", ring->name);
563222a7 1253
78382593
OM
1254 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1255 instp_mask = I915_EXEC_CONSTANTS_MASK;
1256 switch (instp_mode) {
1257 case I915_EXEC_CONSTANTS_REL_GENERAL:
1258 case I915_EXEC_CONSTANTS_ABSOLUTE:
1259 case I915_EXEC_CONSTANTS_REL_SURFACE:
1260 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1261 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
2f5945bc 1262 return -EINVAL;
78382593
OM
1263 }
1264
1265 if (instp_mode != dev_priv->relative_constants_mode) {
1266 if (INTEL_INFO(dev)->gen < 4) {
1267 DRM_DEBUG("no rel constants on pre-gen4\n");
2f5945bc 1268 return -EINVAL;
78382593
OM
1269 }
1270
1271 if (INTEL_INFO(dev)->gen > 5 &&
1272 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1273 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
2f5945bc 1274 return -EINVAL;
78382593
OM
1275 }
1276
1277 /* The HW changed the meaning on this bit on gen6 */
1278 if (INTEL_INFO(dev)->gen >= 6)
1279 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1280 }
1281 break;
1282 default:
1283 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
2f5945bc 1284 return -EINVAL;
78382593
OM
1285 }
1286
1287 if (ring == &dev_priv->ring[RCS] &&
2f5945bc 1288 instp_mode != dev_priv->relative_constants_mode) {
5fb9de1a 1289 ret = intel_ring_begin(params->request, 4);
78382593 1290 if (ret)
2f5945bc 1291 return ret;
78382593
OM
1292
1293 intel_ring_emit(ring, MI_NOOP);
1294 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 1295 intel_ring_emit_reg(ring, INSTPM);
78382593
OM
1296 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1297 intel_ring_advance(ring);
1298
1299 dev_priv->relative_constants_mode = instp_mode;
1300 }
1301
1302 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
2f20055d 1303 ret = i915_reset_gen7_sol_offsets(dev, params->request);
78382593 1304 if (ret)
2f5945bc 1305 return ret;
78382593
OM
1306 }
1307
5f19e2bf
JH
1308 exec_len = args->batch_len;
1309 exec_start = params->batch_obj_vm_offset +
1310 params->args_batch_start_offset;
1311
9d611c03
VS
1312 if (exec_len == 0)
1313 exec_len = params->batch_obj->base.size;
1314
2f5945bc
CW
1315 ret = ring->dispatch_execbuffer(params->request,
1316 exec_start, exec_len,
1317 params->dispatch_flags);
1318 if (ret)
1319 return ret;
78382593 1320
95c24161 1321 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1322
8a8edb59 1323 i915_gem_execbuffer_move_to_active(vmas, params->request);
adeca76d 1324 i915_gem_execbuffer_retire_commands(params);
78382593 1325
2f5945bc 1326 return 0;
78382593
OM
1327}
1328
a8ebba75
ZY
1329/**
1330 * Find one BSD ring to dispatch the corresponding BSD command.
1331 * The Ring ID is returned.
1332 */
1333static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1334 struct drm_file *file)
1335{
1336 struct drm_i915_private *dev_priv = dev->dev_private;
1337 struct drm_i915_file_private *file_priv = file->driver_priv;
1338
1339 /* Check whether the file_priv is using one ring */
1340 if (file_priv->bsd_ring)
1341 return file_priv->bsd_ring->id;
1342 else {
1343 /* If no, use the ping-pong mechanism to select one ring */
1344 int ring_id;
1345
1346 mutex_lock(&dev->struct_mutex);
bdf1e7e3 1347 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
a8ebba75 1348 ring_id = VCS;
bdf1e7e3 1349 dev_priv->mm.bsd_ring_dispatch_index = 1;
a8ebba75
ZY
1350 } else {
1351 ring_id = VCS2;
bdf1e7e3 1352 dev_priv->mm.bsd_ring_dispatch_index = 0;
a8ebba75
ZY
1353 }
1354 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1355 mutex_unlock(&dev->struct_mutex);
1356 return ring_id;
1357 }
1358}
1359
d23db88c
CW
1360static struct drm_i915_gem_object *
1361eb_get_batch(struct eb_vmas *eb)
1362{
1363 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1364
1365 /*
1366 * SNA is doing fancy tricks with compressing batch buffers, which leads
1367 * to negative relocation deltas. Usually that works out ok since the
1368 * relocate address is still positive, except when the batch is placed
1369 * very low in the GTT. Ensure this doesn't happen.
1370 *
1371 * Note that actual hangs have only been observed on gen7, but for
1372 * paranoia do it everywhere.
1373 */
506a8e87
CW
1374 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
1375 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
d23db88c
CW
1376
1377 return vma->obj;
1378}
1379
54cf91dc
CW
1380static int
1381i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1382 struct drm_file *file,
1383 struct drm_i915_gem_execbuffer2 *args,
41bde553 1384 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1385{
50227e1c 1386 struct drm_i915_private *dev_priv = dev->dev_private;
27173f1f 1387 struct eb_vmas *eb;
54cf91dc 1388 struct drm_i915_gem_object *batch_obj;
78a42377 1389 struct drm_i915_gem_exec_object2 shadow_exec_entry;
a4872ba6 1390 struct intel_engine_cs *ring;
273497e5 1391 struct intel_context *ctx;
41bde553 1392 struct i915_address_space *vm;
5f19e2bf
JH
1393 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1394 struct i915_execbuffer_params *params = &params_master;
d299cce7 1395 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1396 u32 dispatch_flags;
78382593 1397 int ret;
ed5982e6 1398 bool need_relocs;
54cf91dc 1399
ed5982e6 1400 if (!i915_gem_check_execbuffer(args))
432e58ed 1401 return -EINVAL;
432e58ed 1402
ad19f10b 1403 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1404 if (ret)
1405 return ret;
1406
8e004efc 1407 dispatch_flags = 0;
d7d4eedd
CW
1408 if (args->flags & I915_EXEC_SECURE) {
1409 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1410 return -EPERM;
1411
8e004efc 1412 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1413 }
b45305fc 1414 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1415 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1416
b1a93306 1417 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
ff240199 1418 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
1419 (int)(args->flags & I915_EXEC_RING_MASK));
1420 return -EINVAL;
1421 }
ca01b12b 1422
8d360dff
ZG
1423 if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
1424 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1425 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1426 "bsd dispatch flags: %d\n", (int)(args->flags));
1427 return -EINVAL;
1428 }
1429
ca01b12b
BW
1430 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1431 ring = &dev_priv->ring[RCS];
a8ebba75
ZY
1432 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1433 if (HAS_BSD2(dev)) {
1434 int ring_id;
8d360dff
ZG
1435
1436 switch (args->flags & I915_EXEC_BSD_MASK) {
1437 case I915_EXEC_BSD_DEFAULT:
1438 ring_id = gen8_dispatch_bsd_ring(dev, file);
1439 ring = &dev_priv->ring[ring_id];
1440 break;
1441 case I915_EXEC_BSD_RING1:
1442 ring = &dev_priv->ring[VCS];
1443 break;
1444 case I915_EXEC_BSD_RING2:
1445 ring = &dev_priv->ring[VCS2];
1446 break;
1447 default:
1448 DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
1449 (int)(args->flags & I915_EXEC_BSD_MASK));
1450 return -EINVAL;
1451 }
a8ebba75
ZY
1452 } else
1453 ring = &dev_priv->ring[VCS];
1454 } else
ca01b12b
BW
1455 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1456
a15817cf
CW
1457 if (!intel_ring_initialized(ring)) {
1458 DRM_DEBUG("execbuf with invalid ring: %d\n",
1459 (int)(args->flags & I915_EXEC_RING_MASK));
1460 return -EINVAL;
1461 }
54cf91dc
CW
1462
1463 if (args->buffer_count < 1) {
ff240199 1464 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1465 return -EINVAL;
1466 }
54cf91dc 1467
a9ed33ca
AJ
1468 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1469 if (!HAS_RESOURCE_STREAMER(dev)) {
1470 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1471 return -EINVAL;
1472 }
1473 if (ring->id != RCS) {
1474 DRM_DEBUG("RS is not available on %s\n",
1475 ring->name);
1476 return -EINVAL;
1477 }
1478
1479 dispatch_flags |= I915_DISPATCH_RS;
1480 }
1481
f65c9168
PZ
1482 intel_runtime_pm_get(dev_priv);
1483
54cf91dc
CW
1484 ret = i915_mutex_lock_interruptible(dev);
1485 if (ret)
1486 goto pre_mutex_err;
1487
7c9c4b8f 1488 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
72ad5c45 1489 if (IS_ERR(ctx)) {
d299cce7 1490 mutex_unlock(&dev->struct_mutex);
41bde553 1491 ret = PTR_ERR(ctx);
d299cce7 1492 goto pre_mutex_err;
935f38d6 1493 }
41bde553
BW
1494
1495 i915_gem_context_reference(ctx);
1496
ae6c4806
DV
1497 if (ctx->ppgtt)
1498 vm = &ctx->ppgtt->base;
1499 else
7e0d96bc 1500 vm = &dev_priv->gtt.base;
d299cce7 1501
5f19e2bf
JH
1502 memset(&params_master, 0x00, sizeof(params_master));
1503
17601cbc 1504 eb = eb_create(args);
67731b87 1505 if (eb == NULL) {
935f38d6 1506 i915_gem_context_unreference(ctx);
67731b87
CW
1507 mutex_unlock(&dev->struct_mutex);
1508 ret = -ENOMEM;
1509 goto pre_mutex_err;
1510 }
1511
54cf91dc 1512 /* Look up object handles */
27173f1f 1513 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1514 if (ret)
1515 goto err;
54cf91dc 1516
6fe4f140 1517 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1518 batch_obj = eb_get_batch(eb);
6fe4f140 1519
54cf91dc 1520 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1521 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
b1b38278 1522 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, ctx, &need_relocs);
54cf91dc
CW
1523 if (ret)
1524 goto err;
1525
1526 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1527 if (need_relocs)
17601cbc 1528 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1529 if (ret) {
1530 if (ret == -EFAULT) {
ed5982e6 1531 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
b1b38278 1532 eb, exec, ctx);
54cf91dc
CW
1533 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1534 }
1535 if (ret)
1536 goto err;
1537 }
1538
1539 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1540 if (batch_obj->base.pending_write_domain) {
ff240199 1541 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1542 ret = -EINVAL;
1543 goto err;
1544 }
54cf91dc 1545
5f19e2bf 1546 params->args_batch_start_offset = args->batch_start_offset;
743e78c1 1547 if (i915_needs_cmd_parser(ring) && args->batch_len) {
c7c7372e
RP
1548 struct drm_i915_gem_object *parsed_batch_obj;
1549
1550 parsed_batch_obj = i915_gem_execbuffer_parse(ring,
71745376
BV
1551 &shadow_exec_entry,
1552 eb,
1553 batch_obj,
1554 args->batch_start_offset,
1555 args->batch_len,
17cabf57 1556 file->is_master);
c7c7372e
RP
1557 if (IS_ERR(parsed_batch_obj)) {
1558 ret = PTR_ERR(parsed_batch_obj);
78a42377
BV
1559 goto err;
1560 }
17cabf57
CW
1561
1562 /*
c7c7372e
RP
1563 * parsed_batch_obj == batch_obj means batch not fully parsed:
1564 * Accept, but don't promote to secure.
17cabf57 1565 */
17cabf57 1566
c7c7372e
RP
1567 if (parsed_batch_obj != batch_obj) {
1568 /*
1569 * Batch parsed and accepted:
1570 *
1571 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1572 * bit from MI_BATCH_BUFFER_START commands issued in
1573 * the dispatch_execbuffer implementations. We
1574 * specifically don't want that set on batches the
1575 * command parser has accepted.
1576 */
1577 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1578 params->args_batch_start_offset = 0;
c7c7372e
RP
1579 batch_obj = parsed_batch_obj;
1580 }
351e3db2
BV
1581 }
1582
78a42377
BV
1583 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1584
d7d4eedd
CW
1585 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1586 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1587 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1588 if (dispatch_flags & I915_DISPATCH_SECURE) {
da51a1e7
DV
1589 /*
1590 * So on first glance it looks freaky that we pin the batch here
1591 * outside of the reservation loop. But:
1592 * - The batch is already pinned into the relevant ppgtt, so we
1593 * already have the backing storage fully allocated.
1594 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1595 * so we don't really have issues with multiple objects not
da51a1e7
DV
1596 * fitting due to fragmentation.
1597 * So this is actually safe.
1598 */
1599 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1600 if (ret)
1601 goto err;
d7d4eedd 1602
5f19e2bf 1603 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1604 } else
5f19e2bf 1605 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1606
0c8dac88 1607 /* Allocate a request for this batch buffer nice and early. */
6a6ae79a 1608 ret = i915_gem_request_alloc(ring, ctx, &params->request);
0c8dac88
JH
1609 if (ret)
1610 goto err_batch_unpin;
1611
fcfa423c
JH
1612 ret = i915_gem_request_add_to_client(params->request, file);
1613 if (ret)
1614 goto err_batch_unpin;
1615
5f19e2bf
JH
1616 /*
1617 * Save assorted stuff away to pass through to *_submission().
1618 * NB: This data should be 'persistent' and not local as it will
1619 * kept around beyond the duration of the IOCTL once the GPU
1620 * scheduler arrives.
1621 */
1622 params->dev = dev;
1623 params->file = file;
1624 params->ring = ring;
1625 params->dispatch_flags = dispatch_flags;
1626 params->batch_obj = batch_obj;
1627 params->ctx = ctx;
1628
1629 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
54cf91dc 1630
0c8dac88 1631err_batch_unpin:
da51a1e7
DV
1632 /*
1633 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1634 * batch vma for correctness. For less ugly and less fragility this
1635 * needs to be adjusted to also track the ggtt batch vma properly as
1636 * active.
1637 */
8e004efc 1638 if (dispatch_flags & I915_DISPATCH_SECURE)
da51a1e7 1639 i915_gem_object_ggtt_unpin(batch_obj);
0c8dac88 1640
54cf91dc 1641err:
41bde553
BW
1642 /* the request owns the ref now */
1643 i915_gem_context_unreference(ctx);
67731b87 1644 eb_destroy(eb);
54cf91dc 1645
6a6ae79a
JH
1646 /*
1647 * If the request was created but not successfully submitted then it
1648 * must be freed again. If it was submitted then it is being tracked
1649 * on the active request list and no clean up is required here.
1650 */
bccca494 1651 if (ret && params->request)
6a6ae79a 1652 i915_gem_request_cancel(params->request);
6a6ae79a 1653
54cf91dc
CW
1654 mutex_unlock(&dev->struct_mutex);
1655
1656pre_mutex_err:
f65c9168
PZ
1657 /* intel_gpu_busy should also get a ref, so it will free when the device
1658 * is really idle. */
1659 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1660 return ret;
1661}
1662
1663/*
1664 * Legacy execbuffer just creates an exec2 list from the original exec object
1665 * list array and passes it to the real function.
1666 */
1667int
1668i915_gem_execbuffer(struct drm_device *dev, void *data,
1669 struct drm_file *file)
1670{
1671 struct drm_i915_gem_execbuffer *args = data;
1672 struct drm_i915_gem_execbuffer2 exec2;
1673 struct drm_i915_gem_exec_object *exec_list = NULL;
1674 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1675 int ret, i;
1676
54cf91dc 1677 if (args->buffer_count < 1) {
ff240199 1678 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1679 return -EINVAL;
1680 }
1681
1682 /* Copy in the exec list from userland */
1683 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1684 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1685 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1686 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1687 args->buffer_count);
1688 drm_free_large(exec_list);
1689 drm_free_large(exec2_list);
1690 return -ENOMEM;
1691 }
1692 ret = copy_from_user(exec_list,
2bb4629a 1693 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1694 sizeof(*exec_list) * args->buffer_count);
1695 if (ret != 0) {
ff240199 1696 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1697 args->buffer_count, ret);
1698 drm_free_large(exec_list);
1699 drm_free_large(exec2_list);
1700 return -EFAULT;
1701 }
1702
1703 for (i = 0; i < args->buffer_count; i++) {
1704 exec2_list[i].handle = exec_list[i].handle;
1705 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1706 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1707 exec2_list[i].alignment = exec_list[i].alignment;
1708 exec2_list[i].offset = exec_list[i].offset;
1709 if (INTEL_INFO(dev)->gen < 4)
1710 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1711 else
1712 exec2_list[i].flags = 0;
1713 }
1714
1715 exec2.buffers_ptr = args->buffers_ptr;
1716 exec2.buffer_count = args->buffer_count;
1717 exec2.batch_start_offset = args->batch_start_offset;
1718 exec2.batch_len = args->batch_len;
1719 exec2.DR1 = args->DR1;
1720 exec2.DR4 = args->DR4;
1721 exec2.num_cliprects = args->num_cliprects;
1722 exec2.cliprects_ptr = args->cliprects_ptr;
1723 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1724 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1725
41bde553 1726 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1727 if (!ret) {
9aab8bff
CW
1728 struct drm_i915_gem_exec_object __user *user_exec_list =
1729 to_user_ptr(args->buffers_ptr);
1730
54cf91dc 1731 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff 1732 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1733 exec2_list[i].offset =
1734 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1735 ret = __copy_to_user(&user_exec_list[i].offset,
1736 &exec2_list[i].offset,
1737 sizeof(user_exec_list[i].offset));
1738 if (ret) {
1739 ret = -EFAULT;
1740 DRM_DEBUG("failed to copy %d exec entries "
1741 "back to user (%d)\n",
1742 args->buffer_count, ret);
1743 break;
1744 }
54cf91dc
CW
1745 }
1746 }
1747
1748 drm_free_large(exec_list);
1749 drm_free_large(exec2_list);
1750 return ret;
1751}
1752
1753int
1754i915_gem_execbuffer2(struct drm_device *dev, void *data,
1755 struct drm_file *file)
1756{
1757 struct drm_i915_gem_execbuffer2 *args = data;
1758 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1759 int ret;
1760
ed8cd3b2
XW
1761 if (args->buffer_count < 1 ||
1762 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1763 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1764 return -EINVAL;
1765 }
1766
9cb34664
DV
1767 if (args->rsvd2 != 0) {
1768 DRM_DEBUG("dirty rvsd2 field\n");
1769 return -EINVAL;
1770 }
1771
8408c282 1772 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1773 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1774 if (exec2_list == NULL)
1775 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1776 args->buffer_count);
54cf91dc 1777 if (exec2_list == NULL) {
ff240199 1778 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1779 args->buffer_count);
1780 return -ENOMEM;
1781 }
1782 ret = copy_from_user(exec2_list,
2bb4629a 1783 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1784 sizeof(*exec2_list) * args->buffer_count);
1785 if (ret != 0) {
ff240199 1786 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1787 args->buffer_count, ret);
1788 drm_free_large(exec2_list);
1789 return -EFAULT;
1790 }
1791
41bde553 1792 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1793 if (!ret) {
1794 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1795 struct drm_i915_gem_exec_object2 __user *user_exec_list =
9aab8bff
CW
1796 to_user_ptr(args->buffers_ptr);
1797 int i;
1798
1799 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1800 exec2_list[i].offset =
1801 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1802 ret = __copy_to_user(&user_exec_list[i].offset,
1803 &exec2_list[i].offset,
1804 sizeof(user_exec_list[i].offset));
1805 if (ret) {
1806 ret = -EFAULT;
1807 DRM_DEBUG("failed to copy %d exec entries "
1808 "back to user\n",
1809 args->buffer_count);
1810 break;
1811 }
54cf91dc
CW
1812 }
1813 }
1814
1815 drm_free_large(exec2_list);
1816 return ret;
1817}