drm/i915: Remove impossible tests for dev->dev_private
[linux-block.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
32d82067 35#include <linux/uaccess.h>
54cf91dc 36
a415d355
CW
37#define __EXEC_OBJECT_HAS_PIN (1<<31)
38#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 39#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
40#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
41
42#define BATCH_OFFSET_BIAS (256*1024)
a415d355 43
27173f1f
BW
44struct eb_vmas {
45 struct list_head vmas;
67731b87 46 int and;
eef90ccb 47 union {
27173f1f 48 struct i915_vma *lut[0];
eef90ccb
CW
49 struct hlist_head buckets[0];
50 };
67731b87
CW
51};
52
27173f1f 53static struct eb_vmas *
17601cbc 54eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 55{
27173f1f 56 struct eb_vmas *eb = NULL;
eef90ccb
CW
57
58 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 59 unsigned size = args->buffer_count;
27173f1f
BW
60 size *= sizeof(struct i915_vma *);
61 size += sizeof(struct eb_vmas);
eef90ccb
CW
62 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
63 }
64
65 if (eb == NULL) {
b205ca57
DV
66 unsigned size = args->buffer_count;
67 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 68 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
69 while (count > 2*size)
70 count >>= 1;
71 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 72 sizeof(struct eb_vmas),
eef90ccb
CW
73 GFP_TEMPORARY);
74 if (eb == NULL)
75 return eb;
76
77 eb->and = count - 1;
78 } else
79 eb->and = -args->buffer_count;
80
27173f1f 81 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
82 return eb;
83}
84
85static void
27173f1f 86eb_reset(struct eb_vmas *eb)
67731b87 87{
eef90ccb
CW
88 if (eb->and >= 0)
89 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
90}
91
3b96eff4 92static int
27173f1f
BW
93eb_lookup_vmas(struct eb_vmas *eb,
94 struct drm_i915_gem_exec_object2 *exec,
95 const struct drm_i915_gem_execbuffer2 *args,
96 struct i915_address_space *vm,
97 struct drm_file *file)
3b96eff4 98{
27173f1f
BW
99 struct drm_i915_gem_object *obj;
100 struct list_head objects;
9ae9ab52 101 int i, ret;
3b96eff4 102
27173f1f 103 INIT_LIST_HEAD(&objects);
3b96eff4 104 spin_lock(&file->table_lock);
27173f1f
BW
105 /* Grab a reference to the object and release the lock so we can lookup
106 * or create the VMA without using GFP_ATOMIC */
eef90ccb 107 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
108 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
109 if (obj == NULL) {
110 spin_unlock(&file->table_lock);
111 DRM_DEBUG("Invalid object handle %d at index %d\n",
112 exec[i].handle, i);
27173f1f 113 ret = -ENOENT;
9ae9ab52 114 goto err;
3b96eff4
CW
115 }
116
27173f1f 117 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
118 spin_unlock(&file->table_lock);
119 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
120 obj, exec[i].handle, i);
27173f1f 121 ret = -EINVAL;
9ae9ab52 122 goto err;
3b96eff4
CW
123 }
124
125 drm_gem_object_reference(&obj->base);
27173f1f
BW
126 list_add_tail(&obj->obj_exec_link, &objects);
127 }
128 spin_unlock(&file->table_lock);
3b96eff4 129
27173f1f 130 i = 0;
9ae9ab52 131 while (!list_empty(&objects)) {
27173f1f 132 struct i915_vma *vma;
6f65e29a 133
9ae9ab52
CW
134 obj = list_first_entry(&objects,
135 struct drm_i915_gem_object,
136 obj_exec_link);
137
e656a6cb
DV
138 /*
139 * NOTE: We can leak any vmas created here when something fails
140 * later on. But that's no issue since vma_unbind can deal with
141 * vmas which are not actually bound. And since only
142 * lookup_or_create exists as an interface to get at the vma
143 * from the (obj, vm) we don't run the risk of creating
144 * duplicated vmas for the same vm.
145 */
da51a1e7 146 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 147 if (IS_ERR(vma)) {
27173f1f
BW
148 DRM_DEBUG("Failed to lookup VMA\n");
149 ret = PTR_ERR(vma);
9ae9ab52 150 goto err;
27173f1f
BW
151 }
152
9ae9ab52 153 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 154 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 155 list_del_init(&obj->obj_exec_link);
27173f1f
BW
156
157 vma->exec_entry = &exec[i];
eef90ccb 158 if (eb->and < 0) {
27173f1f 159 eb->lut[i] = vma;
eef90ccb
CW
160 } else {
161 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
162 vma->exec_handle = handle;
163 hlist_add_head(&vma->exec_node,
eef90ccb
CW
164 &eb->buckets[handle & eb->and]);
165 }
27173f1f 166 ++i;
3b96eff4 167 }
3b96eff4 168
9ae9ab52 169 return 0;
27173f1f 170
27173f1f 171
9ae9ab52 172err:
27173f1f
BW
173 while (!list_empty(&objects)) {
174 obj = list_first_entry(&objects,
175 struct drm_i915_gem_object,
176 obj_exec_link);
177 list_del_init(&obj->obj_exec_link);
9ae9ab52 178 drm_gem_object_unreference(&obj->base);
27173f1f 179 }
9ae9ab52
CW
180 /*
181 * Objects already transfered to the vmas list will be unreferenced by
182 * eb_destroy.
183 */
184
27173f1f 185 return ret;
3b96eff4
CW
186}
187
27173f1f 188static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 189{
eef90ccb
CW
190 if (eb->and < 0) {
191 if (handle >= -eb->and)
192 return NULL;
193 return eb->lut[handle];
194 } else {
195 struct hlist_head *head;
aa45950b 196 struct i915_vma *vma;
67731b87 197
eef90ccb 198 head = &eb->buckets[handle & eb->and];
aa45950b 199 hlist_for_each_entry(vma, head, exec_node) {
27173f1f
BW
200 if (vma->exec_handle == handle)
201 return vma;
eef90ccb
CW
202 }
203 return NULL;
204 }
67731b87
CW
205}
206
a415d355
CW
207static void
208i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
209{
210 struct drm_i915_gem_exec_object2 *entry;
211 struct drm_i915_gem_object *obj = vma->obj;
212
213 if (!drm_mm_node_allocated(&vma->node))
214 return;
215
216 entry = vma->exec_entry;
217
218 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
219 i915_gem_object_unpin_fence(obj);
220
221 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 222 vma->pin_count--;
a415d355 223
de4e783a 224 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
a415d355
CW
225}
226
227static void eb_destroy(struct eb_vmas *eb)
228{
27173f1f
BW
229 while (!list_empty(&eb->vmas)) {
230 struct i915_vma *vma;
bcffc3fa 231
27173f1f
BW
232 vma = list_first_entry(&eb->vmas,
233 struct i915_vma,
bcffc3fa 234 exec_list);
27173f1f 235 list_del_init(&vma->exec_list);
a415d355 236 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 237 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 238 }
67731b87
CW
239 kfree(eb);
240}
241
dabdfe02
CW
242static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
243{
2cc86b82
CW
244 return (HAS_LLC(obj->base.dev) ||
245 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
dabdfe02
CW
246 obj->cache_level != I915_CACHE_NONE);
247}
248
934acce3
MW
249/* Used to convert any address to canonical form.
250 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
251 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
252 * addresses to be in a canonical form:
253 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
254 * canonical form [63:48] == [47]."
255 */
256#define GEN8_HIGH_ADDRESS_BIT 47
257static inline uint64_t gen8_canonical_addr(uint64_t address)
258{
259 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
260}
261
262static inline uint64_t gen8_noncanonical_addr(uint64_t address)
263{
264 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
265}
266
267static inline uint64_t
268relocation_target(struct drm_i915_gem_relocation_entry *reloc,
269 uint64_t target_offset)
270{
271 return gen8_canonical_addr((int)reloc->delta + target_offset);
272}
273
5032d871
RB
274static int
275relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
276 struct drm_i915_gem_relocation_entry *reloc,
277 uint64_t target_offset)
5032d871 278{
3c94ceee 279 struct drm_device *dev = obj->base.dev;
5032d871 280 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 281 uint64_t delta = relocation_target(reloc, target_offset);
5032d871 282 char *vaddr;
8b78f0e5 283 int ret;
5032d871 284
2cc86b82 285 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
286 if (ret)
287 return ret;
288
033908ae 289 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
5032d871 290 reloc->offset >> PAGE_SHIFT));
d9ceb957 291 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
292
293 if (INTEL_INFO(dev)->gen >= 8) {
294 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
295
296 if (page_offset == 0) {
297 kunmap_atomic(vaddr);
033908ae 298 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
3c94ceee
BW
299 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
300 }
301
d9ceb957 302 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
303 }
304
5032d871
RB
305 kunmap_atomic(vaddr);
306
307 return 0;
308}
309
310static int
311relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
312 struct drm_i915_gem_relocation_entry *reloc,
313 uint64_t target_offset)
5032d871
RB
314{
315 struct drm_device *dev = obj->base.dev;
72e96d64
JL
316 struct drm_i915_private *dev_priv = to_i915(dev);
317 struct i915_ggtt *ggtt = &dev_priv->ggtt;
934acce3 318 uint64_t delta = relocation_target(reloc, target_offset);
906843c3 319 uint64_t offset;
5032d871 320 void __iomem *reloc_page;
8b78f0e5 321 int ret;
5032d871
RB
322
323 ret = i915_gem_object_set_to_gtt_domain(obj, true);
324 if (ret)
325 return ret;
326
327 ret = i915_gem_object_put_fence(obj);
328 if (ret)
329 return ret;
330
331 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
332 offset = i915_gem_obj_ggtt_offset(obj);
333 offset += reloc->offset;
72e96d64 334 reloc_page = io_mapping_map_atomic_wc(ggtt->mappable,
906843c3
CW
335 offset & PAGE_MASK);
336 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
337
338 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 339 offset += sizeof(uint32_t);
3c94ceee 340
906843c3 341 if (offset_in_page(offset) == 0) {
3c94ceee 342 io_mapping_unmap_atomic(reloc_page);
906843c3 343 reloc_page =
72e96d64 344 io_mapping_map_atomic_wc(ggtt->mappable,
906843c3 345 offset);
3c94ceee
BW
346 }
347
906843c3
CW
348 iowrite32(upper_32_bits(delta),
349 reloc_page + offset_in_page(offset));
3c94ceee
BW
350 }
351
5032d871
RB
352 io_mapping_unmap_atomic(reloc_page);
353
354 return 0;
355}
356
edf4427b
CW
357static void
358clflush_write32(void *addr, uint32_t value)
359{
360 /* This is not a fast path, so KISS. */
361 drm_clflush_virt_range(addr, sizeof(uint32_t));
362 *(uint32_t *)addr = value;
363 drm_clflush_virt_range(addr, sizeof(uint32_t));
364}
365
366static int
367relocate_entry_clflush(struct drm_i915_gem_object *obj,
368 struct drm_i915_gem_relocation_entry *reloc,
369 uint64_t target_offset)
370{
371 struct drm_device *dev = obj->base.dev;
372 uint32_t page_offset = offset_in_page(reloc->offset);
934acce3 373 uint64_t delta = relocation_target(reloc, target_offset);
edf4427b
CW
374 char *vaddr;
375 int ret;
376
377 ret = i915_gem_object_set_to_gtt_domain(obj, true);
378 if (ret)
379 return ret;
380
033908ae 381 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
382 reloc->offset >> PAGE_SHIFT));
383 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
384
385 if (INTEL_INFO(dev)->gen >= 8) {
386 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
387
388 if (page_offset == 0) {
389 kunmap_atomic(vaddr);
033908ae 390 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj,
edf4427b
CW
391 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
392 }
393
394 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
395 }
396
397 kunmap_atomic(vaddr);
398
399 return 0;
400}
401
54cf91dc
CW
402static int
403i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 404 struct eb_vmas *eb,
3e7a0322 405 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
406{
407 struct drm_device *dev = obj->base.dev;
408 struct drm_gem_object *target_obj;
149c8407 409 struct drm_i915_gem_object *target_i915_obj;
27173f1f 410 struct i915_vma *target_vma;
d9ceb957 411 uint64_t target_offset;
8b78f0e5 412 int ret;
54cf91dc 413
67731b87 414 /* we've already hold a reference to all valid objects */
27173f1f
BW
415 target_vma = eb_get_vma(eb, reloc->target_handle);
416 if (unlikely(target_vma == NULL))
54cf91dc 417 return -ENOENT;
27173f1f
BW
418 target_i915_obj = target_vma->obj;
419 target_obj = &target_vma->obj->base;
54cf91dc 420
934acce3 421 target_offset = gen8_canonical_addr(target_vma->node.start);
54cf91dc 422
e844b990
EA
423 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
424 * pipe_control writes because the gpu doesn't properly redirect them
425 * through the ppgtt for non_secure batchbuffers. */
426 if (unlikely(IS_GEN6(dev) &&
0875546c 427 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
fe14d5f4 428 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
0875546c 429 PIN_GLOBAL);
fe14d5f4
TU
430 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
431 return ret;
432 }
e844b990 433
54cf91dc 434 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 435 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 436 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
437 "obj %p target %d offset %d "
438 "read %08x write %08x",
439 obj, reloc->target_handle,
440 (int) reloc->offset,
441 reloc->read_domains,
442 reloc->write_domain);
8b78f0e5 443 return -EINVAL;
54cf91dc 444 }
4ca4a250
DV
445 if (unlikely((reloc->write_domain | reloc->read_domains)
446 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 447 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
448 "obj %p target %d offset %d "
449 "read %08x write %08x",
450 obj, reloc->target_handle,
451 (int) reloc->offset,
452 reloc->read_domains,
453 reloc->write_domain);
8b78f0e5 454 return -EINVAL;
54cf91dc 455 }
54cf91dc
CW
456
457 target_obj->pending_read_domains |= reloc->read_domains;
458 target_obj->pending_write_domain |= reloc->write_domain;
459
460 /* If the relocation already has the right value in it, no
461 * more work needs to be done.
462 */
463 if (target_offset == reloc->presumed_offset)
67731b87 464 return 0;
54cf91dc
CW
465
466 /* Check that the relocation address is valid... */
3c94ceee
BW
467 if (unlikely(reloc->offset >
468 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 469 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
470 "obj %p target %d offset %d size %d.\n",
471 obj, reloc->target_handle,
472 (int) reloc->offset,
473 (int) obj->base.size);
8b78f0e5 474 return -EINVAL;
54cf91dc 475 }
b8f7ab17 476 if (unlikely(reloc->offset & 3)) {
ff240199 477 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
478 "obj %p target %d offset %d.\n",
479 obj, reloc->target_handle,
480 (int) reloc->offset);
8b78f0e5 481 return -EINVAL;
54cf91dc
CW
482 }
483
dabdfe02 484 /* We can't wait for rendering with pagefaults disabled */
32d82067 485 if (obj->active && pagefault_disabled())
dabdfe02
CW
486 return -EFAULT;
487
5032d871 488 if (use_cpu_reloc(obj))
d9ceb957 489 ret = relocate_entry_cpu(obj, reloc, target_offset);
edf4427b 490 else if (obj->map_and_fenceable)
d9ceb957 491 ret = relocate_entry_gtt(obj, reloc, target_offset);
906bf7fd 492 else if (static_cpu_has(X86_FEATURE_CLFLUSH))
edf4427b
CW
493 ret = relocate_entry_clflush(obj, reloc, target_offset);
494 else {
495 WARN_ONCE(1, "Impossible case in relocation handling\n");
496 ret = -ENODEV;
497 }
54cf91dc 498
d4d36014
DV
499 if (ret)
500 return ret;
501
54cf91dc
CW
502 /* and update the user's relocation entry */
503 reloc->presumed_offset = target_offset;
504
67731b87 505 return 0;
54cf91dc
CW
506}
507
508static int
27173f1f
BW
509i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
510 struct eb_vmas *eb)
54cf91dc 511{
1d83f442
CW
512#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
513 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 514 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 515 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 516 int remain, ret;
54cf91dc 517
3ed605bc 518 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
54cf91dc 519
1d83f442
CW
520 remain = entry->relocation_count;
521 while (remain) {
522 struct drm_i915_gem_relocation_entry *r = stack_reloc;
523 int count = remain;
524 if (count > ARRAY_SIZE(stack_reloc))
525 count = ARRAY_SIZE(stack_reloc);
526 remain -= count;
527
528 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
529 return -EFAULT;
530
1d83f442
CW
531 do {
532 u64 offset = r->presumed_offset;
54cf91dc 533
3e7a0322 534 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
535 if (ret)
536 return ret;
537
538 if (r->presumed_offset != offset &&
5b09c3ed 539 __put_user(r->presumed_offset, &user_relocs->presumed_offset)) {
1d83f442
CW
540 return -EFAULT;
541 }
542
543 user_relocs++;
544 r++;
545 } while (--count);
54cf91dc
CW
546 }
547
548 return 0;
1d83f442 549#undef N_RELOC
54cf91dc
CW
550}
551
552static int
27173f1f
BW
553i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
554 struct eb_vmas *eb,
555 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 556{
27173f1f 557 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
558 int i, ret;
559
560 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 561 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
562 if (ret)
563 return ret;
564 }
565
566 return 0;
567}
568
569static int
17601cbc 570i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 571{
27173f1f 572 struct i915_vma *vma;
d4aeee77
CW
573 int ret = 0;
574
575 /* This is the fast path and we cannot handle a pagefault whilst
576 * holding the struct mutex lest the user pass in the relocations
577 * contained within a mmaped bo. For in such a case we, the page
578 * fault handler would call i915_gem_fault() and we would try to
579 * acquire the struct mutex again. Obviously this is bad and so
580 * lockdep complains vehemently.
581 */
582 pagefault_disable();
27173f1f
BW
583 list_for_each_entry(vma, &eb->vmas, exec_list) {
584 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 585 if (ret)
d4aeee77 586 break;
54cf91dc 587 }
d4aeee77 588 pagefault_enable();
54cf91dc 589
d4aeee77 590 return ret;
54cf91dc
CW
591}
592
edf4427b
CW
593static bool only_mappable_for_reloc(unsigned int flags)
594{
595 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
596 __EXEC_OBJECT_NEEDS_MAP;
597}
598
1690e1eb 599static int
27173f1f 600i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
0bc40be8 601 struct intel_engine_cs *engine,
27173f1f 602 bool *need_reloc)
1690e1eb 603{
6f65e29a 604 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 605 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 606 uint64_t flags;
1690e1eb
CW
607 int ret;
608
0875546c 609 flags = PIN_USER;
0229da32
DV
610 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
611 flags |= PIN_GLOBAL;
612
edf4427b 613 if (!drm_mm_node_allocated(&vma->node)) {
101b506a
MT
614 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
615 * limit address to the first 4GBs for unflagged objects.
616 */
617 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
618 flags |= PIN_ZONE_4G;
edf4427b
CW
619 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
620 flags |= PIN_GLOBAL | PIN_MAPPABLE;
edf4427b
CW
621 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
622 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
506a8e87
CW
623 if (entry->flags & EXEC_OBJECT_PINNED)
624 flags |= entry->offset | PIN_OFFSET_FIXED;
101b506a
MT
625 if ((flags & PIN_MAPPABLE) == 0)
626 flags |= PIN_HIGH;
edf4427b 627 }
1ec9e26d
DV
628
629 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
edf4427b
CW
630 if ((ret == -ENOSPC || ret == -E2BIG) &&
631 only_mappable_for_reloc(entry->flags))
632 ret = i915_gem_object_pin(obj, vma->vm,
633 entry->alignment,
0229da32 634 flags & ~PIN_MAPPABLE);
1690e1eb
CW
635 if (ret)
636 return ret;
637
7788a765
CW
638 entry->flags |= __EXEC_OBJECT_HAS_PIN;
639
82b6b6d7
CW
640 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
641 ret = i915_gem_object_get_fence(obj);
642 if (ret)
643 return ret;
9a5a53b3 644
82b6b6d7
CW
645 if (i915_gem_object_pin_fence(obj))
646 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
647 }
648
27173f1f
BW
649 if (entry->offset != vma->node.start) {
650 entry->offset = vma->node.start;
ed5982e6
DV
651 *need_reloc = true;
652 }
653
654 if (entry->flags & EXEC_OBJECT_WRITE) {
655 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
656 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
657 }
658
1690e1eb 659 return 0;
7788a765 660}
1690e1eb 661
d23db88c 662static bool
e6a84468 663need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
664{
665 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 666
e6a84468
CW
667 if (entry->relocation_count == 0)
668 return false;
669
596c5923 670 if (!vma->is_ggtt)
e6a84468
CW
671 return false;
672
673 /* See also use_cpu_reloc() */
674 if (HAS_LLC(vma->obj->base.dev))
675 return false;
676
677 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
678 return false;
679
680 return true;
681}
682
683static bool
684eb_vma_misplaced(struct i915_vma *vma)
685{
686 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
687 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 688
596c5923 689 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && !vma->is_ggtt);
d23db88c
CW
690
691 if (entry->alignment &&
692 vma->node.start & (entry->alignment - 1))
693 return true;
694
506a8e87
CW
695 if (entry->flags & EXEC_OBJECT_PINNED &&
696 vma->node.start != entry->offset)
697 return true;
698
d23db88c
CW
699 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
700 vma->node.start < BATCH_OFFSET_BIAS)
701 return true;
702
edf4427b
CW
703 /* avoid costly ping-pong once a batch bo ended up non-mappable */
704 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
705 return !only_mappable_for_reloc(entry->flags);
706
101b506a
MT
707 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
708 (vma->node.start + vma->node.size - 1) >> 32)
709 return true;
710
d23db88c
CW
711 return false;
712}
713
54cf91dc 714static int
0bc40be8 715i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
27173f1f 716 struct list_head *vmas,
e2efd130 717 struct i915_gem_context *ctx,
ed5982e6 718 bool *need_relocs)
54cf91dc 719{
432e58ed 720 struct drm_i915_gem_object *obj;
27173f1f 721 struct i915_vma *vma;
68c8c17f 722 struct i915_address_space *vm;
27173f1f 723 struct list_head ordered_vmas;
506a8e87 724 struct list_head pinned_vmas;
c033666a 725 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
7788a765 726 int retry;
6fe4f140 727
0bc40be8 728 i915_gem_retire_requests_ring(engine);
227f782e 729
68c8c17f
BW
730 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
731
27173f1f 732 INIT_LIST_HEAD(&ordered_vmas);
506a8e87 733 INIT_LIST_HEAD(&pinned_vmas);
27173f1f 734 while (!list_empty(vmas)) {
6fe4f140
CW
735 struct drm_i915_gem_exec_object2 *entry;
736 bool need_fence, need_mappable;
737
27173f1f
BW
738 vma = list_first_entry(vmas, struct i915_vma, exec_list);
739 obj = vma->obj;
740 entry = vma->exec_entry;
6fe4f140 741
b1b38278
DW
742 if (ctx->flags & CONTEXT_NO_ZEROMAP)
743 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
744
82b6b6d7
CW
745 if (!has_fenced_gpu_access)
746 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 747 need_fence =
6fe4f140
CW
748 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
749 obj->tiling_mode != I915_TILING_NONE;
27173f1f 750 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 751
506a8e87
CW
752 if (entry->flags & EXEC_OBJECT_PINNED)
753 list_move_tail(&vma->exec_list, &pinned_vmas);
754 else if (need_mappable) {
e6a84468 755 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 756 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 757 } else
27173f1f 758 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 759
ed5982e6 760 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 761 obj->base.pending_write_domain = 0;
6fe4f140 762 }
27173f1f 763 list_splice(&ordered_vmas, vmas);
506a8e87 764 list_splice(&pinned_vmas, vmas);
54cf91dc
CW
765
766 /* Attempt to pin all of the buffers into the GTT.
767 * This is done in 3 phases:
768 *
769 * 1a. Unbind all objects that do not match the GTT constraints for
770 * the execbuffer (fenceable, mappable, alignment etc).
771 * 1b. Increment pin count for already bound objects.
772 * 2. Bind new objects.
773 * 3. Decrement pin count.
774 *
7788a765 775 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
776 * room for the earlier objects *unless* we need to defragment.
777 */
778 retry = 0;
779 do {
7788a765 780 int ret = 0;
54cf91dc
CW
781
782 /* Unbind any ill-fitting objects or pin. */
27173f1f 783 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 784 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
785 continue;
786
e6a84468 787 if (eb_vma_misplaced(vma))
27173f1f 788 ret = i915_vma_unbind(vma);
54cf91dc 789 else
0bc40be8
TU
790 ret = i915_gem_execbuffer_reserve_vma(vma,
791 engine,
792 need_relocs);
432e58ed 793 if (ret)
54cf91dc 794 goto err;
54cf91dc
CW
795 }
796
797 /* Bind fresh objects */
27173f1f
BW
798 list_for_each_entry(vma, vmas, exec_list) {
799 if (drm_mm_node_allocated(&vma->node))
1690e1eb 800 continue;
54cf91dc 801
0bc40be8
TU
802 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
803 need_relocs);
7788a765
CW
804 if (ret)
805 goto err;
54cf91dc
CW
806 }
807
a415d355 808err:
6c085a72 809 if (ret != -ENOSPC || retry++)
54cf91dc
CW
810 return ret;
811
a415d355
CW
812 /* Decrement pin count for bound objects */
813 list_for_each_entry(vma, vmas, exec_list)
814 i915_gem_execbuffer_unreserve_vma(vma);
815
68c8c17f 816 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
817 if (ret)
818 return ret;
54cf91dc
CW
819 } while (1);
820}
821
822static int
823i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 824 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 825 struct drm_file *file,
0bc40be8 826 struct intel_engine_cs *engine,
27173f1f 827 struct eb_vmas *eb,
b1b38278 828 struct drm_i915_gem_exec_object2 *exec,
e2efd130 829 struct i915_gem_context *ctx)
54cf91dc
CW
830{
831 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
832 struct i915_address_space *vm;
833 struct i915_vma *vma;
ed5982e6 834 bool need_relocs;
dd6864a4 835 int *reloc_offset;
54cf91dc 836 int i, total, ret;
b205ca57 837 unsigned count = args->buffer_count;
54cf91dc 838
27173f1f
BW
839 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
840
67731b87 841 /* We may process another execbuffer during the unlock... */
27173f1f
BW
842 while (!list_empty(&eb->vmas)) {
843 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
844 list_del_init(&vma->exec_list);
a415d355 845 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 846 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
847 }
848
54cf91dc
CW
849 mutex_unlock(&dev->struct_mutex);
850
851 total = 0;
852 for (i = 0; i < count; i++)
432e58ed 853 total += exec[i].relocation_count;
54cf91dc 854
dd6864a4 855 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 856 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
857 if (reloc == NULL || reloc_offset == NULL) {
858 drm_free_large(reloc);
859 drm_free_large(reloc_offset);
54cf91dc
CW
860 mutex_lock(&dev->struct_mutex);
861 return -ENOMEM;
862 }
863
864 total = 0;
865 for (i = 0; i < count; i++) {
866 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
867 u64 invalid_offset = (u64)-1;
868 int j;
54cf91dc 869
3ed605bc 870 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
871
872 if (copy_from_user(reloc+total, user_relocs,
432e58ed 873 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
874 ret = -EFAULT;
875 mutex_lock(&dev->struct_mutex);
876 goto err;
877 }
878
262b6d36
CW
879 /* As we do not update the known relocation offsets after
880 * relocating (due to the complexities in lock handling),
881 * we need to mark them as invalid now so that we force the
882 * relocation processing next time. Just in case the target
883 * object is evicted and then rebound into its old
884 * presumed_offset before the next execbuffer - if that
885 * happened we would make the mistake of assuming that the
886 * relocations were valid.
887 */
888 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
889 if (__copy_to_user(&user_relocs[j].presumed_offset,
890 &invalid_offset,
891 sizeof(invalid_offset))) {
262b6d36
CW
892 ret = -EFAULT;
893 mutex_lock(&dev->struct_mutex);
894 goto err;
895 }
896 }
897
dd6864a4 898 reloc_offset[i] = total;
432e58ed 899 total += exec[i].relocation_count;
54cf91dc
CW
900 }
901
902 ret = i915_mutex_lock_interruptible(dev);
903 if (ret) {
904 mutex_lock(&dev->struct_mutex);
905 goto err;
906 }
907
67731b87 908 /* reacquire the objects */
67731b87 909 eb_reset(eb);
27173f1f 910 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
911 if (ret)
912 goto err;
67731b87 913
ed5982e6 914 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
0bc40be8
TU
915 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
916 &need_relocs);
54cf91dc
CW
917 if (ret)
918 goto err;
919
27173f1f
BW
920 list_for_each_entry(vma, &eb->vmas, exec_list) {
921 int offset = vma->exec_entry - exec;
922 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
923 reloc + reloc_offset[offset]);
54cf91dc
CW
924 if (ret)
925 goto err;
54cf91dc
CW
926 }
927
928 /* Leave the user relocations as are, this is the painfully slow path,
929 * and we want to avoid the complication of dropping the lock whilst
930 * having buffers reserved in the aperture and so causing spurious
931 * ENOSPC for random operations.
932 */
933
934err:
935 drm_free_large(reloc);
dd6864a4 936 drm_free_large(reloc_offset);
54cf91dc
CW
937 return ret;
938}
939
54cf91dc 940static int
535fbe82 941i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
27173f1f 942 struct list_head *vmas)
54cf91dc 943{
666796da 944 const unsigned other_rings = ~intel_engine_flag(req->engine);
27173f1f 945 struct i915_vma *vma;
6ac42f41 946 uint32_t flush_domains = 0;
000433b6 947 bool flush_chipset = false;
432e58ed 948 int ret;
54cf91dc 949
27173f1f
BW
950 list_for_each_entry(vma, vmas, exec_list) {
951 struct drm_i915_gem_object *obj = vma->obj;
03ade511
CW
952
953 if (obj->active & other_rings) {
4a570db5 954 ret = i915_gem_object_sync(obj, req->engine, &req);
03ade511
CW
955 if (ret)
956 return ret;
957 }
6ac42f41
DV
958
959 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 960 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 961
6ac42f41 962 flush_domains |= obj->base.write_domain;
c59a333f
CW
963 }
964
000433b6 965 if (flush_chipset)
c033666a 966 i915_gem_chipset_flush(req->engine->i915);
6ac42f41
DV
967
968 if (flush_domains & I915_GEM_DOMAIN_GTT)
969 wmb();
970
09cf7c9a
CW
971 /* Unconditionally invalidate gpu caches and ensure that we do flush
972 * any residual writes from the previous batch.
973 */
2f20055d 974 return intel_ring_invalidate_all_caches(req);
54cf91dc
CW
975}
976
432e58ed
CW
977static bool
978i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 979{
ed5982e6
DV
980 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
981 return false;
982
2f5945bc
CW
983 /* Kernel clipping was a DRI1 misfeature */
984 if (exec->num_cliprects || exec->cliprects_ptr)
985 return false;
986
987 if (exec->DR4 == 0xffffffff) {
988 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
989 exec->DR4 = 0;
990 }
991 if (exec->DR1 || exec->DR4)
992 return false;
993
994 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
995 return false;
996
997 return true;
54cf91dc
CW
998}
999
1000static int
ad19f10b
CW
1001validate_exec_list(struct drm_device *dev,
1002 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
1003 int count)
1004{
b205ca57
DV
1005 unsigned relocs_total = 0;
1006 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
1007 unsigned invalid_flags;
1008 int i;
1009
1010 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1011 if (USES_FULL_PPGTT(dev))
1012 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
1013
1014 for (i = 0; i < count; i++) {
3ed605bc 1015 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
1016 int length; /* limited by fault_in_pages_readable() */
1017
ad19f10b 1018 if (exec[i].flags & invalid_flags)
ed5982e6
DV
1019 return -EINVAL;
1020
934acce3
MW
1021 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1022 * any non-page-aligned or non-canonical addresses.
1023 */
1024 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1025 if (exec[i].offset !=
1026 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1027 return -EINVAL;
1028
1029 /* From drm_mm perspective address space is continuous,
1030 * so from this point we're always using non-canonical
1031 * form internally.
1032 */
1033 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1034 }
1035
55a9785d
CW
1036 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1037 return -EINVAL;
1038
3118a4f6
KC
1039 /* First check for malicious input causing overflow in
1040 * the worst case where we need to allocate the entire
1041 * relocation tree as a single array.
1042 */
1043 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 1044 return -EINVAL;
3118a4f6 1045 relocs_total += exec[i].relocation_count;
54cf91dc
CW
1046
1047 length = exec[i].relocation_count *
1048 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
1049 /*
1050 * We must check that the entire relocation array is safe
1051 * to read, but since we may need to update the presumed
1052 * offsets during execution, check for full write access.
1053 */
54cf91dc
CW
1054 if (!access_ok(VERIFY_WRITE, ptr, length))
1055 return -EFAULT;
1056
d330a953 1057 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
1058 if (fault_in_multipages_readable(ptr, length))
1059 return -EFAULT;
1060 }
54cf91dc
CW
1061 }
1062
1063 return 0;
1064}
1065
e2efd130 1066static struct i915_gem_context *
d299cce7 1067i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
0bc40be8 1068 struct intel_engine_cs *engine, const u32 ctx_id)
d299cce7 1069{
e2efd130 1070 struct i915_gem_context *ctx = NULL;
d299cce7
MK
1071 struct i915_ctx_hang_stats *hs;
1072
0bc40be8 1073 if (engine->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
1074 return ERR_PTR(-EINVAL);
1075
ca585b5d 1076 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
72ad5c45 1077 if (IS_ERR(ctx))
41bde553 1078 return ctx;
d299cce7 1079
41bde553 1080 hs = &ctx->hang_stats;
d299cce7
MK
1081 if (hs->banned) {
1082 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 1083 return ERR_PTR(-EIO);
d299cce7
MK
1084 }
1085
41bde553 1086 return ctx;
d299cce7
MK
1087}
1088
ba8b7ccb 1089void
27173f1f 1090i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 1091 struct drm_i915_gem_request *req)
432e58ed 1092{
666796da 1093 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
27173f1f 1094 struct i915_vma *vma;
432e58ed 1095
27173f1f 1096 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 1097 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 1098 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
1099 u32 old_read = obj->base.read_domains;
1100 u32 old_write = obj->base.write_domain;
db53a302 1101
51bc1404 1102 obj->dirty = 1; /* be paranoid */
432e58ed 1103 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
1104 if (obj->base.write_domain == 0)
1105 obj->base.pending_read_domains |= obj->base.read_domains;
1106 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 1107
b2af0376 1108 i915_vma_move_to_active(vma, req);
432e58ed 1109 if (obj->base.write_domain) {
97b2a6a1 1110 i915_gem_request_assign(&obj->last_write_req, req);
f99d7069 1111
77a0d1ca 1112 intel_fb_obj_invalidate(obj, ORIGIN_CS);
c8725f3d
CW
1113
1114 /* update for the implicit flush after a batch */
1115 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 1116 }
82b6b6d7 1117 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
97b2a6a1 1118 i915_gem_request_assign(&obj->last_fenced_req, req);
82b6b6d7 1119 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
c033666a 1120 struct drm_i915_private *dev_priv = engine->i915;
82b6b6d7
CW
1121 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1122 &dev_priv->mm.fence_list);
1123 }
1124 }
432e58ed 1125
db53a302 1126 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
1127 }
1128}
1129
aa9b7810 1130static void
adeca76d 1131i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params)
54cf91dc 1132{
cc889e0f 1133 /* Unconditionally force add_request to emit a full flush. */
4a570db5 1134 params->engine->gpu_caches_dirty = true;
54cf91dc 1135
432e58ed 1136 /* Add a breadcrumb for the completion of the batch buffer */
fcfa423c 1137 __i915_add_request(params->request, params->batch_obj, true);
432e58ed 1138}
54cf91dc 1139
ae662d31
EA
1140static int
1141i915_reset_gen7_sol_offsets(struct drm_device *dev,
2f20055d 1142 struct drm_i915_gem_request *req)
ae662d31 1143{
4a570db5 1144 struct intel_engine_cs *engine = req->engine;
fac5e23e 1145 struct drm_i915_private *dev_priv = to_i915(dev);
ae662d31
EA
1146 int ret, i;
1147
4a570db5 1148 if (!IS_GEN7(dev) || engine != &dev_priv->engine[RCS]) {
9d662da8
DV
1149 DRM_DEBUG("sol reset is gen7/rcs only\n");
1150 return -EINVAL;
1151 }
ae662d31 1152
5fb9de1a 1153 ret = intel_ring_begin(req, 4 * 3);
ae662d31
EA
1154 if (ret)
1155 return ret;
1156
1157 for (i = 0; i < 4; i++) {
e2f80391
TU
1158 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1159 intel_ring_emit_reg(engine, GEN7_SO_WRITE_OFFSET(i));
1160 intel_ring_emit(engine, 0);
ae662d31
EA
1161 }
1162
e2f80391 1163 intel_ring_advance(engine);
ae662d31
EA
1164
1165 return 0;
1166}
1167
71745376 1168static struct drm_i915_gem_object*
0bc40be8 1169i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
71745376
BV
1170 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1171 struct eb_vmas *eb,
1172 struct drm_i915_gem_object *batch_obj,
1173 u32 batch_start_offset,
1174 u32 batch_len,
17cabf57 1175 bool is_master)
71745376 1176{
71745376 1177 struct drm_i915_gem_object *shadow_batch_obj;
17cabf57 1178 struct i915_vma *vma;
71745376
BV
1179 int ret;
1180
0bc40be8 1181 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
17cabf57 1182 PAGE_ALIGN(batch_len));
71745376
BV
1183 if (IS_ERR(shadow_batch_obj))
1184 return shadow_batch_obj;
1185
0bc40be8 1186 ret = i915_parse_cmds(engine,
71745376
BV
1187 batch_obj,
1188 shadow_batch_obj,
1189 batch_start_offset,
1190 batch_len,
1191 is_master);
17cabf57
CW
1192 if (ret)
1193 goto err;
71745376 1194
17cabf57
CW
1195 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1196 if (ret)
1197 goto err;
71745376 1198
de4e783a
CW
1199 i915_gem_object_unpin_pages(shadow_batch_obj);
1200
17cabf57 1201 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
71745376 1202
17cabf57
CW
1203 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1204 vma->exec_entry = shadow_exec_entry;
de4e783a 1205 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
17cabf57
CW
1206 drm_gem_object_reference(&shadow_batch_obj->base);
1207 list_add_tail(&vma->exec_list, &eb->vmas);
71745376 1208
17cabf57
CW
1209 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
1210
1211 return shadow_batch_obj;
71745376 1212
17cabf57 1213err:
de4e783a 1214 i915_gem_object_unpin_pages(shadow_batch_obj);
17cabf57
CW
1215 if (ret == -EACCES) /* unhandled chained batch */
1216 return batch_obj;
1217 else
1218 return ERR_PTR(ret);
71745376 1219}
5c6c6003 1220
a83014d3 1221int
5f19e2bf 1222i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 1223 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1224 struct list_head *vmas)
78382593 1225{
5f19e2bf 1226 struct drm_device *dev = params->dev;
4a570db5 1227 struct intel_engine_cs *engine = params->engine;
fac5e23e 1228 struct drm_i915_private *dev_priv = to_i915(dev);
5f19e2bf 1229 u64 exec_start, exec_len;
78382593
OM
1230 int instp_mode;
1231 u32 instp_mask;
2f5945bc 1232 int ret;
78382593 1233
535fbe82 1234 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
78382593 1235 if (ret)
2f5945bc 1236 return ret;
78382593 1237
ba01cc93 1238 ret = i915_switch_context(params->request);
78382593 1239 if (ret)
2f5945bc 1240 return ret;
78382593 1241
e2f80391
TU
1242 WARN(params->ctx->ppgtt && params->ctx->ppgtt->pd_dirty_rings & (1<<engine->id),
1243 "%s didn't clear reload\n", engine->name);
563222a7 1244
78382593
OM
1245 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1246 instp_mask = I915_EXEC_CONSTANTS_MASK;
1247 switch (instp_mode) {
1248 case I915_EXEC_CONSTANTS_REL_GENERAL:
1249 case I915_EXEC_CONSTANTS_ABSOLUTE:
1250 case I915_EXEC_CONSTANTS_REL_SURFACE:
4a570db5 1251 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
78382593 1252 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
2f5945bc 1253 return -EINVAL;
78382593
OM
1254 }
1255
1256 if (instp_mode != dev_priv->relative_constants_mode) {
1257 if (INTEL_INFO(dev)->gen < 4) {
1258 DRM_DEBUG("no rel constants on pre-gen4\n");
2f5945bc 1259 return -EINVAL;
78382593
OM
1260 }
1261
1262 if (INTEL_INFO(dev)->gen > 5 &&
1263 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1264 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
2f5945bc 1265 return -EINVAL;
78382593
OM
1266 }
1267
1268 /* The HW changed the meaning on this bit on gen6 */
1269 if (INTEL_INFO(dev)->gen >= 6)
1270 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1271 }
1272 break;
1273 default:
1274 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
2f5945bc 1275 return -EINVAL;
78382593
OM
1276 }
1277
4a570db5 1278 if (engine == &dev_priv->engine[RCS] &&
2f5945bc 1279 instp_mode != dev_priv->relative_constants_mode) {
5fb9de1a 1280 ret = intel_ring_begin(params->request, 4);
78382593 1281 if (ret)
2f5945bc 1282 return ret;
78382593 1283
e2f80391
TU
1284 intel_ring_emit(engine, MI_NOOP);
1285 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
1286 intel_ring_emit_reg(engine, INSTPM);
1287 intel_ring_emit(engine, instp_mask << 16 | instp_mode);
1288 intel_ring_advance(engine);
78382593
OM
1289
1290 dev_priv->relative_constants_mode = instp_mode;
1291 }
1292
1293 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
2f20055d 1294 ret = i915_reset_gen7_sol_offsets(dev, params->request);
78382593 1295 if (ret)
2f5945bc 1296 return ret;
78382593
OM
1297 }
1298
5f19e2bf
JH
1299 exec_len = args->batch_len;
1300 exec_start = params->batch_obj_vm_offset +
1301 params->args_batch_start_offset;
1302
9d611c03
VS
1303 if (exec_len == 0)
1304 exec_len = params->batch_obj->base.size;
1305
e2f80391 1306 ret = engine->dispatch_execbuffer(params->request,
2f5945bc
CW
1307 exec_start, exec_len,
1308 params->dispatch_flags);
1309 if (ret)
1310 return ret;
78382593 1311
95c24161 1312 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
78382593 1313
8a8edb59 1314 i915_gem_execbuffer_move_to_active(vmas, params->request);
78382593 1315
2f5945bc 1316 return 0;
78382593
OM
1317}
1318
a8ebba75
ZY
1319/**
1320 * Find one BSD ring to dispatch the corresponding BSD command.
de1add36 1321 * The ring index is returned.
a8ebba75 1322 */
de1add36
TU
1323static unsigned int
1324gen8_dispatch_bsd_ring(struct drm_i915_private *dev_priv, struct drm_file *file)
a8ebba75 1325{
a8ebba75
ZY
1326 struct drm_i915_file_private *file_priv = file->driver_priv;
1327
de1add36
TU
1328 /* Check whether the file_priv has already selected one ring. */
1329 if ((int)file_priv->bsd_ring < 0) {
1330 /* If not, use the ping-pong mechanism to select one. */
1331 mutex_lock(&dev_priv->dev->struct_mutex);
1332 file_priv->bsd_ring = dev_priv->mm.bsd_ring_dispatch_index;
1333 dev_priv->mm.bsd_ring_dispatch_index ^= 1;
1334 mutex_unlock(&dev_priv->dev->struct_mutex);
a8ebba75 1335 }
de1add36
TU
1336
1337 return file_priv->bsd_ring;
a8ebba75
ZY
1338}
1339
d23db88c
CW
1340static struct drm_i915_gem_object *
1341eb_get_batch(struct eb_vmas *eb)
1342{
1343 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1344
1345 /*
1346 * SNA is doing fancy tricks with compressing batch buffers, which leads
1347 * to negative relocation deltas. Usually that works out ok since the
1348 * relocate address is still positive, except when the batch is placed
1349 * very low in the GTT. Ensure this doesn't happen.
1350 *
1351 * Note that actual hangs have only been observed on gen7, but for
1352 * paranoia do it everywhere.
1353 */
506a8e87
CW
1354 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
1355 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
d23db88c
CW
1356
1357 return vma->obj;
1358}
1359
de1add36
TU
1360#define I915_USER_RINGS (4)
1361
117897f4 1362static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
de1add36
TU
1363 [I915_EXEC_DEFAULT] = RCS,
1364 [I915_EXEC_RENDER] = RCS,
1365 [I915_EXEC_BLT] = BCS,
1366 [I915_EXEC_BSD] = VCS,
1367 [I915_EXEC_VEBOX] = VECS
1368};
1369
1370static int
1371eb_select_ring(struct drm_i915_private *dev_priv,
1372 struct drm_file *file,
1373 struct drm_i915_gem_execbuffer2 *args,
1374 struct intel_engine_cs **ring)
1375{
1376 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1377
1378 if (user_ring_id > I915_USER_RINGS) {
1379 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1380 return -EINVAL;
1381 }
1382
1383 if ((user_ring_id != I915_EXEC_BSD) &&
1384 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1385 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1386 "bsd dispatch flags: %d\n", (int)(args->flags));
1387 return -EINVAL;
1388 }
1389
1390 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1391 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1392
1393 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1394 bsd_idx = gen8_dispatch_bsd_ring(dev_priv, file);
1395 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1396 bsd_idx <= I915_EXEC_BSD_RING2) {
d9da6aa0 1397 bsd_idx >>= I915_EXEC_BSD_SHIFT;
de1add36
TU
1398 bsd_idx--;
1399 } else {
1400 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1401 bsd_idx);
1402 return -EINVAL;
1403 }
1404
4a570db5 1405 *ring = &dev_priv->engine[_VCS(bsd_idx)];
de1add36 1406 } else {
4a570db5 1407 *ring = &dev_priv->engine[user_ring_map[user_ring_id]];
de1add36
TU
1408 }
1409
117897f4 1410 if (!intel_engine_initialized(*ring)) {
de1add36
TU
1411 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1412 return -EINVAL;
1413 }
1414
1415 return 0;
1416}
1417
54cf91dc
CW
1418static int
1419i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1420 struct drm_file *file,
1421 struct drm_i915_gem_execbuffer2 *args,
41bde553 1422 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1423{
72e96d64
JL
1424 struct drm_i915_private *dev_priv = to_i915(dev);
1425 struct i915_ggtt *ggtt = &dev_priv->ggtt;
26827088 1426 struct drm_i915_gem_request *req = NULL;
27173f1f 1427 struct eb_vmas *eb;
54cf91dc 1428 struct drm_i915_gem_object *batch_obj;
78a42377 1429 struct drm_i915_gem_exec_object2 shadow_exec_entry;
e2f80391 1430 struct intel_engine_cs *engine;
e2efd130 1431 struct i915_gem_context *ctx;
41bde553 1432 struct i915_address_space *vm;
5f19e2bf
JH
1433 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1434 struct i915_execbuffer_params *params = &params_master;
d299cce7 1435 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
8e004efc 1436 u32 dispatch_flags;
78382593 1437 int ret;
ed5982e6 1438 bool need_relocs;
54cf91dc 1439
ed5982e6 1440 if (!i915_gem_check_execbuffer(args))
432e58ed 1441 return -EINVAL;
432e58ed 1442
ad19f10b 1443 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1444 if (ret)
1445 return ret;
1446
8e004efc 1447 dispatch_flags = 0;
d7d4eedd 1448 if (args->flags & I915_EXEC_SECURE) {
b3ac9f25 1449 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
d7d4eedd
CW
1450 return -EPERM;
1451
8e004efc 1452 dispatch_flags |= I915_DISPATCH_SECURE;
d7d4eedd 1453 }
b45305fc 1454 if (args->flags & I915_EXEC_IS_PINNED)
8e004efc 1455 dispatch_flags |= I915_DISPATCH_PINNED;
d7d4eedd 1456
e2f80391 1457 ret = eb_select_ring(dev_priv, file, args, &engine);
de1add36
TU
1458 if (ret)
1459 return ret;
54cf91dc
CW
1460
1461 if (args->buffer_count < 1) {
ff240199 1462 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1463 return -EINVAL;
1464 }
54cf91dc 1465
a9ed33ca
AJ
1466 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1467 if (!HAS_RESOURCE_STREAMER(dev)) {
1468 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1469 return -EINVAL;
1470 }
e2f80391 1471 if (engine->id != RCS) {
a9ed33ca 1472 DRM_DEBUG("RS is not available on %s\n",
e2f80391 1473 engine->name);
a9ed33ca
AJ
1474 return -EINVAL;
1475 }
1476
1477 dispatch_flags |= I915_DISPATCH_RS;
1478 }
1479
67d97da3
CW
1480 /* Take a local wakeref for preparing to dispatch the execbuf as
1481 * we expect to access the hardware fairly frequently in the
1482 * process. Upon first dispatch, we acquire another prolonged
1483 * wakeref that we hold until the GPU has been idle for at least
1484 * 100ms.
1485 */
f65c9168
PZ
1486 intel_runtime_pm_get(dev_priv);
1487
54cf91dc
CW
1488 ret = i915_mutex_lock_interruptible(dev);
1489 if (ret)
1490 goto pre_mutex_err;
1491
e2f80391 1492 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
72ad5c45 1493 if (IS_ERR(ctx)) {
d299cce7 1494 mutex_unlock(&dev->struct_mutex);
41bde553 1495 ret = PTR_ERR(ctx);
d299cce7 1496 goto pre_mutex_err;
935f38d6 1497 }
41bde553
BW
1498
1499 i915_gem_context_reference(ctx);
1500
ae6c4806
DV
1501 if (ctx->ppgtt)
1502 vm = &ctx->ppgtt->base;
1503 else
72e96d64 1504 vm = &ggtt->base;
d299cce7 1505
5f19e2bf
JH
1506 memset(&params_master, 0x00, sizeof(params_master));
1507
17601cbc 1508 eb = eb_create(args);
67731b87 1509 if (eb == NULL) {
935f38d6 1510 i915_gem_context_unreference(ctx);
67731b87
CW
1511 mutex_unlock(&dev->struct_mutex);
1512 ret = -ENOMEM;
1513 goto pre_mutex_err;
1514 }
1515
54cf91dc 1516 /* Look up object handles */
27173f1f 1517 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1518 if (ret)
1519 goto err;
54cf91dc 1520
6fe4f140 1521 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1522 batch_obj = eb_get_batch(eb);
6fe4f140 1523
54cf91dc 1524 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1525 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
e2f80391
TU
1526 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1527 &need_relocs);
54cf91dc
CW
1528 if (ret)
1529 goto err;
1530
1531 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1532 if (need_relocs)
17601cbc 1533 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1534 if (ret) {
1535 if (ret == -EFAULT) {
e2f80391
TU
1536 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1537 engine,
b1b38278 1538 eb, exec, ctx);
54cf91dc
CW
1539 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1540 }
1541 if (ret)
1542 goto err;
1543 }
1544
1545 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1546 if (batch_obj->base.pending_write_domain) {
ff240199 1547 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1548 ret = -EINVAL;
1549 goto err;
1550 }
54cf91dc 1551
5f19e2bf 1552 params->args_batch_start_offset = args->batch_start_offset;
e2f80391 1553 if (i915_needs_cmd_parser(engine) && args->batch_len) {
c7c7372e
RP
1554 struct drm_i915_gem_object *parsed_batch_obj;
1555
e2f80391
TU
1556 parsed_batch_obj = i915_gem_execbuffer_parse(engine,
1557 &shadow_exec_entry,
1558 eb,
1559 batch_obj,
1560 args->batch_start_offset,
1561 args->batch_len,
b3ac9f25 1562 drm_is_current_master(file));
c7c7372e
RP
1563 if (IS_ERR(parsed_batch_obj)) {
1564 ret = PTR_ERR(parsed_batch_obj);
78a42377
BV
1565 goto err;
1566 }
17cabf57
CW
1567
1568 /*
c7c7372e
RP
1569 * parsed_batch_obj == batch_obj means batch not fully parsed:
1570 * Accept, but don't promote to secure.
17cabf57 1571 */
17cabf57 1572
c7c7372e
RP
1573 if (parsed_batch_obj != batch_obj) {
1574 /*
1575 * Batch parsed and accepted:
1576 *
1577 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1578 * bit from MI_BATCH_BUFFER_START commands issued in
1579 * the dispatch_execbuffer implementations. We
1580 * specifically don't want that set on batches the
1581 * command parser has accepted.
1582 */
1583 dispatch_flags |= I915_DISPATCH_SECURE;
5f19e2bf 1584 params->args_batch_start_offset = 0;
c7c7372e
RP
1585 batch_obj = parsed_batch_obj;
1586 }
351e3db2
BV
1587 }
1588
78a42377
BV
1589 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1590
d7d4eedd
CW
1591 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1592 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1593 * hsw should have this fixed, but bdw mucks it up again. */
8e004efc 1594 if (dispatch_flags & I915_DISPATCH_SECURE) {
da51a1e7
DV
1595 /*
1596 * So on first glance it looks freaky that we pin the batch here
1597 * outside of the reservation loop. But:
1598 * - The batch is already pinned into the relevant ppgtt, so we
1599 * already have the backing storage fully allocated.
1600 * - No other BO uses the global gtt (well contexts, but meh),
fd0753cf 1601 * so we don't really have issues with multiple objects not
da51a1e7
DV
1602 * fitting due to fragmentation.
1603 * So this is actually safe.
1604 */
1605 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1606 if (ret)
1607 goto err;
d7d4eedd 1608
5f19e2bf 1609 params->batch_obj_vm_offset = i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1610 } else
5f19e2bf 1611 params->batch_obj_vm_offset = i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1612
0c8dac88 1613 /* Allocate a request for this batch buffer nice and early. */
e2f80391 1614 req = i915_gem_request_alloc(engine, ctx);
26827088
DG
1615 if (IS_ERR(req)) {
1616 ret = PTR_ERR(req);
0c8dac88 1617 goto err_batch_unpin;
26827088 1618 }
0c8dac88 1619
26827088 1620 ret = i915_gem_request_add_to_client(req, file);
fcfa423c 1621 if (ret)
aa9b7810 1622 goto err_request;
fcfa423c 1623
5f19e2bf
JH
1624 /*
1625 * Save assorted stuff away to pass through to *_submission().
1626 * NB: This data should be 'persistent' and not local as it will
1627 * kept around beyond the duration of the IOCTL once the GPU
1628 * scheduler arrives.
1629 */
1630 params->dev = dev;
1631 params->file = file;
4a570db5 1632 params->engine = engine;
5f19e2bf
JH
1633 params->dispatch_flags = dispatch_flags;
1634 params->batch_obj = batch_obj;
1635 params->ctx = ctx;
26827088 1636 params->request = req;
5f19e2bf
JH
1637
1638 ret = dev_priv->gt.execbuf_submit(params, args, &eb->vmas);
aa9b7810
CW
1639err_request:
1640 i915_gem_execbuffer_retire_commands(params);
54cf91dc 1641
0c8dac88 1642err_batch_unpin:
da51a1e7
DV
1643 /*
1644 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1645 * batch vma for correctness. For less ugly and less fragility this
1646 * needs to be adjusted to also track the ggtt batch vma properly as
1647 * active.
1648 */
8e004efc 1649 if (dispatch_flags & I915_DISPATCH_SECURE)
da51a1e7 1650 i915_gem_object_ggtt_unpin(batch_obj);
0c8dac88 1651
54cf91dc 1652err:
41bde553
BW
1653 /* the request owns the ref now */
1654 i915_gem_context_unreference(ctx);
67731b87 1655 eb_destroy(eb);
54cf91dc
CW
1656
1657 mutex_unlock(&dev->struct_mutex);
1658
1659pre_mutex_err:
f65c9168
PZ
1660 /* intel_gpu_busy should also get a ref, so it will free when the device
1661 * is really idle. */
1662 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1663 return ret;
1664}
1665
1666/*
1667 * Legacy execbuffer just creates an exec2 list from the original exec object
1668 * list array and passes it to the real function.
1669 */
1670int
1671i915_gem_execbuffer(struct drm_device *dev, void *data,
1672 struct drm_file *file)
1673{
1674 struct drm_i915_gem_execbuffer *args = data;
1675 struct drm_i915_gem_execbuffer2 exec2;
1676 struct drm_i915_gem_exec_object *exec_list = NULL;
1677 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1678 int ret, i;
1679
54cf91dc 1680 if (args->buffer_count < 1) {
ff240199 1681 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1682 return -EINVAL;
1683 }
1684
1685 /* Copy in the exec list from userland */
1686 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1687 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1688 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1689 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1690 args->buffer_count);
1691 drm_free_large(exec_list);
1692 drm_free_large(exec2_list);
1693 return -ENOMEM;
1694 }
1695 ret = copy_from_user(exec_list,
3ed605bc 1696 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1697 sizeof(*exec_list) * args->buffer_count);
1698 if (ret != 0) {
ff240199 1699 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1700 args->buffer_count, ret);
1701 drm_free_large(exec_list);
1702 drm_free_large(exec2_list);
1703 return -EFAULT;
1704 }
1705
1706 for (i = 0; i < args->buffer_count; i++) {
1707 exec2_list[i].handle = exec_list[i].handle;
1708 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1709 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1710 exec2_list[i].alignment = exec_list[i].alignment;
1711 exec2_list[i].offset = exec_list[i].offset;
1712 if (INTEL_INFO(dev)->gen < 4)
1713 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1714 else
1715 exec2_list[i].flags = 0;
1716 }
1717
1718 exec2.buffers_ptr = args->buffers_ptr;
1719 exec2.buffer_count = args->buffer_count;
1720 exec2.batch_start_offset = args->batch_start_offset;
1721 exec2.batch_len = args->batch_len;
1722 exec2.DR1 = args->DR1;
1723 exec2.DR4 = args->DR4;
1724 exec2.num_cliprects = args->num_cliprects;
1725 exec2.cliprects_ptr = args->cliprects_ptr;
1726 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1727 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1728
41bde553 1729 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1730 if (!ret) {
9aab8bff 1731 struct drm_i915_gem_exec_object __user *user_exec_list =
3ed605bc 1732 u64_to_user_ptr(args->buffers_ptr);
9aab8bff 1733
54cf91dc 1734 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff 1735 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1736 exec2_list[i].offset =
1737 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1738 ret = __copy_to_user(&user_exec_list[i].offset,
1739 &exec2_list[i].offset,
1740 sizeof(user_exec_list[i].offset));
1741 if (ret) {
1742 ret = -EFAULT;
1743 DRM_DEBUG("failed to copy %d exec entries "
1744 "back to user (%d)\n",
1745 args->buffer_count, ret);
1746 break;
1747 }
54cf91dc
CW
1748 }
1749 }
1750
1751 drm_free_large(exec_list);
1752 drm_free_large(exec2_list);
1753 return ret;
1754}
1755
1756int
1757i915_gem_execbuffer2(struct drm_device *dev, void *data,
1758 struct drm_file *file)
1759{
1760 struct drm_i915_gem_execbuffer2 *args = data;
1761 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1762 int ret;
1763
ed8cd3b2
XW
1764 if (args->buffer_count < 1 ||
1765 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1766 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1767 return -EINVAL;
1768 }
1769
9cb34664
DV
1770 if (args->rsvd2 != 0) {
1771 DRM_DEBUG("dirty rvsd2 field\n");
1772 return -EINVAL;
1773 }
1774
f2a85e19
CW
1775 exec2_list = drm_malloc_gfp(args->buffer_count,
1776 sizeof(*exec2_list),
1777 GFP_TEMPORARY);
54cf91dc 1778 if (exec2_list == NULL) {
ff240199 1779 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1780 args->buffer_count);
1781 return -ENOMEM;
1782 }
1783 ret = copy_from_user(exec2_list,
3ed605bc 1784 u64_to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1785 sizeof(*exec2_list) * args->buffer_count);
1786 if (ret != 0) {
ff240199 1787 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1788 args->buffer_count, ret);
1789 drm_free_large(exec2_list);
1790 return -EFAULT;
1791 }
1792
41bde553 1793 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1794 if (!ret) {
1795 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1796 struct drm_i915_gem_exec_object2 __user *user_exec_list =
3ed605bc 1797 u64_to_user_ptr(args->buffers_ptr);
9aab8bff
CW
1798 int i;
1799
1800 for (i = 0; i < args->buffer_count; i++) {
934acce3
MW
1801 exec2_list[i].offset =
1802 gen8_canonical_addr(exec2_list[i].offset);
9aab8bff
CW
1803 ret = __copy_to_user(&user_exec_list[i].offset,
1804 &exec2_list[i].offset,
1805 sizeof(user_exec_list[i].offset));
1806 if (ret) {
1807 ret = -EFAULT;
1808 DRM_DEBUG("failed to copy %d exec entries "
1809 "back to user\n",
1810 args->buffer_count);
1811 break;
1812 }
54cf91dc
CW
1813 }
1814 }
1815
1816 drm_free_large(exec2_list);
1817 return ret;
1818}